blob: 3cd78dcfefc527a75502299c2bd80b3c285fb051 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030038#include <linux/sizes.h>
Tomi Valkeinen0006fd62014-09-05 19:15:03 +000039#include <linux/mfd/syscon.h>
40#include <linux/regmap.h>
41#include <linux/of.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030042#include <linux/component.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020043
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030044#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
46#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053047#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053048#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049
50/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000051#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020052
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030053enum omap_burst_size {
54 BURST_SIZE_X2 = 0,
55 BURST_SIZE_X4 = 1,
56 BURST_SIZE_X8 = 2,
57};
58
Tomi Valkeinen80c39712009-11-12 11:41:42 +020059#define REG_GET(idx, start, end) \
60 FLD_GET(dispc_read_reg(idx), start, end)
61
62#define REG_FLD_MOD(idx, val, start, end) \
63 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
64
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053065struct dispc_features {
66 u8 sw_start;
67 u8 fp_start;
68 u8 bp_start;
69 u16 sw_max;
70 u16 vp_max;
71 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053072 u8 mgr_width_start;
73 u8 mgr_height_start;
74 u16 mgr_width_max;
75 u16 mgr_height_max;
Archit Tanejaca5ca692013-03-26 19:15:22 +053076 unsigned long max_lcd_pclk;
77 unsigned long max_tv_pclk;
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +030078 int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053079 const struct omap_video_timings *mgr_timings,
80 u16 width, u16 height, u16 out_width, u16 out_height,
81 enum omap_color_mode color_mode, bool *five_taps,
82 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053083 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +030084 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +053085 u16 width, u16 height, u16 out_width, u16 out_height,
86 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030087 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030088
89 /* swap GFX & WB fifos */
90 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +020091
92 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
93 bool no_framedone_tv:1;
Archit Tanejad0df9a22013-03-26 19:15:25 +053094
95 /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
96 bool mstandby_workaround:1;
Archit Taneja8bc65552013-12-17 16:40:21 +053097
98 bool set_max_preload:1;
Tomi Valkeinenf2aee312015-04-10 12:48:34 +030099
100 /* PIXEL_INC is not added to the last pixel of a line */
101 bool last_pixel_inc_missing:1;
Tomi Valkeinene5f80912015-10-21 13:08:59 +0300102
103 /* POL_FREQ has ALIGN bit */
104 bool supports_sync_align:1;
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200105
106 bool has_writeback:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530107};
108
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300109#define DISPC_MAX_NR_FIFOS 5
110
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200111static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000112 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200113 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300114
archit tanejaaffe3602011-02-23 08:41:03 +0000115 int irq;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300116 irq_handler_t user_handler;
117 void *user_data;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200118
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200119 unsigned long core_clk_rate;
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300120 unsigned long tv_pclk_rate;
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200121
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300122 u32 fifo_size[DISPC_MAX_NR_FIFOS];
123 /* maps which plane is using a fifo. fifo-id -> plane-id */
124 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200125
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300126 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200127 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200128
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530129 const struct dispc_features *feat;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300130
131 bool is_enabled;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +0000132
133 struct regmap *syscon_pol;
134 u32 syscon_pol_offset;
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200135
136 /* DISPC_CONTROL & DISPC_CONFIG lock*/
137 spinlock_t control_lock;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200138} dispc;
139
Amber Jain0d66cbb2011-05-19 19:47:54 +0530140enum omap_color_component {
141 /* used for all color formats for OMAP3 and earlier
142 * and for RGB and Y color component on OMAP4
143 */
144 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
145 /* used for UV component for
146 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
147 * color formats on OMAP4
148 */
149 DISPC_COLOR_COMPONENT_UV = 1 << 1,
150};
151
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530152enum mgr_reg_fields {
153 DISPC_MGR_FLD_ENABLE,
154 DISPC_MGR_FLD_STNTFT,
155 DISPC_MGR_FLD_GO,
156 DISPC_MGR_FLD_TFTDATALINES,
157 DISPC_MGR_FLD_STALLMODE,
158 DISPC_MGR_FLD_TCKENABLE,
159 DISPC_MGR_FLD_TCKSELECTION,
160 DISPC_MGR_FLD_CPR,
161 DISPC_MGR_FLD_FIFOHANDCHECK,
162 /* used to maintain a count of the above fields */
163 DISPC_MGR_FLD_NUM,
164};
165
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300166struct dispc_reg_field {
167 u16 reg;
168 u8 high;
169 u8 low;
170};
171
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530172static const struct {
173 const char *name;
174 u32 vsync_irq;
175 u32 framedone_irq;
176 u32 sync_lost_irq;
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300177 struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530178} mgr_desc[] = {
179 [OMAP_DSS_CHANNEL_LCD] = {
180 .name = "LCD",
181 .vsync_irq = DISPC_IRQ_VSYNC,
182 .framedone_irq = DISPC_IRQ_FRAMEDONE,
183 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
184 .reg_desc = {
185 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
186 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
187 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
188 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
189 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
190 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
191 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
192 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
193 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
194 },
195 },
196 [OMAP_DSS_CHANNEL_DIGIT] = {
197 .name = "DIGIT",
198 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200199 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530200 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
201 .reg_desc = {
202 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
203 [DISPC_MGR_FLD_STNTFT] = { },
204 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
205 [DISPC_MGR_FLD_TFTDATALINES] = { },
206 [DISPC_MGR_FLD_STALLMODE] = { },
207 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
208 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
209 [DISPC_MGR_FLD_CPR] = { },
210 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
211 },
212 },
213 [OMAP_DSS_CHANNEL_LCD2] = {
214 .name = "LCD2",
215 .vsync_irq = DISPC_IRQ_VSYNC2,
216 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
217 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
218 .reg_desc = {
219 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
220 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
221 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
222 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
223 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
224 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
225 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
226 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
227 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
228 },
229 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530230 [OMAP_DSS_CHANNEL_LCD3] = {
231 .name = "LCD3",
232 .vsync_irq = DISPC_IRQ_VSYNC3,
233 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
234 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
235 .reg_desc = {
236 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
237 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
238 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
239 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
240 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
241 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
242 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
243 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
244 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
245 },
246 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530247};
248
Archit Taneja6e5264b2012-09-11 12:04:47 +0530249struct color_conv_coef {
250 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
251 int full_range;
252};
253
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530254static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
255static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200256
Archit Taneja55978cc2011-05-06 11:45:51 +0530257static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200258{
Archit Taneja55978cc2011-05-06 11:45:51 +0530259 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200260}
261
Archit Taneja55978cc2011-05-06 11:45:51 +0530262static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200263{
Archit Taneja55978cc2011-05-06 11:45:51 +0530264 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200265}
266
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530267static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
268{
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300269 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530270 return REG_GET(rfld.reg, rfld.high, rfld.low);
271}
272
273static void mgr_fld_write(enum omap_channel channel,
274 enum mgr_reg_fields regfld, int val) {
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300275 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200276 const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
277 unsigned long flags;
278
279 if (need_lock)
280 spin_lock_irqsave(&dispc.control_lock, flags);
281
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530282 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200283
284 if (need_lock)
285 spin_unlock_irqrestore(&dispc.control_lock, flags);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530286}
287
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200288#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530289 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200290#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530291 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200292
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300293static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200294{
Archit Tanejac6104b82011-08-05 19:06:02 +0530295 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200296
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300297 DSSDBG("dispc_save_context\n");
298
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200299 SR(IRQENABLE);
300 SR(CONTROL);
301 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200302 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530303 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
304 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300305 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000306 if (dss_has_feature(FEAT_MGR_LCD2)) {
307 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000308 SR(CONFIG2);
309 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530310 if (dss_has_feature(FEAT_MGR_LCD3)) {
311 SR(CONTROL3);
312 SR(CONFIG3);
313 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200314
Archit Tanejac6104b82011-08-05 19:06:02 +0530315 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
316 SR(DEFAULT_COLOR(i));
317 SR(TRANS_COLOR(i));
318 SR(SIZE_MGR(i));
319 if (i == OMAP_DSS_CHANNEL_DIGIT)
320 continue;
321 SR(TIMING_H(i));
322 SR(TIMING_V(i));
323 SR(POL_FREQ(i));
324 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200325
Archit Tanejac6104b82011-08-05 19:06:02 +0530326 SR(DATA_CYCLE1(i));
327 SR(DATA_CYCLE2(i));
328 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200329
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300330 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530331 SR(CPR_COEF_R(i));
332 SR(CPR_COEF_G(i));
333 SR(CPR_COEF_B(i));
334 }
335 }
336
337 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
338 SR(OVL_BA0(i));
339 SR(OVL_BA1(i));
340 SR(OVL_POSITION(i));
341 SR(OVL_SIZE(i));
342 SR(OVL_ATTRIBUTES(i));
343 SR(OVL_FIFO_THRESHOLD(i));
344 SR(OVL_ROW_INC(i));
345 SR(OVL_PIXEL_INC(i));
346 if (dss_has_feature(FEAT_PRELOAD))
347 SR(OVL_PRELOAD(i));
348 if (i == OMAP_DSS_GFX) {
349 SR(OVL_WINDOW_SKIP(i));
350 SR(OVL_TABLE_BA(i));
351 continue;
352 }
353 SR(OVL_FIR(i));
354 SR(OVL_PICTURE_SIZE(i));
355 SR(OVL_ACCU0(i));
356 SR(OVL_ACCU1(i));
357
358 for (j = 0; j < 8; j++)
359 SR(OVL_FIR_COEF_H(i, j));
360
361 for (j = 0; j < 8; j++)
362 SR(OVL_FIR_COEF_HV(i, j));
363
364 for (j = 0; j < 5; j++)
365 SR(OVL_CONV_COEF(i, j));
366
367 if (dss_has_feature(FEAT_FIR_COEF_V)) {
368 for (j = 0; j < 8; j++)
369 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300370 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000371
Archit Tanejac6104b82011-08-05 19:06:02 +0530372 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
373 SR(OVL_BA0_UV(i));
374 SR(OVL_BA1_UV(i));
375 SR(OVL_FIR2(i));
376 SR(OVL_ACCU2_0(i));
377 SR(OVL_ACCU2_1(i));
378
379 for (j = 0; j < 8; j++)
380 SR(OVL_FIR_COEF_H2(i, j));
381
382 for (j = 0; j < 8; j++)
383 SR(OVL_FIR_COEF_HV2(i, j));
384
385 for (j = 0; j < 8; j++)
386 SR(OVL_FIR_COEF_V2(i, j));
387 }
388 if (dss_has_feature(FEAT_ATTR2))
389 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000390 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200391
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600392 if (dss_has_feature(FEAT_CORE_CLK_DIV))
393 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300394
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300395 dispc.ctx_valid = true;
396
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200397 DSSDBG("context saved\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200398}
399
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300400static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200401{
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200402 int i, j;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300403
404 DSSDBG("dispc_restore_context\n");
405
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300406 if (!dispc.ctx_valid)
407 return;
408
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200409 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200410 /*RR(CONTROL);*/
411 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200412 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530413 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
414 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300415 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530416 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000417 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530418 if (dss_has_feature(FEAT_MGR_LCD3))
419 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200420
Archit Tanejac6104b82011-08-05 19:06:02 +0530421 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
422 RR(DEFAULT_COLOR(i));
423 RR(TRANS_COLOR(i));
424 RR(SIZE_MGR(i));
425 if (i == OMAP_DSS_CHANNEL_DIGIT)
426 continue;
427 RR(TIMING_H(i));
428 RR(TIMING_V(i));
429 RR(POL_FREQ(i));
430 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530431
Archit Tanejac6104b82011-08-05 19:06:02 +0530432 RR(DATA_CYCLE1(i));
433 RR(DATA_CYCLE2(i));
434 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000435
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300436 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530437 RR(CPR_COEF_R(i));
438 RR(CPR_COEF_G(i));
439 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300440 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000441 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200442
Archit Tanejac6104b82011-08-05 19:06:02 +0530443 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
444 RR(OVL_BA0(i));
445 RR(OVL_BA1(i));
446 RR(OVL_POSITION(i));
447 RR(OVL_SIZE(i));
448 RR(OVL_ATTRIBUTES(i));
449 RR(OVL_FIFO_THRESHOLD(i));
450 RR(OVL_ROW_INC(i));
451 RR(OVL_PIXEL_INC(i));
452 if (dss_has_feature(FEAT_PRELOAD))
453 RR(OVL_PRELOAD(i));
454 if (i == OMAP_DSS_GFX) {
455 RR(OVL_WINDOW_SKIP(i));
456 RR(OVL_TABLE_BA(i));
457 continue;
458 }
459 RR(OVL_FIR(i));
460 RR(OVL_PICTURE_SIZE(i));
461 RR(OVL_ACCU0(i));
462 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200463
Archit Tanejac6104b82011-08-05 19:06:02 +0530464 for (j = 0; j < 8; j++)
465 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200466
Archit Tanejac6104b82011-08-05 19:06:02 +0530467 for (j = 0; j < 8; j++)
468 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200469
Archit Tanejac6104b82011-08-05 19:06:02 +0530470 for (j = 0; j < 5; j++)
471 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200472
Archit Tanejac6104b82011-08-05 19:06:02 +0530473 if (dss_has_feature(FEAT_FIR_COEF_V)) {
474 for (j = 0; j < 8; j++)
475 RR(OVL_FIR_COEF_V(i, j));
476 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200477
Archit Tanejac6104b82011-08-05 19:06:02 +0530478 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
479 RR(OVL_BA0_UV(i));
480 RR(OVL_BA1_UV(i));
481 RR(OVL_FIR2(i));
482 RR(OVL_ACCU2_0(i));
483 RR(OVL_ACCU2_1(i));
484
485 for (j = 0; j < 8; j++)
486 RR(OVL_FIR_COEF_H2(i, j));
487
488 for (j = 0; j < 8; j++)
489 RR(OVL_FIR_COEF_HV2(i, j));
490
491 for (j = 0; j < 8; j++)
492 RR(OVL_FIR_COEF_V2(i, j));
493 }
494 if (dss_has_feature(FEAT_ATTR2))
495 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300496 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200497
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600498 if (dss_has_feature(FEAT_CORE_CLK_DIV))
499 RR(DIVISOR);
500
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200501 /* enable last, because LCD & DIGIT enable are here */
502 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000503 if (dss_has_feature(FEAT_MGR_LCD2))
504 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530505 if (dss_has_feature(FEAT_MGR_LCD3))
506 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200507 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300508 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200509
510 /*
511 * enable last so IRQs won't trigger before
512 * the context is fully restored
513 */
514 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300515
516 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200517}
518
519#undef SR
520#undef RR
521
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300522int dispc_runtime_get(void)
523{
524 int r;
525
526 DSSDBG("dispc_runtime_get\n");
527
528 r = pm_runtime_get_sync(&dispc.pdev->dev);
529 WARN_ON(r < 0);
530 return r < 0 ? r : 0;
531}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200532EXPORT_SYMBOL(dispc_runtime_get);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300533
534void dispc_runtime_put(void)
535{
536 int r;
537
538 DSSDBG("dispc_runtime_put\n");
539
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200540 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300541 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300542}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200543EXPORT_SYMBOL(dispc_runtime_put);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300544
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200545u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
546{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530547 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200548}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200549EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200550
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200551u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
552{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200553 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
554 return 0;
555
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530556 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200557}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200558EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200559
Tomi Valkeinencb699202012-10-17 10:38:52 +0300560u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
561{
562 return mgr_desc[channel].sync_lost_irq;
563}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200564EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
Tomi Valkeinencb699202012-10-17 10:38:52 +0300565
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530566u32 dispc_wb_get_framedone_irq(void)
567{
568 return DISPC_IRQ_FRAMEDONEWB;
569}
570
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300571bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200572{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530573 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200574}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200575EXPORT_SYMBOL(dispc_mgr_go_busy);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200576
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300577void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200578{
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300579 WARN_ON(dispc_mgr_is_enabled(channel) == false);
580 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200581
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530582 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200583
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530584 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200585}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200586EXPORT_SYMBOL(dispc_mgr_go);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200587
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530588bool dispc_wb_go_busy(void)
589{
590 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
591}
592
593void dispc_wb_go(void)
594{
595 enum omap_plane plane = OMAP_DSS_WB;
596 bool enable, go;
597
598 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
599
600 if (!enable)
601 return;
602
603 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
604 if (go) {
605 DSSERR("GO bit not down for WB\n");
606 return;
607 }
608
609 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
610}
611
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300612static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200613{
Archit Taneja9b372c22011-05-06 11:45:49 +0530614 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200615}
616
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300617static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200618{
Archit Taneja9b372c22011-05-06 11:45:49 +0530619 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200620}
621
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300622static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200623{
Archit Taneja9b372c22011-05-06 11:45:49 +0530624 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200625}
626
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300627static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530628{
629 BUG_ON(plane == OMAP_DSS_GFX);
630
631 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
632}
633
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300634static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
635 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530636{
637 BUG_ON(plane == OMAP_DSS_GFX);
638
639 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
640}
641
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300642static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530643{
644 BUG_ON(plane == OMAP_DSS_GFX);
645
646 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
647}
648
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530649static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
650 int fir_vinc, int five_taps,
651 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200652{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530653 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200654 int i;
655
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530656 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
657 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200658
659 for (i = 0; i < 8; i++) {
660 u32 h, hv;
661
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530662 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
663 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
664 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
665 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
666 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
667 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
668 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
669 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200670
Amber Jain0d66cbb2011-05-19 19:47:54 +0530671 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300672 dispc_ovl_write_firh_reg(plane, i, h);
673 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530674 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300675 dispc_ovl_write_firh2_reg(plane, i, h);
676 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530677 }
678
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200679 }
680
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200681 if (five_taps) {
682 for (i = 0; i < 8; i++) {
683 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530684 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
685 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530686 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300687 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530688 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300689 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200690 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200691 }
692}
693
Archit Taneja6e5264b2012-09-11 12:04:47 +0530694
695static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
696 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200697{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200698#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
699
Archit Taneja6e5264b2012-09-11 12:04:47 +0530700 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
701 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
702 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
703 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
704 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200705
Archit Taneja6e5264b2012-09-11 12:04:47 +0530706 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200707
708#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200709}
710
Archit Taneja6e5264b2012-09-11 12:04:47 +0530711static void dispc_setup_color_conv_coef(void)
712{
713 int i;
714 int num_ovl = dss_feat_get_num_ovls();
Archit Taneja6e5264b2012-09-11 12:04:47 +0530715 const struct color_conv_coef ctbl_bt601_5_ovl = {
716 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
717 };
718 const struct color_conv_coef ctbl_bt601_5_wb = {
719 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
720 };
721
722 for (i = 1; i < num_ovl; i++)
723 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
724
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200725 if (dispc.feat->has_writeback)
726 dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
Archit Taneja6e5264b2012-09-11 12:04:47 +0530727}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200728
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300729static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200730{
Archit Taneja9b372c22011-05-06 11:45:49 +0530731 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200732}
733
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300734static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200735{
Archit Taneja9b372c22011-05-06 11:45:49 +0530736 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200737}
738
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300739static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530740{
741 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
742}
743
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300744static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530745{
746 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
747}
748
Archit Tanejad79db852012-09-22 12:30:17 +0530749static void dispc_ovl_set_pos(enum omap_plane plane,
750 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200751{
Archit Tanejad79db852012-09-22 12:30:17 +0530752 u32 val;
753
754 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
755 return;
756
757 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530758
759 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200760}
761
Archit Taneja78b687f2012-09-21 14:51:49 +0530762static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
763 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200764{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200765 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530766
Archit Taneja36d87d92012-07-28 22:59:03 +0530767 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530768 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
769 else
770 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200771}
772
Archit Taneja78b687f2012-09-21 14:51:49 +0530773static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
774 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200775{
776 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200777
778 BUG_ON(plane == OMAP_DSS_GFX);
779
780 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530781
Archit Taneja36d87d92012-07-28 22:59:03 +0530782 if (plane == OMAP_DSS_WB)
783 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
784 else
785 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200786}
787
Archit Taneja5b54ed32012-09-26 16:55:27 +0530788static void dispc_ovl_set_zorder(enum omap_plane plane,
789 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530790{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530791 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530792 return;
793
794 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
795}
796
797static void dispc_ovl_enable_zorder_planes(void)
798{
799 int i;
800
801 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
802 return;
803
804 for (i = 0; i < dss_feat_get_num_ovls(); i++)
805 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
806}
807
Archit Taneja5b54ed32012-09-26 16:55:27 +0530808static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
809 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100810{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530811 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100812 return;
813
Archit Taneja9b372c22011-05-06 11:45:49 +0530814 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100815}
816
Archit Taneja5b54ed32012-09-26 16:55:27 +0530817static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
818 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200819{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530820 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300821 int shift;
822
Archit Taneja5b54ed32012-09-26 16:55:27 +0530823 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100824 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530825
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300826 shift = shifts[plane];
827 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200828}
829
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300830static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200831{
Archit Taneja9b372c22011-05-06 11:45:49 +0530832 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200833}
834
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300835static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200836{
Archit Taneja9b372c22011-05-06 11:45:49 +0530837 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200838}
839
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300840static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200841 enum omap_color_mode color_mode)
842{
843 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530844 if (plane != OMAP_DSS_GFX) {
845 switch (color_mode) {
846 case OMAP_DSS_COLOR_NV12:
847 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530848 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530849 m = 0x1; break;
850 case OMAP_DSS_COLOR_RGBA16:
851 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530852 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530853 m = 0x4; break;
854 case OMAP_DSS_COLOR_ARGB16:
855 m = 0x5; break;
856 case OMAP_DSS_COLOR_RGB16:
857 m = 0x6; break;
858 case OMAP_DSS_COLOR_ARGB16_1555:
859 m = 0x7; break;
860 case OMAP_DSS_COLOR_RGB24U:
861 m = 0x8; break;
862 case OMAP_DSS_COLOR_RGB24P:
863 m = 0x9; break;
864 case OMAP_DSS_COLOR_YUV2:
865 m = 0xa; break;
866 case OMAP_DSS_COLOR_UYVY:
867 m = 0xb; break;
868 case OMAP_DSS_COLOR_ARGB32:
869 m = 0xc; break;
870 case OMAP_DSS_COLOR_RGBA32:
871 m = 0xd; break;
872 case OMAP_DSS_COLOR_RGBX32:
873 m = 0xe; break;
874 case OMAP_DSS_COLOR_XRGB16_1555:
875 m = 0xf; break;
876 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300877 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530878 }
879 } else {
880 switch (color_mode) {
881 case OMAP_DSS_COLOR_CLUT1:
882 m = 0x0; break;
883 case OMAP_DSS_COLOR_CLUT2:
884 m = 0x1; break;
885 case OMAP_DSS_COLOR_CLUT4:
886 m = 0x2; break;
887 case OMAP_DSS_COLOR_CLUT8:
888 m = 0x3; break;
889 case OMAP_DSS_COLOR_RGB12U:
890 m = 0x4; break;
891 case OMAP_DSS_COLOR_ARGB16:
892 m = 0x5; break;
893 case OMAP_DSS_COLOR_RGB16:
894 m = 0x6; break;
895 case OMAP_DSS_COLOR_ARGB16_1555:
896 m = 0x7; break;
897 case OMAP_DSS_COLOR_RGB24U:
898 m = 0x8; break;
899 case OMAP_DSS_COLOR_RGB24P:
900 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530901 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530902 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530903 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530904 m = 0xb; break;
905 case OMAP_DSS_COLOR_ARGB32:
906 m = 0xc; break;
907 case OMAP_DSS_COLOR_RGBA32:
908 m = 0xd; break;
909 case OMAP_DSS_COLOR_RGBX32:
910 m = 0xe; break;
911 case OMAP_DSS_COLOR_XRGB16_1555:
912 m = 0xf; break;
913 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300914 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530915 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200916 }
917
Archit Taneja9b372c22011-05-06 11:45:49 +0530918 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200919}
920
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530921static void dispc_ovl_configure_burst_type(enum omap_plane plane,
922 enum omap_dss_rotation_type rotation_type)
923{
924 if (dss_has_feature(FEAT_BURST_2D) == 0)
925 return;
926
927 if (rotation_type == OMAP_DSS_ROT_TILER)
928 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
929 else
930 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
931}
932
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300933void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200934{
935 int shift;
936 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000937 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200938
939 switch (plane) {
940 case OMAP_DSS_GFX:
941 shift = 8;
942 break;
943 case OMAP_DSS_VIDEO1:
944 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530945 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200946 shift = 16;
947 break;
948 default:
949 BUG();
950 return;
951 }
952
Archit Taneja9b372c22011-05-06 11:45:49 +0530953 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000954 if (dss_has_feature(FEAT_MGR_LCD2)) {
955 switch (channel) {
956 case OMAP_DSS_CHANNEL_LCD:
957 chan = 0;
958 chan2 = 0;
959 break;
960 case OMAP_DSS_CHANNEL_DIGIT:
961 chan = 1;
962 chan2 = 0;
963 break;
964 case OMAP_DSS_CHANNEL_LCD2:
965 chan = 0;
966 chan2 = 1;
967 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530968 case OMAP_DSS_CHANNEL_LCD3:
969 if (dss_has_feature(FEAT_MGR_LCD3)) {
970 chan = 0;
971 chan2 = 2;
972 } else {
973 BUG();
974 return;
975 }
976 break;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +0200977 case OMAP_DSS_CHANNEL_WB:
978 chan = 0;
979 chan2 = 3;
980 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000981 default:
982 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300983 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000984 }
985
986 val = FLD_MOD(val, chan, shift, shift);
987 val = FLD_MOD(val, chan2, 31, 30);
988 } else {
989 val = FLD_MOD(val, channel, shift, shift);
990 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530991 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200992}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200993EXPORT_SYMBOL(dispc_ovl_set_channel_out);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200994
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200995static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
996{
997 int shift;
998 u32 val;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200999
1000 switch (plane) {
1001 case OMAP_DSS_GFX:
1002 shift = 8;
1003 break;
1004 case OMAP_DSS_VIDEO1:
1005 case OMAP_DSS_VIDEO2:
1006 case OMAP_DSS_VIDEO3:
1007 shift = 16;
1008 break;
1009 default:
1010 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001011 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001012 }
1013
1014 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1015
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001016 if (FLD_GET(val, shift, shift) == 1)
1017 return OMAP_DSS_CHANNEL_DIGIT;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001018
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001019 if (!dss_has_feature(FEAT_MGR_LCD2))
1020 return OMAP_DSS_CHANNEL_LCD;
1021
1022 switch (FLD_GET(val, 31, 30)) {
1023 case 0:
1024 default:
1025 return OMAP_DSS_CHANNEL_LCD;
1026 case 1:
1027 return OMAP_DSS_CHANNEL_LCD2;
1028 case 2:
1029 return OMAP_DSS_CHANNEL_LCD3;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +02001030 case 3:
1031 return OMAP_DSS_CHANNEL_WB;
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001032 }
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001033}
1034
Archit Tanejad9ac7732012-09-22 12:38:19 +05301035void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1036{
1037 enum omap_plane plane = OMAP_DSS_WB;
1038
1039 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1040}
1041
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001042static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001043 enum omap_burst_size burst_size)
1044{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301045 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001046 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001047
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001048 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001049 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001050}
1051
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001052static void dispc_configure_burst_sizes(void)
1053{
1054 int i;
1055 const int burst_size = BURST_SIZE_X8;
1056
1057 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001058 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001059 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5b354af2015-11-04 17:10:48 +02001060 if (dispc.feat->has_writeback)
1061 dispc_ovl_set_burst_size(OMAP_DSS_WB, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001062}
1063
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001064static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001065{
1066 unsigned unit = dss_feat_get_burst_size_unit();
1067 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1068 return unit * 8;
1069}
1070
Mythri P Kd3862612011-03-11 18:02:49 +05301071void dispc_enable_gamma_table(bool enable)
1072{
1073 /*
1074 * This is partially implemented to support only disabling of
1075 * the gamma table.
1076 */
1077 if (enable) {
1078 DSSWARN("Gamma table enabling for TV not yet supported");
1079 return;
1080 }
1081
1082 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1083}
1084
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001085static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001086{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301087 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001088 return;
1089
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301090 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001091}
1092
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001093static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001094 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001095{
1096 u32 coef_r, coef_g, coef_b;
1097
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301098 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001099 return;
1100
1101 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1102 FLD_VAL(coefs->rb, 9, 0);
1103 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1104 FLD_VAL(coefs->gb, 9, 0);
1105 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1106 FLD_VAL(coefs->bb, 9, 0);
1107
1108 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1109 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1110 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1111}
1112
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001113static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001114{
1115 u32 val;
1116
1117 BUG_ON(plane == OMAP_DSS_GFX);
1118
Archit Taneja9b372c22011-05-06 11:45:49 +05301119 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001120 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301121 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001122}
1123
Archit Tanejad79db852012-09-22 12:30:17 +05301124static void dispc_ovl_enable_replication(enum omap_plane plane,
1125 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001126{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301127 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001128 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001129
Archit Tanejad79db852012-09-22 12:30:17 +05301130 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1131 return;
1132
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001133 shift = shifts[plane];
1134 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001135}
1136
Archit Taneja8f366162012-04-16 12:53:44 +05301137static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301138 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001139{
1140 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301141
Archit Taneja33b89922012-11-14 13:50:15 +05301142 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1143 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1144
Archit Taneja702d1442011-05-06 11:45:50 +05301145 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001146}
1147
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001148static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001149{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001150 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001151 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301152 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001153 u32 unit;
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001154 int i;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001155
1156 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001157
Archit Tanejaa0acb552010-09-15 19:20:00 +05301158 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001159
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001160 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1161 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001162 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001163 dispc.fifo_size[fifo] = size;
1164
1165 /*
1166 * By default fifos are mapped directly to overlays, fifo 0 to
1167 * ovl 0, fifo 1 to ovl 1, etc.
1168 */
1169 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001170 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001171
1172 /*
1173 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1174 * causes problems with certain use cases, like using the tiler in 2D
1175 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1176 * giving GFX plane a larger fifo. WB but should work fine with a
1177 * smaller fifo.
1178 */
1179 if (dispc.feat->gfx_fifo_workaround) {
1180 u32 v;
1181
1182 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1183
1184 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1185 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1186 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1187 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1188
1189 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1190
1191 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1192 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1193 }
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001194
1195 /*
1196 * Setup default fifo thresholds.
1197 */
1198 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1199 u32 low, high;
1200 const bool use_fifomerge = false;
1201 const bool manual_update = false;
1202
1203 dispc_ovl_compute_fifo_thresholds(i, &low, &high,
1204 use_fifomerge, manual_update);
1205
1206 dispc_ovl_set_fifo_threshold(i, low, high);
1207 }
Tomi Valkeinen65e116e2015-11-04 17:10:49 +02001208
1209 if (dispc.feat->has_writeback) {
1210 u32 low, high;
1211 const bool use_fifomerge = false;
1212 const bool manual_update = false;
1213
1214 dispc_ovl_compute_fifo_thresholds(OMAP_DSS_WB, &low, &high,
1215 use_fifomerge, manual_update);
1216
1217 dispc_ovl_set_fifo_threshold(OMAP_DSS_WB, low, high);
1218 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001219}
1220
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001221static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001222{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001223 int fifo;
1224 u32 size = 0;
1225
1226 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1227 if (dispc.fifo_assignment[fifo] == plane)
1228 size += dispc.fifo_size[fifo];
1229 }
1230
1231 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001232}
1233
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001234void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001235{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301236 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001237 u32 unit;
1238
1239 unit = dss_feat_get_buffer_size_unit();
1240
1241 WARN_ON(low % unit != 0);
1242 WARN_ON(high % unit != 0);
1243
1244 low /= unit;
1245 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301246
Archit Taneja9b372c22011-05-06 11:45:49 +05301247 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1248 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1249
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001250 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001251 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301252 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001253 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301254 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001255 hi_start, hi_end) * unit,
1256 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001257
Archit Taneja9b372c22011-05-06 11:45:49 +05301258 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301259 FLD_VAL(high, hi_start, hi_end) |
1260 FLD_VAL(low, lo_start, lo_end));
Archit Taneja8bc65552013-12-17 16:40:21 +05301261
1262 /*
1263 * configure the preload to the pipeline's high threhold, if HT it's too
1264 * large for the preload field, set the threshold to the maximum value
1265 * that can be held by the preload register
1266 */
1267 if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
1268 plane != OMAP_DSS_WB)
1269 dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001270}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001271EXPORT_SYMBOL(dispc_ovl_set_fifo_threshold);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001272
1273void dispc_enable_fifomerge(bool enable)
1274{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001275 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1276 WARN_ON(enable);
1277 return;
1278 }
1279
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001280 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1281 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001282}
1283
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001284void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001285 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1286 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001287{
1288 /*
1289 * All sizes are in bytes. Both the buffer and burst are made of
1290 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1291 */
1292
1293 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001294 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1295 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001296
1297 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001298 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001299
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001300 if (use_fifomerge) {
1301 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001302 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001303 total_fifo_size += dispc_ovl_get_fifo_size(i);
1304 } else {
1305 total_fifo_size = ovl_fifo_size;
1306 }
1307
1308 /*
1309 * We use the same low threshold for both fifomerge and non-fifomerge
1310 * cases, but for fifomerge we calculate the high threshold using the
1311 * combined fifo size
1312 */
1313
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001314 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001315 *fifo_low = ovl_fifo_size - burst_size * 2;
1316 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301317 } else if (plane == OMAP_DSS_WB) {
1318 /*
1319 * Most optimal configuration for writeback is to push out data
1320 * to the interconnect the moment writeback pushes enough pixels
1321 * in the FIFO to form a burst
1322 */
1323 *fifo_low = 0;
1324 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001325 } else {
1326 *fifo_low = ovl_fifo_size - burst_size;
1327 *fifo_high = total_fifo_size - buf_unit;
1328 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001329}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001330EXPORT_SYMBOL(dispc_ovl_compute_fifo_thresholds);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001331
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001332static void dispc_ovl_set_mflag(enum omap_plane plane, bool enable)
1333{
1334 int bit;
1335
1336 if (plane == OMAP_DSS_GFX)
1337 bit = 14;
1338 else
1339 bit = 23;
1340
1341 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
1342}
1343
1344static void dispc_ovl_set_mflag_threshold(enum omap_plane plane,
1345 int low, int high)
1346{
1347 dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
1348 FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0));
1349}
1350
1351static void dispc_init_mflag(void)
1352{
1353 int i;
1354
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001355 /*
1356 * HACK: NV12 color format and MFLAG seem to have problems working
1357 * together: using two displays, and having an NV12 overlay on one of
1358 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
1359 * Changing MFLAG thresholds and PRELOAD to certain values seem to
1360 * remove the errors, but there doesn't seem to be a clear logic on
1361 * which values work and which not.
1362 *
1363 * As a work-around, set force MFLAG to always on.
1364 */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001365 dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001366 (1 << 0) | /* MFLAG_CTRL = force always on */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001367 (0 << 2)); /* MFLAG_START = disable */
1368
1369 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1370 u32 size = dispc_ovl_get_fifo_size(i);
1371 u32 unit = dss_feat_get_buffer_size_unit();
1372 u32 low, high;
1373
1374 dispc_ovl_set_mflag(i, true);
1375
1376 /*
1377 * Simulation team suggests below thesholds:
1378 * HT = fifosize * 5 / 8;
1379 * LT = fifosize * 4 / 8;
1380 */
1381
1382 low = size * 4 / 8 / unit;
1383 high = size * 5 / 8 / unit;
1384
1385 dispc_ovl_set_mflag_threshold(i, low, high);
1386 }
Tomi Valkeinenecb0b362015-11-04 17:10:50 +02001387
1388 if (dispc.feat->has_writeback) {
1389 u32 size = dispc_ovl_get_fifo_size(OMAP_DSS_WB);
1390 u32 unit = dss_feat_get_buffer_size_unit();
1391 u32 low, high;
1392
1393 dispc_ovl_set_mflag(OMAP_DSS_WB, true);
1394
1395 /*
1396 * Simulation team suggests below thesholds:
1397 * HT = fifosize * 5 / 8;
1398 * LT = fifosize * 4 / 8;
1399 */
1400
1401 low = size * 4 / 8 / unit;
1402 high = size * 5 / 8 / unit;
1403
1404 dispc_ovl_set_mflag_threshold(OMAP_DSS_WB, low, high);
1405 }
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001406}
1407
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001408static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301409 int hinc, int vinc,
1410 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001411{
1412 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001413
Amber Jain0d66cbb2011-05-19 19:47:54 +05301414 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1415 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301416
Amber Jain0d66cbb2011-05-19 19:47:54 +05301417 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1418 &hinc_start, &hinc_end);
1419 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1420 &vinc_start, &vinc_end);
1421 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1422 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301423
Amber Jain0d66cbb2011-05-19 19:47:54 +05301424 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1425 } else {
1426 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1427 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1428 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001429}
1430
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001431static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001432{
1433 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301434 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001435
Archit Taneja87a74842011-03-02 11:19:50 +05301436 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1437 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1438
1439 val = FLD_VAL(vaccu, vert_start, vert_end) |
1440 FLD_VAL(haccu, hor_start, hor_end);
1441
Archit Taneja9b372c22011-05-06 11:45:49 +05301442 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001443}
1444
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001445static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001446{
1447 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301448 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001449
Archit Taneja87a74842011-03-02 11:19:50 +05301450 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1451 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1452
1453 val = FLD_VAL(vaccu, vert_start, vert_end) |
1454 FLD_VAL(haccu, hor_start, hor_end);
1455
Archit Taneja9b372c22011-05-06 11:45:49 +05301456 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001457}
1458
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001459static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1460 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301461{
1462 u32 val;
1463
1464 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1465 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1466}
1467
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001468static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1469 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301470{
1471 u32 val;
1472
1473 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1474 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1475}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001476
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001477static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001478 u16 orig_width, u16 orig_height,
1479 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301480 bool five_taps, u8 rotation,
1481 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001482{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301483 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001484
Amber Jained14a3c2011-05-19 19:47:51 +05301485 fir_hinc = 1024 * orig_width / out_width;
1486 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001487
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301488 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1489 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001490 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301491}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001492
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301493static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1494 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1495 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1496{
1497 int h_accu2_0, h_accu2_1;
1498 int v_accu2_0, v_accu2_1;
1499 int chroma_hinc, chroma_vinc;
1500 int idx;
1501
1502 struct accu {
1503 s8 h0_m, h0_n;
1504 s8 h1_m, h1_n;
1505 s8 v0_m, v0_n;
1506 s8 v1_m, v1_n;
1507 };
1508
1509 const struct accu *accu_table;
1510 const struct accu *accu_val;
1511
1512 static const struct accu accu_nv12[4] = {
1513 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1514 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1515 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1516 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1517 };
1518
1519 static const struct accu accu_nv12_ilace[4] = {
1520 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1521 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1522 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1523 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1524 };
1525
1526 static const struct accu accu_yuv[4] = {
1527 { 0, 1, 0, 1, 0, 1, 0, 1 },
1528 { 0, 1, 0, 1, 0, 1, 0, 1 },
1529 { -1, 1, 0, 1, 0, 1, 0, 1 },
1530 { 0, 1, 0, 1, -1, 1, 0, 1 },
1531 };
1532
1533 switch (rotation) {
1534 case OMAP_DSS_ROT_0:
1535 idx = 0;
1536 break;
1537 case OMAP_DSS_ROT_90:
1538 idx = 1;
1539 break;
1540 case OMAP_DSS_ROT_180:
1541 idx = 2;
1542 break;
1543 case OMAP_DSS_ROT_270:
1544 idx = 3;
1545 break;
1546 default:
1547 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001548 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301549 }
1550
1551 switch (color_mode) {
1552 case OMAP_DSS_COLOR_NV12:
1553 if (ilace)
1554 accu_table = accu_nv12_ilace;
1555 else
1556 accu_table = accu_nv12;
1557 break;
1558 case OMAP_DSS_COLOR_YUV2:
1559 case OMAP_DSS_COLOR_UYVY:
1560 accu_table = accu_yuv;
1561 break;
1562 default:
1563 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001564 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301565 }
1566
1567 accu_val = &accu_table[idx];
1568
1569 chroma_hinc = 1024 * orig_width / out_width;
1570 chroma_vinc = 1024 * orig_height / out_height;
1571
1572 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1573 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1574 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1575 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1576
1577 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1578 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1579}
1580
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001581static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301582 u16 orig_width, u16 orig_height,
1583 u16 out_width, u16 out_height,
1584 bool ilace, bool five_taps,
1585 bool fieldmode, enum omap_color_mode color_mode,
1586 u8 rotation)
1587{
1588 int accu0 = 0;
1589 int accu1 = 0;
1590 u32 l;
1591
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001592 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301593 out_width, out_height, five_taps,
1594 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301595 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001596
Archit Taneja87a74842011-03-02 11:19:50 +05301597 /* RESIZEENABLE and VERTICALTAPS */
1598 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301599 l |= (orig_width != out_width) ? (1 << 5) : 0;
1600 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001601 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301602
1603 /* VRESIZECONF and HRESIZECONF */
1604 if (dss_has_feature(FEAT_RESIZECONF)) {
1605 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301606 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1607 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301608 }
1609
1610 /* LINEBUFFERSPLIT */
1611 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1612 l &= ~(0x1 << 22);
1613 l |= five_taps ? (1 << 22) : 0;
1614 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001615
Archit Taneja9b372c22011-05-06 11:45:49 +05301616 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001617
1618 /*
1619 * field 0 = even field = bottom field
1620 * field 1 = odd field = top field
1621 */
1622 if (ilace && !fieldmode) {
1623 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301624 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001625 if (accu0 >= 1024/2) {
1626 accu1 = 1024/2;
1627 accu0 -= accu1;
1628 }
1629 }
1630
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001631 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1632 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001633}
1634
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001635static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301636 u16 orig_width, u16 orig_height,
1637 u16 out_width, u16 out_height,
1638 bool ilace, bool five_taps,
1639 bool fieldmode, enum omap_color_mode color_mode,
1640 u8 rotation)
1641{
1642 int scale_x = out_width != orig_width;
1643 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301644 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301645
1646 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1647 return;
1648 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1649 color_mode != OMAP_DSS_COLOR_UYVY &&
1650 color_mode != OMAP_DSS_COLOR_NV12)) {
1651 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301652 if (plane != OMAP_DSS_WB)
1653 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301654 return;
1655 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001656
1657 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1658 out_height, ilace, color_mode, rotation);
1659
Amber Jain0d66cbb2011-05-19 19:47:54 +05301660 switch (color_mode) {
1661 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301662 if (chroma_upscale) {
1663 /* UV is subsampled by 2 horizontally and vertically */
1664 orig_height >>= 1;
1665 orig_width >>= 1;
1666 } else {
1667 /* UV is downsampled by 2 horizontally and vertically */
1668 orig_height <<= 1;
1669 orig_width <<= 1;
1670 }
1671
Amber Jain0d66cbb2011-05-19 19:47:54 +05301672 break;
1673 case OMAP_DSS_COLOR_YUV2:
1674 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301675 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301676 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301677 rotation == OMAP_DSS_ROT_180) {
1678 if (chroma_upscale)
1679 /* UV is subsampled by 2 horizontally */
1680 orig_width >>= 1;
1681 else
1682 /* UV is downsampled by 2 horizontally */
1683 orig_width <<= 1;
1684 }
1685
Amber Jain0d66cbb2011-05-19 19:47:54 +05301686 /* must use FIR for YUV422 if rotated */
1687 if (rotation != OMAP_DSS_ROT_0)
1688 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301689
Amber Jain0d66cbb2011-05-19 19:47:54 +05301690 break;
1691 default:
1692 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001693 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301694 }
1695
1696 if (out_width != orig_width)
1697 scale_x = true;
1698 if (out_height != orig_height)
1699 scale_y = true;
1700
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001701 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301702 out_width, out_height, five_taps,
1703 rotation, DISPC_COLOR_COMPONENT_UV);
1704
Archit Taneja2a5561b2012-07-16 16:37:45 +05301705 if (plane != OMAP_DSS_WB)
1706 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1707 (scale_x || scale_y) ? 1 : 0, 8, 8);
1708
Amber Jain0d66cbb2011-05-19 19:47:54 +05301709 /* set H scaling */
1710 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1711 /* set V scaling */
1712 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301713}
1714
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001715static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301716 u16 orig_width, u16 orig_height,
1717 u16 out_width, u16 out_height,
1718 bool ilace, bool five_taps,
1719 bool fieldmode, enum omap_color_mode color_mode,
1720 u8 rotation)
1721{
1722 BUG_ON(plane == OMAP_DSS_GFX);
1723
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001724 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301725 orig_width, orig_height,
1726 out_width, out_height,
1727 ilace, five_taps,
1728 fieldmode, color_mode,
1729 rotation);
1730
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001731 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301732 orig_width, orig_height,
1733 out_width, out_height,
1734 ilace, five_taps,
1735 fieldmode, color_mode,
1736 rotation);
1737}
1738
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001739static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Archit Tanejac35eeb22013-03-26 19:15:24 +05301740 enum omap_dss_rotation_type rotation_type,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001741 bool mirroring, enum omap_color_mode color_mode)
1742{
Archit Taneja87a74842011-03-02 11:19:50 +05301743 bool row_repeat = false;
1744 int vidrot = 0;
1745
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001746 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1747 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001748
1749 if (mirroring) {
1750 switch (rotation) {
1751 case OMAP_DSS_ROT_0:
1752 vidrot = 2;
1753 break;
1754 case OMAP_DSS_ROT_90:
1755 vidrot = 1;
1756 break;
1757 case OMAP_DSS_ROT_180:
1758 vidrot = 0;
1759 break;
1760 case OMAP_DSS_ROT_270:
1761 vidrot = 3;
1762 break;
1763 }
1764 } else {
1765 switch (rotation) {
1766 case OMAP_DSS_ROT_0:
1767 vidrot = 0;
1768 break;
1769 case OMAP_DSS_ROT_90:
1770 vidrot = 1;
1771 break;
1772 case OMAP_DSS_ROT_180:
1773 vidrot = 2;
1774 break;
1775 case OMAP_DSS_ROT_270:
1776 vidrot = 3;
1777 break;
1778 }
1779 }
1780
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001781 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301782 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001783 else
Archit Taneja87a74842011-03-02 11:19:50 +05301784 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001785 }
Archit Taneja87a74842011-03-02 11:19:50 +05301786
Tomi Valkeinen3397cc62015-04-09 13:51:30 +03001787 /*
1788 * OMAP4/5 Errata i631:
1789 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
1790 * rows beyond the framebuffer, which may cause OCP error.
1791 */
1792 if (color_mode == OMAP_DSS_COLOR_NV12 &&
1793 rotation_type != OMAP_DSS_ROT_TILER)
1794 vidrot = 1;
1795
Archit Taneja9b372c22011-05-06 11:45:49 +05301796 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301797 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301798 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1799 row_repeat ? 1 : 0, 18, 18);
Archit Tanejac35eeb22013-03-26 19:15:24 +05301800
1801 if (color_mode == OMAP_DSS_COLOR_NV12) {
1802 bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
1803 (rotation == OMAP_DSS_ROT_0 ||
1804 rotation == OMAP_DSS_ROT_180);
1805 /* DOUBLESTRIDE */
1806 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
1807 }
1808
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001809}
1810
1811static int color_mode_to_bpp(enum omap_color_mode color_mode)
1812{
1813 switch (color_mode) {
1814 case OMAP_DSS_COLOR_CLUT1:
1815 return 1;
1816 case OMAP_DSS_COLOR_CLUT2:
1817 return 2;
1818 case OMAP_DSS_COLOR_CLUT4:
1819 return 4;
1820 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301821 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001822 return 8;
1823 case OMAP_DSS_COLOR_RGB12U:
1824 case OMAP_DSS_COLOR_RGB16:
1825 case OMAP_DSS_COLOR_ARGB16:
1826 case OMAP_DSS_COLOR_YUV2:
1827 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301828 case OMAP_DSS_COLOR_RGBA16:
1829 case OMAP_DSS_COLOR_RGBX16:
1830 case OMAP_DSS_COLOR_ARGB16_1555:
1831 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001832 return 16;
1833 case OMAP_DSS_COLOR_RGB24P:
1834 return 24;
1835 case OMAP_DSS_COLOR_RGB24U:
1836 case OMAP_DSS_COLOR_ARGB32:
1837 case OMAP_DSS_COLOR_RGBA32:
1838 case OMAP_DSS_COLOR_RGBX32:
1839 return 32;
1840 default:
1841 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001842 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001843 }
1844}
1845
1846static s32 pixinc(int pixels, u8 ps)
1847{
1848 if (pixels == 1)
1849 return 1;
1850 else if (pixels > 1)
1851 return 1 + (pixels - 1) * ps;
1852 else if (pixels < 0)
1853 return 1 - (-pixels + 1) * ps;
1854 else
1855 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001856 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001857}
1858
1859static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1860 u16 screen_width,
1861 u16 width, u16 height,
1862 enum omap_color_mode color_mode, bool fieldmode,
1863 unsigned int field_offset,
1864 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301865 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001866{
1867 u8 ps;
1868
1869 /* FIXME CLUT formats */
1870 switch (color_mode) {
1871 case OMAP_DSS_COLOR_CLUT1:
1872 case OMAP_DSS_COLOR_CLUT2:
1873 case OMAP_DSS_COLOR_CLUT4:
1874 case OMAP_DSS_COLOR_CLUT8:
1875 BUG();
1876 return;
1877 case OMAP_DSS_COLOR_YUV2:
1878 case OMAP_DSS_COLOR_UYVY:
1879 ps = 4;
1880 break;
1881 default:
1882 ps = color_mode_to_bpp(color_mode) / 8;
1883 break;
1884 }
1885
1886 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1887 width, height);
1888
1889 /*
1890 * field 0 = even field = bottom field
1891 * field 1 = odd field = top field
1892 */
1893 switch (rotation + mirror * 4) {
1894 case OMAP_DSS_ROT_0:
1895 case OMAP_DSS_ROT_180:
1896 /*
1897 * If the pixel format is YUV or UYVY divide the width
1898 * of the image by 2 for 0 and 180 degree rotation.
1899 */
1900 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1901 color_mode == OMAP_DSS_COLOR_UYVY)
1902 width = width >> 1;
1903 case OMAP_DSS_ROT_90:
1904 case OMAP_DSS_ROT_270:
1905 *offset1 = 0;
1906 if (field_offset)
1907 *offset0 = field_offset * screen_width * ps;
1908 else
1909 *offset0 = 0;
1910
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301911 *row_inc = pixinc(1 +
1912 (y_predecim * screen_width - x_predecim * width) +
1913 (fieldmode ? screen_width : 0), ps);
1914 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001915 break;
1916
1917 case OMAP_DSS_ROT_0 + 4:
1918 case OMAP_DSS_ROT_180 + 4:
1919 /* If the pixel format is YUV or UYVY divide the width
1920 * of the image by 2 for 0 degree and 180 degree
1921 */
1922 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1923 color_mode == OMAP_DSS_COLOR_UYVY)
1924 width = width >> 1;
1925 case OMAP_DSS_ROT_90 + 4:
1926 case OMAP_DSS_ROT_270 + 4:
1927 *offset1 = 0;
1928 if (field_offset)
1929 *offset0 = field_offset * screen_width * ps;
1930 else
1931 *offset0 = 0;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301932 *row_inc = pixinc(1 -
1933 (y_predecim * screen_width + x_predecim * width) -
1934 (fieldmode ? screen_width : 0), ps);
1935 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001936 break;
1937
1938 default:
1939 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001940 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001941 }
1942}
1943
1944static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1945 u16 screen_width,
1946 u16 width, u16 height,
1947 enum omap_color_mode color_mode, bool fieldmode,
1948 unsigned int field_offset,
1949 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301950 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001951{
1952 u8 ps;
1953 u16 fbw, fbh;
1954
1955 /* FIXME CLUT formats */
1956 switch (color_mode) {
1957 case OMAP_DSS_COLOR_CLUT1:
1958 case OMAP_DSS_COLOR_CLUT2:
1959 case OMAP_DSS_COLOR_CLUT4:
1960 case OMAP_DSS_COLOR_CLUT8:
1961 BUG();
1962 return;
1963 default:
1964 ps = color_mode_to_bpp(color_mode) / 8;
1965 break;
1966 }
1967
1968 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1969 width, height);
1970
1971 /* width & height are overlay sizes, convert to fb sizes */
1972
1973 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1974 fbw = width;
1975 fbh = height;
1976 } else {
1977 fbw = height;
1978 fbh = width;
1979 }
1980
1981 /*
1982 * field 0 = even field = bottom field
1983 * field 1 = odd field = top field
1984 */
1985 switch (rotation + mirror * 4) {
1986 case OMAP_DSS_ROT_0:
1987 *offset1 = 0;
1988 if (field_offset)
1989 *offset0 = *offset1 + field_offset * screen_width * ps;
1990 else
1991 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301992 *row_inc = pixinc(1 +
1993 (y_predecim * screen_width - fbw * x_predecim) +
1994 (fieldmode ? screen_width : 0), ps);
1995 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1996 color_mode == OMAP_DSS_COLOR_UYVY)
1997 *pix_inc = pixinc(x_predecim, 2 * ps);
1998 else
1999 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002000 break;
2001 case OMAP_DSS_ROT_90:
2002 *offset1 = screen_width * (fbh - 1) * ps;
2003 if (field_offset)
2004 *offset0 = *offset1 + field_offset * ps;
2005 else
2006 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302007 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
2008 y_predecim + (fieldmode ? 1 : 0), ps);
2009 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002010 break;
2011 case OMAP_DSS_ROT_180:
2012 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
2013 if (field_offset)
2014 *offset0 = *offset1 - field_offset * screen_width * ps;
2015 else
2016 *offset0 = *offset1;
2017 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302018 (y_predecim * screen_width - fbw * x_predecim) -
2019 (fieldmode ? screen_width : 0), ps);
2020 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2021 color_mode == OMAP_DSS_COLOR_UYVY)
2022 *pix_inc = pixinc(-x_predecim, 2 * ps);
2023 else
2024 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002025 break;
2026 case OMAP_DSS_ROT_270:
2027 *offset1 = (fbw - 1) * ps;
2028 if (field_offset)
2029 *offset0 = *offset1 - field_offset * ps;
2030 else
2031 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302032 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
2033 y_predecim - (fieldmode ? 1 : 0), ps);
2034 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002035 break;
2036
2037 /* mirroring */
2038 case OMAP_DSS_ROT_0 + 4:
2039 *offset1 = (fbw - 1) * ps;
2040 if (field_offset)
2041 *offset0 = *offset1 + field_offset * screen_width * ps;
2042 else
2043 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302044 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002045 (fieldmode ? screen_width : 0),
2046 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302047 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2048 color_mode == OMAP_DSS_COLOR_UYVY)
2049 *pix_inc = pixinc(-x_predecim, 2 * ps);
2050 else
2051 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002052 break;
2053
2054 case OMAP_DSS_ROT_90 + 4:
2055 *offset1 = 0;
2056 if (field_offset)
2057 *offset0 = *offset1 + field_offset * ps;
2058 else
2059 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302060 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
2061 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002062 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302063 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002064 break;
2065
2066 case OMAP_DSS_ROT_180 + 4:
2067 *offset1 = screen_width * (fbh - 1) * ps;
2068 if (field_offset)
2069 *offset0 = *offset1 - field_offset * screen_width * ps;
2070 else
2071 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302072 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002073 (fieldmode ? screen_width : 0),
2074 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302075 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2076 color_mode == OMAP_DSS_COLOR_UYVY)
2077 *pix_inc = pixinc(x_predecim, 2 * ps);
2078 else
2079 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002080 break;
2081
2082 case OMAP_DSS_ROT_270 + 4:
2083 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
2084 if (field_offset)
2085 *offset0 = *offset1 - field_offset * ps;
2086 else
2087 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302088 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
2089 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002090 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302091 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002092 break;
2093
2094 default:
2095 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002096 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002097 }
2098}
2099
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302100static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
2101 enum omap_color_mode color_mode, bool fieldmode,
2102 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
2103 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
2104{
2105 u8 ps;
2106
2107 switch (color_mode) {
2108 case OMAP_DSS_COLOR_CLUT1:
2109 case OMAP_DSS_COLOR_CLUT2:
2110 case OMAP_DSS_COLOR_CLUT4:
2111 case OMAP_DSS_COLOR_CLUT8:
2112 BUG();
2113 return;
2114 default:
2115 ps = color_mode_to_bpp(color_mode) / 8;
2116 break;
2117 }
2118
2119 DSSDBG("scrw %d, width %d\n", screen_width, width);
2120
2121 /*
2122 * field 0 = even field = bottom field
2123 * field 1 = odd field = top field
2124 */
2125 *offset1 = 0;
2126 if (field_offset)
2127 *offset0 = *offset1 + field_offset * screen_width * ps;
2128 else
2129 *offset0 = *offset1;
2130 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
2131 (fieldmode ? screen_width : 0), ps);
2132 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2133 color_mode == OMAP_DSS_COLOR_UYVY)
2134 *pix_inc = pixinc(x_predecim, 2 * ps);
2135 else
2136 *pix_inc = pixinc(x_predecim, ps);
2137}
2138
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302139/*
2140 * This function is used to avoid synclosts in OMAP3, because of some
2141 * undocumented horizontal position and timing related limitations.
2142 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002143static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302144 const struct omap_video_timings *t, u16 pos_x,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002145 u16 width, u16 height, u16 out_width, u16 out_height,
2146 bool five_taps)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302147{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002148 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302149 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302150 static const u8 limits[3] = { 8, 10, 20 };
2151 u64 val, blank;
2152 int i;
2153
Archit Taneja81ab95b2012-05-08 15:53:20 +05302154 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302155
2156 i = 0;
2157 if (out_height < height)
2158 i++;
2159 if (out_width < width)
2160 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05302161 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302162 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2163 if (blank <= limits[i])
2164 return -EINVAL;
2165
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002166 /* FIXME add checks for 3-tap filter once the limitations are known */
2167 if (!five_taps)
2168 return 0;
2169
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302170 /*
2171 * Pixel data should be prepared before visible display point starts.
2172 * So, atleast DS-2 lines must have already been fetched by DISPC
2173 * during nonactive - pos_x period.
2174 */
2175 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2176 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002177 val, max(0, ds - 2) * width);
2178 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302179 return -EINVAL;
2180
2181 /*
2182 * All lines need to be refilled during the nonactive period of which
2183 * only one line can be loaded during the active period. So, atleast
2184 * DS - 1 lines should be loaded during nonactive period.
2185 */
2186 val = div_u64((u64)nonactive * lclk, pclk);
2187 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002188 val, max(0, ds - 1) * width);
2189 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302190 return -EINVAL;
2191
2192 return 0;
2193}
2194
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002195static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302196 const struct omap_video_timings *mgr_timings, u16 width,
2197 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002198 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002199{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302200 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302201 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002202
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302203 if (height <= out_height && width <= out_width)
2204 return (unsigned long) pclk;
2205
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002206 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302207 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002208
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002209 tmp = (u64)pclk * height * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002210 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302211 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002212
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002213 if (height > 2 * out_height) {
2214 if (ppl == out_width)
2215 return 0;
2216
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002217 tmp = (u64)pclk * (height - 2 * out_height) * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002218 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302219 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002220 }
2221 }
2222
2223 if (width > out_width) {
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002224 tmp = (u64)pclk * width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002225 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302226 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002227
2228 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302229 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002230 }
2231
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302232 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002233}
2234
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002235static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302236 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302237{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302238 if (height > out_height && width > out_width)
2239 return pclk * 4;
2240 else
2241 return pclk * 2;
2242}
2243
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002244static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302245 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002246{
2247 unsigned int hf, vf;
2248
2249 /*
2250 * FIXME how to determine the 'A' factor
2251 * for the no downscaling case ?
2252 */
2253
2254 if (width > 3 * out_width)
2255 hf = 4;
2256 else if (width > 2 * out_width)
2257 hf = 3;
2258 else if (width > out_width)
2259 hf = 2;
2260 else
2261 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002262 if (height > out_height)
2263 vf = 2;
2264 else
2265 vf = 1;
2266
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302267 return pclk * vf * hf;
2268}
2269
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002270static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302271 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302272{
Archit Taneja8ba85302012-09-26 17:00:37 +05302273 /*
2274 * If the overlay/writeback is in mem to mem mode, there are no
2275 * downscaling limitations with respect to pixel clock, return 1 as
2276 * required core clock to represent that we have sufficient enough
2277 * core clock to do maximum downscaling
2278 */
2279 if (mem_to_mem)
2280 return 1;
2281
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302282 if (width > out_width)
2283 return DIV_ROUND_UP(pclk, out_width) * width;
2284 else
2285 return pclk;
2286}
2287
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002288static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302289 const struct omap_video_timings *mgr_timings,
2290 u16 width, u16 height, u16 out_width, u16 out_height,
2291 enum omap_color_mode color_mode, bool *five_taps,
2292 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302293 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302294{
2295 int error;
2296 u16 in_width, in_height;
2297 int min_factor = min(*decim_x, *decim_y);
2298 const int maxsinglelinewidth =
2299 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302300
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302301 *five_taps = false;
2302
2303 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002304 in_height = height / *decim_y;
2305 in_width = width / *decim_x;
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002306 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302307 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302308 error = (in_width > maxsinglelinewidth || !*core_clk ||
2309 *core_clk > dispc_core_clk_rate());
2310 if (error) {
2311 if (*decim_x == *decim_y) {
2312 *decim_x = min_factor;
2313 ++*decim_y;
2314 } else {
2315 swap(*decim_x, *decim_y);
2316 if (*decim_x < *decim_y)
2317 ++*decim_x;
2318 }
2319 }
2320 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2321
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002322 if (error) {
2323 DSSERR("failed to find scaling settings\n");
2324 return -EINVAL;
2325 }
2326
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302327 if (in_width > maxsinglelinewidth) {
2328 DSSERR("Cannot scale max input width exceeded");
2329 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302330 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302331 return 0;
2332}
2333
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002334static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302335 const struct omap_video_timings *mgr_timings,
2336 u16 width, u16 height, u16 out_width, u16 out_height,
2337 enum omap_color_mode color_mode, bool *five_taps,
2338 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302339 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302340{
2341 int error;
2342 u16 in_width, in_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302343 const int maxsinglelinewidth =
2344 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2345
2346 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002347 in_height = height / *decim_y;
2348 in_width = width / *decim_x;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002349 *five_taps = in_height > out_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302350
2351 if (in_width > maxsinglelinewidth)
2352 if (in_height > out_height &&
2353 in_height < out_height * 2)
2354 *five_taps = false;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002355again:
2356 if (*five_taps)
2357 *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
2358 in_width, in_height, out_width,
2359 out_height, color_mode);
2360 else
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002361 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302362 in_height, out_width, out_height,
2363 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302364
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002365 error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
2366 pos_x, in_width, in_height, out_width,
2367 out_height, *five_taps);
2368 if (error && *five_taps) {
2369 *five_taps = false;
2370 goto again;
2371 }
2372
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302373 error = (error || in_width > maxsinglelinewidth * 2 ||
2374 (in_width > maxsinglelinewidth && *five_taps) ||
2375 !*core_clk || *core_clk > dispc_core_clk_rate());
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002376
2377 if (!error) {
2378 /* verify that we're inside the limits of scaler */
2379 if (in_width / 4 > out_width)
2380 error = 1;
2381
2382 if (*five_taps) {
2383 if (in_height / 4 > out_height)
2384 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302385 } else {
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002386 if (in_height / 2 > out_height)
2387 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302388 }
2389 }
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002390
Tomi Valkeinen7059e3d2015-04-10 12:48:38 +03002391 if (error)
2392 ++*decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302393 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2394
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002395 if (error) {
2396 DSSERR("failed to find scaling settings\n");
2397 return -EINVAL;
2398 }
2399
Tomi Valkeinenf5a73482015-03-17 15:31:09 +02002400 if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, in_width,
2401 in_height, out_width, out_height, *five_taps)) {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302402 DSSERR("horizontal timing too tight\n");
2403 return -EINVAL;
2404 }
2405
2406 if (in_width > (maxsinglelinewidth * 2)) {
2407 DSSERR("Cannot setup scaling");
2408 DSSERR("width exceeds maximum width possible");
2409 return -EINVAL;
2410 }
2411
2412 if (in_width > maxsinglelinewidth && *five_taps) {
2413 DSSERR("cannot setup scaling with five taps");
2414 return -EINVAL;
2415 }
2416 return 0;
2417}
2418
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002419static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302420 const struct omap_video_timings *mgr_timings,
2421 u16 width, u16 height, u16 out_width, u16 out_height,
2422 enum omap_color_mode color_mode, bool *five_taps,
2423 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302424 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302425{
2426 u16 in_width, in_width_max;
2427 int decim_x_min = *decim_x;
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002428 u16 in_height = height / *decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302429 const int maxsinglelinewidth =
2430 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302431 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302432
Archit Taneja5d501082012-11-07 11:45:02 +05302433 if (mem_to_mem) {
2434 in_width_max = out_width * maxdownscale;
2435 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302436 in_width_max = dispc_core_clk_rate() /
2437 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302438 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302439
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302440 *decim_x = DIV_ROUND_UP(width, in_width_max);
2441
2442 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2443 if (*decim_x > *x_predecim)
2444 return -EINVAL;
2445
2446 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002447 in_width = width / *decim_x;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302448 } while (*decim_x <= *x_predecim &&
2449 in_width > maxsinglelinewidth && ++*decim_x);
2450
2451 if (in_width > maxsinglelinewidth) {
2452 DSSERR("Cannot scale width exceeds max line width");
2453 return -EINVAL;
2454 }
2455
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002456 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302457 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302458 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002459}
2460
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002461#define DIV_FRAC(dividend, divisor) \
2462 ((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))
2463
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002464static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302465 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302466 const struct omap_video_timings *mgr_timings,
2467 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302468 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302469 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302470 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302471{
Archit Taneja0373cac2011-09-08 13:25:17 +05302472 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302473 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302474 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302475 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302476
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002477 if (width == out_width && height == out_height)
2478 return 0;
2479
Tomi Valkeinen4e1d3ca2014-10-03 15:14:09 +00002480 if (pclk == 0 || mgr_timings->pixelclock == 0) {
2481 DSSERR("cannot calculate scaling settings: pclk is zero\n");
2482 return -EINVAL;
2483 }
2484
Archit Taneja5b54ed32012-09-26 16:55:27 +05302485 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002486 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302487
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002488 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302489 *x_predecim = *y_predecim = 1;
2490 } else {
2491 *x_predecim = max_decim_limit;
2492 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2493 dss_has_feature(FEAT_BURST_2D)) ?
2494 2 : max_decim_limit;
2495 }
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302496
2497 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2498 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2499 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2500 color_mode == OMAP_DSS_COLOR_CLUT8) {
2501 *x_predecim = 1;
2502 *y_predecim = 1;
2503 *five_taps = false;
2504 return 0;
2505 }
2506
2507 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2508 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2509
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302510 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302511 return -EINVAL;
2512
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302513 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302514 return -EINVAL;
2515
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002516 ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302517 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302518 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2519 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302520 if (ret)
2521 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302522
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002523 DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
2524 width, height,
2525 out_width, out_height,
2526 out_width / width, DIV_FRAC(out_width, width),
2527 out_height / height, DIV_FRAC(out_height, height),
2528
2529 decim_x, decim_y,
2530 width / decim_x, height / decim_y,
2531 out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
2532 out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),
2533
2534 *five_taps ? 5 : 3,
2535 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302536
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302537 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302538 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302539 "required core clk rate = %lu Hz, "
2540 "current core clk rate = %lu Hz\n",
2541 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302542 return -EINVAL;
2543 }
2544
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302545 *x_predecim = decim_x;
2546 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302547 return 0;
2548}
2549
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002550int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
2551 const struct omap_overlay_info *oi,
2552 const struct omap_video_timings *timings,
2553 int *x_predecim, int *y_predecim)
2554{
2555 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2556 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002557 bool fieldmode = false;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002558 u16 in_height = oi->height;
2559 u16 in_width = oi->width;
2560 bool ilace = timings->interlace;
2561 u16 out_width, out_height;
2562 int pos_x = oi->pos_x;
2563 unsigned long pclk = dispc_mgr_pclk_rate(channel);
2564 unsigned long lclk = dispc_mgr_lclk_rate(channel);
2565
2566 out_width = oi->out_width == 0 ? oi->width : oi->out_width;
2567 out_height = oi->out_height == 0 ? oi->height : oi->out_height;
2568
2569 if (ilace && oi->height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002570 fieldmode = true;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002571
2572 if (ilace) {
2573 if (fieldmode)
2574 in_height /= 2;
2575 out_height /= 2;
2576
2577 DSSDBG("adjusting for ilace: height %d, out_height %d\n",
2578 in_height, out_height);
2579 }
2580
2581 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
2582 return -EINVAL;
2583
2584 return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
2585 in_height, out_width, out_height, oi->color_mode,
2586 &five_taps, x_predecim, y_predecim, pos_x,
2587 oi->rotation_type, false);
2588}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002589EXPORT_SYMBOL(dispc_ovl_check);
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002590
Archit Taneja84a880f2012-09-26 16:57:37 +05302591static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302592 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2593 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2594 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2595 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2596 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302597 bool replication, const struct omap_video_timings *mgr_timings,
2598 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002599{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302600 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002601 bool fieldmode = false;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302602 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002603 unsigned offset0, offset1;
2604 s32 row_inc;
2605 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302606 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002607 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302608 u16 in_height = height;
2609 u16 in_width = width;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302610 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302611 bool ilace = mgr_timings->interlace;
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002612 unsigned long pclk = dispc_plane_pclk_rate(plane);
2613 unsigned long lclk = dispc_plane_lclk_rate(plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002614
Tomi Valkeinene5666582014-11-28 14:34:15 +02002615 if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002616 return -EINVAL;
2617
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002618 switch (color_mode) {
2619 case OMAP_DSS_COLOR_YUV2:
2620 case OMAP_DSS_COLOR_UYVY:
2621 case OMAP_DSS_COLOR_NV12:
2622 if (in_width & 1) {
2623 DSSERR("input width %d is not even for YUV format\n",
2624 in_width);
2625 return -EINVAL;
2626 }
2627 break;
2628
2629 default:
2630 break;
2631 }
2632
Archit Taneja84a880f2012-09-26 16:57:37 +05302633 out_width = out_width == 0 ? width : out_width;
2634 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002635
Archit Taneja84a880f2012-09-26 16:57:37 +05302636 if (ilace && height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002637 fieldmode = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002638
2639 if (ilace) {
2640 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302641 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302642 pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302643 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002644
2645 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302646 "out_height %d\n", in_height, pos_y,
2647 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002648 }
2649
Archit Taneja84a880f2012-09-26 16:57:37 +05302650 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302651 return -EINVAL;
2652
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002653 r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302654 in_height, out_width, out_height, color_mode,
2655 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302656 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302657 if (r)
2658 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002659
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002660 in_width = in_width / x_predecim;
2661 in_height = in_height / y_predecim;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302662
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002663 if (x_predecim > 1 || y_predecim > 1)
2664 DSSDBG("predecimation %d x %x, new input size %d x %d\n",
2665 x_predecim, y_predecim, in_width, in_height);
2666
2667 switch (color_mode) {
2668 case OMAP_DSS_COLOR_YUV2:
2669 case OMAP_DSS_COLOR_UYVY:
2670 case OMAP_DSS_COLOR_NV12:
2671 if (in_width & 1) {
2672 DSSDBG("predecimated input width is not even for YUV format\n");
2673 DSSDBG("adjusting input width %d -> %d\n",
2674 in_width, in_width & ~1);
2675
2676 in_width &= ~1;
2677 }
2678 break;
2679
2680 default:
2681 break;
2682 }
2683
Archit Taneja84a880f2012-09-26 16:57:37 +05302684 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2685 color_mode == OMAP_DSS_COLOR_UYVY ||
2686 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302687 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002688
2689 if (ilace && !fieldmode) {
2690 /*
2691 * when downscaling the bottom field may have to start several
2692 * source lines below the top field. Unfortunately ACCUI
2693 * registers will only hold the fractional part of the offset
2694 * so the integer part must be added to the base address of the
2695 * bottom field.
2696 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302697 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002698 field_offset = 0;
2699 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302700 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002701 }
2702
2703 /* Fields are independent but interleaved in memory. */
2704 if (fieldmode)
2705 field_offset = 1;
2706
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002707 offset0 = 0;
2708 offset1 = 0;
2709 row_inc = 0;
2710 pix_inc = 0;
2711
Archit Taneja6be0d732012-11-07 11:45:04 +05302712 if (plane == OMAP_DSS_WB) {
2713 frame_width = out_width;
2714 frame_height = out_height;
2715 } else {
2716 frame_width = in_width;
2717 frame_height = height;
2718 }
2719
Archit Taneja84a880f2012-09-26 16:57:37 +05302720 if (rotation_type == OMAP_DSS_ROT_TILER)
Archit Taneja6be0d732012-11-07 11:45:04 +05302721 calc_tiler_rotation_offset(screen_width, frame_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302722 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302723 &offset0, &offset1, &row_inc, &pix_inc,
2724 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302725 else if (rotation_type == OMAP_DSS_ROT_DMA)
Archit Taneja6be0d732012-11-07 11:45:04 +05302726 calc_dma_rotation_offset(rotation, mirror, screen_width,
2727 frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302728 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302729 &offset0, &offset1, &row_inc, &pix_inc,
2730 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002731 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302732 calc_vrfb_rotation_offset(rotation, mirror,
Archit Taneja6be0d732012-11-07 11:45:04 +05302733 screen_width, frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302734 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302735 &offset0, &offset1, &row_inc, &pix_inc,
2736 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002737
2738 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2739 offset0, offset1, row_inc, pix_inc);
2740
Archit Taneja84a880f2012-09-26 16:57:37 +05302741 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002742
Archit Taneja84a880f2012-09-26 16:57:37 +05302743 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302744
Archit Taneja84a880f2012-09-26 16:57:37 +05302745 dispc_ovl_set_ba0(plane, paddr + offset0);
2746 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002747
Archit Taneja84a880f2012-09-26 16:57:37 +05302748 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2749 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2750 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302751 }
2752
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03002753 if (dispc.feat->last_pixel_inc_missing)
2754 row_inc += pix_inc - 1;
2755
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002756 dispc_ovl_set_row_inc(plane, row_inc);
2757 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002758
Archit Taneja84a880f2012-09-26 16:57:37 +05302759 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302760 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002761
Archit Taneja84a880f2012-09-26 16:57:37 +05302762 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002763
Archit Taneja78b687f2012-09-21 14:51:49 +05302764 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002765
Archit Taneja5b54ed32012-09-26 16:55:27 +05302766 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302767 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2768 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302769 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302770 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002771 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002772 }
2773
Archit Tanejac35eeb22013-03-26 19:15:24 +05302774 dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
2775 color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002776
Archit Taneja84a880f2012-09-26 16:57:37 +05302777 dispc_ovl_set_zorder(plane, caps, zorder);
2778 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2779 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002780
Archit Tanejad79db852012-09-22 12:30:17 +05302781 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302782
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002783 return 0;
2784}
2785
Archit Taneja84a880f2012-09-26 16:57:37 +05302786int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302787 bool replication, const struct omap_video_timings *mgr_timings,
2788 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302789{
2790 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002791 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Archit Taneja84a880f2012-09-26 16:57:37 +05302792 enum omap_channel channel;
2793
2794 channel = dispc_ovl_get_channel_out(plane);
2795
Arnd Bergmann24f13a62014-04-24 13:28:18 +01002796 DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
2797 " %dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2798 plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
Archit Taneja84a880f2012-09-26 16:57:37 +05302799 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2800 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2801
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002802 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302803 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2804 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2805 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302806 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302807
2808 return r;
2809}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002810EXPORT_SYMBOL(dispc_ovl_setup);
Archit Taneja84a880f2012-09-26 16:57:37 +05302811
Archit Taneja749feff2012-08-31 12:32:52 +05302812int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302813 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302814{
2815 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302816 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302817 enum omap_plane plane = OMAP_DSS_WB;
2818 const int pos_x = 0, pos_y = 0;
2819 const u8 zorder = 0, global_alpha = 0;
2820 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302821 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302822 int in_width = mgr_timings->x_res;
2823 int in_height = mgr_timings->y_res;
2824 enum omap_overlay_caps caps =
2825 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2826
2827 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2828 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2829 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2830 wi->mirror);
2831
2832 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2833 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2834 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2835 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302836 replication, mgr_timings, mem_to_mem);
2837
2838 switch (wi->color_mode) {
2839 case OMAP_DSS_COLOR_RGB16:
2840 case OMAP_DSS_COLOR_RGB24P:
2841 case OMAP_DSS_COLOR_ARGB16:
2842 case OMAP_DSS_COLOR_RGBA16:
2843 case OMAP_DSS_COLOR_RGB12U:
2844 case OMAP_DSS_COLOR_ARGB16_1555:
2845 case OMAP_DSS_COLOR_XRGB16_1555:
2846 case OMAP_DSS_COLOR_RGBX16:
2847 truncation = true;
2848 break;
2849 default:
2850 truncation = false;
2851 break;
2852 }
2853
2854 /* setup extra DISPC_WB_ATTRIBUTES */
2855 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2856 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2857 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
2858 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302859
2860 return r;
2861}
2862
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002863int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002864{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002865 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2866
Archit Taneja9b372c22011-05-06 11:45:49 +05302867 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002868
2869 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002870}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002871EXPORT_SYMBOL(dispc_ovl_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002872
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002873bool dispc_ovl_enabled(enum omap_plane plane)
2874{
2875 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2876}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002877EXPORT_SYMBOL(dispc_ovl_enabled);
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002878
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002879void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002880{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302881 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2882 /* flush posted write */
2883 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002884}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002885EXPORT_SYMBOL(dispc_mgr_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002886
Tomi Valkeinen65398512012-10-10 11:44:17 +03002887bool dispc_mgr_is_enabled(enum omap_channel channel)
2888{
2889 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2890}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002891EXPORT_SYMBOL(dispc_mgr_is_enabled);
Tomi Valkeinen65398512012-10-10 11:44:17 +03002892
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302893void dispc_wb_enable(bool enable)
2894{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002895 dispc_ovl_enable(OMAP_DSS_WB, enable);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302896}
2897
2898bool dispc_wb_is_enabled(void)
2899{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002900 return dispc_ovl_enabled(OMAP_DSS_WB);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302901}
2902
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002903static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002904{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002905 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2906 return;
2907
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002908 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002909}
2910
2911void dispc_lcd_enable_signal(bool enable)
2912{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002913 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2914 return;
2915
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002916 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002917}
2918
2919void dispc_pck_free_enable(bool enable)
2920{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002921 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2922 return;
2923
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002924 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002925}
2926
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002927static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002928{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302929 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002930}
2931
2932
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002933static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002934{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302935 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002936}
2937
2938void dispc_set_loadmode(enum omap_dss_load_mode mode)
2939{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002940 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002941}
2942
2943
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002944static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002945{
Sumit Semwal8613b002010-12-02 11:27:09 +00002946 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002947}
2948
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002949static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002950 enum omap_dss_trans_key_type type,
2951 u32 trans_key)
2952{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302953 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002954
Sumit Semwal8613b002010-12-02 11:27:09 +00002955 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002956}
2957
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002958static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002959{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302960 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002961}
Archit Taneja11354dd2011-09-26 11:47:29 +05302962
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002963static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2964 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002965{
Archit Taneja11354dd2011-09-26 11:47:29 +05302966 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002967 return;
2968
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002969 if (ch == OMAP_DSS_CHANNEL_LCD)
2970 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002971 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002972 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002973}
Archit Taneja11354dd2011-09-26 11:47:29 +05302974
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002975void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002976 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002977{
2978 dispc_mgr_set_default_color(channel, info->default_color);
2979 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2980 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2981 dispc_mgr_enable_alpha_fixed_zorder(channel,
2982 info->partial_alpha_enabled);
2983 if (dss_has_feature(FEAT_CPR)) {
2984 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2985 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2986 }
2987}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002988EXPORT_SYMBOL(dispc_mgr_setup);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002989
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002990static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002991{
2992 int code;
2993
2994 switch (data_lines) {
2995 case 12:
2996 code = 0;
2997 break;
2998 case 16:
2999 code = 1;
3000 break;
3001 case 18:
3002 code = 2;
3003 break;
3004 case 24:
3005 code = 3;
3006 break;
3007 default:
3008 BUG();
3009 return;
3010 }
3011
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303012 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003013}
3014
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003015static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003016{
3017 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05303018 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003019
3020 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05303021 case DSS_IO_PAD_MODE_RESET:
3022 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003023 gpout1 = 0;
3024 break;
Archit Taneja569969d2011-08-22 17:41:57 +05303025 case DSS_IO_PAD_MODE_RFBI:
3026 gpout0 = 1;
3027 gpout1 = 0;
3028 break;
3029 case DSS_IO_PAD_MODE_BYPASS:
3030 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003031 gpout1 = 1;
3032 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003033 default:
3034 BUG();
3035 return;
3036 }
3037
Archit Taneja569969d2011-08-22 17:41:57 +05303038 l = dispc_read_reg(DISPC_CONTROL);
3039 l = FLD_MOD(l, gpout0, 15, 15);
3040 l = FLD_MOD(l, gpout1, 16, 16);
3041 dispc_write_reg(DISPC_CONTROL, l);
3042}
3043
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003044static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05303045{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303046 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003047}
3048
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003049void dispc_mgr_set_lcd_config(enum omap_channel channel,
3050 const struct dss_lcd_mgr_config *config)
3051{
3052 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
3053
3054 dispc_mgr_enable_stallmode(channel, config->stallmode);
3055 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
3056
3057 dispc_mgr_set_clock_div(channel, &config->clock_info);
3058
3059 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
3060
3061 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
3062
3063 dispc_mgr_set_lcd_type_tft(channel);
3064}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003065EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003066
Archit Taneja8f366162012-04-16 12:53:44 +05303067static bool _dispc_mgr_size_ok(u16 width, u16 height)
3068{
Archit Taneja33b89922012-11-14 13:50:15 +05303069 return width <= dispc.feat->mgr_width_max &&
3070 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05303071}
3072
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003073static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
3074 int vsw, int vfp, int vbp)
3075{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303076 if (hsw < 1 || hsw > dispc.feat->sw_max ||
3077 hfp < 1 || hfp > dispc.feat->hp_max ||
3078 hbp < 1 || hbp > dispc.feat->hp_max ||
3079 vsw < 1 || vsw > dispc.feat->sw_max ||
3080 vfp < 0 || vfp > dispc.feat->vp_max ||
3081 vbp < 0 || vbp > dispc.feat->vp_max)
3082 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003083 return true;
3084}
3085
Archit Tanejaca5ca692013-03-26 19:15:22 +05303086static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
3087 unsigned long pclk)
3088{
3089 if (dss_mgr_is_lcd(channel))
3090 return pclk <= dispc.feat->max_lcd_pclk ? true : false;
3091 else
3092 return pclk <= dispc.feat->max_tv_pclk ? true : false;
3093}
3094
Archit Taneja8f366162012-04-16 12:53:44 +05303095bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05303096 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003097{
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003098 if (!_dispc_mgr_size_ok(timings->x_res, timings->y_res))
3099 return false;
Archit Taneja8f366162012-04-16 12:53:44 +05303100
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003101 if (!_dispc_mgr_pclk_ok(channel, timings->pixelclock))
3102 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303103
3104 if (dss_mgr_is_lcd(channel)) {
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003105 /* TODO: OMAP4+ supports interlace for LCD outputs */
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003106 if (timings->interlace)
3107 return false;
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003108
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003109 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303110 timings->hbp, timings->vsw, timings->vfp,
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003111 timings->vbp))
3112 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303113 }
Archit Taneja8f366162012-04-16 12:53:44 +05303114
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003115 return true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003116}
3117
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003118static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303119 int hfp, int hbp, int vsw, int vfp, int vbp,
3120 enum omap_dss_signal_level vsync_level,
3121 enum omap_dss_signal_level hsync_level,
3122 enum omap_dss_signal_edge data_pclk_edge,
3123 enum omap_dss_signal_level de_level,
3124 enum omap_dss_signal_edge sync_pclk_edge)
3125
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003126{
Archit Taneja655e2942012-06-21 10:37:43 +05303127 u32 timing_h, timing_v, l;
Tomi Valkeinened351882014-10-02 17:58:49 +00003128 bool onoff, rf, ipc, vs, hs, de;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003129
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303130 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
3131 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
3132 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
3133 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
3134 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
3135 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003136
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003137 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
3138 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05303139
Tomi Valkeinened351882014-10-02 17:58:49 +00003140 switch (vsync_level) {
3141 case OMAPDSS_SIG_ACTIVE_LOW:
3142 vs = true;
3143 break;
3144 case OMAPDSS_SIG_ACTIVE_HIGH:
3145 vs = false;
3146 break;
3147 default:
3148 BUG();
3149 }
3150
3151 switch (hsync_level) {
3152 case OMAPDSS_SIG_ACTIVE_LOW:
3153 hs = true;
3154 break;
3155 case OMAPDSS_SIG_ACTIVE_HIGH:
3156 hs = false;
3157 break;
3158 default:
3159 BUG();
3160 }
3161
3162 switch (de_level) {
3163 case OMAPDSS_SIG_ACTIVE_LOW:
3164 de = true;
3165 break;
3166 case OMAPDSS_SIG_ACTIVE_HIGH:
3167 de = false;
3168 break;
3169 default:
3170 BUG();
3171 }
3172
Archit Taneja655e2942012-06-21 10:37:43 +05303173 switch (data_pclk_edge) {
3174 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
3175 ipc = false;
3176 break;
3177 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
3178 ipc = true;
3179 break;
Archit Taneja655e2942012-06-21 10:37:43 +05303180 default:
3181 BUG();
3182 }
3183
Tomi Valkeinen7a163602014-10-02 17:58:48 +00003184 /* always use the 'rf' setting */
3185 onoff = true;
3186
Archit Taneja655e2942012-06-21 10:37:43 +05303187 switch (sync_pclk_edge) {
Archit Taneja655e2942012-06-21 10:37:43 +05303188 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05303189 rf = false;
3190 break;
3191 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05303192 rf = true;
3193 break;
3194 default:
3195 BUG();
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07003196 }
Archit Taneja655e2942012-06-21 10:37:43 +05303197
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003198 l = FLD_VAL(onoff, 17, 17) |
3199 FLD_VAL(rf, 16, 16) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003200 FLD_VAL(de, 15, 15) |
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003201 FLD_VAL(ipc, 14, 14) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003202 FLD_VAL(hs, 13, 13) |
3203 FLD_VAL(vs, 12, 12);
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003204
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003205 /* always set ALIGN bit when available */
3206 if (dispc.feat->supports_sync_align)
3207 l |= (1 << 18);
3208
Archit Taneja655e2942012-06-21 10:37:43 +05303209 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003210
3211 if (dispc.syscon_pol) {
3212 const int shifts[] = {
3213 [OMAP_DSS_CHANNEL_LCD] = 0,
3214 [OMAP_DSS_CHANNEL_LCD2] = 1,
3215 [OMAP_DSS_CHANNEL_LCD3] = 2,
3216 };
3217
3218 u32 mask, val;
3219
3220 mask = (1 << 0) | (1 << 3) | (1 << 6);
3221 val = (rf << 0) | (ipc << 3) | (onoff << 6);
3222
3223 mask <<= 16 + shifts[channel];
3224 val <<= 16 + shifts[channel];
3225
3226 regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
3227 mask, val);
3228 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003229}
3230
3231/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05303232void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003233 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003234{
3235 unsigned xtot, ytot;
3236 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05303237 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003238
Archit Taneja2aefad42012-05-18 14:36:54 +05303239 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05303240
Archit Taneja2aefad42012-05-18 14:36:54 +05303241 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05303242 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003243 return;
3244 }
Archit Tanejac51d9212012-04-16 12:53:43 +05303245
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303246 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05303247 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303248 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
3249 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05303250
Archit Taneja2aefad42012-05-18 14:36:54 +05303251 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
3252 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05303253
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003254 ht = timings->pixelclock / xtot;
3255 vt = timings->pixelclock / xtot / ytot;
Archit Tanejac51d9212012-04-16 12:53:43 +05303256
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003257 DSSDBG("pck %u\n", timings->pixelclock);
Archit Tanejac51d9212012-04-16 12:53:43 +05303258 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05303259 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05303260 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3261 t.vsync_level, t.hsync_level, t.data_pclk_edge,
3262 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003263
Archit Tanejac51d9212012-04-16 12:53:43 +05303264 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05303265 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05303266 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05303267 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05303268 }
Archit Taneja8f366162012-04-16 12:53:44 +05303269
Archit Taneja2aefad42012-05-18 14:36:54 +05303270 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003271}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003272EXPORT_SYMBOL(dispc_mgr_set_timings);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003273
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003274static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003275 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003276{
3277 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003278 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003279
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003280 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003281 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003282
3283 if (dss_has_feature(FEAT_CORE_CLK_DIV) == false &&
3284 channel == OMAP_DSS_CHANNEL_LCD)
3285 dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003286}
3287
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003288static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00003289 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003290{
3291 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003292 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003293 *lck_div = FLD_GET(l, 23, 16);
3294 *pck_div = FLD_GET(l, 7, 0);
3295}
3296
3297unsigned long dispc_fclk_rate(void)
3298{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003299 struct dss_pll *pll;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003300 unsigned long r = 0;
3301
Taneja, Archit66534e82011-03-08 05:50:34 -06003302 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05303303 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003304 r = dss_get_dispc_clk_rate();
Taneja, Archit66534e82011-03-08 05:50:34 -06003305 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05303306 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003307 pll = dss_pll_find("dsi0");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003308 if (!pll)
3309 pll = dss_pll_find("video0");
3310
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003311 r = pll->cinfo.clkout[0];
Taneja, Archit66534e82011-03-08 05:50:34 -06003312 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303313 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003314 pll = dss_pll_find("dsi1");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003315 if (!pll)
3316 pll = dss_pll_find("video1");
3317
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003318 r = pll->cinfo.clkout[0];
Archit Taneja5a8b5722011-05-12 17:26:29 +05303319 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06003320 default:
3321 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003322 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06003323 }
3324
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003325 return r;
3326}
3327
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003328unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003329{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003330 struct dss_pll *pll;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003331 int lcd;
3332 unsigned long r;
3333 u32 l;
3334
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003335 if (dss_mgr_is_lcd(channel)) {
3336 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003337
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003338 lcd = FLD_GET(l, 23, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003339
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003340 switch (dss_get_lcd_clk_source(channel)) {
3341 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003342 r = dss_get_dispc_clk_rate();
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003343 break;
3344 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003345 pll = dss_pll_find("dsi0");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003346 if (!pll)
3347 pll = dss_pll_find("video0");
3348
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003349 r = pll->cinfo.clkout[0];
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003350 break;
3351 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003352 pll = dss_pll_find("dsi1");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003353 if (!pll)
3354 pll = dss_pll_find("video1");
3355
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003356 r = pll->cinfo.clkout[0];
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003357 break;
3358 default:
3359 BUG();
3360 return 0;
3361 }
3362
3363 return r / lcd;
3364 } else {
3365 return dispc_fclk_rate();
Taneja, Architea751592011-03-08 05:50:35 -06003366 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003367}
3368
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003369unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003370{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003371 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003372
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303373 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303374 int pcd;
3375 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003376
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303377 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003378
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303379 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003380
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303381 r = dispc_mgr_lclk_rate(channel);
3382
3383 return r / pcd;
3384 } else {
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003385 return dispc.tv_pclk_rate;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303386 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003387}
3388
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003389void dispc_set_tv_pclk(unsigned long pclk)
3390{
3391 dispc.tv_pclk_rate = pclk;
3392}
3393
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303394unsigned long dispc_core_clk_rate(void)
3395{
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003396 return dispc.core_clk_rate;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303397}
3398
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303399static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3400{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003401 enum omap_channel channel;
3402
3403 if (plane == OMAP_DSS_WB)
3404 return 0;
3405
3406 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303407
3408 return dispc_mgr_pclk_rate(channel);
3409}
3410
3411static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3412{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003413 enum omap_channel channel;
3414
3415 if (plane == OMAP_DSS_WB)
3416 return 0;
3417
3418 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303419
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003420 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303421}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003422
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303423static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003424{
3425 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303426 enum omap_dss_clk_source lcd_clk_src;
3427
3428 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3429
3430 lcd_clk_src = dss_get_lcd_clk_source(channel);
3431
3432 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3433 dss_get_generic_clk_source_name(lcd_clk_src),
3434 dss_feat_get_clk_source_name(lcd_clk_src));
3435
3436 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3437
3438 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3439 dispc_mgr_lclk_rate(channel), lcd);
3440 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3441 dispc_mgr_pclk_rate(channel), pcd);
3442}
3443
3444void dispc_dump_clocks(struct seq_file *s)
3445{
3446 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003447 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303448 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003449
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003450 if (dispc_runtime_get())
3451 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003452
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003453 seq_printf(s, "- DISPC -\n");
3454
Archit Taneja067a57e2011-03-02 11:57:25 +05303455 seq_printf(s, "dispc fclk source = %s (%s)\n",
3456 dss_get_generic_clk_source_name(dispc_clk_src),
3457 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003458
3459 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003460
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003461 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3462 seq_printf(s, "- DISPC-CORE-CLK -\n");
3463 l = dispc_read_reg(DISPC_DIVISOR);
3464 lcd = FLD_GET(l, 23, 16);
3465
3466 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3467 (dispc_fclk_rate()/lcd), lcd);
3468 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003469
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303470 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003471
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303472 if (dss_has_feature(FEAT_MGR_LCD2))
3473 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3474 if (dss_has_feature(FEAT_MGR_LCD3))
3475 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003476
3477 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003478}
3479
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003480static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003481{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303482 int i, j;
3483 const char *mgr_names[] = {
3484 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3485 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3486 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303487 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303488 };
3489 const char *ovl_names[] = {
3490 [OMAP_DSS_GFX] = "GFX",
3491 [OMAP_DSS_VIDEO1] = "VID1",
3492 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303493 [OMAP_DSS_VIDEO3] = "VID3",
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003494 [OMAP_DSS_WB] = "WB",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303495 };
3496 const char **p_names;
3497
Archit Taneja9b372c22011-05-06 11:45:49 +05303498#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003499
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003500 if (dispc_runtime_get())
3501 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003502
Archit Taneja5010be82011-08-05 19:06:00 +05303503 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003504 DUMPREG(DISPC_REVISION);
3505 DUMPREG(DISPC_SYSCONFIG);
3506 DUMPREG(DISPC_SYSSTATUS);
3507 DUMPREG(DISPC_IRQSTATUS);
3508 DUMPREG(DISPC_IRQENABLE);
3509 DUMPREG(DISPC_CONTROL);
3510 DUMPREG(DISPC_CONFIG);
3511 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003512 DUMPREG(DISPC_LINE_STATUS);
3513 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303514 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3515 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003516 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003517 if (dss_has_feature(FEAT_MGR_LCD2)) {
3518 DUMPREG(DISPC_CONTROL2);
3519 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003520 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303521 if (dss_has_feature(FEAT_MGR_LCD3)) {
3522 DUMPREG(DISPC_CONTROL3);
3523 DUMPREG(DISPC_CONFIG3);
3524 }
Tomi Valkeinen29fceee2013-11-14 11:38:25 +02003525 if (dss_has_feature(FEAT_MFLAG))
3526 DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003527
Archit Taneja5010be82011-08-05 19:06:00 +05303528#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003529
Archit Taneja5010be82011-08-05 19:06:00 +05303530#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303531#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003532 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303533 dispc_read_reg(DISPC_REG(i, r)))
3534
Archit Taneja4dd2da12011-08-05 19:06:01 +05303535 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303536
Archit Taneja4dd2da12011-08-05 19:06:01 +05303537 /* DISPC channel specific registers */
3538 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3539 DUMPREG(i, DISPC_DEFAULT_COLOR);
3540 DUMPREG(i, DISPC_TRANS_COLOR);
3541 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003542
Archit Taneja4dd2da12011-08-05 19:06:01 +05303543 if (i == OMAP_DSS_CHANNEL_DIGIT)
3544 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303545
Archit Taneja4dd2da12011-08-05 19:06:01 +05303546 DUMPREG(i, DISPC_TIMING_H);
3547 DUMPREG(i, DISPC_TIMING_V);
3548 DUMPREG(i, DISPC_POL_FREQ);
3549 DUMPREG(i, DISPC_DIVISORo);
Archit Taneja5010be82011-08-05 19:06:00 +05303550
Archit Taneja4dd2da12011-08-05 19:06:01 +05303551 DUMPREG(i, DISPC_DATA_CYCLE1);
3552 DUMPREG(i, DISPC_DATA_CYCLE2);
3553 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003554
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003555 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303556 DUMPREG(i, DISPC_CPR_COEF_R);
3557 DUMPREG(i, DISPC_CPR_COEF_G);
3558 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003559 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003560 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003561
Archit Taneja4dd2da12011-08-05 19:06:01 +05303562 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003563
Archit Taneja4dd2da12011-08-05 19:06:01 +05303564 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3565 DUMPREG(i, DISPC_OVL_BA0);
3566 DUMPREG(i, DISPC_OVL_BA1);
3567 DUMPREG(i, DISPC_OVL_POSITION);
3568 DUMPREG(i, DISPC_OVL_SIZE);
3569 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3570 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3571 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3572 DUMPREG(i, DISPC_OVL_ROW_INC);
3573 DUMPREG(i, DISPC_OVL_PIXEL_INC);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003574
Archit Taneja4dd2da12011-08-05 19:06:01 +05303575 if (dss_has_feature(FEAT_PRELOAD))
3576 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003577 if (dss_has_feature(FEAT_MFLAG))
3578 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003579
Archit Taneja4dd2da12011-08-05 19:06:01 +05303580 if (i == OMAP_DSS_GFX) {
3581 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3582 DUMPREG(i, DISPC_OVL_TABLE_BA);
3583 continue;
3584 }
3585
3586 DUMPREG(i, DISPC_OVL_FIR);
3587 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3588 DUMPREG(i, DISPC_OVL_ACCU0);
3589 DUMPREG(i, DISPC_OVL_ACCU1);
3590 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3591 DUMPREG(i, DISPC_OVL_BA0_UV);
3592 DUMPREG(i, DISPC_OVL_BA1_UV);
3593 DUMPREG(i, DISPC_OVL_FIR2);
3594 DUMPREG(i, DISPC_OVL_ACCU2_0);
3595 DUMPREG(i, DISPC_OVL_ACCU2_1);
3596 }
3597 if (dss_has_feature(FEAT_ATTR2))
3598 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
Archit Taneja5010be82011-08-05 19:06:00 +05303599 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003600
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003601 if (dispc.feat->has_writeback) {
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003602 i = OMAP_DSS_WB;
3603 DUMPREG(i, DISPC_OVL_BA0);
3604 DUMPREG(i, DISPC_OVL_BA1);
3605 DUMPREG(i, DISPC_OVL_SIZE);
3606 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3607 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3608 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3609 DUMPREG(i, DISPC_OVL_ROW_INC);
3610 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3611
3612 if (dss_has_feature(FEAT_MFLAG))
3613 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3614
3615 DUMPREG(i, DISPC_OVL_FIR);
3616 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3617 DUMPREG(i, DISPC_OVL_ACCU0);
3618 DUMPREG(i, DISPC_OVL_ACCU1);
3619 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3620 DUMPREG(i, DISPC_OVL_BA0_UV);
3621 DUMPREG(i, DISPC_OVL_BA1_UV);
3622 DUMPREG(i, DISPC_OVL_FIR2);
3623 DUMPREG(i, DISPC_OVL_ACCU2_0);
3624 DUMPREG(i, DISPC_OVL_ACCU2_1);
3625 }
3626 if (dss_has_feature(FEAT_ATTR2))
3627 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3628 }
3629
Archit Taneja5010be82011-08-05 19:06:00 +05303630#undef DISPC_REG
3631#undef DUMPREG
3632
3633#define DISPC_REG(plane, name, i) name(plane, i)
3634#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303635 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003636 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303637 dispc_read_reg(DISPC_REG(plane, name, i)))
3638
Archit Taneja4dd2da12011-08-05 19:06:01 +05303639 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303640
Archit Taneja4dd2da12011-08-05 19:06:01 +05303641 /* start from OMAP_DSS_VIDEO1 */
3642 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3643 for (j = 0; j < 8; j++)
3644 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303645
Archit Taneja4dd2da12011-08-05 19:06:01 +05303646 for (j = 0; j < 8; j++)
3647 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303648
Archit Taneja4dd2da12011-08-05 19:06:01 +05303649 for (j = 0; j < 5; j++)
3650 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003651
Archit Taneja4dd2da12011-08-05 19:06:01 +05303652 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3653 for (j = 0; j < 8; j++)
3654 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3655 }
Amber Jainab5ca072011-05-19 19:47:53 +05303656
Archit Taneja4dd2da12011-08-05 19:06:01 +05303657 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3658 for (j = 0; j < 8; j++)
3659 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303660
Archit Taneja4dd2da12011-08-05 19:06:01 +05303661 for (j = 0; j < 8; j++)
3662 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303663
Archit Taneja4dd2da12011-08-05 19:06:01 +05303664 for (j = 0; j < 8; j++)
3665 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3666 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003667 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003668
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003669 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303670
3671#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003672#undef DUMPREG
3673}
3674
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003675/* calculate clock rates using dividers in cinfo */
3676int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3677 struct dispc_clock_info *cinfo)
3678{
3679 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3680 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003681 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003682 return -EINVAL;
3683
3684 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3685 cinfo->pck = cinfo->lck / cinfo->pck_div;
3686
3687 return 0;
3688}
3689
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003690bool dispc_div_calc(unsigned long dispc,
3691 unsigned long pck_min, unsigned long pck_max,
3692 dispc_div_calc_func func, void *data)
3693{
3694 int lckd, lckd_start, lckd_stop;
3695 int pckd, pckd_start, pckd_stop;
3696 unsigned long pck, lck;
3697 unsigned long lck_max;
3698 unsigned long pckd_hw_min, pckd_hw_max;
3699 unsigned min_fck_per_pck;
3700 unsigned long fck;
3701
3702#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
3703 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
3704#else
3705 min_fck_per_pck = 0;
3706#endif
3707
3708 pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3709 pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3710
3711 lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
3712
3713 pck_min = pck_min ? pck_min : 1;
3714 pck_max = pck_max ? pck_max : ULONG_MAX;
3715
3716 lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
3717 lckd_stop = min(dispc / pck_min, 255ul);
3718
3719 for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
3720 lck = dispc / lckd;
3721
3722 pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
3723 pckd_stop = min(lck / pck_min, pckd_hw_max);
3724
3725 for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
3726 pck = lck / pckd;
3727
3728 /*
3729 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
3730 * clock, which means we're configuring DISPC fclk here
3731 * also. Thus we need to use the calculated lck. For
3732 * OMAP4+ the DISPC fclk is a separate clock.
3733 */
3734 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3735 fck = dispc_core_clk_rate();
3736 else
3737 fck = lck;
3738
3739 if (fck < pck * min_fck_per_pck)
3740 continue;
3741
3742 if (func(lckd, pckd, lck, pck, data))
3743 return true;
3744 }
3745 }
3746
3747 return false;
3748}
3749
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303750void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003751 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003752{
3753 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3754 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3755
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003756 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003757}
3758
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003759int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003760 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003761{
3762 unsigned long fck;
3763
3764 fck = dispc_fclk_rate();
3765
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003766 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3767 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003768
3769 cinfo->lck = fck / cinfo->lck_div;
3770 cinfo->pck = cinfo->lck / cinfo->pck_div;
3771
3772 return 0;
3773}
3774
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003775u32 dispc_read_irqstatus(void)
3776{
3777 return dispc_read_reg(DISPC_IRQSTATUS);
3778}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003779EXPORT_SYMBOL(dispc_read_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003780
3781void dispc_clear_irqstatus(u32 mask)
3782{
3783 dispc_write_reg(DISPC_IRQSTATUS, mask);
3784}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003785EXPORT_SYMBOL(dispc_clear_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003786
3787u32 dispc_read_irqenable(void)
3788{
3789 return dispc_read_reg(DISPC_IRQENABLE);
3790}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003791EXPORT_SYMBOL(dispc_read_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003792
3793void dispc_write_irqenable(u32 mask)
3794{
3795 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3796
3797 /* clear the irqstatus for newly enabled irqs */
3798 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3799
3800 dispc_write_reg(DISPC_IRQENABLE, mask);
3801}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003802EXPORT_SYMBOL(dispc_write_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003803
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003804void dispc_enable_sidle(void)
3805{
3806 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3807}
3808
3809void dispc_disable_sidle(void)
3810{
3811 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3812}
3813
3814static void _omap_dispc_initial_config(void)
3815{
3816 u32 l;
3817
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003818 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3819 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3820 l = dispc_read_reg(DISPC_DIVISOR);
3821 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3822 l = FLD_MOD(l, 1, 0, 0);
3823 l = FLD_MOD(l, 1, 23, 16);
3824 dispc_write_reg(DISPC_DIVISOR, l);
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003825
3826 dispc.core_clk_rate = dispc_fclk_rate();
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003827 }
3828
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003829 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003830 if (dss_has_feature(FEAT_FUNCGATED))
3831 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003832
Archit Taneja6e5264b2012-09-11 12:04:47 +05303833 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003834
3835 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3836
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003837 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003838
3839 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303840
3841 dispc_ovl_enable_zorder_planes();
Archit Tanejad0df9a22013-03-26 19:15:25 +05303842
3843 if (dispc.feat->mstandby_workaround)
3844 REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00003845
3846 if (dss_has_feature(FEAT_MFLAG))
3847 dispc_init_mflag();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003848}
3849
Tomi Valkeinenede92692015-06-04 14:12:16 +03003850static const struct dispc_features omap24xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303851 .sw_start = 5,
3852 .fp_start = 15,
3853 .bp_start = 27,
3854 .sw_max = 64,
3855 .vp_max = 255,
3856 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303857 .mgr_width_start = 10,
3858 .mgr_height_start = 26,
3859 .mgr_width_max = 2048,
3860 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303861 .max_lcd_pclk = 66500000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303862 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3863 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003864 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003865 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303866 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003867 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303868};
3869
Tomi Valkeinenede92692015-06-04 14:12:16 +03003870static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303871 .sw_start = 5,
3872 .fp_start = 15,
3873 .bp_start = 27,
3874 .sw_max = 64,
3875 .vp_max = 255,
3876 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303877 .mgr_width_start = 10,
3878 .mgr_height_start = 26,
3879 .mgr_width_max = 2048,
3880 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303881 .max_lcd_pclk = 173000000,
3882 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303883 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3884 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003885 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003886 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303887 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003888 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303889};
3890
Tomi Valkeinenede92692015-06-04 14:12:16 +03003891static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303892 .sw_start = 7,
3893 .fp_start = 19,
3894 .bp_start = 31,
3895 .sw_max = 256,
3896 .vp_max = 4095,
3897 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303898 .mgr_width_start = 10,
3899 .mgr_height_start = 26,
3900 .mgr_width_max = 2048,
3901 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303902 .max_lcd_pclk = 173000000,
3903 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303904 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3905 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003906 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003907 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303908 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003909 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303910};
3911
Tomi Valkeinenede92692015-06-04 14:12:16 +03003912static const struct dispc_features omap44xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303913 .sw_start = 7,
3914 .fp_start = 19,
3915 .bp_start = 31,
3916 .sw_max = 256,
3917 .vp_max = 4095,
3918 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303919 .mgr_width_start = 10,
3920 .mgr_height_start = 26,
3921 .mgr_width_max = 2048,
3922 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303923 .max_lcd_pclk = 170000000,
3924 .max_tv_pclk = 185625000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303925 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3926 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003927 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003928 .gfx_fifo_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303929 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003930 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003931 .has_writeback = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303932};
3933
Tomi Valkeinenede92692015-06-04 14:12:16 +03003934static const struct dispc_features omap54xx_dispc_feats = {
Archit Taneja264236f2012-11-14 13:50:16 +05303935 .sw_start = 7,
3936 .fp_start = 19,
3937 .bp_start = 31,
3938 .sw_max = 256,
3939 .vp_max = 4095,
3940 .hp_max = 4096,
3941 .mgr_width_start = 11,
3942 .mgr_height_start = 27,
3943 .mgr_width_max = 4096,
3944 .mgr_height_max = 4096,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303945 .max_lcd_pclk = 170000000,
3946 .max_tv_pclk = 186000000,
Archit Taneja264236f2012-11-14 13:50:16 +05303947 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3948 .calc_core_clk = calc_core_clk_44xx,
3949 .num_fifos = 5,
3950 .gfx_fifo_workaround = true,
Archit Tanejad0df9a22013-03-26 19:15:25 +05303951 .mstandby_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303952 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003953 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003954 .has_writeback = true,
Archit Taneja264236f2012-11-14 13:50:16 +05303955};
3956
Tomi Valkeinenede92692015-06-04 14:12:16 +03003957static int dispc_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303958{
3959 const struct dispc_features *src;
3960 struct dispc_features *dst;
3961
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003962 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303963 if (!dst) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003964 dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303965 return -ENOMEM;
3966 }
3967
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03003968 switch (omapdss_get_version()) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003969 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303970 src = &omap24xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003971 break;
3972
3973 case OMAPDSS_VER_OMAP34xx_ES1:
3974 src = &omap34xx_rev1_0_dispc_feats;
3975 break;
3976
3977 case OMAPDSS_VER_OMAP34xx_ES3:
3978 case OMAPDSS_VER_OMAP3630:
3979 case OMAPDSS_VER_AM35xx:
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05303980 case OMAPDSS_VER_AM43xx:
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003981 src = &omap34xx_rev3_0_dispc_feats;
3982 break;
3983
3984 case OMAPDSS_VER_OMAP4430_ES1:
3985 case OMAPDSS_VER_OMAP4430_ES2:
3986 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303987 src = &omap44xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003988 break;
3989
3990 case OMAPDSS_VER_OMAP5:
Tomi Valkeinen93550922014-12-31 11:25:48 +02003991 case OMAPDSS_VER_DRA7xx:
Archit Taneja264236f2012-11-14 13:50:16 +05303992 src = &omap54xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003993 break;
3994
3995 default:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303996 return -ENODEV;
3997 }
3998
3999 memcpy(dst, src, sizeof(*dst));
4000 dispc.feat = dst;
4001
4002 return 0;
4003}
4004
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004005static irqreturn_t dispc_irq_handler(int irq, void *arg)
4006{
4007 if (!dispc.is_enabled)
4008 return IRQ_NONE;
4009
4010 return dispc.user_handler(irq, dispc.user_data);
4011}
4012
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004013int dispc_request_irq(irq_handler_t handler, void *dev_id)
4014{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004015 int r;
4016
4017 if (dispc.user_handler != NULL)
4018 return -EBUSY;
4019
4020 dispc.user_handler = handler;
4021 dispc.user_data = dev_id;
4022
4023 /* ensure the dispc_irq_handler sees the values above */
4024 smp_wmb();
4025
4026 r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
4027 IRQF_SHARED, "OMAP DISPC", &dispc);
4028 if (r) {
4029 dispc.user_handler = NULL;
4030 dispc.user_data = NULL;
4031 }
4032
4033 return r;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004034}
Tomi Valkeinen348be692012-11-07 18:17:35 +02004035EXPORT_SYMBOL(dispc_request_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004036
4037void dispc_free_irq(void *dev_id)
4038{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004039 devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);
4040
4041 dispc.user_handler = NULL;
4042 dispc.user_data = NULL;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004043}
Tomi Valkeinen348be692012-11-07 18:17:35 +02004044EXPORT_SYMBOL(dispc_free_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004045
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004046/* DISPC HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004047static int dispc_bind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004048{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004049 struct platform_device *pdev = to_platform_device(dev);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004050 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00004051 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004052 struct resource *dispc_mem;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004053 struct device_node *np = pdev->dev.of_node;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004054
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004055 dispc.pdev = pdev;
4056
Tomi Valkeinend49cd152014-11-10 12:23:00 +02004057 spin_lock_init(&dispc.control_lock);
4058
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004059 r = dispc_init_features(dispc.pdev);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304060 if (r)
4061 return r;
4062
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004063 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
4064 if (!dispc_mem) {
4065 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004066 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004067 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004068
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004069 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
4070 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004071 if (!dispc.base) {
4072 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004073 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00004074 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004075
archit tanejaaffe3602011-02-23 08:41:03 +00004076 dispc.irq = platform_get_irq(dispc.pdev, 0);
4077 if (dispc.irq < 0) {
4078 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004079 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00004080 }
4081
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004082 if (np && of_property_read_bool(np, "syscon-pol")) {
4083 dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
4084 if (IS_ERR(dispc.syscon_pol)) {
4085 dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
4086 return PTR_ERR(dispc.syscon_pol);
4087 }
4088
4089 if (of_property_read_u32_index(np, "syscon-pol", 1,
4090 &dispc.syscon_pol_offset)) {
4091 dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
4092 return -EINVAL;
4093 }
4094 }
4095
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004096 pm_runtime_enable(&pdev->dev);
4097
4098 r = dispc_runtime_get();
4099 if (r)
4100 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004101
4102 _omap_dispc_initial_config();
4103
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004104 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00004105 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004106 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4107
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004108 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004109
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004110 dss_init_overlay_managers();
4111
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004112 dss_debugfs_create_file("dispc", dispc_dump_regs);
4113
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004114 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004115
4116err_runtime_get:
4117 pm_runtime_disable(&pdev->dev);
archit tanejaaffe3602011-02-23 08:41:03 +00004118 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004119}
4120
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004121static void dispc_unbind(struct device *dev, struct device *master,
4122 void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004123{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004124 pm_runtime_disable(dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004125
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004126 dss_uninit_overlay_managers();
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004127}
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004128
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004129static const struct component_ops dispc_component_ops = {
4130 .bind = dispc_bind,
4131 .unbind = dispc_unbind,
4132};
4133
4134static int dispc_probe(struct platform_device *pdev)
4135{
4136 return component_add(&pdev->dev, &dispc_component_ops);
4137}
4138
4139static int dispc_remove(struct platform_device *pdev)
4140{
4141 component_del(&pdev->dev, &dispc_component_ops);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004142 return 0;
4143}
4144
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004145static int dispc_runtime_suspend(struct device *dev)
4146{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004147 dispc.is_enabled = false;
4148 /* ensure the dispc_irq_handler sees the is_enabled value */
4149 smp_wmb();
4150 /* wait for current handler to finish before turning the DISPC off */
4151 synchronize_irq(dispc.irq);
4152
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004153 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004154
4155 return 0;
4156}
4157
4158static int dispc_runtime_resume(struct device *dev)
4159{
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004160 /*
4161 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
4162 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
4163 * _omap_dispc_initial_config(). We can thus use it to detect if
4164 * we have lost register context.
4165 */
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004166 if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
4167 _omap_dispc_initial_config();
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004168
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004169 dispc_restore_context();
4170 }
Tomi Valkeinenbe07dcd72013-11-21 16:01:40 +02004171
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004172 dispc.is_enabled = true;
4173 /* ensure the dispc_irq_handler sees the is_enabled value */
4174 smp_wmb();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004175
4176 return 0;
4177}
4178
4179static const struct dev_pm_ops dispc_pm_ops = {
4180 .runtime_suspend = dispc_runtime_suspend,
4181 .runtime_resume = dispc_runtime_resume,
4182};
4183
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004184static const struct of_device_id dispc_of_match[] = {
4185 { .compatible = "ti,omap2-dispc", },
4186 { .compatible = "ti,omap3-dispc", },
4187 { .compatible = "ti,omap4-dispc", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03004188 { .compatible = "ti,omap5-dispc", },
Tomi Valkeinen93550922014-12-31 11:25:48 +02004189 { .compatible = "ti,dra7-dispc", },
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004190 {},
4191};
4192
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004193static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004194 .probe = dispc_probe,
4195 .remove = dispc_remove,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004196 .driver = {
4197 .name = "omapdss_dispc",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004198 .pm = &dispc_pm_ops,
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004199 .of_match_table = dispc_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03004200 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004201 },
4202};
4203
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004204int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004205{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004206 return platform_driver_register(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004207}
4208
Tomi Valkeinenede92692015-06-04 14:12:16 +03004209void dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004210{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004211 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004212}