blob: 43361f324229566119f4c6f2a14e72a16e8529eb [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070016 The full GNU General Public License is included in this distribution in
17 the file called "COPYING".
18
19 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
20
21 Documentation available at:
22 http://www.stlinux.com
23 Support available at:
24 https://bugzilla.stlinux.com/
25*******************************************************************************/
26
Viresh Kumar6a81c262012-07-30 14:39:41 -070027#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#include <linux/kernel.h>
29#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070030#include <linux/ip.h>
31#include <linux/tcp.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/if_ether.h>
35#include <linux/crc32.h>
36#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000037#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070038#include <linux/if_vlan.h>
39#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040041#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000042#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010043#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000044#include <linux/debugfs.h>
45#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010046#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000047#include <linux/net_tstamp.h>
48#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000049#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080050#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070051#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080052#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070053
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070054#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020055#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056
57/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000058#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070059static int watchdog = TX_TIMEO;
60module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000061MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070062
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
stephen hemminger47d1f712013-12-30 10:38:57 -080067static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(phyaddr, int, S_IRUGO);
69MODULE_PARM_DESC(phyaddr, "Physical device address");
70
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010071#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010072#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070073
74static int flow_ctrl = FLOW_OFF;
75module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
76MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
77
78static int pause = PAUSE_TIME;
79module_param(pause, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(pause, "Flow Control Pause Time");
81
82#define TC_DEFAULT 64
83static int tc = TC_DEFAULT;
84module_param(tc, int, S_IRUGO | S_IWUSR);
85MODULE_PARM_DESC(tc, "DMA threshold control value");
86
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010087#define DEFAULT_BUFSIZE 1536
88static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070089module_param(buf_sz, int, S_IRUGO | S_IWUSR);
90MODULE_PARM_DESC(buf_sz, "DMA buffer size");
91
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010092#define STMMAC_RX_COPYBREAK 256
93
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070094static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
95 NETIF_MSG_LINK | NETIF_MSG_IFUP |
96 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
97
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +000098#define STMMAC_DEFAULT_LPI_TIMER 1000
99static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
100module_param(eee_timer, int, S_IRUGO | S_IWUSR);
101MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200102#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103
Pavel Machek22d3efe2016-11-28 12:55:59 +0100104/* By default the driver will use the ring mode to manage tx and rx descriptors,
105 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000106 */
107static unsigned int chain_mode;
108module_param(chain_mode, int, S_IRUGO);
109MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
110
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700111static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700112
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100113#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000114static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700115static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000116#endif
117
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000118#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
119
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700120/**
121 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100122 * Description: it checks the driver parameters and set a default in case of
123 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124 */
125static void stmmac_verify_args(void)
126{
127 if (unlikely(watchdog < 0))
128 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100129 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
130 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700131 if (unlikely(flow_ctrl > 1))
132 flow_ctrl = FLOW_AUTO;
133 else if (likely(flow_ctrl < 0))
134 flow_ctrl = FLOW_OFF;
135 if (unlikely((pause < 0) || (pause > 0xffff)))
136 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000137 if (eee_timer < 0)
138 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700139}
140
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000141/**
142 * stmmac_clk_csr_set - dynamically set the MDC clock
143 * @priv: driver private structure
144 * Description: this is to dynamically set the MDC clock according to the csr
145 * clock input.
146 * Note:
147 * If a specific clk_csr value is passed from the platform
148 * this means that the CSR Clock Range selection cannot be
149 * changed at run-time and it is fixed (as reported in the driver
150 * documentation). Viceversa the driver will try to set the MDC
151 * clock dynamically according to the actual clock input.
152 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000153static void stmmac_clk_csr_set(struct stmmac_priv *priv)
154{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000155 u32 clk_rate;
156
jpintof573c0b2017-01-09 12:35:09 +0000157 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000158
159 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000160 * for all other cases except for the below mentioned ones.
161 * For values higher than the IEEE 802.3 specified frequency
162 * we can not estimate the proper divider as it is not known
163 * the frequency of clk_csr_i. So we do not change the default
164 * divider.
165 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000166 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
167 if (clk_rate < CSR_F_35M)
168 priv->clk_csr = STMMAC_CSR_20_35M;
169 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
170 priv->clk_csr = STMMAC_CSR_35_60M;
171 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
172 priv->clk_csr = STMMAC_CSR_60_100M;
173 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
174 priv->clk_csr = STMMAC_CSR_100_150M;
175 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
176 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800177 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000178 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000179 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000180}
181
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700182static void print_pkt(unsigned char *buf, int len)
183{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200184 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
185 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700186}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700187
LABBE Corentin5bacd772017-03-29 07:05:40 +0200188static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700189{
LABBE Corentina6a3e022017-02-08 09:31:21 +0100190 u32 avail;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100191
LABBE Corentin5bacd772017-03-29 07:05:40 +0200192 if (priv->dirty_tx > priv->cur_tx)
193 avail = priv->dirty_tx - priv->cur_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100194 else
LABBE Corentin5bacd772017-03-29 07:05:40 +0200195 avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100196
197 return avail;
198}
199
LABBE Corentin5bacd772017-03-29 07:05:40 +0200200static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100201{
LABBE Corentina6a3e022017-02-08 09:31:21 +0100202 u32 dirty;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100203
LABBE Corentin5bacd772017-03-29 07:05:40 +0200204 if (priv->dirty_rx <= priv->cur_rx)
205 dirty = priv->cur_rx - priv->dirty_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100206 else
LABBE Corentin5bacd772017-03-29 07:05:40 +0200207 dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100208
209 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700210}
211
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000212/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100213 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000214 * @priv: driver private structure
LABBE Corentin8d45e422017-02-08 09:31:08 +0100215 * Description: on some platforms (e.g. ST), some HW system configuration
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000216 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000217 */
218static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
219{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200220 struct net_device *ndev = priv->dev;
221 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000222
223 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000224 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000225}
226
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000227/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100228 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000229 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100230 * Description: this function is to verify and enter in LPI mode in case of
231 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000232 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000233static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
234{
235 /* Check and enter in LPI mode */
LABBE Corentin5bacd772017-03-29 07:05:40 +0200236 if ((priv->dirty_tx == priv->cur_tx) &&
237 (priv->tx_path_in_lpi_mode == false))
jpintob4b7b772017-01-09 12:35:08 +0000238 priv->hw->mac->set_eee_mode(priv->hw,
239 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000240}
241
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000242/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100243 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000244 * @priv: driver private structure
245 * Description: this function is to exit and disable EEE in case of
246 * LPI state is true. This is called by the xmit.
247 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000248void stmmac_disable_eee_mode(struct stmmac_priv *priv)
249{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500250 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000251 del_timer_sync(&priv->eee_ctrl_timer);
252 priv->tx_path_in_lpi_mode = false;
253}
254
255/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100256 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000257 * @arg : data hook
258 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000259 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000260 * then MAC Transmitter can be moved to LPI state.
261 */
262static void stmmac_eee_ctrl_timer(unsigned long arg)
263{
264 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
265
266 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200267 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000268}
269
270/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100271 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000272 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000273 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100274 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
275 * can also manage EEE, this function enable the LPI state and start related
276 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000277 */
278bool stmmac_eee_init(struct stmmac_priv *priv)
279{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200280 struct net_device *ndev = priv->dev;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100281 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000282 bool ret = false;
283
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200284 /* Using PCS we cannot dial with the phy registers at this stage
285 * so we do not support extra feature like EEE.
286 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200287 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
288 (priv->hw->pcs == STMMAC_PCS_TBI) ||
289 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200290 goto out;
291
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000292 /* MAC core supports the EEE feature. */
293 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100294 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000295
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100296 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200297 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100298 /* To manage at run-time if the EEE cannot be supported
299 * anymore (for example because the lp caps have been
300 * changed).
301 * In that case the driver disable own timers.
302 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100303 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100304 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100305 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100306 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500307 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100308 tx_lpi_timer);
309 }
310 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100311 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100312 goto out;
313 }
314 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100315 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200316 if (!priv->eee_active) {
317 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530318 setup_timer(&priv->eee_ctrl_timer,
319 stmmac_eee_ctrl_timer,
320 (unsigned long)priv);
321 mod_timer(&priv->eee_ctrl_timer,
322 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000323
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500324 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200325 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100326 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200327 }
328 /* Set HW EEE according to the speed */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200329 priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000330
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000331 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100332 spin_unlock_irqrestore(&priv->lock, flags);
333
LABBE Corentin38ddc592016-11-16 20:09:39 +0100334 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000335 }
336out:
337 return ret;
338}
339
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100340/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000341 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100342 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000343 * @skb : the socket buffer
344 * Description :
345 * This function will read timestamp from the descriptor & pass it to stack.
346 * and also perform some sanity checks.
347 */
348static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100349 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000350{
351 struct skb_shared_hwtstamps shhwtstamp;
352 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000353
354 if (!priv->hwts_tx_en)
355 return;
356
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000357 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800358 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000359 return;
360
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000361 /* check tx tstamp status */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100362 if (!priv->hw->desc->get_tx_timestamp_status(p)) {
363 /* get the valid tstamp */
364 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000365
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100366 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
367 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000368
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100369 netdev_info(priv->dev, "get valid TX hw timestamp %llu\n", ns);
370 /* pass tstamp to stack */
371 skb_tstamp_tx(skb, &shhwtstamp);
372 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000373
374 return;
375}
376
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100377/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000378 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100379 * @p : descriptor pointer
380 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000381 * @skb : the socket buffer
382 * Description :
383 * This function will read received packet's timestamp from the descriptor
384 * and pass it to stack. It also perform some sanity checks.
385 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100386static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
387 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000388{
389 struct skb_shared_hwtstamps *shhwtstamp = NULL;
390 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000391
392 if (!priv->hwts_rx_en)
393 return;
394
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100395 /* Check if timestamp is available */
396 if (!priv->hw->desc->get_rx_timestamp_status(p, priv->adv_ts)) {
397 /* For GMAC4, the valid timestamp is from CTX next desc. */
398 if (priv->plat->has_gmac4)
399 ns = priv->hw->desc->get_timestamp(np, priv->adv_ts);
400 else
401 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000402
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100403 netdev_info(priv->dev, "get valid RX hw timestamp %llu\n", ns);
404 shhwtstamp = skb_hwtstamps(skb);
405 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
406 shhwtstamp->hwtstamp = ns_to_ktime(ns);
407 } else {
408 netdev_err(priv->dev, "cannot get RX hw timestamp\n");
409 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000410}
411
412/**
413 * stmmac_hwtstamp_ioctl - control hardware timestamping.
414 * @dev: device pointer.
LABBE Corentin8d45e422017-02-08 09:31:08 +0100415 * @ifr: An IOCTL specific structure, that can contain a pointer to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000416 * a proprietary structure used to pass information to the driver.
417 * Description:
418 * This function configures the MAC to enable/disable both outgoing(TX)
419 * and incoming(RX) packets time stamping based on user input.
420 * Return Value:
421 * 0 on success and an appropriate -ve integer on failure.
422 */
423static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
424{
425 struct stmmac_priv *priv = netdev_priv(dev);
426 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200427 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000428 u64 temp = 0;
429 u32 ptp_v2 = 0;
430 u32 tstamp_all = 0;
431 u32 ptp_over_ipv4_udp = 0;
432 u32 ptp_over_ipv6_udp = 0;
433 u32 ptp_over_ethernet = 0;
434 u32 snap_type_sel = 0;
435 u32 ts_master_en = 0;
436 u32 ts_event_en = 0;
437 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800438 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000439
440 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
441 netdev_alert(priv->dev, "No support for HW time stamping\n");
442 priv->hwts_tx_en = 0;
443 priv->hwts_rx_en = 0;
444
445 return -EOPNOTSUPP;
446 }
447
448 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000449 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000450 return -EFAULT;
451
LABBE Corentin38ddc592016-11-16 20:09:39 +0100452 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
453 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000454
455 /* reserved for future extensions */
456 if (config.flags)
457 return -EINVAL;
458
Ben Hutchings5f3da322013-11-14 00:43:41 +0000459 if (config.tx_type != HWTSTAMP_TX_OFF &&
460 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000461 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000462
463 if (priv->adv_ts) {
464 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000465 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000466 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000467 config.rx_filter = HWTSTAMP_FILTER_NONE;
468 break;
469
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000470 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000471 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000472 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
473 /* take time stamp for all event messages */
474 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
475
476 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
477 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
478 break;
479
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000480 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000481 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000482 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
483 /* take time stamp for SYNC messages only */
484 ts_event_en = PTP_TCR_TSEVNTENA;
485
486 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
487 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
488 break;
489
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000490 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000491 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000492 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
493 /* take time stamp for Delay_Req messages only */
494 ts_master_en = PTP_TCR_TSMSTRENA;
495 ts_event_en = PTP_TCR_TSEVNTENA;
496
497 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
498 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
499 break;
500
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000501 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000502 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000503 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
504 ptp_v2 = PTP_TCR_TSVER2ENA;
505 /* take time stamp for all event messages */
506 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
507
508 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
509 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
510 break;
511
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000512 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000513 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000514 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
515 ptp_v2 = PTP_TCR_TSVER2ENA;
516 /* take time stamp for SYNC messages only */
517 ts_event_en = PTP_TCR_TSEVNTENA;
518
519 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
520 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
521 break;
522
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000523 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000524 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000525 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
526 ptp_v2 = PTP_TCR_TSVER2ENA;
527 /* take time stamp for Delay_Req messages only */
528 ts_master_en = PTP_TCR_TSMSTRENA;
529 ts_event_en = PTP_TCR_TSEVNTENA;
530
531 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
532 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
533 break;
534
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000535 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000536 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000537 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
538 ptp_v2 = PTP_TCR_TSVER2ENA;
539 /* take time stamp for all event messages */
540 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
541
542 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
543 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
544 ptp_over_ethernet = PTP_TCR_TSIPENA;
545 break;
546
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000547 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000548 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000549 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
550 ptp_v2 = PTP_TCR_TSVER2ENA;
551 /* take time stamp for SYNC messages only */
552 ts_event_en = PTP_TCR_TSEVNTENA;
553
554 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
555 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
556 ptp_over_ethernet = PTP_TCR_TSIPENA;
557 break;
558
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000559 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000560 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000561 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
562 ptp_v2 = PTP_TCR_TSVER2ENA;
563 /* take time stamp for Delay_Req messages only */
564 ts_master_en = PTP_TCR_TSMSTRENA;
565 ts_event_en = PTP_TCR_TSEVNTENA;
566
567 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
568 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
569 ptp_over_ethernet = PTP_TCR_TSIPENA;
570 break;
571
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000572 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000573 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000574 config.rx_filter = HWTSTAMP_FILTER_ALL;
575 tstamp_all = PTP_TCR_TSENALL;
576 break;
577
578 default:
579 return -ERANGE;
580 }
581 } else {
582 switch (config.rx_filter) {
583 case HWTSTAMP_FILTER_NONE:
584 config.rx_filter = HWTSTAMP_FILTER_NONE;
585 break;
586 default:
587 /* PTP v1, UDP, any kind of event packet */
588 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
589 break;
590 }
591 }
592 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000593 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000594
595 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100596 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000597 else {
598 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000599 tstamp_all | ptp_v2 | ptp_over_ethernet |
600 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
601 ts_master_en | snap_type_sel);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100602 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000603
604 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800605 sec_inc = priv->hw->ptp->config_sub_second_increment(
jpintof573c0b2017-01-09 12:35:09 +0000606 priv->ptpaddr, priv->plat->clk_ptp_rate,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100607 priv->plat->has_gmac4);
Phil Reid19d857c2015-12-14 11:32:01 +0800608 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000609
610 /* calculate default added value:
611 * formula is :
612 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800613 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000614 */
Phil Reid19d857c2015-12-14 11:32:01 +0800615 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000616 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100617 priv->hw->ptp->config_addend(priv->ptpaddr,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000618 priv->default_addend);
619
620 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200621 ktime_get_real_ts64(&now);
622
623 /* lower 32 bits of tv_sec are safe until y2106 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100624 priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000625 now.tv_nsec);
626 }
627
628 return copy_to_user(ifr->ifr_data, &config,
629 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
630}
631
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000632/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100633 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000634 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100635 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000636 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100637 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000638 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000639static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000640{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000641 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
642 return -EOPNOTSUPP;
643
Vince Bridgers7cd01392013-12-20 11:19:34 -0600644 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200645 /* Check if adv_ts can be enabled for dwmac 4.x core */
646 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
647 priv->adv_ts = 1;
648 /* Dwmac 3.x core with extend_desc can support adv_ts */
649 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600650 priv->adv_ts = 1;
651
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200652 if (priv->dma_cap.time_stamp)
653 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600654
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200655 if (priv->adv_ts)
656 netdev_info(priv->dev,
657 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000658
659 priv->hw->ptp = &stmmac_ptp;
660 priv->hwts_tx_en = 0;
661 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000662
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200663 stmmac_ptp_register(priv);
664
665 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000666}
667
668static void stmmac_release_ptp(struct stmmac_priv *priv)
669{
jpintof573c0b2017-01-09 12:35:09 +0000670 if (priv->plat->clk_ptp_ref)
671 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000672 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000673}
674
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700675/**
Joao Pinto29feff32017-03-10 18:24:56 +0000676 * stmmac_mac_flow_ctrl - Configure flow control in all queues
677 * @priv: driver private structure
678 * Description: It is used for configuring the flow control in all queues
679 */
680static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
681{
682 u32 tx_cnt = priv->plat->tx_queues_to_use;
683
684 priv->hw->mac->flow_ctrl(priv->hw, duplex, priv->flow_ctrl,
685 priv->pause, tx_cnt);
686}
687
688/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100689 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700690 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100691 * Description: this is the helper called by the physical abstraction layer
692 * drivers to communicate the phy link status. According the speed and duplex
693 * this driver can invoke registered glue-logic as well.
694 * It also invoke the eee initialization because it could happen when switch
695 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700696 */
697static void stmmac_adjust_link(struct net_device *dev)
698{
699 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200700 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700701 unsigned long flags;
702 int new_state = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700703
LABBE Corentin662ec2b2017-02-08 09:31:16 +0100704 if (!phydev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700705 return;
706
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700707 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000708
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700709 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000710 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700711
712 /* Now we make sure that we can be in full duplex mode.
713 * If not, we operate in half-duplex mode. */
714 if (phydev->duplex != priv->oldduplex) {
715 new_state = 1;
716 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000717 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700718 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000719 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700720 priv->oldduplex = phydev->duplex;
721 }
722 /* Flow Control operation */
723 if (phydev->pause)
Joao Pinto29feff32017-03-10 18:24:56 +0000724 stmmac_mac_flow_ctrl(priv, phydev->duplex);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700725
726 if (phydev->speed != priv->speed) {
727 new_state = 1;
728 switch (phydev->speed) {
729 case 1000:
LABBE Corentin3e12790e2017-02-15 10:46:39 +0100730 if (priv->plat->has_gmac ||
731 priv->plat->has_gmac4)
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000732 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700733 break;
734 case 100:
LABBE Corentin9beae262017-02-15 10:46:43 +0100735 if (priv->plat->has_gmac ||
736 priv->plat->has_gmac4) {
737 ctrl |= priv->hw->link.port;
738 ctrl |= priv->hw->link.speed;
739 } else {
740 ctrl &= ~priv->hw->link.port;
741 }
742 break;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700743 case 10:
LABBE Corentin3e12790e2017-02-15 10:46:39 +0100744 if (priv->plat->has_gmac ||
745 priv->plat->has_gmac4) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000746 ctrl |= priv->hw->link.port;
LABBE Corentin9beae262017-02-15 10:46:43 +0100747 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700748 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000749 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700750 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700751 break;
752 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100753 netif_warn(priv, link, priv->dev,
LABBE Corentincba920a2017-02-08 09:31:15 +0100754 "broken speed: %d\n", phydev->speed);
LABBE Corentin688495b2017-02-15 10:46:41 +0100755 phydev->speed = SPEED_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700756 break;
757 }
LABBE Corentin5db13552017-02-15 10:46:42 +0100758 if (phydev->speed != SPEED_UNKNOWN)
759 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700760 priv->speed = phydev->speed;
761 }
762
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000763 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700764
765 if (!priv->oldlink) {
766 new_state = 1;
767 priv->oldlink = 1;
768 }
769 } else if (priv->oldlink) {
770 new_state = 1;
771 priv->oldlink = 0;
LABBE Corentinbd006322017-02-15 10:46:40 +0100772 priv->speed = SPEED_UNKNOWN;
773 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700774 }
775
776 if (new_state && netif_msg_link(priv))
777 phy_print_status(phydev);
778
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100779 spin_unlock_irqrestore(&priv->lock, flags);
780
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200781 if (phydev->is_pseudo_fixed_link)
782 /* Stop PHY layer to call the hook to adjust the link in case
783 * of a switch is attached to the stmmac driver.
784 */
785 phydev->irq = PHY_IGNORE_INTERRUPT;
786 else
787 /* At this stage, init the EEE if supported.
788 * Never called in case of fixed_link.
789 */
790 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700791}
792
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000793/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100794 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000795 * @priv: driver private structure
796 * Description: this is to verify if the HW supports the PCS.
797 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
798 * configured for the TBI, RTBI, or SGMII PHY interface.
799 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000800static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
801{
802 int interface = priv->plat->interface;
803
804 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900805 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
806 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
807 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
808 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100809 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200810 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900811 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100812 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200813 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000814 }
815 }
816}
817
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700818/**
819 * stmmac_init_phy - PHY initialization
820 * @dev: net device structure
821 * Description: it initializes the driver's PHY state, and attaches the PHY
822 * to the mac driver.
823 * Return value:
824 * 0 on success
825 */
826static int stmmac_init_phy(struct net_device *dev)
827{
828 struct stmmac_priv *priv = netdev_priv(dev);
829 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000830 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000831 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000832 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000833 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700834 priv->oldlink = 0;
LABBE Corentinbd006322017-02-15 10:46:40 +0100835 priv->speed = SPEED_UNKNOWN;
836 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700837
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700838 if (priv->plat->phy_node) {
839 phydev = of_phy_connect(dev, priv->plat->phy_node,
840 &stmmac_adjust_link, 0, interface);
841 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200842 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
843 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000844
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700845 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
846 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100847 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100848 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700849
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700850 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
851 interface);
852 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700853
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300854 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100855 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300856 if (!phydev)
857 return -ENODEV;
858
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700859 return PTR_ERR(phydev);
860 }
861
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000862 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000863 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000864 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200865 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000866 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
867 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000868
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700869 /*
870 * Broken HW is sometimes missing the pull-up resistor on the
871 * MDIO line, which results in reads to non-existent devices returning
872 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
873 * device as well.
874 * Note: phydev->phy_id is the result of reading the UID PHY registers.
875 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700876 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700877 phy_disconnect(phydev);
878 return -ENODEV;
879 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100880
Florian Fainellic51e4242016-11-13 17:50:35 -0800881 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
882 * subsequent PHY polling, make sure we force a link transition if
883 * we have a UP/DOWN/UP transition
884 */
885 if (phydev->is_pseudo_fixed_link)
886 phydev->irq = PHY_POLL;
887
LABBE Corentinb05c76a2017-02-08 09:31:18 +0100888 phy_attached_info(phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700889 return 0;
890}
891
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000892static void stmmac_display_rings(struct stmmac_priv *priv)
893{
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200894 void *head_rx, *head_tx;
895
LABBE Corentin5bacd772017-03-29 07:05:40 +0200896 if (priv->extend_desc) {
897 head_rx = (void *)priv->dma_erx;
898 head_tx = (void *)priv->dma_etx;
899 } else {
900 head_rx = (void *)priv->dma_rx;
901 head_tx = (void *)priv->dma_tx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000902 }
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200903
LABBE Corentin5bacd772017-03-29 07:05:40 +0200904 /* Display Rx ring */
905 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
906 /* Display Tx ring */
907 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000908}
909
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000910static int stmmac_set_bfsize(int mtu, int bufsize)
911{
912 int ret = bufsize;
913
914 if (mtu >= BUF_SIZE_4KiB)
915 ret = BUF_SIZE_8KiB;
916 else if (mtu >= BUF_SIZE_2KiB)
917 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100918 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000919 ret = BUF_SIZE_2KiB;
920 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100921 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000922
923 return ret;
924}
925
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000926/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100927 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000928 * @priv: driver private structure
929 * Description: this function is called to clear the tx and rx descriptors
930 * in case of both basic and extended descriptors are used.
931 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000932static void stmmac_clear_descriptors(struct stmmac_priv *priv)
933{
LABBE Corentin5bacd772017-03-29 07:05:40 +0200934 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000935
LABBE Corentin5bacd772017-03-29 07:05:40 +0200936 /* Clear the Rx/Tx descriptors */
937 for (i = 0; i < DMA_RX_SIZE; i++)
938 if (priv->extend_desc)
939 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
940 priv->use_riwt, priv->mode,
941 (i == DMA_RX_SIZE - 1));
942 else
943 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
944 priv->use_riwt, priv->mode,
945 (i == DMA_RX_SIZE - 1));
946 for (i = 0; i < DMA_TX_SIZE; i++)
947 if (priv->extend_desc)
948 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
949 priv->mode,
950 (i == DMA_TX_SIZE - 1));
951 else
952 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
953 priv->mode,
954 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000955}
956
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100957/**
958 * stmmac_init_rx_buffers - init the RX descriptor buffer.
959 * @priv: driver private structure
960 * @p: descriptor pointer
961 * @i: descriptor index
962 * @flags: gfp flag.
963 * Description: this function is called to allocate a receive buffer, perform
964 * the DMA mapping and init the descriptor.
965 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000966static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
LABBE Corentin5bacd772017-03-29 07:05:40 +0200967 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000968{
969 struct sk_buff *skb;
970
Vineet Gupta4ec49a32015-05-20 12:04:40 +0530971 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200972 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100973 netdev_err(priv->dev,
974 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200975 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000976 }
LABBE Corentin5bacd772017-03-29 07:05:40 +0200977 priv->rx_skbuff[i] = skb;
978 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000979 priv->dma_buf_sz,
980 DMA_FROM_DEVICE);
LABBE Corentin5bacd772017-03-29 07:05:40 +0200981 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100982 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200983 dev_kfree_skb_any(skb);
984 return -EINVAL;
985 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000986
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200987 if (priv->synopsys_id >= DWMAC_CORE_4_00)
LABBE Corentin5bacd772017-03-29 07:05:40 +0200988 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200989 else
LABBE Corentin5bacd772017-03-29 07:05:40 +0200990 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000991
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100992 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000993 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100994 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000995
996 return 0;
997}
998
LABBE Corentin5bacd772017-03-29 07:05:40 +0200999static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001000{
LABBE Corentin5bacd772017-03-29 07:05:40 +02001001 if (priv->rx_skbuff[i]) {
1002 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001003 priv->dma_buf_sz, DMA_FROM_DEVICE);
LABBE Corentin5bacd772017-03-29 07:05:40 +02001004 dev_kfree_skb_any(priv->rx_skbuff[i]);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001005 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001006 priv->rx_skbuff[i] = NULL;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001007}
1008
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001009/**
LABBE Corentin5bacd772017-03-29 07:05:40 +02001010 * init_dma_desc_rings - init the RX/TX descriptor rings
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001011 * @dev: net device structure
1012 * @flags: gfp flag.
LABBE Corentin5bacd772017-03-29 07:05:40 +02001013 * Description: this function initializes the DMA RX/TX descriptors
1014 * and allocates the socket buffers. It supports the chained and ring
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001015 * modes.
1016 */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001017static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001018{
LABBE Corentin5bacd772017-03-29 07:05:40 +02001019 int i;
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001020 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001021 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001022 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001023
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001024 if (priv->hw->mode->set_16kib_bfsize)
1025 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001026
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001027 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001028 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001029
Vince Bridgers2618abb2014-01-20 05:39:01 -06001030 priv->dma_buf_sz = bfsize;
1031
LABBE Corentin5bacd772017-03-29 07:05:40 +02001032 netif_dbg(priv, probe, priv->dev,
1033 "(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n",
1034 __func__, (u32)priv->dma_rx_phy, (u32)priv->dma_tx_phy);
1035
LABBE Corentinb3e51062016-11-16 20:09:41 +01001036 /* RX INITIALIZATION */
1037 netif_dbg(priv, probe, priv->dev,
1038 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1039
LABBE Corentin5bacd772017-03-29 07:05:40 +02001040 for (i = 0; i < DMA_RX_SIZE; i++) {
1041 struct dma_desc *p;
1042 if (priv->extend_desc)
1043 p = &((priv->dma_erx + i)->basic);
1044 else
1045 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001046
LABBE Corentin5bacd772017-03-29 07:05:40 +02001047 ret = stmmac_init_rx_buffers(priv, p, i, flags);
1048 if (ret)
1049 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001050
LABBE Corentin5bacd772017-03-29 07:05:40 +02001051 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1052 priv->rx_skbuff[i], priv->rx_skbuff[i]->data,
1053 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001054 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001055 priv->cur_rx = 0;
1056 priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001057 buf_sz = bfsize;
1058
LABBE Corentin5bacd772017-03-29 07:05:40 +02001059 /* Setup the chained descriptor addresses */
1060 if (priv->mode == STMMAC_CHAIN_MODE) {
1061 if (priv->extend_desc) {
1062 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
1063 DMA_RX_SIZE, 1);
1064 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
1065 DMA_TX_SIZE, 1);
1066 } else {
1067 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
1068 DMA_RX_SIZE, 0);
1069 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
1070 DMA_TX_SIZE, 0);
1071 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001072 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001073
LABBE Corentin5bacd772017-03-29 07:05:40 +02001074 /* TX INITIALIZATION */
1075 for (i = 0; i < DMA_TX_SIZE; i++) {
1076 struct dma_desc *p;
1077 if (priv->extend_desc)
1078 p = &((priv->dma_etx + i)->basic);
1079 else
1080 p = priv->dma_tx + i;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001081
LABBE Corentin5bacd772017-03-29 07:05:40 +02001082 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1083 p->des0 = 0;
1084 p->des1 = 0;
1085 p->des2 = 0;
1086 p->des3 = 0;
1087 } else {
1088 p->des2 = 0;
1089 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001090
LABBE Corentin5bacd772017-03-29 07:05:40 +02001091 priv->tx_skbuff_dma[i].buf = 0;
1092 priv->tx_skbuff_dma[i].map_as_page = false;
1093 priv->tx_skbuff_dma[i].len = 0;
1094 priv->tx_skbuff_dma[i].last_segment = false;
1095 priv->tx_skbuff[i] = NULL;
1096 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001097
LABBE Corentin5bacd772017-03-29 07:05:40 +02001098 priv->dirty_tx = 0;
1099 priv->cur_tx = 0;
1100 netdev_reset_queue(priv->dev);
1101
1102 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001103
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001104 if (netif_msg_hw(priv))
1105 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001106
LABBE Corentin5bacd772017-03-29 07:05:40 +02001107 return 0;
1108err_init_rx_buffers:
1109 while (--i >= 0)
1110 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001111 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001112}
1113
LABBE Corentin5bacd772017-03-29 07:05:40 +02001114static void dma_free_rx_skbufs(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001115{
1116 int i;
1117
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001118 for (i = 0; i < DMA_RX_SIZE; i++)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001119 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001120}
1121
LABBE Corentin5bacd772017-03-29 07:05:40 +02001122static void dma_free_tx_skbufs(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001123{
1124 int i;
1125
LABBE Corentin5bacd772017-03-29 07:05:40 +02001126 for (i = 0; i < DMA_TX_SIZE; i++) {
1127 if (priv->tx_skbuff_dma[i].buf) {
1128 if (priv->tx_skbuff_dma[i].map_as_page)
1129 dma_unmap_page(priv->device,
1130 priv->tx_skbuff_dma[i].buf,
1131 priv->tx_skbuff_dma[i].len,
1132 DMA_TO_DEVICE);
1133 else
1134 dma_unmap_single(priv->device,
1135 priv->tx_skbuff_dma[i].buf,
1136 priv->tx_skbuff_dma[i].len,
1137 DMA_TO_DEVICE);
1138 }
damuzi00075e43642014-01-17 23:47:59 +08001139
LABBE Corentin5bacd772017-03-29 07:05:40 +02001140 if (priv->tx_skbuff[i]) {
1141 dev_kfree_skb_any(priv->tx_skbuff[i]);
1142 priv->tx_skbuff[i] = NULL;
1143 priv->tx_skbuff_dma[i].buf = 0;
1144 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001145 }
1146 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001147}
1148
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001149/**
1150 * alloc_dma_desc_resources - alloc TX/RX resources.
1151 * @priv: private structure
1152 * Description: according to which descriptor can be used (extend or basic)
1153 * this function allocates the resources for TX and RX paths. In case of
1154 * reception, for example, it pre-allocated the RX socket buffer in order to
1155 * allow zero-copy mechanism.
1156 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001157static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1158{
LABBE Corentin5bacd772017-03-29 07:05:40 +02001159 int ret = -ENOMEM;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001160
LABBE Corentin5bacd772017-03-29 07:05:40 +02001161 priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
1162 GFP_KERNEL);
1163 if (!priv->rx_skbuff_dma)
1164 return -ENOMEM;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001165
LABBE Corentin5bacd772017-03-29 07:05:40 +02001166 priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
1167 GFP_KERNEL);
1168 if (!priv->rx_skbuff)
1169 goto err_rx_skbuff;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001170
LABBE Corentin5bacd772017-03-29 07:05:40 +02001171 priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
1172 sizeof(*priv->tx_skbuff_dma),
1173 GFP_KERNEL);
1174 if (!priv->tx_skbuff_dma)
1175 goto err_tx_skbuff_dma;
1176
1177 priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
1178 GFP_KERNEL);
1179 if (!priv->tx_skbuff)
1180 goto err_tx_skbuff;
1181
1182 if (priv->extend_desc) {
1183 priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
1184 sizeof(struct
1185 dma_extended_desc),
1186 &priv->dma_rx_phy,
1187 GFP_KERNEL);
1188 if (!priv->dma_erx)
1189 goto err_dma;
1190
1191 priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
1192 sizeof(struct
1193 dma_extended_desc),
1194 &priv->dma_tx_phy,
1195 GFP_KERNEL);
1196 if (!priv->dma_etx) {
1197 dma_free_coherent(priv->device, DMA_RX_SIZE *
1198 sizeof(struct dma_extended_desc),
1199 priv->dma_erx, priv->dma_rx_phy);
1200 goto err_dma;
1201 }
1202 } else {
1203 priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
1204 sizeof(struct dma_desc),
1205 &priv->dma_rx_phy,
1206 GFP_KERNEL);
1207 if (!priv->dma_rx)
1208 goto err_dma;
1209
1210 priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
1211 sizeof(struct dma_desc),
1212 &priv->dma_tx_phy,
1213 GFP_KERNEL);
1214 if (!priv->dma_tx) {
1215 dma_free_coherent(priv->device, DMA_RX_SIZE *
1216 sizeof(struct dma_desc),
1217 priv->dma_rx, priv->dma_rx_phy);
1218 goto err_dma;
1219 }
1220 }
1221
1222 return 0;
1223
1224err_dma:
1225 kfree(priv->tx_skbuff);
1226err_tx_skbuff:
1227 kfree(priv->tx_skbuff_dma);
1228err_tx_skbuff_dma:
1229 kfree(priv->rx_skbuff);
1230err_rx_skbuff:
1231 kfree(priv->rx_skbuff_dma);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001232 return ret;
1233}
1234
LABBE Corentin5bacd772017-03-29 07:05:40 +02001235static void free_dma_desc_resources(struct stmmac_priv *priv)
1236{
1237 /* Release the DMA TX/RX socket buffers */
1238 dma_free_rx_skbufs(priv);
1239 dma_free_tx_skbufs(priv);
1240
1241 /* Free DMA regions of consistent memory previously allocated */
1242 if (!priv->extend_desc) {
1243 dma_free_coherent(priv->device,
1244 DMA_TX_SIZE * sizeof(struct dma_desc),
1245 priv->dma_tx, priv->dma_tx_phy);
1246 dma_free_coherent(priv->device,
1247 DMA_RX_SIZE * sizeof(struct dma_desc),
1248 priv->dma_rx, priv->dma_rx_phy);
1249 } else {
1250 dma_free_coherent(priv->device, DMA_TX_SIZE *
1251 sizeof(struct dma_extended_desc),
1252 priv->dma_etx, priv->dma_tx_phy);
1253 dma_free_coherent(priv->device, DMA_RX_SIZE *
1254 sizeof(struct dma_extended_desc),
1255 priv->dma_erx, priv->dma_rx_phy);
1256 }
1257 kfree(priv->rx_skbuff_dma);
1258 kfree(priv->rx_skbuff);
1259 kfree(priv->tx_skbuff_dma);
1260 kfree(priv->tx_skbuff);
1261}
1262
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001263/**
jpinto9eb12472016-12-28 12:57:48 +00001264 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1265 * @priv: driver private structure
1266 * Description: It is used for enabling the rx queues in the MAC
1267 */
1268static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1269{
Joao Pinto4f6046f2017-03-10 18:24:54 +00001270 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1271 int queue;
1272 u8 mode;
jpinto9eb12472016-12-28 12:57:48 +00001273
Joao Pinto4f6046f2017-03-10 18:24:54 +00001274 for (queue = 0; queue < rx_queues_count; queue++) {
1275 mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
1276 priv->hw->mac->rx_queue_enable(priv->hw, mode, queue);
1277 }
jpinto9eb12472016-12-28 12:57:48 +00001278}
1279
1280/**
Joao Pintoae4f0d42017-03-15 11:04:47 +00001281 * stmmac_start_rx_dma - start RX DMA channel
1282 * @priv: driver private structure
1283 * @chan: RX channel index
1284 * Description:
1285 * This starts a RX DMA channel
1286 */
1287static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
1288{
1289 netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
1290 priv->hw->dma->start_rx(priv->ioaddr, chan);
1291}
1292
1293/**
1294 * stmmac_start_tx_dma - start TX DMA channel
1295 * @priv: driver private structure
1296 * @chan: TX channel index
1297 * Description:
1298 * This starts a TX DMA channel
1299 */
1300static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
1301{
1302 netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
1303 priv->hw->dma->start_tx(priv->ioaddr, chan);
1304}
1305
1306/**
1307 * stmmac_stop_rx_dma - stop RX DMA channel
1308 * @priv: driver private structure
1309 * @chan: RX channel index
1310 * Description:
1311 * This stops a RX DMA channel
1312 */
1313static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
1314{
1315 netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
1316 priv->hw->dma->stop_rx(priv->ioaddr, chan);
1317}
1318
1319/**
1320 * stmmac_stop_tx_dma - stop TX DMA channel
1321 * @priv: driver private structure
1322 * @chan: TX channel index
1323 * Description:
1324 * This stops a TX DMA channel
1325 */
1326static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
1327{
1328 netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
1329 priv->hw->dma->stop_tx(priv->ioaddr, chan);
1330}
1331
1332/**
1333 * stmmac_start_all_dma - start all RX and TX DMA channels
1334 * @priv: driver private structure
1335 * Description:
1336 * This starts all the RX and TX DMA channels
1337 */
1338static void stmmac_start_all_dma(struct stmmac_priv *priv)
1339{
1340 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1341 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1342 u32 chan = 0;
1343
1344 for (chan = 0; chan < rx_channels_count; chan++)
1345 stmmac_start_rx_dma(priv, chan);
1346
1347 for (chan = 0; chan < tx_channels_count; chan++)
1348 stmmac_start_tx_dma(priv, chan);
1349}
1350
1351/**
1352 * stmmac_stop_all_dma - stop all RX and TX DMA channels
1353 * @priv: driver private structure
1354 * Description:
1355 * This stops the RX and TX DMA channels
1356 */
1357static void stmmac_stop_all_dma(struct stmmac_priv *priv)
1358{
1359 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1360 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1361 u32 chan = 0;
1362
1363 for (chan = 0; chan < rx_channels_count; chan++)
1364 stmmac_stop_rx_dma(priv, chan);
1365
1366 for (chan = 0; chan < tx_channels_count; chan++)
1367 stmmac_stop_tx_dma(priv, chan);
1368}
1369
1370/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001371 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001372 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001373 * Description: it is used for configuring the DMA operation mode register in
1374 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001375 */
1376static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1377{
Joao Pinto6deee222017-03-15 11:04:45 +00001378 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1379 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001380 int rxfifosz = priv->plat->rx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001381 u32 txmode = 0;
1382 u32 rxmode = 0;
1383 u32 chan = 0;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001384
Thierry Reding11fbf812017-03-10 17:34:58 +01001385 if (rxfifosz == 0)
1386 rxfifosz = priv->dma_cap.rx_fifo_size;
1387
Joao Pinto6deee222017-03-15 11:04:45 +00001388 if (priv->plat->force_thresh_dma_mode) {
1389 txmode = tc;
1390 rxmode = tc;
1391 } else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001392 /*
1393 * In case of GMAC, SF mode can be enabled
1394 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001395 * 1) TX COE if actually supported
1396 * 2) There is no bugged Jumbo frame support
1397 * that needs to not insert csum in the TDES.
1398 */
Joao Pinto6deee222017-03-15 11:04:45 +00001399 txmode = SF_DMA_MODE;
1400 rxmode = SF_DMA_MODE;
Sonic Zhangb2dec112015-01-30 13:49:32 +08001401 priv->xstats.threshold = SF_DMA_MODE;
Joao Pinto6deee222017-03-15 11:04:45 +00001402 } else {
1403 txmode = tc;
1404 rxmode = SF_DMA_MODE;
1405 }
1406
1407 /* configure all channels */
1408 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1409 for (chan = 0; chan < rx_channels_count; chan++)
1410 priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
1411 rxfifosz);
1412
1413 for (chan = 0; chan < tx_channels_count; chan++)
1414 priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan);
1415 } else {
1416 priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001417 rxfifosz);
Joao Pinto6deee222017-03-15 11:04:45 +00001418 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001419}
1420
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001421/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001422 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001423 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001424 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001425 */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001426static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001427{
Beniamino Galvani38979572015-01-21 19:07:27 +01001428 unsigned int bytes_compl = 0, pkts_compl = 0;
LABBE Corentin5bacd772017-03-29 07:05:40 +02001429 unsigned int entry = priv->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001430
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001431 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001432
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001433 priv->xstats.tx_clean++;
1434
LABBE Corentin5bacd772017-03-29 07:05:40 +02001435 while (entry != priv->cur_tx) {
1436 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001437 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001438 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001439
1440 if (priv->extend_desc)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001441 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001442 else
LABBE Corentin5bacd772017-03-29 07:05:40 +02001443 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001444
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001445 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001446 &priv->xstats, p,
1447 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001448 /* Check if the descriptor is owned by the DMA */
1449 if (unlikely(status & tx_dma_own))
1450 break;
1451
1452 /* Just consider the last segment and ...*/
1453 if (likely(!(status & tx_not_ls))) {
1454 /* ... verify the status error condition */
1455 if (unlikely(status & tx_err)) {
1456 priv->dev->stats.tx_errors++;
1457 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001458 priv->dev->stats.tx_packets++;
1459 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001460 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001461 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001462 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001463
LABBE Corentin5bacd772017-03-29 07:05:40 +02001464 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1465 if (priv->tx_skbuff_dma[entry].map_as_page)
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001466 dma_unmap_page(priv->device,
LABBE Corentin5bacd772017-03-29 07:05:40 +02001467 priv->tx_skbuff_dma[entry].buf,
1468 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001469 DMA_TO_DEVICE);
1470 else
1471 dma_unmap_single(priv->device,
LABBE Corentin5bacd772017-03-29 07:05:40 +02001472 priv->tx_skbuff_dma[entry].buf,
1473 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001474 DMA_TO_DEVICE);
LABBE Corentin5bacd772017-03-29 07:05:40 +02001475 priv->tx_skbuff_dma[entry].buf = 0;
1476 priv->tx_skbuff_dma[entry].len = 0;
1477 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001478 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001479
1480 if (priv->hw->mode->clean_desc3)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001481 priv->hw->mode->clean_desc3(priv, p);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001482
LABBE Corentin5bacd772017-03-29 07:05:40 +02001483 priv->tx_skbuff_dma[entry].last_segment = false;
1484 priv->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001485
1486 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001487 pkts_compl++;
1488 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001489 dev_consume_skb_any(skb);
LABBE Corentin5bacd772017-03-29 07:05:40 +02001490 priv->tx_skbuff[entry] = NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001491 }
1492
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001493 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001494
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001495 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001496 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001497 priv->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001498
LABBE Corentin5bacd772017-03-29 07:05:40 +02001499 netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);
Beniamino Galvani38979572015-01-21 19:07:27 +01001500
LABBE Corentin5bacd772017-03-29 07:05:40 +02001501 if (unlikely(netif_queue_stopped(priv->dev) &&
1502 stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001503 netif_dbg(priv, tx_done, priv->dev,
1504 "%s: restart transmit\n", __func__);
LABBE Corentin5bacd772017-03-29 07:05:40 +02001505 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001506 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001507
1508 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1509 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001510 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001511 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001512 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001513}
1514
Joao Pinto4f513ec2017-03-15 11:04:46 +00001515static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001516{
Joao Pinto4f513ec2017-03-15 11:04:46 +00001517 priv->hw->dma->enable_dma_irq(priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001518}
1519
Joao Pinto4f513ec2017-03-15 11:04:46 +00001520static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001521{
Joao Pinto4f513ec2017-03-15 11:04:46 +00001522 priv->hw->dma->disable_dma_irq(priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001523}
1524
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001525/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001526 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001527 * @priv: driver private structure
LABBE Corentin5bacd772017-03-29 07:05:40 +02001528 * @chan: channel index
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001529 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001530 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001531 */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001532static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001533{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001534 int i;
LABBE Corentin5bacd772017-03-29 07:05:40 +02001535 netif_stop_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001536
Joao Pintoae4f0d42017-03-15 11:04:47 +00001537 stmmac_stop_tx_dma(priv, chan);
LABBE Corentin5bacd772017-03-29 07:05:40 +02001538 dma_free_tx_skbufs(priv);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001539 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001540 if (priv->extend_desc)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001541 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001542 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001543 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001544 else
LABBE Corentin5bacd772017-03-29 07:05:40 +02001545 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001546 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001547 (i == DMA_TX_SIZE - 1));
LABBE Corentin5bacd772017-03-29 07:05:40 +02001548 priv->dirty_tx = 0;
1549 priv->cur_tx = 0;
1550 netdev_reset_queue(priv->dev);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001551 stmmac_start_tx_dma(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001552
1553 priv->dev->stats.tx_errors++;
LABBE Corentin5bacd772017-03-29 07:05:40 +02001554 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001555}
1556
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001557/**
Joao Pinto6deee222017-03-15 11:04:45 +00001558 * stmmac_set_dma_operation_mode - Set DMA operation mode by channel
1559 * @priv: driver private structure
1560 * @txmode: TX operating mode
1561 * @rxmode: RX operating mode
1562 * @chan: channel index
1563 * Description: it is used for configuring of the DMA operation mode in
1564 * runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
1565 * mode.
1566 */
1567static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
1568 u32 rxmode, u32 chan)
1569{
1570 int rxfifosz = priv->plat->rx_fifo_size;
1571
1572 if (rxfifosz == 0)
1573 rxfifosz = priv->dma_cap.rx_fifo_size;
1574
1575 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1576 priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
1577 rxfifosz);
1578 priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan);
1579 } else {
1580 priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
1581 rxfifosz);
1582 }
1583}
1584
1585/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001586 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001587 * @priv: driver private structure
1588 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001589 * It calls the dwmac dma routine and schedule poll method in case of some
1590 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001591 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001592static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001593{
Joao Pintod62a1072017-03-15 11:04:49 +00001594 u32 tx_channel_count = priv->plat->tx_queues_to_use;
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001595 int status;
Joao Pintod62a1072017-03-15 11:04:49 +00001596 u32 chan;
Joao Pinto68e5cfa2017-03-13 10:36:29 +00001597
Joao Pintod62a1072017-03-15 11:04:49 +00001598 for (chan = 0; chan < tx_channel_count; chan++) {
1599 status = priv->hw->dma->dma_interrupt(priv->ioaddr,
1600 &priv->xstats, chan);
1601 if (likely((status & handle_rx)) || (status & handle_tx)) {
LABBE Corentin5bacd772017-03-29 07:05:40 +02001602 if (likely(napi_schedule_prep(&priv->napi))) {
Joao Pintod62a1072017-03-15 11:04:49 +00001603 stmmac_disable_dma_irq(priv, chan);
LABBE Corentin5bacd772017-03-29 07:05:40 +02001604 __napi_schedule(&priv->napi);
Joao Pintod62a1072017-03-15 11:04:49 +00001605 }
1606 }
1607
1608 if (unlikely(status & tx_hard_error_bump_tc)) {
1609 /* Try to bump up the dma threshold on this failure */
1610 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1611 (tc <= 256)) {
1612 tc += 64;
1613 if (priv->plat->force_thresh_dma_mode)
1614 stmmac_set_dma_operation_mode(priv,
1615 tc,
1616 tc,
1617 chan);
1618 else
1619 stmmac_set_dma_operation_mode(priv,
1620 tc,
1621 SF_DMA_MODE,
1622 chan);
1623 priv->xstats.threshold = tc;
1624 }
1625 } else if (unlikely(status == tx_hard_error)) {
1626 stmmac_tx_err(priv, chan);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001627 }
1628 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001629}
1630
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001631/**
1632 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1633 * @priv: driver private structure
1634 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1635 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001636static void stmmac_mmc_setup(struct stmmac_priv *priv)
1637{
1638 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001639 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001640
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001641 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1642 priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001643 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001644 } else {
1645 priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001646 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001647 }
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001648
1649 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001650
1651 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001652 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001653 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1654 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001655 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001656}
1657
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001658/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001659 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001660 * @priv: driver private structure
1661 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001662 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1663 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001664 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001665static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1666{
1667 if (priv->plat->enh_desc) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001668 dev_info(priv->device, "Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001669
1670 /* GMAC older than 3.50 has no extended descriptors */
1671 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001672 dev_info(priv->device, "Enabled extended descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001673 priv->extend_desc = 1;
1674 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001675 dev_warn(priv->device, "Extended descriptors not supported\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001676
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001677 priv->hw->desc = &enh_desc_ops;
1678 } else {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001679 dev_info(priv->device, "Normal descriptors\n");
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001680 priv->hw->desc = &ndesc_ops;
1681 }
1682}
1683
1684/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001685 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001686 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001687 * Description:
1688 * new GMAC chip generations have a new register to indicate the
1689 * presence of the optional feature/functions.
1690 * This can be also used to override the value passed through the
1691 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001692 */
1693static int stmmac_get_hw_features(struct stmmac_priv *priv)
1694{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001695 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001696
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001697 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001698 priv->hw->dma->get_hw_feature(priv->ioaddr,
1699 &priv->dma_cap);
1700 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001701 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001702
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001703 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001704}
1705
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001706/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001707 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001708 * @priv: driver private structure
1709 * Description:
1710 * it is to verify if the MAC address is valid, in case of failures it
1711 * generates a random MAC address
1712 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001713static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1714{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001715 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001716 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001717 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001718 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001719 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01001720 netdev_info(priv->dev, "device MAC address %pM\n",
1721 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001722 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001723}
1724
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001725/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001726 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001727 * @priv: driver private structure
1728 * Description:
1729 * It inits the DMA invoking the specific MAC/GMAC callback.
1730 * Some DMA parameters can be passed from the platform;
1731 * in case of these are not passed a default is kept for the MAC or GMAC.
1732 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001733static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1734{
Joao Pinto47f2a9c2017-03-15 11:04:53 +00001735 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1736 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1737 u32 dummy_dma_rx_phy = 0;
1738 u32 dummy_dma_tx_phy = 0;
1739 u32 chan = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001740 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001741 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001742
Niklas Cassela332e2f2016-12-07 15:20:05 +01001743 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
1744 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01001745 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001746 }
1747
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001748 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1749 atds = 1;
1750
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001751 ret = priv->hw->dma->reset(priv->ioaddr);
1752 if (ret) {
1753 dev_err(priv->device, "Failed to reset the dma\n");
1754 return ret;
1755 }
1756
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001757 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Joao Pinto47f2a9c2017-03-15 11:04:53 +00001758 /* DMA Configuration */
1759 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
1760 dummy_dma_tx_phy, dummy_dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001761
Joao Pinto47f2a9c2017-03-15 11:04:53 +00001762 /* DMA RX Channel Configuration */
1763 for (chan = 0; chan < rx_channels_count; chan++) {
1764 priv->hw->dma->init_rx_chan(priv->ioaddr,
1765 priv->plat->dma_cfg,
LABBE Corentin5bacd772017-03-29 07:05:40 +02001766 priv->dma_rx_phy, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00001767
LABBE Corentin5bacd772017-03-29 07:05:40 +02001768 priv->rx_tail_addr = priv->dma_rx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00001769 (DMA_RX_SIZE * sizeof(struct dma_desc));
1770 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
LABBE Corentin5bacd772017-03-29 07:05:40 +02001771 priv->rx_tail_addr,
Joao Pinto47f2a9c2017-03-15 11:04:53 +00001772 chan);
1773 }
1774
1775 /* DMA TX Channel Configuration */
1776 for (chan = 0; chan < tx_channels_count; chan++) {
1777 priv->hw->dma->init_chan(priv->ioaddr,
LABBE Corentin5bacd772017-03-29 07:05:40 +02001778 priv->plat->dma_cfg,
1779 chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00001780
1781 priv->hw->dma->init_tx_chan(priv->ioaddr,
1782 priv->plat->dma_cfg,
LABBE Corentin5bacd772017-03-29 07:05:40 +02001783 priv->dma_tx_phy, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00001784
LABBE Corentin5bacd772017-03-29 07:05:40 +02001785 priv->tx_tail_addr = priv->dma_tx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00001786 (DMA_TX_SIZE * sizeof(struct dma_desc));
1787 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr,
LABBE Corentin5bacd772017-03-29 07:05:40 +02001788 priv->tx_tail_addr,
Joao Pinto47f2a9c2017-03-15 11:04:53 +00001789 chan);
1790 }
1791 } else {
1792 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
LABBE Corentin5bacd772017-03-29 07:05:40 +02001793 priv->dma_tx_phy, priv->dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001794 }
1795
1796 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001797 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
1798
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001799 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001800}
1801
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001802/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001803 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001804 * @data: data pointer
1805 * Description:
1806 * This is the timer handler to directly invoke the stmmac_tx_clean.
1807 */
1808static void stmmac_tx_timer(unsigned long data)
1809{
1810 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1811
LABBE Corentin5bacd772017-03-29 07:05:40 +02001812 stmmac_tx_clean(priv);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001813}
1814
1815/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001816 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001817 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001818 * Description:
1819 * This inits the transmit coalesce parameters: i.e. timer rate,
1820 * timer handler and default threshold used for enabling the
1821 * interrupt on completion bit.
1822 */
1823static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1824{
1825 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1826 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1827 init_timer(&priv->txtimer);
1828 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1829 priv->txtimer.data = (unsigned long)priv;
1830 priv->txtimer.function = stmmac_tx_timer;
1831 add_timer(&priv->txtimer);
1832}
1833
Joao Pinto4854ab92017-03-15 11:04:51 +00001834static void stmmac_set_rings_length(struct stmmac_priv *priv)
1835{
1836 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1837 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1838 u32 chan;
1839
1840 /* set TX ring length */
1841 if (priv->hw->dma->set_tx_ring_len) {
1842 for (chan = 0; chan < tx_channels_count; chan++)
1843 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
1844 (DMA_TX_SIZE - 1), chan);
1845 }
1846
1847 /* set RX ring length */
1848 if (priv->hw->dma->set_rx_ring_len) {
1849 for (chan = 0; chan < rx_channels_count; chan++)
1850 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
1851 (DMA_RX_SIZE - 1), chan);
1852 }
1853}
1854
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001855/**
Joao Pinto6a3a7192017-03-10 18:24:53 +00001856 * stmmac_set_tx_queue_weight - Set TX queue weight
1857 * @priv: driver private structure
1858 * Description: It is used for setting TX queues weight
1859 */
1860static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
1861{
1862 u32 tx_queues_count = priv->plat->tx_queues_to_use;
1863 u32 weight;
1864 u32 queue;
1865
1866 for (queue = 0; queue < tx_queues_count; queue++) {
1867 weight = priv->plat->tx_queues_cfg[queue].weight;
1868 priv->hw->mac->set_mtl_tx_queue_weight(priv->hw, weight, queue);
1869 }
1870}
1871
1872/**
Joao Pinto19d91872017-03-10 18:24:59 +00001873 * stmmac_configure_cbs - Configure CBS in TX queue
1874 * @priv: driver private structure
1875 * Description: It is used for configuring CBS in AVB TX queues
1876 */
1877static void stmmac_configure_cbs(struct stmmac_priv *priv)
1878{
1879 u32 tx_queues_count = priv->plat->tx_queues_to_use;
1880 u32 mode_to_use;
1881 u32 queue;
1882
1883 for (queue = 0; queue < tx_queues_count; queue++) {
1884 mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
1885 if (mode_to_use == MTL_QUEUE_DCB)
1886 continue;
1887
1888 priv->hw->mac->config_cbs(priv->hw,
1889 priv->plat->tx_queues_cfg[queue].send_slope,
1890 priv->plat->tx_queues_cfg[queue].idle_slope,
1891 priv->plat->tx_queues_cfg[queue].high_credit,
1892 priv->plat->tx_queues_cfg[queue].low_credit,
1893 queue);
1894 }
1895}
1896
1897/**
Joao Pintod43042f2017-03-10 18:24:55 +00001898 * stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
1899 * @priv: driver private structure
1900 * Description: It is used for mapping RX queues to RX dma channels
1901 */
1902static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
1903{
1904 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1905 u32 queue;
1906 u32 chan;
1907
1908 for (queue = 0; queue < rx_queues_count; queue++) {
1909 chan = priv->plat->rx_queues_cfg[queue].chan;
1910 priv->hw->mac->map_mtl_to_dma(priv->hw, queue, chan);
1911 }
1912}
1913
1914/**
Joao Pintoa8f51022017-03-17 16:11:06 +00001915 * stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
1916 * @priv: driver private structure
1917 * Description: It is used for configuring the RX Queue Priority
1918 */
1919static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
1920{
1921 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1922 u32 queue;
1923 u32 prio;
1924
1925 for (queue = 0; queue < rx_queues_count; queue++) {
1926 if (!priv->plat->rx_queues_cfg[queue].use_prio)
1927 continue;
1928
1929 prio = priv->plat->rx_queues_cfg[queue].prio;
1930 priv->hw->mac->rx_queue_prio(priv->hw, prio, queue);
1931 }
1932}
1933
1934/**
1935 * stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
1936 * @priv: driver private structure
1937 * Description: It is used for configuring the TX Queue Priority
1938 */
1939static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
1940{
1941 u32 tx_queues_count = priv->plat->tx_queues_to_use;
1942 u32 queue;
1943 u32 prio;
1944
1945 for (queue = 0; queue < tx_queues_count; queue++) {
1946 if (!priv->plat->tx_queues_cfg[queue].use_prio)
1947 continue;
1948
1949 prio = priv->plat->tx_queues_cfg[queue].prio;
1950 priv->hw->mac->tx_queue_prio(priv->hw, prio, queue);
1951 }
1952}
1953
1954/**
Joao Pintoabe80fd2017-03-17 16:11:07 +00001955 * stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
1956 * @priv: driver private structure
1957 * Description: It is used for configuring the RX queue routing
1958 */
1959static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
1960{
1961 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1962 u32 queue;
1963 u8 packet;
1964
1965 for (queue = 0; queue < rx_queues_count; queue++) {
1966 /* no specific packet type routing specified for the queue */
1967 if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
1968 continue;
1969
1970 packet = priv->plat->rx_queues_cfg[queue].pkt_route;
1971 priv->hw->mac->rx_queue_prio(priv->hw, packet, queue);
1972 }
1973}
1974
1975/**
Joao Pintod0a9c9f2017-03-10 18:24:52 +00001976 * stmmac_mtl_configuration - Configure MTL
1977 * @priv: driver private structure
1978 * Description: It is used for configurring MTL
1979 */
1980static void stmmac_mtl_configuration(struct stmmac_priv *priv)
1981{
1982 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1983 u32 tx_queues_count = priv->plat->tx_queues_to_use;
1984
Joao Pinto6a3a7192017-03-10 18:24:53 +00001985 if (tx_queues_count > 1 && priv->hw->mac->set_mtl_tx_queue_weight)
1986 stmmac_set_tx_queue_weight(priv);
1987
Joao Pintod0a9c9f2017-03-10 18:24:52 +00001988 /* Configure MTL RX algorithms */
1989 if (rx_queues_count > 1 && priv->hw->mac->prog_mtl_rx_algorithms)
1990 priv->hw->mac->prog_mtl_rx_algorithms(priv->hw,
1991 priv->plat->rx_sched_algorithm);
1992
1993 /* Configure MTL TX algorithms */
1994 if (tx_queues_count > 1 && priv->hw->mac->prog_mtl_tx_algorithms)
1995 priv->hw->mac->prog_mtl_tx_algorithms(priv->hw,
1996 priv->plat->tx_sched_algorithm);
1997
Joao Pinto19d91872017-03-10 18:24:59 +00001998 /* Configure CBS in AVB TX queues */
1999 if (tx_queues_count > 1 && priv->hw->mac->config_cbs)
2000 stmmac_configure_cbs(priv);
2001
Joao Pintod43042f2017-03-10 18:24:55 +00002002 /* Map RX MTL to DMA channels */
2003 if (rx_queues_count > 1 && priv->hw->mac->map_mtl_to_dma)
2004 stmmac_rx_queue_dma_chan_map(priv);
2005
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002006 /* Enable MAC RX Queues */
Thierry Redingf3976872017-03-21 16:12:09 +01002007 if (priv->hw->mac->rx_queue_enable)
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002008 stmmac_mac_enable_rx_queues(priv);
Joao Pinto6deee222017-03-15 11:04:45 +00002009
Joao Pintoa8f51022017-03-17 16:11:06 +00002010 /* Set RX priorities */
2011 if (rx_queues_count > 1 && priv->hw->mac->rx_queue_prio)
2012 stmmac_mac_config_rx_queues_prio(priv);
2013
2014 /* Set TX priorities */
2015 if (tx_queues_count > 1 && priv->hw->mac->tx_queue_prio)
2016 stmmac_mac_config_tx_queues_prio(priv);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002017
2018 /* Set RX routing */
2019 if (rx_queues_count > 1 && priv->hw->mac->rx_queue_routing)
2020 stmmac_mac_config_rx_queues_routing(priv);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002021}
2022
2023/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002024 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002025 * @dev : pointer to the device structure.
2026 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002027 * this is the main function to setup the HW in a usable state because the
2028 * dma engine is reset, the core registers are configured (e.g. AXI,
2029 * Checksum features, timers). The DMA is ready to start receiving and
2030 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002031 * Return value:
2032 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2033 * file on failure.
2034 */
Huacai Chenfe1319292014-12-19 22:38:18 +08002035static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002036{
2037 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002038 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto146617b2017-03-15 11:04:54 +00002039 u32 tx_cnt = priv->plat->tx_queues_to_use;
2040 u32 chan;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002041 int ret;
2042
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002043 /* DMA initialization and SW reset */
2044 ret = stmmac_init_dma_engine(priv);
2045 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002046 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
2047 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002048 return ret;
2049 }
2050
2051 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002052 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002053
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002054 /* PS and related bits will be programmed according to the speed */
2055 if (priv->hw->pcs) {
2056 int speed = priv->plat->mac_port_sel_speed;
2057
2058 if ((speed == SPEED_10) || (speed == SPEED_100) ||
2059 (speed == SPEED_1000)) {
2060 priv->hw->ps = speed;
2061 } else {
2062 dev_warn(priv->device, "invalid port speed\n");
2063 priv->hw->ps = 0;
2064 }
2065 }
2066
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002067 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002068 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002069
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002070 /* Initialize MTL*/
2071 if (priv->synopsys_id >= DWMAC_CORE_4_00)
2072 stmmac_mtl_configuration(priv);
jpinto9eb12472016-12-28 12:57:48 +00002073
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002074 ret = priv->hw->mac->rx_ipc(priv->hw);
2075 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002076 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002077 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002078 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002079 }
2080
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002081 /* Enable the MAC Rx/Tx */
LABBE Corentin270c7752017-03-23 14:40:22 +01002082 priv->hw->mac->set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002083
Joao Pintob4f0a662017-03-22 11:56:05 +00002084 /* Set the HW DMA mode and the COE */
2085 stmmac_dma_operation_mode(priv);
2086
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002087 stmmac_mmc_setup(priv);
2088
Huacai Chenfe1319292014-12-19 22:38:18 +08002089 if (init_ptp) {
Thierry Reding0ad2be72017-03-10 17:34:56 +01002090 ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
2091 if (ret < 0)
2092 netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);
2093
Huacai Chenfe1319292014-12-19 22:38:18 +08002094 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01002095 if (ret == -EOPNOTSUPP)
2096 netdev_warn(priv->dev, "PTP not supported by HW\n");
2097 else if (ret)
2098 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08002099 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002100
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002101#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002102 ret = stmmac_init_fs(dev);
2103 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002104 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
2105 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002106#endif
2107 /* Start the ball rolling... */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002108 stmmac_start_all_dma(priv);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002109
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002110 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
2111
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002112 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
2113 priv->rx_riwt = MAX_DMA_RIWT;
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002114 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002115 }
2116
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002117 if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002118 priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002119
Joao Pinto4854ab92017-03-15 11:04:51 +00002120 /* set TX and RX rings length */
2121 stmmac_set_rings_length(priv);
2122
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002123 /* Enable TSO */
Joao Pinto146617b2017-03-15 11:04:54 +00002124 if (priv->tso) {
2125 for (chan = 0; chan < tx_cnt; chan++)
2126 priv->hw->dma->enable_tso(priv->ioaddr, 1, chan);
2127 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002128
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002129 return 0;
2130}
2131
Thierry Redingc66f6c32017-03-10 17:34:55 +01002132static void stmmac_hw_teardown(struct net_device *dev)
2133{
2134 struct stmmac_priv *priv = netdev_priv(dev);
2135
2136 clk_disable_unprepare(priv->plat->clk_ptp_ref);
2137}
2138
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002139/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002140 * stmmac_open - open entry point of the driver
2141 * @dev : pointer to the device structure.
2142 * Description:
2143 * This function is the open entry point of the driver.
2144 * Return value:
2145 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2146 * file on failure.
2147 */
2148static int stmmac_open(struct net_device *dev)
2149{
2150 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002151 int ret;
2152
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002153 stmmac_check_ether_addr(priv);
2154
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002155 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
2156 priv->hw->pcs != STMMAC_PCS_TBI &&
2157 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002158 ret = stmmac_init_phy(dev);
2159 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002160 netdev_err(priv->dev,
2161 "%s: Cannot attach to PHY (error: %d)\n",
2162 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02002163 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002164 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002165 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002166
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002167 /* Extra statistics */
2168 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
2169 priv->xstats.threshold = tc;
2170
LABBE Corentin5bacd772017-03-29 07:05:40 +02002171 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002172 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002173
LABBE Corentin5bacd772017-03-29 07:05:40 +02002174 ret = alloc_dma_desc_resources(priv);
2175 if (ret < 0) {
2176 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
2177 __func__);
2178 goto dma_desc_error;
2179 }
2180
2181 ret = init_dma_desc_rings(dev, GFP_KERNEL);
2182 if (ret < 0) {
2183 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
2184 __func__);
2185 goto init_error;
2186 }
2187
Huacai Chenfe1319292014-12-19 22:38:18 +08002188 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002189 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002190 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002191 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002192 }
2193
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01002194 stmmac_init_tx_coalesce(priv);
2195
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002196 if (dev->phydev)
2197 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002198
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002199 /* Request the IRQ lines */
2200 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002201 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002202 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002203 netdev_err(priv->dev,
2204 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
2205 __func__, dev->irq, ret);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002206 goto irq_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002207 }
2208
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002209 /* Request the Wake IRQ in case of another line is used for WoL */
2210 if (priv->wol_irq != dev->irq) {
2211 ret = request_irq(priv->wol_irq, stmmac_interrupt,
2212 IRQF_SHARED, dev->name, dev);
2213 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002214 netdev_err(priv->dev,
2215 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
2216 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002217 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002218 }
2219 }
2220
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002221 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002222 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002223 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
2224 dev->name, dev);
2225 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002226 netdev_err(priv->dev,
2227 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
2228 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002229 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002230 }
2231 }
2232
LABBE Corentin5bacd772017-03-29 07:05:40 +02002233 napi_enable(&priv->napi);
2234 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002235
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002236 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002237
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002238lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002239 if (priv->wol_irq != dev->irq)
2240 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002241wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002242 free_irq(dev->irq, dev);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002243irq_error:
2244 if (dev->phydev)
2245 phy_stop(dev->phydev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002246
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002247 del_timer_sync(&priv->txtimer);
Thierry Redingc66f6c32017-03-10 17:34:55 +01002248 stmmac_hw_teardown(dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002249init_error:
2250 free_dma_desc_resources(priv);
LABBE Corentin5bacd772017-03-29 07:05:40 +02002251dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002252 if (dev->phydev)
2253 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002254
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002255 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002256}
2257
2258/**
2259 * stmmac_release - close entry point of the driver
2260 * @dev : device pointer.
2261 * Description:
2262 * This is the stop entry point of the driver.
2263 */
2264static int stmmac_release(struct net_device *dev)
2265{
2266 struct stmmac_priv *priv = netdev_priv(dev);
2267
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002268 if (priv->eee_enabled)
2269 del_timer_sync(&priv->eee_ctrl_timer);
2270
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002271 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002272 if (dev->phydev) {
2273 phy_stop(dev->phydev);
2274 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002275 }
2276
LABBE Corentin5bacd772017-03-29 07:05:40 +02002277 netif_stop_queue(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002278
LABBE Corentin5bacd772017-03-29 07:05:40 +02002279 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002280
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002281 del_timer_sync(&priv->txtimer);
2282
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002283 /* Free the IRQ lines */
2284 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002285 if (priv->wol_irq != dev->irq)
2286 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002287 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002288 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002289
2290 /* Stop TX/RX DMA and clear the descriptors */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002291 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002292
2293 /* Release and free the Rx/Tx resources */
2294 free_dma_desc_resources(priv);
2295
avisconti19449bf2010-10-25 18:58:14 +00002296 /* Disable the MAC Rx/Tx */
LABBE Corentin270c7752017-03-23 14:40:22 +01002297 priv->hw->mac->set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002298
2299 netif_carrier_off(dev);
2300
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002301#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002302 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002303#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002304
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00002305 stmmac_release_ptp(priv);
2306
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002307 return 0;
2308}
2309
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002310/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002311 * stmmac_tso_allocator - close entry point of the driver
2312 * @priv: driver private structure
2313 * @des: buffer start address
2314 * @total_len: total length to fill in descriptors
2315 * @last_segmant: condition for the last descriptor
2316 * Description:
2317 * This function fills descriptor and request new descriptors according to
2318 * buffer length to fill
2319 */
2320static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
LABBE Corentin5bacd772017-03-29 07:05:40 +02002321 int total_len, bool last_segment)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002322{
2323 struct dma_desc *desc;
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002324 int tmp_len;
LABBE Corentin5bacd772017-03-29 07:05:40 +02002325 u32 buff_size;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002326
2327 tmp_len = total_len;
2328
2329 while (tmp_len > 0) {
LABBE Corentin5bacd772017-03-29 07:05:40 +02002330 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2331 desc = priv->dma_tx + priv->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002332
Michael Weiserf8be0d72016-11-14 18:58:05 +01002333 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002334 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
2335 TSO_MAX_BUFF_SIZE : tmp_len;
2336
2337 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
2338 0, 1,
2339 (last_segment) && (buff_size < TSO_MAX_BUFF_SIZE),
2340 0, 0);
2341
2342 tmp_len -= TSO_MAX_BUFF_SIZE;
2343 }
2344}
2345
2346/**
2347 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
2348 * @skb : the socket buffer
2349 * @dev : device pointer
2350 * Description: this is the transmit function that is called on TSO frames
2351 * (support available on GMAC4 and newer chips).
2352 * Diagram below show the ring programming in case of TSO frames:
2353 *
2354 * First Descriptor
2355 * --------
2356 * | DES0 |---> buffer1 = L2/L3/L4 header
2357 * | DES1 |---> TCP Payload (can continue on next descr...)
2358 * | DES2 |---> buffer 1 and 2 len
2359 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
2360 * --------
2361 * |
2362 * ...
2363 * |
2364 * --------
2365 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
2366 * | DES1 | --|
2367 * | DES2 | --> buffer 1 and 2 len
2368 * | DES3 |
2369 * --------
2370 *
2371 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
2372 */
2373static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
2374{
LABBE Corentin5bacd772017-03-29 07:05:40 +02002375 u32 pay_len, mss;
2376 int tmp_pay_len = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002377 struct stmmac_priv *priv = netdev_priv(dev);
2378 int nfrags = skb_shinfo(skb)->nr_frags;
2379 unsigned int first_entry, des;
LABBE Corentin5bacd772017-03-29 07:05:40 +02002380 struct dma_desc *desc, *first, *mss_desc = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002381 u8 proto_hdr_len;
2382 int i;
2383
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002384 /* Compute header lengths */
2385 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2386
2387 /* Desc availability based on threshold should be enough safe */
LABBE Corentin5bacd772017-03-29 07:05:40 +02002388 if (unlikely(stmmac_tx_avail(priv) <
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002389 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
LABBE Corentin5bacd772017-03-29 07:05:40 +02002390 if (!netif_queue_stopped(dev)) {
2391 netif_stop_queue(dev);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002392 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002393 netdev_err(priv->dev,
2394 "%s: Tx Ring full when queue awake\n",
2395 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002396 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002397 return NETDEV_TX_BUSY;
2398 }
2399
2400 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2401
2402 mss = skb_shinfo(skb)->gso_size;
2403
2404 /* set new MSS value if needed */
2405 if (mss != priv->mss) {
LABBE Corentin5bacd772017-03-29 07:05:40 +02002406 mss_desc = priv->dma_tx + priv->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002407 priv->hw->desc->set_mss(mss_desc, mss);
2408 priv->mss = mss;
LABBE Corentin5bacd772017-03-29 07:05:40 +02002409 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002410 }
2411
2412 if (netif_msg_tx_queued(priv)) {
2413 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2414 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2415 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2416 skb->data_len);
2417 }
2418
LABBE Corentin5bacd772017-03-29 07:05:40 +02002419 first_entry = priv->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002420
LABBE Corentin5bacd772017-03-29 07:05:40 +02002421 desc = priv->dma_tx + first_entry;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002422 first = desc;
2423
2424 /* first descriptor: fill Headers on Buf1 */
2425 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2426 DMA_TO_DEVICE);
2427 if (dma_mapping_error(priv->device, des))
2428 goto dma_map_err;
2429
LABBE Corentin5bacd772017-03-29 07:05:40 +02002430 priv->tx_skbuff_dma[first_entry].buf = des;
2431 priv->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
2432 priv->tx_skbuff[first_entry] = skb;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002433
Michael Weiserf8be0d72016-11-14 18:58:05 +01002434 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002435
2436 /* Fill start of payload in buff2 of first descriptor */
2437 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002438 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002439
2440 /* If needed take extra descriptors to fill the remaining payload */
2441 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2442
LABBE Corentin5bacd772017-03-29 07:05:40 +02002443 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002444
2445 /* Prepare fragments */
2446 for (i = 0; i < nfrags; i++) {
2447 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2448
2449 des = skb_frag_dma_map(priv->device, frag, 0,
2450 skb_frag_size(frag),
2451 DMA_TO_DEVICE);
Thierry Reding937071c2017-03-10 17:34:57 +01002452 if (dma_mapping_error(priv->device, des))
2453 goto dma_map_err;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002454
2455 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
LABBE Corentin5bacd772017-03-29 07:05:40 +02002456 (i == nfrags - 1));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002457
LABBE Corentin5bacd772017-03-29 07:05:40 +02002458 priv->tx_skbuff_dma[priv->cur_tx].buf = des;
2459 priv->tx_skbuff_dma[priv->cur_tx].len = skb_frag_size(frag);
2460 priv->tx_skbuff[priv->cur_tx] = NULL;
2461 priv->tx_skbuff_dma[priv->cur_tx].map_as_page = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002462 }
2463
LABBE Corentin5bacd772017-03-29 07:05:40 +02002464 priv->tx_skbuff_dma[priv->cur_tx].last_segment = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002465
LABBE Corentin5bacd772017-03-29 07:05:40 +02002466 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002467
LABBE Corentin5bacd772017-03-29 07:05:40 +02002468 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002469 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2470 __func__);
LABBE Corentin5bacd772017-03-29 07:05:40 +02002471 netif_stop_queue(dev);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002472 }
2473
2474 dev->stats.tx_bytes += skb->len;
2475 priv->xstats.tx_tso_frames++;
2476 priv->xstats.tx_tso_nfrags += nfrags;
2477
2478 /* Manage tx mitigation */
2479 priv->tx_count_frames += nfrags + 1;
2480 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2481 mod_timer(&priv->txtimer,
2482 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2483 } else {
2484 priv->tx_count_frames = 0;
2485 priv->hw->desc->set_tx_ic(desc);
2486 priv->xstats.tx_set_ic_bit++;
2487 }
2488
2489 if (!priv->hwts_tx_en)
2490 skb_tx_timestamp(skb);
2491
2492 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2493 priv->hwts_tx_en)) {
2494 /* declare that device is doing timestamping */
2495 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2496 priv->hw->desc->enable_tx_timestamp(first);
2497 }
2498
2499 /* Complete the first descriptor before granting the DMA */
2500 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2501 proto_hdr_len,
2502 pay_len,
LABBE Corentin5bacd772017-03-29 07:05:40 +02002503 1, priv->tx_skbuff_dma[first_entry].last_segment,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002504 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2505
2506 /* If context desc is used to change MSS */
2507 if (mss_desc)
2508 priv->hw->desc->set_tx_owner(mss_desc);
2509
2510 /* The own bit must be the latest setting done when prepare the
2511 * descriptor and then barrier is needed to make sure that
2512 * all is coherent before granting the DMA engine.
2513 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002514 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002515
2516 if (netif_msg_pktdata(priv)) {
2517 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
LABBE Corentin5bacd772017-03-29 07:05:40 +02002518 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2519 priv->cur_tx, first, nfrags);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002520
LABBE Corentin5bacd772017-03-29 07:05:40 +02002521 priv->hw->desc->display_ring((void *)priv->dma_tx, DMA_TX_SIZE,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002522 0);
2523
2524 pr_info(">>> frame to be transmitted: ");
2525 print_pkt(skb->data, skb_headlen(skb));
2526 }
2527
LABBE Corentin5bacd772017-03-29 07:05:40 +02002528 netdev_sent_queue(dev, skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002529
LABBE Corentin5bacd772017-03-29 07:05:40 +02002530 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2531 STMMAC_CHAN0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002532
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002533 return NETDEV_TX_OK;
2534
2535dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002536 dev_err(priv->device, "Tx dma map failed\n");
2537 dev_kfree_skb(skb);
2538 priv->dev->stats.tx_dropped++;
2539 return NETDEV_TX_OK;
2540}
2541
2542/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002543 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002544 * @skb : the socket buffer
2545 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002546 * Description : this is the tx entry point of the driver.
2547 * It programs the chain or the ring and supports oversized frames
2548 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002549 */
2550static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2551{
2552 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002553 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002554 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002555 int nfrags = skb_shinfo(skb)->nr_frags;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002556 unsigned int entry, first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002557 struct dma_desc *desc, *first;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002558 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002559 unsigned int des;
2560
2561 /* Manage oversized TCP frames for GMAC4 device */
2562 if (skb_is_gso(skb) && priv->tso) {
2563 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
2564 return stmmac_tso_xmit(skb, dev);
2565 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002566
LABBE Corentin5bacd772017-03-29 07:05:40 +02002567 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
2568 if (!netif_queue_stopped(dev)) {
2569 netif_stop_queue(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002570 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002571 netdev_err(priv->dev,
2572 "%s: Tx Ring full when queue awake\n",
2573 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002574 }
2575 return NETDEV_TX_BUSY;
2576 }
2577
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002578 if (priv->tx_path_in_lpi_mode)
2579 stmmac_disable_eee_mode(priv);
2580
LABBE Corentin5bacd772017-03-29 07:05:40 +02002581 entry = priv->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002582 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002583
Michał Mirosław5e982f32011-04-09 02:46:55 +00002584 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002585
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002586 if (likely(priv->extend_desc))
LABBE Corentin5bacd772017-03-29 07:05:40 +02002587 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002588 else
LABBE Corentin5bacd772017-03-29 07:05:40 +02002589 desc = priv->dma_tx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002590
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002591 first = desc;
2592
LABBE Corentin5bacd772017-03-29 07:05:40 +02002593 priv->tx_skbuff[first_entry] = skb;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002594
2595 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002596 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002597 if (enh_desc)
2598 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
2599
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002600 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
2601 DWMAC_CORE_4_00)) {
LABBE Corentin5bacd772017-03-29 07:05:40 +02002602 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002603 if (unlikely(entry < 0))
2604 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002605 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002606
2607 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002608 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2609 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002610 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002611
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002612 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2613
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002614 if (likely(priv->extend_desc))
LABBE Corentin5bacd772017-03-29 07:05:40 +02002615 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002616 else
LABBE Corentin5bacd772017-03-29 07:05:40 +02002617 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002618
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002619 des = skb_frag_dma_map(priv->device, frag, 0, len,
2620 DMA_TO_DEVICE);
2621 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002622 goto dma_map_err; /* should reuse desc w/o issues */
2623
LABBE Corentin5bacd772017-03-29 07:05:40 +02002624 priv->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002625
LABBE Corentin5bacd772017-03-29 07:05:40 +02002626 priv->tx_skbuff_dma[entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01002627 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2628 desc->des0 = cpu_to_le32(des);
2629 else
2630 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002631
LABBE Corentin5bacd772017-03-29 07:05:40 +02002632 priv->tx_skbuff_dma[entry].map_as_page = true;
2633 priv->tx_skbuff_dma[entry].len = len;
2634 priv->tx_skbuff_dma[entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002635
2636 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002637 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002638 priv->mode, 1, last_segment);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002639 }
2640
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002641 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2642
LABBE Corentin5bacd772017-03-29 07:05:40 +02002643 priv->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002644
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002645 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002646 void *tx_head;
2647
LABBE Corentin38ddc592016-11-16 20:09:39 +01002648 netdev_dbg(priv->dev,
2649 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
LABBE Corentin5bacd772017-03-29 07:05:40 +02002650 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
LABBE Corentin38ddc592016-11-16 20:09:39 +01002651 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002652
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002653 if (priv->extend_desc)
LABBE Corentin5bacd772017-03-29 07:05:40 +02002654 tx_head = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002655 else
LABBE Corentin5bacd772017-03-29 07:05:40 +02002656 tx_head = (void *)priv->dma_tx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002657
2658 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002659
LABBE Corentin38ddc592016-11-16 20:09:39 +01002660 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002661 print_pkt(skb->data, skb->len);
2662 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002663
LABBE Corentin5bacd772017-03-29 07:05:40 +02002664 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002665 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2666 __func__);
LABBE Corentin5bacd772017-03-29 07:05:40 +02002667 netif_stop_queue(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002668 }
2669
2670 dev->stats.tx_bytes += skb->len;
2671
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002672 /* According to the coalesce parameter the IC bit for the latest
2673 * segment is reset and the timer re-started to clean the tx status.
2674 * This approach takes care about the fragments: desc is the first
2675 * element in case of no SG.
2676 */
2677 priv->tx_count_frames += nfrags + 1;
2678 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2679 mod_timer(&priv->txtimer,
2680 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2681 } else {
2682 priv->tx_count_frames = 0;
2683 priv->hw->desc->set_tx_ic(desc);
2684 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002685 }
2686
2687 if (!priv->hwts_tx_en)
2688 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002689
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002690 /* Ready to fill the first descriptor and set the OWN bit w/o any
2691 * problems because all the descriptors are actually ready to be
2692 * passed to the DMA engine.
2693 */
2694 if (likely(!is_jumbo)) {
2695 bool last_segment = (nfrags == 0);
2696
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002697 des = dma_map_single(priv->device, skb->data,
2698 nopaged_len, DMA_TO_DEVICE);
2699 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002700 goto dma_map_err;
2701
LABBE Corentin5bacd772017-03-29 07:05:40 +02002702 priv->tx_skbuff_dma[first_entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01002703 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2704 first->des0 = cpu_to_le32(des);
2705 else
2706 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002707
LABBE Corentin5bacd772017-03-29 07:05:40 +02002708 priv->tx_skbuff_dma[first_entry].len = nopaged_len;
2709 priv->tx_skbuff_dma[first_entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002710
2711 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2712 priv->hwts_tx_en)) {
2713 /* declare that device is doing timestamping */
2714 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2715 priv->hw->desc->enable_tx_timestamp(first);
2716 }
2717
2718 /* Prepare the first descriptor setting the OWN bit too */
2719 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
2720 csum_insertion, priv->mode, 1,
2721 last_segment);
2722
2723 /* The own bit must be the latest setting done when prepare the
2724 * descriptor and then barrier is needed to make sure that
2725 * all is coherent before granting the DMA engine.
2726 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002727 dma_wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002728 }
2729
LABBE Corentin5bacd772017-03-29 07:05:40 +02002730 netdev_sent_queue(dev, skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002731
2732 if (priv->synopsys_id < DWMAC_CORE_4_00)
2733 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2734 else
LABBE Corentin5bacd772017-03-29 07:05:40 +02002735 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2736 STMMAC_CHAN0);
Richard Cochran52f64fa2011-06-19 03:31:43 +00002737
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002738 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002739
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002740dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01002741 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002742 dev_kfree_skb(skb);
2743 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002744 return NETDEV_TX_OK;
2745}
2746
Vince Bridgersb9381982014-01-14 13:42:05 -06002747static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2748{
2749 struct ethhdr *ehdr;
2750 u16 vlanid;
2751
2752 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2753 NETIF_F_HW_VLAN_CTAG_RX &&
2754 !__vlan_get_tag(skb, &vlanid)) {
2755 /* pop the vlan tag */
2756 ehdr = (struct ethhdr *)skb->data;
2757 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2758 skb_pull(skb, VLAN_HLEN);
2759 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2760 }
2761}
2762
2763
LABBE Corentin5bacd772017-03-29 07:05:40 +02002764static inline int stmmac_rx_threshold_count(struct stmmac_priv *priv)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002765{
LABBE Corentin5bacd772017-03-29 07:05:40 +02002766 if (priv->rx_zeroc_thresh < STMMAC_RX_THRESH)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002767 return 0;
2768
2769 return 1;
2770}
2771
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002772/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002773 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002774 * @priv: driver private structure
2775 * Description : this is to reallocate the skb for the reception process
2776 * that is based on zero-copy.
2777 */
LABBE Corentin5bacd772017-03-29 07:05:40 +02002778static inline void stmmac_rx_refill(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002779{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002780 int bfsize = priv->dma_buf_sz;
LABBE Corentin5bacd772017-03-29 07:05:40 +02002781 unsigned int entry = priv->dirty_rx;
2782 int dirty = stmmac_rx_dirty(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002783
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002784 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002785 struct dma_desc *p;
2786
2787 if (priv->extend_desc)
LABBE Corentin5bacd772017-03-29 07:05:40 +02002788 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002789 else
LABBE Corentin5bacd772017-03-29 07:05:40 +02002790 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002791
LABBE Corentin5bacd772017-03-29 07:05:40 +02002792 if (likely(priv->rx_skbuff[entry] == NULL)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002793 struct sk_buff *skb;
2794
Eric Dumazetacb600d2012-10-05 06:23:55 +00002795 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002796 if (unlikely(!skb)) {
2797 /* so for a while no zero-copy! */
LABBE Corentin5bacd772017-03-29 07:05:40 +02002798 priv->rx_zeroc_thresh = STMMAC_RX_THRESH;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002799 if (unlikely(net_ratelimit()))
2800 dev_err(priv->device,
2801 "fail to alloc skb entry %d\n",
2802 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002803 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002804 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002805
LABBE Corentin5bacd772017-03-29 07:05:40 +02002806 priv->rx_skbuff[entry] = skb;
2807 priv->rx_skbuff_dma[entry] =
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002808 dma_map_single(priv->device, skb->data, bfsize,
2809 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002810 if (dma_mapping_error(priv->device,
LABBE Corentin5bacd772017-03-29 07:05:40 +02002811 priv->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002812 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002813 dev_kfree_skb(skb);
2814 break;
2815 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002816
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002817 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
LABBE Corentin5bacd772017-03-29 07:05:40 +02002818 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002819 p->des1 = 0;
2820 } else {
LABBE Corentin5bacd772017-03-29 07:05:40 +02002821 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002822 }
2823 if (priv->hw->mode->refill_desc3)
LABBE Corentin5bacd772017-03-29 07:05:40 +02002824 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002825
LABBE Corentin5bacd772017-03-29 07:05:40 +02002826 if (priv->rx_zeroc_thresh > 0)
2827 priv->rx_zeroc_thresh--;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002828
LABBE Corentinb3e51062016-11-16 20:09:41 +01002829 netif_dbg(priv, rx_status, priv->dev,
2830 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002831 }
Pavel Machekad688cd2016-12-18 21:38:12 +01002832 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002833
2834 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2835 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
2836 else
2837 priv->hw->desc->set_rx_owner(p);
2838
Pavel Machekad688cd2016-12-18 21:38:12 +01002839 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002840
2841 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002842 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02002843 priv->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002844}
2845
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002846/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002847 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002848 * @priv: driver private structure
2849 * @limit: napi bugget.
2850 * Description : this the function called by the napi poll method.
2851 * It gets all the frames inside the ring.
2852 */
LABBE Corentin5bacd772017-03-29 07:05:40 +02002853static int stmmac_rx(struct stmmac_priv *priv, int limit)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002854{
LABBE Corentin5bacd772017-03-29 07:05:40 +02002855 unsigned int entry = priv->cur_rx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002856 unsigned int next_entry;
2857 unsigned int count = 0;
LABBE Corentin5bacd772017-03-29 07:05:40 +02002858 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002859
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002860 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002861 void *rx_head;
2862
LABBE Corentin38ddc592016-11-16 20:09:39 +01002863 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002864 if (priv->extend_desc)
LABBE Corentin5bacd772017-03-29 07:05:40 +02002865 rx_head = (void *)priv->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002866 else
LABBE Corentin5bacd772017-03-29 07:05:40 +02002867 rx_head = (void *)priv->dma_rx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002868
2869 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002870 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002871 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002872 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002873 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002874 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002875
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002876 if (priv->extend_desc)
LABBE Corentin5bacd772017-03-29 07:05:40 +02002877 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002878 else
LABBE Corentin5bacd772017-03-29 07:05:40 +02002879 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002880
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01002881 /* read the status of the incoming frame */
2882 status = priv->hw->desc->rx_status(&priv->dev->stats,
2883 &priv->xstats, p);
2884 /* check if managed by the DMA otherwise go ahead */
2885 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002886 break;
2887
2888 count++;
2889
LABBE Corentin5bacd772017-03-29 07:05:40 +02002890 priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
2891 next_entry = priv->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002892
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002893 if (priv->extend_desc)
LABBE Corentin5bacd772017-03-29 07:05:40 +02002894 np = (struct dma_desc *)(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002895 else
LABBE Corentin5bacd772017-03-29 07:05:40 +02002896 np = priv->dma_rx + next_entry;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002897
2898 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002899
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002900 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2901 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2902 &priv->xstats,
LABBE Corentin5bacd772017-03-29 07:05:40 +02002903 priv->dma_erx +
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002904 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002905 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002906 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002907 if (priv->hwts_rx_en && !priv->extend_desc) {
LABBE Corentin8d45e422017-02-08 09:31:08 +01002908 /* DESC2 & DESC3 will be overwritten by device
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002909 * with timestamp value, hence reinitialize
2910 * them in stmmac_rx_refill() function so that
2911 * device can reuse it.
2912 */
LABBE Corentin5bacd772017-03-29 07:05:40 +02002913 priv->rx_skbuff[entry] = NULL;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002914 dma_unmap_single(priv->device,
LABBE Corentin5bacd772017-03-29 07:05:40 +02002915 priv->rx_skbuff_dma[entry],
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002916 priv->dma_buf_sz,
2917 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002918 }
2919 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002920 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002921 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002922 unsigned int des;
2923
2924 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01002925 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002926 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01002927 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002928
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002929 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2930
LABBE Corentin8d45e422017-02-08 09:31:08 +01002931 /* If frame length is greater than skb buffer size
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002932 * (preallocated during init) then the packet is
2933 * ignored
2934 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002935 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002936 netdev_err(priv->dev,
2937 "len %d larger than size (%d)\n",
2938 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002939 priv->dev->stats.rx_length_errors++;
2940 break;
2941 }
2942
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002943 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002944 * Type frames (LLC/LLC-SNAP)
2945 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002946 if (unlikely(status != llc_snap))
2947 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002948
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002949 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002950 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
2951 p, entry, des);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002952 if (frame_len > ETH_FRAME_LEN)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002953 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
2954 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002955 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002956
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002957 /* The zero-copy is always used for all the sizes
2958 * in case of GMAC4 because it needs
2959 * to refill the used descriptors, always.
2960 */
2961 if (unlikely(!priv->plat->has_gmac4 &&
2962 ((frame_len < priv->rx_copybreak) ||
LABBE Corentin5bacd772017-03-29 07:05:40 +02002963 stmmac_rx_threshold_count(priv)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002964 skb = netdev_alloc_skb_ip_align(priv->dev,
2965 frame_len);
2966 if (unlikely(!skb)) {
2967 if (net_ratelimit())
2968 dev_warn(priv->device,
2969 "packet dropped\n");
2970 priv->dev->stats.rx_dropped++;
2971 break;
2972 }
2973
2974 dma_sync_single_for_cpu(priv->device,
LABBE Corentin5bacd772017-03-29 07:05:40 +02002975 priv->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002976 [entry], frame_len,
2977 DMA_FROM_DEVICE);
2978 skb_copy_to_linear_data(skb,
LABBE Corentin5bacd772017-03-29 07:05:40 +02002979 priv->
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002980 rx_skbuff[entry]->data,
2981 frame_len);
2982
2983 skb_put(skb, frame_len);
2984 dma_sync_single_for_device(priv->device,
LABBE Corentin5bacd772017-03-29 07:05:40 +02002985 priv->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002986 [entry], frame_len,
2987 DMA_FROM_DEVICE);
2988 } else {
LABBE Corentin5bacd772017-03-29 07:05:40 +02002989 skb = priv->rx_skbuff[entry];
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002990 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002991 netdev_err(priv->dev,
2992 "%s: Inconsistent Rx chain\n",
2993 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002994 priv->dev->stats.rx_dropped++;
2995 break;
2996 }
2997 prefetch(skb->data - NET_IP_ALIGN);
LABBE Corentin5bacd772017-03-29 07:05:40 +02002998 priv->rx_skbuff[entry] = NULL;
2999 priv->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003000
3001 skb_put(skb, frame_len);
3002 dma_unmap_single(priv->device,
LABBE Corentin5bacd772017-03-29 07:05:40 +02003003 priv->rx_skbuff_dma[entry],
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003004 priv->dma_buf_sz,
3005 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003006 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003007
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003008 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003009 netdev_dbg(priv->dev, "frame received (%dbytes)",
3010 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003011 print_pkt(skb->data, frame_len);
3012 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003013
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003014 stmmac_get_rx_hwtstamp(priv, p, np, skb);
3015
Vince Bridgersb9381982014-01-14 13:42:05 -06003016 stmmac_rx_vlan(priv->dev, skb);
3017
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003018 skb->protocol = eth_type_trans(skb, priv->dev);
3019
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003020 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003021 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003022 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003023 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003024
LABBE Corentin5bacd772017-03-29 07:05:40 +02003025 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003026
3027 priv->dev->stats.rx_packets++;
3028 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003029 }
3030 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003031 }
3032
LABBE Corentin5bacd772017-03-29 07:05:40 +02003033 stmmac_rx_refill(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003034
3035 priv->xstats.rx_pkt_n += count;
3036
3037 return count;
3038}
3039
3040/**
3041 * stmmac_poll - stmmac poll method (NAPI)
3042 * @napi : pointer to the napi structure.
3043 * @budget : maximum number of packets that the current CPU can receive from
3044 * all interfaces.
3045 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003046 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003047 */
3048static int stmmac_poll(struct napi_struct *napi, int budget)
3049{
LABBE Corentin5bacd772017-03-29 07:05:40 +02003050 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
3051 int work_done = 0;
3052 u32 chan = STMMAC_CHAN0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003053
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003054 priv->xstats.napi_poll++;
LABBE Corentin5bacd772017-03-29 07:05:40 +02003055 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003056
LABBE Corentin5bacd772017-03-29 07:05:40 +02003057 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003058 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08003059 napi_complete_done(napi, work_done);
Joao Pinto4f513ec2017-03-15 11:04:46 +00003060 stmmac_enable_dma_irq(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003061 }
3062 return work_done;
3063}
3064
3065/**
3066 * stmmac_tx_timeout
3067 * @dev : Pointer to net device structure
3068 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00003069 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003070 * netdev structure and arrange for the device to be reset to a sane state
3071 * in order to transmit a new packet.
3072 */
3073static void stmmac_tx_timeout(struct net_device *dev)
3074{
3075 struct stmmac_priv *priv = netdev_priv(dev);
LABBE Corentin5bacd772017-03-29 07:05:40 +02003076 u32 chan = STMMAC_CHAN0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003077
3078 /* Clear Tx resources and restart transmitting again */
LABBE Corentin5bacd772017-03-29 07:05:40 +02003079 stmmac_tx_err(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003080}
3081
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003082/**
Jiri Pirko01789342011-08-16 06:29:00 +00003083 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003084 * @dev : pointer to the device structure
3085 * Description:
3086 * This function is a driver entry point which gets called by the kernel
3087 * whenever multicast addresses must be enabled/disabled.
3088 * Return value:
3089 * void.
3090 */
Jiri Pirko01789342011-08-16 06:29:00 +00003091static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003092{
3093 struct stmmac_priv *priv = netdev_priv(dev);
3094
Vince Bridgers3b57de92014-07-31 15:49:17 -05003095 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003096}
3097
3098/**
3099 * stmmac_change_mtu - entry point to change MTU size for the device.
3100 * @dev : device pointer.
3101 * @new_mtu : the new MTU size for the device.
3102 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
3103 * to drive packet transmission. Ethernet has an MTU of 1500 octets
3104 * (ETH_DATA_LEN). This value can be changed with ifconfig.
3105 * Return value:
3106 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3107 * file on failure.
3108 */
3109static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
3110{
LABBE Corentin38ddc592016-11-16 20:09:39 +01003111 struct stmmac_priv *priv = netdev_priv(dev);
3112
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003113 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003114 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003115 return -EBUSY;
3116 }
3117
Michał Mirosław5e982f32011-04-09 02:46:55 +00003118 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003119
Michał Mirosław5e982f32011-04-09 02:46:55 +00003120 netdev_update_features(dev);
3121
3122 return 0;
3123}
3124
Michał Mirosławc8f44af2011-11-15 15:29:55 +00003125static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003126 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003127{
3128 struct stmmac_priv *priv = netdev_priv(dev);
3129
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003130 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003131 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003132
Michał Mirosław5e982f32011-04-09 02:46:55 +00003133 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08003134 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00003135
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003136 /* Some GMAC devices have a bugged Jumbo frame support that
3137 * needs to have the Tx COE disabled for oversized frames
3138 * (due to limited buffer sizes). In this case we disable
LABBE Corentin8d45e422017-02-08 09:31:08 +01003139 * the TX csum insertion in the TDES and not use SF.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003140 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00003141 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08003142 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003143
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003144 /* Disable tso if asked by ethtool */
3145 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3146 if (features & NETIF_F_TSO)
3147 priv->tso = true;
3148 else
3149 priv->tso = false;
3150 }
3151
Michał Mirosław5e982f32011-04-09 02:46:55 +00003152 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003153}
3154
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003155static int stmmac_set_features(struct net_device *netdev,
3156 netdev_features_t features)
3157{
3158 struct stmmac_priv *priv = netdev_priv(netdev);
3159
3160 /* Keep the COE Type in case of csum is supporting */
3161 if (features & NETIF_F_RXCSUM)
3162 priv->hw->rx_csum = priv->plat->rx_coe;
3163 else
3164 priv->hw->rx_csum = 0;
3165 /* No check needed because rx_coe has been set before and it will be
3166 * fixed in case of issue.
3167 */
3168 priv->hw->mac->rx_ipc(priv->hw);
3169
3170 return 0;
3171}
3172
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003173/**
3174 * stmmac_interrupt - main ISR
3175 * @irq: interrupt number.
3176 * @dev_id: to pass the net device pointer.
3177 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003178 * It can call:
3179 * o DMA service routine (to manage incoming frame reception and transmission
3180 * status)
3181 * o Core interrupts to manage: remote wake-up, management counter, LPI
3182 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003183 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003184static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
3185{
3186 struct net_device *dev = (struct net_device *)dev_id;
3187 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003188 u32 rx_cnt = priv->plat->rx_queues_to_use;
3189 u32 tx_cnt = priv->plat->tx_queues_to_use;
3190 u32 queues_count;
3191 u32 queue;
3192
3193 queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003194
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003195 if (priv->irq_wake)
3196 pm_wakeup_event(priv->device, 0);
3197
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003198 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003199 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003200 return IRQ_NONE;
3201 }
3202
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003203 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003204 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003205 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003206 &priv->xstats);
Joao Pinto8f71a882017-03-10 18:24:57 +00003207
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003208 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003209 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003210 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003211 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003212 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003213 priv->tx_path_in_lpi_mode = false;
Joao Pinto7bac4e12017-03-15 11:04:55 +00003214 }
3215
3216 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3217 for (queue = 0; queue < queues_count; queue++) {
3218 status |=
3219 priv->hw->mac->host_mtl_irq_status(priv->hw,
3220 queue);
3221
3222 if (status & CORE_IRQ_MTL_RX_OVERFLOW &&
3223 priv->hw->dma->set_rx_tail_ptr)
3224 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
LABBE Corentin5bacd772017-03-29 07:05:40 +02003225 priv->rx_tail_addr,
Joao Pinto7bac4e12017-03-15 11:04:55 +00003226 queue);
3227 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003228 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003229
3230 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003231 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003232 if (priv->xstats.pcs_link)
3233 netif_carrier_on(dev);
3234 else
3235 netif_carrier_off(dev);
3236 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003237 }
3238
3239 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003240 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003241
3242 return IRQ_HANDLED;
3243}
3244
3245#ifdef CONFIG_NET_POLL_CONTROLLER
3246/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003247 * to allow network I/O with interrupts disabled.
3248 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003249static void stmmac_poll_controller(struct net_device *dev)
3250{
3251 disable_irq(dev->irq);
3252 stmmac_interrupt(dev->irq, dev);
3253 enable_irq(dev->irq);
3254}
3255#endif
3256
3257/**
3258 * stmmac_ioctl - Entry point for the Ioctl
3259 * @dev: Device pointer.
3260 * @rq: An IOCTL specefic structure, that can contain a pointer to
3261 * a proprietary structure used to pass information to the driver.
3262 * @cmd: IOCTL command
3263 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003264 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003265 */
3266static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3267{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003268 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003269
3270 if (!netif_running(dev))
3271 return -EINVAL;
3272
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003273 switch (cmd) {
3274 case SIOCGMIIPHY:
3275 case SIOCGMIIREG:
3276 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003277 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003278 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003279 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003280 break;
3281 case SIOCSHWTSTAMP:
3282 ret = stmmac_hwtstamp_ioctl(dev, rq);
3283 break;
3284 default:
3285 break;
3286 }
Richard Cochran28b04112010-07-17 08:48:55 +00003287
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003288 return ret;
3289}
3290
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003291#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003292static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003293
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003294static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003295 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003296{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003297 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003298 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
3299 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003300
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003301 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003302 if (extend_desc) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003303 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003304 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003305 le32_to_cpu(ep->basic.des0),
3306 le32_to_cpu(ep->basic.des1),
3307 le32_to_cpu(ep->basic.des2),
3308 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003309 ep++;
3310 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003311 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003312 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003313 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
3314 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003315 p++;
3316 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003317 seq_printf(seq, "\n");
3318 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003319}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003320
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003321static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
3322{
3323 struct net_device *dev = seq->private;
3324 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003325
LABBE Corentin5bacd772017-03-29 07:05:40 +02003326 if (priv->extend_desc) {
3327 seq_printf(seq, "Extended RX descriptor ring:\n");
3328 sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
3329 seq_printf(seq, "Extended TX descriptor ring:\n");
3330 sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
3331 } else {
3332 seq_printf(seq, "RX descriptor ring:\n");
3333 sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
3334 seq_printf(seq, "TX descriptor ring:\n");
3335 sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003336 }
3337
3338 return 0;
3339}
3340
3341static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
3342{
3343 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
3344}
3345
Pavel Machek22d3efe2016-11-28 12:55:59 +01003346/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
3347
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003348static const struct file_operations stmmac_rings_status_fops = {
3349 .owner = THIS_MODULE,
3350 .open = stmmac_sysfs_ring_open,
3351 .read = seq_read,
3352 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003353 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003354};
3355
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003356static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
3357{
3358 struct net_device *dev = seq->private;
3359 struct stmmac_priv *priv = netdev_priv(dev);
3360
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00003361 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003362 seq_printf(seq, "DMA HW features not supported\n");
3363 return 0;
3364 }
3365
3366 seq_printf(seq, "==============================\n");
3367 seq_printf(seq, "\tDMA HW features\n");
3368 seq_printf(seq, "==============================\n");
3369
Pavel Machek22d3efe2016-11-28 12:55:59 +01003370 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003371 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003372 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003373 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003374 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003375 (priv->dma_cap.half_duplex) ? "Y" : "N");
3376 seq_printf(seq, "\tHash Filter: %s\n",
3377 (priv->dma_cap.hash_filter) ? "Y" : "N");
3378 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
3379 (priv->dma_cap.multi_addr) ? "Y" : "N");
LABBE Corentin8d45e422017-02-08 09:31:08 +01003380 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003381 (priv->dma_cap.pcs) ? "Y" : "N");
3382 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
3383 (priv->dma_cap.sma_mdio) ? "Y" : "N");
3384 seq_printf(seq, "\tPMT Remote wake up: %s\n",
3385 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
3386 seq_printf(seq, "\tPMT Magic Frame: %s\n",
3387 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
3388 seq_printf(seq, "\tRMON module: %s\n",
3389 (priv->dma_cap.rmon) ? "Y" : "N");
3390 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
3391 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003392 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003393 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003394 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003395 (priv->dma_cap.eee) ? "Y" : "N");
3396 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3397 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3398 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003399 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3400 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3401 (priv->dma_cap.rx_coe) ? "Y" : "N");
3402 } else {
3403 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3404 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3405 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3406 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3407 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003408 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3409 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3410 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3411 priv->dma_cap.number_rx_channel);
3412 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3413 priv->dma_cap.number_tx_channel);
3414 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3415 (priv->dma_cap.enh_desc) ? "Y" : "N");
3416
3417 return 0;
3418}
3419
3420static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3421{
3422 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3423}
3424
3425static const struct file_operations stmmac_dma_cap_fops = {
3426 .owner = THIS_MODULE,
3427 .open = stmmac_sysfs_dma_cap_open,
3428 .read = seq_read,
3429 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003430 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003431};
3432
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003433static int stmmac_init_fs(struct net_device *dev)
3434{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003435 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003436
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003437 /* Create per netdev entries */
3438 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3439
3440 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003441 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003442
3443 return -ENOMEM;
3444 }
3445
3446 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003447 priv->dbgfs_rings_status =
3448 debugfs_create_file("descriptors_status", S_IRUGO,
3449 priv->dbgfs_dir, dev,
3450 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003451
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003452 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003453 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003454 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003455
3456 return -ENOMEM;
3457 }
3458
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003459 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003460 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
3461 priv->dbgfs_dir,
3462 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003463
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003464 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003465 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003466 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003467
3468 return -ENOMEM;
3469 }
3470
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003471 return 0;
3472}
3473
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003474static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003475{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003476 struct stmmac_priv *priv = netdev_priv(dev);
3477
3478 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003479}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003480#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003481
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003482static const struct net_device_ops stmmac_netdev_ops = {
3483 .ndo_open = stmmac_open,
3484 .ndo_start_xmit = stmmac_xmit,
3485 .ndo_stop = stmmac_release,
3486 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00003487 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003488 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00003489 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003490 .ndo_tx_timeout = stmmac_tx_timeout,
3491 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003492#ifdef CONFIG_NET_POLL_CONTROLLER
3493 .ndo_poll_controller = stmmac_poll_controller,
3494#endif
3495 .ndo_set_mac_address = eth_mac_addr,
3496};
3497
3498/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003499 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003500 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003501 * Description: this function is to configure the MAC device according to
3502 * some platform parameters or the HW capability register. It prepares the
3503 * driver to use either ring or chain modes and to setup either enhanced or
3504 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003505 */
3506static int stmmac_hw_init(struct stmmac_priv *priv)
3507{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003508 struct mac_device_info *mac;
3509
3510 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003511 if (priv->plat->has_gmac) {
3512 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05003513 mac = dwmac1000_setup(priv->ioaddr,
3514 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003515 priv->plat->unicast_filter_entries,
3516 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003517 } else if (priv->plat->has_gmac4) {
3518 priv->dev->priv_flags |= IFF_UNICAST_FLT;
3519 mac = dwmac4_setup(priv->ioaddr,
3520 priv->plat->multicast_filter_bins,
3521 priv->plat->unicast_filter_entries,
3522 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003523 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003524 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003525 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003526 if (!mac)
3527 return -ENOMEM;
3528
3529 priv->hw = mac;
3530
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003531 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003532 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3533 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003534 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003535 if (chain_mode) {
3536 priv->hw->mode = &chain_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003537 dev_info(priv->device, "Chain mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003538 priv->mode = STMMAC_CHAIN_MODE;
3539 } else {
3540 priv->hw->mode = &ring_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003541 dev_info(priv->device, "Ring mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003542 priv->mode = STMMAC_RING_MODE;
3543 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003544 }
3545
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003546 /* Get the HW capability (new GMAC newer than 3.50a) */
3547 priv->hw_cap_support = stmmac_get_hw_features(priv);
3548 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003549 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003550
3551 /* We can override some gmac/dma configuration fields: e.g.
3552 * enh_desc, tx_coe (e.g. that are passed through the
3553 * platform) with the values from the HW capability
3554 * register (if supported).
3555 */
3556 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003557 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003558 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003559
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03003560 /* TXCOE doesn't work in thresh DMA mode */
3561 if (priv->plat->force_thresh_dma_mode)
3562 priv->plat->tx_coe = 0;
3563 else
3564 priv->plat->tx_coe = priv->dma_cap.tx_coe;
3565
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003566 /* In case of GMAC4 rx_coe is from HW cap register. */
3567 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003568
3569 if (priv->dma_cap.rx_coe_type2)
3570 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
3571 else if (priv->dma_cap.rx_coe_type1)
3572 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
3573
LABBE Corentin38ddc592016-11-16 20:09:39 +01003574 } else {
3575 dev_info(priv->device, "No HW DMA feature register supported\n");
3576 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003577
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003578 /* To use alternate (extended), normal or GMAC4 descriptor structures */
3579 if (priv->synopsys_id >= DWMAC_CORE_4_00)
3580 priv->hw->desc = &dwmac4_desc_ops;
3581 else
3582 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09003583
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003584 if (priv->plat->rx_coe) {
3585 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003586 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003587 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003588 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003589 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003590 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003591 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003592
3593 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003594 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003595 device_set_wakeup_capable(priv->device, 1);
3596 }
3597
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003598 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003599 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003600
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003601 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003602}
3603
3604/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003605 * stmmac_dvr_probe
3606 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00003607 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003608 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003609 * Description: this is the main probe function used to
3610 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02003611 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003612 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003613 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003614int stmmac_dvr_probe(struct device *device,
3615 struct plat_stmmacenet_data *plat_dat,
3616 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003617{
LABBE Corentin5bacd772017-03-29 07:05:40 +02003618 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003619 struct net_device *ndev = NULL;
3620 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003621
LABBE Corentin5bacd772017-03-29 07:05:40 +02003622 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00003623 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003624 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003625
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003626 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003627
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003628 priv = netdev_priv(ndev);
3629 priv->device = device;
3630 priv->dev = ndev;
3631
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003632 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003633 priv->pause = pause;
3634 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003635 priv->ioaddr = res->addr;
3636 priv->dev->base_addr = (unsigned long)res->addr;
3637
3638 priv->dev->irq = res->irq;
3639 priv->wol_irq = res->wol_irq;
3640 priv->lpi_irq = res->lpi_irq;
3641
3642 if (res->mac)
3643 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003644
Joachim Eastwooda7a62682015-07-17 23:48:17 +02003645 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02003646
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003647 /* Verify driver arguments */
3648 stmmac_verify_args();
3649
3650 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003651 * this needs to have multiple instances
3652 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003653 if ((phyaddr >= 0) && (phyaddr <= 31))
3654 priv->plat->phy_addr = phyaddr;
3655
jpintof573c0b2017-01-09 12:35:09 +00003656 if (priv->plat->stmmac_rst)
3657 reset_control_deassert(priv->plat->stmmac_rst);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003658
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003659 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003660 ret = stmmac_hw_init(priv);
3661 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003662 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003663
3664 ndev->netdev_ops = &stmmac_netdev_ops;
3665
3666 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
3667 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003668
3669 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3670 ndev->hw_features |= NETIF_F_TSO;
3671 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003672 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003673 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003674 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
3675 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003676#ifdef STMMAC_VLAN_TAG_USED
3677 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00003678 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003679#endif
3680 priv->msg_enable = netif_msg_init(debug, default_msg_level);
3681
Jarod Wilson44770e12016-10-17 15:54:17 -04003682 /* MTU range: 46 - hw-specific max */
3683 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
3684 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
3685 ndev->max_mtu = JUMBO_LEN;
3686 else
3687 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08003688 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
3689 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
3690 */
3691 if ((priv->plat->maxmtu < ndev->max_mtu) &&
3692 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04003693 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08003694 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003695 dev_warn(priv->device,
3696 "%s: warning: maxmtu having invalid value (%d)\n",
3697 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04003698
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003699 if (flow_ctrl)
3700 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
3701
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003702 /* Rx Watchdog is available in the COREs newer than the 3.40.
3703 * In some case, for example on bugged HW this feature
3704 * has to be disable and this can be done by passing the
3705 * riwt_off field from the platform.
3706 */
3707 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
3708 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003709 dev_info(priv->device,
3710 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003711 }
3712
LABBE Corentin5bacd772017-03-29 07:05:40 +02003713 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003714
Vlad Lunguf8e96162010-11-29 22:52:52 +00003715 spin_lock_init(&priv->lock);
3716
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00003717 /* If a specific clk_csr value is passed from the platform
3718 * this means that the CSR Clock Range selection cannot be
3719 * changed at run-time and it is fixed. Viceversa the driver'll try to
3720 * set the MDC clock dynamically according to the csr actual
3721 * clock input.
3722 */
3723 if (!priv->plat->clk_csr)
3724 stmmac_clk_csr_set(priv);
3725 else
3726 priv->clk_csr = priv->plat->clk_csr;
3727
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003728 stmmac_check_pcs_mode(priv);
3729
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003730 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3731 priv->hw->pcs != STMMAC_PCS_TBI &&
3732 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003733 /* MDIO bus Registration */
3734 ret = stmmac_mdio_register(ndev);
3735 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003736 dev_err(priv->device,
3737 "%s: MDIO bus (id: %d) registration failed",
3738 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003739 goto error_mdio_register;
3740 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00003741 }
3742
Florian Fainelli57016592016-12-27 18:23:06 -08003743 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003744 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003745 dev_err(priv->device, "%s: ERROR %i registering the device\n",
3746 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003747 goto error_netdev_register;
3748 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003749
Florian Fainelli57016592016-12-27 18:23:06 -08003750 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003751
Viresh Kumar6a81c262012-07-30 14:39:41 -07003752error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003753 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3754 priv->hw->pcs != STMMAC_PCS_TBI &&
3755 priv->hw->pcs != STMMAC_PCS_RTBI)
3756 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003757error_mdio_register:
LABBE Corentin5bacd772017-03-29 07:05:40 +02003758 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003759error_hw_init:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003760 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003761
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003762 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003763}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003764EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003765
3766/**
3767 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003768 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003769 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003770 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003771 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003772int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003773{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003774 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003775 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003776
LABBE Corentin38ddc592016-11-16 20:09:39 +01003777 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003778
Joao Pintoae4f0d42017-03-15 11:04:47 +00003779 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003780
LABBE Corentin270c7752017-03-23 14:40:22 +01003781 priv->hw->mac->set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003782 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003783 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00003784 if (priv->plat->stmmac_rst)
3785 reset_control_assert(priv->plat->stmmac_rst);
3786 clk_disable_unprepare(priv->plat->pclk);
3787 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003788 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3789 priv->hw->pcs != STMMAC_PCS_TBI &&
3790 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01003791 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003792 free_netdev(ndev);
3793
3794 return 0;
3795}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003796EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003797
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003798/**
3799 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003800 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003801 * Description: this is the function to suspend the device and it is called
3802 * by the platform driver to stop the network queue, release the resources,
3803 * program the PMT register (for WoL), clean and release driver resources.
3804 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003805int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003806{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003807 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003808 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003809 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003810
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003811 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003812 return 0;
3813
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003814 if (ndev->phydev)
3815 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003816
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003817 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003818
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003819 netif_device_detach(ndev);
LABBE Corentin5bacd772017-03-29 07:05:40 +02003820 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003821
LABBE Corentin5bacd772017-03-29 07:05:40 +02003822 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003823
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003824 /* Stop TX/RX DMA */
Joao Pintoae4f0d42017-03-15 11:04:47 +00003825 stmmac_stop_all_dma(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003826
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003827 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003828 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003829 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003830 priv->irq_wake = 1;
3831 } else {
LABBE Corentin270c7752017-03-23 14:40:22 +01003832 priv->hw->mac->set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003833 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003834 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00003835 clk_disable(priv->plat->pclk);
3836 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003837 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003838 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05003839
3840 priv->oldlink = 0;
LABBE Corentinbd006322017-02-15 10:46:40 +01003841 priv->speed = SPEED_UNKNOWN;
3842 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003843 return 0;
3844}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003845EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003846
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003847/**
3848 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003849 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003850 * Description: when resume this function is invoked to setup the DMA and CORE
3851 * in a usable state.
3852 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003853int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003854{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003855 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003856 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003857 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003858
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003859 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003860 return 0;
3861
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003862 /* Power Down bit, into the PM register, is cleared
3863 * automatically as soon as a magic packet or a Wake-up frame
3864 * is received. Anyway, it's better to manually clear
3865 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003866 * from another devices (e.g. serial console).
3867 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003868 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003869 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003870 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003871 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003872 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003873 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003874 pinctrl_pm_select_default_state(priv->device);
LABBE Corentin8d45e422017-02-08 09:31:08 +01003875 /* enable the clk previously disabled */
jpintof573c0b2017-01-09 12:35:09 +00003876 clk_enable(priv->plat->stmmac_clk);
3877 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003878 /* reset the phy so that it's ready */
3879 if (priv->mii)
3880 stmmac_mdio_reset(priv->mii);
3881 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003882
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003883 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003884
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003885 spin_lock_irqsave(&priv->lock, flags);
3886
LABBE Corentin5bacd772017-03-29 07:05:40 +02003887 priv->cur_rx = 0;
3888 priv->dirty_rx = 0;
3889 priv->dirty_tx = 0;
3890 priv->cur_tx = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003891 /* reset private mss value to force mss context settings at
3892 * next tso xmit (only used for gmac4).
3893 */
3894 priv->mss = 0;
3895
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003896 stmmac_clear_descriptors(priv);
3897
Huacai Chenfe1319292014-12-19 22:38:18 +08003898 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003899 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01003900 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003901
LABBE Corentin5bacd772017-03-29 07:05:40 +02003902 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003903
LABBE Corentin5bacd772017-03-29 07:05:40 +02003904 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003905
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003906 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003907
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003908 if (ndev->phydev)
3909 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003910
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003911 return 0;
3912}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003913EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003914
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003915#ifndef MODULE
3916static int __init stmmac_cmdline_opt(char *str)
3917{
3918 char *opt;
3919
3920 if (!str || !*str)
3921 return -EINVAL;
3922 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003923 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003924 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003925 goto err;
3926 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003927 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003928 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003929 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003930 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003931 goto err;
3932 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003933 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003934 goto err;
3935 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003936 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003937 goto err;
3938 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003939 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003940 goto err;
3941 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003942 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003943 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003944 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003945 if (kstrtoint(opt + 10, 0, &eee_timer))
3946 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003947 } else if (!strncmp(opt, "chain_mode:", 11)) {
3948 if (kstrtoint(opt + 11, 0, &chain_mode))
3949 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003950 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003951 }
3952 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003953
3954err:
3955 pr_err("%s: ERROR broken module parameter conversion", __func__);
3956 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003957}
3958
3959__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003960#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003961
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003962static int __init stmmac_init(void)
3963{
3964#ifdef CONFIG_DEBUG_FS
3965 /* Create debugfs main directory if it doesn't exist yet */
3966 if (!stmmac_fs_dir) {
3967 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
3968
3969 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
3970 pr_err("ERROR %s, debugfs create directory failed\n",
3971 STMMAC_RESOURCE_NAME);
3972
3973 return -ENOMEM;
3974 }
3975 }
3976#endif
3977
3978 return 0;
3979}
3980
3981static void __exit stmmac_exit(void)
3982{
3983#ifdef CONFIG_DEBUG_FS
3984 debugfs_remove_recursive(stmmac_fs_dir);
3985#endif
3986}
3987
3988module_init(stmmac_init)
3989module_exit(stmmac_exit)
3990
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003991MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3992MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3993MODULE_LICENSE("GPL");