blob: 1855d69b211d41f69600026a7eb2c1526dd94292 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
Laurent Pinchart9e1305d2017-08-05 01:43:53 +030023#include <linux/mfd/syscon.h>
24#include <linux/regmap.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020025#include <linux/io.h>
26#include <linux/clk.h>
27#include <linux/device.h>
28#include <linux/err.h>
29#include <linux/interrupt.h>
30#include <linux/delay.h>
31#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040032#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020033#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020034#include <linux/seq_file.h>
35#include <linux/platform_device.h>
36#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020037#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020038#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030039#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053040#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053041#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030042#include <linux/pm_runtime.h>
Tomi Valkeinen6274a612012-08-21 15:35:42 +030043#include <linux/of.h>
Rob Herring09bffa62017-03-22 08:26:08 -050044#include <linux/of_graph.h>
Tomi Valkeinen6274a612012-08-21 15:35:42 +030045#include <linux/of_platform.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030046#include <linux/component.h>
Laurent Pinchart44d8ca12017-08-05 01:44:10 +030047#include <linux/sys_soc.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048
Archit Taneja7a7c48f2011-08-25 18:25:03 +053049#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020050
Peter Ujfalusi32043da2016-05-27 14:40:49 +030051#include "omapdss.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020052#include "dss.h"
53
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020054#define DSI_CATCH_MISSING_TE
55
Tomi Valkeinen68104462013-12-17 13:53:28 +020056struct dsi_reg { u16 module; u16 idx; };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020057
Tomi Valkeinen68104462013-12-17 13:53:28 +020058#define DSI_REG(mod, idx) ((const struct dsi_reg) { mod, idx })
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020059
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020060/* DSI Protocol Engine */
61
Tomi Valkeinen68104462013-12-17 13:53:28 +020062#define DSI_PROTO 0
63#define DSI_PROTO_SZ 0x200
64
65#define DSI_REVISION DSI_REG(DSI_PROTO, 0x0000)
66#define DSI_SYSCONFIG DSI_REG(DSI_PROTO, 0x0010)
67#define DSI_SYSSTATUS DSI_REG(DSI_PROTO, 0x0014)
68#define DSI_IRQSTATUS DSI_REG(DSI_PROTO, 0x0018)
69#define DSI_IRQENABLE DSI_REG(DSI_PROTO, 0x001C)
70#define DSI_CTRL DSI_REG(DSI_PROTO, 0x0040)
71#define DSI_GNQ DSI_REG(DSI_PROTO, 0x0044)
72#define DSI_COMPLEXIO_CFG1 DSI_REG(DSI_PROTO, 0x0048)
73#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(DSI_PROTO, 0x004C)
74#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(DSI_PROTO, 0x0050)
75#define DSI_CLK_CTRL DSI_REG(DSI_PROTO, 0x0054)
76#define DSI_TIMING1 DSI_REG(DSI_PROTO, 0x0058)
77#define DSI_TIMING2 DSI_REG(DSI_PROTO, 0x005C)
78#define DSI_VM_TIMING1 DSI_REG(DSI_PROTO, 0x0060)
79#define DSI_VM_TIMING2 DSI_REG(DSI_PROTO, 0x0064)
80#define DSI_VM_TIMING3 DSI_REG(DSI_PROTO, 0x0068)
81#define DSI_CLK_TIMING DSI_REG(DSI_PROTO, 0x006C)
82#define DSI_TX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0070)
83#define DSI_RX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0074)
84#define DSI_COMPLEXIO_CFG2 DSI_REG(DSI_PROTO, 0x0078)
85#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(DSI_PROTO, 0x007C)
86#define DSI_VM_TIMING4 DSI_REG(DSI_PROTO, 0x0080)
87#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(DSI_PROTO, 0x0084)
88#define DSI_VM_TIMING5 DSI_REG(DSI_PROTO, 0x0088)
89#define DSI_VM_TIMING6 DSI_REG(DSI_PROTO, 0x008C)
90#define DSI_VM_TIMING7 DSI_REG(DSI_PROTO, 0x0090)
91#define DSI_STOPCLK_TIMING DSI_REG(DSI_PROTO, 0x0094)
92#define DSI_VC_CTRL(n) DSI_REG(DSI_PROTO, 0x0100 + (n * 0x20))
93#define DSI_VC_TE(n) DSI_REG(DSI_PROTO, 0x0104 + (n * 0x20))
94#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0108 + (n * 0x20))
95#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(DSI_PROTO, 0x010C + (n * 0x20))
96#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0110 + (n * 0x20))
97#define DSI_VC_IRQSTATUS(n) DSI_REG(DSI_PROTO, 0x0118 + (n * 0x20))
98#define DSI_VC_IRQENABLE(n) DSI_REG(DSI_PROTO, 0x011C + (n * 0x20))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020099
100/* DSIPHY_SCP */
101
Tomi Valkeinen68104462013-12-17 13:53:28 +0200102#define DSI_PHY 1
103#define DSI_PHY_OFFSET 0x200
104#define DSI_PHY_SZ 0x40
105
106#define DSI_DSIPHY_CFG0 DSI_REG(DSI_PHY, 0x0000)
107#define DSI_DSIPHY_CFG1 DSI_REG(DSI_PHY, 0x0004)
108#define DSI_DSIPHY_CFG2 DSI_REG(DSI_PHY, 0x0008)
109#define DSI_DSIPHY_CFG5 DSI_REG(DSI_PHY, 0x0014)
110#define DSI_DSIPHY_CFG10 DSI_REG(DSI_PHY, 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200111
112/* DSI_PLL_CTRL_SCP */
113
Tomi Valkeinen68104462013-12-17 13:53:28 +0200114#define DSI_PLL 2
115#define DSI_PLL_OFFSET 0x300
116#define DSI_PLL_SZ 0x20
117
118#define DSI_PLL_CONTROL DSI_REG(DSI_PLL, 0x0000)
119#define DSI_PLL_STATUS DSI_REG(DSI_PLL, 0x0004)
120#define DSI_PLL_GO DSI_REG(DSI_PLL, 0x0008)
121#define DSI_PLL_CONFIGURATION1 DSI_REG(DSI_PLL, 0x000C)
122#define DSI_PLL_CONFIGURATION2 DSI_REG(DSI_PLL, 0x0010)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200123
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530124#define REG_GET(dsidev, idx, start, end) \
125 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200126
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530127#define REG_FLD_MOD(dsidev, idx, val, start, end) \
128 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200129
130/* Global interrupts */
131#define DSI_IRQ_VC0 (1 << 0)
132#define DSI_IRQ_VC1 (1 << 1)
133#define DSI_IRQ_VC2 (1 << 2)
134#define DSI_IRQ_VC3 (1 << 3)
135#define DSI_IRQ_WAKEUP (1 << 4)
136#define DSI_IRQ_RESYNC (1 << 5)
137#define DSI_IRQ_PLL_LOCK (1 << 7)
138#define DSI_IRQ_PLL_UNLOCK (1 << 8)
139#define DSI_IRQ_PLL_RECALL (1 << 9)
140#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
141#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
142#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
143#define DSI_IRQ_TE_TRIGGER (1 << 16)
144#define DSI_IRQ_ACK_TRIGGER (1 << 17)
145#define DSI_IRQ_SYNC_LOST (1 << 18)
146#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
147#define DSI_IRQ_TA_TIMEOUT (1 << 20)
148#define DSI_IRQ_ERROR_MASK \
149 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Dan Carpenter00355412015-11-23 21:22:36 +0300150 DSI_IRQ_TA_TIMEOUT)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200151#define DSI_IRQ_CHANNEL_MASK 0xf
152
153/* Virtual channel interrupts */
154#define DSI_VC_IRQ_CS (1 << 0)
155#define DSI_VC_IRQ_ECC_CORR (1 << 1)
156#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
157#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
158#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
159#define DSI_VC_IRQ_BTA (1 << 5)
160#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
161#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
162#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
163#define DSI_VC_IRQ_ERROR_MASK \
164 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
165 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
166 DSI_VC_IRQ_FIFO_TX_UDF)
167
168/* ComplexIO interrupts */
169#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
170#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
171#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200172#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
173#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200174#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
175#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
176#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200177#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
178#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200179#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
180#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
181#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200182#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
183#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200184#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
185#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
186#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200187#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
188#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200189#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
190#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
191#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
192#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
193#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
194#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200195#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
196#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
197#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
198#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200199#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
200#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300201#define DSI_CIO_IRQ_ERROR_MASK \
202 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200203 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
204 DSI_CIO_IRQ_ERRSYNCESC5 | \
205 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
206 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
207 DSI_CIO_IRQ_ERRESC5 | \
208 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
209 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
210 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300211 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
212 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200213 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
214 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
215 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200216
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200217typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
218
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200219static int dsi_display_init_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +0200220 enum omap_channel channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200221static void dsi_display_uninit_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +0200222 enum omap_channel channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200223
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300224static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
225
Tomi Valkeinenacf604b2014-11-07 13:13:24 +0200226/* DSI PLL HSDIV indices */
227#define HSDIV_DISPC 0
228#define HSDIV_DSI 1
229
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200230#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300231#define DSI_MAX_NR_LANES 5
232
Laurent Pinchart742e6932017-08-05 01:43:57 +0300233enum dsi_model {
234 DSI_MODEL_OMAP3,
235 DSI_MODEL_OMAP4,
236 DSI_MODEL_OMAP5,
237};
238
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300239enum dsi_lane_function {
240 DSI_LANE_UNUSED = 0,
241 DSI_LANE_CLK,
242 DSI_LANE_DATA1,
243 DSI_LANE_DATA2,
244 DSI_LANE_DATA3,
245 DSI_LANE_DATA4,
246};
247
248struct dsi_lane_config {
249 enum dsi_lane_function function;
250 u8 polarity;
251};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200252
253struct dsi_isr_data {
254 omap_dsi_isr_t isr;
255 void *arg;
256 u32 mask;
257};
258
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200259enum fifo_size {
260 DSI_FIFO_SIZE_0 = 0,
261 DSI_FIFO_SIZE_32 = 1,
262 DSI_FIFO_SIZE_64 = 2,
263 DSI_FIFO_SIZE_96 = 3,
264 DSI_FIFO_SIZE_128 = 4,
265};
266
Archit Tanejad6049142011-08-22 11:58:08 +0530267enum dsi_vc_source {
268 DSI_VC_SOURCE_L4 = 0,
269 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200270};
271
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200272struct dsi_irq_stats {
273 unsigned long last_reset;
274 unsigned irq_count;
275 unsigned dsi_irqs[32];
276 unsigned vc_irqs[4][32];
277 unsigned cio_irqs[32];
278};
279
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200280struct dsi_isr_tables {
281 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
282 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
283 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
284};
285
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200286struct dsi_clk_calc_ctx {
287 struct platform_device *dsidev;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300288 struct dss_pll *pll;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200289
290 /* inputs */
291
292 const struct omap_dss_dsi_config *config;
293
294 unsigned long req_pck_min, req_pck_nom, req_pck_max;
295
296 /* outputs */
297
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300298 struct dss_pll_clock_info dsi_cinfo;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200299 struct dispc_clock_info dispc_cinfo;
300
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300301 struct videomode vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200302 struct omap_dss_dsi_videomode_timings dsi_vm;
303};
304
Tomi Valkeinen7b71c412014-08-06 15:45:26 +0300305struct dsi_lp_clock_info {
306 unsigned long lp_clk;
307 u16 lp_clk_div;
308};
309
Laurent Pinchart742e6932017-08-05 01:43:57 +0300310struct dsi_module_id_data {
311 u32 address;
312 int id;
313};
314
Laurent Pinchart44d8ca12017-08-05 01:44:10 +0300315enum dsi_quirks {
316 DSI_QUIRK_PLL_PWR_BUG = (1 << 0), /* DSI-PLL power command 0x3 is not working */
317 DSI_QUIRK_DCS_CMD_CONFIG_VC = (1 << 1),
318 DSI_QUIRK_VC_OCP_WIDTH = (1 << 2),
319 DSI_QUIRK_REVERSE_TXCLKESC = (1 << 3),
320 DSI_QUIRK_GNQ = (1 << 4),
321 DSI_QUIRK_PHY_DCC = (1 << 5),
322};
323
Laurent Pinchart742e6932017-08-05 01:43:57 +0300324struct dsi_of_data {
325 enum dsi_model model;
326 const struct dss_pll_hw *pll_hw;
327 const struct dsi_module_id_data *modules;
Laurent Pinchartfe9964c2017-08-05 01:44:15 +0300328 unsigned int max_fck_freq;
329 unsigned int max_pll_lpdiv;
Laurent Pinchart44d8ca12017-08-05 01:44:10 +0300330 enum dsi_quirks quirks;
Laurent Pinchart742e6932017-08-05 01:43:57 +0300331};
332
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530333struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000334 struct platform_device *pdev;
Tomi Valkeinen68104462013-12-17 13:53:28 +0200335 void __iomem *proto_base;
336 void __iomem *phy_base;
337 void __iomem *pll_base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300338
Laurent Pinchart742e6932017-08-05 01:43:57 +0300339 const struct dsi_of_data *data;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200340 int module_id;
341
archit tanejaaffe3602011-02-23 08:41:03 +0000342 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200343
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300344 bool is_enabled;
345
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300346 struct clk *dss_clk;
Laurent Pinchart9e1305d2017-08-05 01:43:53 +0300347 struct regmap *syscon;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300348
Tomi Valkeinena0d269e2012-11-27 17:05:54 +0200349 struct dispc_clock_info user_dispc_cinfo;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300350 struct dss_pll_clock_info user_dsi_cinfo;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200351
Tomi Valkeinen7b71c412014-08-06 15:45:26 +0300352 struct dsi_lp_clock_info user_lp_cinfo;
353 struct dsi_lp_clock_info current_lp_cinfo;
354
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300355 struct dss_pll pll;
356
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300357 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200358 struct regulator *vdds_dsi_reg;
359
360 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530361 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200362 struct omap_dss_device *dssdev;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +0300363 enum fifo_size tx_fifo_size;
364 enum fifo_size rx_fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530365 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200366 } vc[4];
367
368 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200369 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200370
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200371 spinlock_t irq_lock;
372 struct dsi_isr_tables isr_tables;
373 /* space for a copy used by the interrupt handler */
374 struct dsi_isr_tables isr_tables_copy;
375
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200376 int update_channel;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300377#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200378 unsigned update_bytes;
379#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200380
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200381 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300382 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200383
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200384 void (*framedone_callback)(int, void *);
385 void *framedone_data;
386
387 struct delayed_work framedone_timeout_work;
388
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200389#ifdef DSI_CATCH_MISSING_TE
390 struct timer_list te_timer;
391#endif
392
393 unsigned long cache_req_pck;
394 unsigned long cache_clk_freq;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300395 struct dss_pll_clock_info cache_cinfo;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200396
397 u32 errors;
398 spinlock_t errors_lock;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300399#ifdef DSI_PERF_MEASURE
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200400 ktime_t perf_setup_time;
401 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200402#endif
403 int debug_read;
404 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200405
406#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
407 spinlock_t irq_stats_lock;
408 struct dsi_irq_stats irq_stats;
409#endif
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300410
Tomi Valkeinend9820852011-10-12 15:05:59 +0300411 unsigned num_lanes_supported;
Tomi Valkeinen99322572013-03-05 10:37:02 +0200412 unsigned line_buffer_size;
Archit Taneja75d72472011-05-16 15:17:08 +0530413
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300414 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
415 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300416
417 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530418
419 struct dss_lcd_mgr_config mgr_config;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300420 struct videomode vm;
Archit Taneja02c39602012-08-10 15:01:33 +0530421 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530422 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530423 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530424
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300425 struct omap_dss_device output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530426};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200427
Archit Taneja2e868db2011-05-12 17:26:28 +0530428struct dsi_packet_sent_handler_data {
429 struct platform_device *dsidev;
430 struct completion *completion;
431};
432
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300433#ifdef DSI_PERF_MEASURE
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030434static bool dsi_perf;
435module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200436#endif
437
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530438static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
439{
440 return dev_get_drvdata(&dsidev->dev);
441}
442
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530443static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
444{
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300445 return to_platform_device(dssdev->dev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530446}
447
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300448static struct platform_device *dsi_get_dsidev_from_id(int module)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530449{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300450 struct omap_dss_device *out;
Archit Taneja400e65d2012-07-04 13:48:34 +0530451 enum omap_dss_output_id id;
452
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300453 switch (module) {
454 case 0:
455 id = OMAP_DSS_OUTPUT_DSI1;
456 break;
457 case 1:
458 id = OMAP_DSS_OUTPUT_DSI2;
459 break;
460 default:
461 return NULL;
462 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530463
464 out = omap_dss_get_output(id);
465
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300466 return out ? to_platform_device(out->dev) : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530467}
468
469static inline void dsi_write_reg(struct platform_device *dsidev,
470 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200471{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530472 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200473 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530474
Tomi Valkeinen68104462013-12-17 13:53:28 +0200475 switch(idx.module) {
476 case DSI_PROTO: base = dsi->proto_base; break;
477 case DSI_PHY: base = dsi->phy_base; break;
478 case DSI_PLL: base = dsi->pll_base; break;
479 default: return;
480 }
481
482 __raw_writel(val, base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200483}
484
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530485static inline u32 dsi_read_reg(struct platform_device *dsidev,
486 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200487{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530488 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200489 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530490
Tomi Valkeinen68104462013-12-17 13:53:28 +0200491 switch(idx.module) {
492 case DSI_PROTO: base = dsi->proto_base; break;
493 case DSI_PHY: base = dsi->phy_base; break;
494 case DSI_PLL: base = dsi->pll_base; break;
495 default: return 0;
496 }
497
498 return __raw_readl(base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200499}
500
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300501static void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200502{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530503 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
504 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
505
506 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200507}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200508
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300509static void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200510{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530511 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
512 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
513
514 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200515}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200516
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530517static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200518{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530519 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
520
521 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200522}
523
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200524static void dsi_completion_handler(void *data, u32 mask)
525{
526 complete((struct completion *)data);
527}
528
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530529static inline int wait_for_bit_change(struct platform_device *dsidev,
530 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200531{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300532 unsigned long timeout;
533 ktime_t wait;
534 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200535
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300536 /* first busyloop to see if the bit changes right away */
537 t = 100;
538 while (t-- > 0) {
539 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
540 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200541 }
542
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300543 /* then loop for 500ms, sleeping for 1ms in between */
544 timeout = jiffies + msecs_to_jiffies(500);
545 while (time_before(jiffies, timeout)) {
546 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
547 return value;
548
549 wait = ns_to_ktime(1000 * 1000);
550 set_current_state(TASK_UNINTERRUPTIBLE);
551 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
552 }
553
554 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200555}
556
Tomi Valkeinen892fdcb2015-11-10 15:50:53 +0200557static u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530558{
559 switch (fmt) {
560 case OMAP_DSS_DSI_FMT_RGB888:
561 case OMAP_DSS_DSI_FMT_RGB666:
562 return 24;
563 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
564 return 18;
565 case OMAP_DSS_DSI_FMT_RGB565:
566 return 16;
567 default:
568 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300569 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530570 }
571}
572
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300573#ifdef DSI_PERF_MEASURE
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530574static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200575{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530576 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
577 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200578}
579
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530580static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200581{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530582 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
583 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200584}
585
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530586static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200587{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530588 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200589 ktime_t t, setup_time, trans_time;
590 u32 total_bytes;
591 u32 setup_us, trans_us, total_us;
592
593 if (!dsi_perf)
594 return;
595
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200596 t = ktime_get();
597
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530598 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200599 setup_us = (u32)ktime_to_us(setup_time);
600 if (setup_us == 0)
601 setup_us = 1;
602
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530603 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200604 trans_us = (u32)ktime_to_us(trans_time);
605 if (trans_us == 0)
606 trans_us = 1;
607
608 total_us = setup_us + trans_us;
609
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200610 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200611
Joe Perches8dfe1622017-02-28 04:55:54 -0800612 pr_info("DSI(%s): %u us + %u us = %u us (%uHz), %u bytes, %u kbytes/sec\n",
613 name,
614 setup_us,
615 trans_us,
616 total_us,
617 1000 * 1000 / total_us,
618 total_bytes,
619 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200620}
621#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300622static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
623{
624}
625
626static inline void dsi_perf_mark_start(struct platform_device *dsidev)
627{
628}
629
630static inline void dsi_perf_show(struct platform_device *dsidev,
631 const char *name)
632{
633}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200634#endif
635
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530636static int verbose_irq;
637
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200638static void print_irq_status(u32 status)
639{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200640 if (status == 0)
641 return;
642
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530643 if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200644 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200645
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530646#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
647
648 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
649 status,
650 verbose_irq ? PIS(VC0) : "",
651 verbose_irq ? PIS(VC1) : "",
652 verbose_irq ? PIS(VC2) : "",
653 verbose_irq ? PIS(VC3) : "",
654 PIS(WAKEUP),
655 PIS(RESYNC),
656 PIS(PLL_LOCK),
657 PIS(PLL_UNLOCK),
658 PIS(PLL_RECALL),
659 PIS(COMPLEXIO_ERR),
660 PIS(HS_TX_TIMEOUT),
661 PIS(LP_RX_TIMEOUT),
662 PIS(TE_TRIGGER),
663 PIS(ACK_TRIGGER),
664 PIS(SYNC_LOST),
665 PIS(LDO_POWER_GOOD),
666 PIS(TA_TIMEOUT));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200667#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200668}
669
670static void print_irq_status_vc(int channel, u32 status)
671{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200672 if (status == 0)
673 return;
674
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530675 if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200676 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200677
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530678#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
679
680 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
681 channel,
682 status,
683 PIS(CS),
684 PIS(ECC_CORR),
685 PIS(ECC_NO_CORR),
686 verbose_irq ? PIS(PACKET_SENT) : "",
687 PIS(BTA),
688 PIS(FIFO_TX_OVF),
689 PIS(FIFO_RX_OVF),
690 PIS(FIFO_TX_UDF),
691 PIS(PP_BUSY_CHANGE));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200692#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200693}
694
695static void print_irq_status_cio(u32 status)
696{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200697 if (status == 0)
698 return;
699
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530700#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200701
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530702 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
703 status,
704 PIS(ERRSYNCESC1),
705 PIS(ERRSYNCESC2),
706 PIS(ERRSYNCESC3),
707 PIS(ERRESC1),
708 PIS(ERRESC2),
709 PIS(ERRESC3),
710 PIS(ERRCONTROL1),
711 PIS(ERRCONTROL2),
712 PIS(ERRCONTROL3),
713 PIS(STATEULPS1),
714 PIS(STATEULPS2),
715 PIS(STATEULPS3),
716 PIS(ERRCONTENTIONLP0_1),
717 PIS(ERRCONTENTIONLP1_1),
718 PIS(ERRCONTENTIONLP0_2),
719 PIS(ERRCONTENTIONLP1_2),
720 PIS(ERRCONTENTIONLP0_3),
721 PIS(ERRCONTENTIONLP1_3),
722 PIS(ULPSACTIVENOT_ALL0),
723 PIS(ULPSACTIVENOT_ALL1));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200724#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200725}
726
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200727#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530728static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
729 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200730{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530731 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200732 int i;
733
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530734 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200735
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530736 dsi->irq_stats.irq_count++;
737 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200738
739 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530740 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200741
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530742 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200743
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530744 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200745}
746#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530747#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200748#endif
749
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200750static int debug_irq;
751
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530752static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
753 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200754{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530755 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200756 int i;
757
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200758 if (irqstatus & DSI_IRQ_ERROR_MASK) {
759 DSSERR("DSI error, irqstatus %x\n", irqstatus);
760 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530761 spin_lock(&dsi->errors_lock);
762 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
763 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200764 } else if (debug_irq) {
765 print_irq_status(irqstatus);
766 }
767
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200768 for (i = 0; i < 4; ++i) {
769 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
770 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
771 i, vcstatus[i]);
772 print_irq_status_vc(i, vcstatus[i]);
773 } else if (debug_irq) {
774 print_irq_status_vc(i, vcstatus[i]);
775 }
776 }
777
778 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
779 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
780 print_irq_status_cio(ciostatus);
781 } else if (debug_irq) {
782 print_irq_status_cio(ciostatus);
783 }
784}
785
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200786static void dsi_call_isrs(struct dsi_isr_data *isr_array,
787 unsigned isr_array_size, u32 irqstatus)
788{
789 struct dsi_isr_data *isr_data;
790 int i;
791
792 for (i = 0; i < isr_array_size; i++) {
793 isr_data = &isr_array[i];
794 if (isr_data->isr && isr_data->mask & irqstatus)
795 isr_data->isr(isr_data->arg, irqstatus);
796 }
797}
798
799static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
800 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
801{
802 int i;
803
804 dsi_call_isrs(isr_tables->isr_table,
805 ARRAY_SIZE(isr_tables->isr_table),
806 irqstatus);
807
808 for (i = 0; i < 4; ++i) {
809 if (vcstatus[i] == 0)
810 continue;
811 dsi_call_isrs(isr_tables->isr_table_vc[i],
812 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
813 vcstatus[i]);
814 }
815
816 if (ciostatus != 0)
817 dsi_call_isrs(isr_tables->isr_table_cio,
818 ARRAY_SIZE(isr_tables->isr_table_cio),
819 ciostatus);
820}
821
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200822static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
823{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530824 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530825 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200826 u32 irqstatus, vcstatus[4], ciostatus;
827 int i;
828
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530829 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530830 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530831
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300832 if (!dsi->is_enabled)
833 return IRQ_NONE;
834
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530835 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200836
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530837 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200838
839 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200840 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530841 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200842 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200843 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200844
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530845 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200846 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530847 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200848
849 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200850 if ((irqstatus & (1 << i)) == 0) {
851 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200852 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300853 }
854
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530855 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200856
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530857 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200858 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530859 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200860 }
861
862 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530863 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200864
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530865 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200866 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530867 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200868 } else {
869 ciostatus = 0;
870 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200871
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200872#ifdef DSI_CATCH_MISSING_TE
873 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530874 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200875#endif
876
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200877 /* make a copy and unlock, so that isrs can unregister
878 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530879 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
880 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200881
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530882 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200883
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530884 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200885
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530886 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200887
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530888 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200889
archit tanejaaffe3602011-02-23 08:41:03 +0000890 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200891}
892
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530893/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530894static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
895 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200896 unsigned isr_array_size, u32 default_mask,
897 const struct dsi_reg enable_reg,
898 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200899{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200900 struct dsi_isr_data *isr_data;
901 u32 mask;
902 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200903 int i;
904
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200905 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200906
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200907 for (i = 0; i < isr_array_size; i++) {
908 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200909
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200910 if (isr_data->isr == NULL)
911 continue;
912
913 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200914 }
915
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530916 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200917 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530918 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
919 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200920
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200921 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530922 dsi_read_reg(dsidev, enable_reg);
923 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200924}
925
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530926/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530927static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200928{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530929 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200930 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200931#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200932 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200933#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530934 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
935 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200936 DSI_IRQENABLE, DSI_IRQSTATUS);
937}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200938
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530939/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530940static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200941{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530942 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
943
944 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
945 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200946 DSI_VC_IRQ_ERROR_MASK,
947 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
948}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200949
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530950/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530951static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200952{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530953 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
954
955 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
956 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200957 DSI_CIO_IRQ_ERROR_MASK,
958 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
959}
960
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530961static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200962{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530963 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200964 unsigned long flags;
965 int vc;
966
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530967 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200968
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530969 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200970
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530971 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200972 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530973 _omap_dsi_set_irqs_vc(dsidev, vc);
974 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200975
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530976 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200977}
978
979static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
980 struct dsi_isr_data *isr_array, unsigned isr_array_size)
981{
982 struct dsi_isr_data *isr_data;
983 int free_idx;
984 int i;
985
986 BUG_ON(isr == NULL);
987
988 /* check for duplicate entry and find a free slot */
989 free_idx = -1;
990 for (i = 0; i < isr_array_size; i++) {
991 isr_data = &isr_array[i];
992
993 if (isr_data->isr == isr && isr_data->arg == arg &&
994 isr_data->mask == mask) {
995 return -EINVAL;
996 }
997
998 if (isr_data->isr == NULL && free_idx == -1)
999 free_idx = i;
1000 }
1001
1002 if (free_idx == -1)
1003 return -EBUSY;
1004
1005 isr_data = &isr_array[free_idx];
1006 isr_data->isr = isr;
1007 isr_data->arg = arg;
1008 isr_data->mask = mask;
1009
1010 return 0;
1011}
1012
1013static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
1014 struct dsi_isr_data *isr_array, unsigned isr_array_size)
1015{
1016 struct dsi_isr_data *isr_data;
1017 int i;
1018
1019 for (i = 0; i < isr_array_size; i++) {
1020 isr_data = &isr_array[i];
1021 if (isr_data->isr != isr || isr_data->arg != arg ||
1022 isr_data->mask != mask)
1023 continue;
1024
1025 isr_data->isr = NULL;
1026 isr_data->arg = NULL;
1027 isr_data->mask = 0;
1028
1029 return 0;
1030 }
1031
1032 return -EINVAL;
1033}
1034
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301035static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
1036 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001037{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301038 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001039 unsigned long flags;
1040 int r;
1041
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301042 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001043
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301044 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1045 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001046
1047 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301048 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001049
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301050 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001051
1052 return r;
1053}
1054
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301055static int dsi_unregister_isr(struct platform_device *dsidev,
1056 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001057{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301058 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001059 unsigned long flags;
1060 int r;
1061
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301062 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001063
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301064 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1065 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001066
1067 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301068 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001069
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301070 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001071
1072 return r;
1073}
1074
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301075static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
1076 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001077{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301078 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001079 unsigned long flags;
1080 int r;
1081
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301082 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001083
1084 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301085 dsi->isr_tables.isr_table_vc[channel],
1086 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001087
1088 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301089 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001090
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301091 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001092
1093 return r;
1094}
1095
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301096static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
1097 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001098{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301099 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001100 unsigned long flags;
1101 int r;
1102
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301103 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001104
1105 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301106 dsi->isr_tables.isr_table_vc[channel],
1107 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001108
1109 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301110 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001111
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301112 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001113
1114 return r;
1115}
1116
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301117static int dsi_register_isr_cio(struct platform_device *dsidev,
1118 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001119{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301120 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001121 unsigned long flags;
1122 int r;
1123
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301124 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001125
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301126 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1127 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001128
1129 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301130 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001131
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301132 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001133
1134 return r;
1135}
1136
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301137static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1138 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001139{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301140 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001141 unsigned long flags;
1142 int r;
1143
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301144 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001145
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301146 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1147 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001148
1149 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301150 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001151
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301152 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001153
1154 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001155}
1156
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301157static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001158{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301159 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001160 unsigned long flags;
1161 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301162 spin_lock_irqsave(&dsi->errors_lock, flags);
1163 e = dsi->errors;
1164 dsi->errors = 0;
1165 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001166 return e;
1167}
1168
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001169static int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001170{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001171 int r;
1172 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1173
1174 DSSDBG("dsi_runtime_get\n");
1175
1176 r = pm_runtime_get_sync(&dsi->pdev->dev);
1177 WARN_ON(r < 0);
1178 return r < 0 ? r : 0;
1179}
1180
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001181static void dsi_runtime_put(struct platform_device *dsidev)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001182{
1183 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1184 int r;
1185
1186 DSSDBG("dsi_runtime_put\n");
1187
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001188 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001189 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001190}
1191
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001192static int dsi_regulator_init(struct platform_device *dsidev)
1193{
1194 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1195 struct regulator *vdds_dsi;
1196
1197 if (dsi->vdds_dsi_reg != NULL)
1198 return 0;
1199
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001200 vdds_dsi = devm_regulator_get(&dsi->pdev->dev, "vdd");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001201
1202 if (IS_ERR(vdds_dsi)) {
Tomi Valkeinen40359a92013-12-19 16:15:34 +02001203 if (PTR_ERR(vdds_dsi) != -EPROBE_DEFER)
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001204 DSSERR("can't get DSI VDD regulator\n");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001205 return PTR_ERR(vdds_dsi);
1206 }
1207
1208 dsi->vdds_dsi_reg = vdds_dsi;
1209
1210 return 0;
1211}
1212
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301213static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001214{
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03001215 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001216 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001217 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001218
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001219 /* A dummy read using the SCP interface to any DSIPHY register is
1220 * required after DSIPHY reset to complete the reset of the DSI complex
1221 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301222 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001223
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03001224 if (dsi->data->quirks & DSI_QUIRK_REVERSE_TXCLKESC) {
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001225 b0 = 28;
1226 b1 = 27;
1227 b2 = 26;
1228 } else {
1229 b0 = 24;
1230 b1 = 25;
1231 b2 = 26;
1232 }
1233
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05301234#define DSI_FLD_GET(fld, start, end)\
1235 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1236
1237 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1238 DSI_FLD_GET(PLL_STATUS, 0, 0),
1239 DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
1240 DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
1241 DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
1242 DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
1243 DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
1244 DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
1245 DSI_FLD_GET(DSIPHY_CFG5, 31, 31));
1246
1247#undef DSI_FLD_GET
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001248}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001249
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301250static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001251{
1252 DSSDBG("dsi_if_enable(%d)\n", enable);
1253
1254 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301255 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001256
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301257 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001258 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1259 return -EIO;
1260 }
1261
1262 return 0;
1263}
1264
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001265static unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001266{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301267 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1268
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001269 return dsi->pll.cinfo.clkout[HSDIV_DISPC];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001270}
1271
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301272static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001273{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301274 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1275
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001276 return dsi->pll.cinfo.clkout[HSDIV_DSI];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001277}
1278
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301279static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001280{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301281 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1282
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001283 return dsi->pll.cinfo.clkdco / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001284}
1285
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301286static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001287{
1288 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001289 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001290
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001291 if (dss_get_dsi_clk_source(dsi->module_id) == DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301292 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001293 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001294 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301295 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301296 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001297 }
1298
1299 return r;
1300}
1301
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001302static int dsi_lp_clock_calc(unsigned long dsi_fclk,
1303 unsigned long lp_clk_min, unsigned long lp_clk_max,
1304 struct dsi_lp_clock_info *lp_cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001305{
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001306 unsigned lp_clk_div;
1307 unsigned long lp_clk;
1308
1309 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk_max * 2);
1310 lp_clk = dsi_fclk / 2 / lp_clk_div;
1311
1312 if (lp_clk < lp_clk_min || lp_clk > lp_clk_max)
1313 return -EINVAL;
1314
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001315 lp_cinfo->lp_clk_div = lp_clk_div;
1316 lp_cinfo->lp_clk = lp_clk;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001317
1318 return 0;
1319}
1320
Tomi Valkeinen57612172012-11-27 17:32:36 +02001321static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001322{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301323 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001324 unsigned long dsi_fclk;
1325 unsigned lp_clk_div;
1326 unsigned long lp_clk;
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03001327 unsigned lpdiv_max = dsi->data->max_pll_lpdiv;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001328
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001329
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001330 lp_clk_div = dsi->user_lp_cinfo.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001331
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001332 if (lp_clk_div == 0 || lp_clk_div > lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001333 return -EINVAL;
1334
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301335 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001336
1337 lp_clk = dsi_fclk / 2 / lp_clk_div;
1338
1339 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001340 dsi->current_lp_cinfo.lp_clk = lp_clk;
1341 dsi->current_lp_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001342
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301343 /* LP_CLK_DIVISOR */
1344 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001345
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301346 /* LP_RX_SYNCHRO_ENABLE */
1347 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001348
1349 return 0;
1350}
1351
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301352static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001353{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301354 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1355
1356 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301357 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001358}
1359
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301360static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001361{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301362 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1363
1364 WARN_ON(dsi->scp_clk_refcount == 0);
1365 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301366 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001367}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001368
1369enum dsi_pll_power_state {
1370 DSI_PLL_POWER_OFF = 0x0,
1371 DSI_PLL_POWER_ON_HSCLK = 0x1,
1372 DSI_PLL_POWER_ON_ALL = 0x2,
1373 DSI_PLL_POWER_ON_DIV = 0x3,
1374};
1375
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301376static int dsi_pll_power(struct platform_device *dsidev,
1377 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001378{
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03001379 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001380 int t = 0;
1381
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001382 /* DSI-PLL power command 0x3 is not working */
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03001383 if ((dsi->data->quirks & DSI_QUIRK_PLL_PWR_BUG) &&
1384 state == DSI_PLL_POWER_ON_DIV)
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001385 state = DSI_PLL_POWER_ON_ALL;
1386
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301387 /* PLL_PWR_CMD */
1388 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001389
1390 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301391 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001392 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001393 DSSERR("Failed to set DSI PLL power mode to %d\n",
1394 state);
1395 return -ENODEV;
1396 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001397 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001398 }
1399
1400 return 0;
1401}
1402
Tomi Valkeinen72658f02013-03-05 16:39:00 +02001403
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03001404static void dsi_pll_calc_dsi_fck(struct dsi_data *dsi,
1405 struct dss_pll_clock_info *cinfo)
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001406{
1407 unsigned long max_dsi_fck;
1408
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03001409 max_dsi_fck = dsi->data->max_fck_freq;
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001410
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001411 cinfo->mX[HSDIV_DSI] = DIV_ROUND_UP(cinfo->clkdco, max_dsi_fck);
1412 cinfo->clkout[HSDIV_DSI] = cinfo->clkdco / cinfo->mX[HSDIV_DSI];
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001413}
1414
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001415static int dsi_pll_enable(struct dss_pll *pll)
Tomi Valkeinen544bfb62014-08-04 13:46:05 +03001416{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001417 struct dsi_data *dsi = container_of(pll, struct dsi_data, pll);
1418 struct platform_device *dsidev = dsi->pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001419 int r = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001420
1421 DSSDBG("PLL init\n");
1422
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001423 r = dsi_regulator_init(dsidev);
1424 if (r)
1425 return r;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001426
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001427 r = dsi_runtime_get(dsidev);
1428 if (r)
1429 return r;
1430
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001431 /*
1432 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1433 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301434 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001435
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301436 if (!dsi->vdds_dsi_enabled) {
1437 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001438 if (r)
1439 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301440 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001441 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001442
1443 /* XXX PLL does not come out of reset without this... */
1444 dispc_pck_free_enable(1);
1445
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301446 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001447 DSSERR("PLL not coming out of reset.\n");
1448 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001449 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001450 goto err1;
1451 }
1452
1453 /* XXX ... but if left on, we get problems when planes do not
1454 * fill the whole display. No idea about this */
1455 dispc_pck_free_enable(0);
1456
Tomi Valkeinen1a7f4bf2014-08-06 13:31:47 +03001457 r = dsi_pll_power(dsidev, DSI_PLL_POWER_ON_ALL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001458
1459 if (r)
1460 goto err1;
1461
1462 DSSDBG("PLL init done\n");
1463
1464 return 0;
1465err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301466 if (dsi->vdds_dsi_enabled) {
1467 regulator_disable(dsi->vdds_dsi_reg);
1468 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001469 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001470err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301471 dsi_disable_scp_clk(dsidev);
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001472 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001473 return r;
1474}
1475
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001476static void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001477{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301478 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1479
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301480 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001481 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301482 WARN_ON(!dsi->vdds_dsi_enabled);
1483 regulator_disable(dsi->vdds_dsi_reg);
1484 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001485 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001486
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301487 dsi_disable_scp_clk(dsidev);
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001488 dsi_runtime_put(dsidev);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001489
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001490 DSSDBG("PLL uninit done\n");
1491}
1492
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001493static void dsi_pll_disable(struct dss_pll *pll)
1494{
1495 struct dsi_data *dsi = container_of(pll, struct dsi_data, pll);
1496 struct platform_device *dsidev = dsi->pdev;
1497
1498 dsi_pll_uninit(dsidev, true);
1499}
1500
Archit Taneja5a8b5722011-05-12 17:26:29 +05301501static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1502 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001503{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301504 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001505 struct dss_pll_clock_info *cinfo = &dsi->pll.cinfo;
Tomi Valkeinendc0352d2016-05-17 13:45:09 +03001506 enum dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001507 int dsi_module = dsi->module_id;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001508 struct dss_pll *pll = &dsi->pll;
Archit Taneja067a57e2011-03-02 11:57:25 +05301509
1510 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301511 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001512
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001513 if (dsi_runtime_get(dsidev))
1514 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001515
Archit Taneja5a8b5722011-05-12 17:26:29 +05301516 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001517
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001518 seq_printf(s, "dsi pll clkin\t%lu\n", clk_get_rate(pll->clkin));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001519
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001520 seq_printf(s, "Fint\t\t%-16lun %u\n", cinfo->fint, cinfo->n);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001521
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001522 seq_printf(s, "CLKIN4DDR\t%-16lum %u\n",
1523 cinfo->clkdco, cinfo->m);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001524
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001525 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16lum_dispc %u\t(%s)\n",
Tomi Valkeinen407bd562016-05-17 13:50:55 +03001526 dss_get_clk_source_name(dsi_module == 0 ?
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001527 DSS_CLK_SRC_PLL1_1 :
1528 DSS_CLK_SRC_PLL2_1),
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001529 cinfo->clkout[HSDIV_DISPC],
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001530 cinfo->mX[HSDIV_DISPC],
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001531 dispc_clk_src == DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001532 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001533
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001534 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16lum_dsi %u\t(%s)\n",
Tomi Valkeinen407bd562016-05-17 13:50:55 +03001535 dss_get_clk_source_name(dsi_module == 0 ?
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001536 DSS_CLK_SRC_PLL1_2 :
1537 DSS_CLK_SRC_PLL2_2),
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001538 cinfo->clkout[HSDIV_DSI],
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001539 cinfo->mX[HSDIV_DSI],
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001540 dsi_clk_src == DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001541 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001542
Archit Taneja5a8b5722011-05-12 17:26:29 +05301543 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001544
Tomi Valkeinen557a1542016-05-17 13:49:18 +03001545 seq_printf(s, "dsi fclk source = %s\n",
Tomi Valkeinen407bd562016-05-17 13:50:55 +03001546 dss_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001547
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301548 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001549
1550 seq_printf(s, "DDR_CLK\t\t%lu\n",
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001551 cinfo->clkdco / 4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001552
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301553 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001554
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001555 seq_printf(s, "LP_CLK\t\t%lu\n", dsi->current_lp_cinfo.lp_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001556
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001557 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001558}
1559
Archit Taneja5a8b5722011-05-12 17:26:29 +05301560void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001561{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301562 struct platform_device *dsidev;
1563 int i;
1564
1565 for (i = 0; i < MAX_NUM_DSI; i++) {
1566 dsidev = dsi_get_dsidev_from_id(i);
1567 if (dsidev)
1568 dsi_dump_dsidev_clocks(dsidev, s);
1569 }
1570}
1571
1572#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1573static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1574 struct seq_file *s)
1575{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301576 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001577 unsigned long flags;
1578 struct dsi_irq_stats stats;
1579
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301580 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001581
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301582 stats = dsi->irq_stats;
1583 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1584 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001585
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301586 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001587
1588 seq_printf(s, "period %u ms\n",
1589 jiffies_to_msecs(jiffies - stats.last_reset));
1590
1591 seq_printf(s, "irqs %d\n", stats.irq_count);
1592#define PIS(x) \
1593 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1594
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001595 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001596 PIS(VC0);
1597 PIS(VC1);
1598 PIS(VC2);
1599 PIS(VC3);
1600 PIS(WAKEUP);
1601 PIS(RESYNC);
1602 PIS(PLL_LOCK);
1603 PIS(PLL_UNLOCK);
1604 PIS(PLL_RECALL);
1605 PIS(COMPLEXIO_ERR);
1606 PIS(HS_TX_TIMEOUT);
1607 PIS(LP_RX_TIMEOUT);
1608 PIS(TE_TRIGGER);
1609 PIS(ACK_TRIGGER);
1610 PIS(SYNC_LOST);
1611 PIS(LDO_POWER_GOOD);
1612 PIS(TA_TIMEOUT);
1613#undef PIS
1614
1615#define PIS(x) \
1616 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1617 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1618 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1619 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1620 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1621
1622 seq_printf(s, "-- VC interrupts --\n");
1623 PIS(CS);
1624 PIS(ECC_CORR);
1625 PIS(PACKET_SENT);
1626 PIS(FIFO_TX_OVF);
1627 PIS(FIFO_RX_OVF);
1628 PIS(BTA);
1629 PIS(ECC_NO_CORR);
1630 PIS(FIFO_TX_UDF);
1631 PIS(PP_BUSY_CHANGE);
1632#undef PIS
1633
1634#define PIS(x) \
1635 seq_printf(s, "%-20s %10d\n", #x, \
1636 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1637
1638 seq_printf(s, "-- CIO interrupts --\n");
1639 PIS(ERRSYNCESC1);
1640 PIS(ERRSYNCESC2);
1641 PIS(ERRSYNCESC3);
1642 PIS(ERRESC1);
1643 PIS(ERRESC2);
1644 PIS(ERRESC3);
1645 PIS(ERRCONTROL1);
1646 PIS(ERRCONTROL2);
1647 PIS(ERRCONTROL3);
1648 PIS(STATEULPS1);
1649 PIS(STATEULPS2);
1650 PIS(STATEULPS3);
1651 PIS(ERRCONTENTIONLP0_1);
1652 PIS(ERRCONTENTIONLP1_1);
1653 PIS(ERRCONTENTIONLP0_2);
1654 PIS(ERRCONTENTIONLP1_2);
1655 PIS(ERRCONTENTIONLP0_3);
1656 PIS(ERRCONTENTIONLP1_3);
1657 PIS(ULPSACTIVENOT_ALL0);
1658 PIS(ULPSACTIVENOT_ALL1);
1659#undef PIS
1660}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001661
Archit Taneja5a8b5722011-05-12 17:26:29 +05301662static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001663{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301664 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1665
Archit Taneja5a8b5722011-05-12 17:26:29 +05301666 dsi_dump_dsidev_irqs(dsidev, s);
1667}
1668
1669static void dsi2_dump_irqs(struct seq_file *s)
1670{
1671 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1672
1673 dsi_dump_dsidev_irqs(dsidev, s);
1674}
Archit Taneja5a8b5722011-05-12 17:26:29 +05301675#endif
1676
1677static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1678 struct seq_file *s)
1679{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301680#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001681
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001682 if (dsi_runtime_get(dsidev))
1683 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301684 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001685
1686 DUMPREG(DSI_REVISION);
1687 DUMPREG(DSI_SYSCONFIG);
1688 DUMPREG(DSI_SYSSTATUS);
1689 DUMPREG(DSI_IRQSTATUS);
1690 DUMPREG(DSI_IRQENABLE);
1691 DUMPREG(DSI_CTRL);
1692 DUMPREG(DSI_COMPLEXIO_CFG1);
1693 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1694 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1695 DUMPREG(DSI_CLK_CTRL);
1696 DUMPREG(DSI_TIMING1);
1697 DUMPREG(DSI_TIMING2);
1698 DUMPREG(DSI_VM_TIMING1);
1699 DUMPREG(DSI_VM_TIMING2);
1700 DUMPREG(DSI_VM_TIMING3);
1701 DUMPREG(DSI_CLK_TIMING);
1702 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1703 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1704 DUMPREG(DSI_COMPLEXIO_CFG2);
1705 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1706 DUMPREG(DSI_VM_TIMING4);
1707 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1708 DUMPREG(DSI_VM_TIMING5);
1709 DUMPREG(DSI_VM_TIMING6);
1710 DUMPREG(DSI_VM_TIMING7);
1711 DUMPREG(DSI_STOPCLK_TIMING);
1712
1713 DUMPREG(DSI_VC_CTRL(0));
1714 DUMPREG(DSI_VC_TE(0));
1715 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1716 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1717 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1718 DUMPREG(DSI_VC_IRQSTATUS(0));
1719 DUMPREG(DSI_VC_IRQENABLE(0));
1720
1721 DUMPREG(DSI_VC_CTRL(1));
1722 DUMPREG(DSI_VC_TE(1));
1723 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1724 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1725 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1726 DUMPREG(DSI_VC_IRQSTATUS(1));
1727 DUMPREG(DSI_VC_IRQENABLE(1));
1728
1729 DUMPREG(DSI_VC_CTRL(2));
1730 DUMPREG(DSI_VC_TE(2));
1731 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1732 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1733 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1734 DUMPREG(DSI_VC_IRQSTATUS(2));
1735 DUMPREG(DSI_VC_IRQENABLE(2));
1736
1737 DUMPREG(DSI_VC_CTRL(3));
1738 DUMPREG(DSI_VC_TE(3));
1739 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1740 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1741 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1742 DUMPREG(DSI_VC_IRQSTATUS(3));
1743 DUMPREG(DSI_VC_IRQENABLE(3));
1744
1745 DUMPREG(DSI_DSIPHY_CFG0);
1746 DUMPREG(DSI_DSIPHY_CFG1);
1747 DUMPREG(DSI_DSIPHY_CFG2);
1748 DUMPREG(DSI_DSIPHY_CFG5);
1749
1750 DUMPREG(DSI_PLL_CONTROL);
1751 DUMPREG(DSI_PLL_STATUS);
1752 DUMPREG(DSI_PLL_GO);
1753 DUMPREG(DSI_PLL_CONFIGURATION1);
1754 DUMPREG(DSI_PLL_CONFIGURATION2);
1755
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301756 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001757 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001758#undef DUMPREG
1759}
1760
Archit Taneja5a8b5722011-05-12 17:26:29 +05301761static void dsi1_dump_regs(struct seq_file *s)
1762{
1763 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1764
1765 dsi_dump_dsidev_regs(dsidev, s);
1766}
1767
1768static void dsi2_dump_regs(struct seq_file *s)
1769{
1770 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1771
1772 dsi_dump_dsidev_regs(dsidev, s);
1773}
1774
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001775enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001776 DSI_COMPLEXIO_POWER_OFF = 0x0,
1777 DSI_COMPLEXIO_POWER_ON = 0x1,
1778 DSI_COMPLEXIO_POWER_ULPS = 0x2,
1779};
1780
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301781static int dsi_cio_power(struct platform_device *dsidev,
1782 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001783{
1784 int t = 0;
1785
1786 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301787 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001788
1789 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301790 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
1791 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001792 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001793 DSSERR("failed to set complexio power state to "
1794 "%d\n", state);
1795 return -ENODEV;
1796 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001797 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001798 }
1799
1800 return 0;
1801}
1802
Archit Taneja0c656222011-05-16 15:17:09 +05301803static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
1804{
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03001805 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja0c656222011-05-16 15:17:09 +05301806 int val;
1807
1808 /* line buffer on OMAP3 is 1024 x 24bits */
1809 /* XXX: for some reason using full buffer size causes
1810 * considerable TX slowdown with update sizes that fill the
1811 * whole buffer */
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03001812 if (!(dsi->data->quirks & DSI_QUIRK_GNQ))
Archit Taneja0c656222011-05-16 15:17:09 +05301813 return 1023 * 3;
1814
1815 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
1816
1817 switch (val) {
1818 case 1:
1819 return 512 * 3; /* 512x24 bits */
1820 case 2:
1821 return 682 * 3; /* 682x24 bits */
1822 case 3:
1823 return 853 * 3; /* 853x24 bits */
1824 case 4:
1825 return 1024 * 3; /* 1024x24 bits */
1826 case 5:
1827 return 1194 * 3; /* 1194x24 bits */
1828 case 6:
1829 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03001830 case 7:
1831 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05301832 default:
1833 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001834 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05301835 }
1836}
1837
Archit Taneja9e7e9372012-08-14 12:29:22 +05301838static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001839{
Tomi Valkeinen48368392011-10-13 11:22:39 +03001840 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1841 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
1842 static const enum dsi_lane_function functions[] = {
1843 DSI_LANE_CLK,
1844 DSI_LANE_DATA1,
1845 DSI_LANE_DATA2,
1846 DSI_LANE_DATA3,
1847 DSI_LANE_DATA4,
1848 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001849 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03001850 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001851
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301852 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05301853
Tomi Valkeinen48368392011-10-13 11:22:39 +03001854 for (i = 0; i < dsi->num_lanes_used; ++i) {
1855 unsigned offset = offsets[i];
1856 unsigned polarity, lane_number;
1857 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05301858
Tomi Valkeinen48368392011-10-13 11:22:39 +03001859 for (t = 0; t < dsi->num_lanes_supported; ++t)
1860 if (dsi->lanes[t].function == functions[i])
1861 break;
1862
1863 if (t == dsi->num_lanes_supported)
1864 return -EINVAL;
1865
1866 lane_number = t;
1867 polarity = dsi->lanes[t].polarity;
1868
1869 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
1870 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05301871 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03001872
1873 /* clear the unused lanes */
1874 for (; i < dsi->num_lanes_supported; ++i) {
1875 unsigned offset = offsets[i];
1876
1877 r = FLD_MOD(r, 0, offset + 2, offset);
1878 r = FLD_MOD(r, 0, offset + 3, offset + 3);
1879 }
1880
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301881 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001882
Tomi Valkeinen48368392011-10-13 11:22:39 +03001883 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001884}
1885
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301886static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001887{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301888 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1889
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001890 /* convert time in ns to ddr ticks, rounding up */
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001891 unsigned long ddr_clk = dsi->pll.cinfo.clkdco / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001892 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
1893}
1894
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301895static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001896{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301897 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1898
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001899 unsigned long ddr_clk = dsi->pll.cinfo.clkdco / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001900 return ddr * 1000 * 1000 / (ddr_clk / 1000);
1901}
1902
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301903static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001904{
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03001905 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001906 u32 r;
1907 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
1908 u32 tlpx_half, tclk_trail, tclk_zero;
1909 u32 tclk_prepare;
1910
1911 /* calculate timings */
1912
1913 /* 1 * DDR_CLK = 2 * UI */
1914
1915 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301916 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001917
1918 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301919 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001920
1921 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301922 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001923
1924 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301925 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001926
1927 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301928 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001929
1930 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301931 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001932
1933 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301934 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001935
1936 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301937 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001938
1939 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301940 ths_prepare, ddr2ns(dsidev, ths_prepare),
1941 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001942 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301943 ths_trail, ddr2ns(dsidev, ths_trail),
1944 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001945
1946 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
1947 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301948 tlpx_half, ddr2ns(dsidev, tlpx_half),
1949 tclk_trail, ddr2ns(dsidev, tclk_trail),
1950 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001951 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301952 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001953
1954 /* program timings */
1955
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301956 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001957 r = FLD_MOD(r, ths_prepare, 31, 24);
1958 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
1959 r = FLD_MOD(r, ths_trail, 15, 8);
1960 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301961 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001962
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301963 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03001964 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001965 r = FLD_MOD(r, tclk_trail, 15, 8);
1966 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03001967
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03001968 if (dsi->data->quirks & DSI_QUIRK_PHY_DCC) {
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03001969 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
1970 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
1971 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
1972 }
1973
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301974 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001975
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301976 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001977 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301978 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001979}
1980
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001981/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05301982static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001983 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001984{
Archit Taneja75d72472011-05-16 15:17:08 +05301985 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001986 int i;
1987 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03001988 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001989
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001990 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001991
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001992 for (i = 0; i < dsi->num_lanes_supported; ++i) {
1993 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001994
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001995 if (mask_p & (1 << i))
1996 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001997
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001998 if (mask_n & (1 << i))
1999 l |= 1 << (i * 2 + (p ? 1 : 0));
2000 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002001
2002 /*
2003 * Bits in REGLPTXSCPDAT4TO0DXDY:
2004 * 17: DY0 18: DX0
2005 * 19: DY1 20: DX1
2006 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302007 * 23: DY3 24: DX3
2008 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002009 */
2010
2011 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302012
2013 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302014 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002015
2016 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302017
2018 /* ENLPTXSCPDAT */
2019 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002020}
2021
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302022static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002023{
2024 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302025 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002026 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302027 /* REGLPTXSCPDAT4TO0DXDY */
2028 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002029}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002030
Archit Taneja9e7e9372012-08-14 12:29:22 +05302031static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002032{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002033 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2034 int t, i;
2035 bool in_use[DSI_MAX_NR_LANES];
2036 static const u8 offsets_old[] = { 28, 27, 26 };
2037 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2038 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002039
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03002040 if (dsi->data->quirks & DSI_QUIRK_REVERSE_TXCLKESC)
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002041 offsets = offsets_old;
2042 else
2043 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002044
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002045 for (i = 0; i < dsi->num_lanes_supported; ++i)
2046 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002047
2048 t = 100000;
2049 while (true) {
2050 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002051 int ok;
2052
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302053 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002054
2055 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002056 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2057 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002058 ok++;
2059 }
2060
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002061 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002062 break;
2063
2064 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002065 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2066 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002067 continue;
2068
2069 DSSERR("CIO TXCLKESC%d domain not coming " \
2070 "out of reset\n", i);
2071 }
2072 return -EIO;
2073 }
2074 }
2075
2076 return 0;
2077}
2078
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002079/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302080static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002081{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002082 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2083 unsigned mask = 0;
2084 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002085
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002086 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2087 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2088 mask |= 1 << i;
2089 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002090
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002091 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002092}
2093
Laurent Pinchart9e1305d2017-08-05 01:43:53 +03002094/* OMAP4 CONTROL_DSIPHY */
2095#define OMAP4_DSIPHY_SYSCON_OFFSET 0x78
2096
2097#define OMAP4_DSI2_LANEENABLE_SHIFT 29
2098#define OMAP4_DSI2_LANEENABLE_MASK (0x7 << 29)
2099#define OMAP4_DSI1_LANEENABLE_SHIFT 24
2100#define OMAP4_DSI1_LANEENABLE_MASK (0x1f << 24)
2101#define OMAP4_DSI1_PIPD_SHIFT 19
2102#define OMAP4_DSI1_PIPD_MASK (0x1f << 19)
2103#define OMAP4_DSI2_PIPD_SHIFT 14
2104#define OMAP4_DSI2_PIPD_MASK (0x1f << 14)
2105
2106static int dsi_omap4_mux_pads(struct dsi_data *dsi, unsigned int lanes)
2107{
2108 u32 enable_mask, enable_shift;
2109 u32 pipd_mask, pipd_shift;
Laurent Pinchart9e1305d2017-08-05 01:43:53 +03002110
2111 if (!dsi->syscon)
2112 return 0;
2113
2114 if (dsi->module_id == 0) {
2115 enable_mask = OMAP4_DSI1_LANEENABLE_MASK;
2116 enable_shift = OMAP4_DSI1_LANEENABLE_SHIFT;
2117 pipd_mask = OMAP4_DSI1_PIPD_MASK;
2118 pipd_shift = OMAP4_DSI1_PIPD_SHIFT;
2119 } else if (dsi->module_id == 1) {
2120 enable_mask = OMAP4_DSI2_LANEENABLE_MASK;
2121 enable_shift = OMAP4_DSI2_LANEENABLE_SHIFT;
2122 pipd_mask = OMAP4_DSI2_PIPD_MASK;
2123 pipd_shift = OMAP4_DSI2_PIPD_SHIFT;
2124 } else {
2125 return -ENODEV;
2126 }
2127
Tomi Valkeinen5cdc8db2017-08-10 15:11:03 +03002128 return regmap_update_bits(dsi->syscon, OMAP4_DSIPHY_SYSCON_OFFSET,
2129 enable_mask | pipd_mask,
2130 (lanes << enable_shift) | (lanes << pipd_shift));
Laurent Pinchart9e1305d2017-08-05 01:43:53 +03002131}
2132
2133static int dsi_enable_pads(struct dsi_data *dsi, unsigned int lane_mask)
2134{
2135 return dsi_omap4_mux_pads(dsi, lane_mask);
2136}
2137
2138static void dsi_disable_pads(struct dsi_data *dsi)
2139{
2140 dsi_omap4_mux_pads(dsi, 0);
2141}
2142
Archit Taneja9e7e9372012-08-14 12:29:22 +05302143static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002144{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302145 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002146 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002147 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002148
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302149 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002150
Laurent Pinchart9e1305d2017-08-05 01:43:53 +03002151 r = dsi_enable_pads(dsi, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002152 if (r)
2153 return r;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03002154
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302155 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002156
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002157 /* A dummy read using the SCP interface to any DSIPHY register is
2158 * required after DSIPHY reset to complete the reset of the DSI complex
2159 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302160 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002161
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302162 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002163 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2164 r = -EIO;
2165 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002166 }
2167
Archit Taneja9e7e9372012-08-14 12:29:22 +05302168 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002169 if (r)
2170 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002171
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002172 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302173 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002174 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2175 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2176 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2177 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302178 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002179
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302180 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002181 unsigned mask_p;
2182 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302183
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002184 DSSDBG("manual ulps exit\n");
2185
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002186 /* ULPS is exited by Mark-1 state for 1ms, followed by
2187 * stop state. DSS HW cannot do this via the normal
2188 * ULPS exit sequence, as after reset the DSS HW thinks
2189 * that we are not in ULPS mode, and refuses to send the
2190 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002191 * manually by setting positive lines high and negative lines
2192 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002193 */
2194
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002195 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302196
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002197 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2198 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2199 continue;
2200 mask_p |= 1 << i;
2201 }
Archit Taneja75d72472011-05-16 15:17:08 +05302202
Archit Taneja9e7e9372012-08-14 12:29:22 +05302203 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002204 }
2205
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302206 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002207 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002208 goto err_cio_pwr;
2209
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302210 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002211 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2212 r = -ENODEV;
2213 goto err_cio_pwr_dom;
2214 }
2215
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302216 dsi_if_enable(dsidev, true);
2217 dsi_if_enable(dsidev, false);
2218 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002219
Archit Taneja9e7e9372012-08-14 12:29:22 +05302220 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002221 if (r)
2222 goto err_tx_clk_esc_rst;
2223
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302224 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002225 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2226 ktime_t wait = ns_to_ktime(1000 * 1000);
2227 set_current_state(TASK_UNINTERRUPTIBLE);
2228 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2229
2230 /* Disable the override. The lanes should be set to Mark-11
2231 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302232 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002233 }
2234
2235 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302236 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002237
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302238 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002239
Archit Tanejadca2b152012-08-16 18:02:00 +05302240 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302241 /* DDR_CLK_ALWAYS_ON */
2242 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302243 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302244 }
2245
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302246 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002247
2248 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002249
2250 return 0;
2251
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002252err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302253 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002254err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302255 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002256err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302257 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302258 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002259err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302260 dsi_disable_scp_clk(dsidev);
Laurent Pinchart9e1305d2017-08-05 01:43:53 +03002261 dsi_disable_pads(dsi);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002262 return r;
2263}
2264
Archit Taneja9e7e9372012-08-14 12:29:22 +05302265static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002266{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002267 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302268
Archit Taneja8af6ff02011-09-05 16:48:27 +05302269 /* DDR_CLK_ALWAYS_ON */
2270 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2271
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302272 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2273 dsi_disable_scp_clk(dsidev);
Laurent Pinchart9e1305d2017-08-05 01:43:53 +03002274 dsi_disable_pads(dsi);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002275}
2276
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302277static void dsi_config_tx_fifo(struct platform_device *dsidev,
2278 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002279 enum fifo_size size3, enum fifo_size size4)
2280{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302281 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002282 u32 r = 0;
2283 int add = 0;
2284 int i;
2285
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002286 dsi->vc[0].tx_fifo_size = size1;
2287 dsi->vc[1].tx_fifo_size = size2;
2288 dsi->vc[2].tx_fifo_size = size3;
2289 dsi->vc[3].tx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002290
2291 for (i = 0; i < 4; i++) {
2292 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002293 int size = dsi->vc[i].tx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002294
2295 if (add + size > 4) {
2296 DSSERR("Illegal FIFO configuration\n");
2297 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002298 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002299 }
2300
2301 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2302 r |= v << (8 * i);
2303 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2304 add += size;
2305 }
2306
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302307 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002308}
2309
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302310static void dsi_config_rx_fifo(struct platform_device *dsidev,
2311 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002312 enum fifo_size size3, enum fifo_size size4)
2313{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302314 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002315 u32 r = 0;
2316 int add = 0;
2317 int i;
2318
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002319 dsi->vc[0].rx_fifo_size = size1;
2320 dsi->vc[1].rx_fifo_size = size2;
2321 dsi->vc[2].rx_fifo_size = size3;
2322 dsi->vc[3].rx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002323
2324 for (i = 0; i < 4; i++) {
2325 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002326 int size = dsi->vc[i].rx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002327
2328 if (add + size > 4) {
2329 DSSERR("Illegal FIFO configuration\n");
2330 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002331 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002332 }
2333
2334 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2335 r |= v << (8 * i);
2336 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2337 add += size;
2338 }
2339
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302340 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002341}
2342
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302343static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002344{
2345 u32 r;
2346
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302347 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002348 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302349 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002350
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302351 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002352 DSSERR("TX_STOP bit not going down\n");
2353 return -EIO;
2354 }
2355
2356 return 0;
2357}
2358
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302359static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002360{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302361 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002362}
2363
2364static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2365{
Archit Taneja2e868db2011-05-12 17:26:28 +05302366 struct dsi_packet_sent_handler_data *vp_data =
2367 (struct dsi_packet_sent_handler_data *) data;
2368 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302369 const int channel = dsi->update_channel;
2370 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002371
Archit Taneja2e868db2011-05-12 17:26:28 +05302372 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2373 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002374}
2375
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302376static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002377{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302378 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302379 DECLARE_COMPLETION_ONSTACK(completion);
Julia Lawall39917f02014-08-23 13:20:29 +02002380 struct dsi_packet_sent_handler_data vp_data = {
2381 .dsidev = dsidev,
2382 .completion = &completion
2383 };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002384 int r = 0;
2385 u8 bit;
2386
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302387 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002388
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302389 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302390 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002391 if (r)
2392 goto err0;
2393
2394 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302395 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002396 if (wait_for_completion_timeout(&completion,
2397 msecs_to_jiffies(10)) == 0) {
2398 DSSERR("Failed to complete previous frame transfer\n");
2399 r = -EIO;
2400 goto err1;
2401 }
2402 }
2403
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302404 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302405 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002406
2407 return 0;
2408err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302409 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302410 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002411err0:
2412 return r;
2413}
2414
2415static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2416{
Archit Taneja2e868db2011-05-12 17:26:28 +05302417 struct dsi_packet_sent_handler_data *l4_data =
2418 (struct dsi_packet_sent_handler_data *) data;
2419 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302420 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002421
Archit Taneja2e868db2011-05-12 17:26:28 +05302422 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2423 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002424}
2425
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302426static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002427{
Archit Taneja2e868db2011-05-12 17:26:28 +05302428 DECLARE_COMPLETION_ONSTACK(completion);
Julia Lawall39917f02014-08-23 13:20:29 +02002429 struct dsi_packet_sent_handler_data l4_data = {
2430 .dsidev = dsidev,
2431 .completion = &completion
2432 };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002433 int r = 0;
2434
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302435 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302436 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002437 if (r)
2438 goto err0;
2439
2440 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302441 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002442 if (wait_for_completion_timeout(&completion,
2443 msecs_to_jiffies(10)) == 0) {
2444 DSSERR("Failed to complete previous l4 transfer\n");
2445 r = -EIO;
2446 goto err1;
2447 }
2448 }
2449
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302450 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302451 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002452
2453 return 0;
2454err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302455 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302456 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002457err0:
2458 return r;
2459}
2460
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302461static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002462{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302463 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2464
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302465 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002466
2467 WARN_ON(in_interrupt());
2468
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302469 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002470 return 0;
2471
Archit Tanejad6049142011-08-22 11:58:08 +05302472 switch (dsi->vc[channel].source) {
2473 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302474 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302475 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302476 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002477 default:
2478 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002479 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002480 }
2481}
2482
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302483static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2484 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002485{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002486 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2487 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002488
2489 enable = enable ? 1 : 0;
2490
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302491 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002492
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302493 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2494 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002495 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2496 return -EIO;
2497 }
2498
2499 return 0;
2500}
2501
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302502static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002503{
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002504 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002505 u32 r;
2506
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302507 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002508
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302509 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002510
2511 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2512 DSSERR("VC(%d) busy when trying to configure it!\n",
2513 channel);
2514
2515 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2516 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2517 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2518 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2519 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2520 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2521 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03002522 if (dsi->data->quirks & DSI_QUIRK_VC_OCP_WIDTH)
Archit Taneja9613c022011-03-22 06:33:36 -05002523 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002524
2525 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2526 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2527
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302528 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002529
2530 dsi->vc[channel].source = DSI_VC_SOURCE_L4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002531}
2532
Archit Tanejad6049142011-08-22 11:58:08 +05302533static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2534 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002535{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302536 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2537
Archit Tanejad6049142011-08-22 11:58:08 +05302538 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002539 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002540
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302541 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002542
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302543 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002544
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302545 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002546
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002547 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302548 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002549 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002550 return -EIO;
2551 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002552
Archit Tanejad6049142011-08-22 11:58:08 +05302553 /* SOURCE, 0 = L4, 1 = video port */
2554 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002555
Archit Taneja9613c022011-03-22 06:33:36 -05002556 /* DCS_CMD_ENABLE */
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03002557 if (dsi->data->quirks & DSI_QUIRK_DCS_CMD_CONFIG_VC) {
Archit Tanejad6049142011-08-22 11:58:08 +05302558 bool enable = source == DSI_VC_SOURCE_VP;
2559 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2560 }
Archit Taneja9613c022011-03-22 06:33:36 -05002561
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302562 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002563
Archit Tanejad6049142011-08-22 11:58:08 +05302564 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002565
2566 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002567}
2568
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002569static void dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05302570 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002571{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302572 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302573 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302574
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002575 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2576
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302577 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002578
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302579 dsi_vc_enable(dsidev, channel, 0);
2580 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002581
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302582 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002583
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302584 dsi_vc_enable(dsidev, channel, 1);
2585 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002586
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302587 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302588
2589 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302590 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302591 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002592}
2593
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302594static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002595{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302596 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002597 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302598 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002599 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2600 (val >> 0) & 0xff,
2601 (val >> 8) & 0xff,
2602 (val >> 16) & 0xff,
2603 (val >> 24) & 0xff);
2604 }
2605}
2606
2607static void dsi_show_rx_ack_with_err(u16 err)
2608{
2609 DSSERR("\tACK with ERROR (%#x):\n", err);
2610 if (err & (1 << 0))
2611 DSSERR("\t\tSoT Error\n");
2612 if (err & (1 << 1))
2613 DSSERR("\t\tSoT Sync Error\n");
2614 if (err & (1 << 2))
2615 DSSERR("\t\tEoT Sync Error\n");
2616 if (err & (1 << 3))
2617 DSSERR("\t\tEscape Mode Entry Command Error\n");
2618 if (err & (1 << 4))
2619 DSSERR("\t\tLP Transmit Sync Error\n");
2620 if (err & (1 << 5))
2621 DSSERR("\t\tHS Receive Timeout Error\n");
2622 if (err & (1 << 6))
2623 DSSERR("\t\tFalse Control Error\n");
2624 if (err & (1 << 7))
2625 DSSERR("\t\t(reserved7)\n");
2626 if (err & (1 << 8))
2627 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2628 if (err & (1 << 9))
2629 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2630 if (err & (1 << 10))
2631 DSSERR("\t\tChecksum Error\n");
2632 if (err & (1 << 11))
2633 DSSERR("\t\tData type not recognized\n");
2634 if (err & (1 << 12))
2635 DSSERR("\t\tInvalid VC ID\n");
2636 if (err & (1 << 13))
2637 DSSERR("\t\tInvalid Transmission Length\n");
2638 if (err & (1 << 14))
2639 DSSERR("\t\t(reserved14)\n");
2640 if (err & (1 << 15))
2641 DSSERR("\t\tDSI Protocol Violation\n");
2642}
2643
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302644static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2645 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002646{
2647 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302648 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002649 u32 val;
2650 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302651 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002652 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002653 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302654 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002655 u16 err = FLD_GET(val, 23, 8);
2656 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302657 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002658 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002659 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302660 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002661 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002662 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302663 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002664 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002665 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302666 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002667 } else {
2668 DSSERR("\tunknown datatype 0x%02x\n", dt);
2669 }
2670 }
2671 return 0;
2672}
2673
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302674static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002675{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302676 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2677
2678 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002679 DSSDBG("dsi_vc_send_bta %d\n", channel);
2680
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302681 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002682
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302683 /* RX_FIFO_NOT_EMPTY */
2684 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002685 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302686 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002687 }
2688
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302689 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002690
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002691 /* flush posted write */
2692 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2693
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002694 return 0;
2695}
2696
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002697static int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002698{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302699 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002700 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002701 int r = 0;
2702 u32 err;
2703
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302704 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002705 &completion, DSI_VC_IRQ_BTA);
2706 if (r)
2707 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002708
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302709 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002710 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002711 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002712 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002713
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302714 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002715 if (r)
2716 goto err2;
2717
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002718 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002719 msecs_to_jiffies(500)) == 0) {
2720 DSSERR("Failed to receive BTA\n");
2721 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002722 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002723 }
2724
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302725 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002726 if (err) {
2727 DSSERR("Error while sending BTA: %x\n", err);
2728 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002729 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002730 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002731err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302732 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002733 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002734err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302735 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002736 &completion, DSI_VC_IRQ_BTA);
2737err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002738 return r;
2739}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002740
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302741static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2742 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002743{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302744 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002745 u32 val;
2746 u8 data_id;
2747
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302748 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002749
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302750 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002751
2752 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2753 FLD_VAL(ecc, 31, 24);
2754
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302755 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002756}
2757
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302758static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2759 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002760{
2761 u32 val;
2762
2763 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2764
2765/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2766 b1, b2, b3, b4, val); */
2767
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302768 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002769}
2770
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302771static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2772 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002773{
2774 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302775 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002776 int i;
2777 u8 *p;
2778 int r = 0;
2779 u8 b1, b2, b3, b4;
2780
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302781 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002782 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2783
2784 /* len + header */
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002785 if (dsi->vc[channel].tx_fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002786 DSSERR("unable to send long packet: packet too long.\n");
2787 return -EINVAL;
2788 }
2789
Archit Tanejad6049142011-08-22 11:58:08 +05302790 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002791
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302792 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002793
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002794 p = data;
2795 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302796 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002797 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002798
2799 b1 = *p++;
2800 b2 = *p++;
2801 b3 = *p++;
2802 b4 = *p++;
2803
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302804 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002805 }
2806
2807 i = len % 4;
2808 if (i) {
2809 b1 = 0; b2 = 0; b3 = 0;
2810
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302811 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002812 DSSDBG("\tsending remainder bytes %d\n", i);
2813
2814 switch (i) {
2815 case 3:
2816 b1 = *p++;
2817 b2 = *p++;
2818 b3 = *p++;
2819 break;
2820 case 2:
2821 b1 = *p++;
2822 b2 = *p++;
2823 break;
2824 case 1:
2825 b1 = *p++;
2826 break;
2827 }
2828
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302829 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002830 }
2831
2832 return r;
2833}
2834
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302835static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
2836 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002837{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302838 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002839 u32 r;
2840 u8 data_id;
2841
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302842 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002843
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302844 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002845 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
2846 channel,
2847 data_type, data & 0xff, (data >> 8) & 0xff);
2848
Archit Tanejad6049142011-08-22 11:58:08 +05302849 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002850
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302851 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002852 DSSERR("ERROR FIFO FULL, aborting transfer\n");
2853 return -EINVAL;
2854 }
2855
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302856 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002857
2858 r = (data_id << 0) | (data << 8) | (ecc << 24);
2859
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302860 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002861
2862 return 0;
2863}
2864
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002865static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002866{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302867 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302868
Archit Taneja18b7d092011-09-05 17:01:08 +05302869 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
2870 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002871}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002872
Archit Taneja9e7e9372012-08-14 12:29:22 +05302873static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302874 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002875{
2876 int r;
2877
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302878 if (len == 0) {
2879 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302880 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302881 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
2882 } else if (len == 1) {
2883 r = dsi_vc_send_short(dsidev, channel,
2884 type == DSS_DSI_CONTENT_GENERIC ?
2885 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302886 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002887 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302888 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302889 type == DSS_DSI_CONTENT_GENERIC ?
2890 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302891 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002892 data[0] | (data[1] << 8), 0);
2893 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302894 r = dsi_vc_send_long(dsidev, channel,
2895 type == DSS_DSI_CONTENT_GENERIC ?
2896 MIPI_DSI_GENERIC_LONG_WRITE :
2897 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002898 }
2899
2900 return r;
2901}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302902
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002903static int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302904 u8 *data, int len)
2905{
Archit Taneja9e7e9372012-08-14 12:29:22 +05302906 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2907
2908 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302909 DSS_DSI_CONTENT_DCS);
2910}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002911
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002912static int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302913 u8 *data, int len)
2914{
Archit Taneja9e7e9372012-08-14 12:29:22 +05302915 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2916
2917 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302918 DSS_DSI_CONTENT_GENERIC);
2919}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302920
2921static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
2922 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002923{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302924 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002925 int r;
2926
Archit Taneja9e7e9372012-08-14 12:29:22 +05302927 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002928 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002929 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002930
Archit Taneja1ffefe72011-05-12 17:26:24 +05302931 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002932 if (r)
2933 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002934
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302935 /* RX_FIFO_NOT_EMPTY */
2936 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03002937 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302938 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03002939 r = -EIO;
2940 goto err;
2941 }
2942
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002943 return 0;
2944err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302945 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002946 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002947 return r;
2948}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302949
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002950static int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302951 int len)
2952{
2953 return dsi_vc_write_common(dssdev, channel, data, len,
2954 DSS_DSI_CONTENT_DCS);
2955}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002956
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002957static int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302958 int len)
2959{
2960 return dsi_vc_write_common(dssdev, channel, data, len,
2961 DSS_DSI_CONTENT_GENERIC);
2962}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302963
Archit Taneja9e7e9372012-08-14 12:29:22 +05302964static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05302965 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002966{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302967 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05302968 int r;
2969
2970 if (dsi->debug_read)
2971 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
2972 channel, dcs_cmd);
2973
2974 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
2975 if (r) {
2976 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
2977 " failed\n", channel, dcs_cmd);
2978 return r;
2979 }
2980
2981 return 0;
2982}
2983
Archit Taneja9e7e9372012-08-14 12:29:22 +05302984static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05302985 int channel, u8 *reqdata, int reqlen)
2986{
Archit Tanejab3b89c02011-08-30 16:07:39 +05302987 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2988 u16 data;
2989 u8 data_type;
2990 int r;
2991
2992 if (dsi->debug_read)
2993 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
2994 channel, reqlen);
2995
2996 if (reqlen == 0) {
2997 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
2998 data = 0;
2999 } else if (reqlen == 1) {
3000 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3001 data = reqdata[0];
3002 } else if (reqlen == 2) {
3003 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3004 data = reqdata[0] | (reqdata[1] << 8);
3005 } else {
3006 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003007 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303008 }
3009
3010 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3011 if (r) {
3012 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3013 " failed\n", channel, reqlen);
3014 return r;
3015 }
3016
3017 return 0;
3018}
3019
3020static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3021 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303022{
3023 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003024 u32 val;
3025 u8 dt;
3026 int r;
3027
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003028 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303029 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003030 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003031 r = -EIO;
3032 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003033 }
3034
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303035 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303036 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003037 DSSDBG("\theader: %08x\n", val);
3038 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303039 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003040 u16 err = FLD_GET(val, 23, 8);
3041 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003042 r = -EIO;
3043 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003044
Archit Tanejab3b89c02011-08-30 16:07:39 +05303045 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3046 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3047 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003048 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303049 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303050 DSSDBG("\t%s short response, 1 byte: %02x\n",
3051 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3052 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003053
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003054 if (buflen < 1) {
3055 r = -EIO;
3056 goto err;
3057 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003058
3059 buf[0] = data;
3060
3061 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303062 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3063 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3064 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003065 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303066 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303067 DSSDBG("\t%s short response, 2 byte: %04x\n",
3068 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3069 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003070
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003071 if (buflen < 2) {
3072 r = -EIO;
3073 goto err;
3074 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003075
3076 buf[0] = data & 0xff;
3077 buf[1] = (data >> 8) & 0xff;
3078
3079 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303080 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3081 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3082 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003083 int w;
3084 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303085 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303086 DSSDBG("\t%s long response, len %d\n",
3087 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3088 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003089
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003090 if (len > buflen) {
3091 r = -EIO;
3092 goto err;
3093 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003094
3095 /* two byte checksum ends the packet, not included in len */
3096 for (w = 0; w < len + 2;) {
3097 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303098 val = dsi_read_reg(dsidev,
3099 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303100 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003101 DSSDBG("\t\t%02x %02x %02x %02x\n",
3102 (val >> 0) & 0xff,
3103 (val >> 8) & 0xff,
3104 (val >> 16) & 0xff,
3105 (val >> 24) & 0xff);
3106
3107 for (b = 0; b < 4; ++b) {
3108 if (w < len)
3109 buf[w] = (val >> (b * 8)) & 0xff;
3110 /* we discard the 2 byte checksum */
3111 ++w;
3112 }
3113 }
3114
3115 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003116 } else {
3117 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003118 r = -EIO;
3119 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003120 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003121
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003122err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303123 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3124 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003125
Archit Tanejab8509752011-08-30 15:48:23 +05303126 return r;
3127}
3128
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003129static int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
Archit Tanejab8509752011-08-30 15:48:23 +05303130 u8 *buf, int buflen)
3131{
3132 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3133 int r;
3134
Archit Taneja9e7e9372012-08-14 12:29:22 +05303135 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303136 if (r)
3137 goto err;
3138
3139 r = dsi_vc_send_bta_sync(dssdev, channel);
3140 if (r)
3141 goto err;
3142
Archit Tanejab3b89c02011-08-30 16:07:39 +05303143 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3144 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303145 if (r < 0)
3146 goto err;
3147
3148 if (r != buflen) {
3149 r = -EIO;
3150 goto err;
3151 }
3152
3153 return 0;
3154err:
3155 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3156 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003157}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003158
Archit Tanejab3b89c02011-08-30 16:07:39 +05303159static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3160 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3161{
3162 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3163 int r;
3164
Archit Taneja9e7e9372012-08-14 12:29:22 +05303165 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303166 if (r)
3167 return r;
3168
3169 r = dsi_vc_send_bta_sync(dssdev, channel);
3170 if (r)
3171 return r;
3172
3173 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3174 DSS_DSI_CONTENT_GENERIC);
3175 if (r < 0)
3176 return r;
3177
3178 if (r != buflen) {
3179 r = -EIO;
3180 return r;
3181 }
3182
3183 return 0;
3184}
3185
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003186static int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05303187 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003188{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303189 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3190
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303191 return dsi_vc_send_short(dsidev, channel,
3192 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003193}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003194
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303195static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003196{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303197 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003198 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003199 int r, i;
3200 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003201
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303202 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003203
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303204 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003205
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303206 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003207
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303208 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003209 return 0;
3210
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003211 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303212 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003213 dsi_if_enable(dsidev, 0);
3214 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3215 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003216 }
3217
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303218 dsi_sync_vc(dsidev, 0);
3219 dsi_sync_vc(dsidev, 1);
3220 dsi_sync_vc(dsidev, 2);
3221 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003222
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303223 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003224
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303225 dsi_vc_enable(dsidev, 0, false);
3226 dsi_vc_enable(dsidev, 1, false);
3227 dsi_vc_enable(dsidev, 2, false);
3228 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003229
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303230 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003231 DSSERR("HS busy when enabling ULPS\n");
3232 return -EIO;
3233 }
3234
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303235 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003236 DSSERR("LP busy when enabling ULPS\n");
3237 return -EIO;
3238 }
3239
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303240 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003241 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3242 if (r)
3243 return r;
3244
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003245 mask = 0;
3246
3247 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3248 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3249 continue;
3250 mask |= 1 << i;
3251 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003252 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3253 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003254 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003255
Tomi Valkeinena702c852011-10-12 10:10:21 +03003256 /* flush posted write and wait for SCP interface to finish the write */
3257 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003258
3259 if (wait_for_completion_timeout(&completion,
3260 msecs_to_jiffies(1000)) == 0) {
3261 DSSERR("ULPS enable timeout\n");
3262 r = -EIO;
3263 goto err;
3264 }
3265
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303266 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003267 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3268
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003269 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003270 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003271
Tomi Valkeinena702c852011-10-12 10:10:21 +03003272 /* flush posted write and wait for SCP interface to finish the write */
3273 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003274
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303275 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003276
3277 dsi_if_enable(dsidev, false);
3278
3279 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303280
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003281 return 0;
3282
3283err:
3284 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303285 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3286 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003287}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003288
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003289static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3290 unsigned ticks, bool x4, bool x16)
3291{
3292 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003293 unsigned long total_ticks;
3294 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303295
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003296 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303297
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003298 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003299 fck = dsi_fclk_rate(dsidev);
3300
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003301 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303302 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003303 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003304 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3305 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3306 dsi_write_reg(dsidev, DSI_TIMING2, r);
3307
3308 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3309
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003310 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3311 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303312 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3313 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003314}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003315
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003316static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3317 bool x8, bool x16)
3318{
3319 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003320 unsigned long total_ticks;
3321 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303322
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003323 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303324
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003325 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003326 fck = dsi_fclk_rate(dsidev);
3327
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003328 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303329 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003330 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003331 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3332 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3333 dsi_write_reg(dsidev, DSI_TIMING1, r);
3334
3335 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3336
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003337 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3338 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303339 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3340 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003341}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003342
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003343static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3344 unsigned ticks, bool x4, bool x16)
3345{
3346 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003347 unsigned long total_ticks;
3348 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303349
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003350 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303351
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003352 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003353 fck = dsi_fclk_rate(dsidev);
3354
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003355 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303356 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003357 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003358 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3359 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3360 dsi_write_reg(dsidev, DSI_TIMING1, r);
3361
3362 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3363
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003364 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3365 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303366 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3367 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003368}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003369
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003370static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3371 unsigned ticks, bool x4, bool x16)
3372{
3373 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003374 unsigned long total_ticks;
3375 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303376
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003377 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303378
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003379 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003380 fck = dsi_get_txbyteclkhs(dsidev);
3381
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003382 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303383 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003384 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003385 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3386 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3387 dsi_write_reg(dsidev, DSI_TIMING2, r);
3388
3389 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3390
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003391 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3392 total_ticks,
3393 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303394 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003395}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303396
Archit Taneja9e7e9372012-08-14 12:29:22 +05303397static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303398{
Archit Tanejadca2b152012-08-16 18:02:00 +05303399 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303400 int num_line_buffers;
3401
Archit Tanejadca2b152012-08-16 18:02:00 +05303402 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303403 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003404 struct videomode *vm = &dsi->vm;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303405 /*
3406 * Don't use line buffers if width is greater than the video
3407 * port's line buffer size
3408 */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003409 if (dsi->line_buffer_size <= vm->hactive * bpp / 8)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303410 num_line_buffers = 0;
3411 else
3412 num_line_buffers = 2;
3413 } else {
3414 /* Use maximum number of line buffers in command mode */
3415 num_line_buffers = 2;
3416 }
3417
3418 /* LINE_BUFFER */
3419 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3420}
3421
Archit Taneja9e7e9372012-08-14 12:29:22 +05303422static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303423{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303424 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003425 bool sync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303426 u32 r;
3427
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003428 if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE)
3429 sync_end = true;
3430 else
3431 sync_end = false;
3432
Archit Taneja8af6ff02011-09-05 16:48:27 +05303433 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303434 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3435 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3436 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303437 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003438 r = FLD_MOD(r, sync_end, 16, 16); /* VP_VSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303439 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003440 r = FLD_MOD(r, sync_end, 18, 18); /* VP_HSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303441 dsi_write_reg(dsidev, DSI_CTRL, r);
3442}
3443
Archit Taneja9e7e9372012-08-14 12:29:22 +05303444static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303445{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303446 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3447 int blanking_mode = dsi->vm_timings.blanking_mode;
3448 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3449 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3450 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303451 u32 r;
3452
3453 /*
3454 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3455 * 1 = Long blanking packets are sent in corresponding blanking periods
3456 */
3457 r = dsi_read_reg(dsidev, DSI_CTRL);
3458 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3459 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3460 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3461 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3462 dsi_write_reg(dsidev, DSI_CTRL, r);
3463}
3464
Archit Taneja6f28c292012-05-15 11:32:18 +05303465/*
3466 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3467 * results in maximum transition time for data and clock lanes to enter and
3468 * exit HS mode. Hence, this is the scenario where the least amount of command
3469 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3470 * clock cycles that can be used to interleave command mode data in HS so that
3471 * all scenarios are satisfied.
3472 */
3473static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3474 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3475{
3476 int transition;
3477
3478 /*
3479 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3480 * time of data lanes only, if it isn't set, we need to consider HS
3481 * transition time of both data and clock lanes. HS transition time
3482 * of Scenario 3 is considered.
3483 */
3484 if (ddr_alwon) {
3485 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3486 } else {
3487 int trans1, trans2;
3488 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3489 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3490 enter_hs + 1;
3491 transition = max(trans1, trans2);
3492 }
3493
3494 return blank > transition ? blank - transition : 0;
3495}
3496
3497/*
3498 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3499 * results in maximum transition time for data lanes to enter and exit LP mode.
3500 * Hence, this is the scenario where the least amount of command mode data can
3501 * be interleaved. We program the minimum amount of bytes that can be
3502 * interleaved in LP so that all scenarios are satisfied.
3503 */
3504static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3505 int lp_clk_div, int tdsi_fclk)
3506{
3507 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3508 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3509 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3510 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3511 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3512
3513 /* maximum LP transition time according to Scenario 1 */
3514 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3515
3516 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3517 tlp_avail = thsbyte_clk * (blank - trans_lp);
3518
Archit Taneja2e063c32012-06-04 13:36:34 +05303519 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303520
3521 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3522 26) / 16;
3523
3524 return max(lp_inter, 0);
3525}
3526
Tomi Valkeinen57612172012-11-27 17:32:36 +02003527static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
Archit Taneja6f28c292012-05-15 11:32:18 +05303528{
Archit Taneja6f28c292012-05-15 11:32:18 +05303529 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3530 int blanking_mode;
3531 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3532 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3533 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3534 int tclk_trail, ths_exit, exiths_clk;
3535 bool ddr_alwon;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003536 struct videomode *vm = &dsi->vm;
Archit Taneja02c39602012-08-10 15:01:33 +05303537 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303538 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003539 int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.mX[HSDIV_DSI] + 1;
Archit Taneja6f28c292012-05-15 11:32:18 +05303540 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3541 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3542 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3543 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3544 u32 r;
3545
3546 r = dsi_read_reg(dsidev, DSI_CTRL);
3547 blanking_mode = FLD_GET(r, 20, 20);
3548 hfp_blanking_mode = FLD_GET(r, 21, 21);
3549 hbp_blanking_mode = FLD_GET(r, 22, 22);
3550 hsa_blanking_mode = FLD_GET(r, 23, 23);
3551
3552 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3553 hbp = FLD_GET(r, 11, 0);
3554 hfp = FLD_GET(r, 23, 12);
3555 hsa = FLD_GET(r, 31, 24);
3556
3557 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3558 ddr_clk_post = FLD_GET(r, 7, 0);
3559 ddr_clk_pre = FLD_GET(r, 15, 8);
3560
3561 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3562 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3563 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3564
3565 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3566 lp_clk_div = FLD_GET(r, 12, 0);
3567 ddr_alwon = FLD_GET(r, 13, 13);
3568
3569 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3570 ths_exit = FLD_GET(r, 7, 0);
3571
3572 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3573 tclk_trail = FLD_GET(r, 15, 8);
3574
3575 exiths_clk = ths_exit + tclk_trail;
3576
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003577 width_bytes = DIV_ROUND_UP(vm->hactive * bpp, 8);
Archit Taneja6f28c292012-05-15 11:32:18 +05303578 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3579
3580 if (!hsa_blanking_mode) {
3581 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3582 enter_hs_mode_lat, exit_hs_mode_lat,
3583 exiths_clk, ddr_clk_pre, ddr_clk_post);
3584 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3585 enter_hs_mode_lat, exit_hs_mode_lat,
3586 lp_clk_div, dsi_fclk_hsdiv);
3587 }
3588
3589 if (!hfp_blanking_mode) {
3590 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3591 enter_hs_mode_lat, exit_hs_mode_lat,
3592 exiths_clk, ddr_clk_pre, ddr_clk_post);
3593 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3594 enter_hs_mode_lat, exit_hs_mode_lat,
3595 lp_clk_div, dsi_fclk_hsdiv);
3596 }
3597
3598 if (!hbp_blanking_mode) {
3599 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3600 enter_hs_mode_lat, exit_hs_mode_lat,
3601 exiths_clk, ddr_clk_pre, ddr_clk_post);
3602
3603 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3604 enter_hs_mode_lat, exit_hs_mode_lat,
3605 lp_clk_div, dsi_fclk_hsdiv);
3606 }
3607
3608 if (!blanking_mode) {
3609 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3610 enter_hs_mode_lat, exit_hs_mode_lat,
3611 exiths_clk, ddr_clk_pre, ddr_clk_post);
3612
3613 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3614 enter_hs_mode_lat, exit_hs_mode_lat,
3615 lp_clk_div, dsi_fclk_hsdiv);
3616 }
3617
3618 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3619 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3620 bl_interleave_hs);
3621
3622 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3623 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3624 bl_interleave_lp);
3625
3626 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3627 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3628 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
3629 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3630 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
3631
3632 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
3633 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
3634 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
3635 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3636 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
3637
3638 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
3639 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
3640 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
3641 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
3642}
3643
Tomi Valkeinen57612172012-11-27 17:32:36 +02003644static int dsi_proto_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003645{
Archit Taneja02c39602012-08-10 15:01:33 +05303646 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003647 u32 r;
3648 int buswidth = 0;
3649
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303650 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003651 DSI_FIFO_SIZE_32,
3652 DSI_FIFO_SIZE_32,
3653 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003654
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303655 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003656 DSI_FIFO_SIZE_32,
3657 DSI_FIFO_SIZE_32,
3658 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003659
3660 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303661 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3662 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3663 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3664 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003665
Archit Taneja02c39602012-08-10 15:01:33 +05303666 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003667 case 16:
3668 buswidth = 0;
3669 break;
3670 case 18:
3671 buswidth = 1;
3672 break;
3673 case 24:
3674 buswidth = 2;
3675 break;
3676 default:
3677 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003678 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003679 }
3680
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303681 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003682 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3683 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3684 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3685 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3686 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3687 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003688 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3689 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03003690 if (!(dsi->data->quirks & DSI_QUIRK_DCS_CMD_CONFIG_VC)) {
Archit Taneja9613c022011-03-22 06:33:36 -05003691 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3692 /* DCS_CMD_CODE, 1=start, 0=continue */
3693 r = FLD_MOD(r, 0, 25, 25);
3694 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003695
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303696 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003697
Archit Taneja9e7e9372012-08-14 12:29:22 +05303698 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303699
Archit Tanejadca2b152012-08-16 18:02:00 +05303700 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05303701 dsi_config_vp_sync_events(dsidev);
3702 dsi_config_blanking_modes(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02003703 dsi_config_cmd_mode_interleaving(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303704 }
3705
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303706 dsi_vc_initial_config(dsidev, 0);
3707 dsi_vc_initial_config(dsidev, 1);
3708 dsi_vc_initial_config(dsidev, 2);
3709 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003710
3711 return 0;
3712}
3713
Archit Taneja9e7e9372012-08-14 12:29:22 +05303714static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003715{
Tomi Valkeinendb186442011-10-13 16:12:29 +03003716 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003717 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3718 unsigned tclk_pre, tclk_post;
3719 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3720 unsigned ths_trail, ths_exit;
3721 unsigned ddr_clk_pre, ddr_clk_post;
3722 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3723 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03003724 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003725 u32 r;
3726
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303727 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003728 ths_prepare = FLD_GET(r, 31, 24);
3729 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3730 ths_zero = ths_prepare_ths_zero - ths_prepare;
3731 ths_trail = FLD_GET(r, 15, 8);
3732 ths_exit = FLD_GET(r, 7, 0);
3733
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303734 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03003735 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003736 tclk_trail = FLD_GET(r, 15, 8);
3737 tclk_zero = FLD_GET(r, 7, 0);
3738
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303739 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003740 tclk_prepare = FLD_GET(r, 7, 0);
3741
3742 /* min 8*UI */
3743 tclk_pre = 20;
3744 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303745 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003746
Archit Taneja8af6ff02011-09-05 16:48:27 +05303747 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003748
3749 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3750 4);
3751 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3752
3753 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3754 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3755
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303756 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003757 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3758 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303759 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003760
3761 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3762 ddr_clk_pre,
3763 ddr_clk_post);
3764
3765 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3766 DIV_ROUND_UP(ths_prepare, 4) +
3767 DIV_ROUND_UP(ths_zero + 3, 4);
3768
3769 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3770
3771 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3772 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303773 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003774
3775 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3776 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303777
Archit Tanejadca2b152012-08-16 18:02:00 +05303778 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05303779 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303780 int hsa = dsi->vm_timings.hsa;
3781 int hfp = dsi->vm_timings.hfp;
3782 int hbp = dsi->vm_timings.hbp;
3783 int vsa = dsi->vm_timings.vsa;
3784 int vfp = dsi->vm_timings.vfp;
3785 int vbp = dsi->vm_timings.vbp;
3786 int window_sync = dsi->vm_timings.window_sync;
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003787 bool hsync_end;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003788 struct videomode *vm = &dsi->vm;
Archit Taneja02c39602012-08-10 15:01:33 +05303789 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303790 int tl, t_he, width_bytes;
3791
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003792 hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303793 t_he = hsync_end ?
3794 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
3795
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003796 width_bytes = DIV_ROUND_UP(vm->hactive * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303797
3798 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
3799 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
3800 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
3801
3802 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
3803 hfp, hsync_end ? hsa : 0, tl);
3804 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003805 vsa, vm->vactive);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303806
3807 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3808 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
3809 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
3810 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
3811 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
3812
3813 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
3814 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
3815 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
3816 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
3817 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
3818 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
3819
3820 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003821 r = FLD_MOD(r, vm->vactive, 14, 0); /* VACT */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303822 r = FLD_MOD(r, tl, 31, 16); /* TL */
3823 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
3824 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003825}
3826
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003827static int dsi_configure_pins(struct omap_dss_device *dssdev,
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03003828 const struct omap_dsi_pin_config *pin_cfg)
3829{
3830 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3831 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3832 int num_pins;
3833 const int *pins;
3834 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
3835 int num_lanes;
3836 int i;
3837
3838 static const enum dsi_lane_function functions[] = {
3839 DSI_LANE_CLK,
3840 DSI_LANE_DATA1,
3841 DSI_LANE_DATA2,
3842 DSI_LANE_DATA3,
3843 DSI_LANE_DATA4,
3844 };
3845
3846 num_pins = pin_cfg->num_pins;
3847 pins = pin_cfg->pins;
3848
3849 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
3850 || num_pins % 2 != 0)
3851 return -EINVAL;
3852
3853 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
3854 lanes[i].function = DSI_LANE_UNUSED;
3855
3856 num_lanes = 0;
3857
3858 for (i = 0; i < num_pins; i += 2) {
3859 u8 lane, pol;
3860 int dx, dy;
3861
3862 dx = pins[i];
3863 dy = pins[i + 1];
3864
3865 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
3866 return -EINVAL;
3867
3868 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
3869 return -EINVAL;
3870
3871 if (dx & 1) {
3872 if (dy != dx - 1)
3873 return -EINVAL;
3874 pol = 1;
3875 } else {
3876 if (dy != dx + 1)
3877 return -EINVAL;
3878 pol = 0;
3879 }
3880
3881 lane = dx / 2;
3882
3883 lanes[lane].function = functions[i / 2];
3884 lanes[lane].polarity = pol;
3885 num_lanes++;
3886 }
3887
3888 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
3889 dsi->num_lanes_used = num_lanes;
3890
3891 return 0;
3892}
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03003893
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003894static int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303895{
3896 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05303897 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003898 enum omap_channel dispc_channel = dssdev->dispc_channel;
Archit Taneja02c39602012-08-10 15:01:33 +05303899 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03003900 struct omap_dss_device *out = &dsi->output;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303901 u8 data_type;
3902 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02003903 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303904
Tomi Valkeinenf1504ad2015-11-05 09:34:51 +02003905 if (!out->dispc_channel_connected) {
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003906 DSSERR("failed to enable display: no output/manager\n");
3907 return -ENODEV;
3908 }
3909
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003910 r = dsi_display_init_dispc(dsidev, dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003911 if (r)
3912 goto err_init_dispc;
3913
Archit Tanejadca2b152012-08-16 18:02:00 +05303914 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303915 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003916 case OMAP_DSS_DSI_FMT_RGB888:
3917 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
3918 break;
3919 case OMAP_DSS_DSI_FMT_RGB666:
3920 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
3921 break;
3922 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
3923 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
3924 break;
3925 case OMAP_DSS_DSI_FMT_RGB565:
3926 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
3927 break;
3928 default:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003929 r = -EINVAL;
3930 goto err_pix_fmt;
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07003931 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05303932
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003933 dsi_if_enable(dsidev, false);
3934 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303935
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003936 /* MODE, 1 = video mode */
3937 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303938
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003939 word_count = DIV_ROUND_UP(dsi->vm.hactive * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303940
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003941 dsi_vc_write_long_header(dsidev, channel, data_type,
3942 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303943
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003944 dsi_vc_enable(dsidev, channel, true);
3945 dsi_if_enable(dsidev, true);
3946 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05303947
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003948 r = dss_mgr_enable(dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003949 if (r)
3950 goto err_mgr_enable;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303951
3952 return 0;
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003953
3954err_mgr_enable:
3955 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3956 dsi_if_enable(dsidev, false);
3957 dsi_vc_enable(dsidev, channel, false);
3958 }
3959err_pix_fmt:
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003960 dsi_display_uninit_dispc(dsidev, dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003961err_init_dispc:
3962 return r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303963}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303964
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003965static void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303966{
3967 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05303968 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003969 enum omap_channel dispc_channel = dssdev->dispc_channel;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303970
Archit Tanejadca2b152012-08-16 18:02:00 +05303971 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003972 dsi_if_enable(dsidev, false);
3973 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303974
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003975 /* MODE, 0 = command mode */
3976 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303977
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003978 dsi_vc_enable(dsidev, channel, true);
3979 dsi_if_enable(dsidev, true);
3980 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05303981
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003982 dss_mgr_disable(dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003983
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003984 dsi_display_uninit_dispc(dsidev, dispc_channel);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303985}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303986
Tomi Valkeinen57612172012-11-27 17:32:36 +02003987static void dsi_update_screen_dispc(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003988{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303989 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003990 enum omap_channel dispc_channel = dsi->output.dispc_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003991 unsigned bytespp;
3992 unsigned bytespl;
3993 unsigned bytespf;
3994 unsigned total_len;
3995 unsigned packet_payload;
3996 unsigned packet_len;
3997 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003998 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303999 const unsigned channel = dsi->update_channel;
Tomi Valkeinen99322572013-03-05 10:37:02 +02004000 const unsigned line_buf_size = dsi->line_buffer_size;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004001 u16 w = dsi->vm.hactive;
4002 u16 h = dsi->vm.vactive;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004003
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004004 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004005
Archit Tanejad6049142011-08-22 11:58:08 +05304006 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004007
Archit Taneja02c39602012-08-10 15:01:33 +05304008 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004009 bytespl = w * bytespp;
4010 bytespf = bytespl * h;
4011
4012 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4013 * number of lines in a packet. See errata about VP_CLK_RATIO */
4014
4015 if (bytespf < line_buf_size)
4016 packet_payload = bytespf;
4017 else
4018 packet_payload = (line_buf_size) / bytespl * bytespl;
4019
4020 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4021 total_len = (bytespf / packet_payload) * packet_len;
4022
4023 if (bytespf % packet_payload)
4024 total_len += (bytespf % packet_payload) + 1;
4025
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004026 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304027 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004028
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304029 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304030 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004031
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304032 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004033 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4034 else
4035 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304036 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004037
4038 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4039 * because DSS interrupts are not capable of waking up the CPU and the
4040 * framedone interrupt could be delayed for quite a long time. I think
4041 * the same goes for any DSS interrupts, but for some reason I have not
4042 * seen the problem anywhere else than here.
4043 */
4044 dispc_disable_sidle();
4045
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304046 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004047
Archit Taneja49dbf582011-05-16 15:17:07 +05304048 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4049 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004050 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004051
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004052 dss_mgr_set_timings(dispc_channel, &dsi->vm);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304053
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004054 dss_mgr_start_update(dispc_channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004055
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304056 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004057 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4058 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304059 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004060
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304061 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004062
4063#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304064 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004065#endif
4066 }
4067}
4068
4069#ifdef DSI_CATCH_MISSING_TE
4070static void dsi_te_timeout(unsigned long arg)
4071{
4072 DSSERR("TE not received for 250ms!\n");
4073}
4074#endif
4075
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304076static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004077{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304078 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4079
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004080 /* SIDLEMODE back to smart-idle */
4081 dispc_enable_sidle();
4082
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304083 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004084 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304085 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004086 }
4087
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304088 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004089
4090 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304091 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004092}
4093
4094static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4095{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304096 struct dsi_data *dsi = container_of(work, struct dsi_data,
4097 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004098 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4099 * 250ms which would conflict with this timeout work. What should be
4100 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004101 * possibly scheduled framedone work. However, cancelling the transfer
4102 * on the HW is buggy, and would probably require resetting the whole
4103 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004104
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004105 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004106
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304107 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004108}
4109
Tomi Valkeinen15502022012-10-10 13:59:07 +03004110static void dsi_framedone_irq_callback(void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004111{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304112 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304113 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4114
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004115 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4116 * turns itself off. However, DSI still has the pixels in its buffers,
4117 * and is sending the data.
4118 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004119
Tejun Heo136b5722012-08-21 13:18:24 -07004120 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004121
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304122 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004123}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004124
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004125static int dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004126 void (*callback)(int, void *), void *data)
4127{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304128 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304129 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004130 u16 dw, dh;
4131
4132 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304133
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304134 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004135
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004136 dsi->framedone_callback = callback;
4137 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004138
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004139 dw = dsi->vm.hactive;
4140 dh = dsi->vm.vactive;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004141
Tomi Valkeinen477fed72013-10-02 14:41:24 +03004142#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004143 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304144 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004145#endif
Tomi Valkeinen57612172012-11-27 17:32:36 +02004146 dsi_update_screen_dispc(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004147
4148 return 0;
4149}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004150
4151/* Display funcs */
4152
Tomi Valkeinen57612172012-11-27 17:32:36 +02004153static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304154{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304155 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4156 struct dispc_clock_info dispc_cinfo;
4157 int r;
Tomi Valkeinen17518182013-03-07 11:21:45 +02004158 unsigned long fck;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304159
4160 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4161
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004162 dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
4163 dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304164
4165 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4166 if (r) {
4167 DSSERR("Failed to calc dispc clocks\n");
4168 return r;
4169 }
4170
4171 dsi->mgr_config.clock_info = dispc_cinfo;
4172
4173 return 0;
4174}
4175
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004176static int dsi_display_init_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004177 enum omap_channel channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004178{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304179 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304180 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304181
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004182 dss_select_lcd_clk_source(channel, dsi->module_id == 0 ?
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004183 DSS_CLK_SRC_PLL1_1 :
4184 DSS_CLK_SRC_PLL2_1);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004185
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004186 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004187 r = dss_mgr_register_framedone_handler(channel,
Tomi Valkeinen15502022012-10-10 13:59:07 +03004188 dsi_framedone_irq_callback, dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304189 if (r) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004190 DSSERR("can't register FRAMEDONE handler\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304191 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304192 }
4193
Archit Taneja7d2572f2012-06-29 14:31:07 +05304194 dsi->mgr_config.stallmode = true;
4195 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304196 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304197 dsi->mgr_config.stallmode = false;
4198 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004199 }
4200
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304201 /*
4202 * override interlace, logic level and edge related parameters in
Peter Ujfalusi4520ff22016-09-22 14:07:03 +03004203 * videomode with default values
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304204 */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004205 dsi->vm.flags &= ~DISPLAY_FLAGS_INTERLACED;
4206 dsi->vm.flags &= ~DISPLAY_FLAGS_HSYNC_LOW;
4207 dsi->vm.flags |= DISPLAY_FLAGS_HSYNC_HIGH;
4208 dsi->vm.flags &= ~DISPLAY_FLAGS_VSYNC_LOW;
4209 dsi->vm.flags |= DISPLAY_FLAGS_VSYNC_HIGH;
4210 dsi->vm.flags &= ~DISPLAY_FLAGS_PIXDATA_NEGEDGE;
4211 dsi->vm.flags |= DISPLAY_FLAGS_PIXDATA_POSEDGE;
4212 dsi->vm.flags &= ~DISPLAY_FLAGS_DE_LOW;
4213 dsi->vm.flags |= DISPLAY_FLAGS_DE_HIGH;
4214 dsi->vm.flags &= ~DISPLAY_FLAGS_SYNC_POSEDGE;
4215 dsi->vm.flags |= DISPLAY_FLAGS_SYNC_NEGEDGE;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304216
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004217 dss_mgr_set_timings(channel, &dsi->vm);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304218
Tomi Valkeinen57612172012-11-27 17:32:36 +02004219 r = dsi_configure_dispc_clocks(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304220 if (r)
4221 goto err1;
4222
4223 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4224 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304225 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304226 dsi->mgr_config.lcden_sig_polarity = 0;
4227
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004228 dss_mgr_set_lcd_config(channel, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304229
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004230 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304231err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304232 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004233 dss_mgr_unregister_framedone_handler(channel,
Tomi Valkeinen15502022012-10-10 13:59:07 +03004234 dsi_framedone_irq_callback, dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304235err:
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004236 dss_select_lcd_clk_source(channel, DSS_CLK_SRC_FCK);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304237 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004238}
4239
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004240static void dsi_display_uninit_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004241 enum omap_channel channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004242{
Archit Tanejadca2b152012-08-16 18:02:00 +05304243 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4244
Tomi Valkeinen15502022012-10-10 13:59:07 +03004245 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004246 dss_mgr_unregister_framedone_handler(channel,
Tomi Valkeinen15502022012-10-10 13:59:07 +03004247 dsi_framedone_irq_callback, dsidev);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004248
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004249 dss_select_lcd_clk_source(channel, DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004250}
4251
Tomi Valkeinen57612172012-11-27 17:32:36 +02004252static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004253{
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004254 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004255 struct dss_pll_clock_info cinfo;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004256 int r;
4257
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004258 cinfo = dsi->user_dsi_cinfo;
4259
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004260 r = dss_pll_set_config(&dsi->pll, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004261 if (r) {
4262 DSSERR("Failed to set dsi clocks\n");
4263 return r;
4264 }
4265
4266 return 0;
4267}
4268
Tomi Valkeinen57612172012-11-27 17:32:36 +02004269static int dsi_display_init_dsi(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004270{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004271 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004272 int r;
4273
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004274 r = dss_pll_enable(&dsi->pll);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004275 if (r)
4276 goto err0;
4277
Tomi Valkeinen57612172012-11-27 17:32:36 +02004278 r = dsi_configure_dsi_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004279 if (r)
4280 goto err1;
4281
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004282 dss_select_dsi_clk_source(dsi->module_id, dsi->module_id == 0 ?
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004283 DSS_CLK_SRC_PLL1_2 :
4284 DSS_CLK_SRC_PLL2_2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004285
4286 DSSDBG("PLL OK\n");
4287
Archit Taneja9e7e9372012-08-14 12:29:22 +05304288 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004289 if (r)
4290 goto err2;
4291
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304292 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004293
Archit Taneja9e7e9372012-08-14 12:29:22 +05304294 dsi_proto_timings(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004295 dsi_set_lp_clk_divisor(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004296
4297 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304298 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004299
Tomi Valkeinen57612172012-11-27 17:32:36 +02004300 r = dsi_proto_config(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004301 if (r)
4302 goto err3;
4303
4304 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304305 dsi_vc_enable(dsidev, 0, 1);
4306 dsi_vc_enable(dsidev, 1, 1);
4307 dsi_vc_enable(dsidev, 2, 1);
4308 dsi_vc_enable(dsidev, 3, 1);
4309 dsi_if_enable(dsidev, 1);
4310 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004311
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004312 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004313err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304314 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004315err2:
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004316 dss_select_dsi_clk_source(dsi->module_id, DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004317err1:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004318 dss_pll_disable(&dsi->pll);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004319err0:
4320 return r;
4321}
4322
Tomi Valkeinen57612172012-11-27 17:32:36 +02004323static void dsi_display_uninit_dsi(struct platform_device *dsidev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004324 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004325{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304326 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304327
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304328 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304329 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004330
Ville Syrjäläd7370102010-04-22 22:50:09 +02004331 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304332 dsi_if_enable(dsidev, 0);
4333 dsi_vc_enable(dsidev, 0, 0);
4334 dsi_vc_enable(dsidev, 1, 0);
4335 dsi_vc_enable(dsidev, 2, 0);
4336 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004337
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004338 dss_select_dsi_clk_source(dsi->module_id, DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304339 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304340 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004341}
4342
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004343static int dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004344{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304345 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304346 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004347 int r = 0;
4348
4349 DSSDBG("dsi_display_enable\n");
4350
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304351 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004352
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304353 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004354
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004355 r = dsi_runtime_get(dsidev);
4356 if (r)
4357 goto err_get_dsi;
4358
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004359 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004360
Tomi Valkeinen57612172012-11-27 17:32:36 +02004361 r = dsi_display_init_dsi(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004362 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004363 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004364
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304365 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004366
4367 return 0;
4368
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004369err_init_dsi:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004370 dsi_runtime_put(dsidev);
4371err_get_dsi:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304372 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004373 DSSDBG("dsi_display_enable FAILED\n");
4374 return r;
4375}
4376
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004377static void dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004378 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004379{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304380 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304381 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304382
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004383 DSSDBG("dsi_display_disable\n");
4384
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304385 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004386
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304387 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004388
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004389 dsi_sync_vc(dsidev, 0);
4390 dsi_sync_vc(dsidev, 1);
4391 dsi_sync_vc(dsidev, 2);
4392 dsi_sync_vc(dsidev, 3);
4393
Tomi Valkeinen57612172012-11-27 17:32:36 +02004394 dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004395
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004396 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004397
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304398 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004399}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004400
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004401static int dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004402{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304403 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4404 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4405
4406 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004407 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004408}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004409
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004410#ifdef PRINT_VERBOSE_VM_TIMINGS
4411static void print_dsi_vm(const char *str,
4412 const struct omap_dss_dsi_videomode_timings *t)
4413{
4414 unsigned long byteclk = t->hsclk / 4;
4415 int bl, wc, pps, tot;
4416
4417 wc = DIV_ROUND_UP(t->hact * t->bitspp, 8);
4418 pps = DIV_ROUND_UP(wc + 6, t->ndl); /* pixel packet size */
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004419 bl = t->hss + t->hsa + t->hse + t->hbp + t->hfp;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004420 tot = bl + pps;
4421
4422#define TO_DSI_T(x) ((u32)div64_u64((u64)x * 1000000000llu, byteclk))
4423
4424 pr_debug("%s bck %lu, %u/%u/%u/%u/%u/%u = %u+%u = %u, "
4425 "%u/%u/%u/%u/%u/%u = %u + %u = %u\n",
4426 str,
4427 byteclk,
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004428 t->hss, t->hsa, t->hse, t->hbp, pps, t->hfp,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004429 bl, pps, tot,
4430 TO_DSI_T(t->hss),
4431 TO_DSI_T(t->hsa),
4432 TO_DSI_T(t->hse),
4433 TO_DSI_T(t->hbp),
4434 TO_DSI_T(pps),
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004435 TO_DSI_T(t->hfp),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004436
4437 TO_DSI_T(bl),
4438 TO_DSI_T(pps),
4439
4440 TO_DSI_T(tot));
4441#undef TO_DSI_T
4442}
4443
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004444static void print_dispc_vm(const char *str, const struct videomode *vm)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004445{
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004446 unsigned long pck = vm->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004447 int hact, bl, tot;
4448
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004449 hact = vm->hactive;
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004450 bl = vm->hsync_len + vm->hback_porch + vm->hfront_porch;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004451 tot = hact + bl;
4452
4453#define TO_DISPC_T(x) ((u32)div64_u64((u64)x * 1000000000llu, pck))
4454
4455 pr_debug("%s pck %lu, %u/%u/%u/%u = %u+%u = %u, "
4456 "%u/%u/%u/%u = %u + %u = %u\n",
4457 str,
4458 pck,
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004459 vm->hsync_len, vm->hback_porch, hact, vm->hfront_porch,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004460 bl, hact, tot,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004461 TO_DISPC_T(vm->hsync_len),
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004462 TO_DISPC_T(vm->hback_porch),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004463 TO_DISPC_T(hact),
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004464 TO_DISPC_T(vm->hfront_porch),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004465 TO_DISPC_T(bl),
4466 TO_DISPC_T(hact),
4467 TO_DISPC_T(tot));
4468#undef TO_DISPC_T
4469}
4470
4471/* note: this is not quite accurate */
4472static void print_dsi_dispc_vm(const char *str,
4473 const struct omap_dss_dsi_videomode_timings *t)
4474{
Peter Ujfalusi4520ff22016-09-22 14:07:03 +03004475 struct videomode vm = { 0 };
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004476 unsigned long byteclk = t->hsclk / 4;
4477 unsigned long pck;
4478 u64 dsi_tput;
4479 int dsi_hact, dsi_htot;
4480
4481 dsi_tput = (u64)byteclk * t->ndl * 8;
4482 pck = (u32)div64_u64(dsi_tput, t->bitspp);
4483 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(t->hact * t->bitspp, 8) + 6, t->ndl);
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004484 dsi_htot = t->hss + t->hsa + t->hse + t->hbp + dsi_hact + t->hfp;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004485
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004486 vm.pixelclock = pck;
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004487 vm.hsync_len = div64_u64((u64)(t->hsa + t->hse) * pck, byteclk);
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004488 vm.hback_porch = div64_u64((u64)t->hbp * pck, byteclk);
4489 vm.hfront_porch = div64_u64((u64)t->hfp * pck, byteclk);
Peter Ujfalusi81899062016-09-22 14:06:46 +03004490 vm.hactive = t->hact;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004491
4492 print_dispc_vm(str, &vm);
4493}
4494#endif /* PRINT_VERBOSE_VM_TIMINGS */
4495
4496static bool dsi_cm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4497 unsigned long pck, void *data)
4498{
4499 struct dsi_clk_calc_ctx *ctx = data;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004500 struct videomode *vm = &ctx->vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004501
4502 ctx->dispc_cinfo.lck_div = lckd;
4503 ctx->dispc_cinfo.pck_div = pckd;
4504 ctx->dispc_cinfo.lck = lck;
4505 ctx->dispc_cinfo.pck = pck;
4506
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004507 *vm = *ctx->config->vm;
4508 vm->pixelclock = pck;
4509 vm->hactive = ctx->config->vm->hactive;
4510 vm->vactive = ctx->config->vm->vactive;
4511 vm->hsync_len = vm->hfront_porch = vm->hback_porch = vm->vsync_len = 1;
4512 vm->vfront_porch = vm->vback_porch = 0;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004513
4514 return true;
4515}
4516
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004517static bool dsi_cm_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004518 void *data)
4519{
4520 struct dsi_clk_calc_ctx *ctx = data;
4521
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004522 ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc;
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02004523 ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004524
4525 return dispc_div_calc(dispc, ctx->req_pck_min, ctx->req_pck_max,
4526 dsi_cm_calc_dispc_cb, ctx);
4527}
4528
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004529static bool dsi_cm_calc_pll_cb(int n, int m, unsigned long fint,
4530 unsigned long clkdco, void *data)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004531{
4532 struct dsi_clk_calc_ctx *ctx = data;
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03004533 struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004534
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004535 ctx->dsi_cinfo.n = n;
4536 ctx->dsi_cinfo.m = m;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004537 ctx->dsi_cinfo.fint = fint;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004538 ctx->dsi_cinfo.clkdco = clkdco;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004539
Tomi Valkeinencd0715f2016-05-17 21:23:37 +03004540 return dss_pll_hsdiv_calc_a(ctx->pll, clkdco, ctx->req_pck_min,
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03004541 dsi->data->max_fck_freq,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004542 dsi_cm_calc_hsdiv_cb, ctx);
4543}
4544
4545static bool dsi_cm_calc(struct dsi_data *dsi,
4546 const struct omap_dss_dsi_config *cfg,
4547 struct dsi_clk_calc_ctx *ctx)
4548{
4549 unsigned long clkin;
4550 int bitspp, ndl;
4551 unsigned long pll_min, pll_max;
4552 unsigned long pck, txbyteclk;
4553
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004554 clkin = clk_get_rate(dsi->pll.clkin);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004555 bitspp = dsi_get_pixel_size(cfg->pixel_format);
4556 ndl = dsi->num_lanes_used - 1;
4557
4558 /*
4559 * Here we should calculate minimum txbyteclk to be able to send the
4560 * frame in time, and also to handle TE. That's not very simple, though,
4561 * especially as we go to LP between each pixel packet due to HW
4562 * "feature". So let's just estimate very roughly and multiply by 1.5.
4563 */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004564 pck = cfg->vm->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004565 pck = pck * 3 / 2;
4566 txbyteclk = pck * bitspp / 8 / ndl;
4567
4568 memset(ctx, 0, sizeof(*ctx));
4569 ctx->dsidev = dsi->pdev;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004570 ctx->pll = &dsi->pll;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004571 ctx->config = cfg;
4572 ctx->req_pck_min = pck;
4573 ctx->req_pck_nom = pck;
4574 ctx->req_pck_max = pck * 3 / 2;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004575
4576 pll_min = max(cfg->hs_clk_min * 4, txbyteclk * 4 * 4);
4577 pll_max = cfg->hs_clk_max * 4;
4578
Tomi Valkeinencd0715f2016-05-17 21:23:37 +03004579 return dss_pll_calc_a(ctx->pll, clkin,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004580 pll_min, pll_max,
4581 dsi_cm_calc_pll_cb, ctx);
4582}
4583
4584static bool dsi_vm_calc_blanking(struct dsi_clk_calc_ctx *ctx)
4585{
4586 struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
4587 const struct omap_dss_dsi_config *cfg = ctx->config;
4588 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
4589 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02004590 unsigned long hsclk = ctx->dsi_cinfo.clkdco / 4;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004591 unsigned long byteclk = hsclk / 4;
4592
4593 unsigned long dispc_pck, req_pck_min, req_pck_nom, req_pck_max;
4594 int xres;
4595 int panel_htot, panel_hbl; /* pixels */
4596 int dispc_htot, dispc_hbl; /* pixels */
4597 int dsi_htot, dsi_hact, dsi_hbl, hss, hse; /* byteclks */
4598 int hfp, hsa, hbp;
Peter Ujfalusi4520ff22016-09-22 14:07:03 +03004599 const struct videomode *req_vm;
4600 struct videomode *dispc_vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004601 struct omap_dss_dsi_videomode_timings *dsi_vm;
4602 u64 dsi_tput, dispc_tput;
4603
4604 dsi_tput = (u64)byteclk * ndl * 8;
4605
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004606 req_vm = cfg->vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004607 req_pck_min = ctx->req_pck_min;
4608 req_pck_max = ctx->req_pck_max;
4609 req_pck_nom = ctx->req_pck_nom;
4610
4611 dispc_pck = ctx->dispc_cinfo.pck;
4612 dispc_tput = (u64)dispc_pck * bitspp;
4613
Peter Ujfalusi81899062016-09-22 14:06:46 +03004614 xres = req_vm->hactive;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004615
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004616 panel_hbl = req_vm->hfront_porch + req_vm->hback_porch +
4617 req_vm->hsync_len;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004618 panel_htot = xres + panel_hbl;
4619
4620 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(xres * bitspp, 8) + 6, ndl);
4621
4622 /*
4623 * When there are no line buffers, DISPC and DSI must have the
4624 * same tput. Otherwise DISPC tput needs to be higher than DSI's.
4625 */
4626 if (dsi->line_buffer_size < xres * bitspp / 8) {
4627 if (dispc_tput != dsi_tput)
4628 return false;
4629 } else {
4630 if (dispc_tput < dsi_tput)
4631 return false;
4632 }
4633
4634 /* DSI tput must be over the min requirement */
4635 if (dsi_tput < (u64)bitspp * req_pck_min)
4636 return false;
4637
4638 /* When non-burst mode, DSI tput must be below max requirement. */
4639 if (cfg->trans_mode != OMAP_DSS_DSI_BURST_MODE) {
4640 if (dsi_tput > (u64)bitspp * req_pck_max)
4641 return false;
4642 }
4643
4644 hss = DIV_ROUND_UP(4, ndl);
4645
4646 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004647 if (ndl == 3 && req_vm->hsync_len == 0)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004648 hse = 1;
4649 else
4650 hse = DIV_ROUND_UP(4, ndl);
4651 } else {
4652 hse = 0;
4653 }
4654
4655 /* DSI htot to match the panel's nominal pck */
4656 dsi_htot = div64_u64((u64)panel_htot * byteclk, req_pck_nom);
4657
4658 /* fail if there would be no time for blanking */
4659 if (dsi_htot < hss + hse + dsi_hact)
4660 return false;
4661
4662 /* total DSI blanking needed to achieve panel's TL */
4663 dsi_hbl = dsi_htot - dsi_hact;
4664
4665 /* DISPC htot to match the DSI TL */
4666 dispc_htot = div64_u64((u64)dsi_htot * dispc_pck, byteclk);
4667
4668 /* verify that the DSI and DISPC TLs are the same */
4669 if ((u64)dsi_htot * dispc_pck != (u64)dispc_htot * byteclk)
4670 return false;
4671
4672 dispc_hbl = dispc_htot - xres;
4673
4674 /* setup DSI videomode */
4675
4676 dsi_vm = &ctx->dsi_vm;
4677 memset(dsi_vm, 0, sizeof(*dsi_vm));
4678
4679 dsi_vm->hsclk = hsclk;
4680
4681 dsi_vm->ndl = ndl;
4682 dsi_vm->bitspp = bitspp;
4683
4684 if (cfg->trans_mode != OMAP_DSS_DSI_PULSE_MODE) {
4685 hsa = 0;
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004686 } else if (ndl == 3 && req_vm->hsync_len == 0) {
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004687 hsa = 0;
4688 } else {
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004689 hsa = div64_u64((u64)req_vm->hsync_len * byteclk, req_pck_nom);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004690 hsa = max(hsa - hse, 1);
4691 }
4692
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004693 hbp = div64_u64((u64)req_vm->hback_porch * byteclk, req_pck_nom);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004694 hbp = max(hbp, 1);
4695
4696 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4697 if (hfp < 1) {
4698 int t;
4699 /* we need to take cycles from hbp */
4700
4701 t = 1 - hfp;
4702 hbp = max(hbp - t, 1);
4703 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4704
4705 if (hfp < 1 && hsa > 0) {
4706 /* we need to take cycles from hsa */
4707 t = 1 - hfp;
4708 hsa = max(hsa - t, 1);
4709 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4710 }
4711 }
4712
4713 if (hfp < 1)
4714 return false;
4715
4716 dsi_vm->hss = hss;
4717 dsi_vm->hsa = hsa;
4718 dsi_vm->hse = hse;
4719 dsi_vm->hbp = hbp;
4720 dsi_vm->hact = xres;
4721 dsi_vm->hfp = hfp;
4722
Peter Ujfalusid5bcf0a2016-09-22 14:06:51 +03004723 dsi_vm->vsa = req_vm->vsync_len;
Peter Ujfalusi458540c2016-09-22 14:06:53 +03004724 dsi_vm->vbp = req_vm->vback_porch;
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03004725 dsi_vm->vact = req_vm->vactive;
Peter Ujfalusi0996c682016-09-22 14:06:52 +03004726 dsi_vm->vfp = req_vm->vfront_porch;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004727
4728 dsi_vm->trans_mode = cfg->trans_mode;
4729
4730 dsi_vm->blanking_mode = 0;
4731 dsi_vm->hsa_blanking_mode = 1;
4732 dsi_vm->hfp_blanking_mode = 1;
4733 dsi_vm->hbp_blanking_mode = 1;
4734
4735 dsi_vm->ddr_clk_always_on = cfg->ddr_clk_always_on;
4736 dsi_vm->window_sync = 4;
4737
4738 /* setup DISPC videomode */
4739
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004740 dispc_vm = &ctx->vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004741 *dispc_vm = *req_vm;
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004742 dispc_vm->pixelclock = dispc_pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004743
4744 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004745 hsa = div64_u64((u64)req_vm->hsync_len * dispc_pck,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004746 req_pck_nom);
4747 hsa = max(hsa, 1);
4748 } else {
4749 hsa = 1;
4750 }
4751
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004752 hbp = div64_u64((u64)req_vm->hback_porch * dispc_pck, req_pck_nom);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004753 hbp = max(hbp, 1);
4754
4755 hfp = dispc_hbl - hsa - hbp;
4756 if (hfp < 1) {
4757 int t;
4758 /* we need to take cycles from hbp */
4759
4760 t = 1 - hfp;
4761 hbp = max(hbp - t, 1);
4762 hfp = dispc_hbl - hsa - hbp;
4763
4764 if (hfp < 1) {
4765 /* we need to take cycles from hsa */
4766 t = 1 - hfp;
4767 hsa = max(hsa - t, 1);
4768 hfp = dispc_hbl - hsa - hbp;
4769 }
4770 }
4771
4772 if (hfp < 1)
4773 return false;
4774
Peter Ujfalusi0a30e152016-09-22 14:06:49 +03004775 dispc_vm->hfront_porch = hfp;
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004776 dispc_vm->hsync_len = hsa;
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004777 dispc_vm->hback_porch = hbp;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004778
4779 return true;
4780}
4781
4782
4783static bool dsi_vm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4784 unsigned long pck, void *data)
4785{
4786 struct dsi_clk_calc_ctx *ctx = data;
4787
4788 ctx->dispc_cinfo.lck_div = lckd;
4789 ctx->dispc_cinfo.pck_div = pckd;
4790 ctx->dispc_cinfo.lck = lck;
4791 ctx->dispc_cinfo.pck = pck;
4792
4793 if (dsi_vm_calc_blanking(ctx) == false)
4794 return false;
4795
4796#ifdef PRINT_VERBOSE_VM_TIMINGS
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004797 print_dispc_vm("dispc", &ctx->vm);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004798 print_dsi_vm("dsi ", &ctx->dsi_vm);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004799 print_dispc_vm("req ", ctx->config->vm);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004800 print_dsi_dispc_vm("act ", &ctx->dsi_vm);
4801#endif
4802
4803 return true;
4804}
4805
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004806static bool dsi_vm_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004807 void *data)
4808{
4809 struct dsi_clk_calc_ctx *ctx = data;
4810 unsigned long pck_max;
4811
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004812 ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc;
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02004813 ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004814
4815 /*
4816 * In burst mode we can let the dispc pck be arbitrarily high, but it
4817 * limits our scaling abilities. So for now, don't aim too high.
4818 */
4819
4820 if (ctx->config->trans_mode == OMAP_DSS_DSI_BURST_MODE)
4821 pck_max = ctx->req_pck_max + 10000000;
4822 else
4823 pck_max = ctx->req_pck_max;
4824
4825 return dispc_div_calc(dispc, ctx->req_pck_min, pck_max,
4826 dsi_vm_calc_dispc_cb, ctx);
4827}
4828
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004829static bool dsi_vm_calc_pll_cb(int n, int m, unsigned long fint,
4830 unsigned long clkdco, void *data)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004831{
4832 struct dsi_clk_calc_ctx *ctx = data;
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03004833 struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004834
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004835 ctx->dsi_cinfo.n = n;
4836 ctx->dsi_cinfo.m = m;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004837 ctx->dsi_cinfo.fint = fint;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004838 ctx->dsi_cinfo.clkdco = clkdco;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004839
Tomi Valkeinencd0715f2016-05-17 21:23:37 +03004840 return dss_pll_hsdiv_calc_a(ctx->pll, clkdco, ctx->req_pck_min,
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03004841 dsi->data->max_fck_freq,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004842 dsi_vm_calc_hsdiv_cb, ctx);
4843}
4844
4845static bool dsi_vm_calc(struct dsi_data *dsi,
4846 const struct omap_dss_dsi_config *cfg,
4847 struct dsi_clk_calc_ctx *ctx)
4848{
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004849 const struct videomode *vm = cfg->vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004850 unsigned long clkin;
4851 unsigned long pll_min;
4852 unsigned long pll_max;
4853 int ndl = dsi->num_lanes_used - 1;
4854 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
4855 unsigned long byteclk_min;
4856
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004857 clkin = clk_get_rate(dsi->pll.clkin);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004858
4859 memset(ctx, 0, sizeof(*ctx));
4860 ctx->dsidev = dsi->pdev;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004861 ctx->pll = &dsi->pll;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004862 ctx->config = cfg;
4863
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004864 /* these limits should come from the panel driver */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004865 ctx->req_pck_min = vm->pixelclock - 1000;
4866 ctx->req_pck_nom = vm->pixelclock;
4867 ctx->req_pck_max = vm->pixelclock + 1000;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004868
4869 byteclk_min = div64_u64((u64)ctx->req_pck_min * bitspp, ndl * 8);
4870 pll_min = max(cfg->hs_clk_min * 4, byteclk_min * 4 * 4);
4871
4872 if (cfg->trans_mode == OMAP_DSS_DSI_BURST_MODE) {
4873 pll_max = cfg->hs_clk_max * 4;
4874 } else {
4875 unsigned long byteclk_max;
4876 byteclk_max = div64_u64((u64)ctx->req_pck_max * bitspp,
4877 ndl * 8);
4878
4879 pll_max = byteclk_max * 4 * 4;
4880 }
4881
Tomi Valkeinencd0715f2016-05-17 21:23:37 +03004882 return dss_pll_calc_a(ctx->pll, clkin,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004883 pll_min, pll_max,
4884 dsi_vm_calc_pll_cb, ctx);
4885}
4886
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004887static int dsi_set_config(struct omap_dss_device *dssdev,
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004888 const struct omap_dss_dsi_config *config)
Archit Tanejae67458a2012-08-13 14:17:30 +05304889{
4890 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4891 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004892 struct dsi_clk_calc_ctx ctx;
4893 bool ok;
4894 int r;
Archit Tanejae67458a2012-08-13 14:17:30 +05304895
4896 mutex_lock(&dsi->lock);
4897
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004898 dsi->pix_fmt = config->pixel_format;
4899 dsi->mode = config->mode;
4900
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004901 if (config->mode == OMAP_DSS_DSI_VIDEO_MODE)
4902 ok = dsi_vm_calc(dsi, config, &ctx);
4903 else
4904 ok = dsi_cm_calc(dsi, config, &ctx);
4905
4906 if (!ok) {
4907 DSSERR("failed to find suitable DSI clock settings\n");
4908 r = -EINVAL;
4909 goto err;
4910 }
4911
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03004912 dsi_pll_calc_dsi_fck(dsi, &ctx.dsi_cinfo);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004913
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02004914 r = dsi_lp_clock_calc(ctx.dsi_cinfo.clkout[HSDIV_DSI],
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03004915 config->lp_clk_min, config->lp_clk_max, &dsi->user_lp_cinfo);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004916 if (r) {
4917 DSSERR("failed to find suitable DSI LP clock settings\n");
4918 goto err;
4919 }
4920
4921 dsi->user_dsi_cinfo = ctx.dsi_cinfo;
4922 dsi->user_dispc_cinfo = ctx.dispc_cinfo;
4923
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004924 dsi->vm = ctx.vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004925 dsi->vm_timings = ctx.dsi_vm;
Archit Tanejae67458a2012-08-13 14:17:30 +05304926
4927 mutex_unlock(&dsi->lock);
Archit Tanejae67458a2012-08-13 14:17:30 +05304928
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004929 return 0;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004930err:
4931 mutex_unlock(&dsi->lock);
4932
4933 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004934}
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304935
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004936/*
4937 * Return a hardcoded channel for the DSI output. This should work for
4938 * current use cases, but this can be later expanded to either resolve
4939 * the channel in some more dynamic manner, or get the channel as a user
4940 * parameter.
4941 */
Laurent Pinchart742e6932017-08-05 01:43:57 +03004942static enum omap_channel dsi_get_channel(struct dsi_data *dsi)
Archit Tanejae3525742012-08-09 15:23:43 +05304943{
Laurent Pinchart742e6932017-08-05 01:43:57 +03004944 switch (dsi->data->model) {
4945 case DSI_MODEL_OMAP3:
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004946 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05304947
Laurent Pinchart742e6932017-08-05 01:43:57 +03004948 case DSI_MODEL_OMAP4:
4949 switch (dsi->module_id) {
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004950 case 0:
4951 return OMAP_DSS_CHANNEL_LCD;
4952 case 1:
4953 return OMAP_DSS_CHANNEL_LCD2;
4954 default:
4955 DSSWARN("unsupported module id\n");
4956 return OMAP_DSS_CHANNEL_LCD;
4957 }
Archit Tanejae3525742012-08-09 15:23:43 +05304958
Laurent Pinchart742e6932017-08-05 01:43:57 +03004959 case DSI_MODEL_OMAP5:
4960 switch (dsi->module_id) {
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004961 case 0:
4962 return OMAP_DSS_CHANNEL_LCD;
4963 case 1:
4964 return OMAP_DSS_CHANNEL_LCD3;
4965 default:
4966 DSSWARN("unsupported module id\n");
4967 return OMAP_DSS_CHANNEL_LCD;
4968 }
4969
4970 default:
4971 DSSWARN("unsupported DSS version\n");
4972 return OMAP_DSS_CHANNEL_LCD;
4973 }
Archit Taneja02c39602012-08-10 15:01:33 +05304974}
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004975
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004976static int dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05304977{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304978 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4979 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304980 int i;
4981
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304982 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4983 if (!dsi->vc[i].dssdev) {
4984 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304985 *channel = i;
4986 return 0;
4987 }
4988 }
4989
4990 DSSERR("cannot get VC for display %s", dssdev->name);
4991 return -ENOSPC;
4992}
Archit Taneja5ee3c142011-03-02 12:35:53 +05304993
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004994static int dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
Archit Taneja5ee3c142011-03-02 12:35:53 +05304995{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304996 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4997 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4998
Archit Taneja5ee3c142011-03-02 12:35:53 +05304999 if (vc_id < 0 || vc_id > 3) {
5000 DSSERR("VC ID out of range\n");
5001 return -EINVAL;
5002 }
5003
5004 if (channel < 0 || channel > 3) {
5005 DSSERR("Virtual Channel out of range\n");
5006 return -EINVAL;
5007 }
5008
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305009 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05305010 DSSERR("Virtual Channel not allocated to display %s\n",
5011 dssdev->name);
5012 return -EINVAL;
5013 }
5014
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305015 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305016
5017 return 0;
5018}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305019
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005020static void dsi_release_vc(struct omap_dss_device *dssdev, int channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305021{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305022 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5023 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5024
Archit Taneja5ee3c142011-03-02 12:35:53 +05305025 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305026 dsi->vc[channel].dssdev == dssdev) {
5027 dsi->vc[channel].dssdev = NULL;
5028 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305029 }
5030}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305031
Tomi Valkeinene406f902010-06-09 15:28:12 +03005032
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005033static int dsi_get_clocks(struct platform_device *dsidev)
5034{
5035 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5036 struct clk *clk;
5037
Sachin Kamat5303b3a2013-04-02 14:33:00 +03005038 clk = devm_clk_get(&dsidev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005039 if (IS_ERR(clk)) {
5040 DSSERR("can't get fck\n");
5041 return PTR_ERR(clk);
5042 }
5043
5044 dsi->dss_clk = clk;
5045
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005046 return 0;
5047}
5048
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005049static int dsi_connect(struct omap_dss_device *dssdev,
5050 struct omap_dss_device *dst)
5051{
5052 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02005053 enum omap_channel dispc_channel = dssdev->dispc_channel;
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005054 int r;
5055
5056 r = dsi_regulator_init(dsidev);
5057 if (r)
5058 return r;
5059
Tomi Valkeinen0674d382015-11-05 10:01:02 +02005060 r = dss_mgr_connect(dispc_channel, dssdev);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005061 if (r)
5062 return r;
5063
5064 r = omapdss_output_set_device(dssdev, dst);
5065 if (r) {
5066 DSSERR("failed to connect output to new device: %s\n",
5067 dssdev->name);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02005068 dss_mgr_disconnect(dispc_channel, dssdev);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005069 return r;
5070 }
5071
5072 return 0;
5073}
5074
5075static void dsi_disconnect(struct omap_dss_device *dssdev,
5076 struct omap_dss_device *dst)
5077{
Tomi Valkeinen0674d382015-11-05 10:01:02 +02005078 enum omap_channel dispc_channel = dssdev->dispc_channel;
5079
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005080 WARN_ON(dst != dssdev->dst);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005081
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005082 if (dst != dssdev->dst)
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005083 return;
5084
5085 omapdss_output_unset_device(dssdev);
5086
Tomi Valkeinen0674d382015-11-05 10:01:02 +02005087 dss_mgr_disconnect(dispc_channel, dssdev);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005088}
5089
5090static const struct omapdss_dsi_ops dsi_ops = {
5091 .connect = dsi_connect,
5092 .disconnect = dsi_disconnect,
5093
5094 .bus_lock = dsi_bus_lock,
5095 .bus_unlock = dsi_bus_unlock,
5096
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005097 .enable = dsi_display_enable,
5098 .disable = dsi_display_disable,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005099
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005100 .enable_hs = dsi_vc_enable_hs,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005101
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005102 .configure_pins = dsi_configure_pins,
5103 .set_config = dsi_set_config,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005104
5105 .enable_video_output = dsi_enable_video_output,
5106 .disable_video_output = dsi_disable_video_output,
5107
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005108 .update = dsi_update,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005109
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005110 .enable_te = dsi_enable_te,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005111
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005112 .request_vc = dsi_request_vc,
5113 .set_vc_id = dsi_set_vc_id,
5114 .release_vc = dsi_release_vc,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005115
5116 .dcs_write = dsi_vc_dcs_write,
5117 .dcs_write_nosync = dsi_vc_dcs_write_nosync,
5118 .dcs_read = dsi_vc_dcs_read,
5119
5120 .gen_write = dsi_vc_generic_write,
5121 .gen_write_nosync = dsi_vc_generic_write_nosync,
5122 .gen_read = dsi_vc_generic_read,
5123
5124 .bta_sync = dsi_vc_send_bta_sync,
5125
5126 .set_max_rx_packet_size = dsi_vc_set_max_rx_packet_size,
5127};
5128
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005129static void dsi_init_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305130{
5131 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005132 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305133
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005134 out->dev = &dsidev->dev;
Archit Taneja81b87f52012-09-26 16:30:49 +05305135 out->id = dsi->module_id == 0 ?
5136 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5137
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005138 out->output_type = OMAP_DISPLAY_TYPE_DSI;
Tomi Valkeinen7286a082013-02-18 13:06:01 +02005139 out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
Laurent Pinchart742e6932017-08-05 01:43:57 +03005140 out->dispc_channel = dsi_get_channel(dsi);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005141 out->ops.dsi = &dsi_ops;
Tomi Valkeinenb7328e12013-05-03 11:42:18 +03005142 out->owner = THIS_MODULE;
Archit Taneja81b87f52012-09-26 16:30:49 +05305143
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005144 omapdss_register_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305145}
5146
Tomi Valkeinend1890a682013-04-26 13:47:41 +03005147static void dsi_uninit_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305148{
5149 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005150 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305151
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005152 omapdss_unregister_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305153}
5154
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005155static int dsi_probe_of(struct platform_device *pdev)
5156{
5157 struct device_node *node = pdev->dev.of_node;
5158 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5159 struct property *prop;
5160 u32 lane_arr[10];
5161 int len, num_pins;
5162 int r, i;
5163 struct device_node *ep;
5164 struct omap_dsi_pin_config pin_cfg;
5165
Rob Herring09bffa62017-03-22 08:26:08 -05005166 ep = of_graph_get_endpoint_by_regs(node, 0, 0);
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005167 if (!ep)
5168 return 0;
5169
5170 prop = of_find_property(ep, "lanes", &len);
5171 if (prop == NULL) {
5172 dev_err(&pdev->dev, "failed to find lane data\n");
5173 r = -EINVAL;
5174 goto err;
5175 }
5176
5177 num_pins = len / sizeof(u32);
5178
5179 if (num_pins < 4 || num_pins % 2 != 0 ||
5180 num_pins > dsi->num_lanes_supported * 2) {
5181 dev_err(&pdev->dev, "bad number of lanes\n");
5182 r = -EINVAL;
5183 goto err;
5184 }
5185
5186 r = of_property_read_u32_array(ep, "lanes", lane_arr, num_pins);
5187 if (r) {
5188 dev_err(&pdev->dev, "failed to read lane data\n");
5189 goto err;
5190 }
5191
5192 pin_cfg.num_pins = num_pins;
5193 for (i = 0; i < num_pins; ++i)
5194 pin_cfg.pins[i] = (int)lane_arr[i];
5195
5196 r = dsi_configure_pins(&dsi->output, &pin_cfg);
5197 if (r) {
5198 dev_err(&pdev->dev, "failed to configure pins");
5199 goto err;
5200 }
5201
5202 of_node_put(ep);
5203
5204 return 0;
5205
5206err:
5207 of_node_put(ep);
5208 return r;
5209}
5210
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005211static const struct dss_pll_ops dsi_pll_ops = {
5212 .enable = dsi_pll_enable,
5213 .disable = dsi_pll_disable,
5214 .set_config = dss_pll_write_config_type_a,
5215};
5216
5217static const struct dss_pll_hw dss_omap3_dsi_pll_hw = {
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +03005218 .type = DSS_PLL_TYPE_A,
5219
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005220 .n_max = (1 << 7) - 1,
5221 .m_max = (1 << 11) - 1,
5222 .mX_max = (1 << 4) - 1,
5223 .fint_min = 750000,
5224 .fint_max = 2100000,
5225 .clkdco_low = 1000000000,
5226 .clkdco_max = 1800000000,
5227
5228 .n_msb = 7,
5229 .n_lsb = 1,
5230 .m_msb = 18,
5231 .m_lsb = 8,
5232
5233 .mX_msb[0] = 22,
5234 .mX_lsb[0] = 19,
5235 .mX_msb[1] = 26,
5236 .mX_lsb[1] = 23,
5237
5238 .has_stopmode = true,
5239 .has_freqsel = true,
5240 .has_selfreqdco = false,
5241 .has_refsel = false,
5242};
5243
5244static const struct dss_pll_hw dss_omap4_dsi_pll_hw = {
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +03005245 .type = DSS_PLL_TYPE_A,
5246
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005247 .n_max = (1 << 8) - 1,
5248 .m_max = (1 << 12) - 1,
5249 .mX_max = (1 << 5) - 1,
5250 .fint_min = 500000,
5251 .fint_max = 2500000,
5252 .clkdco_low = 1000000000,
5253 .clkdco_max = 1800000000,
5254
5255 .n_msb = 8,
5256 .n_lsb = 1,
5257 .m_msb = 20,
5258 .m_lsb = 9,
5259
5260 .mX_msb[0] = 25,
5261 .mX_lsb[0] = 21,
5262 .mX_msb[1] = 30,
5263 .mX_lsb[1] = 26,
5264
5265 .has_stopmode = true,
5266 .has_freqsel = false,
5267 .has_selfreqdco = false,
5268 .has_refsel = false,
5269};
5270
5271static const struct dss_pll_hw dss_omap5_dsi_pll_hw = {
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +03005272 .type = DSS_PLL_TYPE_A,
5273
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005274 .n_max = (1 << 8) - 1,
5275 .m_max = (1 << 12) - 1,
5276 .mX_max = (1 << 5) - 1,
5277 .fint_min = 150000,
5278 .fint_max = 52000000,
5279 .clkdco_low = 1000000000,
5280 .clkdco_max = 1800000000,
5281
5282 .n_msb = 8,
5283 .n_lsb = 1,
5284 .m_msb = 20,
5285 .m_lsb = 9,
5286
5287 .mX_msb[0] = 25,
5288 .mX_lsb[0] = 21,
5289 .mX_msb[1] = 30,
5290 .mX_lsb[1] = 26,
5291
5292 .has_stopmode = true,
5293 .has_freqsel = false,
5294 .has_selfreqdco = true,
5295 .has_refsel = true,
5296};
5297
5298static int dsi_init_pll_data(struct platform_device *dsidev)
5299{
5300 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5301 struct dss_pll *pll = &dsi->pll;
5302 struct clk *clk;
5303 int r;
5304
5305 clk = devm_clk_get(&dsidev->dev, "sys_clk");
5306 if (IS_ERR(clk)) {
5307 DSSERR("can't get sys_clk\n");
5308 return PTR_ERR(clk);
5309 }
5310
5311 pll->name = dsi->module_id == 0 ? "dsi0" : "dsi1";
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +02005312 pll->id = dsi->module_id == 0 ? DSS_PLL_DSI1 : DSS_PLL_DSI2;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005313 pll->clkin = clk;
5314 pll->base = dsi->pll_base;
Laurent Pinchart742e6932017-08-05 01:43:57 +03005315 pll->hw = dsi->data->pll_hw;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005316 pll->ops = &dsi_pll_ops;
5317
5318 r = dss_pll_register(pll);
5319 if (r)
5320 return r;
5321
5322 return 0;
5323}
5324
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005325/* DSI1 HW IP initialisation */
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03005326static const struct dsi_of_data dsi_of_data_omap34xx = {
5327 .model = DSI_MODEL_OMAP3,
5328 .pll_hw = &dss_omap3_dsi_pll_hw,
5329 .modules = (const struct dsi_module_id_data[]) {
5330 { .address = 0x4804fc00, .id = 0, },
5331 { },
5332 },
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03005333 .max_fck_freq = 173000000,
5334 .max_pll_lpdiv = (1 << 13) - 1,
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03005335 .quirks = DSI_QUIRK_REVERSE_TXCLKESC,
5336};
5337
5338static const struct dsi_of_data dsi_of_data_omap36xx = {
5339 .model = DSI_MODEL_OMAP3,
5340 .pll_hw = &dss_omap3_dsi_pll_hw,
5341 .modules = (const struct dsi_module_id_data[]) {
5342 { .address = 0x4804fc00, .id = 0, },
5343 { },
5344 },
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03005345 .max_fck_freq = 173000000,
5346 .max_pll_lpdiv = (1 << 13) - 1,
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03005347 .quirks = DSI_QUIRK_PLL_PWR_BUG,
5348};
5349
5350static const struct dsi_of_data dsi_of_data_omap4 = {
5351 .model = DSI_MODEL_OMAP4,
5352 .pll_hw = &dss_omap4_dsi_pll_hw,
5353 .modules = (const struct dsi_module_id_data[]) {
5354 { .address = 0x58004000, .id = 0, },
5355 { .address = 0x58005000, .id = 1, },
5356 { },
5357 },
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03005358 .max_fck_freq = 170000000,
5359 .max_pll_lpdiv = (1 << 13) - 1,
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03005360 .quirks = DSI_QUIRK_DCS_CMD_CONFIG_VC | DSI_QUIRK_VC_OCP_WIDTH
5361 | DSI_QUIRK_GNQ,
5362};
5363
5364static const struct dsi_of_data dsi_of_data_omap5 = {
5365 .model = DSI_MODEL_OMAP5,
5366 .pll_hw = &dss_omap5_dsi_pll_hw,
5367 .modules = (const struct dsi_module_id_data[]) {
5368 { .address = 0x58004000, .id = 0, },
5369 { .address = 0x58009000, .id = 1, },
5370 { },
5371 },
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03005372 .max_fck_freq = 209250000,
5373 .max_pll_lpdiv = (1 << 13) - 1,
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03005374 .quirks = DSI_QUIRK_DCS_CMD_CONFIG_VC | DSI_QUIRK_VC_OCP_WIDTH
5375 | DSI_QUIRK_GNQ | DSI_QUIRK_PHY_DCC,
5376};
5377
5378static const struct of_device_id dsi_of_match[] = {
5379 { .compatible = "ti,omap3-dsi", .data = &dsi_of_data_omap36xx, },
5380 { .compatible = "ti,omap4-dsi", .data = &dsi_of_data_omap4, },
5381 { .compatible = "ti,omap5-dsi", .data = &dsi_of_data_omap5, },
5382 {},
5383};
5384
5385static const struct soc_device_attribute dsi_soc_devices[] = {
5386 { .machine = "OMAP3[45]*", .data = &dsi_of_data_omap34xx },
5387 { .machine = "AM35*", .data = &dsi_of_data_omap34xx },
5388 { /* sentinel */ }
5389};
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005390static int dsi_bind(struct device *dev, struct device *master, void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005391{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005392 struct platform_device *dsidev = to_platform_device(dev);
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03005393 const struct soc_device_attribute *soc;
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005394 const struct dsi_module_id_data *d;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005395 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005396 int r, i;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305397 struct dsi_data *dsi;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005398 struct resource *dsi_mem;
Tomi Valkeinen68104462013-12-17 13:53:28 +02005399 struct resource *res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005400
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005401 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005402 if (!dsi)
5403 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305404
5405 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305406 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305407
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305408 spin_lock_init(&dsi->irq_lock);
5409 spin_lock_init(&dsi->errors_lock);
5410 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005411
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005412#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305413 spin_lock_init(&dsi->irq_stats_lock);
5414 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005415#endif
5416
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305417 mutex_init(&dsi->lock);
5418 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005419
Tejun Heo203b42f2012-08-21 13:18:23 -07005420 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5421 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305422
5423#ifdef DSI_CATCH_MISSING_TE
5424 init_timer(&dsi->te_timer);
5425 dsi->te_timer.function = dsi_te_timeout;
5426 dsi->te_timer.data = 0;
5427#endif
Tomi Valkeinen68104462013-12-17 13:53:28 +02005428
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005429 dsi_mem = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "proto");
5430 dsi->proto_base = devm_ioremap_resource(&dsidev->dev, dsi_mem);
Laurent Pinchartb22622f2017-05-07 00:29:09 +03005431 if (IS_ERR(dsi->proto_base))
5432 return PTR_ERR(dsi->proto_base);
Tomi Valkeinen68104462013-12-17 13:53:28 +02005433
5434 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "phy");
Laurent Pinchartb22622f2017-05-07 00:29:09 +03005435 dsi->phy_base = devm_ioremap_resource(&dsidev->dev, res);
5436 if (IS_ERR(dsi->phy_base))
5437 return PTR_ERR(dsi->phy_base);
Tomi Valkeinen68104462013-12-17 13:53:28 +02005438
5439 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "pll");
Laurent Pinchartb22622f2017-05-07 00:29:09 +03005440 dsi->pll_base = devm_ioremap_resource(&dsidev->dev, res);
5441 if (IS_ERR(dsi->pll_base))
5442 return PTR_ERR(dsi->pll_base);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005443
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305444 dsi->irq = platform_get_irq(dsi->pdev, 0);
5445 if (dsi->irq < 0) {
5446 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005447 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305448 }
archit tanejaaffe3602011-02-23 08:41:03 +00005449
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005450 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5451 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005452 if (r < 0) {
5453 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005454 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005455 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005456
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03005457 soc = soc_device_match(dsi_soc_devices);
5458 if (soc)
5459 dsi->data = soc->data;
5460 else
5461 dsi->data = of_match_node(dsi_of_match, dev->of_node)->data;
5462
Laurent Pinchart742e6932017-08-05 01:43:57 +03005463 d = dsi->data->modules;
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005464 while (d->address != 0 && d->address != dsi_mem->start)
5465 d++;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005466
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005467 if (d->address == 0) {
5468 DSSERR("unsupported DSI module\n");
5469 return -ENODEV;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005470 }
5471
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005472 dsi->module_id = d->id;
5473
Laurent Pinchart9e1305d2017-08-05 01:43:53 +03005474 if (dsi->data->model == DSI_MODEL_OMAP4) {
5475 struct device_node *np;
5476
5477 /*
5478 * The OMAP4 display DT bindings don't reference the padconf
5479 * syscon. Our only option to retrieve it is to find it by name.
5480 */
5481 np = of_find_node_by_name(NULL, "omap4_padconf_global");
5482 if (!np)
5483 return -ENODEV;
5484
5485 dsi->syscon = syscon_node_to_regmap(np);
5486 of_node_put(np);
5487 }
5488
Archit Taneja5ee3c142011-03-02 12:35:53 +05305489 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305490 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305491 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305492 dsi->vc[i].dssdev = NULL;
5493 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305494 }
5495
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005496 r = dsi_get_clocks(dsidev);
5497 if (r)
5498 return r;
5499
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005500 dsi_init_pll_data(dsidev);
5501
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005502 pm_runtime_enable(&dsidev->dev);
5503
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005504 r = dsi_runtime_get(dsidev);
5505 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005506 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005507
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305508 rev = dsi_read_reg(dsidev, DSI_REVISION);
5509 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005510 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5511
Tomi Valkeinend9820852011-10-12 15:05:59 +03005512 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5513 * of data to 3 by default */
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03005514 if (dsi->data->quirks & DSI_QUIRK_GNQ)
Tomi Valkeinend9820852011-10-12 15:05:59 +03005515 /* NB_DATA_LANES */
5516 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5517 else
5518 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305519
Tomi Valkeinen99322572013-03-05 10:37:02 +02005520 dsi->line_buffer_size = dsi_get_line_buf_size(dsidev);
5521
Archit Taneja81b87f52012-09-26 16:30:49 +05305522 dsi_init_output(dsidev);
5523
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005524 r = dsi_probe_of(dsidev);
5525 if (r) {
5526 DSSERR("Invalid DSI DT data\n");
5527 goto err_probe_of;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005528 }
5529
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005530 r = of_platform_populate(dsidev->dev.of_node, NULL, NULL, &dsidev->dev);
5531 if (r)
5532 DSSERR("Failed to populate DSI child devices: %d\n", r);
5533
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005534 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005535
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005536 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005537 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005538 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005539 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5540
5541#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005542 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005543 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005544 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005545 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5546#endif
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005547
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005548 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005549
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005550err_probe_of:
5551 dsi_uninit_output(dsidev);
5552 dsi_runtime_put(dsidev);
5553
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005554err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005555 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005556 return r;
5557}
5558
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005559static void dsi_unbind(struct device *dev, struct device *master, void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005560{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005561 struct platform_device *dsidev = to_platform_device(dev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305562 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5563
Tomi Valkeinene4e42b82014-07-31 16:15:39 +03005564 of_platform_depopulate(&dsidev->dev);
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005565
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005566 WARN_ON(dsi->scp_clk_refcount > 0);
5567
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005568 dss_pll_unregister(&dsi->pll);
5569
Archit Taneja81b87f52012-09-26 16:30:49 +05305570 dsi_uninit_output(dsidev);
5571
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005572 pm_runtime_disable(&dsidev->dev);
5573
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03005574 if (dsi->vdds_dsi_reg != NULL && dsi->vdds_dsi_enabled) {
5575 regulator_disable(dsi->vdds_dsi_reg);
5576 dsi->vdds_dsi_enabled = false;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005577 }
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005578}
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005579
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005580static const struct component_ops dsi_component_ops = {
5581 .bind = dsi_bind,
5582 .unbind = dsi_unbind,
5583};
5584
5585static int dsi_probe(struct platform_device *pdev)
5586{
5587 return component_add(&pdev->dev, &dsi_component_ops);
5588}
5589
5590static int dsi_remove(struct platform_device *pdev)
5591{
5592 component_del(&pdev->dev, &dsi_component_ops);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005593 return 0;
5594}
5595
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005596static int dsi_runtime_suspend(struct device *dev)
5597{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005598 struct platform_device *pdev = to_platform_device(dev);
5599 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5600
5601 dsi->is_enabled = false;
5602 /* ensure the irq handler sees the is_enabled value */
5603 smp_wmb();
5604 /* wait for current handler to finish before turning the DSI off */
5605 synchronize_irq(dsi->irq);
5606
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005607 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005608
5609 return 0;
5610}
5611
5612static int dsi_runtime_resume(struct device *dev)
5613{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005614 struct platform_device *pdev = to_platform_device(dev);
5615 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005616 int r;
5617
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005618 r = dispc_runtime_get();
5619 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005620 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005621
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005622 dsi->is_enabled = true;
5623 /* ensure the irq handler sees the is_enabled value */
5624 smp_wmb();
5625
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005626 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005627}
5628
5629static const struct dev_pm_ops dsi_pm_ops = {
5630 .runtime_suspend = dsi_runtime_suspend,
5631 .runtime_resume = dsi_runtime_resume,
5632};
5633
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005634static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005635 .probe = dsi_probe,
5636 .remove = dsi_remove,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005637 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005638 .name = "omapdss_dsi",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005639 .pm = &dsi_pm_ops,
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005640 .of_match_table = dsi_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03005641 .suppress_bind_attrs = true,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005642 },
5643};
5644
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005645int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005646{
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005647 return platform_driver_register(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005648}
5649
Tomi Valkeinenede92692015-06-04 14:12:16 +03005650void dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005651{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005652 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005653}