blob: 5b4cfb20de973131e6b9b3650ad54bf623b8104e [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000032#include "i915_gem_clflush.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Matthew Auld465c4032017-10-06 23:18:14 +010038#include "i915_gemfs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000039#include <linux/dma-fence-array.h>
Chris Wilsonfe3288b2017-02-12 17:20:01 +000040#include <linux/kthread.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010041#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070042#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090043#include <linux/slab.h>
Chris Wilson20e49332016-11-22 14:41:21 +000044#include <linux/stop_machine.h>
Eric Anholt673a3942008-07-30 12:06:12 -070045#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080046#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020047#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070048
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010049static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson61050802012-04-17 15:31:31 +010050
Chris Wilson2c225692013-08-09 12:26:45 +010051static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
52{
Chris Wilsone27ab732017-06-15 13:38:49 +010053 if (obj->cache_dirty)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053054 return false;
55
Chris Wilsonb8f55be2017-08-11 12:11:16 +010056 if (!(obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_WRITE))
Chris Wilson2c225692013-08-09 12:26:45 +010057 return true;
58
Chris Wilsonbd3d2252017-10-13 21:26:14 +010059 return obj->pin_global; /* currently in use by HW, keep flushed */
Chris Wilson2c225692013-08-09 12:26:45 +010060}
61
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053062static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010063insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053064 struct drm_mm_node *node, u32 size)
65{
66 memset(node, 0, sizeof(*node));
Chris Wilson4e64e552017-02-02 21:04:38 +000067 return drm_mm_insert_node_in_range(&ggtt->base.mm, node,
68 size, 0, I915_COLOR_UNEVICTABLE,
69 0, ggtt->mappable_end,
70 DRM_MM_INSERT_LOW);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053071}
72
73static void
74remove_mappable_node(struct drm_mm_node *node)
75{
76 drm_mm_remove_node(node);
77}
78
Chris Wilson73aa8082010-09-30 11:46:12 +010079/* some bookkeeping */
80static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010081 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010082{
Daniel Vetterc20e8352013-07-24 22:40:23 +020083 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010084 dev_priv->mm.object_count++;
85 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020086 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010087}
88
89static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010090 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010091{
Daniel Vetterc20e8352013-07-24 22:40:23 +020092 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010093 dev_priv->mm.object_count--;
94 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020095 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010096}
97
Chris Wilson21dd3732011-01-26 15:55:56 +000098static int
Daniel Vetter33196de2012-11-14 17:14:05 +010099i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100100{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100101 int ret;
102
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100103 might_sleep();
104
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200105 /*
106 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
107 * userspace. If it takes that long something really bad is going on and
108 * we should simply try to bail out and fail as gracefully as possible.
109 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100110 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilson8c185ec2017-03-16 17:13:02 +0000111 !i915_reset_backoff(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100112 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200113 if (ret == 0) {
114 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
115 return -EIO;
116 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100117 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100118 } else {
119 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200120 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100121}
122
Chris Wilson54cf91d2010-11-25 18:00:26 +0000123int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100124{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100125 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100126 int ret;
127
Daniel Vetter33196de2012-11-14 17:14:05 +0100128 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129 if (ret)
130 return ret;
131
132 ret = mutex_lock_interruptible(&dev->struct_mutex);
133 if (ret)
134 return ret;
135
Chris Wilson76c1dec2010-09-25 11:22:51 +0100136 return 0;
137}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100138
Eric Anholt673a3942008-07-30 12:06:12 -0700139int
Eric Anholt5a125c32008-10-22 21:40:13 -0700140i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000141 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700142{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300143 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200144 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300145 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100146 struct i915_vma *vma;
Weinan Liff8f7972017-05-31 10:35:52 +0800147 u64 pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700148
Weinan Liff8f7972017-05-31 10:35:52 +0800149 pinned = ggtt->base.reserved;
Chris Wilson73aa8082010-09-30 11:46:12 +0100150 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000151 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100152 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100153 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000154 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100155 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100156 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100157 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700158
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300159 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400160 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000161
Eric Anholt5a125c32008-10-22 21:40:13 -0700162 return 0;
163}
164
Matthew Auldb91b09e2017-10-06 23:18:17 +0100165static int i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100166{
Al Viro93c76a32015-12-04 23:45:44 -0500167 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilsondbb43512016-12-07 13:34:11 +0000168 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800169 struct sg_table *st;
170 struct scatterlist *sg;
Chris Wilsondbb43512016-12-07 13:34:11 +0000171 char *vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800172 int i;
Matthew Auldb91b09e2017-10-06 23:18:17 +0100173 int err;
Chris Wilson00731152014-05-21 12:42:56 +0100174
Chris Wilson6a2c4232014-11-04 04:51:40 -0800175 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Matthew Auldb91b09e2017-10-06 23:18:17 +0100176 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100177
Chris Wilsondbb43512016-12-07 13:34:11 +0000178 /* Always aligning to the object size, allows a single allocation
179 * to handle all possible callers, and given typical object sizes,
180 * the alignment of the buddy allocation will naturally match.
181 */
182 phys = drm_pci_alloc(obj->base.dev,
Ville Syrjälä750fae22017-09-07 17:32:03 +0300183 roundup_pow_of_two(obj->base.size),
Chris Wilsondbb43512016-12-07 13:34:11 +0000184 roundup_pow_of_two(obj->base.size));
185 if (!phys)
Matthew Auldb91b09e2017-10-06 23:18:17 +0100186 return -ENOMEM;
Chris Wilsondbb43512016-12-07 13:34:11 +0000187
188 vaddr = phys->vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800189 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
190 struct page *page;
191 char *src;
192
193 page = shmem_read_mapping_page(mapping, i);
Chris Wilsondbb43512016-12-07 13:34:11 +0000194 if (IS_ERR(page)) {
Matthew Auldb91b09e2017-10-06 23:18:17 +0100195 err = PTR_ERR(page);
Chris Wilsondbb43512016-12-07 13:34:11 +0000196 goto err_phys;
197 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800198
199 src = kmap_atomic(page);
200 memcpy(vaddr, src, PAGE_SIZE);
201 drm_clflush_virt_range(vaddr, PAGE_SIZE);
202 kunmap_atomic(src);
203
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300204 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800205 vaddr += PAGE_SIZE;
206 }
207
Chris Wilsonc0336662016-05-06 15:40:21 +0100208 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800209
210 st = kmalloc(sizeof(*st), GFP_KERNEL);
Chris Wilsondbb43512016-12-07 13:34:11 +0000211 if (!st) {
Matthew Auldb91b09e2017-10-06 23:18:17 +0100212 err = -ENOMEM;
Chris Wilsondbb43512016-12-07 13:34:11 +0000213 goto err_phys;
214 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800215
216 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
217 kfree(st);
Matthew Auldb91b09e2017-10-06 23:18:17 +0100218 err = -ENOMEM;
Chris Wilsondbb43512016-12-07 13:34:11 +0000219 goto err_phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800220 }
221
222 sg = st->sgl;
223 sg->offset = 0;
224 sg->length = obj->base.size;
225
Chris Wilsondbb43512016-12-07 13:34:11 +0000226 sg_dma_address(sg) = phys->busaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800227 sg_dma_len(sg) = obj->base.size;
228
Chris Wilsondbb43512016-12-07 13:34:11 +0000229 obj->phys_handle = phys;
Matthew Auldb91b09e2017-10-06 23:18:17 +0100230
Matthew Aulda5c081662017-10-06 23:18:18 +0100231 __i915_gem_object_set_pages(obj, st, sg->length);
Matthew Auldb91b09e2017-10-06 23:18:17 +0100232
233 return 0;
Chris Wilsondbb43512016-12-07 13:34:11 +0000234
235err_phys:
236 drm_pci_free(obj->base.dev, phys);
Matthew Auldb91b09e2017-10-06 23:18:17 +0100237
238 return err;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800239}
240
Chris Wilsone27ab732017-06-15 13:38:49 +0100241static void __start_cpu_write(struct drm_i915_gem_object *obj)
242{
243 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
244 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
245 if (cpu_write_needs_clflush(obj))
246 obj->cache_dirty = true;
247}
248
Chris Wilson6a2c4232014-11-04 04:51:40 -0800249static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000250__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
Chris Wilsone5facdf2016-12-23 14:57:57 +0000251 struct sg_table *pages,
252 bool needs_clflush)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800253{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100254 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800255
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100256 if (obj->mm.madv == I915_MADV_DONTNEED)
257 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800258
Chris Wilsone5facdf2016-12-23 14:57:57 +0000259 if (needs_clflush &&
260 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
Chris Wilsonb8f55be2017-08-11 12:11:16 +0100261 !(obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_READ))
Chris Wilson2b3c8312016-11-11 14:58:09 +0000262 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100263
Chris Wilsone27ab732017-06-15 13:38:49 +0100264 __start_cpu_write(obj);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100265}
266
267static void
268i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
269 struct sg_table *pages)
270{
Chris Wilsone5facdf2016-12-23 14:57:57 +0000271 __i915_gem_object_release_shmem(obj, pages, false);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100272
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100273 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500274 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800275 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100276 int i;
277
278 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800279 struct page *page;
280 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100281
Chris Wilson6a2c4232014-11-04 04:51:40 -0800282 page = shmem_read_mapping_page(mapping, i);
283 if (IS_ERR(page))
284 continue;
285
286 dst = kmap_atomic(page);
287 drm_clflush_virt_range(vaddr, PAGE_SIZE);
288 memcpy(dst, vaddr, PAGE_SIZE);
289 kunmap_atomic(dst);
290
291 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100292 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100293 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300294 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100295 vaddr += PAGE_SIZE;
296 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100297 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100298 }
299
Chris Wilson03ac84f2016-10-28 13:58:36 +0100300 sg_free_table(pages);
301 kfree(pages);
Chris Wilsondbb43512016-12-07 13:34:11 +0000302
303 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800304}
305
306static void
307i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
308{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100309 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800310}
311
312static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
313 .get_pages = i915_gem_object_get_pages_phys,
314 .put_pages = i915_gem_object_put_pages_phys,
315 .release = i915_gem_object_release_phys,
316};
317
Chris Wilson581ab1f2017-02-15 16:39:00 +0000318static const struct drm_i915_gem_object_ops i915_gem_object_ops;
319
Chris Wilson35a96112016-08-14 18:44:40 +0100320int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100321{
322 struct i915_vma *vma;
323 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100324 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100325
Chris Wilson02bef8f2016-08-14 18:44:41 +0100326 lockdep_assert_held(&obj->base.dev->struct_mutex);
327
328 /* Closed vma are removed from the obj->vma_list - but they may
329 * still have an active binding on the object. To remove those we
330 * must wait for all rendering to complete to the object (as unbinding
331 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100332 */
Chris Wilson5888fc92017-12-04 13:25:13 +0000333 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100334 if (ret)
335 return ret;
336
Chris Wilsonaa653a62016-08-04 07:52:27 +0100337 while ((vma = list_first_entry_or_null(&obj->vma_list,
338 struct i915_vma,
339 obj_link))) {
340 list_move_tail(&vma->obj_link, &still_in_list);
341 ret = i915_vma_unbind(vma);
342 if (ret)
343 break;
344 }
345 list_splice(&still_in_list, &obj->vma_list);
346
347 return ret;
348}
349
Chris Wilsone95433c2016-10-28 13:58:27 +0100350static long
351i915_gem_object_wait_fence(struct dma_fence *fence,
352 unsigned int flags,
353 long timeout,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100354 struct intel_rps_client *rps_client)
Chris Wilsone95433c2016-10-28 13:58:27 +0100355{
356 struct drm_i915_gem_request *rq;
357
358 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
359
360 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
361 return timeout;
362
363 if (!dma_fence_is_i915(fence))
364 return dma_fence_wait_timeout(fence,
365 flags & I915_WAIT_INTERRUPTIBLE,
366 timeout);
367
368 rq = to_request(fence);
369 if (i915_gem_request_completed(rq))
370 goto out;
371
372 /* This client is about to stall waiting for the GPU. In many cases
373 * this is undesirable and limits the throughput of the system, as
374 * many clients cannot continue processing user input/output whilst
375 * blocked. RPS autotuning may take tens of milliseconds to respond
376 * to the GPU load and thus incurs additional latency for the client.
377 * We can circumvent that by promoting the GPU frequency to maximum
378 * before we wait. This makes the GPU throttle up much more quickly
379 * (good for benchmarks and user experience, e.g. window animations),
380 * but at a cost of spending more power processing the workload
381 * (bad for battery). Not all clients even want their results
382 * immediately and for them we should just let the GPU select its own
383 * frequency to maximise efficiency. To prevent a single client from
384 * forcing the clocks too high for the whole system, we only allow
385 * each client to waitboost once in a busy period.
386 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100387 if (rps_client) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100388 if (INTEL_GEN(rq->i915) >= 6)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100389 gen6_rps_boost(rq, rps_client);
Chris Wilsone95433c2016-10-28 13:58:27 +0100390 else
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100391 rps_client = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +0100392 }
393
394 timeout = i915_wait_request(rq, flags, timeout);
395
396out:
397 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
398 i915_gem_request_retire_upto(rq);
399
Chris Wilsone95433c2016-10-28 13:58:27 +0100400 return timeout;
401}
402
403static long
404i915_gem_object_wait_reservation(struct reservation_object *resv,
405 unsigned int flags,
406 long timeout,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100407 struct intel_rps_client *rps_client)
Chris Wilsone95433c2016-10-28 13:58:27 +0100408{
Chris Wilsone54ca972017-02-17 15:13:04 +0000409 unsigned int seq = __read_seqcount_begin(&resv->seq);
Chris Wilsone95433c2016-10-28 13:58:27 +0100410 struct dma_fence *excl;
Chris Wilsone54ca972017-02-17 15:13:04 +0000411 bool prune_fences = false;
Chris Wilsone95433c2016-10-28 13:58:27 +0100412
413 if (flags & I915_WAIT_ALL) {
414 struct dma_fence **shared;
415 unsigned int count, i;
416 int ret;
417
418 ret = reservation_object_get_fences_rcu(resv,
419 &excl, &count, &shared);
420 if (ret)
421 return ret;
422
423 for (i = 0; i < count; i++) {
424 timeout = i915_gem_object_wait_fence(shared[i],
425 flags, timeout,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100426 rps_client);
Chris Wilsond892e932017-02-12 21:53:43 +0000427 if (timeout < 0)
Chris Wilsone95433c2016-10-28 13:58:27 +0100428 break;
429
430 dma_fence_put(shared[i]);
431 }
432
433 for (; i < count; i++)
434 dma_fence_put(shared[i]);
435 kfree(shared);
Chris Wilsone54ca972017-02-17 15:13:04 +0000436
437 prune_fences = count && timeout >= 0;
Chris Wilsone95433c2016-10-28 13:58:27 +0100438 } else {
439 excl = reservation_object_get_excl_rcu(resv);
440 }
441
Chris Wilsone54ca972017-02-17 15:13:04 +0000442 if (excl && timeout >= 0) {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100443 timeout = i915_gem_object_wait_fence(excl, flags, timeout,
444 rps_client);
Chris Wilsone54ca972017-02-17 15:13:04 +0000445 prune_fences = timeout >= 0;
446 }
Chris Wilsone95433c2016-10-28 13:58:27 +0100447
448 dma_fence_put(excl);
449
Chris Wilson03d1cac2017-03-08 13:26:28 +0000450 /* Oportunistically prune the fences iff we know they have *all* been
451 * signaled and that the reservation object has not been changed (i.e.
452 * no new fences have been added).
453 */
Chris Wilsone54ca972017-02-17 15:13:04 +0000454 if (prune_fences && !__read_seqcount_retry(&resv->seq, seq)) {
Chris Wilson03d1cac2017-03-08 13:26:28 +0000455 if (reservation_object_trylock(resv)) {
456 if (!__read_seqcount_retry(&resv->seq, seq))
457 reservation_object_add_excl_fence(resv, NULL);
458 reservation_object_unlock(resv);
459 }
Chris Wilsone54ca972017-02-17 15:13:04 +0000460 }
461
Chris Wilsone95433c2016-10-28 13:58:27 +0100462 return timeout;
463}
464
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000465static void __fence_set_priority(struct dma_fence *fence, int prio)
466{
467 struct drm_i915_gem_request *rq;
468 struct intel_engine_cs *engine;
469
470 if (!dma_fence_is_i915(fence))
471 return;
472
473 rq = to_request(fence);
474 engine = rq->engine;
475 if (!engine->schedule)
476 return;
477
478 engine->schedule(rq, prio);
479}
480
481static void fence_set_priority(struct dma_fence *fence, int prio)
482{
483 /* Recurse once into a fence-array */
484 if (dma_fence_is_array(fence)) {
485 struct dma_fence_array *array = to_dma_fence_array(fence);
486 int i;
487
488 for (i = 0; i < array->num_fences; i++)
489 __fence_set_priority(array->fences[i], prio);
490 } else {
491 __fence_set_priority(fence, prio);
492 }
493}
494
495int
496i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
497 unsigned int flags,
498 int prio)
499{
500 struct dma_fence *excl;
501
502 if (flags & I915_WAIT_ALL) {
503 struct dma_fence **shared;
504 unsigned int count, i;
505 int ret;
506
507 ret = reservation_object_get_fences_rcu(obj->resv,
508 &excl, &count, &shared);
509 if (ret)
510 return ret;
511
512 for (i = 0; i < count; i++) {
513 fence_set_priority(shared[i], prio);
514 dma_fence_put(shared[i]);
515 }
516
517 kfree(shared);
518 } else {
519 excl = reservation_object_get_excl_rcu(obj->resv);
520 }
521
522 if (excl) {
523 fence_set_priority(excl, prio);
524 dma_fence_put(excl);
525 }
526 return 0;
527}
528
Chris Wilson00e60f22016-08-04 16:32:40 +0100529/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100530 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100531 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100532 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
533 * @timeout: how long to wait
Chris Wilsona0a8b1c2017-11-09 14:06:44 +0000534 * @rps_client: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100535 */
536int
Chris Wilsone95433c2016-10-28 13:58:27 +0100537i915_gem_object_wait(struct drm_i915_gem_object *obj,
538 unsigned int flags,
539 long timeout,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100540 struct intel_rps_client *rps_client)
Chris Wilson00e60f22016-08-04 16:32:40 +0100541{
Chris Wilsone95433c2016-10-28 13:58:27 +0100542 might_sleep();
543#if IS_ENABLED(CONFIG_LOCKDEP)
544 GEM_BUG_ON(debug_locks &&
545 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
546 !!(flags & I915_WAIT_LOCKED));
547#endif
548 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100549
Chris Wilsond07f0e52016-10-28 13:58:44 +0100550 timeout = i915_gem_object_wait_reservation(obj->resv,
551 flags, timeout,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100552 rps_client);
Chris Wilsone95433c2016-10-28 13:58:27 +0100553 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100554}
555
556static struct intel_rps_client *to_rps_client(struct drm_file *file)
557{
558 struct drm_i915_file_private *fpriv = file->driver_priv;
559
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100560 return &fpriv->rps_client;
Chris Wilson00e60f22016-08-04 16:32:40 +0100561}
562
Chris Wilson00731152014-05-21 12:42:56 +0100563static int
564i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
565 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100566 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100567{
Chris Wilson00731152014-05-21 12:42:56 +0100568 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300569 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800570
571 /* We manually control the domain here and pretend that it
572 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
573 */
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700574 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000575 if (copy_from_user(vaddr, user_data, args->size))
576 return -EFAULT;
Chris Wilson00731152014-05-21 12:42:56 +0100577
Chris Wilson6a2c4232014-11-04 04:51:40 -0800578 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson10466d22017-01-06 15:22:38 +0000579 i915_gem_chipset_flush(to_i915(obj->base.dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200580
Chris Wilsond59b21e2017-02-22 11:40:49 +0000581 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000582 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100583}
584
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000585void *i915_gem_object_alloc(struct drm_i915_private *dev_priv)
Chris Wilson42dcedd2012-11-15 11:32:30 +0000586{
Chris Wilsonefab6d82015-04-07 16:20:57 +0100587 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000588}
589
590void i915_gem_object_free(struct drm_i915_gem_object *obj)
591{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100592 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100593 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000594}
595
Dave Airlieff72145b2011-02-07 12:16:14 +1000596static int
597i915_gem_create(struct drm_file *file,
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000598 struct drm_i915_private *dev_priv,
Dave Airlieff72145b2011-02-07 12:16:14 +1000599 uint64_t size,
600 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700601{
Chris Wilson05394f32010-11-08 19:18:58 +0000602 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300603 int ret;
604 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700605
Dave Airlieff72145b2011-02-07 12:16:14 +1000606 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200607 if (size == 0)
608 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700609
610 /* Allocate the new object */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000611 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100612 if (IS_ERR(obj))
613 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700614
Chris Wilson05394f32010-11-08 19:18:58 +0000615 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100616 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100617 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200618 if (ret)
619 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100620
Dave Airlieff72145b2011-02-07 12:16:14 +1000621 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700622 return 0;
623}
624
Dave Airlieff72145b2011-02-07 12:16:14 +1000625int
626i915_gem_dumb_create(struct drm_file *file,
627 struct drm_device *dev,
628 struct drm_mode_create_dumb *args)
629{
630 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300631 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000632 args->size = args->pitch * args->height;
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000633 return i915_gem_create(file, to_i915(dev),
Dave Airlieda6b51d2014-12-24 13:11:17 +1000634 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000635}
636
Chris Wilsone27ab732017-06-15 13:38:49 +0100637static bool gpu_write_needs_clflush(struct drm_i915_gem_object *obj)
638{
639 return !(obj->cache_level == I915_CACHE_NONE ||
640 obj->cache_level == I915_CACHE_WT);
641}
642
Dave Airlieff72145b2011-02-07 12:16:14 +1000643/**
644 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100645 * @dev: drm device pointer
646 * @data: ioctl data blob
647 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000648 */
649int
650i915_gem_create_ioctl(struct drm_device *dev, void *data,
651 struct drm_file *file)
652{
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000653 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlieff72145b2011-02-07 12:16:14 +1000654 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200655
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000656 i915_gem_flush_free_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100657
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000658 return i915_gem_create(file, dev_priv,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000659 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000660}
661
Chris Wilsonef749212017-04-12 12:01:10 +0100662static inline enum fb_op_origin
663fb_write_origin(struct drm_i915_gem_object *obj, unsigned int domain)
664{
665 return (domain == I915_GEM_DOMAIN_GTT ?
666 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
667}
668
Chris Wilson71253972017-12-06 12:49:14 +0000669void i915_gem_flush_ggtt_writes(struct drm_i915_private *dev_priv)
Chris Wilsonef749212017-04-12 12:01:10 +0100670{
Chris Wilson71253972017-12-06 12:49:14 +0000671 /*
672 * No actual flushing is required for the GTT write domain for reads
673 * from the GTT domain. Writes to it "immediately" go to main memory
674 * as far as we know, so there's no chipset flush. It also doesn't
675 * land in the GPU render cache.
Chris Wilsonef749212017-04-12 12:01:10 +0100676 *
677 * However, we do have to enforce the order so that all writes through
678 * the GTT land before any writes to the device, such as updates to
679 * the GATT itself.
680 *
681 * We also have to wait a bit for the writes to land from the GTT.
682 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
683 * timing. This issue has only been observed when switching quickly
684 * between GTT writes and CPU reads from inside the kernel on recent hw,
685 * and it appears to only affect discrete GTT blocks (i.e. on LLC
Chris Wilson71253972017-12-06 12:49:14 +0000686 * system agents we cannot reproduce this behaviour, until Cannonlake
687 * that was!).
Chris Wilsonef749212017-04-12 12:01:10 +0100688 */
Chris Wilson71253972017-12-06 12:49:14 +0000689
Chris Wilsonef749212017-04-12 12:01:10 +0100690 wmb();
691
Chris Wilson71253972017-12-06 12:49:14 +0000692 intel_runtime_pm_get(dev_priv);
693 spin_lock_irq(&dev_priv->uncore.lock);
694
695 POSTING_READ_FW(RING_HEAD(RENDER_RING_BASE));
696
697 spin_unlock_irq(&dev_priv->uncore.lock);
698 intel_runtime_pm_put(dev_priv);
699}
700
701static void
702flush_write_domain(struct drm_i915_gem_object *obj, unsigned int flush_domains)
703{
704 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
705 struct i915_vma *vma;
706
707 if (!(obj->base.write_domain & flush_domains))
708 return;
709
Chris Wilsonef749212017-04-12 12:01:10 +0100710 switch (obj->base.write_domain) {
711 case I915_GEM_DOMAIN_GTT:
Chris Wilson71253972017-12-06 12:49:14 +0000712 i915_gem_flush_ggtt_writes(dev_priv);
Chris Wilsonef749212017-04-12 12:01:10 +0100713
714 intel_fb_obj_flush(obj,
715 fb_write_origin(obj, I915_GEM_DOMAIN_GTT));
Chris Wilson71253972017-12-06 12:49:14 +0000716
Chris Wilsone2189dd2017-12-07 21:14:07 +0000717 for_each_ggtt_vma(vma, obj) {
Chris Wilson71253972017-12-06 12:49:14 +0000718 if (vma->iomap)
719 continue;
720
721 i915_vma_unset_ggtt_write(vma);
722 }
Chris Wilsonef749212017-04-12 12:01:10 +0100723 break;
724
725 case I915_GEM_DOMAIN_CPU:
726 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
727 break;
Chris Wilsone27ab732017-06-15 13:38:49 +0100728
729 case I915_GEM_DOMAIN_RENDER:
730 if (gpu_write_needs_clflush(obj))
731 obj->cache_dirty = true;
732 break;
Chris Wilsonef749212017-04-12 12:01:10 +0100733 }
734
735 obj->base.write_domain = 0;
736}
737
Daniel Vetter8c599672011-12-14 13:57:31 +0100738static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100739__copy_to_user_swizzled(char __user *cpu_vaddr,
740 const char *gpu_vaddr, int gpu_offset,
741 int length)
742{
743 int ret, cpu_offset = 0;
744
745 while (length > 0) {
746 int cacheline_end = ALIGN(gpu_offset + 1, 64);
747 int this_length = min(cacheline_end - gpu_offset, length);
748 int swizzled_gpu_offset = gpu_offset ^ 64;
749
750 ret = __copy_to_user(cpu_vaddr + cpu_offset,
751 gpu_vaddr + swizzled_gpu_offset,
752 this_length);
753 if (ret)
754 return ret + length;
755
756 cpu_offset += this_length;
757 gpu_offset += this_length;
758 length -= this_length;
759 }
760
761 return 0;
762}
763
764static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700765__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
766 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100767 int length)
768{
769 int ret, cpu_offset = 0;
770
771 while (length > 0) {
772 int cacheline_end = ALIGN(gpu_offset + 1, 64);
773 int this_length = min(cacheline_end - gpu_offset, length);
774 int swizzled_gpu_offset = gpu_offset ^ 64;
775
776 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
777 cpu_vaddr + cpu_offset,
778 this_length);
779 if (ret)
780 return ret + length;
781
782 cpu_offset += this_length;
783 gpu_offset += this_length;
784 length -= this_length;
785 }
786
787 return 0;
788}
789
Brad Volkin4c914c02014-02-18 10:15:45 -0800790/*
791 * Pins the specified object's pages and synchronizes the object with
792 * GPU accesses. Sets needs_clflush to non-zero if the caller should
793 * flush the object from the CPU cache.
794 */
795int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100796 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800797{
798 int ret;
799
Chris Wilsone95433c2016-10-28 13:58:27 +0100800 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800801
Chris Wilsone95433c2016-10-28 13:58:27 +0100802 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100803 if (!i915_gem_object_has_struct_page(obj))
804 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800805
Chris Wilsone95433c2016-10-28 13:58:27 +0100806 ret = i915_gem_object_wait(obj,
807 I915_WAIT_INTERRUPTIBLE |
808 I915_WAIT_LOCKED,
809 MAX_SCHEDULE_TIMEOUT,
810 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100811 if (ret)
812 return ret;
813
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100814 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100815 if (ret)
816 return ret;
817
Chris Wilsonb8f55be2017-08-11 12:11:16 +0100818 if (obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_READ ||
819 !static_cpu_has(X86_FEATURE_CLFLUSH)) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000820 ret = i915_gem_object_set_to_cpu_domain(obj, false);
821 if (ret)
822 goto err_unpin;
823 else
824 goto out;
825 }
826
Chris Wilsonef749212017-04-12 12:01:10 +0100827 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Chris Wilsona314d5c2016-08-18 17:16:48 +0100828
Chris Wilson43394c72016-08-18 17:16:47 +0100829 /* If we're not in the cpu read domain, set ourself into the gtt
830 * read domain and manually flush cachelines (if required). This
831 * optimizes for the case when the gpu will dirty the data
832 * anyway again before the next pread happens.
833 */
Chris Wilsone27ab732017-06-15 13:38:49 +0100834 if (!obj->cache_dirty &&
835 !(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000836 *needs_clflush = CLFLUSH_BEFORE;
Brad Volkin4c914c02014-02-18 10:15:45 -0800837
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000838out:
Chris Wilson97649512016-08-18 17:16:50 +0100839 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100840 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100841
842err_unpin:
843 i915_gem_object_unpin_pages(obj);
844 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100845}
846
847int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
848 unsigned int *needs_clflush)
849{
850 int ret;
851
Chris Wilsone95433c2016-10-28 13:58:27 +0100852 lockdep_assert_held(&obj->base.dev->struct_mutex);
853
Chris Wilson43394c72016-08-18 17:16:47 +0100854 *needs_clflush = 0;
855 if (!i915_gem_object_has_struct_page(obj))
856 return -ENODEV;
857
Chris Wilsone95433c2016-10-28 13:58:27 +0100858 ret = i915_gem_object_wait(obj,
859 I915_WAIT_INTERRUPTIBLE |
860 I915_WAIT_LOCKED |
861 I915_WAIT_ALL,
862 MAX_SCHEDULE_TIMEOUT,
863 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100864 if (ret)
865 return ret;
866
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100867 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100868 if (ret)
869 return ret;
870
Chris Wilsonb8f55be2017-08-11 12:11:16 +0100871 if (obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_WRITE ||
872 !static_cpu_has(X86_FEATURE_CLFLUSH)) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000873 ret = i915_gem_object_set_to_cpu_domain(obj, true);
874 if (ret)
875 goto err_unpin;
876 else
877 goto out;
878 }
879
Chris Wilsonef749212017-04-12 12:01:10 +0100880 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Chris Wilsona314d5c2016-08-18 17:16:48 +0100881
Chris Wilson43394c72016-08-18 17:16:47 +0100882 /* If we're not in the cpu write domain, set ourself into the
883 * gtt write domain and manually flush cachelines (as required).
884 * This optimizes for the case when the gpu will use the data
885 * right away and we therefore have to clflush anyway.
886 */
Chris Wilsone27ab732017-06-15 13:38:49 +0100887 if (!obj->cache_dirty) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000888 *needs_clflush |= CLFLUSH_AFTER;
Chris Wilson43394c72016-08-18 17:16:47 +0100889
Chris Wilsone27ab732017-06-15 13:38:49 +0100890 /*
891 * Same trick applies to invalidate partially written
892 * cachelines read before writing.
893 */
894 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
895 *needs_clflush |= CLFLUSH_BEFORE;
896 }
Chris Wilson43394c72016-08-18 17:16:47 +0100897
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000898out:
Chris Wilson43394c72016-08-18 17:16:47 +0100899 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100900 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +0100901 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100902 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100903
904err_unpin:
905 i915_gem_object_unpin_pages(obj);
906 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800907}
908
Daniel Vetter23c18c72012-03-25 19:47:42 +0200909static void
910shmem_clflush_swizzled_range(char *addr, unsigned long length,
911 bool swizzled)
912{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200913 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200914 unsigned long start = (unsigned long) addr;
915 unsigned long end = (unsigned long) addr + length;
916
917 /* For swizzling simply ensure that we always flush both
918 * channels. Lame, but simple and it works. Swizzled
919 * pwrite/pread is far from a hotpath - current userspace
920 * doesn't use it at all. */
921 start = round_down(start, 128);
922 end = round_up(end, 128);
923
924 drm_clflush_virt_range((void *)start, end - start);
925 } else {
926 drm_clflush_virt_range(addr, length);
927 }
928
929}
930
Daniel Vetterd174bd62012-03-25 19:47:40 +0200931/* Only difference to the fast-path function is that this can handle bit17
932 * and uses non-atomic copy and kmap functions. */
933static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100934shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +0200935 char __user *user_data,
936 bool page_do_bit17_swizzling, bool needs_clflush)
937{
938 char *vaddr;
939 int ret;
940
941 vaddr = kmap(page);
942 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100943 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +0200944 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200945
946 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100947 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200948 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100949 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200950 kunmap(page);
951
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100952 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200953}
954
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100955static int
956shmem_pread(struct page *page, int offset, int length, char __user *user_data,
957 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530958{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100959 int ret;
960
961 ret = -ENODEV;
962 if (!page_do_bit17_swizzling) {
963 char *vaddr = kmap_atomic(page);
964
965 if (needs_clflush)
966 drm_clflush_virt_range(vaddr + offset, length);
967 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
968 kunmap_atomic(vaddr);
969 }
970 if (ret == 0)
971 return 0;
972
973 return shmem_pread_slow(page, offset, length, user_data,
974 page_do_bit17_swizzling, needs_clflush);
975}
976
977static int
978i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
979 struct drm_i915_gem_pread *args)
980{
981 char __user *user_data;
982 u64 remain;
983 unsigned int obj_do_bit17_swizzling;
984 unsigned int needs_clflush;
985 unsigned int idx, offset;
986 int ret;
987
988 obj_do_bit17_swizzling = 0;
989 if (i915_gem_object_needs_bit17_swizzle(obj))
990 obj_do_bit17_swizzling = BIT(17);
991
992 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
993 if (ret)
994 return ret;
995
996 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
997 mutex_unlock(&obj->base.dev->struct_mutex);
998 if (ret)
999 return ret;
1000
1001 remain = args->size;
1002 user_data = u64_to_user_ptr(args->data_ptr);
1003 offset = offset_in_page(args->offset);
1004 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1005 struct page *page = i915_gem_object_get_page(obj, idx);
1006 int length;
1007
1008 length = remain;
1009 if (offset + length > PAGE_SIZE)
1010 length = PAGE_SIZE - offset;
1011
1012 ret = shmem_pread(page, offset, length, user_data,
1013 page_to_phys(page) & obj_do_bit17_swizzling,
1014 needs_clflush);
1015 if (ret)
1016 break;
1017
1018 remain -= length;
1019 user_data += length;
1020 offset = 0;
1021 }
1022
1023 i915_gem_obj_finish_shmem_access(obj);
1024 return ret;
1025}
1026
1027static inline bool
1028gtt_user_read(struct io_mapping *mapping,
1029 loff_t base, int offset,
1030 char __user *user_data, int length)
1031{
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001032 void __iomem *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001033 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301034
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301035 /* We can use the cpu mem copy function because this is X86. */
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001036 vaddr = io_mapping_map_atomic_wc(mapping, base);
1037 unwritten = __copy_to_user_inatomic(user_data,
1038 (void __force *)vaddr + offset,
1039 length);
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001040 io_mapping_unmap_atomic(vaddr);
1041 if (unwritten) {
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001042 vaddr = io_mapping_map_wc(mapping, base, PAGE_SIZE);
1043 unwritten = copy_to_user(user_data,
1044 (void __force *)vaddr + offset,
1045 length);
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001046 io_mapping_unmap(vaddr);
1047 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301048 return unwritten;
1049}
1050
1051static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001052i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
1053 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301054{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001055 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1056 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301057 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001058 struct i915_vma *vma;
1059 void __user *user_data;
1060 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301061 int ret;
1062
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001063 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1064 if (ret)
1065 return ret;
1066
1067 intel_runtime_pm_get(i915);
1068 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsona3259ca2017-10-09 09:44:00 +01001069 PIN_MAPPABLE |
1070 PIN_NONFAULT |
1071 PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001072 if (!IS_ERR(vma)) {
1073 node.start = i915_ggtt_offset(vma);
1074 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001075 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001076 if (ret) {
1077 i915_vma_unpin(vma);
1078 vma = ERR_PTR(ret);
1079 }
1080 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001081 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001082 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301083 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001084 goto out_unlock;
1085 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301086 }
1087
1088 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1089 if (ret)
1090 goto out_unpin;
1091
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001092 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301093
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001094 user_data = u64_to_user_ptr(args->data_ptr);
1095 remain = args->size;
1096 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301097
1098 while (remain > 0) {
1099 /* Operation in this page
1100 *
1101 * page_base = page offset within aperture
1102 * page_offset = offset within page
1103 * page_length = bytes to copy for this page
1104 */
1105 u32 page_base = node.start;
1106 unsigned page_offset = offset_in_page(offset);
1107 unsigned page_length = PAGE_SIZE - page_offset;
1108 page_length = remain < page_length ? remain : page_length;
1109 if (node.allocated) {
1110 wmb();
1111 ggtt->base.insert_page(&ggtt->base,
1112 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001113 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301114 wmb();
1115 } else {
1116 page_base += offset & PAGE_MASK;
1117 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001118
Matthew Auld73ebd502017-12-11 15:18:20 +00001119 if (gtt_user_read(&ggtt->iomap, page_base, page_offset,
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001120 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301121 ret = -EFAULT;
1122 break;
1123 }
1124
1125 remain -= page_length;
1126 user_data += page_length;
1127 offset += page_length;
1128 }
1129
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001130 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301131out_unpin:
1132 if (node.allocated) {
1133 wmb();
1134 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001135 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301136 remove_mappable_node(&node);
1137 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001138 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301139 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001140out_unlock:
1141 intel_runtime_pm_put(i915);
1142 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001143
Eric Anholteb014592009-03-10 11:44:52 -07001144 return ret;
1145}
1146
Eric Anholt673a3942008-07-30 12:06:12 -07001147/**
1148 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001149 * @dev: drm device pointer
1150 * @data: ioctl data blob
1151 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001152 *
1153 * On error, the contents of *data are undefined.
1154 */
1155int
1156i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001157 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001158{
1159 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001160 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001161 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001162
Chris Wilson51311d02010-11-17 09:10:42 +00001163 if (args->size == 0)
1164 return 0;
1165
1166 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001167 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001168 args->size))
1169 return -EFAULT;
1170
Chris Wilson03ac0642016-07-20 13:31:51 +01001171 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001172 if (!obj)
1173 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001174
Chris Wilson7dcd2492010-09-26 20:21:44 +01001175 /* Bounds check source. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001176 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001177 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001178 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001179 }
1180
Chris Wilsondb53a302011-02-03 11:57:46 +00001181 trace_i915_gem_object_pread(obj, args->offset, args->size);
1182
Chris Wilsone95433c2016-10-28 13:58:27 +01001183 ret = i915_gem_object_wait(obj,
1184 I915_WAIT_INTERRUPTIBLE,
1185 MAX_SCHEDULE_TIMEOUT,
1186 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001187 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001188 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001189
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001190 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001191 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001192 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001193
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001194 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001195 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001196 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301197
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001198 i915_gem_object_unpin_pages(obj);
1199out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001200 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001201 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001202}
1203
Keith Packard0839ccb2008-10-30 19:38:48 -07001204/* This is the fast write path which cannot handle
1205 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001206 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001207
Chris Wilsonfe115622016-10-28 13:58:40 +01001208static inline bool
1209ggtt_write(struct io_mapping *mapping,
1210 loff_t base, int offset,
1211 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001212{
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001213 void __iomem *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001214 unsigned long unwritten;
1215
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001216 /* We can use the cpu mem copy function because this is X86. */
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001217 vaddr = io_mapping_map_atomic_wc(mapping, base);
1218 unwritten = __copy_from_user_inatomic_nocache((void __force *)vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001219 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001220 io_mapping_unmap_atomic(vaddr);
1221 if (unwritten) {
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001222 vaddr = io_mapping_map_wc(mapping, base, PAGE_SIZE);
1223 unwritten = copy_from_user((void __force *)vaddr + offset,
1224 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001225 io_mapping_unmap(vaddr);
1226 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001227
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001228 return unwritten;
1229}
1230
Eric Anholt3de09aa2009-03-09 09:42:23 -07001231/**
1232 * This is the fast pwrite path, where we copy the data directly from the
1233 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001234 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001235 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001236 */
Eric Anholt673a3942008-07-30 12:06:12 -07001237static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001238i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1239 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001240{
Chris Wilsonfe115622016-10-28 13:58:40 +01001241 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301242 struct i915_ggtt *ggtt = &i915->ggtt;
1243 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001244 struct i915_vma *vma;
1245 u64 remain, offset;
1246 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301247 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301248
Chris Wilsonfe115622016-10-28 13:58:40 +01001249 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1250 if (ret)
1251 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001252
Chris Wilson8bd81812017-10-19 07:37:33 +01001253 if (i915_gem_object_has_struct_page(obj)) {
1254 /*
1255 * Avoid waking the device up if we can fallback, as
1256 * waking/resuming is very slow (worst-case 10-100 ms
1257 * depending on PCI sleeps and our own resume time).
1258 * This easily dwarfs any performance advantage from
1259 * using the cache bypass of indirect GGTT access.
1260 */
1261 if (!intel_runtime_pm_get_if_in_use(i915)) {
1262 ret = -EFAULT;
1263 goto out_unlock;
1264 }
1265 } else {
1266 /* No backing pages, no fallback, we must force GGTT access */
1267 intel_runtime_pm_get(i915);
1268 }
1269
Chris Wilson058d88c2016-08-15 10:49:06 +01001270 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsona3259ca2017-10-09 09:44:00 +01001271 PIN_MAPPABLE |
1272 PIN_NONFAULT |
1273 PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001274 if (!IS_ERR(vma)) {
1275 node.start = i915_ggtt_offset(vma);
1276 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001277 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001278 if (ret) {
1279 i915_vma_unpin(vma);
1280 vma = ERR_PTR(ret);
1281 }
1282 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001283 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001284 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301285 if (ret)
Chris Wilson8bd81812017-10-19 07:37:33 +01001286 goto out_rpm;
Chris Wilsonfe115622016-10-28 13:58:40 +01001287 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301288 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001289
1290 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1291 if (ret)
1292 goto out_unpin;
1293
Chris Wilsonfe115622016-10-28 13:58:40 +01001294 mutex_unlock(&i915->drm.struct_mutex);
1295
Chris Wilsonb19482d2016-08-18 17:16:43 +01001296 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001297
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301298 user_data = u64_to_user_ptr(args->data_ptr);
1299 offset = args->offset;
1300 remain = args->size;
1301 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001302 /* Operation in this page
1303 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001304 * page_base = page offset within aperture
1305 * page_offset = offset within page
1306 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001307 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301308 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001309 unsigned int page_offset = offset_in_page(offset);
1310 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301311 page_length = remain < page_length ? remain : page_length;
1312 if (node.allocated) {
1313 wmb(); /* flush the write before we modify the GGTT */
1314 ggtt->base.insert_page(&ggtt->base,
1315 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1316 node.start, I915_CACHE_NONE, 0);
1317 wmb(); /* flush modifications to the GGTT (insert_page) */
1318 } else {
1319 page_base += offset & PAGE_MASK;
1320 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001321 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001322 * source page isn't available. Return the error and we'll
1323 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301324 * If the object is non-shmem backed, we retry again with the
1325 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001326 */
Matthew Auld73ebd502017-12-11 15:18:20 +00001327 if (ggtt_write(&ggtt->iomap, page_base, page_offset,
Chris Wilsonfe115622016-10-28 13:58:40 +01001328 user_data, page_length)) {
1329 ret = -EFAULT;
1330 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001331 }
Eric Anholt673a3942008-07-30 12:06:12 -07001332
Keith Packard0839ccb2008-10-30 19:38:48 -07001333 remain -= page_length;
1334 user_data += page_length;
1335 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001336 }
Chris Wilsond59b21e2017-02-22 11:40:49 +00001337 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001338
1339 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001340out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301341 if (node.allocated) {
1342 wmb();
1343 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001344 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301345 remove_mappable_node(&node);
1346 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001347 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301348 }
Chris Wilson8bd81812017-10-19 07:37:33 +01001349out_rpm:
Chris Wilson9c870d02016-10-24 13:42:15 +01001350 intel_runtime_pm_put(i915);
Chris Wilson8bd81812017-10-19 07:37:33 +01001351out_unlock:
Chris Wilsonfe115622016-10-28 13:58:40 +01001352 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001353 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001354}
1355
Eric Anholt673a3942008-07-30 12:06:12 -07001356static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001357shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001358 char __user *user_data,
1359 bool page_do_bit17_swizzling,
1360 bool needs_clflush_before,
1361 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001362{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001363 char *vaddr;
1364 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001365
Daniel Vetterd174bd62012-03-25 19:47:40 +02001366 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001367 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001368 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001369 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001370 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001371 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1372 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001373 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001374 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001375 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001376 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001377 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001378 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001379
Chris Wilson755d2212012-09-04 21:02:55 +01001380 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001381}
1382
Chris Wilsonfe115622016-10-28 13:58:40 +01001383/* Per-page copy function for the shmem pwrite fastpath.
1384 * Flushes invalid cachelines before writing to the target if
1385 * needs_clflush_before is set and flushes out any written cachelines after
1386 * writing if needs_clflush is set.
1387 */
Eric Anholt40123c12009-03-09 13:42:30 -07001388static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001389shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1390 bool page_do_bit17_swizzling,
1391 bool needs_clflush_before,
1392 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001393{
Chris Wilsonfe115622016-10-28 13:58:40 +01001394 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001395
Chris Wilsonfe115622016-10-28 13:58:40 +01001396 ret = -ENODEV;
1397 if (!page_do_bit17_swizzling) {
1398 char *vaddr = kmap_atomic(page);
1399
1400 if (needs_clflush_before)
1401 drm_clflush_virt_range(vaddr + offset, len);
1402 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1403 if (needs_clflush_after)
1404 drm_clflush_virt_range(vaddr + offset, len);
1405
1406 kunmap_atomic(vaddr);
1407 }
1408 if (ret == 0)
1409 return ret;
1410
1411 return shmem_pwrite_slow(page, offset, len, user_data,
1412 page_do_bit17_swizzling,
1413 needs_clflush_before,
1414 needs_clflush_after);
1415}
1416
1417static int
1418i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1419 const struct drm_i915_gem_pwrite *args)
1420{
1421 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1422 void __user *user_data;
1423 u64 remain;
1424 unsigned int obj_do_bit17_swizzling;
1425 unsigned int partial_cacheline_write;
1426 unsigned int needs_clflush;
1427 unsigned int offset, idx;
1428 int ret;
1429
1430 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001431 if (ret)
1432 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001433
Chris Wilsonfe115622016-10-28 13:58:40 +01001434 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1435 mutex_unlock(&i915->drm.struct_mutex);
1436 if (ret)
1437 return ret;
1438
1439 obj_do_bit17_swizzling = 0;
1440 if (i915_gem_object_needs_bit17_swizzle(obj))
1441 obj_do_bit17_swizzling = BIT(17);
1442
1443 /* If we don't overwrite a cacheline completely we need to be
1444 * careful to have up-to-date data by first clflushing. Don't
1445 * overcomplicate things and flush the entire patch.
1446 */
1447 partial_cacheline_write = 0;
1448 if (needs_clflush & CLFLUSH_BEFORE)
1449 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1450
Chris Wilson43394c72016-08-18 17:16:47 +01001451 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001452 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001453 offset = offset_in_page(args->offset);
1454 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1455 struct page *page = i915_gem_object_get_page(obj, idx);
1456 int length;
Eric Anholt40123c12009-03-09 13:42:30 -07001457
Chris Wilsonfe115622016-10-28 13:58:40 +01001458 length = remain;
1459 if (offset + length > PAGE_SIZE)
1460 length = PAGE_SIZE - offset;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001461
Chris Wilsonfe115622016-10-28 13:58:40 +01001462 ret = shmem_pwrite(page, offset, length, user_data,
1463 page_to_phys(page) & obj_do_bit17_swizzling,
1464 (offset | length) & partial_cacheline_write,
1465 needs_clflush & CLFLUSH_AFTER);
1466 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001467 break;
1468
Chris Wilsonfe115622016-10-28 13:58:40 +01001469 remain -= length;
1470 user_data += length;
1471 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001472 }
1473
Chris Wilsond59b21e2017-02-22 11:40:49 +00001474 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001475 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001476 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001477}
1478
1479/**
1480 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001481 * @dev: drm device
1482 * @data: ioctl data blob
1483 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001484 *
1485 * On error, the contents of the buffer that were to be modified are undefined.
1486 */
1487int
1488i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001489 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001490{
1491 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001492 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001493 int ret;
1494
1495 if (args->size == 0)
1496 return 0;
1497
1498 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001499 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001500 args->size))
1501 return -EFAULT;
1502
Chris Wilson03ac0642016-07-20 13:31:51 +01001503 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001504 if (!obj)
1505 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001506
Chris Wilson7dcd2492010-09-26 20:21:44 +01001507 /* Bounds check destination. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001508 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001509 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001510 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001511 }
1512
Chris Wilsondb53a302011-02-03 11:57:46 +00001513 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1514
Chris Wilson7c55e2c2017-03-07 12:03:38 +00001515 ret = -ENODEV;
1516 if (obj->ops->pwrite)
1517 ret = obj->ops->pwrite(obj, args);
1518 if (ret != -ENODEV)
1519 goto err;
1520
Chris Wilsone95433c2016-10-28 13:58:27 +01001521 ret = i915_gem_object_wait(obj,
1522 I915_WAIT_INTERRUPTIBLE |
1523 I915_WAIT_ALL,
1524 MAX_SCHEDULE_TIMEOUT,
1525 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001526 if (ret)
1527 goto err;
1528
Chris Wilsonfe115622016-10-28 13:58:40 +01001529 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001530 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001531 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001532
Daniel Vetter935aaa62012-03-25 19:47:35 +02001533 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001534 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1535 * it would end up going through the fenced access, and we'll get
1536 * different detiling behavior between reading and writing.
1537 * pread/pwrite currently are reading and writing from the CPU
1538 * perspective, requiring manual detiling by the client.
1539 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001540 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001541 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001542 /* Note that the gtt paths might fail with non-page-backed user
1543 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001544 * textures). Fallback to the shmem path in that case.
1545 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001546 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001547
Chris Wilsond1054ee2016-07-16 18:42:36 +01001548 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001549 if (obj->phys_handle)
1550 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301551 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001552 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001553 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001554
Chris Wilsonfe115622016-10-28 13:58:40 +01001555 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001556err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001557 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001558 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001559}
1560
Chris Wilson40e62d52016-10-28 13:58:41 +01001561static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1562{
1563 struct drm_i915_private *i915;
1564 struct list_head *list;
1565 struct i915_vma *vma;
1566
Chris Wilsonf2123812017-10-16 12:40:37 +01001567 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
1568
Chris Wilsone2189dd2017-12-07 21:14:07 +00001569 for_each_ggtt_vma(vma, obj) {
Chris Wilson40e62d52016-10-28 13:58:41 +01001570 if (i915_vma_is_active(vma))
1571 continue;
1572
1573 if (!drm_mm_node_allocated(&vma->node))
1574 continue;
1575
1576 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1577 }
1578
1579 i915 = to_i915(obj->base.dev);
Chris Wilsonf2123812017-10-16 12:40:37 +01001580 spin_lock(&i915->mm.obj_lock);
Chris Wilson40e62d52016-10-28 13:58:41 +01001581 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Chris Wilsonf2123812017-10-16 12:40:37 +01001582 list_move_tail(&obj->mm.link, list);
1583 spin_unlock(&i915->mm.obj_lock);
Chris Wilson40e62d52016-10-28 13:58:41 +01001584}
1585
Eric Anholt673a3942008-07-30 12:06:12 -07001586/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001587 * Called when user space prepares to use an object with the CPU, either
1588 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001589 * @dev: drm device
1590 * @data: ioctl data blob
1591 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001592 */
1593int
1594i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001595 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001596{
1597 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001598 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001599 uint32_t read_domains = args->read_domains;
1600 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001601 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001602
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001603 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001604 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001605 return -EINVAL;
1606
1607 /* Having something in the write domain implies it's in the read
1608 * domain, and only that read domain. Enforce that in the request.
1609 */
1610 if (write_domain != 0 && read_domains != write_domain)
1611 return -EINVAL;
1612
Chris Wilson03ac0642016-07-20 13:31:51 +01001613 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001614 if (!obj)
1615 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001616
Chris Wilson3236f572012-08-24 09:35:09 +01001617 /* Try to flush the object off the GPU without holding the lock.
1618 * We will repeat the flush holding the lock in the normal manner
1619 * to catch cases where we are gazumped.
1620 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001621 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001622 I915_WAIT_INTERRUPTIBLE |
1623 (write_domain ? I915_WAIT_ALL : 0),
1624 MAX_SCHEDULE_TIMEOUT,
1625 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001626 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001627 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001628
Tina Zhanga03f3952017-11-14 10:25:13 +00001629 /*
1630 * Proxy objects do not control access to the backing storage, ergo
1631 * they cannot be used as a means to manipulate the cache domain
1632 * tracking for that backing storage. The proxy object is always
1633 * considered to be outside of any cache domain.
1634 */
1635 if (i915_gem_object_is_proxy(obj)) {
1636 err = -ENXIO;
1637 goto out;
1638 }
1639
1640 /*
1641 * Flush and acquire obj->pages so that we are coherent through
Chris Wilson40e62d52016-10-28 13:58:41 +01001642 * direct access in memory with previous cached writes through
1643 * shmemfs and that our cache domain tracking remains valid.
1644 * For example, if the obj->filp was moved to swap without us
1645 * being notified and releasing the pages, we would mistakenly
1646 * continue to assume that the obj remained out of the CPU cached
1647 * domain.
1648 */
1649 err = i915_gem_object_pin_pages(obj);
1650 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001651 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001652
1653 err = i915_mutex_lock_interruptible(dev);
1654 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001655 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001656
Chris Wilsone22d8e32017-04-12 12:01:11 +01001657 if (read_domains & I915_GEM_DOMAIN_WC)
1658 err = i915_gem_object_set_to_wc_domain(obj, write_domain);
1659 else if (read_domains & I915_GEM_DOMAIN_GTT)
1660 err = i915_gem_object_set_to_gtt_domain(obj, write_domain);
Chris Wilson43566de2015-01-02 16:29:29 +05301661 else
Chris Wilsone22d8e32017-04-12 12:01:11 +01001662 err = i915_gem_object_set_to_cpu_domain(obj, write_domain);
Chris Wilson40e62d52016-10-28 13:58:41 +01001663
1664 /* And bump the LRU for this access */
1665 i915_gem_object_bump_inactive_ggtt(obj);
1666
1667 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001668
Daniel Vetter031b6982015-06-26 19:35:16 +02001669 if (write_domain != 0)
Chris Wilsonef749212017-04-12 12:01:10 +01001670 intel_fb_obj_invalidate(obj,
1671 fb_write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001672
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001673out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001674 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001675out:
1676 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001677 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001678}
1679
1680/**
1681 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001682 * @dev: drm device
1683 * @data: ioctl data blob
1684 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001685 */
1686int
1687i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001688 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001689{
1690 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001691 struct drm_i915_gem_object *obj;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001692
Chris Wilson03ac0642016-07-20 13:31:51 +01001693 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001694 if (!obj)
1695 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001696
Tina Zhanga03f3952017-11-14 10:25:13 +00001697 /*
1698 * Proxy objects are barred from CPU access, so there is no
1699 * need to ban sw_finish as it is a nop.
1700 */
1701
Eric Anholt673a3942008-07-30 12:06:12 -07001702 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001703 i915_gem_object_flush_if_display(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001704 i915_gem_object_put(obj);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001705
1706 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001707}
1708
1709/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001710 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1711 * it is mapped to.
1712 * @dev: drm device
1713 * @data: ioctl data blob
1714 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001715 *
1716 * While the mapping holds a reference on the contents of the object, it doesn't
1717 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001718 *
1719 * IMPORTANT:
1720 *
1721 * DRM driver writers who look a this function as an example for how to do GEM
1722 * mmap support, please don't implement mmap support like here. The modern way
1723 * to implement DRM mmap support is with an mmap offset ioctl (like
1724 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1725 * That way debug tooling like valgrind will understand what's going on, hiding
1726 * the mmap call in a driver private ioctl will break that. The i915 driver only
1727 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001728 */
1729int
1730i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001731 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001732{
1733 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001734 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001735 unsigned long addr;
1736
Akash Goel1816f922015-01-02 16:29:30 +05301737 if (args->flags & ~(I915_MMAP_WC))
1738 return -EINVAL;
1739
Borislav Petkov568a58e2016-03-29 17:42:01 +02001740 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301741 return -ENODEV;
1742
Chris Wilson03ac0642016-07-20 13:31:51 +01001743 obj = i915_gem_object_lookup(file, args->handle);
1744 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001745 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001746
Daniel Vetter1286ff72012-05-10 15:25:09 +02001747 /* prime objects have no backing filp to GEM mmap
1748 * pages from.
1749 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001750 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001751 i915_gem_object_put(obj);
Tina Zhang274b2462017-11-14 10:25:12 +00001752 return -ENXIO;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001753 }
1754
Chris Wilson03ac0642016-07-20 13:31:51 +01001755 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001756 PROT_READ | PROT_WRITE, MAP_SHARED,
1757 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301758 if (args->flags & I915_MMAP_WC) {
1759 struct mm_struct *mm = current->mm;
1760 struct vm_area_struct *vma;
1761
Michal Hocko80a89a52016-05-23 16:26:11 -07001762 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001763 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001764 return -EINTR;
1765 }
Akash Goel1816f922015-01-02 16:29:30 +05301766 vma = find_vma(mm, addr);
1767 if (vma)
1768 vma->vm_page_prot =
1769 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1770 else
1771 addr = -ENOMEM;
1772 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001773
1774 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001775 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301776 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001777 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001778 if (IS_ERR((void *)addr))
1779 return addr;
1780
1781 args->addr_ptr = (uint64_t) addr;
1782
1783 return 0;
1784}
1785
Chris Wilson03af84f2016-08-18 17:17:01 +01001786static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1787{
Chris Wilson6649a0b2017-01-09 16:16:08 +00001788 return i915_gem_object_get_tile_row_size(obj) >> PAGE_SHIFT;
Chris Wilson03af84f2016-08-18 17:17:01 +01001789}
1790
Jesse Barnesde151cf2008-11-12 10:03:55 -08001791/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001792 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1793 *
1794 * A history of the GTT mmap interface:
1795 *
1796 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1797 * aligned and suitable for fencing, and still fit into the available
1798 * mappable space left by the pinned display objects. A classic problem
1799 * we called the page-fault-of-doom where we would ping-pong between
1800 * two objects that could not fit inside the GTT and so the memcpy
1801 * would page one object in at the expense of the other between every
1802 * single byte.
1803 *
1804 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1805 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1806 * object is too large for the available space (or simply too large
1807 * for the mappable aperture!), a view is created instead and faulted
1808 * into userspace. (This view is aligned and sized appropriately for
1809 * fenced access.)
1810 *
Chris Wilsone22d8e32017-04-12 12:01:11 +01001811 * 2 - Recognise WC as a separate cache domain so that we can flush the
1812 * delayed writes via GTT before performing direct access via WC.
1813 *
Chris Wilson4cc69072016-08-25 19:05:19 +01001814 * Restrictions:
1815 *
1816 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1817 * hangs on some architectures, corruption on others. An attempt to service
1818 * a GTT page fault from a snoopable object will generate a SIGBUS.
1819 *
1820 * * the object must be able to fit into RAM (physical memory, though no
1821 * limited to the mappable aperture).
1822 *
1823 *
1824 * Caveats:
1825 *
1826 * * a new GTT page fault will synchronize rendering from the GPU and flush
1827 * all data to system memory. Subsequent access will not be synchronized.
1828 *
1829 * * all mappings are revoked on runtime device suspend.
1830 *
1831 * * there are only 8, 16 or 32 fence registers to share between all users
1832 * (older machines require fence register for display and blitter access
1833 * as well). Contention of the fence registers will cause the previous users
1834 * to be unmapped and any new access will generate new page faults.
1835 *
1836 * * running out of memory while servicing a fault may generate a SIGBUS,
1837 * rather than the expected SIGSEGV.
1838 */
1839int i915_gem_mmap_gtt_version(void)
1840{
Chris Wilsone22d8e32017-04-12 12:01:11 +01001841 return 2;
Chris Wilson4cc69072016-08-25 19:05:19 +01001842}
1843
Chris Wilson2d4281b2017-01-10 09:56:32 +00001844static inline struct i915_ggtt_view
1845compute_partial_view(struct drm_i915_gem_object *obj,
Chris Wilson2d4281b2017-01-10 09:56:32 +00001846 pgoff_t page_offset,
1847 unsigned int chunk)
1848{
1849 struct i915_ggtt_view view;
1850
1851 if (i915_gem_object_is_tiled(obj))
1852 chunk = roundup(chunk, tile_row_pages(obj));
1853
Chris Wilson2d4281b2017-01-10 09:56:32 +00001854 view.type = I915_GGTT_VIEW_PARTIAL;
Chris Wilson8bab11932017-01-14 00:28:25 +00001855 view.partial.offset = rounddown(page_offset, chunk);
1856 view.partial.size =
Chris Wilson2d4281b2017-01-10 09:56:32 +00001857 min_t(unsigned int, chunk,
Chris Wilson8bab11932017-01-14 00:28:25 +00001858 (obj->base.size >> PAGE_SHIFT) - view.partial.offset);
Chris Wilson2d4281b2017-01-10 09:56:32 +00001859
1860 /* If the partial covers the entire object, just create a normal VMA. */
1861 if (chunk >= obj->base.size >> PAGE_SHIFT)
1862 view.type = I915_GGTT_VIEW_NORMAL;
1863
1864 return view;
1865}
1866
Chris Wilson4cc69072016-08-25 19:05:19 +01001867/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001868 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001869 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001870 *
1871 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1872 * from userspace. The fault handler takes care of binding the object to
1873 * the GTT (if needed), allocating and programming a fence register (again,
1874 * only if needed based on whether the old reg is still valid or the object
1875 * is tiled) and inserting a new PTE into the faulting process.
1876 *
1877 * Note that the faulting process may involve evicting existing objects
1878 * from the GTT and/or fence registers to make room. So performance may
1879 * suffer if the GTT working set is large or there are few fence registers
1880 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001881 *
1882 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1883 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001884 */
Dave Jiang11bac802017-02-24 14:56:41 -08001885int i915_gem_fault(struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001886{
Chris Wilson03af84f2016-08-18 17:17:01 +01001887#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Dave Jiang11bac802017-02-24 14:56:41 -08001888 struct vm_area_struct *area = vmf->vma;
Chris Wilson058d88c2016-08-15 10:49:06 +01001889 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001890 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001891 struct drm_i915_private *dev_priv = to_i915(dev);
1892 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001893 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001894 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001895 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001896 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001897 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001898
Jesse Barnesde151cf2008-11-12 10:03:55 -08001899 /* We don't use vmf->pgoff since that has the fake offset */
Jan Kara1a29d852016-12-14 15:07:01 -08001900 page_offset = (vmf->address - area->vm_start) >> PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001901
Chris Wilsondb53a302011-02-03 11:57:46 +00001902 trace_i915_gem_object_fault(obj, page_offset, true, write);
1903
Chris Wilson6e4930f2014-02-07 18:37:06 -02001904 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001905 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001906 * repeat the flush holding the lock in the normal manner to catch cases
1907 * where we are gazumped.
1908 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001909 ret = i915_gem_object_wait(obj,
1910 I915_WAIT_INTERRUPTIBLE,
1911 MAX_SCHEDULE_TIMEOUT,
1912 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001913 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001914 goto err;
1915
Chris Wilson40e62d52016-10-28 13:58:41 +01001916 ret = i915_gem_object_pin_pages(obj);
1917 if (ret)
1918 goto err;
1919
Chris Wilsonb8f90962016-08-05 10:14:07 +01001920 intel_runtime_pm_get(dev_priv);
1921
1922 ret = i915_mutex_lock_interruptible(dev);
1923 if (ret)
1924 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001925
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001926 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001927 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001928 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001929 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001930 }
1931
Chris Wilson82118872016-08-18 17:17:05 +01001932 /* If the object is smaller than a couple of partial vma, it is
1933 * not worth only creating a single partial vma - we may as well
1934 * clear enough space for the full object.
1935 */
1936 flags = PIN_MAPPABLE;
1937 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1938 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1939
Chris Wilsona61007a2016-08-18 17:17:02 +01001940 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001941 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001942 if (IS_ERR(vma)) {
Chris Wilsona61007a2016-08-18 17:17:02 +01001943 /* Use a partial view if it is bigger than available space */
Chris Wilson2d4281b2017-01-10 09:56:32 +00001944 struct i915_ggtt_view view =
Chris Wilson8201c1f2017-01-10 09:56:33 +00001945 compute_partial_view(obj, page_offset, MIN_CHUNK_PAGES);
Chris Wilsonaa136d92016-08-18 17:17:03 +01001946
Chris Wilson50349242016-08-18 17:17:04 +01001947 /* Userspace is now writing through an untracked VMA, abandon
1948 * all hope that the hardware is able to track future writes.
1949 */
1950 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1951
Chris Wilsona61007a2016-08-18 17:17:02 +01001952 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1953 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001954 if (IS_ERR(vma)) {
1955 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001956 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001957 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001958
Chris Wilsonc9839302012-11-20 10:45:17 +00001959 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1960 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001961 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001962
Chris Wilson3bd40732017-10-09 09:43:56 +01001963 ret = i915_vma_pin_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001964 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001965 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001966
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001967 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001968 ret = remap_io_mapping(area,
Chris Wilson8bab11932017-01-14 00:28:25 +00001969 area->vm_start + (vma->ggtt_view.partial.offset << PAGE_SHIFT),
Matthew Auld73ebd502017-12-11 15:18:20 +00001970 (ggtt->gmadr.start + vma->node.start) >> PAGE_SHIFT,
Chris Wilsonc58305a2016-08-19 16:54:28 +01001971 min_t(u64, vma->size, area->vm_end - area->vm_start),
Matthew Auld73ebd502017-12-11 15:18:20 +00001972 &ggtt->iomap);
Chris Wilsona65adaf2017-10-09 09:43:57 +01001973 if (ret)
1974 goto err_fence;
Chris Wilsona61007a2016-08-18 17:17:02 +01001975
Chris Wilsona65adaf2017-10-09 09:43:57 +01001976 /* Mark as being mmapped into userspace for later revocation */
1977 assert_rpm_wakelock_held(dev_priv);
1978 if (!i915_vma_set_userfault(vma) && !obj->userfault_count++)
1979 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
1980 GEM_BUG_ON(!obj->userfault_count);
1981
Chris Wilson71253972017-12-06 12:49:14 +00001982 i915_vma_set_ggtt_write(vma);
1983
Chris Wilsona65adaf2017-10-09 09:43:57 +01001984err_fence:
Chris Wilson3bd40732017-10-09 09:43:56 +01001985 i915_vma_unpin_fence(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001986err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001987 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001988err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001989 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001990err_rpm:
1991 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01001992 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001993err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001994 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001995 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001996 /*
1997 * We eat errors when the gpu is terminally wedged to avoid
1998 * userspace unduly crashing (gl has no provisions for mmaps to
1999 * fail). But any other -EIO isn't ours (e.g. swap in failure)
2000 * and so needs to be reported.
2001 */
2002 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02002003 ret = VM_FAULT_SIGBUS;
2004 break;
2005 }
Chris Wilson045e7692010-11-07 09:18:22 +00002006 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02002007 /*
2008 * EAGAIN means the gpu is hung and we'll wait for the error
2009 * handler to reset everything when re-faulting in
2010 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002011 */
Chris Wilsonc7150892009-09-23 00:43:56 +01002012 case 0:
2013 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00002014 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03002015 case -EBUSY:
2016 /*
2017 * EBUSY is ok: this just means that another thread
2018 * already did the job.
2019 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02002020 ret = VM_FAULT_NOPAGE;
2021 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002022 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02002023 ret = VM_FAULT_OOM;
2024 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02002025 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00002026 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02002027 ret = VM_FAULT_SIGBUS;
2028 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002029 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02002030 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02002031 ret = VM_FAULT_SIGBUS;
2032 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002033 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02002034 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002035}
2036
Chris Wilsona65adaf2017-10-09 09:43:57 +01002037static void __i915_gem_object_release_mmap(struct drm_i915_gem_object *obj)
2038{
2039 struct i915_vma *vma;
2040
2041 GEM_BUG_ON(!obj->userfault_count);
2042
2043 obj->userfault_count = 0;
2044 list_del(&obj->userfault_link);
2045 drm_vma_node_unmap(&obj->base.vma_node,
2046 obj->base.dev->anon_inode->i_mapping);
2047
Chris Wilsone2189dd2017-12-07 21:14:07 +00002048 for_each_ggtt_vma(vma, obj)
Chris Wilsona65adaf2017-10-09 09:43:57 +01002049 i915_vma_unset_userfault(vma);
Chris Wilsona65adaf2017-10-09 09:43:57 +01002050}
2051
Jesse Barnesde151cf2008-11-12 10:03:55 -08002052/**
Chris Wilson901782b2009-07-10 08:18:50 +01002053 * i915_gem_release_mmap - remove physical page mappings
2054 * @obj: obj in question
2055 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002056 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01002057 * relinquish ownership of the pages back to the system.
2058 *
2059 * It is vital that we remove the page mapping if we have mapped a tiled
2060 * object through the GTT and then lose the fence register due to
2061 * resource pressure. Similarly if the object has been moved out of the
2062 * aperture, than pages mapped into userspace must be revoked. Removing the
2063 * mapping will then trigger a page fault on the next user access, allowing
2064 * fixup by i915_gem_fault().
2065 */
Eric Anholtd05ca302009-07-10 13:02:26 -07002066void
Chris Wilson05394f32010-11-08 19:18:58 +00002067i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01002068{
Chris Wilson275f0392016-10-24 13:42:14 +01002069 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01002070
Chris Wilson349f2cc2016-04-13 17:35:12 +01002071 /* Serialisation between user GTT access and our code depends upon
2072 * revoking the CPU's PTE whilst the mutex is held. The next user
2073 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01002074 *
2075 * Note that RPM complicates somewhat by adding an additional
2076 * requirement that operations to the GGTT be made holding the RPM
2077 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01002078 */
Chris Wilson275f0392016-10-24 13:42:14 +01002079 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01002080 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002081
Chris Wilsona65adaf2017-10-09 09:43:57 +01002082 if (!obj->userfault_count)
Chris Wilson9c870d02016-10-24 13:42:15 +01002083 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01002084
Chris Wilsona65adaf2017-10-09 09:43:57 +01002085 __i915_gem_object_release_mmap(obj);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002086
2087 /* Ensure that the CPU's PTE are revoked and there are not outstanding
2088 * memory transactions from userspace before we return. The TLB
2089 * flushing implied above by changing the PTE above *should* be
2090 * sufficient, an extra barrier here just provides us with a bit
2091 * of paranoid documentation about our requirement to serialise
2092 * memory writes before touching registers / GSM.
2093 */
2094 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01002095
2096out:
2097 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01002098}
2099
Chris Wilson7c108fd2016-10-24 13:42:18 +01002100void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002101{
Chris Wilson3594a3e2016-10-24 13:42:16 +01002102 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01002103 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002104
Chris Wilson3594a3e2016-10-24 13:42:16 +01002105 /*
2106 * Only called during RPM suspend. All users of the userfault_list
2107 * must be holding an RPM wakeref to ensure that this can not
2108 * run concurrently with themselves (and use the struct_mutex for
2109 * protection between themselves).
2110 */
2111
2112 list_for_each_entry_safe(obj, on,
Chris Wilsona65adaf2017-10-09 09:43:57 +01002113 &dev_priv->mm.userfault_list, userfault_link)
2114 __i915_gem_object_release_mmap(obj);
Chris Wilson7c108fd2016-10-24 13:42:18 +01002115
2116 /* The fence will be lost when the device powers down. If any were
2117 * in use by hardware (i.e. they are pinned), we should not be powering
2118 * down! All other fences will be reacquired by the user upon waking.
2119 */
2120 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2121 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2122
Chris Wilsone0ec3ec2017-02-03 12:57:17 +00002123 /* Ideally we want to assert that the fence register is not
2124 * live at this point (i.e. that no piece of code will be
2125 * trying to write through fence + GTT, as that both violates
2126 * our tracking of activity and associated locking/barriers,
2127 * but also is illegal given that the hw is powered down).
2128 *
2129 * Previously we used reg->pin_count as a "liveness" indicator.
2130 * That is not sufficient, and we need a more fine-grained
2131 * tool if we want to have a sanity check here.
2132 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002133
2134 if (!reg->vma)
2135 continue;
2136
Chris Wilsona65adaf2017-10-09 09:43:57 +01002137 GEM_BUG_ON(i915_vma_has_userfault(reg->vma));
Chris Wilson7c108fd2016-10-24 13:42:18 +01002138 reg->dirty = true;
2139 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002140}
2141
Chris Wilsond8cb5082012-08-11 15:41:03 +01002142static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2143{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002144 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002145 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002146
Chris Wilsonf3f61842016-08-05 10:14:14 +01002147 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002148 if (likely(!err))
Chris Wilsonf3f61842016-08-05 10:14:14 +01002149 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002150
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002151 /* Attempt to reap some mmap space from dead objects */
2152 do {
2153 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
2154 if (err)
2155 break;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002156
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002157 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002158 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002159 if (!err)
2160 break;
2161
2162 } while (flush_delayed_work(&dev_priv->gt.retire_work));
Daniel Vetterda494d72012-12-20 15:11:16 +01002163
Chris Wilsonf3f61842016-08-05 10:14:14 +01002164 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002165}
2166
2167static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2168{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002169 drm_gem_free_mmap_offset(&obj->base);
2170}
2171
Dave Airlieda6b51d2014-12-24 13:11:17 +10002172int
Dave Airlieff72145b2011-02-07 12:16:14 +10002173i915_gem_mmap_gtt(struct drm_file *file,
2174 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002175 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002176 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002177{
Chris Wilson05394f32010-11-08 19:18:58 +00002178 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002179 int ret;
2180
Chris Wilson03ac0642016-07-20 13:31:51 +01002181 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002182 if (!obj)
2183 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002184
Chris Wilsond8cb5082012-08-11 15:41:03 +01002185 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002186 if (ret == 0)
2187 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002188
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002189 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002190 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002191}
2192
Dave Airlieff72145b2011-02-07 12:16:14 +10002193/**
2194 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2195 * @dev: DRM device
2196 * @data: GTT mapping ioctl data
2197 * @file: GEM object info
2198 *
2199 * Simply returns the fake offset to userspace so it can mmap it.
2200 * The mmap call will end up in drm_gem_mmap(), which will set things
2201 * up so we can get faults in the handler above.
2202 *
2203 * The fault handler will take care of binding the object into the GTT
2204 * (since it may have been evicted to make room for something), allocating
2205 * a fence register, and mapping the appropriate aperture address into
2206 * userspace.
2207 */
2208int
2209i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2210 struct drm_file *file)
2211{
2212 struct drm_i915_gem_mmap_gtt *args = data;
2213
Dave Airlieda6b51d2014-12-24 13:11:17 +10002214 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002215}
2216
Daniel Vetter225067e2012-08-20 10:23:20 +02002217/* Immediately discard the backing storage */
2218static void
2219i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002220{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002221 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002222
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002223 if (obj->base.filp == NULL)
2224 return;
2225
Daniel Vetter225067e2012-08-20 10:23:20 +02002226 /* Our goal here is to return as much of the memory as
2227 * is possible back to the system as we are called from OOM.
2228 * To do this we must instruct the shmfs to drop all of its
2229 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002230 */
Chris Wilson55372522014-03-25 13:23:06 +00002231 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002232 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilson4e5462e2017-03-07 13:20:31 +00002233 obj->mm.pages = ERR_PTR(-EFAULT);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002234}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002235
Chris Wilson55372522014-03-25 13:23:06 +00002236/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002237void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002238{
Chris Wilson55372522014-03-25 13:23:06 +00002239 struct address_space *mapping;
2240
Chris Wilson1233e2d2016-10-28 13:58:37 +01002241 lockdep_assert_held(&obj->mm.lock);
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002242 GEM_BUG_ON(i915_gem_object_has_pages(obj));
Chris Wilson1233e2d2016-10-28 13:58:37 +01002243
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002244 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002245 case I915_MADV_DONTNEED:
2246 i915_gem_object_truncate(obj);
2247 case __I915_MADV_PURGED:
2248 return;
2249 }
2250
2251 if (obj->base.filp == NULL)
2252 return;
2253
Al Viro93c76a32015-12-04 23:45:44 -05002254 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002255 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002256}
2257
Chris Wilson5cdf5882010-09-27 15:51:07 +01002258static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002259i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2260 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002261{
Dave Gordon85d12252016-05-20 11:54:06 +01002262 struct sgt_iter sgt_iter;
2263 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002264
Chris Wilsone5facdf2016-12-23 14:57:57 +00002265 __i915_gem_object_release_shmem(obj, pages, true);
Eric Anholt856fa192009-03-19 14:10:50 -07002266
Chris Wilson03ac84f2016-10-28 13:58:36 +01002267 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002268
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002269 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002270 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002271
Chris Wilson03ac84f2016-10-28 13:58:36 +01002272 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002273 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002274 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002275
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002276 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002277 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002278
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002279 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002280 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002281 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002282
Chris Wilson03ac84f2016-10-28 13:58:36 +01002283 sg_free_table(pages);
2284 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002285}
2286
Chris Wilson96d77632016-10-28 13:58:33 +01002287static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2288{
2289 struct radix_tree_iter iter;
Ville Syrjäläc23aa712017-09-01 20:12:51 +03002290 void __rcu **slot;
Chris Wilson96d77632016-10-28 13:58:33 +01002291
Chris Wilsonbea6e982017-10-26 14:00:31 +01002292 rcu_read_lock();
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002293 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2294 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilsonbea6e982017-10-26 14:00:31 +01002295 rcu_read_unlock();
Chris Wilson96d77632016-10-28 13:58:33 +01002296}
2297
Chris Wilson548625e2016-11-01 12:11:34 +00002298void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2299 enum i915_mm_subclass subclass)
Chris Wilson37e680a2012-06-07 15:38:42 +01002300{
Chris Wilsonf2123812017-10-16 12:40:37 +01002301 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002302 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002303
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002304 if (i915_gem_object_has_pinned_pages(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002305 return;
Chris Wilsona5570172012-09-04 21:02:54 +01002306
Chris Wilson15717de2016-08-04 07:52:26 +01002307 GEM_BUG_ON(obj->bind_count);
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002308 if (!i915_gem_object_has_pages(obj))
Chris Wilson1233e2d2016-10-28 13:58:37 +01002309 return;
2310
2311 /* May be called by shrinker from within get_pages() (on another bo) */
Chris Wilson548625e2016-11-01 12:11:34 +00002312 mutex_lock_nested(&obj->mm.lock, subclass);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002313 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2314 goto unlock;
Ben Widawsky3e123022013-07-31 17:00:04 -07002315
Chris Wilsona2165e32012-12-03 11:49:00 +00002316 /* ->put_pages might need to allocate memory for the bit17 swizzle
2317 * array, hence protect them from being reaped by removing them from gtt
2318 * lists early. */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002319 pages = fetch_and_zero(&obj->mm.pages);
2320 GEM_BUG_ON(!pages);
Chris Wilsona2165e32012-12-03 11:49:00 +00002321
Chris Wilsonf2123812017-10-16 12:40:37 +01002322 spin_lock(&i915->mm.obj_lock);
2323 list_del(&obj->mm.link);
2324 spin_unlock(&i915->mm.obj_lock);
2325
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002326 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002327 void *ptr;
2328
Chris Wilson0ce81782017-05-17 13:09:59 +01002329 ptr = page_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002330 if (is_vmalloc_addr(ptr))
2331 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002332 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002333 kunmap(kmap_to_page(ptr));
2334
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002335 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002336 }
2337
Chris Wilson96d77632016-10-28 13:58:33 +01002338 __i915_gem_object_reset_page_iter(obj);
2339
Chris Wilson4e5462e2017-03-07 13:20:31 +00002340 if (!IS_ERR(pages))
2341 obj->ops->put_pages(obj, pages);
2342
Matthew Aulda5c081662017-10-06 23:18:18 +01002343 obj->mm.page_sizes.phys = obj->mm.page_sizes.sg = 0;
2344
Chris Wilson1233e2d2016-10-28 13:58:37 +01002345unlock:
2346 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002347}
2348
Chris Wilson935a2f72017-02-13 17:15:13 +00002349static bool i915_sg_trim(struct sg_table *orig_st)
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002350{
2351 struct sg_table new_st;
2352 struct scatterlist *sg, *new_sg;
2353 unsigned int i;
2354
2355 if (orig_st->nents == orig_st->orig_nents)
Chris Wilson935a2f72017-02-13 17:15:13 +00002356 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002357
Chris Wilson8bfc478f2016-12-23 14:57:58 +00002358 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL | __GFP_NOWARN))
Chris Wilson935a2f72017-02-13 17:15:13 +00002359 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002360
2361 new_sg = new_st.sgl;
2362 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2363 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2364 /* called before being DMA mapped, no need to copy sg->dma_* */
2365 new_sg = sg_next(new_sg);
2366 }
Chris Wilsonc2dc6cc2016-12-19 12:43:46 +00002367 GEM_BUG_ON(new_sg); /* Should walk exactly nents and hit the end */
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002368
2369 sg_free_table(orig_st);
2370
2371 *orig_st = new_st;
Chris Wilson935a2f72017-02-13 17:15:13 +00002372 return true;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002373}
2374
Matthew Auldb91b09e2017-10-06 23:18:17 +01002375static int i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002376{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002377 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond766ef52016-12-19 12:43:45 +00002378 const unsigned long page_count = obj->base.size / PAGE_SIZE;
2379 unsigned long i;
Eric Anholt673a3942008-07-30 12:06:12 -07002380 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002381 struct sg_table *st;
2382 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002383 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002384 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002385 unsigned long last_pfn = 0; /* suppress gcc warning */
Tvrtko Ursulin56024522017-08-03 10:14:17 +01002386 unsigned int max_segment = i915_sg_segment_size();
Matthew Auld84e89782017-10-09 12:00:24 +01002387 unsigned int sg_page_sizes;
Chris Wilson4846bf02017-06-09 12:03:46 +01002388 gfp_t noreclaim;
Imre Deake2273302015-07-09 12:59:05 +03002389 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002390
Chris Wilson6c085a72012-08-20 11:40:46 +02002391 /* Assert that the object is not currently in any GPU domain. As it
2392 * wasn't in the GTT, there shouldn't be any way it could have been in
2393 * a GPU cache
2394 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002395 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2396 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002397
Chris Wilson9da3da62012-06-01 15:20:22 +01002398 st = kmalloc(sizeof(*st), GFP_KERNEL);
2399 if (st == NULL)
Matthew Auldb91b09e2017-10-06 23:18:17 +01002400 return -ENOMEM;
Eric Anholt673a3942008-07-30 12:06:12 -07002401
Chris Wilsond766ef52016-12-19 12:43:45 +00002402rebuild_st:
Chris Wilson9da3da62012-06-01 15:20:22 +01002403 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002404 kfree(st);
Matthew Auldb91b09e2017-10-06 23:18:17 +01002405 return -ENOMEM;
Chris Wilson9da3da62012-06-01 15:20:22 +01002406 }
2407
2408 /* Get the list of pages out of our struct file. They'll be pinned
2409 * at this point until we release them.
2410 *
2411 * Fail silently without starting the shrinker
2412 */
Al Viro93c76a32015-12-04 23:45:44 -05002413 mapping = obj->base.filp->f_mapping;
Chris Wilson0f6ab552017-06-09 12:03:48 +01002414 noreclaim = mapping_gfp_constraint(mapping, ~__GFP_RECLAIM);
Chris Wilson4846bf02017-06-09 12:03:46 +01002415 noreclaim |= __GFP_NORETRY | __GFP_NOWARN;
2416
Imre Deak90797e62013-02-18 19:28:03 +02002417 sg = st->sgl;
2418 st->nents = 0;
Matthew Auld84e89782017-10-09 12:00:24 +01002419 sg_page_sizes = 0;
Imre Deak90797e62013-02-18 19:28:03 +02002420 for (i = 0; i < page_count; i++) {
Chris Wilson4846bf02017-06-09 12:03:46 +01002421 const unsigned int shrink[] = {
2422 I915_SHRINK_BOUND | I915_SHRINK_UNBOUND | I915_SHRINK_PURGEABLE,
2423 0,
2424 }, *s = shrink;
2425 gfp_t gfp = noreclaim;
2426
2427 do {
Chris Wilson6c085a72012-08-20 11:40:46 +02002428 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
Chris Wilson4846bf02017-06-09 12:03:46 +01002429 if (likely(!IS_ERR(page)))
2430 break;
2431
2432 if (!*s) {
2433 ret = PTR_ERR(page);
2434 goto err_sg;
2435 }
2436
Chris Wilson912d5722017-09-06 16:19:30 -07002437 i915_gem_shrink(dev_priv, 2 * page_count, NULL, *s++);
Chris Wilson4846bf02017-06-09 12:03:46 +01002438 cond_resched();
Chris Wilson24f8e002017-03-22 11:05:21 +00002439
Chris Wilson6c085a72012-08-20 11:40:46 +02002440 /* We've tried hard to allocate the memory by reaping
2441 * our own buffer, now let the real VM do its job and
2442 * go down in flames if truly OOM.
Chris Wilson24f8e002017-03-22 11:05:21 +00002443 *
2444 * However, since graphics tend to be disposable,
2445 * defer the oom here by reporting the ENOMEM back
2446 * to userspace.
Chris Wilson6c085a72012-08-20 11:40:46 +02002447 */
Chris Wilson4846bf02017-06-09 12:03:46 +01002448 if (!*s) {
2449 /* reclaim and warn, but no oom */
2450 gfp = mapping_gfp_mask(mapping);
Chris Wilsoneaf41802017-06-09 12:03:47 +01002451
2452 /* Our bo are always dirty and so we require
2453 * kswapd to reclaim our pages (direct reclaim
2454 * does not effectively begin pageout of our
2455 * buffers on its own). However, direct reclaim
2456 * only waits for kswapd when under allocation
2457 * congestion. So as a result __GFP_RECLAIM is
2458 * unreliable and fails to actually reclaim our
2459 * dirty pages -- unless you try over and over
2460 * again with !__GFP_NORETRY. However, we still
2461 * want to fail this allocation rather than
2462 * trigger the out-of-memory killer and for
Michal Hockodbb32952017-07-12 14:36:55 -07002463 * this we want __GFP_RETRY_MAYFAIL.
Chris Wilsoneaf41802017-06-09 12:03:47 +01002464 */
Michal Hockodbb32952017-07-12 14:36:55 -07002465 gfp |= __GFP_RETRY_MAYFAIL;
Imre Deake2273302015-07-09 12:59:05 +03002466 }
Chris Wilson4846bf02017-06-09 12:03:46 +01002467 } while (1);
2468
Chris Wilson871dfbd2016-10-11 09:20:21 +01002469 if (!i ||
2470 sg->length >= max_segment ||
2471 page_to_pfn(page) != last_pfn + 1) {
Matthew Aulda5c081662017-10-06 23:18:18 +01002472 if (i) {
Matthew Auld84e89782017-10-09 12:00:24 +01002473 sg_page_sizes |= sg->length;
Imre Deak90797e62013-02-18 19:28:03 +02002474 sg = sg_next(sg);
Matthew Aulda5c081662017-10-06 23:18:18 +01002475 }
Imre Deak90797e62013-02-18 19:28:03 +02002476 st->nents++;
2477 sg_set_page(sg, page, PAGE_SIZE, 0);
2478 } else {
2479 sg->length += PAGE_SIZE;
2480 }
2481 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002482
2483 /* Check that the i965g/gm workaround works. */
2484 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002485 }
Matthew Aulda5c081662017-10-06 23:18:18 +01002486 if (sg) { /* loop terminated early; short sg table */
Matthew Auld84e89782017-10-09 12:00:24 +01002487 sg_page_sizes |= sg->length;
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002488 sg_mark_end(sg);
Matthew Aulda5c081662017-10-06 23:18:18 +01002489 }
Chris Wilson74ce6b62012-10-19 15:51:06 +01002490
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002491 /* Trim unused sg entries to avoid wasting memory. */
2492 i915_sg_trim(st);
2493
Chris Wilson03ac84f2016-10-28 13:58:36 +01002494 ret = i915_gem_gtt_prepare_pages(obj, st);
Chris Wilsond766ef52016-12-19 12:43:45 +00002495 if (ret) {
2496 /* DMA remapping failed? One possible cause is that
2497 * it could not reserve enough large entries, asking
2498 * for PAGE_SIZE chunks instead may be helpful.
2499 */
2500 if (max_segment > PAGE_SIZE) {
2501 for_each_sgt_page(page, sgt_iter, st)
2502 put_page(page);
2503 sg_free_table(st);
2504
2505 max_segment = PAGE_SIZE;
2506 goto rebuild_st;
2507 } else {
2508 dev_warn(&dev_priv->drm.pdev->dev,
2509 "Failed to DMA remap %lu pages\n",
2510 page_count);
2511 goto err_pages;
2512 }
2513 }
Imre Deake2273302015-07-09 12:59:05 +03002514
Eric Anholt673a3942008-07-30 12:06:12 -07002515 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002516 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002517
Matthew Auld84e89782017-10-09 12:00:24 +01002518 __i915_gem_object_set_pages(obj, st, sg_page_sizes);
Matthew Auldb91b09e2017-10-06 23:18:17 +01002519
2520 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002521
Chris Wilsonb17993b2016-11-14 11:29:30 +00002522err_sg:
Imre Deak90797e62013-02-18 19:28:03 +02002523 sg_mark_end(sg);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002524err_pages:
Dave Gordon85d12252016-05-20 11:54:06 +01002525 for_each_sgt_page(page, sgt_iter, st)
2526 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002527 sg_free_table(st);
2528 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002529
2530 /* shmemfs first checks if there is enough memory to allocate the page
2531 * and reports ENOSPC should there be insufficient, along with the usual
2532 * ENOMEM for a genuine allocation failure.
2533 *
2534 * We use ENOSPC in our driver to mean that we have run out of aperture
2535 * space and so want to translate the error from shmemfs back to our
2536 * usual understanding of ENOMEM.
2537 */
Imre Deake2273302015-07-09 12:59:05 +03002538 if (ret == -ENOSPC)
2539 ret = -ENOMEM;
2540
Matthew Auldb91b09e2017-10-06 23:18:17 +01002541 return ret;
Chris Wilson03ac84f2016-10-28 13:58:36 +01002542}
2543
2544void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
Matthew Aulda5c081662017-10-06 23:18:18 +01002545 struct sg_table *pages,
Matthew Auld84e89782017-10-09 12:00:24 +01002546 unsigned int sg_page_sizes)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002547{
Matthew Aulda5c081662017-10-06 23:18:18 +01002548 struct drm_i915_private *i915 = to_i915(obj->base.dev);
2549 unsigned long supported = INTEL_INFO(i915)->page_sizes;
2550 int i;
2551
Chris Wilson1233e2d2016-10-28 13:58:37 +01002552 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002553
2554 obj->mm.get_page.sg_pos = pages->sgl;
2555 obj->mm.get_page.sg_idx = 0;
2556
2557 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002558
2559 if (i915_gem_object_is_tiled(obj) &&
Chris Wilsonf2123812017-10-16 12:40:37 +01002560 i915->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002561 GEM_BUG_ON(obj->mm.quirked);
2562 __i915_gem_object_pin_pages(obj);
2563 obj->mm.quirked = true;
2564 }
Matthew Aulda5c081662017-10-06 23:18:18 +01002565
Matthew Auld84e89782017-10-09 12:00:24 +01002566 GEM_BUG_ON(!sg_page_sizes);
2567 obj->mm.page_sizes.phys = sg_page_sizes;
Matthew Aulda5c081662017-10-06 23:18:18 +01002568
2569 /*
Matthew Auld84e89782017-10-09 12:00:24 +01002570 * Calculate the supported page-sizes which fit into the given
2571 * sg_page_sizes. This will give us the page-sizes which we may be able
2572 * to use opportunistically when later inserting into the GTT. For
2573 * example if phys=2G, then in theory we should be able to use 1G, 2M,
2574 * 64K or 4K pages, although in practice this will depend on a number of
2575 * other factors.
Matthew Aulda5c081662017-10-06 23:18:18 +01002576 */
2577 obj->mm.page_sizes.sg = 0;
2578 for_each_set_bit(i, &supported, ilog2(I915_GTT_MAX_PAGE_SIZE) + 1) {
2579 if (obj->mm.page_sizes.phys & ~0u << i)
2580 obj->mm.page_sizes.sg |= BIT(i);
2581 }
Matthew Aulda5c081662017-10-06 23:18:18 +01002582 GEM_BUG_ON(!HAS_PAGE_SIZES(i915, obj->mm.page_sizes.sg));
Chris Wilsonf2123812017-10-16 12:40:37 +01002583
2584 spin_lock(&i915->mm.obj_lock);
2585 list_add(&obj->mm.link, &i915->mm.unbound_list);
2586 spin_unlock(&i915->mm.obj_lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002587}
2588
2589static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2590{
Matthew Auldb91b09e2017-10-06 23:18:17 +01002591 int err;
Chris Wilson03ac84f2016-10-28 13:58:36 +01002592
2593 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2594 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2595 return -EFAULT;
2596 }
2597
Matthew Auldb91b09e2017-10-06 23:18:17 +01002598 err = obj->ops->get_pages(obj);
Matthew Auldb65a9b92017-12-18 10:38:55 +00002599 GEM_BUG_ON(!err && !i915_gem_object_has_pages(obj));
Chris Wilson03ac84f2016-10-28 13:58:36 +01002600
Matthew Auldb91b09e2017-10-06 23:18:17 +01002601 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002602}
2603
Chris Wilson37e680a2012-06-07 15:38:42 +01002604/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002605 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002606 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002607 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002608 * either as a result of memory pressure (reaping pages under the shrinker)
2609 * or as the object is itself released.
2610 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002611int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002612{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002613 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002614
Chris Wilson1233e2d2016-10-28 13:58:37 +01002615 err = mutex_lock_interruptible(&obj->mm.lock);
2616 if (err)
2617 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002618
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002619 if (unlikely(!i915_gem_object_has_pages(obj))) {
Chris Wilson88c880b2017-09-06 14:52:20 +01002620 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2621
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002622 err = ____i915_gem_object_get_pages(obj);
2623 if (err)
2624 goto unlock;
2625
2626 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002627 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002628 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002629
Chris Wilson1233e2d2016-10-28 13:58:37 +01002630unlock:
2631 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002632 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002633}
2634
Dave Gordondd6034c2016-05-20 11:54:04 +01002635/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002636static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2637 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002638{
2639 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002640 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002641 struct sgt_iter sgt_iter;
2642 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002643 struct page *stack_pages[32];
2644 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002645 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002646 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002647 void *addr;
2648
2649 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002650 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002651 return kmap(sg_page(sgt->sgl));
2652
Dave Gordonb338fa42016-05-20 11:54:05 +01002653 if (n_pages > ARRAY_SIZE(stack_pages)) {
2654 /* Too big for stack -- allocate temporary array instead */
Michal Hocko0ee931c2017-09-13 16:28:29 -07002655 pages = kvmalloc_array(n_pages, sizeof(*pages), GFP_KERNEL);
Dave Gordonb338fa42016-05-20 11:54:05 +01002656 if (!pages)
2657 return NULL;
2658 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002659
Dave Gordon85d12252016-05-20 11:54:06 +01002660 for_each_sgt_page(page, sgt_iter, sgt)
2661 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002662
2663 /* Check that we have the expected number of pages */
2664 GEM_BUG_ON(i != n_pages);
2665
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002666 switch (type) {
Chris Wilsona575c672017-08-28 11:46:31 +01002667 default:
2668 MISSING_CASE(type);
2669 /* fallthrough to use PAGE_KERNEL anyway */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002670 case I915_MAP_WB:
2671 pgprot = PAGE_KERNEL;
2672 break;
2673 case I915_MAP_WC:
2674 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2675 break;
2676 }
2677 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002678
Dave Gordonb338fa42016-05-20 11:54:05 +01002679 if (pages != stack_pages)
Michal Hocko20981052017-05-17 14:23:12 +02002680 kvfree(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002681
2682 return addr;
2683}
2684
2685/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002686void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2687 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002688{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002689 enum i915_map_type has_type;
2690 bool pinned;
2691 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002692 int ret;
2693
Tina Zhanga03f3952017-11-14 10:25:13 +00002694 if (unlikely(!i915_gem_object_has_struct_page(obj)))
2695 return ERR_PTR(-ENXIO);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002696
Chris Wilson1233e2d2016-10-28 13:58:37 +01002697 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002698 if (ret)
2699 return ERR_PTR(ret);
2700
Chris Wilsona575c672017-08-28 11:46:31 +01002701 pinned = !(type & I915_MAP_OVERRIDE);
2702 type &= ~I915_MAP_OVERRIDE;
2703
Chris Wilson1233e2d2016-10-28 13:58:37 +01002704 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002705 if (unlikely(!i915_gem_object_has_pages(obj))) {
Chris Wilson88c880b2017-09-06 14:52:20 +01002706 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2707
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002708 ret = ____i915_gem_object_get_pages(obj);
2709 if (ret)
2710 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002711
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002712 smp_mb__before_atomic();
2713 }
2714 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002715 pinned = false;
2716 }
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002717 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002718
Chris Wilson0ce81782017-05-17 13:09:59 +01002719 ptr = page_unpack_bits(obj->mm.mapping, &has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002720 if (ptr && has_type != type) {
2721 if (pinned) {
2722 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002723 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002724 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002725
2726 if (is_vmalloc_addr(ptr))
2727 vunmap(ptr);
2728 else
2729 kunmap(kmap_to_page(ptr));
2730
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002731 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002732 }
2733
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002734 if (!ptr) {
2735 ptr = i915_gem_object_map(obj, type);
2736 if (!ptr) {
2737 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002738 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002739 }
2740
Chris Wilson0ce81782017-05-17 13:09:59 +01002741 obj->mm.mapping = page_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002742 }
2743
Chris Wilson1233e2d2016-10-28 13:58:37 +01002744out_unlock:
2745 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002746 return ptr;
2747
Chris Wilson1233e2d2016-10-28 13:58:37 +01002748err_unpin:
2749 atomic_dec(&obj->mm.pages_pin_count);
2750err_unlock:
2751 ptr = ERR_PTR(ret);
2752 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002753}
2754
Chris Wilson7c55e2c2017-03-07 12:03:38 +00002755static int
2756i915_gem_object_pwrite_gtt(struct drm_i915_gem_object *obj,
2757 const struct drm_i915_gem_pwrite *arg)
2758{
2759 struct address_space *mapping = obj->base.filp->f_mapping;
2760 char __user *user_data = u64_to_user_ptr(arg->data_ptr);
2761 u64 remain, offset;
2762 unsigned int pg;
2763
2764 /* Before we instantiate/pin the backing store for our use, we
2765 * can prepopulate the shmemfs filp efficiently using a write into
2766 * the pagecache. We avoid the penalty of instantiating all the
2767 * pages, important if the user is just writing to a few and never
2768 * uses the object on the GPU, and using a direct write into shmemfs
2769 * allows it to avoid the cost of retrieving a page (either swapin
2770 * or clearing-before-use) before it is overwritten.
2771 */
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002772 if (i915_gem_object_has_pages(obj))
Chris Wilson7c55e2c2017-03-07 12:03:38 +00002773 return -ENODEV;
2774
Chris Wilsona6d65e42017-10-16 21:27:32 +01002775 if (obj->mm.madv != I915_MADV_WILLNEED)
2776 return -EFAULT;
2777
Chris Wilson7c55e2c2017-03-07 12:03:38 +00002778 /* Before the pages are instantiated the object is treated as being
2779 * in the CPU domain. The pages will be clflushed as required before
2780 * use, and we can freely write into the pages directly. If userspace
2781 * races pwrite with any other operation; corruption will ensue -
2782 * that is userspace's prerogative!
2783 */
2784
2785 remain = arg->size;
2786 offset = arg->offset;
2787 pg = offset_in_page(offset);
2788
2789 do {
2790 unsigned int len, unwritten;
2791 struct page *page;
2792 void *data, *vaddr;
2793 int err;
2794
2795 len = PAGE_SIZE - pg;
2796 if (len > remain)
2797 len = remain;
2798
2799 err = pagecache_write_begin(obj->base.filp, mapping,
2800 offset, len, 0,
2801 &page, &data);
2802 if (err < 0)
2803 return err;
2804
2805 vaddr = kmap(page);
2806 unwritten = copy_from_user(vaddr + pg, user_data, len);
2807 kunmap(page);
2808
2809 err = pagecache_write_end(obj->base.filp, mapping,
2810 offset, len, len - unwritten,
2811 page, data);
2812 if (err < 0)
2813 return err;
2814
2815 if (unwritten)
2816 return -EFAULT;
2817
2818 remain -= len;
2819 user_data += len;
2820 offset += len;
2821 pg = 0;
2822 } while (remain);
2823
2824 return 0;
2825}
2826
Chris Wilson77b25a92017-07-21 13:32:30 +01002827static bool ban_context(const struct i915_gem_context *ctx,
2828 unsigned int score)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002829{
Chris Wilson60958682016-12-31 11:20:11 +00002830 return (i915_gem_context_is_bannable(ctx) &&
Chris Wilson77b25a92017-07-21 13:32:30 +01002831 score >= CONTEXT_SCORE_BAN_THRESHOLD);
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002832}
2833
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002834static void i915_gem_context_mark_guilty(struct i915_gem_context *ctx)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002835{
Chris Wilson77b25a92017-07-21 13:32:30 +01002836 unsigned int score;
2837 bool banned;
Mika Kuoppalab083a082016-11-18 15:10:47 +02002838
Chris Wilson77b25a92017-07-21 13:32:30 +01002839 atomic_inc(&ctx->guilty_count);
2840
2841 score = atomic_add_return(CONTEXT_SCORE_GUILTY, &ctx->ban_score);
2842 banned = ban_context(ctx, score);
Mika Kuoppalab083a082016-11-18 15:10:47 +02002843 DRM_DEBUG_DRIVER("context %s marked guilty (score %d) banned? %s\n",
Chris Wilson77b25a92017-07-21 13:32:30 +01002844 ctx->name, score, yesno(banned));
2845 if (!banned)
Mika Kuoppalab083a082016-11-18 15:10:47 +02002846 return;
2847
Chris Wilson77b25a92017-07-21 13:32:30 +01002848 i915_gem_context_set_banned(ctx);
2849 if (!IS_ERR_OR_NULL(ctx->file_priv)) {
2850 atomic_inc(&ctx->file_priv->context_bans);
2851 DRM_DEBUG_DRIVER("client %s has had %d context banned\n",
2852 ctx->name, atomic_read(&ctx->file_priv->context_bans));
2853 }
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002854}
2855
2856static void i915_gem_context_mark_innocent(struct i915_gem_context *ctx)
2857{
Chris Wilson77b25a92017-07-21 13:32:30 +01002858 atomic_inc(&ctx->active_count);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002859}
2860
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002861struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002862i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002863{
Chris Wilson754c9fd2017-02-23 07:44:14 +00002864 struct drm_i915_gem_request *request, *active = NULL;
2865 unsigned long flags;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002866
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002867 /* We are called by the error capture and reset at a random
2868 * point in time. In particular, note that neither is crucially
2869 * ordered with an interrupt. After a hang, the GPU is dead and we
2870 * assume that no more writes can happen (we waited long enough for
2871 * all writes that were in transaction to be flushed) - adding an
2872 * extra delay for a recent interrupt is pointless. Hence, we do
2873 * not need an engine->irq_seqno_barrier() before the seqno reads.
2874 */
Chris Wilson754c9fd2017-02-23 07:44:14 +00002875 spin_lock_irqsave(&engine->timeline->lock, flags);
Chris Wilson73cb9702016-10-28 13:58:46 +01002876 list_for_each_entry(request, &engine->timeline->requests, link) {
Chris Wilson754c9fd2017-02-23 07:44:14 +00002877 if (__i915_gem_request_completed(request,
2878 request->global_seqno))
Chris Wilson4db080f2013-12-04 11:37:09 +00002879 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002880
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002881 GEM_BUG_ON(request->engine != engine);
Chris Wilsonc00122f32017-02-12 17:19:58 +00002882 GEM_BUG_ON(test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
2883 &request->fence.flags));
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002884
Chris Wilson754c9fd2017-02-23 07:44:14 +00002885 active = request;
2886 break;
2887 }
2888 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2889
2890 return active;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002891}
2892
Mika Kuoppalabf2f0432017-01-17 17:59:04 +02002893static bool engine_stalled(struct intel_engine_cs *engine)
2894{
2895 if (!engine->hangcheck.stalled)
2896 return false;
2897
2898 /* Check for possible seqno movement after hang declaration */
2899 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine)) {
2900 DRM_DEBUG_DRIVER("%s pardoned\n", engine->name);
2901 return false;
2902 }
2903
2904 return true;
2905}
2906
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002907/*
2908 * Ensure irq handler finishes, and not run again.
2909 * Also return the active request so that we only search for it once.
2910 */
2911struct drm_i915_gem_request *
2912i915_gem_reset_prepare_engine(struct intel_engine_cs *engine)
2913{
2914 struct drm_i915_gem_request *request = NULL;
2915
Chris Wilson1749d902017-10-09 12:02:59 +01002916 /*
2917 * During the reset sequence, we must prevent the engine from
2918 * entering RC6. As the context state is undefined until we restart
2919 * the engine, if it does enter RC6 during the reset, the state
2920 * written to the powercontext is undefined and so we may lose
2921 * GPU state upon resume, i.e. fail to restart after a reset.
2922 */
2923 intel_uncore_forcewake_get(engine->i915, FORCEWAKE_ALL);
2924
2925 /*
2926 * Prevent the signaler thread from updating the request
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002927 * state (by calling dma_fence_signal) as we are processing
2928 * the reset. The write from the GPU of the seqno is
2929 * asynchronous and the signaler thread may see a different
2930 * value to us and declare the request complete, even though
2931 * the reset routine have picked that request as the active
2932 * (incomplete) request. This conflict is not handled
2933 * gracefully!
2934 */
2935 kthread_park(engine->breadcrumbs.signaler);
2936
Chris Wilson1749d902017-10-09 12:02:59 +01002937 /*
2938 * Prevent request submission to the hardware until we have
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002939 * completed the reset in i915_gem_reset_finish(). If a request
2940 * is completed by one engine, it may then queue a request
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302941 * to a second via its execlists->tasklet *just* as we are
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002942 * calling engine->init_hw() and also writing the ELSP.
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302943 * Turning off the execlists->tasklet until the reset is over
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002944 * prevents the race.
2945 */
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302946 tasklet_kill(&engine->execlists.tasklet);
2947 tasklet_disable(&engine->execlists.tasklet);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002948
Michał Winiarskic41937f2017-10-26 15:35:58 +02002949 /*
2950 * We're using worker to queue preemption requests from the tasklet in
2951 * GuC submission mode.
2952 * Even though tasklet was disabled, we may still have a worker queued.
2953 * Let's make sure that all workers scheduled before disabling the
2954 * tasklet are completed before continuing with the reset.
2955 */
2956 if (engine->i915->guc.preempt_wq)
2957 flush_workqueue(engine->i915->guc.preempt_wq);
2958
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002959 if (engine->irq_seqno_barrier)
2960 engine->irq_seqno_barrier(engine);
2961
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002962 request = i915_gem_find_active_request(engine);
2963 if (request && request->fence.error == -EIO)
2964 request = ERR_PTR(-EIO); /* Previous reset failed! */
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002965
2966 return request;
2967}
2968
Chris Wilson0e178ae2017-01-17 17:59:06 +02002969int i915_gem_reset_prepare(struct drm_i915_private *dev_priv)
Chris Wilson4c965542017-01-17 17:59:01 +02002970{
2971 struct intel_engine_cs *engine;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002972 struct drm_i915_gem_request *request;
Chris Wilson4c965542017-01-17 17:59:01 +02002973 enum intel_engine_id id;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002974 int err = 0;
Chris Wilson4c965542017-01-17 17:59:01 +02002975
Chris Wilson0e178ae2017-01-17 17:59:06 +02002976 for_each_engine(engine, dev_priv, id) {
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002977 request = i915_gem_reset_prepare_engine(engine);
2978 if (IS_ERR(request)) {
2979 err = PTR_ERR(request);
2980 continue;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002981 }
Michel Thierryc64992e2017-06-20 10:57:44 +01002982
2983 engine->hangcheck.active_request = request;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002984 }
2985
Chris Wilson4c965542017-01-17 17:59:01 +02002986 i915_gem_revoke_fences(dev_priv);
Chris Wilson0e178ae2017-01-17 17:59:06 +02002987
2988 return err;
Chris Wilson4c965542017-01-17 17:59:01 +02002989}
2990
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002991static void skip_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002992{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002993 void *vaddr = request->ring->vaddr;
2994 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002995
Chris Wilson821ed7d2016-09-09 14:11:53 +01002996 /* As this request likely depends on state from the lost
2997 * context, clear out all the user operations leaving the
2998 * breadcrumb at the end (so we get the fence notifications).
2999 */
3000 head = request->head;
3001 if (request->postfix < head) {
3002 memset(vaddr + head, 0, request->ring->size - head);
3003 head = 0;
3004 }
3005 memset(vaddr + head, 0, request->postfix - head);
Chris Wilsonc0d5f322017-01-10 17:22:43 +00003006
3007 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson4db080f2013-12-04 11:37:09 +00003008}
3009
Mika Kuoppala36193ac2017-01-17 17:59:02 +02003010static void engine_skip_context(struct drm_i915_gem_request *request)
3011{
3012 struct intel_engine_cs *engine = request->engine;
3013 struct i915_gem_context *hung_ctx = request->ctx;
3014 struct intel_timeline *timeline;
3015 unsigned long flags;
3016
3017 timeline = i915_gem_context_lookup_timeline(hung_ctx, engine);
3018
3019 spin_lock_irqsave(&engine->timeline->lock, flags);
3020 spin_lock(&timeline->lock);
3021
3022 list_for_each_entry_continue(request, &engine->timeline->requests, link)
3023 if (request->ctx == hung_ctx)
3024 skip_request(request);
3025
3026 list_for_each_entry(request, &timeline->requests, link)
3027 skip_request(request);
3028
3029 spin_unlock(&timeline->lock);
3030 spin_unlock_irqrestore(&engine->timeline->lock, flags);
3031}
3032
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003033/* Returns the request if it was guilty of the hang */
3034static struct drm_i915_gem_request *
3035i915_gem_reset_request(struct intel_engine_cs *engine,
3036 struct drm_i915_gem_request *request)
Mika Kuoppala61da5362017-01-17 17:59:05 +02003037{
Mika Kuoppala71895a02017-01-17 17:59:07 +02003038 /* The guilty request will get skipped on a hung engine.
3039 *
3040 * Users of client default contexts do not rely on logical
3041 * state preserved between batches so it is safe to execute
3042 * queued requests following the hang. Non default contexts
3043 * rely on preserved state, so skipping a batch loses the
3044 * evolution of the state and it needs to be considered corrupted.
3045 * Executing more queued batches on top of corrupted state is
3046 * risky. But we take the risk by trying to advance through
3047 * the queued requests in order to make the client behaviour
3048 * more predictable around resets, by not throwing away random
3049 * amount of batches it has prepared for execution. Sophisticated
3050 * clients can use gem_reset_stats_ioctl and dma fence status
3051 * (exported via sync_file info ioctl on explicit fences) to observe
3052 * when it loses the context state and should rebuild accordingly.
3053 *
3054 * The context ban, and ultimately the client ban, mechanism are safety
3055 * valves if client submission ends up resulting in nothing more than
3056 * subsequent hangs.
3057 */
3058
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003059 if (engine_stalled(engine)) {
Mika Kuoppala61da5362017-01-17 17:59:05 +02003060 i915_gem_context_mark_guilty(request->ctx);
3061 skip_request(request);
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003062
3063 /* If this context is now banned, skip all pending requests. */
3064 if (i915_gem_context_is_banned(request->ctx))
3065 engine_skip_context(request);
Mika Kuoppala61da5362017-01-17 17:59:05 +02003066 } else {
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003067 /*
3068 * Since this is not the hung engine, it may have advanced
3069 * since the hang declaration. Double check by refinding
3070 * the active request at the time of the reset.
3071 */
3072 request = i915_gem_find_active_request(engine);
3073 if (request) {
3074 i915_gem_context_mark_innocent(request->ctx);
3075 dma_fence_set_error(&request->fence, -EAGAIN);
3076
3077 /* Rewind the engine to replay the incomplete rq */
3078 spin_lock_irq(&engine->timeline->lock);
3079 request = list_prev_entry(request, link);
3080 if (&request->link == &engine->timeline->requests)
3081 request = NULL;
3082 spin_unlock_irq(&engine->timeline->lock);
3083 }
Mika Kuoppala61da5362017-01-17 17:59:05 +02003084 }
3085
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003086 return request;
Mika Kuoppala61da5362017-01-17 17:59:05 +02003087}
3088
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003089void i915_gem_reset_engine(struct intel_engine_cs *engine,
3090 struct drm_i915_gem_request *request)
Chris Wilson4db080f2013-12-04 11:37:09 +00003091{
Chris Wilsoned454f22017-07-21 13:32:29 +01003092 engine->irq_posted = 0;
3093
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003094 if (request)
3095 request = i915_gem_reset_request(engine, request);
3096
3097 if (request) {
Chris Wilsonc0dcb202017-02-07 15:24:37 +00003098 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
3099 engine->name, request->global_seqno);
Chris Wilsonc0dcb202017-02-07 15:24:37 +00003100 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01003101
3102 /* Setup the CS to resume from the breadcrumb of the hung request */
3103 engine->reset_hw(engine, request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003104}
3105
Chris Wilsond8027092017-02-08 14:30:32 +00003106void i915_gem_reset(struct drm_i915_private *dev_priv)
Chris Wilson821ed7d2016-09-09 14:11:53 +01003107{
3108 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303109 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01003110
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003111 lockdep_assert_held(&dev_priv->drm.struct_mutex);
3112
Chris Wilson821ed7d2016-09-09 14:11:53 +01003113 i915_gem_retire_requests(dev_priv);
3114
Chris Wilson2ae55732017-02-12 17:20:02 +00003115 for_each_engine(engine, dev_priv, id) {
3116 struct i915_gem_context *ctx;
3117
Michel Thierryc64992e2017-06-20 10:57:44 +01003118 i915_gem_reset_engine(engine, engine->hangcheck.active_request);
Chris Wilson2ae55732017-02-12 17:20:02 +00003119 ctx = fetch_and_zero(&engine->last_retired_context);
3120 if (ctx)
3121 engine->context_unpin(engine, ctx);
Chris Wilson7b6da812017-12-16 00:03:34 +00003122
3123 /*
3124 * Ostensibily, we always want a context loaded for powersaving,
3125 * so if the engine is idle after the reset, send a request
3126 * to load our scratch kernel_context.
3127 *
3128 * More mysteriously, if we leave the engine idle after a reset,
3129 * the next userspace batch may hang, with what appears to be
3130 * an incoherent read by the CS (presumably stale TLB). An
3131 * empty request appears sufficient to paper over the glitch.
3132 */
3133 if (list_empty(&engine->timeline->requests)) {
3134 struct drm_i915_gem_request *rq;
3135
3136 rq = i915_gem_request_alloc(engine,
3137 dev_priv->kernel_context);
3138 if (!IS_ERR(rq))
3139 __i915_add_request(rq, false);
3140 }
Chris Wilson2ae55732017-02-12 17:20:02 +00003141 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01003142
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003143 i915_gem_restore_fences(dev_priv);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01003144
3145 if (dev_priv->gt.awake) {
3146 intel_sanitize_gt_powersave(dev_priv);
3147 intel_enable_gt_powersave(dev_priv);
3148 if (INTEL_GEN(dev_priv) >= 6)
3149 gen6_rps_busy(dev_priv);
3150 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01003151}
3152
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003153void i915_gem_reset_finish_engine(struct intel_engine_cs *engine)
3154{
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05303155 tasklet_enable(&engine->execlists.tasklet);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003156 kthread_unpark(engine->breadcrumbs.signaler);
Chris Wilson1749d902017-10-09 12:02:59 +01003157
3158 intel_uncore_forcewake_put(engine->i915, FORCEWAKE_ALL);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003159}
3160
Chris Wilsond8027092017-02-08 14:30:32 +00003161void i915_gem_reset_finish(struct drm_i915_private *dev_priv)
3162{
Chris Wilson1f7b8472017-02-08 14:30:33 +00003163 struct intel_engine_cs *engine;
3164 enum intel_engine_id id;
3165
Chris Wilsond8027092017-02-08 14:30:32 +00003166 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson1f7b8472017-02-08 14:30:33 +00003167
Chris Wilsonfe3288b2017-02-12 17:20:01 +00003168 for_each_engine(engine, dev_priv, id) {
Michel Thierryc64992e2017-06-20 10:57:44 +01003169 engine->hangcheck.active_request = NULL;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003170 i915_gem_reset_finish_engine(engine);
Chris Wilsonfe3288b2017-02-12 17:20:01 +00003171 }
Chris Wilsond8027092017-02-08 14:30:32 +00003172}
3173
Chris Wilson821ed7d2016-09-09 14:11:53 +01003174static void nop_submit_request(struct drm_i915_gem_request *request)
3175{
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +02003176 dma_fence_set_error(&request->fence, -EIO);
3177
3178 i915_gem_request_submit(request);
3179}
3180
3181static void nop_complete_submit_request(struct drm_i915_gem_request *request)
3182{
Chris Wilson8d550822017-10-06 12:56:17 +01003183 unsigned long flags;
3184
Chris Wilson3cd94422017-01-10 17:22:45 +00003185 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson8d550822017-10-06 12:56:17 +01003186
3187 spin_lock_irqsave(&request->engine->timeline->lock, flags);
3188 __i915_gem_request_submit(request);
Chris Wilson3dcf93f2016-11-22 14:41:20 +00003189 intel_engine_init_global_seqno(request->engine, request->global_seqno);
Chris Wilson8d550822017-10-06 12:56:17 +01003190 spin_unlock_irqrestore(&request->engine->timeline->lock, flags);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003191}
3192
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +02003193void i915_gem_set_wedged(struct drm_i915_private *i915)
Chris Wilson821ed7d2016-09-09 14:11:53 +01003194{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003195 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303196 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07003197
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +02003198 /*
3199 * First, stop submission to hw, but do not yet complete requests by
3200 * rolling the global seqno forward (since this would complete requests
3201 * for which we haven't set the fence error to EIO yet).
3202 */
Chris Wilson20e49332016-11-22 14:41:21 +00003203 for_each_engine(engine, i915, id)
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +02003204 engine->submit_request = nop_submit_request;
3205
3206 /*
3207 * Make sure no one is running the old callback before we proceed with
3208 * cancelling requests and resetting the completion tracking. Otherwise
3209 * we might submit a request to the hardware which never completes.
3210 */
3211 synchronize_rcu();
3212
3213 for_each_engine(engine, i915, id) {
3214 /* Mark all executing requests as skipped */
3215 engine->cancel_requests(engine);
3216
3217 /*
3218 * Only once we've force-cancelled all in-flight requests can we
3219 * start to complete all requests.
3220 */
3221 engine->submit_request = nop_complete_submit_request;
3222 }
3223
3224 /*
3225 * Make sure no request can slip through without getting completed by
3226 * either this call here to intel_engine_init_global_seqno, or the one
3227 * in nop_complete_submit_request.
3228 */
3229 synchronize_rcu();
3230
3231 for_each_engine(engine, i915, id) {
3232 unsigned long flags;
3233
3234 /* Mark all pending requests as complete so that any concurrent
3235 * (lockless) lookup doesn't try and wait upon the request as we
3236 * reset it.
3237 */
3238 spin_lock_irqsave(&engine->timeline->lock, flags);
3239 intel_engine_init_global_seqno(engine,
3240 intel_engine_last_submit(engine));
3241 spin_unlock_irqrestore(&engine->timeline->lock, flags);
3242 }
Chris Wilson20e49332016-11-22 14:41:21 +00003243
Chris Wilson3d7adbb2017-07-21 13:32:27 +01003244 set_bit(I915_WEDGED, &i915->gpu_error.flags);
3245 wake_up_all(&i915->gpu_error.reset_queue);
Eric Anholt673a3942008-07-30 12:06:12 -07003246}
3247
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003248bool i915_gem_unset_wedged(struct drm_i915_private *i915)
3249{
3250 struct i915_gem_timeline *tl;
3251 int i;
3252
3253 lockdep_assert_held(&i915->drm.struct_mutex);
3254 if (!test_bit(I915_WEDGED, &i915->gpu_error.flags))
3255 return true;
3256
3257 /* Before unwedging, make sure that all pending operations
3258 * are flushed and errored out - we may have requests waiting upon
3259 * third party fences. We marked all inflight requests as EIO, and
3260 * every execbuf since returned EIO, for consistency we want all
3261 * the currently pending requests to also be marked as EIO, which
3262 * is done inside our nop_submit_request - and so we must wait.
3263 *
3264 * No more can be submitted until we reset the wedged bit.
3265 */
3266 list_for_each_entry(tl, &i915->gt.timelines, link) {
3267 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3268 struct drm_i915_gem_request *rq;
3269
3270 rq = i915_gem_active_peek(&tl->engine[i].last_request,
3271 &i915->drm.struct_mutex);
3272 if (!rq)
3273 continue;
3274
3275 /* We can't use our normal waiter as we want to
3276 * avoid recursively trying to handle the current
3277 * reset. The basic dma_fence_default_wait() installs
3278 * a callback for dma_fence_signal(), which is
3279 * triggered by our nop handler (indirectly, the
3280 * callback enables the signaler thread which is
3281 * woken by the nop_submit_request() advancing the seqno
3282 * and when the seqno passes the fence, the signaler
3283 * then signals the fence waking us up).
3284 */
3285 if (dma_fence_default_wait(&rq->fence, true,
3286 MAX_SCHEDULE_TIMEOUT) < 0)
3287 return false;
3288 }
3289 }
3290
3291 /* Undo nop_submit_request. We prevent all new i915 requests from
3292 * being queued (by disallowing execbuf whilst wedged) so having
3293 * waited for all active requests above, we know the system is idle
3294 * and do not have to worry about a thread being inside
3295 * engine->submit_request() as we swap over. So unlike installing
3296 * the nop_submit_request on reset, we can do this from normal
3297 * context and do not require stop_machine().
3298 */
3299 intel_engines_reset_default_submission(i915);
Chris Wilson36703e72017-06-22 11:56:25 +01003300 i915_gem_contexts_lost(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003301
3302 smp_mb__before_atomic(); /* complete takeover before enabling execbuf */
3303 clear_bit(I915_WEDGED, &i915->gpu_error.flags);
3304
3305 return true;
3306}
3307
Daniel Vetter75ef9da2010-08-21 00:25:16 +02003308static void
Eric Anholt673a3942008-07-30 12:06:12 -07003309i915_gem_retire_work_handler(struct work_struct *work)
3310{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003311 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003312 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003313 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07003314
Chris Wilson891b48c2010-09-29 12:26:37 +01003315 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003316 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01003317 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003318 mutex_unlock(&dev->struct_mutex);
3319 }
Chris Wilson67d97da2016-07-04 08:08:31 +01003320
3321 /* Keep the retire handler running until we are finally idle.
3322 * We do not need to do this test under locking as in the worst-case
3323 * we queue the retire worker once too often.
3324 */
Chris Wilsonc9615612016-07-09 10:12:06 +01003325 if (READ_ONCE(dev_priv->gt.awake)) {
3326 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01003327 queue_delayed_work(dev_priv->wq,
3328 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01003329 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01003330 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003331}
Chris Wilson891b48c2010-09-29 12:26:37 +01003332
Chris Wilson5427f202017-10-23 22:32:34 +01003333static inline bool
3334new_requests_since_last_retire(const struct drm_i915_private *i915)
3335{
3336 return (READ_ONCE(i915->gt.active_requests) ||
3337 work_pending(&i915->gt.idle_work.work));
3338}
3339
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003340static void
3341i915_gem_idle_work_handler(struct work_struct *work)
3342{
3343 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003344 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson67d97da2016-07-04 08:08:31 +01003345 bool rearm_hangcheck;
Chris Wilson5427f202017-10-23 22:32:34 +01003346 ktime_t end;
Chris Wilson67d97da2016-07-04 08:08:31 +01003347
3348 if (!READ_ONCE(dev_priv->gt.awake))
3349 return;
3350
Imre Deak0cb56702016-11-07 11:20:04 +02003351 /*
3352 * Wait for last execlists context complete, but bail out in case a
3353 * new request is submitted.
3354 */
Chris Wilsonee42c002017-12-11 19:41:34 +00003355 end = ktime_add_ms(ktime_get(), I915_IDLE_ENGINES_TIMEOUT);
Chris Wilson5427f202017-10-23 22:32:34 +01003356 do {
3357 if (new_requests_since_last_retire(dev_priv))
3358 return;
3359
3360 if (intel_engines_are_idle(dev_priv))
3361 break;
3362
3363 usleep_range(100, 500);
3364 } while (ktime_before(ktime_get(), end));
Chris Wilson67d97da2016-07-04 08:08:31 +01003365
3366 rearm_hangcheck =
3367 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
3368
Chris Wilson5427f202017-10-23 22:32:34 +01003369 if (!mutex_trylock(&dev_priv->drm.struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01003370 /* Currently busy, come back later */
3371 mod_delayed_work(dev_priv->wq,
3372 &dev_priv->gt.idle_work,
3373 msecs_to_jiffies(50));
3374 goto out_rearm;
3375 }
3376
Imre Deak93c97dc2016-11-07 11:20:03 +02003377 /*
3378 * New request retired after this work handler started, extend active
3379 * period until next instance of the work.
3380 */
Chris Wilson5427f202017-10-23 22:32:34 +01003381 if (new_requests_since_last_retire(dev_priv))
Imre Deak93c97dc2016-11-07 11:20:03 +02003382 goto out_unlock;
3383
Chris Wilson5427f202017-10-23 22:32:34 +01003384 /*
Chris Wilsonff320d62017-10-23 22:32:35 +01003385 * Be paranoid and flush a concurrent interrupt to make sure
3386 * we don't reactivate any irq tasklets after parking.
3387 *
3388 * FIXME: Note that even though we have waited for execlists to be idle,
3389 * there may still be an in-flight interrupt even though the CSB
3390 * is now empty. synchronize_irq() makes sure that a residual interrupt
3391 * is completed before we continue, but it doesn't prevent the HW from
3392 * raising a spurious interrupt later. To complete the shield we should
3393 * coordinate disabling the CS irq with flushing the interrupts.
3394 */
3395 synchronize_irq(dev_priv->drm.irq);
3396
Chris Wilsonaba5e272017-10-25 15:39:41 +01003397 intel_engines_park(dev_priv);
Chris Wilsond02a1d82017-11-27 12:30:54 +00003398 i915_gem_timelines_park(dev_priv);
3399
Tvrtko Ursulinfeff0dc2017-11-21 18:18:46 +00003400 i915_pmu_gt_parked(dev_priv);
Zou Nan haid1b851f2010-05-21 09:08:57 +08003401
Chris Wilson67d97da2016-07-04 08:08:31 +01003402 GEM_BUG_ON(!dev_priv->gt.awake);
3403 dev_priv->gt.awake = false;
3404 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01003405
Chris Wilson67d97da2016-07-04 08:08:31 +01003406 if (INTEL_GEN(dev_priv) >= 6)
3407 gen6_rps_idle(dev_priv);
Tvrtko Ursulinb6876372017-12-05 13:28:54 +00003408
3409 intel_display_power_put(dev_priv, POWER_DOMAIN_GT_IRQ);
3410
Chris Wilson67d97da2016-07-04 08:08:31 +01003411 intel_runtime_pm_put(dev_priv);
3412out_unlock:
Chris Wilson5427f202017-10-23 22:32:34 +01003413 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01003414
Chris Wilson67d97da2016-07-04 08:08:31 +01003415out_rearm:
3416 if (rearm_hangcheck) {
3417 GEM_BUG_ON(!dev_priv->gt.awake);
3418 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01003419 }
Eric Anholt673a3942008-07-30 12:06:12 -07003420}
3421
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003422void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
3423{
Chris Wilsond1b48c12017-08-16 09:52:08 +01003424 struct drm_i915_private *i915 = to_i915(gem->dev);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003425 struct drm_i915_gem_object *obj = to_intel_bo(gem);
3426 struct drm_i915_file_private *fpriv = file->driver_priv;
Chris Wilsond1b48c12017-08-16 09:52:08 +01003427 struct i915_lut_handle *lut, *ln;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003428
Chris Wilsond1b48c12017-08-16 09:52:08 +01003429 mutex_lock(&i915->drm.struct_mutex);
3430
3431 list_for_each_entry_safe(lut, ln, &obj->lut_list, obj_link) {
3432 struct i915_gem_context *ctx = lut->ctx;
3433 struct i915_vma *vma;
3434
Chris Wilson432295d2017-08-22 12:05:15 +01003435 GEM_BUG_ON(ctx->file_priv == ERR_PTR(-EBADF));
Chris Wilsond1b48c12017-08-16 09:52:08 +01003436 if (ctx->file_priv != fpriv)
3437 continue;
3438
3439 vma = radix_tree_delete(&ctx->handles_vma, lut->handle);
Chris Wilson3ffff012017-08-22 12:05:17 +01003440 GEM_BUG_ON(vma->obj != obj);
3441
3442 /* We allow the process to have multiple handles to the same
3443 * vma, in the same fd namespace, by virtue of flink/open.
3444 */
3445 GEM_BUG_ON(!vma->open_count);
3446 if (!--vma->open_count && !i915_vma_is_ggtt(vma))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003447 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003448
Chris Wilsond1b48c12017-08-16 09:52:08 +01003449 list_del(&lut->obj_link);
3450 list_del(&lut->ctx_link);
Chris Wilson4ff4b442017-06-16 15:05:16 +01003451
Chris Wilsond1b48c12017-08-16 09:52:08 +01003452 kmem_cache_free(i915->luts, lut);
3453 __i915_gem_object_release_unless_active(obj);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003454 }
Chris Wilsond1b48c12017-08-16 09:52:08 +01003455
3456 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003457}
3458
Chris Wilsone95433c2016-10-28 13:58:27 +01003459static unsigned long to_wait_timeout(s64 timeout_ns)
3460{
3461 if (timeout_ns < 0)
3462 return MAX_SCHEDULE_TIMEOUT;
3463
3464 if (timeout_ns == 0)
3465 return 0;
3466
3467 return nsecs_to_jiffies_timeout(timeout_ns);
3468}
3469
Ben Widawsky5816d642012-04-11 11:18:19 -07003470/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003471 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003472 * @dev: drm device pointer
3473 * @data: ioctl data blob
3474 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003475 *
3476 * Returns 0 if successful, else an error is returned with the remaining time in
3477 * the timeout parameter.
3478 * -ETIME: object is still busy after timeout
3479 * -ERESTARTSYS: signal interrupted the wait
3480 * -ENONENT: object doesn't exist
3481 * Also possible, but rare:
Chris Wilsonb8050142017-08-11 11:57:31 +01003482 * -EAGAIN: incomplete, restart syscall
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003483 * -ENOMEM: damn
3484 * -ENODEV: Internal IRQ fail
3485 * -E?: The add request failed
3486 *
3487 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3488 * non-zero timeout parameter the wait ioctl will wait for the given number of
3489 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3490 * without holding struct_mutex the object may become re-busied before this
3491 * function completes. A similar but shorter * race condition exists in the busy
3492 * ioctl
3493 */
3494int
3495i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3496{
3497 struct drm_i915_gem_wait *args = data;
3498 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01003499 ktime_t start;
3500 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003501
Daniel Vetter11b5d512014-09-29 15:31:26 +02003502 if (args->flags != 0)
3503 return -EINVAL;
3504
Chris Wilson03ac0642016-07-20 13:31:51 +01003505 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01003506 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003507 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01003508
Chris Wilsone95433c2016-10-28 13:58:27 +01003509 start = ktime_get();
3510
3511 ret = i915_gem_object_wait(obj,
3512 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
3513 to_wait_timeout(args->timeout_ns),
3514 to_rps_client(file));
3515
3516 if (args->timeout_ns > 0) {
3517 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
3518 if (args->timeout_ns < 0)
3519 args->timeout_ns = 0;
Chris Wilsonc1d20612017-02-16 12:54:41 +00003520
3521 /*
3522 * Apparently ktime isn't accurate enough and occasionally has a
3523 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
3524 * things up to make the test happy. We allow up to 1 jiffy.
3525 *
3526 * This is a regression from the timespec->ktime conversion.
3527 */
3528 if (ret == -ETIME && !nsecs_to_jiffies(args->timeout_ns))
3529 args->timeout_ns = 0;
Chris Wilsonb8050142017-08-11 11:57:31 +01003530
3531 /* Asked to wait beyond the jiffie/scheduler precision? */
3532 if (ret == -ETIME && args->timeout_ns)
3533 ret = -EAGAIN;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003534 }
3535
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003536 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00003537 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003538}
3539
Chris Wilson73cb9702016-10-28 13:58:46 +01003540static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003541{
Chris Wilson73cb9702016-10-28 13:58:46 +01003542 int ret, i;
3543
3544 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3545 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3546 if (ret)
3547 return ret;
3548 }
3549
3550 return 0;
3551}
3552
Chris Wilson25112b62017-03-30 15:50:39 +01003553static int wait_for_engines(struct drm_i915_private *i915)
3554{
Chris Wilsonee42c002017-12-11 19:41:34 +00003555 if (wait_for(intel_engines_are_idle(i915), I915_IDLE_ENGINES_TIMEOUT)) {
Chris Wilson59e4b192017-12-11 19:41:35 +00003556 dev_err(i915->drm.dev,
3557 "Failed to idle engines, declaring wedged!\n");
3558 if (drm_debug & DRM_UT_DRIVER) {
3559 struct drm_printer p = drm_debug_printer(__func__);
3560 struct intel_engine_cs *engine;
3561 enum intel_engine_id id;
3562
3563 for_each_engine(engine, i915, id)
3564 intel_engine_dump(engine, &p,
3565 "%s", engine->name);
3566 }
3567
Chris Wilsoncad99462017-08-26 12:09:33 +01003568 i915_gem_set_wedged(i915);
3569 return -EIO;
Chris Wilson25112b62017-03-30 15:50:39 +01003570 }
3571
3572 return 0;
3573}
3574
Chris Wilson73cb9702016-10-28 13:58:46 +01003575int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3576{
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003577 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003578
Chris Wilson863e9fd2017-05-30 13:13:32 +01003579 /* If the device is asleep, we have no requests outstanding */
3580 if (!READ_ONCE(i915->gt.awake))
3581 return 0;
3582
Chris Wilson9caa34a2016-11-11 14:58:08 +00003583 if (flags & I915_WAIT_LOCKED) {
3584 struct i915_gem_timeline *tl;
3585
3586 lockdep_assert_held(&i915->drm.struct_mutex);
3587
3588 list_for_each_entry(tl, &i915->gt.timelines, link) {
3589 ret = wait_for_timeline(tl, flags);
3590 if (ret)
3591 return ret;
3592 }
Chris Wilson72022a72017-03-30 15:50:38 +01003593 i915_gem_retire_requests(i915);
Chris Wilson25112b62017-03-30 15:50:39 +01003594
3595 ret = wait_for_engines(i915);
Chris Wilson9caa34a2016-11-11 14:58:08 +00003596 } else {
3597 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003598 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003599
Chris Wilson25112b62017-03-30 15:50:39 +01003600 return ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003601}
3602
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003603static void __i915_gem_object_flush_for_display(struct drm_i915_gem_object *obj)
3604{
Chris Wilsone27ab732017-06-15 13:38:49 +01003605 /*
3606 * We manually flush the CPU domain so that we can override and
3607 * force the flush for the display, and perform it asyncrhonously.
3608 */
3609 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
3610 if (obj->cache_dirty)
3611 i915_gem_clflush_object(obj, I915_CLFLUSH_FORCE);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003612 obj->base.write_domain = 0;
3613}
3614
3615void i915_gem_object_flush_if_display(struct drm_i915_gem_object *obj)
3616{
Chris Wilsonbd3d2252017-10-13 21:26:14 +01003617 if (!READ_ONCE(obj->pin_global))
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003618 return;
3619
3620 mutex_lock(&obj->base.dev->struct_mutex);
3621 __i915_gem_object_flush_for_display(obj);
3622 mutex_unlock(&obj->base.dev->struct_mutex);
3623}
3624
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003625/**
Chris Wilsone22d8e32017-04-12 12:01:11 +01003626 * Moves a single object to the WC read, and possibly write domain.
3627 * @obj: object to act on
3628 * @write: ask for write access or read only
3629 *
3630 * This function returns when the move is complete, including waiting on
3631 * flushes to occur.
3632 */
3633int
3634i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write)
3635{
3636 int ret;
3637
3638 lockdep_assert_held(&obj->base.dev->struct_mutex);
3639
3640 ret = i915_gem_object_wait(obj,
3641 I915_WAIT_INTERRUPTIBLE |
3642 I915_WAIT_LOCKED |
3643 (write ? I915_WAIT_ALL : 0),
3644 MAX_SCHEDULE_TIMEOUT,
3645 NULL);
3646 if (ret)
3647 return ret;
3648
3649 if (obj->base.write_domain == I915_GEM_DOMAIN_WC)
3650 return 0;
3651
3652 /* Flush and acquire obj->pages so that we are coherent through
3653 * direct access in memory with previous cached writes through
3654 * shmemfs and that our cache domain tracking remains valid.
3655 * For example, if the obj->filp was moved to swap without us
3656 * being notified and releasing the pages, we would mistakenly
3657 * continue to assume that the obj remained out of the CPU cached
3658 * domain.
3659 */
3660 ret = i915_gem_object_pin_pages(obj);
3661 if (ret)
3662 return ret;
3663
3664 flush_write_domain(obj, ~I915_GEM_DOMAIN_WC);
3665
3666 /* Serialise direct access to this object with the barriers for
3667 * coherent writes from the GPU, by effectively invalidating the
3668 * WC domain upon first access.
3669 */
3670 if ((obj->base.read_domains & I915_GEM_DOMAIN_WC) == 0)
3671 mb();
3672
3673 /* It should now be out of any other write domains, and we can update
3674 * the domain values for our changes.
3675 */
3676 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_WC) != 0);
3677 obj->base.read_domains |= I915_GEM_DOMAIN_WC;
3678 if (write) {
3679 obj->base.read_domains = I915_GEM_DOMAIN_WC;
3680 obj->base.write_domain = I915_GEM_DOMAIN_WC;
3681 obj->mm.dirty = true;
3682 }
3683
3684 i915_gem_object_unpin_pages(obj);
3685 return 0;
3686}
3687
3688/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003689 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003690 * @obj: object to act on
3691 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003692 *
3693 * This function returns when the move is complete, including waiting on
3694 * flushes to occur.
3695 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003696int
Chris Wilson20217462010-11-23 15:26:33 +00003697i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003698{
Eric Anholte47c68e2008-11-14 13:35:19 -08003699 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003700
Chris Wilsone95433c2016-10-28 13:58:27 +01003701 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003702
Chris Wilsone95433c2016-10-28 13:58:27 +01003703 ret = i915_gem_object_wait(obj,
3704 I915_WAIT_INTERRUPTIBLE |
3705 I915_WAIT_LOCKED |
3706 (write ? I915_WAIT_ALL : 0),
3707 MAX_SCHEDULE_TIMEOUT,
3708 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003709 if (ret)
3710 return ret;
3711
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003712 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3713 return 0;
3714
Chris Wilson43566de2015-01-02 16:29:29 +05303715 /* Flush and acquire obj->pages so that we are coherent through
3716 * direct access in memory with previous cached writes through
3717 * shmemfs and that our cache domain tracking remains valid.
3718 * For example, if the obj->filp was moved to swap without us
3719 * being notified and releasing the pages, we would mistakenly
3720 * continue to assume that the obj remained out of the CPU cached
3721 * domain.
3722 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003723 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303724 if (ret)
3725 return ret;
3726
Chris Wilsonef749212017-04-12 12:01:10 +01003727 flush_write_domain(obj, ~I915_GEM_DOMAIN_GTT);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003728
Chris Wilsond0a57782012-10-09 19:24:37 +01003729 /* Serialise direct access to this object with the barriers for
3730 * coherent writes from the GPU, by effectively invalidating the
3731 * GTT domain upon first access.
3732 */
3733 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3734 mb();
3735
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003736 /* It should now be out of any other write domains, and we can update
3737 * the domain values for our changes.
3738 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003739 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003740 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003741 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003742 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3743 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003744 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003745 }
3746
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003747 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003748 return 0;
3749}
3750
Chris Wilsonef55f922015-10-09 14:11:27 +01003751/**
3752 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003753 * @obj: object to act on
3754 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003755 *
3756 * After this function returns, the object will be in the new cache-level
3757 * across all GTT and the contents of the backing storage will be coherent,
3758 * with respect to the new cache-level. In order to keep the backing storage
3759 * coherent for all users, we only allow a single cache level to be set
3760 * globally on the object and prevent it from being changed whilst the
3761 * hardware is reading from the object. That is if the object is currently
3762 * on the scanout it will be set to uncached (or equivalent display
3763 * cache coherency) and all non-MOCS GPU access will also be uncached so
3764 * that all direct access to the scanout remains coherent.
3765 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003766int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3767 enum i915_cache_level cache_level)
3768{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003769 struct i915_vma *vma;
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003770 int ret;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003771
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003772 lockdep_assert_held(&obj->base.dev->struct_mutex);
3773
Chris Wilsone4ffd172011-04-04 09:44:39 +01003774 if (obj->cache_level == cache_level)
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003775 return 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003776
Chris Wilsonef55f922015-10-09 14:11:27 +01003777 /* Inspect the list of currently bound VMA and unbind any that would
3778 * be invalid given the new cache-level. This is principally to
3779 * catch the issue of the CS prefetch crossing page boundaries and
3780 * reading an invalid PTE on older architectures.
3781 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003782restart:
3783 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003784 if (!drm_mm_node_allocated(&vma->node))
3785 continue;
3786
Chris Wilson20dfbde2016-08-04 16:32:30 +01003787 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003788 DRM_DEBUG("can not change the cache level of pinned objects\n");
3789 return -EBUSY;
3790 }
3791
Chris Wilson010e3e62017-12-06 12:49:13 +00003792 if (!i915_vma_is_closed(vma) &&
3793 i915_gem_valid_gtt_space(vma, cache_level))
Chris Wilsonaa653a62016-08-04 07:52:27 +01003794 continue;
3795
3796 ret = i915_vma_unbind(vma);
3797 if (ret)
3798 return ret;
3799
3800 /* As unbinding may affect other elements in the
3801 * obj->vma_list (due to side-effects from retiring
3802 * an active vma), play safe and restart the iterator.
3803 */
3804 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003805 }
3806
Chris Wilsonef55f922015-10-09 14:11:27 +01003807 /* We can reuse the existing drm_mm nodes but need to change the
3808 * cache-level on the PTE. We could simply unbind them all and
3809 * rebind with the correct cache-level on next use. However since
3810 * we already have a valid slot, dma mapping, pages etc, we may as
3811 * rewrite the PTE in the belief that doing so tramples upon less
3812 * state and so involves less work.
3813 */
Chris Wilson15717de2016-08-04 07:52:26 +01003814 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003815 /* Before we change the PTE, the GPU must not be accessing it.
3816 * If we wait upon the object, we know that all the bound
3817 * VMA are no longer active.
3818 */
Chris Wilsone95433c2016-10-28 13:58:27 +01003819 ret = i915_gem_object_wait(obj,
3820 I915_WAIT_INTERRUPTIBLE |
3821 I915_WAIT_LOCKED |
3822 I915_WAIT_ALL,
3823 MAX_SCHEDULE_TIMEOUT,
3824 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003825 if (ret)
3826 return ret;
3827
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003828 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3829 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003830 /* Access to snoopable pages through the GTT is
3831 * incoherent and on some machines causes a hard
3832 * lockup. Relinquish the CPU mmaping to force
3833 * userspace to refault in the pages and we can
3834 * then double check if the GTT mapping is still
3835 * valid for that pointer access.
3836 */
3837 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003838
Chris Wilsonef55f922015-10-09 14:11:27 +01003839 /* As we no longer need a fence for GTT access,
3840 * we can relinquish it now (and so prevent having
3841 * to steal a fence from someone else on the next
3842 * fence request). Note GPU activity would have
3843 * dropped the fence as all snoopable access is
3844 * supposed to be linear.
3845 */
Chris Wilsone2189dd2017-12-07 21:14:07 +00003846 for_each_ggtt_vma(vma, obj) {
Chris Wilson49ef5292016-08-18 17:17:00 +01003847 ret = i915_vma_put_fence(vma);
3848 if (ret)
3849 return ret;
3850 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003851 } else {
3852 /* We either have incoherent backing store and
3853 * so no GTT access or the architecture is fully
3854 * coherent. In such cases, existing GTT mmaps
3855 * ignore the cache bit in the PTE and we can
3856 * rewrite it without confusing the GPU or having
3857 * to force userspace to fault back in its mmaps.
3858 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003859 }
3860
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003861 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003862 if (!drm_mm_node_allocated(&vma->node))
3863 continue;
3864
3865 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3866 if (ret)
3867 return ret;
3868 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003869 }
3870
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003871 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003872 vma->node.color = cache_level;
Chris Wilsonb8f55be2017-08-11 12:11:16 +01003873 i915_gem_object_set_cache_coherency(obj, cache_level);
Chris Wilsone27ab732017-06-15 13:38:49 +01003874 obj->cache_dirty = true; /* Always invalidate stale cachelines */
Chris Wilson2c225692013-08-09 12:26:45 +01003875
Chris Wilsone4ffd172011-04-04 09:44:39 +01003876 return 0;
3877}
3878
Ben Widawsky199adf42012-09-21 17:01:20 -07003879int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3880 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003881{
Ben Widawsky199adf42012-09-21 17:01:20 -07003882 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003883 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003884 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003885
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003886 rcu_read_lock();
3887 obj = i915_gem_object_lookup_rcu(file, args->handle);
3888 if (!obj) {
3889 err = -ENOENT;
3890 goto out;
3891 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003892
Chris Wilson651d7942013-08-08 14:41:10 +01003893 switch (obj->cache_level) {
3894 case I915_CACHE_LLC:
3895 case I915_CACHE_L3_LLC:
3896 args->caching = I915_CACHING_CACHED;
3897 break;
3898
Chris Wilson4257d3b2013-08-08 14:41:11 +01003899 case I915_CACHE_WT:
3900 args->caching = I915_CACHING_DISPLAY;
3901 break;
3902
Chris Wilson651d7942013-08-08 14:41:10 +01003903 default:
3904 args->caching = I915_CACHING_NONE;
3905 break;
3906 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003907out:
3908 rcu_read_unlock();
3909 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003910}
3911
Ben Widawsky199adf42012-09-21 17:01:20 -07003912int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3913 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003914{
Chris Wilson9c870d02016-10-24 13:42:15 +01003915 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003916 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003917 struct drm_i915_gem_object *obj;
3918 enum i915_cache_level level;
Chris Wilsond65415d2017-01-19 08:22:10 +00003919 int ret = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003920
Ben Widawsky199adf42012-09-21 17:01:20 -07003921 switch (args->caching) {
3922 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003923 level = I915_CACHE_NONE;
3924 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003925 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003926 /*
3927 * Due to a HW issue on BXT A stepping, GPU stores via a
3928 * snooped mapping may leave stale data in a corresponding CPU
3929 * cacheline, whereas normally such cachelines would get
3930 * invalidated.
3931 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003932 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003933 return -ENODEV;
3934
Chris Wilsone6994ae2012-07-10 10:27:08 +01003935 level = I915_CACHE_LLC;
3936 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003937 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003938 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003939 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003940 default:
3941 return -EINVAL;
3942 }
3943
Chris Wilsond65415d2017-01-19 08:22:10 +00003944 obj = i915_gem_object_lookup(file, args->handle);
3945 if (!obj)
3946 return -ENOENT;
3947
Tina Zhanga03f3952017-11-14 10:25:13 +00003948 /*
3949 * The caching mode of proxy object is handled by its generator, and
3950 * not allowed to be changed by userspace.
3951 */
3952 if (i915_gem_object_is_proxy(obj)) {
3953 ret = -ENXIO;
3954 goto out;
3955 }
3956
Chris Wilsond65415d2017-01-19 08:22:10 +00003957 if (obj->cache_level == level)
3958 goto out;
3959
3960 ret = i915_gem_object_wait(obj,
3961 I915_WAIT_INTERRUPTIBLE,
3962 MAX_SCHEDULE_TIMEOUT,
3963 to_rps_client(file));
3964 if (ret)
3965 goto out;
3966
Ben Widawsky3bc29132012-09-26 16:15:20 -07003967 ret = i915_mutex_lock_interruptible(dev);
3968 if (ret)
Chris Wilsond65415d2017-01-19 08:22:10 +00003969 goto out;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003970
3971 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003972 mutex_unlock(&dev->struct_mutex);
Chris Wilsond65415d2017-01-19 08:22:10 +00003973
3974out:
3975 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003976 return ret;
3977}
3978
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003979/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003980 * Prepare buffer for display plane (scanout, cursors, etc).
3981 * Can be called from an uninterruptible phase (modesetting) and allows
3982 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003983 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003984struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003985i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3986 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003987 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003988{
Chris Wilson058d88c2016-08-15 10:49:06 +01003989 struct i915_vma *vma;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003990 int ret;
3991
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003992 lockdep_assert_held(&obj->base.dev->struct_mutex);
3993
Chris Wilsonbd3d2252017-10-13 21:26:14 +01003994 /* Mark the global pin early so that we account for the
Chris Wilsoncc98b412013-08-09 12:25:09 +01003995 * display coherency whilst setting up the cache domains.
3996 */
Chris Wilsonbd3d2252017-10-13 21:26:14 +01003997 obj->pin_global++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003998
Eric Anholta7ef0642011-03-29 16:59:54 -07003999 /* The display engine is not coherent with the LLC cache on gen6. As
4000 * a result, we make sure that the pinning that is about to occur is
4001 * done with uncached PTEs. This is lowest common denominator for all
4002 * chipsets.
4003 *
4004 * However for gen6+, we could do better by using the GFDT bit instead
4005 * of uncaching, which would allow us to flush all the LLC-cached data
4006 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4007 */
Chris Wilson651d7942013-08-08 14:41:10 +01004008 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004009 HAS_WT(to_i915(obj->base.dev)) ?
4010 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01004011 if (ret) {
4012 vma = ERR_PTR(ret);
Chris Wilsonbd3d2252017-10-13 21:26:14 +01004013 goto err_unpin_global;
Chris Wilson058d88c2016-08-15 10:49:06 +01004014 }
Eric Anholta7ef0642011-03-29 16:59:54 -07004015
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004016 /* As the user may map the buffer once pinned in the display plane
4017 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01004018 * always use map_and_fenceable for all scanout buffers. However,
4019 * it may simply be too big to fit into mappable, in which case
4020 * put it anyway and hope that userspace can cope (but always first
4021 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004022 */
Chris Wilson2efb8132016-08-18 17:17:06 +01004023 vma = ERR_PTR(-ENOSPC);
Chris Wilson47a8e3f2017-01-14 00:28:27 +00004024 if (!view || view->type == I915_GGTT_VIEW_NORMAL)
Chris Wilson2efb8132016-08-18 17:17:06 +01004025 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
4026 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson767a2222016-11-07 11:01:28 +00004027 if (IS_ERR(vma)) {
4028 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4029 unsigned int flags;
4030
4031 /* Valleyview is definitely limited to scanning out the first
4032 * 512MiB. Lets presume this behaviour was inherited from the
4033 * g4x display engine and that all earlier gen are similarly
4034 * limited. Testing suggests that it is a little more
4035 * complicated than this. For example, Cherryview appears quite
4036 * happy to scanout from anywhere within its global aperture.
4037 */
4038 flags = 0;
4039 if (HAS_GMCH_DISPLAY(i915))
4040 flags = PIN_MAPPABLE;
4041 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
4042 }
Chris Wilson058d88c2016-08-15 10:49:06 +01004043 if (IS_ERR(vma))
Chris Wilsonbd3d2252017-10-13 21:26:14 +01004044 goto err_unpin_global;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004045
Chris Wilsond8923dc2016-08-18 17:17:07 +01004046 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
4047
Chris Wilsona6a7cc42016-11-18 21:17:46 +00004048 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00004049 __i915_gem_object_flush_for_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +00004050 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01004051
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004052 /* It should now be out of any other write domains, and we can update
4053 * the domain values for our changes.
4054 */
Chris Wilson05394f32010-11-08 19:18:58 +00004055 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004056
Chris Wilson058d88c2016-08-15 10:49:06 +01004057 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004058
Chris Wilsonbd3d2252017-10-13 21:26:14 +01004059err_unpin_global:
4060 obj->pin_global--;
Chris Wilson058d88c2016-08-15 10:49:06 +01004061 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004062}
4063
4064void
Chris Wilson058d88c2016-08-15 10:49:06 +01004065i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004066{
Chris Wilson49d73912016-11-29 09:50:08 +00004067 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01004068
Chris Wilsonbd3d2252017-10-13 21:26:14 +01004069 if (WARN_ON(vma->obj->pin_global == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004070 return;
4071
Chris Wilsonbd3d2252017-10-13 21:26:14 +01004072 if (--vma->obj->pin_global == 0)
Chris Wilsonf51455d2017-01-10 14:47:34 +00004073 vma->display_alignment = I915_GTT_MIN_ALIGNMENT;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004074
Chris Wilson383d5822016-08-18 17:17:08 +01004075 /* Bump the LRU to try and avoid premature eviction whilst flipping */
Chris Wilsonbefedbb2017-01-19 19:26:55 +00004076 i915_gem_object_bump_inactive_ggtt(vma->obj);
Chris Wilson383d5822016-08-18 17:17:08 +01004077
Chris Wilson058d88c2016-08-15 10:49:06 +01004078 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004079}
4080
Eric Anholte47c68e2008-11-14 13:35:19 -08004081/**
4082 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01004083 * @obj: object to act on
4084 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08004085 *
4086 * This function returns when the move is complete, including waiting on
4087 * flushes to occur.
4088 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004089int
Chris Wilson919926a2010-11-12 13:42:53 +00004090i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004091{
Eric Anholte47c68e2008-11-14 13:35:19 -08004092 int ret;
4093
Chris Wilsone95433c2016-10-28 13:58:27 +01004094 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01004095
Chris Wilsone95433c2016-10-28 13:58:27 +01004096 ret = i915_gem_object_wait(obj,
4097 I915_WAIT_INTERRUPTIBLE |
4098 I915_WAIT_LOCKED |
4099 (write ? I915_WAIT_ALL : 0),
4100 MAX_SCHEDULE_TIMEOUT,
4101 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00004102 if (ret)
4103 return ret;
4104
Chris Wilsonef749212017-04-12 12:01:10 +01004105 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08004106
Eric Anholte47c68e2008-11-14 13:35:19 -08004107 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004108 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson57822dc2017-02-22 11:40:48 +00004109 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
Chris Wilson05394f32010-11-08 19:18:58 +00004110 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004111 }
4112
4113 /* It should now be out of any other write domains, and we can update
4114 * the domain values for our changes.
4115 */
Chris Wilsone27ab732017-06-15 13:38:49 +01004116 GEM_BUG_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08004117
4118 /* If we're writing through the CPU, then the GPU read domains will
4119 * need to be invalidated at next use.
4120 */
Chris Wilsone27ab732017-06-15 13:38:49 +01004121 if (write)
4122 __start_cpu_write(obj);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004123
4124 return 0;
4125}
4126
Eric Anholt673a3942008-07-30 12:06:12 -07004127/* Throttle our rendering by waiting until the ring has completed our requests
4128 * emitted over 20 msec ago.
4129 *
Eric Anholtb9624422009-06-03 07:27:35 +00004130 * Note that if we were to use the current jiffies each time around the loop,
4131 * we wouldn't escape the function with any frames outstanding if the time to
4132 * render a frame was over 20ms.
4133 *
Eric Anholt673a3942008-07-30 12:06:12 -07004134 * This should get us reasonable parallelism between CPU and GPU but also
4135 * relatively low latency when blocking on a particular request to finish.
4136 */
4137static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004138i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004139{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004140 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004141 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004142 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004143 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01004144 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004145
Chris Wilsonf4457ae2016-04-13 17:35:08 +01004146 /* ABI: return -EIO if already wedged */
4147 if (i915_terminally_wedged(&dev_priv->gpu_error))
4148 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004149
Chris Wilson1c255952010-09-26 11:03:27 +01004150 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00004151 list_for_each_entry(request, &file_priv->mm.request_list, client_link) {
Eric Anholtb9624422009-06-03 07:27:35 +00004152 if (time_after_eq(request->emitted_jiffies, recent_enough))
4153 break;
4154
Chris Wilsonc8659ef2017-03-02 12:25:25 +00004155 if (target) {
4156 list_del(&target->client_link);
4157 target->file_priv = NULL;
4158 }
John Harrisonfcfa423c2015-05-29 17:44:12 +01004159
John Harrison54fb2412014-11-24 18:49:27 +00004160 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004161 }
John Harrisonff865882014-11-24 18:49:28 +00004162 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01004163 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004164 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004165
John Harrison54fb2412014-11-24 18:49:27 +00004166 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004167 return 0;
4168
Chris Wilsone95433c2016-10-28 13:58:27 +01004169 ret = i915_wait_request(target,
4170 I915_WAIT_INTERRUPTIBLE,
4171 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone8a261e2016-07-20 13:31:49 +01004172 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00004173
Chris Wilsone95433c2016-10-28 13:58:27 +01004174 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004175}
4176
Chris Wilson058d88c2016-08-15 10:49:06 +01004177struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004178i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4179 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01004180 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01004181 u64 alignment,
4182 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004183{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004184 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
4185 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01004186 struct i915_vma *vma;
4187 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004188
Chris Wilson4c7d62c2016-10-28 13:58:32 +01004189 lockdep_assert_held(&obj->base.dev->struct_mutex);
4190
Chris Wilson43ae70d2017-10-09 09:44:01 +01004191 if (!view && flags & PIN_MAPPABLE) {
4192 /* If the required space is larger than the available
4193 * aperture, we will not able to find a slot for the
4194 * object and unbinding the object now will be in
4195 * vain. Worse, doing so may cause us to ping-pong
4196 * the object in and out of the Global GTT and
4197 * waste a lot of cycles under the mutex.
4198 */
4199 if (obj->base.size > dev_priv->ggtt.mappable_end)
4200 return ERR_PTR(-E2BIG);
4201
4202 /* If NONBLOCK is set the caller is optimistically
4203 * trying to cache the full object within the mappable
4204 * aperture, and *must* have a fallback in place for
4205 * situations where we cannot bind the object. We
4206 * can be a little more lax here and use the fallback
4207 * more often to avoid costly migrations of ourselves
4208 * and other objects within the aperture.
4209 *
4210 * Half-the-aperture is used as a simple heuristic.
4211 * More interesting would to do search for a free
4212 * block prior to making the commitment to unbind.
4213 * That caters for the self-harm case, and with a
4214 * little more heuristics (e.g. NOFAULT, NOEVICT)
4215 * we could try to minimise harm to others.
4216 */
4217 if (flags & PIN_NONBLOCK &&
4218 obj->base.size > dev_priv->ggtt.mappable_end / 2)
4219 return ERR_PTR(-ENOSPC);
4220 }
4221
Chris Wilson718659a2017-01-16 15:21:28 +00004222 vma = i915_vma_instance(obj, vm, view);
Chris Wilsone0216b72017-01-19 19:26:57 +00004223 if (unlikely(IS_ERR(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01004224 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01004225
4226 if (i915_vma_misplaced(vma, size, alignment, flags)) {
Chris Wilson43ae70d2017-10-09 09:44:01 +01004227 if (flags & PIN_NONBLOCK) {
4228 if (i915_vma_is_pinned(vma) || i915_vma_is_active(vma))
4229 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01004230
Chris Wilson43ae70d2017-10-09 09:44:01 +01004231 if (flags & PIN_MAPPABLE &&
Chris Wilson944397f2017-01-09 16:16:11 +00004232 vma->fence_size > dev_priv->ggtt.mappable_end / 2)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004233 return ERR_PTR(-ENOSPC);
4234 }
4235
Chris Wilson59bfa122016-08-04 16:32:31 +01004236 WARN(i915_vma_is_pinned(vma),
4237 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01004238 " offset=%08x, req.alignment=%llx,"
4239 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
4240 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01004241 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01004242 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01004243 ret = i915_vma_unbind(vma);
4244 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01004245 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01004246 }
4247
Chris Wilson058d88c2016-08-15 10:49:06 +01004248 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
4249 if (ret)
4250 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004251
Chris Wilson058d88c2016-08-15 10:49:06 +01004252 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07004253}
4254
Chris Wilsonedf6b762016-08-09 09:23:33 +01004255static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004256{
4257 /* Note that we could alias engines in the execbuf API, but
4258 * that would be very unwise as it prevents userspace from
4259 * fine control over engine selection. Ahem.
4260 *
4261 * This should be something like EXEC_MAX_ENGINE instead of
4262 * I915_NUM_ENGINES.
4263 */
4264 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
4265 return 0x10000 << id;
4266}
4267
4268static __always_inline unsigned int __busy_write_id(unsigned int id)
4269{
Chris Wilson70cb4722016-08-09 18:08:25 +01004270 /* The uABI guarantees an active writer is also amongst the read
4271 * engines. This would be true if we accessed the activity tracking
4272 * under the lock, but as we perform the lookup of the object and
4273 * its activity locklessly we can not guarantee that the last_write
4274 * being active implies that we have set the same engine flag from
4275 * last_read - hence we always set both read and write busy for
4276 * last_write.
4277 */
4278 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004279}
4280
Chris Wilsonedf6b762016-08-09 09:23:33 +01004281static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004282__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004283 unsigned int (*flag)(unsigned int id))
4284{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004285 struct drm_i915_gem_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01004286
Chris Wilsond07f0e52016-10-28 13:58:44 +01004287 /* We have to check the current hw status of the fence as the uABI
4288 * guarantees forward progress. We could rely on the idle worker
4289 * to eventually flush us, but to minimise latency just ask the
4290 * hardware.
4291 *
4292 * Note we only report on the status of native fences.
4293 */
4294 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01004295 return 0;
4296
Chris Wilsond07f0e52016-10-28 13:58:44 +01004297 /* opencode to_request() in order to avoid const warnings */
4298 rq = container_of(fence, struct drm_i915_gem_request, fence);
4299 if (i915_gem_request_completed(rq))
4300 return 0;
4301
Chris Wilson1d39f282017-04-11 13:43:06 +01004302 return flag(rq->engine->uabi_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004303}
4304
Chris Wilsonedf6b762016-08-09 09:23:33 +01004305static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004306busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004307{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004308 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004309}
4310
Chris Wilsonedf6b762016-08-09 09:23:33 +01004311static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004312busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004313{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004314 if (!fence)
4315 return 0;
4316
4317 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004318}
4319
Eric Anholt673a3942008-07-30 12:06:12 -07004320int
Eric Anholt673a3942008-07-30 12:06:12 -07004321i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004322 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004323{
4324 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004325 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004326 struct reservation_object_list *list;
4327 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004328 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07004329
Chris Wilsond07f0e52016-10-28 13:58:44 +01004330 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004331 rcu_read_lock();
4332 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01004333 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004334 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004335
4336 /* A discrepancy here is that we do not report the status of
4337 * non-i915 fences, i.e. even though we may report the object as idle,
4338 * a call to set-domain may still stall waiting for foreign rendering.
4339 * This also means that wait-ioctl may report an object as busy,
4340 * where busy-ioctl considers it idle.
4341 *
4342 * We trade the ability to warn of foreign fences to report on which
4343 * i915 engines are active for the object.
4344 *
4345 * Alternatively, we can trade that extra information on read/write
4346 * activity with
4347 * args->busy =
4348 * !reservation_object_test_signaled_rcu(obj->resv, true);
4349 * to report the overall busyness. This is what the wait-ioctl does.
4350 *
4351 */
4352retry:
4353 seq = raw_read_seqcount(&obj->resv->seq);
4354
4355 /* Translate the exclusive fence to the READ *and* WRITE engine */
4356 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
4357
4358 /* Translate shared fences to READ set of engines */
4359 list = rcu_dereference(obj->resv->fence);
4360 if (list) {
4361 unsigned int shared_count = list->shared_count, i;
4362
4363 for (i = 0; i < shared_count; ++i) {
4364 struct dma_fence *fence =
4365 rcu_dereference(list->shared[i]);
4366
4367 args->busy |= busy_check_reader(fence);
4368 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004369 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004370
Chris Wilsond07f0e52016-10-28 13:58:44 +01004371 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
4372 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00004373
Chris Wilsond07f0e52016-10-28 13:58:44 +01004374 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004375out:
4376 rcu_read_unlock();
4377 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004378}
4379
4380int
4381i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4382 struct drm_file *file_priv)
4383{
Akshay Joshi0206e352011-08-16 15:34:10 -04004384 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004385}
4386
Chris Wilson3ef94da2009-09-14 16:50:29 +01004387int
4388i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4389 struct drm_file *file_priv)
4390{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004391 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004392 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004393 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004394 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004395
4396 switch (args->madv) {
4397 case I915_MADV_DONTNEED:
4398 case I915_MADV_WILLNEED:
4399 break;
4400 default:
4401 return -EINVAL;
4402 }
4403
Chris Wilson03ac0642016-07-20 13:31:51 +01004404 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004405 if (!obj)
4406 return -ENOENT;
4407
4408 err = mutex_lock_interruptible(&obj->mm.lock);
4409 if (err)
4410 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004411
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01004412 if (i915_gem_object_has_pages(obj) &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004413 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01004414 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004415 if (obj->mm.madv == I915_MADV_WILLNEED) {
4416 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004417 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004418 obj->mm.quirked = false;
4419 }
4420 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00004421 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004422 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004423 obj->mm.quirked = true;
4424 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01004425 }
4426
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004427 if (obj->mm.madv != __I915_MADV_PURGED)
4428 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004429
Chris Wilson6c085a72012-08-20 11:40:46 +02004430 /* if the object is no longer attached, discard its backing storage */
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01004431 if (obj->mm.madv == I915_MADV_DONTNEED &&
4432 !i915_gem_object_has_pages(obj))
Chris Wilson2d7ef392009-09-20 23:13:10 +01004433 i915_gem_object_truncate(obj);
4434
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004435 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004436 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004437
Chris Wilson1233e2d2016-10-28 13:58:37 +01004438out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004439 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004440 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004441}
4442
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004443static void
4444frontbuffer_retire(struct i915_gem_active *active,
4445 struct drm_i915_gem_request *request)
4446{
4447 struct drm_i915_gem_object *obj =
4448 container_of(active, typeof(*obj), frontbuffer_write);
4449
Chris Wilsond59b21e2017-02-22 11:40:49 +00004450 intel_fb_obj_flush(obj, ORIGIN_CS);
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004451}
4452
Chris Wilson37e680a2012-06-07 15:38:42 +01004453void i915_gem_object_init(struct drm_i915_gem_object *obj,
4454 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004455{
Chris Wilson1233e2d2016-10-28 13:58:37 +01004456 mutex_init(&obj->mm.lock);
4457
Ben Widawsky2f633152013-07-17 12:19:03 -07004458 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilsond1b48c12017-08-16 09:52:08 +01004459 INIT_LIST_HEAD(&obj->lut_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004460 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004461
Chris Wilson37e680a2012-06-07 15:38:42 +01004462 obj->ops = ops;
4463
Chris Wilsond07f0e52016-10-28 13:58:44 +01004464 reservation_object_init(&obj->__builtin_resv);
4465 obj->resv = &obj->__builtin_resv;
4466
Chris Wilson50349242016-08-18 17:17:04 +01004467 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004468 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004469
4470 obj->mm.madv = I915_MADV_WILLNEED;
4471 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
4472 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004473
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004474 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004475}
4476
Chris Wilson37e680a2012-06-07 15:38:42 +01004477static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00004478 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
4479 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004480
Chris Wilson37e680a2012-06-07 15:38:42 +01004481 .get_pages = i915_gem_object_get_pages_gtt,
4482 .put_pages = i915_gem_object_put_pages_gtt,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004483
4484 .pwrite = i915_gem_object_pwrite_gtt,
Chris Wilson37e680a2012-06-07 15:38:42 +01004485};
4486
Matthew Auld465c4032017-10-06 23:18:14 +01004487static int i915_gem_object_create_shmem(struct drm_device *dev,
4488 struct drm_gem_object *obj,
4489 size_t size)
4490{
4491 struct drm_i915_private *i915 = to_i915(dev);
4492 unsigned long flags = VM_NORESERVE;
4493 struct file *filp;
4494
4495 drm_gem_private_object_init(dev, obj, size);
4496
4497 if (i915->mm.gemfs)
4498 filp = shmem_file_setup_with_mnt(i915->mm.gemfs, "i915", size,
4499 flags);
4500 else
4501 filp = shmem_file_setup("i915", size, flags);
4502
4503 if (IS_ERR(filp))
4504 return PTR_ERR(filp);
4505
4506 obj->filp = filp;
4507
4508 return 0;
4509}
4510
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004511struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004512i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004513{
Daniel Vetterc397b902010-04-09 19:05:07 +00004514 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004515 struct address_space *mapping;
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004516 unsigned int cache_level;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004517 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004518 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004519
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004520 /* There is a prevalence of the assumption that we fit the object's
4521 * page count inside a 32bit _signed_ variable. Let's document this and
4522 * catch if we ever need to fix it. In the meantime, if you do spot
4523 * such a local variable, please consider fixing!
4524 */
Tvrtko Ursulin7a3ee5d2017-03-30 17:31:30 +01004525 if (size >> PAGE_SHIFT > INT_MAX)
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004526 return ERR_PTR(-E2BIG);
4527
4528 if (overflows_type(size, obj->base.size))
4529 return ERR_PTR(-E2BIG);
4530
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00004531 obj = i915_gem_object_alloc(dev_priv);
Daniel Vetterc397b902010-04-09 19:05:07 +00004532 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004533 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004534
Matthew Auld465c4032017-10-06 23:18:14 +01004535 ret = i915_gem_object_create_shmem(&dev_priv->drm, &obj->base, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004536 if (ret)
4537 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004538
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004539 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Jani Nikulac0f86832016-12-07 12:13:04 +02004540 if (IS_I965GM(dev_priv) || IS_I965G(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004541 /* 965gm cannot relocate objects above 4GiB. */
4542 mask &= ~__GFP_HIGHMEM;
4543 mask |= __GFP_DMA32;
4544 }
4545
Al Viro93c76a32015-12-04 23:45:44 -05004546 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004547 mapping_set_gfp_mask(mapping, mask);
Chris Wilson4846bf02017-06-09 12:03:46 +01004548 GEM_BUG_ON(!(mapping_gfp_mask(mapping) & __GFP_RECLAIM));
Hugh Dickins5949eac2011-06-27 16:18:18 -07004549
Chris Wilson37e680a2012-06-07 15:38:42 +01004550 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004551
Daniel Vetterc397b902010-04-09 19:05:07 +00004552 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4553 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4554
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004555 if (HAS_LLC(dev_priv))
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004556 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004557 * cache) for about a 10% performance improvement
4558 * compared to uncached. Graphics requests other than
4559 * display scanout are coherent with the CPU in
4560 * accessing this cache. This means in this mode we
4561 * don't need to clflush on the CPU side, and on the
4562 * GPU side we only need to flush internal caches to
4563 * get data visible to the CPU.
4564 *
4565 * However, we maintain the display planes as UC, and so
4566 * need to rebind when first used as such.
4567 */
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004568 cache_level = I915_CACHE_LLC;
4569 else
4570 cache_level = I915_CACHE_NONE;
Eric Anholta1871112011-03-29 16:59:55 -07004571
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004572 i915_gem_object_set_cache_coherency(obj, cache_level);
Chris Wilsone27ab732017-06-15 13:38:49 +01004573
Daniel Vetterd861e332013-07-24 23:25:03 +02004574 trace_i915_gem_object_create(obj);
4575
Chris Wilson05394f32010-11-08 19:18:58 +00004576 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004577
4578fail:
4579 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004580 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004581}
4582
Chris Wilson340fbd82014-05-22 09:16:52 +01004583static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4584{
4585 /* If we are the last user of the backing storage (be it shmemfs
4586 * pages or stolen etc), we know that the pages are going to be
4587 * immediately released. In this case, we can then skip copying
4588 * back the contents from the GPU.
4589 */
4590
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004591 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004592 return false;
4593
4594 if (obj->base.filp == NULL)
4595 return true;
4596
4597 /* At first glance, this looks racy, but then again so would be
4598 * userspace racing mmap against close. However, the first external
4599 * reference to the filp can only be obtained through the
4600 * i915_gem_mmap_ioctl() which safeguards us against the user
4601 * acquiring such a reference whilst we are in the middle of
4602 * freeing the object.
4603 */
4604 return atomic_long_read(&obj->base.filp->f_count) == 1;
4605}
4606
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004607static void __i915_gem_free_objects(struct drm_i915_private *i915,
4608 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004609{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004610 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004611
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004612 intel_runtime_pm_get(i915);
Chris Wilsoncc731f52017-10-13 21:26:21 +01004613 llist_for_each_entry_safe(obj, on, freed, freed) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004614 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004615
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004616 trace_i915_gem_object_destroy(obj);
4617
Chris Wilsoncc731f52017-10-13 21:26:21 +01004618 mutex_lock(&i915->drm.struct_mutex);
4619
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004620 GEM_BUG_ON(i915_gem_object_is_active(obj));
4621 list_for_each_entry_safe(vma, vn,
4622 &obj->vma_list, obj_link) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004623 GEM_BUG_ON(i915_vma_is_active(vma));
4624 vma->flags &= ~I915_VMA_PIN_MASK;
4625 i915_vma_close(vma);
4626 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004627 GEM_BUG_ON(!list_empty(&obj->vma_list));
4628 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004629
Chris Wilsonf2123812017-10-16 12:40:37 +01004630 /* This serializes freeing with the shrinker. Since the free
4631 * is delayed, first by RCU then by the workqueue, we want the
4632 * shrinker to be able to free pages of unreferenced objects,
4633 * or else we may oom whilst there are plenty of deferred
4634 * freed objects.
4635 */
4636 if (i915_gem_object_has_pages(obj)) {
4637 spin_lock(&i915->mm.obj_lock);
4638 list_del_init(&obj->mm.link);
4639 spin_unlock(&i915->mm.obj_lock);
4640 }
4641
Chris Wilsoncc731f52017-10-13 21:26:21 +01004642 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004643
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004644 GEM_BUG_ON(obj->bind_count);
Chris Wilsona65adaf2017-10-09 09:43:57 +01004645 GEM_BUG_ON(obj->userfault_count);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004646 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
Chris Wilson67b48042017-08-22 12:05:16 +01004647 GEM_BUG_ON(!list_empty(&obj->lut_list));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004648
4649 if (obj->ops->release)
4650 obj->ops->release(obj);
4651
4652 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4653 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004654 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01004655 GEM_BUG_ON(i915_gem_object_has_pages(obj));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004656
4657 if (obj->base.import_attach)
4658 drm_prime_gem_destroy(&obj->base, NULL);
4659
Chris Wilsond07f0e52016-10-28 13:58:44 +01004660 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004661 drm_gem_object_release(&obj->base);
4662 i915_gem_info_remove_obj(i915, obj->base.size);
4663
4664 kfree(obj->bit_17);
4665 i915_gem_object_free(obj);
Chris Wilsoncc731f52017-10-13 21:26:21 +01004666
4667 if (on)
4668 cond_resched();
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004669 }
Chris Wilsoncc731f52017-10-13 21:26:21 +01004670 intel_runtime_pm_put(i915);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004671}
4672
4673static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4674{
4675 struct llist_node *freed;
4676
Chris Wilson87701b42017-10-13 21:26:20 +01004677 /* Free the oldest, most stale object to keep the free_list short */
4678 freed = NULL;
4679 if (!llist_empty(&i915->mm.free_list)) { /* quick test for hotpath */
4680 /* Only one consumer of llist_del_first() allowed */
4681 spin_lock(&i915->mm.free_lock);
4682 freed = llist_del_first(&i915->mm.free_list);
4683 spin_unlock(&i915->mm.free_lock);
4684 }
4685 if (unlikely(freed)) {
4686 freed->next = NULL;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004687 __i915_gem_free_objects(i915, freed);
Chris Wilson87701b42017-10-13 21:26:20 +01004688 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004689}
4690
4691static void __i915_gem_free_work(struct work_struct *work)
4692{
4693 struct drm_i915_private *i915 =
4694 container_of(work, struct drm_i915_private, mm.free_work);
4695 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004696
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004697 /* All file-owned VMA should have been released by this point through
4698 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4699 * However, the object may also be bound into the global GTT (e.g.
4700 * older GPUs without per-process support, or for direct access through
4701 * the GTT either for the user or for scanout). Those VMA still need to
4702 * unbound now.
4703 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004704
Chris Wilsonf991c492017-11-06 11:15:08 +00004705 spin_lock(&i915->mm.free_lock);
Chris Wilson5ad08be2017-04-07 11:25:51 +01004706 while ((freed = llist_del_all(&i915->mm.free_list))) {
Chris Wilsonf991c492017-11-06 11:15:08 +00004707 spin_unlock(&i915->mm.free_lock);
4708
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004709 __i915_gem_free_objects(i915, freed);
Chris Wilson5ad08be2017-04-07 11:25:51 +01004710 if (need_resched())
Chris Wilsonf991c492017-11-06 11:15:08 +00004711 return;
4712
4713 spin_lock(&i915->mm.free_lock);
Chris Wilson5ad08be2017-04-07 11:25:51 +01004714 }
Chris Wilsonf991c492017-11-06 11:15:08 +00004715 spin_unlock(&i915->mm.free_lock);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004716}
4717
4718static void __i915_gem_free_object_rcu(struct rcu_head *head)
4719{
4720 struct drm_i915_gem_object *obj =
4721 container_of(head, typeof(*obj), rcu);
4722 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4723
4724 /* We can't simply use call_rcu() from i915_gem_free_object()
4725 * as we need to block whilst unbinding, and the call_rcu
4726 * task may be called from softirq context. So we take a
4727 * detour through a worker.
4728 */
4729 if (llist_add(&obj->freed, &i915->mm.free_list))
4730 schedule_work(&i915->mm.free_work);
4731}
4732
4733void i915_gem_free_object(struct drm_gem_object *gem_obj)
4734{
4735 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4736
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004737 if (obj->mm.quirked)
4738 __i915_gem_object_unpin_pages(obj);
4739
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004740 if (discard_backing_storage(obj))
4741 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02004742
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004743 /* Before we free the object, make sure any pure RCU-only
4744 * read-side critical sections are complete, e.g.
4745 * i915_gem_busy_ioctl(). For the corresponding synchronized
4746 * lookup see i915_gem_object_lookup_rcu().
4747 */
4748 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01004749}
4750
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004751void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4752{
4753 lockdep_assert_held(&obj->base.dev->struct_mutex);
4754
Chris Wilsond1b48c12017-08-16 09:52:08 +01004755 if (!i915_gem_object_has_active_reference(obj) &&
4756 i915_gem_object_is_active(obj))
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004757 i915_gem_object_set_active_reference(obj);
4758 else
4759 i915_gem_object_put(obj);
4760}
4761
Chris Wilsonae6c4572017-11-10 14:26:28 +00004762static void assert_kernel_context_is_current(struct drm_i915_private *i915)
Chris Wilson3033aca2016-10-28 13:58:47 +01004763{
Chris Wilsonae6c4572017-11-10 14:26:28 +00004764 struct i915_gem_context *kernel_context = i915->kernel_context;
Chris Wilson3033aca2016-10-28 13:58:47 +01004765 struct intel_engine_cs *engine;
4766 enum intel_engine_id id;
4767
Chris Wilsonae6c4572017-11-10 14:26:28 +00004768 for_each_engine(engine, i915, id) {
4769 GEM_BUG_ON(__i915_gem_active_peek(&engine->timeline->last_request));
4770 GEM_BUG_ON(engine->last_retired_context != kernel_context);
4771 }
Chris Wilson3033aca2016-10-28 13:58:47 +01004772}
4773
Chris Wilson24145512017-01-24 11:01:35 +00004774void i915_gem_sanitize(struct drm_i915_private *i915)
4775{
Chris Wilsonf36325f2017-08-26 12:09:34 +01004776 if (i915_terminally_wedged(&i915->gpu_error)) {
4777 mutex_lock(&i915->drm.struct_mutex);
4778 i915_gem_unset_wedged(i915);
4779 mutex_unlock(&i915->drm.struct_mutex);
4780 }
4781
Chris Wilson24145512017-01-24 11:01:35 +00004782 /*
4783 * If we inherit context state from the BIOS or earlier occupants
4784 * of the GPU, the GPU may be in an inconsistent state when we
4785 * try to take over. The only way to remove the earlier state
4786 * is by resetting. However, resetting on earlier gen is tricky as
4787 * it may impact the display and we are uncertain about the stability
Joonas Lahtinenea117b82017-04-28 10:53:38 +03004788 * of the reset, so this could be applied to even earlier gen.
Chris Wilson24145512017-01-24 11:01:35 +00004789 */
Joonas Lahtinenea117b82017-04-28 10:53:38 +03004790 if (INTEL_GEN(i915) >= 5) {
Chris Wilson24145512017-01-24 11:01:35 +00004791 int reset = intel_gpu_reset(i915, ALL_ENGINES);
4792 WARN_ON(reset && reset != -ENODEV);
4793 }
4794}
4795
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004796int i915_gem_suspend(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004797{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004798 struct drm_device *dev = &dev_priv->drm;
Chris Wilsondcff85c2016-08-05 10:14:11 +01004799 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004800
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004801 intel_runtime_pm_get(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01004802 intel_suspend_gt_powersave(dev_priv);
4803
Chris Wilson45c5f202013-10-16 11:50:01 +01004804 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004805
4806 /* We have to flush all the executing contexts to main memory so
4807 * that they can saved in the hibernation image. To ensure the last
4808 * context image is coherent, we have to switch away from it. That
4809 * leaves the dev_priv->kernel_context still active when
4810 * we actually suspend, and its image in memory may not match the GPU
4811 * state. Fortunately, the kernel_context is disposable and we do
4812 * not rely on its state.
4813 */
Chris Wilsonecf73eb2017-11-30 10:29:51 +00004814 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
4815 ret = i915_gem_switch_to_kernel_context(dev_priv);
4816 if (ret)
4817 goto err_unlock;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004818
Chris Wilsonecf73eb2017-11-30 10:29:51 +00004819 ret = i915_gem_wait_for_idle(dev_priv,
4820 I915_WAIT_INTERRUPTIBLE |
4821 I915_WAIT_LOCKED);
4822 if (ret && ret != -EIO)
4823 goto err_unlock;
Chris Wilsonf7403342013-09-13 23:57:04 +01004824
Chris Wilsonecf73eb2017-11-30 10:29:51 +00004825 assert_kernel_context_is_current(dev_priv);
4826 }
Chris Wilson829a0af2017-06-20 12:05:45 +01004827 i915_gem_contexts_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004828 mutex_unlock(&dev->struct_mutex);
4829
Sagar Arun Kamble63987bf2017-04-05 15:51:50 +05304830 intel_guc_suspend(dev_priv);
4831
Chris Wilson737b1502015-01-26 18:03:03 +02004832 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004833 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004834
4835 /* As the idle_work is rearming if it detects a race, play safe and
4836 * repeat the flush until it is definitely idle.
4837 */
Chris Wilson7c262402017-10-06 11:40:38 +01004838 drain_delayed_work(&dev_priv->gt.idle_work);
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004839
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004840 /* Assert that we sucessfully flushed all the work and
4841 * reset the GPU back to its idle, low power state.
4842 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004843 WARN_ON(dev_priv->gt.awake);
Chris Wilsonfc692bd2017-08-26 12:09:35 +01004844 if (WARN_ON(!intel_engines_are_idle(dev_priv)))
4845 i915_gem_set_wedged(dev_priv); /* no hope, discard everything */
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004846
Imre Deak1c777c52016-10-12 17:46:37 +03004847 /*
4848 * Neither the BIOS, ourselves or any other kernel
4849 * expects the system to be in execlists mode on startup,
4850 * so we need to reset the GPU back to legacy mode. And the only
4851 * known way to disable logical contexts is through a GPU reset.
4852 *
4853 * So in order to leave the system in a known default configuration,
4854 * always reset the GPU upon unload and suspend. Afterwards we then
4855 * clean up the GEM state tracking, flushing off the requests and
4856 * leaving the system in a known idle state.
4857 *
4858 * Note that is of the upmost importance that the GPU is idle and
4859 * all stray writes are flushed *before* we dismantle the backing
4860 * storage for the pinned objects.
4861 *
4862 * However, since we are uncertain that resetting the GPU on older
4863 * machines is a good idea, we don't - just in case it leaves the
4864 * machine in an unusable condition.
4865 */
Chris Wilson24145512017-01-24 11:01:35 +00004866 i915_gem_sanitize(dev_priv);
Chris Wilsoncad99462017-08-26 12:09:33 +01004867
4868 intel_runtime_pm_put(dev_priv);
4869 return 0;
Imre Deak1c777c52016-10-12 17:46:37 +03004870
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004871err_unlock:
Chris Wilson45c5f202013-10-16 11:50:01 +01004872 mutex_unlock(&dev->struct_mutex);
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004873 intel_runtime_pm_put(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004874 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004875}
4876
Chris Wilson37cd3302017-11-12 11:27:38 +00004877void i915_gem_resume(struct drm_i915_private *i915)
Chris Wilson5ab57c72016-07-15 14:56:20 +01004878{
Chris Wilson37cd3302017-11-12 11:27:38 +00004879 WARN_ON(i915->gt.awake);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004880
Chris Wilson37cd3302017-11-12 11:27:38 +00004881 mutex_lock(&i915->drm.struct_mutex);
4882 intel_uncore_forcewake_get(i915, FORCEWAKE_ALL);
Imre Deak31ab49a2016-11-07 11:20:05 +02004883
Chris Wilson37cd3302017-11-12 11:27:38 +00004884 i915_gem_restore_gtt_mappings(i915);
4885 i915_gem_restore_fences(i915);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004886
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00004887 /*
4888 * As we didn't flush the kernel context before suspend, we cannot
Chris Wilson5ab57c72016-07-15 14:56:20 +01004889 * guarantee that the context image is complete. So let's just reset
4890 * it and start again.
4891 */
Chris Wilson37cd3302017-11-12 11:27:38 +00004892 i915->gt.resume(i915);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004893
Chris Wilson37cd3302017-11-12 11:27:38 +00004894 if (i915_gem_init_hw(i915))
4895 goto err_wedged;
4896
Chris Wilson7469c622017-11-14 13:03:00 +00004897 intel_guc_resume(i915);
4898
Chris Wilson37cd3302017-11-12 11:27:38 +00004899 /* Always reload a context for powersaving. */
4900 if (i915_gem_switch_to_kernel_context(i915))
4901 goto err_wedged;
4902
4903out_unlock:
4904 intel_uncore_forcewake_put(i915, FORCEWAKE_ALL);
4905 mutex_unlock(&i915->drm.struct_mutex);
4906 return;
4907
4908err_wedged:
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00004909 if (!i915_terminally_wedged(&i915->gpu_error)) {
4910 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
4911 i915_gem_set_wedged(i915);
4912 }
Chris Wilson37cd3302017-11-12 11:27:38 +00004913 goto out_unlock;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004914}
4915
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004916void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004917{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004918 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004919 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4920 return;
4921
4922 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4923 DISP_TILE_SURFACE_SWIZZLING);
4924
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004925 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004926 return;
4927
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004928 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004929 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004930 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004931 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004932 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004933 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004934 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004935 else
4936 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004937}
Daniel Vettere21af882012-02-09 20:53:27 +01004938
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004939static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004940{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004941 I915_WRITE(RING_CTL(base), 0);
4942 I915_WRITE(RING_HEAD(base), 0);
4943 I915_WRITE(RING_TAIL(base), 0);
4944 I915_WRITE(RING_START(base), 0);
4945}
4946
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004947static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004948{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004949 if (IS_I830(dev_priv)) {
4950 init_unused_ring(dev_priv, PRB1_BASE);
4951 init_unused_ring(dev_priv, SRB0_BASE);
4952 init_unused_ring(dev_priv, SRB1_BASE);
4953 init_unused_ring(dev_priv, SRB2_BASE);
4954 init_unused_ring(dev_priv, SRB3_BASE);
4955 } else if (IS_GEN2(dev_priv)) {
4956 init_unused_ring(dev_priv, SRB0_BASE);
4957 init_unused_ring(dev_priv, SRB1_BASE);
4958 } else if (IS_GEN3(dev_priv)) {
4959 init_unused_ring(dev_priv, PRB1_BASE);
4960 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004961 }
4962}
4963
Chris Wilson20a8a742017-02-08 14:30:31 +00004964static int __i915_gem_restart_engines(void *data)
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004965{
Chris Wilson20a8a742017-02-08 14:30:31 +00004966 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004967 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304968 enum intel_engine_id id;
Chris Wilson20a8a742017-02-08 14:30:31 +00004969 int err;
4970
4971 for_each_engine(engine, i915, id) {
4972 err = engine->init_hw(engine);
4973 if (err)
4974 return err;
4975 }
4976
4977 return 0;
4978}
4979
4980int i915_gem_init_hw(struct drm_i915_private *dev_priv)
4981{
Chris Wilsond200cda2016-04-28 09:56:44 +01004982 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004983
Chris Wilsonde867c22016-10-25 13:16:02 +01004984 dev_priv->gt.last_init_time = ktime_get();
4985
Chris Wilson5e4f5182015-02-13 14:35:59 +00004986 /* Double layer security blanket, see i915_gem_init() */
4987 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4988
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004989 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004990 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004991
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004992 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004993 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004994 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004995
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004996 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004997 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004998 u32 temp = I915_READ(GEN7_MSG_CTL);
4999 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
5000 I915_WRITE(GEN7_MSG_CTL, temp);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00005001 } else if (INTEL_GEN(dev_priv) >= 7) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01005002 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
5003 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
5004 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
5005 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005006 }
5007
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00005008 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005009
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01005010 /*
5011 * At least 830 can leave some of the unused rings
5012 * "active" (ie. head != tail) after resume which
5013 * will prevent c3 entry. Makes sure all unused rings
5014 * are totally idle.
5015 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005016 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01005017
Dave Gordoned54c1a2016-01-19 19:02:54 +00005018 BUG_ON(!dev_priv->kernel_context);
Chris Wilson6f74b362017-10-15 15:37:25 +01005019 if (i915_terminally_wedged(&dev_priv->gpu_error)) {
5020 ret = -EIO;
5021 goto out;
5022 }
John Harrison90638cc2015-05-29 17:43:37 +01005023
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00005024 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01005025 if (ret) {
5026 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
5027 goto out;
5028 }
5029
Michał Winiarski9bdc3572017-10-25 18:25:19 +01005030 /* We can't enable contexts until all firmware is loaded */
5031 ret = intel_uc_init_hw(dev_priv);
5032 if (ret)
5033 goto out;
5034
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00005035 intel_mocs_init_l3cc_table(dev_priv);
Peter Antoine0ccdacf2016-04-13 15:03:25 +01005036
Chris Wilson136109c2017-11-02 13:14:30 +00005037 /* Only when the HW is re-initialised, can we replay the requests */
5038 ret = __i915_gem_restart_engines(dev_priv);
Chris Wilson5e4f5182015-02-13 14:35:59 +00005039out:
5040 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005041 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005042}
5043
Chris Wilsond2b4b972017-11-10 14:26:33 +00005044static int __intel_engines_record_defaults(struct drm_i915_private *i915)
5045{
5046 struct i915_gem_context *ctx;
5047 struct intel_engine_cs *engine;
5048 enum intel_engine_id id;
5049 int err;
5050
5051 /*
5052 * As we reset the gpu during very early sanitisation, the current
5053 * register state on the GPU should reflect its defaults values.
5054 * We load a context onto the hw (with restore-inhibit), then switch
5055 * over to a second context to save that default register state. We
5056 * can then prime every new context with that state so they all start
5057 * from the same default HW values.
5058 */
5059
5060 ctx = i915_gem_context_create_kernel(i915, 0);
5061 if (IS_ERR(ctx))
5062 return PTR_ERR(ctx);
5063
5064 for_each_engine(engine, i915, id) {
5065 struct drm_i915_gem_request *rq;
5066
5067 rq = i915_gem_request_alloc(engine, ctx);
5068 if (IS_ERR(rq)) {
5069 err = PTR_ERR(rq);
5070 goto out_ctx;
5071 }
5072
Chris Wilson3fef5cd2017-11-20 10:20:02 +00005073 err = 0;
Chris Wilsond2b4b972017-11-10 14:26:33 +00005074 if (engine->init_context)
5075 err = engine->init_context(rq);
5076
5077 __i915_add_request(rq, true);
5078 if (err)
5079 goto err_active;
5080 }
5081
5082 err = i915_gem_switch_to_kernel_context(i915);
5083 if (err)
5084 goto err_active;
5085
5086 err = i915_gem_wait_for_idle(i915, I915_WAIT_LOCKED);
5087 if (err)
5088 goto err_active;
5089
5090 assert_kernel_context_is_current(i915);
5091
5092 for_each_engine(engine, i915, id) {
5093 struct i915_vma *state;
5094
5095 state = ctx->engine[id].state;
5096 if (!state)
5097 continue;
5098
5099 /*
5100 * As we will hold a reference to the logical state, it will
5101 * not be torn down with the context, and importantly the
5102 * object will hold onto its vma (making it possible for a
5103 * stray GTT write to corrupt our defaults). Unmap the vma
5104 * from the GTT to prevent such accidents and reclaim the
5105 * space.
5106 */
5107 err = i915_vma_unbind(state);
5108 if (err)
5109 goto err_active;
5110
5111 err = i915_gem_object_set_to_cpu_domain(state->obj, false);
5112 if (err)
5113 goto err_active;
5114
5115 engine->default_state = i915_gem_object_get(state->obj);
5116 }
5117
5118 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM)) {
5119 unsigned int found = intel_engines_has_context_isolation(i915);
5120
5121 /*
5122 * Make sure that classes with multiple engine instances all
5123 * share the same basic configuration.
5124 */
5125 for_each_engine(engine, i915, id) {
5126 unsigned int bit = BIT(engine->uabi_class);
5127 unsigned int expected = engine->default_state ? bit : 0;
5128
5129 if ((found & bit) != expected) {
5130 DRM_ERROR("mismatching default context state for class %d on engine %s\n",
5131 engine->uabi_class, engine->name);
5132 }
5133 }
5134 }
5135
5136out_ctx:
5137 i915_gem_context_set_closed(ctx);
5138 i915_gem_context_put(ctx);
5139 return err;
5140
5141err_active:
5142 /*
5143 * If we have to abandon now, we expect the engines to be idle
5144 * and ready to be torn-down. First try to flush any remaining
5145 * request, ensure we are pointing at the kernel context and
5146 * then remove it.
5147 */
5148 if (WARN_ON(i915_gem_switch_to_kernel_context(i915)))
5149 goto out_ctx;
5150
5151 if (WARN_ON(i915_gem_wait_for_idle(i915, I915_WAIT_LOCKED)))
5152 goto out_ctx;
5153
5154 i915_gem_contexts_lost(i915);
5155 goto out_ctx;
5156}
5157
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00005158int i915_gem_init(struct drm_i915_private *dev_priv)
Chris Wilson1070a422012-04-24 15:47:41 +01005159{
Chris Wilson1070a422012-04-24 15:47:41 +01005160 int ret;
5161
Matthew Auldda9fe3f32017-10-06 23:18:31 +01005162 /*
5163 * We need to fallback to 4K pages since gvt gtt handling doesn't
5164 * support huge page entries - we will need to check either hypervisor
5165 * mm can support huge guest page or just do emulation in gvt.
5166 */
5167 if (intel_vgpu_active(dev_priv))
5168 mkwrite_device_info(dev_priv)->page_sizes =
5169 I915_GTT_PAGE_SIZE_4K;
5170
Chris Wilson94312822017-05-03 10:39:18 +01005171 dev_priv->mm.unordered_timeline = dma_fence_context_alloc(1);
Chris Wilson57822dc2017-02-22 11:40:48 +00005172
Chris Wilsonfb5c5512017-11-20 20:55:00 +00005173 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01005174 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005175 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Chris Wilsonfb5c5512017-11-20 20:55:00 +00005176 } else {
5177 dev_priv->gt.resume = intel_legacy_submission_resume;
5178 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005179 }
5180
Chris Wilsonee487002017-11-22 17:26:21 +00005181 ret = i915_gem_init_userptr(dev_priv);
5182 if (ret)
5183 return ret;
5184
Michał Winiarski3176ff42017-12-13 23:13:47 +01005185 ret = intel_uc_init_wq(dev_priv);
5186 if (ret)
5187 return ret;
5188
Chris Wilson5e4f5182015-02-13 14:35:59 +00005189 /* This is just a security blanket to placate dragons.
5190 * On some systems, we very sporadically observe that the first TLBs
5191 * used by the CS may be stale, despite us poking the TLB reset. If
5192 * we hold the forcewake during initialisation these problems
5193 * just magically go away.
5194 */
Chris Wilsonee487002017-11-22 17:26:21 +00005195 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson5e4f5182015-02-13 14:35:59 +00005196 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5197
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01005198 ret = i915_gem_init_ggtt(dev_priv);
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00005199 if (ret) {
5200 GEM_BUG_ON(ret == -EIO);
5201 goto err_unlock;
5202 }
Jesse Barnesd62b4892013-03-08 10:45:53 -08005203
Chris Wilson829a0af2017-06-20 12:05:45 +01005204 ret = i915_gem_contexts_init(dev_priv);
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00005205 if (ret) {
5206 GEM_BUG_ON(ret == -EIO);
5207 goto err_ggtt;
5208 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005209
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00005210 ret = intel_engines_init(dev_priv);
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00005211 if (ret) {
5212 GEM_BUG_ON(ret == -EIO);
5213 goto err_context;
5214 }
Daniel Vetter53ca26c2012-04-26 23:28:03 +02005215
Chris Wilsonf58d13d2017-11-10 14:26:29 +00005216 intel_init_gt_powersave(dev_priv);
5217
Michał Winiarski61b5c152017-12-13 23:13:48 +01005218 ret = intel_uc_init(dev_priv);
Chris Wilsoncc6a8182017-11-10 14:26:30 +00005219 if (ret)
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00005220 goto err_pm;
Chris Wilsoncc6a8182017-11-10 14:26:30 +00005221
Michał Winiarski61b5c152017-12-13 23:13:48 +01005222 ret = i915_gem_init_hw(dev_priv);
5223 if (ret)
5224 goto err_uc_init;
5225
Chris Wilsoncc6a8182017-11-10 14:26:30 +00005226 /*
5227 * Despite its name intel_init_clock_gating applies both display
5228 * clock gating workarounds; GT mmio workarounds and the occasional
5229 * GT power context workaround. Worse, sometimes it includes a context
5230 * register workaround which we need to apply before we record the
5231 * default HW state for all contexts.
5232 *
5233 * FIXME: break up the workarounds and apply them at the right time!
5234 */
5235 intel_init_clock_gating(dev_priv);
5236
Chris Wilsond2b4b972017-11-10 14:26:33 +00005237 ret = __intel_engines_record_defaults(dev_priv);
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00005238 if (ret)
5239 goto err_init_hw;
5240
5241 if (i915_inject_load_failure()) {
5242 ret = -ENODEV;
5243 goto err_init_hw;
5244 }
5245
5246 if (i915_inject_load_failure()) {
5247 ret = -EIO;
5248 goto err_init_hw;
5249 }
5250
5251 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5252 mutex_unlock(&dev_priv->drm.struct_mutex);
5253
5254 return 0;
5255
5256 /*
5257 * Unwinding is complicated by that we want to handle -EIO to mean
5258 * disable GPU submission but keep KMS alive. We want to mark the
5259 * HW as irrevisibly wedged, but keep enough state around that the
5260 * driver doesn't explode during runtime.
5261 */
5262err_init_hw:
5263 i915_gem_wait_for_idle(dev_priv, I915_WAIT_LOCKED);
5264 i915_gem_contexts_lost(dev_priv);
5265 intel_uc_fini_hw(dev_priv);
Michał Winiarski61b5c152017-12-13 23:13:48 +01005266err_uc_init:
5267 intel_uc_fini(dev_priv);
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00005268err_pm:
5269 if (ret != -EIO) {
5270 intel_cleanup_gt_powersave(dev_priv);
5271 i915_gem_cleanup_engines(dev_priv);
5272 }
5273err_context:
5274 if (ret != -EIO)
5275 i915_gem_contexts_fini(dev_priv);
5276err_ggtt:
5277err_unlock:
5278 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5279 mutex_unlock(&dev_priv->drm.struct_mutex);
5280
5281 if (ret != -EIO)
5282 i915_gem_cleanup_userptr(dev_priv);
5283
Chris Wilson60990322014-04-09 09:19:42 +01005284 if (ret == -EIO) {
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00005285 /*
5286 * Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01005287 * wedged. But we only want to do this where the GPU is angry,
5288 * for all other failure, such as an allocation failure, bail.
5289 */
Chris Wilson6f74b362017-10-15 15:37:25 +01005290 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
5291 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
5292 i915_gem_set_wedged(dev_priv);
5293 }
Chris Wilson60990322014-04-09 09:19:42 +01005294 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01005295 }
5296
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00005297 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01005298 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01005299}
5300
Chris Wilson24145512017-01-24 11:01:35 +00005301void i915_gem_init_mmio(struct drm_i915_private *i915)
5302{
5303 i915_gem_sanitize(i915);
5304}
5305
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005306void
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00005307i915_gem_cleanup_engines(struct drm_i915_private *dev_priv)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005308{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005309 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305310 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005311
Akash Goel3b3f1652016-10-13 22:44:48 +05305312 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005313 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005314}
5315
Eric Anholt673a3942008-07-30 12:06:12 -07005316void
Imre Deak40ae4e12016-03-16 14:54:03 +02005317i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
5318{
Chris Wilson49ef5292016-08-18 17:17:00 +01005319 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02005320
5321 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
5322 !IS_CHERRYVIEW(dev_priv))
5323 dev_priv->num_fence_regs = 32;
Jani Nikula73f67aa2016-12-07 22:48:09 +02005324 else if (INTEL_INFO(dev_priv)->gen >= 4 ||
5325 IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
5326 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02005327 dev_priv->num_fence_regs = 16;
5328 else
5329 dev_priv->num_fence_regs = 8;
5330
Chris Wilsonc0336662016-05-06 15:40:21 +01005331 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02005332 dev_priv->num_fence_regs =
5333 I915_READ(vgtif_reg(avail_rs.fence_num));
5334
5335 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01005336 for (i = 0; i < dev_priv->num_fence_regs; i++) {
5337 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
5338
5339 fence->i915 = dev_priv;
5340 fence->id = i;
5341 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
5342 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00005343 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02005344
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00005345 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02005346}
5347
Chris Wilson9c52d1c2017-11-10 23:24:47 +00005348static void i915_gem_init__mm(struct drm_i915_private *i915)
5349{
5350 spin_lock_init(&i915->mm.object_stat_lock);
5351 spin_lock_init(&i915->mm.obj_lock);
5352 spin_lock_init(&i915->mm.free_lock);
5353
5354 init_llist_head(&i915->mm.free_list);
5355
5356 INIT_LIST_HEAD(&i915->mm.unbound_list);
5357 INIT_LIST_HEAD(&i915->mm.bound_list);
5358 INIT_LIST_HEAD(&i915->mm.fence_list);
5359 INIT_LIST_HEAD(&i915->mm.userfault_list);
5360
5361 INIT_WORK(&i915->mm.free_work, __i915_gem_free_work);
5362}
5363
Chris Wilson73cb9702016-10-28 13:58:46 +01005364int
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00005365i915_gem_load_init(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07005366{
Tvrtko Ursulina9335682016-11-02 15:14:59 +00005367 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00005368
Tvrtko Ursulina9335682016-11-02 15:14:59 +00005369 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
5370 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01005371 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01005372
Tvrtko Ursulina9335682016-11-02 15:14:59 +00005373 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
5374 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01005375 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01005376
Chris Wilsond1b48c12017-08-16 09:52:08 +01005377 dev_priv->luts = KMEM_CACHE(i915_lut_handle, 0);
5378 if (!dev_priv->luts)
5379 goto err_vmas;
5380
Tvrtko Ursulina9335682016-11-02 15:14:59 +00005381 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
5382 SLAB_HWCACHE_ALIGN |
5383 SLAB_RECLAIM_ACCOUNT |
Paul E. McKenney5f0d5a32017-01-18 02:53:44 -08005384 SLAB_TYPESAFE_BY_RCU);
Tvrtko Ursulina9335682016-11-02 15:14:59 +00005385 if (!dev_priv->requests)
Chris Wilsond1b48c12017-08-16 09:52:08 +01005386 goto err_luts;
Chris Wilson73cb9702016-10-28 13:58:46 +01005387
Chris Wilson52e54202016-11-14 20:41:02 +00005388 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
5389 SLAB_HWCACHE_ALIGN |
5390 SLAB_RECLAIM_ACCOUNT);
5391 if (!dev_priv->dependencies)
5392 goto err_requests;
5393
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01005394 dev_priv->priorities = KMEM_CACHE(i915_priolist, SLAB_HWCACHE_ALIGN);
5395 if (!dev_priv->priorities)
5396 goto err_dependencies;
5397
Chris Wilson73cb9702016-10-28 13:58:46 +01005398 mutex_lock(&dev_priv->drm.struct_mutex);
5399 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilsonbb894852016-11-14 20:40:57 +00005400 err = i915_gem_timeline_init__global(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01005401 mutex_unlock(&dev_priv->drm.struct_mutex);
5402 if (err)
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01005403 goto err_priorities;
Eric Anholt673a3942008-07-30 12:06:12 -07005404
Chris Wilson9c52d1c2017-11-10 23:24:47 +00005405 i915_gem_init__mm(dev_priv);
Chris Wilsonf2123812017-10-16 12:40:37 +01005406
Chris Wilson67d97da2016-07-04 08:08:31 +01005407 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07005408 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01005409 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005410 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01005411 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005412 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005413
Joonas Lahtinen6f633402016-09-01 14:58:21 +03005414 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
5415
Chris Wilsonb5add952016-08-04 16:32:36 +01005416 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01005417
Matthew Auld465c4032017-10-06 23:18:14 +01005418 err = i915_gemfs_init(dev_priv);
5419 if (err)
5420 DRM_NOTE("Unable to create a private tmpfs mount, hugepage support will be disabled(%d).\n", err);
5421
Chris Wilson73cb9702016-10-28 13:58:46 +01005422 return 0;
5423
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01005424err_priorities:
5425 kmem_cache_destroy(dev_priv->priorities);
Chris Wilson52e54202016-11-14 20:41:02 +00005426err_dependencies:
5427 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01005428err_requests:
5429 kmem_cache_destroy(dev_priv->requests);
Chris Wilsond1b48c12017-08-16 09:52:08 +01005430err_luts:
5431 kmem_cache_destroy(dev_priv->luts);
Chris Wilson73cb9702016-10-28 13:58:46 +01005432err_vmas:
5433 kmem_cache_destroy(dev_priv->vmas);
5434err_objects:
5435 kmem_cache_destroy(dev_priv->objects);
5436err_out:
5437 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07005438}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005439
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00005440void i915_gem_load_cleanup(struct drm_i915_private *dev_priv)
Imre Deakd64aa092016-01-19 15:26:29 +02005441{
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00005442 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00005443 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00005444 WARN_ON(dev_priv->mm.object_count);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00005445
Matthew Auldea84aa72016-11-17 21:04:11 +00005446 mutex_lock(&dev_priv->drm.struct_mutex);
5447 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
5448 WARN_ON(!list_empty(&dev_priv->gt.timelines));
5449 mutex_unlock(&dev_priv->drm.struct_mutex);
5450
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01005451 kmem_cache_destroy(dev_priv->priorities);
Chris Wilson52e54202016-11-14 20:41:02 +00005452 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02005453 kmem_cache_destroy(dev_priv->requests);
Chris Wilsond1b48c12017-08-16 09:52:08 +01005454 kmem_cache_destroy(dev_priv->luts);
Imre Deakd64aa092016-01-19 15:26:29 +02005455 kmem_cache_destroy(dev_priv->vmas);
5456 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01005457
5458 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
5459 rcu_barrier();
Matthew Auld465c4032017-10-06 23:18:14 +01005460
5461 i915_gemfs_fini(dev_priv);
Imre Deakd64aa092016-01-19 15:26:29 +02005462}
5463
Chris Wilson6a800ea2016-09-21 14:51:07 +01005464int i915_gem_freeze(struct drm_i915_private *dev_priv)
5465{
Chris Wilsond0aa3012017-04-07 11:25:49 +01005466 /* Discard all purgeable objects, let userspace recover those as
5467 * required after resuming.
5468 */
Chris Wilson6a800ea2016-09-21 14:51:07 +01005469 i915_gem_shrink_all(dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01005470
Chris Wilson6a800ea2016-09-21 14:51:07 +01005471 return 0;
5472}
5473
Chris Wilson461fb992016-05-14 07:26:33 +01005474int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
5475{
5476 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01005477 struct list_head *phases[] = {
5478 &dev_priv->mm.unbound_list,
5479 &dev_priv->mm.bound_list,
5480 NULL
5481 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01005482
5483 /* Called just before we write the hibernation image.
5484 *
5485 * We need to update the domain tracking to reflect that the CPU
5486 * will be accessing all the pages to create and restore from the
5487 * hibernation, and so upon restoration those pages will be in the
5488 * CPU domain.
5489 *
5490 * To make sure the hibernation image contains the latest state,
5491 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01005492 *
5493 * To try and reduce the hibernation image, we manually shrink
Chris Wilsond0aa3012017-04-07 11:25:49 +01005494 * the objects as well, see i915_gem_freeze()
Chris Wilson461fb992016-05-14 07:26:33 +01005495 */
5496
Chris Wilson912d5722017-09-06 16:19:30 -07005497 i915_gem_shrink(dev_priv, -1UL, NULL, I915_SHRINK_UNBOUND);
Chris Wilson17b93c42017-04-07 11:25:50 +01005498 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01005499
Chris Wilsonf2123812017-10-16 12:40:37 +01005500 spin_lock(&dev_priv->mm.obj_lock);
Chris Wilson7aab2d52016-09-09 20:02:18 +01005501 for (p = phases; *p; p++) {
Chris Wilsonf2123812017-10-16 12:40:37 +01005502 list_for_each_entry(obj, *p, mm.link)
Chris Wilsone27ab732017-06-15 13:38:49 +01005503 __start_cpu_write(obj);
Chris Wilson461fb992016-05-14 07:26:33 +01005504 }
Chris Wilsonf2123812017-10-16 12:40:37 +01005505 spin_unlock(&dev_priv->mm.obj_lock);
Chris Wilson461fb992016-05-14 07:26:33 +01005506
5507 return 0;
5508}
5509
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005510void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005511{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005512 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01005513 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00005514
5515 /* Clean up our request list when the client is going away, so that
5516 * later retire_requests won't dereference our soon-to-be-gone
5517 * file_priv.
5518 */
Chris Wilson1c255952010-09-26 11:03:27 +01005519 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00005520 list_for_each_entry(request, &file_priv->mm.request_list, client_link)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005521 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01005522 spin_unlock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005523}
5524
Chris Wilson829a0af2017-06-20 12:05:45 +01005525int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005526{
5527 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005528 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005529
Chris Wilsonc4c29d72016-11-09 10:45:07 +00005530 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005531
5532 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5533 if (!file_priv)
5534 return -ENOMEM;
5535
5536 file->driver_priv = file_priv;
Chris Wilson829a0af2017-06-20 12:05:45 +01005537 file_priv->dev_priv = i915;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005538 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005539
5540 spin_lock_init(&file_priv->mm.lock);
5541 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005542
Chris Wilsonc80ff162016-07-27 09:07:27 +01005543 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00005544
Chris Wilson829a0af2017-06-20 12:05:45 +01005545 ret = i915_gem_context_open(i915, file);
Ben Widawskye422b882013-12-06 14:10:58 -08005546 if (ret)
5547 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005548
Ben Widawskye422b882013-12-06 14:10:58 -08005549 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005550}
5551
Daniel Vetterb680c372014-09-19 18:27:27 +02005552/**
5553 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005554 * @old: current GEM buffer for the frontbuffer slots
5555 * @new: new GEM buffer for the frontbuffer slots
5556 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005557 *
5558 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5559 * from @old and setting them in @new. Both @old and @new can be NULL.
5560 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005561void i915_gem_track_fb(struct drm_i915_gem_object *old,
5562 struct drm_i915_gem_object *new,
5563 unsigned frontbuffer_bits)
5564{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005565 /* Control of individual bits within the mask are guarded by
5566 * the owning plane->mutex, i.e. we can never see concurrent
5567 * manipulation of individual bits. But since the bitfield as a whole
5568 * is updated using RMW, we need to use atomics in order to update
5569 * the bits.
5570 */
5571 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
5572 sizeof(atomic_t) * BITS_PER_BYTE);
5573
Daniel Vettera071fa02014-06-18 23:28:09 +02005574 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005575 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
5576 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02005577 }
5578
5579 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005580 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
5581 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02005582 }
5583}
5584
Dave Gordonea702992015-07-09 19:29:02 +01005585/* Allocate a new GEM object and fill it with the supplied data */
5586struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00005587i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
Dave Gordonea702992015-07-09 19:29:02 +01005588 const void *data, size_t size)
5589{
5590 struct drm_i915_gem_object *obj;
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005591 struct file *file;
5592 size_t offset;
5593 int err;
Dave Gordonea702992015-07-09 19:29:02 +01005594
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00005595 obj = i915_gem_object_create(dev_priv, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01005596 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01005597 return obj;
5598
Chris Wilsonce8ff092017-03-17 19:46:47 +00005599 GEM_BUG_ON(obj->base.write_domain != I915_GEM_DOMAIN_CPU);
Dave Gordonea702992015-07-09 19:29:02 +01005600
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005601 file = obj->base.filp;
5602 offset = 0;
5603 do {
5604 unsigned int len = min_t(typeof(size), size, PAGE_SIZE);
5605 struct page *page;
5606 void *pgdata, *vaddr;
Dave Gordonea702992015-07-09 19:29:02 +01005607
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005608 err = pagecache_write_begin(file, file->f_mapping,
5609 offset, len, 0,
5610 &page, &pgdata);
5611 if (err < 0)
5612 goto fail;
Dave Gordonea702992015-07-09 19:29:02 +01005613
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005614 vaddr = kmap(page);
5615 memcpy(vaddr, data, len);
5616 kunmap(page);
5617
5618 err = pagecache_write_end(file, file->f_mapping,
5619 offset, len, len,
5620 page, pgdata);
5621 if (err < 0)
5622 goto fail;
5623
5624 size -= len;
5625 data += len;
5626 offset += len;
5627 } while (size);
Dave Gordonea702992015-07-09 19:29:02 +01005628
5629 return obj;
5630
5631fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01005632 i915_gem_object_put(obj);
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005633 return ERR_PTR(err);
Dave Gordonea702992015-07-09 19:29:02 +01005634}
Chris Wilson96d77632016-10-28 13:58:33 +01005635
5636struct scatterlist *
5637i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
5638 unsigned int n,
5639 unsigned int *offset)
5640{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005641 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01005642 struct scatterlist *sg;
5643 unsigned int idx, count;
5644
5645 might_sleep();
5646 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005647 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01005648
5649 /* As we iterate forward through the sg, we record each entry in a
5650 * radixtree for quick repeated (backwards) lookups. If we have seen
5651 * this index previously, we will have an entry for it.
5652 *
5653 * Initial lookup is O(N), but this is amortized to O(1) for
5654 * sequential page access (where each new request is consecutive
5655 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
5656 * i.e. O(1) with a large constant!
5657 */
5658 if (n < READ_ONCE(iter->sg_idx))
5659 goto lookup;
5660
5661 mutex_lock(&iter->lock);
5662
5663 /* We prefer to reuse the last sg so that repeated lookup of this
5664 * (or the subsequent) sg are fast - comparing against the last
5665 * sg is faster than going through the radixtree.
5666 */
5667
5668 sg = iter->sg_pos;
5669 idx = iter->sg_idx;
5670 count = __sg_page_count(sg);
5671
5672 while (idx + count <= n) {
5673 unsigned long exception, i;
5674 int ret;
5675
5676 /* If we cannot allocate and insert this entry, or the
5677 * individual pages from this range, cancel updating the
5678 * sg_idx so that on this lookup we are forced to linearly
5679 * scan onwards, but on future lookups we will try the
5680 * insertion again (in which case we need to be careful of
5681 * the error return reporting that we have already inserted
5682 * this index).
5683 */
5684 ret = radix_tree_insert(&iter->radix, idx, sg);
5685 if (ret && ret != -EEXIST)
5686 goto scan;
5687
5688 exception =
5689 RADIX_TREE_EXCEPTIONAL_ENTRY |
5690 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
5691 for (i = 1; i < count; i++) {
5692 ret = radix_tree_insert(&iter->radix, idx + i,
5693 (void *)exception);
5694 if (ret && ret != -EEXIST)
5695 goto scan;
5696 }
5697
5698 idx += count;
5699 sg = ____sg_next(sg);
5700 count = __sg_page_count(sg);
5701 }
5702
5703scan:
5704 iter->sg_pos = sg;
5705 iter->sg_idx = idx;
5706
5707 mutex_unlock(&iter->lock);
5708
5709 if (unlikely(n < idx)) /* insertion completed by another thread */
5710 goto lookup;
5711
5712 /* In case we failed to insert the entry into the radixtree, we need
5713 * to look beyond the current sg.
5714 */
5715 while (idx + count <= n) {
5716 idx += count;
5717 sg = ____sg_next(sg);
5718 count = __sg_page_count(sg);
5719 }
5720
5721 *offset = n - idx;
5722 return sg;
5723
5724lookup:
5725 rcu_read_lock();
5726
5727 sg = radix_tree_lookup(&iter->radix, n);
5728 GEM_BUG_ON(!sg);
5729
5730 /* If this index is in the middle of multi-page sg entry,
5731 * the radixtree will contain an exceptional entry that points
5732 * to the start of that range. We will return the pointer to
5733 * the base page and the offset of this page within the
5734 * sg entry's range.
5735 */
5736 *offset = 0;
5737 if (unlikely(radix_tree_exception(sg))) {
5738 unsigned long base =
5739 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
5740
5741 sg = radix_tree_lookup(&iter->radix, base);
5742 GEM_BUG_ON(!sg);
5743
5744 *offset = n - base;
5745 }
5746
5747 rcu_read_unlock();
5748
5749 return sg;
5750}
5751
5752struct page *
5753i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
5754{
5755 struct scatterlist *sg;
5756 unsigned int offset;
5757
5758 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
5759
5760 sg = i915_gem_object_get_sg(obj, n, &offset);
5761 return nth_page(sg_page(sg), offset);
5762}
5763
5764/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5765struct page *
5766i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
5767 unsigned int n)
5768{
5769 struct page *page;
5770
5771 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005772 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01005773 set_page_dirty(page);
5774
5775 return page;
5776}
5777
5778dma_addr_t
5779i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
5780 unsigned long n)
5781{
5782 struct scatterlist *sg;
5783 unsigned int offset;
5784
5785 sg = i915_gem_object_get_sg(obj, n, &offset);
5786 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
5787}
Chris Wilson935a2f72017-02-13 17:15:13 +00005788
Chris Wilson8eeb7902017-07-26 19:16:01 +01005789int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj, int align)
5790{
5791 struct sg_table *pages;
5792 int err;
5793
5794 if (align > obj->base.size)
5795 return -EINVAL;
5796
5797 if (obj->ops == &i915_gem_phys_ops)
5798 return 0;
5799
5800 if (obj->ops != &i915_gem_object_ops)
5801 return -EINVAL;
5802
5803 err = i915_gem_object_unbind(obj);
5804 if (err)
5805 return err;
5806
5807 mutex_lock(&obj->mm.lock);
5808
5809 if (obj->mm.madv != I915_MADV_WILLNEED) {
5810 err = -EFAULT;
5811 goto err_unlock;
5812 }
5813
5814 if (obj->mm.quirked) {
5815 err = -EFAULT;
5816 goto err_unlock;
5817 }
5818
5819 if (obj->mm.mapping) {
5820 err = -EBUSY;
5821 goto err_unlock;
5822 }
5823
Chris Wilsonf2123812017-10-16 12:40:37 +01005824 pages = fetch_and_zero(&obj->mm.pages);
5825 if (pages) {
5826 struct drm_i915_private *i915 = to_i915(obj->base.dev);
5827
5828 __i915_gem_object_reset_page_iter(obj);
5829
5830 spin_lock(&i915->mm.obj_lock);
5831 list_del(&obj->mm.link);
5832 spin_unlock(&i915->mm.obj_lock);
5833 }
5834
Chris Wilson8eeb7902017-07-26 19:16:01 +01005835 obj->ops = &i915_gem_phys_ops;
5836
Chris Wilson8fb6a5d2017-07-26 19:16:02 +01005837 err = ____i915_gem_object_get_pages(obj);
Chris Wilson8eeb7902017-07-26 19:16:01 +01005838 if (err)
5839 goto err_xfer;
5840
5841 /* Perma-pin (until release) the physical set of pages */
5842 __i915_gem_object_pin_pages(obj);
5843
5844 if (!IS_ERR_OR_NULL(pages))
5845 i915_gem_object_ops.put_pages(obj, pages);
5846 mutex_unlock(&obj->mm.lock);
5847 return 0;
5848
5849err_xfer:
5850 obj->ops = &i915_gem_object_ops;
5851 obj->mm.pages = pages;
5852err_unlock:
5853 mutex_unlock(&obj->mm.lock);
5854 return err;
5855}
5856
Chris Wilson935a2f72017-02-13 17:15:13 +00005857#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
5858#include "selftests/scatterlist.c"
Chris Wilson66d9cb52017-02-13 17:15:17 +00005859#include "selftests/mock_gem_device.c"
Chris Wilson44653982017-02-13 17:15:20 +00005860#include "selftests/huge_gem_object.c"
Matthew Auld40498662017-10-06 23:18:29 +01005861#include "selftests/huge_pages.c"
Chris Wilson8335fd62017-02-13 17:15:28 +00005862#include "selftests/i915_gem_object.c"
Chris Wilson17059452017-02-13 17:15:32 +00005863#include "selftests/i915_gem_coherency.c"
Chris Wilson935a2f72017-02-13 17:15:13 +00005864#endif