blob: cc8bea8a957f45a35e2067188a4f640c2293512d [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Felix Fietkau09d8e312013-11-18 20:14:43 +010020#include <linux/time.h>
Felix Fietkauc67ce332013-12-14 18:03:38 +010021#include <linux/bitops.h>
Felix Fietkau5ca06eb2014-10-25 17:19:35 +020022#include <linux/etherdevice.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023#include <asm/unaligned.h>
24
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070025#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040026#include "hw-ops.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040027#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053028#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053029#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070030#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070031
Sujithcbe61d82009-02-09 13:27:12 +053032static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070033
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040034MODULE_AUTHOR("Atheros Communications");
35MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
36MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
37MODULE_LICENSE("Dual BSD/GPL");
38
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020039static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053040{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020041 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaue4744ec2013-10-11 23:31:01 +020042 struct ath9k_channel *chan = ah->curchan;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020043 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053044
Felix Fietkau087b6ff2011-07-09 11:12:49 +070045 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
46 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
47 clockrate = 117;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020048 else if (!chan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020049 clockrate = ATH9K_CLOCK_RATE_CCK;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020050 else if (IS_CHAN_2GHZ(chan))
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020051 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
52 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
53 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040054 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020055 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
56
Michal Nazarewiczbeae4162013-11-29 18:06:46 +010057 if (chan) {
58 if (IS_CHAN_HT40(chan))
59 clockrate *= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020060 if (IS_CHAN_HALF_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070061 clockrate /= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020062 if (IS_CHAN_QUARTER_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070063 clockrate /= 4;
64 }
65
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020066 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053067}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070068
Sujithcbe61d82009-02-09 13:27:12 +053069static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053070{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020071 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +053072
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020073 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053074}
75
Sujith0caa7b12009-02-16 13:23:20 +053076bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070077{
78 int i;
79
Sujith0caa7b12009-02-16 13:23:20 +053080 BUG_ON(timeout < AH_TIME_QUANTUM);
81
82 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083 if ((REG_READ(ah, reg) & mask) == val)
84 return true;
85
86 udelay(AH_TIME_QUANTUM);
87 }
Sujith04bd46382008-11-28 22:18:05 +053088
Joe Perchesd2182b62011-12-15 14:55:53 -080089 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -080090 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
91 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +053092
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070093 return false;
94}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040095EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070096
Felix Fietkau7c5adc82012-04-19 21:18:26 +020097void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
98 int hw_delay)
99{
Felix Fietkau1a5e6322013-10-11 23:30:54 +0200100 hw_delay /= 10;
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200101
102 if (IS_CHAN_HALF_RATE(chan))
103 hw_delay *= 2;
104 else if (IS_CHAN_QUARTER_RATE(chan))
105 hw_delay *= 4;
106
107 udelay(hw_delay + BASE_ACTIVATE_DELAY);
108}
109
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100110void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100111 int column, unsigned int *writecnt)
112{
113 int r;
114
115 ENABLE_REGWRITE_BUFFER(ah);
116 for (r = 0; r < array->ia_rows; r++) {
117 REG_WRITE(ah, INI_RA(array, r, 0),
118 INI_RA(array, r, column));
119 DO_DELAY(*writecnt);
120 }
121 REGWRITE_BUFFER_FLUSH(ah);
122}
123
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700124u32 ath9k_hw_reverse_bits(u32 val, u32 n)
125{
126 u32 retval;
127 int i;
128
129 for (i = 0, retval = 0; i < n; i++) {
130 retval = (retval << 1) | (val & 1);
131 val >>= 1;
132 }
133 return retval;
134}
135
Sujithcbe61d82009-02-09 13:27:12 +0530136u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100137 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530138 u32 frameLen, u16 rateix,
139 bool shortPreamble)
140{
141 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530142
143 if (kbps == 0)
144 return 0;
145
Felix Fietkau545750d2009-11-23 22:21:01 +0100146 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530147 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530148 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100149 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530150 phyTime >>= 1;
151 numBits = frameLen << 3;
152 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
153 break;
Sujith46d14a52008-11-18 09:08:13 +0530154 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530155 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530156 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
157 numBits = OFDM_PLCP_BITS + (frameLen << 3);
158 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
159 txTime = OFDM_SIFS_TIME_QUARTER
160 + OFDM_PREAMBLE_TIME_QUARTER
161 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530162 } else if (ah->curchan &&
163 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530164 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
165 numBits = OFDM_PLCP_BITS + (frameLen << 3);
166 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
167 txTime = OFDM_SIFS_TIME_HALF +
168 OFDM_PREAMBLE_TIME_HALF
169 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
170 } else {
171 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
172 numBits = OFDM_PLCP_BITS + (frameLen << 3);
173 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
174 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
175 + (numSymbols * OFDM_SYMBOL_TIME);
176 }
177 break;
178 default:
Joe Perches38002762010-12-02 19:12:36 -0800179 ath_err(ath9k_hw_common(ah),
180 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530181 txTime = 0;
182 break;
183 }
184
185 return txTime;
186}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400187EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530188
Sujithcbe61d82009-02-09 13:27:12 +0530189void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530190 struct ath9k_channel *chan,
191 struct chan_centers *centers)
192{
193 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530194
195 if (!IS_CHAN_HT40(chan)) {
196 centers->ctl_center = centers->ext_center =
197 centers->synth_center = chan->channel;
198 return;
199 }
200
Felix Fietkau88969342013-10-11 23:30:53 +0200201 if (IS_CHAN_HT40PLUS(chan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530202 centers->synth_center =
203 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
204 extoff = 1;
205 } else {
206 centers->synth_center =
207 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
208 extoff = -1;
209 }
210
211 centers->ctl_center =
212 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700213 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530214 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700215 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530216}
217
218/******************/
219/* Chip Revisions */
220/******************/
221
Sujithcbe61d82009-02-09 13:27:12 +0530222static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530223{
224 u32 val;
225
Felix Fietkau09c74f72014-09-27 22:49:43 +0200226 if (ah->get_mac_revision)
227 ah->hw_version.macRev = ah->get_mac_revision();
228
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530229 switch (ah->hw_version.devid) {
230 case AR5416_AR9100_DEVID:
231 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
232 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200233 case AR9300_DEVID_AR9330:
234 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
Felix Fietkau09c74f72014-09-27 22:49:43 +0200235 if (!ah->get_mac_revision) {
Gabor Juhos37625612011-06-21 11:23:23 +0200236 val = REG_READ(ah, AR_SREV);
237 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
238 }
239 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530240 case AR9300_DEVID_AR9340:
241 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530242 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200243 case AR9300_DEVID_QCA955X:
244 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
245 return;
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530246 case AR9300_DEVID_AR953X:
247 ah->hw_version.macVersion = AR_SREV_VERSION_9531;
248 return;
Miaoqing Pan2131fab2014-12-19 06:33:56 +0530249 case AR9300_DEVID_QCA956X:
250 ah->hw_version.macVersion = AR_SREV_VERSION_9561;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530251 }
252
Sujithf1dc5602008-10-29 10:16:30 +0530253 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
254
255 if (val == 0xFF) {
256 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530257 ah->hw_version.macVersion =
258 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
259 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530260
Sujith Manoharan77fac462012-09-11 20:09:18 +0530261 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530262 ah->is_pciexpress = true;
263 else
264 ah->is_pciexpress = (val &
265 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530266 } else {
267 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530268 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530269
Sujithd535a422009-02-09 13:27:06 +0530270 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530271
Sujithd535a422009-02-09 13:27:06 +0530272 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530273 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530274 }
275}
276
Sujithf1dc5602008-10-29 10:16:30 +0530277/************************************/
278/* HW Attach, Detach, Init Routines */
279/************************************/
280
Sujithcbe61d82009-02-09 13:27:12 +0530281static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530282{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100283 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530284 return;
285
286 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
287 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
288 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
289 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
290 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
291 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
292 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
293 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
294 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
295
296 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
297}
298
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400299/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530300static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530301{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700302 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400303 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530304 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800305 static const u32 patternData[4] = {
306 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
307 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400308 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530309
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400310 if (!AR_SREV_9300_20_OR_LATER(ah)) {
311 loop_max = 2;
312 regAddr[1] = AR_PHY_BASE + (8 << 2);
313 } else
314 loop_max = 1;
315
316 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530317 u32 addr = regAddr[i];
318 u32 wrData, rdData;
319
320 regHold[i] = REG_READ(ah, addr);
321 for (j = 0; j < 0x100; j++) {
322 wrData = (j << 16) | j;
323 REG_WRITE(ah, addr, wrData);
324 rdData = REG_READ(ah, addr);
325 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800326 ath_err(common,
327 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
328 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530329 return false;
330 }
331 }
332 for (j = 0; j < 4; j++) {
333 wrData = patternData[j];
334 REG_WRITE(ah, addr, wrData);
335 rdData = REG_READ(ah, addr);
336 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800337 ath_err(common,
338 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
339 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530340 return false;
341 }
342 }
343 REG_WRITE(ah, regAddr[i], regHold[i]);
344 }
345 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530346
Sujithf1dc5602008-10-29 10:16:30 +0530347 return true;
348}
349
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700350static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700351{
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530352 struct ath_common *common = ath9k_hw_common(ah);
353
Felix Fietkau689e7562012-04-12 22:35:56 +0200354 ah->config.dma_beacon_response_time = 1;
355 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530356 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530357 ah->config.analog_shiftreg = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700358
Sujith0ce024c2009-12-14 14:57:00 +0530359 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400360
Sujith Manoharana64e1a42014-01-23 08:20:30 +0530361 if (AR_SREV_9300_20_OR_LATER(ah)) {
362 ah->config.rimt_last = 500;
363 ah->config.rimt_first = 2000;
364 } else {
365 ah->config.rimt_last = 250;
366 ah->config.rimt_first = 700;
367 }
368
Sujith Manoharan656cd752015-03-09 14:20:08 +0530369 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
370 ah->config.pll_pwrsave = 7;
371
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400372 /*
373 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
374 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
375 * This means we use it for all AR5416 devices, and the few
376 * minor PCI AR9280 devices out there.
377 *
378 * Serialization is required because these devices do not handle
379 * well the case of two concurrent reads/writes due to the latency
380 * involved. During one read/write another read/write can be issued
381 * on another CPU while the previous read/write may still be working
382 * on our hardware, if we hit this case the hardware poops in a loop.
383 * We prevent this by serializing reads and writes.
384 *
385 * This issue is not present on PCI-Express devices or pre-AR5416
386 * devices (legacy, 802.11abg).
387 */
388 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700389 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530390
391 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
392 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
393 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
394 !ah->is_pciexpress)) {
395 ah->config.serialize_regmode = SER_REG_MODE_ON;
396 } else {
397 ah->config.serialize_regmode = SER_REG_MODE_OFF;
398 }
399 }
400
401 ath_dbg(common, RESET, "serialize_regmode is %d\n",
402 ah->config.serialize_regmode);
403
404 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
405 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
406 else
407 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700408}
409
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700410static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700411{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700412 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
413
414 regulatory->country_code = CTRY_DEFAULT;
415 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700416
Sujithd535a422009-02-09 13:27:06 +0530417 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530418 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700419
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530420 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE |
421 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100422 if (AR_SREV_9100(ah))
423 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530424
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530425 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530426 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200427 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100428 ah->htc_reset_init = true;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530429
Lorenzo Bianconib5939e82014-12-30 23:10:20 +0100430 ah->tpc_enabled = true;
Lorenzo Bianconia9abe302014-12-19 00:18:12 +0100431
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530432 ah->ani_function = ATH9K_ANI_ALL;
433 if (!AR_SREV_9300_20_OR_LATER(ah))
434 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
435
436 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
437 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
438 else
439 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700440}
441
Sujithcbe61d82009-02-09 13:27:12 +0530442static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700443{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700444 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530445 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700446 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530447 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800448 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700449
Sujithf1dc5602008-10-29 10:16:30 +0530450 sum = 0;
451 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400452 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530453 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700454 common->macaddr[2 * i] = eeval >> 8;
455 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700456 }
Felix Fietkau5ca06eb2014-10-25 17:19:35 +0200457 if (!is_valid_ether_addr(common->macaddr)) {
458 ath_err(common,
459 "eeprom contains invalid mac address: %pM\n",
460 common->macaddr);
461
462 random_ether_addr(common->macaddr);
463 ath_err(common,
464 "random mac address will be used: %pM\n",
465 common->macaddr);
466 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700467
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700468 return 0;
469}
470
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700471static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700472{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530473 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700474 int ecode;
475
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530476 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530477 if (!ath9k_hw_chip_test(ah))
478 return -ENODEV;
479 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700480
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400481 if (!AR_SREV_9300_20_OR_LATER(ah)) {
482 ecode = ar9002_hw_rf_claim(ah);
483 if (ecode != 0)
484 return ecode;
485 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700486
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700487 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700488 if (ecode != 0)
489 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530490
Joe Perchesd2182b62011-12-15 14:55:53 -0800491 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800492 ah->eep_ops->get_eeprom_ver(ah),
493 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530494
Sujith Manoharane3233002013-06-03 09:19:26 +0530495 ath9k_hw_ani_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530496
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530497 /*
498 * EEPROM needs to be initialized before we do this.
499 * This is required for regulatory compliance.
500 */
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530501 if (AR_SREV_9300_20_OR_LATER(ah)) {
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530502 u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
503 if ((regdmn & 0xF0) == CTL_FCC) {
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530504 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
505 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530506 }
507 }
508
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700509 return 0;
510}
511
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100512static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700513{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100514 if (!AR_SREV_9300_20_OR_LATER(ah))
515 return ar9002_hw_attach_ops(ah);
516
517 ar9003_hw_attach_ops(ah);
518 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700519}
520
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400521/* Called for all hardware families */
522static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700523{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700524 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700525 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700526
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530527 ath9k_hw_read_revisions(ah);
528
Sujith Manoharande825822013-12-28 09:47:11 +0530529 switch (ah->hw_version.macVersion) {
530 case AR_SREV_VERSION_5416_PCI:
531 case AR_SREV_VERSION_5416_PCIE:
532 case AR_SREV_VERSION_9160:
533 case AR_SREV_VERSION_9100:
534 case AR_SREV_VERSION_9280:
535 case AR_SREV_VERSION_9285:
536 case AR_SREV_VERSION_9287:
537 case AR_SREV_VERSION_9271:
538 case AR_SREV_VERSION_9300:
539 case AR_SREV_VERSION_9330:
540 case AR_SREV_VERSION_9485:
541 case AR_SREV_VERSION_9340:
542 case AR_SREV_VERSION_9462:
543 case AR_SREV_VERSION_9550:
544 case AR_SREV_VERSION_9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530545 case AR_SREV_VERSION_9531:
Miaoqing Pan2131fab2014-12-19 06:33:56 +0530546 case AR_SREV_VERSION_9561:
Sujith Manoharande825822013-12-28 09:47:11 +0530547 break;
548 default:
549 ath_err(common,
550 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
551 ah->hw_version.macVersion, ah->hw_version.macRev);
552 return -EOPNOTSUPP;
553 }
554
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530555 /*
556 * Read back AR_WA into a permanent copy and set bits 14 and 17.
557 * We need to do this to avoid RMW of this register. We cannot
558 * read the reg when chip is asleep.
559 */
Sujith Manoharan27251e02013-08-27 11:34:39 +0530560 if (AR_SREV_9300_20_OR_LATER(ah)) {
561 ah->WARegVal = REG_READ(ah, AR_WA);
562 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
563 AR_WA_ASPM_TIMER_BASED_DISABLE);
564 }
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530565
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700566 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800567 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700568 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700569 }
570
Sujith Manoharana4a29542012-09-10 09:20:03 +0530571 if (AR_SREV_9565(ah)) {
572 ah->WARegVal |= AR_WA_BIT22;
573 REG_WRITE(ah, AR_WA, ah->WARegVal);
574 }
575
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400576 ath9k_hw_init_defaults(ah);
577 ath9k_hw_init_config(ah);
578
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100579 r = ath9k_hw_attach_ops(ah);
580 if (r)
581 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400582
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700583 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800584 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700585 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700586 }
587
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200588 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200589 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400590 ah->is_pciexpress = false;
591
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700592 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700593 ath9k_hw_init_cal_settings(ah);
594
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200595 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700596 ath9k_hw_disablepcie(ah);
597
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700598 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700599 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700600 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700601
602 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100603 r = ath9k_hw_fill_cap_info(ah);
604 if (r)
605 return r;
606
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700607 r = ath9k_hw_init_macaddr(ah);
608 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800609 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700610 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700611 }
612
Sujith Manoharan45987022013-12-24 10:44:18 +0530613 ath9k_hw_init_hang_checks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700614
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400615 common->state = ATH_HW_INITIALIZED;
616
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700617 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700618}
619
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400620int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530621{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400622 int ret;
623 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530624
Sujith Manoharan77fac462012-09-11 20:09:18 +0530625 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400626 switch (ah->hw_version.devid) {
627 case AR5416_DEVID_PCI:
628 case AR5416_DEVID_PCIE:
629 case AR5416_AR9100_DEVID:
630 case AR9160_DEVID_PCI:
631 case AR9280_DEVID_PCI:
632 case AR9280_DEVID_PCIE:
633 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400634 case AR9287_DEVID_PCI:
635 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400636 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400637 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800638 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200639 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530640 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200641 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700642 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530643 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530644 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530645 case AR9300_DEVID_AR9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530646 case AR9300_DEVID_AR953X:
Miaoqing Pan2131fab2014-12-19 06:33:56 +0530647 case AR9300_DEVID_QCA956X:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400648 break;
649 default:
650 if (common->bus_ops->ath_bus_type == ATH_USB)
651 break;
Joe Perches38002762010-12-02 19:12:36 -0800652 ath_err(common, "Hardware device ID 0x%04x not supported\n",
653 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400654 return -EOPNOTSUPP;
655 }
Sujithf1dc5602008-10-29 10:16:30 +0530656
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400657 ret = __ath9k_hw_init(ah);
658 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800659 ath_err(common,
660 "Unable to initialize hardware; initialization status: %d\n",
661 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400662 return ret;
663 }
Sujithf1dc5602008-10-29 10:16:30 +0530664
Lorenzo Bianconic774d572014-09-16 02:13:09 +0200665 ath_dynack_init(ah);
666
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400667 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530668}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400669EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530670
Sujithcbe61d82009-02-09 13:27:12 +0530671static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530672{
Sujith7d0d0df2010-04-16 11:53:57 +0530673 ENABLE_REGWRITE_BUFFER(ah);
674
Sujithf1dc5602008-10-29 10:16:30 +0530675 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
676 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
677
678 REG_WRITE(ah, AR_QOS_NO_ACK,
679 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
680 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
681 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
682
683 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
684 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
685 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
686 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
687 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530688
689 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530690}
691
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530692u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530693{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530694 struct ath_common *common = ath9k_hw_common(ah);
695 int i = 0;
696
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100697 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
698 udelay(100);
699 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
700
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530701 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
702
Vivek Natarajanb1415812011-01-27 14:45:07 +0530703 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530704
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530705 if (WARN_ON_ONCE(i >= 100)) {
706 ath_err(common, "PLL4 meaurement not done\n");
707 break;
708 }
709
710 i++;
711 }
712
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100713 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530714}
715EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
716
Sujithcbe61d82009-02-09 13:27:12 +0530717static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530718 struct ath9k_channel *chan)
719{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800720 u32 pll;
721
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200722 pll = ath9k_hw_compute_pll_control(ah, chan);
723
Sujith Manoharana4a29542012-09-10 09:20:03 +0530724 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530725 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
726 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
727 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
728 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
729 AR_CH0_DPLL2_KD, 0x40);
730 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
731 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530732
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530733 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
734 AR_CH0_BB_DPLL1_REFDIV, 0x5);
735 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
736 AR_CH0_BB_DPLL1_NINI, 0x58);
737 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
738 AR_CH0_BB_DPLL1_NFRAC, 0x0);
739
740 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
741 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
742 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
743 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
744 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
745 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
746
747 /* program BB PLL phase_shift to 0x6 */
748 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
749 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
750
751 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
752 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530753 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200754 } else if (AR_SREV_9330(ah)) {
755 u32 ddr_dpll2, pll_control2, kd;
756
757 if (ah->is_clk_25mhz) {
758 ddr_dpll2 = 0x18e82f01;
759 pll_control2 = 0xe04a3d;
760 kd = 0x1d;
761 } else {
762 ddr_dpll2 = 0x19e82f01;
763 pll_control2 = 0x886666;
764 kd = 0x3d;
765 }
766
767 /* program DDR PLL ki and kd value */
768 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
769
770 /* program DDR PLL phase_shift */
771 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
772 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
773
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200774 REG_WRITE(ah, AR_RTC_PLL_CONTROL,
775 pll | AR_RTC_9300_PLL_BYPASS);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200776 udelay(1000);
777
778 /* program refdiv, nint, frac to RTC register */
779 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
780
781 /* program BB PLL kd and ki value */
782 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
783 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
784
785 /* program BB PLL phase_shift */
786 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
787 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530788 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
789 AR_SREV_9561(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530790 u32 regval, pll2_divint, pll2_divfrac, refdiv;
791
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200792 REG_WRITE(ah, AR_RTC_PLL_CONTROL,
793 pll | AR_RTC_9300_SOC_PLL_BYPASS);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530794 udelay(1000);
795
796 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
797 udelay(100);
798
799 if (ah->is_clk_25mhz) {
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530800 if (AR_SREV_9531(ah) || AR_SREV_9561(ah)) {
Sujith Manoharan2c323052013-12-31 08:12:02 +0530801 pll2_divint = 0x1c;
802 pll2_divfrac = 0xa3d2;
803 refdiv = 1;
804 } else {
805 pll2_divint = 0x54;
806 pll2_divfrac = 0x1eb85;
807 refdiv = 3;
808 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530809 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200810 if (AR_SREV_9340(ah)) {
811 pll2_divint = 88;
812 pll2_divfrac = 0;
813 refdiv = 5;
814 } else {
815 pll2_divint = 0x11;
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530816 pll2_divfrac = (AR_SREV_9531(ah) ||
817 AR_SREV_9561(ah)) ?
818 0x26665 : 0x26666;
Gabor Juhosfc05a312012-07-03 19:13:31 +0200819 refdiv = 1;
820 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530821 }
822
823 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530824 if (AR_SREV_9531(ah) || AR_SREV_9561(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530825 regval |= (0x1 << 22);
826 else
827 regval |= (0x1 << 16);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530828 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
829 udelay(100);
830
831 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
832 (pll2_divint << 18) | pll2_divfrac);
833 udelay(100);
834
835 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200836 if (AR_SREV_9340(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530837 regval = (regval & 0x80071fff) |
838 (0x1 << 30) |
839 (0x1 << 13) |
840 (0x4 << 26) |
841 (0x18 << 19);
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530842 else if (AR_SREV_9531(ah) || AR_SREV_9561(ah)) {
Sujith Manoharan2c323052013-12-31 08:12:02 +0530843 regval = (regval & 0x01c00fff) |
844 (0x1 << 31) |
845 (0x2 << 29) |
846 (0xa << 25) |
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530847 (0x1 << 19);
848
849 if (AR_SREV_9531(ah))
850 regval |= (0x6 << 12);
851 } else
Sujith Manoharan2c323052013-12-31 08:12:02 +0530852 regval = (regval & 0x80071fff) |
853 (0x3 << 30) |
854 (0x1 << 13) |
855 (0x4 << 26) |
856 (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530857 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530858
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530859 if (AR_SREV_9531(ah) || AR_SREV_9561(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530860 REG_WRITE(ah, AR_PHY_PLL_MODE,
861 REG_READ(ah, AR_PHY_PLL_MODE) & 0xffbfffff);
862 else
863 REG_WRITE(ah, AR_PHY_PLL_MODE,
864 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
865
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530866 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530867 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800868
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530869 if (AR_SREV_9565(ah))
870 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100871 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530872
Gabor Juhosfc05a312012-07-03 19:13:31 +0200873 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
874 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530875 udelay(1000);
876
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400877 /* Switch the core clock for ar9271 to 117Mhz */
878 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530879 udelay(500);
880 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400881 }
882
Sujithf1dc5602008-10-29 10:16:30 +0530883 udelay(RTC_PLL_SETTLE_DELAY);
884
885 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
886}
887
Sujithcbe61d82009-02-09 13:27:12 +0530888static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800889 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530890{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530891 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400892 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530893 AR_IMR_TXURN |
894 AR_IMR_RXERR |
895 AR_IMR_RXORN |
896 AR_IMR_BCNMISC;
897
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530898 if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
899 AR_SREV_9561(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530900 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
901
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400902 if (AR_SREV_9300_20_OR_LATER(ah)) {
903 imr_reg |= AR_IMR_RXOK_HP;
904 if (ah->config.rx_intr_mitigation)
905 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
906 else
907 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530908
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400909 } else {
910 if (ah->config.rx_intr_mitigation)
911 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
912 else
913 imr_reg |= AR_IMR_RXOK;
914 }
915
916 if (ah->config.tx_intr_mitigation)
917 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
918 else
919 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530920
Sujith7d0d0df2010-04-16 11:53:57 +0530921 ENABLE_REGWRITE_BUFFER(ah);
922
Pavel Roskin152d5302010-03-31 18:05:37 -0400923 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500924 ah->imrs2_reg |= AR_IMR_S2_GTT;
925 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530926
927 if (!AR_SREV_9100(ah)) {
928 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530929 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530930 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
931 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400932
Sujith7d0d0df2010-04-16 11:53:57 +0530933 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530934
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400935 if (AR_SREV_9300_20_OR_LATER(ah)) {
936 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
937 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
938 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
939 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
940 }
Sujithf1dc5602008-10-29 10:16:30 +0530941}
942
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700943static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
944{
945 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
946 val = min(val, (u32) 0xFFFF);
947 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
948}
949
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200950void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530951{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100952 u32 val = ath9k_hw_mac_to_clks(ah, us);
953 val = min(val, (u32) 0xFFFF);
954 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530955}
956
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200957void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530958{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100959 u32 val = ath9k_hw_mac_to_clks(ah, us);
960 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
961 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
962}
963
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200964void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
Felix Fietkau0005baf2010-01-15 02:33:40 +0100965{
966 u32 val = ath9k_hw_mac_to_clks(ah, us);
967 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
968 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530969}
970
Sujithcbe61d82009-02-09 13:27:12 +0530971static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530972{
Sujithf1dc5602008-10-29 10:16:30 +0530973 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800974 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
975 tu);
Sujith2660b812009-02-09 13:27:26 +0530976 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530977 return false;
978 } else {
979 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530980 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530981 return true;
982 }
983}
984
Felix Fietkau0005baf2010-01-15 02:33:40 +0100985void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530986{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700987 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700988 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +0200989 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +0100990 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100991 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700992 int rx_lat = 0, tx_lat = 0, eifs = 0;
993 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100994
Joe Perchesd2182b62011-12-15 14:55:53 -0800995 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -0800996 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530997
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700998 if (!chan)
999 return;
1000
Sujith2660b812009-02-09 13:27:26 +05301001 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001002 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001003
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301004 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1005 rx_lat = 41;
1006 else
1007 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001008 tx_lat = 54;
1009
Felix Fietkaue88e4862012-04-19 21:18:22 +02001010 if (IS_CHAN_5GHZ(chan))
1011 sifstime = 16;
1012 else
1013 sifstime = 10;
1014
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001015 if (IS_CHAN_HALF_RATE(chan)) {
1016 eifs = 175;
1017 rx_lat *= 2;
1018 tx_lat *= 2;
1019 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1020 tx_lat += 11;
1021
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001022 sifstime = 32;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001023 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001024 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001025 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1026 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301027 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001028 tx_lat *= 4;
1029 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1030 tx_lat += 22;
1031
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001032 sifstime = 64;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001033 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001034 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001035 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301036 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1037 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1038 reg = AR_USEC_ASYNC_FIFO;
1039 } else {
1040 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1041 common->clockrate;
1042 reg = REG_READ(ah, AR_USEC);
1043 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001044 rx_lat = MS(reg, AR_USEC_RX_LAT);
1045 tx_lat = MS(reg, AR_USEC_TX_LAT);
1046
1047 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001048 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001049
Felix Fietkaue239d852010-01-15 02:34:58 +01001050 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Mathias Kretschmerf77f8232013-04-22 22:34:41 +02001051 slottime += 3 * ah->coverage_class;
1052 acktimeout = slottime + sifstime + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001053 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001054
1055 /*
1056 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001057 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001058 * This was initially only meant to work around an issue with delayed
1059 * BA frames in some implementations, but it has been found to fix ACK
1060 * timeout issues in other cases as well.
1061 */
Felix Fietkaue4744ec2013-10-11 23:31:01 +02001062 if (IS_CHAN_2GHZ(chan) &&
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001063 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001064 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001065 ctstimeout += 48 - sifstime - ah->slottime;
1066 }
1067
Lorenzo Bianconi7aefa8a2014-09-16 02:13:11 +02001068 if (ah->dynack.enabled) {
1069 acktimeout = ah->dynack.ackto;
1070 ctstimeout = acktimeout;
1071 slottime = (acktimeout - 3) / 2;
1072 } else {
1073 ah->dynack.ackto = acktimeout;
1074 }
1075
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001076 ath9k_hw_set_sifs_time(ah, sifstime);
1077 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001078 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001079 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301080 if (ah->globaltxtimeout != (u32) -1)
1081 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001082
1083 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1084 REG_RMW(ah, AR_USEC,
1085 (common->clockrate - 1) |
1086 SM(rx_lat, AR_USEC_RX_LAT) |
1087 SM(tx_lat, AR_USEC_TX_LAT),
1088 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1089
Sujithf1dc5602008-10-29 10:16:30 +05301090}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001091EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301092
Sujith285f2dd2010-01-08 10:36:07 +05301093void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001094{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001095 struct ath_common *common = ath9k_hw_common(ah);
1096
Sujith736b3a22010-03-17 14:25:24 +05301097 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001098 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001099
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001100 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001101}
Sujith285f2dd2010-01-08 10:36:07 +05301102EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001103
Sujithf1dc5602008-10-29 10:16:30 +05301104/*******/
1105/* INI */
1106/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001107
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001108u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001109{
1110 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1111
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001112 if (IS_CHAN_2GHZ(chan))
Bob Copeland3a702e42009-03-30 22:30:29 -04001113 ctl |= CTL_11G;
1114 else
1115 ctl |= CTL_11A;
1116
1117 return ctl;
1118}
1119
Sujithf1dc5602008-10-29 10:16:30 +05301120/****************************************/
1121/* Reset and Channel Switching Routines */
1122/****************************************/
1123
Sujithcbe61d82009-02-09 13:27:12 +05301124static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301125{
Felix Fietkau57b32222010-04-15 17:39:22 -04001126 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau86c157b2013-05-23 12:20:56 +02001127 int txbuf_size;
Sujithf1dc5602008-10-29 10:16:30 +05301128
Sujith7d0d0df2010-04-16 11:53:57 +05301129 ENABLE_REGWRITE_BUFFER(ah);
1130
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001131 /*
1132 * set AHB_MODE not to do cacheline prefetches
1133 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001134 if (!AR_SREV_9300_20_OR_LATER(ah))
1135 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301136
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001137 /*
1138 * let mac dma reads be in 128 byte chunks
1139 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001140 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301141
Sujith7d0d0df2010-04-16 11:53:57 +05301142 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301143
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001144 /*
1145 * Restore TX Trigger Level to its pre-reset value.
1146 * The initial value depends on whether aggregation is enabled, and is
1147 * adjusted whenever underruns are detected.
1148 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001149 if (!AR_SREV_9300_20_OR_LATER(ah))
1150 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301151
Sujith7d0d0df2010-04-16 11:53:57 +05301152 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301153
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001154 /*
1155 * let mac dma writes be in 128 byte chunks
1156 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001157 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301158
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001159 /*
1160 * Setup receive FIFO threshold to hold off TX activities
1161 */
Sujithf1dc5602008-10-29 10:16:30 +05301162 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1163
Felix Fietkau57b32222010-04-15 17:39:22 -04001164 if (AR_SREV_9300_20_OR_LATER(ah)) {
1165 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1166 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1167
1168 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1169 ah->caps.rx_status_len);
1170 }
1171
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001172 /*
1173 * reduce the number of usable entries in PCU TXBUF to avoid
1174 * wrap around issues.
1175 */
Sujithf1dc5602008-10-29 10:16:30 +05301176 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001177 /* For AR9285 the number of Fifos are reduced to half.
1178 * So set the usable tx buf size also to half to
1179 * avoid data/delimiter underruns
1180 */
Felix Fietkau86c157b2013-05-23 12:20:56 +02001181 txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
1182 } else if (AR_SREV_9340_13_OR_LATER(ah)) {
1183 /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
1184 txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
1185 } else {
1186 txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
Sujithf1dc5602008-10-29 10:16:30 +05301187 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001188
Felix Fietkau86c157b2013-05-23 12:20:56 +02001189 if (!AR_SREV_9271(ah))
1190 REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);
1191
Sujith7d0d0df2010-04-16 11:53:57 +05301192 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301193
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001194 if (AR_SREV_9300_20_OR_LATER(ah))
1195 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301196}
1197
Sujithcbe61d82009-02-09 13:27:12 +05301198static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301199{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001200 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1201 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301202
Sujithf1dc5602008-10-29 10:16:30 +05301203 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001204 case NL80211_IFTYPE_ADHOC:
Felix Fietkau83322eb2014-09-27 22:49:44 +02001205 if (!AR_SREV_9340_13(ah)) {
1206 set |= AR_STA_ID1_ADHOC;
1207 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1208 break;
1209 }
1210 /* fall through */
Thomas Pedersen2664d662013-05-08 10:16:48 -07001211 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001212 case NL80211_IFTYPE_AP:
1213 set |= AR_STA_ID1_STA_AP;
1214 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001215 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001216 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301217 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301218 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001219 if (!ah->is_monitoring)
1220 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301221 break;
Sujithf1dc5602008-10-29 10:16:30 +05301222 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001223 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301224}
1225
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001226void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1227 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001228{
1229 u32 coef_exp, coef_man;
1230
1231 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1232 if ((coef_scaled >> coef_exp) & 0x1)
1233 break;
1234
1235 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1236
1237 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1238
1239 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1240 *coef_exponent = coef_exp - 16;
1241}
1242
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301243/* AR9330 WAR:
1244 * call external reset function to reset WMAC if:
1245 * - doing a cold reset
1246 * - we have pending frames in the TX queues.
1247 */
1248static bool ath9k_hw_ar9330_reset_war(struct ath_hw *ah, int type)
1249{
1250 int i, npend = 0;
1251
1252 for (i = 0; i < AR_NUM_QCU; i++) {
1253 npend = ath9k_hw_numtxpending(ah, i);
1254 if (npend)
1255 break;
1256 }
1257
1258 if (ah->external_reset &&
1259 (npend || type == ATH9K_RESET_COLD)) {
1260 int reset_err = 0;
1261
1262 ath_dbg(ath9k_hw_common(ah), RESET,
1263 "reset MAC via external reset\n");
1264
1265 reset_err = ah->external_reset();
1266 if (reset_err) {
1267 ath_err(ath9k_hw_common(ah),
1268 "External reset failed, err=%d\n",
1269 reset_err);
1270 return false;
1271 }
1272
1273 REG_WRITE(ah, AR_RTC_RESET, 1);
1274 }
1275
1276 return true;
1277}
1278
Sujithcbe61d82009-02-09 13:27:12 +05301279static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301280{
1281 u32 rst_flags;
1282 u32 tmpReg;
1283
Sujith70768492009-02-16 13:23:12 +05301284 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001285 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1286 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301287 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1288 }
1289
Sujith7d0d0df2010-04-16 11:53:57 +05301290 ENABLE_REGWRITE_BUFFER(ah);
1291
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001292 if (AR_SREV_9300_20_OR_LATER(ah)) {
1293 REG_WRITE(ah, AR_WA, ah->WARegVal);
1294 udelay(10);
1295 }
1296
Sujithf1dc5602008-10-29 10:16:30 +05301297 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1298 AR_RTC_FORCE_WAKE_ON_INT);
1299
1300 if (AR_SREV_9100(ah)) {
1301 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1302 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1303 } else {
1304 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
Felix Fietkaua37a9912013-05-23 12:20:55 +02001305 if (AR_SREV_9340(ah))
1306 tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
1307 else
1308 tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
1309 AR_INTR_SYNC_RADM_CPL_TIMEOUT;
1310
1311 if (tmpReg) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001312 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301313 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001314
1315 val = AR_RC_HOSTIF;
1316 if (!AR_SREV_9300_20_OR_LATER(ah))
1317 val |= AR_RC_AHB;
1318 REG_WRITE(ah, AR_RC, val);
1319
1320 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301321 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301322
1323 rst_flags = AR_RTC_RC_MAC_WARM;
1324 if (type == ATH9K_RESET_COLD)
1325 rst_flags |= AR_RTC_RC_MAC_COLD;
1326 }
1327
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001328 if (AR_SREV_9330(ah)) {
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301329 if (!ath9k_hw_ar9330_reset_war(ah, type))
1330 return false;
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001331 }
1332
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301333 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301334 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301335
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001336 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301337
1338 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301339
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301340 if (AR_SREV_9300_20_OR_LATER(ah))
1341 udelay(50);
1342 else if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05301343 mdelay(10);
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301344 else
1345 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05301346
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001347 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301348 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001349 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301350 return false;
1351 }
1352
1353 if (!AR_SREV_9100(ah))
1354 REG_WRITE(ah, AR_RC, 0);
1355
Sujithf1dc5602008-10-29 10:16:30 +05301356 if (AR_SREV_9100(ah))
1357 udelay(50);
1358
1359 return true;
1360}
1361
Sujithcbe61d82009-02-09 13:27:12 +05301362static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301363{
Sujith7d0d0df2010-04-16 11:53:57 +05301364 ENABLE_REGWRITE_BUFFER(ah);
1365
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001366 if (AR_SREV_9300_20_OR_LATER(ah)) {
1367 REG_WRITE(ah, AR_WA, ah->WARegVal);
1368 udelay(10);
1369 }
1370
Sujithf1dc5602008-10-29 10:16:30 +05301371 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1372 AR_RTC_FORCE_WAKE_ON_INT);
1373
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001374 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301375 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1376
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001377 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301378
Sujith7d0d0df2010-04-16 11:53:57 +05301379 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301380
Sujith Manoharanafe36532013-12-18 09:53:25 +05301381 udelay(2);
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001382
1383 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301384 REG_WRITE(ah, AR_RC, 0);
1385
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001386 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301387
1388 if (!ath9k_hw_wait(ah,
1389 AR_RTC_STATUS,
1390 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301391 AR_RTC_STATUS_ON,
1392 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001393 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301394 return false;
1395 }
1396
Sujithf1dc5602008-10-29 10:16:30 +05301397 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1398}
1399
Sujithcbe61d82009-02-09 13:27:12 +05301400static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301401{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301402 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301403
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001404 if (AR_SREV_9300_20_OR_LATER(ah)) {
1405 REG_WRITE(ah, AR_WA, ah->WARegVal);
1406 udelay(10);
1407 }
1408
Sujithf1dc5602008-10-29 10:16:30 +05301409 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1410 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1411
Felix Fietkauceb26a62012-10-03 21:07:51 +02001412 if (!ah->reset_power_on)
1413 type = ATH9K_RESET_POWER_ON;
1414
Sujithf1dc5602008-10-29 10:16:30 +05301415 switch (type) {
1416 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301417 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301418 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001419 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301420 break;
Sujithf1dc5602008-10-29 10:16:30 +05301421 case ATH9K_RESET_WARM:
1422 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301423 ret = ath9k_hw_set_reset(ah, type);
1424 break;
Sujithf1dc5602008-10-29 10:16:30 +05301425 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301426 break;
Sujithf1dc5602008-10-29 10:16:30 +05301427 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301428
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301429 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301430}
1431
Sujithcbe61d82009-02-09 13:27:12 +05301432static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301433 struct ath9k_channel *chan)
1434{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001435 int reset_type = ATH9K_RESET_WARM;
1436
1437 if (AR_SREV_9280(ah)) {
1438 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1439 reset_type = ATH9K_RESET_POWER_ON;
1440 else
1441 reset_type = ATH9K_RESET_COLD;
Felix Fietkau3412f2f02013-02-25 20:51:07 +01001442 } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
1443 (REG_READ(ah, AR_CR) & AR_CR_RXE))
1444 reset_type = ATH9K_RESET_COLD;
Felix Fietkau9c083af2012-03-03 15:17:02 +01001445
1446 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301447 return false;
1448
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001449 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301450 return false;
1451
Sujith2660b812009-02-09 13:27:26 +05301452 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001453
1454 if (AR_SREV_9330(ah))
1455 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301456 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301457
1458 return true;
1459}
1460
Sujithcbe61d82009-02-09 13:27:12 +05301461static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001462 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301463{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001464 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301465 struct ath9k_hw_capabilities *pCap = &ah->caps;
1466 bool band_switch = false, mode_diff = false;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301467 u8 ini_reloaded = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001468 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001469 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301470
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301471 if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001472 u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
1473 band_switch = !!(flags_diff & CHANNEL_5GHZ);
1474 mode_diff = !!(flags_diff & ~CHANNEL_HT);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301475 }
Sujithf1dc5602008-10-29 10:16:30 +05301476
1477 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1478 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001479 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001480 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301481 return false;
1482 }
1483 }
1484
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001485 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001486 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301487 return false;
1488 }
1489
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301490 if (band_switch || mode_diff) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301491 ath9k_hw_mark_phy_inactive(ah);
1492 udelay(5);
1493
Sujith Manoharan5f35c0f2013-07-16 12:03:20 +05301494 if (band_switch)
1495 ath9k_hw_init_pll(ah, chan);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301496
1497 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1498 ath_err(common, "Failed to do fast channel change\n");
1499 return false;
1500 }
1501 }
1502
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001503 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301504
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001505 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001506 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001507 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001508 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301509 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001510 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001511 ath9k_hw_apply_txpower(ah, chan, false);
Sujithf1dc5602008-10-29 10:16:30 +05301512
Felix Fietkau81c507a2013-10-11 23:30:55 +02001513 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001514 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301515
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301516 if (band_switch || ini_reloaded)
1517 ah->eep_ops->set_board_values(ah, chan);
1518
1519 ath9k_hw_init_bb(ah, chan);
1520 ath9k_hw_rfbus_done(ah);
1521
1522 if (band_switch || ini_reloaded) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301523 ah->ah_flags |= AH_FASTCC;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301524 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301525 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301526 }
1527
Sujithf1dc5602008-10-29 10:16:30 +05301528 return true;
1529}
1530
Felix Fietkau691680b2011-03-19 13:55:38 +01001531static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1532{
1533 u32 gpio_mask = ah->gpio_mask;
1534 int i;
1535
1536 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1537 if (!(gpio_mask & 1))
1538 continue;
1539
1540 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1541 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1542 }
1543}
1544
Sujith Manoharan1e516ca2013-09-11 21:30:27 +05301545void ath9k_hw_check_nav(struct ath_hw *ah)
1546{
1547 struct ath_common *common = ath9k_hw_common(ah);
1548 u32 val;
1549
1550 val = REG_READ(ah, AR_NAV);
1551 if (val != 0xdeadbeef && val > 0x7fff) {
1552 ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
1553 REG_WRITE(ah, AR_NAV, 0);
1554 }
1555}
1556EXPORT_SYMBOL(ath9k_hw_check_nav);
1557
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001558bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301559{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001560 int count = 50;
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001561 u32 reg, last_val;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301562
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301563 if (AR_SREV_9300(ah))
1564 return !ath9k_hw_detect_mac_hang(ah);
1565
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001566 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001567 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301568
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001569 last_val = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001570 do {
1571 reg = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001572 if (reg != last_val)
1573 return true;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001574
Felix Fietkau105ff412014-03-09 09:51:16 +01001575 udelay(1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001576 last_val = reg;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001577 if ((reg & 0x7E7FFFEF) == 0x00702400)
1578 continue;
1579
1580 switch (reg & 0x7E000B00) {
1581 case 0x1E000000:
1582 case 0x52000B00:
1583 case 0x18000B00:
1584 continue;
1585 default:
1586 return true;
1587 }
1588 } while (count-- > 0);
1589
1590 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301591}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001592EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301593
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301594static void ath9k_hw_init_mfp(struct ath_hw *ah)
1595{
1596 /* Setup MFP options for CCMP */
1597 if (AR_SREV_9280_20_OR_LATER(ah)) {
1598 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1599 * frames when constructing CCMP AAD. */
1600 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1601 0xc7ff);
Chun-Yeow Yeoh60fc4962014-11-16 03:05:41 +08001602 if (AR_SREV_9271(ah) || AR_DEVID_7010(ah))
1603 ah->sw_mgmt_crypto_tx = true;
1604 else
1605 ah->sw_mgmt_crypto_tx = false;
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001606 ah->sw_mgmt_crypto_rx = false;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301607 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1608 /* Disable hardware crypto for management frames */
1609 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1610 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1611 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1612 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001613 ah->sw_mgmt_crypto_tx = true;
1614 ah->sw_mgmt_crypto_rx = true;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301615 } else {
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001616 ah->sw_mgmt_crypto_tx = true;
1617 ah->sw_mgmt_crypto_rx = true;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301618 }
1619}
1620
1621static void ath9k_hw_reset_opmode(struct ath_hw *ah,
1622 u32 macStaId1, u32 saveDefAntenna)
1623{
1624 struct ath_common *common = ath9k_hw_common(ah);
1625
1626 ENABLE_REGWRITE_BUFFER(ah);
1627
Felix Fietkauecbbed32013-04-16 12:51:56 +02001628 REG_RMW(ah, AR_STA_ID1, macStaId1
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301629 | AR_STA_ID1_RTS_USE_DEF
Felix Fietkauecbbed32013-04-16 12:51:56 +02001630 | ah->sta_id1_defaults,
1631 ~AR_STA_ID1_SADH_MASK);
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301632 ath_hw_setbssidmask(common);
1633 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1634 ath9k_hw_write_associd(ah);
1635 REG_WRITE(ah, AR_ISR, ~0);
1636 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1637
1638 REGWRITE_BUFFER_FLUSH(ah);
1639
1640 ath9k_hw_set_operating_mode(ah, ah->opmode);
1641}
1642
1643static void ath9k_hw_init_queues(struct ath_hw *ah)
1644{
1645 int i;
1646
1647 ENABLE_REGWRITE_BUFFER(ah);
1648
1649 for (i = 0; i < AR_NUM_DCU; i++)
1650 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1651
1652 REGWRITE_BUFFER_FLUSH(ah);
1653
1654 ah->intr_txqs = 0;
1655 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1656 ath9k_hw_resettxqueue(ah, i);
1657}
1658
1659/*
1660 * For big endian systems turn on swapping for descriptors
1661 */
1662static void ath9k_hw_init_desc(struct ath_hw *ah)
1663{
1664 struct ath_common *common = ath9k_hw_common(ah);
1665
1666 if (AR_SREV_9100(ah)) {
1667 u32 mask;
1668 mask = REG_READ(ah, AR_CFG);
1669 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1670 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1671 mask);
1672 } else {
1673 mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1674 REG_WRITE(ah, AR_CFG, mask);
1675 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1676 REG_READ(ah, AR_CFG));
1677 }
1678 } else {
1679 if (common->bus_ops->ath_bus_type == ATH_USB) {
1680 /* Configure AR9271 target WLAN */
1681 if (AR_SREV_9271(ah))
1682 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1683 else
1684 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1685 }
1686#ifdef __BIG_ENDIAN
1687 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
Miaoqing Panede6a5e2014-12-19 06:33:59 +05301688 AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
1689 AR_SREV_9561(ah))
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301690 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1691 else
1692 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1693#endif
1694 }
1695}
1696
Sujith Manoharancaed6572012-03-14 14:40:46 +05301697/*
1698 * Fast channel change:
1699 * (Change synthesizer based on channel freq without resetting chip)
Sujith Manoharancaed6572012-03-14 14:40:46 +05301700 */
1701static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1702{
1703 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301704 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301705 int ret;
1706
1707 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1708 goto fail;
1709
1710 if (ah->chip_fullsleep)
1711 goto fail;
1712
1713 if (!ah->curchan)
1714 goto fail;
1715
1716 if (chan->channel == ah->curchan->channel)
1717 goto fail;
1718
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001719 if ((ah->curchan->channelFlags | chan->channelFlags) &
1720 (CHANNEL_HALF | CHANNEL_QUARTER))
1721 goto fail;
1722
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301723 /*
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001724 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301725 */
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001726 if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001727 ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001728 goto fail;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301729
1730 if (!ath9k_hw_check_alive(ah))
1731 goto fail;
1732
1733 /*
1734 * For AR9462, make sure that calibration data for
1735 * re-using are present.
1736 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301737 if (AR_SREV_9462(ah) && (ah->caldata &&
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301738 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
1739 !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
1740 !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301741 goto fail;
1742
1743 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1744 ah->curchan->channel, chan->channel);
1745
1746 ret = ath9k_hw_channel_change(ah, chan);
1747 if (!ret)
1748 goto fail;
1749
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301750 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301751 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301752
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301753 ath9k_hw_loadnf(ah, ah->curchan);
1754 ath9k_hw_start_nfcal(ah, true);
1755
Sujith Manoharancaed6572012-03-14 14:40:46 +05301756 if (AR_SREV_9271(ah))
1757 ar9002_hw_load_ani_reg(ah, chan);
1758
1759 return 0;
1760fail:
1761 return -EINVAL;
1762}
1763
Felix Fietkau8d7e09d2014-06-11 16:18:01 +05301764u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur)
1765{
1766 struct timespec ts;
1767 s64 usec;
1768
1769 if (!cur) {
1770 getrawmonotonic(&ts);
1771 cur = &ts;
1772 }
1773
1774 usec = cur->tv_sec * 1000000ULL + cur->tv_nsec / 1000;
1775 usec -= last->tv_sec * 1000000ULL + last->tv_nsec / 1000;
1776
1777 return (u32) usec;
1778}
1779EXPORT_SYMBOL(ath9k_hw_get_tsf_offset);
1780
Sujithcbe61d82009-02-09 13:27:12 +05301781int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301782 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001783{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001784 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001785 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001786 u32 saveDefAntenna;
1787 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301788 u64 tsf = 0;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001789 s64 usec = 0;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301790 int r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301791 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301792 bool save_fullsleep = ah->chip_fullsleep;
1793
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301794 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301795 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1796 if (start_mci_reset)
1797 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301798 }
1799
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001800 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001801 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001802
Sujith Manoharancaed6572012-03-14 14:40:46 +05301803 if (ah->curchan && !ah->chip_fullsleep)
1804 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001805
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001806 ah->caldata = caldata;
Sujith Manoharanfcb9a3d2013-03-04 12:42:52 +05301807 if (caldata && (chan->channel != caldata->channel ||
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001808 chan->channelFlags != caldata->channelFlags)) {
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001809 /* Operating channel changed, reset channel calibration data */
1810 memset(caldata, 0, sizeof(*caldata));
1811 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001812 } else if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301813 clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001814 }
Lorenzo Bianconi5bc225a2013-10-11 14:09:54 +02001815 ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001816
Sujith Manoharancaed6572012-03-14 14:40:46 +05301817 if (fastcc) {
1818 r = ath9k_hw_do_fastcc(ah, chan);
1819 if (!r)
1820 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001821 }
1822
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301823 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301824 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301825
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001826 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1827 if (saveDefAntenna == 0)
1828 saveDefAntenna = 1;
1829
1830 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1831
Felix Fietkau09d8e312013-11-18 20:14:43 +01001832 /* Save TSF before chip reset, a cold reset clears it */
1833 tsf = ath9k_hw_gettsf64(ah);
Thomas Gleixner6438e0d2014-07-16 21:05:09 +00001834 usec = ktime_to_us(ktime_get_raw());
Sujith46fe7822009-09-17 09:25:25 +05301835
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001836 saveLedState = REG_READ(ah, AR_CFG_LED) &
1837 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1838 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1839
1840 ath9k_hw_mark_phy_inactive(ah);
1841
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001842 ah->paprd_table_write_done = false;
1843
Sujith05020d22010-03-17 14:25:23 +05301844 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001845 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1846 REG_WRITE(ah,
1847 AR9271_RESET_POWER_DOWN_CONTROL,
1848 AR9271_RADIO_RF_RST);
1849 udelay(50);
1850 }
1851
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001852 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001853 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001854 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001855 }
1856
Sujith05020d22010-03-17 14:25:23 +05301857 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001858 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1859 ah->htc_reset_init = false;
1860 REG_WRITE(ah,
1861 AR9271_RESET_POWER_DOWN_CONTROL,
1862 AR9271_GATE_MAC_CTL);
1863 udelay(50);
1864 }
1865
Sujith46fe7822009-09-17 09:25:25 +05301866 /* Restore TSF */
Thomas Gleixner6438e0d2014-07-16 21:05:09 +00001867 usec = ktime_to_us(ktime_get_raw()) - usec;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001868 ath9k_hw_settsf64(ah, tsf + usec);
Sujith46fe7822009-09-17 09:25:25 +05301869
Felix Fietkau7a370812010-09-22 12:34:52 +02001870 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301871 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001872
Sujithe9141f72010-06-01 15:14:10 +05301873 if (!AR_SREV_9300_20_OR_LATER(ah))
1874 ar9002_hw_enable_async_fifo(ah);
1875
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001876 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001877 if (r)
1878 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001879
Lorenzo Bianconi935d00c2013-12-12 18:10:16 +01001880 ath9k_hw_set_rfmode(ah, chan);
1881
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301882 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301883 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1884
Felix Fietkauf860d522010-06-30 02:07:48 +02001885 /*
1886 * Some AR91xx SoC devices frequently fail to accept TSF writes
1887 * right after the chip reset. When that happens, write a new
1888 * value after the initvals have been applied, with an offset
1889 * based on measured time difference
1890 */
1891 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1892 tsf += 1500;
1893 ath9k_hw_settsf64(ah, tsf);
1894 }
1895
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301896 ath9k_hw_init_mfp(ah);
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001897
Felix Fietkau81c507a2013-10-11 23:30:55 +02001898 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001899 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301900 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001901
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301902 ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
Sujith Manoharan00e00032011-01-26 21:59:05 +05301903
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001904 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001905 if (r)
1906 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001907
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001908 ath9k_hw_set_clockrate(ah);
1909
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301910 ath9k_hw_init_queues(ah);
Sujith2660b812009-02-09 13:27:26 +05301911 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001912 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001913 ath9k_hw_init_qos(ah);
1914
Sujith2660b812009-02-09 13:27:26 +05301915 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001916 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301917
Felix Fietkau0005baf2010-01-15 02:33:40 +01001918 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001919
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001920 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1921 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1922 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1923 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1924 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1925 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1926 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301927 }
1928
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001929 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001930
1931 ath9k_hw_set_dma(ah);
1932
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05301933 if (!ath9k_hw_mci_is_enabled(ah))
1934 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001935
Sujith0ce024c2009-12-14 14:57:00 +05301936 if (ah->config.rx_intr_mitigation) {
Sujith Manoharana64e1a42014-01-23 08:20:30 +05301937 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, ah->config.rimt_last);
1938 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, ah->config.rimt_first);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001939 }
1940
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001941 if (ah->config.tx_intr_mitigation) {
1942 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1943 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1944 }
1945
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001946 ath9k_hw_init_bb(ah, chan);
1947
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301948 if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301949 clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
1950 clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301951 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001952 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001953 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001954
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301955 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301956 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301957
Sujith7d0d0df2010-04-16 11:53:57 +05301958 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001959
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001960 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001961 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1962
Sujith7d0d0df2010-04-16 11:53:57 +05301963 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301964
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05301965 ath9k_hw_gen_timer_start_tsf2(ah);
1966
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301967 ath9k_hw_init_desc(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001968
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301969 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301970 ath9k_hw_btcoex_enable(ah);
1971
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301972 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301973 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301974
Felix Fietkau7b89fcc2014-10-25 17:19:32 +02001975 if (AR_SREV_9300_20_OR_LATER(ah)) {
1976 ath9k_hw_loadnf(ah, chan);
1977 ath9k_hw_start_nfcal(ah, true);
1978 }
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05301979
Sujith Manoharana7abaf72013-12-24 10:44:21 +05301980 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001981 ar9003_hw_bb_watchdog_config(ah);
Sujith Manoharana7abaf72013-12-24 10:44:21 +05301982
1983 if (ah->config.hw_hang_checks & HW_PHYRESTART_CLC_WAR)
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301984 ar9003_hw_disable_phy_restart(ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301985
Felix Fietkau691680b2011-03-19 13:55:38 +01001986 ath9k_hw_apply_gpio_override(ah);
1987
Sujith Manoharan7bdea962013-08-04 14:22:00 +05301988 if (AR_SREV_9565(ah) && common->bt_ant_diversity)
Sujith Manoharan362cd032012-09-16 08:06:36 +05301989 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
1990
Lorenzo Bianconi4307b0f2014-09-11 23:50:54 +02001991 if (ah->hw->conf.radar_enabled) {
1992 /* set HW specific DFS configuration */
Lorenzo Bianconi7a0a2602014-09-16 16:43:42 +02001993 ah->radar_conf.ext_channel = IS_CHAN_HT40(chan);
Lorenzo Bianconi4307b0f2014-09-11 23:50:54 +02001994 ath9k_hw_set_radar_params(ah);
1995 }
1996
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001997 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001998}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001999EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002000
Sujithf1dc5602008-10-29 10:16:30 +05302001/******************************/
2002/* Power Management (Chipset) */
2003/******************************/
2004
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04002005/*
2006 * Notify Power Mgt is disabled in self-generated frames.
2007 * If requested, force chip to sleep.
2008 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302009static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302010{
2011 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302012
Sujith Manoharana4a29542012-09-10 09:20:03 +05302013 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302014 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
2015 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
2016 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302017 /* xxx Required for WLAN only case ? */
2018 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2019 udelay(100);
2020 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302021
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302022 /*
2023 * Clear the RTC force wake bit to allow the
2024 * mac to go to sleep.
2025 */
2026 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302027
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302028 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302029 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302030
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302031 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2032 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2033
2034 /* Shutdown chip. Active low */
2035 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2036 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2037 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302038 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002039
2040 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002041 if (AR_SREV_9300_20_OR_LATER(ah))
2042 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002043}
2044
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002045/*
2046 * Notify Power Management is enabled in self-generating
2047 * frames. If request, set power mode of chip to
2048 * auto/normal. Duration in units of 128us (1/8 TU).
2049 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302050static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002051{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302052 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302053
Sujithf1dc5602008-10-29 10:16:30 +05302054 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002055
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302056 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2057 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2058 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2059 AR_RTC_FORCE_WAKE_ON_INT);
2060 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302061
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302062 /* When chip goes into network sleep, it could be waken
2063 * up by MCI_INT interrupt caused by BT's HW messages
2064 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2065 * rate (~100us). This will cause chip to leave and
2066 * re-enter network sleep mode frequently, which in
2067 * consequence will have WLAN MCI HW to generate lots of
2068 * SYS_WAKING and SYS_SLEEPING messages which will make
2069 * BT CPU to busy to process.
2070 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302071 if (ath9k_hw_mci_is_enabled(ah))
2072 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2073 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302074 /*
2075 * Clear the RTC force wake bit to allow the
2076 * mac to go to sleep.
2077 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302078 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302079
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302080 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302081 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302082 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002083
2084 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2085 if (AR_SREV_9300_20_OR_LATER(ah))
2086 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302087}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002088
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302089static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302090{
2091 u32 val;
2092 int i;
2093
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002094 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2095 if (AR_SREV_9300_20_OR_LATER(ah)) {
2096 REG_WRITE(ah, AR_WA, ah->WARegVal);
2097 udelay(10);
2098 }
2099
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302100 if ((REG_READ(ah, AR_RTC_STATUS) &
2101 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2102 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302103 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002104 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302105 if (!AR_SREV_9300_20_OR_LATER(ah))
2106 ath9k_hw_init_pll(ah, NULL);
2107 }
2108 if (AR_SREV_9100(ah))
2109 REG_SET_BIT(ah, AR_RTC_RESET,
2110 AR_RTC_RESET_EN);
2111
2112 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2113 AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302114 if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05302115 mdelay(10);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302116 else
2117 udelay(50);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302118
2119 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2120 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2121 if (val == AR_RTC_STATUS_ON)
2122 break;
2123 udelay(50);
2124 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2125 AR_RTC_FORCE_WAKE_EN);
2126 }
2127 if (i == 0) {
2128 ath_err(ath9k_hw_common(ah),
2129 "Failed to wakeup in %uus\n",
2130 POWER_UP_TIME / 20);
2131 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002132 }
2133
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302134 if (ath9k_hw_mci_is_enabled(ah))
2135 ar9003_mci_set_power_awake(ah);
2136
Sujithf1dc5602008-10-29 10:16:30 +05302137 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2138
2139 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002140}
2141
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002142bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302143{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002144 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302145 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302146 static const char *modes[] = {
2147 "AWAKE",
2148 "FULL-SLEEP",
2149 "NETWORK SLEEP",
2150 "UNDEFINED"
2151 };
Sujithf1dc5602008-10-29 10:16:30 +05302152
Gabor Juhoscbdec972009-07-24 17:27:22 +02002153 if (ah->power_mode == mode)
2154 return status;
2155
Joe Perchesd2182b62011-12-15 14:55:53 -08002156 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002157 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302158
2159 switch (mode) {
2160 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302161 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302162 break;
2163 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302164 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302165 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302166
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302167 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302168 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302169 break;
2170 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302171 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302172 break;
2173 default:
Joe Perches38002762010-12-02 19:12:36 -08002174 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302175 return false;
2176 }
Sujith2660b812009-02-09 13:27:26 +05302177 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302178
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002179 /*
2180 * XXX: If this warning never comes up after a while then
2181 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2182 * ath9k_hw_setpower() return type void.
2183 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302184
2185 if (!(ah->ah_flags & AH_UNPLUGGED))
2186 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002187
Sujithf1dc5602008-10-29 10:16:30 +05302188 return status;
2189}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002190EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302191
Sujithf1dc5602008-10-29 10:16:30 +05302192/*******************/
2193/* Beacon Handling */
2194/*******************/
2195
Sujithcbe61d82009-02-09 13:27:12 +05302196void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002197{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002198 int flags = 0;
2199
Sujith7d0d0df2010-04-16 11:53:57 +05302200 ENABLE_REGWRITE_BUFFER(ah);
2201
Sujith2660b812009-02-09 13:27:26 +05302202 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002203 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002204 REG_SET_BIT(ah, AR_TXCFG,
2205 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Thomas Pedersen2664d662013-05-08 10:16:48 -07002206 case NL80211_IFTYPE_MESH_POINT:
Colin McCabed97809d2008-12-01 13:38:55 -08002207 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002208 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2209 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2210 TU_TO_USEC(ah->config.dma_beacon_response_time));
2211 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2212 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002213 flags |=
2214 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2215 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002216 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002217 ath_dbg(ath9k_hw_common(ah), BEACON,
2218 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002219 return;
2220 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002221 }
2222
Felix Fietkaudd347f22011-03-22 21:54:17 +01002223 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2224 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2225 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002226
Sujith7d0d0df2010-04-16 11:53:57 +05302227 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302228
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002229 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2230}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002231EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002232
Sujithcbe61d82009-02-09 13:27:12 +05302233void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302234 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002235{
2236 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302237 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002238 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002239
Sujith7d0d0df2010-04-16 11:53:57 +05302240 ENABLE_REGWRITE_BUFFER(ah);
2241
Felix Fietkau4ed15762013-12-14 18:03:44 +01002242 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt);
2243 REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval);
2244 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002245
Sujith7d0d0df2010-04-16 11:53:57 +05302246 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302247
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002248 REG_RMW_FIELD(ah, AR_RSSI_THR,
2249 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2250
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302251 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002252
2253 if (bs->bs_sleepduration > beaconintval)
2254 beaconintval = bs->bs_sleepduration;
2255
2256 dtimperiod = bs->bs_dtimperiod;
2257 if (bs->bs_sleepduration > dtimperiod)
2258 dtimperiod = bs->bs_sleepduration;
2259
2260 if (beaconintval == dtimperiod)
2261 nextTbtt = bs->bs_nextdtim;
2262 else
2263 nextTbtt = bs->bs_nexttbtt;
2264
Joe Perchesd2182b62011-12-15 14:55:53 -08002265 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2266 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2267 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2268 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002269
Sujith7d0d0df2010-04-16 11:53:57 +05302270 ENABLE_REGWRITE_BUFFER(ah);
2271
Felix Fietkau4ed15762013-12-14 18:03:44 +01002272 REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP);
2273 REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002274
2275 REG_WRITE(ah, AR_SLEEP1,
2276 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2277 | AR_SLEEP1_ASSUME_DTIM);
2278
Sujith60b67f52008-08-07 10:52:38 +05302279 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002280 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2281 else
2282 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2283
2284 REG_WRITE(ah, AR_SLEEP2,
2285 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2286
Felix Fietkau4ed15762013-12-14 18:03:44 +01002287 REG_WRITE(ah, AR_TIM_PERIOD, beaconintval);
2288 REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002289
Sujith7d0d0df2010-04-16 11:53:57 +05302290 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302291
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002292 REG_SET_BIT(ah, AR_TIMER_MODE,
2293 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2294 AR_DTIM_TIMER_EN);
2295
Sujith4af9cf42009-02-12 10:06:47 +05302296 /* TSF Out of Range Threshold */
2297 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002298}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002299EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002300
Sujithf1dc5602008-10-29 10:16:30 +05302301/*******************/
2302/* HW Capabilities */
2303/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002304
Felix Fietkau60540692011-07-19 08:46:44 +02002305static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2306{
2307 eeprom_chainmask &= chip_chainmask;
2308 if (eeprom_chainmask)
2309 return eeprom_chainmask;
2310 else
2311 return chip_chainmask;
2312}
2313
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002314/**
2315 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2316 * @ah: the atheros hardware data structure
2317 *
2318 * We enable DFS support upstream on chipsets which have passed a series
2319 * of tests. The testing requirements are going to be documented. Desired
2320 * test requirements are documented at:
2321 *
2322 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2323 *
2324 * Once a new chipset gets properly tested an individual commit can be used
2325 * to document the testing for DFS for that chipset.
2326 */
2327static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2328{
2329
2330 switch (ah->hw_version.macVersion) {
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002331 /* for temporary testing DFS with 9280 */
2332 case AR_SREV_VERSION_9280:
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002333 /* AR9580 will likely be our first target to get testing on */
2334 case AR_SREV_VERSION_9580:
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002335 return true;
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002336 default:
2337 return false;
2338 }
2339}
2340
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002341int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002342{
Sujith2660b812009-02-09 13:27:26 +05302343 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002344 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002345 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002346
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302347 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002348 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002349
Sujithf74df6f2009-02-09 13:27:24 +05302350 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002351 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302352
Sujith2660b812009-02-09 13:27:26 +05302353 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302354 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002355 if (regulatory->current_rd == 0x64 ||
2356 regulatory->current_rd == 0x65)
2357 regulatory->current_rd += 5;
2358 else if (regulatory->current_rd == 0x41)
2359 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002360 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2361 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002362 }
Sujithdc2222a2008-08-14 13:26:55 +05302363
Sujithf74df6f2009-02-09 13:27:24 +05302364 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Felix Fietkau34689682014-10-25 17:19:34 +02002365
2366 if (eeval & AR5416_OPFLAGS_11A) {
2367 if (ah->disable_5ghz)
2368 ath_warn(common, "disabling 5GHz band\n");
2369 else
2370 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002371 }
2372
Felix Fietkau34689682014-10-25 17:19:34 +02002373 if (eeval & AR5416_OPFLAGS_11G) {
2374 if (ah->disable_2ghz)
2375 ath_warn(common, "disabling 2GHz band\n");
2376 else
2377 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
2378 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002379
Felix Fietkau34689682014-10-25 17:19:34 +02002380 if ((pCap->hw_caps & (ATH9K_HW_CAP_2GHZ | ATH9K_HW_CAP_5GHZ)) == 0) {
2381 ath_err(common, "both bands are disabled\n");
2382 return -EINVAL;
2383 }
Sujithf1dc5602008-10-29 10:16:30 +05302384
Sujith Manoharane41db612012-09-10 09:20:12 +05302385 if (AR_SREV_9485(ah) ||
2386 AR_SREV_9285(ah) ||
2387 AR_SREV_9330(ah) ||
2388 AR_SREV_9565(ah))
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302389 pCap->chip_chainmask = 1;
Felix Fietkau60540692011-07-19 08:46:44 +02002390 else if (!AR_SREV_9280_20_OR_LATER(ah))
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302391 pCap->chip_chainmask = 7;
2392 else if (!AR_SREV_9300_20_OR_LATER(ah) ||
2393 AR_SREV_9340(ah) ||
2394 AR_SREV_9462(ah) ||
2395 AR_SREV_9531(ah))
2396 pCap->chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002397 else
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302398 pCap->chip_chainmask = 7;
Felix Fietkau60540692011-07-19 08:46:44 +02002399
Sujithf74df6f2009-02-09 13:27:24 +05302400 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002401 /*
2402 * For AR9271 we will temporarilly uses the rx chainmax as read from
2403 * the EEPROM.
2404 */
Sujith8147f5d2009-02-20 15:13:23 +05302405 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002406 !(eeval & AR5416_OPFLAGS_11A) &&
2407 !(AR_SREV_9271(ah)))
2408 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302409 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002410 else if (AR_SREV_9100(ah))
2411 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302412 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002413 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302414 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302415
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302416 pCap->tx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->tx_chainmask);
2417 pCap->rx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002418 ah->txchainmask = pCap->tx_chainmask;
2419 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002420
Felix Fietkau7a370812010-09-22 12:34:52 +02002421 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302422
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002423 /* enable key search for every frame in an aggregate */
2424 if (AR_SREV_9300_20_OR_LATER(ah))
2425 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2426
Bruno Randolfce2220d2010-09-17 11:36:25 +09002427 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2428
Felix Fietkau0db156e2011-03-23 20:57:29 +01002429 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302430 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2431 else
2432 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2433
Sujith5b5fa352010-03-17 14:25:15 +05302434 if (AR_SREV_9271(ah))
2435 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302436 else if (AR_DEVID_7010(ah))
2437 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302438 else if (AR_SREV_9300_20_OR_LATER(ah))
2439 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2440 else if (AR_SREV_9287_11_OR_LATER(ah))
2441 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002442 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302443 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002444 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302445 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2446 else
2447 pCap->num_gpio_pins = AR_NUM_GPIO;
2448
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302449 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302450 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302451 else
Sujithf1dc5602008-10-29 10:16:30 +05302452 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302453
Johannes Berg74e13062013-07-03 20:55:38 +02002454#ifdef CONFIG_ATH9K_RFKILL
Sujith2660b812009-02-09 13:27:26 +05302455 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2456 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2457 ah->rfkill_gpio =
2458 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2459 ah->rfkill_polarity =
2460 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302461
2462 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2463 }
2464#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002465 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302466 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2467 else
2468 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302469
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302470 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302471 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2472 else
2473 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2474
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002475 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002476 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Miaoqing Panede6a5e2014-12-19 06:33:59 +05302477 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) &&
2478 !AR_SREV_9561(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002479 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2480
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002481 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2482 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2483 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002484 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002485 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002486 } else {
2487 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002488 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002489 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002490 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002491
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002492 if (AR_SREV_9300_20_OR_LATER(ah))
2493 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2494
Miaoqing Panede6a5e2014-12-19 06:33:59 +05302495 if (AR_SREV_9561(ah))
2496 ah->ent_mode = 0x3BDA000;
2497 else if (AR_SREV_9300_20_OR_LATER(ah))
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002498 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2499
Felix Fietkaua42acef2010-09-22 12:34:54 +02002500 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002501 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2502
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302503 if (AR_SREV_9285(ah)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002504 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2505 ant_div_ctl1 =
2506 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302507 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002508 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302509 ath_info(common, "Enable LNA combining\n");
2510 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002511 }
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302512 }
2513
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302514 if (AR_SREV_9300_20_OR_LATER(ah)) {
2515 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2516 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2517 }
2518
Sujith Manoharan06236e52012-09-16 08:07:12 +05302519 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302520 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302521 if ((ant_div_ctl1 >> 0x6) == 0x3) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302522 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302523 ath_info(common, "Enable LNA combining\n");
2524 }
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302525 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002526
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002527 if (ath9k_hw_dfs_tested(ah))
2528 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2529
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002530 tx_chainmask = pCap->tx_chainmask;
2531 rx_chainmask = pCap->rx_chainmask;
2532 while (tx_chainmask || rx_chainmask) {
2533 if (tx_chainmask & BIT(0))
2534 pCap->max_txchains++;
2535 if (rx_chainmask & BIT(0))
2536 pCap->max_rxchains++;
2537
2538 tx_chainmask >>= 1;
2539 rx_chainmask >>= 1;
2540 }
2541
Sujith Manoharana4a29542012-09-10 09:20:03 +05302542 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302543 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2544 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2545
Sujith Manoharan2b5e54e2013-06-24 18:18:46 +05302546 if (AR_SREV_9462_20_OR_LATER(ah))
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302547 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302548 }
2549
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302550 if (AR_SREV_9300_20_OR_LATER(ah) &&
2551 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2552 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2553
Sujith Manoharan12a44422015-01-30 19:05:33 +05302554#ifdef CONFIG_ATH9K_WOW
2555 if (AR_SREV_9462_20_OR_LATER(ah) || AR_SREV_9565_11_OR_LATER(ah))
2556 ah->wow.max_patterns = MAX_NUM_PATTERN;
2557 else
2558 ah->wow.max_patterns = MAX_NUM_PATTERN_LEGACY;
2559#endif
2560
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002561 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002562}
2563
Sujithf1dc5602008-10-29 10:16:30 +05302564/****************************/
2565/* GPIO / RFKILL / Antennae */
2566/****************************/
2567
Sujithcbe61d82009-02-09 13:27:12 +05302568static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302569 u32 gpio, u32 type)
2570{
2571 int addr;
2572 u32 gpio_shift, tmp;
2573
2574 if (gpio > 11)
2575 addr = AR_GPIO_OUTPUT_MUX3;
2576 else if (gpio > 5)
2577 addr = AR_GPIO_OUTPUT_MUX2;
2578 else
2579 addr = AR_GPIO_OUTPUT_MUX1;
2580
2581 gpio_shift = (gpio % 6) * 5;
2582
2583 if (AR_SREV_9280_20_OR_LATER(ah)
2584 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2585 REG_RMW(ah, addr, (type << gpio_shift),
2586 (0x1f << gpio_shift));
2587 } else {
2588 tmp = REG_READ(ah, addr);
2589 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2590 tmp &= ~(0x1f << gpio_shift);
2591 tmp |= (type << gpio_shift);
2592 REG_WRITE(ah, addr, tmp);
2593 }
2594}
2595
Sujithcbe61d82009-02-09 13:27:12 +05302596void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302597{
2598 u32 gpio_shift;
2599
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002600 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302601
Sujith88c1f4f2010-06-30 14:46:31 +05302602 if (AR_DEVID_7010(ah)) {
2603 gpio_shift = gpio;
2604 REG_RMW(ah, AR7010_GPIO_OE,
2605 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2606 (AR7010_GPIO_OE_MASK << gpio_shift));
2607 return;
2608 }
Sujithf1dc5602008-10-29 10:16:30 +05302609
Sujith88c1f4f2010-06-30 14:46:31 +05302610 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302611 REG_RMW(ah,
2612 AR_GPIO_OE_OUT,
2613 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2614 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2615}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002616EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302617
Sujithcbe61d82009-02-09 13:27:12 +05302618u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302619{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302620#define MS_REG_READ(x, y) \
2621 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2622
Sujith2660b812009-02-09 13:27:26 +05302623 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302624 return 0xffffffff;
2625
Sujith88c1f4f2010-06-30 14:46:31 +05302626 if (AR_DEVID_7010(ah)) {
2627 u32 val;
2628 val = REG_READ(ah, AR7010_GPIO_IN);
2629 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2630 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002631 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2632 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002633 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302634 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002635 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302636 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002637 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302638 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002639 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302640 return MS_REG_READ(AR928X, gpio) != 0;
2641 else
2642 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302643}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002644EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302645
Sujithcbe61d82009-02-09 13:27:12 +05302646void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302647 u32 ah_signal_type)
2648{
2649 u32 gpio_shift;
2650
Sujith88c1f4f2010-06-30 14:46:31 +05302651 if (AR_DEVID_7010(ah)) {
2652 gpio_shift = gpio;
2653 REG_RMW(ah, AR7010_GPIO_OE,
2654 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2655 (AR7010_GPIO_OE_MASK << gpio_shift));
2656 return;
2657 }
2658
Sujithf1dc5602008-10-29 10:16:30 +05302659 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302660 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302661 REG_RMW(ah,
2662 AR_GPIO_OE_OUT,
2663 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2664 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2665}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002666EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302667
Sujithcbe61d82009-02-09 13:27:12 +05302668void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302669{
Sujith88c1f4f2010-06-30 14:46:31 +05302670 if (AR_DEVID_7010(ah)) {
2671 val = val ? 0 : 1;
2672 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2673 AR_GPIO_BIT(gpio));
2674 return;
2675 }
2676
Sujith5b5fa352010-03-17 14:25:15 +05302677 if (AR_SREV_9271(ah))
2678 val = ~val;
2679
Sujithf1dc5602008-10-29 10:16:30 +05302680 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2681 AR_GPIO_BIT(gpio));
2682}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002683EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302684
Sujithcbe61d82009-02-09 13:27:12 +05302685void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302686{
2687 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2688}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002689EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302690
Sujithf1dc5602008-10-29 10:16:30 +05302691/*********************/
2692/* General Operation */
2693/*********************/
2694
Sujithcbe61d82009-02-09 13:27:12 +05302695u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302696{
2697 u32 bits = REG_READ(ah, AR_RX_FILTER);
2698 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2699
2700 if (phybits & AR_PHY_ERR_RADAR)
2701 bits |= ATH9K_RX_FILTER_PHYRADAR;
2702 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2703 bits |= ATH9K_RX_FILTER_PHYERR;
2704
2705 return bits;
2706}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002707EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302708
Sujithcbe61d82009-02-09 13:27:12 +05302709void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302710{
2711 u32 phybits;
2712
Sujith7d0d0df2010-04-16 11:53:57 +05302713 ENABLE_REGWRITE_BUFFER(ah);
2714
Sujith Manoharana4a29542012-09-10 09:20:03 +05302715 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302716 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2717
Sujith7ea310b2009-09-03 12:08:43 +05302718 REG_WRITE(ah, AR_RX_FILTER, bits);
2719
Sujithf1dc5602008-10-29 10:16:30 +05302720 phybits = 0;
2721 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2722 phybits |= AR_PHY_ERR_RADAR;
2723 if (bits & ATH9K_RX_FILTER_PHYERR)
2724 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2725 REG_WRITE(ah, AR_PHY_ERR, phybits);
2726
2727 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002728 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302729 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002730 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302731
2732 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302733}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002734EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302735
Sujithcbe61d82009-02-09 13:27:12 +05302736bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302737{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302738 if (ath9k_hw_mci_is_enabled(ah))
2739 ar9003_mci_bt_gain_ctrl(ah);
2740
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302741 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2742 return false;
2743
2744 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002745 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302746 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302747}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002748EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302749
Sujithcbe61d82009-02-09 13:27:12 +05302750bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302751{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002752 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302753 return false;
2754
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302755 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2756 return false;
2757
2758 ath9k_hw_init_pll(ah, NULL);
2759 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302760}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002761EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302762
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002763static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302764{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002765 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002766
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002767 if (IS_CHAN_2GHZ(chan))
2768 gain_param = EEP_ANTENNA_GAIN_2G;
2769 else
2770 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302771
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002772 return ah->eep_ops->get_eeprom(ah, gain_param);
2773}
2774
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002775void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2776 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002777{
2778 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2779 struct ieee80211_channel *channel;
2780 int chan_pwr, new_pwr, max_gain;
2781 int ant_gain, ant_reduction = 0;
2782
2783 if (!chan)
2784 return;
2785
2786 channel = chan->chan;
2787 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2788 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2789 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2790
2791 ant_gain = get_antenna_gain(ah, chan);
2792 if (ant_gain > max_gain)
2793 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302794
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002795 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002796 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002797 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002798}
2799
2800void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2801{
2802 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2803 struct ath9k_channel *chan = ah->curchan;
2804 struct ieee80211_channel *channel = chan->chan;
2805
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002806 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002807 if (test)
2808 channel->max_power = MAX_RATE_POWER / 2;
2809
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002810 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002811
2812 if (test)
2813 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302814}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002815EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302816
Sujithcbe61d82009-02-09 13:27:12 +05302817void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302818{
Sujith2660b812009-02-09 13:27:26 +05302819 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302820}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002821EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302822
Sujithcbe61d82009-02-09 13:27:12 +05302823void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302824{
2825 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2826 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2827}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002828EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302829
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002830void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302831{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002832 struct ath_common *common = ath9k_hw_common(ah);
2833
2834 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2835 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2836 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302837}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002838EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302839
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002840#define ATH9K_MAX_TSF_READ 10
2841
Sujithcbe61d82009-02-09 13:27:12 +05302842u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302843{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002844 u32 tsf_lower, tsf_upper1, tsf_upper2;
2845 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302846
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002847 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2848 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2849 tsf_lower = REG_READ(ah, AR_TSF_L32);
2850 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2851 if (tsf_upper2 == tsf_upper1)
2852 break;
2853 tsf_upper1 = tsf_upper2;
2854 }
Sujithf1dc5602008-10-29 10:16:30 +05302855
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002856 WARN_ON( i == ATH9K_MAX_TSF_READ );
2857
2858 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302859}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002860EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302861
Sujithcbe61d82009-02-09 13:27:12 +05302862void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002863{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002864 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002865 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002866}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002867EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002868
Sujithcbe61d82009-02-09 13:27:12 +05302869void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302870{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002871 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2872 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002873 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002874 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002875
Sujithf1dc5602008-10-29 10:16:30 +05302876 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002877}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002878EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002879
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302880void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002881{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302882 if (set)
Sujith2660b812009-02-09 13:27:26 +05302883 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002884 else
Sujith2660b812009-02-09 13:27:26 +05302885 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002886}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002887EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002888
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002889void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002890{
Sujithf1dc5602008-10-29 10:16:30 +05302891 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002892
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002893 if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302894 macmode = AR_2040_JOINED_RX_CLEAR;
2895 else
2896 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002897
Sujithf1dc5602008-10-29 10:16:30 +05302898 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002899}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302900
2901/* HW Generic timers configuration */
2902
2903static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2904{
2905 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2906 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2907 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2908 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2909 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2910 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2911 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2912 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2913 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2914 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2915 AR_NDP2_TIMER_MODE, 0x0002},
2916 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2917 AR_NDP2_TIMER_MODE, 0x0004},
2918 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2919 AR_NDP2_TIMER_MODE, 0x0008},
2920 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2921 AR_NDP2_TIMER_MODE, 0x0010},
2922 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2923 AR_NDP2_TIMER_MODE, 0x0020},
2924 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2925 AR_NDP2_TIMER_MODE, 0x0040},
2926 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2927 AR_NDP2_TIMER_MODE, 0x0080}
2928};
2929
2930/* HW generic timer primitives */
2931
Felix Fietkaudd347f22011-03-22 21:54:17 +01002932u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302933{
2934 return REG_READ(ah, AR_TSF_L32);
2935}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002936EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302937
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05302938void ath9k_hw_gen_timer_start_tsf2(struct ath_hw *ah)
2939{
2940 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2941
2942 if (timer_table->tsf2_enabled) {
2943 REG_SET_BIT(ah, AR_DIRECT_CONNECT, AR_DC_AP_STA_EN);
2944 REG_SET_BIT(ah, AR_RESET_TSF, AR_RESET_TSF2_ONCE);
2945 }
2946}
2947
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302948struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2949 void (*trigger)(void *),
2950 void (*overflow)(void *),
2951 void *arg,
2952 u8 timer_index)
2953{
2954 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2955 struct ath_gen_timer *timer;
2956
Felix Fietkauc67ce332013-12-14 18:03:38 +01002957 if ((timer_index < AR_FIRST_NDP_TIMER) ||
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05302958 (timer_index >= ATH_MAX_GEN_TIMER))
2959 return NULL;
2960
2961 if ((timer_index > AR_FIRST_NDP_TIMER) &&
2962 !AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkauc67ce332013-12-14 18:03:38 +01002963 return NULL;
2964
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302965 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
Joe Perches14f8dc42013-02-07 11:46:27 +00002966 if (timer == NULL)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302967 return NULL;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302968
2969 /* allocate a hardware generic timer slot */
2970 timer_table->timers[timer_index] = timer;
2971 timer->index = timer_index;
2972 timer->trigger = trigger;
2973 timer->overflow = overflow;
2974 timer->arg = arg;
2975
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05302976 if ((timer_index > AR_FIRST_NDP_TIMER) && !timer_table->tsf2_enabled) {
2977 timer_table->tsf2_enabled = true;
2978 ath9k_hw_gen_timer_start_tsf2(ah);
2979 }
2980
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302981 return timer;
2982}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002983EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302984
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002985void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2986 struct ath_gen_timer *timer,
Felix Fietkauc67ce332013-12-14 18:03:38 +01002987 u32 timer_next,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002988 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302989{
2990 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Felix Fietkauc67ce332013-12-14 18:03:38 +01002991 u32 mask = 0;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302992
Felix Fietkauc67ce332013-12-14 18:03:38 +01002993 timer_table->timer_mask |= BIT(timer->index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302994
2995 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302996 * Program generic timer registers
2997 */
2998 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2999 timer_next);
3000 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
3001 timer_period);
3002 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3003 gen_tmr_configuration[timer->index].mode_mask);
3004
Sujith Manoharana4a29542012-09-10 09:20:03 +05303005 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303006 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303007 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303008 * to use. But we still follow the old rule, 0 - 7 use tsf and
3009 * 8 - 15 use tsf2.
3010 */
3011 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
3012 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3013 (1 << timer->index));
3014 else
3015 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3016 (1 << timer->index));
3017 }
3018
Felix Fietkauc67ce332013-12-14 18:03:38 +01003019 if (timer->trigger)
3020 mask |= SM(AR_GENTMR_BIT(timer->index),
3021 AR_IMR_S5_GENTIMER_TRIG);
3022 if (timer->overflow)
3023 mask |= SM(AR_GENTMR_BIT(timer->index),
3024 AR_IMR_S5_GENTIMER_THRESH);
3025
3026 REG_SET_BIT(ah, AR_IMR_S5, mask);
3027
3028 if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
3029 ah->imask |= ATH9K_INT_GENTIMER;
3030 ath9k_hw_set_interrupts(ah);
3031 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303032}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003033EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303034
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003035void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303036{
3037 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3038
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303039 /* Clear generic timer enable bits. */
3040 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3041 gen_tmr_configuration[timer->index].mode_mask);
3042
Sujith Manoharanb7f59762012-09-11 10:46:24 +05303043 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3044 /*
3045 * Need to switch back to TSF if it was using TSF2.
3046 */
3047 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
3048 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3049 (1 << timer->index));
3050 }
3051 }
3052
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303053 /* Disable both trigger and thresh interrupt masks */
3054 REG_CLR_BIT(ah, AR_IMR_S5,
3055 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3056 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3057
Felix Fietkauc67ce332013-12-14 18:03:38 +01003058 timer_table->timer_mask &= ~BIT(timer->index);
3059
3060 if (timer_table->timer_mask == 0) {
3061 ah->imask &= ~ATH9K_INT_GENTIMER;
3062 ath9k_hw_set_interrupts(ah);
3063 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303064}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003065EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303066
3067void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3068{
3069 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3070
3071 /* free the hardware generic timer slot */
3072 timer_table->timers[timer->index] = NULL;
3073 kfree(timer);
3074}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003075EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303076
3077/*
3078 * Generic Timer Interrupts handling
3079 */
3080void ath_gen_timer_isr(struct ath_hw *ah)
3081{
3082 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3083 struct ath_gen_timer *timer;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003084 unsigned long trigger_mask, thresh_mask;
3085 unsigned int index;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303086
3087 /* get hardware generic timer interrupt status */
3088 trigger_mask = ah->intr_gen_timer_trigger;
3089 thresh_mask = ah->intr_gen_timer_thresh;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003090 trigger_mask &= timer_table->timer_mask;
3091 thresh_mask &= timer_table->timer_mask;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303092
Felix Fietkauc67ce332013-12-14 18:03:38 +01003093 for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303094 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003095 if (!timer)
3096 continue;
3097 if (!timer->overflow)
3098 continue;
Felix Fietkaua6a172b2013-12-20 16:18:45 +01003099
3100 trigger_mask &= ~BIT(index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303101 timer->overflow(timer->arg);
3102 }
3103
Felix Fietkauc67ce332013-12-14 18:03:38 +01003104 for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303105 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003106 if (!timer)
3107 continue;
3108 if (!timer->trigger)
3109 continue;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303110 timer->trigger(timer->arg);
3111 }
3112}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003113EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003114
Sujith05020d22010-03-17 14:25:23 +05303115/********/
3116/* HTC */
3117/********/
3118
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003119static struct {
3120 u32 version;
3121 const char * name;
3122} ath_mac_bb_names[] = {
3123 /* Devices with external radios */
3124 { AR_SREV_VERSION_5416_PCI, "5416" },
3125 { AR_SREV_VERSION_5416_PCIE, "5418" },
3126 { AR_SREV_VERSION_9100, "9100" },
3127 { AR_SREV_VERSION_9160, "9160" },
3128 /* Single-chip solutions */
3129 { AR_SREV_VERSION_9280, "9280" },
3130 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003131 { AR_SREV_VERSION_9287, "9287" },
3132 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003133 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003134 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003135 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303136 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303137 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003138 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303139 { AR_SREV_VERSION_9565, "9565" },
Sujith Manoharanc08148b2014-03-17 15:02:46 +05303140 { AR_SREV_VERSION_9531, "9531" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003141};
3142
3143/* For devices with external radios */
3144static struct {
3145 u16 version;
3146 const char * name;
3147} ath_rf_names[] = {
3148 { 0, "5133" },
3149 { AR_RAD5133_SREV_MAJOR, "5133" },
3150 { AR_RAD5122_SREV_MAJOR, "5122" },
3151 { AR_RAD2133_SREV_MAJOR, "2133" },
3152 { AR_RAD2122_SREV_MAJOR, "2122" }
3153};
3154
3155/*
3156 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3157 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003158static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003159{
3160 int i;
3161
3162 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3163 if (ath_mac_bb_names[i].version == mac_bb_version) {
3164 return ath_mac_bb_names[i].name;
3165 }
3166 }
3167
3168 return "????";
3169}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003170
3171/*
3172 * Return the RF name. "????" is returned if the RF is unknown.
3173 * Used for devices with external radios.
3174 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003175static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003176{
3177 int i;
3178
3179 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3180 if (ath_rf_names[i].version == rf_version) {
3181 return ath_rf_names[i].name;
3182 }
3183 }
3184
3185 return "????";
3186}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003187
3188void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3189{
3190 int used;
3191
3192 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003193 if (AR_SREV_9280_20_OR_LATER(ah)) {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003194 used = scnprintf(hw_name, len,
3195 "Atheros AR%s Rev:%x",
3196 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3197 ah->hw_version.macRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003198 }
3199 else {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003200 used = scnprintf(hw_name, len,
3201 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3202 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3203 ah->hw_version.macRev,
3204 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
3205 & AR_RADIO_SREV_MAJOR)),
3206 ah->hw_version.phyRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003207 }
3208
3209 hw_name[used] = '\0';
3210}
3211EXPORT_SYMBOL(ath9k_hw_name);