blob: fcefa45162b1406d880ef77ad4e693b22284ccfe [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200142static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143 i915_reg_t reg)
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300144{
145 u32 val = I915_READ(reg);
146
147 if (val == 0)
148 return;
149
150 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200151 i915_mmio_reg_offset(reg), val);
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300152 I915_WRITE(reg, 0xffffffff);
153 POSTING_READ(reg);
154 I915_WRITE(reg, 0xffffffff);
155 POSTING_READ(reg);
156}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300157
Paulo Zanoni35079892014-04-01 15:37:15 -0300158#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300159 gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300160 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200161 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
162 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163} while (0)
164
165#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300166 gen5_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300167 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200168 I915_WRITE(type##IMR, (imr_val)); \
169 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300170} while (0)
171
Imre Deakc9a9a262014-11-05 20:48:37 +0200172static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530173static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Imre Deakc9a9a262014-11-05 20:48:37 +0200174
Egbert Eich0706f172015-09-23 16:15:27 +0200175/* For display hotplug interrupt */
176static inline void
177i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
178 uint32_t mask,
179 uint32_t bits)
180{
181 uint32_t val;
182
Chris Wilson67520412017-03-02 13:28:01 +0000183 lockdep_assert_held(&dev_priv->irq_lock);
Egbert Eich0706f172015-09-23 16:15:27 +0200184 WARN_ON(bits & ~mask);
185
186 val = I915_READ(PORT_HOTPLUG_EN);
187 val &= ~mask;
188 val |= bits;
189 I915_WRITE(PORT_HOTPLUG_EN, val);
190}
191
192/**
193 * i915_hotplug_interrupt_update - update hotplug interrupt enable
194 * @dev_priv: driver private
195 * @mask: bits to update
196 * @bits: bits to enable
197 * NOTE: the HPD enable bits are modified both inside and outside
198 * of an interrupt context. To avoid that read-modify-write cycles
199 * interfer, these bits are protected by a spinlock. Since this
200 * function is usually not called from a context where the lock is
201 * held already, this function acquires the lock itself. A non-locking
202 * version is also available.
203 */
204void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
205 uint32_t mask,
206 uint32_t bits)
207{
208 spin_lock_irq(&dev_priv->irq_lock);
209 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
210 spin_unlock_irq(&dev_priv->irq_lock);
211}
212
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300213/**
214 * ilk_update_display_irq - update DEIMR
215 * @dev_priv: driver private
216 * @interrupt_mask: mask of interrupt bits to update
217 * @enabled_irq_mask: mask of interrupt bits to enable
218 */
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +0200219void ilk_update_display_irq(struct drm_i915_private *dev_priv,
220 uint32_t interrupt_mask,
221 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800222{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300223 uint32_t new_val;
224
Chris Wilson67520412017-03-02 13:28:01 +0000225 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200226
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300227 WARN_ON(enabled_irq_mask & ~interrupt_mask);
228
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700229 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300230 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300231
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300232 new_val = dev_priv->irq_mask;
233 new_val &= ~interrupt_mask;
234 new_val |= (~enabled_irq_mask & interrupt_mask);
235
236 if (new_val != dev_priv->irq_mask) {
237 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000238 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000239 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800240 }
241}
242
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300243/**
244 * ilk_update_gt_irq - update GTIMR
245 * @dev_priv: driver private
246 * @interrupt_mask: mask of interrupt bits to update
247 * @enabled_irq_mask: mask of interrupt bits to enable
248 */
249static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
250 uint32_t interrupt_mask,
251 uint32_t enabled_irq_mask)
252{
Chris Wilson67520412017-03-02 13:28:01 +0000253 lockdep_assert_held(&dev_priv->irq_lock);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300254
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100255 WARN_ON(enabled_irq_mask & ~interrupt_mask);
256
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700257 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300258 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300259
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300260 dev_priv->gt_irq_mask &= ~interrupt_mask;
261 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
262 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300263}
264
Daniel Vetter480c8032014-07-16 09:49:40 +0200265void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300266{
267 ilk_update_gt_irq(dev_priv, mask, mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +0100268 POSTING_READ_FW(GTIMR);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300269}
270
Daniel Vetter480c8032014-07-16 09:49:40 +0200271void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300272{
273 ilk_update_gt_irq(dev_priv, mask, 0);
274}
275
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200276static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200277{
278 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
279}
280
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200281static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
Imre Deaka72fbc32014-11-05 20:48:31 +0200282{
283 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
284}
285
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200286static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200287{
288 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
289}
290
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300291/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200292 * snb_update_pm_irq - update GEN6_PMIMR
293 * @dev_priv: driver private
294 * @interrupt_mask: mask of interrupt bits to update
295 * @enabled_irq_mask: mask of interrupt bits to enable
296 */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300297static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
298 uint32_t interrupt_mask,
299 uint32_t enabled_irq_mask)
300{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300301 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300302
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100303 WARN_ON(enabled_irq_mask & ~interrupt_mask);
304
Chris Wilson67520412017-03-02 13:28:01 +0000305 lockdep_assert_held(&dev_priv->irq_lock);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300306
Akash Goelf4e9af42016-10-12 21:54:30 +0530307 new_val = dev_priv->pm_imr;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300308 new_val &= ~interrupt_mask;
309 new_val |= (~enabled_irq_mask & interrupt_mask);
310
Akash Goelf4e9af42016-10-12 21:54:30 +0530311 if (new_val != dev_priv->pm_imr) {
312 dev_priv->pm_imr = new_val;
313 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
Imre Deaka72fbc32014-11-05 20:48:31 +0200314 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300315 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300316}
317
Akash Goelf4e9af42016-10-12 21:54:30 +0530318void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300319{
Imre Deak9939fba2014-11-20 23:01:47 +0200320 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
321 return;
322
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300323 snb_update_pm_irq(dev_priv, mask, mask);
324}
325
Akash Goelf4e9af42016-10-12 21:54:30 +0530326static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Imre Deak9939fba2014-11-20 23:01:47 +0200327{
328 snb_update_pm_irq(dev_priv, mask, 0);
329}
330
Akash Goelf4e9af42016-10-12 21:54:30 +0530331void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300332{
Imre Deak9939fba2014-11-20 23:01:47 +0200333 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
334 return;
335
Akash Goelf4e9af42016-10-12 21:54:30 +0530336 __gen6_mask_pm_irq(dev_priv, mask);
337}
338
339void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
340{
341 i915_reg_t reg = gen6_pm_iir(dev_priv);
342
Chris Wilson67520412017-03-02 13:28:01 +0000343 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530344
345 I915_WRITE(reg, reset_mask);
346 I915_WRITE(reg, reset_mask);
347 POSTING_READ(reg);
348}
349
350void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
351{
Chris Wilson67520412017-03-02 13:28:01 +0000352 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530353
354 dev_priv->pm_ier |= enable_mask;
355 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
356 gen6_unmask_pm_irq(dev_priv, enable_mask);
357 /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
358}
359
360void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
361{
Chris Wilson67520412017-03-02 13:28:01 +0000362 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530363
364 dev_priv->pm_ier &= ~disable_mask;
365 __gen6_mask_pm_irq(dev_priv, disable_mask);
366 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
367 /* though a barrier is missing here, but don't really need a one */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300368}
369
Chris Wilsondc979972016-05-10 14:10:04 +0100370void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deak3cc134e2014-11-19 15:30:03 +0200371{
Imre Deak3cc134e2014-11-19 15:30:03 +0200372 spin_lock_irq(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530373 gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
Imre Deak096fad92015-03-23 19:11:35 +0200374 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200375 spin_unlock_irq(&dev_priv->irq_lock);
376}
377
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100378void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200379{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100380 if (READ_ONCE(dev_priv->rps.interrupts_enabled))
381 return;
382
Imre Deakb900b942014-11-05 20:48:48 +0200383 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100384 WARN_ON_ONCE(dev_priv->rps.pm_iir);
385 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200386 dev_priv->rps.interrupts_enabled = true;
Imre Deakb900b942014-11-05 20:48:48 +0200387 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200388
Imre Deakb900b942014-11-05 20:48:48 +0200389 spin_unlock_irq(&dev_priv->irq_lock);
390}
391
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100392void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200393{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100394 if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
395 return;
396
Imre Deakd4d70aa2014-11-19 15:30:04 +0200397 spin_lock_irq(&dev_priv->irq_lock);
398 dev_priv->rps.interrupts_enabled = false;
Imre Deak9939fba2014-11-20 23:01:47 +0200399
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100400 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
Imre Deak9939fba2014-11-20 23:01:47 +0200401
Akash Goelf4e9af42016-10-12 21:54:30 +0530402 gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200403
404 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson91c8a322016-07-05 10:40:23 +0100405 synchronize_irq(dev_priv->drm.irq);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100406
407 /* Now that we will not be generating any more work, flush any
408 * outsanding tasks. As we are called on the RPS idle path,
409 * we will reset the GPU to minimum frequencies, so the current
410 * state of the worker can be discarded.
411 */
412 cancel_work_sync(&dev_priv->rps.work);
413 gen6_reset_rps_interrupts(dev_priv);
Imre Deakb900b942014-11-05 20:48:48 +0200414}
415
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530416void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
417{
418 spin_lock_irq(&dev_priv->irq_lock);
419 gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
420 spin_unlock_irq(&dev_priv->irq_lock);
421}
422
423void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
424{
425 spin_lock_irq(&dev_priv->irq_lock);
426 if (!dev_priv->guc.interrupts_enabled) {
427 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
428 dev_priv->pm_guc_events);
429 dev_priv->guc.interrupts_enabled = true;
430 gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
431 }
432 spin_unlock_irq(&dev_priv->irq_lock);
433}
434
435void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
436{
437 spin_lock_irq(&dev_priv->irq_lock);
438 dev_priv->guc.interrupts_enabled = false;
439
440 gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
441
442 spin_unlock_irq(&dev_priv->irq_lock);
443 synchronize_irq(dev_priv->drm.irq);
444
445 gen9_reset_guc_interrupts(dev_priv);
446}
447
Ben Widawsky09610212014-05-15 20:58:08 +0300448/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200449 * bdw_update_port_irq - update DE port interrupt
450 * @dev_priv: driver private
451 * @interrupt_mask: mask of interrupt bits to update
452 * @enabled_irq_mask: mask of interrupt bits to enable
453 */
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300454static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
455 uint32_t interrupt_mask,
456 uint32_t enabled_irq_mask)
457{
458 uint32_t new_val;
459 uint32_t old_val;
460
Chris Wilson67520412017-03-02 13:28:01 +0000461 lockdep_assert_held(&dev_priv->irq_lock);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300462
463 WARN_ON(enabled_irq_mask & ~interrupt_mask);
464
465 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
466 return;
467
468 old_val = I915_READ(GEN8_DE_PORT_IMR);
469
470 new_val = old_val;
471 new_val &= ~interrupt_mask;
472 new_val |= (~enabled_irq_mask & interrupt_mask);
473
474 if (new_val != old_val) {
475 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
476 POSTING_READ(GEN8_DE_PORT_IMR);
477 }
478}
479
480/**
Ville Syrjälä013d3752015-11-23 18:06:17 +0200481 * bdw_update_pipe_irq - update DE pipe interrupt
482 * @dev_priv: driver private
483 * @pipe: pipe whose interrupt to update
484 * @interrupt_mask: mask of interrupt bits to update
485 * @enabled_irq_mask: mask of interrupt bits to enable
486 */
487void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
488 enum pipe pipe,
489 uint32_t interrupt_mask,
490 uint32_t enabled_irq_mask)
491{
492 uint32_t new_val;
493
Chris Wilson67520412017-03-02 13:28:01 +0000494 lockdep_assert_held(&dev_priv->irq_lock);
Ville Syrjälä013d3752015-11-23 18:06:17 +0200495
496 WARN_ON(enabled_irq_mask & ~interrupt_mask);
497
498 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
499 return;
500
501 new_val = dev_priv->de_irq_mask[pipe];
502 new_val &= ~interrupt_mask;
503 new_val |= (~enabled_irq_mask & interrupt_mask);
504
505 if (new_val != dev_priv->de_irq_mask[pipe]) {
506 dev_priv->de_irq_mask[pipe] = new_val;
507 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
508 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
509 }
510}
511
512/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200513 * ibx_display_interrupt_update - update SDEIMR
514 * @dev_priv: driver private
515 * @interrupt_mask: mask of interrupt bits to update
516 * @enabled_irq_mask: mask of interrupt bits to enable
517 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200518void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
519 uint32_t interrupt_mask,
520 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200521{
522 uint32_t sdeimr = I915_READ(SDEIMR);
523 sdeimr &= ~interrupt_mask;
524 sdeimr |= (~enabled_irq_mask & interrupt_mask);
525
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100526 WARN_ON(enabled_irq_mask & ~interrupt_mask);
527
Chris Wilson67520412017-03-02 13:28:01 +0000528 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterfee884e2013-07-04 23:35:21 +0200529
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700530 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300531 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300532
Daniel Vetterfee884e2013-07-04 23:35:21 +0200533 I915_WRITE(SDEIMR, sdeimr);
534 POSTING_READ(SDEIMR);
535}
Paulo Zanoni86642812013-04-12 17:57:57 -0300536
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100537static void
Imre Deak755e9012014-02-10 18:42:47 +0200538__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
539 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800540{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200541 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200542 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800543
Chris Wilson67520412017-03-02 13:28:01 +0000544 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200545 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200546
Ville Syrjälä04feced2014-04-03 13:28:33 +0300547 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
548 status_mask & ~PIPESTAT_INT_STATUS_MASK,
549 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
550 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200551 return;
552
553 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200554 return;
555
Imre Deak91d181d2014-02-10 18:42:49 +0200556 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
557
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200558 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200559 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200560 I915_WRITE(reg, pipestat);
561 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800562}
563
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100564static void
Imre Deak755e9012014-02-10 18:42:47 +0200565__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
566 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800567{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200568 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200569 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800570
Chris Wilson67520412017-03-02 13:28:01 +0000571 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200572 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200573
Ville Syrjälä04feced2014-04-03 13:28:33 +0300574 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
575 status_mask & ~PIPESTAT_INT_STATUS_MASK,
576 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
577 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200578 return;
579
Imre Deak755e9012014-02-10 18:42:47 +0200580 if ((pipestat & enable_mask) == 0)
581 return;
582
Imre Deak91d181d2014-02-10 18:42:49 +0200583 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
584
Imre Deak755e9012014-02-10 18:42:47 +0200585 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200586 I915_WRITE(reg, pipestat);
587 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800588}
589
Imre Deak10c59c52014-02-10 18:42:48 +0200590static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
591{
592 u32 enable_mask = status_mask << 16;
593
594 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300595 * On pipe A we don't support the PSR interrupt yet,
596 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200597 */
598 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
599 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300600 /*
601 * On pipe B and C we don't support the PSR interrupt yet, on pipe
602 * A the same bit is for perf counters which we don't use either.
603 */
604 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
605 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200606
607 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
608 SPRITE0_FLIP_DONE_INT_EN_VLV |
609 SPRITE1_FLIP_DONE_INT_EN_VLV);
610 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
611 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
612 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
613 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
614
615 return enable_mask;
616}
617
Imre Deak755e9012014-02-10 18:42:47 +0200618void
619i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
620 u32 status_mask)
621{
622 u32 enable_mask;
623
Wayne Boyer666a4532015-12-09 12:29:35 -0800624 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100625 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200626 status_mask);
627 else
628 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200629 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
630}
631
632void
633i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
634 u32 status_mask)
635{
636 u32 enable_mask;
637
Wayne Boyer666a4532015-12-09 12:29:35 -0800638 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100639 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200640 status_mask);
641 else
642 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200643 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
644}
645
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000646/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300647 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100648 * @dev_priv: i915 device private
Zhao Yakui01c66882009-10-28 05:10:00 +0000649 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100650static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
Zhao Yakui01c66882009-10-28 05:10:00 +0000651{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100652 if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300653 return;
654
Daniel Vetter13321782014-09-15 14:55:29 +0200655 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000656
Imre Deak755e9012014-02-10 18:42:47 +0200657 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100658 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200659 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200660 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000661
Daniel Vetter13321782014-09-15 14:55:29 +0200662 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000663}
664
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300665/*
666 * This timing diagram depicts the video signal in and
667 * around the vertical blanking period.
668 *
669 * Assumptions about the fictitious mode used in this example:
670 * vblank_start >= 3
671 * vsync_start = vblank_start + 1
672 * vsync_end = vblank_start + 2
673 * vtotal = vblank_start + 3
674 *
675 * start of vblank:
676 * latch double buffered registers
677 * increment frame counter (ctg+)
678 * generate start of vblank interrupt (gen4+)
679 * |
680 * | frame start:
681 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
682 * | may be shifted forward 1-3 extra lines via PIPECONF
683 * | |
684 * | | start of vsync:
685 * | | generate vsync interrupt
686 * | | |
687 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
688 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
689 * ----va---> <-----------------vb--------------------> <--------va-------------
690 * | | <----vs-----> |
691 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
692 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
693 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
694 * | | |
695 * last visible pixel first visible pixel
696 * | increment frame counter (gen3/4)
697 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
698 *
699 * x = horizontal active
700 * _ = horizontal blanking
701 * hs = horizontal sync
702 * va = vertical active
703 * vb = vertical blanking
704 * vs = vertical sync
705 * vbs = vblank_start (number)
706 *
707 * Summary:
708 * - most events happen at the start of horizontal sync
709 * - frame start happens at the start of horizontal blank, 1-4 lines
710 * (depending on PIPECONF settings) after the start of vblank
711 * - gen3/4 pixel and frame counter are synchronized with the start
712 * of horizontal active on the first line of vertical active
713 */
714
Keith Packard42f52ef2008-10-18 19:39:29 -0700715/* Called from drm generic code, passed a 'crtc', which
716 * we use as a pipe index
717 */
Thierry Reding88e72712015-09-24 18:35:31 +0200718static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700719{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100720 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200721 i915_reg_t high_frame, low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300722 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Ville Syrjälä98187832016-10-31 22:37:10 +0200723 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
724 pipe);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200725 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Ville Syrjälä694e4092017-03-09 17:44:30 +0200726 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700727
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100728 htotal = mode->crtc_htotal;
729 hsync_start = mode->crtc_hsync_start;
730 vbl_start = mode->crtc_vblank_start;
731 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
732 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300733
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300734 /* Convert to pixel count */
735 vbl_start *= htotal;
736
737 /* Start of vblank event occurs at start of hsync */
738 vbl_start -= htotal - hsync_start;
739
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800740 high_frame = PIPEFRAME(pipe);
741 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100742
Ville Syrjälä694e4092017-03-09 17:44:30 +0200743 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
744
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700745 /*
746 * High & low register fields aren't synchronized, so make sure
747 * we get a low value that's stable across two reads of the high
748 * register.
749 */
750 do {
Ville Syrjälä694e4092017-03-09 17:44:30 +0200751 high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
752 low = I915_READ_FW(low_frame);
753 high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700754 } while (high1 != high2);
755
Ville Syrjälä694e4092017-03-09 17:44:30 +0200756 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
757
Chris Wilson5eddb702010-09-11 13:48:45 +0100758 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300759 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100760 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300761
762 /*
763 * The frame counter increments at beginning of active.
764 * Cook up a vblank counter by also checking the pixel
765 * counter against vblank start.
766 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200767 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700768}
769
Dave Airlie974e59b2015-10-30 09:45:33 +1000770static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800771{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100772 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800773
Ville Syrjälä649636e2015-09-22 19:50:01 +0300774 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800775}
776
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300777/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300778static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
779{
780 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100781 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200782 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300783 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300784 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300785
Ville Syrjälä72259532017-03-02 19:15:05 +0200786 if (!crtc->active)
787 return -1;
788
Ville Syrjälä80715b22014-05-15 20:23:23 +0300789 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300790 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
791 vtotal /= 2;
792
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100793 if (IS_GEN2(dev_priv))
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300794 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300795 else
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300796 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300797
798 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700799 * On HSW, the DSL reg (0x70000) appears to return 0 if we
800 * read it just before the start of vblank. So try it again
801 * so we don't accidentally end up spanning a vblank frame
802 * increment, causing the pipe_update_end() code to squak at us.
803 *
804 * The nature of this problem means we can't simply check the ISR
805 * bit and return the vblank start value; nor can we use the scanline
806 * debug register in the transcoder as it appears to have the same
807 * problem. We may need to extend this to include other platforms,
808 * but so far testing only shows the problem on HSW.
809 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100810 if (HAS_DDI(dev_priv) && !position) {
Jesse Barnes41b578f2015-09-22 12:15:54 -0700811 int i, temp;
812
813 for (i = 0; i < 100; i++) {
814 udelay(1);
Ville Syrjälä707bdd32017-03-09 17:44:31 +0200815 temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Jesse Barnes41b578f2015-09-22 12:15:54 -0700816 if (temp != position) {
817 position = temp;
818 break;
819 }
820 }
821 }
822
823 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300824 * See update_scanline_offset() for the details on the
825 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300826 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300827 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300828}
829
Thierry Reding88e72712015-09-24 18:35:31 +0200830static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200831 unsigned int flags, int *vpos, int *hpos,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +0300832 ktime_t *stime, ktime_t *etime,
833 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100834{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100835 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä98187832016-10-31 22:37:10 +0200836 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
837 pipe);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300838 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300839 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100840 bool in_vbl = true;
841 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100842 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100843
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200844 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100845 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800846 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100847 return 0;
848 }
849
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300850 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300851 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300852 vtotal = mode->crtc_vtotal;
853 vbl_start = mode->crtc_vblank_start;
854 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100855
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200856 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
857 vbl_start = DIV_ROUND_UP(vbl_start, 2);
858 vbl_end /= 2;
859 vtotal /= 2;
860 }
861
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300862 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
863
Mario Kleinerad3543e2013-10-30 05:13:08 +0100864 /*
865 * Lock uncore.lock, as we will do multiple timing critical raw
866 * register reads, potentially with preemption disabled, so the
867 * following code must not block on uncore.lock.
868 */
869 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300870
Mario Kleinerad3543e2013-10-30 05:13:08 +0100871 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
872
873 /* Get optional system timestamp before query. */
874 if (stime)
875 *stime = ktime_get();
876
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100877 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100878 /* No obvious pixelcount register. Only query vertical
879 * scanout position from Display scan line register.
880 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300881 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100882 } else {
883 /* Have access to pixelcount since start of frame.
884 * We can split this into vertical and horizontal
885 * scanout position.
886 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300887 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100888
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300889 /* convert to pixel counts */
890 vbl_start *= htotal;
891 vbl_end *= htotal;
892 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300893
894 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300895 * In interlaced modes, the pixel counter counts all pixels,
896 * so one field will have htotal more pixels. In order to avoid
897 * the reported position from jumping backwards when the pixel
898 * counter is beyond the length of the shorter field, just
899 * clamp the position the length of the shorter field. This
900 * matches how the scanline counter based position works since
901 * the scanline counter doesn't count the two half lines.
902 */
903 if (position >= vtotal)
904 position = vtotal - 1;
905
906 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300907 * Start of vblank interrupt is triggered at start of hsync,
908 * just prior to the first active line of vblank. However we
909 * consider lines to start at the leading edge of horizontal
910 * active. So, should we get here before we've crossed into
911 * the horizontal active of the first line in vblank, we would
912 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
913 * always add htotal-hsync_start to the current pixel position.
914 */
915 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300916 }
917
Mario Kleinerad3543e2013-10-30 05:13:08 +0100918 /* Get optional system timestamp after query. */
919 if (etime)
920 *etime = ktime_get();
921
922 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
923
924 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
925
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300926 in_vbl = position >= vbl_start && position < vbl_end;
927
928 /*
929 * While in vblank, position will be negative
930 * counting up towards 0 at vbl_end. And outside
931 * vblank, position will be positive counting
932 * up since vbl_end.
933 */
934 if (position >= vbl_start)
935 position -= vbl_end;
936 else
937 position += vtotal - vbl_end;
938
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100939 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300940 *vpos = position;
941 *hpos = 0;
942 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100943 *vpos = position / htotal;
944 *hpos = position - (*vpos * htotal);
945 }
946
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100947 /* In vblank? */
948 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200949 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100950
951 return ret;
952}
953
Ville Syrjäläa225f072014-04-29 13:35:45 +0300954int intel_get_crtc_scanline(struct intel_crtc *crtc)
955{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100956 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläa225f072014-04-29 13:35:45 +0300957 unsigned long irqflags;
958 int position;
959
960 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
961 position = __intel_get_crtc_scanline(crtc);
962 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
963
964 return position;
965}
966
Thierry Reding88e72712015-09-24 18:35:31 +0200967static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100968 int *max_error,
969 struct timeval *vblank_time,
970 unsigned flags)
971{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200972 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200973 struct intel_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100974
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200975 if (pipe >= INTEL_INFO(dev_priv)->num_pipes) {
Thierry Reding88e72712015-09-24 18:35:31 +0200976 DRM_ERROR("Invalid crtc %u\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100977 return -EINVAL;
978 }
979
980 /* Get drm_crtc to timestamp: */
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200981 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000982 if (crtc == NULL) {
Thierry Reding88e72712015-09-24 18:35:31 +0200983 DRM_ERROR("Invalid crtc %u\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000984 return -EINVAL;
985 }
986
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200987 if (!crtc->base.hwmode.crtc_clock) {
Thierry Reding88e72712015-09-24 18:35:31 +0200988 DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000989 return -EBUSY;
990 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100991
992 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000993 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
994 vblank_time, flags,
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200995 &crtc->base.hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100996}
997
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100998static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800999{
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001000 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001001 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001002
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001003 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001004
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001005 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1006
Daniel Vetter20e4d402012-08-08 23:35:39 +02001007 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001008
Jesse Barnes7648fa92010-05-20 14:28:11 -07001009 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001010 busy_up = I915_READ(RCPREVBSYTUPAVG);
1011 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001012 max_avg = I915_READ(RCBMAXAVG);
1013 min_avg = I915_READ(RCBMINAVG);
1014
1015 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001016 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001017 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1018 new_delay = dev_priv->ips.cur_delay - 1;
1019 if (new_delay < dev_priv->ips.max_delay)
1020 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001021 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001022 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1023 new_delay = dev_priv->ips.cur_delay + 1;
1024 if (new_delay > dev_priv->ips.min_delay)
1025 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001026 }
1027
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001028 if (ironlake_set_drps(dev_priv, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001029 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001030
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001031 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001032
Jesse Barnesf97108d2010-01-29 11:27:07 -08001033 return;
1034}
1035
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001036static void notify_ring(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +01001037{
Chris Wilson56299fb2017-02-27 20:58:48 +00001038 struct drm_i915_gem_request *rq = NULL;
1039 struct intel_wait *wait;
Tvrtko Ursulindffabc82017-02-21 09:13:48 +00001040
Chris Wilson2246bea2017-02-17 15:13:00 +00001041 atomic_inc(&engine->irq_count);
Chris Wilson538b2572017-01-24 15:18:05 +00001042 set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
Chris Wilson56299fb2017-02-27 20:58:48 +00001043
Chris Wilson61d3dc72017-03-03 19:08:24 +00001044 spin_lock(&engine->breadcrumbs.irq_lock);
1045 wait = engine->breadcrumbs.irq_wait;
Chris Wilson56299fb2017-02-27 20:58:48 +00001046 if (wait) {
1047 /* We use a callback from the dma-fence to submit
1048 * requests after waiting on our own requests. To
1049 * ensure minimum delay in queuing the next request to
1050 * hardware, signal the fence now rather than wait for
1051 * the signaler to be woken up. We still wake up the
1052 * waiter in order to handle the irq-seqno coherency
1053 * issues (we may receive the interrupt before the
1054 * seqno is written, see __i915_request_irq_complete())
1055 * and to handle coalescing of multiple seqno updates
1056 * and many waiters.
1057 */
1058 if (i915_seqno_passed(intel_engine_get_seqno(engine),
Chris Wilsondb939912017-03-15 21:07:26 +00001059 wait->seqno) &&
1060 !test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
1061 &wait->request->fence.flags))
Chris Wilson24754d72017-03-03 14:45:57 +00001062 rq = i915_gem_request_get(wait->request);
Chris Wilson56299fb2017-02-27 20:58:48 +00001063
1064 wake_up_process(wait->tsk);
Chris Wilson67b807a82017-02-27 20:58:50 +00001065 } else {
1066 __intel_engine_disarm_breadcrumbs(engine);
Chris Wilson56299fb2017-02-27 20:58:48 +00001067 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00001068 spin_unlock(&engine->breadcrumbs.irq_lock);
Chris Wilson56299fb2017-02-27 20:58:48 +00001069
Chris Wilson24754d72017-03-03 14:45:57 +00001070 if (rq) {
Chris Wilson56299fb2017-02-27 20:58:48 +00001071 dma_fence_signal(&rq->fence);
Chris Wilson24754d72017-03-03 14:45:57 +00001072 i915_gem_request_put(rq);
1073 }
Chris Wilson56299fb2017-02-27 20:58:48 +00001074
1075 trace_intel_engine_notify(engine, wait);
Chris Wilson549f7362010-10-19 11:19:32 +01001076}
1077
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001078static void vlv_c0_read(struct drm_i915_private *dev_priv,
1079 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001080{
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001081 ei->ktime = ktime_get_raw();
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001082 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1083 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001084}
1085
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001086void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1087{
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001088 memset(&dev_priv->rps.ei, 0, sizeof(dev_priv->rps.ei));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001089}
1090
1091static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1092{
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001093 const struct intel_rps_ei *prev = &dev_priv->rps.ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001094 struct intel_rps_ei now;
1095 u32 events = 0;
1096
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001097 if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001098 return 0;
1099
1100 vlv_c0_read(dev_priv, &now);
Deepak S31685c22014-07-03 17:33:01 -04001101
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001102 if (prev->ktime) {
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001103 u64 time, c0;
Chris Wilson569884e2017-03-09 21:12:31 +00001104 u32 render, media;
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001105 unsigned int mul;
1106
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001107 mul = 1000 * 100; /* scale to threshold% */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001108 if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
1109 mul <<= 8;
1110
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001111 time = ktime_us_delta(now.ktime, prev->ktime);
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001112 time *= dev_priv->czclk_freq;
1113
1114 /* Workload can be split between render + media,
1115 * e.g. SwapBuffers being blitted in X after being rendered in
1116 * mesa. To account for this we need to combine both engines
1117 * into our activity counter.
1118 */
Chris Wilson569884e2017-03-09 21:12:31 +00001119 render = now.render_c0 - prev->render_c0;
1120 media = now.media_c0 - prev->media_c0;
1121 c0 = max(render, media);
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001122 c0 *= mul;
1123
1124 if (c0 > time * dev_priv->rps.up_threshold)
1125 events = GEN6_PM_RP_UP_THRESHOLD;
1126 else if (c0 < time * dev_priv->rps.down_threshold)
1127 events = GEN6_PM_RP_DOWN_THRESHOLD;
Deepak S31685c22014-07-03 17:33:01 -04001128 }
1129
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001130 dev_priv->rps.ei = now;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001131 return events;
Deepak S31685c22014-07-03 17:33:01 -04001132}
1133
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001134static bool any_waiters(struct drm_i915_private *dev_priv)
1135{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001136 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301137 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001138
Akash Goel3b3f1652016-10-13 22:44:48 +05301139 for_each_engine(engine, dev_priv, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01001140 if (intel_engine_has_waiter(engine))
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001141 return true;
1142
1143 return false;
1144}
1145
Ben Widawsky4912d042011-04-25 11:25:20 -07001146static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001147{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001148 struct drm_i915_private *dev_priv =
1149 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001150 bool client_boost = false;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001151 int new_delay, adj, min, max;
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001152 u32 pm_iir = 0;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001153
Daniel Vetter59cdb632013-07-04 23:35:28 +02001154 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001155 if (dev_priv->rps.interrupts_enabled) {
1156 pm_iir = fetch_and_zero(&dev_priv->rps.pm_iir);
1157 client_boost = fetch_and_zero(&dev_priv->rps.client_boost);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001158 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001159 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001160
Paulo Zanoni60611c12013-08-15 11:50:01 -03001161 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301162 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001163 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001164 goto out;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001165
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001166 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001167
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001168 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1169
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001170 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001171 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001172 min = dev_priv->rps.min_freq_softlimit;
1173 max = dev_priv->rps.max_freq_softlimit;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001174 if (client_boost || any_waiters(dev_priv))
1175 max = dev_priv->rps.max_freq;
1176 if (client_boost && new_delay < dev_priv->rps.boost_freq) {
1177 new_delay = dev_priv->rps.boost_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001178 adj = 0;
1179 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001180 if (adj > 0)
1181 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001182 else /* CHV needs even encode values */
1183 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301184
1185 if (new_delay >= dev_priv->rps.max_freq_softlimit)
1186 adj = 0;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001187 } else if (client_boost || any_waiters(dev_priv)) {
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001188 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001189 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001190 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1191 new_delay = dev_priv->rps.efficient_freq;
Chris Wilson17136d52017-02-10 15:03:47 +00001192 else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
Ben Widawskyb39fb292014-03-19 18:31:11 -07001193 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001194 adj = 0;
1195 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1196 if (adj < 0)
1197 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001198 else /* CHV needs even encode values */
1199 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301200
1201 if (new_delay <= dev_priv->rps.min_freq_softlimit)
1202 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001203 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001204 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001205 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001206
Chris Wilsonedcf2842015-04-07 16:20:29 +01001207 dev_priv->rps.last_adj = adj;
1208
Ben Widawsky79249632012-09-07 19:43:42 -07001209 /* sysfs frequency interfaces may have snuck in while servicing the
1210 * interrupt
1211 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001212 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001213 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301214
Chris Wilson9fcee2f2017-01-26 10:19:19 +00001215 if (intel_set_rps(dev_priv, new_delay)) {
1216 DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
1217 dev_priv->rps.last_adj = 0;
1218 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001219
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001220 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001221
1222out:
1223 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1224 spin_lock_irq(&dev_priv->irq_lock);
1225 if (dev_priv->rps.interrupts_enabled)
1226 gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
1227 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001228}
1229
Ben Widawskye3689192012-05-25 16:56:22 -07001230
1231/**
1232 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1233 * occurred.
1234 * @work: workqueue struct
1235 *
1236 * Doesn't actually do anything except notify userspace. As a consequence of
1237 * this event, userspace should try to remap the bad rows since statistically
1238 * it is likely the same row is more likely to go bad again.
1239 */
1240static void ivybridge_parity_work(struct work_struct *work)
1241{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001242 struct drm_i915_private *dev_priv =
1243 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001244 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001245 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001246 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001247 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001248
1249 /* We must turn off DOP level clock gating to access the L3 registers.
1250 * In order to prevent a get/put style interface, acquire struct mutex
1251 * any time we access those registers.
1252 */
Chris Wilson91c8a322016-07-05 10:40:23 +01001253 mutex_lock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001254
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001255 /* If we've screwed up tracking, just let the interrupt fire again */
1256 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1257 goto out;
1258
Ben Widawskye3689192012-05-25 16:56:22 -07001259 misccpctl = I915_READ(GEN7_MISCCPCTL);
1260 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1261 POSTING_READ(GEN7_MISCCPCTL);
1262
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001263 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001264 i915_reg_t reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001265
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001266 slice--;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001267 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001268 break;
1269
1270 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1271
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02001272 reg = GEN7_L3CDERRST1(slice);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001273
1274 error_status = I915_READ(reg);
1275 row = GEN7_PARITY_ERROR_ROW(error_status);
1276 bank = GEN7_PARITY_ERROR_BANK(error_status);
1277 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1278
1279 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1280 POSTING_READ(reg);
1281
1282 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1283 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1284 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1285 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1286 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1287 parity_event[5] = NULL;
1288
Chris Wilson91c8a322016-07-05 10:40:23 +01001289 kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001290 KOBJ_CHANGE, parity_event);
1291
1292 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1293 slice, row, bank, subbank);
1294
1295 kfree(parity_event[4]);
1296 kfree(parity_event[3]);
1297 kfree(parity_event[2]);
1298 kfree(parity_event[1]);
1299 }
Ben Widawskye3689192012-05-25 16:56:22 -07001300
1301 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1302
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001303out:
1304 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001305 spin_lock_irq(&dev_priv->irq_lock);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001306 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001307 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001308
Chris Wilson91c8a322016-07-05 10:40:23 +01001309 mutex_unlock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001310}
1311
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001312static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1313 u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001314{
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001315 if (!HAS_L3_DPF(dev_priv))
Ben Widawskye3689192012-05-25 16:56:22 -07001316 return;
1317
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001318 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001319 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001320 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001321
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001322 iir &= GT_PARITY_ERROR(dev_priv);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001323 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1324 dev_priv->l3_parity.which_slice |= 1 << 1;
1325
1326 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1327 dev_priv->l3_parity.which_slice |= 1 << 0;
1328
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001329 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001330}
1331
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001332static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001333 u32 gt_iir)
1334{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001335 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301336 notify_ring(dev_priv->engine[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001337 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301338 notify_ring(dev_priv->engine[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001339}
1340
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001341static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001342 u32 gt_iir)
1343{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001344 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301345 notify_ring(dev_priv->engine[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001346 if (gt_iir & GT_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301347 notify_ring(dev_priv->engine[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001348 if (gt_iir & GT_BLT_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301349 notify_ring(dev_priv->engine[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001350
Ben Widawskycc609d52013-05-28 19:22:29 -07001351 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1352 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001353 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1354 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001355
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001356 if (gt_iir & GT_PARITY_ERROR(dev_priv))
1357 ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001358}
1359
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001360static __always_inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001361gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001362{
1363 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001364 notify_ring(engine);
Chris Wilsonf7470262017-01-24 15:20:21 +00001365
1366 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
1367 set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
1368 tasklet_hi_schedule(&engine->irq_tasklet);
1369 }
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001370}
1371
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001372static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1373 u32 master_ctl,
1374 u32 gt_iir[4])
Ben Widawskyabd58f02013-11-02 21:07:09 -07001375{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001376 irqreturn_t ret = IRQ_NONE;
1377
1378 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001379 gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1380 if (gt_iir[0]) {
1381 I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001382 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001383 } else
1384 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1385 }
1386
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001387 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001388 gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1389 if (gt_iir[1]) {
1390 I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001391 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001392 } else
1393 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1394 }
1395
Chris Wilson74cdb332015-04-07 16:21:05 +01001396 if (master_ctl & GEN8_GT_VECS_IRQ) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001397 gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1398 if (gt_iir[3]) {
1399 I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
Chris Wilson74cdb332015-04-07 16:21:05 +01001400 ret = IRQ_HANDLED;
Chris Wilson74cdb332015-04-07 16:21:05 +01001401 } else
1402 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1403 }
1404
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301405 if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001406 gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301407 if (gt_iir[2] & (dev_priv->pm_rps_events |
1408 dev_priv->pm_guc_events)) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001409 I915_WRITE_FW(GEN8_GT_IIR(2),
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301410 gt_iir[2] & (dev_priv->pm_rps_events |
1411 dev_priv->pm_guc_events));
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001412 ret = IRQ_HANDLED;
Ben Widawsky09610212014-05-15 20:58:08 +03001413 } else
1414 DRM_ERROR("The master control interrupt lied (PM)!\n");
1415 }
1416
Ben Widawskyabd58f02013-11-02 21:07:09 -07001417 return ret;
1418}
1419
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001420static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1421 u32 gt_iir[4])
1422{
1423 if (gt_iir[0]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301424 gen8_cs_irq_handler(dev_priv->engine[RCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001425 gt_iir[0], GEN8_RCS_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301426 gen8_cs_irq_handler(dev_priv->engine[BCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001427 gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1428 }
1429
1430 if (gt_iir[1]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301431 gen8_cs_irq_handler(dev_priv->engine[VCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001432 gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301433 gen8_cs_irq_handler(dev_priv->engine[VCS2],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001434 gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1435 }
1436
1437 if (gt_iir[3])
Akash Goel3b3f1652016-10-13 22:44:48 +05301438 gen8_cs_irq_handler(dev_priv->engine[VECS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001439 gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1440
1441 if (gt_iir[2] & dev_priv->pm_rps_events)
1442 gen6_rps_irq_handler(dev_priv, gt_iir[2]);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301443
1444 if (gt_iir[2] & dev_priv->pm_guc_events)
1445 gen9_guc_irq_handler(dev_priv, gt_iir[2]);
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001446}
1447
Imre Deak63c88d22015-07-20 14:43:39 -07001448static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1449{
1450 switch (port) {
1451 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001452 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001453 case PORT_B:
1454 return val & PORTB_HOTPLUG_LONG_DETECT;
1455 case PORT_C:
1456 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001457 default:
1458 return false;
1459 }
1460}
1461
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001462static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1463{
1464 switch (port) {
1465 case PORT_E:
1466 return val & PORTE_HOTPLUG_LONG_DETECT;
1467 default:
1468 return false;
1469 }
1470}
1471
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001472static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1473{
1474 switch (port) {
1475 case PORT_A:
1476 return val & PORTA_HOTPLUG_LONG_DETECT;
1477 case PORT_B:
1478 return val & PORTB_HOTPLUG_LONG_DETECT;
1479 case PORT_C:
1480 return val & PORTC_HOTPLUG_LONG_DETECT;
1481 case PORT_D:
1482 return val & PORTD_HOTPLUG_LONG_DETECT;
1483 default:
1484 return false;
1485 }
1486}
1487
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001488static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1489{
1490 switch (port) {
1491 case PORT_A:
1492 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1493 default:
1494 return false;
1495 }
1496}
1497
Jani Nikula676574d2015-05-28 15:43:53 +03001498static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001499{
1500 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001501 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001502 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001503 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001504 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001505 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001506 return val & PORTD_HOTPLUG_LONG_DETECT;
1507 default:
1508 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001509 }
1510}
1511
Jani Nikula676574d2015-05-28 15:43:53 +03001512static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001513{
1514 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001515 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001516 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001517 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001518 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001519 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001520 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1521 default:
1522 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001523 }
1524}
1525
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001526/*
1527 * Get a bit mask of pins that have triggered, and which ones may be long.
1528 * This can be called multiple times with the same masks to accumulate
1529 * hotplug detection results from several registers.
1530 *
1531 * Note that the caller is expected to zero out the masks initially.
1532 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001533static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001534 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001535 const u32 hpd[HPD_NUM_PINS],
1536 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001537{
Jani Nikula8c841e52015-06-18 13:06:17 +03001538 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001539 int i;
1540
Jani Nikula676574d2015-05-28 15:43:53 +03001541 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001542 if ((hpd[i] & hotplug_trigger) == 0)
1543 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001544
Jani Nikula8c841e52015-06-18 13:06:17 +03001545 *pin_mask |= BIT(i);
1546
Imre Deakcc24fcd2015-07-21 15:32:45 -07001547 if (!intel_hpd_pin_to_port(i, &port))
1548 continue;
1549
Imre Deakfd63e2a2015-07-21 15:32:44 -07001550 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001551 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001552 }
1553
1554 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1555 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1556
1557}
1558
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001559static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001560{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001561 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001562}
1563
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001564static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetterce99c252012-12-01 13:53:47 +01001565{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001566 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001567}
1568
Shuang He8bf1e9f2013-10-15 18:55:27 +01001569#if defined(CONFIG_DEBUG_FS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001570static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1571 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001572 uint32_t crc0, uint32_t crc1,
1573 uint32_t crc2, uint32_t crc3,
1574 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001575{
Shuang He8bf1e9f2013-10-15 18:55:27 +01001576 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1577 struct intel_pipe_crc_entry *entry;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001578 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1579 struct drm_driver *driver = dev_priv->drm.driver;
1580 uint32_t crcs[5];
Damien Lespiauac2300d2013-10-15 18:55:30 +01001581 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001582
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001583 spin_lock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001584 if (pipe_crc->source) {
1585 if (!pipe_crc->entries) {
1586 spin_unlock(&pipe_crc->lock);
1587 DRM_DEBUG_KMS("spurious interrupt\n");
1588 return;
1589 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001590
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001591 head = pipe_crc->head;
1592 tail = pipe_crc->tail;
1593
1594 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1595 spin_unlock(&pipe_crc->lock);
1596 DRM_ERROR("CRC buffer overflowing\n");
1597 return;
1598 }
1599
1600 entry = &pipe_crc->entries[head];
1601
1602 entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1603 entry->crc[0] = crc0;
1604 entry->crc[1] = crc1;
1605 entry->crc[2] = crc2;
1606 entry->crc[3] = crc3;
1607 entry->crc[4] = crc4;
1608
1609 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1610 pipe_crc->head = head;
1611
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001612 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001613
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001614 wake_up_interruptible(&pipe_crc->wq);
1615 } else {
1616 /*
1617 * For some not yet identified reason, the first CRC is
1618 * bonkers. So let's just wait for the next vblank and read
1619 * out the buggy result.
1620 *
1621 * On CHV sometimes the second CRC is bonkers as well, so
1622 * don't trust that one either.
1623 */
1624 if (pipe_crc->skipped == 0 ||
1625 (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
1626 pipe_crc->skipped++;
1627 spin_unlock(&pipe_crc->lock);
1628 return;
1629 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001630 spin_unlock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001631 crcs[0] = crc0;
1632 crcs[1] = crc1;
1633 crcs[2] = crc2;
1634 crcs[3] = crc3;
1635 crcs[4] = crc4;
Tomeu Vizoso246ee522017-01-10 14:43:05 +01001636 drm_crtc_add_crc_entry(&crtc->base, true,
1637 drm_accurate_vblank_count(&crtc->base),
1638 crcs);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001639 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001640}
Daniel Vetter277de952013-10-18 16:37:07 +02001641#else
1642static inline void
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001643display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1644 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001645 uint32_t crc0, uint32_t crc1,
1646 uint32_t crc2, uint32_t crc3,
1647 uint32_t crc4) {}
1648#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001649
Daniel Vetter277de952013-10-18 16:37:07 +02001650
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001651static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1652 enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001653{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001654 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001655 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1656 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001657}
1658
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001659static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1660 enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001661{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001662 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001663 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1664 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1665 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1666 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1667 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001668}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001669
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001670static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1671 enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001672{
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001673 uint32_t res1, res2;
1674
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001675 if (INTEL_GEN(dev_priv) >= 3)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001676 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1677 else
1678 res1 = 0;
1679
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001680 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001681 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1682 else
1683 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001684
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001685 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001686 I915_READ(PIPE_CRC_RES_RED(pipe)),
1687 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1688 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1689 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001690}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001691
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001692/* The RPS events need forcewake, so we add them to a work queue and mask their
1693 * IMR bits until the work is done. Other interrupts can be processed without
1694 * the work queue. */
1695static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001696{
Deepak Sa6706b42014-03-15 20:23:22 +05301697 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001698 spin_lock(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +05301699 gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001700 if (dev_priv->rps.interrupts_enabled) {
1701 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Chris Wilsonc33d2472016-07-04 08:08:36 +01001702 schedule_work(&dev_priv->rps.work);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001703 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001704 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001705 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001706
Imre Deakc9a9a262014-11-05 20:48:37 +02001707 if (INTEL_INFO(dev_priv)->gen >= 8)
1708 return;
1709
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001710 if (HAS_VEBOX(dev_priv)) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001711 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301712 notify_ring(dev_priv->engine[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001713
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001714 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1715 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001716 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001717}
1718
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301719static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
1720{
1721 if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301722 /* Sample the log buffer flush related bits & clear them out now
1723 * itself from the message identity register to minimize the
1724 * probability of losing a flush interrupt, when there are back
1725 * to back flush interrupts.
1726 * There can be a new flush interrupt, for different log buffer
1727 * type (like for ISR), whilst Host is handling one (for DPC).
1728 * Since same bit is used in message register for ISR & DPC, it
1729 * could happen that GuC sets the bit for 2nd interrupt but Host
1730 * clears out the bit on handling the 1st interrupt.
1731 */
1732 u32 msg, flush;
1733
1734 msg = I915_READ(SOFT_SCRATCH(15));
Arkadiusz Hilera80bc452016-11-25 18:59:34 +01001735 flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1736 INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301737 if (flush) {
1738 /* Clear the message bits that are handled */
1739 I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
1740
1741 /* Handle flush interrupt in bottom half */
1742 queue_work(dev_priv->guc.log.flush_wq,
1743 &dev_priv->guc.log.flush_work);
Akash Goel5aa1ee42016-10-12 21:54:36 +05301744
1745 dev_priv->guc.log.flush_interrupt_count++;
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301746 } else {
1747 /* Not clearing of unhandled event bits won't result in
1748 * re-triggering of the interrupt.
1749 */
1750 }
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301751 }
1752}
1753
Daniel Vetter5a21b662016-05-24 17:13:53 +02001754static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001755 enum pipe pipe)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001756{
Daniel Vetter5a21b662016-05-24 17:13:53 +02001757 bool ret;
1758
Chris Wilson91c8a322016-07-05 10:40:23 +01001759 ret = drm_handle_vblank(&dev_priv->drm, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001760 if (ret)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001761 intel_finish_page_flip_mmio(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001762
1763 return ret;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001764}
1765
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001766static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
1767 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
Imre Deakc1874ed2014-02-04 21:35:46 +02001768{
Imre Deakc1874ed2014-02-04 21:35:46 +02001769 int pipe;
1770
Imre Deak58ead0d2014-02-04 21:35:47 +02001771 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä1ca993d2016-02-18 21:54:26 +02001772
1773 if (!dev_priv->display_irqs_enabled) {
1774 spin_unlock(&dev_priv->irq_lock);
1775 return;
1776 }
1777
Damien Lespiau055e3932014-08-18 13:49:10 +01001778 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001779 i915_reg_t reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001780 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001781
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001782 /*
1783 * PIPESTAT bits get signalled even when the interrupt is
1784 * disabled with the mask bits, and some of the status bits do
1785 * not generate interrupts at all (like the underrun bit). Hence
1786 * we need to be careful that we only handle what we want to
1787 * handle.
1788 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001789
1790 /* fifo underruns are filterered in the underrun handler. */
1791 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001792
1793 switch (pipe) {
1794 case PIPE_A:
1795 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1796 break;
1797 case PIPE_B:
1798 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1799 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001800 case PIPE_C:
1801 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1802 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001803 }
1804 if (iir & iir_bit)
1805 mask |= dev_priv->pipestat_irq_mask[pipe];
1806
1807 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001808 continue;
1809
1810 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001811 mask |= PIPESTAT_INT_ENABLE_MASK;
1812 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001813
1814 /*
1815 * Clear the PIPE*STAT regs before the IIR
1816 */
Imre Deak91d181d2014-02-10 18:42:49 +02001817 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1818 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001819 I915_WRITE(reg, pipe_stats[pipe]);
1820 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001821 spin_unlock(&dev_priv->irq_lock);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001822}
1823
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001824static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001825 u32 pipe_stats[I915_MAX_PIPES])
1826{
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001827 enum pipe pipe;
Imre Deakc1874ed2014-02-04 21:35:46 +02001828
Damien Lespiau055e3932014-08-18 13:49:10 +01001829 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02001830 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1831 intel_pipe_handle_vblank(dev_priv, pipe))
1832 intel_check_page_flip(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001833
Maarten Lankhorst5251f042016-05-17 15:07:47 +02001834 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001835 intel_finish_page_flip_cs(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001836
1837 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001838 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001839
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001840 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1841 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001842 }
1843
1844 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001845 gmbus_irq_handler(dev_priv);
Imre Deakc1874ed2014-02-04 21:35:46 +02001846}
1847
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001848static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001849{
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001850 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001851
1852 if (hotplug_status)
1853 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1854
1855 return hotplug_status;
1856}
1857
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001858static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001859 u32 hotplug_status)
1860{
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001861 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001862
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001863 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1864 IS_CHERRYVIEW(dev_priv)) {
Jani Nikula0d2e4292015-05-27 15:03:39 +03001865 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001866
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001867 if (hotplug_trigger) {
1868 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1869 hotplug_trigger, hpd_status_g4x,
1870 i9xx_port_hotplug_long_detect);
1871
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001872 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001873 }
Jani Nikula369712e2015-05-27 15:03:40 +03001874
1875 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001876 dp_aux_irq_handler(dev_priv);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001877 } else {
1878 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001879
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001880 if (hotplug_trigger) {
1881 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001882 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001883 i9xx_port_hotplug_long_detect);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001884 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001885 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001886 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001887}
1888
Daniel Vetterff1f5252012-10-02 15:10:55 +02001889static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001890{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001891 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001892 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001893 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001894
Imre Deak2dd2a882015-02-24 11:14:30 +02001895 if (!intel_irqs_enabled(dev_priv))
1896 return IRQ_NONE;
1897
Imre Deak1f814da2015-12-16 02:52:19 +02001898 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1899 disable_rpm_wakeref_asserts(dev_priv);
1900
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001901 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001902 u32 iir, gt_iir, pm_iir;
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001903 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001904 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001905 u32 ier = 0;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001906
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001907 gt_iir = I915_READ(GTIIR);
1908 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001909 iir = I915_READ(VLV_IIR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001910
1911 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001912 break;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001913
1914 ret = IRQ_HANDLED;
1915
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001916 /*
1917 * Theory on interrupt generation, based on empirical evidence:
1918 *
1919 * x = ((VLV_IIR & VLV_IER) ||
1920 * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1921 * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1922 *
1923 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1924 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1925 * guarantee the CPU interrupt will be raised again even if we
1926 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1927 * bits this time around.
1928 */
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001929 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001930 ier = I915_READ(VLV_IER);
1931 I915_WRITE(VLV_IER, 0);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001932
1933 if (gt_iir)
1934 I915_WRITE(GTIIR, gt_iir);
1935 if (pm_iir)
1936 I915_WRITE(GEN6_PMIIR, pm_iir);
1937
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001938 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001939 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001940
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001941 /* Call regardless, as some status bits might not be
1942 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001943 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001944
Jerome Anandeef57322017-01-25 04:27:49 +05301945 if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1946 I915_LPE_PIPE_B_INTERRUPT))
1947 intel_lpe_audio_irq_handler(dev_priv);
1948
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001949 /*
1950 * VLV_IIR is single buffered, and reflects the level
1951 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1952 */
1953 if (iir)
1954 I915_WRITE(VLV_IIR, iir);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001955
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001956 I915_WRITE(VLV_IER, ier);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001957 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1958 POSTING_READ(VLV_MASTER_IER);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001959
Ville Syrjälä52894872016-04-13 21:19:56 +03001960 if (gt_iir)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001961 snb_gt_irq_handler(dev_priv, gt_iir);
Ville Syrjälä52894872016-04-13 21:19:56 +03001962 if (pm_iir)
1963 gen6_rps_irq_handler(dev_priv, pm_iir);
1964
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001965 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001966 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001967
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001968 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001969 } while (0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001970
Imre Deak1f814da2015-12-16 02:52:19 +02001971 enable_rpm_wakeref_asserts(dev_priv);
1972
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001973 return ret;
1974}
1975
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001976static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1977{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001978 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001979 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001980 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001981
Imre Deak2dd2a882015-02-24 11:14:30 +02001982 if (!intel_irqs_enabled(dev_priv))
1983 return IRQ_NONE;
1984
Imre Deak1f814da2015-12-16 02:52:19 +02001985 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1986 disable_rpm_wakeref_asserts(dev_priv);
1987
Chris Wilson579de732016-03-14 09:01:57 +00001988 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001989 u32 master_ctl, iir;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001990 u32 gt_iir[4] = {};
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001991 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001992 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001993 u32 ier = 0;
1994
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001995 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1996 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001997
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001998 if (master_ctl == 0 && iir == 0)
1999 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002000
Oscar Mateo27b6c122014-06-16 16:11:00 +01002001 ret = IRQ_HANDLED;
2002
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002003 /*
2004 * Theory on interrupt generation, based on empirical evidence:
2005 *
2006 * x = ((VLV_IIR & VLV_IER) ||
2007 * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
2008 * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
2009 *
2010 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2011 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
2012 * guarantee the CPU interrupt will be raised again even if we
2013 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
2014 * bits this time around.
2015 */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002016 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002017 ier = I915_READ(VLV_IER);
2018 I915_WRITE(VLV_IER, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002019
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002020 gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002021
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002022 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002023 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002024
Oscar Mateo27b6c122014-06-16 16:11:00 +01002025 /* Call regardless, as some status bits might not be
2026 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002027 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002028
Jerome Anandeef57322017-01-25 04:27:49 +05302029 if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2030 I915_LPE_PIPE_B_INTERRUPT |
2031 I915_LPE_PIPE_C_INTERRUPT))
2032 intel_lpe_audio_irq_handler(dev_priv);
2033
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002034 /*
2035 * VLV_IIR is single buffered, and reflects the level
2036 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
2037 */
2038 if (iir)
2039 I915_WRITE(VLV_IIR, iir);
2040
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002041 I915_WRITE(VLV_IER, ier);
Ville Syrjäläe5328c42016-04-13 21:19:47 +03002042 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002043 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002044
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002045 gen8_gt_irq_handler(dev_priv, gt_iir);
2046
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002047 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002048 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002049
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002050 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Chris Wilson579de732016-03-14 09:01:57 +00002051 } while (0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002052
Imre Deak1f814da2015-12-16 02:52:19 +02002053 enable_rpm_wakeref_asserts(dev_priv);
2054
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002055 return ret;
2056}
2057
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002058static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
2059 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002060 const u32 hpd[HPD_NUM_PINS])
2061{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002062 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2063
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002064 /*
2065 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
2066 * unless we touch the hotplug register, even if hotplug_trigger is
2067 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
2068 * errors.
2069 */
Ville Syrjälä40e56412015-08-27 23:56:10 +03002070 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002071 if (!hotplug_trigger) {
2072 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
2073 PORTD_HOTPLUG_STATUS_MASK |
2074 PORTC_HOTPLUG_STATUS_MASK |
2075 PORTB_HOTPLUG_STATUS_MASK;
2076 dig_hotplug_reg &= ~mask;
2077 }
2078
Ville Syrjälä40e56412015-08-27 23:56:10 +03002079 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002080 if (!hotplug_trigger)
2081 return;
Ville Syrjälä40e56412015-08-27 23:56:10 +03002082
2083 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2084 dig_hotplug_reg, hpd,
2085 pch_port_hotplug_long_detect);
2086
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002087 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002088}
2089
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002090static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08002091{
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002092 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002093 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08002094
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002095 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002096
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002097 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2098 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2099 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08002100 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002101 port_name(port));
2102 }
Jesse Barnes776ad802011-01-04 15:09:39 -08002103
Daniel Vetterce99c252012-12-01 13:53:47 +01002104 if (pch_iir & SDE_AUX_MASK)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002105 dp_aux_irq_handler(dev_priv);
Daniel Vetterce99c252012-12-01 13:53:47 +01002106
Jesse Barnes776ad802011-01-04 15:09:39 -08002107 if (pch_iir & SDE_GMBUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002108 gmbus_irq_handler(dev_priv);
Jesse Barnes776ad802011-01-04 15:09:39 -08002109
2110 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2111 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2112
2113 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2114 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2115
2116 if (pch_iir & SDE_POISON)
2117 DRM_ERROR("PCH poison interrupt\n");
2118
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002119 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002120 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002121 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2122 pipe_name(pipe),
2123 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002124
2125 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2126 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2127
2128 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2129 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2130
Jesse Barnes776ad802011-01-04 15:09:39 -08002131 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002132 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002133
2134 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002135 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002136}
2137
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002138static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002139{
Paulo Zanoni86642812013-04-12 17:57:57 -03002140 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002141 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002142
Paulo Zanonide032bf2013-04-12 17:57:58 -03002143 if (err_int & ERR_INT_POISON)
2144 DRM_ERROR("Poison interrupt\n");
2145
Damien Lespiau055e3932014-08-18 13:49:10 +01002146 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002147 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2148 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002149
Daniel Vetter5a69b892013-10-16 22:55:52 +02002150 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002151 if (IS_IVYBRIDGE(dev_priv))
2152 ivb_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002153 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002154 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002155 }
2156 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002157
Paulo Zanoni86642812013-04-12 17:57:57 -03002158 I915_WRITE(GEN7_ERR_INT, err_int);
2159}
2160
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002161static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002162{
Paulo Zanoni86642812013-04-12 17:57:57 -03002163 u32 serr_int = I915_READ(SERR_INT);
2164
Paulo Zanonide032bf2013-04-12 17:57:58 -03002165 if (serr_int & SERR_INT_POISON)
2166 DRM_ERROR("PCH poison interrupt\n");
2167
Paulo Zanoni86642812013-04-12 17:57:57 -03002168 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002169 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002170
2171 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002172 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002173
2174 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002175 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002176
2177 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002178}
2179
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002180static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Adam Jackson23e81d62012-06-06 15:45:44 -04002181{
Adam Jackson23e81d62012-06-06 15:45:44 -04002182 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002183 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002184
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002185 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002186
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002187 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2188 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2189 SDE_AUDIO_POWER_SHIFT_CPT);
2190 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2191 port_name(port));
2192 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002193
2194 if (pch_iir & SDE_AUX_MASK_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002195 dp_aux_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002196
2197 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002198 gmbus_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002199
2200 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2201 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2202
2203 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2204 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2205
2206 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002207 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002208 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2209 pipe_name(pipe),
2210 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002211
2212 if (pch_iir & SDE_ERROR_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002213 cpt_serr_int_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002214}
2215
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002216static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002217{
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002218 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2219 ~SDE_PORTE_HOTPLUG_SPT;
2220 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2221 u32 pin_mask = 0, long_mask = 0;
2222
2223 if (hotplug_trigger) {
2224 u32 dig_hotplug_reg;
2225
2226 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2227 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2228
2229 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2230 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03002231 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002232 }
2233
2234 if (hotplug2_trigger) {
2235 u32 dig_hotplug_reg;
2236
2237 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2238 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2239
2240 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2241 dig_hotplug_reg, hpd_spt,
2242 spt_port_hotplug2_long_detect);
2243 }
2244
2245 if (pin_mask)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002246 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002247
2248 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002249 gmbus_irq_handler(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002250}
2251
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002252static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
2253 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002254 const u32 hpd[HPD_NUM_PINS])
2255{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002256 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2257
2258 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2259 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2260
2261 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2262 dig_hotplug_reg, hpd,
2263 ilk_port_hotplug_long_detect);
2264
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002265 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002266}
2267
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002268static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
2269 u32 de_iir)
Paulo Zanonic008bc62013-07-12 16:35:10 -03002270{
Daniel Vetter40da17c22013-10-21 18:04:36 +02002271 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002272 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2273
Ville Syrjälä40e56412015-08-27 23:56:10 +03002274 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002275 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002276
2277 if (de_iir & DE_AUX_CHANNEL_A)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002278 dp_aux_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002279
2280 if (de_iir & DE_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002281 intel_opregion_asle_intr(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002282
Paulo Zanonic008bc62013-07-12 16:35:10 -03002283 if (de_iir & DE_POISON)
2284 DRM_ERROR("Poison interrupt\n");
2285
Damien Lespiau055e3932014-08-18 13:49:10 +01002286 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002287 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2288 intel_pipe_handle_vblank(dev_priv, pipe))
2289 intel_check_page_flip(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002290
Daniel Vetter40da17c22013-10-21 18:04:36 +02002291 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002292 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002293
Daniel Vetter40da17c22013-10-21 18:04:36 +02002294 if (de_iir & DE_PIPE_CRC_DONE(pipe))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002295 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002296
Daniel Vetter40da17c22013-10-21 18:04:36 +02002297 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002298 if (de_iir & DE_PLANE_FLIP_DONE(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002299 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002300 }
2301
2302 /* check event from PCH */
2303 if (de_iir & DE_PCH_EVENT) {
2304 u32 pch_iir = I915_READ(SDEIIR);
2305
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002306 if (HAS_PCH_CPT(dev_priv))
2307 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002308 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002309 ibx_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002310
2311 /* should clear PCH hotplug event before clear CPU irq */
2312 I915_WRITE(SDEIIR, pch_iir);
2313 }
2314
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002315 if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
2316 ironlake_rps_change_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002317}
2318
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002319static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
2320 u32 de_iir)
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002321{
Damien Lespiau07d27e22014-03-03 17:31:46 +00002322 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002323 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2324
Ville Syrjälä40e56412015-08-27 23:56:10 +03002325 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002326 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002327
2328 if (de_iir & DE_ERR_INT_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002329 ivb_err_int_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002330
2331 if (de_iir & DE_AUX_CHANNEL_A_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002332 dp_aux_irq_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002333
2334 if (de_iir & DE_GSE_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002335 intel_opregion_asle_intr(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002336
Damien Lespiau055e3932014-08-18 13:49:10 +01002337 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002338 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2339 intel_pipe_handle_vblank(dev_priv, pipe))
2340 intel_check_page_flip(dev_priv, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002341
2342 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002343 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002344 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002345 }
2346
2347 /* check event from PCH */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002348 if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002349 u32 pch_iir = I915_READ(SDEIIR);
2350
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002351 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002352
2353 /* clear PCH hotplug event before clear CPU irq */
2354 I915_WRITE(SDEIIR, pch_iir);
2355 }
2356}
2357
Oscar Mateo72c90f62014-06-16 16:10:57 +01002358/*
2359 * To handle irqs with the minimum potential races with fresh interrupts, we:
2360 * 1 - Disable Master Interrupt Control.
2361 * 2 - Find the source(s) of the interrupt.
2362 * 3 - Clear the Interrupt Identity bits (IIR).
2363 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2364 * 5 - Re-enable Master Interrupt Control.
2365 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002366static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002367{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002368 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002369 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002370 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002371 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002372
Imre Deak2dd2a882015-02-24 11:14:30 +02002373 if (!intel_irqs_enabled(dev_priv))
2374 return IRQ_NONE;
2375
Imre Deak1f814da2015-12-16 02:52:19 +02002376 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2377 disable_rpm_wakeref_asserts(dev_priv);
2378
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002379 /* disable master interrupt before clearing iir */
2380 de_ier = I915_READ(DEIER);
2381 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002382 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002383
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002384 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2385 * interrupts will will be stored on its back queue, and then we'll be
2386 * able to process them after we restore SDEIER (as soon as we restore
2387 * it, we'll get an interrupt if SDEIIR still has something to process
2388 * due to its back queue). */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002389 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002390 sde_ier = I915_READ(SDEIER);
2391 I915_WRITE(SDEIER, 0);
2392 POSTING_READ(SDEIER);
2393 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002394
Oscar Mateo72c90f62014-06-16 16:10:57 +01002395 /* Find, clear, then process each source of interrupt */
2396
Chris Wilson0e434062012-05-09 21:45:44 +01002397 gt_iir = I915_READ(GTIIR);
2398 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002399 I915_WRITE(GTIIR, gt_iir);
2400 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002401 if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002402 snb_gt_irq_handler(dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002403 else
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002404 ilk_gt_irq_handler(dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002405 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002406
2407 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002408 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002409 I915_WRITE(DEIIR, de_iir);
2410 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002411 if (INTEL_GEN(dev_priv) >= 7)
2412 ivb_display_irq_handler(dev_priv, de_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002413 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002414 ilk_display_irq_handler(dev_priv, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002415 }
2416
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002417 if (INTEL_GEN(dev_priv) >= 6) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002418 u32 pm_iir = I915_READ(GEN6_PMIIR);
2419 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002420 I915_WRITE(GEN6_PMIIR, pm_iir);
2421 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002422 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002423 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002424 }
2425
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002426 I915_WRITE(DEIER, de_ier);
2427 POSTING_READ(DEIER);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002428 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002429 I915_WRITE(SDEIER, sde_ier);
2430 POSTING_READ(SDEIER);
2431 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002432
Imre Deak1f814da2015-12-16 02:52:19 +02002433 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2434 enable_rpm_wakeref_asserts(dev_priv);
2435
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002436 return ret;
2437}
2438
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002439static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2440 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002441 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302442{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002443 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302444
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002445 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2446 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302447
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002448 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002449 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002450 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002451
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002452 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302453}
2454
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002455static irqreturn_t
2456gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002457{
Ben Widawskyabd58f02013-11-02 21:07:09 -07002458 irqreturn_t ret = IRQ_NONE;
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002459 u32 iir;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002460 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002461
Ben Widawskyabd58f02013-11-02 21:07:09 -07002462 if (master_ctl & GEN8_DE_MISC_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002463 iir = I915_READ(GEN8_DE_MISC_IIR);
2464 if (iir) {
2465 I915_WRITE(GEN8_DE_MISC_IIR, iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002466 ret = IRQ_HANDLED;
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002467 if (iir & GEN8_DE_MISC_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002468 intel_opregion_asle_intr(dev_priv);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002469 else
2470 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002471 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002472 else
2473 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002474 }
2475
Daniel Vetter6d766f02013-11-07 14:49:55 +01002476 if (master_ctl & GEN8_DE_PORT_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002477 iir = I915_READ(GEN8_DE_PORT_IIR);
2478 if (iir) {
2479 u32 tmp_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302480 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002481
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002482 I915_WRITE(GEN8_DE_PORT_IIR, iir);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002483 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002484
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002485 tmp_mask = GEN8_AUX_CHANNEL_A;
2486 if (INTEL_INFO(dev_priv)->gen >= 9)
2487 tmp_mask |= GEN9_AUX_CHANNEL_B |
2488 GEN9_AUX_CHANNEL_C |
2489 GEN9_AUX_CHANNEL_D;
2490
2491 if (iir & tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002492 dp_aux_irq_handler(dev_priv);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302493 found = true;
2494 }
2495
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002496 if (IS_GEN9_LP(dev_priv)) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002497 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2498 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002499 bxt_hpd_irq_handler(dev_priv, tmp_mask,
2500 hpd_bxt);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002501 found = true;
2502 }
2503 } else if (IS_BROADWELL(dev_priv)) {
2504 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2505 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002506 ilk_hpd_irq_handler(dev_priv,
2507 tmp_mask, hpd_bdw);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002508 found = true;
2509 }
Shashank Sharmad04a4922014-08-22 17:40:41 +05302510 }
2511
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002512 if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002513 gmbus_irq_handler(dev_priv);
Shashank Sharma9e637432014-08-22 17:40:43 +05302514 found = true;
2515 }
2516
Shashank Sharmad04a4922014-08-22 17:40:41 +05302517 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002518 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002519 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002520 else
2521 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002522 }
2523
Damien Lespiau055e3932014-08-18 13:49:10 +01002524 for_each_pipe(dev_priv, pipe) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002525 u32 flip_done, fault_errors;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002526
Daniel Vetterc42664c2013-11-07 11:05:40 +01002527 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2528 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002529
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002530 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2531 if (!iir) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07002532 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002533 continue;
2534 }
2535
2536 ret = IRQ_HANDLED;
2537 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2538
Daniel Vetter5a21b662016-05-24 17:13:53 +02002539 if (iir & GEN8_PIPE_VBLANK &&
2540 intel_pipe_handle_vblank(dev_priv, pipe))
2541 intel_check_page_flip(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002542
2543 flip_done = iir;
2544 if (INTEL_INFO(dev_priv)->gen >= 9)
2545 flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2546 else
2547 flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2548
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002549 if (flip_done)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002550 intel_finish_page_flip_cs(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002551
2552 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002553 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002554
2555 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2556 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2557
2558 fault_errors = iir;
2559 if (INTEL_INFO(dev_priv)->gen >= 9)
2560 fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2561 else
2562 fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2563
2564 if (fault_errors)
Tvrtko Ursulin1353ec32016-10-27 13:48:32 +01002565 DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002566 pipe_name(pipe),
2567 fault_errors);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002568 }
2569
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002570 if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302571 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002572 /*
2573 * FIXME(BDW): Assume for now that the new interrupt handling
2574 * scheme also closed the SDE interrupt handling race we've seen
2575 * on older pch-split platforms. But this needs testing.
2576 */
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002577 iir = I915_READ(SDEIIR);
2578 if (iir) {
2579 I915_WRITE(SDEIIR, iir);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002580 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002581
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002582 if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002583 spt_irq_handler(dev_priv, iir);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002584 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002585 cpt_irq_handler(dev_priv, iir);
Jani Nikula2dfb0b82016-01-07 10:29:10 +02002586 } else {
2587 /*
2588 * Like on previous PCH there seems to be something
2589 * fishy going on with forwarding PCH interrupts.
2590 */
2591 DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
2592 }
Daniel Vetter92d03a82013-11-07 11:05:43 +01002593 }
2594
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002595 return ret;
2596}
2597
2598static irqreturn_t gen8_irq_handler(int irq, void *arg)
2599{
2600 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002601 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002602 u32 master_ctl;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002603 u32 gt_iir[4] = {};
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002604 irqreturn_t ret;
2605
2606 if (!intel_irqs_enabled(dev_priv))
2607 return IRQ_NONE;
2608
2609 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2610 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2611 if (!master_ctl)
2612 return IRQ_NONE;
2613
2614 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2615
2616 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2617 disable_rpm_wakeref_asserts(dev_priv);
2618
2619 /* Find, clear, then process each source of interrupt */
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002620 ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2621 gen8_gt_irq_handler(dev_priv, gt_iir);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002622 ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2623
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002624 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2625 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002626
Imre Deak1f814da2015-12-16 02:52:19 +02002627 enable_rpm_wakeref_asserts(dev_priv);
2628
Ben Widawskyabd58f02013-11-02 21:07:09 -07002629 return ret;
2630}
2631
Chris Wilson1f15b762016-07-01 17:23:14 +01002632static void i915_error_wake_up(struct drm_i915_private *dev_priv)
Daniel Vetter17e1df02013-09-08 21:57:13 +02002633{
Daniel Vetter17e1df02013-09-08 21:57:13 +02002634 /*
2635 * Notify all waiters for GPU completion events that reset state has
2636 * been changed, and that they need to restart their wait after
2637 * checking for potential errors (and bail out to drop locks if there is
2638 * a gpu reset pending so that i915_error_work_func can acquire them).
2639 */
2640
2641 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
Chris Wilson1f15b762016-07-01 17:23:14 +01002642 wake_up_all(&dev_priv->gpu_error.wait_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002643
2644 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2645 wake_up_all(&dev_priv->pending_flip_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002646}
2647
Jesse Barnes8a905232009-07-11 16:48:03 -04002648/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002649 * i915_reset_and_wakeup - do process context error handling work
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002650 * @dev_priv: i915 device private
Jesse Barnes8a905232009-07-11 16:48:03 -04002651 *
2652 * Fire an error uevent so userspace can see that a hang or error
2653 * was detected.
2654 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002655static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002656{
Chris Wilson91c8a322016-07-05 10:40:23 +01002657 struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
Ben Widawskycce723e2013-07-19 09:16:42 -07002658 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2659 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2660 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -04002661
Chris Wilsonc0336662016-05-06 15:40:21 +01002662 kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002663
Chris Wilson8af29b02016-09-09 14:11:47 +01002664 DRM_DEBUG_DRIVER("resetting chip\n");
2665 kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
2666
Chris Wilson8af29b02016-09-09 14:11:47 +01002667 intel_prepare_reset(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002668
Chris Wilson780f2622016-09-09 14:11:52 +01002669 do {
2670 /*
2671 * All state reset _must_ be completed before we update the
2672 * reset counter, for otherwise waiters might miss the reset
2673 * pending state and not properly drop locks, resulting in
2674 * deadlocks with the reset work.
2675 */
2676 if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
2677 i915_reset(dev_priv);
2678 mutex_unlock(&dev_priv->drm.struct_mutex);
2679 }
2680
2681 /* We need to wait for anyone holding the lock to wakeup */
2682 } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
2683 I915_RESET_IN_PROGRESS,
2684 TASK_UNINTERRUPTIBLE,
2685 HZ));
Ville Syrjälä75147472014-11-24 18:28:11 +02002686
Chris Wilson8af29b02016-09-09 14:11:47 +01002687 intel_finish_reset(dev_priv);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002688
Chris Wilson780f2622016-09-09 14:11:52 +01002689 if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8af29b02016-09-09 14:11:47 +01002690 kobject_uevent_env(kobj,
2691 KOBJ_CHANGE, reset_done_event);
Imre Deakf454c692014-04-23 01:09:04 +03002692
Chris Wilson8af29b02016-09-09 14:11:47 +01002693 /*
2694 * Note: The wake_up also serves as a memory barrier so that
2695 * waiters see the updated value of the dev_priv->gpu_error.
2696 */
2697 wake_up_all(&dev_priv->gpu_error.reset_queue);
Jesse Barnes8a905232009-07-11 16:48:03 -04002698}
2699
Ben Widawskyd6369512016-09-20 16:54:32 +03002700static inline void
2701i915_err_print_instdone(struct drm_i915_private *dev_priv,
2702 struct intel_instdone *instdone)
2703{
Ben Widawskyf9e61372016-09-20 16:54:33 +03002704 int slice;
2705 int subslice;
2706
Ben Widawskyd6369512016-09-20 16:54:32 +03002707 pr_err(" INSTDONE: 0x%08x\n", instdone->instdone);
2708
2709 if (INTEL_GEN(dev_priv) <= 3)
2710 return;
2711
2712 pr_err(" SC_INSTDONE: 0x%08x\n", instdone->slice_common);
2713
2714 if (INTEL_GEN(dev_priv) <= 6)
2715 return;
2716
Ben Widawskyf9e61372016-09-20 16:54:33 +03002717 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2718 pr_err(" SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
2719 slice, subslice, instdone->sampler[slice][subslice]);
2720
2721 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2722 pr_err(" ROW_INSTDONE[%d][%d]: 0x%08x\n",
2723 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03002724}
2725
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002726static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002727{
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002728 u32 eir;
Jesse Barnes8a905232009-07-11 16:48:03 -04002729
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002730 if (!IS_GEN2(dev_priv))
2731 I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
Jesse Barnes8a905232009-07-11 16:48:03 -04002732
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002733 if (INTEL_GEN(dev_priv) < 4)
2734 I915_WRITE(IPEIR, I915_READ(IPEIR));
2735 else
2736 I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002737
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002738 I915_WRITE(EIR, I915_READ(EIR));
Jesse Barnes8a905232009-07-11 16:48:03 -04002739 eir = I915_READ(EIR);
2740 if (eir) {
2741 /*
2742 * some errors might have become stuck,
2743 * mask them.
2744 */
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002745 DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002746 I915_WRITE(EMR, I915_READ(EMR) | eir);
2747 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2748 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002749}
2750
2751/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002752 * i915_handle_error - handle a gpu error
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002753 * @dev_priv: i915 device private
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002754 * @engine_mask: mask representing engines that are hung
Michel Thierry87c390b2017-01-11 20:18:08 -08002755 * @fmt: Error message format string
2756 *
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002757 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002758 * dump it to the syslog. Also call i915_capture_error_state() to make
2759 * sure we get a record and make it available in debugfs. Fire a uevent
2760 * so userspace knows something bad happened (should trigger collection
2761 * of a ring dump etc.).
2762 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002763void i915_handle_error(struct drm_i915_private *dev_priv,
2764 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002765 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002766{
Mika Kuoppala58174462014-02-25 17:11:26 +02002767 va_list args;
2768 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002769
Mika Kuoppala58174462014-02-25 17:11:26 +02002770 va_start(args, fmt);
2771 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2772 va_end(args);
2773
Chris Wilson1604a862017-03-14 17:18:40 +00002774 /*
2775 * In most cases it's guaranteed that we get here with an RPM
2776 * reference held, for example because there is a pending GPU
2777 * request that won't finish until the reset is done. This
2778 * isn't the case at least when we get here by doing a
2779 * simulated reset via debugfs, so get an RPM reference.
2780 */
2781 intel_runtime_pm_get(dev_priv);
2782
Chris Wilsonc0336662016-05-06 15:40:21 +01002783 i915_capture_error_state(dev_priv, engine_mask, error_msg);
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002784 i915_clear_error_registers(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002785
Chris Wilson8af29b02016-09-09 14:11:47 +01002786 if (!engine_mask)
Chris Wilson1604a862017-03-14 17:18:40 +00002787 goto out;
Ben Gamariba1234d2009-09-14 17:48:47 -04002788
Chris Wilson8af29b02016-09-09 14:11:47 +01002789 if (test_and_set_bit(I915_RESET_IN_PROGRESS,
2790 &dev_priv->gpu_error.flags))
Chris Wilson1604a862017-03-14 17:18:40 +00002791 goto out;
Chris Wilson8af29b02016-09-09 14:11:47 +01002792
2793 /*
2794 * Wakeup waiting processes so that the reset function
2795 * i915_reset_and_wakeup doesn't deadlock trying to grab
2796 * various locks. By bumping the reset counter first, the woken
2797 * processes will see a reset in progress and back off,
2798 * releasing their locks and then wait for the reset completion.
2799 * We must do this for _all_ gpu waiters that might hold locks
2800 * that the reset work needs to acquire.
2801 *
2802 * Note: The wake_up also provides a memory barrier to ensure that the
2803 * waiters see the updated value of the reset flags.
2804 */
2805 i915_error_wake_up(dev_priv);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002806
Chris Wilsonc0336662016-05-06 15:40:21 +01002807 i915_reset_and_wakeup(dev_priv);
Chris Wilson1604a862017-03-14 17:18:40 +00002808
2809out:
2810 intel_runtime_pm_put(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002811}
2812
Keith Packard42f52ef2008-10-18 19:39:29 -07002813/* Called from drm generic code, passed 'crtc' which
2814 * we use as a pipe index
2815 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002816static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002817{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002818 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002819 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002820
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002821 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson86e83e32016-10-07 20:49:52 +01002822 i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2823 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2824
2825 return 0;
2826}
2827
2828static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
2829{
2830 struct drm_i915_private *dev_priv = to_i915(dev);
2831 unsigned long irqflags;
2832
2833 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2834 i915_enable_pipestat(dev_priv, pipe,
2835 PIPE_START_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002836 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002837
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002838 return 0;
2839}
2840
Thierry Reding88e72712015-09-24 18:35:31 +02002841static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002842{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002843 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002844 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002845 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002846 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002847
Jesse Barnesf796cf82011-04-07 13:58:17 -07002848 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002849 ilk_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002850 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2851
2852 return 0;
2853}
2854
Thierry Reding88e72712015-09-24 18:35:31 +02002855static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002856{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002857 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002858 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002859
Ben Widawskyabd58f02013-11-02 21:07:09 -07002860 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002861 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002862 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002863
Ben Widawskyabd58f02013-11-02 21:07:09 -07002864 return 0;
2865}
2866
Keith Packard42f52ef2008-10-18 19:39:29 -07002867/* Called from drm generic code, passed 'crtc' which
2868 * we use as a pipe index
2869 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002870static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
2871{
2872 struct drm_i915_private *dev_priv = to_i915(dev);
2873 unsigned long irqflags;
2874
2875 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2876 i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2877 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2878}
2879
2880static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002881{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002882 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002883 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002884
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002885 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002886 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002887 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002888 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2889}
2890
Thierry Reding88e72712015-09-24 18:35:31 +02002891static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002892{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002893 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002894 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002895 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002896 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002897
2898 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002899 ilk_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002900 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2901}
2902
Thierry Reding88e72712015-09-24 18:35:31 +02002903static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002904{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002905 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002906 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002907
Ben Widawskyabd58f02013-11-02 21:07:09 -07002908 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002909 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002910 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2911}
2912
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002913static void ibx_irq_reset(struct drm_i915_private *dev_priv)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002914{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002915 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni91738a92013-06-05 14:21:51 -03002916 return;
2917
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002918 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002919
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002920 if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
Paulo Zanoni105b1222014-04-01 15:37:17 -03002921 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002922}
Paulo Zanoni105b1222014-04-01 15:37:17 -03002923
Paulo Zanoni622364b2014-04-01 15:37:22 -03002924/*
2925 * SDEIER is also touched by the interrupt handler to work around missed PCH
2926 * interrupts. Hence we can't update it after the interrupt handler is enabled -
2927 * instead we unconditionally enable all PCH interrupt sources here, but then
2928 * only unmask them as needed with SDEIMR.
2929 *
2930 * This function needs to be called before interrupts are enabled.
2931 */
2932static void ibx_irq_pre_postinstall(struct drm_device *dev)
2933{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002934 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002935
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002936 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni622364b2014-04-01 15:37:22 -03002937 return;
2938
2939 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03002940 I915_WRITE(SDEIER, 0xffffffff);
2941 POSTING_READ(SDEIER);
2942}
2943
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002944static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002945{
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002946 GEN5_IRQ_RESET(GT);
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002947 if (INTEL_GEN(dev_priv) >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002948 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002949}
2950
Ville Syrjälä70591a42014-10-30 19:42:58 +02002951static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
2952{
2953 enum pipe pipe;
2954
Ville Syrjälä71b8b412016-04-11 16:56:31 +03002955 if (IS_CHERRYVIEW(dev_priv))
2956 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
2957 else
2958 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2959
Ville Syrjäläad22d102016-04-12 18:56:14 +03002960 i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02002961 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2962
Ville Syrjäläad22d102016-04-12 18:56:14 +03002963 for_each_pipe(dev_priv, pipe) {
2964 I915_WRITE(PIPESTAT(pipe),
2965 PIPE_FIFO_UNDERRUN_STATUS |
2966 PIPESTAT_INT_STATUS_MASK);
2967 dev_priv->pipestat_irq_mask[pipe] = 0;
2968 }
Ville Syrjälä70591a42014-10-30 19:42:58 +02002969
2970 GEN5_IRQ_RESET(VLV_);
Ville Syrjäläad22d102016-04-12 18:56:14 +03002971 dev_priv->irq_mask = ~0;
Ville Syrjälä70591a42014-10-30 19:42:58 +02002972}
2973
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002974static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
2975{
2976 u32 pipestat_mask;
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002977 u32 enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002978 enum pipe pipe;
Jerome Anandeef57322017-01-25 04:27:49 +05302979 u32 val;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002980
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002981 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
2982 PIPE_CRC_DONE_INTERRUPT_STATUS;
2983
2984 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
2985 for_each_pipe(dev_priv, pipe)
2986 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
2987
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002988 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
2989 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2990 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002991 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002992 enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Ville Syrjälä6b7eafc2016-04-11 16:56:29 +03002993
2994 WARN_ON(dev_priv->irq_mask != ~0);
2995
Jerome Anandeef57322017-01-25 04:27:49 +05302996 val = (I915_LPE_PIPE_A_INTERRUPT |
2997 I915_LPE_PIPE_B_INTERRUPT |
2998 I915_LPE_PIPE_C_INTERRUPT);
2999
3000 enable_mask |= val;
3001
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003002 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003003
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003004 GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003005}
3006
3007/* drm_dma.h hooks
3008*/
3009static void ironlake_irq_reset(struct drm_device *dev)
3010{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003011 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003012
3013 I915_WRITE(HWSTAM, 0xffffffff);
3014
3015 GEN5_IRQ_RESET(DE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003016 if (IS_GEN7(dev_priv))
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003017 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3018
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003019 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003020
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003021 ibx_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003022}
3023
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003024static void valleyview_irq_preinstall(struct drm_device *dev)
3025{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003026 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003027
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003028 I915_WRITE(VLV_MASTER_IER, 0);
3029 POSTING_READ(VLV_MASTER_IER);
3030
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003031 gen5_gt_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003032
Ville Syrjäläad22d102016-04-12 18:56:14 +03003033 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003034 if (dev_priv->display_irqs_enabled)
3035 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003036 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003037}
3038
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003039static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3040{
3041 GEN8_IRQ_RESET_NDX(GT, 0);
3042 GEN8_IRQ_RESET_NDX(GT, 1);
3043 GEN8_IRQ_RESET_NDX(GT, 2);
3044 GEN8_IRQ_RESET_NDX(GT, 3);
3045}
3046
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003047static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003048{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003049 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003050 int pipe;
3051
Ben Widawskyabd58f02013-11-02 21:07:09 -07003052 I915_WRITE(GEN8_MASTER_IRQ, 0);
3053 POSTING_READ(GEN8_MASTER_IRQ);
3054
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003055 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003056
Damien Lespiau055e3932014-08-18 13:49:10 +01003057 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003058 if (intel_display_power_is_enabled(dev_priv,
3059 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003060 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003061
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003062 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3063 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3064 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003065
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003066 if (HAS_PCH_SPLIT(dev_priv))
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003067 ibx_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003068}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003069
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003070void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3071 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003072{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003073 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003074 enum pipe pipe;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003075
Daniel Vetter13321782014-09-15 14:55:29 +02003076 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003077 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3078 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3079 dev_priv->de_irq_mask[pipe],
3080 ~dev_priv->de_irq_mask[pipe] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003081 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003082}
3083
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003084void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3085 unsigned int pipe_mask)
3086{
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003087 enum pipe pipe;
3088
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003089 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003090 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3091 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003092 spin_unlock_irq(&dev_priv->irq_lock);
3093
3094 /* make sure we're done processing display irqs */
Chris Wilson91c8a322016-07-05 10:40:23 +01003095 synchronize_irq(dev_priv->drm.irq);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003096}
3097
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003098static void cherryview_irq_preinstall(struct drm_device *dev)
3099{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003100 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003101
3102 I915_WRITE(GEN8_MASTER_IRQ, 0);
3103 POSTING_READ(GEN8_MASTER_IRQ);
3104
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003105 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003106
3107 GEN5_IRQ_RESET(GEN8_PCU_);
3108
Ville Syrjäläad22d102016-04-12 18:56:14 +03003109 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003110 if (dev_priv->display_irqs_enabled)
3111 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003112 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003113}
3114
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003115static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
Ville Syrjälä87a02102015-08-27 23:55:57 +03003116 const u32 hpd[HPD_NUM_PINS])
3117{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003118 struct intel_encoder *encoder;
3119 u32 enabled_irqs = 0;
3120
Chris Wilson91c8a322016-07-05 10:40:23 +01003121 for_each_intel_encoder(&dev_priv->drm, encoder)
Ville Syrjälä87a02102015-08-27 23:55:57 +03003122 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3123 enabled_irqs |= hpd[encoder->hpd_pin];
3124
3125 return enabled_irqs;
3126}
3127
Imre Deak1a56b1a2017-01-27 11:39:21 +02003128static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
3129{
3130 u32 hotplug;
3131
3132 /*
3133 * Enable digital hotplug on the PCH, and configure the DP short pulse
3134 * duration to 2ms (which is the minimum in the Display Port spec).
3135 * The pulse duration bits are reserved on LPT+.
3136 */
3137 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3138 hotplug &= ~(PORTB_PULSE_DURATION_MASK |
3139 PORTC_PULSE_DURATION_MASK |
3140 PORTD_PULSE_DURATION_MASK);
3141 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3142 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3143 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3144 /*
3145 * When CPU and PCH are on the same package, port A
3146 * HPD must be enabled in both north and south.
3147 */
3148 if (HAS_PCH_LPT_LP(dev_priv))
3149 hotplug |= PORTA_HOTPLUG_ENABLE;
3150 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3151}
3152
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003153static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
Keith Packard7fe0b972011-09-19 13:31:02 -07003154{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003155 u32 hotplug_irqs, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003156
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003157 if (HAS_PCH_IBX(dev_priv)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003158 hotplug_irqs = SDE_HOTPLUG_MASK;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003159 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003160 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003161 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003162 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003163 }
3164
Daniel Vetterfee884e2013-07-04 23:35:21 +02003165 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003166
Imre Deak1a56b1a2017-01-27 11:39:21 +02003167 ibx_hpd_detection_setup(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003168}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003169
Imre Deak2a57d9c2017-01-27 11:39:18 +02003170static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3171{
3172 u32 hotplug;
3173
3174 /* Enable digital hotplug on the PCH */
3175 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3176 hotplug |= PORTA_HOTPLUG_ENABLE |
3177 PORTB_HOTPLUG_ENABLE |
3178 PORTC_HOTPLUG_ENABLE |
3179 PORTD_HOTPLUG_ENABLE;
3180 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3181
3182 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3183 hotplug |= PORTE_HOTPLUG_ENABLE;
3184 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3185}
3186
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003187static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003188{
Imre Deak2a57d9c2017-01-27 11:39:18 +02003189 u32 hotplug_irqs, enabled_irqs;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003190
3191 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003192 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003193
3194 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3195
Imre Deak2a57d9c2017-01-27 11:39:18 +02003196 spt_hpd_detection_setup(dev_priv);
Keith Packard7fe0b972011-09-19 13:31:02 -07003197}
3198
Imre Deak1a56b1a2017-01-27 11:39:21 +02003199static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
3200{
3201 u32 hotplug;
3202
3203 /*
3204 * Enable digital hotplug on the CPU, and configure the DP short pulse
3205 * duration to 2ms (which is the minimum in the Display Port spec)
3206 * The pulse duration bits are reserved on HSW+.
3207 */
3208 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3209 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3210 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
3211 DIGITAL_PORTA_PULSE_DURATION_2ms;
3212 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3213}
3214
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003215static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003216{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003217 u32 hotplug_irqs, enabled_irqs;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003218
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003219 if (INTEL_GEN(dev_priv) >= 8) {
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003220 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003221 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003222
3223 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003224 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003225 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003226 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003227
3228 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003229 } else {
3230 hotplug_irqs = DE_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003231 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003232
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003233 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3234 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003235
Imre Deak1a56b1a2017-01-27 11:39:21 +02003236 ilk_hpd_detection_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003237
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003238 ibx_hpd_irq_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003239}
3240
Imre Deak2a57d9c2017-01-27 11:39:18 +02003241static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
3242 u32 enabled_irqs)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003243{
Imre Deak2a57d9c2017-01-27 11:39:18 +02003244 u32 hotplug;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003245
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003246 hotplug = I915_READ(PCH_PORT_HOTPLUG);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003247 hotplug |= PORTA_HOTPLUG_ENABLE |
3248 PORTB_HOTPLUG_ENABLE |
3249 PORTC_HOTPLUG_ENABLE;
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303250
3251 DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3252 hotplug, enabled_irqs);
3253 hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3254
3255 /*
3256 * For BXT invert bit has to be set based on AOB design
3257 * for HPD detection logic, update it based on VBT fields.
3258 */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303259 if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3260 intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3261 hotplug |= BXT_DDIA_HPD_INVERT;
3262 if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3263 intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3264 hotplug |= BXT_DDIB_HPD_INVERT;
3265 if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3266 intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3267 hotplug |= BXT_DDIC_HPD_INVERT;
3268
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003269 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003270}
3271
Imre Deak2a57d9c2017-01-27 11:39:18 +02003272static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3273{
3274 __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
3275}
3276
3277static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3278{
3279 u32 hotplug_irqs, enabled_irqs;
3280
3281 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3282 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3283
3284 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3285
3286 __bxt_hpd_detection_setup(dev_priv, enabled_irqs);
3287}
3288
Paulo Zanonid46da432013-02-08 17:35:15 -02003289static void ibx_irq_postinstall(struct drm_device *dev)
3290{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003291 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003292 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003293
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003294 if (HAS_PCH_NOP(dev_priv))
Daniel Vetter692a04c2013-05-29 21:43:05 +02003295 return;
3296
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003297 if (HAS_PCH_IBX(dev_priv))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003298 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003299 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003300 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003301
Ville Syrjäläb51a2842015-09-18 20:03:41 +03003302 gen5_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003303 I915_WRITE(SDEIMR, ~mask);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003304
3305 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
3306 HAS_PCH_LPT(dev_priv))
Imre Deak1a56b1a2017-01-27 11:39:21 +02003307 ibx_hpd_detection_setup(dev_priv);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003308 else
3309 spt_hpd_detection_setup(dev_priv);
Paulo Zanonid46da432013-02-08 17:35:15 -02003310}
3311
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003312static void gen5_gt_irq_postinstall(struct drm_device *dev)
3313{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003314 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003315 u32 pm_irqs, gt_irqs;
3316
3317 pm_irqs = gt_irqs = 0;
3318
3319 dev_priv->gt_irq_mask = ~0;
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01003320 if (HAS_L3_DPF(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003321 /* L3 parity interrupt is always unmasked. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003322 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3323 gt_irqs |= GT_PARITY_ERROR(dev_priv);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003324 }
3325
3326 gt_irqs |= GT_RENDER_USER_INTERRUPT;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003327 if (IS_GEN5(dev_priv)) {
Chris Wilsonf8973c22016-07-01 17:23:21 +01003328 gt_irqs |= ILK_BSD_USER_INTERRUPT;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003329 } else {
3330 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3331 }
3332
Paulo Zanoni35079892014-04-01 15:37:15 -03003333 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003334
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003335 if (INTEL_GEN(dev_priv) >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003336 /*
3337 * RPS interrupts will get enabled/disabled on demand when RPS
3338 * itself is enabled/disabled.
3339 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303340 if (HAS_VEBOX(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003341 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
Akash Goelf4e9af42016-10-12 21:54:30 +05303342 dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3343 }
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003344
Akash Goelf4e9af42016-10-12 21:54:30 +05303345 dev_priv->pm_imr = 0xffffffff;
3346 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003347 }
3348}
3349
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003350static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003351{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003352 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003353 u32 display_mask, extra_mask;
3354
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003355 if (INTEL_GEN(dev_priv) >= 7) {
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003356 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3357 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3358 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003359 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003360 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003361 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3362 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003363 } else {
3364 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3365 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003366 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003367 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3368 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003369 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3370 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3371 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003372 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003373
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003374 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003375
Paulo Zanoni0c841212014-04-01 15:37:27 -03003376 I915_WRITE(HWSTAM, 0xeffe);
3377
Paulo Zanoni622364b2014-04-01 15:37:22 -03003378 ibx_irq_pre_postinstall(dev);
3379
Paulo Zanoni35079892014-04-01 15:37:15 -03003380 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003381
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003382 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003383
Imre Deak1a56b1a2017-01-27 11:39:21 +02003384 ilk_hpd_detection_setup(dev_priv);
3385
Paulo Zanonid46da432013-02-08 17:35:15 -02003386 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003387
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003388 if (IS_IRONLAKE_M(dev_priv)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003389 /* Enable PCU event interrupts
3390 *
3391 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003392 * setup is guaranteed to run in single-threaded context. But we
3393 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003394 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003395 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003396 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003397 }
3398
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003399 return 0;
3400}
3401
Imre Deakf8b79e52014-03-04 19:23:07 +02003402void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3403{
Chris Wilson67520412017-03-02 13:28:01 +00003404 lockdep_assert_held(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003405
3406 if (dev_priv->display_irqs_enabled)
3407 return;
3408
3409 dev_priv->display_irqs_enabled = true;
3410
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003411 if (intel_irqs_enabled(dev_priv)) {
3412 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003413 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003414 }
Imre Deakf8b79e52014-03-04 19:23:07 +02003415}
3416
3417void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3418{
Chris Wilson67520412017-03-02 13:28:01 +00003419 lockdep_assert_held(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003420
3421 if (!dev_priv->display_irqs_enabled)
3422 return;
3423
3424 dev_priv->display_irqs_enabled = false;
3425
Imre Deak950eaba2014-09-08 15:21:09 +03003426 if (intel_irqs_enabled(dev_priv))
Ville Syrjäläad22d102016-04-12 18:56:14 +03003427 vlv_display_irq_reset(dev_priv);
Imre Deakf8b79e52014-03-04 19:23:07 +02003428}
3429
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003430
3431static int valleyview_irq_postinstall(struct drm_device *dev)
3432{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003433 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003434
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003435 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003436
Ville Syrjäläad22d102016-04-12 18:56:14 +03003437 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003438 if (dev_priv->display_irqs_enabled)
3439 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003440 spin_unlock_irq(&dev_priv->irq_lock);
3441
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003442 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003443 POSTING_READ(VLV_MASTER_IER);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003444
3445 return 0;
3446}
3447
Ben Widawskyabd58f02013-11-02 21:07:09 -07003448static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3449{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003450 /* These are interrupts we'll toggle with the ring mask register */
3451 uint32_t gt_interrupts[] = {
3452 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003453 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003454 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3455 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003456 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003457 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3458 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3459 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003460 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003461 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3462 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003463 };
3464
Tvrtko Ursulin98735732016-04-19 16:46:08 +01003465 if (HAS_L3_DPF(dev_priv))
3466 gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
3467
Akash Goelf4e9af42016-10-12 21:54:30 +05303468 dev_priv->pm_ier = 0x0;
3469 dev_priv->pm_imr = ~dev_priv->pm_ier;
Deepak S9a2d2d82014-08-22 08:32:40 +05303470 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3471 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003472 /*
3473 * RPS interrupts will get enabled/disabled on demand when RPS itself
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05303474 * is enabled/disabled. Same wil be the case for GuC interrupts.
Imre Deak78e68d32014-12-15 18:59:27 +02003475 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303476 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
Deepak S9a2d2d82014-08-22 08:32:40 +05303477 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003478}
3479
3480static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3481{
Damien Lespiau770de832014-03-20 20:45:01 +00003482 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3483 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003484 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3485 u32 de_port_enables;
Ville Syrjälä11825b02016-05-19 12:14:43 +03003486 u32 de_misc_masked = GEN8_DE_MISC_GSE;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003487 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003488
Rodrigo Vivib4834a52015-09-02 15:19:24 -07003489 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiau770de832014-03-20 20:45:01 +00003490 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3491 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003492 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3493 GEN9_AUX_CHANNEL_D;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003494 if (IS_GEN9_LP(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003495 de_port_masked |= BXT_DE_PORT_GMBUS;
3496 } else {
Damien Lespiau770de832014-03-20 20:45:01 +00003497 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3498 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003499 }
Damien Lespiau770de832014-03-20 20:45:01 +00003500
3501 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3502 GEN8_PIPE_FIFO_UNDERRUN;
3503
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003504 de_port_enables = de_port_masked;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003505 if (IS_GEN9_LP(dev_priv))
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003506 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3507 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003508 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3509
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003510 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3511 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3512 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003513
Damien Lespiau055e3932014-08-18 13:49:10 +01003514 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003515 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003516 POWER_DOMAIN_PIPE(pipe)))
3517 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3518 dev_priv->de_irq_mask[pipe],
3519 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003520
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003521 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ville Syrjälä11825b02016-05-19 12:14:43 +03003522 GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003523
3524 if (IS_GEN9_LP(dev_priv))
3525 bxt_hpd_detection_setup(dev_priv);
Imre Deak1a56b1a2017-01-27 11:39:21 +02003526 else if (IS_BROADWELL(dev_priv))
3527 ilk_hpd_detection_setup(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003528}
3529
3530static int gen8_irq_postinstall(struct drm_device *dev)
3531{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003532 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003533
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003534 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303535 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003536
Ben Widawskyabd58f02013-11-02 21:07:09 -07003537 gen8_gt_irq_postinstall(dev_priv);
3538 gen8_de_irq_postinstall(dev_priv);
3539
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003540 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303541 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003542
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003543 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003544 POSTING_READ(GEN8_MASTER_IRQ);
3545
3546 return 0;
3547}
3548
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003549static int cherryview_irq_postinstall(struct drm_device *dev)
3550{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003551 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003552
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003553 gen8_gt_irq_postinstall(dev_priv);
3554
Ville Syrjäläad22d102016-04-12 18:56:14 +03003555 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003556 if (dev_priv->display_irqs_enabled)
3557 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003558 spin_unlock_irq(&dev_priv->irq_lock);
3559
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003560 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003561 POSTING_READ(GEN8_MASTER_IRQ);
3562
3563 return 0;
3564}
3565
Ben Widawskyabd58f02013-11-02 21:07:09 -07003566static void gen8_irq_uninstall(struct drm_device *dev)
3567{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003568 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003569
3570 if (!dev_priv)
3571 return;
3572
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003573 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003574}
3575
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003576static void valleyview_irq_uninstall(struct drm_device *dev)
3577{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003578 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003579
3580 if (!dev_priv)
3581 return;
3582
Imre Deak843d0e72014-04-14 20:24:23 +03003583 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003584 POSTING_READ(VLV_MASTER_IER);
Imre Deak843d0e72014-04-14 20:24:23 +03003585
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003586 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä893fce82014-10-30 19:42:56 +02003587
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003588 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003589
Ville Syrjäläad22d102016-04-12 18:56:14 +03003590 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003591 if (dev_priv->display_irqs_enabled)
3592 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003593 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003594}
3595
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003596static void cherryview_irq_uninstall(struct drm_device *dev)
3597{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003598 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003599
3600 if (!dev_priv)
3601 return;
3602
3603 I915_WRITE(GEN8_MASTER_IRQ, 0);
3604 POSTING_READ(GEN8_MASTER_IRQ);
3605
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003606 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003607
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003608 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003609
Ville Syrjäläad22d102016-04-12 18:56:14 +03003610 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003611 if (dev_priv->display_irqs_enabled)
3612 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003613 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003614}
3615
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003616static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003617{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003618 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46979952011-04-07 13:53:55 -07003619
3620 if (!dev_priv)
3621 return;
3622
Paulo Zanonibe30b292014-04-01 15:37:25 -03003623 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003624}
3625
Chris Wilsonc2798b12012-04-22 21:13:57 +01003626static void i8xx_irq_preinstall(struct drm_device * dev)
3627{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003628 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003629 int pipe;
3630
Damien Lespiau055e3932014-08-18 13:49:10 +01003631 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003632 I915_WRITE(PIPESTAT(pipe), 0);
3633 I915_WRITE16(IMR, 0xffff);
3634 I915_WRITE16(IER, 0x0);
3635 POSTING_READ16(IER);
3636}
3637
3638static int i8xx_irq_postinstall(struct drm_device *dev)
3639{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003640 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003641
Chris Wilsonc2798b12012-04-22 21:13:57 +01003642 I915_WRITE16(EMR,
3643 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3644
3645 /* Unmask the interrupts that we always want on. */
3646 dev_priv->irq_mask =
3647 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3648 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3649 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003650 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003651 I915_WRITE16(IMR, dev_priv->irq_mask);
3652
3653 I915_WRITE16(IER,
3654 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3655 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003656 I915_USER_INTERRUPT);
3657 POSTING_READ16(IER);
3658
Daniel Vetter379ef822013-10-16 22:55:56 +02003659 /* Interrupt setup is already guaranteed to be single-threaded, this is
3660 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003661 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003662 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3663 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003664 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003665
Chris Wilsonc2798b12012-04-22 21:13:57 +01003666 return 0;
3667}
3668
Daniel Vetter5a21b662016-05-24 17:13:53 +02003669/*
3670 * Returns true when a page flip has completed.
3671 */
3672static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
3673 int plane, int pipe, u32 iir)
3674{
3675 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3676
3677 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3678 return false;
3679
3680 if ((iir & flip_pending) == 0)
3681 goto check_page_flip;
3682
3683 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3684 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3685 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3686 * the flip is completed (no longer pending). Since this doesn't raise
3687 * an interrupt per se, we watch for the change at vblank.
3688 */
3689 if (I915_READ16(ISR) & flip_pending)
3690 goto check_page_flip;
3691
3692 intel_finish_page_flip_cs(dev_priv, pipe);
3693 return true;
3694
3695check_page_flip:
3696 intel_check_page_flip(dev_priv, pipe);
3697 return false;
3698}
3699
Daniel Vetterff1f5252012-10-02 15:10:55 +02003700static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003701{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003702 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003703 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003704 u16 iir, new_iir;
3705 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003706 int pipe;
3707 u16 flip_mask =
3708 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3709 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Imre Deak1f814da2015-12-16 02:52:19 +02003710 irqreturn_t ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003711
Imre Deak2dd2a882015-02-24 11:14:30 +02003712 if (!intel_irqs_enabled(dev_priv))
3713 return IRQ_NONE;
3714
Imre Deak1f814da2015-12-16 02:52:19 +02003715 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3716 disable_rpm_wakeref_asserts(dev_priv);
3717
3718 ret = IRQ_NONE;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003719 iir = I915_READ16(IIR);
3720 if (iir == 0)
Imre Deak1f814da2015-12-16 02:52:19 +02003721 goto out;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003722
3723 while (iir & ~flip_mask) {
3724 /* Can't rely on pipestat interrupt bit in iir as it might
3725 * have been cleared after the pipestat interrupt was received.
3726 * It doesn't set the bit in iir again, but it still produces
3727 * interrupts (for non-MSI).
3728 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003729 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003730 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003731 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003732
Damien Lespiau055e3932014-08-18 13:49:10 +01003733 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003734 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003735 pipe_stats[pipe] = I915_READ(reg);
3736
3737 /*
3738 * Clear the PIPE*STAT regs before the IIR
3739 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003740 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003741 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003742 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003743 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003744
3745 I915_WRITE16(IIR, iir & ~flip_mask);
3746 new_iir = I915_READ16(IIR); /* Flush posted writes */
3747
Chris Wilsonc2798b12012-04-22 21:13:57 +01003748 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303749 notify_ring(dev_priv->engine[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003750
Damien Lespiau055e3932014-08-18 13:49:10 +01003751 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003752 int plane = pipe;
3753 if (HAS_FBC(dev_priv))
3754 plane = !plane;
3755
3756 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3757 i8xx_handle_vblank(dev_priv, plane, pipe, iir))
3758 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003759
Daniel Vetter4356d582013-10-16 22:55:55 +02003760 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003761 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003762
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003763 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3764 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3765 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003766 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003767
3768 iir = new_iir;
3769 }
Imre Deak1f814da2015-12-16 02:52:19 +02003770 ret = IRQ_HANDLED;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003771
Imre Deak1f814da2015-12-16 02:52:19 +02003772out:
3773 enable_rpm_wakeref_asserts(dev_priv);
3774
3775 return ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003776}
3777
3778static void i8xx_irq_uninstall(struct drm_device * dev)
3779{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003780 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003781 int pipe;
3782
Damien Lespiau055e3932014-08-18 13:49:10 +01003783 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003784 /* Clear enable bits; then clear status bits */
3785 I915_WRITE(PIPESTAT(pipe), 0);
3786 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3787 }
3788 I915_WRITE16(IMR, 0xffff);
3789 I915_WRITE16(IER, 0x0);
3790 I915_WRITE16(IIR, I915_READ16(IIR));
3791}
3792
Chris Wilsona266c7d2012-04-24 22:59:44 +01003793static void i915_irq_preinstall(struct drm_device * dev)
3794{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003795 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003796 int pipe;
3797
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003798 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003799 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003800 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3801 }
3802
Chris Wilson00d98eb2012-04-24 22:59:48 +01003803 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003804 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003805 I915_WRITE(PIPESTAT(pipe), 0);
3806 I915_WRITE(IMR, 0xffffffff);
3807 I915_WRITE(IER, 0x0);
3808 POSTING_READ(IER);
3809}
3810
3811static int i915_irq_postinstall(struct drm_device *dev)
3812{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003813 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson38bde182012-04-24 22:59:50 +01003814 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003815
Chris Wilson38bde182012-04-24 22:59:50 +01003816 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3817
3818 /* Unmask the interrupts that we always want on. */
3819 dev_priv->irq_mask =
3820 ~(I915_ASLE_INTERRUPT |
3821 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3822 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3823 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003824 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003825
3826 enable_mask =
3827 I915_ASLE_INTERRUPT |
3828 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3829 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003830 I915_USER_INTERRUPT;
3831
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003832 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003833 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003834 POSTING_READ(PORT_HOTPLUG_EN);
3835
Chris Wilsona266c7d2012-04-24 22:59:44 +01003836 /* Enable in IER... */
3837 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3838 /* and unmask in IMR */
3839 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3840 }
3841
Chris Wilsona266c7d2012-04-24 22:59:44 +01003842 I915_WRITE(IMR, dev_priv->irq_mask);
3843 I915_WRITE(IER, enable_mask);
3844 POSTING_READ(IER);
3845
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003846 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003847
Daniel Vetter379ef822013-10-16 22:55:56 +02003848 /* Interrupt setup is already guaranteed to be single-threaded, this is
3849 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003850 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003851 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3852 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003853 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003854
Daniel Vetter20afbda2012-12-11 14:05:07 +01003855 return 0;
3856}
3857
Daniel Vetter5a21b662016-05-24 17:13:53 +02003858/*
3859 * Returns true when a page flip has completed.
3860 */
3861static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
3862 int plane, int pipe, u32 iir)
3863{
3864 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3865
3866 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3867 return false;
3868
3869 if ((iir & flip_pending) == 0)
3870 goto check_page_flip;
3871
3872 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3873 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3874 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3875 * the flip is completed (no longer pending). Since this doesn't raise
3876 * an interrupt per se, we watch for the change at vblank.
3877 */
3878 if (I915_READ(ISR) & flip_pending)
3879 goto check_page_flip;
3880
3881 intel_finish_page_flip_cs(dev_priv, pipe);
3882 return true;
3883
3884check_page_flip:
3885 intel_check_page_flip(dev_priv, pipe);
3886 return false;
3887}
3888
Daniel Vetterff1f5252012-10-02 15:10:55 +02003889static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003890{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003891 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003892 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003893 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003894 u32 flip_mask =
3895 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3896 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003897 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003898
Imre Deak2dd2a882015-02-24 11:14:30 +02003899 if (!intel_irqs_enabled(dev_priv))
3900 return IRQ_NONE;
3901
Imre Deak1f814da2015-12-16 02:52:19 +02003902 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3903 disable_rpm_wakeref_asserts(dev_priv);
3904
Chris Wilsona266c7d2012-04-24 22:59:44 +01003905 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003906 do {
3907 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003908 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003909
3910 /* Can't rely on pipestat interrupt bit in iir as it might
3911 * have been cleared after the pipestat interrupt was received.
3912 * It doesn't set the bit in iir again, but it still produces
3913 * interrupts (for non-MSI).
3914 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003915 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003916 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003917 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003918
Damien Lespiau055e3932014-08-18 13:49:10 +01003919 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003920 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003921 pipe_stats[pipe] = I915_READ(reg);
3922
Chris Wilson38bde182012-04-24 22:59:50 +01003923 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003924 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003925 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003926 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003927 }
3928 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003929 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003930
3931 if (!irq_received)
3932 break;
3933
Chris Wilsona266c7d2012-04-24 22:59:44 +01003934 /* Consume port. Then clear IIR or we'll miss events */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003935 if (I915_HAS_HOTPLUG(dev_priv) &&
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003936 iir & I915_DISPLAY_PORT_INTERRUPT) {
3937 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3938 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003939 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003940 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003941
Chris Wilson38bde182012-04-24 22:59:50 +01003942 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003943 new_iir = I915_READ(IIR); /* Flush posted writes */
3944
Chris Wilsona266c7d2012-04-24 22:59:44 +01003945 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303946 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003947
Damien Lespiau055e3932014-08-18 13:49:10 +01003948 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003949 int plane = pipe;
3950 if (HAS_FBC(dev_priv))
3951 plane = !plane;
3952
3953 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3954 i915_handle_vblank(dev_priv, plane, pipe, iir))
3955 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003956
3957 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3958 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003959
3960 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003961 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003962
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003963 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3964 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3965 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003966 }
3967
Chris Wilsona266c7d2012-04-24 22:59:44 +01003968 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003969 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003970
3971 /* With MSI, interrupts are only generated when iir
3972 * transitions from zero to nonzero. If another bit got
3973 * set while we were handling the existing iir bits, then
3974 * we would never get another interrupt.
3975 *
3976 * This is fine on non-MSI as well, as if we hit this path
3977 * we avoid exiting the interrupt handler only to generate
3978 * another one.
3979 *
3980 * Note that for MSI this could cause a stray interrupt report
3981 * if an interrupt landed in the time between writing IIR and
3982 * the posting read. This should be rare enough to never
3983 * trigger the 99% of 100,000 interrupts test for disabling
3984 * stray interrupts.
3985 */
Chris Wilson38bde182012-04-24 22:59:50 +01003986 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003987 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003988 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003989
Imre Deak1f814da2015-12-16 02:52:19 +02003990 enable_rpm_wakeref_asserts(dev_priv);
3991
Chris Wilsona266c7d2012-04-24 22:59:44 +01003992 return ret;
3993}
3994
3995static void i915_irq_uninstall(struct drm_device * dev)
3996{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003997 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003998 int pipe;
3999
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00004000 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004001 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004002 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4003 }
4004
Chris Wilson00d98eb2012-04-24 22:59:48 +01004005 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004006 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004007 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004008 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004009 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4010 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004011 I915_WRITE(IMR, 0xffffffff);
4012 I915_WRITE(IER, 0x0);
4013
Chris Wilsona266c7d2012-04-24 22:59:44 +01004014 I915_WRITE(IIR, I915_READ(IIR));
4015}
4016
4017static void i965_irq_preinstall(struct drm_device * dev)
4018{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004019 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004020 int pipe;
4021
Egbert Eich0706f172015-09-23 16:15:27 +02004022 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004023 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004024
4025 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004026 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004027 I915_WRITE(PIPESTAT(pipe), 0);
4028 I915_WRITE(IMR, 0xffffffff);
4029 I915_WRITE(IER, 0x0);
4030 POSTING_READ(IER);
4031}
4032
4033static int i965_irq_postinstall(struct drm_device *dev)
4034{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004035 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004036 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004037 u32 error_mask;
4038
Chris Wilsona266c7d2012-04-24 22:59:44 +01004039 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004040 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004041 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004042 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4043 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4044 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4045 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4046 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4047
4048 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004049 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4050 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004051 enable_mask |= I915_USER_INTERRUPT;
4052
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004053 if (IS_G4X(dev_priv))
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004054 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004055
Daniel Vetterb79480b2013-06-27 17:52:10 +02004056 /* Interrupt setup is already guaranteed to be single-threaded, this is
4057 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004058 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004059 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4060 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4061 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004062 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004063
Chris Wilsona266c7d2012-04-24 22:59:44 +01004064 /*
4065 * Enable some error detection, note the instruction error mask
4066 * bit is reserved, so we leave it masked.
4067 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004068 if (IS_G4X(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004069 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4070 GM45_ERROR_MEM_PRIV |
4071 GM45_ERROR_CP_PRIV |
4072 I915_ERROR_MEMORY_REFRESH);
4073 } else {
4074 error_mask = ~(I915_ERROR_PAGE_TABLE |
4075 I915_ERROR_MEMORY_REFRESH);
4076 }
4077 I915_WRITE(EMR, error_mask);
4078
4079 I915_WRITE(IMR, dev_priv->irq_mask);
4080 I915_WRITE(IER, enable_mask);
4081 POSTING_READ(IER);
4082
Egbert Eich0706f172015-09-23 16:15:27 +02004083 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004084 POSTING_READ(PORT_HOTPLUG_EN);
4085
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004086 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004087
4088 return 0;
4089}
4090
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004091static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004092{
Daniel Vetter20afbda2012-12-11 14:05:07 +01004093 u32 hotplug_en;
4094
Chris Wilson67520412017-03-02 13:28:01 +00004095 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004096
Ville Syrjälä778eb332015-01-09 14:21:13 +02004097 /* Note HDMI and DP share hotplug bits */
4098 /* enable bits are the same for all generations */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004099 hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004100 /* Programming the CRT detection parameters tends
4101 to generate a spurious hotplug event about three
4102 seconds later. So just do it once.
4103 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004104 if (IS_G4X(dev_priv))
Ville Syrjälä778eb332015-01-09 14:21:13 +02004105 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02004106 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004107
Ville Syrjälä778eb332015-01-09 14:21:13 +02004108 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02004109 i915_hotplug_interrupt_update_locked(dev_priv,
Jani Nikulaf9e3dc72015-10-21 17:22:43 +03004110 HOTPLUG_INT_EN_MASK |
4111 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4112 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
4113 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004114}
4115
Daniel Vetterff1f5252012-10-02 15:10:55 +02004116static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004117{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004118 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004119 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004120 u32 iir, new_iir;
4121 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004122 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004123 u32 flip_mask =
4124 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4125 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004126
Imre Deak2dd2a882015-02-24 11:14:30 +02004127 if (!intel_irqs_enabled(dev_priv))
4128 return IRQ_NONE;
4129
Imre Deak1f814da2015-12-16 02:52:19 +02004130 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4131 disable_rpm_wakeref_asserts(dev_priv);
4132
Chris Wilsona266c7d2012-04-24 22:59:44 +01004133 iir = I915_READ(IIR);
4134
Chris Wilsona266c7d2012-04-24 22:59:44 +01004135 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004136 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004137 bool blc_event = false;
4138
Chris Wilsona266c7d2012-04-24 22:59:44 +01004139 /* Can't rely on pipestat interrupt bit in iir as it might
4140 * have been cleared after the pipestat interrupt was received.
4141 * It doesn't set the bit in iir again, but it still produces
4142 * interrupts (for non-MSI).
4143 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004144 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004145 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004146 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004147
Damien Lespiau055e3932014-08-18 13:49:10 +01004148 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004149 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004150 pipe_stats[pipe] = I915_READ(reg);
4151
4152 /*
4153 * Clear the PIPE*STAT regs before the IIR
4154 */
4155 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004156 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004157 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004158 }
4159 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004160 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004161
4162 if (!irq_received)
4163 break;
4164
4165 ret = IRQ_HANDLED;
4166
4167 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004168 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
4169 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4170 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004171 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004172 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004173
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004174 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004175 new_iir = I915_READ(IIR); /* Flush posted writes */
4176
Chris Wilsona266c7d2012-04-24 22:59:44 +01004177 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304178 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004179 if (iir & I915_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304180 notify_ring(dev_priv->engine[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004181
Damien Lespiau055e3932014-08-18 13:49:10 +01004182 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02004183 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4184 i915_handle_vblank(dev_priv, pipe, pipe, iir))
4185 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004186
4187 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4188 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004189
4190 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004191 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004192
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004193 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4194 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004195 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004196
4197 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004198 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004199
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004200 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004201 gmbus_irq_handler(dev_priv);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004202
Chris Wilsona266c7d2012-04-24 22:59:44 +01004203 /* With MSI, interrupts are only generated when iir
4204 * transitions from zero to nonzero. If another bit got
4205 * set while we were handling the existing iir bits, then
4206 * we would never get another interrupt.
4207 *
4208 * This is fine on non-MSI as well, as if we hit this path
4209 * we avoid exiting the interrupt handler only to generate
4210 * another one.
4211 *
4212 * Note that for MSI this could cause a stray interrupt report
4213 * if an interrupt landed in the time between writing IIR and
4214 * the posting read. This should be rare enough to never
4215 * trigger the 99% of 100,000 interrupts test for disabling
4216 * stray interrupts.
4217 */
4218 iir = new_iir;
4219 }
4220
Imre Deak1f814da2015-12-16 02:52:19 +02004221 enable_rpm_wakeref_asserts(dev_priv);
4222
Chris Wilsona266c7d2012-04-24 22:59:44 +01004223 return ret;
4224}
4225
4226static void i965_irq_uninstall(struct drm_device * dev)
4227{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004228 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004229 int pipe;
4230
4231 if (!dev_priv)
4232 return;
4233
Egbert Eich0706f172015-09-23 16:15:27 +02004234 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004235 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004236
4237 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004238 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004239 I915_WRITE(PIPESTAT(pipe), 0);
4240 I915_WRITE(IMR, 0xffffffff);
4241 I915_WRITE(IER, 0x0);
4242
Damien Lespiau055e3932014-08-18 13:49:10 +01004243 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004244 I915_WRITE(PIPESTAT(pipe),
4245 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4246 I915_WRITE(IIR, I915_READ(IIR));
4247}
4248
Daniel Vetterfca52a52014-09-30 10:56:45 +02004249/**
4250 * intel_irq_init - initializes irq support
4251 * @dev_priv: i915 device instance
4252 *
4253 * This function initializes all the irq support including work items, timers
4254 * and all the vtables. It does not setup the interrupt itself though.
4255 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004256void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004257{
Chris Wilson91c8a322016-07-05 10:40:23 +01004258 struct drm_device *dev = &dev_priv->drm;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004259
Jani Nikula77913b32015-06-18 13:06:16 +03004260 intel_hpd_init_work(dev_priv);
4261
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004262 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004263 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004264
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00004265 if (HAS_GUC_SCHED(dev_priv))
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05304266 dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
4267
Deepak Sa6706b42014-03-15 20:23:22 +05304268 /* Let's track the enabled rps events */
Wayne Boyer666a4532015-12-09 12:29:35 -08004269 if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004270 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00004271 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004272 else
4273 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304274
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05304275 dev_priv->rps.pm_intrmsk_mbz = 0;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304276
4277 /*
4278 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
4279 * if GEN6_PM_UP_EI_EXPIRED is masked.
4280 *
4281 * TODO: verify if this can be reproduced on VLV,CHV.
4282 */
4283 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05304284 dev_priv->rps.pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304285
4286 if (INTEL_INFO(dev_priv)->gen >= 8)
Chris Wilson655d49e2017-03-12 13:27:45 +00004287 dev_priv->rps.pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304288
Daniel Vetterb9632912014-09-30 10:56:44 +02004289 if (IS_GEN2(dev_priv)) {
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004290 /* Gen2 doesn't have a hardware frame counter */
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004291 dev->max_vblank_count = 0;
Daniel Vetterb9632912014-09-30 10:56:44 +02004292 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004293 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004294 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004295 } else {
4296 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4297 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004298 }
4299
Ville Syrjälä21da2702014-08-06 14:49:55 +03004300 /*
4301 * Opt out of the vblank disable timer on everything except gen2.
4302 * Gen2 doesn't have a hardware frame counter and so depends on
4303 * vblank interrupts to produce sane vblank seuquence numbers.
4304 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004305 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004306 dev->vblank_disable_immediate = true;
4307
Chris Wilson262fd482017-02-15 13:15:47 +00004308 /* Most platforms treat the display irq block as an always-on
4309 * power domain. vlv/chv can disable it at runtime and need
4310 * special care to avoid writing any of the display block registers
4311 * outside of the power domain. We defer setting up the display irqs
4312 * in this case to the runtime pm.
4313 */
4314 dev_priv->display_irqs_enabled = true;
4315 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4316 dev_priv->display_irqs_enabled = false;
4317
Lyude317eaa92017-02-03 21:18:25 -05004318 dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4319
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004320 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4321 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004322
Daniel Vetterb9632912014-09-30 10:56:44 +02004323 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004324 dev->driver->irq_handler = cherryview_irq_handler;
4325 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4326 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4327 dev->driver->irq_uninstall = cherryview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004328 dev->driver->enable_vblank = i965_enable_vblank;
4329 dev->driver->disable_vblank = i965_disable_vblank;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004330 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004331 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004332 dev->driver->irq_handler = valleyview_irq_handler;
4333 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4334 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4335 dev->driver->irq_uninstall = valleyview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004336 dev->driver->enable_vblank = i965_enable_vblank;
4337 dev->driver->disable_vblank = i965_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004338 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004339 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004340 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004341 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004342 dev->driver->irq_postinstall = gen8_irq_postinstall;
4343 dev->driver->irq_uninstall = gen8_irq_uninstall;
4344 dev->driver->enable_vblank = gen8_enable_vblank;
4345 dev->driver->disable_vblank = gen8_disable_vblank;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004346 if (IS_GEN9_LP(dev_priv))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004347 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004348 else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004349 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4350 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004351 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004352 } else if (HAS_PCH_SPLIT(dev_priv)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004353 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004354 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004355 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4356 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4357 dev->driver->enable_vblank = ironlake_enable_vblank;
4358 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004359 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004360 } else {
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004361 if (IS_GEN2(dev_priv)) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004362 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4363 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4364 dev->driver->irq_handler = i8xx_irq_handler;
4365 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004366 dev->driver->enable_vblank = i8xx_enable_vblank;
4367 dev->driver->disable_vblank = i8xx_disable_vblank;
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004368 } else if (IS_GEN3(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004369 dev->driver->irq_preinstall = i915_irq_preinstall;
4370 dev->driver->irq_postinstall = i915_irq_postinstall;
4371 dev->driver->irq_uninstall = i915_irq_uninstall;
4372 dev->driver->irq_handler = i915_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004373 dev->driver->enable_vblank = i8xx_enable_vblank;
4374 dev->driver->disable_vblank = i8xx_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004375 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004376 dev->driver->irq_preinstall = i965_irq_preinstall;
4377 dev->driver->irq_postinstall = i965_irq_postinstall;
4378 dev->driver->irq_uninstall = i965_irq_uninstall;
4379 dev->driver->irq_handler = i965_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004380 dev->driver->enable_vblank = i965_enable_vblank;
4381 dev->driver->disable_vblank = i965_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004382 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004383 if (I915_HAS_HOTPLUG(dev_priv))
4384 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004385 }
4386}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004387
Daniel Vetterfca52a52014-09-30 10:56:45 +02004388/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004389 * intel_irq_install - enables the hardware interrupt
4390 * @dev_priv: i915 device instance
4391 *
4392 * This function enables the hardware interrupt handling, but leaves the hotplug
4393 * handling still disabled. It is called after intel_irq_init().
4394 *
4395 * In the driver load and resume code we need working interrupts in a few places
4396 * but don't want to deal with the hassle of concurrent probe and hotplug
4397 * workers. Hence the split into this two-stage approach.
4398 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004399int intel_irq_install(struct drm_i915_private *dev_priv)
4400{
4401 /*
4402 * We enable some interrupt sources in our postinstall hooks, so mark
4403 * interrupts as enabled _before_ actually enabling them to avoid
4404 * special cases in our ordering checks.
4405 */
4406 dev_priv->pm.irqs_enabled = true;
4407
Chris Wilson91c8a322016-07-05 10:40:23 +01004408 return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004409}
4410
Daniel Vetterfca52a52014-09-30 10:56:45 +02004411/**
4412 * intel_irq_uninstall - finilizes all irq handling
4413 * @dev_priv: i915 device instance
4414 *
4415 * This stops interrupt and hotplug handling and unregisters and frees all
4416 * resources acquired in the init functions.
4417 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004418void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4419{
Chris Wilson91c8a322016-07-05 10:40:23 +01004420 drm_irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004421 intel_hpd_cancel_work(dev_priv);
4422 dev_priv->pm.irqs_enabled = false;
4423}
4424
Daniel Vetterfca52a52014-09-30 10:56:45 +02004425/**
4426 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4427 * @dev_priv: i915 device instance
4428 *
4429 * This function is used to disable interrupts at runtime, both in the runtime
4430 * pm and the system suspend/resume code.
4431 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004432void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004433{
Chris Wilson91c8a322016-07-05 10:40:23 +01004434 dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004435 dev_priv->pm.irqs_enabled = false;
Chris Wilson91c8a322016-07-05 10:40:23 +01004436 synchronize_irq(dev_priv->drm.irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004437}
4438
Daniel Vetterfca52a52014-09-30 10:56:45 +02004439/**
4440 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4441 * @dev_priv: i915 device instance
4442 *
4443 * This function is used to enable interrupts at runtime, both in the runtime
4444 * pm and the system suspend/resume code.
4445 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004446void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004447{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004448 dev_priv->pm.irqs_enabled = true;
Chris Wilson91c8a322016-07-05 10:40:23 +01004449 dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
4450 dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004451}