blob: 461aece6c5bdb87a7282a397e0e3c530879451c6 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000091#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070092
Chris Wilsonb2e862d2016-04-28 09:56:41 +010093#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
94
Ben Widawsky40521052012-06-04 14:42:43 -070095/* This is a HW constraint. The value below is the largest known requirement
96 * I've seen in a spec to date, and that was a workaround for a non-shipping
97 * part. It should be safe to decrease this, but it's more future proof as is.
98 */
Ben Widawskyb731d332013-12-06 14:10:59 -080099#define GEN6_CONTEXT_ALIGN (64<<10)
100#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -0700101
Chris Wilsonc0336662016-05-06 15:40:21 +0100102static size_t get_context_alignment(struct drm_i915_private *dev_priv)
Ben Widawskyb731d332013-12-06 14:10:59 -0800103{
Chris Wilsonc0336662016-05-06 15:40:21 +0100104 if (IS_GEN6(dev_priv))
Ben Widawskyb731d332013-12-06 14:10:59 -0800105 return GEN6_CONTEXT_ALIGN;
106
107 return GEN7_CONTEXT_ALIGN;
108}
109
Chris Wilsonc0336662016-05-06 15:40:21 +0100110static int get_context_size(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700111{
Ben Widawsky254f9652012-06-04 14:42:42 -0700112 int ret;
113 u32 reg;
114
Chris Wilsonc0336662016-05-06 15:40:21 +0100115 switch (INTEL_GEN(dev_priv)) {
Ben Widawsky254f9652012-06-04 14:42:42 -0700116 case 6:
117 reg = I915_READ(CXT_SIZE);
118 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
119 break;
120 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700121 reg = I915_READ(GEN7_CXT_SIZE);
Chris Wilsonc0336662016-05-06 15:40:21 +0100122 if (IS_HASWELL(dev_priv))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700123 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700124 else
125 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700126 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700127 case 8:
128 ret = GEN8_CXT_TOTAL_SIZE;
129 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700130 default:
131 BUG();
132 }
133
134 return ret;
135}
136
Mika Kuoppaladce32712013-04-30 13:30:33 +0300137void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700138{
Chris Wilsone2efd132016-05-24 14:53:34 +0100139 struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100140 int i;
Ben Widawsky40521052012-06-04 14:42:43 -0700141
Chris Wilson91c8a322016-07-05 10:40:23 +0100142 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000143 trace_i915_context_free(ctx);
Chris Wilson50e046b2016-08-04 07:52:46 +0100144 GEM_BUG_ON(!ctx->closed);
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000145
Daniel Vetterae6c4802014-08-06 15:04:53 +0200146 i915_ppgtt_put(ctx->ppgtt);
147
Chris Wilsonbca44d82016-05-24 14:53:41 +0100148 for (i = 0; i < I915_NUM_ENGINES; i++) {
149 struct intel_context *ce = &ctx->engine[i];
150
151 if (!ce->state)
152 continue;
153
154 WARN_ON(ce->pin_count);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100155 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +0100156 intel_ring_free(ce->ring);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100157
Chris Wilsonf8a7fde2016-10-28 13:58:29 +0100158 __i915_gem_object_release_unless_active(ce->state->obj);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100159 }
160
Chris Wilson562f5d42016-10-28 13:58:54 +0100161 kfree(ctx->name);
Chris Wilsonc84455b2016-08-15 10:49:08 +0100162 put_pid(ctx->pid);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800163 list_del(&ctx->link);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100164
165 ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
Ben Widawsky40521052012-06-04 14:42:43 -0700166 kfree(ctx);
167}
168
Oscar Mateo8c8579172014-07-24 17:04:14 +0100169struct drm_i915_gem_object *
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100170i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
171{
172 struct drm_i915_gem_object *obj;
173 int ret;
174
Chris Wilson499f2692016-05-24 14:53:35 +0100175 lockdep_assert_held(&dev->struct_mutex);
176
Dave Gordond37cd8a2016-04-22 19:14:32 +0100177 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100178 if (IS_ERR(obj))
179 return obj;
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100180
181 /*
182 * Try to make the context utilize L3 as well as LLC.
183 *
184 * On VLV we don't have L3 controls in the PTEs so we
185 * shouldn't touch the cache level, especially as that
186 * would make the object snooped which might have a
187 * negative performance impact.
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800188 *
189 * Snooping is required on non-llc platforms in execlist
190 * mode, but since all GGTT accesses use PAT entry 0 we
191 * get snooping anyway regardless of cache_level.
192 *
193 * This is only applicable for Ivy Bridge devices since
194 * later platforms don't have L3 control bits in the PTE.
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100195 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100196 if (IS_IVYBRIDGE(to_i915(dev))) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100197 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
198 /* Failure shouldn't ever happen this early */
199 if (WARN_ON(ret)) {
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100200 i915_gem_object_put(obj);
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100201 return ERR_PTR(ret);
202 }
203 }
204
205 return obj;
206}
207
Chris Wilson50e046b2016-08-04 07:52:46 +0100208static void i915_ppgtt_close(struct i915_address_space *vm)
209{
210 struct list_head *phases[] = {
211 &vm->active_list,
212 &vm->inactive_list,
213 &vm->unbound_list,
214 NULL,
215 }, **phase;
216
217 GEM_BUG_ON(vm->closed);
218 vm->closed = true;
219
220 for (phase = phases; *phase; phase++) {
221 struct i915_vma *vma, *vn;
222
223 list_for_each_entry_safe(vma, vn, *phase, vm_link)
Chris Wilson3272db52016-08-04 16:32:32 +0100224 if (!i915_vma_is_closed(vma))
Chris Wilson50e046b2016-08-04 07:52:46 +0100225 i915_vma_close(vma);
226 }
227}
228
229static void context_close(struct i915_gem_context *ctx)
230{
231 GEM_BUG_ON(ctx->closed);
232 ctx->closed = true;
233 if (ctx->ppgtt)
234 i915_ppgtt_close(&ctx->ppgtt->base);
235 ctx->file_priv = ERR_PTR(-EBADF);
236 i915_gem_context_put(ctx);
237}
238
Chris Wilson5d1808e2016-04-28 09:56:51 +0100239static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
240{
241 int ret;
242
243 ret = ida_simple_get(&dev_priv->context_hw_ida,
244 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
245 if (ret < 0) {
246 /* Contexts are only released when no longer active.
247 * Flush any pending retires to hopefully release some
248 * stale contexts and try again.
249 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100250 i915_gem_retire_requests(dev_priv);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100251 ret = ida_simple_get(&dev_priv->context_hw_ida,
252 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
253 if (ret < 0)
254 return ret;
255 }
256
257 *out = ret;
258 return 0;
259}
260
Chris Wilsone2efd132016-05-24 14:53:34 +0100261static struct i915_gem_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800262__create_hw_context(struct drm_device *dev,
Daniel Vetteree960be2014-08-06 15:04:45 +0200263 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700264{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100265 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsone2efd132016-05-24 14:53:34 +0100266 struct i915_gem_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800267 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700268
Ben Widawskyf94982b2012-11-10 10:56:04 -0800269 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700270 if (ctx == NULL)
271 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700272
Chris Wilson5d1808e2016-04-28 09:56:51 +0100273 ret = assign_hw_id(dev_priv, &ctx->hw_id);
274 if (ret) {
275 kfree(ctx);
276 return ERR_PTR(ret);
277 }
278
Mika Kuoppaladce32712013-04-30 13:30:33 +0300279 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700280 list_add_tail(&ctx->link, &dev_priv->context_list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100281 ctx->i915 = dev_priv;
Ben Widawsky40521052012-06-04 14:42:43 -0700282
Chris Wilson0cb26a82016-06-24 14:55:53 +0100283 ctx->ggtt_alignment = get_context_alignment(dev_priv);
284
Chris Wilson691e6412014-04-09 09:07:36 +0100285 if (dev_priv->hw_context_size) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100286 struct drm_i915_gem_object *obj;
287 struct i915_vma *vma;
288
289 obj = i915_gem_alloc_context_obj(dev,
290 dev_priv->hw_context_size);
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100291 if (IS_ERR(obj)) {
292 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100293 goto err_out;
294 }
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100295
296 vma = i915_vma_create(obj, &dev_priv->ggtt.base, NULL);
297 if (IS_ERR(vma)) {
298 i915_gem_object_put(obj);
299 ret = PTR_ERR(vma);
300 goto err_out;
301 }
302
303 ctx->engine[RCS].state = vma;
Chris Wilson691e6412014-04-09 09:07:36 +0100304 }
305
306 /* Default context will never have a file_priv */
Chris Wilson562f5d42016-10-28 13:58:54 +0100307 ret = DEFAULT_CONTEXT_HANDLE;
308 if (file_priv) {
Chris Wilson691e6412014-04-09 09:07:36 +0100309 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100310 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100311 if (ret < 0)
312 goto err_out;
Chris Wilson562f5d42016-10-28 13:58:54 +0100313 }
314 ctx->user_handle = ret;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300315
316 ctx->file_priv = file_priv;
Chris Wilson562f5d42016-10-28 13:58:54 +0100317 if (file_priv) {
Chris Wilsonc84455b2016-08-15 10:49:08 +0100318 ctx->pid = get_task_pid(current, PIDTYPE_PID);
Chris Wilson562f5d42016-10-28 13:58:54 +0100319 ctx->name = kasprintf(GFP_KERNEL, "%s[%d]/%x",
320 current->comm,
321 pid_nr(ctx->pid),
322 ctx->user_handle);
323 if (!ctx->name) {
324 ret = -ENOMEM;
325 goto err_pid;
326 }
327 }
Chris Wilsonc84455b2016-08-15 10:49:08 +0100328
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700329 /* NB: Mark all slices as needing a remap so that when the context first
330 * loads it will restore whatever remap state already exists. If there
331 * is no remap info, it will be a NOP. */
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100332 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
Ben Widawsky40521052012-06-04 14:42:43 -0700333
Chris Wilson676fa572014-12-24 08:13:39 -0800334 ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
Zhi Wangbcd794c2016-06-16 08:07:01 -0400335 ctx->ring_size = 4 * PAGE_SIZE;
Zhi Wangc01fc532016-06-16 08:07:02 -0400336 ctx->desc_template = GEN8_CTX_ADDRESSING_MODE(dev_priv) <<
337 GEN8_CTX_ADDRESSING_MODE_SHIFT;
Zhi Wang3c7ba632016-06-16 08:07:03 -0400338 ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
Chris Wilson676fa572014-12-24 08:13:39 -0800339
Ben Widawsky146937e2012-06-29 10:30:39 -0700340 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700341
Chris Wilson562f5d42016-10-28 13:58:54 +0100342err_pid:
343 put_pid(ctx->pid);
344 idr_remove(&file_priv->context_idr, ctx->user_handle);
Ben Widawsky40521052012-06-04 14:42:43 -0700345err_out:
Chris Wilson50e046b2016-08-04 07:52:46 +0100346 context_close(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700347 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700348}
349
Ben Widawsky254f9652012-06-04 14:42:42 -0700350/**
351 * The default context needs to exist per ring that uses contexts. It stores the
352 * context state of the GPU for applications that don't utilize HW contexts, as
353 * well as an idle case.
354 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100355static struct i915_gem_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800356i915_gem_create_context(struct drm_device *dev,
Daniel Vetterd624d862014-08-06 15:04:54 +0200357 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700358{
Chris Wilsone2efd132016-05-24 14:53:34 +0100359 struct i915_gem_context *ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700360
Chris Wilson499f2692016-05-24 14:53:35 +0100361 lockdep_assert_held(&dev->struct_mutex);
Ben Widawsky40521052012-06-04 14:42:43 -0700362
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800363 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700364 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800365 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700366
Daniel Vetterd624d862014-08-06 15:04:54 +0200367 if (USES_FULL_PPGTT(dev)) {
Chris Wilson80b204b2016-10-28 13:58:58 +0100368 struct i915_hw_ppgtt *ppgtt;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800369
Chris Wilson80b204b2016-10-28 13:58:58 +0100370 ppgtt = i915_ppgtt_create(to_i915(dev), file_priv, ctx->name);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100371 if (IS_ERR(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800372 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
373 PTR_ERR(ppgtt));
Chris Wilsonc6aab912016-05-24 14:53:38 +0100374 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson50e046b2016-08-04 07:52:46 +0100375 context_close(ctx);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100376 return ERR_CAST(ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200377 }
378
379 ctx->ppgtt = ppgtt;
380 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800381
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000382 trace_i915_context_create(ctx);
383
Ben Widawskya45d0f62013-12-06 14:11:05 -0800384 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700385}
386
Zhi Wangc8c35792016-06-16 08:07:05 -0400387/**
388 * i915_gem_context_create_gvt - create a GVT GEM context
389 * @dev: drm device *
390 *
391 * This function is used to create a GVT specific GEM context.
392 *
393 * Returns:
394 * pointer to i915_gem_context on success, error pointer if failed
395 *
396 */
397struct i915_gem_context *
398i915_gem_context_create_gvt(struct drm_device *dev)
399{
400 struct i915_gem_context *ctx;
401 int ret;
402
403 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
404 return ERR_PTR(-ENODEV);
405
406 ret = i915_mutex_lock_interruptible(dev);
407 if (ret)
408 return ERR_PTR(ret);
409
410 ctx = i915_gem_create_context(dev, NULL);
411 if (IS_ERR(ctx))
412 goto out;
413
414 ctx->execlists_force_single_submission = true;
415 ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
416out:
417 mutex_unlock(&dev->struct_mutex);
418 return ctx;
419}
420
Chris Wilsone2efd132016-05-24 14:53:34 +0100421static void i915_gem_context_unpin(struct i915_gem_context *ctx,
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000422 struct intel_engine_cs *engine)
423{
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000424 if (i915.enable_execlists) {
425 intel_lr_context_unpin(ctx, engine);
426 } else {
Chris Wilsonbca44d82016-05-24 14:53:41 +0100427 struct intel_context *ce = &ctx->engine[engine->id];
428
429 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100430 i915_vma_unpin(ce->state);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100431
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100432 i915_gem_context_put(ctx);
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000433 }
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000434}
435
Ben Widawsky8245be32013-11-06 13:56:29 -0200436int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700437{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100438 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsone2efd132016-05-24 14:53:34 +0100439 struct i915_gem_context *ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700440
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800441 /* Init should only be called once per module load. Eventually the
442 * restriction on the context_disabled check can be loosened. */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000443 if (WARN_ON(dev_priv->kernel_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200444 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700445
Chris Wilsonc0336662016-05-06 15:40:21 +0100446 if (intel_vgpu_active(dev_priv) &&
447 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800448 if (!i915.enable_execlists) {
449 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
450 return -EINVAL;
451 }
452 }
453
Chris Wilson5d1808e2016-04-28 09:56:51 +0100454 /* Using the simple ida interface, the max is limited by sizeof(int) */
455 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
456 ida_init(&dev_priv->context_hw_ida);
457
Oscar Mateoede7d422014-07-24 17:04:12 +0100458 if (i915.enable_execlists) {
459 /* NB: intentionally left blank. We will allocate our own
460 * backing objects as we need them, thank you very much */
461 dev_priv->hw_context_size = 0;
Chris Wilsonc0336662016-05-06 15:40:21 +0100462 } else if (HAS_HW_CONTEXTS(dev_priv)) {
463 dev_priv->hw_context_size =
464 round_up(get_context_size(dev_priv), 4096);
Chris Wilson691e6412014-04-09 09:07:36 +0100465 if (dev_priv->hw_context_size > (1<<20)) {
466 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
467 dev_priv->hw_context_size);
468 dev_priv->hw_context_size = 0;
469 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700470 }
471
Daniel Vetterd624d862014-08-06 15:04:54 +0200472 ctx = i915_gem_create_context(dev, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100473 if (IS_ERR(ctx)) {
474 DRM_ERROR("Failed to create default global context (error %ld)\n",
475 PTR_ERR(ctx));
476 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700477 }
478
Dave Gordoned54c1a2016-01-19 19:02:54 +0000479 dev_priv->kernel_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100480
481 DRM_DEBUG_DRIVER("%s context support initialized\n",
482 i915.enable_execlists ? "LR" :
483 dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200484 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700485}
486
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100487void i915_gem_context_lost(struct drm_i915_private *dev_priv)
488{
489 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530490 enum intel_engine_id id;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100491
Chris Wilson91c8a322016-07-05 10:40:23 +0100492 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100493
Akash Goel3b3f1652016-10-13 22:44:48 +0530494 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbca44d82016-05-24 14:53:41 +0100495 if (engine->last_context) {
496 i915_gem_context_unpin(engine->last_context, engine);
497 engine->last_context = NULL;
498 }
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100499 }
500
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100501 /* Force the GPU state to be restored on enabling */
502 if (!i915.enable_execlists) {
Chris Wilsona168b2d2016-06-24 14:55:55 +0100503 struct i915_gem_context *ctx;
504
505 list_for_each_entry(ctx, &dev_priv->context_list, link) {
506 if (!i915_gem_context_is_default(ctx))
507 continue;
508
Akash Goel3b3f1652016-10-13 22:44:48 +0530509 for_each_engine(engine, dev_priv, id)
Chris Wilsona168b2d2016-06-24 14:55:55 +0100510 ctx->engine[engine->id].initialised = false;
511
512 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
513 }
514
Akash Goel3b3f1652016-10-13 22:44:48 +0530515 for_each_engine(engine, dev_priv, id) {
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100516 struct intel_context *kce =
517 &dev_priv->kernel_context->engine[engine->id];
518
519 kce->initialised = true;
520 }
521 }
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100522}
523
Ben Widawsky254f9652012-06-04 14:42:42 -0700524void i915_gem_context_fini(struct drm_device *dev)
525{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100526 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsone2efd132016-05-24 14:53:34 +0100527 struct i915_gem_context *dctx = dev_priv->kernel_context;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100528
Chris Wilson499f2692016-05-24 14:53:35 +0100529 lockdep_assert_held(&dev->struct_mutex);
530
Chris Wilson50e046b2016-08-04 07:52:46 +0100531 context_close(dctx);
Dave Gordoned54c1a2016-01-19 19:02:54 +0000532 dev_priv->kernel_context = NULL;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100533
534 ida_destroy(&dev_priv->context_hw_ida);
Ben Widawsky254f9652012-06-04 14:42:42 -0700535}
536
Ben Widawsky40521052012-06-04 14:42:43 -0700537static int context_idr_cleanup(int id, void *p, void *data)
538{
Chris Wilsone2efd132016-05-24 14:53:34 +0100539 struct i915_gem_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700540
Chris Wilson50e046b2016-08-04 07:52:46 +0100541 context_close(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700542 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700543}
544
Ben Widawskye422b882013-12-06 14:10:58 -0800545int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
546{
547 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100548 struct i915_gem_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800549
550 idr_init(&file_priv->context_idr);
551
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800552 mutex_lock(&dev->struct_mutex);
Daniel Vetterd624d862014-08-06 15:04:54 +0200553 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800554 mutex_unlock(&dev->struct_mutex);
555
Oscar Mateof83d6512014-05-22 14:13:38 +0100556 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800557 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100558 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800559 }
560
Ben Widawskye422b882013-12-06 14:10:58 -0800561 return 0;
562}
563
Ben Widawsky254f9652012-06-04 14:42:42 -0700564void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
565{
Ben Widawsky40521052012-06-04 14:42:43 -0700566 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700567
Chris Wilson499f2692016-05-24 14:53:35 +0100568 lockdep_assert_held(&dev->struct_mutex);
569
Daniel Vetter73c273e2012-06-19 20:27:39 +0200570 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700571 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700572}
573
Ben Widawskye0556842012-06-04 14:42:46 -0700574static inline int
John Harrison1d719cd2015-05-29 17:43:52 +0100575mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700576{
Chris Wilsonc0336662016-05-06 15:40:21 +0100577 struct drm_i915_private *dev_priv = req->i915;
Chris Wilson7e37f882016-08-02 22:50:21 +0100578 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000579 struct intel_engine_cs *engine = req->engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530580 enum intel_engine_id id;
Ben Widawskye80f14b2014-08-18 10:35:28 -0700581 u32 flags = hw_flags | MI_MM_SPACE_GTT;
Chris Wilson2c550182014-12-16 10:02:27 +0000582 const int num_rings =
583 /* Use an extended w/a on ivb+ if signalling from other rings */
Chris Wilson39df9192016-07-20 13:31:57 +0100584 i915.semaphores ?
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100585 INTEL_INFO(dev_priv)->num_rings - 1 :
Chris Wilson2c550182014-12-16 10:02:27 +0000586 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000587 int len, ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700588
Ben Widawsky12b02862012-06-04 14:42:50 -0700589 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
590 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
591 * explicitly, so we rely on the value at ring init, stored in
592 * itlb_before_ctx_switch.
593 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100594 if (IS_GEN6(dev_priv)) {
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100595 ret = engine->emit_flush(req, EMIT_INVALIDATE);
Ben Widawsky12b02862012-06-04 14:42:50 -0700596 if (ret)
597 return ret;
598 }
599
Ben Widawskye80f14b2014-08-18 10:35:28 -0700600 /* These flags are for resource streamer on HSW+ */
Chris Wilsonc0336662016-05-06 15:40:21 +0100601 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300602 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
Chris Wilsonc0336662016-05-06 15:40:21 +0100603 else if (INTEL_GEN(dev_priv) < 8)
Ben Widawskye80f14b2014-08-18 10:35:28 -0700604 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
605
Chris Wilson2c550182014-12-16 10:02:27 +0000606
607 len = 4;
Chris Wilsonc0336662016-05-06 15:40:21 +0100608 if (INTEL_GEN(dev_priv) >= 7)
Chris Wilsone9135c42016-04-13 17:35:10 +0100609 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
Chris Wilson2c550182014-12-16 10:02:27 +0000610
John Harrison5fb9de12015-05-29 17:44:07 +0100611 ret = intel_ring_begin(req, len);
Ben Widawskye0556842012-06-04 14:42:46 -0700612 if (ret)
613 return ret;
614
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300615 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Chris Wilsonc0336662016-05-06 15:40:21 +0100616 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsonb5321f32016-08-02 22:50:18 +0100617 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000618 if (num_rings) {
619 struct intel_engine_cs *signaller;
620
Chris Wilsonb5321f32016-08-02 22:50:18 +0100621 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000622 MI_LOAD_REGISTER_IMM(num_rings));
Akash Goel3b3f1652016-10-13 22:44:48 +0530623 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000624 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000625 continue;
626
Chris Wilsonb5321f32016-08-02 22:50:18 +0100627 intel_ring_emit_reg(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000628 RING_PSMI_CTL(signaller->mmio_base));
Chris Wilsonb5321f32016-08-02 22:50:18 +0100629 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000630 _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000631 }
632 }
633 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700634
Chris Wilsonb5321f32016-08-02 22:50:18 +0100635 intel_ring_emit(ring, MI_NOOP);
636 intel_ring_emit(ring, MI_SET_CONTEXT);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100637 intel_ring_emit(ring,
638 i915_ggtt_offset(req->ctx->engine[RCS].state) | flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200639 /*
640 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
641 * WaMiSetContext_Hang:snb,ivb,vlv
642 */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100643 intel_ring_emit(ring, MI_NOOP);
Ben Widawskye0556842012-06-04 14:42:46 -0700644
Chris Wilsonc0336662016-05-06 15:40:21 +0100645 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilson2c550182014-12-16 10:02:27 +0000646 if (num_rings) {
647 struct intel_engine_cs *signaller;
Chris Wilsone9135c42016-04-13 17:35:10 +0100648 i915_reg_t last_reg = {}; /* keep gcc quiet */
Chris Wilson2c550182014-12-16 10:02:27 +0000649
Chris Wilsonb5321f32016-08-02 22:50:18 +0100650 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000651 MI_LOAD_REGISTER_IMM(num_rings));
Akash Goel3b3f1652016-10-13 22:44:48 +0530652 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000653 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000654 continue;
655
Chris Wilsone9135c42016-04-13 17:35:10 +0100656 last_reg = RING_PSMI_CTL(signaller->mmio_base);
Chris Wilsonb5321f32016-08-02 22:50:18 +0100657 intel_ring_emit_reg(ring, last_reg);
658 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000659 _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000660 }
Chris Wilsone9135c42016-04-13 17:35:10 +0100661
662 /* Insert a delay before the next switch! */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100663 intel_ring_emit(ring,
Chris Wilsone9135c42016-04-13 17:35:10 +0100664 MI_STORE_REGISTER_MEM |
665 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +0100666 intel_ring_emit_reg(ring, last_reg);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100667 intel_ring_emit(ring,
668 i915_ggtt_offset(engine->scratch));
Chris Wilsonb5321f32016-08-02 22:50:18 +0100669 intel_ring_emit(ring, MI_NOOP);
Chris Wilson2c550182014-12-16 10:02:27 +0000670 }
Chris Wilsonb5321f32016-08-02 22:50:18 +0100671 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000672 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700673
Chris Wilsonb5321f32016-08-02 22:50:18 +0100674 intel_ring_advance(ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700675
676 return ret;
677}
678
Chris Wilsond200cda2016-04-28 09:56:44 +0100679static int remap_l3(struct drm_i915_gem_request *req, int slice)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100680{
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100681 u32 *remap_info = req->i915->l3_parity.remap_info[slice];
Chris Wilson7e37f882016-08-02 22:50:21 +0100682 struct intel_ring *ring = req->ring;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100683 int i, ret;
684
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100685 if (!remap_info)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100686 return 0;
687
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100688 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100689 if (ret)
690 return ret;
691
692 /*
693 * Note: We do not worry about the concurrent register cacheline hang
694 * here because no other code should access these registers other than
695 * at initialization time.
696 */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100697 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100698 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
Chris Wilsonb5321f32016-08-02 22:50:18 +0100699 intel_ring_emit_reg(ring, GEN7_L3LOG(slice, i));
700 intel_ring_emit(ring, remap_info[i]);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100701 }
Chris Wilsonb5321f32016-08-02 22:50:18 +0100702 intel_ring_emit(ring, MI_NOOP);
703 intel_ring_advance(ring);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100704
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100705 return 0;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100706}
707
Chris Wilsonf9326be2016-04-28 09:56:45 +0100708static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
709 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100710 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000711{
Ben Widawsky563222a2015-03-19 12:53:28 +0000712 if (to->remap_slice)
713 return false;
714
Chris Wilsonbca44d82016-05-24 14:53:41 +0100715 if (!to->engine[RCS].initialised)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100716 return false;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000717
Chris Wilsonf9326be2016-04-28 09:56:45 +0100718 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsonfcb51062016-04-13 17:35:14 +0100719 return false;
720
721 return to == engine->last_context;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000722}
723
724static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100725needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
726 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100727 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000728{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100729 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000730 return false;
731
Chris Wilsonf9326be2016-04-28 09:56:45 +0100732 /* Always load the ppgtt on first use */
733 if (!engine->last_context)
734 return true;
735
736 /* Same context without new entries, skip */
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100737 if (engine->last_context == to &&
Chris Wilsonf9326be2016-04-28 09:56:45 +0100738 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100739 return false;
740
741 if (engine->id != RCS)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000742 return true;
743
Chris Wilsonc0336662016-05-06 15:40:21 +0100744 if (INTEL_GEN(engine->i915) < 8)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000745 return true;
746
747 return false;
748}
749
750static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100751needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
Chris Wilsone2efd132016-05-24 14:53:34 +0100752 struct i915_gem_context *to,
Chris Wilsonf9326be2016-04-28 09:56:45 +0100753 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000754{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100755 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000756 return false;
757
Chris Wilsonfcb51062016-04-13 17:35:14 +0100758 if (!IS_GEN8(to->i915))
Ben Widawsky317b4e92015-03-16 16:00:55 +0000759 return false;
760
Ben Widawsky6702cf12015-03-16 16:00:58 +0000761 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000762 return true;
763
764 return false;
765}
766
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100767static int do_rcs_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700768{
Chris Wilsone2efd132016-05-24 14:53:34 +0100769 struct i915_gem_context *to = req->ctx;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000770 struct intel_engine_cs *engine = req->engine;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100771 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100772 struct i915_vma *vma = to->engine[RCS].state;
Chris Wilsone2efd132016-05-24 14:53:34 +0100773 struct i915_gem_context *from;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100774 u32 hw_flags;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700775 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700776
Chris Wilsonf9326be2016-04-28 09:56:45 +0100777 if (skip_rcs_switch(ppgtt, engine, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100778 return 0;
779
Chris Wilson7abc98f2016-08-15 10:48:55 +0100780 /* Clear this page out of any CPU caches for coherent swap-in/out. */
781 if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
782 ret = i915_gem_object_set_to_gtt_domain(vma->obj, false);
783 if (ret)
784 return ret;
785 }
786
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800787 /* Trying to pin first makes error handling easier. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100788 ret = i915_vma_pin(vma, 0, to->ggtt_alignment, PIN_GLOBAL);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100789 if (ret)
790 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800791
Daniel Vetteracc240d2013-12-05 15:42:34 +0100792 /*
793 * Pin can switch back to the default context if we end up calling into
794 * evict_everything - as a last ditch gtt defrag effort that also
795 * switches to the default context. Hence we need to reload from here.
Chris Wilsonfcb51062016-04-13 17:35:14 +0100796 *
797 * XXX: Doing so is painfully broken!
Daniel Vetteracc240d2013-12-05 15:42:34 +0100798 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000799 from = engine->last_context;
Daniel Vetteracc240d2013-12-05 15:42:34 +0100800
Chris Wilsonf9326be2016-04-28 09:56:45 +0100801 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100802 /* Older GENs and non render rings still want the load first,
803 * "PP_DCLV followed by PP_DIR_BASE register through Load
804 * Register Immediate commands in Ring Buffer before submitting
805 * a context."*/
806 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100807 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100808 if (ret)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100809 goto err;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100810 }
811
Chris Wilsonbca44d82016-05-24 14:53:41 +0100812 if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
Ben Widawsky6702cf12015-03-16 16:00:58 +0000813 /* NB: If we inhibit the restore, the context is not allowed to
814 * die because future work may end up depending on valid address
815 * space. This means we must enforce that a page table load
816 * occur when this occurs. */
Chris Wilsonfcb51062016-04-13 17:35:14 +0100817 hw_flags = MI_RESTORE_INHIBIT;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100818 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100819 hw_flags = MI_FORCE_RESTORE;
820 else
821 hw_flags = 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700822
Chris Wilsonfcb51062016-04-13 17:35:14 +0100823 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
824 ret = mi_set_context(req, hw_flags);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700825 if (ret)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100826 goto err;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700827 }
828
Ben Widawskye0556842012-06-04 14:42:46 -0700829 /* The backing object for the context is done after switching to the
830 * *next* context. Therefore we cannot retire the previous context until
831 * the next context has already started running. In fact, the below code
832 * is a bit suboptimal because the retiring can occur simply after the
833 * MI_SET_CONTEXT instead of when the next seqno has completed.
834 */
Chris Wilson112522f2013-05-02 16:48:07 +0300835 if (from != NULL) {
Ben Widawskye0556842012-06-04 14:42:46 -0700836 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
837 * whole damn pipeline, we don't need to explicitly mark the
838 * object dirty. The only exception is that the context must be
839 * correct in case the object gets swapped out. Ideally we'd be
840 * able to defer doing this until we know the object would be
841 * swapped, but there is no way to do that yet.
842 */
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100843 i915_vma_move_to_active(from->engine[RCS].state, req, 0);
844 /* state is kept alive until the next request */
845 i915_vma_unpin(from->engine[RCS].state);
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100846 i915_gem_context_put(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700847 }
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100848 engine->last_context = i915_gem_context_get(to);
Ben Widawskye0556842012-06-04 14:42:46 -0700849
Chris Wilsonfcb51062016-04-13 17:35:14 +0100850 /* GEN8 does *not* require an explicit reload if the PDPs have been
851 * setup, and we do not wish to move them.
852 */
Chris Wilsonf9326be2016-04-28 09:56:45 +0100853 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100854 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100855 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100856 /* The hardware context switch is emitted, but we haven't
857 * actually changed the state - so it's probably safe to bail
858 * here. Still, let the user know something dangerous has
859 * happened.
860 */
861 if (ret)
862 return ret;
863 }
864
Chris Wilsonf9326be2016-04-28 09:56:45 +0100865 if (ppgtt)
866 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100867
868 for (i = 0; i < MAX_L3_SLICES; i++) {
869 if (!(to->remap_slice & (1<<i)))
870 continue;
871
Chris Wilsond200cda2016-04-28 09:56:44 +0100872 ret = remap_l3(req, i);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100873 if (ret)
874 return ret;
875
876 to->remap_slice &= ~(1<<i);
877 }
878
Chris Wilsonbca44d82016-05-24 14:53:41 +0100879 if (!to->engine[RCS].initialised) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000880 if (engine->init_context) {
881 ret = engine->init_context(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100882 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100883 return ret;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100884 }
Chris Wilsonbca44d82016-05-24 14:53:41 +0100885 to->engine[RCS].initialised = true;
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300886 }
887
Ben Widawskye0556842012-06-04 14:42:46 -0700888 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800889
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100890err:
891 i915_vma_unpin(vma);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800892 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700893}
894
895/**
896 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100897 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700898 *
899 * The context life cycle is simple. The context refcount is incremented and
900 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100901 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700902 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100903 *
904 * This function should not be used in execlists mode. Instead the context is
905 * switched by writing to the ELSP and requests keep a reference to their
906 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700907 */
John Harrisonba01cc92015-05-29 17:43:41 +0100908int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700909{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000910 struct intel_engine_cs *engine = req->engine;
Ben Widawskye0556842012-06-04 14:42:46 -0700911
Chris Wilson91c8a322016-07-05 10:40:23 +0100912 lockdep_assert_held(&req->i915->drm.struct_mutex);
Chris Wilson5b043f42016-08-02 22:50:38 +0100913 if (i915.enable_execlists)
914 return 0;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800915
Chris Wilsonbca44d82016-05-24 14:53:41 +0100916 if (!req->ctx->engine[engine->id].state) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100917 struct i915_gem_context *to = req->ctx;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100918 struct i915_hw_ppgtt *ppgtt =
919 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100920
Chris Wilsonf9326be2016-04-28 09:56:45 +0100921 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100922 int ret;
923
924 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100925 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100926 if (ret)
927 return ret;
928
Chris Wilsonf9326be2016-04-28 09:56:45 +0100929 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100930 }
931
932 if (to != engine->last_context) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000933 if (engine->last_context)
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100934 i915_gem_context_put(engine->last_context);
935 engine->last_context = i915_gem_context_get(to);
Chris Wilson691e6412014-04-09 09:07:36 +0100936 }
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100937
Ben Widawskyc4829722013-12-06 14:11:20 -0800938 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200939 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800940
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100941 return do_rcs_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700942}
Ben Widawsky84624812012-06-04 14:42:54 -0700943
Chris Wilson945657b2016-07-15 14:56:19 +0100944int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
945{
946 struct intel_engine_cs *engine;
Chris Wilson3033aca2016-10-28 13:58:47 +0100947 struct i915_gem_timeline *timeline;
Akash Goel3b3f1652016-10-13 22:44:48 +0530948 enum intel_engine_id id;
Chris Wilson945657b2016-07-15 14:56:19 +0100949
Chris Wilson3033aca2016-10-28 13:58:47 +0100950 lockdep_assert_held(&dev_priv->drm.struct_mutex);
951
Akash Goel3b3f1652016-10-13 22:44:48 +0530952 for_each_engine(engine, dev_priv, id) {
Chris Wilson945657b2016-07-15 14:56:19 +0100953 struct drm_i915_gem_request *req;
954 int ret;
955
Chris Wilson945657b2016-07-15 14:56:19 +0100956 req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
957 if (IS_ERR(req))
958 return PTR_ERR(req);
959
Chris Wilson3033aca2016-10-28 13:58:47 +0100960 /* Queue this switch after all other activity */
961 list_for_each_entry(timeline, &dev_priv->gt.timelines, link) {
962 struct drm_i915_gem_request *prev;
963 struct intel_timeline *tl;
964
965 tl = &timeline->engine[engine->id];
966 prev = i915_gem_active_raw(&tl->last_request,
967 &dev_priv->drm.struct_mutex);
968 if (prev)
969 i915_sw_fence_await_sw_fence_gfp(&req->submit,
970 &prev->submit,
971 GFP_KERNEL);
972 }
973
Chris Wilson5b043f42016-08-02 22:50:38 +0100974 ret = i915_switch_context(req);
Chris Wilson945657b2016-07-15 14:56:19 +0100975 i915_add_request_no_flush(req);
976 if (ret)
977 return ret;
978 }
979
980 return 0;
981}
982
Oscar Mateoec3e9962014-07-24 17:04:18 +0100983static bool contexts_enabled(struct drm_device *dev)
Chris Wilson691e6412014-04-09 09:07:36 +0100984{
Oscar Mateoec3e9962014-07-24 17:04:18 +0100985 return i915.enable_execlists || to_i915(dev)->hw_context_size;
Chris Wilson691e6412014-04-09 09:07:36 +0100986}
987
Ben Widawsky84624812012-06-04 14:42:54 -0700988int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
989 struct drm_file *file)
990{
Ben Widawsky84624812012-06-04 14:42:54 -0700991 struct drm_i915_gem_context_create *args = data;
992 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100993 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700994 int ret;
995
Oscar Mateoec3e9962014-07-24 17:04:18 +0100996 if (!contexts_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200997 return -ENODEV;
998
Chris Wilsonb31e5132016-02-05 16:45:59 +0000999 if (args->pad != 0)
1000 return -EINVAL;
1001
Ben Widawsky84624812012-06-04 14:42:54 -07001002 ret = i915_mutex_lock_interruptible(dev);
1003 if (ret)
1004 return ret;
1005
Daniel Vetterd624d862014-08-06 15:04:54 +02001006 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -07001007 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +03001008 if (IS_ERR(ctx))
1009 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001010
Oscar Mateo821d66d2014-07-03 16:28:00 +01001011 args->ctx_id = ctx->user_handle;
Ben Widawsky84624812012-06-04 14:42:54 -07001012 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
1013
Dan Carpenterbe636382012-07-17 09:44:49 +03001014 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -07001015}
1016
1017int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1018 struct drm_file *file)
1019{
1020 struct drm_i915_gem_context_destroy *args = data;
1021 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +01001022 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -07001023 int ret;
1024
Chris Wilsonb31e5132016-02-05 16:45:59 +00001025 if (args->pad != 0)
1026 return -EINVAL;
1027
Oscar Mateo821d66d2014-07-03 16:28:00 +01001028 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -08001029 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -08001030
Ben Widawsky84624812012-06-04 14:42:54 -07001031 ret = i915_mutex_lock_interruptible(dev);
1032 if (ret)
1033 return ret;
1034
Chris Wilsonca585b52016-05-24 14:53:36 +01001035 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001036 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -07001037 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001038 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001039 }
1040
Chris Wilsond28b99a2016-05-24 14:53:39 +01001041 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson50e046b2016-08-04 07:52:46 +01001042 context_close(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001043 mutex_unlock(&dev->struct_mutex);
1044
1045 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
1046 return 0;
1047}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001048
1049int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
1050 struct drm_file *file)
1051{
1052 struct drm_i915_file_private *file_priv = file->driver_priv;
1053 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001054 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001055 int ret;
1056
1057 ret = i915_mutex_lock_interruptible(dev);
1058 if (ret)
1059 return ret;
1060
Chris Wilsonca585b52016-05-24 14:53:36 +01001061 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001062 if (IS_ERR(ctx)) {
1063 mutex_unlock(&dev->struct_mutex);
1064 return PTR_ERR(ctx);
1065 }
1066
1067 args->size = 0;
1068 switch (args->param) {
1069 case I915_CONTEXT_PARAM_BAN_PERIOD:
1070 args->value = ctx->hang_stats.ban_period_seconds;
1071 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001072 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1073 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
1074 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001075 case I915_CONTEXT_PARAM_GTT_SIZE:
1076 if (ctx->ppgtt)
1077 args->value = ctx->ppgtt->base.total;
1078 else if (to_i915(dev)->mm.aliasing_ppgtt)
1079 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
1080 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001081 args->value = to_i915(dev)->ggtt.base.total;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001082 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001083 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1084 args->value = !!(ctx->flags & CONTEXT_NO_ERROR_CAPTURE);
1085 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001086 default:
1087 ret = -EINVAL;
1088 break;
1089 }
1090 mutex_unlock(&dev->struct_mutex);
1091
1092 return ret;
1093}
1094
1095int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1096 struct drm_file *file)
1097{
1098 struct drm_i915_file_private *file_priv = file->driver_priv;
1099 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001100 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001101 int ret;
1102
1103 ret = i915_mutex_lock_interruptible(dev);
1104 if (ret)
1105 return ret;
1106
Chris Wilsonca585b52016-05-24 14:53:36 +01001107 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001108 if (IS_ERR(ctx)) {
1109 mutex_unlock(&dev->struct_mutex);
1110 return PTR_ERR(ctx);
1111 }
1112
1113 switch (args->param) {
1114 case I915_CONTEXT_PARAM_BAN_PERIOD:
1115 if (args->size)
1116 ret = -EINVAL;
1117 else if (args->value < ctx->hang_stats.ban_period_seconds &&
1118 !capable(CAP_SYS_ADMIN))
1119 ret = -EPERM;
1120 else
1121 ctx->hang_stats.ban_period_seconds = args->value;
1122 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001123 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1124 if (args->size) {
1125 ret = -EINVAL;
1126 } else {
1127 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1128 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1129 }
1130 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001131 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1132 if (args->size) {
1133 ret = -EINVAL;
1134 } else {
1135 if (args->value)
1136 ctx->flags |= CONTEXT_NO_ERROR_CAPTURE;
1137 else
1138 ctx->flags &= ~CONTEXT_NO_ERROR_CAPTURE;
1139 }
1140 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001141 default:
1142 ret = -EINVAL;
1143 break;
1144 }
1145 mutex_unlock(&dev->struct_mutex);
1146
1147 return ret;
1148}
Chris Wilsond5387042016-05-13 11:57:19 +01001149
1150int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1151 void *data, struct drm_file *file)
1152{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001153 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001154 struct drm_i915_reset_stats *args = data;
1155 struct i915_ctx_hang_stats *hs;
Chris Wilsone2efd132016-05-24 14:53:34 +01001156 struct i915_gem_context *ctx;
Chris Wilsond5387042016-05-13 11:57:19 +01001157 int ret;
1158
1159 if (args->flags || args->pad)
1160 return -EINVAL;
1161
1162 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1163 return -EPERM;
1164
Chris Wilsonbdb04612016-05-13 11:57:20 +01001165 ret = i915_mutex_lock_interruptible(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001166 if (ret)
1167 return ret;
1168
Chris Wilsonca585b52016-05-24 14:53:36 +01001169 ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
Chris Wilsond5387042016-05-13 11:57:19 +01001170 if (IS_ERR(ctx)) {
1171 mutex_unlock(&dev->struct_mutex);
1172 return PTR_ERR(ctx);
1173 }
1174 hs = &ctx->hang_stats;
1175
1176 if (capable(CAP_SYS_ADMIN))
1177 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1178 else
1179 args->reset_count = 0;
1180
1181 args->batch_active = hs->batch_active;
1182 args->batch_pending = hs->batch_pending;
1183
1184 mutex_unlock(&dev->struct_mutex);
1185
1186 return 0;
1187}