Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1 | /* |
| 2 | * linux/drivers/video/omap2/dss/dispc.c |
| 3 | * |
| 4 | * Copyright (C) 2009 Nokia Corporation |
| 5 | * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com> |
| 6 | * |
| 7 | * Some code and ideas taken from drivers/video/omap/ driver |
| 8 | * by Imre Deak. |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or modify it |
| 11 | * under the terms of the GNU General Public License version 2 as published by |
| 12 | * the Free Software Foundation. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 15 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 16 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 17 | * more details. |
| 18 | * |
| 19 | * You should have received a copy of the GNU General Public License along with |
| 20 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 21 | */ |
| 22 | |
| 23 | #define DSS_SUBSYS_NAME "DISPC" |
| 24 | |
| 25 | #include <linux/kernel.h> |
| 26 | #include <linux/dma-mapping.h> |
| 27 | #include <linux/vmalloc.h> |
Paul Gortmaker | a8a3593 | 2011-07-10 13:20:26 -0400 | [diff] [blame] | 28 | #include <linux/export.h> |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 29 | #include <linux/clk.h> |
| 30 | #include <linux/io.h> |
| 31 | #include <linux/jiffies.h> |
| 32 | #include <linux/seq_file.h> |
| 33 | #include <linux/delay.h> |
| 34 | #include <linux/workqueue.h> |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 35 | #include <linux/hardirq.h> |
Tomi Valkeinen | 24e6289 | 2011-05-23 11:51:18 +0300 | [diff] [blame] | 36 | #include <linux/platform_device.h> |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 37 | #include <linux/pm_runtime.h> |
Tomi Valkeinen | 33366d0 | 2012-09-28 13:54:35 +0300 | [diff] [blame] | 38 | #include <linux/sizes.h> |
Tomi Valkeinen | 0006fd6 | 2014-09-05 19:15:03 +0000 | [diff] [blame] | 39 | #include <linux/mfd/syscon.h> |
| 40 | #include <linux/regmap.h> |
| 41 | #include <linux/of.h> |
Tomi Valkeinen | 736e60d | 2015-06-04 15:22:23 +0300 | [diff] [blame] | 42 | #include <linux/component.h> |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 43 | |
Peter Ujfalusi | 32043da | 2016-05-27 14:40:49 +0300 | [diff] [blame] | 44 | #include "omapdss.h" |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 45 | #include "dss.h" |
Archit Taneja | a0acb55 | 2010-09-15 19:20:00 +0530 | [diff] [blame] | 46 | #include "dss_features.h" |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 47 | #include "dispc.h" |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 48 | |
| 49 | /* DISPC */ |
Sumit Semwal | 8613b00 | 2010-12-02 11:27:09 +0000 | [diff] [blame] | 50 | #define DISPC_SZ_REGS SZ_4K |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 51 | |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 52 | enum omap_burst_size { |
| 53 | BURST_SIZE_X2 = 0, |
| 54 | BURST_SIZE_X4 = 1, |
| 55 | BURST_SIZE_X8 = 2, |
| 56 | }; |
| 57 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 58 | #define REG_GET(idx, start, end) \ |
| 59 | FLD_GET(dispc_read_reg(idx), start, end) |
| 60 | |
| 61 | #define REG_FLD_MOD(idx, val, start, end) \ |
| 62 | dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end)) |
| 63 | |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 64 | struct dispc_features { |
| 65 | u8 sw_start; |
| 66 | u8 fp_start; |
| 67 | u8 bp_start; |
| 68 | u16 sw_max; |
| 69 | u16 vp_max; |
| 70 | u16 hp_max; |
Archit Taneja | 33b8992 | 2012-11-14 13:50:15 +0530 | [diff] [blame] | 71 | u8 mgr_width_start; |
| 72 | u8 mgr_height_start; |
| 73 | u16 mgr_width_max; |
| 74 | u16 mgr_height_max; |
Archit Taneja | ca5ca69 | 2013-03-26 19:15:22 +0530 | [diff] [blame] | 75 | unsigned long max_lcd_pclk; |
| 76 | unsigned long max_tv_pclk; |
Tomi Valkeinen | 0c6921d | 2012-10-19 15:43:29 +0300 | [diff] [blame] | 77 | int (*calc_scaling) (unsigned long pclk, unsigned long lclk, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 78 | const struct videomode *vm, |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 79 | u16 width, u16 height, u16 out_width, u16 out_height, |
| 80 | enum omap_color_mode color_mode, bool *five_taps, |
| 81 | int *x_predecim, int *y_predecim, int *decim_x, int *decim_y, |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 82 | u16 pos_x, unsigned long *core_clk, bool mem_to_mem); |
Tomi Valkeinen | 8702ee5 | 2012-10-19 15:36:11 +0300 | [diff] [blame] | 83 | unsigned long (*calc_core_clk) (unsigned long pclk, |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 84 | u16 width, u16 height, u16 out_width, u16 out_height, |
| 85 | bool mem_to_mem); |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 86 | u8 num_fifos; |
Tomi Valkeinen | 66a0f9e | 2012-08-22 16:57:02 +0300 | [diff] [blame] | 87 | |
| 88 | /* swap GFX & WB fifos */ |
| 89 | bool gfx_fifo_workaround:1; |
Tomi Valkeinen | cffa947 | 2012-11-08 10:01:33 +0200 | [diff] [blame] | 90 | |
| 91 | /* no DISPC_IRQ_FRAMEDONETV on this SoC */ |
| 92 | bool no_framedone_tv:1; |
Archit Taneja | d0df9a2 | 2013-03-26 19:15:25 +0530 | [diff] [blame] | 93 | |
| 94 | /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */ |
| 95 | bool mstandby_workaround:1; |
Archit Taneja | 8bc6555 | 2013-12-17 16:40:21 +0530 | [diff] [blame] | 96 | |
| 97 | bool set_max_preload:1; |
Tomi Valkeinen | f2aee31 | 2015-04-10 12:48:34 +0300 | [diff] [blame] | 98 | |
| 99 | /* PIXEL_INC is not added to the last pixel of a line */ |
| 100 | bool last_pixel_inc_missing:1; |
Tomi Valkeinen | e5f8091 | 2015-10-21 13:08:59 +0300 | [diff] [blame] | 101 | |
| 102 | /* POL_FREQ has ALIGN bit */ |
| 103 | bool supports_sync_align:1; |
Tomi Valkeinen | 20efbc3 | 2015-11-04 17:10:44 +0200 | [diff] [blame] | 104 | |
| 105 | bool has_writeback:1; |
Tomi Valkeinen | 3a38ed53 | 2016-01-13 18:41:31 +0200 | [diff] [blame] | 106 | |
| 107 | bool supports_double_pixel:1; |
Tomi Valkeinen | b7536d6 | 2016-01-13 18:41:36 +0200 | [diff] [blame] | 108 | |
| 109 | /* |
| 110 | * Field order for VENC is different than HDMI. We should handle this in |
| 111 | * some intelligent manner, but as the SoCs have either HDMI or VENC, |
| 112 | * never both, we can just use this flag for now. |
| 113 | */ |
| 114 | bool reverse_ilace_field_order:1; |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 115 | |
| 116 | bool has_gamma_table:1; |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 117 | |
| 118 | bool has_gamma_i734_bug:1; |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 119 | }; |
| 120 | |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 121 | #define DISPC_MAX_NR_FIFOS 5 |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 122 | #define DISPC_MAX_CHANNEL_GAMMA 4 |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 123 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 124 | static struct { |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 125 | struct platform_device *pdev; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 126 | void __iomem *base; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 127 | |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 128 | int irq; |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 129 | irq_handler_t user_handler; |
| 130 | void *user_data; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 131 | |
Tomi Valkeinen | 7b3926b | 2013-03-06 15:54:11 +0200 | [diff] [blame] | 132 | unsigned long core_clk_rate; |
Tomi Valkeinen | 5391e87 | 2013-05-16 10:44:13 +0300 | [diff] [blame] | 133 | unsigned long tv_pclk_rate; |
Tomi Valkeinen | 7b3926b | 2013-03-06 15:54:11 +0200 | [diff] [blame] | 134 | |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 135 | u32 fifo_size[DISPC_MAX_NR_FIFOS]; |
| 136 | /* maps which plane is using a fifo. fifo-id -> plane-id */ |
| 137 | int fifo_assignment[DISPC_MAX_NR_FIFOS]; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 138 | |
Tomi Valkeinen | 49ea86f | 2011-06-01 15:54:06 +0300 | [diff] [blame] | 139 | bool ctx_valid; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 140 | u32 ctx[DISPC_SZ_REGS / sizeof(u32)]; |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 141 | |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 142 | u32 *gamma_table[DISPC_MAX_CHANNEL_GAMMA]; |
| 143 | |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 144 | const struct dispc_features *feat; |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 145 | |
| 146 | bool is_enabled; |
Tomi Valkeinen | 0006fd6 | 2014-09-05 19:15:03 +0000 | [diff] [blame] | 147 | |
| 148 | struct regmap *syscon_pol; |
| 149 | u32 syscon_pol_offset; |
Tomi Valkeinen | d49cd15 | 2014-11-10 12:23:00 +0200 | [diff] [blame] | 150 | |
| 151 | /* DISPC_CONTROL & DISPC_CONFIG lock*/ |
| 152 | spinlock_t control_lock; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 153 | } dispc; |
| 154 | |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 155 | enum omap_color_component { |
| 156 | /* used for all color formats for OMAP3 and earlier |
| 157 | * and for RGB and Y color component on OMAP4 |
| 158 | */ |
| 159 | DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0, |
| 160 | /* used for UV component for |
| 161 | * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12 |
| 162 | * color formats on OMAP4 |
| 163 | */ |
| 164 | DISPC_COLOR_COMPONENT_UV = 1 << 1, |
| 165 | }; |
| 166 | |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 167 | enum mgr_reg_fields { |
| 168 | DISPC_MGR_FLD_ENABLE, |
| 169 | DISPC_MGR_FLD_STNTFT, |
| 170 | DISPC_MGR_FLD_GO, |
| 171 | DISPC_MGR_FLD_TFTDATALINES, |
| 172 | DISPC_MGR_FLD_STALLMODE, |
| 173 | DISPC_MGR_FLD_TCKENABLE, |
| 174 | DISPC_MGR_FLD_TCKSELECTION, |
| 175 | DISPC_MGR_FLD_CPR, |
| 176 | DISPC_MGR_FLD_FIFOHANDCHECK, |
| 177 | /* used to maintain a count of the above fields */ |
| 178 | DISPC_MGR_FLD_NUM, |
| 179 | }; |
| 180 | |
Jyri Sarha | 5c348ba | 2014-04-11 16:25:06 +0300 | [diff] [blame] | 181 | struct dispc_reg_field { |
| 182 | u16 reg; |
| 183 | u8 high; |
| 184 | u8 low; |
| 185 | }; |
| 186 | |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 187 | struct dispc_gamma_desc { |
| 188 | u32 len; |
| 189 | u32 bits; |
| 190 | u16 reg; |
| 191 | bool has_index; |
| 192 | }; |
| 193 | |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 194 | static const struct { |
| 195 | const char *name; |
| 196 | u32 vsync_irq; |
| 197 | u32 framedone_irq; |
| 198 | u32 sync_lost_irq; |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 199 | struct dispc_gamma_desc gamma; |
Jyri Sarha | 5c348ba | 2014-04-11 16:25:06 +0300 | [diff] [blame] | 200 | struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM]; |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 201 | } mgr_desc[] = { |
| 202 | [OMAP_DSS_CHANNEL_LCD] = { |
| 203 | .name = "LCD", |
| 204 | .vsync_irq = DISPC_IRQ_VSYNC, |
| 205 | .framedone_irq = DISPC_IRQ_FRAMEDONE, |
| 206 | .sync_lost_irq = DISPC_IRQ_SYNC_LOST, |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 207 | .gamma = { |
| 208 | .len = 256, |
| 209 | .bits = 8, |
| 210 | .reg = DISPC_GAMMA_TABLE0, |
| 211 | .has_index = true, |
| 212 | }, |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 213 | .reg_desc = { |
| 214 | [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 }, |
| 215 | [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 }, |
| 216 | [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 }, |
| 217 | [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 }, |
| 218 | [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 }, |
| 219 | [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 }, |
| 220 | [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 }, |
| 221 | [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 }, |
| 222 | [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 }, |
| 223 | }, |
| 224 | }, |
| 225 | [OMAP_DSS_CHANNEL_DIGIT] = { |
| 226 | .name = "DIGIT", |
| 227 | .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN, |
Tomi Valkeinen | cffa947 | 2012-11-08 10:01:33 +0200 | [diff] [blame] | 228 | .framedone_irq = DISPC_IRQ_FRAMEDONETV, |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 229 | .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT, |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 230 | .gamma = { |
| 231 | .len = 1024, |
| 232 | .bits = 10, |
| 233 | .reg = DISPC_GAMMA_TABLE2, |
| 234 | .has_index = false, |
| 235 | }, |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 236 | .reg_desc = { |
| 237 | [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 }, |
| 238 | [DISPC_MGR_FLD_STNTFT] = { }, |
| 239 | [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 }, |
| 240 | [DISPC_MGR_FLD_TFTDATALINES] = { }, |
| 241 | [DISPC_MGR_FLD_STALLMODE] = { }, |
| 242 | [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 }, |
| 243 | [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 }, |
| 244 | [DISPC_MGR_FLD_CPR] = { }, |
| 245 | [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 }, |
| 246 | }, |
| 247 | }, |
| 248 | [OMAP_DSS_CHANNEL_LCD2] = { |
| 249 | .name = "LCD2", |
| 250 | .vsync_irq = DISPC_IRQ_VSYNC2, |
| 251 | .framedone_irq = DISPC_IRQ_FRAMEDONE2, |
| 252 | .sync_lost_irq = DISPC_IRQ_SYNC_LOST2, |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 253 | .gamma = { |
| 254 | .len = 256, |
| 255 | .bits = 8, |
| 256 | .reg = DISPC_GAMMA_TABLE1, |
| 257 | .has_index = true, |
| 258 | }, |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 259 | .reg_desc = { |
| 260 | [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 }, |
| 261 | [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 }, |
| 262 | [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 }, |
| 263 | [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 }, |
| 264 | [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 }, |
| 265 | [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 }, |
| 266 | [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 }, |
| 267 | [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 }, |
| 268 | [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 }, |
| 269 | }, |
| 270 | }, |
Chandrabhanu Mahapatra | e86d456 | 2012-06-29 10:43:13 +0530 | [diff] [blame] | 271 | [OMAP_DSS_CHANNEL_LCD3] = { |
| 272 | .name = "LCD3", |
| 273 | .vsync_irq = DISPC_IRQ_VSYNC3, |
| 274 | .framedone_irq = DISPC_IRQ_FRAMEDONE3, |
| 275 | .sync_lost_irq = DISPC_IRQ_SYNC_LOST3, |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 276 | .gamma = { |
| 277 | .len = 256, |
| 278 | .bits = 8, |
| 279 | .reg = DISPC_GAMMA_TABLE3, |
| 280 | .has_index = true, |
| 281 | }, |
Chandrabhanu Mahapatra | e86d456 | 2012-06-29 10:43:13 +0530 | [diff] [blame] | 282 | .reg_desc = { |
| 283 | [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 }, |
| 284 | [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 }, |
| 285 | [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 }, |
| 286 | [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 }, |
| 287 | [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 }, |
| 288 | [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 }, |
| 289 | [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 }, |
| 290 | [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 }, |
| 291 | [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 }, |
| 292 | }, |
| 293 | }, |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 294 | }; |
| 295 | |
Archit Taneja | 6e5264b | 2012-09-11 12:04:47 +0530 | [diff] [blame] | 296 | struct color_conv_coef { |
| 297 | int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb; |
| 298 | int full_range; |
| 299 | }; |
| 300 | |
Tomi Valkeinen | 6590415 | 2015-11-04 17:10:57 +0200 | [diff] [blame] | 301 | static unsigned long dispc_fclk_rate(void); |
| 302 | static unsigned long dispc_core_clk_rate(void); |
| 303 | static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel); |
| 304 | static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel); |
| 305 | |
Archit Taneja | 3e8a6ff | 2012-09-26 16:58:52 +0530 | [diff] [blame] | 306 | static unsigned long dispc_plane_pclk_rate(enum omap_plane plane); |
| 307 | static unsigned long dispc_plane_lclk_rate(enum omap_plane plane); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 308 | |
Archit Taneja | 55978cc | 2011-05-06 11:45:51 +0530 | [diff] [blame] | 309 | static inline void dispc_write_reg(const u16 idx, u32 val) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 310 | { |
Archit Taneja | 55978cc | 2011-05-06 11:45:51 +0530 | [diff] [blame] | 311 | __raw_writel(val, dispc.base + idx); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 312 | } |
| 313 | |
Archit Taneja | 55978cc | 2011-05-06 11:45:51 +0530 | [diff] [blame] | 314 | static inline u32 dispc_read_reg(const u16 idx) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 315 | { |
Archit Taneja | 55978cc | 2011-05-06 11:45:51 +0530 | [diff] [blame] | 316 | return __raw_readl(dispc.base + idx); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 317 | } |
| 318 | |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 319 | static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld) |
| 320 | { |
Jyri Sarha | 5c348ba | 2014-04-11 16:25:06 +0300 | [diff] [blame] | 321 | const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld]; |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 322 | return REG_GET(rfld.reg, rfld.high, rfld.low); |
| 323 | } |
| 324 | |
| 325 | static void mgr_fld_write(enum omap_channel channel, |
| 326 | enum mgr_reg_fields regfld, int val) { |
Jyri Sarha | 5c348ba | 2014-04-11 16:25:06 +0300 | [diff] [blame] | 327 | const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld]; |
Tomi Valkeinen | d49cd15 | 2014-11-10 12:23:00 +0200 | [diff] [blame] | 328 | const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG; |
| 329 | unsigned long flags; |
| 330 | |
| 331 | if (need_lock) |
| 332 | spin_lock_irqsave(&dispc.control_lock, flags); |
| 333 | |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 334 | REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low); |
Tomi Valkeinen | d49cd15 | 2014-11-10 12:23:00 +0200 | [diff] [blame] | 335 | |
| 336 | if (need_lock) |
| 337 | spin_unlock_irqrestore(&dispc.control_lock, flags); |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 338 | } |
| 339 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 340 | #define SR(reg) \ |
Archit Taneja | 55978cc | 2011-05-06 11:45:51 +0530 | [diff] [blame] | 341 | dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 342 | #define RR(reg) \ |
Archit Taneja | 55978cc | 2011-05-06 11:45:51 +0530 | [diff] [blame] | 343 | dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)]) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 344 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 345 | static void dispc_save_context(void) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 346 | { |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 347 | int i, j; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 348 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 349 | DSSDBG("dispc_save_context\n"); |
| 350 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 351 | SR(IRQENABLE); |
| 352 | SR(CONTROL); |
| 353 | SR(CONFIG); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 354 | SR(LINE_NUMBER); |
Archit Taneja | 11354dd | 2011-09-26 11:47:29 +0530 | [diff] [blame] | 355 | if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) || |
| 356 | dss_has_feature(FEAT_ALPHA_FREE_ZORDER)) |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 357 | SR(GLOBAL_ALPHA); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 358 | if (dss_has_feature(FEAT_MGR_LCD2)) { |
| 359 | SR(CONTROL2); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 360 | SR(CONFIG2); |
| 361 | } |
Chandrabhanu Mahapatra | e86d456 | 2012-06-29 10:43:13 +0530 | [diff] [blame] | 362 | if (dss_has_feature(FEAT_MGR_LCD3)) { |
| 363 | SR(CONTROL3); |
| 364 | SR(CONFIG3); |
| 365 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 366 | |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 367 | for (i = 0; i < dss_feat_get_num_mgrs(); i++) { |
| 368 | SR(DEFAULT_COLOR(i)); |
| 369 | SR(TRANS_COLOR(i)); |
| 370 | SR(SIZE_MGR(i)); |
| 371 | if (i == OMAP_DSS_CHANNEL_DIGIT) |
| 372 | continue; |
| 373 | SR(TIMING_H(i)); |
| 374 | SR(TIMING_V(i)); |
| 375 | SR(POL_FREQ(i)); |
| 376 | SR(DIVISORo(i)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 377 | |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 378 | SR(DATA_CYCLE1(i)); |
| 379 | SR(DATA_CYCLE2(i)); |
| 380 | SR(DATA_CYCLE3(i)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 381 | |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 382 | if (dss_has_feature(FEAT_CPR)) { |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 383 | SR(CPR_COEF_R(i)); |
| 384 | SR(CPR_COEF_G(i)); |
| 385 | SR(CPR_COEF_B(i)); |
| 386 | } |
| 387 | } |
| 388 | |
| 389 | for (i = 0; i < dss_feat_get_num_ovls(); i++) { |
| 390 | SR(OVL_BA0(i)); |
| 391 | SR(OVL_BA1(i)); |
| 392 | SR(OVL_POSITION(i)); |
| 393 | SR(OVL_SIZE(i)); |
| 394 | SR(OVL_ATTRIBUTES(i)); |
| 395 | SR(OVL_FIFO_THRESHOLD(i)); |
| 396 | SR(OVL_ROW_INC(i)); |
| 397 | SR(OVL_PIXEL_INC(i)); |
| 398 | if (dss_has_feature(FEAT_PRELOAD)) |
| 399 | SR(OVL_PRELOAD(i)); |
| 400 | if (i == OMAP_DSS_GFX) { |
| 401 | SR(OVL_WINDOW_SKIP(i)); |
| 402 | SR(OVL_TABLE_BA(i)); |
| 403 | continue; |
| 404 | } |
| 405 | SR(OVL_FIR(i)); |
| 406 | SR(OVL_PICTURE_SIZE(i)); |
| 407 | SR(OVL_ACCU0(i)); |
| 408 | SR(OVL_ACCU1(i)); |
| 409 | |
| 410 | for (j = 0; j < 8; j++) |
| 411 | SR(OVL_FIR_COEF_H(i, j)); |
| 412 | |
| 413 | for (j = 0; j < 8; j++) |
| 414 | SR(OVL_FIR_COEF_HV(i, j)); |
| 415 | |
| 416 | for (j = 0; j < 5; j++) |
| 417 | SR(OVL_CONV_COEF(i, j)); |
| 418 | |
| 419 | if (dss_has_feature(FEAT_FIR_COEF_V)) { |
| 420 | for (j = 0; j < 8; j++) |
| 421 | SR(OVL_FIR_COEF_V(i, j)); |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 422 | } |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 423 | |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 424 | if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) { |
| 425 | SR(OVL_BA0_UV(i)); |
| 426 | SR(OVL_BA1_UV(i)); |
| 427 | SR(OVL_FIR2(i)); |
| 428 | SR(OVL_ACCU2_0(i)); |
| 429 | SR(OVL_ACCU2_1(i)); |
| 430 | |
| 431 | for (j = 0; j < 8; j++) |
| 432 | SR(OVL_FIR_COEF_H2(i, j)); |
| 433 | |
| 434 | for (j = 0; j < 8; j++) |
| 435 | SR(OVL_FIR_COEF_HV2(i, j)); |
| 436 | |
| 437 | for (j = 0; j < 8; j++) |
| 438 | SR(OVL_FIR_COEF_V2(i, j)); |
| 439 | } |
| 440 | if (dss_has_feature(FEAT_ATTR2)) |
| 441 | SR(OVL_ATTRIBUTES2(i)); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 442 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 443 | |
Murthy, Raghuveer | 0cf35df | 2011-03-03 09:28:00 -0600 | [diff] [blame] | 444 | if (dss_has_feature(FEAT_CORE_CLK_DIV)) |
| 445 | SR(DIVISOR); |
Tomi Valkeinen | 49ea86f | 2011-06-01 15:54:06 +0300 | [diff] [blame] | 446 | |
Tomi Valkeinen | 49ea86f | 2011-06-01 15:54:06 +0300 | [diff] [blame] | 447 | dispc.ctx_valid = true; |
| 448 | |
Tomi Valkeinen | 9229b51 | 2014-02-14 09:37:09 +0200 | [diff] [blame] | 449 | DSSDBG("context saved\n"); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 450 | } |
| 451 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 452 | static void dispc_restore_context(void) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 453 | { |
Tomi Valkeinen | 9229b51 | 2014-02-14 09:37:09 +0200 | [diff] [blame] | 454 | int i, j; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 455 | |
| 456 | DSSDBG("dispc_restore_context\n"); |
| 457 | |
Tomi Valkeinen | 49ea86f | 2011-06-01 15:54:06 +0300 | [diff] [blame] | 458 | if (!dispc.ctx_valid) |
| 459 | return; |
| 460 | |
Ville Syrjälä | 75c7d59 | 2010-03-05 01:13:11 +0200 | [diff] [blame] | 461 | /*RR(IRQENABLE);*/ |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 462 | /*RR(CONTROL);*/ |
| 463 | RR(CONFIG); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 464 | RR(LINE_NUMBER); |
Archit Taneja | 11354dd | 2011-09-26 11:47:29 +0530 | [diff] [blame] | 465 | if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) || |
| 466 | dss_has_feature(FEAT_ALPHA_FREE_ZORDER)) |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 467 | RR(GLOBAL_ALPHA); |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 468 | if (dss_has_feature(FEAT_MGR_LCD2)) |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 469 | RR(CONFIG2); |
Chandrabhanu Mahapatra | e86d456 | 2012-06-29 10:43:13 +0530 | [diff] [blame] | 470 | if (dss_has_feature(FEAT_MGR_LCD3)) |
| 471 | RR(CONFIG3); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 472 | |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 473 | for (i = 0; i < dss_feat_get_num_mgrs(); i++) { |
| 474 | RR(DEFAULT_COLOR(i)); |
| 475 | RR(TRANS_COLOR(i)); |
| 476 | RR(SIZE_MGR(i)); |
| 477 | if (i == OMAP_DSS_CHANNEL_DIGIT) |
| 478 | continue; |
| 479 | RR(TIMING_H(i)); |
| 480 | RR(TIMING_V(i)); |
| 481 | RR(POL_FREQ(i)); |
| 482 | RR(DIVISORo(i)); |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 483 | |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 484 | RR(DATA_CYCLE1(i)); |
| 485 | RR(DATA_CYCLE2(i)); |
| 486 | RR(DATA_CYCLE3(i)); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 487 | |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 488 | if (dss_has_feature(FEAT_CPR)) { |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 489 | RR(CPR_COEF_R(i)); |
| 490 | RR(CPR_COEF_G(i)); |
| 491 | RR(CPR_COEF_B(i)); |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 492 | } |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 493 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 494 | |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 495 | for (i = 0; i < dss_feat_get_num_ovls(); i++) { |
| 496 | RR(OVL_BA0(i)); |
| 497 | RR(OVL_BA1(i)); |
| 498 | RR(OVL_POSITION(i)); |
| 499 | RR(OVL_SIZE(i)); |
| 500 | RR(OVL_ATTRIBUTES(i)); |
| 501 | RR(OVL_FIFO_THRESHOLD(i)); |
| 502 | RR(OVL_ROW_INC(i)); |
| 503 | RR(OVL_PIXEL_INC(i)); |
| 504 | if (dss_has_feature(FEAT_PRELOAD)) |
| 505 | RR(OVL_PRELOAD(i)); |
| 506 | if (i == OMAP_DSS_GFX) { |
| 507 | RR(OVL_WINDOW_SKIP(i)); |
| 508 | RR(OVL_TABLE_BA(i)); |
| 509 | continue; |
| 510 | } |
| 511 | RR(OVL_FIR(i)); |
| 512 | RR(OVL_PICTURE_SIZE(i)); |
| 513 | RR(OVL_ACCU0(i)); |
| 514 | RR(OVL_ACCU1(i)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 515 | |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 516 | for (j = 0; j < 8; j++) |
| 517 | RR(OVL_FIR_COEF_H(i, j)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 518 | |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 519 | for (j = 0; j < 8; j++) |
| 520 | RR(OVL_FIR_COEF_HV(i, j)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 521 | |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 522 | for (j = 0; j < 5; j++) |
| 523 | RR(OVL_CONV_COEF(i, j)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 524 | |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 525 | if (dss_has_feature(FEAT_FIR_COEF_V)) { |
| 526 | for (j = 0; j < 8; j++) |
| 527 | RR(OVL_FIR_COEF_V(i, j)); |
| 528 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 529 | |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 530 | if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) { |
| 531 | RR(OVL_BA0_UV(i)); |
| 532 | RR(OVL_BA1_UV(i)); |
| 533 | RR(OVL_FIR2(i)); |
| 534 | RR(OVL_ACCU2_0(i)); |
| 535 | RR(OVL_ACCU2_1(i)); |
| 536 | |
| 537 | for (j = 0; j < 8; j++) |
| 538 | RR(OVL_FIR_COEF_H2(i, j)); |
| 539 | |
| 540 | for (j = 0; j < 8; j++) |
| 541 | RR(OVL_FIR_COEF_HV2(i, j)); |
| 542 | |
| 543 | for (j = 0; j < 8; j++) |
| 544 | RR(OVL_FIR_COEF_V2(i, j)); |
| 545 | } |
| 546 | if (dss_has_feature(FEAT_ATTR2)) |
| 547 | RR(OVL_ATTRIBUTES2(i)); |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 548 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 549 | |
Murthy, Raghuveer | 0cf35df | 2011-03-03 09:28:00 -0600 | [diff] [blame] | 550 | if (dss_has_feature(FEAT_CORE_CLK_DIV)) |
| 551 | RR(DIVISOR); |
| 552 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 553 | /* enable last, because LCD & DIGIT enable are here */ |
| 554 | RR(CONTROL); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 555 | if (dss_has_feature(FEAT_MGR_LCD2)) |
| 556 | RR(CONTROL2); |
Chandrabhanu Mahapatra | e86d456 | 2012-06-29 10:43:13 +0530 | [diff] [blame] | 557 | if (dss_has_feature(FEAT_MGR_LCD3)) |
| 558 | RR(CONTROL3); |
Ville Syrjälä | 75c7d59 | 2010-03-05 01:13:11 +0200 | [diff] [blame] | 559 | /* clear spurious SYNC_LOST_DIGIT interrupts */ |
Tomi Valkeinen | 4e0397c | 2012-10-10 15:13:14 +0300 | [diff] [blame] | 560 | dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT); |
Ville Syrjälä | 75c7d59 | 2010-03-05 01:13:11 +0200 | [diff] [blame] | 561 | |
| 562 | /* |
| 563 | * enable last so IRQs won't trigger before |
| 564 | * the context is fully restored |
| 565 | */ |
| 566 | RR(IRQENABLE); |
Tomi Valkeinen | 49ea86f | 2011-06-01 15:54:06 +0300 | [diff] [blame] | 567 | |
| 568 | DSSDBG("context restored\n"); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 569 | } |
| 570 | |
| 571 | #undef SR |
| 572 | #undef RR |
| 573 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 574 | int dispc_runtime_get(void) |
| 575 | { |
| 576 | int r; |
| 577 | |
| 578 | DSSDBG("dispc_runtime_get\n"); |
| 579 | |
| 580 | r = pm_runtime_get_sync(&dispc.pdev->dev); |
| 581 | WARN_ON(r < 0); |
| 582 | return r < 0 ? r : 0; |
| 583 | } |
Tomi Valkeinen | 348be69 | 2012-11-07 18:17:35 +0200 | [diff] [blame] | 584 | EXPORT_SYMBOL(dispc_runtime_get); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 585 | |
| 586 | void dispc_runtime_put(void) |
| 587 | { |
| 588 | int r; |
| 589 | |
| 590 | DSSDBG("dispc_runtime_put\n"); |
| 591 | |
Tomi Valkeinen | 0eaf9f5 | 2012-01-23 13:23:08 +0200 | [diff] [blame] | 592 | r = pm_runtime_put_sync(&dispc.pdev->dev); |
Tomi Valkeinen | 5be3aeb | 2012-06-27 16:37:18 +0300 | [diff] [blame] | 593 | WARN_ON(r < 0 && r != -ENOSYS); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 594 | } |
Tomi Valkeinen | 348be69 | 2012-11-07 18:17:35 +0200 | [diff] [blame] | 595 | EXPORT_SYMBOL(dispc_runtime_put); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 596 | |
Tomi Valkeinen | 3dcec4d | 2011-11-07 15:50:09 +0200 | [diff] [blame] | 597 | u32 dispc_mgr_get_vsync_irq(enum omap_channel channel) |
| 598 | { |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 599 | return mgr_desc[channel].vsync_irq; |
Tomi Valkeinen | 3dcec4d | 2011-11-07 15:50:09 +0200 | [diff] [blame] | 600 | } |
Tomi Valkeinen | 348be69 | 2012-11-07 18:17:35 +0200 | [diff] [blame] | 601 | EXPORT_SYMBOL(dispc_mgr_get_vsync_irq); |
Tomi Valkeinen | 3dcec4d | 2011-11-07 15:50:09 +0200 | [diff] [blame] | 602 | |
Tomi Valkeinen | 7d1365c | 2011-11-18 15:39:52 +0200 | [diff] [blame] | 603 | u32 dispc_mgr_get_framedone_irq(enum omap_channel channel) |
| 604 | { |
Tomi Valkeinen | cffa947 | 2012-11-08 10:01:33 +0200 | [diff] [blame] | 605 | if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv) |
| 606 | return 0; |
| 607 | |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 608 | return mgr_desc[channel].framedone_irq; |
Tomi Valkeinen | 7d1365c | 2011-11-18 15:39:52 +0200 | [diff] [blame] | 609 | } |
Tomi Valkeinen | 348be69 | 2012-11-07 18:17:35 +0200 | [diff] [blame] | 610 | EXPORT_SYMBOL(dispc_mgr_get_framedone_irq); |
Tomi Valkeinen | 7d1365c | 2011-11-18 15:39:52 +0200 | [diff] [blame] | 611 | |
Tomi Valkeinen | cb69920 | 2012-10-17 10:38:52 +0300 | [diff] [blame] | 612 | u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel) |
| 613 | { |
| 614 | return mgr_desc[channel].sync_lost_irq; |
| 615 | } |
Tomi Valkeinen | 348be69 | 2012-11-07 18:17:35 +0200 | [diff] [blame] | 616 | EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq); |
Tomi Valkeinen | cb69920 | 2012-10-17 10:38:52 +0300 | [diff] [blame] | 617 | |
Archit Taneja | 0b23e5b | 2012-09-22 12:39:33 +0530 | [diff] [blame] | 618 | u32 dispc_wb_get_framedone_irq(void) |
| 619 | { |
| 620 | return DISPC_IRQ_FRAMEDONEWB; |
| 621 | } |
| 622 | |
Laurent Pinchart | 03af815 | 2016-04-18 03:09:48 +0300 | [diff] [blame] | 623 | void dispc_mgr_enable(enum omap_channel channel, bool enable) |
| 624 | { |
| 625 | mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable); |
| 626 | /* flush posted write */ |
| 627 | mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE); |
| 628 | } |
| 629 | EXPORT_SYMBOL(dispc_mgr_enable); |
| 630 | |
| 631 | static bool dispc_mgr_is_enabled(enum omap_channel channel) |
| 632 | { |
| 633 | return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE); |
| 634 | } |
| 635 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 636 | bool dispc_mgr_go_busy(enum omap_channel channel) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 637 | { |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 638 | return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 639 | } |
Tomi Valkeinen | 348be69 | 2012-11-07 18:17:35 +0200 | [diff] [blame] | 640 | EXPORT_SYMBOL(dispc_mgr_go_busy); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 641 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 642 | void dispc_mgr_go(enum omap_channel channel) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 643 | { |
Luis de Bethencourt | 0bcfdba | 2015-10-15 13:29:38 +0100 | [diff] [blame] | 644 | WARN_ON(!dispc_mgr_is_enabled(channel)); |
Tomi Valkeinen | 3c91ee8 | 2012-10-19 15:06:07 +0300 | [diff] [blame] | 645 | WARN_ON(dispc_mgr_go_busy(channel)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 646 | |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 647 | DSSDBG("GO %s\n", mgr_desc[channel].name); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 648 | |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 649 | mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 650 | } |
Tomi Valkeinen | 348be69 | 2012-11-07 18:17:35 +0200 | [diff] [blame] | 651 | EXPORT_SYMBOL(dispc_mgr_go); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 652 | |
Archit Taneja | 0b23e5b | 2012-09-22 12:39:33 +0530 | [diff] [blame] | 653 | bool dispc_wb_go_busy(void) |
| 654 | { |
| 655 | return REG_GET(DISPC_CONTROL2, 6, 6) == 1; |
| 656 | } |
| 657 | |
| 658 | void dispc_wb_go(void) |
| 659 | { |
| 660 | enum omap_plane plane = OMAP_DSS_WB; |
| 661 | bool enable, go; |
| 662 | |
| 663 | enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1; |
| 664 | |
| 665 | if (!enable) |
| 666 | return; |
| 667 | |
| 668 | go = REG_GET(DISPC_CONTROL2, 6, 6) == 1; |
| 669 | if (go) { |
| 670 | DSSERR("GO bit not down for WB\n"); |
| 671 | return; |
| 672 | } |
| 673 | |
| 674 | REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6); |
| 675 | } |
| 676 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 677 | static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 678 | { |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 679 | dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 680 | } |
| 681 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 682 | static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 683 | { |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 684 | dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 685 | } |
| 686 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 687 | static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 688 | { |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 689 | dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 690 | } |
| 691 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 692 | static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value) |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 693 | { |
| 694 | BUG_ON(plane == OMAP_DSS_GFX); |
| 695 | |
| 696 | dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value); |
| 697 | } |
| 698 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 699 | static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg, |
| 700 | u32 value) |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 701 | { |
| 702 | BUG_ON(plane == OMAP_DSS_GFX); |
| 703 | |
| 704 | dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value); |
| 705 | } |
| 706 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 707 | static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value) |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 708 | { |
| 709 | BUG_ON(plane == OMAP_DSS_GFX); |
| 710 | |
| 711 | dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value); |
| 712 | } |
| 713 | |
Chandrabhanu Mahapatra | debd907 | 2011-12-19 14:03:44 +0530 | [diff] [blame] | 714 | static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc, |
| 715 | int fir_vinc, int five_taps, |
| 716 | enum omap_color_component color_comp) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 717 | { |
Chandrabhanu Mahapatra | debd907 | 2011-12-19 14:03:44 +0530 | [diff] [blame] | 718 | const struct dispc_coef *h_coef, *v_coef; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 719 | int i; |
| 720 | |
Chandrabhanu Mahapatra | debd907 | 2011-12-19 14:03:44 +0530 | [diff] [blame] | 721 | h_coef = dispc_ovl_get_scale_coef(fir_hinc, true); |
| 722 | v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 723 | |
| 724 | for (i = 0; i < 8; i++) { |
| 725 | u32 h, hv; |
| 726 | |
Chandrabhanu Mahapatra | debd907 | 2011-12-19 14:03:44 +0530 | [diff] [blame] | 727 | h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0) |
| 728 | | FLD_VAL(h_coef[i].hc1_vc0, 15, 8) |
| 729 | | FLD_VAL(h_coef[i].hc2_vc1, 23, 16) |
| 730 | | FLD_VAL(h_coef[i].hc3_vc2, 31, 24); |
| 731 | hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0) |
| 732 | | FLD_VAL(v_coef[i].hc1_vc0, 15, 8) |
| 733 | | FLD_VAL(v_coef[i].hc2_vc1, 23, 16) |
| 734 | | FLD_VAL(v_coef[i].hc3_vc2, 31, 24); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 735 | |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 736 | if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) { |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 737 | dispc_ovl_write_firh_reg(plane, i, h); |
| 738 | dispc_ovl_write_firhv_reg(plane, i, hv); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 739 | } else { |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 740 | dispc_ovl_write_firh2_reg(plane, i, h); |
| 741 | dispc_ovl_write_firhv2_reg(plane, i, hv); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 742 | } |
| 743 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 744 | } |
| 745 | |
Grazvydas Ignotas | 66be8f6 | 2010-08-24 15:18:43 +0200 | [diff] [blame] | 746 | if (five_taps) { |
| 747 | for (i = 0; i < 8; i++) { |
| 748 | u32 v; |
Chandrabhanu Mahapatra | debd907 | 2011-12-19 14:03:44 +0530 | [diff] [blame] | 749 | v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0) |
| 750 | | FLD_VAL(v_coef[i].hc4_vc22, 15, 8); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 751 | if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 752 | dispc_ovl_write_firv_reg(plane, i, v); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 753 | else |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 754 | dispc_ovl_write_firv2_reg(plane, i, v); |
Grazvydas Ignotas | 66be8f6 | 2010-08-24 15:18:43 +0200 | [diff] [blame] | 755 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 756 | } |
| 757 | } |
| 758 | |
Archit Taneja | 6e5264b | 2012-09-11 12:04:47 +0530 | [diff] [blame] | 759 | |
| 760 | static void dispc_ovl_write_color_conv_coef(enum omap_plane plane, |
| 761 | const struct color_conv_coef *ct) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 762 | { |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 763 | #define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0)) |
| 764 | |
Archit Taneja | 6e5264b | 2012-09-11 12:04:47 +0530 | [diff] [blame] | 765 | dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry)); |
| 766 | dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb)); |
| 767 | dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr)); |
| 768 | dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by)); |
| 769 | dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 770 | |
Archit Taneja | 6e5264b | 2012-09-11 12:04:47 +0530 | [diff] [blame] | 771 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 772 | |
| 773 | #undef CVAL |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 774 | } |
| 775 | |
Archit Taneja | 6e5264b | 2012-09-11 12:04:47 +0530 | [diff] [blame] | 776 | static void dispc_setup_color_conv_coef(void) |
| 777 | { |
| 778 | int i; |
| 779 | int num_ovl = dss_feat_get_num_ovls(); |
Archit Taneja | 6e5264b | 2012-09-11 12:04:47 +0530 | [diff] [blame] | 780 | const struct color_conv_coef ctbl_bt601_5_ovl = { |
Tomi Valkeinen | 7d18bbe | 2015-11-04 17:10:52 +0200 | [diff] [blame] | 781 | /* YUV -> RGB */ |
Archit Taneja | 6e5264b | 2012-09-11 12:04:47 +0530 | [diff] [blame] | 782 | 298, 409, 0, 298, -208, -100, 298, 0, 517, 0, |
| 783 | }; |
| 784 | const struct color_conv_coef ctbl_bt601_5_wb = { |
Tomi Valkeinen | 7d18bbe | 2015-11-04 17:10:52 +0200 | [diff] [blame] | 785 | /* RGB -> YUV */ |
| 786 | 66, 129, 25, 112, -94, -18, -38, -74, 112, 0, |
Archit Taneja | 6e5264b | 2012-09-11 12:04:47 +0530 | [diff] [blame] | 787 | }; |
| 788 | |
| 789 | for (i = 1; i < num_ovl; i++) |
| 790 | dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl); |
| 791 | |
Tomi Valkeinen | 20efbc3 | 2015-11-04 17:10:44 +0200 | [diff] [blame] | 792 | if (dispc.feat->has_writeback) |
| 793 | dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb); |
Archit Taneja | 6e5264b | 2012-09-11 12:04:47 +0530 | [diff] [blame] | 794 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 795 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 796 | static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 797 | { |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 798 | dispc_write_reg(DISPC_OVL_BA0(plane), paddr); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 799 | } |
| 800 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 801 | static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 802 | { |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 803 | dispc_write_reg(DISPC_OVL_BA1(plane), paddr); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 804 | } |
| 805 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 806 | static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr) |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 807 | { |
| 808 | dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr); |
| 809 | } |
| 810 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 811 | static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr) |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 812 | { |
| 813 | dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr); |
| 814 | } |
| 815 | |
Archit Taneja | d79db85 | 2012-09-22 12:30:17 +0530 | [diff] [blame] | 816 | static void dispc_ovl_set_pos(enum omap_plane plane, |
| 817 | enum omap_overlay_caps caps, int x, int y) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 818 | { |
Archit Taneja | d79db85 | 2012-09-22 12:30:17 +0530 | [diff] [blame] | 819 | u32 val; |
| 820 | |
| 821 | if ((caps & OMAP_DSS_OVL_CAP_POS) == 0) |
| 822 | return; |
| 823 | |
| 824 | val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0); |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 825 | |
| 826 | dispc_write_reg(DISPC_OVL_POSITION(plane), val); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 827 | } |
| 828 | |
Archit Taneja | 78b687f | 2012-09-21 14:51:49 +0530 | [diff] [blame] | 829 | static void dispc_ovl_set_input_size(enum omap_plane plane, int width, |
| 830 | int height) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 831 | { |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 832 | u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0); |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 833 | |
Archit Taneja | 36d87d9 | 2012-07-28 22:59:03 +0530 | [diff] [blame] | 834 | if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB) |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 835 | dispc_write_reg(DISPC_OVL_SIZE(plane), val); |
| 836 | else |
| 837 | dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 838 | } |
| 839 | |
Archit Taneja | 78b687f | 2012-09-21 14:51:49 +0530 | [diff] [blame] | 840 | static void dispc_ovl_set_output_size(enum omap_plane plane, int width, |
| 841 | int height) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 842 | { |
| 843 | u32 val; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 844 | |
| 845 | BUG_ON(plane == OMAP_DSS_GFX); |
| 846 | |
| 847 | val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0); |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 848 | |
Archit Taneja | 36d87d9 | 2012-07-28 22:59:03 +0530 | [diff] [blame] | 849 | if (plane == OMAP_DSS_WB) |
| 850 | dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val); |
| 851 | else |
| 852 | dispc_write_reg(DISPC_OVL_SIZE(plane), val); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 853 | } |
| 854 | |
Archit Taneja | 5b54ed3 | 2012-09-26 16:55:27 +0530 | [diff] [blame] | 855 | static void dispc_ovl_set_zorder(enum omap_plane plane, |
| 856 | enum omap_overlay_caps caps, u8 zorder) |
Archit Taneja | 5412870 | 2011-09-08 11:29:17 +0530 | [diff] [blame] | 857 | { |
Archit Taneja | 5b54ed3 | 2012-09-26 16:55:27 +0530 | [diff] [blame] | 858 | if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0) |
Archit Taneja | 5412870 | 2011-09-08 11:29:17 +0530 | [diff] [blame] | 859 | return; |
| 860 | |
| 861 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26); |
| 862 | } |
| 863 | |
| 864 | static void dispc_ovl_enable_zorder_planes(void) |
| 865 | { |
| 866 | int i; |
| 867 | |
| 868 | if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER)) |
| 869 | return; |
| 870 | |
| 871 | for (i = 0; i < dss_feat_get_num_ovls(); i++) |
| 872 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25); |
| 873 | } |
| 874 | |
Archit Taneja | 5b54ed3 | 2012-09-26 16:55:27 +0530 | [diff] [blame] | 875 | static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane, |
| 876 | enum omap_overlay_caps caps, bool enable) |
Rajkumar N | fd28a39 | 2010-11-04 12:28:42 +0100 | [diff] [blame] | 877 | { |
Archit Taneja | 5b54ed3 | 2012-09-26 16:55:27 +0530 | [diff] [blame] | 878 | if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0) |
Rajkumar N | fd28a39 | 2010-11-04 12:28:42 +0100 | [diff] [blame] | 879 | return; |
| 880 | |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 881 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28); |
Rajkumar N | fd28a39 | 2010-11-04 12:28:42 +0100 | [diff] [blame] | 882 | } |
| 883 | |
Archit Taneja | 5b54ed3 | 2012-09-26 16:55:27 +0530 | [diff] [blame] | 884 | static void dispc_ovl_setup_global_alpha(enum omap_plane plane, |
| 885 | enum omap_overlay_caps caps, u8 global_alpha) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 886 | { |
Archit Taneja | b8c095b | 2011-09-13 18:20:33 +0530 | [diff] [blame] | 887 | static const unsigned shifts[] = { 0, 8, 16, 24, }; |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 888 | int shift; |
| 889 | |
Archit Taneja | 5b54ed3 | 2012-09-26 16:55:27 +0530 | [diff] [blame] | 890 | if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0) |
Rajkumar N | fd28a39 | 2010-11-04 12:28:42 +0100 | [diff] [blame] | 891 | return; |
Archit Taneja | a0acb55 | 2010-09-15 19:20:00 +0530 | [diff] [blame] | 892 | |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 893 | shift = shifts[plane]; |
| 894 | REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 895 | } |
| 896 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 897 | static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 898 | { |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 899 | dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 900 | } |
| 901 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 902 | static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 903 | { |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 904 | dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 905 | } |
| 906 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 907 | static void dispc_ovl_set_color_mode(enum omap_plane plane, |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 908 | enum omap_color_mode color_mode) |
| 909 | { |
| 910 | u32 m = 0; |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 911 | if (plane != OMAP_DSS_GFX) { |
| 912 | switch (color_mode) { |
| 913 | case OMAP_DSS_COLOR_NV12: |
| 914 | m = 0x0; break; |
Lajos Molnar | 08f3267 | 2012-02-21 19:36:30 +0530 | [diff] [blame] | 915 | case OMAP_DSS_COLOR_RGBX16: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 916 | m = 0x1; break; |
| 917 | case OMAP_DSS_COLOR_RGBA16: |
| 918 | m = 0x2; break; |
Lajos Molnar | 08f3267 | 2012-02-21 19:36:30 +0530 | [diff] [blame] | 919 | case OMAP_DSS_COLOR_RGB12U: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 920 | m = 0x4; break; |
| 921 | case OMAP_DSS_COLOR_ARGB16: |
| 922 | m = 0x5; break; |
| 923 | case OMAP_DSS_COLOR_RGB16: |
| 924 | m = 0x6; break; |
| 925 | case OMAP_DSS_COLOR_ARGB16_1555: |
| 926 | m = 0x7; break; |
| 927 | case OMAP_DSS_COLOR_RGB24U: |
| 928 | m = 0x8; break; |
| 929 | case OMAP_DSS_COLOR_RGB24P: |
| 930 | m = 0x9; break; |
| 931 | case OMAP_DSS_COLOR_YUV2: |
| 932 | m = 0xa; break; |
| 933 | case OMAP_DSS_COLOR_UYVY: |
| 934 | m = 0xb; break; |
| 935 | case OMAP_DSS_COLOR_ARGB32: |
| 936 | m = 0xc; break; |
| 937 | case OMAP_DSS_COLOR_RGBA32: |
| 938 | m = 0xd; break; |
| 939 | case OMAP_DSS_COLOR_RGBX32: |
| 940 | m = 0xe; break; |
| 941 | case OMAP_DSS_COLOR_XRGB16_1555: |
| 942 | m = 0xf; break; |
| 943 | default: |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 944 | BUG(); return; |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 945 | } |
| 946 | } else { |
| 947 | switch (color_mode) { |
| 948 | case OMAP_DSS_COLOR_CLUT1: |
| 949 | m = 0x0; break; |
| 950 | case OMAP_DSS_COLOR_CLUT2: |
| 951 | m = 0x1; break; |
| 952 | case OMAP_DSS_COLOR_CLUT4: |
| 953 | m = 0x2; break; |
| 954 | case OMAP_DSS_COLOR_CLUT8: |
| 955 | m = 0x3; break; |
| 956 | case OMAP_DSS_COLOR_RGB12U: |
| 957 | m = 0x4; break; |
| 958 | case OMAP_DSS_COLOR_ARGB16: |
| 959 | m = 0x5; break; |
| 960 | case OMAP_DSS_COLOR_RGB16: |
| 961 | m = 0x6; break; |
| 962 | case OMAP_DSS_COLOR_ARGB16_1555: |
| 963 | m = 0x7; break; |
| 964 | case OMAP_DSS_COLOR_RGB24U: |
| 965 | m = 0x8; break; |
| 966 | case OMAP_DSS_COLOR_RGB24P: |
| 967 | m = 0x9; break; |
Lajos Molnar | 08f3267 | 2012-02-21 19:36:30 +0530 | [diff] [blame] | 968 | case OMAP_DSS_COLOR_RGBX16: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 969 | m = 0xa; break; |
Lajos Molnar | 08f3267 | 2012-02-21 19:36:30 +0530 | [diff] [blame] | 970 | case OMAP_DSS_COLOR_RGBA16: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 971 | m = 0xb; break; |
| 972 | case OMAP_DSS_COLOR_ARGB32: |
| 973 | m = 0xc; break; |
| 974 | case OMAP_DSS_COLOR_RGBA32: |
| 975 | m = 0xd; break; |
| 976 | case OMAP_DSS_COLOR_RGBX32: |
| 977 | m = 0xe; break; |
| 978 | case OMAP_DSS_COLOR_XRGB16_1555: |
| 979 | m = 0xf; break; |
| 980 | default: |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 981 | BUG(); return; |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 982 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 983 | } |
| 984 | |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 985 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 986 | } |
| 987 | |
Chandrabhanu Mahapatra | 65e006f | 2012-05-11 19:19:55 +0530 | [diff] [blame] | 988 | static void dispc_ovl_configure_burst_type(enum omap_plane plane, |
| 989 | enum omap_dss_rotation_type rotation_type) |
| 990 | { |
| 991 | if (dss_has_feature(FEAT_BURST_2D) == 0) |
| 992 | return; |
| 993 | |
| 994 | if (rotation_type == OMAP_DSS_ROT_TILER) |
| 995 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29); |
| 996 | else |
| 997 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29); |
| 998 | } |
| 999 | |
Tomi Valkeinen | f427984 | 2011-10-28 15:26:26 +0300 | [diff] [blame] | 1000 | void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1001 | { |
| 1002 | int shift; |
| 1003 | u32 val; |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 1004 | int chan = 0, chan2 = 0; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1005 | |
| 1006 | switch (plane) { |
| 1007 | case OMAP_DSS_GFX: |
| 1008 | shift = 8; |
| 1009 | break; |
| 1010 | case OMAP_DSS_VIDEO1: |
| 1011 | case OMAP_DSS_VIDEO2: |
Archit Taneja | b8c095b | 2011-09-13 18:20:33 +0530 | [diff] [blame] | 1012 | case OMAP_DSS_VIDEO3: |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1013 | shift = 16; |
| 1014 | break; |
| 1015 | default: |
| 1016 | BUG(); |
| 1017 | return; |
| 1018 | } |
| 1019 | |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1020 | val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane)); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 1021 | if (dss_has_feature(FEAT_MGR_LCD2)) { |
| 1022 | switch (channel) { |
| 1023 | case OMAP_DSS_CHANNEL_LCD: |
| 1024 | chan = 0; |
| 1025 | chan2 = 0; |
| 1026 | break; |
| 1027 | case OMAP_DSS_CHANNEL_DIGIT: |
| 1028 | chan = 1; |
| 1029 | chan2 = 0; |
| 1030 | break; |
| 1031 | case OMAP_DSS_CHANNEL_LCD2: |
| 1032 | chan = 0; |
| 1033 | chan2 = 1; |
| 1034 | break; |
Chandrabhanu Mahapatra | e86d456 | 2012-06-29 10:43:13 +0530 | [diff] [blame] | 1035 | case OMAP_DSS_CHANNEL_LCD3: |
| 1036 | if (dss_has_feature(FEAT_MGR_LCD3)) { |
| 1037 | chan = 0; |
| 1038 | chan2 = 2; |
| 1039 | } else { |
| 1040 | BUG(); |
| 1041 | return; |
| 1042 | } |
| 1043 | break; |
Tomi Valkeinen | c2665c4 | 2015-11-04 17:10:47 +0200 | [diff] [blame] | 1044 | case OMAP_DSS_CHANNEL_WB: |
| 1045 | chan = 0; |
| 1046 | chan2 = 3; |
| 1047 | break; |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 1048 | default: |
| 1049 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 1050 | return; |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 1051 | } |
| 1052 | |
| 1053 | val = FLD_MOD(val, chan, shift, shift); |
| 1054 | val = FLD_MOD(val, chan2, 31, 30); |
| 1055 | } else { |
| 1056 | val = FLD_MOD(val, channel, shift, shift); |
| 1057 | } |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1058 | dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1059 | } |
Tomi Valkeinen | 348be69 | 2012-11-07 18:17:35 +0200 | [diff] [blame] | 1060 | EXPORT_SYMBOL(dispc_ovl_set_channel_out); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1061 | |
Tomi Valkeinen | 2cc5d1a | 2011-11-03 17:03:44 +0200 | [diff] [blame] | 1062 | static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane) |
| 1063 | { |
| 1064 | int shift; |
| 1065 | u32 val; |
Tomi Valkeinen | 2cc5d1a | 2011-11-03 17:03:44 +0200 | [diff] [blame] | 1066 | |
| 1067 | switch (plane) { |
| 1068 | case OMAP_DSS_GFX: |
| 1069 | shift = 8; |
| 1070 | break; |
| 1071 | case OMAP_DSS_VIDEO1: |
| 1072 | case OMAP_DSS_VIDEO2: |
| 1073 | case OMAP_DSS_VIDEO3: |
| 1074 | shift = 16; |
| 1075 | break; |
| 1076 | default: |
| 1077 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 1078 | return 0; |
Tomi Valkeinen | 2cc5d1a | 2011-11-03 17:03:44 +0200 | [diff] [blame] | 1079 | } |
| 1080 | |
| 1081 | val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane)); |
| 1082 | |
Tomi Valkeinen | d7df5ad | 2015-11-04 17:10:46 +0200 | [diff] [blame] | 1083 | if (FLD_GET(val, shift, shift) == 1) |
| 1084 | return OMAP_DSS_CHANNEL_DIGIT; |
Tomi Valkeinen | 2cc5d1a | 2011-11-03 17:03:44 +0200 | [diff] [blame] | 1085 | |
Tomi Valkeinen | d7df5ad | 2015-11-04 17:10:46 +0200 | [diff] [blame] | 1086 | if (!dss_has_feature(FEAT_MGR_LCD2)) |
| 1087 | return OMAP_DSS_CHANNEL_LCD; |
| 1088 | |
| 1089 | switch (FLD_GET(val, 31, 30)) { |
| 1090 | case 0: |
| 1091 | default: |
| 1092 | return OMAP_DSS_CHANNEL_LCD; |
| 1093 | case 1: |
| 1094 | return OMAP_DSS_CHANNEL_LCD2; |
| 1095 | case 2: |
| 1096 | return OMAP_DSS_CHANNEL_LCD3; |
Tomi Valkeinen | c2665c4 | 2015-11-04 17:10:47 +0200 | [diff] [blame] | 1097 | case 3: |
| 1098 | return OMAP_DSS_CHANNEL_WB; |
Tomi Valkeinen | d7df5ad | 2015-11-04 17:10:46 +0200 | [diff] [blame] | 1099 | } |
Tomi Valkeinen | 2cc5d1a | 2011-11-03 17:03:44 +0200 | [diff] [blame] | 1100 | } |
| 1101 | |
Archit Taneja | d9ac773 | 2012-09-22 12:38:19 +0530 | [diff] [blame] | 1102 | void dispc_wb_set_channel_in(enum dss_writeback_channel channel) |
| 1103 | { |
| 1104 | enum omap_plane plane = OMAP_DSS_WB; |
| 1105 | |
| 1106 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16); |
| 1107 | } |
| 1108 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1109 | static void dispc_ovl_set_burst_size(enum omap_plane plane, |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1110 | enum omap_burst_size burst_size) |
| 1111 | { |
Archit Taneja | 8bbe09e | 2012-09-10 17:31:39 +0530 | [diff] [blame] | 1112 | static const unsigned shifts[] = { 6, 14, 14, 14, 14, }; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1113 | int shift; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1114 | |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 1115 | shift = shifts[plane]; |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 1116 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1117 | } |
| 1118 | |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 1119 | static void dispc_configure_burst_sizes(void) |
| 1120 | { |
| 1121 | int i; |
| 1122 | const int burst_size = BURST_SIZE_X8; |
| 1123 | |
| 1124 | /* Configure burst size always to maximum size */ |
Tomi Valkeinen | 392faa0 | 2012-10-15 15:37:22 +0300 | [diff] [blame] | 1125 | for (i = 0; i < dss_feat_get_num_ovls(); ++i) |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1126 | dispc_ovl_set_burst_size(i, burst_size); |
Tomi Valkeinen | 5b354af | 2015-11-04 17:10:48 +0200 | [diff] [blame] | 1127 | if (dispc.feat->has_writeback) |
| 1128 | dispc_ovl_set_burst_size(OMAP_DSS_WB, burst_size); |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 1129 | } |
| 1130 | |
Tomi Valkeinen | 83fa2f2 | 2012-01-13 13:17:01 +0200 | [diff] [blame] | 1131 | static u32 dispc_ovl_get_burst_size(enum omap_plane plane) |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 1132 | { |
| 1133 | unsigned unit = dss_feat_get_burst_size_unit(); |
| 1134 | /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */ |
| 1135 | return unit * 8; |
| 1136 | } |
| 1137 | |
Tomi Valkeinen | c283400 | 2015-11-05 19:54:33 +0200 | [diff] [blame] | 1138 | enum omap_color_mode dispc_ovl_get_color_modes(enum omap_plane plane) |
| 1139 | { |
| 1140 | return dss_feat_get_supported_color_modes(plane); |
| 1141 | } |
| 1142 | EXPORT_SYMBOL(dispc_ovl_get_color_modes); |
| 1143 | |
| 1144 | int dispc_get_num_ovls(void) |
| 1145 | { |
| 1146 | return dss_feat_get_num_ovls(); |
| 1147 | } |
| 1148 | EXPORT_SYMBOL(dispc_get_num_ovls); |
| 1149 | |
Tomi Valkeinen | c64dca4 | 2011-11-04 18:14:20 +0200 | [diff] [blame] | 1150 | static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable) |
Tomi Valkeinen | 3c07cae | 2011-06-21 09:34:30 +0300 | [diff] [blame] | 1151 | { |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 1152 | if (channel == OMAP_DSS_CHANNEL_DIGIT) |
Tomi Valkeinen | 3c07cae | 2011-06-21 09:34:30 +0300 | [diff] [blame] | 1153 | return; |
| 1154 | |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 1155 | mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable); |
Tomi Valkeinen | 3c07cae | 2011-06-21 09:34:30 +0300 | [diff] [blame] | 1156 | } |
| 1157 | |
Tomi Valkeinen | c64dca4 | 2011-11-04 18:14:20 +0200 | [diff] [blame] | 1158 | static void dispc_mgr_set_cpr_coef(enum omap_channel channel, |
Tomi Valkeinen | a8f3fcd | 2012-10-03 09:09:11 +0200 | [diff] [blame] | 1159 | const struct omap_dss_cpr_coefs *coefs) |
Tomi Valkeinen | 3c07cae | 2011-06-21 09:34:30 +0300 | [diff] [blame] | 1160 | { |
| 1161 | u32 coef_r, coef_g, coef_b; |
| 1162 | |
Archit Taneja | dd88b7a | 2012-06-29 14:41:30 +0530 | [diff] [blame] | 1163 | if (!dss_mgr_is_lcd(channel)) |
Tomi Valkeinen | 3c07cae | 2011-06-21 09:34:30 +0300 | [diff] [blame] | 1164 | return; |
| 1165 | |
| 1166 | coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) | |
| 1167 | FLD_VAL(coefs->rb, 9, 0); |
| 1168 | coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) | |
| 1169 | FLD_VAL(coefs->gb, 9, 0); |
| 1170 | coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) | |
| 1171 | FLD_VAL(coefs->bb, 9, 0); |
| 1172 | |
| 1173 | dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r); |
| 1174 | dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g); |
| 1175 | dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b); |
| 1176 | } |
| 1177 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1178 | static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1179 | { |
| 1180 | u32 val; |
| 1181 | |
| 1182 | BUG_ON(plane == OMAP_DSS_GFX); |
| 1183 | |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1184 | val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1185 | val = FLD_MOD(val, enable, 9, 9); |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1186 | dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1187 | } |
| 1188 | |
Archit Taneja | d79db85 | 2012-09-22 12:30:17 +0530 | [diff] [blame] | 1189 | static void dispc_ovl_enable_replication(enum omap_plane plane, |
| 1190 | enum omap_overlay_caps caps, bool enable) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1191 | { |
Archit Taneja | b8c095b | 2011-09-13 18:20:33 +0530 | [diff] [blame] | 1192 | static const unsigned shifts[] = { 5, 10, 10, 10 }; |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 1193 | int shift; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1194 | |
Archit Taneja | d79db85 | 2012-09-22 12:30:17 +0530 | [diff] [blame] | 1195 | if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0) |
| 1196 | return; |
| 1197 | |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 1198 | shift = shifts[plane]; |
| 1199 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1200 | } |
| 1201 | |
Archit Taneja | 8f36616 | 2012-04-16 12:53:44 +0530 | [diff] [blame] | 1202 | static void dispc_mgr_set_size(enum omap_channel channel, u16 width, |
Archit Taneja | e5c09e0 | 2012-04-16 12:53:42 +0530 | [diff] [blame] | 1203 | u16 height) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1204 | { |
| 1205 | u32 val; |
Archit Taneja | 8f36616 | 2012-04-16 12:53:44 +0530 | [diff] [blame] | 1206 | |
Archit Taneja | 33b8992 | 2012-11-14 13:50:15 +0530 | [diff] [blame] | 1207 | val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) | |
| 1208 | FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0); |
| 1209 | |
Archit Taneja | 702d144 | 2011-05-06 11:45:50 +0530 | [diff] [blame] | 1210 | dispc_write_reg(DISPC_SIZE_MGR(channel), val); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1211 | } |
| 1212 | |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 1213 | static void dispc_init_fifos(void) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1214 | { |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1215 | u32 size; |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 1216 | int fifo; |
Archit Taneja | a0acb55 | 2010-09-15 19:20:00 +0530 | [diff] [blame] | 1217 | u8 start, end; |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 1218 | u32 unit; |
Tomi Valkeinen | 47fc469 | 2014-09-29 20:46:17 +0000 | [diff] [blame] | 1219 | int i; |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 1220 | |
| 1221 | unit = dss_feat_get_buffer_size_unit(); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1222 | |
Archit Taneja | a0acb55 | 2010-09-15 19:20:00 +0530 | [diff] [blame] | 1223 | dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1224 | |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 1225 | for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) { |
| 1226 | size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end); |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 1227 | size *= unit; |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 1228 | dispc.fifo_size[fifo] = size; |
| 1229 | |
| 1230 | /* |
| 1231 | * By default fifos are mapped directly to overlays, fifo 0 to |
| 1232 | * ovl 0, fifo 1 to ovl 1, etc. |
| 1233 | */ |
| 1234 | dispc.fifo_assignment[fifo] = fifo; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1235 | } |
Tomi Valkeinen | 66a0f9e | 2012-08-22 16:57:02 +0300 | [diff] [blame] | 1236 | |
| 1237 | /* |
| 1238 | * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo |
| 1239 | * causes problems with certain use cases, like using the tiler in 2D |
| 1240 | * mode. The below hack swaps the fifos of GFX and WB planes, thus |
| 1241 | * giving GFX plane a larger fifo. WB but should work fine with a |
| 1242 | * smaller fifo. |
| 1243 | */ |
| 1244 | if (dispc.feat->gfx_fifo_workaround) { |
| 1245 | u32 v; |
| 1246 | |
| 1247 | v = dispc_read_reg(DISPC_GLOBAL_BUFFER); |
| 1248 | |
| 1249 | v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */ |
| 1250 | v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */ |
| 1251 | v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */ |
| 1252 | v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */ |
| 1253 | |
| 1254 | dispc_write_reg(DISPC_GLOBAL_BUFFER, v); |
| 1255 | |
| 1256 | dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB; |
| 1257 | dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX; |
| 1258 | } |
Tomi Valkeinen | 47fc469 | 2014-09-29 20:46:17 +0000 | [diff] [blame] | 1259 | |
| 1260 | /* |
| 1261 | * Setup default fifo thresholds. |
| 1262 | */ |
| 1263 | for (i = 0; i < dss_feat_get_num_ovls(); ++i) { |
| 1264 | u32 low, high; |
| 1265 | const bool use_fifomerge = false; |
| 1266 | const bool manual_update = false; |
| 1267 | |
| 1268 | dispc_ovl_compute_fifo_thresholds(i, &low, &high, |
| 1269 | use_fifomerge, manual_update); |
| 1270 | |
| 1271 | dispc_ovl_set_fifo_threshold(i, low, high); |
| 1272 | } |
Tomi Valkeinen | 65e116e | 2015-11-04 17:10:49 +0200 | [diff] [blame] | 1273 | |
| 1274 | if (dispc.feat->has_writeback) { |
| 1275 | u32 low, high; |
| 1276 | const bool use_fifomerge = false; |
| 1277 | const bool manual_update = false; |
| 1278 | |
| 1279 | dispc_ovl_compute_fifo_thresholds(OMAP_DSS_WB, &low, &high, |
| 1280 | use_fifomerge, manual_update); |
| 1281 | |
| 1282 | dispc_ovl_set_fifo_threshold(OMAP_DSS_WB, low, high); |
| 1283 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1284 | } |
| 1285 | |
Tomi Valkeinen | 83fa2f2 | 2012-01-13 13:17:01 +0200 | [diff] [blame] | 1286 | static u32 dispc_ovl_get_fifo_size(enum omap_plane plane) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1287 | { |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 1288 | int fifo; |
| 1289 | u32 size = 0; |
| 1290 | |
| 1291 | for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) { |
| 1292 | if (dispc.fifo_assignment[fifo] == plane) |
| 1293 | size += dispc.fifo_size[fifo]; |
| 1294 | } |
| 1295 | |
| 1296 | return size; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1297 | } |
| 1298 | |
Tomi Valkeinen | 6f04e1b | 2011-10-31 08:58:52 +0200 | [diff] [blame] | 1299 | void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1300 | { |
Archit Taneja | a0acb55 | 2010-09-15 19:20:00 +0530 | [diff] [blame] | 1301 | u8 hi_start, hi_end, lo_start, lo_end; |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 1302 | u32 unit; |
| 1303 | |
| 1304 | unit = dss_feat_get_buffer_size_unit(); |
| 1305 | |
| 1306 | WARN_ON(low % unit != 0); |
| 1307 | WARN_ON(high % unit != 0); |
| 1308 | |
| 1309 | low /= unit; |
| 1310 | high /= unit; |
Archit Taneja | a0acb55 | 2010-09-15 19:20:00 +0530 | [diff] [blame] | 1311 | |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1312 | dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end); |
| 1313 | dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end); |
| 1314 | |
Tomi Valkeinen | 3cb5d96 | 2012-01-13 13:14:57 +0200 | [diff] [blame] | 1315 | DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n", |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1316 | plane, |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1317 | REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane), |
Tomi Valkeinen | 3cb5d96 | 2012-01-13 13:14:57 +0200 | [diff] [blame] | 1318 | lo_start, lo_end) * unit, |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1319 | REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane), |
Tomi Valkeinen | 3cb5d96 | 2012-01-13 13:14:57 +0200 | [diff] [blame] | 1320 | hi_start, hi_end) * unit, |
| 1321 | low * unit, high * unit); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1322 | |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1323 | dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane), |
Archit Taneja | a0acb55 | 2010-09-15 19:20:00 +0530 | [diff] [blame] | 1324 | FLD_VAL(high, hi_start, hi_end) | |
| 1325 | FLD_VAL(low, lo_start, lo_end)); |
Archit Taneja | 8bc6555 | 2013-12-17 16:40:21 +0530 | [diff] [blame] | 1326 | |
| 1327 | /* |
| 1328 | * configure the preload to the pipeline's high threhold, if HT it's too |
| 1329 | * large for the preload field, set the threshold to the maximum value |
| 1330 | * that can be held by the preload register |
| 1331 | */ |
| 1332 | if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload && |
| 1333 | plane != OMAP_DSS_WB) |
| 1334 | dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1335 | } |
| 1336 | |
| 1337 | void dispc_enable_fifomerge(bool enable) |
| 1338 | { |
Tomi Valkeinen | e6b0f88 | 2012-01-13 13:24:04 +0200 | [diff] [blame] | 1339 | if (!dss_has_feature(FEAT_FIFO_MERGE)) { |
| 1340 | WARN_ON(enable); |
| 1341 | return; |
| 1342 | } |
| 1343 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1344 | DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled"); |
| 1345 | REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1346 | } |
| 1347 | |
Tomi Valkeinen | 83fa2f2 | 2012-01-13 13:17:01 +0200 | [diff] [blame] | 1348 | void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane, |
Tomi Valkeinen | 3568f2a | 2012-05-15 15:31:01 +0300 | [diff] [blame] | 1349 | u32 *fifo_low, u32 *fifo_high, bool use_fifomerge, |
| 1350 | bool manual_update) |
Tomi Valkeinen | 83fa2f2 | 2012-01-13 13:17:01 +0200 | [diff] [blame] | 1351 | { |
| 1352 | /* |
| 1353 | * All sizes are in bytes. Both the buffer and burst are made of |
| 1354 | * buffer_units, and the fifo thresholds must be buffer_unit aligned. |
| 1355 | */ |
| 1356 | |
| 1357 | unsigned buf_unit = dss_feat_get_buffer_size_unit(); |
Tomi Valkeinen | e0e405b | 2012-01-13 13:18:11 +0200 | [diff] [blame] | 1358 | unsigned ovl_fifo_size, total_fifo_size, burst_size; |
| 1359 | int i; |
Tomi Valkeinen | 83fa2f2 | 2012-01-13 13:17:01 +0200 | [diff] [blame] | 1360 | |
| 1361 | burst_size = dispc_ovl_get_burst_size(plane); |
Tomi Valkeinen | e0e405b | 2012-01-13 13:18:11 +0200 | [diff] [blame] | 1362 | ovl_fifo_size = dispc_ovl_get_fifo_size(plane); |
Tomi Valkeinen | 83fa2f2 | 2012-01-13 13:17:01 +0200 | [diff] [blame] | 1363 | |
Tomi Valkeinen | e0e405b | 2012-01-13 13:18:11 +0200 | [diff] [blame] | 1364 | if (use_fifomerge) { |
| 1365 | total_fifo_size = 0; |
Tomi Valkeinen | 392faa0 | 2012-10-15 15:37:22 +0300 | [diff] [blame] | 1366 | for (i = 0; i < dss_feat_get_num_ovls(); ++i) |
Tomi Valkeinen | e0e405b | 2012-01-13 13:18:11 +0200 | [diff] [blame] | 1367 | total_fifo_size += dispc_ovl_get_fifo_size(i); |
| 1368 | } else { |
| 1369 | total_fifo_size = ovl_fifo_size; |
| 1370 | } |
| 1371 | |
| 1372 | /* |
| 1373 | * We use the same low threshold for both fifomerge and non-fifomerge |
| 1374 | * cases, but for fifomerge we calculate the high threshold using the |
| 1375 | * combined fifo size |
| 1376 | */ |
| 1377 | |
Tomi Valkeinen | 3568f2a | 2012-05-15 15:31:01 +0300 | [diff] [blame] | 1378 | if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) { |
Tomi Valkeinen | e0e405b | 2012-01-13 13:18:11 +0200 | [diff] [blame] | 1379 | *fifo_low = ovl_fifo_size - burst_size * 2; |
| 1380 | *fifo_high = total_fifo_size - burst_size; |
Archit Taneja | 8bbe09e | 2012-09-10 17:31:39 +0530 | [diff] [blame] | 1381 | } else if (plane == OMAP_DSS_WB) { |
| 1382 | /* |
| 1383 | * Most optimal configuration for writeback is to push out data |
| 1384 | * to the interconnect the moment writeback pushes enough pixels |
| 1385 | * in the FIFO to form a burst |
| 1386 | */ |
| 1387 | *fifo_low = 0; |
| 1388 | *fifo_high = burst_size; |
Tomi Valkeinen | e0e405b | 2012-01-13 13:18:11 +0200 | [diff] [blame] | 1389 | } else { |
| 1390 | *fifo_low = ovl_fifo_size - burst_size; |
| 1391 | *fifo_high = total_fifo_size - buf_unit; |
| 1392 | } |
Tomi Valkeinen | 83fa2f2 | 2012-01-13 13:17:01 +0200 | [diff] [blame] | 1393 | } |
| 1394 | |
Tomi Valkeinen | c64aa3a | 2014-09-29 20:46:18 +0000 | [diff] [blame] | 1395 | static void dispc_ovl_set_mflag(enum omap_plane plane, bool enable) |
| 1396 | { |
| 1397 | int bit; |
| 1398 | |
| 1399 | if (plane == OMAP_DSS_GFX) |
| 1400 | bit = 14; |
| 1401 | else |
| 1402 | bit = 23; |
| 1403 | |
| 1404 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit); |
| 1405 | } |
| 1406 | |
| 1407 | static void dispc_ovl_set_mflag_threshold(enum omap_plane plane, |
| 1408 | int low, int high) |
| 1409 | { |
| 1410 | dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane), |
| 1411 | FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0)); |
| 1412 | } |
| 1413 | |
| 1414 | static void dispc_init_mflag(void) |
| 1415 | { |
| 1416 | int i; |
| 1417 | |
Tomi Valkeinen | fe59e5c | 2014-11-19 12:50:16 +0200 | [diff] [blame] | 1418 | /* |
| 1419 | * HACK: NV12 color format and MFLAG seem to have problems working |
| 1420 | * together: using two displays, and having an NV12 overlay on one of |
| 1421 | * the displays will cause underflows/synclosts when MFLAG_CTRL=2. |
| 1422 | * Changing MFLAG thresholds and PRELOAD to certain values seem to |
| 1423 | * remove the errors, but there doesn't seem to be a clear logic on |
| 1424 | * which values work and which not. |
| 1425 | * |
| 1426 | * As a work-around, set force MFLAG to always on. |
| 1427 | */ |
Tomi Valkeinen | c64aa3a | 2014-09-29 20:46:18 +0000 | [diff] [blame] | 1428 | dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE, |
Tomi Valkeinen | fe59e5c | 2014-11-19 12:50:16 +0200 | [diff] [blame] | 1429 | (1 << 0) | /* MFLAG_CTRL = force always on */ |
Tomi Valkeinen | c64aa3a | 2014-09-29 20:46:18 +0000 | [diff] [blame] | 1430 | (0 << 2)); /* MFLAG_START = disable */ |
| 1431 | |
| 1432 | for (i = 0; i < dss_feat_get_num_ovls(); ++i) { |
| 1433 | u32 size = dispc_ovl_get_fifo_size(i); |
| 1434 | u32 unit = dss_feat_get_buffer_size_unit(); |
| 1435 | u32 low, high; |
| 1436 | |
| 1437 | dispc_ovl_set_mflag(i, true); |
| 1438 | |
| 1439 | /* |
| 1440 | * Simulation team suggests below thesholds: |
| 1441 | * HT = fifosize * 5 / 8; |
| 1442 | * LT = fifosize * 4 / 8; |
| 1443 | */ |
| 1444 | |
| 1445 | low = size * 4 / 8 / unit; |
| 1446 | high = size * 5 / 8 / unit; |
| 1447 | |
| 1448 | dispc_ovl_set_mflag_threshold(i, low, high); |
| 1449 | } |
Tomi Valkeinen | ecb0b36 | 2015-11-04 17:10:50 +0200 | [diff] [blame] | 1450 | |
| 1451 | if (dispc.feat->has_writeback) { |
| 1452 | u32 size = dispc_ovl_get_fifo_size(OMAP_DSS_WB); |
| 1453 | u32 unit = dss_feat_get_buffer_size_unit(); |
| 1454 | u32 low, high; |
| 1455 | |
| 1456 | dispc_ovl_set_mflag(OMAP_DSS_WB, true); |
| 1457 | |
| 1458 | /* |
| 1459 | * Simulation team suggests below thesholds: |
| 1460 | * HT = fifosize * 5 / 8; |
| 1461 | * LT = fifosize * 4 / 8; |
| 1462 | */ |
| 1463 | |
| 1464 | low = size * 4 / 8 / unit; |
| 1465 | high = size * 5 / 8 / unit; |
| 1466 | |
| 1467 | dispc_ovl_set_mflag_threshold(OMAP_DSS_WB, low, high); |
| 1468 | } |
Tomi Valkeinen | c64aa3a | 2014-09-29 20:46:18 +0000 | [diff] [blame] | 1469 | } |
| 1470 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1471 | static void dispc_ovl_set_fir(enum omap_plane plane, |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1472 | int hinc, int vinc, |
| 1473 | enum omap_color_component color_comp) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1474 | { |
| 1475 | u32 val; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1476 | |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1477 | if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) { |
| 1478 | u8 hinc_start, hinc_end, vinc_start, vinc_end; |
Archit Taneja | a0acb55 | 2010-09-15 19:20:00 +0530 | [diff] [blame] | 1479 | |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1480 | dss_feat_get_reg_field(FEAT_REG_FIRHINC, |
| 1481 | &hinc_start, &hinc_end); |
| 1482 | dss_feat_get_reg_field(FEAT_REG_FIRVINC, |
| 1483 | &vinc_start, &vinc_end); |
| 1484 | val = FLD_VAL(vinc, vinc_start, vinc_end) | |
| 1485 | FLD_VAL(hinc, hinc_start, hinc_end); |
Archit Taneja | a0acb55 | 2010-09-15 19:20:00 +0530 | [diff] [blame] | 1486 | |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1487 | dispc_write_reg(DISPC_OVL_FIR(plane), val); |
| 1488 | } else { |
| 1489 | val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0); |
| 1490 | dispc_write_reg(DISPC_OVL_FIR2(plane), val); |
| 1491 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1492 | } |
| 1493 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1494 | static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1495 | { |
| 1496 | u32 val; |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1497 | u8 hor_start, hor_end, vert_start, vert_end; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1498 | |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1499 | dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end); |
| 1500 | dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end); |
| 1501 | |
| 1502 | val = FLD_VAL(vaccu, vert_start, vert_end) | |
| 1503 | FLD_VAL(haccu, hor_start, hor_end); |
| 1504 | |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1505 | dispc_write_reg(DISPC_OVL_ACCU0(plane), val); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1506 | } |
| 1507 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1508 | static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1509 | { |
| 1510 | u32 val; |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1511 | u8 hor_start, hor_end, vert_start, vert_end; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1512 | |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1513 | dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end); |
| 1514 | dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end); |
| 1515 | |
| 1516 | val = FLD_VAL(vaccu, vert_start, vert_end) | |
| 1517 | FLD_VAL(haccu, hor_start, hor_end); |
| 1518 | |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1519 | dispc_write_reg(DISPC_OVL_ACCU1(plane), val); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1520 | } |
| 1521 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1522 | static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu, |
| 1523 | int vaccu) |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 1524 | { |
| 1525 | u32 val; |
| 1526 | |
| 1527 | val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0); |
| 1528 | dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val); |
| 1529 | } |
| 1530 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1531 | static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu, |
| 1532 | int vaccu) |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 1533 | { |
| 1534 | u32 val; |
| 1535 | |
| 1536 | val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0); |
| 1537 | dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val); |
| 1538 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1539 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1540 | static void dispc_ovl_set_scale_param(enum omap_plane plane, |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1541 | u16 orig_width, u16 orig_height, |
| 1542 | u16 out_width, u16 out_height, |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1543 | bool five_taps, u8 rotation, |
| 1544 | enum omap_color_component color_comp) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1545 | { |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1546 | int fir_hinc, fir_vinc; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1547 | |
Amber Jain | ed14a3c | 2011-05-19 19:47:51 +0530 | [diff] [blame] | 1548 | fir_hinc = 1024 * orig_width / out_width; |
| 1549 | fir_vinc = 1024 * orig_height / out_height; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1550 | |
Chandrabhanu Mahapatra | debd907 | 2011-12-19 14:03:44 +0530 | [diff] [blame] | 1551 | dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps, |
| 1552 | color_comp); |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1553 | dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1554 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1555 | |
Chandrabhanu Mahapatra | 05dd0f5 | 2012-05-15 12:22:34 +0530 | [diff] [blame] | 1556 | static void dispc_ovl_set_accu_uv(enum omap_plane plane, |
| 1557 | u16 orig_width, u16 orig_height, u16 out_width, u16 out_height, |
| 1558 | bool ilace, enum omap_color_mode color_mode, u8 rotation) |
| 1559 | { |
| 1560 | int h_accu2_0, h_accu2_1; |
| 1561 | int v_accu2_0, v_accu2_1; |
| 1562 | int chroma_hinc, chroma_vinc; |
| 1563 | int idx; |
| 1564 | |
| 1565 | struct accu { |
| 1566 | s8 h0_m, h0_n; |
| 1567 | s8 h1_m, h1_n; |
| 1568 | s8 v0_m, v0_n; |
| 1569 | s8 v1_m, v1_n; |
| 1570 | }; |
| 1571 | |
| 1572 | const struct accu *accu_table; |
| 1573 | const struct accu *accu_val; |
| 1574 | |
| 1575 | static const struct accu accu_nv12[4] = { |
| 1576 | { 0, 1, 0, 1 , -1, 2, 0, 1 }, |
| 1577 | { 1, 2, -3, 4 , 0, 1, 0, 1 }, |
| 1578 | { -1, 1, 0, 1 , -1, 2, 0, 1 }, |
| 1579 | { -1, 2, -1, 2 , -1, 1, 0, 1 }, |
| 1580 | }; |
| 1581 | |
| 1582 | static const struct accu accu_nv12_ilace[4] = { |
| 1583 | { 0, 1, 0, 1 , -3, 4, -1, 4 }, |
| 1584 | { -1, 4, -3, 4 , 0, 1, 0, 1 }, |
| 1585 | { -1, 1, 0, 1 , -1, 4, -3, 4 }, |
| 1586 | { -3, 4, -3, 4 , -1, 1, 0, 1 }, |
| 1587 | }; |
| 1588 | |
| 1589 | static const struct accu accu_yuv[4] = { |
| 1590 | { 0, 1, 0, 1, 0, 1, 0, 1 }, |
| 1591 | { 0, 1, 0, 1, 0, 1, 0, 1 }, |
| 1592 | { -1, 1, 0, 1, 0, 1, 0, 1 }, |
| 1593 | { 0, 1, 0, 1, -1, 1, 0, 1 }, |
| 1594 | }; |
| 1595 | |
| 1596 | switch (rotation) { |
| 1597 | case OMAP_DSS_ROT_0: |
| 1598 | idx = 0; |
| 1599 | break; |
| 1600 | case OMAP_DSS_ROT_90: |
| 1601 | idx = 1; |
| 1602 | break; |
| 1603 | case OMAP_DSS_ROT_180: |
| 1604 | idx = 2; |
| 1605 | break; |
| 1606 | case OMAP_DSS_ROT_270: |
| 1607 | idx = 3; |
| 1608 | break; |
| 1609 | default: |
| 1610 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 1611 | return; |
Chandrabhanu Mahapatra | 05dd0f5 | 2012-05-15 12:22:34 +0530 | [diff] [blame] | 1612 | } |
| 1613 | |
| 1614 | switch (color_mode) { |
| 1615 | case OMAP_DSS_COLOR_NV12: |
| 1616 | if (ilace) |
| 1617 | accu_table = accu_nv12_ilace; |
| 1618 | else |
| 1619 | accu_table = accu_nv12; |
| 1620 | break; |
| 1621 | case OMAP_DSS_COLOR_YUV2: |
| 1622 | case OMAP_DSS_COLOR_UYVY: |
| 1623 | accu_table = accu_yuv; |
| 1624 | break; |
| 1625 | default: |
| 1626 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 1627 | return; |
Chandrabhanu Mahapatra | 05dd0f5 | 2012-05-15 12:22:34 +0530 | [diff] [blame] | 1628 | } |
| 1629 | |
| 1630 | accu_val = &accu_table[idx]; |
| 1631 | |
| 1632 | chroma_hinc = 1024 * orig_width / out_width; |
| 1633 | chroma_vinc = 1024 * orig_height / out_height; |
| 1634 | |
| 1635 | h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024; |
| 1636 | h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024; |
| 1637 | v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024; |
| 1638 | v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024; |
| 1639 | |
| 1640 | dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0); |
| 1641 | dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1); |
| 1642 | } |
| 1643 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1644 | static void dispc_ovl_set_scaling_common(enum omap_plane plane, |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1645 | u16 orig_width, u16 orig_height, |
| 1646 | u16 out_width, u16 out_height, |
| 1647 | bool ilace, bool five_taps, |
| 1648 | bool fieldmode, enum omap_color_mode color_mode, |
| 1649 | u8 rotation) |
| 1650 | { |
| 1651 | int accu0 = 0; |
| 1652 | int accu1 = 0; |
| 1653 | u32 l; |
| 1654 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1655 | dispc_ovl_set_scale_param(plane, orig_width, orig_height, |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1656 | out_width, out_height, five_taps, |
| 1657 | rotation, DISPC_COLOR_COMPONENT_RGB_Y); |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1658 | l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1659 | |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1660 | /* RESIZEENABLE and VERTICALTAPS */ |
| 1661 | l &= ~((0x3 << 5) | (0x1 << 21)); |
Amber Jain | ed14a3c | 2011-05-19 19:47:51 +0530 | [diff] [blame] | 1662 | l |= (orig_width != out_width) ? (1 << 5) : 0; |
| 1663 | l |= (orig_height != out_height) ? (1 << 6) : 0; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1664 | l |= five_taps ? (1 << 21) : 0; |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1665 | |
| 1666 | /* VRESIZECONF and HRESIZECONF */ |
| 1667 | if (dss_has_feature(FEAT_RESIZECONF)) { |
| 1668 | l &= ~(0x3 << 7); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1669 | l |= (orig_width <= out_width) ? 0 : (1 << 7); |
| 1670 | l |= (orig_height <= out_height) ? 0 : (1 << 8); |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1671 | } |
| 1672 | |
| 1673 | /* LINEBUFFERSPLIT */ |
| 1674 | if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) { |
| 1675 | l &= ~(0x1 << 22); |
| 1676 | l |= five_taps ? (1 << 22) : 0; |
| 1677 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1678 | |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1679 | dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1680 | |
| 1681 | /* |
| 1682 | * field 0 = even field = bottom field |
| 1683 | * field 1 = odd field = top field |
| 1684 | */ |
| 1685 | if (ilace && !fieldmode) { |
| 1686 | accu1 = 0; |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1687 | accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1688 | if (accu0 >= 1024/2) { |
| 1689 | accu1 = 1024/2; |
| 1690 | accu0 -= accu1; |
| 1691 | } |
| 1692 | } |
| 1693 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1694 | dispc_ovl_set_vid_accu0(plane, 0, accu0); |
| 1695 | dispc_ovl_set_vid_accu1(plane, 0, accu1); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1696 | } |
| 1697 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1698 | static void dispc_ovl_set_scaling_uv(enum omap_plane plane, |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1699 | u16 orig_width, u16 orig_height, |
| 1700 | u16 out_width, u16 out_height, |
| 1701 | bool ilace, bool five_taps, |
| 1702 | bool fieldmode, enum omap_color_mode color_mode, |
| 1703 | u8 rotation) |
| 1704 | { |
| 1705 | int scale_x = out_width != orig_width; |
| 1706 | int scale_y = out_height != orig_height; |
Andrew F. Davis | 0cac5b6 | 2016-07-01 09:27:21 -0500 | [diff] [blame] | 1707 | bool chroma_upscale = plane != OMAP_DSS_WB; |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1708 | |
| 1709 | if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) |
| 1710 | return; |
| 1711 | if ((color_mode != OMAP_DSS_COLOR_YUV2 && |
| 1712 | color_mode != OMAP_DSS_COLOR_UYVY && |
| 1713 | color_mode != OMAP_DSS_COLOR_NV12)) { |
| 1714 | /* reset chroma resampling for RGB formats */ |
Archit Taneja | 2a5561b | 2012-07-16 16:37:45 +0530 | [diff] [blame] | 1715 | if (plane != OMAP_DSS_WB) |
| 1716 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1717 | return; |
| 1718 | } |
Tomi Valkeinen | 3637735 | 2012-05-15 15:54:15 +0300 | [diff] [blame] | 1719 | |
| 1720 | dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width, |
| 1721 | out_height, ilace, color_mode, rotation); |
| 1722 | |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1723 | switch (color_mode) { |
| 1724 | case OMAP_DSS_COLOR_NV12: |
Archit Taneja | 20fbb50 | 2012-08-22 17:04:48 +0530 | [diff] [blame] | 1725 | if (chroma_upscale) { |
| 1726 | /* UV is subsampled by 2 horizontally and vertically */ |
| 1727 | orig_height >>= 1; |
| 1728 | orig_width >>= 1; |
| 1729 | } else { |
| 1730 | /* UV is downsampled by 2 horizontally and vertically */ |
| 1731 | orig_height <<= 1; |
| 1732 | orig_width <<= 1; |
| 1733 | } |
| 1734 | |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1735 | break; |
| 1736 | case OMAP_DSS_COLOR_YUV2: |
| 1737 | case OMAP_DSS_COLOR_UYVY: |
Archit Taneja | 20fbb50 | 2012-08-22 17:04:48 +0530 | [diff] [blame] | 1738 | /* For YUV422 with 90/270 rotation, we don't upsample chroma */ |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1739 | if (rotation == OMAP_DSS_ROT_0 || |
Archit Taneja | 20fbb50 | 2012-08-22 17:04:48 +0530 | [diff] [blame] | 1740 | rotation == OMAP_DSS_ROT_180) { |
| 1741 | if (chroma_upscale) |
| 1742 | /* UV is subsampled by 2 horizontally */ |
| 1743 | orig_width >>= 1; |
| 1744 | else |
| 1745 | /* UV is downsampled by 2 horizontally */ |
| 1746 | orig_width <<= 1; |
| 1747 | } |
| 1748 | |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1749 | /* must use FIR for YUV422 if rotated */ |
| 1750 | if (rotation != OMAP_DSS_ROT_0) |
| 1751 | scale_x = scale_y = true; |
Archit Taneja | 20fbb50 | 2012-08-22 17:04:48 +0530 | [diff] [blame] | 1752 | |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1753 | break; |
| 1754 | default: |
| 1755 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 1756 | return; |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1757 | } |
| 1758 | |
| 1759 | if (out_width != orig_width) |
| 1760 | scale_x = true; |
| 1761 | if (out_height != orig_height) |
| 1762 | scale_y = true; |
| 1763 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1764 | dispc_ovl_set_scale_param(plane, orig_width, orig_height, |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1765 | out_width, out_height, five_taps, |
| 1766 | rotation, DISPC_COLOR_COMPONENT_UV); |
| 1767 | |
Archit Taneja | 2a5561b | 2012-07-16 16:37:45 +0530 | [diff] [blame] | 1768 | if (plane != OMAP_DSS_WB) |
| 1769 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), |
| 1770 | (scale_x || scale_y) ? 1 : 0, 8, 8); |
| 1771 | |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1772 | /* set H scaling */ |
| 1773 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5); |
| 1774 | /* set V scaling */ |
| 1775 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1776 | } |
| 1777 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1778 | static void dispc_ovl_set_scaling(enum omap_plane plane, |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1779 | u16 orig_width, u16 orig_height, |
| 1780 | u16 out_width, u16 out_height, |
| 1781 | bool ilace, bool five_taps, |
| 1782 | bool fieldmode, enum omap_color_mode color_mode, |
| 1783 | u8 rotation) |
| 1784 | { |
| 1785 | BUG_ON(plane == OMAP_DSS_GFX); |
| 1786 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1787 | dispc_ovl_set_scaling_common(plane, |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1788 | orig_width, orig_height, |
| 1789 | out_width, out_height, |
| 1790 | ilace, five_taps, |
| 1791 | fieldmode, color_mode, |
| 1792 | rotation); |
| 1793 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1794 | dispc_ovl_set_scaling_uv(plane, |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1795 | orig_width, orig_height, |
| 1796 | out_width, out_height, |
| 1797 | ilace, five_taps, |
| 1798 | fieldmode, color_mode, |
| 1799 | rotation); |
| 1800 | } |
| 1801 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1802 | static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation, |
Archit Taneja | c35eeb2 | 2013-03-26 19:15:24 +0530 | [diff] [blame] | 1803 | enum omap_dss_rotation_type rotation_type, |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1804 | bool mirroring, enum omap_color_mode color_mode) |
| 1805 | { |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1806 | bool row_repeat = false; |
| 1807 | int vidrot = 0; |
| 1808 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1809 | if (color_mode == OMAP_DSS_COLOR_YUV2 || |
| 1810 | color_mode == OMAP_DSS_COLOR_UYVY) { |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1811 | |
| 1812 | if (mirroring) { |
| 1813 | switch (rotation) { |
| 1814 | case OMAP_DSS_ROT_0: |
| 1815 | vidrot = 2; |
| 1816 | break; |
| 1817 | case OMAP_DSS_ROT_90: |
| 1818 | vidrot = 1; |
| 1819 | break; |
| 1820 | case OMAP_DSS_ROT_180: |
| 1821 | vidrot = 0; |
| 1822 | break; |
| 1823 | case OMAP_DSS_ROT_270: |
| 1824 | vidrot = 3; |
| 1825 | break; |
| 1826 | } |
| 1827 | } else { |
| 1828 | switch (rotation) { |
| 1829 | case OMAP_DSS_ROT_0: |
| 1830 | vidrot = 0; |
| 1831 | break; |
| 1832 | case OMAP_DSS_ROT_90: |
| 1833 | vidrot = 1; |
| 1834 | break; |
| 1835 | case OMAP_DSS_ROT_180: |
| 1836 | vidrot = 2; |
| 1837 | break; |
| 1838 | case OMAP_DSS_ROT_270: |
| 1839 | vidrot = 3; |
| 1840 | break; |
| 1841 | } |
| 1842 | } |
| 1843 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1844 | if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270) |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1845 | row_repeat = true; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1846 | else |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1847 | row_repeat = false; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1848 | } |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1849 | |
Tomi Valkeinen | 3397cc6 | 2015-04-09 13:51:30 +0300 | [diff] [blame] | 1850 | /* |
| 1851 | * OMAP4/5 Errata i631: |
| 1852 | * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra |
| 1853 | * rows beyond the framebuffer, which may cause OCP error. |
| 1854 | */ |
| 1855 | if (color_mode == OMAP_DSS_COLOR_NV12 && |
| 1856 | rotation_type != OMAP_DSS_ROT_TILER) |
| 1857 | vidrot = 1; |
| 1858 | |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1859 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12); |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1860 | if (dss_has_feature(FEAT_ROWREPEATENABLE)) |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1861 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), |
| 1862 | row_repeat ? 1 : 0, 18, 18); |
Archit Taneja | c35eeb2 | 2013-03-26 19:15:24 +0530 | [diff] [blame] | 1863 | |
| 1864 | if (color_mode == OMAP_DSS_COLOR_NV12) { |
| 1865 | bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) && |
| 1866 | (rotation == OMAP_DSS_ROT_0 || |
| 1867 | rotation == OMAP_DSS_ROT_180); |
| 1868 | /* DOUBLESTRIDE */ |
| 1869 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22); |
| 1870 | } |
| 1871 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1872 | } |
| 1873 | |
| 1874 | static int color_mode_to_bpp(enum omap_color_mode color_mode) |
| 1875 | { |
| 1876 | switch (color_mode) { |
| 1877 | case OMAP_DSS_COLOR_CLUT1: |
| 1878 | return 1; |
| 1879 | case OMAP_DSS_COLOR_CLUT2: |
| 1880 | return 2; |
| 1881 | case OMAP_DSS_COLOR_CLUT4: |
| 1882 | return 4; |
| 1883 | case OMAP_DSS_COLOR_CLUT8: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1884 | case OMAP_DSS_COLOR_NV12: |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1885 | return 8; |
| 1886 | case OMAP_DSS_COLOR_RGB12U: |
| 1887 | case OMAP_DSS_COLOR_RGB16: |
| 1888 | case OMAP_DSS_COLOR_ARGB16: |
| 1889 | case OMAP_DSS_COLOR_YUV2: |
| 1890 | case OMAP_DSS_COLOR_UYVY: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1891 | case OMAP_DSS_COLOR_RGBA16: |
| 1892 | case OMAP_DSS_COLOR_RGBX16: |
| 1893 | case OMAP_DSS_COLOR_ARGB16_1555: |
| 1894 | case OMAP_DSS_COLOR_XRGB16_1555: |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1895 | return 16; |
| 1896 | case OMAP_DSS_COLOR_RGB24P: |
| 1897 | return 24; |
| 1898 | case OMAP_DSS_COLOR_RGB24U: |
| 1899 | case OMAP_DSS_COLOR_ARGB32: |
| 1900 | case OMAP_DSS_COLOR_RGBA32: |
| 1901 | case OMAP_DSS_COLOR_RGBX32: |
| 1902 | return 32; |
| 1903 | default: |
| 1904 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 1905 | return 0; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1906 | } |
| 1907 | } |
| 1908 | |
| 1909 | static s32 pixinc(int pixels, u8 ps) |
| 1910 | { |
| 1911 | if (pixels == 1) |
| 1912 | return 1; |
| 1913 | else if (pixels > 1) |
| 1914 | return 1 + (pixels - 1) * ps; |
| 1915 | else if (pixels < 0) |
| 1916 | return 1 - (-pixels + 1) * ps; |
| 1917 | else |
| 1918 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 1919 | return 0; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1920 | } |
| 1921 | |
| 1922 | static void calc_vrfb_rotation_offset(u8 rotation, bool mirror, |
| 1923 | u16 screen_width, |
| 1924 | u16 width, u16 height, |
| 1925 | enum omap_color_mode color_mode, bool fieldmode, |
| 1926 | unsigned int field_offset, |
| 1927 | unsigned *offset0, unsigned *offset1, |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 1928 | s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1929 | { |
| 1930 | u8 ps; |
| 1931 | |
| 1932 | /* FIXME CLUT formats */ |
| 1933 | switch (color_mode) { |
| 1934 | case OMAP_DSS_COLOR_CLUT1: |
| 1935 | case OMAP_DSS_COLOR_CLUT2: |
| 1936 | case OMAP_DSS_COLOR_CLUT4: |
| 1937 | case OMAP_DSS_COLOR_CLUT8: |
| 1938 | BUG(); |
| 1939 | return; |
| 1940 | case OMAP_DSS_COLOR_YUV2: |
| 1941 | case OMAP_DSS_COLOR_UYVY: |
| 1942 | ps = 4; |
| 1943 | break; |
| 1944 | default: |
| 1945 | ps = color_mode_to_bpp(color_mode) / 8; |
| 1946 | break; |
| 1947 | } |
| 1948 | |
| 1949 | DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width, |
| 1950 | width, height); |
| 1951 | |
| 1952 | /* |
| 1953 | * field 0 = even field = bottom field |
| 1954 | * field 1 = odd field = top field |
| 1955 | */ |
| 1956 | switch (rotation + mirror * 4) { |
| 1957 | case OMAP_DSS_ROT_0: |
| 1958 | case OMAP_DSS_ROT_180: |
| 1959 | /* |
| 1960 | * If the pixel format is YUV or UYVY divide the width |
| 1961 | * of the image by 2 for 0 and 180 degree rotation. |
| 1962 | */ |
| 1963 | if (color_mode == OMAP_DSS_COLOR_YUV2 || |
| 1964 | color_mode == OMAP_DSS_COLOR_UYVY) |
| 1965 | width = width >> 1; |
| 1966 | case OMAP_DSS_ROT_90: |
| 1967 | case OMAP_DSS_ROT_270: |
| 1968 | *offset1 = 0; |
| 1969 | if (field_offset) |
| 1970 | *offset0 = field_offset * screen_width * ps; |
| 1971 | else |
| 1972 | *offset0 = 0; |
| 1973 | |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 1974 | *row_inc = pixinc(1 + |
| 1975 | (y_predecim * screen_width - x_predecim * width) + |
| 1976 | (fieldmode ? screen_width : 0), ps); |
| 1977 | *pix_inc = pixinc(x_predecim, ps); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1978 | break; |
| 1979 | |
| 1980 | case OMAP_DSS_ROT_0 + 4: |
| 1981 | case OMAP_DSS_ROT_180 + 4: |
| 1982 | /* If the pixel format is YUV or UYVY divide the width |
| 1983 | * of the image by 2 for 0 degree and 180 degree |
| 1984 | */ |
| 1985 | if (color_mode == OMAP_DSS_COLOR_YUV2 || |
| 1986 | color_mode == OMAP_DSS_COLOR_UYVY) |
| 1987 | width = width >> 1; |
| 1988 | case OMAP_DSS_ROT_90 + 4: |
| 1989 | case OMAP_DSS_ROT_270 + 4: |
| 1990 | *offset1 = 0; |
| 1991 | if (field_offset) |
| 1992 | *offset0 = field_offset * screen_width * ps; |
| 1993 | else |
| 1994 | *offset0 = 0; |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 1995 | *row_inc = pixinc(1 - |
| 1996 | (y_predecim * screen_width + x_predecim * width) - |
| 1997 | (fieldmode ? screen_width : 0), ps); |
| 1998 | *pix_inc = pixinc(x_predecim, ps); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1999 | break; |
| 2000 | |
| 2001 | default: |
| 2002 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 2003 | return; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2004 | } |
| 2005 | } |
| 2006 | |
| 2007 | static void calc_dma_rotation_offset(u8 rotation, bool mirror, |
| 2008 | u16 screen_width, |
| 2009 | u16 width, u16 height, |
| 2010 | enum omap_color_mode color_mode, bool fieldmode, |
| 2011 | unsigned int field_offset, |
| 2012 | unsigned *offset0, unsigned *offset1, |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2013 | s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2014 | { |
| 2015 | u8 ps; |
| 2016 | u16 fbw, fbh; |
| 2017 | |
| 2018 | /* FIXME CLUT formats */ |
| 2019 | switch (color_mode) { |
| 2020 | case OMAP_DSS_COLOR_CLUT1: |
| 2021 | case OMAP_DSS_COLOR_CLUT2: |
| 2022 | case OMAP_DSS_COLOR_CLUT4: |
| 2023 | case OMAP_DSS_COLOR_CLUT8: |
| 2024 | BUG(); |
| 2025 | return; |
| 2026 | default: |
| 2027 | ps = color_mode_to_bpp(color_mode) / 8; |
| 2028 | break; |
| 2029 | } |
| 2030 | |
| 2031 | DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width, |
| 2032 | width, height); |
| 2033 | |
| 2034 | /* width & height are overlay sizes, convert to fb sizes */ |
| 2035 | |
| 2036 | if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) { |
| 2037 | fbw = width; |
| 2038 | fbh = height; |
| 2039 | } else { |
| 2040 | fbw = height; |
| 2041 | fbh = width; |
| 2042 | } |
| 2043 | |
| 2044 | /* |
| 2045 | * field 0 = even field = bottom field |
| 2046 | * field 1 = odd field = top field |
| 2047 | */ |
| 2048 | switch (rotation + mirror * 4) { |
| 2049 | case OMAP_DSS_ROT_0: |
| 2050 | *offset1 = 0; |
| 2051 | if (field_offset) |
| 2052 | *offset0 = *offset1 + field_offset * screen_width * ps; |
| 2053 | else |
| 2054 | *offset0 = *offset1; |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2055 | *row_inc = pixinc(1 + |
| 2056 | (y_predecim * screen_width - fbw * x_predecim) + |
| 2057 | (fieldmode ? screen_width : 0), ps); |
| 2058 | if (color_mode == OMAP_DSS_COLOR_YUV2 || |
| 2059 | color_mode == OMAP_DSS_COLOR_UYVY) |
| 2060 | *pix_inc = pixinc(x_predecim, 2 * ps); |
| 2061 | else |
| 2062 | *pix_inc = pixinc(x_predecim, ps); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2063 | break; |
| 2064 | case OMAP_DSS_ROT_90: |
| 2065 | *offset1 = screen_width * (fbh - 1) * ps; |
| 2066 | if (field_offset) |
| 2067 | *offset0 = *offset1 + field_offset * ps; |
| 2068 | else |
| 2069 | *offset0 = *offset1; |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2070 | *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) + |
| 2071 | y_predecim + (fieldmode ? 1 : 0), ps); |
| 2072 | *pix_inc = pixinc(-x_predecim * screen_width, ps); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2073 | break; |
| 2074 | case OMAP_DSS_ROT_180: |
| 2075 | *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps; |
| 2076 | if (field_offset) |
| 2077 | *offset0 = *offset1 - field_offset * screen_width * ps; |
| 2078 | else |
| 2079 | *offset0 = *offset1; |
| 2080 | *row_inc = pixinc(-1 - |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2081 | (y_predecim * screen_width - fbw * x_predecim) - |
| 2082 | (fieldmode ? screen_width : 0), ps); |
| 2083 | if (color_mode == OMAP_DSS_COLOR_YUV2 || |
| 2084 | color_mode == OMAP_DSS_COLOR_UYVY) |
| 2085 | *pix_inc = pixinc(-x_predecim, 2 * ps); |
| 2086 | else |
| 2087 | *pix_inc = pixinc(-x_predecim, ps); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2088 | break; |
| 2089 | case OMAP_DSS_ROT_270: |
| 2090 | *offset1 = (fbw - 1) * ps; |
| 2091 | if (field_offset) |
| 2092 | *offset0 = *offset1 - field_offset * ps; |
| 2093 | else |
| 2094 | *offset0 = *offset1; |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2095 | *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) - |
| 2096 | y_predecim - (fieldmode ? 1 : 0), ps); |
| 2097 | *pix_inc = pixinc(x_predecim * screen_width, ps); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2098 | break; |
| 2099 | |
| 2100 | /* mirroring */ |
| 2101 | case OMAP_DSS_ROT_0 + 4: |
| 2102 | *offset1 = (fbw - 1) * ps; |
| 2103 | if (field_offset) |
| 2104 | *offset0 = *offset1 + field_offset * screen_width * ps; |
| 2105 | else |
| 2106 | *offset0 = *offset1; |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2107 | *row_inc = pixinc(y_predecim * screen_width * 2 - 1 + |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2108 | (fieldmode ? screen_width : 0), |
| 2109 | ps); |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2110 | if (color_mode == OMAP_DSS_COLOR_YUV2 || |
| 2111 | color_mode == OMAP_DSS_COLOR_UYVY) |
| 2112 | *pix_inc = pixinc(-x_predecim, 2 * ps); |
| 2113 | else |
| 2114 | *pix_inc = pixinc(-x_predecim, ps); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2115 | break; |
| 2116 | |
| 2117 | case OMAP_DSS_ROT_90 + 4: |
| 2118 | *offset1 = 0; |
| 2119 | if (field_offset) |
| 2120 | *offset0 = *offset1 + field_offset * ps; |
| 2121 | else |
| 2122 | *offset0 = *offset1; |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2123 | *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) + |
| 2124 | y_predecim + (fieldmode ? 1 : 0), |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2125 | ps); |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2126 | *pix_inc = pixinc(x_predecim * screen_width, ps); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2127 | break; |
| 2128 | |
| 2129 | case OMAP_DSS_ROT_180 + 4: |
| 2130 | *offset1 = screen_width * (fbh - 1) * ps; |
| 2131 | if (field_offset) |
| 2132 | *offset0 = *offset1 - field_offset * screen_width * ps; |
| 2133 | else |
| 2134 | *offset0 = *offset1; |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2135 | *row_inc = pixinc(1 - y_predecim * screen_width * 2 - |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2136 | (fieldmode ? screen_width : 0), |
| 2137 | ps); |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2138 | if (color_mode == OMAP_DSS_COLOR_YUV2 || |
| 2139 | color_mode == OMAP_DSS_COLOR_UYVY) |
| 2140 | *pix_inc = pixinc(x_predecim, 2 * ps); |
| 2141 | else |
| 2142 | *pix_inc = pixinc(x_predecim, ps); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2143 | break; |
| 2144 | |
| 2145 | case OMAP_DSS_ROT_270 + 4: |
| 2146 | *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps; |
| 2147 | if (field_offset) |
| 2148 | *offset0 = *offset1 - field_offset * ps; |
| 2149 | else |
| 2150 | *offset0 = *offset1; |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2151 | *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) - |
| 2152 | y_predecim - (fieldmode ? 1 : 0), |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2153 | ps); |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2154 | *pix_inc = pixinc(-x_predecim * screen_width, ps); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2155 | break; |
| 2156 | |
| 2157 | default: |
| 2158 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 2159 | return; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2160 | } |
| 2161 | } |
| 2162 | |
Chandrabhanu Mahapatra | 65e006f | 2012-05-11 19:19:55 +0530 | [diff] [blame] | 2163 | static void calc_tiler_rotation_offset(u16 screen_width, u16 width, |
| 2164 | enum omap_color_mode color_mode, bool fieldmode, |
| 2165 | unsigned int field_offset, unsigned *offset0, unsigned *offset1, |
| 2166 | s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim) |
| 2167 | { |
| 2168 | u8 ps; |
| 2169 | |
| 2170 | switch (color_mode) { |
| 2171 | case OMAP_DSS_COLOR_CLUT1: |
| 2172 | case OMAP_DSS_COLOR_CLUT2: |
| 2173 | case OMAP_DSS_COLOR_CLUT4: |
| 2174 | case OMAP_DSS_COLOR_CLUT8: |
| 2175 | BUG(); |
| 2176 | return; |
| 2177 | default: |
| 2178 | ps = color_mode_to_bpp(color_mode) / 8; |
| 2179 | break; |
| 2180 | } |
| 2181 | |
| 2182 | DSSDBG("scrw %d, width %d\n", screen_width, width); |
| 2183 | |
| 2184 | /* |
| 2185 | * field 0 = even field = bottom field |
| 2186 | * field 1 = odd field = top field |
| 2187 | */ |
| 2188 | *offset1 = 0; |
| 2189 | if (field_offset) |
| 2190 | *offset0 = *offset1 + field_offset * screen_width * ps; |
| 2191 | else |
| 2192 | *offset0 = *offset1; |
| 2193 | *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) + |
| 2194 | (fieldmode ? screen_width : 0), ps); |
| 2195 | if (color_mode == OMAP_DSS_COLOR_YUV2 || |
| 2196 | color_mode == OMAP_DSS_COLOR_UYVY) |
| 2197 | *pix_inc = pixinc(x_predecim, 2 * ps); |
| 2198 | else |
| 2199 | *pix_inc = pixinc(x_predecim, ps); |
| 2200 | } |
| 2201 | |
Chandrabhanu Mahapatra | 7faa923 | 2012-04-02 20:43:17 +0530 | [diff] [blame] | 2202 | /* |
| 2203 | * This function is used to avoid synclosts in OMAP3, because of some |
| 2204 | * undocumented horizontal position and timing related limitations. |
| 2205 | */ |
Tomi Valkeinen | 465ec13 | 2012-10-19 15:40:24 +0300 | [diff] [blame] | 2206 | static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2207 | const struct videomode *vm, u16 pos_x, |
Ivaylo Dimitrov | e4998634 | 2014-01-13 18:33:02 +0200 | [diff] [blame] | 2208 | u16 width, u16 height, u16 out_width, u16 out_height, |
| 2209 | bool five_taps) |
Chandrabhanu Mahapatra | 7faa923 | 2012-04-02 20:43:17 +0530 | [diff] [blame] | 2210 | { |
Tomi Valkeinen | 230edc0 | 2012-11-05 14:40:19 +0200 | [diff] [blame] | 2211 | const int ds = DIV_ROUND_UP(height, out_height); |
Archit Taneja | 3e8a6ff | 2012-09-26 16:58:52 +0530 | [diff] [blame] | 2212 | unsigned long nonactive; |
Chandrabhanu Mahapatra | 7faa923 | 2012-04-02 20:43:17 +0530 | [diff] [blame] | 2213 | static const u8 limits[3] = { 8, 10, 20 }; |
| 2214 | u64 val, blank; |
| 2215 | int i; |
| 2216 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2217 | nonactive = vm->hactive + vm->hfront_porch + vm->hsync_len + |
| 2218 | vm->hback_porch - out_width; |
Chandrabhanu Mahapatra | 7faa923 | 2012-04-02 20:43:17 +0530 | [diff] [blame] | 2219 | |
| 2220 | i = 0; |
| 2221 | if (out_height < height) |
| 2222 | i++; |
| 2223 | if (out_width < width) |
| 2224 | i++; |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2225 | blank = div_u64((u64)(vm->hback_porch + vm->hsync_len + vm->hfront_porch) * |
Peter Ujfalusi | 0a30e15 | 2016-09-22 14:06:49 +0300 | [diff] [blame] | 2226 | lclk, pclk); |
Chandrabhanu Mahapatra | 7faa923 | 2012-04-02 20:43:17 +0530 | [diff] [blame] | 2227 | DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]); |
| 2228 | if (blank <= limits[i]) |
| 2229 | return -EINVAL; |
| 2230 | |
Ivaylo Dimitrov | e4998634 | 2014-01-13 18:33:02 +0200 | [diff] [blame] | 2231 | /* FIXME add checks for 3-tap filter once the limitations are known */ |
| 2232 | if (!five_taps) |
| 2233 | return 0; |
| 2234 | |
Chandrabhanu Mahapatra | 7faa923 | 2012-04-02 20:43:17 +0530 | [diff] [blame] | 2235 | /* |
| 2236 | * Pixel data should be prepared before visible display point starts. |
| 2237 | * So, atleast DS-2 lines must have already been fetched by DISPC |
| 2238 | * during nonactive - pos_x period. |
| 2239 | */ |
| 2240 | val = div_u64((u64)(nonactive - pos_x) * lclk, pclk); |
| 2241 | DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n", |
Tomi Valkeinen | 230edc0 | 2012-11-05 14:40:19 +0200 | [diff] [blame] | 2242 | val, max(0, ds - 2) * width); |
| 2243 | if (val < max(0, ds - 2) * width) |
Chandrabhanu Mahapatra | 7faa923 | 2012-04-02 20:43:17 +0530 | [diff] [blame] | 2244 | return -EINVAL; |
| 2245 | |
| 2246 | /* |
| 2247 | * All lines need to be refilled during the nonactive period of which |
| 2248 | * only one line can be loaded during the active period. So, atleast |
| 2249 | * DS - 1 lines should be loaded during nonactive period. |
| 2250 | */ |
| 2251 | val = div_u64((u64)nonactive * lclk, pclk); |
| 2252 | DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n", |
Tomi Valkeinen | 230edc0 | 2012-11-05 14:40:19 +0200 | [diff] [blame] | 2253 | val, max(0, ds - 1) * width); |
| 2254 | if (val < max(0, ds - 1) * width) |
Chandrabhanu Mahapatra | 7faa923 | 2012-04-02 20:43:17 +0530 | [diff] [blame] | 2255 | return -EINVAL; |
| 2256 | |
| 2257 | return 0; |
| 2258 | } |
| 2259 | |
Tomi Valkeinen | 8702ee5 | 2012-10-19 15:36:11 +0300 | [diff] [blame] | 2260 | static unsigned long calc_core_clk_five_taps(unsigned long pclk, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2261 | const struct videomode *vm, u16 width, |
Archit Taneja | 81ab95b | 2012-05-08 15:53:20 +0530 | [diff] [blame] | 2262 | u16 height, u16 out_width, u16 out_height, |
Sumit Semwal | ff1b2cd | 2010-12-02 11:27:11 +0000 | [diff] [blame] | 2263 | enum omap_color_mode color_mode) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2264 | { |
Chandrabhanu Mahapatra | 8b53d99 | 2012-04-23 12:16:50 +0530 | [diff] [blame] | 2265 | u32 core_clk = 0; |
Archit Taneja | 3e8a6ff | 2012-09-26 16:58:52 +0530 | [diff] [blame] | 2266 | u64 tmp; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2267 | |
Chandrabhanu Mahapatra | 7282f1b | 2011-12-19 14:03:56 +0530 | [diff] [blame] | 2268 | if (height <= out_height && width <= out_width) |
| 2269 | return (unsigned long) pclk; |
| 2270 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2271 | if (height > out_height) { |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2272 | unsigned int ppl = vm->hactive; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2273 | |
Tomi Valkeinen | c582935 | 2015-04-10 12:48:36 +0300 | [diff] [blame] | 2274 | tmp = (u64)pclk * height * out_width; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2275 | do_div(tmp, 2 * out_height * ppl); |
Chandrabhanu Mahapatra | 8b53d99 | 2012-04-23 12:16:50 +0530 | [diff] [blame] | 2276 | core_clk = tmp; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2277 | |
Ville Syrjälä | 2d9c559 | 2010-01-08 11:56:41 +0200 | [diff] [blame] | 2278 | if (height > 2 * out_height) { |
| 2279 | if (ppl == out_width) |
| 2280 | return 0; |
| 2281 | |
Tomi Valkeinen | c582935 | 2015-04-10 12:48:36 +0300 | [diff] [blame] | 2282 | tmp = (u64)pclk * (height - 2 * out_height) * out_width; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2283 | do_div(tmp, 2 * out_height * (ppl - out_width)); |
Chandrabhanu Mahapatra | 8b53d99 | 2012-04-23 12:16:50 +0530 | [diff] [blame] | 2284 | core_clk = max_t(u32, core_clk, tmp); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2285 | } |
| 2286 | } |
| 2287 | |
| 2288 | if (width > out_width) { |
Tomi Valkeinen | c582935 | 2015-04-10 12:48:36 +0300 | [diff] [blame] | 2289 | tmp = (u64)pclk * width; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2290 | do_div(tmp, out_width); |
Chandrabhanu Mahapatra | 8b53d99 | 2012-04-23 12:16:50 +0530 | [diff] [blame] | 2291 | core_clk = max_t(u32, core_clk, tmp); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2292 | |
| 2293 | if (color_mode == OMAP_DSS_COLOR_RGB24U) |
Chandrabhanu Mahapatra | 8b53d99 | 2012-04-23 12:16:50 +0530 | [diff] [blame] | 2294 | core_clk <<= 1; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2295 | } |
| 2296 | |
Chandrabhanu Mahapatra | 8b53d99 | 2012-04-23 12:16:50 +0530 | [diff] [blame] | 2297 | return core_clk; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2298 | } |
| 2299 | |
Tomi Valkeinen | 8702ee5 | 2012-10-19 15:36:11 +0300 | [diff] [blame] | 2300 | static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width, |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 2301 | u16 height, u16 out_width, u16 out_height, bool mem_to_mem) |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2302 | { |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2303 | if (height > out_height && width > out_width) |
| 2304 | return pclk * 4; |
| 2305 | else |
| 2306 | return pclk * 2; |
| 2307 | } |
| 2308 | |
Tomi Valkeinen | 8702ee5 | 2012-10-19 15:36:11 +0300 | [diff] [blame] | 2309 | static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width, |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 2310 | u16 height, u16 out_width, u16 out_height, bool mem_to_mem) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2311 | { |
| 2312 | unsigned int hf, vf; |
| 2313 | |
| 2314 | /* |
| 2315 | * FIXME how to determine the 'A' factor |
| 2316 | * for the no downscaling case ? |
| 2317 | */ |
| 2318 | |
| 2319 | if (width > 3 * out_width) |
| 2320 | hf = 4; |
| 2321 | else if (width > 2 * out_width) |
| 2322 | hf = 3; |
| 2323 | else if (width > out_width) |
| 2324 | hf = 2; |
| 2325 | else |
| 2326 | hf = 1; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2327 | if (height > out_height) |
| 2328 | vf = 2; |
| 2329 | else |
| 2330 | vf = 1; |
| 2331 | |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2332 | return pclk * vf * hf; |
| 2333 | } |
| 2334 | |
Tomi Valkeinen | 8702ee5 | 2012-10-19 15:36:11 +0300 | [diff] [blame] | 2335 | static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width, |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 2336 | u16 height, u16 out_width, u16 out_height, bool mem_to_mem) |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2337 | { |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 2338 | /* |
| 2339 | * If the overlay/writeback is in mem to mem mode, there are no |
| 2340 | * downscaling limitations with respect to pixel clock, return 1 as |
| 2341 | * required core clock to represent that we have sufficient enough |
| 2342 | * core clock to do maximum downscaling |
| 2343 | */ |
| 2344 | if (mem_to_mem) |
| 2345 | return 1; |
| 2346 | |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2347 | if (width > out_width) |
| 2348 | return DIV_ROUND_UP(pclk, out_width) * width; |
| 2349 | else |
| 2350 | return pclk; |
| 2351 | } |
| 2352 | |
Tomi Valkeinen | 0c6921d | 2012-10-19 15:43:29 +0300 | [diff] [blame] | 2353 | static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2354 | const struct videomode *vm, |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2355 | u16 width, u16 height, u16 out_width, u16 out_height, |
| 2356 | enum omap_color_mode color_mode, bool *five_taps, |
| 2357 | int *x_predecim, int *y_predecim, int *decim_x, int *decim_y, |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 2358 | u16 pos_x, unsigned long *core_clk, bool mem_to_mem) |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2359 | { |
| 2360 | int error; |
| 2361 | u16 in_width, in_height; |
| 2362 | int min_factor = min(*decim_x, *decim_y); |
| 2363 | const int maxsinglelinewidth = |
| 2364 | dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH); |
Archit Taneja | 3e8a6ff | 2012-09-26 16:58:52 +0530 | [diff] [blame] | 2365 | |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2366 | *five_taps = false; |
| 2367 | |
| 2368 | do { |
Tomi Valkeinen | eec77da | 2014-01-27 11:29:53 +0200 | [diff] [blame] | 2369 | in_height = height / *decim_y; |
| 2370 | in_width = width / *decim_x; |
Tomi Valkeinen | 8702ee5 | 2012-10-19 15:36:11 +0300 | [diff] [blame] | 2371 | *core_clk = dispc.feat->calc_core_clk(pclk, in_width, |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 2372 | in_height, out_width, out_height, mem_to_mem); |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2373 | error = (in_width > maxsinglelinewidth || !*core_clk || |
| 2374 | *core_clk > dispc_core_clk_rate()); |
| 2375 | if (error) { |
| 2376 | if (*decim_x == *decim_y) { |
| 2377 | *decim_x = min_factor; |
| 2378 | ++*decim_y; |
| 2379 | } else { |
| 2380 | swap(*decim_x, *decim_y); |
| 2381 | if (*decim_x < *decim_y) |
| 2382 | ++*decim_x; |
| 2383 | } |
| 2384 | } |
| 2385 | } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error); |
| 2386 | |
Tomi Valkeinen | 3ce17b4 | 2015-04-10 12:48:37 +0300 | [diff] [blame] | 2387 | if (error) { |
| 2388 | DSSERR("failed to find scaling settings\n"); |
| 2389 | return -EINVAL; |
| 2390 | } |
| 2391 | |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2392 | if (in_width > maxsinglelinewidth) { |
| 2393 | DSSERR("Cannot scale max input width exceeded"); |
| 2394 | return -EINVAL; |
Chandrabhanu Mahapatra | 7282f1b | 2011-12-19 14:03:56 +0530 | [diff] [blame] | 2395 | } |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2396 | return 0; |
| 2397 | } |
| 2398 | |
Tomi Valkeinen | 0c6921d | 2012-10-19 15:43:29 +0300 | [diff] [blame] | 2399 | static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2400 | const struct videomode *vm, |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2401 | u16 width, u16 height, u16 out_width, u16 out_height, |
| 2402 | enum omap_color_mode color_mode, bool *five_taps, |
| 2403 | int *x_predecim, int *y_predecim, int *decim_x, int *decim_y, |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 2404 | u16 pos_x, unsigned long *core_clk, bool mem_to_mem) |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2405 | { |
| 2406 | int error; |
| 2407 | u16 in_width, in_height; |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2408 | const int maxsinglelinewidth = |
| 2409 | dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH); |
| 2410 | |
| 2411 | do { |
Tomi Valkeinen | eec77da | 2014-01-27 11:29:53 +0200 | [diff] [blame] | 2412 | in_height = height / *decim_y; |
| 2413 | in_width = width / *decim_x; |
Ivaylo Dimitrov | e4998634 | 2014-01-13 18:33:02 +0200 | [diff] [blame] | 2414 | *five_taps = in_height > out_height; |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2415 | |
| 2416 | if (in_width > maxsinglelinewidth) |
| 2417 | if (in_height > out_height && |
| 2418 | in_height < out_height * 2) |
| 2419 | *five_taps = false; |
Ivaylo Dimitrov | e4998634 | 2014-01-13 18:33:02 +0200 | [diff] [blame] | 2420 | again: |
| 2421 | if (*five_taps) |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2422 | *core_clk = calc_core_clk_five_taps(pclk, vm, |
Ivaylo Dimitrov | e4998634 | 2014-01-13 18:33:02 +0200 | [diff] [blame] | 2423 | in_width, in_height, out_width, |
| 2424 | out_height, color_mode); |
| 2425 | else |
Tomi Valkeinen | 8702ee5 | 2012-10-19 15:36:11 +0300 | [diff] [blame] | 2426 | *core_clk = dispc.feat->calc_core_clk(pclk, in_width, |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 2427 | in_height, out_width, out_height, |
| 2428 | mem_to_mem); |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2429 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2430 | error = check_horiz_timing_omap3(pclk, lclk, vm, |
Ivaylo Dimitrov | e4998634 | 2014-01-13 18:33:02 +0200 | [diff] [blame] | 2431 | pos_x, in_width, in_height, out_width, |
| 2432 | out_height, *five_taps); |
| 2433 | if (error && *five_taps) { |
| 2434 | *five_taps = false; |
| 2435 | goto again; |
| 2436 | } |
| 2437 | |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2438 | error = (error || in_width > maxsinglelinewidth * 2 || |
| 2439 | (in_width > maxsinglelinewidth && *five_taps) || |
| 2440 | !*core_clk || *core_clk > dispc_core_clk_rate()); |
Tomi Valkeinen | ab6b258 | 2015-03-17 15:31:10 +0200 | [diff] [blame] | 2441 | |
| 2442 | if (!error) { |
| 2443 | /* verify that we're inside the limits of scaler */ |
| 2444 | if (in_width / 4 > out_width) |
| 2445 | error = 1; |
| 2446 | |
| 2447 | if (*five_taps) { |
| 2448 | if (in_height / 4 > out_height) |
| 2449 | error = 1; |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2450 | } else { |
Tomi Valkeinen | ab6b258 | 2015-03-17 15:31:10 +0200 | [diff] [blame] | 2451 | if (in_height / 2 > out_height) |
| 2452 | error = 1; |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2453 | } |
| 2454 | } |
Tomi Valkeinen | ab6b258 | 2015-03-17 15:31:10 +0200 | [diff] [blame] | 2455 | |
Tomi Valkeinen | 7059e3d | 2015-04-10 12:48:38 +0300 | [diff] [blame] | 2456 | if (error) |
| 2457 | ++*decim_y; |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2458 | } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error); |
| 2459 | |
Tomi Valkeinen | 3ce17b4 | 2015-04-10 12:48:37 +0300 | [diff] [blame] | 2460 | if (error) { |
| 2461 | DSSERR("failed to find scaling settings\n"); |
| 2462 | return -EINVAL; |
| 2463 | } |
| 2464 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2465 | if (check_horiz_timing_omap3(pclk, lclk, vm, pos_x, in_width, |
Tomi Valkeinen | f5a7348 | 2015-03-17 15:31:09 +0200 | [diff] [blame] | 2466 | in_height, out_width, out_height, *five_taps)) { |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2467 | DSSERR("horizontal timing too tight\n"); |
| 2468 | return -EINVAL; |
| 2469 | } |
| 2470 | |
| 2471 | if (in_width > (maxsinglelinewidth * 2)) { |
| 2472 | DSSERR("Cannot setup scaling"); |
| 2473 | DSSERR("width exceeds maximum width possible"); |
| 2474 | return -EINVAL; |
| 2475 | } |
| 2476 | |
| 2477 | if (in_width > maxsinglelinewidth && *five_taps) { |
| 2478 | DSSERR("cannot setup scaling with five taps"); |
| 2479 | return -EINVAL; |
| 2480 | } |
| 2481 | return 0; |
| 2482 | } |
| 2483 | |
Tomi Valkeinen | 0c6921d | 2012-10-19 15:43:29 +0300 | [diff] [blame] | 2484 | static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2485 | const struct videomode *vm, |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2486 | u16 width, u16 height, u16 out_width, u16 out_height, |
| 2487 | enum omap_color_mode color_mode, bool *five_taps, |
| 2488 | int *x_predecim, int *y_predecim, int *decim_x, int *decim_y, |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 2489 | u16 pos_x, unsigned long *core_clk, bool mem_to_mem) |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2490 | { |
| 2491 | u16 in_width, in_width_max; |
| 2492 | int decim_x_min = *decim_x; |
Tomi Valkeinen | eec77da | 2014-01-27 11:29:53 +0200 | [diff] [blame] | 2493 | u16 in_height = height / *decim_y; |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2494 | const int maxsinglelinewidth = |
| 2495 | dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH); |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 2496 | const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE); |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2497 | |
Archit Taneja | 5d50108 | 2012-11-07 11:45:02 +0530 | [diff] [blame] | 2498 | if (mem_to_mem) { |
| 2499 | in_width_max = out_width * maxdownscale; |
| 2500 | } else { |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 2501 | in_width_max = dispc_core_clk_rate() / |
| 2502 | DIV_ROUND_UP(pclk, out_width); |
Archit Taneja | 5d50108 | 2012-11-07 11:45:02 +0530 | [diff] [blame] | 2503 | } |
Archit Taneja | 3e8a6ff | 2012-09-26 16:58:52 +0530 | [diff] [blame] | 2504 | |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2505 | *decim_x = DIV_ROUND_UP(width, in_width_max); |
| 2506 | |
| 2507 | *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min; |
| 2508 | if (*decim_x > *x_predecim) |
| 2509 | return -EINVAL; |
| 2510 | |
| 2511 | do { |
Tomi Valkeinen | eec77da | 2014-01-27 11:29:53 +0200 | [diff] [blame] | 2512 | in_width = width / *decim_x; |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2513 | } while (*decim_x <= *x_predecim && |
| 2514 | in_width > maxsinglelinewidth && ++*decim_x); |
| 2515 | |
| 2516 | if (in_width > maxsinglelinewidth) { |
| 2517 | DSSERR("Cannot scale width exceeds max line width"); |
| 2518 | return -EINVAL; |
| 2519 | } |
| 2520 | |
Jyri Sarha | 1b30ab0 | 2017-02-08 16:08:06 +0200 | [diff] [blame] | 2521 | if (*decim_x > 4 && color_mode != OMAP_DSS_COLOR_NV12) { |
| 2522 | /* |
| 2523 | * Let's disable all scaling that requires horizontal |
| 2524 | * decimation with higher factor than 4, until we have |
| 2525 | * better estimates of what we can and can not |
| 2526 | * do. However, NV12 color format appears to work Ok |
| 2527 | * with all decimation factors. |
| 2528 | * |
| 2529 | * When decimating horizontally by more that 4 the dss |
| 2530 | * is not able to fetch the data in burst mode. When |
| 2531 | * this happens it is hard to tell if there enough |
| 2532 | * bandwidth. Despite what theory says this appears to |
| 2533 | * be true also for 16-bit color formats. |
| 2534 | */ |
| 2535 | DSSERR("Not enough bandwidth, too much downscaling (x-decimation factor %d > 4)", *decim_x); |
| 2536 | |
| 2537 | return -EINVAL; |
| 2538 | } |
| 2539 | |
Tomi Valkeinen | 8702ee5 | 2012-10-19 15:36:11 +0300 | [diff] [blame] | 2540 | *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height, |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 2541 | out_width, out_height, mem_to_mem); |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2542 | return 0; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2543 | } |
| 2544 | |
Tomi Valkeinen | e4c5ae7 | 2015-04-10 12:48:39 +0300 | [diff] [blame] | 2545 | #define DIV_FRAC(dividend, divisor) \ |
| 2546 | ((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100)) |
| 2547 | |
Tomi Valkeinen | 74e1645 | 2012-10-19 15:46:30 +0300 | [diff] [blame] | 2548 | static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk, |
Archit Taneja | 3e8a6ff | 2012-09-26 16:58:52 +0530 | [diff] [blame] | 2549 | enum omap_overlay_caps caps, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2550 | const struct videomode *vm, |
Archit Taneja | 81ab95b | 2012-05-08 15:53:20 +0530 | [diff] [blame] | 2551 | u16 width, u16 height, u16 out_width, u16 out_height, |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2552 | enum omap_color_mode color_mode, bool *five_taps, |
Chandrabhanu Mahapatra | d557a9c | 2012-09-24 12:08:27 +0530 | [diff] [blame] | 2553 | int *x_predecim, int *y_predecim, u16 pos_x, |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 2554 | enum omap_dss_rotation_type rotation_type, bool mem_to_mem) |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2555 | { |
Archit Taneja | 0373cac | 2011-09-08 13:25:17 +0530 | [diff] [blame] | 2556 | const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE); |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2557 | const int max_decim_limit = 16; |
Chandrabhanu Mahapatra | 8b53d99 | 2012-04-23 12:16:50 +0530 | [diff] [blame] | 2558 | unsigned long core_clk = 0; |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2559 | int decim_x, decim_y, ret; |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2560 | |
Tomi Valkeinen | f95cb5e | 2011-11-01 10:50:45 +0200 | [diff] [blame] | 2561 | if (width == out_width && height == out_height) |
| 2562 | return 0; |
| 2563 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2564 | if (!mem_to_mem && (pclk == 0 || vm->pixelclock == 0)) { |
Tomi Valkeinen | 4e1d3ca | 2014-10-03 15:14:09 +0000 | [diff] [blame] | 2565 | DSSERR("cannot calculate scaling settings: pclk is zero\n"); |
| 2566 | return -EINVAL; |
| 2567 | } |
| 2568 | |
Archit Taneja | 5b54ed3 | 2012-09-26 16:55:27 +0530 | [diff] [blame] | 2569 | if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0) |
Tomi Valkeinen | f95cb5e | 2011-11-01 10:50:45 +0200 | [diff] [blame] | 2570 | return -EINVAL; |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2571 | |
Tomi Valkeinen | 74e1645 | 2012-10-19 15:46:30 +0300 | [diff] [blame] | 2572 | if (mem_to_mem) { |
Archit Taneja | 1c03144 | 2012-11-07 11:45:03 +0530 | [diff] [blame] | 2573 | *x_predecim = *y_predecim = 1; |
| 2574 | } else { |
| 2575 | *x_predecim = max_decim_limit; |
| 2576 | *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER && |
| 2577 | dss_has_feature(FEAT_BURST_2D)) ? |
| 2578 | 2 : max_decim_limit; |
| 2579 | } |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2580 | |
| 2581 | if (color_mode == OMAP_DSS_COLOR_CLUT1 || |
| 2582 | color_mode == OMAP_DSS_COLOR_CLUT2 || |
| 2583 | color_mode == OMAP_DSS_COLOR_CLUT4 || |
| 2584 | color_mode == OMAP_DSS_COLOR_CLUT8) { |
| 2585 | *x_predecim = 1; |
| 2586 | *y_predecim = 1; |
| 2587 | *five_taps = false; |
| 2588 | return 0; |
| 2589 | } |
| 2590 | |
| 2591 | decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale); |
| 2592 | decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale); |
| 2593 | |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2594 | if (decim_x > *x_predecim || out_width > width * 8) |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2595 | return -EINVAL; |
| 2596 | |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2597 | if (decim_y > *y_predecim || out_height > height * 8) |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2598 | return -EINVAL; |
| 2599 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2600 | ret = dispc.feat->calc_scaling(pclk, lclk, vm, width, height, |
Archit Taneja | 3e8a6ff | 2012-09-26 16:58:52 +0530 | [diff] [blame] | 2601 | out_width, out_height, color_mode, five_taps, |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 2602 | x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk, |
| 2603 | mem_to_mem); |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2604 | if (ret) |
| 2605 | return ret; |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2606 | |
Tomi Valkeinen | e4c5ae7 | 2015-04-10 12:48:39 +0300 | [diff] [blame] | 2607 | DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n", |
| 2608 | width, height, |
| 2609 | out_width, out_height, |
| 2610 | out_width / width, DIV_FRAC(out_width, width), |
| 2611 | out_height / height, DIV_FRAC(out_height, height), |
| 2612 | |
| 2613 | decim_x, decim_y, |
| 2614 | width / decim_x, height / decim_y, |
| 2615 | out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x), |
| 2616 | out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y), |
| 2617 | |
| 2618 | *five_taps ? 5 : 3, |
| 2619 | core_clk, dispc_core_clk_rate()); |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2620 | |
Chandrabhanu Mahapatra | 8b53d99 | 2012-04-23 12:16:50 +0530 | [diff] [blame] | 2621 | if (!core_clk || core_clk > dispc_core_clk_rate()) { |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2622 | DSSERR("failed to set up scaling, " |
Chandrabhanu Mahapatra | 8b53d99 | 2012-04-23 12:16:50 +0530 | [diff] [blame] | 2623 | "required core clk rate = %lu Hz, " |
| 2624 | "current core clk rate = %lu Hz\n", |
| 2625 | core_clk, dispc_core_clk_rate()); |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2626 | return -EINVAL; |
| 2627 | } |
| 2628 | |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2629 | *x_predecim = decim_x; |
| 2630 | *y_predecim = decim_y; |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2631 | return 0; |
| 2632 | } |
| 2633 | |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2634 | static int dispc_ovl_setup_common(enum omap_plane plane, |
Archit Taneja | 3e8a6ff | 2012-09-26 16:58:52 +0530 | [diff] [blame] | 2635 | enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr, |
| 2636 | u16 screen_width, int pos_x, int pos_y, u16 width, u16 height, |
| 2637 | u16 out_width, u16 out_height, enum omap_color_mode color_mode, |
| 2638 | u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha, |
| 2639 | u8 global_alpha, enum omap_dss_rotation_type rotation_type, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2640 | bool replication, const struct videomode *vm, |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 2641 | bool mem_to_mem) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2642 | { |
Chandrabhanu Mahapatra | 7282f1b | 2011-12-19 14:03:56 +0530 | [diff] [blame] | 2643 | bool five_taps = true; |
Peter Senna Tschudin | 62a8318 | 2013-09-22 20:44:11 +0200 | [diff] [blame] | 2644 | bool fieldmode = false; |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2645 | int r, cconv = 0; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2646 | unsigned offset0, offset1; |
| 2647 | s32 row_inc; |
| 2648 | s32 pix_inc; |
Archit Taneja | 6be0d73 | 2012-11-07 11:45:04 +0530 | [diff] [blame] | 2649 | u16 frame_width, frame_height; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2650 | unsigned int field_offset = 0; |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2651 | u16 in_height = height; |
| 2652 | u16 in_width = width; |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2653 | int x_predecim = 1, y_predecim = 1; |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2654 | bool ilace = !!(vm->flags & DISPLAY_FLAGS_INTERLACED); |
Tomi Valkeinen | 74e1645 | 2012-10-19 15:46:30 +0300 | [diff] [blame] | 2655 | unsigned long pclk = dispc_plane_pclk_rate(plane); |
| 2656 | unsigned long lclk = dispc_plane_lclk_rate(plane); |
Tomi Valkeinen | 2cc5d1a | 2011-11-03 17:03:44 +0200 | [diff] [blame] | 2657 | |
Tomi Valkeinen | e566658 | 2014-11-28 14:34:15 +0200 | [diff] [blame] | 2658 | if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2659 | return -EINVAL; |
| 2660 | |
Tomi Valkeinen | c4661b3 | 2015-02-27 13:07:58 +0200 | [diff] [blame] | 2661 | switch (color_mode) { |
| 2662 | case OMAP_DSS_COLOR_YUV2: |
| 2663 | case OMAP_DSS_COLOR_UYVY: |
| 2664 | case OMAP_DSS_COLOR_NV12: |
| 2665 | if (in_width & 1) { |
| 2666 | DSSERR("input width %d is not even for YUV format\n", |
| 2667 | in_width); |
| 2668 | return -EINVAL; |
| 2669 | } |
| 2670 | break; |
| 2671 | |
| 2672 | default: |
| 2673 | break; |
| 2674 | } |
| 2675 | |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2676 | out_width = out_width == 0 ? width : out_width; |
| 2677 | out_height = out_height == 0 ? height : out_height; |
Tomi Valkeinen | cf07366 | 2011-11-03 16:08:27 +0200 | [diff] [blame] | 2678 | |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2679 | if (ilace && height == out_height) |
Peter Senna Tschudin | 62a8318 | 2013-09-22 20:44:11 +0200 | [diff] [blame] | 2680 | fieldmode = true; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2681 | |
| 2682 | if (ilace) { |
| 2683 | if (fieldmode) |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2684 | in_height /= 2; |
Archit Taneja | 8eeb701 | 2012-08-22 12:33:49 +0530 | [diff] [blame] | 2685 | pos_y /= 2; |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2686 | out_height /= 2; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2687 | |
| 2688 | DSSDBG("adjusting for ilace: height %d, pos_y %d, " |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2689 | "out_height %d\n", in_height, pos_y, |
| 2690 | out_height); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2691 | } |
| 2692 | |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2693 | if (!dss_feat_color_mode_supported(plane, color_mode)) |
Archit Taneja | 8dad2ab | 2010-11-25 17:58:10 +0530 | [diff] [blame] | 2694 | return -EINVAL; |
| 2695 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2696 | r = dispc_ovl_calc_scaling(pclk, lclk, caps, vm, in_width, |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2697 | in_height, out_width, out_height, color_mode, |
| 2698 | &five_taps, &x_predecim, &y_predecim, pos_x, |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 2699 | rotation_type, mem_to_mem); |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2700 | if (r) |
| 2701 | return r; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2702 | |
Tomi Valkeinen | eec77da | 2014-01-27 11:29:53 +0200 | [diff] [blame] | 2703 | in_width = in_width / x_predecim; |
| 2704 | in_height = in_height / y_predecim; |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2705 | |
Tomi Valkeinen | c4661b3 | 2015-02-27 13:07:58 +0200 | [diff] [blame] | 2706 | if (x_predecim > 1 || y_predecim > 1) |
| 2707 | DSSDBG("predecimation %d x %x, new input size %d x %d\n", |
| 2708 | x_predecim, y_predecim, in_width, in_height); |
| 2709 | |
| 2710 | switch (color_mode) { |
| 2711 | case OMAP_DSS_COLOR_YUV2: |
| 2712 | case OMAP_DSS_COLOR_UYVY: |
| 2713 | case OMAP_DSS_COLOR_NV12: |
| 2714 | if (in_width & 1) { |
| 2715 | DSSDBG("predecimated input width is not even for YUV format\n"); |
| 2716 | DSSDBG("adjusting input width %d -> %d\n", |
| 2717 | in_width, in_width & ~1); |
| 2718 | |
| 2719 | in_width &= ~1; |
| 2720 | } |
| 2721 | break; |
| 2722 | |
| 2723 | default: |
| 2724 | break; |
| 2725 | } |
| 2726 | |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2727 | if (color_mode == OMAP_DSS_COLOR_YUV2 || |
| 2728 | color_mode == OMAP_DSS_COLOR_UYVY || |
| 2729 | color_mode == OMAP_DSS_COLOR_NV12) |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2730 | cconv = 1; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2731 | |
| 2732 | if (ilace && !fieldmode) { |
| 2733 | /* |
| 2734 | * when downscaling the bottom field may have to start several |
| 2735 | * source lines below the top field. Unfortunately ACCUI |
| 2736 | * registers will only hold the fractional part of the offset |
| 2737 | * so the integer part must be added to the base address of the |
| 2738 | * bottom field. |
| 2739 | */ |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2740 | if (!in_height || in_height == out_height) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2741 | field_offset = 0; |
| 2742 | else |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2743 | field_offset = in_height / out_height / 2; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2744 | } |
| 2745 | |
| 2746 | /* Fields are independent but interleaved in memory. */ |
| 2747 | if (fieldmode) |
| 2748 | field_offset = 1; |
| 2749 | |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 2750 | offset0 = 0; |
| 2751 | offset1 = 0; |
| 2752 | row_inc = 0; |
| 2753 | pix_inc = 0; |
| 2754 | |
Archit Taneja | 6be0d73 | 2012-11-07 11:45:04 +0530 | [diff] [blame] | 2755 | if (plane == OMAP_DSS_WB) { |
| 2756 | frame_width = out_width; |
| 2757 | frame_height = out_height; |
| 2758 | } else { |
| 2759 | frame_width = in_width; |
| 2760 | frame_height = height; |
| 2761 | } |
| 2762 | |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2763 | if (rotation_type == OMAP_DSS_ROT_TILER) |
Archit Taneja | 6be0d73 | 2012-11-07 11:45:04 +0530 | [diff] [blame] | 2764 | calc_tiler_rotation_offset(screen_width, frame_width, |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2765 | color_mode, fieldmode, field_offset, |
Chandrabhanu Mahapatra | 65e006f | 2012-05-11 19:19:55 +0530 | [diff] [blame] | 2766 | &offset0, &offset1, &row_inc, &pix_inc, |
| 2767 | x_predecim, y_predecim); |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2768 | else if (rotation_type == OMAP_DSS_ROT_DMA) |
Archit Taneja | 6be0d73 | 2012-11-07 11:45:04 +0530 | [diff] [blame] | 2769 | calc_dma_rotation_offset(rotation, mirror, screen_width, |
| 2770 | frame_width, frame_height, |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2771 | color_mode, fieldmode, field_offset, |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2772 | &offset0, &offset1, &row_inc, &pix_inc, |
| 2773 | x_predecim, y_predecim); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2774 | else |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2775 | calc_vrfb_rotation_offset(rotation, mirror, |
Archit Taneja | 6be0d73 | 2012-11-07 11:45:04 +0530 | [diff] [blame] | 2776 | screen_width, frame_width, frame_height, |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2777 | color_mode, fieldmode, field_offset, |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2778 | &offset0, &offset1, &row_inc, &pix_inc, |
| 2779 | x_predecim, y_predecim); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2780 | |
| 2781 | DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n", |
| 2782 | offset0, offset1, row_inc, pix_inc); |
| 2783 | |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2784 | dispc_ovl_set_color_mode(plane, color_mode); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2785 | |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2786 | dispc_ovl_configure_burst_type(plane, rotation_type); |
Chandrabhanu Mahapatra | 65e006f | 2012-05-11 19:19:55 +0530 | [diff] [blame] | 2787 | |
Tomi Valkeinen | b7536d6 | 2016-01-13 18:41:36 +0200 | [diff] [blame] | 2788 | if (dispc.feat->reverse_ilace_field_order) |
| 2789 | swap(offset0, offset1); |
| 2790 | |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2791 | dispc_ovl_set_ba0(plane, paddr + offset0); |
| 2792 | dispc_ovl_set_ba1(plane, paddr + offset1); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2793 | |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2794 | if (OMAP_DSS_COLOR_NV12 == color_mode) { |
| 2795 | dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0); |
| 2796 | dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 2797 | } |
| 2798 | |
Tomi Valkeinen | f2aee31 | 2015-04-10 12:48:34 +0300 | [diff] [blame] | 2799 | if (dispc.feat->last_pixel_inc_missing) |
| 2800 | row_inc += pix_inc - 1; |
| 2801 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 2802 | dispc_ovl_set_row_inc(plane, row_inc); |
| 2803 | dispc_ovl_set_pix_inc(plane, pix_inc); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2804 | |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2805 | DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width, |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2806 | in_height, out_width, out_height); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2807 | |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2808 | dispc_ovl_set_pos(plane, caps, pos_x, pos_y); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2809 | |
Archit Taneja | 78b687f | 2012-09-21 14:51:49 +0530 | [diff] [blame] | 2810 | dispc_ovl_set_input_size(plane, in_width, in_height); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2811 | |
Archit Taneja | 5b54ed3 | 2012-09-26 16:55:27 +0530 | [diff] [blame] | 2812 | if (caps & OMAP_DSS_OVL_CAP_SCALE) { |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2813 | dispc_ovl_set_scaling(plane, in_width, in_height, out_width, |
| 2814 | out_height, ilace, five_taps, fieldmode, |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2815 | color_mode, rotation); |
Archit Taneja | 78b687f | 2012-09-21 14:51:49 +0530 | [diff] [blame] | 2816 | dispc_ovl_set_output_size(plane, out_width, out_height); |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 2817 | dispc_ovl_set_vid_color_conv(plane, cconv); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2818 | } |
| 2819 | |
Archit Taneja | c35eeb2 | 2013-03-26 19:15:24 +0530 | [diff] [blame] | 2820 | dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror, |
| 2821 | color_mode); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2822 | |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2823 | dispc_ovl_set_zorder(plane, caps, zorder); |
| 2824 | dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha); |
| 2825 | dispc_ovl_setup_global_alpha(plane, caps, global_alpha); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2826 | |
Archit Taneja | d79db85 | 2012-09-22 12:30:17 +0530 | [diff] [blame] | 2827 | dispc_ovl_enable_replication(plane, caps, replication); |
Archit Taneja | c3d92529 | 2011-09-14 11:52:54 +0530 | [diff] [blame] | 2828 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2829 | return 0; |
| 2830 | } |
| 2831 | |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2832 | int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2833 | bool replication, const struct videomode *vm, |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 2834 | bool mem_to_mem) |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2835 | { |
| 2836 | int r; |
Tomi Valkeinen | 16bf20c | 2012-10-15 15:33:22 +0300 | [diff] [blame] | 2837 | enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane); |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2838 | enum omap_channel channel; |
| 2839 | |
| 2840 | channel = dispc_ovl_get_channel_out(plane); |
| 2841 | |
Arnd Bergmann | 24f13a6 | 2014-04-24 13:28:18 +0100 | [diff] [blame] | 2842 | DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->" |
| 2843 | " %dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n", |
| 2844 | plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x, |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2845 | oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height, |
| 2846 | oi->color_mode, oi->rotation, oi->mirror, channel, replication); |
| 2847 | |
Tomi Valkeinen | 16bf20c | 2012-10-15 15:33:22 +0300 | [diff] [blame] | 2848 | r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr, |
Archit Taneja | 3e8a6ff | 2012-09-26 16:58:52 +0530 | [diff] [blame] | 2849 | oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height, |
| 2850 | oi->out_width, oi->out_height, oi->color_mode, oi->rotation, |
| 2851 | oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2852 | oi->rotation_type, replication, vm, mem_to_mem); |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2853 | |
| 2854 | return r; |
| 2855 | } |
Tomi Valkeinen | 348be69 | 2012-11-07 18:17:35 +0200 | [diff] [blame] | 2856 | EXPORT_SYMBOL(dispc_ovl_setup); |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2857 | |
Archit Taneja | 749feff | 2012-08-31 12:32:52 +0530 | [diff] [blame] | 2858 | int dispc_wb_setup(const struct omap_dss_writeback_info *wi, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2859 | bool mem_to_mem, const struct videomode *vm) |
Archit Taneja | 749feff | 2012-08-31 12:32:52 +0530 | [diff] [blame] | 2860 | { |
| 2861 | int r; |
Archit Taneja | 9e4a0fc | 2012-08-24 16:59:26 +0530 | [diff] [blame] | 2862 | u32 l; |
Archit Taneja | 749feff | 2012-08-31 12:32:52 +0530 | [diff] [blame] | 2863 | enum omap_plane plane = OMAP_DSS_WB; |
| 2864 | const int pos_x = 0, pos_y = 0; |
| 2865 | const u8 zorder = 0, global_alpha = 0; |
| 2866 | const bool replication = false; |
Archit Taneja | 9e4a0fc | 2012-08-24 16:59:26 +0530 | [diff] [blame] | 2867 | bool truncation; |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2868 | int in_width = vm->hactive; |
| 2869 | int in_height = vm->vactive; |
Archit Taneja | 749feff | 2012-08-31 12:32:52 +0530 | [diff] [blame] | 2870 | enum omap_overlay_caps caps = |
| 2871 | OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA; |
| 2872 | |
| 2873 | DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, " |
| 2874 | "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width, |
| 2875 | in_height, wi->width, wi->height, wi->color_mode, wi->rotation, |
| 2876 | wi->mirror); |
| 2877 | |
| 2878 | r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr, |
| 2879 | wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width, |
| 2880 | wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder, |
| 2881 | wi->pre_mult_alpha, global_alpha, wi->rotation_type, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2882 | replication, vm, mem_to_mem); |
Archit Taneja | 9e4a0fc | 2012-08-24 16:59:26 +0530 | [diff] [blame] | 2883 | |
| 2884 | switch (wi->color_mode) { |
| 2885 | case OMAP_DSS_COLOR_RGB16: |
| 2886 | case OMAP_DSS_COLOR_RGB24P: |
| 2887 | case OMAP_DSS_COLOR_ARGB16: |
| 2888 | case OMAP_DSS_COLOR_RGBA16: |
| 2889 | case OMAP_DSS_COLOR_RGB12U: |
| 2890 | case OMAP_DSS_COLOR_ARGB16_1555: |
| 2891 | case OMAP_DSS_COLOR_XRGB16_1555: |
| 2892 | case OMAP_DSS_COLOR_RGBX16: |
| 2893 | truncation = true; |
| 2894 | break; |
| 2895 | default: |
| 2896 | truncation = false; |
| 2897 | break; |
| 2898 | } |
| 2899 | |
| 2900 | /* setup extra DISPC_WB_ATTRIBUTES */ |
| 2901 | l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane)); |
| 2902 | l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */ |
| 2903 | l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */ |
Tomi Valkeinen | 4c055ce | 2015-11-04 17:10:53 +0200 | [diff] [blame] | 2904 | if (mem_to_mem) |
| 2905 | l = FLD_MOD(l, 1, 26, 24); /* CAPTUREMODE */ |
Tomi Valkeinen | 98cd579 | 2015-11-04 17:10:54 +0200 | [diff] [blame] | 2906 | else |
| 2907 | l = FLD_MOD(l, 0, 26, 24); /* CAPTUREMODE */ |
Archit Taneja | 9e4a0fc | 2012-08-24 16:59:26 +0530 | [diff] [blame] | 2908 | dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l); |
Archit Taneja | 749feff | 2012-08-31 12:32:52 +0530 | [diff] [blame] | 2909 | |
Tomi Valkeinen | 98cd579 | 2015-11-04 17:10:54 +0200 | [diff] [blame] | 2910 | if (mem_to_mem) { |
| 2911 | /* WBDELAYCOUNT */ |
| 2912 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 7, 0); |
| 2913 | } else { |
| 2914 | int wbdelay; |
| 2915 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2916 | wbdelay = min(vm->vfront_porch + |
| 2917 | vm->vsync_len + vm->vback_porch, (u32)255); |
Tomi Valkeinen | 98cd579 | 2015-11-04 17:10:54 +0200 | [diff] [blame] | 2918 | |
| 2919 | /* WBDELAYCOUNT */ |
| 2920 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), wbdelay, 7, 0); |
| 2921 | } |
| 2922 | |
Archit Taneja | 749feff | 2012-08-31 12:32:52 +0530 | [diff] [blame] | 2923 | return r; |
| 2924 | } |
| 2925 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 2926 | int dispc_ovl_enable(enum omap_plane plane, bool enable) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2927 | { |
Tomi Valkeinen | e6d80f9 | 2011-05-19 14:12:26 +0300 | [diff] [blame] | 2928 | DSSDBG("dispc_enable_plane %d, %d\n", plane, enable); |
| 2929 | |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 2930 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0); |
Tomi Valkeinen | e6d80f9 | 2011-05-19 14:12:26 +0300 | [diff] [blame] | 2931 | |
| 2932 | return 0; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2933 | } |
Tomi Valkeinen | 348be69 | 2012-11-07 18:17:35 +0200 | [diff] [blame] | 2934 | EXPORT_SYMBOL(dispc_ovl_enable); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2935 | |
Tomi Valkeinen | 04bd8ac | 2012-10-10 14:13:15 +0300 | [diff] [blame] | 2936 | bool dispc_ovl_enabled(enum omap_plane plane) |
| 2937 | { |
| 2938 | return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0); |
| 2939 | } |
Tomi Valkeinen | 348be69 | 2012-11-07 18:17:35 +0200 | [diff] [blame] | 2940 | EXPORT_SYMBOL(dispc_ovl_enabled); |
Tomi Valkeinen | 04bd8ac | 2012-10-10 14:13:15 +0300 | [diff] [blame] | 2941 | |
Tomi Valkeinen | 7b9cb5e | 2015-11-04 15:11:25 +0200 | [diff] [blame] | 2942 | enum omap_dss_output_id dispc_mgr_get_supported_outputs(enum omap_channel channel) |
| 2943 | { |
| 2944 | return dss_feat_get_supported_outputs(channel); |
| 2945 | } |
| 2946 | EXPORT_SYMBOL(dispc_mgr_get_supported_outputs); |
| 2947 | |
Archit Taneja | 0b23e5b | 2012-09-22 12:39:33 +0530 | [diff] [blame] | 2948 | void dispc_wb_enable(bool enable) |
| 2949 | { |
Tomi Valkeinen | 916188a | 2012-10-10 14:13:26 +0300 | [diff] [blame] | 2950 | dispc_ovl_enable(OMAP_DSS_WB, enable); |
Archit Taneja | 0b23e5b | 2012-09-22 12:39:33 +0530 | [diff] [blame] | 2951 | } |
| 2952 | |
| 2953 | bool dispc_wb_is_enabled(void) |
| 2954 | { |
Tomi Valkeinen | 916188a | 2012-10-10 14:13:26 +0300 | [diff] [blame] | 2955 | return dispc_ovl_enabled(OMAP_DSS_WB); |
Archit Taneja | 0b23e5b | 2012-09-22 12:39:33 +0530 | [diff] [blame] | 2956 | } |
| 2957 | |
Tomi Valkeinen | fb2cec1 | 2012-09-12 13:30:39 +0300 | [diff] [blame] | 2958 | static void dispc_lcd_enable_signal_polarity(bool act_high) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2959 | { |
Archit Taneja | 6ced40b | 2010-12-02 11:27:13 +0000 | [diff] [blame] | 2960 | if (!dss_has_feature(FEAT_LCDENABLEPOL)) |
| 2961 | return; |
| 2962 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2963 | REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2964 | } |
| 2965 | |
| 2966 | void dispc_lcd_enable_signal(bool enable) |
| 2967 | { |
Archit Taneja | 6ced40b | 2010-12-02 11:27:13 +0000 | [diff] [blame] | 2968 | if (!dss_has_feature(FEAT_LCDENABLESIGNAL)) |
| 2969 | return; |
| 2970 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2971 | REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2972 | } |
| 2973 | |
| 2974 | void dispc_pck_free_enable(bool enable) |
| 2975 | { |
Archit Taneja | 6ced40b | 2010-12-02 11:27:13 +0000 | [diff] [blame] | 2976 | if (!dss_has_feature(FEAT_PCKFREEENABLE)) |
| 2977 | return; |
| 2978 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2979 | REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2980 | } |
| 2981 | |
Tomi Valkeinen | c283400 | 2015-11-05 19:54:33 +0200 | [diff] [blame] | 2982 | int dispc_get_num_mgrs(void) |
| 2983 | { |
| 2984 | return dss_feat_get_num_mgrs(); |
| 2985 | } |
| 2986 | EXPORT_SYMBOL(dispc_get_num_mgrs); |
| 2987 | |
Tomi Valkeinen | fb2cec1 | 2012-09-12 13:30:39 +0300 | [diff] [blame] | 2988 | static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2989 | { |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 2990 | mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2991 | } |
| 2992 | |
| 2993 | |
Tomi Valkeinen | fb2cec1 | 2012-09-12 13:30:39 +0300 | [diff] [blame] | 2994 | static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2995 | { |
Archit Taneja | d21f43b | 2012-06-21 09:45:11 +0530 | [diff] [blame] | 2996 | mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2997 | } |
| 2998 | |
Tomi Valkeinen | 6590415 | 2015-11-04 17:10:57 +0200 | [diff] [blame] | 2999 | static void dispc_set_loadmode(enum omap_dss_load_mode mode) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3000 | { |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3001 | REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3002 | } |
| 3003 | |
| 3004 | |
Tomi Valkeinen | c64dca4 | 2011-11-04 18:14:20 +0200 | [diff] [blame] | 3005 | static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3006 | { |
Sumit Semwal | 8613b00 | 2010-12-02 11:27:09 +0000 | [diff] [blame] | 3007 | dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3008 | } |
| 3009 | |
Tomi Valkeinen | c64dca4 | 2011-11-04 18:14:20 +0200 | [diff] [blame] | 3010 | static void dispc_mgr_set_trans_key(enum omap_channel ch, |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3011 | enum omap_dss_trans_key_type type, |
| 3012 | u32 trans_key) |
| 3013 | { |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 3014 | mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3015 | |
Sumit Semwal | 8613b00 | 2010-12-02 11:27:09 +0000 | [diff] [blame] | 3016 | dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3017 | } |
| 3018 | |
Tomi Valkeinen | c64dca4 | 2011-11-04 18:14:20 +0200 | [diff] [blame] | 3019 | static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3020 | { |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 3021 | mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3022 | } |
Archit Taneja | 11354dd | 2011-09-26 11:47:29 +0530 | [diff] [blame] | 3023 | |
Tomi Valkeinen | c64dca4 | 2011-11-04 18:14:20 +0200 | [diff] [blame] | 3024 | static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch, |
| 3025 | bool enable) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3026 | { |
Archit Taneja | 11354dd | 2011-09-26 11:47:29 +0530 | [diff] [blame] | 3027 | if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER)) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3028 | return; |
| 3029 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3030 | if (ch == OMAP_DSS_CHANNEL_LCD) |
| 3031 | REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 3032 | else if (ch == OMAP_DSS_CHANNEL_DIGIT) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3033 | REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3034 | } |
Archit Taneja | 11354dd | 2011-09-26 11:47:29 +0530 | [diff] [blame] | 3035 | |
Tomi Valkeinen | c64dca4 | 2011-11-04 18:14:20 +0200 | [diff] [blame] | 3036 | void dispc_mgr_setup(enum omap_channel channel, |
Tomi Valkeinen | a8f3fcd | 2012-10-03 09:09:11 +0200 | [diff] [blame] | 3037 | const struct omap_overlay_manager_info *info) |
Tomi Valkeinen | c64dca4 | 2011-11-04 18:14:20 +0200 | [diff] [blame] | 3038 | { |
| 3039 | dispc_mgr_set_default_color(channel, info->default_color); |
| 3040 | dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key); |
| 3041 | dispc_mgr_enable_trans_key(channel, info->trans_enabled); |
| 3042 | dispc_mgr_enable_alpha_fixed_zorder(channel, |
| 3043 | info->partial_alpha_enabled); |
| 3044 | if (dss_has_feature(FEAT_CPR)) { |
| 3045 | dispc_mgr_enable_cpr(channel, info->cpr_enable); |
| 3046 | dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs); |
| 3047 | } |
| 3048 | } |
Tomi Valkeinen | 348be69 | 2012-11-07 18:17:35 +0200 | [diff] [blame] | 3049 | EXPORT_SYMBOL(dispc_mgr_setup); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3050 | |
Tomi Valkeinen | fb2cec1 | 2012-09-12 13:30:39 +0300 | [diff] [blame] | 3051 | static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3052 | { |
| 3053 | int code; |
| 3054 | |
| 3055 | switch (data_lines) { |
| 3056 | case 12: |
| 3057 | code = 0; |
| 3058 | break; |
| 3059 | case 16: |
| 3060 | code = 1; |
| 3061 | break; |
| 3062 | case 18: |
| 3063 | code = 2; |
| 3064 | break; |
| 3065 | case 24: |
| 3066 | code = 3; |
| 3067 | break; |
| 3068 | default: |
| 3069 | BUG(); |
| 3070 | return; |
| 3071 | } |
| 3072 | |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 3073 | mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3074 | } |
| 3075 | |
Tomi Valkeinen | fb2cec1 | 2012-09-12 13:30:39 +0300 | [diff] [blame] | 3076 | static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3077 | { |
| 3078 | u32 l; |
Archit Taneja | 569969d | 2011-08-22 17:41:57 +0530 | [diff] [blame] | 3079 | int gpout0, gpout1; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3080 | |
| 3081 | switch (mode) { |
Archit Taneja | 569969d | 2011-08-22 17:41:57 +0530 | [diff] [blame] | 3082 | case DSS_IO_PAD_MODE_RESET: |
| 3083 | gpout0 = 0; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3084 | gpout1 = 0; |
| 3085 | break; |
Archit Taneja | 569969d | 2011-08-22 17:41:57 +0530 | [diff] [blame] | 3086 | case DSS_IO_PAD_MODE_RFBI: |
| 3087 | gpout0 = 1; |
| 3088 | gpout1 = 0; |
| 3089 | break; |
| 3090 | case DSS_IO_PAD_MODE_BYPASS: |
| 3091 | gpout0 = 1; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3092 | gpout1 = 1; |
| 3093 | break; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3094 | default: |
| 3095 | BUG(); |
| 3096 | return; |
| 3097 | } |
| 3098 | |
Archit Taneja | 569969d | 2011-08-22 17:41:57 +0530 | [diff] [blame] | 3099 | l = dispc_read_reg(DISPC_CONTROL); |
| 3100 | l = FLD_MOD(l, gpout0, 15, 15); |
| 3101 | l = FLD_MOD(l, gpout1, 16, 16); |
| 3102 | dispc_write_reg(DISPC_CONTROL, l); |
| 3103 | } |
| 3104 | |
Tomi Valkeinen | fb2cec1 | 2012-09-12 13:30:39 +0300 | [diff] [blame] | 3105 | static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable) |
Archit Taneja | 569969d | 2011-08-22 17:41:57 +0530 | [diff] [blame] | 3106 | { |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 3107 | mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3108 | } |
| 3109 | |
Tomi Valkeinen | fb2cec1 | 2012-09-12 13:30:39 +0300 | [diff] [blame] | 3110 | void dispc_mgr_set_lcd_config(enum omap_channel channel, |
| 3111 | const struct dss_lcd_mgr_config *config) |
| 3112 | { |
| 3113 | dispc_mgr_set_io_pad_mode(config->io_pad_mode); |
| 3114 | |
| 3115 | dispc_mgr_enable_stallmode(channel, config->stallmode); |
| 3116 | dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck); |
| 3117 | |
| 3118 | dispc_mgr_set_clock_div(channel, &config->clock_info); |
| 3119 | |
| 3120 | dispc_mgr_set_tft_data_lines(channel, config->video_port_width); |
| 3121 | |
| 3122 | dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity); |
| 3123 | |
| 3124 | dispc_mgr_set_lcd_type_tft(channel); |
| 3125 | } |
Tomi Valkeinen | 348be69 | 2012-11-07 18:17:35 +0200 | [diff] [blame] | 3126 | EXPORT_SYMBOL(dispc_mgr_set_lcd_config); |
Tomi Valkeinen | fb2cec1 | 2012-09-12 13:30:39 +0300 | [diff] [blame] | 3127 | |
Archit Taneja | 8f36616 | 2012-04-16 12:53:44 +0530 | [diff] [blame] | 3128 | static bool _dispc_mgr_size_ok(u16 width, u16 height) |
| 3129 | { |
Archit Taneja | 33b8992 | 2012-11-14 13:50:15 +0530 | [diff] [blame] | 3130 | return width <= dispc.feat->mgr_width_max && |
| 3131 | height <= dispc.feat->mgr_height_max; |
Archit Taneja | 8f36616 | 2012-04-16 12:53:44 +0530 | [diff] [blame] | 3132 | } |
| 3133 | |
Peter Ujfalusi | 4dc2250 | 2016-09-22 14:06:48 +0300 | [diff] [blame] | 3134 | static bool _dispc_lcd_timings_ok(int hsync_len, int hfp, int hbp, |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3135 | int vsw, int vfp, int vbp) |
| 3136 | { |
Peter Ujfalusi | 4dc2250 | 2016-09-22 14:06:48 +0300 | [diff] [blame] | 3137 | if (hsync_len < 1 || hsync_len > dispc.feat->sw_max || |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 3138 | hfp < 1 || hfp > dispc.feat->hp_max || |
| 3139 | hbp < 1 || hbp > dispc.feat->hp_max || |
| 3140 | vsw < 1 || vsw > dispc.feat->sw_max || |
| 3141 | vfp < 0 || vfp > dispc.feat->vp_max || |
| 3142 | vbp < 0 || vbp > dispc.feat->vp_max) |
| 3143 | return false; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3144 | return true; |
| 3145 | } |
| 3146 | |
Archit Taneja | ca5ca69 | 2013-03-26 19:15:22 +0530 | [diff] [blame] | 3147 | static bool _dispc_mgr_pclk_ok(enum omap_channel channel, |
| 3148 | unsigned long pclk) |
| 3149 | { |
| 3150 | if (dss_mgr_is_lcd(channel)) |
Andrew F. Davis | 0cac5b6 | 2016-07-01 09:27:21 -0500 | [diff] [blame] | 3151 | return pclk <= dispc.feat->max_lcd_pclk; |
Archit Taneja | ca5ca69 | 2013-03-26 19:15:22 +0530 | [diff] [blame] | 3152 | else |
Andrew F. Davis | 0cac5b6 | 2016-07-01 09:27:21 -0500 | [diff] [blame] | 3153 | return pclk <= dispc.feat->max_tv_pclk; |
Archit Taneja | ca5ca69 | 2013-03-26 19:15:22 +0530 | [diff] [blame] | 3154 | } |
| 3155 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3156 | bool dispc_mgr_timings_ok(enum omap_channel channel, const struct videomode *vm) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3157 | { |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3158 | if (!_dispc_mgr_size_ok(vm->hactive, vm->vactive)) |
Tomi Valkeinen | eadd33b | 2014-06-05 11:36:08 +0300 | [diff] [blame] | 3159 | return false; |
Archit Taneja | 8f36616 | 2012-04-16 12:53:44 +0530 | [diff] [blame] | 3160 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3161 | if (!_dispc_mgr_pclk_ok(channel, vm->pixelclock)) |
Tomi Valkeinen | eadd33b | 2014-06-05 11:36:08 +0300 | [diff] [blame] | 3162 | return false; |
Archit Taneja | ca5ca69 | 2013-03-26 19:15:22 +0530 | [diff] [blame] | 3163 | |
| 3164 | if (dss_mgr_is_lcd(channel)) { |
Tomi Valkeinen | beb8384 | 2014-06-05 11:35:10 +0300 | [diff] [blame] | 3165 | /* TODO: OMAP4+ supports interlace for LCD outputs */ |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3166 | if (vm->flags & DISPLAY_FLAGS_INTERLACED) |
Tomi Valkeinen | eadd33b | 2014-06-05 11:36:08 +0300 | [diff] [blame] | 3167 | return false; |
Tomi Valkeinen | beb8384 | 2014-06-05 11:35:10 +0300 | [diff] [blame] | 3168 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3169 | if (!_dispc_lcd_timings_ok(vm->hsync_len, |
| 3170 | vm->hfront_porch, vm->hback_porch, |
| 3171 | vm->vsync_len, vm->vfront_porch, |
| 3172 | vm->vback_porch)) |
Tomi Valkeinen | eadd33b | 2014-06-05 11:36:08 +0300 | [diff] [blame] | 3173 | return false; |
Archit Taneja | ca5ca69 | 2013-03-26 19:15:22 +0530 | [diff] [blame] | 3174 | } |
Archit Taneja | 8f36616 | 2012-04-16 12:53:44 +0530 | [diff] [blame] | 3175 | |
Tomi Valkeinen | eadd33b | 2014-06-05 11:36:08 +0300 | [diff] [blame] | 3176 | return true; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3177 | } |
| 3178 | |
Peter Ujfalusi | 3b59293 | 2016-09-22 14:06:56 +0300 | [diff] [blame] | 3179 | static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3180 | const struct videomode *vm) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3181 | { |
Archit Taneja | 655e294 | 2012-06-21 10:37:43 +0530 | [diff] [blame] | 3182 | u32 timing_h, timing_v, l; |
Tomi Valkeinen | ed35188 | 2014-10-02 17:58:49 +0000 | [diff] [blame] | 3183 | bool onoff, rf, ipc, vs, hs, de; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3184 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3185 | timing_h = FLD_VAL(vm->hsync_len - 1, dispc.feat->sw_start, 0) | |
| 3186 | FLD_VAL(vm->hfront_porch - 1, dispc.feat->fp_start, 8) | |
| 3187 | FLD_VAL(vm->hback_porch - 1, dispc.feat->bp_start, 20); |
| 3188 | timing_v = FLD_VAL(vm->vsync_len - 1, dispc.feat->sw_start, 0) | |
| 3189 | FLD_VAL(vm->vfront_porch, dispc.feat->fp_start, 8) | |
| 3190 | FLD_VAL(vm->vback_porch, dispc.feat->bp_start, 20); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3191 | |
Sumit Semwal | 64ba4f7 | 2010-12-02 11:27:10 +0000 | [diff] [blame] | 3192 | dispc_write_reg(DISPC_TIMING_H(channel), timing_h); |
| 3193 | dispc_write_reg(DISPC_TIMING_V(channel), timing_v); |
Archit Taneja | 655e294 | 2012-06-21 10:37:43 +0530 | [diff] [blame] | 3194 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3195 | if (vm->flags & DISPLAY_FLAGS_VSYNC_HIGH) |
Tomi Valkeinen | ed35188 | 2014-10-02 17:58:49 +0000 | [diff] [blame] | 3196 | vs = false; |
Peter Ujfalusi | 6b44cd2 | 2016-09-22 14:06:57 +0300 | [diff] [blame] | 3197 | else |
| 3198 | vs = true; |
Tomi Valkeinen | ed35188 | 2014-10-02 17:58:49 +0000 | [diff] [blame] | 3199 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3200 | if (vm->flags & DISPLAY_FLAGS_HSYNC_HIGH) |
Tomi Valkeinen | ed35188 | 2014-10-02 17:58:49 +0000 | [diff] [blame] | 3201 | hs = false; |
Peter Ujfalusi | 6b44cd2 | 2016-09-22 14:06:57 +0300 | [diff] [blame] | 3202 | else |
| 3203 | hs = true; |
Tomi Valkeinen | ed35188 | 2014-10-02 17:58:49 +0000 | [diff] [blame] | 3204 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3205 | if (vm->flags & DISPLAY_FLAGS_DE_HIGH) |
Tomi Valkeinen | ed35188 | 2014-10-02 17:58:49 +0000 | [diff] [blame] | 3206 | de = false; |
Peter Ujfalusi | 3fa3ab4 | 2016-09-22 14:06:58 +0300 | [diff] [blame] | 3207 | else |
| 3208 | de = true; |
Tomi Valkeinen | ed35188 | 2014-10-02 17:58:49 +0000 | [diff] [blame] | 3209 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3210 | if (vm->flags & DISPLAY_FLAGS_PIXDATA_POSEDGE) |
Archit Taneja | 655e294 | 2012-06-21 10:37:43 +0530 | [diff] [blame] | 3211 | ipc = false; |
Peter Ujfalusi | f149e17 | 2016-09-22 14:07:00 +0300 | [diff] [blame] | 3212 | else |
Archit Taneja | 655e294 | 2012-06-21 10:37:43 +0530 | [diff] [blame] | 3213 | ipc = true; |
Archit Taneja | 655e294 | 2012-06-21 10:37:43 +0530 | [diff] [blame] | 3214 | |
Tomi Valkeinen | 7a16360 | 2014-10-02 17:58:48 +0000 | [diff] [blame] | 3215 | /* always use the 'rf' setting */ |
| 3216 | onoff = true; |
| 3217 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3218 | if (vm->flags & DISPLAY_FLAGS_SYNC_POSEDGE) |
Archit Taneja | 655e294 | 2012-06-21 10:37:43 +0530 | [diff] [blame] | 3219 | rf = true; |
Peter Ujfalusi | d34afb7 | 2016-09-22 14:07:01 +0300 | [diff] [blame] | 3220 | else |
| 3221 | rf = false; |
Archit Taneja | 655e294 | 2012-06-21 10:37:43 +0530 | [diff] [blame] | 3222 | |
Tomi Valkeinen | d80e02e | 2014-04-25 11:46:16 +0300 | [diff] [blame] | 3223 | l = FLD_VAL(onoff, 17, 17) | |
| 3224 | FLD_VAL(rf, 16, 16) | |
Tomi Valkeinen | ed35188 | 2014-10-02 17:58:49 +0000 | [diff] [blame] | 3225 | FLD_VAL(de, 15, 15) | |
Tomi Valkeinen | d80e02e | 2014-04-25 11:46:16 +0300 | [diff] [blame] | 3226 | FLD_VAL(ipc, 14, 14) | |
Tomi Valkeinen | ed35188 | 2014-10-02 17:58:49 +0000 | [diff] [blame] | 3227 | FLD_VAL(hs, 13, 13) | |
| 3228 | FLD_VAL(vs, 12, 12); |
Tomi Valkeinen | d80e02e | 2014-04-25 11:46:16 +0300 | [diff] [blame] | 3229 | |
Tomi Valkeinen | e5f8091 | 2015-10-21 13:08:59 +0300 | [diff] [blame] | 3230 | /* always set ALIGN bit when available */ |
| 3231 | if (dispc.feat->supports_sync_align) |
| 3232 | l |= (1 << 18); |
| 3233 | |
Archit Taneja | 655e294 | 2012-06-21 10:37:43 +0530 | [diff] [blame] | 3234 | dispc_write_reg(DISPC_POL_FREQ(channel), l); |
Tomi Valkeinen | 0006fd6 | 2014-09-05 19:15:03 +0000 | [diff] [blame] | 3235 | |
| 3236 | if (dispc.syscon_pol) { |
| 3237 | const int shifts[] = { |
| 3238 | [OMAP_DSS_CHANNEL_LCD] = 0, |
| 3239 | [OMAP_DSS_CHANNEL_LCD2] = 1, |
| 3240 | [OMAP_DSS_CHANNEL_LCD3] = 2, |
| 3241 | }; |
| 3242 | |
| 3243 | u32 mask, val; |
| 3244 | |
| 3245 | mask = (1 << 0) | (1 << 3) | (1 << 6); |
| 3246 | val = (rf << 0) | (ipc << 3) | (onoff << 6); |
| 3247 | |
| 3248 | mask <<= 16 + shifts[channel]; |
| 3249 | val <<= 16 + shifts[channel]; |
| 3250 | |
| 3251 | regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset, |
| 3252 | mask, val); |
| 3253 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3254 | } |
| 3255 | |
| 3256 | /* change name to mode? */ |
Archit Taneja | c51d921 | 2012-04-16 12:53:43 +0530 | [diff] [blame] | 3257 | void dispc_mgr_set_timings(enum omap_channel channel, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3258 | const struct videomode *vm) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3259 | { |
| 3260 | unsigned xtot, ytot; |
| 3261 | unsigned long ht, vt; |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3262 | struct videomode t = *vm; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3263 | |
Peter Ujfalusi | fb7f3c4 | 2016-09-22 14:06:47 +0300 | [diff] [blame] | 3264 | DSSDBG("channel %d xres %u yres %u\n", channel, t.hactive, t.vactive); |
Archit Taneja | c51d921 | 2012-04-16 12:53:43 +0530 | [diff] [blame] | 3265 | |
Archit Taneja | 2aefad4 | 2012-05-18 14:36:54 +0530 | [diff] [blame] | 3266 | if (!dispc_mgr_timings_ok(channel, &t)) { |
Archit Taneja | 8f36616 | 2012-04-16 12:53:44 +0530 | [diff] [blame] | 3267 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 3268 | return; |
| 3269 | } |
Archit Taneja | c51d921 | 2012-04-16 12:53:43 +0530 | [diff] [blame] | 3270 | |
Archit Taneja | dd88b7a | 2012-06-29 14:41:30 +0530 | [diff] [blame] | 3271 | if (dss_mgr_is_lcd(channel)) { |
Peter Ujfalusi | 3b59293 | 2016-09-22 14:06:56 +0300 | [diff] [blame] | 3272 | _dispc_mgr_set_lcd_timings(channel, &t); |
Archit Taneja | c51d921 | 2012-04-16 12:53:43 +0530 | [diff] [blame] | 3273 | |
Peter Ujfalusi | a85f4a8 | 2016-09-22 14:06:50 +0300 | [diff] [blame] | 3274 | xtot = t.hactive + t.hfront_porch + t.hsync_len + t.hback_porch; |
Peter Ujfalusi | 458540c | 2016-09-22 14:06:53 +0300 | [diff] [blame] | 3275 | ytot = t.vactive + t.vfront_porch + t.vsync_len + t.vback_porch; |
Archit Taneja | c51d921 | 2012-04-16 12:53:43 +0530 | [diff] [blame] | 3276 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3277 | ht = vm->pixelclock / xtot; |
| 3278 | vt = vm->pixelclock / xtot / ytot; |
Archit Taneja | c51d921 | 2012-04-16 12:53:43 +0530 | [diff] [blame] | 3279 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3280 | DSSDBG("pck %lu\n", vm->pixelclock); |
Peter Ujfalusi | 4dc2250 | 2016-09-22 14:06:48 +0300 | [diff] [blame] | 3281 | DSSDBG("hsync_len %d hfp %d hbp %d vsw %d vfp %d vbp %d\n", |
Peter Ujfalusi | a85f4a8 | 2016-09-22 14:06:50 +0300 | [diff] [blame] | 3282 | t.hsync_len, t.hfront_porch, t.hback_porch, |
Peter Ujfalusi | 458540c | 2016-09-22 14:06:53 +0300 | [diff] [blame] | 3283 | t.vsync_len, t.vfront_porch, t.vback_porch); |
Archit Taneja | 655e294 | 2012-06-21 10:37:43 +0530 | [diff] [blame] | 3284 | DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n", |
Peter Ujfalusi | 6b44cd2 | 2016-09-22 14:06:57 +0300 | [diff] [blame] | 3285 | !!(t.flags & DISPLAY_FLAGS_VSYNC_HIGH), |
| 3286 | !!(t.flags & DISPLAY_FLAGS_HSYNC_HIGH), |
Peter Ujfalusi | f149e17 | 2016-09-22 14:07:00 +0300 | [diff] [blame] | 3287 | !!(t.flags & DISPLAY_FLAGS_PIXDATA_POSEDGE), |
| 3288 | !!(t.flags & DISPLAY_FLAGS_DE_HIGH), |
Peter Ujfalusi | d34afb7 | 2016-09-22 14:07:01 +0300 | [diff] [blame] | 3289 | !!(t.flags & DISPLAY_FLAGS_SYNC_POSEDGE)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3290 | |
Archit Taneja | c51d921 | 2012-04-16 12:53:43 +0530 | [diff] [blame] | 3291 | DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt); |
Archit Taneja | 2aefad4 | 2012-05-18 14:36:54 +0530 | [diff] [blame] | 3292 | } else { |
Peter Ujfalusi | 5305829 | 2016-09-22 14:06:55 +0300 | [diff] [blame] | 3293 | if (t.flags & DISPLAY_FLAGS_INTERLACED) |
Peter Ujfalusi | fb7f3c4 | 2016-09-22 14:06:47 +0300 | [diff] [blame] | 3294 | t.vactive /= 2; |
Tomi Valkeinen | 3a38ed53 | 2016-01-13 18:41:31 +0200 | [diff] [blame] | 3295 | |
| 3296 | if (dispc.feat->supports_double_pixel) |
Peter Ujfalusi | 531efb3 | 2016-09-22 14:06:59 +0300 | [diff] [blame] | 3297 | REG_FLD_MOD(DISPC_CONTROL, |
| 3298 | !!(t.flags & DISPLAY_FLAGS_DOUBLECLK), |
| 3299 | 19, 17); |
Archit Taneja | c51d921 | 2012-04-16 12:53:43 +0530 | [diff] [blame] | 3300 | } |
Archit Taneja | 8f36616 | 2012-04-16 12:53:44 +0530 | [diff] [blame] | 3301 | |
Peter Ujfalusi | fb7f3c4 | 2016-09-22 14:06:47 +0300 | [diff] [blame] | 3302 | dispc_mgr_set_size(channel, t.hactive, t.vactive); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3303 | } |
Tomi Valkeinen | 348be69 | 2012-11-07 18:17:35 +0200 | [diff] [blame] | 3304 | EXPORT_SYMBOL(dispc_mgr_set_timings); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3305 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 3306 | static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div, |
Sumit Semwal | ff1b2cd | 2010-12-02 11:27:11 +0000 | [diff] [blame] | 3307 | u16 pck_div) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3308 | { |
| 3309 | BUG_ON(lck_div < 1); |
Tomi Valkeinen | 9eaaf20 | 2011-08-29 15:56:04 +0300 | [diff] [blame] | 3310 | BUG_ON(pck_div < 1); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3311 | |
Murthy, Raghuveer | ce7fa5e | 2011-03-03 09:27:59 -0600 | [diff] [blame] | 3312 | dispc_write_reg(DISPC_DIVISORo(channel), |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3313 | FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0)); |
Tomi Valkeinen | 7b3926b | 2013-03-06 15:54:11 +0200 | [diff] [blame] | 3314 | |
Luis de Bethencourt | 0bcfdba | 2015-10-15 13:29:38 +0100 | [diff] [blame] | 3315 | if (!dss_has_feature(FEAT_CORE_CLK_DIV) && |
Tomi Valkeinen | 7b3926b | 2013-03-06 15:54:11 +0200 | [diff] [blame] | 3316 | channel == OMAP_DSS_CHANNEL_LCD) |
| 3317 | dispc.core_clk_rate = dispc_fclk_rate() / lck_div; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3318 | } |
| 3319 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 3320 | static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div, |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 3321 | int *pck_div) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3322 | { |
| 3323 | u32 l; |
Murthy, Raghuveer | ce7fa5e | 2011-03-03 09:27:59 -0600 | [diff] [blame] | 3324 | l = dispc_read_reg(DISPC_DIVISORo(channel)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3325 | *lck_div = FLD_GET(l, 23, 16); |
| 3326 | *pck_div = FLD_GET(l, 7, 0); |
| 3327 | } |
| 3328 | |
Tomi Valkeinen | 6590415 | 2015-11-04 17:10:57 +0200 | [diff] [blame] | 3329 | static unsigned long dispc_fclk_rate(void) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3330 | { |
Tomi Valkeinen | ef03b40 | 2016-05-18 13:52:14 +0300 | [diff] [blame] | 3331 | unsigned long r; |
| 3332 | enum dss_clk_source src; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3333 | |
Tomi Valkeinen | ef03b40 | 2016-05-18 13:52:14 +0300 | [diff] [blame] | 3334 | src = dss_get_dispc_clk_source(); |
| 3335 | |
| 3336 | if (src == DSS_CLK_SRC_FCK) { |
Tomi Valkeinen | 5aaee69 | 2012-12-12 10:37:03 +0200 | [diff] [blame] | 3337 | r = dss_get_dispc_clk_rate(); |
Tomi Valkeinen | ef03b40 | 2016-05-18 13:52:14 +0300 | [diff] [blame] | 3338 | } else { |
| 3339 | struct dss_pll *pll; |
| 3340 | unsigned clkout_idx; |
Tomi Valkeinen | 9355092 | 2014-12-31 11:25:48 +0200 | [diff] [blame] | 3341 | |
Tomi Valkeinen | ef03b40 | 2016-05-18 13:52:14 +0300 | [diff] [blame] | 3342 | pll = dss_pll_find_by_src(src); |
| 3343 | clkout_idx = dss_pll_get_clkout_idx_for_src(src); |
Tomi Valkeinen | 9355092 | 2014-12-31 11:25:48 +0200 | [diff] [blame] | 3344 | |
Tomi Valkeinen | ef03b40 | 2016-05-18 13:52:14 +0300 | [diff] [blame] | 3345 | r = pll->cinfo.clkout[clkout_idx]; |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 3346 | } |
| 3347 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3348 | return r; |
| 3349 | } |
| 3350 | |
Tomi Valkeinen | 6590415 | 2015-11-04 17:10:57 +0200 | [diff] [blame] | 3351 | static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3352 | { |
| 3353 | int lcd; |
| 3354 | unsigned long r; |
Tomi Valkeinen | 0157577 | 2016-05-17 16:08:34 +0300 | [diff] [blame] | 3355 | enum dss_clk_source src; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3356 | |
Tomi Valkeinen | 0157577 | 2016-05-17 16:08:34 +0300 | [diff] [blame] | 3357 | /* for TV, LCLK rate is the FCLK rate */ |
| 3358 | if (!dss_mgr_is_lcd(channel)) |
Tomi Valkeinen | c31cba8 | 2012-10-23 11:50:10 +0300 | [diff] [blame] | 3359 | return dispc_fclk_rate(); |
Tomi Valkeinen | 0157577 | 2016-05-17 16:08:34 +0300 | [diff] [blame] | 3360 | |
| 3361 | src = dss_get_lcd_clk_source(channel); |
| 3362 | |
| 3363 | if (src == DSS_CLK_SRC_FCK) { |
| 3364 | r = dss_get_dispc_clk_rate(); |
| 3365 | } else { |
| 3366 | struct dss_pll *pll; |
| 3367 | unsigned clkout_idx; |
| 3368 | |
| 3369 | pll = dss_pll_find_by_src(src); |
| 3370 | clkout_idx = dss_pll_get_clkout_idx_for_src(src); |
| 3371 | |
| 3372 | r = pll->cinfo.clkout[clkout_idx]; |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 3373 | } |
Tomi Valkeinen | 0157577 | 2016-05-17 16:08:34 +0300 | [diff] [blame] | 3374 | |
| 3375 | lcd = REG_GET(DISPC_DIVISORo(channel), 23, 16); |
| 3376 | |
| 3377 | return r / lcd; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3378 | } |
| 3379 | |
Tomi Valkeinen | 6590415 | 2015-11-04 17:10:57 +0200 | [diff] [blame] | 3380 | static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3381 | { |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3382 | unsigned long r; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3383 | |
Archit Taneja | dd88b7a | 2012-06-29 14:41:30 +0530 | [diff] [blame] | 3384 | if (dss_mgr_is_lcd(channel)) { |
Archit Taneja | c3dc6a7 | 2011-09-13 18:28:41 +0530 | [diff] [blame] | 3385 | int pcd; |
| 3386 | u32 l; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3387 | |
Archit Taneja | c3dc6a7 | 2011-09-13 18:28:41 +0530 | [diff] [blame] | 3388 | l = dispc_read_reg(DISPC_DIVISORo(channel)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3389 | |
Archit Taneja | c3dc6a7 | 2011-09-13 18:28:41 +0530 | [diff] [blame] | 3390 | pcd = FLD_GET(l, 7, 0); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3391 | |
Archit Taneja | c3dc6a7 | 2011-09-13 18:28:41 +0530 | [diff] [blame] | 3392 | r = dispc_mgr_lclk_rate(channel); |
| 3393 | |
| 3394 | return r / pcd; |
| 3395 | } else { |
Tomi Valkeinen | 5391e87 | 2013-05-16 10:44:13 +0300 | [diff] [blame] | 3396 | return dispc.tv_pclk_rate; |
Archit Taneja | c3dc6a7 | 2011-09-13 18:28:41 +0530 | [diff] [blame] | 3397 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3398 | } |
| 3399 | |
Tomi Valkeinen | 5391e87 | 2013-05-16 10:44:13 +0300 | [diff] [blame] | 3400 | void dispc_set_tv_pclk(unsigned long pclk) |
| 3401 | { |
| 3402 | dispc.tv_pclk_rate = pclk; |
| 3403 | } |
| 3404 | |
Tomi Valkeinen | 6590415 | 2015-11-04 17:10:57 +0200 | [diff] [blame] | 3405 | static unsigned long dispc_core_clk_rate(void) |
Chandrabhanu Mahapatra | 8b53d99 | 2012-04-23 12:16:50 +0530 | [diff] [blame] | 3406 | { |
Tomi Valkeinen | 7b3926b | 2013-03-06 15:54:11 +0200 | [diff] [blame] | 3407 | return dispc.core_clk_rate; |
Chandrabhanu Mahapatra | 8b53d99 | 2012-04-23 12:16:50 +0530 | [diff] [blame] | 3408 | } |
| 3409 | |
Archit Taneja | 3e8a6ff | 2012-09-26 16:58:52 +0530 | [diff] [blame] | 3410 | static unsigned long dispc_plane_pclk_rate(enum omap_plane plane) |
| 3411 | { |
Tomi Valkeinen | 251886d | 2012-11-15 13:20:02 +0200 | [diff] [blame] | 3412 | enum omap_channel channel; |
| 3413 | |
| 3414 | if (plane == OMAP_DSS_WB) |
| 3415 | return 0; |
| 3416 | |
| 3417 | channel = dispc_ovl_get_channel_out(plane); |
Archit Taneja | 3e8a6ff | 2012-09-26 16:58:52 +0530 | [diff] [blame] | 3418 | |
| 3419 | return dispc_mgr_pclk_rate(channel); |
| 3420 | } |
| 3421 | |
| 3422 | static unsigned long dispc_plane_lclk_rate(enum omap_plane plane) |
| 3423 | { |
Tomi Valkeinen | 251886d | 2012-11-15 13:20:02 +0200 | [diff] [blame] | 3424 | enum omap_channel channel; |
| 3425 | |
| 3426 | if (plane == OMAP_DSS_WB) |
| 3427 | return 0; |
| 3428 | |
| 3429 | channel = dispc_ovl_get_channel_out(plane); |
Archit Taneja | 3e8a6ff | 2012-09-26 16:58:52 +0530 | [diff] [blame] | 3430 | |
Tomi Valkeinen | c31cba8 | 2012-10-23 11:50:10 +0300 | [diff] [blame] | 3431 | return dispc_mgr_lclk_rate(channel); |
Archit Taneja | 3e8a6ff | 2012-09-26 16:58:52 +0530 | [diff] [blame] | 3432 | } |
Tomi Valkeinen | c31cba8 | 2012-10-23 11:50:10 +0300 | [diff] [blame] | 3433 | |
Chandrabhanu Mahapatra | 6f1891f | 2012-06-21 11:23:56 +0530 | [diff] [blame] | 3434 | static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3435 | { |
| 3436 | int lcd, pcd; |
Tomi Valkeinen | dc0352d | 2016-05-17 13:45:09 +0300 | [diff] [blame] | 3437 | enum dss_clk_source lcd_clk_src; |
Chandrabhanu Mahapatra | 6f1891f | 2012-06-21 11:23:56 +0530 | [diff] [blame] | 3438 | |
| 3439 | seq_printf(s, "- %s -\n", mgr_desc[channel].name); |
| 3440 | |
| 3441 | lcd_clk_src = dss_get_lcd_clk_source(channel); |
| 3442 | |
Tomi Valkeinen | 557a154 | 2016-05-17 13:49:18 +0300 | [diff] [blame] | 3443 | seq_printf(s, "%s clk source = %s\n", mgr_desc[channel].name, |
Tomi Valkeinen | 407bd56 | 2016-05-17 13:50:55 +0300 | [diff] [blame] | 3444 | dss_get_clk_source_name(lcd_clk_src)); |
Chandrabhanu Mahapatra | 6f1891f | 2012-06-21 11:23:56 +0530 | [diff] [blame] | 3445 | |
| 3446 | dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd); |
| 3447 | |
| 3448 | seq_printf(s, "lck\t\t%-16lulck div\t%u\n", |
| 3449 | dispc_mgr_lclk_rate(channel), lcd); |
| 3450 | seq_printf(s, "pck\t\t%-16lupck div\t%u\n", |
| 3451 | dispc_mgr_pclk_rate(channel), pcd); |
| 3452 | } |
| 3453 | |
| 3454 | void dispc_dump_clocks(struct seq_file *s) |
| 3455 | { |
| 3456 | int lcd; |
Murthy, Raghuveer | 0cf35df | 2011-03-03 09:28:00 -0600 | [diff] [blame] | 3457 | u32 l; |
Tomi Valkeinen | dc0352d | 2016-05-17 13:45:09 +0300 | [diff] [blame] | 3458 | enum dss_clk_source dispc_clk_src = dss_get_dispc_clk_source(); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3459 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 3460 | if (dispc_runtime_get()) |
| 3461 | return; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3462 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3463 | seq_printf(s, "- DISPC -\n"); |
| 3464 | |
Tomi Valkeinen | 557a154 | 2016-05-17 13:49:18 +0300 | [diff] [blame] | 3465 | seq_printf(s, "dispc fclk source = %s\n", |
Tomi Valkeinen | 407bd56 | 2016-05-17 13:50:55 +0300 | [diff] [blame] | 3466 | dss_get_clk_source_name(dispc_clk_src)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3467 | |
| 3468 | seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate()); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 3469 | |
Murthy, Raghuveer | 0cf35df | 2011-03-03 09:28:00 -0600 | [diff] [blame] | 3470 | if (dss_has_feature(FEAT_CORE_CLK_DIV)) { |
| 3471 | seq_printf(s, "- DISPC-CORE-CLK -\n"); |
| 3472 | l = dispc_read_reg(DISPC_DIVISOR); |
| 3473 | lcd = FLD_GET(l, 23, 16); |
| 3474 | |
| 3475 | seq_printf(s, "lck\t\t%-16lulck div\t%u\n", |
| 3476 | (dispc_fclk_rate()/lcd), lcd); |
| 3477 | } |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 3478 | |
Chandrabhanu Mahapatra | 6f1891f | 2012-06-21 11:23:56 +0530 | [diff] [blame] | 3479 | dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD); |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 3480 | |
Chandrabhanu Mahapatra | 6f1891f | 2012-06-21 11:23:56 +0530 | [diff] [blame] | 3481 | if (dss_has_feature(FEAT_MGR_LCD2)) |
| 3482 | dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2); |
| 3483 | if (dss_has_feature(FEAT_MGR_LCD3)) |
| 3484 | dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 3485 | |
| 3486 | dispc_runtime_put(); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3487 | } |
| 3488 | |
Tomi Valkeinen | e40402c | 2012-03-02 18:01:07 +0200 | [diff] [blame] | 3489 | static void dispc_dump_regs(struct seq_file *s) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3490 | { |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3491 | int i, j; |
| 3492 | const char *mgr_names[] = { |
| 3493 | [OMAP_DSS_CHANNEL_LCD] = "LCD", |
| 3494 | [OMAP_DSS_CHANNEL_DIGIT] = "TV", |
| 3495 | [OMAP_DSS_CHANNEL_LCD2] = "LCD2", |
Chandrabhanu Mahapatra | 6f1891f | 2012-06-21 11:23:56 +0530 | [diff] [blame] | 3496 | [OMAP_DSS_CHANNEL_LCD3] = "LCD3", |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3497 | }; |
| 3498 | const char *ovl_names[] = { |
| 3499 | [OMAP_DSS_GFX] = "GFX", |
| 3500 | [OMAP_DSS_VIDEO1] = "VID1", |
| 3501 | [OMAP_DSS_VIDEO2] = "VID2", |
Archit Taneja | b8c095b | 2011-09-13 18:20:33 +0530 | [diff] [blame] | 3502 | [OMAP_DSS_VIDEO3] = "VID3", |
Tomi Valkeinen | 06c525f | 2015-11-04 17:10:42 +0200 | [diff] [blame] | 3503 | [OMAP_DSS_WB] = "WB", |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3504 | }; |
| 3505 | const char **p_names; |
| 3506 | |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 3507 | #define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r)) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3508 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 3509 | if (dispc_runtime_get()) |
| 3510 | return; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3511 | |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3512 | /* DISPC common registers */ |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3513 | DUMPREG(DISPC_REVISION); |
| 3514 | DUMPREG(DISPC_SYSCONFIG); |
| 3515 | DUMPREG(DISPC_SYSSTATUS); |
| 3516 | DUMPREG(DISPC_IRQSTATUS); |
| 3517 | DUMPREG(DISPC_IRQENABLE); |
| 3518 | DUMPREG(DISPC_CONTROL); |
| 3519 | DUMPREG(DISPC_CONFIG); |
| 3520 | DUMPREG(DISPC_CAPABLE); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3521 | DUMPREG(DISPC_LINE_STATUS); |
| 3522 | DUMPREG(DISPC_LINE_NUMBER); |
Archit Taneja | 11354dd | 2011-09-26 11:47:29 +0530 | [diff] [blame] | 3523 | if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) || |
| 3524 | dss_has_feature(FEAT_ALPHA_FREE_ZORDER)) |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 3525 | DUMPREG(DISPC_GLOBAL_ALPHA); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 3526 | if (dss_has_feature(FEAT_MGR_LCD2)) { |
| 3527 | DUMPREG(DISPC_CONTROL2); |
| 3528 | DUMPREG(DISPC_CONFIG2); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 3529 | } |
Chandrabhanu Mahapatra | 6f1891f | 2012-06-21 11:23:56 +0530 | [diff] [blame] | 3530 | if (dss_has_feature(FEAT_MGR_LCD3)) { |
| 3531 | DUMPREG(DISPC_CONTROL3); |
| 3532 | DUMPREG(DISPC_CONFIG3); |
| 3533 | } |
Tomi Valkeinen | 29fceee | 2013-11-14 11:38:25 +0200 | [diff] [blame] | 3534 | if (dss_has_feature(FEAT_MFLAG)) |
| 3535 | DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3536 | |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3537 | #undef DUMPREG |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3538 | |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3539 | #define DISPC_REG(i, name) name(i) |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3540 | #define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \ |
Tomi Valkeinen | 311d5ce | 2012-09-28 13:58:14 +0300 | [diff] [blame] | 3541 | (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \ |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3542 | dispc_read_reg(DISPC_REG(i, r))) |
| 3543 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3544 | p_names = mgr_names; |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3545 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3546 | /* DISPC channel specific registers */ |
| 3547 | for (i = 0; i < dss_feat_get_num_mgrs(); i++) { |
| 3548 | DUMPREG(i, DISPC_DEFAULT_COLOR); |
| 3549 | DUMPREG(i, DISPC_TRANS_COLOR); |
| 3550 | DUMPREG(i, DISPC_SIZE_MGR); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3551 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3552 | if (i == OMAP_DSS_CHANNEL_DIGIT) |
| 3553 | continue; |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3554 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3555 | DUMPREG(i, DISPC_TIMING_H); |
| 3556 | DUMPREG(i, DISPC_TIMING_V); |
| 3557 | DUMPREG(i, DISPC_POL_FREQ); |
| 3558 | DUMPREG(i, DISPC_DIVISORo); |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3559 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3560 | DUMPREG(i, DISPC_DATA_CYCLE1); |
| 3561 | DUMPREG(i, DISPC_DATA_CYCLE2); |
| 3562 | DUMPREG(i, DISPC_DATA_CYCLE3); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 3563 | |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 3564 | if (dss_has_feature(FEAT_CPR)) { |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3565 | DUMPREG(i, DISPC_CPR_COEF_R); |
| 3566 | DUMPREG(i, DISPC_CPR_COEF_G); |
| 3567 | DUMPREG(i, DISPC_CPR_COEF_B); |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 3568 | } |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 3569 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3570 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3571 | p_names = ovl_names; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3572 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3573 | for (i = 0; i < dss_feat_get_num_ovls(); i++) { |
| 3574 | DUMPREG(i, DISPC_OVL_BA0); |
| 3575 | DUMPREG(i, DISPC_OVL_BA1); |
| 3576 | DUMPREG(i, DISPC_OVL_POSITION); |
| 3577 | DUMPREG(i, DISPC_OVL_SIZE); |
| 3578 | DUMPREG(i, DISPC_OVL_ATTRIBUTES); |
| 3579 | DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD); |
| 3580 | DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS); |
| 3581 | DUMPREG(i, DISPC_OVL_ROW_INC); |
| 3582 | DUMPREG(i, DISPC_OVL_PIXEL_INC); |
Tomi Valkeinen | aba837a | 2014-09-29 20:46:16 +0000 | [diff] [blame] | 3583 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3584 | if (dss_has_feature(FEAT_PRELOAD)) |
| 3585 | DUMPREG(i, DISPC_OVL_PRELOAD); |
Tomi Valkeinen | aba837a | 2014-09-29 20:46:16 +0000 | [diff] [blame] | 3586 | if (dss_has_feature(FEAT_MFLAG)) |
| 3587 | DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3588 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3589 | if (i == OMAP_DSS_GFX) { |
| 3590 | DUMPREG(i, DISPC_OVL_WINDOW_SKIP); |
| 3591 | DUMPREG(i, DISPC_OVL_TABLE_BA); |
| 3592 | continue; |
| 3593 | } |
| 3594 | |
| 3595 | DUMPREG(i, DISPC_OVL_FIR); |
| 3596 | DUMPREG(i, DISPC_OVL_PICTURE_SIZE); |
| 3597 | DUMPREG(i, DISPC_OVL_ACCU0); |
| 3598 | DUMPREG(i, DISPC_OVL_ACCU1); |
| 3599 | if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) { |
| 3600 | DUMPREG(i, DISPC_OVL_BA0_UV); |
| 3601 | DUMPREG(i, DISPC_OVL_BA1_UV); |
| 3602 | DUMPREG(i, DISPC_OVL_FIR2); |
| 3603 | DUMPREG(i, DISPC_OVL_ACCU2_0); |
| 3604 | DUMPREG(i, DISPC_OVL_ACCU2_1); |
| 3605 | } |
| 3606 | if (dss_has_feature(FEAT_ATTR2)) |
| 3607 | DUMPREG(i, DISPC_OVL_ATTRIBUTES2); |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3608 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3609 | |
Tomi Valkeinen | 20efbc3 | 2015-11-04 17:10:44 +0200 | [diff] [blame] | 3610 | if (dispc.feat->has_writeback) { |
Tomi Valkeinen | 06c525f | 2015-11-04 17:10:42 +0200 | [diff] [blame] | 3611 | i = OMAP_DSS_WB; |
| 3612 | DUMPREG(i, DISPC_OVL_BA0); |
| 3613 | DUMPREG(i, DISPC_OVL_BA1); |
| 3614 | DUMPREG(i, DISPC_OVL_SIZE); |
| 3615 | DUMPREG(i, DISPC_OVL_ATTRIBUTES); |
| 3616 | DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD); |
| 3617 | DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS); |
| 3618 | DUMPREG(i, DISPC_OVL_ROW_INC); |
| 3619 | DUMPREG(i, DISPC_OVL_PIXEL_INC); |
| 3620 | |
| 3621 | if (dss_has_feature(FEAT_MFLAG)) |
| 3622 | DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD); |
| 3623 | |
| 3624 | DUMPREG(i, DISPC_OVL_FIR); |
| 3625 | DUMPREG(i, DISPC_OVL_PICTURE_SIZE); |
| 3626 | DUMPREG(i, DISPC_OVL_ACCU0); |
| 3627 | DUMPREG(i, DISPC_OVL_ACCU1); |
| 3628 | if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) { |
| 3629 | DUMPREG(i, DISPC_OVL_BA0_UV); |
| 3630 | DUMPREG(i, DISPC_OVL_BA1_UV); |
| 3631 | DUMPREG(i, DISPC_OVL_FIR2); |
| 3632 | DUMPREG(i, DISPC_OVL_ACCU2_0); |
| 3633 | DUMPREG(i, DISPC_OVL_ACCU2_1); |
| 3634 | } |
| 3635 | if (dss_has_feature(FEAT_ATTR2)) |
| 3636 | DUMPREG(i, DISPC_OVL_ATTRIBUTES2); |
| 3637 | } |
| 3638 | |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3639 | #undef DISPC_REG |
| 3640 | #undef DUMPREG |
| 3641 | |
| 3642 | #define DISPC_REG(plane, name, i) name(plane, i) |
| 3643 | #define DUMPREG(plane, name, i) \ |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3644 | seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \ |
Tomi Valkeinen | 311d5ce | 2012-09-28 13:58:14 +0300 | [diff] [blame] | 3645 | (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \ |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3646 | dispc_read_reg(DISPC_REG(plane, name, i))) |
| 3647 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3648 | /* Video pipeline coefficient registers */ |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3649 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3650 | /* start from OMAP_DSS_VIDEO1 */ |
| 3651 | for (i = 1; i < dss_feat_get_num_ovls(); i++) { |
| 3652 | for (j = 0; j < 8; j++) |
| 3653 | DUMPREG(i, DISPC_OVL_FIR_COEF_H, j); |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3654 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3655 | for (j = 0; j < 8; j++) |
| 3656 | DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j); |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3657 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3658 | for (j = 0; j < 5; j++) |
| 3659 | DUMPREG(i, DISPC_OVL_CONV_COEF, j); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3660 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3661 | if (dss_has_feature(FEAT_FIR_COEF_V)) { |
| 3662 | for (j = 0; j < 8; j++) |
| 3663 | DUMPREG(i, DISPC_OVL_FIR_COEF_V, j); |
| 3664 | } |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 3665 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3666 | if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) { |
| 3667 | for (j = 0; j < 8; j++) |
| 3668 | DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j); |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 3669 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3670 | for (j = 0; j < 8; j++) |
| 3671 | DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j); |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 3672 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3673 | for (j = 0; j < 8; j++) |
| 3674 | DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j); |
| 3675 | } |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 3676 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3677 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 3678 | dispc_runtime_put(); |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3679 | |
| 3680 | #undef DISPC_REG |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3681 | #undef DUMPREG |
| 3682 | } |
| 3683 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3684 | /* calculate clock rates using dividers in cinfo */ |
| 3685 | int dispc_calc_clock_rates(unsigned long dispc_fclk_rate, |
| 3686 | struct dispc_clock_info *cinfo) |
| 3687 | { |
| 3688 | if (cinfo->lck_div > 255 || cinfo->lck_div == 0) |
| 3689 | return -EINVAL; |
Tomi Valkeinen | 9eaaf20 | 2011-08-29 15:56:04 +0300 | [diff] [blame] | 3690 | if (cinfo->pck_div < 1 || cinfo->pck_div > 255) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3691 | return -EINVAL; |
| 3692 | |
| 3693 | cinfo->lck = dispc_fclk_rate / cinfo->lck_div; |
| 3694 | cinfo->pck = cinfo->lck / cinfo->pck_div; |
| 3695 | |
| 3696 | return 0; |
| 3697 | } |
| 3698 | |
Tomi Valkeinen | 7c284e6 | 2013-03-05 16:32:08 +0200 | [diff] [blame] | 3699 | bool dispc_div_calc(unsigned long dispc, |
| 3700 | unsigned long pck_min, unsigned long pck_max, |
| 3701 | dispc_div_calc_func func, void *data) |
| 3702 | { |
| 3703 | int lckd, lckd_start, lckd_stop; |
| 3704 | int pckd, pckd_start, pckd_stop; |
| 3705 | unsigned long pck, lck; |
| 3706 | unsigned long lck_max; |
| 3707 | unsigned long pckd_hw_min, pckd_hw_max; |
| 3708 | unsigned min_fck_per_pck; |
| 3709 | unsigned long fck; |
| 3710 | |
| 3711 | #ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK |
| 3712 | min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK; |
| 3713 | #else |
| 3714 | min_fck_per_pck = 0; |
| 3715 | #endif |
| 3716 | |
| 3717 | pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD); |
| 3718 | pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD); |
| 3719 | |
| 3720 | lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK); |
| 3721 | |
| 3722 | pck_min = pck_min ? pck_min : 1; |
| 3723 | pck_max = pck_max ? pck_max : ULONG_MAX; |
| 3724 | |
| 3725 | lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul); |
| 3726 | lckd_stop = min(dispc / pck_min, 255ul); |
| 3727 | |
| 3728 | for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) { |
| 3729 | lck = dispc / lckd; |
| 3730 | |
| 3731 | pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min); |
| 3732 | pckd_stop = min(lck / pck_min, pckd_hw_max); |
| 3733 | |
| 3734 | for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) { |
| 3735 | pck = lck / pckd; |
| 3736 | |
| 3737 | /* |
| 3738 | * For OMAP2/3 the DISPC fclk is the same as LCD's logic |
| 3739 | * clock, which means we're configuring DISPC fclk here |
| 3740 | * also. Thus we need to use the calculated lck. For |
| 3741 | * OMAP4+ the DISPC fclk is a separate clock. |
| 3742 | */ |
| 3743 | if (dss_has_feature(FEAT_CORE_CLK_DIV)) |
| 3744 | fck = dispc_core_clk_rate(); |
| 3745 | else |
| 3746 | fck = lck; |
| 3747 | |
| 3748 | if (fck < pck * min_fck_per_pck) |
| 3749 | continue; |
| 3750 | |
| 3751 | if (func(lckd, pckd, lck, pck, data)) |
| 3752 | return true; |
| 3753 | } |
| 3754 | } |
| 3755 | |
| 3756 | return false; |
| 3757 | } |
| 3758 | |
Archit Taneja | f0d08f8 | 2012-06-29 14:00:54 +0530 | [diff] [blame] | 3759 | void dispc_mgr_set_clock_div(enum omap_channel channel, |
Tomi Valkeinen | a8f3fcd | 2012-10-03 09:09:11 +0200 | [diff] [blame] | 3760 | const struct dispc_clock_info *cinfo) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3761 | { |
| 3762 | DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div); |
| 3763 | DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div); |
| 3764 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 3765 | dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3766 | } |
| 3767 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 3768 | int dispc_mgr_get_clock_div(enum omap_channel channel, |
Sumit Semwal | ff1b2cd | 2010-12-02 11:27:11 +0000 | [diff] [blame] | 3769 | struct dispc_clock_info *cinfo) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3770 | { |
| 3771 | unsigned long fck; |
| 3772 | |
| 3773 | fck = dispc_fclk_rate(); |
| 3774 | |
Murthy, Raghuveer | ce7fa5e | 2011-03-03 09:27:59 -0600 | [diff] [blame] | 3775 | cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16); |
| 3776 | cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3777 | |
| 3778 | cinfo->lck = fck / cinfo->lck_div; |
| 3779 | cinfo->pck = cinfo->lck / cinfo->pck_div; |
| 3780 | |
| 3781 | return 0; |
| 3782 | } |
| 3783 | |
Tomi Valkeinen | 4e0397c | 2012-10-10 15:13:14 +0300 | [diff] [blame] | 3784 | u32 dispc_read_irqstatus(void) |
| 3785 | { |
| 3786 | return dispc_read_reg(DISPC_IRQSTATUS); |
| 3787 | } |
Tomi Valkeinen | 348be69 | 2012-11-07 18:17:35 +0200 | [diff] [blame] | 3788 | EXPORT_SYMBOL(dispc_read_irqstatus); |
Tomi Valkeinen | 4e0397c | 2012-10-10 15:13:14 +0300 | [diff] [blame] | 3789 | |
| 3790 | void dispc_clear_irqstatus(u32 mask) |
| 3791 | { |
| 3792 | dispc_write_reg(DISPC_IRQSTATUS, mask); |
| 3793 | } |
Tomi Valkeinen | 348be69 | 2012-11-07 18:17:35 +0200 | [diff] [blame] | 3794 | EXPORT_SYMBOL(dispc_clear_irqstatus); |
Tomi Valkeinen | 4e0397c | 2012-10-10 15:13:14 +0300 | [diff] [blame] | 3795 | |
| 3796 | u32 dispc_read_irqenable(void) |
| 3797 | { |
| 3798 | return dispc_read_reg(DISPC_IRQENABLE); |
| 3799 | } |
Tomi Valkeinen | 348be69 | 2012-11-07 18:17:35 +0200 | [diff] [blame] | 3800 | EXPORT_SYMBOL(dispc_read_irqenable); |
Tomi Valkeinen | 4e0397c | 2012-10-10 15:13:14 +0300 | [diff] [blame] | 3801 | |
| 3802 | void dispc_write_irqenable(u32 mask) |
| 3803 | { |
| 3804 | u32 old_mask = dispc_read_reg(DISPC_IRQENABLE); |
| 3805 | |
| 3806 | /* clear the irqstatus for newly enabled irqs */ |
| 3807 | dispc_clear_irqstatus((mask ^ old_mask) & mask); |
| 3808 | |
| 3809 | dispc_write_reg(DISPC_IRQENABLE, mask); |
| 3810 | } |
Tomi Valkeinen | 348be69 | 2012-11-07 18:17:35 +0200 | [diff] [blame] | 3811 | EXPORT_SYMBOL(dispc_write_irqenable); |
Tomi Valkeinen | 4e0397c | 2012-10-10 15:13:14 +0300 | [diff] [blame] | 3812 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3813 | void dispc_enable_sidle(void) |
| 3814 | { |
| 3815 | REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */ |
| 3816 | } |
| 3817 | |
| 3818 | void dispc_disable_sidle(void) |
| 3819 | { |
| 3820 | REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */ |
| 3821 | } |
| 3822 | |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3823 | u32 dispc_mgr_gamma_size(enum omap_channel channel) |
| 3824 | { |
| 3825 | const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma; |
| 3826 | |
| 3827 | if (!dispc.feat->has_gamma_table) |
| 3828 | return 0; |
| 3829 | |
| 3830 | return gdesc->len; |
| 3831 | } |
| 3832 | EXPORT_SYMBOL(dispc_mgr_gamma_size); |
| 3833 | |
| 3834 | static void dispc_mgr_write_gamma_table(enum omap_channel channel) |
| 3835 | { |
| 3836 | const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma; |
| 3837 | u32 *table = dispc.gamma_table[channel]; |
| 3838 | unsigned int i; |
| 3839 | |
| 3840 | DSSDBG("%s: channel %d\n", __func__, channel); |
| 3841 | |
| 3842 | for (i = 0; i < gdesc->len; ++i) { |
| 3843 | u32 v = table[i]; |
| 3844 | |
| 3845 | if (gdesc->has_index) |
| 3846 | v |= i << 24; |
| 3847 | else if (i == 0) |
| 3848 | v |= 1 << 31; |
| 3849 | |
| 3850 | dispc_write_reg(gdesc->reg, v); |
| 3851 | } |
| 3852 | } |
| 3853 | |
| 3854 | static void dispc_restore_gamma_tables(void) |
| 3855 | { |
| 3856 | DSSDBG("%s()\n", __func__); |
| 3857 | |
| 3858 | if (!dispc.feat->has_gamma_table) |
| 3859 | return; |
| 3860 | |
| 3861 | dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD); |
| 3862 | |
| 3863 | dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_DIGIT); |
| 3864 | |
| 3865 | if (dss_has_feature(FEAT_MGR_LCD2)) |
| 3866 | dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD2); |
| 3867 | |
| 3868 | if (dss_has_feature(FEAT_MGR_LCD3)) |
| 3869 | dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD3); |
| 3870 | } |
| 3871 | |
| 3872 | static const struct drm_color_lut dispc_mgr_gamma_default_lut[] = { |
| 3873 | { .red = 0, .green = 0, .blue = 0, }, |
| 3874 | { .red = U16_MAX, .green = U16_MAX, .blue = U16_MAX, }, |
| 3875 | }; |
| 3876 | |
| 3877 | void dispc_mgr_set_gamma(enum omap_channel channel, |
| 3878 | const struct drm_color_lut *lut, |
| 3879 | unsigned int length) |
| 3880 | { |
| 3881 | const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma; |
| 3882 | u32 *table = dispc.gamma_table[channel]; |
| 3883 | uint i; |
| 3884 | |
| 3885 | DSSDBG("%s: channel %d, lut len %u, hw len %u\n", __func__, |
| 3886 | channel, length, gdesc->len); |
| 3887 | |
| 3888 | if (!dispc.feat->has_gamma_table) |
| 3889 | return; |
| 3890 | |
| 3891 | if (lut == NULL || length < 2) { |
| 3892 | lut = dispc_mgr_gamma_default_lut; |
| 3893 | length = ARRAY_SIZE(dispc_mgr_gamma_default_lut); |
| 3894 | } |
| 3895 | |
| 3896 | for (i = 0; i < length - 1; ++i) { |
| 3897 | uint first = i * (gdesc->len - 1) / (length - 1); |
| 3898 | uint last = (i + 1) * (gdesc->len - 1) / (length - 1); |
| 3899 | uint w = last - first; |
| 3900 | u16 r, g, b; |
| 3901 | uint j; |
| 3902 | |
| 3903 | if (w == 0) |
| 3904 | continue; |
| 3905 | |
| 3906 | for (j = 0; j <= w; j++) { |
| 3907 | r = (lut[i].red * (w - j) + lut[i+1].red * j) / w; |
| 3908 | g = (lut[i].green * (w - j) + lut[i+1].green * j) / w; |
| 3909 | b = (lut[i].blue * (w - j) + lut[i+1].blue * j) / w; |
| 3910 | |
| 3911 | r >>= 16 - gdesc->bits; |
| 3912 | g >>= 16 - gdesc->bits; |
| 3913 | b >>= 16 - gdesc->bits; |
| 3914 | |
| 3915 | table[first + j] = (r << (gdesc->bits * 2)) | |
| 3916 | (g << gdesc->bits) | b; |
| 3917 | } |
| 3918 | } |
| 3919 | |
| 3920 | if (dispc.is_enabled) |
| 3921 | dispc_mgr_write_gamma_table(channel); |
| 3922 | } |
| 3923 | EXPORT_SYMBOL(dispc_mgr_set_gamma); |
| 3924 | |
| 3925 | static int dispc_init_gamma_tables(void) |
| 3926 | { |
| 3927 | int channel; |
| 3928 | |
| 3929 | if (!dispc.feat->has_gamma_table) |
| 3930 | return 0; |
| 3931 | |
| 3932 | for (channel = 0; channel < ARRAY_SIZE(dispc.gamma_table); channel++) { |
| 3933 | const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma; |
| 3934 | u32 *gt; |
| 3935 | |
| 3936 | if (channel == OMAP_DSS_CHANNEL_LCD2 && |
| 3937 | !dss_has_feature(FEAT_MGR_LCD2)) |
| 3938 | continue; |
| 3939 | |
| 3940 | if (channel == OMAP_DSS_CHANNEL_LCD3 && |
| 3941 | !dss_has_feature(FEAT_MGR_LCD3)) |
| 3942 | continue; |
| 3943 | |
| 3944 | gt = devm_kmalloc_array(&dispc.pdev->dev, gdesc->len, |
| 3945 | sizeof(u32), GFP_KERNEL); |
| 3946 | if (!gt) |
| 3947 | return -ENOMEM; |
| 3948 | |
| 3949 | dispc.gamma_table[channel] = gt; |
| 3950 | |
| 3951 | dispc_mgr_set_gamma(channel, NULL, 0); |
| 3952 | } |
| 3953 | return 0; |
| 3954 | } |
| 3955 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3956 | static void _omap_dispc_initial_config(void) |
| 3957 | { |
| 3958 | u32 l; |
| 3959 | |
Murthy, Raghuveer | 0cf35df | 2011-03-03 09:28:00 -0600 | [diff] [blame] | 3960 | /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */ |
| 3961 | if (dss_has_feature(FEAT_CORE_CLK_DIV)) { |
| 3962 | l = dispc_read_reg(DISPC_DIVISOR); |
| 3963 | /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */ |
| 3964 | l = FLD_MOD(l, 1, 0, 0); |
| 3965 | l = FLD_MOD(l, 1, 23, 16); |
| 3966 | dispc_write_reg(DISPC_DIVISOR, l); |
Tomi Valkeinen | 7b3926b | 2013-03-06 15:54:11 +0200 | [diff] [blame] | 3967 | |
| 3968 | dispc.core_clk_rate = dispc_fclk_rate(); |
Murthy, Raghuveer | 0cf35df | 2011-03-03 09:28:00 -0600 | [diff] [blame] | 3969 | } |
| 3970 | |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3971 | /* Use gamma table mode, instead of palette mode */ |
| 3972 | if (dispc.feat->has_gamma_table) |
| 3973 | REG_FLD_MOD(DISPC_CONFIG, 1, 3, 3); |
| 3974 | |
| 3975 | /* For older DSS versions (FEAT_FUNCGATED) this enables |
| 3976 | * func-clock auto-gating. For newer versions |
| 3977 | * (dispc.feat->has_gamma_table) this enables tv-out gamma tables. |
| 3978 | */ |
| 3979 | if (dss_has_feature(FEAT_FUNCGATED) || dispc.feat->has_gamma_table) |
Archit Taneja | 6ced40b | 2010-12-02 11:27:13 +0000 | [diff] [blame] | 3980 | REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3981 | |
Archit Taneja | 6e5264b | 2012-09-11 12:04:47 +0530 | [diff] [blame] | 3982 | dispc_setup_color_conv_coef(); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3983 | |
| 3984 | dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY); |
| 3985 | |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 3986 | dispc_init_fifos(); |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 3987 | |
| 3988 | dispc_configure_burst_sizes(); |
Archit Taneja | 5412870 | 2011-09-08 11:29:17 +0530 | [diff] [blame] | 3989 | |
| 3990 | dispc_ovl_enable_zorder_planes(); |
Archit Taneja | d0df9a2 | 2013-03-26 19:15:25 +0530 | [diff] [blame] | 3991 | |
| 3992 | if (dispc.feat->mstandby_workaround) |
| 3993 | REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0); |
Tomi Valkeinen | c64aa3a | 2014-09-29 20:46:18 +0000 | [diff] [blame] | 3994 | |
| 3995 | if (dss_has_feature(FEAT_MFLAG)) |
| 3996 | dispc_init_mflag(); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3997 | } |
| 3998 | |
Tomi Valkeinen | ede9269 | 2015-06-04 14:12:16 +0300 | [diff] [blame] | 3999 | static const struct dispc_features omap24xx_dispc_feats = { |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4000 | .sw_start = 5, |
| 4001 | .fp_start = 15, |
| 4002 | .bp_start = 27, |
| 4003 | .sw_max = 64, |
| 4004 | .vp_max = 255, |
| 4005 | .hp_max = 256, |
Archit Taneja | 33b8992 | 2012-11-14 13:50:15 +0530 | [diff] [blame] | 4006 | .mgr_width_start = 10, |
| 4007 | .mgr_height_start = 26, |
| 4008 | .mgr_width_max = 2048, |
| 4009 | .mgr_height_max = 2048, |
Archit Taneja | ca5ca69 | 2013-03-26 19:15:22 +0530 | [diff] [blame] | 4010 | .max_lcd_pclk = 66500000, |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4011 | .calc_scaling = dispc_ovl_calc_scaling_24xx, |
| 4012 | .calc_core_clk = calc_core_clk_24xx, |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 4013 | .num_fifos = 3, |
Tomi Valkeinen | cffa947 | 2012-11-08 10:01:33 +0200 | [diff] [blame] | 4014 | .no_framedone_tv = true, |
Archit Taneja | 8bc6555 | 2013-12-17 16:40:21 +0530 | [diff] [blame] | 4015 | .set_max_preload = false, |
Tomi Valkeinen | f2aee31 | 2015-04-10 12:48:34 +0300 | [diff] [blame] | 4016 | .last_pixel_inc_missing = true, |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4017 | }; |
| 4018 | |
Tomi Valkeinen | ede9269 | 2015-06-04 14:12:16 +0300 | [diff] [blame] | 4019 | static const struct dispc_features omap34xx_rev1_0_dispc_feats = { |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4020 | .sw_start = 5, |
| 4021 | .fp_start = 15, |
| 4022 | .bp_start = 27, |
| 4023 | .sw_max = 64, |
| 4024 | .vp_max = 255, |
| 4025 | .hp_max = 256, |
Archit Taneja | 33b8992 | 2012-11-14 13:50:15 +0530 | [diff] [blame] | 4026 | .mgr_width_start = 10, |
| 4027 | .mgr_height_start = 26, |
| 4028 | .mgr_width_max = 2048, |
| 4029 | .mgr_height_max = 2048, |
Archit Taneja | ca5ca69 | 2013-03-26 19:15:22 +0530 | [diff] [blame] | 4030 | .max_lcd_pclk = 173000000, |
| 4031 | .max_tv_pclk = 59000000, |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4032 | .calc_scaling = dispc_ovl_calc_scaling_34xx, |
| 4033 | .calc_core_clk = calc_core_clk_34xx, |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 4034 | .num_fifos = 3, |
Tomi Valkeinen | cffa947 | 2012-11-08 10:01:33 +0200 | [diff] [blame] | 4035 | .no_framedone_tv = true, |
Archit Taneja | 8bc6555 | 2013-12-17 16:40:21 +0530 | [diff] [blame] | 4036 | .set_max_preload = false, |
Tomi Valkeinen | f2aee31 | 2015-04-10 12:48:34 +0300 | [diff] [blame] | 4037 | .last_pixel_inc_missing = true, |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4038 | }; |
| 4039 | |
Tomi Valkeinen | ede9269 | 2015-06-04 14:12:16 +0300 | [diff] [blame] | 4040 | static const struct dispc_features omap34xx_rev3_0_dispc_feats = { |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4041 | .sw_start = 7, |
| 4042 | .fp_start = 19, |
| 4043 | .bp_start = 31, |
| 4044 | .sw_max = 256, |
| 4045 | .vp_max = 4095, |
| 4046 | .hp_max = 4096, |
Archit Taneja | 33b8992 | 2012-11-14 13:50:15 +0530 | [diff] [blame] | 4047 | .mgr_width_start = 10, |
| 4048 | .mgr_height_start = 26, |
| 4049 | .mgr_width_max = 2048, |
| 4050 | .mgr_height_max = 2048, |
Archit Taneja | ca5ca69 | 2013-03-26 19:15:22 +0530 | [diff] [blame] | 4051 | .max_lcd_pclk = 173000000, |
| 4052 | .max_tv_pclk = 59000000, |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4053 | .calc_scaling = dispc_ovl_calc_scaling_34xx, |
| 4054 | .calc_core_clk = calc_core_clk_34xx, |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 4055 | .num_fifos = 3, |
Tomi Valkeinen | cffa947 | 2012-11-08 10:01:33 +0200 | [diff] [blame] | 4056 | .no_framedone_tv = true, |
Archit Taneja | 8bc6555 | 2013-12-17 16:40:21 +0530 | [diff] [blame] | 4057 | .set_max_preload = false, |
Tomi Valkeinen | f2aee31 | 2015-04-10 12:48:34 +0300 | [diff] [blame] | 4058 | .last_pixel_inc_missing = true, |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4059 | }; |
| 4060 | |
Tomi Valkeinen | ede9269 | 2015-06-04 14:12:16 +0300 | [diff] [blame] | 4061 | static const struct dispc_features omap44xx_dispc_feats = { |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4062 | .sw_start = 7, |
| 4063 | .fp_start = 19, |
| 4064 | .bp_start = 31, |
| 4065 | .sw_max = 256, |
| 4066 | .vp_max = 4095, |
| 4067 | .hp_max = 4096, |
Archit Taneja | 33b8992 | 2012-11-14 13:50:15 +0530 | [diff] [blame] | 4068 | .mgr_width_start = 10, |
| 4069 | .mgr_height_start = 26, |
| 4070 | .mgr_width_max = 2048, |
| 4071 | .mgr_height_max = 2048, |
Archit Taneja | ca5ca69 | 2013-03-26 19:15:22 +0530 | [diff] [blame] | 4072 | .max_lcd_pclk = 170000000, |
| 4073 | .max_tv_pclk = 185625000, |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4074 | .calc_scaling = dispc_ovl_calc_scaling_44xx, |
| 4075 | .calc_core_clk = calc_core_clk_44xx, |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 4076 | .num_fifos = 5, |
Tomi Valkeinen | 66a0f9e | 2012-08-22 16:57:02 +0300 | [diff] [blame] | 4077 | .gfx_fifo_workaround = true, |
Archit Taneja | 8bc6555 | 2013-12-17 16:40:21 +0530 | [diff] [blame] | 4078 | .set_max_preload = true, |
Tomi Valkeinen | e5f8091 | 2015-10-21 13:08:59 +0300 | [diff] [blame] | 4079 | .supports_sync_align = true, |
Tomi Valkeinen | 20efbc3 | 2015-11-04 17:10:44 +0200 | [diff] [blame] | 4080 | .has_writeback = true, |
Tomi Valkeinen | 3a38ed53 | 2016-01-13 18:41:31 +0200 | [diff] [blame] | 4081 | .supports_double_pixel = true, |
Tomi Valkeinen | b7536d6 | 2016-01-13 18:41:36 +0200 | [diff] [blame] | 4082 | .reverse_ilace_field_order = true, |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 4083 | .has_gamma_table = true, |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4084 | .has_gamma_i734_bug = true, |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4085 | }; |
| 4086 | |
Tomi Valkeinen | ede9269 | 2015-06-04 14:12:16 +0300 | [diff] [blame] | 4087 | static const struct dispc_features omap54xx_dispc_feats = { |
Archit Taneja | 264236f | 2012-11-14 13:50:16 +0530 | [diff] [blame] | 4088 | .sw_start = 7, |
| 4089 | .fp_start = 19, |
| 4090 | .bp_start = 31, |
| 4091 | .sw_max = 256, |
| 4092 | .vp_max = 4095, |
| 4093 | .hp_max = 4096, |
| 4094 | .mgr_width_start = 11, |
| 4095 | .mgr_height_start = 27, |
| 4096 | .mgr_width_max = 4096, |
| 4097 | .mgr_height_max = 4096, |
Archit Taneja | ca5ca69 | 2013-03-26 19:15:22 +0530 | [diff] [blame] | 4098 | .max_lcd_pclk = 170000000, |
| 4099 | .max_tv_pclk = 186000000, |
Archit Taneja | 264236f | 2012-11-14 13:50:16 +0530 | [diff] [blame] | 4100 | .calc_scaling = dispc_ovl_calc_scaling_44xx, |
| 4101 | .calc_core_clk = calc_core_clk_44xx, |
| 4102 | .num_fifos = 5, |
| 4103 | .gfx_fifo_workaround = true, |
Archit Taneja | d0df9a2 | 2013-03-26 19:15:25 +0530 | [diff] [blame] | 4104 | .mstandby_workaround = true, |
Archit Taneja | 8bc6555 | 2013-12-17 16:40:21 +0530 | [diff] [blame] | 4105 | .set_max_preload = true, |
Tomi Valkeinen | e5f8091 | 2015-10-21 13:08:59 +0300 | [diff] [blame] | 4106 | .supports_sync_align = true, |
Tomi Valkeinen | 20efbc3 | 2015-11-04 17:10:44 +0200 | [diff] [blame] | 4107 | .has_writeback = true, |
Tomi Valkeinen | 3a38ed53 | 2016-01-13 18:41:31 +0200 | [diff] [blame] | 4108 | .supports_double_pixel = true, |
Tomi Valkeinen | b7536d6 | 2016-01-13 18:41:36 +0200 | [diff] [blame] | 4109 | .reverse_ilace_field_order = true, |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 4110 | .has_gamma_table = true, |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4111 | .has_gamma_i734_bug = true, |
Archit Taneja | 264236f | 2012-11-14 13:50:16 +0530 | [diff] [blame] | 4112 | }; |
| 4113 | |
Tomi Valkeinen | ede9269 | 2015-06-04 14:12:16 +0300 | [diff] [blame] | 4114 | static int dispc_init_features(struct platform_device *pdev) |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4115 | { |
| 4116 | const struct dispc_features *src; |
| 4117 | struct dispc_features *dst; |
| 4118 | |
Tomi Valkeinen | 84b47623 | 2012-09-28 12:54:03 +0300 | [diff] [blame] | 4119 | dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL); |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4120 | if (!dst) { |
Tomi Valkeinen | 84b47623 | 2012-09-28 12:54:03 +0300 | [diff] [blame] | 4121 | dev_err(&pdev->dev, "Failed to allocate DISPC Features\n"); |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4122 | return -ENOMEM; |
| 4123 | } |
| 4124 | |
Tomi Valkeinen | b2c7d54 | 2012-10-18 13:46:29 +0300 | [diff] [blame] | 4125 | switch (omapdss_get_version()) { |
Tomi Valkeinen | 84b47623 | 2012-09-28 12:54:03 +0300 | [diff] [blame] | 4126 | case OMAPDSS_VER_OMAP24xx: |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4127 | src = &omap24xx_dispc_feats; |
Tomi Valkeinen | 84b47623 | 2012-09-28 12:54:03 +0300 | [diff] [blame] | 4128 | break; |
| 4129 | |
| 4130 | case OMAPDSS_VER_OMAP34xx_ES1: |
| 4131 | src = &omap34xx_rev1_0_dispc_feats; |
| 4132 | break; |
| 4133 | |
| 4134 | case OMAPDSS_VER_OMAP34xx_ES3: |
| 4135 | case OMAPDSS_VER_OMAP3630: |
| 4136 | case OMAPDSS_VER_AM35xx: |
Sathya Prakash M R | d6279d4 | 2014-03-24 16:31:51 +0530 | [diff] [blame] | 4137 | case OMAPDSS_VER_AM43xx: |
Tomi Valkeinen | 84b47623 | 2012-09-28 12:54:03 +0300 | [diff] [blame] | 4138 | src = &omap34xx_rev3_0_dispc_feats; |
| 4139 | break; |
| 4140 | |
| 4141 | case OMAPDSS_VER_OMAP4430_ES1: |
| 4142 | case OMAPDSS_VER_OMAP4430_ES2: |
| 4143 | case OMAPDSS_VER_OMAP4: |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4144 | src = &omap44xx_dispc_feats; |
Tomi Valkeinen | 84b47623 | 2012-09-28 12:54:03 +0300 | [diff] [blame] | 4145 | break; |
| 4146 | |
| 4147 | case OMAPDSS_VER_OMAP5: |
Tomi Valkeinen | 9355092 | 2014-12-31 11:25:48 +0200 | [diff] [blame] | 4148 | case OMAPDSS_VER_DRA7xx: |
Archit Taneja | 264236f | 2012-11-14 13:50:16 +0530 | [diff] [blame] | 4149 | src = &omap54xx_dispc_feats; |
Tomi Valkeinen | 84b47623 | 2012-09-28 12:54:03 +0300 | [diff] [blame] | 4150 | break; |
| 4151 | |
| 4152 | default: |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4153 | return -ENODEV; |
| 4154 | } |
| 4155 | |
| 4156 | memcpy(dst, src, sizeof(*dst)); |
| 4157 | dispc.feat = dst; |
| 4158 | |
| 4159 | return 0; |
| 4160 | } |
| 4161 | |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 4162 | static irqreturn_t dispc_irq_handler(int irq, void *arg) |
| 4163 | { |
| 4164 | if (!dispc.is_enabled) |
| 4165 | return IRQ_NONE; |
| 4166 | |
| 4167 | return dispc.user_handler(irq, dispc.user_data); |
| 4168 | } |
| 4169 | |
Tomi Valkeinen | 96e2e63 | 2012-10-10 15:55:19 +0300 | [diff] [blame] | 4170 | int dispc_request_irq(irq_handler_t handler, void *dev_id) |
| 4171 | { |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 4172 | int r; |
| 4173 | |
| 4174 | if (dispc.user_handler != NULL) |
| 4175 | return -EBUSY; |
| 4176 | |
| 4177 | dispc.user_handler = handler; |
| 4178 | dispc.user_data = dev_id; |
| 4179 | |
| 4180 | /* ensure the dispc_irq_handler sees the values above */ |
| 4181 | smp_wmb(); |
| 4182 | |
| 4183 | r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler, |
| 4184 | IRQF_SHARED, "OMAP DISPC", &dispc); |
| 4185 | if (r) { |
| 4186 | dispc.user_handler = NULL; |
| 4187 | dispc.user_data = NULL; |
| 4188 | } |
| 4189 | |
| 4190 | return r; |
Tomi Valkeinen | 96e2e63 | 2012-10-10 15:55:19 +0300 | [diff] [blame] | 4191 | } |
Tomi Valkeinen | 348be69 | 2012-11-07 18:17:35 +0200 | [diff] [blame] | 4192 | EXPORT_SYMBOL(dispc_request_irq); |
Tomi Valkeinen | 96e2e63 | 2012-10-10 15:55:19 +0300 | [diff] [blame] | 4193 | |
| 4194 | void dispc_free_irq(void *dev_id) |
| 4195 | { |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 4196 | devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc); |
| 4197 | |
| 4198 | dispc.user_handler = NULL; |
| 4199 | dispc.user_data = NULL; |
Tomi Valkeinen | 96e2e63 | 2012-10-10 15:55:19 +0300 | [diff] [blame] | 4200 | } |
Tomi Valkeinen | 348be69 | 2012-11-07 18:17:35 +0200 | [diff] [blame] | 4201 | EXPORT_SYMBOL(dispc_free_irq); |
Tomi Valkeinen | 96e2e63 | 2012-10-10 15:55:19 +0300 | [diff] [blame] | 4202 | |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4203 | /* |
| 4204 | * Workaround for errata i734 in DSS dispc |
| 4205 | * - LCD1 Gamma Correction Is Not Working When GFX Pipe Is Disabled |
| 4206 | * |
| 4207 | * For gamma tables to work on LCD1 the GFX plane has to be used at |
| 4208 | * least once after DSS HW has come out of reset. The workaround |
| 4209 | * sets up a minimal LCD setup with GFX plane and waits for one |
| 4210 | * vertical sync irq before disabling the setup and continuing with |
| 4211 | * the context restore. The physical outputs are gated during the |
| 4212 | * operation. This workaround requires that gamma table's LOADMODE |
| 4213 | * is set to 0x2 in DISPC_CONTROL1 register. |
| 4214 | * |
| 4215 | * For details see: |
| 4216 | * OMAP543x Multimedia Device Silicon Revision 2.0 Silicon Errata |
| 4217 | * Literature Number: SWPZ037E |
| 4218 | * Or some other relevant errata document for the DSS IP version. |
| 4219 | */ |
| 4220 | |
| 4221 | static const struct dispc_errata_i734_data { |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4222 | struct videomode vm; |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4223 | struct omap_overlay_info ovli; |
| 4224 | struct omap_overlay_manager_info mgri; |
| 4225 | struct dss_lcd_mgr_config lcd_conf; |
| 4226 | } i734 = { |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4227 | .vm = { |
Peter Ujfalusi | fb7f3c4 | 2016-09-22 14:06:47 +0300 | [diff] [blame] | 4228 | .hactive = 8, .vactive = 1, |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4229 | .pixelclock = 16000000, |
Peter Ujfalusi | a85f4a8 | 2016-09-22 14:06:50 +0300 | [diff] [blame] | 4230 | .hsync_len = 8, .hfront_porch = 4, .hback_porch = 4, |
Peter Ujfalusi | 458540c | 2016-09-22 14:06:53 +0300 | [diff] [blame] | 4231 | .vsync_len = 1, .vfront_porch = 1, .vback_porch = 1, |
Peter Ujfalusi | 6b44cd2 | 2016-09-22 14:06:57 +0300 | [diff] [blame] | 4232 | |
Peter Ujfalusi | 3fa3ab4 | 2016-09-22 14:06:58 +0300 | [diff] [blame] | 4233 | .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW | |
Peter Ujfalusi | d34afb7 | 2016-09-22 14:07:01 +0300 | [diff] [blame] | 4234 | DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_SYNC_POSEDGE | |
| 4235 | DISPLAY_FLAGS_PIXDATA_POSEDGE, |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4236 | }, |
| 4237 | .ovli = { |
| 4238 | .screen_width = 1, |
| 4239 | .width = 1, .height = 1, |
| 4240 | .color_mode = OMAP_DSS_COLOR_RGB24U, |
| 4241 | .rotation = OMAP_DSS_ROT_0, |
| 4242 | .rotation_type = OMAP_DSS_ROT_DMA, |
| 4243 | .mirror = 0, |
| 4244 | .pos_x = 0, .pos_y = 0, |
| 4245 | .out_width = 0, .out_height = 0, |
| 4246 | .global_alpha = 0xff, |
| 4247 | .pre_mult_alpha = 0, |
| 4248 | .zorder = 0, |
| 4249 | }, |
| 4250 | .mgri = { |
| 4251 | .default_color = 0, |
| 4252 | .trans_enabled = false, |
| 4253 | .partial_alpha_enabled = false, |
| 4254 | .cpr_enable = false, |
| 4255 | }, |
| 4256 | .lcd_conf = { |
| 4257 | .io_pad_mode = DSS_IO_PAD_MODE_BYPASS, |
| 4258 | .stallmode = false, |
| 4259 | .fifohandcheck = false, |
| 4260 | .clock_info = { |
| 4261 | .lck_div = 1, |
| 4262 | .pck_div = 2, |
| 4263 | }, |
| 4264 | .video_port_width = 24, |
| 4265 | .lcden_sig_polarity = 0, |
| 4266 | }, |
| 4267 | }; |
| 4268 | |
| 4269 | static struct i734_buf { |
| 4270 | size_t size; |
| 4271 | dma_addr_t paddr; |
| 4272 | void *vaddr; |
| 4273 | } i734_buf; |
| 4274 | |
| 4275 | static int dispc_errata_i734_wa_init(void) |
| 4276 | { |
| 4277 | if (!dispc.feat->has_gamma_i734_bug) |
| 4278 | return 0; |
| 4279 | |
| 4280 | i734_buf.size = i734.ovli.width * i734.ovli.height * |
| 4281 | color_mode_to_bpp(i734.ovli.color_mode) / 8; |
| 4282 | |
| 4283 | i734_buf.vaddr = dma_alloc_writecombine(&dispc.pdev->dev, i734_buf.size, |
| 4284 | &i734_buf.paddr, GFP_KERNEL); |
| 4285 | if (!i734_buf.vaddr) { |
| 4286 | dev_err(&dispc.pdev->dev, "%s: dma_alloc_writecombine failed", |
| 4287 | __func__); |
| 4288 | return -ENOMEM; |
| 4289 | } |
| 4290 | |
| 4291 | return 0; |
| 4292 | } |
| 4293 | |
| 4294 | static void dispc_errata_i734_wa_fini(void) |
| 4295 | { |
| 4296 | if (!dispc.feat->has_gamma_i734_bug) |
| 4297 | return; |
| 4298 | |
| 4299 | dma_free_writecombine(&dispc.pdev->dev, i734_buf.size, i734_buf.vaddr, |
| 4300 | i734_buf.paddr); |
| 4301 | } |
| 4302 | |
| 4303 | static void dispc_errata_i734_wa(void) |
| 4304 | { |
| 4305 | u32 framedone_irq = dispc_mgr_get_framedone_irq(OMAP_DSS_CHANNEL_LCD); |
| 4306 | struct omap_overlay_info ovli; |
| 4307 | struct dss_lcd_mgr_config lcd_conf; |
| 4308 | u32 gatestate; |
| 4309 | unsigned int count; |
| 4310 | |
| 4311 | if (!dispc.feat->has_gamma_i734_bug) |
| 4312 | return; |
| 4313 | |
| 4314 | gatestate = REG_GET(DISPC_CONFIG, 8, 4); |
| 4315 | |
| 4316 | ovli = i734.ovli; |
| 4317 | ovli.paddr = i734_buf.paddr; |
| 4318 | lcd_conf = i734.lcd_conf; |
| 4319 | |
| 4320 | /* Gate all LCD1 outputs */ |
| 4321 | REG_FLD_MOD(DISPC_CONFIG, 0x1f, 8, 4); |
| 4322 | |
| 4323 | /* Setup and enable GFX plane */ |
| 4324 | dispc_ovl_set_channel_out(OMAP_DSS_GFX, OMAP_DSS_CHANNEL_LCD); |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4325 | dispc_ovl_setup(OMAP_DSS_GFX, &ovli, false, &i734.vm, false); |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4326 | dispc_ovl_enable(OMAP_DSS_GFX, true); |
| 4327 | |
| 4328 | /* Set up and enable display manager for LCD1 */ |
| 4329 | dispc_mgr_setup(OMAP_DSS_CHANNEL_LCD, &i734.mgri); |
| 4330 | dispc_calc_clock_rates(dss_get_dispc_clk_rate(), |
| 4331 | &lcd_conf.clock_info); |
| 4332 | dispc_mgr_set_lcd_config(OMAP_DSS_CHANNEL_LCD, &lcd_conf); |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4333 | dispc_mgr_set_timings(OMAP_DSS_CHANNEL_LCD, &i734.vm); |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4334 | |
| 4335 | dispc_clear_irqstatus(framedone_irq); |
| 4336 | |
| 4337 | /* Enable and shut the channel to produce just one frame */ |
| 4338 | dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, true); |
| 4339 | dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, false); |
| 4340 | |
| 4341 | /* Busy wait for framedone. We can't fiddle with irq handlers |
| 4342 | * in PM resume. Typically the loop runs less than 5 times and |
| 4343 | * waits less than a micro second. |
| 4344 | */ |
| 4345 | count = 0; |
| 4346 | while (!(dispc_read_irqstatus() & framedone_irq)) { |
| 4347 | if (count++ > 10000) { |
| 4348 | dev_err(&dispc.pdev->dev, "%s: framedone timeout\n", |
| 4349 | __func__); |
| 4350 | break; |
| 4351 | } |
| 4352 | } |
| 4353 | dispc_ovl_enable(OMAP_DSS_GFX, false); |
| 4354 | |
| 4355 | /* Clear all irq bits before continuing */ |
| 4356 | dispc_clear_irqstatus(0xffffffff); |
| 4357 | |
| 4358 | /* Restore the original state to LCD1 output gates */ |
| 4359 | REG_FLD_MOD(DISPC_CONFIG, gatestate, 8, 4); |
| 4360 | } |
| 4361 | |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4362 | /* DISPC HW IP initialisation */ |
Tomi Valkeinen | 736e60d | 2015-06-04 15:22:23 +0300 | [diff] [blame] | 4363 | static int dispc_bind(struct device *dev, struct device *master, void *data) |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4364 | { |
Tomi Valkeinen | 736e60d | 2015-06-04 15:22:23 +0300 | [diff] [blame] | 4365 | struct platform_device *pdev = to_platform_device(dev); |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4366 | u32 rev; |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 4367 | int r = 0; |
Senthilvadivu Guruswamy | ea9da36 | 2011-01-24 06:22:04 +0000 | [diff] [blame] | 4368 | struct resource *dispc_mem; |
Tomi Valkeinen | 0006fd6 | 2014-09-05 19:15:03 +0000 | [diff] [blame] | 4369 | struct device_node *np = pdev->dev.of_node; |
Senthilvadivu Guruswamy | ea9da36 | 2011-01-24 06:22:04 +0000 | [diff] [blame] | 4370 | |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4371 | dispc.pdev = pdev; |
| 4372 | |
Tomi Valkeinen | d49cd15 | 2014-11-10 12:23:00 +0200 | [diff] [blame] | 4373 | spin_lock_init(&dispc.control_lock); |
| 4374 | |
Tomi Valkeinen | 84b47623 | 2012-09-28 12:54:03 +0300 | [diff] [blame] | 4375 | r = dispc_init_features(dispc.pdev); |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4376 | if (r) |
| 4377 | return r; |
| 4378 | |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4379 | r = dispc_errata_i734_wa_init(); |
| 4380 | if (r) |
| 4381 | return r; |
| 4382 | |
Senthilvadivu Guruswamy | ea9da36 | 2011-01-24 06:22:04 +0000 | [diff] [blame] | 4383 | dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0); |
| 4384 | if (!dispc_mem) { |
| 4385 | DSSERR("can't get IORESOURCE_MEM DISPC\n"); |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 4386 | return -EINVAL; |
Senthilvadivu Guruswamy | ea9da36 | 2011-01-24 06:22:04 +0000 | [diff] [blame] | 4387 | } |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 4388 | |
Julia Lawall | 6e2a14d | 2012-01-24 14:00:45 +0100 | [diff] [blame] | 4389 | dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start, |
| 4390 | resource_size(dispc_mem)); |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4391 | if (!dispc.base) { |
| 4392 | DSSERR("can't ioremap DISPC\n"); |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 4393 | return -ENOMEM; |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 4394 | } |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 4395 | |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 4396 | dispc.irq = platform_get_irq(dispc.pdev, 0); |
| 4397 | if (dispc.irq < 0) { |
| 4398 | DSSERR("platform_get_irq failed\n"); |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 4399 | return -ENODEV; |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 4400 | } |
| 4401 | |
Tomi Valkeinen | 0006fd6 | 2014-09-05 19:15:03 +0000 | [diff] [blame] | 4402 | if (np && of_property_read_bool(np, "syscon-pol")) { |
| 4403 | dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol"); |
| 4404 | if (IS_ERR(dispc.syscon_pol)) { |
| 4405 | dev_err(&pdev->dev, "failed to get syscon-pol regmap\n"); |
| 4406 | return PTR_ERR(dispc.syscon_pol); |
| 4407 | } |
| 4408 | |
| 4409 | if (of_property_read_u32_index(np, "syscon-pol", 1, |
| 4410 | &dispc.syscon_pol_offset)) { |
| 4411 | dev_err(&pdev->dev, "failed to get syscon-pol offset\n"); |
| 4412 | return -EINVAL; |
| 4413 | } |
| 4414 | } |
| 4415 | |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 4416 | r = dispc_init_gamma_tables(); |
| 4417 | if (r) |
| 4418 | return r; |
| 4419 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4420 | pm_runtime_enable(&pdev->dev); |
| 4421 | |
| 4422 | r = dispc_runtime_get(); |
| 4423 | if (r) |
| 4424 | goto err_runtime_get; |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4425 | |
| 4426 | _omap_dispc_initial_config(); |
| 4427 | |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4428 | rev = dispc_read_reg(DISPC_REVISION); |
Sumit Semwal | a06b62f | 2011-01-24 06:22:03 +0000 | [diff] [blame] | 4429 | dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n", |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4430 | FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0)); |
| 4431 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4432 | dispc_runtime_put(); |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4433 | |
Tomi Valkeinen | e40402c | 2012-03-02 18:01:07 +0200 | [diff] [blame] | 4434 | dss_debugfs_create_file("dispc", dispc_dump_regs); |
| 4435 | |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4436 | return 0; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4437 | |
| 4438 | err_runtime_get: |
| 4439 | pm_runtime_disable(&pdev->dev); |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 4440 | return r; |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4441 | } |
| 4442 | |
Tomi Valkeinen | 736e60d | 2015-06-04 15:22:23 +0300 | [diff] [blame] | 4443 | static void dispc_unbind(struct device *dev, struct device *master, |
| 4444 | void *data) |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4445 | { |
Tomi Valkeinen | 736e60d | 2015-06-04 15:22:23 +0300 | [diff] [blame] | 4446 | pm_runtime_disable(dev); |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4447 | |
| 4448 | dispc_errata_i734_wa_fini(); |
Tomi Valkeinen | 736e60d | 2015-06-04 15:22:23 +0300 | [diff] [blame] | 4449 | } |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 4450 | |
Tomi Valkeinen | 736e60d | 2015-06-04 15:22:23 +0300 | [diff] [blame] | 4451 | static const struct component_ops dispc_component_ops = { |
| 4452 | .bind = dispc_bind, |
| 4453 | .unbind = dispc_unbind, |
| 4454 | }; |
| 4455 | |
| 4456 | static int dispc_probe(struct platform_device *pdev) |
| 4457 | { |
| 4458 | return component_add(&pdev->dev, &dispc_component_ops); |
| 4459 | } |
| 4460 | |
| 4461 | static int dispc_remove(struct platform_device *pdev) |
| 4462 | { |
| 4463 | component_del(&pdev->dev, &dispc_component_ops); |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4464 | return 0; |
| 4465 | } |
| 4466 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4467 | static int dispc_runtime_suspend(struct device *dev) |
| 4468 | { |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 4469 | dispc.is_enabled = false; |
| 4470 | /* ensure the dispc_irq_handler sees the is_enabled value */ |
| 4471 | smp_wmb(); |
| 4472 | /* wait for current handler to finish before turning the DISPC off */ |
| 4473 | synchronize_irq(dispc.irq); |
| 4474 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4475 | dispc_save_context(); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4476 | |
| 4477 | return 0; |
| 4478 | } |
| 4479 | |
| 4480 | static int dispc_runtime_resume(struct device *dev) |
| 4481 | { |
Tomi Valkeinen | 9229b51 | 2014-02-14 09:37:09 +0200 | [diff] [blame] | 4482 | /* |
| 4483 | * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME) |
| 4484 | * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in |
| 4485 | * _omap_dispc_initial_config(). We can thus use it to detect if |
| 4486 | * we have lost register context. |
| 4487 | */ |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 4488 | if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) { |
| 4489 | _omap_dispc_initial_config(); |
Tomi Valkeinen | 9229b51 | 2014-02-14 09:37:09 +0200 | [diff] [blame] | 4490 | |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4491 | dispc_errata_i734_wa(); |
| 4492 | |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 4493 | dispc_restore_context(); |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 4494 | |
| 4495 | dispc_restore_gamma_tables(); |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 4496 | } |
Tomi Valkeinen | be07dcd7 | 2013-11-21 16:01:40 +0200 | [diff] [blame] | 4497 | |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 4498 | dispc.is_enabled = true; |
| 4499 | /* ensure the dispc_irq_handler sees the is_enabled value */ |
| 4500 | smp_wmb(); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4501 | |
| 4502 | return 0; |
| 4503 | } |
| 4504 | |
| 4505 | static const struct dev_pm_ops dispc_pm_ops = { |
| 4506 | .runtime_suspend = dispc_runtime_suspend, |
| 4507 | .runtime_resume = dispc_runtime_resume, |
| 4508 | }; |
| 4509 | |
Tomi Valkeinen | d7977f8 | 2013-12-17 11:54:02 +0200 | [diff] [blame] | 4510 | static const struct of_device_id dispc_of_match[] = { |
| 4511 | { .compatible = "ti,omap2-dispc", }, |
| 4512 | { .compatible = "ti,omap3-dispc", }, |
| 4513 | { .compatible = "ti,omap4-dispc", }, |
Tomi Valkeinen | 2e7e6b6 | 2014-04-16 13:16:43 +0300 | [diff] [blame] | 4514 | { .compatible = "ti,omap5-dispc", }, |
Tomi Valkeinen | 9355092 | 2014-12-31 11:25:48 +0200 | [diff] [blame] | 4515 | { .compatible = "ti,dra7-dispc", }, |
Tomi Valkeinen | d7977f8 | 2013-12-17 11:54:02 +0200 | [diff] [blame] | 4516 | {}, |
| 4517 | }; |
| 4518 | |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4519 | static struct platform_driver omap_dispchw_driver = { |
Tomi Valkeinen | 736e60d | 2015-06-04 15:22:23 +0300 | [diff] [blame] | 4520 | .probe = dispc_probe, |
| 4521 | .remove = dispc_remove, |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4522 | .driver = { |
| 4523 | .name = "omapdss_dispc", |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4524 | .pm = &dispc_pm_ops, |
Tomi Valkeinen | d7977f8 | 2013-12-17 11:54:02 +0200 | [diff] [blame] | 4525 | .of_match_table = dispc_of_match, |
Tomi Valkeinen | 422ccbd | 2014-10-16 09:54:25 +0300 | [diff] [blame] | 4526 | .suppress_bind_attrs = true, |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4527 | }, |
| 4528 | }; |
| 4529 | |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 4530 | int __init dispc_init_platform_driver(void) |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4531 | { |
Tomi Valkeinen | 736e60d | 2015-06-04 15:22:23 +0300 | [diff] [blame] | 4532 | return platform_driver_register(&omap_dispchw_driver); |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4533 | } |
| 4534 | |
Tomi Valkeinen | ede9269 | 2015-06-04 14:12:16 +0300 | [diff] [blame] | 4535 | void dispc_uninit_platform_driver(void) |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4536 | { |
Tomi Valkeinen | 04c742c | 2012-02-23 15:32:37 +0200 | [diff] [blame] | 4537 | platform_driver_unregister(&omap_dispchw_driver); |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4538 | } |