blob: 53d08dc4ef5a7a5f45f5490f644edd0517cf6789 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030038#include <linux/sizes.h>
Tomi Valkeinen0006fd62014-09-05 19:15:03 +000039#include <linux/mfd/syscon.h>
40#include <linux/regmap.h>
41#include <linux/of.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030042#include <linux/component.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020043
Peter Ujfalusi32043da2016-05-27 14:40:49 +030044#include "omapdss.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053046#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053047#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
49/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000050#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020051
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030052enum omap_burst_size {
53 BURST_SIZE_X2 = 0,
54 BURST_SIZE_X4 = 1,
55 BURST_SIZE_X8 = 2,
56};
57
Tomi Valkeinen80c39712009-11-12 11:41:42 +020058#define REG_GET(idx, start, end) \
59 FLD_GET(dispc_read_reg(idx), start, end)
60
61#define REG_FLD_MOD(idx, val, start, end) \
62 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
63
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053064struct dispc_features {
65 u8 sw_start;
66 u8 fp_start;
67 u8 bp_start;
68 u16 sw_max;
69 u16 vp_max;
70 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053071 u8 mgr_width_start;
72 u8 mgr_height_start;
73 u16 mgr_width_max;
74 u16 mgr_height_max;
Archit Tanejaca5ca692013-03-26 19:15:22 +053075 unsigned long max_lcd_pclk;
76 unsigned long max_tv_pclk;
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +030077 int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030078 const struct videomode *vm,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053079 u16 width, u16 height, u16 out_width, u16 out_height,
80 enum omap_color_mode color_mode, bool *five_taps,
81 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053082 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +030083 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +053084 u16 width, u16 height, u16 out_width, u16 out_height,
85 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030086 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030087
88 /* swap GFX & WB fifos */
89 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +020090
91 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
92 bool no_framedone_tv:1;
Archit Tanejad0df9a22013-03-26 19:15:25 +053093
94 /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
95 bool mstandby_workaround:1;
Archit Taneja8bc65552013-12-17 16:40:21 +053096
97 bool set_max_preload:1;
Tomi Valkeinenf2aee312015-04-10 12:48:34 +030098
99 /* PIXEL_INC is not added to the last pixel of a line */
100 bool last_pixel_inc_missing:1;
Tomi Valkeinene5f80912015-10-21 13:08:59 +0300101
102 /* POL_FREQ has ALIGN bit */
103 bool supports_sync_align:1;
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200104
105 bool has_writeback:1;
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +0200106
107 bool supports_double_pixel:1;
Tomi Valkeinenb7536d62016-01-13 18:41:36 +0200108
109 /*
110 * Field order for VENC is different than HDMI. We should handle this in
111 * some intelligent manner, but as the SoCs have either HDMI or VENC,
112 * never both, we can just use this flag for now.
113 */
114 bool reverse_ilace_field_order:1;
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300115
116 bool has_gamma_table:1;
Jyri Sarhafbff0102016-06-07 15:09:16 +0300117
118 bool has_gamma_i734_bug:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530119};
120
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300121#define DISPC_MAX_NR_FIFOS 5
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300122#define DISPC_MAX_CHANNEL_GAMMA 4
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300123
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200124static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000125 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200126 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300127
archit tanejaaffe3602011-02-23 08:41:03 +0000128 int irq;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300129 irq_handler_t user_handler;
130 void *user_data;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200131
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200132 unsigned long core_clk_rate;
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300133 unsigned long tv_pclk_rate;
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200134
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300135 u32 fifo_size[DISPC_MAX_NR_FIFOS];
136 /* maps which plane is using a fifo. fifo-id -> plane-id */
137 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200138
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300139 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200140 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200141
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300142 u32 *gamma_table[DISPC_MAX_CHANNEL_GAMMA];
143
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530144 const struct dispc_features *feat;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300145
146 bool is_enabled;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +0000147
148 struct regmap *syscon_pol;
149 u32 syscon_pol_offset;
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200150
151 /* DISPC_CONTROL & DISPC_CONFIG lock*/
152 spinlock_t control_lock;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200153} dispc;
154
Amber Jain0d66cbb2011-05-19 19:47:54 +0530155enum omap_color_component {
156 /* used for all color formats for OMAP3 and earlier
157 * and for RGB and Y color component on OMAP4
158 */
159 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
160 /* used for UV component for
161 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
162 * color formats on OMAP4
163 */
164 DISPC_COLOR_COMPONENT_UV = 1 << 1,
165};
166
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530167enum mgr_reg_fields {
168 DISPC_MGR_FLD_ENABLE,
169 DISPC_MGR_FLD_STNTFT,
170 DISPC_MGR_FLD_GO,
171 DISPC_MGR_FLD_TFTDATALINES,
172 DISPC_MGR_FLD_STALLMODE,
173 DISPC_MGR_FLD_TCKENABLE,
174 DISPC_MGR_FLD_TCKSELECTION,
175 DISPC_MGR_FLD_CPR,
176 DISPC_MGR_FLD_FIFOHANDCHECK,
177 /* used to maintain a count of the above fields */
178 DISPC_MGR_FLD_NUM,
179};
180
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300181struct dispc_reg_field {
182 u16 reg;
183 u8 high;
184 u8 low;
185};
186
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300187struct dispc_gamma_desc {
188 u32 len;
189 u32 bits;
190 u16 reg;
191 bool has_index;
192};
193
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530194static const struct {
195 const char *name;
196 u32 vsync_irq;
197 u32 framedone_irq;
198 u32 sync_lost_irq;
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300199 struct dispc_gamma_desc gamma;
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300200 struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530201} mgr_desc[] = {
202 [OMAP_DSS_CHANNEL_LCD] = {
203 .name = "LCD",
204 .vsync_irq = DISPC_IRQ_VSYNC,
205 .framedone_irq = DISPC_IRQ_FRAMEDONE,
206 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300207 .gamma = {
208 .len = 256,
209 .bits = 8,
210 .reg = DISPC_GAMMA_TABLE0,
211 .has_index = true,
212 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530213 .reg_desc = {
214 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
215 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
216 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
217 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
218 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
219 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
220 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
221 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
222 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
223 },
224 },
225 [OMAP_DSS_CHANNEL_DIGIT] = {
226 .name = "DIGIT",
227 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200228 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530229 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300230 .gamma = {
231 .len = 1024,
232 .bits = 10,
233 .reg = DISPC_GAMMA_TABLE2,
234 .has_index = false,
235 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530236 .reg_desc = {
237 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
238 [DISPC_MGR_FLD_STNTFT] = { },
239 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
240 [DISPC_MGR_FLD_TFTDATALINES] = { },
241 [DISPC_MGR_FLD_STALLMODE] = { },
242 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
243 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
244 [DISPC_MGR_FLD_CPR] = { },
245 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
246 },
247 },
248 [OMAP_DSS_CHANNEL_LCD2] = {
249 .name = "LCD2",
250 .vsync_irq = DISPC_IRQ_VSYNC2,
251 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
252 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300253 .gamma = {
254 .len = 256,
255 .bits = 8,
256 .reg = DISPC_GAMMA_TABLE1,
257 .has_index = true,
258 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530259 .reg_desc = {
260 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
261 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
262 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
263 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
264 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
265 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
266 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
267 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
268 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
269 },
270 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530271 [OMAP_DSS_CHANNEL_LCD3] = {
272 .name = "LCD3",
273 .vsync_irq = DISPC_IRQ_VSYNC3,
274 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
275 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300276 .gamma = {
277 .len = 256,
278 .bits = 8,
279 .reg = DISPC_GAMMA_TABLE3,
280 .has_index = true,
281 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530282 .reg_desc = {
283 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
284 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
285 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
286 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
287 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
288 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
289 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
290 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
291 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
292 },
293 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530294};
295
Archit Taneja6e5264b2012-09-11 12:04:47 +0530296struct color_conv_coef {
297 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
298 int full_range;
299};
300
Tomi Valkeinen65904152015-11-04 17:10:57 +0200301static unsigned long dispc_fclk_rate(void);
302static unsigned long dispc_core_clk_rate(void);
303static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
304static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
305
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530306static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
307static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200308
Archit Taneja55978cc2011-05-06 11:45:51 +0530309static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200310{
Archit Taneja55978cc2011-05-06 11:45:51 +0530311 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200312}
313
Archit Taneja55978cc2011-05-06 11:45:51 +0530314static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200315{
Archit Taneja55978cc2011-05-06 11:45:51 +0530316 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200317}
318
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530319static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
320{
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300321 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530322 return REG_GET(rfld.reg, rfld.high, rfld.low);
323}
324
325static void mgr_fld_write(enum omap_channel channel,
326 enum mgr_reg_fields regfld, int val) {
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300327 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200328 const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
329 unsigned long flags;
330
331 if (need_lock)
332 spin_lock_irqsave(&dispc.control_lock, flags);
333
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530334 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200335
336 if (need_lock)
337 spin_unlock_irqrestore(&dispc.control_lock, flags);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530338}
339
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200340#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530341 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200342#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530343 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200344
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300345static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200346{
Archit Tanejac6104b82011-08-05 19:06:02 +0530347 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200348
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300349 DSSDBG("dispc_save_context\n");
350
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200351 SR(IRQENABLE);
352 SR(CONTROL);
353 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200354 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530355 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
356 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300357 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000358 if (dss_has_feature(FEAT_MGR_LCD2)) {
359 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000360 SR(CONFIG2);
361 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530362 if (dss_has_feature(FEAT_MGR_LCD3)) {
363 SR(CONTROL3);
364 SR(CONFIG3);
365 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200366
Archit Tanejac6104b82011-08-05 19:06:02 +0530367 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
368 SR(DEFAULT_COLOR(i));
369 SR(TRANS_COLOR(i));
370 SR(SIZE_MGR(i));
371 if (i == OMAP_DSS_CHANNEL_DIGIT)
372 continue;
373 SR(TIMING_H(i));
374 SR(TIMING_V(i));
375 SR(POL_FREQ(i));
376 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200377
Archit Tanejac6104b82011-08-05 19:06:02 +0530378 SR(DATA_CYCLE1(i));
379 SR(DATA_CYCLE2(i));
380 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200381
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300382 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530383 SR(CPR_COEF_R(i));
384 SR(CPR_COEF_G(i));
385 SR(CPR_COEF_B(i));
386 }
387 }
388
389 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
390 SR(OVL_BA0(i));
391 SR(OVL_BA1(i));
392 SR(OVL_POSITION(i));
393 SR(OVL_SIZE(i));
394 SR(OVL_ATTRIBUTES(i));
395 SR(OVL_FIFO_THRESHOLD(i));
396 SR(OVL_ROW_INC(i));
397 SR(OVL_PIXEL_INC(i));
398 if (dss_has_feature(FEAT_PRELOAD))
399 SR(OVL_PRELOAD(i));
400 if (i == OMAP_DSS_GFX) {
401 SR(OVL_WINDOW_SKIP(i));
402 SR(OVL_TABLE_BA(i));
403 continue;
404 }
405 SR(OVL_FIR(i));
406 SR(OVL_PICTURE_SIZE(i));
407 SR(OVL_ACCU0(i));
408 SR(OVL_ACCU1(i));
409
410 for (j = 0; j < 8; j++)
411 SR(OVL_FIR_COEF_H(i, j));
412
413 for (j = 0; j < 8; j++)
414 SR(OVL_FIR_COEF_HV(i, j));
415
416 for (j = 0; j < 5; j++)
417 SR(OVL_CONV_COEF(i, j));
418
419 if (dss_has_feature(FEAT_FIR_COEF_V)) {
420 for (j = 0; j < 8; j++)
421 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300422 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000423
Archit Tanejac6104b82011-08-05 19:06:02 +0530424 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
425 SR(OVL_BA0_UV(i));
426 SR(OVL_BA1_UV(i));
427 SR(OVL_FIR2(i));
428 SR(OVL_ACCU2_0(i));
429 SR(OVL_ACCU2_1(i));
430
431 for (j = 0; j < 8; j++)
432 SR(OVL_FIR_COEF_H2(i, j));
433
434 for (j = 0; j < 8; j++)
435 SR(OVL_FIR_COEF_HV2(i, j));
436
437 for (j = 0; j < 8; j++)
438 SR(OVL_FIR_COEF_V2(i, j));
439 }
440 if (dss_has_feature(FEAT_ATTR2))
441 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000442 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200443
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600444 if (dss_has_feature(FEAT_CORE_CLK_DIV))
445 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300446
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300447 dispc.ctx_valid = true;
448
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200449 DSSDBG("context saved\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200450}
451
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300452static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200453{
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200454 int i, j;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300455
456 DSSDBG("dispc_restore_context\n");
457
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300458 if (!dispc.ctx_valid)
459 return;
460
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200461 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200462 /*RR(CONTROL);*/
463 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200464 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530465 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
466 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300467 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530468 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000469 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530470 if (dss_has_feature(FEAT_MGR_LCD3))
471 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200472
Archit Tanejac6104b82011-08-05 19:06:02 +0530473 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
474 RR(DEFAULT_COLOR(i));
475 RR(TRANS_COLOR(i));
476 RR(SIZE_MGR(i));
477 if (i == OMAP_DSS_CHANNEL_DIGIT)
478 continue;
479 RR(TIMING_H(i));
480 RR(TIMING_V(i));
481 RR(POL_FREQ(i));
482 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530483
Archit Tanejac6104b82011-08-05 19:06:02 +0530484 RR(DATA_CYCLE1(i));
485 RR(DATA_CYCLE2(i));
486 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000487
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300488 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530489 RR(CPR_COEF_R(i));
490 RR(CPR_COEF_G(i));
491 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300492 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000493 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200494
Archit Tanejac6104b82011-08-05 19:06:02 +0530495 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
496 RR(OVL_BA0(i));
497 RR(OVL_BA1(i));
498 RR(OVL_POSITION(i));
499 RR(OVL_SIZE(i));
500 RR(OVL_ATTRIBUTES(i));
501 RR(OVL_FIFO_THRESHOLD(i));
502 RR(OVL_ROW_INC(i));
503 RR(OVL_PIXEL_INC(i));
504 if (dss_has_feature(FEAT_PRELOAD))
505 RR(OVL_PRELOAD(i));
506 if (i == OMAP_DSS_GFX) {
507 RR(OVL_WINDOW_SKIP(i));
508 RR(OVL_TABLE_BA(i));
509 continue;
510 }
511 RR(OVL_FIR(i));
512 RR(OVL_PICTURE_SIZE(i));
513 RR(OVL_ACCU0(i));
514 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200515
Archit Tanejac6104b82011-08-05 19:06:02 +0530516 for (j = 0; j < 8; j++)
517 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200518
Archit Tanejac6104b82011-08-05 19:06:02 +0530519 for (j = 0; j < 8; j++)
520 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200521
Archit Tanejac6104b82011-08-05 19:06:02 +0530522 for (j = 0; j < 5; j++)
523 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200524
Archit Tanejac6104b82011-08-05 19:06:02 +0530525 if (dss_has_feature(FEAT_FIR_COEF_V)) {
526 for (j = 0; j < 8; j++)
527 RR(OVL_FIR_COEF_V(i, j));
528 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200529
Archit Tanejac6104b82011-08-05 19:06:02 +0530530 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
531 RR(OVL_BA0_UV(i));
532 RR(OVL_BA1_UV(i));
533 RR(OVL_FIR2(i));
534 RR(OVL_ACCU2_0(i));
535 RR(OVL_ACCU2_1(i));
536
537 for (j = 0; j < 8; j++)
538 RR(OVL_FIR_COEF_H2(i, j));
539
540 for (j = 0; j < 8; j++)
541 RR(OVL_FIR_COEF_HV2(i, j));
542
543 for (j = 0; j < 8; j++)
544 RR(OVL_FIR_COEF_V2(i, j));
545 }
546 if (dss_has_feature(FEAT_ATTR2))
547 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300548 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200549
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600550 if (dss_has_feature(FEAT_CORE_CLK_DIV))
551 RR(DIVISOR);
552
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200553 /* enable last, because LCD & DIGIT enable are here */
554 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000555 if (dss_has_feature(FEAT_MGR_LCD2))
556 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530557 if (dss_has_feature(FEAT_MGR_LCD3))
558 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200559 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300560 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200561
562 /*
563 * enable last so IRQs won't trigger before
564 * the context is fully restored
565 */
566 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300567
568 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200569}
570
571#undef SR
572#undef RR
573
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300574int dispc_runtime_get(void)
575{
576 int r;
577
578 DSSDBG("dispc_runtime_get\n");
579
580 r = pm_runtime_get_sync(&dispc.pdev->dev);
581 WARN_ON(r < 0);
582 return r < 0 ? r : 0;
583}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200584EXPORT_SYMBOL(dispc_runtime_get);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300585
586void dispc_runtime_put(void)
587{
588 int r;
589
590 DSSDBG("dispc_runtime_put\n");
591
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200592 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300593 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300594}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200595EXPORT_SYMBOL(dispc_runtime_put);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300596
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200597u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
598{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530599 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200600}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200601EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200602
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200603u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
604{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200605 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
606 return 0;
607
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530608 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200609}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200610EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200611
Tomi Valkeinencb699202012-10-17 10:38:52 +0300612u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
613{
614 return mgr_desc[channel].sync_lost_irq;
615}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200616EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
Tomi Valkeinencb699202012-10-17 10:38:52 +0300617
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530618u32 dispc_wb_get_framedone_irq(void)
619{
620 return DISPC_IRQ_FRAMEDONEWB;
621}
622
Laurent Pinchart03af8152016-04-18 03:09:48 +0300623void dispc_mgr_enable(enum omap_channel channel, bool enable)
624{
625 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
626 /* flush posted write */
627 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
628}
629EXPORT_SYMBOL(dispc_mgr_enable);
630
631static bool dispc_mgr_is_enabled(enum omap_channel channel)
632{
633 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
634}
635
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300636bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200637{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530638 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200639}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200640EXPORT_SYMBOL(dispc_mgr_go_busy);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200641
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300642void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200643{
Luis de Bethencourt0bcfdba2015-10-15 13:29:38 +0100644 WARN_ON(!dispc_mgr_is_enabled(channel));
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300645 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200646
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530647 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200648
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530649 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200650}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200651EXPORT_SYMBOL(dispc_mgr_go);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200652
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530653bool dispc_wb_go_busy(void)
654{
655 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
656}
657
658void dispc_wb_go(void)
659{
660 enum omap_plane plane = OMAP_DSS_WB;
661 bool enable, go;
662
663 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
664
665 if (!enable)
666 return;
667
668 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
669 if (go) {
670 DSSERR("GO bit not down for WB\n");
671 return;
672 }
673
674 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
675}
676
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300677static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200678{
Archit Taneja9b372c22011-05-06 11:45:49 +0530679 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200680}
681
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300682static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200683{
Archit Taneja9b372c22011-05-06 11:45:49 +0530684 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200685}
686
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300687static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200688{
Archit Taneja9b372c22011-05-06 11:45:49 +0530689 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200690}
691
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300692static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530693{
694 BUG_ON(plane == OMAP_DSS_GFX);
695
696 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
697}
698
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300699static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
700 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530701{
702 BUG_ON(plane == OMAP_DSS_GFX);
703
704 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
705}
706
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300707static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530708{
709 BUG_ON(plane == OMAP_DSS_GFX);
710
711 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
712}
713
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530714static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
715 int fir_vinc, int five_taps,
716 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200717{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530718 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200719 int i;
720
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530721 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
722 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200723
724 for (i = 0; i < 8; i++) {
725 u32 h, hv;
726
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530727 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
728 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
729 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
730 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
731 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
732 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
733 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
734 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200735
Amber Jain0d66cbb2011-05-19 19:47:54 +0530736 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300737 dispc_ovl_write_firh_reg(plane, i, h);
738 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530739 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300740 dispc_ovl_write_firh2_reg(plane, i, h);
741 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530742 }
743
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200744 }
745
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200746 if (five_taps) {
747 for (i = 0; i < 8; i++) {
748 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530749 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
750 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530751 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300752 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530753 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300754 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200755 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200756 }
757}
758
Archit Taneja6e5264b2012-09-11 12:04:47 +0530759
760static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
761 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200762{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200763#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
764
Archit Taneja6e5264b2012-09-11 12:04:47 +0530765 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
766 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
767 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
768 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
769 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200770
Archit Taneja6e5264b2012-09-11 12:04:47 +0530771 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200772
773#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200774}
775
Archit Taneja6e5264b2012-09-11 12:04:47 +0530776static void dispc_setup_color_conv_coef(void)
777{
778 int i;
779 int num_ovl = dss_feat_get_num_ovls();
Archit Taneja6e5264b2012-09-11 12:04:47 +0530780 const struct color_conv_coef ctbl_bt601_5_ovl = {
Tomi Valkeinen7d18bbe2015-11-04 17:10:52 +0200781 /* YUV -> RGB */
Archit Taneja6e5264b2012-09-11 12:04:47 +0530782 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
783 };
784 const struct color_conv_coef ctbl_bt601_5_wb = {
Tomi Valkeinen7d18bbe2015-11-04 17:10:52 +0200785 /* RGB -> YUV */
786 66, 129, 25, 112, -94, -18, -38, -74, 112, 0,
Archit Taneja6e5264b2012-09-11 12:04:47 +0530787 };
788
789 for (i = 1; i < num_ovl; i++)
790 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
791
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200792 if (dispc.feat->has_writeback)
793 dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
Archit Taneja6e5264b2012-09-11 12:04:47 +0530794}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200795
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300796static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200797{
Archit Taneja9b372c22011-05-06 11:45:49 +0530798 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200799}
800
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300801static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200802{
Archit Taneja9b372c22011-05-06 11:45:49 +0530803 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200804}
805
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300806static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530807{
808 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
809}
810
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300811static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530812{
813 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
814}
815
Archit Tanejad79db852012-09-22 12:30:17 +0530816static void dispc_ovl_set_pos(enum omap_plane plane,
817 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200818{
Archit Tanejad79db852012-09-22 12:30:17 +0530819 u32 val;
820
821 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
822 return;
823
824 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530825
826 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200827}
828
Archit Taneja78b687f2012-09-21 14:51:49 +0530829static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
830 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200831{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200832 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530833
Archit Taneja36d87d92012-07-28 22:59:03 +0530834 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530835 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
836 else
837 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200838}
839
Archit Taneja78b687f2012-09-21 14:51:49 +0530840static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
841 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200842{
843 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200844
845 BUG_ON(plane == OMAP_DSS_GFX);
846
847 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530848
Archit Taneja36d87d92012-07-28 22:59:03 +0530849 if (plane == OMAP_DSS_WB)
850 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
851 else
852 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200853}
854
Archit Taneja5b54ed32012-09-26 16:55:27 +0530855static void dispc_ovl_set_zorder(enum omap_plane plane,
856 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530857{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530858 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530859 return;
860
861 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
862}
863
864static void dispc_ovl_enable_zorder_planes(void)
865{
866 int i;
867
868 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
869 return;
870
871 for (i = 0; i < dss_feat_get_num_ovls(); i++)
872 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
873}
874
Archit Taneja5b54ed32012-09-26 16:55:27 +0530875static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
876 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100877{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530878 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100879 return;
880
Archit Taneja9b372c22011-05-06 11:45:49 +0530881 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100882}
883
Archit Taneja5b54ed32012-09-26 16:55:27 +0530884static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
885 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200886{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530887 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300888 int shift;
889
Archit Taneja5b54ed32012-09-26 16:55:27 +0530890 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100891 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530892
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300893 shift = shifts[plane];
894 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200895}
896
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300897static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200898{
Archit Taneja9b372c22011-05-06 11:45:49 +0530899 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200900}
901
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300902static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200903{
Archit Taneja9b372c22011-05-06 11:45:49 +0530904 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200905}
906
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300907static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200908 enum omap_color_mode color_mode)
909{
910 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530911 if (plane != OMAP_DSS_GFX) {
912 switch (color_mode) {
913 case OMAP_DSS_COLOR_NV12:
914 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530915 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530916 m = 0x1; break;
917 case OMAP_DSS_COLOR_RGBA16:
918 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530919 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530920 m = 0x4; break;
921 case OMAP_DSS_COLOR_ARGB16:
922 m = 0x5; break;
923 case OMAP_DSS_COLOR_RGB16:
924 m = 0x6; break;
925 case OMAP_DSS_COLOR_ARGB16_1555:
926 m = 0x7; break;
927 case OMAP_DSS_COLOR_RGB24U:
928 m = 0x8; break;
929 case OMAP_DSS_COLOR_RGB24P:
930 m = 0x9; break;
931 case OMAP_DSS_COLOR_YUV2:
932 m = 0xa; break;
933 case OMAP_DSS_COLOR_UYVY:
934 m = 0xb; break;
935 case OMAP_DSS_COLOR_ARGB32:
936 m = 0xc; break;
937 case OMAP_DSS_COLOR_RGBA32:
938 m = 0xd; break;
939 case OMAP_DSS_COLOR_RGBX32:
940 m = 0xe; break;
941 case OMAP_DSS_COLOR_XRGB16_1555:
942 m = 0xf; break;
943 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300944 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530945 }
946 } else {
947 switch (color_mode) {
948 case OMAP_DSS_COLOR_CLUT1:
949 m = 0x0; break;
950 case OMAP_DSS_COLOR_CLUT2:
951 m = 0x1; break;
952 case OMAP_DSS_COLOR_CLUT4:
953 m = 0x2; break;
954 case OMAP_DSS_COLOR_CLUT8:
955 m = 0x3; break;
956 case OMAP_DSS_COLOR_RGB12U:
957 m = 0x4; break;
958 case OMAP_DSS_COLOR_ARGB16:
959 m = 0x5; break;
960 case OMAP_DSS_COLOR_RGB16:
961 m = 0x6; break;
962 case OMAP_DSS_COLOR_ARGB16_1555:
963 m = 0x7; break;
964 case OMAP_DSS_COLOR_RGB24U:
965 m = 0x8; break;
966 case OMAP_DSS_COLOR_RGB24P:
967 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530968 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530969 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530970 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530971 m = 0xb; break;
972 case OMAP_DSS_COLOR_ARGB32:
973 m = 0xc; break;
974 case OMAP_DSS_COLOR_RGBA32:
975 m = 0xd; break;
976 case OMAP_DSS_COLOR_RGBX32:
977 m = 0xe; break;
978 case OMAP_DSS_COLOR_XRGB16_1555:
979 m = 0xf; break;
980 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300981 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530982 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200983 }
984
Archit Taneja9b372c22011-05-06 11:45:49 +0530985 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200986}
987
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530988static void dispc_ovl_configure_burst_type(enum omap_plane plane,
989 enum omap_dss_rotation_type rotation_type)
990{
991 if (dss_has_feature(FEAT_BURST_2D) == 0)
992 return;
993
994 if (rotation_type == OMAP_DSS_ROT_TILER)
995 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
996 else
997 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
998}
999
Tomi Valkeinenf4279842011-10-28 15:26:26 +03001000void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001001{
1002 int shift;
1003 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001004 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001005
1006 switch (plane) {
1007 case OMAP_DSS_GFX:
1008 shift = 8;
1009 break;
1010 case OMAP_DSS_VIDEO1:
1011 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +05301012 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001013 shift = 16;
1014 break;
1015 default:
1016 BUG();
1017 return;
1018 }
1019
Archit Taneja9b372c22011-05-06 11:45:49 +05301020 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +00001021 if (dss_has_feature(FEAT_MGR_LCD2)) {
1022 switch (channel) {
1023 case OMAP_DSS_CHANNEL_LCD:
1024 chan = 0;
1025 chan2 = 0;
1026 break;
1027 case OMAP_DSS_CHANNEL_DIGIT:
1028 chan = 1;
1029 chan2 = 0;
1030 break;
1031 case OMAP_DSS_CHANNEL_LCD2:
1032 chan = 0;
1033 chan2 = 1;
1034 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05301035 case OMAP_DSS_CHANNEL_LCD3:
1036 if (dss_has_feature(FEAT_MGR_LCD3)) {
1037 chan = 0;
1038 chan2 = 2;
1039 } else {
1040 BUG();
1041 return;
1042 }
1043 break;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +02001044 case OMAP_DSS_CHANNEL_WB:
1045 chan = 0;
1046 chan2 = 3;
1047 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001048 default:
1049 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001050 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001051 }
1052
1053 val = FLD_MOD(val, chan, shift, shift);
1054 val = FLD_MOD(val, chan2, 31, 30);
1055 } else {
1056 val = FLD_MOD(val, channel, shift, shift);
1057 }
Archit Taneja9b372c22011-05-06 11:45:49 +05301058 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001059}
Tomi Valkeinen348be692012-11-07 18:17:35 +02001060EXPORT_SYMBOL(dispc_ovl_set_channel_out);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001061
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001062static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
1063{
1064 int shift;
1065 u32 val;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001066
1067 switch (plane) {
1068 case OMAP_DSS_GFX:
1069 shift = 8;
1070 break;
1071 case OMAP_DSS_VIDEO1:
1072 case OMAP_DSS_VIDEO2:
1073 case OMAP_DSS_VIDEO3:
1074 shift = 16;
1075 break;
1076 default:
1077 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001078 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001079 }
1080
1081 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1082
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001083 if (FLD_GET(val, shift, shift) == 1)
1084 return OMAP_DSS_CHANNEL_DIGIT;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001085
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001086 if (!dss_has_feature(FEAT_MGR_LCD2))
1087 return OMAP_DSS_CHANNEL_LCD;
1088
1089 switch (FLD_GET(val, 31, 30)) {
1090 case 0:
1091 default:
1092 return OMAP_DSS_CHANNEL_LCD;
1093 case 1:
1094 return OMAP_DSS_CHANNEL_LCD2;
1095 case 2:
1096 return OMAP_DSS_CHANNEL_LCD3;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +02001097 case 3:
1098 return OMAP_DSS_CHANNEL_WB;
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001099 }
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001100}
1101
Archit Tanejad9ac7732012-09-22 12:38:19 +05301102void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1103{
1104 enum omap_plane plane = OMAP_DSS_WB;
1105
1106 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1107}
1108
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001109static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001110 enum omap_burst_size burst_size)
1111{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301112 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001113 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001114
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001115 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001116 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001117}
1118
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001119static void dispc_configure_burst_sizes(void)
1120{
1121 int i;
1122 const int burst_size = BURST_SIZE_X8;
1123
1124 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001125 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001126 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5b354af2015-11-04 17:10:48 +02001127 if (dispc.feat->has_writeback)
1128 dispc_ovl_set_burst_size(OMAP_DSS_WB, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001129}
1130
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001131static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001132{
1133 unsigned unit = dss_feat_get_burst_size_unit();
1134 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1135 return unit * 8;
1136}
1137
Tomi Valkeinenc2834002015-11-05 19:54:33 +02001138enum omap_color_mode dispc_ovl_get_color_modes(enum omap_plane plane)
1139{
1140 return dss_feat_get_supported_color_modes(plane);
1141}
1142EXPORT_SYMBOL(dispc_ovl_get_color_modes);
1143
1144int dispc_get_num_ovls(void)
1145{
1146 return dss_feat_get_num_ovls();
1147}
1148EXPORT_SYMBOL(dispc_get_num_ovls);
1149
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001150static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001151{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301152 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001153 return;
1154
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301155 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001156}
1157
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001158static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001159 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001160{
1161 u32 coef_r, coef_g, coef_b;
1162
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301163 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001164 return;
1165
1166 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1167 FLD_VAL(coefs->rb, 9, 0);
1168 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1169 FLD_VAL(coefs->gb, 9, 0);
1170 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1171 FLD_VAL(coefs->bb, 9, 0);
1172
1173 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1174 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1175 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1176}
1177
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001178static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001179{
1180 u32 val;
1181
1182 BUG_ON(plane == OMAP_DSS_GFX);
1183
Archit Taneja9b372c22011-05-06 11:45:49 +05301184 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001185 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301186 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001187}
1188
Archit Tanejad79db852012-09-22 12:30:17 +05301189static void dispc_ovl_enable_replication(enum omap_plane plane,
1190 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001191{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301192 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001193 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001194
Archit Tanejad79db852012-09-22 12:30:17 +05301195 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1196 return;
1197
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001198 shift = shifts[plane];
1199 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001200}
1201
Archit Taneja8f366162012-04-16 12:53:44 +05301202static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301203 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001204{
1205 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301206
Archit Taneja33b89922012-11-14 13:50:15 +05301207 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1208 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1209
Archit Taneja702d1442011-05-06 11:45:50 +05301210 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001211}
1212
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001213static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001214{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001215 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001216 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301217 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001218 u32 unit;
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001219 int i;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001220
1221 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001222
Archit Tanejaa0acb552010-09-15 19:20:00 +05301223 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001224
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001225 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1226 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001227 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001228 dispc.fifo_size[fifo] = size;
1229
1230 /*
1231 * By default fifos are mapped directly to overlays, fifo 0 to
1232 * ovl 0, fifo 1 to ovl 1, etc.
1233 */
1234 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001235 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001236
1237 /*
1238 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1239 * causes problems with certain use cases, like using the tiler in 2D
1240 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1241 * giving GFX plane a larger fifo. WB but should work fine with a
1242 * smaller fifo.
1243 */
1244 if (dispc.feat->gfx_fifo_workaround) {
1245 u32 v;
1246
1247 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1248
1249 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1250 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1251 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1252 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1253
1254 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1255
1256 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1257 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1258 }
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001259
1260 /*
1261 * Setup default fifo thresholds.
1262 */
1263 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1264 u32 low, high;
1265 const bool use_fifomerge = false;
1266 const bool manual_update = false;
1267
1268 dispc_ovl_compute_fifo_thresholds(i, &low, &high,
1269 use_fifomerge, manual_update);
1270
1271 dispc_ovl_set_fifo_threshold(i, low, high);
1272 }
Tomi Valkeinen65e116e2015-11-04 17:10:49 +02001273
1274 if (dispc.feat->has_writeback) {
1275 u32 low, high;
1276 const bool use_fifomerge = false;
1277 const bool manual_update = false;
1278
1279 dispc_ovl_compute_fifo_thresholds(OMAP_DSS_WB, &low, &high,
1280 use_fifomerge, manual_update);
1281
1282 dispc_ovl_set_fifo_threshold(OMAP_DSS_WB, low, high);
1283 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001284}
1285
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001286static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001287{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001288 int fifo;
1289 u32 size = 0;
1290
1291 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1292 if (dispc.fifo_assignment[fifo] == plane)
1293 size += dispc.fifo_size[fifo];
1294 }
1295
1296 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001297}
1298
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001299void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001300{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301301 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001302 u32 unit;
1303
1304 unit = dss_feat_get_buffer_size_unit();
1305
1306 WARN_ON(low % unit != 0);
1307 WARN_ON(high % unit != 0);
1308
1309 low /= unit;
1310 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301311
Archit Taneja9b372c22011-05-06 11:45:49 +05301312 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1313 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1314
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001315 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001316 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301317 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001318 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301319 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001320 hi_start, hi_end) * unit,
1321 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001322
Archit Taneja9b372c22011-05-06 11:45:49 +05301323 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301324 FLD_VAL(high, hi_start, hi_end) |
1325 FLD_VAL(low, lo_start, lo_end));
Archit Taneja8bc65552013-12-17 16:40:21 +05301326
1327 /*
1328 * configure the preload to the pipeline's high threhold, if HT it's too
1329 * large for the preload field, set the threshold to the maximum value
1330 * that can be held by the preload register
1331 */
1332 if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
1333 plane != OMAP_DSS_WB)
1334 dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001335}
1336
1337void dispc_enable_fifomerge(bool enable)
1338{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001339 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1340 WARN_ON(enable);
1341 return;
1342 }
1343
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001344 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1345 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001346}
1347
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001348void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001349 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1350 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001351{
1352 /*
1353 * All sizes are in bytes. Both the buffer and burst are made of
1354 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1355 */
1356
1357 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001358 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1359 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001360
1361 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001362 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001363
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001364 if (use_fifomerge) {
1365 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001366 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001367 total_fifo_size += dispc_ovl_get_fifo_size(i);
1368 } else {
1369 total_fifo_size = ovl_fifo_size;
1370 }
1371
1372 /*
1373 * We use the same low threshold for both fifomerge and non-fifomerge
1374 * cases, but for fifomerge we calculate the high threshold using the
1375 * combined fifo size
1376 */
1377
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001378 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001379 *fifo_low = ovl_fifo_size - burst_size * 2;
1380 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301381 } else if (plane == OMAP_DSS_WB) {
1382 /*
1383 * Most optimal configuration for writeback is to push out data
1384 * to the interconnect the moment writeback pushes enough pixels
1385 * in the FIFO to form a burst
1386 */
1387 *fifo_low = 0;
1388 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001389 } else {
1390 *fifo_low = ovl_fifo_size - burst_size;
1391 *fifo_high = total_fifo_size - buf_unit;
1392 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001393}
1394
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001395static void dispc_ovl_set_mflag(enum omap_plane plane, bool enable)
1396{
1397 int bit;
1398
1399 if (plane == OMAP_DSS_GFX)
1400 bit = 14;
1401 else
1402 bit = 23;
1403
1404 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
1405}
1406
1407static void dispc_ovl_set_mflag_threshold(enum omap_plane plane,
1408 int low, int high)
1409{
1410 dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
1411 FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0));
1412}
1413
1414static void dispc_init_mflag(void)
1415{
1416 int i;
1417
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001418 /*
1419 * HACK: NV12 color format and MFLAG seem to have problems working
1420 * together: using two displays, and having an NV12 overlay on one of
1421 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
1422 * Changing MFLAG thresholds and PRELOAD to certain values seem to
1423 * remove the errors, but there doesn't seem to be a clear logic on
1424 * which values work and which not.
1425 *
1426 * As a work-around, set force MFLAG to always on.
1427 */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001428 dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001429 (1 << 0) | /* MFLAG_CTRL = force always on */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001430 (0 << 2)); /* MFLAG_START = disable */
1431
1432 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1433 u32 size = dispc_ovl_get_fifo_size(i);
1434 u32 unit = dss_feat_get_buffer_size_unit();
1435 u32 low, high;
1436
1437 dispc_ovl_set_mflag(i, true);
1438
1439 /*
1440 * Simulation team suggests below thesholds:
1441 * HT = fifosize * 5 / 8;
1442 * LT = fifosize * 4 / 8;
1443 */
1444
1445 low = size * 4 / 8 / unit;
1446 high = size * 5 / 8 / unit;
1447
1448 dispc_ovl_set_mflag_threshold(i, low, high);
1449 }
Tomi Valkeinenecb0b362015-11-04 17:10:50 +02001450
1451 if (dispc.feat->has_writeback) {
1452 u32 size = dispc_ovl_get_fifo_size(OMAP_DSS_WB);
1453 u32 unit = dss_feat_get_buffer_size_unit();
1454 u32 low, high;
1455
1456 dispc_ovl_set_mflag(OMAP_DSS_WB, true);
1457
1458 /*
1459 * Simulation team suggests below thesholds:
1460 * HT = fifosize * 5 / 8;
1461 * LT = fifosize * 4 / 8;
1462 */
1463
1464 low = size * 4 / 8 / unit;
1465 high = size * 5 / 8 / unit;
1466
1467 dispc_ovl_set_mflag_threshold(OMAP_DSS_WB, low, high);
1468 }
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001469}
1470
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001471static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301472 int hinc, int vinc,
1473 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001474{
1475 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001476
Amber Jain0d66cbb2011-05-19 19:47:54 +05301477 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1478 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301479
Amber Jain0d66cbb2011-05-19 19:47:54 +05301480 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1481 &hinc_start, &hinc_end);
1482 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1483 &vinc_start, &vinc_end);
1484 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1485 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301486
Amber Jain0d66cbb2011-05-19 19:47:54 +05301487 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1488 } else {
1489 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1490 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1491 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001492}
1493
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001494static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001495{
1496 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301497 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001498
Archit Taneja87a74842011-03-02 11:19:50 +05301499 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1500 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1501
1502 val = FLD_VAL(vaccu, vert_start, vert_end) |
1503 FLD_VAL(haccu, hor_start, hor_end);
1504
Archit Taneja9b372c22011-05-06 11:45:49 +05301505 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001506}
1507
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001508static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001509{
1510 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301511 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001512
Archit Taneja87a74842011-03-02 11:19:50 +05301513 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1514 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1515
1516 val = FLD_VAL(vaccu, vert_start, vert_end) |
1517 FLD_VAL(haccu, hor_start, hor_end);
1518
Archit Taneja9b372c22011-05-06 11:45:49 +05301519 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001520}
1521
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001522static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1523 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301524{
1525 u32 val;
1526
1527 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1528 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1529}
1530
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001531static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1532 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301533{
1534 u32 val;
1535
1536 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1537 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1538}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001539
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001540static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001541 u16 orig_width, u16 orig_height,
1542 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301543 bool five_taps, u8 rotation,
1544 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001545{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301546 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001547
Amber Jained14a3c2011-05-19 19:47:51 +05301548 fir_hinc = 1024 * orig_width / out_width;
1549 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001550
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301551 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1552 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001553 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301554}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001555
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301556static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1557 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1558 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1559{
1560 int h_accu2_0, h_accu2_1;
1561 int v_accu2_0, v_accu2_1;
1562 int chroma_hinc, chroma_vinc;
1563 int idx;
1564
1565 struct accu {
1566 s8 h0_m, h0_n;
1567 s8 h1_m, h1_n;
1568 s8 v0_m, v0_n;
1569 s8 v1_m, v1_n;
1570 };
1571
1572 const struct accu *accu_table;
1573 const struct accu *accu_val;
1574
1575 static const struct accu accu_nv12[4] = {
1576 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1577 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1578 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1579 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1580 };
1581
1582 static const struct accu accu_nv12_ilace[4] = {
1583 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1584 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1585 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1586 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1587 };
1588
1589 static const struct accu accu_yuv[4] = {
1590 { 0, 1, 0, 1, 0, 1, 0, 1 },
1591 { 0, 1, 0, 1, 0, 1, 0, 1 },
1592 { -1, 1, 0, 1, 0, 1, 0, 1 },
1593 { 0, 1, 0, 1, -1, 1, 0, 1 },
1594 };
1595
1596 switch (rotation) {
1597 case OMAP_DSS_ROT_0:
1598 idx = 0;
1599 break;
1600 case OMAP_DSS_ROT_90:
1601 idx = 1;
1602 break;
1603 case OMAP_DSS_ROT_180:
1604 idx = 2;
1605 break;
1606 case OMAP_DSS_ROT_270:
1607 idx = 3;
1608 break;
1609 default:
1610 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001611 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301612 }
1613
1614 switch (color_mode) {
1615 case OMAP_DSS_COLOR_NV12:
1616 if (ilace)
1617 accu_table = accu_nv12_ilace;
1618 else
1619 accu_table = accu_nv12;
1620 break;
1621 case OMAP_DSS_COLOR_YUV2:
1622 case OMAP_DSS_COLOR_UYVY:
1623 accu_table = accu_yuv;
1624 break;
1625 default:
1626 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001627 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301628 }
1629
1630 accu_val = &accu_table[idx];
1631
1632 chroma_hinc = 1024 * orig_width / out_width;
1633 chroma_vinc = 1024 * orig_height / out_height;
1634
1635 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1636 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1637 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1638 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1639
1640 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1641 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1642}
1643
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001644static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301645 u16 orig_width, u16 orig_height,
1646 u16 out_width, u16 out_height,
1647 bool ilace, bool five_taps,
1648 bool fieldmode, enum omap_color_mode color_mode,
1649 u8 rotation)
1650{
1651 int accu0 = 0;
1652 int accu1 = 0;
1653 u32 l;
1654
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001655 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301656 out_width, out_height, five_taps,
1657 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301658 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001659
Archit Taneja87a74842011-03-02 11:19:50 +05301660 /* RESIZEENABLE and VERTICALTAPS */
1661 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301662 l |= (orig_width != out_width) ? (1 << 5) : 0;
1663 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001664 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301665
1666 /* VRESIZECONF and HRESIZECONF */
1667 if (dss_has_feature(FEAT_RESIZECONF)) {
1668 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301669 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1670 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301671 }
1672
1673 /* LINEBUFFERSPLIT */
1674 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1675 l &= ~(0x1 << 22);
1676 l |= five_taps ? (1 << 22) : 0;
1677 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001678
Archit Taneja9b372c22011-05-06 11:45:49 +05301679 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001680
1681 /*
1682 * field 0 = even field = bottom field
1683 * field 1 = odd field = top field
1684 */
1685 if (ilace && !fieldmode) {
1686 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301687 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001688 if (accu0 >= 1024/2) {
1689 accu1 = 1024/2;
1690 accu0 -= accu1;
1691 }
1692 }
1693
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001694 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1695 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001696}
1697
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001698static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301699 u16 orig_width, u16 orig_height,
1700 u16 out_width, u16 out_height,
1701 bool ilace, bool five_taps,
1702 bool fieldmode, enum omap_color_mode color_mode,
1703 u8 rotation)
1704{
1705 int scale_x = out_width != orig_width;
1706 int scale_y = out_height != orig_height;
Andrew F. Davis0cac5b62016-07-01 09:27:21 -05001707 bool chroma_upscale = plane != OMAP_DSS_WB;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301708
1709 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1710 return;
1711 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1712 color_mode != OMAP_DSS_COLOR_UYVY &&
1713 color_mode != OMAP_DSS_COLOR_NV12)) {
1714 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301715 if (plane != OMAP_DSS_WB)
1716 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301717 return;
1718 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001719
1720 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1721 out_height, ilace, color_mode, rotation);
1722
Amber Jain0d66cbb2011-05-19 19:47:54 +05301723 switch (color_mode) {
1724 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301725 if (chroma_upscale) {
1726 /* UV is subsampled by 2 horizontally and vertically */
1727 orig_height >>= 1;
1728 orig_width >>= 1;
1729 } else {
1730 /* UV is downsampled by 2 horizontally and vertically */
1731 orig_height <<= 1;
1732 orig_width <<= 1;
1733 }
1734
Amber Jain0d66cbb2011-05-19 19:47:54 +05301735 break;
1736 case OMAP_DSS_COLOR_YUV2:
1737 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301738 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301739 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301740 rotation == OMAP_DSS_ROT_180) {
1741 if (chroma_upscale)
1742 /* UV is subsampled by 2 horizontally */
1743 orig_width >>= 1;
1744 else
1745 /* UV is downsampled by 2 horizontally */
1746 orig_width <<= 1;
1747 }
1748
Amber Jain0d66cbb2011-05-19 19:47:54 +05301749 /* must use FIR for YUV422 if rotated */
1750 if (rotation != OMAP_DSS_ROT_0)
1751 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301752
Amber Jain0d66cbb2011-05-19 19:47:54 +05301753 break;
1754 default:
1755 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001756 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301757 }
1758
1759 if (out_width != orig_width)
1760 scale_x = true;
1761 if (out_height != orig_height)
1762 scale_y = true;
1763
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001764 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301765 out_width, out_height, five_taps,
1766 rotation, DISPC_COLOR_COMPONENT_UV);
1767
Archit Taneja2a5561b2012-07-16 16:37:45 +05301768 if (plane != OMAP_DSS_WB)
1769 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1770 (scale_x || scale_y) ? 1 : 0, 8, 8);
1771
Amber Jain0d66cbb2011-05-19 19:47:54 +05301772 /* set H scaling */
1773 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1774 /* set V scaling */
1775 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301776}
1777
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001778static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301779 u16 orig_width, u16 orig_height,
1780 u16 out_width, u16 out_height,
1781 bool ilace, bool five_taps,
1782 bool fieldmode, enum omap_color_mode color_mode,
1783 u8 rotation)
1784{
1785 BUG_ON(plane == OMAP_DSS_GFX);
1786
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001787 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301788 orig_width, orig_height,
1789 out_width, out_height,
1790 ilace, five_taps,
1791 fieldmode, color_mode,
1792 rotation);
1793
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001794 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301795 orig_width, orig_height,
1796 out_width, out_height,
1797 ilace, five_taps,
1798 fieldmode, color_mode,
1799 rotation);
1800}
1801
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001802static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Archit Tanejac35eeb22013-03-26 19:15:24 +05301803 enum omap_dss_rotation_type rotation_type,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001804 bool mirroring, enum omap_color_mode color_mode)
1805{
Archit Taneja87a74842011-03-02 11:19:50 +05301806 bool row_repeat = false;
1807 int vidrot = 0;
1808
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001809 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1810 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001811
1812 if (mirroring) {
1813 switch (rotation) {
1814 case OMAP_DSS_ROT_0:
1815 vidrot = 2;
1816 break;
1817 case OMAP_DSS_ROT_90:
1818 vidrot = 1;
1819 break;
1820 case OMAP_DSS_ROT_180:
1821 vidrot = 0;
1822 break;
1823 case OMAP_DSS_ROT_270:
1824 vidrot = 3;
1825 break;
1826 }
1827 } else {
1828 switch (rotation) {
1829 case OMAP_DSS_ROT_0:
1830 vidrot = 0;
1831 break;
1832 case OMAP_DSS_ROT_90:
1833 vidrot = 1;
1834 break;
1835 case OMAP_DSS_ROT_180:
1836 vidrot = 2;
1837 break;
1838 case OMAP_DSS_ROT_270:
1839 vidrot = 3;
1840 break;
1841 }
1842 }
1843
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001844 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301845 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001846 else
Archit Taneja87a74842011-03-02 11:19:50 +05301847 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001848 }
Archit Taneja87a74842011-03-02 11:19:50 +05301849
Tomi Valkeinen3397cc62015-04-09 13:51:30 +03001850 /*
1851 * OMAP4/5 Errata i631:
1852 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
1853 * rows beyond the framebuffer, which may cause OCP error.
1854 */
1855 if (color_mode == OMAP_DSS_COLOR_NV12 &&
1856 rotation_type != OMAP_DSS_ROT_TILER)
1857 vidrot = 1;
1858
Archit Taneja9b372c22011-05-06 11:45:49 +05301859 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301860 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301861 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1862 row_repeat ? 1 : 0, 18, 18);
Archit Tanejac35eeb22013-03-26 19:15:24 +05301863
1864 if (color_mode == OMAP_DSS_COLOR_NV12) {
1865 bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
1866 (rotation == OMAP_DSS_ROT_0 ||
1867 rotation == OMAP_DSS_ROT_180);
1868 /* DOUBLESTRIDE */
1869 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
1870 }
1871
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001872}
1873
1874static int color_mode_to_bpp(enum omap_color_mode color_mode)
1875{
1876 switch (color_mode) {
1877 case OMAP_DSS_COLOR_CLUT1:
1878 return 1;
1879 case OMAP_DSS_COLOR_CLUT2:
1880 return 2;
1881 case OMAP_DSS_COLOR_CLUT4:
1882 return 4;
1883 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301884 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001885 return 8;
1886 case OMAP_DSS_COLOR_RGB12U:
1887 case OMAP_DSS_COLOR_RGB16:
1888 case OMAP_DSS_COLOR_ARGB16:
1889 case OMAP_DSS_COLOR_YUV2:
1890 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301891 case OMAP_DSS_COLOR_RGBA16:
1892 case OMAP_DSS_COLOR_RGBX16:
1893 case OMAP_DSS_COLOR_ARGB16_1555:
1894 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001895 return 16;
1896 case OMAP_DSS_COLOR_RGB24P:
1897 return 24;
1898 case OMAP_DSS_COLOR_RGB24U:
1899 case OMAP_DSS_COLOR_ARGB32:
1900 case OMAP_DSS_COLOR_RGBA32:
1901 case OMAP_DSS_COLOR_RGBX32:
1902 return 32;
1903 default:
1904 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001905 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001906 }
1907}
1908
1909static s32 pixinc(int pixels, u8 ps)
1910{
1911 if (pixels == 1)
1912 return 1;
1913 else if (pixels > 1)
1914 return 1 + (pixels - 1) * ps;
1915 else if (pixels < 0)
1916 return 1 - (-pixels + 1) * ps;
1917 else
1918 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001919 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001920}
1921
1922static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1923 u16 screen_width,
1924 u16 width, u16 height,
1925 enum omap_color_mode color_mode, bool fieldmode,
1926 unsigned int field_offset,
1927 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301928 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001929{
1930 u8 ps;
1931
1932 /* FIXME CLUT formats */
1933 switch (color_mode) {
1934 case OMAP_DSS_COLOR_CLUT1:
1935 case OMAP_DSS_COLOR_CLUT2:
1936 case OMAP_DSS_COLOR_CLUT4:
1937 case OMAP_DSS_COLOR_CLUT8:
1938 BUG();
1939 return;
1940 case OMAP_DSS_COLOR_YUV2:
1941 case OMAP_DSS_COLOR_UYVY:
1942 ps = 4;
1943 break;
1944 default:
1945 ps = color_mode_to_bpp(color_mode) / 8;
1946 break;
1947 }
1948
1949 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1950 width, height);
1951
1952 /*
1953 * field 0 = even field = bottom field
1954 * field 1 = odd field = top field
1955 */
1956 switch (rotation + mirror * 4) {
1957 case OMAP_DSS_ROT_0:
1958 case OMAP_DSS_ROT_180:
1959 /*
1960 * If the pixel format is YUV or UYVY divide the width
1961 * of the image by 2 for 0 and 180 degree rotation.
1962 */
1963 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1964 color_mode == OMAP_DSS_COLOR_UYVY)
1965 width = width >> 1;
1966 case OMAP_DSS_ROT_90:
1967 case OMAP_DSS_ROT_270:
1968 *offset1 = 0;
1969 if (field_offset)
1970 *offset0 = field_offset * screen_width * ps;
1971 else
1972 *offset0 = 0;
1973
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301974 *row_inc = pixinc(1 +
1975 (y_predecim * screen_width - x_predecim * width) +
1976 (fieldmode ? screen_width : 0), ps);
1977 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001978 break;
1979
1980 case OMAP_DSS_ROT_0 + 4:
1981 case OMAP_DSS_ROT_180 + 4:
1982 /* If the pixel format is YUV or UYVY divide the width
1983 * of the image by 2 for 0 degree and 180 degree
1984 */
1985 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1986 color_mode == OMAP_DSS_COLOR_UYVY)
1987 width = width >> 1;
1988 case OMAP_DSS_ROT_90 + 4:
1989 case OMAP_DSS_ROT_270 + 4:
1990 *offset1 = 0;
1991 if (field_offset)
1992 *offset0 = field_offset * screen_width * ps;
1993 else
1994 *offset0 = 0;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301995 *row_inc = pixinc(1 -
1996 (y_predecim * screen_width + x_predecim * width) -
1997 (fieldmode ? screen_width : 0), ps);
1998 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001999 break;
2000
2001 default:
2002 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002003 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002004 }
2005}
2006
2007static void calc_dma_rotation_offset(u8 rotation, bool mirror,
2008 u16 screen_width,
2009 u16 width, u16 height,
2010 enum omap_color_mode color_mode, bool fieldmode,
2011 unsigned int field_offset,
2012 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302013 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002014{
2015 u8 ps;
2016 u16 fbw, fbh;
2017
2018 /* FIXME CLUT formats */
2019 switch (color_mode) {
2020 case OMAP_DSS_COLOR_CLUT1:
2021 case OMAP_DSS_COLOR_CLUT2:
2022 case OMAP_DSS_COLOR_CLUT4:
2023 case OMAP_DSS_COLOR_CLUT8:
2024 BUG();
2025 return;
2026 default:
2027 ps = color_mode_to_bpp(color_mode) / 8;
2028 break;
2029 }
2030
2031 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
2032 width, height);
2033
2034 /* width & height are overlay sizes, convert to fb sizes */
2035
2036 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
2037 fbw = width;
2038 fbh = height;
2039 } else {
2040 fbw = height;
2041 fbh = width;
2042 }
2043
2044 /*
2045 * field 0 = even field = bottom field
2046 * field 1 = odd field = top field
2047 */
2048 switch (rotation + mirror * 4) {
2049 case OMAP_DSS_ROT_0:
2050 *offset1 = 0;
2051 if (field_offset)
2052 *offset0 = *offset1 + field_offset * screen_width * ps;
2053 else
2054 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302055 *row_inc = pixinc(1 +
2056 (y_predecim * screen_width - fbw * x_predecim) +
2057 (fieldmode ? screen_width : 0), ps);
2058 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2059 color_mode == OMAP_DSS_COLOR_UYVY)
2060 *pix_inc = pixinc(x_predecim, 2 * ps);
2061 else
2062 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002063 break;
2064 case OMAP_DSS_ROT_90:
2065 *offset1 = screen_width * (fbh - 1) * ps;
2066 if (field_offset)
2067 *offset0 = *offset1 + field_offset * ps;
2068 else
2069 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302070 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
2071 y_predecim + (fieldmode ? 1 : 0), ps);
2072 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002073 break;
2074 case OMAP_DSS_ROT_180:
2075 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
2076 if (field_offset)
2077 *offset0 = *offset1 - field_offset * screen_width * ps;
2078 else
2079 *offset0 = *offset1;
2080 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302081 (y_predecim * screen_width - fbw * x_predecim) -
2082 (fieldmode ? screen_width : 0), ps);
2083 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2084 color_mode == OMAP_DSS_COLOR_UYVY)
2085 *pix_inc = pixinc(-x_predecim, 2 * ps);
2086 else
2087 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002088 break;
2089 case OMAP_DSS_ROT_270:
2090 *offset1 = (fbw - 1) * ps;
2091 if (field_offset)
2092 *offset0 = *offset1 - field_offset * ps;
2093 else
2094 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302095 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
2096 y_predecim - (fieldmode ? 1 : 0), ps);
2097 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002098 break;
2099
2100 /* mirroring */
2101 case OMAP_DSS_ROT_0 + 4:
2102 *offset1 = (fbw - 1) * ps;
2103 if (field_offset)
2104 *offset0 = *offset1 + field_offset * screen_width * ps;
2105 else
2106 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302107 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002108 (fieldmode ? screen_width : 0),
2109 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302110 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2111 color_mode == OMAP_DSS_COLOR_UYVY)
2112 *pix_inc = pixinc(-x_predecim, 2 * ps);
2113 else
2114 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002115 break;
2116
2117 case OMAP_DSS_ROT_90 + 4:
2118 *offset1 = 0;
2119 if (field_offset)
2120 *offset0 = *offset1 + field_offset * ps;
2121 else
2122 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302123 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
2124 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002125 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302126 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002127 break;
2128
2129 case OMAP_DSS_ROT_180 + 4:
2130 *offset1 = screen_width * (fbh - 1) * ps;
2131 if (field_offset)
2132 *offset0 = *offset1 - field_offset * screen_width * ps;
2133 else
2134 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302135 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002136 (fieldmode ? screen_width : 0),
2137 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302138 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2139 color_mode == OMAP_DSS_COLOR_UYVY)
2140 *pix_inc = pixinc(x_predecim, 2 * ps);
2141 else
2142 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002143 break;
2144
2145 case OMAP_DSS_ROT_270 + 4:
2146 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
2147 if (field_offset)
2148 *offset0 = *offset1 - field_offset * ps;
2149 else
2150 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302151 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
2152 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002153 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302154 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002155 break;
2156
2157 default:
2158 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002159 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002160 }
2161}
2162
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302163static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
2164 enum omap_color_mode color_mode, bool fieldmode,
2165 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
2166 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
2167{
2168 u8 ps;
2169
2170 switch (color_mode) {
2171 case OMAP_DSS_COLOR_CLUT1:
2172 case OMAP_DSS_COLOR_CLUT2:
2173 case OMAP_DSS_COLOR_CLUT4:
2174 case OMAP_DSS_COLOR_CLUT8:
2175 BUG();
2176 return;
2177 default:
2178 ps = color_mode_to_bpp(color_mode) / 8;
2179 break;
2180 }
2181
2182 DSSDBG("scrw %d, width %d\n", screen_width, width);
2183
2184 /*
2185 * field 0 = even field = bottom field
2186 * field 1 = odd field = top field
2187 */
2188 *offset1 = 0;
2189 if (field_offset)
2190 *offset0 = *offset1 + field_offset * screen_width * ps;
2191 else
2192 *offset0 = *offset1;
2193 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
2194 (fieldmode ? screen_width : 0), ps);
2195 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2196 color_mode == OMAP_DSS_COLOR_UYVY)
2197 *pix_inc = pixinc(x_predecim, 2 * ps);
2198 else
2199 *pix_inc = pixinc(x_predecim, ps);
2200}
2201
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302202/*
2203 * This function is used to avoid synclosts in OMAP3, because of some
2204 * undocumented horizontal position and timing related limitations.
2205 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002206static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002207 const struct videomode *vm, u16 pos_x,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002208 u16 width, u16 height, u16 out_width, u16 out_height,
2209 bool five_taps)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302210{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002211 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302212 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302213 static const u8 limits[3] = { 8, 10, 20 };
2214 u64 val, blank;
2215 int i;
2216
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002217 nonactive = vm->hactive + vm->hfront_porch + vm->hsync_len +
2218 vm->hback_porch - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302219
2220 i = 0;
2221 if (out_height < height)
2222 i++;
2223 if (out_width < width)
2224 i++;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002225 blank = div_u64((u64)(vm->hback_porch + vm->hsync_len + vm->hfront_porch) *
Peter Ujfalusi0a30e152016-09-22 14:06:49 +03002226 lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302227 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2228 if (blank <= limits[i])
2229 return -EINVAL;
2230
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002231 /* FIXME add checks for 3-tap filter once the limitations are known */
2232 if (!five_taps)
2233 return 0;
2234
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302235 /*
2236 * Pixel data should be prepared before visible display point starts.
2237 * So, atleast DS-2 lines must have already been fetched by DISPC
2238 * during nonactive - pos_x period.
2239 */
2240 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2241 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002242 val, max(0, ds - 2) * width);
2243 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302244 return -EINVAL;
2245
2246 /*
2247 * All lines need to be refilled during the nonactive period of which
2248 * only one line can be loaded during the active period. So, atleast
2249 * DS - 1 lines should be loaded during nonactive period.
2250 */
2251 val = div_u64((u64)nonactive * lclk, pclk);
2252 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002253 val, max(0, ds - 1) * width);
2254 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302255 return -EINVAL;
2256
2257 return 0;
2258}
2259
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002260static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002261 const struct videomode *vm, u16 width,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302262 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002263 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002264{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302265 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302266 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002267
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302268 if (height <= out_height && width <= out_width)
2269 return (unsigned long) pclk;
2270
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002271 if (height > out_height) {
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002272 unsigned int ppl = vm->hactive;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002273
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002274 tmp = (u64)pclk * height * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002275 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302276 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002277
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002278 if (height > 2 * out_height) {
2279 if (ppl == out_width)
2280 return 0;
2281
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002282 tmp = (u64)pclk * (height - 2 * out_height) * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002283 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302284 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002285 }
2286 }
2287
2288 if (width > out_width) {
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002289 tmp = (u64)pclk * width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002290 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302291 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002292
2293 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302294 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002295 }
2296
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302297 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002298}
2299
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002300static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302301 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302302{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302303 if (height > out_height && width > out_width)
2304 return pclk * 4;
2305 else
2306 return pclk * 2;
2307}
2308
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002309static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302310 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002311{
2312 unsigned int hf, vf;
2313
2314 /*
2315 * FIXME how to determine the 'A' factor
2316 * for the no downscaling case ?
2317 */
2318
2319 if (width > 3 * out_width)
2320 hf = 4;
2321 else if (width > 2 * out_width)
2322 hf = 3;
2323 else if (width > out_width)
2324 hf = 2;
2325 else
2326 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002327 if (height > out_height)
2328 vf = 2;
2329 else
2330 vf = 1;
2331
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302332 return pclk * vf * hf;
2333}
2334
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002335static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302336 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302337{
Archit Taneja8ba85302012-09-26 17:00:37 +05302338 /*
2339 * If the overlay/writeback is in mem to mem mode, there are no
2340 * downscaling limitations with respect to pixel clock, return 1 as
2341 * required core clock to represent that we have sufficient enough
2342 * core clock to do maximum downscaling
2343 */
2344 if (mem_to_mem)
2345 return 1;
2346
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302347 if (width > out_width)
2348 return DIV_ROUND_UP(pclk, out_width) * width;
2349 else
2350 return pclk;
2351}
2352
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002353static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002354 const struct videomode *vm,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302355 u16 width, u16 height, u16 out_width, u16 out_height,
2356 enum omap_color_mode color_mode, bool *five_taps,
2357 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302358 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302359{
2360 int error;
2361 u16 in_width, in_height;
2362 int min_factor = min(*decim_x, *decim_y);
2363 const int maxsinglelinewidth =
2364 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302365
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302366 *five_taps = false;
2367
2368 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002369 in_height = height / *decim_y;
2370 in_width = width / *decim_x;
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002371 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302372 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302373 error = (in_width > maxsinglelinewidth || !*core_clk ||
2374 *core_clk > dispc_core_clk_rate());
2375 if (error) {
2376 if (*decim_x == *decim_y) {
2377 *decim_x = min_factor;
2378 ++*decim_y;
2379 } else {
2380 swap(*decim_x, *decim_y);
2381 if (*decim_x < *decim_y)
2382 ++*decim_x;
2383 }
2384 }
2385 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2386
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002387 if (error) {
2388 DSSERR("failed to find scaling settings\n");
2389 return -EINVAL;
2390 }
2391
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302392 if (in_width > maxsinglelinewidth) {
2393 DSSERR("Cannot scale max input width exceeded");
2394 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302395 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302396 return 0;
2397}
2398
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002399static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002400 const struct videomode *vm,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302401 u16 width, u16 height, u16 out_width, u16 out_height,
2402 enum omap_color_mode color_mode, bool *five_taps,
2403 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302404 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302405{
2406 int error;
2407 u16 in_width, in_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302408 const int maxsinglelinewidth =
2409 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2410
2411 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002412 in_height = height / *decim_y;
2413 in_width = width / *decim_x;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002414 *five_taps = in_height > out_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302415
2416 if (in_width > maxsinglelinewidth)
2417 if (in_height > out_height &&
2418 in_height < out_height * 2)
2419 *five_taps = false;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002420again:
2421 if (*five_taps)
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002422 *core_clk = calc_core_clk_five_taps(pclk, vm,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002423 in_width, in_height, out_width,
2424 out_height, color_mode);
2425 else
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002426 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302427 in_height, out_width, out_height,
2428 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302429
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002430 error = check_horiz_timing_omap3(pclk, lclk, vm,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002431 pos_x, in_width, in_height, out_width,
2432 out_height, *five_taps);
2433 if (error && *five_taps) {
2434 *five_taps = false;
2435 goto again;
2436 }
2437
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302438 error = (error || in_width > maxsinglelinewidth * 2 ||
2439 (in_width > maxsinglelinewidth && *five_taps) ||
2440 !*core_clk || *core_clk > dispc_core_clk_rate());
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002441
2442 if (!error) {
2443 /* verify that we're inside the limits of scaler */
2444 if (in_width / 4 > out_width)
2445 error = 1;
2446
2447 if (*five_taps) {
2448 if (in_height / 4 > out_height)
2449 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302450 } else {
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002451 if (in_height / 2 > out_height)
2452 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302453 }
2454 }
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002455
Tomi Valkeinen7059e3d2015-04-10 12:48:38 +03002456 if (error)
2457 ++*decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302458 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2459
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002460 if (error) {
2461 DSSERR("failed to find scaling settings\n");
2462 return -EINVAL;
2463 }
2464
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002465 if (check_horiz_timing_omap3(pclk, lclk, vm, pos_x, in_width,
Tomi Valkeinenf5a73482015-03-17 15:31:09 +02002466 in_height, out_width, out_height, *five_taps)) {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302467 DSSERR("horizontal timing too tight\n");
2468 return -EINVAL;
2469 }
2470
2471 if (in_width > (maxsinglelinewidth * 2)) {
2472 DSSERR("Cannot setup scaling");
2473 DSSERR("width exceeds maximum width possible");
2474 return -EINVAL;
2475 }
2476
2477 if (in_width > maxsinglelinewidth && *five_taps) {
2478 DSSERR("cannot setup scaling with five taps");
2479 return -EINVAL;
2480 }
2481 return 0;
2482}
2483
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002484static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002485 const struct videomode *vm,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302486 u16 width, u16 height, u16 out_width, u16 out_height,
2487 enum omap_color_mode color_mode, bool *five_taps,
2488 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302489 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302490{
2491 u16 in_width, in_width_max;
2492 int decim_x_min = *decim_x;
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002493 u16 in_height = height / *decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302494 const int maxsinglelinewidth =
2495 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302496 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302497
Archit Taneja5d501082012-11-07 11:45:02 +05302498 if (mem_to_mem) {
2499 in_width_max = out_width * maxdownscale;
2500 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302501 in_width_max = dispc_core_clk_rate() /
2502 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302503 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302504
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302505 *decim_x = DIV_ROUND_UP(width, in_width_max);
2506
2507 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2508 if (*decim_x > *x_predecim)
2509 return -EINVAL;
2510
2511 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002512 in_width = width / *decim_x;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302513 } while (*decim_x <= *x_predecim &&
2514 in_width > maxsinglelinewidth && ++*decim_x);
2515
2516 if (in_width > maxsinglelinewidth) {
2517 DSSERR("Cannot scale width exceeds max line width");
2518 return -EINVAL;
2519 }
2520
Jyri Sarha1b30ab02017-02-08 16:08:06 +02002521 if (*decim_x > 4 && color_mode != OMAP_DSS_COLOR_NV12) {
2522 /*
2523 * Let's disable all scaling that requires horizontal
2524 * decimation with higher factor than 4, until we have
2525 * better estimates of what we can and can not
2526 * do. However, NV12 color format appears to work Ok
2527 * with all decimation factors.
2528 *
2529 * When decimating horizontally by more that 4 the dss
2530 * is not able to fetch the data in burst mode. When
2531 * this happens it is hard to tell if there enough
2532 * bandwidth. Despite what theory says this appears to
2533 * be true also for 16-bit color formats.
2534 */
2535 DSSERR("Not enough bandwidth, too much downscaling (x-decimation factor %d > 4)", *decim_x);
2536
2537 return -EINVAL;
2538 }
2539
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002540 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302541 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302542 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002543}
2544
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002545#define DIV_FRAC(dividend, divisor) \
2546 ((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))
2547
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002548static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302549 enum omap_overlay_caps caps,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002550 const struct videomode *vm,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302551 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302552 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302553 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302554 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302555{
Archit Taneja0373cac2011-09-08 13:25:17 +05302556 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302557 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302558 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302559 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302560
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002561 if (width == out_width && height == out_height)
2562 return 0;
2563
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002564 if (!mem_to_mem && (pclk == 0 || vm->pixelclock == 0)) {
Tomi Valkeinen4e1d3ca2014-10-03 15:14:09 +00002565 DSSERR("cannot calculate scaling settings: pclk is zero\n");
2566 return -EINVAL;
2567 }
2568
Archit Taneja5b54ed32012-09-26 16:55:27 +05302569 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002570 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302571
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002572 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302573 *x_predecim = *y_predecim = 1;
2574 } else {
2575 *x_predecim = max_decim_limit;
2576 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2577 dss_has_feature(FEAT_BURST_2D)) ?
2578 2 : max_decim_limit;
2579 }
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302580
2581 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2582 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2583 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2584 color_mode == OMAP_DSS_COLOR_CLUT8) {
2585 *x_predecim = 1;
2586 *y_predecim = 1;
2587 *five_taps = false;
2588 return 0;
2589 }
2590
2591 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2592 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2593
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302594 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302595 return -EINVAL;
2596
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302597 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302598 return -EINVAL;
2599
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002600 ret = dispc.feat->calc_scaling(pclk, lclk, vm, width, height,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302601 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302602 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2603 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302604 if (ret)
2605 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302606
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002607 DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
2608 width, height,
2609 out_width, out_height,
2610 out_width / width, DIV_FRAC(out_width, width),
2611 out_height / height, DIV_FRAC(out_height, height),
2612
2613 decim_x, decim_y,
2614 width / decim_x, height / decim_y,
2615 out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
2616 out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),
2617
2618 *five_taps ? 5 : 3,
2619 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302620
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302621 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302622 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302623 "required core clk rate = %lu Hz, "
2624 "current core clk rate = %lu Hz\n",
2625 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302626 return -EINVAL;
2627 }
2628
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302629 *x_predecim = decim_x;
2630 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302631 return 0;
2632}
2633
Archit Taneja84a880f2012-09-26 16:57:37 +05302634static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302635 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2636 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2637 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2638 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2639 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002640 bool replication, const struct videomode *vm,
Archit Taneja8ba85302012-09-26 17:00:37 +05302641 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002642{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302643 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002644 bool fieldmode = false;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302645 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002646 unsigned offset0, offset1;
2647 s32 row_inc;
2648 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302649 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002650 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302651 u16 in_height = height;
2652 u16 in_width = width;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302653 int x_predecim = 1, y_predecim = 1;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002654 bool ilace = !!(vm->flags & DISPLAY_FLAGS_INTERLACED);
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002655 unsigned long pclk = dispc_plane_pclk_rate(plane);
2656 unsigned long lclk = dispc_plane_lclk_rate(plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002657
Tomi Valkeinene5666582014-11-28 14:34:15 +02002658 if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002659 return -EINVAL;
2660
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002661 switch (color_mode) {
2662 case OMAP_DSS_COLOR_YUV2:
2663 case OMAP_DSS_COLOR_UYVY:
2664 case OMAP_DSS_COLOR_NV12:
2665 if (in_width & 1) {
2666 DSSERR("input width %d is not even for YUV format\n",
2667 in_width);
2668 return -EINVAL;
2669 }
2670 break;
2671
2672 default:
2673 break;
2674 }
2675
Archit Taneja84a880f2012-09-26 16:57:37 +05302676 out_width = out_width == 0 ? width : out_width;
2677 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002678
Archit Taneja84a880f2012-09-26 16:57:37 +05302679 if (ilace && height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002680 fieldmode = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002681
2682 if (ilace) {
2683 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302684 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302685 pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302686 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002687
2688 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302689 "out_height %d\n", in_height, pos_y,
2690 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002691 }
2692
Archit Taneja84a880f2012-09-26 16:57:37 +05302693 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302694 return -EINVAL;
2695
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002696 r = dispc_ovl_calc_scaling(pclk, lclk, caps, vm, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302697 in_height, out_width, out_height, color_mode,
2698 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302699 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302700 if (r)
2701 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002702
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002703 in_width = in_width / x_predecim;
2704 in_height = in_height / y_predecim;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302705
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002706 if (x_predecim > 1 || y_predecim > 1)
2707 DSSDBG("predecimation %d x %x, new input size %d x %d\n",
2708 x_predecim, y_predecim, in_width, in_height);
2709
2710 switch (color_mode) {
2711 case OMAP_DSS_COLOR_YUV2:
2712 case OMAP_DSS_COLOR_UYVY:
2713 case OMAP_DSS_COLOR_NV12:
2714 if (in_width & 1) {
2715 DSSDBG("predecimated input width is not even for YUV format\n");
2716 DSSDBG("adjusting input width %d -> %d\n",
2717 in_width, in_width & ~1);
2718
2719 in_width &= ~1;
2720 }
2721 break;
2722
2723 default:
2724 break;
2725 }
2726
Archit Taneja84a880f2012-09-26 16:57:37 +05302727 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2728 color_mode == OMAP_DSS_COLOR_UYVY ||
2729 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302730 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002731
2732 if (ilace && !fieldmode) {
2733 /*
2734 * when downscaling the bottom field may have to start several
2735 * source lines below the top field. Unfortunately ACCUI
2736 * registers will only hold the fractional part of the offset
2737 * so the integer part must be added to the base address of the
2738 * bottom field.
2739 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302740 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002741 field_offset = 0;
2742 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302743 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002744 }
2745
2746 /* Fields are independent but interleaved in memory. */
2747 if (fieldmode)
2748 field_offset = 1;
2749
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002750 offset0 = 0;
2751 offset1 = 0;
2752 row_inc = 0;
2753 pix_inc = 0;
2754
Archit Taneja6be0d732012-11-07 11:45:04 +05302755 if (plane == OMAP_DSS_WB) {
2756 frame_width = out_width;
2757 frame_height = out_height;
2758 } else {
2759 frame_width = in_width;
2760 frame_height = height;
2761 }
2762
Archit Taneja84a880f2012-09-26 16:57:37 +05302763 if (rotation_type == OMAP_DSS_ROT_TILER)
Archit Taneja6be0d732012-11-07 11:45:04 +05302764 calc_tiler_rotation_offset(screen_width, frame_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302765 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302766 &offset0, &offset1, &row_inc, &pix_inc,
2767 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302768 else if (rotation_type == OMAP_DSS_ROT_DMA)
Archit Taneja6be0d732012-11-07 11:45:04 +05302769 calc_dma_rotation_offset(rotation, mirror, screen_width,
2770 frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302771 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302772 &offset0, &offset1, &row_inc, &pix_inc,
2773 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002774 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302775 calc_vrfb_rotation_offset(rotation, mirror,
Archit Taneja6be0d732012-11-07 11:45:04 +05302776 screen_width, frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302777 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302778 &offset0, &offset1, &row_inc, &pix_inc,
2779 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002780
2781 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2782 offset0, offset1, row_inc, pix_inc);
2783
Archit Taneja84a880f2012-09-26 16:57:37 +05302784 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002785
Archit Taneja84a880f2012-09-26 16:57:37 +05302786 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302787
Tomi Valkeinenb7536d62016-01-13 18:41:36 +02002788 if (dispc.feat->reverse_ilace_field_order)
2789 swap(offset0, offset1);
2790
Archit Taneja84a880f2012-09-26 16:57:37 +05302791 dispc_ovl_set_ba0(plane, paddr + offset0);
2792 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002793
Archit Taneja84a880f2012-09-26 16:57:37 +05302794 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2795 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2796 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302797 }
2798
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03002799 if (dispc.feat->last_pixel_inc_missing)
2800 row_inc += pix_inc - 1;
2801
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002802 dispc_ovl_set_row_inc(plane, row_inc);
2803 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002804
Archit Taneja84a880f2012-09-26 16:57:37 +05302805 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302806 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002807
Archit Taneja84a880f2012-09-26 16:57:37 +05302808 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002809
Archit Taneja78b687f2012-09-21 14:51:49 +05302810 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002811
Archit Taneja5b54ed32012-09-26 16:55:27 +05302812 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302813 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2814 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302815 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302816 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002817 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002818 }
2819
Archit Tanejac35eeb22013-03-26 19:15:24 +05302820 dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
2821 color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002822
Archit Taneja84a880f2012-09-26 16:57:37 +05302823 dispc_ovl_set_zorder(plane, caps, zorder);
2824 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2825 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002826
Archit Tanejad79db852012-09-22 12:30:17 +05302827 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302828
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002829 return 0;
2830}
2831
Archit Taneja84a880f2012-09-26 16:57:37 +05302832int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002833 bool replication, const struct videomode *vm,
Archit Taneja8ba85302012-09-26 17:00:37 +05302834 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302835{
2836 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002837 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Archit Taneja84a880f2012-09-26 16:57:37 +05302838 enum omap_channel channel;
2839
2840 channel = dispc_ovl_get_channel_out(plane);
2841
Arnd Bergmann24f13a62014-04-24 13:28:18 +01002842 DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
2843 " %dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2844 plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
Archit Taneja84a880f2012-09-26 16:57:37 +05302845 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2846 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2847
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002848 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302849 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2850 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2851 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002852 oi->rotation_type, replication, vm, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302853
2854 return r;
2855}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002856EXPORT_SYMBOL(dispc_ovl_setup);
Archit Taneja84a880f2012-09-26 16:57:37 +05302857
Archit Taneja749feff2012-08-31 12:32:52 +05302858int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002859 bool mem_to_mem, const struct videomode *vm)
Archit Taneja749feff2012-08-31 12:32:52 +05302860{
2861 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302862 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302863 enum omap_plane plane = OMAP_DSS_WB;
2864 const int pos_x = 0, pos_y = 0;
2865 const u8 zorder = 0, global_alpha = 0;
2866 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302867 bool truncation;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002868 int in_width = vm->hactive;
2869 int in_height = vm->vactive;
Archit Taneja749feff2012-08-31 12:32:52 +05302870 enum omap_overlay_caps caps =
2871 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2872
2873 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2874 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2875 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2876 wi->mirror);
2877
2878 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2879 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2880 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2881 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002882 replication, vm, mem_to_mem);
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302883
2884 switch (wi->color_mode) {
2885 case OMAP_DSS_COLOR_RGB16:
2886 case OMAP_DSS_COLOR_RGB24P:
2887 case OMAP_DSS_COLOR_ARGB16:
2888 case OMAP_DSS_COLOR_RGBA16:
2889 case OMAP_DSS_COLOR_RGB12U:
2890 case OMAP_DSS_COLOR_ARGB16_1555:
2891 case OMAP_DSS_COLOR_XRGB16_1555:
2892 case OMAP_DSS_COLOR_RGBX16:
2893 truncation = true;
2894 break;
2895 default:
2896 truncation = false;
2897 break;
2898 }
2899
2900 /* setup extra DISPC_WB_ATTRIBUTES */
2901 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2902 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2903 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
Tomi Valkeinen4c055ce2015-11-04 17:10:53 +02002904 if (mem_to_mem)
2905 l = FLD_MOD(l, 1, 26, 24); /* CAPTUREMODE */
Tomi Valkeinen98cd5792015-11-04 17:10:54 +02002906 else
2907 l = FLD_MOD(l, 0, 26, 24); /* CAPTUREMODE */
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302908 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302909
Tomi Valkeinen98cd5792015-11-04 17:10:54 +02002910 if (mem_to_mem) {
2911 /* WBDELAYCOUNT */
2912 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 7, 0);
2913 } else {
2914 int wbdelay;
2915
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002916 wbdelay = min(vm->vfront_porch +
2917 vm->vsync_len + vm->vback_porch, (u32)255);
Tomi Valkeinen98cd5792015-11-04 17:10:54 +02002918
2919 /* WBDELAYCOUNT */
2920 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), wbdelay, 7, 0);
2921 }
2922
Archit Taneja749feff2012-08-31 12:32:52 +05302923 return r;
2924}
2925
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002926int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002927{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002928 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2929
Archit Taneja9b372c22011-05-06 11:45:49 +05302930 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002931
2932 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002933}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002934EXPORT_SYMBOL(dispc_ovl_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002935
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002936bool dispc_ovl_enabled(enum omap_plane plane)
2937{
2938 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2939}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002940EXPORT_SYMBOL(dispc_ovl_enabled);
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002941
Tomi Valkeinen7b9cb5e2015-11-04 15:11:25 +02002942enum omap_dss_output_id dispc_mgr_get_supported_outputs(enum omap_channel channel)
2943{
2944 return dss_feat_get_supported_outputs(channel);
2945}
2946EXPORT_SYMBOL(dispc_mgr_get_supported_outputs);
2947
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302948void dispc_wb_enable(bool enable)
2949{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002950 dispc_ovl_enable(OMAP_DSS_WB, enable);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302951}
2952
2953bool dispc_wb_is_enabled(void)
2954{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002955 return dispc_ovl_enabled(OMAP_DSS_WB);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302956}
2957
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002958static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002959{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002960 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2961 return;
2962
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002963 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002964}
2965
2966void dispc_lcd_enable_signal(bool enable)
2967{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002968 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2969 return;
2970
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002971 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002972}
2973
2974void dispc_pck_free_enable(bool enable)
2975{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002976 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2977 return;
2978
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002979 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002980}
2981
Tomi Valkeinenc2834002015-11-05 19:54:33 +02002982int dispc_get_num_mgrs(void)
2983{
2984 return dss_feat_get_num_mgrs();
2985}
2986EXPORT_SYMBOL(dispc_get_num_mgrs);
2987
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002988static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002989{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302990 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002991}
2992
2993
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002994static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002995{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302996 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002997}
2998
Tomi Valkeinen65904152015-11-04 17:10:57 +02002999static void dispc_set_loadmode(enum omap_dss_load_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003000{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003001 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003002}
3003
3004
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02003005static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003006{
Sumit Semwal8613b002010-12-02 11:27:09 +00003007 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003008}
3009
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02003010static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003011 enum omap_dss_trans_key_type type,
3012 u32 trans_key)
3013{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303014 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003015
Sumit Semwal8613b002010-12-02 11:27:09 +00003016 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003017}
3018
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02003019static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003020{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303021 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003022}
Archit Taneja11354dd2011-09-26 11:47:29 +05303023
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02003024static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
3025 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003026{
Archit Taneja11354dd2011-09-26 11:47:29 +05303027 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003028 return;
3029
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003030 if (ch == OMAP_DSS_CHANNEL_LCD)
3031 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003032 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003033 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003034}
Archit Taneja11354dd2011-09-26 11:47:29 +05303035
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02003036void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003037 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02003038{
3039 dispc_mgr_set_default_color(channel, info->default_color);
3040 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
3041 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
3042 dispc_mgr_enable_alpha_fixed_zorder(channel,
3043 info->partial_alpha_enabled);
3044 if (dss_has_feature(FEAT_CPR)) {
3045 dispc_mgr_enable_cpr(channel, info->cpr_enable);
3046 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
3047 }
3048}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003049EXPORT_SYMBOL(dispc_mgr_setup);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003050
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003051static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003052{
3053 int code;
3054
3055 switch (data_lines) {
3056 case 12:
3057 code = 0;
3058 break;
3059 case 16:
3060 code = 1;
3061 break;
3062 case 18:
3063 code = 2;
3064 break;
3065 case 24:
3066 code = 3;
3067 break;
3068 default:
3069 BUG();
3070 return;
3071 }
3072
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303073 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003074}
3075
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003076static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003077{
3078 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05303079 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003080
3081 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05303082 case DSS_IO_PAD_MODE_RESET:
3083 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003084 gpout1 = 0;
3085 break;
Archit Taneja569969d2011-08-22 17:41:57 +05303086 case DSS_IO_PAD_MODE_RFBI:
3087 gpout0 = 1;
3088 gpout1 = 0;
3089 break;
3090 case DSS_IO_PAD_MODE_BYPASS:
3091 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003092 gpout1 = 1;
3093 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003094 default:
3095 BUG();
3096 return;
3097 }
3098
Archit Taneja569969d2011-08-22 17:41:57 +05303099 l = dispc_read_reg(DISPC_CONTROL);
3100 l = FLD_MOD(l, gpout0, 15, 15);
3101 l = FLD_MOD(l, gpout1, 16, 16);
3102 dispc_write_reg(DISPC_CONTROL, l);
3103}
3104
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003105static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05303106{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303107 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003108}
3109
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003110void dispc_mgr_set_lcd_config(enum omap_channel channel,
3111 const struct dss_lcd_mgr_config *config)
3112{
3113 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
3114
3115 dispc_mgr_enable_stallmode(channel, config->stallmode);
3116 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
3117
3118 dispc_mgr_set_clock_div(channel, &config->clock_info);
3119
3120 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
3121
3122 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
3123
3124 dispc_mgr_set_lcd_type_tft(channel);
3125}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003126EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003127
Archit Taneja8f366162012-04-16 12:53:44 +05303128static bool _dispc_mgr_size_ok(u16 width, u16 height)
3129{
Archit Taneja33b89922012-11-14 13:50:15 +05303130 return width <= dispc.feat->mgr_width_max &&
3131 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05303132}
3133
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03003134static bool _dispc_lcd_timings_ok(int hsync_len, int hfp, int hbp,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003135 int vsw, int vfp, int vbp)
3136{
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03003137 if (hsync_len < 1 || hsync_len > dispc.feat->sw_max ||
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303138 hfp < 1 || hfp > dispc.feat->hp_max ||
3139 hbp < 1 || hbp > dispc.feat->hp_max ||
3140 vsw < 1 || vsw > dispc.feat->sw_max ||
3141 vfp < 0 || vfp > dispc.feat->vp_max ||
3142 vbp < 0 || vbp > dispc.feat->vp_max)
3143 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003144 return true;
3145}
3146
Archit Tanejaca5ca692013-03-26 19:15:22 +05303147static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
3148 unsigned long pclk)
3149{
3150 if (dss_mgr_is_lcd(channel))
Andrew F. Davis0cac5b62016-07-01 09:27:21 -05003151 return pclk <= dispc.feat->max_lcd_pclk;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303152 else
Andrew F. Davis0cac5b62016-07-01 09:27:21 -05003153 return pclk <= dispc.feat->max_tv_pclk;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303154}
3155
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003156bool dispc_mgr_timings_ok(enum omap_channel channel, const struct videomode *vm)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003157{
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003158 if (!_dispc_mgr_size_ok(vm->hactive, vm->vactive))
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003159 return false;
Archit Taneja8f366162012-04-16 12:53:44 +05303160
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003161 if (!_dispc_mgr_pclk_ok(channel, vm->pixelclock))
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003162 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303163
3164 if (dss_mgr_is_lcd(channel)) {
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003165 /* TODO: OMAP4+ supports interlace for LCD outputs */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003166 if (vm->flags & DISPLAY_FLAGS_INTERLACED)
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003167 return false;
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003168
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003169 if (!_dispc_lcd_timings_ok(vm->hsync_len,
3170 vm->hfront_porch, vm->hback_porch,
3171 vm->vsync_len, vm->vfront_porch,
3172 vm->vback_porch))
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003173 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303174 }
Archit Taneja8f366162012-04-16 12:53:44 +05303175
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003176 return true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003177}
3178
Peter Ujfalusi3b592932016-09-22 14:06:56 +03003179static void _dispc_mgr_set_lcd_timings(enum omap_channel channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003180 const struct videomode *vm)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003181{
Archit Taneja655e2942012-06-21 10:37:43 +05303182 u32 timing_h, timing_v, l;
Tomi Valkeinened351882014-10-02 17:58:49 +00003183 bool onoff, rf, ipc, vs, hs, de;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003184
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003185 timing_h = FLD_VAL(vm->hsync_len - 1, dispc.feat->sw_start, 0) |
3186 FLD_VAL(vm->hfront_porch - 1, dispc.feat->fp_start, 8) |
3187 FLD_VAL(vm->hback_porch - 1, dispc.feat->bp_start, 20);
3188 timing_v = FLD_VAL(vm->vsync_len - 1, dispc.feat->sw_start, 0) |
3189 FLD_VAL(vm->vfront_porch, dispc.feat->fp_start, 8) |
3190 FLD_VAL(vm->vback_porch, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003191
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003192 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
3193 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05303194
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003195 if (vm->flags & DISPLAY_FLAGS_VSYNC_HIGH)
Tomi Valkeinened351882014-10-02 17:58:49 +00003196 vs = false;
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +03003197 else
3198 vs = true;
Tomi Valkeinened351882014-10-02 17:58:49 +00003199
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003200 if (vm->flags & DISPLAY_FLAGS_HSYNC_HIGH)
Tomi Valkeinened351882014-10-02 17:58:49 +00003201 hs = false;
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +03003202 else
3203 hs = true;
Tomi Valkeinened351882014-10-02 17:58:49 +00003204
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003205 if (vm->flags & DISPLAY_FLAGS_DE_HIGH)
Tomi Valkeinened351882014-10-02 17:58:49 +00003206 de = false;
Peter Ujfalusi3fa3ab42016-09-22 14:06:58 +03003207 else
3208 de = true;
Tomi Valkeinened351882014-10-02 17:58:49 +00003209
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003210 if (vm->flags & DISPLAY_FLAGS_PIXDATA_POSEDGE)
Archit Taneja655e2942012-06-21 10:37:43 +05303211 ipc = false;
Peter Ujfalusif149e172016-09-22 14:07:00 +03003212 else
Archit Taneja655e2942012-06-21 10:37:43 +05303213 ipc = true;
Archit Taneja655e2942012-06-21 10:37:43 +05303214
Tomi Valkeinen7a163602014-10-02 17:58:48 +00003215 /* always use the 'rf' setting */
3216 onoff = true;
3217
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003218 if (vm->flags & DISPLAY_FLAGS_SYNC_POSEDGE)
Archit Taneja655e2942012-06-21 10:37:43 +05303219 rf = true;
Peter Ujfalusid34afb72016-09-22 14:07:01 +03003220 else
3221 rf = false;
Archit Taneja655e2942012-06-21 10:37:43 +05303222
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003223 l = FLD_VAL(onoff, 17, 17) |
3224 FLD_VAL(rf, 16, 16) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003225 FLD_VAL(de, 15, 15) |
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003226 FLD_VAL(ipc, 14, 14) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003227 FLD_VAL(hs, 13, 13) |
3228 FLD_VAL(vs, 12, 12);
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003229
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003230 /* always set ALIGN bit when available */
3231 if (dispc.feat->supports_sync_align)
3232 l |= (1 << 18);
3233
Archit Taneja655e2942012-06-21 10:37:43 +05303234 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003235
3236 if (dispc.syscon_pol) {
3237 const int shifts[] = {
3238 [OMAP_DSS_CHANNEL_LCD] = 0,
3239 [OMAP_DSS_CHANNEL_LCD2] = 1,
3240 [OMAP_DSS_CHANNEL_LCD3] = 2,
3241 };
3242
3243 u32 mask, val;
3244
3245 mask = (1 << 0) | (1 << 3) | (1 << 6);
3246 val = (rf << 0) | (ipc << 3) | (onoff << 6);
3247
3248 mask <<= 16 + shifts[channel];
3249 val <<= 16 + shifts[channel];
3250
3251 regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
3252 mask, val);
3253 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003254}
3255
3256/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05303257void dispc_mgr_set_timings(enum omap_channel channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003258 const struct videomode *vm)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003259{
3260 unsigned xtot, ytot;
3261 unsigned long ht, vt;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003262 struct videomode t = *vm;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003263
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03003264 DSSDBG("channel %d xres %u yres %u\n", channel, t.hactive, t.vactive);
Archit Tanejac51d9212012-04-16 12:53:43 +05303265
Archit Taneja2aefad42012-05-18 14:36:54 +05303266 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05303267 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003268 return;
3269 }
Archit Tanejac51d9212012-04-16 12:53:43 +05303270
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303271 if (dss_mgr_is_lcd(channel)) {
Peter Ujfalusi3b592932016-09-22 14:06:56 +03003272 _dispc_mgr_set_lcd_timings(channel, &t);
Archit Tanejac51d9212012-04-16 12:53:43 +05303273
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03003274 xtot = t.hactive + t.hfront_porch + t.hsync_len + t.hback_porch;
Peter Ujfalusi458540c2016-09-22 14:06:53 +03003275 ytot = t.vactive + t.vfront_porch + t.vsync_len + t.vback_porch;
Archit Tanejac51d9212012-04-16 12:53:43 +05303276
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003277 ht = vm->pixelclock / xtot;
3278 vt = vm->pixelclock / xtot / ytot;
Archit Tanejac51d9212012-04-16 12:53:43 +05303279
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003280 DSSDBG("pck %lu\n", vm->pixelclock);
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03003281 DSSDBG("hsync_len %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03003282 t.hsync_len, t.hfront_porch, t.hback_porch,
Peter Ujfalusi458540c2016-09-22 14:06:53 +03003283 t.vsync_len, t.vfront_porch, t.vback_porch);
Archit Taneja655e2942012-06-21 10:37:43 +05303284 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +03003285 !!(t.flags & DISPLAY_FLAGS_VSYNC_HIGH),
3286 !!(t.flags & DISPLAY_FLAGS_HSYNC_HIGH),
Peter Ujfalusif149e172016-09-22 14:07:00 +03003287 !!(t.flags & DISPLAY_FLAGS_PIXDATA_POSEDGE),
3288 !!(t.flags & DISPLAY_FLAGS_DE_HIGH),
Peter Ujfalusid34afb72016-09-22 14:07:01 +03003289 !!(t.flags & DISPLAY_FLAGS_SYNC_POSEDGE));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003290
Archit Tanejac51d9212012-04-16 12:53:43 +05303291 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05303292 } else {
Peter Ujfalusi53058292016-09-22 14:06:55 +03003293 if (t.flags & DISPLAY_FLAGS_INTERLACED)
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03003294 t.vactive /= 2;
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +02003295
3296 if (dispc.feat->supports_double_pixel)
Peter Ujfalusi531efb32016-09-22 14:06:59 +03003297 REG_FLD_MOD(DISPC_CONTROL,
3298 !!(t.flags & DISPLAY_FLAGS_DOUBLECLK),
3299 19, 17);
Archit Tanejac51d9212012-04-16 12:53:43 +05303300 }
Archit Taneja8f366162012-04-16 12:53:44 +05303301
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03003302 dispc_mgr_set_size(channel, t.hactive, t.vactive);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003303}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003304EXPORT_SYMBOL(dispc_mgr_set_timings);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003305
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003306static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003307 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003308{
3309 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003310 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003311
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003312 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003313 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003314
Luis de Bethencourt0bcfdba2015-10-15 13:29:38 +01003315 if (!dss_has_feature(FEAT_CORE_CLK_DIV) &&
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003316 channel == OMAP_DSS_CHANNEL_LCD)
3317 dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003318}
3319
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003320static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00003321 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003322{
3323 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003324 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003325 *lck_div = FLD_GET(l, 23, 16);
3326 *pck_div = FLD_GET(l, 7, 0);
3327}
3328
Tomi Valkeinen65904152015-11-04 17:10:57 +02003329static unsigned long dispc_fclk_rate(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003330{
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003331 unsigned long r;
3332 enum dss_clk_source src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003333
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003334 src = dss_get_dispc_clk_source();
3335
3336 if (src == DSS_CLK_SRC_FCK) {
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003337 r = dss_get_dispc_clk_rate();
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003338 } else {
3339 struct dss_pll *pll;
3340 unsigned clkout_idx;
Tomi Valkeinen93550922014-12-31 11:25:48 +02003341
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003342 pll = dss_pll_find_by_src(src);
3343 clkout_idx = dss_pll_get_clkout_idx_for_src(src);
Tomi Valkeinen93550922014-12-31 11:25:48 +02003344
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003345 r = pll->cinfo.clkout[clkout_idx];
Taneja, Archit66534e82011-03-08 05:50:34 -06003346 }
3347
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003348 return r;
3349}
3350
Tomi Valkeinen65904152015-11-04 17:10:57 +02003351static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003352{
3353 int lcd;
3354 unsigned long r;
Tomi Valkeinen01575772016-05-17 16:08:34 +03003355 enum dss_clk_source src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003356
Tomi Valkeinen01575772016-05-17 16:08:34 +03003357 /* for TV, LCLK rate is the FCLK rate */
3358 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003359 return dispc_fclk_rate();
Tomi Valkeinen01575772016-05-17 16:08:34 +03003360
3361 src = dss_get_lcd_clk_source(channel);
3362
3363 if (src == DSS_CLK_SRC_FCK) {
3364 r = dss_get_dispc_clk_rate();
3365 } else {
3366 struct dss_pll *pll;
3367 unsigned clkout_idx;
3368
3369 pll = dss_pll_find_by_src(src);
3370 clkout_idx = dss_pll_get_clkout_idx_for_src(src);
3371
3372 r = pll->cinfo.clkout[clkout_idx];
Taneja, Architea751592011-03-08 05:50:35 -06003373 }
Tomi Valkeinen01575772016-05-17 16:08:34 +03003374
3375 lcd = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3376
3377 return r / lcd;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003378}
3379
Tomi Valkeinen65904152015-11-04 17:10:57 +02003380static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003381{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003382 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003383
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303384 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303385 int pcd;
3386 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003387
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303388 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003389
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303390 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003391
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303392 r = dispc_mgr_lclk_rate(channel);
3393
3394 return r / pcd;
3395 } else {
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003396 return dispc.tv_pclk_rate;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303397 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003398}
3399
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003400void dispc_set_tv_pclk(unsigned long pclk)
3401{
3402 dispc.tv_pclk_rate = pclk;
3403}
3404
Tomi Valkeinen65904152015-11-04 17:10:57 +02003405static unsigned long dispc_core_clk_rate(void)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303406{
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003407 return dispc.core_clk_rate;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303408}
3409
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303410static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3411{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003412 enum omap_channel channel;
3413
3414 if (plane == OMAP_DSS_WB)
3415 return 0;
3416
3417 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303418
3419 return dispc_mgr_pclk_rate(channel);
3420}
3421
3422static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3423{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003424 enum omap_channel channel;
3425
3426 if (plane == OMAP_DSS_WB)
3427 return 0;
3428
3429 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303430
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003431 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303432}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003433
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303434static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003435{
3436 int lcd, pcd;
Tomi Valkeinendc0352d2016-05-17 13:45:09 +03003437 enum dss_clk_source lcd_clk_src;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303438
3439 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3440
3441 lcd_clk_src = dss_get_lcd_clk_source(channel);
3442
Tomi Valkeinen557a1542016-05-17 13:49:18 +03003443 seq_printf(s, "%s clk source = %s\n", mgr_desc[channel].name,
Tomi Valkeinen407bd562016-05-17 13:50:55 +03003444 dss_get_clk_source_name(lcd_clk_src));
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303445
3446 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3447
3448 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3449 dispc_mgr_lclk_rate(channel), lcd);
3450 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3451 dispc_mgr_pclk_rate(channel), pcd);
3452}
3453
3454void dispc_dump_clocks(struct seq_file *s)
3455{
3456 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003457 u32 l;
Tomi Valkeinendc0352d2016-05-17 13:45:09 +03003458 enum dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003459
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003460 if (dispc_runtime_get())
3461 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003462
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003463 seq_printf(s, "- DISPC -\n");
3464
Tomi Valkeinen557a1542016-05-17 13:49:18 +03003465 seq_printf(s, "dispc fclk source = %s\n",
Tomi Valkeinen407bd562016-05-17 13:50:55 +03003466 dss_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003467
3468 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003469
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003470 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3471 seq_printf(s, "- DISPC-CORE-CLK -\n");
3472 l = dispc_read_reg(DISPC_DIVISOR);
3473 lcd = FLD_GET(l, 23, 16);
3474
3475 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3476 (dispc_fclk_rate()/lcd), lcd);
3477 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003478
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303479 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003480
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303481 if (dss_has_feature(FEAT_MGR_LCD2))
3482 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3483 if (dss_has_feature(FEAT_MGR_LCD3))
3484 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003485
3486 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003487}
3488
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003489static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003490{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303491 int i, j;
3492 const char *mgr_names[] = {
3493 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3494 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3495 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303496 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303497 };
3498 const char *ovl_names[] = {
3499 [OMAP_DSS_GFX] = "GFX",
3500 [OMAP_DSS_VIDEO1] = "VID1",
3501 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303502 [OMAP_DSS_VIDEO3] = "VID3",
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003503 [OMAP_DSS_WB] = "WB",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303504 };
3505 const char **p_names;
3506
Archit Taneja9b372c22011-05-06 11:45:49 +05303507#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003508
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003509 if (dispc_runtime_get())
3510 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003511
Archit Taneja5010be82011-08-05 19:06:00 +05303512 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003513 DUMPREG(DISPC_REVISION);
3514 DUMPREG(DISPC_SYSCONFIG);
3515 DUMPREG(DISPC_SYSSTATUS);
3516 DUMPREG(DISPC_IRQSTATUS);
3517 DUMPREG(DISPC_IRQENABLE);
3518 DUMPREG(DISPC_CONTROL);
3519 DUMPREG(DISPC_CONFIG);
3520 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003521 DUMPREG(DISPC_LINE_STATUS);
3522 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303523 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3524 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003525 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003526 if (dss_has_feature(FEAT_MGR_LCD2)) {
3527 DUMPREG(DISPC_CONTROL2);
3528 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003529 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303530 if (dss_has_feature(FEAT_MGR_LCD3)) {
3531 DUMPREG(DISPC_CONTROL3);
3532 DUMPREG(DISPC_CONFIG3);
3533 }
Tomi Valkeinen29fceee2013-11-14 11:38:25 +02003534 if (dss_has_feature(FEAT_MFLAG))
3535 DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003536
Archit Taneja5010be82011-08-05 19:06:00 +05303537#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003538
Archit Taneja5010be82011-08-05 19:06:00 +05303539#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303540#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003541 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303542 dispc_read_reg(DISPC_REG(i, r)))
3543
Archit Taneja4dd2da12011-08-05 19:06:01 +05303544 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303545
Archit Taneja4dd2da12011-08-05 19:06:01 +05303546 /* DISPC channel specific registers */
3547 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3548 DUMPREG(i, DISPC_DEFAULT_COLOR);
3549 DUMPREG(i, DISPC_TRANS_COLOR);
3550 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003551
Archit Taneja4dd2da12011-08-05 19:06:01 +05303552 if (i == OMAP_DSS_CHANNEL_DIGIT)
3553 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303554
Archit Taneja4dd2da12011-08-05 19:06:01 +05303555 DUMPREG(i, DISPC_TIMING_H);
3556 DUMPREG(i, DISPC_TIMING_V);
3557 DUMPREG(i, DISPC_POL_FREQ);
3558 DUMPREG(i, DISPC_DIVISORo);
Archit Taneja5010be82011-08-05 19:06:00 +05303559
Archit Taneja4dd2da12011-08-05 19:06:01 +05303560 DUMPREG(i, DISPC_DATA_CYCLE1);
3561 DUMPREG(i, DISPC_DATA_CYCLE2);
3562 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003563
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003564 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303565 DUMPREG(i, DISPC_CPR_COEF_R);
3566 DUMPREG(i, DISPC_CPR_COEF_G);
3567 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003568 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003569 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003570
Archit Taneja4dd2da12011-08-05 19:06:01 +05303571 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003572
Archit Taneja4dd2da12011-08-05 19:06:01 +05303573 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3574 DUMPREG(i, DISPC_OVL_BA0);
3575 DUMPREG(i, DISPC_OVL_BA1);
3576 DUMPREG(i, DISPC_OVL_POSITION);
3577 DUMPREG(i, DISPC_OVL_SIZE);
3578 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3579 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3580 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3581 DUMPREG(i, DISPC_OVL_ROW_INC);
3582 DUMPREG(i, DISPC_OVL_PIXEL_INC);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003583
Archit Taneja4dd2da12011-08-05 19:06:01 +05303584 if (dss_has_feature(FEAT_PRELOAD))
3585 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003586 if (dss_has_feature(FEAT_MFLAG))
3587 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003588
Archit Taneja4dd2da12011-08-05 19:06:01 +05303589 if (i == OMAP_DSS_GFX) {
3590 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3591 DUMPREG(i, DISPC_OVL_TABLE_BA);
3592 continue;
3593 }
3594
3595 DUMPREG(i, DISPC_OVL_FIR);
3596 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3597 DUMPREG(i, DISPC_OVL_ACCU0);
3598 DUMPREG(i, DISPC_OVL_ACCU1);
3599 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3600 DUMPREG(i, DISPC_OVL_BA0_UV);
3601 DUMPREG(i, DISPC_OVL_BA1_UV);
3602 DUMPREG(i, DISPC_OVL_FIR2);
3603 DUMPREG(i, DISPC_OVL_ACCU2_0);
3604 DUMPREG(i, DISPC_OVL_ACCU2_1);
3605 }
3606 if (dss_has_feature(FEAT_ATTR2))
3607 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
Archit Taneja5010be82011-08-05 19:06:00 +05303608 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003609
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003610 if (dispc.feat->has_writeback) {
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003611 i = OMAP_DSS_WB;
3612 DUMPREG(i, DISPC_OVL_BA0);
3613 DUMPREG(i, DISPC_OVL_BA1);
3614 DUMPREG(i, DISPC_OVL_SIZE);
3615 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3616 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3617 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3618 DUMPREG(i, DISPC_OVL_ROW_INC);
3619 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3620
3621 if (dss_has_feature(FEAT_MFLAG))
3622 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3623
3624 DUMPREG(i, DISPC_OVL_FIR);
3625 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3626 DUMPREG(i, DISPC_OVL_ACCU0);
3627 DUMPREG(i, DISPC_OVL_ACCU1);
3628 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3629 DUMPREG(i, DISPC_OVL_BA0_UV);
3630 DUMPREG(i, DISPC_OVL_BA1_UV);
3631 DUMPREG(i, DISPC_OVL_FIR2);
3632 DUMPREG(i, DISPC_OVL_ACCU2_0);
3633 DUMPREG(i, DISPC_OVL_ACCU2_1);
3634 }
3635 if (dss_has_feature(FEAT_ATTR2))
3636 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3637 }
3638
Archit Taneja5010be82011-08-05 19:06:00 +05303639#undef DISPC_REG
3640#undef DUMPREG
3641
3642#define DISPC_REG(plane, name, i) name(plane, i)
3643#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303644 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003645 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303646 dispc_read_reg(DISPC_REG(plane, name, i)))
3647
Archit Taneja4dd2da12011-08-05 19:06:01 +05303648 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303649
Archit Taneja4dd2da12011-08-05 19:06:01 +05303650 /* start from OMAP_DSS_VIDEO1 */
3651 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3652 for (j = 0; j < 8; j++)
3653 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303654
Archit Taneja4dd2da12011-08-05 19:06:01 +05303655 for (j = 0; j < 8; j++)
3656 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303657
Archit Taneja4dd2da12011-08-05 19:06:01 +05303658 for (j = 0; j < 5; j++)
3659 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003660
Archit Taneja4dd2da12011-08-05 19:06:01 +05303661 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3662 for (j = 0; j < 8; j++)
3663 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3664 }
Amber Jainab5ca072011-05-19 19:47:53 +05303665
Archit Taneja4dd2da12011-08-05 19:06:01 +05303666 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3667 for (j = 0; j < 8; j++)
3668 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303669
Archit Taneja4dd2da12011-08-05 19:06:01 +05303670 for (j = 0; j < 8; j++)
3671 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303672
Archit Taneja4dd2da12011-08-05 19:06:01 +05303673 for (j = 0; j < 8; j++)
3674 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3675 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003676 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003677
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003678 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303679
3680#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003681#undef DUMPREG
3682}
3683
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003684/* calculate clock rates using dividers in cinfo */
3685int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3686 struct dispc_clock_info *cinfo)
3687{
3688 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3689 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003690 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003691 return -EINVAL;
3692
3693 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3694 cinfo->pck = cinfo->lck / cinfo->pck_div;
3695
3696 return 0;
3697}
3698
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003699bool dispc_div_calc(unsigned long dispc,
3700 unsigned long pck_min, unsigned long pck_max,
3701 dispc_div_calc_func func, void *data)
3702{
3703 int lckd, lckd_start, lckd_stop;
3704 int pckd, pckd_start, pckd_stop;
3705 unsigned long pck, lck;
3706 unsigned long lck_max;
3707 unsigned long pckd_hw_min, pckd_hw_max;
3708 unsigned min_fck_per_pck;
3709 unsigned long fck;
3710
3711#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
3712 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
3713#else
3714 min_fck_per_pck = 0;
3715#endif
3716
3717 pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3718 pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3719
3720 lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
3721
3722 pck_min = pck_min ? pck_min : 1;
3723 pck_max = pck_max ? pck_max : ULONG_MAX;
3724
3725 lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
3726 lckd_stop = min(dispc / pck_min, 255ul);
3727
3728 for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
3729 lck = dispc / lckd;
3730
3731 pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
3732 pckd_stop = min(lck / pck_min, pckd_hw_max);
3733
3734 for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
3735 pck = lck / pckd;
3736
3737 /*
3738 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
3739 * clock, which means we're configuring DISPC fclk here
3740 * also. Thus we need to use the calculated lck. For
3741 * OMAP4+ the DISPC fclk is a separate clock.
3742 */
3743 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3744 fck = dispc_core_clk_rate();
3745 else
3746 fck = lck;
3747
3748 if (fck < pck * min_fck_per_pck)
3749 continue;
3750
3751 if (func(lckd, pckd, lck, pck, data))
3752 return true;
3753 }
3754 }
3755
3756 return false;
3757}
3758
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303759void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003760 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003761{
3762 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3763 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3764
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003765 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003766}
3767
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003768int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003769 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003770{
3771 unsigned long fck;
3772
3773 fck = dispc_fclk_rate();
3774
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003775 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3776 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003777
3778 cinfo->lck = fck / cinfo->lck_div;
3779 cinfo->pck = cinfo->lck / cinfo->pck_div;
3780
3781 return 0;
3782}
3783
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003784u32 dispc_read_irqstatus(void)
3785{
3786 return dispc_read_reg(DISPC_IRQSTATUS);
3787}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003788EXPORT_SYMBOL(dispc_read_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003789
3790void dispc_clear_irqstatus(u32 mask)
3791{
3792 dispc_write_reg(DISPC_IRQSTATUS, mask);
3793}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003794EXPORT_SYMBOL(dispc_clear_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003795
3796u32 dispc_read_irqenable(void)
3797{
3798 return dispc_read_reg(DISPC_IRQENABLE);
3799}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003800EXPORT_SYMBOL(dispc_read_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003801
3802void dispc_write_irqenable(u32 mask)
3803{
3804 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3805
3806 /* clear the irqstatus for newly enabled irqs */
3807 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3808
3809 dispc_write_reg(DISPC_IRQENABLE, mask);
3810}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003811EXPORT_SYMBOL(dispc_write_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003812
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003813void dispc_enable_sidle(void)
3814{
3815 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3816}
3817
3818void dispc_disable_sidle(void)
3819{
3820 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3821}
3822
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003823u32 dispc_mgr_gamma_size(enum omap_channel channel)
3824{
3825 const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3826
3827 if (!dispc.feat->has_gamma_table)
3828 return 0;
3829
3830 return gdesc->len;
3831}
3832EXPORT_SYMBOL(dispc_mgr_gamma_size);
3833
3834static void dispc_mgr_write_gamma_table(enum omap_channel channel)
3835{
3836 const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3837 u32 *table = dispc.gamma_table[channel];
3838 unsigned int i;
3839
3840 DSSDBG("%s: channel %d\n", __func__, channel);
3841
3842 for (i = 0; i < gdesc->len; ++i) {
3843 u32 v = table[i];
3844
3845 if (gdesc->has_index)
3846 v |= i << 24;
3847 else if (i == 0)
3848 v |= 1 << 31;
3849
3850 dispc_write_reg(gdesc->reg, v);
3851 }
3852}
3853
3854static void dispc_restore_gamma_tables(void)
3855{
3856 DSSDBG("%s()\n", __func__);
3857
3858 if (!dispc.feat->has_gamma_table)
3859 return;
3860
3861 dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD);
3862
3863 dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_DIGIT);
3864
3865 if (dss_has_feature(FEAT_MGR_LCD2))
3866 dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD2);
3867
3868 if (dss_has_feature(FEAT_MGR_LCD3))
3869 dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD3);
3870}
3871
3872static const struct drm_color_lut dispc_mgr_gamma_default_lut[] = {
3873 { .red = 0, .green = 0, .blue = 0, },
3874 { .red = U16_MAX, .green = U16_MAX, .blue = U16_MAX, },
3875};
3876
3877void dispc_mgr_set_gamma(enum omap_channel channel,
3878 const struct drm_color_lut *lut,
3879 unsigned int length)
3880{
3881 const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3882 u32 *table = dispc.gamma_table[channel];
3883 uint i;
3884
3885 DSSDBG("%s: channel %d, lut len %u, hw len %u\n", __func__,
3886 channel, length, gdesc->len);
3887
3888 if (!dispc.feat->has_gamma_table)
3889 return;
3890
3891 if (lut == NULL || length < 2) {
3892 lut = dispc_mgr_gamma_default_lut;
3893 length = ARRAY_SIZE(dispc_mgr_gamma_default_lut);
3894 }
3895
3896 for (i = 0; i < length - 1; ++i) {
3897 uint first = i * (gdesc->len - 1) / (length - 1);
3898 uint last = (i + 1) * (gdesc->len - 1) / (length - 1);
3899 uint w = last - first;
3900 u16 r, g, b;
3901 uint j;
3902
3903 if (w == 0)
3904 continue;
3905
3906 for (j = 0; j <= w; j++) {
3907 r = (lut[i].red * (w - j) + lut[i+1].red * j) / w;
3908 g = (lut[i].green * (w - j) + lut[i+1].green * j) / w;
3909 b = (lut[i].blue * (w - j) + lut[i+1].blue * j) / w;
3910
3911 r >>= 16 - gdesc->bits;
3912 g >>= 16 - gdesc->bits;
3913 b >>= 16 - gdesc->bits;
3914
3915 table[first + j] = (r << (gdesc->bits * 2)) |
3916 (g << gdesc->bits) | b;
3917 }
3918 }
3919
3920 if (dispc.is_enabled)
3921 dispc_mgr_write_gamma_table(channel);
3922}
3923EXPORT_SYMBOL(dispc_mgr_set_gamma);
3924
3925static int dispc_init_gamma_tables(void)
3926{
3927 int channel;
3928
3929 if (!dispc.feat->has_gamma_table)
3930 return 0;
3931
3932 for (channel = 0; channel < ARRAY_SIZE(dispc.gamma_table); channel++) {
3933 const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3934 u32 *gt;
3935
3936 if (channel == OMAP_DSS_CHANNEL_LCD2 &&
3937 !dss_has_feature(FEAT_MGR_LCD2))
3938 continue;
3939
3940 if (channel == OMAP_DSS_CHANNEL_LCD3 &&
3941 !dss_has_feature(FEAT_MGR_LCD3))
3942 continue;
3943
3944 gt = devm_kmalloc_array(&dispc.pdev->dev, gdesc->len,
3945 sizeof(u32), GFP_KERNEL);
3946 if (!gt)
3947 return -ENOMEM;
3948
3949 dispc.gamma_table[channel] = gt;
3950
3951 dispc_mgr_set_gamma(channel, NULL, 0);
3952 }
3953 return 0;
3954}
3955
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003956static void _omap_dispc_initial_config(void)
3957{
3958 u32 l;
3959
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003960 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3961 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3962 l = dispc_read_reg(DISPC_DIVISOR);
3963 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3964 l = FLD_MOD(l, 1, 0, 0);
3965 l = FLD_MOD(l, 1, 23, 16);
3966 dispc_write_reg(DISPC_DIVISOR, l);
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003967
3968 dispc.core_clk_rate = dispc_fclk_rate();
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003969 }
3970
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003971 /* Use gamma table mode, instead of palette mode */
3972 if (dispc.feat->has_gamma_table)
3973 REG_FLD_MOD(DISPC_CONFIG, 1, 3, 3);
3974
3975 /* For older DSS versions (FEAT_FUNCGATED) this enables
3976 * func-clock auto-gating. For newer versions
3977 * (dispc.feat->has_gamma_table) this enables tv-out gamma tables.
3978 */
3979 if (dss_has_feature(FEAT_FUNCGATED) || dispc.feat->has_gamma_table)
Archit Taneja6ced40b2010-12-02 11:27:13 +00003980 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003981
Archit Taneja6e5264b2012-09-11 12:04:47 +05303982 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003983
3984 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3985
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003986 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003987
3988 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303989
3990 dispc_ovl_enable_zorder_planes();
Archit Tanejad0df9a22013-03-26 19:15:25 +05303991
3992 if (dispc.feat->mstandby_workaround)
3993 REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00003994
3995 if (dss_has_feature(FEAT_MFLAG))
3996 dispc_init_mflag();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003997}
3998
Tomi Valkeinenede92692015-06-04 14:12:16 +03003999static const struct dispc_features omap24xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304000 .sw_start = 5,
4001 .fp_start = 15,
4002 .bp_start = 27,
4003 .sw_max = 64,
4004 .vp_max = 255,
4005 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05304006 .mgr_width_start = 10,
4007 .mgr_height_start = 26,
4008 .mgr_width_max = 2048,
4009 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05304010 .max_lcd_pclk = 66500000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304011 .calc_scaling = dispc_ovl_calc_scaling_24xx,
4012 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004013 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02004014 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05304015 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03004016 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304017};
4018
Tomi Valkeinenede92692015-06-04 14:12:16 +03004019static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304020 .sw_start = 5,
4021 .fp_start = 15,
4022 .bp_start = 27,
4023 .sw_max = 64,
4024 .vp_max = 255,
4025 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05304026 .mgr_width_start = 10,
4027 .mgr_height_start = 26,
4028 .mgr_width_max = 2048,
4029 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05304030 .max_lcd_pclk = 173000000,
4031 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304032 .calc_scaling = dispc_ovl_calc_scaling_34xx,
4033 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004034 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02004035 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05304036 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03004037 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304038};
4039
Tomi Valkeinenede92692015-06-04 14:12:16 +03004040static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304041 .sw_start = 7,
4042 .fp_start = 19,
4043 .bp_start = 31,
4044 .sw_max = 256,
4045 .vp_max = 4095,
4046 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05304047 .mgr_width_start = 10,
4048 .mgr_height_start = 26,
4049 .mgr_width_max = 2048,
4050 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05304051 .max_lcd_pclk = 173000000,
4052 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304053 .calc_scaling = dispc_ovl_calc_scaling_34xx,
4054 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004055 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02004056 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05304057 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03004058 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304059};
4060
Tomi Valkeinenede92692015-06-04 14:12:16 +03004061static const struct dispc_features omap44xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304062 .sw_start = 7,
4063 .fp_start = 19,
4064 .bp_start = 31,
4065 .sw_max = 256,
4066 .vp_max = 4095,
4067 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05304068 .mgr_width_start = 10,
4069 .mgr_height_start = 26,
4070 .mgr_width_max = 2048,
4071 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05304072 .max_lcd_pclk = 170000000,
4073 .max_tv_pclk = 185625000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304074 .calc_scaling = dispc_ovl_calc_scaling_44xx,
4075 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004076 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03004077 .gfx_fifo_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05304078 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03004079 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02004080 .has_writeback = true,
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +02004081 .supports_double_pixel = true,
Tomi Valkeinenb7536d62016-01-13 18:41:36 +02004082 .reverse_ilace_field_order = true,
Jyri Sarhaacc3a232016-06-07 15:09:15 +03004083 .has_gamma_table = true,
Jyri Sarhafbff0102016-06-07 15:09:16 +03004084 .has_gamma_i734_bug = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304085};
4086
Tomi Valkeinenede92692015-06-04 14:12:16 +03004087static const struct dispc_features omap54xx_dispc_feats = {
Archit Taneja264236f2012-11-14 13:50:16 +05304088 .sw_start = 7,
4089 .fp_start = 19,
4090 .bp_start = 31,
4091 .sw_max = 256,
4092 .vp_max = 4095,
4093 .hp_max = 4096,
4094 .mgr_width_start = 11,
4095 .mgr_height_start = 27,
4096 .mgr_width_max = 4096,
4097 .mgr_height_max = 4096,
Archit Tanejaca5ca692013-03-26 19:15:22 +05304098 .max_lcd_pclk = 170000000,
4099 .max_tv_pclk = 186000000,
Archit Taneja264236f2012-11-14 13:50:16 +05304100 .calc_scaling = dispc_ovl_calc_scaling_44xx,
4101 .calc_core_clk = calc_core_clk_44xx,
4102 .num_fifos = 5,
4103 .gfx_fifo_workaround = true,
Archit Tanejad0df9a22013-03-26 19:15:25 +05304104 .mstandby_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05304105 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03004106 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02004107 .has_writeback = true,
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +02004108 .supports_double_pixel = true,
Tomi Valkeinenb7536d62016-01-13 18:41:36 +02004109 .reverse_ilace_field_order = true,
Jyri Sarhaacc3a232016-06-07 15:09:15 +03004110 .has_gamma_table = true,
Jyri Sarhafbff0102016-06-07 15:09:16 +03004111 .has_gamma_i734_bug = true,
Archit Taneja264236f2012-11-14 13:50:16 +05304112};
4113
Tomi Valkeinenede92692015-06-04 14:12:16 +03004114static int dispc_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304115{
4116 const struct dispc_features *src;
4117 struct dispc_features *dst;
4118
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004119 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304120 if (!dst) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004121 dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304122 return -ENOMEM;
4123 }
4124
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03004125 switch (omapdss_get_version()) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004126 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304127 src = &omap24xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004128 break;
4129
4130 case OMAPDSS_VER_OMAP34xx_ES1:
4131 src = &omap34xx_rev1_0_dispc_feats;
4132 break;
4133
4134 case OMAPDSS_VER_OMAP34xx_ES3:
4135 case OMAPDSS_VER_OMAP3630:
4136 case OMAPDSS_VER_AM35xx:
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05304137 case OMAPDSS_VER_AM43xx:
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004138 src = &omap34xx_rev3_0_dispc_feats;
4139 break;
4140
4141 case OMAPDSS_VER_OMAP4430_ES1:
4142 case OMAPDSS_VER_OMAP4430_ES2:
4143 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304144 src = &omap44xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004145 break;
4146
4147 case OMAPDSS_VER_OMAP5:
Tomi Valkeinen93550922014-12-31 11:25:48 +02004148 case OMAPDSS_VER_DRA7xx:
Archit Taneja264236f2012-11-14 13:50:16 +05304149 src = &omap54xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004150 break;
4151
4152 default:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304153 return -ENODEV;
4154 }
4155
4156 memcpy(dst, src, sizeof(*dst));
4157 dispc.feat = dst;
4158
4159 return 0;
4160}
4161
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004162static irqreturn_t dispc_irq_handler(int irq, void *arg)
4163{
4164 if (!dispc.is_enabled)
4165 return IRQ_NONE;
4166
4167 return dispc.user_handler(irq, dispc.user_data);
4168}
4169
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004170int dispc_request_irq(irq_handler_t handler, void *dev_id)
4171{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004172 int r;
4173
4174 if (dispc.user_handler != NULL)
4175 return -EBUSY;
4176
4177 dispc.user_handler = handler;
4178 dispc.user_data = dev_id;
4179
4180 /* ensure the dispc_irq_handler sees the values above */
4181 smp_wmb();
4182
4183 r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
4184 IRQF_SHARED, "OMAP DISPC", &dispc);
4185 if (r) {
4186 dispc.user_handler = NULL;
4187 dispc.user_data = NULL;
4188 }
4189
4190 return r;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004191}
Tomi Valkeinen348be692012-11-07 18:17:35 +02004192EXPORT_SYMBOL(dispc_request_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004193
4194void dispc_free_irq(void *dev_id)
4195{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004196 devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);
4197
4198 dispc.user_handler = NULL;
4199 dispc.user_data = NULL;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004200}
Tomi Valkeinen348be692012-11-07 18:17:35 +02004201EXPORT_SYMBOL(dispc_free_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004202
Jyri Sarhafbff0102016-06-07 15:09:16 +03004203/*
4204 * Workaround for errata i734 in DSS dispc
4205 * - LCD1 Gamma Correction Is Not Working When GFX Pipe Is Disabled
4206 *
4207 * For gamma tables to work on LCD1 the GFX plane has to be used at
4208 * least once after DSS HW has come out of reset. The workaround
4209 * sets up a minimal LCD setup with GFX plane and waits for one
4210 * vertical sync irq before disabling the setup and continuing with
4211 * the context restore. The physical outputs are gated during the
4212 * operation. This workaround requires that gamma table's LOADMODE
4213 * is set to 0x2 in DISPC_CONTROL1 register.
4214 *
4215 * For details see:
4216 * OMAP543x Multimedia Device Silicon Revision 2.0 Silicon Errata
4217 * Literature Number: SWPZ037E
4218 * Or some other relevant errata document for the DSS IP version.
4219 */
4220
4221static const struct dispc_errata_i734_data {
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004222 struct videomode vm;
Jyri Sarhafbff0102016-06-07 15:09:16 +03004223 struct omap_overlay_info ovli;
4224 struct omap_overlay_manager_info mgri;
4225 struct dss_lcd_mgr_config lcd_conf;
4226} i734 = {
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004227 .vm = {
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03004228 .hactive = 8, .vactive = 1,
Jyri Sarhafbff0102016-06-07 15:09:16 +03004229 .pixelclock = 16000000,
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004230 .hsync_len = 8, .hfront_porch = 4, .hback_porch = 4,
Peter Ujfalusi458540c2016-09-22 14:06:53 +03004231 .vsync_len = 1, .vfront_porch = 1, .vback_porch = 1,
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +03004232
Peter Ujfalusi3fa3ab42016-09-22 14:06:58 +03004233 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
Peter Ujfalusid34afb72016-09-22 14:07:01 +03004234 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_SYNC_POSEDGE |
4235 DISPLAY_FLAGS_PIXDATA_POSEDGE,
Jyri Sarhafbff0102016-06-07 15:09:16 +03004236 },
4237 .ovli = {
4238 .screen_width = 1,
4239 .width = 1, .height = 1,
4240 .color_mode = OMAP_DSS_COLOR_RGB24U,
4241 .rotation = OMAP_DSS_ROT_0,
4242 .rotation_type = OMAP_DSS_ROT_DMA,
4243 .mirror = 0,
4244 .pos_x = 0, .pos_y = 0,
4245 .out_width = 0, .out_height = 0,
4246 .global_alpha = 0xff,
4247 .pre_mult_alpha = 0,
4248 .zorder = 0,
4249 },
4250 .mgri = {
4251 .default_color = 0,
4252 .trans_enabled = false,
4253 .partial_alpha_enabled = false,
4254 .cpr_enable = false,
4255 },
4256 .lcd_conf = {
4257 .io_pad_mode = DSS_IO_PAD_MODE_BYPASS,
4258 .stallmode = false,
4259 .fifohandcheck = false,
4260 .clock_info = {
4261 .lck_div = 1,
4262 .pck_div = 2,
4263 },
4264 .video_port_width = 24,
4265 .lcden_sig_polarity = 0,
4266 },
4267};
4268
4269static struct i734_buf {
4270 size_t size;
4271 dma_addr_t paddr;
4272 void *vaddr;
4273} i734_buf;
4274
4275static int dispc_errata_i734_wa_init(void)
4276{
4277 if (!dispc.feat->has_gamma_i734_bug)
4278 return 0;
4279
4280 i734_buf.size = i734.ovli.width * i734.ovli.height *
4281 color_mode_to_bpp(i734.ovli.color_mode) / 8;
4282
4283 i734_buf.vaddr = dma_alloc_writecombine(&dispc.pdev->dev, i734_buf.size,
4284 &i734_buf.paddr, GFP_KERNEL);
4285 if (!i734_buf.vaddr) {
4286 dev_err(&dispc.pdev->dev, "%s: dma_alloc_writecombine failed",
4287 __func__);
4288 return -ENOMEM;
4289 }
4290
4291 return 0;
4292}
4293
4294static void dispc_errata_i734_wa_fini(void)
4295{
4296 if (!dispc.feat->has_gamma_i734_bug)
4297 return;
4298
4299 dma_free_writecombine(&dispc.pdev->dev, i734_buf.size, i734_buf.vaddr,
4300 i734_buf.paddr);
4301}
4302
4303static void dispc_errata_i734_wa(void)
4304{
4305 u32 framedone_irq = dispc_mgr_get_framedone_irq(OMAP_DSS_CHANNEL_LCD);
4306 struct omap_overlay_info ovli;
4307 struct dss_lcd_mgr_config lcd_conf;
4308 u32 gatestate;
4309 unsigned int count;
4310
4311 if (!dispc.feat->has_gamma_i734_bug)
4312 return;
4313
4314 gatestate = REG_GET(DISPC_CONFIG, 8, 4);
4315
4316 ovli = i734.ovli;
4317 ovli.paddr = i734_buf.paddr;
4318 lcd_conf = i734.lcd_conf;
4319
4320 /* Gate all LCD1 outputs */
4321 REG_FLD_MOD(DISPC_CONFIG, 0x1f, 8, 4);
4322
4323 /* Setup and enable GFX plane */
4324 dispc_ovl_set_channel_out(OMAP_DSS_GFX, OMAP_DSS_CHANNEL_LCD);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004325 dispc_ovl_setup(OMAP_DSS_GFX, &ovli, false, &i734.vm, false);
Jyri Sarhafbff0102016-06-07 15:09:16 +03004326 dispc_ovl_enable(OMAP_DSS_GFX, true);
4327
4328 /* Set up and enable display manager for LCD1 */
4329 dispc_mgr_setup(OMAP_DSS_CHANNEL_LCD, &i734.mgri);
4330 dispc_calc_clock_rates(dss_get_dispc_clk_rate(),
4331 &lcd_conf.clock_info);
4332 dispc_mgr_set_lcd_config(OMAP_DSS_CHANNEL_LCD, &lcd_conf);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004333 dispc_mgr_set_timings(OMAP_DSS_CHANNEL_LCD, &i734.vm);
Jyri Sarhafbff0102016-06-07 15:09:16 +03004334
4335 dispc_clear_irqstatus(framedone_irq);
4336
4337 /* Enable and shut the channel to produce just one frame */
4338 dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, true);
4339 dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, false);
4340
4341 /* Busy wait for framedone. We can't fiddle with irq handlers
4342 * in PM resume. Typically the loop runs less than 5 times and
4343 * waits less than a micro second.
4344 */
4345 count = 0;
4346 while (!(dispc_read_irqstatus() & framedone_irq)) {
4347 if (count++ > 10000) {
4348 dev_err(&dispc.pdev->dev, "%s: framedone timeout\n",
4349 __func__);
4350 break;
4351 }
4352 }
4353 dispc_ovl_enable(OMAP_DSS_GFX, false);
4354
4355 /* Clear all irq bits before continuing */
4356 dispc_clear_irqstatus(0xffffffff);
4357
4358 /* Restore the original state to LCD1 output gates */
4359 REG_FLD_MOD(DISPC_CONFIG, gatestate, 8, 4);
4360}
4361
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004362/* DISPC HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004363static int dispc_bind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004364{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004365 struct platform_device *pdev = to_platform_device(dev);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004366 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00004367 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004368 struct resource *dispc_mem;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004369 struct device_node *np = pdev->dev.of_node;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004370
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004371 dispc.pdev = pdev;
4372
Tomi Valkeinend49cd152014-11-10 12:23:00 +02004373 spin_lock_init(&dispc.control_lock);
4374
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004375 r = dispc_init_features(dispc.pdev);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304376 if (r)
4377 return r;
4378
Jyri Sarhafbff0102016-06-07 15:09:16 +03004379 r = dispc_errata_i734_wa_init();
4380 if (r)
4381 return r;
4382
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004383 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
4384 if (!dispc_mem) {
4385 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004386 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004387 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004388
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004389 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
4390 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004391 if (!dispc.base) {
4392 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004393 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00004394 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004395
archit tanejaaffe3602011-02-23 08:41:03 +00004396 dispc.irq = platform_get_irq(dispc.pdev, 0);
4397 if (dispc.irq < 0) {
4398 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004399 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00004400 }
4401
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004402 if (np && of_property_read_bool(np, "syscon-pol")) {
4403 dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
4404 if (IS_ERR(dispc.syscon_pol)) {
4405 dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
4406 return PTR_ERR(dispc.syscon_pol);
4407 }
4408
4409 if (of_property_read_u32_index(np, "syscon-pol", 1,
4410 &dispc.syscon_pol_offset)) {
4411 dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
4412 return -EINVAL;
4413 }
4414 }
4415
Jyri Sarhaacc3a232016-06-07 15:09:15 +03004416 r = dispc_init_gamma_tables();
4417 if (r)
4418 return r;
4419
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004420 pm_runtime_enable(&pdev->dev);
4421
4422 r = dispc_runtime_get();
4423 if (r)
4424 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004425
4426 _omap_dispc_initial_config();
4427
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004428 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00004429 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004430 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4431
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004432 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004433
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004434 dss_debugfs_create_file("dispc", dispc_dump_regs);
4435
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004436 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004437
4438err_runtime_get:
4439 pm_runtime_disable(&pdev->dev);
archit tanejaaffe3602011-02-23 08:41:03 +00004440 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004441}
4442
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004443static void dispc_unbind(struct device *dev, struct device *master,
4444 void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004445{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004446 pm_runtime_disable(dev);
Jyri Sarhafbff0102016-06-07 15:09:16 +03004447
4448 dispc_errata_i734_wa_fini();
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004449}
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004450
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004451static const struct component_ops dispc_component_ops = {
4452 .bind = dispc_bind,
4453 .unbind = dispc_unbind,
4454};
4455
4456static int dispc_probe(struct platform_device *pdev)
4457{
4458 return component_add(&pdev->dev, &dispc_component_ops);
4459}
4460
4461static int dispc_remove(struct platform_device *pdev)
4462{
4463 component_del(&pdev->dev, &dispc_component_ops);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004464 return 0;
4465}
4466
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004467static int dispc_runtime_suspend(struct device *dev)
4468{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004469 dispc.is_enabled = false;
4470 /* ensure the dispc_irq_handler sees the is_enabled value */
4471 smp_wmb();
4472 /* wait for current handler to finish before turning the DISPC off */
4473 synchronize_irq(dispc.irq);
4474
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004475 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004476
4477 return 0;
4478}
4479
4480static int dispc_runtime_resume(struct device *dev)
4481{
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004482 /*
4483 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
4484 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
4485 * _omap_dispc_initial_config(). We can thus use it to detect if
4486 * we have lost register context.
4487 */
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004488 if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
4489 _omap_dispc_initial_config();
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004490
Jyri Sarhafbff0102016-06-07 15:09:16 +03004491 dispc_errata_i734_wa();
4492
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004493 dispc_restore_context();
Jyri Sarhaacc3a232016-06-07 15:09:15 +03004494
4495 dispc_restore_gamma_tables();
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004496 }
Tomi Valkeinenbe07dcd72013-11-21 16:01:40 +02004497
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004498 dispc.is_enabled = true;
4499 /* ensure the dispc_irq_handler sees the is_enabled value */
4500 smp_wmb();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004501
4502 return 0;
4503}
4504
4505static const struct dev_pm_ops dispc_pm_ops = {
4506 .runtime_suspend = dispc_runtime_suspend,
4507 .runtime_resume = dispc_runtime_resume,
4508};
4509
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004510static const struct of_device_id dispc_of_match[] = {
4511 { .compatible = "ti,omap2-dispc", },
4512 { .compatible = "ti,omap3-dispc", },
4513 { .compatible = "ti,omap4-dispc", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03004514 { .compatible = "ti,omap5-dispc", },
Tomi Valkeinen93550922014-12-31 11:25:48 +02004515 { .compatible = "ti,dra7-dispc", },
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004516 {},
4517};
4518
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004519static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004520 .probe = dispc_probe,
4521 .remove = dispc_remove,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004522 .driver = {
4523 .name = "omapdss_dispc",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004524 .pm = &dispc_pm_ops,
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004525 .of_match_table = dispc_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03004526 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004527 },
4528};
4529
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004530int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004531{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004532 return platform_driver_register(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004533}
4534
Tomi Valkeinenede92692015-06-04 14:12:16 +03004535void dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004536{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004537 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004538}