blob: e384e288c1f207c373bfc14885c3b95a1f4a9abd [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
Chris Wilsonf3cd4742009-10-13 22:20:20 +010029#include <linux/debugfs.h>
Chris Wilsone637d2c2017-03-16 13:19:57 +000030#include <linux/sort.h>
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +010031#include <linux/sched/mm.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010032#include "intel_drv.h"
Sagar Arun Kamblea2695742017-11-16 19:02:41 +053033#include "intel_guc_submission.h"
Ben Gamari20172632009-02-17 20:08:50 -050034
David Weinehall36cdd012016-08-22 13:59:31 +030035static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
36{
37 return to_i915(node->minor->dev);
38}
39
Chris Wilson418e3cd2017-02-06 21:36:08 +000040static __always_inline void seq_print_param(struct seq_file *m,
41 const char *name,
42 const char *type,
43 const void *x)
44{
45 if (!__builtin_strcmp(type, "bool"))
46 seq_printf(m, "i915.%s=%s\n", name, yesno(*(const bool *)x));
47 else if (!__builtin_strcmp(type, "int"))
48 seq_printf(m, "i915.%s=%d\n", name, *(const int *)x);
49 else if (!__builtin_strcmp(type, "unsigned int"))
50 seq_printf(m, "i915.%s=%u\n", name, *(const unsigned int *)x);
Chris Wilson1d6aa7a2017-02-21 16:26:19 +000051 else if (!__builtin_strcmp(type, "char *"))
52 seq_printf(m, "i915.%s=%s\n", name, *(const char **)x);
Chris Wilson418e3cd2017-02-06 21:36:08 +000053 else
54 BUILD_BUG();
55}
56
Chris Wilson70d39fe2010-08-25 16:03:34 +010057static int i915_capabilities(struct seq_file *m, void *data)
58{
David Weinehall36cdd012016-08-22 13:59:31 +030059 struct drm_i915_private *dev_priv = node_to_i915(m->private);
60 const struct intel_device_info *info = INTEL_INFO(dev_priv);
Michal Wajdeczkoa8c9b842017-12-19 11:43:44 +000061 struct drm_printer p = drm_seq_file_printer(m);
Chris Wilson70d39fe2010-08-25 16:03:34 +010062
David Weinehall36cdd012016-08-22 13:59:31 +030063 seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
Jani Nikula2e0d26f2016-12-01 14:49:55 +020064 seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
David Weinehall36cdd012016-08-22 13:59:31 +030065 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
Chris Wilson418e3cd2017-02-06 21:36:08 +000066
Michal Wajdeczkoa8c9b842017-12-19 11:43:44 +000067 intel_device_info_dump_flags(info, &p);
Chris Wilson70d39fe2010-08-25 16:03:34 +010068
Chris Wilson418e3cd2017-02-06 21:36:08 +000069 kernel_param_lock(THIS_MODULE);
Michal Wajdeczko7075cb852017-09-25 10:50:07 +000070#define PRINT_PARAM(T, x, ...) seq_print_param(m, #x, #T, &i915_modparams.x);
Chris Wilson418e3cd2017-02-06 21:36:08 +000071 I915_PARAMS_FOR_EACH(PRINT_PARAM);
72#undef PRINT_PARAM
73 kernel_param_unlock(THIS_MODULE);
74
Chris Wilson70d39fe2010-08-25 16:03:34 +010075 return 0;
76}
Ben Gamari433e12f2009-02-17 20:08:51 -050077
Imre Deaka7363de2016-05-12 16:18:52 +030078static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000079{
Chris Wilson573adb32016-08-04 16:32:39 +010080 return i915_gem_object_is_active(obj) ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +000081}
82
Imre Deaka7363de2016-05-12 16:18:52 +030083static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010084{
Chris Wilsonbd3d2252017-10-13 21:26:14 +010085 return obj->pin_global ? 'p' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010086}
87
Imre Deaka7363de2016-05-12 16:18:52 +030088static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000089{
Chris Wilson3e510a82016-08-05 10:14:23 +010090 switch (i915_gem_object_get_tiling(obj)) {
Akshay Joshi0206e352011-08-16 15:34:10 -040091 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010092 case I915_TILING_NONE: return ' ';
93 case I915_TILING_X: return 'X';
94 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -040095 }
Chris Wilsona6172a82009-02-11 14:26:38 +000096}
97
Imre Deaka7363de2016-05-12 16:18:52 +030098static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -070099{
Chris Wilsona65adaf2017-10-09 09:43:57 +0100100 return obj->userfault_count ? 'g' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100101}
102
Imre Deaka7363de2016-05-12 16:18:52 +0300103static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100104{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100105 return obj->mm.mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700106}
107
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100108static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
109{
110 u64 size = 0;
111 struct i915_vma *vma;
112
Chris Wilsone2189dd2017-12-07 21:14:07 +0000113 for_each_ggtt_vma(vma, obj) {
114 if (drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100115 size += vma->node.size;
116 }
117
118 return size;
119}
120
Matthew Auld7393b7e2017-10-06 23:18:28 +0100121static const char *
122stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
123{
124 size_t x = 0;
125
126 switch (page_sizes) {
127 case 0:
128 return "";
129 case I915_GTT_PAGE_SIZE_4K:
130 return "4K";
131 case I915_GTT_PAGE_SIZE_64K:
132 return "64K";
133 case I915_GTT_PAGE_SIZE_2M:
134 return "2M";
135 default:
136 if (!buf)
137 return "M";
138
139 if (page_sizes & I915_GTT_PAGE_SIZE_2M)
140 x += snprintf(buf + x, len - x, "2M, ");
141 if (page_sizes & I915_GTT_PAGE_SIZE_64K)
142 x += snprintf(buf + x, len - x, "64K, ");
143 if (page_sizes & I915_GTT_PAGE_SIZE_4K)
144 x += snprintf(buf + x, len - x, "4K, ");
145 buf[x-2] = '\0';
146
147 return buf;
148 }
149}
150
Chris Wilson37811fc2010-08-25 22:45:57 +0100151static void
152describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
153{
Chris Wilsonb4716182015-04-27 13:41:17 +0100154 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000155 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700156 struct i915_vma *vma;
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100157 unsigned int frontbuffer_bits;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800158 int pin_count = 0;
159
Chris Wilson188c1ab2016-04-03 14:14:20 +0100160 lockdep_assert_held(&obj->base.dev->struct_mutex);
161
Chris Wilsond07f0e52016-10-28 13:58:44 +0100162 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100163 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100164 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100165 get_pin_flag(obj),
166 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700167 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100168 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800169 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100170 obj->base.read_domains,
Chris Wilsond07f0e52016-10-28 13:58:44 +0100171 obj->base.write_domain,
David Weinehall36cdd012016-08-22 13:59:31 +0300172 i915_cache_level_str(dev_priv, obj->cache_level),
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100173 obj->mm.dirty ? " dirty" : "",
174 obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
Chris Wilson37811fc2010-08-25 22:45:57 +0100175 if (obj->base.name)
176 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000177 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson20dfbde2016-08-04 16:32:30 +0100178 if (i915_vma_is_pinned(vma))
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800179 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300180 }
181 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsonbd3d2252017-10-13 21:26:14 +0100182 if (obj->pin_global)
183 seq_printf(m, " (global)");
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000184 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson15717de2016-08-04 07:52:26 +0100185 if (!drm_mm_node_allocated(&vma->node))
186 continue;
187
Matthew Auld7393b7e2017-10-06 23:18:28 +0100188 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
Chris Wilson3272db52016-08-04 16:32:32 +0100189 i915_vma_is_ggtt(vma) ? "g" : "pp",
Matthew Auld7393b7e2017-10-06 23:18:28 +0100190 vma->node.start, vma->node.size,
191 stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
Chris Wilson21976852017-01-12 11:21:08 +0000192 if (i915_vma_is_ggtt(vma)) {
193 switch (vma->ggtt_view.type) {
194 case I915_GGTT_VIEW_NORMAL:
195 seq_puts(m, ", normal");
196 break;
197
198 case I915_GGTT_VIEW_PARTIAL:
199 seq_printf(m, ", partial [%08llx+%x]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000200 vma->ggtt_view.partial.offset << PAGE_SHIFT,
201 vma->ggtt_view.partial.size << PAGE_SHIFT);
Chris Wilson21976852017-01-12 11:21:08 +0000202 break;
203
204 case I915_GGTT_VIEW_ROTATED:
205 seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000206 vma->ggtt_view.rotated.plane[0].width,
207 vma->ggtt_view.rotated.plane[0].height,
208 vma->ggtt_view.rotated.plane[0].stride,
209 vma->ggtt_view.rotated.plane[0].offset,
210 vma->ggtt_view.rotated.plane[1].width,
211 vma->ggtt_view.rotated.plane[1].height,
212 vma->ggtt_view.rotated.plane[1].stride,
213 vma->ggtt_view.rotated.plane[1].offset);
Chris Wilson21976852017-01-12 11:21:08 +0000214 break;
215
216 default:
217 MISSING_CASE(vma->ggtt_view.type);
218 break;
219 }
220 }
Chris Wilson49ef5292016-08-18 17:17:00 +0100221 if (vma->fence)
222 seq_printf(m, " , fence: %d%s",
223 vma->fence->id,
224 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
Chris Wilson596c5922016-02-26 11:03:20 +0000225 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700226 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000227 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100228 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100229
Chris Wilsond07f0e52016-10-28 13:58:44 +0100230 engine = i915_gem_object_last_write_engine(obj);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100231 if (engine)
232 seq_printf(m, " (%s)", engine->name);
233
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100234 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
235 if (frontbuffer_bits)
236 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100237}
238
Chris Wilsone637d2c2017-03-16 13:19:57 +0000239static int obj_rank_by_stolen(const void *A, const void *B)
Chris Wilson6d2b88852013-08-07 18:30:54 +0100240{
Chris Wilsone637d2c2017-03-16 13:19:57 +0000241 const struct drm_i915_gem_object *a =
242 *(const struct drm_i915_gem_object **)A;
243 const struct drm_i915_gem_object *b =
244 *(const struct drm_i915_gem_object **)B;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100245
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200246 if (a->stolen->start < b->stolen->start)
247 return -1;
248 if (a->stolen->start > b->stolen->start)
249 return 1;
250 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100251}
252
253static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
254{
David Weinehall36cdd012016-08-22 13:59:31 +0300255 struct drm_i915_private *dev_priv = node_to_i915(m->private);
256 struct drm_device *dev = &dev_priv->drm;
Chris Wilsone637d2c2017-03-16 13:19:57 +0000257 struct drm_i915_gem_object **objects;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100258 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300259 u64 total_obj_size, total_gtt_size;
Chris Wilsone637d2c2017-03-16 13:19:57 +0000260 unsigned long total, count, n;
261 int ret;
262
263 total = READ_ONCE(dev_priv->mm.object_count);
Michal Hocko20981052017-05-17 14:23:12 +0200264 objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000265 if (!objects)
266 return -ENOMEM;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100267
268 ret = mutex_lock_interruptible(&dev->struct_mutex);
269 if (ret)
Chris Wilsone637d2c2017-03-16 13:19:57 +0000270 goto out;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100271
272 total_obj_size = total_gtt_size = count = 0;
Chris Wilsonf2123812017-10-16 12:40:37 +0100273
274 spin_lock(&dev_priv->mm.obj_lock);
275 list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
Chris Wilsone637d2c2017-03-16 13:19:57 +0000276 if (count == total)
277 break;
278
Chris Wilson6d2b88852013-08-07 18:30:54 +0100279 if (obj->stolen == NULL)
280 continue;
281
Chris Wilsone637d2c2017-03-16 13:19:57 +0000282 objects[count++] = obj;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100283 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100284 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000285
Chris Wilson6d2b88852013-08-07 18:30:54 +0100286 }
Chris Wilsonf2123812017-10-16 12:40:37 +0100287 list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
Chris Wilsone637d2c2017-03-16 13:19:57 +0000288 if (count == total)
289 break;
290
Chris Wilson6d2b88852013-08-07 18:30:54 +0100291 if (obj->stolen == NULL)
292 continue;
293
Chris Wilsone637d2c2017-03-16 13:19:57 +0000294 objects[count++] = obj;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100295 total_obj_size += obj->base.size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100296 }
Chris Wilsonf2123812017-10-16 12:40:37 +0100297 spin_unlock(&dev_priv->mm.obj_lock);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100298
Chris Wilsone637d2c2017-03-16 13:19:57 +0000299 sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);
300
301 seq_puts(m, "Stolen:\n");
302 for (n = 0; n < count; n++) {
303 seq_puts(m, " ");
304 describe_obj(m, objects[n]);
305 seq_putc(m, '\n');
306 }
307 seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100308 count, total_obj_size, total_gtt_size);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000309
310 mutex_unlock(&dev->struct_mutex);
311out:
Michal Hocko20981052017-05-17 14:23:12 +0200312 kvfree(objects);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000313 return ret;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100314}
315
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100316struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000317 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300318 unsigned long count;
319 u64 total, unbound;
320 u64 global, shared;
321 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100322};
323
324static int per_file_stats(int id, void *ptr, void *data)
325{
326 struct drm_i915_gem_object *obj = ptr;
327 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000328 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100329
Chris Wilson0caf81b2017-06-17 12:57:44 +0100330 lockdep_assert_held(&obj->base.dev->struct_mutex);
331
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100332 stats->count++;
333 stats->total += obj->base.size;
Chris Wilson15717de2016-08-04 07:52:26 +0100334 if (!obj->bind_count)
335 stats->unbound += obj->base.size;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000336 if (obj->base.name || obj->base.dma_buf)
337 stats->shared += obj->base.size;
338
Chris Wilson894eeec2016-08-04 07:52:20 +0100339 list_for_each_entry(vma, &obj->vma_list, obj_link) {
340 if (!drm_mm_node_allocated(&vma->node))
341 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000342
Chris Wilson3272db52016-08-04 16:32:32 +0100343 if (i915_vma_is_ggtt(vma)) {
Chris Wilson894eeec2016-08-04 07:52:20 +0100344 stats->global += vma->node.size;
345 } else {
346 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
Chris Wilson6313c202014-03-19 13:45:45 +0000347
Chris Wilson2bfa9962016-08-04 07:52:25 +0100348 if (ppgtt->base.file != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000349 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000350 }
Chris Wilson894eeec2016-08-04 07:52:20 +0100351
Chris Wilsonb0decaf2016-08-04 07:52:44 +0100352 if (i915_vma_is_active(vma))
Chris Wilson894eeec2016-08-04 07:52:20 +0100353 stats->active += vma->node.size;
354 else
355 stats->inactive += vma->node.size;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100356 }
357
358 return 0;
359}
360
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100361#define print_file_stats(m, name, stats) do { \
362 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300363 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100364 name, \
365 stats.count, \
366 stats.total, \
367 stats.active, \
368 stats.inactive, \
369 stats.global, \
370 stats.shared, \
371 stats.unbound); \
372} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800373
374static void print_batch_pool_stats(struct seq_file *m,
375 struct drm_i915_private *dev_priv)
376{
377 struct drm_i915_gem_object *obj;
378 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000379 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530380 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000381 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800382
383 memset(&stats, 0, sizeof(stats));
384
Akash Goel3b3f1652016-10-13 22:44:48 +0530385 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000386 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100387 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000388 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100389 batch_pool_link)
390 per_file_stats(0, obj, &stats);
391 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100392 }
Brad Volkin493018d2014-12-11 12:13:08 -0800393
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100394 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800395}
396
Chris Wilson15da9562016-05-24 14:53:43 +0100397static int per_file_ctx_stats(int id, void *ptr, void *data)
398{
399 struct i915_gem_context *ctx = ptr;
400 int n;
401
402 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
403 if (ctx->engine[n].state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100404 per_file_stats(0, ctx->engine[n].state->obj, data);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100405 if (ctx->engine[n].ring)
Chris Wilson57e88532016-08-15 10:48:57 +0100406 per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
Chris Wilson15da9562016-05-24 14:53:43 +0100407 }
408
409 return 0;
410}
411
412static void print_context_stats(struct seq_file *m,
413 struct drm_i915_private *dev_priv)
414{
David Weinehall36cdd012016-08-22 13:59:31 +0300415 struct drm_device *dev = &dev_priv->drm;
Chris Wilson15da9562016-05-24 14:53:43 +0100416 struct file_stats stats;
417 struct drm_file *file;
418
419 memset(&stats, 0, sizeof(stats));
420
David Weinehall36cdd012016-08-22 13:59:31 +0300421 mutex_lock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100422 if (dev_priv->kernel_context)
423 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
424
David Weinehall36cdd012016-08-22 13:59:31 +0300425 list_for_each_entry(file, &dev->filelist, lhead) {
Chris Wilson15da9562016-05-24 14:53:43 +0100426 struct drm_i915_file_private *fpriv = file->driver_priv;
427 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
428 }
David Weinehall36cdd012016-08-22 13:59:31 +0300429 mutex_unlock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100430
431 print_file_stats(m, "[k]contexts", stats);
432}
433
David Weinehall36cdd012016-08-22 13:59:31 +0300434static int i915_gem_object_info(struct seq_file *m, void *data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100435{
David Weinehall36cdd012016-08-22 13:59:31 +0300436 struct drm_i915_private *dev_priv = node_to_i915(m->private);
437 struct drm_device *dev = &dev_priv->drm;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300438 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100439 u32 count, mapped_count, purgeable_count, dpy_count, huge_count;
440 u64 size, mapped_size, purgeable_size, dpy_size, huge_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000441 struct drm_i915_gem_object *obj;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100442 unsigned int page_sizes = 0;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100443 struct drm_file *file;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100444 char buf[80];
Chris Wilson73aa8082010-09-30 11:46:12 +0100445 int ret;
446
447 ret = mutex_lock_interruptible(&dev->struct_mutex);
448 if (ret)
449 return ret;
450
Chris Wilson3ef7f222016-10-18 13:02:48 +0100451 seq_printf(m, "%u objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000452 dev_priv->mm.object_count,
453 dev_priv->mm.object_memory);
454
Chris Wilson1544c422016-08-15 13:18:16 +0100455 size = count = 0;
456 mapped_size = mapped_count = 0;
457 purgeable_size = purgeable_count = 0;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100458 huge_size = huge_count = 0;
Chris Wilsonf2123812017-10-16 12:40:37 +0100459
460 spin_lock(&dev_priv->mm.obj_lock);
461 list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100462 size += obj->base.size;
463 ++count;
Chris Wilson6c085a72012-08-20 11:40:46 +0200464
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100465 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilsonb7abb712012-08-20 11:33:30 +0200466 purgeable_size += obj->base.size;
467 ++purgeable_count;
468 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100469
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100470 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100471 mapped_count++;
472 mapped_size += obj->base.size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100473 }
Matthew Auld7393b7e2017-10-06 23:18:28 +0100474
475 if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
476 huge_count++;
477 huge_size += obj->base.size;
478 page_sizes |= obj->mm.page_sizes.sg;
479 }
Chris Wilson6299f992010-11-24 12:23:44 +0000480 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100481 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
482
483 size = count = dpy_size = dpy_count = 0;
Chris Wilsonf2123812017-10-16 12:40:37 +0100484 list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100485 size += obj->base.size;
486 ++count;
487
Chris Wilsonbd3d2252017-10-13 21:26:14 +0100488 if (obj->pin_global) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100489 dpy_size += obj->base.size;
490 ++dpy_count;
491 }
492
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100493 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100494 purgeable_size += obj->base.size;
495 ++purgeable_count;
496 }
497
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100498 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100499 mapped_count++;
500 mapped_size += obj->base.size;
501 }
Matthew Auld7393b7e2017-10-06 23:18:28 +0100502
503 if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
504 huge_count++;
505 huge_size += obj->base.size;
506 page_sizes |= obj->mm.page_sizes.sg;
507 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100508 }
Chris Wilsonf2123812017-10-16 12:40:37 +0100509 spin_unlock(&dev_priv->mm.obj_lock);
510
Chris Wilson2bd160a2016-08-15 10:48:45 +0100511 seq_printf(m, "%u bound objects, %llu bytes\n",
512 count, size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300513 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200514 purgeable_count, purgeable_size);
Chris Wilson2bd160a2016-08-15 10:48:45 +0100515 seq_printf(m, "%u mapped objects, %llu bytes\n",
516 mapped_count, mapped_size);
Matthew Auld7393b7e2017-10-06 23:18:28 +0100517 seq_printf(m, "%u huge-paged objects (%s) %llu bytes\n",
518 huge_count,
519 stringify_page_sizes(page_sizes, buf, sizeof(buf)),
520 huge_size);
Chris Wilsonbd3d2252017-10-13 21:26:14 +0100521 seq_printf(m, "%u display objects (globally pinned), %llu bytes\n",
Chris Wilson2bd160a2016-08-15 10:48:45 +0100522 dpy_count, dpy_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000523
Matthew Auldb7128ef2017-12-11 15:18:22 +0000524 seq_printf(m, "%llu [%pa] gtt total\n",
525 ggtt->base.total, &ggtt->mappable_end);
Matthew Auld7393b7e2017-10-06 23:18:28 +0100526 seq_printf(m, "Supported page sizes: %s\n",
527 stringify_page_sizes(INTEL_INFO(dev_priv)->page_sizes,
528 buf, sizeof(buf)));
Chris Wilson73aa8082010-09-30 11:46:12 +0100529
Damien Lespiau267f0c92013-06-24 22:59:48 +0100530 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800531 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200532 mutex_unlock(&dev->struct_mutex);
533
534 mutex_lock(&dev->filelist_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100535 print_context_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100536 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
537 struct file_stats stats;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100538 struct drm_i915_file_private *file_priv = file->driver_priv;
539 struct drm_i915_gem_request *request;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900540 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100541
Chris Wilson0caf81b2017-06-17 12:57:44 +0100542 mutex_lock(&dev->struct_mutex);
543
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100544 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000545 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100546 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100547 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100548 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900549 /*
550 * Although we have a valid reference on file->pid, that does
551 * not guarantee that the task_struct who called get_pid() is
552 * still alive (e.g. get_pid(current) => fork() => exit()).
553 * Therefore, we need to protect this ->comm access using RCU.
554 */
Chris Wilsonc84455b2016-08-15 10:49:08 +0100555 request = list_first_entry_or_null(&file_priv->mm.request_list,
556 struct drm_i915_gem_request,
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000557 client_link);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900558 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100559 task = pid_task(request && request->ctx->pid ?
560 request->ctx->pid : file->pid,
561 PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800562 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900563 rcu_read_unlock();
Chris Wilson0caf81b2017-06-17 12:57:44 +0100564
Chris Wilsonc84455b2016-08-15 10:49:08 +0100565 mutex_unlock(&dev->struct_mutex);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100566 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200567 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100568
569 return 0;
570}
571
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100572static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000573{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100574 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300575 struct drm_i915_private *dev_priv = node_to_i915(node);
576 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonf2123812017-10-16 12:40:37 +0100577 struct drm_i915_gem_object **objects;
Chris Wilson08c18322011-01-10 00:00:24 +0000578 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300579 u64 total_obj_size, total_gtt_size;
Chris Wilsonf2123812017-10-16 12:40:37 +0100580 unsigned long nobject, n;
Chris Wilson08c18322011-01-10 00:00:24 +0000581 int count, ret;
582
Chris Wilsonf2123812017-10-16 12:40:37 +0100583 nobject = READ_ONCE(dev_priv->mm.object_count);
584 objects = kvmalloc_array(nobject, sizeof(*objects), GFP_KERNEL);
585 if (!objects)
586 return -ENOMEM;
587
Chris Wilson08c18322011-01-10 00:00:24 +0000588 ret = mutex_lock_interruptible(&dev->struct_mutex);
589 if (ret)
590 return ret;
591
Chris Wilsonf2123812017-10-16 12:40:37 +0100592 count = 0;
593 spin_lock(&dev_priv->mm.obj_lock);
594 list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
595 objects[count++] = obj;
596 if (count == nobject)
597 break;
598 }
599 spin_unlock(&dev_priv->mm.obj_lock);
600
601 total_obj_size = total_gtt_size = 0;
602 for (n = 0; n < count; n++) {
603 obj = objects[n];
604
Damien Lespiau267f0c92013-06-24 22:59:48 +0100605 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000606 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100607 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000608 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100609 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000610 }
611
612 mutex_unlock(&dev->struct_mutex);
613
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300614 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000615 count, total_obj_size, total_gtt_size);
Chris Wilsonf2123812017-10-16 12:40:37 +0100616 kvfree(objects);
Chris Wilson08c18322011-01-10 00:00:24 +0000617
618 return 0;
619}
620
Brad Volkin493018d2014-12-11 12:13:08 -0800621static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
622{
David Weinehall36cdd012016-08-22 13:59:31 +0300623 struct drm_i915_private *dev_priv = node_to_i915(m->private);
624 struct drm_device *dev = &dev_priv->drm;
Brad Volkin493018d2014-12-11 12:13:08 -0800625 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000626 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530627 enum intel_engine_id id;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100628 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000629 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800630
631 ret = mutex_lock_interruptible(&dev->struct_mutex);
632 if (ret)
633 return ret;
634
Akash Goel3b3f1652016-10-13 22:44:48 +0530635 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000636 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100637 int count;
638
639 count = 0;
640 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000641 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100642 batch_pool_link)
643 count++;
644 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000645 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100646
647 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000648 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100649 batch_pool_link) {
650 seq_puts(m, " ");
651 describe_obj(m, obj);
652 seq_putc(m, '\n');
653 }
654
655 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100656 }
Brad Volkin493018d2014-12-11 12:13:08 -0800657 }
658
Chris Wilson8d9d5742015-04-07 16:20:38 +0100659 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800660
661 mutex_unlock(&dev->struct_mutex);
662
663 return 0;
664}
665
Ben Gamari20172632009-02-17 20:08:50 -0500666static int i915_interrupt_info(struct seq_file *m, void *data)
667{
David Weinehall36cdd012016-08-22 13:59:31 +0300668 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000669 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530670 enum intel_engine_id id;
Chris Wilson4bb05042016-09-03 07:53:43 +0100671 int i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100672
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200673 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500674
David Weinehall36cdd012016-08-22 13:59:31 +0300675 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300676 seq_printf(m, "Master Interrupt Control:\t%08x\n",
677 I915_READ(GEN8_MASTER_IRQ));
678
679 seq_printf(m, "Display IER:\t%08x\n",
680 I915_READ(VLV_IER));
681 seq_printf(m, "Display IIR:\t%08x\n",
682 I915_READ(VLV_IIR));
683 seq_printf(m, "Display IIR_RW:\t%08x\n",
684 I915_READ(VLV_IIR_RW));
685 seq_printf(m, "Display IMR:\t%08x\n",
686 I915_READ(VLV_IMR));
Chris Wilson9c870d02016-10-24 13:42:15 +0100687 for_each_pipe(dev_priv, pipe) {
688 enum intel_display_power_domain power_domain;
689
690 power_domain = POWER_DOMAIN_PIPE(pipe);
691 if (!intel_display_power_get_if_enabled(dev_priv,
692 power_domain)) {
693 seq_printf(m, "Pipe %c power disabled\n",
694 pipe_name(pipe));
695 continue;
696 }
697
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300698 seq_printf(m, "Pipe %c stat:\t%08x\n",
699 pipe_name(pipe),
700 I915_READ(PIPESTAT(pipe)));
701
Chris Wilson9c870d02016-10-24 13:42:15 +0100702 intel_display_power_put(dev_priv, power_domain);
703 }
704
705 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300706 seq_printf(m, "Port hotplug:\t%08x\n",
707 I915_READ(PORT_HOTPLUG_EN));
708 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
709 I915_READ(VLV_DPFLIPSTAT));
710 seq_printf(m, "DPINVGTT:\t%08x\n",
711 I915_READ(DPINVGTT));
Chris Wilson9c870d02016-10-24 13:42:15 +0100712 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300713
714 for (i = 0; i < 4; i++) {
715 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
716 i, I915_READ(GEN8_GT_IMR(i)));
717 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
718 i, I915_READ(GEN8_GT_IIR(i)));
719 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
720 i, I915_READ(GEN8_GT_IER(i)));
721 }
722
723 seq_printf(m, "PCU interrupt mask:\t%08x\n",
724 I915_READ(GEN8_PCU_IMR));
725 seq_printf(m, "PCU interrupt identity:\t%08x\n",
726 I915_READ(GEN8_PCU_IIR));
727 seq_printf(m, "PCU interrupt enable:\t%08x\n",
728 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300729 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700730 seq_printf(m, "Master Interrupt Control:\t%08x\n",
731 I915_READ(GEN8_MASTER_IRQ));
732
733 for (i = 0; i < 4; i++) {
734 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
735 i, I915_READ(GEN8_GT_IMR(i)));
736 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
737 i, I915_READ(GEN8_GT_IIR(i)));
738 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
739 i, I915_READ(GEN8_GT_IER(i)));
740 }
741
Damien Lespiau055e3932014-08-18 13:49:10 +0100742 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200743 enum intel_display_power_domain power_domain;
744
745 power_domain = POWER_DOMAIN_PIPE(pipe);
746 if (!intel_display_power_get_if_enabled(dev_priv,
747 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300748 seq_printf(m, "Pipe %c power disabled\n",
749 pipe_name(pipe));
750 continue;
751 }
Ben Widawskya123f152013-11-02 21:07:10 -0700752 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000753 pipe_name(pipe),
754 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700755 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000756 pipe_name(pipe),
757 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700758 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000759 pipe_name(pipe),
760 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200761
762 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700763 }
764
765 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
766 I915_READ(GEN8_DE_PORT_IMR));
767 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
768 I915_READ(GEN8_DE_PORT_IIR));
769 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
770 I915_READ(GEN8_DE_PORT_IER));
771
772 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
773 I915_READ(GEN8_DE_MISC_IMR));
774 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
775 I915_READ(GEN8_DE_MISC_IIR));
776 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
777 I915_READ(GEN8_DE_MISC_IER));
778
779 seq_printf(m, "PCU interrupt mask:\t%08x\n",
780 I915_READ(GEN8_PCU_IMR));
781 seq_printf(m, "PCU interrupt identity:\t%08x\n",
782 I915_READ(GEN8_PCU_IIR));
783 seq_printf(m, "PCU interrupt enable:\t%08x\n",
784 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300785 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700786 seq_printf(m, "Display IER:\t%08x\n",
787 I915_READ(VLV_IER));
788 seq_printf(m, "Display IIR:\t%08x\n",
789 I915_READ(VLV_IIR));
790 seq_printf(m, "Display IIR_RW:\t%08x\n",
791 I915_READ(VLV_IIR_RW));
792 seq_printf(m, "Display IMR:\t%08x\n",
793 I915_READ(VLV_IMR));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000794 for_each_pipe(dev_priv, pipe) {
795 enum intel_display_power_domain power_domain;
796
797 power_domain = POWER_DOMAIN_PIPE(pipe);
798 if (!intel_display_power_get_if_enabled(dev_priv,
799 power_domain)) {
800 seq_printf(m, "Pipe %c power disabled\n",
801 pipe_name(pipe));
802 continue;
803 }
804
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700805 seq_printf(m, "Pipe %c stat:\t%08x\n",
806 pipe_name(pipe),
807 I915_READ(PIPESTAT(pipe)));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000808 intel_display_power_put(dev_priv, power_domain);
809 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700810
811 seq_printf(m, "Master IER:\t%08x\n",
812 I915_READ(VLV_MASTER_IER));
813
814 seq_printf(m, "Render IER:\t%08x\n",
815 I915_READ(GTIER));
816 seq_printf(m, "Render IIR:\t%08x\n",
817 I915_READ(GTIIR));
818 seq_printf(m, "Render IMR:\t%08x\n",
819 I915_READ(GTIMR));
820
821 seq_printf(m, "PM IER:\t\t%08x\n",
822 I915_READ(GEN6_PMIER));
823 seq_printf(m, "PM IIR:\t\t%08x\n",
824 I915_READ(GEN6_PMIIR));
825 seq_printf(m, "PM IMR:\t\t%08x\n",
826 I915_READ(GEN6_PMIMR));
827
828 seq_printf(m, "Port hotplug:\t%08x\n",
829 I915_READ(PORT_HOTPLUG_EN));
830 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
831 I915_READ(VLV_DPFLIPSTAT));
832 seq_printf(m, "DPINVGTT:\t%08x\n",
833 I915_READ(DPINVGTT));
834
David Weinehall36cdd012016-08-22 13:59:31 +0300835 } else if (!HAS_PCH_SPLIT(dev_priv)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800836 seq_printf(m, "Interrupt enable: %08x\n",
837 I915_READ(IER));
838 seq_printf(m, "Interrupt identity: %08x\n",
839 I915_READ(IIR));
840 seq_printf(m, "Interrupt mask: %08x\n",
841 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100842 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800843 seq_printf(m, "Pipe %c stat: %08x\n",
844 pipe_name(pipe),
845 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800846 } else {
847 seq_printf(m, "North Display Interrupt enable: %08x\n",
848 I915_READ(DEIER));
849 seq_printf(m, "North Display Interrupt identity: %08x\n",
850 I915_READ(DEIIR));
851 seq_printf(m, "North Display Interrupt mask: %08x\n",
852 I915_READ(DEIMR));
853 seq_printf(m, "South Display Interrupt enable: %08x\n",
854 I915_READ(SDEIER));
855 seq_printf(m, "South Display Interrupt identity: %08x\n",
856 I915_READ(SDEIIR));
857 seq_printf(m, "South Display Interrupt mask: %08x\n",
858 I915_READ(SDEIMR));
859 seq_printf(m, "Graphics Interrupt enable: %08x\n",
860 I915_READ(GTIER));
861 seq_printf(m, "Graphics Interrupt identity: %08x\n",
862 I915_READ(GTIIR));
863 seq_printf(m, "Graphics Interrupt mask: %08x\n",
864 I915_READ(GTIMR));
865 }
Chris Wilsond5acadf2017-12-09 10:44:18 +0000866 if (INTEL_GEN(dev_priv) >= 6) {
867 for_each_engine(engine, dev_priv, id) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100868 seq_printf(m,
869 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000870 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000871 }
Chris Wilson9862e602011-01-04 22:22:17 +0000872 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200873 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100874
Ben Gamari20172632009-02-17 20:08:50 -0500875 return 0;
876}
877
Chris Wilsona6172a82009-02-11 14:26:38 +0000878static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
879{
David Weinehall36cdd012016-08-22 13:59:31 +0300880 struct drm_i915_private *dev_priv = node_to_i915(m->private);
881 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100882 int i, ret;
883
884 ret = mutex_lock_interruptible(&dev->struct_mutex);
885 if (ret)
886 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000887
Chris Wilsona6172a82009-02-11 14:26:38 +0000888 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
889 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100890 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
Chris Wilsona6172a82009-02-11 14:26:38 +0000891
Chris Wilson6c085a72012-08-20 11:40:46 +0200892 seq_printf(m, "Fence %d, pin count = %d, object = ",
893 i, dev_priv->fence_regs[i].pin_count);
Chris Wilson49ef5292016-08-18 17:17:00 +0100894 if (!vma)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100895 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100896 else
Chris Wilson49ef5292016-08-18 17:17:00 +0100897 describe_obj(m, vma->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100898 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000899 }
900
Chris Wilson05394f32010-11-08 19:18:58 +0000901 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000902 return 0;
903}
904
Chris Wilson98a2f412016-10-12 10:05:18 +0100905#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000906static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
907 size_t count, loff_t *pos)
908{
909 struct i915_gpu_state *error = file->private_data;
910 struct drm_i915_error_state_buf str;
911 ssize_t ret;
912 loff_t tmp;
913
914 if (!error)
915 return 0;
916
917 ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
918 if (ret)
919 return ret;
920
921 ret = i915_error_state_to_str(&str, error);
922 if (ret)
923 goto out;
924
925 tmp = 0;
926 ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
927 if (ret < 0)
928 goto out;
929
930 *pos = str.start + ret;
931out:
932 i915_error_state_buf_release(&str);
933 return ret;
934}
935
936static int gpu_state_release(struct inode *inode, struct file *file)
937{
938 i915_gpu_state_put(file->private_data);
939 return 0;
940}
941
942static int i915_gpu_info_open(struct inode *inode, struct file *file)
943{
Chris Wilson090e5fe2017-03-28 14:14:07 +0100944 struct drm_i915_private *i915 = inode->i_private;
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000945 struct i915_gpu_state *gpu;
946
Chris Wilson090e5fe2017-03-28 14:14:07 +0100947 intel_runtime_pm_get(i915);
948 gpu = i915_capture_gpu_state(i915);
949 intel_runtime_pm_put(i915);
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000950 if (!gpu)
951 return -ENOMEM;
952
953 file->private_data = gpu;
954 return 0;
955}
956
957static const struct file_operations i915_gpu_info_fops = {
958 .owner = THIS_MODULE,
959 .open = i915_gpu_info_open,
960 .read = gpu_state_read,
961 .llseek = default_llseek,
962 .release = gpu_state_release,
963};
Chris Wilson98a2f412016-10-12 10:05:18 +0100964
Daniel Vetterd5442302012-04-27 15:17:40 +0200965static ssize_t
966i915_error_state_write(struct file *filp,
967 const char __user *ubuf,
968 size_t cnt,
969 loff_t *ppos)
970{
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000971 struct i915_gpu_state *error = filp->private_data;
972
973 if (!error)
974 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200975
976 DRM_DEBUG_DRIVER("Resetting error state\n");
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000977 i915_reset_error_state(error->i915);
Daniel Vetterd5442302012-04-27 15:17:40 +0200978
979 return cnt;
980}
981
982static int i915_error_state_open(struct inode *inode, struct file *file)
983{
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000984 file->private_data = i915_first_error_state(inode->i_private);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300985 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200986}
987
Daniel Vetterd5442302012-04-27 15:17:40 +0200988static const struct file_operations i915_error_state_fops = {
989 .owner = THIS_MODULE,
990 .open = i915_error_state_open,
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000991 .read = gpu_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +0200992 .write = i915_error_state_write,
993 .llseek = default_llseek,
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000994 .release = gpu_state_release,
Daniel Vetterd5442302012-04-27 15:17:40 +0200995};
Chris Wilson98a2f412016-10-12 10:05:18 +0100996#endif
997
Kees Cook647416f2013-03-10 14:10:06 -0700998static int
Kees Cook647416f2013-03-10 14:10:06 -0700999i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001000{
David Weinehall36cdd012016-08-22 13:59:31 +03001001 struct drm_i915_private *dev_priv = data;
1002 struct drm_device *dev = &dev_priv->drm;
Mika Kuoppala40633212012-12-04 15:12:00 +02001003 int ret;
1004
Mika Kuoppala40633212012-12-04 15:12:00 +02001005 ret = mutex_lock_interruptible(&dev->struct_mutex);
1006 if (ret)
1007 return ret;
1008
Chris Wilson73cb9702016-10-28 13:58:46 +01001009 ret = i915_gem_set_global_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001010 mutex_unlock(&dev->struct_mutex);
1011
Kees Cook647416f2013-03-10 14:10:06 -07001012 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001013}
1014
Kees Cook647416f2013-03-10 14:10:06 -07001015DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
Chris Wilson9b6586a2017-02-23 07:44:08 +00001016 NULL, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001017 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001018
Deepak Sadb4bd12014-03-31 11:30:02 +05301019static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001020{
David Weinehall36cdd012016-08-22 13:59:31 +03001021 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001022 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001023 int ret = 0;
1024
1025 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001026
David Weinehall36cdd012016-08-22 13:59:31 +03001027 if (IS_GEN5(dev_priv)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001028 u16 rgvswctl = I915_READ16(MEMSWCTL);
1029 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1030
1031 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1032 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1033 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1034 MEMSTAT_VID_SHIFT);
1035 seq_printf(m, "Current P-state: %d\n",
1036 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
David Weinehall36cdd012016-08-22 13:59:31 +03001037 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01001038 u32 rpmodectl, freq_sts;
Wayne Boyer666a4532015-12-09 12:29:35 -08001039
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001040 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01001041
1042 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1043 seq_printf(m, "Video Turbo Mode: %s\n",
1044 yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
1045 seq_printf(m, "HW control enabled: %s\n",
1046 yesno(rpmodectl & GEN6_RP_ENABLE));
1047 seq_printf(m, "SW control enabled: %s\n",
1048 yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
1049 GEN6_RP_MEDIA_SW_MODE));
1050
Wayne Boyer666a4532015-12-09 12:29:35 -08001051 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1052 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1053 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1054
1055 seq_printf(m, "actual GPU freq: %d MHz\n",
1056 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1057
1058 seq_printf(m, "current GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001059 intel_gpu_freq(dev_priv, rps->cur_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001060
1061 seq_printf(m, "max GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001062 intel_gpu_freq(dev_priv, rps->max_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001063
1064 seq_printf(m, "min GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001065 intel_gpu_freq(dev_priv, rps->min_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001066
1067 seq_printf(m, "idle GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001068 intel_gpu_freq(dev_priv, rps->idle_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001069
1070 seq_printf(m,
1071 "efficient (RPe) frequency: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001072 intel_gpu_freq(dev_priv, rps->efficient_freq));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001073 mutex_unlock(&dev_priv->pcu_lock);
David Weinehall36cdd012016-08-22 13:59:31 +03001074 } else if (INTEL_GEN(dev_priv) >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001075 u32 rp_state_limits;
1076 u32 gt_perf_status;
1077 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001078 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001079 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001080 u32 rpupei, rpcurup, rpprevup;
1081 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001082 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001083 int max_freq;
1084
Bob Paauwe35040562015-06-25 14:54:07 -07001085 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001086 if (IS_GEN9_LP(dev_priv)) {
Bob Paauwe35040562015-06-25 14:54:07 -07001087 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1088 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1089 } else {
1090 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1091 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1092 }
1093
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001094 /* RPSTAT1 is in the GT power well */
Mika Kuoppala59bad942015-01-16 11:34:40 +02001095 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001096
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001097 reqf = I915_READ(GEN6_RPNSWREQ);
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001098 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel60260a52015-03-06 11:07:21 +05301099 reqf >>= 23;
1100 else {
1101 reqf &= ~GEN6_TURBO_DISABLE;
David Weinehall36cdd012016-08-22 13:59:31 +03001102 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301103 reqf >>= 24;
1104 else
1105 reqf >>= 25;
1106 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001107 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001108
Chris Wilson0d8f9492014-03-27 09:06:14 +00001109 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1110 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1111 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1112
Jesse Barnesccab5c82011-01-18 15:49:25 -08001113 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301114 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1115 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1116 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1117 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1118 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1119 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00001120 cagf = intel_gpu_freq(dev_priv,
1121 intel_get_cagf(dev_priv, rpstat));
Jesse Barnesccab5c82011-01-18 15:49:25 -08001122
Mika Kuoppala59bad942015-01-16 11:34:40 +02001123 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001124
David Weinehall36cdd012016-08-22 13:59:31 +03001125 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001126 pm_ier = I915_READ(GEN6_PMIER);
1127 pm_imr = I915_READ(GEN6_PMIMR);
1128 pm_isr = I915_READ(GEN6_PMISR);
1129 pm_iir = I915_READ(GEN6_PMIIR);
1130 pm_mask = I915_READ(GEN6_PMINTRMSK);
1131 } else {
1132 pm_ier = I915_READ(GEN8_GT_IER(2));
1133 pm_imr = I915_READ(GEN8_GT_IMR(2));
1134 pm_isr = I915_READ(GEN8_GT_ISR(2));
1135 pm_iir = I915_READ(GEN8_GT_IIR(2));
1136 pm_mask = I915_READ(GEN6_PMINTRMSK);
1137 }
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01001138 seq_printf(m, "Video Turbo Mode: %s\n",
1139 yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
1140 seq_printf(m, "HW control enabled: %s\n",
1141 yesno(rpmodectl & GEN6_RP_ENABLE));
1142 seq_printf(m, "SW control enabled: %s\n",
1143 yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
1144 GEN6_RP_MEDIA_SW_MODE));
Chris Wilson0d8f9492014-03-27 09:06:14 +00001145 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001146 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05301147 seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001148 rps->pm_intrmsk_mbz);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001149 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001150 seq_printf(m, "Render p-state ratio: %d\n",
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001151 (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001152 seq_printf(m, "Render p-state VID: %d\n",
1153 gt_perf_status & 0xff);
1154 seq_printf(m, "Render p-state limit: %d\n",
1155 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001156 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1157 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1158 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1159 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001160 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001161 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301162 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1163 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1164 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1165 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1166 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1167 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001168 seq_printf(m, "Up threshold: %d%%\n", rps->up_threshold);
Chris Wilsond86ed342015-04-27 13:41:19 +01001169
Akash Goeld6cda9c2016-04-23 00:05:46 +05301170 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1171 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1172 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1173 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1174 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1175 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001176 seq_printf(m, "Down threshold: %d%%\n", rps->down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001177
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001178 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
Bob Paauwe35040562015-06-25 14:54:07 -07001179 rp_state_cap >> 16) & 0xff;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001180 max_freq *= (IS_GEN9_BC(dev_priv) ||
1181 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001182 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001183 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001184
1185 max_freq = (rp_state_cap & 0xff00) >> 8;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001186 max_freq *= (IS_GEN9_BC(dev_priv) ||
1187 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001188 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001189 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001190
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001191 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
Bob Paauwe35040562015-06-25 14:54:07 -07001192 rp_state_cap >> 0) & 0xff;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001193 max_freq *= (IS_GEN9_BC(dev_priv) ||
1194 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001195 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001196 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001197 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001198 intel_gpu_freq(dev_priv, rps->max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001199
Chris Wilsond86ed342015-04-27 13:41:19 +01001200 seq_printf(m, "Current freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001201 intel_gpu_freq(dev_priv, rps->cur_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001202 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001203 seq_printf(m, "Idle freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001204 intel_gpu_freq(dev_priv, rps->idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001205 seq_printf(m, "Min freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001206 intel_gpu_freq(dev_priv, rps->min_freq));
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001207 seq_printf(m, "Boost freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001208 intel_gpu_freq(dev_priv, rps->boost_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001209 seq_printf(m, "Max freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001210 intel_gpu_freq(dev_priv, rps->max_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001211 seq_printf(m,
1212 "efficient (RPe) frequency: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001213 intel_gpu_freq(dev_priv, rps->efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001214 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001215 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001216 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001217
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001218 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
Mika Kahola1170f282015-09-25 14:00:32 +03001219 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1220 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1221
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001222 intel_runtime_pm_put(dev_priv);
1223 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001224}
1225
Ben Widawskyd6369512016-09-20 16:54:32 +03001226static void i915_instdone_info(struct drm_i915_private *dev_priv,
1227 struct seq_file *m,
1228 struct intel_instdone *instdone)
1229{
Ben Widawskyf9e61372016-09-20 16:54:33 +03001230 int slice;
1231 int subslice;
1232
Ben Widawskyd6369512016-09-20 16:54:32 +03001233 seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
1234 instdone->instdone);
1235
1236 if (INTEL_GEN(dev_priv) <= 3)
1237 return;
1238
1239 seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
1240 instdone->slice_common);
1241
1242 if (INTEL_GEN(dev_priv) <= 6)
1243 return;
1244
Ben Widawskyf9e61372016-09-20 16:54:33 +03001245 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1246 seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
1247 slice, subslice, instdone->sampler[slice][subslice]);
1248
1249 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1250 seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
1251 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03001252}
1253
Chris Wilsonf6544492015-01-26 18:03:04 +02001254static int i915_hangcheck_info(struct seq_file *m, void *unused)
1255{
David Weinehall36cdd012016-08-22 13:59:31 +03001256 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001257 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001258 u64 acthd[I915_NUM_ENGINES];
1259 u32 seqno[I915_NUM_ENGINES];
Ben Widawskyd6369512016-09-20 16:54:32 +03001260 struct intel_instdone instdone;
Dave Gordonc3232b12016-03-23 18:19:53 +00001261 enum intel_engine_id id;
Chris Wilsonf6544492015-01-26 18:03:04 +02001262
Chris Wilson8af29b02016-09-09 14:11:47 +01001263 if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001264 seq_puts(m, "Wedged\n");
1265 if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
1266 seq_puts(m, "Reset in progress: struct_mutex backoff\n");
1267 if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
1268 seq_puts(m, "Reset in progress: reset handoff to waiter\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001269 if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001270 seq_puts(m, "Waiter holding struct mutex\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001271 if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001272 seq_puts(m, "struct_mutex blocked for reset\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001273
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001274 if (!i915_modparams.enable_hangcheck) {
Chris Wilson8c185ec2017-03-16 17:13:02 +00001275 seq_puts(m, "Hangcheck disabled\n");
Chris Wilsonf6544492015-01-26 18:03:04 +02001276 return 0;
1277 }
1278
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001279 intel_runtime_pm_get(dev_priv);
1280
Akash Goel3b3f1652016-10-13 22:44:48 +05301281 for_each_engine(engine, dev_priv, id) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001282 acthd[id] = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001283 seqno[id] = intel_engine_get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001284 }
1285
Akash Goel3b3f1652016-10-13 22:44:48 +05301286 intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001287
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001288 intel_runtime_pm_put(dev_priv);
1289
Chris Wilson8352aea2017-03-03 09:00:56 +00001290 if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
1291 seq_printf(m, "Hangcheck active, timer fires in %dms\n",
Chris Wilsonf6544492015-01-26 18:03:04 +02001292 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1293 jiffies));
Chris Wilson8352aea2017-03-03 09:00:56 +00001294 else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
1295 seq_puts(m, "Hangcheck active, work pending\n");
1296 else
1297 seq_puts(m, "Hangcheck inactive\n");
Chris Wilsonf6544492015-01-26 18:03:04 +02001298
Chris Wilsonf73b5672017-03-02 15:03:56 +00001299 seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));
1300
Akash Goel3b3f1652016-10-13 22:44:48 +05301301 for_each_engine(engine, dev_priv, id) {
Chris Wilson33f53712016-10-04 21:11:32 +01001302 struct intel_breadcrumbs *b = &engine->breadcrumbs;
1303 struct rb_node *rb;
1304
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001305 seq_printf(m, "%s:\n", engine->name);
Chris Wilsonf73b5672017-03-02 15:03:56 +00001306 seq_printf(m, "\tseqno = %x [current %x, last %x], inflight %d\n",
Chris Wilsoncb399ea2016-11-01 10:03:16 +00001307 engine->hangcheck.seqno, seqno[id],
Chris Wilsonf73b5672017-03-02 15:03:56 +00001308 intel_engine_last_submit(engine),
1309 engine->timeline->inflight_seqnos);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001310 seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
Chris Wilson83348ba2016-08-09 17:47:51 +01001311 yesno(intel_engine_has_waiter(engine)),
1312 yesno(test_bit(engine->id,
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001313 &dev_priv->gpu_error.missed_irq_rings)),
1314 yesno(engine->hangcheck.stalled));
1315
Chris Wilson61d3dc72017-03-03 19:08:24 +00001316 spin_lock_irq(&b->rb_lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001317 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +08001318 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson33f53712016-10-04 21:11:32 +01001319
1320 seq_printf(m, "\t%s [%d] waiting for %x\n",
1321 w->tsk->comm, w->tsk->pid, w->seqno);
1322 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00001323 spin_unlock_irq(&b->rb_lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001324
Chris Wilsonf6544492015-01-26 18:03:04 +02001325 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001326 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001327 (long long)acthd[id]);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001328 seq_printf(m, "\taction = %s(%d) %d ms ago\n",
1329 hangcheck_action_to_str(engine->hangcheck.action),
1330 engine->hangcheck.action,
1331 jiffies_to_msecs(jiffies -
1332 engine->hangcheck.action_timestamp));
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001333
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001334 if (engine->id == RCS) {
Ben Widawskyd6369512016-09-20 16:54:32 +03001335 seq_puts(m, "\tinstdone read =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001336
Ben Widawskyd6369512016-09-20 16:54:32 +03001337 i915_instdone_info(dev_priv, m, &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001338
Ben Widawskyd6369512016-09-20 16:54:32 +03001339 seq_puts(m, "\tinstdone accu =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001340
Ben Widawskyd6369512016-09-20 16:54:32 +03001341 i915_instdone_info(dev_priv, m,
1342 &engine->hangcheck.instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001343 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001344 }
1345
1346 return 0;
1347}
1348
Michel Thierry061d06a2017-06-20 10:57:49 +01001349static int i915_reset_info(struct seq_file *m, void *unused)
1350{
1351 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1352 struct i915_gpu_error *error = &dev_priv->gpu_error;
1353 struct intel_engine_cs *engine;
1354 enum intel_engine_id id;
1355
1356 seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));
1357
1358 for_each_engine(engine, dev_priv, id) {
1359 seq_printf(m, "%s = %u\n", engine->name,
1360 i915_reset_engine_count(error, engine));
1361 }
1362
1363 return 0;
1364}
1365
Ben Widawsky4d855292011-12-12 19:34:16 -08001366static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001367{
David Weinehall36cdd012016-08-22 13:59:31 +03001368 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001369 u32 rgvmodectl, rstdbyctl;
1370 u16 crstandvid;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001371
Ben Widawsky616fdb52011-10-05 11:44:54 -07001372 rgvmodectl = I915_READ(MEMMODECTL);
1373 rstdbyctl = I915_READ(RSTDBYCTL);
1374 crstandvid = I915_READ16(CRSTANDVID);
1375
Jani Nikula742f4912015-09-03 11:16:09 +03001376 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001377 seq_printf(m, "Boost freq: %d\n",
1378 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1379 MEMMODE_BOOST_FREQ_SHIFT);
1380 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001381 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001382 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001383 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001384 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001385 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001386 seq_printf(m, "Starting frequency: P%d\n",
1387 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001388 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001389 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001390 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1391 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1392 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1393 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001394 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001395 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001396 switch (rstdbyctl & RSX_STATUS_MASK) {
1397 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001398 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001399 break;
1400 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001401 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001402 break;
1403 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001404 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001405 break;
1406 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001407 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001408 break;
1409 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001410 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001411 break;
1412 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001413 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001414 break;
1415 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001416 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001417 break;
1418 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001419
1420 return 0;
1421}
1422
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001423static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001424{
Chris Wilson233ebf52017-03-23 10:19:44 +00001425 struct drm_i915_private *i915 = node_to_i915(m->private);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001426 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsond2dc94b2017-03-23 10:19:41 +00001427 unsigned int tmp;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001428
Chris Wilsond7a133d2017-09-07 14:44:41 +01001429 seq_printf(m, "user.bypass_count = %u\n",
1430 i915->uncore.user_forcewake.count);
1431
Chris Wilson233ebf52017-03-23 10:19:44 +00001432 for_each_fw_domain(fw_domain, i915, tmp)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001433 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001434 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilson233ebf52017-03-23 10:19:44 +00001435 READ_ONCE(fw_domain->wake_count));
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001436
1437 return 0;
1438}
1439
Mika Kuoppala13628772017-03-15 17:43:02 +02001440static void print_rc6_res(struct seq_file *m,
1441 const char *title,
1442 const i915_reg_t reg)
1443{
1444 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1445
1446 seq_printf(m, "%s %u (%llu us)\n",
1447 title, I915_READ(reg),
1448 intel_rc6_residency_us(dev_priv, reg));
1449}
1450
Deepak S669ab5a2014-01-10 15:18:26 +05301451static int vlv_drpc_info(struct seq_file *m)
1452{
David Weinehall36cdd012016-08-22 13:59:31 +03001453 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01001454 u32 rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301455
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001456 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301457 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1458
Deepak S669ab5a2014-01-10 15:18:26 +05301459 seq_printf(m, "RC6 Enabled: %s\n",
1460 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1461 GEN6_RC_CTL_EI_MODE(1))));
1462 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001463 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301464 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001465 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301466
Mika Kuoppala13628772017-03-15 17:43:02 +02001467 print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
1468 print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
Imre Deak9cc19be2014-04-14 20:24:24 +03001469
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001470 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301471}
1472
Ben Widawsky4d855292011-12-12 19:34:16 -08001473static int gen6_drpc_info(struct seq_file *m)
1474{
David Weinehall36cdd012016-08-22 13:59:31 +03001475 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01001476 u32 gt_core_status, rcctl1, rc6vids = 0;
Akash Goelf2dd7572016-06-27 20:10:01 +05301477 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001478 unsigned forcewake_count;
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001479 int count = 0;
Ben Widawsky4d855292011-12-12 19:34:16 -08001480
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001481 forcewake_count = READ_ONCE(dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001482 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001483 seq_puts(m, "RC information inaccurate because somebody "
1484 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001485 } else {
1486 /* NB: we cannot use forcewake, else we read the wrong values */
1487 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1488 udelay(10);
1489 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1490 }
1491
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001492 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001493 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001494
Ben Widawsky4d855292011-12-12 19:34:16 -08001495 rcctl1 = I915_READ(GEN6_RC_CONTROL);
David Weinehall36cdd012016-08-22 13:59:31 +03001496 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301497 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1498 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1499 }
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001500
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001501 mutex_lock(&dev_priv->pcu_lock);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001502 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001503 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001504
Eric Anholtfff24e22012-01-23 16:14:05 -08001505 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001506 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1507 seq_printf(m, "RC6 Enabled: %s\n",
1508 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
David Weinehall36cdd012016-08-22 13:59:31 +03001509 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301510 seq_printf(m, "Render Well Gating Enabled: %s\n",
1511 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1512 seq_printf(m, "Media Well Gating Enabled: %s\n",
1513 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1514 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001515 seq_printf(m, "Deep RC6 Enabled: %s\n",
1516 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1517 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1518 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001519 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001520 switch (gt_core_status & GEN6_RCn_MASK) {
1521 case GEN6_RC0:
1522 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001523 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001524 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001525 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001526 break;
1527 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001528 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001529 break;
1530 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001531 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001532 break;
1533 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001534 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001535 break;
1536 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001537 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001538 break;
1539 }
1540
1541 seq_printf(m, "Core Power Down: %s\n",
1542 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
David Weinehall36cdd012016-08-22 13:59:31 +03001543 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301544 seq_printf(m, "Render Power Well: %s\n",
1545 (gen9_powergate_status &
1546 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1547 seq_printf(m, "Media Power Well: %s\n",
1548 (gen9_powergate_status &
1549 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1550 }
Ben Widawskycce66a22012-03-27 18:59:38 -07001551
1552 /* Not exactly sure what this is */
Mika Kuoppala13628772017-03-15 17:43:02 +02001553 print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
1554 GEN6_GT_GFX_RC6_LOCKED);
1555 print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
1556 print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
1557 print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
Ben Widawskycce66a22012-03-27 18:59:38 -07001558
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001559 seq_printf(m, "RC6 voltage: %dmV\n",
1560 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1561 seq_printf(m, "RC6+ voltage: %dmV\n",
1562 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1563 seq_printf(m, "RC6++ voltage: %dmV\n",
1564 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Akash Goelf2dd7572016-06-27 20:10:01 +05301565 return i915_forcewake_domains(m, NULL);
Ben Widawsky4d855292011-12-12 19:34:16 -08001566}
1567
1568static int i915_drpc_info(struct seq_file *m, void *unused)
1569{
David Weinehall36cdd012016-08-22 13:59:31 +03001570 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001571 int err;
1572
1573 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001574
David Weinehall36cdd012016-08-22 13:59:31 +03001575 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001576 err = vlv_drpc_info(m);
David Weinehall36cdd012016-08-22 13:59:31 +03001577 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001578 err = gen6_drpc_info(m);
Ben Widawsky4d855292011-12-12 19:34:16 -08001579 else
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001580 err = ironlake_drpc_info(m);
1581
1582 intel_runtime_pm_put(dev_priv);
1583
1584 return err;
Ben Widawsky4d855292011-12-12 19:34:16 -08001585}
1586
Daniel Vetter9a851782015-06-18 10:30:22 +02001587static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1588{
David Weinehall36cdd012016-08-22 13:59:31 +03001589 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetter9a851782015-06-18 10:30:22 +02001590
1591 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1592 dev_priv->fb_tracking.busy_bits);
1593
1594 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1595 dev_priv->fb_tracking.flip_bits);
1596
1597 return 0;
1598}
1599
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001600static int i915_fbc_status(struct seq_file *m, void *unused)
1601{
David Weinehall36cdd012016-08-22 13:59:31 +03001602 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001603
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00001604 if (!HAS_FBC(dev_priv))
1605 return -ENODEV;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001606
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001607 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001608 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001609
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001610 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001611 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001612 else
1613 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001614 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001615
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03001616 if (intel_fbc_is_active(dev_priv)) {
1617 u32 mask;
1618
1619 if (INTEL_GEN(dev_priv) >= 8)
1620 mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
1621 else if (INTEL_GEN(dev_priv) >= 7)
1622 mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
1623 else if (INTEL_GEN(dev_priv) >= 5)
1624 mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
1625 else if (IS_G4X(dev_priv))
1626 mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
1627 else
1628 mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
1629 FBC_STAT_COMPRESSED);
1630
1631 seq_printf(m, "Compressing: %s\n", yesno(mask));
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001632 }
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001633
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001634 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001635 intel_runtime_pm_put(dev_priv);
1636
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001637 return 0;
1638}
1639
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001640static int i915_fbc_false_color_get(void *data, u64 *val)
Rodrigo Vivida46f932014-08-01 02:04:45 -07001641{
David Weinehall36cdd012016-08-22 13:59:31 +03001642 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001643
David Weinehall36cdd012016-08-22 13:59:31 +03001644 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001645 return -ENODEV;
1646
Rodrigo Vivida46f932014-08-01 02:04:45 -07001647 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001648
1649 return 0;
1650}
1651
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001652static int i915_fbc_false_color_set(void *data, u64 val)
Rodrigo Vivida46f932014-08-01 02:04:45 -07001653{
David Weinehall36cdd012016-08-22 13:59:31 +03001654 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001655 u32 reg;
1656
David Weinehall36cdd012016-08-22 13:59:31 +03001657 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001658 return -ENODEV;
1659
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001660 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001661
1662 reg = I915_READ(ILK_DPFC_CONTROL);
1663 dev_priv->fbc.false_color = val;
1664
1665 I915_WRITE(ILK_DPFC_CONTROL, val ?
1666 (reg | FBC_CTL_FALSE_COLOR) :
1667 (reg & ~FBC_CTL_FALSE_COLOR));
1668
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001669 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001670 return 0;
1671}
1672
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001673DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
1674 i915_fbc_false_color_get, i915_fbc_false_color_set,
Rodrigo Vivida46f932014-08-01 02:04:45 -07001675 "%llu\n");
1676
Paulo Zanoni92d44622013-05-31 16:33:24 -03001677static int i915_ips_status(struct seq_file *m, void *unused)
1678{
David Weinehall36cdd012016-08-22 13:59:31 +03001679 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni92d44622013-05-31 16:33:24 -03001680
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00001681 if (!HAS_IPS(dev_priv))
1682 return -ENODEV;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001683
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001684 intel_runtime_pm_get(dev_priv);
1685
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001686 seq_printf(m, "Enabled by kernel parameter: %s\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001687 yesno(i915_modparams.enable_ips));
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001688
David Weinehall36cdd012016-08-22 13:59:31 +03001689 if (INTEL_GEN(dev_priv) >= 8) {
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001690 seq_puts(m, "Currently: unknown\n");
1691 } else {
1692 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1693 seq_puts(m, "Currently: enabled\n");
1694 else
1695 seq_puts(m, "Currently: disabled\n");
1696 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001697
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001698 intel_runtime_pm_put(dev_priv);
1699
Paulo Zanoni92d44622013-05-31 16:33:24 -03001700 return 0;
1701}
1702
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001703static int i915_sr_status(struct seq_file *m, void *unused)
1704{
David Weinehall36cdd012016-08-22 13:59:31 +03001705 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001706 bool sr_enabled = false;
1707
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001708 intel_runtime_pm_get(dev_priv);
Chris Wilson9c870d02016-10-24 13:42:15 +01001709 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001710
Chris Wilson7342a722017-03-09 14:20:49 +00001711 if (INTEL_GEN(dev_priv) >= 9)
1712 /* no global SR status; inspect per-plane WM */;
1713 else if (HAS_PCH_SPLIT(dev_priv))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001714 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Jani Nikulac0f86832016-12-07 12:13:04 +02001715 else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
David Weinehall36cdd012016-08-22 13:59:31 +03001716 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001717 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001718 else if (IS_I915GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001719 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001720 else if (IS_PINEVIEW(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001721 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001722 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001723 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001724
Chris Wilson9c870d02016-10-24 13:42:15 +01001725 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001726 intel_runtime_pm_put(dev_priv);
1727
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +00001728 seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001729
1730 return 0;
1731}
1732
Jesse Barnes7648fa92010-05-20 14:28:11 -07001733static int i915_emon_status(struct seq_file *m, void *unused)
1734{
David Weinehall36cdd012016-08-22 13:59:31 +03001735 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1736 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001737 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001738 int ret;
1739
David Weinehall36cdd012016-08-22 13:59:31 +03001740 if (!IS_GEN5(dev_priv))
Chris Wilson582be6b2012-04-30 19:35:02 +01001741 return -ENODEV;
1742
Chris Wilsonde227ef2010-07-03 07:58:38 +01001743 ret = mutex_lock_interruptible(&dev->struct_mutex);
1744 if (ret)
1745 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001746
1747 temp = i915_mch_val(dev_priv);
1748 chipset = i915_chipset_val(dev_priv);
1749 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001750 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001751
1752 seq_printf(m, "GMCH temp: %ld\n", temp);
1753 seq_printf(m, "Chipset power: %ld\n", chipset);
1754 seq_printf(m, "GFX power: %ld\n", gfx);
1755 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1756
1757 return 0;
1758}
1759
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001760static int i915_ring_freq_table(struct seq_file *m, void *unused)
1761{
David Weinehall36cdd012016-08-22 13:59:31 +03001762 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001763 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001764 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001765 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301766 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001767
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00001768 if (!HAS_LLC(dev_priv))
1769 return -ENODEV;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001770
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001771 intel_runtime_pm_get(dev_priv);
1772
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001773 ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001774 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001775 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001776
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001777 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301778 /* Convert GT frequency to 50 HZ units */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001779 min_gpu_freq = rps->min_freq_softlimit / GEN9_FREQ_SCALER;
1780 max_gpu_freq = rps->max_freq_softlimit / GEN9_FREQ_SCALER;
Akash Goelf936ec32015-06-29 14:50:22 +05301781 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001782 min_gpu_freq = rps->min_freq_softlimit;
1783 max_gpu_freq = rps->max_freq_softlimit;
Akash Goelf936ec32015-06-29 14:50:22 +05301784 }
1785
Damien Lespiau267f0c92013-06-24 22:59:48 +01001786 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001787
Akash Goelf936ec32015-06-29 14:50:22 +05301788 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001789 ia_freq = gpu_freq;
1790 sandybridge_pcode_read(dev_priv,
1791 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1792 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001793 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301794 intel_gpu_freq(dev_priv, (gpu_freq *
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001795 (IS_GEN9_BC(dev_priv) ||
1796 IS_CANNONLAKE(dev_priv) ?
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001797 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001798 ((ia_freq >> 0) & 0xff) * 100,
1799 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001800 }
1801
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001802 mutex_unlock(&dev_priv->pcu_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001803
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001804out:
1805 intel_runtime_pm_put(dev_priv);
1806 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001807}
1808
Chris Wilson44834a62010-08-19 16:09:23 +01001809static int i915_opregion(struct seq_file *m, void *unused)
1810{
David Weinehall36cdd012016-08-22 13:59:31 +03001811 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1812 struct drm_device *dev = &dev_priv->drm;
Chris Wilson44834a62010-08-19 16:09:23 +01001813 struct intel_opregion *opregion = &dev_priv->opregion;
1814 int ret;
1815
1816 ret = mutex_lock_interruptible(&dev->struct_mutex);
1817 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001818 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001819
Jani Nikula2455a8e2015-12-14 12:50:53 +02001820 if (opregion->header)
1821 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001822
1823 mutex_unlock(&dev->struct_mutex);
1824
Daniel Vetter0d38f002012-04-21 22:49:10 +02001825out:
Chris Wilson44834a62010-08-19 16:09:23 +01001826 return 0;
1827}
1828
Jani Nikulaada8f952015-12-15 13:17:12 +02001829static int i915_vbt(struct seq_file *m, void *unused)
1830{
David Weinehall36cdd012016-08-22 13:59:31 +03001831 struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
Jani Nikulaada8f952015-12-15 13:17:12 +02001832
1833 if (opregion->vbt)
1834 seq_write(m, opregion->vbt, opregion->vbt_size);
1835
1836 return 0;
1837}
1838
Chris Wilson37811fc2010-08-25 22:45:57 +01001839static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1840{
David Weinehall36cdd012016-08-22 13:59:31 +03001841 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1842 struct drm_device *dev = &dev_priv->drm;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301843 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001844 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001845 int ret;
1846
1847 ret = mutex_lock_interruptible(&dev->struct_mutex);
1848 if (ret)
1849 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001850
Daniel Vetter06957262015-08-10 13:34:08 +02001851#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter346fb4e2017-07-06 15:00:20 +02001852 if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
David Weinehall36cdd012016-08-22 13:59:31 +03001853 fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001854
Chris Wilson25bcce92016-07-02 15:36:00 +01001855 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1856 fbdev_fb->base.width,
1857 fbdev_fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001858 fbdev_fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001859 fbdev_fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001860 fbdev_fb->base.modifier,
Chris Wilson25bcce92016-07-02 15:36:00 +01001861 drm_framebuffer_read_refcount(&fbdev_fb->base));
1862 describe_obj(m, fbdev_fb->obj);
1863 seq_putc(m, '\n');
1864 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001865#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001866
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001867 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001868 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301869 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1870 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001871 continue;
1872
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001873 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001874 fb->base.width,
1875 fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001876 fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001877 fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001878 fb->base.modifier,
Dave Airlie747a5982016-04-15 15:10:35 +10001879 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00001880 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001881 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001882 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001883 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01001884 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001885
1886 return 0;
1887}
1888
Chris Wilson7e37f882016-08-02 22:50:21 +01001889static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001890{
Chris Wilsonfe085f12017-03-21 10:25:52 +00001891 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u)",
1892 ring->space, ring->head, ring->tail);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001893}
1894
Ben Widawskye76d3632011-03-19 18:14:29 -07001895static int i915_context_status(struct seq_file *m, void *unused)
1896{
David Weinehall36cdd012016-08-22 13:59:31 +03001897 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1898 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001899 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001900 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05301901 enum intel_engine_id id;
Dave Gordonc3232b12016-03-23 18:19:53 +00001902 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07001903
Daniel Vetterf3d28872014-05-29 23:23:08 +02001904 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001905 if (ret)
1906 return ret;
1907
Chris Wilson829a0af2017-06-20 12:05:45 +01001908 list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
Chris Wilson5d1808e2016-04-28 09:56:51 +01001909 seq_printf(m, "HW context %u ", ctx->hw_id);
Chris Wilsonc84455b2016-08-15 10:49:08 +01001910 if (ctx->pid) {
Chris Wilsond28b99a2016-05-24 14:53:39 +01001911 struct task_struct *task;
1912
Chris Wilsonc84455b2016-08-15 10:49:08 +01001913 task = get_pid_task(ctx->pid, PIDTYPE_PID);
Chris Wilsond28b99a2016-05-24 14:53:39 +01001914 if (task) {
1915 seq_printf(m, "(%s [%d]) ",
1916 task->comm, task->pid);
1917 put_task_struct(task);
1918 }
Chris Wilsonc84455b2016-08-15 10:49:08 +01001919 } else if (IS_ERR(ctx->file_priv)) {
1920 seq_puts(m, "(deleted) ");
Chris Wilsond28b99a2016-05-24 14:53:39 +01001921 } else {
1922 seq_puts(m, "(kernel) ");
1923 }
1924
Chris Wilsonbca44d82016-05-24 14:53:41 +01001925 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
1926 seq_putc(m, '\n');
Ben Widawskya33afea2013-09-17 21:12:45 -07001927
Akash Goel3b3f1652016-10-13 22:44:48 +05301928 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbca44d82016-05-24 14:53:41 +01001929 struct intel_context *ce = &ctx->engine[engine->id];
1930
1931 seq_printf(m, "%s: ", engine->name);
Chris Wilsonbca44d82016-05-24 14:53:41 +01001932 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001933 describe_obj(m, ce->state->obj);
Chris Wilsondca33ec2016-08-02 22:50:20 +01001934 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +01001935 describe_ctx_ring(m, ce->ring);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001936 seq_putc(m, '\n');
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001937 }
1938
Ben Widawskya33afea2013-09-17 21:12:45 -07001939 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001940 }
1941
Daniel Vetterf3d28872014-05-29 23:23:08 +02001942 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001943
1944 return 0;
1945}
1946
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001947static const char *swizzle_string(unsigned swizzle)
1948{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001949 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001950 case I915_BIT_6_SWIZZLE_NONE:
1951 return "none";
1952 case I915_BIT_6_SWIZZLE_9:
1953 return "bit9";
1954 case I915_BIT_6_SWIZZLE_9_10:
1955 return "bit9/bit10";
1956 case I915_BIT_6_SWIZZLE_9_11:
1957 return "bit9/bit11";
1958 case I915_BIT_6_SWIZZLE_9_10_11:
1959 return "bit9/bit10/bit11";
1960 case I915_BIT_6_SWIZZLE_9_17:
1961 return "bit9/bit17";
1962 case I915_BIT_6_SWIZZLE_9_10_17:
1963 return "bit9/bit10/bit17";
1964 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09001965 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001966 }
1967
1968 return "bug";
1969}
1970
1971static int i915_swizzle_info(struct seq_file *m, void *data)
1972{
David Weinehall36cdd012016-08-22 13:59:31 +03001973 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001974
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001975 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001976
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001977 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1978 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1979 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1980 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1981
David Weinehall36cdd012016-08-22 13:59:31 +03001982 if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001983 seq_printf(m, "DDC = 0x%08x\n",
1984 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01001985 seq_printf(m, "DDC2 = 0x%08x\n",
1986 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001987 seq_printf(m, "C0DRB3 = 0x%04x\n",
1988 I915_READ16(C0DRB3));
1989 seq_printf(m, "C1DRB3 = 0x%04x\n",
1990 I915_READ16(C1DRB3));
David Weinehall36cdd012016-08-22 13:59:31 +03001991 } else if (INTEL_GEN(dev_priv) >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001992 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1993 I915_READ(MAD_DIMM_C0));
1994 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1995 I915_READ(MAD_DIMM_C1));
1996 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1997 I915_READ(MAD_DIMM_C2));
1998 seq_printf(m, "TILECTL = 0x%08x\n",
1999 I915_READ(TILECTL));
David Weinehall36cdd012016-08-22 13:59:31 +03002000 if (INTEL_GEN(dev_priv) >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002001 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2002 I915_READ(GAMTARBMODE));
2003 else
2004 seq_printf(m, "ARB_MODE = 0x%08x\n",
2005 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002006 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2007 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002008 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002009
2010 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2011 seq_puts(m, "L-shaped memory detected\n");
2012
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002013 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002014
2015 return 0;
2016}
2017
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002018static int per_file_ctx(int id, void *ptr, void *data)
2019{
Chris Wilsone2efd132016-05-24 14:53:34 +01002020 struct i915_gem_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002021 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002022 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2023
2024 if (!ppgtt) {
2025 seq_printf(m, " no ppgtt for context %d\n",
2026 ctx->user_handle);
2027 return 0;
2028 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002029
Oscar Mateof83d6512014-05-22 14:13:38 +01002030 if (i915_gem_context_is_default(ctx))
2031 seq_puts(m, " default context:\n");
2032 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002033 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002034 ppgtt->debug_dump(ppgtt, m);
2035
2036 return 0;
2037}
2038
David Weinehall36cdd012016-08-22 13:59:31 +03002039static void gen8_ppgtt_info(struct seq_file *m,
2040 struct drm_i915_private *dev_priv)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002041{
Ben Widawsky77df6772013-11-02 21:07:30 -07002042 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Akash Goel3b3f1652016-10-13 22:44:48 +05302043 struct intel_engine_cs *engine;
2044 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002045 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002046
Ben Widawsky77df6772013-11-02 21:07:30 -07002047 if (!ppgtt)
2048 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002049
Akash Goel3b3f1652016-10-13 22:44:48 +05302050 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002051 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002052 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002053 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002054 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002055 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002056 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002057 }
2058 }
2059}
2060
David Weinehall36cdd012016-08-22 13:59:31 +03002061static void gen6_ppgtt_info(struct seq_file *m,
2062 struct drm_i915_private *dev_priv)
Ben Widawsky77df6772013-11-02 21:07:30 -07002063{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002064 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302065 enum intel_engine_id id;
Ben Widawsky77df6772013-11-02 21:07:30 -07002066
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002067 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002068 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2069
Akash Goel3b3f1652016-10-13 22:44:48 +05302070 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002071 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002072 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002073 seq_printf(m, "GFX_MODE: 0x%08x\n",
2074 I915_READ(RING_MODE_GEN7(engine)));
2075 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2076 I915_READ(RING_PP_DIR_BASE(engine)));
2077 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2078 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2079 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2080 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002081 }
2082 if (dev_priv->mm.aliasing_ppgtt) {
2083 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2084
Damien Lespiau267f0c92013-06-24 22:59:48 +01002085 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002086 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002087
Ben Widawsky87d60b62013-12-06 14:11:29 -08002088 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002089 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002090
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002091 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002092}
2093
2094static int i915_ppgtt_info(struct seq_file *m, void *data)
2095{
David Weinehall36cdd012016-08-22 13:59:31 +03002096 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2097 struct drm_device *dev = &dev_priv->drm;
Michel Thierryea91e402015-07-29 17:23:57 +01002098 struct drm_file *file;
Chris Wilson637ee292016-08-22 14:28:20 +01002099 int ret;
Ben Widawsky77df6772013-11-02 21:07:30 -07002100
Chris Wilson637ee292016-08-22 14:28:20 +01002101 mutex_lock(&dev->filelist_mutex);
2102 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawsky77df6772013-11-02 21:07:30 -07002103 if (ret)
Chris Wilson637ee292016-08-22 14:28:20 +01002104 goto out_unlock;
2105
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002106 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002107
David Weinehall36cdd012016-08-22 13:59:31 +03002108 if (INTEL_GEN(dev_priv) >= 8)
2109 gen8_ppgtt_info(m, dev_priv);
2110 else if (INTEL_GEN(dev_priv) >= 6)
2111 gen6_ppgtt_info(m, dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002112
Michel Thierryea91e402015-07-29 17:23:57 +01002113 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2114 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002115 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002116
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002117 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002118 if (!task) {
2119 ret = -ESRCH;
Chris Wilson637ee292016-08-22 14:28:20 +01002120 goto out_rpm;
Dan Carpenter06812762015-10-02 18:14:22 +03002121 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002122 seq_printf(m, "\nproc: %s\n", task->comm);
2123 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002124 idr_for_each(&file_priv->context_idr, per_file_ctx,
2125 (void *)(unsigned long)m);
2126 }
2127
Chris Wilson637ee292016-08-22 14:28:20 +01002128out_rpm:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002129 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002130 mutex_unlock(&dev->struct_mutex);
Chris Wilson637ee292016-08-22 14:28:20 +01002131out_unlock:
2132 mutex_unlock(&dev->filelist_mutex);
Dan Carpenter06812762015-10-02 18:14:22 +03002133 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002134}
2135
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002136static int count_irq_waiters(struct drm_i915_private *i915)
2137{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002138 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302139 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002140 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002141
Akash Goel3b3f1652016-10-13 22:44:48 +05302142 for_each_engine(engine, i915, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01002143 count += intel_engine_has_waiter(engine);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002144
2145 return count;
2146}
2147
Chris Wilson7466c292016-08-15 09:49:33 +01002148static const char *rps_power_to_str(unsigned int power)
2149{
2150 static const char * const strings[] = {
2151 [LOW_POWER] = "low power",
2152 [BETWEEN] = "mixed",
2153 [HIGH_POWER] = "high power",
2154 };
2155
2156 if (power >= ARRAY_SIZE(strings) || !strings[power])
2157 return "unknown";
2158
2159 return strings[power];
2160}
2161
Chris Wilson1854d5c2015-04-07 16:20:32 +01002162static int i915_rps_boost_info(struct seq_file *m, void *data)
2163{
David Weinehall36cdd012016-08-22 13:59:31 +03002164 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2165 struct drm_device *dev = &dev_priv->drm;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002166 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002167 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002168
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002169 seq_printf(m, "RPS enabled? %d\n", rps->enabled);
Chris Wilson28176ef2016-10-28 13:58:56 +01002170 seq_printf(m, "GPU busy? %s [%d requests]\n",
2171 yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002172 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002173 seq_printf(m, "Boosts outstanding? %d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002174 atomic_read(&rps->num_waiters));
Chris Wilson7466c292016-08-15 09:49:33 +01002175 seq_printf(m, "Frequency requested %d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002176 intel_gpu_freq(dev_priv, rps->cur_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002177 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002178 intel_gpu_freq(dev_priv, rps->min_freq),
2179 intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
2180 intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
2181 intel_gpu_freq(dev_priv, rps->max_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002182 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002183 intel_gpu_freq(dev_priv, rps->idle_freq),
2184 intel_gpu_freq(dev_priv, rps->efficient_freq),
2185 intel_gpu_freq(dev_priv, rps->boost_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002186
2187 mutex_lock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002188 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2189 struct drm_i915_file_private *file_priv = file->driver_priv;
2190 struct task_struct *task;
2191
2192 rcu_read_lock();
2193 task = pid_task(file->pid, PIDTYPE_PID);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002194 seq_printf(m, "%s [%d]: %d boosts\n",
Chris Wilson1854d5c2015-04-07 16:20:32 +01002195 task ? task->comm : "<unknown>",
2196 task ? task->pid : -1,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002197 atomic_read(&file_priv->rps_client.boosts));
Chris Wilson1854d5c2015-04-07 16:20:32 +01002198 rcu_read_unlock();
2199 }
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002200 seq_printf(m, "Kernel (anonymous) boosts: %d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002201 atomic_read(&rps->boosts));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002202 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002203
Chris Wilson7466c292016-08-15 09:49:33 +01002204 if (INTEL_GEN(dev_priv) >= 6 &&
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002205 rps->enabled &&
Chris Wilson28176ef2016-10-28 13:58:56 +01002206 dev_priv->gt.active_requests) {
Chris Wilson7466c292016-08-15 09:49:33 +01002207 u32 rpup, rpupei;
2208 u32 rpdown, rpdownei;
2209
2210 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2211 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2212 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2213 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2214 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2215 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2216
2217 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002218 rps_power_to_str(rps->power));
Chris Wilson7466c292016-08-15 09:49:33 +01002219 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
Chris Wilson23f4a282017-02-18 11:27:08 +00002220 rpup && rpupei ? 100 * rpup / rpupei : 0,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002221 rps->up_threshold);
Chris Wilson7466c292016-08-15 09:49:33 +01002222 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
Chris Wilson23f4a282017-02-18 11:27:08 +00002223 rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002224 rps->down_threshold);
Chris Wilson7466c292016-08-15 09:49:33 +01002225 } else {
2226 seq_puts(m, "\nRPS Autotuning inactive\n");
2227 }
2228
Chris Wilson8d3afd72015-05-21 21:01:47 +01002229 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002230}
2231
Ben Widawsky63573eb2013-07-04 11:02:07 -07002232static int i915_llc(struct seq_file *m, void *data)
2233{
David Weinehall36cdd012016-08-22 13:59:31 +03002234 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002235 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002236
David Weinehall36cdd012016-08-22 13:59:31 +03002237 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002238 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2239 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002240
2241 return 0;
2242}
2243
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002244static int i915_huc_load_status_info(struct seq_file *m, void *data)
2245{
2246 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Michal Wajdeczko56ffc742017-10-17 09:44:49 +00002247 struct drm_printer p;
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002248
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002249 if (!HAS_HUC(dev_priv))
2250 return -ENODEV;
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002251
Michal Wajdeczko56ffc742017-10-17 09:44:49 +00002252 p = drm_seq_file_printer(m);
2253 intel_uc_fw_dump(&dev_priv->huc.fw, &p);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002254
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302255 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002256 seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302257 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002258
2259 return 0;
2260}
2261
Alex Daifdf5d352015-08-12 15:43:37 +01002262static int i915_guc_load_status_info(struct seq_file *m, void *data)
2263{
David Weinehall36cdd012016-08-22 13:59:31 +03002264 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Michal Wajdeczko56ffc742017-10-17 09:44:49 +00002265 struct drm_printer p;
Alex Daifdf5d352015-08-12 15:43:37 +01002266 u32 tmp, i;
2267
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002268 if (!HAS_GUC(dev_priv))
2269 return -ENODEV;
Alex Daifdf5d352015-08-12 15:43:37 +01002270
Michal Wajdeczko56ffc742017-10-17 09:44:49 +00002271 p = drm_seq_file_printer(m);
2272 intel_uc_fw_dump(&dev_priv->guc.fw, &p);
Alex Daifdf5d352015-08-12 15:43:37 +01002273
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302274 intel_runtime_pm_get(dev_priv);
2275
Alex Daifdf5d352015-08-12 15:43:37 +01002276 tmp = I915_READ(GUC_STATUS);
2277
2278 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2279 seq_printf(m, "\tBootrom status = 0x%x\n",
2280 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2281 seq_printf(m, "\tuKernel status = 0x%x\n",
2282 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2283 seq_printf(m, "\tMIA Core status = 0x%x\n",
2284 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2285 seq_puts(m, "\nScratch registers:\n");
2286 for (i = 0; i < 16; i++)
2287 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2288
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302289 intel_runtime_pm_put(dev_priv);
2290
Alex Daifdf5d352015-08-12 15:43:37 +01002291 return 0;
2292}
2293
Akash Goel5aa1ee42016-10-12 21:54:36 +05302294static void i915_guc_log_info(struct seq_file *m,
2295 struct drm_i915_private *dev_priv)
2296{
2297 struct intel_guc *guc = &dev_priv->guc;
2298
2299 seq_puts(m, "\nGuC logging stats:\n");
2300
2301 seq_printf(m, "\tISR: flush count %10u, overflow count %10u\n",
2302 guc->log.flush_count[GUC_ISR_LOG_BUFFER],
2303 guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);
2304
2305 seq_printf(m, "\tDPC: flush count %10u, overflow count %10u\n",
2306 guc->log.flush_count[GUC_DPC_LOG_BUFFER],
2307 guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);
2308
2309 seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
2310 guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
2311 guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);
2312
2313 seq_printf(m, "\tTotal flush interrupt count: %u\n",
2314 guc->log.flush_interrupt_count);
2315
2316 seq_printf(m, "\tCapture miss count: %u\n",
2317 guc->log.capture_miss_count);
2318}
2319
Dave Gordon8b417c22015-08-12 15:43:44 +01002320static void i915_guc_client_info(struct seq_file *m,
2321 struct drm_i915_private *dev_priv,
Sagar Arun Kamble5afc8b42017-11-16 19:02:40 +05302322 struct intel_guc_client *client)
Dave Gordon8b417c22015-08-12 15:43:44 +01002323{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002324 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002325 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002326 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002327
Oscar Mateob09935a2017-03-22 10:39:53 -07002328 seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
2329 client->priority, client->stage_id, client->proc_desc_offset);
Michał Winiarski59db36c2017-09-14 12:51:23 +02002330 seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
2331 client->doorbell_id, client->doorbell_offset);
Dave Gordon8b417c22015-08-12 15:43:44 +01002332
Akash Goel3b3f1652016-10-13 22:44:48 +05302333 for_each_engine(engine, dev_priv, id) {
Dave Gordonc18468c2016-08-09 15:19:22 +01002334 u64 submissions = client->submissions[id];
2335 tot += submissions;
Dave Gordon8b417c22015-08-12 15:43:44 +01002336 seq_printf(m, "\tSubmissions: %llu %s\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002337 submissions, engine->name);
Dave Gordon8b417c22015-08-12 15:43:44 +01002338 }
2339 seq_printf(m, "\tTotal: %llu\n", tot);
2340}
2341
2342static int i915_guc_info(struct seq_file *m, void *data)
2343{
David Weinehall36cdd012016-08-22 13:59:31 +03002344 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson334636c2016-11-29 12:10:20 +00002345 const struct intel_guc *guc = &dev_priv->guc;
Dave Gordon8b417c22015-08-12 15:43:44 +01002346
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002347 if (!USES_GUC_SUBMISSION(dev_priv))
2348 return -ENODEV;
2349
2350 GEM_BUG_ON(!guc->execbuf_client);
2351 GEM_BUG_ON(!guc->preempt_client);
Dave Gordon8b417c22015-08-12 15:43:44 +01002352
Dave Gordon9636f6d2016-06-13 17:57:28 +01002353 seq_printf(m, "Doorbell map:\n");
Joonas Lahtinenabddffd2017-03-22 10:39:44 -07002354 seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
Chris Wilson334636c2016-11-29 12:10:20 +00002355 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
Dave Gordon9636f6d2016-06-13 17:57:28 +01002356
Chris Wilson334636c2016-11-29 12:10:20 +00002357 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
2358 i915_guc_client_info(m, dev_priv, guc->execbuf_client);
Dave Gordone12ab162017-10-26 16:17:37 +02002359 seq_printf(m, "\nGuC preempt client @ %p:\n", guc->preempt_client);
2360 i915_guc_client_info(m, dev_priv, guc->preempt_client);
Dave Gordon8b417c22015-08-12 15:43:44 +01002361
Akash Goel5aa1ee42016-10-12 21:54:36 +05302362 i915_guc_log_info(m, dev_priv);
2363
Dave Gordon8b417c22015-08-12 15:43:44 +01002364 /* Add more as required ... */
2365
2366 return 0;
2367}
2368
Oscar Mateoa8b93702017-05-10 15:04:51 +00002369static int i915_guc_stage_pool(struct seq_file *m, void *data)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002370{
David Weinehall36cdd012016-08-22 13:59:31 +03002371 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Oscar Mateoa8b93702017-05-10 15:04:51 +00002372 const struct intel_guc *guc = &dev_priv->guc;
2373 struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
Sagar Arun Kamble5afc8b42017-11-16 19:02:40 +05302374 struct intel_guc_client *client = guc->execbuf_client;
Oscar Mateoa8b93702017-05-10 15:04:51 +00002375 unsigned int tmp;
2376 int index;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002377
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002378 if (!USES_GUC_SUBMISSION(dev_priv))
2379 return -ENODEV;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002380
Oscar Mateoa8b93702017-05-10 15:04:51 +00002381 for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
2382 struct intel_engine_cs *engine;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002383
Oscar Mateoa8b93702017-05-10 15:04:51 +00002384 if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
2385 continue;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002386
Oscar Mateoa8b93702017-05-10 15:04:51 +00002387 seq_printf(m, "GuC stage descriptor %u:\n", index);
2388 seq_printf(m, "\tIndex: %u\n", desc->stage_id);
2389 seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
2390 seq_printf(m, "\tPriority: %d\n", desc->priority);
2391 seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
2392 seq_printf(m, "\tEngines used: 0x%x\n",
2393 desc->engines_used);
2394 seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
2395 desc->db_trigger_phy,
2396 desc->db_trigger_cpu,
2397 desc->db_trigger_uk);
2398 seq_printf(m, "\tProcess descriptor: 0x%x\n",
2399 desc->process_desc);
Colin Ian King9a094852017-05-16 10:22:35 +01002400 seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
Oscar Mateoa8b93702017-05-10 15:04:51 +00002401 desc->wq_addr, desc->wq_size);
2402 seq_putc(m, '\n');
2403
2404 for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
2405 u32 guc_engine_id = engine->guc_id;
2406 struct guc_execlist_context *lrc =
2407 &desc->lrc[guc_engine_id];
2408
2409 seq_printf(m, "\t%s LRC:\n", engine->name);
2410 seq_printf(m, "\t\tContext desc: 0x%x\n",
2411 lrc->context_desc);
2412 seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
2413 seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
2414 seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
2415 seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
2416 seq_putc(m, '\n');
2417 }
Alex Dai4c7e77f2015-08-12 15:43:40 +01002418 }
2419
Oscar Mateoa8b93702017-05-10 15:04:51 +00002420 return 0;
2421}
2422
Alex Dai4c7e77f2015-08-12 15:43:40 +01002423static int i915_guc_log_dump(struct seq_file *m, void *data)
2424{
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002425 struct drm_info_node *node = m->private;
2426 struct drm_i915_private *dev_priv = node_to_i915(node);
2427 bool dump_load_err = !!node->info_ent->data;
2428 struct drm_i915_gem_object *obj = NULL;
2429 u32 *log;
2430 int i = 0;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002431
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002432 if (!HAS_GUC(dev_priv))
2433 return -ENODEV;
2434
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002435 if (dump_load_err)
2436 obj = dev_priv->guc.load_err_log;
2437 else if (dev_priv->guc.log.vma)
2438 obj = dev_priv->guc.log.vma->obj;
2439
2440 if (!obj)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002441 return 0;
2442
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002443 log = i915_gem_object_pin_map(obj, I915_MAP_WC);
2444 if (IS_ERR(log)) {
2445 DRM_DEBUG("Failed to pin object\n");
2446 seq_puts(m, "(log data unaccessible)\n");
2447 return PTR_ERR(log);
Alex Dai4c7e77f2015-08-12 15:43:40 +01002448 }
2449
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002450 for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
2451 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2452 *(log + i), *(log + i + 1),
2453 *(log + i + 2), *(log + i + 3));
2454
Alex Dai4c7e77f2015-08-12 15:43:40 +01002455 seq_putc(m, '\n');
2456
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002457 i915_gem_object_unpin_map(obj);
2458
Alex Dai4c7e77f2015-08-12 15:43:40 +01002459 return 0;
2460}
2461
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302462static int i915_guc_log_control_get(void *data, u64 *val)
2463{
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002464 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302465
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002466 if (!HAS_GUC(dev_priv))
2467 return -ENODEV;
2468
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302469 if (!dev_priv->guc.log.vma)
2470 return -EINVAL;
2471
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002472 *val = i915_modparams.guc_log_level;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302473
2474 return 0;
2475}
2476
2477static int i915_guc_log_control_set(void *data, u64 val)
2478{
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002479 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302480 int ret;
2481
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002482 if (!HAS_GUC(dev_priv))
2483 return -ENODEV;
2484
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302485 if (!dev_priv->guc.log.vma)
2486 return -EINVAL;
2487
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002488 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302489 if (ret)
2490 return ret;
2491
2492 intel_runtime_pm_get(dev_priv);
2493 ret = i915_guc_log_control(dev_priv, val);
2494 intel_runtime_pm_put(dev_priv);
2495
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002496 mutex_unlock(&dev_priv->drm.struct_mutex);
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302497 return ret;
2498}
2499
2500DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
2501 i915_guc_log_control_get, i915_guc_log_control_set,
2502 "%lld\n");
2503
Chris Wilsonb86bef202017-01-16 13:06:21 +00002504static const char *psr2_live_status(u32 val)
2505{
2506 static const char * const live_status[] = {
2507 "IDLE",
2508 "CAPTURE",
2509 "CAPTURE_FS",
2510 "SLEEP",
2511 "BUFON_FW",
2512 "ML_UP",
2513 "SU_STANDBY",
2514 "FAST_SLEEP",
2515 "DEEP_SLEEP",
2516 "BUF_ON",
2517 "TG_ON"
2518 };
2519
2520 val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
2521 if (val < ARRAY_SIZE(live_status))
2522 return live_status[val];
2523
2524 return "unknown";
2525}
2526
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002527static int i915_edp_psr_status(struct seq_file *m, void *data)
2528{
David Weinehall36cdd012016-08-22 13:59:31 +03002529 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002530 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002531 u32 stat[3];
2532 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002533 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002534
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002535 if (!HAS_PSR(dev_priv))
2536 return -ENODEV;
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002537
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002538 intel_runtime_pm_get(dev_priv);
2539
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002540 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002541 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2542 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002543 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002544 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002545 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2546 dev_priv->psr.busy_frontbuffer_bits);
2547 seq_printf(m, "Re-enable work scheduled: %s\n",
2548 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002549
Nagaraju, Vathsala7e3eb592016-12-09 23:42:09 +05302550 if (HAS_DDI(dev_priv)) {
2551 if (dev_priv->psr.psr2_support)
2552 enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
2553 else
2554 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2555 } else {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002556 for_each_pipe(dev_priv, pipe) {
Chris Wilson9c870d02016-10-24 13:42:15 +01002557 enum transcoder cpu_transcoder =
2558 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
2559 enum intel_display_power_domain power_domain;
2560
2561 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
2562 if (!intel_display_power_get_if_enabled(dev_priv,
2563 power_domain))
2564 continue;
2565
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002566 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2567 VLV_EDP_PSR_CURR_STATE_MASK;
2568 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2569 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2570 enabled = true;
Chris Wilson9c870d02016-10-24 13:42:15 +01002571
2572 intel_display_power_put(dev_priv, power_domain);
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002573 }
2574 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002575
2576 seq_printf(m, "Main link in standby mode: %s\n",
2577 yesno(dev_priv->psr.link_standby));
2578
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002579 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002580
David Weinehall36cdd012016-08-22 13:59:31 +03002581 if (!HAS_DDI(dev_priv))
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002582 for_each_pipe(dev_priv, pipe) {
2583 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2584 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2585 seq_printf(m, " pipe %c", pipe_name(pipe));
2586 }
2587 seq_puts(m, "\n");
2588
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002589 /*
2590 * VLV/CHV PSR has no kind of performance counter
2591 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2592 */
David Weinehall36cdd012016-08-22 13:59:31 +03002593 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002594 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002595 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002596
2597 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2598 }
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302599 if (dev_priv->psr.psr2_support) {
Chris Wilsonb86bef202017-01-16 13:06:21 +00002600 u32 psr2 = I915_READ(EDP_PSR2_STATUS_CTL);
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302601
Chris Wilsonb86bef202017-01-16 13:06:21 +00002602 seq_printf(m, "EDP_PSR2_STATUS_CTL: %x [%s]\n",
2603 psr2, psr2_live_status(psr2));
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302604 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002605 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002606
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002607 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002608 return 0;
2609}
2610
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002611static int i915_sink_crc(struct seq_file *m, void *data)
2612{
David Weinehall36cdd012016-08-22 13:59:31 +03002613 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2614 struct drm_device *dev = &dev_priv->drm;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002615 struct intel_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002616 struct drm_connector_list_iter conn_iter;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002617 struct intel_dp *intel_dp = NULL;
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002618 struct drm_modeset_acquire_ctx ctx;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002619 int ret;
2620 u8 crc[6];
2621
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002622 drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);
2623
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002624 drm_connector_list_iter_begin(dev, &conn_iter);
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002625
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002626 for_each_intel_connector_iter(connector, &conn_iter) {
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002627 struct drm_crtc *crtc;
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002628 struct drm_connector_state *state;
Maarten Lankhorst93313532017-11-10 12:34:59 +01002629 struct intel_crtc_state *crtc_state;
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002630
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002631 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002632 continue;
2633
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002634retry:
2635 ret = drm_modeset_lock(&dev->mode_config.connection_mutex, &ctx);
2636 if (ret)
2637 goto err;
2638
2639 state = connector->base.state;
2640 if (!state->best_encoder)
2641 continue;
2642
2643 crtc = state->crtc;
2644 ret = drm_modeset_lock(&crtc->mutex, &ctx);
2645 if (ret)
2646 goto err;
2647
Maarten Lankhorst93313532017-11-10 12:34:59 +01002648 crtc_state = to_intel_crtc_state(crtc->state);
2649 if (!crtc_state->base.active)
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002650 continue;
2651
Maarten Lankhorst93313532017-11-10 12:34:59 +01002652 /*
2653 * We need to wait for all crtc updates to complete, to make
2654 * sure any pending modesets and plane updates are completed.
2655 */
2656 if (crtc_state->base.commit) {
2657 ret = wait_for_completion_interruptible(&crtc_state->base.commit->hw_done);
2658
2659 if (ret)
2660 goto err;
2661 }
2662
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002663 intel_dp = enc_to_intel_dp(state->best_encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002664
Maarten Lankhorst93313532017-11-10 12:34:59 +01002665 ret = intel_dp_sink_crc(intel_dp, crtc_state, crc);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002666 if (ret)
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002667 goto err;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002668
2669 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2670 crc[0], crc[1], crc[2],
2671 crc[3], crc[4], crc[5]);
2672 goto out;
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002673
2674err:
2675 if (ret == -EDEADLK) {
2676 ret = drm_modeset_backoff(&ctx);
2677 if (!ret)
2678 goto retry;
2679 }
2680 goto out;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002681 }
2682 ret = -ENODEV;
2683out:
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002684 drm_connector_list_iter_end(&conn_iter);
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002685 drm_modeset_drop_locks(&ctx);
2686 drm_modeset_acquire_fini(&ctx);
2687
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002688 return ret;
2689}
2690
Jesse Barnesec013e72013-08-20 10:29:23 +01002691static int i915_energy_uJ(struct seq_file *m, void *data)
2692{
David Weinehall36cdd012016-08-22 13:59:31 +03002693 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002694 unsigned long long power;
Jesse Barnesec013e72013-08-20 10:29:23 +01002695 u32 units;
2696
David Weinehall36cdd012016-08-22 13:59:31 +03002697 if (INTEL_GEN(dev_priv) < 6)
Jesse Barnesec013e72013-08-20 10:29:23 +01002698 return -ENODEV;
2699
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002700 intel_runtime_pm_get(dev_priv);
2701
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002702 if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power)) {
2703 intel_runtime_pm_put(dev_priv);
2704 return -ENODEV;
2705 }
2706
2707 units = (power & 0x1f00) >> 8;
Jesse Barnesec013e72013-08-20 10:29:23 +01002708 power = I915_READ(MCH_SECP_NRG_STTS);
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002709 power = (1000000 * power) >> units; /* convert to uJ */
Jesse Barnesec013e72013-08-20 10:29:23 +01002710
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002711 intel_runtime_pm_put(dev_priv);
2712
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002713 seq_printf(m, "%llu", power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002714
2715 return 0;
2716}
2717
Damien Lespiau6455c872015-06-04 18:23:57 +01002718static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002719{
David Weinehall36cdd012016-08-22 13:59:31 +03002720 struct drm_i915_private *dev_priv = node_to_i915(m->private);
David Weinehall52a05c32016-08-22 13:32:44 +03002721 struct pci_dev *pdev = dev_priv->drm.pdev;
Paulo Zanoni371db662013-08-19 13:18:10 -03002722
Chris Wilsona156e642016-04-03 14:14:21 +01002723 if (!HAS_RUNTIME_PM(dev_priv))
2724 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002725
Chris Wilson67d97da2016-07-04 08:08:31 +01002726 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
Paulo Zanoni371db662013-08-19 13:18:10 -03002727 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002728 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002729#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002730 seq_printf(m, "Usage count: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03002731 atomic_read(&dev_priv->drm.dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002732#else
2733 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2734#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002735 seq_printf(m, "PCI device power state: %s [%d]\n",
David Weinehall52a05c32016-08-22 13:32:44 +03002736 pci_power_name(pdev->current_state),
2737 pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002738
Jesse Barnesec013e72013-08-20 10:29:23 +01002739 return 0;
2740}
2741
Imre Deak1da51582013-11-25 17:15:35 +02002742static int i915_power_domain_info(struct seq_file *m, void *unused)
2743{
David Weinehall36cdd012016-08-22 13:59:31 +03002744 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak1da51582013-11-25 17:15:35 +02002745 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2746 int i;
2747
2748 mutex_lock(&power_domains->lock);
2749
2750 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2751 for (i = 0; i < power_domains->power_well_count; i++) {
2752 struct i915_power_well *power_well;
2753 enum intel_display_power_domain power_domain;
2754
2755 power_well = &power_domains->power_wells[i];
2756 seq_printf(m, "%-25s %d\n", power_well->name,
2757 power_well->count);
2758
Joonas Lahtinen8385c2e2017-02-08 15:12:10 +02002759 for_each_power_domain(power_domain, power_well->domains)
Imre Deak1da51582013-11-25 17:15:35 +02002760 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002761 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002762 power_domains->domain_use_count[power_domain]);
Imre Deak1da51582013-11-25 17:15:35 +02002763 }
2764
2765 mutex_unlock(&power_domains->lock);
2766
2767 return 0;
2768}
2769
Damien Lespiaub7cec662015-10-27 14:47:01 +02002770static int i915_dmc_info(struct seq_file *m, void *unused)
2771{
David Weinehall36cdd012016-08-22 13:59:31 +03002772 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Damien Lespiaub7cec662015-10-27 14:47:01 +02002773 struct intel_csr *csr;
2774
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002775 if (!HAS_CSR(dev_priv))
2776 return -ENODEV;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002777
2778 csr = &dev_priv->csr;
2779
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002780 intel_runtime_pm_get(dev_priv);
2781
Damien Lespiaub7cec662015-10-27 14:47:01 +02002782 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2783 seq_printf(m, "path: %s\n", csr->fw_path);
2784
2785 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002786 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002787
2788 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2789 CSR_VERSION_MINOR(csr->version));
2790
Mika Kuoppala48de5682017-05-09 13:05:22 +03002791 if (IS_KABYLAKE(dev_priv) ||
2792 (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6))) {
Damien Lespiau83372062015-10-30 17:53:32 +02002793 seq_printf(m, "DC3 -> DC5 count: %d\n",
2794 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2795 seq_printf(m, "DC5 -> DC6 count: %d\n",
2796 I915_READ(SKL_CSR_DC5_DC6_COUNT));
David Weinehall36cdd012016-08-22 13:59:31 +03002797 } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002798 seq_printf(m, "DC3 -> DC5 count: %d\n",
2799 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002800 }
2801
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002802out:
2803 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2804 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2805 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2806
Damien Lespiau83372062015-10-30 17:53:32 +02002807 intel_runtime_pm_put(dev_priv);
2808
Damien Lespiaub7cec662015-10-27 14:47:01 +02002809 return 0;
2810}
2811
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002812static void intel_seq_print_mode(struct seq_file *m, int tabs,
2813 struct drm_display_mode *mode)
2814{
2815 int i;
2816
2817 for (i = 0; i < tabs; i++)
2818 seq_putc(m, '\t');
2819
2820 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2821 mode->base.id, mode->name,
2822 mode->vrefresh, mode->clock,
2823 mode->hdisplay, mode->hsync_start,
2824 mode->hsync_end, mode->htotal,
2825 mode->vdisplay, mode->vsync_start,
2826 mode->vsync_end, mode->vtotal,
2827 mode->type, mode->flags);
2828}
2829
2830static void intel_encoder_info(struct seq_file *m,
2831 struct intel_crtc *intel_crtc,
2832 struct intel_encoder *intel_encoder)
2833{
David Weinehall36cdd012016-08-22 13:59:31 +03002834 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2835 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002836 struct drm_crtc *crtc = &intel_crtc->base;
2837 struct intel_connector *intel_connector;
2838 struct drm_encoder *encoder;
2839
2840 encoder = &intel_encoder->base;
2841 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002842 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002843 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2844 struct drm_connector *connector = &intel_connector->base;
2845 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2846 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002847 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002848 drm_get_connector_status_name(connector->status));
2849 if (connector->status == connector_status_connected) {
2850 struct drm_display_mode *mode = &crtc->mode;
2851 seq_printf(m, ", mode:\n");
2852 intel_seq_print_mode(m, 2, mode);
2853 } else {
2854 seq_putc(m, '\n');
2855 }
2856 }
2857}
2858
2859static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2860{
David Weinehall36cdd012016-08-22 13:59:31 +03002861 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2862 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002863 struct drm_crtc *crtc = &intel_crtc->base;
2864 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002865 struct drm_plane_state *plane_state = crtc->primary->state;
2866 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002867
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002868 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002869 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002870 fb->base.id, plane_state->src_x >> 16,
2871 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002872 else
2873 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002874 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2875 intel_encoder_info(m, intel_crtc, intel_encoder);
2876}
2877
2878static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2879{
2880 struct drm_display_mode *mode = panel->fixed_mode;
2881
2882 seq_printf(m, "\tfixed mode:\n");
2883 intel_seq_print_mode(m, 2, mode);
2884}
2885
2886static void intel_dp_info(struct seq_file *m,
2887 struct intel_connector *intel_connector)
2888{
2889 struct intel_encoder *intel_encoder = intel_connector->encoder;
2890 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2891
2892 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002893 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02002894 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002895 intel_panel_info(m, &intel_connector->panel);
Mika Kahola80209e52016-09-09 14:10:57 +03002896
2897 drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
2898 &intel_dp->aux);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002899}
2900
Libin Yang9a148a92016-11-28 20:07:05 +08002901static void intel_dp_mst_info(struct seq_file *m,
2902 struct intel_connector *intel_connector)
2903{
2904 struct intel_encoder *intel_encoder = intel_connector->encoder;
2905 struct intel_dp_mst_encoder *intel_mst =
2906 enc_to_mst(&intel_encoder->base);
2907 struct intel_digital_port *intel_dig_port = intel_mst->primary;
2908 struct intel_dp *intel_dp = &intel_dig_port->dp;
2909 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
2910 intel_connector->port);
2911
2912 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
2913}
2914
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002915static void intel_hdmi_info(struct seq_file *m,
2916 struct intel_connector *intel_connector)
2917{
2918 struct intel_encoder *intel_encoder = intel_connector->encoder;
2919 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2920
Jani Nikula742f4912015-09-03 11:16:09 +03002921 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002922}
2923
2924static void intel_lvds_info(struct seq_file *m,
2925 struct intel_connector *intel_connector)
2926{
2927 intel_panel_info(m, &intel_connector->panel);
2928}
2929
2930static void intel_connector_info(struct seq_file *m,
2931 struct drm_connector *connector)
2932{
2933 struct intel_connector *intel_connector = to_intel_connector(connector);
2934 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002935 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002936
2937 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002938 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002939 drm_get_connector_status_name(connector->status));
2940 if (connector->status == connector_status_connected) {
2941 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2942 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2943 connector->display_info.width_mm,
2944 connector->display_info.height_mm);
2945 seq_printf(m, "\tsubpixel order: %s\n",
2946 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2947 seq_printf(m, "\tCEA rev: %d\n",
2948 connector->display_info.cea_rev);
2949 }
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002950
Maarten Lankhorst77d1f612017-06-26 10:33:49 +02002951 if (!intel_encoder)
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002952 return;
2953
2954 switch (connector->connector_type) {
2955 case DRM_MODE_CONNECTOR_DisplayPort:
2956 case DRM_MODE_CONNECTOR_eDP:
Libin Yang9a148a92016-11-28 20:07:05 +08002957 if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
2958 intel_dp_mst_info(m, intel_connector);
2959 else
2960 intel_dp_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002961 break;
2962 case DRM_MODE_CONNECTOR_LVDS:
2963 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
Dave Airlie36cd7442014-05-02 13:44:18 +10002964 intel_lvds_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002965 break;
2966 case DRM_MODE_CONNECTOR_HDMIA:
2967 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
Ville Syrjälä7e732ca2017-10-27 22:31:24 +03002968 intel_encoder->type == INTEL_OUTPUT_DDI)
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002969 intel_hdmi_info(m, intel_connector);
2970 break;
2971 default:
2972 break;
Dave Airlie36cd7442014-05-02 13:44:18 +10002973 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002974
Jesse Barnesf103fc72014-02-20 12:39:57 -08002975 seq_printf(m, "\tmodes:\n");
2976 list_for_each_entry(mode, &connector->modes, head)
2977 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002978}
2979
Robert Fekete3abc4e02015-10-27 16:58:32 +01002980static const char *plane_type(enum drm_plane_type type)
2981{
2982 switch (type) {
2983 case DRM_PLANE_TYPE_OVERLAY:
2984 return "OVL";
2985 case DRM_PLANE_TYPE_PRIMARY:
2986 return "PRI";
2987 case DRM_PLANE_TYPE_CURSOR:
2988 return "CUR";
2989 /*
2990 * Deliberately omitting default: to generate compiler warnings
2991 * when a new drm_plane_type gets added.
2992 */
2993 }
2994
2995 return "unknown";
2996}
2997
2998static const char *plane_rotation(unsigned int rotation)
2999{
3000 static char buf[48];
3001 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003002 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
Robert Fekete3abc4e02015-10-27 16:58:32 +01003003 * will print them all to visualize if the values are misused
3004 */
3005 snprintf(buf, sizeof(buf),
3006 "%s%s%s%s%s%s(0x%08x)",
Robert Fossc2c446a2017-05-19 16:50:17 -04003007 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
3008 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
3009 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
3010 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
3011 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
3012 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
Robert Fekete3abc4e02015-10-27 16:58:32 +01003013 rotation);
3014
3015 return buf;
3016}
3017
3018static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3019{
David Weinehall36cdd012016-08-22 13:59:31 +03003020 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3021 struct drm_device *dev = &dev_priv->drm;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003022 struct intel_plane *intel_plane;
3023
3024 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3025 struct drm_plane_state *state;
3026 struct drm_plane *plane = &intel_plane->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003027 struct drm_format_name_buf format_name;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003028
3029 if (!plane->state) {
3030 seq_puts(m, "plane->state is NULL!\n");
3031 continue;
3032 }
3033
3034 state = plane->state;
3035
Eric Engestrom90844f02016-08-15 01:02:38 +01003036 if (state->fb) {
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003037 drm_get_format_name(state->fb->format->format,
3038 &format_name);
Eric Engestrom90844f02016-08-15 01:02:38 +01003039 } else {
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003040 sprintf(format_name.str, "N/A");
Eric Engestrom90844f02016-08-15 01:02:38 +01003041 }
3042
Robert Fekete3abc4e02015-10-27 16:58:32 +01003043 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3044 plane->base.id,
3045 plane_type(intel_plane->base.type),
3046 state->crtc_x, state->crtc_y,
3047 state->crtc_w, state->crtc_h,
3048 (state->src_x >> 16),
3049 ((state->src_x & 0xffff) * 15625) >> 10,
3050 (state->src_y >> 16),
3051 ((state->src_y & 0xffff) * 15625) >> 10,
3052 (state->src_w >> 16),
3053 ((state->src_w & 0xffff) * 15625) >> 10,
3054 (state->src_h >> 16),
3055 ((state->src_h & 0xffff) * 15625) >> 10,
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003056 format_name.str,
Robert Fekete3abc4e02015-10-27 16:58:32 +01003057 plane_rotation(state->rotation));
3058 }
3059}
3060
3061static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3062{
3063 struct intel_crtc_state *pipe_config;
3064 int num_scalers = intel_crtc->num_scalers;
3065 int i;
3066
3067 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3068
3069 /* Not all platformas have a scaler */
3070 if (num_scalers) {
3071 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3072 num_scalers,
3073 pipe_config->scaler_state.scaler_users,
3074 pipe_config->scaler_state.scaler_id);
3075
A.Sunil Kamath58415912016-11-20 23:20:26 +05303076 for (i = 0; i < num_scalers; i++) {
Robert Fekete3abc4e02015-10-27 16:58:32 +01003077 struct intel_scaler *sc =
3078 &pipe_config->scaler_state.scalers[i];
3079
3080 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3081 i, yesno(sc->in_use), sc->mode);
3082 }
3083 seq_puts(m, "\n");
3084 } else {
3085 seq_puts(m, "\tNo scalers available on this platform\n");
3086 }
3087}
3088
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003089static int i915_display_info(struct seq_file *m, void *unused)
3090{
David Weinehall36cdd012016-08-22 13:59:31 +03003091 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3092 struct drm_device *dev = &dev_priv->drm;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003093 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003094 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003095 struct drm_connector_list_iter conn_iter;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003096
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003097 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003098 seq_printf(m, "CRTC info\n");
3099 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003100 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003101 struct intel_crtc_state *pipe_config;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003102
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003103 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003104 pipe_config = to_intel_crtc_state(crtc->base.state);
3105
Robert Fekete3abc4e02015-10-27 16:58:32 +01003106 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003107 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003108 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003109 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3110 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3111
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003112 if (pipe_config->base.active) {
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03003113 struct intel_plane *cursor =
3114 to_intel_plane(crtc->base.cursor);
3115
Chris Wilson065f2ec2014-03-12 09:13:13 +00003116 intel_crtc_info(m, crtc);
3117
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03003118 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
3119 yesno(cursor->base.state->visible),
3120 cursor->base.state->crtc_x,
3121 cursor->base.state->crtc_y,
3122 cursor->base.state->crtc_w,
3123 cursor->base.state->crtc_h,
3124 cursor->cursor.base);
Robert Fekete3abc4e02015-10-27 16:58:32 +01003125 intel_scaler_info(m, crtc);
3126 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003127 }
Daniel Vettercace8412014-05-22 17:56:31 +02003128
3129 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3130 yesno(!crtc->cpu_fifo_underrun_disabled),
3131 yesno(!crtc->pch_fifo_underrun_disabled));
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003132 drm_modeset_unlock(&crtc->base.mutex);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003133 }
3134
3135 seq_printf(m, "\n");
3136 seq_printf(m, "Connector info\n");
3137 seq_printf(m, "--------------\n");
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003138 mutex_lock(&dev->mode_config.mutex);
3139 drm_connector_list_iter_begin(dev, &conn_iter);
3140 drm_for_each_connector_iter(connector, &conn_iter)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003141 intel_connector_info(m, connector);
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003142 drm_connector_list_iter_end(&conn_iter);
3143 mutex_unlock(&dev->mode_config.mutex);
3144
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003145 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003146
3147 return 0;
3148}
3149
Chris Wilson1b365952016-10-04 21:11:31 +01003150static int i915_engine_info(struct seq_file *m, void *unused)
3151{
3152 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3153 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303154 enum intel_engine_id id;
Chris Wilsonf636edb2017-10-09 12:02:57 +01003155 struct drm_printer p;
Chris Wilson1b365952016-10-04 21:11:31 +01003156
Chris Wilson9c870d02016-10-24 13:42:15 +01003157 intel_runtime_pm_get(dev_priv);
3158
Chris Wilsonf73b5672017-03-02 15:03:56 +00003159 seq_printf(m, "GT awake? %s\n",
3160 yesno(dev_priv->gt.awake));
3161 seq_printf(m, "Global active requests: %d\n",
3162 dev_priv->gt.active_requests);
Lionel Landwerlinf577a032017-11-13 23:34:53 +00003163 seq_printf(m, "CS timestamp frequency: %u kHz\n",
3164 dev_priv->info.cs_timestamp_frequency_khz);
Chris Wilsonf73b5672017-03-02 15:03:56 +00003165
Chris Wilsonf636edb2017-10-09 12:02:57 +01003166 p = drm_seq_file_printer(m);
3167 for_each_engine(engine, dev_priv, id)
Chris Wilson0db18b12017-12-08 01:23:00 +00003168 intel_engine_dump(engine, &p, "%s\n", engine->name);
Chris Wilson1b365952016-10-04 21:11:31 +01003169
Chris Wilson9c870d02016-10-24 13:42:15 +01003170 intel_runtime_pm_put(dev_priv);
3171
Chris Wilson1b365952016-10-04 21:11:31 +01003172 return 0;
3173}
3174
Chris Wilsonc5418a82017-10-13 21:26:19 +01003175static int i915_shrinker_info(struct seq_file *m, void *unused)
3176{
3177 struct drm_i915_private *i915 = node_to_i915(m->private);
3178
3179 seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
3180 seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);
3181
3182 return 0;
3183}
3184
Daniel Vetter728e29d2014-06-25 22:01:53 +03003185static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3186{
David Weinehall36cdd012016-08-22 13:59:31 +03003187 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3188 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter728e29d2014-06-25 22:01:53 +03003189 int i;
3190
3191 drm_modeset_lock_all(dev);
3192 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3193 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3194
3195 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003196 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003197 pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003198 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003199 seq_printf(m, " dpll: 0x%08x\n", pll->state.hw_state.dpll);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003200 seq_printf(m, " dpll_md: 0x%08x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003201 pll->state.hw_state.dpll_md);
3202 seq_printf(m, " fp0: 0x%08x\n", pll->state.hw_state.fp0);
3203 seq_printf(m, " fp1: 0x%08x\n", pll->state.hw_state.fp1);
3204 seq_printf(m, " wrpll: 0x%08x\n", pll->state.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003205 }
3206 drm_modeset_unlock_all(dev);
3207
3208 return 0;
3209}
3210
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003211static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003212{
3213 int i;
3214 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003215 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003216 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3217 struct drm_device *dev = &dev_priv->drm;
Arun Siluvery33136b02016-01-21 21:43:47 +00003218 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003219 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003220
Arun Siluvery888b5992014-08-26 14:44:51 +01003221 ret = mutex_lock_interruptible(&dev->struct_mutex);
3222 if (ret)
3223 return ret;
3224
3225 intel_runtime_pm_get(dev_priv);
3226
Arun Siluvery33136b02016-01-21 21:43:47 +00003227 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Akash Goel3b3f1652016-10-13 22:44:48 +05303228 for_each_engine(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003229 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003230 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003231 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003232 i915_reg_t addr;
3233 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003234 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003235
Arun Siluvery33136b02016-01-21 21:43:47 +00003236 addr = workarounds->reg[i].addr;
3237 mask = workarounds->reg[i].mask;
3238 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003239 read = I915_READ(addr);
3240 ok = (value & mask) == (read & mask);
3241 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003242 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003243 }
3244
3245 intel_runtime_pm_put(dev_priv);
3246 mutex_unlock(&dev->struct_mutex);
3247
3248 return 0;
3249}
3250
Kumar, Maheshd2d4f392017-08-17 19:15:29 +05303251static int i915_ipc_status_show(struct seq_file *m, void *data)
3252{
3253 struct drm_i915_private *dev_priv = m->private;
3254
3255 seq_printf(m, "Isochronous Priority Control: %s\n",
3256 yesno(dev_priv->ipc_enabled));
3257 return 0;
3258}
3259
3260static int i915_ipc_status_open(struct inode *inode, struct file *file)
3261{
3262 struct drm_i915_private *dev_priv = inode->i_private;
3263
3264 if (!HAS_IPC(dev_priv))
3265 return -ENODEV;
3266
3267 return single_open(file, i915_ipc_status_show, dev_priv);
3268}
3269
3270static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
3271 size_t len, loff_t *offp)
3272{
3273 struct seq_file *m = file->private_data;
3274 struct drm_i915_private *dev_priv = m->private;
3275 int ret;
3276 bool enable;
3277
3278 ret = kstrtobool_from_user(ubuf, len, &enable);
3279 if (ret < 0)
3280 return ret;
3281
3282 intel_runtime_pm_get(dev_priv);
3283 if (!dev_priv->ipc_enabled && enable)
3284 DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
3285 dev_priv->wm.distrust_bios_wm = true;
3286 dev_priv->ipc_enabled = enable;
3287 intel_enable_ipc(dev_priv);
3288 intel_runtime_pm_put(dev_priv);
3289
3290 return len;
3291}
3292
3293static const struct file_operations i915_ipc_status_fops = {
3294 .owner = THIS_MODULE,
3295 .open = i915_ipc_status_open,
3296 .read = seq_read,
3297 .llseek = seq_lseek,
3298 .release = single_release,
3299 .write = i915_ipc_status_write
3300};
3301
Damien Lespiauc5511e42014-11-04 17:06:51 +00003302static int i915_ddb_info(struct seq_file *m, void *unused)
3303{
David Weinehall36cdd012016-08-22 13:59:31 +03003304 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3305 struct drm_device *dev = &dev_priv->drm;
Damien Lespiauc5511e42014-11-04 17:06:51 +00003306 struct skl_ddb_allocation *ddb;
3307 struct skl_ddb_entry *entry;
3308 enum pipe pipe;
3309 int plane;
3310
David Weinehall36cdd012016-08-22 13:59:31 +03003311 if (INTEL_GEN(dev_priv) < 9)
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00003312 return -ENODEV;
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003313
Damien Lespiauc5511e42014-11-04 17:06:51 +00003314 drm_modeset_lock_all(dev);
3315
3316 ddb = &dev_priv->wm.skl_hw.ddb;
3317
3318 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3319
3320 for_each_pipe(dev_priv, pipe) {
3321 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3322
Matt Roper8b364b42016-10-26 15:51:28 -07003323 for_each_universal_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003324 entry = &ddb->plane[pipe][plane];
3325 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3326 entry->start, entry->end,
3327 skl_ddb_entry_size(entry));
3328 }
3329
Matt Roper4969d332015-09-24 15:53:10 -07003330 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003331 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3332 entry->end, skl_ddb_entry_size(entry));
3333 }
3334
3335 drm_modeset_unlock_all(dev);
3336
3337 return 0;
3338}
3339
Vandana Kannana54746e2015-03-03 20:53:10 +05303340static void drrs_status_per_crtc(struct seq_file *m,
David Weinehall36cdd012016-08-22 13:59:31 +03003341 struct drm_device *dev,
3342 struct intel_crtc *intel_crtc)
Vandana Kannana54746e2015-03-03 20:53:10 +05303343{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003344 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303345 struct i915_drrs *drrs = &dev_priv->drrs;
3346 int vrefresh = 0;
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003347 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003348 struct drm_connector_list_iter conn_iter;
Vandana Kannana54746e2015-03-03 20:53:10 +05303349
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003350 drm_connector_list_iter_begin(dev, &conn_iter);
3351 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003352 if (connector->state->crtc != &intel_crtc->base)
3353 continue;
3354
3355 seq_printf(m, "%s:\n", connector->name);
Vandana Kannana54746e2015-03-03 20:53:10 +05303356 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003357 drm_connector_list_iter_end(&conn_iter);
Vandana Kannana54746e2015-03-03 20:53:10 +05303358
3359 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3360 seq_puts(m, "\tVBT: DRRS_type: Static");
3361 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3362 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3363 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3364 seq_puts(m, "\tVBT: DRRS_type: None");
3365 else
3366 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3367
3368 seq_puts(m, "\n\n");
3369
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003370 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303371 struct intel_panel *panel;
3372
3373 mutex_lock(&drrs->mutex);
3374 /* DRRS Supported */
3375 seq_puts(m, "\tDRRS Supported: Yes\n");
3376
3377 /* disable_drrs() will make drrs->dp NULL */
3378 if (!drrs->dp) {
3379 seq_puts(m, "Idleness DRRS: Disabled");
3380 mutex_unlock(&drrs->mutex);
3381 return;
3382 }
3383
3384 panel = &drrs->dp->attached_connector->panel;
3385 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3386 drrs->busy_frontbuffer_bits);
3387
3388 seq_puts(m, "\n\t\t");
3389 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3390 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3391 vrefresh = panel->fixed_mode->vrefresh;
3392 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3393 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3394 vrefresh = panel->downclock_mode->vrefresh;
3395 } else {
3396 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3397 drrs->refresh_rate_type);
3398 mutex_unlock(&drrs->mutex);
3399 return;
3400 }
3401 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3402
3403 seq_puts(m, "\n\t\t");
3404 mutex_unlock(&drrs->mutex);
3405 } else {
3406 /* DRRS not supported. Print the VBT parameter*/
3407 seq_puts(m, "\tDRRS Supported : No");
3408 }
3409 seq_puts(m, "\n");
3410}
3411
3412static int i915_drrs_status(struct seq_file *m, void *unused)
3413{
David Weinehall36cdd012016-08-22 13:59:31 +03003414 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3415 struct drm_device *dev = &dev_priv->drm;
Vandana Kannana54746e2015-03-03 20:53:10 +05303416 struct intel_crtc *intel_crtc;
3417 int active_crtc_cnt = 0;
3418
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003419 drm_modeset_lock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303420 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003421 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303422 active_crtc_cnt++;
3423 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3424
3425 drrs_status_per_crtc(m, dev, intel_crtc);
3426 }
Vandana Kannana54746e2015-03-03 20:53:10 +05303427 }
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003428 drm_modeset_unlock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303429
3430 if (!active_crtc_cnt)
3431 seq_puts(m, "No active crtc found\n");
3432
3433 return 0;
3434}
3435
Dave Airlie11bed952014-05-12 15:22:27 +10003436static int i915_dp_mst_info(struct seq_file *m, void *unused)
3437{
David Weinehall36cdd012016-08-22 13:59:31 +03003438 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3439 struct drm_device *dev = &dev_priv->drm;
Dave Airlie11bed952014-05-12 15:22:27 +10003440 struct intel_encoder *intel_encoder;
3441 struct intel_digital_port *intel_dig_port;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003442 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003443 struct drm_connector_list_iter conn_iter;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003444
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003445 drm_connector_list_iter_begin(dev, &conn_iter);
3446 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003447 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
Dave Airlie11bed952014-05-12 15:22:27 +10003448 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003449
3450 intel_encoder = intel_attached_encoder(connector);
3451 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3452 continue;
3453
3454 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlie11bed952014-05-12 15:22:27 +10003455 if (!intel_dig_port->dp.can_mst)
3456 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003457
Jim Bride40ae80c2016-04-14 10:18:37 -07003458 seq_printf(m, "MST Source Port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003459 port_name(intel_dig_port->base.port));
Dave Airlie11bed952014-05-12 15:22:27 +10003460 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3461 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003462 drm_connector_list_iter_end(&conn_iter);
3463
Dave Airlie11bed952014-05-12 15:22:27 +10003464 return 0;
3465}
3466
Todd Previteeb3394fa2015-04-18 00:04:19 -07003467static ssize_t i915_displayport_test_active_write(struct file *file,
David Weinehall36cdd012016-08-22 13:59:31 +03003468 const char __user *ubuf,
3469 size_t len, loff_t *offp)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003470{
3471 char *input_buffer;
3472 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003473 struct drm_device *dev;
3474 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003475 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003476 struct intel_dp *intel_dp;
3477 int val = 0;
3478
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05303479 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003480
Todd Previteeb3394fa2015-04-18 00:04:19 -07003481 if (len == 0)
3482 return 0;
3483
Geliang Tang261aeba2017-05-06 23:40:17 +08003484 input_buffer = memdup_user_nul(ubuf, len);
3485 if (IS_ERR(input_buffer))
3486 return PTR_ERR(input_buffer);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003487
Todd Previteeb3394fa2015-04-18 00:04:19 -07003488 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
3489
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003490 drm_connector_list_iter_begin(dev, &conn_iter);
3491 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003492 struct intel_encoder *encoder;
3493
Todd Previteeb3394fa2015-04-18 00:04:19 -07003494 if (connector->connector_type !=
3495 DRM_MODE_CONNECTOR_DisplayPort)
3496 continue;
3497
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003498 encoder = to_intel_encoder(connector->encoder);
3499 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3500 continue;
3501
3502 if (encoder && connector->status == connector_status_connected) {
3503 intel_dp = enc_to_intel_dp(&encoder->base);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003504 status = kstrtoint(input_buffer, 10, &val);
3505 if (status < 0)
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003506 break;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003507 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
3508 /* To prevent erroneous activation of the compliance
3509 * testing code, only accept an actual value of 1 here
3510 */
3511 if (val == 1)
Manasi Navarec1617ab2016-12-09 16:22:50 -08003512 intel_dp->compliance.test_active = 1;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003513 else
Manasi Navarec1617ab2016-12-09 16:22:50 -08003514 intel_dp->compliance.test_active = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003515 }
3516 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003517 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003518 kfree(input_buffer);
3519 if (status < 0)
3520 return status;
3521
3522 *offp += len;
3523 return len;
3524}
3525
3526static int i915_displayport_test_active_show(struct seq_file *m, void *data)
3527{
3528 struct drm_device *dev = m->private;
3529 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003530 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003531 struct intel_dp *intel_dp;
3532
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003533 drm_connector_list_iter_begin(dev, &conn_iter);
3534 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003535 struct intel_encoder *encoder;
3536
Todd Previteeb3394fa2015-04-18 00:04:19 -07003537 if (connector->connector_type !=
3538 DRM_MODE_CONNECTOR_DisplayPort)
3539 continue;
3540
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003541 encoder = to_intel_encoder(connector->encoder);
3542 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3543 continue;
3544
3545 if (encoder && connector->status == connector_status_connected) {
3546 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003547 if (intel_dp->compliance.test_active)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003548 seq_puts(m, "1");
3549 else
3550 seq_puts(m, "0");
3551 } else
3552 seq_puts(m, "0");
3553 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003554 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003555
3556 return 0;
3557}
3558
3559static int i915_displayport_test_active_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003560 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003561{
David Weinehall36cdd012016-08-22 13:59:31 +03003562 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003563
David Weinehall36cdd012016-08-22 13:59:31 +03003564 return single_open(file, i915_displayport_test_active_show,
3565 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003566}
3567
3568static const struct file_operations i915_displayport_test_active_fops = {
3569 .owner = THIS_MODULE,
3570 .open = i915_displayport_test_active_open,
3571 .read = seq_read,
3572 .llseek = seq_lseek,
3573 .release = single_release,
3574 .write = i915_displayport_test_active_write
3575};
3576
3577static int i915_displayport_test_data_show(struct seq_file *m, void *data)
3578{
3579 struct drm_device *dev = m->private;
3580 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003581 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003582 struct intel_dp *intel_dp;
3583
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003584 drm_connector_list_iter_begin(dev, &conn_iter);
3585 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003586 struct intel_encoder *encoder;
3587
Todd Previteeb3394fa2015-04-18 00:04:19 -07003588 if (connector->connector_type !=
3589 DRM_MODE_CONNECTOR_DisplayPort)
3590 continue;
3591
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003592 encoder = to_intel_encoder(connector->encoder);
3593 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3594 continue;
3595
3596 if (encoder && connector->status == connector_status_connected) {
3597 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navareb48a5ba2017-01-20 19:09:28 -08003598 if (intel_dp->compliance.test_type ==
3599 DP_TEST_LINK_EDID_READ)
3600 seq_printf(m, "%lx",
3601 intel_dp->compliance.test_data.edid);
Manasi Navare611032b2017-01-24 08:21:49 -08003602 else if (intel_dp->compliance.test_type ==
3603 DP_TEST_LINK_VIDEO_PATTERN) {
3604 seq_printf(m, "hdisplay: %d\n",
3605 intel_dp->compliance.test_data.hdisplay);
3606 seq_printf(m, "vdisplay: %d\n",
3607 intel_dp->compliance.test_data.vdisplay);
3608 seq_printf(m, "bpc: %u\n",
3609 intel_dp->compliance.test_data.bpc);
3610 }
Todd Previteeb3394fa2015-04-18 00:04:19 -07003611 } else
3612 seq_puts(m, "0");
3613 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003614 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003615
3616 return 0;
3617}
3618static int i915_displayport_test_data_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003619 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003620{
David Weinehall36cdd012016-08-22 13:59:31 +03003621 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003622
David Weinehall36cdd012016-08-22 13:59:31 +03003623 return single_open(file, i915_displayport_test_data_show,
3624 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003625}
3626
3627static const struct file_operations i915_displayport_test_data_fops = {
3628 .owner = THIS_MODULE,
3629 .open = i915_displayport_test_data_open,
3630 .read = seq_read,
3631 .llseek = seq_lseek,
3632 .release = single_release
3633};
3634
3635static int i915_displayport_test_type_show(struct seq_file *m, void *data)
3636{
3637 struct drm_device *dev = m->private;
3638 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003639 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003640 struct intel_dp *intel_dp;
3641
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003642 drm_connector_list_iter_begin(dev, &conn_iter);
3643 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003644 struct intel_encoder *encoder;
3645
Todd Previteeb3394fa2015-04-18 00:04:19 -07003646 if (connector->connector_type !=
3647 DRM_MODE_CONNECTOR_DisplayPort)
3648 continue;
3649
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003650 encoder = to_intel_encoder(connector->encoder);
3651 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3652 continue;
3653
3654 if (encoder && connector->status == connector_status_connected) {
3655 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003656 seq_printf(m, "%02lx", intel_dp->compliance.test_type);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003657 } else
3658 seq_puts(m, "0");
3659 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003660 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003661
3662 return 0;
3663}
3664
3665static int i915_displayport_test_type_open(struct inode *inode,
3666 struct file *file)
3667{
David Weinehall36cdd012016-08-22 13:59:31 +03003668 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003669
David Weinehall36cdd012016-08-22 13:59:31 +03003670 return single_open(file, i915_displayport_test_type_show,
3671 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003672}
3673
3674static const struct file_operations i915_displayport_test_type_fops = {
3675 .owner = THIS_MODULE,
3676 .open = i915_displayport_test_type_open,
3677 .read = seq_read,
3678 .llseek = seq_lseek,
3679 .release = single_release
3680};
3681
Damien Lespiau97e94b22014-11-04 17:06:50 +00003682static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003683{
David Weinehall36cdd012016-08-22 13:59:31 +03003684 struct drm_i915_private *dev_priv = m->private;
3685 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003686 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003687 int num_levels;
3688
David Weinehall36cdd012016-08-22 13:59:31 +03003689 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003690 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03003691 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003692 num_levels = 1;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003693 else if (IS_G4X(dev_priv))
3694 num_levels = 3;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003695 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003696 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003697
3698 drm_modeset_lock_all(dev);
3699
3700 for (level = 0; level < num_levels; level++) {
3701 unsigned int latency = wm[level];
3702
Damien Lespiau97e94b22014-11-04 17:06:50 +00003703 /*
3704 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03003705 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00003706 */
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003707 if (INTEL_GEN(dev_priv) >= 9 ||
3708 IS_VALLEYVIEW(dev_priv) ||
3709 IS_CHERRYVIEW(dev_priv) ||
3710 IS_G4X(dev_priv))
Damien Lespiau97e94b22014-11-04 17:06:50 +00003711 latency *= 10;
3712 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02003713 latency *= 5;
3714
3715 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00003716 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003717 }
3718
3719 drm_modeset_unlock_all(dev);
3720}
3721
3722static int pri_wm_latency_show(struct seq_file *m, void *data)
3723{
David Weinehall36cdd012016-08-22 13:59:31 +03003724 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003725 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003726
David Weinehall36cdd012016-08-22 13:59:31 +03003727 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003728 latencies = dev_priv->wm.skl_latency;
3729 else
David Weinehall36cdd012016-08-22 13:59:31 +03003730 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003731
3732 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003733
3734 return 0;
3735}
3736
3737static int spr_wm_latency_show(struct seq_file *m, void *data)
3738{
David Weinehall36cdd012016-08-22 13:59:31 +03003739 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003740 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003741
David Weinehall36cdd012016-08-22 13:59:31 +03003742 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003743 latencies = dev_priv->wm.skl_latency;
3744 else
David Weinehall36cdd012016-08-22 13:59:31 +03003745 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003746
3747 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003748
3749 return 0;
3750}
3751
3752static int cur_wm_latency_show(struct seq_file *m, void *data)
3753{
David Weinehall36cdd012016-08-22 13:59:31 +03003754 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003755 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003756
David Weinehall36cdd012016-08-22 13:59:31 +03003757 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003758 latencies = dev_priv->wm.skl_latency;
3759 else
David Weinehall36cdd012016-08-22 13:59:31 +03003760 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003761
3762 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003763
3764 return 0;
3765}
3766
3767static int pri_wm_latency_open(struct inode *inode, struct file *file)
3768{
David Weinehall36cdd012016-08-22 13:59:31 +03003769 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003770
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003771 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003772 return -ENODEV;
3773
David Weinehall36cdd012016-08-22 13:59:31 +03003774 return single_open(file, pri_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003775}
3776
3777static int spr_wm_latency_open(struct inode *inode, struct file *file)
3778{
David Weinehall36cdd012016-08-22 13:59:31 +03003779 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003780
David Weinehall36cdd012016-08-22 13:59:31 +03003781 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003782 return -ENODEV;
3783
David Weinehall36cdd012016-08-22 13:59:31 +03003784 return single_open(file, spr_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003785}
3786
3787static int cur_wm_latency_open(struct inode *inode, struct file *file)
3788{
David Weinehall36cdd012016-08-22 13:59:31 +03003789 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003790
David Weinehall36cdd012016-08-22 13:59:31 +03003791 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003792 return -ENODEV;
3793
David Weinehall36cdd012016-08-22 13:59:31 +03003794 return single_open(file, cur_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003795}
3796
3797static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00003798 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003799{
3800 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003801 struct drm_i915_private *dev_priv = m->private;
3802 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003803 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03003804 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003805 int level;
3806 int ret;
3807 char tmp[32];
3808
David Weinehall36cdd012016-08-22 13:59:31 +03003809 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003810 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03003811 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003812 num_levels = 1;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003813 else if (IS_G4X(dev_priv))
3814 num_levels = 3;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003815 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003816 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003817
Ville Syrjälä369a1342014-01-22 14:36:08 +02003818 if (len >= sizeof(tmp))
3819 return -EINVAL;
3820
3821 if (copy_from_user(tmp, ubuf, len))
3822 return -EFAULT;
3823
3824 tmp[len] = '\0';
3825
Damien Lespiau97e94b22014-11-04 17:06:50 +00003826 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
3827 &new[0], &new[1], &new[2], &new[3],
3828 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003829 if (ret != num_levels)
3830 return -EINVAL;
3831
3832 drm_modeset_lock_all(dev);
3833
3834 for (level = 0; level < num_levels; level++)
3835 wm[level] = new[level];
3836
3837 drm_modeset_unlock_all(dev);
3838
3839 return len;
3840}
3841
3842
3843static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3844 size_t len, loff_t *offp)
3845{
3846 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003847 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003848 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003849
David Weinehall36cdd012016-08-22 13:59:31 +03003850 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003851 latencies = dev_priv->wm.skl_latency;
3852 else
David Weinehall36cdd012016-08-22 13:59:31 +03003853 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003854
3855 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003856}
3857
3858static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3859 size_t len, loff_t *offp)
3860{
3861 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003862 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003863 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003864
David Weinehall36cdd012016-08-22 13:59:31 +03003865 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003866 latencies = dev_priv->wm.skl_latency;
3867 else
David Weinehall36cdd012016-08-22 13:59:31 +03003868 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003869
3870 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003871}
3872
3873static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3874 size_t len, loff_t *offp)
3875{
3876 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003877 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003878 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003879
David Weinehall36cdd012016-08-22 13:59:31 +03003880 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003881 latencies = dev_priv->wm.skl_latency;
3882 else
David Weinehall36cdd012016-08-22 13:59:31 +03003883 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003884
3885 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003886}
3887
3888static const struct file_operations i915_pri_wm_latency_fops = {
3889 .owner = THIS_MODULE,
3890 .open = pri_wm_latency_open,
3891 .read = seq_read,
3892 .llseek = seq_lseek,
3893 .release = single_release,
3894 .write = pri_wm_latency_write
3895};
3896
3897static const struct file_operations i915_spr_wm_latency_fops = {
3898 .owner = THIS_MODULE,
3899 .open = spr_wm_latency_open,
3900 .read = seq_read,
3901 .llseek = seq_lseek,
3902 .release = single_release,
3903 .write = spr_wm_latency_write
3904};
3905
3906static const struct file_operations i915_cur_wm_latency_fops = {
3907 .owner = THIS_MODULE,
3908 .open = cur_wm_latency_open,
3909 .read = seq_read,
3910 .llseek = seq_lseek,
3911 .release = single_release,
3912 .write = cur_wm_latency_write
3913};
3914
Kees Cook647416f2013-03-10 14:10:06 -07003915static int
3916i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003917{
David Weinehall36cdd012016-08-22 13:59:31 +03003918 struct drm_i915_private *dev_priv = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003919
Chris Wilsond98c52c2016-04-13 17:35:05 +01003920 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003921
Kees Cook647416f2013-03-10 14:10:06 -07003922 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003923}
3924
Kees Cook647416f2013-03-10 14:10:06 -07003925static int
3926i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003927{
Chris Wilson598b6b52017-03-25 13:47:35 +00003928 struct drm_i915_private *i915 = data;
3929 struct intel_engine_cs *engine;
3930 unsigned int tmp;
Imre Deakd46c0512014-04-14 20:24:27 +03003931
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02003932 /*
3933 * There is no safeguard against this debugfs entry colliding
3934 * with the hangcheck calling same i915_handle_error() in
3935 * parallel, causing an explosion. For now we assume that the
3936 * test harness is responsible enough not to inject gpu hangs
3937 * while it is writing to 'i915_wedged'
3938 */
3939
Chris Wilson598b6b52017-03-25 13:47:35 +00003940 if (i915_reset_backoff(&i915->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02003941 return -EAGAIN;
3942
Chris Wilson598b6b52017-03-25 13:47:35 +00003943 for_each_engine_masked(engine, i915, val, tmp) {
3944 engine->hangcheck.seqno = intel_engine_get_seqno(engine);
3945 engine->hangcheck.stalled = true;
3946 }
Imre Deakd46c0512014-04-14 20:24:27 +03003947
Chris Wilson598b6b52017-03-25 13:47:35 +00003948 i915_handle_error(i915, val, "Manually setting wedged to %llu", val);
3949
3950 wait_on_bit(&i915->gpu_error.flags,
Chris Wilsond3df42b2017-03-16 17:13:05 +00003951 I915_RESET_HANDOFF,
3952 TASK_UNINTERRUPTIBLE);
3953
Kees Cook647416f2013-03-10 14:10:06 -07003954 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003955}
3956
Kees Cook647416f2013-03-10 14:10:06 -07003957DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3958 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003959 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003960
Kees Cook647416f2013-03-10 14:10:06 -07003961static int
Chris Wilson64486ae2017-03-07 15:59:08 +00003962fault_irq_set(struct drm_i915_private *i915,
3963 unsigned long *irq,
3964 unsigned long val)
3965{
3966 int err;
3967
3968 err = mutex_lock_interruptible(&i915->drm.struct_mutex);
3969 if (err)
3970 return err;
3971
3972 err = i915_gem_wait_for_idle(i915,
3973 I915_WAIT_LOCKED |
3974 I915_WAIT_INTERRUPTIBLE);
3975 if (err)
3976 goto err_unlock;
3977
Chris Wilson64486ae2017-03-07 15:59:08 +00003978 *irq = val;
3979 mutex_unlock(&i915->drm.struct_mutex);
3980
3981 /* Flush idle worker to disarm irq */
Chris Wilson7c262402017-10-06 11:40:38 +01003982 drain_delayed_work(&i915->gt.idle_work);
Chris Wilson64486ae2017-03-07 15:59:08 +00003983
3984 return 0;
3985
3986err_unlock:
3987 mutex_unlock(&i915->drm.struct_mutex);
3988 return err;
3989}
3990
3991static int
Chris Wilson094f9a52013-09-25 17:34:55 +01003992i915_ring_missed_irq_get(void *data, u64 *val)
3993{
David Weinehall36cdd012016-08-22 13:59:31 +03003994 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01003995
3996 *val = dev_priv->gpu_error.missed_irq_rings;
3997 return 0;
3998}
3999
4000static int
4001i915_ring_missed_irq_set(void *data, u64 val)
4002{
Chris Wilson64486ae2017-03-07 15:59:08 +00004003 struct drm_i915_private *i915 = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004004
Chris Wilson64486ae2017-03-07 15:59:08 +00004005 return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004006}
4007
4008DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4009 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4010 "0x%08llx\n");
4011
4012static int
4013i915_ring_test_irq_get(void *data, u64 *val)
4014{
David Weinehall36cdd012016-08-22 13:59:31 +03004015 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004016
4017 *val = dev_priv->gpu_error.test_irq_rings;
4018
4019 return 0;
4020}
4021
4022static int
4023i915_ring_test_irq_set(void *data, u64 val)
4024{
Chris Wilson64486ae2017-03-07 15:59:08 +00004025 struct drm_i915_private *i915 = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004026
Chris Wilson64486ae2017-03-07 15:59:08 +00004027 val &= INTEL_INFO(i915)->ring_mask;
Chris Wilson094f9a52013-09-25 17:34:55 +01004028 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004029
Chris Wilson64486ae2017-03-07 15:59:08 +00004030 return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004031}
4032
4033DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4034 i915_ring_test_irq_get, i915_ring_test_irq_set,
4035 "0x%08llx\n");
4036
Chris Wilsonb4a0b322017-10-18 13:16:21 +01004037#define DROP_UNBOUND BIT(0)
4038#define DROP_BOUND BIT(1)
4039#define DROP_RETIRE BIT(2)
4040#define DROP_ACTIVE BIT(3)
4041#define DROP_FREED BIT(4)
4042#define DROP_SHRINK_ALL BIT(5)
4043#define DROP_IDLE BIT(6)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004044#define DROP_ALL (DROP_UNBOUND | \
4045 DROP_BOUND | \
4046 DROP_RETIRE | \
4047 DROP_ACTIVE | \
Chris Wilson8eadc192017-03-08 14:46:22 +00004048 DROP_FREED | \
Chris Wilsonb4a0b322017-10-18 13:16:21 +01004049 DROP_SHRINK_ALL |\
4050 DROP_IDLE)
Kees Cook647416f2013-03-10 14:10:06 -07004051static int
4052i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004053{
Kees Cook647416f2013-03-10 14:10:06 -07004054 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004055
Kees Cook647416f2013-03-10 14:10:06 -07004056 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004057}
4058
Kees Cook647416f2013-03-10 14:10:06 -07004059static int
4060i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004061{
David Weinehall36cdd012016-08-22 13:59:31 +03004062 struct drm_i915_private *dev_priv = data;
4063 struct drm_device *dev = &dev_priv->drm;
Chris Wilson00c26cf2017-05-24 17:26:53 +01004064 int ret = 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004065
Chris Wilsonb4a0b322017-10-18 13:16:21 +01004066 DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
4067 val, val & DROP_ALL);
Chris Wilsondd624af2013-01-15 12:39:35 +00004068
4069 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4070 * on ioctls on -EAGAIN. */
Chris Wilson00c26cf2017-05-24 17:26:53 +01004071 if (val & (DROP_ACTIVE | DROP_RETIRE)) {
4072 ret = mutex_lock_interruptible(&dev->struct_mutex);
Chris Wilsondd624af2013-01-15 12:39:35 +00004073 if (ret)
Chris Wilson00c26cf2017-05-24 17:26:53 +01004074 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004075
Chris Wilson00c26cf2017-05-24 17:26:53 +01004076 if (val & DROP_ACTIVE)
4077 ret = i915_gem_wait_for_idle(dev_priv,
4078 I915_WAIT_INTERRUPTIBLE |
4079 I915_WAIT_LOCKED);
4080
4081 if (val & DROP_RETIRE)
4082 i915_gem_retire_requests(dev_priv);
4083
4084 mutex_unlock(&dev->struct_mutex);
4085 }
Chris Wilsondd624af2013-01-15 12:39:35 +00004086
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +01004087 fs_reclaim_acquire(GFP_KERNEL);
Chris Wilson21ab4e72014-09-09 11:16:08 +01004088 if (val & DROP_BOUND)
Chris Wilson912d5722017-09-06 16:19:30 -07004089 i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004090
Chris Wilson21ab4e72014-09-09 11:16:08 +01004091 if (val & DROP_UNBOUND)
Chris Wilson912d5722017-09-06 16:19:30 -07004092 i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004093
Chris Wilson8eadc192017-03-08 14:46:22 +00004094 if (val & DROP_SHRINK_ALL)
4095 i915_gem_shrink_all(dev_priv);
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +01004096 fs_reclaim_release(GFP_KERNEL);
Chris Wilson8eadc192017-03-08 14:46:22 +00004097
Chris Wilsonb4a0b322017-10-18 13:16:21 +01004098 if (val & DROP_IDLE)
4099 drain_delayed_work(&dev_priv->gt.idle_work);
4100
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004101 if (val & DROP_FREED) {
4102 synchronize_rcu();
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004103 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004104 }
4105
Kees Cook647416f2013-03-10 14:10:06 -07004106 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004107}
4108
Kees Cook647416f2013-03-10 14:10:06 -07004109DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4110 i915_drop_caches_get, i915_drop_caches_set,
4111 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004112
Kees Cook647416f2013-03-10 14:10:06 -07004113static int
4114i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004115{
David Weinehall36cdd012016-08-22 13:59:31 +03004116 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004117
David Weinehall36cdd012016-08-22 13:59:31 +03004118 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004119 return -ENODEV;
4120
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004121 *val = intel_gpu_freq(dev_priv, dev_priv->gt_pm.rps.max_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004122 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004123}
4124
Kees Cook647416f2013-03-10 14:10:06 -07004125static int
4126i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004127{
David Weinehall36cdd012016-08-22 13:59:31 +03004128 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004129 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304130 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004131 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004132
David Weinehall36cdd012016-08-22 13:59:31 +03004133 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004134 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004135
Kees Cook647416f2013-03-10 14:10:06 -07004136 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004137
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004138 ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004139 if (ret)
4140 return ret;
4141
Jesse Barnes358733e2011-07-27 11:53:01 -07004142 /*
4143 * Turbo will still be enabled, but won't go above the set value.
4144 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304145 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004146
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004147 hw_max = rps->max_freq;
4148 hw_min = rps->min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004149
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004150 if (val < hw_min || val > hw_max || val < rps->min_freq_softlimit) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004151 mutex_unlock(&dev_priv->pcu_lock);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004152 return -EINVAL;
4153 }
4154
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004155 rps->max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004156
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004157 if (intel_set_rps(dev_priv, val))
4158 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004159
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004160 mutex_unlock(&dev_priv->pcu_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004161
Kees Cook647416f2013-03-10 14:10:06 -07004162 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004163}
4164
Kees Cook647416f2013-03-10 14:10:06 -07004165DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4166 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004167 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004168
Kees Cook647416f2013-03-10 14:10:06 -07004169static int
4170i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004171{
David Weinehall36cdd012016-08-22 13:59:31 +03004172 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004173
Chris Wilson62e1baa2016-07-13 09:10:36 +01004174 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004175 return -ENODEV;
4176
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004177 *val = intel_gpu_freq(dev_priv, dev_priv->gt_pm.rps.min_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004178 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004179}
4180
Kees Cook647416f2013-03-10 14:10:06 -07004181static int
4182i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004183{
David Weinehall36cdd012016-08-22 13:59:31 +03004184 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004185 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304186 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004187 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004188
Chris Wilson62e1baa2016-07-13 09:10:36 +01004189 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004190 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004191
Kees Cook647416f2013-03-10 14:10:06 -07004192 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004193
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004194 ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004195 if (ret)
4196 return ret;
4197
Jesse Barnes1523c312012-05-25 12:34:54 -07004198 /*
4199 * Turbo will still be enabled, but won't go below the set value.
4200 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304201 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004202
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004203 hw_max = rps->max_freq;
4204 hw_min = rps->min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004205
David Weinehall36cdd012016-08-22 13:59:31 +03004206 if (val < hw_min ||
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004207 val > hw_max || val > rps->max_freq_softlimit) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004208 mutex_unlock(&dev_priv->pcu_lock);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004209 return -EINVAL;
4210 }
4211
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004212 rps->min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004213
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004214 if (intel_set_rps(dev_priv, val))
4215 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004216
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004217 mutex_unlock(&dev_priv->pcu_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004218
Kees Cook647416f2013-03-10 14:10:06 -07004219 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004220}
4221
Kees Cook647416f2013-03-10 14:10:06 -07004222DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4223 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004224 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004225
Kees Cook647416f2013-03-10 14:10:06 -07004226static int
4227i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004228{
David Weinehall36cdd012016-08-22 13:59:31 +03004229 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004230 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004231
David Weinehall36cdd012016-08-22 13:59:31 +03004232 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004233 return -ENODEV;
4234
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004235 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004236
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004237 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004238
4239 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004240
Kees Cook647416f2013-03-10 14:10:06 -07004241 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004242
Kees Cook647416f2013-03-10 14:10:06 -07004243 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004244}
4245
Kees Cook647416f2013-03-10 14:10:06 -07004246static int
4247i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004248{
David Weinehall36cdd012016-08-22 13:59:31 +03004249 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004250 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004251
David Weinehall36cdd012016-08-22 13:59:31 +03004252 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004253 return -ENODEV;
4254
Kees Cook647416f2013-03-10 14:10:06 -07004255 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004256 return -EINVAL;
4257
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004258 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004259 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004260
4261 /* Update the cache sharing policy here as well */
4262 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4263 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4264 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4265 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4266
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004267 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004268 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004269}
4270
Kees Cook647416f2013-03-10 14:10:06 -07004271DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4272 i915_cache_sharing_get, i915_cache_sharing_set,
4273 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004274
David Weinehall36cdd012016-08-22 13:59:31 +03004275static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004276 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004277{
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03004278 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07004279 int ss;
4280 u32 sig1[ss_max], sig2[ss_max];
4281
4282 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
4283 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
4284 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
4285 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
4286
4287 for (ss = 0; ss < ss_max; ss++) {
4288 unsigned int eu_cnt;
4289
4290 if (sig1[ss] & CHV_SS_PG_ENABLE)
4291 /* skip disabled subslice */
4292 continue;
4293
Imre Deakf08a0c92016-08-31 19:13:04 +03004294 sseu->slice_mask = BIT(0);
Imre Deak57ec1712016-08-31 19:13:05 +03004295 sseu->subslice_mask |= BIT(ss);
Jeff McGee5d395252015-04-03 18:13:17 -07004296 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
4297 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
4298 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
4299 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
Imre Deak915490d2016-08-31 19:13:01 +03004300 sseu->eu_total += eu_cnt;
4301 sseu->eu_per_subslice = max_t(unsigned int,
4302 sseu->eu_per_subslice, eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004303 }
Jeff McGee5d395252015-04-03 18:13:17 -07004304}
4305
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07004306static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
4307 struct sseu_dev_info *sseu)
4308{
4309 const struct intel_device_info *info = INTEL_INFO(dev_priv);
4310 int s_max = 6, ss_max = 4;
4311 int s, ss;
4312 u32 s_reg[s_max], eu_reg[2 * s_max], eu_mask[2];
4313
4314 for (s = 0; s < s_max; s++) {
4315 /*
4316 * FIXME: Valid SS Mask respects the spec and read
4317 * only valid bits for those registers, excluding reserverd
4318 * although this seems wrong because it would leave many
4319 * subslices without ACK.
4320 */
4321 s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
4322 GEN10_PGCTL_VALID_SS_MASK(s);
4323 eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
4324 eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
4325 }
4326
4327 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4328 GEN9_PGCTL_SSA_EU19_ACK |
4329 GEN9_PGCTL_SSA_EU210_ACK |
4330 GEN9_PGCTL_SSA_EU311_ACK;
4331 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4332 GEN9_PGCTL_SSB_EU19_ACK |
4333 GEN9_PGCTL_SSB_EU210_ACK |
4334 GEN9_PGCTL_SSB_EU311_ACK;
4335
4336 for (s = 0; s < s_max; s++) {
4337 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4338 /* skip disabled slice */
4339 continue;
4340
4341 sseu->slice_mask |= BIT(s);
4342 sseu->subslice_mask = info->sseu.subslice_mask;
4343
4344 for (ss = 0; ss < ss_max; ss++) {
4345 unsigned int eu_cnt;
4346
4347 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4348 /* skip disabled subslice */
4349 continue;
4350
4351 eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
4352 eu_mask[ss % 2]);
4353 sseu->eu_total += eu_cnt;
4354 sseu->eu_per_subslice = max_t(unsigned int,
4355 sseu->eu_per_subslice,
4356 eu_cnt);
4357 }
4358 }
4359}
4360
David Weinehall36cdd012016-08-22 13:59:31 +03004361static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004362 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004363{
Jeff McGee1c046bc2015-04-03 18:13:18 -07004364 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07004365 int s, ss;
4366 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
4367
Jeff McGee1c046bc2015-04-03 18:13:18 -07004368 /* BXT has a single slice and at most 3 subslices. */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004369 if (IS_GEN9_LP(dev_priv)) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07004370 s_max = 1;
4371 ss_max = 3;
4372 }
4373
4374 for (s = 0; s < s_max; s++) {
4375 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
4376 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
4377 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
4378 }
4379
Jeff McGee5d395252015-04-03 18:13:17 -07004380 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4381 GEN9_PGCTL_SSA_EU19_ACK |
4382 GEN9_PGCTL_SSA_EU210_ACK |
4383 GEN9_PGCTL_SSA_EU311_ACK;
4384 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4385 GEN9_PGCTL_SSB_EU19_ACK |
4386 GEN9_PGCTL_SSB_EU210_ACK |
4387 GEN9_PGCTL_SSB_EU311_ACK;
4388
4389 for (s = 0; s < s_max; s++) {
4390 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4391 /* skip disabled slice */
4392 continue;
4393
Imre Deakf08a0c92016-08-31 19:13:04 +03004394 sseu->slice_mask |= BIT(s);
Jeff McGee1c046bc2015-04-03 18:13:18 -07004395
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07004396 if (IS_GEN9_BC(dev_priv))
Imre Deak57ec1712016-08-31 19:13:05 +03004397 sseu->subslice_mask =
4398 INTEL_INFO(dev_priv)->sseu.subslice_mask;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004399
Jeff McGee5d395252015-04-03 18:13:17 -07004400 for (ss = 0; ss < ss_max; ss++) {
4401 unsigned int eu_cnt;
4402
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004403 if (IS_GEN9_LP(dev_priv)) {
Imre Deak57ec1712016-08-31 19:13:05 +03004404 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4405 /* skip disabled subslice */
4406 continue;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004407
Imre Deak57ec1712016-08-31 19:13:05 +03004408 sseu->subslice_mask |= BIT(ss);
4409 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07004410
Jeff McGee5d395252015-04-03 18:13:17 -07004411 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
4412 eu_mask[ss%2]);
Imre Deak915490d2016-08-31 19:13:01 +03004413 sseu->eu_total += eu_cnt;
4414 sseu->eu_per_subslice = max_t(unsigned int,
4415 sseu->eu_per_subslice,
4416 eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004417 }
4418 }
4419}
4420
David Weinehall36cdd012016-08-22 13:59:31 +03004421static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004422 struct sseu_dev_info *sseu)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004423{
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004424 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
David Weinehall36cdd012016-08-22 13:59:31 +03004425 int s;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004426
Imre Deakf08a0c92016-08-31 19:13:04 +03004427 sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004428
Imre Deakf08a0c92016-08-31 19:13:04 +03004429 if (sseu->slice_mask) {
Imre Deak57ec1712016-08-31 19:13:05 +03004430 sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
Imre Deak43b67992016-08-31 19:13:02 +03004431 sseu->eu_per_subslice =
4432 INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
Imre Deak57ec1712016-08-31 19:13:05 +03004433 sseu->eu_total = sseu->eu_per_subslice *
4434 sseu_subslice_total(sseu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004435
4436 /* subtract fused off EU(s) from enabled slice(s) */
Imre Deak795b38b2016-08-31 19:13:07 +03004437 for (s = 0; s < fls(sseu->slice_mask); s++) {
Imre Deak43b67992016-08-31 19:13:02 +03004438 u8 subslice_7eu =
4439 INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004440
Imre Deak915490d2016-08-31 19:13:01 +03004441 sseu->eu_total -= hweight8(subslice_7eu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004442 }
4443 }
4444}
4445
Imre Deak615d8902016-08-31 19:13:03 +03004446static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
4447 const struct sseu_dev_info *sseu)
4448{
4449 struct drm_i915_private *dev_priv = node_to_i915(m->private);
4450 const char *type = is_available_info ? "Available" : "Enabled";
4451
Imre Deakc67ba532016-08-31 19:13:06 +03004452 seq_printf(m, " %s Slice Mask: %04x\n", type,
4453 sseu->slice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004454 seq_printf(m, " %s Slice Total: %u\n", type,
Imre Deakf08a0c92016-08-31 19:13:04 +03004455 hweight8(sseu->slice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004456 seq_printf(m, " %s Subslice Total: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004457 sseu_subslice_total(sseu));
Imre Deakc67ba532016-08-31 19:13:06 +03004458 seq_printf(m, " %s Subslice Mask: %04x\n", type,
4459 sseu->subslice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004460 seq_printf(m, " %s Subslice Per Slice: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004461 hweight8(sseu->subslice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004462 seq_printf(m, " %s EU Total: %u\n", type,
4463 sseu->eu_total);
4464 seq_printf(m, " %s EU Per Subslice: %u\n", type,
4465 sseu->eu_per_subslice);
4466
4467 if (!is_available_info)
4468 return;
4469
4470 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
4471 if (HAS_POOLED_EU(dev_priv))
4472 seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
4473
4474 seq_printf(m, " Has Slice Power Gating: %s\n",
4475 yesno(sseu->has_slice_pg));
4476 seq_printf(m, " Has Subslice Power Gating: %s\n",
4477 yesno(sseu->has_subslice_pg));
4478 seq_printf(m, " Has EU Power Gating: %s\n",
4479 yesno(sseu->has_eu_pg));
4480}
4481
Jeff McGee38732182015-02-13 10:27:54 -06004482static int i915_sseu_status(struct seq_file *m, void *unused)
4483{
David Weinehall36cdd012016-08-22 13:59:31 +03004484 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak915490d2016-08-31 19:13:01 +03004485 struct sseu_dev_info sseu;
Jeff McGee38732182015-02-13 10:27:54 -06004486
David Weinehall36cdd012016-08-22 13:59:31 +03004487 if (INTEL_GEN(dev_priv) < 8)
Jeff McGee38732182015-02-13 10:27:54 -06004488 return -ENODEV;
4489
4490 seq_puts(m, "SSEU Device Info\n");
Imre Deak615d8902016-08-31 19:13:03 +03004491 i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
Jeff McGee38732182015-02-13 10:27:54 -06004492
Jeff McGee7f992ab2015-02-13 10:27:55 -06004493 seq_puts(m, "SSEU Device Status\n");
Imre Deak915490d2016-08-31 19:13:01 +03004494 memset(&sseu, 0, sizeof(sseu));
David Weinehall238010e2016-08-01 17:33:27 +03004495
4496 intel_runtime_pm_get(dev_priv);
4497
David Weinehall36cdd012016-08-22 13:59:31 +03004498 if (IS_CHERRYVIEW(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004499 cherryview_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03004500 } else if (IS_BROADWELL(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004501 broadwell_sseu_device_status(dev_priv, &sseu);
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07004502 } else if (IS_GEN9(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004503 gen9_sseu_device_status(dev_priv, &sseu);
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07004504 } else if (INTEL_GEN(dev_priv) >= 10) {
4505 gen10_sseu_device_status(dev_priv, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004506 }
David Weinehall238010e2016-08-01 17:33:27 +03004507
4508 intel_runtime_pm_put(dev_priv);
4509
Imre Deak615d8902016-08-31 19:13:03 +03004510 i915_print_sseu_info(m, false, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004511
Jeff McGee38732182015-02-13 10:27:54 -06004512 return 0;
4513}
4514
Ben Widawsky6d794d42011-04-25 11:25:56 -07004515static int i915_forcewake_open(struct inode *inode, struct file *file)
4516{
Chris Wilsond7a133d2017-09-07 14:44:41 +01004517 struct drm_i915_private *i915 = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004518
Chris Wilsond7a133d2017-09-07 14:44:41 +01004519 if (INTEL_GEN(i915) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004520 return 0;
4521
Chris Wilsond7a133d2017-09-07 14:44:41 +01004522 intel_runtime_pm_get(i915);
4523 intel_uncore_forcewake_user_get(i915);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004524
4525 return 0;
4526}
4527
Ben Widawskyc43b5632012-04-16 14:07:40 -07004528static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004529{
Chris Wilsond7a133d2017-09-07 14:44:41 +01004530 struct drm_i915_private *i915 = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004531
Chris Wilsond7a133d2017-09-07 14:44:41 +01004532 if (INTEL_GEN(i915) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004533 return 0;
4534
Chris Wilsond7a133d2017-09-07 14:44:41 +01004535 intel_uncore_forcewake_user_put(i915);
4536 intel_runtime_pm_put(i915);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004537
4538 return 0;
4539}
4540
4541static const struct file_operations i915_forcewake_fops = {
4542 .owner = THIS_MODULE,
4543 .open = i915_forcewake_open,
4544 .release = i915_forcewake_release,
4545};
4546
Lyude317eaa92017-02-03 21:18:25 -05004547static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
4548{
4549 struct drm_i915_private *dev_priv = m->private;
4550 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4551
4552 seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
4553 seq_printf(m, "Detected: %s\n",
4554 yesno(delayed_work_pending(&hotplug->reenable_work)));
4555
4556 return 0;
4557}
4558
4559static ssize_t i915_hpd_storm_ctl_write(struct file *file,
4560 const char __user *ubuf, size_t len,
4561 loff_t *offp)
4562{
4563 struct seq_file *m = file->private_data;
4564 struct drm_i915_private *dev_priv = m->private;
4565 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4566 unsigned int new_threshold;
4567 int i;
4568 char *newline;
4569 char tmp[16];
4570
4571 if (len >= sizeof(tmp))
4572 return -EINVAL;
4573
4574 if (copy_from_user(tmp, ubuf, len))
4575 return -EFAULT;
4576
4577 tmp[len] = '\0';
4578
4579 /* Strip newline, if any */
4580 newline = strchr(tmp, '\n');
4581 if (newline)
4582 *newline = '\0';
4583
4584 if (strcmp(tmp, "reset") == 0)
4585 new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4586 else if (kstrtouint(tmp, 10, &new_threshold) != 0)
4587 return -EINVAL;
4588
4589 if (new_threshold > 0)
4590 DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
4591 new_threshold);
4592 else
4593 DRM_DEBUG_KMS("Disabling HPD storm detection\n");
4594
4595 spin_lock_irq(&dev_priv->irq_lock);
4596 hotplug->hpd_storm_threshold = new_threshold;
4597 /* Reset the HPD storm stats so we don't accidentally trigger a storm */
4598 for_each_hpd_pin(i)
4599 hotplug->stats[i].count = 0;
4600 spin_unlock_irq(&dev_priv->irq_lock);
4601
4602 /* Re-enable hpd immediately if we were in an irq storm */
4603 flush_delayed_work(&dev_priv->hotplug.reenable_work);
4604
4605 return len;
4606}
4607
4608static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
4609{
4610 return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
4611}
4612
4613static const struct file_operations i915_hpd_storm_ctl_fops = {
4614 .owner = THIS_MODULE,
4615 .open = i915_hpd_storm_ctl_open,
4616 .read = seq_read,
4617 .llseek = seq_lseek,
4618 .release = single_release,
4619 .write = i915_hpd_storm_ctl_write
4620};
4621
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004622static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00004623 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01004624 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00004625 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson6d2b88852013-08-07 18:30:54 +01004626 {"i915_gem_stolen", i915_gem_stolen_list_info },
Chris Wilsona6172a82009-02-11 14:26:38 +00004627 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004628 {"i915_gem_interrupt", i915_interrupt_info, 0},
Brad Volkin493018d2014-12-11 12:13:08 -08004629 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01004630 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01004631 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01004632 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07004633 {"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
Oscar Mateoa8b93702017-05-10 15:04:51 +00004634 {"i915_guc_stage_pool", i915_guc_stage_pool, 0},
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08004635 {"i915_huc_load_status", i915_huc_load_status_info, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05304636 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02004637 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Michel Thierry061d06a2017-06-20 10:57:49 +01004638 {"i915_reset_info", i915_reset_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08004639 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07004640 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004641 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02004642 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08004643 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03004644 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08004645 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01004646 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02004647 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01004648 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07004649 {"i915_context_status", i915_context_status, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02004650 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01004651 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01004652 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07004653 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004654 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004655 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01004656 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01004657 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02004658 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02004659 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08004660 {"i915_display_info", i915_display_info, 0},
Chris Wilson1b365952016-10-04 21:11:31 +01004661 {"i915_engine_info", i915_engine_info, 0},
Chris Wilsonc5418a82017-10-13 21:26:19 +01004662 {"i915_shrinker_info", i915_shrinker_info, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03004663 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10004664 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01004665 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00004666 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06004667 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05304668 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01004669 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004670};
Ben Gamari27c202a2009-07-01 22:26:52 -04004671#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05004672
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004673static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02004674 const char *name;
4675 const struct file_operations *fops;
4676} i915_debugfs_files[] = {
4677 {"i915_wedged", &i915_wedged_fops},
4678 {"i915_max_freq", &i915_max_freq_fops},
4679 {"i915_min_freq", &i915_min_freq_fops},
4680 {"i915_cache_sharing", &i915_cache_sharing_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01004681 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4682 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004683 {"i915_gem_drop_caches", &i915_drop_caches_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004684#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Daniel Vetter34b96742013-07-04 20:49:44 +02004685 {"i915_error_state", &i915_error_state_fops},
Chris Wilson5a4c6f12017-02-14 16:46:11 +00004686 {"i915_gpu_info", &i915_gpu_info_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004687#endif
Daniel Vetter34b96742013-07-04 20:49:44 +02004688 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01004689 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02004690 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4691 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4692 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Ville Syrjälä4127dc42017-06-06 15:44:12 +03004693 {"i915_fbc_false_color", &i915_fbc_false_color_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07004694 {"i915_dp_test_data", &i915_displayport_test_data_fops},
4695 {"i915_dp_test_type", &i915_displayport_test_type_fops},
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05304696 {"i915_dp_test_active", &i915_displayport_test_active_fops},
Lyude317eaa92017-02-03 21:18:25 -05004697 {"i915_guc_log_control", &i915_guc_log_control_fops},
Kumar, Maheshd2d4f392017-08-17 19:15:29 +05304698 {"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4699 {"i915_ipc_status", &i915_ipc_status_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02004700};
4701
Chris Wilson1dac8912016-06-24 14:00:17 +01004702int i915_debugfs_register(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05004703{
Chris Wilson91c8a322016-07-05 10:40:23 +01004704 struct drm_minor *minor = dev_priv->drm.primary;
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004705 struct dentry *ent;
Daniel Vetter34b96742013-07-04 20:49:44 +02004706 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004707
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004708 ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
4709 minor->debugfs_root, to_i915(minor->dev),
4710 &i915_forcewake_fops);
4711 if (!ent)
4712 return -ENOMEM;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004713
Tomeu Vizoso731035f2016-12-12 13:29:48 +01004714 ret = intel_pipe_crc_create(minor);
4715 if (ret)
4716 return ret;
Damien Lespiau07144422013-10-15 18:55:40 +01004717
Daniel Vetter34b96742013-07-04 20:49:44 +02004718 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004719 ent = debugfs_create_file(i915_debugfs_files[i].name,
4720 S_IRUGO | S_IWUSR,
4721 minor->debugfs_root,
4722 to_i915(minor->dev),
Daniel Vetter34b96742013-07-04 20:49:44 +02004723 i915_debugfs_files[i].fops);
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004724 if (!ent)
4725 return -ENOMEM;
Daniel Vetter34b96742013-07-04 20:49:44 +02004726 }
Mika Kuoppala40633212012-12-04 15:12:00 +02004727
Ben Gamari27c202a2009-07-01 22:26:52 -04004728 return drm_debugfs_create_files(i915_debugfs_list,
4729 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05004730 minor->debugfs_root, minor);
4731}
4732
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004733struct dpcd_block {
4734 /* DPCD dump start address. */
4735 unsigned int offset;
4736 /* DPCD dump end address, inclusive. If unset, .size will be used. */
4737 unsigned int end;
4738 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
4739 size_t size;
4740 /* Only valid for eDP. */
4741 bool edp;
4742};
4743
4744static const struct dpcd_block i915_dpcd_debug[] = {
4745 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
4746 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
4747 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
4748 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
4749 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
4750 { .offset = DP_SET_POWER },
4751 { .offset = DP_EDP_DPCD_REV },
4752 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
4753 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
4754 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
4755};
4756
4757static int i915_dpcd_show(struct seq_file *m, void *data)
4758{
4759 struct drm_connector *connector = m->private;
4760 struct intel_dp *intel_dp =
4761 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4762 uint8_t buf[16];
4763 ssize_t err;
4764 int i;
4765
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03004766 if (connector->status != connector_status_connected)
4767 return -ENODEV;
4768
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004769 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
4770 const struct dpcd_block *b = &i915_dpcd_debug[i];
4771 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
4772
4773 if (b->edp &&
4774 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
4775 continue;
4776
4777 /* low tech for now */
4778 if (WARN_ON(size > sizeof(buf)))
4779 continue;
4780
4781 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4782 if (err <= 0) {
4783 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
4784 size, b->offset, err);
4785 continue;
4786 }
4787
4788 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08004789 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004790
4791 return 0;
4792}
4793
4794static int i915_dpcd_open(struct inode *inode, struct file *file)
4795{
4796 return single_open(file, i915_dpcd_show, inode->i_private);
4797}
4798
4799static const struct file_operations i915_dpcd_fops = {
4800 .owner = THIS_MODULE,
4801 .open = i915_dpcd_open,
4802 .read = seq_read,
4803 .llseek = seq_lseek,
4804 .release = single_release,
4805};
4806
David Weinehallecbd6782016-08-23 12:23:56 +03004807static int i915_panel_show(struct seq_file *m, void *data)
4808{
4809 struct drm_connector *connector = m->private;
4810 struct intel_dp *intel_dp =
4811 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4812
4813 if (connector->status != connector_status_connected)
4814 return -ENODEV;
4815
4816 seq_printf(m, "Panel power up delay: %d\n",
4817 intel_dp->panel_power_up_delay);
4818 seq_printf(m, "Panel power down delay: %d\n",
4819 intel_dp->panel_power_down_delay);
4820 seq_printf(m, "Backlight on delay: %d\n",
4821 intel_dp->backlight_on_delay);
4822 seq_printf(m, "Backlight off delay: %d\n",
4823 intel_dp->backlight_off_delay);
4824
4825 return 0;
4826}
4827
4828static int i915_panel_open(struct inode *inode, struct file *file)
4829{
4830 return single_open(file, i915_panel_show, inode->i_private);
4831}
4832
4833static const struct file_operations i915_panel_fops = {
4834 .owner = THIS_MODULE,
4835 .open = i915_panel_open,
4836 .read = seq_read,
4837 .llseek = seq_lseek,
4838 .release = single_release,
4839};
4840
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004841/**
4842 * i915_debugfs_connector_add - add i915 specific connector debugfs files
4843 * @connector: pointer to a registered drm_connector
4844 *
4845 * Cleanup will be done by drm_connector_unregister() through a call to
4846 * drm_debugfs_connector_remove().
4847 *
4848 * Returns 0 on success, negative error codes on error.
4849 */
4850int i915_debugfs_connector_add(struct drm_connector *connector)
4851{
4852 struct dentry *root = connector->debugfs_entry;
4853
4854 /* The connector must have been registered beforehands. */
4855 if (!root)
4856 return -ENODEV;
4857
4858 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
4859 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
David Weinehallecbd6782016-08-23 12:23:56 +03004860 debugfs_create_file("i915_dpcd", S_IRUGO, root,
4861 connector, &i915_dpcd_fops);
4862
4863 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4864 debugfs_create_file("i915_panel_timings", S_IRUGO, root,
4865 connector, &i915_panel_fops);
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004866
4867 return 0;
4868}