blob: 83241052df6bfffbe23554ce4ab104ed8d516ade [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030038#include <linux/sizes.h>
Tomi Valkeinen0006fd62014-09-05 19:15:03 +000039#include <linux/mfd/syscon.h>
40#include <linux/regmap.h>
41#include <linux/of.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030042#include <linux/component.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020043
Peter Ujfalusi32043da2016-05-27 14:40:49 +030044#include "omapdss.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053046#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053047#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
49/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000050#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020051
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030052enum omap_burst_size {
53 BURST_SIZE_X2 = 0,
54 BURST_SIZE_X4 = 1,
55 BURST_SIZE_X8 = 2,
56};
57
Tomi Valkeinen80c39712009-11-12 11:41:42 +020058#define REG_GET(idx, start, end) \
59 FLD_GET(dispc_read_reg(idx), start, end)
60
61#define REG_FLD_MOD(idx, val, start, end) \
62 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
63
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053064struct dispc_features {
65 u8 sw_start;
66 u8 fp_start;
67 u8 bp_start;
68 u16 sw_max;
69 u16 vp_max;
70 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053071 u8 mgr_width_start;
72 u8 mgr_height_start;
73 u16 mgr_width_max;
74 u16 mgr_height_max;
Archit Tanejaca5ca692013-03-26 19:15:22 +053075 unsigned long max_lcd_pclk;
76 unsigned long max_tv_pclk;
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +030077 int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030078 const struct videomode *vm,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053079 u16 width, u16 height, u16 out_width, u16 out_height,
80 enum omap_color_mode color_mode, bool *five_taps,
81 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053082 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +030083 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +053084 u16 width, u16 height, u16 out_width, u16 out_height,
85 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030086 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030087
88 /* swap GFX & WB fifos */
89 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +020090
91 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
92 bool no_framedone_tv:1;
Archit Tanejad0df9a22013-03-26 19:15:25 +053093
94 /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
95 bool mstandby_workaround:1;
Archit Taneja8bc65552013-12-17 16:40:21 +053096
97 bool set_max_preload:1;
Tomi Valkeinenf2aee312015-04-10 12:48:34 +030098
99 /* PIXEL_INC is not added to the last pixel of a line */
100 bool last_pixel_inc_missing:1;
Tomi Valkeinene5f80912015-10-21 13:08:59 +0300101
102 /* POL_FREQ has ALIGN bit */
103 bool supports_sync_align:1;
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200104
105 bool has_writeback:1;
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +0200106
107 bool supports_double_pixel:1;
Tomi Valkeinenb7536d62016-01-13 18:41:36 +0200108
109 /*
110 * Field order for VENC is different than HDMI. We should handle this in
111 * some intelligent manner, but as the SoCs have either HDMI or VENC,
112 * never both, we can just use this flag for now.
113 */
114 bool reverse_ilace_field_order:1;
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300115
116 bool has_gamma_table:1;
Jyri Sarhafbff0102016-06-07 15:09:16 +0300117
118 bool has_gamma_i734_bug:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530119};
120
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300121#define DISPC_MAX_NR_FIFOS 5
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300122#define DISPC_MAX_CHANNEL_GAMMA 4
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300123
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200124static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000125 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200126 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300127
archit tanejaaffe3602011-02-23 08:41:03 +0000128 int irq;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300129 irq_handler_t user_handler;
130 void *user_data;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200131
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200132 unsigned long core_clk_rate;
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300133 unsigned long tv_pclk_rate;
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200134
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300135 u32 fifo_size[DISPC_MAX_NR_FIFOS];
136 /* maps which plane is using a fifo. fifo-id -> plane-id */
137 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200138
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300139 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200140 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200141
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300142 u32 *gamma_table[DISPC_MAX_CHANNEL_GAMMA];
143
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530144 const struct dispc_features *feat;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300145
146 bool is_enabled;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +0000147
148 struct regmap *syscon_pol;
149 u32 syscon_pol_offset;
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200150
151 /* DISPC_CONTROL & DISPC_CONFIG lock*/
152 spinlock_t control_lock;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200153} dispc;
154
Amber Jain0d66cbb2011-05-19 19:47:54 +0530155enum omap_color_component {
156 /* used for all color formats for OMAP3 and earlier
157 * and for RGB and Y color component on OMAP4
158 */
159 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
160 /* used for UV component for
161 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
162 * color formats on OMAP4
163 */
164 DISPC_COLOR_COMPONENT_UV = 1 << 1,
165};
166
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530167enum mgr_reg_fields {
168 DISPC_MGR_FLD_ENABLE,
169 DISPC_MGR_FLD_STNTFT,
170 DISPC_MGR_FLD_GO,
171 DISPC_MGR_FLD_TFTDATALINES,
172 DISPC_MGR_FLD_STALLMODE,
173 DISPC_MGR_FLD_TCKENABLE,
174 DISPC_MGR_FLD_TCKSELECTION,
175 DISPC_MGR_FLD_CPR,
176 DISPC_MGR_FLD_FIFOHANDCHECK,
177 /* used to maintain a count of the above fields */
178 DISPC_MGR_FLD_NUM,
179};
180
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300181struct dispc_reg_field {
182 u16 reg;
183 u8 high;
184 u8 low;
185};
186
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300187struct dispc_gamma_desc {
188 u32 len;
189 u32 bits;
190 u16 reg;
191 bool has_index;
192};
193
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530194static const struct {
195 const char *name;
196 u32 vsync_irq;
197 u32 framedone_irq;
198 u32 sync_lost_irq;
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300199 struct dispc_gamma_desc gamma;
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300200 struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530201} mgr_desc[] = {
202 [OMAP_DSS_CHANNEL_LCD] = {
203 .name = "LCD",
204 .vsync_irq = DISPC_IRQ_VSYNC,
205 .framedone_irq = DISPC_IRQ_FRAMEDONE,
206 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300207 .gamma = {
208 .len = 256,
209 .bits = 8,
210 .reg = DISPC_GAMMA_TABLE0,
211 .has_index = true,
212 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530213 .reg_desc = {
214 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
215 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
216 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
217 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
218 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
219 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
220 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
221 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
222 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
223 },
224 },
225 [OMAP_DSS_CHANNEL_DIGIT] = {
226 .name = "DIGIT",
227 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200228 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530229 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300230 .gamma = {
231 .len = 1024,
232 .bits = 10,
233 .reg = DISPC_GAMMA_TABLE2,
234 .has_index = false,
235 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530236 .reg_desc = {
237 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
238 [DISPC_MGR_FLD_STNTFT] = { },
239 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
240 [DISPC_MGR_FLD_TFTDATALINES] = { },
241 [DISPC_MGR_FLD_STALLMODE] = { },
242 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
243 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
244 [DISPC_MGR_FLD_CPR] = { },
245 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
246 },
247 },
248 [OMAP_DSS_CHANNEL_LCD2] = {
249 .name = "LCD2",
250 .vsync_irq = DISPC_IRQ_VSYNC2,
251 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
252 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300253 .gamma = {
254 .len = 256,
255 .bits = 8,
256 .reg = DISPC_GAMMA_TABLE1,
257 .has_index = true,
258 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530259 .reg_desc = {
260 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
261 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
262 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
263 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
264 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
265 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
266 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
267 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
268 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
269 },
270 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530271 [OMAP_DSS_CHANNEL_LCD3] = {
272 .name = "LCD3",
273 .vsync_irq = DISPC_IRQ_VSYNC3,
274 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
275 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300276 .gamma = {
277 .len = 256,
278 .bits = 8,
279 .reg = DISPC_GAMMA_TABLE3,
280 .has_index = true,
281 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530282 .reg_desc = {
283 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
284 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
285 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
286 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
287 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
288 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
289 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
290 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
291 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
292 },
293 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530294};
295
Archit Taneja6e5264b2012-09-11 12:04:47 +0530296struct color_conv_coef {
297 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
298 int full_range;
299};
300
Tomi Valkeinen65904152015-11-04 17:10:57 +0200301static unsigned long dispc_fclk_rate(void);
302static unsigned long dispc_core_clk_rate(void);
303static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
304static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
305
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530306static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
307static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200308
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200309static void dispc_clear_irqstatus(u32 mask);
310static bool dispc_mgr_is_enabled(enum omap_channel channel);
311static void dispc_clear_irqstatus(u32 mask);
312
Archit Taneja55978cc2011-05-06 11:45:51 +0530313static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200314{
Archit Taneja55978cc2011-05-06 11:45:51 +0530315 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200316}
317
Archit Taneja55978cc2011-05-06 11:45:51 +0530318static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200319{
Archit Taneja55978cc2011-05-06 11:45:51 +0530320 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200321}
322
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530323static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
324{
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300325 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530326 return REG_GET(rfld.reg, rfld.high, rfld.low);
327}
328
329static void mgr_fld_write(enum omap_channel channel,
330 enum mgr_reg_fields regfld, int val) {
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300331 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200332 const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
333 unsigned long flags;
334
335 if (need_lock)
336 spin_lock_irqsave(&dispc.control_lock, flags);
337
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530338 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200339
340 if (need_lock)
341 spin_unlock_irqrestore(&dispc.control_lock, flags);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530342}
343
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200344#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530345 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200346#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530347 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200348
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300349static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200350{
Archit Tanejac6104b82011-08-05 19:06:02 +0530351 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200352
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300353 DSSDBG("dispc_save_context\n");
354
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200355 SR(IRQENABLE);
356 SR(CONTROL);
357 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200358 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530359 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
360 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300361 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000362 if (dss_has_feature(FEAT_MGR_LCD2)) {
363 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000364 SR(CONFIG2);
365 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530366 if (dss_has_feature(FEAT_MGR_LCD3)) {
367 SR(CONTROL3);
368 SR(CONFIG3);
369 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200370
Archit Tanejac6104b82011-08-05 19:06:02 +0530371 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
372 SR(DEFAULT_COLOR(i));
373 SR(TRANS_COLOR(i));
374 SR(SIZE_MGR(i));
375 if (i == OMAP_DSS_CHANNEL_DIGIT)
376 continue;
377 SR(TIMING_H(i));
378 SR(TIMING_V(i));
379 SR(POL_FREQ(i));
380 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200381
Archit Tanejac6104b82011-08-05 19:06:02 +0530382 SR(DATA_CYCLE1(i));
383 SR(DATA_CYCLE2(i));
384 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200385
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300386 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530387 SR(CPR_COEF_R(i));
388 SR(CPR_COEF_G(i));
389 SR(CPR_COEF_B(i));
390 }
391 }
392
393 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
394 SR(OVL_BA0(i));
395 SR(OVL_BA1(i));
396 SR(OVL_POSITION(i));
397 SR(OVL_SIZE(i));
398 SR(OVL_ATTRIBUTES(i));
399 SR(OVL_FIFO_THRESHOLD(i));
400 SR(OVL_ROW_INC(i));
401 SR(OVL_PIXEL_INC(i));
402 if (dss_has_feature(FEAT_PRELOAD))
403 SR(OVL_PRELOAD(i));
404 if (i == OMAP_DSS_GFX) {
405 SR(OVL_WINDOW_SKIP(i));
406 SR(OVL_TABLE_BA(i));
407 continue;
408 }
409 SR(OVL_FIR(i));
410 SR(OVL_PICTURE_SIZE(i));
411 SR(OVL_ACCU0(i));
412 SR(OVL_ACCU1(i));
413
414 for (j = 0; j < 8; j++)
415 SR(OVL_FIR_COEF_H(i, j));
416
417 for (j = 0; j < 8; j++)
418 SR(OVL_FIR_COEF_HV(i, j));
419
420 for (j = 0; j < 5; j++)
421 SR(OVL_CONV_COEF(i, j));
422
423 if (dss_has_feature(FEAT_FIR_COEF_V)) {
424 for (j = 0; j < 8; j++)
425 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300426 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000427
Archit Tanejac6104b82011-08-05 19:06:02 +0530428 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
429 SR(OVL_BA0_UV(i));
430 SR(OVL_BA1_UV(i));
431 SR(OVL_FIR2(i));
432 SR(OVL_ACCU2_0(i));
433 SR(OVL_ACCU2_1(i));
434
435 for (j = 0; j < 8; j++)
436 SR(OVL_FIR_COEF_H2(i, j));
437
438 for (j = 0; j < 8; j++)
439 SR(OVL_FIR_COEF_HV2(i, j));
440
441 for (j = 0; j < 8; j++)
442 SR(OVL_FIR_COEF_V2(i, j));
443 }
444 if (dss_has_feature(FEAT_ATTR2))
445 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000446 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200447
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600448 if (dss_has_feature(FEAT_CORE_CLK_DIV))
449 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300450
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300451 dispc.ctx_valid = true;
452
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200453 DSSDBG("context saved\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200454}
455
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300456static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200457{
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200458 int i, j;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300459
460 DSSDBG("dispc_restore_context\n");
461
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300462 if (!dispc.ctx_valid)
463 return;
464
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200465 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200466 /*RR(CONTROL);*/
467 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200468 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530469 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
470 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300471 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530472 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000473 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530474 if (dss_has_feature(FEAT_MGR_LCD3))
475 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200476
Archit Tanejac6104b82011-08-05 19:06:02 +0530477 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
478 RR(DEFAULT_COLOR(i));
479 RR(TRANS_COLOR(i));
480 RR(SIZE_MGR(i));
481 if (i == OMAP_DSS_CHANNEL_DIGIT)
482 continue;
483 RR(TIMING_H(i));
484 RR(TIMING_V(i));
485 RR(POL_FREQ(i));
486 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530487
Archit Tanejac6104b82011-08-05 19:06:02 +0530488 RR(DATA_CYCLE1(i));
489 RR(DATA_CYCLE2(i));
490 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000491
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300492 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530493 RR(CPR_COEF_R(i));
494 RR(CPR_COEF_G(i));
495 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300496 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000497 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200498
Archit Tanejac6104b82011-08-05 19:06:02 +0530499 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
500 RR(OVL_BA0(i));
501 RR(OVL_BA1(i));
502 RR(OVL_POSITION(i));
503 RR(OVL_SIZE(i));
504 RR(OVL_ATTRIBUTES(i));
505 RR(OVL_FIFO_THRESHOLD(i));
506 RR(OVL_ROW_INC(i));
507 RR(OVL_PIXEL_INC(i));
508 if (dss_has_feature(FEAT_PRELOAD))
509 RR(OVL_PRELOAD(i));
510 if (i == OMAP_DSS_GFX) {
511 RR(OVL_WINDOW_SKIP(i));
512 RR(OVL_TABLE_BA(i));
513 continue;
514 }
515 RR(OVL_FIR(i));
516 RR(OVL_PICTURE_SIZE(i));
517 RR(OVL_ACCU0(i));
518 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200519
Archit Tanejac6104b82011-08-05 19:06:02 +0530520 for (j = 0; j < 8; j++)
521 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200522
Archit Tanejac6104b82011-08-05 19:06:02 +0530523 for (j = 0; j < 8; j++)
524 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200525
Archit Tanejac6104b82011-08-05 19:06:02 +0530526 for (j = 0; j < 5; j++)
527 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200528
Archit Tanejac6104b82011-08-05 19:06:02 +0530529 if (dss_has_feature(FEAT_FIR_COEF_V)) {
530 for (j = 0; j < 8; j++)
531 RR(OVL_FIR_COEF_V(i, j));
532 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200533
Archit Tanejac6104b82011-08-05 19:06:02 +0530534 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
535 RR(OVL_BA0_UV(i));
536 RR(OVL_BA1_UV(i));
537 RR(OVL_FIR2(i));
538 RR(OVL_ACCU2_0(i));
539 RR(OVL_ACCU2_1(i));
540
541 for (j = 0; j < 8; j++)
542 RR(OVL_FIR_COEF_H2(i, j));
543
544 for (j = 0; j < 8; j++)
545 RR(OVL_FIR_COEF_HV2(i, j));
546
547 for (j = 0; j < 8; j++)
548 RR(OVL_FIR_COEF_V2(i, j));
549 }
550 if (dss_has_feature(FEAT_ATTR2))
551 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300552 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200553
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600554 if (dss_has_feature(FEAT_CORE_CLK_DIV))
555 RR(DIVISOR);
556
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200557 /* enable last, because LCD & DIGIT enable are here */
558 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000559 if (dss_has_feature(FEAT_MGR_LCD2))
560 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530561 if (dss_has_feature(FEAT_MGR_LCD3))
562 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200563 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300564 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200565
566 /*
567 * enable last so IRQs won't trigger before
568 * the context is fully restored
569 */
570 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300571
572 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200573}
574
575#undef SR
576#undef RR
577
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300578int dispc_runtime_get(void)
579{
580 int r;
581
582 DSSDBG("dispc_runtime_get\n");
583
584 r = pm_runtime_get_sync(&dispc.pdev->dev);
585 WARN_ON(r < 0);
586 return r < 0 ? r : 0;
587}
588
589void dispc_runtime_put(void)
590{
591 int r;
592
593 DSSDBG("dispc_runtime_put\n");
594
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200595 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300596 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300597}
598
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200599static u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200600{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530601 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200602}
603
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200604static u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200605{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200606 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
607 return 0;
608
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530609 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200610}
611
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200612static u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
Tomi Valkeinencb699202012-10-17 10:38:52 +0300613{
614 return mgr_desc[channel].sync_lost_irq;
615}
616
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530617u32 dispc_wb_get_framedone_irq(void)
618{
619 return DISPC_IRQ_FRAMEDONEWB;
620}
621
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200622static void dispc_mgr_enable(enum omap_channel channel, bool enable)
Laurent Pinchart03af8152016-04-18 03:09:48 +0300623{
624 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
625 /* flush posted write */
626 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
627}
Laurent Pinchart03af8152016-04-18 03:09:48 +0300628
629static bool dispc_mgr_is_enabled(enum omap_channel channel)
630{
631 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
632}
633
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200634static bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200635{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530636 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200637}
638
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200639static void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200640{
Luis de Bethencourt0bcfdba2015-10-15 13:29:38 +0100641 WARN_ON(!dispc_mgr_is_enabled(channel));
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300642 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200643
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530644 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200645
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530646 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200647}
648
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530649bool dispc_wb_go_busy(void)
650{
651 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
652}
653
654void dispc_wb_go(void)
655{
656 enum omap_plane plane = OMAP_DSS_WB;
657 bool enable, go;
658
659 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
660
661 if (!enable)
662 return;
663
664 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
665 if (go) {
666 DSSERR("GO bit not down for WB\n");
667 return;
668 }
669
670 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
671}
672
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300673static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200674{
Archit Taneja9b372c22011-05-06 11:45:49 +0530675 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200676}
677
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300678static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200679{
Archit Taneja9b372c22011-05-06 11:45:49 +0530680 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200681}
682
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300683static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200684{
Archit Taneja9b372c22011-05-06 11:45:49 +0530685 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200686}
687
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300688static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530689{
690 BUG_ON(plane == OMAP_DSS_GFX);
691
692 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
693}
694
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300695static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
696 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530697{
698 BUG_ON(plane == OMAP_DSS_GFX);
699
700 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
701}
702
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300703static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530704{
705 BUG_ON(plane == OMAP_DSS_GFX);
706
707 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
708}
709
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530710static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
711 int fir_vinc, int five_taps,
712 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200713{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530714 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200715 int i;
716
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530717 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
718 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200719
720 for (i = 0; i < 8; i++) {
721 u32 h, hv;
722
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530723 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
724 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
725 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
726 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
727 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
728 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
729 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
730 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200731
Amber Jain0d66cbb2011-05-19 19:47:54 +0530732 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300733 dispc_ovl_write_firh_reg(plane, i, h);
734 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530735 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300736 dispc_ovl_write_firh2_reg(plane, i, h);
737 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530738 }
739
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200740 }
741
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200742 if (five_taps) {
743 for (i = 0; i < 8; i++) {
744 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530745 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
746 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530747 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300748 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530749 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300750 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200751 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200752 }
753}
754
Archit Taneja6e5264b2012-09-11 12:04:47 +0530755
756static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
757 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200758{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200759#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
760
Archit Taneja6e5264b2012-09-11 12:04:47 +0530761 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
762 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
763 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
764 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
765 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200766
Archit Taneja6e5264b2012-09-11 12:04:47 +0530767 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200768
769#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200770}
771
Archit Taneja6e5264b2012-09-11 12:04:47 +0530772static void dispc_setup_color_conv_coef(void)
773{
774 int i;
775 int num_ovl = dss_feat_get_num_ovls();
Archit Taneja6e5264b2012-09-11 12:04:47 +0530776 const struct color_conv_coef ctbl_bt601_5_ovl = {
Tomi Valkeinen7d18bbe2015-11-04 17:10:52 +0200777 /* YUV -> RGB */
Archit Taneja6e5264b2012-09-11 12:04:47 +0530778 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
779 };
780 const struct color_conv_coef ctbl_bt601_5_wb = {
Tomi Valkeinen7d18bbe2015-11-04 17:10:52 +0200781 /* RGB -> YUV */
782 66, 129, 25, 112, -94, -18, -38, -74, 112, 0,
Archit Taneja6e5264b2012-09-11 12:04:47 +0530783 };
784
785 for (i = 1; i < num_ovl; i++)
786 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
787
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200788 if (dispc.feat->has_writeback)
789 dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
Archit Taneja6e5264b2012-09-11 12:04:47 +0530790}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200791
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300792static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200793{
Archit Taneja9b372c22011-05-06 11:45:49 +0530794 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200795}
796
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300797static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200798{
Archit Taneja9b372c22011-05-06 11:45:49 +0530799 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200800}
801
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300802static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530803{
804 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
805}
806
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300807static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530808{
809 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
810}
811
Archit Tanejad79db852012-09-22 12:30:17 +0530812static void dispc_ovl_set_pos(enum omap_plane plane,
813 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200814{
Archit Tanejad79db852012-09-22 12:30:17 +0530815 u32 val;
816
817 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
818 return;
819
820 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530821
822 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200823}
824
Archit Taneja78b687f2012-09-21 14:51:49 +0530825static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
826 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200827{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200828 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530829
Archit Taneja36d87d92012-07-28 22:59:03 +0530830 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530831 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
832 else
833 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200834}
835
Archit Taneja78b687f2012-09-21 14:51:49 +0530836static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
837 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200838{
839 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200840
841 BUG_ON(plane == OMAP_DSS_GFX);
842
843 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530844
Archit Taneja36d87d92012-07-28 22:59:03 +0530845 if (plane == OMAP_DSS_WB)
846 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
847 else
848 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200849}
850
Archit Taneja5b54ed32012-09-26 16:55:27 +0530851static void dispc_ovl_set_zorder(enum omap_plane plane,
852 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530853{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530854 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530855 return;
856
857 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
858}
859
860static void dispc_ovl_enable_zorder_planes(void)
861{
862 int i;
863
864 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
865 return;
866
867 for (i = 0; i < dss_feat_get_num_ovls(); i++)
868 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
869}
870
Archit Taneja5b54ed32012-09-26 16:55:27 +0530871static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
872 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100873{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530874 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100875 return;
876
Archit Taneja9b372c22011-05-06 11:45:49 +0530877 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100878}
879
Archit Taneja5b54ed32012-09-26 16:55:27 +0530880static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
881 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200882{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530883 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300884 int shift;
885
Archit Taneja5b54ed32012-09-26 16:55:27 +0530886 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100887 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530888
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300889 shift = shifts[plane];
890 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200891}
892
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300893static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200894{
Archit Taneja9b372c22011-05-06 11:45:49 +0530895 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200896}
897
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300898static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200899{
Archit Taneja9b372c22011-05-06 11:45:49 +0530900 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200901}
902
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300903static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200904 enum omap_color_mode color_mode)
905{
906 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530907 if (plane != OMAP_DSS_GFX) {
908 switch (color_mode) {
909 case OMAP_DSS_COLOR_NV12:
910 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530911 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530912 m = 0x1; break;
913 case OMAP_DSS_COLOR_RGBA16:
914 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530915 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530916 m = 0x4; break;
917 case OMAP_DSS_COLOR_ARGB16:
918 m = 0x5; break;
919 case OMAP_DSS_COLOR_RGB16:
920 m = 0x6; break;
921 case OMAP_DSS_COLOR_ARGB16_1555:
922 m = 0x7; break;
923 case OMAP_DSS_COLOR_RGB24U:
924 m = 0x8; break;
925 case OMAP_DSS_COLOR_RGB24P:
926 m = 0x9; break;
927 case OMAP_DSS_COLOR_YUV2:
928 m = 0xa; break;
929 case OMAP_DSS_COLOR_UYVY:
930 m = 0xb; break;
931 case OMAP_DSS_COLOR_ARGB32:
932 m = 0xc; break;
933 case OMAP_DSS_COLOR_RGBA32:
934 m = 0xd; break;
935 case OMAP_DSS_COLOR_RGBX32:
936 m = 0xe; break;
937 case OMAP_DSS_COLOR_XRGB16_1555:
938 m = 0xf; break;
939 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300940 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530941 }
942 } else {
943 switch (color_mode) {
944 case OMAP_DSS_COLOR_CLUT1:
945 m = 0x0; break;
946 case OMAP_DSS_COLOR_CLUT2:
947 m = 0x1; break;
948 case OMAP_DSS_COLOR_CLUT4:
949 m = 0x2; break;
950 case OMAP_DSS_COLOR_CLUT8:
951 m = 0x3; break;
952 case OMAP_DSS_COLOR_RGB12U:
953 m = 0x4; break;
954 case OMAP_DSS_COLOR_ARGB16:
955 m = 0x5; break;
956 case OMAP_DSS_COLOR_RGB16:
957 m = 0x6; break;
958 case OMAP_DSS_COLOR_ARGB16_1555:
959 m = 0x7; break;
960 case OMAP_DSS_COLOR_RGB24U:
961 m = 0x8; break;
962 case OMAP_DSS_COLOR_RGB24P:
963 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530964 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530965 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530966 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530967 m = 0xb; break;
968 case OMAP_DSS_COLOR_ARGB32:
969 m = 0xc; break;
970 case OMAP_DSS_COLOR_RGBA32:
971 m = 0xd; break;
972 case OMAP_DSS_COLOR_RGBX32:
973 m = 0xe; break;
974 case OMAP_DSS_COLOR_XRGB16_1555:
975 m = 0xf; break;
976 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300977 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530978 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200979 }
980
Archit Taneja9b372c22011-05-06 11:45:49 +0530981 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200982}
983
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530984static void dispc_ovl_configure_burst_type(enum omap_plane plane,
985 enum omap_dss_rotation_type rotation_type)
986{
987 if (dss_has_feature(FEAT_BURST_2D) == 0)
988 return;
989
990 if (rotation_type == OMAP_DSS_ROT_TILER)
991 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
992 else
993 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
994}
995
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200996static void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200997{
998 int shift;
999 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001000 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001001
1002 switch (plane) {
1003 case OMAP_DSS_GFX:
1004 shift = 8;
1005 break;
1006 case OMAP_DSS_VIDEO1:
1007 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +05301008 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001009 shift = 16;
1010 break;
1011 default:
1012 BUG();
1013 return;
1014 }
1015
Archit Taneja9b372c22011-05-06 11:45:49 +05301016 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +00001017 if (dss_has_feature(FEAT_MGR_LCD2)) {
1018 switch (channel) {
1019 case OMAP_DSS_CHANNEL_LCD:
1020 chan = 0;
1021 chan2 = 0;
1022 break;
1023 case OMAP_DSS_CHANNEL_DIGIT:
1024 chan = 1;
1025 chan2 = 0;
1026 break;
1027 case OMAP_DSS_CHANNEL_LCD2:
1028 chan = 0;
1029 chan2 = 1;
1030 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05301031 case OMAP_DSS_CHANNEL_LCD3:
1032 if (dss_has_feature(FEAT_MGR_LCD3)) {
1033 chan = 0;
1034 chan2 = 2;
1035 } else {
1036 BUG();
1037 return;
1038 }
1039 break;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +02001040 case OMAP_DSS_CHANNEL_WB:
1041 chan = 0;
1042 chan2 = 3;
1043 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001044 default:
1045 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001046 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001047 }
1048
1049 val = FLD_MOD(val, chan, shift, shift);
1050 val = FLD_MOD(val, chan2, 31, 30);
1051 } else {
1052 val = FLD_MOD(val, channel, shift, shift);
1053 }
Archit Taneja9b372c22011-05-06 11:45:49 +05301054 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001055}
1056
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001057static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
1058{
1059 int shift;
1060 u32 val;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001061
1062 switch (plane) {
1063 case OMAP_DSS_GFX:
1064 shift = 8;
1065 break;
1066 case OMAP_DSS_VIDEO1:
1067 case OMAP_DSS_VIDEO2:
1068 case OMAP_DSS_VIDEO3:
1069 shift = 16;
1070 break;
1071 default:
1072 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001073 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001074 }
1075
1076 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1077
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001078 if (FLD_GET(val, shift, shift) == 1)
1079 return OMAP_DSS_CHANNEL_DIGIT;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001080
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001081 if (!dss_has_feature(FEAT_MGR_LCD2))
1082 return OMAP_DSS_CHANNEL_LCD;
1083
1084 switch (FLD_GET(val, 31, 30)) {
1085 case 0:
1086 default:
1087 return OMAP_DSS_CHANNEL_LCD;
1088 case 1:
1089 return OMAP_DSS_CHANNEL_LCD2;
1090 case 2:
1091 return OMAP_DSS_CHANNEL_LCD3;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +02001092 case 3:
1093 return OMAP_DSS_CHANNEL_WB;
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001094 }
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001095}
1096
Archit Tanejad9ac7732012-09-22 12:38:19 +05301097void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1098{
1099 enum omap_plane plane = OMAP_DSS_WB;
1100
1101 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1102}
1103
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001104static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001105 enum omap_burst_size burst_size)
1106{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301107 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001108 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001109
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001110 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001111 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001112}
1113
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001114static void dispc_configure_burst_sizes(void)
1115{
1116 int i;
1117 const int burst_size = BURST_SIZE_X8;
1118
1119 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001120 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001121 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5b354af2015-11-04 17:10:48 +02001122 if (dispc.feat->has_writeback)
1123 dispc_ovl_set_burst_size(OMAP_DSS_WB, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001124}
1125
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001126static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001127{
1128 unsigned unit = dss_feat_get_burst_size_unit();
1129 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1130 return unit * 8;
1131}
1132
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02001133static enum omap_color_mode dispc_ovl_get_color_modes(enum omap_plane plane)
Tomi Valkeinenc2834002015-11-05 19:54:33 +02001134{
1135 return dss_feat_get_supported_color_modes(plane);
1136}
Tomi Valkeinenc2834002015-11-05 19:54:33 +02001137
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02001138static int dispc_get_num_ovls(void)
Tomi Valkeinenc2834002015-11-05 19:54:33 +02001139{
1140 return dss_feat_get_num_ovls();
1141}
Tomi Valkeinenc2834002015-11-05 19:54:33 +02001142
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001143static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001144{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301145 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001146 return;
1147
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301148 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001149}
1150
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001151static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001152 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001153{
1154 u32 coef_r, coef_g, coef_b;
1155
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301156 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001157 return;
1158
1159 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1160 FLD_VAL(coefs->rb, 9, 0);
1161 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1162 FLD_VAL(coefs->gb, 9, 0);
1163 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1164 FLD_VAL(coefs->bb, 9, 0);
1165
1166 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1167 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1168 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1169}
1170
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001171static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001172{
1173 u32 val;
1174
1175 BUG_ON(plane == OMAP_DSS_GFX);
1176
Archit Taneja9b372c22011-05-06 11:45:49 +05301177 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001178 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301179 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001180}
1181
Archit Tanejad79db852012-09-22 12:30:17 +05301182static void dispc_ovl_enable_replication(enum omap_plane plane,
1183 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001184{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301185 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001186 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001187
Archit Tanejad79db852012-09-22 12:30:17 +05301188 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1189 return;
1190
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001191 shift = shifts[plane];
1192 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001193}
1194
Archit Taneja8f366162012-04-16 12:53:44 +05301195static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301196 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001197{
1198 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301199
Archit Taneja33b89922012-11-14 13:50:15 +05301200 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1201 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1202
Archit Taneja702d1442011-05-06 11:45:50 +05301203 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001204}
1205
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001206static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001207{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001208 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001209 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301210 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001211 u32 unit;
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001212 int i;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001213
1214 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001215
Archit Tanejaa0acb552010-09-15 19:20:00 +05301216 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001217
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001218 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1219 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001220 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001221 dispc.fifo_size[fifo] = size;
1222
1223 /*
1224 * By default fifos are mapped directly to overlays, fifo 0 to
1225 * ovl 0, fifo 1 to ovl 1, etc.
1226 */
1227 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001228 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001229
1230 /*
1231 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1232 * causes problems with certain use cases, like using the tiler in 2D
1233 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1234 * giving GFX plane a larger fifo. WB but should work fine with a
1235 * smaller fifo.
1236 */
1237 if (dispc.feat->gfx_fifo_workaround) {
1238 u32 v;
1239
1240 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1241
1242 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1243 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1244 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1245 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1246
1247 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1248
1249 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1250 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1251 }
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001252
1253 /*
1254 * Setup default fifo thresholds.
1255 */
1256 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1257 u32 low, high;
1258 const bool use_fifomerge = false;
1259 const bool manual_update = false;
1260
1261 dispc_ovl_compute_fifo_thresholds(i, &low, &high,
1262 use_fifomerge, manual_update);
1263
1264 dispc_ovl_set_fifo_threshold(i, low, high);
1265 }
Tomi Valkeinen65e116e2015-11-04 17:10:49 +02001266
1267 if (dispc.feat->has_writeback) {
1268 u32 low, high;
1269 const bool use_fifomerge = false;
1270 const bool manual_update = false;
1271
1272 dispc_ovl_compute_fifo_thresholds(OMAP_DSS_WB, &low, &high,
1273 use_fifomerge, manual_update);
1274
1275 dispc_ovl_set_fifo_threshold(OMAP_DSS_WB, low, high);
1276 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001277}
1278
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001279static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001280{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001281 int fifo;
1282 u32 size = 0;
1283
1284 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1285 if (dispc.fifo_assignment[fifo] == plane)
1286 size += dispc.fifo_size[fifo];
1287 }
1288
1289 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001290}
1291
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001292void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001293{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301294 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001295 u32 unit;
1296
1297 unit = dss_feat_get_buffer_size_unit();
1298
1299 WARN_ON(low % unit != 0);
1300 WARN_ON(high % unit != 0);
1301
1302 low /= unit;
1303 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301304
Archit Taneja9b372c22011-05-06 11:45:49 +05301305 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1306 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1307
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001308 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001309 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301310 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001311 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301312 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001313 hi_start, hi_end) * unit,
1314 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001315
Archit Taneja9b372c22011-05-06 11:45:49 +05301316 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301317 FLD_VAL(high, hi_start, hi_end) |
1318 FLD_VAL(low, lo_start, lo_end));
Archit Taneja8bc65552013-12-17 16:40:21 +05301319
1320 /*
1321 * configure the preload to the pipeline's high threhold, if HT it's too
1322 * large for the preload field, set the threshold to the maximum value
1323 * that can be held by the preload register
1324 */
1325 if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
1326 plane != OMAP_DSS_WB)
1327 dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001328}
1329
1330void dispc_enable_fifomerge(bool enable)
1331{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001332 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1333 WARN_ON(enable);
1334 return;
1335 }
1336
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001337 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1338 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001339}
1340
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001341void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001342 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1343 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001344{
1345 /*
1346 * All sizes are in bytes. Both the buffer and burst are made of
1347 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1348 */
1349
1350 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001351 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1352 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001353
1354 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001355 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001356
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001357 if (use_fifomerge) {
1358 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001359 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001360 total_fifo_size += dispc_ovl_get_fifo_size(i);
1361 } else {
1362 total_fifo_size = ovl_fifo_size;
1363 }
1364
1365 /*
1366 * We use the same low threshold for both fifomerge and non-fifomerge
1367 * cases, but for fifomerge we calculate the high threshold using the
1368 * combined fifo size
1369 */
1370
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001371 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001372 *fifo_low = ovl_fifo_size - burst_size * 2;
1373 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301374 } else if (plane == OMAP_DSS_WB) {
1375 /*
1376 * Most optimal configuration for writeback is to push out data
1377 * to the interconnect the moment writeback pushes enough pixels
1378 * in the FIFO to form a burst
1379 */
1380 *fifo_low = 0;
1381 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001382 } else {
1383 *fifo_low = ovl_fifo_size - burst_size;
1384 *fifo_high = total_fifo_size - buf_unit;
1385 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001386}
1387
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001388static void dispc_ovl_set_mflag(enum omap_plane plane, bool enable)
1389{
1390 int bit;
1391
1392 if (plane == OMAP_DSS_GFX)
1393 bit = 14;
1394 else
1395 bit = 23;
1396
1397 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
1398}
1399
1400static void dispc_ovl_set_mflag_threshold(enum omap_plane plane,
1401 int low, int high)
1402{
1403 dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
1404 FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0));
1405}
1406
1407static void dispc_init_mflag(void)
1408{
1409 int i;
1410
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001411 /*
1412 * HACK: NV12 color format and MFLAG seem to have problems working
1413 * together: using two displays, and having an NV12 overlay on one of
1414 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
1415 * Changing MFLAG thresholds and PRELOAD to certain values seem to
1416 * remove the errors, but there doesn't seem to be a clear logic on
1417 * which values work and which not.
1418 *
1419 * As a work-around, set force MFLAG to always on.
1420 */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001421 dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001422 (1 << 0) | /* MFLAG_CTRL = force always on */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001423 (0 << 2)); /* MFLAG_START = disable */
1424
1425 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1426 u32 size = dispc_ovl_get_fifo_size(i);
1427 u32 unit = dss_feat_get_buffer_size_unit();
1428 u32 low, high;
1429
1430 dispc_ovl_set_mflag(i, true);
1431
1432 /*
1433 * Simulation team suggests below thesholds:
1434 * HT = fifosize * 5 / 8;
1435 * LT = fifosize * 4 / 8;
1436 */
1437
1438 low = size * 4 / 8 / unit;
1439 high = size * 5 / 8 / unit;
1440
1441 dispc_ovl_set_mflag_threshold(i, low, high);
1442 }
Tomi Valkeinenecb0b362015-11-04 17:10:50 +02001443
1444 if (dispc.feat->has_writeback) {
1445 u32 size = dispc_ovl_get_fifo_size(OMAP_DSS_WB);
1446 u32 unit = dss_feat_get_buffer_size_unit();
1447 u32 low, high;
1448
1449 dispc_ovl_set_mflag(OMAP_DSS_WB, true);
1450
1451 /*
1452 * Simulation team suggests below thesholds:
1453 * HT = fifosize * 5 / 8;
1454 * LT = fifosize * 4 / 8;
1455 */
1456
1457 low = size * 4 / 8 / unit;
1458 high = size * 5 / 8 / unit;
1459
1460 dispc_ovl_set_mflag_threshold(OMAP_DSS_WB, low, high);
1461 }
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001462}
1463
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001464static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301465 int hinc, int vinc,
1466 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001467{
1468 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001469
Amber Jain0d66cbb2011-05-19 19:47:54 +05301470 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1471 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301472
Amber Jain0d66cbb2011-05-19 19:47:54 +05301473 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1474 &hinc_start, &hinc_end);
1475 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1476 &vinc_start, &vinc_end);
1477 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1478 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301479
Amber Jain0d66cbb2011-05-19 19:47:54 +05301480 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1481 } else {
1482 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1483 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1484 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001485}
1486
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001487static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001488{
1489 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301490 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001491
Archit Taneja87a74842011-03-02 11:19:50 +05301492 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1493 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1494
1495 val = FLD_VAL(vaccu, vert_start, vert_end) |
1496 FLD_VAL(haccu, hor_start, hor_end);
1497
Archit Taneja9b372c22011-05-06 11:45:49 +05301498 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001499}
1500
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001501static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001502{
1503 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301504 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001505
Archit Taneja87a74842011-03-02 11:19:50 +05301506 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1507 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1508
1509 val = FLD_VAL(vaccu, vert_start, vert_end) |
1510 FLD_VAL(haccu, hor_start, hor_end);
1511
Archit Taneja9b372c22011-05-06 11:45:49 +05301512 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001513}
1514
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001515static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1516 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301517{
1518 u32 val;
1519
1520 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1521 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1522}
1523
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001524static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1525 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301526{
1527 u32 val;
1528
1529 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1530 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1531}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001532
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001533static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001534 u16 orig_width, u16 orig_height,
1535 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301536 bool five_taps, u8 rotation,
1537 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001538{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301539 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001540
Amber Jained14a3c2011-05-19 19:47:51 +05301541 fir_hinc = 1024 * orig_width / out_width;
1542 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001543
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301544 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1545 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001546 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301547}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001548
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301549static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1550 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1551 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1552{
1553 int h_accu2_0, h_accu2_1;
1554 int v_accu2_0, v_accu2_1;
1555 int chroma_hinc, chroma_vinc;
1556 int idx;
1557
1558 struct accu {
1559 s8 h0_m, h0_n;
1560 s8 h1_m, h1_n;
1561 s8 v0_m, v0_n;
1562 s8 v1_m, v1_n;
1563 };
1564
1565 const struct accu *accu_table;
1566 const struct accu *accu_val;
1567
1568 static const struct accu accu_nv12[4] = {
1569 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1570 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1571 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1572 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1573 };
1574
1575 static const struct accu accu_nv12_ilace[4] = {
1576 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1577 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1578 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1579 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1580 };
1581
1582 static const struct accu accu_yuv[4] = {
1583 { 0, 1, 0, 1, 0, 1, 0, 1 },
1584 { 0, 1, 0, 1, 0, 1, 0, 1 },
1585 { -1, 1, 0, 1, 0, 1, 0, 1 },
1586 { 0, 1, 0, 1, -1, 1, 0, 1 },
1587 };
1588
1589 switch (rotation) {
1590 case OMAP_DSS_ROT_0:
1591 idx = 0;
1592 break;
1593 case OMAP_DSS_ROT_90:
1594 idx = 1;
1595 break;
1596 case OMAP_DSS_ROT_180:
1597 idx = 2;
1598 break;
1599 case OMAP_DSS_ROT_270:
1600 idx = 3;
1601 break;
1602 default:
1603 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001604 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301605 }
1606
1607 switch (color_mode) {
1608 case OMAP_DSS_COLOR_NV12:
1609 if (ilace)
1610 accu_table = accu_nv12_ilace;
1611 else
1612 accu_table = accu_nv12;
1613 break;
1614 case OMAP_DSS_COLOR_YUV2:
1615 case OMAP_DSS_COLOR_UYVY:
1616 accu_table = accu_yuv;
1617 break;
1618 default:
1619 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001620 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301621 }
1622
1623 accu_val = &accu_table[idx];
1624
1625 chroma_hinc = 1024 * orig_width / out_width;
1626 chroma_vinc = 1024 * orig_height / out_height;
1627
1628 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1629 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1630 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1631 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1632
1633 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1634 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1635}
1636
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001637static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301638 u16 orig_width, u16 orig_height,
1639 u16 out_width, u16 out_height,
1640 bool ilace, bool five_taps,
1641 bool fieldmode, enum omap_color_mode color_mode,
1642 u8 rotation)
1643{
1644 int accu0 = 0;
1645 int accu1 = 0;
1646 u32 l;
1647
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001648 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301649 out_width, out_height, five_taps,
1650 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301651 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001652
Archit Taneja87a74842011-03-02 11:19:50 +05301653 /* RESIZEENABLE and VERTICALTAPS */
1654 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301655 l |= (orig_width != out_width) ? (1 << 5) : 0;
1656 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001657 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301658
1659 /* VRESIZECONF and HRESIZECONF */
1660 if (dss_has_feature(FEAT_RESIZECONF)) {
1661 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301662 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1663 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301664 }
1665
1666 /* LINEBUFFERSPLIT */
1667 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1668 l &= ~(0x1 << 22);
1669 l |= five_taps ? (1 << 22) : 0;
1670 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001671
Archit Taneja9b372c22011-05-06 11:45:49 +05301672 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001673
1674 /*
1675 * field 0 = even field = bottom field
1676 * field 1 = odd field = top field
1677 */
1678 if (ilace && !fieldmode) {
1679 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301680 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001681 if (accu0 >= 1024/2) {
1682 accu1 = 1024/2;
1683 accu0 -= accu1;
1684 }
1685 }
1686
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001687 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1688 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001689}
1690
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001691static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301692 u16 orig_width, u16 orig_height,
1693 u16 out_width, u16 out_height,
1694 bool ilace, bool five_taps,
1695 bool fieldmode, enum omap_color_mode color_mode,
1696 u8 rotation)
1697{
1698 int scale_x = out_width != orig_width;
1699 int scale_y = out_height != orig_height;
Andrew F. Davis0cac5b62016-07-01 09:27:21 -05001700 bool chroma_upscale = plane != OMAP_DSS_WB;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301701
1702 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1703 return;
1704 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1705 color_mode != OMAP_DSS_COLOR_UYVY &&
1706 color_mode != OMAP_DSS_COLOR_NV12)) {
1707 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301708 if (plane != OMAP_DSS_WB)
1709 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301710 return;
1711 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001712
1713 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1714 out_height, ilace, color_mode, rotation);
1715
Amber Jain0d66cbb2011-05-19 19:47:54 +05301716 switch (color_mode) {
1717 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301718 if (chroma_upscale) {
1719 /* UV is subsampled by 2 horizontally and vertically */
1720 orig_height >>= 1;
1721 orig_width >>= 1;
1722 } else {
1723 /* UV is downsampled by 2 horizontally and vertically */
1724 orig_height <<= 1;
1725 orig_width <<= 1;
1726 }
1727
Amber Jain0d66cbb2011-05-19 19:47:54 +05301728 break;
1729 case OMAP_DSS_COLOR_YUV2:
1730 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301731 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301732 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301733 rotation == OMAP_DSS_ROT_180) {
1734 if (chroma_upscale)
1735 /* UV is subsampled by 2 horizontally */
1736 orig_width >>= 1;
1737 else
1738 /* UV is downsampled by 2 horizontally */
1739 orig_width <<= 1;
1740 }
1741
Amber Jain0d66cbb2011-05-19 19:47:54 +05301742 /* must use FIR for YUV422 if rotated */
1743 if (rotation != OMAP_DSS_ROT_0)
1744 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301745
Amber Jain0d66cbb2011-05-19 19:47:54 +05301746 break;
1747 default:
1748 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001749 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301750 }
1751
1752 if (out_width != orig_width)
1753 scale_x = true;
1754 if (out_height != orig_height)
1755 scale_y = true;
1756
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001757 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301758 out_width, out_height, five_taps,
1759 rotation, DISPC_COLOR_COMPONENT_UV);
1760
Archit Taneja2a5561b2012-07-16 16:37:45 +05301761 if (plane != OMAP_DSS_WB)
1762 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1763 (scale_x || scale_y) ? 1 : 0, 8, 8);
1764
Amber Jain0d66cbb2011-05-19 19:47:54 +05301765 /* set H scaling */
1766 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1767 /* set V scaling */
1768 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301769}
1770
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001771static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301772 u16 orig_width, u16 orig_height,
1773 u16 out_width, u16 out_height,
1774 bool ilace, bool five_taps,
1775 bool fieldmode, enum omap_color_mode color_mode,
1776 u8 rotation)
1777{
1778 BUG_ON(plane == OMAP_DSS_GFX);
1779
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001780 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301781 orig_width, orig_height,
1782 out_width, out_height,
1783 ilace, five_taps,
1784 fieldmode, color_mode,
1785 rotation);
1786
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001787 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301788 orig_width, orig_height,
1789 out_width, out_height,
1790 ilace, five_taps,
1791 fieldmode, color_mode,
1792 rotation);
1793}
1794
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001795static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Archit Tanejac35eeb22013-03-26 19:15:24 +05301796 enum omap_dss_rotation_type rotation_type,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001797 bool mirroring, enum omap_color_mode color_mode)
1798{
Archit Taneja87a74842011-03-02 11:19:50 +05301799 bool row_repeat = false;
1800 int vidrot = 0;
1801
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001802 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1803 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001804
1805 if (mirroring) {
1806 switch (rotation) {
1807 case OMAP_DSS_ROT_0:
1808 vidrot = 2;
1809 break;
1810 case OMAP_DSS_ROT_90:
1811 vidrot = 1;
1812 break;
1813 case OMAP_DSS_ROT_180:
1814 vidrot = 0;
1815 break;
1816 case OMAP_DSS_ROT_270:
1817 vidrot = 3;
1818 break;
1819 }
1820 } else {
1821 switch (rotation) {
1822 case OMAP_DSS_ROT_0:
1823 vidrot = 0;
1824 break;
1825 case OMAP_DSS_ROT_90:
1826 vidrot = 1;
1827 break;
1828 case OMAP_DSS_ROT_180:
1829 vidrot = 2;
1830 break;
1831 case OMAP_DSS_ROT_270:
1832 vidrot = 3;
1833 break;
1834 }
1835 }
1836
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001837 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301838 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001839 else
Archit Taneja87a74842011-03-02 11:19:50 +05301840 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001841 }
Archit Taneja87a74842011-03-02 11:19:50 +05301842
Tomi Valkeinen3397cc62015-04-09 13:51:30 +03001843 /*
1844 * OMAP4/5 Errata i631:
1845 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
1846 * rows beyond the framebuffer, which may cause OCP error.
1847 */
1848 if (color_mode == OMAP_DSS_COLOR_NV12 &&
1849 rotation_type != OMAP_DSS_ROT_TILER)
1850 vidrot = 1;
1851
Archit Taneja9b372c22011-05-06 11:45:49 +05301852 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301853 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301854 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1855 row_repeat ? 1 : 0, 18, 18);
Archit Tanejac35eeb22013-03-26 19:15:24 +05301856
1857 if (color_mode == OMAP_DSS_COLOR_NV12) {
1858 bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
1859 (rotation == OMAP_DSS_ROT_0 ||
1860 rotation == OMAP_DSS_ROT_180);
1861 /* DOUBLESTRIDE */
1862 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
1863 }
1864
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001865}
1866
1867static int color_mode_to_bpp(enum omap_color_mode color_mode)
1868{
1869 switch (color_mode) {
1870 case OMAP_DSS_COLOR_CLUT1:
1871 return 1;
1872 case OMAP_DSS_COLOR_CLUT2:
1873 return 2;
1874 case OMAP_DSS_COLOR_CLUT4:
1875 return 4;
1876 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301877 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001878 return 8;
1879 case OMAP_DSS_COLOR_RGB12U:
1880 case OMAP_DSS_COLOR_RGB16:
1881 case OMAP_DSS_COLOR_ARGB16:
1882 case OMAP_DSS_COLOR_YUV2:
1883 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301884 case OMAP_DSS_COLOR_RGBA16:
1885 case OMAP_DSS_COLOR_RGBX16:
1886 case OMAP_DSS_COLOR_ARGB16_1555:
1887 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001888 return 16;
1889 case OMAP_DSS_COLOR_RGB24P:
1890 return 24;
1891 case OMAP_DSS_COLOR_RGB24U:
1892 case OMAP_DSS_COLOR_ARGB32:
1893 case OMAP_DSS_COLOR_RGBA32:
1894 case OMAP_DSS_COLOR_RGBX32:
1895 return 32;
1896 default:
1897 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001898 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001899 }
1900}
1901
1902static s32 pixinc(int pixels, u8 ps)
1903{
1904 if (pixels == 1)
1905 return 1;
1906 else if (pixels > 1)
1907 return 1 + (pixels - 1) * ps;
1908 else if (pixels < 0)
1909 return 1 - (-pixels + 1) * ps;
1910 else
1911 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001912 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001913}
1914
1915static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1916 u16 screen_width,
1917 u16 width, u16 height,
1918 enum omap_color_mode color_mode, bool fieldmode,
1919 unsigned int field_offset,
1920 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301921 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001922{
1923 u8 ps;
1924
1925 /* FIXME CLUT formats */
1926 switch (color_mode) {
1927 case OMAP_DSS_COLOR_CLUT1:
1928 case OMAP_DSS_COLOR_CLUT2:
1929 case OMAP_DSS_COLOR_CLUT4:
1930 case OMAP_DSS_COLOR_CLUT8:
1931 BUG();
1932 return;
1933 case OMAP_DSS_COLOR_YUV2:
1934 case OMAP_DSS_COLOR_UYVY:
1935 ps = 4;
1936 break;
1937 default:
1938 ps = color_mode_to_bpp(color_mode) / 8;
1939 break;
1940 }
1941
1942 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1943 width, height);
1944
1945 /*
1946 * field 0 = even field = bottom field
1947 * field 1 = odd field = top field
1948 */
1949 switch (rotation + mirror * 4) {
1950 case OMAP_DSS_ROT_0:
1951 case OMAP_DSS_ROT_180:
1952 /*
1953 * If the pixel format is YUV or UYVY divide the width
1954 * of the image by 2 for 0 and 180 degree rotation.
1955 */
1956 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1957 color_mode == OMAP_DSS_COLOR_UYVY)
1958 width = width >> 1;
1959 case OMAP_DSS_ROT_90:
1960 case OMAP_DSS_ROT_270:
1961 *offset1 = 0;
1962 if (field_offset)
1963 *offset0 = field_offset * screen_width * ps;
1964 else
1965 *offset0 = 0;
1966
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301967 *row_inc = pixinc(1 +
1968 (y_predecim * screen_width - x_predecim * width) +
1969 (fieldmode ? screen_width : 0), ps);
1970 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001971 break;
1972
1973 case OMAP_DSS_ROT_0 + 4:
1974 case OMAP_DSS_ROT_180 + 4:
1975 /* If the pixel format is YUV or UYVY divide the width
1976 * of the image by 2 for 0 degree and 180 degree
1977 */
1978 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1979 color_mode == OMAP_DSS_COLOR_UYVY)
1980 width = width >> 1;
1981 case OMAP_DSS_ROT_90 + 4:
1982 case OMAP_DSS_ROT_270 + 4:
1983 *offset1 = 0;
1984 if (field_offset)
1985 *offset0 = field_offset * screen_width * ps;
1986 else
1987 *offset0 = 0;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301988 *row_inc = pixinc(1 -
1989 (y_predecim * screen_width + x_predecim * width) -
1990 (fieldmode ? screen_width : 0), ps);
1991 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001992 break;
1993
1994 default:
1995 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001996 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001997 }
1998}
1999
2000static void calc_dma_rotation_offset(u8 rotation, bool mirror,
2001 u16 screen_width,
2002 u16 width, u16 height,
2003 enum omap_color_mode color_mode, bool fieldmode,
2004 unsigned int field_offset,
2005 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302006 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002007{
2008 u8 ps;
2009 u16 fbw, fbh;
2010
2011 /* FIXME CLUT formats */
2012 switch (color_mode) {
2013 case OMAP_DSS_COLOR_CLUT1:
2014 case OMAP_DSS_COLOR_CLUT2:
2015 case OMAP_DSS_COLOR_CLUT4:
2016 case OMAP_DSS_COLOR_CLUT8:
2017 BUG();
2018 return;
2019 default:
2020 ps = color_mode_to_bpp(color_mode) / 8;
2021 break;
2022 }
2023
2024 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
2025 width, height);
2026
2027 /* width & height are overlay sizes, convert to fb sizes */
2028
2029 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
2030 fbw = width;
2031 fbh = height;
2032 } else {
2033 fbw = height;
2034 fbh = width;
2035 }
2036
2037 /*
2038 * field 0 = even field = bottom field
2039 * field 1 = odd field = top field
2040 */
2041 switch (rotation + mirror * 4) {
2042 case OMAP_DSS_ROT_0:
2043 *offset1 = 0;
2044 if (field_offset)
2045 *offset0 = *offset1 + field_offset * screen_width * ps;
2046 else
2047 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302048 *row_inc = pixinc(1 +
2049 (y_predecim * screen_width - fbw * x_predecim) +
2050 (fieldmode ? screen_width : 0), ps);
2051 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2052 color_mode == OMAP_DSS_COLOR_UYVY)
2053 *pix_inc = pixinc(x_predecim, 2 * ps);
2054 else
2055 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002056 break;
2057 case OMAP_DSS_ROT_90:
2058 *offset1 = screen_width * (fbh - 1) * ps;
2059 if (field_offset)
2060 *offset0 = *offset1 + field_offset * ps;
2061 else
2062 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302063 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
2064 y_predecim + (fieldmode ? 1 : 0), ps);
2065 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002066 break;
2067 case OMAP_DSS_ROT_180:
2068 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
2069 if (field_offset)
2070 *offset0 = *offset1 - field_offset * screen_width * ps;
2071 else
2072 *offset0 = *offset1;
2073 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302074 (y_predecim * screen_width - fbw * x_predecim) -
2075 (fieldmode ? screen_width : 0), ps);
2076 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2077 color_mode == OMAP_DSS_COLOR_UYVY)
2078 *pix_inc = pixinc(-x_predecim, 2 * ps);
2079 else
2080 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002081 break;
2082 case OMAP_DSS_ROT_270:
2083 *offset1 = (fbw - 1) * ps;
2084 if (field_offset)
2085 *offset0 = *offset1 - field_offset * ps;
2086 else
2087 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302088 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
2089 y_predecim - (fieldmode ? 1 : 0), ps);
2090 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002091 break;
2092
2093 /* mirroring */
2094 case OMAP_DSS_ROT_0 + 4:
2095 *offset1 = (fbw - 1) * ps;
2096 if (field_offset)
2097 *offset0 = *offset1 + field_offset * screen_width * ps;
2098 else
2099 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302100 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002101 (fieldmode ? screen_width : 0),
2102 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302103 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2104 color_mode == OMAP_DSS_COLOR_UYVY)
2105 *pix_inc = pixinc(-x_predecim, 2 * ps);
2106 else
2107 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002108 break;
2109
2110 case OMAP_DSS_ROT_90 + 4:
2111 *offset1 = 0;
2112 if (field_offset)
2113 *offset0 = *offset1 + field_offset * ps;
2114 else
2115 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302116 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
2117 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002118 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302119 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002120 break;
2121
2122 case OMAP_DSS_ROT_180 + 4:
2123 *offset1 = screen_width * (fbh - 1) * ps;
2124 if (field_offset)
2125 *offset0 = *offset1 - field_offset * screen_width * ps;
2126 else
2127 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302128 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002129 (fieldmode ? screen_width : 0),
2130 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302131 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2132 color_mode == OMAP_DSS_COLOR_UYVY)
2133 *pix_inc = pixinc(x_predecim, 2 * ps);
2134 else
2135 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002136 break;
2137
2138 case OMAP_DSS_ROT_270 + 4:
2139 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
2140 if (field_offset)
2141 *offset0 = *offset1 - field_offset * ps;
2142 else
2143 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302144 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
2145 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002146 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302147 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002148 break;
2149
2150 default:
2151 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002152 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002153 }
2154}
2155
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302156static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
2157 enum omap_color_mode color_mode, bool fieldmode,
2158 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
2159 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
2160{
2161 u8 ps;
2162
2163 switch (color_mode) {
2164 case OMAP_DSS_COLOR_CLUT1:
2165 case OMAP_DSS_COLOR_CLUT2:
2166 case OMAP_DSS_COLOR_CLUT4:
2167 case OMAP_DSS_COLOR_CLUT8:
2168 BUG();
2169 return;
2170 default:
2171 ps = color_mode_to_bpp(color_mode) / 8;
2172 break;
2173 }
2174
2175 DSSDBG("scrw %d, width %d\n", screen_width, width);
2176
2177 /*
2178 * field 0 = even field = bottom field
2179 * field 1 = odd field = top field
2180 */
2181 *offset1 = 0;
2182 if (field_offset)
2183 *offset0 = *offset1 + field_offset * screen_width * ps;
2184 else
2185 *offset0 = *offset1;
2186 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
2187 (fieldmode ? screen_width : 0), ps);
2188 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2189 color_mode == OMAP_DSS_COLOR_UYVY)
2190 *pix_inc = pixinc(x_predecim, 2 * ps);
2191 else
2192 *pix_inc = pixinc(x_predecim, ps);
2193}
2194
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302195/*
2196 * This function is used to avoid synclosts in OMAP3, because of some
2197 * undocumented horizontal position and timing related limitations.
2198 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002199static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002200 const struct videomode *vm, u16 pos_x,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002201 u16 width, u16 height, u16 out_width, u16 out_height,
2202 bool five_taps)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302203{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002204 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302205 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302206 static const u8 limits[3] = { 8, 10, 20 };
2207 u64 val, blank;
2208 int i;
2209
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002210 nonactive = vm->hactive + vm->hfront_porch + vm->hsync_len +
2211 vm->hback_porch - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302212
2213 i = 0;
2214 if (out_height < height)
2215 i++;
2216 if (out_width < width)
2217 i++;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002218 blank = div_u64((u64)(vm->hback_porch + vm->hsync_len + vm->hfront_porch) *
Peter Ujfalusi0a30e152016-09-22 14:06:49 +03002219 lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302220 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2221 if (blank <= limits[i])
2222 return -EINVAL;
2223
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002224 /* FIXME add checks for 3-tap filter once the limitations are known */
2225 if (!five_taps)
2226 return 0;
2227
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302228 /*
2229 * Pixel data should be prepared before visible display point starts.
2230 * So, atleast DS-2 lines must have already been fetched by DISPC
2231 * during nonactive - pos_x period.
2232 */
2233 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2234 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002235 val, max(0, ds - 2) * width);
2236 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302237 return -EINVAL;
2238
2239 /*
2240 * All lines need to be refilled during the nonactive period of which
2241 * only one line can be loaded during the active period. So, atleast
2242 * DS - 1 lines should be loaded during nonactive period.
2243 */
2244 val = div_u64((u64)nonactive * lclk, pclk);
2245 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002246 val, max(0, ds - 1) * width);
2247 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302248 return -EINVAL;
2249
2250 return 0;
2251}
2252
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002253static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002254 const struct videomode *vm, u16 width,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302255 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002256 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002257{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302258 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302259 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002260
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302261 if (height <= out_height && width <= out_width)
2262 return (unsigned long) pclk;
2263
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002264 if (height > out_height) {
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002265 unsigned int ppl = vm->hactive;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002266
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002267 tmp = (u64)pclk * height * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002268 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302269 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002270
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002271 if (height > 2 * out_height) {
2272 if (ppl == out_width)
2273 return 0;
2274
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002275 tmp = (u64)pclk * (height - 2 * out_height) * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002276 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302277 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002278 }
2279 }
2280
2281 if (width > out_width) {
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002282 tmp = (u64)pclk * width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002283 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302284 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002285
2286 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302287 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002288 }
2289
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302290 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002291}
2292
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002293static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302294 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302295{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302296 if (height > out_height && width > out_width)
2297 return pclk * 4;
2298 else
2299 return pclk * 2;
2300}
2301
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002302static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302303 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002304{
2305 unsigned int hf, vf;
2306
2307 /*
2308 * FIXME how to determine the 'A' factor
2309 * for the no downscaling case ?
2310 */
2311
2312 if (width > 3 * out_width)
2313 hf = 4;
2314 else if (width > 2 * out_width)
2315 hf = 3;
2316 else if (width > out_width)
2317 hf = 2;
2318 else
2319 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002320 if (height > out_height)
2321 vf = 2;
2322 else
2323 vf = 1;
2324
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302325 return pclk * vf * hf;
2326}
2327
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002328static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302329 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302330{
Archit Taneja8ba85302012-09-26 17:00:37 +05302331 /*
2332 * If the overlay/writeback is in mem to mem mode, there are no
2333 * downscaling limitations with respect to pixel clock, return 1 as
2334 * required core clock to represent that we have sufficient enough
2335 * core clock to do maximum downscaling
2336 */
2337 if (mem_to_mem)
2338 return 1;
2339
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302340 if (width > out_width)
2341 return DIV_ROUND_UP(pclk, out_width) * width;
2342 else
2343 return pclk;
2344}
2345
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002346static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002347 const struct videomode *vm,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302348 u16 width, u16 height, u16 out_width, u16 out_height,
2349 enum omap_color_mode color_mode, bool *five_taps,
2350 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302351 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302352{
2353 int error;
2354 u16 in_width, in_height;
2355 int min_factor = min(*decim_x, *decim_y);
2356 const int maxsinglelinewidth =
2357 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302358
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302359 *five_taps = false;
2360
2361 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002362 in_height = height / *decim_y;
2363 in_width = width / *decim_x;
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002364 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302365 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302366 error = (in_width > maxsinglelinewidth || !*core_clk ||
2367 *core_clk > dispc_core_clk_rate());
2368 if (error) {
2369 if (*decim_x == *decim_y) {
2370 *decim_x = min_factor;
2371 ++*decim_y;
2372 } else {
2373 swap(*decim_x, *decim_y);
2374 if (*decim_x < *decim_y)
2375 ++*decim_x;
2376 }
2377 }
2378 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2379
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002380 if (error) {
2381 DSSERR("failed to find scaling settings\n");
2382 return -EINVAL;
2383 }
2384
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302385 if (in_width > maxsinglelinewidth) {
2386 DSSERR("Cannot scale max input width exceeded");
2387 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302388 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302389 return 0;
2390}
2391
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002392static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002393 const struct videomode *vm,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302394 u16 width, u16 height, u16 out_width, u16 out_height,
2395 enum omap_color_mode color_mode, bool *five_taps,
2396 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302397 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302398{
2399 int error;
2400 u16 in_width, in_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302401 const int maxsinglelinewidth =
2402 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2403
2404 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002405 in_height = height / *decim_y;
2406 in_width = width / *decim_x;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002407 *five_taps = in_height > out_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302408
2409 if (in_width > maxsinglelinewidth)
2410 if (in_height > out_height &&
2411 in_height < out_height * 2)
2412 *five_taps = false;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002413again:
2414 if (*five_taps)
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002415 *core_clk = calc_core_clk_five_taps(pclk, vm,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002416 in_width, in_height, out_width,
2417 out_height, color_mode);
2418 else
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002419 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302420 in_height, out_width, out_height,
2421 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302422
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002423 error = check_horiz_timing_omap3(pclk, lclk, vm,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002424 pos_x, in_width, in_height, out_width,
2425 out_height, *five_taps);
2426 if (error && *five_taps) {
2427 *five_taps = false;
2428 goto again;
2429 }
2430
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302431 error = (error || in_width > maxsinglelinewidth * 2 ||
2432 (in_width > maxsinglelinewidth && *five_taps) ||
2433 !*core_clk || *core_clk > dispc_core_clk_rate());
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002434
2435 if (!error) {
2436 /* verify that we're inside the limits of scaler */
2437 if (in_width / 4 > out_width)
2438 error = 1;
2439
2440 if (*five_taps) {
2441 if (in_height / 4 > out_height)
2442 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302443 } else {
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002444 if (in_height / 2 > out_height)
2445 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302446 }
2447 }
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002448
Tomi Valkeinen7059e3d2015-04-10 12:48:38 +03002449 if (error)
2450 ++*decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302451 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2452
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002453 if (error) {
2454 DSSERR("failed to find scaling settings\n");
2455 return -EINVAL;
2456 }
2457
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002458 if (check_horiz_timing_omap3(pclk, lclk, vm, pos_x, in_width,
Tomi Valkeinenf5a73482015-03-17 15:31:09 +02002459 in_height, out_width, out_height, *five_taps)) {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302460 DSSERR("horizontal timing too tight\n");
2461 return -EINVAL;
2462 }
2463
2464 if (in_width > (maxsinglelinewidth * 2)) {
2465 DSSERR("Cannot setup scaling");
2466 DSSERR("width exceeds maximum width possible");
2467 return -EINVAL;
2468 }
2469
2470 if (in_width > maxsinglelinewidth && *five_taps) {
2471 DSSERR("cannot setup scaling with five taps");
2472 return -EINVAL;
2473 }
2474 return 0;
2475}
2476
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002477static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002478 const struct videomode *vm,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302479 u16 width, u16 height, u16 out_width, u16 out_height,
2480 enum omap_color_mode color_mode, bool *five_taps,
2481 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302482 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302483{
2484 u16 in_width, in_width_max;
2485 int decim_x_min = *decim_x;
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002486 u16 in_height = height / *decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302487 const int maxsinglelinewidth =
2488 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302489 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302490
Archit Taneja5d501082012-11-07 11:45:02 +05302491 if (mem_to_mem) {
2492 in_width_max = out_width * maxdownscale;
2493 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302494 in_width_max = dispc_core_clk_rate() /
2495 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302496 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302497
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302498 *decim_x = DIV_ROUND_UP(width, in_width_max);
2499
2500 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2501 if (*decim_x > *x_predecim)
2502 return -EINVAL;
2503
2504 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002505 in_width = width / *decim_x;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302506 } while (*decim_x <= *x_predecim &&
2507 in_width > maxsinglelinewidth && ++*decim_x);
2508
2509 if (in_width > maxsinglelinewidth) {
2510 DSSERR("Cannot scale width exceeds max line width");
2511 return -EINVAL;
2512 }
2513
Jyri Sarha1b30ab02017-02-08 16:08:06 +02002514 if (*decim_x > 4 && color_mode != OMAP_DSS_COLOR_NV12) {
2515 /*
2516 * Let's disable all scaling that requires horizontal
2517 * decimation with higher factor than 4, until we have
2518 * better estimates of what we can and can not
2519 * do. However, NV12 color format appears to work Ok
2520 * with all decimation factors.
2521 *
2522 * When decimating horizontally by more that 4 the dss
2523 * is not able to fetch the data in burst mode. When
2524 * this happens it is hard to tell if there enough
2525 * bandwidth. Despite what theory says this appears to
2526 * be true also for 16-bit color formats.
2527 */
2528 DSSERR("Not enough bandwidth, too much downscaling (x-decimation factor %d > 4)", *decim_x);
2529
2530 return -EINVAL;
2531 }
2532
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002533 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302534 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302535 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002536}
2537
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002538#define DIV_FRAC(dividend, divisor) \
2539 ((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))
2540
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002541static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302542 enum omap_overlay_caps caps,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002543 const struct videomode *vm,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302544 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302545 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302546 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302547 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302548{
Archit Taneja0373cac2011-09-08 13:25:17 +05302549 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302550 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302551 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302552 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302553
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002554 if (width == out_width && height == out_height)
2555 return 0;
2556
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002557 if (!mem_to_mem && (pclk == 0 || vm->pixelclock == 0)) {
Tomi Valkeinen4e1d3ca2014-10-03 15:14:09 +00002558 DSSERR("cannot calculate scaling settings: pclk is zero\n");
2559 return -EINVAL;
2560 }
2561
Archit Taneja5b54ed32012-09-26 16:55:27 +05302562 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002563 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302564
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002565 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302566 *x_predecim = *y_predecim = 1;
2567 } else {
2568 *x_predecim = max_decim_limit;
2569 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2570 dss_has_feature(FEAT_BURST_2D)) ?
2571 2 : max_decim_limit;
2572 }
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302573
2574 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2575 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2576 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2577 color_mode == OMAP_DSS_COLOR_CLUT8) {
2578 *x_predecim = 1;
2579 *y_predecim = 1;
2580 *five_taps = false;
2581 return 0;
2582 }
2583
2584 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2585 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2586
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302587 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302588 return -EINVAL;
2589
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302590 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302591 return -EINVAL;
2592
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002593 ret = dispc.feat->calc_scaling(pclk, lclk, vm, width, height,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302594 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302595 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2596 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302597 if (ret)
2598 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302599
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002600 DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
2601 width, height,
2602 out_width, out_height,
2603 out_width / width, DIV_FRAC(out_width, width),
2604 out_height / height, DIV_FRAC(out_height, height),
2605
2606 decim_x, decim_y,
2607 width / decim_x, height / decim_y,
2608 out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
2609 out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),
2610
2611 *five_taps ? 5 : 3,
2612 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302613
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302614 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302615 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302616 "required core clk rate = %lu Hz, "
2617 "current core clk rate = %lu Hz\n",
2618 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302619 return -EINVAL;
2620 }
2621
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302622 *x_predecim = decim_x;
2623 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302624 return 0;
2625}
2626
Archit Taneja84a880f2012-09-26 16:57:37 +05302627static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302628 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2629 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2630 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2631 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2632 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002633 bool replication, const struct videomode *vm,
Archit Taneja8ba85302012-09-26 17:00:37 +05302634 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002635{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302636 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002637 bool fieldmode = false;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302638 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002639 unsigned offset0, offset1;
2640 s32 row_inc;
2641 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302642 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002643 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302644 u16 in_height = height;
2645 u16 in_width = width;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302646 int x_predecim = 1, y_predecim = 1;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002647 bool ilace = !!(vm->flags & DISPLAY_FLAGS_INTERLACED);
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002648 unsigned long pclk = dispc_plane_pclk_rate(plane);
2649 unsigned long lclk = dispc_plane_lclk_rate(plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002650
Tomi Valkeinene5666582014-11-28 14:34:15 +02002651 if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002652 return -EINVAL;
2653
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002654 switch (color_mode) {
2655 case OMAP_DSS_COLOR_YUV2:
2656 case OMAP_DSS_COLOR_UYVY:
2657 case OMAP_DSS_COLOR_NV12:
2658 if (in_width & 1) {
2659 DSSERR("input width %d is not even for YUV format\n",
2660 in_width);
2661 return -EINVAL;
2662 }
2663 break;
2664
2665 default:
2666 break;
2667 }
2668
Archit Taneja84a880f2012-09-26 16:57:37 +05302669 out_width = out_width == 0 ? width : out_width;
2670 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002671
Archit Taneja84a880f2012-09-26 16:57:37 +05302672 if (ilace && height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002673 fieldmode = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002674
2675 if (ilace) {
2676 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302677 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302678 pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302679 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002680
2681 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302682 "out_height %d\n", in_height, pos_y,
2683 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002684 }
2685
Archit Taneja84a880f2012-09-26 16:57:37 +05302686 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302687 return -EINVAL;
2688
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002689 r = dispc_ovl_calc_scaling(pclk, lclk, caps, vm, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302690 in_height, out_width, out_height, color_mode,
2691 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302692 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302693 if (r)
2694 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002695
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002696 in_width = in_width / x_predecim;
2697 in_height = in_height / y_predecim;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302698
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002699 if (x_predecim > 1 || y_predecim > 1)
2700 DSSDBG("predecimation %d x %x, new input size %d x %d\n",
2701 x_predecim, y_predecim, in_width, in_height);
2702
2703 switch (color_mode) {
2704 case OMAP_DSS_COLOR_YUV2:
2705 case OMAP_DSS_COLOR_UYVY:
2706 case OMAP_DSS_COLOR_NV12:
2707 if (in_width & 1) {
2708 DSSDBG("predecimated input width is not even for YUV format\n");
2709 DSSDBG("adjusting input width %d -> %d\n",
2710 in_width, in_width & ~1);
2711
2712 in_width &= ~1;
2713 }
2714 break;
2715
2716 default:
2717 break;
2718 }
2719
Archit Taneja84a880f2012-09-26 16:57:37 +05302720 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2721 color_mode == OMAP_DSS_COLOR_UYVY ||
2722 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302723 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002724
2725 if (ilace && !fieldmode) {
2726 /*
2727 * when downscaling the bottom field may have to start several
2728 * source lines below the top field. Unfortunately ACCUI
2729 * registers will only hold the fractional part of the offset
2730 * so the integer part must be added to the base address of the
2731 * bottom field.
2732 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302733 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002734 field_offset = 0;
2735 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302736 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002737 }
2738
2739 /* Fields are independent but interleaved in memory. */
2740 if (fieldmode)
2741 field_offset = 1;
2742
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002743 offset0 = 0;
2744 offset1 = 0;
2745 row_inc = 0;
2746 pix_inc = 0;
2747
Archit Taneja6be0d732012-11-07 11:45:04 +05302748 if (plane == OMAP_DSS_WB) {
2749 frame_width = out_width;
2750 frame_height = out_height;
2751 } else {
2752 frame_width = in_width;
2753 frame_height = height;
2754 }
2755
Archit Taneja84a880f2012-09-26 16:57:37 +05302756 if (rotation_type == OMAP_DSS_ROT_TILER)
Archit Taneja6be0d732012-11-07 11:45:04 +05302757 calc_tiler_rotation_offset(screen_width, frame_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302758 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302759 &offset0, &offset1, &row_inc, &pix_inc,
2760 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302761 else if (rotation_type == OMAP_DSS_ROT_DMA)
Archit Taneja6be0d732012-11-07 11:45:04 +05302762 calc_dma_rotation_offset(rotation, mirror, screen_width,
2763 frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302764 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302765 &offset0, &offset1, &row_inc, &pix_inc,
2766 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002767 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302768 calc_vrfb_rotation_offset(rotation, mirror,
Archit Taneja6be0d732012-11-07 11:45:04 +05302769 screen_width, frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302770 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302771 &offset0, &offset1, &row_inc, &pix_inc,
2772 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002773
2774 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2775 offset0, offset1, row_inc, pix_inc);
2776
Archit Taneja84a880f2012-09-26 16:57:37 +05302777 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002778
Archit Taneja84a880f2012-09-26 16:57:37 +05302779 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302780
Tomi Valkeinenb7536d62016-01-13 18:41:36 +02002781 if (dispc.feat->reverse_ilace_field_order)
2782 swap(offset0, offset1);
2783
Archit Taneja84a880f2012-09-26 16:57:37 +05302784 dispc_ovl_set_ba0(plane, paddr + offset0);
2785 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002786
Archit Taneja84a880f2012-09-26 16:57:37 +05302787 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2788 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2789 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302790 }
2791
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03002792 if (dispc.feat->last_pixel_inc_missing)
2793 row_inc += pix_inc - 1;
2794
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002795 dispc_ovl_set_row_inc(plane, row_inc);
2796 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002797
Archit Taneja84a880f2012-09-26 16:57:37 +05302798 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302799 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002800
Archit Taneja84a880f2012-09-26 16:57:37 +05302801 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002802
Archit Taneja78b687f2012-09-21 14:51:49 +05302803 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002804
Archit Taneja5b54ed32012-09-26 16:55:27 +05302805 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302806 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2807 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302808 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302809 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002810 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002811 }
2812
Archit Tanejac35eeb22013-03-26 19:15:24 +05302813 dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
2814 color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002815
Archit Taneja84a880f2012-09-26 16:57:37 +05302816 dispc_ovl_set_zorder(plane, caps, zorder);
2817 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2818 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002819
Archit Tanejad79db852012-09-22 12:30:17 +05302820 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302821
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002822 return 0;
2823}
2824
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02002825static int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Tomi Valkeinenbe2d68c2016-08-29 13:15:02 +03002826 const struct videomode *vm, bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302827{
2828 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002829 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Archit Taneja84a880f2012-09-26 16:57:37 +05302830 enum omap_channel channel;
Tomi Valkeinenbe2d68c2016-08-29 13:15:02 +03002831 const bool replication = true;
Archit Taneja84a880f2012-09-26 16:57:37 +05302832
2833 channel = dispc_ovl_get_channel_out(plane);
2834
Arnd Bergmann24f13a62014-04-24 13:28:18 +01002835 DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
2836 " %dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2837 plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
Archit Taneja84a880f2012-09-26 16:57:37 +05302838 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2839 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2840
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002841 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302842 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2843 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2844 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002845 oi->rotation_type, replication, vm, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302846
2847 return r;
2848}
2849
Archit Taneja749feff2012-08-31 12:32:52 +05302850int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002851 bool mem_to_mem, const struct videomode *vm)
Archit Taneja749feff2012-08-31 12:32:52 +05302852{
2853 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302854 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302855 enum omap_plane plane = OMAP_DSS_WB;
2856 const int pos_x = 0, pos_y = 0;
2857 const u8 zorder = 0, global_alpha = 0;
Tomi Valkeinenbe2d68c2016-08-29 13:15:02 +03002858 const bool replication = true;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302859 bool truncation;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002860 int in_width = vm->hactive;
2861 int in_height = vm->vactive;
Archit Taneja749feff2012-08-31 12:32:52 +05302862 enum omap_overlay_caps caps =
2863 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2864
2865 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2866 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2867 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2868 wi->mirror);
2869
2870 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2871 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2872 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2873 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002874 replication, vm, mem_to_mem);
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302875
2876 switch (wi->color_mode) {
2877 case OMAP_DSS_COLOR_RGB16:
2878 case OMAP_DSS_COLOR_RGB24P:
2879 case OMAP_DSS_COLOR_ARGB16:
2880 case OMAP_DSS_COLOR_RGBA16:
2881 case OMAP_DSS_COLOR_RGB12U:
2882 case OMAP_DSS_COLOR_ARGB16_1555:
2883 case OMAP_DSS_COLOR_XRGB16_1555:
2884 case OMAP_DSS_COLOR_RGBX16:
2885 truncation = true;
2886 break;
2887 default:
2888 truncation = false;
2889 break;
2890 }
2891
2892 /* setup extra DISPC_WB_ATTRIBUTES */
2893 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2894 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2895 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
Tomi Valkeinen4c055ce2015-11-04 17:10:53 +02002896 if (mem_to_mem)
2897 l = FLD_MOD(l, 1, 26, 24); /* CAPTUREMODE */
Tomi Valkeinen98cd5792015-11-04 17:10:54 +02002898 else
2899 l = FLD_MOD(l, 0, 26, 24); /* CAPTUREMODE */
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302900 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302901
Tomi Valkeinen98cd5792015-11-04 17:10:54 +02002902 if (mem_to_mem) {
2903 /* WBDELAYCOUNT */
2904 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 7, 0);
2905 } else {
2906 int wbdelay;
2907
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002908 wbdelay = min(vm->vfront_porch +
2909 vm->vsync_len + vm->vback_porch, (u32)255);
Tomi Valkeinen98cd5792015-11-04 17:10:54 +02002910
2911 /* WBDELAYCOUNT */
2912 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), wbdelay, 7, 0);
2913 }
2914
Archit Taneja749feff2012-08-31 12:32:52 +05302915 return r;
2916}
2917
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02002918static int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002919{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002920 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2921
Archit Taneja9b372c22011-05-06 11:45:49 +05302922 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002923
2924 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002925}
2926
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02002927static bool dispc_ovl_enabled(enum omap_plane plane)
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002928{
2929 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2930}
2931
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02002932static enum omap_dss_output_id dispc_mgr_get_supported_outputs(enum omap_channel channel)
Tomi Valkeinen7b9cb5e2015-11-04 15:11:25 +02002933{
2934 return dss_feat_get_supported_outputs(channel);
2935}
Tomi Valkeinen7b9cb5e2015-11-04 15:11:25 +02002936
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002937static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002938{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002939 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2940 return;
2941
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002942 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002943}
2944
2945void dispc_lcd_enable_signal(bool enable)
2946{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002947 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2948 return;
2949
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002950 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002951}
2952
2953void dispc_pck_free_enable(bool enable)
2954{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002955 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2956 return;
2957
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002958 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002959}
2960
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02002961static int dispc_get_num_mgrs(void)
Tomi Valkeinenc2834002015-11-05 19:54:33 +02002962{
2963 return dss_feat_get_num_mgrs();
2964}
Tomi Valkeinenc2834002015-11-05 19:54:33 +02002965
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002966static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002967{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302968 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002969}
2970
2971
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002972static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002973{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302974 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002975}
2976
Tomi Valkeinen65904152015-11-04 17:10:57 +02002977static void dispc_set_loadmode(enum omap_dss_load_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002978{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002979 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002980}
2981
2982
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002983static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002984{
Sumit Semwal8613b002010-12-02 11:27:09 +00002985 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002986}
2987
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002988static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002989 enum omap_dss_trans_key_type type,
2990 u32 trans_key)
2991{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302992 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002993
Sumit Semwal8613b002010-12-02 11:27:09 +00002994 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002995}
2996
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002997static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002998{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302999 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003000}
Archit Taneja11354dd2011-09-26 11:47:29 +05303001
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02003002static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
3003 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003004{
Archit Taneja11354dd2011-09-26 11:47:29 +05303005 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003006 return;
3007
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003008 if (ch == OMAP_DSS_CHANNEL_LCD)
3009 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003010 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003011 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003012}
Archit Taneja11354dd2011-09-26 11:47:29 +05303013
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003014static void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003015 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02003016{
3017 dispc_mgr_set_default_color(channel, info->default_color);
3018 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
3019 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
3020 dispc_mgr_enable_alpha_fixed_zorder(channel,
3021 info->partial_alpha_enabled);
3022 if (dss_has_feature(FEAT_CPR)) {
3023 dispc_mgr_enable_cpr(channel, info->cpr_enable);
3024 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
3025 }
3026}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003027
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003028static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003029{
3030 int code;
3031
3032 switch (data_lines) {
3033 case 12:
3034 code = 0;
3035 break;
3036 case 16:
3037 code = 1;
3038 break;
3039 case 18:
3040 code = 2;
3041 break;
3042 case 24:
3043 code = 3;
3044 break;
3045 default:
3046 BUG();
3047 return;
3048 }
3049
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303050 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003051}
3052
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003053static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003054{
3055 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05303056 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003057
3058 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05303059 case DSS_IO_PAD_MODE_RESET:
3060 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003061 gpout1 = 0;
3062 break;
Archit Taneja569969d2011-08-22 17:41:57 +05303063 case DSS_IO_PAD_MODE_RFBI:
3064 gpout0 = 1;
3065 gpout1 = 0;
3066 break;
3067 case DSS_IO_PAD_MODE_BYPASS:
3068 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003069 gpout1 = 1;
3070 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003071 default:
3072 BUG();
3073 return;
3074 }
3075
Archit Taneja569969d2011-08-22 17:41:57 +05303076 l = dispc_read_reg(DISPC_CONTROL);
3077 l = FLD_MOD(l, gpout0, 15, 15);
3078 l = FLD_MOD(l, gpout1, 16, 16);
3079 dispc_write_reg(DISPC_CONTROL, l);
3080}
3081
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003082static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05303083{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303084 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003085}
3086
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003087static void dispc_mgr_set_lcd_config(enum omap_channel channel,
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003088 const struct dss_lcd_mgr_config *config)
3089{
3090 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
3091
3092 dispc_mgr_enable_stallmode(channel, config->stallmode);
3093 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
3094
3095 dispc_mgr_set_clock_div(channel, &config->clock_info);
3096
3097 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
3098
3099 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
3100
3101 dispc_mgr_set_lcd_type_tft(channel);
3102}
3103
Archit Taneja8f366162012-04-16 12:53:44 +05303104static bool _dispc_mgr_size_ok(u16 width, u16 height)
3105{
Archit Taneja33b89922012-11-14 13:50:15 +05303106 return width <= dispc.feat->mgr_width_max &&
3107 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05303108}
3109
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03003110static bool _dispc_lcd_timings_ok(int hsync_len, int hfp, int hbp,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003111 int vsw, int vfp, int vbp)
3112{
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03003113 if (hsync_len < 1 || hsync_len > dispc.feat->sw_max ||
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303114 hfp < 1 || hfp > dispc.feat->hp_max ||
3115 hbp < 1 || hbp > dispc.feat->hp_max ||
3116 vsw < 1 || vsw > dispc.feat->sw_max ||
3117 vfp < 0 || vfp > dispc.feat->vp_max ||
3118 vbp < 0 || vbp > dispc.feat->vp_max)
3119 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003120 return true;
3121}
3122
Archit Tanejaca5ca692013-03-26 19:15:22 +05303123static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
3124 unsigned long pclk)
3125{
3126 if (dss_mgr_is_lcd(channel))
Andrew F. Davis0cac5b62016-07-01 09:27:21 -05003127 return pclk <= dispc.feat->max_lcd_pclk;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303128 else
Andrew F. Davis0cac5b62016-07-01 09:27:21 -05003129 return pclk <= dispc.feat->max_tv_pclk;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303130}
3131
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003132bool dispc_mgr_timings_ok(enum omap_channel channel, const struct videomode *vm)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003133{
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003134 if (!_dispc_mgr_size_ok(vm->hactive, vm->vactive))
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003135 return false;
Archit Taneja8f366162012-04-16 12:53:44 +05303136
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003137 if (!_dispc_mgr_pclk_ok(channel, vm->pixelclock))
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003138 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303139
3140 if (dss_mgr_is_lcd(channel)) {
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003141 /* TODO: OMAP4+ supports interlace for LCD outputs */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003142 if (vm->flags & DISPLAY_FLAGS_INTERLACED)
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003143 return false;
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003144
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003145 if (!_dispc_lcd_timings_ok(vm->hsync_len,
3146 vm->hfront_porch, vm->hback_porch,
3147 vm->vsync_len, vm->vfront_porch,
3148 vm->vback_porch))
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003149 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303150 }
Archit Taneja8f366162012-04-16 12:53:44 +05303151
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003152 return true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003153}
3154
Peter Ujfalusi3b592932016-09-22 14:06:56 +03003155static void _dispc_mgr_set_lcd_timings(enum omap_channel channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003156 const struct videomode *vm)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003157{
Archit Taneja655e2942012-06-21 10:37:43 +05303158 u32 timing_h, timing_v, l;
Tomi Valkeinened351882014-10-02 17:58:49 +00003159 bool onoff, rf, ipc, vs, hs, de;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003160
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003161 timing_h = FLD_VAL(vm->hsync_len - 1, dispc.feat->sw_start, 0) |
3162 FLD_VAL(vm->hfront_porch - 1, dispc.feat->fp_start, 8) |
3163 FLD_VAL(vm->hback_porch - 1, dispc.feat->bp_start, 20);
3164 timing_v = FLD_VAL(vm->vsync_len - 1, dispc.feat->sw_start, 0) |
3165 FLD_VAL(vm->vfront_porch, dispc.feat->fp_start, 8) |
3166 FLD_VAL(vm->vback_porch, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003167
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003168 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
3169 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05303170
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003171 if (vm->flags & DISPLAY_FLAGS_VSYNC_HIGH)
Tomi Valkeinened351882014-10-02 17:58:49 +00003172 vs = false;
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +03003173 else
3174 vs = true;
Tomi Valkeinened351882014-10-02 17:58:49 +00003175
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003176 if (vm->flags & DISPLAY_FLAGS_HSYNC_HIGH)
Tomi Valkeinened351882014-10-02 17:58:49 +00003177 hs = false;
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +03003178 else
3179 hs = true;
Tomi Valkeinened351882014-10-02 17:58:49 +00003180
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003181 if (vm->flags & DISPLAY_FLAGS_DE_HIGH)
Tomi Valkeinened351882014-10-02 17:58:49 +00003182 de = false;
Peter Ujfalusi3fa3ab42016-09-22 14:06:58 +03003183 else
3184 de = true;
Tomi Valkeinened351882014-10-02 17:58:49 +00003185
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003186 if (vm->flags & DISPLAY_FLAGS_PIXDATA_POSEDGE)
Archit Taneja655e2942012-06-21 10:37:43 +05303187 ipc = false;
Peter Ujfalusif149e172016-09-22 14:07:00 +03003188 else
Archit Taneja655e2942012-06-21 10:37:43 +05303189 ipc = true;
Archit Taneja655e2942012-06-21 10:37:43 +05303190
Tomi Valkeinen7a163602014-10-02 17:58:48 +00003191 /* always use the 'rf' setting */
3192 onoff = true;
3193
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003194 if (vm->flags & DISPLAY_FLAGS_SYNC_POSEDGE)
Archit Taneja655e2942012-06-21 10:37:43 +05303195 rf = true;
Peter Ujfalusid34afb72016-09-22 14:07:01 +03003196 else
3197 rf = false;
Archit Taneja655e2942012-06-21 10:37:43 +05303198
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003199 l = FLD_VAL(onoff, 17, 17) |
3200 FLD_VAL(rf, 16, 16) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003201 FLD_VAL(de, 15, 15) |
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003202 FLD_VAL(ipc, 14, 14) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003203 FLD_VAL(hs, 13, 13) |
3204 FLD_VAL(vs, 12, 12);
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003205
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003206 /* always set ALIGN bit when available */
3207 if (dispc.feat->supports_sync_align)
3208 l |= (1 << 18);
3209
Archit Taneja655e2942012-06-21 10:37:43 +05303210 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003211
3212 if (dispc.syscon_pol) {
3213 const int shifts[] = {
3214 [OMAP_DSS_CHANNEL_LCD] = 0,
3215 [OMAP_DSS_CHANNEL_LCD2] = 1,
3216 [OMAP_DSS_CHANNEL_LCD3] = 2,
3217 };
3218
3219 u32 mask, val;
3220
3221 mask = (1 << 0) | (1 << 3) | (1 << 6);
3222 val = (rf << 0) | (ipc << 3) | (onoff << 6);
3223
3224 mask <<= 16 + shifts[channel];
3225 val <<= 16 + shifts[channel];
3226
3227 regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
3228 mask, val);
3229 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003230}
3231
3232/* change name to mode? */
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003233static void dispc_mgr_set_timings(enum omap_channel channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003234 const struct videomode *vm)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003235{
3236 unsigned xtot, ytot;
3237 unsigned long ht, vt;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003238 struct videomode t = *vm;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003239
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03003240 DSSDBG("channel %d xres %u yres %u\n", channel, t.hactive, t.vactive);
Archit Tanejac51d9212012-04-16 12:53:43 +05303241
Archit Taneja2aefad42012-05-18 14:36:54 +05303242 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05303243 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003244 return;
3245 }
Archit Tanejac51d9212012-04-16 12:53:43 +05303246
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303247 if (dss_mgr_is_lcd(channel)) {
Peter Ujfalusi3b592932016-09-22 14:06:56 +03003248 _dispc_mgr_set_lcd_timings(channel, &t);
Archit Tanejac51d9212012-04-16 12:53:43 +05303249
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03003250 xtot = t.hactive + t.hfront_porch + t.hsync_len + t.hback_porch;
Peter Ujfalusi458540c2016-09-22 14:06:53 +03003251 ytot = t.vactive + t.vfront_porch + t.vsync_len + t.vback_porch;
Archit Tanejac51d9212012-04-16 12:53:43 +05303252
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003253 ht = vm->pixelclock / xtot;
3254 vt = vm->pixelclock / xtot / ytot;
Archit Tanejac51d9212012-04-16 12:53:43 +05303255
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003256 DSSDBG("pck %lu\n", vm->pixelclock);
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03003257 DSSDBG("hsync_len %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03003258 t.hsync_len, t.hfront_porch, t.hback_porch,
Peter Ujfalusi458540c2016-09-22 14:06:53 +03003259 t.vsync_len, t.vfront_porch, t.vback_porch);
Archit Taneja655e2942012-06-21 10:37:43 +05303260 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +03003261 !!(t.flags & DISPLAY_FLAGS_VSYNC_HIGH),
3262 !!(t.flags & DISPLAY_FLAGS_HSYNC_HIGH),
Peter Ujfalusif149e172016-09-22 14:07:00 +03003263 !!(t.flags & DISPLAY_FLAGS_PIXDATA_POSEDGE),
3264 !!(t.flags & DISPLAY_FLAGS_DE_HIGH),
Peter Ujfalusid34afb72016-09-22 14:07:01 +03003265 !!(t.flags & DISPLAY_FLAGS_SYNC_POSEDGE));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003266
Archit Tanejac51d9212012-04-16 12:53:43 +05303267 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05303268 } else {
Peter Ujfalusi53058292016-09-22 14:06:55 +03003269 if (t.flags & DISPLAY_FLAGS_INTERLACED)
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03003270 t.vactive /= 2;
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +02003271
3272 if (dispc.feat->supports_double_pixel)
Peter Ujfalusi531efb32016-09-22 14:06:59 +03003273 REG_FLD_MOD(DISPC_CONTROL,
3274 !!(t.flags & DISPLAY_FLAGS_DOUBLECLK),
3275 19, 17);
Archit Tanejac51d9212012-04-16 12:53:43 +05303276 }
Archit Taneja8f366162012-04-16 12:53:44 +05303277
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03003278 dispc_mgr_set_size(channel, t.hactive, t.vactive);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003279}
3280
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003281static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003282 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003283{
3284 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003285 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003286
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003287 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003288 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003289
Luis de Bethencourt0bcfdba2015-10-15 13:29:38 +01003290 if (!dss_has_feature(FEAT_CORE_CLK_DIV) &&
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003291 channel == OMAP_DSS_CHANNEL_LCD)
3292 dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003293}
3294
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003295static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00003296 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003297{
3298 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003299 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003300 *lck_div = FLD_GET(l, 23, 16);
3301 *pck_div = FLD_GET(l, 7, 0);
3302}
3303
Tomi Valkeinen65904152015-11-04 17:10:57 +02003304static unsigned long dispc_fclk_rate(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003305{
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003306 unsigned long r;
3307 enum dss_clk_source src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003308
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003309 src = dss_get_dispc_clk_source();
3310
3311 if (src == DSS_CLK_SRC_FCK) {
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003312 r = dss_get_dispc_clk_rate();
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003313 } else {
3314 struct dss_pll *pll;
3315 unsigned clkout_idx;
Tomi Valkeinen93550922014-12-31 11:25:48 +02003316
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003317 pll = dss_pll_find_by_src(src);
3318 clkout_idx = dss_pll_get_clkout_idx_for_src(src);
Tomi Valkeinen93550922014-12-31 11:25:48 +02003319
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003320 r = pll->cinfo.clkout[clkout_idx];
Taneja, Archit66534e82011-03-08 05:50:34 -06003321 }
3322
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003323 return r;
3324}
3325
Tomi Valkeinen65904152015-11-04 17:10:57 +02003326static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003327{
3328 int lcd;
3329 unsigned long r;
Tomi Valkeinen01575772016-05-17 16:08:34 +03003330 enum dss_clk_source src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003331
Tomi Valkeinen01575772016-05-17 16:08:34 +03003332 /* for TV, LCLK rate is the FCLK rate */
3333 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003334 return dispc_fclk_rate();
Tomi Valkeinen01575772016-05-17 16:08:34 +03003335
3336 src = dss_get_lcd_clk_source(channel);
3337
3338 if (src == DSS_CLK_SRC_FCK) {
3339 r = dss_get_dispc_clk_rate();
3340 } else {
3341 struct dss_pll *pll;
3342 unsigned clkout_idx;
3343
3344 pll = dss_pll_find_by_src(src);
3345 clkout_idx = dss_pll_get_clkout_idx_for_src(src);
3346
3347 r = pll->cinfo.clkout[clkout_idx];
Taneja, Architea751592011-03-08 05:50:35 -06003348 }
Tomi Valkeinen01575772016-05-17 16:08:34 +03003349
3350 lcd = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3351
3352 return r / lcd;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003353}
3354
Tomi Valkeinen65904152015-11-04 17:10:57 +02003355static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003356{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003357 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003358
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303359 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303360 int pcd;
3361 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003362
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303363 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003364
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303365 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003366
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303367 r = dispc_mgr_lclk_rate(channel);
3368
3369 return r / pcd;
3370 } else {
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003371 return dispc.tv_pclk_rate;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303372 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003373}
3374
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003375void dispc_set_tv_pclk(unsigned long pclk)
3376{
3377 dispc.tv_pclk_rate = pclk;
3378}
3379
Tomi Valkeinen65904152015-11-04 17:10:57 +02003380static unsigned long dispc_core_clk_rate(void)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303381{
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003382 return dispc.core_clk_rate;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303383}
3384
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303385static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3386{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003387 enum omap_channel channel;
3388
3389 if (plane == OMAP_DSS_WB)
3390 return 0;
3391
3392 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303393
3394 return dispc_mgr_pclk_rate(channel);
3395}
3396
3397static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3398{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003399 enum omap_channel channel;
3400
3401 if (plane == OMAP_DSS_WB)
3402 return 0;
3403
3404 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303405
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003406 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303407}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003408
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303409static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003410{
3411 int lcd, pcd;
Tomi Valkeinendc0352d2016-05-17 13:45:09 +03003412 enum dss_clk_source lcd_clk_src;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303413
3414 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3415
3416 lcd_clk_src = dss_get_lcd_clk_source(channel);
3417
Tomi Valkeinen557a1542016-05-17 13:49:18 +03003418 seq_printf(s, "%s clk source = %s\n", mgr_desc[channel].name,
Tomi Valkeinen407bd562016-05-17 13:50:55 +03003419 dss_get_clk_source_name(lcd_clk_src));
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303420
3421 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3422
3423 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3424 dispc_mgr_lclk_rate(channel), lcd);
3425 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3426 dispc_mgr_pclk_rate(channel), pcd);
3427}
3428
3429void dispc_dump_clocks(struct seq_file *s)
3430{
3431 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003432 u32 l;
Tomi Valkeinendc0352d2016-05-17 13:45:09 +03003433 enum dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003434
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003435 if (dispc_runtime_get())
3436 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003437
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003438 seq_printf(s, "- DISPC -\n");
3439
Tomi Valkeinen557a1542016-05-17 13:49:18 +03003440 seq_printf(s, "dispc fclk source = %s\n",
Tomi Valkeinen407bd562016-05-17 13:50:55 +03003441 dss_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003442
3443 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003444
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003445 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3446 seq_printf(s, "- DISPC-CORE-CLK -\n");
3447 l = dispc_read_reg(DISPC_DIVISOR);
3448 lcd = FLD_GET(l, 23, 16);
3449
3450 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3451 (dispc_fclk_rate()/lcd), lcd);
3452 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003453
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303454 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003455
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303456 if (dss_has_feature(FEAT_MGR_LCD2))
3457 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3458 if (dss_has_feature(FEAT_MGR_LCD3))
3459 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003460
3461 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003462}
3463
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003464static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003465{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303466 int i, j;
3467 const char *mgr_names[] = {
3468 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3469 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3470 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303471 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303472 };
3473 const char *ovl_names[] = {
3474 [OMAP_DSS_GFX] = "GFX",
3475 [OMAP_DSS_VIDEO1] = "VID1",
3476 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303477 [OMAP_DSS_VIDEO3] = "VID3",
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003478 [OMAP_DSS_WB] = "WB",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303479 };
3480 const char **p_names;
3481
Archit Taneja9b372c22011-05-06 11:45:49 +05303482#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003483
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003484 if (dispc_runtime_get())
3485 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003486
Archit Taneja5010be82011-08-05 19:06:00 +05303487 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003488 DUMPREG(DISPC_REVISION);
3489 DUMPREG(DISPC_SYSCONFIG);
3490 DUMPREG(DISPC_SYSSTATUS);
3491 DUMPREG(DISPC_IRQSTATUS);
3492 DUMPREG(DISPC_IRQENABLE);
3493 DUMPREG(DISPC_CONTROL);
3494 DUMPREG(DISPC_CONFIG);
3495 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003496 DUMPREG(DISPC_LINE_STATUS);
3497 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303498 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3499 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003500 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003501 if (dss_has_feature(FEAT_MGR_LCD2)) {
3502 DUMPREG(DISPC_CONTROL2);
3503 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003504 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303505 if (dss_has_feature(FEAT_MGR_LCD3)) {
3506 DUMPREG(DISPC_CONTROL3);
3507 DUMPREG(DISPC_CONFIG3);
3508 }
Tomi Valkeinen29fceee2013-11-14 11:38:25 +02003509 if (dss_has_feature(FEAT_MFLAG))
3510 DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003511
Archit Taneja5010be82011-08-05 19:06:00 +05303512#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003513
Archit Taneja5010be82011-08-05 19:06:00 +05303514#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303515#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003516 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303517 dispc_read_reg(DISPC_REG(i, r)))
3518
Archit Taneja4dd2da12011-08-05 19:06:01 +05303519 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303520
Archit Taneja4dd2da12011-08-05 19:06:01 +05303521 /* DISPC channel specific registers */
3522 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3523 DUMPREG(i, DISPC_DEFAULT_COLOR);
3524 DUMPREG(i, DISPC_TRANS_COLOR);
3525 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003526
Archit Taneja4dd2da12011-08-05 19:06:01 +05303527 if (i == OMAP_DSS_CHANNEL_DIGIT)
3528 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303529
Archit Taneja4dd2da12011-08-05 19:06:01 +05303530 DUMPREG(i, DISPC_TIMING_H);
3531 DUMPREG(i, DISPC_TIMING_V);
3532 DUMPREG(i, DISPC_POL_FREQ);
3533 DUMPREG(i, DISPC_DIVISORo);
Archit Taneja5010be82011-08-05 19:06:00 +05303534
Archit Taneja4dd2da12011-08-05 19:06:01 +05303535 DUMPREG(i, DISPC_DATA_CYCLE1);
3536 DUMPREG(i, DISPC_DATA_CYCLE2);
3537 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003538
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003539 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303540 DUMPREG(i, DISPC_CPR_COEF_R);
3541 DUMPREG(i, DISPC_CPR_COEF_G);
3542 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003543 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003544 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003545
Archit Taneja4dd2da12011-08-05 19:06:01 +05303546 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003547
Archit Taneja4dd2da12011-08-05 19:06:01 +05303548 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3549 DUMPREG(i, DISPC_OVL_BA0);
3550 DUMPREG(i, DISPC_OVL_BA1);
3551 DUMPREG(i, DISPC_OVL_POSITION);
3552 DUMPREG(i, DISPC_OVL_SIZE);
3553 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3554 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3555 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3556 DUMPREG(i, DISPC_OVL_ROW_INC);
3557 DUMPREG(i, DISPC_OVL_PIXEL_INC);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003558
Archit Taneja4dd2da12011-08-05 19:06:01 +05303559 if (dss_has_feature(FEAT_PRELOAD))
3560 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003561 if (dss_has_feature(FEAT_MFLAG))
3562 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003563
Archit Taneja4dd2da12011-08-05 19:06:01 +05303564 if (i == OMAP_DSS_GFX) {
3565 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3566 DUMPREG(i, DISPC_OVL_TABLE_BA);
3567 continue;
3568 }
3569
3570 DUMPREG(i, DISPC_OVL_FIR);
3571 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3572 DUMPREG(i, DISPC_OVL_ACCU0);
3573 DUMPREG(i, DISPC_OVL_ACCU1);
3574 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3575 DUMPREG(i, DISPC_OVL_BA0_UV);
3576 DUMPREG(i, DISPC_OVL_BA1_UV);
3577 DUMPREG(i, DISPC_OVL_FIR2);
3578 DUMPREG(i, DISPC_OVL_ACCU2_0);
3579 DUMPREG(i, DISPC_OVL_ACCU2_1);
3580 }
3581 if (dss_has_feature(FEAT_ATTR2))
3582 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
Archit Taneja5010be82011-08-05 19:06:00 +05303583 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003584
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003585 if (dispc.feat->has_writeback) {
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003586 i = OMAP_DSS_WB;
3587 DUMPREG(i, DISPC_OVL_BA0);
3588 DUMPREG(i, DISPC_OVL_BA1);
3589 DUMPREG(i, DISPC_OVL_SIZE);
3590 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3591 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3592 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3593 DUMPREG(i, DISPC_OVL_ROW_INC);
3594 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3595
3596 if (dss_has_feature(FEAT_MFLAG))
3597 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3598
3599 DUMPREG(i, DISPC_OVL_FIR);
3600 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3601 DUMPREG(i, DISPC_OVL_ACCU0);
3602 DUMPREG(i, DISPC_OVL_ACCU1);
3603 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3604 DUMPREG(i, DISPC_OVL_BA0_UV);
3605 DUMPREG(i, DISPC_OVL_BA1_UV);
3606 DUMPREG(i, DISPC_OVL_FIR2);
3607 DUMPREG(i, DISPC_OVL_ACCU2_0);
3608 DUMPREG(i, DISPC_OVL_ACCU2_1);
3609 }
3610 if (dss_has_feature(FEAT_ATTR2))
3611 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3612 }
3613
Archit Taneja5010be82011-08-05 19:06:00 +05303614#undef DISPC_REG
3615#undef DUMPREG
3616
3617#define DISPC_REG(plane, name, i) name(plane, i)
3618#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303619 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003620 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303621 dispc_read_reg(DISPC_REG(plane, name, i)))
3622
Archit Taneja4dd2da12011-08-05 19:06:01 +05303623 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303624
Archit Taneja4dd2da12011-08-05 19:06:01 +05303625 /* start from OMAP_DSS_VIDEO1 */
3626 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3627 for (j = 0; j < 8; j++)
3628 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303629
Archit Taneja4dd2da12011-08-05 19:06:01 +05303630 for (j = 0; j < 8; j++)
3631 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303632
Archit Taneja4dd2da12011-08-05 19:06:01 +05303633 for (j = 0; j < 5; j++)
3634 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003635
Archit Taneja4dd2da12011-08-05 19:06:01 +05303636 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3637 for (j = 0; j < 8; j++)
3638 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3639 }
Amber Jainab5ca072011-05-19 19:47:53 +05303640
Archit Taneja4dd2da12011-08-05 19:06:01 +05303641 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3642 for (j = 0; j < 8; j++)
3643 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303644
Archit Taneja4dd2da12011-08-05 19:06:01 +05303645 for (j = 0; j < 8; j++)
3646 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303647
Archit Taneja4dd2da12011-08-05 19:06:01 +05303648 for (j = 0; j < 8; j++)
3649 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3650 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003651 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003652
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003653 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303654
3655#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003656#undef DUMPREG
3657}
3658
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003659/* calculate clock rates using dividers in cinfo */
3660int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3661 struct dispc_clock_info *cinfo)
3662{
3663 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3664 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003665 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003666 return -EINVAL;
3667
3668 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3669 cinfo->pck = cinfo->lck / cinfo->pck_div;
3670
3671 return 0;
3672}
3673
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003674bool dispc_div_calc(unsigned long dispc,
3675 unsigned long pck_min, unsigned long pck_max,
3676 dispc_div_calc_func func, void *data)
3677{
3678 int lckd, lckd_start, lckd_stop;
3679 int pckd, pckd_start, pckd_stop;
3680 unsigned long pck, lck;
3681 unsigned long lck_max;
3682 unsigned long pckd_hw_min, pckd_hw_max;
3683 unsigned min_fck_per_pck;
3684 unsigned long fck;
3685
3686#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
3687 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
3688#else
3689 min_fck_per_pck = 0;
3690#endif
3691
3692 pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3693 pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3694
3695 lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
3696
3697 pck_min = pck_min ? pck_min : 1;
3698 pck_max = pck_max ? pck_max : ULONG_MAX;
3699
3700 lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
3701 lckd_stop = min(dispc / pck_min, 255ul);
3702
3703 for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
3704 lck = dispc / lckd;
3705
3706 pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
3707 pckd_stop = min(lck / pck_min, pckd_hw_max);
3708
3709 for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
3710 pck = lck / pckd;
3711
3712 /*
3713 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
3714 * clock, which means we're configuring DISPC fclk here
3715 * also. Thus we need to use the calculated lck. For
3716 * OMAP4+ the DISPC fclk is a separate clock.
3717 */
3718 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3719 fck = dispc_core_clk_rate();
3720 else
3721 fck = lck;
3722
3723 if (fck < pck * min_fck_per_pck)
3724 continue;
3725
3726 if (func(lckd, pckd, lck, pck, data))
3727 return true;
3728 }
3729 }
3730
3731 return false;
3732}
3733
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303734void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003735 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003736{
3737 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3738 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3739
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003740 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003741}
3742
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003743int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003744 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003745{
3746 unsigned long fck;
3747
3748 fck = dispc_fclk_rate();
3749
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003750 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3751 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003752
3753 cinfo->lck = fck / cinfo->lck_div;
3754 cinfo->pck = cinfo->lck / cinfo->pck_div;
3755
3756 return 0;
3757}
3758
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003759static u32 dispc_read_irqstatus(void)
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003760{
3761 return dispc_read_reg(DISPC_IRQSTATUS);
3762}
3763
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003764static void dispc_clear_irqstatus(u32 mask)
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003765{
3766 dispc_write_reg(DISPC_IRQSTATUS, mask);
3767}
3768
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003769static u32 dispc_read_irqenable(void)
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003770{
3771 return dispc_read_reg(DISPC_IRQENABLE);
3772}
3773
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003774static void dispc_write_irqenable(u32 mask)
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003775{
3776 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3777
3778 /* clear the irqstatus for newly enabled irqs */
3779 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3780
3781 dispc_write_reg(DISPC_IRQENABLE, mask);
3782}
3783
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003784void dispc_enable_sidle(void)
3785{
3786 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3787}
3788
3789void dispc_disable_sidle(void)
3790{
3791 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3792}
3793
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003794static u32 dispc_mgr_gamma_size(enum omap_channel channel)
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003795{
3796 const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3797
3798 if (!dispc.feat->has_gamma_table)
3799 return 0;
3800
3801 return gdesc->len;
3802}
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003803
3804static void dispc_mgr_write_gamma_table(enum omap_channel channel)
3805{
3806 const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3807 u32 *table = dispc.gamma_table[channel];
3808 unsigned int i;
3809
3810 DSSDBG("%s: channel %d\n", __func__, channel);
3811
3812 for (i = 0; i < gdesc->len; ++i) {
3813 u32 v = table[i];
3814
3815 if (gdesc->has_index)
3816 v |= i << 24;
3817 else if (i == 0)
3818 v |= 1 << 31;
3819
3820 dispc_write_reg(gdesc->reg, v);
3821 }
3822}
3823
3824static void dispc_restore_gamma_tables(void)
3825{
3826 DSSDBG("%s()\n", __func__);
3827
3828 if (!dispc.feat->has_gamma_table)
3829 return;
3830
3831 dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD);
3832
3833 dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_DIGIT);
3834
3835 if (dss_has_feature(FEAT_MGR_LCD2))
3836 dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD2);
3837
3838 if (dss_has_feature(FEAT_MGR_LCD3))
3839 dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD3);
3840}
3841
3842static const struct drm_color_lut dispc_mgr_gamma_default_lut[] = {
3843 { .red = 0, .green = 0, .blue = 0, },
3844 { .red = U16_MAX, .green = U16_MAX, .blue = U16_MAX, },
3845};
3846
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003847static void dispc_mgr_set_gamma(enum omap_channel channel,
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003848 const struct drm_color_lut *lut,
3849 unsigned int length)
3850{
3851 const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3852 u32 *table = dispc.gamma_table[channel];
3853 uint i;
3854
3855 DSSDBG("%s: channel %d, lut len %u, hw len %u\n", __func__,
3856 channel, length, gdesc->len);
3857
3858 if (!dispc.feat->has_gamma_table)
3859 return;
3860
3861 if (lut == NULL || length < 2) {
3862 lut = dispc_mgr_gamma_default_lut;
3863 length = ARRAY_SIZE(dispc_mgr_gamma_default_lut);
3864 }
3865
3866 for (i = 0; i < length - 1; ++i) {
3867 uint first = i * (gdesc->len - 1) / (length - 1);
3868 uint last = (i + 1) * (gdesc->len - 1) / (length - 1);
3869 uint w = last - first;
3870 u16 r, g, b;
3871 uint j;
3872
3873 if (w == 0)
3874 continue;
3875
3876 for (j = 0; j <= w; j++) {
3877 r = (lut[i].red * (w - j) + lut[i+1].red * j) / w;
3878 g = (lut[i].green * (w - j) + lut[i+1].green * j) / w;
3879 b = (lut[i].blue * (w - j) + lut[i+1].blue * j) / w;
3880
3881 r >>= 16 - gdesc->bits;
3882 g >>= 16 - gdesc->bits;
3883 b >>= 16 - gdesc->bits;
3884
3885 table[first + j] = (r << (gdesc->bits * 2)) |
3886 (g << gdesc->bits) | b;
3887 }
3888 }
3889
3890 if (dispc.is_enabled)
3891 dispc_mgr_write_gamma_table(channel);
3892}
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003893
3894static int dispc_init_gamma_tables(void)
3895{
3896 int channel;
3897
3898 if (!dispc.feat->has_gamma_table)
3899 return 0;
3900
3901 for (channel = 0; channel < ARRAY_SIZE(dispc.gamma_table); channel++) {
3902 const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3903 u32 *gt;
3904
3905 if (channel == OMAP_DSS_CHANNEL_LCD2 &&
3906 !dss_has_feature(FEAT_MGR_LCD2))
3907 continue;
3908
3909 if (channel == OMAP_DSS_CHANNEL_LCD3 &&
3910 !dss_has_feature(FEAT_MGR_LCD3))
3911 continue;
3912
3913 gt = devm_kmalloc_array(&dispc.pdev->dev, gdesc->len,
3914 sizeof(u32), GFP_KERNEL);
3915 if (!gt)
3916 return -ENOMEM;
3917
3918 dispc.gamma_table[channel] = gt;
3919
3920 dispc_mgr_set_gamma(channel, NULL, 0);
3921 }
3922 return 0;
3923}
3924
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003925static void _omap_dispc_initial_config(void)
3926{
3927 u32 l;
3928
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003929 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3930 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3931 l = dispc_read_reg(DISPC_DIVISOR);
3932 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3933 l = FLD_MOD(l, 1, 0, 0);
3934 l = FLD_MOD(l, 1, 23, 16);
3935 dispc_write_reg(DISPC_DIVISOR, l);
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003936
3937 dispc.core_clk_rate = dispc_fclk_rate();
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003938 }
3939
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003940 /* Use gamma table mode, instead of palette mode */
3941 if (dispc.feat->has_gamma_table)
3942 REG_FLD_MOD(DISPC_CONFIG, 1, 3, 3);
3943
3944 /* For older DSS versions (FEAT_FUNCGATED) this enables
3945 * func-clock auto-gating. For newer versions
3946 * (dispc.feat->has_gamma_table) this enables tv-out gamma tables.
3947 */
3948 if (dss_has_feature(FEAT_FUNCGATED) || dispc.feat->has_gamma_table)
Archit Taneja6ced40b2010-12-02 11:27:13 +00003949 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003950
Archit Taneja6e5264b2012-09-11 12:04:47 +05303951 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003952
3953 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3954
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003955 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003956
3957 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303958
3959 dispc_ovl_enable_zorder_planes();
Archit Tanejad0df9a22013-03-26 19:15:25 +05303960
3961 if (dispc.feat->mstandby_workaround)
3962 REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00003963
3964 if (dss_has_feature(FEAT_MFLAG))
3965 dispc_init_mflag();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003966}
3967
Tomi Valkeinenede92692015-06-04 14:12:16 +03003968static const struct dispc_features omap24xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303969 .sw_start = 5,
3970 .fp_start = 15,
3971 .bp_start = 27,
3972 .sw_max = 64,
3973 .vp_max = 255,
3974 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303975 .mgr_width_start = 10,
3976 .mgr_height_start = 26,
3977 .mgr_width_max = 2048,
3978 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303979 .max_lcd_pclk = 66500000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303980 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3981 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003982 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003983 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303984 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003985 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303986};
3987
Tomi Valkeinenede92692015-06-04 14:12:16 +03003988static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303989 .sw_start = 5,
3990 .fp_start = 15,
3991 .bp_start = 27,
3992 .sw_max = 64,
3993 .vp_max = 255,
3994 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303995 .mgr_width_start = 10,
3996 .mgr_height_start = 26,
3997 .mgr_width_max = 2048,
3998 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303999 .max_lcd_pclk = 173000000,
4000 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304001 .calc_scaling = dispc_ovl_calc_scaling_34xx,
4002 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004003 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02004004 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05304005 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03004006 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304007};
4008
Tomi Valkeinenede92692015-06-04 14:12:16 +03004009static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304010 .sw_start = 7,
4011 .fp_start = 19,
4012 .bp_start = 31,
4013 .sw_max = 256,
4014 .vp_max = 4095,
4015 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05304016 .mgr_width_start = 10,
4017 .mgr_height_start = 26,
4018 .mgr_width_max = 2048,
4019 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05304020 .max_lcd_pclk = 173000000,
4021 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304022 .calc_scaling = dispc_ovl_calc_scaling_34xx,
4023 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004024 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02004025 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05304026 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03004027 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304028};
4029
Tomi Valkeinenede92692015-06-04 14:12:16 +03004030static const struct dispc_features omap44xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304031 .sw_start = 7,
4032 .fp_start = 19,
4033 .bp_start = 31,
4034 .sw_max = 256,
4035 .vp_max = 4095,
4036 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05304037 .mgr_width_start = 10,
4038 .mgr_height_start = 26,
4039 .mgr_width_max = 2048,
4040 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05304041 .max_lcd_pclk = 170000000,
4042 .max_tv_pclk = 185625000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304043 .calc_scaling = dispc_ovl_calc_scaling_44xx,
4044 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004045 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03004046 .gfx_fifo_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05304047 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03004048 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02004049 .has_writeback = true,
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +02004050 .supports_double_pixel = true,
Tomi Valkeinenb7536d62016-01-13 18:41:36 +02004051 .reverse_ilace_field_order = true,
Jyri Sarhaacc3a232016-06-07 15:09:15 +03004052 .has_gamma_table = true,
Jyri Sarhafbff0102016-06-07 15:09:16 +03004053 .has_gamma_i734_bug = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304054};
4055
Tomi Valkeinenede92692015-06-04 14:12:16 +03004056static const struct dispc_features omap54xx_dispc_feats = {
Archit Taneja264236f2012-11-14 13:50:16 +05304057 .sw_start = 7,
4058 .fp_start = 19,
4059 .bp_start = 31,
4060 .sw_max = 256,
4061 .vp_max = 4095,
4062 .hp_max = 4096,
4063 .mgr_width_start = 11,
4064 .mgr_height_start = 27,
4065 .mgr_width_max = 4096,
4066 .mgr_height_max = 4096,
Archit Tanejaca5ca692013-03-26 19:15:22 +05304067 .max_lcd_pclk = 170000000,
4068 .max_tv_pclk = 186000000,
Archit Taneja264236f2012-11-14 13:50:16 +05304069 .calc_scaling = dispc_ovl_calc_scaling_44xx,
4070 .calc_core_clk = calc_core_clk_44xx,
4071 .num_fifos = 5,
4072 .gfx_fifo_workaround = true,
Archit Tanejad0df9a22013-03-26 19:15:25 +05304073 .mstandby_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05304074 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03004075 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02004076 .has_writeback = true,
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +02004077 .supports_double_pixel = true,
Tomi Valkeinenb7536d62016-01-13 18:41:36 +02004078 .reverse_ilace_field_order = true,
Jyri Sarhaacc3a232016-06-07 15:09:15 +03004079 .has_gamma_table = true,
Jyri Sarhafbff0102016-06-07 15:09:16 +03004080 .has_gamma_i734_bug = true,
Archit Taneja264236f2012-11-14 13:50:16 +05304081};
4082
Tomi Valkeinenede92692015-06-04 14:12:16 +03004083static int dispc_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304084{
4085 const struct dispc_features *src;
4086 struct dispc_features *dst;
4087
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004088 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304089 if (!dst) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004090 dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304091 return -ENOMEM;
4092 }
4093
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03004094 switch (omapdss_get_version()) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004095 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304096 src = &omap24xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004097 break;
4098
4099 case OMAPDSS_VER_OMAP34xx_ES1:
4100 src = &omap34xx_rev1_0_dispc_feats;
4101 break;
4102
4103 case OMAPDSS_VER_OMAP34xx_ES3:
4104 case OMAPDSS_VER_OMAP3630:
4105 case OMAPDSS_VER_AM35xx:
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05304106 case OMAPDSS_VER_AM43xx:
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004107 src = &omap34xx_rev3_0_dispc_feats;
4108 break;
4109
4110 case OMAPDSS_VER_OMAP4430_ES1:
4111 case OMAPDSS_VER_OMAP4430_ES2:
4112 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304113 src = &omap44xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004114 break;
4115
4116 case OMAPDSS_VER_OMAP5:
Tomi Valkeinen93550922014-12-31 11:25:48 +02004117 case OMAPDSS_VER_DRA7xx:
Archit Taneja264236f2012-11-14 13:50:16 +05304118 src = &omap54xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004119 break;
4120
4121 default:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304122 return -ENODEV;
4123 }
4124
4125 memcpy(dst, src, sizeof(*dst));
4126 dispc.feat = dst;
4127
4128 return 0;
4129}
4130
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004131static irqreturn_t dispc_irq_handler(int irq, void *arg)
4132{
4133 if (!dispc.is_enabled)
4134 return IRQ_NONE;
4135
4136 return dispc.user_handler(irq, dispc.user_data);
4137}
4138
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02004139static int dispc_request_irq(irq_handler_t handler, void *dev_id)
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004140{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004141 int r;
4142
4143 if (dispc.user_handler != NULL)
4144 return -EBUSY;
4145
4146 dispc.user_handler = handler;
4147 dispc.user_data = dev_id;
4148
4149 /* ensure the dispc_irq_handler sees the values above */
4150 smp_wmb();
4151
4152 r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
4153 IRQF_SHARED, "OMAP DISPC", &dispc);
4154 if (r) {
4155 dispc.user_handler = NULL;
4156 dispc.user_data = NULL;
4157 }
4158
4159 return r;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004160}
4161
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02004162static void dispc_free_irq(void *dev_id)
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004163{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004164 devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);
4165
4166 dispc.user_handler = NULL;
4167 dispc.user_data = NULL;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004168}
4169
Jyri Sarhafbff0102016-06-07 15:09:16 +03004170/*
4171 * Workaround for errata i734 in DSS dispc
4172 * - LCD1 Gamma Correction Is Not Working When GFX Pipe Is Disabled
4173 *
4174 * For gamma tables to work on LCD1 the GFX plane has to be used at
4175 * least once after DSS HW has come out of reset. The workaround
4176 * sets up a minimal LCD setup with GFX plane and waits for one
4177 * vertical sync irq before disabling the setup and continuing with
4178 * the context restore. The physical outputs are gated during the
4179 * operation. This workaround requires that gamma table's LOADMODE
4180 * is set to 0x2 in DISPC_CONTROL1 register.
4181 *
4182 * For details see:
4183 * OMAP543x Multimedia Device Silicon Revision 2.0 Silicon Errata
4184 * Literature Number: SWPZ037E
4185 * Or some other relevant errata document for the DSS IP version.
4186 */
4187
4188static const struct dispc_errata_i734_data {
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004189 struct videomode vm;
Jyri Sarhafbff0102016-06-07 15:09:16 +03004190 struct omap_overlay_info ovli;
4191 struct omap_overlay_manager_info mgri;
4192 struct dss_lcd_mgr_config lcd_conf;
4193} i734 = {
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004194 .vm = {
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03004195 .hactive = 8, .vactive = 1,
Jyri Sarhafbff0102016-06-07 15:09:16 +03004196 .pixelclock = 16000000,
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004197 .hsync_len = 8, .hfront_porch = 4, .hback_porch = 4,
Peter Ujfalusi458540c2016-09-22 14:06:53 +03004198 .vsync_len = 1, .vfront_porch = 1, .vback_porch = 1,
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +03004199
Peter Ujfalusi3fa3ab42016-09-22 14:06:58 +03004200 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
Peter Ujfalusid34afb72016-09-22 14:07:01 +03004201 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_SYNC_POSEDGE |
4202 DISPLAY_FLAGS_PIXDATA_POSEDGE,
Jyri Sarhafbff0102016-06-07 15:09:16 +03004203 },
4204 .ovli = {
4205 .screen_width = 1,
4206 .width = 1, .height = 1,
4207 .color_mode = OMAP_DSS_COLOR_RGB24U,
4208 .rotation = OMAP_DSS_ROT_0,
4209 .rotation_type = OMAP_DSS_ROT_DMA,
4210 .mirror = 0,
4211 .pos_x = 0, .pos_y = 0,
4212 .out_width = 0, .out_height = 0,
4213 .global_alpha = 0xff,
4214 .pre_mult_alpha = 0,
4215 .zorder = 0,
4216 },
4217 .mgri = {
4218 .default_color = 0,
4219 .trans_enabled = false,
4220 .partial_alpha_enabled = false,
4221 .cpr_enable = false,
4222 },
4223 .lcd_conf = {
4224 .io_pad_mode = DSS_IO_PAD_MODE_BYPASS,
4225 .stallmode = false,
4226 .fifohandcheck = false,
4227 .clock_info = {
4228 .lck_div = 1,
4229 .pck_div = 2,
4230 },
4231 .video_port_width = 24,
4232 .lcden_sig_polarity = 0,
4233 },
4234};
4235
4236static struct i734_buf {
4237 size_t size;
4238 dma_addr_t paddr;
4239 void *vaddr;
4240} i734_buf;
4241
4242static int dispc_errata_i734_wa_init(void)
4243{
4244 if (!dispc.feat->has_gamma_i734_bug)
4245 return 0;
4246
4247 i734_buf.size = i734.ovli.width * i734.ovli.height *
4248 color_mode_to_bpp(i734.ovli.color_mode) / 8;
4249
4250 i734_buf.vaddr = dma_alloc_writecombine(&dispc.pdev->dev, i734_buf.size,
4251 &i734_buf.paddr, GFP_KERNEL);
4252 if (!i734_buf.vaddr) {
4253 dev_err(&dispc.pdev->dev, "%s: dma_alloc_writecombine failed",
4254 __func__);
4255 return -ENOMEM;
4256 }
4257
4258 return 0;
4259}
4260
4261static void dispc_errata_i734_wa_fini(void)
4262{
4263 if (!dispc.feat->has_gamma_i734_bug)
4264 return;
4265
4266 dma_free_writecombine(&dispc.pdev->dev, i734_buf.size, i734_buf.vaddr,
4267 i734_buf.paddr);
4268}
4269
4270static void dispc_errata_i734_wa(void)
4271{
4272 u32 framedone_irq = dispc_mgr_get_framedone_irq(OMAP_DSS_CHANNEL_LCD);
4273 struct omap_overlay_info ovli;
4274 struct dss_lcd_mgr_config lcd_conf;
4275 u32 gatestate;
4276 unsigned int count;
4277
4278 if (!dispc.feat->has_gamma_i734_bug)
4279 return;
4280
4281 gatestate = REG_GET(DISPC_CONFIG, 8, 4);
4282
4283 ovli = i734.ovli;
4284 ovli.paddr = i734_buf.paddr;
4285 lcd_conf = i734.lcd_conf;
4286
4287 /* Gate all LCD1 outputs */
4288 REG_FLD_MOD(DISPC_CONFIG, 0x1f, 8, 4);
4289
4290 /* Setup and enable GFX plane */
4291 dispc_ovl_set_channel_out(OMAP_DSS_GFX, OMAP_DSS_CHANNEL_LCD);
Tomi Valkeinenbe2d68c2016-08-29 13:15:02 +03004292 dispc_ovl_setup(OMAP_DSS_GFX, &ovli, &i734.vm, false);
Jyri Sarhafbff0102016-06-07 15:09:16 +03004293 dispc_ovl_enable(OMAP_DSS_GFX, true);
4294
4295 /* Set up and enable display manager for LCD1 */
4296 dispc_mgr_setup(OMAP_DSS_CHANNEL_LCD, &i734.mgri);
4297 dispc_calc_clock_rates(dss_get_dispc_clk_rate(),
4298 &lcd_conf.clock_info);
4299 dispc_mgr_set_lcd_config(OMAP_DSS_CHANNEL_LCD, &lcd_conf);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004300 dispc_mgr_set_timings(OMAP_DSS_CHANNEL_LCD, &i734.vm);
Jyri Sarhafbff0102016-06-07 15:09:16 +03004301
4302 dispc_clear_irqstatus(framedone_irq);
4303
4304 /* Enable and shut the channel to produce just one frame */
4305 dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, true);
4306 dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, false);
4307
4308 /* Busy wait for framedone. We can't fiddle with irq handlers
4309 * in PM resume. Typically the loop runs less than 5 times and
4310 * waits less than a micro second.
4311 */
4312 count = 0;
4313 while (!(dispc_read_irqstatus() & framedone_irq)) {
4314 if (count++ > 10000) {
4315 dev_err(&dispc.pdev->dev, "%s: framedone timeout\n",
4316 __func__);
4317 break;
4318 }
4319 }
4320 dispc_ovl_enable(OMAP_DSS_GFX, false);
4321
4322 /* Clear all irq bits before continuing */
4323 dispc_clear_irqstatus(0xffffffff);
4324
4325 /* Restore the original state to LCD1 output gates */
4326 REG_FLD_MOD(DISPC_CONFIG, gatestate, 8, 4);
4327}
4328
Tomi Valkeinena1a376472015-11-05 19:44:38 +02004329static const struct dispc_ops dispc_ops = {
4330 .read_irqstatus = dispc_read_irqstatus,
4331 .clear_irqstatus = dispc_clear_irqstatus,
4332 .read_irqenable = dispc_read_irqenable,
4333 .write_irqenable = dispc_write_irqenable,
4334
4335 .request_irq = dispc_request_irq,
4336 .free_irq = dispc_free_irq,
4337
4338 .runtime_get = dispc_runtime_get,
4339 .runtime_put = dispc_runtime_put,
4340
4341 .get_num_ovls = dispc_get_num_ovls,
4342 .get_num_mgrs = dispc_get_num_mgrs,
4343
4344 .mgr_enable = dispc_mgr_enable,
4345 .mgr_is_enabled = dispc_mgr_is_enabled,
4346 .mgr_get_vsync_irq = dispc_mgr_get_vsync_irq,
4347 .mgr_get_framedone_irq = dispc_mgr_get_framedone_irq,
4348 .mgr_get_sync_lost_irq = dispc_mgr_get_sync_lost_irq,
4349 .mgr_go_busy = dispc_mgr_go_busy,
4350 .mgr_go = dispc_mgr_go,
4351 .mgr_set_lcd_config = dispc_mgr_set_lcd_config,
4352 .mgr_set_timings = dispc_mgr_set_timings,
4353 .mgr_setup = dispc_mgr_setup,
4354 .mgr_get_supported_outputs = dispc_mgr_get_supported_outputs,
4355 .mgr_gamma_size = dispc_mgr_gamma_size,
4356 .mgr_set_gamma = dispc_mgr_set_gamma,
4357
4358 .ovl_enable = dispc_ovl_enable,
4359 .ovl_enabled = dispc_ovl_enabled,
4360 .ovl_set_channel_out = dispc_ovl_set_channel_out,
4361 .ovl_setup = dispc_ovl_setup,
4362 .ovl_get_color_modes = dispc_ovl_get_color_modes,
4363};
4364
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004365/* DISPC HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004366static int dispc_bind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004367{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004368 struct platform_device *pdev = to_platform_device(dev);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004369 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00004370 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004371 struct resource *dispc_mem;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004372 struct device_node *np = pdev->dev.of_node;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004373
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004374 dispc.pdev = pdev;
4375
Tomi Valkeinend49cd152014-11-10 12:23:00 +02004376 spin_lock_init(&dispc.control_lock);
4377
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004378 r = dispc_init_features(dispc.pdev);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304379 if (r)
4380 return r;
4381
Jyri Sarhafbff0102016-06-07 15:09:16 +03004382 r = dispc_errata_i734_wa_init();
4383 if (r)
4384 return r;
4385
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004386 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
4387 if (!dispc_mem) {
4388 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004389 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004390 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004391
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004392 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
4393 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004394 if (!dispc.base) {
4395 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004396 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00004397 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004398
archit tanejaaffe3602011-02-23 08:41:03 +00004399 dispc.irq = platform_get_irq(dispc.pdev, 0);
4400 if (dispc.irq < 0) {
4401 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004402 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00004403 }
4404
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004405 if (np && of_property_read_bool(np, "syscon-pol")) {
4406 dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
4407 if (IS_ERR(dispc.syscon_pol)) {
4408 dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
4409 return PTR_ERR(dispc.syscon_pol);
4410 }
4411
4412 if (of_property_read_u32_index(np, "syscon-pol", 1,
4413 &dispc.syscon_pol_offset)) {
4414 dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
4415 return -EINVAL;
4416 }
4417 }
4418
Jyri Sarhaacc3a232016-06-07 15:09:15 +03004419 r = dispc_init_gamma_tables();
4420 if (r)
4421 return r;
4422
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004423 pm_runtime_enable(&pdev->dev);
4424
4425 r = dispc_runtime_get();
4426 if (r)
4427 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004428
4429 _omap_dispc_initial_config();
4430
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004431 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00004432 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004433 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4434
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004435 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004436
Tomi Valkeinena1a376472015-11-05 19:44:38 +02004437 dispc_set_ops(&dispc_ops);
4438
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004439 dss_debugfs_create_file("dispc", dispc_dump_regs);
4440
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004441 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004442
4443err_runtime_get:
4444 pm_runtime_disable(&pdev->dev);
archit tanejaaffe3602011-02-23 08:41:03 +00004445 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004446}
4447
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004448static void dispc_unbind(struct device *dev, struct device *master,
4449 void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004450{
Tomi Valkeinena1a376472015-11-05 19:44:38 +02004451 dispc_set_ops(NULL);
4452
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004453 pm_runtime_disable(dev);
Jyri Sarhafbff0102016-06-07 15:09:16 +03004454
4455 dispc_errata_i734_wa_fini();
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004456}
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004457
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004458static const struct component_ops dispc_component_ops = {
4459 .bind = dispc_bind,
4460 .unbind = dispc_unbind,
4461};
4462
4463static int dispc_probe(struct platform_device *pdev)
4464{
4465 return component_add(&pdev->dev, &dispc_component_ops);
4466}
4467
4468static int dispc_remove(struct platform_device *pdev)
4469{
4470 component_del(&pdev->dev, &dispc_component_ops);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004471 return 0;
4472}
4473
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004474static int dispc_runtime_suspend(struct device *dev)
4475{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004476 dispc.is_enabled = false;
4477 /* ensure the dispc_irq_handler sees the is_enabled value */
4478 smp_wmb();
4479 /* wait for current handler to finish before turning the DISPC off */
4480 synchronize_irq(dispc.irq);
4481
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004482 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004483
4484 return 0;
4485}
4486
4487static int dispc_runtime_resume(struct device *dev)
4488{
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004489 /*
4490 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
4491 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
4492 * _omap_dispc_initial_config(). We can thus use it to detect if
4493 * we have lost register context.
4494 */
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004495 if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
4496 _omap_dispc_initial_config();
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004497
Jyri Sarhafbff0102016-06-07 15:09:16 +03004498 dispc_errata_i734_wa();
4499
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004500 dispc_restore_context();
Jyri Sarhaacc3a232016-06-07 15:09:15 +03004501
4502 dispc_restore_gamma_tables();
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004503 }
Tomi Valkeinenbe07dcd72013-11-21 16:01:40 +02004504
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004505 dispc.is_enabled = true;
4506 /* ensure the dispc_irq_handler sees the is_enabled value */
4507 smp_wmb();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004508
4509 return 0;
4510}
4511
4512static const struct dev_pm_ops dispc_pm_ops = {
4513 .runtime_suspend = dispc_runtime_suspend,
4514 .runtime_resume = dispc_runtime_resume,
4515};
4516
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004517static const struct of_device_id dispc_of_match[] = {
4518 { .compatible = "ti,omap2-dispc", },
4519 { .compatible = "ti,omap3-dispc", },
4520 { .compatible = "ti,omap4-dispc", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03004521 { .compatible = "ti,omap5-dispc", },
Tomi Valkeinen93550922014-12-31 11:25:48 +02004522 { .compatible = "ti,dra7-dispc", },
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004523 {},
4524};
4525
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004526static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004527 .probe = dispc_probe,
4528 .remove = dispc_remove,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004529 .driver = {
4530 .name = "omapdss_dispc",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004531 .pm = &dispc_pm_ops,
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004532 .of_match_table = dispc_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03004533 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004534 },
4535};
4536
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004537int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004538{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004539 return platform_driver_register(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004540}
4541
Tomi Valkeinenede92692015-06-04 14:12:16 +03004542void dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004543{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004544 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004545}