blob: 8529014e1a5e1c1b4637abc1625fd177b407f602 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Felix Fietkau09d8e312013-11-18 20:14:43 +010020#include <linux/time.h>
Felix Fietkauc67ce332013-12-14 18:03:38 +010021#include <linux/bitops.h>
Felix Fietkau5ca06eb2014-10-25 17:19:35 +020022#include <linux/etherdevice.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023#include <asm/unaligned.h>
24
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070025#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040026#include "hw-ops.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040027#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053028#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053029#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070030#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070031
Sujithcbe61d82009-02-09 13:27:12 +053032static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070033
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040034MODULE_AUTHOR("Atheros Communications");
35MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
36MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
37MODULE_LICENSE("Dual BSD/GPL");
38
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020039static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053040{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020041 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaue4744ec2013-10-11 23:31:01 +020042 struct ath9k_channel *chan = ah->curchan;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020043 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053044
Felix Fietkau087b6ff2011-07-09 11:12:49 +070045 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
46 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
47 clockrate = 117;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020048 else if (!chan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020049 clockrate = ATH9K_CLOCK_RATE_CCK;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020050 else if (IS_CHAN_2GHZ(chan))
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020051 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
52 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
53 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040054 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020055 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
56
Michal Nazarewiczbeae4162013-11-29 18:06:46 +010057 if (chan) {
58 if (IS_CHAN_HT40(chan))
59 clockrate *= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020060 if (IS_CHAN_HALF_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070061 clockrate /= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020062 if (IS_CHAN_QUARTER_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070063 clockrate /= 4;
64 }
65
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020066 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053067}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070068
Sujithcbe61d82009-02-09 13:27:12 +053069static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053070{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020071 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +053072
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020073 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053074}
75
Sujith0caa7b12009-02-16 13:23:20 +053076bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070077{
78 int i;
79
Sujith0caa7b12009-02-16 13:23:20 +053080 BUG_ON(timeout < AH_TIME_QUANTUM);
81
82 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083 if ((REG_READ(ah, reg) & mask) == val)
84 return true;
85
86 udelay(AH_TIME_QUANTUM);
87 }
Sujith04bd46382008-11-28 22:18:05 +053088
Joe Perchesd2182b62011-12-15 14:55:53 -080089 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -080090 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
91 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +053092
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070093 return false;
94}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040095EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070096
Felix Fietkau7c5adc82012-04-19 21:18:26 +020097void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
98 int hw_delay)
99{
Felix Fietkau1a5e6322013-10-11 23:30:54 +0200100 hw_delay /= 10;
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200101
102 if (IS_CHAN_HALF_RATE(chan))
103 hw_delay *= 2;
104 else if (IS_CHAN_QUARTER_RATE(chan))
105 hw_delay *= 4;
106
107 udelay(hw_delay + BASE_ACTIVATE_DELAY);
108}
109
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100110void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100111 int column, unsigned int *writecnt)
112{
113 int r;
114
115 ENABLE_REGWRITE_BUFFER(ah);
116 for (r = 0; r < array->ia_rows; r++) {
117 REG_WRITE(ah, INI_RA(array, r, 0),
118 INI_RA(array, r, column));
119 DO_DELAY(*writecnt);
120 }
121 REGWRITE_BUFFER_FLUSH(ah);
122}
123
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700124u32 ath9k_hw_reverse_bits(u32 val, u32 n)
125{
126 u32 retval;
127 int i;
128
129 for (i = 0, retval = 0; i < n; i++) {
130 retval = (retval << 1) | (val & 1);
131 val >>= 1;
132 }
133 return retval;
134}
135
Sujithcbe61d82009-02-09 13:27:12 +0530136u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100137 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530138 u32 frameLen, u16 rateix,
139 bool shortPreamble)
140{
141 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530142
143 if (kbps == 0)
144 return 0;
145
Felix Fietkau545750d2009-11-23 22:21:01 +0100146 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530147 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530148 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100149 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530150 phyTime >>= 1;
151 numBits = frameLen << 3;
152 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
153 break;
Sujith46d14a52008-11-18 09:08:13 +0530154 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530155 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530156 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
157 numBits = OFDM_PLCP_BITS + (frameLen << 3);
158 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
159 txTime = OFDM_SIFS_TIME_QUARTER
160 + OFDM_PREAMBLE_TIME_QUARTER
161 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530162 } else if (ah->curchan &&
163 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530164 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
165 numBits = OFDM_PLCP_BITS + (frameLen << 3);
166 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
167 txTime = OFDM_SIFS_TIME_HALF +
168 OFDM_PREAMBLE_TIME_HALF
169 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
170 } else {
171 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
172 numBits = OFDM_PLCP_BITS + (frameLen << 3);
173 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
174 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
175 + (numSymbols * OFDM_SYMBOL_TIME);
176 }
177 break;
178 default:
Joe Perches38002762010-12-02 19:12:36 -0800179 ath_err(ath9k_hw_common(ah),
180 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530181 txTime = 0;
182 break;
183 }
184
185 return txTime;
186}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400187EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530188
Sujithcbe61d82009-02-09 13:27:12 +0530189void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530190 struct ath9k_channel *chan,
191 struct chan_centers *centers)
192{
193 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530194
195 if (!IS_CHAN_HT40(chan)) {
196 centers->ctl_center = centers->ext_center =
197 centers->synth_center = chan->channel;
198 return;
199 }
200
Felix Fietkau88969342013-10-11 23:30:53 +0200201 if (IS_CHAN_HT40PLUS(chan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530202 centers->synth_center =
203 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
204 extoff = 1;
205 } else {
206 centers->synth_center =
207 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
208 extoff = -1;
209 }
210
211 centers->ctl_center =
212 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700213 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530214 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700215 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530216}
217
218/******************/
219/* Chip Revisions */
220/******************/
221
Sujithcbe61d82009-02-09 13:27:12 +0530222static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530223{
224 u32 val;
225
Felix Fietkau09c74f72014-09-27 22:49:43 +0200226 if (ah->get_mac_revision)
227 ah->hw_version.macRev = ah->get_mac_revision();
228
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530229 switch (ah->hw_version.devid) {
230 case AR5416_AR9100_DEVID:
231 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
232 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200233 case AR9300_DEVID_AR9330:
234 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
Felix Fietkau09c74f72014-09-27 22:49:43 +0200235 if (!ah->get_mac_revision) {
Gabor Juhos37625612011-06-21 11:23:23 +0200236 val = REG_READ(ah, AR_SREV);
237 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
238 }
239 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530240 case AR9300_DEVID_AR9340:
241 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530242 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200243 case AR9300_DEVID_QCA955X:
244 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
245 return;
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530246 case AR9300_DEVID_AR953X:
247 ah->hw_version.macVersion = AR_SREV_VERSION_9531;
248 return;
Miaoqing Pan2131fab2014-12-19 06:33:56 +0530249 case AR9300_DEVID_QCA956X:
250 ah->hw_version.macVersion = AR_SREV_VERSION_9561;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530251 }
252
Sujithf1dc5602008-10-29 10:16:30 +0530253 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
254
255 if (val == 0xFF) {
256 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530257 ah->hw_version.macVersion =
258 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
259 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530260
Sujith Manoharan77fac462012-09-11 20:09:18 +0530261 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530262 ah->is_pciexpress = true;
263 else
264 ah->is_pciexpress = (val &
265 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530266 } else {
267 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530268 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530269
Sujithd535a422009-02-09 13:27:06 +0530270 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530271
Sujithd535a422009-02-09 13:27:06 +0530272 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530273 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530274 }
275}
276
Sujithf1dc5602008-10-29 10:16:30 +0530277/************************************/
278/* HW Attach, Detach, Init Routines */
279/************************************/
280
Sujithcbe61d82009-02-09 13:27:12 +0530281static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530282{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100283 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530284 return;
285
286 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
287 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
288 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
289 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
290 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
291 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
292 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
293 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
294 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
295
296 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
297}
298
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400299/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530300static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530301{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700302 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400303 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530304 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800305 static const u32 patternData[4] = {
306 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
307 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400308 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530309
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400310 if (!AR_SREV_9300_20_OR_LATER(ah)) {
311 loop_max = 2;
312 regAddr[1] = AR_PHY_BASE + (8 << 2);
313 } else
314 loop_max = 1;
315
316 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530317 u32 addr = regAddr[i];
318 u32 wrData, rdData;
319
320 regHold[i] = REG_READ(ah, addr);
321 for (j = 0; j < 0x100; j++) {
322 wrData = (j << 16) | j;
323 REG_WRITE(ah, addr, wrData);
324 rdData = REG_READ(ah, addr);
325 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800326 ath_err(common,
327 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
328 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530329 return false;
330 }
331 }
332 for (j = 0; j < 4; j++) {
333 wrData = patternData[j];
334 REG_WRITE(ah, addr, wrData);
335 rdData = REG_READ(ah, addr);
336 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800337 ath_err(common,
338 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
339 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530340 return false;
341 }
342 }
343 REG_WRITE(ah, regAddr[i], regHold[i]);
344 }
345 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530346
Sujithf1dc5602008-10-29 10:16:30 +0530347 return true;
348}
349
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700350static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700351{
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530352 struct ath_common *common = ath9k_hw_common(ah);
353
Felix Fietkau689e7562012-04-12 22:35:56 +0200354 ah->config.dma_beacon_response_time = 1;
355 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530356 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530357 ah->config.analog_shiftreg = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700358
Sujith0ce024c2009-12-14 14:57:00 +0530359 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400360
Sujith Manoharana64e1a42014-01-23 08:20:30 +0530361 if (AR_SREV_9300_20_OR_LATER(ah)) {
362 ah->config.rimt_last = 500;
363 ah->config.rimt_first = 2000;
364 } else {
365 ah->config.rimt_last = 250;
366 ah->config.rimt_first = 700;
367 }
368
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400369 /*
370 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
371 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
372 * This means we use it for all AR5416 devices, and the few
373 * minor PCI AR9280 devices out there.
374 *
375 * Serialization is required because these devices do not handle
376 * well the case of two concurrent reads/writes due to the latency
377 * involved. During one read/write another read/write can be issued
378 * on another CPU while the previous read/write may still be working
379 * on our hardware, if we hit this case the hardware poops in a loop.
380 * We prevent this by serializing reads and writes.
381 *
382 * This issue is not present on PCI-Express devices or pre-AR5416
383 * devices (legacy, 802.11abg).
384 */
385 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700386 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530387
388 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
389 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
390 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
391 !ah->is_pciexpress)) {
392 ah->config.serialize_regmode = SER_REG_MODE_ON;
393 } else {
394 ah->config.serialize_regmode = SER_REG_MODE_OFF;
395 }
396 }
397
398 ath_dbg(common, RESET, "serialize_regmode is %d\n",
399 ah->config.serialize_regmode);
400
401 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
402 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
403 else
404 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700405}
406
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700407static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700408{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700409 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
410
411 regulatory->country_code = CTRY_DEFAULT;
412 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700413
Sujithd535a422009-02-09 13:27:06 +0530414 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530415 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700416
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530417 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE |
418 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100419 if (AR_SREV_9100(ah))
420 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530421
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530422 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530423 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200424 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100425 ah->htc_reset_init = true;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530426
Felix Fietkauc09396e2015-03-15 08:07:04 +0100427 ah->tpc_enabled = false;
Lorenzo Bianconia9abe302014-12-19 00:18:12 +0100428
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530429 ah->ani_function = ATH9K_ANI_ALL;
430 if (!AR_SREV_9300_20_OR_LATER(ah))
431 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
432
433 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
434 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
435 else
436 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700437}
438
Sujithcbe61d82009-02-09 13:27:12 +0530439static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700440{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700441 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530442 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700443 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530444 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800445 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700446
Sujithf1dc5602008-10-29 10:16:30 +0530447 sum = 0;
448 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400449 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530450 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700451 common->macaddr[2 * i] = eeval >> 8;
452 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700453 }
Felix Fietkau5ca06eb2014-10-25 17:19:35 +0200454 if (!is_valid_ether_addr(common->macaddr)) {
455 ath_err(common,
456 "eeprom contains invalid mac address: %pM\n",
457 common->macaddr);
458
459 random_ether_addr(common->macaddr);
460 ath_err(common,
461 "random mac address will be used: %pM\n",
462 common->macaddr);
463 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700464
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700465 return 0;
466}
467
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700468static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700469{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530470 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700471 int ecode;
472
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530473 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530474 if (!ath9k_hw_chip_test(ah))
475 return -ENODEV;
476 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700477
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400478 if (!AR_SREV_9300_20_OR_LATER(ah)) {
479 ecode = ar9002_hw_rf_claim(ah);
480 if (ecode != 0)
481 return ecode;
482 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700483
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700484 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700485 if (ecode != 0)
486 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530487
Joe Perchesd2182b62011-12-15 14:55:53 -0800488 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800489 ah->eep_ops->get_eeprom_ver(ah),
490 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530491
Sujith Manoharane3233002013-06-03 09:19:26 +0530492 ath9k_hw_ani_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530493
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530494 /*
495 * EEPROM needs to be initialized before we do this.
496 * This is required for regulatory compliance.
497 */
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530498 if (AR_SREV_9300_20_OR_LATER(ah)) {
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530499 u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
500 if ((regdmn & 0xF0) == CTL_FCC) {
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530501 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
502 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530503 }
504 }
505
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700506 return 0;
507}
508
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100509static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700510{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100511 if (!AR_SREV_9300_20_OR_LATER(ah))
512 return ar9002_hw_attach_ops(ah);
513
514 ar9003_hw_attach_ops(ah);
515 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700516}
517
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400518/* Called for all hardware families */
519static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700520{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700521 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700522 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700523
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530524 ath9k_hw_read_revisions(ah);
525
Sujith Manoharande825822013-12-28 09:47:11 +0530526 switch (ah->hw_version.macVersion) {
527 case AR_SREV_VERSION_5416_PCI:
528 case AR_SREV_VERSION_5416_PCIE:
529 case AR_SREV_VERSION_9160:
530 case AR_SREV_VERSION_9100:
531 case AR_SREV_VERSION_9280:
532 case AR_SREV_VERSION_9285:
533 case AR_SREV_VERSION_9287:
534 case AR_SREV_VERSION_9271:
535 case AR_SREV_VERSION_9300:
536 case AR_SREV_VERSION_9330:
537 case AR_SREV_VERSION_9485:
538 case AR_SREV_VERSION_9340:
539 case AR_SREV_VERSION_9462:
540 case AR_SREV_VERSION_9550:
541 case AR_SREV_VERSION_9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530542 case AR_SREV_VERSION_9531:
Miaoqing Pan2131fab2014-12-19 06:33:56 +0530543 case AR_SREV_VERSION_9561:
Sujith Manoharande825822013-12-28 09:47:11 +0530544 break;
545 default:
546 ath_err(common,
547 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
548 ah->hw_version.macVersion, ah->hw_version.macRev);
549 return -EOPNOTSUPP;
550 }
551
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530552 /*
553 * Read back AR_WA into a permanent copy and set bits 14 and 17.
554 * We need to do this to avoid RMW of this register. We cannot
555 * read the reg when chip is asleep.
556 */
Sujith Manoharan27251e02013-08-27 11:34:39 +0530557 if (AR_SREV_9300_20_OR_LATER(ah)) {
558 ah->WARegVal = REG_READ(ah, AR_WA);
559 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
560 AR_WA_ASPM_TIMER_BASED_DISABLE);
561 }
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530562
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700563 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800564 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700565 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700566 }
567
Sujith Manoharana4a29542012-09-10 09:20:03 +0530568 if (AR_SREV_9565(ah)) {
569 ah->WARegVal |= AR_WA_BIT22;
570 REG_WRITE(ah, AR_WA, ah->WARegVal);
571 }
572
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400573 ath9k_hw_init_defaults(ah);
574 ath9k_hw_init_config(ah);
575
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100576 r = ath9k_hw_attach_ops(ah);
577 if (r)
578 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400579
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700580 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800581 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700582 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700583 }
584
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200585 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200586 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400587 ah->is_pciexpress = false;
588
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700589 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700590 ath9k_hw_init_cal_settings(ah);
591
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200592 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700593 ath9k_hw_disablepcie(ah);
594
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700595 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700596 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700597 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700598
599 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100600 r = ath9k_hw_fill_cap_info(ah);
601 if (r)
602 return r;
603
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700604 r = ath9k_hw_init_macaddr(ah);
605 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800606 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700607 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700608 }
609
Sujith Manoharan45987022013-12-24 10:44:18 +0530610 ath9k_hw_init_hang_checks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700611
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400612 common->state = ATH_HW_INITIALIZED;
613
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700614 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700615}
616
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400617int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530618{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400619 int ret;
620 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530621
Sujith Manoharan77fac462012-09-11 20:09:18 +0530622 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400623 switch (ah->hw_version.devid) {
624 case AR5416_DEVID_PCI:
625 case AR5416_DEVID_PCIE:
626 case AR5416_AR9100_DEVID:
627 case AR9160_DEVID_PCI:
628 case AR9280_DEVID_PCI:
629 case AR9280_DEVID_PCIE:
630 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400631 case AR9287_DEVID_PCI:
632 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400633 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400634 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800635 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200636 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530637 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200638 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700639 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530640 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530641 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530642 case AR9300_DEVID_AR9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530643 case AR9300_DEVID_AR953X:
Miaoqing Pan2131fab2014-12-19 06:33:56 +0530644 case AR9300_DEVID_QCA956X:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400645 break;
646 default:
647 if (common->bus_ops->ath_bus_type == ATH_USB)
648 break;
Joe Perches38002762010-12-02 19:12:36 -0800649 ath_err(common, "Hardware device ID 0x%04x not supported\n",
650 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400651 return -EOPNOTSUPP;
652 }
Sujithf1dc5602008-10-29 10:16:30 +0530653
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400654 ret = __ath9k_hw_init(ah);
655 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800656 ath_err(common,
657 "Unable to initialize hardware; initialization status: %d\n",
658 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400659 return ret;
660 }
Sujithf1dc5602008-10-29 10:16:30 +0530661
Lorenzo Bianconic774d572014-09-16 02:13:09 +0200662 ath_dynack_init(ah);
663
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400664 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530665}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400666EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530667
Sujithcbe61d82009-02-09 13:27:12 +0530668static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530669{
Sujith7d0d0df2010-04-16 11:53:57 +0530670 ENABLE_REGWRITE_BUFFER(ah);
671
Sujithf1dc5602008-10-29 10:16:30 +0530672 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
673 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
674
675 REG_WRITE(ah, AR_QOS_NO_ACK,
676 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
677 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
678 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
679
680 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
681 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
682 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
683 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
684 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530685
686 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530687}
688
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530689u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530690{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530691 struct ath_common *common = ath9k_hw_common(ah);
692 int i = 0;
693
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100694 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
695 udelay(100);
696 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
697
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530698 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
699
Vivek Natarajanb1415812011-01-27 14:45:07 +0530700 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530701
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530702 if (WARN_ON_ONCE(i >= 100)) {
703 ath_err(common, "PLL4 meaurement not done\n");
704 break;
705 }
706
707 i++;
708 }
709
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100710 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530711}
712EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
713
Sujithcbe61d82009-02-09 13:27:12 +0530714static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530715 struct ath9k_channel *chan)
716{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800717 u32 pll;
718
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200719 pll = ath9k_hw_compute_pll_control(ah, chan);
720
Sujith Manoharana4a29542012-09-10 09:20:03 +0530721 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530722 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
723 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
724 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
725 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
726 AR_CH0_DPLL2_KD, 0x40);
727 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
728 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530729
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530730 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
731 AR_CH0_BB_DPLL1_REFDIV, 0x5);
732 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
733 AR_CH0_BB_DPLL1_NINI, 0x58);
734 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
735 AR_CH0_BB_DPLL1_NFRAC, 0x0);
736
737 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
738 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
739 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
740 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
741 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
742 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
743
744 /* program BB PLL phase_shift to 0x6 */
745 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
746 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
747
748 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
749 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530750 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200751 } else if (AR_SREV_9330(ah)) {
752 u32 ddr_dpll2, pll_control2, kd;
753
754 if (ah->is_clk_25mhz) {
755 ddr_dpll2 = 0x18e82f01;
756 pll_control2 = 0xe04a3d;
757 kd = 0x1d;
758 } else {
759 ddr_dpll2 = 0x19e82f01;
760 pll_control2 = 0x886666;
761 kd = 0x3d;
762 }
763
764 /* program DDR PLL ki and kd value */
765 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
766
767 /* program DDR PLL phase_shift */
768 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
769 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
770
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200771 REG_WRITE(ah, AR_RTC_PLL_CONTROL,
772 pll | AR_RTC_9300_PLL_BYPASS);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200773 udelay(1000);
774
775 /* program refdiv, nint, frac to RTC register */
776 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
777
778 /* program BB PLL kd and ki value */
779 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
780 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
781
782 /* program BB PLL phase_shift */
783 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
784 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530785 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
786 AR_SREV_9561(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530787 u32 regval, pll2_divint, pll2_divfrac, refdiv;
788
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200789 REG_WRITE(ah, AR_RTC_PLL_CONTROL,
790 pll | AR_RTC_9300_SOC_PLL_BYPASS);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530791 udelay(1000);
792
793 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
794 udelay(100);
795
796 if (ah->is_clk_25mhz) {
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530797 if (AR_SREV_9531(ah) || AR_SREV_9561(ah)) {
Sujith Manoharan2c323052013-12-31 08:12:02 +0530798 pll2_divint = 0x1c;
799 pll2_divfrac = 0xa3d2;
800 refdiv = 1;
801 } else {
802 pll2_divint = 0x54;
803 pll2_divfrac = 0x1eb85;
804 refdiv = 3;
805 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530806 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200807 if (AR_SREV_9340(ah)) {
808 pll2_divint = 88;
809 pll2_divfrac = 0;
810 refdiv = 5;
811 } else {
812 pll2_divint = 0x11;
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530813 pll2_divfrac = (AR_SREV_9531(ah) ||
814 AR_SREV_9561(ah)) ?
815 0x26665 : 0x26666;
Gabor Juhosfc05a312012-07-03 19:13:31 +0200816 refdiv = 1;
817 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530818 }
819
820 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530821 if (AR_SREV_9531(ah) || AR_SREV_9561(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530822 regval |= (0x1 << 22);
823 else
824 regval |= (0x1 << 16);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530825 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
826 udelay(100);
827
828 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
829 (pll2_divint << 18) | pll2_divfrac);
830 udelay(100);
831
832 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200833 if (AR_SREV_9340(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530834 regval = (regval & 0x80071fff) |
835 (0x1 << 30) |
836 (0x1 << 13) |
837 (0x4 << 26) |
838 (0x18 << 19);
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530839 else if (AR_SREV_9531(ah) || AR_SREV_9561(ah)) {
Sujith Manoharan2c323052013-12-31 08:12:02 +0530840 regval = (regval & 0x01c00fff) |
841 (0x1 << 31) |
842 (0x2 << 29) |
843 (0xa << 25) |
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530844 (0x1 << 19);
845
846 if (AR_SREV_9531(ah))
847 regval |= (0x6 << 12);
848 } else
Sujith Manoharan2c323052013-12-31 08:12:02 +0530849 regval = (regval & 0x80071fff) |
850 (0x3 << 30) |
851 (0x1 << 13) |
852 (0x4 << 26) |
853 (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530854 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530855
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530856 if (AR_SREV_9531(ah) || AR_SREV_9561(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530857 REG_WRITE(ah, AR_PHY_PLL_MODE,
858 REG_READ(ah, AR_PHY_PLL_MODE) & 0xffbfffff);
859 else
860 REG_WRITE(ah, AR_PHY_PLL_MODE,
861 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
862
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530863 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530864 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800865
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530866 if (AR_SREV_9565(ah))
867 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100868 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530869
Gabor Juhosfc05a312012-07-03 19:13:31 +0200870 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
871 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530872 udelay(1000);
873
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400874 /* Switch the core clock for ar9271 to 117Mhz */
875 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530876 udelay(500);
877 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400878 }
879
Sujithf1dc5602008-10-29 10:16:30 +0530880 udelay(RTC_PLL_SETTLE_DELAY);
881
882 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
883}
884
Sujithcbe61d82009-02-09 13:27:12 +0530885static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800886 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530887{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530888 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400889 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530890 AR_IMR_TXURN |
891 AR_IMR_RXERR |
892 AR_IMR_RXORN |
893 AR_IMR_BCNMISC;
894
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530895 if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
896 AR_SREV_9561(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530897 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
898
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400899 if (AR_SREV_9300_20_OR_LATER(ah)) {
900 imr_reg |= AR_IMR_RXOK_HP;
901 if (ah->config.rx_intr_mitigation)
902 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
903 else
904 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530905
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400906 } else {
907 if (ah->config.rx_intr_mitigation)
908 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
909 else
910 imr_reg |= AR_IMR_RXOK;
911 }
912
913 if (ah->config.tx_intr_mitigation)
914 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
915 else
916 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530917
Sujith7d0d0df2010-04-16 11:53:57 +0530918 ENABLE_REGWRITE_BUFFER(ah);
919
Pavel Roskin152d5302010-03-31 18:05:37 -0400920 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500921 ah->imrs2_reg |= AR_IMR_S2_GTT;
922 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530923
924 if (!AR_SREV_9100(ah)) {
925 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530926 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530927 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
928 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400929
Sujith7d0d0df2010-04-16 11:53:57 +0530930 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530931
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400932 if (AR_SREV_9300_20_OR_LATER(ah)) {
933 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
934 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
935 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
936 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
937 }
Sujithf1dc5602008-10-29 10:16:30 +0530938}
939
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700940static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
941{
942 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
943 val = min(val, (u32) 0xFFFF);
944 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
945}
946
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200947void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530948{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100949 u32 val = ath9k_hw_mac_to_clks(ah, us);
950 val = min(val, (u32) 0xFFFF);
951 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530952}
953
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200954void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530955{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100956 u32 val = ath9k_hw_mac_to_clks(ah, us);
957 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
958 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
959}
960
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200961void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
Felix Fietkau0005baf2010-01-15 02:33:40 +0100962{
963 u32 val = ath9k_hw_mac_to_clks(ah, us);
964 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
965 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530966}
967
Sujithcbe61d82009-02-09 13:27:12 +0530968static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530969{
Sujithf1dc5602008-10-29 10:16:30 +0530970 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800971 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
972 tu);
Sujith2660b812009-02-09 13:27:26 +0530973 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530974 return false;
975 } else {
976 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530977 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530978 return true;
979 }
980}
981
Felix Fietkau0005baf2010-01-15 02:33:40 +0100982void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530983{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700984 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700985 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +0200986 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +0100987 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100988 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700989 int rx_lat = 0, tx_lat = 0, eifs = 0;
990 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100991
Joe Perchesd2182b62011-12-15 14:55:53 -0800992 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -0800993 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530994
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700995 if (!chan)
996 return;
997
Sujith2660b812009-02-09 13:27:26 +0530998 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100999 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001000
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301001 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1002 rx_lat = 41;
1003 else
1004 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001005 tx_lat = 54;
1006
Felix Fietkaue88e4862012-04-19 21:18:22 +02001007 if (IS_CHAN_5GHZ(chan))
1008 sifstime = 16;
1009 else
1010 sifstime = 10;
1011
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001012 if (IS_CHAN_HALF_RATE(chan)) {
1013 eifs = 175;
1014 rx_lat *= 2;
1015 tx_lat *= 2;
1016 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1017 tx_lat += 11;
1018
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001019 sifstime = 32;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001020 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001021 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001022 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1023 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301024 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001025 tx_lat *= 4;
1026 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1027 tx_lat += 22;
1028
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001029 sifstime = 64;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001030 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001031 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001032 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301033 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1034 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1035 reg = AR_USEC_ASYNC_FIFO;
1036 } else {
1037 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1038 common->clockrate;
1039 reg = REG_READ(ah, AR_USEC);
1040 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001041 rx_lat = MS(reg, AR_USEC_RX_LAT);
1042 tx_lat = MS(reg, AR_USEC_TX_LAT);
1043
1044 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001045 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001046
Felix Fietkaue239d852010-01-15 02:34:58 +01001047 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Mathias Kretschmerf77f8232013-04-22 22:34:41 +02001048 slottime += 3 * ah->coverage_class;
1049 acktimeout = slottime + sifstime + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001050 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001051
1052 /*
1053 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001054 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001055 * This was initially only meant to work around an issue with delayed
1056 * BA frames in some implementations, but it has been found to fix ACK
1057 * timeout issues in other cases as well.
1058 */
Felix Fietkaue4744ec2013-10-11 23:31:01 +02001059 if (IS_CHAN_2GHZ(chan) &&
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001060 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001061 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001062 ctstimeout += 48 - sifstime - ah->slottime;
1063 }
1064
Lorenzo Bianconi7aefa8a2014-09-16 02:13:11 +02001065 if (ah->dynack.enabled) {
1066 acktimeout = ah->dynack.ackto;
1067 ctstimeout = acktimeout;
1068 slottime = (acktimeout - 3) / 2;
1069 } else {
1070 ah->dynack.ackto = acktimeout;
1071 }
1072
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001073 ath9k_hw_set_sifs_time(ah, sifstime);
1074 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001075 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001076 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301077 if (ah->globaltxtimeout != (u32) -1)
1078 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001079
1080 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1081 REG_RMW(ah, AR_USEC,
1082 (common->clockrate - 1) |
1083 SM(rx_lat, AR_USEC_RX_LAT) |
1084 SM(tx_lat, AR_USEC_TX_LAT),
1085 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1086
Sujithf1dc5602008-10-29 10:16:30 +05301087}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001088EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301089
Sujith285f2dd2010-01-08 10:36:07 +05301090void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001091{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001092 struct ath_common *common = ath9k_hw_common(ah);
1093
Sujith736b3a22010-03-17 14:25:24 +05301094 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001095 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001096
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001097 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001098}
Sujith285f2dd2010-01-08 10:36:07 +05301099EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001100
Sujithf1dc5602008-10-29 10:16:30 +05301101/*******/
1102/* INI */
1103/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001104
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001105u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001106{
1107 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1108
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001109 if (IS_CHAN_2GHZ(chan))
Bob Copeland3a702e42009-03-30 22:30:29 -04001110 ctl |= CTL_11G;
1111 else
1112 ctl |= CTL_11A;
1113
1114 return ctl;
1115}
1116
Sujithf1dc5602008-10-29 10:16:30 +05301117/****************************************/
1118/* Reset and Channel Switching Routines */
1119/****************************************/
1120
Sujithcbe61d82009-02-09 13:27:12 +05301121static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301122{
Felix Fietkau57b32222010-04-15 17:39:22 -04001123 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau86c157b2013-05-23 12:20:56 +02001124 int txbuf_size;
Sujithf1dc5602008-10-29 10:16:30 +05301125
Sujith7d0d0df2010-04-16 11:53:57 +05301126 ENABLE_REGWRITE_BUFFER(ah);
1127
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001128 /*
1129 * set AHB_MODE not to do cacheline prefetches
1130 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001131 if (!AR_SREV_9300_20_OR_LATER(ah))
1132 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301133
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001134 /*
1135 * let mac dma reads be in 128 byte chunks
1136 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001137 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301138
Sujith7d0d0df2010-04-16 11:53:57 +05301139 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301140
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001141 /*
1142 * Restore TX Trigger Level to its pre-reset value.
1143 * The initial value depends on whether aggregation is enabled, and is
1144 * adjusted whenever underruns are detected.
1145 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001146 if (!AR_SREV_9300_20_OR_LATER(ah))
1147 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301148
Sujith7d0d0df2010-04-16 11:53:57 +05301149 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301150
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001151 /*
1152 * let mac dma writes be in 128 byte chunks
1153 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001154 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301155
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001156 /*
1157 * Setup receive FIFO threshold to hold off TX activities
1158 */
Sujithf1dc5602008-10-29 10:16:30 +05301159 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1160
Felix Fietkau57b32222010-04-15 17:39:22 -04001161 if (AR_SREV_9300_20_OR_LATER(ah)) {
1162 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1163 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1164
1165 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1166 ah->caps.rx_status_len);
1167 }
1168
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001169 /*
1170 * reduce the number of usable entries in PCU TXBUF to avoid
1171 * wrap around issues.
1172 */
Sujithf1dc5602008-10-29 10:16:30 +05301173 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001174 /* For AR9285 the number of Fifos are reduced to half.
1175 * So set the usable tx buf size also to half to
1176 * avoid data/delimiter underruns
1177 */
Felix Fietkau86c157b2013-05-23 12:20:56 +02001178 txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
1179 } else if (AR_SREV_9340_13_OR_LATER(ah)) {
1180 /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
1181 txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
1182 } else {
1183 txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
Sujithf1dc5602008-10-29 10:16:30 +05301184 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001185
Felix Fietkau86c157b2013-05-23 12:20:56 +02001186 if (!AR_SREV_9271(ah))
1187 REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);
1188
Sujith7d0d0df2010-04-16 11:53:57 +05301189 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301190
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001191 if (AR_SREV_9300_20_OR_LATER(ah))
1192 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301193}
1194
Sujithcbe61d82009-02-09 13:27:12 +05301195static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301196{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001197 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1198 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301199
Sujithf1dc5602008-10-29 10:16:30 +05301200 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001201 case NL80211_IFTYPE_ADHOC:
Felix Fietkau83322eb2014-09-27 22:49:44 +02001202 if (!AR_SREV_9340_13(ah)) {
1203 set |= AR_STA_ID1_ADHOC;
1204 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1205 break;
1206 }
1207 /* fall through */
Thomas Pedersen2664d662013-05-08 10:16:48 -07001208 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001209 case NL80211_IFTYPE_AP:
1210 set |= AR_STA_ID1_STA_AP;
1211 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001212 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001213 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301214 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301215 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001216 if (!ah->is_monitoring)
1217 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301218 break;
Sujithf1dc5602008-10-29 10:16:30 +05301219 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001220 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301221}
1222
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001223void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1224 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001225{
1226 u32 coef_exp, coef_man;
1227
1228 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1229 if ((coef_scaled >> coef_exp) & 0x1)
1230 break;
1231
1232 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1233
1234 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1235
1236 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1237 *coef_exponent = coef_exp - 16;
1238}
1239
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301240/* AR9330 WAR:
1241 * call external reset function to reset WMAC if:
1242 * - doing a cold reset
1243 * - we have pending frames in the TX queues.
1244 */
1245static bool ath9k_hw_ar9330_reset_war(struct ath_hw *ah, int type)
1246{
1247 int i, npend = 0;
1248
1249 for (i = 0; i < AR_NUM_QCU; i++) {
1250 npend = ath9k_hw_numtxpending(ah, i);
1251 if (npend)
1252 break;
1253 }
1254
1255 if (ah->external_reset &&
1256 (npend || type == ATH9K_RESET_COLD)) {
1257 int reset_err = 0;
1258
1259 ath_dbg(ath9k_hw_common(ah), RESET,
1260 "reset MAC via external reset\n");
1261
1262 reset_err = ah->external_reset();
1263 if (reset_err) {
1264 ath_err(ath9k_hw_common(ah),
1265 "External reset failed, err=%d\n",
1266 reset_err);
1267 return false;
1268 }
1269
1270 REG_WRITE(ah, AR_RTC_RESET, 1);
1271 }
1272
1273 return true;
1274}
1275
Sujithcbe61d82009-02-09 13:27:12 +05301276static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301277{
1278 u32 rst_flags;
1279 u32 tmpReg;
1280
Sujith70768492009-02-16 13:23:12 +05301281 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001282 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1283 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301284 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1285 }
1286
Sujith7d0d0df2010-04-16 11:53:57 +05301287 ENABLE_REGWRITE_BUFFER(ah);
1288
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001289 if (AR_SREV_9300_20_OR_LATER(ah)) {
1290 REG_WRITE(ah, AR_WA, ah->WARegVal);
1291 udelay(10);
1292 }
1293
Sujithf1dc5602008-10-29 10:16:30 +05301294 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1295 AR_RTC_FORCE_WAKE_ON_INT);
1296
1297 if (AR_SREV_9100(ah)) {
1298 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1299 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1300 } else {
1301 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
Felix Fietkaua37a9912013-05-23 12:20:55 +02001302 if (AR_SREV_9340(ah))
1303 tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
1304 else
1305 tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
1306 AR_INTR_SYNC_RADM_CPL_TIMEOUT;
1307
1308 if (tmpReg) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001309 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301310 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001311
1312 val = AR_RC_HOSTIF;
1313 if (!AR_SREV_9300_20_OR_LATER(ah))
1314 val |= AR_RC_AHB;
1315 REG_WRITE(ah, AR_RC, val);
1316
1317 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301318 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301319
1320 rst_flags = AR_RTC_RC_MAC_WARM;
1321 if (type == ATH9K_RESET_COLD)
1322 rst_flags |= AR_RTC_RC_MAC_COLD;
1323 }
1324
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001325 if (AR_SREV_9330(ah)) {
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301326 if (!ath9k_hw_ar9330_reset_war(ah, type))
1327 return false;
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001328 }
1329
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301330 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301331 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301332
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001333 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301334
1335 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301336
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301337 if (AR_SREV_9300_20_OR_LATER(ah))
1338 udelay(50);
1339 else if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05301340 mdelay(10);
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301341 else
1342 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05301343
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001344 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301345 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001346 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301347 return false;
1348 }
1349
1350 if (!AR_SREV_9100(ah))
1351 REG_WRITE(ah, AR_RC, 0);
1352
Sujithf1dc5602008-10-29 10:16:30 +05301353 if (AR_SREV_9100(ah))
1354 udelay(50);
1355
1356 return true;
1357}
1358
Sujithcbe61d82009-02-09 13:27:12 +05301359static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301360{
Sujith7d0d0df2010-04-16 11:53:57 +05301361 ENABLE_REGWRITE_BUFFER(ah);
1362
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001363 if (AR_SREV_9300_20_OR_LATER(ah)) {
1364 REG_WRITE(ah, AR_WA, ah->WARegVal);
1365 udelay(10);
1366 }
1367
Sujithf1dc5602008-10-29 10:16:30 +05301368 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1369 AR_RTC_FORCE_WAKE_ON_INT);
1370
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001371 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301372 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1373
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001374 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301375
Sujith7d0d0df2010-04-16 11:53:57 +05301376 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301377
Sujith Manoharanafe36532013-12-18 09:53:25 +05301378 udelay(2);
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001379
1380 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301381 REG_WRITE(ah, AR_RC, 0);
1382
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001383 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301384
1385 if (!ath9k_hw_wait(ah,
1386 AR_RTC_STATUS,
1387 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301388 AR_RTC_STATUS_ON,
1389 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001390 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301391 return false;
1392 }
1393
Sujithf1dc5602008-10-29 10:16:30 +05301394 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1395}
1396
Sujithcbe61d82009-02-09 13:27:12 +05301397static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301398{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301399 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301400
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001401 if (AR_SREV_9300_20_OR_LATER(ah)) {
1402 REG_WRITE(ah, AR_WA, ah->WARegVal);
1403 udelay(10);
1404 }
1405
Sujithf1dc5602008-10-29 10:16:30 +05301406 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1407 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1408
Felix Fietkauceb26a62012-10-03 21:07:51 +02001409 if (!ah->reset_power_on)
1410 type = ATH9K_RESET_POWER_ON;
1411
Sujithf1dc5602008-10-29 10:16:30 +05301412 switch (type) {
1413 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301414 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301415 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001416 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301417 break;
Sujithf1dc5602008-10-29 10:16:30 +05301418 case ATH9K_RESET_WARM:
1419 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301420 ret = ath9k_hw_set_reset(ah, type);
1421 break;
Sujithf1dc5602008-10-29 10:16:30 +05301422 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301423 break;
Sujithf1dc5602008-10-29 10:16:30 +05301424 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301425
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301426 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301427}
1428
Sujithcbe61d82009-02-09 13:27:12 +05301429static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301430 struct ath9k_channel *chan)
1431{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001432 int reset_type = ATH9K_RESET_WARM;
1433
1434 if (AR_SREV_9280(ah)) {
1435 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1436 reset_type = ATH9K_RESET_POWER_ON;
1437 else
1438 reset_type = ATH9K_RESET_COLD;
Felix Fietkau3412f2f02013-02-25 20:51:07 +01001439 } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
1440 (REG_READ(ah, AR_CR) & AR_CR_RXE))
1441 reset_type = ATH9K_RESET_COLD;
Felix Fietkau9c083af2012-03-03 15:17:02 +01001442
1443 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301444 return false;
1445
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001446 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301447 return false;
1448
Sujith2660b812009-02-09 13:27:26 +05301449 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001450
1451 if (AR_SREV_9330(ah))
1452 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301453 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301454
1455 return true;
1456}
1457
Sujithcbe61d82009-02-09 13:27:12 +05301458static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001459 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301460{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001461 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301462 struct ath9k_hw_capabilities *pCap = &ah->caps;
1463 bool band_switch = false, mode_diff = false;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301464 u8 ini_reloaded = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001465 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001466 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301467
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301468 if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001469 u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
1470 band_switch = !!(flags_diff & CHANNEL_5GHZ);
1471 mode_diff = !!(flags_diff & ~CHANNEL_HT);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301472 }
Sujithf1dc5602008-10-29 10:16:30 +05301473
1474 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1475 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001476 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001477 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301478 return false;
1479 }
1480 }
1481
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001482 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001483 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301484 return false;
1485 }
1486
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301487 if (band_switch || mode_diff) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301488 ath9k_hw_mark_phy_inactive(ah);
1489 udelay(5);
1490
Sujith Manoharan5f35c0f2013-07-16 12:03:20 +05301491 if (band_switch)
1492 ath9k_hw_init_pll(ah, chan);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301493
1494 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1495 ath_err(common, "Failed to do fast channel change\n");
1496 return false;
1497 }
1498 }
1499
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001500 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301501
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001502 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001503 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001504 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001505 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301506 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001507 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001508 ath9k_hw_apply_txpower(ah, chan, false);
Sujithf1dc5602008-10-29 10:16:30 +05301509
Felix Fietkau81c507a2013-10-11 23:30:55 +02001510 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001511 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301512
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301513 if (band_switch || ini_reloaded)
1514 ah->eep_ops->set_board_values(ah, chan);
1515
1516 ath9k_hw_init_bb(ah, chan);
1517 ath9k_hw_rfbus_done(ah);
1518
1519 if (band_switch || ini_reloaded) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301520 ah->ah_flags |= AH_FASTCC;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301521 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301522 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301523 }
1524
Sujithf1dc5602008-10-29 10:16:30 +05301525 return true;
1526}
1527
Felix Fietkau691680b2011-03-19 13:55:38 +01001528static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1529{
1530 u32 gpio_mask = ah->gpio_mask;
1531 int i;
1532
1533 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1534 if (!(gpio_mask & 1))
1535 continue;
1536
1537 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1538 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1539 }
1540}
1541
Sujith Manoharan1e516ca2013-09-11 21:30:27 +05301542void ath9k_hw_check_nav(struct ath_hw *ah)
1543{
1544 struct ath_common *common = ath9k_hw_common(ah);
1545 u32 val;
1546
1547 val = REG_READ(ah, AR_NAV);
1548 if (val != 0xdeadbeef && val > 0x7fff) {
1549 ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
1550 REG_WRITE(ah, AR_NAV, 0);
1551 }
1552}
1553EXPORT_SYMBOL(ath9k_hw_check_nav);
1554
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001555bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301556{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001557 int count = 50;
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001558 u32 reg, last_val;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301559
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301560 if (AR_SREV_9300(ah))
1561 return !ath9k_hw_detect_mac_hang(ah);
1562
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001563 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001564 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301565
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001566 last_val = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001567 do {
1568 reg = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001569 if (reg != last_val)
1570 return true;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001571
Felix Fietkau105ff412014-03-09 09:51:16 +01001572 udelay(1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001573 last_val = reg;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001574 if ((reg & 0x7E7FFFEF) == 0x00702400)
1575 continue;
1576
1577 switch (reg & 0x7E000B00) {
1578 case 0x1E000000:
1579 case 0x52000B00:
1580 case 0x18000B00:
1581 continue;
1582 default:
1583 return true;
1584 }
1585 } while (count-- > 0);
1586
1587 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301588}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001589EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301590
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301591static void ath9k_hw_init_mfp(struct ath_hw *ah)
1592{
1593 /* Setup MFP options for CCMP */
1594 if (AR_SREV_9280_20_OR_LATER(ah)) {
1595 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1596 * frames when constructing CCMP AAD. */
1597 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1598 0xc7ff);
Chun-Yeow Yeoh60fc4962014-11-16 03:05:41 +08001599 if (AR_SREV_9271(ah) || AR_DEVID_7010(ah))
1600 ah->sw_mgmt_crypto_tx = true;
1601 else
1602 ah->sw_mgmt_crypto_tx = false;
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001603 ah->sw_mgmt_crypto_rx = false;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301604 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1605 /* Disable hardware crypto for management frames */
1606 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1607 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1608 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1609 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001610 ah->sw_mgmt_crypto_tx = true;
1611 ah->sw_mgmt_crypto_rx = true;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301612 } else {
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001613 ah->sw_mgmt_crypto_tx = true;
1614 ah->sw_mgmt_crypto_rx = true;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301615 }
1616}
1617
1618static void ath9k_hw_reset_opmode(struct ath_hw *ah,
1619 u32 macStaId1, u32 saveDefAntenna)
1620{
1621 struct ath_common *common = ath9k_hw_common(ah);
1622
1623 ENABLE_REGWRITE_BUFFER(ah);
1624
Felix Fietkauecbbed32013-04-16 12:51:56 +02001625 REG_RMW(ah, AR_STA_ID1, macStaId1
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301626 | AR_STA_ID1_RTS_USE_DEF
Felix Fietkauecbbed32013-04-16 12:51:56 +02001627 | ah->sta_id1_defaults,
1628 ~AR_STA_ID1_SADH_MASK);
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301629 ath_hw_setbssidmask(common);
1630 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1631 ath9k_hw_write_associd(ah);
1632 REG_WRITE(ah, AR_ISR, ~0);
1633 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1634
1635 REGWRITE_BUFFER_FLUSH(ah);
1636
1637 ath9k_hw_set_operating_mode(ah, ah->opmode);
1638}
1639
1640static void ath9k_hw_init_queues(struct ath_hw *ah)
1641{
1642 int i;
1643
1644 ENABLE_REGWRITE_BUFFER(ah);
1645
1646 for (i = 0; i < AR_NUM_DCU; i++)
1647 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1648
1649 REGWRITE_BUFFER_FLUSH(ah);
1650
1651 ah->intr_txqs = 0;
1652 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1653 ath9k_hw_resettxqueue(ah, i);
1654}
1655
1656/*
1657 * For big endian systems turn on swapping for descriptors
1658 */
1659static void ath9k_hw_init_desc(struct ath_hw *ah)
1660{
1661 struct ath_common *common = ath9k_hw_common(ah);
1662
1663 if (AR_SREV_9100(ah)) {
1664 u32 mask;
1665 mask = REG_READ(ah, AR_CFG);
1666 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1667 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1668 mask);
1669 } else {
1670 mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1671 REG_WRITE(ah, AR_CFG, mask);
1672 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1673 REG_READ(ah, AR_CFG));
1674 }
1675 } else {
1676 if (common->bus_ops->ath_bus_type == ATH_USB) {
1677 /* Configure AR9271 target WLAN */
1678 if (AR_SREV_9271(ah))
1679 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1680 else
1681 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1682 }
1683#ifdef __BIG_ENDIAN
1684 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
Miaoqing Panede6a5e2014-12-19 06:33:59 +05301685 AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
1686 AR_SREV_9561(ah))
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301687 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1688 else
1689 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1690#endif
1691 }
1692}
1693
Sujith Manoharancaed6572012-03-14 14:40:46 +05301694/*
1695 * Fast channel change:
1696 * (Change synthesizer based on channel freq without resetting chip)
Sujith Manoharancaed6572012-03-14 14:40:46 +05301697 */
1698static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1699{
1700 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301701 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301702 int ret;
1703
1704 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1705 goto fail;
1706
1707 if (ah->chip_fullsleep)
1708 goto fail;
1709
1710 if (!ah->curchan)
1711 goto fail;
1712
1713 if (chan->channel == ah->curchan->channel)
1714 goto fail;
1715
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001716 if ((ah->curchan->channelFlags | chan->channelFlags) &
1717 (CHANNEL_HALF | CHANNEL_QUARTER))
1718 goto fail;
1719
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301720 /*
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001721 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301722 */
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001723 if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001724 ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001725 goto fail;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301726
1727 if (!ath9k_hw_check_alive(ah))
1728 goto fail;
1729
1730 /*
1731 * For AR9462, make sure that calibration data for
1732 * re-using are present.
1733 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301734 if (AR_SREV_9462(ah) && (ah->caldata &&
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301735 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
1736 !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
1737 !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301738 goto fail;
1739
1740 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1741 ah->curchan->channel, chan->channel);
1742
1743 ret = ath9k_hw_channel_change(ah, chan);
1744 if (!ret)
1745 goto fail;
1746
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301747 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301748 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301749
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301750 ath9k_hw_loadnf(ah, ah->curchan);
1751 ath9k_hw_start_nfcal(ah, true);
1752
Sujith Manoharancaed6572012-03-14 14:40:46 +05301753 if (AR_SREV_9271(ah))
1754 ar9002_hw_load_ani_reg(ah, chan);
1755
1756 return 0;
1757fail:
1758 return -EINVAL;
1759}
1760
Felix Fietkau8d7e09d2014-06-11 16:18:01 +05301761u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur)
1762{
1763 struct timespec ts;
1764 s64 usec;
1765
1766 if (!cur) {
1767 getrawmonotonic(&ts);
1768 cur = &ts;
1769 }
1770
1771 usec = cur->tv_sec * 1000000ULL + cur->tv_nsec / 1000;
1772 usec -= last->tv_sec * 1000000ULL + last->tv_nsec / 1000;
1773
1774 return (u32) usec;
1775}
1776EXPORT_SYMBOL(ath9k_hw_get_tsf_offset);
1777
Sujithcbe61d82009-02-09 13:27:12 +05301778int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301779 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001780{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001781 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001782 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001783 u32 saveDefAntenna;
1784 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301785 u64 tsf = 0;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001786 s64 usec = 0;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301787 int r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301788 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301789 bool save_fullsleep = ah->chip_fullsleep;
1790
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301791 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301792 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1793 if (start_mci_reset)
1794 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301795 }
1796
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001797 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001798 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001799
Sujith Manoharancaed6572012-03-14 14:40:46 +05301800 if (ah->curchan && !ah->chip_fullsleep)
1801 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001802
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001803 ah->caldata = caldata;
Sujith Manoharanfcb9a3d2013-03-04 12:42:52 +05301804 if (caldata && (chan->channel != caldata->channel ||
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001805 chan->channelFlags != caldata->channelFlags)) {
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001806 /* Operating channel changed, reset channel calibration data */
1807 memset(caldata, 0, sizeof(*caldata));
1808 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001809 } else if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301810 clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001811 }
Lorenzo Bianconi5bc225a2013-10-11 14:09:54 +02001812 ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001813
Sujith Manoharancaed6572012-03-14 14:40:46 +05301814 if (fastcc) {
1815 r = ath9k_hw_do_fastcc(ah, chan);
1816 if (!r)
1817 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001818 }
1819
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301820 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301821 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301822
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001823 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1824 if (saveDefAntenna == 0)
1825 saveDefAntenna = 1;
1826
1827 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1828
Felix Fietkau09d8e312013-11-18 20:14:43 +01001829 /* Save TSF before chip reset, a cold reset clears it */
1830 tsf = ath9k_hw_gettsf64(ah);
Thomas Gleixner6438e0d2014-07-16 21:05:09 +00001831 usec = ktime_to_us(ktime_get_raw());
Sujith46fe7822009-09-17 09:25:25 +05301832
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001833 saveLedState = REG_READ(ah, AR_CFG_LED) &
1834 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1835 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1836
1837 ath9k_hw_mark_phy_inactive(ah);
1838
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001839 ah->paprd_table_write_done = false;
1840
Sujith05020d22010-03-17 14:25:23 +05301841 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001842 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1843 REG_WRITE(ah,
1844 AR9271_RESET_POWER_DOWN_CONTROL,
1845 AR9271_RADIO_RF_RST);
1846 udelay(50);
1847 }
1848
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001849 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001850 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001851 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001852 }
1853
Sujith05020d22010-03-17 14:25:23 +05301854 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001855 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1856 ah->htc_reset_init = false;
1857 REG_WRITE(ah,
1858 AR9271_RESET_POWER_DOWN_CONTROL,
1859 AR9271_GATE_MAC_CTL);
1860 udelay(50);
1861 }
1862
Sujith46fe7822009-09-17 09:25:25 +05301863 /* Restore TSF */
Thomas Gleixner6438e0d2014-07-16 21:05:09 +00001864 usec = ktime_to_us(ktime_get_raw()) - usec;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001865 ath9k_hw_settsf64(ah, tsf + usec);
Sujith46fe7822009-09-17 09:25:25 +05301866
Felix Fietkau7a370812010-09-22 12:34:52 +02001867 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301868 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001869
Sujithe9141f72010-06-01 15:14:10 +05301870 if (!AR_SREV_9300_20_OR_LATER(ah))
1871 ar9002_hw_enable_async_fifo(ah);
1872
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001873 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001874 if (r)
1875 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001876
Lorenzo Bianconi935d00c2013-12-12 18:10:16 +01001877 ath9k_hw_set_rfmode(ah, chan);
1878
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301879 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301880 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1881
Felix Fietkauf860d522010-06-30 02:07:48 +02001882 /*
1883 * Some AR91xx SoC devices frequently fail to accept TSF writes
1884 * right after the chip reset. When that happens, write a new
1885 * value after the initvals have been applied, with an offset
1886 * based on measured time difference
1887 */
1888 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1889 tsf += 1500;
1890 ath9k_hw_settsf64(ah, tsf);
1891 }
1892
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301893 ath9k_hw_init_mfp(ah);
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001894
Felix Fietkau81c507a2013-10-11 23:30:55 +02001895 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001896 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301897 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001898
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301899 ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
Sujith Manoharan00e00032011-01-26 21:59:05 +05301900
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001901 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001902 if (r)
1903 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001904
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001905 ath9k_hw_set_clockrate(ah);
1906
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301907 ath9k_hw_init_queues(ah);
Sujith2660b812009-02-09 13:27:26 +05301908 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001909 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001910 ath9k_hw_init_qos(ah);
1911
Sujith2660b812009-02-09 13:27:26 +05301912 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001913 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301914
Felix Fietkau0005baf2010-01-15 02:33:40 +01001915 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001916
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001917 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1918 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1919 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1920 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1921 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1922 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1923 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301924 }
1925
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001926 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001927
1928 ath9k_hw_set_dma(ah);
1929
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05301930 if (!ath9k_hw_mci_is_enabled(ah))
1931 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001932
Sujith0ce024c2009-12-14 14:57:00 +05301933 if (ah->config.rx_intr_mitigation) {
Sujith Manoharana64e1a42014-01-23 08:20:30 +05301934 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, ah->config.rimt_last);
1935 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, ah->config.rimt_first);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001936 }
1937
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001938 if (ah->config.tx_intr_mitigation) {
1939 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1940 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1941 }
1942
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001943 ath9k_hw_init_bb(ah, chan);
1944
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301945 if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301946 clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
1947 clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301948 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001949 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001950 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001951
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301952 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301953 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301954
Sujith7d0d0df2010-04-16 11:53:57 +05301955 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001956
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001957 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001958 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1959
Sujith7d0d0df2010-04-16 11:53:57 +05301960 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301961
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05301962 ath9k_hw_gen_timer_start_tsf2(ah);
1963
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301964 ath9k_hw_init_desc(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001965
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301966 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301967 ath9k_hw_btcoex_enable(ah);
1968
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301969 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301970 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301971
Felix Fietkau7b89fcc2014-10-25 17:19:32 +02001972 if (AR_SREV_9300_20_OR_LATER(ah)) {
1973 ath9k_hw_loadnf(ah, chan);
1974 ath9k_hw_start_nfcal(ah, true);
1975 }
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05301976
Sujith Manoharana7abaf72013-12-24 10:44:21 +05301977 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001978 ar9003_hw_bb_watchdog_config(ah);
Sujith Manoharana7abaf72013-12-24 10:44:21 +05301979
1980 if (ah->config.hw_hang_checks & HW_PHYRESTART_CLC_WAR)
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301981 ar9003_hw_disable_phy_restart(ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301982
Felix Fietkau691680b2011-03-19 13:55:38 +01001983 ath9k_hw_apply_gpio_override(ah);
1984
Sujith Manoharan7bdea962013-08-04 14:22:00 +05301985 if (AR_SREV_9565(ah) && common->bt_ant_diversity)
Sujith Manoharan362cd032012-09-16 08:06:36 +05301986 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
1987
Lorenzo Bianconi4307b0f2014-09-11 23:50:54 +02001988 if (ah->hw->conf.radar_enabled) {
1989 /* set HW specific DFS configuration */
Lorenzo Bianconi7a0a2602014-09-16 16:43:42 +02001990 ah->radar_conf.ext_channel = IS_CHAN_HT40(chan);
Lorenzo Bianconi4307b0f2014-09-11 23:50:54 +02001991 ath9k_hw_set_radar_params(ah);
1992 }
1993
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001994 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001995}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001996EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001997
Sujithf1dc5602008-10-29 10:16:30 +05301998/******************************/
1999/* Power Management (Chipset) */
2000/******************************/
2001
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04002002/*
2003 * Notify Power Mgt is disabled in self-generated frames.
2004 * If requested, force chip to sleep.
2005 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302006static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302007{
2008 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302009
Sujith Manoharana4a29542012-09-10 09:20:03 +05302010 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302011 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
2012 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
2013 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302014 /* xxx Required for WLAN only case ? */
2015 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2016 udelay(100);
2017 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302018
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302019 /*
2020 * Clear the RTC force wake bit to allow the
2021 * mac to go to sleep.
2022 */
2023 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302024
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302025 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302026 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302027
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302028 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2029 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2030
2031 /* Shutdown chip. Active low */
2032 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2033 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2034 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302035 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002036
2037 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002038 if (AR_SREV_9300_20_OR_LATER(ah))
2039 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002040}
2041
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002042/*
2043 * Notify Power Management is enabled in self-generating
2044 * frames. If request, set power mode of chip to
2045 * auto/normal. Duration in units of 128us (1/8 TU).
2046 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302047static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002048{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302049 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302050
Sujithf1dc5602008-10-29 10:16:30 +05302051 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002052
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302053 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2054 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2055 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2056 AR_RTC_FORCE_WAKE_ON_INT);
2057 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302058
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302059 /* When chip goes into network sleep, it could be waken
2060 * up by MCI_INT interrupt caused by BT's HW messages
2061 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2062 * rate (~100us). This will cause chip to leave and
2063 * re-enter network sleep mode frequently, which in
2064 * consequence will have WLAN MCI HW to generate lots of
2065 * SYS_WAKING and SYS_SLEEPING messages which will make
2066 * BT CPU to busy to process.
2067 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302068 if (ath9k_hw_mci_is_enabled(ah))
2069 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2070 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302071 /*
2072 * Clear the RTC force wake bit to allow the
2073 * mac to go to sleep.
2074 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302075 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302076
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302077 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302078 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302079 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002080
2081 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2082 if (AR_SREV_9300_20_OR_LATER(ah))
2083 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302084}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002085
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302086static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302087{
2088 u32 val;
2089 int i;
2090
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002091 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2092 if (AR_SREV_9300_20_OR_LATER(ah)) {
2093 REG_WRITE(ah, AR_WA, ah->WARegVal);
2094 udelay(10);
2095 }
2096
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302097 if ((REG_READ(ah, AR_RTC_STATUS) &
2098 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2099 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302100 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002101 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302102 if (!AR_SREV_9300_20_OR_LATER(ah))
2103 ath9k_hw_init_pll(ah, NULL);
2104 }
2105 if (AR_SREV_9100(ah))
2106 REG_SET_BIT(ah, AR_RTC_RESET,
2107 AR_RTC_RESET_EN);
2108
2109 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2110 AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302111 if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05302112 mdelay(10);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302113 else
2114 udelay(50);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302115
2116 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2117 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2118 if (val == AR_RTC_STATUS_ON)
2119 break;
2120 udelay(50);
2121 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2122 AR_RTC_FORCE_WAKE_EN);
2123 }
2124 if (i == 0) {
2125 ath_err(ath9k_hw_common(ah),
2126 "Failed to wakeup in %uus\n",
2127 POWER_UP_TIME / 20);
2128 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002129 }
2130
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302131 if (ath9k_hw_mci_is_enabled(ah))
2132 ar9003_mci_set_power_awake(ah);
2133
Sujithf1dc5602008-10-29 10:16:30 +05302134 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2135
2136 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002137}
2138
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002139bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302140{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002141 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302142 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302143 static const char *modes[] = {
2144 "AWAKE",
2145 "FULL-SLEEP",
2146 "NETWORK SLEEP",
2147 "UNDEFINED"
2148 };
Sujithf1dc5602008-10-29 10:16:30 +05302149
Gabor Juhoscbdec972009-07-24 17:27:22 +02002150 if (ah->power_mode == mode)
2151 return status;
2152
Joe Perchesd2182b62011-12-15 14:55:53 -08002153 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002154 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302155
2156 switch (mode) {
2157 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302158 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302159 break;
2160 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302161 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302162 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302163
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302164 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302165 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302166 break;
2167 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302168 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302169 break;
2170 default:
Joe Perches38002762010-12-02 19:12:36 -08002171 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302172 return false;
2173 }
Sujith2660b812009-02-09 13:27:26 +05302174 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302175
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002176 /*
2177 * XXX: If this warning never comes up after a while then
2178 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2179 * ath9k_hw_setpower() return type void.
2180 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302181
2182 if (!(ah->ah_flags & AH_UNPLUGGED))
2183 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002184
Sujithf1dc5602008-10-29 10:16:30 +05302185 return status;
2186}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002187EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302188
Sujithf1dc5602008-10-29 10:16:30 +05302189/*******************/
2190/* Beacon Handling */
2191/*******************/
2192
Sujithcbe61d82009-02-09 13:27:12 +05302193void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002194{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002195 int flags = 0;
2196
Sujith7d0d0df2010-04-16 11:53:57 +05302197 ENABLE_REGWRITE_BUFFER(ah);
2198
Sujith2660b812009-02-09 13:27:26 +05302199 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002200 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002201 REG_SET_BIT(ah, AR_TXCFG,
2202 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Thomas Pedersen2664d662013-05-08 10:16:48 -07002203 case NL80211_IFTYPE_MESH_POINT:
Colin McCabed97809d2008-12-01 13:38:55 -08002204 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002205 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2206 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2207 TU_TO_USEC(ah->config.dma_beacon_response_time));
2208 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2209 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002210 flags |=
2211 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2212 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002213 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002214 ath_dbg(ath9k_hw_common(ah), BEACON,
2215 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002216 return;
2217 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002218 }
2219
Felix Fietkaudd347f22011-03-22 21:54:17 +01002220 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2221 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2222 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002223
Sujith7d0d0df2010-04-16 11:53:57 +05302224 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302225
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002226 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2227}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002228EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002229
Sujithcbe61d82009-02-09 13:27:12 +05302230void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302231 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002232{
2233 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302234 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002235 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002236
Sujith7d0d0df2010-04-16 11:53:57 +05302237 ENABLE_REGWRITE_BUFFER(ah);
2238
Felix Fietkau4ed15762013-12-14 18:03:44 +01002239 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt);
2240 REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval);
2241 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002242
Sujith7d0d0df2010-04-16 11:53:57 +05302243 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302244
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002245 REG_RMW_FIELD(ah, AR_RSSI_THR,
2246 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2247
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302248 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002249
2250 if (bs->bs_sleepduration > beaconintval)
2251 beaconintval = bs->bs_sleepduration;
2252
2253 dtimperiod = bs->bs_dtimperiod;
2254 if (bs->bs_sleepduration > dtimperiod)
2255 dtimperiod = bs->bs_sleepduration;
2256
2257 if (beaconintval == dtimperiod)
2258 nextTbtt = bs->bs_nextdtim;
2259 else
2260 nextTbtt = bs->bs_nexttbtt;
2261
Joe Perchesd2182b62011-12-15 14:55:53 -08002262 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2263 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2264 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2265 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002266
Sujith7d0d0df2010-04-16 11:53:57 +05302267 ENABLE_REGWRITE_BUFFER(ah);
2268
Felix Fietkau4ed15762013-12-14 18:03:44 +01002269 REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP);
2270 REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002271
2272 REG_WRITE(ah, AR_SLEEP1,
2273 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2274 | AR_SLEEP1_ASSUME_DTIM);
2275
Sujith60b67f52008-08-07 10:52:38 +05302276 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002277 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2278 else
2279 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2280
2281 REG_WRITE(ah, AR_SLEEP2,
2282 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2283
Felix Fietkau4ed15762013-12-14 18:03:44 +01002284 REG_WRITE(ah, AR_TIM_PERIOD, beaconintval);
2285 REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002286
Sujith7d0d0df2010-04-16 11:53:57 +05302287 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302288
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002289 REG_SET_BIT(ah, AR_TIMER_MODE,
2290 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2291 AR_DTIM_TIMER_EN);
2292
Sujith4af9cf42009-02-12 10:06:47 +05302293 /* TSF Out of Range Threshold */
2294 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002295}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002296EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002297
Sujithf1dc5602008-10-29 10:16:30 +05302298/*******************/
2299/* HW Capabilities */
2300/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002301
Felix Fietkau60540692011-07-19 08:46:44 +02002302static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2303{
2304 eeprom_chainmask &= chip_chainmask;
2305 if (eeprom_chainmask)
2306 return eeprom_chainmask;
2307 else
2308 return chip_chainmask;
2309}
2310
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002311/**
2312 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2313 * @ah: the atheros hardware data structure
2314 *
2315 * We enable DFS support upstream on chipsets which have passed a series
2316 * of tests. The testing requirements are going to be documented. Desired
2317 * test requirements are documented at:
2318 *
2319 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2320 *
2321 * Once a new chipset gets properly tested an individual commit can be used
2322 * to document the testing for DFS for that chipset.
2323 */
2324static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2325{
2326
2327 switch (ah->hw_version.macVersion) {
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002328 /* for temporary testing DFS with 9280 */
2329 case AR_SREV_VERSION_9280:
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002330 /* AR9580 will likely be our first target to get testing on */
2331 case AR_SREV_VERSION_9580:
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002332 return true;
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002333 default:
2334 return false;
2335 }
2336}
2337
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002338int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002339{
Sujith2660b812009-02-09 13:27:26 +05302340 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002341 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002342 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002343
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302344 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002345 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002346
Sujithf74df6f2009-02-09 13:27:24 +05302347 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002348 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302349
Sujith2660b812009-02-09 13:27:26 +05302350 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302351 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002352 if (regulatory->current_rd == 0x64 ||
2353 regulatory->current_rd == 0x65)
2354 regulatory->current_rd += 5;
2355 else if (regulatory->current_rd == 0x41)
2356 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002357 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2358 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002359 }
Sujithdc2222a2008-08-14 13:26:55 +05302360
Sujithf74df6f2009-02-09 13:27:24 +05302361 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Felix Fietkau34689682014-10-25 17:19:34 +02002362
2363 if (eeval & AR5416_OPFLAGS_11A) {
2364 if (ah->disable_5ghz)
2365 ath_warn(common, "disabling 5GHz band\n");
2366 else
2367 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002368 }
2369
Felix Fietkau34689682014-10-25 17:19:34 +02002370 if (eeval & AR5416_OPFLAGS_11G) {
2371 if (ah->disable_2ghz)
2372 ath_warn(common, "disabling 2GHz band\n");
2373 else
2374 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
2375 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002376
Felix Fietkau34689682014-10-25 17:19:34 +02002377 if ((pCap->hw_caps & (ATH9K_HW_CAP_2GHZ | ATH9K_HW_CAP_5GHZ)) == 0) {
2378 ath_err(common, "both bands are disabled\n");
2379 return -EINVAL;
2380 }
Sujithf1dc5602008-10-29 10:16:30 +05302381
Sujith Manoharane41db612012-09-10 09:20:12 +05302382 if (AR_SREV_9485(ah) ||
2383 AR_SREV_9285(ah) ||
2384 AR_SREV_9330(ah) ||
2385 AR_SREV_9565(ah))
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302386 pCap->chip_chainmask = 1;
Felix Fietkau60540692011-07-19 08:46:44 +02002387 else if (!AR_SREV_9280_20_OR_LATER(ah))
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302388 pCap->chip_chainmask = 7;
2389 else if (!AR_SREV_9300_20_OR_LATER(ah) ||
2390 AR_SREV_9340(ah) ||
2391 AR_SREV_9462(ah) ||
2392 AR_SREV_9531(ah))
2393 pCap->chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002394 else
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302395 pCap->chip_chainmask = 7;
Felix Fietkau60540692011-07-19 08:46:44 +02002396
Sujithf74df6f2009-02-09 13:27:24 +05302397 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002398 /*
2399 * For AR9271 we will temporarilly uses the rx chainmax as read from
2400 * the EEPROM.
2401 */
Sujith8147f5d2009-02-20 15:13:23 +05302402 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002403 !(eeval & AR5416_OPFLAGS_11A) &&
2404 !(AR_SREV_9271(ah)))
2405 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302406 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002407 else if (AR_SREV_9100(ah))
2408 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302409 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002410 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302411 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302412
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302413 pCap->tx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->tx_chainmask);
2414 pCap->rx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002415 ah->txchainmask = pCap->tx_chainmask;
2416 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002417
Felix Fietkau7a370812010-09-22 12:34:52 +02002418 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302419
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002420 /* enable key search for every frame in an aggregate */
2421 if (AR_SREV_9300_20_OR_LATER(ah))
2422 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2423
Bruno Randolfce2220d2010-09-17 11:36:25 +09002424 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2425
Felix Fietkau0db156e2011-03-23 20:57:29 +01002426 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302427 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2428 else
2429 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2430
Sujith5b5fa352010-03-17 14:25:15 +05302431 if (AR_SREV_9271(ah))
2432 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302433 else if (AR_DEVID_7010(ah))
2434 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302435 else if (AR_SREV_9300_20_OR_LATER(ah))
2436 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2437 else if (AR_SREV_9287_11_OR_LATER(ah))
2438 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002439 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302440 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002441 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302442 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2443 else
2444 pCap->num_gpio_pins = AR_NUM_GPIO;
2445
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302446 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302447 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302448 else
Sujithf1dc5602008-10-29 10:16:30 +05302449 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302450
Johannes Berg74e13062013-07-03 20:55:38 +02002451#ifdef CONFIG_ATH9K_RFKILL
Sujith2660b812009-02-09 13:27:26 +05302452 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2453 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2454 ah->rfkill_gpio =
2455 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2456 ah->rfkill_polarity =
2457 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302458
2459 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2460 }
2461#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002462 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302463 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2464 else
2465 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302466
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302467 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302468 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2469 else
2470 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2471
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002472 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002473 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Miaoqing Panede6a5e2014-12-19 06:33:59 +05302474 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) &&
2475 !AR_SREV_9561(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002476 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2477
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002478 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2479 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2480 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002481 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002482 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002483 } else {
2484 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002485 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002486 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002487 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002488
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002489 if (AR_SREV_9300_20_OR_LATER(ah))
2490 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2491
Miaoqing Panede6a5e2014-12-19 06:33:59 +05302492 if (AR_SREV_9561(ah))
2493 ah->ent_mode = 0x3BDA000;
2494 else if (AR_SREV_9300_20_OR_LATER(ah))
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002495 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2496
Felix Fietkaua42acef2010-09-22 12:34:54 +02002497 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002498 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2499
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302500 if (AR_SREV_9285(ah)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002501 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2502 ant_div_ctl1 =
2503 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302504 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002505 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302506 ath_info(common, "Enable LNA combining\n");
2507 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002508 }
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302509 }
2510
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302511 if (AR_SREV_9300_20_OR_LATER(ah)) {
2512 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2513 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2514 }
2515
Sujith Manoharan06236e52012-09-16 08:07:12 +05302516 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302517 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302518 if ((ant_div_ctl1 >> 0x6) == 0x3) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302519 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302520 ath_info(common, "Enable LNA combining\n");
2521 }
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302522 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002523
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002524 if (ath9k_hw_dfs_tested(ah))
2525 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2526
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002527 tx_chainmask = pCap->tx_chainmask;
2528 rx_chainmask = pCap->rx_chainmask;
2529 while (tx_chainmask || rx_chainmask) {
2530 if (tx_chainmask & BIT(0))
2531 pCap->max_txchains++;
2532 if (rx_chainmask & BIT(0))
2533 pCap->max_rxchains++;
2534
2535 tx_chainmask >>= 1;
2536 rx_chainmask >>= 1;
2537 }
2538
Sujith Manoharana4a29542012-09-10 09:20:03 +05302539 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302540 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2541 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2542
Sujith Manoharan2b5e54e2013-06-24 18:18:46 +05302543 if (AR_SREV_9462_20_OR_LATER(ah))
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302544 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302545 }
2546
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302547 if (AR_SREV_9300_20_OR_LATER(ah) &&
2548 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2549 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2550
Sujith Manoharan12a44422015-01-30 19:05:33 +05302551#ifdef CONFIG_ATH9K_WOW
2552 if (AR_SREV_9462_20_OR_LATER(ah) || AR_SREV_9565_11_OR_LATER(ah))
2553 ah->wow.max_patterns = MAX_NUM_PATTERN;
2554 else
2555 ah->wow.max_patterns = MAX_NUM_PATTERN_LEGACY;
2556#endif
2557
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002558 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002559}
2560
Sujithf1dc5602008-10-29 10:16:30 +05302561/****************************/
2562/* GPIO / RFKILL / Antennae */
2563/****************************/
2564
Sujithcbe61d82009-02-09 13:27:12 +05302565static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302566 u32 gpio, u32 type)
2567{
2568 int addr;
2569 u32 gpio_shift, tmp;
2570
2571 if (gpio > 11)
2572 addr = AR_GPIO_OUTPUT_MUX3;
2573 else if (gpio > 5)
2574 addr = AR_GPIO_OUTPUT_MUX2;
2575 else
2576 addr = AR_GPIO_OUTPUT_MUX1;
2577
2578 gpio_shift = (gpio % 6) * 5;
2579
2580 if (AR_SREV_9280_20_OR_LATER(ah)
2581 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2582 REG_RMW(ah, addr, (type << gpio_shift),
2583 (0x1f << gpio_shift));
2584 } else {
2585 tmp = REG_READ(ah, addr);
2586 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2587 tmp &= ~(0x1f << gpio_shift);
2588 tmp |= (type << gpio_shift);
2589 REG_WRITE(ah, addr, tmp);
2590 }
2591}
2592
Sujithcbe61d82009-02-09 13:27:12 +05302593void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302594{
2595 u32 gpio_shift;
2596
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002597 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302598
Sujith88c1f4f2010-06-30 14:46:31 +05302599 if (AR_DEVID_7010(ah)) {
2600 gpio_shift = gpio;
2601 REG_RMW(ah, AR7010_GPIO_OE,
2602 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2603 (AR7010_GPIO_OE_MASK << gpio_shift));
2604 return;
2605 }
Sujithf1dc5602008-10-29 10:16:30 +05302606
Sujith88c1f4f2010-06-30 14:46:31 +05302607 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302608 REG_RMW(ah,
2609 AR_GPIO_OE_OUT,
2610 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2611 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2612}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002613EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302614
Sujithcbe61d82009-02-09 13:27:12 +05302615u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302616{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302617#define MS_REG_READ(x, y) \
2618 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2619
Sujith2660b812009-02-09 13:27:26 +05302620 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302621 return 0xffffffff;
2622
Sujith88c1f4f2010-06-30 14:46:31 +05302623 if (AR_DEVID_7010(ah)) {
2624 u32 val;
2625 val = REG_READ(ah, AR7010_GPIO_IN);
2626 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2627 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002628 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2629 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002630 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302631 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002632 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302633 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002634 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302635 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002636 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302637 return MS_REG_READ(AR928X, gpio) != 0;
2638 else
2639 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302640}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002641EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302642
Sujithcbe61d82009-02-09 13:27:12 +05302643void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302644 u32 ah_signal_type)
2645{
2646 u32 gpio_shift;
2647
Sujith88c1f4f2010-06-30 14:46:31 +05302648 if (AR_DEVID_7010(ah)) {
2649 gpio_shift = gpio;
2650 REG_RMW(ah, AR7010_GPIO_OE,
2651 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2652 (AR7010_GPIO_OE_MASK << gpio_shift));
2653 return;
2654 }
2655
Sujithf1dc5602008-10-29 10:16:30 +05302656 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302657 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302658 REG_RMW(ah,
2659 AR_GPIO_OE_OUT,
2660 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2661 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2662}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002663EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302664
Sujithcbe61d82009-02-09 13:27:12 +05302665void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302666{
Sujith88c1f4f2010-06-30 14:46:31 +05302667 if (AR_DEVID_7010(ah)) {
2668 val = val ? 0 : 1;
2669 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2670 AR_GPIO_BIT(gpio));
2671 return;
2672 }
2673
Sujith5b5fa352010-03-17 14:25:15 +05302674 if (AR_SREV_9271(ah))
2675 val = ~val;
2676
Sujithf1dc5602008-10-29 10:16:30 +05302677 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2678 AR_GPIO_BIT(gpio));
2679}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002680EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302681
Sujithcbe61d82009-02-09 13:27:12 +05302682void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302683{
2684 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2685}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002686EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302687
Sujithf1dc5602008-10-29 10:16:30 +05302688/*********************/
2689/* General Operation */
2690/*********************/
2691
Sujithcbe61d82009-02-09 13:27:12 +05302692u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302693{
2694 u32 bits = REG_READ(ah, AR_RX_FILTER);
2695 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2696
2697 if (phybits & AR_PHY_ERR_RADAR)
2698 bits |= ATH9K_RX_FILTER_PHYRADAR;
2699 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2700 bits |= ATH9K_RX_FILTER_PHYERR;
2701
2702 return bits;
2703}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002704EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302705
Sujithcbe61d82009-02-09 13:27:12 +05302706void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302707{
2708 u32 phybits;
2709
Sujith7d0d0df2010-04-16 11:53:57 +05302710 ENABLE_REGWRITE_BUFFER(ah);
2711
Sujith Manoharana4a29542012-09-10 09:20:03 +05302712 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302713 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2714
Sujith7ea310b2009-09-03 12:08:43 +05302715 REG_WRITE(ah, AR_RX_FILTER, bits);
2716
Sujithf1dc5602008-10-29 10:16:30 +05302717 phybits = 0;
2718 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2719 phybits |= AR_PHY_ERR_RADAR;
2720 if (bits & ATH9K_RX_FILTER_PHYERR)
2721 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2722 REG_WRITE(ah, AR_PHY_ERR, phybits);
2723
2724 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002725 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302726 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002727 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302728
2729 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302730}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002731EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302732
Sujithcbe61d82009-02-09 13:27:12 +05302733bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302734{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302735 if (ath9k_hw_mci_is_enabled(ah))
2736 ar9003_mci_bt_gain_ctrl(ah);
2737
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302738 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2739 return false;
2740
2741 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002742 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302743 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302744}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002745EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302746
Sujithcbe61d82009-02-09 13:27:12 +05302747bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302748{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002749 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302750 return false;
2751
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302752 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2753 return false;
2754
2755 ath9k_hw_init_pll(ah, NULL);
2756 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302757}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002758EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302759
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002760static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302761{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002762 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002763
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002764 if (IS_CHAN_2GHZ(chan))
2765 gain_param = EEP_ANTENNA_GAIN_2G;
2766 else
2767 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302768
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002769 return ah->eep_ops->get_eeprom(ah, gain_param);
2770}
2771
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002772void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2773 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002774{
2775 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2776 struct ieee80211_channel *channel;
2777 int chan_pwr, new_pwr, max_gain;
2778 int ant_gain, ant_reduction = 0;
2779
2780 if (!chan)
2781 return;
2782
2783 channel = chan->chan;
2784 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2785 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2786 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2787
2788 ant_gain = get_antenna_gain(ah, chan);
2789 if (ant_gain > max_gain)
2790 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302791
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002792 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002793 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002794 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002795}
2796
2797void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2798{
2799 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2800 struct ath9k_channel *chan = ah->curchan;
2801 struct ieee80211_channel *channel = chan->chan;
2802
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002803 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002804 if (test)
2805 channel->max_power = MAX_RATE_POWER / 2;
2806
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002807 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002808
2809 if (test)
2810 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302811}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002812EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302813
Sujithcbe61d82009-02-09 13:27:12 +05302814void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302815{
Sujith2660b812009-02-09 13:27:26 +05302816 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302817}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002818EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302819
Sujithcbe61d82009-02-09 13:27:12 +05302820void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302821{
2822 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2823 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2824}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002825EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302826
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002827void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302828{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002829 struct ath_common *common = ath9k_hw_common(ah);
2830
2831 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2832 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2833 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302834}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002835EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302836
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002837#define ATH9K_MAX_TSF_READ 10
2838
Sujithcbe61d82009-02-09 13:27:12 +05302839u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302840{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002841 u32 tsf_lower, tsf_upper1, tsf_upper2;
2842 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302843
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002844 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2845 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2846 tsf_lower = REG_READ(ah, AR_TSF_L32);
2847 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2848 if (tsf_upper2 == tsf_upper1)
2849 break;
2850 tsf_upper1 = tsf_upper2;
2851 }
Sujithf1dc5602008-10-29 10:16:30 +05302852
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002853 WARN_ON( i == ATH9K_MAX_TSF_READ );
2854
2855 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302856}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002857EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302858
Sujithcbe61d82009-02-09 13:27:12 +05302859void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002860{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002861 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002862 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002863}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002864EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002865
Sujithcbe61d82009-02-09 13:27:12 +05302866void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302867{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002868 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2869 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002870 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002871 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002872
Sujithf1dc5602008-10-29 10:16:30 +05302873 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002874}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002875EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002876
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302877void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002878{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302879 if (set)
Sujith2660b812009-02-09 13:27:26 +05302880 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002881 else
Sujith2660b812009-02-09 13:27:26 +05302882 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002883}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002884EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002885
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002886void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002887{
Sujithf1dc5602008-10-29 10:16:30 +05302888 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002889
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002890 if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302891 macmode = AR_2040_JOINED_RX_CLEAR;
2892 else
2893 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002894
Sujithf1dc5602008-10-29 10:16:30 +05302895 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002896}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302897
2898/* HW Generic timers configuration */
2899
2900static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2901{
2902 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2903 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2904 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2905 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2906 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2907 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2908 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2909 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2910 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2911 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2912 AR_NDP2_TIMER_MODE, 0x0002},
2913 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2914 AR_NDP2_TIMER_MODE, 0x0004},
2915 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2916 AR_NDP2_TIMER_MODE, 0x0008},
2917 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2918 AR_NDP2_TIMER_MODE, 0x0010},
2919 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2920 AR_NDP2_TIMER_MODE, 0x0020},
2921 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2922 AR_NDP2_TIMER_MODE, 0x0040},
2923 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2924 AR_NDP2_TIMER_MODE, 0x0080}
2925};
2926
2927/* HW generic timer primitives */
2928
Felix Fietkaudd347f22011-03-22 21:54:17 +01002929u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302930{
2931 return REG_READ(ah, AR_TSF_L32);
2932}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002933EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302934
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05302935void ath9k_hw_gen_timer_start_tsf2(struct ath_hw *ah)
2936{
2937 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2938
2939 if (timer_table->tsf2_enabled) {
2940 REG_SET_BIT(ah, AR_DIRECT_CONNECT, AR_DC_AP_STA_EN);
2941 REG_SET_BIT(ah, AR_RESET_TSF, AR_RESET_TSF2_ONCE);
2942 }
2943}
2944
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302945struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2946 void (*trigger)(void *),
2947 void (*overflow)(void *),
2948 void *arg,
2949 u8 timer_index)
2950{
2951 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2952 struct ath_gen_timer *timer;
2953
Felix Fietkauc67ce332013-12-14 18:03:38 +01002954 if ((timer_index < AR_FIRST_NDP_TIMER) ||
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05302955 (timer_index >= ATH_MAX_GEN_TIMER))
2956 return NULL;
2957
2958 if ((timer_index > AR_FIRST_NDP_TIMER) &&
2959 !AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkauc67ce332013-12-14 18:03:38 +01002960 return NULL;
2961
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302962 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
Joe Perches14f8dc42013-02-07 11:46:27 +00002963 if (timer == NULL)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302964 return NULL;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302965
2966 /* allocate a hardware generic timer slot */
2967 timer_table->timers[timer_index] = timer;
2968 timer->index = timer_index;
2969 timer->trigger = trigger;
2970 timer->overflow = overflow;
2971 timer->arg = arg;
2972
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05302973 if ((timer_index > AR_FIRST_NDP_TIMER) && !timer_table->tsf2_enabled) {
2974 timer_table->tsf2_enabled = true;
2975 ath9k_hw_gen_timer_start_tsf2(ah);
2976 }
2977
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302978 return timer;
2979}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002980EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302981
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002982void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2983 struct ath_gen_timer *timer,
Felix Fietkauc67ce332013-12-14 18:03:38 +01002984 u32 timer_next,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002985 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302986{
2987 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Felix Fietkauc67ce332013-12-14 18:03:38 +01002988 u32 mask = 0;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302989
Felix Fietkauc67ce332013-12-14 18:03:38 +01002990 timer_table->timer_mask |= BIT(timer->index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302991
2992 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302993 * Program generic timer registers
2994 */
2995 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2996 timer_next);
2997 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2998 timer_period);
2999 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3000 gen_tmr_configuration[timer->index].mode_mask);
3001
Sujith Manoharana4a29542012-09-10 09:20:03 +05303002 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303003 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303004 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303005 * to use. But we still follow the old rule, 0 - 7 use tsf and
3006 * 8 - 15 use tsf2.
3007 */
3008 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
3009 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3010 (1 << timer->index));
3011 else
3012 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3013 (1 << timer->index));
3014 }
3015
Felix Fietkauc67ce332013-12-14 18:03:38 +01003016 if (timer->trigger)
3017 mask |= SM(AR_GENTMR_BIT(timer->index),
3018 AR_IMR_S5_GENTIMER_TRIG);
3019 if (timer->overflow)
3020 mask |= SM(AR_GENTMR_BIT(timer->index),
3021 AR_IMR_S5_GENTIMER_THRESH);
3022
3023 REG_SET_BIT(ah, AR_IMR_S5, mask);
3024
3025 if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
3026 ah->imask |= ATH9K_INT_GENTIMER;
3027 ath9k_hw_set_interrupts(ah);
3028 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303029}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003030EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303031
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003032void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303033{
3034 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3035
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303036 /* Clear generic timer enable bits. */
3037 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3038 gen_tmr_configuration[timer->index].mode_mask);
3039
Sujith Manoharanb7f59762012-09-11 10:46:24 +05303040 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3041 /*
3042 * Need to switch back to TSF if it was using TSF2.
3043 */
3044 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
3045 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3046 (1 << timer->index));
3047 }
3048 }
3049
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303050 /* Disable both trigger and thresh interrupt masks */
3051 REG_CLR_BIT(ah, AR_IMR_S5,
3052 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3053 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3054
Felix Fietkauc67ce332013-12-14 18:03:38 +01003055 timer_table->timer_mask &= ~BIT(timer->index);
3056
3057 if (timer_table->timer_mask == 0) {
3058 ah->imask &= ~ATH9K_INT_GENTIMER;
3059 ath9k_hw_set_interrupts(ah);
3060 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303061}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003062EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303063
3064void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3065{
3066 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3067
3068 /* free the hardware generic timer slot */
3069 timer_table->timers[timer->index] = NULL;
3070 kfree(timer);
3071}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003072EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303073
3074/*
3075 * Generic Timer Interrupts handling
3076 */
3077void ath_gen_timer_isr(struct ath_hw *ah)
3078{
3079 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3080 struct ath_gen_timer *timer;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003081 unsigned long trigger_mask, thresh_mask;
3082 unsigned int index;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303083
3084 /* get hardware generic timer interrupt status */
3085 trigger_mask = ah->intr_gen_timer_trigger;
3086 thresh_mask = ah->intr_gen_timer_thresh;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003087 trigger_mask &= timer_table->timer_mask;
3088 thresh_mask &= timer_table->timer_mask;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303089
Felix Fietkauc67ce332013-12-14 18:03:38 +01003090 for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303091 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003092 if (!timer)
3093 continue;
3094 if (!timer->overflow)
3095 continue;
Felix Fietkaua6a172b2013-12-20 16:18:45 +01003096
3097 trigger_mask &= ~BIT(index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303098 timer->overflow(timer->arg);
3099 }
3100
Felix Fietkauc67ce332013-12-14 18:03:38 +01003101 for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303102 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003103 if (!timer)
3104 continue;
3105 if (!timer->trigger)
3106 continue;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303107 timer->trigger(timer->arg);
3108 }
3109}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003110EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003111
Sujith05020d22010-03-17 14:25:23 +05303112/********/
3113/* HTC */
3114/********/
3115
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003116static struct {
3117 u32 version;
3118 const char * name;
3119} ath_mac_bb_names[] = {
3120 /* Devices with external radios */
3121 { AR_SREV_VERSION_5416_PCI, "5416" },
3122 { AR_SREV_VERSION_5416_PCIE, "5418" },
3123 { AR_SREV_VERSION_9100, "9100" },
3124 { AR_SREV_VERSION_9160, "9160" },
3125 /* Single-chip solutions */
3126 { AR_SREV_VERSION_9280, "9280" },
3127 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003128 { AR_SREV_VERSION_9287, "9287" },
3129 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003130 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003131 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003132 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303133 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303134 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003135 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303136 { AR_SREV_VERSION_9565, "9565" },
Sujith Manoharanc08148b2014-03-17 15:02:46 +05303137 { AR_SREV_VERSION_9531, "9531" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003138};
3139
3140/* For devices with external radios */
3141static struct {
3142 u16 version;
3143 const char * name;
3144} ath_rf_names[] = {
3145 { 0, "5133" },
3146 { AR_RAD5133_SREV_MAJOR, "5133" },
3147 { AR_RAD5122_SREV_MAJOR, "5122" },
3148 { AR_RAD2133_SREV_MAJOR, "2133" },
3149 { AR_RAD2122_SREV_MAJOR, "2122" }
3150};
3151
3152/*
3153 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3154 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003155static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003156{
3157 int i;
3158
3159 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3160 if (ath_mac_bb_names[i].version == mac_bb_version) {
3161 return ath_mac_bb_names[i].name;
3162 }
3163 }
3164
3165 return "????";
3166}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003167
3168/*
3169 * Return the RF name. "????" is returned if the RF is unknown.
3170 * Used for devices with external radios.
3171 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003172static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003173{
3174 int i;
3175
3176 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3177 if (ath_rf_names[i].version == rf_version) {
3178 return ath_rf_names[i].name;
3179 }
3180 }
3181
3182 return "????";
3183}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003184
3185void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3186{
3187 int used;
3188
3189 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003190 if (AR_SREV_9280_20_OR_LATER(ah)) {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003191 used = scnprintf(hw_name, len,
3192 "Atheros AR%s Rev:%x",
3193 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3194 ah->hw_version.macRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003195 }
3196 else {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003197 used = scnprintf(hw_name, len,
3198 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3199 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3200 ah->hw_version.macRev,
3201 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
3202 & AR_RADIO_SREV_MAJOR)),
3203 ah->hw_version.phyRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003204 }
3205
3206 hw_name[used] = '\0';
3207}
3208EXPORT_SYMBOL(ath9k_hw_name);