blob: fd97fe00cd0d2ad00e1c7258eeb51ecf0f60d4c1 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200142static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143 i915_reg_t reg)
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300144{
145 u32 val = I915_READ(reg);
146
147 if (val == 0)
148 return;
149
150 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200151 i915_mmio_reg_offset(reg), val);
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300152 I915_WRITE(reg, 0xffffffff);
153 POSTING_READ(reg);
154 I915_WRITE(reg, 0xffffffff);
155 POSTING_READ(reg);
156}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300157
Paulo Zanoni35079892014-04-01 15:37:15 -0300158#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300159 gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300160 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200161 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
162 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163} while (0)
164
165#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300166 gen5_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300167 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200168 I915_WRITE(type##IMR, (imr_val)); \
169 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300170} while (0)
171
Imre Deakc9a9a262014-11-05 20:48:37 +0200172static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530173static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Imre Deakc9a9a262014-11-05 20:48:37 +0200174
Egbert Eich0706f172015-09-23 16:15:27 +0200175/* For display hotplug interrupt */
176static inline void
177i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
178 uint32_t mask,
179 uint32_t bits)
180{
181 uint32_t val;
182
Chris Wilson67520412017-03-02 13:28:01 +0000183 lockdep_assert_held(&dev_priv->irq_lock);
Egbert Eich0706f172015-09-23 16:15:27 +0200184 WARN_ON(bits & ~mask);
185
186 val = I915_READ(PORT_HOTPLUG_EN);
187 val &= ~mask;
188 val |= bits;
189 I915_WRITE(PORT_HOTPLUG_EN, val);
190}
191
192/**
193 * i915_hotplug_interrupt_update - update hotplug interrupt enable
194 * @dev_priv: driver private
195 * @mask: bits to update
196 * @bits: bits to enable
197 * NOTE: the HPD enable bits are modified both inside and outside
198 * of an interrupt context. To avoid that read-modify-write cycles
199 * interfer, these bits are protected by a spinlock. Since this
200 * function is usually not called from a context where the lock is
201 * held already, this function acquires the lock itself. A non-locking
202 * version is also available.
203 */
204void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
205 uint32_t mask,
206 uint32_t bits)
207{
208 spin_lock_irq(&dev_priv->irq_lock);
209 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
210 spin_unlock_irq(&dev_priv->irq_lock);
211}
212
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300213/**
214 * ilk_update_display_irq - update DEIMR
215 * @dev_priv: driver private
216 * @interrupt_mask: mask of interrupt bits to update
217 * @enabled_irq_mask: mask of interrupt bits to enable
218 */
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +0200219void ilk_update_display_irq(struct drm_i915_private *dev_priv,
220 uint32_t interrupt_mask,
221 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800222{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300223 uint32_t new_val;
224
Chris Wilson67520412017-03-02 13:28:01 +0000225 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200226
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300227 WARN_ON(enabled_irq_mask & ~interrupt_mask);
228
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700229 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300230 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300231
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300232 new_val = dev_priv->irq_mask;
233 new_val &= ~interrupt_mask;
234 new_val |= (~enabled_irq_mask & interrupt_mask);
235
236 if (new_val != dev_priv->irq_mask) {
237 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000238 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000239 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800240 }
241}
242
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300243/**
244 * ilk_update_gt_irq - update GTIMR
245 * @dev_priv: driver private
246 * @interrupt_mask: mask of interrupt bits to update
247 * @enabled_irq_mask: mask of interrupt bits to enable
248 */
249static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
250 uint32_t interrupt_mask,
251 uint32_t enabled_irq_mask)
252{
Chris Wilson67520412017-03-02 13:28:01 +0000253 lockdep_assert_held(&dev_priv->irq_lock);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300254
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100255 WARN_ON(enabled_irq_mask & ~interrupt_mask);
256
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700257 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300258 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300259
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300260 dev_priv->gt_irq_mask &= ~interrupt_mask;
261 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
262 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300263}
264
Daniel Vetter480c8032014-07-16 09:49:40 +0200265void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300266{
267 ilk_update_gt_irq(dev_priv, mask, mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +0100268 POSTING_READ_FW(GTIMR);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300269}
270
Daniel Vetter480c8032014-07-16 09:49:40 +0200271void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300272{
273 ilk_update_gt_irq(dev_priv, mask, 0);
274}
275
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200276static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200277{
278 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
279}
280
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200281static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
Imre Deaka72fbc32014-11-05 20:48:31 +0200282{
283 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
284}
285
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200286static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200287{
288 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
289}
290
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300291/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200292 * snb_update_pm_irq - update GEN6_PMIMR
293 * @dev_priv: driver private
294 * @interrupt_mask: mask of interrupt bits to update
295 * @enabled_irq_mask: mask of interrupt bits to enable
296 */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300297static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
298 uint32_t interrupt_mask,
299 uint32_t enabled_irq_mask)
300{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300301 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300302
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100303 WARN_ON(enabled_irq_mask & ~interrupt_mask);
304
Chris Wilson67520412017-03-02 13:28:01 +0000305 lockdep_assert_held(&dev_priv->irq_lock);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300306
Akash Goelf4e9af42016-10-12 21:54:30 +0530307 new_val = dev_priv->pm_imr;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300308 new_val &= ~interrupt_mask;
309 new_val |= (~enabled_irq_mask & interrupt_mask);
310
Akash Goelf4e9af42016-10-12 21:54:30 +0530311 if (new_val != dev_priv->pm_imr) {
312 dev_priv->pm_imr = new_val;
313 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
Imre Deaka72fbc32014-11-05 20:48:31 +0200314 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300315 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300316}
317
Akash Goelf4e9af42016-10-12 21:54:30 +0530318void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300319{
Imre Deak9939fba2014-11-20 23:01:47 +0200320 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
321 return;
322
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300323 snb_update_pm_irq(dev_priv, mask, mask);
324}
325
Akash Goelf4e9af42016-10-12 21:54:30 +0530326static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Imre Deak9939fba2014-11-20 23:01:47 +0200327{
328 snb_update_pm_irq(dev_priv, mask, 0);
329}
330
Akash Goelf4e9af42016-10-12 21:54:30 +0530331void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300332{
Imre Deak9939fba2014-11-20 23:01:47 +0200333 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
334 return;
335
Akash Goelf4e9af42016-10-12 21:54:30 +0530336 __gen6_mask_pm_irq(dev_priv, mask);
337}
338
339void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
340{
341 i915_reg_t reg = gen6_pm_iir(dev_priv);
342
Chris Wilson67520412017-03-02 13:28:01 +0000343 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530344
345 I915_WRITE(reg, reset_mask);
346 I915_WRITE(reg, reset_mask);
347 POSTING_READ(reg);
348}
349
350void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
351{
Chris Wilson67520412017-03-02 13:28:01 +0000352 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530353
354 dev_priv->pm_ier |= enable_mask;
355 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
356 gen6_unmask_pm_irq(dev_priv, enable_mask);
357 /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
358}
359
360void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
361{
Chris Wilson67520412017-03-02 13:28:01 +0000362 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530363
364 dev_priv->pm_ier &= ~disable_mask;
365 __gen6_mask_pm_irq(dev_priv, disable_mask);
366 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
367 /* though a barrier is missing here, but don't really need a one */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300368}
369
Chris Wilsondc979972016-05-10 14:10:04 +0100370void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deak3cc134e2014-11-19 15:30:03 +0200371{
Imre Deak3cc134e2014-11-19 15:30:03 +0200372 spin_lock_irq(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530373 gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
Imre Deak096fad92015-03-23 19:11:35 +0200374 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200375 spin_unlock_irq(&dev_priv->irq_lock);
376}
377
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100378void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200379{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100380 if (READ_ONCE(dev_priv->rps.interrupts_enabled))
381 return;
382
Imre Deakb900b942014-11-05 20:48:48 +0200383 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100384 WARN_ON_ONCE(dev_priv->rps.pm_iir);
385 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200386 dev_priv->rps.interrupts_enabled = true;
Imre Deakb900b942014-11-05 20:48:48 +0200387 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200388
Imre Deakb900b942014-11-05 20:48:48 +0200389 spin_unlock_irq(&dev_priv->irq_lock);
390}
391
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100392void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200393{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100394 if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
395 return;
396
Imre Deakd4d70aa2014-11-19 15:30:04 +0200397 spin_lock_irq(&dev_priv->irq_lock);
398 dev_priv->rps.interrupts_enabled = false;
Imre Deak9939fba2014-11-20 23:01:47 +0200399
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100400 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
Imre Deak9939fba2014-11-20 23:01:47 +0200401
Akash Goelf4e9af42016-10-12 21:54:30 +0530402 gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200403
404 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson91c8a322016-07-05 10:40:23 +0100405 synchronize_irq(dev_priv->drm.irq);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100406
407 /* Now that we will not be generating any more work, flush any
408 * outsanding tasks. As we are called on the RPS idle path,
409 * we will reset the GPU to minimum frequencies, so the current
410 * state of the worker can be discarded.
411 */
412 cancel_work_sync(&dev_priv->rps.work);
413 gen6_reset_rps_interrupts(dev_priv);
Imre Deakb900b942014-11-05 20:48:48 +0200414}
415
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530416void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
417{
418 spin_lock_irq(&dev_priv->irq_lock);
419 gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
420 spin_unlock_irq(&dev_priv->irq_lock);
421}
422
423void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
424{
425 spin_lock_irq(&dev_priv->irq_lock);
426 if (!dev_priv->guc.interrupts_enabled) {
427 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
428 dev_priv->pm_guc_events);
429 dev_priv->guc.interrupts_enabled = true;
430 gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
431 }
432 spin_unlock_irq(&dev_priv->irq_lock);
433}
434
435void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
436{
437 spin_lock_irq(&dev_priv->irq_lock);
438 dev_priv->guc.interrupts_enabled = false;
439
440 gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
441
442 spin_unlock_irq(&dev_priv->irq_lock);
443 synchronize_irq(dev_priv->drm.irq);
444
445 gen9_reset_guc_interrupts(dev_priv);
446}
447
Ben Widawsky09610212014-05-15 20:58:08 +0300448/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200449 * bdw_update_port_irq - update DE port interrupt
450 * @dev_priv: driver private
451 * @interrupt_mask: mask of interrupt bits to update
452 * @enabled_irq_mask: mask of interrupt bits to enable
453 */
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300454static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
455 uint32_t interrupt_mask,
456 uint32_t enabled_irq_mask)
457{
458 uint32_t new_val;
459 uint32_t old_val;
460
Chris Wilson67520412017-03-02 13:28:01 +0000461 lockdep_assert_held(&dev_priv->irq_lock);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300462
463 WARN_ON(enabled_irq_mask & ~interrupt_mask);
464
465 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
466 return;
467
468 old_val = I915_READ(GEN8_DE_PORT_IMR);
469
470 new_val = old_val;
471 new_val &= ~interrupt_mask;
472 new_val |= (~enabled_irq_mask & interrupt_mask);
473
474 if (new_val != old_val) {
475 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
476 POSTING_READ(GEN8_DE_PORT_IMR);
477 }
478}
479
480/**
Ville Syrjälä013d3752015-11-23 18:06:17 +0200481 * bdw_update_pipe_irq - update DE pipe interrupt
482 * @dev_priv: driver private
483 * @pipe: pipe whose interrupt to update
484 * @interrupt_mask: mask of interrupt bits to update
485 * @enabled_irq_mask: mask of interrupt bits to enable
486 */
487void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
488 enum pipe pipe,
489 uint32_t interrupt_mask,
490 uint32_t enabled_irq_mask)
491{
492 uint32_t new_val;
493
Chris Wilson67520412017-03-02 13:28:01 +0000494 lockdep_assert_held(&dev_priv->irq_lock);
Ville Syrjälä013d3752015-11-23 18:06:17 +0200495
496 WARN_ON(enabled_irq_mask & ~interrupt_mask);
497
498 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
499 return;
500
501 new_val = dev_priv->de_irq_mask[pipe];
502 new_val &= ~interrupt_mask;
503 new_val |= (~enabled_irq_mask & interrupt_mask);
504
505 if (new_val != dev_priv->de_irq_mask[pipe]) {
506 dev_priv->de_irq_mask[pipe] = new_val;
507 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
508 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
509 }
510}
511
512/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200513 * ibx_display_interrupt_update - update SDEIMR
514 * @dev_priv: driver private
515 * @interrupt_mask: mask of interrupt bits to update
516 * @enabled_irq_mask: mask of interrupt bits to enable
517 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200518void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
519 uint32_t interrupt_mask,
520 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200521{
522 uint32_t sdeimr = I915_READ(SDEIMR);
523 sdeimr &= ~interrupt_mask;
524 sdeimr |= (~enabled_irq_mask & interrupt_mask);
525
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100526 WARN_ON(enabled_irq_mask & ~interrupt_mask);
527
Chris Wilson67520412017-03-02 13:28:01 +0000528 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterfee884e2013-07-04 23:35:21 +0200529
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700530 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300531 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300532
Daniel Vetterfee884e2013-07-04 23:35:21 +0200533 I915_WRITE(SDEIMR, sdeimr);
534 POSTING_READ(SDEIMR);
535}
Paulo Zanoni86642812013-04-12 17:57:57 -0300536
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100537static void
Imre Deak755e9012014-02-10 18:42:47 +0200538__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
539 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800540{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200541 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200542 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800543
Chris Wilson67520412017-03-02 13:28:01 +0000544 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200545 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200546
Ville Syrjälä04feced2014-04-03 13:28:33 +0300547 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
548 status_mask & ~PIPESTAT_INT_STATUS_MASK,
549 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
550 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200551 return;
552
553 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200554 return;
555
Imre Deak91d181d2014-02-10 18:42:49 +0200556 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
557
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200558 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200559 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200560 I915_WRITE(reg, pipestat);
561 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800562}
563
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100564static void
Imre Deak755e9012014-02-10 18:42:47 +0200565__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
566 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800567{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200568 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200569 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800570
Chris Wilson67520412017-03-02 13:28:01 +0000571 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200572 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200573
Ville Syrjälä04feced2014-04-03 13:28:33 +0300574 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
575 status_mask & ~PIPESTAT_INT_STATUS_MASK,
576 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
577 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200578 return;
579
Imre Deak755e9012014-02-10 18:42:47 +0200580 if ((pipestat & enable_mask) == 0)
581 return;
582
Imre Deak91d181d2014-02-10 18:42:49 +0200583 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
584
Imre Deak755e9012014-02-10 18:42:47 +0200585 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200586 I915_WRITE(reg, pipestat);
587 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800588}
589
Imre Deak10c59c52014-02-10 18:42:48 +0200590static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
591{
592 u32 enable_mask = status_mask << 16;
593
594 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300595 * On pipe A we don't support the PSR interrupt yet,
596 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200597 */
598 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
599 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300600 /*
601 * On pipe B and C we don't support the PSR interrupt yet, on pipe
602 * A the same bit is for perf counters which we don't use either.
603 */
604 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
605 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200606
607 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
608 SPRITE0_FLIP_DONE_INT_EN_VLV |
609 SPRITE1_FLIP_DONE_INT_EN_VLV);
610 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
611 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
612 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
613 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
614
615 return enable_mask;
616}
617
Imre Deak755e9012014-02-10 18:42:47 +0200618void
619i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
620 u32 status_mask)
621{
622 u32 enable_mask;
623
Wayne Boyer666a4532015-12-09 12:29:35 -0800624 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100625 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200626 status_mask);
627 else
628 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200629 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
630}
631
632void
633i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
634 u32 status_mask)
635{
636 u32 enable_mask;
637
Wayne Boyer666a4532015-12-09 12:29:35 -0800638 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100639 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200640 status_mask);
641 else
642 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200643 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
644}
645
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000646/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300647 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100648 * @dev_priv: i915 device private
Zhao Yakui01c66882009-10-28 05:10:00 +0000649 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100650static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
Zhao Yakui01c66882009-10-28 05:10:00 +0000651{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100652 if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300653 return;
654
Daniel Vetter13321782014-09-15 14:55:29 +0200655 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000656
Imre Deak755e9012014-02-10 18:42:47 +0200657 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100658 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200659 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200660 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000661
Daniel Vetter13321782014-09-15 14:55:29 +0200662 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000663}
664
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300665/*
666 * This timing diagram depicts the video signal in and
667 * around the vertical blanking period.
668 *
669 * Assumptions about the fictitious mode used in this example:
670 * vblank_start >= 3
671 * vsync_start = vblank_start + 1
672 * vsync_end = vblank_start + 2
673 * vtotal = vblank_start + 3
674 *
675 * start of vblank:
676 * latch double buffered registers
677 * increment frame counter (ctg+)
678 * generate start of vblank interrupt (gen4+)
679 * |
680 * | frame start:
681 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
682 * | may be shifted forward 1-3 extra lines via PIPECONF
683 * | |
684 * | | start of vsync:
685 * | | generate vsync interrupt
686 * | | |
687 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
688 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
689 * ----va---> <-----------------vb--------------------> <--------va-------------
690 * | | <----vs-----> |
691 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
692 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
693 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
694 * | | |
695 * last visible pixel first visible pixel
696 * | increment frame counter (gen3/4)
697 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
698 *
699 * x = horizontal active
700 * _ = horizontal blanking
701 * hs = horizontal sync
702 * va = vertical active
703 * vb = vertical blanking
704 * vs = vertical sync
705 * vbs = vblank_start (number)
706 *
707 * Summary:
708 * - most events happen at the start of horizontal sync
709 * - frame start happens at the start of horizontal blank, 1-4 lines
710 * (depending on PIPECONF settings) after the start of vblank
711 * - gen3/4 pixel and frame counter are synchronized with the start
712 * of horizontal active on the first line of vertical active
713 */
714
Keith Packard42f52ef2008-10-18 19:39:29 -0700715/* Called from drm generic code, passed a 'crtc', which
716 * we use as a pipe index
717 */
Thierry Reding88e72712015-09-24 18:35:31 +0200718static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700719{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100720 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200721 i915_reg_t high_frame, low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300722 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Ville Syrjälä98187832016-10-31 22:37:10 +0200723 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
724 pipe);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200725 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Ville Syrjälä694e4092017-03-09 17:44:30 +0200726 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700727
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100728 htotal = mode->crtc_htotal;
729 hsync_start = mode->crtc_hsync_start;
730 vbl_start = mode->crtc_vblank_start;
731 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
732 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300733
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300734 /* Convert to pixel count */
735 vbl_start *= htotal;
736
737 /* Start of vblank event occurs at start of hsync */
738 vbl_start -= htotal - hsync_start;
739
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800740 high_frame = PIPEFRAME(pipe);
741 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100742
Ville Syrjälä694e4092017-03-09 17:44:30 +0200743 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
744
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700745 /*
746 * High & low register fields aren't synchronized, so make sure
747 * we get a low value that's stable across two reads of the high
748 * register.
749 */
750 do {
Ville Syrjälä694e4092017-03-09 17:44:30 +0200751 high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
752 low = I915_READ_FW(low_frame);
753 high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700754 } while (high1 != high2);
755
Ville Syrjälä694e4092017-03-09 17:44:30 +0200756 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
757
Chris Wilson5eddb702010-09-11 13:48:45 +0100758 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300759 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100760 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300761
762 /*
763 * The frame counter increments at beginning of active.
764 * Cook up a vblank counter by also checking the pixel
765 * counter against vblank start.
766 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200767 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700768}
769
Dave Airlie974e59b2015-10-30 09:45:33 +1000770static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800771{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100772 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800773
Ville Syrjälä649636e2015-09-22 19:50:01 +0300774 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800775}
776
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300777/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300778static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
779{
780 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100781 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200782 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300783 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300784 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300785
Ville Syrjälä72259532017-03-02 19:15:05 +0200786 if (!crtc->active)
787 return -1;
788
Ville Syrjälä80715b22014-05-15 20:23:23 +0300789 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300790 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
791 vtotal /= 2;
792
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100793 if (IS_GEN2(dev_priv))
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300794 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300795 else
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300796 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300797
798 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700799 * On HSW, the DSL reg (0x70000) appears to return 0 if we
800 * read it just before the start of vblank. So try it again
801 * so we don't accidentally end up spanning a vblank frame
802 * increment, causing the pipe_update_end() code to squak at us.
803 *
804 * The nature of this problem means we can't simply check the ISR
805 * bit and return the vblank start value; nor can we use the scanline
806 * debug register in the transcoder as it appears to have the same
807 * problem. We may need to extend this to include other platforms,
808 * but so far testing only shows the problem on HSW.
809 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100810 if (HAS_DDI(dev_priv) && !position) {
Jesse Barnes41b578f2015-09-22 12:15:54 -0700811 int i, temp;
812
813 for (i = 0; i < 100; i++) {
814 udelay(1);
Ville Syrjälä707bdd32017-03-09 17:44:31 +0200815 temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Jesse Barnes41b578f2015-09-22 12:15:54 -0700816 if (temp != position) {
817 position = temp;
818 break;
819 }
820 }
821 }
822
823 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300824 * See update_scanline_offset() for the details on the
825 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300826 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300827 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300828}
829
Thierry Reding88e72712015-09-24 18:35:31 +0200830static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200831 unsigned int flags, int *vpos, int *hpos,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +0300832 ktime_t *stime, ktime_t *etime,
833 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100834{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100835 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä98187832016-10-31 22:37:10 +0200836 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
837 pipe);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300838 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300839 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100840 bool in_vbl = true;
841 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100842 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100843
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200844 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100845 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800846 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100847 return 0;
848 }
849
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300850 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300851 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300852 vtotal = mode->crtc_vtotal;
853 vbl_start = mode->crtc_vblank_start;
854 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100855
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200856 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
857 vbl_start = DIV_ROUND_UP(vbl_start, 2);
858 vbl_end /= 2;
859 vtotal /= 2;
860 }
861
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300862 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
863
Mario Kleinerad3543e2013-10-30 05:13:08 +0100864 /*
865 * Lock uncore.lock, as we will do multiple timing critical raw
866 * register reads, potentially with preemption disabled, so the
867 * following code must not block on uncore.lock.
868 */
869 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300870
Mario Kleinerad3543e2013-10-30 05:13:08 +0100871 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
872
873 /* Get optional system timestamp before query. */
874 if (stime)
875 *stime = ktime_get();
876
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100877 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100878 /* No obvious pixelcount register. Only query vertical
879 * scanout position from Display scan line register.
880 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300881 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100882 } else {
883 /* Have access to pixelcount since start of frame.
884 * We can split this into vertical and horizontal
885 * scanout position.
886 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300887 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100888
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300889 /* convert to pixel counts */
890 vbl_start *= htotal;
891 vbl_end *= htotal;
892 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300893
894 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300895 * In interlaced modes, the pixel counter counts all pixels,
896 * so one field will have htotal more pixels. In order to avoid
897 * the reported position from jumping backwards when the pixel
898 * counter is beyond the length of the shorter field, just
899 * clamp the position the length of the shorter field. This
900 * matches how the scanline counter based position works since
901 * the scanline counter doesn't count the two half lines.
902 */
903 if (position >= vtotal)
904 position = vtotal - 1;
905
906 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300907 * Start of vblank interrupt is triggered at start of hsync,
908 * just prior to the first active line of vblank. However we
909 * consider lines to start at the leading edge of horizontal
910 * active. So, should we get here before we've crossed into
911 * the horizontal active of the first line in vblank, we would
912 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
913 * always add htotal-hsync_start to the current pixel position.
914 */
915 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300916 }
917
Mario Kleinerad3543e2013-10-30 05:13:08 +0100918 /* Get optional system timestamp after query. */
919 if (etime)
920 *etime = ktime_get();
921
922 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
923
924 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
925
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300926 in_vbl = position >= vbl_start && position < vbl_end;
927
928 /*
929 * While in vblank, position will be negative
930 * counting up towards 0 at vbl_end. And outside
931 * vblank, position will be positive counting
932 * up since vbl_end.
933 */
934 if (position >= vbl_start)
935 position -= vbl_end;
936 else
937 position += vtotal - vbl_end;
938
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100939 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300940 *vpos = position;
941 *hpos = 0;
942 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100943 *vpos = position / htotal;
944 *hpos = position - (*vpos * htotal);
945 }
946
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100947 /* In vblank? */
948 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200949 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100950
951 return ret;
952}
953
Ville Syrjäläa225f072014-04-29 13:35:45 +0300954int intel_get_crtc_scanline(struct intel_crtc *crtc)
955{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100956 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläa225f072014-04-29 13:35:45 +0300957 unsigned long irqflags;
958 int position;
959
960 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
961 position = __intel_get_crtc_scanline(crtc);
962 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
963
964 return position;
965}
966
Thierry Reding88e72712015-09-24 18:35:31 +0200967static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100968 int *max_error,
969 struct timeval *vblank_time,
970 unsigned flags)
971{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200972 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200973 struct intel_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100974
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200975 if (pipe >= INTEL_INFO(dev_priv)->num_pipes) {
Thierry Reding88e72712015-09-24 18:35:31 +0200976 DRM_ERROR("Invalid crtc %u\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100977 return -EINVAL;
978 }
979
980 /* Get drm_crtc to timestamp: */
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200981 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000982 if (crtc == NULL) {
Thierry Reding88e72712015-09-24 18:35:31 +0200983 DRM_ERROR("Invalid crtc %u\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000984 return -EINVAL;
985 }
986
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200987 if (!crtc->base.hwmode.crtc_clock) {
Thierry Reding88e72712015-09-24 18:35:31 +0200988 DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000989 return -EBUSY;
990 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100991
992 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000993 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
994 vblank_time, flags,
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200995 &crtc->base.hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100996}
997
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100998static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800999{
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001000 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001001 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001002
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001003 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001004
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001005 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1006
Daniel Vetter20e4d402012-08-08 23:35:39 +02001007 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001008
Jesse Barnes7648fa92010-05-20 14:28:11 -07001009 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001010 busy_up = I915_READ(RCPREVBSYTUPAVG);
1011 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001012 max_avg = I915_READ(RCBMAXAVG);
1013 min_avg = I915_READ(RCBMINAVG);
1014
1015 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001016 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001017 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1018 new_delay = dev_priv->ips.cur_delay - 1;
1019 if (new_delay < dev_priv->ips.max_delay)
1020 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001021 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001022 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1023 new_delay = dev_priv->ips.cur_delay + 1;
1024 if (new_delay > dev_priv->ips.min_delay)
1025 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001026 }
1027
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001028 if (ironlake_set_drps(dev_priv, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001029 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001030
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001031 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001032
Jesse Barnesf97108d2010-01-29 11:27:07 -08001033 return;
1034}
1035
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001036static void notify_ring(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +01001037{
Chris Wilson56299fb2017-02-27 20:58:48 +00001038 struct drm_i915_gem_request *rq = NULL;
1039 struct intel_wait *wait;
Tvrtko Ursulindffabc82017-02-21 09:13:48 +00001040
Chris Wilson2246bea2017-02-17 15:13:00 +00001041 atomic_inc(&engine->irq_count);
Chris Wilson538b2572017-01-24 15:18:05 +00001042 set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
Chris Wilson56299fb2017-02-27 20:58:48 +00001043
Chris Wilson61d3dc72017-03-03 19:08:24 +00001044 spin_lock(&engine->breadcrumbs.irq_lock);
1045 wait = engine->breadcrumbs.irq_wait;
Chris Wilson56299fb2017-02-27 20:58:48 +00001046 if (wait) {
1047 /* We use a callback from the dma-fence to submit
1048 * requests after waiting on our own requests. To
1049 * ensure minimum delay in queuing the next request to
1050 * hardware, signal the fence now rather than wait for
1051 * the signaler to be woken up. We still wake up the
1052 * waiter in order to handle the irq-seqno coherency
1053 * issues (we may receive the interrupt before the
1054 * seqno is written, see __i915_request_irq_complete())
1055 * and to handle coalescing of multiple seqno updates
1056 * and many waiters.
1057 */
1058 if (i915_seqno_passed(intel_engine_get_seqno(engine),
Chris Wilsondb939912017-03-15 21:07:26 +00001059 wait->seqno) &&
1060 !test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
1061 &wait->request->fence.flags))
Chris Wilson24754d72017-03-03 14:45:57 +00001062 rq = i915_gem_request_get(wait->request);
Chris Wilson56299fb2017-02-27 20:58:48 +00001063
1064 wake_up_process(wait->tsk);
Chris Wilson67b807a82017-02-27 20:58:50 +00001065 } else {
1066 __intel_engine_disarm_breadcrumbs(engine);
Chris Wilson56299fb2017-02-27 20:58:48 +00001067 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00001068 spin_unlock(&engine->breadcrumbs.irq_lock);
Chris Wilson56299fb2017-02-27 20:58:48 +00001069
Chris Wilson24754d72017-03-03 14:45:57 +00001070 if (rq) {
Chris Wilson56299fb2017-02-27 20:58:48 +00001071 dma_fence_signal(&rq->fence);
Chris Wilson24754d72017-03-03 14:45:57 +00001072 i915_gem_request_put(rq);
1073 }
Chris Wilson56299fb2017-02-27 20:58:48 +00001074
1075 trace_intel_engine_notify(engine, wait);
Chris Wilson549f7362010-10-19 11:19:32 +01001076}
1077
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001078static void vlv_c0_read(struct drm_i915_private *dev_priv,
1079 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001080{
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001081 ei->ktime = ktime_get_raw();
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001082 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1083 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001084}
1085
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001086void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1087{
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001088 memset(&dev_priv->rps.ei, 0, sizeof(dev_priv->rps.ei));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001089}
1090
1091static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1092{
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001093 const struct intel_rps_ei *prev = &dev_priv->rps.ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001094 struct intel_rps_ei now;
1095 u32 events = 0;
1096
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001097 if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001098 return 0;
1099
1100 vlv_c0_read(dev_priv, &now);
Deepak S31685c22014-07-03 17:33:01 -04001101
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001102 if (prev->ktime) {
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001103 u64 time, c0;
Chris Wilson569884e2017-03-09 21:12:31 +00001104 u32 render, media;
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001105
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001106 time = ktime_us_delta(now.ktime, prev->ktime);
Chris Wilson8f68d592017-03-13 17:06:17 +00001107
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001108 time *= dev_priv->czclk_freq;
1109
1110 /* Workload can be split between render + media,
1111 * e.g. SwapBuffers being blitted in X after being rendered in
1112 * mesa. To account for this we need to combine both engines
1113 * into our activity counter.
1114 */
Chris Wilson569884e2017-03-09 21:12:31 +00001115 render = now.render_c0 - prev->render_c0;
1116 media = now.media_c0 - prev->media_c0;
1117 c0 = max(render, media);
Mika Kuoppala6b7f6aa2017-03-15 18:12:59 +02001118 c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001119
1120 if (c0 > time * dev_priv->rps.up_threshold)
1121 events = GEN6_PM_RP_UP_THRESHOLD;
1122 else if (c0 < time * dev_priv->rps.down_threshold)
1123 events = GEN6_PM_RP_DOWN_THRESHOLD;
Deepak S31685c22014-07-03 17:33:01 -04001124 }
1125
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001126 dev_priv->rps.ei = now;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001127 return events;
Deepak S31685c22014-07-03 17:33:01 -04001128}
1129
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001130static bool any_waiters(struct drm_i915_private *dev_priv)
1131{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001132 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301133 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001134
Akash Goel3b3f1652016-10-13 22:44:48 +05301135 for_each_engine(engine, dev_priv, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01001136 if (intel_engine_has_waiter(engine))
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001137 return true;
1138
1139 return false;
1140}
1141
Ben Widawsky4912d042011-04-25 11:25:20 -07001142static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001143{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001144 struct drm_i915_private *dev_priv =
1145 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001146 bool client_boost = false;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001147 int new_delay, adj, min, max;
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001148 u32 pm_iir = 0;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001149
Daniel Vetter59cdb632013-07-04 23:35:28 +02001150 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001151 if (dev_priv->rps.interrupts_enabled) {
1152 pm_iir = fetch_and_zero(&dev_priv->rps.pm_iir);
1153 client_boost = fetch_and_zero(&dev_priv->rps.client_boost);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001154 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001155 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001156
Paulo Zanoni60611c12013-08-15 11:50:01 -03001157 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301158 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001159 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001160 goto out;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001161
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001162 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001163
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001164 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1165
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001166 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001167 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001168 min = dev_priv->rps.min_freq_softlimit;
1169 max = dev_priv->rps.max_freq_softlimit;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001170 if (client_boost || any_waiters(dev_priv))
1171 max = dev_priv->rps.max_freq;
1172 if (client_boost && new_delay < dev_priv->rps.boost_freq) {
1173 new_delay = dev_priv->rps.boost_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001174 adj = 0;
1175 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001176 if (adj > 0)
1177 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001178 else /* CHV needs even encode values */
1179 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301180
1181 if (new_delay >= dev_priv->rps.max_freq_softlimit)
1182 adj = 0;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001183 } else if (client_boost || any_waiters(dev_priv)) {
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001184 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001185 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001186 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1187 new_delay = dev_priv->rps.efficient_freq;
Chris Wilson17136d52017-02-10 15:03:47 +00001188 else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
Ben Widawskyb39fb292014-03-19 18:31:11 -07001189 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001190 adj = 0;
1191 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1192 if (adj < 0)
1193 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001194 else /* CHV needs even encode values */
1195 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301196
1197 if (new_delay <= dev_priv->rps.min_freq_softlimit)
1198 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001199 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001200 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001201 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001202
Chris Wilsonedcf2842015-04-07 16:20:29 +01001203 dev_priv->rps.last_adj = adj;
1204
Ben Widawsky79249632012-09-07 19:43:42 -07001205 /* sysfs frequency interfaces may have snuck in while servicing the
1206 * interrupt
1207 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001208 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001209 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301210
Chris Wilson9fcee2f2017-01-26 10:19:19 +00001211 if (intel_set_rps(dev_priv, new_delay)) {
1212 DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
1213 dev_priv->rps.last_adj = 0;
1214 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001215
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001216 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001217
1218out:
1219 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1220 spin_lock_irq(&dev_priv->irq_lock);
1221 if (dev_priv->rps.interrupts_enabled)
1222 gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
1223 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001224}
1225
Ben Widawskye3689192012-05-25 16:56:22 -07001226
1227/**
1228 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1229 * occurred.
1230 * @work: workqueue struct
1231 *
1232 * Doesn't actually do anything except notify userspace. As a consequence of
1233 * this event, userspace should try to remap the bad rows since statistically
1234 * it is likely the same row is more likely to go bad again.
1235 */
1236static void ivybridge_parity_work(struct work_struct *work)
1237{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001238 struct drm_i915_private *dev_priv =
1239 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001240 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001241 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001242 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001243 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001244
1245 /* We must turn off DOP level clock gating to access the L3 registers.
1246 * In order to prevent a get/put style interface, acquire struct mutex
1247 * any time we access those registers.
1248 */
Chris Wilson91c8a322016-07-05 10:40:23 +01001249 mutex_lock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001250
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001251 /* If we've screwed up tracking, just let the interrupt fire again */
1252 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1253 goto out;
1254
Ben Widawskye3689192012-05-25 16:56:22 -07001255 misccpctl = I915_READ(GEN7_MISCCPCTL);
1256 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1257 POSTING_READ(GEN7_MISCCPCTL);
1258
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001259 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001260 i915_reg_t reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001261
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001262 slice--;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001263 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001264 break;
1265
1266 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1267
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02001268 reg = GEN7_L3CDERRST1(slice);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001269
1270 error_status = I915_READ(reg);
1271 row = GEN7_PARITY_ERROR_ROW(error_status);
1272 bank = GEN7_PARITY_ERROR_BANK(error_status);
1273 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1274
1275 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1276 POSTING_READ(reg);
1277
1278 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1279 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1280 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1281 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1282 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1283 parity_event[5] = NULL;
1284
Chris Wilson91c8a322016-07-05 10:40:23 +01001285 kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001286 KOBJ_CHANGE, parity_event);
1287
1288 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1289 slice, row, bank, subbank);
1290
1291 kfree(parity_event[4]);
1292 kfree(parity_event[3]);
1293 kfree(parity_event[2]);
1294 kfree(parity_event[1]);
1295 }
Ben Widawskye3689192012-05-25 16:56:22 -07001296
1297 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1298
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001299out:
1300 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001301 spin_lock_irq(&dev_priv->irq_lock);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001302 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001303 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001304
Chris Wilson91c8a322016-07-05 10:40:23 +01001305 mutex_unlock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001306}
1307
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001308static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1309 u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001310{
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001311 if (!HAS_L3_DPF(dev_priv))
Ben Widawskye3689192012-05-25 16:56:22 -07001312 return;
1313
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001314 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001315 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001316 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001317
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001318 iir &= GT_PARITY_ERROR(dev_priv);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001319 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1320 dev_priv->l3_parity.which_slice |= 1 << 1;
1321
1322 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1323 dev_priv->l3_parity.which_slice |= 1 << 0;
1324
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001325 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001326}
1327
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001328static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001329 u32 gt_iir)
1330{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001331 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301332 notify_ring(dev_priv->engine[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001333 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301334 notify_ring(dev_priv->engine[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001335}
1336
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001337static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001338 u32 gt_iir)
1339{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001340 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301341 notify_ring(dev_priv->engine[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001342 if (gt_iir & GT_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301343 notify_ring(dev_priv->engine[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001344 if (gt_iir & GT_BLT_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301345 notify_ring(dev_priv->engine[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001346
Ben Widawskycc609d52013-05-28 19:22:29 -07001347 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1348 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001349 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1350 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001351
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001352 if (gt_iir & GT_PARITY_ERROR(dev_priv))
1353 ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001354}
1355
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001356static __always_inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001357gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001358{
Chris Wilson31de7352017-03-16 12:56:18 +00001359 bool tasklet = false;
Chris Wilsonf7470262017-01-24 15:20:21 +00001360
1361 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
1362 set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Chris Wilson31de7352017-03-16 12:56:18 +00001363 tasklet = true;
Chris Wilsonf7470262017-01-24 15:20:21 +00001364 }
Chris Wilson31de7352017-03-16 12:56:18 +00001365
1366 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) {
1367 notify_ring(engine);
1368 tasklet |= i915.enable_guc_submission;
1369 }
1370
1371 if (tasklet)
1372 tasklet_hi_schedule(&engine->irq_tasklet);
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001373}
1374
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001375static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1376 u32 master_ctl,
1377 u32 gt_iir[4])
Ben Widawskyabd58f02013-11-02 21:07:09 -07001378{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001379 irqreturn_t ret = IRQ_NONE;
1380
1381 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001382 gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1383 if (gt_iir[0]) {
1384 I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001385 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001386 } else
1387 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1388 }
1389
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001390 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001391 gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1392 if (gt_iir[1]) {
1393 I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001394 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001395 } else
1396 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1397 }
1398
Chris Wilson74cdb332015-04-07 16:21:05 +01001399 if (master_ctl & GEN8_GT_VECS_IRQ) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001400 gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1401 if (gt_iir[3]) {
1402 I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
Chris Wilson74cdb332015-04-07 16:21:05 +01001403 ret = IRQ_HANDLED;
Chris Wilson74cdb332015-04-07 16:21:05 +01001404 } else
1405 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1406 }
1407
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301408 if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001409 gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301410 if (gt_iir[2] & (dev_priv->pm_rps_events |
1411 dev_priv->pm_guc_events)) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001412 I915_WRITE_FW(GEN8_GT_IIR(2),
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301413 gt_iir[2] & (dev_priv->pm_rps_events |
1414 dev_priv->pm_guc_events));
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001415 ret = IRQ_HANDLED;
Ben Widawsky09610212014-05-15 20:58:08 +03001416 } else
1417 DRM_ERROR("The master control interrupt lied (PM)!\n");
1418 }
1419
Ben Widawskyabd58f02013-11-02 21:07:09 -07001420 return ret;
1421}
1422
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001423static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1424 u32 gt_iir[4])
1425{
1426 if (gt_iir[0]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301427 gen8_cs_irq_handler(dev_priv->engine[RCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001428 gt_iir[0], GEN8_RCS_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301429 gen8_cs_irq_handler(dev_priv->engine[BCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001430 gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1431 }
1432
1433 if (gt_iir[1]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301434 gen8_cs_irq_handler(dev_priv->engine[VCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001435 gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301436 gen8_cs_irq_handler(dev_priv->engine[VCS2],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001437 gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1438 }
1439
1440 if (gt_iir[3])
Akash Goel3b3f1652016-10-13 22:44:48 +05301441 gen8_cs_irq_handler(dev_priv->engine[VECS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001442 gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1443
1444 if (gt_iir[2] & dev_priv->pm_rps_events)
1445 gen6_rps_irq_handler(dev_priv, gt_iir[2]);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301446
1447 if (gt_iir[2] & dev_priv->pm_guc_events)
1448 gen9_guc_irq_handler(dev_priv, gt_iir[2]);
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001449}
1450
Imre Deak63c88d22015-07-20 14:43:39 -07001451static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1452{
1453 switch (port) {
1454 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001455 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001456 case PORT_B:
1457 return val & PORTB_HOTPLUG_LONG_DETECT;
1458 case PORT_C:
1459 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001460 default:
1461 return false;
1462 }
1463}
1464
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001465static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1466{
1467 switch (port) {
1468 case PORT_E:
1469 return val & PORTE_HOTPLUG_LONG_DETECT;
1470 default:
1471 return false;
1472 }
1473}
1474
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001475static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1476{
1477 switch (port) {
1478 case PORT_A:
1479 return val & PORTA_HOTPLUG_LONG_DETECT;
1480 case PORT_B:
1481 return val & PORTB_HOTPLUG_LONG_DETECT;
1482 case PORT_C:
1483 return val & PORTC_HOTPLUG_LONG_DETECT;
1484 case PORT_D:
1485 return val & PORTD_HOTPLUG_LONG_DETECT;
1486 default:
1487 return false;
1488 }
1489}
1490
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001491static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1492{
1493 switch (port) {
1494 case PORT_A:
1495 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1496 default:
1497 return false;
1498 }
1499}
1500
Jani Nikula676574d2015-05-28 15:43:53 +03001501static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001502{
1503 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001504 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001505 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001506 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001507 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001508 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001509 return val & PORTD_HOTPLUG_LONG_DETECT;
1510 default:
1511 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001512 }
1513}
1514
Jani Nikula676574d2015-05-28 15:43:53 +03001515static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001516{
1517 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001518 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001519 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001520 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001521 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001522 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001523 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1524 default:
1525 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001526 }
1527}
1528
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001529/*
1530 * Get a bit mask of pins that have triggered, and which ones may be long.
1531 * This can be called multiple times with the same masks to accumulate
1532 * hotplug detection results from several registers.
1533 *
1534 * Note that the caller is expected to zero out the masks initially.
1535 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001536static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001537 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001538 const u32 hpd[HPD_NUM_PINS],
1539 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001540{
Jani Nikula8c841e52015-06-18 13:06:17 +03001541 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001542 int i;
1543
Jani Nikula676574d2015-05-28 15:43:53 +03001544 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001545 if ((hpd[i] & hotplug_trigger) == 0)
1546 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001547
Jani Nikula8c841e52015-06-18 13:06:17 +03001548 *pin_mask |= BIT(i);
1549
Imre Deakcc24fcd2015-07-21 15:32:45 -07001550 if (!intel_hpd_pin_to_port(i, &port))
1551 continue;
1552
Imre Deakfd63e2a2015-07-21 15:32:44 -07001553 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001554 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001555 }
1556
1557 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1558 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1559
1560}
1561
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001562static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001563{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001564 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001565}
1566
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001567static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetterce99c252012-12-01 13:53:47 +01001568{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001569 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001570}
1571
Shuang He8bf1e9f2013-10-15 18:55:27 +01001572#if defined(CONFIG_DEBUG_FS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001573static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1574 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001575 uint32_t crc0, uint32_t crc1,
1576 uint32_t crc2, uint32_t crc3,
1577 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001578{
Shuang He8bf1e9f2013-10-15 18:55:27 +01001579 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1580 struct intel_pipe_crc_entry *entry;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001581 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1582 struct drm_driver *driver = dev_priv->drm.driver;
1583 uint32_t crcs[5];
Damien Lespiauac2300d2013-10-15 18:55:30 +01001584 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001585
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001586 spin_lock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001587 if (pipe_crc->source) {
1588 if (!pipe_crc->entries) {
1589 spin_unlock(&pipe_crc->lock);
1590 DRM_DEBUG_KMS("spurious interrupt\n");
1591 return;
1592 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001593
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001594 head = pipe_crc->head;
1595 tail = pipe_crc->tail;
1596
1597 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1598 spin_unlock(&pipe_crc->lock);
1599 DRM_ERROR("CRC buffer overflowing\n");
1600 return;
1601 }
1602
1603 entry = &pipe_crc->entries[head];
1604
1605 entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1606 entry->crc[0] = crc0;
1607 entry->crc[1] = crc1;
1608 entry->crc[2] = crc2;
1609 entry->crc[3] = crc3;
1610 entry->crc[4] = crc4;
1611
1612 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1613 pipe_crc->head = head;
1614
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001615 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001616
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001617 wake_up_interruptible(&pipe_crc->wq);
1618 } else {
1619 /*
1620 * For some not yet identified reason, the first CRC is
1621 * bonkers. So let's just wait for the next vblank and read
1622 * out the buggy result.
1623 *
1624 * On CHV sometimes the second CRC is bonkers as well, so
1625 * don't trust that one either.
1626 */
1627 if (pipe_crc->skipped == 0 ||
1628 (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
1629 pipe_crc->skipped++;
1630 spin_unlock(&pipe_crc->lock);
1631 return;
1632 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001633 spin_unlock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001634 crcs[0] = crc0;
1635 crcs[1] = crc1;
1636 crcs[2] = crc2;
1637 crcs[3] = crc3;
1638 crcs[4] = crc4;
Tomeu Vizoso246ee522017-01-10 14:43:05 +01001639 drm_crtc_add_crc_entry(&crtc->base, true,
1640 drm_accurate_vblank_count(&crtc->base),
1641 crcs);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001642 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001643}
Daniel Vetter277de952013-10-18 16:37:07 +02001644#else
1645static inline void
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001646display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1647 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001648 uint32_t crc0, uint32_t crc1,
1649 uint32_t crc2, uint32_t crc3,
1650 uint32_t crc4) {}
1651#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001652
Daniel Vetter277de952013-10-18 16:37:07 +02001653
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001654static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1655 enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001656{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001657 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001658 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1659 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001660}
1661
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001662static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1663 enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001664{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001665 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001666 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1667 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1668 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1669 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1670 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001671}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001672
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001673static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1674 enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001675{
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001676 uint32_t res1, res2;
1677
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001678 if (INTEL_GEN(dev_priv) >= 3)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001679 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1680 else
1681 res1 = 0;
1682
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001683 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001684 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1685 else
1686 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001687
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001688 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001689 I915_READ(PIPE_CRC_RES_RED(pipe)),
1690 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1691 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1692 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001693}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001694
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001695/* The RPS events need forcewake, so we add them to a work queue and mask their
1696 * IMR bits until the work is done. Other interrupts can be processed without
1697 * the work queue. */
1698static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001699{
Deepak Sa6706b42014-03-15 20:23:22 +05301700 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001701 spin_lock(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +05301702 gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001703 if (dev_priv->rps.interrupts_enabled) {
1704 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Chris Wilsonc33d2472016-07-04 08:08:36 +01001705 schedule_work(&dev_priv->rps.work);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001706 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001707 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001708 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001709
Imre Deakc9a9a262014-11-05 20:48:37 +02001710 if (INTEL_INFO(dev_priv)->gen >= 8)
1711 return;
1712
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001713 if (HAS_VEBOX(dev_priv)) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001714 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301715 notify_ring(dev_priv->engine[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001716
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001717 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1718 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001719 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001720}
1721
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301722static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
1723{
1724 if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301725 /* Sample the log buffer flush related bits & clear them out now
1726 * itself from the message identity register to minimize the
1727 * probability of losing a flush interrupt, when there are back
1728 * to back flush interrupts.
1729 * There can be a new flush interrupt, for different log buffer
1730 * type (like for ISR), whilst Host is handling one (for DPC).
1731 * Since same bit is used in message register for ISR & DPC, it
1732 * could happen that GuC sets the bit for 2nd interrupt but Host
1733 * clears out the bit on handling the 1st interrupt.
1734 */
1735 u32 msg, flush;
1736
1737 msg = I915_READ(SOFT_SCRATCH(15));
Arkadiusz Hilera80bc452016-11-25 18:59:34 +01001738 flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1739 INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301740 if (flush) {
1741 /* Clear the message bits that are handled */
1742 I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
1743
1744 /* Handle flush interrupt in bottom half */
Oscar Mateoe7465472017-03-22 10:39:48 -07001745 queue_work(dev_priv->guc.log.runtime.flush_wq,
1746 &dev_priv->guc.log.runtime.flush_work);
Akash Goel5aa1ee42016-10-12 21:54:36 +05301747
1748 dev_priv->guc.log.flush_interrupt_count++;
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301749 } else {
1750 /* Not clearing of unhandled event bits won't result in
1751 * re-triggering of the interrupt.
1752 */
1753 }
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301754 }
1755}
1756
Daniel Vetter5a21b662016-05-24 17:13:53 +02001757static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001758 enum pipe pipe)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001759{
Daniel Vetter5a21b662016-05-24 17:13:53 +02001760 bool ret;
1761
Chris Wilson91c8a322016-07-05 10:40:23 +01001762 ret = drm_handle_vblank(&dev_priv->drm, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001763 if (ret)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001764 intel_finish_page_flip_mmio(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001765
1766 return ret;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001767}
1768
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001769static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
1770 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
Imre Deakc1874ed2014-02-04 21:35:46 +02001771{
Imre Deakc1874ed2014-02-04 21:35:46 +02001772 int pipe;
1773
Imre Deak58ead0d2014-02-04 21:35:47 +02001774 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä1ca993d2016-02-18 21:54:26 +02001775
1776 if (!dev_priv->display_irqs_enabled) {
1777 spin_unlock(&dev_priv->irq_lock);
1778 return;
1779 }
1780
Damien Lespiau055e3932014-08-18 13:49:10 +01001781 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001782 i915_reg_t reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001783 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001784
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001785 /*
1786 * PIPESTAT bits get signalled even when the interrupt is
1787 * disabled with the mask bits, and some of the status bits do
1788 * not generate interrupts at all (like the underrun bit). Hence
1789 * we need to be careful that we only handle what we want to
1790 * handle.
1791 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001792
1793 /* fifo underruns are filterered in the underrun handler. */
1794 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001795
1796 switch (pipe) {
1797 case PIPE_A:
1798 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1799 break;
1800 case PIPE_B:
1801 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1802 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001803 case PIPE_C:
1804 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1805 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001806 }
1807 if (iir & iir_bit)
1808 mask |= dev_priv->pipestat_irq_mask[pipe];
1809
1810 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001811 continue;
1812
1813 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001814 mask |= PIPESTAT_INT_ENABLE_MASK;
1815 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001816
1817 /*
1818 * Clear the PIPE*STAT regs before the IIR
1819 */
Imre Deak91d181d2014-02-10 18:42:49 +02001820 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1821 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001822 I915_WRITE(reg, pipe_stats[pipe]);
1823 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001824 spin_unlock(&dev_priv->irq_lock);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001825}
1826
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001827static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001828 u32 pipe_stats[I915_MAX_PIPES])
1829{
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001830 enum pipe pipe;
Imre Deakc1874ed2014-02-04 21:35:46 +02001831
Damien Lespiau055e3932014-08-18 13:49:10 +01001832 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02001833 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1834 intel_pipe_handle_vblank(dev_priv, pipe))
1835 intel_check_page_flip(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001836
Maarten Lankhorst5251f042016-05-17 15:07:47 +02001837 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001838 intel_finish_page_flip_cs(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001839
1840 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001841 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001842
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001843 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1844 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001845 }
1846
1847 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001848 gmbus_irq_handler(dev_priv);
Imre Deakc1874ed2014-02-04 21:35:46 +02001849}
1850
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001851static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001852{
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001853 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001854
1855 if (hotplug_status)
1856 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1857
1858 return hotplug_status;
1859}
1860
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001861static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001862 u32 hotplug_status)
1863{
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001864 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001865
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001866 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1867 IS_CHERRYVIEW(dev_priv)) {
Jani Nikula0d2e4292015-05-27 15:03:39 +03001868 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001869
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001870 if (hotplug_trigger) {
1871 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1872 hotplug_trigger, hpd_status_g4x,
1873 i9xx_port_hotplug_long_detect);
1874
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001875 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001876 }
Jani Nikula369712e2015-05-27 15:03:40 +03001877
1878 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001879 dp_aux_irq_handler(dev_priv);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001880 } else {
1881 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001882
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001883 if (hotplug_trigger) {
1884 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001885 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001886 i9xx_port_hotplug_long_detect);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001887 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001888 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001889 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001890}
1891
Daniel Vetterff1f5252012-10-02 15:10:55 +02001892static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001893{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001894 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001895 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001896 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001897
Imre Deak2dd2a882015-02-24 11:14:30 +02001898 if (!intel_irqs_enabled(dev_priv))
1899 return IRQ_NONE;
1900
Imre Deak1f814da2015-12-16 02:52:19 +02001901 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1902 disable_rpm_wakeref_asserts(dev_priv);
1903
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001904 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001905 u32 iir, gt_iir, pm_iir;
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001906 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001907 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001908 u32 ier = 0;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001909
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001910 gt_iir = I915_READ(GTIIR);
1911 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001912 iir = I915_READ(VLV_IIR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001913
1914 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001915 break;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001916
1917 ret = IRQ_HANDLED;
1918
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001919 /*
1920 * Theory on interrupt generation, based on empirical evidence:
1921 *
1922 * x = ((VLV_IIR & VLV_IER) ||
1923 * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1924 * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1925 *
1926 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1927 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1928 * guarantee the CPU interrupt will be raised again even if we
1929 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1930 * bits this time around.
1931 */
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001932 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001933 ier = I915_READ(VLV_IER);
1934 I915_WRITE(VLV_IER, 0);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001935
1936 if (gt_iir)
1937 I915_WRITE(GTIIR, gt_iir);
1938 if (pm_iir)
1939 I915_WRITE(GEN6_PMIIR, pm_iir);
1940
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001941 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001942 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001943
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001944 /* Call regardless, as some status bits might not be
1945 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001946 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001947
Jerome Anandeef57322017-01-25 04:27:49 +05301948 if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1949 I915_LPE_PIPE_B_INTERRUPT))
1950 intel_lpe_audio_irq_handler(dev_priv);
1951
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001952 /*
1953 * VLV_IIR is single buffered, and reflects the level
1954 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1955 */
1956 if (iir)
1957 I915_WRITE(VLV_IIR, iir);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001958
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001959 I915_WRITE(VLV_IER, ier);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001960 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1961 POSTING_READ(VLV_MASTER_IER);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001962
Ville Syrjälä52894872016-04-13 21:19:56 +03001963 if (gt_iir)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001964 snb_gt_irq_handler(dev_priv, gt_iir);
Ville Syrjälä52894872016-04-13 21:19:56 +03001965 if (pm_iir)
1966 gen6_rps_irq_handler(dev_priv, pm_iir);
1967
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001968 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001969 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001970
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001971 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001972 } while (0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001973
Imre Deak1f814da2015-12-16 02:52:19 +02001974 enable_rpm_wakeref_asserts(dev_priv);
1975
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001976 return ret;
1977}
1978
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001979static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1980{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001981 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001982 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001983 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001984
Imre Deak2dd2a882015-02-24 11:14:30 +02001985 if (!intel_irqs_enabled(dev_priv))
1986 return IRQ_NONE;
1987
Imre Deak1f814da2015-12-16 02:52:19 +02001988 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1989 disable_rpm_wakeref_asserts(dev_priv);
1990
Chris Wilson579de732016-03-14 09:01:57 +00001991 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001992 u32 master_ctl, iir;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001993 u32 gt_iir[4] = {};
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001994 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001995 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001996 u32 ier = 0;
1997
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001998 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1999 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03002000
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002001 if (master_ctl == 0 && iir == 0)
2002 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002003
Oscar Mateo27b6c122014-06-16 16:11:00 +01002004 ret = IRQ_HANDLED;
2005
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002006 /*
2007 * Theory on interrupt generation, based on empirical evidence:
2008 *
2009 * x = ((VLV_IIR & VLV_IER) ||
2010 * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
2011 * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
2012 *
2013 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2014 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
2015 * guarantee the CPU interrupt will be raised again even if we
2016 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
2017 * bits this time around.
2018 */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002019 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002020 ier = I915_READ(VLV_IER);
2021 I915_WRITE(VLV_IER, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002022
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002023 gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002024
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002025 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002026 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002027
Oscar Mateo27b6c122014-06-16 16:11:00 +01002028 /* Call regardless, as some status bits might not be
2029 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002030 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002031
Jerome Anandeef57322017-01-25 04:27:49 +05302032 if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2033 I915_LPE_PIPE_B_INTERRUPT |
2034 I915_LPE_PIPE_C_INTERRUPT))
2035 intel_lpe_audio_irq_handler(dev_priv);
2036
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002037 /*
2038 * VLV_IIR is single buffered, and reflects the level
2039 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
2040 */
2041 if (iir)
2042 I915_WRITE(VLV_IIR, iir);
2043
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002044 I915_WRITE(VLV_IER, ier);
Ville Syrjäläe5328c42016-04-13 21:19:47 +03002045 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002046 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002047
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002048 gen8_gt_irq_handler(dev_priv, gt_iir);
2049
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002050 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002051 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002052
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002053 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Chris Wilson579de732016-03-14 09:01:57 +00002054 } while (0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002055
Imre Deak1f814da2015-12-16 02:52:19 +02002056 enable_rpm_wakeref_asserts(dev_priv);
2057
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002058 return ret;
2059}
2060
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002061static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
2062 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002063 const u32 hpd[HPD_NUM_PINS])
2064{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002065 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2066
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002067 /*
2068 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
2069 * unless we touch the hotplug register, even if hotplug_trigger is
2070 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
2071 * errors.
2072 */
Ville Syrjälä40e56412015-08-27 23:56:10 +03002073 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002074 if (!hotplug_trigger) {
2075 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
2076 PORTD_HOTPLUG_STATUS_MASK |
2077 PORTC_HOTPLUG_STATUS_MASK |
2078 PORTB_HOTPLUG_STATUS_MASK;
2079 dig_hotplug_reg &= ~mask;
2080 }
2081
Ville Syrjälä40e56412015-08-27 23:56:10 +03002082 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002083 if (!hotplug_trigger)
2084 return;
Ville Syrjälä40e56412015-08-27 23:56:10 +03002085
2086 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2087 dig_hotplug_reg, hpd,
2088 pch_port_hotplug_long_detect);
2089
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002090 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002091}
2092
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002093static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08002094{
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002095 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002096 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08002097
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002098 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002099
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002100 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2101 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2102 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08002103 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002104 port_name(port));
2105 }
Jesse Barnes776ad802011-01-04 15:09:39 -08002106
Daniel Vetterce99c252012-12-01 13:53:47 +01002107 if (pch_iir & SDE_AUX_MASK)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002108 dp_aux_irq_handler(dev_priv);
Daniel Vetterce99c252012-12-01 13:53:47 +01002109
Jesse Barnes776ad802011-01-04 15:09:39 -08002110 if (pch_iir & SDE_GMBUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002111 gmbus_irq_handler(dev_priv);
Jesse Barnes776ad802011-01-04 15:09:39 -08002112
2113 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2114 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2115
2116 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2117 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2118
2119 if (pch_iir & SDE_POISON)
2120 DRM_ERROR("PCH poison interrupt\n");
2121
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002122 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002123 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002124 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2125 pipe_name(pipe),
2126 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002127
2128 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2129 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2130
2131 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2132 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2133
Jesse Barnes776ad802011-01-04 15:09:39 -08002134 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002135 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002136
2137 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002138 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002139}
2140
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002141static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002142{
Paulo Zanoni86642812013-04-12 17:57:57 -03002143 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002144 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002145
Paulo Zanonide032bf2013-04-12 17:57:58 -03002146 if (err_int & ERR_INT_POISON)
2147 DRM_ERROR("Poison interrupt\n");
2148
Damien Lespiau055e3932014-08-18 13:49:10 +01002149 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002150 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2151 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002152
Daniel Vetter5a69b892013-10-16 22:55:52 +02002153 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002154 if (IS_IVYBRIDGE(dev_priv))
2155 ivb_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002156 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002157 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002158 }
2159 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002160
Paulo Zanoni86642812013-04-12 17:57:57 -03002161 I915_WRITE(GEN7_ERR_INT, err_int);
2162}
2163
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002164static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002165{
Paulo Zanoni86642812013-04-12 17:57:57 -03002166 u32 serr_int = I915_READ(SERR_INT);
2167
Paulo Zanonide032bf2013-04-12 17:57:58 -03002168 if (serr_int & SERR_INT_POISON)
2169 DRM_ERROR("PCH poison interrupt\n");
2170
Paulo Zanoni86642812013-04-12 17:57:57 -03002171 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002172 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002173
2174 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002175 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002176
2177 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002178 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002179
2180 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002181}
2182
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002183static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Adam Jackson23e81d62012-06-06 15:45:44 -04002184{
Adam Jackson23e81d62012-06-06 15:45:44 -04002185 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002186 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002187
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002188 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002189
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002190 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2191 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2192 SDE_AUDIO_POWER_SHIFT_CPT);
2193 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2194 port_name(port));
2195 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002196
2197 if (pch_iir & SDE_AUX_MASK_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002198 dp_aux_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002199
2200 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002201 gmbus_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002202
2203 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2204 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2205
2206 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2207 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2208
2209 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002210 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002211 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2212 pipe_name(pipe),
2213 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002214
2215 if (pch_iir & SDE_ERROR_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002216 cpt_serr_int_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002217}
2218
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002219static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002220{
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002221 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2222 ~SDE_PORTE_HOTPLUG_SPT;
2223 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2224 u32 pin_mask = 0, long_mask = 0;
2225
2226 if (hotplug_trigger) {
2227 u32 dig_hotplug_reg;
2228
2229 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2230 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2231
2232 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2233 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03002234 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002235 }
2236
2237 if (hotplug2_trigger) {
2238 u32 dig_hotplug_reg;
2239
2240 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2241 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2242
2243 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2244 dig_hotplug_reg, hpd_spt,
2245 spt_port_hotplug2_long_detect);
2246 }
2247
2248 if (pin_mask)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002249 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002250
2251 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002252 gmbus_irq_handler(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002253}
2254
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002255static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
2256 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002257 const u32 hpd[HPD_NUM_PINS])
2258{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002259 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2260
2261 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2262 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2263
2264 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2265 dig_hotplug_reg, hpd,
2266 ilk_port_hotplug_long_detect);
2267
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002268 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002269}
2270
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002271static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
2272 u32 de_iir)
Paulo Zanonic008bc62013-07-12 16:35:10 -03002273{
Daniel Vetter40da17c22013-10-21 18:04:36 +02002274 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002275 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2276
Ville Syrjälä40e56412015-08-27 23:56:10 +03002277 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002278 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002279
2280 if (de_iir & DE_AUX_CHANNEL_A)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002281 dp_aux_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002282
2283 if (de_iir & DE_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002284 intel_opregion_asle_intr(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002285
Paulo Zanonic008bc62013-07-12 16:35:10 -03002286 if (de_iir & DE_POISON)
2287 DRM_ERROR("Poison interrupt\n");
2288
Damien Lespiau055e3932014-08-18 13:49:10 +01002289 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002290 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2291 intel_pipe_handle_vblank(dev_priv, pipe))
2292 intel_check_page_flip(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002293
Daniel Vetter40da17c22013-10-21 18:04:36 +02002294 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002295 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002296
Daniel Vetter40da17c22013-10-21 18:04:36 +02002297 if (de_iir & DE_PIPE_CRC_DONE(pipe))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002298 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002299
Daniel Vetter40da17c22013-10-21 18:04:36 +02002300 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002301 if (de_iir & DE_PLANE_FLIP_DONE(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002302 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002303 }
2304
2305 /* check event from PCH */
2306 if (de_iir & DE_PCH_EVENT) {
2307 u32 pch_iir = I915_READ(SDEIIR);
2308
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002309 if (HAS_PCH_CPT(dev_priv))
2310 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002311 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002312 ibx_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002313
2314 /* should clear PCH hotplug event before clear CPU irq */
2315 I915_WRITE(SDEIIR, pch_iir);
2316 }
2317
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002318 if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
2319 ironlake_rps_change_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002320}
2321
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002322static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
2323 u32 de_iir)
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002324{
Damien Lespiau07d27e22014-03-03 17:31:46 +00002325 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002326 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2327
Ville Syrjälä40e56412015-08-27 23:56:10 +03002328 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002329 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002330
2331 if (de_iir & DE_ERR_INT_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002332 ivb_err_int_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002333
2334 if (de_iir & DE_AUX_CHANNEL_A_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002335 dp_aux_irq_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002336
2337 if (de_iir & DE_GSE_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002338 intel_opregion_asle_intr(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002339
Damien Lespiau055e3932014-08-18 13:49:10 +01002340 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002341 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2342 intel_pipe_handle_vblank(dev_priv, pipe))
2343 intel_check_page_flip(dev_priv, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002344
2345 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002346 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002347 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002348 }
2349
2350 /* check event from PCH */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002351 if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002352 u32 pch_iir = I915_READ(SDEIIR);
2353
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002354 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002355
2356 /* clear PCH hotplug event before clear CPU irq */
2357 I915_WRITE(SDEIIR, pch_iir);
2358 }
2359}
2360
Oscar Mateo72c90f62014-06-16 16:10:57 +01002361/*
2362 * To handle irqs with the minimum potential races with fresh interrupts, we:
2363 * 1 - Disable Master Interrupt Control.
2364 * 2 - Find the source(s) of the interrupt.
2365 * 3 - Clear the Interrupt Identity bits (IIR).
2366 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2367 * 5 - Re-enable Master Interrupt Control.
2368 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002369static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002370{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002371 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002372 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002373 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002374 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002375
Imre Deak2dd2a882015-02-24 11:14:30 +02002376 if (!intel_irqs_enabled(dev_priv))
2377 return IRQ_NONE;
2378
Imre Deak1f814da2015-12-16 02:52:19 +02002379 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2380 disable_rpm_wakeref_asserts(dev_priv);
2381
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002382 /* disable master interrupt before clearing iir */
2383 de_ier = I915_READ(DEIER);
2384 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002385 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002386
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002387 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2388 * interrupts will will be stored on its back queue, and then we'll be
2389 * able to process them after we restore SDEIER (as soon as we restore
2390 * it, we'll get an interrupt if SDEIIR still has something to process
2391 * due to its back queue). */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002392 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002393 sde_ier = I915_READ(SDEIER);
2394 I915_WRITE(SDEIER, 0);
2395 POSTING_READ(SDEIER);
2396 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002397
Oscar Mateo72c90f62014-06-16 16:10:57 +01002398 /* Find, clear, then process each source of interrupt */
2399
Chris Wilson0e434062012-05-09 21:45:44 +01002400 gt_iir = I915_READ(GTIIR);
2401 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002402 I915_WRITE(GTIIR, gt_iir);
2403 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002404 if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002405 snb_gt_irq_handler(dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002406 else
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002407 ilk_gt_irq_handler(dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002408 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002409
2410 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002411 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002412 I915_WRITE(DEIIR, de_iir);
2413 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002414 if (INTEL_GEN(dev_priv) >= 7)
2415 ivb_display_irq_handler(dev_priv, de_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002416 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002417 ilk_display_irq_handler(dev_priv, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002418 }
2419
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002420 if (INTEL_GEN(dev_priv) >= 6) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002421 u32 pm_iir = I915_READ(GEN6_PMIIR);
2422 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002423 I915_WRITE(GEN6_PMIIR, pm_iir);
2424 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002425 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002426 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002427 }
2428
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002429 I915_WRITE(DEIER, de_ier);
2430 POSTING_READ(DEIER);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002431 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002432 I915_WRITE(SDEIER, sde_ier);
2433 POSTING_READ(SDEIER);
2434 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002435
Imre Deak1f814da2015-12-16 02:52:19 +02002436 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2437 enable_rpm_wakeref_asserts(dev_priv);
2438
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002439 return ret;
2440}
2441
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002442static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2443 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002444 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302445{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002446 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302447
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002448 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2449 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302450
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002451 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002452 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002453 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002454
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002455 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302456}
2457
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002458static irqreturn_t
2459gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002460{
Ben Widawskyabd58f02013-11-02 21:07:09 -07002461 irqreturn_t ret = IRQ_NONE;
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002462 u32 iir;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002463 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002464
Ben Widawskyabd58f02013-11-02 21:07:09 -07002465 if (master_ctl & GEN8_DE_MISC_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002466 iir = I915_READ(GEN8_DE_MISC_IIR);
2467 if (iir) {
2468 I915_WRITE(GEN8_DE_MISC_IIR, iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002469 ret = IRQ_HANDLED;
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002470 if (iir & GEN8_DE_MISC_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002471 intel_opregion_asle_intr(dev_priv);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002472 else
2473 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002474 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002475 else
2476 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002477 }
2478
Daniel Vetter6d766f02013-11-07 14:49:55 +01002479 if (master_ctl & GEN8_DE_PORT_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002480 iir = I915_READ(GEN8_DE_PORT_IIR);
2481 if (iir) {
2482 u32 tmp_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302483 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002484
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002485 I915_WRITE(GEN8_DE_PORT_IIR, iir);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002486 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002487
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002488 tmp_mask = GEN8_AUX_CHANNEL_A;
2489 if (INTEL_INFO(dev_priv)->gen >= 9)
2490 tmp_mask |= GEN9_AUX_CHANNEL_B |
2491 GEN9_AUX_CHANNEL_C |
2492 GEN9_AUX_CHANNEL_D;
2493
2494 if (iir & tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002495 dp_aux_irq_handler(dev_priv);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302496 found = true;
2497 }
2498
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002499 if (IS_GEN9_LP(dev_priv)) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002500 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2501 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002502 bxt_hpd_irq_handler(dev_priv, tmp_mask,
2503 hpd_bxt);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002504 found = true;
2505 }
2506 } else if (IS_BROADWELL(dev_priv)) {
2507 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2508 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002509 ilk_hpd_irq_handler(dev_priv,
2510 tmp_mask, hpd_bdw);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002511 found = true;
2512 }
Shashank Sharmad04a4922014-08-22 17:40:41 +05302513 }
2514
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002515 if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002516 gmbus_irq_handler(dev_priv);
Shashank Sharma9e637432014-08-22 17:40:43 +05302517 found = true;
2518 }
2519
Shashank Sharmad04a4922014-08-22 17:40:41 +05302520 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002521 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002522 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002523 else
2524 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002525 }
2526
Damien Lespiau055e3932014-08-18 13:49:10 +01002527 for_each_pipe(dev_priv, pipe) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002528 u32 flip_done, fault_errors;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002529
Daniel Vetterc42664c2013-11-07 11:05:40 +01002530 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2531 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002532
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002533 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2534 if (!iir) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07002535 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002536 continue;
2537 }
2538
2539 ret = IRQ_HANDLED;
2540 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2541
Daniel Vetter5a21b662016-05-24 17:13:53 +02002542 if (iir & GEN8_PIPE_VBLANK &&
2543 intel_pipe_handle_vblank(dev_priv, pipe))
2544 intel_check_page_flip(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002545
2546 flip_done = iir;
2547 if (INTEL_INFO(dev_priv)->gen >= 9)
2548 flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2549 else
2550 flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2551
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002552 if (flip_done)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002553 intel_finish_page_flip_cs(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002554
2555 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002556 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002557
2558 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2559 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2560
2561 fault_errors = iir;
2562 if (INTEL_INFO(dev_priv)->gen >= 9)
2563 fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2564 else
2565 fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2566
2567 if (fault_errors)
Tvrtko Ursulin1353ec32016-10-27 13:48:32 +01002568 DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002569 pipe_name(pipe),
2570 fault_errors);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002571 }
2572
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002573 if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302574 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002575 /*
2576 * FIXME(BDW): Assume for now that the new interrupt handling
2577 * scheme also closed the SDE interrupt handling race we've seen
2578 * on older pch-split platforms. But this needs testing.
2579 */
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002580 iir = I915_READ(SDEIIR);
2581 if (iir) {
2582 I915_WRITE(SDEIIR, iir);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002583 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002584
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002585 if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002586 spt_irq_handler(dev_priv, iir);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002587 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002588 cpt_irq_handler(dev_priv, iir);
Jani Nikula2dfb0b82016-01-07 10:29:10 +02002589 } else {
2590 /*
2591 * Like on previous PCH there seems to be something
2592 * fishy going on with forwarding PCH interrupts.
2593 */
2594 DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
2595 }
Daniel Vetter92d03a82013-11-07 11:05:43 +01002596 }
2597
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002598 return ret;
2599}
2600
2601static irqreturn_t gen8_irq_handler(int irq, void *arg)
2602{
2603 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002604 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002605 u32 master_ctl;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002606 u32 gt_iir[4] = {};
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002607 irqreturn_t ret;
2608
2609 if (!intel_irqs_enabled(dev_priv))
2610 return IRQ_NONE;
2611
2612 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2613 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2614 if (!master_ctl)
2615 return IRQ_NONE;
2616
2617 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2618
2619 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2620 disable_rpm_wakeref_asserts(dev_priv);
2621
2622 /* Find, clear, then process each source of interrupt */
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002623 ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2624 gen8_gt_irq_handler(dev_priv, gt_iir);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002625 ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2626
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002627 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2628 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002629
Imre Deak1f814da2015-12-16 02:52:19 +02002630 enable_rpm_wakeref_asserts(dev_priv);
2631
Ben Widawskyabd58f02013-11-02 21:07:09 -07002632 return ret;
2633}
2634
Jesse Barnes8a905232009-07-11 16:48:03 -04002635/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002636 * i915_reset_and_wakeup - do process context error handling work
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002637 * @dev_priv: i915 device private
Jesse Barnes8a905232009-07-11 16:48:03 -04002638 *
2639 * Fire an error uevent so userspace can see that a hang or error
2640 * was detected.
2641 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002642static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002643{
Chris Wilson91c8a322016-07-05 10:40:23 +01002644 struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
Ben Widawskycce723e2013-07-19 09:16:42 -07002645 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2646 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2647 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -04002648
Chris Wilsonc0336662016-05-06 15:40:21 +01002649 kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002650
Chris Wilson8af29b02016-09-09 14:11:47 +01002651 DRM_DEBUG_DRIVER("resetting chip\n");
2652 kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
2653
Chris Wilson8af29b02016-09-09 14:11:47 +01002654 intel_prepare_reset(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002655
Chris Wilson8c185ec2017-03-16 17:13:02 +00002656 set_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags);
2657 wake_up_all(&dev_priv->gpu_error.wait_queue);
2658
Chris Wilson780f2622016-09-09 14:11:52 +01002659 do {
2660 /*
2661 * All state reset _must_ be completed before we update the
2662 * reset counter, for otherwise waiters might miss the reset
2663 * pending state and not properly drop locks, resulting in
2664 * deadlocks with the reset work.
2665 */
2666 if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
2667 i915_reset(dev_priv);
2668 mutex_unlock(&dev_priv->drm.struct_mutex);
2669 }
2670
2671 /* We need to wait for anyone holding the lock to wakeup */
2672 } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
Chris Wilson8c185ec2017-03-16 17:13:02 +00002673 I915_RESET_HANDOFF,
Chris Wilson780f2622016-09-09 14:11:52 +01002674 TASK_UNINTERRUPTIBLE,
2675 HZ));
Ville Syrjälä75147472014-11-24 18:28:11 +02002676
Chris Wilson8af29b02016-09-09 14:11:47 +01002677 intel_finish_reset(dev_priv);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002678
Chris Wilson780f2622016-09-09 14:11:52 +01002679 if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8af29b02016-09-09 14:11:47 +01002680 kobject_uevent_env(kobj,
2681 KOBJ_CHANGE, reset_done_event);
Imre Deakf454c692014-04-23 01:09:04 +03002682
Chris Wilson8af29b02016-09-09 14:11:47 +01002683 /*
2684 * Note: The wake_up also serves as a memory barrier so that
2685 * waiters see the updated value of the dev_priv->gpu_error.
2686 */
Chris Wilson8c185ec2017-03-16 17:13:02 +00002687 clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags);
Chris Wilson8af29b02016-09-09 14:11:47 +01002688 wake_up_all(&dev_priv->gpu_error.reset_queue);
Jesse Barnes8a905232009-07-11 16:48:03 -04002689}
2690
Ben Widawskyd6369512016-09-20 16:54:32 +03002691static inline void
2692i915_err_print_instdone(struct drm_i915_private *dev_priv,
2693 struct intel_instdone *instdone)
2694{
Ben Widawskyf9e61372016-09-20 16:54:33 +03002695 int slice;
2696 int subslice;
2697
Ben Widawskyd6369512016-09-20 16:54:32 +03002698 pr_err(" INSTDONE: 0x%08x\n", instdone->instdone);
2699
2700 if (INTEL_GEN(dev_priv) <= 3)
2701 return;
2702
2703 pr_err(" SC_INSTDONE: 0x%08x\n", instdone->slice_common);
2704
2705 if (INTEL_GEN(dev_priv) <= 6)
2706 return;
2707
Ben Widawskyf9e61372016-09-20 16:54:33 +03002708 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2709 pr_err(" SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
2710 slice, subslice, instdone->sampler[slice][subslice]);
2711
2712 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2713 pr_err(" ROW_INSTDONE[%d][%d]: 0x%08x\n",
2714 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03002715}
2716
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002717static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002718{
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002719 u32 eir;
Jesse Barnes8a905232009-07-11 16:48:03 -04002720
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002721 if (!IS_GEN2(dev_priv))
2722 I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
Jesse Barnes8a905232009-07-11 16:48:03 -04002723
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002724 if (INTEL_GEN(dev_priv) < 4)
2725 I915_WRITE(IPEIR, I915_READ(IPEIR));
2726 else
2727 I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002728
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002729 I915_WRITE(EIR, I915_READ(EIR));
Jesse Barnes8a905232009-07-11 16:48:03 -04002730 eir = I915_READ(EIR);
2731 if (eir) {
2732 /*
2733 * some errors might have become stuck,
2734 * mask them.
2735 */
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002736 DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002737 I915_WRITE(EMR, I915_READ(EMR) | eir);
2738 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2739 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002740}
2741
2742/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002743 * i915_handle_error - handle a gpu error
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002744 * @dev_priv: i915 device private
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002745 * @engine_mask: mask representing engines that are hung
Michel Thierry87c390b2017-01-11 20:18:08 -08002746 * @fmt: Error message format string
2747 *
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002748 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002749 * dump it to the syslog. Also call i915_capture_error_state() to make
2750 * sure we get a record and make it available in debugfs. Fire a uevent
2751 * so userspace knows something bad happened (should trigger collection
2752 * of a ring dump etc.).
2753 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002754void i915_handle_error(struct drm_i915_private *dev_priv,
2755 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002756 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002757{
Mika Kuoppala58174462014-02-25 17:11:26 +02002758 va_list args;
2759 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002760
Mika Kuoppala58174462014-02-25 17:11:26 +02002761 va_start(args, fmt);
2762 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2763 va_end(args);
2764
Chris Wilson1604a862017-03-14 17:18:40 +00002765 /*
2766 * In most cases it's guaranteed that we get here with an RPM
2767 * reference held, for example because there is a pending GPU
2768 * request that won't finish until the reset is done. This
2769 * isn't the case at least when we get here by doing a
2770 * simulated reset via debugfs, so get an RPM reference.
2771 */
2772 intel_runtime_pm_get(dev_priv);
2773
Chris Wilsonc0336662016-05-06 15:40:21 +01002774 i915_capture_error_state(dev_priv, engine_mask, error_msg);
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002775 i915_clear_error_registers(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002776
Chris Wilson8af29b02016-09-09 14:11:47 +01002777 if (!engine_mask)
Chris Wilson1604a862017-03-14 17:18:40 +00002778 goto out;
Ben Gamariba1234d2009-09-14 17:48:47 -04002779
Chris Wilson8c185ec2017-03-16 17:13:02 +00002780 if (test_and_set_bit(I915_RESET_BACKOFF,
Chris Wilson8af29b02016-09-09 14:11:47 +01002781 &dev_priv->gpu_error.flags))
Chris Wilson1604a862017-03-14 17:18:40 +00002782 goto out;
Chris Wilson8af29b02016-09-09 14:11:47 +01002783
Chris Wilsonc0336662016-05-06 15:40:21 +01002784 i915_reset_and_wakeup(dev_priv);
Chris Wilson1604a862017-03-14 17:18:40 +00002785
2786out:
2787 intel_runtime_pm_put(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002788}
2789
Keith Packard42f52ef2008-10-18 19:39:29 -07002790/* Called from drm generic code, passed 'crtc' which
2791 * we use as a pipe index
2792 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002793static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002794{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002795 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002796 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002797
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002798 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson86e83e32016-10-07 20:49:52 +01002799 i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2800 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2801
2802 return 0;
2803}
2804
2805static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
2806{
2807 struct drm_i915_private *dev_priv = to_i915(dev);
2808 unsigned long irqflags;
2809
2810 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2811 i915_enable_pipestat(dev_priv, pipe,
2812 PIPE_START_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002813 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002814
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002815 return 0;
2816}
2817
Thierry Reding88e72712015-09-24 18:35:31 +02002818static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002819{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002820 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002821 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002822 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002823 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002824
Jesse Barnesf796cf82011-04-07 13:58:17 -07002825 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002826 ilk_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002827 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2828
2829 return 0;
2830}
2831
Thierry Reding88e72712015-09-24 18:35:31 +02002832static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002833{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002834 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002835 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002836
Ben Widawskyabd58f02013-11-02 21:07:09 -07002837 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002838 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002839 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002840
Ben Widawskyabd58f02013-11-02 21:07:09 -07002841 return 0;
2842}
2843
Keith Packard42f52ef2008-10-18 19:39:29 -07002844/* Called from drm generic code, passed 'crtc' which
2845 * we use as a pipe index
2846 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002847static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
2848{
2849 struct drm_i915_private *dev_priv = to_i915(dev);
2850 unsigned long irqflags;
2851
2852 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2853 i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2854 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2855}
2856
2857static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002858{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002859 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002860 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002861
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002862 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002863 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002864 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002865 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2866}
2867
Thierry Reding88e72712015-09-24 18:35:31 +02002868static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002869{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002870 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002871 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002872 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002873 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002874
2875 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002876 ilk_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002877 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2878}
2879
Thierry Reding88e72712015-09-24 18:35:31 +02002880static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002881{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002882 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002883 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002884
Ben Widawskyabd58f02013-11-02 21:07:09 -07002885 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002886 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002887 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2888}
2889
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002890static void ibx_irq_reset(struct drm_i915_private *dev_priv)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002891{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002892 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni91738a92013-06-05 14:21:51 -03002893 return;
2894
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002895 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002896
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002897 if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
Paulo Zanoni105b1222014-04-01 15:37:17 -03002898 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002899}
Paulo Zanoni105b1222014-04-01 15:37:17 -03002900
Paulo Zanoni622364b2014-04-01 15:37:22 -03002901/*
2902 * SDEIER is also touched by the interrupt handler to work around missed PCH
2903 * interrupts. Hence we can't update it after the interrupt handler is enabled -
2904 * instead we unconditionally enable all PCH interrupt sources here, but then
2905 * only unmask them as needed with SDEIMR.
2906 *
2907 * This function needs to be called before interrupts are enabled.
2908 */
2909static void ibx_irq_pre_postinstall(struct drm_device *dev)
2910{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002911 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002912
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002913 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni622364b2014-04-01 15:37:22 -03002914 return;
2915
2916 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03002917 I915_WRITE(SDEIER, 0xffffffff);
2918 POSTING_READ(SDEIER);
2919}
2920
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002921static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002922{
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002923 GEN5_IRQ_RESET(GT);
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002924 if (INTEL_GEN(dev_priv) >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002925 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002926}
2927
Ville Syrjälä70591a42014-10-30 19:42:58 +02002928static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
2929{
2930 enum pipe pipe;
2931
Ville Syrjälä71b8b412016-04-11 16:56:31 +03002932 if (IS_CHERRYVIEW(dev_priv))
2933 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
2934 else
2935 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2936
Ville Syrjäläad22d102016-04-12 18:56:14 +03002937 i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02002938 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2939
Ville Syrjäläad22d102016-04-12 18:56:14 +03002940 for_each_pipe(dev_priv, pipe) {
2941 I915_WRITE(PIPESTAT(pipe),
2942 PIPE_FIFO_UNDERRUN_STATUS |
2943 PIPESTAT_INT_STATUS_MASK);
2944 dev_priv->pipestat_irq_mask[pipe] = 0;
2945 }
Ville Syrjälä70591a42014-10-30 19:42:58 +02002946
2947 GEN5_IRQ_RESET(VLV_);
Ville Syrjäläad22d102016-04-12 18:56:14 +03002948 dev_priv->irq_mask = ~0;
Ville Syrjälä70591a42014-10-30 19:42:58 +02002949}
2950
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002951static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
2952{
2953 u32 pipestat_mask;
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002954 u32 enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002955 enum pipe pipe;
Jerome Anandeef57322017-01-25 04:27:49 +05302956 u32 val;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002957
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002958 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
2959 PIPE_CRC_DONE_INTERRUPT_STATUS;
2960
2961 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
2962 for_each_pipe(dev_priv, pipe)
2963 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
2964
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002965 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
2966 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2967 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002968 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002969 enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Ville Syrjälä6b7eafc2016-04-11 16:56:29 +03002970
2971 WARN_ON(dev_priv->irq_mask != ~0);
2972
Jerome Anandeef57322017-01-25 04:27:49 +05302973 val = (I915_LPE_PIPE_A_INTERRUPT |
2974 I915_LPE_PIPE_B_INTERRUPT |
2975 I915_LPE_PIPE_C_INTERRUPT);
2976
2977 enable_mask |= val;
2978
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002979 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002980
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002981 GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002982}
2983
2984/* drm_dma.h hooks
2985*/
2986static void ironlake_irq_reset(struct drm_device *dev)
2987{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002988 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002989
2990 I915_WRITE(HWSTAM, 0xffffffff);
2991
2992 GEN5_IRQ_RESET(DE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002993 if (IS_GEN7(dev_priv))
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002994 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
2995
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002996 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002997
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002998 ibx_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002999}
3000
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003001static void valleyview_irq_preinstall(struct drm_device *dev)
3002{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003003 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003004
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003005 I915_WRITE(VLV_MASTER_IER, 0);
3006 POSTING_READ(VLV_MASTER_IER);
3007
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003008 gen5_gt_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003009
Ville Syrjäläad22d102016-04-12 18:56:14 +03003010 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003011 if (dev_priv->display_irqs_enabled)
3012 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003013 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003014}
3015
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003016static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3017{
3018 GEN8_IRQ_RESET_NDX(GT, 0);
3019 GEN8_IRQ_RESET_NDX(GT, 1);
3020 GEN8_IRQ_RESET_NDX(GT, 2);
3021 GEN8_IRQ_RESET_NDX(GT, 3);
3022}
3023
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003024static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003025{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003026 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003027 int pipe;
3028
Ben Widawskyabd58f02013-11-02 21:07:09 -07003029 I915_WRITE(GEN8_MASTER_IRQ, 0);
3030 POSTING_READ(GEN8_MASTER_IRQ);
3031
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003032 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003033
Damien Lespiau055e3932014-08-18 13:49:10 +01003034 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003035 if (intel_display_power_is_enabled(dev_priv,
3036 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003037 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003038
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003039 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3040 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3041 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003042
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003043 if (HAS_PCH_SPLIT(dev_priv))
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003044 ibx_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003045}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003046
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003047void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3048 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003049{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003050 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003051 enum pipe pipe;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003052
Daniel Vetter13321782014-09-15 14:55:29 +02003053 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003054 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3055 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3056 dev_priv->de_irq_mask[pipe],
3057 ~dev_priv->de_irq_mask[pipe] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003058 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003059}
3060
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003061void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3062 unsigned int pipe_mask)
3063{
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003064 enum pipe pipe;
3065
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003066 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003067 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3068 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003069 spin_unlock_irq(&dev_priv->irq_lock);
3070
3071 /* make sure we're done processing display irqs */
Chris Wilson91c8a322016-07-05 10:40:23 +01003072 synchronize_irq(dev_priv->drm.irq);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003073}
3074
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003075static void cherryview_irq_preinstall(struct drm_device *dev)
3076{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003077 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003078
3079 I915_WRITE(GEN8_MASTER_IRQ, 0);
3080 POSTING_READ(GEN8_MASTER_IRQ);
3081
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003082 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003083
3084 GEN5_IRQ_RESET(GEN8_PCU_);
3085
Ville Syrjäläad22d102016-04-12 18:56:14 +03003086 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003087 if (dev_priv->display_irqs_enabled)
3088 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003089 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003090}
3091
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003092static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
Ville Syrjälä87a02102015-08-27 23:55:57 +03003093 const u32 hpd[HPD_NUM_PINS])
3094{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003095 struct intel_encoder *encoder;
3096 u32 enabled_irqs = 0;
3097
Chris Wilson91c8a322016-07-05 10:40:23 +01003098 for_each_intel_encoder(&dev_priv->drm, encoder)
Ville Syrjälä87a02102015-08-27 23:55:57 +03003099 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3100 enabled_irqs |= hpd[encoder->hpd_pin];
3101
3102 return enabled_irqs;
3103}
3104
Imre Deak1a56b1a2017-01-27 11:39:21 +02003105static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
3106{
3107 u32 hotplug;
3108
3109 /*
3110 * Enable digital hotplug on the PCH, and configure the DP short pulse
3111 * duration to 2ms (which is the minimum in the Display Port spec).
3112 * The pulse duration bits are reserved on LPT+.
3113 */
3114 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3115 hotplug &= ~(PORTB_PULSE_DURATION_MASK |
3116 PORTC_PULSE_DURATION_MASK |
3117 PORTD_PULSE_DURATION_MASK);
3118 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3119 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3120 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3121 /*
3122 * When CPU and PCH are on the same package, port A
3123 * HPD must be enabled in both north and south.
3124 */
3125 if (HAS_PCH_LPT_LP(dev_priv))
3126 hotplug |= PORTA_HOTPLUG_ENABLE;
3127 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3128}
3129
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003130static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
Keith Packard7fe0b972011-09-19 13:31:02 -07003131{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003132 u32 hotplug_irqs, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003133
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003134 if (HAS_PCH_IBX(dev_priv)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003135 hotplug_irqs = SDE_HOTPLUG_MASK;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003136 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003137 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003138 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003139 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003140 }
3141
Daniel Vetterfee884e2013-07-04 23:35:21 +02003142 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003143
Imre Deak1a56b1a2017-01-27 11:39:21 +02003144 ibx_hpd_detection_setup(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003145}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003146
Imre Deak2a57d9c2017-01-27 11:39:18 +02003147static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3148{
3149 u32 hotplug;
3150
3151 /* Enable digital hotplug on the PCH */
3152 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3153 hotplug |= PORTA_HOTPLUG_ENABLE |
3154 PORTB_HOTPLUG_ENABLE |
3155 PORTC_HOTPLUG_ENABLE |
3156 PORTD_HOTPLUG_ENABLE;
3157 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3158
3159 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3160 hotplug |= PORTE_HOTPLUG_ENABLE;
3161 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3162}
3163
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003164static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003165{
Imre Deak2a57d9c2017-01-27 11:39:18 +02003166 u32 hotplug_irqs, enabled_irqs;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003167
3168 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003169 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003170
3171 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3172
Imre Deak2a57d9c2017-01-27 11:39:18 +02003173 spt_hpd_detection_setup(dev_priv);
Keith Packard7fe0b972011-09-19 13:31:02 -07003174}
3175
Imre Deak1a56b1a2017-01-27 11:39:21 +02003176static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
3177{
3178 u32 hotplug;
3179
3180 /*
3181 * Enable digital hotplug on the CPU, and configure the DP short pulse
3182 * duration to 2ms (which is the minimum in the Display Port spec)
3183 * The pulse duration bits are reserved on HSW+.
3184 */
3185 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3186 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3187 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
3188 DIGITAL_PORTA_PULSE_DURATION_2ms;
3189 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3190}
3191
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003192static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003193{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003194 u32 hotplug_irqs, enabled_irqs;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003195
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003196 if (INTEL_GEN(dev_priv) >= 8) {
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003197 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003198 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003199
3200 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003201 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003202 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003203 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003204
3205 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003206 } else {
3207 hotplug_irqs = DE_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003208 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003209
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003210 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3211 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003212
Imre Deak1a56b1a2017-01-27 11:39:21 +02003213 ilk_hpd_detection_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003214
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003215 ibx_hpd_irq_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003216}
3217
Imre Deak2a57d9c2017-01-27 11:39:18 +02003218static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
3219 u32 enabled_irqs)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003220{
Imre Deak2a57d9c2017-01-27 11:39:18 +02003221 u32 hotplug;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003222
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003223 hotplug = I915_READ(PCH_PORT_HOTPLUG);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003224 hotplug |= PORTA_HOTPLUG_ENABLE |
3225 PORTB_HOTPLUG_ENABLE |
3226 PORTC_HOTPLUG_ENABLE;
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303227
3228 DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3229 hotplug, enabled_irqs);
3230 hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3231
3232 /*
3233 * For BXT invert bit has to be set based on AOB design
3234 * for HPD detection logic, update it based on VBT fields.
3235 */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303236 if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3237 intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3238 hotplug |= BXT_DDIA_HPD_INVERT;
3239 if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3240 intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3241 hotplug |= BXT_DDIB_HPD_INVERT;
3242 if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3243 intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3244 hotplug |= BXT_DDIC_HPD_INVERT;
3245
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003246 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003247}
3248
Imre Deak2a57d9c2017-01-27 11:39:18 +02003249static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3250{
3251 __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
3252}
3253
3254static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3255{
3256 u32 hotplug_irqs, enabled_irqs;
3257
3258 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3259 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3260
3261 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3262
3263 __bxt_hpd_detection_setup(dev_priv, enabled_irqs);
3264}
3265
Paulo Zanonid46da432013-02-08 17:35:15 -02003266static void ibx_irq_postinstall(struct drm_device *dev)
3267{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003268 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003269 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003270
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003271 if (HAS_PCH_NOP(dev_priv))
Daniel Vetter692a04c2013-05-29 21:43:05 +02003272 return;
3273
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003274 if (HAS_PCH_IBX(dev_priv))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003275 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003276 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003277 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003278
Ville Syrjäläb51a2842015-09-18 20:03:41 +03003279 gen5_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003280 I915_WRITE(SDEIMR, ~mask);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003281
3282 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
3283 HAS_PCH_LPT(dev_priv))
Imre Deak1a56b1a2017-01-27 11:39:21 +02003284 ibx_hpd_detection_setup(dev_priv);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003285 else
3286 spt_hpd_detection_setup(dev_priv);
Paulo Zanonid46da432013-02-08 17:35:15 -02003287}
3288
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003289static void gen5_gt_irq_postinstall(struct drm_device *dev)
3290{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003291 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003292 u32 pm_irqs, gt_irqs;
3293
3294 pm_irqs = gt_irqs = 0;
3295
3296 dev_priv->gt_irq_mask = ~0;
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01003297 if (HAS_L3_DPF(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003298 /* L3 parity interrupt is always unmasked. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003299 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3300 gt_irqs |= GT_PARITY_ERROR(dev_priv);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003301 }
3302
3303 gt_irqs |= GT_RENDER_USER_INTERRUPT;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003304 if (IS_GEN5(dev_priv)) {
Chris Wilsonf8973c22016-07-01 17:23:21 +01003305 gt_irqs |= ILK_BSD_USER_INTERRUPT;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003306 } else {
3307 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3308 }
3309
Paulo Zanoni35079892014-04-01 15:37:15 -03003310 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003311
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003312 if (INTEL_GEN(dev_priv) >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003313 /*
3314 * RPS interrupts will get enabled/disabled on demand when RPS
3315 * itself is enabled/disabled.
3316 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303317 if (HAS_VEBOX(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003318 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
Akash Goelf4e9af42016-10-12 21:54:30 +05303319 dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3320 }
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003321
Akash Goelf4e9af42016-10-12 21:54:30 +05303322 dev_priv->pm_imr = 0xffffffff;
3323 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003324 }
3325}
3326
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003327static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003328{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003329 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003330 u32 display_mask, extra_mask;
3331
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003332 if (INTEL_GEN(dev_priv) >= 7) {
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003333 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3334 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3335 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003336 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003337 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003338 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3339 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003340 } else {
3341 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3342 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003343 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003344 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3345 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003346 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3347 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3348 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003349 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003350
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003351 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003352
Paulo Zanoni0c841212014-04-01 15:37:27 -03003353 I915_WRITE(HWSTAM, 0xeffe);
3354
Paulo Zanoni622364b2014-04-01 15:37:22 -03003355 ibx_irq_pre_postinstall(dev);
3356
Paulo Zanoni35079892014-04-01 15:37:15 -03003357 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003358
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003359 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003360
Imre Deak1a56b1a2017-01-27 11:39:21 +02003361 ilk_hpd_detection_setup(dev_priv);
3362
Paulo Zanonid46da432013-02-08 17:35:15 -02003363 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003364
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003365 if (IS_IRONLAKE_M(dev_priv)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003366 /* Enable PCU event interrupts
3367 *
3368 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003369 * setup is guaranteed to run in single-threaded context. But we
3370 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003371 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003372 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003373 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003374 }
3375
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003376 return 0;
3377}
3378
Imre Deakf8b79e52014-03-04 19:23:07 +02003379void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3380{
Chris Wilson67520412017-03-02 13:28:01 +00003381 lockdep_assert_held(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003382
3383 if (dev_priv->display_irqs_enabled)
3384 return;
3385
3386 dev_priv->display_irqs_enabled = true;
3387
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003388 if (intel_irqs_enabled(dev_priv)) {
3389 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003390 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003391 }
Imre Deakf8b79e52014-03-04 19:23:07 +02003392}
3393
3394void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3395{
Chris Wilson67520412017-03-02 13:28:01 +00003396 lockdep_assert_held(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003397
3398 if (!dev_priv->display_irqs_enabled)
3399 return;
3400
3401 dev_priv->display_irqs_enabled = false;
3402
Imre Deak950eaba2014-09-08 15:21:09 +03003403 if (intel_irqs_enabled(dev_priv))
Ville Syrjäläad22d102016-04-12 18:56:14 +03003404 vlv_display_irq_reset(dev_priv);
Imre Deakf8b79e52014-03-04 19:23:07 +02003405}
3406
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003407
3408static int valleyview_irq_postinstall(struct drm_device *dev)
3409{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003410 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003411
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003412 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003413
Ville Syrjäläad22d102016-04-12 18:56:14 +03003414 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003415 if (dev_priv->display_irqs_enabled)
3416 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003417 spin_unlock_irq(&dev_priv->irq_lock);
3418
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003419 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003420 POSTING_READ(VLV_MASTER_IER);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003421
3422 return 0;
3423}
3424
Ben Widawskyabd58f02013-11-02 21:07:09 -07003425static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3426{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003427 /* These are interrupts we'll toggle with the ring mask register */
3428 uint32_t gt_interrupts[] = {
3429 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003430 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003431 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3432 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003433 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003434 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3435 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3436 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003437 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003438 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3439 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003440 };
3441
Tvrtko Ursulin98735732016-04-19 16:46:08 +01003442 if (HAS_L3_DPF(dev_priv))
3443 gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
3444
Akash Goelf4e9af42016-10-12 21:54:30 +05303445 dev_priv->pm_ier = 0x0;
3446 dev_priv->pm_imr = ~dev_priv->pm_ier;
Deepak S9a2d2d82014-08-22 08:32:40 +05303447 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3448 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003449 /*
3450 * RPS interrupts will get enabled/disabled on demand when RPS itself
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05303451 * is enabled/disabled. Same wil be the case for GuC interrupts.
Imre Deak78e68d32014-12-15 18:59:27 +02003452 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303453 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
Deepak S9a2d2d82014-08-22 08:32:40 +05303454 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003455}
3456
3457static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3458{
Damien Lespiau770de832014-03-20 20:45:01 +00003459 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3460 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003461 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3462 u32 de_port_enables;
Ville Syrjälä11825b02016-05-19 12:14:43 +03003463 u32 de_misc_masked = GEN8_DE_MISC_GSE;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003464 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003465
Rodrigo Vivib4834a52015-09-02 15:19:24 -07003466 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiau770de832014-03-20 20:45:01 +00003467 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3468 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003469 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3470 GEN9_AUX_CHANNEL_D;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003471 if (IS_GEN9_LP(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003472 de_port_masked |= BXT_DE_PORT_GMBUS;
3473 } else {
Damien Lespiau770de832014-03-20 20:45:01 +00003474 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3475 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003476 }
Damien Lespiau770de832014-03-20 20:45:01 +00003477
3478 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3479 GEN8_PIPE_FIFO_UNDERRUN;
3480
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003481 de_port_enables = de_port_masked;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003482 if (IS_GEN9_LP(dev_priv))
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003483 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3484 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003485 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3486
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003487 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3488 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3489 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003490
Damien Lespiau055e3932014-08-18 13:49:10 +01003491 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003492 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003493 POWER_DOMAIN_PIPE(pipe)))
3494 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3495 dev_priv->de_irq_mask[pipe],
3496 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003497
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003498 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ville Syrjälä11825b02016-05-19 12:14:43 +03003499 GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003500
3501 if (IS_GEN9_LP(dev_priv))
3502 bxt_hpd_detection_setup(dev_priv);
Imre Deak1a56b1a2017-01-27 11:39:21 +02003503 else if (IS_BROADWELL(dev_priv))
3504 ilk_hpd_detection_setup(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003505}
3506
3507static int gen8_irq_postinstall(struct drm_device *dev)
3508{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003509 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003510
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003511 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303512 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003513
Ben Widawskyabd58f02013-11-02 21:07:09 -07003514 gen8_gt_irq_postinstall(dev_priv);
3515 gen8_de_irq_postinstall(dev_priv);
3516
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003517 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303518 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003519
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003520 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003521 POSTING_READ(GEN8_MASTER_IRQ);
3522
3523 return 0;
3524}
3525
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003526static int cherryview_irq_postinstall(struct drm_device *dev)
3527{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003528 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003529
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003530 gen8_gt_irq_postinstall(dev_priv);
3531
Ville Syrjäläad22d102016-04-12 18:56:14 +03003532 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003533 if (dev_priv->display_irqs_enabled)
3534 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003535 spin_unlock_irq(&dev_priv->irq_lock);
3536
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003537 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003538 POSTING_READ(GEN8_MASTER_IRQ);
3539
3540 return 0;
3541}
3542
Ben Widawskyabd58f02013-11-02 21:07:09 -07003543static void gen8_irq_uninstall(struct drm_device *dev)
3544{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003545 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003546
3547 if (!dev_priv)
3548 return;
3549
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003550 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003551}
3552
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003553static void valleyview_irq_uninstall(struct drm_device *dev)
3554{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003555 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003556
3557 if (!dev_priv)
3558 return;
3559
Imre Deak843d0e72014-04-14 20:24:23 +03003560 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003561 POSTING_READ(VLV_MASTER_IER);
Imre Deak843d0e72014-04-14 20:24:23 +03003562
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003563 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä893fce82014-10-30 19:42:56 +02003564
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003565 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003566
Ville Syrjäläad22d102016-04-12 18:56:14 +03003567 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003568 if (dev_priv->display_irqs_enabled)
3569 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003570 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003571}
3572
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003573static void cherryview_irq_uninstall(struct drm_device *dev)
3574{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003575 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003576
3577 if (!dev_priv)
3578 return;
3579
3580 I915_WRITE(GEN8_MASTER_IRQ, 0);
3581 POSTING_READ(GEN8_MASTER_IRQ);
3582
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003583 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003584
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003585 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003586
Ville Syrjäläad22d102016-04-12 18:56:14 +03003587 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003588 if (dev_priv->display_irqs_enabled)
3589 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003590 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003591}
3592
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003593static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003594{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003595 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46979952011-04-07 13:53:55 -07003596
3597 if (!dev_priv)
3598 return;
3599
Paulo Zanonibe30b292014-04-01 15:37:25 -03003600 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003601}
3602
Chris Wilsonc2798b12012-04-22 21:13:57 +01003603static void i8xx_irq_preinstall(struct drm_device * dev)
3604{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003605 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003606 int pipe;
3607
Damien Lespiau055e3932014-08-18 13:49:10 +01003608 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003609 I915_WRITE(PIPESTAT(pipe), 0);
3610 I915_WRITE16(IMR, 0xffff);
3611 I915_WRITE16(IER, 0x0);
3612 POSTING_READ16(IER);
3613}
3614
3615static int i8xx_irq_postinstall(struct drm_device *dev)
3616{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003617 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003618
Chris Wilsonc2798b12012-04-22 21:13:57 +01003619 I915_WRITE16(EMR,
3620 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3621
3622 /* Unmask the interrupts that we always want on. */
3623 dev_priv->irq_mask =
3624 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3625 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3626 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003627 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003628 I915_WRITE16(IMR, dev_priv->irq_mask);
3629
3630 I915_WRITE16(IER,
3631 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3632 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003633 I915_USER_INTERRUPT);
3634 POSTING_READ16(IER);
3635
Daniel Vetter379ef822013-10-16 22:55:56 +02003636 /* Interrupt setup is already guaranteed to be single-threaded, this is
3637 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003638 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003639 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3640 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003641 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003642
Chris Wilsonc2798b12012-04-22 21:13:57 +01003643 return 0;
3644}
3645
Daniel Vetter5a21b662016-05-24 17:13:53 +02003646/*
3647 * Returns true when a page flip has completed.
3648 */
3649static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
3650 int plane, int pipe, u32 iir)
3651{
3652 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3653
3654 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3655 return false;
3656
3657 if ((iir & flip_pending) == 0)
3658 goto check_page_flip;
3659
3660 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3661 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3662 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3663 * the flip is completed (no longer pending). Since this doesn't raise
3664 * an interrupt per se, we watch for the change at vblank.
3665 */
3666 if (I915_READ16(ISR) & flip_pending)
3667 goto check_page_flip;
3668
3669 intel_finish_page_flip_cs(dev_priv, pipe);
3670 return true;
3671
3672check_page_flip:
3673 intel_check_page_flip(dev_priv, pipe);
3674 return false;
3675}
3676
Daniel Vetterff1f5252012-10-02 15:10:55 +02003677static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003678{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003679 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003680 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003681 u16 iir, new_iir;
3682 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003683 int pipe;
3684 u16 flip_mask =
3685 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3686 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Imre Deak1f814da2015-12-16 02:52:19 +02003687 irqreturn_t ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003688
Imre Deak2dd2a882015-02-24 11:14:30 +02003689 if (!intel_irqs_enabled(dev_priv))
3690 return IRQ_NONE;
3691
Imre Deak1f814da2015-12-16 02:52:19 +02003692 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3693 disable_rpm_wakeref_asserts(dev_priv);
3694
3695 ret = IRQ_NONE;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003696 iir = I915_READ16(IIR);
3697 if (iir == 0)
Imre Deak1f814da2015-12-16 02:52:19 +02003698 goto out;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003699
3700 while (iir & ~flip_mask) {
3701 /* Can't rely on pipestat interrupt bit in iir as it might
3702 * have been cleared after the pipestat interrupt was received.
3703 * It doesn't set the bit in iir again, but it still produces
3704 * interrupts (for non-MSI).
3705 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003706 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003707 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003708 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003709
Damien Lespiau055e3932014-08-18 13:49:10 +01003710 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003711 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003712 pipe_stats[pipe] = I915_READ(reg);
3713
3714 /*
3715 * Clear the PIPE*STAT regs before the IIR
3716 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003717 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003718 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003719 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003720 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003721
3722 I915_WRITE16(IIR, iir & ~flip_mask);
3723 new_iir = I915_READ16(IIR); /* Flush posted writes */
3724
Chris Wilsonc2798b12012-04-22 21:13:57 +01003725 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303726 notify_ring(dev_priv->engine[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003727
Damien Lespiau055e3932014-08-18 13:49:10 +01003728 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003729 int plane = pipe;
3730 if (HAS_FBC(dev_priv))
3731 plane = !plane;
3732
3733 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3734 i8xx_handle_vblank(dev_priv, plane, pipe, iir))
3735 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003736
Daniel Vetter4356d582013-10-16 22:55:55 +02003737 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003738 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003739
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003740 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3741 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3742 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003743 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003744
3745 iir = new_iir;
3746 }
Imre Deak1f814da2015-12-16 02:52:19 +02003747 ret = IRQ_HANDLED;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003748
Imre Deak1f814da2015-12-16 02:52:19 +02003749out:
3750 enable_rpm_wakeref_asserts(dev_priv);
3751
3752 return ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003753}
3754
3755static void i8xx_irq_uninstall(struct drm_device * dev)
3756{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003757 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003758 int pipe;
3759
Damien Lespiau055e3932014-08-18 13:49:10 +01003760 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003761 /* Clear enable bits; then clear status bits */
3762 I915_WRITE(PIPESTAT(pipe), 0);
3763 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3764 }
3765 I915_WRITE16(IMR, 0xffff);
3766 I915_WRITE16(IER, 0x0);
3767 I915_WRITE16(IIR, I915_READ16(IIR));
3768}
3769
Chris Wilsona266c7d2012-04-24 22:59:44 +01003770static void i915_irq_preinstall(struct drm_device * dev)
3771{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003772 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003773 int pipe;
3774
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003775 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003776 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003777 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3778 }
3779
Chris Wilson00d98eb2012-04-24 22:59:48 +01003780 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003781 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003782 I915_WRITE(PIPESTAT(pipe), 0);
3783 I915_WRITE(IMR, 0xffffffff);
3784 I915_WRITE(IER, 0x0);
3785 POSTING_READ(IER);
3786}
3787
3788static int i915_irq_postinstall(struct drm_device *dev)
3789{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003790 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson38bde182012-04-24 22:59:50 +01003791 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003792
Chris Wilson38bde182012-04-24 22:59:50 +01003793 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3794
3795 /* Unmask the interrupts that we always want on. */
3796 dev_priv->irq_mask =
3797 ~(I915_ASLE_INTERRUPT |
3798 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3799 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3800 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003801 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003802
3803 enable_mask =
3804 I915_ASLE_INTERRUPT |
3805 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3806 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003807 I915_USER_INTERRUPT;
3808
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003809 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003810 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003811 POSTING_READ(PORT_HOTPLUG_EN);
3812
Chris Wilsona266c7d2012-04-24 22:59:44 +01003813 /* Enable in IER... */
3814 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3815 /* and unmask in IMR */
3816 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3817 }
3818
Chris Wilsona266c7d2012-04-24 22:59:44 +01003819 I915_WRITE(IMR, dev_priv->irq_mask);
3820 I915_WRITE(IER, enable_mask);
3821 POSTING_READ(IER);
3822
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003823 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003824
Daniel Vetter379ef822013-10-16 22:55:56 +02003825 /* Interrupt setup is already guaranteed to be single-threaded, this is
3826 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003827 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003828 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3829 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003830 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003831
Daniel Vetter20afbda2012-12-11 14:05:07 +01003832 return 0;
3833}
3834
Daniel Vetter5a21b662016-05-24 17:13:53 +02003835/*
3836 * Returns true when a page flip has completed.
3837 */
3838static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
3839 int plane, int pipe, u32 iir)
3840{
3841 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3842
3843 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3844 return false;
3845
3846 if ((iir & flip_pending) == 0)
3847 goto check_page_flip;
3848
3849 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3850 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3851 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3852 * the flip is completed (no longer pending). Since this doesn't raise
3853 * an interrupt per se, we watch for the change at vblank.
3854 */
3855 if (I915_READ(ISR) & flip_pending)
3856 goto check_page_flip;
3857
3858 intel_finish_page_flip_cs(dev_priv, pipe);
3859 return true;
3860
3861check_page_flip:
3862 intel_check_page_flip(dev_priv, pipe);
3863 return false;
3864}
3865
Daniel Vetterff1f5252012-10-02 15:10:55 +02003866static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003867{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003868 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003869 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003870 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003871 u32 flip_mask =
3872 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3873 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003874 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003875
Imre Deak2dd2a882015-02-24 11:14:30 +02003876 if (!intel_irqs_enabled(dev_priv))
3877 return IRQ_NONE;
3878
Imre Deak1f814da2015-12-16 02:52:19 +02003879 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3880 disable_rpm_wakeref_asserts(dev_priv);
3881
Chris Wilsona266c7d2012-04-24 22:59:44 +01003882 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003883 do {
3884 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003885 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003886
3887 /* Can't rely on pipestat interrupt bit in iir as it might
3888 * have been cleared after the pipestat interrupt was received.
3889 * It doesn't set the bit in iir again, but it still produces
3890 * interrupts (for non-MSI).
3891 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003892 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003893 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003894 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003895
Damien Lespiau055e3932014-08-18 13:49:10 +01003896 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003897 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003898 pipe_stats[pipe] = I915_READ(reg);
3899
Chris Wilson38bde182012-04-24 22:59:50 +01003900 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003901 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003902 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003903 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003904 }
3905 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003906 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003907
3908 if (!irq_received)
3909 break;
3910
Chris Wilsona266c7d2012-04-24 22:59:44 +01003911 /* Consume port. Then clear IIR or we'll miss events */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003912 if (I915_HAS_HOTPLUG(dev_priv) &&
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003913 iir & I915_DISPLAY_PORT_INTERRUPT) {
3914 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3915 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003916 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003917 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003918
Chris Wilson38bde182012-04-24 22:59:50 +01003919 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003920 new_iir = I915_READ(IIR); /* Flush posted writes */
3921
Chris Wilsona266c7d2012-04-24 22:59:44 +01003922 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303923 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003924
Damien Lespiau055e3932014-08-18 13:49:10 +01003925 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003926 int plane = pipe;
3927 if (HAS_FBC(dev_priv))
3928 plane = !plane;
3929
3930 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3931 i915_handle_vblank(dev_priv, plane, pipe, iir))
3932 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003933
3934 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3935 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003936
3937 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003938 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003939
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003940 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3941 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3942 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003943 }
3944
Chris Wilsona266c7d2012-04-24 22:59:44 +01003945 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003946 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003947
3948 /* With MSI, interrupts are only generated when iir
3949 * transitions from zero to nonzero. If another bit got
3950 * set while we were handling the existing iir bits, then
3951 * we would never get another interrupt.
3952 *
3953 * This is fine on non-MSI as well, as if we hit this path
3954 * we avoid exiting the interrupt handler only to generate
3955 * another one.
3956 *
3957 * Note that for MSI this could cause a stray interrupt report
3958 * if an interrupt landed in the time between writing IIR and
3959 * the posting read. This should be rare enough to never
3960 * trigger the 99% of 100,000 interrupts test for disabling
3961 * stray interrupts.
3962 */
Chris Wilson38bde182012-04-24 22:59:50 +01003963 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003964 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003965 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003966
Imre Deak1f814da2015-12-16 02:52:19 +02003967 enable_rpm_wakeref_asserts(dev_priv);
3968
Chris Wilsona266c7d2012-04-24 22:59:44 +01003969 return ret;
3970}
3971
3972static void i915_irq_uninstall(struct drm_device * dev)
3973{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003974 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003975 int pipe;
3976
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003977 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003978 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003979 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3980 }
3981
Chris Wilson00d98eb2012-04-24 22:59:48 +01003982 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01003983 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01003984 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003985 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003986 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3987 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003988 I915_WRITE(IMR, 0xffffffff);
3989 I915_WRITE(IER, 0x0);
3990
Chris Wilsona266c7d2012-04-24 22:59:44 +01003991 I915_WRITE(IIR, I915_READ(IIR));
3992}
3993
3994static void i965_irq_preinstall(struct drm_device * dev)
3995{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003996 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003997 int pipe;
3998
Egbert Eich0706f172015-09-23 16:15:27 +02003999 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004000 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004001
4002 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004003 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004004 I915_WRITE(PIPESTAT(pipe), 0);
4005 I915_WRITE(IMR, 0xffffffff);
4006 I915_WRITE(IER, 0x0);
4007 POSTING_READ(IER);
4008}
4009
4010static int i965_irq_postinstall(struct drm_device *dev)
4011{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004012 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004013 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004014 u32 error_mask;
4015
Chris Wilsona266c7d2012-04-24 22:59:44 +01004016 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004017 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004018 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004019 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4020 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4021 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4022 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4023 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4024
4025 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004026 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4027 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004028 enable_mask |= I915_USER_INTERRUPT;
4029
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004030 if (IS_G4X(dev_priv))
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004031 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004032
Daniel Vetterb79480b2013-06-27 17:52:10 +02004033 /* Interrupt setup is already guaranteed to be single-threaded, this is
4034 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004035 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004036 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4037 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4038 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004039 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004040
Chris Wilsona266c7d2012-04-24 22:59:44 +01004041 /*
4042 * Enable some error detection, note the instruction error mask
4043 * bit is reserved, so we leave it masked.
4044 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004045 if (IS_G4X(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004046 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4047 GM45_ERROR_MEM_PRIV |
4048 GM45_ERROR_CP_PRIV |
4049 I915_ERROR_MEMORY_REFRESH);
4050 } else {
4051 error_mask = ~(I915_ERROR_PAGE_TABLE |
4052 I915_ERROR_MEMORY_REFRESH);
4053 }
4054 I915_WRITE(EMR, error_mask);
4055
4056 I915_WRITE(IMR, dev_priv->irq_mask);
4057 I915_WRITE(IER, enable_mask);
4058 POSTING_READ(IER);
4059
Egbert Eich0706f172015-09-23 16:15:27 +02004060 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004061 POSTING_READ(PORT_HOTPLUG_EN);
4062
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004063 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004064
4065 return 0;
4066}
4067
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004068static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004069{
Daniel Vetter20afbda2012-12-11 14:05:07 +01004070 u32 hotplug_en;
4071
Chris Wilson67520412017-03-02 13:28:01 +00004072 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004073
Ville Syrjälä778eb332015-01-09 14:21:13 +02004074 /* Note HDMI and DP share hotplug bits */
4075 /* enable bits are the same for all generations */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004076 hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004077 /* Programming the CRT detection parameters tends
4078 to generate a spurious hotplug event about three
4079 seconds later. So just do it once.
4080 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004081 if (IS_G4X(dev_priv))
Ville Syrjälä778eb332015-01-09 14:21:13 +02004082 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02004083 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004084
Ville Syrjälä778eb332015-01-09 14:21:13 +02004085 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02004086 i915_hotplug_interrupt_update_locked(dev_priv,
Jani Nikulaf9e3dc72015-10-21 17:22:43 +03004087 HOTPLUG_INT_EN_MASK |
4088 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4089 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
4090 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004091}
4092
Daniel Vetterff1f5252012-10-02 15:10:55 +02004093static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004094{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004095 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004096 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004097 u32 iir, new_iir;
4098 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004099 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004100 u32 flip_mask =
4101 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4102 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004103
Imre Deak2dd2a882015-02-24 11:14:30 +02004104 if (!intel_irqs_enabled(dev_priv))
4105 return IRQ_NONE;
4106
Imre Deak1f814da2015-12-16 02:52:19 +02004107 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4108 disable_rpm_wakeref_asserts(dev_priv);
4109
Chris Wilsona266c7d2012-04-24 22:59:44 +01004110 iir = I915_READ(IIR);
4111
Chris Wilsona266c7d2012-04-24 22:59:44 +01004112 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004113 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004114 bool blc_event = false;
4115
Chris Wilsona266c7d2012-04-24 22:59:44 +01004116 /* Can't rely on pipestat interrupt bit in iir as it might
4117 * have been cleared after the pipestat interrupt was received.
4118 * It doesn't set the bit in iir again, but it still produces
4119 * interrupts (for non-MSI).
4120 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004121 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004122 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004123 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004124
Damien Lespiau055e3932014-08-18 13:49:10 +01004125 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004126 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004127 pipe_stats[pipe] = I915_READ(reg);
4128
4129 /*
4130 * Clear the PIPE*STAT regs before the IIR
4131 */
4132 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004133 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004134 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004135 }
4136 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004137 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004138
4139 if (!irq_received)
4140 break;
4141
4142 ret = IRQ_HANDLED;
4143
4144 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004145 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
4146 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4147 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004148 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004149 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004150
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004151 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004152 new_iir = I915_READ(IIR); /* Flush posted writes */
4153
Chris Wilsona266c7d2012-04-24 22:59:44 +01004154 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304155 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004156 if (iir & I915_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304157 notify_ring(dev_priv->engine[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004158
Damien Lespiau055e3932014-08-18 13:49:10 +01004159 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02004160 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4161 i915_handle_vblank(dev_priv, pipe, pipe, iir))
4162 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004163
4164 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4165 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004166
4167 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004168 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004169
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004170 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4171 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004172 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004173
4174 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004175 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004176
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004177 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004178 gmbus_irq_handler(dev_priv);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004179
Chris Wilsona266c7d2012-04-24 22:59:44 +01004180 /* With MSI, interrupts are only generated when iir
4181 * transitions from zero to nonzero. If another bit got
4182 * set while we were handling the existing iir bits, then
4183 * we would never get another interrupt.
4184 *
4185 * This is fine on non-MSI as well, as if we hit this path
4186 * we avoid exiting the interrupt handler only to generate
4187 * another one.
4188 *
4189 * Note that for MSI this could cause a stray interrupt report
4190 * if an interrupt landed in the time between writing IIR and
4191 * the posting read. This should be rare enough to never
4192 * trigger the 99% of 100,000 interrupts test for disabling
4193 * stray interrupts.
4194 */
4195 iir = new_iir;
4196 }
4197
Imre Deak1f814da2015-12-16 02:52:19 +02004198 enable_rpm_wakeref_asserts(dev_priv);
4199
Chris Wilsona266c7d2012-04-24 22:59:44 +01004200 return ret;
4201}
4202
4203static void i965_irq_uninstall(struct drm_device * dev)
4204{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004205 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004206 int pipe;
4207
4208 if (!dev_priv)
4209 return;
4210
Egbert Eich0706f172015-09-23 16:15:27 +02004211 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004212 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004213
4214 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004215 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004216 I915_WRITE(PIPESTAT(pipe), 0);
4217 I915_WRITE(IMR, 0xffffffff);
4218 I915_WRITE(IER, 0x0);
4219
Damien Lespiau055e3932014-08-18 13:49:10 +01004220 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004221 I915_WRITE(PIPESTAT(pipe),
4222 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4223 I915_WRITE(IIR, I915_READ(IIR));
4224}
4225
Daniel Vetterfca52a52014-09-30 10:56:45 +02004226/**
4227 * intel_irq_init - initializes irq support
4228 * @dev_priv: i915 device instance
4229 *
4230 * This function initializes all the irq support including work items, timers
4231 * and all the vtables. It does not setup the interrupt itself though.
4232 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004233void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004234{
Chris Wilson91c8a322016-07-05 10:40:23 +01004235 struct drm_device *dev = &dev_priv->drm;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004236
Jani Nikula77913b32015-06-18 13:06:16 +03004237 intel_hpd_init_work(dev_priv);
4238
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004239 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004240 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004241
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00004242 if (HAS_GUC_SCHED(dev_priv))
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05304243 dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
4244
Deepak Sa6706b42014-03-15 20:23:22 +05304245 /* Let's track the enabled rps events */
Wayne Boyer666a4532015-12-09 12:29:35 -08004246 if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004247 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00004248 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004249 else
4250 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304251
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05304252 dev_priv->rps.pm_intrmsk_mbz = 0;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304253
4254 /*
Mika Kuoppala3396a272017-04-13 14:15:27 +03004255 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304256 * if GEN6_PM_UP_EI_EXPIRED is masked.
4257 *
4258 * TODO: verify if this can be reproduced on VLV,CHV.
4259 */
Mika Kuoppala3396a272017-04-13 14:15:27 +03004260 if (INTEL_INFO(dev_priv)->gen <= 7)
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05304261 dev_priv->rps.pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304262
4263 if (INTEL_INFO(dev_priv)->gen >= 8)
Chris Wilson655d49e2017-03-12 13:27:45 +00004264 dev_priv->rps.pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304265
Daniel Vetterb9632912014-09-30 10:56:44 +02004266 if (IS_GEN2(dev_priv)) {
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004267 /* Gen2 doesn't have a hardware frame counter */
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004268 dev->max_vblank_count = 0;
Daniel Vetterb9632912014-09-30 10:56:44 +02004269 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004270 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004271 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004272 } else {
4273 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4274 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004275 }
4276
Ville Syrjälä21da2702014-08-06 14:49:55 +03004277 /*
4278 * Opt out of the vblank disable timer on everything except gen2.
4279 * Gen2 doesn't have a hardware frame counter and so depends on
4280 * vblank interrupts to produce sane vblank seuquence numbers.
4281 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004282 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004283 dev->vblank_disable_immediate = true;
4284
Chris Wilson262fd482017-02-15 13:15:47 +00004285 /* Most platforms treat the display irq block as an always-on
4286 * power domain. vlv/chv can disable it at runtime and need
4287 * special care to avoid writing any of the display block registers
4288 * outside of the power domain. We defer setting up the display irqs
4289 * in this case to the runtime pm.
4290 */
4291 dev_priv->display_irqs_enabled = true;
4292 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4293 dev_priv->display_irqs_enabled = false;
4294
Lyude317eaa92017-02-03 21:18:25 -05004295 dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4296
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004297 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4298 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004299
Daniel Vetterb9632912014-09-30 10:56:44 +02004300 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004301 dev->driver->irq_handler = cherryview_irq_handler;
4302 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4303 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4304 dev->driver->irq_uninstall = cherryview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004305 dev->driver->enable_vblank = i965_enable_vblank;
4306 dev->driver->disable_vblank = i965_disable_vblank;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004307 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004308 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004309 dev->driver->irq_handler = valleyview_irq_handler;
4310 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4311 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4312 dev->driver->irq_uninstall = valleyview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004313 dev->driver->enable_vblank = i965_enable_vblank;
4314 dev->driver->disable_vblank = i965_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004315 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004316 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004317 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004318 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004319 dev->driver->irq_postinstall = gen8_irq_postinstall;
4320 dev->driver->irq_uninstall = gen8_irq_uninstall;
4321 dev->driver->enable_vblank = gen8_enable_vblank;
4322 dev->driver->disable_vblank = gen8_disable_vblank;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004323 if (IS_GEN9_LP(dev_priv))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004324 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004325 else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004326 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4327 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004328 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004329 } else if (HAS_PCH_SPLIT(dev_priv)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004330 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004331 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004332 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4333 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4334 dev->driver->enable_vblank = ironlake_enable_vblank;
4335 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004336 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004337 } else {
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004338 if (IS_GEN2(dev_priv)) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004339 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4340 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4341 dev->driver->irq_handler = i8xx_irq_handler;
4342 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004343 dev->driver->enable_vblank = i8xx_enable_vblank;
4344 dev->driver->disable_vblank = i8xx_disable_vblank;
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004345 } else if (IS_GEN3(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004346 dev->driver->irq_preinstall = i915_irq_preinstall;
4347 dev->driver->irq_postinstall = i915_irq_postinstall;
4348 dev->driver->irq_uninstall = i915_irq_uninstall;
4349 dev->driver->irq_handler = i915_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004350 dev->driver->enable_vblank = i8xx_enable_vblank;
4351 dev->driver->disable_vblank = i8xx_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004352 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004353 dev->driver->irq_preinstall = i965_irq_preinstall;
4354 dev->driver->irq_postinstall = i965_irq_postinstall;
4355 dev->driver->irq_uninstall = i965_irq_uninstall;
4356 dev->driver->irq_handler = i965_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004357 dev->driver->enable_vblank = i965_enable_vblank;
4358 dev->driver->disable_vblank = i965_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004359 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004360 if (I915_HAS_HOTPLUG(dev_priv))
4361 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004362 }
4363}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004364
Daniel Vetterfca52a52014-09-30 10:56:45 +02004365/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004366 * intel_irq_install - enables the hardware interrupt
4367 * @dev_priv: i915 device instance
4368 *
4369 * This function enables the hardware interrupt handling, but leaves the hotplug
4370 * handling still disabled. It is called after intel_irq_init().
4371 *
4372 * In the driver load and resume code we need working interrupts in a few places
4373 * but don't want to deal with the hassle of concurrent probe and hotplug
4374 * workers. Hence the split into this two-stage approach.
4375 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004376int intel_irq_install(struct drm_i915_private *dev_priv)
4377{
4378 /*
4379 * We enable some interrupt sources in our postinstall hooks, so mark
4380 * interrupts as enabled _before_ actually enabling them to avoid
4381 * special cases in our ordering checks.
4382 */
4383 dev_priv->pm.irqs_enabled = true;
4384
Chris Wilson91c8a322016-07-05 10:40:23 +01004385 return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004386}
4387
Daniel Vetterfca52a52014-09-30 10:56:45 +02004388/**
4389 * intel_irq_uninstall - finilizes all irq handling
4390 * @dev_priv: i915 device instance
4391 *
4392 * This stops interrupt and hotplug handling and unregisters and frees all
4393 * resources acquired in the init functions.
4394 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004395void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4396{
Chris Wilson91c8a322016-07-05 10:40:23 +01004397 drm_irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004398 intel_hpd_cancel_work(dev_priv);
4399 dev_priv->pm.irqs_enabled = false;
4400}
4401
Daniel Vetterfca52a52014-09-30 10:56:45 +02004402/**
4403 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4404 * @dev_priv: i915 device instance
4405 *
4406 * This function is used to disable interrupts at runtime, both in the runtime
4407 * pm and the system suspend/resume code.
4408 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004409void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004410{
Chris Wilson91c8a322016-07-05 10:40:23 +01004411 dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004412 dev_priv->pm.irqs_enabled = false;
Chris Wilson91c8a322016-07-05 10:40:23 +01004413 synchronize_irq(dev_priv->drm.irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004414}
4415
Daniel Vetterfca52a52014-09-30 10:56:45 +02004416/**
4417 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4418 * @dev_priv: i915 device instance
4419 *
4420 * This function is used to enable interrupts at runtime, both in the runtime
4421 * pm and the system suspend/resume code.
4422 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004423void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004424{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004425 dev_priv->pm.irqs_enabled = true;
Chris Wilson91c8a322016-07-05 10:40:23 +01004426 dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
4427 dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004428}