blob: 7b41a1799a03a4882f03f1e9ae0ca486914275ca [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
Chris Wilsonf3cd4742009-10-13 22:20:20 +010029#include <linux/debugfs.h>
Chris Wilsone637d2c2017-03-16 13:19:57 +000030#include <linux/sort.h>
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +010031#include <linux/sched/mm.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010032#include "intel_drv.h"
Sagar Arun Kamblea2695742017-11-16 19:02:41 +053033#include "intel_guc_submission.h"
Ben Gamari20172632009-02-17 20:08:50 -050034
David Weinehall36cdd012016-08-22 13:59:31 +030035static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
36{
37 return to_i915(node->minor->dev);
38}
39
Chris Wilson418e3cd2017-02-06 21:36:08 +000040static __always_inline void seq_print_param(struct seq_file *m,
41 const char *name,
42 const char *type,
43 const void *x)
44{
45 if (!__builtin_strcmp(type, "bool"))
46 seq_printf(m, "i915.%s=%s\n", name, yesno(*(const bool *)x));
47 else if (!__builtin_strcmp(type, "int"))
48 seq_printf(m, "i915.%s=%d\n", name, *(const int *)x);
49 else if (!__builtin_strcmp(type, "unsigned int"))
50 seq_printf(m, "i915.%s=%u\n", name, *(const unsigned int *)x);
Chris Wilson1d6aa7a2017-02-21 16:26:19 +000051 else if (!__builtin_strcmp(type, "char *"))
52 seq_printf(m, "i915.%s=%s\n", name, *(const char **)x);
Chris Wilson418e3cd2017-02-06 21:36:08 +000053 else
54 BUILD_BUG();
55}
56
Chris Wilson70d39fe2010-08-25 16:03:34 +010057static int i915_capabilities(struct seq_file *m, void *data)
58{
David Weinehall36cdd012016-08-22 13:59:31 +030059 struct drm_i915_private *dev_priv = node_to_i915(m->private);
60 const struct intel_device_info *info = INTEL_INFO(dev_priv);
Chris Wilson70d39fe2010-08-25 16:03:34 +010061
David Weinehall36cdd012016-08-22 13:59:31 +030062 seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
Jani Nikula2e0d26f2016-12-01 14:49:55 +020063 seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
David Weinehall36cdd012016-08-22 13:59:31 +030064 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
Chris Wilson418e3cd2017-02-06 21:36:08 +000065
Damien Lespiau79fc46d2013-04-23 16:37:17 +010066#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
Joonas Lahtinen604db652016-10-05 13:50:16 +030067 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
Damien Lespiau79fc46d2013-04-23 16:37:17 +010068#undef PRINT_FLAG
Chris Wilson70d39fe2010-08-25 16:03:34 +010069
Chris Wilson418e3cd2017-02-06 21:36:08 +000070 kernel_param_lock(THIS_MODULE);
Michal Wajdeczko7075cb852017-09-25 10:50:07 +000071#define PRINT_PARAM(T, x, ...) seq_print_param(m, #x, #T, &i915_modparams.x);
Chris Wilson418e3cd2017-02-06 21:36:08 +000072 I915_PARAMS_FOR_EACH(PRINT_PARAM);
73#undef PRINT_PARAM
74 kernel_param_unlock(THIS_MODULE);
75
Chris Wilson70d39fe2010-08-25 16:03:34 +010076 return 0;
77}
Ben Gamari433e12f2009-02-17 20:08:51 -050078
Imre Deaka7363de2016-05-12 16:18:52 +030079static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000080{
Chris Wilson573adb32016-08-04 16:32:39 +010081 return i915_gem_object_is_active(obj) ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +000082}
83
Imre Deaka7363de2016-05-12 16:18:52 +030084static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010085{
Chris Wilsonbd3d2252017-10-13 21:26:14 +010086 return obj->pin_global ? 'p' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010087}
88
Imre Deaka7363de2016-05-12 16:18:52 +030089static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000090{
Chris Wilson3e510a82016-08-05 10:14:23 +010091 switch (i915_gem_object_get_tiling(obj)) {
Akshay Joshi0206e352011-08-16 15:34:10 -040092 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010093 case I915_TILING_NONE: return ' ';
94 case I915_TILING_X: return 'X';
95 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -040096 }
Chris Wilsona6172a82009-02-11 14:26:38 +000097}
98
Imre Deaka7363de2016-05-12 16:18:52 +030099static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700100{
Chris Wilsona65adaf2017-10-09 09:43:57 +0100101 return obj->userfault_count ? 'g' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100102}
103
Imre Deaka7363de2016-05-12 16:18:52 +0300104static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100105{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100106 return obj->mm.mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700107}
108
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100109static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
110{
111 u64 size = 0;
112 struct i915_vma *vma;
113
Chris Wilsone2189dd2017-12-07 21:14:07 +0000114 for_each_ggtt_vma(vma, obj) {
115 if (drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100116 size += vma->node.size;
117 }
118
119 return size;
120}
121
Matthew Auld7393b7e2017-10-06 23:18:28 +0100122static const char *
123stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
124{
125 size_t x = 0;
126
127 switch (page_sizes) {
128 case 0:
129 return "";
130 case I915_GTT_PAGE_SIZE_4K:
131 return "4K";
132 case I915_GTT_PAGE_SIZE_64K:
133 return "64K";
134 case I915_GTT_PAGE_SIZE_2M:
135 return "2M";
136 default:
137 if (!buf)
138 return "M";
139
140 if (page_sizes & I915_GTT_PAGE_SIZE_2M)
141 x += snprintf(buf + x, len - x, "2M, ");
142 if (page_sizes & I915_GTT_PAGE_SIZE_64K)
143 x += snprintf(buf + x, len - x, "64K, ");
144 if (page_sizes & I915_GTT_PAGE_SIZE_4K)
145 x += snprintf(buf + x, len - x, "4K, ");
146 buf[x-2] = '\0';
147
148 return buf;
149 }
150}
151
Chris Wilson37811fc2010-08-25 22:45:57 +0100152static void
153describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
154{
Chris Wilsonb4716182015-04-27 13:41:17 +0100155 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000156 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700157 struct i915_vma *vma;
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100158 unsigned int frontbuffer_bits;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800159 int pin_count = 0;
160
Chris Wilson188c1ab2016-04-03 14:14:20 +0100161 lockdep_assert_held(&obj->base.dev->struct_mutex);
162
Chris Wilsond07f0e52016-10-28 13:58:44 +0100163 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100164 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100165 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100166 get_pin_flag(obj),
167 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700168 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100169 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800170 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100171 obj->base.read_domains,
Chris Wilsond07f0e52016-10-28 13:58:44 +0100172 obj->base.write_domain,
David Weinehall36cdd012016-08-22 13:59:31 +0300173 i915_cache_level_str(dev_priv, obj->cache_level),
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100174 obj->mm.dirty ? " dirty" : "",
175 obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
Chris Wilson37811fc2010-08-25 22:45:57 +0100176 if (obj->base.name)
177 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000178 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson20dfbde2016-08-04 16:32:30 +0100179 if (i915_vma_is_pinned(vma))
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800180 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300181 }
182 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsonbd3d2252017-10-13 21:26:14 +0100183 if (obj->pin_global)
184 seq_printf(m, " (global)");
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000185 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson15717de2016-08-04 07:52:26 +0100186 if (!drm_mm_node_allocated(&vma->node))
187 continue;
188
Matthew Auld7393b7e2017-10-06 23:18:28 +0100189 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
Chris Wilson3272db52016-08-04 16:32:32 +0100190 i915_vma_is_ggtt(vma) ? "g" : "pp",
Matthew Auld7393b7e2017-10-06 23:18:28 +0100191 vma->node.start, vma->node.size,
192 stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
Chris Wilson21976852017-01-12 11:21:08 +0000193 if (i915_vma_is_ggtt(vma)) {
194 switch (vma->ggtt_view.type) {
195 case I915_GGTT_VIEW_NORMAL:
196 seq_puts(m, ", normal");
197 break;
198
199 case I915_GGTT_VIEW_PARTIAL:
200 seq_printf(m, ", partial [%08llx+%x]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000201 vma->ggtt_view.partial.offset << PAGE_SHIFT,
202 vma->ggtt_view.partial.size << PAGE_SHIFT);
Chris Wilson21976852017-01-12 11:21:08 +0000203 break;
204
205 case I915_GGTT_VIEW_ROTATED:
206 seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000207 vma->ggtt_view.rotated.plane[0].width,
208 vma->ggtt_view.rotated.plane[0].height,
209 vma->ggtt_view.rotated.plane[0].stride,
210 vma->ggtt_view.rotated.plane[0].offset,
211 vma->ggtt_view.rotated.plane[1].width,
212 vma->ggtt_view.rotated.plane[1].height,
213 vma->ggtt_view.rotated.plane[1].stride,
214 vma->ggtt_view.rotated.plane[1].offset);
Chris Wilson21976852017-01-12 11:21:08 +0000215 break;
216
217 default:
218 MISSING_CASE(vma->ggtt_view.type);
219 break;
220 }
221 }
Chris Wilson49ef5292016-08-18 17:17:00 +0100222 if (vma->fence)
223 seq_printf(m, " , fence: %d%s",
224 vma->fence->id,
225 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
Chris Wilson596c5922016-02-26 11:03:20 +0000226 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700227 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000228 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100229 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100230
Chris Wilsond07f0e52016-10-28 13:58:44 +0100231 engine = i915_gem_object_last_write_engine(obj);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100232 if (engine)
233 seq_printf(m, " (%s)", engine->name);
234
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100235 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
236 if (frontbuffer_bits)
237 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100238}
239
Chris Wilsone637d2c2017-03-16 13:19:57 +0000240static int obj_rank_by_stolen(const void *A, const void *B)
Chris Wilson6d2b88852013-08-07 18:30:54 +0100241{
Chris Wilsone637d2c2017-03-16 13:19:57 +0000242 const struct drm_i915_gem_object *a =
243 *(const struct drm_i915_gem_object **)A;
244 const struct drm_i915_gem_object *b =
245 *(const struct drm_i915_gem_object **)B;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100246
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200247 if (a->stolen->start < b->stolen->start)
248 return -1;
249 if (a->stolen->start > b->stolen->start)
250 return 1;
251 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100252}
253
254static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
255{
David Weinehall36cdd012016-08-22 13:59:31 +0300256 struct drm_i915_private *dev_priv = node_to_i915(m->private);
257 struct drm_device *dev = &dev_priv->drm;
Chris Wilsone637d2c2017-03-16 13:19:57 +0000258 struct drm_i915_gem_object **objects;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100259 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300260 u64 total_obj_size, total_gtt_size;
Chris Wilsone637d2c2017-03-16 13:19:57 +0000261 unsigned long total, count, n;
262 int ret;
263
264 total = READ_ONCE(dev_priv->mm.object_count);
Michal Hocko20981052017-05-17 14:23:12 +0200265 objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000266 if (!objects)
267 return -ENOMEM;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100268
269 ret = mutex_lock_interruptible(&dev->struct_mutex);
270 if (ret)
Chris Wilsone637d2c2017-03-16 13:19:57 +0000271 goto out;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100272
273 total_obj_size = total_gtt_size = count = 0;
Chris Wilsonf2123812017-10-16 12:40:37 +0100274
275 spin_lock(&dev_priv->mm.obj_lock);
276 list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
Chris Wilsone637d2c2017-03-16 13:19:57 +0000277 if (count == total)
278 break;
279
Chris Wilson6d2b88852013-08-07 18:30:54 +0100280 if (obj->stolen == NULL)
281 continue;
282
Chris Wilsone637d2c2017-03-16 13:19:57 +0000283 objects[count++] = obj;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100284 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100285 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000286
Chris Wilson6d2b88852013-08-07 18:30:54 +0100287 }
Chris Wilsonf2123812017-10-16 12:40:37 +0100288 list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
Chris Wilsone637d2c2017-03-16 13:19:57 +0000289 if (count == total)
290 break;
291
Chris Wilson6d2b88852013-08-07 18:30:54 +0100292 if (obj->stolen == NULL)
293 continue;
294
Chris Wilsone637d2c2017-03-16 13:19:57 +0000295 objects[count++] = obj;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100296 total_obj_size += obj->base.size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100297 }
Chris Wilsonf2123812017-10-16 12:40:37 +0100298 spin_unlock(&dev_priv->mm.obj_lock);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100299
Chris Wilsone637d2c2017-03-16 13:19:57 +0000300 sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);
301
302 seq_puts(m, "Stolen:\n");
303 for (n = 0; n < count; n++) {
304 seq_puts(m, " ");
305 describe_obj(m, objects[n]);
306 seq_putc(m, '\n');
307 }
308 seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100309 count, total_obj_size, total_gtt_size);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000310
311 mutex_unlock(&dev->struct_mutex);
312out:
Michal Hocko20981052017-05-17 14:23:12 +0200313 kvfree(objects);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000314 return ret;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100315}
316
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100317struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000318 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300319 unsigned long count;
320 u64 total, unbound;
321 u64 global, shared;
322 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100323};
324
325static int per_file_stats(int id, void *ptr, void *data)
326{
327 struct drm_i915_gem_object *obj = ptr;
328 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000329 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100330
Chris Wilson0caf81b2017-06-17 12:57:44 +0100331 lockdep_assert_held(&obj->base.dev->struct_mutex);
332
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100333 stats->count++;
334 stats->total += obj->base.size;
Chris Wilson15717de2016-08-04 07:52:26 +0100335 if (!obj->bind_count)
336 stats->unbound += obj->base.size;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000337 if (obj->base.name || obj->base.dma_buf)
338 stats->shared += obj->base.size;
339
Chris Wilson894eeec2016-08-04 07:52:20 +0100340 list_for_each_entry(vma, &obj->vma_list, obj_link) {
341 if (!drm_mm_node_allocated(&vma->node))
342 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000343
Chris Wilson3272db52016-08-04 16:32:32 +0100344 if (i915_vma_is_ggtt(vma)) {
Chris Wilson894eeec2016-08-04 07:52:20 +0100345 stats->global += vma->node.size;
346 } else {
347 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
Chris Wilson6313c202014-03-19 13:45:45 +0000348
Chris Wilson2bfa9962016-08-04 07:52:25 +0100349 if (ppgtt->base.file != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000350 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000351 }
Chris Wilson894eeec2016-08-04 07:52:20 +0100352
Chris Wilsonb0decaf2016-08-04 07:52:44 +0100353 if (i915_vma_is_active(vma))
Chris Wilson894eeec2016-08-04 07:52:20 +0100354 stats->active += vma->node.size;
355 else
356 stats->inactive += vma->node.size;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100357 }
358
359 return 0;
360}
361
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100362#define print_file_stats(m, name, stats) do { \
363 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300364 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100365 name, \
366 stats.count, \
367 stats.total, \
368 stats.active, \
369 stats.inactive, \
370 stats.global, \
371 stats.shared, \
372 stats.unbound); \
373} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800374
375static void print_batch_pool_stats(struct seq_file *m,
376 struct drm_i915_private *dev_priv)
377{
378 struct drm_i915_gem_object *obj;
379 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000380 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530381 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000382 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800383
384 memset(&stats, 0, sizeof(stats));
385
Akash Goel3b3f1652016-10-13 22:44:48 +0530386 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000387 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100388 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000389 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100390 batch_pool_link)
391 per_file_stats(0, obj, &stats);
392 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100393 }
Brad Volkin493018d2014-12-11 12:13:08 -0800394
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100395 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800396}
397
Chris Wilson15da9562016-05-24 14:53:43 +0100398static int per_file_ctx_stats(int id, void *ptr, void *data)
399{
400 struct i915_gem_context *ctx = ptr;
401 int n;
402
403 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
404 if (ctx->engine[n].state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100405 per_file_stats(0, ctx->engine[n].state->obj, data);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100406 if (ctx->engine[n].ring)
Chris Wilson57e88532016-08-15 10:48:57 +0100407 per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
Chris Wilson15da9562016-05-24 14:53:43 +0100408 }
409
410 return 0;
411}
412
413static void print_context_stats(struct seq_file *m,
414 struct drm_i915_private *dev_priv)
415{
David Weinehall36cdd012016-08-22 13:59:31 +0300416 struct drm_device *dev = &dev_priv->drm;
Chris Wilson15da9562016-05-24 14:53:43 +0100417 struct file_stats stats;
418 struct drm_file *file;
419
420 memset(&stats, 0, sizeof(stats));
421
David Weinehall36cdd012016-08-22 13:59:31 +0300422 mutex_lock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100423 if (dev_priv->kernel_context)
424 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
425
David Weinehall36cdd012016-08-22 13:59:31 +0300426 list_for_each_entry(file, &dev->filelist, lhead) {
Chris Wilson15da9562016-05-24 14:53:43 +0100427 struct drm_i915_file_private *fpriv = file->driver_priv;
428 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
429 }
David Weinehall36cdd012016-08-22 13:59:31 +0300430 mutex_unlock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100431
432 print_file_stats(m, "[k]contexts", stats);
433}
434
David Weinehall36cdd012016-08-22 13:59:31 +0300435static int i915_gem_object_info(struct seq_file *m, void *data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100436{
David Weinehall36cdd012016-08-22 13:59:31 +0300437 struct drm_i915_private *dev_priv = node_to_i915(m->private);
438 struct drm_device *dev = &dev_priv->drm;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300439 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100440 u32 count, mapped_count, purgeable_count, dpy_count, huge_count;
441 u64 size, mapped_size, purgeable_size, dpy_size, huge_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000442 struct drm_i915_gem_object *obj;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100443 unsigned int page_sizes = 0;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100444 struct drm_file *file;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100445 char buf[80];
Chris Wilson73aa8082010-09-30 11:46:12 +0100446 int ret;
447
448 ret = mutex_lock_interruptible(&dev->struct_mutex);
449 if (ret)
450 return ret;
451
Chris Wilson3ef7f222016-10-18 13:02:48 +0100452 seq_printf(m, "%u objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000453 dev_priv->mm.object_count,
454 dev_priv->mm.object_memory);
455
Chris Wilson1544c422016-08-15 13:18:16 +0100456 size = count = 0;
457 mapped_size = mapped_count = 0;
458 purgeable_size = purgeable_count = 0;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100459 huge_size = huge_count = 0;
Chris Wilsonf2123812017-10-16 12:40:37 +0100460
461 spin_lock(&dev_priv->mm.obj_lock);
462 list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100463 size += obj->base.size;
464 ++count;
Chris Wilson6c085a72012-08-20 11:40:46 +0200465
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100466 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilsonb7abb712012-08-20 11:33:30 +0200467 purgeable_size += obj->base.size;
468 ++purgeable_count;
469 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100470
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100471 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100472 mapped_count++;
473 mapped_size += obj->base.size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100474 }
Matthew Auld7393b7e2017-10-06 23:18:28 +0100475
476 if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
477 huge_count++;
478 huge_size += obj->base.size;
479 page_sizes |= obj->mm.page_sizes.sg;
480 }
Chris Wilson6299f992010-11-24 12:23:44 +0000481 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100482 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
483
484 size = count = dpy_size = dpy_count = 0;
Chris Wilsonf2123812017-10-16 12:40:37 +0100485 list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100486 size += obj->base.size;
487 ++count;
488
Chris Wilsonbd3d2252017-10-13 21:26:14 +0100489 if (obj->pin_global) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100490 dpy_size += obj->base.size;
491 ++dpy_count;
492 }
493
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100494 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100495 purgeable_size += obj->base.size;
496 ++purgeable_count;
497 }
498
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100499 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100500 mapped_count++;
501 mapped_size += obj->base.size;
502 }
Matthew Auld7393b7e2017-10-06 23:18:28 +0100503
504 if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
505 huge_count++;
506 huge_size += obj->base.size;
507 page_sizes |= obj->mm.page_sizes.sg;
508 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100509 }
Chris Wilsonf2123812017-10-16 12:40:37 +0100510 spin_unlock(&dev_priv->mm.obj_lock);
511
Chris Wilson2bd160a2016-08-15 10:48:45 +0100512 seq_printf(m, "%u bound objects, %llu bytes\n",
513 count, size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300514 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200515 purgeable_count, purgeable_size);
Chris Wilson2bd160a2016-08-15 10:48:45 +0100516 seq_printf(m, "%u mapped objects, %llu bytes\n",
517 mapped_count, mapped_size);
Matthew Auld7393b7e2017-10-06 23:18:28 +0100518 seq_printf(m, "%u huge-paged objects (%s) %llu bytes\n",
519 huge_count,
520 stringify_page_sizes(page_sizes, buf, sizeof(buf)),
521 huge_size);
Chris Wilsonbd3d2252017-10-13 21:26:14 +0100522 seq_printf(m, "%u display objects (globally pinned), %llu bytes\n",
Chris Wilson2bd160a2016-08-15 10:48:45 +0100523 dpy_count, dpy_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000524
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300525 seq_printf(m, "%llu [%llu] gtt total\n",
Chris Wilson381b9432017-02-15 08:43:54 +0000526 ggtt->base.total, ggtt->mappable_end);
Matthew Auld7393b7e2017-10-06 23:18:28 +0100527 seq_printf(m, "Supported page sizes: %s\n",
528 stringify_page_sizes(INTEL_INFO(dev_priv)->page_sizes,
529 buf, sizeof(buf)));
Chris Wilson73aa8082010-09-30 11:46:12 +0100530
Damien Lespiau267f0c92013-06-24 22:59:48 +0100531 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800532 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200533 mutex_unlock(&dev->struct_mutex);
534
535 mutex_lock(&dev->filelist_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100536 print_context_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100537 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
538 struct file_stats stats;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100539 struct drm_i915_file_private *file_priv = file->driver_priv;
540 struct drm_i915_gem_request *request;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900541 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100542
Chris Wilson0caf81b2017-06-17 12:57:44 +0100543 mutex_lock(&dev->struct_mutex);
544
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100545 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000546 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100547 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100548 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100549 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900550 /*
551 * Although we have a valid reference on file->pid, that does
552 * not guarantee that the task_struct who called get_pid() is
553 * still alive (e.g. get_pid(current) => fork() => exit()).
554 * Therefore, we need to protect this ->comm access using RCU.
555 */
Chris Wilsonc84455b2016-08-15 10:49:08 +0100556 request = list_first_entry_or_null(&file_priv->mm.request_list,
557 struct drm_i915_gem_request,
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000558 client_link);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900559 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100560 task = pid_task(request && request->ctx->pid ?
561 request->ctx->pid : file->pid,
562 PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800563 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900564 rcu_read_unlock();
Chris Wilson0caf81b2017-06-17 12:57:44 +0100565
Chris Wilsonc84455b2016-08-15 10:49:08 +0100566 mutex_unlock(&dev->struct_mutex);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100567 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200568 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100569
570 return 0;
571}
572
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100573static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000574{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100575 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300576 struct drm_i915_private *dev_priv = node_to_i915(node);
577 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonf2123812017-10-16 12:40:37 +0100578 struct drm_i915_gem_object **objects;
Chris Wilson08c18322011-01-10 00:00:24 +0000579 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300580 u64 total_obj_size, total_gtt_size;
Chris Wilsonf2123812017-10-16 12:40:37 +0100581 unsigned long nobject, n;
Chris Wilson08c18322011-01-10 00:00:24 +0000582 int count, ret;
583
Chris Wilsonf2123812017-10-16 12:40:37 +0100584 nobject = READ_ONCE(dev_priv->mm.object_count);
585 objects = kvmalloc_array(nobject, sizeof(*objects), GFP_KERNEL);
586 if (!objects)
587 return -ENOMEM;
588
Chris Wilson08c18322011-01-10 00:00:24 +0000589 ret = mutex_lock_interruptible(&dev->struct_mutex);
590 if (ret)
591 return ret;
592
Chris Wilsonf2123812017-10-16 12:40:37 +0100593 count = 0;
594 spin_lock(&dev_priv->mm.obj_lock);
595 list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
596 objects[count++] = obj;
597 if (count == nobject)
598 break;
599 }
600 spin_unlock(&dev_priv->mm.obj_lock);
601
602 total_obj_size = total_gtt_size = 0;
603 for (n = 0; n < count; n++) {
604 obj = objects[n];
605
Damien Lespiau267f0c92013-06-24 22:59:48 +0100606 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000607 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100608 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000609 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100610 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000611 }
612
613 mutex_unlock(&dev->struct_mutex);
614
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300615 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000616 count, total_obj_size, total_gtt_size);
Chris Wilsonf2123812017-10-16 12:40:37 +0100617 kvfree(objects);
Chris Wilson08c18322011-01-10 00:00:24 +0000618
619 return 0;
620}
621
Brad Volkin493018d2014-12-11 12:13:08 -0800622static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
623{
David Weinehall36cdd012016-08-22 13:59:31 +0300624 struct drm_i915_private *dev_priv = node_to_i915(m->private);
625 struct drm_device *dev = &dev_priv->drm;
Brad Volkin493018d2014-12-11 12:13:08 -0800626 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000627 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530628 enum intel_engine_id id;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100629 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000630 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800631
632 ret = mutex_lock_interruptible(&dev->struct_mutex);
633 if (ret)
634 return ret;
635
Akash Goel3b3f1652016-10-13 22:44:48 +0530636 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000637 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100638 int count;
639
640 count = 0;
641 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000642 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100643 batch_pool_link)
644 count++;
645 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000646 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100647
648 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000649 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100650 batch_pool_link) {
651 seq_puts(m, " ");
652 describe_obj(m, obj);
653 seq_putc(m, '\n');
654 }
655
656 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100657 }
Brad Volkin493018d2014-12-11 12:13:08 -0800658 }
659
Chris Wilson8d9d5742015-04-07 16:20:38 +0100660 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800661
662 mutex_unlock(&dev->struct_mutex);
663
664 return 0;
665}
666
Chris Wilsonb2223492010-10-27 15:27:33 +0100667static void i915_ring_seqno_info(struct seq_file *m,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000668 struct intel_engine_cs *engine)
Chris Wilsonb2223492010-10-27 15:27:33 +0100669{
Chris Wilson688e6c72016-07-01 17:23:15 +0100670 struct intel_breadcrumbs *b = &engine->breadcrumbs;
671 struct rb_node *rb;
672
Chris Wilson12471ba2016-04-09 10:57:55 +0100673 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilson1b7744e2016-07-01 17:23:17 +0100674 engine->name, intel_engine_get_seqno(engine));
Chris Wilson688e6c72016-07-01 17:23:15 +0100675
Chris Wilson61d3dc72017-03-03 19:08:24 +0000676 spin_lock_irq(&b->rb_lock);
Chris Wilson688e6c72016-07-01 17:23:15 +0100677 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +0800678 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson688e6c72016-07-01 17:23:15 +0100679
680 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
681 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
682 }
Chris Wilson61d3dc72017-03-03 19:08:24 +0000683 spin_unlock_irq(&b->rb_lock);
Chris Wilsonb2223492010-10-27 15:27:33 +0100684}
685
Ben Gamari20172632009-02-17 20:08:50 -0500686static int i915_gem_seqno_info(struct seq_file *m, void *data)
687{
David Weinehall36cdd012016-08-22 13:59:31 +0300688 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000689 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530690 enum intel_engine_id id;
Ben Gamari20172632009-02-17 20:08:50 -0500691
Akash Goel3b3f1652016-10-13 22:44:48 +0530692 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000693 i915_ring_seqno_info(m, engine);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100694
Ben Gamari20172632009-02-17 20:08:50 -0500695 return 0;
696}
697
698
699static int i915_interrupt_info(struct seq_file *m, void *data)
700{
David Weinehall36cdd012016-08-22 13:59:31 +0300701 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000702 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530703 enum intel_engine_id id;
Chris Wilson4bb05042016-09-03 07:53:43 +0100704 int i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100705
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200706 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500707
David Weinehall36cdd012016-08-22 13:59:31 +0300708 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300709 seq_printf(m, "Master Interrupt Control:\t%08x\n",
710 I915_READ(GEN8_MASTER_IRQ));
711
712 seq_printf(m, "Display IER:\t%08x\n",
713 I915_READ(VLV_IER));
714 seq_printf(m, "Display IIR:\t%08x\n",
715 I915_READ(VLV_IIR));
716 seq_printf(m, "Display IIR_RW:\t%08x\n",
717 I915_READ(VLV_IIR_RW));
718 seq_printf(m, "Display IMR:\t%08x\n",
719 I915_READ(VLV_IMR));
Chris Wilson9c870d02016-10-24 13:42:15 +0100720 for_each_pipe(dev_priv, pipe) {
721 enum intel_display_power_domain power_domain;
722
723 power_domain = POWER_DOMAIN_PIPE(pipe);
724 if (!intel_display_power_get_if_enabled(dev_priv,
725 power_domain)) {
726 seq_printf(m, "Pipe %c power disabled\n",
727 pipe_name(pipe));
728 continue;
729 }
730
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300731 seq_printf(m, "Pipe %c stat:\t%08x\n",
732 pipe_name(pipe),
733 I915_READ(PIPESTAT(pipe)));
734
Chris Wilson9c870d02016-10-24 13:42:15 +0100735 intel_display_power_put(dev_priv, power_domain);
736 }
737
738 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300739 seq_printf(m, "Port hotplug:\t%08x\n",
740 I915_READ(PORT_HOTPLUG_EN));
741 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
742 I915_READ(VLV_DPFLIPSTAT));
743 seq_printf(m, "DPINVGTT:\t%08x\n",
744 I915_READ(DPINVGTT));
Chris Wilson9c870d02016-10-24 13:42:15 +0100745 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300746
747 for (i = 0; i < 4; i++) {
748 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
749 i, I915_READ(GEN8_GT_IMR(i)));
750 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
751 i, I915_READ(GEN8_GT_IIR(i)));
752 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
753 i, I915_READ(GEN8_GT_IER(i)));
754 }
755
756 seq_printf(m, "PCU interrupt mask:\t%08x\n",
757 I915_READ(GEN8_PCU_IMR));
758 seq_printf(m, "PCU interrupt identity:\t%08x\n",
759 I915_READ(GEN8_PCU_IIR));
760 seq_printf(m, "PCU interrupt enable:\t%08x\n",
761 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300762 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700763 seq_printf(m, "Master Interrupt Control:\t%08x\n",
764 I915_READ(GEN8_MASTER_IRQ));
765
766 for (i = 0; i < 4; i++) {
767 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
768 i, I915_READ(GEN8_GT_IMR(i)));
769 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
770 i, I915_READ(GEN8_GT_IIR(i)));
771 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
772 i, I915_READ(GEN8_GT_IER(i)));
773 }
774
Damien Lespiau055e3932014-08-18 13:49:10 +0100775 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200776 enum intel_display_power_domain power_domain;
777
778 power_domain = POWER_DOMAIN_PIPE(pipe);
779 if (!intel_display_power_get_if_enabled(dev_priv,
780 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300781 seq_printf(m, "Pipe %c power disabled\n",
782 pipe_name(pipe));
783 continue;
784 }
Ben Widawskya123f152013-11-02 21:07:10 -0700785 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000786 pipe_name(pipe),
787 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700788 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000789 pipe_name(pipe),
790 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700791 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000792 pipe_name(pipe),
793 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200794
795 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700796 }
797
798 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
799 I915_READ(GEN8_DE_PORT_IMR));
800 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
801 I915_READ(GEN8_DE_PORT_IIR));
802 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
803 I915_READ(GEN8_DE_PORT_IER));
804
805 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
806 I915_READ(GEN8_DE_MISC_IMR));
807 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
808 I915_READ(GEN8_DE_MISC_IIR));
809 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
810 I915_READ(GEN8_DE_MISC_IER));
811
812 seq_printf(m, "PCU interrupt mask:\t%08x\n",
813 I915_READ(GEN8_PCU_IMR));
814 seq_printf(m, "PCU interrupt identity:\t%08x\n",
815 I915_READ(GEN8_PCU_IIR));
816 seq_printf(m, "PCU interrupt enable:\t%08x\n",
817 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300818 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700819 seq_printf(m, "Display IER:\t%08x\n",
820 I915_READ(VLV_IER));
821 seq_printf(m, "Display IIR:\t%08x\n",
822 I915_READ(VLV_IIR));
823 seq_printf(m, "Display IIR_RW:\t%08x\n",
824 I915_READ(VLV_IIR_RW));
825 seq_printf(m, "Display IMR:\t%08x\n",
826 I915_READ(VLV_IMR));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000827 for_each_pipe(dev_priv, pipe) {
828 enum intel_display_power_domain power_domain;
829
830 power_domain = POWER_DOMAIN_PIPE(pipe);
831 if (!intel_display_power_get_if_enabled(dev_priv,
832 power_domain)) {
833 seq_printf(m, "Pipe %c power disabled\n",
834 pipe_name(pipe));
835 continue;
836 }
837
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700838 seq_printf(m, "Pipe %c stat:\t%08x\n",
839 pipe_name(pipe),
840 I915_READ(PIPESTAT(pipe)));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000841 intel_display_power_put(dev_priv, power_domain);
842 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700843
844 seq_printf(m, "Master IER:\t%08x\n",
845 I915_READ(VLV_MASTER_IER));
846
847 seq_printf(m, "Render IER:\t%08x\n",
848 I915_READ(GTIER));
849 seq_printf(m, "Render IIR:\t%08x\n",
850 I915_READ(GTIIR));
851 seq_printf(m, "Render IMR:\t%08x\n",
852 I915_READ(GTIMR));
853
854 seq_printf(m, "PM IER:\t\t%08x\n",
855 I915_READ(GEN6_PMIER));
856 seq_printf(m, "PM IIR:\t\t%08x\n",
857 I915_READ(GEN6_PMIIR));
858 seq_printf(m, "PM IMR:\t\t%08x\n",
859 I915_READ(GEN6_PMIMR));
860
861 seq_printf(m, "Port hotplug:\t%08x\n",
862 I915_READ(PORT_HOTPLUG_EN));
863 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
864 I915_READ(VLV_DPFLIPSTAT));
865 seq_printf(m, "DPINVGTT:\t%08x\n",
866 I915_READ(DPINVGTT));
867
David Weinehall36cdd012016-08-22 13:59:31 +0300868 } else if (!HAS_PCH_SPLIT(dev_priv)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800869 seq_printf(m, "Interrupt enable: %08x\n",
870 I915_READ(IER));
871 seq_printf(m, "Interrupt identity: %08x\n",
872 I915_READ(IIR));
873 seq_printf(m, "Interrupt mask: %08x\n",
874 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100875 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800876 seq_printf(m, "Pipe %c stat: %08x\n",
877 pipe_name(pipe),
878 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800879 } else {
880 seq_printf(m, "North Display Interrupt enable: %08x\n",
881 I915_READ(DEIER));
882 seq_printf(m, "North Display Interrupt identity: %08x\n",
883 I915_READ(DEIIR));
884 seq_printf(m, "North Display Interrupt mask: %08x\n",
885 I915_READ(DEIMR));
886 seq_printf(m, "South Display Interrupt enable: %08x\n",
887 I915_READ(SDEIER));
888 seq_printf(m, "South Display Interrupt identity: %08x\n",
889 I915_READ(SDEIIR));
890 seq_printf(m, "South Display Interrupt mask: %08x\n",
891 I915_READ(SDEIMR));
892 seq_printf(m, "Graphics Interrupt enable: %08x\n",
893 I915_READ(GTIER));
894 seq_printf(m, "Graphics Interrupt identity: %08x\n",
895 I915_READ(GTIIR));
896 seq_printf(m, "Graphics Interrupt mask: %08x\n",
897 I915_READ(GTIMR));
898 }
Akash Goel3b3f1652016-10-13 22:44:48 +0530899 for_each_engine(engine, dev_priv, id) {
David Weinehall36cdd012016-08-22 13:59:31 +0300900 if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100901 seq_printf(m,
902 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000903 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000904 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000905 i915_ring_seqno_info(m, engine);
Chris Wilson9862e602011-01-04 22:22:17 +0000906 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200907 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100908
Ben Gamari20172632009-02-17 20:08:50 -0500909 return 0;
910}
911
Chris Wilsona6172a82009-02-11 14:26:38 +0000912static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
913{
David Weinehall36cdd012016-08-22 13:59:31 +0300914 struct drm_i915_private *dev_priv = node_to_i915(m->private);
915 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100916 int i, ret;
917
918 ret = mutex_lock_interruptible(&dev->struct_mutex);
919 if (ret)
920 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000921
Chris Wilsona6172a82009-02-11 14:26:38 +0000922 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
923 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100924 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
Chris Wilsona6172a82009-02-11 14:26:38 +0000925
Chris Wilson6c085a72012-08-20 11:40:46 +0200926 seq_printf(m, "Fence %d, pin count = %d, object = ",
927 i, dev_priv->fence_regs[i].pin_count);
Chris Wilson49ef5292016-08-18 17:17:00 +0100928 if (!vma)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100929 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100930 else
Chris Wilson49ef5292016-08-18 17:17:00 +0100931 describe_obj(m, vma->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100932 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000933 }
934
Chris Wilson05394f32010-11-08 19:18:58 +0000935 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000936 return 0;
937}
938
Chris Wilson98a2f412016-10-12 10:05:18 +0100939#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000940static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
941 size_t count, loff_t *pos)
942{
943 struct i915_gpu_state *error = file->private_data;
944 struct drm_i915_error_state_buf str;
945 ssize_t ret;
946 loff_t tmp;
947
948 if (!error)
949 return 0;
950
951 ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
952 if (ret)
953 return ret;
954
955 ret = i915_error_state_to_str(&str, error);
956 if (ret)
957 goto out;
958
959 tmp = 0;
960 ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
961 if (ret < 0)
962 goto out;
963
964 *pos = str.start + ret;
965out:
966 i915_error_state_buf_release(&str);
967 return ret;
968}
969
970static int gpu_state_release(struct inode *inode, struct file *file)
971{
972 i915_gpu_state_put(file->private_data);
973 return 0;
974}
975
976static int i915_gpu_info_open(struct inode *inode, struct file *file)
977{
Chris Wilson090e5fe2017-03-28 14:14:07 +0100978 struct drm_i915_private *i915 = inode->i_private;
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000979 struct i915_gpu_state *gpu;
980
Chris Wilson090e5fe2017-03-28 14:14:07 +0100981 intel_runtime_pm_get(i915);
982 gpu = i915_capture_gpu_state(i915);
983 intel_runtime_pm_put(i915);
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000984 if (!gpu)
985 return -ENOMEM;
986
987 file->private_data = gpu;
988 return 0;
989}
990
991static const struct file_operations i915_gpu_info_fops = {
992 .owner = THIS_MODULE,
993 .open = i915_gpu_info_open,
994 .read = gpu_state_read,
995 .llseek = default_llseek,
996 .release = gpu_state_release,
997};
Chris Wilson98a2f412016-10-12 10:05:18 +0100998
Daniel Vetterd5442302012-04-27 15:17:40 +0200999static ssize_t
1000i915_error_state_write(struct file *filp,
1001 const char __user *ubuf,
1002 size_t cnt,
1003 loff_t *ppos)
1004{
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001005 struct i915_gpu_state *error = filp->private_data;
1006
1007 if (!error)
1008 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001009
1010 DRM_DEBUG_DRIVER("Resetting error state\n");
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001011 i915_reset_error_state(error->i915);
Daniel Vetterd5442302012-04-27 15:17:40 +02001012
1013 return cnt;
1014}
1015
1016static int i915_error_state_open(struct inode *inode, struct file *file)
1017{
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001018 file->private_data = i915_first_error_state(inode->i_private);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001019 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001020}
1021
Daniel Vetterd5442302012-04-27 15:17:40 +02001022static const struct file_operations i915_error_state_fops = {
1023 .owner = THIS_MODULE,
1024 .open = i915_error_state_open,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001025 .read = gpu_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001026 .write = i915_error_state_write,
1027 .llseek = default_llseek,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001028 .release = gpu_state_release,
Daniel Vetterd5442302012-04-27 15:17:40 +02001029};
Chris Wilson98a2f412016-10-12 10:05:18 +01001030#endif
1031
Kees Cook647416f2013-03-10 14:10:06 -07001032static int
Kees Cook647416f2013-03-10 14:10:06 -07001033i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001034{
David Weinehall36cdd012016-08-22 13:59:31 +03001035 struct drm_i915_private *dev_priv = data;
1036 struct drm_device *dev = &dev_priv->drm;
Mika Kuoppala40633212012-12-04 15:12:00 +02001037 int ret;
1038
Mika Kuoppala40633212012-12-04 15:12:00 +02001039 ret = mutex_lock_interruptible(&dev->struct_mutex);
1040 if (ret)
1041 return ret;
1042
Chris Wilson73cb9702016-10-28 13:58:46 +01001043 ret = i915_gem_set_global_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001044 mutex_unlock(&dev->struct_mutex);
1045
Kees Cook647416f2013-03-10 14:10:06 -07001046 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001047}
1048
Kees Cook647416f2013-03-10 14:10:06 -07001049DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
Chris Wilson9b6586a2017-02-23 07:44:08 +00001050 NULL, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001051 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001052
Deepak Sadb4bd12014-03-31 11:30:02 +05301053static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001054{
David Weinehall36cdd012016-08-22 13:59:31 +03001055 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001056 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001057 int ret = 0;
1058
1059 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001060
David Weinehall36cdd012016-08-22 13:59:31 +03001061 if (IS_GEN5(dev_priv)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001062 u16 rgvswctl = I915_READ16(MEMSWCTL);
1063 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1064
1065 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1066 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1067 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1068 MEMSTAT_VID_SHIFT);
1069 seq_printf(m, "Current P-state: %d\n",
1070 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
David Weinehall36cdd012016-08-22 13:59:31 +03001071 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01001072 u32 rpmodectl, freq_sts;
Wayne Boyer666a4532015-12-09 12:29:35 -08001073
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001074 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01001075
1076 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1077 seq_printf(m, "Video Turbo Mode: %s\n",
1078 yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
1079 seq_printf(m, "HW control enabled: %s\n",
1080 yesno(rpmodectl & GEN6_RP_ENABLE));
1081 seq_printf(m, "SW control enabled: %s\n",
1082 yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
1083 GEN6_RP_MEDIA_SW_MODE));
1084
Wayne Boyer666a4532015-12-09 12:29:35 -08001085 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1086 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1087 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1088
1089 seq_printf(m, "actual GPU freq: %d MHz\n",
1090 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1091
1092 seq_printf(m, "current GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001093 intel_gpu_freq(dev_priv, rps->cur_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001094
1095 seq_printf(m, "max GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001096 intel_gpu_freq(dev_priv, rps->max_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001097
1098 seq_printf(m, "min GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001099 intel_gpu_freq(dev_priv, rps->min_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001100
1101 seq_printf(m, "idle GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001102 intel_gpu_freq(dev_priv, rps->idle_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001103
1104 seq_printf(m,
1105 "efficient (RPe) frequency: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001106 intel_gpu_freq(dev_priv, rps->efficient_freq));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001107 mutex_unlock(&dev_priv->pcu_lock);
David Weinehall36cdd012016-08-22 13:59:31 +03001108 } else if (INTEL_GEN(dev_priv) >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001109 u32 rp_state_limits;
1110 u32 gt_perf_status;
1111 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001112 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001113 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001114 u32 rpupei, rpcurup, rpprevup;
1115 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001116 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001117 int max_freq;
1118
Bob Paauwe35040562015-06-25 14:54:07 -07001119 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001120 if (IS_GEN9_LP(dev_priv)) {
Bob Paauwe35040562015-06-25 14:54:07 -07001121 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1122 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1123 } else {
1124 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1125 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1126 }
1127
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001128 /* RPSTAT1 is in the GT power well */
Mika Kuoppala59bad942015-01-16 11:34:40 +02001129 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001130
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001131 reqf = I915_READ(GEN6_RPNSWREQ);
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001132 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel60260a52015-03-06 11:07:21 +05301133 reqf >>= 23;
1134 else {
1135 reqf &= ~GEN6_TURBO_DISABLE;
David Weinehall36cdd012016-08-22 13:59:31 +03001136 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301137 reqf >>= 24;
1138 else
1139 reqf >>= 25;
1140 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001141 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001142
Chris Wilson0d8f9492014-03-27 09:06:14 +00001143 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1144 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1145 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1146
Jesse Barnesccab5c82011-01-18 15:49:25 -08001147 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301148 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1149 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1150 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1151 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1152 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1153 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00001154 cagf = intel_gpu_freq(dev_priv,
1155 intel_get_cagf(dev_priv, rpstat));
Jesse Barnesccab5c82011-01-18 15:49:25 -08001156
Mika Kuoppala59bad942015-01-16 11:34:40 +02001157 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001158
David Weinehall36cdd012016-08-22 13:59:31 +03001159 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001160 pm_ier = I915_READ(GEN6_PMIER);
1161 pm_imr = I915_READ(GEN6_PMIMR);
1162 pm_isr = I915_READ(GEN6_PMISR);
1163 pm_iir = I915_READ(GEN6_PMIIR);
1164 pm_mask = I915_READ(GEN6_PMINTRMSK);
1165 } else {
1166 pm_ier = I915_READ(GEN8_GT_IER(2));
1167 pm_imr = I915_READ(GEN8_GT_IMR(2));
1168 pm_isr = I915_READ(GEN8_GT_ISR(2));
1169 pm_iir = I915_READ(GEN8_GT_IIR(2));
1170 pm_mask = I915_READ(GEN6_PMINTRMSK);
1171 }
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01001172 seq_printf(m, "Video Turbo Mode: %s\n",
1173 yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
1174 seq_printf(m, "HW control enabled: %s\n",
1175 yesno(rpmodectl & GEN6_RP_ENABLE));
1176 seq_printf(m, "SW control enabled: %s\n",
1177 yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
1178 GEN6_RP_MEDIA_SW_MODE));
Chris Wilson0d8f9492014-03-27 09:06:14 +00001179 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001180 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05301181 seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001182 rps->pm_intrmsk_mbz);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001183 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001184 seq_printf(m, "Render p-state ratio: %d\n",
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001185 (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001186 seq_printf(m, "Render p-state VID: %d\n",
1187 gt_perf_status & 0xff);
1188 seq_printf(m, "Render p-state limit: %d\n",
1189 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001190 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1191 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1192 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1193 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001194 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001195 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301196 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1197 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1198 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1199 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1200 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1201 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001202 seq_printf(m, "Up threshold: %d%%\n", rps->up_threshold);
Chris Wilsond86ed342015-04-27 13:41:19 +01001203
Akash Goeld6cda9c2016-04-23 00:05:46 +05301204 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1205 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1206 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1207 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1208 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1209 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001210 seq_printf(m, "Down threshold: %d%%\n", rps->down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001211
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001212 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
Bob Paauwe35040562015-06-25 14:54:07 -07001213 rp_state_cap >> 16) & 0xff;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001214 max_freq *= (IS_GEN9_BC(dev_priv) ||
1215 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001216 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001217 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001218
1219 max_freq = (rp_state_cap & 0xff00) >> 8;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001220 max_freq *= (IS_GEN9_BC(dev_priv) ||
1221 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001222 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001223 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001224
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001225 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
Bob Paauwe35040562015-06-25 14:54:07 -07001226 rp_state_cap >> 0) & 0xff;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001227 max_freq *= (IS_GEN9_BC(dev_priv) ||
1228 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001229 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001230 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001231 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001232 intel_gpu_freq(dev_priv, rps->max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001233
Chris Wilsond86ed342015-04-27 13:41:19 +01001234 seq_printf(m, "Current freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001235 intel_gpu_freq(dev_priv, rps->cur_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001236 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001237 seq_printf(m, "Idle freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001238 intel_gpu_freq(dev_priv, rps->idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001239 seq_printf(m, "Min freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001240 intel_gpu_freq(dev_priv, rps->min_freq));
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001241 seq_printf(m, "Boost freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001242 intel_gpu_freq(dev_priv, rps->boost_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001243 seq_printf(m, "Max freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001244 intel_gpu_freq(dev_priv, rps->max_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001245 seq_printf(m,
1246 "efficient (RPe) frequency: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001247 intel_gpu_freq(dev_priv, rps->efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001248 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001249 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001250 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001251
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001252 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
Mika Kahola1170f282015-09-25 14:00:32 +03001253 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1254 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1255
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001256 intel_runtime_pm_put(dev_priv);
1257 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001258}
1259
Ben Widawskyd6369512016-09-20 16:54:32 +03001260static void i915_instdone_info(struct drm_i915_private *dev_priv,
1261 struct seq_file *m,
1262 struct intel_instdone *instdone)
1263{
Ben Widawskyf9e61372016-09-20 16:54:33 +03001264 int slice;
1265 int subslice;
1266
Ben Widawskyd6369512016-09-20 16:54:32 +03001267 seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
1268 instdone->instdone);
1269
1270 if (INTEL_GEN(dev_priv) <= 3)
1271 return;
1272
1273 seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
1274 instdone->slice_common);
1275
1276 if (INTEL_GEN(dev_priv) <= 6)
1277 return;
1278
Ben Widawskyf9e61372016-09-20 16:54:33 +03001279 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1280 seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
1281 slice, subslice, instdone->sampler[slice][subslice]);
1282
1283 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1284 seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
1285 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03001286}
1287
Chris Wilsonf6544492015-01-26 18:03:04 +02001288static int i915_hangcheck_info(struct seq_file *m, void *unused)
1289{
David Weinehall36cdd012016-08-22 13:59:31 +03001290 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001291 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001292 u64 acthd[I915_NUM_ENGINES];
1293 u32 seqno[I915_NUM_ENGINES];
Ben Widawskyd6369512016-09-20 16:54:32 +03001294 struct intel_instdone instdone;
Dave Gordonc3232b12016-03-23 18:19:53 +00001295 enum intel_engine_id id;
Chris Wilsonf6544492015-01-26 18:03:04 +02001296
Chris Wilson8af29b02016-09-09 14:11:47 +01001297 if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001298 seq_puts(m, "Wedged\n");
1299 if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
1300 seq_puts(m, "Reset in progress: struct_mutex backoff\n");
1301 if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
1302 seq_puts(m, "Reset in progress: reset handoff to waiter\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001303 if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001304 seq_puts(m, "Waiter holding struct mutex\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001305 if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001306 seq_puts(m, "struct_mutex blocked for reset\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001307
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001308 if (!i915_modparams.enable_hangcheck) {
Chris Wilson8c185ec2017-03-16 17:13:02 +00001309 seq_puts(m, "Hangcheck disabled\n");
Chris Wilsonf6544492015-01-26 18:03:04 +02001310 return 0;
1311 }
1312
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001313 intel_runtime_pm_get(dev_priv);
1314
Akash Goel3b3f1652016-10-13 22:44:48 +05301315 for_each_engine(engine, dev_priv, id) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001316 acthd[id] = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001317 seqno[id] = intel_engine_get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001318 }
1319
Akash Goel3b3f1652016-10-13 22:44:48 +05301320 intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001321
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001322 intel_runtime_pm_put(dev_priv);
1323
Chris Wilson8352aea2017-03-03 09:00:56 +00001324 if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
1325 seq_printf(m, "Hangcheck active, timer fires in %dms\n",
Chris Wilsonf6544492015-01-26 18:03:04 +02001326 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1327 jiffies));
Chris Wilson8352aea2017-03-03 09:00:56 +00001328 else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
1329 seq_puts(m, "Hangcheck active, work pending\n");
1330 else
1331 seq_puts(m, "Hangcheck inactive\n");
Chris Wilsonf6544492015-01-26 18:03:04 +02001332
Chris Wilsonf73b5672017-03-02 15:03:56 +00001333 seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));
1334
Akash Goel3b3f1652016-10-13 22:44:48 +05301335 for_each_engine(engine, dev_priv, id) {
Chris Wilson33f53712016-10-04 21:11:32 +01001336 struct intel_breadcrumbs *b = &engine->breadcrumbs;
1337 struct rb_node *rb;
1338
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001339 seq_printf(m, "%s:\n", engine->name);
Chris Wilsonf73b5672017-03-02 15:03:56 +00001340 seq_printf(m, "\tseqno = %x [current %x, last %x], inflight %d\n",
Chris Wilsoncb399ea2016-11-01 10:03:16 +00001341 engine->hangcheck.seqno, seqno[id],
Chris Wilsonf73b5672017-03-02 15:03:56 +00001342 intel_engine_last_submit(engine),
1343 engine->timeline->inflight_seqnos);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001344 seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
Chris Wilson83348ba2016-08-09 17:47:51 +01001345 yesno(intel_engine_has_waiter(engine)),
1346 yesno(test_bit(engine->id,
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001347 &dev_priv->gpu_error.missed_irq_rings)),
1348 yesno(engine->hangcheck.stalled));
1349
Chris Wilson61d3dc72017-03-03 19:08:24 +00001350 spin_lock_irq(&b->rb_lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001351 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +08001352 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson33f53712016-10-04 21:11:32 +01001353
1354 seq_printf(m, "\t%s [%d] waiting for %x\n",
1355 w->tsk->comm, w->tsk->pid, w->seqno);
1356 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00001357 spin_unlock_irq(&b->rb_lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001358
Chris Wilsonf6544492015-01-26 18:03:04 +02001359 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001360 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001361 (long long)acthd[id]);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001362 seq_printf(m, "\taction = %s(%d) %d ms ago\n",
1363 hangcheck_action_to_str(engine->hangcheck.action),
1364 engine->hangcheck.action,
1365 jiffies_to_msecs(jiffies -
1366 engine->hangcheck.action_timestamp));
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001367
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001368 if (engine->id == RCS) {
Ben Widawskyd6369512016-09-20 16:54:32 +03001369 seq_puts(m, "\tinstdone read =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001370
Ben Widawskyd6369512016-09-20 16:54:32 +03001371 i915_instdone_info(dev_priv, m, &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001372
Ben Widawskyd6369512016-09-20 16:54:32 +03001373 seq_puts(m, "\tinstdone accu =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001374
Ben Widawskyd6369512016-09-20 16:54:32 +03001375 i915_instdone_info(dev_priv, m,
1376 &engine->hangcheck.instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001377 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001378 }
1379
1380 return 0;
1381}
1382
Michel Thierry061d06a2017-06-20 10:57:49 +01001383static int i915_reset_info(struct seq_file *m, void *unused)
1384{
1385 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1386 struct i915_gpu_error *error = &dev_priv->gpu_error;
1387 struct intel_engine_cs *engine;
1388 enum intel_engine_id id;
1389
1390 seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));
1391
1392 for_each_engine(engine, dev_priv, id) {
1393 seq_printf(m, "%s = %u\n", engine->name,
1394 i915_reset_engine_count(error, engine));
1395 }
1396
1397 return 0;
1398}
1399
Ben Widawsky4d855292011-12-12 19:34:16 -08001400static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001401{
David Weinehall36cdd012016-08-22 13:59:31 +03001402 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001403 u32 rgvmodectl, rstdbyctl;
1404 u16 crstandvid;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001405
Ben Widawsky616fdb52011-10-05 11:44:54 -07001406 rgvmodectl = I915_READ(MEMMODECTL);
1407 rstdbyctl = I915_READ(RSTDBYCTL);
1408 crstandvid = I915_READ16(CRSTANDVID);
1409
Jani Nikula742f4912015-09-03 11:16:09 +03001410 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001411 seq_printf(m, "Boost freq: %d\n",
1412 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1413 MEMMODE_BOOST_FREQ_SHIFT);
1414 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001415 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001416 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001417 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001418 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001419 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001420 seq_printf(m, "Starting frequency: P%d\n",
1421 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001422 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001423 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001424 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1425 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1426 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1427 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001428 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001429 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001430 switch (rstdbyctl & RSX_STATUS_MASK) {
1431 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001432 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001433 break;
1434 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001435 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001436 break;
1437 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001438 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001439 break;
1440 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001441 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001442 break;
1443 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001444 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001445 break;
1446 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001447 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001448 break;
1449 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001450 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001451 break;
1452 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001453
1454 return 0;
1455}
1456
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001457static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001458{
Chris Wilson233ebf52017-03-23 10:19:44 +00001459 struct drm_i915_private *i915 = node_to_i915(m->private);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001460 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsond2dc94b2017-03-23 10:19:41 +00001461 unsigned int tmp;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001462
Chris Wilsond7a133d2017-09-07 14:44:41 +01001463 seq_printf(m, "user.bypass_count = %u\n",
1464 i915->uncore.user_forcewake.count);
1465
Chris Wilson233ebf52017-03-23 10:19:44 +00001466 for_each_fw_domain(fw_domain, i915, tmp)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001467 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001468 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilson233ebf52017-03-23 10:19:44 +00001469 READ_ONCE(fw_domain->wake_count));
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001470
1471 return 0;
1472}
1473
Mika Kuoppala13628772017-03-15 17:43:02 +02001474static void print_rc6_res(struct seq_file *m,
1475 const char *title,
1476 const i915_reg_t reg)
1477{
1478 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1479
1480 seq_printf(m, "%s %u (%llu us)\n",
1481 title, I915_READ(reg),
1482 intel_rc6_residency_us(dev_priv, reg));
1483}
1484
Deepak S669ab5a2014-01-10 15:18:26 +05301485static int vlv_drpc_info(struct seq_file *m)
1486{
David Weinehall36cdd012016-08-22 13:59:31 +03001487 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01001488 u32 rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301489
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001490 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301491 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1492
Deepak S669ab5a2014-01-10 15:18:26 +05301493 seq_printf(m, "RC6 Enabled: %s\n",
1494 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1495 GEN6_RC_CTL_EI_MODE(1))));
1496 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001497 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301498 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001499 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301500
Mika Kuoppala13628772017-03-15 17:43:02 +02001501 print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
1502 print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
Imre Deak9cc19be2014-04-14 20:24:24 +03001503
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001504 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301505}
1506
Ben Widawsky4d855292011-12-12 19:34:16 -08001507static int gen6_drpc_info(struct seq_file *m)
1508{
David Weinehall36cdd012016-08-22 13:59:31 +03001509 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01001510 u32 gt_core_status, rcctl1, rc6vids = 0;
Akash Goelf2dd7572016-06-27 20:10:01 +05301511 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001512 unsigned forcewake_count;
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001513 int count = 0;
Ben Widawsky4d855292011-12-12 19:34:16 -08001514
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001515 forcewake_count = READ_ONCE(dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001516 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001517 seq_puts(m, "RC information inaccurate because somebody "
1518 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001519 } else {
1520 /* NB: we cannot use forcewake, else we read the wrong values */
1521 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1522 udelay(10);
1523 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1524 }
1525
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001526 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001527 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001528
Ben Widawsky4d855292011-12-12 19:34:16 -08001529 rcctl1 = I915_READ(GEN6_RC_CONTROL);
David Weinehall36cdd012016-08-22 13:59:31 +03001530 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301531 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1532 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1533 }
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001534
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001535 mutex_lock(&dev_priv->pcu_lock);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001536 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001537 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001538
Eric Anholtfff24e22012-01-23 16:14:05 -08001539 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001540 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1541 seq_printf(m, "RC6 Enabled: %s\n",
1542 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
David Weinehall36cdd012016-08-22 13:59:31 +03001543 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301544 seq_printf(m, "Render Well Gating Enabled: %s\n",
1545 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1546 seq_printf(m, "Media Well Gating Enabled: %s\n",
1547 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1548 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001549 seq_printf(m, "Deep RC6 Enabled: %s\n",
1550 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1551 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1552 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001553 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001554 switch (gt_core_status & GEN6_RCn_MASK) {
1555 case GEN6_RC0:
1556 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001557 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001558 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001559 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001560 break;
1561 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001562 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001563 break;
1564 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001565 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001566 break;
1567 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001568 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001569 break;
1570 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001571 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001572 break;
1573 }
1574
1575 seq_printf(m, "Core Power Down: %s\n",
1576 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
David Weinehall36cdd012016-08-22 13:59:31 +03001577 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301578 seq_printf(m, "Render Power Well: %s\n",
1579 (gen9_powergate_status &
1580 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1581 seq_printf(m, "Media Power Well: %s\n",
1582 (gen9_powergate_status &
1583 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1584 }
Ben Widawskycce66a22012-03-27 18:59:38 -07001585
1586 /* Not exactly sure what this is */
Mika Kuoppala13628772017-03-15 17:43:02 +02001587 print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
1588 GEN6_GT_GFX_RC6_LOCKED);
1589 print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
1590 print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
1591 print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
Ben Widawskycce66a22012-03-27 18:59:38 -07001592
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001593 seq_printf(m, "RC6 voltage: %dmV\n",
1594 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1595 seq_printf(m, "RC6+ voltage: %dmV\n",
1596 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1597 seq_printf(m, "RC6++ voltage: %dmV\n",
1598 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Akash Goelf2dd7572016-06-27 20:10:01 +05301599 return i915_forcewake_domains(m, NULL);
Ben Widawsky4d855292011-12-12 19:34:16 -08001600}
1601
1602static int i915_drpc_info(struct seq_file *m, void *unused)
1603{
David Weinehall36cdd012016-08-22 13:59:31 +03001604 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001605 int err;
1606
1607 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001608
David Weinehall36cdd012016-08-22 13:59:31 +03001609 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001610 err = vlv_drpc_info(m);
David Weinehall36cdd012016-08-22 13:59:31 +03001611 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001612 err = gen6_drpc_info(m);
Ben Widawsky4d855292011-12-12 19:34:16 -08001613 else
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001614 err = ironlake_drpc_info(m);
1615
1616 intel_runtime_pm_put(dev_priv);
1617
1618 return err;
Ben Widawsky4d855292011-12-12 19:34:16 -08001619}
1620
Daniel Vetter9a851782015-06-18 10:30:22 +02001621static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1622{
David Weinehall36cdd012016-08-22 13:59:31 +03001623 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetter9a851782015-06-18 10:30:22 +02001624
1625 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1626 dev_priv->fb_tracking.busy_bits);
1627
1628 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1629 dev_priv->fb_tracking.flip_bits);
1630
1631 return 0;
1632}
1633
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001634static int i915_fbc_status(struct seq_file *m, void *unused)
1635{
David Weinehall36cdd012016-08-22 13:59:31 +03001636 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001637
David Weinehall36cdd012016-08-22 13:59:31 +03001638 if (!HAS_FBC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001639 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001640 return 0;
1641 }
1642
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001643 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001644 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001645
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001646 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001647 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001648 else
1649 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001650 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001651
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03001652 if (intel_fbc_is_active(dev_priv)) {
1653 u32 mask;
1654
1655 if (INTEL_GEN(dev_priv) >= 8)
1656 mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
1657 else if (INTEL_GEN(dev_priv) >= 7)
1658 mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
1659 else if (INTEL_GEN(dev_priv) >= 5)
1660 mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
1661 else if (IS_G4X(dev_priv))
1662 mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
1663 else
1664 mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
1665 FBC_STAT_COMPRESSED);
1666
1667 seq_printf(m, "Compressing: %s\n", yesno(mask));
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001668 }
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001669
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001670 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001671 intel_runtime_pm_put(dev_priv);
1672
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001673 return 0;
1674}
1675
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001676static int i915_fbc_false_color_get(void *data, u64 *val)
Rodrigo Vivida46f932014-08-01 02:04:45 -07001677{
David Weinehall36cdd012016-08-22 13:59:31 +03001678 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001679
David Weinehall36cdd012016-08-22 13:59:31 +03001680 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001681 return -ENODEV;
1682
Rodrigo Vivida46f932014-08-01 02:04:45 -07001683 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001684
1685 return 0;
1686}
1687
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001688static int i915_fbc_false_color_set(void *data, u64 val)
Rodrigo Vivida46f932014-08-01 02:04:45 -07001689{
David Weinehall36cdd012016-08-22 13:59:31 +03001690 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001691 u32 reg;
1692
David Weinehall36cdd012016-08-22 13:59:31 +03001693 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001694 return -ENODEV;
1695
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001696 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001697
1698 reg = I915_READ(ILK_DPFC_CONTROL);
1699 dev_priv->fbc.false_color = val;
1700
1701 I915_WRITE(ILK_DPFC_CONTROL, val ?
1702 (reg | FBC_CTL_FALSE_COLOR) :
1703 (reg & ~FBC_CTL_FALSE_COLOR));
1704
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001705 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001706 return 0;
1707}
1708
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001709DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
1710 i915_fbc_false_color_get, i915_fbc_false_color_set,
Rodrigo Vivida46f932014-08-01 02:04:45 -07001711 "%llu\n");
1712
Paulo Zanoni92d44622013-05-31 16:33:24 -03001713static int i915_ips_status(struct seq_file *m, void *unused)
1714{
David Weinehall36cdd012016-08-22 13:59:31 +03001715 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni92d44622013-05-31 16:33:24 -03001716
David Weinehall36cdd012016-08-22 13:59:31 +03001717 if (!HAS_IPS(dev_priv)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001718 seq_puts(m, "not supported\n");
1719 return 0;
1720 }
1721
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001722 intel_runtime_pm_get(dev_priv);
1723
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001724 seq_printf(m, "Enabled by kernel parameter: %s\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001725 yesno(i915_modparams.enable_ips));
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001726
David Weinehall36cdd012016-08-22 13:59:31 +03001727 if (INTEL_GEN(dev_priv) >= 8) {
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001728 seq_puts(m, "Currently: unknown\n");
1729 } else {
1730 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1731 seq_puts(m, "Currently: enabled\n");
1732 else
1733 seq_puts(m, "Currently: disabled\n");
1734 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001735
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001736 intel_runtime_pm_put(dev_priv);
1737
Paulo Zanoni92d44622013-05-31 16:33:24 -03001738 return 0;
1739}
1740
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001741static int i915_sr_status(struct seq_file *m, void *unused)
1742{
David Weinehall36cdd012016-08-22 13:59:31 +03001743 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001744 bool sr_enabled = false;
1745
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001746 intel_runtime_pm_get(dev_priv);
Chris Wilson9c870d02016-10-24 13:42:15 +01001747 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001748
Chris Wilson7342a722017-03-09 14:20:49 +00001749 if (INTEL_GEN(dev_priv) >= 9)
1750 /* no global SR status; inspect per-plane WM */;
1751 else if (HAS_PCH_SPLIT(dev_priv))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001752 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Jani Nikulac0f86832016-12-07 12:13:04 +02001753 else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
David Weinehall36cdd012016-08-22 13:59:31 +03001754 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001755 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001756 else if (IS_I915GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001757 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001758 else if (IS_PINEVIEW(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001759 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001760 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001761 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001762
Chris Wilson9c870d02016-10-24 13:42:15 +01001763 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001764 intel_runtime_pm_put(dev_priv);
1765
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +00001766 seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001767
1768 return 0;
1769}
1770
Jesse Barnes7648fa92010-05-20 14:28:11 -07001771static int i915_emon_status(struct seq_file *m, void *unused)
1772{
David Weinehall36cdd012016-08-22 13:59:31 +03001773 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1774 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001775 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001776 int ret;
1777
David Weinehall36cdd012016-08-22 13:59:31 +03001778 if (!IS_GEN5(dev_priv))
Chris Wilson582be6b2012-04-30 19:35:02 +01001779 return -ENODEV;
1780
Chris Wilsonde227ef2010-07-03 07:58:38 +01001781 ret = mutex_lock_interruptible(&dev->struct_mutex);
1782 if (ret)
1783 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001784
1785 temp = i915_mch_val(dev_priv);
1786 chipset = i915_chipset_val(dev_priv);
1787 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001788 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001789
1790 seq_printf(m, "GMCH temp: %ld\n", temp);
1791 seq_printf(m, "Chipset power: %ld\n", chipset);
1792 seq_printf(m, "GFX power: %ld\n", gfx);
1793 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1794
1795 return 0;
1796}
1797
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001798static int i915_ring_freq_table(struct seq_file *m, void *unused)
1799{
David Weinehall36cdd012016-08-22 13:59:31 +03001800 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001801 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001802 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001803 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301804 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001805
Carlos Santa26310342016-08-17 12:30:41 -07001806 if (!HAS_LLC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001807 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001808 return 0;
1809 }
1810
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001811 intel_runtime_pm_get(dev_priv);
1812
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001813 ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001814 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001815 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001816
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001817 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301818 /* Convert GT frequency to 50 HZ units */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001819 min_gpu_freq = rps->min_freq_softlimit / GEN9_FREQ_SCALER;
1820 max_gpu_freq = rps->max_freq_softlimit / GEN9_FREQ_SCALER;
Akash Goelf936ec32015-06-29 14:50:22 +05301821 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001822 min_gpu_freq = rps->min_freq_softlimit;
1823 max_gpu_freq = rps->max_freq_softlimit;
Akash Goelf936ec32015-06-29 14:50:22 +05301824 }
1825
Damien Lespiau267f0c92013-06-24 22:59:48 +01001826 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001827
Akash Goelf936ec32015-06-29 14:50:22 +05301828 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001829 ia_freq = gpu_freq;
1830 sandybridge_pcode_read(dev_priv,
1831 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1832 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001833 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301834 intel_gpu_freq(dev_priv, (gpu_freq *
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001835 (IS_GEN9_BC(dev_priv) ||
1836 IS_CANNONLAKE(dev_priv) ?
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001837 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001838 ((ia_freq >> 0) & 0xff) * 100,
1839 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001840 }
1841
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001842 mutex_unlock(&dev_priv->pcu_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001843
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001844out:
1845 intel_runtime_pm_put(dev_priv);
1846 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001847}
1848
Chris Wilson44834a62010-08-19 16:09:23 +01001849static int i915_opregion(struct seq_file *m, void *unused)
1850{
David Weinehall36cdd012016-08-22 13:59:31 +03001851 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1852 struct drm_device *dev = &dev_priv->drm;
Chris Wilson44834a62010-08-19 16:09:23 +01001853 struct intel_opregion *opregion = &dev_priv->opregion;
1854 int ret;
1855
1856 ret = mutex_lock_interruptible(&dev->struct_mutex);
1857 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001858 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001859
Jani Nikula2455a8e2015-12-14 12:50:53 +02001860 if (opregion->header)
1861 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001862
1863 mutex_unlock(&dev->struct_mutex);
1864
Daniel Vetter0d38f002012-04-21 22:49:10 +02001865out:
Chris Wilson44834a62010-08-19 16:09:23 +01001866 return 0;
1867}
1868
Jani Nikulaada8f952015-12-15 13:17:12 +02001869static int i915_vbt(struct seq_file *m, void *unused)
1870{
David Weinehall36cdd012016-08-22 13:59:31 +03001871 struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
Jani Nikulaada8f952015-12-15 13:17:12 +02001872
1873 if (opregion->vbt)
1874 seq_write(m, opregion->vbt, opregion->vbt_size);
1875
1876 return 0;
1877}
1878
Chris Wilson37811fc2010-08-25 22:45:57 +01001879static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1880{
David Weinehall36cdd012016-08-22 13:59:31 +03001881 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1882 struct drm_device *dev = &dev_priv->drm;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301883 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001884 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001885 int ret;
1886
1887 ret = mutex_lock_interruptible(&dev->struct_mutex);
1888 if (ret)
1889 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001890
Daniel Vetter06957262015-08-10 13:34:08 +02001891#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter346fb4e2017-07-06 15:00:20 +02001892 if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
David Weinehall36cdd012016-08-22 13:59:31 +03001893 fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001894
Chris Wilson25bcce92016-07-02 15:36:00 +01001895 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1896 fbdev_fb->base.width,
1897 fbdev_fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001898 fbdev_fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001899 fbdev_fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001900 fbdev_fb->base.modifier,
Chris Wilson25bcce92016-07-02 15:36:00 +01001901 drm_framebuffer_read_refcount(&fbdev_fb->base));
1902 describe_obj(m, fbdev_fb->obj);
1903 seq_putc(m, '\n');
1904 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001905#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001906
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001907 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001908 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301909 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1910 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001911 continue;
1912
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001913 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001914 fb->base.width,
1915 fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001916 fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001917 fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001918 fb->base.modifier,
Dave Airlie747a5982016-04-15 15:10:35 +10001919 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00001920 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001921 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001922 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001923 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01001924 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001925
1926 return 0;
1927}
1928
Chris Wilson7e37f882016-08-02 22:50:21 +01001929static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001930{
Chris Wilsonfe085f12017-03-21 10:25:52 +00001931 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u)",
1932 ring->space, ring->head, ring->tail);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001933}
1934
Ben Widawskye76d3632011-03-19 18:14:29 -07001935static int i915_context_status(struct seq_file *m, void *unused)
1936{
David Weinehall36cdd012016-08-22 13:59:31 +03001937 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1938 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001939 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001940 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05301941 enum intel_engine_id id;
Dave Gordonc3232b12016-03-23 18:19:53 +00001942 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07001943
Daniel Vetterf3d28872014-05-29 23:23:08 +02001944 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001945 if (ret)
1946 return ret;
1947
Chris Wilson829a0af2017-06-20 12:05:45 +01001948 list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
Chris Wilson5d1808e2016-04-28 09:56:51 +01001949 seq_printf(m, "HW context %u ", ctx->hw_id);
Chris Wilsonc84455b2016-08-15 10:49:08 +01001950 if (ctx->pid) {
Chris Wilsond28b99a2016-05-24 14:53:39 +01001951 struct task_struct *task;
1952
Chris Wilsonc84455b2016-08-15 10:49:08 +01001953 task = get_pid_task(ctx->pid, PIDTYPE_PID);
Chris Wilsond28b99a2016-05-24 14:53:39 +01001954 if (task) {
1955 seq_printf(m, "(%s [%d]) ",
1956 task->comm, task->pid);
1957 put_task_struct(task);
1958 }
Chris Wilsonc84455b2016-08-15 10:49:08 +01001959 } else if (IS_ERR(ctx->file_priv)) {
1960 seq_puts(m, "(deleted) ");
Chris Wilsond28b99a2016-05-24 14:53:39 +01001961 } else {
1962 seq_puts(m, "(kernel) ");
1963 }
1964
Chris Wilsonbca44d82016-05-24 14:53:41 +01001965 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
1966 seq_putc(m, '\n');
Ben Widawskya33afea2013-09-17 21:12:45 -07001967
Akash Goel3b3f1652016-10-13 22:44:48 +05301968 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbca44d82016-05-24 14:53:41 +01001969 struct intel_context *ce = &ctx->engine[engine->id];
1970
1971 seq_printf(m, "%s: ", engine->name);
Chris Wilsonbca44d82016-05-24 14:53:41 +01001972 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001973 describe_obj(m, ce->state->obj);
Chris Wilsondca33ec2016-08-02 22:50:20 +01001974 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +01001975 describe_ctx_ring(m, ce->ring);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001976 seq_putc(m, '\n');
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001977 }
1978
Ben Widawskya33afea2013-09-17 21:12:45 -07001979 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001980 }
1981
Daniel Vetterf3d28872014-05-29 23:23:08 +02001982 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001983
1984 return 0;
1985}
1986
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001987static const char *swizzle_string(unsigned swizzle)
1988{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001989 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001990 case I915_BIT_6_SWIZZLE_NONE:
1991 return "none";
1992 case I915_BIT_6_SWIZZLE_9:
1993 return "bit9";
1994 case I915_BIT_6_SWIZZLE_9_10:
1995 return "bit9/bit10";
1996 case I915_BIT_6_SWIZZLE_9_11:
1997 return "bit9/bit11";
1998 case I915_BIT_6_SWIZZLE_9_10_11:
1999 return "bit9/bit10/bit11";
2000 case I915_BIT_6_SWIZZLE_9_17:
2001 return "bit9/bit17";
2002 case I915_BIT_6_SWIZZLE_9_10_17:
2003 return "bit9/bit10/bit17";
2004 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002005 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002006 }
2007
2008 return "bug";
2009}
2010
2011static int i915_swizzle_info(struct seq_file *m, void *data)
2012{
David Weinehall36cdd012016-08-22 13:59:31 +03002013 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002014
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002015 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002016
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002017 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2018 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2019 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2020 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2021
David Weinehall36cdd012016-08-22 13:59:31 +03002022 if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002023 seq_printf(m, "DDC = 0x%08x\n",
2024 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002025 seq_printf(m, "DDC2 = 0x%08x\n",
2026 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002027 seq_printf(m, "C0DRB3 = 0x%04x\n",
2028 I915_READ16(C0DRB3));
2029 seq_printf(m, "C1DRB3 = 0x%04x\n",
2030 I915_READ16(C1DRB3));
David Weinehall36cdd012016-08-22 13:59:31 +03002031 } else if (INTEL_GEN(dev_priv) >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002032 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2033 I915_READ(MAD_DIMM_C0));
2034 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2035 I915_READ(MAD_DIMM_C1));
2036 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2037 I915_READ(MAD_DIMM_C2));
2038 seq_printf(m, "TILECTL = 0x%08x\n",
2039 I915_READ(TILECTL));
David Weinehall36cdd012016-08-22 13:59:31 +03002040 if (INTEL_GEN(dev_priv) >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002041 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2042 I915_READ(GAMTARBMODE));
2043 else
2044 seq_printf(m, "ARB_MODE = 0x%08x\n",
2045 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002046 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2047 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002048 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002049
2050 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2051 seq_puts(m, "L-shaped memory detected\n");
2052
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002053 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002054
2055 return 0;
2056}
2057
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002058static int per_file_ctx(int id, void *ptr, void *data)
2059{
Chris Wilsone2efd132016-05-24 14:53:34 +01002060 struct i915_gem_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002061 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002062 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2063
2064 if (!ppgtt) {
2065 seq_printf(m, " no ppgtt for context %d\n",
2066 ctx->user_handle);
2067 return 0;
2068 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002069
Oscar Mateof83d6512014-05-22 14:13:38 +01002070 if (i915_gem_context_is_default(ctx))
2071 seq_puts(m, " default context:\n");
2072 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002073 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002074 ppgtt->debug_dump(ppgtt, m);
2075
2076 return 0;
2077}
2078
David Weinehall36cdd012016-08-22 13:59:31 +03002079static void gen8_ppgtt_info(struct seq_file *m,
2080 struct drm_i915_private *dev_priv)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002081{
Ben Widawsky77df6772013-11-02 21:07:30 -07002082 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Akash Goel3b3f1652016-10-13 22:44:48 +05302083 struct intel_engine_cs *engine;
2084 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002085 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002086
Ben Widawsky77df6772013-11-02 21:07:30 -07002087 if (!ppgtt)
2088 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002089
Akash Goel3b3f1652016-10-13 22:44:48 +05302090 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002091 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002092 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002093 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002094 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002095 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002096 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002097 }
2098 }
2099}
2100
David Weinehall36cdd012016-08-22 13:59:31 +03002101static void gen6_ppgtt_info(struct seq_file *m,
2102 struct drm_i915_private *dev_priv)
Ben Widawsky77df6772013-11-02 21:07:30 -07002103{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002104 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302105 enum intel_engine_id id;
Ben Widawsky77df6772013-11-02 21:07:30 -07002106
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002107 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002108 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2109
Akash Goel3b3f1652016-10-13 22:44:48 +05302110 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002111 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002112 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002113 seq_printf(m, "GFX_MODE: 0x%08x\n",
2114 I915_READ(RING_MODE_GEN7(engine)));
2115 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2116 I915_READ(RING_PP_DIR_BASE(engine)));
2117 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2118 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2119 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2120 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002121 }
2122 if (dev_priv->mm.aliasing_ppgtt) {
2123 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2124
Damien Lespiau267f0c92013-06-24 22:59:48 +01002125 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002126 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002127
Ben Widawsky87d60b62013-12-06 14:11:29 -08002128 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002129 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002130
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002131 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002132}
2133
2134static int i915_ppgtt_info(struct seq_file *m, void *data)
2135{
David Weinehall36cdd012016-08-22 13:59:31 +03002136 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2137 struct drm_device *dev = &dev_priv->drm;
Michel Thierryea91e402015-07-29 17:23:57 +01002138 struct drm_file *file;
Chris Wilson637ee292016-08-22 14:28:20 +01002139 int ret;
Ben Widawsky77df6772013-11-02 21:07:30 -07002140
Chris Wilson637ee292016-08-22 14:28:20 +01002141 mutex_lock(&dev->filelist_mutex);
2142 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawsky77df6772013-11-02 21:07:30 -07002143 if (ret)
Chris Wilson637ee292016-08-22 14:28:20 +01002144 goto out_unlock;
2145
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002146 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002147
David Weinehall36cdd012016-08-22 13:59:31 +03002148 if (INTEL_GEN(dev_priv) >= 8)
2149 gen8_ppgtt_info(m, dev_priv);
2150 else if (INTEL_GEN(dev_priv) >= 6)
2151 gen6_ppgtt_info(m, dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002152
Michel Thierryea91e402015-07-29 17:23:57 +01002153 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2154 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002155 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002156
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002157 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002158 if (!task) {
2159 ret = -ESRCH;
Chris Wilson637ee292016-08-22 14:28:20 +01002160 goto out_rpm;
Dan Carpenter06812762015-10-02 18:14:22 +03002161 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002162 seq_printf(m, "\nproc: %s\n", task->comm);
2163 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002164 idr_for_each(&file_priv->context_idr, per_file_ctx,
2165 (void *)(unsigned long)m);
2166 }
2167
Chris Wilson637ee292016-08-22 14:28:20 +01002168out_rpm:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002169 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002170 mutex_unlock(&dev->struct_mutex);
Chris Wilson637ee292016-08-22 14:28:20 +01002171out_unlock:
2172 mutex_unlock(&dev->filelist_mutex);
Dan Carpenter06812762015-10-02 18:14:22 +03002173 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002174}
2175
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002176static int count_irq_waiters(struct drm_i915_private *i915)
2177{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002178 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302179 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002180 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002181
Akash Goel3b3f1652016-10-13 22:44:48 +05302182 for_each_engine(engine, i915, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01002183 count += intel_engine_has_waiter(engine);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002184
2185 return count;
2186}
2187
Chris Wilson7466c292016-08-15 09:49:33 +01002188static const char *rps_power_to_str(unsigned int power)
2189{
2190 static const char * const strings[] = {
2191 [LOW_POWER] = "low power",
2192 [BETWEEN] = "mixed",
2193 [HIGH_POWER] = "high power",
2194 };
2195
2196 if (power >= ARRAY_SIZE(strings) || !strings[power])
2197 return "unknown";
2198
2199 return strings[power];
2200}
2201
Chris Wilson1854d5c2015-04-07 16:20:32 +01002202static int i915_rps_boost_info(struct seq_file *m, void *data)
2203{
David Weinehall36cdd012016-08-22 13:59:31 +03002204 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2205 struct drm_device *dev = &dev_priv->drm;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002206 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002207 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002208
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002209 seq_printf(m, "RPS enabled? %d\n", rps->enabled);
Chris Wilson28176ef2016-10-28 13:58:56 +01002210 seq_printf(m, "GPU busy? %s [%d requests]\n",
2211 yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002212 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002213 seq_printf(m, "Boosts outstanding? %d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002214 atomic_read(&rps->num_waiters));
Chris Wilson7466c292016-08-15 09:49:33 +01002215 seq_printf(m, "Frequency requested %d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002216 intel_gpu_freq(dev_priv, rps->cur_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002217 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002218 intel_gpu_freq(dev_priv, rps->min_freq),
2219 intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
2220 intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
2221 intel_gpu_freq(dev_priv, rps->max_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002222 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002223 intel_gpu_freq(dev_priv, rps->idle_freq),
2224 intel_gpu_freq(dev_priv, rps->efficient_freq),
2225 intel_gpu_freq(dev_priv, rps->boost_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002226
2227 mutex_lock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002228 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2229 struct drm_i915_file_private *file_priv = file->driver_priv;
2230 struct task_struct *task;
2231
2232 rcu_read_lock();
2233 task = pid_task(file->pid, PIDTYPE_PID);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002234 seq_printf(m, "%s [%d]: %d boosts\n",
Chris Wilson1854d5c2015-04-07 16:20:32 +01002235 task ? task->comm : "<unknown>",
2236 task ? task->pid : -1,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002237 atomic_read(&file_priv->rps_client.boosts));
Chris Wilson1854d5c2015-04-07 16:20:32 +01002238 rcu_read_unlock();
2239 }
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002240 seq_printf(m, "Kernel (anonymous) boosts: %d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002241 atomic_read(&rps->boosts));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002242 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002243
Chris Wilson7466c292016-08-15 09:49:33 +01002244 if (INTEL_GEN(dev_priv) >= 6 &&
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002245 rps->enabled &&
Chris Wilson28176ef2016-10-28 13:58:56 +01002246 dev_priv->gt.active_requests) {
Chris Wilson7466c292016-08-15 09:49:33 +01002247 u32 rpup, rpupei;
2248 u32 rpdown, rpdownei;
2249
2250 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2251 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2252 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2253 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2254 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2255 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2256
2257 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002258 rps_power_to_str(rps->power));
Chris Wilson7466c292016-08-15 09:49:33 +01002259 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
Chris Wilson23f4a282017-02-18 11:27:08 +00002260 rpup && rpupei ? 100 * rpup / rpupei : 0,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002261 rps->up_threshold);
Chris Wilson7466c292016-08-15 09:49:33 +01002262 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
Chris Wilson23f4a282017-02-18 11:27:08 +00002263 rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002264 rps->down_threshold);
Chris Wilson7466c292016-08-15 09:49:33 +01002265 } else {
2266 seq_puts(m, "\nRPS Autotuning inactive\n");
2267 }
2268
Chris Wilson8d3afd72015-05-21 21:01:47 +01002269 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002270}
2271
Ben Widawsky63573eb2013-07-04 11:02:07 -07002272static int i915_llc(struct seq_file *m, void *data)
2273{
David Weinehall36cdd012016-08-22 13:59:31 +03002274 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002275 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002276
David Weinehall36cdd012016-08-22 13:59:31 +03002277 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002278 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2279 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002280
2281 return 0;
2282}
2283
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002284static int i915_huc_load_status_info(struct seq_file *m, void *data)
2285{
2286 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Michal Wajdeczko56ffc742017-10-17 09:44:49 +00002287 struct drm_printer p;
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002288
2289 if (!HAS_HUC_UCODE(dev_priv))
2290 return 0;
2291
Michal Wajdeczko56ffc742017-10-17 09:44:49 +00002292 p = drm_seq_file_printer(m);
2293 intel_uc_fw_dump(&dev_priv->huc.fw, &p);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002294
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302295 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002296 seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302297 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002298
2299 return 0;
2300}
2301
Alex Daifdf5d352015-08-12 15:43:37 +01002302static int i915_guc_load_status_info(struct seq_file *m, void *data)
2303{
David Weinehall36cdd012016-08-22 13:59:31 +03002304 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Michal Wajdeczko56ffc742017-10-17 09:44:49 +00002305 struct drm_printer p;
Alex Daifdf5d352015-08-12 15:43:37 +01002306 u32 tmp, i;
2307
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002308 if (!HAS_GUC_UCODE(dev_priv))
Alex Daifdf5d352015-08-12 15:43:37 +01002309 return 0;
2310
Michal Wajdeczko56ffc742017-10-17 09:44:49 +00002311 p = drm_seq_file_printer(m);
2312 intel_uc_fw_dump(&dev_priv->guc.fw, &p);
Alex Daifdf5d352015-08-12 15:43:37 +01002313
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302314 intel_runtime_pm_get(dev_priv);
2315
Alex Daifdf5d352015-08-12 15:43:37 +01002316 tmp = I915_READ(GUC_STATUS);
2317
2318 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2319 seq_printf(m, "\tBootrom status = 0x%x\n",
2320 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2321 seq_printf(m, "\tuKernel status = 0x%x\n",
2322 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2323 seq_printf(m, "\tMIA Core status = 0x%x\n",
2324 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2325 seq_puts(m, "\nScratch registers:\n");
2326 for (i = 0; i < 16; i++)
2327 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2328
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302329 intel_runtime_pm_put(dev_priv);
2330
Alex Daifdf5d352015-08-12 15:43:37 +01002331 return 0;
2332}
2333
Akash Goel5aa1ee42016-10-12 21:54:36 +05302334static void i915_guc_log_info(struct seq_file *m,
2335 struct drm_i915_private *dev_priv)
2336{
2337 struct intel_guc *guc = &dev_priv->guc;
2338
2339 seq_puts(m, "\nGuC logging stats:\n");
2340
2341 seq_printf(m, "\tISR: flush count %10u, overflow count %10u\n",
2342 guc->log.flush_count[GUC_ISR_LOG_BUFFER],
2343 guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);
2344
2345 seq_printf(m, "\tDPC: flush count %10u, overflow count %10u\n",
2346 guc->log.flush_count[GUC_DPC_LOG_BUFFER],
2347 guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);
2348
2349 seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
2350 guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
2351 guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);
2352
2353 seq_printf(m, "\tTotal flush interrupt count: %u\n",
2354 guc->log.flush_interrupt_count);
2355
2356 seq_printf(m, "\tCapture miss count: %u\n",
2357 guc->log.capture_miss_count);
2358}
2359
Dave Gordon8b417c22015-08-12 15:43:44 +01002360static void i915_guc_client_info(struct seq_file *m,
2361 struct drm_i915_private *dev_priv,
Sagar Arun Kamble5afc8b42017-11-16 19:02:40 +05302362 struct intel_guc_client *client)
Dave Gordon8b417c22015-08-12 15:43:44 +01002363{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002364 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002365 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002366 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002367
Oscar Mateob09935a2017-03-22 10:39:53 -07002368 seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
2369 client->priority, client->stage_id, client->proc_desc_offset);
Michał Winiarski59db36c2017-09-14 12:51:23 +02002370 seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
2371 client->doorbell_id, client->doorbell_offset);
Dave Gordon8b417c22015-08-12 15:43:44 +01002372
Akash Goel3b3f1652016-10-13 22:44:48 +05302373 for_each_engine(engine, dev_priv, id) {
Dave Gordonc18468c2016-08-09 15:19:22 +01002374 u64 submissions = client->submissions[id];
2375 tot += submissions;
Dave Gordon8b417c22015-08-12 15:43:44 +01002376 seq_printf(m, "\tSubmissions: %llu %s\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002377 submissions, engine->name);
Dave Gordon8b417c22015-08-12 15:43:44 +01002378 }
2379 seq_printf(m, "\tTotal: %llu\n", tot);
2380}
2381
Oscar Mateoa8b93702017-05-10 15:04:51 +00002382static bool check_guc_submission(struct seq_file *m)
Dave Gordon8b417c22015-08-12 15:43:44 +01002383{
David Weinehall36cdd012016-08-22 13:59:31 +03002384 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson334636c2016-11-29 12:10:20 +00002385 const struct intel_guc *guc = &dev_priv->guc;
Dave Gordon8b417c22015-08-12 15:43:44 +01002386
Chris Wilson334636c2016-11-29 12:10:20 +00002387 if (!guc->execbuf_client) {
2388 seq_printf(m, "GuC submission %s\n",
2389 HAS_GUC_SCHED(dev_priv) ?
2390 "disabled" :
2391 "not supported");
Oscar Mateoa8b93702017-05-10 15:04:51 +00002392 return false;
Chris Wilson334636c2016-11-29 12:10:20 +00002393 }
Dave Gordon8b417c22015-08-12 15:43:44 +01002394
Oscar Mateoa8b93702017-05-10 15:04:51 +00002395 return true;
2396}
2397
Dave Gordon8b417c22015-08-12 15:43:44 +01002398static int i915_guc_info(struct seq_file *m, void *data)
2399{
2400 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2401 const struct intel_guc *guc = &dev_priv->guc;
Dave Gordon8b417c22015-08-12 15:43:44 +01002402
Oscar Mateoa8b93702017-05-10 15:04:51 +00002403 if (!check_guc_submission(m))
Dave Gordon8b417c22015-08-12 15:43:44 +01002404 return 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002405
Dave Gordon9636f6d2016-06-13 17:57:28 +01002406 seq_printf(m, "Doorbell map:\n");
Joonas Lahtinenabddffd2017-03-22 10:39:44 -07002407 seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
Chris Wilson334636c2016-11-29 12:10:20 +00002408 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
Dave Gordon9636f6d2016-06-13 17:57:28 +01002409
Chris Wilson334636c2016-11-29 12:10:20 +00002410 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
2411 i915_guc_client_info(m, dev_priv, guc->execbuf_client);
Dave Gordone12ab162017-10-26 16:17:37 +02002412 seq_printf(m, "\nGuC preempt client @ %p:\n", guc->preempt_client);
2413 i915_guc_client_info(m, dev_priv, guc->preempt_client);
Dave Gordon8b417c22015-08-12 15:43:44 +01002414
Akash Goel5aa1ee42016-10-12 21:54:36 +05302415 i915_guc_log_info(m, dev_priv);
2416
Dave Gordon8b417c22015-08-12 15:43:44 +01002417 /* Add more as required ... */
2418
2419 return 0;
2420}
2421
Oscar Mateoa8b93702017-05-10 15:04:51 +00002422static int i915_guc_stage_pool(struct seq_file *m, void *data)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002423{
David Weinehall36cdd012016-08-22 13:59:31 +03002424 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Oscar Mateoa8b93702017-05-10 15:04:51 +00002425 const struct intel_guc *guc = &dev_priv->guc;
2426 struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
Sagar Arun Kamble5afc8b42017-11-16 19:02:40 +05302427 struct intel_guc_client *client = guc->execbuf_client;
Oscar Mateoa8b93702017-05-10 15:04:51 +00002428 unsigned int tmp;
2429 int index;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002430
Oscar Mateoa8b93702017-05-10 15:04:51 +00002431 if (!check_guc_submission(m))
Alex Dai4c7e77f2015-08-12 15:43:40 +01002432 return 0;
2433
Oscar Mateoa8b93702017-05-10 15:04:51 +00002434 for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
2435 struct intel_engine_cs *engine;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002436
Oscar Mateoa8b93702017-05-10 15:04:51 +00002437 if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
2438 continue;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002439
Oscar Mateoa8b93702017-05-10 15:04:51 +00002440 seq_printf(m, "GuC stage descriptor %u:\n", index);
2441 seq_printf(m, "\tIndex: %u\n", desc->stage_id);
2442 seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
2443 seq_printf(m, "\tPriority: %d\n", desc->priority);
2444 seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
2445 seq_printf(m, "\tEngines used: 0x%x\n",
2446 desc->engines_used);
2447 seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
2448 desc->db_trigger_phy,
2449 desc->db_trigger_cpu,
2450 desc->db_trigger_uk);
2451 seq_printf(m, "\tProcess descriptor: 0x%x\n",
2452 desc->process_desc);
Colin Ian King9a094852017-05-16 10:22:35 +01002453 seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
Oscar Mateoa8b93702017-05-10 15:04:51 +00002454 desc->wq_addr, desc->wq_size);
2455 seq_putc(m, '\n');
2456
2457 for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
2458 u32 guc_engine_id = engine->guc_id;
2459 struct guc_execlist_context *lrc =
2460 &desc->lrc[guc_engine_id];
2461
2462 seq_printf(m, "\t%s LRC:\n", engine->name);
2463 seq_printf(m, "\t\tContext desc: 0x%x\n",
2464 lrc->context_desc);
2465 seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
2466 seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
2467 seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
2468 seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
2469 seq_putc(m, '\n');
2470 }
Alex Dai4c7e77f2015-08-12 15:43:40 +01002471 }
2472
Oscar Mateoa8b93702017-05-10 15:04:51 +00002473 return 0;
2474}
2475
Alex Dai4c7e77f2015-08-12 15:43:40 +01002476static int i915_guc_log_dump(struct seq_file *m, void *data)
2477{
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002478 struct drm_info_node *node = m->private;
2479 struct drm_i915_private *dev_priv = node_to_i915(node);
2480 bool dump_load_err = !!node->info_ent->data;
2481 struct drm_i915_gem_object *obj = NULL;
2482 u32 *log;
2483 int i = 0;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002484
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002485 if (dump_load_err)
2486 obj = dev_priv->guc.load_err_log;
2487 else if (dev_priv->guc.log.vma)
2488 obj = dev_priv->guc.log.vma->obj;
2489
2490 if (!obj)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002491 return 0;
2492
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002493 log = i915_gem_object_pin_map(obj, I915_MAP_WC);
2494 if (IS_ERR(log)) {
2495 DRM_DEBUG("Failed to pin object\n");
2496 seq_puts(m, "(log data unaccessible)\n");
2497 return PTR_ERR(log);
Alex Dai4c7e77f2015-08-12 15:43:40 +01002498 }
2499
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002500 for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
2501 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2502 *(log + i), *(log + i + 1),
2503 *(log + i + 2), *(log + i + 3));
2504
Alex Dai4c7e77f2015-08-12 15:43:40 +01002505 seq_putc(m, '\n');
2506
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002507 i915_gem_object_unpin_map(obj);
2508
Alex Dai4c7e77f2015-08-12 15:43:40 +01002509 return 0;
2510}
2511
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302512static int i915_guc_log_control_get(void *data, u64 *val)
2513{
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002514 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302515
2516 if (!dev_priv->guc.log.vma)
2517 return -EINVAL;
2518
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002519 *val = i915_modparams.guc_log_level;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302520
2521 return 0;
2522}
2523
2524static int i915_guc_log_control_set(void *data, u64 val)
2525{
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002526 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302527 int ret;
2528
2529 if (!dev_priv->guc.log.vma)
2530 return -EINVAL;
2531
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002532 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302533 if (ret)
2534 return ret;
2535
2536 intel_runtime_pm_get(dev_priv);
2537 ret = i915_guc_log_control(dev_priv, val);
2538 intel_runtime_pm_put(dev_priv);
2539
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002540 mutex_unlock(&dev_priv->drm.struct_mutex);
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302541 return ret;
2542}
2543
2544DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
2545 i915_guc_log_control_get, i915_guc_log_control_set,
2546 "%lld\n");
2547
Chris Wilsonb86bef202017-01-16 13:06:21 +00002548static const char *psr2_live_status(u32 val)
2549{
2550 static const char * const live_status[] = {
2551 "IDLE",
2552 "CAPTURE",
2553 "CAPTURE_FS",
2554 "SLEEP",
2555 "BUFON_FW",
2556 "ML_UP",
2557 "SU_STANDBY",
2558 "FAST_SLEEP",
2559 "DEEP_SLEEP",
2560 "BUF_ON",
2561 "TG_ON"
2562 };
2563
2564 val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
2565 if (val < ARRAY_SIZE(live_status))
2566 return live_status[val];
2567
2568 return "unknown";
2569}
2570
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002571static int i915_edp_psr_status(struct seq_file *m, void *data)
2572{
David Weinehall36cdd012016-08-22 13:59:31 +03002573 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002574 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002575 u32 stat[3];
2576 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002577 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002578
David Weinehall36cdd012016-08-22 13:59:31 +03002579 if (!HAS_PSR(dev_priv)) {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002580 seq_puts(m, "PSR not supported\n");
2581 return 0;
2582 }
2583
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002584 intel_runtime_pm_get(dev_priv);
2585
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002586 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002587 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2588 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002589 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002590 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002591 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2592 dev_priv->psr.busy_frontbuffer_bits);
2593 seq_printf(m, "Re-enable work scheduled: %s\n",
2594 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002595
Nagaraju, Vathsala7e3eb592016-12-09 23:42:09 +05302596 if (HAS_DDI(dev_priv)) {
2597 if (dev_priv->psr.psr2_support)
2598 enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
2599 else
2600 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2601 } else {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002602 for_each_pipe(dev_priv, pipe) {
Chris Wilson9c870d02016-10-24 13:42:15 +01002603 enum transcoder cpu_transcoder =
2604 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
2605 enum intel_display_power_domain power_domain;
2606
2607 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
2608 if (!intel_display_power_get_if_enabled(dev_priv,
2609 power_domain))
2610 continue;
2611
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002612 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2613 VLV_EDP_PSR_CURR_STATE_MASK;
2614 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2615 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2616 enabled = true;
Chris Wilson9c870d02016-10-24 13:42:15 +01002617
2618 intel_display_power_put(dev_priv, power_domain);
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002619 }
2620 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002621
2622 seq_printf(m, "Main link in standby mode: %s\n",
2623 yesno(dev_priv->psr.link_standby));
2624
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002625 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002626
David Weinehall36cdd012016-08-22 13:59:31 +03002627 if (!HAS_DDI(dev_priv))
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002628 for_each_pipe(dev_priv, pipe) {
2629 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2630 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2631 seq_printf(m, " pipe %c", pipe_name(pipe));
2632 }
2633 seq_puts(m, "\n");
2634
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002635 /*
2636 * VLV/CHV PSR has no kind of performance counter
2637 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2638 */
David Weinehall36cdd012016-08-22 13:59:31 +03002639 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002640 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002641 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002642
2643 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2644 }
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302645 if (dev_priv->psr.psr2_support) {
Chris Wilsonb86bef202017-01-16 13:06:21 +00002646 u32 psr2 = I915_READ(EDP_PSR2_STATUS_CTL);
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302647
Chris Wilsonb86bef202017-01-16 13:06:21 +00002648 seq_printf(m, "EDP_PSR2_STATUS_CTL: %x [%s]\n",
2649 psr2, psr2_live_status(psr2));
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302650 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002651 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002652
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002653 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002654 return 0;
2655}
2656
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002657static int i915_sink_crc(struct seq_file *m, void *data)
2658{
David Weinehall36cdd012016-08-22 13:59:31 +03002659 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2660 struct drm_device *dev = &dev_priv->drm;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002661 struct intel_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002662 struct drm_connector_list_iter conn_iter;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002663 struct intel_dp *intel_dp = NULL;
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002664 struct drm_modeset_acquire_ctx ctx;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002665 int ret;
2666 u8 crc[6];
2667
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002668 drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);
2669
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002670 drm_connector_list_iter_begin(dev, &conn_iter);
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002671
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002672 for_each_intel_connector_iter(connector, &conn_iter) {
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002673 struct drm_crtc *crtc;
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002674 struct drm_connector_state *state;
Maarten Lankhorst93313532017-11-10 12:34:59 +01002675 struct intel_crtc_state *crtc_state;
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002676
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002677 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002678 continue;
2679
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002680retry:
2681 ret = drm_modeset_lock(&dev->mode_config.connection_mutex, &ctx);
2682 if (ret)
2683 goto err;
2684
2685 state = connector->base.state;
2686 if (!state->best_encoder)
2687 continue;
2688
2689 crtc = state->crtc;
2690 ret = drm_modeset_lock(&crtc->mutex, &ctx);
2691 if (ret)
2692 goto err;
2693
Maarten Lankhorst93313532017-11-10 12:34:59 +01002694 crtc_state = to_intel_crtc_state(crtc->state);
2695 if (!crtc_state->base.active)
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002696 continue;
2697
Maarten Lankhorst93313532017-11-10 12:34:59 +01002698 /*
2699 * We need to wait for all crtc updates to complete, to make
2700 * sure any pending modesets and plane updates are completed.
2701 */
2702 if (crtc_state->base.commit) {
2703 ret = wait_for_completion_interruptible(&crtc_state->base.commit->hw_done);
2704
2705 if (ret)
2706 goto err;
2707 }
2708
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002709 intel_dp = enc_to_intel_dp(state->best_encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002710
Maarten Lankhorst93313532017-11-10 12:34:59 +01002711 ret = intel_dp_sink_crc(intel_dp, crtc_state, crc);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002712 if (ret)
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002713 goto err;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002714
2715 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2716 crc[0], crc[1], crc[2],
2717 crc[3], crc[4], crc[5]);
2718 goto out;
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002719
2720err:
2721 if (ret == -EDEADLK) {
2722 ret = drm_modeset_backoff(&ctx);
2723 if (!ret)
2724 goto retry;
2725 }
2726 goto out;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002727 }
2728 ret = -ENODEV;
2729out:
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002730 drm_connector_list_iter_end(&conn_iter);
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002731 drm_modeset_drop_locks(&ctx);
2732 drm_modeset_acquire_fini(&ctx);
2733
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002734 return ret;
2735}
2736
Jesse Barnesec013e72013-08-20 10:29:23 +01002737static int i915_energy_uJ(struct seq_file *m, void *data)
2738{
David Weinehall36cdd012016-08-22 13:59:31 +03002739 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002740 unsigned long long power;
Jesse Barnesec013e72013-08-20 10:29:23 +01002741 u32 units;
2742
David Weinehall36cdd012016-08-22 13:59:31 +03002743 if (INTEL_GEN(dev_priv) < 6)
Jesse Barnesec013e72013-08-20 10:29:23 +01002744 return -ENODEV;
2745
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002746 intel_runtime_pm_get(dev_priv);
2747
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002748 if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power)) {
2749 intel_runtime_pm_put(dev_priv);
2750 return -ENODEV;
2751 }
2752
2753 units = (power & 0x1f00) >> 8;
Jesse Barnesec013e72013-08-20 10:29:23 +01002754 power = I915_READ(MCH_SECP_NRG_STTS);
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002755 power = (1000000 * power) >> units; /* convert to uJ */
Jesse Barnesec013e72013-08-20 10:29:23 +01002756
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002757 intel_runtime_pm_put(dev_priv);
2758
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002759 seq_printf(m, "%llu", power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002760
2761 return 0;
2762}
2763
Damien Lespiau6455c872015-06-04 18:23:57 +01002764static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002765{
David Weinehall36cdd012016-08-22 13:59:31 +03002766 struct drm_i915_private *dev_priv = node_to_i915(m->private);
David Weinehall52a05c32016-08-22 13:32:44 +03002767 struct pci_dev *pdev = dev_priv->drm.pdev;
Paulo Zanoni371db662013-08-19 13:18:10 -03002768
Chris Wilsona156e642016-04-03 14:14:21 +01002769 if (!HAS_RUNTIME_PM(dev_priv))
2770 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002771
Chris Wilson67d97da2016-07-04 08:08:31 +01002772 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
Paulo Zanoni371db662013-08-19 13:18:10 -03002773 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002774 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002775#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002776 seq_printf(m, "Usage count: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03002777 atomic_read(&dev_priv->drm.dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002778#else
2779 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2780#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002781 seq_printf(m, "PCI device power state: %s [%d]\n",
David Weinehall52a05c32016-08-22 13:32:44 +03002782 pci_power_name(pdev->current_state),
2783 pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002784
Jesse Barnesec013e72013-08-20 10:29:23 +01002785 return 0;
2786}
2787
Imre Deak1da51582013-11-25 17:15:35 +02002788static int i915_power_domain_info(struct seq_file *m, void *unused)
2789{
David Weinehall36cdd012016-08-22 13:59:31 +03002790 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak1da51582013-11-25 17:15:35 +02002791 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2792 int i;
2793
2794 mutex_lock(&power_domains->lock);
2795
2796 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2797 for (i = 0; i < power_domains->power_well_count; i++) {
2798 struct i915_power_well *power_well;
2799 enum intel_display_power_domain power_domain;
2800
2801 power_well = &power_domains->power_wells[i];
2802 seq_printf(m, "%-25s %d\n", power_well->name,
2803 power_well->count);
2804
Joonas Lahtinen8385c2e2017-02-08 15:12:10 +02002805 for_each_power_domain(power_domain, power_well->domains)
Imre Deak1da51582013-11-25 17:15:35 +02002806 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002807 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002808 power_domains->domain_use_count[power_domain]);
Imre Deak1da51582013-11-25 17:15:35 +02002809 }
2810
2811 mutex_unlock(&power_domains->lock);
2812
2813 return 0;
2814}
2815
Damien Lespiaub7cec662015-10-27 14:47:01 +02002816static int i915_dmc_info(struct seq_file *m, void *unused)
2817{
David Weinehall36cdd012016-08-22 13:59:31 +03002818 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Damien Lespiaub7cec662015-10-27 14:47:01 +02002819 struct intel_csr *csr;
2820
David Weinehall36cdd012016-08-22 13:59:31 +03002821 if (!HAS_CSR(dev_priv)) {
Damien Lespiaub7cec662015-10-27 14:47:01 +02002822 seq_puts(m, "not supported\n");
2823 return 0;
2824 }
2825
2826 csr = &dev_priv->csr;
2827
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002828 intel_runtime_pm_get(dev_priv);
2829
Damien Lespiaub7cec662015-10-27 14:47:01 +02002830 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2831 seq_printf(m, "path: %s\n", csr->fw_path);
2832
2833 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002834 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002835
2836 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2837 CSR_VERSION_MINOR(csr->version));
2838
Mika Kuoppala48de5682017-05-09 13:05:22 +03002839 if (IS_KABYLAKE(dev_priv) ||
2840 (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6))) {
Damien Lespiau83372062015-10-30 17:53:32 +02002841 seq_printf(m, "DC3 -> DC5 count: %d\n",
2842 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2843 seq_printf(m, "DC5 -> DC6 count: %d\n",
2844 I915_READ(SKL_CSR_DC5_DC6_COUNT));
David Weinehall36cdd012016-08-22 13:59:31 +03002845 } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002846 seq_printf(m, "DC3 -> DC5 count: %d\n",
2847 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002848 }
2849
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002850out:
2851 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2852 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2853 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2854
Damien Lespiau83372062015-10-30 17:53:32 +02002855 intel_runtime_pm_put(dev_priv);
2856
Damien Lespiaub7cec662015-10-27 14:47:01 +02002857 return 0;
2858}
2859
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002860static void intel_seq_print_mode(struct seq_file *m, int tabs,
2861 struct drm_display_mode *mode)
2862{
2863 int i;
2864
2865 for (i = 0; i < tabs; i++)
2866 seq_putc(m, '\t');
2867
2868 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2869 mode->base.id, mode->name,
2870 mode->vrefresh, mode->clock,
2871 mode->hdisplay, mode->hsync_start,
2872 mode->hsync_end, mode->htotal,
2873 mode->vdisplay, mode->vsync_start,
2874 mode->vsync_end, mode->vtotal,
2875 mode->type, mode->flags);
2876}
2877
2878static void intel_encoder_info(struct seq_file *m,
2879 struct intel_crtc *intel_crtc,
2880 struct intel_encoder *intel_encoder)
2881{
David Weinehall36cdd012016-08-22 13:59:31 +03002882 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2883 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002884 struct drm_crtc *crtc = &intel_crtc->base;
2885 struct intel_connector *intel_connector;
2886 struct drm_encoder *encoder;
2887
2888 encoder = &intel_encoder->base;
2889 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002890 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002891 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2892 struct drm_connector *connector = &intel_connector->base;
2893 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2894 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002895 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002896 drm_get_connector_status_name(connector->status));
2897 if (connector->status == connector_status_connected) {
2898 struct drm_display_mode *mode = &crtc->mode;
2899 seq_printf(m, ", mode:\n");
2900 intel_seq_print_mode(m, 2, mode);
2901 } else {
2902 seq_putc(m, '\n');
2903 }
2904 }
2905}
2906
2907static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2908{
David Weinehall36cdd012016-08-22 13:59:31 +03002909 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2910 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002911 struct drm_crtc *crtc = &intel_crtc->base;
2912 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002913 struct drm_plane_state *plane_state = crtc->primary->state;
2914 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002915
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002916 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002917 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002918 fb->base.id, plane_state->src_x >> 16,
2919 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002920 else
2921 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002922 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2923 intel_encoder_info(m, intel_crtc, intel_encoder);
2924}
2925
2926static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2927{
2928 struct drm_display_mode *mode = panel->fixed_mode;
2929
2930 seq_printf(m, "\tfixed mode:\n");
2931 intel_seq_print_mode(m, 2, mode);
2932}
2933
2934static void intel_dp_info(struct seq_file *m,
2935 struct intel_connector *intel_connector)
2936{
2937 struct intel_encoder *intel_encoder = intel_connector->encoder;
2938 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2939
2940 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002941 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02002942 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002943 intel_panel_info(m, &intel_connector->panel);
Mika Kahola80209e52016-09-09 14:10:57 +03002944
2945 drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
2946 &intel_dp->aux);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002947}
2948
Libin Yang9a148a92016-11-28 20:07:05 +08002949static void intel_dp_mst_info(struct seq_file *m,
2950 struct intel_connector *intel_connector)
2951{
2952 struct intel_encoder *intel_encoder = intel_connector->encoder;
2953 struct intel_dp_mst_encoder *intel_mst =
2954 enc_to_mst(&intel_encoder->base);
2955 struct intel_digital_port *intel_dig_port = intel_mst->primary;
2956 struct intel_dp *intel_dp = &intel_dig_port->dp;
2957 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
2958 intel_connector->port);
2959
2960 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
2961}
2962
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002963static void intel_hdmi_info(struct seq_file *m,
2964 struct intel_connector *intel_connector)
2965{
2966 struct intel_encoder *intel_encoder = intel_connector->encoder;
2967 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2968
Jani Nikula742f4912015-09-03 11:16:09 +03002969 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002970}
2971
2972static void intel_lvds_info(struct seq_file *m,
2973 struct intel_connector *intel_connector)
2974{
2975 intel_panel_info(m, &intel_connector->panel);
2976}
2977
2978static void intel_connector_info(struct seq_file *m,
2979 struct drm_connector *connector)
2980{
2981 struct intel_connector *intel_connector = to_intel_connector(connector);
2982 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002983 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002984
2985 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002986 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002987 drm_get_connector_status_name(connector->status));
2988 if (connector->status == connector_status_connected) {
2989 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2990 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2991 connector->display_info.width_mm,
2992 connector->display_info.height_mm);
2993 seq_printf(m, "\tsubpixel order: %s\n",
2994 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2995 seq_printf(m, "\tCEA rev: %d\n",
2996 connector->display_info.cea_rev);
2997 }
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002998
Maarten Lankhorst77d1f612017-06-26 10:33:49 +02002999 if (!intel_encoder)
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003000 return;
3001
3002 switch (connector->connector_type) {
3003 case DRM_MODE_CONNECTOR_DisplayPort:
3004 case DRM_MODE_CONNECTOR_eDP:
Libin Yang9a148a92016-11-28 20:07:05 +08003005 if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
3006 intel_dp_mst_info(m, intel_connector);
3007 else
3008 intel_dp_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003009 break;
3010 case DRM_MODE_CONNECTOR_LVDS:
3011 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
Dave Airlie36cd7442014-05-02 13:44:18 +10003012 intel_lvds_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003013 break;
3014 case DRM_MODE_CONNECTOR_HDMIA:
3015 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
Ville Syrjälä7e732ca2017-10-27 22:31:24 +03003016 intel_encoder->type == INTEL_OUTPUT_DDI)
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003017 intel_hdmi_info(m, intel_connector);
3018 break;
3019 default:
3020 break;
Dave Airlie36cd7442014-05-02 13:44:18 +10003021 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003022
Jesse Barnesf103fc72014-02-20 12:39:57 -08003023 seq_printf(m, "\tmodes:\n");
3024 list_for_each_entry(mode, &connector->modes, head)
3025 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003026}
3027
Robert Fekete3abc4e02015-10-27 16:58:32 +01003028static const char *plane_type(enum drm_plane_type type)
3029{
3030 switch (type) {
3031 case DRM_PLANE_TYPE_OVERLAY:
3032 return "OVL";
3033 case DRM_PLANE_TYPE_PRIMARY:
3034 return "PRI";
3035 case DRM_PLANE_TYPE_CURSOR:
3036 return "CUR";
3037 /*
3038 * Deliberately omitting default: to generate compiler warnings
3039 * when a new drm_plane_type gets added.
3040 */
3041 }
3042
3043 return "unknown";
3044}
3045
3046static const char *plane_rotation(unsigned int rotation)
3047{
3048 static char buf[48];
3049 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003050 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
Robert Fekete3abc4e02015-10-27 16:58:32 +01003051 * will print them all to visualize if the values are misused
3052 */
3053 snprintf(buf, sizeof(buf),
3054 "%s%s%s%s%s%s(0x%08x)",
Robert Fossc2c446a2017-05-19 16:50:17 -04003055 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
3056 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
3057 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
3058 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
3059 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
3060 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
Robert Fekete3abc4e02015-10-27 16:58:32 +01003061 rotation);
3062
3063 return buf;
3064}
3065
3066static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3067{
David Weinehall36cdd012016-08-22 13:59:31 +03003068 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3069 struct drm_device *dev = &dev_priv->drm;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003070 struct intel_plane *intel_plane;
3071
3072 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3073 struct drm_plane_state *state;
3074 struct drm_plane *plane = &intel_plane->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003075 struct drm_format_name_buf format_name;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003076
3077 if (!plane->state) {
3078 seq_puts(m, "plane->state is NULL!\n");
3079 continue;
3080 }
3081
3082 state = plane->state;
3083
Eric Engestrom90844f02016-08-15 01:02:38 +01003084 if (state->fb) {
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003085 drm_get_format_name(state->fb->format->format,
3086 &format_name);
Eric Engestrom90844f02016-08-15 01:02:38 +01003087 } else {
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003088 sprintf(format_name.str, "N/A");
Eric Engestrom90844f02016-08-15 01:02:38 +01003089 }
3090
Robert Fekete3abc4e02015-10-27 16:58:32 +01003091 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3092 plane->base.id,
3093 plane_type(intel_plane->base.type),
3094 state->crtc_x, state->crtc_y,
3095 state->crtc_w, state->crtc_h,
3096 (state->src_x >> 16),
3097 ((state->src_x & 0xffff) * 15625) >> 10,
3098 (state->src_y >> 16),
3099 ((state->src_y & 0xffff) * 15625) >> 10,
3100 (state->src_w >> 16),
3101 ((state->src_w & 0xffff) * 15625) >> 10,
3102 (state->src_h >> 16),
3103 ((state->src_h & 0xffff) * 15625) >> 10,
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003104 format_name.str,
Robert Fekete3abc4e02015-10-27 16:58:32 +01003105 plane_rotation(state->rotation));
3106 }
3107}
3108
3109static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3110{
3111 struct intel_crtc_state *pipe_config;
3112 int num_scalers = intel_crtc->num_scalers;
3113 int i;
3114
3115 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3116
3117 /* Not all platformas have a scaler */
3118 if (num_scalers) {
3119 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3120 num_scalers,
3121 pipe_config->scaler_state.scaler_users,
3122 pipe_config->scaler_state.scaler_id);
3123
A.Sunil Kamath58415912016-11-20 23:20:26 +05303124 for (i = 0; i < num_scalers; i++) {
Robert Fekete3abc4e02015-10-27 16:58:32 +01003125 struct intel_scaler *sc =
3126 &pipe_config->scaler_state.scalers[i];
3127
3128 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3129 i, yesno(sc->in_use), sc->mode);
3130 }
3131 seq_puts(m, "\n");
3132 } else {
3133 seq_puts(m, "\tNo scalers available on this platform\n");
3134 }
3135}
3136
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003137static int i915_display_info(struct seq_file *m, void *unused)
3138{
David Weinehall36cdd012016-08-22 13:59:31 +03003139 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3140 struct drm_device *dev = &dev_priv->drm;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003141 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003142 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003143 struct drm_connector_list_iter conn_iter;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003144
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003145 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003146 seq_printf(m, "CRTC info\n");
3147 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003148 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003149 struct intel_crtc_state *pipe_config;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003150
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003151 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003152 pipe_config = to_intel_crtc_state(crtc->base.state);
3153
Robert Fekete3abc4e02015-10-27 16:58:32 +01003154 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003155 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003156 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003157 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3158 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3159
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003160 if (pipe_config->base.active) {
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03003161 struct intel_plane *cursor =
3162 to_intel_plane(crtc->base.cursor);
3163
Chris Wilson065f2ec2014-03-12 09:13:13 +00003164 intel_crtc_info(m, crtc);
3165
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03003166 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
3167 yesno(cursor->base.state->visible),
3168 cursor->base.state->crtc_x,
3169 cursor->base.state->crtc_y,
3170 cursor->base.state->crtc_w,
3171 cursor->base.state->crtc_h,
3172 cursor->cursor.base);
Robert Fekete3abc4e02015-10-27 16:58:32 +01003173 intel_scaler_info(m, crtc);
3174 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003175 }
Daniel Vettercace8412014-05-22 17:56:31 +02003176
3177 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3178 yesno(!crtc->cpu_fifo_underrun_disabled),
3179 yesno(!crtc->pch_fifo_underrun_disabled));
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003180 drm_modeset_unlock(&crtc->base.mutex);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003181 }
3182
3183 seq_printf(m, "\n");
3184 seq_printf(m, "Connector info\n");
3185 seq_printf(m, "--------------\n");
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003186 mutex_lock(&dev->mode_config.mutex);
3187 drm_connector_list_iter_begin(dev, &conn_iter);
3188 drm_for_each_connector_iter(connector, &conn_iter)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003189 intel_connector_info(m, connector);
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003190 drm_connector_list_iter_end(&conn_iter);
3191 mutex_unlock(&dev->mode_config.mutex);
3192
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003193 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003194
3195 return 0;
3196}
3197
Chris Wilson1b365952016-10-04 21:11:31 +01003198static int i915_engine_info(struct seq_file *m, void *unused)
3199{
3200 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3201 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303202 enum intel_engine_id id;
Chris Wilsonf636edb2017-10-09 12:02:57 +01003203 struct drm_printer p;
Chris Wilson1b365952016-10-04 21:11:31 +01003204
Chris Wilson9c870d02016-10-24 13:42:15 +01003205 intel_runtime_pm_get(dev_priv);
3206
Chris Wilsonf73b5672017-03-02 15:03:56 +00003207 seq_printf(m, "GT awake? %s\n",
3208 yesno(dev_priv->gt.awake));
3209 seq_printf(m, "Global active requests: %d\n",
3210 dev_priv->gt.active_requests);
Lionel Landwerlinf577a032017-11-13 23:34:53 +00003211 seq_printf(m, "CS timestamp frequency: %u kHz\n",
3212 dev_priv->info.cs_timestamp_frequency_khz);
Chris Wilsonf73b5672017-03-02 15:03:56 +00003213
Chris Wilsonf636edb2017-10-09 12:02:57 +01003214 p = drm_seq_file_printer(m);
3215 for_each_engine(engine, dev_priv, id)
3216 intel_engine_dump(engine, &p);
Chris Wilson1b365952016-10-04 21:11:31 +01003217
Chris Wilson9c870d02016-10-24 13:42:15 +01003218 intel_runtime_pm_put(dev_priv);
3219
Chris Wilson1b365952016-10-04 21:11:31 +01003220 return 0;
3221}
3222
Chris Wilsonc5418a82017-10-13 21:26:19 +01003223static int i915_shrinker_info(struct seq_file *m, void *unused)
3224{
3225 struct drm_i915_private *i915 = node_to_i915(m->private);
3226
3227 seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
3228 seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);
3229
3230 return 0;
3231}
3232
Daniel Vetter728e29d2014-06-25 22:01:53 +03003233static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3234{
David Weinehall36cdd012016-08-22 13:59:31 +03003235 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3236 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter728e29d2014-06-25 22:01:53 +03003237 int i;
3238
3239 drm_modeset_lock_all(dev);
3240 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3241 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3242
3243 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003244 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003245 pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003246 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003247 seq_printf(m, " dpll: 0x%08x\n", pll->state.hw_state.dpll);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003248 seq_printf(m, " dpll_md: 0x%08x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003249 pll->state.hw_state.dpll_md);
3250 seq_printf(m, " fp0: 0x%08x\n", pll->state.hw_state.fp0);
3251 seq_printf(m, " fp1: 0x%08x\n", pll->state.hw_state.fp1);
3252 seq_printf(m, " wrpll: 0x%08x\n", pll->state.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003253 }
3254 drm_modeset_unlock_all(dev);
3255
3256 return 0;
3257}
3258
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003259static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003260{
3261 int i;
3262 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003263 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003264 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3265 struct drm_device *dev = &dev_priv->drm;
Arun Siluvery33136b02016-01-21 21:43:47 +00003266 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003267 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003268
Arun Siluvery888b5992014-08-26 14:44:51 +01003269 ret = mutex_lock_interruptible(&dev->struct_mutex);
3270 if (ret)
3271 return ret;
3272
3273 intel_runtime_pm_get(dev_priv);
3274
Arun Siluvery33136b02016-01-21 21:43:47 +00003275 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Akash Goel3b3f1652016-10-13 22:44:48 +05303276 for_each_engine(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003277 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003278 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003279 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003280 i915_reg_t addr;
3281 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003282 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003283
Arun Siluvery33136b02016-01-21 21:43:47 +00003284 addr = workarounds->reg[i].addr;
3285 mask = workarounds->reg[i].mask;
3286 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003287 read = I915_READ(addr);
3288 ok = (value & mask) == (read & mask);
3289 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003290 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003291 }
3292
3293 intel_runtime_pm_put(dev_priv);
3294 mutex_unlock(&dev->struct_mutex);
3295
3296 return 0;
3297}
3298
Kumar, Maheshd2d4f392017-08-17 19:15:29 +05303299static int i915_ipc_status_show(struct seq_file *m, void *data)
3300{
3301 struct drm_i915_private *dev_priv = m->private;
3302
3303 seq_printf(m, "Isochronous Priority Control: %s\n",
3304 yesno(dev_priv->ipc_enabled));
3305 return 0;
3306}
3307
3308static int i915_ipc_status_open(struct inode *inode, struct file *file)
3309{
3310 struct drm_i915_private *dev_priv = inode->i_private;
3311
3312 if (!HAS_IPC(dev_priv))
3313 return -ENODEV;
3314
3315 return single_open(file, i915_ipc_status_show, dev_priv);
3316}
3317
3318static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
3319 size_t len, loff_t *offp)
3320{
3321 struct seq_file *m = file->private_data;
3322 struct drm_i915_private *dev_priv = m->private;
3323 int ret;
3324 bool enable;
3325
3326 ret = kstrtobool_from_user(ubuf, len, &enable);
3327 if (ret < 0)
3328 return ret;
3329
3330 intel_runtime_pm_get(dev_priv);
3331 if (!dev_priv->ipc_enabled && enable)
3332 DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
3333 dev_priv->wm.distrust_bios_wm = true;
3334 dev_priv->ipc_enabled = enable;
3335 intel_enable_ipc(dev_priv);
3336 intel_runtime_pm_put(dev_priv);
3337
3338 return len;
3339}
3340
3341static const struct file_operations i915_ipc_status_fops = {
3342 .owner = THIS_MODULE,
3343 .open = i915_ipc_status_open,
3344 .read = seq_read,
3345 .llseek = seq_lseek,
3346 .release = single_release,
3347 .write = i915_ipc_status_write
3348};
3349
Damien Lespiauc5511e42014-11-04 17:06:51 +00003350static int i915_ddb_info(struct seq_file *m, void *unused)
3351{
David Weinehall36cdd012016-08-22 13:59:31 +03003352 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3353 struct drm_device *dev = &dev_priv->drm;
Damien Lespiauc5511e42014-11-04 17:06:51 +00003354 struct skl_ddb_allocation *ddb;
3355 struct skl_ddb_entry *entry;
3356 enum pipe pipe;
3357 int plane;
3358
David Weinehall36cdd012016-08-22 13:59:31 +03003359 if (INTEL_GEN(dev_priv) < 9)
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003360 return 0;
3361
Damien Lespiauc5511e42014-11-04 17:06:51 +00003362 drm_modeset_lock_all(dev);
3363
3364 ddb = &dev_priv->wm.skl_hw.ddb;
3365
3366 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3367
3368 for_each_pipe(dev_priv, pipe) {
3369 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3370
Matt Roper8b364b42016-10-26 15:51:28 -07003371 for_each_universal_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003372 entry = &ddb->plane[pipe][plane];
3373 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3374 entry->start, entry->end,
3375 skl_ddb_entry_size(entry));
3376 }
3377
Matt Roper4969d332015-09-24 15:53:10 -07003378 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003379 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3380 entry->end, skl_ddb_entry_size(entry));
3381 }
3382
3383 drm_modeset_unlock_all(dev);
3384
3385 return 0;
3386}
3387
Vandana Kannana54746e2015-03-03 20:53:10 +05303388static void drrs_status_per_crtc(struct seq_file *m,
David Weinehall36cdd012016-08-22 13:59:31 +03003389 struct drm_device *dev,
3390 struct intel_crtc *intel_crtc)
Vandana Kannana54746e2015-03-03 20:53:10 +05303391{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003392 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303393 struct i915_drrs *drrs = &dev_priv->drrs;
3394 int vrefresh = 0;
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003395 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003396 struct drm_connector_list_iter conn_iter;
Vandana Kannana54746e2015-03-03 20:53:10 +05303397
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003398 drm_connector_list_iter_begin(dev, &conn_iter);
3399 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003400 if (connector->state->crtc != &intel_crtc->base)
3401 continue;
3402
3403 seq_printf(m, "%s:\n", connector->name);
Vandana Kannana54746e2015-03-03 20:53:10 +05303404 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003405 drm_connector_list_iter_end(&conn_iter);
Vandana Kannana54746e2015-03-03 20:53:10 +05303406
3407 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3408 seq_puts(m, "\tVBT: DRRS_type: Static");
3409 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3410 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3411 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3412 seq_puts(m, "\tVBT: DRRS_type: None");
3413 else
3414 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3415
3416 seq_puts(m, "\n\n");
3417
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003418 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303419 struct intel_panel *panel;
3420
3421 mutex_lock(&drrs->mutex);
3422 /* DRRS Supported */
3423 seq_puts(m, "\tDRRS Supported: Yes\n");
3424
3425 /* disable_drrs() will make drrs->dp NULL */
3426 if (!drrs->dp) {
3427 seq_puts(m, "Idleness DRRS: Disabled");
3428 mutex_unlock(&drrs->mutex);
3429 return;
3430 }
3431
3432 panel = &drrs->dp->attached_connector->panel;
3433 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3434 drrs->busy_frontbuffer_bits);
3435
3436 seq_puts(m, "\n\t\t");
3437 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3438 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3439 vrefresh = panel->fixed_mode->vrefresh;
3440 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3441 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3442 vrefresh = panel->downclock_mode->vrefresh;
3443 } else {
3444 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3445 drrs->refresh_rate_type);
3446 mutex_unlock(&drrs->mutex);
3447 return;
3448 }
3449 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3450
3451 seq_puts(m, "\n\t\t");
3452 mutex_unlock(&drrs->mutex);
3453 } else {
3454 /* DRRS not supported. Print the VBT parameter*/
3455 seq_puts(m, "\tDRRS Supported : No");
3456 }
3457 seq_puts(m, "\n");
3458}
3459
3460static int i915_drrs_status(struct seq_file *m, void *unused)
3461{
David Weinehall36cdd012016-08-22 13:59:31 +03003462 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3463 struct drm_device *dev = &dev_priv->drm;
Vandana Kannana54746e2015-03-03 20:53:10 +05303464 struct intel_crtc *intel_crtc;
3465 int active_crtc_cnt = 0;
3466
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003467 drm_modeset_lock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303468 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003469 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303470 active_crtc_cnt++;
3471 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3472
3473 drrs_status_per_crtc(m, dev, intel_crtc);
3474 }
Vandana Kannana54746e2015-03-03 20:53:10 +05303475 }
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003476 drm_modeset_unlock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303477
3478 if (!active_crtc_cnt)
3479 seq_puts(m, "No active crtc found\n");
3480
3481 return 0;
3482}
3483
Dave Airlie11bed952014-05-12 15:22:27 +10003484static int i915_dp_mst_info(struct seq_file *m, void *unused)
3485{
David Weinehall36cdd012016-08-22 13:59:31 +03003486 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3487 struct drm_device *dev = &dev_priv->drm;
Dave Airlie11bed952014-05-12 15:22:27 +10003488 struct intel_encoder *intel_encoder;
3489 struct intel_digital_port *intel_dig_port;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003490 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003491 struct drm_connector_list_iter conn_iter;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003492
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003493 drm_connector_list_iter_begin(dev, &conn_iter);
3494 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003495 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
Dave Airlie11bed952014-05-12 15:22:27 +10003496 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003497
3498 intel_encoder = intel_attached_encoder(connector);
3499 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3500 continue;
3501
3502 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlie11bed952014-05-12 15:22:27 +10003503 if (!intel_dig_port->dp.can_mst)
3504 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003505
Jim Bride40ae80c2016-04-14 10:18:37 -07003506 seq_printf(m, "MST Source Port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003507 port_name(intel_dig_port->base.port));
Dave Airlie11bed952014-05-12 15:22:27 +10003508 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3509 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003510 drm_connector_list_iter_end(&conn_iter);
3511
Dave Airlie11bed952014-05-12 15:22:27 +10003512 return 0;
3513}
3514
Todd Previteeb3394fa2015-04-18 00:04:19 -07003515static ssize_t i915_displayport_test_active_write(struct file *file,
David Weinehall36cdd012016-08-22 13:59:31 +03003516 const char __user *ubuf,
3517 size_t len, loff_t *offp)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003518{
3519 char *input_buffer;
3520 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003521 struct drm_device *dev;
3522 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003523 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003524 struct intel_dp *intel_dp;
3525 int val = 0;
3526
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05303527 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003528
Todd Previteeb3394fa2015-04-18 00:04:19 -07003529 if (len == 0)
3530 return 0;
3531
Geliang Tang261aeba2017-05-06 23:40:17 +08003532 input_buffer = memdup_user_nul(ubuf, len);
3533 if (IS_ERR(input_buffer))
3534 return PTR_ERR(input_buffer);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003535
Todd Previteeb3394fa2015-04-18 00:04:19 -07003536 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
3537
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003538 drm_connector_list_iter_begin(dev, &conn_iter);
3539 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003540 struct intel_encoder *encoder;
3541
Todd Previteeb3394fa2015-04-18 00:04:19 -07003542 if (connector->connector_type !=
3543 DRM_MODE_CONNECTOR_DisplayPort)
3544 continue;
3545
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003546 encoder = to_intel_encoder(connector->encoder);
3547 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3548 continue;
3549
3550 if (encoder && connector->status == connector_status_connected) {
3551 intel_dp = enc_to_intel_dp(&encoder->base);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003552 status = kstrtoint(input_buffer, 10, &val);
3553 if (status < 0)
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003554 break;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003555 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
3556 /* To prevent erroneous activation of the compliance
3557 * testing code, only accept an actual value of 1 here
3558 */
3559 if (val == 1)
Manasi Navarec1617ab2016-12-09 16:22:50 -08003560 intel_dp->compliance.test_active = 1;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003561 else
Manasi Navarec1617ab2016-12-09 16:22:50 -08003562 intel_dp->compliance.test_active = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003563 }
3564 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003565 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003566 kfree(input_buffer);
3567 if (status < 0)
3568 return status;
3569
3570 *offp += len;
3571 return len;
3572}
3573
3574static int i915_displayport_test_active_show(struct seq_file *m, void *data)
3575{
3576 struct drm_device *dev = m->private;
3577 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003578 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003579 struct intel_dp *intel_dp;
3580
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003581 drm_connector_list_iter_begin(dev, &conn_iter);
3582 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003583 struct intel_encoder *encoder;
3584
Todd Previteeb3394fa2015-04-18 00:04:19 -07003585 if (connector->connector_type !=
3586 DRM_MODE_CONNECTOR_DisplayPort)
3587 continue;
3588
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003589 encoder = to_intel_encoder(connector->encoder);
3590 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3591 continue;
3592
3593 if (encoder && connector->status == connector_status_connected) {
3594 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003595 if (intel_dp->compliance.test_active)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003596 seq_puts(m, "1");
3597 else
3598 seq_puts(m, "0");
3599 } else
3600 seq_puts(m, "0");
3601 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003602 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003603
3604 return 0;
3605}
3606
3607static int i915_displayport_test_active_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003608 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003609{
David Weinehall36cdd012016-08-22 13:59:31 +03003610 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003611
David Weinehall36cdd012016-08-22 13:59:31 +03003612 return single_open(file, i915_displayport_test_active_show,
3613 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003614}
3615
3616static const struct file_operations i915_displayport_test_active_fops = {
3617 .owner = THIS_MODULE,
3618 .open = i915_displayport_test_active_open,
3619 .read = seq_read,
3620 .llseek = seq_lseek,
3621 .release = single_release,
3622 .write = i915_displayport_test_active_write
3623};
3624
3625static int i915_displayport_test_data_show(struct seq_file *m, void *data)
3626{
3627 struct drm_device *dev = m->private;
3628 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003629 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003630 struct intel_dp *intel_dp;
3631
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003632 drm_connector_list_iter_begin(dev, &conn_iter);
3633 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003634 struct intel_encoder *encoder;
3635
Todd Previteeb3394fa2015-04-18 00:04:19 -07003636 if (connector->connector_type !=
3637 DRM_MODE_CONNECTOR_DisplayPort)
3638 continue;
3639
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003640 encoder = to_intel_encoder(connector->encoder);
3641 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3642 continue;
3643
3644 if (encoder && connector->status == connector_status_connected) {
3645 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navareb48a5ba2017-01-20 19:09:28 -08003646 if (intel_dp->compliance.test_type ==
3647 DP_TEST_LINK_EDID_READ)
3648 seq_printf(m, "%lx",
3649 intel_dp->compliance.test_data.edid);
Manasi Navare611032b2017-01-24 08:21:49 -08003650 else if (intel_dp->compliance.test_type ==
3651 DP_TEST_LINK_VIDEO_PATTERN) {
3652 seq_printf(m, "hdisplay: %d\n",
3653 intel_dp->compliance.test_data.hdisplay);
3654 seq_printf(m, "vdisplay: %d\n",
3655 intel_dp->compliance.test_data.vdisplay);
3656 seq_printf(m, "bpc: %u\n",
3657 intel_dp->compliance.test_data.bpc);
3658 }
Todd Previteeb3394fa2015-04-18 00:04:19 -07003659 } else
3660 seq_puts(m, "0");
3661 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003662 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003663
3664 return 0;
3665}
3666static int i915_displayport_test_data_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003667 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003668{
David Weinehall36cdd012016-08-22 13:59:31 +03003669 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003670
David Weinehall36cdd012016-08-22 13:59:31 +03003671 return single_open(file, i915_displayport_test_data_show,
3672 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003673}
3674
3675static const struct file_operations i915_displayport_test_data_fops = {
3676 .owner = THIS_MODULE,
3677 .open = i915_displayport_test_data_open,
3678 .read = seq_read,
3679 .llseek = seq_lseek,
3680 .release = single_release
3681};
3682
3683static int i915_displayport_test_type_show(struct seq_file *m, void *data)
3684{
3685 struct drm_device *dev = m->private;
3686 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003687 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003688 struct intel_dp *intel_dp;
3689
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003690 drm_connector_list_iter_begin(dev, &conn_iter);
3691 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003692 struct intel_encoder *encoder;
3693
Todd Previteeb3394fa2015-04-18 00:04:19 -07003694 if (connector->connector_type !=
3695 DRM_MODE_CONNECTOR_DisplayPort)
3696 continue;
3697
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003698 encoder = to_intel_encoder(connector->encoder);
3699 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3700 continue;
3701
3702 if (encoder && connector->status == connector_status_connected) {
3703 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003704 seq_printf(m, "%02lx", intel_dp->compliance.test_type);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003705 } else
3706 seq_puts(m, "0");
3707 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003708 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003709
3710 return 0;
3711}
3712
3713static int i915_displayport_test_type_open(struct inode *inode,
3714 struct file *file)
3715{
David Weinehall36cdd012016-08-22 13:59:31 +03003716 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003717
David Weinehall36cdd012016-08-22 13:59:31 +03003718 return single_open(file, i915_displayport_test_type_show,
3719 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003720}
3721
3722static const struct file_operations i915_displayport_test_type_fops = {
3723 .owner = THIS_MODULE,
3724 .open = i915_displayport_test_type_open,
3725 .read = seq_read,
3726 .llseek = seq_lseek,
3727 .release = single_release
3728};
3729
Damien Lespiau97e94b22014-11-04 17:06:50 +00003730static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003731{
David Weinehall36cdd012016-08-22 13:59:31 +03003732 struct drm_i915_private *dev_priv = m->private;
3733 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003734 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003735 int num_levels;
3736
David Weinehall36cdd012016-08-22 13:59:31 +03003737 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003738 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03003739 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003740 num_levels = 1;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003741 else if (IS_G4X(dev_priv))
3742 num_levels = 3;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003743 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003744 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003745
3746 drm_modeset_lock_all(dev);
3747
3748 for (level = 0; level < num_levels; level++) {
3749 unsigned int latency = wm[level];
3750
Damien Lespiau97e94b22014-11-04 17:06:50 +00003751 /*
3752 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03003753 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00003754 */
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003755 if (INTEL_GEN(dev_priv) >= 9 ||
3756 IS_VALLEYVIEW(dev_priv) ||
3757 IS_CHERRYVIEW(dev_priv) ||
3758 IS_G4X(dev_priv))
Damien Lespiau97e94b22014-11-04 17:06:50 +00003759 latency *= 10;
3760 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02003761 latency *= 5;
3762
3763 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00003764 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003765 }
3766
3767 drm_modeset_unlock_all(dev);
3768}
3769
3770static int pri_wm_latency_show(struct seq_file *m, void *data)
3771{
David Weinehall36cdd012016-08-22 13:59:31 +03003772 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003773 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003774
David Weinehall36cdd012016-08-22 13:59:31 +03003775 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003776 latencies = dev_priv->wm.skl_latency;
3777 else
David Weinehall36cdd012016-08-22 13:59:31 +03003778 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003779
3780 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003781
3782 return 0;
3783}
3784
3785static int spr_wm_latency_show(struct seq_file *m, void *data)
3786{
David Weinehall36cdd012016-08-22 13:59:31 +03003787 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003788 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003789
David Weinehall36cdd012016-08-22 13:59:31 +03003790 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003791 latencies = dev_priv->wm.skl_latency;
3792 else
David Weinehall36cdd012016-08-22 13:59:31 +03003793 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003794
3795 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003796
3797 return 0;
3798}
3799
3800static int cur_wm_latency_show(struct seq_file *m, void *data)
3801{
David Weinehall36cdd012016-08-22 13:59:31 +03003802 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003803 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003804
David Weinehall36cdd012016-08-22 13:59:31 +03003805 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003806 latencies = dev_priv->wm.skl_latency;
3807 else
David Weinehall36cdd012016-08-22 13:59:31 +03003808 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003809
3810 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003811
3812 return 0;
3813}
3814
3815static int pri_wm_latency_open(struct inode *inode, struct file *file)
3816{
David Weinehall36cdd012016-08-22 13:59:31 +03003817 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003818
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003819 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003820 return -ENODEV;
3821
David Weinehall36cdd012016-08-22 13:59:31 +03003822 return single_open(file, pri_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003823}
3824
3825static int spr_wm_latency_open(struct inode *inode, struct file *file)
3826{
David Weinehall36cdd012016-08-22 13:59:31 +03003827 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003828
David Weinehall36cdd012016-08-22 13:59:31 +03003829 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003830 return -ENODEV;
3831
David Weinehall36cdd012016-08-22 13:59:31 +03003832 return single_open(file, spr_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003833}
3834
3835static int cur_wm_latency_open(struct inode *inode, struct file *file)
3836{
David Weinehall36cdd012016-08-22 13:59:31 +03003837 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003838
David Weinehall36cdd012016-08-22 13:59:31 +03003839 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003840 return -ENODEV;
3841
David Weinehall36cdd012016-08-22 13:59:31 +03003842 return single_open(file, cur_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003843}
3844
3845static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00003846 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003847{
3848 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003849 struct drm_i915_private *dev_priv = m->private;
3850 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003851 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03003852 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003853 int level;
3854 int ret;
3855 char tmp[32];
3856
David Weinehall36cdd012016-08-22 13:59:31 +03003857 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003858 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03003859 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003860 num_levels = 1;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003861 else if (IS_G4X(dev_priv))
3862 num_levels = 3;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003863 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003864 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003865
Ville Syrjälä369a1342014-01-22 14:36:08 +02003866 if (len >= sizeof(tmp))
3867 return -EINVAL;
3868
3869 if (copy_from_user(tmp, ubuf, len))
3870 return -EFAULT;
3871
3872 tmp[len] = '\0';
3873
Damien Lespiau97e94b22014-11-04 17:06:50 +00003874 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
3875 &new[0], &new[1], &new[2], &new[3],
3876 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003877 if (ret != num_levels)
3878 return -EINVAL;
3879
3880 drm_modeset_lock_all(dev);
3881
3882 for (level = 0; level < num_levels; level++)
3883 wm[level] = new[level];
3884
3885 drm_modeset_unlock_all(dev);
3886
3887 return len;
3888}
3889
3890
3891static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3892 size_t len, loff_t *offp)
3893{
3894 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003895 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003896 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003897
David Weinehall36cdd012016-08-22 13:59:31 +03003898 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003899 latencies = dev_priv->wm.skl_latency;
3900 else
David Weinehall36cdd012016-08-22 13:59:31 +03003901 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003902
3903 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003904}
3905
3906static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3907 size_t len, loff_t *offp)
3908{
3909 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003910 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003911 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003912
David Weinehall36cdd012016-08-22 13:59:31 +03003913 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003914 latencies = dev_priv->wm.skl_latency;
3915 else
David Weinehall36cdd012016-08-22 13:59:31 +03003916 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003917
3918 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003919}
3920
3921static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3922 size_t len, loff_t *offp)
3923{
3924 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003925 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003926 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003927
David Weinehall36cdd012016-08-22 13:59:31 +03003928 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003929 latencies = dev_priv->wm.skl_latency;
3930 else
David Weinehall36cdd012016-08-22 13:59:31 +03003931 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003932
3933 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003934}
3935
3936static const struct file_operations i915_pri_wm_latency_fops = {
3937 .owner = THIS_MODULE,
3938 .open = pri_wm_latency_open,
3939 .read = seq_read,
3940 .llseek = seq_lseek,
3941 .release = single_release,
3942 .write = pri_wm_latency_write
3943};
3944
3945static const struct file_operations i915_spr_wm_latency_fops = {
3946 .owner = THIS_MODULE,
3947 .open = spr_wm_latency_open,
3948 .read = seq_read,
3949 .llseek = seq_lseek,
3950 .release = single_release,
3951 .write = spr_wm_latency_write
3952};
3953
3954static const struct file_operations i915_cur_wm_latency_fops = {
3955 .owner = THIS_MODULE,
3956 .open = cur_wm_latency_open,
3957 .read = seq_read,
3958 .llseek = seq_lseek,
3959 .release = single_release,
3960 .write = cur_wm_latency_write
3961};
3962
Kees Cook647416f2013-03-10 14:10:06 -07003963static int
3964i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003965{
David Weinehall36cdd012016-08-22 13:59:31 +03003966 struct drm_i915_private *dev_priv = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003967
Chris Wilsond98c52c2016-04-13 17:35:05 +01003968 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003969
Kees Cook647416f2013-03-10 14:10:06 -07003970 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003971}
3972
Kees Cook647416f2013-03-10 14:10:06 -07003973static int
3974i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003975{
Chris Wilson598b6b52017-03-25 13:47:35 +00003976 struct drm_i915_private *i915 = data;
3977 struct intel_engine_cs *engine;
3978 unsigned int tmp;
Imre Deakd46c0512014-04-14 20:24:27 +03003979
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02003980 /*
3981 * There is no safeguard against this debugfs entry colliding
3982 * with the hangcheck calling same i915_handle_error() in
3983 * parallel, causing an explosion. For now we assume that the
3984 * test harness is responsible enough not to inject gpu hangs
3985 * while it is writing to 'i915_wedged'
3986 */
3987
Chris Wilson598b6b52017-03-25 13:47:35 +00003988 if (i915_reset_backoff(&i915->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02003989 return -EAGAIN;
3990
Chris Wilson598b6b52017-03-25 13:47:35 +00003991 for_each_engine_masked(engine, i915, val, tmp) {
3992 engine->hangcheck.seqno = intel_engine_get_seqno(engine);
3993 engine->hangcheck.stalled = true;
3994 }
Imre Deakd46c0512014-04-14 20:24:27 +03003995
Chris Wilson598b6b52017-03-25 13:47:35 +00003996 i915_handle_error(i915, val, "Manually setting wedged to %llu", val);
3997
3998 wait_on_bit(&i915->gpu_error.flags,
Chris Wilsond3df42b2017-03-16 17:13:05 +00003999 I915_RESET_HANDOFF,
4000 TASK_UNINTERRUPTIBLE);
4001
Kees Cook647416f2013-03-10 14:10:06 -07004002 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004003}
4004
Kees Cook647416f2013-03-10 14:10:06 -07004005DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4006 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004007 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004008
Kees Cook647416f2013-03-10 14:10:06 -07004009static int
Chris Wilson64486ae2017-03-07 15:59:08 +00004010fault_irq_set(struct drm_i915_private *i915,
4011 unsigned long *irq,
4012 unsigned long val)
4013{
4014 int err;
4015
4016 err = mutex_lock_interruptible(&i915->drm.struct_mutex);
4017 if (err)
4018 return err;
4019
4020 err = i915_gem_wait_for_idle(i915,
4021 I915_WAIT_LOCKED |
4022 I915_WAIT_INTERRUPTIBLE);
4023 if (err)
4024 goto err_unlock;
4025
Chris Wilson64486ae2017-03-07 15:59:08 +00004026 *irq = val;
4027 mutex_unlock(&i915->drm.struct_mutex);
4028
4029 /* Flush idle worker to disarm irq */
Chris Wilson7c262402017-10-06 11:40:38 +01004030 drain_delayed_work(&i915->gt.idle_work);
Chris Wilson64486ae2017-03-07 15:59:08 +00004031
4032 return 0;
4033
4034err_unlock:
4035 mutex_unlock(&i915->drm.struct_mutex);
4036 return err;
4037}
4038
4039static int
Chris Wilson094f9a52013-09-25 17:34:55 +01004040i915_ring_missed_irq_get(void *data, u64 *val)
4041{
David Weinehall36cdd012016-08-22 13:59:31 +03004042 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004043
4044 *val = dev_priv->gpu_error.missed_irq_rings;
4045 return 0;
4046}
4047
4048static int
4049i915_ring_missed_irq_set(void *data, u64 val)
4050{
Chris Wilson64486ae2017-03-07 15:59:08 +00004051 struct drm_i915_private *i915 = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004052
Chris Wilson64486ae2017-03-07 15:59:08 +00004053 return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004054}
4055
4056DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4057 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4058 "0x%08llx\n");
4059
4060static int
4061i915_ring_test_irq_get(void *data, u64 *val)
4062{
David Weinehall36cdd012016-08-22 13:59:31 +03004063 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004064
4065 *val = dev_priv->gpu_error.test_irq_rings;
4066
4067 return 0;
4068}
4069
4070static int
4071i915_ring_test_irq_set(void *data, u64 val)
4072{
Chris Wilson64486ae2017-03-07 15:59:08 +00004073 struct drm_i915_private *i915 = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004074
Chris Wilson64486ae2017-03-07 15:59:08 +00004075 val &= INTEL_INFO(i915)->ring_mask;
Chris Wilson094f9a52013-09-25 17:34:55 +01004076 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004077
Chris Wilson64486ae2017-03-07 15:59:08 +00004078 return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004079}
4080
4081DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4082 i915_ring_test_irq_get, i915_ring_test_irq_set,
4083 "0x%08llx\n");
4084
Chris Wilsonb4a0b322017-10-18 13:16:21 +01004085#define DROP_UNBOUND BIT(0)
4086#define DROP_BOUND BIT(1)
4087#define DROP_RETIRE BIT(2)
4088#define DROP_ACTIVE BIT(3)
4089#define DROP_FREED BIT(4)
4090#define DROP_SHRINK_ALL BIT(5)
4091#define DROP_IDLE BIT(6)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004092#define DROP_ALL (DROP_UNBOUND | \
4093 DROP_BOUND | \
4094 DROP_RETIRE | \
4095 DROP_ACTIVE | \
Chris Wilson8eadc192017-03-08 14:46:22 +00004096 DROP_FREED | \
Chris Wilsonb4a0b322017-10-18 13:16:21 +01004097 DROP_SHRINK_ALL |\
4098 DROP_IDLE)
Kees Cook647416f2013-03-10 14:10:06 -07004099static int
4100i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004101{
Kees Cook647416f2013-03-10 14:10:06 -07004102 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004103
Kees Cook647416f2013-03-10 14:10:06 -07004104 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004105}
4106
Kees Cook647416f2013-03-10 14:10:06 -07004107static int
4108i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004109{
David Weinehall36cdd012016-08-22 13:59:31 +03004110 struct drm_i915_private *dev_priv = data;
4111 struct drm_device *dev = &dev_priv->drm;
Chris Wilson00c26cf2017-05-24 17:26:53 +01004112 int ret = 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004113
Chris Wilsonb4a0b322017-10-18 13:16:21 +01004114 DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
4115 val, val & DROP_ALL);
Chris Wilsondd624af2013-01-15 12:39:35 +00004116
4117 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4118 * on ioctls on -EAGAIN. */
Chris Wilson00c26cf2017-05-24 17:26:53 +01004119 if (val & (DROP_ACTIVE | DROP_RETIRE)) {
4120 ret = mutex_lock_interruptible(&dev->struct_mutex);
Chris Wilsondd624af2013-01-15 12:39:35 +00004121 if (ret)
Chris Wilson00c26cf2017-05-24 17:26:53 +01004122 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004123
Chris Wilson00c26cf2017-05-24 17:26:53 +01004124 if (val & DROP_ACTIVE)
4125 ret = i915_gem_wait_for_idle(dev_priv,
4126 I915_WAIT_INTERRUPTIBLE |
4127 I915_WAIT_LOCKED);
4128
4129 if (val & DROP_RETIRE)
4130 i915_gem_retire_requests(dev_priv);
4131
4132 mutex_unlock(&dev->struct_mutex);
4133 }
Chris Wilsondd624af2013-01-15 12:39:35 +00004134
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +01004135 fs_reclaim_acquire(GFP_KERNEL);
Chris Wilson21ab4e72014-09-09 11:16:08 +01004136 if (val & DROP_BOUND)
Chris Wilson912d5722017-09-06 16:19:30 -07004137 i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004138
Chris Wilson21ab4e72014-09-09 11:16:08 +01004139 if (val & DROP_UNBOUND)
Chris Wilson912d5722017-09-06 16:19:30 -07004140 i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004141
Chris Wilson8eadc192017-03-08 14:46:22 +00004142 if (val & DROP_SHRINK_ALL)
4143 i915_gem_shrink_all(dev_priv);
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +01004144 fs_reclaim_release(GFP_KERNEL);
Chris Wilson8eadc192017-03-08 14:46:22 +00004145
Chris Wilsonb4a0b322017-10-18 13:16:21 +01004146 if (val & DROP_IDLE)
4147 drain_delayed_work(&dev_priv->gt.idle_work);
4148
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004149 if (val & DROP_FREED) {
4150 synchronize_rcu();
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004151 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004152 }
4153
Kees Cook647416f2013-03-10 14:10:06 -07004154 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004155}
4156
Kees Cook647416f2013-03-10 14:10:06 -07004157DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4158 i915_drop_caches_get, i915_drop_caches_set,
4159 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004160
Kees Cook647416f2013-03-10 14:10:06 -07004161static int
4162i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004163{
David Weinehall36cdd012016-08-22 13:59:31 +03004164 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004165
David Weinehall36cdd012016-08-22 13:59:31 +03004166 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004167 return -ENODEV;
4168
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004169 *val = intel_gpu_freq(dev_priv, dev_priv->gt_pm.rps.max_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004170 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004171}
4172
Kees Cook647416f2013-03-10 14:10:06 -07004173static int
4174i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004175{
David Weinehall36cdd012016-08-22 13:59:31 +03004176 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004177 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304178 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004179 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004180
David Weinehall36cdd012016-08-22 13:59:31 +03004181 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004182 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004183
Kees Cook647416f2013-03-10 14:10:06 -07004184 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004185
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004186 ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004187 if (ret)
4188 return ret;
4189
Jesse Barnes358733e2011-07-27 11:53:01 -07004190 /*
4191 * Turbo will still be enabled, but won't go above the set value.
4192 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304193 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004194
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004195 hw_max = rps->max_freq;
4196 hw_min = rps->min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004197
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004198 if (val < hw_min || val > hw_max || val < rps->min_freq_softlimit) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004199 mutex_unlock(&dev_priv->pcu_lock);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004200 return -EINVAL;
4201 }
4202
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004203 rps->max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004204
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004205 if (intel_set_rps(dev_priv, val))
4206 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004207
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004208 mutex_unlock(&dev_priv->pcu_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004209
Kees Cook647416f2013-03-10 14:10:06 -07004210 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004211}
4212
Kees Cook647416f2013-03-10 14:10:06 -07004213DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4214 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004215 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004216
Kees Cook647416f2013-03-10 14:10:06 -07004217static int
4218i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004219{
David Weinehall36cdd012016-08-22 13:59:31 +03004220 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004221
Chris Wilson62e1baa2016-07-13 09:10:36 +01004222 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004223 return -ENODEV;
4224
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004225 *val = intel_gpu_freq(dev_priv, dev_priv->gt_pm.rps.min_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004226 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004227}
4228
Kees Cook647416f2013-03-10 14:10:06 -07004229static int
4230i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004231{
David Weinehall36cdd012016-08-22 13:59:31 +03004232 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004233 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304234 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004235 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004236
Chris Wilson62e1baa2016-07-13 09:10:36 +01004237 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004238 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004239
Kees Cook647416f2013-03-10 14:10:06 -07004240 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004241
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004242 ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004243 if (ret)
4244 return ret;
4245
Jesse Barnes1523c312012-05-25 12:34:54 -07004246 /*
4247 * Turbo will still be enabled, but won't go below the set value.
4248 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304249 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004250
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004251 hw_max = rps->max_freq;
4252 hw_min = rps->min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004253
David Weinehall36cdd012016-08-22 13:59:31 +03004254 if (val < hw_min ||
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004255 val > hw_max || val > rps->max_freq_softlimit) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004256 mutex_unlock(&dev_priv->pcu_lock);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004257 return -EINVAL;
4258 }
4259
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004260 rps->min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004261
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004262 if (intel_set_rps(dev_priv, val))
4263 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004264
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004265 mutex_unlock(&dev_priv->pcu_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004266
Kees Cook647416f2013-03-10 14:10:06 -07004267 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004268}
4269
Kees Cook647416f2013-03-10 14:10:06 -07004270DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4271 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004272 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004273
Kees Cook647416f2013-03-10 14:10:06 -07004274static int
4275i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004276{
David Weinehall36cdd012016-08-22 13:59:31 +03004277 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004278 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004279
David Weinehall36cdd012016-08-22 13:59:31 +03004280 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004281 return -ENODEV;
4282
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004283 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004284
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004285 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004286
4287 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004288
Kees Cook647416f2013-03-10 14:10:06 -07004289 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004290
Kees Cook647416f2013-03-10 14:10:06 -07004291 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004292}
4293
Kees Cook647416f2013-03-10 14:10:06 -07004294static int
4295i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004296{
David Weinehall36cdd012016-08-22 13:59:31 +03004297 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004298 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004299
David Weinehall36cdd012016-08-22 13:59:31 +03004300 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004301 return -ENODEV;
4302
Kees Cook647416f2013-03-10 14:10:06 -07004303 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004304 return -EINVAL;
4305
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004306 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004307 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004308
4309 /* Update the cache sharing policy here as well */
4310 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4311 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4312 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4313 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4314
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004315 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004316 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004317}
4318
Kees Cook647416f2013-03-10 14:10:06 -07004319DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4320 i915_cache_sharing_get, i915_cache_sharing_set,
4321 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004322
David Weinehall36cdd012016-08-22 13:59:31 +03004323static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004324 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004325{
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03004326 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07004327 int ss;
4328 u32 sig1[ss_max], sig2[ss_max];
4329
4330 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
4331 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
4332 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
4333 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
4334
4335 for (ss = 0; ss < ss_max; ss++) {
4336 unsigned int eu_cnt;
4337
4338 if (sig1[ss] & CHV_SS_PG_ENABLE)
4339 /* skip disabled subslice */
4340 continue;
4341
Imre Deakf08a0c92016-08-31 19:13:04 +03004342 sseu->slice_mask = BIT(0);
Imre Deak57ec1712016-08-31 19:13:05 +03004343 sseu->subslice_mask |= BIT(ss);
Jeff McGee5d395252015-04-03 18:13:17 -07004344 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
4345 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
4346 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
4347 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
Imre Deak915490d2016-08-31 19:13:01 +03004348 sseu->eu_total += eu_cnt;
4349 sseu->eu_per_subslice = max_t(unsigned int,
4350 sseu->eu_per_subslice, eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004351 }
Jeff McGee5d395252015-04-03 18:13:17 -07004352}
4353
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07004354static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
4355 struct sseu_dev_info *sseu)
4356{
4357 const struct intel_device_info *info = INTEL_INFO(dev_priv);
4358 int s_max = 6, ss_max = 4;
4359 int s, ss;
4360 u32 s_reg[s_max], eu_reg[2 * s_max], eu_mask[2];
4361
4362 for (s = 0; s < s_max; s++) {
4363 /*
4364 * FIXME: Valid SS Mask respects the spec and read
4365 * only valid bits for those registers, excluding reserverd
4366 * although this seems wrong because it would leave many
4367 * subslices without ACK.
4368 */
4369 s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
4370 GEN10_PGCTL_VALID_SS_MASK(s);
4371 eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
4372 eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
4373 }
4374
4375 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4376 GEN9_PGCTL_SSA_EU19_ACK |
4377 GEN9_PGCTL_SSA_EU210_ACK |
4378 GEN9_PGCTL_SSA_EU311_ACK;
4379 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4380 GEN9_PGCTL_SSB_EU19_ACK |
4381 GEN9_PGCTL_SSB_EU210_ACK |
4382 GEN9_PGCTL_SSB_EU311_ACK;
4383
4384 for (s = 0; s < s_max; s++) {
4385 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4386 /* skip disabled slice */
4387 continue;
4388
4389 sseu->slice_mask |= BIT(s);
4390 sseu->subslice_mask = info->sseu.subslice_mask;
4391
4392 for (ss = 0; ss < ss_max; ss++) {
4393 unsigned int eu_cnt;
4394
4395 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4396 /* skip disabled subslice */
4397 continue;
4398
4399 eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
4400 eu_mask[ss % 2]);
4401 sseu->eu_total += eu_cnt;
4402 sseu->eu_per_subslice = max_t(unsigned int,
4403 sseu->eu_per_subslice,
4404 eu_cnt);
4405 }
4406 }
4407}
4408
David Weinehall36cdd012016-08-22 13:59:31 +03004409static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004410 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004411{
Jeff McGee1c046bc2015-04-03 18:13:18 -07004412 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07004413 int s, ss;
4414 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
4415
Jeff McGee1c046bc2015-04-03 18:13:18 -07004416 /* BXT has a single slice and at most 3 subslices. */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004417 if (IS_GEN9_LP(dev_priv)) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07004418 s_max = 1;
4419 ss_max = 3;
4420 }
4421
4422 for (s = 0; s < s_max; s++) {
4423 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
4424 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
4425 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
4426 }
4427
Jeff McGee5d395252015-04-03 18:13:17 -07004428 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4429 GEN9_PGCTL_SSA_EU19_ACK |
4430 GEN9_PGCTL_SSA_EU210_ACK |
4431 GEN9_PGCTL_SSA_EU311_ACK;
4432 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4433 GEN9_PGCTL_SSB_EU19_ACK |
4434 GEN9_PGCTL_SSB_EU210_ACK |
4435 GEN9_PGCTL_SSB_EU311_ACK;
4436
4437 for (s = 0; s < s_max; s++) {
4438 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4439 /* skip disabled slice */
4440 continue;
4441
Imre Deakf08a0c92016-08-31 19:13:04 +03004442 sseu->slice_mask |= BIT(s);
Jeff McGee1c046bc2015-04-03 18:13:18 -07004443
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07004444 if (IS_GEN9_BC(dev_priv))
Imre Deak57ec1712016-08-31 19:13:05 +03004445 sseu->subslice_mask =
4446 INTEL_INFO(dev_priv)->sseu.subslice_mask;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004447
Jeff McGee5d395252015-04-03 18:13:17 -07004448 for (ss = 0; ss < ss_max; ss++) {
4449 unsigned int eu_cnt;
4450
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004451 if (IS_GEN9_LP(dev_priv)) {
Imre Deak57ec1712016-08-31 19:13:05 +03004452 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4453 /* skip disabled subslice */
4454 continue;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004455
Imre Deak57ec1712016-08-31 19:13:05 +03004456 sseu->subslice_mask |= BIT(ss);
4457 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07004458
Jeff McGee5d395252015-04-03 18:13:17 -07004459 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
4460 eu_mask[ss%2]);
Imre Deak915490d2016-08-31 19:13:01 +03004461 sseu->eu_total += eu_cnt;
4462 sseu->eu_per_subslice = max_t(unsigned int,
4463 sseu->eu_per_subslice,
4464 eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004465 }
4466 }
4467}
4468
David Weinehall36cdd012016-08-22 13:59:31 +03004469static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004470 struct sseu_dev_info *sseu)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004471{
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004472 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
David Weinehall36cdd012016-08-22 13:59:31 +03004473 int s;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004474
Imre Deakf08a0c92016-08-31 19:13:04 +03004475 sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004476
Imre Deakf08a0c92016-08-31 19:13:04 +03004477 if (sseu->slice_mask) {
Imre Deak57ec1712016-08-31 19:13:05 +03004478 sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
Imre Deak43b67992016-08-31 19:13:02 +03004479 sseu->eu_per_subslice =
4480 INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
Imre Deak57ec1712016-08-31 19:13:05 +03004481 sseu->eu_total = sseu->eu_per_subslice *
4482 sseu_subslice_total(sseu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004483
4484 /* subtract fused off EU(s) from enabled slice(s) */
Imre Deak795b38b2016-08-31 19:13:07 +03004485 for (s = 0; s < fls(sseu->slice_mask); s++) {
Imre Deak43b67992016-08-31 19:13:02 +03004486 u8 subslice_7eu =
4487 INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004488
Imre Deak915490d2016-08-31 19:13:01 +03004489 sseu->eu_total -= hweight8(subslice_7eu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004490 }
4491 }
4492}
4493
Imre Deak615d8902016-08-31 19:13:03 +03004494static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
4495 const struct sseu_dev_info *sseu)
4496{
4497 struct drm_i915_private *dev_priv = node_to_i915(m->private);
4498 const char *type = is_available_info ? "Available" : "Enabled";
4499
Imre Deakc67ba532016-08-31 19:13:06 +03004500 seq_printf(m, " %s Slice Mask: %04x\n", type,
4501 sseu->slice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004502 seq_printf(m, " %s Slice Total: %u\n", type,
Imre Deakf08a0c92016-08-31 19:13:04 +03004503 hweight8(sseu->slice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004504 seq_printf(m, " %s Subslice Total: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004505 sseu_subslice_total(sseu));
Imre Deakc67ba532016-08-31 19:13:06 +03004506 seq_printf(m, " %s Subslice Mask: %04x\n", type,
4507 sseu->subslice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004508 seq_printf(m, " %s Subslice Per Slice: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004509 hweight8(sseu->subslice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004510 seq_printf(m, " %s EU Total: %u\n", type,
4511 sseu->eu_total);
4512 seq_printf(m, " %s EU Per Subslice: %u\n", type,
4513 sseu->eu_per_subslice);
4514
4515 if (!is_available_info)
4516 return;
4517
4518 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
4519 if (HAS_POOLED_EU(dev_priv))
4520 seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
4521
4522 seq_printf(m, " Has Slice Power Gating: %s\n",
4523 yesno(sseu->has_slice_pg));
4524 seq_printf(m, " Has Subslice Power Gating: %s\n",
4525 yesno(sseu->has_subslice_pg));
4526 seq_printf(m, " Has EU Power Gating: %s\n",
4527 yesno(sseu->has_eu_pg));
4528}
4529
Jeff McGee38732182015-02-13 10:27:54 -06004530static int i915_sseu_status(struct seq_file *m, void *unused)
4531{
David Weinehall36cdd012016-08-22 13:59:31 +03004532 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak915490d2016-08-31 19:13:01 +03004533 struct sseu_dev_info sseu;
Jeff McGee38732182015-02-13 10:27:54 -06004534
David Weinehall36cdd012016-08-22 13:59:31 +03004535 if (INTEL_GEN(dev_priv) < 8)
Jeff McGee38732182015-02-13 10:27:54 -06004536 return -ENODEV;
4537
4538 seq_puts(m, "SSEU Device Info\n");
Imre Deak615d8902016-08-31 19:13:03 +03004539 i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
Jeff McGee38732182015-02-13 10:27:54 -06004540
Jeff McGee7f992ab2015-02-13 10:27:55 -06004541 seq_puts(m, "SSEU Device Status\n");
Imre Deak915490d2016-08-31 19:13:01 +03004542 memset(&sseu, 0, sizeof(sseu));
David Weinehall238010e2016-08-01 17:33:27 +03004543
4544 intel_runtime_pm_get(dev_priv);
4545
David Weinehall36cdd012016-08-22 13:59:31 +03004546 if (IS_CHERRYVIEW(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004547 cherryview_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03004548 } else if (IS_BROADWELL(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004549 broadwell_sseu_device_status(dev_priv, &sseu);
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07004550 } else if (IS_GEN9(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004551 gen9_sseu_device_status(dev_priv, &sseu);
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07004552 } else if (INTEL_GEN(dev_priv) >= 10) {
4553 gen10_sseu_device_status(dev_priv, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004554 }
David Weinehall238010e2016-08-01 17:33:27 +03004555
4556 intel_runtime_pm_put(dev_priv);
4557
Imre Deak615d8902016-08-31 19:13:03 +03004558 i915_print_sseu_info(m, false, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004559
Jeff McGee38732182015-02-13 10:27:54 -06004560 return 0;
4561}
4562
Ben Widawsky6d794d42011-04-25 11:25:56 -07004563static int i915_forcewake_open(struct inode *inode, struct file *file)
4564{
Chris Wilsond7a133d2017-09-07 14:44:41 +01004565 struct drm_i915_private *i915 = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004566
Chris Wilsond7a133d2017-09-07 14:44:41 +01004567 if (INTEL_GEN(i915) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004568 return 0;
4569
Chris Wilsond7a133d2017-09-07 14:44:41 +01004570 intel_runtime_pm_get(i915);
4571 intel_uncore_forcewake_user_get(i915);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004572
4573 return 0;
4574}
4575
Ben Widawskyc43b5632012-04-16 14:07:40 -07004576static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004577{
Chris Wilsond7a133d2017-09-07 14:44:41 +01004578 struct drm_i915_private *i915 = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004579
Chris Wilsond7a133d2017-09-07 14:44:41 +01004580 if (INTEL_GEN(i915) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004581 return 0;
4582
Chris Wilsond7a133d2017-09-07 14:44:41 +01004583 intel_uncore_forcewake_user_put(i915);
4584 intel_runtime_pm_put(i915);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004585
4586 return 0;
4587}
4588
4589static const struct file_operations i915_forcewake_fops = {
4590 .owner = THIS_MODULE,
4591 .open = i915_forcewake_open,
4592 .release = i915_forcewake_release,
4593};
4594
Lyude317eaa92017-02-03 21:18:25 -05004595static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
4596{
4597 struct drm_i915_private *dev_priv = m->private;
4598 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4599
4600 seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
4601 seq_printf(m, "Detected: %s\n",
4602 yesno(delayed_work_pending(&hotplug->reenable_work)));
4603
4604 return 0;
4605}
4606
4607static ssize_t i915_hpd_storm_ctl_write(struct file *file,
4608 const char __user *ubuf, size_t len,
4609 loff_t *offp)
4610{
4611 struct seq_file *m = file->private_data;
4612 struct drm_i915_private *dev_priv = m->private;
4613 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4614 unsigned int new_threshold;
4615 int i;
4616 char *newline;
4617 char tmp[16];
4618
4619 if (len >= sizeof(tmp))
4620 return -EINVAL;
4621
4622 if (copy_from_user(tmp, ubuf, len))
4623 return -EFAULT;
4624
4625 tmp[len] = '\0';
4626
4627 /* Strip newline, if any */
4628 newline = strchr(tmp, '\n');
4629 if (newline)
4630 *newline = '\0';
4631
4632 if (strcmp(tmp, "reset") == 0)
4633 new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4634 else if (kstrtouint(tmp, 10, &new_threshold) != 0)
4635 return -EINVAL;
4636
4637 if (new_threshold > 0)
4638 DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
4639 new_threshold);
4640 else
4641 DRM_DEBUG_KMS("Disabling HPD storm detection\n");
4642
4643 spin_lock_irq(&dev_priv->irq_lock);
4644 hotplug->hpd_storm_threshold = new_threshold;
4645 /* Reset the HPD storm stats so we don't accidentally trigger a storm */
4646 for_each_hpd_pin(i)
4647 hotplug->stats[i].count = 0;
4648 spin_unlock_irq(&dev_priv->irq_lock);
4649
4650 /* Re-enable hpd immediately if we were in an irq storm */
4651 flush_delayed_work(&dev_priv->hotplug.reenable_work);
4652
4653 return len;
4654}
4655
4656static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
4657{
4658 return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
4659}
4660
4661static const struct file_operations i915_hpd_storm_ctl_fops = {
4662 .owner = THIS_MODULE,
4663 .open = i915_hpd_storm_ctl_open,
4664 .read = seq_read,
4665 .llseek = seq_lseek,
4666 .release = single_release,
4667 .write = i915_hpd_storm_ctl_write
4668};
4669
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004670static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00004671 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01004672 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00004673 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson6d2b88852013-08-07 18:30:54 +01004674 {"i915_gem_stolen", i915_gem_stolen_list_info },
Ben Gamari20172632009-02-17 20:08:50 -05004675 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00004676 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004677 {"i915_gem_interrupt", i915_interrupt_info, 0},
Brad Volkin493018d2014-12-11 12:13:08 -08004678 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01004679 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01004680 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01004681 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07004682 {"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
Oscar Mateoa8b93702017-05-10 15:04:51 +00004683 {"i915_guc_stage_pool", i915_guc_stage_pool, 0},
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08004684 {"i915_huc_load_status", i915_huc_load_status_info, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05304685 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02004686 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Michel Thierry061d06a2017-06-20 10:57:49 +01004687 {"i915_reset_info", i915_reset_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08004688 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07004689 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004690 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02004691 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08004692 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03004693 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08004694 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01004695 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02004696 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01004697 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07004698 {"i915_context_status", i915_context_status, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02004699 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01004700 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01004701 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07004702 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004703 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004704 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01004705 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01004706 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02004707 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02004708 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08004709 {"i915_display_info", i915_display_info, 0},
Chris Wilson1b365952016-10-04 21:11:31 +01004710 {"i915_engine_info", i915_engine_info, 0},
Chris Wilsonc5418a82017-10-13 21:26:19 +01004711 {"i915_shrinker_info", i915_shrinker_info, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03004712 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10004713 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01004714 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00004715 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06004716 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05304717 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01004718 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004719};
Ben Gamari27c202a2009-07-01 22:26:52 -04004720#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05004721
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004722static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02004723 const char *name;
4724 const struct file_operations *fops;
4725} i915_debugfs_files[] = {
4726 {"i915_wedged", &i915_wedged_fops},
4727 {"i915_max_freq", &i915_max_freq_fops},
4728 {"i915_min_freq", &i915_min_freq_fops},
4729 {"i915_cache_sharing", &i915_cache_sharing_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01004730 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4731 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004732 {"i915_gem_drop_caches", &i915_drop_caches_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004733#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Daniel Vetter34b96742013-07-04 20:49:44 +02004734 {"i915_error_state", &i915_error_state_fops},
Chris Wilson5a4c6f12017-02-14 16:46:11 +00004735 {"i915_gpu_info", &i915_gpu_info_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004736#endif
Daniel Vetter34b96742013-07-04 20:49:44 +02004737 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01004738 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02004739 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4740 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4741 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Ville Syrjälä4127dc42017-06-06 15:44:12 +03004742 {"i915_fbc_false_color", &i915_fbc_false_color_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07004743 {"i915_dp_test_data", &i915_displayport_test_data_fops},
4744 {"i915_dp_test_type", &i915_displayport_test_type_fops},
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05304745 {"i915_dp_test_active", &i915_displayport_test_active_fops},
Lyude317eaa92017-02-03 21:18:25 -05004746 {"i915_guc_log_control", &i915_guc_log_control_fops},
Kumar, Maheshd2d4f392017-08-17 19:15:29 +05304747 {"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4748 {"i915_ipc_status", &i915_ipc_status_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02004749};
4750
Chris Wilson1dac8912016-06-24 14:00:17 +01004751int i915_debugfs_register(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05004752{
Chris Wilson91c8a322016-07-05 10:40:23 +01004753 struct drm_minor *minor = dev_priv->drm.primary;
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004754 struct dentry *ent;
Daniel Vetter34b96742013-07-04 20:49:44 +02004755 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004756
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004757 ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
4758 minor->debugfs_root, to_i915(minor->dev),
4759 &i915_forcewake_fops);
4760 if (!ent)
4761 return -ENOMEM;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004762
Tomeu Vizoso731035f2016-12-12 13:29:48 +01004763 ret = intel_pipe_crc_create(minor);
4764 if (ret)
4765 return ret;
Damien Lespiau07144422013-10-15 18:55:40 +01004766
Daniel Vetter34b96742013-07-04 20:49:44 +02004767 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004768 ent = debugfs_create_file(i915_debugfs_files[i].name,
4769 S_IRUGO | S_IWUSR,
4770 minor->debugfs_root,
4771 to_i915(minor->dev),
Daniel Vetter34b96742013-07-04 20:49:44 +02004772 i915_debugfs_files[i].fops);
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004773 if (!ent)
4774 return -ENOMEM;
Daniel Vetter34b96742013-07-04 20:49:44 +02004775 }
Mika Kuoppala40633212012-12-04 15:12:00 +02004776
Ben Gamari27c202a2009-07-01 22:26:52 -04004777 return drm_debugfs_create_files(i915_debugfs_list,
4778 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05004779 minor->debugfs_root, minor);
4780}
4781
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004782struct dpcd_block {
4783 /* DPCD dump start address. */
4784 unsigned int offset;
4785 /* DPCD dump end address, inclusive. If unset, .size will be used. */
4786 unsigned int end;
4787 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
4788 size_t size;
4789 /* Only valid for eDP. */
4790 bool edp;
4791};
4792
4793static const struct dpcd_block i915_dpcd_debug[] = {
4794 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
4795 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
4796 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
4797 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
4798 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
4799 { .offset = DP_SET_POWER },
4800 { .offset = DP_EDP_DPCD_REV },
4801 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
4802 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
4803 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
4804};
4805
4806static int i915_dpcd_show(struct seq_file *m, void *data)
4807{
4808 struct drm_connector *connector = m->private;
4809 struct intel_dp *intel_dp =
4810 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4811 uint8_t buf[16];
4812 ssize_t err;
4813 int i;
4814
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03004815 if (connector->status != connector_status_connected)
4816 return -ENODEV;
4817
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004818 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
4819 const struct dpcd_block *b = &i915_dpcd_debug[i];
4820 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
4821
4822 if (b->edp &&
4823 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
4824 continue;
4825
4826 /* low tech for now */
4827 if (WARN_ON(size > sizeof(buf)))
4828 continue;
4829
4830 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4831 if (err <= 0) {
4832 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
4833 size, b->offset, err);
4834 continue;
4835 }
4836
4837 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08004838 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004839
4840 return 0;
4841}
4842
4843static int i915_dpcd_open(struct inode *inode, struct file *file)
4844{
4845 return single_open(file, i915_dpcd_show, inode->i_private);
4846}
4847
4848static const struct file_operations i915_dpcd_fops = {
4849 .owner = THIS_MODULE,
4850 .open = i915_dpcd_open,
4851 .read = seq_read,
4852 .llseek = seq_lseek,
4853 .release = single_release,
4854};
4855
David Weinehallecbd6782016-08-23 12:23:56 +03004856static int i915_panel_show(struct seq_file *m, void *data)
4857{
4858 struct drm_connector *connector = m->private;
4859 struct intel_dp *intel_dp =
4860 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4861
4862 if (connector->status != connector_status_connected)
4863 return -ENODEV;
4864
4865 seq_printf(m, "Panel power up delay: %d\n",
4866 intel_dp->panel_power_up_delay);
4867 seq_printf(m, "Panel power down delay: %d\n",
4868 intel_dp->panel_power_down_delay);
4869 seq_printf(m, "Backlight on delay: %d\n",
4870 intel_dp->backlight_on_delay);
4871 seq_printf(m, "Backlight off delay: %d\n",
4872 intel_dp->backlight_off_delay);
4873
4874 return 0;
4875}
4876
4877static int i915_panel_open(struct inode *inode, struct file *file)
4878{
4879 return single_open(file, i915_panel_show, inode->i_private);
4880}
4881
4882static const struct file_operations i915_panel_fops = {
4883 .owner = THIS_MODULE,
4884 .open = i915_panel_open,
4885 .read = seq_read,
4886 .llseek = seq_lseek,
4887 .release = single_release,
4888};
4889
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004890/**
4891 * i915_debugfs_connector_add - add i915 specific connector debugfs files
4892 * @connector: pointer to a registered drm_connector
4893 *
4894 * Cleanup will be done by drm_connector_unregister() through a call to
4895 * drm_debugfs_connector_remove().
4896 *
4897 * Returns 0 on success, negative error codes on error.
4898 */
4899int i915_debugfs_connector_add(struct drm_connector *connector)
4900{
4901 struct dentry *root = connector->debugfs_entry;
4902
4903 /* The connector must have been registered beforehands. */
4904 if (!root)
4905 return -ENODEV;
4906
4907 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
4908 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
David Weinehallecbd6782016-08-23 12:23:56 +03004909 debugfs_create_file("i915_dpcd", S_IRUGO, root,
4910 connector, &i915_dpcd_fops);
4911
4912 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4913 debugfs_create_file("i915_panel_timings", S_IRUGO, root,
4914 connector, &i915_panel_fops);
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004915
4916 return 0;
4917}