blob: f580f0535bb481667c40ccdc7817c2e2a6ae3966 [file] [log] [blame]
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001/*
2 * New driver for Marvell Yukon chipset and SysKonnect Gigabit
3 * Ethernet adapters. Based on earlier sk98lin, e100 and
4 * FreeBSD if_sk drivers.
5 *
6 * This driver intentionally does not support all the features
7 * of the original driver such as link fail-over and link management because
8 * those should be done at higher levels.
9 *
Stephen Hemminger747802a2005-06-27 11:33:16 -070010 * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040011 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070014 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040015 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
Joe Perchesf15063c2010-02-17 15:01:57 +000026#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
27
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020028#include <linux/in.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040029#include <linux/kernel.h>
30#include <linux/module.h>
31#include <linux/moduleparam.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/ethtool.h>
35#include <linux/pci.h>
36#include <linux/if_vlan.h>
37#include <linux/ip.h>
38#include <linux/delay.h>
39#include <linux/crc32.h>
Al Viro40754002005-04-03 09:15:52 +010040#include <linux/dma-mapping.h>
Stephen Hemminger678aa1f2007-10-16 12:15:54 -070041#include <linux/debugfs.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040042#include <linux/sched.h>
Stephen Hemminger678aa1f2007-10-16 12:15:54 -070043#include <linux/seq_file.h>
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -080044#include <linux/mii.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/slab.h>
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -070046#include <linux/dmi.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040047#include <linux/prefetch.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040048#include <asm/irq.h>
49
50#include "skge.h"
51
52#define DRV_NAME "skge"
stephen hemminger5a9d6912011-07-06 19:00:08 +000053#define DRV_VERSION "1.14"
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040054
55#define DEFAULT_TX_RING_SIZE 128
56#define DEFAULT_RX_RING_SIZE 512
57#define MAX_TX_RING_SIZE 1024
Stephen Hemminger9db96472006-06-06 10:11:12 -070058#define TX_LOW_WATER (MAX_SKB_FRAGS + 1)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040059#define MAX_RX_RING_SIZE 4096
Stephen Hemminger19a33d42005-06-27 11:33:15 -070060#define RX_COPY_THRESHOLD 128
61#define RX_BUF_SIZE 1536
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040062#define PHY_RETRIES 1000
63#define ETH_JUMBO_MTU 9000
64#define TX_WATCHDOG (5 * HZ)
65#define NAPI_WEIGHT 64
Stephen Hemminger6abebb52005-07-22 16:26:10 -070066#define BLINK_MS 250
Stephen Hemminger501fb722007-10-16 12:15:51 -070067#define LINK_HZ HZ
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040068
Stephen Hemmingerafa151b2007-10-16 12:15:53 -070069#define SKGE_EEPROM_MAGIC 0x9933aabb
70
71
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040072MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
Stephen Hemminger65ebe632007-01-23 11:38:57 -080073MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040074MODULE_LICENSE("GPL");
75MODULE_VERSION(DRV_VERSION);
76
Joe Perches67777f92010-02-17 15:01:58 +000077static const u32 default_msg = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
78 NETIF_MSG_LINK | NETIF_MSG_IFUP |
79 NETIF_MSG_IFDOWN);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040080
81static int debug = -1; /* defaults above */
82module_param(debug, int, 0);
83MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
84
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000085static DEFINE_PCI_DEVICE_TABLE(skge_id_table) = {
stephen hemminger6f7d32f2011-07-06 19:00:05 +000086 { PCI_DEVICE(PCI_VENDOR_ID_3COM, 0x1700) }, /* 3Com 3C940 */
87 { PCI_DEVICE(PCI_VENDOR_ID_3COM, 0x80EB) }, /* 3Com 3C940B */
stephen hemminger57d6fa32011-07-06 19:00:07 +000088#ifdef CONFIG_SKGE_GENESIS
89 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x4300) }, /* SK-9xx */
90#endif
stephen hemminger6f7d32f2011-07-06 19:00:05 +000091 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x4320) }, /* SK-98xx V2.0 */
92 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) }, /* D-Link DGE-530T (rev.B) */
93 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4c00) }, /* D-Link DGE-530T */
stephen hemmingerc0743042011-07-06 19:00:06 +000094 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302) }, /* D-Link DGE-530T Rev C1 */
stephen hemminger6f7d32f2011-07-06 19:00:05 +000095 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) }, /* Marvell Yukon 88E8001/8003/8010 */
96 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
97 { PCI_DEVICE(PCI_VENDOR_ID_CNET, 0x434E) }, /* CNet PowerG-2000 */
98 { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, 0x1064) }, /* Linksys EG1064 v2 */
99 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015 }, /* Linksys EG1032 v2 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400100 { 0 }
101};
102MODULE_DEVICE_TABLE(pci, skge_id_table);
103
104static int skge_up(struct net_device *dev);
105static int skge_down(struct net_device *dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800106static void skge_phy_reset(struct skge_port *skge);
Stephen Hemminger513f5332006-09-01 15:53:49 -0700107static void skge_tx_clean(struct net_device *dev);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800108static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
109static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400110static void genesis_get_stats(struct skge_port *skge, u64 *data);
111static void yukon_get_stats(struct skge_port *skge, u64 *data);
112static void yukon_init(struct skge_hw *hw, int port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400113static void genesis_mac_init(struct skge_hw *hw, int port);
Stephen Hemminger45bada62005-06-27 11:33:12 -0700114static void genesis_link_up(struct skge_port *skge);
Stephen Hemmingerf80d0322008-11-19 22:01:26 -0800115static void skge_set_multicast(struct net_device *dev);
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -0400116static irqreturn_t skge_intr(int irq, void *dev_id);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400117
Stephen Hemminger7e676d92005-06-27 11:33:13 -0700118/* Avoid conditionals by using array */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400119static const int txqaddr[] = { Q_XA1, Q_XA2 };
120static const int rxqaddr[] = { Q_R1, Q_R2 };
121static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
122static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -0700123static const u32 napimask[] = { IS_R1_F|IS_XA1_F, IS_R2_F|IS_XA2_F };
124static const u32 portmask[] = { IS_PORT_1, IS_PORT_2 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400125
stephen hemminger57d6fa32011-07-06 19:00:07 +0000126static inline bool is_genesis(const struct skge_hw *hw)
127{
128#ifdef CONFIG_SKGE_GENESIS
129 return hw->chip_id == CHIP_ID_GENESIS;
130#else
131 return false;
132#endif
133}
134
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400135static int skge_get_regs_len(struct net_device *dev)
136{
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700137 return 0x4000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400138}
139
140/*
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700141 * Returns copy of whole control register region
142 * Note: skip RAM address register because accessing it will
143 * cause bus hangs!
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400144 */
145static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
146 void *p)
147{
148 const struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400149 const void __iomem *io = skge->hw->regs;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400150
151 regs->version = 1;
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700152 memset(p, 0, regs->len);
153 memcpy_fromio(p, io, B3_RAM_ADDR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400154
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700155 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
156 regs->len - B3_RI_WTO_R1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400157}
158
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800159/* Wake on Lan only supported on Yukon chips with rev 1 or above */
Stephen Hemmingera504e642007-02-02 08:22:53 -0800160static u32 wol_supported(const struct skge_hw *hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400161{
stephen hemminger57d6fa32011-07-06 19:00:07 +0000162 if (is_genesis(hw))
Stephen Hemmingera504e642007-02-02 08:22:53 -0800163 return 0;
Stephen Hemmingerd17ecb22007-05-07 11:01:55 -0700164
165 if (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
166 return 0;
167
168 return WAKE_MAGIC | WAKE_PHY;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800169}
170
Stephen Hemmingera504e642007-02-02 08:22:53 -0800171static void skge_wol_init(struct skge_port *skge)
172{
173 struct skge_hw *hw = skge->hw;
174 int port = skge->port;
Stephen Hemminger692412b2007-04-09 15:32:45 -0700175 u16 ctrl;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800176
Stephen Hemmingera504e642007-02-02 08:22:53 -0800177 skge_write16(hw, B0_CTST, CS_RST_CLR);
178 skge_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
179
Stephen Hemminger692412b2007-04-09 15:32:45 -0700180 /* Turn on Vaux */
181 skge_write8(hw, B0_POWER_CTRL,
182 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
183
184 /* WA code for COMA mode -- clear PHY reset */
185 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
186 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
187 u32 reg = skge_read32(hw, B2_GP_IO);
188 reg |= GP_DIR_9;
189 reg &= ~GP_IO_9;
190 skge_write32(hw, B2_GP_IO, reg);
191 }
192
193 skge_write32(hw, SK_REG(port, GPHY_CTRL),
194 GPC_DIS_SLEEP |
195 GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
196 GPC_ANEG_1 | GPC_RST_SET);
197
198 skge_write32(hw, SK_REG(port, GPHY_CTRL),
199 GPC_DIS_SLEEP |
200 GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
201 GPC_ANEG_1 | GPC_RST_CLR);
202
203 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
Stephen Hemmingera504e642007-02-02 08:22:53 -0800204
205 /* Force to 10/100 skge_reset will re-enable on resume */
Stephen Hemminger692412b2007-04-09 15:32:45 -0700206 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Joe Perches67777f92010-02-17 15:01:58 +0000207 (PHY_AN_100FULL | PHY_AN_100HALF |
208 PHY_AN_10FULL | PHY_AN_10HALF | PHY_AN_CSMA));
Stephen Hemminger692412b2007-04-09 15:32:45 -0700209 /* no 1000 HD/FD */
210 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, 0);
211 gm_phy_write(hw, port, PHY_MARV_CTRL,
212 PHY_CT_RESET | PHY_CT_SPS_LSB | PHY_CT_ANE |
213 PHY_CT_RE_CFG | PHY_CT_DUP_MD);
Stephen Hemmingera504e642007-02-02 08:22:53 -0800214
Stephen Hemmingera504e642007-02-02 08:22:53 -0800215
216 /* Set GMAC to no flow control and auto update for speed/duplex */
217 gma_write16(hw, port, GM_GP_CTRL,
218 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
219 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
220
221 /* Set WOL address */
222 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
223 skge->netdev->dev_addr, ETH_ALEN);
224
225 /* Turn on appropriate WOL control bits */
226 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
227 ctrl = 0;
228 if (skge->wol & WAKE_PHY)
229 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
230 else
231 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
232
233 if (skge->wol & WAKE_MAGIC)
234 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
235 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700236 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800237
238 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
239 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
240
241 /* block receiver */
242 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400243}
244
245static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
246{
247 struct skge_port *skge = netdev_priv(dev);
248
Stephen Hemmingera504e642007-02-02 08:22:53 -0800249 wol->supported = wol_supported(skge->hw);
250 wol->wolopts = skge->wol;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400251}
252
253static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
254{
255 struct skge_port *skge = netdev_priv(dev);
256 struct skge_hw *hw = skge->hw;
257
Joe Perches8e95a202009-12-03 07:58:21 +0000258 if ((wol->wolopts & ~wol_supported(hw)) ||
259 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400260 return -EOPNOTSUPP;
261
Stephen Hemmingera504e642007-02-02 08:22:53 -0800262 skge->wol = wol->wolopts;
Rafael J. Wysocki5177b322008-10-29 14:22:14 -0700263
264 device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
265
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400266 return 0;
267}
268
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800269/* Determine supported/advertised modes based on hardware.
270 * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700271 */
272static u32 skge_supported_modes(const struct skge_hw *hw)
273{
274 u32 supported;
275
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700276 if (hw->copper) {
Joe Perches67777f92010-02-17 15:01:58 +0000277 supported = (SUPPORTED_10baseT_Half |
278 SUPPORTED_10baseT_Full |
279 SUPPORTED_100baseT_Half |
280 SUPPORTED_100baseT_Full |
281 SUPPORTED_1000baseT_Half |
282 SUPPORTED_1000baseT_Full |
283 SUPPORTED_Autoneg |
284 SUPPORTED_TP);
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700285
stephen hemminger57d6fa32011-07-06 19:00:07 +0000286 if (is_genesis(hw))
Joe Perches67777f92010-02-17 15:01:58 +0000287 supported &= ~(SUPPORTED_10baseT_Half |
288 SUPPORTED_10baseT_Full |
289 SUPPORTED_100baseT_Half |
290 SUPPORTED_100baseT_Full);
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700291
292 else if (hw->chip_id == CHIP_ID_YUKON)
293 supported &= ~SUPPORTED_1000baseT_Half;
294 } else
Joe Perches67777f92010-02-17 15:01:58 +0000295 supported = (SUPPORTED_1000baseT_Full |
296 SUPPORTED_1000baseT_Half |
297 SUPPORTED_FIBRE |
298 SUPPORTED_Autoneg);
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700299
300 return supported;
301}
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400302
303static int skge_get_settings(struct net_device *dev,
304 struct ethtool_cmd *ecmd)
305{
306 struct skge_port *skge = netdev_priv(dev);
307 struct skge_hw *hw = skge->hw;
308
309 ecmd->transceiver = XCVR_INTERNAL;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700310 ecmd->supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400311
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700312 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400313 ecmd->port = PORT_TP;
314 ecmd->phy_address = hw->phy_addr;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700315 } else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400316 ecmd->port = PORT_FIBRE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400317
318 ecmd->advertising = skge->advertising;
319 ecmd->autoneg = skge->autoneg;
David Decotigny70739492011-04-27 18:32:40 +0000320 ethtool_cmd_speed_set(ecmd, skge->speed);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400321 ecmd->duplex = skge->duplex;
322 return 0;
323}
324
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400325static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
326{
327 struct skge_port *skge = netdev_priv(dev);
328 const struct skge_hw *hw = skge->hw;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700329 u32 supported = skge_supported_modes(hw);
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000330 int err = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400331
332 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700333 ecmd->advertising = supported;
334 skge->duplex = -1;
335 skge->speed = -1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400336 } else {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700337 u32 setting;
David Decotigny25db0332011-04-27 18:32:39 +0000338 u32 speed = ethtool_cmd_speed(ecmd);
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700339
David Decotigny25db0332011-04-27 18:32:39 +0000340 switch (speed) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400341 case SPEED_1000:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700342 if (ecmd->duplex == DUPLEX_FULL)
343 setting = SUPPORTED_1000baseT_Full;
344 else if (ecmd->duplex == DUPLEX_HALF)
345 setting = SUPPORTED_1000baseT_Half;
346 else
347 return -EINVAL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400348 break;
349 case SPEED_100:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700350 if (ecmd->duplex == DUPLEX_FULL)
351 setting = SUPPORTED_100baseT_Full;
352 else if (ecmd->duplex == DUPLEX_HALF)
353 setting = SUPPORTED_100baseT_Half;
354 else
355 return -EINVAL;
356 break;
357
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400358 case SPEED_10:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700359 if (ecmd->duplex == DUPLEX_FULL)
360 setting = SUPPORTED_10baseT_Full;
361 else if (ecmd->duplex == DUPLEX_HALF)
362 setting = SUPPORTED_10baseT_Half;
363 else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400364 return -EINVAL;
365 break;
366 default:
367 return -EINVAL;
368 }
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700369
370 if ((setting & supported) == 0)
371 return -EINVAL;
372
David Decotigny25db0332011-04-27 18:32:39 +0000373 skge->speed = speed;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700374 skge->duplex = ecmd->duplex;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400375 }
376
377 skge->autoneg = ecmd->autoneg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400378 skge->advertising = ecmd->advertising;
379
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000380 if (netif_running(dev)) {
381 skge_down(dev);
382 err = skge_up(dev);
383 if (err) {
384 dev_close(dev);
385 return err;
386 }
387 }
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800388
Joe Perches67777f92010-02-17 15:01:58 +0000389 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400390}
391
392static void skge_get_drvinfo(struct net_device *dev,
393 struct ethtool_drvinfo *info)
394{
395 struct skge_port *skge = netdev_priv(dev);
396
Rick Jones68aad782011-11-07 13:29:27 +0000397 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
398 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
Rick Jones68aad782011-11-07 13:29:27 +0000399 strlcpy(info->bus_info, pci_name(skge->hw->pdev),
400 sizeof(info->bus_info));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400401}
402
403static const struct skge_stat {
404 char name[ETH_GSTRING_LEN];
405 u16 xmac_offset;
406 u16 gma_offset;
407} skge_stats[] = {
408 { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
409 { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
410
411 { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
412 { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
413 { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
414 { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
415 { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
416 { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
417 { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
418 { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
419
420 { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
421 { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
422 { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
423 { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
424 { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
425 { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
426
427 { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
428 { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
429 { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
430 { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
431 { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
432};
433
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700434static int skge_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400435{
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700436 switch (sset) {
437 case ETH_SS_STATS:
438 return ARRAY_SIZE(skge_stats);
439 default:
440 return -EOPNOTSUPP;
441 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400442}
443
444static void skge_get_ethtool_stats(struct net_device *dev,
445 struct ethtool_stats *stats, u64 *data)
446{
447 struct skge_port *skge = netdev_priv(dev);
448
stephen hemminger57d6fa32011-07-06 19:00:07 +0000449 if (is_genesis(skge->hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400450 genesis_get_stats(skge, data);
451 else
452 yukon_get_stats(skge, data);
453}
454
455/* Use hardware MIB variables for critical path statistics and
456 * transmit feedback not reported at interrupt.
457 * Other errors are accounted for in interrupt handler.
458 */
459static struct net_device_stats *skge_get_stats(struct net_device *dev)
460{
461 struct skge_port *skge = netdev_priv(dev);
462 u64 data[ARRAY_SIZE(skge_stats)];
463
stephen hemminger57d6fa32011-07-06 19:00:07 +0000464 if (is_genesis(skge->hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400465 genesis_get_stats(skge, data);
466 else
467 yukon_get_stats(skge, data);
468
Stephen Hemmingerda007722007-10-16 12:15:52 -0700469 dev->stats.tx_bytes = data[0];
470 dev->stats.rx_bytes = data[1];
471 dev->stats.tx_packets = data[2] + data[4] + data[6];
472 dev->stats.rx_packets = data[3] + data[5] + data[7];
473 dev->stats.multicast = data[3] + data[5];
474 dev->stats.collisions = data[10];
475 dev->stats.tx_aborted_errors = data[12];
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400476
Stephen Hemmingerda007722007-10-16 12:15:52 -0700477 return &dev->stats;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400478}
479
480static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
481{
482 int i;
483
Stephen Hemminger95566062005-06-27 11:33:02 -0700484 switch (stringset) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400485 case ETH_SS_STATS:
486 for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
487 memcpy(data + i * ETH_GSTRING_LEN,
488 skge_stats[i].name, ETH_GSTRING_LEN);
489 break;
490 }
491}
492
493static void skge_get_ring_param(struct net_device *dev,
494 struct ethtool_ringparam *p)
495{
496 struct skge_port *skge = netdev_priv(dev);
497
498 p->rx_max_pending = MAX_RX_RING_SIZE;
499 p->tx_max_pending = MAX_TX_RING_SIZE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400500
501 p->rx_pending = skge->rx_ring.count;
502 p->tx_pending = skge->tx_ring.count;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400503}
504
505static int skge_set_ring_param(struct net_device *dev,
506 struct ethtool_ringparam *p)
507{
508 struct skge_port *skge = netdev_priv(dev);
Wang Chene824b3e2008-09-26 16:20:32 +0800509 int err = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400510
511 if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
Stephen Hemminger9db96472006-06-06 10:11:12 -0700512 p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400513 return -EINVAL;
514
515 skge->rx_ring.count = p->rx_pending;
516 skge->tx_ring.count = p->tx_pending;
517
518 if (netif_running(dev)) {
519 skge_down(dev);
Stephen Hemminger3b8bb472005-12-14 15:47:48 -0800520 err = skge_up(dev);
521 if (err)
522 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400523 }
524
Wang Chene824b3e2008-09-26 16:20:32 +0800525 return err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400526}
527
528static u32 skge_get_msglevel(struct net_device *netdev)
529{
530 struct skge_port *skge = netdev_priv(netdev);
531 return skge->msg_enable;
532}
533
534static void skge_set_msglevel(struct net_device *netdev, u32 value)
535{
536 struct skge_port *skge = netdev_priv(netdev);
537 skge->msg_enable = value;
538}
539
540static int skge_nway_reset(struct net_device *dev)
541{
542 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400543
544 if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
545 return -EINVAL;
546
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800547 skge_phy_reset(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400548 return 0;
549}
550
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400551static void skge_get_pauseparam(struct net_device *dev,
552 struct ethtool_pauseparam *ecmd)
553{
554 struct skge_port *skge = netdev_priv(dev);
555
Joe Perches8e95a202009-12-03 07:58:21 +0000556 ecmd->rx_pause = ((skge->flow_control == FLOW_MODE_SYMMETRIC) ||
557 (skge->flow_control == FLOW_MODE_SYM_OR_REM));
558 ecmd->tx_pause = (ecmd->rx_pause ||
559 (skge->flow_control == FLOW_MODE_LOC_SEND));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400560
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700561 ecmd->autoneg = ecmd->rx_pause || ecmd->tx_pause;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400562}
563
564static int skge_set_pauseparam(struct net_device *dev,
565 struct ethtool_pauseparam *ecmd)
566{
567 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700568 struct ethtool_pauseparam old;
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000569 int err = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400570
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700571 skge_get_pauseparam(dev, &old);
572
573 if (ecmd->autoneg != old.autoneg)
574 skge->flow_control = ecmd->autoneg ? FLOW_MODE_NONE : FLOW_MODE_SYMMETRIC;
575 else {
576 if (ecmd->rx_pause && ecmd->tx_pause)
577 skge->flow_control = FLOW_MODE_SYMMETRIC;
578 else if (ecmd->rx_pause && !ecmd->tx_pause)
579 skge->flow_control = FLOW_MODE_SYM_OR_REM;
580 else if (!ecmd->rx_pause && ecmd->tx_pause)
581 skge->flow_control = FLOW_MODE_LOC_SEND;
582 else
583 skge->flow_control = FLOW_MODE_NONE;
584 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400585
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000586 if (netif_running(dev)) {
587 skge_down(dev);
588 err = skge_up(dev);
589 if (err) {
590 dev_close(dev);
591 return err;
592 }
593 }
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700594
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400595 return 0;
596}
597
598/* Chip internal frequency for clock calculations */
599static inline u32 hwkhz(const struct skge_hw *hw)
600{
stephen hemminger57d6fa32011-07-06 19:00:07 +0000601 return is_genesis(hw) ? 53125 : 78125;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400602}
603
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800604/* Chip HZ to microseconds */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400605static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
606{
607 return (ticks * 1000) / hwkhz(hw);
608}
609
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800610/* Microseconds to chip HZ */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400611static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
612{
613 return hwkhz(hw) * usec / 1000;
614}
615
616static int skge_get_coalesce(struct net_device *dev,
617 struct ethtool_coalesce *ecmd)
618{
619 struct skge_port *skge = netdev_priv(dev);
620 struct skge_hw *hw = skge->hw;
621 int port = skge->port;
622
623 ecmd->rx_coalesce_usecs = 0;
624 ecmd->tx_coalesce_usecs = 0;
625
626 if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
627 u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
628 u32 msk = skge_read32(hw, B2_IRQM_MSK);
629
630 if (msk & rxirqmask[port])
631 ecmd->rx_coalesce_usecs = delay;
632 if (msk & txirqmask[port])
633 ecmd->tx_coalesce_usecs = delay;
634 }
635
636 return 0;
637}
638
639/* Note: interrupt timer is per board, but can turn on/off per port */
640static int skge_set_coalesce(struct net_device *dev,
641 struct ethtool_coalesce *ecmd)
642{
643 struct skge_port *skge = netdev_priv(dev);
644 struct skge_hw *hw = skge->hw;
645 int port = skge->port;
646 u32 msk = skge_read32(hw, B2_IRQM_MSK);
647 u32 delay = 25;
648
649 if (ecmd->rx_coalesce_usecs == 0)
650 msk &= ~rxirqmask[port];
651 else if (ecmd->rx_coalesce_usecs < 25 ||
652 ecmd->rx_coalesce_usecs > 33333)
653 return -EINVAL;
654 else {
655 msk |= rxirqmask[port];
656 delay = ecmd->rx_coalesce_usecs;
657 }
658
659 if (ecmd->tx_coalesce_usecs == 0)
660 msk &= ~txirqmask[port];
661 else if (ecmd->tx_coalesce_usecs < 25 ||
662 ecmd->tx_coalesce_usecs > 33333)
663 return -EINVAL;
664 else {
665 msk |= txirqmask[port];
666 delay = min(delay, ecmd->rx_coalesce_usecs);
667 }
668
669 skge_write32(hw, B2_IRQM_MSK, msk);
670 if (msk == 0)
671 skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
672 else {
673 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
674 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
675 }
676 return 0;
677}
678
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700679enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
680static void skge_led(struct skge_port *skge, enum led_mode mode)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400681{
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400682 struct skge_hw *hw = skge->hw;
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700683 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400684
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700685 spin_lock_bh(&hw->phy_lock);
stephen hemminger57d6fa32011-07-06 19:00:07 +0000686 if (is_genesis(hw)) {
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700687 switch (mode) {
688 case LED_MODE_OFF:
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700689 if (hw->phy_type == SK_PHY_BCOM)
690 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
691 else {
692 skge_write32(hw, SK_REG(port, TX_LED_VAL), 0);
693 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_T_OFF);
694 }
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700695 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
696 skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
697 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
698 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400699
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700700 case LED_MODE_ON:
701 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
702 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
703
704 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
705 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
706
707 break;
708
709 case LED_MODE_TST:
710 skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
711 skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
712 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
713
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700714 if (hw->phy_type == SK_PHY_BCOM)
715 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
716 else {
717 skge_write8(hw, SK_REG(port, TX_LED_TST), LED_T_ON);
718 skge_write32(hw, SK_REG(port, TX_LED_VAL), 100);
719 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
720 }
721
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700722 }
723 } else {
724 switch (mode) {
725 case LED_MODE_OFF:
726 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
727 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
728 PHY_M_LED_MO_DUP(MO_LED_OFF) |
729 PHY_M_LED_MO_10(MO_LED_OFF) |
730 PHY_M_LED_MO_100(MO_LED_OFF) |
731 PHY_M_LED_MO_1000(MO_LED_OFF) |
732 PHY_M_LED_MO_RX(MO_LED_OFF));
733 break;
734 case LED_MODE_ON:
735 gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
736 PHY_M_LED_PULS_DUR(PULS_170MS) |
737 PHY_M_LED_BLINK_RT(BLINK_84MS) |
738 PHY_M_LEDC_TX_CTRL |
739 PHY_M_LEDC_DP_CTRL);
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700740
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700741 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
742 PHY_M_LED_MO_RX(MO_LED_OFF) |
743 (skge->speed == SPEED_100 ?
744 PHY_M_LED_MO_100(MO_LED_ON) : 0));
745 break;
746 case LED_MODE_TST:
747 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
748 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
749 PHY_M_LED_MO_DUP(MO_LED_ON) |
750 PHY_M_LED_MO_10(MO_LED_ON) |
751 PHY_M_LED_MO_100(MO_LED_ON) |
752 PHY_M_LED_MO_1000(MO_LED_ON) |
753 PHY_M_LED_MO_RX(MO_LED_ON));
754 }
755 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700756 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400757}
758
759/* blink LED's for finding board */
stephen hemmingera5b9f412011-04-04 08:43:42 +0000760static int skge_set_phys_id(struct net_device *dev,
761 enum ethtool_phys_id_state state)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400762{
763 struct skge_port *skge = netdev_priv(dev);
764
stephen hemmingera5b9f412011-04-04 08:43:42 +0000765 switch (state) {
766 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +0000767 return 2; /* cycle on/off twice per second */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400768
stephen hemmingera5b9f412011-04-04 08:43:42 +0000769 case ETHTOOL_ID_ON:
770 skge_led(skge, LED_MODE_TST);
771 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400772
stephen hemmingera5b9f412011-04-04 08:43:42 +0000773 case ETHTOOL_ID_OFF:
774 skge_led(skge, LED_MODE_OFF);
775 break;
776
777 case ETHTOOL_ID_INACTIVE:
778 /* back to regular LED state */
779 skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700780 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400781
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400782 return 0;
783}
784
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700785static int skge_get_eeprom_len(struct net_device *dev)
786{
787 struct skge_port *skge = netdev_priv(dev);
788 u32 reg2;
789
790 pci_read_config_dword(skge->hw->pdev, PCI_DEV_REG2, &reg2);
Joe Perches67777f92010-02-17 15:01:58 +0000791 return 1 << (((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700792}
793
794static u32 skge_vpd_read(struct pci_dev *pdev, int cap, u16 offset)
795{
796 u32 val;
797
798 pci_write_config_word(pdev, cap + PCI_VPD_ADDR, offset);
799
800 do {
801 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
802 } while (!(offset & PCI_VPD_ADDR_F));
803
804 pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &val);
805 return val;
806}
807
808static void skge_vpd_write(struct pci_dev *pdev, int cap, u16 offset, u32 val)
809{
810 pci_write_config_dword(pdev, cap + PCI_VPD_DATA, val);
811 pci_write_config_word(pdev, cap + PCI_VPD_ADDR,
812 offset | PCI_VPD_ADDR_F);
813
814 do {
815 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
816 } while (offset & PCI_VPD_ADDR_F);
817}
818
819static int skge_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
820 u8 *data)
821{
822 struct skge_port *skge = netdev_priv(dev);
823 struct pci_dev *pdev = skge->hw->pdev;
824 int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
825 int length = eeprom->len;
826 u16 offset = eeprom->offset;
827
828 if (!cap)
829 return -EINVAL;
830
831 eeprom->magic = SKGE_EEPROM_MAGIC;
832
833 while (length > 0) {
834 u32 val = skge_vpd_read(pdev, cap, offset);
835 int n = min_t(int, length, sizeof(val));
836
837 memcpy(data, &val, n);
838 length -= n;
839 data += n;
840 offset += n;
841 }
842 return 0;
843}
844
845static int skge_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
846 u8 *data)
847{
848 struct skge_port *skge = netdev_priv(dev);
849 struct pci_dev *pdev = skge->hw->pdev;
850 int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
851 int length = eeprom->len;
852 u16 offset = eeprom->offset;
853
854 if (!cap)
855 return -EINVAL;
856
857 if (eeprom->magic != SKGE_EEPROM_MAGIC)
858 return -EINVAL;
859
860 while (length > 0) {
861 u32 val;
862 int n = min_t(int, length, sizeof(val));
863
864 if (n < sizeof(val))
865 val = skge_vpd_read(pdev, cap, offset);
866 memcpy(&val, data, n);
867
868 skge_vpd_write(pdev, cap, offset, val);
869
870 length -= n;
871 data += n;
872 offset += n;
873 }
874 return 0;
875}
876
Jeff Garzik7282d492006-09-13 14:30:00 -0400877static const struct ethtool_ops skge_ethtool_ops = {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400878 .get_settings = skge_get_settings,
879 .set_settings = skge_set_settings,
880 .get_drvinfo = skge_get_drvinfo,
881 .get_regs_len = skge_get_regs_len,
882 .get_regs = skge_get_regs,
883 .get_wol = skge_get_wol,
884 .set_wol = skge_set_wol,
885 .get_msglevel = skge_get_msglevel,
886 .set_msglevel = skge_set_msglevel,
887 .nway_reset = skge_nway_reset,
888 .get_link = ethtool_op_get_link,
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700889 .get_eeprom_len = skge_get_eeprom_len,
890 .get_eeprom = skge_get_eeprom,
891 .set_eeprom = skge_set_eeprom,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400892 .get_ringparam = skge_get_ring_param,
893 .set_ringparam = skge_set_ring_param,
894 .get_pauseparam = skge_get_pauseparam,
895 .set_pauseparam = skge_set_pauseparam,
896 .get_coalesce = skge_get_coalesce,
897 .set_coalesce = skge_set_coalesce,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400898 .get_strings = skge_get_strings,
stephen hemmingera5b9f412011-04-04 08:43:42 +0000899 .set_phys_id = skge_set_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700900 .get_sset_count = skge_get_sset_count,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400901 .get_ethtool_stats = skge_get_ethtool_stats,
902};
903
904/*
905 * Allocate ring elements and chain them together
906 * One-to-one association of board descriptors with ring elements
907 */
Stephen Hemmingerc3da1442006-03-21 10:57:01 -0800908static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400909{
910 struct skge_tx_desc *d;
911 struct skge_element *e;
912 int i;
913
Robert P. J. Daycd861282006-12-13 00:34:52 -0800914 ring->start = kcalloc(ring->count, sizeof(*e), GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400915 if (!ring->start)
916 return -ENOMEM;
917
918 for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
919 e->desc = d;
920 if (i == ring->count - 1) {
921 e->next = ring->start;
922 d->next_offset = base;
923 } else {
924 e->next = e + 1;
925 d->next_offset = base + (i+1) * sizeof(*d);
926 }
927 }
928 ring->to_use = ring->to_clean = ring->start;
929
930 return 0;
931}
932
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700933/* Allocate and setup a new buffer for receiving */
934static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
935 struct sk_buff *skb, unsigned int bufsize)
936{
937 struct skge_rx_desc *rd = e->desc;
938 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400939
940 map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
941 PCI_DMA_FROMDEVICE);
942
943 rd->dma_lo = map;
944 rd->dma_hi = map >> 32;
945 e->skb = skb;
946 rd->csum1_start = ETH_HLEN;
947 rd->csum2_start = ETH_HLEN;
948 rd->csum1 = 0;
949 rd->csum2 = 0;
950
951 wmb();
952
953 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +0000954 dma_unmap_addr_set(e, mapaddr, map);
955 dma_unmap_len_set(e, maplen, bufsize);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400956}
957
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700958/* Resume receiving using existing skb,
959 * Note: DMA address is not changed by chip.
960 * MTU not changed while receiver active.
961 */
Stephen Hemminger5a011442006-03-23 11:07:25 -0800962static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700963{
964 struct skge_rx_desc *rd = e->desc;
965
966 rd->csum2 = 0;
967 rd->csum2_start = ETH_HLEN;
968
969 wmb();
970
971 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
972}
973
974
975/* Free all buffers in receive ring, assumes receiver stopped */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400976static void skge_rx_clean(struct skge_port *skge)
977{
978 struct skge_hw *hw = skge->hw;
979 struct skge_ring *ring = &skge->rx_ring;
980 struct skge_element *e;
981
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700982 e = ring->start;
983 do {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400984 struct skge_rx_desc *rd = e->desc;
985 rd->control = 0;
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700986 if (e->skb) {
987 pci_unmap_single(hw->pdev,
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +0000988 dma_unmap_addr(e, mapaddr),
989 dma_unmap_len(e, maplen),
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700990 PCI_DMA_FROMDEVICE);
991 dev_kfree_skb(e->skb);
992 e->skb = NULL;
993 }
994 } while ((e = e->next) != ring->start);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400995}
996
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700997
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400998/* Allocate buffers for receive ring
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700999 * For receive: to_clean is next received frame.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001000 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001001static int skge_rx_fill(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001002{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001003 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001004 struct skge_ring *ring = &skge->rx_ring;
1005 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001006
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001007 e = ring->start;
1008 do {
Stephen Hemminger383181a2005-09-19 15:37:16 -07001009 struct sk_buff *skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001010
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001011 skb = __netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN,
1012 GFP_KERNEL);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001013 if (!skb)
1014 return -ENOMEM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001015
Stephen Hemminger383181a2005-09-19 15:37:16 -07001016 skb_reserve(skb, NET_IP_ALIGN);
1017 skge_rx_setup(skge, e, skb, skge->rx_buf_size);
Joe Perches67777f92010-02-17 15:01:58 +00001018 } while ((e = e->next) != ring->start);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001019
1020 ring->to_clean = ring->start;
1021 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001022}
1023
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001024static const char *skge_pause(enum pause_status status)
1025{
Joe Perches67777f92010-02-17 15:01:58 +00001026 switch (status) {
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001027 case FLOW_STAT_NONE:
1028 return "none";
1029 case FLOW_STAT_REM_SEND:
1030 return "rx only";
1031 case FLOW_STAT_LOC_SEND:
1032 return "tx_only";
1033 case FLOW_STAT_SYMMETRIC: /* Both station may send PAUSE */
1034 return "both";
1035 default:
1036 return "indeterminated";
1037 }
1038}
1039
1040
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001041static void skge_link_up(struct skge_port *skge)
1042{
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001043 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -07001044 LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
1045
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001046 netif_carrier_on(skge->netdev);
Stephen Hemminger29b4e882006-03-23 11:07:28 -08001047 netif_wake_queue(skge->netdev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001048
Joe Perchesd7072042010-02-09 11:49:53 +00001049 netif_info(skge, link, skge->netdev,
1050 "Link is up at %d Mbps, %s duplex, flow control %s\n",
1051 skge->speed,
1052 skge->duplex == DUPLEX_FULL ? "full" : "half",
1053 skge_pause(skge->flow_status));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001054}
1055
1056static void skge_link_down(struct skge_port *skge)
1057{
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -07001058 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001059 netif_carrier_off(skge->netdev);
1060 netif_stop_queue(skge->netdev);
1061
Joe Perchesd7072042010-02-09 11:49:53 +00001062 netif_info(skge, link, skge->netdev, "Link is down\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001063}
1064
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001065static void xm_link_down(struct skge_hw *hw, int port)
1066{
1067 struct net_device *dev = hw->dev[port];
1068 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001069
Stephen Hemminger501fb722007-10-16 12:15:51 -07001070 xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001071
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001072 if (netif_carrier_ok(dev))
1073 skge_link_down(skge);
1074}
1075
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001076static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001077{
1078 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001079
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001080 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemminger07811912006-02-22 10:28:34 -08001081 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001082
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001083 if (hw->phy_type == SK_PHY_XMAC)
1084 goto ready;
1085
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001086 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001087 if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001088 goto ready;
Stephen Hemminger07811912006-02-22 10:28:34 -08001089 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001090 }
1091
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001092 return -ETIMEDOUT;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001093 ready:
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001094 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001095
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001096 return 0;
1097}
1098
1099static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
1100{
1101 u16 v = 0;
1102 if (__xm_phy_read(hw, port, reg, &v))
Joe Perchesf15063c2010-02-17 15:01:57 +00001103 pr_warning("%s: phy read timed out\n", hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001104 return v;
1105}
1106
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001107static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001108{
1109 int i;
1110
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001111 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001112 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001113 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001114 goto ready;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001115 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001116 }
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001117 return -EIO;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001118
1119 ready:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001120 xm_write16(hw, port, XM_PHY_DATA, val);
Stephen Hemminger07811912006-02-22 10:28:34 -08001121 for (i = 0; i < PHY_RETRIES; i++) {
1122 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
1123 return 0;
1124 udelay(1);
1125 }
1126 return -ETIMEDOUT;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001127}
1128
1129static void genesis_init(struct skge_hw *hw)
1130{
1131 /* set blink source counter */
1132 skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
1133 skge_write8(hw, B2_BSC_CTRL, BSC_START);
1134
1135 /* configure mac arbiter */
1136 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1137
1138 /* configure mac arbiter timeout values */
1139 skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
1140 skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
1141 skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
1142 skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
1143
1144 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1145 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1146 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1147 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1148
1149 /* configure packet arbiter timeout */
1150 skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
1151 skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
1152 skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
1153 skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
1154 skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
1155}
1156
1157static void genesis_reset(struct skge_hw *hw, int port)
1158{
Joe Perchesb6bc7652010-12-21 02:16:08 -08001159 static const u8 zero[8] = { 0 };
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001160 u32 reg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001161
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001162 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
1163
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001164 /* reset the statistics module */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001165 xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001166 xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001167 xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
1168 xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
1169 xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001170
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001171 /* disable Broadcom PHY IRQ */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001172 if (hw->phy_type == SK_PHY_BCOM)
1173 xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001174
Stephen Hemminger45bada62005-06-27 11:33:12 -07001175 xm_outhash(hw, port, XM_HSM, zero);
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001176
1177 /* Flush TX and RX fifo */
1178 reg = xm_read32(hw, port, XM_MODE);
1179 xm_write32(hw, port, XM_MODE, reg | XM_MD_FTF);
1180 xm_write32(hw, port, XM_MODE, reg | XM_MD_FRF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001181}
1182
Stephen Hemminger45bada62005-06-27 11:33:12 -07001183/* Convert mode to MII values */
1184static const u16 phy_pause_map[] = {
1185 [FLOW_MODE_NONE] = 0,
1186 [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
1187 [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001188 [FLOW_MODE_SYM_OR_REM] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001189};
1190
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001191/* special defines for FIBER (88E1011S only) */
1192static const u16 fiber_pause_map[] = {
1193 [FLOW_MODE_NONE] = PHY_X_P_NO_PAUSE,
1194 [FLOW_MODE_LOC_SEND] = PHY_X_P_ASYM_MD,
1195 [FLOW_MODE_SYMMETRIC] = PHY_X_P_SYM_MD,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001196 [FLOW_MODE_SYM_OR_REM] = PHY_X_P_BOTH_MD,
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001197};
1198
Stephen Hemminger45bada62005-06-27 11:33:12 -07001199
1200/* Check status of Broadcom phy link */
1201static void bcom_check_link(struct skge_hw *hw, int port)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001202{
Stephen Hemminger45bada62005-06-27 11:33:12 -07001203 struct net_device *dev = hw->dev[port];
1204 struct skge_port *skge = netdev_priv(dev);
1205 u16 status;
1206
1207 /* read twice because of latch */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001208 xm_phy_read(hw, port, PHY_BCOM_STAT);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001209 status = xm_phy_read(hw, port, PHY_BCOM_STAT);
1210
Stephen Hemminger45bada62005-06-27 11:33:12 -07001211 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001212 xm_link_down(hw, port);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001213 return;
1214 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07001215
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001216 if (skge->autoneg == AUTONEG_ENABLE) {
1217 u16 lpa, aux;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001218
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001219 if (!(status & PHY_ST_AN_OVER))
1220 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001221
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001222 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1223 if (lpa & PHY_B_AN_RF) {
Joe Perchesf15063c2010-02-17 15:01:57 +00001224 netdev_notice(dev, "remote fault\n");
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001225 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001226 }
1227
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001228 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
1229
1230 /* Check Duplex mismatch */
1231 switch (aux & PHY_B_AS_AN_RES_MSK) {
1232 case PHY_B_RES_1000FD:
1233 skge->duplex = DUPLEX_FULL;
1234 break;
1235 case PHY_B_RES_1000HD:
1236 skge->duplex = DUPLEX_HALF;
1237 break;
1238 default:
Joe Perchesf15063c2010-02-17 15:01:57 +00001239 netdev_notice(dev, "duplex mismatch\n");
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001240 return;
1241 }
1242
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001243 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1244 switch (aux & PHY_B_AS_PAUSE_MSK) {
1245 case PHY_B_AS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001246 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001247 break;
1248 case PHY_B_AS_PRR:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001249 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001250 break;
1251 case PHY_B_AS_PRT:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001252 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001253 break;
1254 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001255 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001256 }
1257 skge->speed = SPEED_1000;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001258 }
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001259
1260 if (!netif_carrier_ok(dev))
1261 genesis_link_up(skge);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001262}
1263
1264/* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
1265 * Phy on for 100 or 10Mbit operation
1266 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001267static void bcom_phy_init(struct skge_port *skge)
Stephen Hemminger45bada62005-06-27 11:33:12 -07001268{
1269 struct skge_hw *hw = skge->hw;
1270 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001271 int i;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001272 u16 id1, r, ext, ctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001273
1274 /* magic workaround patterns for Broadcom */
1275 static const struct {
1276 u16 reg;
1277 u16 val;
1278 } A1hack[] = {
1279 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
1280 { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
1281 { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
1282 { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
1283 }, C0hack[] = {
1284 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
1285 { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
1286 };
1287
Stephen Hemminger45bada62005-06-27 11:33:12 -07001288 /* read Id from external PHY (all have the same address) */
1289 id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
1290
1291 /* Optimize MDIO transfer by suppressing preamble. */
1292 r = xm_read16(hw, port, XM_MMU_CMD);
1293 r |= XM_MMU_NO_PRE;
Joe Perches67777f92010-02-17 15:01:58 +00001294 xm_write16(hw, port, XM_MMU_CMD, r);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001295
Stephen Hemminger2c668512005-07-22 16:26:07 -07001296 switch (id1) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001297 case PHY_BCOM_ID1_C0:
1298 /*
1299 * Workaround BCOM Errata for the C0 type.
1300 * Write magic patterns to reserved registers.
1301 */
1302 for (i = 0; i < ARRAY_SIZE(C0hack); i++)
1303 xm_phy_write(hw, port,
1304 C0hack[i].reg, C0hack[i].val);
1305
1306 break;
1307 case PHY_BCOM_ID1_A1:
1308 /*
1309 * Workaround BCOM Errata for the A1 type.
1310 * Write magic patterns to reserved registers.
1311 */
1312 for (i = 0; i < ARRAY_SIZE(A1hack); i++)
1313 xm_phy_write(hw, port,
1314 A1hack[i].reg, A1hack[i].val);
1315 break;
1316 }
1317
1318 /*
1319 * Workaround BCOM Errata (#10523) for all BCom PHYs.
1320 * Disable Power Management after reset.
1321 */
1322 r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
1323 r |= PHY_B_AC_DIS_PM;
1324 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
1325
1326 /* Dummy read */
1327 xm_read16(hw, port, XM_ISRC);
1328
1329 ext = PHY_B_PEC_EN_LTR; /* enable tx led */
1330 ctl = PHY_CT_SP1000; /* always 1000mbit */
1331
1332 if (skge->autoneg == AUTONEG_ENABLE) {
1333 /*
1334 * Workaround BCOM Errata #1 for the C5 type.
1335 * 1000Base-T Link Acquisition Failure in Slave Mode
1336 * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
1337 */
1338 u16 adv = PHY_B_1000C_RD;
1339 if (skge->advertising & ADVERTISED_1000baseT_Half)
1340 adv |= PHY_B_1000C_AHD;
1341 if (skge->advertising & ADVERTISED_1000baseT_Full)
1342 adv |= PHY_B_1000C_AFD;
1343 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
1344
1345 ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1346 } else {
1347 if (skge->duplex == DUPLEX_FULL)
1348 ctl |= PHY_CT_DUP_MD;
1349 /* Force to slave */
1350 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
1351 }
1352
1353 /* Set autonegotiation pause parameters */
1354 xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
1355 phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
1356
1357 /* Handle Jumbo frames */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001358 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001359 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1360 PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
1361
1362 ext |= PHY_B_PEC_HIGH_LA;
1363
1364 }
1365
1366 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
1367 xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
1368
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001369 /* Use link status change interrupt */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001370 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001371}
Stephen Hemminger45bada62005-06-27 11:33:12 -07001372
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001373static void xm_phy_init(struct skge_port *skge)
1374{
1375 struct skge_hw *hw = skge->hw;
1376 int port = skge->port;
1377 u16 ctrl = 0;
1378
1379 if (skge->autoneg == AUTONEG_ENABLE) {
1380 if (skge->advertising & ADVERTISED_1000baseT_Half)
1381 ctrl |= PHY_X_AN_HD;
1382 if (skge->advertising & ADVERTISED_1000baseT_Full)
1383 ctrl |= PHY_X_AN_FD;
1384
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001385 ctrl |= fiber_pause_map[skge->flow_control];
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001386
1387 xm_phy_write(hw, port, PHY_XMAC_AUNE_ADV, ctrl);
1388
1389 /* Restart Auto-negotiation */
1390 ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
1391 } else {
1392 /* Set DuplexMode in Config register */
1393 if (skge->duplex == DUPLEX_FULL)
1394 ctrl |= PHY_CT_DUP_MD;
1395 /*
1396 * Do NOT enable Auto-negotiation here. This would hold
1397 * the link down because no IDLEs are transmitted
1398 */
1399 }
1400
1401 xm_phy_write(hw, port, PHY_XMAC_CTRL, ctrl);
1402
1403 /* Poll PHY for status changes */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001404 mod_timer(&skge->link_timer, jiffies + LINK_HZ);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001405}
1406
Stephen Hemminger501fb722007-10-16 12:15:51 -07001407static int xm_check_link(struct net_device *dev)
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001408{
1409 struct skge_port *skge = netdev_priv(dev);
1410 struct skge_hw *hw = skge->hw;
1411 int port = skge->port;
1412 u16 status;
1413
1414 /* read twice because of latch */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001415 xm_phy_read(hw, port, PHY_XMAC_STAT);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001416 status = xm_phy_read(hw, port, PHY_XMAC_STAT);
1417
1418 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001419 xm_link_down(hw, port);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001420 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001421 }
1422
1423 if (skge->autoneg == AUTONEG_ENABLE) {
1424 u16 lpa, res;
1425
1426 if (!(status & PHY_ST_AN_OVER))
Stephen Hemminger501fb722007-10-16 12:15:51 -07001427 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001428
1429 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1430 if (lpa & PHY_B_AN_RF) {
Joe Perchesf15063c2010-02-17 15:01:57 +00001431 netdev_notice(dev, "remote fault\n");
Stephen Hemminger501fb722007-10-16 12:15:51 -07001432 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001433 }
1434
1435 res = xm_phy_read(hw, port, PHY_XMAC_RES_ABI);
1436
1437 /* Check Duplex mismatch */
1438 switch (res & (PHY_X_RS_HD | PHY_X_RS_FD)) {
1439 case PHY_X_RS_FD:
1440 skge->duplex = DUPLEX_FULL;
1441 break;
1442 case PHY_X_RS_HD:
1443 skge->duplex = DUPLEX_HALF;
1444 break;
1445 default:
Joe Perchesf15063c2010-02-17 15:01:57 +00001446 netdev_notice(dev, "duplex mismatch\n");
Stephen Hemminger501fb722007-10-16 12:15:51 -07001447 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001448 }
1449
1450 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001451 if ((skge->flow_control == FLOW_MODE_SYMMETRIC ||
1452 skge->flow_control == FLOW_MODE_SYM_OR_REM) &&
1453 (lpa & PHY_X_P_SYM_MD))
1454 skge->flow_status = FLOW_STAT_SYMMETRIC;
1455 else if (skge->flow_control == FLOW_MODE_SYM_OR_REM &&
1456 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD)
1457 /* Enable PAUSE receive, disable PAUSE transmit */
1458 skge->flow_status = FLOW_STAT_REM_SEND;
1459 else if (skge->flow_control == FLOW_MODE_LOC_SEND &&
1460 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD)
1461 /* Disable PAUSE receive, enable PAUSE transmit */
1462 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001463 else
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001464 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001465
1466 skge->speed = SPEED_1000;
1467 }
1468
1469 if (!netif_carrier_ok(dev))
1470 genesis_link_up(skge);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001471 return 1;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001472}
1473
1474/* Poll to check for link coming up.
Stephen Hemminger501fb722007-10-16 12:15:51 -07001475 *
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001476 * Since internal PHY is wired to a level triggered pin, can't
Stephen Hemminger501fb722007-10-16 12:15:51 -07001477 * get an interrupt when carrier is detected, need to poll for
1478 * link coming up.
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001479 */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001480static void xm_link_timer(unsigned long arg)
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001481{
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001482 struct skge_port *skge = (struct skge_port *) arg;
David Howellsc4028952006-11-22 14:57:56 +00001483 struct net_device *dev = skge->netdev;
Joe Perches67777f92010-02-17 15:01:58 +00001484 struct skge_hw *hw = skge->hw;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001485 int port = skge->port;
Stephen Hemminger501fb722007-10-16 12:15:51 -07001486 int i;
1487 unsigned long flags;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001488
1489 if (!netif_running(dev))
1490 return;
1491
Stephen Hemminger501fb722007-10-16 12:15:51 -07001492 spin_lock_irqsave(&hw->phy_lock, flags);
1493
1494 /*
1495 * Verify that the link by checking GPIO register three times.
1496 * This pin has the signal from the link_sync pin connected to it.
1497 */
1498 for (i = 0; i < 3; i++) {
1499 if (xm_read16(hw, port, XM_GP_PORT) & XM_GP_INP_ASS)
1500 goto link_down;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001501 }
1502
Joe Perches67777f92010-02-17 15:01:58 +00001503 /* Re-enable interrupt to detect link down */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001504 if (xm_check_link(dev)) {
1505 u16 msk = xm_read16(hw, port, XM_IMSK);
1506 msk &= ~XM_IS_INP_ASS;
1507 xm_write16(hw, port, XM_IMSK, msk);
1508 xm_read16(hw, port, XM_ISRC);
1509 } else {
1510link_down:
1511 mod_timer(&skge->link_timer,
1512 round_jiffies(jiffies + LINK_HZ));
1513 }
1514 spin_unlock_irqrestore(&hw->phy_lock, flags);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001515}
1516
1517static void genesis_mac_init(struct skge_hw *hw, int port)
1518{
1519 struct net_device *dev = hw->dev[port];
1520 struct skge_port *skge = netdev_priv(dev);
1521 int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
1522 int i;
1523 u32 r;
Joe Perchesb6bc7652010-12-21 02:16:08 -08001524 static const u8 zero[6] = { 0 };
Stephen Hemminger45bada62005-06-27 11:33:12 -07001525
Stephen Hemminger07811912006-02-22 10:28:34 -08001526 for (i = 0; i < 10; i++) {
1527 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
1528 MFF_SET_MAC_RST);
1529 if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
1530 goto reset_ok;
1531 udelay(1);
1532 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001533
Joe Perchesf15063c2010-02-17 15:01:57 +00001534 netdev_warn(dev, "genesis reset failed\n");
Stephen Hemminger07811912006-02-22 10:28:34 -08001535
1536 reset_ok:
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001537 /* Unreset the XMAC. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001538 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001539
1540 /*
1541 * Perform additional initialization for external PHYs,
1542 * namely for the 1000baseTX cards that use the XMAC's
1543 * GMII mode.
1544 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001545 if (hw->phy_type != SK_PHY_XMAC) {
1546 /* Take external Phy out of reset */
1547 r = skge_read32(hw, B2_GP_IO);
1548 if (port == 0)
1549 r |= GP_DIR_0|GP_IO_0;
1550 else
1551 r |= GP_DIR_2|GP_IO_2;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001552
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001553 skge_write32(hw, B2_GP_IO, r);
1554
1555 /* Enable GMII interface */
1556 xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
1557 }
Stephen Hemminger07811912006-02-22 10:28:34 -08001558
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001559
Joe Perches67777f92010-02-17 15:01:58 +00001560 switch (hw->phy_type) {
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001561 case SK_PHY_XMAC:
1562 xm_phy_init(skge);
1563 break;
1564 case SK_PHY_BCOM:
1565 bcom_phy_init(skge);
1566 bcom_check_link(hw, port);
1567 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001568
Stephen Hemminger45bada62005-06-27 11:33:12 -07001569 /* Set Station Address */
1570 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001571
Stephen Hemminger45bada62005-06-27 11:33:12 -07001572 /* We don't use match addresses so clear */
1573 for (i = 1; i < 16; i++)
1574 xm_outaddr(hw, port, XM_EXM(i), zero);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001575
Stephen Hemminger07811912006-02-22 10:28:34 -08001576 /* Clear MIB counters */
1577 xm_write16(hw, port, XM_STAT_CMD,
1578 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1579 /* Clear two times according to Errata #3 */
1580 xm_write16(hw, port, XM_STAT_CMD,
1581 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1582
Stephen Hemminger45bada62005-06-27 11:33:12 -07001583 /* configure Rx High Water Mark (XM_RX_HI_WM) */
1584 xm_write16(hw, port, XM_RX_HI_WM, 1450);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001585
1586 /* We don't need the FCS appended to the packet. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001587 r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
1588 if (jumbo)
1589 r |= XM_RX_BIG_PK_OK;
1590
1591 if (skge->duplex == DUPLEX_HALF) {
1592 /*
1593 * If in manual half duplex mode the other side might be in
1594 * full duplex mode, so ignore if a carrier extension is not seen
1595 * on frames received
1596 */
1597 r |= XM_RX_DIS_CEXT;
1598 }
1599 xm_write16(hw, port, XM_RX_CMD, r);
1600
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001601 /* We want short frames padded to 60 bytes. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001602 xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
1603
Stephen Hemminger485982a2007-11-26 11:54:52 -08001604 /* Increase threshold for jumbo frames on dual port */
1605 if (hw->ports > 1 && jumbo)
1606 xm_write16(hw, port, XM_TX_THR, 1020);
1607 else
1608 xm_write16(hw, port, XM_TX_THR, 512);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001609
1610 /*
1611 * Enable the reception of all error frames. This is is
1612 * a necessary evil due to the design of the XMAC. The
1613 * XMAC's receive FIFO is only 8K in size, however jumbo
1614 * frames can be up to 9000 bytes in length. When bad
1615 * frame filtering is enabled, the XMAC's RX FIFO operates
1616 * in 'store and forward' mode. For this to work, the
1617 * entire frame has to fit into the FIFO, but that means
1618 * that jumbo frames larger than 8192 bytes will be
1619 * truncated. Disabling all bad frame filtering causes
1620 * the RX FIFO to operate in streaming mode, in which
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001621 * case the XMAC will start transferring frames out of the
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001622 * RX FIFO as soon as the FIFO threshold is reached.
1623 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001624 xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001625
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001626
1627 /*
Stephen Hemminger45bada62005-06-27 11:33:12 -07001628 * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
1629 * - Enable all bits excepting 'Octets Rx OK Low CntOv'
1630 * and 'Octets Rx OK Hi Cnt Ov'.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001631 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001632 xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
1633
1634 /*
1635 * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
1636 * - Enable all bits excepting 'Octets Tx OK Low CntOv'
1637 * and 'Octets Tx OK Hi Cnt Ov'.
1638 */
1639 xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001640
1641 /* Configure MAC arbiter */
1642 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1643
1644 /* configure timeout values */
1645 skge_write8(hw, B3_MA_TOINI_RX1, 72);
1646 skge_write8(hw, B3_MA_TOINI_RX2, 72);
1647 skge_write8(hw, B3_MA_TOINI_TX1, 72);
1648 skge_write8(hw, B3_MA_TOINI_TX2, 72);
1649
1650 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1651 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1652 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1653 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1654
1655 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001656 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
1657 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
1658 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001659
1660 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001661 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
1662 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
1663 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001664
Stephen Hemminger45bada62005-06-27 11:33:12 -07001665 if (jumbo) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001666 /* Enable frame flushing if jumbo frames used */
Joe Perches67777f92010-02-17 15:01:58 +00001667 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_FLUSH);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001668 } else {
1669 /* enable timeout timers if normal frames */
1670 skge_write16(hw, B3_PA_CTRL,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001671 (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001672 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001673}
1674
1675static void genesis_stop(struct skge_port *skge)
1676{
1677 struct skge_hw *hw = skge->hw;
1678 int port = skge->port;
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001679 unsigned retries = 1000;
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001680 u16 cmd;
1681
Joe Perches67777f92010-02-17 15:01:58 +00001682 /* Disable Tx and Rx */
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001683 cmd = xm_read16(hw, port, XM_MMU_CMD);
1684 cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1685 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001686
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001687 genesis_reset(hw, port);
1688
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001689 /* Clear Tx packet arbiter timeout IRQ */
1690 skge_write16(hw, B3_PA_CTRL,
1691 port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
1692
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001693 /* Reset the MAC */
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001694 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
1695 do {
1696 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
1697 if (!(skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST))
1698 break;
1699 } while (--retries > 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001700
1701 /* For external PHYs there must be special handling */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001702 if (hw->phy_type != SK_PHY_XMAC) {
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001703 u32 reg = skge_read32(hw, B2_GP_IO);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001704 if (port == 0) {
1705 reg |= GP_DIR_0;
1706 reg &= ~GP_IO_0;
1707 } else {
1708 reg |= GP_DIR_2;
1709 reg &= ~GP_IO_2;
1710 }
1711 skge_write32(hw, B2_GP_IO, reg);
1712 skge_read32(hw, B2_GP_IO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001713 }
1714
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001715 xm_write16(hw, port, XM_MMU_CMD,
1716 xm_read16(hw, port, XM_MMU_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001717 & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
1718
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001719 xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001720}
1721
1722
1723static void genesis_get_stats(struct skge_port *skge, u64 *data)
1724{
1725 struct skge_hw *hw = skge->hw;
1726 int port = skge->port;
1727 int i;
1728 unsigned long timeout = jiffies + HZ;
1729
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001730 xm_write16(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001731 XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
1732
1733 /* wait for update to complete */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001734 while (xm_read16(hw, port, XM_STAT_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001735 & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
1736 if (time_after(jiffies, timeout))
1737 break;
1738 udelay(10);
1739 }
1740
1741 /* special case for 64 bit octet counter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001742 data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
1743 | xm_read32(hw, port, XM_TXO_OK_LO);
1744 data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
1745 | xm_read32(hw, port, XM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001746
1747 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001748 data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001749}
1750
1751static void genesis_mac_intr(struct skge_hw *hw, int port)
1752{
Stephen Hemmingerda007722007-10-16 12:15:52 -07001753 struct net_device *dev = hw->dev[port];
1754 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001755 u16 status = xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001756
Joe Perchesd7072042010-02-09 11:49:53 +00001757 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
1758 "mac interrupt status 0x%x\n", status);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001759
Stephen Hemminger501fb722007-10-16 12:15:51 -07001760 if (hw->phy_type == SK_PHY_XMAC && (status & XM_IS_INP_ASS)) {
Joe Perches67777f92010-02-17 15:01:58 +00001761 xm_link_down(hw, port);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001762 mod_timer(&skge->link_timer, jiffies + 1);
1763 }
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001764
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001765 if (status & XM_IS_TXF_UR) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001766 xm_write32(hw, port, XM_MODE, XM_MD_FTF);
Stephen Hemmingerda007722007-10-16 12:15:52 -07001767 ++dev->stats.tx_fifo_errors;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001768 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001769}
1770
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001771static void genesis_link_up(struct skge_port *skge)
1772{
1773 struct skge_hw *hw = skge->hw;
1774 int port = skge->port;
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001775 u16 cmd, msk;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001776 u32 mode;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001777
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001778 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001779
1780 /*
1781 * enabling pause frame reception is required for 1000BT
1782 * because the XMAC is not reset if the link is going down
1783 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001784 if (skge->flow_status == FLOW_STAT_NONE ||
1785 skge->flow_status == FLOW_STAT_LOC_SEND)
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001786 /* Disable Pause Frame Reception */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001787 cmd |= XM_MMU_IGN_PF;
1788 else
1789 /* Enable Pause Frame Reception */
1790 cmd &= ~XM_MMU_IGN_PF;
1791
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001792 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001793
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001794 mode = xm_read32(hw, port, XM_MODE);
Joe Perches67777f92010-02-17 15:01:58 +00001795 if (skge->flow_status == FLOW_STAT_SYMMETRIC ||
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001796 skge->flow_status == FLOW_STAT_LOC_SEND) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001797 /*
1798 * Configure Pause Frame Generation
1799 * Use internal and external Pause Frame Generation.
1800 * Sending pause frames is edge triggered.
1801 * Send a Pause frame with the maximum pause time if
1802 * internal oder external FIFO full condition occurs.
1803 * Send a zero pause time frame to re-start transmission.
1804 */
1805 /* XM_PAUSE_DA = '010000C28001' (default) */
1806 /* XM_MAC_PTIME = 0xffff (maximum) */
1807 /* remember this value is defined in big endian (!) */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001808 xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001809
1810 mode |= XM_PAUSE_MODE;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001811 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001812 } else {
1813 /*
1814 * disable pause frame generation is required for 1000BT
1815 * because the XMAC is not reset if the link is going down
1816 */
1817 /* Disable Pause Mode in Mode Register */
1818 mode &= ~XM_PAUSE_MODE;
1819
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001820 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001821 }
1822
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001823 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001824
Stephen Hemmingerd08b9bd2007-11-26 11:54:49 -08001825 /* Turn on detection of Tx underrun */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001826 msk = xm_read16(hw, port, XM_IMSK);
Stephen Hemmingerd08b9bd2007-11-26 11:54:49 -08001827 msk &= ~XM_IS_TXF_UR;
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001828 xm_write16(hw, port, XM_IMSK, msk);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001829
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001830 xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001831
1832 /* get MMU Command Reg. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001833 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001834 if (hw->phy_type != SK_PHY_XMAC && skge->duplex == DUPLEX_FULL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001835 cmd |= XM_MMU_GMII_FD;
1836
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001837 /*
1838 * Workaround BCOM Errata (#10523) for all BCom Phys
1839 * Enable Power Management after link up
1840 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001841 if (hw->phy_type == SK_PHY_BCOM) {
1842 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1843 xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
1844 & ~PHY_B_AC_DIS_PM);
1845 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
1846 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001847
1848 /* enable Rx/Tx */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001849 xm_write16(hw, port, XM_MMU_CMD,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001850 cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1851 skge_link_up(skge);
1852}
1853
1854
Stephen Hemminger45bada62005-06-27 11:33:12 -07001855static inline void bcom_phy_intr(struct skge_port *skge)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001856{
1857 struct skge_hw *hw = skge->hw;
1858 int port = skge->port;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001859 u16 isrc;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001860
Stephen Hemminger45bada62005-06-27 11:33:12 -07001861 isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
Joe Perchesd7072042010-02-09 11:49:53 +00001862 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
1863 "phy interrupt status 0x%x\n", isrc);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001864
1865 if (isrc & PHY_B_IS_PSE)
Joe Perchesf15063c2010-02-17 15:01:57 +00001866 pr_err("%s: uncorrectable pair swap error\n",
Stephen Hemminger45bada62005-06-27 11:33:12 -07001867 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001868
1869 /* Workaround BCom Errata:
1870 * enable and disable loopback mode if "NO HCD" occurs.
1871 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001872 if (isrc & PHY_B_IS_NO_HDCL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001873 u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
1874 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001875 ctrl | PHY_CT_LOOP);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001876 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001877 ctrl & ~PHY_CT_LOOP);
1878 }
1879
Stephen Hemminger45bada62005-06-27 11:33:12 -07001880 if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
1881 bcom_check_link(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001882
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001883}
1884
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001885static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
1886{
1887 int i;
1888
1889 gma_write16(hw, port, GM_SMI_DATA, val);
1890 gma_write16(hw, port, GM_SMI_CTRL,
1891 GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
1892 for (i = 0; i < PHY_RETRIES; i++) {
1893 udelay(1);
1894
1895 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
1896 return 0;
1897 }
1898
Joe Perchesf15063c2010-02-17 15:01:57 +00001899 pr_warning("%s: phy write timeout\n", hw->dev[port]->name);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001900 return -EIO;
1901}
1902
1903static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
1904{
1905 int i;
1906
1907 gma_write16(hw, port, GM_SMI_CTRL,
1908 GM_SMI_CT_PHY_AD(hw->phy_addr)
1909 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
1910
1911 for (i = 0; i < PHY_RETRIES; i++) {
1912 udelay(1);
1913 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
1914 goto ready;
1915 }
1916
1917 return -ETIMEDOUT;
1918 ready:
1919 *val = gma_read16(hw, port, GM_SMI_DATA);
1920 return 0;
1921}
1922
1923static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
1924{
1925 u16 v = 0;
1926 if (__gm_phy_read(hw, port, reg, &v))
Joe Perchesf15063c2010-02-17 15:01:57 +00001927 pr_warning("%s: phy read timeout\n", hw->dev[port]->name);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001928 return v;
1929}
1930
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001931/* Marvell Phy Initialization */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001932static void yukon_init(struct skge_hw *hw, int port)
1933{
1934 struct skge_port *skge = netdev_priv(hw->dev[port]);
1935 u16 ctrl, ct1000, adv;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001936
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001937 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001938 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001939
1940 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
1941 PHY_M_EC_MAC_S_MSK);
1942 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
1943
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001944 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001945
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001946 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001947 }
1948
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001949 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001950 if (skge->autoneg == AUTONEG_DISABLE)
1951 ctrl &= ~PHY_CT_ANE;
1952
1953 ctrl |= PHY_CT_RESET;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001954 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001955
1956 ctrl = 0;
1957 ct1000 = 0;
Stephen Hemmingerb18f2092005-06-27 11:33:08 -07001958 adv = PHY_AN_CSMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001959
1960 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07001961 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001962 if (skge->advertising & ADVERTISED_1000baseT_Full)
1963 ct1000 |= PHY_M_1000C_AFD;
1964 if (skge->advertising & ADVERTISED_1000baseT_Half)
1965 ct1000 |= PHY_M_1000C_AHD;
1966 if (skge->advertising & ADVERTISED_100baseT_Full)
1967 adv |= PHY_M_AN_100_FD;
1968 if (skge->advertising & ADVERTISED_100baseT_Half)
1969 adv |= PHY_M_AN_100_HD;
1970 if (skge->advertising & ADVERTISED_10baseT_Full)
1971 adv |= PHY_M_AN_10_FD;
1972 if (skge->advertising & ADVERTISED_10baseT_Half)
1973 adv |= PHY_M_AN_10_HD;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001974
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001975 /* Set Flow-control capabilities */
1976 adv |= phy_pause_map[skge->flow_control];
1977 } else {
1978 if (skge->advertising & ADVERTISED_1000baseT_Full)
1979 adv |= PHY_M_AN_1000X_AFD;
1980 if (skge->advertising & ADVERTISED_1000baseT_Half)
1981 adv |= PHY_M_AN_1000X_AHD;
1982
1983 adv |= fiber_pause_map[skge->flow_control];
1984 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07001985
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001986 /* Restart Auto-negotiation */
1987 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1988 } else {
1989 /* forced speed/duplex settings */
1990 ct1000 = PHY_M_1000C_MSE;
1991
1992 if (skge->duplex == DUPLEX_FULL)
1993 ctrl |= PHY_CT_DUP_MD;
1994
1995 switch (skge->speed) {
1996 case SPEED_1000:
1997 ctrl |= PHY_CT_SP1000;
1998 break;
1999 case SPEED_100:
2000 ctrl |= PHY_CT_SP100;
2001 break;
2002 }
2003
2004 ctrl |= PHY_CT_RESET;
2005 }
2006
Stephen Hemmingerc506a502005-06-27 11:33:09 -07002007 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002008
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002009 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
2010 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002011
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002012 /* Enable phy interrupt on autonegotiation complete (or link up) */
2013 if (skge->autoneg == AUTONEG_ENABLE)
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002014 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002015 else
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002016 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002017}
2018
2019static void yukon_reset(struct skge_hw *hw, int port)
2020{
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002021 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
2022 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
2023 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
2024 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
2025 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002026
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002027 gma_write16(hw, port, GM_RX_CTRL,
2028 gma_read16(hw, port, GM_RX_CTRL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002029 | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2030}
2031
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002032/* Apparently, early versions of Yukon-Lite had wrong chip_id? */
2033static int is_yukon_lite_a0(struct skge_hw *hw)
2034{
2035 u32 reg;
2036 int ret;
2037
2038 if (hw->chip_id != CHIP_ID_YUKON)
2039 return 0;
2040
2041 reg = skge_read32(hw, B2_FAR);
2042 skge_write8(hw, B2_FAR + 3, 0xff);
2043 ret = (skge_read8(hw, B2_FAR + 3) != 0);
2044 skge_write32(hw, B2_FAR, reg);
2045 return ret;
2046}
2047
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002048static void yukon_mac_init(struct skge_hw *hw, int port)
2049{
2050 struct skge_port *skge = netdev_priv(hw->dev[port]);
2051 int i;
2052 u32 reg;
2053 const u8 *addr = hw->dev[port]->dev_addr;
2054
2055 /* WA code for COMA mode -- set PHY reset */
2056 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002057 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
2058 reg = skge_read32(hw, B2_GP_IO);
2059 reg |= GP_DIR_9 | GP_IO_9;
2060 skge_write32(hw, B2_GP_IO, reg);
2061 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002062
2063 /* hard reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002064 skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2065 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002066
2067 /* WA code for COMA mode -- clear PHY reset */
2068 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002069 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
2070 reg = skge_read32(hw, B2_GP_IO);
2071 reg |= GP_DIR_9;
2072 reg &= ~GP_IO_9;
2073 skge_write32(hw, B2_GP_IO, reg);
2074 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002075
2076 /* Set hardware config mode */
2077 reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
2078 GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002079 reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002080
2081 /* Clear GMC reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002082 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
2083 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
2084 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002085
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002086 if (skge->autoneg == AUTONEG_DISABLE) {
2087 reg = GM_GPCR_AU_ALL_DIS;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002088 gma_write16(hw, port, GM_GP_CTRL,
2089 gma_read16(hw, port, GM_GP_CTRL) | reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002090
2091 switch (skge->speed) {
2092 case SPEED_1000:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002093 reg &= ~GM_GPCR_SPEED_100;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002094 reg |= GM_GPCR_SPEED_1000;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002095 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002096 case SPEED_100:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002097 reg &= ~GM_GPCR_SPEED_1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002098 reg |= GM_GPCR_SPEED_100;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002099 break;
2100 case SPEED_10:
2101 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
2102 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002103 }
2104
2105 if (skge->duplex == DUPLEX_FULL)
2106 reg |= GM_GPCR_DUP_FULL;
2107 } else
2108 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002109
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002110 switch (skge->flow_control) {
2111 case FLOW_MODE_NONE:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002112 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002113 reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
2114 break;
2115 case FLOW_MODE_LOC_SEND:
2116 /* disable Rx flow-control */
2117 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002118 break;
2119 case FLOW_MODE_SYMMETRIC:
2120 case FLOW_MODE_SYM_OR_REM:
2121 /* enable Tx & Rx flow-control */
2122 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002123 }
2124
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002125 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002126 skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002127
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002128 yukon_init(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002129
2130 /* MIB clear */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002131 reg = gma_read16(hw, port, GM_PHY_ADDR);
2132 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002133
2134 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002135 gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
2136 gma_write16(hw, port, GM_PHY_ADDR, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002137
2138 /* transmit control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002139 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002140
2141 /* receive control reg: unicast + multicast + no FCS */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002142 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002143 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
2144
2145 /* transmit flow control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002146 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002147
2148 /* transmit parameter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002149 gma_write16(hw, port, GM_TX_PARAM,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002150 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
2151 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
2152 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
2153
Stephen Hemminger44c7fcc2007-11-28 14:23:01 -08002154 /* configure the Serial Mode Register */
2155 reg = DATA_BLIND_VAL(DATA_BLIND_DEF)
2156 | GM_SMOD_VLAN_ENA
2157 | IPG_DATA_VAL(IPG_DATA_DEF);
2158
2159 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002160 reg |= GM_SMOD_JUMBO_ENA;
2161
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002162 gma_write16(hw, port, GM_SERIAL_MODE, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002163
2164 /* physical address: used for pause frames */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002165 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002166 /* virtual address for data */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002167 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002168
2169 /* enable interrupt mask for counter overflows */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002170 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
2171 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
2172 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002173
2174 /* Initialize Mac Fifo */
2175
2176 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002177 skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002178 reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002179
2180 /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
2181 if (is_yukon_lite_a0(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002182 reg &= ~GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002183
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002184 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
2185 skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
Stephen Hemmingerc5923082005-08-16 14:01:02 -07002186 /*
2187 * because Pause Packet Truncation in GMAC is not working
2188 * we have to increase the Flush Threshold to 64 bytes
2189 * in order to flush pause packets in Rx FIFO on Yukon-1
2190 */
2191 skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002192
2193 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002194 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
2195 skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002196}
2197
Stephen Hemminger355ec572005-11-08 10:33:43 -08002198/* Go into power down mode */
2199static void yukon_suspend(struct skge_hw *hw, int port)
2200{
2201 u16 ctrl;
2202
2203 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2204 ctrl |= PHY_M_PC_POL_R_DIS;
2205 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
2206
2207 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2208 ctrl |= PHY_CT_RESET;
2209 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2210
2211 /* switch IEEE compatible power down mode on */
2212 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2213 ctrl |= PHY_CT_PDOWN;
2214 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2215}
2216
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002217static void yukon_stop(struct skge_port *skge)
2218{
2219 struct skge_hw *hw = skge->hw;
2220 int port = skge->port;
2221
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002222 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
2223 yukon_reset(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002224
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002225 gma_write16(hw, port, GM_GP_CTRL,
2226 gma_read16(hw, port, GM_GP_CTRL)
Stephen Hemminger0eedf4a2005-07-22 16:26:04 -07002227 & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002228 gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002229
Stephen Hemminger355ec572005-11-08 10:33:43 -08002230 yukon_suspend(hw, port);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002231
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002232 /* set GPHY Control reset */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002233 skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2234 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002235}
2236
2237static void yukon_get_stats(struct skge_port *skge, u64 *data)
2238{
2239 struct skge_hw *hw = skge->hw;
2240 int port = skge->port;
2241 int i;
2242
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002243 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
2244 | gma_read32(hw, port, GM_TXO_OK_LO);
2245 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
2246 | gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002247
2248 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002249 data[i] = gma_read32(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002250 skge_stats[i].gma_offset);
2251}
2252
2253static void yukon_mac_intr(struct skge_hw *hw, int port)
2254{
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002255 struct net_device *dev = hw->dev[port];
2256 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002257 u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002258
Joe Perchesd7072042010-02-09 11:49:53 +00002259 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
2260 "mac interrupt status 0x%x\n", status);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002261
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002262 if (status & GM_IS_RX_FF_OR) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07002263 ++dev->stats.rx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002264 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002265 }
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002266
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002267 if (status & GM_IS_TX_FF_UR) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07002268 ++dev->stats.tx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002269 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002270 }
2271
2272}
2273
2274static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
2275{
Stephen Hemminger95566062005-06-27 11:33:02 -07002276 switch (aux & PHY_M_PS_SPEED_MSK) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002277 case PHY_M_PS_SPEED_1000:
2278 return SPEED_1000;
2279 case PHY_M_PS_SPEED_100:
2280 return SPEED_100;
2281 default:
2282 return SPEED_10;
2283 }
2284}
2285
2286static void yukon_link_up(struct skge_port *skge)
2287{
2288 struct skge_hw *hw = skge->hw;
2289 int port = skge->port;
2290 u16 reg;
2291
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002292 /* Enable Transmit FIFO Underrun */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002293 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002294
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002295 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002296 if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
2297 reg |= GM_GPCR_DUP_FULL;
2298
2299 /* enable Rx/Tx */
2300 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002301 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002302
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002303 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002304 skge_link_up(skge);
2305}
2306
2307static void yukon_link_down(struct skge_port *skge)
2308{
2309 struct skge_hw *hw = skge->hw;
2310 int port = skge->port;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002311 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002312
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002313 ctrl = gma_read16(hw, port, GM_GP_CTRL);
2314 ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2315 gma_write16(hw, port, GM_GP_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002316
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002317 if (skge->flow_status == FLOW_STAT_REM_SEND) {
2318 ctrl = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
2319 ctrl |= PHY_M_AN_ASP;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002320 /* restore Asymmetric Pause bit */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002321 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002322 }
2323
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002324 skge_link_down(skge);
2325
2326 yukon_init(hw, port);
2327}
2328
2329static void yukon_phy_intr(struct skge_port *skge)
2330{
2331 struct skge_hw *hw = skge->hw;
2332 int port = skge->port;
2333 const char *reason = NULL;
2334 u16 istatus, phystat;
2335
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002336 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2337 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002338
Joe Perchesd7072042010-02-09 11:49:53 +00002339 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
2340 "phy interrupt status 0x%x 0x%x\n", istatus, phystat);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002341
2342 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002343 if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002344 & PHY_M_AN_RF) {
2345 reason = "remote fault";
2346 goto failed;
2347 }
2348
Stephen Hemmingerc506a502005-06-27 11:33:09 -07002349 if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002350 reason = "master/slave fault";
2351 goto failed;
2352 }
2353
2354 if (!(phystat & PHY_M_PS_SPDUP_RES)) {
2355 reason = "speed/duplex";
2356 goto failed;
2357 }
2358
2359 skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
2360 ? DUPLEX_FULL : DUPLEX_HALF;
2361 skge->speed = yukon_speed(hw, phystat);
2362
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002363 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
2364 switch (phystat & PHY_M_PS_PAUSE_MSK) {
2365 case PHY_M_PS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002366 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002367 break;
2368 case PHY_M_PS_RX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002369 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002370 break;
2371 case PHY_M_PS_TX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002372 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002373 break;
2374 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002375 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002376 }
2377
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002378 if (skge->flow_status == FLOW_STAT_NONE ||
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002379 (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002380 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002381 else
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002382 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002383 yukon_link_up(skge);
2384 return;
2385 }
2386
2387 if (istatus & PHY_M_IS_LSP_CHANGE)
2388 skge->speed = yukon_speed(hw, phystat);
2389
2390 if (istatus & PHY_M_IS_DUP_CHANGE)
2391 skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2392 if (istatus & PHY_M_IS_LST_CHANGE) {
2393 if (phystat & PHY_M_PS_LINK_UP)
2394 yukon_link_up(skge);
2395 else
2396 yukon_link_down(skge);
2397 }
2398 return;
2399 failed:
Joe Perchesf15063c2010-02-17 15:01:57 +00002400 pr_err("%s: autonegotiation failed (%s)\n", skge->netdev->name, reason);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002401
2402 /* XXX restart autonegotiation? */
2403}
2404
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002405static void skge_phy_reset(struct skge_port *skge)
2406{
2407 struct skge_hw *hw = skge->hw;
2408 int port = skge->port;
Jeff Garzikaae343d2006-12-02 07:14:39 -05002409 struct net_device *dev = hw->dev[port];
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002410
2411 netif_stop_queue(skge->netdev);
2412 netif_carrier_off(skge->netdev);
2413
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002414 spin_lock_bh(&hw->phy_lock);
stephen hemminger57d6fa32011-07-06 19:00:07 +00002415 if (is_genesis(hw)) {
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002416 genesis_reset(hw, port);
2417 genesis_mac_init(hw, port);
2418 } else {
2419 yukon_reset(hw, port);
2420 yukon_init(hw, port);
2421 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002422 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger75814092006-12-01 11:41:08 -08002423
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08002424 skge_set_multicast(dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002425}
2426
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002427/* Basic MII support */
2428static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2429{
2430 struct mii_ioctl_data *data = if_mii(ifr);
2431 struct skge_port *skge = netdev_priv(dev);
2432 struct skge_hw *hw = skge->hw;
2433 int err = -EOPNOTSUPP;
2434
2435 if (!netif_running(dev))
2436 return -ENODEV; /* Phy still in reset */
2437
Joe Perches67777f92010-02-17 15:01:58 +00002438 switch (cmd) {
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002439 case SIOCGMIIPHY:
2440 data->phy_id = hw->phy_addr;
2441
2442 /* fallthru */
2443 case SIOCGMIIREG: {
2444 u16 val = 0;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002445 spin_lock_bh(&hw->phy_lock);
stephen hemminger57d6fa32011-07-06 19:00:07 +00002446
2447 if (is_genesis(hw))
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002448 err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
2449 else
2450 err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002451 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002452 data->val_out = val;
2453 break;
2454 }
2455
2456 case SIOCSMIIREG:
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002457 spin_lock_bh(&hw->phy_lock);
stephen hemminger57d6fa32011-07-06 19:00:07 +00002458 if (is_genesis(hw))
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002459 err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2460 data->val_in);
2461 else
2462 err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2463 data->val_in);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002464 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002465 break;
2466 }
2467 return err;
2468}
2469
Linus Torvalds279e1da2007-11-15 08:44:36 -08002470static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002471{
2472 u32 end;
2473
Linus Torvalds279e1da2007-11-15 08:44:36 -08002474 start /= 8;
2475 len /= 8;
2476 end = start + len - 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002477
2478 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
2479 skge_write32(hw, RB_ADDR(q, RB_START), start);
2480 skge_write32(hw, RB_ADDR(q, RB_WP), start);
2481 skge_write32(hw, RB_ADDR(q, RB_RP), start);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002482 skge_write32(hw, RB_ADDR(q, RB_END), end);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002483
2484 if (q == Q_R1 || q == Q_R2) {
2485 /* Set thresholds on receive queue's */
Linus Torvalds279e1da2007-11-15 08:44:36 -08002486 skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
2487 start + (2*len)/3);
2488 skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
2489 start + (len/3));
2490 } else {
2491 /* Enable store & forward on Tx queue's because
2492 * Tx FIFO is only 4K on Genesis and 1K on Yukon
2493 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002494 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002495 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002496
2497 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
2498}
2499
2500/* Setup Bus Memory Interface */
2501static void skge_qset(struct skge_port *skge, u16 q,
2502 const struct skge_element *e)
2503{
2504 struct skge_hw *hw = skge->hw;
2505 u32 watermark = 0x600;
2506 u64 base = skge->dma + (e->desc - skge->mem);
2507
2508 /* optimization to reduce window on 32bit/33mhz */
2509 if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
2510 watermark /= 2;
2511
2512 skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
2513 skge_write32(hw, Q_ADDR(q, Q_F), watermark);
2514 skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
2515 skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
2516}
2517
2518static int skge_up(struct net_device *dev)
2519{
2520 struct skge_port *skge = netdev_priv(dev);
2521 struct skge_hw *hw = skge->hw;
2522 int port = skge->port;
Linus Torvalds279e1da2007-11-15 08:44:36 -08002523 u32 chunk, ram_addr;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002524 size_t rx_size, tx_size;
2525 int err;
2526
Stephen Hemmingerfae87592007-02-02 08:22:51 -08002527 if (!is_valid_ether_addr(dev->dev_addr))
2528 return -EINVAL;
2529
Joe Perchesd7072042010-02-09 11:49:53 +00002530 netif_info(skge, ifup, skge->netdev, "enabling interface\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002531
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002532 if (dev->mtu > RX_BUF_SIZE)
Stephen Hemminger901ccef2006-03-23 11:07:23 -08002533 skge->rx_buf_size = dev->mtu + ETH_HLEN;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002534 else
2535 skge->rx_buf_size = RX_BUF_SIZE;
2536
2537
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002538 rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
2539 tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
2540 skge->mem_size = tx_size + rx_size;
2541 skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
2542 if (!skge->mem)
2543 return -ENOMEM;
2544
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002545 BUG_ON(skge->dma & 7);
2546
2547 if ((u64)skge->dma >> 32 != ((u64) skge->dma + skge->mem_size) >> 32) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08002548 dev_err(&hw->pdev->dev, "pci_alloc_consistent region crosses 4G boundary\n");
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002549 err = -EINVAL;
2550 goto free_pci_mem;
2551 }
2552
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002553 memset(skge->mem, 0, skge->mem_size);
2554
Stephen Hemminger203babb2006-03-21 10:57:05 -08002555 err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
2556 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002557 goto free_pci_mem;
2558
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002559 err = skge_rx_fill(dev);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002560 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002561 goto free_rx_ring;
2562
Stephen Hemminger203babb2006-03-21 10:57:05 -08002563 err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
2564 skge->dma + rx_size);
2565 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002566 goto free_rx_ring;
2567
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04002568 if (hw->ports == 1) {
2569 err = request_irq(hw->pdev->irq, skge_intr, IRQF_SHARED,
2570 dev->name, hw);
2571 if (err) {
2572 netdev_err(dev, "Unable to allocate interrupt %d error: %d\n",
2573 hw->pdev->irq, err);
2574 goto free_tx_ring;
2575 }
2576 }
2577
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002578 /* Initialize MAC */
stephen hemminger19f9ad72012-01-19 14:35:25 +00002579 netif_carrier_off(dev);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002580 spin_lock_bh(&hw->phy_lock);
stephen hemminger57d6fa32011-07-06 19:00:07 +00002581 if (is_genesis(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002582 genesis_mac_init(hw, port);
2583 else
2584 yukon_mac_init(hw, port);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002585 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002586
Stephen Hemminger29816d92007-11-26 11:54:48 -08002587 /* Configure RAMbuffers - equally between ports and tx/rx */
2588 chunk = (hw->ram_size - hw->ram_offset) / (hw->ports * 2);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002589 ram_addr = hw->ram_offset + 2 * chunk * port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002590
Linus Torvalds279e1da2007-11-15 08:44:36 -08002591 skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002592 skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002593
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002594 BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002595 skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002596 skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
2597
2598 /* Start receiver BMU */
2599 wmb();
2600 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002601 skge_led(skge, LED_MODE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002602
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002603 spin_lock_irq(&hw->hw_lock);
2604 hw->intr_mask |= portmask[port];
2605 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04002606 skge_read32(hw, B0_IMSK);
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002607 spin_unlock_irq(&hw->hw_lock);
2608
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002609 napi_enable(&skge->napi);
Florian Zumbiehlfe3c8cc2011-12-30 17:30:09 +00002610
2611 skge_set_multicast(dev);
2612
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002613 return 0;
2614
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04002615 free_tx_ring:
2616 kfree(skge->tx_ring.start);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002617 free_rx_ring:
2618 skge_rx_clean(skge);
2619 kfree(skge->rx_ring.start);
2620 free_pci_mem:
2621 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002622 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002623
2624 return err;
2625}
2626
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002627/* stop receiver */
2628static void skge_rx_stop(struct skge_hw *hw, int port)
2629{
2630 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
2631 skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
2632 RB_RST_SET|RB_DIS_OP_MD);
2633 skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
2634}
2635
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002636static int skge_down(struct net_device *dev)
2637{
2638 struct skge_port *skge = netdev_priv(dev);
2639 struct skge_hw *hw = skge->hw;
2640 int port = skge->port;
2641
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002642 if (skge->mem == NULL)
2643 return 0;
2644
Joe Perchesd7072042010-02-09 11:49:53 +00002645 netif_info(skge, ifdown, skge->netdev, "disabling interface\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002646
Michal Schmidtd119b392009-04-14 15:16:55 -07002647 netif_tx_disable(dev);
Stephen Hemminger692412b2007-04-09 15:32:45 -07002648
stephen hemminger57d6fa32011-07-06 19:00:07 +00002649 if (is_genesis(hw) && hw->phy_type == SK_PHY_XMAC)
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002650 del_timer_sync(&skge->link_timer);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002651
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002652 napi_disable(&skge->napi);
Stephen Hemminger692412b2007-04-09 15:32:45 -07002653 netif_carrier_off(dev);
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002654
2655 spin_lock_irq(&hw->hw_lock);
2656 hw->intr_mask &= ~portmask[port];
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04002657 skge_write32(hw, B0_IMSK, (hw->ports == 1) ? 0 : hw->intr_mask);
2658 skge_read32(hw, B0_IMSK);
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002659 spin_unlock_irq(&hw->hw_lock);
2660
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04002661 if (hw->ports == 1)
2662 free_irq(hw->pdev->irq, hw);
2663
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002664 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
stephen hemminger57d6fa32011-07-06 19:00:07 +00002665 if (is_genesis(hw))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002666 genesis_stop(skge);
2667 else
2668 yukon_stop(skge);
2669
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002670 /* Stop transmitter */
2671 skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
2672 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
2673 RB_RST_SET|RB_DIS_OP_MD);
2674
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002675
2676 /* Disable Force Sync bit and Enable Alloc bit */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002677 skge_write8(hw, SK_REG(port, TXA_CTRL),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002678 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2679
2680 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002681 skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2682 skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002683
2684 /* Reset PCI FIFO */
2685 skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
2686 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2687
2688 /* Reset the RAM Buffer async Tx queue */
2689 skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002690
2691 skge_rx_stop(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002692
stephen hemminger57d6fa32011-07-06 19:00:07 +00002693 if (is_genesis(hw)) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002694 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
2695 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002696 } else {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002697 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
2698 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002699 }
2700
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002701 skge_led(skge, LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002702
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002703 netif_tx_lock_bh(dev);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002704 skge_tx_clean(dev);
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002705 netif_tx_unlock_bh(dev);
2706
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002707 skge_rx_clean(skge);
2708
2709 kfree(skge->rx_ring.start);
2710 kfree(skge->tx_ring.start);
2711 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002712 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002713 return 0;
2714}
2715
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002716static inline int skge_avail(const struct skge_ring *ring)
2717{
Stephen Hemminger992c9622007-03-16 14:01:30 -07002718 smp_mb();
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002719 return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
2720 + (ring->to_clean - ring->to_use) - 1;
2721}
2722
Stephen Hemminger613573252009-08-31 19:50:58 +00002723static netdev_tx_t skge_xmit_frame(struct sk_buff *skb,
2724 struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002725{
2726 struct skge_port *skge = netdev_priv(dev);
2727 struct skge_hw *hw = skge->hw;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002728 struct skge_element *e;
2729 struct skge_tx_desc *td;
2730 int i;
2731 u32 control, len;
2732 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002733
Herbert Xu5b057c62006-06-23 02:06:41 -07002734 if (skb_padto(skb, ETH_ZLEN))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002735 return NETDEV_TX_OK;
2736
Stephen Hemminger513f5332006-09-01 15:53:49 -07002737 if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002738 return NETDEV_TX_BUSY;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002739
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002740 e = skge->tx_ring.to_use;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002741 td = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002742 BUG_ON(td->control & BMU_OWN);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002743 e->skb = skb;
2744 len = skb_headlen(skb);
2745 map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00002746 dma_unmap_addr_set(e, mapaddr, map);
2747 dma_unmap_len_set(e, maplen, len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002748
2749 td->dma_lo = map;
2750 td->dma_hi = map >> 32;
2751
Patrick McHardy84fa7932006-08-29 16:44:56 -07002752 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michał Mirosław0d0b1672010-12-14 15:24:08 +00002753 const int offset = skb_checksum_start_offset(skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002754
2755 /* This seems backwards, but it is what the sk98lin
2756 * does. Looks like hardware is wrong?
2757 */
Joe Perches8e95a202009-12-03 07:58:21 +00002758 if (ipip_hdr(skb)->protocol == IPPROTO_UDP &&
Joe Perches67777f92010-02-17 15:01:58 +00002759 hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002760 control = BMU_TCP_CHECK;
2761 else
2762 control = BMU_UDP_CHECK;
2763
2764 td->csum_offs = 0;
2765 td->csum_start = offset;
Al Viroff1dcad2006-11-20 18:07:29 -08002766 td->csum_write = offset + skb->csum_offset;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002767 } else
2768 control = BMU_CHECK;
2769
2770 if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
Joe Perches67777f92010-02-17 15:01:58 +00002771 control |= BMU_EOF | BMU_IRQ_EOF;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002772 else {
2773 struct skge_tx_desc *tf = td;
2774
2775 control |= BMU_STFWD;
2776 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002777 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002778
Ian Campbell516733c2011-09-21 21:53:17 +00002779 map = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
Eric Dumazet9e903e02011-10-18 21:00:24 +00002780 skb_frag_size(frag), DMA_TO_DEVICE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002781
2782 e = e->next;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002783 e->skb = skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002784 tf = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002785 BUG_ON(tf->control & BMU_OWN);
2786
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002787 tf->dma_lo = map;
2788 tf->dma_hi = (u64) map >> 32;
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00002789 dma_unmap_addr_set(e, mapaddr, map);
Eric Dumazet9e903e02011-10-18 21:00:24 +00002790 dma_unmap_len_set(e, maplen, skb_frag_size(frag));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002791
Eric Dumazet9e903e02011-10-18 21:00:24 +00002792 tf->control = BMU_OWN | BMU_SW | control | skb_frag_size(frag);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002793 }
2794 tf->control |= BMU_EOF | BMU_IRQ_EOF;
2795 }
2796 /* Make sure all the descriptors written */
2797 wmb();
2798 td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
2799 wmb();
2800
2801 skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
2802
Joe Perchesd7072042010-02-09 11:49:53 +00002803 netif_printk(skge, tx_queued, KERN_DEBUG, skge->netdev,
2804 "tx queued, slot %td, len %d\n",
2805 e - skge->tx_ring.start, skb->len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002806
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002807 skge->tx_ring.to_use = e->next;
Stephen Hemminger992c9622007-03-16 14:01:30 -07002808 smp_wmb();
2809
Stephen Hemminger9db96472006-06-06 10:11:12 -07002810 if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
Joe Perchesf15063c2010-02-17 15:01:57 +00002811 netdev_dbg(dev, "transmit queue full\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002812 netif_stop_queue(dev);
2813 }
2814
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002815 return NETDEV_TX_OK;
2816}
2817
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002818
2819/* Free resources associated with this reing element */
2820static void skge_tx_free(struct skge_port *skge, struct skge_element *e,
2821 u32 control)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002822{
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002823 struct pci_dev *pdev = skge->hw->pdev;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002824
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002825 /* skb header vs. fragment */
2826 if (control & BMU_STF)
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00002827 pci_unmap_single(pdev, dma_unmap_addr(e, mapaddr),
2828 dma_unmap_len(e, maplen),
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002829 PCI_DMA_TODEVICE);
2830 else
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00002831 pci_unmap_page(pdev, dma_unmap_addr(e, mapaddr),
2832 dma_unmap_len(e, maplen),
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002833 PCI_DMA_TODEVICE);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002834
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002835 if (control & BMU_EOF) {
Joe Perchesd7072042010-02-09 11:49:53 +00002836 netif_printk(skge, tx_done, KERN_DEBUG, skge->netdev,
2837 "tx done slot %td\n", e - skge->tx_ring.start);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002838
Stephen Hemminger513f5332006-09-01 15:53:49 -07002839 dev_kfree_skb(e->skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002840 }
2841}
2842
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002843/* Free all buffers in transmit ring */
Stephen Hemminger513f5332006-09-01 15:53:49 -07002844static void skge_tx_clean(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002845{
Stephen Hemminger513f5332006-09-01 15:53:49 -07002846 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002847 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002848
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002849 for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
2850 struct skge_tx_desc *td = e->desc;
2851 skge_tx_free(skge, e, td->control);
2852 td->control = 0;
2853 }
2854
2855 skge->tx_ring.to_clean = e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002856}
2857
2858static void skge_tx_timeout(struct net_device *dev)
2859{
2860 struct skge_port *skge = netdev_priv(dev);
2861
Joe Perchesd7072042010-02-09 11:49:53 +00002862 netif_printk(skge, timer, KERN_DEBUG, skge->netdev, "tx timeout\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002863
2864 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002865 skge_tx_clean(dev);
Michal Schmidtd119b392009-04-14 15:16:55 -07002866 netif_wake_queue(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002867}
2868
2869static int skge_change_mtu(struct net_device *dev, int new_mtu)
2870{
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002871 int err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002872
Stephen Hemminger95566062005-06-27 11:33:02 -07002873 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002874 return -EINVAL;
2875
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002876 if (!netif_running(dev)) {
2877 dev->mtu = new_mtu;
2878 return 0;
2879 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002880
Stephen Hemminger1a8098b2007-11-28 14:25:05 -08002881 skge_down(dev);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002882
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002883 dev->mtu = new_mtu;
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002884
Stephen Hemminger1a8098b2007-11-28 14:25:05 -08002885 err = skge_up(dev);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002886 if (err)
2887 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002888
2889 return err;
2890}
2891
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002892static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
2893
2894static void genesis_add_filter(u8 filter[8], const u8 *addr)
2895{
2896 u32 crc, bit;
2897
2898 crc = ether_crc_le(ETH_ALEN, addr);
2899 bit = ~crc & 0x3f;
2900 filter[bit/8] |= 1 << (bit%8);
2901}
2902
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002903static void genesis_set_multicast(struct net_device *dev)
2904{
2905 struct skge_port *skge = netdev_priv(dev);
2906 struct skge_hw *hw = skge->hw;
2907 int port = skge->port;
Jiri Pirko22bedad2010-04-01 21:22:57 +00002908 struct netdev_hw_addr *ha;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002909 u32 mode;
2910 u8 filter[8];
2911
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002912 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002913 mode |= XM_MD_ENA_HASH;
2914 if (dev->flags & IFF_PROMISC)
2915 mode |= XM_MD_ENA_PROM;
2916 else
2917 mode &= ~XM_MD_ENA_PROM;
2918
2919 if (dev->flags & IFF_ALLMULTI)
2920 memset(filter, 0xff, sizeof(filter));
2921 else {
2922 memset(filter, 0, sizeof(filter));
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002923
Joe Perches8e95a202009-12-03 07:58:21 +00002924 if (skge->flow_status == FLOW_STAT_REM_SEND ||
2925 skge->flow_status == FLOW_STAT_SYMMETRIC)
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002926 genesis_add_filter(filter, pause_mc_addr);
2927
Jiri Pirko22bedad2010-04-01 21:22:57 +00002928 netdev_for_each_mc_addr(ha, dev)
2929 genesis_add_filter(filter, ha->addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002930 }
2931
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002932 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemminger45bada62005-06-27 11:33:12 -07002933 xm_outhash(hw, port, XM_HSM, filter);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002934}
2935
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002936static void yukon_add_filter(u8 filter[8], const u8 *addr)
2937{
2938 u32 bit = ether_crc(ETH_ALEN, addr) & 0x3f;
2939 filter[bit/8] |= 1 << (bit%8);
2940}
2941
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002942static void yukon_set_multicast(struct net_device *dev)
2943{
2944 struct skge_port *skge = netdev_priv(dev);
2945 struct skge_hw *hw = skge->hw;
2946 int port = skge->port;
Jiri Pirko22bedad2010-04-01 21:22:57 +00002947 struct netdev_hw_addr *ha;
Joe Perches8e95a202009-12-03 07:58:21 +00002948 int rx_pause = (skge->flow_status == FLOW_STAT_REM_SEND ||
2949 skge->flow_status == FLOW_STAT_SYMMETRIC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002950 u16 reg;
2951 u8 filter[8];
2952
2953 memset(filter, 0, sizeof(filter));
2954
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002955 reg = gma_read16(hw, port, GM_RX_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002956 reg |= GM_RXCR_UCF_ENA;
2957
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002958 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002959 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2960 else if (dev->flags & IFF_ALLMULTI) /* all multicast */
2961 memset(filter, 0xff, sizeof(filter));
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00002962 else if (netdev_mc_empty(dev) && !rx_pause)/* no multicast */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002963 reg &= ~GM_RXCR_MCF_ENA;
2964 else {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002965 reg |= GM_RXCR_MCF_ENA;
2966
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002967 if (rx_pause)
2968 yukon_add_filter(filter, pause_mc_addr);
2969
Jiri Pirko22bedad2010-04-01 21:22:57 +00002970 netdev_for_each_mc_addr(ha, dev)
2971 yukon_add_filter(filter, ha->addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002972 }
2973
2974
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002975 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002976 (u16)filter[0] | ((u16)filter[1] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002977 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002978 (u16)filter[2] | ((u16)filter[3] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002979 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002980 (u16)filter[4] | ((u16)filter[5] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002981 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002982 (u16)filter[6] | ((u16)filter[7] << 8));
2983
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002984 gma_write16(hw, port, GM_RX_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002985}
2986
Stephen Hemminger383181a2005-09-19 15:37:16 -07002987static inline u16 phy_length(const struct skge_hw *hw, u32 status)
2988{
stephen hemminger57d6fa32011-07-06 19:00:07 +00002989 if (is_genesis(hw))
Stephen Hemminger383181a2005-09-19 15:37:16 -07002990 return status >> XMR_FS_LEN_SHIFT;
2991 else
2992 return status >> GMR_FS_LEN_SHIFT;
2993}
2994
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002995static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
2996{
stephen hemminger57d6fa32011-07-06 19:00:07 +00002997 if (is_genesis(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002998 return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
2999 else
3000 return (status & GMR_FS_ANY_ERR) ||
3001 (status & GMR_FS_RX_OK) == 0;
3002}
3003
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003004static void skge_set_multicast(struct net_device *dev)
3005{
3006 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003007
stephen hemminger57d6fa32011-07-06 19:00:07 +00003008 if (is_genesis(skge->hw))
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003009 genesis_set_multicast(dev);
3010 else
3011 yukon_set_multicast(dev);
3012
3013}
3014
Stephen Hemminger383181a2005-09-19 15:37:16 -07003015
3016/* Get receive buffer from descriptor.
3017 * Handles copy of small buffers and reallocation failures
3018 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003019static struct sk_buff *skge_rx_get(struct net_device *dev,
3020 struct skge_element *e,
3021 u32 control, u32 status, u16 csum)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003022{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003023 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003024 struct sk_buff *skb;
3025 u16 len = control & BMU_BBC;
3026
Joe Perchesd7072042010-02-09 11:49:53 +00003027 netif_printk(skge, rx_status, KERN_DEBUG, skge->netdev,
3028 "rx slot %td status 0x%x len %d\n",
3029 e - skge->rx_ring.start, status, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003030
3031 if (len > skge->rx_buf_size)
3032 goto error;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003033
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003034 if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
Stephen Hemminger383181a2005-09-19 15:37:16 -07003035 goto error;
3036
3037 if (bad_phy_status(skge->hw, status))
3038 goto error;
3039
3040 if (phy_length(skge->hw, status) != len)
3041 goto error;
3042
3043 if (len < RX_COPY_THRESHOLD) {
Eric Dumazet89d71a62009-10-13 05:34:20 +00003044 skb = netdev_alloc_skb_ip_align(dev, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003045 if (!skb)
3046 goto resubmit;
3047
Stephen Hemminger383181a2005-09-19 15:37:16 -07003048 pci_dma_sync_single_for_cpu(skge->hw->pdev,
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00003049 dma_unmap_addr(e, mapaddr),
Stephen Hemminger383181a2005-09-19 15:37:16 -07003050 len, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03003051 skb_copy_from_linear_data(e->skb, skb->data, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003052 pci_dma_sync_single_for_device(skge->hw->pdev,
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00003053 dma_unmap_addr(e, mapaddr),
Stephen Hemminger383181a2005-09-19 15:37:16 -07003054 len, PCI_DMA_FROMDEVICE);
3055 skge_rx_reuse(e, skge->rx_buf_size);
3056 } else {
3057 struct sk_buff *nskb;
Eric Dumazet89d71a62009-10-13 05:34:20 +00003058
3059 nskb = netdev_alloc_skb_ip_align(dev, skge->rx_buf_size);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003060 if (!nskb)
3061 goto resubmit;
3062
3063 pci_unmap_single(skge->hw->pdev,
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00003064 dma_unmap_addr(e, mapaddr),
3065 dma_unmap_len(e, maplen),
Stephen Hemminger383181a2005-09-19 15:37:16 -07003066 PCI_DMA_FROMDEVICE);
3067 skb = e->skb;
Joe Perches67777f92010-02-17 15:01:58 +00003068 prefetch(skb->data);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003069 skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
3070 }
3071
3072 skb_put(skb, len);
Michał Mirosławe92702b2011-03-31 01:01:35 +00003073
3074 if (dev->features & NETIF_F_RXCSUM) {
Stephen Hemminger383181a2005-09-19 15:37:16 -07003075 skb->csum = csum;
Patrick McHardy84fa7932006-08-29 16:44:56 -07003076 skb->ip_summed = CHECKSUM_COMPLETE;
Stephen Hemminger383181a2005-09-19 15:37:16 -07003077 }
3078
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003079 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003080
3081 return skb;
3082error:
3083
Joe Perchesd7072042010-02-09 11:49:53 +00003084 netif_printk(skge, rx_err, KERN_DEBUG, skge->netdev,
3085 "rx err, slot %td control 0x%x status 0x%x\n",
3086 e - skge->rx_ring.start, control, status);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003087
stephen hemminger57d6fa32011-07-06 19:00:07 +00003088 if (is_genesis(skge->hw)) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003089 if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
Stephen Hemmingerda007722007-10-16 12:15:52 -07003090 dev->stats.rx_length_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003091 if (status & XMR_FS_FRA_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003092 dev->stats.rx_frame_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003093 if (status & XMR_FS_FCS_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003094 dev->stats.rx_crc_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003095 } else {
3096 if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
Stephen Hemmingerda007722007-10-16 12:15:52 -07003097 dev->stats.rx_length_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003098 if (status & GMR_FS_FRAGMENT)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003099 dev->stats.rx_frame_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003100 if (status & GMR_FS_CRC_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003101 dev->stats.rx_crc_errors++;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003102 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003103
Stephen Hemminger383181a2005-09-19 15:37:16 -07003104resubmit:
3105 skge_rx_reuse(e, skge->rx_buf_size);
3106 return NULL;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003107}
3108
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003109/* Free all buffers in Tx ring which are no longer owned by device */
Stephen Hemminger513f5332006-09-01 15:53:49 -07003110static void skge_tx_done(struct net_device *dev)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003111{
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003112 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003113 struct skge_ring *ring = &skge->tx_ring;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003114 struct skge_element *e;
3115
Stephen Hemminger513f5332006-09-01 15:53:49 -07003116 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003117
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003118 for (e = ring->to_clean; e != ring->to_use; e = e->next) {
Stephen Hemminger992c9622007-03-16 14:01:30 -07003119 u32 control = ((const struct skge_tx_desc *) e->desc)->control;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003120
Stephen Hemminger992c9622007-03-16 14:01:30 -07003121 if (control & BMU_OWN)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003122 break;
3123
Stephen Hemminger992c9622007-03-16 14:01:30 -07003124 skge_tx_free(skge, e, control);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003125 }
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003126 skge->tx_ring.to_clean = e;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003127
Stephen Hemminger992c9622007-03-16 14:01:30 -07003128 /* Can run lockless until we need to synchronize to restart queue. */
3129 smp_mb();
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003130
Stephen Hemminger992c9622007-03-16 14:01:30 -07003131 if (unlikely(netif_queue_stopped(dev) &&
3132 skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3133 netif_tx_lock(dev);
3134 if (unlikely(netif_queue_stopped(dev) &&
3135 skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3136 netif_wake_queue(dev);
3137
3138 }
3139 netif_tx_unlock(dev);
3140 }
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003141}
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003142
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003143static int skge_poll(struct napi_struct *napi, int to_do)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003144{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003145 struct skge_port *skge = container_of(napi, struct skge_port, napi);
3146 struct net_device *dev = skge->netdev;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003147 struct skge_hw *hw = skge->hw;
3148 struct skge_ring *ring = &skge->rx_ring;
3149 struct skge_element *e;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003150 int work_done = 0;
3151
Stephen Hemminger513f5332006-09-01 15:53:49 -07003152 skge_tx_done(dev);
3153
3154 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
3155
Stephen Hemminger1631aef2005-11-08 10:33:44 -08003156 for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003157 struct skge_rx_desc *rd = e->desc;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003158 struct sk_buff *skb;
Stephen Hemminger383181a2005-09-19 15:37:16 -07003159 u32 control;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003160
3161 rmb();
3162 control = rd->control;
3163 if (control & BMU_OWN)
3164 break;
3165
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003166 skb = skge_rx_get(dev, e, control, rd->status, rd->csum2);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003167 if (likely(skb)) {
Eric Dumazet86cac582010-08-31 18:25:32 +00003168 napi_gro_receive(napi, skb);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003169 ++work_done;
Stephen Hemminger5a011442006-03-23 11:07:25 -08003170 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003171 }
3172 ring->to_clean = e;
3173
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003174 /* restart receiver */
3175 wmb();
Stephen Hemmingera9cdab82006-02-22 10:28:33 -08003176 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003177
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003178 if (work_done < to_do) {
Marin Mitov6ef29772008-03-23 10:20:09 +02003179 unsigned long flags;
Jeff Garzikf0c88f92008-03-25 23:53:24 -04003180
Eric Dumazet86cac582010-08-31 18:25:32 +00003181 napi_gro_flush(napi);
Marin Mitov6ef29772008-03-23 10:20:09 +02003182 spin_lock_irqsave(&hw->hw_lock, flags);
Ben Hutchings288379f2009-01-19 16:43:59 -08003183 __napi_complete(napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003184 hw->intr_mask |= napimask[skge->port];
3185 skge_write32(hw, B0_IMSK, hw->intr_mask);
3186 skge_read32(hw, B0_IMSK);
Marin Mitov6ef29772008-03-23 10:20:09 +02003187 spin_unlock_irqrestore(&hw->hw_lock, flags);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003188 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003189
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003190 return work_done;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003191}
3192
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003193/* Parity errors seem to happen when Genesis is connected to a switch
3194 * with no other ports present. Heartbeat error??
3195 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003196static void skge_mac_parity(struct skge_hw *hw, int port)
3197{
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003198 struct net_device *dev = hw->dev[port];
3199
Stephen Hemmingerda007722007-10-16 12:15:52 -07003200 ++dev->stats.tx_heartbeat_errors;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003201
stephen hemminger57d6fa32011-07-06 19:00:07 +00003202 if (is_genesis(hw))
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003203 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003204 MFF_CLR_PERR);
3205 else
3206 /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003207 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger981d0372005-06-27 11:33:06 -07003208 (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003209 ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
3210}
3211
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003212static void skge_mac_intr(struct skge_hw *hw, int port)
3213{
stephen hemminger57d6fa32011-07-06 19:00:07 +00003214 if (is_genesis(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003215 genesis_mac_intr(hw, port);
3216 else
3217 yukon_mac_intr(hw, port);
3218}
3219
3220/* Handle device specific framing and timeout interrupts */
3221static void skge_error_irq(struct skge_hw *hw)
3222{
Stephen Hemminger1479d132007-02-02 08:22:52 -08003223 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003224 u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3225
stephen hemminger57d6fa32011-07-06 19:00:07 +00003226 if (is_genesis(hw)) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003227 /* clear xmac errors */
3228 if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003229 skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003230 if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003231 skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003232 } else {
3233 /* Timestamp (unused) overflow */
3234 if (hwstatus & IS_IRQ_TIST_OV)
3235 skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003236 }
3237
3238 if (hwstatus & IS_RAM_RD_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003239 dev_err(&pdev->dev, "Ram read data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003240 skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
3241 }
3242
3243 if (hwstatus & IS_RAM_WR_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003244 dev_err(&pdev->dev, "Ram write data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003245 skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
3246 }
3247
3248 if (hwstatus & IS_M1_PAR_ERR)
3249 skge_mac_parity(hw, 0);
3250
3251 if (hwstatus & IS_M2_PAR_ERR)
3252 skge_mac_parity(hw, 1);
3253
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003254 if (hwstatus & IS_R1_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003255 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3256 hw->dev[0]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003257 skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003258 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003259
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003260 if (hwstatus & IS_R2_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003261 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3262 hw->dev[1]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003263 skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003264 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003265
3266 if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003267 u16 pci_status, pci_cmd;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003268
Stephen Hemminger1479d132007-02-02 08:22:52 -08003269 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
3270 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003271
Stephen Hemminger1479d132007-02-02 08:22:52 -08003272 dev_err(&pdev->dev, "PCI error cmd=%#x status=%#x\n",
3273 pci_cmd, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003274
3275 /* Write the error bits back to clear them. */
3276 pci_status &= PCI_STATUS_ERROR_BITS;
3277 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003278 pci_write_config_word(pdev, PCI_COMMAND,
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003279 pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003280 pci_write_config_word(pdev, PCI_STATUS, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003281 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003282
Stephen Hemminger050ec182005-08-16 14:00:54 -07003283 /* if error still set then just ignore it */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003284 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3285 if (hwstatus & IS_IRQ_STAT) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003286 dev_warn(&hw->pdev->dev, "unable to clear error (so ignoring them)\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003287 hw->intr_mask &= ~IS_HW_ERR;
3288 }
3289 }
3290}
3291
3292/*
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003293 * Interrupt from PHY are handled in tasklet (softirq)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003294 * because accessing phy registers requires spin wait which might
3295 * cause excess interrupt latency.
3296 */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003297static void skge_extirq(unsigned long arg)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003298{
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003299 struct skge_hw *hw = (struct skge_hw *) arg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003300 int port;
3301
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003302 for (port = 0; port < hw->ports; port++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003303 struct net_device *dev = hw->dev[port];
3304
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003305 if (netif_running(dev)) {
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003306 struct skge_port *skge = netdev_priv(dev);
3307
3308 spin_lock(&hw->phy_lock);
stephen hemminger57d6fa32011-07-06 19:00:07 +00003309 if (!is_genesis(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003310 yukon_phy_intr(skge);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003311 else if (hw->phy_type == SK_PHY_BCOM)
Stephen Hemminger45bada62005-06-27 11:33:12 -07003312 bcom_phy_intr(skge);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003313 spin_unlock(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003314 }
3315 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003316
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003317 spin_lock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003318 hw->intr_mask |= IS_EXT_REG;
3319 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003320 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003321 spin_unlock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003322}
3323
David Howells7d12e782006-10-05 14:55:46 +01003324static irqreturn_t skge_intr(int irq, void *dev_id)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003325{
3326 struct skge_hw *hw = dev_id;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003327 u32 status;
Stephen Hemminger29365c92006-09-01 15:53:48 -07003328 int handled = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003329
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003330 spin_lock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003331 /* Reading this register masks IRQ */
3332 status = skge_read32(hw, B0_SP_ISRC);
Stephen Hemminger0486a8c2006-09-06 11:06:10 -07003333 if (status == 0 || status == ~0)
Stephen Hemminger29365c92006-09-01 15:53:48 -07003334 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003335
Stephen Hemminger29365c92006-09-01 15:53:48 -07003336 handled = 1;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003337 status &= hw->intr_mask;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003338 if (status & IS_EXT_REG) {
3339 hw->intr_mask &= ~IS_EXT_REG;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003340 tasklet_schedule(&hw->phy_task);
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003341 }
3342
Stephen Hemminger513f5332006-09-01 15:53:49 -07003343 if (status & (IS_XA1_F|IS_R1_F)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003344 struct skge_port *skge = netdev_priv(hw->dev[0]);
Stephen Hemminger513f5332006-09-01 15:53:49 -07003345 hw->intr_mask &= ~(IS_XA1_F|IS_R1_F);
Ben Hutchings288379f2009-01-19 16:43:59 -08003346 napi_schedule(&skge->napi);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003347 }
3348
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003349 if (status & IS_PA_TO_TX1)
3350 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
3351
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003352 if (status & IS_PA_TO_RX1) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07003353 ++hw->dev[0]->stats.rx_over_errors;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003354 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
3355 }
3356
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003357
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003358 if (status & IS_MAC1)
3359 skge_mac_intr(hw, 0);
Stephen Hemminger95566062005-06-27 11:33:02 -07003360
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003361 if (hw->dev[1]) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003362 struct skge_port *skge = netdev_priv(hw->dev[1]);
3363
Stephen Hemminger513f5332006-09-01 15:53:49 -07003364 if (status & (IS_XA2_F|IS_R2_F)) {
3365 hw->intr_mask &= ~(IS_XA2_F|IS_R2_F);
Ben Hutchings288379f2009-01-19 16:43:59 -08003366 napi_schedule(&skge->napi);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003367 }
3368
3369 if (status & IS_PA_TO_RX2) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07003370 ++hw->dev[1]->stats.rx_over_errors;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003371 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
3372 }
3373
3374 if (status & IS_PA_TO_TX2)
3375 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
3376
3377 if (status & IS_MAC2)
3378 skge_mac_intr(hw, 1);
3379 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003380
3381 if (status & IS_HW_ERR)
3382 skge_error_irq(hw);
3383
Stephen Hemminger7e676d92005-06-27 11:33:13 -07003384 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003385 skge_read32(hw, B0_IMSK);
Stephen Hemminger29365c92006-09-01 15:53:48 -07003386out:
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003387 spin_unlock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003388
Stephen Hemminger29365c92006-09-01 15:53:48 -07003389 return IRQ_RETVAL(handled);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003390}
3391
3392#ifdef CONFIG_NET_POLL_CONTROLLER
3393static void skge_netpoll(struct net_device *dev)
3394{
3395 struct skge_port *skge = netdev_priv(dev);
3396
3397 disable_irq(dev->irq);
David Howells7d12e782006-10-05 14:55:46 +01003398 skge_intr(dev->irq, skge->hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003399 enable_irq(dev->irq);
3400}
3401#endif
3402
3403static int skge_set_mac_address(struct net_device *dev, void *p)
3404{
3405 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003406 struct skge_hw *hw = skge->hw;
3407 unsigned port = skge->port;
3408 const struct sockaddr *addr = p;
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003409 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003410
3411 if (!is_valid_ether_addr(addr->sa_data))
3412 return -EADDRNOTAVAIL;
3413
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003414 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003415
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003416 if (!netif_running(dev)) {
3417 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3418 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
3419 } else {
3420 /* disable Rx */
3421 spin_lock_bh(&hw->phy_lock);
3422 ctrl = gma_read16(hw, port, GM_GP_CTRL);
3423 gma_write16(hw, port, GM_GP_CTRL, ctrl & ~GM_GPCR_RX_ENA);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003424
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003425 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3426 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003427
stephen hemminger57d6fa32011-07-06 19:00:07 +00003428 if (is_genesis(hw))
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003429 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
3430 else {
3431 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3432 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3433 }
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003434
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003435 gma_write16(hw, port, GM_GP_CTRL, ctrl);
3436 spin_unlock_bh(&hw->phy_lock);
3437 }
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003438
3439 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003440}
3441
3442static const struct {
3443 u8 id;
3444 const char *name;
3445} skge_chips[] = {
3446 { CHIP_ID_GENESIS, "Genesis" },
3447 { CHIP_ID_YUKON, "Yukon" },
3448 { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
3449 { CHIP_ID_YUKON_LP, "Yukon-LP"},
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003450};
3451
3452static const char *skge_board_name(const struct skge_hw *hw)
3453{
3454 int i;
3455 static char buf[16];
3456
3457 for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
3458 if (skge_chips[i].id == hw->chip_id)
3459 return skge_chips[i].name;
3460
3461 snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
3462 return buf;
3463}
3464
3465
3466/*
3467 * Setup the board data structure, but don't bring up
3468 * the port(s)
3469 */
3470static int skge_reset(struct skge_hw *hw)
3471{
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003472 u32 reg;
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003473 u16 ctst, pci_status;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003474 u8 t8, mac_cfg, pmd_type;
Stephen Hemminger981d0372005-06-27 11:33:06 -07003475 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003476
3477 ctst = skge_read16(hw, B0_CTST);
3478
3479 /* do a SW reset */
3480 skge_write8(hw, B0_CTST, CS_RST_SET);
3481 skge_write8(hw, B0_CTST, CS_RST_CLR);
3482
3483 /* clear PCI errors, if any */
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003484 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3485 skge_write8(hw, B2_TST_CTRL2, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003486
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003487 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
3488 pci_write_config_word(hw->pdev, PCI_STATUS,
3489 pci_status | PCI_STATUS_ERROR_BITS);
3490 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003491 skge_write8(hw, B0_CTST, CS_MRST_CLR);
3492
3493 /* restore CLK_RUN bits (for Yukon-Lite) */
3494 skge_write16(hw, B0_CTST,
3495 ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
3496
3497 hw->chip_id = skge_read8(hw, B2_CHIP_ID);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003498 hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003499 pmd_type = skge_read8(hw, B2_PMD_TYP);
3500 hw->copper = (pmd_type == 'T' || pmd_type == '1');
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003501
Stephen Hemminger95566062005-06-27 11:33:02 -07003502 switch (hw->chip_id) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003503 case CHIP_ID_GENESIS:
stephen hemminger57d6fa32011-07-06 19:00:07 +00003504#ifdef CONFIG_SKGE_GENESIS
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003505 switch (hw->phy_type) {
3506 case SK_PHY_XMAC:
3507 hw->phy_addr = PHY_ADDR_XMAC;
3508 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003509 case SK_PHY_BCOM:
3510 hw->phy_addr = PHY_ADDR_BCOM;
3511 break;
3512 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003513 dev_err(&hw->pdev->dev, "unsupported phy type 0x%x\n",
3514 hw->phy_type);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003515 return -EOPNOTSUPP;
3516 }
3517 break;
stephen hemminger57d6fa32011-07-06 19:00:07 +00003518#else
3519 dev_err(&hw->pdev->dev, "Genesis chip detected but not configured\n");
3520 return -EOPNOTSUPP;
3521#endif
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003522
3523 case CHIP_ID_YUKON:
3524 case CHIP_ID_YUKON_LITE:
3525 case CHIP_ID_YUKON_LP:
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003526 if (hw->phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003527 hw->copper = 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003528
3529 hw->phy_addr = PHY_ADDR_MARV;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003530 break;
3531
3532 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003533 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3534 hw->chip_id);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003535 return -EOPNOTSUPP;
3536 }
3537
Stephen Hemminger981d0372005-06-27 11:33:06 -07003538 mac_cfg = skge_read8(hw, B2_MAC_CFG);
3539 hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
3540 hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003541
3542 /* read the adapters RAM size */
3543 t8 = skge_read8(hw, B2_E_0);
stephen hemminger57d6fa32011-07-06 19:00:07 +00003544 if (is_genesis(hw)) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003545 if (t8 == 3) {
3546 /* special case: 4 x 64k x 36, offset = 0x80000 */
Linus Torvalds279e1da2007-11-15 08:44:36 -08003547 hw->ram_size = 0x100000;
3548 hw->ram_offset = 0x80000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003549 } else
3550 hw->ram_size = t8 * 512;
Joe Perches67777f92010-02-17 15:01:58 +00003551 } else if (t8 == 0)
Linus Torvalds279e1da2007-11-15 08:44:36 -08003552 hw->ram_size = 0x20000;
3553 else
3554 hw->ram_size = t8 * 4096;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003555
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003556 hw->intr_mask = IS_HW_ERR;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003557
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003558 /* Use PHY IRQ for all but fiber based Genesis board */
stephen hemminger57d6fa32011-07-06 19:00:07 +00003559 if (!(is_genesis(hw) && hw->phy_type == SK_PHY_XMAC))
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003560 hw->intr_mask |= IS_EXT_REG;
3561
stephen hemminger57d6fa32011-07-06 19:00:07 +00003562 if (is_genesis(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003563 genesis_init(hw);
3564 else {
3565 /* switch power to VCC (WA for VAUX problem) */
3566 skge_write8(hw, B0_POWER_CTRL,
3567 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003568
Stephen Hemminger050ec182005-08-16 14:00:54 -07003569 /* avoid boards with stuck Hardware error bits */
3570 if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
3571 (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003572 dev_warn(&hw->pdev->dev, "stuck hardware sensor bit\n");
Stephen Hemminger050ec182005-08-16 14:00:54 -07003573 hw->intr_mask &= ~IS_HW_ERR;
3574 }
3575
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003576 /* Clear PHY COMA */
3577 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3578 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
3579 reg &= ~PCI_PHY_COMA;
3580 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
3581 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3582
3583
Stephen Hemminger981d0372005-06-27 11:33:06 -07003584 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003585 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3586 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003587 }
3588 }
3589
3590 /* turn off hardware timer (unused) */
3591 skge_write8(hw, B2_TI_CTRL, TIM_STOP);
3592 skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
3593 skge_write8(hw, B0_LED, LED_STAT_ON);
3594
3595 /* enable the Tx Arbiters */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003596 for (i = 0; i < hw->ports; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003597 skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003598
3599 /* Initialize ram interface */
3600 skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
3601
3602 skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
3603 skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
3604 skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
3605 skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
3606 skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
3607 skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
3608 skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
3609 skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
3610 skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
3611 skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
3612 skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
3613 skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
3614
3615 skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
3616
3617 /* Set interrupt moderation for Transmit only
3618 * Receive interrupts avoided by NAPI
3619 */
3620 skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
3621 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
3622 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
3623
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04003624 /* Leave irq disabled until first port is brought up. */
3625 skge_write32(hw, B0_IMSK, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003626
Stephen Hemminger981d0372005-06-27 11:33:06 -07003627 for (i = 0; i < hw->ports; i++) {
stephen hemminger57d6fa32011-07-06 19:00:07 +00003628 if (is_genesis(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003629 genesis_reset(hw, i);
3630 else
3631 yukon_reset(hw, i);
3632 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003633
3634 return 0;
3635}
3636
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003637
3638#ifdef CONFIG_SKGE_DEBUG
3639
3640static struct dentry *skge_debug;
3641
3642static int skge_debug_show(struct seq_file *seq, void *v)
3643{
3644 struct net_device *dev = seq->private;
3645 const struct skge_port *skge = netdev_priv(dev);
3646 const struct skge_hw *hw = skge->hw;
3647 const struct skge_element *e;
3648
3649 if (!netif_running(dev))
3650 return -ENETDOWN;
3651
3652 seq_printf(seq, "IRQ src=%x mask=%x\n", skge_read32(hw, B0_ISRC),
3653 skge_read32(hw, B0_IMSK));
3654
3655 seq_printf(seq, "Tx Ring: (%d)\n", skge_avail(&skge->tx_ring));
3656 for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
3657 const struct skge_tx_desc *t = e->desc;
3658 seq_printf(seq, "%#x dma=%#x%08x %#x csum=%#x/%x/%x\n",
3659 t->control, t->dma_hi, t->dma_lo, t->status,
3660 t->csum_offs, t->csum_write, t->csum_start);
3661 }
3662
Frans Pop2381a552010-03-24 07:57:36 +00003663 seq_printf(seq, "\nRx Ring:\n");
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003664 for (e = skge->rx_ring.to_clean; ; e = e->next) {
3665 const struct skge_rx_desc *r = e->desc;
3666
3667 if (r->control & BMU_OWN)
3668 break;
3669
3670 seq_printf(seq, "%#x dma=%#x%08x %#x %#x csum=%#x/%x\n",
3671 r->control, r->dma_hi, r->dma_lo, r->status,
3672 r->timestamp, r->csum1, r->csum1_start);
3673 }
3674
3675 return 0;
3676}
3677
3678static int skge_debug_open(struct inode *inode, struct file *file)
3679{
3680 return single_open(file, skge_debug_show, inode->i_private);
3681}
3682
3683static const struct file_operations skge_debug_fops = {
3684 .owner = THIS_MODULE,
3685 .open = skge_debug_open,
3686 .read = seq_read,
3687 .llseek = seq_lseek,
3688 .release = single_release,
3689};
3690
3691/*
3692 * Use network device events to create/remove/rename
3693 * debugfs file entries
3694 */
3695static int skge_device_event(struct notifier_block *unused,
3696 unsigned long event, void *ptr)
3697{
3698 struct net_device *dev = ptr;
3699 struct skge_port *skge;
3700 struct dentry *d;
3701
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003702 if (dev->netdev_ops->ndo_open != &skge_up || !skge_debug)
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003703 goto done;
3704
3705 skge = netdev_priv(dev);
Joe Perches67777f92010-02-17 15:01:58 +00003706 switch (event) {
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003707 case NETDEV_CHANGENAME:
3708 if (skge->debugfs) {
3709 d = debugfs_rename(skge_debug, skge->debugfs,
3710 skge_debug, dev->name);
3711 if (d)
3712 skge->debugfs = d;
3713 else {
Joe Perchesf15063c2010-02-17 15:01:57 +00003714 netdev_info(dev, "rename failed\n");
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003715 debugfs_remove(skge->debugfs);
3716 }
3717 }
3718 break;
3719
3720 case NETDEV_GOING_DOWN:
3721 if (skge->debugfs) {
3722 debugfs_remove(skge->debugfs);
3723 skge->debugfs = NULL;
3724 }
3725 break;
3726
3727 case NETDEV_UP:
3728 d = debugfs_create_file(dev->name, S_IRUGO,
3729 skge_debug, dev,
3730 &skge_debug_fops);
3731 if (!d || IS_ERR(d))
Joe Perchesf15063c2010-02-17 15:01:57 +00003732 netdev_info(dev, "debugfs create failed\n");
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003733 else
3734 skge->debugfs = d;
3735 break;
3736 }
3737
3738done:
3739 return NOTIFY_DONE;
3740}
3741
3742static struct notifier_block skge_notifier = {
3743 .notifier_call = skge_device_event,
3744};
3745
3746
3747static __init void skge_debug_init(void)
3748{
3749 struct dentry *ent;
3750
3751 ent = debugfs_create_dir("skge", NULL);
3752 if (!ent || IS_ERR(ent)) {
Joe Perchesf15063c2010-02-17 15:01:57 +00003753 pr_info("debugfs create directory failed\n");
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003754 return;
3755 }
3756
3757 skge_debug = ent;
3758 register_netdevice_notifier(&skge_notifier);
3759}
3760
3761static __exit void skge_debug_cleanup(void)
3762{
3763 if (skge_debug) {
3764 unregister_netdevice_notifier(&skge_notifier);
3765 debugfs_remove(skge_debug);
3766 skge_debug = NULL;
3767 }
3768}
3769
3770#else
3771#define skge_debug_init()
3772#define skge_debug_cleanup()
3773#endif
3774
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003775static const struct net_device_ops skge_netdev_ops = {
3776 .ndo_open = skge_up,
3777 .ndo_stop = skge_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08003778 .ndo_start_xmit = skge_xmit_frame,
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003779 .ndo_do_ioctl = skge_ioctl,
3780 .ndo_get_stats = skge_get_stats,
3781 .ndo_tx_timeout = skge_tx_timeout,
3782 .ndo_change_mtu = skge_change_mtu,
3783 .ndo_validate_addr = eth_validate_addr,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00003784 .ndo_set_rx_mode = skge_set_multicast,
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003785 .ndo_set_mac_address = skge_set_mac_address,
3786#ifdef CONFIG_NET_POLL_CONTROLLER
3787 .ndo_poll_controller = skge_netpoll,
3788#endif
3789};
3790
3791
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003792/* Initialize network device */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003793static struct net_device *skge_devinit(struct skge_hw *hw, int port,
3794 int highmem)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003795{
3796 struct skge_port *skge;
3797 struct net_device *dev = alloc_etherdev(sizeof(*skge));
3798
3799 if (!dev) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003800 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003801 return NULL;
3802 }
3803
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003804 SET_NETDEV_DEV(dev, &hw->pdev->dev);
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003805 dev->netdev_ops = &skge_netdev_ops;
3806 dev->ethtool_ops = &skge_ethtool_ops;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003807 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003808 dev->irq = hw->pdev->irq;
Stephen Hemminger513f5332006-09-01 15:53:49 -07003809
Stephen Hemminger981d0372005-06-27 11:33:06 -07003810 if (highmem)
3811 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003812
3813 skge = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003814 netif_napi_add(dev, &skge->napi, skge_poll, NAPI_WEIGHT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003815 skge->netdev = dev;
3816 skge->hw = hw;
3817 skge->msg_enable = netif_msg_init(debug, default_msg);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003818
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003819 skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
3820 skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
3821
3822 /* Auto speed and flow control */
3823 skge->autoneg = AUTONEG_ENABLE;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07003824 skge->flow_control = FLOW_MODE_SYM_OR_REM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003825 skge->duplex = -1;
3826 skge->speed = -1;
Stephen Hemminger31b619c2005-06-27 11:33:11 -07003827 skge->advertising = skge_supported_modes(hw);
Stephen Hemminger5b982c52007-05-08 13:36:20 -07003828
Rafael J. Wysocki7b55a4a2009-07-22 02:58:55 +00003829 if (device_can_wakeup(&hw->pdev->dev)) {
Stephen Hemminger5b982c52007-05-08 13:36:20 -07003830 skge->wol = wol_supported(hw) & WAKE_MAGIC;
Rafael J. Wysocki7b55a4a2009-07-22 02:58:55 +00003831 device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
3832 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003833
3834 hw->dev[port] = dev;
3835
3836 skge->port = port;
3837
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003838 /* Only used for Genesis XMAC */
stephen hemminger57d6fa32011-07-06 19:00:07 +00003839 if (is_genesis(hw))
3840 setup_timer(&skge->link_timer, xm_link_timer, (unsigned long) skge);
3841 else {
Michał Mirosławe92702b2011-03-31 01:01:35 +00003842 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
3843 NETIF_F_RXCSUM;
3844 dev->features |= dev->hw_features;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003845 }
3846
3847 /* read the mac address */
3848 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
John W. Linville56230d52005-09-12 10:48:57 -04003849 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003850
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003851 return dev;
3852}
3853
3854static void __devinit skge_show_addr(struct net_device *dev)
3855{
3856 const struct skge_port *skge = netdev_priv(dev);
3857
Joe Perchesd7072042010-02-09 11:49:53 +00003858 netif_info(skge, probe, skge->netdev, "addr %pM\n", dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003859}
3860
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -07003861static int only_32bit_dma;
3862
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003863static int __devinit skge_probe(struct pci_dev *pdev,
3864 const struct pci_device_id *ent)
3865{
3866 struct net_device *dev, *dev1;
3867 struct skge_hw *hw;
3868 int err, using_dac = 0;
3869
Stephen Hemminger203babb2006-03-21 10:57:05 -08003870 err = pci_enable_device(pdev);
3871 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003872 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003873 goto err_out;
3874 }
3875
Stephen Hemminger203babb2006-03-21 10:57:05 -08003876 err = pci_request_regions(pdev, DRV_NAME);
3877 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003878 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003879 goto err_out_disable_pdev;
3880 }
3881
3882 pci_set_master(pdev);
3883
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -07003884 if (!only_32bit_dma && !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003885 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07003886 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Yang Hongyang284901a2009-04-06 19:01:15 -07003887 } else if (!(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))) {
Stephen Hemminger93aea712006-03-21 10:57:02 -08003888 using_dac = 0;
Yang Hongyang284901a2009-04-06 19:01:15 -07003889 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemminger93aea712006-03-21 10:57:02 -08003890 }
3891
3892 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003893 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemminger93aea712006-03-21 10:57:02 -08003894 goto err_out_free_regions;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003895 }
3896
3897#ifdef __BIG_ENDIAN
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08003898 /* byte swap descriptors in hardware */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003899 {
3900 u32 reg;
3901
3902 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
3903 reg |= PCI_REV_DESC;
3904 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
3905 }
3906#endif
3907
3908 err = -ENOMEM;
Michal Schmidt415e69e2009-10-01 08:13:23 +00003909 /* space for skge@pci:0000:04:00.0 */
Joe Perches67777f92010-02-17 15:01:58 +00003910 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
Michal Schmidt415e69e2009-10-01 08:13:23 +00003911 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003912 if (!hw) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003913 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003914 goto err_out_free_regions;
3915 }
Michal Schmidt415e69e2009-10-01 08:13:23 +00003916 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003917
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003918 hw->pdev = pdev;
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003919 spin_lock_init(&hw->hw_lock);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003920 spin_lock_init(&hw->phy_lock);
Joe Perches164165d2009-11-19 09:30:10 +00003921 tasklet_init(&hw->phy_task, skge_extirq, (unsigned long) hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003922
3923 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3924 if (!hw->regs) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003925 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003926 goto err_out_free_hw;
3927 }
3928
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003929 err = skge_reset(hw);
3930 if (err)
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003931 goto err_out_iounmap;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003932
Joe Perchesf15063c2010-02-17 15:01:57 +00003933 pr_info("%s addr 0x%llx irq %d chip %s rev %d\n",
3934 DRV_VERSION,
3935 (unsigned long long)pci_resource_start(pdev, 0), pdev->irq,
3936 skge_board_name(hw), hw->chip_rev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003937
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003938 dev = skge_devinit(hw, 0, using_dac);
3939 if (!dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003940 goto err_out_led_off;
3941
Stephen Hemmingerfae87592007-02-02 08:22:51 -08003942 /* Some motherboards are broken and has zero in ROM. */
Stephen Hemminger1479d132007-02-02 08:22:52 -08003943 if (!is_valid_ether_addr(dev->dev_addr))
3944 dev_warn(&pdev->dev, "bad (zero?) ethernet address in rom\n");
Stephen Hemminger631ae322006-06-06 10:11:14 -07003945
Stephen Hemminger203babb2006-03-21 10:57:05 -08003946 err = register_netdev(dev);
3947 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003948 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003949 goto err_out_free_netdev;
3950 }
3951
3952 skge_show_addr(dev);
3953
Mike McCormackf1914222009-09-23 03:50:36 +00003954 if (hw->ports > 1) {
3955 dev1 = skge_devinit(hw, 1, using_dac);
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04003956 if (!dev1) {
3957 err = -ENOMEM;
3958 goto err_out_unregister;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003959 }
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04003960
3961 err = register_netdev(dev1);
3962 if (err) {
3963 dev_err(&pdev->dev, "cannot register second net device\n");
3964 goto err_out_free_dev1;
3965 }
3966
3967 err = request_irq(pdev->irq, skge_intr, IRQF_SHARED,
3968 hw->irq_name, hw);
3969 if (err) {
3970 dev_err(&pdev->dev, "cannot assign irq %d\n",
3971 pdev->irq);
3972 goto err_out_unregister_dev1;
3973 }
3974
3975 skge_show_addr(dev1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003976 }
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003977 pci_set_drvdata(pdev, hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003978
3979 return 0;
3980
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04003981err_out_unregister_dev1:
3982 unregister_netdev(dev1);
3983err_out_free_dev1:
3984 free_netdev(dev1);
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003985err_out_unregister:
3986 unregister_netdev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003987err_out_free_netdev:
3988 free_netdev(dev);
3989err_out_led_off:
3990 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003991err_out_iounmap:
3992 iounmap(hw->regs);
3993err_out_free_hw:
3994 kfree(hw);
3995err_out_free_regions:
3996 pci_release_regions(pdev);
3997err_out_disable_pdev:
3998 pci_disable_device(pdev);
3999 pci_set_drvdata(pdev, NULL);
4000err_out:
4001 return err;
4002}
4003
4004static void __devexit skge_remove(struct pci_dev *pdev)
4005{
4006 struct skge_hw *hw = pci_get_drvdata(pdev);
4007 struct net_device *dev0, *dev1;
4008
Stephen Hemminger95566062005-06-27 11:33:02 -07004009 if (!hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004010 return;
4011
Joe Perches67777f92010-02-17 15:01:58 +00004012 dev1 = hw->dev[1];
4013 if (dev1)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004014 unregister_netdev(dev1);
4015 dev0 = hw->dev[0];
4016 unregister_netdev(dev0);
4017
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07004018 tasklet_disable(&hw->phy_task);
4019
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07004020 spin_lock_irq(&hw->hw_lock);
4021 hw->intr_mask = 0;
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04004022
4023 if (hw->ports > 1) {
4024 skge_write32(hw, B0_IMSK, 0);
4025 skge_read32(hw, B0_IMSK);
4026 free_irq(pdev->irq, hw);
4027 }
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07004028 spin_unlock_irq(&hw->hw_lock);
4029
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004030 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004031 skge_write8(hw, B0_CTST, CS_RST_SET);
4032
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04004033 if (hw->ports > 1)
4034 free_irq(pdev->irq, hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004035 pci_release_regions(pdev);
4036 pci_disable_device(pdev);
4037 if (dev1)
4038 free_netdev(dev1);
4039 free_netdev(dev0);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004040
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004041 iounmap(hw->regs);
4042 kfree(hw);
4043 pci_set_drvdata(pdev, NULL);
4044}
4045
Daniel Halperinfaa85aa2012-01-03 13:53:16 -05004046#ifdef CONFIG_PM_SLEEP
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004047static int skge_suspend(struct device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004048{
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004049 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004050 struct skge_hw *hw = pci_get_drvdata(pdev);
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004051 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004052
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004053 if (!hw)
4054 return 0;
4055
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004056 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004057 struct net_device *dev = hw->dev[i];
Stephen Hemmingera504e642007-02-02 08:22:53 -08004058 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004059
Stephen Hemmingera504e642007-02-02 08:22:53 -08004060 if (netif_running(dev))
4061 skge_down(dev);
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004062
Stephen Hemmingera504e642007-02-02 08:22:53 -08004063 if (skge->wol)
4064 skge_wol_init(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004065 }
4066
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004067 skge_write32(hw, B0_IMSK, 0);
Rafael J. Wysocki5177b322008-10-29 14:22:14 -07004068
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004069 return 0;
4070}
4071
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004072static int skge_resume(struct device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004073{
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004074 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004075 struct skge_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004076 int i, err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004077
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004078 if (!hw)
4079 return 0;
4080
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004081 err = skge_reset(hw);
4082 if (err)
4083 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004084
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004085 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004086 struct net_device *dev = hw->dev[i];
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004087
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004088 if (netif_running(dev)) {
4089 err = skge_up(dev);
4090
4091 if (err) {
Joe Perchesf15063c2010-02-17 15:01:57 +00004092 netdev_err(dev, "could not up: %d\n", err);
Stephen Hemmingeredd702e2005-12-15 12:18:00 -08004093 dev_close(dev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004094 goto out;
4095 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004096 }
4097 }
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004098out:
4099 return err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004100}
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004101
4102static SIMPLE_DEV_PM_OPS(skge_pm_ops, skge_suspend, skge_resume);
4103#define SKGE_PM_OPS (&skge_pm_ops)
4104
4105#else
4106
4107#define SKGE_PM_OPS NULL
Daniel Halperinfaa85aa2012-01-03 13:53:16 -05004108#endif /* CONFIG_PM_SLEEP */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004109
Stephen Hemminger692412b2007-04-09 15:32:45 -07004110static void skge_shutdown(struct pci_dev *pdev)
4111{
4112 struct skge_hw *hw = pci_get_drvdata(pdev);
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004113 int i;
Stephen Hemminger692412b2007-04-09 15:32:45 -07004114
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004115 if (!hw)
4116 return;
4117
Stephen Hemminger692412b2007-04-09 15:32:45 -07004118 for (i = 0; i < hw->ports; i++) {
4119 struct net_device *dev = hw->dev[i];
4120 struct skge_port *skge = netdev_priv(dev);
4121
4122 if (skge->wol)
4123 skge_wol_init(skge);
Stephen Hemminger692412b2007-04-09 15:32:45 -07004124 }
4125
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004126 pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
Stephen Hemminger692412b2007-04-09 15:32:45 -07004127 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemminger692412b2007-04-09 15:32:45 -07004128}
4129
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004130static struct pci_driver skge_driver = {
4131 .name = DRV_NAME,
4132 .id_table = skge_id_table,
4133 .probe = skge_probe,
4134 .remove = __devexit_p(skge_remove),
Stephen Hemminger692412b2007-04-09 15:32:45 -07004135 .shutdown = skge_shutdown,
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004136 .driver.pm = SKGE_PM_OPS,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004137};
4138
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -07004139static struct dmi_system_id skge_32bit_dma_boards[] = {
4140 {
4141 .ident = "Gigabyte nForce boards",
4142 .matches = {
4143 DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co"),
4144 DMI_MATCH(DMI_BOARD_NAME, "nForce"),
4145 },
4146 },
4147 {}
4148};
4149
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004150static int __init skge_init_module(void)
4151{
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -07004152 if (dmi_check_system(skge_32bit_dma_boards))
4153 only_32bit_dma = 1;
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07004154 skge_debug_init();
Jeff Garzik29917622006-08-19 17:48:59 -04004155 return pci_register_driver(&skge_driver);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004156}
4157
4158static void __exit skge_cleanup_module(void)
4159{
4160 pci_unregister_driver(&skge_driver);
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07004161 skge_debug_cleanup();
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004162}
4163
4164module_init(skge_init_module);
4165module_exit(skge_cleanup_module);