blob: b99b6a841d9506b1782562e825b383ac650aaf9c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070035#include <linux/io-mapping.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070036
Linus Torvalds1da177e2005-04-16 15:20:36 -070037/* General customization:
38 */
39
40#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
41
42#define DRIVER_NAME "i915"
43#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070044#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Jesse Barnes317c35d2008-08-25 15:11:06 -070046enum pipe {
47 PIPE_A = 0,
48 PIPE_B,
49};
50
Jesse Barnes80824002009-09-10 15:28:06 -070051enum plane {
52 PLANE_A = 0,
53 PLANE_B,
54};
55
Keith Packard52440212008-11-18 09:30:25 -080056#define I915_NUM_PIPE 2
57
Linus Torvalds1da177e2005-04-16 15:20:36 -070058/* Interface history:
59 *
60 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110061 * 1.2: Add Power Management
62 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110063 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100064 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100065 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
66 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 */
68#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100069#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#define DRIVER_PATCHLEVEL 0
71
Eric Anholt673a3942008-07-30 12:06:12 -070072#define WATCH_COHERENCY 0
73#define WATCH_BUF 0
74#define WATCH_EXEC 0
75#define WATCH_LRU 0
76#define WATCH_RELOC 0
77#define WATCH_INACTIVE 0
78#define WATCH_PWRITE 0
79
Dave Airlie71acb5e2008-12-30 20:31:46 +100080#define I915_GEM_PHYS_CURSOR_0 1
81#define I915_GEM_PHYS_CURSOR_1 2
82#define I915_GEM_PHYS_OVERLAY_REGS 3
83#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
84
85struct drm_i915_gem_phys_object {
86 int id;
87 struct page **page_list;
88 drm_dma_handle_t *handle;
89 struct drm_gem_object *cur_obj;
90};
91
Linus Torvalds1da177e2005-04-16 15:20:36 -070092typedef struct _drm_i915_ring_buffer {
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 unsigned long Size;
94 u8 *virtual_start;
95 int head;
96 int tail;
97 int space;
98 drm_local_map_t map;
Eric Anholt673a3942008-07-30 12:06:12 -070099 struct drm_gem_object *ring_obj;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100} drm_i915_ring_buffer_t;
101
102struct mem_block {
103 struct mem_block *next;
104 struct mem_block *prev;
105 int start;
106 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000107 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108};
109
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700110struct opregion_header;
111struct opregion_acpi;
112struct opregion_swsci;
113struct opregion_asle;
114
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100115struct intel_opregion {
116 struct opregion_header *header;
117 struct opregion_acpi *acpi;
118 struct opregion_swsci *swsci;
119 struct opregion_asle *asle;
120 int enabled;
121};
122
Dave Airlie7c1c2872008-11-28 14:22:24 +1000123struct drm_i915_master_private {
124 drm_local_map_t *sarea;
125 struct _drm_i915_sarea *sarea_priv;
126};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800127#define I915_FENCE_REG_NONE -1
128
129struct drm_i915_fence_reg {
130 struct drm_gem_object *obj;
131};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000132
yakui_zhao9b9d1722009-05-31 17:17:17 +0800133struct sdvo_device_mapping {
134 u8 dvo_port;
135 u8 slave_addr;
136 u8 dvo_wiring;
137 u8 initialized;
138};
139
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700140struct drm_i915_error_state {
141 u32 eir;
142 u32 pgtbl_er;
143 u32 pipeastat;
144 u32 pipebstat;
145 u32 ipeir;
146 u32 ipehr;
147 u32 instdone;
148 u32 acthd;
149 u32 instpm;
150 u32 instps;
151 u32 instdone1;
152 u32 seqno;
153 struct timeval time;
154};
155
Jesse Barnese70236a2009-09-21 10:42:27 -0700156struct drm_i915_display_funcs {
157 void (*dpms)(struct drm_crtc *crtc, int mode);
158 bool (*fbc_enabled)(struct drm_crtc *crtc);
159 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
160 void (*disable_fbc)(struct drm_device *dev);
161 int (*get_display_clock_speed)(struct drm_device *dev);
162 int (*get_fifo_size)(struct drm_device *dev, int plane);
163 void (*update_wm)(struct drm_device *dev, int planea_clock,
164 int planeb_clock, int sr_hdisplay, int pixel_size);
165 /* clock updates for mode set */
166 /* cursor updates */
167 /* render clock increase/decrease */
168 /* display clock increase/decrease */
169 /* pll clock increase/decrease */
170 /* clock gating init */
171};
172
Daniel Vetter02e792f2009-09-15 22:57:34 +0200173struct intel_overlay;
174
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500175struct intel_device_info {
176 u8 is_mobile : 1;
177 u8 is_i8xx : 1;
178 u8 is_i915g : 1;
179 u8 is_i9xx : 1;
180 u8 is_i945gm : 1;
181 u8 is_i965g : 1;
182 u8 is_i965gm : 1;
183 u8 is_g33 : 1;
184 u8 need_gfx_hws : 1;
185 u8 is_g4x : 1;
186 u8 is_pineview : 1;
187 u8 is_ironlake : 1;
188 u8 has_fbc : 1;
189 u8 has_rc6 : 1;
190 u8 has_pipe_cxsr : 1;
191 u8 has_hotplug : 1;
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500192 u8 cursor_needs_physical : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500193};
194
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700196 struct drm_device *dev;
197
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500198 const struct intel_device_info *info;
199
Dave Airlieac5c4e72008-12-19 15:38:34 +1000200 int has_gem;
201
Eric Anholt3043c602008-10-02 12:24:47 -0700202 void __iomem *regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203
Dave Airlieec2a4c32009-08-04 11:43:41 +1000204 struct pci_dev *bridge_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 drm_i915_ring_buffer_t ring;
206
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000207 drm_dma_handle_t *status_page_dmah;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 void *hw_status_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 dma_addr_t dma_status_page;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700210 uint32_t counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000211 unsigned int status_gfx_addr;
212 drm_local_map_t hws_map;
Eric Anholt673a3942008-07-30 12:06:12 -0700213 struct drm_gem_object *hws_obj;
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700214 struct drm_gem_object *pwrctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
Jesse Barnesd7658982009-06-05 14:41:29 +0000216 struct resource mch_res;
217
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000218 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 int back_offset;
220 int front_offset;
221 int current_page;
222 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223
224 wait_queue_head_t irq_queue;
225 atomic_t irq_received;
Eric Anholted4cb412008-07-29 12:10:39 -0700226 /** Protects user_irq_refcount and irq_mask_reg */
227 spinlock_t user_irq_lock;
228 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
229 int user_irq_refcount;
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100230 u32 trace_irq_seqno;
Eric Anholted4cb412008-07-29 12:10:39 -0700231 /** Cached value of IMR to avoid reads in updating the bitfield */
232 u32 irq_mask_reg;
Keith Packard7c463582008-11-04 02:03:27 -0800233 u32 pipestat[2];
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500234 /** splitted irq regs for graphics and display engine on Ironlake,
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800235 irq_mask_reg is still used for display irq. */
236 u32 gt_irq_mask_reg;
237 u32 gt_irq_enable_reg;
238 u32 de_irq_enable_reg;
Zhenyu Wangc6501562009-11-03 18:57:21 +0000239 u32 pch_irq_mask_reg;
240 u32 pch_irq_enable_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241
Jesse Barnes5ca58282009-03-31 14:11:15 -0700242 u32 hotplug_supported_mask;
243 struct work_struct hotplug_work;
244
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 int tex_lru_log_granularity;
246 int allow_batchbuffer;
247 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100248 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000249 int vblank_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000250
Ben Gamarif65d9422009-09-14 17:48:44 -0400251 /* For hangcheck timer */
252#define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
253 struct timer_list hangcheck_timer;
254 int hangcheck_count;
255 uint32_t last_acthd;
256
Jesse Barnes79e53942008-11-07 14:24:08 -0800257 struct drm_mm vram;
258
Jesse Barnes80824002009-09-10 15:28:06 -0700259 unsigned long cfb_size;
260 unsigned long cfb_pitch;
261 int cfb_fence;
262 int cfb_plane;
263
Jesse Barnes79e53942008-11-07 14:24:08 -0800264 int irq_enabled;
265
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100266 struct intel_opregion opregion;
267
Daniel Vetter02e792f2009-09-15 22:57:34 +0200268 /* overlay */
269 struct intel_overlay *overlay;
270
Jesse Barnes79e53942008-11-07 14:24:08 -0800271 /* LVDS info */
272 int backlight_duty_cycle; /* restore backlight to this value */
273 bool panel_wants_dither;
274 struct drm_display_mode *panel_fixed_mode;
Ma Ling88631702009-05-13 11:19:55 +0800275 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
276 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800277
278 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100279 unsigned int int_tv_support:1;
280 unsigned int lvds_dither:1;
281 unsigned int lvds_vbt:1;
282 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500283 unsigned int lvds_use_ssc:1;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800284 unsigned int edp_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500285 int lvds_ssc_freq;
Zhenyu Wang500a8cc2010-01-13 11:19:52 +0800286 int edp_bpp;
Jesse Barnes79e53942008-11-07 14:24:08 -0800287
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700288 struct notifier_block lid_notifier;
289
Shaohua Li29874f42009-11-18 15:15:02 +0800290 int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800291 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
292 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
293 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
294
Shaohua Li7662c8b2009-06-26 11:23:55 +0800295 unsigned int fsb_freq, mem_freq;
296
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700297 spinlock_t error_lock;
298 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400299 struct work_struct error_work;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700300 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700301
Jesse Barnese70236a2009-09-21 10:42:27 -0700302 /* Display functions */
303 struct drm_i915_display_funcs display;
304
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000305 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800306 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000307 u8 saveLBB;
308 u32 saveDSPACNTR;
309 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000310 u32 saveDSPARB;
Peng Li461cba22008-11-18 12:39:02 +0800311 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000312 u32 savePIPEACONF;
313 u32 savePIPEBCONF;
314 u32 savePIPEASRC;
315 u32 savePIPEBSRC;
316 u32 saveFPA0;
317 u32 saveFPA1;
318 u32 saveDPLL_A;
319 u32 saveDPLL_A_MD;
320 u32 saveHTOTAL_A;
321 u32 saveHBLANK_A;
322 u32 saveHSYNC_A;
323 u32 saveVTOTAL_A;
324 u32 saveVBLANK_A;
325 u32 saveVSYNC_A;
326 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000327 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800328 u32 saveTRANS_HTOTAL_A;
329 u32 saveTRANS_HBLANK_A;
330 u32 saveTRANS_HSYNC_A;
331 u32 saveTRANS_VTOTAL_A;
332 u32 saveTRANS_VBLANK_A;
333 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000334 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000335 u32 saveDSPASTRIDE;
336 u32 saveDSPASIZE;
337 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700338 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000339 u32 saveDSPASURF;
340 u32 saveDSPATILEOFF;
341 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700342 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000343 u32 saveBLC_PWM_CTL;
344 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800345 u32 saveBLC_CPU_PWM_CTL;
346 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000347 u32 saveFPB0;
348 u32 saveFPB1;
349 u32 saveDPLL_B;
350 u32 saveDPLL_B_MD;
351 u32 saveHTOTAL_B;
352 u32 saveHBLANK_B;
353 u32 saveHSYNC_B;
354 u32 saveVTOTAL_B;
355 u32 saveVBLANK_B;
356 u32 saveVSYNC_B;
357 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000358 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800359 u32 saveTRANS_HTOTAL_B;
360 u32 saveTRANS_HBLANK_B;
361 u32 saveTRANS_HSYNC_B;
362 u32 saveTRANS_VTOTAL_B;
363 u32 saveTRANS_VBLANK_B;
364 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000365 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000366 u32 saveDSPBSTRIDE;
367 u32 saveDSPBSIZE;
368 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700369 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000370 u32 saveDSPBSURF;
371 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700372 u32 saveVGA0;
373 u32 saveVGA1;
374 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000375 u32 saveVGACNTRL;
376 u32 saveADPA;
377 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700378 u32 savePP_ON_DELAYS;
379 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000380 u32 saveDVOA;
381 u32 saveDVOB;
382 u32 saveDVOC;
383 u32 savePP_ON;
384 u32 savePP_OFF;
385 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700386 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000387 u32 savePFIT_CONTROL;
388 u32 save_palette_a[256];
389 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700390 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000391 u32 saveFBC_CFB_BASE;
392 u32 saveFBC_LL_BASE;
393 u32 saveFBC_CONTROL;
394 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000395 u32 saveIER;
396 u32 saveIIR;
397 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800398 u32 saveDEIER;
399 u32 saveDEIMR;
400 u32 saveGTIER;
401 u32 saveGTIMR;
402 u32 saveFDI_RXA_IMR;
403 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800404 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800405 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000406 u32 saveSWF0[16];
407 u32 saveSWF1[16];
408 u32 saveSWF2[3];
409 u8 saveMSR;
410 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800411 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000412 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000413 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000414 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000415 u8 saveCR[37];
Keith Packard79f11c12009-04-30 14:43:44 -0700416 uint64_t saveFENCE[16];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000417 u32 saveCURACNTR;
418 u32 saveCURAPOS;
419 u32 saveCURABASE;
420 u32 saveCURBCNTR;
421 u32 saveCURBPOS;
422 u32 saveCURBBASE;
423 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700424 u32 saveDP_B;
425 u32 saveDP_C;
426 u32 saveDP_D;
427 u32 savePIPEA_GMCH_DATA_M;
428 u32 savePIPEB_GMCH_DATA_M;
429 u32 savePIPEA_GMCH_DATA_N;
430 u32 savePIPEB_GMCH_DATA_N;
431 u32 savePIPEA_DP_LINK_M;
432 u32 savePIPEB_DP_LINK_M;
433 u32 savePIPEA_DP_LINK_N;
434 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800435 u32 saveFDI_RXA_CTL;
436 u32 saveFDI_TXA_CTL;
437 u32 saveFDI_RXB_CTL;
438 u32 saveFDI_TXB_CTL;
439 u32 savePFA_CTL_1;
440 u32 savePFB_CTL_1;
441 u32 savePFA_WIN_SZ;
442 u32 savePFB_WIN_SZ;
443 u32 savePFA_WIN_POS;
444 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000445 u32 savePCH_DREF_CONTROL;
446 u32 saveDISP_ARB_CTL;
447 u32 savePIPEA_DATA_M1;
448 u32 savePIPEA_DATA_N1;
449 u32 savePIPEA_LINK_M1;
450 u32 savePIPEA_LINK_N1;
451 u32 savePIPEB_DATA_M1;
452 u32 savePIPEB_DATA_N1;
453 u32 savePIPEB_LINK_M1;
454 u32 savePIPEB_LINK_N1;
Eric Anholt673a3942008-07-30 12:06:12 -0700455
456 struct {
457 struct drm_mm gtt_space;
458
Keith Packard0839ccb2008-10-30 19:38:48 -0700459 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800460 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700461
Eric Anholt673a3942008-07-30 12:06:12 -0700462 /**
Chris Wilson31169712009-09-14 16:50:28 +0100463 * Membership on list of all loaded devices, used to evict
464 * inactive buffers under memory pressure.
465 *
466 * Modifications should only be done whilst holding the
467 * shrink_list_lock spinlock.
468 */
469 struct list_head shrink_list;
470
471 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700472 * List of objects currently involved in rendering from the
473 * ringbuffer.
474 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800475 * Includes buffers having the contents of their GPU caches
476 * flushed, not necessarily primitives. last_rendering_seqno
477 * represents when the rendering involved will be completed.
478 *
Eric Anholt673a3942008-07-30 12:06:12 -0700479 * A reference is held on the buffer while on this list.
480 */
Carl Worth5e118f42009-03-20 11:54:25 -0700481 spinlock_t active_list_lock;
Eric Anholt673a3942008-07-30 12:06:12 -0700482 struct list_head active_list;
483
484 /**
485 * List of objects which are not in the ringbuffer but which
486 * still have a write_domain which needs to be flushed before
487 * unbinding.
488 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800489 * last_rendering_seqno is 0 while an object is in this list.
490 *
Eric Anholt673a3942008-07-30 12:06:12 -0700491 * A reference is held on the buffer while on this list.
492 */
493 struct list_head flushing_list;
494
495 /**
Daniel Vetter99fcb762010-02-07 16:20:18 +0100496 * List of objects currently pending a GPU write flush.
497 *
498 * All elements on this list will belong to either the
499 * active_list or flushing_list, last_rendering_seqno can
500 * be used to differentiate between the two elements.
501 */
502 struct list_head gpu_write_list;
503
504 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700505 * LRU list of objects which are not in the ringbuffer and
506 * are ready to unbind, but are still in the GTT.
507 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800508 * last_rendering_seqno is 0 while an object is in this list.
509 *
Eric Anholt673a3942008-07-30 12:06:12 -0700510 * A reference is not held on the buffer while on this list,
511 * as merely being GTT-bound shouldn't prevent its being
512 * freed, and we'll pull it off the list in the free path.
513 */
514 struct list_head inactive_list;
515
Eric Anholta09ba7f2009-08-29 12:49:51 -0700516 /** LRU list of objects with fence regs on them. */
517 struct list_head fence_list;
518
Eric Anholt673a3942008-07-30 12:06:12 -0700519 /**
520 * List of breadcrumbs associated with GPU requests currently
521 * outstanding.
522 */
523 struct list_head request_list;
524
525 /**
526 * We leave the user IRQ off as much as possible,
527 * but this means that requests will finish and never
528 * be retired once the system goes idle. Set a timer to
529 * fire periodically while the ring is running. When it
530 * fires, go retire requests.
531 */
532 struct delayed_work retire_work;
533
534 uint32_t next_gem_seqno;
535
536 /**
537 * Waiting sequence number, if any
538 */
539 uint32_t waiting_gem_seqno;
540
541 /**
542 * Last seq seen at irq time
543 */
544 uint32_t irq_gem_seqno;
545
546 /**
547 * Flag if the X Server, and thus DRM, is not currently in
548 * control of the device.
549 *
550 * This is set between LeaveVT and EnterVT. It needs to be
551 * replaced with a semaphore. It also needs to be
552 * transitioned away from for kernel modesetting.
553 */
554 int suspended;
555
556 /**
557 * Flag if the hardware appears to be wedged.
558 *
559 * This is set when attempts to idle the device timeout.
560 * It prevents command submission from occuring and makes
561 * every pending request fail
562 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400563 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700564
565 /** Bit 6 swizzling required for X tiling */
566 uint32_t bit_6_swizzle_x;
567 /** Bit 6 swizzling required for Y tiling */
568 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000569
570 /* storage for physical objects */
571 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Eric Anholt673a3942008-07-30 12:06:12 -0700572 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800573 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800574 /* indicate whether the LVDS_BORDER should be enabled or not */
575 unsigned int lvds_border_bits;
Jesse Barnes652c3932009-08-17 13:31:43 -0700576
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500577 struct drm_crtc *plane_to_crtc_mapping[2];
578 struct drm_crtc *pipe_to_crtc_mapping[2];
579 wait_queue_head_t pending_flip_queue;
580
Jesse Barnes652c3932009-08-17 13:31:43 -0700581 /* Reclocking support */
582 bool render_reclock_avail;
583 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000584 /* indicates the reduced downclock for LVDS*/
585 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700586 struct work_struct idle_work;
587 struct timer_list idle_timer;
588 bool busy;
589 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800590 int child_dev_num;
591 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800592 struct drm_connector *int_lvds_connector;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593} drm_i915_private_t;
594
Eric Anholt673a3942008-07-30 12:06:12 -0700595/** driver private structure attached to each drm_gem_object */
596struct drm_i915_gem_object {
597 struct drm_gem_object *obj;
598
599 /** Current space allocated to this object in the GTT, if any. */
600 struct drm_mm_node *gtt_space;
601
602 /** This object's place on the active/flushing/inactive lists */
603 struct list_head list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100604 /** This object's place on GPU write list */
605 struct list_head gpu_write_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700606
Eric Anholta09ba7f2009-08-29 12:49:51 -0700607 /** This object's place on the fenced object LRU */
608 struct list_head fence_list;
609
Eric Anholt673a3942008-07-30 12:06:12 -0700610 /**
611 * This is set if the object is on the active or flushing lists
612 * (has pending rendering), and is not set if it's on inactive (ready
613 * to be unbound).
614 */
615 int active;
616
617 /**
618 * This is set if the object has been written to since last bound
619 * to the GTT
620 */
621 int dirty;
622
623 /** AGP memory structure for our GTT binding. */
624 DRM_AGP_MEM *agp_mem;
625
Eric Anholt856fa192009-03-19 14:10:50 -0700626 struct page **pages;
627 int pages_refcount;
Eric Anholt673a3942008-07-30 12:06:12 -0700628
629 /**
630 * Current offset of the object in GTT space.
631 *
632 * This is the same as gtt_space->start
633 */
634 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100635
Jesse Barnesde151cf2008-11-12 10:03:55 -0800636 /**
637 * Fake offset for use by mmap(2)
638 */
639 uint64_t mmap_offset;
640
641 /**
642 * Fence register bits (if any) for this object. Will be set
643 * as needed when mapped into the GTT.
644 * Protected by dev->struct_mutex.
645 */
646 int fence_reg;
Eric Anholt673a3942008-07-30 12:06:12 -0700647
Eric Anholt673a3942008-07-30 12:06:12 -0700648 /** How many users have pinned this object in GTT space */
649 int pin_count;
650
651 /** Breadcrumb of last rendering to the buffer. */
652 uint32_t last_rendering_seqno;
653
654 /** Current tiling mode for the object. */
655 uint32_t tiling_mode;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800656 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700657
Eric Anholt280b7132009-03-12 16:56:27 -0700658 /** Record of address bit 17 of each page at last unbind. */
659 long *bit_17;
660
Keith Packardba1eb1d2008-10-14 19:55:10 -0700661 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
662 uint32_t agp_type;
663
Eric Anholt673a3942008-07-30 12:06:12 -0700664 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800665 * If present, while GEM_DOMAIN_CPU is in the read domain this array
666 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700667 */
668 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800669
670 /** User space pin count and filp owning the pin */
671 uint32_t user_pin_count;
672 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000673
674 /** for phy allocated objects */
675 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500676
677 /**
678 * Used for checking the object doesn't appear more than once
679 * in an execbuffer object list.
680 */
681 int in_execbuffer;
Chris Wilson3ef94da2009-09-14 16:50:29 +0100682
683 /**
684 * Advice: are the backing pages purgeable?
685 */
686 int madv;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500687
688 /**
689 * Number of crtcs where this object is currently the fb, but
690 * will be page flipped away on the next vblank. When it
691 * reaches 0, dev_priv->pending_flip_queue will be woken up.
692 */
693 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700694};
695
696/**
697 * Request queue structure.
698 *
699 * The request queue allows us to note sequence numbers that have been emitted
700 * and may be associated with active buffers to be retired.
701 *
702 * By keeping this list, we can avoid having to do questionable
703 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
704 * an emission time with seqnos for tracking how far ahead of the GPU we are.
705 */
706struct drm_i915_gem_request {
707 /** GEM sequence number associated with this request. */
708 uint32_t seqno;
709
710 /** Time at which this request was emitted, in jiffies. */
711 unsigned long emitted_jiffies;
712
Eric Anholtb9624422009-06-03 07:27:35 +0000713 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700714 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000715
716 /** file_priv list entry for this request */
717 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700718};
719
720struct drm_i915_file_private {
721 struct {
Eric Anholtb9624422009-06-03 07:27:35 +0000722 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700723 } mm;
724};
725
Jesse Barnes79e53942008-11-07 14:24:08 -0800726enum intel_chip_family {
727 CHIP_I8XX = 0x01,
728 CHIP_I9XX = 0x02,
729 CHIP_I915 = 0x04,
730 CHIP_I965 = 0x08,
731};
732
Eric Anholtc153f452007-09-03 12:06:45 +1000733extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000734extern int i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800735extern unsigned int i915_fbpercrtc;
Jesse Barnes652c3932009-08-17 13:31:43 -0700736extern unsigned int i915_powersave;
Jesse Barnes33814342010-01-14 20:48:02 +0000737extern unsigned int i915_lvds_downclock;
Dave Airlieb3a83632005-09-30 18:37:36 +1000738
Ben Gamari1341d652009-09-14 17:48:42 -0400739extern void i915_save_display(struct drm_device *dev);
740extern void i915_restore_display(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000741extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
742extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
743
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000745extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +1100746extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000747extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -0700748extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000749extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000750extern void i915_driver_preclose(struct drm_device *dev,
751 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700752extern void i915_driver_postclose(struct drm_device *dev,
753 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000754extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +1100755extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
756 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -0700757extern int i915_emit_box(struct drm_device *dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700758 struct drm_clip_rect *boxes,
Eric Anholt673a3942008-07-30 12:06:12 -0700759 int i, int DR1, int DR4);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400760extern int i965_reset(struct drm_device *dev, u8 flags);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000761
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -0400763void i915_hangcheck_elapsed(unsigned long data);
Eric Anholtc153f452007-09-03 12:06:45 +1000764extern int i915_irq_emit(struct drm_device *dev, void *data,
765 struct drm_file *file_priv);
766extern int i915_irq_wait(struct drm_device *dev, void *data,
767 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700768void i915_user_irq_get(struct drm_device *dev);
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100769void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
Eric Anholt673a3942008-07-30 12:06:12 -0700770void i915_user_irq_put(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800771extern void i915_enable_interrupt (struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772
773extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000774extern void i915_driver_irq_preinstall(struct drm_device * dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700775extern int i915_driver_irq_postinstall(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000776extern void i915_driver_irq_uninstall(struct drm_device * dev);
Eric Anholtc153f452007-09-03 12:06:45 +1000777extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
778 struct drm_file *file_priv);
779extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
780 struct drm_file *file_priv);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700781extern int i915_enable_vblank(struct drm_device *dev, int crtc);
782extern void i915_disable_vblank(struct drm_device *dev, int crtc);
783extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800784extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
Eric Anholtc153f452007-09-03 12:06:45 +1000785extern int i915_vblank_swap(struct drm_device *dev, void *data,
786 struct drm_file *file_priv);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100787extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788
Keith Packard7c463582008-11-04 02:03:27 -0800789void
790i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
791
792void
793i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
794
Zhao Yakui01c66882009-10-28 05:10:00 +0000795void intel_enable_asle (struct drm_device *dev);
796
Keith Packard7c463582008-11-04 02:03:27 -0800797
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798/* i915_mem.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000799extern int i915_mem_alloc(struct drm_device *dev, void *data,
800 struct drm_file *file_priv);
801extern int i915_mem_free(struct drm_device *dev, void *data,
802 struct drm_file *file_priv);
803extern int i915_mem_init_heap(struct drm_device *dev, void *data,
804 struct drm_file *file_priv);
805extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
806 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000808extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +1000809 struct drm_file *file_priv, struct mem_block *heap);
Eric Anholt673a3942008-07-30 12:06:12 -0700810/* i915_gem.c */
811int i915_gem_init_ioctl(struct drm_device *dev, void *data,
812 struct drm_file *file_priv);
813int i915_gem_create_ioctl(struct drm_device *dev, void *data,
814 struct drm_file *file_priv);
815int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
816 struct drm_file *file_priv);
817int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
818 struct drm_file *file_priv);
819int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
820 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800821int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
822 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700823int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
824 struct drm_file *file_priv);
825int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
826 struct drm_file *file_priv);
827int i915_gem_execbuffer(struct drm_device *dev, void *data,
828 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -0500829int i915_gem_execbuffer2(struct drm_device *dev, void *data,
830 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700831int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
832 struct drm_file *file_priv);
833int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
834 struct drm_file *file_priv);
835int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
836 struct drm_file *file_priv);
837int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
838 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +0100839int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
840 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700841int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
842 struct drm_file *file_priv);
843int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
844 struct drm_file *file_priv);
845int i915_gem_set_tiling(struct drm_device *dev, void *data,
846 struct drm_file *file_priv);
847int i915_gem_get_tiling(struct drm_device *dev, void *data,
848 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -0700849int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
850 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700851void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -0700852int i915_gem_init_object(struct drm_gem_object *obj);
853void i915_gem_free_object(struct drm_gem_object *obj);
854int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
855void i915_gem_object_unpin(struct drm_gem_object *obj);
Jesse Barnes0f973f22009-01-26 17:10:45 -0800856int i915_gem_object_unbind(struct drm_gem_object *obj);
Eric Anholtd05ca302009-07-10 13:02:26 -0700857void i915_gem_release_mmap(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700858void i915_gem_lastclose(struct drm_device *dev);
859uint32_t i915_get_gem_seqno(struct drm_device *dev);
Ben Gamari22be1722009-09-14 17:48:43 -0400860bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
Chris Wilson8c4b8c32009-06-17 22:08:52 +0100861int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +0100862int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700863void i915_gem_retire_requests(struct drm_device *dev);
864void i915_gem_retire_work_handler(struct work_struct *work);
865void i915_gem_clflush_object(struct drm_gem_object *obj);
Jesse Barnes79e53942008-11-07 14:24:08 -0800866int i915_gem_object_set_domain(struct drm_gem_object *obj,
867 uint32_t read_domains,
868 uint32_t write_domain);
869int i915_gem_init_ringbuffer(struct drm_device *dev);
870void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
871int i915_gem_do_init(struct drm_device *dev, unsigned long start,
872 unsigned long end);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800873int i915_gem_idle(struct drm_device *dev);
Daniel Vetter5a5a0c62009-09-15 22:57:36 +0200874uint32_t i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
875 uint32_t flush_domains);
876int i915_do_wait_request(struct drm_device *dev, uint32_t seqno, int interruptible);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800877int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Jesse Barnes79e53942008-11-07 14:24:08 -0800878int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
879 int write);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +0800880int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +1000881int i915_gem_attach_phys_object(struct drm_device *dev,
882 struct drm_gem_object *obj, int id);
883void i915_gem_detach_phys_object(struct drm_device *dev,
884 struct drm_gem_object *obj);
885void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson4bdadb92010-01-27 13:36:32 +0000886int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700887void i915_gem_object_put_pages(struct drm_gem_object *obj);
Eric Anholt1fd1c622009-06-03 07:26:58 +0000888void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500889void i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700890
Chris Wilson31169712009-09-14 16:50:28 +0100891void i915_gem_shrinker_init(void);
892void i915_gem_shrinker_exit(void);
893
Eric Anholt673a3942008-07-30 12:06:12 -0700894/* i915_gem_tiling.c */
895void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -0700896void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
897void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
Jesse Barnes76446ca2009-12-17 22:05:42 -0500898bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
899 int tiling_mode);
900bool i915_obj_fenceable(struct drm_device *dev, struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700901
902/* i915_gem_debug.c */
903void i915_gem_dump_object(struct drm_gem_object *obj, int len,
904 const char *where, uint32_t mark);
905#if WATCH_INACTIVE
906void i915_verify_inactive(struct drm_device *dev, char *file, int line);
907#else
908#define i915_verify_inactive(dev, file, line)
909#endif
910void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
911void i915_gem_dump_object(struct drm_gem_object *obj, int len,
912 const char *where, uint32_t mark);
913void i915_dump_lru(struct drm_device *dev, const char *where);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914
Ben Gamari20172632009-02-17 20:08:50 -0500915/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -0400916int i915_debugfs_init(struct drm_minor *minor);
917void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -0500918
Jesse Barnes317c35d2008-08-25 15:11:06 -0700919/* i915_suspend.c */
920extern int i915_save_state(struct drm_device *dev);
921extern int i915_restore_state(struct drm_device *dev);
922
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700923/* i915_suspend.c */
924extern int i915_save_state(struct drm_device *dev);
925extern int i915_restore_state(struct drm_device *dev);
926
Len Brown65e082c2008-10-24 17:18:10 -0400927#ifdef CONFIG_ACPI
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100928/* i915_opregion.c */
Matthew Garrett74a365b2009-03-19 21:35:39 +0000929extern int intel_opregion_init(struct drm_device *dev, int resume);
Matthew Garrett3b1c1c12009-04-01 19:52:29 +0100930extern void intel_opregion_free(struct drm_device *dev, int suspend);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100931extern void opregion_asle_intr(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +0000932extern void ironlake_opregion_gse_intr(struct drm_device *dev);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100933extern void opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -0400934#else
Len Brown03ae61d2009-03-28 01:41:14 -0400935static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
Matthew Garrett3b1c1c12009-04-01 19:52:29 +0100936static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
Len Brown65e082c2008-10-24 17:18:10 -0400937static inline void opregion_asle_intr(struct drm_device *dev) { return; }
Zhao Yakui01c66882009-10-28 05:10:00 +0000938static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -0400939static inline void opregion_enable_asle(struct drm_device *dev) { return; }
940#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100941
Jesse Barnes79e53942008-11-07 14:24:08 -0800942/* modesetting */
943extern void intel_modeset_init(struct drm_device *dev);
944extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +1000945extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Jesse Barnes80824002009-09-10 15:28:06 -0700946extern void i8xx_disable_fbc(struct drm_device *dev);
Jesse Barnes74dff282009-09-14 15:39:40 -0700947extern void g4x_disable_fbc(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800948
Eric Anholt546b0972008-09-01 16:45:29 -0700949/**
950 * Lock test for when it's just for synchronization of ring access.
951 *
952 * In that case, we don't need to do it when GEM is initialized as nobody else
953 * has access to the ring.
954 */
955#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
956 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
957 LOCK_TEST_WITH_RETURN(dev, file_priv); \
958} while (0)
959
Eric Anholt3043c602008-10-02 12:24:47 -0700960#define I915_READ(reg) readl(dev_priv->regs + (reg))
961#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
962#define I915_READ16(reg) readw(dev_priv->regs + (reg))
963#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
964#define I915_READ8(reg) readb(dev_priv->regs + (reg))
965#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
Jesse Barnesde151cf2008-11-12 10:03:55 -0800966#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
Keith Packard049ef7e2009-04-30 14:43:43 -0700967#define I915_READ64(reg) readq(dev_priv->regs + (reg))
Eric Anholt7d573822009-01-02 13:33:00 -0800968#define POSTING_READ(reg) (void)I915_READ(reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969
970#define I915_VERBOSE 0
971
Chris Wilson0ef82af2009-09-05 18:07:06 +0100972#define RING_LOCALS volatile unsigned int *ring_virt__;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973
Chris Wilson0ef82af2009-09-05 18:07:06 +0100974#define BEGIN_LP_RING(n) do { \
975 int bytes__ = 4*(n); \
976 if (I915_VERBOSE) DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
977 /* a wrap must occur between instructions so pad beforehand */ \
978 if (unlikely (dev_priv->ring.tail + bytes__ > dev_priv->ring.Size)) \
979 i915_wrap_ring(dev); \
980 if (unlikely (dev_priv->ring.space < bytes__)) \
981 i915_wait_ring(dev, bytes__, __func__); \
982 ring_virt__ = (unsigned int *) \
983 (dev_priv->ring.virtual_start + dev_priv->ring.tail); \
984 dev_priv->ring.tail += bytes__; \
985 dev_priv->ring.tail &= dev_priv->ring.Size - 1; \
986 dev_priv->ring.space -= bytes__; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987} while (0)
988
Chris Wilson0ef82af2009-09-05 18:07:06 +0100989#define OUT_RING(n) do { \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
Chris Wilson0ef82af2009-09-05 18:07:06 +0100991 *ring_virt__++ = (n); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992} while (0)
993
994#define ADVANCE_LP_RING() do { \
Chris Wilson0ef82af2009-09-05 18:07:06 +0100995 if (I915_VERBOSE) \
996 DRM_DEBUG("ADVANCE_LP_RING %x\n", dev_priv->ring.tail); \
997 I915_WRITE(PRB0_TAIL, dev_priv->ring.tail); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998} while(0)
999
Jesse Barnes585fb112008-07-29 11:54:06 -07001000/**
1001 * Reads a dword out of the status page, which is written to from the command
1002 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1003 * MI_STORE_DATA_IMM.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001004 *
Jesse Barnes585fb112008-07-29 11:54:06 -07001005 * The following dwords have a reserved meaning:
Keith Packard0cdad7e2008-10-14 17:19:38 -07001006 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1007 * 0x04: ring 0 head pointer
1008 * 0x05: ring 1 head pointer (915-class)
1009 * 0x06: ring 2 head pointer (915-class)
1010 * 0x10-0x1b: Context status DWords (GM45)
1011 * 0x1f: Last written status offset. (GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07001012 *
Keith Packard0cdad7e2008-10-14 17:19:38 -07001013 * The area from dword 0x20 to 0x3ff is available for driver usage.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001014 */
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001015#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
Keith Packard0baf8232008-11-08 11:44:14 +10001016#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
Keith Packard0cdad7e2008-10-14 17:19:38 -07001017#define I915_GEM_HWS_INDEX 0x20
Keith Packard0baf8232008-11-08 11:44:14 +10001018#define I915_BREADCRUMB_INDEX 0x21
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001019
Chris Wilson0ef82af2009-09-05 18:07:06 +01001020extern int i915_wrap_ring(struct drm_device * dev);
Jesse Barnes585fb112008-07-29 11:54:06 -07001021extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001022
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001023#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001024
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001025#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1026#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1027#define IS_I85X(dev) ((dev)->pci_device == 0x3582)
1028#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1029#define IS_I8XX(dev) (INTEL_INFO(dev)->is_i8xx)
1030#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1031#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1032#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1033#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1034#define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g)
1035#define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm)
1036#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1037#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1038#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1039#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1040#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1041#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001042#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1043#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001044#define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
1045#define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx)
1046#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Zhenyu Wang280da222009-06-05 15:38:37 +08001047
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001048#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001049
Jesse Barnes0f973f22009-01-26 17:10:45 -08001050/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1051 * rows, which changed the alignment requirements and fence programming.
1052 */
1053#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
1054 IS_I915GM(dev)))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001055#define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
1056#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1057#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1058#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
Zhenyu Wang103a1962009-11-27 11:44:36 +08001059#define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001060 !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev))
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001061#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001062/* dsparb controlled by hw only */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001063#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
Zhenyu Wangb39d50e2008-02-19 20:59:09 +10001064
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001065#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001066#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1067#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1068#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001069
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001070#define PRIMARY_RINGBUFFER_SIZE (128*1024)
Dave Airlie0d6aa602006-01-02 20:14:23 +11001071
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072#endif