blob: 56e3d4953043a6ced9c161db604e4a92061d8f5c [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMRegisterInfo.h"
20#include "ARMTargetMachine.h"
21#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000022#include "ARMConstantPoolValue.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000024#include "llvm/CallingConv.h"
25#include "llvm/DerivedTypes.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/Instructions.h"
28#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000029#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000030#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000031#include "llvm/CodeGen/Analysis.h"
32#include "llvm/CodeGen/FastISel.h"
33#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000034#include "llvm/CodeGen/MachineInstrBuilder.h"
35#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000036#include "llvm/CodeGen/MachineConstantPool.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000038#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000039#include "llvm/CodeGen/MachineRegisterInfo.h"
40#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000041#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000042#include "llvm/Support/ErrorHandling.h"
43#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000044#include "llvm/Target/TargetData.h"
45#include "llvm/Target/TargetInstrInfo.h"
46#include "llvm/Target/TargetLowering.h"
47#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000048#include "llvm/Target/TargetOptions.h"
49using namespace llvm;
50
Eric Christopher038fea52010-08-17 00:46:57 +000051static cl::opt<bool>
Eric Christopher6e5367d2010-10-18 22:53:53 +000052DisableARMFastISel("disable-arm-fast-isel",
53 cl::desc("Turn off experimental ARM fast-isel support"),
Eric Christopherfeadddd2010-10-11 20:05:22 +000054 cl::init(false), cl::Hidden);
Eric Christopher038fea52010-08-17 00:46:57 +000055
Eric Christopher836c6242010-12-15 23:47:29 +000056extern cl::opt<bool> EnableARMLongCalls;
57
Eric Christopherab695882010-07-21 22:26:11 +000058namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000059
Eric Christopher0d581222010-11-19 22:30:02 +000060 // All possible address modes, plus some.
61 typedef struct Address {
62 enum {
63 RegBase,
64 FrameIndexBase
65 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000066
Eric Christopher0d581222010-11-19 22:30:02 +000067 union {
68 unsigned Reg;
69 int FI;
70 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000071
Eric Christopher0d581222010-11-19 22:30:02 +000072 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000073
Eric Christopher0d581222010-11-19 22:30:02 +000074 // Innocuous defaults for our address.
75 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000076 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000077 Base.Reg = 0;
78 }
79 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000080
81class ARMFastISel : public FastISel {
82
83 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
84 /// make the right decision when generating code for different targets.
85 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000086 const TargetMachine &TM;
87 const TargetInstrInfo &TII;
88 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000089 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000090
Eric Christopher8cf6c602010-09-29 22:24:45 +000091 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000092 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000093 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000094
Eric Christopherab695882010-07-21 22:26:11 +000095 public:
Eric Christopherac1a19e2010-09-09 01:06:51 +000096 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher0fe7d542010-08-17 01:25:29 +000097 : FastISel(funcInfo),
98 TM(funcInfo.MF->getTarget()),
99 TII(*TM.getInstrInfo()),
100 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +0000101 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +0000102 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000103 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +0000104 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000105 }
106
Eric Christophercb592292010-08-20 00:20:31 +0000107 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +0000108 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
109 const TargetRegisterClass *RC);
110 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
111 const TargetRegisterClass *RC,
112 unsigned Op0, bool Op0IsKill);
113 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
114 const TargetRegisterClass *RC,
115 unsigned Op0, bool Op0IsKill,
116 unsigned Op1, bool Op1IsKill);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000117 virtual unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
118 const TargetRegisterClass *RC,
119 unsigned Op0, bool Op0IsKill,
120 unsigned Op1, bool Op1IsKill,
121 unsigned Op2, bool Op2IsKill);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000122 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
123 const TargetRegisterClass *RC,
124 unsigned Op0, bool Op0IsKill,
125 uint64_t Imm);
126 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
127 const TargetRegisterClass *RC,
128 unsigned Op0, bool Op0IsKill,
129 const ConstantFP *FPImm);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000130 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
131 const TargetRegisterClass *RC,
132 unsigned Op0, bool Op0IsKill,
133 unsigned Op1, bool Op1IsKill,
134 uint64_t Imm);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000135 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
136 const TargetRegisterClass *RC,
137 uint64_t Imm);
Eric Christopherd94bc542011-04-29 22:07:50 +0000138 virtual unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
139 const TargetRegisterClass *RC,
140 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000141
Eric Christopher0fe7d542010-08-17 01:25:29 +0000142 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
143 unsigned Op0, bool Op0IsKill,
144 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000145
Eric Christophercb592292010-08-20 00:20:31 +0000146 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000147 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000148 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000149 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Chad Rosierb29b9502011-11-13 02:23:59 +0000150 virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
151 const LoadInst *LI);
Eric Christopherab695882010-07-21 22:26:11 +0000152
153 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000154
Eric Christopher83007122010-08-23 21:44:12 +0000155 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000156 private:
Eric Christopher17787722010-10-21 21:47:51 +0000157 bool SelectLoad(const Instruction *I);
158 bool SelectStore(const Instruction *I);
159 bool SelectBranch(const Instruction *I);
160 bool SelectCmp(const Instruction *I);
161 bool SelectFPExt(const Instruction *I);
162 bool SelectFPTrunc(const Instruction *I);
163 bool SelectBinaryOp(const Instruction *I, unsigned ISDOpcode);
164 bool SelectSIToFP(const Instruction *I);
165 bool SelectFPToSI(const Instruction *I);
166 bool SelectSDiv(const Instruction *I);
167 bool SelectSRem(const Instruction *I);
Chad Rosier11add262011-11-11 23:31:03 +0000168 bool SelectCall(const Instruction *I, const char *IntrMemName);
169 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000170 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000171 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000172 bool SelectTrunc(const Instruction *I);
173 bool SelectIntExt(const Instruction *I);
Eric Christopherab695882010-07-21 22:26:11 +0000174
Eric Christopher83007122010-08-23 21:44:12 +0000175 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000176 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000177 bool isTypeLegal(Type *Ty, MVT &VT);
178 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000179 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
180 bool isZExt);
Chad Rosier404ed3c2011-12-14 17:26:05 +0000181 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
182 unsigned Alignment = 0, bool isZExt = true,
183 bool allocReg = true);
Chad Rosierb29b9502011-11-13 02:23:59 +0000184
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000185 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
186 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000187 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosierb29b9502011-11-13 02:23:59 +0000188 void ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000189 bool ARMIsMemCpySmall(uint64_t Len);
190 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len);
Chad Rosier87633022011-11-02 17:20:24 +0000191 unsigned ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT, bool isZExt);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000192 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000193 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000194 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000195 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000196 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Eric Christopher872f4a22011-02-22 01:37:10 +0000197 unsigned ARMSelectCallOp(const GlobalValue *GV);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000198
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000199 // Call handling routines.
200 private:
201 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool Return);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000202 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000203 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000204 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000205 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
206 SmallVectorImpl<unsigned> &RegArgs,
207 CallingConv::ID CC,
208 unsigned &NumBytes);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000209 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000210 const Instruction *I, CallingConv::ID CC,
211 unsigned &NumBytes);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000212 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000213
214 // OptionalDef handling routines.
215 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000216 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000217 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
218 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000219 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000220 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000221 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000222};
Eric Christopherab695882010-07-21 22:26:11 +0000223
224} // end anonymous namespace
225
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000226#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000227
Eric Christopher456144e2010-08-19 00:37:05 +0000228// DefinesOptionalPredicate - This is different from DefinesPredicate in that
229// we don't care about implicit defs here, just places we'll need to add a
230// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
231bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000232 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000233 return false;
234
235 // Look to see if our OptionalDef is defining CPSR or CCR.
236 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
237 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000238 if (!MO.isReg() || !MO.isDef()) continue;
239 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000240 *CPSR = true;
241 }
242 return true;
243}
244
Eric Christopheraf3dce52011-03-12 01:09:29 +0000245bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000246 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000247
Eric Christopheraf3dce52011-03-12 01:09:29 +0000248 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000249 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000250 AFI->isThumb2Function())
251 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000252
Evan Chenge837dea2011-06-28 19:10:37 +0000253 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
254 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000255 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000256
Eric Christopheraf3dce52011-03-12 01:09:29 +0000257 return false;
258}
259
Eric Christopher456144e2010-08-19 00:37:05 +0000260// If the machine is predicable go ahead and add the predicate operands, if
261// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000262// TODO: If we want to support thumb1 then we'll need to deal with optional
263// CPSR defs that need to be added before the remaining operands. See s_cc_out
264// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000265const MachineInstrBuilder &
266ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
267 MachineInstr *MI = &*MIB;
268
Eric Christopheraf3dce52011-03-12 01:09:29 +0000269 // Do we use a predicate? or...
270 // Are we NEON in ARM mode and have a predicate operand? If so, I know
271 // we're not predicable but add it anyways.
272 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000273 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000274
Eric Christopher456144e2010-08-19 00:37:05 +0000275 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
276 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000277 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000278 if (DefinesOptionalPredicate(MI, &CPSR)) {
279 if (CPSR)
280 AddDefaultT1CC(MIB);
281 else
282 AddDefaultCC(MIB);
283 }
284 return MIB;
285}
286
Eric Christopher0fe7d542010-08-17 01:25:29 +0000287unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
288 const TargetRegisterClass* RC) {
289 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000290 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000291
Eric Christopher456144e2010-08-19 00:37:05 +0000292 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000293 return ResultReg;
294}
295
296unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
297 const TargetRegisterClass *RC,
298 unsigned Op0, bool Op0IsKill) {
299 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000300 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000301
302 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000303 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000304 .addReg(Op0, Op0IsKill * RegState::Kill));
305 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000306 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000307 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000308 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000309 TII.get(TargetOpcode::COPY), ResultReg)
310 .addReg(II.ImplicitDefs[0]));
311 }
312 return ResultReg;
313}
314
315unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
316 const TargetRegisterClass *RC,
317 unsigned Op0, bool Op0IsKill,
318 unsigned Op1, bool Op1IsKill) {
319 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000320 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000321
322 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000323 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000324 .addReg(Op0, Op0IsKill * RegState::Kill)
325 .addReg(Op1, Op1IsKill * RegState::Kill));
326 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000327 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000328 .addReg(Op0, Op0IsKill * RegState::Kill)
329 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000330 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000331 TII.get(TargetOpcode::COPY), ResultReg)
332 .addReg(II.ImplicitDefs[0]));
333 }
334 return ResultReg;
335}
336
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000337unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
338 const TargetRegisterClass *RC,
339 unsigned Op0, bool Op0IsKill,
340 unsigned Op1, bool Op1IsKill,
341 unsigned Op2, bool Op2IsKill) {
342 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000343 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000344
345 if (II.getNumDefs() >= 1)
346 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
347 .addReg(Op0, Op0IsKill * RegState::Kill)
348 .addReg(Op1, Op1IsKill * RegState::Kill)
349 .addReg(Op2, Op2IsKill * RegState::Kill));
350 else {
351 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
352 .addReg(Op0, Op0IsKill * RegState::Kill)
353 .addReg(Op1, Op1IsKill * RegState::Kill)
354 .addReg(Op2, Op2IsKill * RegState::Kill));
355 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
356 TII.get(TargetOpcode::COPY), ResultReg)
357 .addReg(II.ImplicitDefs[0]));
358 }
359 return ResultReg;
360}
361
Eric Christopher0fe7d542010-08-17 01:25:29 +0000362unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
363 const TargetRegisterClass *RC,
364 unsigned Op0, bool Op0IsKill,
365 uint64_t Imm) {
366 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000367 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000368
369 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000370 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000371 .addReg(Op0, Op0IsKill * RegState::Kill)
372 .addImm(Imm));
373 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000374 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000375 .addReg(Op0, Op0IsKill * RegState::Kill)
376 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000377 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000378 TII.get(TargetOpcode::COPY), ResultReg)
379 .addReg(II.ImplicitDefs[0]));
380 }
381 return ResultReg;
382}
383
384unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
385 const TargetRegisterClass *RC,
386 unsigned Op0, bool Op0IsKill,
387 const ConstantFP *FPImm) {
388 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000389 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000390
391 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000392 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000393 .addReg(Op0, Op0IsKill * RegState::Kill)
394 .addFPImm(FPImm));
395 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000396 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000397 .addReg(Op0, Op0IsKill * RegState::Kill)
398 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000399 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000400 TII.get(TargetOpcode::COPY), ResultReg)
401 .addReg(II.ImplicitDefs[0]));
402 }
403 return ResultReg;
404}
405
406unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
407 const TargetRegisterClass *RC,
408 unsigned Op0, bool Op0IsKill,
409 unsigned Op1, bool Op1IsKill,
410 uint64_t Imm) {
411 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000412 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000413
414 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000415 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000416 .addReg(Op0, Op0IsKill * RegState::Kill)
417 .addReg(Op1, Op1IsKill * RegState::Kill)
418 .addImm(Imm));
419 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000420 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000421 .addReg(Op0, Op0IsKill * RegState::Kill)
422 .addReg(Op1, Op1IsKill * RegState::Kill)
423 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000424 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000425 TII.get(TargetOpcode::COPY), ResultReg)
426 .addReg(II.ImplicitDefs[0]));
427 }
428 return ResultReg;
429}
430
431unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
432 const TargetRegisterClass *RC,
433 uint64_t Imm) {
434 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000435 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000436
Eric Christopher0fe7d542010-08-17 01:25:29 +0000437 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000438 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000439 .addImm(Imm));
440 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000441 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000442 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000443 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000444 TII.get(TargetOpcode::COPY), ResultReg)
445 .addReg(II.ImplicitDefs[0]));
446 }
447 return ResultReg;
448}
449
Eric Christopherd94bc542011-04-29 22:07:50 +0000450unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
451 const TargetRegisterClass *RC,
452 uint64_t Imm1, uint64_t Imm2) {
453 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000454 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000455
Eric Christopherd94bc542011-04-29 22:07:50 +0000456 if (II.getNumDefs() >= 1)
457 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
458 .addImm(Imm1).addImm(Imm2));
459 else {
460 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
461 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000462 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000463 TII.get(TargetOpcode::COPY),
464 ResultReg)
465 .addReg(II.ImplicitDefs[0]));
466 }
467 return ResultReg;
468}
469
Eric Christopher0fe7d542010-08-17 01:25:29 +0000470unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
471 unsigned Op0, bool Op0IsKill,
472 uint32_t Idx) {
473 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
474 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
475 "Cannot yet extract from physregs");
Eric Christopher456144e2010-08-19 00:37:05 +0000476 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000477 DL, TII.get(TargetOpcode::COPY), ResultReg)
478 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
479 return ResultReg;
480}
481
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000482// TODO: Don't worry about 64-bit now, but when this is fixed remove the
483// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000484unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000485 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000486
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000487 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
488 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
489 TII.get(ARM::VMOVRS), MoveReg)
490 .addReg(SrcReg));
491 return MoveReg;
492}
493
494unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000495 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000496
Eric Christopheraa3ace12010-09-09 20:49:25 +0000497 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
498 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000499 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000500 .addReg(SrcReg));
501 return MoveReg;
502}
503
Eric Christopher9ed58df2010-09-09 00:19:41 +0000504// For double width floating point we need to materialize two constants
505// (the high and the low) into integer registers then use a move to get
506// the combined constant into an FP reg.
507unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
508 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000509 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000510
Eric Christopher9ed58df2010-09-09 00:19:41 +0000511 // This checks to see if we can use VFP3 instructions to materialize
512 // a constant, otherwise we have to go through the constant pool.
513 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000514 int Imm;
515 unsigned Opc;
516 if (is64bit) {
517 Imm = ARM_AM::getFP64Imm(Val);
518 Opc = ARM::FCONSTD;
519 } else {
520 Imm = ARM_AM::getFP32Imm(Val);
521 Opc = ARM::FCONSTS;
522 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000523 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
524 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
525 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000526 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000527 return DestReg;
528 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000529
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000530 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000531 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000532
Eric Christopher238bb162010-09-09 23:50:00 +0000533 // MachineConstantPool wants an explicit alignment.
534 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
535 if (Align == 0) {
536 // TODO: Figure out if this is correct.
537 Align = TD.getTypeAllocSize(CFP->getType());
538 }
539 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
540 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
541 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000542
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000543 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000544 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
545 DestReg)
546 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000547 .addReg(0));
548 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000549}
550
Eric Christopher744c7c82010-09-28 22:47:54 +0000551unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000552
Chad Rosier44e89572011-11-04 22:29:00 +0000553 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
554 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000555
556 // If we can do this in a single instruction without a constant pool entry
557 // do so now.
558 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000559 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000560 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier4e89d972011-11-11 00:36:21 +0000561 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000562 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000563 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000564 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000565 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000566 }
567
Chad Rosier4e89d972011-11-11 00:36:21 +0000568 // Use MVN to emit negative constants.
569 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
570 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000571 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000572 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000573 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000574 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
575 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
576 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
577 TII.get(Opc), ImmReg)
578 .addImm(Imm));
579 return ImmReg;
580 }
581 }
582
583 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000584 if (VT != MVT::i32)
585 return false;
586
587 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
588
Eric Christopher56d2b722010-09-02 23:43:26 +0000589 // MachineConstantPool wants an explicit alignment.
590 unsigned Align = TD.getPrefTypeAlignment(C->getType());
591 if (Align == 0) {
592 // TODO: Figure out if this is correct.
593 Align = TD.getTypeAllocSize(C->getType());
594 }
595 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000596
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000597 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000598 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000599 TII.get(ARM::t2LDRpci), DestReg)
600 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000601 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000602 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000603 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000604 TII.get(ARM::LDRcp), DestReg)
605 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000606 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000607
Eric Christopher56d2b722010-09-02 23:43:26 +0000608 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000609}
610
Eric Christopherc9932f62010-10-01 23:24:42 +0000611unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000612 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000613 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000614
Eric Christopher890dbbe2010-10-02 00:32:44 +0000615 Reloc::Model RelocM = TM.getRelocationModel();
Eric Christopherdccd2c32010-10-11 08:38:55 +0000616
Eric Christopher890dbbe2010-10-02 00:32:44 +0000617 // TODO: Need more magic for ARM PIC.
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000618 if (!isThumb2 && (RelocM == Reloc::PIC_)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000619
Eric Christopher890dbbe2010-10-02 00:32:44 +0000620 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000621
622 // Use movw+movt when possible, it avoids constant pool entries.
623 if (Subtarget->isTargetDarwin() && Subtarget->useMovt()) {
624 unsigned Opc;
625 switch (RelocM) {
626 case Reloc::PIC_:
627 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
628 break;
629 case Reloc::DynamicNoPIC:
630 Opc = isThumb2 ? ARM::t2MOV_ga_dyn : ARM::MOV_ga_dyn;
631 break;
632 default:
633 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
634 break;
635 }
636 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
637 DestReg).addGlobalAddress(GV));
Eric Christopher890dbbe2010-10-02 00:32:44 +0000638 } else {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000639 // MachineConstantPool wants an explicit alignment.
640 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
641 if (Align == 0) {
642 // TODO: Figure out if this is correct.
643 Align = TD.getTypeAllocSize(GV->getType());
644 }
645
646 // Grab index.
647 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
648 (Subtarget->isThumb() ? 4 : 8);
649 unsigned Id = AFI->createPICLabelUId();
650 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
651 ARMCP::CPValue,
652 PCAdj);
653 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
654
655 // Load value.
656 MachineInstrBuilder MIB;
657 if (isThumb2) {
658 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
659 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
660 .addConstantPoolIndex(Idx);
661 if (RelocM == Reloc::PIC_)
662 MIB.addImm(Id);
663 } else {
664 // The extra immediate is for addrmode2.
665 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
666 DestReg)
667 .addConstantPoolIndex(Idx)
668 .addImm(0);
669 }
670 AddOptionalDefs(MIB);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000671 }
Eli Friedmand6412c92011-06-03 01:13:19 +0000672
673 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000674 MachineInstrBuilder MIB;
Eli Friedmand6412c92011-06-03 01:13:19 +0000675 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000676 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000677 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
678 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000679 .addReg(DestReg)
680 .addImm(0);
681 else
682 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
683 NewDestReg)
684 .addReg(DestReg)
685 .addImm(0);
686 DestReg = NewDestReg;
687 AddOptionalDefs(MIB);
688 }
689
Eric Christopher890dbbe2010-10-02 00:32:44 +0000690 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000691}
692
Eric Christopher9ed58df2010-09-09 00:19:41 +0000693unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
694 EVT VT = TLI.getValueType(C->getType(), true);
695
696 // Only handle simple types.
697 if (!VT.isSimple()) return 0;
698
699 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
700 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000701 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
702 return ARMMaterializeGV(GV, VT);
703 else if (isa<ConstantInt>(C))
704 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000705
Eric Christopherc9932f62010-10-01 23:24:42 +0000706 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000707}
708
Chad Rosier944d82b2011-11-17 21:46:13 +0000709// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
710
Eric Christopherf9764fa2010-09-30 20:49:44 +0000711unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
712 // Don't handle dynamic allocas.
713 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000714
Duncan Sands1440e8b2010-11-03 11:35:31 +0000715 MVT VT;
Eric Christopherec8bf972010-10-17 06:07:26 +0000716 if (!isLoadTypeLegal(AI->getType(), VT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000717
Eric Christopherf9764fa2010-09-30 20:49:44 +0000718 DenseMap<const AllocaInst*, int>::iterator SI =
719 FuncInfo.StaticAllocaMap.find(AI);
720
721 // This will get lowered later into the correct offsets and registers
722 // via rewriteXFrameIndex.
723 if (SI != FuncInfo.StaticAllocaMap.end()) {
724 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
725 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000726 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000727 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherf9764fa2010-09-30 20:49:44 +0000728 TII.get(Opc), ResultReg)
729 .addFrameIndex(SI->second)
730 .addImm(0));
731 return ResultReg;
732 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000733
Eric Christopherf9764fa2010-09-30 20:49:44 +0000734 return 0;
735}
736
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000737bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000738 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000739
Eric Christopherb1cc8482010-08-25 07:23:49 +0000740 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000741 if (evt == MVT::Other || !evt.isSimple()) return false;
742 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000743
Eric Christopherdc908042010-08-31 01:28:42 +0000744 // Handle all legal types, i.e. a register that will directly hold this
745 // value.
746 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000747}
748
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000749bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000750 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000751
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000752 // If this is a type than can be sign or zero-extended to a basic operation
753 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000754 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000755 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000756
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000757 return false;
758}
759
Eric Christopher88de86b2010-11-19 22:36:41 +0000760// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000761bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000762 // Some boilerplate from the X86 FastISel.
763 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000764 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000765 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000766 // Don't walk into other basic blocks unless the object is an alloca from
767 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000768 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
769 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
770 Opcode = I->getOpcode();
771 U = I;
772 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000773 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000774 Opcode = C->getOpcode();
775 U = C;
776 }
777
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000778 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000779 if (Ty->getAddressSpace() > 255)
780 // Fast instruction selection doesn't support the special
781 // address spaces.
782 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000783
Eric Christopher83007122010-08-23 21:44:12 +0000784 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000785 default:
Eric Christopher83007122010-08-23 21:44:12 +0000786 break;
Eric Christopher55324332010-10-12 00:43:21 +0000787 case Instruction::BitCast: {
788 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000789 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000790 }
791 case Instruction::IntToPtr: {
792 // Look past no-op inttoptrs.
793 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000794 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000795 break;
796 }
797 case Instruction::PtrToInt: {
798 // Look past no-op ptrtoints.
799 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000800 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000801 break;
802 }
Eric Christophereae84392010-10-14 09:29:41 +0000803 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000804 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000805 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000806
Eric Christophereae84392010-10-14 09:29:41 +0000807 // Iterate through the GEP folding the constants into offsets where
808 // we can.
809 gep_type_iterator GTI = gep_type_begin(U);
810 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
811 i != e; ++i, ++GTI) {
812 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000813 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000814 const StructLayout *SL = TD.getStructLayout(STy);
815 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
816 TmpOffset += SL->getElementOffset(Idx);
817 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000818 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000819 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000820 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
821 // Constant-offset addressing.
822 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000823 break;
824 }
825 if (isa<AddOperator>(Op) &&
826 (!isa<Instruction>(Op) ||
827 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
828 == FuncInfo.MBB) &&
829 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000830 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000831 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000832 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000833 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000834 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000835 // Iterate on the other operand.
836 Op = cast<AddOperator>(Op)->getOperand(0);
837 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000838 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000839 // Unsupported
840 goto unsupported_gep;
841 }
Eric Christophereae84392010-10-14 09:29:41 +0000842 }
843 }
Eric Christopher2896df82010-10-15 18:02:07 +0000844
845 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000846 Addr.Offset = TmpOffset;
847 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000848
849 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000850 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000851
Eric Christophereae84392010-10-14 09:29:41 +0000852 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000853 break;
854 }
Eric Christopher83007122010-08-23 21:44:12 +0000855 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000856 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000857 DenseMap<const AllocaInst*, int>::iterator SI =
858 FuncInfo.StaticAllocaMap.find(AI);
859 if (SI != FuncInfo.StaticAllocaMap.end()) {
860 Addr.BaseType = Address::FrameIndexBase;
861 Addr.Base.FI = SI->second;
862 return true;
863 }
864 break;
Eric Christopher83007122010-08-23 21:44:12 +0000865 }
866 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000867
Eric Christophera9c57512010-10-13 21:41:51 +0000868 // Materialize the global variable's address into a reg which can
869 // then be used later to load the variable.
Eric Christophercb0b04b2010-08-24 00:07:24 +0000870 if (const GlobalValue *GV = dyn_cast<GlobalValue>(Obj)) {
Eric Christopherede42b02010-10-13 09:11:46 +0000871 unsigned Tmp = ARMMaterializeGV(GV, TLI.getValueType(Obj->getType()));
872 if (Tmp == 0) return false;
Eric Christopher2896df82010-10-15 18:02:07 +0000873
Eric Christopher0d581222010-11-19 22:30:02 +0000874 Addr.Base.Reg = Tmp;
Eric Christopherede42b02010-10-13 09:11:46 +0000875 return true;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000876 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000877
Eric Christophercb0b04b2010-08-24 00:07:24 +0000878 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000879 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
880 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000881}
882
Chad Rosierb29b9502011-11-13 02:23:59 +0000883void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000884
Eric Christopher212ae932010-10-21 19:40:30 +0000885 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000886
Eric Christopher212ae932010-10-21 19:40:30 +0000887 bool needsLowering = false;
888 switch (VT.getSimpleVT().SimpleTy) {
889 default:
890 assert(false && "Unhandled load/store type!");
Chad Rosier73463472011-11-09 21:30:12 +0000891 break;
Eric Christopher212ae932010-10-21 19:40:30 +0000892 case MVT::i1:
893 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000894 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000895 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000896 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000897 // Integer loads/stores handle 12-bit offsets.
898 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000899 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000900 if (needsLowering && isThumb2)
901 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
902 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000903 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000904 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000905 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000906 }
Eric Christopher212ae932010-10-21 19:40:30 +0000907 break;
908 case MVT::f32:
909 case MVT::f64:
910 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000911 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000912 break;
913 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000914
Eric Christopher827656d2010-11-20 22:38:27 +0000915 // If this is a stack pointer and the offset needs to be simplified then
916 // put the alloca address into a register, set the base type back to
917 // register and continue. This should almost never happen.
918 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000919 TargetRegisterClass *RC = isThumb2 ? ARM::tGPRRegisterClass :
Eric Christopher827656d2010-11-20 22:38:27 +0000920 ARM::GPRRegisterClass;
921 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000922 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000923 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher827656d2010-11-20 22:38:27 +0000924 TII.get(Opc), ResultReg)
925 .addFrameIndex(Addr.Base.FI)
926 .addImm(0));
927 Addr.Base.Reg = ResultReg;
928 Addr.BaseType = Address::RegBase;
929 }
930
Eric Christopher212ae932010-10-21 19:40:30 +0000931 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000932 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000933 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000934 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
935 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000936 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000937 }
Eric Christopher83007122010-08-23 21:44:12 +0000938}
939
Eric Christopher564857f2010-12-01 01:40:24 +0000940void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000941 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000942 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +0000943 // addrmode5 output depends on the selection dag addressing dividing the
944 // offset by 4 that it then later multiplies. Do this here as well.
945 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
946 VT.getSimpleVT().SimpleTy == MVT::f64)
947 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000948
Eric Christopher564857f2010-12-01 01:40:24 +0000949 // Frame base works a bit differently. Handle it separately.
950 if (Addr.BaseType == Address::FrameIndexBase) {
951 int FI = Addr.Base.FI;
952 int Offset = Addr.Offset;
953 MachineMemOperand *MMO =
954 FuncInfo.MF->getMachineMemOperand(
955 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000956 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000957 MFI.getObjectSize(FI),
958 MFI.getObjectAlignment(FI));
959 // Now add the rest of the operands.
960 MIB.addFrameIndex(FI);
961
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000962 // ARM halfword load/stores and signed byte loads need an additional
963 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000964 if (useAM3) {
965 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
966 MIB.addReg(0);
967 MIB.addImm(Imm);
968 } else {
969 MIB.addImm(Addr.Offset);
970 }
Eric Christopher564857f2010-12-01 01:40:24 +0000971 MIB.addMemOperand(MMO);
972 } else {
973 // Now add the rest of the operands.
974 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000975
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000976 // ARM halfword load/stores and signed byte loads need an additional
977 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000978 if (useAM3) {
979 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
980 MIB.addReg(0);
981 MIB.addImm(Imm);
982 } else {
983 MIB.addImm(Addr.Offset);
984 }
Eric Christopher564857f2010-12-01 01:40:24 +0000985 }
986 AddOptionalDefs(MIB);
987}
988
Chad Rosierb29b9502011-11-13 02:23:59 +0000989bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +0000990 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherb1cc8482010-08-25 07:23:49 +0000991 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000992 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +0000993 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +0000994 bool needVMOV = false;
Chad Rosierb29b9502011-11-13 02:23:59 +0000995 TargetRegisterClass *RC;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000996 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +0000997 // This is mostly going to be Neon/vector support.
998 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +0000999 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001000 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001001 if (isThumb2) {
1002 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1003 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
1004 else
1005 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +00001006 } else {
Chad Rosier57b29972011-11-14 20:22:27 +00001007 if (isZExt) {
1008 Opc = ARM::LDRBi12;
1009 } else {
1010 Opc = ARM::LDRSB;
1011 useAM3 = true;
1012 }
Chad Rosierb29b9502011-11-13 02:23:59 +00001013 }
Eric Christopher7a56f332010-10-08 01:13:17 +00001014 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001015 break;
Chad Rosier73463472011-11-09 21:30:12 +00001016 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001017 if (isThumb2) {
1018 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1019 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
1020 else
1021 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1022 } else {
1023 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1024 useAM3 = true;
1025 }
Chad Rosier73463472011-11-09 21:30:12 +00001026 RC = ARM::GPRRegisterClass;
1027 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001028 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001029 if (isThumb2) {
1030 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1031 Opc = ARM::t2LDRi8;
1032 else
1033 Opc = ARM::t2LDRi12;
1034 } else {
1035 Opc = ARM::LDRi12;
1036 }
Eric Christopher7a56f332010-10-08 01:13:17 +00001037 RC = ARM::GPRRegisterClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001038 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001039 case MVT::f32:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001040 if (!Subtarget->hasVFP2()) return false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001041 // Unaligned loads need special handling. Floats require word-alignment.
1042 if (Alignment && Alignment < 4) {
1043 needVMOV = true;
1044 VT = MVT::i32;
1045 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
1046 RC = ARM::GPRRegisterClass;
1047 } else {
1048 Opc = ARM::VLDRS;
1049 RC = TLI.getRegClassFor(VT);
1050 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001051 break;
1052 case MVT::f64:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001053 if (!Subtarget->hasVFP2()) return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001054 // FIXME: Unaligned loads need special handling. Doublewords require
1055 // word-alignment.
1056 if (Alignment && Alignment < 4)
Chad Rosier8a9bce92011-12-13 19:22:14 +00001057 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001058
Eric Christopher6dab1372010-09-18 01:59:37 +00001059 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001060 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001061 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001062 }
Eric Christopher564857f2010-12-01 01:40:24 +00001063 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001064 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001065
Eric Christopher564857f2010-12-01 01:40:24 +00001066 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001067 if (allocReg)
1068 ResultReg = createResultReg(RC);
1069 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001070 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1071 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001072 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001073
1074 // If we had an unaligned load of a float we've converted it to an regular
1075 // load. Now we must move from the GRP to the FP register.
1076 if (needVMOV) {
1077 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1078 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1079 TII.get(ARM::VMOVSR), MoveReg)
1080 .addReg(ResultReg));
1081 ResultReg = MoveReg;
1082 }
Eric Christopherdc908042010-08-31 01:28:42 +00001083 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001084}
1085
Eric Christopher43b62be2010-09-27 06:02:23 +00001086bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001087 // Atomic loads need special handling.
1088 if (cast<LoadInst>(I)->isAtomic())
1089 return false;
1090
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001091 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001092 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001093 if (!isLoadTypeLegal(I->getType(), VT))
1094 return false;
1095
Eric Christopher564857f2010-12-01 01:40:24 +00001096 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001097 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001098 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001099
1100 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001101 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1102 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001103 UpdateValueMap(I, ResultReg);
1104 return true;
1105}
1106
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001107bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
1108 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001109 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001110 bool useAM3 = false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001111 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001112 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001113 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001114 case MVT::i1: {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001115 unsigned Res = createResultReg(isThumb2 ? ARM::tGPRRegisterClass :
Eric Christopher4c914122010-11-02 23:59:09 +00001116 ARM::GPRRegisterClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001117 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001118 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1119 TII.get(Opc), Res)
1120 .addReg(SrcReg).addImm(1));
1121 SrcReg = Res;
1122 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001123 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001124 if (isThumb2) {
1125 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1126 StrOpc = ARM::t2STRBi8;
1127 else
1128 StrOpc = ARM::t2STRBi12;
1129 } else {
1130 StrOpc = ARM::STRBi12;
1131 }
Eric Christopher15418772010-10-12 05:39:06 +00001132 break;
1133 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001134 if (isThumb2) {
1135 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1136 StrOpc = ARM::t2STRHi8;
1137 else
1138 StrOpc = ARM::t2STRHi12;
1139 } else {
1140 StrOpc = ARM::STRH;
1141 useAM3 = true;
1142 }
Eric Christopher15418772010-10-12 05:39:06 +00001143 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001144 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001145 if (isThumb2) {
1146 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1147 StrOpc = ARM::t2STRi8;
1148 else
1149 StrOpc = ARM::t2STRi12;
1150 } else {
1151 StrOpc = ARM::STRi12;
1152 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001153 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001154 case MVT::f32:
1155 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001156 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001157 if (Alignment && Alignment < 4) {
1158 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1159 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1160 TII.get(ARM::VMOVRS), MoveReg)
1161 .addReg(SrcReg));
1162 SrcReg = MoveReg;
1163 VT = MVT::i32;
1164 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosier64ac91b2011-12-14 17:32:02 +00001165 } else {
1166 StrOpc = ARM::VSTRS;
Chad Rosier9eff1e32011-12-03 02:21:57 +00001167 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001168 break;
1169 case MVT::f64:
1170 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001171 // FIXME: Unaligned stores need special handling. Doublewords require
1172 // word-alignment.
Chad Rosier404ed3c2011-12-14 17:26:05 +00001173 if (Alignment && Alignment < 4)
Chad Rosier9eff1e32011-12-03 02:21:57 +00001174 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001175
Eric Christopher56d2b722010-09-02 23:43:26 +00001176 StrOpc = ARM::VSTRD;
1177 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001178 }
Eric Christopher564857f2010-12-01 01:40:24 +00001179 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001180 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001181
Eric Christopher564857f2010-12-01 01:40:24 +00001182 // Create the base instruction, then add the operands.
1183 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1184 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001185 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001186 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001187 return true;
1188}
1189
Eric Christopher43b62be2010-09-27 06:02:23 +00001190bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001191 Value *Op0 = I->getOperand(0);
1192 unsigned SrcReg = 0;
1193
Eli Friedman4136d232011-09-02 22:33:24 +00001194 // Atomic stores need special handling.
1195 if (cast<StoreInst>(I)->isAtomic())
1196 return false;
1197
Eric Christopher564857f2010-12-01 01:40:24 +00001198 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001199 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001200 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001201 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001202
Eric Christopher1b61ef42010-09-02 01:48:11 +00001203 // Get the value to be stored into a register.
1204 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001205 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001206
Eric Christopher564857f2010-12-01 01:40:24 +00001207 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001208 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001209 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001210 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001211
Chad Rosier9eff1e32011-12-03 02:21:57 +00001212 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1213 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001214 return true;
1215}
1216
1217static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1218 switch (Pred) {
1219 // Needs two compares...
1220 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001221 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001222 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001223 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001224 return ARMCC::AL;
1225 case CmpInst::ICMP_EQ:
1226 case CmpInst::FCMP_OEQ:
1227 return ARMCC::EQ;
1228 case CmpInst::ICMP_SGT:
1229 case CmpInst::FCMP_OGT:
1230 return ARMCC::GT;
1231 case CmpInst::ICMP_SGE:
1232 case CmpInst::FCMP_OGE:
1233 return ARMCC::GE;
1234 case CmpInst::ICMP_UGT:
1235 case CmpInst::FCMP_UGT:
1236 return ARMCC::HI;
1237 case CmpInst::FCMP_OLT:
1238 return ARMCC::MI;
1239 case CmpInst::ICMP_ULE:
1240 case CmpInst::FCMP_OLE:
1241 return ARMCC::LS;
1242 case CmpInst::FCMP_ORD:
1243 return ARMCC::VC;
1244 case CmpInst::FCMP_UNO:
1245 return ARMCC::VS;
1246 case CmpInst::FCMP_UGE:
1247 return ARMCC::PL;
1248 case CmpInst::ICMP_SLT:
1249 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001250 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001251 case CmpInst::ICMP_SLE:
1252 case CmpInst::FCMP_ULE:
1253 return ARMCC::LE;
1254 case CmpInst::FCMP_UNE:
1255 case CmpInst::ICMP_NE:
1256 return ARMCC::NE;
1257 case CmpInst::ICMP_UGE:
1258 return ARMCC::HS;
1259 case CmpInst::ICMP_ULT:
1260 return ARMCC::LO;
1261 }
Eric Christopher543cf052010-09-01 22:16:27 +00001262}
1263
Eric Christopher43b62be2010-09-27 06:02:23 +00001264bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001265 const BranchInst *BI = cast<BranchInst>(I);
1266 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1267 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001268
Eric Christophere5734102010-09-03 00:35:47 +00001269 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001270
Eric Christopher0e6233b2010-10-29 21:08:19 +00001271 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1272 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001273 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001274 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001275
1276 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001277 // Try to take advantage of fallthrough opportunities.
1278 CmpInst::Predicate Predicate = CI->getPredicate();
1279 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1280 std::swap(TBB, FBB);
1281 Predicate = CmpInst::getInversePredicate(Predicate);
1282 }
1283
1284 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001285
1286 // We may not handle every CC for now.
1287 if (ARMPred == ARMCC::AL) return false;
1288
Chad Rosier75698f32011-10-26 23:17:28 +00001289 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001290 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001291 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001292
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001293 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001294 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1295 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1296 FastEmitBranch(FBB, DL);
1297 FuncInfo.MBB->addSuccessor(TBB);
1298 return true;
1299 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001300 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1301 MVT SourceVT;
1302 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001303 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001304 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001305 unsigned OpReg = getRegForValue(TI->getOperand(0));
1306 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1307 TII.get(TstOpc))
1308 .addReg(OpReg).addImm(1));
1309
1310 unsigned CCMode = ARMCC::NE;
1311 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1312 std::swap(TBB, FBB);
1313 CCMode = ARMCC::EQ;
1314 }
1315
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001316 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001317 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1318 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1319
1320 FastEmitBranch(FBB, DL);
1321 FuncInfo.MBB->addSuccessor(TBB);
1322 return true;
1323 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001324 } else if (const ConstantInt *CI =
1325 dyn_cast<ConstantInt>(BI->getCondition())) {
1326 uint64_t Imm = CI->getZExtValue();
1327 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1328 FastEmitBranch(Target, DL);
1329 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001330 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001331
Eric Christopher0e6233b2010-10-29 21:08:19 +00001332 unsigned CmpReg = getRegForValue(BI->getCondition());
1333 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001334
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001335 // We've been divorced from our compare! Our block was split, and
1336 // now our compare lives in a predecessor block. We musn't
1337 // re-compare here, as the children of the compare aren't guaranteed
1338 // live across the block boundary (we *could* check for this).
1339 // Regardless, the compare has been done in the predecessor block,
1340 // and it left a value for us in a virtual register. Ergo, we test
1341 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001342 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001343 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1344 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001345
Eric Christopher7a20a372011-04-28 16:52:09 +00001346 unsigned CCMode = ARMCC::NE;
1347 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1348 std::swap(TBB, FBB);
1349 CCMode = ARMCC::EQ;
1350 }
1351
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001352 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001353 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001354 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001355 FastEmitBranch(FBB, DL);
1356 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001357 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001358}
1359
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001360bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1361 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001362 Type *Ty = Src1Value->getType();
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001363 EVT SrcVT = TLI.getValueType(Ty, true);
1364 if (!SrcVT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001365
Chad Rosierade62002011-10-26 23:25:44 +00001366 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1367 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001368 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001369
Chad Rosier2f2fe412011-11-09 03:22:02 +00001370 // Check to see if the 2nd operand is a constant that we can encode directly
1371 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001372 int Imm = 0;
1373 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001374 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001375 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1376 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001377 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1378 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1379 SrcVT == MVT::i1) {
1380 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001381 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
1382 if (Imm < 0) {
Chad Rosier6cba97c2011-11-10 01:30:39 +00001383 isNegativeImm = true;
Chad Rosier1c47de82011-11-11 06:27:41 +00001384 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001385 }
Chad Rosier1c47de82011-11-11 06:27:41 +00001386 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1387 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001388 }
1389 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1390 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1391 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001392 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001393 }
1394
Eric Christopherd43393a2010-09-08 23:13:45 +00001395 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001396 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001397 bool needsExt = false;
1398 switch (SrcVT.getSimpleVT().SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001399 default: return false;
1400 // TODO: Verify compares.
1401 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001402 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001403 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001404 break;
1405 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001406 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001407 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001408 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001409 case MVT::i1:
1410 case MVT::i8:
1411 case MVT::i16:
1412 needsExt = true;
1413 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001414 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001415 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001416 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001417 CmpOpc = ARM::t2CMPrr;
1418 else
1419 CmpOpc = isNegativeImm ? ARM::t2CMNzri : ARM::t2CMPri;
1420 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001421 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001422 CmpOpc = ARM::CMPrr;
1423 else
1424 CmpOpc = isNegativeImm ? ARM::CMNzri : ARM::CMPri;
1425 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001426 break;
1427 }
1428
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001429 unsigned SrcReg1 = getRegForValue(Src1Value);
1430 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001431
Duncan Sands4c0c5452011-11-28 10:31:27 +00001432 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001433 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001434 SrcReg2 = getRegForValue(Src2Value);
1435 if (SrcReg2 == 0) return false;
1436 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001437
1438 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1439 if (needsExt) {
1440 unsigned ResultReg;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001441 ResultReg = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001442 if (ResultReg == 0) return false;
1443 SrcReg1 = ResultReg;
Chad Rosier1c47de82011-11-11 06:27:41 +00001444 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001445 ResultReg = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1446 if (ResultReg == 0) return false;
1447 SrcReg2 = ResultReg;
1448 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001449 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001450
Chad Rosier1c47de82011-11-11 06:27:41 +00001451 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001452 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1453 TII.get(CmpOpc))
1454 .addReg(SrcReg1).addReg(SrcReg2));
1455 } else {
1456 MachineInstrBuilder MIB;
1457 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1458 .addReg(SrcReg1);
1459
1460 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1461 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001462 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001463 AddOptionalDefs(MIB);
1464 }
Chad Rosierade62002011-10-26 23:25:44 +00001465
1466 // For floating point we need to move the result to a comparison register
1467 // that we can then use for branches.
1468 if (Ty->isFloatTy() || Ty->isDoubleTy())
1469 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1470 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001471 return true;
1472}
1473
1474bool ARMFastISel::SelectCmp(const Instruction *I) {
1475 const CmpInst *CI = cast<CmpInst>(I);
Chad Rosierade62002011-10-26 23:25:44 +00001476 Type *Ty = CI->getOperand(0)->getType();
Chad Rosier530f7ce2011-10-26 22:47:55 +00001477
Eric Christopher229207a2010-09-29 01:14:47 +00001478 // Get the compare predicate.
1479 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001480
Eric Christopher229207a2010-09-29 01:14:47 +00001481 // We may not handle every CC for now.
1482 if (ARMPred == ARMCC::AL) return false;
1483
Chad Rosier530f7ce2011-10-26 22:47:55 +00001484 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001485 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001486 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001487
Eric Christopher229207a2010-09-29 01:14:47 +00001488 // Now set a register based on the comparison. Explicitly set the predicates
1489 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001490 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1491 TargetRegisterClass *RC = isThumb2 ? ARM::rGPRRegisterClass
Eric Christopher5d18d922010-10-07 05:39:19 +00001492 : ARM::GPRRegisterClass;
1493 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001494 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001495 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosierade62002011-10-26 23:25:44 +00001496 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
Chad Rosier530f7ce2011-10-26 22:47:55 +00001497 unsigned CondReg = isFloat ? ARM::FPSCR : ARM::CPSR;
Eric Christopher229207a2010-09-29 01:14:47 +00001498 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1499 .addReg(ZeroReg).addImm(1)
1500 .addImm(ARMPred).addReg(CondReg);
1501
Eric Christophera5b1e682010-09-17 22:28:18 +00001502 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001503 return true;
1504}
1505
Eric Christopher43b62be2010-09-27 06:02:23 +00001506bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001507 // Make sure we have VFP and that we're extending float to double.
1508 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001509
Eric Christopher46203602010-09-09 00:26:48 +00001510 Value *V = I->getOperand(0);
1511 if (!I->getType()->isDoubleTy() ||
1512 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001513
Eric Christopher46203602010-09-09 00:26:48 +00001514 unsigned Op = getRegForValue(V);
1515 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001516
Eric Christopher46203602010-09-09 00:26:48 +00001517 unsigned Result = createResultReg(ARM::DPRRegisterClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001518 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001519 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001520 .addReg(Op));
1521 UpdateValueMap(I, Result);
1522 return true;
1523}
1524
Eric Christopher43b62be2010-09-27 06:02:23 +00001525bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001526 // Make sure we have VFP and that we're truncating double to float.
1527 if (!Subtarget->hasVFP2()) return false;
1528
1529 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001530 if (!(I->getType()->isFloatTy() &&
1531 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001532
1533 unsigned Op = getRegForValue(V);
1534 if (Op == 0) return false;
1535
1536 unsigned Result = createResultReg(ARM::SPRRegisterClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001537 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001538 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001539 .addReg(Op));
1540 UpdateValueMap(I, Result);
1541 return true;
1542}
1543
Eric Christopher43b62be2010-09-27 06:02:23 +00001544bool ARMFastISel::SelectSIToFP(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001545 // Make sure we have VFP.
1546 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001547
Duncan Sands1440e8b2010-11-03 11:35:31 +00001548 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001549 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001550 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001551 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001552
Chad Rosier463fe242011-11-03 02:04:59 +00001553 Value *Src = I->getOperand(0);
1554 EVT SrcVT = TLI.getValueType(Src->getType(), true);
1555 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001556 return false;
1557
Chad Rosier463fe242011-11-03 02:04:59 +00001558 unsigned SrcReg = getRegForValue(Src);
1559 if (SrcReg == 0) return false;
1560
1561 // Handle sign-extension.
1562 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
1563 EVT DestVT = MVT::i32;
1564 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, /*isZExt*/ false);
1565 if (ResultReg == 0) return false;
1566 SrcReg = ResultReg;
1567 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001568
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001569 // The conversion routine works on fp-reg to fp-reg and the operand above
1570 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001571 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001572 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001573
Eric Christopher9a040492010-09-09 18:54:59 +00001574 unsigned Opc;
1575 if (Ty->isFloatTy()) Opc = ARM::VSITOS;
1576 else if (Ty->isDoubleTy()) Opc = ARM::VSITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001577 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001578
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001579 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001580 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1581 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001582 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001583 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001584 return true;
1585}
1586
Eric Christopher43b62be2010-09-27 06:02:23 +00001587bool ARMFastISel::SelectFPToSI(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001588 // Make sure we have VFP.
1589 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001590
Duncan Sands1440e8b2010-11-03 11:35:31 +00001591 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001592 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001593 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001594 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001595
Eric Christopher9a040492010-09-09 18:54:59 +00001596 unsigned Op = getRegForValue(I->getOperand(0));
1597 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001598
Eric Christopher9a040492010-09-09 18:54:59 +00001599 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001600 Type *OpTy = I->getOperand(0)->getType();
Eric Christopher9a040492010-09-09 18:54:59 +00001601 if (OpTy->isFloatTy()) Opc = ARM::VTOSIZS;
1602 else if (OpTy->isDoubleTy()) Opc = ARM::VTOSIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001603 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001604
Eric Christopher022b7fb2010-10-05 23:13:24 +00001605 // f64->s32 or f32->s32 both need an intermediate f32 reg.
1606 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001607 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1608 ResultReg)
1609 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001610
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001611 // This result needs to be in an integer register, but the conversion only
1612 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001613 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001614 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001615
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001616 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001617 return true;
1618}
1619
Eric Christopher3bbd3962010-10-11 08:27:59 +00001620bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001621 MVT VT;
1622 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001623 return false;
1624
1625 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001626 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001627 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1628
1629 unsigned CondReg = getRegForValue(I->getOperand(0));
1630 if (CondReg == 0) return false;
1631 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1632 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001633
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001634 // Check to see if we can use an immediate in the conditional move.
1635 int Imm = 0;
1636 bool UseImm = false;
1637 bool isNegativeImm = false;
1638 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1639 assert (VT == MVT::i32 && "Expecting an i32.");
1640 Imm = (int)ConstInt->getValue().getZExtValue();
1641 if (Imm < 0) {
1642 isNegativeImm = true;
1643 Imm = ~Imm;
1644 }
1645 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1646 (ARM_AM::getSOImmVal(Imm) != -1);
1647 }
1648
Duncan Sands4c0c5452011-11-28 10:31:27 +00001649 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001650 if (!UseImm) {
1651 Op2Reg = getRegForValue(I->getOperand(2));
1652 if (Op2Reg == 0) return false;
1653 }
1654
1655 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001656 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001657 .addReg(CondReg).addImm(0));
1658
1659 unsigned MovCCOpc;
1660 if (!UseImm) {
1661 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1662 } else {
1663 if (!isNegativeImm) {
1664 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1665 } else {
1666 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
1667 }
1668 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001669 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001670 if (!UseImm)
1671 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1672 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1673 else
1674 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1675 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001676 UpdateValueMap(I, ResultReg);
1677 return true;
1678}
1679
Eric Christopher08637852010-09-30 22:34:19 +00001680bool ARMFastISel::SelectSDiv(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001681 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001682 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001683 if (!isTypeLegal(Ty, VT))
1684 return false;
1685
1686 // If we have integer div support we should have selected this automagically.
1687 // In case we have a real miss go ahead and return false and we'll pick
1688 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001689 if (Subtarget->hasDivide()) return false;
1690
Eric Christopher08637852010-09-30 22:34:19 +00001691 // Otherwise emit a libcall.
1692 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001693 if (VT == MVT::i8)
1694 LC = RTLIB::SDIV_I8;
1695 else if (VT == MVT::i16)
Eric Christopher08637852010-09-30 22:34:19 +00001696 LC = RTLIB::SDIV_I16;
1697 else if (VT == MVT::i32)
1698 LC = RTLIB::SDIV_I32;
1699 else if (VT == MVT::i64)
1700 LC = RTLIB::SDIV_I64;
1701 else if (VT == MVT::i128)
1702 LC = RTLIB::SDIV_I128;
1703 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001704
Eric Christopher08637852010-09-30 22:34:19 +00001705 return ARMEmitLibcall(I, LC);
1706}
1707
Eric Christopher6a880d62010-10-11 08:37:26 +00001708bool ARMFastISel::SelectSRem(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001709 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001710 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001711 if (!isTypeLegal(Ty, VT))
1712 return false;
1713
1714 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1715 if (VT == MVT::i8)
1716 LC = RTLIB::SREM_I8;
1717 else if (VT == MVT::i16)
1718 LC = RTLIB::SREM_I16;
1719 else if (VT == MVT::i32)
1720 LC = RTLIB::SREM_I32;
1721 else if (VT == MVT::i64)
1722 LC = RTLIB::SREM_I64;
1723 else if (VT == MVT::i128)
1724 LC = RTLIB::SREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001725 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001726
Eric Christopher6a880d62010-10-11 08:37:26 +00001727 return ARMEmitLibcall(I, LC);
1728}
1729
Eric Christopher43b62be2010-09-27 06:02:23 +00001730bool ARMFastISel::SelectBinaryOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001731 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001732
Eric Christopherbc39b822010-09-09 00:53:57 +00001733 // We can get here in the case when we want to use NEON for our fp
1734 // operations, but can't figure out how to. Just use the vfp instructions
1735 // if we have them.
1736 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001737 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001738 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1739 if (isFloat && !Subtarget->hasVFP2())
1740 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001741
Eric Christopherbc39b822010-09-09 00:53:57 +00001742 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001743 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001744 switch (ISDOpcode) {
1745 default: return false;
1746 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001747 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001748 break;
1749 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001750 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001751 break;
1752 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001753 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001754 break;
1755 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001756 unsigned Op1 = getRegForValue(I->getOperand(0));
1757 if (Op1 == 0) return false;
1758
1759 unsigned Op2 = getRegForValue(I->getOperand(1));
1760 if (Op2 == 0) return false;
1761
Eric Christopherbd6bf082010-09-09 01:02:03 +00001762 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001763 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1764 TII.get(Opc), ResultReg)
1765 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001766 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001767 return true;
1768}
1769
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001770// Call Handling Code
1771
1772// This is largely taken directly from CCAssignFnForNode - we don't support
1773// varargs in FastISel so that part has been removed.
1774// TODO: We may not support all of this.
1775CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC, bool Return) {
1776 switch (CC) {
1777 default:
1778 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001779 case CallingConv::Fast:
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001780 // Ignore fastcc. Silence compiler warnings.
1781 (void)RetFastCC_ARM_APCS;
1782 (void)FastCC_ARM_APCS;
1783 // Fallthrough
1784 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001785 // Use target triple & subtarget features to do actual dispatch.
1786 if (Subtarget->isAAPCS_ABI()) {
1787 if (Subtarget->hasVFP2() &&
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001788 TM.Options.FloatABIType == FloatABI::Hard)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001789 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1790 else
1791 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1792 } else
1793 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1794 case CallingConv::ARM_AAPCS_VFP:
1795 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1796 case CallingConv::ARM_AAPCS:
1797 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1798 case CallingConv::ARM_APCS:
1799 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1800 }
1801}
1802
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001803bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1804 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001805 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001806 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1807 SmallVectorImpl<unsigned> &RegArgs,
1808 CallingConv::ID CC,
1809 unsigned &NumBytes) {
1810 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001811 CCState CCInfo(CC, false, *FuncInfo.MF, TM, ArgLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001812 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC, false));
1813
1814 // Get a count of how many bytes are to be pushed on the stack.
1815 NumBytes = CCInfo.getNextStackOffset();
1816
1817 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001818 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001819 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1820 TII.get(AdjStackDown))
1821 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001822
1823 // Process the args.
1824 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1825 CCValAssign &VA = ArgLocs[i];
1826 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001827 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001828
Eric Christopher4a2b3162011-01-27 05:44:56 +00001829 // We don't handle NEON/vector parameters yet.
1830 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
Eric Christophera4633f52010-10-23 09:37:17 +00001831 return false;
1832
Eric Christopherf9764fa2010-09-30 20:49:44 +00001833 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001834 switch (VA.getLocInfo()) {
1835 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001836 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001837 MVT DestVT = VA.getLocVT();
Chad Rosier42536af2011-11-05 20:16:15 +00001838 unsigned ResultReg = ARMEmitIntExt(ArgVT, Arg, DestVT,
1839 /*isZExt*/false);
1840 assert (ResultReg != 0 && "Failed to emit a sext");
1841 Arg = ResultReg;
Chad Rosierb74c8652011-12-02 20:25:18 +00001842 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001843 break;
1844 }
Chad Rosier42536af2011-11-05 20:16:15 +00001845 case CCValAssign::AExt:
1846 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001847 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001848 MVT DestVT = VA.getLocVT();
Chad Rosier42536af2011-11-05 20:16:15 +00001849 unsigned ResultReg = ARMEmitIntExt(ArgVT, Arg, DestVT,
1850 /*isZExt*/true);
1851 assert (ResultReg != 0 && "Failed to emit a sext");
1852 Arg = ResultReg;
Chad Rosierb74c8652011-12-02 20:25:18 +00001853 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001854 break;
1855 }
1856 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001857 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001858 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001859 assert(BC != 0 && "Failed to emit a bitcast!");
1860 Arg = BC;
1861 ArgVT = VA.getLocVT();
1862 break;
1863 }
1864 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001865 }
1866
1867 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001868 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001869 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001870 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00001871 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001872 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001873 } else if (VA.needsCustom()) {
1874 // TODO: We need custom lowering for vector (v2f64) args.
1875 if (VA.getLocVT() != MVT::f64) return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001876
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001877 CCValAssign &NextVA = ArgLocs[++i];
1878
1879 // TODO: Only handle register args for now.
1880 if(!(VA.isRegLoc() && NextVA.isRegLoc())) return false;
1881
1882 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1883 TII.get(ARM::VMOVRRD), VA.getLocReg())
1884 .addReg(NextVA.getLocReg(), RegState::Define)
1885 .addReg(Arg));
1886 RegArgs.push_back(VA.getLocReg());
1887 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001888 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00001889 assert(VA.isMemLoc());
1890 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00001891 Address Addr;
1892 Addr.BaseType = Address::RegBase;
1893 Addr.Base.Reg = ARM::SP;
1894 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00001895
Eric Christopher0d581222010-11-19 22:30:02 +00001896 if (!ARMEmitStore(ArgVT, Arg, Addr)) return false;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001897 }
1898 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001899 return true;
1900}
1901
Duncan Sands1440e8b2010-11-03 11:35:31 +00001902bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001903 const Instruction *I, CallingConv::ID CC,
1904 unsigned &NumBytes) {
1905 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00001906 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001907 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1908 TII.get(AdjStackUp))
1909 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001910
1911 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001912 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001913 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001914 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001915 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
1916
1917 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001918 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00001919 // For this move we copy into two registers and then move into the
1920 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00001921 EVT DestVT = RVLocs[0].getValVT();
1922 TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
1923 unsigned ResultReg = createResultReg(DstRC);
1924 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1925 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00001926 .addReg(RVLocs[0].getLocReg())
1927 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001928
Eric Christopher3659ac22010-10-20 08:02:24 +00001929 UsedRegs.push_back(RVLocs[0].getLocReg());
1930 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00001931
Eric Christopherdccd2c32010-10-11 08:38:55 +00001932 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001933 UpdateValueMap(I, ResultReg);
1934 } else {
Jim Grosbach95369592010-10-13 23:34:31 +00001935 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00001936 EVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00001937
1938 // Special handling for extended integers.
1939 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
1940 CopyVT = MVT::i32;
1941
Eric Christopher14df8822010-10-01 00:00:11 +00001942 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001943
Eric Christopher14df8822010-10-01 00:00:11 +00001944 unsigned ResultReg = createResultReg(DstRC);
1945 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1946 ResultReg).addReg(RVLocs[0].getLocReg());
1947 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001948
Eric Christopherdccd2c32010-10-11 08:38:55 +00001949 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001950 UpdateValueMap(I, ResultReg);
1951 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001952 }
1953
Eric Christopherdccd2c32010-10-11 08:38:55 +00001954 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001955}
1956
Eric Christopher4f512ef2010-10-22 01:28:00 +00001957bool ARMFastISel::SelectRet(const Instruction *I) {
1958 const ReturnInst *Ret = cast<ReturnInst>(I);
1959 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00001960
Eric Christopher4f512ef2010-10-22 01:28:00 +00001961 if (!FuncInfo.CanLowerReturn)
1962 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001963
Eric Christopher4f512ef2010-10-22 01:28:00 +00001964 if (F.isVarArg())
1965 return false;
1966
1967 CallingConv::ID CC = F.getCallingConv();
1968 if (Ret->getNumOperands() > 0) {
1969 SmallVector<ISD::OutputArg, 4> Outs;
1970 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
1971 Outs, TLI);
1972
1973 // Analyze operands of the call, assigning locations to each operand.
1974 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00001975 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Eric Christopher4f512ef2010-10-22 01:28:00 +00001976 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */));
1977
1978 const Value *RV = Ret->getOperand(0);
1979 unsigned Reg = getRegForValue(RV);
1980 if (Reg == 0)
1981 return false;
1982
1983 // Only handle a single return value for now.
1984 if (ValLocs.size() != 1)
1985 return false;
1986
1987 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00001988
Eric Christopher4f512ef2010-10-22 01:28:00 +00001989 // Don't bother handling odd stuff for now.
1990 if (VA.getLocInfo() != CCValAssign::Full)
1991 return false;
1992 // Only handle register returns for now.
1993 if (!VA.isRegLoc())
1994 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00001995
1996 unsigned SrcReg = Reg + VA.getValNo();
1997 EVT RVVT = TLI.getValueType(RV->getType());
1998 EVT DestVT = VA.getValVT();
1999 // Special handling for extended integers.
2000 if (RVVT != DestVT) {
2001 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2002 return false;
2003
2004 if (!Outs[0].Flags.isZExt() && !Outs[0].Flags.isSExt())
2005 return false;
2006
2007 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2008
2009 bool isZExt = Outs[0].Flags.isZExt();
2010 unsigned ResultReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, isZExt);
2011 if (ResultReg == 0) return false;
2012 SrcReg = ResultReg;
2013 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002014
Eric Christopher4f512ef2010-10-22 01:28:00 +00002015 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00002016 unsigned DstReg = VA.getLocReg();
2017 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2018 // Avoid a cross-class copy. This is very unlikely.
2019 if (!SrcRC->contains(DstReg))
2020 return false;
2021 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2022 DstReg).addReg(SrcReg);
2023
2024 // Mark the register as live out of the function.
2025 MRI.addLiveOut(VA.getLocReg());
2026 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002027
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002028 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Eric Christopher4f512ef2010-10-22 01:28:00 +00002029 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2030 TII.get(RetOpc)));
2031 return true;
2032}
2033
Eric Christopher872f4a22011-02-22 01:37:10 +00002034unsigned ARMFastISel::ARMSelectCallOp(const GlobalValue *GV) {
2035
Evan Chengafff9412011-12-20 18:26:50 +00002036 // iOS needs the r9 versions of the opcodes.
2037 bool isiOS = Subtarget->isTargetIOS();
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002038 if (isThumb2) {
Evan Chengafff9412011-12-20 18:26:50 +00002039 return isiOS ? ARM::tBLr9 : ARM::tBL;
Eric Christopher872f4a22011-02-22 01:37:10 +00002040 } else {
Evan Chengafff9412011-12-20 18:26:50 +00002041 return isiOS ? ARM::BLr9 : ARM::BL;
Eric Christopher872f4a22011-02-22 01:37:10 +00002042 }
2043}
2044
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002045// A quick function that will emit a call for a named libcall in F with the
2046// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002047// can emit a call for any libcall we can produce. This is an abridged version
2048// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002049// like computed function pointers or strange arguments at call sites.
2050// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2051// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002052bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2053 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002054
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002055 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002056 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002057 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002058 if (RetTy->isVoidTy())
2059 RetVT = MVT::isVoid;
2060 else if (!isTypeLegal(RetTy, RetVT))
2061 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002062
Eric Christopher836c6242010-12-15 23:47:29 +00002063 // TODO: For now if we have long calls specified we don't handle the call.
2064 if (EnableARMLongCalls) return false;
2065
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002066 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002067 SmallVector<Value*, 8> Args;
2068 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002069 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002070 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2071 Args.reserve(I->getNumOperands());
2072 ArgRegs.reserve(I->getNumOperands());
2073 ArgVTs.reserve(I->getNumOperands());
2074 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002075 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002076 Value *Op = I->getOperand(i);
2077 unsigned Arg = getRegForValue(Op);
2078 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002079
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002080 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002081 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002082 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002083
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002084 ISD::ArgFlagsTy Flags;
2085 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2086 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002087
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002088 Args.push_back(Op);
2089 ArgRegs.push_back(Arg);
2090 ArgVTs.push_back(ArgVT);
2091 ArgFlags.push_back(Flags);
2092 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002093
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002094 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002095 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002096 unsigned NumBytes;
2097 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
2098 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002099
Evan Chengafff9412011-12-20 18:26:50 +00002100 // Issue the call, BLr9 for iOS, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002101 // TODO: Turn this into the table of arm call ops.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002102 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00002103 unsigned CallOpc = ARMSelectCallOp(NULL);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002104 if(isThumb2)
Eric Christopherc19aadb2010-12-21 03:50:43 +00002105 // Explicitly adding the predicate here.
2106 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2107 TII.get(CallOpc)))
2108 .addExternalSymbol(TLI.getLibcallName(Call));
Eric Christopher872f4a22011-02-22 01:37:10 +00002109 else
Eric Christopherc19aadb2010-12-21 03:50:43 +00002110 // Explicitly adding the predicate here.
2111 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2112 TII.get(CallOpc))
2113 .addExternalSymbol(TLI.getLibcallName(Call)));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002114
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002115 // Add implicit physical register uses to the call.
2116 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2117 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002118
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002119 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002120 SmallVector<unsigned, 4> UsedRegs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002121 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002122
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002123 // Set all unused physreg defs as dead.
2124 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002125
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002126 return true;
2127}
2128
Chad Rosier11add262011-11-11 23:31:03 +00002129bool ARMFastISel::SelectCall(const Instruction *I,
2130 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002131 const CallInst *CI = cast<CallInst>(I);
2132 const Value *Callee = CI->getCalledValue();
2133
Chad Rosier11add262011-11-11 23:31:03 +00002134 // Can't handle inline asm.
2135 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002136
Eric Christopher52f6c032011-05-02 20:16:33 +00002137 // Only handle global variable Callees.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002138 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Eric Christopher52f6c032011-05-02 20:16:33 +00002139 if (!GV)
Eric Christophere6ca6772010-10-01 21:33:12 +00002140 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002141
Eric Christopherf9764fa2010-09-30 20:49:44 +00002142 // Check the calling convention.
2143 ImmutableCallSite CS(CI);
2144 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002145
Eric Christopherf9764fa2010-09-30 20:49:44 +00002146 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002147
Eric Christopherf9764fa2010-09-30 20:49:44 +00002148 // Let SDISel handle vararg functions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002149 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2150 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Eric Christopherf9764fa2010-09-30 20:49:44 +00002151 if (FTy->isVarArg())
2152 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002153
Eric Christopherf9764fa2010-09-30 20:49:44 +00002154 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002155 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002156 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002157 if (RetTy->isVoidTy())
2158 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002159 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2160 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002161 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002162
Eric Christopher836c6242010-12-15 23:47:29 +00002163 // TODO: For now if we have long calls specified we don't handle the call.
2164 if (EnableARMLongCalls) return false;
Eric Christopher299bbb22011-04-29 00:03:10 +00002165
Eric Christopherf9764fa2010-09-30 20:49:44 +00002166 // Set up the argument vectors.
2167 SmallVector<Value*, 8> Args;
2168 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002169 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002170 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2171 Args.reserve(CS.arg_size());
2172 ArgRegs.reserve(CS.arg_size());
2173 ArgVTs.reserve(CS.arg_size());
2174 ArgFlags.reserve(CS.arg_size());
2175 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2176 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002177 // If we're lowering a memory intrinsic instead of a regular call, skip the
2178 // last two arguments, which shouldn't be passed to the underlying function.
2179 if (IntrMemName && e-i <= 2)
2180 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002181
Eric Christopherf9764fa2010-09-30 20:49:44 +00002182 ISD::ArgFlagsTy Flags;
2183 unsigned AttrInd = i - CS.arg_begin() + 1;
2184 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
2185 Flags.setSExt();
2186 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
2187 Flags.setZExt();
2188
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002189 // FIXME: Only handle *easy* calls for now.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002190 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2191 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2192 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2193 CS.paramHasAttr(AttrInd, Attribute::ByVal))
2194 return false;
2195
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002196 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002197 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002198 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2199 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002200 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002201
2202 unsigned Arg = getRegForValue(*i);
2203 if (Arg == 0)
2204 return false;
2205
Eric Christopherf9764fa2010-09-30 20:49:44 +00002206 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2207 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002208
Eric Christopherf9764fa2010-09-30 20:49:44 +00002209 Args.push_back(*i);
2210 ArgRegs.push_back(Arg);
2211 ArgVTs.push_back(ArgVT);
2212 ArgFlags.push_back(Flags);
2213 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002214
Eric Christopherf9764fa2010-09-30 20:49:44 +00002215 // Handle the arguments now that we've gotten them.
2216 SmallVector<unsigned, 4> RegArgs;
2217 unsigned NumBytes;
2218 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
2219 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002220
Evan Chengafff9412011-12-20 18:26:50 +00002221 // Issue the call, BLr9 for iOS, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002222 // TODO: Turn this into the table of arm call ops.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002223 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00002224 unsigned CallOpc = ARMSelectCallOp(GV);
Eric Christopher7bb59962010-11-29 21:56:23 +00002225 // Explicitly adding the predicate here.
Chad Rosier9eb67482011-11-13 09:44:21 +00002226 if(isThumb2) {
Eric Christopherc19aadb2010-12-21 03:50:43 +00002227 // Explicitly adding the predicate here.
2228 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier11add262011-11-11 23:31:03 +00002229 TII.get(CallOpc)));
Chad Rosier9eb67482011-11-13 09:44:21 +00002230 if (!IntrMemName)
2231 MIB.addGlobalAddress(GV, 0, 0);
2232 else
2233 MIB.addExternalSymbol(IntrMemName, 0);
2234 } else {
2235 if (!IntrMemName)
2236 // Explicitly adding the predicate here.
2237 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2238 TII.get(CallOpc))
2239 .addGlobalAddress(GV, 0, 0));
2240 else
2241 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2242 TII.get(CallOpc))
2243 .addExternalSymbol(IntrMemName, 0));
2244 }
Chad Rosier11add262011-11-11 23:31:03 +00002245
Eric Christopherf9764fa2010-09-30 20:49:44 +00002246 // Add implicit physical register uses to the call.
2247 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2248 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002249
Eric Christopherf9764fa2010-09-30 20:49:44 +00002250 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002251 SmallVector<unsigned, 4> UsedRegs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002252 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002253
Eric Christopherf9764fa2010-09-30 20:49:44 +00002254 // Set all unused physreg defs as dead.
2255 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002256
Eric Christopherf9764fa2010-09-30 20:49:44 +00002257 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002258}
2259
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002260bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002261 return Len <= 16;
2262}
2263
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002264bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002265 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002266 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002267 return false;
2268
2269 // We don't care about alignment here since we just emit integer accesses.
2270 while (Len) {
2271 MVT VT;
2272 if (Len >= 4)
2273 VT = MVT::i32;
2274 else if (Len >= 2)
2275 VT = MVT::i16;
2276 else {
2277 assert(Len == 1);
2278 VT = MVT::i8;
2279 }
2280
2281 bool RV;
2282 unsigned ResultReg;
2283 RV = ARMEmitLoad(VT, ResultReg, Src);
2284 assert (RV = true && "Should be able to handle this load.");
2285 RV = ARMEmitStore(VT, ResultReg, Dest);
2286 assert (RV = true && "Should be able to handle this store.");
2287
2288 unsigned Size = VT.getSizeInBits()/8;
2289 Len -= Size;
2290 Dest.Offset += Size;
2291 Src.Offset += Size;
2292 }
2293
2294 return true;
2295}
2296
Chad Rosier11add262011-11-11 23:31:03 +00002297bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2298 // FIXME: Handle more intrinsics.
2299 switch (I.getIntrinsicID()) {
2300 default: return false;
2301 case Intrinsic::memcpy:
2302 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002303 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2304 // Don't handle volatile.
2305 if (MTI.isVolatile())
2306 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002307
2308 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2309 // we would emit dead code because we don't currently handle memmoves.
2310 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2311 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002312 // Small memcpy's are common enough that we want to do them without a call
2313 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002314 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002315 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002316 Address Dest, Src;
2317 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2318 !ARMComputeAddress(MTI.getRawSource(), Src))
2319 return false;
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002320 if (ARMTryEmitSmallMemCpy(Dest, Src, Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002321 return true;
2322 }
2323 }
Chad Rosier11add262011-11-11 23:31:03 +00002324
2325 if (!MTI.getLength()->getType()->isIntegerTy(32))
2326 return false;
2327
2328 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2329 return false;
2330
2331 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2332 return SelectCall(&I, IntrMemName);
2333 }
2334 case Intrinsic::memset: {
2335 const MemSetInst &MSI = cast<MemSetInst>(I);
2336 // Don't handle volatile.
2337 if (MSI.isVolatile())
2338 return false;
2339
2340 if (!MSI.getLength()->getType()->isIntegerTy(32))
2341 return false;
2342
2343 if (MSI.getDestAddressSpace() > 255)
2344 return false;
2345
2346 return SelectCall(&I, "memset");
2347 }
2348 }
2349 return false;
2350}
2351
Chad Rosier0d7b2312011-11-02 00:18:48 +00002352bool ARMFastISel::SelectTrunc(const Instruction *I) {
2353 // The high bits for a type smaller than the register size are assumed to be
2354 // undefined.
2355 Value *Op = I->getOperand(0);
2356
2357 EVT SrcVT, DestVT;
2358 SrcVT = TLI.getValueType(Op->getType(), true);
2359 DestVT = TLI.getValueType(I->getType(), true);
2360
2361 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2362 return false;
2363 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2364 return false;
2365
2366 unsigned SrcReg = getRegForValue(Op);
2367 if (!SrcReg) return false;
2368
2369 // Because the high bits are undefined, a truncate doesn't generate
2370 // any code.
2371 UpdateValueMap(I, SrcReg);
2372 return true;
2373}
2374
Chad Rosier87633022011-11-02 17:20:24 +00002375unsigned ARMFastISel::ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT,
2376 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002377 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002378 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002379
2380 unsigned Opc;
Eli Friedman76927d732011-05-25 23:49:02 +00002381 bool isBoolZext = false;
Chad Rosier87633022011-11-02 17:20:24 +00002382 if (!SrcVT.isSimple()) return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002383 switch (SrcVT.getSimpleVT().SimpleTy) {
Chad Rosier87633022011-11-02 17:20:24 +00002384 default: return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002385 case MVT::i16:
Chad Rosier87633022011-11-02 17:20:24 +00002386 if (!Subtarget->hasV6Ops()) return 0;
2387 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002388 Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002389 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002390 Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002391 break;
2392 case MVT::i8:
Chad Rosier87633022011-11-02 17:20:24 +00002393 if (!Subtarget->hasV6Ops()) return 0;
2394 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002395 Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002396 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002397 Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002398 break;
2399 case MVT::i1:
Chad Rosier87633022011-11-02 17:20:24 +00002400 if (isZExt) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002401 Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eli Friedman76927d732011-05-25 23:49:02 +00002402 isBoolZext = true;
2403 break;
2404 }
Chad Rosier87633022011-11-02 17:20:24 +00002405 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002406 }
2407
Chad Rosier87633022011-11-02 17:20:24 +00002408 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eli Friedman76927d732011-05-25 23:49:02 +00002409 MachineInstrBuilder MIB;
Chad Rosier87633022011-11-02 17:20:24 +00002410 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedman76927d732011-05-25 23:49:02 +00002411 .addReg(SrcReg);
2412 if (isBoolZext)
2413 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002414 else
2415 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002416 AddOptionalDefs(MIB);
Chad Rosier87633022011-11-02 17:20:24 +00002417 return ResultReg;
2418}
2419
2420bool ARMFastISel::SelectIntExt(const Instruction *I) {
2421 // On ARM, in general, integer casts don't involve legal types; this code
2422 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002423 Type *DestTy = I->getType();
2424 Value *Src = I->getOperand(0);
2425 Type *SrcTy = Src->getType();
2426
2427 EVT SrcVT, DestVT;
2428 SrcVT = TLI.getValueType(SrcTy, true);
2429 DestVT = TLI.getValueType(DestTy, true);
2430
2431 bool isZExt = isa<ZExtInst>(I);
2432 unsigned SrcReg = getRegForValue(Src);
2433 if (!SrcReg) return false;
2434
2435 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2436 if (ResultReg == 0) return false;
2437 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002438 return true;
2439}
2440
Eric Christopher56d2b722010-09-02 23:43:26 +00002441// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002442bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002443
Eric Christopherab695882010-07-21 22:26:11 +00002444 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002445 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002446 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002447 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002448 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002449 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002450 return SelectBranch(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002451 case Instruction::ICmp:
2452 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002453 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002454 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002455 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002456 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002457 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002458 case Instruction::SIToFP:
Eric Christopher43b62be2010-09-27 06:02:23 +00002459 return SelectSIToFP(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002460 case Instruction::FPToSI:
Eric Christopher43b62be2010-09-27 06:02:23 +00002461 return SelectFPToSI(I);
Eric Christopherbc39b822010-09-09 00:53:57 +00002462 case Instruction::FAdd:
Eric Christopher43b62be2010-09-27 06:02:23 +00002463 return SelectBinaryOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002464 case Instruction::FSub:
Eric Christopher43b62be2010-09-27 06:02:23 +00002465 return SelectBinaryOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002466 case Instruction::FMul:
Eric Christopher43b62be2010-09-27 06:02:23 +00002467 return SelectBinaryOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002468 case Instruction::SDiv:
Eric Christopher43b62be2010-09-27 06:02:23 +00002469 return SelectSDiv(I);
Eric Christopher6a880d62010-10-11 08:37:26 +00002470 case Instruction::SRem:
2471 return SelectSRem(I);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002472 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002473 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2474 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002475 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002476 case Instruction::Select:
2477 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002478 case Instruction::Ret:
2479 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002480 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002481 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002482 case Instruction::ZExt:
2483 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002484 return SelectIntExt(I);
Eric Christopherab695882010-07-21 22:26:11 +00002485 default: break;
2486 }
2487 return false;
2488}
2489
Chad Rosierb29b9502011-11-13 02:23:59 +00002490/// TryToFoldLoad - The specified machine instr operand is a vreg, and that
2491/// vreg is being provided by the specified load instruction. If possible,
2492/// try to fold the load as an operand to the instruction, returning true if
2493/// successful.
2494bool ARMFastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
2495 const LoadInst *LI) {
2496 // Verify we have a legal type before going any further.
2497 MVT VT;
2498 if (!isLoadTypeLegal(LI->getType(), VT))
2499 return false;
2500
2501 // Combine load followed by zero- or sign-extend.
2502 // ldrb r1, [r0] ldrb r1, [r0]
2503 // uxtb r2, r1 =>
2504 // mov r3, r2 mov r3, r1
2505 bool isZExt = true;
2506 switch(MI->getOpcode()) {
2507 default: return false;
2508 case ARM::SXTH:
2509 case ARM::t2SXTH:
2510 isZExt = false;
2511 case ARM::UXTH:
2512 case ARM::t2UXTH:
2513 if (VT != MVT::i16)
2514 return false;
2515 break;
2516 case ARM::SXTB:
2517 case ARM::t2SXTB:
2518 isZExt = false;
2519 case ARM::UXTB:
2520 case ARM::t2UXTB:
2521 if (VT != MVT::i8)
2522 return false;
2523 break;
2524 }
2525 // See if we can handle this address.
2526 Address Addr;
2527 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
2528
2529 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00002530 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00002531 return false;
2532 MI->eraseFromParent();
2533 return true;
2534}
2535
Eric Christopherab695882010-07-21 22:26:11 +00002536namespace llvm {
2537 llvm::FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Evan Chengafff9412011-12-20 18:26:50 +00002538 // Completely untested on non-iOS.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002539 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002540
Eric Christopheraaa8df42010-11-02 01:21:28 +00002541 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002542 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Chengafff9412011-12-20 18:26:50 +00002543 if (Subtarget->isTargetIOS() && !Subtarget->isThumb1Only() &&
Eric Christopheraaa8df42010-11-02 01:21:28 +00002544 !DisableARMFastISel)
Eric Christopherfeadddd2010-10-11 20:05:22 +00002545 return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002546 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002547 }
2548}