blob: fce361ab03f2707624e86bf7e5c3ba2a370d862b [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng94b95502011-07-26 00:24:13 +000021#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000022#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000023#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000025#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000026#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000027#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000028#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Evan Cheng94b95502011-07-26 00:24:13 +000040class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Jim Grosbach1355cf12011-07-26 17:10:22 +000050 int tryParseRegister();
51 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000052 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000053 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000054 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000055 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
56 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
57 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000058 MCSymbolRefExpr::VariantKind Variant);
59
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000060
Jim Grosbach7ce05792011-08-03 23:50:40 +000061 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
62 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000063 bool parseDirectiveWord(unsigned Size, SMLoc L);
64 bool parseDirectiveThumb(SMLoc L);
65 bool parseDirectiveThumbFunc(SMLoc L);
66 bool parseDirectiveCode(SMLoc L);
67 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000068
Jim Grosbach1355cf12011-07-26 17:10:22 +000069 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach5f160572011-07-19 20:10:31 +000070 bool &CarrySetting, unsigned &ProcessorIMod);
Jim Grosbach1355cf12011-07-26 17:10:22 +000071 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000072 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000073
Evan Chengebdeeab2011-07-08 01:53:10 +000074 bool isThumb() const {
75 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000076 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000077 }
Evan Chengebdeeab2011-07-08 01:53:10 +000078 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000079 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000080 }
Jim Grosbach47a0d522011-08-16 20:45:50 +000081 bool isThumbTwo() const {
82 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
83 }
Evan Cheng32869202011-07-08 22:36:29 +000084 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000085 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
86 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000087 }
Evan Chengebdeeab2011-07-08 01:53:10 +000088
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000089 /// @name Auto-generated Match Functions
90 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000091
Chris Lattner0692ee62010-09-06 19:11:01 +000092#define GET_ASSEMBLER_HEADER
93#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000094
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000095 /// }
96
Jim Grosbach43904292011-07-25 20:14:50 +000097 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +000098 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +000099 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000100 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000101 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000102 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000103 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000104 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000105 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000106 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000107 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
108 StringRef Op, int Low, int High);
109 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
110 return parsePKHImm(O, "lsl", 0, 31);
111 }
112 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
113 return parsePKHImm(O, "asr", 1, 32);
114 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000115 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000116 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000117 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000118 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000119 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000120 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000121
122 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000123 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000124 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach548340c2011-08-11 19:22:40 +0000125 bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
126 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000127 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000128 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7b8f46c2011-08-11 21:17:22 +0000129 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
130 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000131 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
132 const SmallVectorImpl<MCParsedAsmOperand*> &);
133 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
134 const SmallVectorImpl<MCParsedAsmOperand*> &);
135 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
136 const SmallVectorImpl<MCParsedAsmOperand*> &);
137 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
138 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000139 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
140 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach14605d12011-08-11 20:28:23 +0000141 bool cvtStrdPre(MCInst &Inst, unsigned Opcode,
142 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000143 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
144 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000145
146 bool validateInstruction(MCInst &Inst,
147 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000148 void processInstruction(MCInst &Inst,
149 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachd54b4e62011-08-16 21:12:37 +0000150 bool shouldOmitCCOutOperand(StringRef Mnemonic,
151 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach189610f2011-07-26 18:25:39 +0000152
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000153public:
Jim Grosbach47a0d522011-08-16 20:45:50 +0000154 enum ARMMatchResultTy {
155 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY
156 };
157
Evan Chengffc0e732011-07-09 05:47:46 +0000158 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000159 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000160 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000161
Evan Chengebdeeab2011-07-08 01:53:10 +0000162 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000163 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000164 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000165
Jim Grosbach1355cf12011-07-26 17:10:22 +0000166 // Implementation of the MCTargetAsmParser interface:
167 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
168 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000169 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000170 bool ParseDirective(AsmToken DirectiveID);
171
Jim Grosbach47a0d522011-08-16 20:45:50 +0000172 unsigned checkTargetMatchPredicate(MCInst &Inst);
173
Jim Grosbach1355cf12011-07-26 17:10:22 +0000174 bool MatchAndEmitInstruction(SMLoc IDLoc,
175 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
176 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000177};
Jim Grosbach16c74252010-10-29 14:46:02 +0000178} // end anonymous namespace
179
Chris Lattner3a697562010-10-28 17:20:03 +0000180namespace {
181
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000182/// ARMOperand - Instances of this class represent a parsed ARM machine
183/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000184class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000185 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000186 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000187 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000188 CoprocNum,
189 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000190 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000191 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000192 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000193 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000194 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000195 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000196 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000197 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000198 DPRRegisterList,
199 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000200 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000201 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000202 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000203 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000204 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000205 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000206 } Kind;
207
Sean Callanan76264762010-04-02 22:27:05 +0000208 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000209 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000210
211 union {
212 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000213 ARMCC::CondCodes Val;
214 } CC;
215
216 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000217 ARM_MB::MemBOpt Val;
218 } MBOpt;
219
220 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000221 unsigned Val;
222 } Cop;
223
224 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000225 ARM_PROC::IFlags Val;
226 } IFlags;
227
228 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000229 unsigned Val;
230 } MMask;
231
232 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000233 const char *Data;
234 unsigned Length;
235 } Tok;
236
237 struct {
238 unsigned RegNum;
239 } Reg;
240
Bill Wendling8155e5b2010-11-06 22:19:43 +0000241 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000242 const MCExpr *Val;
243 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000244
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000245 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000246 struct {
247 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000248 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
249 // was specified.
250 const MCConstantExpr *OffsetImm; // Offset immediate value
251 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
252 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000253 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000254 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000255 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000256
257 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000258 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000259 bool isAdd;
260 ARM_AM::ShiftOpc ShiftTy;
261 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000262 } PostIdxReg;
263
264 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000265 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000266 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000267 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000268 struct {
269 ARM_AM::ShiftOpc ShiftTy;
270 unsigned SrcReg;
271 unsigned ShiftReg;
272 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000273 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000274 struct {
275 ARM_AM::ShiftOpc ShiftTy;
276 unsigned SrcReg;
277 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000278 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000279 struct {
280 unsigned Imm;
281 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000282 struct {
283 unsigned LSB;
284 unsigned Width;
285 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000286 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000287
Bill Wendling146018f2010-11-06 21:42:12 +0000288 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
289public:
Sean Callanan76264762010-04-02 22:27:05 +0000290 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
291 Kind = o.Kind;
292 StartLoc = o.StartLoc;
293 EndLoc = o.EndLoc;
294 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000295 case CondCode:
296 CC = o.CC;
297 break;
Sean Callanan76264762010-04-02 22:27:05 +0000298 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000299 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000300 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000301 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000302 case Register:
303 Reg = o.Reg;
304 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000305 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000306 case DPRRegisterList:
307 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000308 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000309 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000310 case CoprocNum:
311 case CoprocReg:
312 Cop = o.Cop;
313 break;
Sean Callanan76264762010-04-02 22:27:05 +0000314 case Immediate:
315 Imm = o.Imm;
316 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000317 case MemBarrierOpt:
318 MBOpt = o.MBOpt;
319 break;
Sean Callanan76264762010-04-02 22:27:05 +0000320 case Memory:
321 Mem = o.Mem;
322 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000323 case PostIndexRegister:
324 PostIdxReg = o.PostIdxReg;
325 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000326 case MSRMask:
327 MMask = o.MMask;
328 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000329 case ProcIFlags:
330 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000331 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000332 case ShifterImmediate:
333 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000334 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000335 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000336 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000337 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000338 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000339 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000340 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000341 case RotateImmediate:
342 RotImm = o.RotImm;
343 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000344 case BitfieldDescriptor:
345 Bitfield = o.Bitfield;
346 break;
Sean Callanan76264762010-04-02 22:27:05 +0000347 }
348 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000349
Sean Callanan76264762010-04-02 22:27:05 +0000350 /// getStartLoc - Get the location of the first token of this operand.
351 SMLoc getStartLoc() const { return StartLoc; }
352 /// getEndLoc - Get the location of the last token of this operand.
353 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000354
Daniel Dunbar8462b302010-08-11 06:36:53 +0000355 ARMCC::CondCodes getCondCode() const {
356 assert(Kind == CondCode && "Invalid access!");
357 return CC.Val;
358 }
359
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000360 unsigned getCoproc() const {
361 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
362 return Cop.Val;
363 }
364
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000365 StringRef getToken() const {
366 assert(Kind == Token && "Invalid access!");
367 return StringRef(Tok.Data, Tok.Length);
368 }
369
370 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000371 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000372 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000373 }
374
Bill Wendling5fa22a12010-11-09 23:28:44 +0000375 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000376 assert((Kind == RegisterList || Kind == DPRRegisterList ||
377 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000378 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000379 }
380
Kevin Enderbycfe07242009-10-13 22:19:02 +0000381 const MCExpr *getImm() const {
382 assert(Kind == Immediate && "Invalid access!");
383 return Imm.Val;
384 }
385
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000386 ARM_MB::MemBOpt getMemBarrierOpt() const {
387 assert(Kind == MemBarrierOpt && "Invalid access!");
388 return MBOpt.Val;
389 }
390
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000391 ARM_PROC::IFlags getProcIFlags() const {
392 assert(Kind == ProcIFlags && "Invalid access!");
393 return IFlags.Val;
394 }
395
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000396 unsigned getMSRMask() const {
397 assert(Kind == MSRMask && "Invalid access!");
398 return MMask.Val;
399 }
400
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000401 bool isCoprocNum() const { return Kind == CoprocNum; }
402 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000403 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000404 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000405 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000406 bool isImm0_255() const {
407 if (Kind != Immediate)
408 return false;
409 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
410 if (!CE) return false;
411 int64_t Value = CE->getValue();
412 return Value >= 0 && Value < 256;
413 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000414 bool isImm0_7() const {
415 if (Kind != Immediate)
416 return false;
417 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
418 if (!CE) return false;
419 int64_t Value = CE->getValue();
420 return Value >= 0 && Value < 8;
421 }
422 bool isImm0_15() const {
423 if (Kind != Immediate)
424 return false;
425 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
426 if (!CE) return false;
427 int64_t Value = CE->getValue();
428 return Value >= 0 && Value < 16;
429 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000430 bool isImm0_31() const {
431 if (Kind != Immediate)
432 return false;
433 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
434 if (!CE) return false;
435 int64_t Value = CE->getValue();
436 return Value >= 0 && Value < 32;
437 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000438 bool isImm1_16() const {
439 if (Kind != Immediate)
440 return false;
441 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
442 if (!CE) return false;
443 int64_t Value = CE->getValue();
444 return Value > 0 && Value < 17;
445 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000446 bool isImm1_32() const {
447 if (Kind != Immediate)
448 return false;
449 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
450 if (!CE) return false;
451 int64_t Value = CE->getValue();
452 return Value > 0 && Value < 33;
453 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000454 bool isImm0_65535() const {
455 if (Kind != Immediate)
456 return false;
457 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
458 if (!CE) return false;
459 int64_t Value = CE->getValue();
460 return Value >= 0 && Value < 65536;
461 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000462 bool isImm0_65535Expr() const {
463 if (Kind != Immediate)
464 return false;
465 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
466 // If it's not a constant expression, it'll generate a fixup and be
467 // handled later.
468 if (!CE) return true;
469 int64_t Value = CE->getValue();
470 return Value >= 0 && Value < 65536;
471 }
Jim Grosbached838482011-07-26 16:24:27 +0000472 bool isImm24bit() const {
473 if (Kind != Immediate)
474 return false;
475 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
476 if (!CE) return false;
477 int64_t Value = CE->getValue();
478 return Value >= 0 && Value <= 0xffffff;
479 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000480 bool isPKHLSLImm() const {
481 if (Kind != Immediate)
482 return false;
483 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
484 if (!CE) return false;
485 int64_t Value = CE->getValue();
486 return Value >= 0 && Value < 32;
487 }
488 bool isPKHASRImm() const {
489 if (Kind != Immediate)
490 return false;
491 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
492 if (!CE) return false;
493 int64_t Value = CE->getValue();
494 return Value > 0 && Value <= 32;
495 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000496 bool isARMSOImm() const {
497 if (Kind != Immediate)
498 return false;
499 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
500 if (!CE) return false;
501 int64_t Value = CE->getValue();
502 return ARM_AM::getSOImmVal(Value) != -1;
503 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000504 bool isT2SOImm() const {
505 if (Kind != Immediate)
506 return false;
507 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
508 if (!CE) return false;
509 int64_t Value = CE->getValue();
510 return ARM_AM::getT2SOImmVal(Value) != -1;
511 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000512 bool isSetEndImm() const {
513 if (Kind != Immediate)
514 return false;
515 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
516 if (!CE) return false;
517 int64_t Value = CE->getValue();
518 return Value == 1 || Value == 0;
519 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000520 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000521 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000522 bool isDPRRegList() const { return Kind == DPRRegisterList; }
523 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000524 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000525 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000526 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000527 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000528 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
529 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000530 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000531 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000532 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
533 bool isPostIdxReg() const {
534 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
535 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000536 bool isMemNoOffset() const {
537 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000538 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000539 // No offset of any kind.
540 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000541 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000542 bool isAddrMode2() const {
543 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000544 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000545 // Check for register offset.
546 if (Mem.OffsetRegNum) return true;
547 // Immediate offset in range [-4095, 4095].
548 if (!Mem.OffsetImm) return true;
549 int64_t Val = Mem.OffsetImm->getValue();
550 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000551 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000552 bool isAM2OffsetImm() const {
553 if (Kind != Immediate)
554 return false;
555 // Immediate offset in range [-4095, 4095].
556 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
557 if (!CE) return false;
558 int64_t Val = CE->getValue();
559 return Val > -4096 && Val < 4096;
560 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000561 bool isAddrMode3() const {
562 if (Kind != Memory)
563 return false;
564 // No shifts are legal for AM3.
565 if (Mem.ShiftType != ARM_AM::no_shift) return false;
566 // Check for register offset.
567 if (Mem.OffsetRegNum) return true;
568 // Immediate offset in range [-255, 255].
569 if (!Mem.OffsetImm) return true;
570 int64_t Val = Mem.OffsetImm->getValue();
571 return Val > -256 && Val < 256;
572 }
573 bool isAM3Offset() const {
574 if (Kind != Immediate && Kind != PostIndexRegister)
575 return false;
576 if (Kind == PostIndexRegister)
577 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
578 // Immediate offset in range [-255, 255].
579 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
580 if (!CE) return false;
581 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000582 // Special case, #-0 is INT32_MIN.
583 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000584 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000585 bool isAddrMode5() const {
586 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000587 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000588 // Check for register offset.
589 if (Mem.OffsetRegNum) return false;
590 // Immediate offset in range [-1020, 1020] and a multiple of 4.
591 if (!Mem.OffsetImm) return true;
592 int64_t Val = Mem.OffsetImm->getValue();
593 return Val >= -1020 && Val <= 1020 && ((Val & 3) == 0);
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000594 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000595 bool isMemRegOffset() const {
596 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000597 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000598 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000599 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000600 bool isMemThumbRR() const {
601 // Thumb reg+reg addressing is simple. Just two registers, a base and
602 // an offset. No shifts, negations or any other complicating factors.
603 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
604 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000605 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000606 return true;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000607 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000608 bool isMemImm8Offset() const {
609 if (Kind != Memory || Mem.OffsetRegNum != 0)
610 return false;
611 // Immediate offset in range [-255, 255].
612 if (!Mem.OffsetImm) return true;
613 int64_t Val = Mem.OffsetImm->getValue();
614 return Val > -256 && Val < 256;
615 }
616 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000617 // If we have an immediate that's not a constant, treat it as a label
618 // reference needing a fixup. If it is a constant, it's something else
619 // and we reject it.
620 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
621 return true;
622
Jim Grosbach7ce05792011-08-03 23:50:40 +0000623 if (Kind != Memory || Mem.OffsetRegNum != 0)
624 return false;
625 // Immediate offset in range [-4095, 4095].
626 if (!Mem.OffsetImm) return true;
627 int64_t Val = Mem.OffsetImm->getValue();
628 return Val > -4096 && Val < 4096;
629 }
630 bool isPostIdxImm8() const {
631 if (Kind != Immediate)
632 return false;
633 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
634 if (!CE) return false;
635 int64_t Val = CE->getValue();
636 return Val > -256 && Val < 256;
637 }
638
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000639 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000640 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000641
642 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000643 // Add as immediates when possible. Null MCExpr = 0.
644 if (Expr == 0)
645 Inst.addOperand(MCOperand::CreateImm(0));
646 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000647 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
648 else
649 Inst.addOperand(MCOperand::CreateExpr(Expr));
650 }
651
Daniel Dunbar8462b302010-08-11 06:36:53 +0000652 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000653 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000654 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000655 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
656 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000657 }
658
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000659 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
660 assert(N == 1 && "Invalid number of operands!");
661 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
662 }
663
664 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
665 assert(N == 1 && "Invalid number of operands!");
666 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
667 }
668
Jim Grosbachd67641b2010-12-06 18:21:12 +0000669 void addCCOutOperands(MCInst &Inst, unsigned N) const {
670 assert(N == 1 && "Invalid number of operands!");
671 Inst.addOperand(MCOperand::CreateReg(getReg()));
672 }
673
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000674 void addRegOperands(MCInst &Inst, unsigned N) const {
675 assert(N == 1 && "Invalid number of operands!");
676 Inst.addOperand(MCOperand::CreateReg(getReg()));
677 }
678
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000679 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000680 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000681 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
682 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
683 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000684 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000685 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000686 }
687
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000688 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000689 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000690 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
691 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000692 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000693 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000694 }
695
696
Jim Grosbach580f4a92011-07-25 22:20:28 +0000697 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000698 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000699 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
700 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000701 }
702
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000703 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000704 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000705 const SmallVectorImpl<unsigned> &RegList = getRegList();
706 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000707 I = RegList.begin(), E = RegList.end(); I != E; ++I)
708 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000709 }
710
Bill Wendling0f630752010-11-17 04:32:08 +0000711 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
712 addRegListOperands(Inst, N);
713 }
714
715 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
716 addRegListOperands(Inst, N);
717 }
718
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000719 void addRotImmOperands(MCInst &Inst, unsigned N) const {
720 assert(N == 1 && "Invalid number of operands!");
721 // Encoded as val>>3. The printer handles display as 8, 16, 24.
722 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
723 }
724
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000725 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
726 assert(N == 1 && "Invalid number of operands!");
727 // Munge the lsb/width into a bitfield mask.
728 unsigned lsb = Bitfield.LSB;
729 unsigned width = Bitfield.Width;
730 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
731 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
732 (32 - (lsb + width)));
733 Inst.addOperand(MCOperand::CreateImm(Mask));
734 }
735
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000736 void addImmOperands(MCInst &Inst, unsigned N) const {
737 assert(N == 1 && "Invalid number of operands!");
738 addExpr(Inst, getImm());
739 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000740
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000741 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
742 assert(N == 1 && "Invalid number of operands!");
743 addExpr(Inst, getImm());
744 }
745
Jim Grosbach83ab0702011-07-13 22:01:08 +0000746 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
747 assert(N == 1 && "Invalid number of operands!");
748 addExpr(Inst, getImm());
749 }
750
751 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
752 assert(N == 1 && "Invalid number of operands!");
753 addExpr(Inst, getImm());
754 }
755
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000756 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
757 assert(N == 1 && "Invalid number of operands!");
758 addExpr(Inst, getImm());
759 }
760
Jim Grosbachf4943352011-07-25 23:09:14 +0000761 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
762 assert(N == 1 && "Invalid number of operands!");
763 // The constant encodes as the immediate-1, and we store in the instruction
764 // the bits as encoded, so subtract off one here.
765 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
766 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
767 }
768
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000769 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
770 assert(N == 1 && "Invalid number of operands!");
771 // The constant encodes as the immediate-1, and we store in the instruction
772 // the bits as encoded, so subtract off one here.
773 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
774 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
775 }
776
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000777 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
778 assert(N == 1 && "Invalid number of operands!");
779 addExpr(Inst, getImm());
780 }
781
Jim Grosbachffa32252011-07-19 19:13:28 +0000782 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
783 assert(N == 1 && "Invalid number of operands!");
784 addExpr(Inst, getImm());
785 }
786
Jim Grosbached838482011-07-26 16:24:27 +0000787 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
788 assert(N == 1 && "Invalid number of operands!");
789 addExpr(Inst, getImm());
790 }
791
Jim Grosbachf6c05252011-07-21 17:23:04 +0000792 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
793 assert(N == 1 && "Invalid number of operands!");
794 addExpr(Inst, getImm());
795 }
796
797 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
798 assert(N == 1 && "Invalid number of operands!");
799 // An ASR value of 32 encodes as 0, so that's how we want to add it to
800 // the instruction as well.
801 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
802 int Val = CE->getValue();
803 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
804 }
805
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000806 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
807 assert(N == 1 && "Invalid number of operands!");
808 addExpr(Inst, getImm());
809 }
810
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000811 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
812 assert(N == 1 && "Invalid number of operands!");
813 addExpr(Inst, getImm());
814 }
815
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000816 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
817 assert(N == 1 && "Invalid number of operands!");
818 addExpr(Inst, getImm());
819 }
820
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000821 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
822 assert(N == 1 && "Invalid number of operands!");
823 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
824 }
825
Jim Grosbach7ce05792011-08-03 23:50:40 +0000826 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
827 assert(N == 1 && "Invalid number of operands!");
828 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000829 }
830
Jim Grosbach7ce05792011-08-03 23:50:40 +0000831 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
832 assert(N == 3 && "Invalid number of operands!");
833 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
834 if (!Mem.OffsetRegNum) {
835 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
836 // Special case for #-0
837 if (Val == INT32_MIN) Val = 0;
838 if (Val < 0) Val = -Val;
839 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
840 } else {
841 // For register offset, we encode the shift type and negation flag
842 // here.
843 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbachdd32ba32011-08-11 22:05:09 +0000844 Mem.ShiftImm, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000845 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000846 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
847 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
848 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000849 }
850
Jim Grosbach039c2e12011-08-04 23:01:30 +0000851 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
852 assert(N == 2 && "Invalid number of operands!");
853 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
854 assert(CE && "non-constant AM2OffsetImm operand!");
855 int32_t Val = CE->getValue();
856 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
857 // Special case for #-0
858 if (Val == INT32_MIN) Val = 0;
859 if (Val < 0) Val = -Val;
860 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
861 Inst.addOperand(MCOperand::CreateReg(0));
862 Inst.addOperand(MCOperand::CreateImm(Val));
863 }
864
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000865 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
866 assert(N == 3 && "Invalid number of operands!");
867 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
868 if (!Mem.OffsetRegNum) {
869 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
870 // Special case for #-0
871 if (Val == INT32_MIN) Val = 0;
872 if (Val < 0) Val = -Val;
873 Val = ARM_AM::getAM3Opc(AddSub, Val);
874 } else {
875 // For register offset, we encode the shift type and negation flag
876 // here.
877 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
878 }
879 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
880 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
881 Inst.addOperand(MCOperand::CreateImm(Val));
882 }
883
884 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
885 assert(N == 2 && "Invalid number of operands!");
886 if (Kind == PostIndexRegister) {
887 int32_t Val =
888 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
889 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
890 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +0000891 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000892 }
893
894 // Constant offset.
895 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
896 int32_t Val = CE->getValue();
897 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
898 // Special case for #-0
899 if (Val == INT32_MIN) Val = 0;
900 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +0000901 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000902 Inst.addOperand(MCOperand::CreateReg(0));
903 Inst.addOperand(MCOperand::CreateImm(Val));
904 }
905
Jim Grosbach7ce05792011-08-03 23:50:40 +0000906 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
907 assert(N == 2 && "Invalid number of operands!");
908 // The lower two bits are always zero and as such are not encoded.
909 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
910 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
911 // Special case for #-0
912 if (Val == INT32_MIN) Val = 0;
913 if (Val < 0) Val = -Val;
914 Val = ARM_AM::getAM5Opc(AddSub, Val);
915 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
916 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000917 }
918
Jim Grosbach7ce05792011-08-03 23:50:40 +0000919 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
920 assert(N == 2 && "Invalid number of operands!");
921 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
922 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
923 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +0000924 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000925
Jim Grosbach7ce05792011-08-03 23:50:40 +0000926 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
927 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +0000928 // If this is an immediate, it's a label reference.
929 if (Kind == Immediate) {
930 addExpr(Inst, getImm());
931 Inst.addOperand(MCOperand::CreateImm(0));
932 return;
933 }
934
935 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000936 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
937 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
938 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000939 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000940
Jim Grosbach7ce05792011-08-03 23:50:40 +0000941 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
942 assert(N == 3 && "Invalid number of operands!");
943 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000944 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000945 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
946 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
947 Inst.addOperand(MCOperand::CreateImm(Val));
948 }
949
950 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
951 assert(N == 2 && "Invalid number of operands!");
952 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
953 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
954 }
955
956 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
957 assert(N == 1 && "Invalid number of operands!");
958 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
959 assert(CE && "non-constant post-idx-imm8 operand!");
960 int Imm = CE->getValue();
961 bool isAdd = Imm >= 0;
962 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
963 Inst.addOperand(MCOperand::CreateImm(Imm));
964 }
965
966 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
967 assert(N == 2 && "Invalid number of operands!");
968 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000969 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
970 }
971
972 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
973 assert(N == 2 && "Invalid number of operands!");
974 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
975 // The sign, shift type, and shift amount are encoded in a single operand
976 // using the AM2 encoding helpers.
977 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
978 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
979 PostIdxReg.ShiftTy);
980 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000981 }
982
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000983 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
984 assert(N == 1 && "Invalid number of operands!");
985 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
986 }
987
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000988 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
989 assert(N == 1 && "Invalid number of operands!");
990 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
991 }
992
Jim Grosbachb7f689b2011-07-13 15:34:57 +0000993 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +0000994
Chris Lattner3a697562010-10-28 17:20:03 +0000995 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
996 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000997 Op->CC.Val = CC;
998 Op->StartLoc = S;
999 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001000 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001001 }
1002
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001003 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
1004 ARMOperand *Op = new ARMOperand(CoprocNum);
1005 Op->Cop.Val = CopVal;
1006 Op->StartLoc = S;
1007 Op->EndLoc = S;
1008 return Op;
1009 }
1010
1011 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
1012 ARMOperand *Op = new ARMOperand(CoprocReg);
1013 Op->Cop.Val = CopVal;
1014 Op->StartLoc = S;
1015 Op->EndLoc = S;
1016 return Op;
1017 }
1018
Jim Grosbachd67641b2010-12-06 18:21:12 +00001019 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
1020 ARMOperand *Op = new ARMOperand(CCOut);
1021 Op->Reg.RegNum = RegNum;
1022 Op->StartLoc = S;
1023 Op->EndLoc = S;
1024 return Op;
1025 }
1026
Chris Lattner3a697562010-10-28 17:20:03 +00001027 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1028 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001029 Op->Tok.Data = Str.data();
1030 Op->Tok.Length = Str.size();
1031 Op->StartLoc = S;
1032 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001033 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001034 }
1035
Bill Wendling50d0f582010-11-18 23:43:05 +00001036 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001037 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001038 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001039 Op->StartLoc = S;
1040 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001041 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001042 }
1043
Jim Grosbache8606dc2011-07-13 17:50:29 +00001044 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1045 unsigned SrcReg,
1046 unsigned ShiftReg,
1047 unsigned ShiftImm,
1048 SMLoc S, SMLoc E) {
1049 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001050 Op->RegShiftedReg.ShiftTy = ShTy;
1051 Op->RegShiftedReg.SrcReg = SrcReg;
1052 Op->RegShiftedReg.ShiftReg = ShiftReg;
1053 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001054 Op->StartLoc = S;
1055 Op->EndLoc = E;
1056 return Op;
1057 }
1058
Owen Anderson92a20222011-07-21 18:54:16 +00001059 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1060 unsigned SrcReg,
1061 unsigned ShiftImm,
1062 SMLoc S, SMLoc E) {
1063 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001064 Op->RegShiftedImm.ShiftTy = ShTy;
1065 Op->RegShiftedImm.SrcReg = SrcReg;
1066 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001067 Op->StartLoc = S;
1068 Op->EndLoc = E;
1069 return Op;
1070 }
1071
Jim Grosbach580f4a92011-07-25 22:20:28 +00001072 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001073 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001074 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1075 Op->ShifterImm.isASR = isASR;
1076 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001077 Op->StartLoc = S;
1078 Op->EndLoc = E;
1079 return Op;
1080 }
1081
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001082 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1083 ARMOperand *Op = new ARMOperand(RotateImmediate);
1084 Op->RotImm.Imm = Imm;
1085 Op->StartLoc = S;
1086 Op->EndLoc = E;
1087 return Op;
1088 }
1089
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001090 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1091 SMLoc S, SMLoc E) {
1092 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1093 Op->Bitfield.LSB = LSB;
1094 Op->Bitfield.Width = Width;
1095 Op->StartLoc = S;
1096 Op->EndLoc = E;
1097 return Op;
1098 }
1099
Bill Wendling7729e062010-11-09 22:44:22 +00001100 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001101 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001102 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001103 KindTy Kind = RegisterList;
1104
Evan Cheng275944a2011-07-25 21:32:49 +00001105 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1106 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001107 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001108 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1109 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001110 Kind = SPRRegisterList;
1111
1112 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001113 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001114 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001115 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001116 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001117 Op->StartLoc = StartLoc;
1118 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001119 return Op;
1120 }
1121
Chris Lattner3a697562010-10-28 17:20:03 +00001122 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1123 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001124 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001125 Op->StartLoc = S;
1126 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001127 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001128 }
1129
Jim Grosbach7ce05792011-08-03 23:50:40 +00001130 static ARMOperand *CreateMem(unsigned BaseRegNum,
1131 const MCConstantExpr *OffsetImm,
1132 unsigned OffsetRegNum,
1133 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001134 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001135 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001136 SMLoc S, SMLoc E) {
1137 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001138 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001139 Op->Mem.OffsetImm = OffsetImm;
1140 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001141 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001142 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001143 Op->Mem.isNegative = isNegative;
1144 Op->StartLoc = S;
1145 Op->EndLoc = E;
1146 return Op;
1147 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001148
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001149 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1150 ARM_AM::ShiftOpc ShiftTy,
1151 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001152 SMLoc S, SMLoc E) {
1153 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1154 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001155 Op->PostIdxReg.isAdd = isAdd;
1156 Op->PostIdxReg.ShiftTy = ShiftTy;
1157 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001158 Op->StartLoc = S;
1159 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001160 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001161 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001162
1163 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1164 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1165 Op->MBOpt.Val = Opt;
1166 Op->StartLoc = S;
1167 Op->EndLoc = S;
1168 return Op;
1169 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001170
1171 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1172 ARMOperand *Op = new ARMOperand(ProcIFlags);
1173 Op->IFlags.Val = IFlags;
1174 Op->StartLoc = S;
1175 Op->EndLoc = S;
1176 return Op;
1177 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001178
1179 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1180 ARMOperand *Op = new ARMOperand(MSRMask);
1181 Op->MMask.Val = MMask;
1182 Op->StartLoc = S;
1183 Op->EndLoc = S;
1184 return Op;
1185 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001186};
1187
1188} // end anonymous namespace.
1189
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001190void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001191 switch (Kind) {
1192 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001193 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001194 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001195 case CCOut:
1196 OS << "<ccout " << getReg() << ">";
1197 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001198 case CoprocNum:
1199 OS << "<coprocessor number: " << getCoproc() << ">";
1200 break;
1201 case CoprocReg:
1202 OS << "<coprocessor register: " << getCoproc() << ">";
1203 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001204 case MSRMask:
1205 OS << "<mask: " << getMSRMask() << ">";
1206 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001207 case Immediate:
1208 getImm()->print(OS);
1209 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001210 case MemBarrierOpt:
1211 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1212 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001213 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001214 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001215 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001216 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001217 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001218 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001219 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1220 << PostIdxReg.RegNum;
1221 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1222 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1223 << PostIdxReg.ShiftImm;
1224 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001225 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001226 case ProcIFlags: {
1227 OS << "<ARM_PROC::";
1228 unsigned IFlags = getProcIFlags();
1229 for (int i=2; i >= 0; --i)
1230 if (IFlags & (1 << i))
1231 OS << ARM_PROC::IFlagsToString(1 << i);
1232 OS << ">";
1233 break;
1234 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001235 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001236 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001237 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001238 case ShifterImmediate:
1239 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1240 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001241 break;
1242 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001243 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001244 << RegShiftedReg.SrcReg
1245 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1246 << ", " << RegShiftedReg.ShiftReg << ", "
1247 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001248 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001249 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001250 case ShiftedImmediate:
1251 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001252 << RegShiftedImm.SrcReg
1253 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1254 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001255 << ">";
1256 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001257 case RotateImmediate:
1258 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1259 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001260 case BitfieldDescriptor:
1261 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1262 << ", width: " << Bitfield.Width << ">";
1263 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001264 case RegisterList:
1265 case DPRRegisterList:
1266 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001267 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001268
Bill Wendling5fa22a12010-11-09 23:28:44 +00001269 const SmallVectorImpl<unsigned> &RegList = getRegList();
1270 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001271 I = RegList.begin(), E = RegList.end(); I != E; ) {
1272 OS << *I;
1273 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001274 }
1275
1276 OS << ">";
1277 break;
1278 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001279 case Token:
1280 OS << "'" << getToken() << "'";
1281 break;
1282 }
1283}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001284
1285/// @name Auto-generated Match Functions
1286/// {
1287
1288static unsigned MatchRegisterName(StringRef Name);
1289
1290/// }
1291
Bob Wilson69df7232011-02-03 21:46:10 +00001292bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1293 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001294 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001295
1296 return (RegNo == (unsigned)-1);
1297}
1298
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001299/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001300/// and if it is a register name the token is eaten and the register number is
1301/// returned. Otherwise return -1.
1302///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001303int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001304 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001305 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001306
Chris Lattnere5658fa2010-10-30 04:09:10 +00001307 // FIXME: Validate register for the current architecture; we have to do
1308 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001309 std::string upperCase = Tok.getString().str();
1310 std::string lowerCase = LowercaseString(upperCase);
1311 unsigned RegNum = MatchRegisterName(lowerCase);
1312 if (!RegNum) {
1313 RegNum = StringSwitch<unsigned>(lowerCase)
1314 .Case("r13", ARM::SP)
1315 .Case("r14", ARM::LR)
1316 .Case("r15", ARM::PC)
1317 .Case("ip", ARM::R12)
1318 .Default(0);
1319 }
1320 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001321
Chris Lattnere5658fa2010-10-30 04:09:10 +00001322 Parser.Lex(); // Eat identifier token.
1323 return RegNum;
1324}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001325
Jim Grosbach19906722011-07-13 18:49:30 +00001326// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1327// If a recoverable error occurs, return 1. If an irrecoverable error
1328// occurs, return -1. An irrecoverable error is one where tokens have been
1329// consumed in the process of trying to parse the shifter (i.e., when it is
1330// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001331int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001332 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1333 SMLoc S = Parser.getTok().getLoc();
1334 const AsmToken &Tok = Parser.getTok();
1335 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1336
1337 std::string upperCase = Tok.getString().str();
1338 std::string lowerCase = LowercaseString(upperCase);
1339 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1340 .Case("lsl", ARM_AM::lsl)
1341 .Case("lsr", ARM_AM::lsr)
1342 .Case("asr", ARM_AM::asr)
1343 .Case("ror", ARM_AM::ror)
1344 .Case("rrx", ARM_AM::rrx)
1345 .Default(ARM_AM::no_shift);
1346
1347 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001348 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001349
Jim Grosbache8606dc2011-07-13 17:50:29 +00001350 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001351
Jim Grosbache8606dc2011-07-13 17:50:29 +00001352 // The source register for the shift has already been added to the
1353 // operand list, so we need to pop it off and combine it into the shifted
1354 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001355 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001356 if (!PrevOp->isReg())
1357 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1358 int SrcReg = PrevOp->getReg();
1359 int64_t Imm = 0;
1360 int ShiftReg = 0;
1361 if (ShiftTy == ARM_AM::rrx) {
1362 // RRX Doesn't have an explicit shift amount. The encoder expects
1363 // the shift register to be the same as the source register. Seems odd,
1364 // but OK.
1365 ShiftReg = SrcReg;
1366 } else {
1367 // Figure out if this is shifted by a constant or a register (for non-RRX).
1368 if (Parser.getTok().is(AsmToken::Hash)) {
1369 Parser.Lex(); // Eat hash.
1370 SMLoc ImmLoc = Parser.getTok().getLoc();
1371 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001372 if (getParser().ParseExpression(ShiftExpr)) {
1373 Error(ImmLoc, "invalid immediate shift value");
1374 return -1;
1375 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001376 // The expression must be evaluatable as an immediate.
1377 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001378 if (!CE) {
1379 Error(ImmLoc, "invalid immediate shift value");
1380 return -1;
1381 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001382 // Range check the immediate.
1383 // lsl, ror: 0 <= imm <= 31
1384 // lsr, asr: 0 <= imm <= 32
1385 Imm = CE->getValue();
1386 if (Imm < 0 ||
1387 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1388 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001389 Error(ImmLoc, "immediate shift value out of range");
1390 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001391 }
1392 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001393 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001394 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001395 if (ShiftReg == -1) {
1396 Error (L, "expected immediate or register in shift operand");
1397 return -1;
1398 }
1399 } else {
1400 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001401 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001402 return -1;
1403 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001404 }
1405
Owen Anderson92a20222011-07-21 18:54:16 +00001406 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1407 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001408 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001409 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001410 else
1411 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1412 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001413
Jim Grosbach19906722011-07-13 18:49:30 +00001414 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001415}
1416
1417
Bill Wendling50d0f582010-11-18 23:43:05 +00001418/// Try to parse a register name. The token must be an Identifier when called.
1419/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1420/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001421///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001422/// TODO this is likely to change to allow different register types and or to
1423/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001424bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001425tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001426 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001427 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001428 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001429 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001430
Bill Wendling50d0f582010-11-18 23:43:05 +00001431 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001432
Chris Lattnere5658fa2010-10-30 04:09:10 +00001433 const AsmToken &ExclaimTok = Parser.getTok();
1434 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001435 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1436 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001437 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001438 }
1439
Bill Wendling50d0f582010-11-18 23:43:05 +00001440 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001441}
1442
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001443/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1444/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1445/// "c5", ...
1446static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001447 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1448 // but efficient.
1449 switch (Name.size()) {
1450 default: break;
1451 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001452 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001453 return -1;
1454 switch (Name[1]) {
1455 default: return -1;
1456 case '0': return 0;
1457 case '1': return 1;
1458 case '2': return 2;
1459 case '3': return 3;
1460 case '4': return 4;
1461 case '5': return 5;
1462 case '6': return 6;
1463 case '7': return 7;
1464 case '8': return 8;
1465 case '9': return 9;
1466 }
1467 break;
1468 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001469 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001470 return -1;
1471 switch (Name[2]) {
1472 default: return -1;
1473 case '0': return 10;
1474 case '1': return 11;
1475 case '2': return 12;
1476 case '3': return 13;
1477 case '4': return 14;
1478 case '5': return 15;
1479 }
1480 break;
1481 }
1482
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001483 return -1;
1484}
1485
Jim Grosbach43904292011-07-25 20:14:50 +00001486/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001487/// token must be an Identifier when called, and if it is a coprocessor
1488/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001489ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001490parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001491 SMLoc S = Parser.getTok().getLoc();
1492 const AsmToken &Tok = Parser.getTok();
1493 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1494
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001495 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001496 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001497 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001498
1499 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001500 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001501 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001502}
1503
Jim Grosbach43904292011-07-25 20:14:50 +00001504/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001505/// token must be an Identifier when called, and if it is a coprocessor
1506/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001507ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001508parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001509 SMLoc S = Parser.getTok().getLoc();
1510 const AsmToken &Tok = Parser.getTok();
1511 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1512
1513 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1514 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001515 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001516
1517 Parser.Lex(); // Eat identifier token.
1518 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001519 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001520}
1521
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001522/// Parse a register list, return it if successful else return null. The first
1523/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001524bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001525parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001526 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001527 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001528 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001529
Bill Wendling7729e062010-11-09 22:44:22 +00001530 // Read the rest of the registers in the list.
1531 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001532 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001533
Bill Wendling7729e062010-11-09 22:44:22 +00001534 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001535 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001536 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001537
Sean Callanan18b83232010-01-19 21:44:56 +00001538 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001539 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001540 if (RegTok.isNot(AsmToken::Identifier)) {
1541 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001542 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001543 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001544
Jim Grosbach1355cf12011-07-26 17:10:22 +00001545 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001546 if (RegNum == -1) {
1547 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001548 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001549 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001550
Bill Wendlinge7176102010-11-06 22:36:58 +00001551 if (IsRange) {
1552 int Reg = PrevRegNum;
1553 do {
1554 ++Reg;
1555 Registers.push_back(std::make_pair(Reg, RegLoc));
1556 } while (Reg != RegNum);
1557 } else {
1558 Registers.push_back(std::make_pair(RegNum, RegLoc));
1559 }
1560
1561 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001562 } while (Parser.getTok().is(AsmToken::Comma) ||
1563 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001564
1565 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001566 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001567 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1568 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001569 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001570 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001571
Bill Wendlinge7176102010-11-06 22:36:58 +00001572 SMLoc E = RCurlyTok.getLoc();
1573 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001574
Bill Wendlinge7176102010-11-06 22:36:58 +00001575 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001576 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001577 RI = Registers.begin(), RE = Registers.end();
1578
Bill Wendling7caebff2011-01-12 21:20:59 +00001579 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001580 bool EmittedWarning = false;
1581
Bill Wendling7caebff2011-01-12 21:20:59 +00001582 DenseMap<unsigned, bool> RegMap;
1583 RegMap[HighRegNum] = true;
1584
Bill Wendlinge7176102010-11-06 22:36:58 +00001585 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001586 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001587 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001588
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001589 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001590 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001591 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001592 }
1593
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001594 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001595 Warning(RegInfo.second,
1596 "register not in ascending order in register list");
1597
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001598 RegMap[Reg] = true;
1599 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001600 }
1601
Bill Wendling50d0f582010-11-18 23:43:05 +00001602 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1603 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001604}
1605
Jim Grosbach43904292011-07-25 20:14:50 +00001606/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001607ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001608parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001609 SMLoc S = Parser.getTok().getLoc();
1610 const AsmToken &Tok = Parser.getTok();
1611 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1612 StringRef OptStr = Tok.getString();
1613
1614 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1615 .Case("sy", ARM_MB::SY)
1616 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001617 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001618 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001619 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001620 .Case("ishst", ARM_MB::ISHST)
1621 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001622 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001623 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001624 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001625 .Case("osh", ARM_MB::OSH)
1626 .Case("oshst", ARM_MB::OSHST)
1627 .Default(~0U);
1628
1629 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001630 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001631
1632 Parser.Lex(); // Eat identifier token.
1633 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001634 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001635}
1636
Jim Grosbach43904292011-07-25 20:14:50 +00001637/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001638ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001639parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001640 SMLoc S = Parser.getTok().getLoc();
1641 const AsmToken &Tok = Parser.getTok();
1642 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1643 StringRef IFlagsStr = Tok.getString();
1644
1645 unsigned IFlags = 0;
1646 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1647 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1648 .Case("a", ARM_PROC::A)
1649 .Case("i", ARM_PROC::I)
1650 .Case("f", ARM_PROC::F)
1651 .Default(~0U);
1652
1653 // If some specific iflag is already set, it means that some letter is
1654 // present more than once, this is not acceptable.
1655 if (Flag == ~0U || (IFlags & Flag))
1656 return MatchOperand_NoMatch;
1657
1658 IFlags |= Flag;
1659 }
1660
1661 Parser.Lex(); // Eat identifier token.
1662 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1663 return MatchOperand_Success;
1664}
1665
Jim Grosbach43904292011-07-25 20:14:50 +00001666/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001667ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001668parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001669 SMLoc S = Parser.getTok().getLoc();
1670 const AsmToken &Tok = Parser.getTok();
1671 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1672 StringRef Mask = Tok.getString();
1673
1674 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1675 size_t Start = 0, Next = Mask.find('_');
1676 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001677 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001678 if (Next != StringRef::npos)
1679 Flags = Mask.slice(Next+1, Mask.size());
1680
1681 // FlagsVal contains the complete mask:
1682 // 3-0: Mask
1683 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1684 unsigned FlagsVal = 0;
1685
1686 if (SpecReg == "apsr") {
1687 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001688 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001689 .Case("g", 0x4) // same as CPSR_s
1690 .Case("nzcvqg", 0xc) // same as CPSR_fs
1691 .Default(~0U);
1692
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001693 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001694 if (!Flags.empty())
1695 return MatchOperand_NoMatch;
1696 else
1697 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001698 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001699 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001700 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1701 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001702 for (int i = 0, e = Flags.size(); i != e; ++i) {
1703 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1704 .Case("c", 1)
1705 .Case("x", 2)
1706 .Case("s", 4)
1707 .Case("f", 8)
1708 .Default(~0U);
1709
1710 // If some specific flag is already set, it means that some letter is
1711 // present more than once, this is not acceptable.
1712 if (FlagsVal == ~0U || (FlagsVal & Flag))
1713 return MatchOperand_NoMatch;
1714 FlagsVal |= Flag;
1715 }
1716 } else // No match for special register.
1717 return MatchOperand_NoMatch;
1718
1719 // Special register without flags are equivalent to "fc" flags.
1720 if (!FlagsVal)
1721 FlagsVal = 0x9;
1722
1723 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1724 if (SpecReg == "spsr")
1725 FlagsVal |= 16;
1726
1727 Parser.Lex(); // Eat identifier token.
1728 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1729 return MatchOperand_Success;
1730}
1731
Jim Grosbachf6c05252011-07-21 17:23:04 +00001732ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1733parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1734 int Low, int High) {
1735 const AsmToken &Tok = Parser.getTok();
1736 if (Tok.isNot(AsmToken::Identifier)) {
1737 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1738 return MatchOperand_ParseFail;
1739 }
1740 StringRef ShiftName = Tok.getString();
1741 std::string LowerOp = LowercaseString(Op);
1742 std::string UpperOp = UppercaseString(Op);
1743 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1744 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1745 return MatchOperand_ParseFail;
1746 }
1747 Parser.Lex(); // Eat shift type token.
1748
1749 // There must be a '#' and a shift amount.
1750 if (Parser.getTok().isNot(AsmToken::Hash)) {
1751 Error(Parser.getTok().getLoc(), "'#' expected");
1752 return MatchOperand_ParseFail;
1753 }
1754 Parser.Lex(); // Eat hash token.
1755
1756 const MCExpr *ShiftAmount;
1757 SMLoc Loc = Parser.getTok().getLoc();
1758 if (getParser().ParseExpression(ShiftAmount)) {
1759 Error(Loc, "illegal expression");
1760 return MatchOperand_ParseFail;
1761 }
1762 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1763 if (!CE) {
1764 Error(Loc, "constant expression expected");
1765 return MatchOperand_ParseFail;
1766 }
1767 int Val = CE->getValue();
1768 if (Val < Low || Val > High) {
1769 Error(Loc, "immediate value out of range");
1770 return MatchOperand_ParseFail;
1771 }
1772
1773 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1774
1775 return MatchOperand_Success;
1776}
1777
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001778ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1779parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1780 const AsmToken &Tok = Parser.getTok();
1781 SMLoc S = Tok.getLoc();
1782 if (Tok.isNot(AsmToken::Identifier)) {
1783 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1784 return MatchOperand_ParseFail;
1785 }
1786 int Val = StringSwitch<int>(Tok.getString())
1787 .Case("be", 1)
1788 .Case("le", 0)
1789 .Default(-1);
1790 Parser.Lex(); // Eat the token.
1791
1792 if (Val == -1) {
1793 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1794 return MatchOperand_ParseFail;
1795 }
1796 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1797 getContext()),
1798 S, Parser.getTok().getLoc()));
1799 return MatchOperand_Success;
1800}
1801
Jim Grosbach580f4a92011-07-25 22:20:28 +00001802/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1803/// instructions. Legal values are:
1804/// lsl #n 'n' in [0,31]
1805/// asr #n 'n' in [1,32]
1806/// n == 32 encoded as n == 0.
1807ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1808parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1809 const AsmToken &Tok = Parser.getTok();
1810 SMLoc S = Tok.getLoc();
1811 if (Tok.isNot(AsmToken::Identifier)) {
1812 Error(S, "shift operator 'asr' or 'lsl' expected");
1813 return MatchOperand_ParseFail;
1814 }
1815 StringRef ShiftName = Tok.getString();
1816 bool isASR;
1817 if (ShiftName == "lsl" || ShiftName == "LSL")
1818 isASR = false;
1819 else if (ShiftName == "asr" || ShiftName == "ASR")
1820 isASR = true;
1821 else {
1822 Error(S, "shift operator 'asr' or 'lsl' expected");
1823 return MatchOperand_ParseFail;
1824 }
1825 Parser.Lex(); // Eat the operator.
1826
1827 // A '#' and a shift amount.
1828 if (Parser.getTok().isNot(AsmToken::Hash)) {
1829 Error(Parser.getTok().getLoc(), "'#' expected");
1830 return MatchOperand_ParseFail;
1831 }
1832 Parser.Lex(); // Eat hash token.
1833
1834 const MCExpr *ShiftAmount;
1835 SMLoc E = Parser.getTok().getLoc();
1836 if (getParser().ParseExpression(ShiftAmount)) {
1837 Error(E, "malformed shift expression");
1838 return MatchOperand_ParseFail;
1839 }
1840 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1841 if (!CE) {
1842 Error(E, "shift amount must be an immediate");
1843 return MatchOperand_ParseFail;
1844 }
1845
1846 int64_t Val = CE->getValue();
1847 if (isASR) {
1848 // Shift amount must be in [1,32]
1849 if (Val < 1 || Val > 32) {
1850 Error(E, "'asr' shift amount must be in range [1,32]");
1851 return MatchOperand_ParseFail;
1852 }
1853 // asr #32 encoded as asr #0.
1854 if (Val == 32) Val = 0;
1855 } else {
1856 // Shift amount must be in [1,32]
1857 if (Val < 0 || Val > 31) {
1858 Error(E, "'lsr' shift amount must be in range [0,31]");
1859 return MatchOperand_ParseFail;
1860 }
1861 }
1862
1863 E = Parser.getTok().getLoc();
1864 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1865
1866 return MatchOperand_Success;
1867}
1868
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001869/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
1870/// of instructions. Legal values are:
1871/// ror #n 'n' in {0, 8, 16, 24}
1872ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1873parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1874 const AsmToken &Tok = Parser.getTok();
1875 SMLoc S = Tok.getLoc();
1876 if (Tok.isNot(AsmToken::Identifier)) {
1877 Error(S, "rotate operator 'ror' expected");
1878 return MatchOperand_ParseFail;
1879 }
1880 StringRef ShiftName = Tok.getString();
1881 if (ShiftName != "ror" && ShiftName != "ROR") {
1882 Error(S, "rotate operator 'ror' expected");
1883 return MatchOperand_ParseFail;
1884 }
1885 Parser.Lex(); // Eat the operator.
1886
1887 // A '#' and a rotate amount.
1888 if (Parser.getTok().isNot(AsmToken::Hash)) {
1889 Error(Parser.getTok().getLoc(), "'#' expected");
1890 return MatchOperand_ParseFail;
1891 }
1892 Parser.Lex(); // Eat hash token.
1893
1894 const MCExpr *ShiftAmount;
1895 SMLoc E = Parser.getTok().getLoc();
1896 if (getParser().ParseExpression(ShiftAmount)) {
1897 Error(E, "malformed rotate expression");
1898 return MatchOperand_ParseFail;
1899 }
1900 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1901 if (!CE) {
1902 Error(E, "rotate amount must be an immediate");
1903 return MatchOperand_ParseFail;
1904 }
1905
1906 int64_t Val = CE->getValue();
1907 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
1908 // normally, zero is represented in asm by omitting the rotate operand
1909 // entirely.
1910 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
1911 Error(E, "'ror' rotate amount must be 8, 16, or 24");
1912 return MatchOperand_ParseFail;
1913 }
1914
1915 E = Parser.getTok().getLoc();
1916 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
1917
1918 return MatchOperand_Success;
1919}
1920
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001921ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1922parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1923 SMLoc S = Parser.getTok().getLoc();
1924 // The bitfield descriptor is really two operands, the LSB and the width.
1925 if (Parser.getTok().isNot(AsmToken::Hash)) {
1926 Error(Parser.getTok().getLoc(), "'#' expected");
1927 return MatchOperand_ParseFail;
1928 }
1929 Parser.Lex(); // Eat hash token.
1930
1931 const MCExpr *LSBExpr;
1932 SMLoc E = Parser.getTok().getLoc();
1933 if (getParser().ParseExpression(LSBExpr)) {
1934 Error(E, "malformed immediate expression");
1935 return MatchOperand_ParseFail;
1936 }
1937 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
1938 if (!CE) {
1939 Error(E, "'lsb' operand must be an immediate");
1940 return MatchOperand_ParseFail;
1941 }
1942
1943 int64_t LSB = CE->getValue();
1944 // The LSB must be in the range [0,31]
1945 if (LSB < 0 || LSB > 31) {
1946 Error(E, "'lsb' operand must be in the range [0,31]");
1947 return MatchOperand_ParseFail;
1948 }
1949 E = Parser.getTok().getLoc();
1950
1951 // Expect another immediate operand.
1952 if (Parser.getTok().isNot(AsmToken::Comma)) {
1953 Error(Parser.getTok().getLoc(), "too few operands");
1954 return MatchOperand_ParseFail;
1955 }
1956 Parser.Lex(); // Eat hash token.
1957 if (Parser.getTok().isNot(AsmToken::Hash)) {
1958 Error(Parser.getTok().getLoc(), "'#' expected");
1959 return MatchOperand_ParseFail;
1960 }
1961 Parser.Lex(); // Eat hash token.
1962
1963 const MCExpr *WidthExpr;
1964 if (getParser().ParseExpression(WidthExpr)) {
1965 Error(E, "malformed immediate expression");
1966 return MatchOperand_ParseFail;
1967 }
1968 CE = dyn_cast<MCConstantExpr>(WidthExpr);
1969 if (!CE) {
1970 Error(E, "'width' operand must be an immediate");
1971 return MatchOperand_ParseFail;
1972 }
1973
1974 int64_t Width = CE->getValue();
1975 // The LSB must be in the range [1,32-lsb]
1976 if (Width < 1 || Width > 32 - LSB) {
1977 Error(E, "'width' operand must be in the range [1,32-lsb]");
1978 return MatchOperand_ParseFail;
1979 }
1980 E = Parser.getTok().getLoc();
1981
1982 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
1983
1984 return MatchOperand_Success;
1985}
1986
Jim Grosbach7ce05792011-08-03 23:50:40 +00001987ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1988parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1989 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001990 // postidx_reg := '+' register {, shift}
1991 // | '-' register {, shift}
1992 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00001993
1994 // This method must return MatchOperand_NoMatch without consuming any tokens
1995 // in the case where there is no match, as other alternatives take other
1996 // parse methods.
1997 AsmToken Tok = Parser.getTok();
1998 SMLoc S = Tok.getLoc();
1999 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00002000 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002001 int Reg = -1;
2002 if (Tok.is(AsmToken::Plus)) {
2003 Parser.Lex(); // Eat the '+' token.
2004 haveEaten = true;
2005 } else if (Tok.is(AsmToken::Minus)) {
2006 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00002007 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002008 haveEaten = true;
2009 }
2010 if (Parser.getTok().is(AsmToken::Identifier))
2011 Reg = tryParseRegister();
2012 if (Reg == -1) {
2013 if (!haveEaten)
2014 return MatchOperand_NoMatch;
2015 Error(Parser.getTok().getLoc(), "register expected");
2016 return MatchOperand_ParseFail;
2017 }
2018 SMLoc E = Parser.getTok().getLoc();
2019
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002020 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
2021 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002022 if (Parser.getTok().is(AsmToken::Comma)) {
2023 Parser.Lex(); // Eat the ','.
2024 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2025 return MatchOperand_ParseFail;
2026 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002027
2028 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2029 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002030
2031 return MatchOperand_Success;
2032}
2033
Jim Grosbach251bf252011-08-10 21:56:18 +00002034ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2035parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2036 // Check for a post-index addressing register operand. Specifically:
2037 // am3offset := '+' register
2038 // | '-' register
2039 // | register
2040 // | # imm
2041 // | # + imm
2042 // | # - imm
2043
2044 // This method must return MatchOperand_NoMatch without consuming any tokens
2045 // in the case where there is no match, as other alternatives take other
2046 // parse methods.
2047 AsmToken Tok = Parser.getTok();
2048 SMLoc S = Tok.getLoc();
2049
2050 // Do immediates first, as we always parse those if we have a '#'.
2051 if (Parser.getTok().is(AsmToken::Hash)) {
2052 Parser.Lex(); // Eat the '#'.
2053 // Explicitly look for a '-', as we need to encode negative zero
2054 // differently.
2055 bool isNegative = Parser.getTok().is(AsmToken::Minus);
2056 const MCExpr *Offset;
2057 if (getParser().ParseExpression(Offset))
2058 return MatchOperand_ParseFail;
2059 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2060 if (!CE) {
2061 Error(S, "constant expression expected");
2062 return MatchOperand_ParseFail;
2063 }
2064 SMLoc E = Tok.getLoc();
2065 // Negative zero is encoded as the flag value INT32_MIN.
2066 int32_t Val = CE->getValue();
2067 if (isNegative && Val == 0)
2068 Val = INT32_MIN;
2069
2070 Operands.push_back(
2071 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
2072
2073 return MatchOperand_Success;
2074 }
2075
2076
2077 bool haveEaten = false;
2078 bool isAdd = true;
2079 int Reg = -1;
2080 if (Tok.is(AsmToken::Plus)) {
2081 Parser.Lex(); // Eat the '+' token.
2082 haveEaten = true;
2083 } else if (Tok.is(AsmToken::Minus)) {
2084 Parser.Lex(); // Eat the '-' token.
2085 isAdd = false;
2086 haveEaten = true;
2087 }
2088 if (Parser.getTok().is(AsmToken::Identifier))
2089 Reg = tryParseRegister();
2090 if (Reg == -1) {
2091 if (!haveEaten)
2092 return MatchOperand_NoMatch;
2093 Error(Parser.getTok().getLoc(), "register expected");
2094 return MatchOperand_ParseFail;
2095 }
2096 SMLoc E = Parser.getTok().getLoc();
2097
2098 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
2099 0, S, E));
2100
2101 return MatchOperand_Success;
2102}
2103
Jim Grosbach1355cf12011-07-26 17:10:22 +00002104/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002105/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2106/// when they refer multiple MIOperands inside a single one.
2107bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002108cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002109 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2110 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2111
2112 // Create a writeback register dummy placeholder.
2113 Inst.addOperand(MCOperand::CreateImm(0));
2114
Jim Grosbach7ce05792011-08-03 23:50:40 +00002115 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002116 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2117 return true;
2118}
2119
Jim Grosbach548340c2011-08-11 19:22:40 +00002120/// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2121/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2122/// when they refer multiple MIOperands inside a single one.
2123bool ARMAsmParser::
2124cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2125 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2126 // Create a writeback register dummy placeholder.
2127 Inst.addOperand(MCOperand::CreateImm(0));
2128 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2129 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2130 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2131 return true;
2132}
2133
Jim Grosbach1355cf12011-07-26 17:10:22 +00002134/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002135/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2136/// when they refer multiple MIOperands inside a single one.
2137bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002138cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002139 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2140 // Create a writeback register dummy placeholder.
2141 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach548340c2011-08-11 19:22:40 +00002142 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2143 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
2144 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002145 return true;
2146}
2147
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002148/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2149/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2150/// when they refer multiple MIOperands inside a single one.
2151bool ARMAsmParser::
2152cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2153 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2154 // Create a writeback register dummy placeholder.
2155 Inst.addOperand(MCOperand::CreateImm(0));
2156 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2157 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2158 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2159 return true;
2160}
2161
Jim Grosbach7ce05792011-08-03 23:50:40 +00002162/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2163/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2164/// when they refer multiple MIOperands inside a single one.
2165bool ARMAsmParser::
2166cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2167 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2168 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002169 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002170 // Create a writeback register dummy placeholder.
2171 Inst.addOperand(MCOperand::CreateImm(0));
2172 // addr
2173 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2174 // offset
2175 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2176 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002177 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2178 return true;
2179}
2180
Jim Grosbach7ce05792011-08-03 23:50:40 +00002181/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002182/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2183/// when they refer multiple MIOperands inside a single one.
2184bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002185cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2186 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2187 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002188 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002189 // Create a writeback register dummy placeholder.
2190 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002191 // addr
2192 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2193 // offset
2194 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2195 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002196 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2197 return true;
2198}
2199
Jim Grosbach7ce05792011-08-03 23:50:40 +00002200/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002201/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2202/// when they refer multiple MIOperands inside a single one.
2203bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002204cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2205 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002206 // Create a writeback register dummy placeholder.
2207 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002208 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002209 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002210 // addr
2211 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2212 // offset
2213 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2214 // pred
2215 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2216 return true;
2217}
2218
2219/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2220/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2221/// when they refer multiple MIOperands inside a single one.
2222bool ARMAsmParser::
2223cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2224 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2225 // Create a writeback register dummy placeholder.
2226 Inst.addOperand(MCOperand::CreateImm(0));
2227 // Rt
2228 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2229 // addr
2230 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2231 // offset
2232 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2233 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002234 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2235 return true;
2236}
2237
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002238/// cvtLdrdPre - Convert parsed operands to MCInst.
2239/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2240/// when they refer multiple MIOperands inside a single one.
2241bool ARMAsmParser::
2242cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2243 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2244 // Rt, Rt2
2245 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2246 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2247 // Create a writeback register dummy placeholder.
2248 Inst.addOperand(MCOperand::CreateImm(0));
2249 // addr
2250 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2251 // pred
2252 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2253 return true;
2254}
2255
Jim Grosbach14605d12011-08-11 20:28:23 +00002256/// cvtStrdPre - Convert parsed operands to MCInst.
2257/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2258/// when they refer multiple MIOperands inside a single one.
2259bool ARMAsmParser::
2260cvtStrdPre(MCInst &Inst, unsigned Opcode,
2261 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2262 // Create a writeback register dummy placeholder.
2263 Inst.addOperand(MCOperand::CreateImm(0));
2264 // Rt, Rt2
2265 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2266 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2267 // addr
2268 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2269 // pred
2270 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2271 return true;
2272}
2273
Jim Grosbach623a4542011-08-10 22:42:16 +00002274/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2275/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2276/// when they refer multiple MIOperands inside a single one.
2277bool ARMAsmParser::
2278cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2279 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2280 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2281 // Create a writeback register dummy placeholder.
2282 Inst.addOperand(MCOperand::CreateImm(0));
2283 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2284 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2285 return true;
2286}
2287
2288
Bill Wendlinge7176102010-11-06 22:36:58 +00002289/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002290/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002291bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002292parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002293 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002294 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002295 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002296 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002297 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002298
Sean Callanan18b83232010-01-19 21:44:56 +00002299 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002300 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002301 if (BaseRegNum == -1)
2302 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002303
Daniel Dunbar05710932011-01-18 05:34:17 +00002304 // The next token must either be a comma or a closing bracket.
2305 const AsmToken &Tok = Parser.getTok();
2306 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002307 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002308
Jim Grosbach7ce05792011-08-03 23:50:40 +00002309 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002310 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002311 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002312
Jim Grosbach7ce05792011-08-03 23:50:40 +00002313 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2314 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002315
Jim Grosbach7ce05792011-08-03 23:50:40 +00002316 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002317 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002318
Jim Grosbach7ce05792011-08-03 23:50:40 +00002319 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2320 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002321
Jim Grosbach7ce05792011-08-03 23:50:40 +00002322 // If we have a '#' it's an immediate offset, else assume it's a register
2323 // offset.
2324 if (Parser.getTok().is(AsmToken::Hash)) {
2325 Parser.Lex(); // Eat the '#'.
2326 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002327
Jim Grosbach7ce05792011-08-03 23:50:40 +00002328 // FIXME: Special case #-0 so we can correctly set the U bit.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002329
Jim Grosbach7ce05792011-08-03 23:50:40 +00002330 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002331 if (getParser().ParseExpression(Offset))
2332 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002333
2334 // The expression has to be a constant. Memory references with relocations
2335 // don't come through here, as they use the <label> forms of the relevant
2336 // instructions.
2337 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2338 if (!CE)
2339 return Error (E, "constant expression expected");
2340
2341 // Now we should have the closing ']'
2342 E = Parser.getTok().getLoc();
2343 if (Parser.getTok().isNot(AsmToken::RBrac))
2344 return Error(E, "']' expected");
2345 Parser.Lex(); // Eat right bracket token.
2346
2347 // Don't worry about range checking the value here. That's handled by
2348 // the is*() predicates.
2349 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2350 ARM_AM::no_shift, 0, false, S,E));
2351
2352 // If there's a pre-indexing writeback marker, '!', just add it as a token
2353 // operand.
2354 if (Parser.getTok().is(AsmToken::Exclaim)) {
2355 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2356 Parser.Lex(); // Eat the '!'.
2357 }
2358
2359 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002360 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002361
2362 // The register offset is optionally preceded by a '+' or '-'
2363 bool isNegative = false;
2364 if (Parser.getTok().is(AsmToken::Minus)) {
2365 isNegative = true;
2366 Parser.Lex(); // Eat the '-'.
2367 } else if (Parser.getTok().is(AsmToken::Plus)) {
2368 // Nothing to do.
2369 Parser.Lex(); // Eat the '+'.
2370 }
2371
2372 E = Parser.getTok().getLoc();
2373 int OffsetRegNum = tryParseRegister();
2374 if (OffsetRegNum == -1)
2375 return Error(E, "register expected");
2376
2377 // If there's a shift operator, handle it.
2378 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002379 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002380 if (Parser.getTok().is(AsmToken::Comma)) {
2381 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002382 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002383 return true;
2384 }
2385
2386 // Now we should have the closing ']'
2387 E = Parser.getTok().getLoc();
2388 if (Parser.getTok().isNot(AsmToken::RBrac))
2389 return Error(E, "']' expected");
2390 Parser.Lex(); // Eat right bracket token.
2391
2392 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002393 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002394 S, E));
2395
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002396 // If there's a pre-indexing writeback marker, '!', just add it as a token
2397 // operand.
2398 if (Parser.getTok().is(AsmToken::Exclaim)) {
2399 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2400 Parser.Lex(); // Eat the '!'.
2401 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002402
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002403 return false;
2404}
2405
Jim Grosbach7ce05792011-08-03 23:50:40 +00002406/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002407/// ( lsl | lsr | asr | ror ) , # shift_amount
2408/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002409/// return true if it parses a shift otherwise it returns false.
2410bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2411 unsigned &Amount) {
2412 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002413 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002414 if (Tok.isNot(AsmToken::Identifier))
2415 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002416 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002417 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002418 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002419 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002420 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002421 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002422 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002423 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002424 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002425 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002426 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002427 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002428 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002429 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002430
Jim Grosbach7ce05792011-08-03 23:50:40 +00002431 // rrx stands alone.
2432 Amount = 0;
2433 if (St != ARM_AM::rrx) {
2434 Loc = Parser.getTok().getLoc();
2435 // A '#' and a shift amount.
2436 const AsmToken &HashTok = Parser.getTok();
2437 if (HashTok.isNot(AsmToken::Hash))
2438 return Error(HashTok.getLoc(), "'#' expected");
2439 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002440
Jim Grosbach7ce05792011-08-03 23:50:40 +00002441 const MCExpr *Expr;
2442 if (getParser().ParseExpression(Expr))
2443 return true;
2444 // Range check the immediate.
2445 // lsl, ror: 0 <= imm <= 31
2446 // lsr, asr: 0 <= imm <= 32
2447 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2448 if (!CE)
2449 return Error(Loc, "shift amount must be an immediate");
2450 int64_t Imm = CE->getValue();
2451 if (Imm < 0 ||
2452 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2453 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2454 return Error(Loc, "immediate shift value out of range");
2455 Amount = Imm;
2456 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002457
2458 return false;
2459}
2460
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002461/// Parse a arm instruction operand. For now this parses the operand regardless
2462/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002463bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002464 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002465 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002466
2467 // Check if the current operand has a custom associated parser, if so, try to
2468 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002469 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2470 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002471 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002472 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2473 // there was a match, but an error occurred, in which case, just return that
2474 // the operand parsing failed.
2475 if (ResTy == MatchOperand_ParseFail)
2476 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002477
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002478 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002479 default:
2480 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002481 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002482 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002483 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002484 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002485 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002486 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002487 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002488 else if (Res == -1) // irrecoverable error
2489 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002490
2491 // Fall though for the Identifier case that is not a register or a
2492 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002493 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002494 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2495 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002496 // This was not a register so parse other operands that start with an
2497 // identifier (like labels) as expressions and create them as immediates.
2498 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002499 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002500 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002501 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002502 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002503 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2504 return false;
2505 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002506 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002507 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002508 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002509 return parseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002510 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002511 // #42 -> immediate.
2512 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002513 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002514 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002515 const MCExpr *ImmVal;
2516 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002517 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002518 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002519 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2520 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002521 case AsmToken::Colon: {
2522 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002523 // FIXME: Check it's an expression prefix,
2524 // e.g. (FOO - :lower16:BAR) isn't legal.
2525 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002526 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002527 return true;
2528
Evan Cheng75972122011-01-13 07:58:56 +00002529 const MCExpr *SubExprVal;
2530 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002531 return true;
2532
Evan Cheng75972122011-01-13 07:58:56 +00002533 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2534 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002535 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002536 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002537 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002538 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002539 }
2540}
2541
Jim Grosbach1355cf12011-07-26 17:10:22 +00002542// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002543// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002544bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002545 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002546
2547 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002548 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002549 Parser.Lex(); // Eat ':'
2550
2551 if (getLexer().isNot(AsmToken::Identifier)) {
2552 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2553 return true;
2554 }
2555
2556 StringRef IDVal = Parser.getTok().getIdentifier();
2557 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002558 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002559 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002560 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002561 } else {
2562 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2563 return true;
2564 }
2565 Parser.Lex();
2566
2567 if (getLexer().isNot(AsmToken::Colon)) {
2568 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2569 return true;
2570 }
2571 Parser.Lex(); // Eat the last ':'
2572 return false;
2573}
2574
2575const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002576ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002577 MCSymbolRefExpr::VariantKind Variant) {
2578 // Recurse over the given expression, rebuilding it to apply the given variant
2579 // to the leftmost symbol.
2580 if (Variant == MCSymbolRefExpr::VK_None)
2581 return E;
2582
2583 switch (E->getKind()) {
2584 case MCExpr::Target:
2585 llvm_unreachable("Can't handle target expr yet");
2586 case MCExpr::Constant:
2587 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2588
2589 case MCExpr::SymbolRef: {
2590 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2591
2592 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2593 return 0;
2594
2595 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2596 }
2597
2598 case MCExpr::Unary:
2599 llvm_unreachable("Can't handle unary expressions yet");
2600
2601 case MCExpr::Binary: {
2602 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002603 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002604 const MCExpr *RHS = BE->getRHS();
2605 if (!LHS)
2606 return 0;
2607
2608 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2609 }
2610 }
2611
2612 assert(0 && "Invalid expression kind!");
2613 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002614}
2615
Daniel Dunbar352e1482011-01-11 15:59:50 +00002616/// \brief Given a mnemonic, split out possible predication code and carry
2617/// setting letters to form a canonical mnemonic and flags.
2618//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002619// FIXME: Would be nice to autogen this.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002620StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002621 unsigned &PredicationCode,
2622 bool &CarrySetting,
2623 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002624 PredicationCode = ARMCC::AL;
2625 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002626 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002627
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002628 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002629 //
2630 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002631 if ((Mnemonic == "movs" && isThumb()) ||
2632 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2633 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2634 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2635 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2636 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2637 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2638 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002639 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002640
Jim Grosbach3f00e312011-07-11 17:09:57 +00002641 // First, split out any predication code. Ignore mnemonics we know aren't
2642 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002643 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002644 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach49f2ced2011-07-27 22:01:42 +00002645 Mnemonic != "umlals" && Mnemonic != "umulls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002646 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2647 .Case("eq", ARMCC::EQ)
2648 .Case("ne", ARMCC::NE)
2649 .Case("hs", ARMCC::HS)
2650 .Case("cs", ARMCC::HS)
2651 .Case("lo", ARMCC::LO)
2652 .Case("cc", ARMCC::LO)
2653 .Case("mi", ARMCC::MI)
2654 .Case("pl", ARMCC::PL)
2655 .Case("vs", ARMCC::VS)
2656 .Case("vc", ARMCC::VC)
2657 .Case("hi", ARMCC::HI)
2658 .Case("ls", ARMCC::LS)
2659 .Case("ge", ARMCC::GE)
2660 .Case("lt", ARMCC::LT)
2661 .Case("gt", ARMCC::GT)
2662 .Case("le", ARMCC::LE)
2663 .Case("al", ARMCC::AL)
2664 .Default(~0U);
2665 if (CC != ~0U) {
2666 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2667 PredicationCode = CC;
2668 }
Bill Wendling52925b62010-10-29 23:50:21 +00002669 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002670
Daniel Dunbar352e1482011-01-11 15:59:50 +00002671 // Next, determine if we have a carry setting bit. We explicitly ignore all
2672 // the instructions we know end in 's'.
2673 if (Mnemonic.endswith("s") &&
2674 !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002675 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2676 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2677 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002678 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
2679 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002680 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2681 CarrySetting = true;
2682 }
2683
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002684 // The "cps" instruction can have a interrupt mode operand which is glued into
2685 // the mnemonic. Check if this is the case, split it and parse the imod op
2686 if (Mnemonic.startswith("cps")) {
2687 // Split out any imod code.
2688 unsigned IMod =
2689 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2690 .Case("ie", ARM_PROC::IE)
2691 .Case("id", ARM_PROC::ID)
2692 .Default(~0U);
2693 if (IMod != ~0U) {
2694 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2695 ProcessorIMod = IMod;
2696 }
2697 }
2698
Daniel Dunbar352e1482011-01-11 15:59:50 +00002699 return Mnemonic;
2700}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002701
2702/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2703/// inclusion of carry set or predication code operands.
2704//
2705// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002706void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002707getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002708 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002709 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2710 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2711 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2712 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002713 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002714 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2715 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002716 Mnemonic == "eor" || Mnemonic == "smlal" ||
Evan Chengebdeeab2011-07-08 01:53:10 +00002717 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002718 CanAcceptCarrySet = true;
2719 } else {
2720 CanAcceptCarrySet = false;
2721 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002722
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002723 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2724 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2725 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2726 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002727 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002728 Mnemonic == "setend" ||
Jim Grosbach48c693f2011-07-28 23:22:41 +00002729 ((Mnemonic == "pld" || Mnemonic == "pli") && !isThumb()) ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002730 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs"))
2731 && !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002732 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002733 CanAcceptPredicationCode = false;
2734 } else {
2735 CanAcceptPredicationCode = true;
2736 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002737
Evan Chengebdeeab2011-07-08 01:53:10 +00002738 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002739 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002740 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002741 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002742}
2743
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002744bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
2745 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2746
2747 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2748 // another does not. Specifically, the MOVW instruction does not. So we
2749 // special case it here and remove the defaulted (non-setting) cc_out
2750 // operand if that's the instruction we're trying to match.
2751 //
2752 // We do this as post-processing of the explicit operands rather than just
2753 // conditionally adding the cc_out in the first place because we need
2754 // to check the type of the parsed immediate operand.
2755 if (Mnemonic == "mov" && Operands.size() > 4 &&
2756 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
2757 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2758 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
2759 return true;
2760 return false;
2761}
2762
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002763/// Parse an arm instruction mnemonic followed by its operands.
2764bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2765 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2766 // Create the leading tokens for the mnemonic, split by '.' characters.
2767 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002768 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002769
Daniel Dunbar352e1482011-01-11 15:59:50 +00002770 // Split out the predication code and carry setting flag from the mnemonic.
2771 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002772 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002773 bool CarrySetting;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002774 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002775 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002776
Jim Grosbachffa32252011-07-19 19:13:28 +00002777 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2778
2779 // FIXME: This is all a pretty gross hack. We should automatically handle
2780 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002781
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002782 // Next, add the CCOut and ConditionCode operands, if needed.
2783 //
2784 // For mnemonics which can ever incorporate a carry setting bit or predication
2785 // code, our matching model involves us always generating CCOut and
2786 // ConditionCode operands to match the mnemonic "as written" and then we let
2787 // the matcher deal with finding the right instruction or generating an
2788 // appropriate error.
2789 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002790 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002791
Jim Grosbach33c16a22011-07-14 22:04:21 +00002792 // If we had a carry-set on an instruction that can't do that, issue an
2793 // error.
2794 if (!CanAcceptCarrySet && CarrySetting) {
2795 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002796 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002797 "' can not set flags, but 's' suffix specified");
2798 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002799 // If we had a predication code on an instruction that can't do that, issue an
2800 // error.
2801 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2802 Parser.EatToEndOfStatement();
2803 return Error(NameLoc, "instruction '" + Mnemonic +
2804 "' is not predicable, but condition code specified");
2805 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002806
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002807 // Add the carry setting operand, if necessary.
2808 //
2809 // FIXME: It would be awesome if we could somehow invent a location such that
2810 // match errors on this operand would print a nice diagnostic about how the
2811 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002812 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002813 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2814 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002815
2816 // Add the predication code operand, if necessary.
2817 if (CanAcceptPredicationCode) {
2818 Operands.push_back(ARMOperand::CreateCondCode(
2819 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002820 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002821
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002822 // Add the processor imod operand, if necessary.
2823 if (ProcessorIMod) {
2824 Operands.push_back(ARMOperand::CreateImm(
2825 MCConstantExpr::Create(ProcessorIMod, getContext()),
2826 NameLoc, NameLoc));
2827 } else {
2828 // This mnemonic can't ever accept a imod, but the user wrote
2829 // one (or misspelled another mnemonic).
2830
2831 // FIXME: Issue a nice error.
2832 }
2833
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002834 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002835 while (Next != StringRef::npos) {
2836 Start = Next;
2837 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002838 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002839
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002840 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002841 }
2842
2843 // Read the remaining operands.
2844 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002845 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002846 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002847 Parser.EatToEndOfStatement();
2848 return true;
2849 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002850
2851 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002852 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002853
2854 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002855 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002856 Parser.EatToEndOfStatement();
2857 return true;
2858 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002859 }
2860 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002861
Chris Lattnercbf8a982010-09-11 16:18:25 +00002862 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2863 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002864 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002865 }
Bill Wendling146018f2010-11-06 21:42:12 +00002866
Chris Lattner34e53142010-09-08 05:10:46 +00002867 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002868
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002869 // Some instructions, mostly Thumb, have forms for the same mnemonic that
2870 // do and don't have a cc_out optional-def operand. With some spot-checks
2871 // of the operand list, we can figure out which variant we're trying to
2872 // parse and adjust accordingly before actually matching. Reason number
2873 // #317 the table driven matcher doesn't fit well with the ARM instruction
2874 // set.
2875 if (shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbachffa32252011-07-19 19:13:28 +00002876 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2877 Operands.erase(Operands.begin() + 1);
2878 delete Op;
2879 }
2880
Jim Grosbachcf121c32011-07-28 21:57:55 +00002881 // ARM mode 'blx' need special handling, as the register operand version
2882 // is predicable, but the label operand version is not. So, we can't rely
2883 // on the Mnemonic based checking to correctly figure out when to put
2884 // a CondCode operand in the list. If we're trying to match the label
2885 // version, remove the CondCode operand here.
2886 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
2887 static_cast<ARMOperand*>(Operands[2])->isImm()) {
2888 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2889 Operands.erase(Operands.begin() + 1);
2890 delete Op;
2891 }
Jim Grosbach857e1a72011-08-11 23:51:13 +00002892
2893 // The vector-compare-to-zero instructions have a literal token "#0" at
2894 // the end that comes to here as an immediate operand. Convert it to a
2895 // token to play nicely with the matcher.
2896 if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" ||
2897 Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 &&
2898 static_cast<ARMOperand*>(Operands[5])->isImm()) {
2899 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
2900 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
2901 if (CE && CE->getValue() == 0) {
2902 Operands.erase(Operands.begin() + 5);
2903 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
2904 delete Op;
2905 }
2906 }
Chris Lattner98986712010-01-14 22:21:20 +00002907 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002908}
2909
Jim Grosbach189610f2011-07-26 18:25:39 +00002910// Validate context-sensitive operand constraints.
2911// FIXME: We would really like to be able to tablegen'erate this.
2912bool ARMAsmParser::
2913validateInstruction(MCInst &Inst,
2914 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2915 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002916 case ARM::LDRD:
2917 case ARM::LDRD_PRE:
2918 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00002919 case ARM::LDREXD: {
2920 // Rt2 must be Rt + 1.
2921 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
2922 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2923 if (Rt2 != Rt + 1)
2924 return Error(Operands[3]->getStartLoc(),
2925 "destination operands must be sequential");
2926 return false;
2927 }
Jim Grosbach14605d12011-08-11 20:28:23 +00002928 case ARM::STRD: {
2929 // Rt2 must be Rt + 1.
2930 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
2931 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2932 if (Rt2 != Rt + 1)
2933 return Error(Operands[3]->getStartLoc(),
2934 "source operands must be sequential");
2935 return false;
2936 }
Jim Grosbach53642c52011-08-10 20:49:18 +00002937 case ARM::STRD_PRE:
2938 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00002939 case ARM::STREXD: {
2940 // Rt2 must be Rt + 1.
2941 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2942 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
2943 if (Rt2 != Rt + 1)
Jim Grosbach14605d12011-08-11 20:28:23 +00002944 return Error(Operands[3]->getStartLoc(),
Jim Grosbach189610f2011-07-26 18:25:39 +00002945 "source operands must be sequential");
2946 return false;
2947 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002948 case ARM::SBFX:
2949 case ARM::UBFX: {
2950 // width must be in range [1, 32-lsb]
2951 unsigned lsb = Inst.getOperand(2).getImm();
2952 unsigned widthm1 = Inst.getOperand(3).getImm();
2953 if (widthm1 >= 32 - lsb)
2954 return Error(Operands[5]->getStartLoc(),
2955 "bitfield width must be in range [1,32-lsb]");
2956 }
Jim Grosbach189610f2011-07-26 18:25:39 +00002957 }
2958
2959 return false;
2960}
2961
Jim Grosbachf8fce712011-08-11 17:35:48 +00002962void ARMAsmParser::
2963processInstruction(MCInst &Inst,
2964 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2965 switch (Inst.getOpcode()) {
2966 case ARM::LDMIA_UPD:
2967 // If this is a load of a single register via a 'pop', then we should use
2968 // a post-indexed LDR instruction instead, per the ARM ARM.
2969 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
2970 Inst.getNumOperands() == 5) {
2971 MCInst TmpInst;
2972 TmpInst.setOpcode(ARM::LDR_POST_IMM);
2973 TmpInst.addOperand(Inst.getOperand(4)); // Rt
2974 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
2975 TmpInst.addOperand(Inst.getOperand(1)); // Rn
2976 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
2977 TmpInst.addOperand(MCOperand::CreateImm(4));
2978 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
2979 TmpInst.addOperand(Inst.getOperand(3));
2980 Inst = TmpInst;
2981 }
2982 break;
Jim Grosbachf6713912011-08-11 18:07:11 +00002983 case ARM::STMDB_UPD:
2984 // If this is a store of a single register via a 'push', then we should use
2985 // a pre-indexed STR instruction instead, per the ARM ARM.
2986 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
2987 Inst.getNumOperands() == 5) {
2988 MCInst TmpInst;
2989 TmpInst.setOpcode(ARM::STR_PRE_IMM);
2990 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
2991 TmpInst.addOperand(Inst.getOperand(4)); // Rt
2992 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
2993 TmpInst.addOperand(MCOperand::CreateImm(-4));
2994 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
2995 TmpInst.addOperand(Inst.getOperand(3));
2996 Inst = TmpInst;
2997 }
2998 break;
Jim Grosbachf8fce712011-08-11 17:35:48 +00002999 }
3000}
3001
Jim Grosbach47a0d522011-08-16 20:45:50 +00003002// FIXME: We would really prefer to have MCInstrInfo (the wrapper around
3003// the ARMInsts array) instead. Getting that here requires awkward
3004// API changes, though. Better way?
3005namespace llvm {
3006extern MCInstrDesc ARMInsts[];
3007}
3008static MCInstrDesc &getInstDesc(unsigned Opcode) {
3009 return ARMInsts[Opcode];
3010}
3011
3012unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
3013 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
3014 // suffix depending on whether they're in an IT block or not.
3015 MCInstrDesc &MCID = getInstDesc(Inst.getOpcode());
3016 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
3017 assert(MCID.hasOptionalDef() &&
3018 "optionally flag setting instruction missing optional def operand");
3019 assert(MCID.NumOperands == Inst.getNumOperands() &&
3020 "operand count mismatch!");
3021 // Find the optional-def operand (cc_out).
3022 unsigned OpNo;
3023 for (OpNo = 0;
3024 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
3025 ++OpNo)
3026 ;
3027 // If we're parsing Thumb1, reject it completely.
3028 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3029 return Match_MnemonicFail;
3030 // If we're parsing Thumb2, which form is legal depends on whether we're
3031 // in an IT block.
3032 // FIXME: We don't yet do IT blocks, so just always consider it to be
3033 // that we aren't in one until we do.
3034 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3035 return Match_RequiresITBlock;
3036 }
3037 return Match_Success;
3038}
3039
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003040bool ARMAsmParser::
3041MatchAndEmitInstruction(SMLoc IDLoc,
3042 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
3043 MCStreamer &Out) {
3044 MCInst Inst;
3045 unsigned ErrorInfo;
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003046 unsigned MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003047 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003048 switch (MatchResult) {
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003049 default: break;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003050 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00003051 // Context sensitive operand constraints aren't handled by the matcher,
3052 // so check them here.
3053 if (validateInstruction(Inst, Operands))
3054 return true;
3055
Jim Grosbachf8fce712011-08-11 17:35:48 +00003056 // Some instructions need post-processing to, for example, tweak which
3057 // encoding is selected.
3058 processInstruction(Inst, Operands);
3059
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003060 Out.EmitInstruction(Inst);
3061 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003062 case Match_MissingFeature:
3063 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
3064 return true;
3065 case Match_InvalidOperand: {
3066 SMLoc ErrorLoc = IDLoc;
3067 if (ErrorInfo != ~0U) {
3068 if (ErrorInfo >= Operands.size())
3069 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00003070
Chris Lattnere73d4f82010-10-28 21:41:58 +00003071 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
3072 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
3073 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003074
Chris Lattnere73d4f82010-10-28 21:41:58 +00003075 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003076 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00003077 case Match_MnemonicFail:
Jim Grosbach47a0d522011-08-16 20:45:50 +00003078 return Error(IDLoc, "invalid instruction");
Daniel Dunbarb4129152011-02-04 17:12:23 +00003079 case Match_ConversionFail:
3080 return Error(IDLoc, "unable to convert operands to instruction");
Jim Grosbach47a0d522011-08-16 20:45:50 +00003081 case Match_RequiresITBlock:
3082 return Error(IDLoc, "instruction only valid inside IT block");
Chris Lattnere73d4f82010-10-28 21:41:58 +00003083 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003084
Eric Christopherc223e2b2010-10-29 09:26:59 +00003085 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00003086 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003087}
3088
Jim Grosbach1355cf12011-07-26 17:10:22 +00003089/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003090bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
3091 StringRef IDVal = DirectiveID.getIdentifier();
3092 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003093 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003094 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003095 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003096 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003097 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003098 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003099 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003100 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003101 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003102 return true;
3103}
3104
Jim Grosbach1355cf12011-07-26 17:10:22 +00003105/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003106/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00003107bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003108 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3109 for (;;) {
3110 const MCExpr *Value;
3111 if (getParser().ParseExpression(Value))
3112 return true;
3113
Chris Lattneraaec2052010-01-19 19:46:13 +00003114 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003115
3116 if (getLexer().is(AsmToken::EndOfStatement))
3117 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00003118
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003119 // FIXME: Improve diagnostic.
3120 if (getLexer().isNot(AsmToken::Comma))
3121 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003122 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003123 }
3124 }
3125
Sean Callananb9a25b72010-01-19 20:27:46 +00003126 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003127 return false;
3128}
3129
Jim Grosbach1355cf12011-07-26 17:10:22 +00003130/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00003131/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00003132bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00003133 if (getLexer().isNot(AsmToken::EndOfStatement))
3134 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003135 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003136
3137 // TODO: set thumb mode
3138 // TODO: tell the MC streamer the mode
3139 // getParser().getStreamer().Emit???();
3140 return false;
3141}
3142
Jim Grosbach1355cf12011-07-26 17:10:22 +00003143/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00003144/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00003145bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00003146 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
3147 bool isMachO = MAI.hasSubsectionsViaSymbols();
3148 StringRef Name;
3149
3150 // Darwin asm has function name after .thumb_func direction
3151 // ELF doesn't
3152 if (isMachO) {
3153 const AsmToken &Tok = Parser.getTok();
3154 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
3155 return Error(L, "unexpected token in .thumb_func directive");
3156 Name = Tok.getString();
3157 Parser.Lex(); // Consume the identifier token.
3158 }
3159
Kevin Enderby515d5092009-10-15 20:48:48 +00003160 if (getLexer().isNot(AsmToken::EndOfStatement))
3161 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003162 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003163
Rafael Espindola64695402011-05-16 16:17:21 +00003164 // FIXME: assuming function name will be the line following .thumb_func
3165 if (!isMachO) {
3166 Name = Parser.getTok().getString();
3167 }
3168
Jim Grosbach642fc9c2010-11-05 22:33:53 +00003169 // Mark symbol as a thumb symbol.
3170 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
3171 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00003172 return false;
3173}
3174
Jim Grosbach1355cf12011-07-26 17:10:22 +00003175/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00003176/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00003177bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003178 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003179 if (Tok.isNot(AsmToken::Identifier))
3180 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00003181 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00003182 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00003183 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003184 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00003185 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00003186 else
3187 return Error(L, "unrecognized syntax mode in .syntax directive");
3188
3189 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003190 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003191 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003192
3193 // TODO tell the MC streamer the mode
3194 // getParser().getStreamer().Emit???();
3195 return false;
3196}
3197
Jim Grosbach1355cf12011-07-26 17:10:22 +00003198/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00003199/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00003200bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003201 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003202 if (Tok.isNot(AsmToken::Integer))
3203 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00003204 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00003205 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00003206 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003207 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00003208 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003209 else
3210 return Error(L, "invalid operand to .code directive");
3211
3212 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003213 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003214 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003215
Evan Cheng32869202011-07-08 22:36:29 +00003216 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003217 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003218 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003219 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
3220 }
Evan Cheng32869202011-07-08 22:36:29 +00003221 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003222 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003223 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003224 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
3225 }
Evan Chengeb0caa12011-07-08 22:49:55 +00003226 }
Jim Grosbach2a301702010-11-05 22:40:53 +00003227
Kevin Enderby515d5092009-10-15 20:48:48 +00003228 return false;
3229}
3230
Sean Callanan90b70972010-04-07 20:29:34 +00003231extern "C" void LLVMInitializeARMAsmLexer();
3232
Kevin Enderby9c41fa82009-10-30 22:55:57 +00003233/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003234extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00003235 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
3236 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00003237 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003238}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003239
Chris Lattner0692ee62010-09-06 19:11:01 +00003240#define GET_REGISTER_MATCHER
3241#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003242#include "ARMGenAsmMatcher.inc"