blob: f2d705f0ec5ab994ce2797efc7c92db487a2dd60 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000018#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMRegisterInfo.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng358dec52009-06-15 08:28:29 +000029#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/Target/TargetInstrInfo.h"
31#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000032#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000034#include "llvm/ADT/DenseMap.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000037#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000038#include "llvm/ADT/SmallVector.h"
39#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040using namespace llvm;
41
42STATISTIC(NumLDMGened , "Number of ldm instructions generated");
43STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000044STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
45STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000046STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000047STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
48STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
49STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
50STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
51STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
52STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000053
54/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
55/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000056
57namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000058 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000059 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000060 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000061
Evan Chenga8e29892007-01-19 07:51:42 +000062 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000063 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000064 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000065 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000066 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000067
68 virtual bool runOnMachineFunction(MachineFunction &Fn);
69
70 virtual const char *getPassName() const {
71 return "ARM load / store optimization pass";
72 }
73
74 private:
75 struct MemOpQueueEntry {
76 int Offset;
Evan Chengd95ea2d2010-06-21 21:21:14 +000077 unsigned Reg;
78 bool isKill;
Evan Chenga8e29892007-01-19 07:51:42 +000079 unsigned Position;
80 MachineBasicBlock::iterator MBBI;
81 bool Merged;
Evan Chengd95ea2d2010-06-21 21:21:14 +000082 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
83 MachineBasicBlock::iterator i)
84 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000085 };
86 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
87 typedef MemOpQueue::iterator MemOpQueueIter;
88
Evan Cheng92549222009-06-05 19:08:58 +000089 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000090 int Offset, unsigned Base, bool BaseKill, int Opcode,
91 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
92 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000093 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +000094 MemOpQueue &MemOps,
95 unsigned memOpsBegin,
96 unsigned memOpsEnd,
97 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000098 int Offset,
99 unsigned Base,
100 bool BaseKill,
101 int Opcode,
102 ARMCC::CondCodes Pred,
103 unsigned PredReg,
104 unsigned Scratch,
105 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000106 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000107 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
108 int Opcode, unsigned Size,
109 ARMCC::CondCodes Pred, unsigned PredReg,
110 unsigned Scratch, MemOpQueue &MemOps,
111 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000112
Evan Cheng11788fd2007-03-08 02:55:08 +0000113 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000114 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
115 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000116 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
117 MachineBasicBlock::iterator MBBI,
118 const TargetInstrInfo *TII,
119 bool &Advance,
120 MachineBasicBlock::iterator &I);
121 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
122 MachineBasicBlock::iterator MBBI,
123 bool &Advance,
124 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000125 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
126 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
127 };
Devang Patel19974732007-05-03 01:11:54 +0000128 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000129}
130
Bill Wendling73fe34a2010-11-16 01:16:36 +0000131static int getLoadStoreMultipleOpcode(int Opcode, ARM_AM::AMSubMode Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000132 switch (Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000133 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach3e556122010-10-26 22:37:02 +0000134 case ARM::LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000135 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000136 switch (Mode) {
137 default: llvm_unreachable("Unhandled submode!");
138 case ARM_AM::ia: return ARM::LDMIA;
139 case ARM_AM::da: return ARM::LDMDA;
140 case ARM_AM::db: return ARM::LDMDB;
141 case ARM_AM::ib: return ARM::LDMIB;
142 }
143 break;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000144 case ARM::STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000145 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000146 switch (Mode) {
147 default: llvm_unreachable("Unhandled submode!");
148 case ARM_AM::ia: return ARM::STMIA;
149 case ARM_AM::da: return ARM::STMDA;
150 case ARM_AM::db: return ARM::STMDB;
151 case ARM_AM::ib: return ARM::STMIB;
152 }
153 break;
Evan Cheng45032f22009-07-09 23:11:34 +0000154 case ARM::t2LDRi8:
155 case ARM::t2LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000156 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000157 switch (Mode) {
158 default: llvm_unreachable("Unhandled submode!");
159 case ARM_AM::ia: return ARM::t2LDMIA;
160 case ARM_AM::db: return ARM::t2LDMDB;
161 }
162 break;
Evan Cheng45032f22009-07-09 23:11:34 +0000163 case ARM::t2STRi8:
164 case ARM::t2STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000165 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000166 switch (Mode) {
167 default: llvm_unreachable("Unhandled submode!");
168 case ARM_AM::ia: return ARM::t2STMIA;
169 case ARM_AM::db: return ARM::t2STMDB;
170 }
171 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000172 case ARM::VLDRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000173 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000174 switch (Mode) {
175 default: llvm_unreachable("Unhandled submode!");
176 case ARM_AM::ia: return ARM::VLDMSIA;
177 case ARM_AM::db: return ARM::VLDMSDB;
178 }
179 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000180 case ARM::VSTRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000181 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000182 switch (Mode) {
183 default: llvm_unreachable("Unhandled submode!");
184 case ARM_AM::ia: return ARM::VSTMSIA;
185 case ARM_AM::db: return ARM::VSTMSDB;
186 }
187 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000188 case ARM::VLDRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000189 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000190 switch (Mode) {
191 default: llvm_unreachable("Unhandled submode!");
192 case ARM_AM::ia: return ARM::VLDMDIA;
193 case ARM_AM::db: return ARM::VLDMDDB;
194 }
195 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000196 case ARM::VSTRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000197 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000198 switch (Mode) {
199 default: llvm_unreachable("Unhandled submode!");
200 case ARM_AM::ia: return ARM::VSTMDIA;
201 case ARM_AM::db: return ARM::VSTMDDB;
202 }
203 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000204 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000205
Evan Chenga8e29892007-01-19 07:51:42 +0000206 return 0;
207}
208
Bill Wendling2567eec2010-11-17 05:31:09 +0000209namespace llvm {
210 namespace ARM_AM {
211
212AMSubMode getLoadStoreMultipleSubMode(int Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000213 switch (Opcode) {
214 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling70712002010-11-18 19:44:29 +0000215 case ARM::LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000216 case ARM::LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000217 case ARM::LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000218 case ARM::STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000219 case ARM::STMIA_UPD:
Bill Wendling70712002010-11-18 19:44:29 +0000220 case ARM::t2LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000221 case ARM::t2LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000222 case ARM::t2LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000223 case ARM::t2STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000224 case ARM::t2STMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000225 case ARM::VLDMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000226 case ARM::VLDMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000227 case ARM::VSTMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000228 case ARM::VSTMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000229 case ARM::VLDMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000230 case ARM::VLDMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000231 case ARM::VSTMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000232 case ARM::VSTMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000233 return ARM_AM::ia;
234
235 case ARM::LDMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000236 case ARM::LDMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000237 case ARM::STMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000238 case ARM::STMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000239 return ARM_AM::da;
240
241 case ARM::LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000242 case ARM::LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000243 case ARM::STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000244 case ARM::STMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000245 case ARM::t2LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000246 case ARM::t2LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000247 case ARM::t2STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000248 case ARM::t2STMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000249 case ARM::VLDMSDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000250 case ARM::VLDMSDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000251 case ARM::VSTMSDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000252 case ARM::VSTMSDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000253 case ARM::VLDMDDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000254 case ARM::VLDMDDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000255 case ARM::VSTMDDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000256 case ARM::VSTMDDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000257 return ARM_AM::db;
258
259 case ARM::LDMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000260 case ARM::LDMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000261 case ARM::STMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000262 case ARM::STMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000263 return ARM_AM::ib;
264 }
265
266 return ARM_AM::bad_am_submode;
267}
268
Bill Wendling2567eec2010-11-17 05:31:09 +0000269 } // end namespace ARM_AM
270} // end namespace llvm
271
Evan Cheng27934da2009-08-04 01:43:45 +0000272static bool isT2i32Load(unsigned Opc) {
273 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
274}
275
Evan Cheng45032f22009-07-09 23:11:34 +0000276static bool isi32Load(unsigned Opc) {
Jim Grosbach3e556122010-10-26 22:37:02 +0000277 return Opc == ARM::LDRi12 || isT2i32Load(Opc);
Evan Cheng27934da2009-08-04 01:43:45 +0000278}
279
280static bool isT2i32Store(unsigned Opc) {
281 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000282}
283
284static bool isi32Store(unsigned Opc) {
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000285 return Opc == ARM::STRi12 || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000286}
287
Evan Cheng92549222009-06-05 19:08:58 +0000288/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000289/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000290/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000291bool
Evan Cheng92549222009-06-05 19:08:58 +0000292ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000293 MachineBasicBlock::iterator MBBI,
294 int Offset, unsigned Base, bool BaseKill,
295 int Opcode, ARMCC::CondCodes Pred,
296 unsigned PredReg, unsigned Scratch, DebugLoc dl,
297 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000298 // Only a single register to load / store. Don't bother.
299 unsigned NumRegs = Regs.size();
300 if (NumRegs <= 1)
301 return false;
302
303 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Bob Wilson14805e22010-08-27 23:57:52 +0000304 // VFP and Thumb2 do not support IB or DA modes.
Bob Wilsond4bfd542010-08-27 23:18:17 +0000305 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Bob Wilson14805e22010-08-27 23:57:52 +0000306 bool haveIBAndDA = isNotVFP && !isThumb2;
307 if (Offset == 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000308 Mode = ARM_AM::ib;
Bob Wilson14805e22010-08-27 23:57:52 +0000309 else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000310 Mode = ARM_AM::da;
Bob Wilson14805e22010-08-27 23:57:52 +0000311 else if (Offset == -4 * (int)NumRegs && isNotVFP)
312 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Chenga8e29892007-01-19 07:51:42 +0000313 Mode = ARM_AM::db;
Bob Wilson14805e22010-08-27 23:57:52 +0000314 else if (Offset != 0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000315 // If starting offset isn't zero, insert a MI to materialize a new base.
316 // But only do so if it is cost effective, i.e. merging more than two
317 // loads / stores.
318 if (NumRegs <= 2)
319 return false;
320
321 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000322 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000323 // If it is a load, then just use one of the destination register to
324 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000325 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000326 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000327 // Use the scratch register to use as a new base.
328 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000329 if (NewBase == 0)
330 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000331 }
Evan Cheng86198642009-08-07 00:34:42 +0000332 int BaseOpc = !isThumb2
333 ? ARM::ADDri
334 : ((Base == ARM::SP) ? ARM::t2ADDrSPi : ARM::t2ADDri);
Evan Chenga8e29892007-01-19 07:51:42 +0000335 if (Offset < 0) {
Evan Cheng86198642009-08-07 00:34:42 +0000336 BaseOpc = !isThumb2
337 ? ARM::SUBri
338 : ((Base == ARM::SP) ? ARM::t2SUBrSPi : ARM::t2SUBri);
Evan Chenga8e29892007-01-19 07:51:42 +0000339 Offset = - Offset;
340 }
Evan Cheng45032f22009-07-09 23:11:34 +0000341 int ImmedOffset = isThumb2
342 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
343 if (ImmedOffset == -1)
344 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000345 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000346
Dale Johannesenb6728402009-02-13 02:25:56 +0000347 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000348 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000349 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000350 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000351 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000352 }
353
Bob Wilson8d95e0b2010-03-16 00:31:15 +0000354 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
355 Opcode == ARM::VLDRD);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000356 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000357 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode))
358 .addReg(Base, getKillRegState(BaseKill))
Bill Wendling73fe34a2010-11-16 01:16:36 +0000359 .addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000360 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000361 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
362 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000363
364 return true;
365}
366
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000367// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
368// success.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000369void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
370 MemOpQueue &memOps,
371 unsigned memOpsBegin, unsigned memOpsEnd,
372 unsigned insertAfter, int Offset,
373 unsigned Base, bool BaseKill,
374 int Opcode,
375 ARMCC::CondCodes Pred, unsigned PredReg,
376 unsigned Scratch,
377 DebugLoc dl,
378 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000379 // First calculate which of the registers should be killed by the merged
380 // instruction.
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000381 const unsigned insertPos = memOps[insertAfter].Position;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000382
383 SmallSet<unsigned, 4> UnavailRegs;
384 SmallSet<unsigned, 4> KilledRegs;
385 DenseMap<unsigned, unsigned> Killer;
386 for (unsigned i = 0; i < memOpsBegin; ++i) {
387 if (memOps[i].Position < insertPos && memOps[i].isKill) {
388 unsigned Reg = memOps[i].Reg;
389 if (memOps[i].Merged)
390 UnavailRegs.insert(Reg);
391 else {
392 KilledRegs.insert(Reg);
393 Killer[Reg] = i;
394 }
395 }
396 }
397 for (unsigned i = memOpsEnd, e = memOps.size(); i != e; ++i) {
398 if (memOps[i].Position < insertPos && memOps[i].isKill) {
399 unsigned Reg = memOps[i].Reg;
400 KilledRegs.insert(Reg);
401 Killer[Reg] = i;
402 }
403 }
404
405 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000406 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Chengd95ea2d2010-06-21 21:21:14 +0000407 unsigned Reg = memOps[i].Reg;
408 if (UnavailRegs.count(Reg))
409 // Register is killed before and it's not easy / possible to update the
410 // kill marker on already merged instructions. Abort.
411 return;
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000412
413 // If we are inserting the merged operation after an unmerged operation that
414 // uses the same register, make sure to transfer any kill flag.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000415 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000416 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000417 }
418
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000419 // Try to do the merge.
420 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmanfe601042010-06-22 15:08:57 +0000421 ++Loc;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000422 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000423 Pred, PredReg, Scratch, dl, Regs))
424 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000425
426 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000427 Merges.push_back(prior(Loc));
428 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000429 // Remove kill flags from any unmerged memops that come before insertPos.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000430 if (Regs[i-memOpsBegin].second) {
431 unsigned Reg = Regs[i-memOpsBegin].first;
432 if (KilledRegs.count(Reg)) {
433 unsigned j = Killer[Reg];
434 memOps[j].MBBI->getOperand(0).setIsKill(false);
Jakob Stoklund Olesen25362792010-08-30 21:52:40 +0000435 memOps[j].isKill = false;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000436 }
437 }
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000438 MBB.erase(memOps[i].MBBI);
439 memOps[i].Merged = true;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000440 }
441}
442
Evan Chenga90f3402007-03-06 21:59:20 +0000443/// MergeLDR_STR - Merge a number of load / store instructions into one or more
444/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000445void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000446ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000447 unsigned Base, int Opcode, unsigned Size,
448 ARMCC::CondCodes Pred, unsigned PredReg,
449 unsigned Scratch, MemOpQueue &MemOps,
450 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Bob Wilsond4bfd542010-08-27 23:18:17 +0000451 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000452 int Offset = MemOps[SIndex].Offset;
453 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000454 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000455 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000456 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000457 const MachineOperand &PMO = Loc->getOperand(0);
458 unsigned PReg = PMO.getReg();
459 unsigned PRegNum = PMO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000460 : getARMRegisterNumbering(PReg);
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000461 unsigned Count = 1;
Evan Cheng44bec522007-05-15 01:29:07 +0000462
Evan Chenga8e29892007-01-19 07:51:42 +0000463 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
464 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000465 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
466 unsigned Reg = MO.getReg();
467 unsigned RegNum = MO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000468 : getARMRegisterNumbering(Reg);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000469 // Register numbers must be in ascending order. For VFP, the registers
470 // must also be consecutive and there is a limit of 16 double-word
471 // registers per instruction.
Evan Cheng3f7aa792010-02-12 22:17:21 +0000472 if (Reg != ARM::SP &&
473 NewOffset == Offset + (int)Size &&
Bob Wilsond4bfd542010-08-27 23:18:17 +0000474 ((isNotVFP && RegNum > PRegNum)
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000475 || ((Size < 8 || Count < 16) && RegNum == PRegNum+1))) {
Evan Chenga8e29892007-01-19 07:51:42 +0000476 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000477 PRegNum = RegNum;
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000478 ++Count;
Evan Chenga8e29892007-01-19 07:51:42 +0000479 } else {
480 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000481 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
482 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000483 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
484 MemOps, Merges);
485 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000486 }
487
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000488 if (MemOps[i].Position > MemOps[insertAfter].Position)
489 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000490 }
491
Evan Chengfaa51072007-04-26 19:00:32 +0000492 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000493 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
494 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000495 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000496}
497
498static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000499 unsigned Bytes, unsigned Limit,
500 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000501 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000502 if (!MI)
503 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000504 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000505 MI->getOpcode() != ARM::t2SUBrSPi &&
506 MI->getOpcode() != ARM::t2SUBrSPi12 &&
507 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000508 MI->getOpcode() != ARM::SUBri)
509 return false;
510
511 // Make sure the offset fits in 8 bits.
Bob Wilson3d38e832010-08-27 21:44:35 +0000512 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng27934da2009-08-04 01:43:45 +0000513 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000514
Evan Cheng86198642009-08-07 00:34:42 +0000515 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000516 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000517 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000518 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000519 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000520 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000521}
522
523static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000524 unsigned Bytes, unsigned Limit,
525 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000526 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000527 if (!MI)
528 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000529 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000530 MI->getOpcode() != ARM::t2ADDrSPi &&
531 MI->getOpcode() != ARM::t2ADDrSPi12 &&
532 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000533 MI->getOpcode() != ARM::ADDri)
534 return false;
535
Bob Wilson3d38e832010-08-27 21:44:35 +0000536 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000537 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000538 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000539
Evan Cheng86198642009-08-07 00:34:42 +0000540 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000541 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000542 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000543 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000544 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000545 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000546}
547
548static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
549 switch (MI->getOpcode()) {
550 default: return 0;
Jim Grosbach3e556122010-10-26 22:37:02 +0000551 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000552 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000553 case ARM::t2LDRi8:
554 case ARM::t2LDRi12:
555 case ARM::t2STRi8:
556 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000557 case ARM::VLDRS:
558 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000559 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000560 case ARM::VLDRD:
561 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000562 return 8;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000563 case ARM::LDMIA:
564 case ARM::LDMDA:
565 case ARM::LDMDB:
566 case ARM::LDMIB:
567 case ARM::STMIA:
568 case ARM::STMDA:
569 case ARM::STMDB:
570 case ARM::STMIB:
571 case ARM::t2LDMIA:
572 case ARM::t2LDMDB:
573 case ARM::t2STMIA:
574 case ARM::t2STMDB:
575 case ARM::VLDMSIA:
576 case ARM::VLDMSDB:
577 case ARM::VSTMSIA:
578 case ARM::VSTMSDB:
Bob Wilson979927a2010-09-10 18:25:35 +0000579 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000580 case ARM::VLDMDIA:
581 case ARM::VLDMDDB:
582 case ARM::VSTMDIA:
583 case ARM::VSTMDDB:
Bob Wilson979927a2010-09-10 18:25:35 +0000584 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
Evan Chenga8e29892007-01-19 07:51:42 +0000585 }
586}
587
Bill Wendling73fe34a2010-11-16 01:16:36 +0000588static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
589 ARM_AM::AMSubMode Mode) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000590 switch (Opc) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000591 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling73fe34a2010-11-16 01:16:36 +0000592 case ARM::LDMIA:
593 case ARM::LDMDA:
594 case ARM::LDMDB:
595 case ARM::LDMIB:
596 switch (Mode) {
597 default: llvm_unreachable("Unhandled submode!");
598 case ARM_AM::ia: return ARM::LDMIA_UPD;
599 case ARM_AM::ib: return ARM::LDMIB_UPD;
600 case ARM_AM::da: return ARM::LDMDA_UPD;
601 case ARM_AM::db: return ARM::LDMDB_UPD;
602 }
603 break;
604 case ARM::STMIA:
605 case ARM::STMDA:
606 case ARM::STMDB:
607 case ARM::STMIB:
608 switch (Mode) {
609 default: llvm_unreachable("Unhandled submode!");
610 case ARM_AM::ia: return ARM::STMIA_UPD;
611 case ARM_AM::ib: return ARM::STMIB_UPD;
612 case ARM_AM::da: return ARM::STMDA_UPD;
613 case ARM_AM::db: return ARM::STMDB_UPD;
614 }
615 break;
616 case ARM::t2LDMIA:
617 case ARM::t2LDMDB:
618 switch (Mode) {
619 default: llvm_unreachable("Unhandled submode!");
620 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
621 case ARM_AM::db: return ARM::t2LDMDB_UPD;
622 }
623 break;
624 case ARM::t2STMIA:
625 case ARM::t2STMDB:
626 switch (Mode) {
627 default: llvm_unreachable("Unhandled submode!");
628 case ARM_AM::ia: return ARM::t2STMIA_UPD;
629 case ARM_AM::db: return ARM::t2STMDB_UPD;
630 }
631 break;
632 case ARM::VLDMSIA:
633 case ARM::VLDMSDB:
634 switch (Mode) {
635 default: llvm_unreachable("Unhandled submode!");
636 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
637 case ARM_AM::db: return ARM::VLDMSDB_UPD;
638 }
639 break;
640 case ARM::VLDMDIA:
641 case ARM::VLDMDDB:
642 switch (Mode) {
643 default: llvm_unreachable("Unhandled submode!");
644 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
645 case ARM_AM::db: return ARM::VLDMDDB_UPD;
646 }
647 break;
648 case ARM::VSTMSIA:
649 case ARM::VSTMSDB:
650 switch (Mode) {
651 default: llvm_unreachable("Unhandled submode!");
652 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
653 case ARM_AM::db: return ARM::VSTMSDB_UPD;
654 }
655 break;
656 case ARM::VSTMDIA:
657 case ARM::VSTMDDB:
658 switch (Mode) {
659 default: llvm_unreachable("Unhandled submode!");
660 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
661 case ARM_AM::db: return ARM::VSTMDDB_UPD;
662 }
663 break;
Bob Wilson815baeb2010-03-13 01:08:20 +0000664 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000665
Bob Wilson815baeb2010-03-13 01:08:20 +0000666 return 0;
667}
668
Evan Cheng45032f22009-07-09 23:11:34 +0000669/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000670/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000671///
672/// stmia rn, <ra, rb, rc>
673/// rn := rn + 4 * 3;
674/// =>
675/// stmia rn!, <ra, rb, rc>
676///
677/// rn := rn - 4 * 3;
678/// ldmia rn, <ra, rb, rc>
679/// =>
680/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000681bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
682 MachineBasicBlock::iterator MBBI,
683 bool &Advance,
684 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000685 MachineInstr *MI = MBBI;
686 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson815baeb2010-03-13 01:08:20 +0000687 bool BaseKill = MI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000688 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000689 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000690 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000691 int Opcode = MI->getOpcode();
Bob Wilson815baeb2010-03-13 01:08:20 +0000692 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000693
Bob Wilsond4bfd542010-08-27 23:18:17 +0000694 // Can't use an updating ld/st if the base register is also a dest
695 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000696 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilsond4bfd542010-08-27 23:18:17 +0000697 if (MI->getOperand(i).getReg() == Base)
698 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000699
700 bool DoMerge = false;
Bill Wendling2567eec2010-11-17 05:31:09 +0000701 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000702
Bob Wilson815baeb2010-03-13 01:08:20 +0000703 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000704 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
705 if (MBBI != BeginMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000706 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000707 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
708 --PrevMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000709 if (Mode == ARM_AM::ia &&
710 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
711 Mode = ARM_AM::db;
712 DoMerge = true;
713 } else if (Mode == ARM_AM::ib &&
714 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
715 Mode = ARM_AM::da;
716 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000717 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000718 if (DoMerge)
719 MBB.erase(PrevMBBI);
720 }
Evan Chenga8e29892007-01-19 07:51:42 +0000721
Bob Wilson815baeb2010-03-13 01:08:20 +0000722 // Try merging with the next instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000723 MachineBasicBlock::iterator EndMBBI = MBB.end();
724 if (!DoMerge && MBBI != EndMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000725 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000726 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
727 ++NextMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000728 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
729 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
730 DoMerge = true;
731 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
732 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
733 DoMerge = true;
Bob Wilson815baeb2010-03-13 01:08:20 +0000734 }
735 if (DoMerge) {
736 if (NextMBBI == I) {
737 Advance = true;
738 ++I;
739 }
740 MBB.erase(NextMBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000741 }
742 }
743
Bob Wilson815baeb2010-03-13 01:08:20 +0000744 if (!DoMerge)
745 return false;
746
Bill Wendling73fe34a2010-11-16 01:16:36 +0000747 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Bob Wilson815baeb2010-03-13 01:08:20 +0000748 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
749 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilsond4bfd542010-08-27 23:18:17 +0000750 .addReg(Base, getKillRegState(BaseKill))
Bob Wilsond4bfd542010-08-27 23:18:17 +0000751 .addImm(Pred).addReg(PredReg);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000752
Bob Wilson815baeb2010-03-13 01:08:20 +0000753 // Transfer the rest of operands.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000754 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson815baeb2010-03-13 01:08:20 +0000755 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000756
Bob Wilson815baeb2010-03-13 01:08:20 +0000757 // Transfer memoperands.
758 (*MIB).setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
759
760 MBB.erase(MBBI);
761 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000762}
763
Bill Wendling73fe34a2010-11-16 01:16:36 +0000764static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
765 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000766 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000767 case ARM::LDRi12:
768 return ARM::LDR_PRE;
769 case ARM::STRi12:
770 return ARM::STR_PRE;
771 case ARM::VLDRS:
772 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
773 case ARM::VLDRD:
774 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
775 case ARM::VSTRS:
776 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
777 case ARM::VSTRD:
778 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000779 case ARM::t2LDRi8:
780 case ARM::t2LDRi12:
781 return ARM::t2LDR_PRE;
782 case ARM::t2STRi8:
783 case ARM::t2STRi12:
784 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000785 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000786 }
787 return 0;
788}
789
Bill Wendling73fe34a2010-11-16 01:16:36 +0000790static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
791 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000792 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000793 case ARM::LDRi12:
794 return ARM::LDR_POST;
795 case ARM::STRi12:
796 return ARM::STR_POST;
797 case ARM::VLDRS:
798 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
799 case ARM::VLDRD:
800 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
801 case ARM::VSTRS:
802 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
803 case ARM::VSTRD:
804 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000805 case ARM::t2LDRi8:
806 case ARM::t2LDRi12:
807 return ARM::t2LDR_POST;
808 case ARM::t2STRi8:
809 case ARM::t2STRi12:
810 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000811 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000812 }
813 return 0;
814}
815
Evan Cheng45032f22009-07-09 23:11:34 +0000816/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000817/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000818bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
819 MachineBasicBlock::iterator MBBI,
820 const TargetInstrInfo *TII,
821 bool &Advance,
822 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000823 MachineInstr *MI = MBBI;
824 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000825 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000826 unsigned Bytes = getLSMultipleTransferSize(MI);
827 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000828 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000829 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
830 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000831 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
832 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach3e556122010-10-26 22:37:02 +0000833 if (MI->getOperand(2).getImm() != 0)
834 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000835 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000836 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000837
Jim Grosbache5165492009-11-09 00:11:35 +0000838 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000839 // Can't do the merge if the destination register is the same as the would-be
840 // writeback register.
841 if (isLd && MI->getOperand(0).getReg() == Base)
842 return false;
843
Evan Cheng0e1d3792007-07-05 07:18:20 +0000844 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000845 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000846 bool DoMerge = false;
847 ARM_AM::AddrOpc AddSub = ARM_AM::add;
848 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000849 // AM2 - 12 bits, thumb2 - 8 bits.
850 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsone4193b22010-03-12 22:50:09 +0000851
852 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000853 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
854 if (MBBI != BeginMBBI) {
Evan Chenga8e29892007-01-19 07:51:42 +0000855 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000856 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
857 --PrevMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000858 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000859 DoMerge = true;
860 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000861 } else if (!isAM5 &&
862 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000863 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000864 }
Bob Wilsone4193b22010-03-12 22:50:09 +0000865 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000866 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenga8e29892007-01-19 07:51:42 +0000867 MBB.erase(PrevMBBI);
Bob Wilsone4193b22010-03-12 22:50:09 +0000868 }
Evan Chenga8e29892007-01-19 07:51:42 +0000869 }
870
Bob Wilsone4193b22010-03-12 22:50:09 +0000871 // Try merging with the next instruction.
Jim Grosbach6335ac62010-06-08 22:53:32 +0000872 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbach3de755b2010-06-03 22:41:15 +0000873 if (!DoMerge && MBBI != EndMBBI) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000874 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000875 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
876 ++NextMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000877 if (!isAM5 &&
878 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000879 DoMerge = true;
880 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000881 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000882 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000883 }
Evan Chenge71bff72007-09-19 21:48:07 +0000884 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000885 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenge71bff72007-09-19 21:48:07 +0000886 if (NextMBBI == I) {
887 Advance = true;
888 ++I;
889 }
Evan Chenga8e29892007-01-19 07:51:42 +0000890 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000891 }
Evan Chenga8e29892007-01-19 07:51:42 +0000892 }
893
894 if (!DoMerge)
895 return false;
896
Evan Cheng9e7a3122009-08-04 21:12:13 +0000897 unsigned Offset = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000898 if (isAM2)
Evan Cheng9e7a3122009-08-04 21:12:13 +0000899 Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000900 else if (!isAM5)
Evan Cheng9e7a3122009-08-04 21:12:13 +0000901 Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Bob Wilson3943ac32010-03-13 00:43:32 +0000902
903 if (isAM5) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000904 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilsond4bfd542010-08-27 23:18:17 +0000905 // (There are no base-updating versions of VLDR/VSTR instructions, but the
906 // updating load/store-multiple instructions can be used with only one
907 // register.)
Bob Wilson3943ac32010-03-13 00:43:32 +0000908 MachineOperand &MO = MI->getOperand(0);
909 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson815baeb2010-03-13 01:08:20 +0000910 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson3943ac32010-03-13 00:43:32 +0000911 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson3943ac32010-03-13 00:43:32 +0000912 .addImm(Pred).addReg(PredReg)
Bob Wilson3943ac32010-03-13 00:43:32 +0000913 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
914 getKillRegState(MO.isKill())));
915 } else if (isLd) {
916 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000917 // LDR_PRE, LDR_POST,
918 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
919 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000920 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000921 else
Evan Cheng27934da2009-08-04 01:43:45 +0000922 // t2LDR_PRE, t2LDR_POST
923 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
924 .addReg(Base, RegState::Define)
925 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
926 } else {
927 MachineOperand &MO = MI->getOperand(0);
Bob Wilson3943ac32010-03-13 00:43:32 +0000928 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000929 // STR_PRE, STR_POST
930 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
931 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
932 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
933 else
934 // t2STR_PRE, t2STR_POST
935 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
936 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
937 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000938 }
939 MBB.erase(MBBI);
940
941 return true;
942}
943
Evan Chengcc1c4272007-03-06 18:02:41 +0000944/// isMemoryOp - Returns true if instruction is a memory operations (that this
945/// pass is capable of operating on).
Evan Cheng45032f22009-07-09 23:11:34 +0000946static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000947 // When no memory operands are present, conservatively assume unaligned,
948 // volatile, unfoldable.
949 if (!MI->hasOneMemOperand())
950 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000951
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000952 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000953
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000954 // Don't touch volatile memory accesses - we may be changing their order.
955 if (MMO->isVolatile())
956 return false;
957
958 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
959 // not.
960 if (MMO->getAlignment() < 4)
961 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000962
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000963 // str <undef> could probably be eliminated entirely, but for now we just want
964 // to avoid making a mess of it.
965 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
966 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
967 MI->getOperand(0).isUndef())
968 return false;
969
Bob Wilsonbbf39b02010-03-04 21:04:38 +0000970 // Likewise don't mess with references to undefined addresses.
971 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
972 MI->getOperand(1).isUndef())
973 return false;
974
Evan Chengcc1c4272007-03-06 18:02:41 +0000975 int Opcode = MI->getOpcode();
976 switch (Opcode) {
977 default: break;
Jim Grosbache5165492009-11-09 00:11:35 +0000978 case ARM::VLDRS:
979 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000980 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000981 case ARM::VLDRD:
982 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000983 return MI->getOperand(1).isReg();
Jim Grosbach3e556122010-10-26 22:37:02 +0000984 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000985 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000986 case ARM::t2LDRi8:
987 case ARM::t2LDRi12:
988 case ARM::t2STRi8:
989 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +0000990 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000991 }
992 return false;
993}
994
Evan Cheng11788fd2007-03-08 02:55:08 +0000995/// AdvanceRS - Advance register scavenger to just before the earliest memory
996/// op that is being merged.
997void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
998 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
999 unsigned Position = MemOps[0].Position;
1000 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
1001 if (MemOps[i].Position < Position) {
1002 Position = MemOps[i].Position;
1003 Loc = MemOps[i].MBBI;
1004 }
1005 }
1006
1007 if (Loc != MBB.begin())
1008 RS->forward(prior(Loc));
1009}
1010
Evan Chenge7d6df72009-06-13 09:12:55 +00001011static int getMemoryOpOffset(const MachineInstr *MI) {
1012 int Opcode = MI->getOpcode();
Evan Cheng358dec52009-06-15 08:28:29 +00001013 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001014 unsigned NumOperands = MI->getDesc().getNumOperands();
1015 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +00001016
1017 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
1018 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
Jim Grosbach3e556122010-10-26 22:37:02 +00001019 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001020 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
Evan Cheng45032f22009-07-09 23:11:34 +00001021 return OffField;
1022
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001023 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
1024 : ARM_AM::getAM5Offset(OffField) * 4;
1025 if (isAM3) {
Evan Cheng358dec52009-06-15 08:28:29 +00001026 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
1027 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +00001028 } else {
1029 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
1030 Offset = -Offset;
1031 }
1032 return Offset;
1033}
1034
Evan Cheng358dec52009-06-15 08:28:29 +00001035static void InsertLDR_STR(MachineBasicBlock &MBB,
1036 MachineBasicBlock::iterator &MBBI,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001037 int Offset, bool isDef,
Evan Cheng358dec52009-06-15 08:28:29 +00001038 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001039 unsigned Reg, bool RegDeadKill, bool RegUndef,
1040 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001041 bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +00001042 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001043 const TargetInstrInfo *TII, bool isT2) {
Evan Chenge298ab22009-09-27 09:46:04 +00001044 if (isDef) {
1045 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1046 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +00001047 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +00001048 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001049 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1050 } else {
1051 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1052 TII->get(NewOpc))
1053 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1054 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001055 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1056 }
Evan Cheng358dec52009-06-15 08:28:29 +00001057}
1058
1059bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1060 MachineBasicBlock::iterator &MBBI) {
1061 MachineInstr *MI = &*MBBI;
1062 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +00001063 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
1064 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng358dec52009-06-15 08:28:29 +00001065 unsigned EvenReg = MI->getOperand(0).getReg();
1066 unsigned OddReg = MI->getOperand(1).getReg();
1067 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1068 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
1069 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
1070 return false;
1071
Evan Chengd95ea2d2010-06-21 21:21:14 +00001072 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenge298ab22009-09-27 09:46:04 +00001073 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1074 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +00001075 bool EvenDeadKill = isLd ?
1076 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001077 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +00001078 bool OddDeadKill = isLd ?
1079 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001080 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001081 const MachineOperand &BaseOp = MI->getOperand(2);
1082 unsigned BaseReg = BaseOp.getReg();
1083 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001084 bool BaseUndef = BaseOp.isUndef();
Evan Chenge298ab22009-09-27 09:46:04 +00001085 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1086 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001087 int OffImm = getMemoryOpOffset(MI);
1088 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001089 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +00001090
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001091 if (OddRegNum > EvenRegNum && OffImm == 0) {
Evan Cheng358dec52009-06-15 08:28:29 +00001092 // Ascending register numbers and no offset. It's safe to change it to a
1093 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +00001094 unsigned NewOpc = (isLd)
Bill Wendling73fe34a2010-11-16 01:16:36 +00001095 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1096 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
Evan Chengf9f1da12009-06-18 02:04:01 +00001097 if (isLd) {
1098 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1099 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001100 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +00001101 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +00001102 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +00001103 ++NumLDRD2LDM;
1104 } else {
1105 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1106 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001107 .addImm(Pred).addReg(PredReg)
Evan Chenge298ab22009-09-27 09:46:04 +00001108 .addReg(EvenReg,
1109 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1110 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +00001111 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +00001112 ++NumSTRD2STM;
1113 }
Evan Chengd95ea2d2010-06-21 21:21:14 +00001114 NewBBI = llvm::prior(MBBI);
Evan Cheng358dec52009-06-15 08:28:29 +00001115 } else {
1116 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +00001117 unsigned NewOpc = (isLd)
Jim Grosbach3e556122010-10-26 22:37:02 +00001118 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001119 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Evan Cheng358dec52009-06-15 08:28:29 +00001120 DebugLoc dl = MBBI->getDebugLoc();
1121 // If this is a load and base register is killed, it may have been
1122 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +00001123 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +00001124 (BaseKill || OffKill) &&
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001125 (TRI->regsOverlap(EvenReg, BaseReg))) {
1126 assert(!TRI->regsOverlap(OddReg, BaseReg));
Evan Chenge298ab22009-09-27 09:46:04 +00001127 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
1128 OddReg, OddDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001129 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001130 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001131 NewBBI = llvm::prior(MBBI);
Evan Chenge298ab22009-09-27 09:46:04 +00001132 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1133 EvenReg, EvenDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001134 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001135 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001136 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001137 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach18f30e62010-06-02 21:53:11 +00001138 // If the two source operands are the same, the kill marker is
1139 // probably on the first one. e.g.
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001140 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1141 EvenDeadKill = false;
1142 OddDeadKill = true;
1143 }
Evan Cheng974fe5d2009-06-19 01:59:04 +00001144 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001145 EvenReg, EvenDeadKill, EvenUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001146 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001147 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001148 NewBBI = llvm::prior(MBBI);
Evan Cheng974fe5d2009-06-19 01:59:04 +00001149 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001150 OddReg, OddDeadKill, OddUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001151 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001152 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001153 }
Evan Chengf9f1da12009-06-18 02:04:01 +00001154 if (isLd)
1155 ++NumLDRD2LDR;
1156 else
1157 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +00001158 }
1159
Evan Cheng358dec52009-06-15 08:28:29 +00001160 MBB.erase(MI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001161 MBBI = NewBBI;
1162 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001163 }
1164 return false;
1165}
1166
Evan Chenga8e29892007-01-19 07:51:42 +00001167/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1168/// ops of the same base and incrementing offset into LDM / STM ops.
1169bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1170 unsigned NumMerges = 0;
1171 unsigned NumMemOps = 0;
1172 MemOpQueue MemOps;
1173 unsigned CurrBase = 0;
1174 int CurrOpc = -1;
1175 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +00001176 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001177 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001178 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +00001179 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +00001180
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001181 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001182 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1183 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +00001184 if (FixInvalidRegPairOp(MBB, MBBI))
1185 continue;
1186
Evan Chenga8e29892007-01-19 07:51:42 +00001187 bool Advance = false;
1188 bool TryMerge = false;
1189 bool Clobber = false;
1190
Evan Chengcc1c4272007-03-06 18:02:41 +00001191 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001192 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001193 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +00001194 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001195 const MachineOperand &MO = MBBI->getOperand(0);
1196 unsigned Reg = MO.getReg();
1197 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Chenga8e29892007-01-19 07:51:42 +00001198 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +00001199 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001200 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001201 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001202 // Watch out for:
1203 // r4 := ldr [r5]
1204 // r5 := ldr [r5, #4]
1205 // r6 := ldr [r5, #8]
1206 //
1207 // The second ldr has effectively broken the chain even though it
1208 // looks like the later ldr(s) use the same base register. Try to
1209 // merge the ldr's so far, including this one. But don't try to
1210 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +00001211 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001212 if (CurrBase == 0 && !Clobber) {
1213 // Start of a new chain.
1214 CurrBase = Base;
1215 CurrOpc = Opcode;
1216 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +00001217 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001218 CurrPredReg = PredReg;
Evan Chengd95ea2d2010-06-21 21:21:14 +00001219 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001220 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001221 Advance = true;
1222 } else {
1223 if (Clobber) {
1224 TryMerge = true;
1225 Advance = true;
1226 }
1227
Evan Cheng44bec522007-05-15 01:29:07 +00001228 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +00001229 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +00001230 // Continue adding to the queue.
1231 if (Offset > MemOps.back().Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001232 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1233 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001234 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001235 Advance = true;
1236 } else {
1237 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1238 I != E; ++I) {
1239 if (Offset < I->Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001240 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1241 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001242 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001243 Advance = true;
1244 break;
1245 } else if (Offset == I->Offset) {
1246 // Collision! This can't be merged!
1247 break;
1248 }
1249 }
1250 }
1251 }
1252 }
1253 }
1254
Jim Grosbachdb03adb2010-06-09 22:21:24 +00001255 if (MBBI->isDebugValue()) {
1256 ++MBBI;
1257 if (MBBI == E)
1258 // Reach the end of the block, try merging the memory instructions.
1259 TryMerge = true;
1260 } else if (Advance) {
Evan Chenga8e29892007-01-19 07:51:42 +00001261 ++Position;
1262 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001263 if (MBBI == E)
1264 // Reach the end of the block, try merging the memory instructions.
1265 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001266 } else
1267 TryMerge = true;
1268
1269 if (TryMerge) {
1270 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001271 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001272 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001273 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001274 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001275 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001276 // Process the load / store instructions.
1277 RS->forward(prior(MBBI));
1278
1279 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001280 Merges.clear();
1281 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1282 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001283
Evan Chenga8e29892007-01-19 07:51:42 +00001284 // Try folding preceeding/trailing base inc/dec into the generated
1285 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001286 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001287 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001288 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001289 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001290
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001291 // Try folding preceeding/trailing base inc/dec into those load/store
1292 // that were not merged to form LDM/STM ops.
1293 for (unsigned i = 0; i != NumMemOps; ++i)
1294 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001295 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001296 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001297
Jim Grosbach764ab522009-08-11 15:33:49 +00001298 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001299 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001300 } else if (NumMemOps == 1) {
1301 // Try folding preceeding/trailing base inc/dec into the single
1302 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001303 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001304 ++NumMerges;
1305 RS->forward(prior(MBBI));
1306 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001307 }
Evan Chenga8e29892007-01-19 07:51:42 +00001308
1309 CurrBase = 0;
1310 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001311 CurrSize = 0;
1312 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001313 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001314 if (NumMemOps) {
1315 MemOps.clear();
1316 NumMemOps = 0;
1317 }
1318
1319 // If iterator hasn't been advanced and this is not a memory op, skip it.
1320 // It can't start a new chain anyway.
1321 if (!Advance && !isMemOp && MBBI != E) {
1322 ++Position;
1323 ++MBBI;
1324 }
1325 }
1326 }
1327 return NumMerges > 0;
1328}
1329
Evan Chenge7d6df72009-06-13 09:12:55 +00001330namespace {
1331 struct OffsetCompare {
1332 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1333 int LOffset = getMemoryOpOffset(LHS);
1334 int ROffset = getMemoryOpOffset(RHS);
1335 assert(LHS == RHS || LOffset != ROffset);
1336 return LOffset > ROffset;
1337 }
1338 };
1339}
1340
Bob Wilsonc88d0722010-03-20 22:20:40 +00001341/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
1342/// ("bx lr" and "mov pc, lr") into the preceeding stack restore so it
1343/// directly restore the value of LR into pc.
1344/// ldmfd sp!, {..., lr}
Evan Chenga8e29892007-01-19 07:51:42 +00001345/// bx lr
Bob Wilsonc88d0722010-03-20 22:20:40 +00001346/// or
1347/// ldmfd sp!, {..., lr}
1348/// mov pc, lr
Evan Chenga8e29892007-01-19 07:51:42 +00001349/// =>
Bob Wilsonc88d0722010-03-20 22:20:40 +00001350/// ldmfd sp!, {..., pc}
Evan Chenga8e29892007-01-19 07:51:42 +00001351bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1352 if (MBB.empty()) return false;
1353
1354 MachineBasicBlock::iterator MBBI = prior(MBB.end());
Evan Cheng45032f22009-07-09 23:11:34 +00001355 if (MBBI != MBB.begin() &&
Bob Wilsonc88d0722010-03-20 22:20:40 +00001356 (MBBI->getOpcode() == ARM::BX_RET ||
1357 MBBI->getOpcode() == ARM::tBX_RET ||
1358 MBBI->getOpcode() == ARM::MOVPCLR)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001359 MachineInstr *PrevMI = prior(MBBI);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001360 unsigned Opcode = PrevMI->getOpcode();
1361 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1362 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1363 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Chenga8e29892007-01-19 07:51:42 +00001364 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001365 if (MO.getReg() != ARM::LR)
1366 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001367 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1368 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1369 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng27934da2009-08-04 01:43:45 +00001370 PrevMI->setDesc(TII->get(NewOpc));
1371 MO.setReg(ARM::PC);
Evan Chengb179b462010-10-22 21:29:58 +00001372 PrevMI->copyImplicitOps(&*MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +00001373 MBB.erase(MBBI);
1374 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001375 }
1376 }
1377 return false;
1378}
1379
1380bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001381 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001382 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001383 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001384 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001385 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001386 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001387
Evan Chenga8e29892007-01-19 07:51:42 +00001388 bool Modified = false;
1389 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1390 ++MFI) {
1391 MachineBasicBlock &MBB = *MFI;
1392 Modified |= LoadStoreMultipleOpti(MBB);
Bob Wilson6819dbb2011-01-06 19:24:41 +00001393 if (TM.getSubtarget<ARMSubtarget>().hasV5TOps())
1394 Modified |= MergeReturnIntoLDM(MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001395 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001396
1397 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001398 return Modified;
1399}
Evan Chenge7d6df72009-06-13 09:12:55 +00001400
1401
1402/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1403/// load / stores from consecutive locations close to make it more
1404/// likely they will be combined later.
1405
1406namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001407 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001408 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +00001409 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Chenge7d6df72009-06-13 09:12:55 +00001410
Evan Cheng358dec52009-06-15 08:28:29 +00001411 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001412 const TargetInstrInfo *TII;
1413 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001414 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001415 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001416 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001417
1418 virtual bool runOnMachineFunction(MachineFunction &Fn);
1419
1420 virtual const char *getPassName() const {
1421 return "ARM pre- register allocation load / store optimization pass";
1422 }
1423
1424 private:
Evan Chengd780f352009-06-15 20:54:56 +00001425 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1426 unsigned &NewOpc, unsigned &EvenReg,
1427 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001428 int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001429 unsigned &PredReg, ARMCC::CondCodes &Pred,
1430 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001431 bool RescheduleOps(MachineBasicBlock *MBB,
1432 SmallVector<MachineInstr*, 4> &Ops,
1433 unsigned Base, bool isLd,
1434 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1435 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1436 };
1437 char ARMPreAllocLoadStoreOpt::ID = 0;
1438}
1439
1440bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001441 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001442 TII = Fn.getTarget().getInstrInfo();
1443 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001444 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001445 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001446 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001447
1448 bool Modified = false;
1449 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1450 ++MFI)
1451 Modified |= RescheduleLoadStoreInstrs(MFI);
1452
1453 return Modified;
1454}
1455
Evan Chengae69a2a2009-06-19 23:17:27 +00001456static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1457 MachineBasicBlock::iterator I,
1458 MachineBasicBlock::iterator E,
1459 SmallPtrSet<MachineInstr*, 4> &MemOps,
1460 SmallSet<unsigned, 4> &MemRegs,
1461 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001462 // Are there stores / loads / calls between them?
1463 // FIXME: This is overly conservative. We should make use of alias information
1464 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001465 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001466 while (++I != E) {
Jim Grosbach958e4e12010-06-04 01:23:30 +00001467 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengae69a2a2009-06-19 23:17:27 +00001468 continue;
Evan Chenge7d6df72009-06-13 09:12:55 +00001469 const TargetInstrDesc &TID = I->getDesc();
1470 if (TID.isCall() || TID.isTerminator() || TID.hasUnmodeledSideEffects())
1471 return false;
1472 if (isLd && TID.mayStore())
1473 return false;
1474 if (!isLd) {
1475 if (TID.mayLoad())
1476 return false;
1477 // It's not safe to move the first 'str' down.
1478 // str r1, [r0]
1479 // strh r5, [r0]
1480 // str r4, [r0, #+4]
Evan Chengae69a2a2009-06-19 23:17:27 +00001481 if (TID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001482 return false;
1483 }
1484 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1485 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001486 if (!MO.isReg())
1487 continue;
1488 unsigned Reg = MO.getReg();
1489 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001490 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001491 if (Reg != Base && !MemRegs.count(Reg))
1492 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001493 }
1494 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001495
1496 // Estimate register pressure increase due to the transformation.
1497 if (MemRegs.size() <= 4)
1498 // Ok if we are moving small number of instructions.
1499 return true;
1500 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001501}
1502
Evan Chengd780f352009-06-15 20:54:56 +00001503bool
1504ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1505 DebugLoc &dl,
1506 unsigned &NewOpc, unsigned &EvenReg,
1507 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001508 int &Offset, unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001509 ARMCC::CondCodes &Pred,
1510 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001511 // Make sure we're allowed to generate LDRD/STRD.
1512 if (!STI->hasV5TEOps())
1513 return false;
1514
Jim Grosbache5165492009-11-09 00:11:35 +00001515 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001516 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001517 unsigned Opcode = Op0->getOpcode();
Jim Grosbach3e556122010-10-26 22:37:02 +00001518 if (Opcode == ARM::LDRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001519 NewOpc = ARM::LDRD;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001520 else if (Opcode == ARM::STRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001521 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001522 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1523 NewOpc = ARM::t2LDRDi8;
1524 Scale = 4;
1525 isT2 = true;
1526 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1527 NewOpc = ARM::t2STRDi8;
1528 Scale = 4;
1529 isT2 = true;
1530 } else
1531 return false;
1532
Jim Grosbach0eb7d062010-10-26 19:34:41 +00001533 // Make sure the base address satisfies i64 ld / st alignment requirement.
Evan Chengd780f352009-06-15 20:54:56 +00001534 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001535 !(*Op0->memoperands_begin())->getValue() ||
1536 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001537 return false;
1538
Dan Gohmanc76909a2009-09-25 20:36:54 +00001539 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohmanae541aa2010-04-15 04:33:49 +00001540 const Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001541 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001542 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengeef490f2009-09-25 21:44:53 +00001543 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001544 if (Align < ReqAlign)
1545 return false;
1546
1547 // Then make sure the immediate offset fits.
1548 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001549 if (isT2) {
1550 if (OffImm < 0) {
1551 if (OffImm < -255)
1552 // Can't fall back to t2LDRi8 / t2STRi8.
1553 return false;
1554 } else {
1555 int Limit = (1 << 8) * Scale;
1556 if (OffImm >= Limit || (OffImm & (Scale-1)))
1557 return false;
1558 }
Evan Chengeef490f2009-09-25 21:44:53 +00001559 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001560 } else {
1561 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1562 if (OffImm < 0) {
1563 AddSub = ARM_AM::sub;
1564 OffImm = - OffImm;
1565 }
1566 int Limit = (1 << 8) * Scale;
1567 if (OffImm >= Limit || (OffImm & (Scale-1)))
1568 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001569 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001570 }
Evan Chengd780f352009-06-15 20:54:56 +00001571 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001572 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001573 if (EvenReg == OddReg)
1574 return false;
1575 BaseReg = Op0->getOperand(1).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001576 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001577 dl = Op0->getDebugLoc();
1578 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001579}
1580
Evan Chenge7d6df72009-06-13 09:12:55 +00001581bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1582 SmallVector<MachineInstr*, 4> &Ops,
1583 unsigned Base, bool isLd,
1584 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1585 bool RetVal = false;
1586
1587 // Sort by offset (in reverse order).
1588 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1589
1590 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbachd089a7a2010-06-04 00:15:00 +00001591 // last and check for the following:
Evan Chenge7d6df72009-06-13 09:12:55 +00001592 // 1. Any def of base.
1593 // 2. Any gaps.
1594 while (Ops.size() > 1) {
1595 unsigned FirstLoc = ~0U;
1596 unsigned LastLoc = 0;
1597 MachineInstr *FirstOp = 0;
1598 MachineInstr *LastOp = 0;
1599 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001600 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001601 unsigned LastBytes = 0;
1602 unsigned NumMove = 0;
1603 for (int i = Ops.size() - 1; i >= 0; --i) {
1604 MachineInstr *Op = Ops[i];
1605 unsigned Loc = MI2LocMap[Op];
1606 if (Loc <= FirstLoc) {
1607 FirstLoc = Loc;
1608 FirstOp = Op;
1609 }
1610 if (Loc >= LastLoc) {
1611 LastLoc = Loc;
1612 LastOp = Op;
1613 }
1614
Evan Chengf9f1da12009-06-18 02:04:01 +00001615 unsigned Opcode = Op->getOpcode();
1616 if (LastOpcode && Opcode != LastOpcode)
1617 break;
1618
Evan Chenge7d6df72009-06-13 09:12:55 +00001619 int Offset = getMemoryOpOffset(Op);
1620 unsigned Bytes = getLSMultipleTransferSize(Op);
1621 if (LastBytes) {
1622 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1623 break;
1624 }
1625 LastOffset = Offset;
1626 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001627 LastOpcode = Opcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001628 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001629 break;
1630 }
1631
1632 if (NumMove <= 1)
1633 Ops.pop_back();
1634 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001635 SmallPtrSet<MachineInstr*, 4> MemOps;
1636 SmallSet<unsigned, 4> MemRegs;
1637 for (int i = NumMove-1; i >= 0; --i) {
1638 MemOps.insert(Ops[i]);
1639 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1640 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001641
1642 // Be conservative, if the instructions are too far apart, don't
1643 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001644 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001645 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001646 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1647 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001648 if (!DoMove) {
1649 for (unsigned i = 0; i != NumMove; ++i)
1650 Ops.pop_back();
1651 } else {
1652 // This is the new location for the loads / stores.
1653 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbach400c95f2010-06-15 00:41:09 +00001654 while (InsertPos != MBB->end()
1655 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Chenge7d6df72009-06-13 09:12:55 +00001656 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001657
1658 // If we are moving a pair of loads / stores, see if it makes sense
1659 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001660 MachineInstr *Op0 = Ops.back();
1661 MachineInstr *Op1 = Ops[Ops.size()-2];
1662 unsigned EvenReg = 0, OddReg = 0;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001663 unsigned BaseReg = 0, PredReg = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001664 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001665 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001666 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001667 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001668 DebugLoc dl;
1669 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001670 EvenReg, OddReg, BaseReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001671 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001672 Ops.pop_back();
1673 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001674
Evan Chengd780f352009-06-15 20:54:56 +00001675 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001676 if (isLd) {
Evan Chengeef490f2009-09-25 21:44:53 +00001677 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1678 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001679 .addReg(EvenReg, RegState::Define)
1680 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001681 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001682 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach3e556122010-10-26 22:37:02 +00001683 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001684 // always by reg0 since we're transforming LDRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001685 if (!isT2)
Jim Grosbach3e556122010-10-26 22:37:02 +00001686 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001687 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001688 ++NumLDRDFormed;
1689 } else {
Evan Chengeef490f2009-09-25 21:44:53 +00001690 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1691 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001692 .addReg(EvenReg)
1693 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001694 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001695 // FIXME: We're converting from LDRi12 to an insn that still
1696 // uses addrmode2, so we need an explicit offset reg. It should
1697 // always by reg0 since we're transforming STRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001698 if (!isT2)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001699 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001700 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001701 ++NumSTRDFormed;
1702 }
1703 MBB->erase(Op0);
1704 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001705
1706 // Add register allocation hints to form register pairs.
1707 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1708 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001709 } else {
1710 for (unsigned i = 0; i != NumMove; ++i) {
1711 MachineInstr *Op = Ops.back();
1712 Ops.pop_back();
1713 MBB->splice(InsertPos, MBB, Op);
1714 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001715 }
1716
1717 NumLdStMoved += NumMove;
1718 RetVal = true;
1719 }
1720 }
1721 }
1722
1723 return RetVal;
1724}
1725
1726bool
1727ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1728 bool RetVal = false;
1729
1730 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1731 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1732 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1733 SmallVector<unsigned, 4> LdBases;
1734 SmallVector<unsigned, 4> StBases;
1735
1736 unsigned Loc = 0;
1737 MachineBasicBlock::iterator MBBI = MBB->begin();
1738 MachineBasicBlock::iterator E = MBB->end();
1739 while (MBBI != E) {
1740 for (; MBBI != E; ++MBBI) {
1741 MachineInstr *MI = MBBI;
1742 const TargetInstrDesc &TID = MI->getDesc();
1743 if (TID.isCall() || TID.isTerminator()) {
1744 // Stop at barriers.
1745 ++MBBI;
1746 break;
1747 }
1748
Jim Grosbach958e4e12010-06-04 01:23:30 +00001749 if (!MI->isDebugValue())
1750 MI2LocMap[MI] = ++Loc;
1751
Evan Chenge7d6df72009-06-13 09:12:55 +00001752 if (!isMemoryOp(MI))
1753 continue;
1754 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001755 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001756 continue;
1757
Evan Chengeef490f2009-09-25 21:44:53 +00001758 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001759 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001760 unsigned Base = MI->getOperand(1).getReg();
1761 int Offset = getMemoryOpOffset(MI);
1762
1763 bool StopHere = false;
1764 if (isLd) {
1765 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1766 Base2LdsMap.find(Base);
1767 if (BI != Base2LdsMap.end()) {
1768 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1769 if (Offset == getMemoryOpOffset(BI->second[i])) {
1770 StopHere = true;
1771 break;
1772 }
1773 }
1774 if (!StopHere)
1775 BI->second.push_back(MI);
1776 } else {
1777 SmallVector<MachineInstr*, 4> MIs;
1778 MIs.push_back(MI);
1779 Base2LdsMap[Base] = MIs;
1780 LdBases.push_back(Base);
1781 }
1782 } else {
1783 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1784 Base2StsMap.find(Base);
1785 if (BI != Base2StsMap.end()) {
1786 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1787 if (Offset == getMemoryOpOffset(BI->second[i])) {
1788 StopHere = true;
1789 break;
1790 }
1791 }
1792 if (!StopHere)
1793 BI->second.push_back(MI);
1794 } else {
1795 SmallVector<MachineInstr*, 4> MIs;
1796 MIs.push_back(MI);
1797 Base2StsMap[Base] = MIs;
1798 StBases.push_back(Base);
1799 }
1800 }
1801
1802 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001803 // Found a duplicate (a base+offset combination that's seen earlier).
1804 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001805 --Loc;
1806 break;
1807 }
1808 }
1809
1810 // Re-schedule loads.
1811 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1812 unsigned Base = LdBases[i];
1813 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1814 if (Lds.size() > 1)
1815 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1816 }
1817
1818 // Re-schedule stores.
1819 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1820 unsigned Base = StBases[i];
1821 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1822 if (Sts.size() > 1)
1823 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1824 }
1825
1826 if (MBBI != E) {
1827 Base2LdsMap.clear();
1828 Base2StsMap.clear();
1829 LdBases.clear();
1830 StBases.clear();
1831 }
1832 }
1833
1834 return RetVal;
1835}
1836
1837
1838/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1839/// optimization pass.
1840FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1841 if (PreAlloc)
1842 return new ARMPreAllocLoadStoreOpt();
1843 return new ARMLoadStoreOpt();
1844}