Arnold Schwaighofer | a70fe79 | 2007-10-12 21:53:12 +0000 | [diff] [blame] | 1 | //===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===// |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 081ce94 | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the interfaces that X86 uses to lower LLVM code into a |
| 11 | // selection DAG. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #include "X86.h" |
| 16 | #include "X86InstrBuilder.h" |
| 17 | #include "X86ISelLowering.h" |
| 18 | #include "X86MachineFunctionInfo.h" |
| 19 | #include "X86TargetMachine.h" |
| 20 | #include "llvm/CallingConv.h" |
| 21 | #include "llvm/Constants.h" |
| 22 | #include "llvm/DerivedTypes.h" |
| 23 | #include "llvm/GlobalVariable.h" |
| 24 | #include "llvm/Function.h" |
| 25 | #include "llvm/Intrinsics.h" |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 26 | #include "llvm/ADT/BitVector.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 27 | #include "llvm/ADT/VectorExtras.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/CallingConvLower.h" |
| 29 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 30 | #include "llvm/CodeGen/MachineFunction.h" |
| 31 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Evan Cheng | 2e28d62 | 2008-02-02 04:07:54 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/MachineModuleInfo.h" |
Chris Lattner | 1b98919 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 34 | #include "llvm/CodeGen/PseudoSourceValue.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 35 | #include "llvm/CodeGen/SelectionDAG.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 36 | #include "llvm/Support/MathExtras.h" |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 37 | #include "llvm/Support/Debug.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 38 | #include "llvm/Target/TargetOptions.h" |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 39 | #include "llvm/ADT/SmallSet.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 40 | #include "llvm/ADT/StringExtras.h" |
Mon P Wang | 1f29232 | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 41 | #include "llvm/Support/CommandLine.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 42 | using namespace llvm; |
| 43 | |
Mon P Wang | 1f29232 | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 44 | static cl::opt<bool> |
Mon P Wang | ba7e48e | 2008-11-24 02:10:43 +0000 | [diff] [blame] | 45 | DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX")); |
Mon P Wang | 1f29232 | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 46 | |
Evan Cheng | 2aea0b4 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 47 | // Forward declarations. |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 48 | static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG, DebugLoc dl); |
Evan Cheng | 2aea0b4 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 49 | |
Dan Gohman | b41dfba | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 50 | X86TargetLowering::X86TargetLowering(X86TargetMachine &TM) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 51 | : TargetLowering(TM) { |
| 52 | Subtarget = &TM.getSubtarget<X86Subtarget>(); |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 53 | X86ScalarSSEf64 = Subtarget->hasSSE2(); |
| 54 | X86ScalarSSEf32 = Subtarget->hasSSE1(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 55 | X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP; |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 56 | |
Chris Lattner | dec9cb5 | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 57 | bool Fast = false; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 58 | |
| 59 | RegInfo = TM.getRegisterInfo(); |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 60 | TD = getTargetData(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 61 | |
| 62 | // Set up the TargetLowering object. |
| 63 | |
| 64 | // X86 is weird, it always uses i8 for shift amounts and setcc results. |
| 65 | setShiftAmountType(MVT::i8); |
Duncan Sands | 8cf4a82 | 2008-11-23 15:47:28 +0000 | [diff] [blame] | 66 | setBooleanContents(ZeroOrOneBooleanContent); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 67 | setSchedulingPreference(SchedulingForRegPressure); |
| 68 | setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0 |
| 69 | setStackPointerRegisterToSaveRestore(X86StackPtr); |
| 70 | |
| 71 | if (Subtarget->isTargetDarwin()) { |
| 72 | // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp. |
| 73 | setUseUnderscoreSetJmp(false); |
| 74 | setUseUnderscoreLongJmp(false); |
| 75 | } else if (Subtarget->isTargetMingw()) { |
| 76 | // MS runtime is weird: it exports _setjmp, but longjmp! |
| 77 | setUseUnderscoreSetJmp(true); |
| 78 | setUseUnderscoreLongJmp(false); |
| 79 | } else { |
| 80 | setUseUnderscoreSetJmp(true); |
| 81 | setUseUnderscoreLongJmp(true); |
| 82 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 83 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 84 | // Set up the register classes. |
| 85 | addRegisterClass(MVT::i8, X86::GR8RegisterClass); |
| 86 | addRegisterClass(MVT::i16, X86::GR16RegisterClass); |
| 87 | addRegisterClass(MVT::i32, X86::GR32RegisterClass); |
| 88 | if (Subtarget->is64Bit()) |
| 89 | addRegisterClass(MVT::i64, X86::GR64RegisterClass); |
| 90 | |
Evan Cheng | 08c171a | 2008-10-14 21:26:46 +0000 | [diff] [blame] | 91 | setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 92 | |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 93 | // We don't accept any truncstore of integer registers. |
Chris Lattner | 3bc0850 | 2008-01-17 19:59:44 +0000 | [diff] [blame] | 94 | setTruncStoreAction(MVT::i64, MVT::i32, Expand); |
| 95 | setTruncStoreAction(MVT::i64, MVT::i16, Expand); |
| 96 | setTruncStoreAction(MVT::i64, MVT::i8 , Expand); |
| 97 | setTruncStoreAction(MVT::i32, MVT::i16, Expand); |
| 98 | setTruncStoreAction(MVT::i32, MVT::i8 , Expand); |
Evan Cheng | 7134382 | 2008-10-15 02:05:31 +0000 | [diff] [blame] | 99 | setTruncStoreAction(MVT::i16, MVT::i8, Expand); |
| 100 | |
| 101 | // SETOEQ and SETUNE require checking two conditions. |
| 102 | setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand); |
| 103 | setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand); |
| 104 | setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand); |
| 105 | setCondCodeAction(ISD::SETUNE, MVT::f32, Expand); |
| 106 | setCondCodeAction(ISD::SETUNE, MVT::f64, Expand); |
| 107 | setCondCodeAction(ISD::SETUNE, MVT::f80, Expand); |
Chris Lattner | 3bc0850 | 2008-01-17 19:59:44 +0000 | [diff] [blame] | 108 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 109 | // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this |
| 110 | // operation. |
| 111 | setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote); |
| 112 | setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote); |
| 113 | setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote); |
| 114 | |
| 115 | if (Subtarget->is64Bit()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 116 | setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote); |
Bill Wendling | 6b42d01 | 2009-03-13 08:41:47 +0000 | [diff] [blame^] | 117 | setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 118 | } else { |
Bill Wendling | 6b42d01 | 2009-03-13 08:41:47 +0000 | [diff] [blame^] | 119 | if (!UseSoftFloat && !NoImplicitFloat && X86ScalarSSEf64) { |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 120 | // We have an impenetrably clever algorithm for ui64->double only. |
| 121 | setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom); |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 122 | |
| 123 | // We have faster algorithm for ui32->single only. |
| 124 | setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom); |
Bill Wendling | 6b42d01 | 2009-03-13 08:41:47 +0000 | [diff] [blame^] | 125 | } else { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 126 | setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote); |
Bill Wendling | 6b42d01 | 2009-03-13 08:41:47 +0000 | [diff] [blame^] | 127 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 128 | } |
| 129 | |
| 130 | // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have |
| 131 | // this operation. |
| 132 | setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote); |
| 133 | setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote); |
Bill Wendling | 6b42d01 | 2009-03-13 08:41:47 +0000 | [diff] [blame^] | 134 | |
| 135 | if (!UseSoftFloat && !NoImplicitFloat) { |
| 136 | // SSE has no i16 to fp conversion, only i32 |
| 137 | if (X86ScalarSSEf32) { |
| 138 | setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote); |
| 139 | // f32 and f64 cases are Legal, f80 case is not |
| 140 | setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom); |
| 141 | } else { |
| 142 | setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom); |
| 143 | setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom); |
| 144 | } |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 145 | } else { |
Bill Wendling | 6b42d01 | 2009-03-13 08:41:47 +0000 | [diff] [blame^] | 146 | setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote); |
| 147 | setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 148 | } |
| 149 | |
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 150 | // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64 |
| 151 | // are Legal, f80 is custom lowered. |
| 152 | setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom); |
| 153 | setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 154 | |
| 155 | // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have |
| 156 | // this operation. |
| 157 | setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote); |
| 158 | setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote); |
| 159 | |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 160 | if (X86ScalarSSEf32) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 161 | setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote); |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 162 | // f32 and f64 cases are Legal, f80 case is not |
| 163 | setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 164 | } else { |
| 165 | setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom); |
| 166 | setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom); |
| 167 | } |
| 168 | |
| 169 | // Handle FP_TO_UINT by promoting the destination to a larger signed |
| 170 | // conversion. |
| 171 | setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote); |
| 172 | setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote); |
| 173 | setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote); |
| 174 | |
| 175 | if (Subtarget->is64Bit()) { |
| 176 | setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand); |
| 177 | setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote); |
| 178 | } else { |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 179 | if (X86ScalarSSEf32 && !Subtarget->hasSSE3()) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 180 | // Expand FP_TO_UINT into a select. |
| 181 | // FIXME: We would like to use a Custom expander here eventually to do |
| 182 | // the optimal thing for SSE vs. the default expansion in the legalizer. |
| 183 | setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand); |
| 184 | else |
| 185 | // With SSE3 we can use fisttpll to convert to a signed i64. |
| 186 | setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote); |
| 187 | } |
| 188 | |
| 189 | // TODO: when we have SSE, these could be more efficient, by using movd/movq. |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 190 | if (!X86ScalarSSEf64) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 191 | setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand); |
| 192 | setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand); |
| 193 | } |
| 194 | |
Dan Gohman | 8450d86 | 2008-02-18 19:34:53 +0000 | [diff] [blame] | 195 | // Scalar integer divide and remainder are lowered to use operations that |
| 196 | // produce two results, to match the available instructions. This exposes |
| 197 | // the two-result form to trivial CSE, which is able to combine x/y and x%y |
| 198 | // into a single instruction. |
| 199 | // |
| 200 | // Scalar integer multiply-high is also lowered to use two-result |
| 201 | // operations, to match the available instructions. However, plain multiply |
| 202 | // (low) operations are left as Legal, as there are single-result |
| 203 | // instructions for this in x86. Using the two-result multiply instructions |
| 204 | // when both high and low results are needed must be arranged by dagcombine. |
Dan Gohman | 5a19955 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 205 | setOperationAction(ISD::MULHS , MVT::i8 , Expand); |
| 206 | setOperationAction(ISD::MULHU , MVT::i8 , Expand); |
| 207 | setOperationAction(ISD::SDIV , MVT::i8 , Expand); |
| 208 | setOperationAction(ISD::UDIV , MVT::i8 , Expand); |
| 209 | setOperationAction(ISD::SREM , MVT::i8 , Expand); |
| 210 | setOperationAction(ISD::UREM , MVT::i8 , Expand); |
Dan Gohman | 5a19955 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 211 | setOperationAction(ISD::MULHS , MVT::i16 , Expand); |
| 212 | setOperationAction(ISD::MULHU , MVT::i16 , Expand); |
| 213 | setOperationAction(ISD::SDIV , MVT::i16 , Expand); |
| 214 | setOperationAction(ISD::UDIV , MVT::i16 , Expand); |
| 215 | setOperationAction(ISD::SREM , MVT::i16 , Expand); |
| 216 | setOperationAction(ISD::UREM , MVT::i16 , Expand); |
Dan Gohman | 5a19955 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 217 | setOperationAction(ISD::MULHS , MVT::i32 , Expand); |
| 218 | setOperationAction(ISD::MULHU , MVT::i32 , Expand); |
| 219 | setOperationAction(ISD::SDIV , MVT::i32 , Expand); |
| 220 | setOperationAction(ISD::UDIV , MVT::i32 , Expand); |
| 221 | setOperationAction(ISD::SREM , MVT::i32 , Expand); |
| 222 | setOperationAction(ISD::UREM , MVT::i32 , Expand); |
Dan Gohman | 5a19955 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 223 | setOperationAction(ISD::MULHS , MVT::i64 , Expand); |
| 224 | setOperationAction(ISD::MULHU , MVT::i64 , Expand); |
| 225 | setOperationAction(ISD::SDIV , MVT::i64 , Expand); |
| 226 | setOperationAction(ISD::UDIV , MVT::i64 , Expand); |
| 227 | setOperationAction(ISD::SREM , MVT::i64 , Expand); |
| 228 | setOperationAction(ISD::UREM , MVT::i64 , Expand); |
Dan Gohman | 242a5ba | 2007-09-25 18:23:27 +0000 | [diff] [blame] | 229 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 230 | setOperationAction(ISD::BR_JT , MVT::Other, Expand); |
| 231 | setOperationAction(ISD::BRCOND , MVT::Other, Custom); |
| 232 | setOperationAction(ISD::BR_CC , MVT::Other, Expand); |
| 233 | setOperationAction(ISD::SELECT_CC , MVT::Other, Expand); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 234 | if (Subtarget->is64Bit()) |
Christopher Lamb | 0a7c866 | 2007-08-10 21:48:46 +0000 | [diff] [blame] | 235 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal); |
| 236 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal); |
| 237 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 238 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand); |
| 239 | setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand); |
Chris Lattner | b7a5cca | 2008-03-07 06:36:32 +0000 | [diff] [blame] | 240 | setOperationAction(ISD::FREM , MVT::f32 , Expand); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 241 | setOperationAction(ISD::FREM , MVT::f64 , Expand); |
Chris Lattner | b7a5cca | 2008-03-07 06:36:32 +0000 | [diff] [blame] | 242 | setOperationAction(ISD::FREM , MVT::f80 , Expand); |
Dan Gohman | 819574c | 2008-01-31 00:41:03 +0000 | [diff] [blame] | 243 | setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 244 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 245 | setOperationAction(ISD::CTPOP , MVT::i8 , Expand); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 246 | setOperationAction(ISD::CTTZ , MVT::i8 , Custom); |
| 247 | setOperationAction(ISD::CTLZ , MVT::i8 , Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 248 | setOperationAction(ISD::CTPOP , MVT::i16 , Expand); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 249 | setOperationAction(ISD::CTTZ , MVT::i16 , Custom); |
| 250 | setOperationAction(ISD::CTLZ , MVT::i16 , Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 251 | setOperationAction(ISD::CTPOP , MVT::i32 , Expand); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 252 | setOperationAction(ISD::CTTZ , MVT::i32 , Custom); |
| 253 | setOperationAction(ISD::CTLZ , MVT::i32 , Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 254 | if (Subtarget->is64Bit()) { |
| 255 | setOperationAction(ISD::CTPOP , MVT::i64 , Expand); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 256 | setOperationAction(ISD::CTTZ , MVT::i64 , Custom); |
| 257 | setOperationAction(ISD::CTLZ , MVT::i64 , Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 258 | } |
| 259 | |
| 260 | setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom); |
| 261 | setOperationAction(ISD::BSWAP , MVT::i16 , Expand); |
| 262 | |
| 263 | // These should be promoted to a larger select which is supported. |
| 264 | setOperationAction(ISD::SELECT , MVT::i1 , Promote); |
| 265 | setOperationAction(ISD::SELECT , MVT::i8 , Promote); |
| 266 | // X86 wants to expand cmov itself. |
| 267 | setOperationAction(ISD::SELECT , MVT::i16 , Custom); |
| 268 | setOperationAction(ISD::SELECT , MVT::i32 , Custom); |
| 269 | setOperationAction(ISD::SELECT , MVT::f32 , Custom); |
| 270 | setOperationAction(ISD::SELECT , MVT::f64 , Custom); |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 271 | setOperationAction(ISD::SELECT , MVT::f80 , Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 272 | setOperationAction(ISD::SETCC , MVT::i8 , Custom); |
| 273 | setOperationAction(ISD::SETCC , MVT::i16 , Custom); |
| 274 | setOperationAction(ISD::SETCC , MVT::i32 , Custom); |
| 275 | setOperationAction(ISD::SETCC , MVT::f32 , Custom); |
| 276 | setOperationAction(ISD::SETCC , MVT::f64 , Custom); |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 277 | setOperationAction(ISD::SETCC , MVT::f80 , Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 278 | if (Subtarget->is64Bit()) { |
| 279 | setOperationAction(ISD::SELECT , MVT::i64 , Custom); |
| 280 | setOperationAction(ISD::SETCC , MVT::i64 , Custom); |
| 281 | } |
| 282 | // X86 ret instruction may pop stack. |
| 283 | setOperationAction(ISD::RET , MVT::Other, Custom); |
Anton Korobeynikov | 566f9d9 | 2008-09-08 21:12:11 +0000 | [diff] [blame] | 284 | setOperationAction(ISD::EH_RETURN , MVT::Other, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 285 | |
| 286 | // Darwin ABI issue. |
| 287 | setOperationAction(ISD::ConstantPool , MVT::i32 , Custom); |
| 288 | setOperationAction(ISD::JumpTable , MVT::i32 , Custom); |
| 289 | setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom); |
| 290 | setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom); |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 291 | if (Subtarget->is64Bit()) |
| 292 | setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom); |
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 293 | setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 294 | if (Subtarget->is64Bit()) { |
| 295 | setOperationAction(ISD::ConstantPool , MVT::i64 , Custom); |
| 296 | setOperationAction(ISD::JumpTable , MVT::i64 , Custom); |
| 297 | setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom); |
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 298 | setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 299 | } |
| 300 | // 64-bit addm sub, shl, sra, srl (iff 32-bit x86) |
| 301 | setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom); |
| 302 | setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom); |
| 303 | setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom); |
Dan Gohman | 092014e | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 304 | if (Subtarget->is64Bit()) { |
| 305 | setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom); |
| 306 | setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom); |
| 307 | setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom); |
| 308 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 309 | |
Evan Cheng | 8d51ab3 | 2008-03-10 19:38:10 +0000 | [diff] [blame] | 310 | if (Subtarget->hasSSE1()) |
| 311 | setOperationAction(ISD::PREFETCH , MVT::Other, Legal); |
Evan Cheng | d1d6807 | 2008-03-08 00:58:38 +0000 | [diff] [blame] | 312 | |
Andrew Lenharth | 0531ec5 | 2008-02-16 14:46:26 +0000 | [diff] [blame] | 313 | if (!Subtarget->hasSSE2()) |
| 314 | setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand); |
| 315 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 316 | // Expand certain atomics |
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 317 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom); |
| 318 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom); |
| 319 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom); |
| 320 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom); |
Bill Wendling | db2280a | 2008-08-20 00:28:16 +0000 | [diff] [blame] | 321 | |
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 322 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom); |
| 323 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom); |
| 324 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom); |
| 325 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom); |
Andrew Lenharth | 0531ec5 | 2008-02-16 14:46:26 +0000 | [diff] [blame] | 326 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 327 | if (!Subtarget->is64Bit()) { |
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 328 | setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom); |
| 329 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom); |
| 330 | setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom); |
| 331 | setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom); |
| 332 | setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom); |
| 333 | setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom); |
| 334 | setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 335 | } |
| 336 | |
Dan Gohman | 472d12c | 2008-06-30 20:59:49 +0000 | [diff] [blame] | 337 | // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion. |
| 338 | setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 339 | // FIXME - use subtarget debug flags |
| 340 | if (!Subtarget->isTargetDarwin() && |
| 341 | !Subtarget->isTargetELF() && |
Dan Gohman | fa607c9 | 2008-07-01 00:05:16 +0000 | [diff] [blame] | 342 | !Subtarget->isTargetCygMing()) { |
| 343 | setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand); |
| 344 | setOperationAction(ISD::EH_LABEL, MVT::Other, Expand); |
| 345 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 346 | |
| 347 | setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand); |
| 348 | setOperationAction(ISD::EHSELECTION, MVT::i64, Expand); |
| 349 | setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand); |
| 350 | setOperationAction(ISD::EHSELECTION, MVT::i32, Expand); |
| 351 | if (Subtarget->is64Bit()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 352 | setExceptionPointerRegister(X86::RAX); |
| 353 | setExceptionSelectorRegister(X86::RDX); |
| 354 | } else { |
| 355 | setExceptionPointerRegister(X86::EAX); |
| 356 | setExceptionSelectorRegister(X86::EDX); |
| 357 | } |
Anton Korobeynikov | 23ca9c5 | 2007-09-03 00:36:06 +0000 | [diff] [blame] | 358 | setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom); |
Anton Korobeynikov | 566f9d9 | 2008-09-08 21:12:11 +0000 | [diff] [blame] | 359 | setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom); |
| 360 | |
Duncan Sands | 7407a9f | 2007-09-11 14:10:23 +0000 | [diff] [blame] | 361 | setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 362 | |
Chris Lattner | 56b941f | 2008-01-15 21:58:22 +0000 | [diff] [blame] | 363 | setOperationAction(ISD::TRAP, MVT::Other, Legal); |
Anton Korobeynikov | 39d40ba | 2008-01-15 07:02:33 +0000 | [diff] [blame] | 364 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 365 | // VASTART needs to be custom lowered to use the VarArgsFrameIndex |
| 366 | setOperationAction(ISD::VASTART , MVT::Other, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 367 | setOperationAction(ISD::VAEND , MVT::Other, Expand); |
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 368 | if (Subtarget->is64Bit()) { |
| 369 | setOperationAction(ISD::VAARG , MVT::Other, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 370 | setOperationAction(ISD::VACOPY , MVT::Other, Custom); |
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 371 | } else { |
| 372 | setOperationAction(ISD::VAARG , MVT::Other, Expand); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 373 | setOperationAction(ISD::VACOPY , MVT::Other, Expand); |
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 374 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 375 | |
| 376 | setOperationAction(ISD::STACKSAVE, MVT::Other, Expand); |
| 377 | setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand); |
| 378 | if (Subtarget->is64Bit()) |
| 379 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand); |
| 380 | if (Subtarget->isTargetCygMing()) |
| 381 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom); |
| 382 | else |
| 383 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand); |
| 384 | |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 385 | if (!UseSoftFloat && X86ScalarSSEf64) { |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 386 | // f32 and f64 use SSE. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 387 | // Set up the FP register classes. |
| 388 | addRegisterClass(MVT::f32, X86::FR32RegisterClass); |
| 389 | addRegisterClass(MVT::f64, X86::FR64RegisterClass); |
| 390 | |
| 391 | // Use ANDPD to simulate FABS. |
| 392 | setOperationAction(ISD::FABS , MVT::f64, Custom); |
| 393 | setOperationAction(ISD::FABS , MVT::f32, Custom); |
| 394 | |
| 395 | // Use XORP to simulate FNEG. |
| 396 | setOperationAction(ISD::FNEG , MVT::f64, Custom); |
| 397 | setOperationAction(ISD::FNEG , MVT::f32, Custom); |
| 398 | |
| 399 | // Use ANDPD and ORPD to simulate FCOPYSIGN. |
| 400 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom); |
| 401 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom); |
| 402 | |
| 403 | // We don't support sin/cos/fmod |
| 404 | setOperationAction(ISD::FSIN , MVT::f64, Expand); |
| 405 | setOperationAction(ISD::FCOS , MVT::f64, Expand); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 406 | setOperationAction(ISD::FSIN , MVT::f32, Expand); |
| 407 | setOperationAction(ISD::FCOS , MVT::f32, Expand); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 408 | |
| 409 | // Expand FP immediates into loads from the stack, except for the special |
| 410 | // cases we handle. |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 411 | addLegalFPImmediate(APFloat(+0.0)); // xorpd |
| 412 | addLegalFPImmediate(APFloat(+0.0f)); // xorps |
Dale Johannesen | 8f83a6b | 2007-08-09 01:04:01 +0000 | [diff] [blame] | 413 | |
Chris Lattner | dec9cb5 | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 414 | // Floating truncations from f80 and extensions to f80 go through memory. |
| 415 | // If optimizing, we lie about this though and handle it in |
| 416 | // InstructionSelectPreprocess so that dagcombine2 can hack on these. |
| 417 | if (Fast) { |
| 418 | setConvertAction(MVT::f32, MVT::f80, Expand); |
| 419 | setConvertAction(MVT::f64, MVT::f80, Expand); |
| 420 | setConvertAction(MVT::f80, MVT::f32, Expand); |
| 421 | setConvertAction(MVT::f80, MVT::f64, Expand); |
| 422 | } |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 423 | } else if (!UseSoftFloat && X86ScalarSSEf32) { |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 424 | // Use SSE for f32, x87 for f64. |
| 425 | // Set up the FP register classes. |
| 426 | addRegisterClass(MVT::f32, X86::FR32RegisterClass); |
| 427 | addRegisterClass(MVT::f64, X86::RFP64RegisterClass); |
| 428 | |
| 429 | // Use ANDPS to simulate FABS. |
| 430 | setOperationAction(ISD::FABS , MVT::f32, Custom); |
| 431 | |
| 432 | // Use XORP to simulate FNEG. |
| 433 | setOperationAction(ISD::FNEG , MVT::f32, Custom); |
| 434 | |
| 435 | setOperationAction(ISD::UNDEF, MVT::f64, Expand); |
| 436 | |
| 437 | // Use ANDPS and ORPS to simulate FCOPYSIGN. |
| 438 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); |
| 439 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom); |
| 440 | |
| 441 | // We don't support sin/cos/fmod |
| 442 | setOperationAction(ISD::FSIN , MVT::f32, Expand); |
| 443 | setOperationAction(ISD::FCOS , MVT::f32, Expand); |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 444 | |
Nate Begeman | e2ba64f | 2008-02-14 08:57:00 +0000 | [diff] [blame] | 445 | // Special cases we handle for FP constants. |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 446 | addLegalFPImmediate(APFloat(+0.0f)); // xorps |
| 447 | addLegalFPImmediate(APFloat(+0.0)); // FLD0 |
| 448 | addLegalFPImmediate(APFloat(+1.0)); // FLD1 |
| 449 | addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS |
| 450 | addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS |
| 451 | |
Chris Lattner | dec9cb5 | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 452 | // SSE <-> X87 conversions go through memory. If optimizing, we lie about |
| 453 | // this though and handle it in InstructionSelectPreprocess so that |
| 454 | // dagcombine2 can hack on these. |
| 455 | if (Fast) { |
| 456 | setConvertAction(MVT::f32, MVT::f64, Expand); |
| 457 | setConvertAction(MVT::f32, MVT::f80, Expand); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 458 | setConvertAction(MVT::f80, MVT::f32, Expand); |
Chris Lattner | dec9cb5 | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 459 | setConvertAction(MVT::f64, MVT::f32, Expand); |
| 460 | // And x87->x87 truncations also. |
| 461 | setConvertAction(MVT::f80, MVT::f64, Expand); |
| 462 | } |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 463 | |
| 464 | if (!UnsafeFPMath) { |
| 465 | setOperationAction(ISD::FSIN , MVT::f64 , Expand); |
| 466 | setOperationAction(ISD::FCOS , MVT::f64 , Expand); |
| 467 | } |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 468 | } else if (!UseSoftFloat) { |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 469 | // f32 and f64 in x87. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 470 | // Set up the FP register classes. |
| 471 | addRegisterClass(MVT::f64, X86::RFP64RegisterClass); |
| 472 | addRegisterClass(MVT::f32, X86::RFP32RegisterClass); |
| 473 | |
| 474 | setOperationAction(ISD::UNDEF, MVT::f64, Expand); |
| 475 | setOperationAction(ISD::UNDEF, MVT::f32, Expand); |
| 476 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); |
| 477 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand); |
Dale Johannesen | 8f83a6b | 2007-08-09 01:04:01 +0000 | [diff] [blame] | 478 | |
Chris Lattner | dec9cb5 | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 479 | // Floating truncations go through memory. If optimizing, we lie about |
| 480 | // this though and handle it in InstructionSelectPreprocess so that |
| 481 | // dagcombine2 can hack on these. |
| 482 | if (Fast) { |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 483 | setConvertAction(MVT::f80, MVT::f32, Expand); |
Chris Lattner | dec9cb5 | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 484 | setConvertAction(MVT::f64, MVT::f32, Expand); |
| 485 | setConvertAction(MVT::f80, MVT::f64, Expand); |
| 486 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 487 | |
| 488 | if (!UnsafeFPMath) { |
| 489 | setOperationAction(ISD::FSIN , MVT::f64 , Expand); |
| 490 | setOperationAction(ISD::FCOS , MVT::f64 , Expand); |
| 491 | } |
Dale Johannesen | bbe2b70 | 2007-08-30 00:23:21 +0000 | [diff] [blame] | 492 | addLegalFPImmediate(APFloat(+0.0)); // FLD0 |
| 493 | addLegalFPImmediate(APFloat(+1.0)); // FLD1 |
| 494 | addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS |
| 495 | addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 496 | addLegalFPImmediate(APFloat(+0.0f)); // FLD0 |
| 497 | addLegalFPImmediate(APFloat(+1.0f)); // FLD1 |
| 498 | addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS |
| 499 | addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 500 | } |
| 501 | |
Dale Johannesen | 4ab00bd | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 502 | // Long double always uses X87. |
Bill Wendling | 042eda3 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 503 | if (!UseSoftFloat && !NoImplicitFloat) { |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 504 | addRegisterClass(MVT::f80, X86::RFP80RegisterClass); |
| 505 | setOperationAction(ISD::UNDEF, MVT::f80, Expand); |
| 506 | setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand); |
| 507 | { |
| 508 | bool ignored; |
| 509 | APFloat TmpFlt(+0.0); |
| 510 | TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven, |
| 511 | &ignored); |
| 512 | addLegalFPImmediate(TmpFlt); // FLD0 |
| 513 | TmpFlt.changeSign(); |
| 514 | addLegalFPImmediate(TmpFlt); // FLD0/FCHS |
| 515 | APFloat TmpFlt2(+1.0); |
| 516 | TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven, |
| 517 | &ignored); |
| 518 | addLegalFPImmediate(TmpFlt2); // FLD1 |
| 519 | TmpFlt2.changeSign(); |
| 520 | addLegalFPImmediate(TmpFlt2); // FLD1/FCHS |
| 521 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 522 | |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 523 | if (!UnsafeFPMath) { |
| 524 | setOperationAction(ISD::FSIN , MVT::f80 , Expand); |
| 525 | setOperationAction(ISD::FCOS , MVT::f80 , Expand); |
| 526 | } |
Dale Johannesen | 7f1076b | 2007-09-26 21:10:55 +0000 | [diff] [blame] | 527 | } |
Dale Johannesen | 4ab00bd | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 528 | |
Dan Gohman | 2f7b198 | 2007-10-11 23:21:31 +0000 | [diff] [blame] | 529 | // Always use a library call for pow. |
| 530 | setOperationAction(ISD::FPOW , MVT::f32 , Expand); |
| 531 | setOperationAction(ISD::FPOW , MVT::f64 , Expand); |
| 532 | setOperationAction(ISD::FPOW , MVT::f80 , Expand); |
| 533 | |
Dale Johannesen | 92b3308 | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 534 | setOperationAction(ISD::FLOG, MVT::f80, Expand); |
Dale Johannesen | 92b3308 | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 535 | setOperationAction(ISD::FLOG2, MVT::f80, Expand); |
Dale Johannesen | 92b3308 | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 536 | setOperationAction(ISD::FLOG10, MVT::f80, Expand); |
Dale Johannesen | 92b3308 | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 537 | setOperationAction(ISD::FEXP, MVT::f80, Expand); |
Dale Johannesen | 92b3308 | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 538 | setOperationAction(ISD::FEXP2, MVT::f80, Expand); |
| 539 | |
Mon P Wang | a5a239f | 2008-11-06 05:31:54 +0000 | [diff] [blame] | 540 | // First set operation action for all vector types to either promote |
Mon P Wang | 1448aad | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 541 | // (for widening) or expand (for scalarization). Then we will selectively |
| 542 | // turn on ones that can be effectively codegen'd. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 543 | for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE; |
| 544 | VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 545 | setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand); |
| 546 | setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand); |
| 547 | setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand); |
| 548 | setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand); |
| 549 | setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand); |
| 550 | setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand); |
| 551 | setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand); |
| 552 | setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand); |
| 553 | setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand); |
| 554 | setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand); |
| 555 | setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand); |
| 556 | setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand); |
| 557 | setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand); |
Gabor Greif | 825aa89 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 558 | setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand); |
| 559 | setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand); |
| 560 | setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 561 | setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand); |
| 562 | setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand); |
| 563 | setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand); |
| 564 | setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand); |
| 565 | setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand); |
| 566 | setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand); |
| 567 | setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand); |
| 568 | setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand); |
| 569 | setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand); |
| 570 | setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand); |
| 571 | setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand); |
| 572 | setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand); |
| 573 | setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand); |
| 574 | setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand); |
| 575 | setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand); |
| 576 | setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand); |
| 577 | setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand); |
| 578 | setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand); |
| 579 | setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand); |
| 580 | setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand); |
| 581 | setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand); |
| 582 | setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand); |
Dale Johannesen | 177edff | 2008-09-10 17:31:40 +0000 | [diff] [blame] | 583 | setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand); |
| 584 | setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand); |
| 585 | setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand); |
| 586 | setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand); |
| 587 | setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 588 | } |
| 589 | |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 590 | // FIXME: In order to prevent SSE instructions being expanded to MMX ones |
| 591 | // with -msoft-float, disable use of MMX as well. |
Bill Wendling | 042eda3 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 592 | if (!UseSoftFloat && !NoImplicitFloat && !DisableMMX && Subtarget->hasMMX()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 593 | addRegisterClass(MVT::v8i8, X86::VR64RegisterClass); |
| 594 | addRegisterClass(MVT::v4i16, X86::VR64RegisterClass); |
| 595 | addRegisterClass(MVT::v2i32, X86::VR64RegisterClass); |
Dale Johannesen | a585daf | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 596 | addRegisterClass(MVT::v2f32, X86::VR64RegisterClass); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 597 | addRegisterClass(MVT::v1i64, X86::VR64RegisterClass); |
| 598 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 599 | setOperationAction(ISD::ADD, MVT::v8i8, Legal); |
| 600 | setOperationAction(ISD::ADD, MVT::v4i16, Legal); |
| 601 | setOperationAction(ISD::ADD, MVT::v2i32, Legal); |
| 602 | setOperationAction(ISD::ADD, MVT::v1i64, Legal); |
| 603 | |
| 604 | setOperationAction(ISD::SUB, MVT::v8i8, Legal); |
| 605 | setOperationAction(ISD::SUB, MVT::v4i16, Legal); |
| 606 | setOperationAction(ISD::SUB, MVT::v2i32, Legal); |
Dale Johannesen | 6b65c33 | 2007-10-30 01:18:38 +0000 | [diff] [blame] | 607 | setOperationAction(ISD::SUB, MVT::v1i64, Legal); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 608 | |
| 609 | setOperationAction(ISD::MULHS, MVT::v4i16, Legal); |
| 610 | setOperationAction(ISD::MUL, MVT::v4i16, Legal); |
| 611 | |
| 612 | setOperationAction(ISD::AND, MVT::v8i8, Promote); |
| 613 | AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64); |
| 614 | setOperationAction(ISD::AND, MVT::v4i16, Promote); |
| 615 | AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64); |
| 616 | setOperationAction(ISD::AND, MVT::v2i32, Promote); |
| 617 | AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64); |
| 618 | setOperationAction(ISD::AND, MVT::v1i64, Legal); |
| 619 | |
| 620 | setOperationAction(ISD::OR, MVT::v8i8, Promote); |
| 621 | AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64); |
| 622 | setOperationAction(ISD::OR, MVT::v4i16, Promote); |
| 623 | AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64); |
| 624 | setOperationAction(ISD::OR, MVT::v2i32, Promote); |
| 625 | AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64); |
| 626 | setOperationAction(ISD::OR, MVT::v1i64, Legal); |
| 627 | |
| 628 | setOperationAction(ISD::XOR, MVT::v8i8, Promote); |
| 629 | AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64); |
| 630 | setOperationAction(ISD::XOR, MVT::v4i16, Promote); |
| 631 | AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64); |
| 632 | setOperationAction(ISD::XOR, MVT::v2i32, Promote); |
| 633 | AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64); |
| 634 | setOperationAction(ISD::XOR, MVT::v1i64, Legal); |
| 635 | |
| 636 | setOperationAction(ISD::LOAD, MVT::v8i8, Promote); |
| 637 | AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64); |
| 638 | setOperationAction(ISD::LOAD, MVT::v4i16, Promote); |
| 639 | AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64); |
| 640 | setOperationAction(ISD::LOAD, MVT::v2i32, Promote); |
| 641 | AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64); |
Dale Johannesen | a585daf | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 642 | setOperationAction(ISD::LOAD, MVT::v2f32, Promote); |
| 643 | AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 644 | setOperationAction(ISD::LOAD, MVT::v1i64, Legal); |
| 645 | |
| 646 | setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom); |
| 647 | setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom); |
| 648 | setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom); |
Dale Johannesen | a585daf | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 649 | setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 650 | setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom); |
| 651 | |
| 652 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom); |
| 653 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom); |
| 654 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom); |
| 655 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom); |
| 656 | |
Evan Cheng | 759fe02 | 2008-07-22 18:39:19 +0000 | [diff] [blame] | 657 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 658 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom); |
| 659 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 660 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom); |
Bill Wendling | b9e5f80 | 2008-07-20 02:32:23 +0000 | [diff] [blame] | 661 | |
| 662 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom); |
Mon P Wang | 83edba5 | 2008-12-12 01:25:51 +0000 | [diff] [blame] | 663 | |
Bill Wendling | 042eda3 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 664 | setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand); |
Mon P Wang | 83edba5 | 2008-12-12 01:25:51 +0000 | [diff] [blame] | 665 | setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand); |
| 666 | setOperationAction(ISD::SELECT, MVT::v8i8, Promote); |
| 667 | setOperationAction(ISD::SELECT, MVT::v4i16, Promote); |
| 668 | setOperationAction(ISD::SELECT, MVT::v2i32, Promote); |
| 669 | setOperationAction(ISD::SELECT, MVT::v1i64, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 670 | } |
| 671 | |
Bill Wendling | 042eda3 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 672 | if (!UseSoftFloat && !NoImplicitFloat && Subtarget->hasSSE1()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 673 | addRegisterClass(MVT::v4f32, X86::VR128RegisterClass); |
| 674 | |
| 675 | setOperationAction(ISD::FADD, MVT::v4f32, Legal); |
| 676 | setOperationAction(ISD::FSUB, MVT::v4f32, Legal); |
| 677 | setOperationAction(ISD::FMUL, MVT::v4f32, Legal); |
| 678 | setOperationAction(ISD::FDIV, MVT::v4f32, Legal); |
| 679 | setOperationAction(ISD::FSQRT, MVT::v4f32, Legal); |
| 680 | setOperationAction(ISD::FNEG, MVT::v4f32, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 681 | setOperationAction(ISD::LOAD, MVT::v4f32, Legal); |
| 682 | setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom); |
| 683 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom); |
| 684 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom); |
| 685 | setOperationAction(ISD::SELECT, MVT::v4f32, Custom); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 686 | setOperationAction(ISD::VSETCC, MVT::v4f32, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 687 | } |
| 688 | |
Bill Wendling | 042eda3 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 689 | if (!UseSoftFloat && !NoImplicitFloat && Subtarget->hasSSE2()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 690 | addRegisterClass(MVT::v2f64, X86::VR128RegisterClass); |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 691 | |
Bill Wendling | 042eda3 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 692 | // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM |
| 693 | // registers cannot be used even for integer operations. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 694 | addRegisterClass(MVT::v16i8, X86::VR128RegisterClass); |
| 695 | addRegisterClass(MVT::v8i16, X86::VR128RegisterClass); |
| 696 | addRegisterClass(MVT::v4i32, X86::VR128RegisterClass); |
| 697 | addRegisterClass(MVT::v2i64, X86::VR128RegisterClass); |
| 698 | |
| 699 | setOperationAction(ISD::ADD, MVT::v16i8, Legal); |
| 700 | setOperationAction(ISD::ADD, MVT::v8i16, Legal); |
| 701 | setOperationAction(ISD::ADD, MVT::v4i32, Legal); |
| 702 | setOperationAction(ISD::ADD, MVT::v2i64, Legal); |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 703 | setOperationAction(ISD::MUL, MVT::v2i64, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 704 | setOperationAction(ISD::SUB, MVT::v16i8, Legal); |
| 705 | setOperationAction(ISD::SUB, MVT::v8i16, Legal); |
| 706 | setOperationAction(ISD::SUB, MVT::v4i32, Legal); |
| 707 | setOperationAction(ISD::SUB, MVT::v2i64, Legal); |
| 708 | setOperationAction(ISD::MUL, MVT::v8i16, Legal); |
| 709 | setOperationAction(ISD::FADD, MVT::v2f64, Legal); |
| 710 | setOperationAction(ISD::FSUB, MVT::v2f64, Legal); |
| 711 | setOperationAction(ISD::FMUL, MVT::v2f64, Legal); |
| 712 | setOperationAction(ISD::FDIV, MVT::v2f64, Legal); |
| 713 | setOperationAction(ISD::FSQRT, MVT::v2f64, Legal); |
| 714 | setOperationAction(ISD::FNEG, MVT::v2f64, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 715 | |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 716 | setOperationAction(ISD::VSETCC, MVT::v2f64, Custom); |
| 717 | setOperationAction(ISD::VSETCC, MVT::v16i8, Custom); |
| 718 | setOperationAction(ISD::VSETCC, MVT::v8i16, Custom); |
| 719 | setOperationAction(ISD::VSETCC, MVT::v4i32, Custom); |
Nate Begeman | 061db5f | 2008-05-12 20:34:32 +0000 | [diff] [blame] | 720 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 721 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom); |
| 722 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom); |
| 723 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom); |
| 724 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 725 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom); |
| 726 | |
| 727 | // Custom lower build_vector, vector_shuffle, and extract_vector_elt. |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 728 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) { |
| 729 | MVT VT = (MVT::SimpleValueType)i; |
Nate Begeman | c16406d | 2007-12-11 01:41:33 +0000 | [diff] [blame] | 730 | // Do not attempt to custom lower non-power-of-2 vectors |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 731 | if (!isPowerOf2_32(VT.getVectorNumElements())) |
Nate Begeman | c16406d | 2007-12-11 01:41:33 +0000 | [diff] [blame] | 732 | continue; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 733 | setOperationAction(ISD::BUILD_VECTOR, VT, Custom); |
| 734 | setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom); |
| 735 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 736 | } |
Bill Wendling | 042eda3 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 737 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 738 | setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom); |
| 739 | setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom); |
| 740 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom); |
| 741 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom); |
Nate Begeman | 4294c1f | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 742 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 743 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom); |
Bill Wendling | 042eda3 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 744 | |
Nate Begeman | 4294c1f | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 745 | if (Subtarget->is64Bit()) { |
| 746 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom); |
Dale Johannesen | 2ff963d | 2007-10-31 00:32:36 +0000 | [diff] [blame] | 747 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom); |
Nate Begeman | 4294c1f | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 748 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 749 | |
| 750 | // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64. |
| 751 | for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 752 | setOperationAction(ISD::AND, (MVT::SimpleValueType)VT, Promote); |
| 753 | AddPromotedToType (ISD::AND, (MVT::SimpleValueType)VT, MVT::v2i64); |
| 754 | setOperationAction(ISD::OR, (MVT::SimpleValueType)VT, Promote); |
| 755 | AddPromotedToType (ISD::OR, (MVT::SimpleValueType)VT, MVT::v2i64); |
| 756 | setOperationAction(ISD::XOR, (MVT::SimpleValueType)VT, Promote); |
| 757 | AddPromotedToType (ISD::XOR, (MVT::SimpleValueType)VT, MVT::v2i64); |
| 758 | setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Promote); |
| 759 | AddPromotedToType (ISD::LOAD, (MVT::SimpleValueType)VT, MVT::v2i64); |
| 760 | setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote); |
| 761 | AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v2i64); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 762 | } |
| 763 | |
Chris Lattner | 3bc0850 | 2008-01-17 19:59:44 +0000 | [diff] [blame] | 764 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); |
Chris Lattner | dec9cb5 | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 765 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 766 | // Custom lower v2i64 and v2f64 selects. |
| 767 | setOperationAction(ISD::LOAD, MVT::v2f64, Legal); |
| 768 | setOperationAction(ISD::LOAD, MVT::v2i64, Legal); |
| 769 | setOperationAction(ISD::SELECT, MVT::v2f64, Custom); |
| 770 | setOperationAction(ISD::SELECT, MVT::v2i64, Custom); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 771 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 772 | } |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 773 | |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 774 | if (Subtarget->hasSSE41()) { |
| 775 | // FIXME: Do we need to handle scalar-to-vector here? |
| 776 | setOperationAction(ISD::MUL, MVT::v4i32, Legal); |
| 777 | |
| 778 | // i8 and i16 vectors are custom , because the source register and source |
| 779 | // source memory operand types are not the same width. f32 vectors are |
| 780 | // custom since the immediate controlling the insert encodes additional |
| 781 | // information. |
| 782 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom); |
| 783 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom); |
Mon P Wang | ac2a3c5 | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 784 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom); |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 785 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom); |
| 786 | |
| 787 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom); |
| 788 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom); |
Mon P Wang | ac2a3c5 | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 789 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom); |
Evan Cheng | 6c24933 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 790 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom); |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 791 | |
| 792 | if (Subtarget->is64Bit()) { |
Nate Begeman | 4294c1f | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 793 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal); |
| 794 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal); |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 795 | } |
| 796 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 797 | |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 798 | if (Subtarget->hasSSE42()) { |
| 799 | setOperationAction(ISD::VSETCC, MVT::v2i64, Custom); |
| 800 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 801 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 802 | // We want to custom lower some of our intrinsics. |
| 803 | setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom); |
| 804 | |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 805 | // Add/Sub/Mul with overflow operations are custom lowered. |
Bill Wendling | 4c134df | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 806 | setOperationAction(ISD::SADDO, MVT::i32, Custom); |
| 807 | setOperationAction(ISD::SADDO, MVT::i64, Custom); |
| 808 | setOperationAction(ISD::UADDO, MVT::i32, Custom); |
| 809 | setOperationAction(ISD::UADDO, MVT::i64, Custom); |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 810 | setOperationAction(ISD::SSUBO, MVT::i32, Custom); |
| 811 | setOperationAction(ISD::SSUBO, MVT::i64, Custom); |
| 812 | setOperationAction(ISD::USUBO, MVT::i32, Custom); |
| 813 | setOperationAction(ISD::USUBO, MVT::i64, Custom); |
| 814 | setOperationAction(ISD::SMULO, MVT::i32, Custom); |
| 815 | setOperationAction(ISD::SMULO, MVT::i64, Custom); |
| 816 | setOperationAction(ISD::UMULO, MVT::i32, Custom); |
| 817 | setOperationAction(ISD::UMULO, MVT::i64, Custom); |
Bill Wendling | 4c134df | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 818 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 819 | // We have target-specific dag combine patterns for the following nodes: |
| 820 | setTargetDAGCombine(ISD::VECTOR_SHUFFLE); |
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 821 | setTargetDAGCombine(ISD::BUILD_VECTOR); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 822 | setTargetDAGCombine(ISD::SELECT); |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 823 | setTargetDAGCombine(ISD::SHL); |
| 824 | setTargetDAGCombine(ISD::SRA); |
| 825 | setTargetDAGCombine(ISD::SRL); |
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 826 | setTargetDAGCombine(ISD::STORE); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 827 | |
| 828 | computeRegisterProperties(); |
| 829 | |
| 830 | // FIXME: These should be based on subtarget info. Plus, the values should |
| 831 | // be smaller when we are in optimizing for size mode. |
Dan Gohman | 97fab24 | 2008-06-30 21:00:56 +0000 | [diff] [blame] | 832 | maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores |
| 833 | maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores |
| 834 | maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 835 | allowUnalignedMemoryAccesses = true; // x86 supports it! |
Evan Cheng | 45c1edb | 2008-02-28 00:43:03 +0000 | [diff] [blame] | 836 | setPrefLoopAlignment(16); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 837 | } |
| 838 | |
Scott Michel | 502151f | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 839 | |
Duncan Sands | 4a36127 | 2009-01-01 15:52:00 +0000 | [diff] [blame] | 840 | MVT X86TargetLowering::getSetCCResultType(MVT VT) const { |
Scott Michel | 502151f | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 841 | return MVT::i8; |
| 842 | } |
| 843 | |
| 844 | |
Evan Cheng | 5a67b81 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 845 | /// getMaxByValAlign - Helper for getByValTypeAlignment to determine |
| 846 | /// the desired ByVal argument alignment. |
| 847 | static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) { |
| 848 | if (MaxAlign == 16) |
| 849 | return; |
| 850 | if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) { |
| 851 | if (VTy->getBitWidth() == 128) |
| 852 | MaxAlign = 16; |
Evan Cheng | 5a67b81 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 853 | } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) { |
| 854 | unsigned EltAlign = 0; |
| 855 | getMaxByValAlign(ATy->getElementType(), EltAlign); |
| 856 | if (EltAlign > MaxAlign) |
| 857 | MaxAlign = EltAlign; |
| 858 | } else if (const StructType *STy = dyn_cast<StructType>(Ty)) { |
| 859 | for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) { |
| 860 | unsigned EltAlign = 0; |
| 861 | getMaxByValAlign(STy->getElementType(i), EltAlign); |
| 862 | if (EltAlign > MaxAlign) |
| 863 | MaxAlign = EltAlign; |
| 864 | if (MaxAlign == 16) |
| 865 | break; |
| 866 | } |
| 867 | } |
| 868 | return; |
| 869 | } |
| 870 | |
| 871 | /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate |
| 872 | /// function arguments in the caller parameter area. For X86, aggregates |
Dale Johannesen | a58b862 | 2008-02-08 19:48:20 +0000 | [diff] [blame] | 873 | /// that contain SSE vectors are placed at 16-byte boundaries while the rest |
| 874 | /// are at 4-byte boundaries. |
Evan Cheng | 5a67b81 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 875 | unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const { |
Evan Cheng | 9a6e0fa | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 876 | if (Subtarget->is64Bit()) { |
| 877 | // Max of 8 and alignment of type. |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 878 | unsigned TyAlign = TD->getABITypeAlignment(Ty); |
Evan Cheng | 9a6e0fa | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 879 | if (TyAlign > 8) |
| 880 | return TyAlign; |
| 881 | return 8; |
| 882 | } |
| 883 | |
Evan Cheng | 5a67b81 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 884 | unsigned Align = 4; |
Dale Johannesen | a58b862 | 2008-02-08 19:48:20 +0000 | [diff] [blame] | 885 | if (Subtarget->hasSSE1()) |
| 886 | getMaxByValAlign(Ty, Align); |
Evan Cheng | 5a67b81 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 887 | return Align; |
| 888 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 889 | |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 890 | /// getOptimalMemOpType - Returns the target specific optimal type for load |
Evan Cheng | 2f1033e | 2008-05-15 22:13:02 +0000 | [diff] [blame] | 891 | /// and store operations as a result of memset, memcpy, and memmove |
| 892 | /// lowering. It returns MVT::iAny if SelectionDAG should be responsible for |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 893 | /// determining it. |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 894 | MVT |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 895 | X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align, |
| 896 | bool isSrcConst, bool isSrcStr) const { |
Chris Lattner | f0bf106 | 2008-10-28 05:49:35 +0000 | [diff] [blame] | 897 | // FIXME: This turns off use of xmm stores for memset/memcpy on targets like |
| 898 | // linux. This is because the stack realignment code can't handle certain |
| 899 | // cases like PR2962. This should be removed when PR2962 is fixed. |
Bill Wendling | 042eda3 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 900 | if (!NoImplicitFloat && Subtarget->getStackAlignment() >= 16) { |
Chris Lattner | f0bf106 | 2008-10-28 05:49:35 +0000 | [diff] [blame] | 901 | if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16) |
| 902 | return MVT::v4i32; |
| 903 | if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16) |
| 904 | return MVT::v4f32; |
| 905 | } |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 906 | if (Subtarget->is64Bit() && Size >= 8) |
| 907 | return MVT::i64; |
| 908 | return MVT::i32; |
| 909 | } |
| 910 | |
Evan Cheng | 6fb0676 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 911 | /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC |
| 912 | /// jumptable. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 913 | SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table, |
Evan Cheng | 6fb0676 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 914 | SelectionDAG &DAG) const { |
| 915 | if (usesGlobalOffsetTable()) |
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 916 | return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy()); |
Evan Cheng | 6fb0676 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 917 | if (!Subtarget->isPICStyleRIPRel()) |
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 918 | // This doesn't have DebugLoc associated with it, but is not really the |
| 919 | // same as a Register. |
| 920 | return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(), |
| 921 | getPointerTy()); |
Evan Cheng | 6fb0676 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 922 | return Table; |
| 923 | } |
| 924 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 925 | //===----------------------------------------------------------------------===// |
| 926 | // Return Value Calling Convention Implementation |
| 927 | //===----------------------------------------------------------------------===// |
| 928 | |
| 929 | #include "X86GenCallingConv.inc" |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 930 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 931 | /// LowerRET - Lower an ISD::RET node. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 932 | SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) { |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 933 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 934 | assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args"); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 935 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 936 | SmallVector<CCValAssign, 16> RVLocs; |
| 937 | unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv(); |
| 938 | bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg(); |
| 939 | CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 940 | CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 941 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 942 | // If this is the first return lowered for this function, add the regs to the |
| 943 | // liveout set for the function. |
Chris Lattner | 1b98919 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 944 | if (DAG.getMachineFunction().getRegInfo().liveout_empty()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 945 | for (unsigned i = 0; i != RVLocs.size(); ++i) |
| 946 | if (RVLocs[i].isRegLoc()) |
Chris Lattner | 1b98919 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 947 | DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 948 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 949 | SDValue Chain = Op.getOperand(0); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 950 | |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 951 | // Handle tail call return. |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 952 | Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL); |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 953 | if (Chain.getOpcode() == X86ISD::TAILCALL) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 954 | SDValue TailCall = Chain; |
| 955 | SDValue TargetAddress = TailCall.getOperand(1); |
| 956 | SDValue StackAdjustment = TailCall.getOperand(2); |
Chris Lattner | f8decf5 | 2008-01-16 05:52:18 +0000 | [diff] [blame] | 957 | assert(((TargetAddress.getOpcode() == ISD::Register && |
Arnold Schwaighofer | 4da27f6 | 2008-09-22 14:50:07 +0000 | [diff] [blame] | 958 | (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX || |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 959 | cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) || |
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 960 | TargetAddress.getOpcode() == ISD::TargetExternalSymbol || |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 961 | TargetAddress.getOpcode() == ISD::TargetGlobalAddress) && |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 962 | "Expecting an global address, external symbol, or register"); |
Chris Lattner | f8decf5 | 2008-01-16 05:52:18 +0000 | [diff] [blame] | 963 | assert(StackAdjustment.getOpcode() == ISD::Constant && |
| 964 | "Expecting a const value"); |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 965 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 966 | SmallVector<SDValue,8> Operands; |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 967 | Operands.push_back(Chain.getOperand(0)); |
| 968 | Operands.push_back(TargetAddress); |
| 969 | Operands.push_back(StackAdjustment); |
| 970 | // Copy registers used by the call. Last operand is a flag so it is not |
| 971 | // copied. |
Arnold Schwaighofer | 10202b3 | 2007-10-16 09:05:00 +0000 | [diff] [blame] | 972 | for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) { |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 973 | Operands.push_back(Chain.getOperand(i)); |
| 974 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 975 | return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0], |
Arnold Schwaighofer | 10202b3 | 2007-10-16 09:05:00 +0000 | [diff] [blame] | 976 | Operands.size()); |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 977 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 978 | |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 979 | // Regular return. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 980 | SDValue Flag; |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 981 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 982 | SmallVector<SDValue, 6> RetOps; |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 983 | RetOps.push_back(Chain); // Operand #0 = Chain (updated below) |
| 984 | // Operand #1 = Bytes To Pop |
| 985 | RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16)); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 986 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 987 | // Copy the result values into the output registers. |
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 988 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
| 989 | CCValAssign &VA = RVLocs[i]; |
| 990 | assert(VA.isRegLoc() && "Can only return in registers!"); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 991 | SDValue ValToCopy = Op.getOperand(i*2+1); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 992 | |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 993 | // Returns in ST0/ST1 are handled specially: these are pushed as operands to |
| 994 | // the RET instruction and handled by the FP Stackifier. |
Dan Gohman | 6c4be72 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 995 | if (VA.getLocReg() == X86::ST0 || |
| 996 | VA.getLocReg() == X86::ST1) { |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 997 | // If this is a copy from an xmm register to ST(0), use an FPExtend to |
| 998 | // change the value to the FP stack register class. |
Dan Gohman | 6c4be72 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 999 | if (isScalarFPTypeInSSEReg(VA.getValVT())) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1000 | ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy); |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1001 | RetOps.push_back(ValToCopy); |
| 1002 | // Don't emit a copytoreg. |
| 1003 | continue; |
| 1004 | } |
Dale Johannesen | a585daf | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 1005 | |
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1006 | // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64 |
| 1007 | // which is returned in RAX / RDX. |
Evan Cheng | e8db6e0 | 2009-02-22 08:05:12 +0000 | [diff] [blame] | 1008 | if (Subtarget->is64Bit()) { |
| 1009 | MVT ValVT = ValToCopy.getValueType(); |
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1010 | if (ValVT.isVector() && ValVT.getSizeInBits() == 64) { |
Evan Cheng | e8db6e0 | 2009-02-22 08:05:12 +0000 | [diff] [blame] | 1011 | ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy); |
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1012 | if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) |
| 1013 | ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy); |
| 1014 | } |
Evan Cheng | e8db6e0 | 2009-02-22 08:05:12 +0000 | [diff] [blame] | 1015 | } |
| 1016 | |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1017 | Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1018 | Flag = Chain.getValue(1); |
| 1019 | } |
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1020 | |
| 1021 | // The x86-64 ABI for returning structs by value requires that we copy |
| 1022 | // the sret argument into %rax for the return. We saved the argument into |
| 1023 | // a virtual register in the entry block, so now we copy the value out |
| 1024 | // and into %rax. |
| 1025 | if (Subtarget->is64Bit() && |
| 1026 | DAG.getMachineFunction().getFunction()->hasStructRetAttr()) { |
| 1027 | MachineFunction &MF = DAG.getMachineFunction(); |
| 1028 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); |
| 1029 | unsigned Reg = FuncInfo->getSRetReturnReg(); |
| 1030 | if (!Reg) { |
| 1031 | Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64)); |
| 1032 | FuncInfo->setSRetReturnReg(Reg); |
| 1033 | } |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1034 | SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy()); |
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1035 | |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1036 | Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag); |
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1037 | Flag = Chain.getValue(1); |
| 1038 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1039 | |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1040 | RetOps[0] = Chain; // Update chain. |
| 1041 | |
| 1042 | // Add the flag if we have it. |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1043 | if (Flag.getNode()) |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1044 | RetOps.push_back(Flag); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1045 | |
| 1046 | return DAG.getNode(X86ISD::RET_FLAG, dl, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1047 | MVT::Other, &RetOps[0], RetOps.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1048 | } |
| 1049 | |
| 1050 | |
| 1051 | /// LowerCallResult - Lower the result values of an ISD::CALL into the |
| 1052 | /// appropriate copies out of appropriate physical registers. This assumes that |
| 1053 | /// Chain/InFlag are the input chain/flag to use, and that TheCall is the call |
| 1054 | /// being lowered. The returns a SDNode with the same number of values as the |
| 1055 | /// ISD::CALL. |
| 1056 | SDNode *X86TargetLowering:: |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1057 | LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1058 | unsigned CallingConv, SelectionDAG &DAG) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1059 | |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1060 | DebugLoc dl = TheCall->getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1061 | // Assign locations to each value returned by this call. |
| 1062 | SmallVector<CCValAssign, 16> RVLocs; |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1063 | bool isVarArg = TheCall->isVarArg(); |
Edwin Török | af8e133 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1064 | bool Is64Bit = Subtarget->is64Bit(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1065 | CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs); |
| 1066 | CCInfo.AnalyzeCallResult(TheCall, RetCC_X86); |
| 1067 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1068 | SmallVector<SDValue, 8> ResultVals; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1069 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1070 | // Copy all of the result registers out of their specified physreg. |
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1071 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
Dan Gohman | 6c4be72 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1072 | CCValAssign &VA = RVLocs[i]; |
| 1073 | MVT CopyVT = VA.getValVT(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1074 | |
Edwin Török | af8e133 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1075 | // If this is x86-64, and we disabled SSE, we can't return FP values |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1076 | if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) && |
Edwin Török | af8e133 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1077 | ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) { |
| 1078 | cerr << "SSE register return with SSE disabled\n"; |
| 1079 | exit(1); |
| 1080 | } |
| 1081 | |
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1082 | // If this is a call to a function that returns an fp value on the floating |
| 1083 | // point stack, but where we prefer to use the value in xmm registers, copy |
| 1084 | // it out as F80 and use a truncate to move it from fp stack reg to xmm reg. |
Dan Gohman | 6c4be72 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1085 | if ((VA.getLocReg() == X86::ST0 || |
| 1086 | VA.getLocReg() == X86::ST1) && |
| 1087 | isScalarFPTypeInSSEReg(VA.getValVT())) { |
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1088 | CopyVT = MVT::f80; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1089 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1090 | |
Evan Cheng | 9cc600e | 2009-02-20 20:43:02 +0000 | [diff] [blame] | 1091 | SDValue Val; |
| 1092 | if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) { |
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1093 | // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64. |
| 1094 | if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) { |
| 1095 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), |
| 1096 | MVT::v2i64, InFlag).getValue(1); |
| 1097 | Val = Chain.getValue(0); |
| 1098 | Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64, |
| 1099 | Val, DAG.getConstant(0, MVT::i64)); |
| 1100 | } else { |
| 1101 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), |
| 1102 | MVT::i64, InFlag).getValue(1); |
| 1103 | Val = Chain.getValue(0); |
| 1104 | } |
Evan Cheng | 9cc600e | 2009-02-20 20:43:02 +0000 | [diff] [blame] | 1105 | Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val); |
| 1106 | } else { |
| 1107 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), |
| 1108 | CopyVT, InFlag).getValue(1); |
| 1109 | Val = Chain.getValue(0); |
| 1110 | } |
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1111 | InFlag = Chain.getValue(2); |
Chris Lattner | 4075873 | 2007-12-29 06:41:28 +0000 | [diff] [blame] | 1112 | |
Dan Gohman | 6c4be72 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1113 | if (CopyVT != VA.getValVT()) { |
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1114 | // Round the F80 the right size, which also moves to the appropriate xmm |
| 1115 | // register. |
Dan Gohman | 6c4be72 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1116 | Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val, |
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1117 | // This truncation won't change the value. |
| 1118 | DAG.getIntPtrConstant(1)); |
| 1119 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1120 | |
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1121 | ResultVals.push_back(Val); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1122 | } |
Duncan Sands | 698842f | 2008-07-02 17:40:58 +0000 | [diff] [blame] | 1123 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1124 | // Merge everything together with a MERGE_VALUES node. |
| 1125 | ResultVals.push_back(Chain); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1126 | return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(), |
| 1127 | &ResultVals[0], ResultVals.size()).getNode(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1128 | } |
| 1129 | |
| 1130 | |
| 1131 | //===----------------------------------------------------------------------===// |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1132 | // C & StdCall & Fast Calling Convention implementation |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1133 | //===----------------------------------------------------------------------===// |
| 1134 | // StdCall calling convention seems to be standard for many Windows' API |
| 1135 | // routines and around. It differs from C calling convention just a little: |
| 1136 | // callee should clean up the stack, not caller. Symbols should be also |
| 1137 | // decorated in some fancy way :) It doesn't support any vector arguments. |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1138 | // For info on fast calling convention see Fast Calling Convention (tail call) |
| 1139 | // implementation LowerX86_32FastCCCallTo. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1140 | |
| 1141 | /// AddLiveIn - This helper function adds the specified physical register to the |
| 1142 | /// MachineFunction as a live in value. It also creates a corresponding virtual |
| 1143 | /// register for it. |
| 1144 | static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg, |
| 1145 | const TargetRegisterClass *RC) { |
| 1146 | assert(RC->contains(PReg) && "Not the correct regclass!"); |
Chris Lattner | 1b98919 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1147 | unsigned VReg = MF.getRegInfo().createVirtualRegister(RC); |
| 1148 | MF.getRegInfo().addLiveIn(PReg, VReg); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1149 | return VReg; |
| 1150 | } |
| 1151 | |
Arnold Schwaighofer | 56653e3 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1152 | /// CallIsStructReturn - Determines whether a CALL node uses struct return |
| 1153 | /// semantics. |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1154 | static bool CallIsStructReturn(CallSDNode *TheCall) { |
| 1155 | unsigned NumOps = TheCall->getNumArgs(); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1156 | if (!NumOps) |
| 1157 | return false; |
Duncan Sands | c93fae3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1158 | |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1159 | return TheCall->getArgFlags(0).isSRet(); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1160 | } |
| 1161 | |
Arnold Schwaighofer | 56653e3 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1162 | /// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct |
| 1163 | /// return semantics. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1164 | static bool ArgsAreStructReturn(SDValue Op) { |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1165 | unsigned NumArgs = Op.getNode()->getNumValues() - 1; |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1166 | if (!NumArgs) |
| 1167 | return false; |
Duncan Sands | c93fae3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1168 | |
| 1169 | return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet(); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1170 | } |
| 1171 | |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1172 | /// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires |
| 1173 | /// the callee to pop its own arguments. Callee pop is necessary to support tail |
Arnold Schwaighofer | 56653e3 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1174 | /// calls. |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1175 | bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) { |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1176 | if (IsVarArg) |
| 1177 | return false; |
| 1178 | |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1179 | switch (CallingConv) { |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1180 | default: |
| 1181 | return false; |
| 1182 | case CallingConv::X86_StdCall: |
| 1183 | return !Subtarget->is64Bit(); |
| 1184 | case CallingConv::X86_FastCall: |
| 1185 | return !Subtarget->is64Bit(); |
| 1186 | case CallingConv::Fast: |
| 1187 | return PerformTailCallOpt; |
| 1188 | } |
| 1189 | } |
| 1190 | |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1191 | /// CCAssignFnForNode - Selects the correct CCAssignFn for a the |
| 1192 | /// given CallingConvention value. |
| 1193 | CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const { |
Anton Korobeynikov | 8c90d2a | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 1194 | if (Subtarget->is64Bit()) { |
Anton Korobeynikov | 06d49b0 | 2008-03-22 20:57:27 +0000 | [diff] [blame] | 1195 | if (Subtarget->isTargetWin64()) |
Anton Korobeynikov | 99bd188 | 2008-03-22 20:37:30 +0000 | [diff] [blame] | 1196 | return CC_X86_Win64_C; |
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1197 | else if (CC == CallingConv::Fast && PerformTailCallOpt) |
| 1198 | return CC_X86_64_TailCall; |
| 1199 | else |
| 1200 | return CC_X86_64_C; |
Anton Korobeynikov | 8c90d2a | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 1201 | } |
| 1202 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1203 | if (CC == CallingConv::X86_FastCall) |
| 1204 | return CC_X86_32_FastCall; |
Evan Cheng | a9d15b9 | 2008-09-10 18:25:29 +0000 | [diff] [blame] | 1205 | else if (CC == CallingConv::Fast) |
| 1206 | return CC_X86_32_FastCC; |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1207 | else |
| 1208 | return CC_X86_32_C; |
| 1209 | } |
| 1210 | |
Arnold Schwaighofer | 56653e3 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1211 | /// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to |
| 1212 | /// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node. |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1213 | NameDecorationStyle |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1214 | X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) { |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1215 | unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1216 | if (CC == CallingConv::X86_FastCall) |
| 1217 | return FastCall; |
| 1218 | else if (CC == CallingConv::X86_StdCall) |
| 1219 | return StdCall; |
| 1220 | return None; |
| 1221 | } |
| 1222 | |
Arnold Schwaighofer | 449b01a | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1223 | |
Arnold Schwaighofer | 87f7526 | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 1224 | /// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer |
| 1225 | /// in a register before calling. |
| 1226 | bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) { |
| 1227 | return !IsTailCall && !Is64Bit && |
| 1228 | getTargetMachine().getRelocationModel() == Reloc::PIC_ && |
| 1229 | Subtarget->isPICStyleGOT(); |
| 1230 | } |
| 1231 | |
Arnold Schwaighofer | 87f7526 | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 1232 | /// CallRequiresFnAddressInReg - Check whether the call requires the function |
| 1233 | /// address to be loaded in a register. |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1234 | bool |
Arnold Schwaighofer | 87f7526 | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 1235 | X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) { |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1236 | return !Is64Bit && IsTailCall && |
Arnold Schwaighofer | 87f7526 | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 1237 | getTargetMachine().getRelocationModel() == Reloc::PIC_ && |
| 1238 | Subtarget->isPICStyleGOT(); |
| 1239 | } |
| 1240 | |
Arnold Schwaighofer | 56653e3 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1241 | /// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified |
| 1242 | /// by "Src" to address "Dst" with size and alignment information specified by |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1243 | /// the specific parameter attribute. The copy will be passed as a byval |
| 1244 | /// function parameter. |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1245 | static SDValue |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1246 | CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain, |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1247 | ISD::ArgFlagsTy Flags, SelectionDAG &DAG, |
| 1248 | DebugLoc dl) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1249 | SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1250 | return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(), |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1251 | /*AlwaysInline=*/true, NULL, 0, NULL, 0); |
Arnold Schwaighofer | 449b01a | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1252 | } |
| 1253 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1254 | SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG, |
Rafael Espindola | 03cbeb7 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1255 | const CCValAssign &VA, |
| 1256 | MachineFrameInfo *MFI, |
Arnold Schwaighofer | e2db0f4 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1257 | unsigned CC, |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1258 | SDValue Root, unsigned i) { |
Rafael Espindola | 03cbeb7 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1259 | // Create the nodes corresponding to a load from this parameter slot. |
Duncan Sands | c93fae3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1260 | ISD::ArgFlagsTy Flags = |
| 1261 | cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags(); |
Arnold Schwaighofer | e2db0f4 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1262 | bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt; |
Duncan Sands | c93fae3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1263 | bool isImmutable = !AlwaysUseMutable && !Flags.isByVal(); |
Evan Cheng | 3e42a52 | 2008-01-10 02:24:25 +0000 | [diff] [blame] | 1264 | |
Arnold Schwaighofer | e2db0f4 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1265 | // FIXME: For now, all byval parameter objects are marked mutable. This can be |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1266 | // changed with more analysis. |
Arnold Schwaighofer | e2db0f4 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1267 | // In case of tail call optimization mark all arguments mutable. Since they |
| 1268 | // could be overwritten by lowering of arguments in case of a tail call. |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1269 | int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8, |
Arnold Schwaighofer | e2db0f4 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1270 | VA.getLocMemOffset(), isImmutable); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1271 | SDValue FIN = DAG.getFrameIndex(FI, getPointerTy()); |
Duncan Sands | c93fae3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1272 | if (Flags.isByVal()) |
Rafael Espindola | 03cbeb7 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1273 | return FIN; |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 1274 | return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN, |
Dan Gohman | 1fc34bc | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1275 | PseudoSourceValue::getFixedStack(FI), 0); |
Rafael Espindola | 03cbeb7 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1276 | } |
| 1277 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1278 | SDValue |
| 1279 | X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1280 | MachineFunction &MF = DAG.getMachineFunction(); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1281 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 1282 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1283 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1284 | const Function* Fn = MF.getFunction(); |
| 1285 | if (Fn->hasExternalLinkage() && |
| 1286 | Subtarget->isTargetCygMing() && |
| 1287 | Fn->getName() == "main") |
| 1288 | FuncInfo->setForceFramePointer(true); |
| 1289 | |
| 1290 | // Decorate the function name. |
| 1291 | FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op)); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1292 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1293 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1294 | SDValue Root = Op.getOperand(0); |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1295 | bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0; |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1296 | unsigned CC = MF.getFunction()->getCallingConv(); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1297 | bool Is64Bit = Subtarget->is64Bit(); |
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1298 | bool IsWin64 = Subtarget->isTargetWin64(); |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1299 | |
| 1300 | assert(!(isVarArg && CC == CallingConv::Fast) && |
| 1301 | "Var args not supported with calling convention fastcc"); |
| 1302 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1303 | // Assign locations to all of the incoming arguments. |
| 1304 | SmallVector<CCValAssign, 16> ArgLocs; |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1305 | CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs); |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1306 | CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC)); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1307 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1308 | SmallVector<SDValue, 8> ArgValues; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1309 | unsigned LastVal = ~0U; |
| 1310 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 1311 | CCValAssign &VA = ArgLocs[i]; |
| 1312 | // TODO: If an arg is passed in two places (e.g. reg and stack), skip later |
| 1313 | // places. |
| 1314 | assert(VA.getValNo() != LastVal && |
| 1315 | "Don't support value assigned to multiple locs yet"); |
| 1316 | LastVal = VA.getValNo(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1317 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1318 | if (VA.isRegLoc()) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1319 | MVT RegVT = VA.getLocVT(); |
Devang Patel | f3707e8 | 2009-01-05 17:31:22 +0000 | [diff] [blame] | 1320 | TargetRegisterClass *RC = NULL; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1321 | if (RegVT == MVT::i32) |
| 1322 | RC = X86::GR32RegisterClass; |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1323 | else if (Is64Bit && RegVT == MVT::i64) |
| 1324 | RC = X86::GR64RegisterClass; |
Dale Johannesen | 51552f6 | 2008-02-05 20:46:33 +0000 | [diff] [blame] | 1325 | else if (RegVT == MVT::f32) |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1326 | RC = X86::FR32RegisterClass; |
Dale Johannesen | 51552f6 | 2008-02-05 20:46:33 +0000 | [diff] [blame] | 1327 | else if (RegVT == MVT::f64) |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1328 | RC = X86::FR64RegisterClass; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1329 | else if (RegVT.isVector() && RegVT.getSizeInBits() == 128) |
Evan Cheng | f5af6fe | 2008-04-25 07:56:45 +0000 | [diff] [blame] | 1330 | RC = X86::VR128RegisterClass; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1331 | else if (RegVT.isVector()) { |
| 1332 | assert(RegVT.getSizeInBits() == 64); |
Evan Cheng | f5af6fe | 2008-04-25 07:56:45 +0000 | [diff] [blame] | 1333 | if (!Is64Bit) |
| 1334 | RC = X86::VR64RegisterClass; // MMX values are passed in MMXs. |
| 1335 | else { |
| 1336 | // Darwin calling convention passes MMX values in either GPRs or |
| 1337 | // XMMs in x86-64. Other targets pass them in memory. |
| 1338 | if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) { |
| 1339 | RC = X86::VR128RegisterClass; // MMX values are passed in XMMs. |
| 1340 | RegVT = MVT::v2i64; |
| 1341 | } else { |
| 1342 | RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs. |
| 1343 | RegVT = MVT::i64; |
| 1344 | } |
| 1345 | } |
| 1346 | } else { |
| 1347 | assert(0 && "Unknown argument type!"); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1348 | } |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1349 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1350 | unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1351 | SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1352 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1353 | // If this is an 8 or 16-bit value, it is really passed promoted to 32 |
| 1354 | // bits. Insert an assert[sz]ext to capture this, then truncate to the |
| 1355 | // right size. |
| 1356 | if (VA.getLocInfo() == CCValAssign::SExt) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1357 | ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1358 | DAG.getValueType(VA.getValVT())); |
| 1359 | else if (VA.getLocInfo() == CCValAssign::ZExt) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1360 | ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1361 | DAG.getValueType(VA.getValVT())); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1362 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1363 | if (VA.getLocInfo() != CCValAssign::Full) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1364 | ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1365 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1366 | // Handle MMX values passed in GPRs. |
Evan Cheng | ad6980b | 2008-04-25 20:13:28 +0000 | [diff] [blame] | 1367 | if (Is64Bit && RegVT != VA.getLocVT()) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1368 | if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1369 | ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue); |
Evan Cheng | ad6980b | 2008-04-25 20:13:28 +0000 | [diff] [blame] | 1370 | else if (RC == X86::VR128RegisterClass) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1371 | ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64, |
| 1372 | ArgValue, DAG.getConstant(0, MVT::i64)); |
| 1373 | ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue); |
Evan Cheng | ad6980b | 2008-04-25 20:13:28 +0000 | [diff] [blame] | 1374 | } |
| 1375 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1376 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1377 | ArgValues.push_back(ArgValue); |
| 1378 | } else { |
| 1379 | assert(VA.isMemLoc()); |
Arnold Schwaighofer | e2db0f4 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1380 | ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1381 | } |
| 1382 | } |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1383 | |
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1384 | // The x86-64 ABI for returning structs by value requires that we copy |
| 1385 | // the sret argument into %rax for the return. Save the argument into |
| 1386 | // a virtual register so that we can access it from the return points. |
| 1387 | if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) { |
| 1388 | MachineFunction &MF = DAG.getMachineFunction(); |
| 1389 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); |
| 1390 | unsigned Reg = FuncInfo->getSRetReturnReg(); |
| 1391 | if (!Reg) { |
| 1392 | Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64)); |
| 1393 | FuncInfo->setSRetReturnReg(Reg); |
| 1394 | } |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1395 | SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1396 | Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root); |
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1397 | } |
| 1398 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1399 | unsigned StackSize = CCInfo.getNextStackOffset(); |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1400 | // align stack specially for tail calls |
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1401 | if (PerformTailCallOpt && CC == CallingConv::Fast) |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1402 | StackSize = GetAlignedArgumentStackSize(StackSize, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1403 | |
| 1404 | // If the function takes variable number of arguments, make a frame index for |
| 1405 | // the start of the first vararg value... for expansion of llvm.va_start. |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1406 | if (isVarArg) { |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1407 | if (Is64Bit || CC != CallingConv::X86_FastCall) { |
| 1408 | VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize); |
| 1409 | } |
| 1410 | if (Is64Bit) { |
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1411 | unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0; |
| 1412 | |
| 1413 | // FIXME: We should really autogenerate these arrays |
| 1414 | static const unsigned GPR64ArgRegsWin64[] = { |
| 1415 | X86::RCX, X86::RDX, X86::R8, X86::R9 |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1416 | }; |
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1417 | static const unsigned XMMArgRegsWin64[] = { |
| 1418 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3 |
| 1419 | }; |
| 1420 | static const unsigned GPR64ArgRegs64Bit[] = { |
| 1421 | X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9 |
| 1422 | }; |
| 1423 | static const unsigned XMMArgRegs64Bit[] = { |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1424 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3, |
| 1425 | X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7 |
| 1426 | }; |
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1427 | const unsigned *GPR64ArgRegs, *XMMArgRegs; |
| 1428 | |
| 1429 | if (IsWin64) { |
| 1430 | TotalNumIntRegs = 4; TotalNumXMMRegs = 4; |
| 1431 | GPR64ArgRegs = GPR64ArgRegsWin64; |
| 1432 | XMMArgRegs = XMMArgRegsWin64; |
| 1433 | } else { |
| 1434 | TotalNumIntRegs = 6; TotalNumXMMRegs = 8; |
| 1435 | GPR64ArgRegs = GPR64ArgRegs64Bit; |
| 1436 | XMMArgRegs = XMMArgRegs64Bit; |
| 1437 | } |
| 1438 | unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, |
| 1439 | TotalNumIntRegs); |
| 1440 | unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, |
| 1441 | TotalNumXMMRegs); |
| 1442 | |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 1443 | assert(!(NumXMMRegs && !Subtarget->hasSSE1()) && |
Edwin Török | af8e133 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1444 | "SSE register cannot be used when SSE is disabled!"); |
Bill Wendling | 042eda3 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 1445 | assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloat) && |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 1446 | "SSE register cannot be used when SSE is disabled!"); |
Bill Wendling | 042eda3 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 1447 | if (UseSoftFloat || NoImplicitFloat || !Subtarget->hasSSE1()) |
Edwin Török | af8e133 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1448 | // Kernel mode asks for SSE to be disabled, so don't push them |
| 1449 | // on the stack. |
| 1450 | TotalNumXMMRegs = 0; |
Bill Wendling | 042eda3 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 1451 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1452 | // For X86-64, if there are vararg parameters that are passed via |
| 1453 | // registers, then we must store them to their spots on the stack so they |
| 1454 | // may be loaded by deferencing the result of va_next. |
| 1455 | VarArgsGPOffset = NumIntRegs * 8; |
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1456 | VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16; |
| 1457 | RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 + |
| 1458 | TotalNumXMMRegs * 16, 16); |
| 1459 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1460 | // Store the integer parameter registers. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1461 | SmallVector<SDValue, 8> MemOps; |
| 1462 | SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy()); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1463 | SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN, |
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 1464 | DAG.getIntPtrConstant(VarArgsGPOffset)); |
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1465 | for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) { |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1466 | unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs], |
| 1467 | X86::GR64RegisterClass); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1468 | SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1469 | SDValue Store = |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1470 | DAG.getStore(Val.getValue(1), dl, Val, FIN, |
Dan Gohman | 1fc34bc | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1471 | PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1472 | MemOps.push_back(Store); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1473 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN, |
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 1474 | DAG.getIntPtrConstant(8)); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1475 | } |
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1476 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1477 | // Now store the XMM (fp + vector) parameter registers. |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1478 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN, |
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 1479 | DAG.getIntPtrConstant(VarArgsFPOffset)); |
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1480 | for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) { |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1481 | unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], |
| 1482 | X86::VR128RegisterClass); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1483 | SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1484 | SDValue Store = |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1485 | DAG.getStore(Val.getValue(1), dl, Val, FIN, |
Dan Gohman | 1fc34bc | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1486 | PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1487 | MemOps.push_back(Store); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1488 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN, |
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 1489 | DAG.getIntPtrConstant(16)); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1490 | } |
| 1491 | if (!MemOps.empty()) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1492 | Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1493 | &MemOps[0], MemOps.size()); |
| 1494 | } |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1495 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1496 | |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1497 | ArgValues.push_back(Root); |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1498 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1499 | // Some CCs need callee pop. |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1500 | if (IsCalleePop(isVarArg, CC)) { |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1501 | BytesToPopOnReturn = StackSize; // Callee pops everything. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1502 | BytesCallerReserves = 0; |
| 1503 | } else { |
| 1504 | BytesToPopOnReturn = 0; // Callee pops nothing. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1505 | // If this is an sret function, the return should pop the hidden pointer. |
Evan Cheng | a9d15b9 | 2008-09-10 18:25:29 +0000 | [diff] [blame] | 1506 | if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op)) |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1507 | BytesToPopOnReturn = 4; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1508 | BytesCallerReserves = StackSize; |
| 1509 | } |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1510 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1511 | if (!Is64Bit) { |
| 1512 | RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only. |
| 1513 | if (CC == CallingConv::X86_FastCall) |
| 1514 | VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs. |
| 1515 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1516 | |
Anton Korobeynikov | e844e47 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 1517 | FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1518 | |
| 1519 | // Return the new list of results. |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1520 | return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(), |
Duncan Sands | 42d7bb8 | 2008-12-01 11:41:29 +0000 | [diff] [blame] | 1521 | &ArgValues[0], ArgValues.size()).getValue(Op.getResNo()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1522 | } |
| 1523 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1524 | SDValue |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1525 | X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG, |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1526 | const SDValue &StackPtr, |
Evan Cheng | bc077bf | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1527 | const CCValAssign &VA, |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1528 | SDValue Chain, |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1529 | SDValue Arg, ISD::ArgFlagsTy Flags) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1530 | DebugLoc dl = TheCall->getDebugLoc(); |
Dan Gohman | 1190f3a | 2008-02-07 16:28:05 +0000 | [diff] [blame] | 1531 | unsigned LocMemOffset = VA.getLocMemOffset(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1532 | SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1533 | PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff); |
Duncan Sands | c93fae3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1534 | if (Flags.isByVal()) { |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1535 | return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl); |
Evan Cheng | bc077bf | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1536 | } |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1537 | return DAG.getStore(Chain, dl, Arg, PtrOff, |
Dan Gohman | fb020b6 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 1538 | PseudoSourceValue::getStack(), LocMemOffset); |
Evan Cheng | bc077bf | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1539 | } |
| 1540 | |
Bill Wendling | 6ddc87b | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 1541 | /// EmitTailCallLoadRetAddr - Emit a load of return address if tail call |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1542 | /// optimization is performed and it is required. |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1543 | SDValue |
| 1544 | X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG, |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1545 | SDValue &OutRetAddr, |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1546 | SDValue Chain, |
| 1547 | bool IsTailCall, |
| 1548 | bool Is64Bit, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1549 | int FPDiff, |
| 1550 | DebugLoc dl) { |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1551 | if (!IsTailCall || FPDiff==0) return Chain; |
| 1552 | |
| 1553 | // Adjust the Return address stack slot. |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1554 | MVT VT = getPointerTy(); |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1555 | OutRetAddr = getReturnAddressFrameIndex(DAG); |
Bill Wendling | 6ddc87b | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 1556 | |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1557 | // Load the "old" Return address. |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1558 | OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1559 | return SDValue(OutRetAddr.getNode(), 1); |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1560 | } |
| 1561 | |
| 1562 | /// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call |
| 1563 | /// optimization is performed and it is required (FPDiff!=0). |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1564 | static SDValue |
| 1565 | EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF, |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1566 | SDValue Chain, SDValue RetAddrFrIdx, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1567 | bool Is64Bit, int FPDiff, DebugLoc dl) { |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1568 | // Store the return address to the appropriate stack slot. |
| 1569 | if (!FPDiff) return Chain; |
| 1570 | // Calculate the new stack slot for the return address. |
| 1571 | int SlotSize = Is64Bit ? 8 : 4; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1572 | int NewReturnAddrFI = |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1573 | MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1574 | MVT VT = Is64Bit ? MVT::i64 : MVT::i32; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1575 | SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1576 | Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx, |
Dan Gohman | 1fc34bc | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1577 | PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0); |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1578 | return Chain; |
| 1579 | } |
| 1580 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1581 | SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) { |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1582 | MachineFunction &MF = DAG.getMachineFunction(); |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1583 | CallSDNode *TheCall = cast<CallSDNode>(Op.getNode()); |
| 1584 | SDValue Chain = TheCall->getChain(); |
| 1585 | unsigned CC = TheCall->getCallingConv(); |
| 1586 | bool isVarArg = TheCall->isVarArg(); |
| 1587 | bool IsTailCall = TheCall->isTailCall() && |
| 1588 | CC == CallingConv::Fast && PerformTailCallOpt; |
| 1589 | SDValue Callee = TheCall->getCallee(); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1590 | bool Is64Bit = Subtarget->is64Bit(); |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1591 | bool IsStructRet = CallIsStructReturn(TheCall); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1592 | DebugLoc dl = TheCall->getDebugLoc(); |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1593 | |
| 1594 | assert(!(isVarArg && CC == CallingConv::Fast) && |
| 1595 | "Var args not supported with calling convention fastcc"); |
| 1596 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1597 | // Analyze operands of the call, assigning locations to each operand. |
| 1598 | SmallVector<CCValAssign, 16> ArgLocs; |
| 1599 | CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs); |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1600 | CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC)); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1601 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1602 | // Get a count of how many bytes are to be pushed on the stack. |
| 1603 | unsigned NumBytes = CCInfo.getNextStackOffset(); |
Arnold Schwaighofer | e91fdbf | 2008-09-11 20:28:43 +0000 | [diff] [blame] | 1604 | if (PerformTailCallOpt && CC == CallingConv::Fast) |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1605 | NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1606 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1607 | int FPDiff = 0; |
| 1608 | if (IsTailCall) { |
| 1609 | // Lower arguments at fp - stackoffset + fpdiff. |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1610 | unsigned NumBytesCallerPushed = |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1611 | MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn(); |
| 1612 | FPDiff = NumBytesCallerPushed - NumBytes; |
| 1613 | |
| 1614 | // Set the delta of movement of the returnaddr stackslot. |
| 1615 | // But only set if delta is greater than previous delta. |
| 1616 | if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta())) |
| 1617 | MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff); |
| 1618 | } |
| 1619 | |
Chris Lattner | fe5d402 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1620 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1621 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1622 | SDValue RetAddrFrIdx; |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1623 | // Load return adress for tail calls. |
| 1624 | Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1625 | FPDiff, dl); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1626 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1627 | SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; |
| 1628 | SmallVector<SDValue, 8> MemOpChains; |
| 1629 | SDValue StackPtr; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1630 | |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1631 | // Walk the register/memloc assignments, inserting copies/loads. In the case |
| 1632 | // of tail call optimization arguments are handle later. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1633 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 1634 | CCValAssign &VA = ArgLocs[i]; |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1635 | SDValue Arg = TheCall->getArg(i); |
| 1636 | ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i); |
| 1637 | bool isByVal = Flags.isByVal(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1638 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1639 | // Promote the value if needed. |
| 1640 | switch (VA.getLocInfo()) { |
| 1641 | default: assert(0 && "Unknown loc info!"); |
| 1642 | case CCValAssign::Full: break; |
| 1643 | case CCValAssign::SExt: |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1644 | Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1645 | break; |
| 1646 | case CCValAssign::ZExt: |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1647 | Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1648 | break; |
| 1649 | case CCValAssign::AExt: |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1650 | Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1651 | break; |
| 1652 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1653 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1654 | if (VA.isRegLoc()) { |
Evan Cheng | 2aea0b4 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 1655 | if (Is64Bit) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1656 | MVT RegVT = VA.getLocVT(); |
| 1657 | if (RegVT.isVector() && RegVT.getSizeInBits() == 64) |
Evan Cheng | 2aea0b4 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 1658 | switch (VA.getLocReg()) { |
| 1659 | default: |
| 1660 | break; |
| 1661 | case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX: |
| 1662 | case X86::R8: { |
| 1663 | // Special case: passing MMX values in GPR registers. |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1664 | Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg); |
Evan Cheng | 2aea0b4 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 1665 | break; |
| 1666 | } |
| 1667 | case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3: |
| 1668 | case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: { |
| 1669 | // Special case: passing MMX values in XMM registers. |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1670 | Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg); |
| 1671 | Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg); |
| 1672 | Arg = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v2i64, |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 1673 | DAG.getUNDEF(MVT::v2i64), Arg, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1674 | getMOVLMask(2, DAG, dl)); |
Evan Cheng | 2aea0b4 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 1675 | break; |
| 1676 | } |
| 1677 | } |
| 1678 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1679 | RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg)); |
| 1680 | } else { |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1681 | if (!IsTailCall || (IsTailCall && isByVal)) { |
Arnold Schwaighofer | 449b01a | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1682 | assert(VA.isMemLoc()); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1683 | if (StackPtr.getNode() == 0) |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1684 | StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy()); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1685 | |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1686 | MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA, |
| 1687 | Chain, Arg, Flags)); |
Arnold Schwaighofer | 449b01a | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1688 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1689 | } |
| 1690 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1691 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1692 | if (!MemOpChains.empty()) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1693 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1694 | &MemOpChains[0], MemOpChains.size()); |
| 1695 | |
| 1696 | // Build a sequence of copy-to-reg nodes chained together with token chain |
| 1697 | // and flag operands which copy the outgoing args into registers. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1698 | SDValue InFlag; |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1699 | // Tail call byval lowering might overwrite argument registers so in case of |
| 1700 | // tail call optimization the copies to registers are lowered later. |
| 1701 | if (!IsTailCall) |
| 1702 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1703 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1704 | RegsToPass[i].second, InFlag); |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1705 | InFlag = Chain.getValue(1); |
| 1706 | } |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1707 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1708 | // ELF / PIC requires GOT in the EBX register before function calls via PLT |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1709 | // GOT pointer. |
Arnold Schwaighofer | 87f7526 | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 1710 | if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) { |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1711 | Chain = DAG.getCopyToReg(Chain, dl, X86::EBX, |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1712 | DAG.getNode(X86ISD::GlobalBaseReg, |
| 1713 | DebugLoc::getUnknownLoc(), |
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 1714 | getPointerTy()), |
Arnold Schwaighofer | 87f7526 | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 1715 | InFlag); |
| 1716 | InFlag = Chain.getValue(1); |
| 1717 | } |
Arnold Schwaighofer | 480c567 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1718 | // If we are tail calling and generating PIC/GOT style code load the address |
| 1719 | // of the callee into ecx. The value in ecx is used as target of the tail |
| 1720 | // jump. This is done to circumvent the ebx/callee-saved problem for tail |
| 1721 | // calls on PIC/GOT architectures. Normally we would just put the address of |
| 1722 | // GOT into ebx and then call target@PLT. But for tail callss ebx would be |
| 1723 | // restored (since ebx is callee saved) before jumping to the target@PLT. |
Arnold Schwaighofer | 87f7526 | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 1724 | if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) { |
Arnold Schwaighofer | 480c567 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1725 | // Note: The actual moving to ecx is done further down. |
| 1726 | GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee); |
Evan Cheng | 7f250d6 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 1727 | if (G && !G->getGlobal()->hasHiddenVisibility() && |
Arnold Schwaighofer | 480c567 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1728 | !G->getGlobal()->hasProtectedVisibility()) |
| 1729 | Callee = LowerGlobalAddress(Callee, DAG); |
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 1730 | else if (isa<ExternalSymbolSDNode>(Callee)) |
| 1731 | Callee = LowerExternalSymbol(Callee,DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1732 | } |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1733 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1734 | if (Is64Bit && isVarArg) { |
| 1735 | // From AMD64 ABI document: |
| 1736 | // For calls that may call functions that use varargs or stdargs |
| 1737 | // (prototype-less calls or calls to functions containing ellipsis (...) in |
| 1738 | // the declaration) %al is used as hidden argument to specify the number |
| 1739 | // of SSE registers used. The contents of %al do not need to match exactly |
| 1740 | // the number of registers, but must be an ubound on the number of SSE |
| 1741 | // registers used and is in the range 0 - 8 inclusive. |
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1742 | |
| 1743 | // FIXME: Verify this on Win64 |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1744 | // Count the number of XMM registers allocated. |
| 1745 | static const unsigned XMMArgRegs[] = { |
| 1746 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3, |
| 1747 | X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7 |
| 1748 | }; |
| 1749 | unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1750 | assert((Subtarget->hasSSE1() || !NumXMMRegs) |
Edwin Török | af8e133 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1751 | && "SSE registers cannot be used when SSE is disabled"); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1752 | |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1753 | Chain = DAG.getCopyToReg(Chain, dl, X86::AL, |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1754 | DAG.getConstant(NumXMMRegs, MVT::i8), InFlag); |
| 1755 | InFlag = Chain.getValue(1); |
| 1756 | } |
| 1757 | |
Arnold Schwaighofer | e2db0f4 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1758 | |
Arnold Schwaighofer | 449b01a | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1759 | // For tail calls lower the arguments to the 'real' stack slot. |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1760 | if (IsTailCall) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1761 | SmallVector<SDValue, 8> MemOpChains2; |
| 1762 | SDValue FIN; |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1763 | int FI = 0; |
Arnold Schwaighofer | e2db0f4 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1764 | // Do not flag preceeding copytoreg stuff together with the following stuff. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1765 | InFlag = SDValue(); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1766 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 1767 | CCValAssign &VA = ArgLocs[i]; |
| 1768 | if (!VA.isRegLoc()) { |
Arnold Schwaighofer | 449b01a | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1769 | assert(VA.isMemLoc()); |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1770 | SDValue Arg = TheCall->getArg(i); |
| 1771 | ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1772 | // Create frame index. |
| 1773 | int32_t Offset = VA.getLocMemOffset()+FPDiff; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1774 | uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8; |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1775 | FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset); |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1776 | FIN = DAG.getFrameIndex(FI, getPointerTy()); |
Arnold Schwaighofer | 449b01a | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1777 | |
Duncan Sands | c93fae3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1778 | if (Flags.isByVal()) { |
Evan Cheng | 5817a0e | 2008-01-12 01:08:07 +0000 | [diff] [blame] | 1779 | // Copy relative to framepointer. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1780 | SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset()); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1781 | if (StackPtr.getNode() == 0) |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1782 | StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1783 | getPointerTy()); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1784 | Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source); |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1785 | |
| 1786 | MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain, |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1787 | Flags, DAG, dl)); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1788 | } else { |
Evan Cheng | 5817a0e | 2008-01-12 01:08:07 +0000 | [diff] [blame] | 1789 | // Store relative to framepointer. |
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 1790 | MemOpChains2.push_back( |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1791 | DAG.getStore(Chain, dl, Arg, FIN, |
Dan Gohman | 1fc34bc | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1792 | PseudoSourceValue::getFixedStack(FI), 0)); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1793 | } |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1794 | } |
| 1795 | } |
| 1796 | |
| 1797 | if (!MemOpChains2.empty()) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1798 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Arnold Schwaighofer | dfb2130 | 2008-01-11 14:34:56 +0000 | [diff] [blame] | 1799 | &MemOpChains2[0], MemOpChains2.size()); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1800 | |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1801 | // Copy arguments to their registers. |
| 1802 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1803 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1804 | RegsToPass[i].second, InFlag); |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1805 | InFlag = Chain.getValue(1); |
| 1806 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1807 | InFlag =SDValue(); |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1808 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1809 | // Store the return address to the appropriate stack slot. |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1810 | Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1811 | FPDiff, dl); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1812 | } |
| 1813 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1814 | // If the callee is a GlobalAddress node (quite common, every direct call is) |
| 1815 | // turn it into a TargetGlobalAddress node so that legalize doesn't hack it. |
| 1816 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) { |
| 1817 | // We should use extra load for direct calls to dllimported functions in |
| 1818 | // non-JIT mode. |
Evan Cheng | 1f28220 | 2008-07-16 01:34:02 +0000 | [diff] [blame] | 1819 | if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(), |
| 1820 | getTargetMachine(), true)) |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 1821 | Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy(), |
| 1822 | G->getOffset()); |
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 1823 | } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) { |
| 1824 | Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy()); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1825 | } else if (IsTailCall) { |
Arnold Schwaighofer | 4da27f6 | 2008-09-22 14:50:07 +0000 | [diff] [blame] | 1826 | unsigned Opc = Is64Bit ? X86::R9 : X86::EAX; |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1827 | |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1828 | Chain = DAG.getCopyToReg(Chain, dl, |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1829 | DAG.getRegister(Opc, getPointerTy()), |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1830 | Callee,InFlag); |
| 1831 | Callee = DAG.getRegister(Opc, getPointerTy()); |
| 1832 | // Add register as live out. |
| 1833 | DAG.getMachineFunction().getRegInfo().addLiveOut(Opc); |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1834 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1835 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1836 | // Returns a chain & a flag for retval copy to use. |
| 1837 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1838 | SmallVector<SDValue, 8> Ops; |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1839 | |
| 1840 | if (IsTailCall) { |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 1841 | Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true), |
| 1842 | DAG.getIntPtrConstant(0, true), InFlag); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1843 | InFlag = Chain.getValue(1); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1844 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1845 | // Returns a chain & a flag for retval copy to use. |
| 1846 | NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); |
| 1847 | Ops.clear(); |
| 1848 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1849 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1850 | Ops.push_back(Chain); |
| 1851 | Ops.push_back(Callee); |
| 1852 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1853 | if (IsTailCall) |
| 1854 | Ops.push_back(DAG.getConstant(FPDiff, MVT::i32)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1855 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1856 | // Add argument registers to the end of the list so that they are known live |
| 1857 | // into the call. |
Evan Cheng | e14fc24 | 2008-01-07 23:08:23 +0000 | [diff] [blame] | 1858 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) |
| 1859 | Ops.push_back(DAG.getRegister(RegsToPass[i].first, |
| 1860 | RegsToPass[i].second.getValueType())); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1861 | |
Evan Cheng | 8ba45e6 | 2008-03-18 23:36:35 +0000 | [diff] [blame] | 1862 | // Add an implicit use GOT pointer in EBX. |
| 1863 | if (!IsTailCall && !Is64Bit && |
| 1864 | getTargetMachine().getRelocationModel() == Reloc::PIC_ && |
| 1865 | Subtarget->isPICStyleGOT()) |
| 1866 | Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy())); |
| 1867 | |
| 1868 | // Add an implicit use of AL for x86 vararg functions. |
| 1869 | if (Is64Bit && isVarArg) |
| 1870 | Ops.push_back(DAG.getRegister(X86::AL, MVT::i8)); |
| 1871 | |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1872 | if (InFlag.getNode()) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1873 | Ops.push_back(InFlag); |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1874 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1875 | if (IsTailCall) { |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1876 | assert(InFlag.getNode() && |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1877 | "Flag must be set. Depend on flag being set in LowerRET"); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1878 | Chain = DAG.getNode(X86ISD::TAILCALL, dl, |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1879 | TheCall->getVTList(), &Ops[0], Ops.size()); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1880 | |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1881 | return SDValue(Chain.getNode(), Op.getResNo()); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1882 | } |
| 1883 | |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1884 | Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1885 | InFlag = Chain.getValue(1); |
| 1886 | |
| 1887 | // Create the CALLSEQ_END node. |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1888 | unsigned NumBytesForCalleeToPush; |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1889 | if (IsCalleePop(isVarArg, CC)) |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1890 | NumBytesForCalleeToPush = NumBytes; // Callee pops everything |
Evan Cheng | a9d15b9 | 2008-09-10 18:25:29 +0000 | [diff] [blame] | 1891 | else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1892 | // If this is is a call to a struct-return function, the callee |
| 1893 | // pops the hidden struct pointer, so we have to push it back. |
| 1894 | // This is common for Darwin/X86, Linux & Mingw32 targets. |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1895 | NumBytesForCalleeToPush = 4; |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1896 | else |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1897 | NumBytesForCalleeToPush = 0; // Callee pops nothing. |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1898 | |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1899 | // Returns a flag for retval copy to use. |
Bill Wendling | 22f8deb | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 1900 | Chain = DAG.getCALLSEQ_END(Chain, |
Chris Lattner | fe5d402 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1901 | DAG.getIntPtrConstant(NumBytes, true), |
| 1902 | DAG.getIntPtrConstant(NumBytesForCalleeToPush, |
| 1903 | true), |
Bill Wendling | 22f8deb | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 1904 | InFlag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1905 | InFlag = Chain.getValue(1); |
| 1906 | |
| 1907 | // Handle result values, copying them out of physregs into vregs that we |
| 1908 | // return. |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1909 | return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG), |
Gabor Greif | 825aa89 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 1910 | Op.getResNo()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1911 | } |
| 1912 | |
| 1913 | |
| 1914 | //===----------------------------------------------------------------------===// |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1915 | // Fast Calling Convention (tail call) implementation |
| 1916 | //===----------------------------------------------------------------------===// |
| 1917 | |
| 1918 | // Like std call, callee cleans arguments, convention except that ECX is |
| 1919 | // reserved for storing the tail called function address. Only 2 registers are |
| 1920 | // free for argument passing (inreg). Tail call optimization is performed |
| 1921 | // provided: |
| 1922 | // * tailcallopt is enabled |
| 1923 | // * caller/callee are fastcc |
Arnold Schwaighofer | 480c567 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1924 | // On X86_64 architecture with GOT-style position independent code only local |
| 1925 | // (within module) calls are supported at the moment. |
Arnold Schwaighofer | 373e865 | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 1926 | // To keep the stack aligned according to platform abi the function |
| 1927 | // GetAlignedArgumentStackSize ensures that argument delta is always multiples |
| 1928 | // of stack alignment. (Dynamic linkers need this - darwin's dyld for example) |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1929 | // If a tail called function callee has more arguments than the caller the |
| 1930 | // caller needs to make sure that there is room to move the RETADDR to. This is |
Arnold Schwaighofer | 373e865 | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 1931 | // achieved by reserving an area the size of the argument delta right after the |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1932 | // original REtADDR, but before the saved framepointer or the spilled registers |
| 1933 | // e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4) |
| 1934 | // stack layout: |
| 1935 | // arg1 |
| 1936 | // arg2 |
| 1937 | // RETADDR |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1938 | // [ new RETADDR |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1939 | // move area ] |
| 1940 | // (possible EBP) |
| 1941 | // ESI |
| 1942 | // EDI |
| 1943 | // local1 .. |
| 1944 | |
| 1945 | /// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned |
| 1946 | /// for a 16 byte align requirement. |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1947 | unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize, |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1948 | SelectionDAG& DAG) { |
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1949 | MachineFunction &MF = DAG.getMachineFunction(); |
| 1950 | const TargetMachine &TM = MF.getTarget(); |
| 1951 | const TargetFrameInfo &TFI = *TM.getFrameInfo(); |
| 1952 | unsigned StackAlignment = TFI.getStackAlignment(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1953 | uint64_t AlignMask = StackAlignment - 1; |
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1954 | int64_t Offset = StackSize; |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 1955 | uint64_t SlotSize = TD->getPointerSize(); |
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1956 | if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) { |
| 1957 | // Number smaller than 12 so just add the difference. |
| 1958 | Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask)); |
| 1959 | } else { |
| 1960 | // Mask out lower bits, add stackalignment once plus the 12 bytes. |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1961 | Offset = ((~AlignMask) & Offset) + StackAlignment + |
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1962 | (StackAlignment-SlotSize); |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1963 | } |
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1964 | return Offset; |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1965 | } |
| 1966 | |
| 1967 | /// IsEligibleForTailCallElimination - Check to see whether the next instruction |
Evan Cheng | e7a8739 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 1968 | /// following the call is a return. A function is eligible if caller/callee |
| 1969 | /// calling conventions match, currently only fastcc supports tail calls, and |
| 1970 | /// the function CALL is immediatly followed by a RET. |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1971 | bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall, |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1972 | SDValue Ret, |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1973 | SelectionDAG& DAG) const { |
Evan Cheng | e7a8739 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 1974 | if (!PerformTailCallOpt) |
| 1975 | return false; |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1976 | |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1977 | if (CheckTailCallReturnConstraints(TheCall, Ret)) { |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1978 | MachineFunction &MF = DAG.getMachineFunction(); |
| 1979 | unsigned CallerCC = MF.getFunction()->getCallingConv(); |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1980 | unsigned CalleeCC= TheCall->getCallingConv(); |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1981 | if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) { |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1982 | SDValue Callee = TheCall->getCallee(); |
Arnold Schwaighofer | 480c567 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1983 | // On x86/32Bit PIC/GOT tail calls are supported. |
Evan Cheng | e7a8739 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 1984 | if (getTargetMachine().getRelocationModel() != Reloc::PIC_ || |
Arnold Schwaighofer | 480c567 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1985 | !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit()) |
Evan Cheng | e7a8739 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 1986 | return true; |
| 1987 | |
Arnold Schwaighofer | 480c567 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1988 | // Can only do local tail calls (in same module, hidden or protected) on |
| 1989 | // x86_64 PIC/GOT at the moment. |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1990 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) |
| 1991 | return G->getGlobal()->hasHiddenVisibility() |
| 1992 | || G->getGlobal()->hasProtectedVisibility(); |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1993 | } |
| 1994 | } |
Evan Cheng | e7a8739 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 1995 | |
| 1996 | return false; |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1997 | } |
| 1998 | |
Dan Gohman | ca4857a | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 1999 | FastISel * |
| 2000 | X86TargetLowering::createFastISel(MachineFunction &mf, |
Dan Gohman | 76dd96e | 2008-09-23 21:53:34 +0000 | [diff] [blame] | 2001 | MachineModuleInfo *mmo, |
Devang Patel | fcf1c75 | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 2002 | DwarfWriter *dw, |
Dan Gohman | ca4857a | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 2003 | DenseMap<const Value *, unsigned> &vm, |
| 2004 | DenseMap<const BasicBlock *, |
Dan Gohman | d6211a7 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 2005 | MachineBasicBlock *> &bm, |
Dan Gohman | 9dd4358 | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 2006 | DenseMap<const AllocaInst *, int> &am |
| 2007 | #ifndef NDEBUG |
| 2008 | , SmallSet<Instruction*, 8> &cil |
| 2009 | #endif |
| 2010 | ) { |
Devang Patel | fcf1c75 | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 2011 | return X86::createFastISel(mf, mmo, dw, vm, bm, am |
Dan Gohman | 9dd4358 | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 2012 | #ifndef NDEBUG |
| 2013 | , cil |
| 2014 | #endif |
| 2015 | ); |
Dan Gohman | 97805ee | 2008-08-19 21:32:53 +0000 | [diff] [blame] | 2016 | } |
| 2017 | |
| 2018 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2019 | //===----------------------------------------------------------------------===// |
| 2020 | // Other Lowering Hooks |
| 2021 | //===----------------------------------------------------------------------===// |
| 2022 | |
| 2023 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2024 | SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) { |
Anton Korobeynikov | e844e47 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 2025 | MachineFunction &MF = DAG.getMachineFunction(); |
| 2026 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); |
| 2027 | int ReturnAddrIndex = FuncInfo->getRAIndex(); |
| 2028 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2029 | if (ReturnAddrIndex == 0) { |
| 2030 | // Set up a frame object for the return address. |
Bill Wendling | 6ddc87b | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 2031 | uint64_t SlotSize = TD->getPointerSize(); |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 2032 | ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize); |
Anton Korobeynikov | e844e47 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 2033 | FuncInfo->setRAIndex(ReturnAddrIndex); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2034 | } |
| 2035 | |
| 2036 | return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy()); |
| 2037 | } |
| 2038 | |
| 2039 | |
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2040 | /// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86 |
| 2041 | /// specific condition code, returning the condition code and the LHS/RHS of the |
| 2042 | /// comparison to make. |
| 2043 | static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP, |
| 2044 | SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2045 | if (!isFP) { |
| 2046 | if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { |
| 2047 | if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) { |
| 2048 | // X > -1 -> X == 0, jump !sign. |
| 2049 | RHS = DAG.getConstant(0, RHS.getValueType()); |
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2050 | return X86::COND_NS; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2051 | } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) { |
| 2052 | // X < 0 -> X == 0, jump on sign. |
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2053 | return X86::COND_S; |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2054 | } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) { |
Dan Gohman | 37b3426 | 2007-09-17 14:49:27 +0000 | [diff] [blame] | 2055 | // X < 1 -> X <= 0 |
| 2056 | RHS = DAG.getConstant(0, RHS.getValueType()); |
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2057 | return X86::COND_LE; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2058 | } |
| 2059 | } |
| 2060 | |
| 2061 | switch (SetCCOpcode) { |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2062 | default: assert(0 && "Invalid integer condition!"); |
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2063 | case ISD::SETEQ: return X86::COND_E; |
| 2064 | case ISD::SETGT: return X86::COND_G; |
| 2065 | case ISD::SETGE: return X86::COND_GE; |
| 2066 | case ISD::SETLT: return X86::COND_L; |
| 2067 | case ISD::SETLE: return X86::COND_LE; |
| 2068 | case ISD::SETNE: return X86::COND_NE; |
| 2069 | case ISD::SETULT: return X86::COND_B; |
| 2070 | case ISD::SETUGT: return X86::COND_A; |
| 2071 | case ISD::SETULE: return X86::COND_BE; |
| 2072 | case ISD::SETUGE: return X86::COND_AE; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2073 | } |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2074 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2075 | |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2076 | // First determine if it is required or is profitable to flip the operands. |
Duncan Sands | c2a0462 | 2008-10-24 13:03:10 +0000 | [diff] [blame] | 2077 | |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2078 | // If LHS is a foldable load, but RHS is not, flip the condition. |
| 2079 | if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) && |
| 2080 | !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) { |
| 2081 | SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode); |
| 2082 | std::swap(LHS, RHS); |
Evan Cheng | fc937c9 | 2008-08-28 23:48:31 +0000 | [diff] [blame] | 2083 | } |
| 2084 | |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2085 | switch (SetCCOpcode) { |
| 2086 | default: break; |
| 2087 | case ISD::SETOLT: |
| 2088 | case ISD::SETOLE: |
| 2089 | case ISD::SETUGT: |
| 2090 | case ISD::SETUGE: |
| 2091 | std::swap(LHS, RHS); |
| 2092 | break; |
| 2093 | } |
| 2094 | |
| 2095 | // On a floating point condition, the flags are set as follows: |
| 2096 | // ZF PF CF op |
| 2097 | // 0 | 0 | 0 | X > Y |
| 2098 | // 0 | 0 | 1 | X < Y |
| 2099 | // 1 | 0 | 0 | X == Y |
| 2100 | // 1 | 1 | 1 | unordered |
| 2101 | switch (SetCCOpcode) { |
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2102 | default: assert(0 && "Condcode should be pre-legalized away"); |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2103 | case ISD::SETUEQ: |
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2104 | case ISD::SETEQ: return X86::COND_E; |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2105 | case ISD::SETOLT: // flipped |
| 2106 | case ISD::SETOGT: |
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2107 | case ISD::SETGT: return X86::COND_A; |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2108 | case ISD::SETOLE: // flipped |
| 2109 | case ISD::SETOGE: |
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2110 | case ISD::SETGE: return X86::COND_AE; |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2111 | case ISD::SETUGT: // flipped |
| 2112 | case ISD::SETULT: |
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2113 | case ISD::SETLT: return X86::COND_B; |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2114 | case ISD::SETUGE: // flipped |
| 2115 | case ISD::SETULE: |
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2116 | case ISD::SETLE: return X86::COND_BE; |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2117 | case ISD::SETONE: |
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2118 | case ISD::SETNE: return X86::COND_NE; |
| 2119 | case ISD::SETUO: return X86::COND_P; |
| 2120 | case ISD::SETO: return X86::COND_NP; |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2121 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2122 | } |
| 2123 | |
| 2124 | /// hasFPCMov - is there a floating point cmov for the specific X86 condition |
| 2125 | /// code. Current x86 isa includes the following FP cmov instructions: |
| 2126 | /// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu. |
| 2127 | static bool hasFPCMov(unsigned X86CC) { |
| 2128 | switch (X86CC) { |
| 2129 | default: |
| 2130 | return false; |
| 2131 | case X86::COND_B: |
| 2132 | case X86::COND_BE: |
| 2133 | case X86::COND_E: |
| 2134 | case X86::COND_P: |
| 2135 | case X86::COND_A: |
| 2136 | case X86::COND_AE: |
| 2137 | case X86::COND_NE: |
| 2138 | case X86::COND_NP: |
| 2139 | return true; |
| 2140 | } |
| 2141 | } |
| 2142 | |
| 2143 | /// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return |
| 2144 | /// true if Op is undef or if its value falls within the specified range (L, H]. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2145 | static bool isUndefOrInRange(SDValue Op, unsigned Low, unsigned Hi) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2146 | if (Op.getOpcode() == ISD::UNDEF) |
| 2147 | return true; |
| 2148 | |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2149 | unsigned Val = cast<ConstantSDNode>(Op)->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2150 | return (Val >= Low && Val < Hi); |
| 2151 | } |
| 2152 | |
| 2153 | /// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return |
| 2154 | /// true if Op is undef or if its value equal to the specified value. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2155 | static bool isUndefOrEqual(SDValue Op, unsigned Val) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2156 | if (Op.getOpcode() == ISD::UNDEF) |
| 2157 | return true; |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2158 | return cast<ConstantSDNode>(Op)->getZExtValue() == Val; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2159 | } |
| 2160 | |
| 2161 | /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2162 | /// specifies a shuffle of elements that is suitable for input to PSHUFD. |
| 2163 | bool X86::isPSHUFDMask(SDNode *N) { |
| 2164 | assert(N->getOpcode() == ISD::BUILD_VECTOR); |
| 2165 | |
Dan Gohman | 7dc1901 | 2007-08-02 21:17:01 +0000 | [diff] [blame] | 2166 | if (N->getNumOperands() != 2 && N->getNumOperands() != 4) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2167 | return false; |
| 2168 | |
| 2169 | // Check if the value doesn't reference the second vector. |
| 2170 | for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2171 | SDValue Arg = N->getOperand(i); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2172 | if (Arg.getOpcode() == ISD::UNDEF) continue; |
| 2173 | assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!"); |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2174 | if (cast<ConstantSDNode>(Arg)->getZExtValue() >= e) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2175 | return false; |
| 2176 | } |
| 2177 | |
| 2178 | return true; |
| 2179 | } |
| 2180 | |
| 2181 | /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2182 | /// specifies a shuffle of elements that is suitable for input to PSHUFHW. |
| 2183 | bool X86::isPSHUFHWMask(SDNode *N) { |
| 2184 | assert(N->getOpcode() == ISD::BUILD_VECTOR); |
| 2185 | |
| 2186 | if (N->getNumOperands() != 8) |
| 2187 | return false; |
| 2188 | |
| 2189 | // Lower quadword copied in order. |
| 2190 | for (unsigned i = 0; i != 4; ++i) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2191 | SDValue Arg = N->getOperand(i); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2192 | if (Arg.getOpcode() == ISD::UNDEF) continue; |
| 2193 | assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!"); |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2194 | if (cast<ConstantSDNode>(Arg)->getZExtValue() != i) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2195 | return false; |
| 2196 | } |
| 2197 | |
| 2198 | // Upper quadword shuffled. |
| 2199 | for (unsigned i = 4; i != 8; ++i) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2200 | SDValue Arg = N->getOperand(i); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2201 | if (Arg.getOpcode() == ISD::UNDEF) continue; |
| 2202 | assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!"); |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2203 | unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2204 | if (Val < 4 || Val > 7) |
| 2205 | return false; |
| 2206 | } |
| 2207 | |
| 2208 | return true; |
| 2209 | } |
| 2210 | |
| 2211 | /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2212 | /// specifies a shuffle of elements that is suitable for input to PSHUFLW. |
| 2213 | bool X86::isPSHUFLWMask(SDNode *N) { |
| 2214 | assert(N->getOpcode() == ISD::BUILD_VECTOR); |
| 2215 | |
| 2216 | if (N->getNumOperands() != 8) |
| 2217 | return false; |
| 2218 | |
| 2219 | // Upper quadword copied in order. |
| 2220 | for (unsigned i = 4; i != 8; ++i) |
| 2221 | if (!isUndefOrEqual(N->getOperand(i), i)) |
| 2222 | return false; |
| 2223 | |
| 2224 | // Lower quadword shuffled. |
| 2225 | for (unsigned i = 0; i != 4; ++i) |
| 2226 | if (!isUndefOrInRange(N->getOperand(i), 0, 4)) |
| 2227 | return false; |
| 2228 | |
| 2229 | return true; |
| 2230 | } |
| 2231 | |
| 2232 | /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2233 | /// specifies a shuffle of elements that is suitable for input to SHUFP*. |
djg | c2517d3 | 2009-01-26 04:35:06 +0000 | [diff] [blame] | 2234 | template<class SDOperand> |
| 2235 | static bool isSHUFPMask(SDOperand *Elems, unsigned NumElems) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2236 | if (NumElems != 2 && NumElems != 4) return false; |
| 2237 | |
| 2238 | unsigned Half = NumElems / 2; |
| 2239 | for (unsigned i = 0; i < Half; ++i) |
| 2240 | if (!isUndefOrInRange(Elems[i], 0, NumElems)) |
| 2241 | return false; |
| 2242 | for (unsigned i = Half; i < NumElems; ++i) |
| 2243 | if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2)) |
| 2244 | return false; |
| 2245 | |
| 2246 | return true; |
| 2247 | } |
| 2248 | |
| 2249 | bool X86::isSHUFPMask(SDNode *N) { |
| 2250 | assert(N->getOpcode() == ISD::BUILD_VECTOR); |
| 2251 | return ::isSHUFPMask(N->op_begin(), N->getNumOperands()); |
| 2252 | } |
| 2253 | |
| 2254 | /// isCommutedSHUFP - Returns true if the shuffle mask is exactly |
| 2255 | /// the reverse of what x86 shuffles want. x86 shuffles requires the lower |
| 2256 | /// half elements to come from vector 1 (which would equal the dest.) and |
| 2257 | /// the upper half to come from vector 2. |
djg | c2517d3 | 2009-01-26 04:35:06 +0000 | [diff] [blame] | 2258 | template<class SDOperand> |
| 2259 | static bool isCommutedSHUFP(SDOperand *Ops, unsigned NumOps) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2260 | if (NumOps != 2 && NumOps != 4) return false; |
| 2261 | |
| 2262 | unsigned Half = NumOps / 2; |
| 2263 | for (unsigned i = 0; i < Half; ++i) |
| 2264 | if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2)) |
| 2265 | return false; |
| 2266 | for (unsigned i = Half; i < NumOps; ++i) |
| 2267 | if (!isUndefOrInRange(Ops[i], 0, NumOps)) |
| 2268 | return false; |
| 2269 | return true; |
| 2270 | } |
| 2271 | |
| 2272 | static bool isCommutedSHUFP(SDNode *N) { |
| 2273 | assert(N->getOpcode() == ISD::BUILD_VECTOR); |
| 2274 | return isCommutedSHUFP(N->op_begin(), N->getNumOperands()); |
| 2275 | } |
| 2276 | |
| 2277 | /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2278 | /// specifies a shuffle of elements that is suitable for input to MOVHLPS. |
| 2279 | bool X86::isMOVHLPSMask(SDNode *N) { |
| 2280 | assert(N->getOpcode() == ISD::BUILD_VECTOR); |
| 2281 | |
| 2282 | if (N->getNumOperands() != 4) |
| 2283 | return false; |
| 2284 | |
| 2285 | // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3 |
| 2286 | return isUndefOrEqual(N->getOperand(0), 6) && |
| 2287 | isUndefOrEqual(N->getOperand(1), 7) && |
| 2288 | isUndefOrEqual(N->getOperand(2), 2) && |
| 2289 | isUndefOrEqual(N->getOperand(3), 3); |
| 2290 | } |
| 2291 | |
| 2292 | /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form |
| 2293 | /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef, |
| 2294 | /// <2, 3, 2, 3> |
| 2295 | bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) { |
| 2296 | assert(N->getOpcode() == ISD::BUILD_VECTOR); |
| 2297 | |
| 2298 | if (N->getNumOperands() != 4) |
| 2299 | return false; |
| 2300 | |
| 2301 | // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3 |
| 2302 | return isUndefOrEqual(N->getOperand(0), 2) && |
| 2303 | isUndefOrEqual(N->getOperand(1), 3) && |
| 2304 | isUndefOrEqual(N->getOperand(2), 2) && |
| 2305 | isUndefOrEqual(N->getOperand(3), 3); |
| 2306 | } |
| 2307 | |
| 2308 | /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2309 | /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}. |
| 2310 | bool X86::isMOVLPMask(SDNode *N) { |
| 2311 | assert(N->getOpcode() == ISD::BUILD_VECTOR); |
| 2312 | |
| 2313 | unsigned NumElems = N->getNumOperands(); |
| 2314 | if (NumElems != 2 && NumElems != 4) |
| 2315 | return false; |
| 2316 | |
| 2317 | for (unsigned i = 0; i < NumElems/2; ++i) |
| 2318 | if (!isUndefOrEqual(N->getOperand(i), i + NumElems)) |
| 2319 | return false; |
| 2320 | |
| 2321 | for (unsigned i = NumElems/2; i < NumElems; ++i) |
| 2322 | if (!isUndefOrEqual(N->getOperand(i), i)) |
| 2323 | return false; |
| 2324 | |
| 2325 | return true; |
| 2326 | } |
| 2327 | |
| 2328 | /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2329 | /// specifies a shuffle of elements that is suitable for input to MOVHP{S|D} |
| 2330 | /// and MOVLHPS. |
| 2331 | bool X86::isMOVHPMask(SDNode *N) { |
| 2332 | assert(N->getOpcode() == ISD::BUILD_VECTOR); |
| 2333 | |
| 2334 | unsigned NumElems = N->getNumOperands(); |
| 2335 | if (NumElems != 2 && NumElems != 4) |
| 2336 | return false; |
| 2337 | |
| 2338 | for (unsigned i = 0; i < NumElems/2; ++i) |
| 2339 | if (!isUndefOrEqual(N->getOperand(i), i)) |
| 2340 | return false; |
| 2341 | |
| 2342 | for (unsigned i = 0; i < NumElems/2; ++i) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2343 | SDValue Arg = N->getOperand(i + NumElems/2); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2344 | if (!isUndefOrEqual(Arg, i + NumElems)) |
| 2345 | return false; |
| 2346 | } |
| 2347 | |
| 2348 | return true; |
| 2349 | } |
| 2350 | |
| 2351 | /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2352 | /// specifies a shuffle of elements that is suitable for input to UNPCKL. |
djg | c2517d3 | 2009-01-26 04:35:06 +0000 | [diff] [blame] | 2353 | template<class SDOperand> |
| 2354 | bool static isUNPCKLMask(SDOperand *Elts, unsigned NumElts, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2355 | bool V2IsSplat = false) { |
| 2356 | if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16) |
| 2357 | return false; |
| 2358 | |
| 2359 | for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2360 | SDValue BitI = Elts[i]; |
| 2361 | SDValue BitI1 = Elts[i+1]; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2362 | if (!isUndefOrEqual(BitI, j)) |
| 2363 | return false; |
| 2364 | if (V2IsSplat) { |
Mon P Wang | 56d9164 | 2009-02-04 01:16:59 +0000 | [diff] [blame] | 2365 | if (!isUndefOrEqual(BitI1, NumElts)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2366 | return false; |
| 2367 | } else { |
| 2368 | if (!isUndefOrEqual(BitI1, j + NumElts)) |
| 2369 | return false; |
| 2370 | } |
| 2371 | } |
| 2372 | |
| 2373 | return true; |
| 2374 | } |
| 2375 | |
| 2376 | bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) { |
| 2377 | assert(N->getOpcode() == ISD::BUILD_VECTOR); |
| 2378 | return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat); |
| 2379 | } |
| 2380 | |
| 2381 | /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2382 | /// specifies a shuffle of elements that is suitable for input to UNPCKH. |
djg | c2517d3 | 2009-01-26 04:35:06 +0000 | [diff] [blame] | 2383 | template<class SDOperand> |
| 2384 | bool static isUNPCKHMask(SDOperand *Elts, unsigned NumElts, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2385 | bool V2IsSplat = false) { |
| 2386 | if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16) |
| 2387 | return false; |
| 2388 | |
| 2389 | for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2390 | SDValue BitI = Elts[i]; |
| 2391 | SDValue BitI1 = Elts[i+1]; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2392 | if (!isUndefOrEqual(BitI, j + NumElts/2)) |
| 2393 | return false; |
| 2394 | if (V2IsSplat) { |
| 2395 | if (isUndefOrEqual(BitI1, NumElts)) |
| 2396 | return false; |
| 2397 | } else { |
| 2398 | if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts)) |
| 2399 | return false; |
| 2400 | } |
| 2401 | } |
| 2402 | |
| 2403 | return true; |
| 2404 | } |
| 2405 | |
| 2406 | bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) { |
| 2407 | assert(N->getOpcode() == ISD::BUILD_VECTOR); |
| 2408 | return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat); |
| 2409 | } |
| 2410 | |
| 2411 | /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form |
| 2412 | /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef, |
| 2413 | /// <0, 0, 1, 1> |
| 2414 | bool X86::isUNPCKL_v_undef_Mask(SDNode *N) { |
| 2415 | assert(N->getOpcode() == ISD::BUILD_VECTOR); |
| 2416 | |
| 2417 | unsigned NumElems = N->getNumOperands(); |
| 2418 | if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16) |
| 2419 | return false; |
| 2420 | |
| 2421 | for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2422 | SDValue BitI = N->getOperand(i); |
| 2423 | SDValue BitI1 = N->getOperand(i+1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2424 | |
| 2425 | if (!isUndefOrEqual(BitI, j)) |
| 2426 | return false; |
| 2427 | if (!isUndefOrEqual(BitI1, j)) |
| 2428 | return false; |
| 2429 | } |
| 2430 | |
| 2431 | return true; |
| 2432 | } |
| 2433 | |
| 2434 | /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form |
| 2435 | /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef, |
| 2436 | /// <2, 2, 3, 3> |
| 2437 | bool X86::isUNPCKH_v_undef_Mask(SDNode *N) { |
| 2438 | assert(N->getOpcode() == ISD::BUILD_VECTOR); |
| 2439 | |
| 2440 | unsigned NumElems = N->getNumOperands(); |
| 2441 | if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16) |
| 2442 | return false; |
| 2443 | |
| 2444 | for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2445 | SDValue BitI = N->getOperand(i); |
| 2446 | SDValue BitI1 = N->getOperand(i + 1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2447 | |
| 2448 | if (!isUndefOrEqual(BitI, j)) |
| 2449 | return false; |
| 2450 | if (!isUndefOrEqual(BitI1, j)) |
| 2451 | return false; |
| 2452 | } |
| 2453 | |
| 2454 | return true; |
| 2455 | } |
| 2456 | |
| 2457 | /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2458 | /// specifies a shuffle of elements that is suitable for input to MOVSS, |
| 2459 | /// MOVSD, and MOVD, i.e. setting the lowest element. |
djg | c2517d3 | 2009-01-26 04:35:06 +0000 | [diff] [blame] | 2460 | template<class SDOperand> |
| 2461 | static bool isMOVLMask(SDOperand *Elts, unsigned NumElts) { |
Evan Cheng | 62cdc64 | 2007-12-06 22:14:22 +0000 | [diff] [blame] | 2462 | if (NumElts != 2 && NumElts != 4) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2463 | return false; |
| 2464 | |
| 2465 | if (!isUndefOrEqual(Elts[0], NumElts)) |
| 2466 | return false; |
| 2467 | |
| 2468 | for (unsigned i = 1; i < NumElts; ++i) { |
| 2469 | if (!isUndefOrEqual(Elts[i], i)) |
| 2470 | return false; |
| 2471 | } |
| 2472 | |
| 2473 | return true; |
| 2474 | } |
| 2475 | |
| 2476 | bool X86::isMOVLMask(SDNode *N) { |
| 2477 | assert(N->getOpcode() == ISD::BUILD_VECTOR); |
| 2478 | return ::isMOVLMask(N->op_begin(), N->getNumOperands()); |
| 2479 | } |
| 2480 | |
| 2481 | /// isCommutedMOVL - Returns true if the shuffle mask is except the reverse |
| 2482 | /// of what x86 movss want. X86 movs requires the lowest element to be lowest |
| 2483 | /// element of vector 2 and the other elements to come from vector 1 in order. |
djg | c2517d3 | 2009-01-26 04:35:06 +0000 | [diff] [blame] | 2484 | template<class SDOperand> |
| 2485 | static bool isCommutedMOVL(SDOperand *Ops, unsigned NumOps, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2486 | bool V2IsSplat = false, |
| 2487 | bool V2IsUndef = false) { |
| 2488 | if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16) |
| 2489 | return false; |
| 2490 | |
| 2491 | if (!isUndefOrEqual(Ops[0], 0)) |
| 2492 | return false; |
| 2493 | |
| 2494 | for (unsigned i = 1; i < NumOps; ++i) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2495 | SDValue Arg = Ops[i]; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2496 | if (!(isUndefOrEqual(Arg, i+NumOps) || |
| 2497 | (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) || |
| 2498 | (V2IsSplat && isUndefOrEqual(Arg, NumOps)))) |
| 2499 | return false; |
| 2500 | } |
| 2501 | |
| 2502 | return true; |
| 2503 | } |
| 2504 | |
| 2505 | static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false, |
| 2506 | bool V2IsUndef = false) { |
| 2507 | assert(N->getOpcode() == ISD::BUILD_VECTOR); |
| 2508 | return isCommutedMOVL(N->op_begin(), N->getNumOperands(), |
| 2509 | V2IsSplat, V2IsUndef); |
| 2510 | } |
| 2511 | |
| 2512 | /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2513 | /// specifies a shuffle of elements that is suitable for input to MOVSHDUP. |
| 2514 | bool X86::isMOVSHDUPMask(SDNode *N) { |
| 2515 | assert(N->getOpcode() == ISD::BUILD_VECTOR); |
| 2516 | |
| 2517 | if (N->getNumOperands() != 4) |
| 2518 | return false; |
| 2519 | |
| 2520 | // Expect 1, 1, 3, 3 |
| 2521 | for (unsigned i = 0; i < 2; ++i) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2522 | SDValue Arg = N->getOperand(i); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2523 | if (Arg.getOpcode() == ISD::UNDEF) continue; |
| 2524 | assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!"); |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2525 | unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2526 | if (Val != 1) return false; |
| 2527 | } |
| 2528 | |
| 2529 | bool HasHi = false; |
| 2530 | for (unsigned i = 2; i < 4; ++i) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2531 | SDValue Arg = N->getOperand(i); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2532 | if (Arg.getOpcode() == ISD::UNDEF) continue; |
| 2533 | assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!"); |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2534 | unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2535 | if (Val != 3) return false; |
| 2536 | HasHi = true; |
| 2537 | } |
| 2538 | |
| 2539 | // Don't use movshdup if it can be done with a shufps. |
| 2540 | return HasHi; |
| 2541 | } |
| 2542 | |
| 2543 | /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2544 | /// specifies a shuffle of elements that is suitable for input to MOVSLDUP. |
| 2545 | bool X86::isMOVSLDUPMask(SDNode *N) { |
| 2546 | assert(N->getOpcode() == ISD::BUILD_VECTOR); |
| 2547 | |
| 2548 | if (N->getNumOperands() != 4) |
| 2549 | return false; |
| 2550 | |
| 2551 | // Expect 0, 0, 2, 2 |
| 2552 | for (unsigned i = 0; i < 2; ++i) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2553 | SDValue Arg = N->getOperand(i); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2554 | if (Arg.getOpcode() == ISD::UNDEF) continue; |
| 2555 | assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!"); |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2556 | unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2557 | if (Val != 0) return false; |
| 2558 | } |
| 2559 | |
| 2560 | bool HasHi = false; |
| 2561 | for (unsigned i = 2; i < 4; ++i) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2562 | SDValue Arg = N->getOperand(i); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2563 | if (Arg.getOpcode() == ISD::UNDEF) continue; |
| 2564 | assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!"); |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2565 | unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2566 | if (Val != 2) return false; |
| 2567 | HasHi = true; |
| 2568 | } |
| 2569 | |
| 2570 | // Don't use movshdup if it can be done with a shufps. |
| 2571 | return HasHi; |
| 2572 | } |
| 2573 | |
| 2574 | /// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2575 | /// specifies a identity operation on the LHS or RHS. |
| 2576 | static bool isIdentityMask(SDNode *N, bool RHS = false) { |
| 2577 | unsigned NumElems = N->getNumOperands(); |
| 2578 | for (unsigned i = 0; i < NumElems; ++i) |
| 2579 | if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0))) |
| 2580 | return false; |
| 2581 | return true; |
| 2582 | } |
| 2583 | |
| 2584 | /// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies |
| 2585 | /// a splat of a single element. |
| 2586 | static bool isSplatMask(SDNode *N) { |
| 2587 | assert(N->getOpcode() == ISD::BUILD_VECTOR); |
| 2588 | |
| 2589 | // This is a splat operation if each element of the permute is the same, and |
| 2590 | // if the value doesn't reference the second vector. |
| 2591 | unsigned NumElems = N->getNumOperands(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2592 | SDValue ElementBase; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2593 | unsigned i = 0; |
| 2594 | for (; i != NumElems; ++i) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2595 | SDValue Elt = N->getOperand(i); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2596 | if (isa<ConstantSDNode>(Elt)) { |
| 2597 | ElementBase = Elt; |
| 2598 | break; |
| 2599 | } |
| 2600 | } |
| 2601 | |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2602 | if (!ElementBase.getNode()) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2603 | return false; |
| 2604 | |
| 2605 | for (; i != NumElems; ++i) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2606 | SDValue Arg = N->getOperand(i); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2607 | if (Arg.getOpcode() == ISD::UNDEF) continue; |
| 2608 | assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!"); |
| 2609 | if (Arg != ElementBase) return false; |
| 2610 | } |
| 2611 | |
| 2612 | // Make sure it is a splat of the first vector operand. |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2613 | return cast<ConstantSDNode>(ElementBase)->getZExtValue() < NumElems; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2614 | } |
| 2615 | |
Mon P Wang | 532c963 | 2008-12-23 04:03:27 +0000 | [diff] [blame] | 2616 | /// getSplatMaskEltNo - Given a splat mask, return the index to the element |
| 2617 | /// we want to splat. |
| 2618 | static SDValue getSplatMaskEltNo(SDNode *N) { |
| 2619 | assert(isSplatMask(N) && "Not a splat mask"); |
| 2620 | unsigned NumElems = N->getNumOperands(); |
| 2621 | SDValue ElementBase; |
| 2622 | unsigned i = 0; |
| 2623 | for (; i != NumElems; ++i) { |
| 2624 | SDValue Elt = N->getOperand(i); |
| 2625 | if (isa<ConstantSDNode>(Elt)) |
| 2626 | return Elt; |
| 2627 | } |
| 2628 | assert(0 && " No splat value found!"); |
| 2629 | return SDValue(); |
| 2630 | } |
| 2631 | |
| 2632 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2633 | /// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies |
| 2634 | /// a splat of a single element and it's a 2 or 4 element mask. |
| 2635 | bool X86::isSplatMask(SDNode *N) { |
| 2636 | assert(N->getOpcode() == ISD::BUILD_VECTOR); |
| 2637 | |
| 2638 | // We can only splat 64-bit, and 32-bit quantities with a single instruction. |
| 2639 | if (N->getNumOperands() != 4 && N->getNumOperands() != 2) |
| 2640 | return false; |
| 2641 | return ::isSplatMask(N); |
| 2642 | } |
| 2643 | |
| 2644 | /// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2645 | /// specifies a splat of zero element. |
| 2646 | bool X86::isSplatLoMask(SDNode *N) { |
| 2647 | assert(N->getOpcode() == ISD::BUILD_VECTOR); |
| 2648 | |
| 2649 | for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i) |
| 2650 | if (!isUndefOrEqual(N->getOperand(i), 0)) |
| 2651 | return false; |
| 2652 | return true; |
| 2653 | } |
| 2654 | |
Evan Cheng | a2497eb | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 2655 | /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2656 | /// specifies a shuffle of elements that is suitable for input to MOVDDUP. |
| 2657 | bool X86::isMOVDDUPMask(SDNode *N) { |
| 2658 | assert(N->getOpcode() == ISD::BUILD_VECTOR); |
| 2659 | |
| 2660 | unsigned e = N->getNumOperands() / 2; |
| 2661 | for (unsigned i = 0; i < e; ++i) |
| 2662 | if (!isUndefOrEqual(N->getOperand(i), i)) |
| 2663 | return false; |
| 2664 | for (unsigned i = 0; i < e; ++i) |
| 2665 | if (!isUndefOrEqual(N->getOperand(e+i), i)) |
| 2666 | return false; |
| 2667 | return true; |
| 2668 | } |
| 2669 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2670 | /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle |
| 2671 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP* |
| 2672 | /// instructions. |
| 2673 | unsigned X86::getShuffleSHUFImmediate(SDNode *N) { |
| 2674 | unsigned NumOperands = N->getNumOperands(); |
| 2675 | unsigned Shift = (NumOperands == 4) ? 2 : 1; |
| 2676 | unsigned Mask = 0; |
| 2677 | for (unsigned i = 0; i < NumOperands; ++i) { |
| 2678 | unsigned Val = 0; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2679 | SDValue Arg = N->getOperand(NumOperands-i-1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2680 | if (Arg.getOpcode() != ISD::UNDEF) |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2681 | Val = cast<ConstantSDNode>(Arg)->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2682 | if (Val >= NumOperands) Val -= NumOperands; |
| 2683 | Mask |= Val; |
| 2684 | if (i != NumOperands - 1) |
| 2685 | Mask <<= Shift; |
| 2686 | } |
| 2687 | |
| 2688 | return Mask; |
| 2689 | } |
| 2690 | |
| 2691 | /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle |
| 2692 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW |
| 2693 | /// instructions. |
| 2694 | unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) { |
| 2695 | unsigned Mask = 0; |
| 2696 | // 8 nodes, but we only care about the last 4. |
| 2697 | for (unsigned i = 7; i >= 4; --i) { |
| 2698 | unsigned Val = 0; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2699 | SDValue Arg = N->getOperand(i); |
Mon P Wang | 56d9164 | 2009-02-04 01:16:59 +0000 | [diff] [blame] | 2700 | if (Arg.getOpcode() != ISD::UNDEF) { |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2701 | Val = cast<ConstantSDNode>(Arg)->getZExtValue(); |
Mon P Wang | 56d9164 | 2009-02-04 01:16:59 +0000 | [diff] [blame] | 2702 | Mask |= (Val - 4); |
| 2703 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2704 | if (i != 4) |
| 2705 | Mask <<= 2; |
| 2706 | } |
| 2707 | |
| 2708 | return Mask; |
| 2709 | } |
| 2710 | |
| 2711 | /// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle |
| 2712 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW |
| 2713 | /// instructions. |
| 2714 | unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) { |
| 2715 | unsigned Mask = 0; |
| 2716 | // 8 nodes, but we only care about the first 4. |
| 2717 | for (int i = 3; i >= 0; --i) { |
| 2718 | unsigned Val = 0; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2719 | SDValue Arg = N->getOperand(i); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2720 | if (Arg.getOpcode() != ISD::UNDEF) |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2721 | Val = cast<ConstantSDNode>(Arg)->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2722 | Mask |= Val; |
| 2723 | if (i != 0) |
| 2724 | Mask <<= 2; |
| 2725 | } |
| 2726 | |
| 2727 | return Mask; |
| 2728 | } |
| 2729 | |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2730 | /// CommuteVectorShuffle - Swap vector_shuffle operands as well as |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2731 | /// values in ther permute mask. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2732 | static SDValue CommuteVectorShuffle(SDValue Op, SDValue &V1, |
| 2733 | SDValue &V2, SDValue &Mask, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2734 | SelectionDAG &DAG) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2735 | MVT VT = Op.getValueType(); |
| 2736 | MVT MaskVT = Mask.getValueType(); |
| 2737 | MVT EltVT = MaskVT.getVectorElementType(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2738 | unsigned NumElems = Mask.getNumOperands(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2739 | SmallVector<SDValue, 8> MaskVec; |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 2740 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2741 | |
| 2742 | for (unsigned i = 0; i != NumElems; ++i) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2743 | SDValue Arg = Mask.getOperand(i); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2744 | if (Arg.getOpcode() == ISD::UNDEF) { |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 2745 | MaskVec.push_back(DAG.getUNDEF(EltVT)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2746 | continue; |
| 2747 | } |
| 2748 | assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!"); |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2749 | unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2750 | if (Val < NumElems) |
| 2751 | MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT)); |
| 2752 | else |
| 2753 | MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT)); |
| 2754 | } |
| 2755 | |
| 2756 | std::swap(V1, V2); |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2757 | Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, &MaskVec[0], NumElems); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2758 | return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, Mask); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2759 | } |
| 2760 | |
Evan Cheng | a6769df | 2007-12-07 21:30:01 +0000 | [diff] [blame] | 2761 | /// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming |
| 2762 | /// the two vector operands have swapped position. |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2763 | static |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2764 | SDValue CommuteVectorShuffleMask(SDValue Mask, SelectionDAG &DAG, DebugLoc dl) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2765 | MVT MaskVT = Mask.getValueType(); |
| 2766 | MVT EltVT = MaskVT.getVectorElementType(); |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2767 | unsigned NumElems = Mask.getNumOperands(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2768 | SmallVector<SDValue, 8> MaskVec; |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2769 | for (unsigned i = 0; i != NumElems; ++i) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2770 | SDValue Arg = Mask.getOperand(i); |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2771 | if (Arg.getOpcode() == ISD::UNDEF) { |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 2772 | MaskVec.push_back(DAG.getUNDEF(EltVT)); |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2773 | continue; |
| 2774 | } |
| 2775 | assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!"); |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2776 | unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue(); |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2777 | if (Val < NumElems) |
| 2778 | MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT)); |
| 2779 | else |
| 2780 | MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT)); |
| 2781 | } |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2782 | return DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, &MaskVec[0], NumElems); |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2783 | } |
| 2784 | |
| 2785 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2786 | /// ShouldXformToMOVHLPS - Return true if the node should be transformed to |
| 2787 | /// match movhlps. The lower half elements should come from upper half of |
| 2788 | /// V1 (and in order), and the upper half elements should come from the upper |
| 2789 | /// half of V2 (and in order). |
| 2790 | static bool ShouldXformToMOVHLPS(SDNode *Mask) { |
| 2791 | unsigned NumElems = Mask->getNumOperands(); |
| 2792 | if (NumElems != 4) |
| 2793 | return false; |
| 2794 | for (unsigned i = 0, e = 2; i != e; ++i) |
| 2795 | if (!isUndefOrEqual(Mask->getOperand(i), i+2)) |
| 2796 | return false; |
| 2797 | for (unsigned i = 2; i != 4; ++i) |
| 2798 | if (!isUndefOrEqual(Mask->getOperand(i), i+4)) |
| 2799 | return false; |
| 2800 | return true; |
| 2801 | } |
| 2802 | |
| 2803 | /// isScalarLoadToVector - Returns true if the node is a scalar load that |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 2804 | /// is promoted to a vector. It also returns the LoadSDNode by reference if |
| 2805 | /// required. |
| 2806 | static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) { |
Evan Cheng | a2497eb | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 2807 | if (N->getOpcode() != ISD::SCALAR_TO_VECTOR) |
| 2808 | return false; |
| 2809 | N = N->getOperand(0).getNode(); |
| 2810 | if (!ISD::isNON_EXTLoad(N)) |
| 2811 | return false; |
| 2812 | if (LD) |
| 2813 | *LD = cast<LoadSDNode>(N); |
| 2814 | return true; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2815 | } |
| 2816 | |
| 2817 | /// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to |
| 2818 | /// match movlp{s|d}. The lower half elements should come from lower half of |
| 2819 | /// V1 (and in order), and the upper half elements should come from the upper |
| 2820 | /// half of V2 (and in order). And since V1 will become the source of the |
| 2821 | /// MOVLP, it must be either a vector load or a scalar load to vector. |
| 2822 | static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) { |
| 2823 | if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1)) |
| 2824 | return false; |
| 2825 | // Is V2 is a vector load, don't do this transformation. We will try to use |
| 2826 | // load folding shufps op. |
| 2827 | if (ISD::isNON_EXTLoad(V2)) |
| 2828 | return false; |
| 2829 | |
| 2830 | unsigned NumElems = Mask->getNumOperands(); |
| 2831 | if (NumElems != 2 && NumElems != 4) |
| 2832 | return false; |
| 2833 | for (unsigned i = 0, e = NumElems/2; i != e; ++i) |
| 2834 | if (!isUndefOrEqual(Mask->getOperand(i), i)) |
| 2835 | return false; |
| 2836 | for (unsigned i = NumElems/2; i != NumElems; ++i) |
| 2837 | if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems)) |
| 2838 | return false; |
| 2839 | return true; |
| 2840 | } |
| 2841 | |
| 2842 | /// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are |
| 2843 | /// all the same. |
| 2844 | static bool isSplatVector(SDNode *N) { |
| 2845 | if (N->getOpcode() != ISD::BUILD_VECTOR) |
| 2846 | return false; |
| 2847 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2848 | SDValue SplatValue = N->getOperand(0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2849 | for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i) |
| 2850 | if (N->getOperand(i) != SplatValue) |
| 2851 | return false; |
| 2852 | return true; |
| 2853 | } |
| 2854 | |
| 2855 | /// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved |
| 2856 | /// to an undef. |
| 2857 | static bool isUndefShuffle(SDNode *N) { |
| 2858 | if (N->getOpcode() != ISD::VECTOR_SHUFFLE) |
| 2859 | return false; |
| 2860 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2861 | SDValue V1 = N->getOperand(0); |
| 2862 | SDValue V2 = N->getOperand(1); |
| 2863 | SDValue Mask = N->getOperand(2); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2864 | unsigned NumElems = Mask.getNumOperands(); |
| 2865 | for (unsigned i = 0; i != NumElems; ++i) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2866 | SDValue Arg = Mask.getOperand(i); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2867 | if (Arg.getOpcode() != ISD::UNDEF) { |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2868 | unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2869 | if (Val < NumElems && V1.getOpcode() != ISD::UNDEF) |
| 2870 | return false; |
| 2871 | else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF) |
| 2872 | return false; |
| 2873 | } |
| 2874 | } |
| 2875 | return true; |
| 2876 | } |
| 2877 | |
| 2878 | /// isZeroNode - Returns true if Elt is a constant zero or a floating point |
| 2879 | /// constant +0.0. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2880 | static inline bool isZeroNode(SDValue Elt) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2881 | return ((isa<ConstantSDNode>(Elt) && |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2882 | cast<ConstantSDNode>(Elt)->getZExtValue() == 0) || |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2883 | (isa<ConstantFPSDNode>(Elt) && |
Dale Johannesen | df8a831 | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 2884 | cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero())); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2885 | } |
| 2886 | |
| 2887 | /// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved |
| 2888 | /// to an zero vector. |
| 2889 | static bool isZeroShuffle(SDNode *N) { |
| 2890 | if (N->getOpcode() != ISD::VECTOR_SHUFFLE) |
| 2891 | return false; |
| 2892 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2893 | SDValue V1 = N->getOperand(0); |
| 2894 | SDValue V2 = N->getOperand(1); |
| 2895 | SDValue Mask = N->getOperand(2); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2896 | unsigned NumElems = Mask.getNumOperands(); |
| 2897 | for (unsigned i = 0; i != NumElems; ++i) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2898 | SDValue Arg = Mask.getOperand(i); |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2899 | if (Arg.getOpcode() == ISD::UNDEF) |
| 2900 | continue; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2901 | |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2902 | unsigned Idx = cast<ConstantSDNode>(Arg)->getZExtValue(); |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2903 | if (Idx < NumElems) { |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2904 | unsigned Opc = V1.getNode()->getOpcode(); |
| 2905 | if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode())) |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2906 | continue; |
| 2907 | if (Opc != ISD::BUILD_VECTOR || |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2908 | !isZeroNode(V1.getNode()->getOperand(Idx))) |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2909 | return false; |
| 2910 | } else if (Idx >= NumElems) { |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2911 | unsigned Opc = V2.getNode()->getOpcode(); |
| 2912 | if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode())) |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2913 | continue; |
| 2914 | if (Opc != ISD::BUILD_VECTOR || |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2915 | !isZeroNode(V2.getNode()->getOperand(Idx - NumElems))) |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2916 | return false; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2917 | } |
| 2918 | } |
| 2919 | return true; |
| 2920 | } |
| 2921 | |
| 2922 | /// getZeroVector - Returns a vector of specified type with all zero elements. |
| 2923 | /// |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2924 | static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG, |
| 2925 | DebugLoc dl) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2926 | assert(VT.isVector() && "Expected a vector type"); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2927 | |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2928 | // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest |
| 2929 | // type. This ensures they get CSE'd. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2930 | SDValue Vec; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2931 | if (VT.getSizeInBits() == 64) { // MMX |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2932 | SDValue Cst = DAG.getTargetConstant(0, MVT::i32); |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2933 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst); |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 2934 | } else if (HasSSE2) { // SSE2 |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2935 | SDValue Cst = DAG.getTargetConstant(0, MVT::i32); |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2936 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst); |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 2937 | } else { // SSE1 |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2938 | SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32); |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2939 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst); |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 2940 | } |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2941 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2942 | } |
| 2943 | |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2944 | /// getOnesVector - Returns a vector of specified type with all bits set. |
| 2945 | /// |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2946 | static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2947 | assert(VT.isVector() && "Expected a vector type"); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2948 | |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2949 | // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest |
| 2950 | // type. This ensures they get CSE'd. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2951 | SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32); |
| 2952 | SDValue Vec; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2953 | if (VT.getSizeInBits() == 64) // MMX |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2954 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst); |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2955 | else // SSE |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2956 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2957 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec); |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2958 | } |
| 2959 | |
| 2960 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2961 | /// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements |
| 2962 | /// that point to V2 points to its first element. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2963 | static SDValue NormalizeMask(SDValue Mask, SelectionDAG &DAG) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2964 | assert(Mask.getOpcode() == ISD::BUILD_VECTOR); |
| 2965 | |
| 2966 | bool Changed = false; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2967 | SmallVector<SDValue, 8> MaskVec; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2968 | unsigned NumElems = Mask.getNumOperands(); |
| 2969 | for (unsigned i = 0; i != NumElems; ++i) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2970 | SDValue Arg = Mask.getOperand(i); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2971 | if (Arg.getOpcode() != ISD::UNDEF) { |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2972 | unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2973 | if (Val > NumElems) { |
| 2974 | Arg = DAG.getConstant(NumElems, Arg.getValueType()); |
| 2975 | Changed = true; |
| 2976 | } |
| 2977 | } |
| 2978 | MaskVec.push_back(Arg); |
| 2979 | } |
| 2980 | |
| 2981 | if (Changed) |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2982 | Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getDebugLoc(), |
| 2983 | Mask.getValueType(), |
| 2984 | &MaskVec[0], MaskVec.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2985 | return Mask; |
| 2986 | } |
| 2987 | |
| 2988 | /// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd |
| 2989 | /// operation of specified width. |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2990 | static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG, DebugLoc dl) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2991 | MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems); |
| 2992 | MVT BaseVT = MaskVT.getVectorElementType(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2993 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2994 | SmallVector<SDValue, 8> MaskVec; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2995 | MaskVec.push_back(DAG.getConstant(NumElems, BaseVT)); |
| 2996 | for (unsigned i = 1; i != NumElems; ++i) |
| 2997 | MaskVec.push_back(DAG.getConstant(i, BaseVT)); |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2998 | return DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, |
| 2999 | &MaskVec[0], MaskVec.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3000 | } |
| 3001 | |
| 3002 | /// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation |
| 3003 | /// of specified width. |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3004 | static SDValue getUnpacklMask(unsigned NumElems, SelectionDAG &DAG, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3005 | DebugLoc dl) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3006 | MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems); |
| 3007 | MVT BaseVT = MaskVT.getVectorElementType(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3008 | SmallVector<SDValue, 8> MaskVec; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3009 | for (unsigned i = 0, e = NumElems/2; i != e; ++i) { |
| 3010 | MaskVec.push_back(DAG.getConstant(i, BaseVT)); |
| 3011 | MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT)); |
| 3012 | } |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3013 | return DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, |
| 3014 | &MaskVec[0], MaskVec.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3015 | } |
| 3016 | |
| 3017 | /// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation |
| 3018 | /// of specified width. |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3019 | static SDValue getUnpackhMask(unsigned NumElems, SelectionDAG &DAG, |
| 3020 | DebugLoc dl) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3021 | MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems); |
| 3022 | MVT BaseVT = MaskVT.getVectorElementType(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3023 | unsigned Half = NumElems/2; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3024 | SmallVector<SDValue, 8> MaskVec; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3025 | for (unsigned i = 0; i != Half; ++i) { |
| 3026 | MaskVec.push_back(DAG.getConstant(i + Half, BaseVT)); |
| 3027 | MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT)); |
| 3028 | } |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3029 | return DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, |
| 3030 | &MaskVec[0], MaskVec.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3031 | } |
| 3032 | |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3033 | /// getSwapEltZeroMask - Returns a vector_shuffle mask for a shuffle that swaps |
| 3034 | /// element #0 of a vector with the specified index, leaving the rest of the |
| 3035 | /// elements in place. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3036 | static SDValue getSwapEltZeroMask(unsigned NumElems, unsigned DestElt, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3037 | SelectionDAG &DAG, DebugLoc dl) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3038 | MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems); |
| 3039 | MVT BaseVT = MaskVT.getVectorElementType(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3040 | SmallVector<SDValue, 8> MaskVec; |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3041 | // Element #0 of the result gets the elt we are replacing. |
| 3042 | MaskVec.push_back(DAG.getConstant(DestElt, BaseVT)); |
| 3043 | for (unsigned i = 1; i != NumElems; ++i) |
| 3044 | MaskVec.push_back(DAG.getConstant(i == DestElt ? 0 : i, BaseVT)); |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3045 | return DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, |
| 3046 | &MaskVec[0], MaskVec.size()); |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3047 | } |
| 3048 | |
Evan Cheng | bf8b2c5 | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 3049 | /// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3050 | static SDValue PromoteSplat(SDValue Op, SelectionDAG &DAG, bool HasSSE2) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3051 | MVT PVT = HasSSE2 ? MVT::v4i32 : MVT::v4f32; |
| 3052 | MVT VT = Op.getValueType(); |
Evan Cheng | bf8b2c5 | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 3053 | if (PVT == VT) |
| 3054 | return Op; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3055 | SDValue V1 = Op.getOperand(0); |
| 3056 | SDValue Mask = Op.getOperand(2); |
Mon P Wang | 532c963 | 2008-12-23 04:03:27 +0000 | [diff] [blame] | 3057 | unsigned MaskNumElems = Mask.getNumOperands(); |
| 3058 | unsigned NumElems = MaskNumElems; |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3059 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | bf8b2c5 | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 3060 | // Special handling of v4f32 -> v4i32. |
| 3061 | if (VT != MVT::v4f32) { |
Mon P Wang | 532c963 | 2008-12-23 04:03:27 +0000 | [diff] [blame] | 3062 | // Find which element we want to splat. |
| 3063 | SDNode* EltNoNode = getSplatMaskEltNo(Mask.getNode()).getNode(); |
| 3064 | unsigned EltNo = cast<ConstantSDNode>(EltNoNode)->getZExtValue(); |
| 3065 | // unpack elements to the correct location |
Evan Cheng | bf8b2c5 | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 3066 | while (NumElems > 4) { |
Mon P Wang | 532c963 | 2008-12-23 04:03:27 +0000 | [diff] [blame] | 3067 | if (EltNo < NumElems/2) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3068 | Mask = getUnpacklMask(MaskNumElems, DAG, dl); |
Mon P Wang | 532c963 | 2008-12-23 04:03:27 +0000 | [diff] [blame] | 3069 | } else { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3070 | Mask = getUnpackhMask(MaskNumElems, DAG, dl); |
Mon P Wang | 532c963 | 2008-12-23 04:03:27 +0000 | [diff] [blame] | 3071 | EltNo -= NumElems/2; |
| 3072 | } |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3073 | V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V1, Mask); |
Evan Cheng | bf8b2c5 | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 3074 | NumElems >>= 1; |
| 3075 | } |
Mon P Wang | 532c963 | 2008-12-23 04:03:27 +0000 | [diff] [blame] | 3076 | SDValue Cst = DAG.getConstant(EltNo, MVT::i32); |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3077 | Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3078 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3079 | |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3080 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1); |
| 3081 | SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, PVT, V1, |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 3082 | DAG.getUNDEF(PVT), Mask); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3083 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Shuffle); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3084 | } |
| 3085 | |
Evan Cheng | a2497eb | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3086 | /// isVectorLoad - Returns true if the node is a vector load, a scalar |
| 3087 | /// load that's promoted to vector, or a load bitcasted. |
| 3088 | static bool isVectorLoad(SDValue Op) { |
| 3089 | assert(Op.getValueType().isVector() && "Expected a vector type"); |
| 3090 | if (Op.getOpcode() == ISD::SCALAR_TO_VECTOR || |
| 3091 | Op.getOpcode() == ISD::BIT_CONVERT) { |
| 3092 | return isa<LoadSDNode>(Op.getOperand(0)); |
| 3093 | } |
| 3094 | return isa<LoadSDNode>(Op); |
| 3095 | } |
| 3096 | |
| 3097 | |
| 3098 | /// CanonicalizeMovddup - Cannonicalize movddup shuffle to v2f64. |
| 3099 | /// |
| 3100 | static SDValue CanonicalizeMovddup(SDValue Op, SDValue V1, SDValue Mask, |
| 3101 | SelectionDAG &DAG, bool HasSSE3) { |
| 3102 | // If we have sse3 and shuffle has more than one use or input is a load, then |
| 3103 | // use movddup. Otherwise, use movlhps. |
| 3104 | bool UseMovddup = HasSSE3 && (!Op.hasOneUse() || isVectorLoad(V1)); |
| 3105 | MVT PVT = UseMovddup ? MVT::v2f64 : MVT::v4f32; |
| 3106 | MVT VT = Op.getValueType(); |
| 3107 | if (VT == PVT) |
| 3108 | return Op; |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3109 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | a2497eb | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3110 | unsigned NumElems = PVT.getVectorNumElements(); |
| 3111 | if (NumElems == 2) { |
| 3112 | SDValue Cst = DAG.getTargetConstant(0, MVT::i32); |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3113 | Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst); |
Evan Cheng | a2497eb | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3114 | } else { |
| 3115 | assert(NumElems == 4); |
| 3116 | SDValue Cst0 = DAG.getTargetConstant(0, MVT::i32); |
| 3117 | SDValue Cst1 = DAG.getTargetConstant(1, MVT::i32); |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3118 | Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, |
| 3119 | Cst0, Cst1, Cst0, Cst1); |
Evan Cheng | a2497eb | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3120 | } |
| 3121 | |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3122 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1); |
| 3123 | SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, PVT, V1, |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 3124 | DAG.getUNDEF(PVT), Mask); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3125 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Shuffle); |
Evan Cheng | a2497eb | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3126 | } |
| 3127 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3128 | /// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3129 | /// vector of zero or undef vector. This produces a shuffle where the low |
| 3130 | /// element of V2 is swizzled into the zero/undef vector, landing at element |
| 3131 | /// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3). |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3132 | static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx, |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3133 | bool isZero, bool HasSSE2, |
| 3134 | SelectionDAG &DAG) { |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3135 | DebugLoc dl = V2.getDebugLoc(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3136 | MVT VT = V2.getValueType(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3137 | SDValue V1 = isZero |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 3138 | ? getZeroVector(VT, HasSSE2, DAG, dl) : DAG.getUNDEF(VT); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3139 | unsigned NumElems = V2.getValueType().getVectorNumElements(); |
| 3140 | MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems); |
| 3141 | MVT EVT = MaskVT.getVectorElementType(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3142 | SmallVector<SDValue, 16> MaskVec; |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3143 | for (unsigned i = 0; i != NumElems; ++i) |
| 3144 | if (i == Idx) // If this is the insertion idx, put the low elt of V2 here. |
| 3145 | MaskVec.push_back(DAG.getConstant(NumElems, EVT)); |
| 3146 | else |
| 3147 | MaskVec.push_back(DAG.getConstant(i, EVT)); |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3148 | SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, |
| 3149 | &MaskVec[0], MaskVec.size()); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3150 | return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, Mask); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3151 | } |
| 3152 | |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3153 | /// getNumOfConsecutiveZeros - Return the number of elements in a result of |
| 3154 | /// a shuffle that is zero. |
| 3155 | static |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3156 | unsigned getNumOfConsecutiveZeros(SDValue Op, SDValue Mask, |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3157 | unsigned NumElems, bool Low, |
| 3158 | SelectionDAG &DAG) { |
| 3159 | unsigned NumZeros = 0; |
| 3160 | for (unsigned i = 0; i < NumElems; ++i) { |
Evan Cheng | 57db53b | 2008-06-25 20:52:59 +0000 | [diff] [blame] | 3161 | unsigned Index = Low ? i : NumElems-i-1; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3162 | SDValue Idx = Mask.getOperand(Index); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3163 | if (Idx.getOpcode() == ISD::UNDEF) { |
| 3164 | ++NumZeros; |
| 3165 | continue; |
| 3166 | } |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3167 | SDValue Elt = DAG.getShuffleScalarElt(Op.getNode(), Index); |
| 3168 | if (Elt.getNode() && isZeroNode(Elt)) |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3169 | ++NumZeros; |
| 3170 | else |
| 3171 | break; |
| 3172 | } |
| 3173 | return NumZeros; |
| 3174 | } |
| 3175 | |
| 3176 | /// isVectorShift - Returns true if the shuffle can be implemented as a |
| 3177 | /// logical left or right shift of a vector. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3178 | static bool isVectorShift(SDValue Op, SDValue Mask, SelectionDAG &DAG, |
| 3179 | bool &isLeft, SDValue &ShVal, unsigned &ShAmt) { |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3180 | unsigned NumElems = Mask.getNumOperands(); |
| 3181 | |
| 3182 | isLeft = true; |
| 3183 | unsigned NumZeros= getNumOfConsecutiveZeros(Op, Mask, NumElems, true, DAG); |
| 3184 | if (!NumZeros) { |
| 3185 | isLeft = false; |
| 3186 | NumZeros = getNumOfConsecutiveZeros(Op, Mask, NumElems, false, DAG); |
| 3187 | if (!NumZeros) |
| 3188 | return false; |
| 3189 | } |
| 3190 | |
| 3191 | bool SeenV1 = false; |
| 3192 | bool SeenV2 = false; |
| 3193 | for (unsigned i = NumZeros; i < NumElems; ++i) { |
| 3194 | unsigned Val = isLeft ? (i - NumZeros) : i; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3195 | SDValue Idx = Mask.getOperand(isLeft ? i : (i - NumZeros)); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3196 | if (Idx.getOpcode() == ISD::UNDEF) |
| 3197 | continue; |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 3198 | unsigned Index = cast<ConstantSDNode>(Idx)->getZExtValue(); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3199 | if (Index < NumElems) |
| 3200 | SeenV1 = true; |
| 3201 | else { |
| 3202 | Index -= NumElems; |
| 3203 | SeenV2 = true; |
| 3204 | } |
| 3205 | if (Index != Val) |
| 3206 | return false; |
| 3207 | } |
| 3208 | if (SeenV1 && SeenV2) |
| 3209 | return false; |
| 3210 | |
| 3211 | ShVal = SeenV1 ? Op.getOperand(0) : Op.getOperand(1); |
| 3212 | ShAmt = NumZeros; |
| 3213 | return true; |
| 3214 | } |
| 3215 | |
| 3216 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3217 | /// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8. |
| 3218 | /// |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3219 | static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3220 | unsigned NumNonZero, unsigned NumZero, |
| 3221 | SelectionDAG &DAG, TargetLowering &TLI) { |
| 3222 | if (NumNonZero > 8) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3223 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3224 | |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3225 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3226 | SDValue V(0, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3227 | bool First = true; |
| 3228 | for (unsigned i = 0; i < 16; ++i) { |
| 3229 | bool ThisIsNonZero = (NonZeros & (1 << i)) != 0; |
| 3230 | if (ThisIsNonZero && First) { |
| 3231 | if (NumZero) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3232 | V = getZeroVector(MVT::v8i16, true, DAG, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3233 | else |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 3234 | V = DAG.getUNDEF(MVT::v8i16); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3235 | First = false; |
| 3236 | } |
| 3237 | |
| 3238 | if ((i & 1) != 0) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3239 | SDValue ThisElt(0, 0), LastElt(0, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3240 | bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0; |
| 3241 | if (LastIsNonZero) { |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3242 | LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3243 | MVT::i16, Op.getOperand(i-1)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3244 | } |
| 3245 | if (ThisIsNonZero) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3246 | ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i)); |
| 3247 | ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3248 | ThisElt, DAG.getConstant(8, MVT::i8)); |
| 3249 | if (LastIsNonZero) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3250 | ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3251 | } else |
| 3252 | ThisElt = LastElt; |
| 3253 | |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3254 | if (ThisElt.getNode()) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3255 | V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt, |
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 3256 | DAG.getIntPtrConstant(i/2)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3257 | } |
| 3258 | } |
| 3259 | |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3260 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3261 | } |
| 3262 | |
| 3263 | /// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16. |
| 3264 | /// |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3265 | static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3266 | unsigned NumNonZero, unsigned NumZero, |
| 3267 | SelectionDAG &DAG, TargetLowering &TLI) { |
| 3268 | if (NumNonZero > 4) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3269 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3270 | |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3271 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3272 | SDValue V(0, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3273 | bool First = true; |
| 3274 | for (unsigned i = 0; i < 8; ++i) { |
| 3275 | bool isNonZero = (NonZeros & (1 << i)) != 0; |
| 3276 | if (isNonZero) { |
| 3277 | if (First) { |
| 3278 | if (NumZero) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3279 | V = getZeroVector(MVT::v8i16, true, DAG, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3280 | else |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 3281 | V = DAG.getUNDEF(MVT::v8i16); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3282 | First = false; |
| 3283 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3284 | V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3285 | MVT::v8i16, V, Op.getOperand(i), |
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 3286 | DAG.getIntPtrConstant(i)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3287 | } |
| 3288 | } |
| 3289 | |
| 3290 | return V; |
| 3291 | } |
| 3292 | |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3293 | /// getVShift - Return a vector logical shift node. |
| 3294 | /// |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3295 | static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp, |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3296 | unsigned NumBits, SelectionDAG &DAG, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3297 | const TargetLowering &TLI, DebugLoc dl) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3298 | bool isMMX = VT.getSizeInBits() == 64; |
| 3299 | MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64; |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3300 | unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL; |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3301 | SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp); |
| 3302 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, |
| 3303 | DAG.getNode(Opc, dl, ShVT, SrcOp, |
Gabor Greif | 825aa89 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 3304 | DAG.getConstant(NumBits, TLI.getShiftAmountTy()))); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3305 | } |
| 3306 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3307 | SDValue |
| 3308 | X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) { |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3309 | DebugLoc dl = Op.getDebugLoc(); |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3310 | // All zero's are handled with pxor, all one's are handled with pcmpeqd. |
Gabor Greif | 825aa89 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 3311 | if (ISD::isBuildVectorAllZeros(Op.getNode()) |
| 3312 | || ISD::isBuildVectorAllOnes(Op.getNode())) { |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3313 | // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to |
| 3314 | // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are |
| 3315 | // eliminated on x86-32 hosts. |
| 3316 | if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32) |
| 3317 | return Op; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3318 | |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3319 | if (ISD::isBuildVectorAllOnes(Op.getNode())) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3320 | return getOnesVector(Op.getValueType(), DAG, dl); |
| 3321 | return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl); |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3322 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3323 | |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3324 | MVT VT = Op.getValueType(); |
| 3325 | MVT EVT = VT.getVectorElementType(); |
| 3326 | unsigned EVTBits = EVT.getSizeInBits(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3327 | |
| 3328 | unsigned NumElems = Op.getNumOperands(); |
| 3329 | unsigned NumZero = 0; |
| 3330 | unsigned NumNonZero = 0; |
| 3331 | unsigned NonZeros = 0; |
Chris Lattner | 92bdcb5 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3332 | bool IsAllConstants = true; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3333 | SmallSet<SDValue, 8> Values; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3334 | for (unsigned i = 0; i < NumElems; ++i) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3335 | SDValue Elt = Op.getOperand(i); |
Evan Cheng | c107349 | 2007-12-12 06:45:40 +0000 | [diff] [blame] | 3336 | if (Elt.getOpcode() == ISD::UNDEF) |
| 3337 | continue; |
| 3338 | Values.insert(Elt); |
| 3339 | if (Elt.getOpcode() != ISD::Constant && |
| 3340 | Elt.getOpcode() != ISD::ConstantFP) |
Chris Lattner | 92bdcb5 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3341 | IsAllConstants = false; |
Evan Cheng | c107349 | 2007-12-12 06:45:40 +0000 | [diff] [blame] | 3342 | if (isZeroNode(Elt)) |
| 3343 | NumZero++; |
| 3344 | else { |
| 3345 | NonZeros |= (1 << i); |
| 3346 | NumNonZero++; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3347 | } |
| 3348 | } |
| 3349 | |
| 3350 | if (NumNonZero == 0) { |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3351 | // All undef vector. Return an UNDEF. All zero vectors were handled above. |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 3352 | return DAG.getUNDEF(VT); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3353 | } |
| 3354 | |
Chris Lattner | 66a4dda | 2008-03-09 05:42:06 +0000 | [diff] [blame] | 3355 | // Special case for single non-zero, non-undef, element. |
Evan Cheng | c107349 | 2007-12-12 06:45:40 +0000 | [diff] [blame] | 3356 | if (NumNonZero == 1 && NumElems <= 4) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3357 | unsigned Idx = CountTrailingZeros_32(NonZeros); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3358 | SDValue Item = Op.getOperand(Idx); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3359 | |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3360 | // If this is an insertion of an i64 value on x86-32, and if the top bits of |
| 3361 | // the value are obviously zero, truncate the value to i32 and do the |
| 3362 | // insertion that way. Only do this if the value is non-constant or if the |
| 3363 | // value is a constant being inserted into element 0. It is cheaper to do |
| 3364 | // a constant pool load than it is to do a movd + shuffle. |
| 3365 | if (EVT == MVT::i64 && !Subtarget->is64Bit() && |
| 3366 | (!IsAllConstants || Idx == 0)) { |
| 3367 | if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) { |
| 3368 | // Handle MMX and SSE both. |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3369 | MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32; |
| 3370 | unsigned VecElts = VT == MVT::v2i64 ? 4 : 2; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3371 | |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3372 | // Truncate the value (which may itself be a constant) to i32, and |
| 3373 | // convert it to a vector with movd (S2V+shuffle to zero extend). |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3374 | Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item); |
| 3375 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item); |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3376 | Item = getShuffleVectorZeroOrUndef(Item, 0, true, |
| 3377 | Subtarget->hasSSE2(), DAG); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3378 | |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3379 | // Now we have our 32-bit value zero extended in the low element of |
| 3380 | // a vector. If Idx != 0, swizzle it into place. |
| 3381 | if (Idx != 0) { |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3382 | SDValue Ops[] = { |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 3383 | Item, DAG.getUNDEF(Item.getValueType()), |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3384 | getSwapEltZeroMask(VecElts, Idx, DAG, dl) |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3385 | }; |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3386 | Item = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VecVT, Ops, 3); |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3387 | } |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3388 | return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item); |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3389 | } |
| 3390 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3391 | |
Chris Lattner | ac91489 | 2008-03-08 22:59:52 +0000 | [diff] [blame] | 3392 | // If we have a constant or non-constant insertion into the low element of |
| 3393 | // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into |
| 3394 | // the rest of the elements. This will be matched as movd/movq/movss/movsd |
| 3395 | // depending on what the source datatype is. Because we can only get here |
| 3396 | // when NumElems <= 4, this only needs to handle i32/f32/i64/f64. |
| 3397 | if (Idx == 0 && |
| 3398 | // Don't do this for i64 values on x86-32. |
| 3399 | (EVT != MVT::i64 || Subtarget->is64Bit())) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3400 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3401 | // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector. |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3402 | return getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, |
| 3403 | Subtarget->hasSSE2(), DAG); |
Chris Lattner | 92bdcb5 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3404 | } |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3405 | |
| 3406 | // Is it a vector logical left shift? |
| 3407 | if (NumElems == 2 && Idx == 1 && |
| 3408 | isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3409 | unsigned NumBits = VT.getSizeInBits(); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3410 | return getVShift(true, VT, |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3411 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, |
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 3412 | VT, Op.getOperand(1)), |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3413 | NumBits/2, DAG, *this, dl); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3414 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3415 | |
Chris Lattner | 92bdcb5 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3416 | if (IsAllConstants) // Otherwise, it's better to do a constpool load. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3417 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3418 | |
Chris Lattner | ac91489 | 2008-03-08 22:59:52 +0000 | [diff] [blame] | 3419 | // Otherwise, if this is a vector with i32 or f32 elements, and the element |
| 3420 | // is a non-constant being inserted into an element other than the low one, |
| 3421 | // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka |
| 3422 | // movd/movss) to move this into the low element, then shuffle it into |
| 3423 | // place. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3424 | if (EVTBits == 32) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3425 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3426 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3427 | // Turn it into a shuffle of zero and zero-extended scalar to vector. |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3428 | Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, |
| 3429 | Subtarget->hasSSE2(), DAG); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3430 | MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems); |
| 3431 | MVT MaskEVT = MaskVT.getVectorElementType(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3432 | SmallVector<SDValue, 8> MaskVec; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3433 | for (unsigned i = 0; i < NumElems; i++) |
| 3434 | MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT)); |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3435 | SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, |
| 3436 | &MaskVec[0], MaskVec.size()); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3437 | return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, Item, |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 3438 | DAG.getUNDEF(VT), Mask); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3439 | } |
| 3440 | } |
| 3441 | |
Chris Lattner | 66a4dda | 2008-03-09 05:42:06 +0000 | [diff] [blame] | 3442 | // Splat is obviously ok. Let legalizer expand it to a shuffle. |
| 3443 | if (Values.size() == 1) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3444 | return SDValue(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3445 | |
Dan Gohman | 2146324 | 2007-07-24 22:55:08 +0000 | [diff] [blame] | 3446 | // A vector full of immediates; various special cases are already |
| 3447 | // handled, so this is best done with a single constant-pool load. |
Chris Lattner | 92bdcb5 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3448 | if (IsAllConstants) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3449 | return SDValue(); |
Dan Gohman | 2146324 | 2007-07-24 22:55:08 +0000 | [diff] [blame] | 3450 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3451 | // Let legalizer expand 2-wide build_vectors. |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3452 | if (EVTBits == 64) { |
| 3453 | if (NumNonZero == 1) { |
| 3454 | // One half is zero or undef. |
| 3455 | unsigned Idx = CountTrailingZeros_32(NonZeros); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3456 | SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3457 | Op.getOperand(Idx)); |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3458 | return getShuffleVectorZeroOrUndef(V2, Idx, true, |
| 3459 | Subtarget->hasSSE2(), DAG); |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3460 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3461 | return SDValue(); |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3462 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3463 | |
| 3464 | // If element VT is < 32 bits, convert it to inserts into a zero vector. |
| 3465 | if (EVTBits == 8 && NumElems == 16) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3466 | SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3467 | *this); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3468 | if (V.getNode()) return V; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3469 | } |
| 3470 | |
| 3471 | if (EVTBits == 16 && NumElems == 8) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3472 | SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3473 | *this); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3474 | if (V.getNode()) return V; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3475 | } |
| 3476 | |
| 3477 | // If element VT is == 32 bits, turn it into a number of shuffles. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3478 | SmallVector<SDValue, 8> V; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3479 | V.resize(NumElems); |
| 3480 | if (NumElems == 4 && NumZero > 0) { |
| 3481 | for (unsigned i = 0; i < 4; ++i) { |
| 3482 | bool isZero = !(NonZeros & (1 << i)); |
| 3483 | if (isZero) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3484 | V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3485 | else |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3486 | V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3487 | } |
| 3488 | |
| 3489 | for (unsigned i = 0; i < 2; ++i) { |
| 3490 | switch ((NonZeros & (0x3 << i*2)) >> (i*2)) { |
| 3491 | default: break; |
| 3492 | case 0: |
| 3493 | V[i] = V[i*2]; // Must be a zero vector. |
| 3494 | break; |
| 3495 | case 1: |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3496 | V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[i*2+1], V[i*2], |
| 3497 | getMOVLMask(NumElems, DAG, dl)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3498 | break; |
| 3499 | case 2: |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3500 | V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[i*2], V[i*2+1], |
| 3501 | getMOVLMask(NumElems, DAG, dl)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3502 | break; |
| 3503 | case 3: |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3504 | V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[i*2], V[i*2+1], |
| 3505 | getUnpacklMask(NumElems, DAG, dl)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3506 | break; |
| 3507 | } |
| 3508 | } |
| 3509 | |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3510 | MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems); |
| 3511 | MVT EVT = MaskVT.getVectorElementType(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3512 | SmallVector<SDValue, 8> MaskVec; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3513 | bool Reverse = (NonZeros & 0x3) == 2; |
| 3514 | for (unsigned i = 0; i < 2; ++i) |
| 3515 | if (Reverse) |
| 3516 | MaskVec.push_back(DAG.getConstant(1-i, EVT)); |
| 3517 | else |
| 3518 | MaskVec.push_back(DAG.getConstant(i, EVT)); |
| 3519 | Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2; |
| 3520 | for (unsigned i = 0; i < 2; ++i) |
| 3521 | if (Reverse) |
| 3522 | MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT)); |
| 3523 | else |
| 3524 | MaskVec.push_back(DAG.getConstant(i+NumElems, EVT)); |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3525 | SDValue ShufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, |
| 3526 | &MaskVec[0], MaskVec.size()); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3527 | return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[0], V[1], ShufMask); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3528 | } |
| 3529 | |
| 3530 | if (Values.size() > 2) { |
| 3531 | // Expand into a number of unpckl*. |
| 3532 | // e.g. for v4f32 |
| 3533 | // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0> |
| 3534 | // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1> |
| 3535 | // Step 2: unpcklps X, Y ==> <3, 2, 1, 0> |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3536 | SDValue UnpckMask = getUnpacklMask(NumElems, DAG, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3537 | for (unsigned i = 0; i < NumElems; ++i) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3538 | V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3539 | NumElems >>= 1; |
| 3540 | while (NumElems != 0) { |
| 3541 | for (unsigned i = 0; i < NumElems; ++i) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3542 | V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[i], V[i + NumElems], |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3543 | UnpckMask); |
| 3544 | NumElems >>= 1; |
| 3545 | } |
| 3546 | return V[0]; |
| 3547 | } |
| 3548 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3549 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3550 | } |
| 3551 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3552 | // v8i16 shuffles - Prefer shuffles in the following order: |
| 3553 | // 1. [all] pshuflw, pshufhw, optional move |
| 3554 | // 2. [ssse3] 1 x pshufb |
| 3555 | // 3. [ssse3] 2 x pshufb + 1 x por |
| 3556 | // 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw) |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3557 | static |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3558 | SDValue LowerVECTOR_SHUFFLEv8i16(SDValue V1, SDValue V2, |
Bill Wendling | 2c7cd59 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3559 | SDValue PermMask, SelectionDAG &DAG, |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3560 | X86TargetLowering &TLI, DebugLoc dl) { |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3561 | SmallVector<SDValue, 8> MaskElts(PermMask.getNode()->op_begin(), |
| 3562 | PermMask.getNode()->op_end()); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3563 | SmallVector<int, 8> MaskVals; |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3564 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3565 | // Determine if more than 1 of the words in each of the low and high quadwords |
| 3566 | // of the result come from the same quadword of one of the two inputs. Undef |
| 3567 | // mask values count as coming from any quadword, for better codegen. |
| 3568 | SmallVector<unsigned, 4> LoQuad(4); |
| 3569 | SmallVector<unsigned, 4> HiQuad(4); |
| 3570 | BitVector InputQuads(4); |
| 3571 | for (unsigned i = 0; i < 8; ++i) { |
| 3572 | SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3573 | SDValue Elt = MaskElts[i]; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3574 | int EltIdx = Elt.getOpcode() == ISD::UNDEF ? -1 : |
| 3575 | cast<ConstantSDNode>(Elt)->getZExtValue(); |
| 3576 | MaskVals.push_back(EltIdx); |
| 3577 | if (EltIdx < 0) { |
| 3578 | ++Quad[0]; |
| 3579 | ++Quad[1]; |
| 3580 | ++Quad[2]; |
| 3581 | ++Quad[3]; |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3582 | continue; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3583 | } |
| 3584 | ++Quad[EltIdx / 4]; |
| 3585 | InputQuads.set(EltIdx / 4); |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3586 | } |
Bill Wendling | 2c7cd59 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3587 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3588 | int BestLoQuad = -1; |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3589 | unsigned MaxQuad = 1; |
| 3590 | for (unsigned i = 0; i < 4; ++i) { |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3591 | if (LoQuad[i] > MaxQuad) { |
| 3592 | BestLoQuad = i; |
| 3593 | MaxQuad = LoQuad[i]; |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3594 | } |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3595 | } |
| 3596 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3597 | int BestHiQuad = -1; |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3598 | MaxQuad = 1; |
| 3599 | for (unsigned i = 0; i < 4; ++i) { |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3600 | if (HiQuad[i] > MaxQuad) { |
| 3601 | BestHiQuad = i; |
| 3602 | MaxQuad = HiQuad[i]; |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3603 | } |
| 3604 | } |
| 3605 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3606 | // For SSSE3, If all 8 words of the result come from only 1 quadword of each |
| 3607 | // of the two input vectors, shuffle them into one input vector so only a |
| 3608 | // single pshufb instruction is necessary. If There are more than 2 input |
| 3609 | // quads, disable the next transformation since it does not help SSSE3. |
| 3610 | bool V1Used = InputQuads[0] || InputQuads[1]; |
| 3611 | bool V2Used = InputQuads[2] || InputQuads[3]; |
| 3612 | if (TLI.getSubtarget()->hasSSSE3()) { |
| 3613 | if (InputQuads.count() == 2 && V1Used && V2Used) { |
| 3614 | BestLoQuad = InputQuads.find_first(); |
| 3615 | BestHiQuad = InputQuads.find_next(BestLoQuad); |
| 3616 | } |
| 3617 | if (InputQuads.count() > 2) { |
| 3618 | BestLoQuad = -1; |
| 3619 | BestHiQuad = -1; |
| 3620 | } |
| 3621 | } |
Bill Wendling | 2c7cd59 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3622 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3623 | // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update |
| 3624 | // the shuffle mask. If a quad is scored as -1, that means that it contains |
| 3625 | // words from all 4 input quadwords. |
| 3626 | SDValue NewV; |
| 3627 | if (BestLoQuad >= 0 || BestHiQuad >= 0) { |
| 3628 | SmallVector<SDValue,8> MaskV; |
| 3629 | MaskV.push_back(DAG.getConstant(BestLoQuad < 0 ? 0 : BestLoQuad, MVT::i64)); |
| 3630 | MaskV.push_back(DAG.getConstant(BestHiQuad < 0 ? 1 : BestHiQuad, MVT::i64)); |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3631 | SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, &MaskV[0], 2); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3632 | |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3633 | NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v2i64, |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3634 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1), |
| 3635 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), Mask); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3636 | NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV); |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3637 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3638 | // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the |
| 3639 | // source words for the shuffle, to aid later transformations. |
| 3640 | bool AllWordsInNewV = true; |
Mon P Wang | b1db120 | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 3641 | bool InOrder[2] = { true, true }; |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3642 | for (unsigned i = 0; i != 8; ++i) { |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3643 | int idx = MaskVals[i]; |
Mon P Wang | b1db120 | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 3644 | if (idx != (int)i) |
| 3645 | InOrder[i/4] = false; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3646 | if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad) |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3647 | continue; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3648 | AllWordsInNewV = false; |
| 3649 | break; |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3650 | } |
Bill Wendling | 2c7cd59 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3651 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3652 | bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV; |
| 3653 | if (AllWordsInNewV) { |
| 3654 | for (int i = 0; i != 8; ++i) { |
| 3655 | int idx = MaskVals[i]; |
| 3656 | if (idx < 0) |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3657 | continue; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3658 | idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4; |
| 3659 | if ((idx != i) && idx < 4) |
| 3660 | pshufhw = false; |
| 3661 | if ((idx != i) && idx > 3) |
| 3662 | pshuflw = false; |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3663 | } |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3664 | V1 = NewV; |
| 3665 | V2Used = false; |
| 3666 | BestLoQuad = 0; |
| 3667 | BestHiQuad = 1; |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3668 | } |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3669 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3670 | // If we've eliminated the use of V2, and the new mask is a pshuflw or |
| 3671 | // pshufhw, that's as cheap as it gets. Return the new shuffle. |
Mon P Wang | b1db120 | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 3672 | if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) { |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3673 | MaskV.clear(); |
| 3674 | for (unsigned i = 0; i != 8; ++i) |
| 3675 | MaskV.push_back((MaskVals[i] < 0) ? DAG.getUNDEF(MVT::i16) |
| 3676 | : DAG.getConstant(MaskVals[i], |
| 3677 | MVT::i16)); |
| 3678 | return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v8i16, NewV, |
| 3679 | DAG.getUNDEF(MVT::v8i16), |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3680 | DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, |
| 3681 | &MaskV[0], 8)); |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3682 | } |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3683 | } |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3684 | |
| 3685 | // If we have SSSE3, and all words of the result are from 1 input vector, |
| 3686 | // case 2 is generated, otherwise case 3 is generated. If no SSSE3 |
| 3687 | // is present, fall back to case 4. |
| 3688 | if (TLI.getSubtarget()->hasSSSE3()) { |
| 3689 | SmallVector<SDValue,16> pshufbMask; |
| 3690 | |
| 3691 | // If we have elements from both input vectors, set the high bit of the |
| 3692 | // shuffle mask element to zero out elements that come from V2 in the V1 |
| 3693 | // mask, and elements that come from V1 in the V2 mask, so that the two |
| 3694 | // results can be OR'd together. |
| 3695 | bool TwoInputs = V1Used && V2Used; |
| 3696 | for (unsigned i = 0; i != 8; ++i) { |
| 3697 | int EltIdx = MaskVals[i] * 2; |
| 3698 | if (TwoInputs && (EltIdx >= 16)) { |
| 3699 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
| 3700 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
| 3701 | continue; |
| 3702 | } |
| 3703 | pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8)); |
| 3704 | pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8)); |
| 3705 | } |
| 3706 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1); |
| 3707 | V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1, |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3708 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
| 3709 | MVT::v16i8, &pshufbMask[0], 16)); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3710 | if (!TwoInputs) |
| 3711 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1); |
| 3712 | |
| 3713 | // Calculate the shuffle mask for the second input, shuffle it, and |
| 3714 | // OR it with the first shuffled input. |
| 3715 | pshufbMask.clear(); |
| 3716 | for (unsigned i = 0; i != 8; ++i) { |
| 3717 | int EltIdx = MaskVals[i] * 2; |
| 3718 | if (EltIdx < 16) { |
| 3719 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
| 3720 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
| 3721 | continue; |
| 3722 | } |
| 3723 | pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8)); |
| 3724 | pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8)); |
| 3725 | } |
| 3726 | V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2); |
| 3727 | V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2, |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3728 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
| 3729 | MVT::v16i8, &pshufbMask[0], 16)); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3730 | V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2); |
| 3731 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1); |
| 3732 | } |
| 3733 | |
| 3734 | // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order, |
| 3735 | // and update MaskVals with new element order. |
| 3736 | BitVector InOrder(8); |
| 3737 | if (BestLoQuad >= 0) { |
| 3738 | SmallVector<SDValue, 8> MaskV; |
| 3739 | for (int i = 0; i != 4; ++i) { |
| 3740 | int idx = MaskVals[i]; |
| 3741 | if (idx < 0) { |
| 3742 | MaskV.push_back(DAG.getUNDEF(MVT::i16)); |
| 3743 | InOrder.set(i); |
| 3744 | } else if ((idx / 4) == BestLoQuad) { |
| 3745 | MaskV.push_back(DAG.getConstant(idx & 3, MVT::i16)); |
| 3746 | InOrder.set(i); |
| 3747 | } else { |
| 3748 | MaskV.push_back(DAG.getUNDEF(MVT::i16)); |
| 3749 | } |
| 3750 | } |
| 3751 | for (unsigned i = 4; i != 8; ++i) |
| 3752 | MaskV.push_back(DAG.getConstant(i, MVT::i16)); |
| 3753 | NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v8i16, NewV, |
| 3754 | DAG.getUNDEF(MVT::v8i16), |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3755 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
| 3756 | MVT::v8i16, &MaskV[0], 8)); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3757 | } |
| 3758 | |
| 3759 | // If BestHi >= 0, generate a pshufhw to put the high elements in order, |
| 3760 | // and update MaskVals with the new element order. |
| 3761 | if (BestHiQuad >= 0) { |
| 3762 | SmallVector<SDValue, 8> MaskV; |
| 3763 | for (unsigned i = 0; i != 4; ++i) |
| 3764 | MaskV.push_back(DAG.getConstant(i, MVT::i16)); |
| 3765 | for (unsigned i = 4; i != 8; ++i) { |
| 3766 | int idx = MaskVals[i]; |
| 3767 | if (idx < 0) { |
| 3768 | MaskV.push_back(DAG.getUNDEF(MVT::i16)); |
| 3769 | InOrder.set(i); |
| 3770 | } else if ((idx / 4) == BestHiQuad) { |
| 3771 | MaskV.push_back(DAG.getConstant((idx & 3) + 4, MVT::i16)); |
| 3772 | InOrder.set(i); |
| 3773 | } else { |
| 3774 | MaskV.push_back(DAG.getUNDEF(MVT::i16)); |
| 3775 | } |
| 3776 | } |
| 3777 | NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v8i16, NewV, |
| 3778 | DAG.getUNDEF(MVT::v8i16), |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3779 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
| 3780 | MVT::v8i16, &MaskV[0], 8)); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3781 | } |
| 3782 | |
| 3783 | // In case BestHi & BestLo were both -1, which means each quadword has a word |
| 3784 | // from each of the four input quadwords, calculate the InOrder bitvector now |
| 3785 | // before falling through to the insert/extract cleanup. |
| 3786 | if (BestLoQuad == -1 && BestHiQuad == -1) { |
| 3787 | NewV = V1; |
| 3788 | for (int i = 0; i != 8; ++i) |
| 3789 | if (MaskVals[i] < 0 || MaskVals[i] == i) |
| 3790 | InOrder.set(i); |
| 3791 | } |
| 3792 | |
| 3793 | // The other elements are put in the right place using pextrw and pinsrw. |
| 3794 | for (unsigned i = 0; i != 8; ++i) { |
| 3795 | if (InOrder[i]) |
| 3796 | continue; |
| 3797 | int EltIdx = MaskVals[i]; |
| 3798 | if (EltIdx < 0) |
| 3799 | continue; |
| 3800 | SDValue ExtOp = (EltIdx < 8) |
| 3801 | ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1, |
| 3802 | DAG.getIntPtrConstant(EltIdx)) |
| 3803 | : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2, |
| 3804 | DAG.getIntPtrConstant(EltIdx - 8)); |
| 3805 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp, |
| 3806 | DAG.getIntPtrConstant(i)); |
| 3807 | } |
| 3808 | return NewV; |
| 3809 | } |
| 3810 | |
| 3811 | // v16i8 shuffles - Prefer shuffles in the following order: |
| 3812 | // 1. [ssse3] 1 x pshufb |
| 3813 | // 2. [ssse3] 2 x pshufb + 1 x por |
| 3814 | // 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw |
| 3815 | static |
| 3816 | SDValue LowerVECTOR_SHUFFLEv16i8(SDValue V1, SDValue V2, |
| 3817 | SDValue PermMask, SelectionDAG &DAG, |
| 3818 | X86TargetLowering &TLI, DebugLoc dl) { |
| 3819 | SmallVector<SDValue, 16> MaskElts(PermMask.getNode()->op_begin(), |
| 3820 | PermMask.getNode()->op_end()); |
| 3821 | SmallVector<int, 16> MaskVals; |
| 3822 | |
| 3823 | // If we have SSSE3, case 1 is generated when all result bytes come from |
| 3824 | // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is |
| 3825 | // present, fall back to case 3. |
| 3826 | // FIXME: kill V2Only once shuffles are canonizalized by getNode. |
| 3827 | bool V1Only = true; |
| 3828 | bool V2Only = true; |
| 3829 | for (unsigned i = 0; i < 16; ++i) { |
| 3830 | SDValue Elt = MaskElts[i]; |
| 3831 | int EltIdx = Elt.getOpcode() == ISD::UNDEF ? -1 : |
| 3832 | cast<ConstantSDNode>(Elt)->getZExtValue(); |
| 3833 | MaskVals.push_back(EltIdx); |
| 3834 | if (EltIdx < 0) |
| 3835 | continue; |
| 3836 | if (EltIdx < 16) |
| 3837 | V2Only = false; |
| 3838 | else |
| 3839 | V1Only = false; |
| 3840 | } |
| 3841 | |
| 3842 | // If SSSE3, use 1 pshufb instruction per vector with elements in the result. |
| 3843 | if (TLI.getSubtarget()->hasSSSE3()) { |
| 3844 | SmallVector<SDValue,16> pshufbMask; |
| 3845 | |
| 3846 | // If all result elements are from one input vector, then only translate |
| 3847 | // undef mask values to 0x80 (zero out result) in the pshufb mask. |
| 3848 | // |
| 3849 | // Otherwise, we have elements from both input vectors, and must zero out |
| 3850 | // elements that come from V2 in the first mask, and V1 in the second mask |
| 3851 | // so that we can OR them together. |
| 3852 | bool TwoInputs = !(V1Only || V2Only); |
| 3853 | for (unsigned i = 0; i != 16; ++i) { |
| 3854 | int EltIdx = MaskVals[i]; |
| 3855 | if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) { |
| 3856 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
| 3857 | continue; |
| 3858 | } |
| 3859 | pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8)); |
| 3860 | } |
| 3861 | // If all the elements are from V2, assign it to V1 and return after |
| 3862 | // building the first pshufb. |
| 3863 | if (V2Only) |
| 3864 | V1 = V2; |
| 3865 | V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1, |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3866 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
| 3867 | MVT::v16i8, &pshufbMask[0], 16)); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3868 | if (!TwoInputs) |
| 3869 | return V1; |
| 3870 | |
| 3871 | // Calculate the shuffle mask for the second input, shuffle it, and |
| 3872 | // OR it with the first shuffled input. |
| 3873 | pshufbMask.clear(); |
| 3874 | for (unsigned i = 0; i != 16; ++i) { |
| 3875 | int EltIdx = MaskVals[i]; |
| 3876 | if (EltIdx < 16) { |
| 3877 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
| 3878 | continue; |
| 3879 | } |
| 3880 | pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8)); |
| 3881 | } |
| 3882 | V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2, |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3883 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
| 3884 | MVT::v16i8, &pshufbMask[0], 16)); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3885 | return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2); |
| 3886 | } |
| 3887 | |
| 3888 | // No SSSE3 - Calculate in place words and then fix all out of place words |
| 3889 | // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from |
| 3890 | // the 16 different words that comprise the two doublequadword input vectors. |
| 3891 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1); |
| 3892 | V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2); |
| 3893 | SDValue NewV = V2Only ? V2 : V1; |
| 3894 | for (int i = 0; i != 8; ++i) { |
| 3895 | int Elt0 = MaskVals[i*2]; |
| 3896 | int Elt1 = MaskVals[i*2+1]; |
| 3897 | |
| 3898 | // This word of the result is all undef, skip it. |
| 3899 | if (Elt0 < 0 && Elt1 < 0) |
| 3900 | continue; |
| 3901 | |
| 3902 | // This word of the result is already in the correct place, skip it. |
| 3903 | if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1)) |
| 3904 | continue; |
| 3905 | if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17)) |
| 3906 | continue; |
| 3907 | |
| 3908 | SDValue Elt0Src = Elt0 < 16 ? V1 : V2; |
| 3909 | SDValue Elt1Src = Elt1 < 16 ? V1 : V2; |
| 3910 | SDValue InsElt; |
Mon P Wang | d0cec7a | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 3911 | |
| 3912 | // If Elt0 and Elt1 are defined, are consecutive, and can be load |
| 3913 | // using a single extract together, load it and store it. |
| 3914 | if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) { |
| 3915 | InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src, |
| 3916 | DAG.getIntPtrConstant(Elt1 / 2)); |
| 3917 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt, |
| 3918 | DAG.getIntPtrConstant(i)); |
| 3919 | continue; |
| 3920 | } |
| 3921 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3922 | // If Elt1 is defined, extract it from the appropriate source. If the |
Mon P Wang | d0cec7a | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 3923 | // source byte is not also odd, shift the extracted word left 8 bits |
| 3924 | // otherwise clear the bottom 8 bits if we need to do an or. |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3925 | if (Elt1 >= 0) { |
| 3926 | InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src, |
| 3927 | DAG.getIntPtrConstant(Elt1 / 2)); |
| 3928 | if ((Elt1 & 1) == 0) |
| 3929 | InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt, |
| 3930 | DAG.getConstant(8, TLI.getShiftAmountTy())); |
Mon P Wang | d0cec7a | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 3931 | else if (Elt0 >= 0) |
| 3932 | InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt, |
| 3933 | DAG.getConstant(0xFF00, MVT::i16)); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3934 | } |
| 3935 | // If Elt0 is defined, extract it from the appropriate source. If the |
| 3936 | // source byte is not also even, shift the extracted word right 8 bits. If |
| 3937 | // Elt1 was also defined, OR the extracted values together before |
| 3938 | // inserting them in the result. |
| 3939 | if (Elt0 >= 0) { |
| 3940 | SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, |
| 3941 | Elt0Src, DAG.getIntPtrConstant(Elt0 / 2)); |
| 3942 | if ((Elt0 & 1) != 0) |
| 3943 | InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0, |
| 3944 | DAG.getConstant(8, TLI.getShiftAmountTy())); |
Mon P Wang | d0cec7a | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 3945 | else if (Elt1 >= 0) |
| 3946 | InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0, |
| 3947 | DAG.getConstant(0x00FF, MVT::i16)); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3948 | InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0) |
| 3949 | : InsElt0; |
| 3950 | } |
| 3951 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt, |
| 3952 | DAG.getIntPtrConstant(i)); |
| 3953 | } |
| 3954 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV); |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3955 | } |
| 3956 | |
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3957 | /// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide |
| 3958 | /// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be |
| 3959 | /// done when every pair / quad of shuffle mask elements point to elements in |
| 3960 | /// the right sequence. e.g. |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3961 | /// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15> |
| 3962 | static |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3963 | SDValue RewriteAsNarrowerShuffle(SDValue V1, SDValue V2, |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3964 | MVT VT, |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3965 | SDValue PermMask, SelectionDAG &DAG, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3966 | TargetLowering &TLI, DebugLoc dl) { |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3967 | unsigned NumElems = PermMask.getNumOperands(); |
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3968 | unsigned NewWidth = (NumElems == 4) ? 2 : 4; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3969 | MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth); |
Duncan Sands | d3ace28 | 2008-07-21 10:20:31 +0000 | [diff] [blame] | 3970 | MVT MaskEltVT = MaskVT.getVectorElementType(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3971 | MVT NewVT = MaskVT; |
| 3972 | switch (VT.getSimpleVT()) { |
| 3973 | default: assert(false && "Unexpected!"); |
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3974 | case MVT::v4f32: NewVT = MVT::v2f64; break; |
| 3975 | case MVT::v4i32: NewVT = MVT::v2i64; break; |
| 3976 | case MVT::v8i16: NewVT = MVT::v4i32; break; |
| 3977 | case MVT::v16i8: NewVT = MVT::v4i32; break; |
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3978 | } |
| 3979 | |
Anton Korobeynikov | 8c90d2a | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 3980 | if (NewWidth == 2) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3981 | if (VT.isInteger()) |
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3982 | NewVT = MVT::v2i64; |
| 3983 | else |
| 3984 | NewVT = MVT::v2f64; |
Anton Korobeynikov | 8c90d2a | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 3985 | } |
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3986 | unsigned Scale = NumElems / NewWidth; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3987 | SmallVector<SDValue, 8> MaskVec; |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3988 | for (unsigned i = 0; i < NumElems; i += Scale) { |
| 3989 | unsigned StartIdx = ~0U; |
| 3990 | for (unsigned j = 0; j < Scale; ++j) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3991 | SDValue Elt = PermMask.getOperand(i+j); |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3992 | if (Elt.getOpcode() == ISD::UNDEF) |
| 3993 | continue; |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 3994 | unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue(); |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3995 | if (StartIdx == ~0U) |
| 3996 | StartIdx = EltIdx - (EltIdx % Scale); |
| 3997 | if (EltIdx != StartIdx + j) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3998 | return SDValue(); |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3999 | } |
| 4000 | if (StartIdx == ~0U) |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 4001 | MaskVec.push_back(DAG.getUNDEF(MaskEltVT)); |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4002 | else |
Duncan Sands | d3ace28 | 2008-07-21 10:20:31 +0000 | [diff] [blame] | 4003 | MaskVec.push_back(DAG.getConstant(StartIdx / Scale, MaskEltVT)); |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 4004 | } |
| 4005 | |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4006 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1); |
| 4007 | V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2); |
| 4008 | return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, NewVT, V1, V2, |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4009 | DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, |
| 4010 | &MaskVec[0], MaskVec.size())); |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 4011 | } |
| 4012 | |
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 4013 | /// getVZextMovL - Return a zero-extending vector move low node. |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4014 | /// |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4015 | static SDValue getVZextMovL(MVT VT, MVT OpVT, |
| 4016 | SDValue SrcOp, SelectionDAG &DAG, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4017 | const X86Subtarget *Subtarget, DebugLoc dl) { |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4018 | if (VT == MVT::v2f64 || VT == MVT::v4f32) { |
| 4019 | LoadSDNode *LD = NULL; |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4020 | if (!isScalarLoadToVector(SrcOp.getNode(), &LD)) |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4021 | LD = dyn_cast<LoadSDNode>(SrcOp); |
| 4022 | if (!LD) { |
| 4023 | // movssrr and movsdrr do not clear top bits. Try to use movd, movq |
| 4024 | // instead. |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4025 | MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32; |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4026 | if ((EVT != MVT::i64 || Subtarget->is64Bit()) && |
| 4027 | SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR && |
| 4028 | SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT && |
| 4029 | SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) { |
| 4030 | // PR2108 |
| 4031 | OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32; |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4032 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, |
| 4033 | DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT, |
| 4034 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, |
| 4035 | OpVT, |
Gabor Greif | 825aa89 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 4036 | SrcOp.getOperand(0) |
| 4037 | .getOperand(0)))); |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4038 | } |
| 4039 | } |
| 4040 | } |
| 4041 | |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4042 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, |
| 4043 | DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT, |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4044 | DAG.getNode(ISD::BIT_CONVERT, dl, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4045 | OpVT, SrcOp))); |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4046 | } |
| 4047 | |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4048 | /// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of |
| 4049 | /// shuffles. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4050 | static SDValue |
| 4051 | LowerVECTOR_SHUFFLE_4wide(SDValue V1, SDValue V2, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4052 | SDValue PermMask, MVT VT, SelectionDAG &DAG, |
| 4053 | DebugLoc dl) { |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4054 | MVT MaskVT = PermMask.getValueType(); |
| 4055 | MVT MaskEVT = MaskVT.getVectorElementType(); |
| 4056 | SmallVector<std::pair<int, int>, 8> Locs; |
Rafael Espindola | 4e3ff5a | 2008-08-28 18:32:53 +0000 | [diff] [blame] | 4057 | Locs.resize(4); |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 4058 | SmallVector<SDValue, 8> Mask1(4, DAG.getUNDEF(MaskEVT)); |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4059 | unsigned NumHi = 0; |
| 4060 | unsigned NumLo = 0; |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4061 | for (unsigned i = 0; i != 4; ++i) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4062 | SDValue Elt = PermMask.getOperand(i); |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4063 | if (Elt.getOpcode() == ISD::UNDEF) { |
| 4064 | Locs[i] = std::make_pair(-1, -1); |
| 4065 | } else { |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4066 | unsigned Val = cast<ConstantSDNode>(Elt)->getZExtValue(); |
Dan Gohman | ce57fd9 | 2008-08-04 23:09:15 +0000 | [diff] [blame] | 4067 | assert(Val < 8 && "Invalid VECTOR_SHUFFLE index!"); |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4068 | if (Val < 4) { |
| 4069 | Locs[i] = std::make_pair(0, NumLo); |
| 4070 | Mask1[NumLo] = Elt; |
| 4071 | NumLo++; |
| 4072 | } else { |
| 4073 | Locs[i] = std::make_pair(1, NumHi); |
| 4074 | if (2+NumHi < 4) |
| 4075 | Mask1[2+NumHi] = Elt; |
| 4076 | NumHi++; |
| 4077 | } |
| 4078 | } |
| 4079 | } |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4080 | |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4081 | if (NumLo <= 2 && NumHi <= 2) { |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4082 | // If no more than two elements come from either vector. This can be |
| 4083 | // implemented with two shuffles. First shuffle gather the elements. |
| 4084 | // The second shuffle, which takes the first shuffle as both of its |
| 4085 | // vector operands, put the elements into the right order. |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4086 | V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4087 | DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, |
| 4088 | &Mask1[0], Mask1.size())); |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4089 | |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 4090 | SmallVector<SDValue, 8> Mask2(4, DAG.getUNDEF(MaskEVT)); |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4091 | for (unsigned i = 0; i != 4; ++i) { |
| 4092 | if (Locs[i].first == -1) |
| 4093 | continue; |
| 4094 | else { |
| 4095 | unsigned Idx = (i < 2) ? 0 : 4; |
| 4096 | Idx += Locs[i].first * 2 + Locs[i].second; |
| 4097 | Mask2[i] = DAG.getConstant(Idx, MaskEVT); |
| 4098 | } |
| 4099 | } |
| 4100 | |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4101 | return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V1, |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4102 | DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, |
| 4103 | &Mask2[0], Mask2.size())); |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4104 | } else if (NumLo == 3 || NumHi == 3) { |
| 4105 | // Otherwise, we must have three elements from one vector, call it X, and |
| 4106 | // one element from the other, call it Y. First, use a shufps to build an |
| 4107 | // intermediate vector with the one element from Y and the element from X |
| 4108 | // that will be in the same half in the final destination (the indexes don't |
| 4109 | // matter). Then, use a shufps to build the final vector, taking the half |
| 4110 | // containing the element from Y from the intermediate, and the other half |
| 4111 | // from X. |
| 4112 | if (NumHi == 3) { |
| 4113 | // Normalize it so the 3 elements come from V1. |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4114 | PermMask = CommuteVectorShuffleMask(PermMask, DAG, dl); |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4115 | std::swap(V1, V2); |
| 4116 | } |
| 4117 | |
| 4118 | // Find the element from V2. |
| 4119 | unsigned HiIndex; |
| 4120 | for (HiIndex = 0; HiIndex < 3; ++HiIndex) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4121 | SDValue Elt = PermMask.getOperand(HiIndex); |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4122 | if (Elt.getOpcode() == ISD::UNDEF) |
| 4123 | continue; |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4124 | unsigned Val = cast<ConstantSDNode>(Elt)->getZExtValue(); |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4125 | if (Val >= 4) |
| 4126 | break; |
| 4127 | } |
| 4128 | |
| 4129 | Mask1[0] = PermMask.getOperand(HiIndex); |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 4130 | Mask1[1] = DAG.getUNDEF(MaskEVT); |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4131 | Mask1[2] = PermMask.getOperand(HiIndex^1); |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 4132 | Mask1[3] = DAG.getUNDEF(MaskEVT); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4133 | V2 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4134 | DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, &Mask1[0], 4)); |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4135 | |
| 4136 | if (HiIndex >= 2) { |
| 4137 | Mask1[0] = PermMask.getOperand(0); |
| 4138 | Mask1[1] = PermMask.getOperand(1); |
| 4139 | Mask1[2] = DAG.getConstant(HiIndex & 1 ? 6 : 4, MaskEVT); |
| 4140 | Mask1[3] = DAG.getConstant(HiIndex & 1 ? 4 : 6, MaskEVT); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4141 | return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4142 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
| 4143 | MaskVT, &Mask1[0], 4)); |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4144 | } else { |
| 4145 | Mask1[0] = DAG.getConstant(HiIndex & 1 ? 2 : 0, MaskEVT); |
| 4146 | Mask1[1] = DAG.getConstant(HiIndex & 1 ? 0 : 2, MaskEVT); |
| 4147 | Mask1[2] = PermMask.getOperand(2); |
| 4148 | Mask1[3] = PermMask.getOperand(3); |
| 4149 | if (Mask1[2].getOpcode() != ISD::UNDEF) |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4150 | Mask1[2] = |
| 4151 | DAG.getConstant(cast<ConstantSDNode>(Mask1[2])->getZExtValue()+4, |
| 4152 | MaskEVT); |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4153 | if (Mask1[3].getOpcode() != ISD::UNDEF) |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4154 | Mask1[3] = |
| 4155 | DAG.getConstant(cast<ConstantSDNode>(Mask1[3])->getZExtValue()+4, |
| 4156 | MaskEVT); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4157 | return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V2, V1, |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4158 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
| 4159 | MaskVT, &Mask1[0], 4)); |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4160 | } |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4161 | } |
| 4162 | |
| 4163 | // Break it into (shuffle shuffle_hi, shuffle_lo). |
| 4164 | Locs.clear(); |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 4165 | SmallVector<SDValue,8> LoMask(4, DAG.getUNDEF(MaskEVT)); |
| 4166 | SmallVector<SDValue,8> HiMask(4, DAG.getUNDEF(MaskEVT)); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4167 | SmallVector<SDValue,8> *MaskPtr = &LoMask; |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4168 | unsigned MaskIdx = 0; |
| 4169 | unsigned LoIdx = 0; |
| 4170 | unsigned HiIdx = 2; |
| 4171 | for (unsigned i = 0; i != 4; ++i) { |
| 4172 | if (i == 2) { |
| 4173 | MaskPtr = &HiMask; |
| 4174 | MaskIdx = 1; |
| 4175 | LoIdx = 0; |
| 4176 | HiIdx = 2; |
| 4177 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4178 | SDValue Elt = PermMask.getOperand(i); |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4179 | if (Elt.getOpcode() == ISD::UNDEF) { |
| 4180 | Locs[i] = std::make_pair(-1, -1); |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4181 | } else if (cast<ConstantSDNode>(Elt)->getZExtValue() < 4) { |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4182 | Locs[i] = std::make_pair(MaskIdx, LoIdx); |
| 4183 | (*MaskPtr)[LoIdx] = Elt; |
| 4184 | LoIdx++; |
| 4185 | } else { |
| 4186 | Locs[i] = std::make_pair(MaskIdx, HiIdx); |
| 4187 | (*MaskPtr)[HiIdx] = Elt; |
| 4188 | HiIdx++; |
| 4189 | } |
| 4190 | } |
| 4191 | |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4192 | SDValue LoShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4193 | DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4194 | &LoMask[0], LoMask.size())); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4195 | SDValue HiShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4196 | DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4197 | &HiMask[0], HiMask.size())); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4198 | SmallVector<SDValue, 8> MaskOps; |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4199 | for (unsigned i = 0; i != 4; ++i) { |
| 4200 | if (Locs[i].first == -1) { |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 4201 | MaskOps.push_back(DAG.getUNDEF(MaskEVT)); |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4202 | } else { |
| 4203 | unsigned Idx = Locs[i].first * 4 + Locs[i].second; |
| 4204 | MaskOps.push_back(DAG.getConstant(Idx, MaskEVT)); |
| 4205 | } |
| 4206 | } |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4207 | return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, LoShuffle, HiShuffle, |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4208 | DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, |
| 4209 | &MaskOps[0], MaskOps.size())); |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4210 | } |
| 4211 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4212 | SDValue |
| 4213 | X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) { |
| 4214 | SDValue V1 = Op.getOperand(0); |
| 4215 | SDValue V2 = Op.getOperand(1); |
| 4216 | SDValue PermMask = Op.getOperand(2); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4217 | MVT VT = Op.getValueType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4218 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4219 | unsigned NumElems = PermMask.getNumOperands(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4220 | bool isMMX = VT.getSizeInBits() == 64; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4221 | bool V1IsUndef = V1.getOpcode() == ISD::UNDEF; |
| 4222 | bool V2IsUndef = V2.getOpcode() == ISD::UNDEF; |
| 4223 | bool V1IsSplat = false; |
| 4224 | bool V2IsSplat = false; |
| 4225 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4226 | // FIXME: Check for legal shuffle and return? |
| 4227 | |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4228 | if (isUndefShuffle(Op.getNode())) |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 4229 | return DAG.getUNDEF(VT); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4230 | |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4231 | if (isZeroShuffle(Op.getNode())) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4232 | return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4233 | |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4234 | if (isIdentityMask(PermMask.getNode())) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4235 | return V1; |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4236 | else if (isIdentityMask(PermMask.getNode(), true)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4237 | return V2; |
| 4238 | |
Evan Cheng | ae6c921 | 2008-09-25 23:35:16 +0000 | [diff] [blame] | 4239 | // Canonicalize movddup shuffles. |
| 4240 | if (V2IsUndef && Subtarget->hasSSE2() && |
Evan Cheng | bdd9d9f | 2008-10-06 21:13:08 +0000 | [diff] [blame] | 4241 | VT.getSizeInBits() == 128 && |
Evan Cheng | ae6c921 | 2008-09-25 23:35:16 +0000 | [diff] [blame] | 4242 | X86::isMOVDDUPMask(PermMask.getNode())) |
| 4243 | return CanonicalizeMovddup(Op, V1, PermMask, DAG, Subtarget->hasSSE3()); |
| 4244 | |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4245 | if (isSplatMask(PermMask.getNode())) { |
Evan Cheng | bf8b2c5 | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 4246 | if (isMMX || NumElems < 4) return Op; |
| 4247 | // Promote it to a v4{if}32 splat. |
| 4248 | return PromoteSplat(Op, DAG, Subtarget->hasSSE2()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4249 | } |
| 4250 | |
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4251 | // If the shuffle can be profitably rewritten as a narrower shuffle, then |
| 4252 | // do it! |
| 4253 | if (VT == MVT::v8i16 || VT == MVT::v16i8) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4254 | SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, |
| 4255 | *this, dl); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4256 | if (NewOp.getNode()) |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4257 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4258 | LowerVECTOR_SHUFFLE(NewOp, DAG)); |
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4259 | } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) { |
| 4260 | // FIXME: Figure out a cleaner way to do this. |
| 4261 | // Try to make use of movq to zero out the top part. |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4262 | if (ISD::isBuildVectorAllZeros(V2.getNode())) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4263 | SDValue NewOp = RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4264 | DAG, *this, dl); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4265 | if (NewOp.getNode()) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4266 | SDValue NewV1 = NewOp.getOperand(0); |
| 4267 | SDValue NewV2 = NewOp.getOperand(1); |
| 4268 | SDValue NewMask = NewOp.getOperand(2); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4269 | if (isCommutedMOVL(NewMask.getNode(), true, false)) { |
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4270 | NewOp = CommuteVectorShuffle(NewOp, NewV1, NewV2, NewMask, DAG); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4271 | return getVZextMovL(VT, NewOp.getValueType(), NewV2, DAG, Subtarget, |
| 4272 | dl); |
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4273 | } |
| 4274 | } |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4275 | } else if (ISD::isBuildVectorAllZeros(V1.getNode())) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4276 | SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4277 | DAG, *this, dl); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4278 | if (NewOp.getNode() && X86::isMOVLMask(NewOp.getOperand(2).getNode())) |
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 4279 | return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1), |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4280 | DAG, Subtarget, dl); |
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4281 | } |
| 4282 | } |
| 4283 | |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4284 | // Check if this can be converted into a logical shift. |
| 4285 | bool isLeft = false; |
| 4286 | unsigned ShAmt = 0; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4287 | SDValue ShVal; |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4288 | bool isShift = isVectorShift(Op, PermMask, DAG, isLeft, ShVal, ShAmt); |
| 4289 | if (isShift && ShVal.hasOneUse()) { |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4290 | // If the shifted value has multiple uses, it may be cheaper to use |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4291 | // v_set0 + movlhps or movhlps, etc. |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4292 | MVT EVT = VT.getVectorElementType(); |
| 4293 | ShAmt *= EVT.getSizeInBits(); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4294 | return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4295 | } |
| 4296 | |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4297 | if (X86::isMOVLMask(PermMask.getNode())) { |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4298 | if (V1IsUndef) |
| 4299 | return V2; |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4300 | if (ISD::isBuildVectorAllZeros(V1.getNode())) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4301 | return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl); |
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 4302 | if (!isMMX) |
| 4303 | return Op; |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4304 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4305 | |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4306 | if (!isMMX && (X86::isMOVSHDUPMask(PermMask.getNode()) || |
| 4307 | X86::isMOVSLDUPMask(PermMask.getNode()) || |
| 4308 | X86::isMOVHLPSMask(PermMask.getNode()) || |
| 4309 | X86::isMOVHPMask(PermMask.getNode()) || |
| 4310 | X86::isMOVLPMask(PermMask.getNode()))) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4311 | return Op; |
| 4312 | |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4313 | if (ShouldXformToMOVHLPS(PermMask.getNode()) || |
| 4314 | ShouldXformToMOVLP(V1.getNode(), V2.getNode(), PermMask.getNode())) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4315 | return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG); |
| 4316 | |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4317 | if (isShift) { |
| 4318 | // No better options. Use a vshl / vsrl. |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4319 | MVT EVT = VT.getVectorElementType(); |
| 4320 | ShAmt *= EVT.getSizeInBits(); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4321 | return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4322 | } |
| 4323 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4324 | bool Commuted = false; |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 4325 | // FIXME: This should also accept a bitcast of a splat? Be careful, not |
| 4326 | // 1,1,1,1 -> v8i16 though. |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4327 | V1IsSplat = isSplatVector(V1.getNode()); |
| 4328 | V2IsSplat = isSplatVector(V2.getNode()); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4329 | |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 4330 | // Canonicalize the splat or undef, if present, to be on the RHS. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4331 | if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) { |
| 4332 | Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG); |
| 4333 | std::swap(V1IsSplat, V2IsSplat); |
| 4334 | std::swap(V1IsUndef, V2IsUndef); |
| 4335 | Commuted = true; |
| 4336 | } |
| 4337 | |
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4338 | // FIXME: Figure out a cleaner way to do this. |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4339 | if (isCommutedMOVL(PermMask.getNode(), V2IsSplat, V2IsUndef)) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4340 | if (V2IsUndef) return V1; |
| 4341 | Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG); |
| 4342 | if (V2IsSplat) { |
| 4343 | // V2 is a splat, so the mask may be malformed. That is, it may point |
| 4344 | // to any V2 element. The instruction selectior won't like this. Get |
| 4345 | // a corrected mask and commute to form a proper MOVS{S|D}. |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4346 | SDValue NewMask = getMOVLMask(NumElems, DAG, dl); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4347 | if (NewMask.getNode() != PermMask.getNode()) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4348 | Op = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, NewMask); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4349 | } |
| 4350 | return Op; |
| 4351 | } |
| 4352 | |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4353 | if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) || |
| 4354 | X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) || |
| 4355 | X86::isUNPCKLMask(PermMask.getNode()) || |
| 4356 | X86::isUNPCKHMask(PermMask.getNode())) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4357 | return Op; |
| 4358 | |
| 4359 | if (V2IsSplat) { |
| 4360 | // Normalize mask so all entries that point to V2 points to its first |
| 4361 | // element then try to match unpck{h|l} again. If match, return a |
| 4362 | // new vector_shuffle with the corrected mask. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4363 | SDValue NewMask = NormalizeMask(PermMask, DAG); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4364 | if (NewMask.getNode() != PermMask.getNode()) { |
Mon P Wang | 56d9164 | 2009-02-04 01:16:59 +0000 | [diff] [blame] | 4365 | if (X86::isUNPCKLMask(NewMask.getNode(), true)) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4366 | SDValue NewMask = getUnpacklMask(NumElems, DAG, dl); |
| 4367 | return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, NewMask); |
Mon P Wang | 56d9164 | 2009-02-04 01:16:59 +0000 | [diff] [blame] | 4368 | } else if (X86::isUNPCKHMask(NewMask.getNode(), true)) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4369 | SDValue NewMask = getUnpackhMask(NumElems, DAG, dl); |
| 4370 | return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, NewMask); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4371 | } |
| 4372 | } |
| 4373 | } |
| 4374 | |
| 4375 | // Normalize the node to match x86 shuffle ops if needed |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4376 | if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.getNode())) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4377 | Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG); |
| 4378 | |
| 4379 | if (Commuted) { |
| 4380 | // Commute is back and try unpck* again. |
| 4381 | Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4382 | if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) || |
| 4383 | X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) || |
| 4384 | X86::isUNPCKLMask(PermMask.getNode()) || |
| 4385 | X86::isUNPCKHMask(PermMask.getNode())) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4386 | return Op; |
| 4387 | } |
| 4388 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4389 | // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle. |
Evan Cheng | bf8b2c5 | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 4390 | // Try PSHUF* first, then SHUFP*. |
| 4391 | // MMX doesn't have PSHUFD but it does have PSHUFW. While it's theoretically |
| 4392 | // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented. |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4393 | if (isMMX && NumElems == 4 && X86::isPSHUFDMask(PermMask.getNode())) { |
Evan Cheng | bf8b2c5 | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 4394 | if (V2.getOpcode() != ISD::UNDEF) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4395 | return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 4396 | DAG.getUNDEF(VT), PermMask); |
Evan Cheng | bf8b2c5 | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 4397 | return Op; |
| 4398 | } |
| 4399 | |
| 4400 | if (!isMMX) { |
| 4401 | if (Subtarget->hasSSE2() && |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4402 | (X86::isPSHUFDMask(PermMask.getNode()) || |
| 4403 | X86::isPSHUFHWMask(PermMask.getNode()) || |
| 4404 | X86::isPSHUFLWMask(PermMask.getNode()))) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4405 | MVT RVT = VT; |
Evan Cheng | bf8b2c5 | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 4406 | if (VT == MVT::v4f32) { |
| 4407 | RVT = MVT::v4i32; |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4408 | Op = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, RVT, |
| 4409 | DAG.getNode(ISD::BIT_CONVERT, dl, RVT, V1), |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 4410 | DAG.getUNDEF(RVT), PermMask); |
Evan Cheng | bf8b2c5 | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 4411 | } else if (V2.getOpcode() != ISD::UNDEF) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4412 | Op = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, RVT, V1, |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 4413 | DAG.getUNDEF(RVT), PermMask); |
Evan Cheng | bf8b2c5 | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 4414 | if (RVT != VT) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4415 | Op = DAG.getNode(ISD::BIT_CONVERT, dl, VT, Op); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4416 | return Op; |
| 4417 | } |
| 4418 | |
Evan Cheng | bf8b2c5 | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 4419 | // Binary or unary shufps. |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4420 | if (X86::isSHUFPMask(PermMask.getNode()) || |
| 4421 | (V2.getOpcode() == ISD::UNDEF && X86::isPSHUFDMask(PermMask.getNode()))) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4422 | return Op; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4423 | } |
| 4424 | |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4425 | // Handle v8i16 specifically since SSE can do byte extraction and insertion. |
| 4426 | if (VT == MVT::v8i16) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4427 | SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(V1, V2, PermMask, DAG, *this, dl); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4428 | if (NewOp.getNode()) |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4429 | return NewOp; |
| 4430 | } |
| 4431 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4432 | if (VT == MVT::v16i8) { |
| 4433 | SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(V1, V2, PermMask, DAG, *this, dl); |
| 4434 | if (NewOp.getNode()) |
| 4435 | return NewOp; |
| 4436 | } |
| 4437 | |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4438 | // Handle all 4 wide cases with a number of shuffles except for MMX. |
| 4439 | if (NumElems == 4 && !isMMX) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4440 | return LowerVECTOR_SHUFFLE_4wide(V1, V2, PermMask, VT, DAG, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4441 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4442 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4443 | } |
| 4444 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4445 | SDValue |
| 4446 | X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4447 | SelectionDAG &DAG) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4448 | MVT VT = Op.getValueType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4449 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4450 | if (VT.getSizeInBits() == 8) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4451 | SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32, |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4452 | Op.getOperand(0), Op.getOperand(1)); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4453 | SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract, |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4454 | DAG.getValueType(VT)); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4455 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4456 | } else if (VT.getSizeInBits() == 16) { |
Evan Cheng | f9393b3 | 2009-01-02 05:29:08 +0000 | [diff] [blame] | 4457 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
| 4458 | // If Idx is 0, it's cheaper to do a move instead of a pextrw. |
| 4459 | if (Idx == 0) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4460 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, |
| 4461 | DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, |
| 4462 | DAG.getNode(ISD::BIT_CONVERT, dl, |
| 4463 | MVT::v4i32, |
Evan Cheng | f9393b3 | 2009-01-02 05:29:08 +0000 | [diff] [blame] | 4464 | Op.getOperand(0)), |
| 4465 | Op.getOperand(1))); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4466 | SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32, |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4467 | Op.getOperand(0), Op.getOperand(1)); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4468 | SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract, |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4469 | DAG.getValueType(VT)); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4470 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); |
Evan Cheng | 6c24933 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4471 | } else if (VT == MVT::f32) { |
| 4472 | // EXTRACTPS outputs to a GPR32 register which will require a movd to copy |
| 4473 | // the result back to FR32 register. It's only worth matching if the |
Dan Gohman | 9fdd014 | 2008-10-31 00:57:24 +0000 | [diff] [blame] | 4474 | // result has a single use which is a store or a bitcast to i32. And in |
| 4475 | // the case of a store, it's not worth it if the index is a constant 0, |
| 4476 | // because a MOVSSmr can be used instead, which is smaller and faster. |
Evan Cheng | 6c24933 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4477 | if (!Op.hasOneUse()) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4478 | return SDValue(); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4479 | SDNode *User = *Op.getNode()->use_begin(); |
Dan Gohman | 9fdd014 | 2008-10-31 00:57:24 +0000 | [diff] [blame] | 4480 | if ((User->getOpcode() != ISD::STORE || |
| 4481 | (isa<ConstantSDNode>(Op.getOperand(1)) && |
| 4482 | cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) && |
Dan Gohman | 788db59 | 2008-04-16 02:32:24 +0000 | [diff] [blame] | 4483 | (User->getOpcode() != ISD::BIT_CONVERT || |
| 4484 | User->getValueType(0) != MVT::i32)) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4485 | return SDValue(); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4486 | SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4487 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4488 | Op.getOperand(0)), |
| 4489 | Op.getOperand(1)); |
| 4490 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract); |
Mon P Wang | ac2a3c5 | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 4491 | } else if (VT == MVT::i32) { |
| 4492 | // ExtractPS works with constant index. |
| 4493 | if (isa<ConstantSDNode>(Op.getOperand(1))) |
| 4494 | return Op; |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4495 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4496 | return SDValue(); |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4497 | } |
| 4498 | |
| 4499 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4500 | SDValue |
| 4501 | X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4502 | if (!isa<ConstantSDNode>(Op.getOperand(1))) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4503 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4504 | |
Evan Cheng | 6c24933 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4505 | if (Subtarget->hasSSE41()) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4506 | SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4507 | if (Res.getNode()) |
Evan Cheng | 6c24933 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4508 | return Res; |
| 4509 | } |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4510 | |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4511 | MVT VT = Op.getValueType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4512 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4513 | // TODO: handle v16i8. |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4514 | if (VT.getSizeInBits() == 16) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4515 | SDValue Vec = Op.getOperand(0); |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4516 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4517 | if (Idx == 0) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4518 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, |
| 4519 | DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4520 | DAG.getNode(ISD::BIT_CONVERT, dl, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4521 | MVT::v4i32, Vec), |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4522 | Op.getOperand(1))); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4523 | // Transform it so it match pextrw which produces a 32-bit result. |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4524 | MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4525 | SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4526 | Op.getOperand(0), Op.getOperand(1)); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4527 | SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4528 | DAG.getValueType(VT)); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4529 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4530 | } else if (VT.getSizeInBits() == 32) { |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4531 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4532 | if (Idx == 0) |
| 4533 | return Op; |
| 4534 | // SHUFPS the element to the lowest double word, then movss. |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4535 | MVT MaskVT = MVT::getIntVectorWithNumElements(4); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4536 | SmallVector<SDValue, 8> IdxVec; |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 4537 | IdxVec. |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4538 | push_back(DAG.getConstant(Idx, MaskVT.getVectorElementType())); |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 4539 | IdxVec. |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 4540 | push_back(DAG.getUNDEF(MaskVT.getVectorElementType())); |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 4541 | IdxVec. |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 4542 | push_back(DAG.getUNDEF(MaskVT.getVectorElementType())); |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 4543 | IdxVec. |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 4544 | push_back(DAG.getUNDEF(MaskVT.getVectorElementType())); |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4545 | SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, |
| 4546 | &IdxVec[0], IdxVec.size()); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4547 | SDValue Vec = Op.getOperand(0); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4548 | Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, Vec.getValueType(), |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 4549 | Vec, DAG.getUNDEF(Vec.getValueType()), Mask); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4550 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec, |
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 4551 | DAG.getIntPtrConstant(0)); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4552 | } else if (VT.getSizeInBits() == 64) { |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4553 | // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b |
| 4554 | // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught |
| 4555 | // to match extract_elt for f64. |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4556 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4557 | if (Idx == 0) |
| 4558 | return Op; |
| 4559 | |
| 4560 | // UNPCKHPD the element to the lowest double word, then movsd. |
| 4561 | // Note if the lower 64 bits of the result of the UNPCKHPD is then stored |
| 4562 | // to a f64mem, the whole operation is folded into a single MOVHPDmr. |
Duncan Sands | d3ace28 | 2008-07-21 10:20:31 +0000 | [diff] [blame] | 4563 | MVT MaskVT = MVT::getIntVectorWithNumElements(2); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4564 | SmallVector<SDValue, 8> IdxVec; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4565 | IdxVec.push_back(DAG.getConstant(1, MaskVT.getVectorElementType())); |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 4566 | IdxVec. |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 4567 | push_back(DAG.getUNDEF(MaskVT.getVectorElementType())); |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4568 | SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, |
| 4569 | &IdxVec[0], IdxVec.size()); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4570 | SDValue Vec = Op.getOperand(0); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4571 | Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, Vec.getValueType(), |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4572 | Vec, DAG.getUNDEF(Vec.getValueType()), |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4573 | Mask); |
| 4574 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec, |
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 4575 | DAG.getIntPtrConstant(0)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4576 | } |
| 4577 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4578 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4579 | } |
| 4580 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4581 | SDValue |
| 4582 | X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){ |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4583 | MVT VT = Op.getValueType(); |
| 4584 | MVT EVT = VT.getVectorElementType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4585 | DebugLoc dl = Op.getDebugLoc(); |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4586 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4587 | SDValue N0 = Op.getOperand(0); |
| 4588 | SDValue N1 = Op.getOperand(1); |
| 4589 | SDValue N2 = Op.getOperand(2); |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4590 | |
Dan Gohman | 5a7af04 | 2008-08-14 22:53:18 +0000 | [diff] [blame] | 4591 | if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) && |
| 4592 | isa<ConstantSDNode>(N2)) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4593 | unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4594 | : X86ISD::PINSRW; |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4595 | // Transform it so it match pinsr{b,w} which expects a GR32 as its second |
| 4596 | // argument. |
| 4597 | if (N1.getValueType() != MVT::i32) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4598 | N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1); |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4599 | if (N2.getValueType() != MVT::i32) |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4600 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue()); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4601 | return DAG.getNode(Opc, dl, VT, N0, N1, N2); |
Dan Gohman | fd7369a | 2008-08-14 22:43:26 +0000 | [diff] [blame] | 4602 | } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) { |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4603 | // Bits [7:6] of the constant are the source select. This will always be |
| 4604 | // zero here. The DAG Combiner may combine an extract_elt index into these |
| 4605 | // bits. For example (insert (extract, 3), 2) could be matched by putting |
| 4606 | // the '3' into bits [7:6] of X86ISD::INSERTPS. |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4607 | // Bits [5:4] of the constant are the destination select. This is the |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4608 | // value of the incoming immediate. |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4609 | // Bits [3:0] of the constant are the zero mask. The DAG Combiner may |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4610 | // combine either bitwise AND or insert of float 0.0 to set these bits. |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4611 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4612 | return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2); |
Mon P Wang | ac2a3c5 | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 4613 | } else if (EVT == MVT::i32) { |
| 4614 | // InsertPS works with constant index. |
| 4615 | if (isa<ConstantSDNode>(N2)) |
| 4616 | return Op; |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4617 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4618 | return SDValue(); |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4619 | } |
| 4620 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4621 | SDValue |
| 4622 | X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4623 | MVT VT = Op.getValueType(); |
| 4624 | MVT EVT = VT.getVectorElementType(); |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4625 | |
| 4626 | if (Subtarget->hasSSE41()) |
| 4627 | return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG); |
| 4628 | |
Evan Cheng | e12a7eb | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 4629 | if (EVT == MVT::i8) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4630 | return SDValue(); |
Evan Cheng | e12a7eb | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 4631 | |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4632 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4633 | SDValue N0 = Op.getOperand(0); |
| 4634 | SDValue N1 = Op.getOperand(1); |
| 4635 | SDValue N2 = Op.getOperand(2); |
Evan Cheng | e12a7eb | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 4636 | |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4637 | if (EVT.getSizeInBits() == 16) { |
Evan Cheng | e12a7eb | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 4638 | // Transform it so it match pinsrw which expects a 16-bit value in a GR32 |
| 4639 | // as its second argument. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4640 | if (N1.getValueType() != MVT::i32) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4641 | N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4642 | if (N2.getValueType() != MVT::i32) |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4643 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue()); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4644 | return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4645 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4646 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4647 | } |
| 4648 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4649 | SDValue |
| 4650 | X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) { |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4651 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | 759fe02 | 2008-07-22 18:39:19 +0000 | [diff] [blame] | 4652 | if (Op.getValueType() == MVT::v2f32) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4653 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32, |
| 4654 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32, |
| 4655 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, |
Evan Cheng | 759fe02 | 2008-07-22 18:39:19 +0000 | [diff] [blame] | 4656 | Op.getOperand(0)))); |
| 4657 | |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4658 | SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0)); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4659 | MVT VT = MVT::v2i32; |
| 4660 | switch (Op.getValueType().getSimpleVT()) { |
Evan Cheng | d1045a6 | 2008-02-18 23:04:32 +0000 | [diff] [blame] | 4661 | default: break; |
| 4662 | case MVT::v16i8: |
| 4663 | case MVT::v8i16: |
| 4664 | VT = MVT::v4i32; |
| 4665 | break; |
| 4666 | } |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4667 | return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), |
| 4668 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4669 | } |
| 4670 | |
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 4671 | // ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as |
| 4672 | // their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is |
| 4673 | // one of the above mentioned nodes. It has to be wrapped because otherwise |
| 4674 | // Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only |
| 4675 | // be used to form addressing mode. These wrapped nodes will be selected |
| 4676 | // into MOV32ri. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4677 | SDValue |
| 4678 | X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4679 | ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op); |
Dale Johannesen | 175fdef | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 4680 | // FIXME there isn't really any debug info here, should come from the parent |
| 4681 | DebugLoc dl = CP->getDebugLoc(); |
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 4682 | SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(), |
| 4683 | CP->getAlignment()); |
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4684 | Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4685 | // With PIC, the address is actually $g + Offset. |
| 4686 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_ && |
| 4687 | !Subtarget->isPICStyleRIPRel()) { |
Dale Johannesen | 175fdef | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 4688 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4689 | DAG.getNode(X86ISD::GlobalBaseReg, |
| 4690 | DebugLoc::getUnknownLoc(), |
| 4691 | getPointerTy()), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4692 | Result); |
| 4693 | } |
| 4694 | |
| 4695 | return Result; |
| 4696 | } |
| 4697 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4698 | SDValue |
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4699 | X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl, |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4700 | int64_t Offset, |
Evan Cheng | 7f250d6 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 4701 | SelectionDAG &DAG) const { |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4702 | bool IsPic = getTargetMachine().getRelocationModel() == Reloc::PIC_; |
| 4703 | bool ExtraLoadRequired = |
| 4704 | Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false); |
| 4705 | |
| 4706 | // Create the TargetGlobalAddress node, folding in the constant |
| 4707 | // offset if it is legal. |
| 4708 | SDValue Result; |
Dan Gohman | 3d5257c | 2008-10-21 03:38:42 +0000 | [diff] [blame] | 4709 | if (!IsPic && !ExtraLoadRequired && isInt32(Offset)) { |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4710 | Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset); |
| 4711 | Offset = 0; |
| 4712 | } else |
| 4713 | Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0); |
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4714 | Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result); |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4715 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4716 | // With PIC, the address is actually $g + Offset. |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4717 | if (IsPic && !Subtarget->isPICStyleRIPRel()) { |
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4718 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
| 4719 | DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4720 | Result); |
| 4721 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4722 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4723 | // For Darwin & Mingw32, external and weak symbols are indirect, so we want to |
| 4724 | // load the value at address GV, not the value of GV itself. This means that |
| 4725 | // the GlobalAddress must be in the base or index register of the address, not |
| 4726 | // the GV offset field. Platform check is inside GVRequiresExtraLoad() call |
| 4727 | // The same applies for external symbols during PIC codegen |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4728 | if (ExtraLoadRequired) |
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4729 | Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result, |
Dan Gohman | fb020b6 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 4730 | PseudoSourceValue::getGOT(), 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4731 | |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4732 | // If there was a non-zero offset that we didn't fold, create an explicit |
| 4733 | // addition for it. |
| 4734 | if (Offset != 0) |
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4735 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result, |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4736 | DAG.getConstant(Offset, getPointerTy())); |
| 4737 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4738 | return Result; |
| 4739 | } |
| 4740 | |
Evan Cheng | 7f250d6 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 4741 | SDValue |
| 4742 | X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) { |
| 4743 | const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal(); |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4744 | int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4745 | return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG); |
Evan Cheng | 7f250d6 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 4746 | } |
| 4747 | |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4748 | // Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4749 | static SDValue |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4750 | LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG, |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4751 | const MVT PtrVT) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4752 | SDValue InFlag; |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 4753 | DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better |
| 4754 | SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4755 | DAG.getNode(X86ISD::GlobalBaseReg, |
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4756 | DebugLoc::getUnknownLoc(), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4757 | PtrVT), InFlag); |
| 4758 | InFlag = Chain.getValue(1); |
| 4759 | |
| 4760 | // emit leal symbol@TLSGD(,%ebx,1), %eax |
| 4761 | SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4762 | SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4763 | GA->getValueType(0), |
| 4764 | GA->getOffset()); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4765 | SDValue Ops[] = { Chain, TGA, InFlag }; |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 4766 | SDValue Result = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4767 | InFlag = Result.getValue(2); |
| 4768 | Chain = Result.getValue(1); |
| 4769 | |
| 4770 | // call ___tls_get_addr. This function receives its argument in |
| 4771 | // the register EAX. |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 4772 | Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Result, InFlag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4773 | InFlag = Chain.getValue(1); |
| 4774 | |
| 4775 | NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4776 | SDValue Ops1[] = { Chain, |
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 4777 | DAG.getTargetExternalSymbol("___tls_get_addr", |
| 4778 | PtrVT), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4779 | DAG.getRegister(X86::EAX, PtrVT), |
| 4780 | DAG.getRegister(X86::EBX, PtrVT), |
| 4781 | InFlag }; |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 4782 | Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops1, 5); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4783 | InFlag = Chain.getValue(1); |
| 4784 | |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 4785 | return DAG.getCopyFromReg(Chain, dl, X86::EAX, PtrVT, InFlag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4786 | } |
| 4787 | |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4788 | // Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4789 | static SDValue |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4790 | LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG, |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4791 | const MVT PtrVT) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4792 | SDValue InFlag, Chain; |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 4793 | DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4794 | |
| 4795 | // emit leaq symbol@TLSGD(%rip), %rdi |
| 4796 | SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4797 | SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4798 | GA->getValueType(0), |
| 4799 | GA->getOffset()); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4800 | SDValue Ops[] = { DAG.getEntryNode(), TGA}; |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 4801 | SDValue Result = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2); |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4802 | Chain = Result.getValue(1); |
| 4803 | InFlag = Result.getValue(2); |
| 4804 | |
asl | b204cd5 | 2008-08-16 12:58:29 +0000 | [diff] [blame] | 4805 | // call __tls_get_addr. This function receives its argument in |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4806 | // the register RDI. |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 4807 | Chain = DAG.getCopyToReg(Chain, dl, X86::RDI, Result, InFlag); |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4808 | InFlag = Chain.getValue(1); |
| 4809 | |
| 4810 | NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4811 | SDValue Ops1[] = { Chain, |
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 4812 | DAG.getTargetExternalSymbol("__tls_get_addr", |
| 4813 | PtrVT), |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4814 | DAG.getRegister(X86::RDI, PtrVT), |
| 4815 | InFlag }; |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 4816 | Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops1, 4); |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4817 | InFlag = Chain.getValue(1); |
| 4818 | |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 4819 | return DAG.getCopyFromReg(Chain, dl, X86::RAX, PtrVT, InFlag); |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4820 | } |
| 4821 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4822 | // Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or |
| 4823 | // "local exec" model. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4824 | static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG, |
Rafael Espindola | 7b620af | 2009-02-27 13:37:18 +0000 | [diff] [blame] | 4825 | const MVT PtrVT, TLSModel::Model model) { |
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4826 | DebugLoc dl = GA->getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4827 | // Get the Thread Pointer |
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4828 | SDValue ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, |
| 4829 | DebugLoc::getUnknownLoc(), PtrVT); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4830 | // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial |
| 4831 | // exec) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4832 | SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4833 | GA->getValueType(0), |
| 4834 | GA->getOffset()); |
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4835 | SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, PtrVT, TGA); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4836 | |
Rafael Espindola | 7b620af | 2009-02-27 13:37:18 +0000 | [diff] [blame] | 4837 | if (model == TLSModel::InitialExec) |
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4838 | Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset, |
Dan Gohman | fb020b6 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 4839 | PseudoSourceValue::getGOT(), 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4840 | |
| 4841 | // The address of the thread local variable is the add of the thread |
| 4842 | // pointer with the offset of the variable. |
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4843 | return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4844 | } |
| 4845 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4846 | SDValue |
| 4847 | X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4848 | // TODO: implement the "local dynamic" model |
| 4849 | // TODO: implement the "initial exec"model for pic executables |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4850 | assert(Subtarget->isTargetELF() && |
| 4851 | "TLS not implemented for non-ELF targets"); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4852 | GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op); |
Rafael Espindola | 7b620af | 2009-02-27 13:37:18 +0000 | [diff] [blame] | 4853 | GlobalValue *GV = GA->getGlobal(); |
| 4854 | TLSModel::Model model = |
| 4855 | getTLSModel (GV, getTargetMachine().getRelocationModel()); |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4856 | if (Subtarget->is64Bit()) { |
Rafael Espindola | 7b620af | 2009-02-27 13:37:18 +0000 | [diff] [blame] | 4857 | switch (model) { |
| 4858 | case TLSModel::GeneralDynamic: |
| 4859 | case TLSModel::LocalDynamic: // not implemented |
| 4860 | case TLSModel::InitialExec: // not implemented |
| 4861 | case TLSModel::LocalExec: // not implemented |
| 4862 | return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy()); |
| 4863 | default: |
| 4864 | assert (0 && "Unknown TLS model"); |
| 4865 | } |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4866 | } else { |
Rafael Espindola | 7b620af | 2009-02-27 13:37:18 +0000 | [diff] [blame] | 4867 | switch (model) { |
| 4868 | case TLSModel::GeneralDynamic: |
| 4869 | case TLSModel::LocalDynamic: // not implemented |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4870 | return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy()); |
Rafael Espindola | 7b620af | 2009-02-27 13:37:18 +0000 | [diff] [blame] | 4871 | |
| 4872 | case TLSModel::InitialExec: |
| 4873 | case TLSModel::LocalExec: |
| 4874 | return LowerToTLSExecModel(GA, DAG, getPointerTy(), model); |
| 4875 | default: |
| 4876 | assert (0 && "Unknown TLS model"); |
| 4877 | } |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4878 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4879 | } |
| 4880 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4881 | SDValue |
| 4882 | X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) { |
Dale Johannesen | 175fdef | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 4883 | // FIXME there isn't really any debug info here |
| 4884 | DebugLoc dl = Op.getDebugLoc(); |
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 4885 | const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol(); |
| 4886 | SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy()); |
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4887 | Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4888 | // With PIC, the address is actually $g + Offset. |
| 4889 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_ && |
| 4890 | !Subtarget->isPICStyleRIPRel()) { |
Dale Johannesen | 175fdef | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 4891 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4892 | DAG.getNode(X86ISD::GlobalBaseReg, |
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4893 | DebugLoc::getUnknownLoc(), |
| 4894 | getPointerTy()), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4895 | Result); |
| 4896 | } |
| 4897 | |
| 4898 | return Result; |
| 4899 | } |
| 4900 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4901 | SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4902 | JumpTableSDNode *JT = cast<JumpTableSDNode>(Op); |
Dale Johannesen | 175fdef | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 4903 | // FIXME there isn't really any debug into here |
| 4904 | DebugLoc dl = JT->getDebugLoc(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4905 | SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy()); |
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4906 | Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4907 | // With PIC, the address is actually $g + Offset. |
| 4908 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_ && |
| 4909 | !Subtarget->isPICStyleRIPRel()) { |
Dale Johannesen | 175fdef | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 4910 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4911 | DAG.getNode(X86ISD::GlobalBaseReg, |
| 4912 | DebugLoc::getUnknownLoc(), |
| 4913 | getPointerTy()), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4914 | Result); |
| 4915 | } |
| 4916 | |
| 4917 | return Result; |
| 4918 | } |
| 4919 | |
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4920 | /// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4921 | /// take a 2 x i32 value to shift plus a shift amount. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4922 | SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | 092014e | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 4923 | assert(Op.getNumOperands() == 3 && "Not a double-shift!"); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4924 | MVT VT = Op.getValueType(); |
| 4925 | unsigned VTBits = VT.getSizeInBits(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4926 | DebugLoc dl = Op.getDebugLoc(); |
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4927 | bool isSRA = Op.getOpcode() == ISD::SRA_PARTS; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4928 | SDValue ShOpLo = Op.getOperand(0); |
| 4929 | SDValue ShOpHi = Op.getOperand(1); |
| 4930 | SDValue ShAmt = Op.getOperand(2); |
| 4931 | SDValue Tmp1 = isSRA ? |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4932 | DAG.getNode(ISD::SRA, dl, VT, ShOpHi, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4933 | DAG.getConstant(VTBits - 1, MVT::i8)) : |
Dan Gohman | 092014e | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 4934 | DAG.getConstant(0, VT); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4935 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4936 | SDValue Tmp2, Tmp3; |
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4937 | if (Op.getOpcode() == ISD::SHL_PARTS) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4938 | Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt); |
| 4939 | Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt); |
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4940 | } else { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4941 | Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt); |
| 4942 | Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt); |
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4943 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4944 | |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4945 | SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt, |
Dan Gohman | 092014e | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 4946 | DAG.getConstant(VTBits, MVT::i8)); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4947 | SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT, |
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4948 | AndNode, DAG.getConstant(0, MVT::i8)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4949 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4950 | SDValue Hi, Lo; |
| 4951 | SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8); |
| 4952 | SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond }; |
| 4953 | SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond }; |
Duncan Sands | f19591c | 2008-06-30 10:19:09 +0000 | [diff] [blame] | 4954 | |
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4955 | if (Op.getOpcode() == ISD::SHL_PARTS) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4956 | Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4); |
| 4957 | Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4); |
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4958 | } else { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4959 | Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4); |
| 4960 | Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4); |
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4961 | } |
| 4962 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4963 | SDValue Ops[2] = { Lo, Hi }; |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4964 | return DAG.getMergeValues(Ops, 2, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4965 | } |
| 4966 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4967 | SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4968 | MVT SrcVT = Op.getOperand(0).getValueType(); |
Duncan Sands | ec142ee | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 4969 | assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 && |
Chris Lattner | dd3e142 | 2008-02-27 05:57:41 +0000 | [diff] [blame] | 4970 | "Unknown SINT_TO_FP to lower!"); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4971 | |
Chris Lattner | dd3e142 | 2008-02-27 05:57:41 +0000 | [diff] [blame] | 4972 | // These are really Legal; caller falls through into that case. |
| 4973 | if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType())) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4974 | return SDValue(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4975 | if (SrcVT == MVT::i64 && Op.getValueType() != MVT::f80 && |
Chris Lattner | dd3e142 | 2008-02-27 05:57:41 +0000 | [diff] [blame] | 4976 | Subtarget->is64Bit()) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4977 | return SDValue(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4978 | |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4979 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4980 | unsigned Size = SrcVT.getSizeInBits()/8; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4981 | MachineFunction &MF = DAG.getMachineFunction(); |
| 4982 | int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4983 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4984 | SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), |
Bill Wendling | 6b42d01 | 2009-03-13 08:41:47 +0000 | [diff] [blame^] | 4985 | StackSlot, |
| 4986 | PseudoSourceValue::getFixedStack(SSFI), 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4987 | |
| 4988 | // Build the FILD |
| 4989 | SDVTList Tys; |
Chris Lattner | cf515b5 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 4990 | bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType()); |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 4991 | if (useSSE) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4992 | Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag); |
| 4993 | else |
| 4994 | Tys = DAG.getVTList(Op.getValueType(), MVT::Other); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4995 | SmallVector<SDValue, 8> Ops; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4996 | Ops.push_back(Chain); |
| 4997 | Ops.push_back(StackSlot); |
| 4998 | Ops.push_back(DAG.getValueType(SrcVT)); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4999 | SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl, |
Chris Lattner | dd3e142 | 2008-02-27 05:57:41 +0000 | [diff] [blame] | 5000 | Tys, &Ops[0], Ops.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5001 | |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 5002 | if (useSSE) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5003 | Chain = Result.getValue(1); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5004 | SDValue InFlag = Result.getValue(2); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5005 | |
| 5006 | // FIXME: Currently the FST is flagged to the FILD_FLAG. This |
| 5007 | // shouldn't be necessary except that RFP cannot be live across |
| 5008 | // multiple blocks. When stackifier is fixed, they can be uncoupled. |
| 5009 | MachineFunction &MF = DAG.getMachineFunction(); |
| 5010 | int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5011 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5012 | Tys = DAG.getVTList(MVT::Other); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5013 | SmallVector<SDValue, 8> Ops; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5014 | Ops.push_back(Chain); |
| 5015 | Ops.push_back(Result); |
| 5016 | Ops.push_back(StackSlot); |
| 5017 | Ops.push_back(DAG.getValueType(Op.getValueType())); |
| 5018 | Ops.push_back(InFlag); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5019 | Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size()); |
| 5020 | Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot, |
Dan Gohman | 1fc34bc | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 5021 | PseudoSourceValue::getFixedStack(SSFI), 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5022 | } |
| 5023 | |
| 5024 | return Result; |
| 5025 | } |
| 5026 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5027 | // LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion. |
| 5028 | SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) { |
| 5029 | // This algorithm is not obvious. Here it is in C code, more or less: |
| 5030 | /* |
| 5031 | double uint64_to_double( uint32_t hi, uint32_t lo ) { |
| 5032 | static const __m128i exp = { 0x4330000045300000ULL, 0 }; |
| 5033 | static const __m128d bias = { 0x1.0p84, 0x1.0p52 }; |
Dale Johannesen | fb019af | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 5034 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5035 | // Copy ints to xmm registers. |
| 5036 | __m128i xh = _mm_cvtsi32_si128( hi ); |
| 5037 | __m128i xl = _mm_cvtsi32_si128( lo ); |
Dale Johannesen | fb019af | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 5038 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5039 | // Combine into low half of a single xmm register. |
| 5040 | __m128i x = _mm_unpacklo_epi32( xh, xl ); |
| 5041 | __m128d d; |
| 5042 | double sd; |
Dale Johannesen | fb019af | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 5043 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5044 | // Merge in appropriate exponents to give the integer bits the right |
| 5045 | // magnitude. |
| 5046 | x = _mm_unpacklo_epi32( x, exp ); |
Dale Johannesen | fb019af | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 5047 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5048 | // Subtract away the biases to deal with the IEEE-754 double precision |
| 5049 | // implicit 1. |
| 5050 | d = _mm_sub_pd( (__m128d) x, bias ); |
Dale Johannesen | fb019af | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 5051 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5052 | // All conversions up to here are exact. The correctly rounded result is |
| 5053 | // calculated using the current rounding mode using the following |
| 5054 | // horizontal add. |
| 5055 | d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) ); |
| 5056 | _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this |
| 5057 | // store doesn't really need to be here (except |
| 5058 | // maybe to zero the other double) |
| 5059 | return sd; |
| 5060 | } |
| 5061 | */ |
Dale Johannesen | fb019af | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 5062 | |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5063 | DebugLoc dl = Op.getDebugLoc(); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5064 | |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 5065 | // Build some magic constants. |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5066 | std::vector<Constant*> CV0; |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 5067 | CV0.push_back(ConstantInt::get(APInt(32, 0x45300000))); |
| 5068 | CV0.push_back(ConstantInt::get(APInt(32, 0x43300000))); |
| 5069 | CV0.push_back(ConstantInt::get(APInt(32, 0))); |
| 5070 | CV0.push_back(ConstantInt::get(APInt(32, 0))); |
| 5071 | Constant *C0 = ConstantVector::get(CV0); |
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5072 | SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16); |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 5073 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5074 | std::vector<Constant*> CV1; |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 5075 | CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4530000000000000ULL)))); |
| 5076 | CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4330000000000000ULL)))); |
| 5077 | Constant *C1 = ConstantVector::get(CV1); |
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5078 | SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16); |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 5079 | |
| 5080 | SmallVector<SDValue, 4> MaskVec; |
| 5081 | MaskVec.push_back(DAG.getConstant(0, MVT::i32)); |
| 5082 | MaskVec.push_back(DAG.getConstant(4, MVT::i32)); |
| 5083 | MaskVec.push_back(DAG.getConstant(1, MVT::i32)); |
| 5084 | MaskVec.push_back(DAG.getConstant(5, MVT::i32)); |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 5085 | SDValue UnpcklMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, |
| 5086 | &MaskVec[0], MaskVec.size()); |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 5087 | SmallVector<SDValue, 4> MaskVec2; |
Duncan Sands | ca872ca | 2008-10-22 11:24:12 +0000 | [diff] [blame] | 5088 | MaskVec2.push_back(DAG.getConstant(1, MVT::i32)); |
| 5089 | MaskVec2.push_back(DAG.getConstant(0, MVT::i32)); |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 5090 | SDValue ShufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, |
| 5091 | &MaskVec2[0], MaskVec2.size()); |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 5092 | |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5093 | SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, |
| 5094 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, |
Duncan Sands | ca872ca | 2008-10-22 11:24:12 +0000 | [diff] [blame] | 5095 | Op.getOperand(0), |
| 5096 | DAG.getIntPtrConstant(1))); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5097 | SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, |
| 5098 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, |
Duncan Sands | ca872ca | 2008-10-22 11:24:12 +0000 | [diff] [blame] | 5099 | Op.getOperand(0), |
| 5100 | DAG.getIntPtrConstant(0))); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5101 | SDValue Unpck1 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v4i32, |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 5102 | XR1, XR2, UnpcklMask); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5103 | SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0, |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5104 | PseudoSourceValue::getConstantPool(), 0, |
| 5105 | false, 16); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5106 | SDValue Unpck2 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v4i32, |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5107 | Unpck1, CLod0, UnpcklMask); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5108 | SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2); |
| 5109 | SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1, |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5110 | PseudoSourceValue::getConstantPool(), 0, |
| 5111 | false, 16); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5112 | SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1); |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5113 | |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 5114 | // Add the halves; easiest way is to swap them into another reg first. |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5115 | SDValue Shuf = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v2f64, |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 5116 | Sub, Sub, ShufMask); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5117 | SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub); |
| 5118 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add, |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 5119 | DAG.getIntPtrConstant(0)); |
| 5120 | } |
| 5121 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5122 | // LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion. |
| 5123 | SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) { |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5124 | DebugLoc dl = Op.getDebugLoc(); |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5125 | // FP constant to bias correct the final result. |
| 5126 | SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL), |
| 5127 | MVT::f64); |
| 5128 | |
| 5129 | // Load the 32-bit value into an XMM register. |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5130 | SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, |
| 5131 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5132 | Op.getOperand(0), |
| 5133 | DAG.getIntPtrConstant(0))); |
| 5134 | |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5135 | Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, |
| 5136 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load), |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5137 | DAG.getIntPtrConstant(0)); |
| 5138 | |
| 5139 | // Or the load with the bias. |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5140 | SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64, |
| 5141 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, |
| 5142 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, |
Evan Cheng | c0ab5e5 | 2009-01-19 08:19:57 +0000 | [diff] [blame] | 5143 | MVT::v2f64, Load)), |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5144 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, |
| 5145 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, |
Evan Cheng | c0ab5e5 | 2009-01-19 08:19:57 +0000 | [diff] [blame] | 5146 | MVT::v2f64, Bias))); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5147 | Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, |
| 5148 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or), |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5149 | DAG.getIntPtrConstant(0)); |
| 5150 | |
| 5151 | // Subtract the bias. |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5152 | SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias); |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5153 | |
| 5154 | // Handle final rounding. |
Bill Wendling | db547de | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 5155 | MVT DestVT = Op.getValueType(); |
| 5156 | |
| 5157 | if (DestVT.bitsLT(MVT::f64)) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5158 | return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub, |
Bill Wendling | db547de | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 5159 | DAG.getIntPtrConstant(0)); |
| 5160 | } else if (DestVT.bitsGT(MVT::f64)) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5161 | return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub); |
Bill Wendling | db547de | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 5162 | } |
| 5163 | |
| 5164 | // Handle final rounding. |
| 5165 | return Sub; |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5166 | } |
| 5167 | |
| 5168 | SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) { |
Evan Cheng | 44fd239 | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 5169 | SDValue N0 = Op.getOperand(0); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5170 | DebugLoc dl = Op.getDebugLoc(); |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5171 | |
Evan Cheng | 44fd239 | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 5172 | // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't |
| 5173 | // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform |
| 5174 | // the optimization here. |
| 5175 | if (DAG.SignBitIsZero(N0)) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5176 | return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0); |
Evan Cheng | 44fd239 | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 5177 | |
| 5178 | MVT SrcVT = N0.getValueType(); |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5179 | if (SrcVT == MVT::i64) { |
| 5180 | // We only handle SSE2 f64 target here; caller can handle the rest. |
| 5181 | if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64) |
| 5182 | return SDValue(); |
Bill Wendling | db547de | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 5183 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5184 | return LowerUINT_TO_FP_i64(Op, DAG); |
| 5185 | } else if (SrcVT == MVT::i32) { |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5186 | return LowerUINT_TO_FP_i32(Op, DAG); |
| 5187 | } |
| 5188 | |
| 5189 | assert(0 && "Unknown UINT_TO_FP to lower!"); |
| 5190 | return SDValue(); |
| 5191 | } |
| 5192 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5193 | std::pair<SDValue,SDValue> X86TargetLowering:: |
| 5194 | FP_TO_SINTHelper(SDValue Op, SelectionDAG &DAG) { |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5195 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | ec142ee | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5196 | assert(Op.getValueType().getSimpleVT() <= MVT::i64 && |
| 5197 | Op.getValueType().getSimpleVT() >= MVT::i16 && |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5198 | "Unknown FP_TO_SINT to lower!"); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5199 | |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 5200 | // These are really Legal. |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5201 | if (Op.getValueType() == MVT::i32 && |
Chris Lattner | cf515b5 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 5202 | isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5203 | return std::make_pair(SDValue(), SDValue()); |
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 5204 | if (Subtarget->is64Bit() && |
| 5205 | Op.getValueType() == MVT::i64 && |
| 5206 | Op.getOperand(0).getValueType() != MVT::f80) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5207 | return std::make_pair(SDValue(), SDValue()); |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 5208 | |
Evan Cheng | 05441e6 | 2007-10-15 20:11:21 +0000 | [diff] [blame] | 5209 | // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary |
| 5210 | // stack slot. |
| 5211 | MachineFunction &MF = DAG.getMachineFunction(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5212 | unsigned MemSize = Op.getValueType().getSizeInBits()/8; |
Evan Cheng | 05441e6 | 2007-10-15 20:11:21 +0000 | [diff] [blame] | 5213 | int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5214 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5215 | unsigned Opc; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5216 | switch (Op.getValueType().getSimpleVT()) { |
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 5217 | default: assert(0 && "Invalid FP_TO_SINT to lower!"); |
| 5218 | case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break; |
| 5219 | case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break; |
| 5220 | case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5221 | } |
| 5222 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5223 | SDValue Chain = DAG.getEntryNode(); |
| 5224 | SDValue Value = Op.getOperand(0); |
Chris Lattner | cf515b5 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 5225 | if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5226 | assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!"); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5227 | Chain = DAG.getStore(Chain, dl, Value, StackSlot, |
Dan Gohman | 1fc34bc | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 5228 | PseudoSourceValue::getFixedStack(SSFI), 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5229 | SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5230 | SDValue Ops[] = { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5231 | Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType()) |
| 5232 | }; |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5233 | Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5234 | Chain = Value.getValue(1); |
| 5235 | SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize); |
| 5236 | StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
| 5237 | } |
| 5238 | |
| 5239 | // Build the FP_TO_INT*_IN_MEM |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5240 | SDValue Ops[] = { Chain, Value, StackSlot }; |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5241 | SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5242 | |
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 5243 | return std::make_pair(FIST, StackSlot); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5244 | } |
| 5245 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5246 | SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) { |
| 5247 | std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(Op, DAG); |
| 5248 | SDValue FIST = Vals.first, StackSlot = Vals.second; |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 5249 | if (FIST.getNode() == 0) return SDValue(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5250 | |
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 5251 | // Load the result. |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5252 | return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(), |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5253 | FIST, StackSlot, NULL, 0); |
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 5254 | } |
| 5255 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5256 | SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) { |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5257 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5258 | MVT VT = Op.getValueType(); |
| 5259 | MVT EltVT = VT; |
| 5260 | if (VT.isVector()) |
| 5261 | EltVT = VT.getVectorElementType(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5262 | std::vector<Constant*> CV; |
| 5263 | if (EltVT == MVT::f64) { |
Chris Lattner | 5e0610f | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5264 | Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5265 | CV.push_back(C); |
| 5266 | CV.push_back(C); |
| 5267 | } else { |
Chris Lattner | 5e0610f | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5268 | Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5269 | CV.push_back(C); |
| 5270 | CV.push_back(C); |
| 5271 | CV.push_back(C); |
| 5272 | CV.push_back(C); |
| 5273 | } |
Dan Gohman | 1182170 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5274 | Constant *C = ConstantVector::get(CV); |
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5275 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5276 | SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, |
Dan Gohman | fb020b6 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 5277 | PseudoSourceValue::getConstantPool(), 0, |
Dan Gohman | 1182170 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5278 | false, 16); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5279 | return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5280 | } |
| 5281 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5282 | SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) { |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5283 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5284 | MVT VT = Op.getValueType(); |
| 5285 | MVT EltVT = VT; |
Evan Cheng | 92b8f78 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 5286 | unsigned EltNum = 1; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5287 | if (VT.isVector()) { |
| 5288 | EltVT = VT.getVectorElementType(); |
| 5289 | EltNum = VT.getVectorNumElements(); |
Evan Cheng | 92b8f78 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 5290 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5291 | std::vector<Constant*> CV; |
| 5292 | if (EltVT == MVT::f64) { |
Chris Lattner | 5e0610f | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5293 | Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63))); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5294 | CV.push_back(C); |
| 5295 | CV.push_back(C); |
| 5296 | } else { |
Chris Lattner | 5e0610f | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5297 | Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31))); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5298 | CV.push_back(C); |
| 5299 | CV.push_back(C); |
| 5300 | CV.push_back(C); |
| 5301 | CV.push_back(C); |
| 5302 | } |
Dan Gohman | 1182170 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5303 | Constant *C = ConstantVector::get(CV); |
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5304 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5305 | SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, |
Dan Gohman | fb020b6 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 5306 | PseudoSourceValue::getConstantPool(), 0, |
Dan Gohman | 1182170 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5307 | false, 16); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5308 | if (VT.isVector()) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5309 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, |
| 5310 | DAG.getNode(ISD::XOR, dl, MVT::v2i64, |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5311 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5312 | Op.getOperand(0)), |
| 5313 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask))); |
Evan Cheng | 92b8f78 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 5314 | } else { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5315 | return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask); |
Evan Cheng | 92b8f78 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 5316 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5317 | } |
| 5318 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5319 | SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) { |
| 5320 | SDValue Op0 = Op.getOperand(0); |
| 5321 | SDValue Op1 = Op.getOperand(1); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5322 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5323 | MVT VT = Op.getValueType(); |
| 5324 | MVT SrcVT = Op1.getValueType(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5325 | |
| 5326 | // If second operand is smaller, extend it first. |
Duncan Sands | ec142ee | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5327 | if (SrcVT.bitsLT(VT)) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5328 | Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5329 | SrcVT = VT; |
| 5330 | } |
Dale Johannesen | fb0fa91 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 5331 | // And if it is bigger, shrink it first. |
Duncan Sands | ec142ee | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5332 | if (SrcVT.bitsGT(VT)) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5333 | Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1)); |
Dale Johannesen | fb0fa91 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 5334 | SrcVT = VT; |
Dale Johannesen | fb0fa91 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 5335 | } |
| 5336 | |
| 5337 | // At this point the operands and the result should have the same |
| 5338 | // type, and that won't be f80 since that is not custom lowered. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5339 | |
| 5340 | // First get the sign bit of second operand. |
| 5341 | std::vector<Constant*> CV; |
| 5342 | if (SrcVT == MVT::f64) { |
Chris Lattner | 5e0610f | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5343 | CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63)))); |
| 5344 | CV.push_back(ConstantFP::get(APFloat(APInt(64, 0)))); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5345 | } else { |
Chris Lattner | 5e0610f | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5346 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31)))); |
| 5347 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); |
| 5348 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); |
| 5349 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5350 | } |
Dan Gohman | 1182170 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5351 | Constant *C = ConstantVector::get(CV); |
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5352 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5353 | SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx, |
Dan Gohman | fb020b6 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 5354 | PseudoSourceValue::getConstantPool(), 0, |
Dan Gohman | 1182170 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5355 | false, 16); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5356 | SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5357 | |
| 5358 | // Shift sign bit right or left if the two operands have different types. |
Duncan Sands | ec142ee | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5359 | if (SrcVT.bitsGT(VT)) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5360 | // Op0 is MVT::f32, Op1 is MVT::f64. |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5361 | SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit); |
| 5362 | SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5363 | DAG.getConstant(32, MVT::i32)); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5364 | SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit); |
| 5365 | SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit, |
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 5366 | DAG.getIntPtrConstant(0)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5367 | } |
| 5368 | |
| 5369 | // Clear first operand sign bit. |
| 5370 | CV.clear(); |
| 5371 | if (VT == MVT::f64) { |
Chris Lattner | 5e0610f | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5372 | CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))))); |
| 5373 | CV.push_back(ConstantFP::get(APFloat(APInt(64, 0)))); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5374 | } else { |
Chris Lattner | 5e0610f | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5375 | CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31))))); |
| 5376 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); |
| 5377 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); |
| 5378 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5379 | } |
Dan Gohman | 1182170 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5380 | C = ConstantVector::get(CV); |
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5381 | CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5382 | SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, |
Dan Gohman | fb020b6 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 5383 | PseudoSourceValue::getConstantPool(), 0, |
Dan Gohman | 1182170 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5384 | false, 16); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5385 | SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5386 | |
| 5387 | // Or the value with the sign bit. |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5388 | return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5389 | } |
| 5390 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5391 | /// Emit nodes that will be selected as "test Op0,Op0", or something |
| 5392 | /// equivalent. |
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5393 | SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC, |
| 5394 | SelectionDAG &DAG) { |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5395 | DebugLoc dl = Op.getDebugLoc(); |
| 5396 | |
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5397 | // CF and OF aren't always set the way we want. Determine which |
| 5398 | // of these we need. |
| 5399 | bool NeedCF = false; |
| 5400 | bool NeedOF = false; |
| 5401 | switch (X86CC) { |
| 5402 | case X86::COND_A: case X86::COND_AE: |
| 5403 | case X86::COND_B: case X86::COND_BE: |
| 5404 | NeedCF = true; |
| 5405 | break; |
| 5406 | case X86::COND_G: case X86::COND_GE: |
| 5407 | case X86::COND_L: case X86::COND_LE: |
| 5408 | case X86::COND_O: case X86::COND_NO: |
| 5409 | NeedOF = true; |
| 5410 | break; |
| 5411 | default: break; |
| 5412 | } |
| 5413 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5414 | // See if we can use the EFLAGS value from the operand instead of |
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5415 | // doing a separate TEST. TEST always sets OF and CF to 0, so unless |
| 5416 | // we prove that the arithmetic won't overflow, we can't use OF or CF. |
| 5417 | if (Op.getResNo() == 0 && !NeedOF && !NeedCF) { |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5418 | unsigned Opcode = 0; |
Dan Gohman | 8c8a802 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 5419 | unsigned NumOperands = 0; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5420 | switch (Op.getNode()->getOpcode()) { |
| 5421 | case ISD::ADD: |
| 5422 | // Due to an isel shortcoming, be conservative if this add is likely to |
| 5423 | // be selected as part of a load-modify-store instruction. When the root |
| 5424 | // node in a match is a store, isel doesn't know how to remap non-chain |
| 5425 | // non-flag uses of other nodes in the match, such as the ADD in this |
| 5426 | // case. This leads to the ADD being left around and reselected, with |
| 5427 | // the result being two adds in the output. |
| 5428 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), |
| 5429 | UE = Op.getNode()->use_end(); UI != UE; ++UI) |
| 5430 | if (UI->getOpcode() == ISD::STORE) |
| 5431 | goto default_case; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5432 | if (ConstantSDNode *C = |
Dan Gohman | d90a8fd | 2009-03-05 19:32:48 +0000 | [diff] [blame] | 5433 | dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) { |
| 5434 | // An add of one will be selected as an INC. |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5435 | if (C->getAPIntValue() == 1) { |
| 5436 | Opcode = X86ISD::INC; |
Dan Gohman | 8c8a802 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 5437 | NumOperands = 1; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5438 | break; |
| 5439 | } |
Dan Gohman | d90a8fd | 2009-03-05 19:32:48 +0000 | [diff] [blame] | 5440 | // An add of negative one (subtract of one) will be selected as a DEC. |
| 5441 | if (C->getAPIntValue().isAllOnesValue()) { |
| 5442 | Opcode = X86ISD::DEC; |
Dan Gohman | 8c8a802 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 5443 | NumOperands = 1; |
Dan Gohman | d90a8fd | 2009-03-05 19:32:48 +0000 | [diff] [blame] | 5444 | break; |
| 5445 | } |
| 5446 | } |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5447 | // Otherwise use a regular EFLAGS-setting add. |
| 5448 | Opcode = X86ISD::ADD; |
Dan Gohman | 8c8a802 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 5449 | NumOperands = 2; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5450 | break; |
| 5451 | case ISD::SUB: |
| 5452 | // Due to the ISEL shortcoming noted above, be conservative if this sub is |
| 5453 | // likely to be selected as part of a load-modify-store instruction. |
| 5454 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), |
| 5455 | UE = Op.getNode()->use_end(); UI != UE; ++UI) |
| 5456 | if (UI->getOpcode() == ISD::STORE) |
| 5457 | goto default_case; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5458 | // Otherwise use a regular EFLAGS-setting sub. |
| 5459 | Opcode = X86ISD::SUB; |
Dan Gohman | 8c8a802 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 5460 | NumOperands = 2; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5461 | break; |
| 5462 | case X86ISD::ADD: |
| 5463 | case X86ISD::SUB: |
| 5464 | case X86ISD::INC: |
| 5465 | case X86ISD::DEC: |
| 5466 | return SDValue(Op.getNode(), 1); |
| 5467 | default: |
| 5468 | default_case: |
| 5469 | break; |
| 5470 | } |
| 5471 | if (Opcode != 0) { |
| 5472 | const MVT *VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::i32); |
| 5473 | SmallVector<SDValue, 4> Ops; |
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5474 | for (unsigned i = 0; i != NumOperands; ++i) |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5475 | Ops.push_back(Op.getOperand(i)); |
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5476 | SDValue New = DAG.getNode(Opcode, dl, VTs, 2, &Ops[0], NumOperands); |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5477 | DAG.ReplaceAllUsesWith(Op, New); |
| 5478 | return SDValue(New.getNode(), 1); |
| 5479 | } |
| 5480 | } |
| 5481 | |
| 5482 | // Otherwise just emit a CMP with 0, which is the TEST pattern. |
| 5483 | return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op, |
| 5484 | DAG.getConstant(0, Op.getValueType())); |
| 5485 | } |
| 5486 | |
| 5487 | /// Emit nodes that will be selected as "cmp Op0,Op1", or something |
| 5488 | /// equivalent. |
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5489 | SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC, |
| 5490 | SelectionDAG &DAG) { |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5491 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1)) |
| 5492 | if (C->getAPIntValue() == 0) |
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5493 | return EmitTest(Op0, X86CC, DAG); |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5494 | |
| 5495 | DebugLoc dl = Op0.getDebugLoc(); |
| 5496 | return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1); |
| 5497 | } |
| 5498 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5499 | SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) { |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5500 | assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer"); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5501 | SDValue Op0 = Op.getOperand(0); |
| 5502 | SDValue Op1 = Op.getOperand(1); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5503 | DebugLoc dl = Op.getDebugLoc(); |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5504 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5505 | |
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5506 | // Lower (X & (1 << N)) == 0 to BT(X, N). |
| 5507 | // Lower ((X >>u N) & 1) != 0 to BT(X, N). |
| 5508 | // Lower ((X >>s N) & 1) != 0 to BT(X, N). |
Dan Gohman | 13dd952 | 2009-01-13 23:25:30 +0000 | [diff] [blame] | 5509 | if (Op0.getOpcode() == ISD::AND && |
| 5510 | Op0.hasOneUse() && |
| 5511 | Op1.getOpcode() == ISD::Constant && |
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5512 | cast<ConstantSDNode>(Op1)->getZExtValue() == 0 && |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5513 | (CC == ISD::SETEQ || CC == ISD::SETNE)) { |
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5514 | SDValue LHS, RHS; |
| 5515 | if (Op0.getOperand(1).getOpcode() == ISD::SHL) { |
| 5516 | if (ConstantSDNode *Op010C = |
| 5517 | dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0))) |
| 5518 | if (Op010C->getZExtValue() == 1) { |
| 5519 | LHS = Op0.getOperand(0); |
| 5520 | RHS = Op0.getOperand(1).getOperand(1); |
| 5521 | } |
| 5522 | } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) { |
| 5523 | if (ConstantSDNode *Op000C = |
| 5524 | dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0))) |
| 5525 | if (Op000C->getZExtValue() == 1) { |
| 5526 | LHS = Op0.getOperand(1); |
| 5527 | RHS = Op0.getOperand(0).getOperand(1); |
| 5528 | } |
| 5529 | } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) { |
| 5530 | ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1)); |
| 5531 | SDValue AndLHS = Op0.getOperand(0); |
| 5532 | if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) { |
| 5533 | LHS = AndLHS.getOperand(0); |
| 5534 | RHS = AndLHS.getOperand(1); |
| 5535 | } |
| 5536 | } |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5537 | |
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5538 | if (LHS.getNode()) { |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5539 | // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT |
| 5540 | // instruction. Since the shift amount is in-range-or-undefined, we know |
| 5541 | // that doing a bittest on the i16 value is ok. We extend to i32 because |
| 5542 | // the encoding for the i16 version is larger than the i32 version. |
| 5543 | if (LHS.getValueType() == MVT::i8) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5544 | LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS); |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5545 | |
| 5546 | // If the operand types disagree, extend the shift amount to match. Since |
| 5547 | // BT ignores high bits (like shifts) we can use anyextend. |
| 5548 | if (LHS.getValueType() != RHS.getValueType()) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5549 | RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS); |
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5550 | |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5551 | SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS); |
Dan Gohman | 0fc9ed6 | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 5552 | unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B; |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5553 | return DAG.getNode(X86ISD::SETCC, dl, MVT::i8, |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5554 | DAG.getConstant(Cond, MVT::i8), BT); |
| 5555 | } |
| 5556 | } |
| 5557 | |
| 5558 | bool isFP = Op.getOperand(1).getValueType().isFloatingPoint(); |
| 5559 | unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5560 | |
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5561 | SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5562 | return DAG.getNode(X86ISD::SETCC, dl, MVT::i8, |
Chris Lattner | 6043592 | 2008-12-24 00:11:37 +0000 | [diff] [blame] | 5563 | DAG.getConstant(X86CC, MVT::i8), Cond); |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5564 | } |
| 5565 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5566 | SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) { |
| 5567 | SDValue Cond; |
| 5568 | SDValue Op0 = Op.getOperand(0); |
| 5569 | SDValue Op1 = Op.getOperand(1); |
| 5570 | SDValue CC = Op.getOperand(2); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5571 | MVT VT = Op.getValueType(); |
| 5572 | ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get(); |
| 5573 | bool isFP = Op.getOperand(1).getValueType().isFloatingPoint(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5574 | DebugLoc dl = Op.getDebugLoc(); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5575 | |
| 5576 | if (isFP) { |
| 5577 | unsigned SSECC = 8; |
Evan Cheng | 3375409 | 2008-08-05 22:19:15 +0000 | [diff] [blame] | 5578 | MVT VT0 = Op0.getValueType(); |
| 5579 | assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64); |
| 5580 | unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD; |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5581 | bool Swap = false; |
| 5582 | |
| 5583 | switch (SetCCOpcode) { |
| 5584 | default: break; |
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5585 | case ISD::SETOEQ: |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5586 | case ISD::SETEQ: SSECC = 0; break; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5587 | case ISD::SETOGT: |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5588 | case ISD::SETGT: Swap = true; // Fallthrough |
| 5589 | case ISD::SETLT: |
| 5590 | case ISD::SETOLT: SSECC = 1; break; |
| 5591 | case ISD::SETOGE: |
| 5592 | case ISD::SETGE: Swap = true; // Fallthrough |
| 5593 | case ISD::SETLE: |
| 5594 | case ISD::SETOLE: SSECC = 2; break; |
| 5595 | case ISD::SETUO: SSECC = 3; break; |
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5596 | case ISD::SETUNE: |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5597 | case ISD::SETNE: SSECC = 4; break; |
| 5598 | case ISD::SETULE: Swap = true; |
| 5599 | case ISD::SETUGE: SSECC = 5; break; |
| 5600 | case ISD::SETULT: Swap = true; |
| 5601 | case ISD::SETUGT: SSECC = 6; break; |
| 5602 | case ISD::SETO: SSECC = 7; break; |
| 5603 | } |
| 5604 | if (Swap) |
| 5605 | std::swap(Op0, Op1); |
| 5606 | |
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5607 | // In the two special cases we can't handle, emit two comparisons. |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5608 | if (SSECC == 8) { |
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5609 | if (SetCCOpcode == ISD::SETUEQ) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5610 | SDValue UNORD, EQ; |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5611 | UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8)); |
| 5612 | EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8)); |
| 5613 | return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ); |
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5614 | } |
| 5615 | else if (SetCCOpcode == ISD::SETONE) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5616 | SDValue ORD, NEQ; |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5617 | ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8)); |
| 5618 | NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8)); |
| 5619 | return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ); |
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5620 | } |
| 5621 | assert(0 && "Illegal FP comparison"); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5622 | } |
| 5623 | // Handle all other FP comparisons here. |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5624 | return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8)); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5625 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5626 | |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5627 | // We are handling one of the integer comparisons here. Since SSE only has |
| 5628 | // GT and EQ comparisons for integer, swapping operands and multiple |
| 5629 | // operations may be required for some comparisons. |
| 5630 | unsigned Opc = 0, EQOpc = 0, GTOpc = 0; |
| 5631 | bool Swap = false, Invert = false, FlipSigns = false; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5632 | |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5633 | switch (VT.getSimpleVT()) { |
| 5634 | default: break; |
| 5635 | case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break; |
| 5636 | case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break; |
| 5637 | case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break; |
| 5638 | case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break; |
| 5639 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5640 | |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5641 | switch (SetCCOpcode) { |
| 5642 | default: break; |
| 5643 | case ISD::SETNE: Invert = true; |
| 5644 | case ISD::SETEQ: Opc = EQOpc; break; |
| 5645 | case ISD::SETLT: Swap = true; |
| 5646 | case ISD::SETGT: Opc = GTOpc; break; |
| 5647 | case ISD::SETGE: Swap = true; |
| 5648 | case ISD::SETLE: Opc = GTOpc; Invert = true; break; |
| 5649 | case ISD::SETULT: Swap = true; |
| 5650 | case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break; |
| 5651 | case ISD::SETUGE: Swap = true; |
| 5652 | case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break; |
| 5653 | } |
| 5654 | if (Swap) |
| 5655 | std::swap(Op0, Op1); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5656 | |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5657 | // Since SSE has no unsigned integer comparisons, we need to flip the sign |
| 5658 | // bits of the inputs before performing those operations. |
| 5659 | if (FlipSigns) { |
| 5660 | MVT EltVT = VT.getVectorElementType(); |
Duncan Sands | 505ba94 | 2009-02-01 18:06:53 +0000 | [diff] [blame] | 5661 | SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()), |
| 5662 | EltVT); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5663 | std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit); |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 5664 | SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0], |
| 5665 | SignBits.size()); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5666 | Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec); |
| 5667 | Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5668 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5669 | |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5670 | SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5671 | |
| 5672 | // If the logical-not of the result is required, perform that now. |
Bob Wilson | 81a42cf | 2009-01-22 17:39:32 +0000 | [diff] [blame] | 5673 | if (Invert) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5674 | Result = DAG.getNOT(dl, Result, VT); |
Bob Wilson | 81a42cf | 2009-01-22 17:39:32 +0000 | [diff] [blame] | 5675 | |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5676 | return Result; |
| 5677 | } |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5678 | |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5679 | // isX86LogicalCmp - Return true if opcode is a X86 logical comparison. |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5680 | static bool isX86LogicalCmp(SDValue Op) { |
| 5681 | unsigned Opc = Op.getNode()->getOpcode(); |
| 5682 | if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) |
| 5683 | return true; |
| 5684 | if (Op.getResNo() == 1 && |
| 5685 | (Opc == X86ISD::ADD || |
| 5686 | Opc == X86ISD::SUB || |
| 5687 | Opc == X86ISD::SMUL || |
| 5688 | Opc == X86ISD::UMUL || |
| 5689 | Opc == X86ISD::INC || |
| 5690 | Opc == X86ISD::DEC)) |
| 5691 | return true; |
| 5692 | |
| 5693 | return false; |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5694 | } |
| 5695 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5696 | SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5697 | bool addTest = true; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5698 | SDValue Cond = Op.getOperand(0); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5699 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5700 | SDValue CC; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5701 | |
| 5702 | if (Cond.getOpcode() == ISD::SETCC) |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 5703 | Cond = LowerSETCC(Cond, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5704 | |
Evan Cheng | 50d37ab | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5705 | // If condition flag is set by a X86ISD::CMP, then use it as the condition |
| 5706 | // setting operand in place of the X86ISD::SETCC. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5707 | if (Cond.getOpcode() == X86ISD::SETCC) { |
| 5708 | CC = Cond.getOperand(0); |
| 5709 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5710 | SDValue Cmp = Cond.getOperand(1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5711 | unsigned Opc = Cmp.getOpcode(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5712 | MVT VT = Op.getValueType(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5713 | |
Evan Cheng | 50d37ab | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5714 | bool IllegalFPCMov = false; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5715 | if (VT.isFloatingPoint() && !VT.isVector() && |
Chris Lattner | cf515b5 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 5716 | !isScalarFPTypeInSSEReg(VT)) // FPStack? |
Dan Gohman | 4068673 | 2008-09-26 21:54:37 +0000 | [diff] [blame] | 5717 | IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue()); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5718 | |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 5719 | if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) || |
| 5720 | Opc == X86ISD::BT) { // FIXME |
Evan Cheng | 50d37ab | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5721 | Cond = Cmp; |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5722 | addTest = false; |
| 5723 | } |
| 5724 | } |
| 5725 | |
| 5726 | if (addTest) { |
| 5727 | CC = DAG.getConstant(X86::COND_NE, MVT::i8); |
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5728 | Cond = EmitTest(Cond, X86::COND_NE, DAG); |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5729 | } |
| 5730 | |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5731 | const MVT *VTs = DAG.getNodeValueTypes(Op.getValueType(), |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5732 | MVT::Flag); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5733 | SmallVector<SDValue, 4> Ops; |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5734 | // X86ISD::CMOV means set the result (which is operand 1) to the RHS if |
| 5735 | // condition is true. |
| 5736 | Ops.push_back(Op.getOperand(2)); |
| 5737 | Ops.push_back(Op.getOperand(1)); |
| 5738 | Ops.push_back(CC); |
| 5739 | Ops.push_back(Cond); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5740 | return DAG.getNode(X86ISD::CMOV, dl, VTs, 2, &Ops[0], Ops.size()); |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5741 | } |
| 5742 | |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5743 | // isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or |
| 5744 | // ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart |
| 5745 | // from the AND / OR. |
| 5746 | static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) { |
| 5747 | Opc = Op.getOpcode(); |
| 5748 | if (Opc != ISD::OR && Opc != ISD::AND) |
| 5749 | return false; |
| 5750 | return (Op.getOperand(0).getOpcode() == X86ISD::SETCC && |
| 5751 | Op.getOperand(0).hasOneUse() && |
| 5752 | Op.getOperand(1).getOpcode() == X86ISD::SETCC && |
| 5753 | Op.getOperand(1).hasOneUse()); |
| 5754 | } |
| 5755 | |
Evan Cheng | 67f98b1 | 2009-02-02 08:19:07 +0000 | [diff] [blame] | 5756 | // isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and |
| 5757 | // 1 and that the SETCC node has a single use. |
Evan Cheng | 8c3af2c | 2009-02-02 08:07:36 +0000 | [diff] [blame] | 5758 | static bool isXor1OfSetCC(SDValue Op) { |
| 5759 | if (Op.getOpcode() != ISD::XOR) |
| 5760 | return false; |
| 5761 | ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1)); |
| 5762 | if (N1C && N1C->getAPIntValue() == 1) { |
| 5763 | return Op.getOperand(0).getOpcode() == X86ISD::SETCC && |
| 5764 | Op.getOperand(0).hasOneUse(); |
| 5765 | } |
| 5766 | return false; |
| 5767 | } |
| 5768 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5769 | SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5770 | bool addTest = true; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5771 | SDValue Chain = Op.getOperand(0); |
| 5772 | SDValue Cond = Op.getOperand(1); |
| 5773 | SDValue Dest = Op.getOperand(2); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5774 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5775 | SDValue CC; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5776 | |
| 5777 | if (Cond.getOpcode() == ISD::SETCC) |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 5778 | Cond = LowerSETCC(Cond, DAG); |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5779 | #if 0 |
| 5780 | // FIXME: LowerXALUO doesn't handle these!! |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 5781 | else if (Cond.getOpcode() == X86ISD::ADD || |
| 5782 | Cond.getOpcode() == X86ISD::SUB || |
| 5783 | Cond.getOpcode() == X86ISD::SMUL || |
| 5784 | Cond.getOpcode() == X86ISD::UMUL) |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 5785 | Cond = LowerXALUO(Cond, DAG); |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5786 | #endif |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5787 | |
Evan Cheng | 50d37ab | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5788 | // If condition flag is set by a X86ISD::CMP, then use it as the condition |
| 5789 | // setting operand in place of the X86ISD::SETCC. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5790 | if (Cond.getOpcode() == X86ISD::SETCC) { |
| 5791 | CC = Cond.getOperand(0); |
| 5792 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5793 | SDValue Cmp = Cond.getOperand(1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5794 | unsigned Opc = Cmp.getOpcode(); |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5795 | // FIXME: WHY THE SPECIAL CASING OF LogicalCmp?? |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5796 | if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) { |
Evan Cheng | 50d37ab | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5797 | Cond = Cmp; |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5798 | addTest = false; |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 5799 | } else { |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5800 | switch (cast<ConstantSDNode>(CC)->getZExtValue()) { |
Bill Wendling | 809e7bd | 2008-12-03 08:32:02 +0000 | [diff] [blame] | 5801 | default: break; |
| 5802 | case X86::COND_O: |
Dan Gohman | 0fc9ed6 | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 5803 | case X86::COND_B: |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5804 | // These can only come from an arithmetic instruction with overflow, |
| 5805 | // e.g. SADDO, UADDO. |
Bill Wendling | 809e7bd | 2008-12-03 08:32:02 +0000 | [diff] [blame] | 5806 | Cond = Cond.getNode()->getOperand(1); |
| 5807 | addTest = false; |
| 5808 | break; |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 5809 | } |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5810 | } |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5811 | } else { |
| 5812 | unsigned CondOpc; |
| 5813 | if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) { |
| 5814 | SDValue Cmp = Cond.getOperand(0).getOperand(1); |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5815 | if (CondOpc == ISD::OR) { |
| 5816 | // Also, recognize the pattern generated by an FCMP_UNE. We can emit |
| 5817 | // two branches instead of an explicit OR instruction with a |
| 5818 | // separate test. |
| 5819 | if (Cmp == Cond.getOperand(1).getOperand(1) && |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5820 | isX86LogicalCmp(Cmp)) { |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5821 | CC = Cond.getOperand(0).getOperand(0); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5822 | Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5823 | Chain, Dest, CC, Cmp); |
| 5824 | CC = Cond.getOperand(1).getOperand(0); |
| 5825 | Cond = Cmp; |
| 5826 | addTest = false; |
| 5827 | } |
| 5828 | } else { // ISD::AND |
| 5829 | // Also, recognize the pattern generated by an FCMP_OEQ. We can emit |
| 5830 | // two branches instead of an explicit AND instruction with a |
| 5831 | // separate test. However, we only do this if this block doesn't |
| 5832 | // have a fall-through edge, because this requires an explicit |
| 5833 | // jmp when the condition is false. |
| 5834 | if (Cmp == Cond.getOperand(1).getOperand(1) && |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5835 | isX86LogicalCmp(Cmp) && |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5836 | Op.getNode()->hasOneUse()) { |
| 5837 | X86::CondCode CCode = |
| 5838 | (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0); |
| 5839 | CCode = X86::GetOppositeBranchCondition(CCode); |
| 5840 | CC = DAG.getConstant(CCode, MVT::i8); |
| 5841 | SDValue User = SDValue(*Op.getNode()->use_begin(), 0); |
| 5842 | // Look for an unconditional branch following this conditional branch. |
| 5843 | // We need this because we need to reverse the successors in order |
| 5844 | // to implement FCMP_OEQ. |
| 5845 | if (User.getOpcode() == ISD::BR) { |
| 5846 | SDValue FalseBB = User.getOperand(1); |
| 5847 | SDValue NewBR = |
| 5848 | DAG.UpdateNodeOperands(User, User.getOperand(0), Dest); |
| 5849 | assert(NewBR == User); |
| 5850 | Dest = FalseBB; |
Dan Gohman | 6a00fcb | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 5851 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5852 | Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5853 | Chain, Dest, CC, Cmp); |
| 5854 | X86::CondCode CCode = |
| 5855 | (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0); |
| 5856 | CCode = X86::GetOppositeBranchCondition(CCode); |
| 5857 | CC = DAG.getConstant(CCode, MVT::i8); |
| 5858 | Cond = Cmp; |
| 5859 | addTest = false; |
| 5860 | } |
| 5861 | } |
Dan Gohman | 6a00fcb | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 5862 | } |
Evan Cheng | 8c3af2c | 2009-02-02 08:07:36 +0000 | [diff] [blame] | 5863 | } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) { |
| 5864 | // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition. |
| 5865 | // It should be transformed during dag combiner except when the condition |
| 5866 | // is set by a arithmetics with overflow node. |
| 5867 | X86::CondCode CCode = |
| 5868 | (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0); |
| 5869 | CCode = X86::GetOppositeBranchCondition(CCode); |
| 5870 | CC = DAG.getConstant(CCode, MVT::i8); |
| 5871 | Cond = Cond.getOperand(0).getOperand(1); |
| 5872 | addTest = false; |
Dan Gohman | 6a00fcb | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 5873 | } |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5874 | } |
| 5875 | |
| 5876 | if (addTest) { |
| 5877 | CC = DAG.getConstant(X86::COND_NE, MVT::i8); |
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5878 | Cond = EmitTest(Cond, X86::COND_NE, DAG); |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5879 | } |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5880 | return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), |
Dan Gohman | 6a00fcb | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 5881 | Chain, Dest, CC, Cond); |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5882 | } |
| 5883 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5884 | |
| 5885 | // Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets. |
| 5886 | // Calls to _alloca is needed to probe the stack when allocating more than 4k |
| 5887 | // bytes in one go. Touching the stack at 4K increments is necessary to ensure |
| 5888 | // that the guard pages used by the OS virtual memory manager are allocated in |
| 5889 | // correct sequence. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5890 | SDValue |
| 5891 | X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5892 | SelectionDAG &DAG) { |
| 5893 | assert(Subtarget->isTargetCygMing() && |
| 5894 | "This should be used only on Cygwin/Mingw targets"); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5895 | DebugLoc dl = Op.getDebugLoc(); |
Anton Korobeynikov | 487aefd | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5896 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5897 | // Get the inputs. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5898 | SDValue Chain = Op.getOperand(0); |
| 5899 | SDValue Size = Op.getOperand(1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5900 | // FIXME: Ensure alignment here |
| 5901 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5902 | SDValue Flag; |
Anton Korobeynikov | 487aefd | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5903 | |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5904 | MVT IntPtr = getPointerTy(); |
| 5905 | MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5906 | |
Chris Lattner | fe5d402 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 5907 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true)); |
Anton Korobeynikov | 487aefd | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5908 | |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 5909 | Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5910 | Flag = Chain.getValue(1); |
| 5911 | |
| 5912 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5913 | SDValue Ops[] = { Chain, |
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 5914 | DAG.getTargetExternalSymbol("_alloca", IntPtr), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5915 | DAG.getRegister(X86::EAX, IntPtr), |
Anton Korobeynikov | 487aefd | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5916 | DAG.getRegister(X86StackPtr, SPTy), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5917 | Flag }; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5918 | Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5919 | Flag = Chain.getValue(1); |
| 5920 | |
Anton Korobeynikov | 487aefd | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5921 | Chain = DAG.getCALLSEQ_END(Chain, |
Chris Lattner | fe5d402 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 5922 | DAG.getIntPtrConstant(0, true), |
| 5923 | DAG.getIntPtrConstant(0, true), |
Anton Korobeynikov | 487aefd | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5924 | Flag); |
| 5925 | |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 5926 | Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1); |
Anton Korobeynikov | 487aefd | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5927 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5928 | SDValue Ops1[2] = { Chain.getValue(0), Chain }; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5929 | return DAG.getMergeValues(Ops1, 2, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5930 | } |
| 5931 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5932 | SDValue |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5933 | X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl, |
Bill Wendling | 5db7ffb | 2008-09-30 21:22:07 +0000 | [diff] [blame] | 5934 | SDValue Chain, |
| 5935 | SDValue Dst, SDValue Src, |
| 5936 | SDValue Size, unsigned Align, |
| 5937 | const Value *DstSV, |
Bill Wendling | 4b2e378 | 2008-10-01 00:59:58 +0000 | [diff] [blame] | 5938 | uint64_t DstSVOff) { |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5939 | ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5940 | |
Bill Wendling | 5db7ffb | 2008-09-30 21:22:07 +0000 | [diff] [blame] | 5941 | // If not DWORD aligned or size is more than the threshold, call the library. |
| 5942 | // The libc version is likely to be faster for these cases. It can use the |
| 5943 | // address value and run time information about the CPU. |
Evan Cheng | 9a6e0fa | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5944 | if ((Align & 3) != 0 || |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5945 | !ConstantSize || |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5946 | ConstantSize->getZExtValue() > |
| 5947 | getSubtarget()->getMaxInlineSizeThreshold()) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5948 | SDValue InFlag(0, 0); |
Dan Gohman | f95c2bf | 2008-04-01 20:38:36 +0000 | [diff] [blame] | 5949 | |
| 5950 | // Check to see if there is a specialized entry-point for memory zeroing. |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5951 | ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src); |
Bill Wendling | 5db7ffb | 2008-09-30 21:22:07 +0000 | [diff] [blame] | 5952 | |
Bill Wendling | 4b2e378 | 2008-10-01 00:59:58 +0000 | [diff] [blame] | 5953 | if (const char *bzeroEntry = V && |
| 5954 | V->isNullValue() ? Subtarget->getBZeroEntry() : 0) { |
| 5955 | MVT IntPtr = getPointerTy(); |
| 5956 | const Type *IntPtrTy = TD->getIntPtrType(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5957 | TargetLowering::ArgListTy Args; |
Bill Wendling | 4b2e378 | 2008-10-01 00:59:58 +0000 | [diff] [blame] | 5958 | TargetLowering::ArgListEntry Entry; |
| 5959 | Entry.Node = Dst; |
| 5960 | Entry.Ty = IntPtrTy; |
| 5961 | Args.push_back(Entry); |
| 5962 | Entry.Node = Size; |
| 5963 | Args.push_back(Entry); |
| 5964 | std::pair<SDValue,SDValue> CallResult = |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5965 | LowerCallTo(Chain, Type::VoidTy, false, false, false, false, |
| 5966 | CallingConv::C, false, |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5967 | DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl); |
Bill Wendling | 4b2e378 | 2008-10-01 00:59:58 +0000 | [diff] [blame] | 5968 | return CallResult.second; |
Dan Gohman | f95c2bf | 2008-04-01 20:38:36 +0000 | [diff] [blame] | 5969 | } |
| 5970 | |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5971 | // Otherwise have the target-independent code call memset. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5972 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5973 | } |
| 5974 | |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5975 | uint64_t SizeVal = ConstantSize->getZExtValue(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5976 | SDValue InFlag(0, 0); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5977 | MVT AVT; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5978 | SDValue Count; |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5979 | ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5980 | unsigned BytesLeft = 0; |
| 5981 | bool TwoRepStos = false; |
| 5982 | if (ValC) { |
| 5983 | unsigned ValReg; |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5984 | uint64_t Val = ValC->getZExtValue() & 255; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5985 | |
| 5986 | // If the value is a constant, then we can potentially use larger sets. |
| 5987 | switch (Align & 3) { |
Evan Cheng | 9a6e0fa | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5988 | case 2: // WORD aligned |
| 5989 | AVT = MVT::i16; |
| 5990 | ValReg = X86::AX; |
| 5991 | Val = (Val << 8) | Val; |
| 5992 | break; |
| 5993 | case 0: // DWORD aligned |
| 5994 | AVT = MVT::i32; |
| 5995 | ValReg = X86::EAX; |
| 5996 | Val = (Val << 8) | Val; |
| 5997 | Val = (Val << 16) | Val; |
| 5998 | if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned |
| 5999 | AVT = MVT::i64; |
| 6000 | ValReg = X86::RAX; |
| 6001 | Val = (Val << 32) | Val; |
| 6002 | } |
| 6003 | break; |
| 6004 | default: // Byte aligned |
| 6005 | AVT = MVT::i8; |
| 6006 | ValReg = X86::AL; |
| 6007 | Count = DAG.getIntPtrConstant(SizeVal); |
| 6008 | break; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6009 | } |
| 6010 | |
Duncan Sands | ec142ee | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 6011 | if (AVT.bitsGT(MVT::i8)) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6012 | unsigned UBytes = AVT.getSizeInBits() / 8; |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 6013 | Count = DAG.getIntPtrConstant(SizeVal / UBytes); |
| 6014 | BytesLeft = SizeVal % UBytes; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6015 | } |
| 6016 | |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 6017 | Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6018 | InFlag); |
| 6019 | InFlag = Chain.getValue(1); |
| 6020 | } else { |
| 6021 | AVT = MVT::i8; |
Dan Gohman | 271d1c2 | 2008-04-16 01:32:32 +0000 | [diff] [blame] | 6022 | Count = DAG.getIntPtrConstant(SizeVal); |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 6023 | Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6024 | InFlag = Chain.getValue(1); |
| 6025 | } |
| 6026 | |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6027 | Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX : |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 6028 | X86::ECX, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6029 | Count, InFlag); |
| 6030 | InFlag = Chain.getValue(1); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6031 | Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI : |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 6032 | X86::EDI, |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 6033 | Dst, InFlag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6034 | InFlag = Chain.getValue(1); |
| 6035 | |
| 6036 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6037 | SmallVector<SDValue, 8> Ops; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6038 | Ops.push_back(Chain); |
| 6039 | Ops.push_back(DAG.getValueType(AVT)); |
| 6040 | Ops.push_back(InFlag); |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 6041 | Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6042 | |
| 6043 | if (TwoRepStos) { |
| 6044 | InFlag = Chain.getValue(1); |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 6045 | Count = Size; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6046 | MVT CVT = Count.getValueType(); |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 6047 | SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6048 | DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT)); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6049 | Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX : |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 6050 | X86::ECX, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6051 | Left, InFlag); |
| 6052 | InFlag = Chain.getValue(1); |
| 6053 | Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
| 6054 | Ops.clear(); |
| 6055 | Ops.push_back(Chain); |
| 6056 | Ops.push_back(DAG.getValueType(MVT::i8)); |
| 6057 | Ops.push_back(InFlag); |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 6058 | Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6059 | } else if (BytesLeft) { |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 6060 | // Handle the last 1 - 7 bytes. |
| 6061 | unsigned Offset = SizeVal - BytesLeft; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6062 | MVT AddrVT = Dst.getValueType(); |
| 6063 | MVT SizeVT = Size.getValueType(); |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 6064 | |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 6065 | Chain = DAG.getMemset(Chain, dl, |
| 6066 | DAG.getNode(ISD::ADD, dl, AddrVT, Dst, |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 6067 | DAG.getConstant(Offset, AddrVT)), |
| 6068 | Src, |
| 6069 | DAG.getConstant(BytesLeft, SizeVT), |
Dan Gohman | 65118f4 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 6070 | Align, DstSV, DstSVOff + Offset); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6071 | } |
| 6072 | |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 6073 | // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6074 | return Chain; |
| 6075 | } |
| 6076 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6077 | SDValue |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 6078 | X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl, |
Evan Cheng | 9a6e0fa | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 6079 | SDValue Chain, SDValue Dst, SDValue Src, |
| 6080 | SDValue Size, unsigned Align, |
| 6081 | bool AlwaysInline, |
| 6082 | const Value *DstSV, uint64_t DstSVOff, |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6083 | const Value *SrcSV, uint64_t SrcSVOff) { |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 6084 | // This requires the copy size to be a constant, preferrably |
| 6085 | // within a subtarget-specific limit. |
| 6086 | ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); |
| 6087 | if (!ConstantSize) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6088 | return SDValue(); |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 6089 | uint64_t SizeVal = ConstantSize->getZExtValue(); |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 6090 | if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold()) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6091 | return SDValue(); |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 6092 | |
Evan Cheng | 9a6e0fa | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 6093 | /// If not DWORD aligned, call the library. |
| 6094 | if ((Align & 3) != 0) |
| 6095 | return SDValue(); |
| 6096 | |
| 6097 | // DWORD aligned |
| 6098 | MVT AVT = MVT::i32; |
| 6099 | if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 6100 | AVT = MVT::i64; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6101 | |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6102 | unsigned UBytes = AVT.getSizeInBits() / 8; |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 6103 | unsigned CountVal = SizeVal / UBytes; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6104 | SDValue Count = DAG.getIntPtrConstant(CountVal); |
Evan Cheng | 9a6e0fa | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 6105 | unsigned BytesLeft = SizeVal % UBytes; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6106 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6107 | SDValue InFlag(0, 0); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6108 | Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX : |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 6109 | X86::ECX, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6110 | Count, InFlag); |
| 6111 | InFlag = Chain.getValue(1); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6112 | Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI : |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 6113 | X86::EDI, |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 6114 | Dst, InFlag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6115 | InFlag = Chain.getValue(1); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6116 | Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI : |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 6117 | X86::ESI, |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 6118 | Src, InFlag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6119 | InFlag = Chain.getValue(1); |
| 6120 | |
| 6121 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6122 | SmallVector<SDValue, 8> Ops; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6123 | Ops.push_back(Chain); |
| 6124 | Ops.push_back(DAG.getValueType(AVT)); |
| 6125 | Ops.push_back(InFlag); |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 6126 | SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6127 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6128 | SmallVector<SDValue, 4> Results; |
Evan Cheng | 38d3c52 | 2008-04-25 00:26:43 +0000 | [diff] [blame] | 6129 | Results.push_back(RepMovs); |
Rafael Espindola | f12f3a9 | 2007-09-28 12:53:01 +0000 | [diff] [blame] | 6130 | if (BytesLeft) { |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 6131 | // Handle the last 1 - 7 bytes. |
| 6132 | unsigned Offset = SizeVal - BytesLeft; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6133 | MVT DstVT = Dst.getValueType(); |
| 6134 | MVT SrcVT = Src.getValueType(); |
| 6135 | MVT SizeVT = Size.getValueType(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6136 | Results.push_back(DAG.getMemcpy(Chain, dl, |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 6137 | DAG.getNode(ISD::ADD, dl, DstVT, Dst, |
Evan Cheng | 38d3c52 | 2008-04-25 00:26:43 +0000 | [diff] [blame] | 6138 | DAG.getConstant(Offset, DstVT)), |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 6139 | DAG.getNode(ISD::ADD, dl, SrcVT, Src, |
Evan Cheng | 38d3c52 | 2008-04-25 00:26:43 +0000 | [diff] [blame] | 6140 | DAG.getConstant(Offset, SrcVT)), |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 6141 | DAG.getConstant(BytesLeft, SizeVT), |
| 6142 | Align, AlwaysInline, |
Dan Gohman | 65118f4 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 6143 | DstSV, DstSVOff + Offset, |
| 6144 | SrcSV, SrcSVOff + Offset)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6145 | } |
| 6146 | |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6147 | return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 6148 | &Results[0], Results.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6149 | } |
| 6150 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6151 | SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6152 | const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6153 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6154 | |
| 6155 | if (!Subtarget->is64Bit()) { |
| 6156 | // vastart just stores the address of the VarArgsFrameIndex slot into the |
| 6157 | // memory location argument. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6158 | SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy()); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6159 | return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6160 | } |
| 6161 | |
| 6162 | // __va_list_tag: |
| 6163 | // gp_offset (0 - 6 * 8) |
| 6164 | // fp_offset (48 - 48 + 8 * 16) |
| 6165 | // overflow_arg_area (point to parameters coming in memory). |
| 6166 | // reg_save_area |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6167 | SmallVector<SDValue, 8> MemOps; |
| 6168 | SDValue FIN = Op.getOperand(1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6169 | // Store gp_offset |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6170 | SDValue Store = DAG.getStore(Op.getOperand(0), dl, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6171 | DAG.getConstant(VarArgsGPOffset, MVT::i32), |
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6172 | FIN, SV, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6173 | MemOps.push_back(Store); |
| 6174 | |
| 6175 | // Store fp_offset |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6176 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6177 | FIN, DAG.getIntPtrConstant(4)); |
| 6178 | Store = DAG.getStore(Op.getOperand(0), dl, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6179 | DAG.getConstant(VarArgsFPOffset, MVT::i32), |
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6180 | FIN, SV, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6181 | MemOps.push_back(Store); |
| 6182 | |
| 6183 | // Store ptr to overflow_arg_area |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6184 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6185 | FIN, DAG.getIntPtrConstant(4)); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6186 | SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy()); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6187 | Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6188 | MemOps.push_back(Store); |
| 6189 | |
| 6190 | // Store ptr to reg_save_area. |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6191 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6192 | FIN, DAG.getIntPtrConstant(8)); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6193 | SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy()); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6194 | Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6195 | MemOps.push_back(Store); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6196 | return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6197 | &MemOps[0], MemOps.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6198 | } |
| 6199 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6200 | SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 6201 | // X86-64 va_list is a struct { i32, i32, i8*, i8* }. |
| 6202 | assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!"); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6203 | SDValue Chain = Op.getOperand(0); |
| 6204 | SDValue SrcPtr = Op.getOperand(1); |
| 6205 | SDValue SrcSV = Op.getOperand(2); |
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 6206 | |
| 6207 | assert(0 && "VAArgInst is not yet implemented for x86-64!"); |
| 6208 | abort(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6209 | return SDValue(); |
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 6210 | } |
| 6211 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6212 | SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6213 | // X86-64 va_list is a struct { i32, i32, i8*, i8* }. |
Dan Gohman | 840ff5c | 2008-04-18 20:55:41 +0000 | [diff] [blame] | 6214 | assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!"); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6215 | SDValue Chain = Op.getOperand(0); |
| 6216 | SDValue DstPtr = Op.getOperand(1); |
| 6217 | SDValue SrcPtr = Op.getOperand(2); |
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6218 | const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue(); |
| 6219 | const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6220 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6221 | |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6222 | return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr, |
Dan Gohman | 840ff5c | 2008-04-18 20:55:41 +0000 | [diff] [blame] | 6223 | DAG.getIntPtrConstant(24), 8, false, |
| 6224 | DstSV, 0, SrcSV, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6225 | } |
| 6226 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6227 | SDValue |
| 6228 | X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) { |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6229 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 6230 | unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6231 | switch (IntNo) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6232 | default: return SDValue(); // Don't custom lower most intrinsics. |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6233 | // Comparison intrinsics. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6234 | case Intrinsic::x86_sse_comieq_ss: |
| 6235 | case Intrinsic::x86_sse_comilt_ss: |
| 6236 | case Intrinsic::x86_sse_comile_ss: |
| 6237 | case Intrinsic::x86_sse_comigt_ss: |
| 6238 | case Intrinsic::x86_sse_comige_ss: |
| 6239 | case Intrinsic::x86_sse_comineq_ss: |
| 6240 | case Intrinsic::x86_sse_ucomieq_ss: |
| 6241 | case Intrinsic::x86_sse_ucomilt_ss: |
| 6242 | case Intrinsic::x86_sse_ucomile_ss: |
| 6243 | case Intrinsic::x86_sse_ucomigt_ss: |
| 6244 | case Intrinsic::x86_sse_ucomige_ss: |
| 6245 | case Intrinsic::x86_sse_ucomineq_ss: |
| 6246 | case Intrinsic::x86_sse2_comieq_sd: |
| 6247 | case Intrinsic::x86_sse2_comilt_sd: |
| 6248 | case Intrinsic::x86_sse2_comile_sd: |
| 6249 | case Intrinsic::x86_sse2_comigt_sd: |
| 6250 | case Intrinsic::x86_sse2_comige_sd: |
| 6251 | case Intrinsic::x86_sse2_comineq_sd: |
| 6252 | case Intrinsic::x86_sse2_ucomieq_sd: |
| 6253 | case Intrinsic::x86_sse2_ucomilt_sd: |
| 6254 | case Intrinsic::x86_sse2_ucomile_sd: |
| 6255 | case Intrinsic::x86_sse2_ucomigt_sd: |
| 6256 | case Intrinsic::x86_sse2_ucomige_sd: |
| 6257 | case Intrinsic::x86_sse2_ucomineq_sd: { |
| 6258 | unsigned Opc = 0; |
| 6259 | ISD::CondCode CC = ISD::SETCC_INVALID; |
| 6260 | switch (IntNo) { |
| 6261 | default: break; |
| 6262 | case Intrinsic::x86_sse_comieq_ss: |
| 6263 | case Intrinsic::x86_sse2_comieq_sd: |
| 6264 | Opc = X86ISD::COMI; |
| 6265 | CC = ISD::SETEQ; |
| 6266 | break; |
| 6267 | case Intrinsic::x86_sse_comilt_ss: |
| 6268 | case Intrinsic::x86_sse2_comilt_sd: |
| 6269 | Opc = X86ISD::COMI; |
| 6270 | CC = ISD::SETLT; |
| 6271 | break; |
| 6272 | case Intrinsic::x86_sse_comile_ss: |
| 6273 | case Intrinsic::x86_sse2_comile_sd: |
| 6274 | Opc = X86ISD::COMI; |
| 6275 | CC = ISD::SETLE; |
| 6276 | break; |
| 6277 | case Intrinsic::x86_sse_comigt_ss: |
| 6278 | case Intrinsic::x86_sse2_comigt_sd: |
| 6279 | Opc = X86ISD::COMI; |
| 6280 | CC = ISD::SETGT; |
| 6281 | break; |
| 6282 | case Intrinsic::x86_sse_comige_ss: |
| 6283 | case Intrinsic::x86_sse2_comige_sd: |
| 6284 | Opc = X86ISD::COMI; |
| 6285 | CC = ISD::SETGE; |
| 6286 | break; |
| 6287 | case Intrinsic::x86_sse_comineq_ss: |
| 6288 | case Intrinsic::x86_sse2_comineq_sd: |
| 6289 | Opc = X86ISD::COMI; |
| 6290 | CC = ISD::SETNE; |
| 6291 | break; |
| 6292 | case Intrinsic::x86_sse_ucomieq_ss: |
| 6293 | case Intrinsic::x86_sse2_ucomieq_sd: |
| 6294 | Opc = X86ISD::UCOMI; |
| 6295 | CC = ISD::SETEQ; |
| 6296 | break; |
| 6297 | case Intrinsic::x86_sse_ucomilt_ss: |
| 6298 | case Intrinsic::x86_sse2_ucomilt_sd: |
| 6299 | Opc = X86ISD::UCOMI; |
| 6300 | CC = ISD::SETLT; |
| 6301 | break; |
| 6302 | case Intrinsic::x86_sse_ucomile_ss: |
| 6303 | case Intrinsic::x86_sse2_ucomile_sd: |
| 6304 | Opc = X86ISD::UCOMI; |
| 6305 | CC = ISD::SETLE; |
| 6306 | break; |
| 6307 | case Intrinsic::x86_sse_ucomigt_ss: |
| 6308 | case Intrinsic::x86_sse2_ucomigt_sd: |
| 6309 | Opc = X86ISD::UCOMI; |
| 6310 | CC = ISD::SETGT; |
| 6311 | break; |
| 6312 | case Intrinsic::x86_sse_ucomige_ss: |
| 6313 | case Intrinsic::x86_sse2_ucomige_sd: |
| 6314 | Opc = X86ISD::UCOMI; |
| 6315 | CC = ISD::SETGE; |
| 6316 | break; |
| 6317 | case Intrinsic::x86_sse_ucomineq_ss: |
| 6318 | case Intrinsic::x86_sse2_ucomineq_sd: |
| 6319 | Opc = X86ISD::UCOMI; |
| 6320 | CC = ISD::SETNE; |
| 6321 | break; |
| 6322 | } |
| 6323 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6324 | SDValue LHS = Op.getOperand(1); |
| 6325 | SDValue RHS = Op.getOperand(2); |
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 6326 | unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6327 | SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS); |
| 6328 | SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, |
Evan Cheng | 89c1763 | 2008-08-17 19:22:34 +0000 | [diff] [blame] | 6329 | DAG.getConstant(X86CC, MVT::i8), Cond); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6330 | return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6331 | } |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6332 | |
| 6333 | // Fix vector shift instructions where the last operand is a non-immediate |
| 6334 | // i32 value. |
| 6335 | case Intrinsic::x86_sse2_pslli_w: |
| 6336 | case Intrinsic::x86_sse2_pslli_d: |
| 6337 | case Intrinsic::x86_sse2_pslli_q: |
| 6338 | case Intrinsic::x86_sse2_psrli_w: |
| 6339 | case Intrinsic::x86_sse2_psrli_d: |
| 6340 | case Intrinsic::x86_sse2_psrli_q: |
| 6341 | case Intrinsic::x86_sse2_psrai_w: |
| 6342 | case Intrinsic::x86_sse2_psrai_d: |
| 6343 | case Intrinsic::x86_mmx_pslli_w: |
| 6344 | case Intrinsic::x86_mmx_pslli_d: |
| 6345 | case Intrinsic::x86_mmx_pslli_q: |
| 6346 | case Intrinsic::x86_mmx_psrli_w: |
| 6347 | case Intrinsic::x86_mmx_psrli_d: |
| 6348 | case Intrinsic::x86_mmx_psrli_q: |
| 6349 | case Intrinsic::x86_mmx_psrai_w: |
| 6350 | case Intrinsic::x86_mmx_psrai_d: { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6351 | SDValue ShAmt = Op.getOperand(2); |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6352 | if (isa<ConstantSDNode>(ShAmt)) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6353 | return SDValue(); |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6354 | |
| 6355 | unsigned NewIntNo = 0; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6356 | MVT ShAmtVT = MVT::v4i32; |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6357 | switch (IntNo) { |
| 6358 | case Intrinsic::x86_sse2_pslli_w: |
| 6359 | NewIntNo = Intrinsic::x86_sse2_psll_w; |
| 6360 | break; |
| 6361 | case Intrinsic::x86_sse2_pslli_d: |
| 6362 | NewIntNo = Intrinsic::x86_sse2_psll_d; |
| 6363 | break; |
| 6364 | case Intrinsic::x86_sse2_pslli_q: |
| 6365 | NewIntNo = Intrinsic::x86_sse2_psll_q; |
| 6366 | break; |
| 6367 | case Intrinsic::x86_sse2_psrli_w: |
| 6368 | NewIntNo = Intrinsic::x86_sse2_psrl_w; |
| 6369 | break; |
| 6370 | case Intrinsic::x86_sse2_psrli_d: |
| 6371 | NewIntNo = Intrinsic::x86_sse2_psrl_d; |
| 6372 | break; |
| 6373 | case Intrinsic::x86_sse2_psrli_q: |
| 6374 | NewIntNo = Intrinsic::x86_sse2_psrl_q; |
| 6375 | break; |
| 6376 | case Intrinsic::x86_sse2_psrai_w: |
| 6377 | NewIntNo = Intrinsic::x86_sse2_psra_w; |
| 6378 | break; |
| 6379 | case Intrinsic::x86_sse2_psrai_d: |
| 6380 | NewIntNo = Intrinsic::x86_sse2_psra_d; |
| 6381 | break; |
| 6382 | default: { |
| 6383 | ShAmtVT = MVT::v2i32; |
| 6384 | switch (IntNo) { |
| 6385 | case Intrinsic::x86_mmx_pslli_w: |
| 6386 | NewIntNo = Intrinsic::x86_mmx_psll_w; |
| 6387 | break; |
| 6388 | case Intrinsic::x86_mmx_pslli_d: |
| 6389 | NewIntNo = Intrinsic::x86_mmx_psll_d; |
| 6390 | break; |
| 6391 | case Intrinsic::x86_mmx_pslli_q: |
| 6392 | NewIntNo = Intrinsic::x86_mmx_psll_q; |
| 6393 | break; |
| 6394 | case Intrinsic::x86_mmx_psrli_w: |
| 6395 | NewIntNo = Intrinsic::x86_mmx_psrl_w; |
| 6396 | break; |
| 6397 | case Intrinsic::x86_mmx_psrli_d: |
| 6398 | NewIntNo = Intrinsic::x86_mmx_psrl_d; |
| 6399 | break; |
| 6400 | case Intrinsic::x86_mmx_psrli_q: |
| 6401 | NewIntNo = Intrinsic::x86_mmx_psrl_q; |
| 6402 | break; |
| 6403 | case Intrinsic::x86_mmx_psrai_w: |
| 6404 | NewIntNo = Intrinsic::x86_mmx_psra_w; |
| 6405 | break; |
| 6406 | case Intrinsic::x86_mmx_psrai_d: |
| 6407 | NewIntNo = Intrinsic::x86_mmx_psra_d; |
| 6408 | break; |
| 6409 | default: abort(); // Can't reach here. |
| 6410 | } |
| 6411 | break; |
| 6412 | } |
| 6413 | } |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6414 | MVT VT = Op.getValueType(); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6415 | ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, |
| 6416 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt)); |
| 6417 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6418 | DAG.getConstant(NewIntNo, MVT::i32), |
| 6419 | Op.getOperand(1), ShAmt); |
| 6420 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6421 | } |
| 6422 | } |
| 6423 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6424 | SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) { |
Bill Wendling | 6ddc87b | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 6425 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6426 | DebugLoc dl = Op.getDebugLoc(); |
Bill Wendling | 6ddc87b | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 6427 | |
| 6428 | if (Depth > 0) { |
| 6429 | SDValue FrameAddr = LowerFRAMEADDR(Op, DAG); |
| 6430 | SDValue Offset = |
| 6431 | DAG.getConstant(TD->getPointerSize(), |
| 6432 | Subtarget->is64Bit() ? MVT::i64 : MVT::i32); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6433 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6434 | DAG.getNode(ISD::ADD, dl, getPointerTy(), |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6435 | FrameAddr, Offset), |
Bill Wendling | 6ddc87b | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 6436 | NULL, 0); |
| 6437 | } |
| 6438 | |
| 6439 | // Just load the return address. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6440 | SDValue RetAddrFI = getReturnAddressFrameIndex(DAG); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6441 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6442 | RetAddrFI, NULL, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6443 | } |
| 6444 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6445 | SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) { |
Evan Cheng | 3363367 | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 6446 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); |
| 6447 | MFI->setFrameAddressIsTaken(true); |
| 6448 | MVT VT = Op.getValueType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6449 | DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful |
Evan Cheng | 3363367 | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 6450 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
| 6451 | unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP; |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6452 | SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT); |
Evan Cheng | 3363367 | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 6453 | while (Depth--) |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6454 | FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0); |
Evan Cheng | 3363367 | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 6455 | return FrameAddr; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6456 | } |
| 6457 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6458 | SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op, |
Anton Korobeynikov | 566f9d9 | 2008-09-08 21:12:11 +0000 | [diff] [blame] | 6459 | SelectionDAG &DAG) { |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 6460 | return DAG.getIntPtrConstant(2*TD->getPointerSize()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6461 | } |
| 6462 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6463 | SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6464 | { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6465 | MachineFunction &MF = DAG.getMachineFunction(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6466 | SDValue Chain = Op.getOperand(0); |
| 6467 | SDValue Offset = Op.getOperand(1); |
| 6468 | SDValue Handler = Op.getOperand(2); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6469 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6470 | |
Anton Korobeynikov | 1ec04ee | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 6471 | SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP, |
| 6472 | getPointerTy()); |
| 6473 | unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6474 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6475 | SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame, |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 6476 | DAG.getIntPtrConstant(-TD->getPointerSize())); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6477 | StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset); |
| 6478 | Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6479 | Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr); |
Anton Korobeynikov | 1ec04ee | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 6480 | MF.getRegInfo().addLiveOut(StoreAddrReg); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6481 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6482 | return DAG.getNode(X86ISD::EH_RETURN, dl, |
Anton Korobeynikov | 1ec04ee | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 6483 | MVT::Other, |
| 6484 | Chain, DAG.getRegister(StoreAddrReg, getPointerTy())); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6485 | } |
| 6486 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6487 | SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op, |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6488 | SelectionDAG &DAG) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6489 | SDValue Root = Op.getOperand(0); |
| 6490 | SDValue Trmp = Op.getOperand(1); // trampoline |
| 6491 | SDValue FPtr = Op.getOperand(2); // nested function |
| 6492 | SDValue Nest = Op.getOperand(3); // 'nest' parameter value |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6493 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6494 | |
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6495 | const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue(); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6496 | |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6497 | const X86InstrInfo *TII = |
| 6498 | ((X86TargetMachine&)getTargetMachine()).getInstrInfo(); |
| 6499 | |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6500 | if (Subtarget->is64Bit()) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6501 | SDValue OutChains[6]; |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6502 | |
| 6503 | // Large code-model. |
| 6504 | |
| 6505 | const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r); |
| 6506 | const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri); |
| 6507 | |
Dan Gohman | b41dfba | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 6508 | const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10); |
| 6509 | const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11); |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6510 | |
| 6511 | const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix |
| 6512 | |
| 6513 | // Load the pointer to the nested function into R11. |
| 6514 | unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11 |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6515 | SDValue Addr = Trmp; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6516 | OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), |
| 6517 | Addr, TrmpAddr, 0); |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6518 | |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6519 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6520 | DAG.getConstant(2, MVT::i64)); |
| 6521 | OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2); |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6522 | |
| 6523 | // Load the 'nest' parameter value into R10. |
| 6524 | // R10 is specified in X86CallingConv.td |
| 6525 | OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10 |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6526 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6527 | DAG.getConstant(10, MVT::i64)); |
| 6528 | OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), |
| 6529 | Addr, TrmpAddr, 10); |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6530 | |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6531 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6532 | DAG.getConstant(12, MVT::i64)); |
| 6533 | OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2); |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6534 | |
| 6535 | // Jump to the nested function. |
| 6536 | OpCode = (JMP64r << 8) | REX_WB; // jmpq *... |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6537 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6538 | DAG.getConstant(20, MVT::i64)); |
| 6539 | OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), |
| 6540 | Addr, TrmpAddr, 20); |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6541 | |
| 6542 | unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11 |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6543 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6544 | DAG.getConstant(22, MVT::i64)); |
| 6545 | OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr, |
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6546 | TrmpAddr, 22); |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6547 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6548 | SDValue Ops[] = |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6549 | { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) }; |
| 6550 | return DAG.getMergeValues(Ops, 2, dl); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6551 | } else { |
Dan Gohman | 0bd7070 | 2008-01-31 01:01:48 +0000 | [diff] [blame] | 6552 | const Function *Func = |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6553 | cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue()); |
| 6554 | unsigned CC = Func->getCallingConv(); |
Duncan Sands | 466eadd | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 6555 | unsigned NestReg; |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6556 | |
| 6557 | switch (CC) { |
| 6558 | default: |
| 6559 | assert(0 && "Unsupported calling convention"); |
| 6560 | case CallingConv::C: |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6561 | case CallingConv::X86_StdCall: { |
| 6562 | // Pass 'nest' parameter in ECX. |
| 6563 | // Must be kept in sync with X86CallingConv.td |
Duncan Sands | 466eadd | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 6564 | NestReg = X86::ECX; |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6565 | |
| 6566 | // Check that ECX wasn't needed by an 'inreg' parameter. |
| 6567 | const FunctionType *FTy = Func->getFunctionType(); |
Devang Patel | d222f86 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 6568 | const AttrListPtr &Attrs = Func->getAttributes(); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6569 | |
Chris Lattner | 1c8733e | 2008-03-12 17:45:29 +0000 | [diff] [blame] | 6570 | if (!Attrs.isEmpty() && !Func->isVarArg()) { |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6571 | unsigned InRegCount = 0; |
| 6572 | unsigned Idx = 1; |
| 6573 | |
| 6574 | for (FunctionType::param_iterator I = FTy->param_begin(), |
| 6575 | E = FTy->param_end(); I != E; ++I, ++Idx) |
Devang Patel | d222f86 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 6576 | if (Attrs.paramHasAttr(Idx, Attribute::InReg)) |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6577 | // FIXME: should only count parameters that are lowered to integers. |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 6578 | InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32; |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6579 | |
| 6580 | if (InRegCount > 2) { |
| 6581 | cerr << "Nest register in use - reduce number of inreg parameters!\n"; |
| 6582 | abort(); |
| 6583 | } |
| 6584 | } |
| 6585 | break; |
| 6586 | } |
| 6587 | case CallingConv::X86_FastCall: |
Duncan Sands | 162c1d5 | 2008-09-10 13:22:10 +0000 | [diff] [blame] | 6588 | case CallingConv::Fast: |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6589 | // Pass 'nest' parameter in EAX. |
| 6590 | // Must be kept in sync with X86CallingConv.td |
Duncan Sands | 466eadd | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 6591 | NestReg = X86::EAX; |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6592 | break; |
| 6593 | } |
| 6594 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6595 | SDValue OutChains[4]; |
| 6596 | SDValue Addr, Disp; |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6597 | |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6598 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6599 | DAG.getConstant(10, MVT::i32)); |
| 6600 | Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6601 | |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6602 | const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri); |
Dan Gohman | b41dfba | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 6603 | const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6604 | OutChains[0] = DAG.getStore(Root, dl, |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6605 | DAG.getConstant(MOV32ri|N86Reg, MVT::i8), |
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6606 | Trmp, TrmpAddr, 0); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6607 | |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6608 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6609 | DAG.getConstant(1, MVT::i32)); |
| 6610 | OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6611 | |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6612 | const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6613 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6614 | DAG.getConstant(5, MVT::i32)); |
| 6615 | OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr, |
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6616 | TrmpAddr, 5, false, 1); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6617 | |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6618 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6619 | DAG.getConstant(6, MVT::i32)); |
| 6620 | OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6621 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6622 | SDValue Ops[] = |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6623 | { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) }; |
| 6624 | return DAG.getMergeValues(Ops, 2, dl); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6625 | } |
| 6626 | } |
| 6627 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6628 | SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) { |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6629 | /* |
| 6630 | The rounding mode is in bits 11:10 of FPSR, and has the following |
| 6631 | settings: |
| 6632 | 00 Round to nearest |
| 6633 | 01 Round to -inf |
| 6634 | 10 Round to +inf |
| 6635 | 11 Round to 0 |
| 6636 | |
| 6637 | FLT_ROUNDS, on the other hand, expects the following: |
| 6638 | -1 Undefined |
| 6639 | 0 Round to 0 |
| 6640 | 1 Round to nearest |
| 6641 | 2 Round to +inf |
| 6642 | 3 Round to -inf |
| 6643 | |
| 6644 | To perform the conversion, we do: |
| 6645 | (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3) |
| 6646 | */ |
| 6647 | |
| 6648 | MachineFunction &MF = DAG.getMachineFunction(); |
| 6649 | const TargetMachine &TM = MF.getTarget(); |
| 6650 | const TargetFrameInfo &TFI = *TM.getFrameInfo(); |
| 6651 | unsigned StackAlignment = TFI.getStackAlignment(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6652 | MVT VT = Op.getValueType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6653 | DebugLoc dl = Op.getDebugLoc(); |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6654 | |
| 6655 | // Save FP Control Word to stack slot |
| 6656 | int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6657 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6658 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6659 | SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other, |
Evan Cheng | 6617eed | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 6660 | DAG.getEntryNode(), StackSlot); |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6661 | |
| 6662 | // Load FP Control Word from stack slot |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6663 | SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0); |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6664 | |
| 6665 | // Transform as necessary |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6666 | SDValue CWD1 = |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6667 | DAG.getNode(ISD::SRL, dl, MVT::i16, |
| 6668 | DAG.getNode(ISD::AND, dl, MVT::i16, |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6669 | CWD, DAG.getConstant(0x800, MVT::i16)), |
| 6670 | DAG.getConstant(11, MVT::i8)); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6671 | SDValue CWD2 = |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6672 | DAG.getNode(ISD::SRL, dl, MVT::i16, |
| 6673 | DAG.getNode(ISD::AND, dl, MVT::i16, |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6674 | CWD, DAG.getConstant(0x400, MVT::i16)), |
| 6675 | DAG.getConstant(9, MVT::i8)); |
| 6676 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6677 | SDValue RetVal = |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6678 | DAG.getNode(ISD::AND, dl, MVT::i16, |
| 6679 | DAG.getNode(ISD::ADD, dl, MVT::i16, |
| 6680 | DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2), |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6681 | DAG.getConstant(1, MVT::i16)), |
| 6682 | DAG.getConstant(3, MVT::i16)); |
| 6683 | |
| 6684 | |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6685 | return DAG.getNode((VT.getSizeInBits() < 16 ? |
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 6686 | ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal); |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6687 | } |
| 6688 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6689 | SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6690 | MVT VT = Op.getValueType(); |
| 6691 | MVT OpVT = VT; |
| 6692 | unsigned NumBits = VT.getSizeInBits(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6693 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6694 | |
| 6695 | Op = Op.getOperand(0); |
| 6696 | if (VT == MVT::i8) { |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6697 | // Zero extend to i32 since there is not an i8 bsr. |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6698 | OpVT = MVT::i32; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6699 | Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6700 | } |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6701 | |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6702 | // Issue a bsr (scan bits in reverse) which also sets EFLAGS. |
| 6703 | SDVTList VTs = DAG.getVTList(OpVT, MVT::i32); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6704 | Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op); |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6705 | |
| 6706 | // If src is zero (i.e. bsr sets ZF), returns NumBits. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6707 | SmallVector<SDValue, 4> Ops; |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6708 | Ops.push_back(Op); |
| 6709 | Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT)); |
| 6710 | Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8)); |
| 6711 | Ops.push_back(Op.getValue(1)); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6712 | Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4); |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6713 | |
| 6714 | // Finally xor with NumBits-1. |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6715 | Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT)); |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6716 | |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6717 | if (VT == MVT::i8) |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6718 | Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6719 | return Op; |
| 6720 | } |
| 6721 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6722 | SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6723 | MVT VT = Op.getValueType(); |
| 6724 | MVT OpVT = VT; |
| 6725 | unsigned NumBits = VT.getSizeInBits(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6726 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6727 | |
| 6728 | Op = Op.getOperand(0); |
| 6729 | if (VT == MVT::i8) { |
| 6730 | OpVT = MVT::i32; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6731 | Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6732 | } |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6733 | |
| 6734 | // Issue a bsf (scan bits forward) which also sets EFLAGS. |
| 6735 | SDVTList VTs = DAG.getVTList(OpVT, MVT::i32); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6736 | Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op); |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6737 | |
| 6738 | // If src is zero (i.e. bsf sets ZF), returns NumBits. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6739 | SmallVector<SDValue, 4> Ops; |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6740 | Ops.push_back(Op); |
| 6741 | Ops.push_back(DAG.getConstant(NumBits, OpVT)); |
| 6742 | Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8)); |
| 6743 | Ops.push_back(Op.getValue(1)); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6744 | Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4); |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6745 | |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6746 | if (VT == MVT::i8) |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6747 | Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6748 | return Op; |
| 6749 | } |
| 6750 | |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6751 | SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) { |
| 6752 | MVT VT = Op.getValueType(); |
| 6753 | assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply"); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6754 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6755 | |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6756 | // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32); |
| 6757 | // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32); |
| 6758 | // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b ); |
| 6759 | // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi ); |
| 6760 | // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b ); |
| 6761 | // |
| 6762 | // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 ); |
| 6763 | // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 ); |
| 6764 | // return AloBlo + AloBhi + AhiBlo; |
| 6765 | |
| 6766 | SDValue A = Op.getOperand(0); |
| 6767 | SDValue B = Op.getOperand(1); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6768 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6769 | SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6770 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), |
| 6771 | A, DAG.getConstant(32, MVT::i32)); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6772 | SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6773 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), |
| 6774 | B, DAG.getConstant(32, MVT::i32)); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6775 | SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6776 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), |
| 6777 | A, B); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6778 | SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6779 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), |
| 6780 | A, Bhi); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6781 | SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6782 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), |
| 6783 | Ahi, B); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6784 | AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6785 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), |
| 6786 | AloBhi, DAG.getConstant(32, MVT::i32)); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6787 | AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6788 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), |
| 6789 | AhiBlo, DAG.getConstant(32, MVT::i32)); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6790 | SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi); |
| 6791 | Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo); |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6792 | return Res; |
| 6793 | } |
| 6794 | |
| 6795 | |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6796 | SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) { |
| 6797 | // Lower the "add/sub/mul with overflow" instruction into a regular ins plus |
| 6798 | // a "setcc" instruction that checks the overflow flag. The "brcond" lowering |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6799 | // looks for this combo and may remove the "setcc" instruction if the "setcc" |
| 6800 | // has only one use. |
Bill Wendling | d06b420 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 6801 | SDNode *N = Op.getNode(); |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6802 | SDValue LHS = N->getOperand(0); |
| 6803 | SDValue RHS = N->getOperand(1); |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6804 | unsigned BaseOp = 0; |
| 6805 | unsigned Cond = 0; |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6806 | DebugLoc dl = Op.getDebugLoc(); |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6807 | |
| 6808 | switch (Op.getOpcode()) { |
| 6809 | default: assert(0 && "Unknown ovf instruction!"); |
| 6810 | case ISD::SADDO: |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6811 | // A subtract of one will be selected as a INC. Note that INC doesn't |
| 6812 | // set CF, so we can't do this for UADDO. |
| 6813 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) |
| 6814 | if (C->getAPIntValue() == 1) { |
| 6815 | BaseOp = X86ISD::INC; |
| 6816 | Cond = X86::COND_O; |
| 6817 | break; |
| 6818 | } |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6819 | BaseOp = X86ISD::ADD; |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6820 | Cond = X86::COND_O; |
| 6821 | break; |
| 6822 | case ISD::UADDO: |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6823 | BaseOp = X86ISD::ADD; |
Dan Gohman | 0fc9ed6 | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 6824 | Cond = X86::COND_B; |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6825 | break; |
| 6826 | case ISD::SSUBO: |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6827 | // A subtract of one will be selected as a DEC. Note that DEC doesn't |
| 6828 | // set CF, so we can't do this for USUBO. |
| 6829 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) |
| 6830 | if (C->getAPIntValue() == 1) { |
| 6831 | BaseOp = X86ISD::DEC; |
| 6832 | Cond = X86::COND_O; |
| 6833 | break; |
| 6834 | } |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6835 | BaseOp = X86ISD::SUB; |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6836 | Cond = X86::COND_O; |
| 6837 | break; |
| 6838 | case ISD::USUBO: |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6839 | BaseOp = X86ISD::SUB; |
Dan Gohman | 0fc9ed6 | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 6840 | Cond = X86::COND_B; |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6841 | break; |
| 6842 | case ISD::SMULO: |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 6843 | BaseOp = X86ISD::SMUL; |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6844 | Cond = X86::COND_O; |
| 6845 | break; |
| 6846 | case ISD::UMULO: |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 6847 | BaseOp = X86ISD::UMUL; |
Dan Gohman | 0fc9ed6 | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 6848 | Cond = X86::COND_B; |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6849 | break; |
| 6850 | } |
Bill Wendling | d06b420 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 6851 | |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6852 | // Also sets EFLAGS. |
| 6853 | SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6854 | SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS); |
Bill Wendling | d06b420 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 6855 | |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6856 | SDValue SetCC = |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6857 | DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1), |
Bill Wendling | 35f1a9d | 2008-12-10 02:01:32 +0000 | [diff] [blame] | 6858 | DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1)); |
Bill Wendling | d06b420 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 6859 | |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6860 | DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC); |
| 6861 | return Sum; |
Bill Wendling | 4c134df | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 6862 | } |
| 6863 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6864 | SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | c70fa75 | 2008-06-25 16:07:49 +0000 | [diff] [blame] | 6865 | MVT T = Op.getValueType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6866 | DebugLoc dl = Op.getDebugLoc(); |
Andrew Lenharth | bd7d326 | 2008-03-04 21:13:33 +0000 | [diff] [blame] | 6867 | unsigned Reg = 0; |
| 6868 | unsigned size = 0; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6869 | switch(T.getSimpleVT()) { |
| 6870 | default: |
| 6871 | assert(false && "Invalid value type!"); |
Andrew Lenharth | 7dfe23f | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 6872 | case MVT::i8: Reg = X86::AL; size = 1; break; |
| 6873 | case MVT::i16: Reg = X86::AX; size = 2; break; |
| 6874 | case MVT::i32: Reg = X86::EAX; size = 4; break; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6875 | case MVT::i64: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6876 | assert(Subtarget->is64Bit() && "Node not type legal!"); |
| 6877 | Reg = X86::RAX; size = 8; |
Andrew Lenharth | 8158082 | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 6878 | break; |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6879 | } |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6880 | SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg, |
Dale Johannesen | ddb761b | 2008-09-11 03:12:59 +0000 | [diff] [blame] | 6881 | Op.getOperand(2), SDValue()); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6882 | SDValue Ops[] = { cpIn.getValue(0), |
Evan Cheng | 6617eed | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 6883 | Op.getOperand(1), |
| 6884 | Op.getOperand(3), |
| 6885 | DAG.getTargetConstant(size, MVT::i8), |
| 6886 | cpIn.getValue(1) }; |
Andrew Lenharth | 7dfe23f | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 6887 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6888 | SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6889 | SDValue cpOut = |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6890 | DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1)); |
Andrew Lenharth | 7dfe23f | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 6891 | return cpOut; |
| 6892 | } |
| 6893 | |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6894 | SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op, |
Gabor Greif | 825aa89 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 6895 | SelectionDAG &DAG) { |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6896 | assert(Subtarget->is64Bit() && "Result not type legalized?"); |
Andrew Lenharth | 8158082 | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 6897 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6898 | SDValue TheChain = Op.getOperand(0); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6899 | DebugLoc dl = Op.getDebugLoc(); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6900 | SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6901 | SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1)); |
| 6902 | SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64, |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6903 | rax.getValue(2)); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6904 | SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx, |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6905 | DAG.getConstant(32, MVT::i8)); |
| 6906 | SDValue Ops[] = { |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6907 | DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp), |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6908 | rdx.getValue(1) |
| 6909 | }; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6910 | return DAG.getMergeValues(Ops, 2, dl); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 6911 | } |
| 6912 | |
Dale Johannesen | 9011d87 | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 6913 | SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) { |
| 6914 | SDNode *Node = Op.getNode(); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6915 | DebugLoc dl = Node->getDebugLoc(); |
Dale Johannesen | 9011d87 | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 6916 | MVT T = Node->getValueType(0); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6917 | SDValue negOp = DAG.getNode(ISD::SUB, dl, T, |
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 6918 | DAG.getConstant(0, T), Node->getOperand(2)); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6919 | return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl, |
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6920 | cast<AtomicSDNode>(Node)->getMemoryVT(), |
Dale Johannesen | 9011d87 | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 6921 | Node->getOperand(0), |
| 6922 | Node->getOperand(1), negOp, |
| 6923 | cast<AtomicSDNode>(Node)->getSrcValue(), |
| 6924 | cast<AtomicSDNode>(Node)->getAlignment()); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6925 | } |
| 6926 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6927 | /// LowerOperation - Provide custom lowering hooks for some operations. |
| 6928 | /// |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6929 | SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6930 | switch (Op.getOpcode()) { |
| 6931 | default: assert(0 && "Should not custom lower this!"); |
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6932 | case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG); |
| 6933 | case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6934 | case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG); |
| 6935 | case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG); |
| 6936 | case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG); |
| 6937 | case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG); |
| 6938 | case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG); |
| 6939 | case ISD::ConstantPool: return LowerConstantPool(Op, DAG); |
| 6940 | case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG); |
| 6941 | case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG); |
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 6942 | case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6943 | case ISD::SHL_PARTS: |
| 6944 | case ISD::SRA_PARTS: |
| 6945 | case ISD::SRL_PARTS: return LowerShift(Op, DAG); |
| 6946 | case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG); |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 6947 | case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6948 | case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG); |
| 6949 | case ISD::FABS: return LowerFABS(Op, DAG); |
| 6950 | case ISD::FNEG: return LowerFNEG(Op, DAG); |
| 6951 | case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG); |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 6952 | case ISD::SETCC: return LowerSETCC(Op, DAG); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6953 | case ISD::VSETCC: return LowerVSETCC(Op, DAG); |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 6954 | case ISD::SELECT: return LowerSELECT(Op, DAG); |
| 6955 | case ISD::BRCOND: return LowerBRCOND(Op, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6956 | case ISD::JumpTable: return LowerJumpTable(Op, DAG); |
| 6957 | case ISD::CALL: return LowerCALL(Op, DAG); |
| 6958 | case ISD::RET: return LowerRET(Op, DAG); |
| 6959 | case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6960 | case ISD::VASTART: return LowerVASTART(Op, DAG); |
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 6961 | case ISD::VAARG: return LowerVAARG(Op, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6962 | case ISD::VACOPY: return LowerVACOPY(Op, DAG); |
| 6963 | case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG); |
| 6964 | case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG); |
| 6965 | case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG); |
| 6966 | case ISD::FRAME_TO_ARGS_OFFSET: |
| 6967 | return LowerFRAME_TO_ARGS_OFFSET(Op, DAG); |
| 6968 | case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG); |
| 6969 | case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6970 | case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG); |
Dan Gohman | 819574c | 2008-01-31 00:41:03 +0000 | [diff] [blame] | 6971 | case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6972 | case ISD::CTLZ: return LowerCTLZ(Op, DAG); |
| 6973 | case ISD::CTTZ: return LowerCTTZ(Op, DAG); |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6974 | case ISD::MUL: return LowerMUL_V2I64(Op, DAG); |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6975 | case ISD::SADDO: |
| 6976 | case ISD::UADDO: |
| 6977 | case ISD::SSUBO: |
| 6978 | case ISD::USUBO: |
| 6979 | case ISD::SMULO: |
| 6980 | case ISD::UMULO: return LowerXALUO(Op, DAG); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6981 | case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6982 | } |
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 6983 | } |
| 6984 | |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6985 | void X86TargetLowering:: |
| 6986 | ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results, |
| 6987 | SelectionDAG &DAG, unsigned NewOp) { |
| 6988 | MVT T = Node->getValueType(0); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6989 | DebugLoc dl = Node->getDebugLoc(); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6990 | assert (T == MVT::i64 && "Only know how to expand i64 atomics"); |
| 6991 | |
| 6992 | SDValue Chain = Node->getOperand(0); |
| 6993 | SDValue In1 = Node->getOperand(1); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6994 | SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6995 | Node->getOperand(2), DAG.getIntPtrConstant(0)); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6996 | SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6997 | Node->getOperand(2), DAG.getIntPtrConstant(1)); |
| 6998 | // This is a generalized SDNode, not an AtomicSDNode, so it doesn't |
| 6999 | // have a MemOperand. Pass the info through as a normal operand. |
| 7000 | SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand()); |
| 7001 | SDValue Ops[] = { Chain, In1, In2L, In2H, LSI }; |
| 7002 | SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7003 | SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7004 | SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)}; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7005 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2)); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7006 | Results.push_back(Result.getValue(2)); |
| 7007 | } |
| 7008 | |
Duncan Sands | ac496a1 | 2008-07-04 11:47:58 +0000 | [diff] [blame] | 7009 | /// ReplaceNodeResults - Replace a node with an illegal result type |
| 7010 | /// with a new node built out of custom code. |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7011 | void X86TargetLowering::ReplaceNodeResults(SDNode *N, |
| 7012 | SmallVectorImpl<SDValue>&Results, |
| 7013 | SelectionDAG &DAG) { |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7014 | DebugLoc dl = N->getDebugLoc(); |
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 7015 | switch (N->getOpcode()) { |
Duncan Sands | 8ec7aa7 | 2008-10-20 15:56:33 +0000 | [diff] [blame] | 7016 | default: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7017 | assert(false && "Do not know how to custom type legalize this operation!"); |
| 7018 | return; |
| 7019 | case ISD::FP_TO_SINT: { |
| 7020 | std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(SDValue(N, 0), DAG); |
| 7021 | SDValue FIST = Vals.first, StackSlot = Vals.second; |
| 7022 | if (FIST.getNode() != 0) { |
| 7023 | MVT VT = N->getValueType(0); |
| 7024 | // Return a load from the stack slot. |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7025 | Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0)); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7026 | } |
| 7027 | return; |
| 7028 | } |
| 7029 | case ISD::READCYCLECOUNTER: { |
| 7030 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
| 7031 | SDValue TheChain = N->getOperand(0); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7032 | SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7033 | SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32, |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7034 | rd.getValue(1)); |
| 7035 | SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32, |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7036 | eax.getValue(2)); |
| 7037 | // Use a buildpair to merge the two 32-bit values into a 64-bit one. |
| 7038 | SDValue Ops[] = { eax, edx }; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7039 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2)); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7040 | Results.push_back(edx.getValue(1)); |
| 7041 | return; |
| 7042 | } |
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7043 | case ISD::ATOMIC_CMP_SWAP: { |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7044 | MVT T = N->getValueType(0); |
| 7045 | assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap"); |
| 7046 | SDValue cpInL, cpInH; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7047 | cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2), |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7048 | DAG.getConstant(0, MVT::i32)); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7049 | cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2), |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7050 | DAG.getConstant(1, MVT::i32)); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7051 | cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue()); |
| 7052 | cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH, |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7053 | cpInL.getValue(1)); |
| 7054 | SDValue swapInL, swapInH; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7055 | swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3), |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7056 | DAG.getConstant(0, MVT::i32)); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7057 | swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3), |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7058 | DAG.getConstant(1, MVT::i32)); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7059 | swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL, |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7060 | cpInH.getValue(1)); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7061 | swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH, |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7062 | swapInL.getValue(1)); |
| 7063 | SDValue Ops[] = { swapInH.getValue(0), |
| 7064 | N->getOperand(1), |
| 7065 | swapInH.getValue(1) }; |
| 7066 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7067 | SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7068 | SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX, |
| 7069 | MVT::i32, Result.getValue(1)); |
| 7070 | SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX, |
| 7071 | MVT::i32, cpOutL.getValue(2)); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7072 | SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)}; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7073 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2)); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7074 | Results.push_back(cpOutH.getValue(1)); |
| 7075 | return; |
| 7076 | } |
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7077 | case ISD::ATOMIC_LOAD_ADD: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7078 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG); |
| 7079 | return; |
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7080 | case ISD::ATOMIC_LOAD_AND: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7081 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG); |
| 7082 | return; |
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7083 | case ISD::ATOMIC_LOAD_NAND: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7084 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG); |
| 7085 | return; |
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7086 | case ISD::ATOMIC_LOAD_OR: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7087 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG); |
| 7088 | return; |
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7089 | case ISD::ATOMIC_LOAD_SUB: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7090 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG); |
| 7091 | return; |
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7092 | case ISD::ATOMIC_LOAD_XOR: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7093 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG); |
| 7094 | return; |
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7095 | case ISD::ATOMIC_SWAP: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7096 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG); |
| 7097 | return; |
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 7098 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7099 | } |
| 7100 | |
| 7101 | const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const { |
| 7102 | switch (Opcode) { |
| 7103 | default: return NULL; |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 7104 | case X86ISD::BSF: return "X86ISD::BSF"; |
| 7105 | case X86ISD::BSR: return "X86ISD::BSR"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7106 | case X86ISD::SHLD: return "X86ISD::SHLD"; |
| 7107 | case X86ISD::SHRD: return "X86ISD::SHRD"; |
| 7108 | case X86ISD::FAND: return "X86ISD::FAND"; |
| 7109 | case X86ISD::FOR: return "X86ISD::FOR"; |
| 7110 | case X86ISD::FXOR: return "X86ISD::FXOR"; |
| 7111 | case X86ISD::FSRL: return "X86ISD::FSRL"; |
| 7112 | case X86ISD::FILD: return "X86ISD::FILD"; |
| 7113 | case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG"; |
| 7114 | case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM"; |
| 7115 | case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM"; |
| 7116 | case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM"; |
| 7117 | case X86ISD::FLD: return "X86ISD::FLD"; |
| 7118 | case X86ISD::FST: return "X86ISD::FST"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7119 | case X86ISD::CALL: return "X86ISD::CALL"; |
| 7120 | case X86ISD::TAILCALL: return "X86ISD::TAILCALL"; |
| 7121 | case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG"; |
Dan Gohman | 7fe9b7f | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 7122 | case X86ISD::BT: return "X86ISD::BT"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7123 | case X86ISD::CMP: return "X86ISD::CMP"; |
| 7124 | case X86ISD::COMI: return "X86ISD::COMI"; |
| 7125 | case X86ISD::UCOMI: return "X86ISD::UCOMI"; |
| 7126 | case X86ISD::SETCC: return "X86ISD::SETCC"; |
| 7127 | case X86ISD::CMOV: return "X86ISD::CMOV"; |
| 7128 | case X86ISD::BRCOND: return "X86ISD::BRCOND"; |
| 7129 | case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG"; |
| 7130 | case X86ISD::REP_STOS: return "X86ISD::REP_STOS"; |
| 7131 | case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7132 | case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg"; |
| 7133 | case X86ISD::Wrapper: return "X86ISD::Wrapper"; |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 7134 | case X86ISD::PEXTRB: return "X86ISD::PEXTRB"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7135 | case X86ISD::PEXTRW: return "X86ISD::PEXTRW"; |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 7136 | case X86ISD::INSERTPS: return "X86ISD::INSERTPS"; |
| 7137 | case X86ISD::PINSRB: return "X86ISD::PINSRB"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7138 | case X86ISD::PINSRW: return "X86ISD::PINSRW"; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 7139 | case X86ISD::PSHUFB: return "X86ISD::PSHUFB"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7140 | case X86ISD::FMAX: return "X86ISD::FMAX"; |
| 7141 | case X86ISD::FMIN: return "X86ISD::FMIN"; |
| 7142 | case X86ISD::FRSQRT: return "X86ISD::FRSQRT"; |
| 7143 | case X86ISD::FRCP: return "X86ISD::FRCP"; |
| 7144 | case X86ISD::TLSADDR: return "X86ISD::TLSADDR"; |
| 7145 | case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER"; |
| 7146 | case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN"; |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 7147 | case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN"; |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 7148 | case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m"; |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7149 | case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG"; |
| 7150 | case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG"; |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7151 | case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG"; |
| 7152 | case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG"; |
| 7153 | case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG"; |
| 7154 | case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG"; |
| 7155 | case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG"; |
| 7156 | case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG"; |
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7157 | case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL"; |
| 7158 | case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD"; |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 7159 | case X86ISD::VSHL: return "X86ISD::VSHL"; |
| 7160 | case X86ISD::VSRL: return "X86ISD::VSRL"; |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7161 | case X86ISD::CMPPD: return "X86ISD::CMPPD"; |
| 7162 | case X86ISD::CMPPS: return "X86ISD::CMPPS"; |
| 7163 | case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB"; |
| 7164 | case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW"; |
| 7165 | case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD"; |
| 7166 | case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ"; |
| 7167 | case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB"; |
| 7168 | case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW"; |
| 7169 | case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD"; |
| 7170 | case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ"; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 7171 | case X86ISD::ADD: return "X86ISD::ADD"; |
| 7172 | case X86ISD::SUB: return "X86ISD::SUB"; |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 7173 | case X86ISD::SMUL: return "X86ISD::SMUL"; |
| 7174 | case X86ISD::UMUL: return "X86ISD::UMUL"; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7175 | case X86ISD::INC: return "X86ISD::INC"; |
| 7176 | case X86ISD::DEC: return "X86ISD::DEC"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7177 | } |
| 7178 | } |
| 7179 | |
| 7180 | // isLegalAddressingMode - Return true if the addressing mode represented |
| 7181 | // by AM is legal for this target, for a load/store of the specified type. |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7182 | bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7183 | const Type *Ty) const { |
| 7184 | // X86 supports extremely general addressing modes. |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7185 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7186 | // X86 allows a sign-extended 32-bit immediate field as a displacement. |
| 7187 | if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1) |
| 7188 | return false; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7189 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7190 | if (AM.BaseGV) { |
Evan Cheng | 6a1f3f1 | 2007-08-01 23:46:47 +0000 | [diff] [blame] | 7191 | // We can only fold this if we don't need an extra load. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7192 | if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false)) |
| 7193 | return false; |
Dale Johannesen | 64660e9 | 2008-12-05 21:47:27 +0000 | [diff] [blame] | 7194 | // If BaseGV requires a register, we cannot also have a BaseReg. |
| 7195 | if (Subtarget->GVRequiresRegister(AM.BaseGV, getTargetMachine(), false) && |
| 7196 | AM.HasBaseReg) |
| 7197 | return false; |
Evan Cheng | 6a1f3f1 | 2007-08-01 23:46:47 +0000 | [diff] [blame] | 7198 | |
| 7199 | // X86-64 only supports addr of globals in small code model. |
| 7200 | if (Subtarget->is64Bit()) { |
| 7201 | if (getTargetMachine().getCodeModel() != CodeModel::Small) |
| 7202 | return false; |
| 7203 | // If lower 4G is not available, then we must use rip-relative addressing. |
| 7204 | if (AM.BaseOffs || AM.Scale > 1) |
| 7205 | return false; |
| 7206 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7207 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7208 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7209 | switch (AM.Scale) { |
| 7210 | case 0: |
| 7211 | case 1: |
| 7212 | case 2: |
| 7213 | case 4: |
| 7214 | case 8: |
| 7215 | // These scales always work. |
| 7216 | break; |
| 7217 | case 3: |
| 7218 | case 5: |
| 7219 | case 9: |
| 7220 | // These scales are formed with basereg+scalereg. Only accept if there is |
| 7221 | // no basereg yet. |
| 7222 | if (AM.HasBaseReg) |
| 7223 | return false; |
| 7224 | break; |
| 7225 | default: // Other stuff never works. |
| 7226 | return false; |
| 7227 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7228 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7229 | return true; |
| 7230 | } |
| 7231 | |
| 7232 | |
Evan Cheng | 27a820a | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 7233 | bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const { |
| 7234 | if (!Ty1->isInteger() || !Ty2->isInteger()) |
| 7235 | return false; |
Evan Cheng | 7f15260 | 2007-10-29 07:57:50 +0000 | [diff] [blame] | 7236 | unsigned NumBits1 = Ty1->getPrimitiveSizeInBits(); |
| 7237 | unsigned NumBits2 = Ty2->getPrimitiveSizeInBits(); |
Evan Cheng | ca0e80f | 2008-03-20 02:18:41 +0000 | [diff] [blame] | 7238 | if (NumBits1 <= NumBits2) |
Evan Cheng | 7f15260 | 2007-10-29 07:57:50 +0000 | [diff] [blame] | 7239 | return false; |
| 7240 | return Subtarget->is64Bit() || NumBits1 < 64; |
Evan Cheng | 27a820a | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 7241 | } |
| 7242 | |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7243 | bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const { |
| 7244 | if (!VT1.isInteger() || !VT2.isInteger()) |
Evan Cheng | 9decb33 | 2007-10-29 19:58:20 +0000 | [diff] [blame] | 7245 | return false; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7246 | unsigned NumBits1 = VT1.getSizeInBits(); |
| 7247 | unsigned NumBits2 = VT2.getSizeInBits(); |
Evan Cheng | ca0e80f | 2008-03-20 02:18:41 +0000 | [diff] [blame] | 7248 | if (NumBits1 <= NumBits2) |
Evan Cheng | 9decb33 | 2007-10-29 19:58:20 +0000 | [diff] [blame] | 7249 | return false; |
| 7250 | return Subtarget->is64Bit() || NumBits1 < 64; |
| 7251 | } |
Evan Cheng | 27a820a | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 7252 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7253 | /// isShuffleMaskLegal - Targets can use this to indicate that they only |
| 7254 | /// support *some* VECTOR_SHUFFLE operations, those with specific masks. |
| 7255 | /// By default, if a target supports the VECTOR_SHUFFLE node, all mask values |
| 7256 | /// are assumed to be legal. |
| 7257 | bool |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7258 | X86TargetLowering::isShuffleMaskLegal(SDValue Mask, MVT VT) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7259 | // Only do shuffles on 128-bit vector types for now. |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 7260 | // FIXME: pshufb, blends |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7261 | if (VT.getSizeInBits() == 64) return false; |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 7262 | return (Mask.getNode()->getNumOperands() <= 4 || |
| 7263 | isIdentityMask(Mask.getNode()) || |
| 7264 | isIdentityMask(Mask.getNode(), true) || |
| 7265 | isSplatMask(Mask.getNode()) || |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 7266 | X86::isPSHUFHWMask(Mask.getNode()) || |
| 7267 | X86::isPSHUFLWMask(Mask.getNode()) || |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 7268 | X86::isUNPCKLMask(Mask.getNode()) || |
| 7269 | X86::isUNPCKHMask(Mask.getNode()) || |
| 7270 | X86::isUNPCKL_v_undef_Mask(Mask.getNode()) || |
| 7271 | X86::isUNPCKH_v_undef_Mask(Mask.getNode())); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7272 | } |
| 7273 | |
Dan Gohman | 48d5f06 | 2008-04-09 20:09:42 +0000 | [diff] [blame] | 7274 | bool |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7275 | X86TargetLowering::isVectorClearMaskLegal(const std::vector<SDValue> &BVOps, |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7276 | MVT EVT, SelectionDAG &DAG) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7277 | unsigned NumElts = BVOps.size(); |
| 7278 | // Only do shuffles on 128-bit vector types for now. |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7279 | if (EVT.getSizeInBits() * NumElts == 64) return false; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7280 | if (NumElts == 2) return true; |
| 7281 | if (NumElts == 4) { |
| 7282 | return (isMOVLMask(&BVOps[0], 4) || |
| 7283 | isCommutedMOVL(&BVOps[0], 4, true) || |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7284 | isSHUFPMask(&BVOps[0], 4) || |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7285 | isCommutedSHUFP(&BVOps[0], 4)); |
| 7286 | } |
| 7287 | return false; |
| 7288 | } |
| 7289 | |
| 7290 | //===----------------------------------------------------------------------===// |
| 7291 | // X86 Scheduler Hooks |
| 7292 | //===----------------------------------------------------------------------===// |
| 7293 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7294 | // private utility function |
| 7295 | MachineBasicBlock * |
| 7296 | X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr, |
| 7297 | MachineBasicBlock *MBB, |
| 7298 | unsigned regOpc, |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7299 | unsigned immOpc, |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7300 | unsigned LoadOpc, |
| 7301 | unsigned CXchgOpc, |
| 7302 | unsigned copyOpc, |
| 7303 | unsigned notOpc, |
| 7304 | unsigned EAXreg, |
| 7305 | TargetRegisterClass *RC, |
Dan Gohman | 96d6092 | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 7306 | bool invSrc) const { |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7307 | // For the atomic bitwise operator, we generate |
| 7308 | // thisMBB: |
| 7309 | // newMBB: |
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7310 | // ld t1 = [bitinstr.addr] |
| 7311 | // op t2 = t1, [bitinstr.val] |
| 7312 | // mov EAX = t1 |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7313 | // lcs dest = [bitinstr.addr], t2 [EAX is implicit] |
| 7314 | // bz newMBB |
| 7315 | // fallthrough -->nextMBB |
| 7316 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 7317 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); |
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7318 | MachineFunction::iterator MBBIter = MBB; |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7319 | ++MBBIter; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7320 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7321 | /// First build the CFG |
| 7322 | MachineFunction *F = MBB->getParent(); |
| 7323 | MachineBasicBlock *thisMBB = MBB; |
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7324 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7325 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7326 | F->insert(MBBIter, newMBB); |
| 7327 | F->insert(MBBIter, nextMBB); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7328 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7329 | // Move all successors to thisMBB to nextMBB |
| 7330 | nextMBB->transferSuccessors(thisMBB); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7331 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7332 | // Update thisMBB to fall through to newMBB |
| 7333 | thisMBB->addSuccessor(newMBB); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7334 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7335 | // newMBB jumps to itself and fall through to nextMBB |
| 7336 | newMBB->addSuccessor(nextMBB); |
| 7337 | newMBB->addSuccessor(newMBB); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7338 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7339 | // Insert instructions into newMBB based on incoming instruction |
| 7340 | assert(bInstr->getNumOperands() < 8 && "unexpected number of operands"); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7341 | DebugLoc dl = bInstr->getDebugLoc(); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7342 | MachineOperand& destOper = bInstr->getOperand(0); |
| 7343 | MachineOperand* argOpers[6]; |
| 7344 | int numArgs = bInstr->getNumOperands() - 1; |
| 7345 | for (int i=0; i < numArgs; ++i) |
| 7346 | argOpers[i] = &bInstr->getOperand(i+1); |
| 7347 | |
| 7348 | // x86 address has 4 operands: base, index, scale, and displacement |
| 7349 | int lastAddrIndx = 3; // [0,3] |
| 7350 | int valArgIndx = 4; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7351 | |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7352 | unsigned t1 = F->getRegInfo().createVirtualRegister(RC); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7353 | MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7354 | for (int i=0; i <= lastAddrIndx; ++i) |
| 7355 | (*MIB).addOperand(*argOpers[i]); |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7356 | |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7357 | unsigned tt = F->getRegInfo().createVirtualRegister(RC); |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7358 | if (invSrc) { |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7359 | MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1); |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7360 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7361 | else |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7362 | tt = t1; |
| 7363 | |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7364 | unsigned t2 = F->getRegInfo().createVirtualRegister(RC); |
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7365 | assert((argOpers[valArgIndx]->isReg() || |
| 7366 | argOpers[valArgIndx]->isImm()) && |
Dan Gohman | 7f7f365 | 2008-09-13 17:58:21 +0000 | [diff] [blame] | 7367 | "invalid operand"); |
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7368 | if (argOpers[valArgIndx]->isReg()) |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7369 | MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7370 | else |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7371 | MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2); |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7372 | MIB.addReg(tt); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7373 | (*MIB).addOperand(*argOpers[valArgIndx]); |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7374 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7375 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg); |
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7376 | MIB.addReg(t1); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7377 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7378 | MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc)); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7379 | for (int i=0; i <= lastAddrIndx; ++i) |
| 7380 | (*MIB).addOperand(*argOpers[i]); |
| 7381 | MIB.addReg(t2); |
Mon P Wang | 50584a6 | 2008-07-17 04:54:06 +0000 | [diff] [blame] | 7382 | assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand"); |
| 7383 | (*MIB).addMemOperand(*F, *bInstr->memoperands_begin()); |
| 7384 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7385 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg()); |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7386 | MIB.addReg(EAXreg); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7387 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7388 | // insert branch |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7389 | BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7390 | |
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7391 | F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now. |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7392 | return nextMBB; |
| 7393 | } |
| 7394 | |
Dale Johannesen | 44eb537 | 2008-10-03 19:41:08 +0000 | [diff] [blame] | 7395 | // private utility function: 64 bit atomics on 32 bit host. |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7396 | MachineBasicBlock * |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7397 | X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr, |
| 7398 | MachineBasicBlock *MBB, |
| 7399 | unsigned regOpcL, |
| 7400 | unsigned regOpcH, |
| 7401 | unsigned immOpcL, |
| 7402 | unsigned immOpcH, |
Dan Gohman | 96d6092 | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 7403 | bool invSrc) const { |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7404 | // For the atomic bitwise operator, we generate |
| 7405 | // thisMBB (instructions are in pairs, except cmpxchg8b) |
| 7406 | // ld t1,t2 = [bitinstr.addr] |
| 7407 | // newMBB: |
| 7408 | // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4) |
| 7409 | // op t5, t6 <- out1, out2, [bitinstr.val] |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7410 | // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val]) |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7411 | // mov ECX, EBX <- t5, t6 |
| 7412 | // mov EAX, EDX <- t1, t2 |
| 7413 | // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit] |
| 7414 | // mov t3, t4 <- EAX, EDX |
| 7415 | // bz newMBB |
| 7416 | // result in out1, out2 |
| 7417 | // fallthrough -->nextMBB |
| 7418 | |
| 7419 | const TargetRegisterClass *RC = X86::GR32RegisterClass; |
| 7420 | const unsigned LoadOpc = X86::MOV32rm; |
| 7421 | const unsigned copyOpc = X86::MOV32rr; |
| 7422 | const unsigned NotOpc = X86::NOT32r; |
| 7423 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 7424 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); |
| 7425 | MachineFunction::iterator MBBIter = MBB; |
| 7426 | ++MBBIter; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7427 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7428 | /// First build the CFG |
| 7429 | MachineFunction *F = MBB->getParent(); |
| 7430 | MachineBasicBlock *thisMBB = MBB; |
| 7431 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7432 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7433 | F->insert(MBBIter, newMBB); |
| 7434 | F->insert(MBBIter, nextMBB); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7435 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7436 | // Move all successors to thisMBB to nextMBB |
| 7437 | nextMBB->transferSuccessors(thisMBB); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7438 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7439 | // Update thisMBB to fall through to newMBB |
| 7440 | thisMBB->addSuccessor(newMBB); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7441 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7442 | // newMBB jumps to itself and fall through to nextMBB |
| 7443 | newMBB->addSuccessor(nextMBB); |
| 7444 | newMBB->addSuccessor(newMBB); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7445 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7446 | DebugLoc dl = bInstr->getDebugLoc(); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7447 | // Insert instructions into newMBB based on incoming instruction |
| 7448 | // There are 8 "real" operands plus 9 implicit def/uses, ignored here. |
| 7449 | assert(bInstr->getNumOperands() < 18 && "unexpected number of operands"); |
| 7450 | MachineOperand& dest1Oper = bInstr->getOperand(0); |
| 7451 | MachineOperand& dest2Oper = bInstr->getOperand(1); |
| 7452 | MachineOperand* argOpers[6]; |
| 7453 | for (int i=0; i < 6; ++i) |
| 7454 | argOpers[i] = &bInstr->getOperand(i+2); |
| 7455 | |
| 7456 | // x86 address has 4 operands: base, index, scale, and displacement |
| 7457 | int lastAddrIndx = 3; // [0,3] |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7458 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7459 | unsigned t1 = F->getRegInfo().createVirtualRegister(RC); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7460 | MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7461 | for (int i=0; i <= lastAddrIndx; ++i) |
| 7462 | (*MIB).addOperand(*argOpers[i]); |
| 7463 | unsigned t2 = F->getRegInfo().createVirtualRegister(RC); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7464 | MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2); |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7465 | // add 4 to displacement. |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7466 | for (int i=0; i <= lastAddrIndx-1; ++i) |
| 7467 | (*MIB).addOperand(*argOpers[i]); |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7468 | MachineOperand newOp3 = *(argOpers[3]); |
| 7469 | if (newOp3.isImm()) |
| 7470 | newOp3.setImm(newOp3.getImm()+4); |
| 7471 | else |
| 7472 | newOp3.setOffset(newOp3.getOffset()+4); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7473 | (*MIB).addOperand(newOp3); |
| 7474 | |
| 7475 | // t3/4 are defined later, at the bottom of the loop |
| 7476 | unsigned t3 = F->getRegInfo().createVirtualRegister(RC); |
| 7477 | unsigned t4 = F->getRegInfo().createVirtualRegister(RC); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7478 | BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg()) |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7479 | .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7480 | BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg()) |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7481 | .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB); |
| 7482 | |
| 7483 | unsigned tt1 = F->getRegInfo().createVirtualRegister(RC); |
| 7484 | unsigned tt2 = F->getRegInfo().createVirtualRegister(RC); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7485 | if (invSrc) { |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7486 | MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1); |
| 7487 | MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7488 | } else { |
| 7489 | tt1 = t1; |
| 7490 | tt2 = t2; |
| 7491 | } |
| 7492 | |
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7493 | assert((argOpers[4]->isReg() || argOpers[4]->isImm()) && |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7494 | "invalid operand"); |
| 7495 | unsigned t5 = F->getRegInfo().createVirtualRegister(RC); |
| 7496 | unsigned t6 = F->getRegInfo().createVirtualRegister(RC); |
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7497 | if (argOpers[4]->isReg()) |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7498 | MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7499 | else |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7500 | MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5); |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7501 | if (regOpcL != X86::MOV32rr) |
| 7502 | MIB.addReg(tt1); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7503 | (*MIB).addOperand(*argOpers[4]); |
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7504 | assert(argOpers[5]->isReg() == argOpers[4]->isReg()); |
| 7505 | assert(argOpers[5]->isImm() == argOpers[4]->isImm()); |
| 7506 | if (argOpers[5]->isReg()) |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7507 | MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7508 | else |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7509 | MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6); |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7510 | if (regOpcH != X86::MOV32rr) |
| 7511 | MIB.addReg(tt2); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7512 | (*MIB).addOperand(*argOpers[5]); |
| 7513 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7514 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7515 | MIB.addReg(t1); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7516 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7517 | MIB.addReg(t2); |
| 7518 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7519 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7520 | MIB.addReg(t5); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7521 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7522 | MIB.addReg(t6); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7523 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7524 | MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B)); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7525 | for (int i=0; i <= lastAddrIndx; ++i) |
| 7526 | (*MIB).addOperand(*argOpers[i]); |
| 7527 | |
| 7528 | assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand"); |
| 7529 | (*MIB).addMemOperand(*F, *bInstr->memoperands_begin()); |
| 7530 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7531 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7532 | MIB.addReg(X86::EAX); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7533 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7534 | MIB.addReg(X86::EDX); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7535 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7536 | // insert branch |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7537 | BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7538 | |
| 7539 | F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now. |
| 7540 | return nextMBB; |
| 7541 | } |
| 7542 | |
| 7543 | // private utility function |
| 7544 | MachineBasicBlock * |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7545 | X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr, |
| 7546 | MachineBasicBlock *MBB, |
Dan Gohman | 96d6092 | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 7547 | unsigned cmovOpc) const { |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7548 | // For the atomic min/max operator, we generate |
| 7549 | // thisMBB: |
| 7550 | // newMBB: |
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7551 | // ld t1 = [min/max.addr] |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7552 | // mov t2 = [min/max.val] |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7553 | // cmp t1, t2 |
| 7554 | // cmov[cond] t2 = t1 |
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7555 | // mov EAX = t1 |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7556 | // lcs dest = [bitinstr.addr], t2 [EAX is implicit] |
| 7557 | // bz newMBB |
| 7558 | // fallthrough -->nextMBB |
| 7559 | // |
| 7560 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 7561 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); |
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7562 | MachineFunction::iterator MBBIter = MBB; |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7563 | ++MBBIter; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7564 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7565 | /// First build the CFG |
| 7566 | MachineFunction *F = MBB->getParent(); |
| 7567 | MachineBasicBlock *thisMBB = MBB; |
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7568 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7569 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7570 | F->insert(MBBIter, newMBB); |
| 7571 | F->insert(MBBIter, nextMBB); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7572 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7573 | // Move all successors to thisMBB to nextMBB |
| 7574 | nextMBB->transferSuccessors(thisMBB); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7575 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7576 | // Update thisMBB to fall through to newMBB |
| 7577 | thisMBB->addSuccessor(newMBB); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7578 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7579 | // newMBB jumps to newMBB and fall through to nextMBB |
| 7580 | newMBB->addSuccessor(nextMBB); |
| 7581 | newMBB->addSuccessor(newMBB); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7582 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7583 | DebugLoc dl = mInstr->getDebugLoc(); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7584 | // Insert instructions into newMBB based on incoming instruction |
| 7585 | assert(mInstr->getNumOperands() < 8 && "unexpected number of operands"); |
| 7586 | MachineOperand& destOper = mInstr->getOperand(0); |
| 7587 | MachineOperand* argOpers[6]; |
| 7588 | int numArgs = mInstr->getNumOperands() - 1; |
| 7589 | for (int i=0; i < numArgs; ++i) |
| 7590 | argOpers[i] = &mInstr->getOperand(i+1); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7591 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7592 | // x86 address has 4 operands: base, index, scale, and displacement |
| 7593 | int lastAddrIndx = 3; // [0,3] |
| 7594 | int valArgIndx = 4; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7595 | |
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7596 | unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7597 | MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7598 | for (int i=0; i <= lastAddrIndx; ++i) |
| 7599 | (*MIB).addOperand(*argOpers[i]); |
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7600 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7601 | // We only support register and immediate values |
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7602 | assert((argOpers[valArgIndx]->isReg() || |
| 7603 | argOpers[valArgIndx]->isImm()) && |
Dan Gohman | 7f7f365 | 2008-09-13 17:58:21 +0000 | [diff] [blame] | 7604 | "invalid operand"); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7605 | |
| 7606 | unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); |
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7607 | if (argOpers[valArgIndx]->isReg()) |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7608 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7609 | else |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7610 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7611 | (*MIB).addOperand(*argOpers[valArgIndx]); |
| 7612 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7613 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX); |
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7614 | MIB.addReg(t1); |
| 7615 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7616 | MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr)); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7617 | MIB.addReg(t1); |
| 7618 | MIB.addReg(t2); |
| 7619 | |
| 7620 | // Generate movc |
| 7621 | unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7622 | MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7623 | MIB.addReg(t2); |
| 7624 | MIB.addReg(t1); |
| 7625 | |
| 7626 | // Cmp and exchange if none has modified the memory location |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7627 | MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32)); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7628 | for (int i=0; i <= lastAddrIndx; ++i) |
| 7629 | (*MIB).addOperand(*argOpers[i]); |
| 7630 | MIB.addReg(t3); |
Mon P Wang | 50584a6 | 2008-07-17 04:54:06 +0000 | [diff] [blame] | 7631 | assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand"); |
| 7632 | (*MIB).addMemOperand(*F, *mInstr->memoperands_begin()); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7633 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7634 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg()); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7635 | MIB.addReg(X86::EAX); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7636 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7637 | // insert branch |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7638 | BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7639 | |
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7640 | F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now. |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7641 | return nextMBB; |
| 7642 | } |
| 7643 | |
| 7644 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7645 | MachineBasicBlock * |
Evan Cheng | e637db1 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 7646 | X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI, |
Dan Gohman | 96d6092 | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 7647 | MachineBasicBlock *BB) const { |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7648 | DebugLoc dl = MI->getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7649 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 7650 | switch (MI->getOpcode()) { |
| 7651 | default: assert(false && "Unexpected instr type to insert"); |
Mon P Wang | 83edba5 | 2008-12-12 01:25:51 +0000 | [diff] [blame] | 7652 | case X86::CMOV_V1I64: |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7653 | case X86::CMOV_FR32: |
| 7654 | case X86::CMOV_FR64: |
| 7655 | case X86::CMOV_V4F32: |
| 7656 | case X86::CMOV_V2F64: |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 7657 | case X86::CMOV_V2I64: { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7658 | // To "insert" a SELECT_CC instruction, we actually have to insert the |
| 7659 | // diamond control-flow pattern. The incoming instruction knows the |
| 7660 | // destination vreg to set, the condition code register to branch on, the |
| 7661 | // true/false values to select between, and a branch opcode to use. |
| 7662 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7663 | MachineFunction::iterator It = BB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7664 | ++It; |
| 7665 | |
| 7666 | // thisMBB: |
| 7667 | // ... |
| 7668 | // TrueVal = ... |
| 7669 | // cmpTY ccX, r1, r2 |
| 7670 | // bCC copy1MBB |
| 7671 | // fallthrough --> copy0MBB |
| 7672 | MachineBasicBlock *thisMBB = BB; |
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7673 | MachineFunction *F = BB->getParent(); |
| 7674 | MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7675 | MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7676 | unsigned Opc = |
| 7677 | X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm()); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7678 | BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB); |
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7679 | F->insert(It, copy0MBB); |
| 7680 | F->insert(It, sinkMBB); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7681 | // Update machine-CFG edges by transferring all successors of the current |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7682 | // block to the new block which will contain the Phi node for the select. |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7683 | sinkMBB->transferSuccessors(BB); |
| 7684 | |
| 7685 | // Add the true and fallthrough blocks as its successors. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7686 | BB->addSuccessor(copy0MBB); |
| 7687 | BB->addSuccessor(sinkMBB); |
| 7688 | |
| 7689 | // copy0MBB: |
| 7690 | // %FalseValue = ... |
| 7691 | // # fallthrough to sinkMBB |
| 7692 | BB = copy0MBB; |
| 7693 | |
| 7694 | // Update machine-CFG edges |
| 7695 | BB->addSuccessor(sinkMBB); |
| 7696 | |
| 7697 | // sinkMBB: |
| 7698 | // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ] |
| 7699 | // ... |
| 7700 | BB = sinkMBB; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7701 | BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg()) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7702 | .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB) |
| 7703 | .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB); |
| 7704 | |
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7705 | F->DeleteMachineInstr(MI); // The pseudo instruction is gone now. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7706 | return BB; |
| 7707 | } |
| 7708 | |
| 7709 | case X86::FP32_TO_INT16_IN_MEM: |
| 7710 | case X86::FP32_TO_INT32_IN_MEM: |
| 7711 | case X86::FP32_TO_INT64_IN_MEM: |
| 7712 | case X86::FP64_TO_INT16_IN_MEM: |
| 7713 | case X86::FP64_TO_INT32_IN_MEM: |
Dale Johannesen | 6d0e36a | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 7714 | case X86::FP64_TO_INT64_IN_MEM: |
| 7715 | case X86::FP80_TO_INT16_IN_MEM: |
| 7716 | case X86::FP80_TO_INT32_IN_MEM: |
| 7717 | case X86::FP80_TO_INT64_IN_MEM: { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7718 | // Change the floating point control register to use "round towards zero" |
| 7719 | // mode when truncating to an integer value. |
| 7720 | MachineFunction *F = BB->getParent(); |
| 7721 | int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7722 | addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7723 | |
| 7724 | // Load the old value of the high byte of the control word... |
| 7725 | unsigned OldCW = |
Chris Lattner | 1b98919 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 7726 | F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7727 | addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW), |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7728 | CWFrameIdx); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7729 | |
| 7730 | // Set the high part to be round to zero... |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7731 | addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7732 | .addImm(0xC7F); |
| 7733 | |
| 7734 | // Reload the modified control word now... |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7735 | addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7736 | |
| 7737 | // Restore the memory image of control word to original value |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7738 | addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7739 | .addReg(OldCW); |
| 7740 | |
| 7741 | // Get the X86 opcode to use. |
| 7742 | unsigned Opc; |
| 7743 | switch (MI->getOpcode()) { |
| 7744 | default: assert(0 && "illegal opcode!"); |
| 7745 | case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break; |
| 7746 | case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break; |
| 7747 | case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break; |
| 7748 | case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break; |
| 7749 | case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break; |
| 7750 | case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break; |
Dale Johannesen | 6d0e36a | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 7751 | case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break; |
| 7752 | case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break; |
| 7753 | case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7754 | } |
| 7755 | |
| 7756 | X86AddressMode AM; |
| 7757 | MachineOperand &Op = MI->getOperand(0); |
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7758 | if (Op.isReg()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7759 | AM.BaseType = X86AddressMode::RegBase; |
| 7760 | AM.Base.Reg = Op.getReg(); |
| 7761 | } else { |
| 7762 | AM.BaseType = X86AddressMode::FrameIndexBase; |
Chris Lattner | 6017d48 | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 7763 | AM.Base.FrameIndex = Op.getIndex(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7764 | } |
| 7765 | Op = MI->getOperand(1); |
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7766 | if (Op.isImm()) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7767 | AM.Scale = Op.getImm(); |
| 7768 | Op = MI->getOperand(2); |
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7769 | if (Op.isImm()) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7770 | AM.IndexReg = Op.getImm(); |
| 7771 | Op = MI->getOperand(3); |
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7772 | if (Op.isGlobal()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7773 | AM.GV = Op.getGlobal(); |
| 7774 | } else { |
| 7775 | AM.Disp = Op.getImm(); |
| 7776 | } |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7777 | addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7778 | .addReg(MI->getOperand(4).getReg()); |
| 7779 | |
| 7780 | // Reload the original control word now. |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7781 | addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7782 | |
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7783 | F->DeleteMachineInstr(MI); // The pseudo instruction is gone now. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7784 | return BB; |
| 7785 | } |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7786 | case X86::ATOMAND32: |
| 7787 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr, |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7788 | X86::AND32ri, X86::MOV32rm, |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7789 | X86::LCMPXCHG32, X86::MOV32rr, |
| 7790 | X86::NOT32r, X86::EAX, |
| 7791 | X86::GR32RegisterClass); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7792 | case X86::ATOMOR32: |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7793 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr, |
| 7794 | X86::OR32ri, X86::MOV32rm, |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7795 | X86::LCMPXCHG32, X86::MOV32rr, |
| 7796 | X86::NOT32r, X86::EAX, |
| 7797 | X86::GR32RegisterClass); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7798 | case X86::ATOMXOR32: |
| 7799 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr, |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7800 | X86::XOR32ri, X86::MOV32rm, |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7801 | X86::LCMPXCHG32, X86::MOV32rr, |
| 7802 | X86::NOT32r, X86::EAX, |
| 7803 | X86::GR32RegisterClass); |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7804 | case X86::ATOMNAND32: |
| 7805 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr, |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7806 | X86::AND32ri, X86::MOV32rm, |
| 7807 | X86::LCMPXCHG32, X86::MOV32rr, |
| 7808 | X86::NOT32r, X86::EAX, |
| 7809 | X86::GR32RegisterClass, true); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7810 | case X86::ATOMMIN32: |
| 7811 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr); |
| 7812 | case X86::ATOMMAX32: |
| 7813 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr); |
| 7814 | case X86::ATOMUMIN32: |
| 7815 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr); |
| 7816 | case X86::ATOMUMAX32: |
| 7817 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr); |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7818 | |
| 7819 | case X86::ATOMAND16: |
| 7820 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr, |
| 7821 | X86::AND16ri, X86::MOV16rm, |
| 7822 | X86::LCMPXCHG16, X86::MOV16rr, |
| 7823 | X86::NOT16r, X86::AX, |
| 7824 | X86::GR16RegisterClass); |
| 7825 | case X86::ATOMOR16: |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7826 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr, |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7827 | X86::OR16ri, X86::MOV16rm, |
| 7828 | X86::LCMPXCHG16, X86::MOV16rr, |
| 7829 | X86::NOT16r, X86::AX, |
| 7830 | X86::GR16RegisterClass); |
| 7831 | case X86::ATOMXOR16: |
| 7832 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr, |
| 7833 | X86::XOR16ri, X86::MOV16rm, |
| 7834 | X86::LCMPXCHG16, X86::MOV16rr, |
| 7835 | X86::NOT16r, X86::AX, |
| 7836 | X86::GR16RegisterClass); |
| 7837 | case X86::ATOMNAND16: |
| 7838 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr, |
| 7839 | X86::AND16ri, X86::MOV16rm, |
| 7840 | X86::LCMPXCHG16, X86::MOV16rr, |
| 7841 | X86::NOT16r, X86::AX, |
| 7842 | X86::GR16RegisterClass, true); |
| 7843 | case X86::ATOMMIN16: |
| 7844 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr); |
| 7845 | case X86::ATOMMAX16: |
| 7846 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr); |
| 7847 | case X86::ATOMUMIN16: |
| 7848 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr); |
| 7849 | case X86::ATOMUMAX16: |
| 7850 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr); |
| 7851 | |
| 7852 | case X86::ATOMAND8: |
| 7853 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr, |
| 7854 | X86::AND8ri, X86::MOV8rm, |
| 7855 | X86::LCMPXCHG8, X86::MOV8rr, |
| 7856 | X86::NOT8r, X86::AL, |
| 7857 | X86::GR8RegisterClass); |
| 7858 | case X86::ATOMOR8: |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7859 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr, |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7860 | X86::OR8ri, X86::MOV8rm, |
| 7861 | X86::LCMPXCHG8, X86::MOV8rr, |
| 7862 | X86::NOT8r, X86::AL, |
| 7863 | X86::GR8RegisterClass); |
| 7864 | case X86::ATOMXOR8: |
| 7865 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr, |
| 7866 | X86::XOR8ri, X86::MOV8rm, |
| 7867 | X86::LCMPXCHG8, X86::MOV8rr, |
| 7868 | X86::NOT8r, X86::AL, |
| 7869 | X86::GR8RegisterClass); |
| 7870 | case X86::ATOMNAND8: |
| 7871 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr, |
| 7872 | X86::AND8ri, X86::MOV8rm, |
| 7873 | X86::LCMPXCHG8, X86::MOV8rr, |
| 7874 | X86::NOT8r, X86::AL, |
| 7875 | X86::GR8RegisterClass, true); |
| 7876 | // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way. |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7877 | // This group is for 64-bit host. |
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 7878 | case X86::ATOMAND64: |
| 7879 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr, |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7880 | X86::AND64ri32, X86::MOV64rm, |
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 7881 | X86::LCMPXCHG64, X86::MOV64rr, |
| 7882 | X86::NOT64r, X86::RAX, |
| 7883 | X86::GR64RegisterClass); |
| 7884 | case X86::ATOMOR64: |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7885 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr, |
| 7886 | X86::OR64ri32, X86::MOV64rm, |
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 7887 | X86::LCMPXCHG64, X86::MOV64rr, |
| 7888 | X86::NOT64r, X86::RAX, |
| 7889 | X86::GR64RegisterClass); |
| 7890 | case X86::ATOMXOR64: |
| 7891 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr, |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7892 | X86::XOR64ri32, X86::MOV64rm, |
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 7893 | X86::LCMPXCHG64, X86::MOV64rr, |
| 7894 | X86::NOT64r, X86::RAX, |
| 7895 | X86::GR64RegisterClass); |
| 7896 | case X86::ATOMNAND64: |
| 7897 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr, |
| 7898 | X86::AND64ri32, X86::MOV64rm, |
| 7899 | X86::LCMPXCHG64, X86::MOV64rr, |
| 7900 | X86::NOT64r, X86::RAX, |
| 7901 | X86::GR64RegisterClass, true); |
| 7902 | case X86::ATOMMIN64: |
| 7903 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr); |
| 7904 | case X86::ATOMMAX64: |
| 7905 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr); |
| 7906 | case X86::ATOMUMIN64: |
| 7907 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr); |
| 7908 | case X86::ATOMUMAX64: |
| 7909 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7910 | |
| 7911 | // This group does 64-bit operations on a 32-bit host. |
| 7912 | case X86::ATOMAND6432: |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7913 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7914 | X86::AND32rr, X86::AND32rr, |
| 7915 | X86::AND32ri, X86::AND32ri, |
| 7916 | false); |
| 7917 | case X86::ATOMOR6432: |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7918 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7919 | X86::OR32rr, X86::OR32rr, |
| 7920 | X86::OR32ri, X86::OR32ri, |
| 7921 | false); |
| 7922 | case X86::ATOMXOR6432: |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7923 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7924 | X86::XOR32rr, X86::XOR32rr, |
| 7925 | X86::XOR32ri, X86::XOR32ri, |
| 7926 | false); |
| 7927 | case X86::ATOMNAND6432: |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7928 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7929 | X86::AND32rr, X86::AND32rr, |
| 7930 | X86::AND32ri, X86::AND32ri, |
| 7931 | true); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7932 | case X86::ATOMADD6432: |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7933 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7934 | X86::ADD32rr, X86::ADC32rr, |
| 7935 | X86::ADD32ri, X86::ADC32ri, |
| 7936 | false); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7937 | case X86::ATOMSUB6432: |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7938 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7939 | X86::SUB32rr, X86::SBB32rr, |
| 7940 | X86::SUB32ri, X86::SBB32ri, |
| 7941 | false); |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7942 | case X86::ATOMSWAP6432: |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7943 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7944 | X86::MOV32rr, X86::MOV32rr, |
| 7945 | X86::MOV32ri, X86::MOV32ri, |
| 7946 | false); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7947 | } |
| 7948 | } |
| 7949 | |
| 7950 | //===----------------------------------------------------------------------===// |
| 7951 | // X86 Optimization Hooks |
| 7952 | //===----------------------------------------------------------------------===// |
| 7953 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7954 | void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op, |
Dan Gohman | d0dfc77 | 2008-02-13 22:28:48 +0000 | [diff] [blame] | 7955 | const APInt &Mask, |
Dan Gohman | 229fa05 | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 7956 | APInt &KnownZero, |
| 7957 | APInt &KnownOne, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7958 | const SelectionDAG &DAG, |
| 7959 | unsigned Depth) const { |
| 7960 | unsigned Opc = Op.getOpcode(); |
| 7961 | assert((Opc >= ISD::BUILTIN_OP_END || |
| 7962 | Opc == ISD::INTRINSIC_WO_CHAIN || |
| 7963 | Opc == ISD::INTRINSIC_W_CHAIN || |
| 7964 | Opc == ISD::INTRINSIC_VOID) && |
| 7965 | "Should use MaskedValueIsZero if you don't know whether Op" |
| 7966 | " is a target node!"); |
| 7967 | |
Dan Gohman | 1d79e43 | 2008-02-13 23:07:24 +0000 | [diff] [blame] | 7968 | KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7969 | switch (Opc) { |
| 7970 | default: break; |
Evan Cheng | 8e9b21c | 2009-02-02 09:15:04 +0000 | [diff] [blame] | 7971 | case X86ISD::ADD: |
| 7972 | case X86ISD::SUB: |
| 7973 | case X86ISD::SMUL: |
| 7974 | case X86ISD::UMUL: |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7975 | case X86ISD::INC: |
| 7976 | case X86ISD::DEC: |
Evan Cheng | 8e9b21c | 2009-02-02 09:15:04 +0000 | [diff] [blame] | 7977 | // These nodes' second result is a boolean. |
| 7978 | if (Op.getResNo() == 0) |
| 7979 | break; |
| 7980 | // Fallthrough |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7981 | case X86ISD::SETCC: |
Dan Gohman | 229fa05 | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 7982 | KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(), |
| 7983 | Mask.getBitWidth() - 1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7984 | break; |
| 7985 | } |
| 7986 | } |
| 7987 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7988 | /// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the |
Evan Cheng | ef7be08 | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7989 | /// node is a GlobalAddress + offset. |
| 7990 | bool X86TargetLowering::isGAPlusOffset(SDNode *N, |
| 7991 | GlobalValue* &GA, int64_t &Offset) const{ |
| 7992 | if (N->getOpcode() == X86ISD::Wrapper) { |
| 7993 | if (isa<GlobalAddressSDNode>(N->getOperand(0))) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7994 | GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal(); |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 7995 | Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7996 | return true; |
| 7997 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7998 | } |
Evan Cheng | ef7be08 | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7999 | return TargetLowering::isGAPlusOffset(N, GA, Offset); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8000 | } |
| 8001 | |
Evan Cheng | ef7be08 | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 8002 | static bool isBaseAlignmentOfN(unsigned N, SDNode *Base, |
| 8003 | const TargetLowering &TLI) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8004 | GlobalValue *GV; |
Nick Lewycky | 4bd3fca | 2008-02-02 08:29:58 +0000 | [diff] [blame] | 8005 | int64_t Offset = 0; |
Evan Cheng | ef7be08 | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 8006 | if (TLI.isGAPlusOffset(Base, GV, Offset)) |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 8007 | return (GV->getAlignment() >= N && (Offset % N) == 0); |
Chris Lattner | 3834cf3 | 2008-01-26 20:07:42 +0000 | [diff] [blame] | 8008 | // DAG combine handles the stack object case. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8009 | return false; |
| 8010 | } |
| 8011 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8012 | static bool EltsFromConsecutiveLoads(SDNode *N, SDValue PermMask, |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8013 | unsigned NumElems, MVT EVT, |
Evan Cheng | ef7be08 | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 8014 | SDNode *&Base, |
| 8015 | SelectionDAG &DAG, MachineFrameInfo *MFI, |
| 8016 | const TargetLowering &TLI) { |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 8017 | Base = NULL; |
| 8018 | for (unsigned i = 0; i < NumElems; ++i) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8019 | SDValue Idx = PermMask.getOperand(i); |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 8020 | if (Idx.getOpcode() == ISD::UNDEF) { |
| 8021 | if (!Base) |
| 8022 | return false; |
| 8023 | continue; |
| 8024 | } |
| 8025 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8026 | SDValue Elt = DAG.getShuffleScalarElt(N, i); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8027 | if (!Elt.getNode() || |
| 8028 | (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode()))) |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 8029 | return false; |
| 8030 | if (!Base) { |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8031 | Base = Elt.getNode(); |
Evan Cheng | 92ee682 | 2008-05-10 06:46:49 +0000 | [diff] [blame] | 8032 | if (Base->getOpcode() == ISD::UNDEF) |
| 8033 | return false; |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 8034 | continue; |
| 8035 | } |
| 8036 | if (Elt.getOpcode() == ISD::UNDEF) |
| 8037 | continue; |
| 8038 | |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8039 | if (!TLI.isConsecutiveLoad(Elt.getNode(), Base, |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8040 | EVT.getSizeInBits()/8, i, MFI)) |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 8041 | return false; |
| 8042 | } |
| 8043 | return true; |
| 8044 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8045 | |
| 8046 | /// PerformShuffleCombine - Combine a vector_shuffle that is equal to |
| 8047 | /// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load |
| 8048 | /// if the load addresses are consecutive, non-overlapping, and in the right |
| 8049 | /// order. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8050 | static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG, |
Evan Cheng | ef7be08 | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 8051 | const TargetLowering &TLI) { |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 8052 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8053 | DebugLoc dl = N->getDebugLoc(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8054 | MVT VT = N->getValueType(0); |
| 8055 | MVT EVT = VT.getVectorElementType(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8056 | SDValue PermMask = N->getOperand(2); |
Evan Cheng | bad1845 | 2008-05-05 22:12:23 +0000 | [diff] [blame] | 8057 | unsigned NumElems = PermMask.getNumOperands(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8058 | SDNode *Base = NULL; |
Evan Cheng | ef7be08 | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 8059 | if (!EltsFromConsecutiveLoads(N, PermMask, NumElems, EVT, Base, |
| 8060 | DAG, MFI, TLI)) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8061 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8062 | |
Dan Gohman | 1182170 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 8063 | LoadSDNode *LD = cast<LoadSDNode>(Base); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8064 | if (isBaseAlignmentOfN(16, Base->getOperand(1).getNode(), TLI)) |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8065 | return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(), |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8066 | LD->getSrcValue(), LD->getSrcValueOffset(), |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8067 | LD->isVolatile()); |
| 8068 | return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(), |
| 8069 | LD->getSrcValue(), LD->getSrcValueOffset(), |
| 8070 | LD->isVolatile(), LD->getAlignment()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8071 | } |
| 8072 | |
Evan Cheng | b629046 | 2008-05-12 23:04:07 +0000 | [diff] [blame] | 8073 | /// PerformBuildVectorCombine - build_vector 0,(load i64 / f64) -> movq / movsd. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8074 | static SDValue PerformBuildVectorCombine(SDNode *N, SelectionDAG &DAG, |
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 8075 | TargetLowering::DAGCombinerInfo &DCI, |
Evan Cheng | 6617eed | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 8076 | const X86Subtarget *Subtarget, |
| 8077 | const TargetLowering &TLI) { |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 8078 | unsigned NumOps = N->getNumOperands(); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8079 | DebugLoc dl = N->getDebugLoc(); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 8080 | |
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 8081 | // Ignore single operand BUILD_VECTOR. |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 8082 | if (NumOps == 1) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8083 | return SDValue(); |
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 8084 | |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8085 | MVT VT = N->getValueType(0); |
| 8086 | MVT EVT = VT.getVectorElementType(); |
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 8087 | if ((EVT != MVT::i64 && EVT != MVT::f64) || Subtarget->is64Bit()) |
| 8088 | // We are looking for load i64 and zero extend. We want to transform |
| 8089 | // it before legalizer has a chance to expand it. Also look for i64 |
| 8090 | // BUILD_PAIR bit casted to f64. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8091 | return SDValue(); |
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 8092 | // This must be an insertion into a zero vector. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8093 | SDValue HighElt = N->getOperand(1); |
Evan Cheng | 5b0c30e | 2008-05-10 00:58:41 +0000 | [diff] [blame] | 8094 | if (!isZeroNode(HighElt)) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8095 | return SDValue(); |
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 8096 | |
| 8097 | // Value must be a load. |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8098 | SDNode *Base = N->getOperand(0).getNode(); |
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 8099 | if (!isa<LoadSDNode>(Base)) { |
Evan Cheng | b629046 | 2008-05-12 23:04:07 +0000 | [diff] [blame] | 8100 | if (Base->getOpcode() != ISD::BIT_CONVERT) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8101 | return SDValue(); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8102 | Base = Base->getOperand(0).getNode(); |
Evan Cheng | b629046 | 2008-05-12 23:04:07 +0000 | [diff] [blame] | 8103 | if (!isa<LoadSDNode>(Base)) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8104 | return SDValue(); |
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 8105 | } |
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 8106 | |
| 8107 | // Transform it into VZEXT_LOAD addr. |
Evan Cheng | b629046 | 2008-05-12 23:04:07 +0000 | [diff] [blame] | 8108 | LoadSDNode *LD = cast<LoadSDNode>(Base); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8109 | |
Nate Begeman | 211c474 | 2008-05-28 00:24:25 +0000 | [diff] [blame] | 8110 | // Load must not be an extload. |
| 8111 | if (LD->getExtensionType() != ISD::NON_EXTLOAD) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8112 | return SDValue(); |
Mon P Wang | 28b3641 | 2009-01-30 07:07:40 +0000 | [diff] [blame] | 8113 | |
| 8114 | // Load type should legal type so we don't have to legalize it. |
| 8115 | if (!TLI.isTypeLegal(VT)) |
| 8116 | return SDValue(); |
| 8117 | |
Evan Cheng | 6617eed | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 8118 | SDVTList Tys = DAG.getVTList(VT, MVT::Other); |
| 8119 | SDValue Ops[] = { LD->getChain(), LD->getBasePtr() }; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8120 | SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2); |
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 8121 | TargetLowering::TargetLoweringOpt TLO(DAG); |
| 8122 | TLO.CombineTo(SDValue(Base, 1), ResNode.getValue(1)); |
| 8123 | DCI.CommitTargetLoweringOpt(TLO); |
Evan Cheng | 6617eed | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 8124 | return ResNode; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8125 | } |
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 8126 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8127 | /// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8128 | static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG, |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8129 | const X86Subtarget *Subtarget) { |
| 8130 | DebugLoc DL = N->getDebugLoc(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8131 | SDValue Cond = N->getOperand(0); |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8132 | // Get the LHS/RHS of the select. |
| 8133 | SDValue LHS = N->getOperand(1); |
| 8134 | SDValue RHS = N->getOperand(2); |
| 8135 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8136 | // If we have SSE[12] support, try to form min/max nodes. |
| 8137 | if (Subtarget->hasSSE2() && |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8138 | (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) && |
| 8139 | Cond.getOpcode() == ISD::SETCC) { |
| 8140 | ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8141 | |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8142 | unsigned Opcode = 0; |
| 8143 | if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) { |
| 8144 | switch (CC) { |
| 8145 | default: break; |
| 8146 | case ISD::SETOLE: // (X <= Y) ? X : Y -> min |
| 8147 | case ISD::SETULE: |
| 8148 | case ISD::SETLE: |
| 8149 | if (!UnsafeFPMath) break; |
| 8150 | // FALL THROUGH. |
| 8151 | case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min |
| 8152 | case ISD::SETLT: |
| 8153 | Opcode = X86ISD::FMIN; |
| 8154 | break; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8155 | |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8156 | case ISD::SETOGT: // (X > Y) ? X : Y -> max |
| 8157 | case ISD::SETUGT: |
| 8158 | case ISD::SETGT: |
| 8159 | if (!UnsafeFPMath) break; |
| 8160 | // FALL THROUGH. |
| 8161 | case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max |
| 8162 | case ISD::SETGE: |
| 8163 | Opcode = X86ISD::FMAX; |
| 8164 | break; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8165 | } |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8166 | } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) { |
| 8167 | switch (CC) { |
| 8168 | default: break; |
| 8169 | case ISD::SETOGT: // (X > Y) ? Y : X -> min |
| 8170 | case ISD::SETUGT: |
| 8171 | case ISD::SETGT: |
| 8172 | if (!UnsafeFPMath) break; |
| 8173 | // FALL THROUGH. |
| 8174 | case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min |
| 8175 | case ISD::SETGE: |
| 8176 | Opcode = X86ISD::FMIN; |
| 8177 | break; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8178 | |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8179 | case ISD::SETOLE: // (X <= Y) ? Y : X -> max |
| 8180 | case ISD::SETULE: |
| 8181 | case ISD::SETLE: |
| 8182 | if (!UnsafeFPMath) break; |
| 8183 | // FALL THROUGH. |
| 8184 | case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max |
| 8185 | case ISD::SETLT: |
| 8186 | Opcode = X86ISD::FMAX; |
| 8187 | break; |
| 8188 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8189 | } |
| 8190 | |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8191 | if (Opcode) |
| 8192 | return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8193 | } |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8194 | |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8195 | // If this is a select between two integer constants, try to do some |
| 8196 | // optimizations. |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8197 | if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) { |
| 8198 | if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS)) |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8199 | // Don't do this for crazy integer types. |
| 8200 | if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) { |
| 8201 | // If this is efficiently invertible, canonicalize the LHSC/RHSC values |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8202 | // so that TrueC (the true value) is larger than FalseC. |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8203 | bool NeedsCondInvert = false; |
| 8204 | |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8205 | if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) && |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8206 | // Efficiently invertible. |
| 8207 | (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible. |
| 8208 | (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible. |
| 8209 | isa<ConstantSDNode>(Cond.getOperand(1))))) { |
| 8210 | NeedsCondInvert = true; |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8211 | std::swap(TrueC, FalseC); |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8212 | } |
| 8213 | |
| 8214 | // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0. |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8215 | if (FalseC->getAPIntValue() == 0 && |
| 8216 | TrueC->getAPIntValue().isPowerOf2()) { |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8217 | if (NeedsCondInvert) // Invert the condition if needed. |
| 8218 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, |
| 8219 | DAG.getConstant(1, Cond.getValueType())); |
| 8220 | |
| 8221 | // Zero extend the condition if needed. |
| 8222 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond); |
| 8223 | |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8224 | unsigned ShAmt = TrueC->getAPIntValue().logBase2(); |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8225 | return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond, |
| 8226 | DAG.getConstant(ShAmt, MVT::i8)); |
| 8227 | } |
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8228 | |
| 8229 | // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8230 | if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) { |
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8231 | if (NeedsCondInvert) // Invert the condition if needed. |
| 8232 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, |
| 8233 | DAG.getConstant(1, Cond.getValueType())); |
| 8234 | |
| 8235 | // Zero extend the condition if needed. |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8236 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, |
| 8237 | FalseC->getValueType(0), Cond); |
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8238 | return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8239 | SDValue(FalseC, 0)); |
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8240 | } |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8241 | |
| 8242 | // Optimize cases that will turn into an LEA instruction. This requires |
| 8243 | // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9). |
| 8244 | if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) { |
| 8245 | uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue(); |
| 8246 | if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff; |
| 8247 | |
| 8248 | bool isFastMultiplier = false; |
| 8249 | if (Diff < 10) { |
| 8250 | switch ((unsigned char)Diff) { |
| 8251 | default: break; |
| 8252 | case 1: // result = add base, cond |
| 8253 | case 2: // result = lea base( , cond*2) |
| 8254 | case 3: // result = lea base(cond, cond*2) |
| 8255 | case 4: // result = lea base( , cond*4) |
| 8256 | case 5: // result = lea base(cond, cond*4) |
| 8257 | case 8: // result = lea base( , cond*8) |
| 8258 | case 9: // result = lea base(cond, cond*8) |
| 8259 | isFastMultiplier = true; |
| 8260 | break; |
| 8261 | } |
| 8262 | } |
| 8263 | |
| 8264 | if (isFastMultiplier) { |
| 8265 | APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue(); |
| 8266 | if (NeedsCondInvert) // Invert the condition if needed. |
| 8267 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, |
| 8268 | DAG.getConstant(1, Cond.getValueType())); |
| 8269 | |
| 8270 | // Zero extend the condition if needed. |
| 8271 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0), |
| 8272 | Cond); |
| 8273 | // Scale the condition by the difference. |
| 8274 | if (Diff != 1) |
| 8275 | Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond, |
| 8276 | DAG.getConstant(Diff, Cond.getValueType())); |
| 8277 | |
| 8278 | // Add the base if non-zero. |
| 8279 | if (FalseC->getAPIntValue() != 0) |
| 8280 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, |
| 8281 | SDValue(FalseC, 0)); |
| 8282 | return Cond; |
| 8283 | } |
| 8284 | } |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8285 | } |
| 8286 | } |
| 8287 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8288 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8289 | } |
| 8290 | |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8291 | /// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL] |
| 8292 | static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG, |
| 8293 | TargetLowering::DAGCombinerInfo &DCI) { |
| 8294 | DebugLoc DL = N->getDebugLoc(); |
| 8295 | |
| 8296 | // If the flag operand isn't dead, don't touch this CMOV. |
| 8297 | if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty()) |
| 8298 | return SDValue(); |
| 8299 | |
| 8300 | // If this is a select between two integer constants, try to do some |
| 8301 | // optimizations. Note that the operands are ordered the opposite of SELECT |
| 8302 | // operands. |
| 8303 | if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) { |
| 8304 | if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) { |
| 8305 | // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is |
| 8306 | // larger than FalseC (the false value). |
| 8307 | X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2); |
| 8308 | |
| 8309 | if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) { |
| 8310 | CC = X86::GetOppositeBranchCondition(CC); |
| 8311 | std::swap(TrueC, FalseC); |
| 8312 | } |
| 8313 | |
| 8314 | // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0. |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8315 | // This is efficient for any integer data type (including i8/i16) and |
| 8316 | // shift amount. |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8317 | if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) { |
| 8318 | SDValue Cond = N->getOperand(3); |
| 8319 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, |
| 8320 | DAG.getConstant(CC, MVT::i8), Cond); |
| 8321 | |
| 8322 | // Zero extend the condition if needed. |
| 8323 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond); |
| 8324 | |
| 8325 | unsigned ShAmt = TrueC->getAPIntValue().logBase2(); |
| 8326 | Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond, |
| 8327 | DAG.getConstant(ShAmt, MVT::i8)); |
| 8328 | if (N->getNumValues() == 2) // Dead flag value? |
| 8329 | return DCI.CombineTo(N, Cond, SDValue()); |
| 8330 | return Cond; |
| 8331 | } |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8332 | |
| 8333 | // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient |
| 8334 | // for any integer data type, including i8/i16. |
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8335 | if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) { |
| 8336 | SDValue Cond = N->getOperand(3); |
| 8337 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, |
| 8338 | DAG.getConstant(CC, MVT::i8), Cond); |
| 8339 | |
| 8340 | // Zero extend the condition if needed. |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8341 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, |
| 8342 | FalseC->getValueType(0), Cond); |
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8343 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, |
| 8344 | SDValue(FalseC, 0)); |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8345 | |
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8346 | if (N->getNumValues() == 2) // Dead flag value? |
| 8347 | return DCI.CombineTo(N, Cond, SDValue()); |
| 8348 | return Cond; |
| 8349 | } |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8350 | |
| 8351 | // Optimize cases that will turn into an LEA instruction. This requires |
| 8352 | // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9). |
| 8353 | if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) { |
| 8354 | uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue(); |
| 8355 | if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff; |
| 8356 | |
| 8357 | bool isFastMultiplier = false; |
| 8358 | if (Diff < 10) { |
| 8359 | switch ((unsigned char)Diff) { |
| 8360 | default: break; |
| 8361 | case 1: // result = add base, cond |
| 8362 | case 2: // result = lea base( , cond*2) |
| 8363 | case 3: // result = lea base(cond, cond*2) |
| 8364 | case 4: // result = lea base( , cond*4) |
| 8365 | case 5: // result = lea base(cond, cond*4) |
| 8366 | case 8: // result = lea base( , cond*8) |
| 8367 | case 9: // result = lea base(cond, cond*8) |
| 8368 | isFastMultiplier = true; |
| 8369 | break; |
| 8370 | } |
| 8371 | } |
| 8372 | |
| 8373 | if (isFastMultiplier) { |
| 8374 | APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue(); |
| 8375 | SDValue Cond = N->getOperand(3); |
| 8376 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, |
| 8377 | DAG.getConstant(CC, MVT::i8), Cond); |
| 8378 | // Zero extend the condition if needed. |
| 8379 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0), |
| 8380 | Cond); |
| 8381 | // Scale the condition by the difference. |
| 8382 | if (Diff != 1) |
| 8383 | Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond, |
| 8384 | DAG.getConstant(Diff, Cond.getValueType())); |
| 8385 | |
| 8386 | // Add the base if non-zero. |
| 8387 | if (FalseC->getAPIntValue() != 0) |
| 8388 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, |
| 8389 | SDValue(FalseC, 0)); |
| 8390 | if (N->getNumValues() == 2) // Dead flag value? |
| 8391 | return DCI.CombineTo(N, Cond, SDValue()); |
| 8392 | return Cond; |
| 8393 | } |
| 8394 | } |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8395 | } |
| 8396 | } |
| 8397 | return SDValue(); |
| 8398 | } |
| 8399 | |
| 8400 | |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8401 | /// PerformShiftCombine - Transforms vector shift nodes to use vector shifts |
| 8402 | /// when possible. |
| 8403 | static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG, |
| 8404 | const X86Subtarget *Subtarget) { |
| 8405 | // On X86 with SSE2 support, we can transform this to a vector shift if |
| 8406 | // all elements are shifted by the same amount. We can't do this in legalize |
| 8407 | // because the a constant vector is typically transformed to a constant pool |
| 8408 | // so we have no knowledge of the shift amount. |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8409 | if (!Subtarget->hasSSE2()) |
| 8410 | return SDValue(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8411 | |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8412 | MVT VT = N->getValueType(0); |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8413 | if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16) |
| 8414 | return SDValue(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8415 | |
Mon P Wang | a91e964 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 8416 | SDValue ShAmtOp = N->getOperand(1); |
| 8417 | MVT EltVT = VT.getVectorElementType(); |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8418 | DebugLoc DL = N->getDebugLoc(); |
Mon P Wang | a91e964 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 8419 | SDValue BaseShAmt; |
| 8420 | if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) { |
| 8421 | unsigned NumElts = VT.getVectorNumElements(); |
| 8422 | unsigned i = 0; |
| 8423 | for (; i != NumElts; ++i) { |
| 8424 | SDValue Arg = ShAmtOp.getOperand(i); |
| 8425 | if (Arg.getOpcode() == ISD::UNDEF) continue; |
| 8426 | BaseShAmt = Arg; |
| 8427 | break; |
| 8428 | } |
| 8429 | for (; i != NumElts; ++i) { |
| 8430 | SDValue Arg = ShAmtOp.getOperand(i); |
| 8431 | if (Arg.getOpcode() == ISD::UNDEF) continue; |
| 8432 | if (Arg != BaseShAmt) { |
| 8433 | return SDValue(); |
| 8434 | } |
| 8435 | } |
| 8436 | } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE && |
| 8437 | isSplatMask(ShAmtOp.getOperand(2).getNode())) { |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8438 | BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp, |
Mon P Wang | a91e964 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 8439 | DAG.getIntPtrConstant(0)); |
| 8440 | } else |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8441 | return SDValue(); |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8442 | |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8443 | if (EltVT.bitsGT(MVT::i32)) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8444 | BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt); |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8445 | else if (EltVT.bitsLT(MVT::i32)) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8446 | BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt); |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8447 | |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8448 | // The shift amount is identical so we can do a vector shift. |
| 8449 | SDValue ValOp = N->getOperand(0); |
| 8450 | switch (N->getOpcode()) { |
| 8451 | default: |
| 8452 | assert(0 && "Unknown shift opcode!"); |
| 8453 | break; |
| 8454 | case ISD::SHL: |
| 8455 | if (VT == MVT::v2i64) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8456 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8457 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), |
| 8458 | ValOp, BaseShAmt); |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8459 | if (VT == MVT::v4i32) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8460 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8461 | DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32), |
| 8462 | ValOp, BaseShAmt); |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8463 | if (VT == MVT::v8i16) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8464 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8465 | DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), |
| 8466 | ValOp, BaseShAmt); |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8467 | break; |
| 8468 | case ISD::SRA: |
| 8469 | if (VT == MVT::v4i32) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8470 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8471 | DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32), |
| 8472 | ValOp, BaseShAmt); |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8473 | if (VT == MVT::v8i16) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8474 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8475 | DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32), |
| 8476 | ValOp, BaseShAmt); |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8477 | break; |
| 8478 | case ISD::SRL: |
| 8479 | if (VT == MVT::v2i64) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8480 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8481 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), |
| 8482 | ValOp, BaseShAmt); |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8483 | if (VT == MVT::v4i32) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8484 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8485 | DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32), |
| 8486 | ValOp, BaseShAmt); |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8487 | if (VT == MVT::v8i16) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8488 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8489 | DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32), |
| 8490 | ValOp, BaseShAmt); |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8491 | break; |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8492 | } |
| 8493 | return SDValue(); |
| 8494 | } |
| 8495 | |
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 8496 | /// PerformSTORECombine - Do target-specific dag combines on STORE nodes. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8497 | static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG, |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8498 | const X86Subtarget *Subtarget) { |
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 8499 | // Turn load->store of MMX types into GPR load/stores. This avoids clobbering |
| 8500 | // the FP state in cases where an emms may be missing. |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8501 | // A preferable solution to the general problem is to figure out the right |
| 8502 | // places to insert EMMS. This qualifies as a quick hack. |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8503 | |
| 8504 | // Similarly, turn load->store of i64 into double load/stores in 32-bit mode. |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 8505 | StoreSDNode *St = cast<StoreSDNode>(N); |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8506 | MVT VT = St->getValue().getValueType(); |
| 8507 | if (VT.getSizeInBits() != 64) |
| 8508 | return SDValue(); |
| 8509 | |
| 8510 | bool F64IsLegal = !UseSoftFloat && !NoImplicitFloat && Subtarget->hasSSE2(); |
| 8511 | if ((VT.isVector() || |
| 8512 | (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) && |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8513 | isa<LoadSDNode>(St->getValue()) && |
| 8514 | !cast<LoadSDNode>(St->getValue())->isVolatile() && |
| 8515 | St->getChain().hasOneUse() && !St->isVolatile()) { |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8516 | SDNode* LdVal = St->getValue().getNode(); |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8517 | LoadSDNode *Ld = 0; |
| 8518 | int TokenFactorIndex = -1; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8519 | SmallVector<SDValue, 8> Ops; |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8520 | SDNode* ChainVal = St->getChain().getNode(); |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8521 | // Must be a store of a load. We currently handle two cases: the load |
| 8522 | // is a direct child, and it's under an intervening TokenFactor. It is |
| 8523 | // possible to dig deeper under nested TokenFactors. |
Dale Johannesen | 49151bc | 2008-02-25 22:29:22 +0000 | [diff] [blame] | 8524 | if (ChainVal == LdVal) |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8525 | Ld = cast<LoadSDNode>(St->getChain()); |
| 8526 | else if (St->getValue().hasOneUse() && |
| 8527 | ChainVal->getOpcode() == ISD::TokenFactor) { |
| 8528 | for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) { |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8529 | if (ChainVal->getOperand(i).getNode() == LdVal) { |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8530 | TokenFactorIndex = i; |
| 8531 | Ld = cast<LoadSDNode>(St->getValue()); |
| 8532 | } else |
| 8533 | Ops.push_back(ChainVal->getOperand(i)); |
| 8534 | } |
| 8535 | } |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8536 | |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8537 | if (!Ld || !ISD::isNormalLoad(Ld)) |
| 8538 | return SDValue(); |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8539 | |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8540 | // If this is not the MMX case, i.e. we are just turning i64 load/store |
| 8541 | // into f64 load/store, avoid the transformation if there are multiple |
| 8542 | // uses of the loaded value. |
| 8543 | if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0)) |
| 8544 | return SDValue(); |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8545 | |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8546 | DebugLoc LdDL = Ld->getDebugLoc(); |
| 8547 | DebugLoc StDL = N->getDebugLoc(); |
| 8548 | // If we are a 64-bit capable x86, lower to a single movq load/store pair. |
| 8549 | // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store |
| 8550 | // pair instead. |
| 8551 | if (Subtarget->is64Bit() || F64IsLegal) { |
| 8552 | MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64; |
| 8553 | SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), |
| 8554 | Ld->getBasePtr(), Ld->getSrcValue(), |
| 8555 | Ld->getSrcValueOffset(), Ld->isVolatile(), |
| 8556 | Ld->getAlignment()); |
| 8557 | SDValue NewChain = NewLd.getValue(1); |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8558 | if (TokenFactorIndex != -1) { |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8559 | Ops.push_back(NewChain); |
| 8560 | NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0], |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8561 | Ops.size()); |
| 8562 | } |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8563 | return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(), |
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 8564 | St->getSrcValue(), St->getSrcValueOffset(), |
| 8565 | St->isVolatile(), St->getAlignment()); |
| 8566 | } |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8567 | |
| 8568 | // Otherwise, lower to two pairs of 32-bit loads / stores. |
| 8569 | SDValue LoAddr = Ld->getBasePtr(); |
| 8570 | SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr, |
| 8571 | DAG.getConstant(4, MVT::i32)); |
| 8572 | |
| 8573 | SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr, |
| 8574 | Ld->getSrcValue(), Ld->getSrcValueOffset(), |
| 8575 | Ld->isVolatile(), Ld->getAlignment()); |
| 8576 | SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr, |
| 8577 | Ld->getSrcValue(), Ld->getSrcValueOffset()+4, |
| 8578 | Ld->isVolatile(), |
| 8579 | MinAlign(Ld->getAlignment(), 4)); |
| 8580 | |
| 8581 | SDValue NewChain = LoLd.getValue(1); |
| 8582 | if (TokenFactorIndex != -1) { |
| 8583 | Ops.push_back(LoLd); |
| 8584 | Ops.push_back(HiLd); |
| 8585 | NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0], |
| 8586 | Ops.size()); |
| 8587 | } |
| 8588 | |
| 8589 | LoAddr = St->getBasePtr(); |
| 8590 | HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr, |
| 8591 | DAG.getConstant(4, MVT::i32)); |
| 8592 | |
| 8593 | SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr, |
| 8594 | St->getSrcValue(), St->getSrcValueOffset(), |
| 8595 | St->isVolatile(), St->getAlignment()); |
| 8596 | SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr, |
| 8597 | St->getSrcValue(), |
| 8598 | St->getSrcValueOffset() + 4, |
| 8599 | St->isVolatile(), |
| 8600 | MinAlign(St->getAlignment(), 4)); |
| 8601 | return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt); |
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 8602 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8603 | return SDValue(); |
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 8604 | } |
| 8605 | |
Chris Lattner | 470d5dc | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 8606 | /// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and |
| 8607 | /// X86ISD::FXOR nodes. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8608 | static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) { |
Chris Lattner | 470d5dc | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 8609 | assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR); |
| 8610 | // F[X]OR(0.0, x) -> x |
| 8611 | // F[X]OR(x, 0.0) -> x |
Chris Lattner | f82998f | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8612 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0))) |
| 8613 | if (C->getValueAPF().isPosZero()) |
| 8614 | return N->getOperand(1); |
| 8615 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1))) |
| 8616 | if (C->getValueAPF().isPosZero()) |
| 8617 | return N->getOperand(0); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8618 | return SDValue(); |
Chris Lattner | f82998f | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8619 | } |
| 8620 | |
| 8621 | /// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8622 | static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) { |
Chris Lattner | f82998f | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8623 | // FAND(0.0, x) -> 0.0 |
| 8624 | // FAND(x, 0.0) -> 0.0 |
| 8625 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0))) |
| 8626 | if (C->getValueAPF().isPosZero()) |
| 8627 | return N->getOperand(0); |
| 8628 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1))) |
| 8629 | if (C->getValueAPF().isPosZero()) |
| 8630 | return N->getOperand(1); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8631 | return SDValue(); |
Chris Lattner | f82998f | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8632 | } |
| 8633 | |
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 8634 | static SDValue PerformBTCombine(SDNode *N, |
| 8635 | SelectionDAG &DAG, |
| 8636 | TargetLowering::DAGCombinerInfo &DCI) { |
| 8637 | // BT ignores high bits in the bit index operand. |
| 8638 | SDValue Op1 = N->getOperand(1); |
| 8639 | if (Op1.hasOneUse()) { |
| 8640 | unsigned BitWidth = Op1.getValueSizeInBits(); |
| 8641 | APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth)); |
| 8642 | APInt KnownZero, KnownOne; |
| 8643 | TargetLowering::TargetLoweringOpt TLO(DAG); |
| 8644 | TargetLowering &TLI = DAG.getTargetLoweringInfo(); |
| 8645 | if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) || |
| 8646 | TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO)) |
| 8647 | DCI.CommitTargetLoweringOpt(TLO); |
| 8648 | } |
| 8649 | return SDValue(); |
| 8650 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8651 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8652 | SDValue X86TargetLowering::PerformDAGCombine(SDNode *N, |
Evan Cheng | 62370f3 | 2008-11-05 06:03:38 +0000 | [diff] [blame] | 8653 | DAGCombinerInfo &DCI) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8654 | SelectionDAG &DAG = DCI.DAG; |
| 8655 | switch (N->getOpcode()) { |
| 8656 | default: break; |
Evan Cheng | ef7be08 | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 8657 | case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this); |
| 8658 | case ISD::BUILD_VECTOR: |
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 8659 | return PerformBuildVectorCombine(N, DAG, DCI, Subtarget, *this); |
Chris Lattner | f82998f | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8660 | case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget); |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8661 | case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI); |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8662 | case ISD::SHL: |
| 8663 | case ISD::SRA: |
| 8664 | case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget); |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 8665 | case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget); |
Chris Lattner | 470d5dc | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 8666 | case X86ISD::FXOR: |
Chris Lattner | f82998f | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8667 | case X86ISD::FOR: return PerformFORCombine(N, DAG); |
| 8668 | case X86ISD::FAND: return PerformFANDCombine(N, DAG); |
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 8669 | case X86ISD::BT: return PerformBTCombine(N, DAG, DCI); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8670 | } |
| 8671 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8672 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8673 | } |
| 8674 | |
| 8675 | //===----------------------------------------------------------------------===// |
| 8676 | // X86 Inline Assembly Support |
| 8677 | //===----------------------------------------------------------------------===// |
| 8678 | |
| 8679 | /// getConstraintType - Given a constraint letter, return the type of |
| 8680 | /// constraint it is for this target. |
| 8681 | X86TargetLowering::ConstraintType |
| 8682 | X86TargetLowering::getConstraintType(const std::string &Constraint) const { |
| 8683 | if (Constraint.size() == 1) { |
| 8684 | switch (Constraint[0]) { |
| 8685 | case 'A': |
Dale Johannesen | 73920c0 | 2008-11-13 21:52:36 +0000 | [diff] [blame] | 8686 | return C_Register; |
Chris Lattner | 267805f | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 8687 | case 'f': |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8688 | case 'r': |
| 8689 | case 'R': |
| 8690 | case 'l': |
| 8691 | case 'q': |
| 8692 | case 'Q': |
| 8693 | case 'x': |
Dale Johannesen | 9ab553f | 2008-04-01 00:57:48 +0000 | [diff] [blame] | 8694 | case 'y': |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8695 | case 'Y': |
| 8696 | return C_RegisterClass; |
Dale Johannesen | f190a03 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 8697 | case 'e': |
| 8698 | case 'Z': |
| 8699 | return C_Other; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8700 | default: |
| 8701 | break; |
| 8702 | } |
| 8703 | } |
| 8704 | return TargetLowering::getConstraintType(Constraint); |
| 8705 | } |
| 8706 | |
Dale Johannesen | e99fc90 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 8707 | /// LowerXConstraint - try to replace an X constraint, which matches anything, |
| 8708 | /// with another that has more specific requirements based on the type of the |
| 8709 | /// corresponding operand. |
Chris Lattner | eca405c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8710 | const char *X86TargetLowering:: |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8711 | LowerXConstraint(MVT ConstraintVT) const { |
Chris Lattner | eca405c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8712 | // FP X constraints get lowered to SSE1/2 registers if available, otherwise |
| 8713 | // 'f' like normal targets. |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8714 | if (ConstraintVT.isFloatingPoint()) { |
Dale Johannesen | e99fc90 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 8715 | if (Subtarget->hasSSE2()) |
Chris Lattner | eca405c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8716 | return "Y"; |
| 8717 | if (Subtarget->hasSSE1()) |
| 8718 | return "x"; |
| 8719 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8720 | |
Chris Lattner | eca405c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8721 | return TargetLowering::LowerXConstraint(ConstraintVT); |
Dale Johannesen | e99fc90 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 8722 | } |
| 8723 | |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8724 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops |
| 8725 | /// vector. If it is invalid, don't add anything to Ops. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8726 | void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op, |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8727 | char Constraint, |
Evan Cheng | 7f250d6 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 8728 | bool hasMemory, |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8729 | std::vector<SDValue>&Ops, |
Chris Lattner | eca405c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8730 | SelectionDAG &DAG) const { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8731 | SDValue Result(0, 0); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8732 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8733 | switch (Constraint) { |
| 8734 | default: break; |
| 8735 | case 'I': |
| 8736 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 8737 | if (C->getZExtValue() <= 31) { |
| 8738 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8739 | break; |
| 8740 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8741 | } |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8742 | return; |
Evan Cheng | 4fb2c0f | 2008-09-22 23:57:37 +0000 | [diff] [blame] | 8743 | case 'J': |
| 8744 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
| 8745 | if (C->getZExtValue() <= 63) { |
| 8746 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); |
| 8747 | break; |
| 8748 | } |
| 8749 | } |
| 8750 | return; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8751 | case 'N': |
| 8752 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 8753 | if (C->getZExtValue() <= 255) { |
| 8754 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8755 | break; |
| 8756 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8757 | } |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8758 | return; |
Dale Johannesen | f190a03 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 8759 | case 'e': { |
| 8760 | // 32-bit signed value |
| 8761 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
| 8762 | const ConstantInt *CI = C->getConstantIntValue(); |
| 8763 | if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) { |
| 8764 | // Widen to 64 bits here to get it sign extended. |
| 8765 | Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64); |
| 8766 | break; |
| 8767 | } |
| 8768 | // FIXME gcc accepts some relocatable values here too, but only in certain |
| 8769 | // memory models; it's complicated. |
| 8770 | } |
| 8771 | return; |
| 8772 | } |
| 8773 | case 'Z': { |
| 8774 | // 32-bit unsigned value |
| 8775 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
| 8776 | const ConstantInt *CI = C->getConstantIntValue(); |
| 8777 | if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) { |
| 8778 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); |
| 8779 | break; |
| 8780 | } |
| 8781 | } |
| 8782 | // FIXME gcc accepts some relocatable values here too, but only in certain |
| 8783 | // memory models; it's complicated. |
| 8784 | return; |
| 8785 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8786 | case 'i': { |
| 8787 | // Literal immediates are always ok. |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8788 | if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) { |
Dale Johannesen | f190a03 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 8789 | // Widen to 64 bits here to get it sign extended. |
| 8790 | Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64); |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8791 | break; |
| 8792 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8793 | |
| 8794 | // If we are in non-pic codegen mode, we allow the address of a global (with |
| 8795 | // an optional displacement) to be used with 'i'. |
| 8796 | GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op); |
| 8797 | int64_t Offset = 0; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8798 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8799 | // Match either (GA) or (GA+C) |
| 8800 | if (GA) { |
| 8801 | Offset = GA->getOffset(); |
| 8802 | } else if (Op.getOpcode() == ISD::ADD) { |
| 8803 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1)); |
| 8804 | GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0)); |
| 8805 | if (C && GA) { |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 8806 | Offset = GA->getOffset()+C->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8807 | } else { |
| 8808 | C = dyn_cast<ConstantSDNode>(Op.getOperand(1)); |
| 8809 | GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0)); |
| 8810 | if (C && GA) |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 8811 | Offset = GA->getOffset()+C->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8812 | else |
| 8813 | C = 0, GA = 0; |
| 8814 | } |
| 8815 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8816 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8817 | if (GA) { |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8818 | if (hasMemory) |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 8819 | Op = LowerGlobalAddress(GA->getGlobal(), Op.getDebugLoc(), |
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 8820 | Offset, DAG); |
Evan Cheng | 7f250d6 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 8821 | else |
| 8822 | Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0), |
| 8823 | Offset); |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8824 | Result = Op; |
| 8825 | break; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8826 | } |
| 8827 | |
| 8828 | // Otherwise, not valid for this mode. |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8829 | return; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8830 | } |
| 8831 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8832 | |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8833 | if (Result.getNode()) { |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8834 | Ops.push_back(Result); |
| 8835 | return; |
| 8836 | } |
Evan Cheng | 7f250d6 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 8837 | return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory, |
| 8838 | Ops, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8839 | } |
| 8840 | |
| 8841 | std::vector<unsigned> X86TargetLowering:: |
| 8842 | getRegClassForInlineAsmConstraint(const std::string &Constraint, |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8843 | MVT VT) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8844 | if (Constraint.size() == 1) { |
| 8845 | // FIXME: not handling fp-stack yet! |
| 8846 | switch (Constraint[0]) { // GCC X86 Constraint Letters |
| 8847 | default: break; // Unknown constraint letter |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8848 | case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode) |
| 8849 | case 'Q': // Q_REGS |
| 8850 | if (VT == MVT::i32) |
| 8851 | return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0); |
| 8852 | else if (VT == MVT::i16) |
| 8853 | return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0); |
| 8854 | else if (VT == MVT::i8) |
Evan Cheng | f85c10f | 2007-08-13 23:27:11 +0000 | [diff] [blame] | 8855 | return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0); |
Chris Lattner | 3503259 | 2007-11-04 06:51:12 +0000 | [diff] [blame] | 8856 | else if (VT == MVT::i64) |
| 8857 | return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0); |
| 8858 | break; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8859 | } |
| 8860 | } |
| 8861 | |
| 8862 | return std::vector<unsigned>(); |
| 8863 | } |
| 8864 | |
| 8865 | std::pair<unsigned, const TargetRegisterClass*> |
| 8866 | X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint, |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8867 | MVT VT) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8868 | // First, see if this is a constraint that directly corresponds to an LLVM |
| 8869 | // register class. |
| 8870 | if (Constraint.size() == 1) { |
| 8871 | // GCC Constraint Letters |
| 8872 | switch (Constraint[0]) { |
| 8873 | default: break; |
| 8874 | case 'r': // GENERAL_REGS |
| 8875 | case 'R': // LEGACY_REGS |
| 8876 | case 'l': // INDEX_REGS |
Chris Lattner | bbfea05 | 2008-10-17 18:15:05 +0000 | [diff] [blame] | 8877 | if (VT == MVT::i8) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8878 | return std::make_pair(0U, X86::GR8RegisterClass); |
Chris Lattner | bbfea05 | 2008-10-17 18:15:05 +0000 | [diff] [blame] | 8879 | if (VT == MVT::i16) |
| 8880 | return std::make_pair(0U, X86::GR16RegisterClass); |
| 8881 | if (VT == MVT::i32 || !Subtarget->is64Bit()) |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8882 | return std::make_pair(0U, X86::GR32RegisterClass); |
Chris Lattner | bbfea05 | 2008-10-17 18:15:05 +0000 | [diff] [blame] | 8883 | return std::make_pair(0U, X86::GR64RegisterClass); |
Chris Lattner | 267805f | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 8884 | case 'f': // FP Stack registers. |
| 8885 | // If SSE is enabled for this VT, use f80 to ensure the isel moves the |
| 8886 | // value to the correct fpstack register class. |
| 8887 | if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT)) |
| 8888 | return std::make_pair(0U, X86::RFP32RegisterClass); |
| 8889 | if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT)) |
| 8890 | return std::make_pair(0U, X86::RFP64RegisterClass); |
| 8891 | return std::make_pair(0U, X86::RFP80RegisterClass); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8892 | case 'y': // MMX_REGS if MMX allowed. |
| 8893 | if (!Subtarget->hasMMX()) break; |
| 8894 | return std::make_pair(0U, X86::VR64RegisterClass); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8895 | case 'Y': // SSE_REGS if SSE2 allowed |
| 8896 | if (!Subtarget->hasSSE2()) break; |
| 8897 | // FALL THROUGH. |
| 8898 | case 'x': // SSE_REGS if SSE1 allowed |
| 8899 | if (!Subtarget->hasSSE1()) break; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8900 | |
| 8901 | switch (VT.getSimpleVT()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8902 | default: break; |
| 8903 | // Scalar SSE types. |
| 8904 | case MVT::f32: |
| 8905 | case MVT::i32: |
| 8906 | return std::make_pair(0U, X86::FR32RegisterClass); |
| 8907 | case MVT::f64: |
| 8908 | case MVT::i64: |
| 8909 | return std::make_pair(0U, X86::FR64RegisterClass); |
| 8910 | // Vector types. |
| 8911 | case MVT::v16i8: |
| 8912 | case MVT::v8i16: |
| 8913 | case MVT::v4i32: |
| 8914 | case MVT::v2i64: |
| 8915 | case MVT::v4f32: |
| 8916 | case MVT::v2f64: |
| 8917 | return std::make_pair(0U, X86::VR128RegisterClass); |
| 8918 | } |
| 8919 | break; |
| 8920 | } |
| 8921 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8922 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8923 | // Use the default implementation in TargetLowering to convert the register |
| 8924 | // constraint into a member of a register class. |
| 8925 | std::pair<unsigned, const TargetRegisterClass*> Res; |
| 8926 | Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT); |
| 8927 | |
| 8928 | // Not found as a standard register? |
| 8929 | if (Res.second == 0) { |
| 8930 | // GCC calls "st(0)" just plain "st". |
| 8931 | if (StringsEqualNoCase("{st}", Constraint)) { |
| 8932 | Res.first = X86::ST0; |
Chris Lattner | 3cfe51b | 2007-09-24 05:27:37 +0000 | [diff] [blame] | 8933 | Res.second = X86::RFP80RegisterClass; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8934 | } |
Dale Johannesen | 73920c0 | 2008-11-13 21:52:36 +0000 | [diff] [blame] | 8935 | // 'A' means EAX + EDX. |
| 8936 | if (Constraint == "A") { |
| 8937 | Res.first = X86::EAX; |
| 8938 | Res.second = X86::GRADRegisterClass; |
| 8939 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8940 | return Res; |
| 8941 | } |
| 8942 | |
| 8943 | // Otherwise, check to see if this is a register class of the wrong value |
| 8944 | // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to |
| 8945 | // turn into {ax},{dx}. |
| 8946 | if (Res.second->hasType(VT)) |
| 8947 | return Res; // Correct type already, nothing to do. |
| 8948 | |
| 8949 | // All of the single-register GCC register classes map their values onto |
| 8950 | // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we |
| 8951 | // really want an 8-bit or 32-bit register, map to the appropriate register |
| 8952 | // class and return the appropriate register. |
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 8953 | if (Res.second == X86::GR16RegisterClass) { |
| 8954 | if (VT == MVT::i8) { |
| 8955 | unsigned DestReg = 0; |
| 8956 | switch (Res.first) { |
| 8957 | default: break; |
| 8958 | case X86::AX: DestReg = X86::AL; break; |
| 8959 | case X86::DX: DestReg = X86::DL; break; |
| 8960 | case X86::CX: DestReg = X86::CL; break; |
| 8961 | case X86::BX: DestReg = X86::BL; break; |
| 8962 | } |
| 8963 | if (DestReg) { |
| 8964 | Res.first = DestReg; |
| 8965 | Res.second = Res.second = X86::GR8RegisterClass; |
| 8966 | } |
| 8967 | } else if (VT == MVT::i32) { |
| 8968 | unsigned DestReg = 0; |
| 8969 | switch (Res.first) { |
| 8970 | default: break; |
| 8971 | case X86::AX: DestReg = X86::EAX; break; |
| 8972 | case X86::DX: DestReg = X86::EDX; break; |
| 8973 | case X86::CX: DestReg = X86::ECX; break; |
| 8974 | case X86::BX: DestReg = X86::EBX; break; |
| 8975 | case X86::SI: DestReg = X86::ESI; break; |
| 8976 | case X86::DI: DestReg = X86::EDI; break; |
| 8977 | case X86::BP: DestReg = X86::EBP; break; |
| 8978 | case X86::SP: DestReg = X86::ESP; break; |
| 8979 | } |
| 8980 | if (DestReg) { |
| 8981 | Res.first = DestReg; |
| 8982 | Res.second = Res.second = X86::GR32RegisterClass; |
| 8983 | } |
| 8984 | } else if (VT == MVT::i64) { |
| 8985 | unsigned DestReg = 0; |
| 8986 | switch (Res.first) { |
| 8987 | default: break; |
| 8988 | case X86::AX: DestReg = X86::RAX; break; |
| 8989 | case X86::DX: DestReg = X86::RDX; break; |
| 8990 | case X86::CX: DestReg = X86::RCX; break; |
| 8991 | case X86::BX: DestReg = X86::RBX; break; |
| 8992 | case X86::SI: DestReg = X86::RSI; break; |
| 8993 | case X86::DI: DestReg = X86::RDI; break; |
| 8994 | case X86::BP: DestReg = X86::RBP; break; |
| 8995 | case X86::SP: DestReg = X86::RSP; break; |
| 8996 | } |
| 8997 | if (DestReg) { |
| 8998 | Res.first = DestReg; |
| 8999 | Res.second = Res.second = X86::GR64RegisterClass; |
| 9000 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 9001 | } |
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 9002 | } else if (Res.second == X86::FR32RegisterClass || |
| 9003 | Res.second == X86::FR64RegisterClass || |
| 9004 | Res.second == X86::VR128RegisterClass) { |
| 9005 | // Handle references to XMM physical registers that got mapped into the |
| 9006 | // wrong class. This can happen with constraints like {xmm0} where the |
| 9007 | // target independent register mapper will just pick the first match it can |
| 9008 | // find, ignoring the required type. |
| 9009 | if (VT == MVT::f32) |
| 9010 | Res.second = X86::FR32RegisterClass; |
| 9011 | else if (VT == MVT::f64) |
| 9012 | Res.second = X86::FR64RegisterClass; |
| 9013 | else if (X86::VR128RegisterClass->hasType(VT)) |
| 9014 | Res.second = X86::VR128RegisterClass; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 9015 | } |
| 9016 | |
| 9017 | return Res; |
| 9018 | } |
Mon P Wang | 1448aad | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9019 | |
| 9020 | //===----------------------------------------------------------------------===// |
| 9021 | // X86 Widen vector type |
| 9022 | //===----------------------------------------------------------------------===// |
| 9023 | |
| 9024 | /// getWidenVectorType: given a vector type, returns the type to widen |
| 9025 | /// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself. |
| 9026 | /// If there is no vector type that we want to widen to, returns MVT::Other |
Mon P Wang | a5a239f | 2008-11-06 05:31:54 +0000 | [diff] [blame] | 9027 | /// When and where to widen is target dependent based on the cost of |
Mon P Wang | 1448aad | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9028 | /// scalarizing vs using the wider vector type. |
| 9029 | |
Dan Gohman | 0fe66c9 | 2009-01-15 17:34:08 +0000 | [diff] [blame] | 9030 | MVT X86TargetLowering::getWidenVectorType(MVT VT) const { |
Mon P Wang | 1448aad | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9031 | assert(VT.isVector()); |
| 9032 | if (isTypeLegal(VT)) |
| 9033 | return VT; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9034 | |
Mon P Wang | 1448aad | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9035 | // TODO: In computeRegisterProperty, we can compute the list of legal vector |
| 9036 | // type based on element type. This would speed up our search (though |
| 9037 | // it may not be worth it since the size of the list is relatively |
| 9038 | // small). |
| 9039 | MVT EltVT = VT.getVectorElementType(); |
| 9040 | unsigned NElts = VT.getVectorNumElements(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9041 | |
Mon P Wang | 1448aad | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9042 | // On X86, it make sense to widen any vector wider than 1 |
| 9043 | if (NElts <= 1) |
| 9044 | return MVT::Other; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9045 | |
| 9046 | for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE; |
Mon P Wang | 1448aad | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9047 | nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) { |
| 9048 | MVT SVT = (MVT::SimpleValueType)nVT; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9049 | |
| 9050 | if (isTypeLegal(SVT) && |
| 9051 | SVT.getVectorElementType() == EltVT && |
Mon P Wang | 1448aad | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9052 | SVT.getVectorNumElements() > NElts) |
| 9053 | return SVT; |
| 9054 | } |
| 9055 | return MVT::Other; |
| 9056 | } |