blob: 52077cfd79d24bc45f0f1b3b75f46e8b911421d4 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the X86 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "X86InstrInfo.h"
15#include "X86.h"
16#include "X86GenInstrInfo.inc"
17#include "X86InstrBuilder.h"
Owen Anderson6690c7f2008-01-04 23:57:37 +000018#include "X86MachineFunctionInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "X86Subtarget.h"
20#include "X86TargetMachine.h"
Dan Gohmanc24a3f82009-01-05 17:59:02 +000021#include "llvm/DerivedTypes.h"
Owen Anderson15b39322009-07-13 04:09:18 +000022#include "llvm/LLVMContext.h"
Owen Anderson1636de92007-09-07 04:06:50 +000023#include "llvm/ADT/STLExtras.h"
Dan Gohman37eb6c82008-12-03 05:21:24 +000024#include "llvm/CodeGen/MachineConstantPool.h"
Owen Anderson6690c7f2008-01-04 23:57:37 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/CodeGen/LiveVariables.h"
David Greene138ae532009-11-12 20:55:29 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Owen Anderson9a184ef2008-01-07 01:35:02 +000030#include "llvm/Support/CommandLine.h"
David Greene5fd1b6e2010-01-05 01:29:29 +000031#include "llvm/Support/Debug.h"
Edwin Török3cb88482009-07-08 18:01:40 +000032#include "llvm/Support/ErrorHandling.h"
33#include "llvm/Support/raw_ostream.h"
Evan Cheng950aac02007-09-25 01:57:46 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattner621c44d2009-08-22 20:48:53 +000035#include "llvm/MC/MCAsmInfo.h"
David Greene138ae532009-11-12 20:55:29 +000036
37#include <limits>
38
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039using namespace llvm;
40
Chris Lattnerd71b0b02009-08-23 03:41:05 +000041static cl::opt<bool>
42NoFusing("disable-spill-fusing",
43 cl::desc("Disable fusing of spill code into instructions"));
44static cl::opt<bool>
45PrintFailedFusing("print-failed-fuse-candidates",
46 cl::desc("Print instructions that the allocator wants to"
47 " fuse, but the X86 backend currently can't"),
48 cl::Hidden);
49static cl::opt<bool>
50ReMatPICStubLoad("remat-pic-stub-load",
51 cl::desc("Re-materialize load from stub in PIC mode"),
52 cl::init(false), cl::Hidden);
Owen Anderson9a184ef2008-01-07 01:35:02 +000053
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
Chris Lattnerd2fd6db2008-01-01 01:03:04 +000055 : TargetInstrInfoImpl(X86Insts, array_lengthof(X86Insts)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056 TM(tm), RI(tm, *this) {
Owen Anderson9a184ef2008-01-07 01:35:02 +000057 SmallVector<unsigned,16> AmbEntries;
58 static const unsigned OpTbl2Addr[][2] = {
59 { X86::ADC32ri, X86::ADC32mi },
60 { X86::ADC32ri8, X86::ADC32mi8 },
61 { X86::ADC32rr, X86::ADC32mr },
62 { X86::ADC64ri32, X86::ADC64mi32 },
63 { X86::ADC64ri8, X86::ADC64mi8 },
64 { X86::ADC64rr, X86::ADC64mr },
65 { X86::ADD16ri, X86::ADD16mi },
66 { X86::ADD16ri8, X86::ADD16mi8 },
67 { X86::ADD16rr, X86::ADD16mr },
68 { X86::ADD32ri, X86::ADD32mi },
69 { X86::ADD32ri8, X86::ADD32mi8 },
70 { X86::ADD32rr, X86::ADD32mr },
71 { X86::ADD64ri32, X86::ADD64mi32 },
72 { X86::ADD64ri8, X86::ADD64mi8 },
73 { X86::ADD64rr, X86::ADD64mr },
74 { X86::ADD8ri, X86::ADD8mi },
75 { X86::ADD8rr, X86::ADD8mr },
76 { X86::AND16ri, X86::AND16mi },
77 { X86::AND16ri8, X86::AND16mi8 },
78 { X86::AND16rr, X86::AND16mr },
79 { X86::AND32ri, X86::AND32mi },
80 { X86::AND32ri8, X86::AND32mi8 },
81 { X86::AND32rr, X86::AND32mr },
82 { X86::AND64ri32, X86::AND64mi32 },
83 { X86::AND64ri8, X86::AND64mi8 },
84 { X86::AND64rr, X86::AND64mr },
85 { X86::AND8ri, X86::AND8mi },
86 { X86::AND8rr, X86::AND8mr },
87 { X86::DEC16r, X86::DEC16m },
88 { X86::DEC32r, X86::DEC32m },
89 { X86::DEC64_16r, X86::DEC64_16m },
90 { X86::DEC64_32r, X86::DEC64_32m },
91 { X86::DEC64r, X86::DEC64m },
92 { X86::DEC8r, X86::DEC8m },
93 { X86::INC16r, X86::INC16m },
94 { X86::INC32r, X86::INC32m },
95 { X86::INC64_16r, X86::INC64_16m },
96 { X86::INC64_32r, X86::INC64_32m },
97 { X86::INC64r, X86::INC64m },
98 { X86::INC8r, X86::INC8m },
99 { X86::NEG16r, X86::NEG16m },
100 { X86::NEG32r, X86::NEG32m },
101 { X86::NEG64r, X86::NEG64m },
102 { X86::NEG8r, X86::NEG8m },
103 { X86::NOT16r, X86::NOT16m },
104 { X86::NOT32r, X86::NOT32m },
105 { X86::NOT64r, X86::NOT64m },
106 { X86::NOT8r, X86::NOT8m },
107 { X86::OR16ri, X86::OR16mi },
108 { X86::OR16ri8, X86::OR16mi8 },
109 { X86::OR16rr, X86::OR16mr },
110 { X86::OR32ri, X86::OR32mi },
111 { X86::OR32ri8, X86::OR32mi8 },
112 { X86::OR32rr, X86::OR32mr },
113 { X86::OR64ri32, X86::OR64mi32 },
114 { X86::OR64ri8, X86::OR64mi8 },
115 { X86::OR64rr, X86::OR64mr },
116 { X86::OR8ri, X86::OR8mi },
117 { X86::OR8rr, X86::OR8mr },
118 { X86::ROL16r1, X86::ROL16m1 },
119 { X86::ROL16rCL, X86::ROL16mCL },
120 { X86::ROL16ri, X86::ROL16mi },
121 { X86::ROL32r1, X86::ROL32m1 },
122 { X86::ROL32rCL, X86::ROL32mCL },
123 { X86::ROL32ri, X86::ROL32mi },
124 { X86::ROL64r1, X86::ROL64m1 },
125 { X86::ROL64rCL, X86::ROL64mCL },
126 { X86::ROL64ri, X86::ROL64mi },
127 { X86::ROL8r1, X86::ROL8m1 },
128 { X86::ROL8rCL, X86::ROL8mCL },
129 { X86::ROL8ri, X86::ROL8mi },
130 { X86::ROR16r1, X86::ROR16m1 },
131 { X86::ROR16rCL, X86::ROR16mCL },
132 { X86::ROR16ri, X86::ROR16mi },
133 { X86::ROR32r1, X86::ROR32m1 },
134 { X86::ROR32rCL, X86::ROR32mCL },
135 { X86::ROR32ri, X86::ROR32mi },
136 { X86::ROR64r1, X86::ROR64m1 },
137 { X86::ROR64rCL, X86::ROR64mCL },
138 { X86::ROR64ri, X86::ROR64mi },
139 { X86::ROR8r1, X86::ROR8m1 },
140 { X86::ROR8rCL, X86::ROR8mCL },
141 { X86::ROR8ri, X86::ROR8mi },
142 { X86::SAR16r1, X86::SAR16m1 },
143 { X86::SAR16rCL, X86::SAR16mCL },
144 { X86::SAR16ri, X86::SAR16mi },
145 { X86::SAR32r1, X86::SAR32m1 },
146 { X86::SAR32rCL, X86::SAR32mCL },
147 { X86::SAR32ri, X86::SAR32mi },
148 { X86::SAR64r1, X86::SAR64m1 },
149 { X86::SAR64rCL, X86::SAR64mCL },
150 { X86::SAR64ri, X86::SAR64mi },
151 { X86::SAR8r1, X86::SAR8m1 },
152 { X86::SAR8rCL, X86::SAR8mCL },
153 { X86::SAR8ri, X86::SAR8mi },
154 { X86::SBB32ri, X86::SBB32mi },
155 { X86::SBB32ri8, X86::SBB32mi8 },
156 { X86::SBB32rr, X86::SBB32mr },
157 { X86::SBB64ri32, X86::SBB64mi32 },
158 { X86::SBB64ri8, X86::SBB64mi8 },
159 { X86::SBB64rr, X86::SBB64mr },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000160 { X86::SHL16rCL, X86::SHL16mCL },
161 { X86::SHL16ri, X86::SHL16mi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000162 { X86::SHL32rCL, X86::SHL32mCL },
163 { X86::SHL32ri, X86::SHL32mi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000164 { X86::SHL64rCL, X86::SHL64mCL },
165 { X86::SHL64ri, X86::SHL64mi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000166 { X86::SHL8rCL, X86::SHL8mCL },
167 { X86::SHL8ri, X86::SHL8mi },
168 { X86::SHLD16rrCL, X86::SHLD16mrCL },
169 { X86::SHLD16rri8, X86::SHLD16mri8 },
170 { X86::SHLD32rrCL, X86::SHLD32mrCL },
171 { X86::SHLD32rri8, X86::SHLD32mri8 },
172 { X86::SHLD64rrCL, X86::SHLD64mrCL },
173 { X86::SHLD64rri8, X86::SHLD64mri8 },
174 { X86::SHR16r1, X86::SHR16m1 },
175 { X86::SHR16rCL, X86::SHR16mCL },
176 { X86::SHR16ri, X86::SHR16mi },
177 { X86::SHR32r1, X86::SHR32m1 },
178 { X86::SHR32rCL, X86::SHR32mCL },
179 { X86::SHR32ri, X86::SHR32mi },
180 { X86::SHR64r1, X86::SHR64m1 },
181 { X86::SHR64rCL, X86::SHR64mCL },
182 { X86::SHR64ri, X86::SHR64mi },
183 { X86::SHR8r1, X86::SHR8m1 },
184 { X86::SHR8rCL, X86::SHR8mCL },
185 { X86::SHR8ri, X86::SHR8mi },
186 { X86::SHRD16rrCL, X86::SHRD16mrCL },
187 { X86::SHRD16rri8, X86::SHRD16mri8 },
188 { X86::SHRD32rrCL, X86::SHRD32mrCL },
189 { X86::SHRD32rri8, X86::SHRD32mri8 },
190 { X86::SHRD64rrCL, X86::SHRD64mrCL },
191 { X86::SHRD64rri8, X86::SHRD64mri8 },
192 { X86::SUB16ri, X86::SUB16mi },
193 { X86::SUB16ri8, X86::SUB16mi8 },
194 { X86::SUB16rr, X86::SUB16mr },
195 { X86::SUB32ri, X86::SUB32mi },
196 { X86::SUB32ri8, X86::SUB32mi8 },
197 { X86::SUB32rr, X86::SUB32mr },
198 { X86::SUB64ri32, X86::SUB64mi32 },
199 { X86::SUB64ri8, X86::SUB64mi8 },
200 { X86::SUB64rr, X86::SUB64mr },
201 { X86::SUB8ri, X86::SUB8mi },
202 { X86::SUB8rr, X86::SUB8mr },
203 { X86::XOR16ri, X86::XOR16mi },
204 { X86::XOR16ri8, X86::XOR16mi8 },
205 { X86::XOR16rr, X86::XOR16mr },
206 { X86::XOR32ri, X86::XOR32mi },
207 { X86::XOR32ri8, X86::XOR32mi8 },
208 { X86::XOR32rr, X86::XOR32mr },
209 { X86::XOR64ri32, X86::XOR64mi32 },
210 { X86::XOR64ri8, X86::XOR64mi8 },
211 { X86::XOR64rr, X86::XOR64mr },
212 { X86::XOR8ri, X86::XOR8mi },
213 { X86::XOR8rr, X86::XOR8mr }
214 };
215
216 for (unsigned i = 0, e = array_lengthof(OpTbl2Addr); i != e; ++i) {
217 unsigned RegOp = OpTbl2Addr[i][0];
218 unsigned MemOp = OpTbl2Addr[i][1];
Dan Gohman55d19662008-07-07 17:46:23 +0000219 if (!RegOp2MemOpTable2Addr.insert(std::make_pair((unsigned*)RegOp,
Evan Chenga5853792009-07-15 06:10:07 +0000220 std::make_pair(MemOp,0))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000221 assert(false && "Duplicated entries?");
Evan Chenga5853792009-07-15 06:10:07 +0000222 // Index 0, folded load and store, no alignment requirement.
223 unsigned AuxInfo = 0 | (1 << 4) | (1 << 5);
Owen Anderson9a184ef2008-01-07 01:35:02 +0000224 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000225 std::make_pair(RegOp,
226 AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000227 AmbEntries.push_back(MemOp);
228 }
229
230 // If the third value is 1, then it's folding either a load or a store.
Evan Chenga5853792009-07-15 06:10:07 +0000231 static const unsigned OpTbl0[][4] = {
232 { X86::BT16ri8, X86::BT16mi8, 1, 0 },
233 { X86::BT32ri8, X86::BT32mi8, 1, 0 },
234 { X86::BT64ri8, X86::BT64mi8, 1, 0 },
235 { X86::CALL32r, X86::CALL32m, 1, 0 },
236 { X86::CALL64r, X86::CALL64m, 1, 0 },
237 { X86::CMP16ri, X86::CMP16mi, 1, 0 },
238 { X86::CMP16ri8, X86::CMP16mi8, 1, 0 },
239 { X86::CMP16rr, X86::CMP16mr, 1, 0 },
240 { X86::CMP32ri, X86::CMP32mi, 1, 0 },
241 { X86::CMP32ri8, X86::CMP32mi8, 1, 0 },
242 { X86::CMP32rr, X86::CMP32mr, 1, 0 },
243 { X86::CMP64ri32, X86::CMP64mi32, 1, 0 },
244 { X86::CMP64ri8, X86::CMP64mi8, 1, 0 },
245 { X86::CMP64rr, X86::CMP64mr, 1, 0 },
246 { X86::CMP8ri, X86::CMP8mi, 1, 0 },
247 { X86::CMP8rr, X86::CMP8mr, 1, 0 },
248 { X86::DIV16r, X86::DIV16m, 1, 0 },
249 { X86::DIV32r, X86::DIV32m, 1, 0 },
250 { X86::DIV64r, X86::DIV64m, 1, 0 },
251 { X86::DIV8r, X86::DIV8m, 1, 0 },
252 { X86::EXTRACTPSrr, X86::EXTRACTPSmr, 0, 16 },
253 { X86::FsMOVAPDrr, X86::MOVSDmr, 0, 0 },
254 { X86::FsMOVAPSrr, X86::MOVSSmr, 0, 0 },
255 { X86::IDIV16r, X86::IDIV16m, 1, 0 },
256 { X86::IDIV32r, X86::IDIV32m, 1, 0 },
257 { X86::IDIV64r, X86::IDIV64m, 1, 0 },
258 { X86::IDIV8r, X86::IDIV8m, 1, 0 },
259 { X86::IMUL16r, X86::IMUL16m, 1, 0 },
260 { X86::IMUL32r, X86::IMUL32m, 1, 0 },
261 { X86::IMUL64r, X86::IMUL64m, 1, 0 },
262 { X86::IMUL8r, X86::IMUL8m, 1, 0 },
263 { X86::JMP32r, X86::JMP32m, 1, 0 },
264 { X86::JMP64r, X86::JMP64m, 1, 0 },
265 { X86::MOV16ri, X86::MOV16mi, 0, 0 },
266 { X86::MOV16rr, X86::MOV16mr, 0, 0 },
267 { X86::MOV32ri, X86::MOV32mi, 0, 0 },
268 { X86::MOV32rr, X86::MOV32mr, 0, 0 },
269 { X86::MOV64ri32, X86::MOV64mi32, 0, 0 },
270 { X86::MOV64rr, X86::MOV64mr, 0, 0 },
271 { X86::MOV8ri, X86::MOV8mi, 0, 0 },
272 { X86::MOV8rr, X86::MOV8mr, 0, 0 },
273 { X86::MOV8rr_NOREX, X86::MOV8mr_NOREX, 0, 0 },
274 { X86::MOVAPDrr, X86::MOVAPDmr, 0, 16 },
275 { X86::MOVAPSrr, X86::MOVAPSmr, 0, 16 },
276 { X86::MOVDQArr, X86::MOVDQAmr, 0, 16 },
277 { X86::MOVPDI2DIrr, X86::MOVPDI2DImr, 0, 0 },
278 { X86::MOVPQIto64rr,X86::MOVPQI2QImr, 0, 0 },
279 { X86::MOVPS2SSrr, X86::MOVPS2SSmr, 0, 0 },
280 { X86::MOVSDrr, X86::MOVSDmr, 0, 0 },
281 { X86::MOVSDto64rr, X86::MOVSDto64mr, 0, 0 },
282 { X86::MOVSS2DIrr, X86::MOVSS2DImr, 0, 0 },
283 { X86::MOVSSrr, X86::MOVSSmr, 0, 0 },
284 { X86::MOVUPDrr, X86::MOVUPDmr, 0, 0 },
285 { X86::MOVUPSrr, X86::MOVUPSmr, 0, 0 },
286 { X86::MUL16r, X86::MUL16m, 1, 0 },
287 { X86::MUL32r, X86::MUL32m, 1, 0 },
288 { X86::MUL64r, X86::MUL64m, 1, 0 },
289 { X86::MUL8r, X86::MUL8m, 1, 0 },
290 { X86::SETAEr, X86::SETAEm, 0, 0 },
291 { X86::SETAr, X86::SETAm, 0, 0 },
292 { X86::SETBEr, X86::SETBEm, 0, 0 },
293 { X86::SETBr, X86::SETBm, 0, 0 },
294 { X86::SETEr, X86::SETEm, 0, 0 },
295 { X86::SETGEr, X86::SETGEm, 0, 0 },
296 { X86::SETGr, X86::SETGm, 0, 0 },
297 { X86::SETLEr, X86::SETLEm, 0, 0 },
298 { X86::SETLr, X86::SETLm, 0, 0 },
299 { X86::SETNEr, X86::SETNEm, 0, 0 },
300 { X86::SETNOr, X86::SETNOm, 0, 0 },
301 { X86::SETNPr, X86::SETNPm, 0, 0 },
302 { X86::SETNSr, X86::SETNSm, 0, 0 },
303 { X86::SETOr, X86::SETOm, 0, 0 },
304 { X86::SETPr, X86::SETPm, 0, 0 },
305 { X86::SETSr, X86::SETSm, 0, 0 },
306 { X86::TAILJMPr, X86::TAILJMPm, 1, 0 },
307 { X86::TEST16ri, X86::TEST16mi, 1, 0 },
308 { X86::TEST32ri, X86::TEST32mi, 1, 0 },
309 { X86::TEST64ri32, X86::TEST64mi32, 1, 0 },
310 { X86::TEST8ri, X86::TEST8mi, 1, 0 }
Owen Anderson9a184ef2008-01-07 01:35:02 +0000311 };
312
313 for (unsigned i = 0, e = array_lengthof(OpTbl0); i != e; ++i) {
314 unsigned RegOp = OpTbl0[i][0];
315 unsigned MemOp = OpTbl0[i][1];
Evan Chenga5853792009-07-15 06:10:07 +0000316 unsigned Align = OpTbl0[i][3];
Dan Gohman55d19662008-07-07 17:46:23 +0000317 if (!RegOp2MemOpTable0.insert(std::make_pair((unsigned*)RegOp,
Evan Chenga5853792009-07-15 06:10:07 +0000318 std::make_pair(MemOp,Align))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000319 assert(false && "Duplicated entries?");
320 unsigned FoldedLoad = OpTbl0[i][2];
321 // Index 0, folded load or store.
322 unsigned AuxInfo = 0 | (FoldedLoad << 4) | ((FoldedLoad^1) << 5);
323 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
324 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000325 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000326 AmbEntries.push_back(MemOp);
327 }
328
Evan Chenga5853792009-07-15 06:10:07 +0000329 static const unsigned OpTbl1[][3] = {
330 { X86::CMP16rr, X86::CMP16rm, 0 },
331 { X86::CMP32rr, X86::CMP32rm, 0 },
332 { X86::CMP64rr, X86::CMP64rm, 0 },
333 { X86::CMP8rr, X86::CMP8rm, 0 },
334 { X86::CVTSD2SSrr, X86::CVTSD2SSrm, 0 },
335 { X86::CVTSI2SD64rr, X86::CVTSI2SD64rm, 0 },
336 { X86::CVTSI2SDrr, X86::CVTSI2SDrm, 0 },
337 { X86::CVTSI2SS64rr, X86::CVTSI2SS64rm, 0 },
338 { X86::CVTSI2SSrr, X86::CVTSI2SSrm, 0 },
339 { X86::CVTSS2SDrr, X86::CVTSS2SDrm, 0 },
340 { X86::CVTTSD2SI64rr, X86::CVTTSD2SI64rm, 0 },
341 { X86::CVTTSD2SIrr, X86::CVTTSD2SIrm, 0 },
342 { X86::CVTTSS2SI64rr, X86::CVTTSS2SI64rm, 0 },
343 { X86::CVTTSS2SIrr, X86::CVTTSS2SIrm, 0 },
344 { X86::FsMOVAPDrr, X86::MOVSDrm, 0 },
345 { X86::FsMOVAPSrr, X86::MOVSSrm, 0 },
346 { X86::IMUL16rri, X86::IMUL16rmi, 0 },
347 { X86::IMUL16rri8, X86::IMUL16rmi8, 0 },
348 { X86::IMUL32rri, X86::IMUL32rmi, 0 },
349 { X86::IMUL32rri8, X86::IMUL32rmi8, 0 },
350 { X86::IMUL64rri32, X86::IMUL64rmi32, 0 },
351 { X86::IMUL64rri8, X86::IMUL64rmi8, 0 },
352 { X86::Int_CMPSDrr, X86::Int_CMPSDrm, 0 },
353 { X86::Int_CMPSSrr, X86::Int_CMPSSrm, 0 },
354 { X86::Int_COMISDrr, X86::Int_COMISDrm, 0 },
355 { X86::Int_COMISSrr, X86::Int_COMISSrm, 0 },
356 { X86::Int_CVTDQ2PDrr, X86::Int_CVTDQ2PDrm, 16 },
357 { X86::Int_CVTDQ2PSrr, X86::Int_CVTDQ2PSrm, 16 },
358 { X86::Int_CVTPD2DQrr, X86::Int_CVTPD2DQrm, 16 },
359 { X86::Int_CVTPD2PSrr, X86::Int_CVTPD2PSrm, 16 },
360 { X86::Int_CVTPS2DQrr, X86::Int_CVTPS2DQrm, 16 },
361 { X86::Int_CVTPS2PDrr, X86::Int_CVTPS2PDrm, 0 },
362 { X86::Int_CVTSD2SI64rr,X86::Int_CVTSD2SI64rm, 0 },
363 { X86::Int_CVTSD2SIrr, X86::Int_CVTSD2SIrm, 0 },
364 { X86::Int_CVTSD2SSrr, X86::Int_CVTSD2SSrm, 0 },
365 { X86::Int_CVTSI2SD64rr,X86::Int_CVTSI2SD64rm, 0 },
366 { X86::Int_CVTSI2SDrr, X86::Int_CVTSI2SDrm, 0 },
367 { X86::Int_CVTSI2SS64rr,X86::Int_CVTSI2SS64rm, 0 },
368 { X86::Int_CVTSI2SSrr, X86::Int_CVTSI2SSrm, 0 },
369 { X86::Int_CVTSS2SDrr, X86::Int_CVTSS2SDrm, 0 },
370 { X86::Int_CVTSS2SI64rr,X86::Int_CVTSS2SI64rm, 0 },
371 { X86::Int_CVTSS2SIrr, X86::Int_CVTSS2SIrm, 0 },
372 { X86::Int_CVTTPD2DQrr, X86::Int_CVTTPD2DQrm, 16 },
373 { X86::Int_CVTTPS2DQrr, X86::Int_CVTTPS2DQrm, 16 },
374 { X86::Int_CVTTSD2SI64rr,X86::Int_CVTTSD2SI64rm, 0 },
375 { X86::Int_CVTTSD2SIrr, X86::Int_CVTTSD2SIrm, 0 },
376 { X86::Int_CVTTSS2SI64rr,X86::Int_CVTTSS2SI64rm, 0 },
377 { X86::Int_CVTTSS2SIrr, X86::Int_CVTTSS2SIrm, 0 },
378 { X86::Int_UCOMISDrr, X86::Int_UCOMISDrm, 0 },
379 { X86::Int_UCOMISSrr, X86::Int_UCOMISSrm, 0 },
380 { X86::MOV16rr, X86::MOV16rm, 0 },
381 { X86::MOV32rr, X86::MOV32rm, 0 },
382 { X86::MOV64rr, X86::MOV64rm, 0 },
383 { X86::MOV64toPQIrr, X86::MOVQI2PQIrm, 0 },
384 { X86::MOV64toSDrr, X86::MOV64toSDrm, 0 },
385 { X86::MOV8rr, X86::MOV8rm, 0 },
386 { X86::MOVAPDrr, X86::MOVAPDrm, 16 },
387 { X86::MOVAPSrr, X86::MOVAPSrm, 16 },
388 { X86::MOVDDUPrr, X86::MOVDDUPrm, 0 },
389 { X86::MOVDI2PDIrr, X86::MOVDI2PDIrm, 0 },
390 { X86::MOVDI2SSrr, X86::MOVDI2SSrm, 0 },
391 { X86::MOVDQArr, X86::MOVDQArm, 16 },
392 { X86::MOVSD2PDrr, X86::MOVSD2PDrm, 0 },
393 { X86::MOVSDrr, X86::MOVSDrm, 0 },
394 { X86::MOVSHDUPrr, X86::MOVSHDUPrm, 16 },
395 { X86::MOVSLDUPrr, X86::MOVSLDUPrm, 16 },
396 { X86::MOVSS2PSrr, X86::MOVSS2PSrm, 0 },
397 { X86::MOVSSrr, X86::MOVSSrm, 0 },
398 { X86::MOVSX16rr8, X86::MOVSX16rm8, 0 },
399 { X86::MOVSX32rr16, X86::MOVSX32rm16, 0 },
400 { X86::MOVSX32rr8, X86::MOVSX32rm8, 0 },
401 { X86::MOVSX64rr16, X86::MOVSX64rm16, 0 },
402 { X86::MOVSX64rr32, X86::MOVSX64rm32, 0 },
403 { X86::MOVSX64rr8, X86::MOVSX64rm8, 0 },
404 { X86::MOVUPDrr, X86::MOVUPDrm, 16 },
405 { X86::MOVUPSrr, X86::MOVUPSrm, 16 },
406 { X86::MOVZDI2PDIrr, X86::MOVZDI2PDIrm, 0 },
407 { X86::MOVZQI2PQIrr, X86::MOVZQI2PQIrm, 0 },
408 { X86::MOVZPQILo2PQIrr, X86::MOVZPQILo2PQIrm, 16 },
409 { X86::MOVZX16rr8, X86::MOVZX16rm8, 0 },
410 { X86::MOVZX32rr16, X86::MOVZX32rm16, 0 },
411 { X86::MOVZX32_NOREXrr8, X86::MOVZX32_NOREXrm8, 0 },
412 { X86::MOVZX32rr8, X86::MOVZX32rm8, 0 },
413 { X86::MOVZX64rr16, X86::MOVZX64rm16, 0 },
414 { X86::MOVZX64rr32, X86::MOVZX64rm32, 0 },
415 { X86::MOVZX64rr8, X86::MOVZX64rm8, 0 },
416 { X86::PSHUFDri, X86::PSHUFDmi, 16 },
417 { X86::PSHUFHWri, X86::PSHUFHWmi, 16 },
418 { X86::PSHUFLWri, X86::PSHUFLWmi, 16 },
419 { X86::RCPPSr, X86::RCPPSm, 16 },
420 { X86::RCPPSr_Int, X86::RCPPSm_Int, 16 },
421 { X86::RSQRTPSr, X86::RSQRTPSm, 16 },
422 { X86::RSQRTPSr_Int, X86::RSQRTPSm_Int, 16 },
423 { X86::RSQRTSSr, X86::RSQRTSSm, 0 },
424 { X86::RSQRTSSr_Int, X86::RSQRTSSm_Int, 0 },
425 { X86::SQRTPDr, X86::SQRTPDm, 16 },
426 { X86::SQRTPDr_Int, X86::SQRTPDm_Int, 16 },
427 { X86::SQRTPSr, X86::SQRTPSm, 16 },
428 { X86::SQRTPSr_Int, X86::SQRTPSm_Int, 16 },
429 { X86::SQRTSDr, X86::SQRTSDm, 0 },
430 { X86::SQRTSDr_Int, X86::SQRTSDm_Int, 0 },
431 { X86::SQRTSSr, X86::SQRTSSm, 0 },
432 { X86::SQRTSSr_Int, X86::SQRTSSm_Int, 0 },
433 { X86::TEST16rr, X86::TEST16rm, 0 },
434 { X86::TEST32rr, X86::TEST32rm, 0 },
435 { X86::TEST64rr, X86::TEST64rm, 0 },
436 { X86::TEST8rr, X86::TEST8rm, 0 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000437 // FIXME: TEST*rr EAX,EAX ---> CMP [mem], 0
Evan Chenga5853792009-07-15 06:10:07 +0000438 { X86::UCOMISDrr, X86::UCOMISDrm, 0 },
439 { X86::UCOMISSrr, X86::UCOMISSrm, 0 }
Owen Anderson9a184ef2008-01-07 01:35:02 +0000440 };
441
442 for (unsigned i = 0, e = array_lengthof(OpTbl1); i != e; ++i) {
443 unsigned RegOp = OpTbl1[i][0];
444 unsigned MemOp = OpTbl1[i][1];
Evan Chenga5853792009-07-15 06:10:07 +0000445 unsigned Align = OpTbl1[i][2];
Dan Gohman55d19662008-07-07 17:46:23 +0000446 if (!RegOp2MemOpTable1.insert(std::make_pair((unsigned*)RegOp,
Evan Chenga5853792009-07-15 06:10:07 +0000447 std::make_pair(MemOp,Align))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000448 assert(false && "Duplicated entries?");
Evan Chenga5853792009-07-15 06:10:07 +0000449 // Index 1, folded load
450 unsigned AuxInfo = 1 | (1 << 4);
Owen Anderson9a184ef2008-01-07 01:35:02 +0000451 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
452 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000453 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000454 AmbEntries.push_back(MemOp);
455 }
456
Evan Chenga5853792009-07-15 06:10:07 +0000457 static const unsigned OpTbl2[][3] = {
458 { X86::ADC32rr, X86::ADC32rm, 0 },
459 { X86::ADC64rr, X86::ADC64rm, 0 },
460 { X86::ADD16rr, X86::ADD16rm, 0 },
461 { X86::ADD32rr, X86::ADD32rm, 0 },
462 { X86::ADD64rr, X86::ADD64rm, 0 },
463 { X86::ADD8rr, X86::ADD8rm, 0 },
464 { X86::ADDPDrr, X86::ADDPDrm, 16 },
465 { X86::ADDPSrr, X86::ADDPSrm, 16 },
466 { X86::ADDSDrr, X86::ADDSDrm, 0 },
467 { X86::ADDSSrr, X86::ADDSSrm, 0 },
468 { X86::ADDSUBPDrr, X86::ADDSUBPDrm, 16 },
469 { X86::ADDSUBPSrr, X86::ADDSUBPSrm, 16 },
470 { X86::AND16rr, X86::AND16rm, 0 },
471 { X86::AND32rr, X86::AND32rm, 0 },
472 { X86::AND64rr, X86::AND64rm, 0 },
473 { X86::AND8rr, X86::AND8rm, 0 },
474 { X86::ANDNPDrr, X86::ANDNPDrm, 16 },
475 { X86::ANDNPSrr, X86::ANDNPSrm, 16 },
476 { X86::ANDPDrr, X86::ANDPDrm, 16 },
477 { X86::ANDPSrr, X86::ANDPSrm, 16 },
478 { X86::CMOVA16rr, X86::CMOVA16rm, 0 },
479 { X86::CMOVA32rr, X86::CMOVA32rm, 0 },
480 { X86::CMOVA64rr, X86::CMOVA64rm, 0 },
481 { X86::CMOVAE16rr, X86::CMOVAE16rm, 0 },
482 { X86::CMOVAE32rr, X86::CMOVAE32rm, 0 },
483 { X86::CMOVAE64rr, X86::CMOVAE64rm, 0 },
484 { X86::CMOVB16rr, X86::CMOVB16rm, 0 },
485 { X86::CMOVB32rr, X86::CMOVB32rm, 0 },
486 { X86::CMOVB64rr, X86::CMOVB64rm, 0 },
487 { X86::CMOVBE16rr, X86::CMOVBE16rm, 0 },
488 { X86::CMOVBE32rr, X86::CMOVBE32rm, 0 },
489 { X86::CMOVBE64rr, X86::CMOVBE64rm, 0 },
490 { X86::CMOVE16rr, X86::CMOVE16rm, 0 },
491 { X86::CMOVE32rr, X86::CMOVE32rm, 0 },
492 { X86::CMOVE64rr, X86::CMOVE64rm, 0 },
493 { X86::CMOVG16rr, X86::CMOVG16rm, 0 },
494 { X86::CMOVG32rr, X86::CMOVG32rm, 0 },
495 { X86::CMOVG64rr, X86::CMOVG64rm, 0 },
496 { X86::CMOVGE16rr, X86::CMOVGE16rm, 0 },
497 { X86::CMOVGE32rr, X86::CMOVGE32rm, 0 },
498 { X86::CMOVGE64rr, X86::CMOVGE64rm, 0 },
499 { X86::CMOVL16rr, X86::CMOVL16rm, 0 },
500 { X86::CMOVL32rr, X86::CMOVL32rm, 0 },
501 { X86::CMOVL64rr, X86::CMOVL64rm, 0 },
502 { X86::CMOVLE16rr, X86::CMOVLE16rm, 0 },
503 { X86::CMOVLE32rr, X86::CMOVLE32rm, 0 },
504 { X86::CMOVLE64rr, X86::CMOVLE64rm, 0 },
505 { X86::CMOVNE16rr, X86::CMOVNE16rm, 0 },
506 { X86::CMOVNE32rr, X86::CMOVNE32rm, 0 },
507 { X86::CMOVNE64rr, X86::CMOVNE64rm, 0 },
508 { X86::CMOVNO16rr, X86::CMOVNO16rm, 0 },
509 { X86::CMOVNO32rr, X86::CMOVNO32rm, 0 },
510 { X86::CMOVNO64rr, X86::CMOVNO64rm, 0 },
511 { X86::CMOVNP16rr, X86::CMOVNP16rm, 0 },
512 { X86::CMOVNP32rr, X86::CMOVNP32rm, 0 },
513 { X86::CMOVNP64rr, X86::CMOVNP64rm, 0 },
514 { X86::CMOVNS16rr, X86::CMOVNS16rm, 0 },
515 { X86::CMOVNS32rr, X86::CMOVNS32rm, 0 },
516 { X86::CMOVNS64rr, X86::CMOVNS64rm, 0 },
517 { X86::CMOVO16rr, X86::CMOVO16rm, 0 },
518 { X86::CMOVO32rr, X86::CMOVO32rm, 0 },
519 { X86::CMOVO64rr, X86::CMOVO64rm, 0 },
520 { X86::CMOVP16rr, X86::CMOVP16rm, 0 },
521 { X86::CMOVP32rr, X86::CMOVP32rm, 0 },
522 { X86::CMOVP64rr, X86::CMOVP64rm, 0 },
523 { X86::CMOVS16rr, X86::CMOVS16rm, 0 },
524 { X86::CMOVS32rr, X86::CMOVS32rm, 0 },
525 { X86::CMOVS64rr, X86::CMOVS64rm, 0 },
526 { X86::CMPPDrri, X86::CMPPDrmi, 16 },
527 { X86::CMPPSrri, X86::CMPPSrmi, 16 },
528 { X86::CMPSDrr, X86::CMPSDrm, 0 },
529 { X86::CMPSSrr, X86::CMPSSrm, 0 },
530 { X86::DIVPDrr, X86::DIVPDrm, 16 },
531 { X86::DIVPSrr, X86::DIVPSrm, 16 },
532 { X86::DIVSDrr, X86::DIVSDrm, 0 },
533 { X86::DIVSSrr, X86::DIVSSrm, 0 },
534 { X86::FsANDNPDrr, X86::FsANDNPDrm, 16 },
535 { X86::FsANDNPSrr, X86::FsANDNPSrm, 16 },
536 { X86::FsANDPDrr, X86::FsANDPDrm, 16 },
537 { X86::FsANDPSrr, X86::FsANDPSrm, 16 },
538 { X86::FsORPDrr, X86::FsORPDrm, 16 },
539 { X86::FsORPSrr, X86::FsORPSrm, 16 },
540 { X86::FsXORPDrr, X86::FsXORPDrm, 16 },
541 { X86::FsXORPSrr, X86::FsXORPSrm, 16 },
542 { X86::HADDPDrr, X86::HADDPDrm, 16 },
543 { X86::HADDPSrr, X86::HADDPSrm, 16 },
544 { X86::HSUBPDrr, X86::HSUBPDrm, 16 },
545 { X86::HSUBPSrr, X86::HSUBPSrm, 16 },
546 { X86::IMUL16rr, X86::IMUL16rm, 0 },
547 { X86::IMUL32rr, X86::IMUL32rm, 0 },
548 { X86::IMUL64rr, X86::IMUL64rm, 0 },
549 { X86::MAXPDrr, X86::MAXPDrm, 16 },
550 { X86::MAXPDrr_Int, X86::MAXPDrm_Int, 16 },
551 { X86::MAXPSrr, X86::MAXPSrm, 16 },
552 { X86::MAXPSrr_Int, X86::MAXPSrm_Int, 16 },
553 { X86::MAXSDrr, X86::MAXSDrm, 0 },
554 { X86::MAXSDrr_Int, X86::MAXSDrm_Int, 0 },
555 { X86::MAXSSrr, X86::MAXSSrm, 0 },
556 { X86::MAXSSrr_Int, X86::MAXSSrm_Int, 0 },
557 { X86::MINPDrr, X86::MINPDrm, 16 },
558 { X86::MINPDrr_Int, X86::MINPDrm_Int, 16 },
559 { X86::MINPSrr, X86::MINPSrm, 16 },
560 { X86::MINPSrr_Int, X86::MINPSrm_Int, 16 },
561 { X86::MINSDrr, X86::MINSDrm, 0 },
562 { X86::MINSDrr_Int, X86::MINSDrm_Int, 0 },
563 { X86::MINSSrr, X86::MINSSrm, 0 },
564 { X86::MINSSrr_Int, X86::MINSSrm_Int, 0 },
565 { X86::MULPDrr, X86::MULPDrm, 16 },
566 { X86::MULPSrr, X86::MULPSrm, 16 },
567 { X86::MULSDrr, X86::MULSDrm, 0 },
568 { X86::MULSSrr, X86::MULSSrm, 0 },
569 { X86::OR16rr, X86::OR16rm, 0 },
570 { X86::OR32rr, X86::OR32rm, 0 },
571 { X86::OR64rr, X86::OR64rm, 0 },
572 { X86::OR8rr, X86::OR8rm, 0 },
573 { X86::ORPDrr, X86::ORPDrm, 16 },
574 { X86::ORPSrr, X86::ORPSrm, 16 },
575 { X86::PACKSSDWrr, X86::PACKSSDWrm, 16 },
576 { X86::PACKSSWBrr, X86::PACKSSWBrm, 16 },
577 { X86::PACKUSWBrr, X86::PACKUSWBrm, 16 },
578 { X86::PADDBrr, X86::PADDBrm, 16 },
579 { X86::PADDDrr, X86::PADDDrm, 16 },
580 { X86::PADDQrr, X86::PADDQrm, 16 },
581 { X86::PADDSBrr, X86::PADDSBrm, 16 },
582 { X86::PADDSWrr, X86::PADDSWrm, 16 },
583 { X86::PADDWrr, X86::PADDWrm, 16 },
584 { X86::PANDNrr, X86::PANDNrm, 16 },
585 { X86::PANDrr, X86::PANDrm, 16 },
586 { X86::PAVGBrr, X86::PAVGBrm, 16 },
587 { X86::PAVGWrr, X86::PAVGWrm, 16 },
588 { X86::PCMPEQBrr, X86::PCMPEQBrm, 16 },
589 { X86::PCMPEQDrr, X86::PCMPEQDrm, 16 },
590 { X86::PCMPEQWrr, X86::PCMPEQWrm, 16 },
591 { X86::PCMPGTBrr, X86::PCMPGTBrm, 16 },
592 { X86::PCMPGTDrr, X86::PCMPGTDrm, 16 },
593 { X86::PCMPGTWrr, X86::PCMPGTWrm, 16 },
594 { X86::PINSRWrri, X86::PINSRWrmi, 16 },
595 { X86::PMADDWDrr, X86::PMADDWDrm, 16 },
596 { X86::PMAXSWrr, X86::PMAXSWrm, 16 },
597 { X86::PMAXUBrr, X86::PMAXUBrm, 16 },
598 { X86::PMINSWrr, X86::PMINSWrm, 16 },
599 { X86::PMINUBrr, X86::PMINUBrm, 16 },
600 { X86::PMULDQrr, X86::PMULDQrm, 16 },
601 { X86::PMULHUWrr, X86::PMULHUWrm, 16 },
602 { X86::PMULHWrr, X86::PMULHWrm, 16 },
603 { X86::PMULLDrr, X86::PMULLDrm, 16 },
604 { X86::PMULLDrr_int, X86::PMULLDrm_int, 16 },
605 { X86::PMULLWrr, X86::PMULLWrm, 16 },
606 { X86::PMULUDQrr, X86::PMULUDQrm, 16 },
607 { X86::PORrr, X86::PORrm, 16 },
608 { X86::PSADBWrr, X86::PSADBWrm, 16 },
609 { X86::PSLLDrr, X86::PSLLDrm, 16 },
610 { X86::PSLLQrr, X86::PSLLQrm, 16 },
611 { X86::PSLLWrr, X86::PSLLWrm, 16 },
612 { X86::PSRADrr, X86::PSRADrm, 16 },
613 { X86::PSRAWrr, X86::PSRAWrm, 16 },
614 { X86::PSRLDrr, X86::PSRLDrm, 16 },
615 { X86::PSRLQrr, X86::PSRLQrm, 16 },
616 { X86::PSRLWrr, X86::PSRLWrm, 16 },
617 { X86::PSUBBrr, X86::PSUBBrm, 16 },
618 { X86::PSUBDrr, X86::PSUBDrm, 16 },
619 { X86::PSUBSBrr, X86::PSUBSBrm, 16 },
620 { X86::PSUBSWrr, X86::PSUBSWrm, 16 },
621 { X86::PSUBWrr, X86::PSUBWrm, 16 },
622 { X86::PUNPCKHBWrr, X86::PUNPCKHBWrm, 16 },
623 { X86::PUNPCKHDQrr, X86::PUNPCKHDQrm, 16 },
624 { X86::PUNPCKHQDQrr, X86::PUNPCKHQDQrm, 16 },
625 { X86::PUNPCKHWDrr, X86::PUNPCKHWDrm, 16 },
626 { X86::PUNPCKLBWrr, X86::PUNPCKLBWrm, 16 },
627 { X86::PUNPCKLDQrr, X86::PUNPCKLDQrm, 16 },
628 { X86::PUNPCKLQDQrr, X86::PUNPCKLQDQrm, 16 },
629 { X86::PUNPCKLWDrr, X86::PUNPCKLWDrm, 16 },
630 { X86::PXORrr, X86::PXORrm, 16 },
631 { X86::SBB32rr, X86::SBB32rm, 0 },
632 { X86::SBB64rr, X86::SBB64rm, 0 },
633 { X86::SHUFPDrri, X86::SHUFPDrmi, 16 },
634 { X86::SHUFPSrri, X86::SHUFPSrmi, 16 },
635 { X86::SUB16rr, X86::SUB16rm, 0 },
636 { X86::SUB32rr, X86::SUB32rm, 0 },
637 { X86::SUB64rr, X86::SUB64rm, 0 },
638 { X86::SUB8rr, X86::SUB8rm, 0 },
639 { X86::SUBPDrr, X86::SUBPDrm, 16 },
640 { X86::SUBPSrr, X86::SUBPSrm, 16 },
641 { X86::SUBSDrr, X86::SUBSDrm, 0 },
642 { X86::SUBSSrr, X86::SUBSSrm, 0 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000643 // FIXME: TEST*rr -> swapped operand of TEST*mr.
Evan Chenga5853792009-07-15 06:10:07 +0000644 { X86::UNPCKHPDrr, X86::UNPCKHPDrm, 16 },
645 { X86::UNPCKHPSrr, X86::UNPCKHPSrm, 16 },
646 { X86::UNPCKLPDrr, X86::UNPCKLPDrm, 16 },
647 { X86::UNPCKLPSrr, X86::UNPCKLPSrm, 16 },
648 { X86::XOR16rr, X86::XOR16rm, 0 },
649 { X86::XOR32rr, X86::XOR32rm, 0 },
650 { X86::XOR64rr, X86::XOR64rm, 0 },
651 { X86::XOR8rr, X86::XOR8rm, 0 },
652 { X86::XORPDrr, X86::XORPDrm, 16 },
653 { X86::XORPSrr, X86::XORPSrm, 16 }
Owen Anderson9a184ef2008-01-07 01:35:02 +0000654 };
655
656 for (unsigned i = 0, e = array_lengthof(OpTbl2); i != e; ++i) {
657 unsigned RegOp = OpTbl2[i][0];
658 unsigned MemOp = OpTbl2[i][1];
Evan Chenga5853792009-07-15 06:10:07 +0000659 unsigned Align = OpTbl2[i][2];
Dan Gohman55d19662008-07-07 17:46:23 +0000660 if (!RegOp2MemOpTable2.insert(std::make_pair((unsigned*)RegOp,
Evan Chenga5853792009-07-15 06:10:07 +0000661 std::make_pair(MemOp,Align))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000662 assert(false && "Duplicated entries?");
Evan Chenga5853792009-07-15 06:10:07 +0000663 // Index 2, folded load
664 unsigned AuxInfo = 2 | (1 << 4);
Owen Anderson9a184ef2008-01-07 01:35:02 +0000665 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000666 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000667 AmbEntries.push_back(MemOp);
668 }
669
670 // Remove ambiguous entries.
671 assert(AmbEntries.empty() && "Duplicated entries in unfolding maps?");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000672}
673
674bool X86InstrInfo::isMoveInstr(const MachineInstr& MI,
Evan Chengf97496a2009-01-20 19:12:24 +0000675 unsigned &SrcReg, unsigned &DstReg,
676 unsigned &SrcSubIdx, unsigned &DstSubIdx) const {
Chris Lattnerff195282008-03-11 19:28:17 +0000677 switch (MI.getOpcode()) {
678 default:
679 return false;
680 case X86::MOV8rr:
Bill Wendling2d1c8222009-04-17 22:40:38 +0000681 case X86::MOV8rr_NOREX:
Chris Lattnerff195282008-03-11 19:28:17 +0000682 case X86::MOV16rr:
683 case X86::MOV32rr:
684 case X86::MOV64rr:
Chris Lattnerff195282008-03-11 19:28:17 +0000685 case X86::MOVSSrr:
686 case X86::MOVSDrr:
Chris Lattnerc81df282008-03-11 19:30:09 +0000687
688 // FP Stack register class copies
689 case X86::MOV_Fp3232: case X86::MOV_Fp6464: case X86::MOV_Fp8080:
690 case X86::MOV_Fp3264: case X86::MOV_Fp3280:
691 case X86::MOV_Fp6432: case X86::MOV_Fp8032:
692
Chris Lattnerff195282008-03-11 19:28:17 +0000693 case X86::FsMOVAPSrr:
694 case X86::FsMOVAPDrr:
695 case X86::MOVAPSrr:
696 case X86::MOVAPDrr:
Dan Gohmana645d1a2009-01-09 02:40:34 +0000697 case X86::MOVDQArr:
Chris Lattnerff195282008-03-11 19:28:17 +0000698 case X86::MOVSS2PSrr:
699 case X86::MOVSD2PDrr:
700 case X86::MOVPS2SSrr:
701 case X86::MOVPD2SDrr:
Chris Lattnerff195282008-03-11 19:28:17 +0000702 case X86::MMX_MOVQ64rr:
703 assert(MI.getNumOperands() >= 2 &&
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000704 MI.getOperand(0).isReg() &&
705 MI.getOperand(1).isReg() &&
Chris Lattnerff195282008-03-11 19:28:17 +0000706 "invalid register-register move instruction");
Evan Chengf97496a2009-01-20 19:12:24 +0000707 SrcReg = MI.getOperand(1).getReg();
708 DstReg = MI.getOperand(0).getReg();
709 SrcSubIdx = MI.getOperand(1).getSubReg();
710 DstSubIdx = MI.getOperand(0).getSubReg();
Chris Lattnerff195282008-03-11 19:28:17 +0000711 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000712 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000713}
714
Evan Cheng756aef32010-01-12 00:09:37 +0000715bool
716X86InstrInfo::isCoalescableInstr(const MachineInstr &MI, bool &isCopy,
717 unsigned &SrcReg, unsigned &DstReg,
718 unsigned &SrcSubIdx, unsigned &DstSubIdx) const {
719 switch (MI.getOpcode()) {
720 default: break;
721 case X86::MOVSX16rr8:
722 case X86::MOVZX16rr8:
723 case X86::MOVSX32rr8:
724 case X86::MOVZX32rr8:
725 case X86::MOVSX64rr8:
726 case X86::MOVZX64rr8:
727 case X86::MOVSX32rr16:
728 case X86::MOVZX32rr16:
729 case X86::MOVSX64rr16:
730 case X86::MOVZX64rr16:
731 case X86::MOVSX64rr32:
732 case X86::MOVZX64rr32: {
733 if (MI.getOperand(0).getSubReg() || MI.getOperand(1).getSubReg())
734 // Be conservative.
735 return false;
736 isCopy = false;
737 SrcReg = MI.getOperand(1).getReg();
738 DstReg = MI.getOperand(0).getReg();
739 DstSubIdx = 0;
740 switch (MI.getOpcode()) {
741 default:
742 llvm_unreachable(0);
743 break;
744 case X86::MOVSX16rr8:
745 case X86::MOVZX16rr8:
746 case X86::MOVSX32rr8:
747 case X86::MOVZX32rr8:
748 case X86::MOVSX64rr8:
749 case X86::MOVZX64rr8:
750 SrcSubIdx = 1;
751 break;
752 case X86::MOVSX32rr16:
753 case X86::MOVZX32rr16:
754 case X86::MOVSX64rr16:
755 case X86::MOVZX64rr16:
756 SrcSubIdx = 3;
757 break;
758 case X86::MOVSX64rr32:
759 case X86::MOVZX64rr32:
760 SrcSubIdx = 4;
761 break;
762 }
763 }
764 }
765 return isMoveInstr(MI, SrcReg, DstReg, SrcSubIdx, DstSubIdx);
766}
767
David Greene138ae532009-11-12 20:55:29 +0000768/// isFrameOperand - Return true and the FrameIndex if the specified
769/// operand and follow operands form a reference to the stack frame.
770bool X86InstrInfo::isFrameOperand(const MachineInstr *MI, unsigned int Op,
771 int &FrameIndex) const {
772 if (MI->getOperand(Op).isFI() && MI->getOperand(Op+1).isImm() &&
773 MI->getOperand(Op+2).isReg() && MI->getOperand(Op+3).isImm() &&
774 MI->getOperand(Op+1).getImm() == 1 &&
775 MI->getOperand(Op+2).getReg() == 0 &&
776 MI->getOperand(Op+3).getImm() == 0) {
777 FrameIndex = MI->getOperand(Op).getIndex();
778 return true;
779 }
780 return false;
781}
782
David Greene98c70f72009-11-13 00:29:53 +0000783static bool isFrameLoadOpcode(int Opcode) {
784 switch (Opcode) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000785 default: break;
786 case X86::MOV8rm:
787 case X86::MOV16rm:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000788 case X86::MOV32rm:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000789 case X86::MOV64rm:
790 case X86::LD_Fp64m:
791 case X86::MOVSSrm:
792 case X86::MOVSDrm:
793 case X86::MOVAPSrm:
794 case X86::MOVAPDrm:
Dan Gohmana645d1a2009-01-09 02:40:34 +0000795 case X86::MOVDQArm:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000796 case X86::MMX_MOVD64rm:
797 case X86::MMX_MOVQ64rm:
David Greene98c70f72009-11-13 00:29:53 +0000798 return true;
799 break;
800 }
801 return false;
802}
803
804static bool isFrameStoreOpcode(int Opcode) {
805 switch (Opcode) {
806 default: break;
807 case X86::MOV8mr:
808 case X86::MOV16mr:
809 case X86::MOV32mr:
810 case X86::MOV64mr:
811 case X86::ST_FpP64m:
812 case X86::MOVSSmr:
813 case X86::MOVSDmr:
814 case X86::MOVAPSmr:
815 case X86::MOVAPDmr:
816 case X86::MOVDQAmr:
817 case X86::MMX_MOVD64mr:
818 case X86::MMX_MOVQ64mr:
819 case X86::MMX_MOVNTQmr:
820 return true;
821 }
822 return false;
823}
824
825unsigned X86InstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
826 int &FrameIndex) const {
827 if (isFrameLoadOpcode(MI->getOpcode()))
828 if (isFrameOperand(MI, 1, FrameIndex))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000829 return MI->getOperand(0).getReg();
David Greene98c70f72009-11-13 00:29:53 +0000830 return 0;
831}
832
833unsigned X86InstrInfo::isLoadFromStackSlotPostFE(const MachineInstr *MI,
834 int &FrameIndex) const {
835 if (isFrameLoadOpcode(MI->getOpcode())) {
836 unsigned Reg;
837 if ((Reg = isLoadFromStackSlot(MI, FrameIndex)))
838 return Reg;
David Greene138ae532009-11-12 20:55:29 +0000839 // Check for post-frame index elimination operations
David Greene647636f2009-12-04 22:38:46 +0000840 const MachineMemOperand *Dummy;
841 return hasLoadFromStackSlot(MI, Dummy, FrameIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000842 }
843 return 0;
844}
845
David Greene138ae532009-11-12 20:55:29 +0000846bool X86InstrInfo::hasLoadFromStackSlot(const MachineInstr *MI,
David Greene647636f2009-12-04 22:38:46 +0000847 const MachineMemOperand *&MMO,
David Greene138ae532009-11-12 20:55:29 +0000848 int &FrameIndex) const {
849 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
850 oe = MI->memoperands_end();
851 o != oe;
852 ++o) {
853 if ((*o)->isLoad() && (*o)->getValue())
854 if (const FixedStackPseudoSourceValue *Value =
855 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
856 FrameIndex = Value->getFrameIndex();
David Greene647636f2009-12-04 22:38:46 +0000857 MMO = *o;
David Greene138ae532009-11-12 20:55:29 +0000858 return true;
859 }
860 }
861 return false;
862}
863
Dan Gohman90feee22008-11-18 19:49:32 +0000864unsigned X86InstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000865 int &FrameIndex) const {
David Greene98c70f72009-11-13 00:29:53 +0000866 if (isFrameStoreOpcode(MI->getOpcode()))
867 if (isFrameOperand(MI, 0, FrameIndex))
Rafael Espindola7f69c042009-03-28 17:03:24 +0000868 return MI->getOperand(X86AddrNumOperands).getReg();
David Greene98c70f72009-11-13 00:29:53 +0000869 return 0;
870}
871
872unsigned X86InstrInfo::isStoreToStackSlotPostFE(const MachineInstr *MI,
873 int &FrameIndex) const {
874 if (isFrameStoreOpcode(MI->getOpcode())) {
875 unsigned Reg;
876 if ((Reg = isStoreToStackSlot(MI, FrameIndex)))
877 return Reg;
David Greene138ae532009-11-12 20:55:29 +0000878 // Check for post-frame index elimination operations
David Greene647636f2009-12-04 22:38:46 +0000879 const MachineMemOperand *Dummy;
880 return hasStoreToStackSlot(MI, Dummy, FrameIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000881 }
882 return 0;
883}
884
David Greene138ae532009-11-12 20:55:29 +0000885bool X86InstrInfo::hasStoreToStackSlot(const MachineInstr *MI,
David Greene647636f2009-12-04 22:38:46 +0000886 const MachineMemOperand *&MMO,
David Greene138ae532009-11-12 20:55:29 +0000887 int &FrameIndex) const {
888 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
889 oe = MI->memoperands_end();
890 o != oe;
891 ++o) {
892 if ((*o)->isStore() && (*o)->getValue())
893 if (const FixedStackPseudoSourceValue *Value =
894 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
895 FrameIndex = Value->getFrameIndex();
David Greene647636f2009-12-04 22:38:46 +0000896 MMO = *o;
David Greene138ae532009-11-12 20:55:29 +0000897 return true;
898 }
899 }
900 return false;
901}
902
Evan Chengb819a512008-03-27 01:45:11 +0000903/// regIsPICBase - Return true if register is PIC base (i.e.g defined by
904/// X86::MOVPC32r.
Dan Gohman221a4372008-07-07 23:14:23 +0000905static bool regIsPICBase(unsigned BaseReg, const MachineRegisterInfo &MRI) {
Evan Chengb819a512008-03-27 01:45:11 +0000906 bool isPICBase = false;
907 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
908 E = MRI.def_end(); I != E; ++I) {
909 MachineInstr *DefMI = I.getOperand().getParent();
910 if (DefMI->getOpcode() != X86::MOVPC32r)
911 return false;
912 assert(!isPICBase && "More than one PIC base?");
913 isPICBase = true;
914 }
915 return isPICBase;
916}
Evan Chenge9caab52008-03-31 07:54:19 +0000917
Bill Wendlingb1cc1302008-05-12 20:54:26 +0000918bool
Dan Gohman1ef18852009-10-10 00:34:18 +0000919X86InstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI,
920 AliasAnalysis *AA) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000921 switch (MI->getOpcode()) {
922 default: break;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000923 case X86::MOV8rm:
924 case X86::MOV16rm:
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000925 case X86::MOV32rm:
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000926 case X86::MOV64rm:
927 case X86::LD_Fp64m:
928 case X86::MOVSSrm:
929 case X86::MOVSDrm:
930 case X86::MOVAPSrm:
Evan Cheng9d7cd4e2009-11-16 21:56:03 +0000931 case X86::MOVUPSrm:
Evan Cheng8e664712009-11-17 09:51:18 +0000932 case X86::MOVUPSrm_Int:
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000933 case X86::MOVAPDrm:
Dan Gohmana645d1a2009-01-09 02:40:34 +0000934 case X86::MOVDQArm:
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000935 case X86::MMX_MOVD64rm:
Evan Cheng8e664712009-11-17 09:51:18 +0000936 case X86::MMX_MOVQ64rm:
937 case X86::FsMOVAPSrm:
938 case X86::FsMOVAPDrm: {
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000939 // Loads from constant pools are trivially rematerializable.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000940 if (MI->getOperand(1).isReg() &&
941 MI->getOperand(2).isImm() &&
942 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
Dan Gohman1ef18852009-10-10 00:34:18 +0000943 MI->isInvariantLoad(AA)) {
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000944 unsigned BaseReg = MI->getOperand(1).getReg();
Chris Lattnerdc6fc472009-06-27 04:16:01 +0000945 if (BaseReg == 0 || BaseReg == X86::RIP)
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000946 return true;
947 // Allow re-materialization of PIC load.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000948 if (!ReMatPICStubLoad && MI->getOperand(4).isGlobal())
Evan Chengc87df652008-04-01 23:26:12 +0000949 return false;
Dan Gohman221a4372008-07-07 23:14:23 +0000950 const MachineFunction &MF = *MI->getParent()->getParent();
951 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000952 bool isPICBase = false;
953 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
954 E = MRI.def_end(); I != E; ++I) {
955 MachineInstr *DefMI = I.getOperand().getParent();
956 if (DefMI->getOpcode() != X86::MOVPC32r)
957 return false;
958 assert(!isPICBase && "More than one PIC base?");
959 isPICBase = true;
960 }
961 return isPICBase;
962 }
963 return false;
Evan Cheng60490e62008-02-22 09:25:47 +0000964 }
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000965
966 case X86::LEA32r:
967 case X86::LEA64r: {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000968 if (MI->getOperand(2).isImm() &&
969 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
970 !MI->getOperand(4).isReg()) {
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000971 // lea fi#, lea GV, etc. are all rematerializable.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000972 if (!MI->getOperand(1).isReg())
Dan Gohmanbee19a42008-09-26 21:30:20 +0000973 return true;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000974 unsigned BaseReg = MI->getOperand(1).getReg();
975 if (BaseReg == 0)
976 return true;
977 // Allow re-materialization of lea PICBase + x.
Dan Gohman221a4372008-07-07 23:14:23 +0000978 const MachineFunction &MF = *MI->getParent()->getParent();
979 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Chengb819a512008-03-27 01:45:11 +0000980 return regIsPICBase(BaseReg, MRI);
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000981 }
982 return false;
983 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000984 }
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000985
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000986 // All other instructions marked M_REMATERIALIZABLE are always trivially
987 // rematerializable.
988 return true;
989}
990
Evan Chengc564ded2008-06-24 07:10:51 +0000991/// isSafeToClobberEFLAGS - Return true if it's safe insert an instruction that
992/// would clobber the EFLAGS condition register. Note the result may be
993/// conservative. If it cannot definitely determine the safety after visiting
Dan Gohmanf20cb162009-10-14 00:08:59 +0000994/// a few instructions in each direction it assumes it's not safe.
Evan Chengc564ded2008-06-24 07:10:51 +0000995static bool isSafeToClobberEFLAGS(MachineBasicBlock &MBB,
996 MachineBasicBlock::iterator I) {
Dan Gohman3588f9d2008-10-21 03:24:31 +0000997 // It's always safe to clobber EFLAGS at the end of a block.
998 if (I == MBB.end())
999 return true;
1000
Evan Chengc564ded2008-06-24 07:10:51 +00001001 // For compile time consideration, if we are not able to determine the
Dan Gohmanf20cb162009-10-14 00:08:59 +00001002 // safety after visiting 4 instructions in each direction, we will assume
1003 // it's not safe.
1004 MachineBasicBlock::iterator Iter = I;
1005 for (unsigned i = 0; i < 4; ++i) {
Evan Chengc564ded2008-06-24 07:10:51 +00001006 bool SeenDef = false;
Dan Gohmanf20cb162009-10-14 00:08:59 +00001007 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
1008 MachineOperand &MO = Iter->getOperand(j);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001009 if (!MO.isReg())
Evan Chengc564ded2008-06-24 07:10:51 +00001010 continue;
1011 if (MO.getReg() == X86::EFLAGS) {
1012 if (MO.isUse())
1013 return false;
1014 SeenDef = true;
1015 }
1016 }
1017
1018 if (SeenDef)
1019 // This instruction defines EFLAGS, no need to look any further.
1020 return true;
Dan Gohmanf20cb162009-10-14 00:08:59 +00001021 ++Iter;
Dan Gohman3588f9d2008-10-21 03:24:31 +00001022
1023 // If we make it to the end of the block, it's safe to clobber EFLAGS.
Dan Gohmanf20cb162009-10-14 00:08:59 +00001024 if (Iter == MBB.end())
1025 return true;
1026 }
1027
1028 Iter = I;
1029 for (unsigned i = 0; i < 4; ++i) {
1030 // If we make it to the beginning of the block, it's safe to clobber
1031 // EFLAGS iff EFLAGS is not live-in.
1032 if (Iter == MBB.begin())
1033 return !MBB.isLiveIn(X86::EFLAGS);
1034
1035 --Iter;
1036 bool SawKill = false;
1037 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
1038 MachineOperand &MO = Iter->getOperand(j);
1039 if (MO.isReg() && MO.getReg() == X86::EFLAGS) {
1040 if (MO.isDef()) return MO.isDead();
1041 if (MO.isKill()) SawKill = true;
1042 }
1043 }
1044
1045 if (SawKill)
1046 // This instruction kills EFLAGS and doesn't redefine it, so
1047 // there's no need to look further.
Dan Gohman3588f9d2008-10-21 03:24:31 +00001048 return true;
Evan Chengc564ded2008-06-24 07:10:51 +00001049 }
1050
1051 // Conservative answer.
1052 return false;
1053}
1054
Evan Cheng7d73efc2008-03-31 20:40:39 +00001055void X86InstrInfo::reMaterialize(MachineBasicBlock &MBB,
1056 MachineBasicBlock::iterator I,
Evan Cheng463a3e42009-07-16 09:20:10 +00001057 unsigned DestReg, unsigned SubIdx,
Evan Chenga88d1ac2009-11-14 02:55:43 +00001058 const MachineInstr *Orig,
1059 const TargetRegisterInfo *TRI) const {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001060 DebugLoc DL = DebugLoc::getUnknownLoc();
1061 if (I != MBB.end()) DL = I->getDebugLoc();
1062
Evan Cheng1c32d2d2008-04-16 23:44:44 +00001063 if (SubIdx && TargetRegisterInfo::isPhysicalRegister(DestReg)) {
Evan Chenga88d1ac2009-11-14 02:55:43 +00001064 DestReg = TRI->getSubReg(DestReg, SubIdx);
Evan Cheng1c32d2d2008-04-16 23:44:44 +00001065 SubIdx = 0;
1066 }
1067
Evan Cheng7d73efc2008-03-31 20:40:39 +00001068 // MOV32r0 etc. are implemented with xor which clobbers condition code.
1069 // Re-materialize them as movri instructions to avoid side effects.
Evan Cheng463a3e42009-07-16 09:20:10 +00001070 bool Clone = true;
1071 unsigned Opc = Orig->getOpcode();
1072 switch (Opc) {
Evan Chengc564ded2008-06-24 07:10:51 +00001073 default: break;
Evan Cheng7d73efc2008-03-31 20:40:39 +00001074 case X86::MOV8r0:
Evan Cheng1e8d5062010-01-11 21:13:41 +00001075 case X86::MOV32r0: {
Evan Chengc564ded2008-06-24 07:10:51 +00001076 if (!isSafeToClobberEFLAGS(MBB, I)) {
Evan Cheng463a3e42009-07-16 09:20:10 +00001077 switch (Opc) {
Evan Chengc564ded2008-06-24 07:10:51 +00001078 default: break;
1079 case X86::MOV8r0: Opc = X86::MOV8ri; break;
Evan Chengc564ded2008-06-24 07:10:51 +00001080 case X86::MOV32r0: Opc = X86::MOV32ri; break;
Evan Chengc564ded2008-06-24 07:10:51 +00001081 }
Evan Cheng463a3e42009-07-16 09:20:10 +00001082 Clone = false;
Evan Chengc564ded2008-06-24 07:10:51 +00001083 }
Evan Cheng7d73efc2008-03-31 20:40:39 +00001084 break;
Evan Chengc564ded2008-06-24 07:10:51 +00001085 }
1086 }
1087
Evan Cheng463a3e42009-07-16 09:20:10 +00001088 if (Clone) {
Dan Gohman221a4372008-07-07 23:14:23 +00001089 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Evan Cheng7d73efc2008-03-31 20:40:39 +00001090 MI->getOperand(0).setReg(DestReg);
1091 MBB.insert(I, MI);
Evan Cheng463a3e42009-07-16 09:20:10 +00001092 } else {
1093 BuildMI(MBB, I, DL, get(Opc), DestReg).addImm(0);
Evan Cheng7d73efc2008-03-31 20:40:39 +00001094 }
Evan Cheng1c32d2d2008-04-16 23:44:44 +00001095
Evan Cheng463a3e42009-07-16 09:20:10 +00001096 MachineInstr *NewMI = prior(I);
1097 NewMI->getOperand(0).setSubReg(SubIdx);
Evan Cheng7d73efc2008-03-31 20:40:39 +00001098}
1099
Evan Chengfa1a4952007-10-05 08:04:01 +00001100/// hasLiveCondCodeDef - True if MI has a condition code def, e.g. EFLAGS, that
1101/// is not marked dead.
1102static bool hasLiveCondCodeDef(MachineInstr *MI) {
Evan Chengfa1a4952007-10-05 08:04:01 +00001103 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1104 MachineOperand &MO = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001105 if (MO.isReg() && MO.isDef() &&
Evan Chengfa1a4952007-10-05 08:04:01 +00001106 MO.getReg() == X86::EFLAGS && !MO.isDead()) {
1107 return true;
1108 }
1109 }
1110 return false;
1111}
1112
Evan Cheng85979012009-12-12 20:03:14 +00001113/// convertToThreeAddressWithLEA - Helper for convertToThreeAddress when
Evan Chengf031da82009-12-11 06:01:48 +00001114/// 16-bit LEA is disabled, use 32-bit LEA to form 3-address code by promoting
1115/// to a 32-bit superregister and then truncating back down to a 16-bit
1116/// subregister.
1117MachineInstr *
1118X86InstrInfo::convertToThreeAddressWithLEA(unsigned MIOpc,
1119 MachineFunction::iterator &MFI,
1120 MachineBasicBlock::iterator &MBBI,
1121 LiveVariables *LV) const {
1122 MachineInstr *MI = MBBI;
1123 unsigned Dest = MI->getOperand(0).getReg();
1124 unsigned Src = MI->getOperand(1).getReg();
1125 bool isDead = MI->getOperand(0).isDead();
1126 bool isKill = MI->getOperand(1).isKill();
1127
1128 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit()
1129 ? X86::LEA64_32r : X86::LEA32r;
1130 MachineRegisterInfo &RegInfo = MFI->getParent()->getRegInfo();
1131 unsigned leaInReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1132 unsigned leaOutReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1133
1134 // Build and insert into an implicit UNDEF value. This is OK because
1135 // well be shifting and then extracting the lower 16-bits.
Evan Cheng85979012009-12-12 20:03:14 +00001136 // This has the potential to cause partial register stall. e.g.
Evan Cheng9357ab42009-12-12 18:55:26 +00001137 // movw (%rbp,%rcx,2), %dx
1138 // leal -65(%rdx), %esi
Evan Cheng85979012009-12-12 20:03:14 +00001139 // But testing has shown this *does* help performance in 64-bit mode (at
1140 // least on modern x86 machines).
Evan Chengf031da82009-12-11 06:01:48 +00001141 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg);
1142 MachineInstr *InsMI =
1143 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::INSERT_SUBREG),leaInReg)
1144 .addReg(leaInReg)
1145 .addReg(Src, getKillRegState(isKill))
1146 .addImm(X86::SUBREG_16BIT);
1147
1148 MachineInstrBuilder MIB = BuildMI(*MFI, MBBI, MI->getDebugLoc(),
1149 get(Opc), leaOutReg);
1150 switch (MIOpc) {
1151 default:
1152 llvm_unreachable(0);
1153 break;
1154 case X86::SHL16ri: {
1155 unsigned ShAmt = MI->getOperand(2).getImm();
1156 MIB.addReg(0).addImm(1 << ShAmt)
1157 .addReg(leaInReg, RegState::Kill).addImm(0);
1158 break;
1159 }
1160 case X86::INC16r:
1161 case X86::INC64_16r:
1162 addLeaRegOffset(MIB, leaInReg, true, 1);
1163 break;
1164 case X86::DEC16r:
1165 case X86::DEC64_16r:
1166 addLeaRegOffset(MIB, leaInReg, true, -1);
1167 break;
1168 case X86::ADD16ri:
1169 case X86::ADD16ri8:
1170 addLeaRegOffset(MIB, leaInReg, true, MI->getOperand(2).getImm());
1171 break;
1172 case X86::ADD16rr: {
1173 unsigned Src2 = MI->getOperand(2).getReg();
1174 bool isKill2 = MI->getOperand(2).isKill();
1175 unsigned leaInReg2 = 0;
1176 MachineInstr *InsMI2 = 0;
1177 if (Src == Src2) {
1178 // ADD16rr %reg1028<kill>, %reg1028
1179 // just a single insert_subreg.
1180 addRegReg(MIB, leaInReg, true, leaInReg, false);
1181 } else {
1182 leaInReg2 = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1183 // Build and insert into an implicit UNDEF value. This is OK because
1184 // well be shifting and then extracting the lower 16-bits.
1185 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg2);
1186 InsMI2 =
1187 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(X86::INSERT_SUBREG),leaInReg2)
1188 .addReg(leaInReg2)
1189 .addReg(Src2, getKillRegState(isKill2))
1190 .addImm(X86::SUBREG_16BIT);
1191 addRegReg(MIB, leaInReg, true, leaInReg2, true);
1192 }
1193 if (LV && isKill2 && InsMI2)
1194 LV->replaceKillInstruction(Src2, MI, InsMI2);
1195 break;
1196 }
1197 }
1198
1199 MachineInstr *NewMI = MIB;
1200 MachineInstr *ExtMI =
1201 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::EXTRACT_SUBREG))
1202 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1203 .addReg(leaOutReg, RegState::Kill)
1204 .addImm(X86::SUBREG_16BIT);
1205
1206 if (LV) {
1207 // Update live variables
1208 LV->getVarInfo(leaInReg).Kills.push_back(NewMI);
1209 LV->getVarInfo(leaOutReg).Kills.push_back(ExtMI);
1210 if (isKill)
1211 LV->replaceKillInstruction(Src, MI, InsMI);
1212 if (isDead)
1213 LV->replaceKillInstruction(Dest, MI, ExtMI);
1214 }
1215
1216 return ExtMI;
1217}
1218
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001219/// convertToThreeAddress - This method must be implemented by targets that
1220/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
1221/// may be able to convert a two-address instruction into a true
1222/// three-address instruction on demand. This allows the X86 target (for
1223/// example) to convert ADD and SHL instructions into LEA instructions if they
1224/// would require register copies due to two-addressness.
1225///
1226/// This method returns a null pointer if the transformation cannot be
1227/// performed, otherwise it returns the new instruction.
1228///
1229MachineInstr *
1230X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
1231 MachineBasicBlock::iterator &MBBI,
Owen Andersonc6959722008-07-02 23:41:07 +00001232 LiveVariables *LV) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001233 MachineInstr *MI = MBBI;
Dan Gohman221a4372008-07-07 23:14:23 +00001234 MachineFunction &MF = *MI->getParent()->getParent();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001235 // All instructions input are two-addr instructions. Get the known operands.
1236 unsigned Dest = MI->getOperand(0).getReg();
1237 unsigned Src = MI->getOperand(1).getReg();
Evan Chenge52c1912008-07-03 09:09:37 +00001238 bool isDead = MI->getOperand(0).isDead();
1239 bool isKill = MI->getOperand(1).isKill();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001240
1241 MachineInstr *NewMI = NULL;
1242 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
1243 // we have better subtarget support, enable the 16-bit LEA generation here.
Evan Cheng85979012009-12-12 20:03:14 +00001244 // 16-bit LEA is also slow on Core2.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001245 bool DisableLEA16 = true;
Evan Cheng85979012009-12-12 20:03:14 +00001246 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001247
Evan Cheng6b96ed32007-10-05 20:34:26 +00001248 unsigned MIOpc = MI->getOpcode();
1249 switch (MIOpc) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001250 case X86::SHUFPSrri: {
1251 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
1252 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
1253
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001254 unsigned B = MI->getOperand(1).getReg();
1255 unsigned C = MI->getOperand(2).getReg();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001256 if (B != C) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001257 unsigned A = MI->getOperand(0).getReg();
1258 unsigned M = MI->getOperand(3).getImm();
Bill Wendling13ee2e42009-02-11 21:51:19 +00001259 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::PSHUFDri))
Bill Wendling2b739762009-05-13 21:33:08 +00001260 .addReg(A, RegState::Define | getDeadRegState(isDead))
1261 .addReg(B, getKillRegState(isKill)).addImm(M);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001262 break;
1263 }
1264 case X86::SHL64ri: {
Evan Cheng55687072007-09-14 21:48:26 +00001265 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001266 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1267 // the flags produced by a shift yet, so this is safe.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001268 unsigned ShAmt = MI->getOperand(2).getImm();
1269 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001270
Bill Wendling13ee2e42009-02-11 21:51:19 +00001271 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
Bill Wendling2b739762009-05-13 21:33:08 +00001272 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1273 .addReg(0).addImm(1 << ShAmt)
1274 .addReg(Src, getKillRegState(isKill))
1275 .addImm(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001276 break;
1277 }
1278 case X86::SHL32ri: {
Evan Cheng55687072007-09-14 21:48:26 +00001279 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001280 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1281 // the flags produced by a shift yet, so this is safe.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001282 unsigned ShAmt = MI->getOperand(2).getImm();
1283 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001284
Evan Cheng85979012009-12-12 20:03:14 +00001285 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
Bill Wendling13ee2e42009-02-11 21:51:19 +00001286 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling2b739762009-05-13 21:33:08 +00001287 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
Evan Chenge52c1912008-07-03 09:09:37 +00001288 .addReg(0).addImm(1 << ShAmt)
Bill Wendling2b739762009-05-13 21:33:08 +00001289 .addReg(Src, getKillRegState(isKill)).addImm(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001290 break;
1291 }
1292 case X86::SHL16ri: {
Evan Cheng55687072007-09-14 21:48:26 +00001293 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Evan Cheng0b1e8712007-09-06 00:14:41 +00001294 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1295 // the flags produced by a shift yet, so this is safe.
Evan Cheng0b1e8712007-09-06 00:14:41 +00001296 unsigned ShAmt = MI->getOperand(2).getImm();
1297 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001298
Evan Chengf031da82009-12-11 06:01:48 +00001299 if (DisableLEA16)
Evan Cheng85979012009-12-12 20:03:14 +00001300 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Chengf031da82009-12-11 06:01:48 +00001301 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1302 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1303 .addReg(0).addImm(1 << ShAmt)
1304 .addReg(Src, getKillRegState(isKill))
1305 .addImm(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001306 break;
1307 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001308 default: {
1309 // The following opcodes also sets the condition code register(s). Only
1310 // convert them to equivalent lea if the condition code register def's
1311 // are dead!
1312 if (hasLiveCondCodeDef(MI))
1313 return 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001314
Evan Cheng6b96ed32007-10-05 20:34:26 +00001315 switch (MIOpc) {
1316 default: return 0;
1317 case X86::INC64r:
Dan Gohman69782502009-01-06 23:34:46 +00001318 case X86::INC32r:
1319 case X86::INC64_32r: {
Evan Cheng6b96ed32007-10-05 20:34:26 +00001320 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +00001321 unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r
1322 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Rafael Espindolabca99f72009-04-08 21:14:34 +00001323 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling2b739762009-05-13 21:33:08 +00001324 .addReg(Dest, RegState::Define |
1325 getDeadRegState(isDead)),
Rafael Espindolabca99f72009-04-08 21:14:34 +00001326 Src, isKill, 1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001327 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001328 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001329 case X86::INC16r:
1330 case X86::INC64_16r:
Evan Chengf031da82009-12-11 06:01:48 +00001331 if (DisableLEA16)
Evan Cheng85979012009-12-12 20:03:14 +00001332 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng6b96ed32007-10-05 20:34:26 +00001333 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Bill Wendling13ee2e42009-02-11 21:51:19 +00001334 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling2b739762009-05-13 21:33:08 +00001335 .addReg(Dest, RegState::Define |
1336 getDeadRegState(isDead)),
Evan Chenge52c1912008-07-03 09:09:37 +00001337 Src, isKill, 1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001338 break;
1339 case X86::DEC64r:
Dan Gohman69782502009-01-06 23:34:46 +00001340 case X86::DEC32r:
1341 case X86::DEC64_32r: {
Evan Cheng6b96ed32007-10-05 20:34:26 +00001342 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +00001343 unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r
1344 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Rafael Espindolabca99f72009-04-08 21:14:34 +00001345 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling2b739762009-05-13 21:33:08 +00001346 .addReg(Dest, RegState::Define |
1347 getDeadRegState(isDead)),
Rafael Espindolabca99f72009-04-08 21:14:34 +00001348 Src, isKill, -1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001349 break;
1350 }
1351 case X86::DEC16r:
1352 case X86::DEC64_16r:
Evan Chengf031da82009-12-11 06:01:48 +00001353 if (DisableLEA16)
Evan Cheng85979012009-12-12 20:03:14 +00001354 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng6b96ed32007-10-05 20:34:26 +00001355 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Bill Wendling13ee2e42009-02-11 21:51:19 +00001356 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling2b739762009-05-13 21:33:08 +00001357 .addReg(Dest, RegState::Define |
1358 getDeadRegState(isDead)),
Evan Chenge52c1912008-07-03 09:09:37 +00001359 Src, isKill, -1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001360 break;
1361 case X86::ADD64rr:
1362 case X86::ADD32rr: {
1363 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +00001364 unsigned Opc = MIOpc == X86::ADD64rr ? X86::LEA64r
1365 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Chenge52c1912008-07-03 09:09:37 +00001366 unsigned Src2 = MI->getOperand(2).getReg();
1367 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendling13ee2e42009-02-11 21:51:19 +00001368 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling2b739762009-05-13 21:33:08 +00001369 .addReg(Dest, RegState::Define |
1370 getDeadRegState(isDead)),
Evan Chenge52c1912008-07-03 09:09:37 +00001371 Src, isKill, Src2, isKill2);
1372 if (LV && isKill2)
1373 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001374 break;
1375 }
Evan Chenge52c1912008-07-03 09:09:37 +00001376 case X86::ADD16rr: {
Evan Chengf031da82009-12-11 06:01:48 +00001377 if (DisableLEA16)
Evan Cheng85979012009-12-12 20:03:14 +00001378 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng6b96ed32007-10-05 20:34:26 +00001379 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chenge52c1912008-07-03 09:09:37 +00001380 unsigned Src2 = MI->getOperand(2).getReg();
1381 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendling13ee2e42009-02-11 21:51:19 +00001382 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling2b739762009-05-13 21:33:08 +00001383 .addReg(Dest, RegState::Define |
1384 getDeadRegState(isDead)),
Evan Chenge52c1912008-07-03 09:09:37 +00001385 Src, isKill, Src2, isKill2);
1386 if (LV && isKill2)
1387 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001388 break;
Evan Chenge52c1912008-07-03 09:09:37 +00001389 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001390 case X86::ADD64ri32:
1391 case X86::ADD64ri8:
1392 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chengf031da82009-12-11 06:01:48 +00001393 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
1394 .addReg(Dest, RegState::Define |
1395 getDeadRegState(isDead)),
1396 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng6b96ed32007-10-05 20:34:26 +00001397 break;
1398 case X86::ADD32ri:
Evan Chengf031da82009-12-11 06:01:48 +00001399 case X86::ADD32ri8: {
Evan Cheng6b96ed32007-10-05 20:34:26 +00001400 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chengf031da82009-12-11 06:01:48 +00001401 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
1402 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
1403 .addReg(Dest, RegState::Define |
1404 getDeadRegState(isDead)),
Rafael Espindolabca99f72009-04-08 21:14:34 +00001405 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng6b96ed32007-10-05 20:34:26 +00001406 break;
1407 }
Evan Chengf031da82009-12-11 06:01:48 +00001408 case X86::ADD16ri:
1409 case X86::ADD16ri8:
1410 if (DisableLEA16)
Evan Cheng85979012009-12-12 20:03:14 +00001411 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Chengf031da82009-12-11 06:01:48 +00001412 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
1413 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1414 .addReg(Dest, RegState::Define |
1415 getDeadRegState(isDead)),
1416 Src, isKill, MI->getOperand(2).getImm());
1417 break;
Evan Cheng6b96ed32007-10-05 20:34:26 +00001418 }
1419 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001420 }
1421
Evan Chengc3cb24d2008-02-07 08:29:53 +00001422 if (!NewMI) return 0;
1423
Evan Chenge52c1912008-07-03 09:09:37 +00001424 if (LV) { // Update live variables
1425 if (isKill)
1426 LV->replaceKillInstruction(Src, MI, NewMI);
1427 if (isDead)
1428 LV->replaceKillInstruction(Dest, MI, NewMI);
1429 }
1430
Evan Cheng6b96ed32007-10-05 20:34:26 +00001431 MFI->insert(MBBI, NewMI); // Insert the new inst
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001432 return NewMI;
1433}
1434
1435/// commuteInstruction - We have a few instructions that must be hacked on to
1436/// commute them.
1437///
Evan Cheng5de1aaf2008-06-16 07:33:11 +00001438MachineInstr *
1439X86InstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001440 switch (MI->getOpcode()) {
1441 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
1442 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
1443 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
Dan Gohman4d9fc4a2007-09-14 23:17:45 +00001444 case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
1445 case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I)
1446 case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001447 unsigned Opc;
1448 unsigned Size;
1449 switch (MI->getOpcode()) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001450 default: llvm_unreachable("Unreachable!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001451 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
1452 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
1453 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
1454 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
Dan Gohman4d9fc4a2007-09-14 23:17:45 +00001455 case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break;
1456 case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001457 }
Chris Lattnera96056a2007-12-30 20:49:49 +00001458 unsigned Amt = MI->getOperand(3).getImm();
Dan Gohman921581d2008-10-17 01:23:35 +00001459 if (NewMI) {
1460 MachineFunction &MF = *MI->getParent()->getParent();
1461 MI = MF.CloneMachineInstr(MI);
1462 NewMI = false;
Evan Chengb554e532008-02-13 02:46:49 +00001463 }
Dan Gohman921581d2008-10-17 01:23:35 +00001464 MI->setDesc(get(Opc));
1465 MI->getOperand(3).setImm(Size-Amt);
1466 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001467 }
Evan Cheng926658c2007-10-05 23:13:21 +00001468 case X86::CMOVB16rr:
1469 case X86::CMOVB32rr:
1470 case X86::CMOVB64rr:
1471 case X86::CMOVAE16rr:
1472 case X86::CMOVAE32rr:
1473 case X86::CMOVAE64rr:
1474 case X86::CMOVE16rr:
1475 case X86::CMOVE32rr:
1476 case X86::CMOVE64rr:
1477 case X86::CMOVNE16rr:
1478 case X86::CMOVNE32rr:
1479 case X86::CMOVNE64rr:
1480 case X86::CMOVBE16rr:
1481 case X86::CMOVBE32rr:
1482 case X86::CMOVBE64rr:
1483 case X86::CMOVA16rr:
1484 case X86::CMOVA32rr:
1485 case X86::CMOVA64rr:
1486 case X86::CMOVL16rr:
1487 case X86::CMOVL32rr:
1488 case X86::CMOVL64rr:
1489 case X86::CMOVGE16rr:
1490 case X86::CMOVGE32rr:
1491 case X86::CMOVGE64rr:
1492 case X86::CMOVLE16rr:
1493 case X86::CMOVLE32rr:
1494 case X86::CMOVLE64rr:
1495 case X86::CMOVG16rr:
1496 case X86::CMOVG32rr:
1497 case X86::CMOVG64rr:
1498 case X86::CMOVS16rr:
1499 case X86::CMOVS32rr:
1500 case X86::CMOVS64rr:
1501 case X86::CMOVNS16rr:
1502 case X86::CMOVNS32rr:
1503 case X86::CMOVNS64rr:
1504 case X86::CMOVP16rr:
1505 case X86::CMOVP32rr:
1506 case X86::CMOVP64rr:
1507 case X86::CMOVNP16rr:
1508 case X86::CMOVNP32rr:
Dan Gohman12fd4d72009-01-07 00:35:10 +00001509 case X86::CMOVNP64rr:
1510 case X86::CMOVO16rr:
1511 case X86::CMOVO32rr:
1512 case X86::CMOVO64rr:
1513 case X86::CMOVNO16rr:
1514 case X86::CMOVNO32rr:
1515 case X86::CMOVNO64rr: {
Evan Cheng926658c2007-10-05 23:13:21 +00001516 unsigned Opc = 0;
1517 switch (MI->getOpcode()) {
1518 default: break;
1519 case X86::CMOVB16rr: Opc = X86::CMOVAE16rr; break;
1520 case X86::CMOVB32rr: Opc = X86::CMOVAE32rr; break;
1521 case X86::CMOVB64rr: Opc = X86::CMOVAE64rr; break;
1522 case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break;
1523 case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break;
1524 case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break;
1525 case X86::CMOVE16rr: Opc = X86::CMOVNE16rr; break;
1526 case X86::CMOVE32rr: Opc = X86::CMOVNE32rr; break;
1527 case X86::CMOVE64rr: Opc = X86::CMOVNE64rr; break;
1528 case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break;
1529 case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break;
1530 case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break;
1531 case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break;
1532 case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break;
1533 case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break;
1534 case X86::CMOVA16rr: Opc = X86::CMOVBE16rr; break;
1535 case X86::CMOVA32rr: Opc = X86::CMOVBE32rr; break;
1536 case X86::CMOVA64rr: Opc = X86::CMOVBE64rr; break;
1537 case X86::CMOVL16rr: Opc = X86::CMOVGE16rr; break;
1538 case X86::CMOVL32rr: Opc = X86::CMOVGE32rr; break;
1539 case X86::CMOVL64rr: Opc = X86::CMOVGE64rr; break;
1540 case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break;
1541 case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break;
1542 case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break;
1543 case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break;
1544 case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break;
1545 case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break;
1546 case X86::CMOVG16rr: Opc = X86::CMOVLE16rr; break;
1547 case X86::CMOVG32rr: Opc = X86::CMOVLE32rr; break;
1548 case X86::CMOVG64rr: Opc = X86::CMOVLE64rr; break;
1549 case X86::CMOVS16rr: Opc = X86::CMOVNS16rr; break;
1550 case X86::CMOVS32rr: Opc = X86::CMOVNS32rr; break;
Mon P Wangb866cc82009-04-18 05:16:01 +00001551 case X86::CMOVS64rr: Opc = X86::CMOVNS64rr; break;
Evan Cheng926658c2007-10-05 23:13:21 +00001552 case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break;
1553 case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break;
1554 case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break;
1555 case X86::CMOVP16rr: Opc = X86::CMOVNP16rr; break;
1556 case X86::CMOVP32rr: Opc = X86::CMOVNP32rr; break;
Mon P Wangb866cc82009-04-18 05:16:01 +00001557 case X86::CMOVP64rr: Opc = X86::CMOVNP64rr; break;
Evan Cheng926658c2007-10-05 23:13:21 +00001558 case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break;
1559 case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break;
1560 case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001561 case X86::CMOVO16rr: Opc = X86::CMOVNO16rr; break;
1562 case X86::CMOVO32rr: Opc = X86::CMOVNO32rr; break;
Mon P Wangb866cc82009-04-18 05:16:01 +00001563 case X86::CMOVO64rr: Opc = X86::CMOVNO64rr; break;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001564 case X86::CMOVNO16rr: Opc = X86::CMOVO16rr; break;
1565 case X86::CMOVNO32rr: Opc = X86::CMOVO32rr; break;
1566 case X86::CMOVNO64rr: Opc = X86::CMOVO64rr; break;
Evan Cheng926658c2007-10-05 23:13:21 +00001567 }
Dan Gohman921581d2008-10-17 01:23:35 +00001568 if (NewMI) {
1569 MachineFunction &MF = *MI->getParent()->getParent();
1570 MI = MF.CloneMachineInstr(MI);
1571 NewMI = false;
1572 }
Chris Lattner86bb02f2008-01-11 18:10:50 +00001573 MI->setDesc(get(Opc));
Evan Cheng926658c2007-10-05 23:13:21 +00001574 // Fallthrough intended.
1575 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001576 default:
Evan Cheng5de1aaf2008-06-16 07:33:11 +00001577 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001578 }
1579}
1580
1581static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) {
1582 switch (BrOpc) {
1583 default: return X86::COND_INVALID;
1584 case X86::JE: return X86::COND_E;
1585 case X86::JNE: return X86::COND_NE;
1586 case X86::JL: return X86::COND_L;
1587 case X86::JLE: return X86::COND_LE;
1588 case X86::JG: return X86::COND_G;
1589 case X86::JGE: return X86::COND_GE;
1590 case X86::JB: return X86::COND_B;
1591 case X86::JBE: return X86::COND_BE;
1592 case X86::JA: return X86::COND_A;
1593 case X86::JAE: return X86::COND_AE;
1594 case X86::JS: return X86::COND_S;
1595 case X86::JNS: return X86::COND_NS;
1596 case X86::JP: return X86::COND_P;
1597 case X86::JNP: return X86::COND_NP;
1598 case X86::JO: return X86::COND_O;
1599 case X86::JNO: return X86::COND_NO;
1600 }
1601}
1602
1603unsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
1604 switch (CC) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001605 default: llvm_unreachable("Illegal condition code!");
Evan Cheng621216e2007-09-29 00:00:36 +00001606 case X86::COND_E: return X86::JE;
1607 case X86::COND_NE: return X86::JNE;
1608 case X86::COND_L: return X86::JL;
1609 case X86::COND_LE: return X86::JLE;
1610 case X86::COND_G: return X86::JG;
1611 case X86::COND_GE: return X86::JGE;
1612 case X86::COND_B: return X86::JB;
1613 case X86::COND_BE: return X86::JBE;
1614 case X86::COND_A: return X86::JA;
1615 case X86::COND_AE: return X86::JAE;
1616 case X86::COND_S: return X86::JS;
1617 case X86::COND_NS: return X86::JNS;
1618 case X86::COND_P: return X86::JP;
1619 case X86::COND_NP: return X86::JNP;
1620 case X86::COND_O: return X86::JO;
1621 case X86::COND_NO: return X86::JNO;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001622 }
1623}
1624
1625/// GetOppositeBranchCondition - Return the inverse of the specified condition,
1626/// e.g. turning COND_E to COND_NE.
1627X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
1628 switch (CC) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001629 default: llvm_unreachable("Illegal condition code!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001630 case X86::COND_E: return X86::COND_NE;
1631 case X86::COND_NE: return X86::COND_E;
1632 case X86::COND_L: return X86::COND_GE;
1633 case X86::COND_LE: return X86::COND_G;
1634 case X86::COND_G: return X86::COND_LE;
1635 case X86::COND_GE: return X86::COND_L;
1636 case X86::COND_B: return X86::COND_AE;
1637 case X86::COND_BE: return X86::COND_A;
1638 case X86::COND_A: return X86::COND_BE;
1639 case X86::COND_AE: return X86::COND_B;
1640 case X86::COND_S: return X86::COND_NS;
1641 case X86::COND_NS: return X86::COND_S;
1642 case X86::COND_P: return X86::COND_NP;
1643 case X86::COND_NP: return X86::COND_P;
1644 case X86::COND_O: return X86::COND_NO;
1645 case X86::COND_NO: return X86::COND_O;
1646 }
1647}
1648
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001649bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
Chris Lattner5b930372008-01-07 07:27:27 +00001650 const TargetInstrDesc &TID = MI->getDesc();
1651 if (!TID.isTerminator()) return false;
Chris Lattner62327602008-01-07 01:56:04 +00001652
1653 // Conditional branch is a special case.
Chris Lattner5b930372008-01-07 07:27:27 +00001654 if (TID.isBranch() && !TID.isBarrier())
Chris Lattner62327602008-01-07 01:56:04 +00001655 return true;
Chris Lattner5b930372008-01-07 07:27:27 +00001656 if (!TID.isPredicable())
Chris Lattner62327602008-01-07 01:56:04 +00001657 return true;
1658 return !isPredicated(MI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001659}
1660
Evan Cheng12515792007-07-26 17:32:14 +00001661// For purposes of branch analysis do not count FP_REG_KILL as a terminator.
1662static bool isBrAnalysisUnpredicatedTerminator(const MachineInstr *MI,
1663 const X86InstrInfo &TII) {
1664 if (MI->getOpcode() == X86::FP_REG_KILL)
1665 return false;
1666 return TII.isUnpredicatedTerminator(MI);
1667}
1668
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001669bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
1670 MachineBasicBlock *&TBB,
1671 MachineBasicBlock *&FBB,
Evan Chengeac31642009-02-09 07:14:22 +00001672 SmallVectorImpl<MachineOperand> &Cond,
1673 bool AllowModify) const {
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001674 // Start from the bottom of the block and work up, examining the
1675 // terminator instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001676 MachineBasicBlock::iterator I = MBB.end();
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001677 while (I != MBB.begin()) {
1678 --I;
Bill Wendling82332402009-12-14 06:51:19 +00001679
1680 // Working from the bottom, when we see a non-terminator instruction, we're
1681 // done.
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001682 if (!isBrAnalysisUnpredicatedTerminator(I, *this))
1683 break;
Bill Wendling82332402009-12-14 06:51:19 +00001684
1685 // A terminator that isn't a branch can't easily be handled by this
1686 // analysis.
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001687 if (!I->getDesc().isBranch())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001688 return true;
Bill Wendling82332402009-12-14 06:51:19 +00001689
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001690 // Handle unconditional branches.
1691 if (I->getOpcode() == X86::JMP) {
Evan Chengeac31642009-02-09 07:14:22 +00001692 if (!AllowModify) {
1693 TBB = I->getOperand(0).getMBB();
Evan Cheng67bf8e22009-05-08 06:34:09 +00001694 continue;
Evan Chengeac31642009-02-09 07:14:22 +00001695 }
1696
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001697 // If the block has any instructions after a JMP, delete them.
Chris Lattnerb44b4292009-12-03 00:50:42 +00001698 while (llvm::next(I) != MBB.end())
1699 llvm::next(I)->eraseFromParent();
Bill Wendling82332402009-12-14 06:51:19 +00001700
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001701 Cond.clear();
1702 FBB = 0;
Bill Wendling82332402009-12-14 06:51:19 +00001703
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001704 // Delete the JMP if it's equivalent to a fall-through.
1705 if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
1706 TBB = 0;
1707 I->eraseFromParent();
1708 I = MBB.end();
1709 continue;
1710 }
Bill Wendling82332402009-12-14 06:51:19 +00001711
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001712 // TBB is used to indicate the unconditinal destination.
1713 TBB = I->getOperand(0).getMBB();
1714 continue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001715 }
Bill Wendling82332402009-12-14 06:51:19 +00001716
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001717 // Handle conditional branches.
1718 X86::CondCode BranchCode = GetCondFromBranchOpc(I->getOpcode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001719 if (BranchCode == X86::COND_INVALID)
1720 return true; // Can't handle indirect branch.
Bill Wendling82332402009-12-14 06:51:19 +00001721
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001722 // Working from the bottom, handle the first conditional branch.
1723 if (Cond.empty()) {
1724 FBB = TBB;
1725 TBB = I->getOperand(0).getMBB();
1726 Cond.push_back(MachineOperand::CreateImm(BranchCode));
1727 continue;
1728 }
Bill Wendling82332402009-12-14 06:51:19 +00001729
1730 // Handle subsequent conditional branches. Only handle the case where all
1731 // conditional branches branch to the same destination and their condition
1732 // opcodes fit one of the special multi-branch idioms.
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001733 assert(Cond.size() == 1);
1734 assert(TBB);
Bill Wendling82332402009-12-14 06:51:19 +00001735
1736 // Only handle the case where all conditional branches branch to the same
1737 // destination.
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001738 if (TBB != I->getOperand(0).getMBB())
1739 return true;
Bill Wendling82332402009-12-14 06:51:19 +00001740
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001741 // If the conditions are the same, we can leave them alone.
Bill Wendling82332402009-12-14 06:51:19 +00001742 X86::CondCode OldBranchCode = (X86::CondCode)Cond[0].getImm();
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001743 if (OldBranchCode == BranchCode)
1744 continue;
Bill Wendling82332402009-12-14 06:51:19 +00001745
1746 // If they differ, see if they fit one of the known patterns. Theoretically,
1747 // we could handle more patterns here, but we shouldn't expect to see them
1748 // if instruction selection has done a reasonable job.
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001749 if ((OldBranchCode == X86::COND_NP &&
1750 BranchCode == X86::COND_E) ||
1751 (OldBranchCode == X86::COND_E &&
1752 BranchCode == X86::COND_NP))
1753 BranchCode = X86::COND_NP_OR_E;
1754 else if ((OldBranchCode == X86::COND_P &&
1755 BranchCode == X86::COND_NE) ||
1756 (OldBranchCode == X86::COND_NE &&
1757 BranchCode == X86::COND_P))
1758 BranchCode = X86::COND_NE_OR_P;
1759 else
1760 return true;
Bill Wendling82332402009-12-14 06:51:19 +00001761
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001762 // Update the MachineOperand.
1763 Cond[0].setImm(BranchCode);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001764 }
1765
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001766 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001767}
1768
1769unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
1770 MachineBasicBlock::iterator I = MBB.end();
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001771 unsigned Count = 0;
1772
1773 while (I != MBB.begin()) {
1774 --I;
1775 if (I->getOpcode() != X86::JMP &&
1776 GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
1777 break;
1778 // Remove the branch.
1779 I->eraseFromParent();
1780 I = MBB.end();
1781 ++Count;
1782 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001783
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001784 return Count;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001785}
1786
1787unsigned
1788X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
1789 MachineBasicBlock *FBB,
Owen Andersond131b5b2008-08-14 22:49:33 +00001790 const SmallVectorImpl<MachineOperand> &Cond) const {
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001791 // FIXME this should probably have a DebugLoc operand
1792 DebugLoc dl = DebugLoc::getUnknownLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001793 // Shouldn't be a fall through.
1794 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
1795 assert((Cond.size() == 1 || Cond.size() == 0) &&
1796 "X86 branch conditions have one component!");
1797
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001798 if (Cond.empty()) {
1799 // Unconditional branch?
1800 assert(!FBB && "Unconditional branch with multiple successors!");
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001801 BuildMI(&MBB, dl, get(X86::JMP)).addMBB(TBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001802 return 1;
1803 }
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001804
1805 // Conditional branch.
1806 unsigned Count = 0;
1807 X86::CondCode CC = (X86::CondCode)Cond[0].getImm();
1808 switch (CC) {
1809 case X86::COND_NP_OR_E:
1810 // Synthesize NP_OR_E with two branches.
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001811 BuildMI(&MBB, dl, get(X86::JNP)).addMBB(TBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001812 ++Count;
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001813 BuildMI(&MBB, dl, get(X86::JE)).addMBB(TBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001814 ++Count;
1815 break;
1816 case X86::COND_NE_OR_P:
1817 // Synthesize NE_OR_P with two branches.
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001818 BuildMI(&MBB, dl, get(X86::JNE)).addMBB(TBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001819 ++Count;
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001820 BuildMI(&MBB, dl, get(X86::JP)).addMBB(TBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001821 ++Count;
1822 break;
1823 default: {
1824 unsigned Opc = GetCondBranchFromCond(CC);
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001825 BuildMI(&MBB, dl, get(Opc)).addMBB(TBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001826 ++Count;
1827 }
1828 }
1829 if (FBB) {
1830 // Two-way Conditional branch. Insert the second branch.
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001831 BuildMI(&MBB, dl, get(X86::JMP)).addMBB(FBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001832 ++Count;
1833 }
1834 return Count;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001835}
1836
Dan Gohman2da0db32009-04-15 00:04:23 +00001837/// isHReg - Test if the given register is a physical h register.
1838static bool isHReg(unsigned Reg) {
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001839 return X86::GR8_ABCD_HRegClass.contains(Reg);
Dan Gohman2da0db32009-04-15 00:04:23 +00001840}
1841
Owen Anderson9fa72d92008-08-26 18:03:31 +00001842bool X86InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Chris Lattner8869eeb2008-03-09 08:46:19 +00001843 MachineBasicBlock::iterator MI,
1844 unsigned DestReg, unsigned SrcReg,
1845 const TargetRegisterClass *DestRC,
1846 const TargetRegisterClass *SrcRC) const {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001847 DebugLoc DL = DebugLoc::getUnknownLoc();
1848 if (MI != MBB.end()) DL = MI->getDebugLoc();
1849
Dan Gohmand4df6252009-04-20 22:54:34 +00001850 // Determine if DstRC and SrcRC have a common superclass in common.
1851 const TargetRegisterClass *CommonRC = DestRC;
1852 if (DestRC == SrcRC)
1853 /* Source and destination have the same register class. */;
1854 else if (CommonRC->hasSuperClass(SrcRC))
1855 CommonRC = SrcRC;
Dan Gohmanfe606822009-07-30 01:56:29 +00001856 else if (!DestRC->hasSubClass(SrcRC)) {
1857 // Neither of GR64_NOREX or GR64_NOSP is a superclass of the other,
Dan Gohman861ed262009-08-05 22:18:26 +00001858 // but we want to copy then as GR64. Similarly, for GR32_NOREX and
1859 // GR32_NOSP, copy as GR32.
Dan Gohmande9c0562009-08-11 15:59:48 +00001860 if (SrcRC->hasSuperClass(&X86::GR64RegClass) &&
1861 DestRC->hasSuperClass(&X86::GR64RegClass))
Dan Gohmanfe606822009-07-30 01:56:29 +00001862 CommonRC = &X86::GR64RegClass;
Dan Gohmande9c0562009-08-11 15:59:48 +00001863 else if (SrcRC->hasSuperClass(&X86::GR32RegClass) &&
1864 DestRC->hasSuperClass(&X86::GR32RegClass))
Dan Gohman861ed262009-08-05 22:18:26 +00001865 CommonRC = &X86::GR32RegClass;
Dan Gohmanfe606822009-07-30 01:56:29 +00001866 else
1867 CommonRC = 0;
1868 }
Dan Gohmand4df6252009-04-20 22:54:34 +00001869
1870 if (CommonRC) {
Chris Lattner59707122008-03-09 07:58:04 +00001871 unsigned Opc;
Dan Gohmanfe606822009-07-30 01:56:29 +00001872 if (CommonRC == &X86::GR64RegClass || CommonRC == &X86::GR64_NOSPRegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001873 Opc = X86::MOV64rr;
Dan Gohmanfe606822009-07-30 01:56:29 +00001874 } else if (CommonRC == &X86::GR32RegClass ||
1875 CommonRC == &X86::GR32_NOSPRegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001876 Opc = X86::MOV32rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001877 } else if (CommonRC == &X86::GR16RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001878 Opc = X86::MOV16rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001879 } else if (CommonRC == &X86::GR8RegClass) {
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001880 // Copying to or from a physical H register on x86-64 requires a NOREX
Bill Wendling2d1c8222009-04-17 22:40:38 +00001881 // move. Otherwise use a normal move.
1882 if ((isHReg(DestReg) || isHReg(SrcReg)) &&
1883 TM.getSubtarget<X86Subtarget>().is64Bit())
Dan Gohman2da0db32009-04-15 00:04:23 +00001884 Opc = X86::MOV8rr_NOREX;
1885 else
1886 Opc = X86::MOV8rr;
Dan Gohman6e438702009-04-27 16:33:14 +00001887 } else if (CommonRC == &X86::GR64_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001888 Opc = X86::MOV64rr;
Dan Gohman6e438702009-04-27 16:33:14 +00001889 } else if (CommonRC == &X86::GR32_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001890 Opc = X86::MOV32rr;
Dan Gohman6e438702009-04-27 16:33:14 +00001891 } else if (CommonRC == &X86::GR16_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001892 Opc = X86::MOV16rr;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001893 } else if (CommonRC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001894 Opc = X86::MOV8rr;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001895 } else if (CommonRC == &X86::GR8_ABCD_HRegClass) {
1896 if (TM.getSubtarget<X86Subtarget>().is64Bit())
1897 Opc = X86::MOV8rr_NOREX;
1898 else
1899 Opc = X86::MOV8rr;
Dan Gohmanfe606822009-07-30 01:56:29 +00001900 } else if (CommonRC == &X86::GR64_NOREXRegClass ||
1901 CommonRC == &X86::GR64_NOREX_NOSPRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001902 Opc = X86::MOV64rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001903 } else if (CommonRC == &X86::GR32_NOREXRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001904 Opc = X86::MOV32rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001905 } else if (CommonRC == &X86::GR16_NOREXRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001906 Opc = X86::MOV16rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001907 } else if (CommonRC == &X86::GR8_NOREXRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001908 Opc = X86::MOV8rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001909 } else if (CommonRC == &X86::RFP32RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001910 Opc = X86::MOV_Fp3232;
Dan Gohmand4df6252009-04-20 22:54:34 +00001911 } else if (CommonRC == &X86::RFP64RegClass || CommonRC == &X86::RSTRegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001912 Opc = X86::MOV_Fp6464;
Dan Gohmand4df6252009-04-20 22:54:34 +00001913 } else if (CommonRC == &X86::RFP80RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001914 Opc = X86::MOV_Fp8080;
Dan Gohmand4df6252009-04-20 22:54:34 +00001915 } else if (CommonRC == &X86::FR32RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001916 Opc = X86::FsMOVAPSrr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001917 } else if (CommonRC == &X86::FR64RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001918 Opc = X86::FsMOVAPDrr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001919 } else if (CommonRC == &X86::VR128RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001920 Opc = X86::MOVAPSrr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001921 } else if (CommonRC == &X86::VR64RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001922 Opc = X86::MMX_MOVQ64rr;
1923 } else {
Owen Anderson9fa72d92008-08-26 18:03:31 +00001924 return false;
Owen Anderson8f2c8932007-12-31 06:32:00 +00001925 }
Bill Wendling13ee2e42009-02-11 21:51:19 +00001926 BuildMI(MBB, MI, DL, get(Opc), DestReg).addReg(SrcReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001927 return true;
Owen Anderson8f2c8932007-12-31 06:32:00 +00001928 }
Dan Gohmanfe606822009-07-30 01:56:29 +00001929
Chris Lattner59707122008-03-09 07:58:04 +00001930 // Moving EFLAGS to / from another register requires a push and a pop.
1931 if (SrcRC == &X86::CCRRegClass) {
Owen Andersonabe5c892008-08-26 18:50:40 +00001932 if (SrcReg != X86::EFLAGS)
1933 return false;
Dan Gohmanfe606822009-07-30 01:56:29 +00001934 if (DestRC == &X86::GR64RegClass || DestRC == &X86::GR64_NOSPRegClass) {
Sean Callanan2c48df22009-12-18 00:01:26 +00001935 BuildMI(MBB, MI, DL, get(X86::PUSHFQ64));
Bill Wendling13ee2e42009-02-11 21:51:19 +00001936 BuildMI(MBB, MI, DL, get(X86::POP64r), DestReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001937 return true;
Dan Gohmanfe606822009-07-30 01:56:29 +00001938 } else if (DestRC == &X86::GR32RegClass ||
1939 DestRC == &X86::GR32_NOSPRegClass) {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001940 BuildMI(MBB, MI, DL, get(X86::PUSHFD));
1941 BuildMI(MBB, MI, DL, get(X86::POP32r), DestReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001942 return true;
Chris Lattner59707122008-03-09 07:58:04 +00001943 }
1944 } else if (DestRC == &X86::CCRRegClass) {
Owen Andersonabe5c892008-08-26 18:50:40 +00001945 if (DestReg != X86::EFLAGS)
1946 return false;
Dan Gohmanfe606822009-07-30 01:56:29 +00001947 if (SrcRC == &X86::GR64RegClass || DestRC == &X86::GR64_NOSPRegClass) {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001948 BuildMI(MBB, MI, DL, get(X86::PUSH64r)).addReg(SrcReg);
1949 BuildMI(MBB, MI, DL, get(X86::POPFQ));
Owen Anderson9fa72d92008-08-26 18:03:31 +00001950 return true;
Dan Gohmanfe606822009-07-30 01:56:29 +00001951 } else if (SrcRC == &X86::GR32RegClass ||
1952 DestRC == &X86::GR32_NOSPRegClass) {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001953 BuildMI(MBB, MI, DL, get(X86::PUSH32r)).addReg(SrcReg);
1954 BuildMI(MBB, MI, DL, get(X86::POPFD));
Owen Anderson9fa72d92008-08-26 18:03:31 +00001955 return true;
Chris Lattner59707122008-03-09 07:58:04 +00001956 }
Owen Anderson8f2c8932007-12-31 06:32:00 +00001957 }
Dan Gohman744d4622009-04-13 16:09:41 +00001958
Chris Lattner0d128722008-03-09 09:15:31 +00001959 // Moving from ST(0) turns into FpGET_ST0_32 etc.
Chris Lattner8869eeb2008-03-09 08:46:19 +00001960 if (SrcRC == &X86::RSTRegClass) {
Chris Lattner60d14d82008-03-21 06:38:26 +00001961 // Copying from ST(0)/ST(1).
Owen Anderson9fa72d92008-08-26 18:03:31 +00001962 if (SrcReg != X86::ST0 && SrcReg != X86::ST1)
1963 // Can only copy from ST(0)/ST(1) right now
1964 return false;
Chris Lattner60d14d82008-03-21 06:38:26 +00001965 bool isST0 = SrcReg == X86::ST0;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001966 unsigned Opc;
1967 if (DestRC == &X86::RFP32RegClass)
Chris Lattner60d14d82008-03-21 06:38:26 +00001968 Opc = isST0 ? X86::FpGET_ST0_32 : X86::FpGET_ST1_32;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001969 else if (DestRC == &X86::RFP64RegClass)
Chris Lattner60d14d82008-03-21 06:38:26 +00001970 Opc = isST0 ? X86::FpGET_ST0_64 : X86::FpGET_ST1_64;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001971 else {
Owen Andersonabe5c892008-08-26 18:50:40 +00001972 if (DestRC != &X86::RFP80RegClass)
1973 return false;
Chris Lattner60d14d82008-03-21 06:38:26 +00001974 Opc = isST0 ? X86::FpGET_ST0_80 : X86::FpGET_ST1_80;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001975 }
Bill Wendling13ee2e42009-02-11 21:51:19 +00001976 BuildMI(MBB, MI, DL, get(Opc), DestReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001977 return true;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001978 }
Chris Lattner0d128722008-03-09 09:15:31 +00001979
1980 // Moving to ST(0) turns into FpSET_ST0_32 etc.
1981 if (DestRC == &X86::RSTRegClass) {
Evan Cheng307a72e2009-02-09 23:32:07 +00001982 // Copying to ST(0) / ST(1).
1983 if (DestReg != X86::ST0 && DestReg != X86::ST1)
Owen Anderson9fa72d92008-08-26 18:03:31 +00001984 // Can only copy to TOS right now
1985 return false;
Evan Cheng307a72e2009-02-09 23:32:07 +00001986 bool isST0 = DestReg == X86::ST0;
Chris Lattner0d128722008-03-09 09:15:31 +00001987 unsigned Opc;
1988 if (SrcRC == &X86::RFP32RegClass)
Evan Cheng307a72e2009-02-09 23:32:07 +00001989 Opc = isST0 ? X86::FpSET_ST0_32 : X86::FpSET_ST1_32;
Chris Lattner0d128722008-03-09 09:15:31 +00001990 else if (SrcRC == &X86::RFP64RegClass)
Evan Cheng307a72e2009-02-09 23:32:07 +00001991 Opc = isST0 ? X86::FpSET_ST0_64 : X86::FpSET_ST1_64;
Chris Lattner0d128722008-03-09 09:15:31 +00001992 else {
Owen Andersonabe5c892008-08-26 18:50:40 +00001993 if (SrcRC != &X86::RFP80RegClass)
1994 return false;
Evan Cheng307a72e2009-02-09 23:32:07 +00001995 Opc = isST0 ? X86::FpSET_ST0_80 : X86::FpSET_ST1_80;
Chris Lattner0d128722008-03-09 09:15:31 +00001996 }
Bill Wendling13ee2e42009-02-11 21:51:19 +00001997 BuildMI(MBB, MI, DL, get(Opc)).addReg(SrcReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001998 return true;
Chris Lattner0d128722008-03-09 09:15:31 +00001999 }
Chris Lattner8869eeb2008-03-09 08:46:19 +00002000
Owen Anderson9fa72d92008-08-26 18:03:31 +00002001 // Not yet supported!
2002 return false;
Owen Anderson8f2c8932007-12-31 06:32:00 +00002003}
2004
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002005static unsigned getStoreRegOpcode(unsigned SrcReg,
2006 const TargetRegisterClass *RC,
2007 bool isStackAligned,
2008 TargetMachine &TM) {
Owen Anderson81875432008-01-01 21:11:32 +00002009 unsigned Opc = 0;
Dan Gohmanfe606822009-07-30 01:56:29 +00002010 if (RC == &X86::GR64RegClass || RC == &X86::GR64_NOSPRegClass) {
Owen Anderson81875432008-01-01 21:11:32 +00002011 Opc = X86::MOV64mr;
Dan Gohmanfe606822009-07-30 01:56:29 +00002012 } else if (RC == &X86::GR32RegClass || RC == &X86::GR32_NOSPRegClass) {
Owen Anderson81875432008-01-01 21:11:32 +00002013 Opc = X86::MOV32mr;
2014 } else if (RC == &X86::GR16RegClass) {
2015 Opc = X86::MOV16mr;
2016 } else if (RC == &X86::GR8RegClass) {
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002017 // Copying to or from a physical H register on x86-64 requires a NOREX
2018 // move. Otherwise use a normal move.
2019 if (isHReg(SrcReg) &&
2020 TM.getSubtarget<X86Subtarget>().is64Bit())
2021 Opc = X86::MOV8mr_NOREX;
2022 else
2023 Opc = X86::MOV8mr;
Dan Gohman6e438702009-04-27 16:33:14 +00002024 } else if (RC == &X86::GR64_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002025 Opc = X86::MOV64mr;
Dan Gohman6e438702009-04-27 16:33:14 +00002026 } else if (RC == &X86::GR32_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002027 Opc = X86::MOV32mr;
Dan Gohman6e438702009-04-27 16:33:14 +00002028 } else if (RC == &X86::GR16_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002029 Opc = X86::MOV16mr;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002030 } else if (RC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002031 Opc = X86::MOV8mr;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002032 } else if (RC == &X86::GR8_ABCD_HRegClass) {
2033 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2034 Opc = X86::MOV8mr_NOREX;
2035 else
2036 Opc = X86::MOV8mr;
Dan Gohmanfe606822009-07-30 01:56:29 +00002037 } else if (RC == &X86::GR64_NOREXRegClass ||
2038 RC == &X86::GR64_NOREX_NOSPRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002039 Opc = X86::MOV64mr;
2040 } else if (RC == &X86::GR32_NOREXRegClass) {
2041 Opc = X86::MOV32mr;
2042 } else if (RC == &X86::GR16_NOREXRegClass) {
2043 Opc = X86::MOV16mr;
2044 } else if (RC == &X86::GR8_NOREXRegClass) {
2045 Opc = X86::MOV8mr;
Owen Anderson81875432008-01-01 21:11:32 +00002046 } else if (RC == &X86::RFP80RegClass) {
2047 Opc = X86::ST_FpP80m; // pops
2048 } else if (RC == &X86::RFP64RegClass) {
2049 Opc = X86::ST_Fp64m;
2050 } else if (RC == &X86::RFP32RegClass) {
2051 Opc = X86::ST_Fp32m;
2052 } else if (RC == &X86::FR32RegClass) {
2053 Opc = X86::MOVSSmr;
2054 } else if (RC == &X86::FR64RegClass) {
2055 Opc = X86::MOVSDmr;
2056 } else if (RC == &X86::VR128RegClass) {
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00002057 // If stack is realigned we can use aligned stores.
2058 Opc = isStackAligned ? X86::MOVAPSmr : X86::MOVUPSmr;
Owen Anderson81875432008-01-01 21:11:32 +00002059 } else if (RC == &X86::VR64RegClass) {
2060 Opc = X86::MMX_MOVQ64mr;
2061 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +00002062 llvm_unreachable("Unknown regclass");
Owen Anderson81875432008-01-01 21:11:32 +00002063 }
2064
2065 return Opc;
2066}
2067
2068void X86InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
2069 MachineBasicBlock::iterator MI,
2070 unsigned SrcReg, bool isKill, int FrameIdx,
2071 const TargetRegisterClass *RC) const {
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00002072 const MachineFunction &MF = *MBB.getParent();
Evan Cheng47906a22008-07-21 06:34:17 +00002073 bool isAligned = (RI.getStackAlignment() >= 16) ||
2074 RI.needsStackRealignment(MF);
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002075 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Bill Wendling13ee2e42009-02-11 21:51:19 +00002076 DebugLoc DL = DebugLoc::getUnknownLoc();
2077 if (MI != MBB.end()) DL = MI->getDebugLoc();
2078 addFrameReference(BuildMI(MBB, MI, DL, get(Opc)), FrameIdx)
Bill Wendling2b739762009-05-13 21:33:08 +00002079 .addReg(SrcReg, getKillRegState(isKill));
Owen Anderson81875432008-01-01 21:11:32 +00002080}
2081
2082void X86InstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
2083 bool isKill,
2084 SmallVectorImpl<MachineOperand> &Addr,
2085 const TargetRegisterClass *RC,
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002086 MachineInstr::mmo_iterator MMOBegin,
2087 MachineInstr::mmo_iterator MMOEnd,
Owen Anderson81875432008-01-01 21:11:32 +00002088 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng9d7cd4e2009-11-16 21:56:03 +00002089 bool isAligned = (*MMOBegin)->getAlignment() >= 16;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002090 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Dale Johannesen77cce4d2009-02-12 23:08:38 +00002091 DebugLoc DL = DebugLoc::getUnknownLoc();
2092 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc));
Owen Anderson81875432008-01-01 21:11:32 +00002093 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002094 MIB.addOperand(Addr[i]);
Bill Wendling2b739762009-05-13 21:33:08 +00002095 MIB.addReg(SrcReg, getKillRegState(isKill));
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002096 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Anderson81875432008-01-01 21:11:32 +00002097 NewMIs.push_back(MIB);
2098}
2099
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002100static unsigned getLoadRegOpcode(unsigned DestReg,
2101 const TargetRegisterClass *RC,
2102 bool isStackAligned,
2103 const TargetMachine &TM) {
Owen Anderson81875432008-01-01 21:11:32 +00002104 unsigned Opc = 0;
Dan Gohmanfe606822009-07-30 01:56:29 +00002105 if (RC == &X86::GR64RegClass || RC == &X86::GR64_NOSPRegClass) {
Owen Anderson81875432008-01-01 21:11:32 +00002106 Opc = X86::MOV64rm;
Dan Gohmanfe606822009-07-30 01:56:29 +00002107 } else if (RC == &X86::GR32RegClass || RC == &X86::GR32_NOSPRegClass) {
Owen Anderson81875432008-01-01 21:11:32 +00002108 Opc = X86::MOV32rm;
2109 } else if (RC == &X86::GR16RegClass) {
2110 Opc = X86::MOV16rm;
2111 } else if (RC == &X86::GR8RegClass) {
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002112 // Copying to or from a physical H register on x86-64 requires a NOREX
2113 // move. Otherwise use a normal move.
2114 if (isHReg(DestReg) &&
2115 TM.getSubtarget<X86Subtarget>().is64Bit())
2116 Opc = X86::MOV8rm_NOREX;
2117 else
2118 Opc = X86::MOV8rm;
Dan Gohman6e438702009-04-27 16:33:14 +00002119 } else if (RC == &X86::GR64_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002120 Opc = X86::MOV64rm;
Dan Gohman6e438702009-04-27 16:33:14 +00002121 } else if (RC == &X86::GR32_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002122 Opc = X86::MOV32rm;
Dan Gohman6e438702009-04-27 16:33:14 +00002123 } else if (RC == &X86::GR16_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002124 Opc = X86::MOV16rm;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002125 } else if (RC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002126 Opc = X86::MOV8rm;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002127 } else if (RC == &X86::GR8_ABCD_HRegClass) {
2128 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2129 Opc = X86::MOV8rm_NOREX;
2130 else
2131 Opc = X86::MOV8rm;
Dan Gohmanfe606822009-07-30 01:56:29 +00002132 } else if (RC == &X86::GR64_NOREXRegClass ||
2133 RC == &X86::GR64_NOREX_NOSPRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002134 Opc = X86::MOV64rm;
2135 } else if (RC == &X86::GR32_NOREXRegClass) {
2136 Opc = X86::MOV32rm;
2137 } else if (RC == &X86::GR16_NOREXRegClass) {
2138 Opc = X86::MOV16rm;
2139 } else if (RC == &X86::GR8_NOREXRegClass) {
2140 Opc = X86::MOV8rm;
Owen Anderson81875432008-01-01 21:11:32 +00002141 } else if (RC == &X86::RFP80RegClass) {
2142 Opc = X86::LD_Fp80m;
2143 } else if (RC == &X86::RFP64RegClass) {
2144 Opc = X86::LD_Fp64m;
2145 } else if (RC == &X86::RFP32RegClass) {
2146 Opc = X86::LD_Fp32m;
2147 } else if (RC == &X86::FR32RegClass) {
2148 Opc = X86::MOVSSrm;
2149 } else if (RC == &X86::FR64RegClass) {
2150 Opc = X86::MOVSDrm;
2151 } else if (RC == &X86::VR128RegClass) {
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00002152 // If stack is realigned we can use aligned loads.
2153 Opc = isStackAligned ? X86::MOVAPSrm : X86::MOVUPSrm;
Owen Anderson81875432008-01-01 21:11:32 +00002154 } else if (RC == &X86::VR64RegClass) {
2155 Opc = X86::MMX_MOVQ64rm;
2156 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +00002157 llvm_unreachable("Unknown regclass");
Owen Anderson81875432008-01-01 21:11:32 +00002158 }
2159
2160 return Opc;
2161}
2162
2163void X86InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00002164 MachineBasicBlock::iterator MI,
2165 unsigned DestReg, int FrameIdx,
2166 const TargetRegisterClass *RC) const{
2167 const MachineFunction &MF = *MBB.getParent();
Evan Cheng47906a22008-07-21 06:34:17 +00002168 bool isAligned = (RI.getStackAlignment() >= 16) ||
2169 RI.needsStackRealignment(MF);
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002170 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Bill Wendling13ee2e42009-02-11 21:51:19 +00002171 DebugLoc DL = DebugLoc::getUnknownLoc();
2172 if (MI != MBB.end()) DL = MI->getDebugLoc();
2173 addFrameReference(BuildMI(MBB, MI, DL, get(Opc), DestReg), FrameIdx);
Owen Anderson81875432008-01-01 21:11:32 +00002174}
2175
2176void X86InstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Evan Chenge52c1912008-07-03 09:09:37 +00002177 SmallVectorImpl<MachineOperand> &Addr,
2178 const TargetRegisterClass *RC,
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002179 MachineInstr::mmo_iterator MMOBegin,
2180 MachineInstr::mmo_iterator MMOEnd,
Owen Anderson81875432008-01-01 21:11:32 +00002181 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng9d7cd4e2009-11-16 21:56:03 +00002182 bool isAligned = (*MMOBegin)->getAlignment() >= 16;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002183 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Dale Johannesen77cce4d2009-02-12 23:08:38 +00002184 DebugLoc DL = DebugLoc::getUnknownLoc();
2185 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
Owen Anderson81875432008-01-01 21:11:32 +00002186 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002187 MIB.addOperand(Addr[i]);
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002188 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Anderson81875432008-01-01 21:11:32 +00002189 NewMIs.push_back(MIB);
2190}
2191
Owen Anderson6690c7f2008-01-04 23:57:37 +00002192bool X86InstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendling13ee2e42009-02-11 21:51:19 +00002193 MachineBasicBlock::iterator MI,
Owen Anderson6690c7f2008-01-04 23:57:37 +00002194 const std::vector<CalleeSavedInfo> &CSI) const {
2195 if (CSI.empty())
2196 return false;
2197
Bill Wendling13ee2e42009-02-11 21:51:19 +00002198 DebugLoc DL = DebugLoc::getUnknownLoc();
2199 if (MI != MBB.end()) DL = MI->getDebugLoc();
2200
Evan Chengc275cf62008-09-26 19:14:21 +00002201 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Anton Korobeynikovb5cc6d82009-08-28 16:06:41 +00002202 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
Anton Korobeynikov1deb2dd2008-10-04 11:09:36 +00002203 unsigned SlotSize = is64Bit ? 8 : 4;
2204
2205 MachineFunction &MF = *MBB.getParent();
Evan Cheng10b8d222009-07-09 06:53:48 +00002206 unsigned FPReg = RI.getFrameRegister(MF);
Anton Korobeynikov1deb2dd2008-10-04 11:09:36 +00002207 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
Eli Friedman65b88222009-06-04 02:32:04 +00002208 unsigned CalleeFrameSize = 0;
Anton Korobeynikov1deb2dd2008-10-04 11:09:36 +00002209
Owen Anderson6690c7f2008-01-04 23:57:37 +00002210 unsigned Opc = is64Bit ? X86::PUSH64r : X86::PUSH32r;
2211 for (unsigned i = CSI.size(); i != 0; --i) {
2212 unsigned Reg = CSI[i-1].getReg();
Eli Friedman65b88222009-06-04 02:32:04 +00002213 const TargetRegisterClass *RegClass = CSI[i-1].getRegClass();
Owen Anderson6690c7f2008-01-04 23:57:37 +00002214 // Add the callee-saved register as live-in. It's killed at the spill.
2215 MBB.addLiveIn(Reg);
Evan Cheng10b8d222009-07-09 06:53:48 +00002216 if (Reg == FPReg)
2217 // X86RegisterInfo::emitPrologue will handle spilling of frame register.
2218 continue;
Anton Korobeynikovb5cc6d82009-08-28 16:06:41 +00002219 if (RegClass != &X86::VR128RegClass && !isWin64) {
Eli Friedman65b88222009-06-04 02:32:04 +00002220 CalleeFrameSize += SlotSize;
Evan Cheng10b8d222009-07-09 06:53:48 +00002221 BuildMI(MBB, MI, DL, get(Opc)).addReg(Reg, RegState::Kill);
Eli Friedman65b88222009-06-04 02:32:04 +00002222 } else {
2223 storeRegToStackSlot(MBB, MI, Reg, true, CSI[i-1].getFrameIdx(), RegClass);
2224 }
Owen Anderson6690c7f2008-01-04 23:57:37 +00002225 }
Eli Friedman65b88222009-06-04 02:32:04 +00002226
2227 X86FI->setCalleeSavedFrameSize(CalleeFrameSize);
Owen Anderson6690c7f2008-01-04 23:57:37 +00002228 return true;
2229}
2230
2231bool X86InstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendling13ee2e42009-02-11 21:51:19 +00002232 MachineBasicBlock::iterator MI,
Owen Anderson6690c7f2008-01-04 23:57:37 +00002233 const std::vector<CalleeSavedInfo> &CSI) const {
2234 if (CSI.empty())
2235 return false;
Bill Wendling13ee2e42009-02-11 21:51:19 +00002236
2237 DebugLoc DL = DebugLoc::getUnknownLoc();
2238 if (MI != MBB.end()) DL = MI->getDebugLoc();
2239
Evan Cheng10b8d222009-07-09 06:53:48 +00002240 MachineFunction &MF = *MBB.getParent();
2241 unsigned FPReg = RI.getFrameRegister(MF);
Owen Anderson6690c7f2008-01-04 23:57:37 +00002242 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Anton Korobeynikovb5cc6d82009-08-28 16:06:41 +00002243 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
Owen Anderson6690c7f2008-01-04 23:57:37 +00002244 unsigned Opc = is64Bit ? X86::POP64r : X86::POP32r;
2245 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
2246 unsigned Reg = CSI[i].getReg();
Evan Cheng10b8d222009-07-09 06:53:48 +00002247 if (Reg == FPReg)
2248 // X86RegisterInfo::emitEpilogue will handle restoring of frame register.
2249 continue;
Eli Friedman65b88222009-06-04 02:32:04 +00002250 const TargetRegisterClass *RegClass = CSI[i].getRegClass();
Anton Korobeynikovb5cc6d82009-08-28 16:06:41 +00002251 if (RegClass != &X86::VR128RegClass && !isWin64) {
Eli Friedman65b88222009-06-04 02:32:04 +00002252 BuildMI(MBB, MI, DL, get(Opc), Reg);
2253 } else {
2254 loadRegFromStackSlot(MBB, MI, Reg, CSI[i].getFrameIdx(), RegClass);
2255 }
Owen Anderson6690c7f2008-01-04 23:57:37 +00002256 }
2257 return true;
2258}
2259
Dan Gohman221a4372008-07-07 23:14:23 +00002260static MachineInstr *FuseTwoAddrInst(MachineFunction &MF, unsigned Opcode,
Dan Gohmanc24a3f82009-01-05 17:59:02 +00002261 const SmallVectorImpl<MachineOperand> &MOs,
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00002262 MachineInstr *MI,
2263 const TargetInstrInfo &TII) {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002264 // Create the base instruction with the memory operand as the first part.
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00002265 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2266 MI->getDebugLoc(), true);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002267 MachineInstrBuilder MIB(NewMI);
2268 unsigned NumAddrOps = MOs.size();
2269 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002270 MIB.addOperand(MOs[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002271 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindolabca99f72009-04-08 21:14:34 +00002272 addOffset(MIB, 0);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002273
2274 // Loop over the rest of the ri operands, converting them over.
Chris Lattner5b930372008-01-07 07:27:27 +00002275 unsigned NumOps = MI->getDesc().getNumOperands()-2;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002276 for (unsigned i = 0; i != NumOps; ++i) {
2277 MachineOperand &MO = MI->getOperand(i+2);
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002278 MIB.addOperand(MO);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002279 }
2280 for (unsigned i = NumOps+2, e = MI->getNumOperands(); i != e; ++i) {
2281 MachineOperand &MO = MI->getOperand(i);
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002282 MIB.addOperand(MO);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002283 }
2284 return MIB;
2285}
2286
Dan Gohman221a4372008-07-07 23:14:23 +00002287static MachineInstr *FuseInst(MachineFunction &MF,
2288 unsigned Opcode, unsigned OpNo,
Dan Gohmanc24a3f82009-01-05 17:59:02 +00002289 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson9a184ef2008-01-07 01:35:02 +00002290 MachineInstr *MI, const TargetInstrInfo &TII) {
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00002291 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2292 MI->getDebugLoc(), true);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002293 MachineInstrBuilder MIB(NewMI);
2294
2295 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2296 MachineOperand &MO = MI->getOperand(i);
2297 if (i == OpNo) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002298 assert(MO.isReg() && "Expected to fold into reg operand!");
Owen Anderson9a184ef2008-01-07 01:35:02 +00002299 unsigned NumAddrOps = MOs.size();
2300 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002301 MIB.addOperand(MOs[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002302 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindolabca99f72009-04-08 21:14:34 +00002303 addOffset(MIB, 0);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002304 } else {
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002305 MIB.addOperand(MO);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002306 }
2307 }
2308 return MIB;
2309}
2310
2311static MachineInstr *MakeM0Inst(const TargetInstrInfo &TII, unsigned Opcode,
Dan Gohmanc24a3f82009-01-05 17:59:02 +00002312 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson9a184ef2008-01-07 01:35:02 +00002313 MachineInstr *MI) {
Dan Gohman221a4372008-07-07 23:14:23 +00002314 MachineFunction &MF = *MI->getParent()->getParent();
Bill Wendling13ee2e42009-02-11 21:51:19 +00002315 MachineInstrBuilder MIB = BuildMI(MF, MI->getDebugLoc(), TII.get(Opcode));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002316
2317 unsigned NumAddrOps = MOs.size();
2318 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002319 MIB.addOperand(MOs[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002320 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindolabca99f72009-04-08 21:14:34 +00002321 addOffset(MIB, 0);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002322 return MIB.addImm(0);
2323}
2324
2325MachineInstr*
Dan Gohmanedc83d62008-12-03 18:43:12 +00002326X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2327 MachineInstr *MI, unsigned i,
Evan Chenga5853792009-07-15 06:10:07 +00002328 const SmallVectorImpl<MachineOperand> &MOs,
Evan Cheng8f0797f2009-09-11 00:39:26 +00002329 unsigned Size, unsigned Align) const {
Evan Chenga5853792009-07-15 06:10:07 +00002330 const DenseMap<unsigned*, std::pair<unsigned,unsigned> > *OpcodeTablePtr=NULL;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002331 bool isTwoAddrFold = false;
Chris Lattner5b930372008-01-07 07:27:27 +00002332 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002333 bool isTwoAddr = NumOps > 1 &&
Chris Lattner5b930372008-01-07 07:27:27 +00002334 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002335
2336 MachineInstr *NewMI = NULL;
2337 // Folding a memory location into the two-address part of a two-address
2338 // instruction is different than folding it other places. It requires
2339 // replacing the *two* registers with the memory location.
2340 if (isTwoAddr && NumOps >= 2 && i < 2 &&
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002341 MI->getOperand(0).isReg() &&
2342 MI->getOperand(1).isReg() &&
Owen Anderson9a184ef2008-01-07 01:35:02 +00002343 MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
2344 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2345 isTwoAddrFold = true;
2346 } else if (i == 0) { // If operand 0
Evan Cheng1e8d5062010-01-11 21:13:41 +00002347 if (MI->getOpcode() == X86::MOV32r0)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002348 NewMI = MakeM0Inst(*this, X86::MOV32mi, MOs, MI);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002349 else if (MI->getOpcode() == X86::MOV8r0)
2350 NewMI = MakeM0Inst(*this, X86::MOV8mi, MOs, MI);
Evan Chenge52c1912008-07-03 09:09:37 +00002351 if (NewMI)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002352 return NewMI;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002353
2354 OpcodeTablePtr = &RegOp2MemOpTable0;
2355 } else if (i == 1) {
2356 OpcodeTablePtr = &RegOp2MemOpTable1;
2357 } else if (i == 2) {
2358 OpcodeTablePtr = &RegOp2MemOpTable2;
2359 }
2360
2361 // If table selected...
2362 if (OpcodeTablePtr) {
2363 // Find the Opcode to fuse
Jeffrey Yasskin8154d2e2009-11-10 01:02:17 +00002364 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson9a184ef2008-01-07 01:35:02 +00002365 OpcodeTablePtr->find((unsigned*)MI->getOpcode());
2366 if (I != OpcodeTablePtr->end()) {
Evan Cheng8f0797f2009-09-11 00:39:26 +00002367 unsigned Opcode = I->second.first;
Evan Chenga5853792009-07-15 06:10:07 +00002368 unsigned MinAlign = I->second.second;
2369 if (Align < MinAlign)
2370 return NULL;
Evan Cheng5b7dbbf2009-09-11 01:01:31 +00002371 bool NarrowToMOV32rm = false;
Evan Cheng8f0797f2009-09-11 00:39:26 +00002372 if (Size) {
2373 unsigned RCSize = MI->getDesc().OpInfo[i].getRegClass(&RI)->getSize();
2374 if (Size < RCSize) {
2375 // Check if it's safe to fold the load. If the size of the object is
2376 // narrower than the load width, then it's not.
2377 if (Opcode != X86::MOV64rm || RCSize != 8 || Size != 4)
2378 return NULL;
2379 // If this is a 64-bit load, but the spill slot is 32, then we can do
2380 // a 32-bit load which is implicitly zero-extended. This likely is due
2381 // to liveintervalanalysis remat'ing a load from stack slot.
Evan Cheng5b7dbbf2009-09-11 01:01:31 +00002382 if (MI->getOperand(0).getSubReg() || MI->getOperand(1).getSubReg())
2383 return NULL;
Evan Cheng8f0797f2009-09-11 00:39:26 +00002384 Opcode = X86::MOV32rm;
Evan Cheng5b7dbbf2009-09-11 01:01:31 +00002385 NarrowToMOV32rm = true;
Evan Cheng8f0797f2009-09-11 00:39:26 +00002386 }
2387 }
2388
Owen Anderson9a184ef2008-01-07 01:35:02 +00002389 if (isTwoAddrFold)
Evan Cheng8f0797f2009-09-11 00:39:26 +00002390 NewMI = FuseTwoAddrInst(MF, Opcode, MOs, MI, *this);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002391 else
Evan Cheng8f0797f2009-09-11 00:39:26 +00002392 NewMI = FuseInst(MF, Opcode, i, MOs, MI, *this);
Evan Cheng5b7dbbf2009-09-11 01:01:31 +00002393
2394 if (NarrowToMOV32rm) {
2395 // If this is the special case where we use a MOV32rm to load a 32-bit
2396 // value and zero-extend the top bits. Change the destination register
2397 // to a 32-bit one.
2398 unsigned DstReg = NewMI->getOperand(0).getReg();
2399 if (TargetRegisterInfo::isPhysicalRegister(DstReg))
2400 NewMI->getOperand(0).setReg(RI.getSubReg(DstReg,
2401 4/*x86_subreg_32bit*/));
2402 else
2403 NewMI->getOperand(0).setSubReg(4/*x86_subreg_32bit*/);
2404 }
Owen Anderson9a184ef2008-01-07 01:35:02 +00002405 return NewMI;
2406 }
2407 }
2408
2409 // No fusion
2410 if (PrintFailedFusing)
David Greene5fd1b6e2010-01-05 01:29:29 +00002411 dbgs() << "We failed to fuse operand " << i << " in " << *MI;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002412 return NULL;
2413}
2414
2415
Dan Gohmanedc83d62008-12-03 18:43:12 +00002416MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2417 MachineInstr *MI,
Evan Chenga5853792009-07-15 06:10:07 +00002418 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanedc83d62008-12-03 18:43:12 +00002419 int FrameIndex) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002420 // Check switch flag
2421 if (NoFusing) return NULL;
2422
Evan Chengd53fca12009-12-22 17:47:23 +00002423 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
Evan Chengd3f27fb2009-12-18 07:40:29 +00002424 switch (MI->getOpcode()) {
2425 case X86::CVTSD2SSrr:
2426 case X86::Int_CVTSD2SSrr:
2427 case X86::CVTSS2SDrr:
2428 case X86::Int_CVTSS2SDrr:
2429 case X86::RCPSSr:
2430 case X86::RCPSSr_Int:
2431 case X86::ROUNDSDr_Int:
2432 case X86::ROUNDSSr_Int:
2433 case X86::RSQRTSSr:
2434 case X86::RSQRTSSr_Int:
2435 case X86::SQRTSSr:
2436 case X86::SQRTSSr_Int:
2437 return 0;
2438 }
2439
Evan Cheng4f2f3f62008-02-08 21:20:40 +00002440 const MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng8f0797f2009-09-11 00:39:26 +00002441 unsigned Size = MFI->getObjectSize(FrameIndex);
Evan Cheng4f2f3f62008-02-08 21:20:40 +00002442 unsigned Alignment = MFI->getObjectAlignment(FrameIndex);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002443 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2444 unsigned NewOpc = 0;
Evan Cheng8f0797f2009-09-11 00:39:26 +00002445 unsigned RCSize = 0;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002446 switch (MI->getOpcode()) {
2447 default: return NULL;
Evan Cheng8f0797f2009-09-11 00:39:26 +00002448 case X86::TEST8rr: NewOpc = X86::CMP8ri; RCSize = 1; break;
2449 case X86::TEST16rr: NewOpc = X86::CMP16ri; RCSize = 2; break;
2450 case X86::TEST32rr: NewOpc = X86::CMP32ri; RCSize = 4; break;
2451 case X86::TEST64rr: NewOpc = X86::CMP64ri32; RCSize = 8; break;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002452 }
Evan Cheng8f0797f2009-09-11 00:39:26 +00002453 // Check if it's safe to fold the load. If the size of the object is
2454 // narrower than the load width, then it's not.
2455 if (Size < RCSize)
2456 return NULL;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002457 // Change to CMPXXri r, 0 first.
Chris Lattner86bb02f2008-01-11 18:10:50 +00002458 MI->setDesc(get(NewOpc));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002459 MI->getOperand(1).ChangeToImmediate(0);
2460 } else if (Ops.size() != 1)
2461 return NULL;
2462
2463 SmallVector<MachineOperand,4> MOs;
2464 MOs.push_back(MachineOperand::CreateFI(FrameIndex));
Evan Cheng8f0797f2009-09-11 00:39:26 +00002465 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, Size, Alignment);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002466}
2467
Dan Gohmanedc83d62008-12-03 18:43:12 +00002468MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2469 MachineInstr *MI,
Evan Chenga5853792009-07-15 06:10:07 +00002470 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanedc83d62008-12-03 18:43:12 +00002471 MachineInstr *LoadMI) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002472 // Check switch flag
2473 if (NoFusing) return NULL;
2474
Evan Chengd53fca12009-12-22 17:47:23 +00002475 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
Evan Chengd3f27fb2009-12-18 07:40:29 +00002476 switch (MI->getOpcode()) {
2477 case X86::CVTSD2SSrr:
2478 case X86::Int_CVTSD2SSrr:
2479 case X86::CVTSS2SDrr:
2480 case X86::Int_CVTSS2SDrr:
2481 case X86::RCPSSr:
2482 case X86::RCPSSr_Int:
2483 case X86::ROUNDSDr_Int:
2484 case X86::ROUNDSSr_Int:
2485 case X86::RSQRTSSr:
2486 case X86::RSQRTSSr_Int:
2487 case X86::SQRTSSr:
2488 case X86::SQRTSSr_Int:
2489 return 0;
2490 }
2491
Dan Gohmand0e8c752008-07-12 00:10:52 +00002492 // Determine the alignment of the load.
Evan Cheng4f2f3f62008-02-08 21:20:40 +00002493 unsigned Alignment = 0;
Dan Gohmand0e8c752008-07-12 00:10:52 +00002494 if (LoadMI->hasOneMemOperand())
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00002495 Alignment = (*LoadMI->memoperands_begin())->getAlignment();
Dan Gohman51dbce62009-09-21 18:30:38 +00002496 else
2497 switch (LoadMI->getOpcode()) {
2498 case X86::V_SET0:
2499 case X86::V_SETALLONES:
2500 Alignment = 16;
2501 break;
2502 case X86::FsFLD0SD:
2503 Alignment = 8;
2504 break;
2505 case X86::FsFLD0SS:
2506 Alignment = 4;
2507 break;
2508 default:
2509 llvm_unreachable("Don't know how to fold this instruction!");
2510 }
Owen Anderson9a184ef2008-01-07 01:35:02 +00002511 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2512 unsigned NewOpc = 0;
2513 switch (MI->getOpcode()) {
2514 default: return NULL;
2515 case X86::TEST8rr: NewOpc = X86::CMP8ri; break;
2516 case X86::TEST16rr: NewOpc = X86::CMP16ri; break;
2517 case X86::TEST32rr: NewOpc = X86::CMP32ri; break;
2518 case X86::TEST64rr: NewOpc = X86::CMP64ri32; break;
2519 }
2520 // Change to CMPXXri r, 0 first.
Chris Lattner86bb02f2008-01-11 18:10:50 +00002521 MI->setDesc(get(NewOpc));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002522 MI->getOperand(1).ChangeToImmediate(0);
2523 } else if (Ops.size() != 1)
2524 return NULL;
2525
Rafael Espindolabca99f72009-04-08 21:14:34 +00002526 SmallVector<MachineOperand,X86AddrNumOperands> MOs;
Dan Gohman51dbce62009-09-21 18:30:38 +00002527 switch (LoadMI->getOpcode()) {
2528 case X86::V_SET0:
2529 case X86::V_SETALLONES:
2530 case X86::FsFLD0SD:
2531 case X86::FsFLD0SS: {
Dan Gohman37eb6c82008-12-03 05:21:24 +00002532 // Folding a V_SET0 or V_SETALLONES as a load, to ease register pressure.
2533 // Create a constant-pool entry and operands to load from it.
2534
2535 // x86-32 PIC requires a PIC base register for constant pools.
2536 unsigned PICBase = 0;
Jakob Stoklund Olesen29867f12009-07-16 21:24:13 +00002537 if (TM.getRelocationModel() == Reloc::PIC_) {
Evan Cheng3b570332009-07-16 18:44:05 +00002538 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2539 PICBase = X86::RIP;
Jakob Stoklund Olesen29867f12009-07-16 21:24:13 +00002540 else
Evan Cheng3b570332009-07-16 18:44:05 +00002541 // FIXME: PICBase = TM.getInstrInfo()->getGlobalBaseReg(&MF);
2542 // This doesn't work for several reasons.
2543 // 1. GlobalBaseReg may have been spilled.
2544 // 2. It may not be live at MI.
Dan Gohman51dbce62009-09-21 18:30:38 +00002545 return NULL;
Jakob Stoklund Olesen29867f12009-07-16 21:24:13 +00002546 }
Dan Gohman37eb6c82008-12-03 05:21:24 +00002547
Dan Gohman51dbce62009-09-21 18:30:38 +00002548 // Create a constant-pool entry.
Dan Gohman37eb6c82008-12-03 05:21:24 +00002549 MachineConstantPool &MCP = *MF.getConstantPool();
Dan Gohman51dbce62009-09-21 18:30:38 +00002550 const Type *Ty;
2551 if (LoadMI->getOpcode() == X86::FsFLD0SS)
2552 Ty = Type::getFloatTy(MF.getFunction()->getContext());
2553 else if (LoadMI->getOpcode() == X86::FsFLD0SD)
2554 Ty = Type::getDoubleTy(MF.getFunction()->getContext());
2555 else
2556 Ty = VectorType::get(Type::getInt32Ty(MF.getFunction()->getContext()), 4);
2557 Constant *C = LoadMI->getOpcode() == X86::V_SETALLONES ?
2558 Constant::getAllOnesValue(Ty) :
2559 Constant::getNullValue(Ty);
2560 unsigned CPI = MCP.getConstantPoolIndex(C, Alignment);
Dan Gohman37eb6c82008-12-03 05:21:24 +00002561
2562 // Create operands to load from the constant pool entry.
2563 MOs.push_back(MachineOperand::CreateReg(PICBase, false));
2564 MOs.push_back(MachineOperand::CreateImm(1));
2565 MOs.push_back(MachineOperand::CreateReg(0, false));
2566 MOs.push_back(MachineOperand::CreateCPI(CPI, 0));
Rafael Espindolabca99f72009-04-08 21:14:34 +00002567 MOs.push_back(MachineOperand::CreateReg(0, false));
Dan Gohman51dbce62009-09-21 18:30:38 +00002568 break;
2569 }
2570 default: {
Dan Gohman37eb6c82008-12-03 05:21:24 +00002571 // Folding a normal load. Just copy the load's address operands.
2572 unsigned NumOps = LoadMI->getDesc().getNumOperands();
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002573 for (unsigned i = NumOps - X86AddrNumOperands; i != NumOps; ++i)
Dan Gohman37eb6c82008-12-03 05:21:24 +00002574 MOs.push_back(LoadMI->getOperand(i));
Dan Gohman51dbce62009-09-21 18:30:38 +00002575 break;
2576 }
Dan Gohman37eb6c82008-12-03 05:21:24 +00002577 }
Evan Cheng8f0797f2009-09-11 00:39:26 +00002578 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, 0, Alignment);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002579}
2580
2581
Dan Gohman46b948e2008-10-16 01:49:15 +00002582bool X86InstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
2583 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002584 // Check switch flag
2585 if (NoFusing) return 0;
2586
2587 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2588 switch (MI->getOpcode()) {
2589 default: return false;
2590 case X86::TEST8rr:
2591 case X86::TEST16rr:
2592 case X86::TEST32rr:
2593 case X86::TEST64rr:
2594 return true;
2595 }
2596 }
2597
2598 if (Ops.size() != 1)
2599 return false;
2600
2601 unsigned OpNum = Ops[0];
2602 unsigned Opc = MI->getOpcode();
Chris Lattner5b930372008-01-07 07:27:27 +00002603 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002604 bool isTwoAddr = NumOps > 1 &&
Chris Lattner5b930372008-01-07 07:27:27 +00002605 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002606
2607 // Folding a memory location into the two-address part of a two-address
2608 // instruction is different than folding it other places. It requires
2609 // replacing the *two* registers with the memory location.
Evan Chenga5853792009-07-15 06:10:07 +00002610 const DenseMap<unsigned*, std::pair<unsigned,unsigned> > *OpcodeTablePtr=NULL;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002611 if (isTwoAddr && NumOps >= 2 && OpNum < 2) {
2612 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2613 } else if (OpNum == 0) { // If operand 0
2614 switch (Opc) {
Chris Lattner17f62252009-07-14 20:19:57 +00002615 case X86::MOV8r0:
Owen Anderson9a184ef2008-01-07 01:35:02 +00002616 case X86::MOV32r0:
Owen Anderson9a184ef2008-01-07 01:35:02 +00002617 return true;
2618 default: break;
2619 }
2620 OpcodeTablePtr = &RegOp2MemOpTable0;
2621 } else if (OpNum == 1) {
2622 OpcodeTablePtr = &RegOp2MemOpTable1;
2623 } else if (OpNum == 2) {
2624 OpcodeTablePtr = &RegOp2MemOpTable2;
2625 }
2626
2627 if (OpcodeTablePtr) {
2628 // Find the Opcode to fuse
Jeffrey Yasskin8154d2e2009-11-10 01:02:17 +00002629 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson9a184ef2008-01-07 01:35:02 +00002630 OpcodeTablePtr->find((unsigned*)Opc);
2631 if (I != OpcodeTablePtr->end())
2632 return true;
2633 }
2634 return false;
2635}
2636
2637bool X86InstrInfo::unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
2638 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
Bill Wendling13ee2e42009-02-11 21:51:19 +00002639 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Jeffrey Yasskin8154d2e2009-11-10 01:02:17 +00002640 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson9a184ef2008-01-07 01:35:02 +00002641 MemOp2RegOpTable.find((unsigned*)MI->getOpcode());
2642 if (I == MemOp2RegOpTable.end())
2643 return false;
2644 unsigned Opc = I->second.first;
2645 unsigned Index = I->second.second & 0xf;
2646 bool FoldedLoad = I->second.second & (1 << 4);
2647 bool FoldedStore = I->second.second & (1 << 5);
2648 if (UnfoldLoad && !FoldedLoad)
2649 return false;
2650 UnfoldLoad &= FoldedLoad;
2651 if (UnfoldStore && !FoldedStore)
2652 return false;
2653 UnfoldStore &= FoldedStore;
2654
Chris Lattner5b930372008-01-07 07:27:27 +00002655 const TargetInstrDesc &TID = get(Opc);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002656 const TargetOperandInfo &TOI = TID.OpInfo[Index];
Chris Lattner6a66b292009-07-29 21:10:12 +00002657 const TargetRegisterClass *RC = TOI.getRegClass(&RI);
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002658 SmallVector<MachineOperand, X86AddrNumOperands> AddrOps;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002659 SmallVector<MachineOperand,2> BeforeOps;
2660 SmallVector<MachineOperand,2> AfterOps;
2661 SmallVector<MachineOperand,4> ImpOps;
2662 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2663 MachineOperand &Op = MI->getOperand(i);
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002664 if (i >= Index && i < Index + X86AddrNumOperands)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002665 AddrOps.push_back(Op);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002666 else if (Op.isReg() && Op.isImplicit())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002667 ImpOps.push_back(Op);
2668 else if (i < Index)
2669 BeforeOps.push_back(Op);
2670 else if (i > Index)
2671 AfterOps.push_back(Op);
2672 }
2673
2674 // Emit the load instruction.
2675 if (UnfoldLoad) {
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002676 std::pair<MachineInstr::mmo_iterator,
2677 MachineInstr::mmo_iterator> MMOs =
2678 MF.extractLoadMemRefs(MI->memoperands_begin(),
2679 MI->memoperands_end());
2680 loadRegFromAddr(MF, Reg, AddrOps, RC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002681 if (UnfoldStore) {
2682 // Address operands cannot be marked isKill.
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002683 for (unsigned i = 1; i != 1 + X86AddrNumOperands; ++i) {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002684 MachineOperand &MO = NewMIs[0]->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002685 if (MO.isReg())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002686 MO.setIsKill(false);
2687 }
2688 }
2689 }
2690
2691 // Emit the data processing instruction.
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00002692 MachineInstr *DataMI = MF.CreateMachineInstr(TID, MI->getDebugLoc(), true);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002693 MachineInstrBuilder MIB(DataMI);
2694
2695 if (FoldedStore)
Bill Wendling2b739762009-05-13 21:33:08 +00002696 MIB.addReg(Reg, RegState::Define);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002697 for (unsigned i = 0, e = BeforeOps.size(); i != e; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002698 MIB.addOperand(BeforeOps[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002699 if (FoldedLoad)
2700 MIB.addReg(Reg);
2701 for (unsigned i = 0, e = AfterOps.size(); i != e; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002702 MIB.addOperand(AfterOps[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002703 for (unsigned i = 0, e = ImpOps.size(); i != e; ++i) {
2704 MachineOperand &MO = ImpOps[i];
Bill Wendling2b739762009-05-13 21:33:08 +00002705 MIB.addReg(MO.getReg(),
2706 getDefRegState(MO.isDef()) |
2707 RegState::Implicit |
2708 getKillRegState(MO.isKill()) |
Evan Cheng9c73db12009-06-30 08:49:04 +00002709 getDeadRegState(MO.isDead()) |
2710 getUndefRegState(MO.isUndef()));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002711 }
2712 // Change CMP32ri r, 0 back to TEST32rr r, r, etc.
2713 unsigned NewOpc = 0;
2714 switch (DataMI->getOpcode()) {
2715 default: break;
2716 case X86::CMP64ri32:
2717 case X86::CMP32ri:
2718 case X86::CMP16ri:
2719 case X86::CMP8ri: {
2720 MachineOperand &MO0 = DataMI->getOperand(0);
2721 MachineOperand &MO1 = DataMI->getOperand(1);
2722 if (MO1.getImm() == 0) {
2723 switch (DataMI->getOpcode()) {
2724 default: break;
2725 case X86::CMP64ri32: NewOpc = X86::TEST64rr; break;
2726 case X86::CMP32ri: NewOpc = X86::TEST32rr; break;
2727 case X86::CMP16ri: NewOpc = X86::TEST16rr; break;
2728 case X86::CMP8ri: NewOpc = X86::TEST8rr; break;
2729 }
Chris Lattner86bb02f2008-01-11 18:10:50 +00002730 DataMI->setDesc(get(NewOpc));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002731 MO1.ChangeToRegister(MO0.getReg(), false);
2732 }
2733 }
2734 }
2735 NewMIs.push_back(DataMI);
2736
2737 // Emit the store instruction.
2738 if (UnfoldStore) {
Chris Lattner6a66b292009-07-29 21:10:12 +00002739 const TargetRegisterClass *DstRC = TID.OpInfo[0].getRegClass(&RI);
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002740 std::pair<MachineInstr::mmo_iterator,
2741 MachineInstr::mmo_iterator> MMOs =
2742 MF.extractStoreMemRefs(MI->memoperands_begin(),
2743 MI->memoperands_end());
2744 storeRegToAddr(MF, Reg, true, AddrOps, DstRC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002745 }
2746
2747 return true;
2748}
2749
2750bool
2751X86InstrInfo::unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
Bill Wendling13ee2e42009-02-11 21:51:19 +00002752 SmallVectorImpl<SDNode*> &NewNodes) const {
Dan Gohmanbd68c792008-07-17 19:10:17 +00002753 if (!N->isMachineOpcode())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002754 return false;
2755
Jeffrey Yasskin8154d2e2009-11-10 01:02:17 +00002756 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Dan Gohmanbd68c792008-07-17 19:10:17 +00002757 MemOp2RegOpTable.find((unsigned*)N->getMachineOpcode());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002758 if (I == MemOp2RegOpTable.end())
2759 return false;
2760 unsigned Opc = I->second.first;
2761 unsigned Index = I->second.second & 0xf;
2762 bool FoldedLoad = I->second.second & (1 << 4);
2763 bool FoldedStore = I->second.second & (1 << 5);
Chris Lattner5b930372008-01-07 07:27:27 +00002764 const TargetInstrDesc &TID = get(Opc);
Chris Lattner6a66b292009-07-29 21:10:12 +00002765 const TargetRegisterClass *RC = TID.OpInfo[Index].getRegClass(&RI);
Dan Gohman31b70a62009-03-04 19:23:38 +00002766 unsigned NumDefs = TID.NumDefs;
Dan Gohman8181bd12008-07-27 21:46:04 +00002767 std::vector<SDValue> AddrOps;
2768 std::vector<SDValue> BeforeOps;
2769 std::vector<SDValue> AfterOps;
Dale Johannesen913ba762009-02-06 01:31:28 +00002770 DebugLoc dl = N->getDebugLoc();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002771 unsigned NumOps = N->getNumOperands();
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00002772 for (unsigned i = 0; i != NumOps-1; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002773 SDValue Op = N->getOperand(i);
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002774 if (i >= Index-NumDefs && i < Index-NumDefs + X86AddrNumOperands)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002775 AddrOps.push_back(Op);
Dan Gohman31b70a62009-03-04 19:23:38 +00002776 else if (i < Index-NumDefs)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002777 BeforeOps.push_back(Op);
Dan Gohman31b70a62009-03-04 19:23:38 +00002778 else if (i > Index-NumDefs)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002779 AfterOps.push_back(Op);
2780 }
Dan Gohman8181bd12008-07-27 21:46:04 +00002781 SDValue Chain = N->getOperand(NumOps-1);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002782 AddrOps.push_back(Chain);
2783
2784 // Emit the load instruction.
2785 SDNode *Load = 0;
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002786 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002787 if (FoldedLoad) {
Owen Andersonac9de032009-08-10 22:56:29 +00002788 EVT VT = *RC->vt_begin();
Evan Cheng9d7cd4e2009-11-16 21:56:03 +00002789 std::pair<MachineInstr::mmo_iterator,
2790 MachineInstr::mmo_iterator> MMOs =
2791 MF.extractLoadMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2792 cast<MachineSDNode>(N)->memoperands_end());
2793 bool isAligned = (*MMOs.first)->getAlignment() >= 16;
Dan Gohman61fda0d2009-09-25 18:54:59 +00002794 Load = DAG.getMachineNode(getLoadRegOpcode(0, RC, isAligned, TM), dl,
2795 VT, MVT::Other, &AddrOps[0], AddrOps.size());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002796 NewNodes.push_back(Load);
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002797
2798 // Preserve memory reference information.
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002799 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002800 }
2801
2802 // Emit the data processing instruction.
Owen Andersonac9de032009-08-10 22:56:29 +00002803 std::vector<EVT> VTs;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002804 const TargetRegisterClass *DstRC = 0;
Chris Lattner0c2a4f32008-01-07 03:13:06 +00002805 if (TID.getNumDefs() > 0) {
Chris Lattner6a66b292009-07-29 21:10:12 +00002806 DstRC = TID.OpInfo[0].getRegClass(&RI);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002807 VTs.push_back(*DstRC->vt_begin());
2808 }
2809 for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
Owen Andersonac9de032009-08-10 22:56:29 +00002810 EVT VT = N->getValueType(i);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002811 if (VT != MVT::Other && i >= (unsigned)TID.getNumDefs())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002812 VTs.push_back(VT);
2813 }
2814 if (Load)
Dan Gohman8181bd12008-07-27 21:46:04 +00002815 BeforeOps.push_back(SDValue(Load, 0));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002816 std::copy(AfterOps.begin(), AfterOps.end(), std::back_inserter(BeforeOps));
Dan Gohman61fda0d2009-09-25 18:54:59 +00002817 SDNode *NewNode= DAG.getMachineNode(Opc, dl, VTs, &BeforeOps[0],
2818 BeforeOps.size());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002819 NewNodes.push_back(NewNode);
2820
2821 // Emit the store instruction.
2822 if (FoldedStore) {
2823 AddrOps.pop_back();
Dan Gohman8181bd12008-07-27 21:46:04 +00002824 AddrOps.push_back(SDValue(NewNode, 0));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002825 AddrOps.push_back(Chain);
Evan Cheng9d7cd4e2009-11-16 21:56:03 +00002826 std::pair<MachineInstr::mmo_iterator,
2827 MachineInstr::mmo_iterator> MMOs =
2828 MF.extractStoreMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2829 cast<MachineSDNode>(N)->memoperands_end());
2830 bool isAligned = (*MMOs.first)->getAlignment() >= 16;
Dan Gohman61fda0d2009-09-25 18:54:59 +00002831 SDNode *Store = DAG.getMachineNode(getStoreRegOpcode(0, DstRC,
2832 isAligned, TM),
2833 dl, MVT::Other,
2834 &AddrOps[0], AddrOps.size());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002835 NewNodes.push_back(Store);
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002836
2837 // Preserve memory reference information.
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002838 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002839 }
2840
2841 return true;
2842}
2843
2844unsigned X86InstrInfo::getOpcodeAfterMemoryUnfold(unsigned Opc,
Dan Gohmanf0116582009-10-30 22:18:41 +00002845 bool UnfoldLoad, bool UnfoldStore,
2846 unsigned *LoadRegIndex) const {
Jeffrey Yasskin8154d2e2009-11-10 01:02:17 +00002847 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson9a184ef2008-01-07 01:35:02 +00002848 MemOp2RegOpTable.find((unsigned*)Opc);
2849 if (I == MemOp2RegOpTable.end())
2850 return 0;
2851 bool FoldedLoad = I->second.second & (1 << 4);
2852 bool FoldedStore = I->second.second & (1 << 5);
2853 if (UnfoldLoad && !FoldedLoad)
2854 return 0;
2855 if (UnfoldStore && !FoldedStore)
2856 return 0;
Dan Gohmanf0116582009-10-30 22:18:41 +00002857 if (LoadRegIndex)
2858 *LoadRegIndex = I->second.second & 0xf;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002859 return I->second.first;
2860}
2861
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002862bool X86InstrInfo::
Owen Andersond131b5b2008-08-14 22:49:33 +00002863ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002864 assert(Cond.size() == 1 && "Invalid X86 branch condition!");
Evan Chenge3f1a412008-08-29 23:21:31 +00002865 X86::CondCode CC = static_cast<X86::CondCode>(Cond[0].getImm());
Dan Gohman6a00fcb2008-10-21 03:29:32 +00002866 if (CC == X86::COND_NE_OR_P || CC == X86::COND_NP_OR_E)
2867 return true;
Evan Chenge3f1a412008-08-29 23:21:31 +00002868 Cond[0].setImm(GetOppositeBranchCondition(CC));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002869 return false;
2870}
2871
Evan Cheng0e4a5a92008-10-27 07:14:50 +00002872bool X86InstrInfo::
Evan Chengf5a8a362009-02-06 17:17:30 +00002873isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
2874 // FIXME: Return false for x87 stack register classes for now. We can't
Evan Cheng0e4a5a92008-10-27 07:14:50 +00002875 // allow any loads of these registers before FpGet_ST0_80.
Evan Chengf5a8a362009-02-06 17:17:30 +00002876 return !(RC == &X86::CCRRegClass || RC == &X86::RFP32RegClass ||
2877 RC == &X86::RFP64RegClass || RC == &X86::RFP80RegClass);
Evan Cheng0e4a5a92008-10-27 07:14:50 +00002878}
2879
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002880unsigned X86InstrInfo::sizeOfImm(const TargetInstrDesc *Desc) {
2881 switch (Desc->TSFlags & X86II::ImmMask) {
2882 case X86II::Imm8: return 1;
2883 case X86II::Imm16: return 2;
2884 case X86II::Imm32: return 4;
2885 case X86II::Imm64: return 8;
Edwin Törökbd448e32009-07-14 16:55:14 +00002886 default: llvm_unreachable("Immediate size not set!");
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002887 return 0;
2888 }
2889}
2890
2891/// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended register?
2892/// e.g. r8, xmm8, etc.
2893bool X86InstrInfo::isX86_64ExtendedReg(const MachineOperand &MO) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002894 if (!MO.isReg()) return false;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002895 switch (MO.getReg()) {
2896 default: break;
2897 case X86::R8: case X86::R9: case X86::R10: case X86::R11:
2898 case X86::R12: case X86::R13: case X86::R14: case X86::R15:
2899 case X86::R8D: case X86::R9D: case X86::R10D: case X86::R11D:
2900 case X86::R12D: case X86::R13D: case X86::R14D: case X86::R15D:
2901 case X86::R8W: case X86::R9W: case X86::R10W: case X86::R11W:
2902 case X86::R12W: case X86::R13W: case X86::R14W: case X86::R15W:
2903 case X86::R8B: case X86::R9B: case X86::R10B: case X86::R11B:
2904 case X86::R12B: case X86::R13B: case X86::R14B: case X86::R15B:
2905 case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11:
2906 case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15:
2907 return true;
2908 }
2909 return false;
2910}
2911
2912
2913/// determineREX - Determine if the MachineInstr has to be encoded with a X86-64
2914/// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
2915/// size, and 3) use of X86-64 extended registers.
2916unsigned X86InstrInfo::determineREX(const MachineInstr &MI) {
2917 unsigned REX = 0;
2918 const TargetInstrDesc &Desc = MI.getDesc();
2919
2920 // Pseudo instructions do not need REX prefix byte.
2921 if ((Desc.TSFlags & X86II::FormMask) == X86II::Pseudo)
2922 return 0;
2923 if (Desc.TSFlags & X86II::REX_W)
2924 REX |= 1 << 3;
2925
2926 unsigned NumOps = Desc.getNumOperands();
2927 if (NumOps) {
2928 bool isTwoAddr = NumOps > 1 &&
2929 Desc.getOperandConstraint(1, TOI::TIED_TO) != -1;
2930
2931 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
2932 unsigned i = isTwoAddr ? 1 : 0;
2933 for (unsigned e = NumOps; i != e; ++i) {
2934 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002935 if (MO.isReg()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002936 unsigned Reg = MO.getReg();
2937 if (isX86_64NonExtLowByteReg(Reg))
2938 REX |= 0x40;
2939 }
2940 }
2941
2942 switch (Desc.TSFlags & X86II::FormMask) {
2943 case X86II::MRMInitReg:
2944 if (isX86_64ExtendedReg(MI.getOperand(0)))
2945 REX |= (1 << 0) | (1 << 2);
2946 break;
2947 case X86II::MRMSrcReg: {
2948 if (isX86_64ExtendedReg(MI.getOperand(0)))
2949 REX |= 1 << 2;
2950 i = isTwoAddr ? 2 : 1;
2951 for (unsigned e = NumOps; i != e; ++i) {
2952 const MachineOperand& MO = MI.getOperand(i);
2953 if (isX86_64ExtendedReg(MO))
2954 REX |= 1 << 0;
2955 }
2956 break;
2957 }
2958 case X86II::MRMSrcMem: {
2959 if (isX86_64ExtendedReg(MI.getOperand(0)))
2960 REX |= 1 << 2;
2961 unsigned Bit = 0;
2962 i = isTwoAddr ? 2 : 1;
2963 for (; i != NumOps; ++i) {
2964 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002965 if (MO.isReg()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002966 if (isX86_64ExtendedReg(MO))
2967 REX |= 1 << Bit;
2968 Bit++;
2969 }
2970 }
2971 break;
2972 }
2973 case X86II::MRM0m: case X86II::MRM1m:
2974 case X86II::MRM2m: case X86II::MRM3m:
2975 case X86II::MRM4m: case X86II::MRM5m:
2976 case X86II::MRM6m: case X86II::MRM7m:
2977 case X86II::MRMDestMem: {
Dan Gohman2eff7042009-04-13 15:04:25 +00002978 unsigned e = (isTwoAddr ? X86AddrNumOperands+1 : X86AddrNumOperands);
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002979 i = isTwoAddr ? 1 : 0;
2980 if (NumOps > e && isX86_64ExtendedReg(MI.getOperand(e)))
2981 REX |= 1 << 2;
2982 unsigned Bit = 0;
2983 for (; i != e; ++i) {
2984 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002985 if (MO.isReg()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002986 if (isX86_64ExtendedReg(MO))
2987 REX |= 1 << Bit;
2988 Bit++;
2989 }
2990 }
2991 break;
2992 }
2993 default: {
2994 if (isX86_64ExtendedReg(MI.getOperand(0)))
2995 REX |= 1 << 0;
2996 i = isTwoAddr ? 2 : 1;
2997 for (unsigned e = NumOps; i != e; ++i) {
2998 const MachineOperand& MO = MI.getOperand(i);
2999 if (isX86_64ExtendedReg(MO))
3000 REX |= 1 << 2;
3001 }
3002 break;
3003 }
3004 }
3005 }
3006 return REX;
3007}
3008
3009/// sizePCRelativeBlockAddress - This method returns the size of a PC
3010/// relative block address instruction
3011///
3012static unsigned sizePCRelativeBlockAddress() {
3013 return 4;
3014}
3015
3016/// sizeGlobalAddress - Give the size of the emission of this global address
3017///
3018static unsigned sizeGlobalAddress(bool dword) {
3019 return dword ? 8 : 4;
3020}
3021
3022/// sizeConstPoolAddress - Give the size of the emission of this constant
3023/// pool address
3024///
3025static unsigned sizeConstPoolAddress(bool dword) {
3026 return dword ? 8 : 4;
3027}
3028
3029/// sizeExternalSymbolAddress - Give the size of the emission of this external
3030/// symbol
3031///
3032static unsigned sizeExternalSymbolAddress(bool dword) {
3033 return dword ? 8 : 4;
3034}
3035
3036/// sizeJumpTableAddress - Give the size of the emission of this jump
3037/// table address
3038///
3039static unsigned sizeJumpTableAddress(bool dword) {
3040 return dword ? 8 : 4;
3041}
3042
3043static unsigned sizeConstant(unsigned Size) {
3044 return Size;
3045}
3046
3047static unsigned sizeRegModRMByte(){
3048 return 1;
3049}
3050
3051static unsigned sizeSIBByte(){
3052 return 1;
3053}
3054
3055static unsigned getDisplacementFieldSize(const MachineOperand *RelocOp) {
3056 unsigned FinalSize = 0;
3057 // If this is a simple integer displacement that doesn't require a relocation.
3058 if (!RelocOp) {
3059 FinalSize += sizeConstant(4);
3060 return FinalSize;
3061 }
3062
3063 // Otherwise, this is something that requires a relocation.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003064 if (RelocOp->isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003065 FinalSize += sizeGlobalAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003066 } else if (RelocOp->isCPI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003067 FinalSize += sizeConstPoolAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003068 } else if (RelocOp->isJTI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003069 FinalSize += sizeJumpTableAddress(false);
3070 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +00003071 llvm_unreachable("Unknown value to relocate!");
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003072 }
3073 return FinalSize;
3074}
3075
3076static unsigned getMemModRMByteSize(const MachineInstr &MI, unsigned Op,
3077 bool IsPIC, bool Is64BitMode) {
3078 const MachineOperand &Op3 = MI.getOperand(Op+3);
3079 int DispVal = 0;
3080 const MachineOperand *DispForReloc = 0;
3081 unsigned FinalSize = 0;
3082
3083 // Figure out what sort of displacement we have to handle here.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003084 if (Op3.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003085 DispForReloc = &Op3;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003086 } else if (Op3.isCPI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003087 if (Is64BitMode || IsPIC) {
3088 DispForReloc = &Op3;
3089 } else {
3090 DispVal = 1;
3091 }
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003092 } else if (Op3.isJTI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003093 if (Is64BitMode || IsPIC) {
3094 DispForReloc = &Op3;
3095 } else {
3096 DispVal = 1;
3097 }
3098 } else {
3099 DispVal = 1;
3100 }
3101
3102 const MachineOperand &Base = MI.getOperand(Op);
3103 const MachineOperand &IndexReg = MI.getOperand(Op+2);
3104
3105 unsigned BaseReg = Base.getReg();
3106
3107 // Is a SIB byte needed?
Evan Cheng92569ce2009-05-12 00:07:35 +00003108 if ((!Is64BitMode || DispForReloc || BaseReg != 0) &&
3109 IndexReg.getReg() == 0 &&
Evan Cheng099109d2009-05-04 22:49:16 +00003110 (BaseReg == 0 || X86RegisterInfo::getX86RegNum(BaseReg) != N86::ESP)) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003111 if (BaseReg == 0) { // Just a displacement?
3112 // Emit special case [disp32] encoding
3113 ++FinalSize;
3114 FinalSize += getDisplacementFieldSize(DispForReloc);
3115 } else {
3116 unsigned BaseRegNo = X86RegisterInfo::getX86RegNum(BaseReg);
3117 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
3118 // Emit simple indirect register encoding... [EAX] f.e.
3119 ++FinalSize;
3120 // Be pessimistic and assume it's a disp32, not a disp8
3121 } else {
3122 // Emit the most general non-SIB encoding: [REG+disp32]
3123 ++FinalSize;
3124 FinalSize += getDisplacementFieldSize(DispForReloc);
3125 }
3126 }
3127
3128 } else { // We need a SIB byte, so start by outputting the ModR/M byte first
3129 assert(IndexReg.getReg() != X86::ESP &&
3130 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
3131
3132 bool ForceDisp32 = false;
3133 if (BaseReg == 0 || DispForReloc) {
3134 // Emit the normal disp32 encoding.
3135 ++FinalSize;
3136 ForceDisp32 = true;
3137 } else {
3138 ++FinalSize;
3139 }
3140
3141 FinalSize += sizeSIBByte();
3142
3143 // Do we need to output a displacement?
3144 if (DispVal != 0 || ForceDisp32) {
3145 FinalSize += getDisplacementFieldSize(DispForReloc);
3146 }
3147 }
3148 return FinalSize;
3149}
3150
3151
3152static unsigned GetInstSizeWithDesc(const MachineInstr &MI,
3153 const TargetInstrDesc *Desc,
3154 bool IsPIC, bool Is64BitMode) {
3155
3156 unsigned Opcode = Desc->Opcode;
3157 unsigned FinalSize = 0;
3158
3159 // Emit the lock opcode prefix as needed.
3160 if (Desc->TSFlags & X86II::LOCK) ++FinalSize;
3161
Bill Wendling6ee76552009-05-28 23:40:46 +00003162 // Emit segment override opcode prefix as needed.
Anton Korobeynikov4b7be802008-10-12 10:30:11 +00003163 switch (Desc->TSFlags & X86II::SegOvrMask) {
3164 case X86II::FS:
3165 case X86II::GS:
3166 ++FinalSize;
3167 break;
Edwin Törökbd448e32009-07-14 16:55:14 +00003168 default: llvm_unreachable("Invalid segment!");
Anton Korobeynikov4b7be802008-10-12 10:30:11 +00003169 case 0: break; // No segment override!
3170 }
3171
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003172 // Emit the repeat opcode prefix as needed.
3173 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP) ++FinalSize;
3174
3175 // Emit the operand size opcode prefix as needed.
3176 if (Desc->TSFlags & X86II::OpSize) ++FinalSize;
3177
3178 // Emit the address size opcode prefix as needed.
3179 if (Desc->TSFlags & X86II::AdSize) ++FinalSize;
3180
3181 bool Need0FPrefix = false;
3182 switch (Desc->TSFlags & X86II::Op0Mask) {
3183 case X86II::TB: // Two-byte opcode prefix
3184 case X86II::T8: // 0F 38
3185 case X86II::TA: // 0F 3A
3186 Need0FPrefix = true;
3187 break;
Eric Christopherb5f948c2009-08-08 21:55:08 +00003188 case X86II::TF: // F2 0F 38
3189 ++FinalSize;
3190 Need0FPrefix = true;
3191 break;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003192 case X86II::REP: break; // already handled.
3193 case X86II::XS: // F3 0F
3194 ++FinalSize;
3195 Need0FPrefix = true;
3196 break;
3197 case X86II::XD: // F2 0F
3198 ++FinalSize;
3199 Need0FPrefix = true;
3200 break;
3201 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
3202 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
3203 ++FinalSize;
3204 break; // Two-byte opcode prefix
Edwin Törökbd448e32009-07-14 16:55:14 +00003205 default: llvm_unreachable("Invalid prefix!");
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003206 case 0: break; // No prefix!
3207 }
3208
3209 if (Is64BitMode) {
3210 // REX prefix
3211 unsigned REX = X86InstrInfo::determineREX(MI);
3212 if (REX)
3213 ++FinalSize;
3214 }
3215
3216 // 0x0F escape code must be emitted just before the opcode.
3217 if (Need0FPrefix)
3218 ++FinalSize;
3219
3220 switch (Desc->TSFlags & X86II::Op0Mask) {
3221 case X86II::T8: // 0F 38
3222 ++FinalSize;
3223 break;
Bill Wendling6ee76552009-05-28 23:40:46 +00003224 case X86II::TA: // 0F 3A
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003225 ++FinalSize;
3226 break;
Eric Christopherb5f948c2009-08-08 21:55:08 +00003227 case X86II::TF: // F2 0F 38
3228 ++FinalSize;
3229 break;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003230 }
3231
3232 // If this is a two-address instruction, skip one of the register operands.
3233 unsigned NumOps = Desc->getNumOperands();
3234 unsigned CurOp = 0;
3235 if (NumOps > 1 && Desc->getOperandConstraint(1, TOI::TIED_TO) != -1)
3236 CurOp++;
Evan Cheng099109d2009-05-04 22:49:16 +00003237 else if (NumOps > 2 && Desc->getOperandConstraint(NumOps-1, TOI::TIED_TO)== 0)
3238 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
3239 --NumOps;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003240
3241 switch (Desc->TSFlags & X86II::FormMask) {
Edwin Törökbd448e32009-07-14 16:55:14 +00003242 default: llvm_unreachable("Unknown FormMask value in X86 MachineCodeEmitter!");
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003243 case X86II::Pseudo:
3244 // Remember the current PC offset, this is the PIC relocation
3245 // base address.
3246 switch (Opcode) {
3247 default:
3248 break;
3249 case TargetInstrInfo::INLINEASM: {
3250 const MachineFunction *MF = MI.getParent()->getParent();
Chris Lattner5f1fdb32009-08-02 05:20:37 +00003251 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
3252 FinalSize += TII.getInlineAsmLength(MI.getOperand(0).getSymbolName(),
Chris Lattner621c44d2009-08-22 20:48:53 +00003253 *MF->getTarget().getMCAsmInfo());
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003254 break;
3255 }
Dan Gohmanfa607c92008-07-01 00:05:16 +00003256 case TargetInstrInfo::DBG_LABEL:
3257 case TargetInstrInfo::EH_LABEL:
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003258 break;
3259 case TargetInstrInfo::IMPLICIT_DEF:
Jakob Stoklund Olesen8f12c7c2009-09-28 20:32:26 +00003260 case TargetInstrInfo::KILL:
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003261 case X86::FP_REG_KILL:
3262 break;
3263 case X86::MOVPC32r: {
3264 // This emits the "call" portion of this pseudo instruction.
3265 ++FinalSize;
3266 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
3267 break;
3268 }
3269 }
3270 CurOp = NumOps;
3271 break;
3272 case X86II::RawFrm:
3273 ++FinalSize;
3274
3275 if (CurOp != NumOps) {
3276 const MachineOperand &MO = MI.getOperand(CurOp++);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003277 if (MO.isMBB()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003278 FinalSize += sizePCRelativeBlockAddress();
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003279 } else if (MO.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003280 FinalSize += sizeGlobalAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003281 } else if (MO.isSymbol()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003282 FinalSize += sizeExternalSymbolAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003283 } else if (MO.isImm()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003284 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
3285 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +00003286 llvm_unreachable("Unknown RawFrm operand!");
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003287 }
3288 }
3289 break;
3290
3291 case X86II::AddRegFrm:
3292 ++FinalSize;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003293 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003294
3295 if (CurOp != NumOps) {
3296 const MachineOperand &MO1 = MI.getOperand(CurOp++);
3297 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003298 if (MO1.isImm())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003299 FinalSize += sizeConstant(Size);
3300 else {
3301 bool dword = false;
3302 if (Opcode == X86::MOV64ri)
3303 dword = true;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003304 if (MO1.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003305 FinalSize += sizeGlobalAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003306 } else if (MO1.isSymbol())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003307 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003308 else if (MO1.isCPI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003309 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003310 else if (MO1.isJTI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003311 FinalSize += sizeJumpTableAddress(dword);
3312 }
3313 }
3314 break;
3315
3316 case X86II::MRMDestReg: {
3317 ++FinalSize;
3318 FinalSize += sizeRegModRMByte();
3319 CurOp += 2;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003320 if (CurOp != NumOps) {
3321 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003322 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003323 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003324 break;
3325 }
3326 case X86II::MRMDestMem: {
3327 ++FinalSize;
3328 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
Evan Cheng099109d2009-05-04 22:49:16 +00003329 CurOp += X86AddrNumOperands + 1;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003330 if (CurOp != NumOps) {
3331 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003332 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003333 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003334 break;
3335 }
3336
3337 case X86II::MRMSrcReg:
3338 ++FinalSize;
3339 FinalSize += sizeRegModRMByte();
3340 CurOp += 2;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003341 if (CurOp != NumOps) {
3342 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003343 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003344 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003345 break;
3346
3347 case X86II::MRMSrcMem: {
Evan Cheng099109d2009-05-04 22:49:16 +00003348 int AddrOperands;
3349 if (Opcode == X86::LEA64r || Opcode == X86::LEA64_32r ||
3350 Opcode == X86::LEA16r || Opcode == X86::LEA32r)
3351 AddrOperands = X86AddrNumOperands - 1; // No segment register
3352 else
3353 AddrOperands = X86AddrNumOperands;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003354
3355 ++FinalSize;
3356 FinalSize += getMemModRMByteSize(MI, CurOp+1, IsPIC, Is64BitMode);
Evan Cheng099109d2009-05-04 22:49:16 +00003357 CurOp += AddrOperands + 1;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003358 if (CurOp != NumOps) {
3359 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003360 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003361 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003362 break;
3363 }
3364
3365 case X86II::MRM0r: case X86II::MRM1r:
3366 case X86II::MRM2r: case X86II::MRM3r:
3367 case X86II::MRM4r: case X86II::MRM5r:
3368 case X86II::MRM6r: case X86II::MRM7r:
3369 ++FinalSize;
Evan Cheng099109d2009-05-04 22:49:16 +00003370 if (Desc->getOpcode() == X86::LFENCE ||
Bill Wendling6ee76552009-05-28 23:40:46 +00003371 Desc->getOpcode() == X86::MFENCE) {
3372 // Special handling of lfence and mfence;
Evan Cheng099109d2009-05-04 22:49:16 +00003373 FinalSize += sizeRegModRMByte();
Bill Wendling6ee76552009-05-28 23:40:46 +00003374 } else if (Desc->getOpcode() == X86::MONITOR ||
3375 Desc->getOpcode() == X86::MWAIT) {
3376 // Special handling of monitor and mwait.
3377 FinalSize += sizeRegModRMByte() + 1; // +1 for the opcode.
3378 } else {
Evan Cheng099109d2009-05-04 22:49:16 +00003379 ++CurOp;
3380 FinalSize += sizeRegModRMByte();
3381 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003382
3383 if (CurOp != NumOps) {
3384 const MachineOperand &MO1 = MI.getOperand(CurOp++);
3385 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003386 if (MO1.isImm())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003387 FinalSize += sizeConstant(Size);
3388 else {
3389 bool dword = false;
3390 if (Opcode == X86::MOV64ri32)
3391 dword = true;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003392 if (MO1.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003393 FinalSize += sizeGlobalAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003394 } else if (MO1.isSymbol())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003395 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003396 else if (MO1.isCPI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003397 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003398 else if (MO1.isJTI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003399 FinalSize += sizeJumpTableAddress(dword);
3400 }
3401 }
3402 break;
3403
3404 case X86II::MRM0m: case X86II::MRM1m:
3405 case X86II::MRM2m: case X86II::MRM3m:
3406 case X86II::MRM4m: case X86II::MRM5m:
3407 case X86II::MRM6m: case X86II::MRM7m: {
3408
3409 ++FinalSize;
3410 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
Evan Cheng099109d2009-05-04 22:49:16 +00003411 CurOp += X86AddrNumOperands;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003412
3413 if (CurOp != NumOps) {
3414 const MachineOperand &MO = MI.getOperand(CurOp++);
3415 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003416 if (MO.isImm())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003417 FinalSize += sizeConstant(Size);
3418 else {
3419 bool dword = false;
3420 if (Opcode == X86::MOV64mi32)
3421 dword = true;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003422 if (MO.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003423 FinalSize += sizeGlobalAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003424 } else if (MO.isSymbol())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003425 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003426 else if (MO.isCPI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003427 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003428 else if (MO.isJTI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003429 FinalSize += sizeJumpTableAddress(dword);
3430 }
3431 }
3432 break;
3433 }
3434
3435 case X86II::MRMInitReg:
3436 ++FinalSize;
3437 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
3438 FinalSize += sizeRegModRMByte();
3439 ++CurOp;
3440 break;
3441 }
3442
3443 if (!Desc->isVariadic() && CurOp != NumOps) {
Edwin Török3cb88482009-07-08 18:01:40 +00003444 std::string msg;
3445 raw_string_ostream Msg(msg);
3446 Msg << "Cannot determine size: " << MI;
3447 llvm_report_error(Msg.str());
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003448 }
3449
3450
3451 return FinalSize;
3452}
3453
3454
3455unsigned X86InstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
3456 const TargetInstrDesc &Desc = MI->getDesc();
Chris Lattner144e3482009-07-10 20:53:38 +00003457 bool IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Dan Gohmanb41dfba2008-05-14 01:58:56 +00003458 bool Is64BitMode = TM.getSubtargetImpl()->is64Bit();
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003459 unsigned Size = GetInstSizeWithDesc(*MI, &Desc, IsPIC, Is64BitMode);
Chris Lattner739b0102009-06-25 17:28:07 +00003460 if (Desc.getOpcode() == X86::MOVPC32r)
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003461 Size += GetInstSizeWithDesc(*MI, &get(X86::POP32r), IsPIC, Is64BitMode);
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003462 return Size;
3463}
Dan Gohmanb60482f2008-09-23 18:22:58 +00003464
Dan Gohman882ab732008-09-30 00:58:23 +00003465/// getGlobalBaseReg - Return a virtual register initialized with the
3466/// the global base register value. Output instructions required to
3467/// initialize the register in the function entry block, if necessary.
Dan Gohmanb60482f2008-09-23 18:22:58 +00003468///
Dan Gohman882ab732008-09-30 00:58:23 +00003469unsigned X86InstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
3470 assert(!TM.getSubtarget<X86Subtarget>().is64Bit() &&
3471 "X86-64 PIC uses RIP relative addressing");
3472
3473 X86MachineFunctionInfo *X86FI = MF->getInfo<X86MachineFunctionInfo>();
3474 unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
3475 if (GlobalBaseReg != 0)
3476 return GlobalBaseReg;
3477
Dan Gohmanb60482f2008-09-23 18:22:58 +00003478 // Insert the set of GlobalBaseReg into the first MBB of the function
3479 MachineBasicBlock &FirstMBB = MF->front();
3480 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
Bill Wendling13ee2e42009-02-11 21:51:19 +00003481 DebugLoc DL = DebugLoc::getUnknownLoc();
3482 if (MBBI != FirstMBB.end()) DL = MBBI->getDebugLoc();
Dan Gohmanb60482f2008-09-23 18:22:58 +00003483 MachineRegisterInfo &RegInfo = MF->getRegInfo();
3484 unsigned PC = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3485
3486 const TargetInstrInfo *TII = TM.getInstrInfo();
3487 // Operand of MovePCtoStack is completely ignored by asm printer. It's
3488 // only used in JIT code emission as displacement to pc.
Chris Lattner13d6c2d2009-06-25 17:38:33 +00003489 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::MOVPC32r), PC).addImm(0);
Dan Gohmanb60482f2008-09-23 18:22:58 +00003490
3491 // If we're using vanilla 'GOT' PIC style, we should use relative addressing
Chris Lattner13d6c2d2009-06-25 17:38:33 +00003492 // not to pc, but to _GLOBAL_OFFSET_TABLE_ external.
Chris Lattner5d1f2572009-07-09 04:39:06 +00003493 if (TM.getSubtarget<X86Subtarget>().isPICStyleGOT()) {
Chris Lattner13d6c2d2009-06-25 17:38:33 +00003494 GlobalBaseReg = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3495 // Generate addl $__GLOBAL_OFFSET_TABLE_ + [.-piclabel], %some_register
Bill Wendling13ee2e42009-02-11 21:51:19 +00003496 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::ADD32ri), GlobalBaseReg)
Daniel Dunbar9f086b92009-09-01 22:06:46 +00003497 .addReg(PC).addExternalSymbol("_GLOBAL_OFFSET_TABLE_",
Chris Lattner13d6c2d2009-06-25 17:38:33 +00003498 X86II::MO_GOT_ABSOLUTE_ADDRESS);
Dan Gohman882ab732008-09-30 00:58:23 +00003499 } else {
3500 GlobalBaseReg = PC;
Dan Gohmanb60482f2008-09-23 18:22:58 +00003501 }
3502
Dan Gohman882ab732008-09-30 00:58:23 +00003503 X86FI->setGlobalBaseReg(GlobalBaseReg);
3504 return GlobalBaseReg;
Dan Gohmanb60482f2008-09-23 18:22:58 +00003505}