blob: eb7e563952c989fbbef07bc85b9b84876fc1d5a6 [file] [log] [blame]
Chris Lattnerfd603822009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
Jim Grosbachd8be4102010-09-15 19:27:50 +000015#include "ARMBaseInfo.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000016#include "ARMInstPrinter.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000017#include "ARMAddressingModes.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000018#include "llvm/MC/MCInst.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000019#include "llvm/MC/MCAsmInfo.h"
Chris Lattner6f997762009-10-19 21:53:00 +000020#include "llvm/MC/MCExpr.h"
Johnny Chenc7b65912010-04-16 22:40:20 +000021#include "llvm/ADT/StringExtras.h"
Chris Lattner6f997762009-10-19 21:53:00 +000022#include "llvm/Support/raw_ostream.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000023using namespace llvm;
24
Chris Lattner6274ec42010-10-28 21:37:33 +000025#define GET_INSTRUCTION_NAME
Chris Lattnerfd603822009-10-19 19:56:26 +000026#include "ARMGenAsmWriter.inc"
Chris Lattnerfd603822009-10-19 19:56:26 +000027
Chris Lattner6274ec42010-10-28 21:37:33 +000028StringRef ARMInstPrinter::getOpcodeName(unsigned Opcode) const {
29 return getInstructionName(Opcode);
30}
31
Anton Korobeynikov57caad72011-03-05 18:43:32 +000032StringRef ARMInstPrinter::getRegName(unsigned RegNo) const {
33 return getRegisterName(RegNo);
34}
Chris Lattner6274ec42010-10-28 21:37:33 +000035
Chris Lattnerd3740872010-04-04 05:04:31 +000036void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O) {
Bill Wendling04863d02010-11-13 10:40:19 +000037 unsigned Opcode = MI->getOpcode();
38
Johnny Chen9e088762010-03-17 17:52:21 +000039 // Check for MOVs and print canonical forms, instead.
Bill Wendling04863d02010-11-13 10:40:19 +000040 if (Opcode == ARM::MOVs) {
Jim Grosbache6be85e2010-09-17 22:36:38 +000041 // FIXME: Thumb variants?
Johnny Chen9e088762010-03-17 17:52:21 +000042 const MCOperand &Dst = MI->getOperand(0);
43 const MCOperand &MO1 = MI->getOperand(1);
44 const MCOperand &MO2 = MI->getOperand(2);
45 const MCOperand &MO3 = MI->getOperand(3);
46
47 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner35c33bd2010-04-04 04:47:45 +000048 printSBitModifierOperand(MI, 6, O);
49 printPredicateOperand(MI, 4, O);
Johnny Chen9e088762010-03-17 17:52:21 +000050
51 O << '\t' << getRegisterName(Dst.getReg())
52 << ", " << getRegisterName(MO1.getReg());
53
54 if (ARM_AM::getSORegShOp(MO3.getImm()) == ARM_AM::rrx)
55 return;
56
57 O << ", ";
58
59 if (MO2.getReg()) {
60 O << getRegisterName(MO2.getReg());
61 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
62 } else {
63 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
64 }
65 return;
66 }
67
68 // A8.6.123 PUSH
Bill Wendling73fe34a2010-11-16 01:16:36 +000069 if ((Opcode == ARM::STMDB_UPD || Opcode == ARM::t2STMDB_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +000070 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +000071 O << '\t' << "push";
72 printPredicateOperand(MI, 2, O);
Jim Grosbach41ad0c42010-12-03 20:33:01 +000073 if (Opcode == ARM::t2STMDB_UPD)
74 O << ".w";
Bill Wendling73fe34a2010-11-16 01:16:36 +000075 O << '\t';
76 printRegisterList(MI, 4, O);
77 return;
Johnny Chen9e088762010-03-17 17:52:21 +000078 }
79
80 // A8.6.122 POP
Bill Wendling73fe34a2010-11-16 01:16:36 +000081 if ((Opcode == ARM::LDMIA_UPD || Opcode == ARM::t2LDMIA_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +000082 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +000083 O << '\t' << "pop";
84 printPredicateOperand(MI, 2, O);
Jim Grosbach41ad0c42010-12-03 20:33:01 +000085 if (Opcode == ARM::t2LDMIA_UPD)
86 O << ".w";
Bill Wendling73fe34a2010-11-16 01:16:36 +000087 O << '\t';
88 printRegisterList(MI, 4, O);
89 return;
Johnny Chen9e088762010-03-17 17:52:21 +000090 }
91
92 // A8.6.355 VPUSH
Bill Wendling73fe34a2010-11-16 01:16:36 +000093 if ((Opcode == ARM::VSTMSDB_UPD || Opcode == ARM::VSTMDDB_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +000094 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +000095 O << '\t' << "vpush";
96 printPredicateOperand(MI, 2, O);
97 O << '\t';
98 printRegisterList(MI, 4, O);
99 return;
Johnny Chen9e088762010-03-17 17:52:21 +0000100 }
101
102 // A8.6.354 VPOP
Bill Wendling73fe34a2010-11-16 01:16:36 +0000103 if ((Opcode == ARM::VLDMSIA_UPD || Opcode == ARM::VLDMDIA_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +0000104 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000105 O << '\t' << "vpop";
106 printPredicateOperand(MI, 2, O);
107 O << '\t';
108 printRegisterList(MI, 4, O);
109 return;
Johnny Chen9e088762010-03-17 17:52:21 +0000110 }
111
Chris Lattner35c33bd2010-04-04 04:47:45 +0000112 printInstruction(MI, O);
Bill Wendling04863d02010-11-13 10:40:19 +0000113}
Chris Lattnerfd603822009-10-19 19:56:26 +0000114
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000115void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000116 raw_ostream &O) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000117 const MCOperand &Op = MI->getOperand(OpNo);
118 if (Op.isReg()) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000119 unsigned Reg = Op.getReg();
Jim Grosbach35636282010-10-06 21:22:32 +0000120 O << getRegisterName(Reg);
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000121 } else if (Op.isImm()) {
122 O << '#' << Op.getImm();
123 } else {
124 assert(Op.isExpr() && "unknown operand kind in printOperand");
Chris Lattner8cb9a3b2010-01-18 00:37:40 +0000125 O << *Op.getExpr();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000126 }
127}
Chris Lattner61d35c22009-10-19 21:21:39 +0000128
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000129static void printSOImm(raw_ostream &O, int64_t V, raw_ostream *CommentStream,
Chris Lattner61d35c22009-10-19 21:21:39 +0000130 const MCAsmInfo *MAI) {
131 // Break it up into two parts that make up a shifter immediate.
Bob Wilsonb123b8b2010-04-13 02:11:48 +0000132 V = ARM_AM::getSOImmVal(V);
Chris Lattner61d35c22009-10-19 21:21:39 +0000133 assert(V != -1 && "Not a valid so_imm value!");
Jim Grosbach15d78982010-09-14 22:27:15 +0000134
Chris Lattner61d35c22009-10-19 21:21:39 +0000135 unsigned Imm = ARM_AM::getSOImmValImm(V);
136 unsigned Rot = ARM_AM::getSOImmValRot(V);
Jim Grosbach15d78982010-09-14 22:27:15 +0000137
Chris Lattner61d35c22009-10-19 21:21:39 +0000138 // Print low-level immediate formation info, per
139 // A5.1.3: "Data-processing operands - Immediate".
140 if (Rot) {
141 O << "#" << Imm << ", " << Rot;
142 // Pretty printed version.
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000143 if (CommentStream)
144 *CommentStream << (int)ARM_AM::rotr32(Imm, Rot) << "\n";
Chris Lattner61d35c22009-10-19 21:21:39 +0000145 } else {
146 O << "#" << Imm;
147 }
148}
149
150
151/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
152/// immediate in bits 0-7.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000153void ARMInstPrinter::printSOImmOperand(const MCInst *MI, unsigned OpNum,
154 raw_ostream &O) {
Chris Lattner61d35c22009-10-19 21:21:39 +0000155 const MCOperand &MO = MI->getOperand(OpNum);
156 assert(MO.isImm() && "Not a valid so_imm value!");
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000157 printSOImm(O, MO.getImm(), CommentStream, &MAI);
Chris Lattner61d35c22009-10-19 21:21:39 +0000158}
Chris Lattner084f87d2009-10-19 21:57:05 +0000159
Chris Lattner017d9472009-10-20 00:40:56 +0000160// so_reg is a 4-operand unit corresponding to register forms of the A5.1
161// "Addressing Mode 1 - Data-processing operands" forms. This includes:
162// REG 0 0 - e.g. R5
163// REG REG 0,SH_OPC - e.g. R5, ROR R3
164// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000165void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum,
166 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000167 const MCOperand &MO1 = MI->getOperand(OpNum);
168 const MCOperand &MO2 = MI->getOperand(OpNum+1);
169 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000170
Chris Lattner017d9472009-10-20 00:40:56 +0000171 O << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000172
Chris Lattner017d9472009-10-20 00:40:56 +0000173 // Print the shift opc.
Bob Wilson1d9125a2010-08-05 00:34:42 +0000174 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
175 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Chris Lattner017d9472009-10-20 00:40:56 +0000176 if (MO2.getReg()) {
Bob Wilson1d9125a2010-08-05 00:34:42 +0000177 O << ' ' << getRegisterName(MO2.getReg());
Chris Lattner017d9472009-10-20 00:40:56 +0000178 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Bob Wilson1d9125a2010-08-05 00:34:42 +0000179 } else if (ShOpc != ARM_AM::rrx) {
180 O << " #" << ARM_AM::getSORegOffset(MO3.getImm());
Chris Lattner017d9472009-10-20 00:40:56 +0000181 }
182}
Chris Lattner084f87d2009-10-19 21:57:05 +0000183
Bruno Cardoso Lopesbcd3a9c2011-03-31 14:52:28 +0000184void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
185 raw_ostream &O) {
Chris Lattner084f87d2009-10-19 21:57:05 +0000186 const MCOperand &MO1 = MI->getOperand(Op);
187 const MCOperand &MO2 = MI->getOperand(Op+1);
188 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000189
Chris Lattner084f87d2009-10-19 21:57:05 +0000190 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000191
Chris Lattner084f87d2009-10-19 21:57:05 +0000192 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000193 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Chris Lattner084f87d2009-10-19 21:57:05 +0000194 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000195 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
196 << ARM_AM::getAM2Offset(MO3.getImm());
Chris Lattner084f87d2009-10-19 21:57:05 +0000197 O << "]";
198 return;
199 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000200
Chris Lattner084f87d2009-10-19 21:57:05 +0000201 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000202 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
203 << getRegisterName(MO2.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000204
Chris Lattner084f87d2009-10-19 21:57:05 +0000205 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
206 O << ", "
207 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
208 << " #" << ShImm;
209 O << "]";
Jim Grosbach15d78982010-09-14 22:27:15 +0000210}
Chris Lattnere306d8d2009-10-19 22:09:23 +0000211
Bruno Cardoso Lopesbcd3a9c2011-03-31 14:52:28 +0000212void ARMInstPrinter::printAM2PostIndexOp(const MCInst *MI, unsigned Op,
213 raw_ostream &O) {
214 const MCOperand &MO1 = MI->getOperand(Op);
215 const MCOperand &MO2 = MI->getOperand(Op+1);
216 const MCOperand &MO3 = MI->getOperand(Op+2);
217
218 O << "[" << getRegisterName(MO1.getReg()) << "], ";
219
220 if (!MO2.getReg()) {
221 unsigned ImmOffs = ARM_AM::getAM2Offset(MO3.getImm());
222 O << '#'
223 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
224 << ImmOffs;
225 return;
226 }
227
228 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
229 << getRegisterName(MO2.getReg());
230
231 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
232 O << ", "
233 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
234 << " #" << ShImm;
235}
236
237void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
238 raw_ostream &O) {
239 const MCOperand &MO1 = MI->getOperand(Op);
240
241 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
242 printOperand(MI, Op, O);
243 return;
244 }
245
246 const MCOperand &MO3 = MI->getOperand(Op+2);
247 unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
248
249 if (IdxMode == ARMII::IndexModePost) {
250 printAM2PostIndexOp(MI, Op, O);
251 return;
252 }
253 printAM2PreOrOffsetIndexOp(MI, Op, O);
254}
255
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000256void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000257 unsigned OpNum,
258 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000259 const MCOperand &MO1 = MI->getOperand(OpNum);
260 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000261
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000262 if (!MO1.getReg()) {
263 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000264 O << '#'
265 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
266 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000267 return;
268 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000269
Johnny Chen9e088762010-03-17 17:52:21 +0000270 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
271 << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000272
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000273 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
274 O << ", "
275 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
276 << " #" << ShImm;
277}
278
Chris Lattner35c33bd2010-04-04 04:47:45 +0000279void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned OpNum,
280 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000281 const MCOperand &MO1 = MI->getOperand(OpNum);
282 const MCOperand &MO2 = MI->getOperand(OpNum+1);
283 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000284
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000285 O << '[' << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000286
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000287 if (MO2.getReg()) {
288 O << ", " << (char)ARM_AM::getAM3Op(MO3.getImm())
289 << getRegisterName(MO2.getReg()) << ']';
290 return;
291 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000292
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000293 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
294 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000295 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
296 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000297 O << ']';
298}
299
300void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000301 unsigned OpNum,
302 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000303 const MCOperand &MO1 = MI->getOperand(OpNum);
304 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000305
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000306 if (MO1.getReg()) {
307 O << (char)ARM_AM::getAM3Op(MO2.getImm())
308 << getRegisterName(MO1.getReg());
309 return;
310 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000311
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000312 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000313 O << '#'
314 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
315 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000316}
317
Jim Grosbache6913602010-11-03 01:01:43 +0000318void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000319 raw_ostream &O) {
Jim Grosbache6913602010-11-03 01:01:43 +0000320 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum)
321 .getImm());
322 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattnere306d8d2009-10-19 22:09:23 +0000323}
324
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000325void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000326 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000327 const MCOperand &MO1 = MI->getOperand(OpNum);
328 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000329
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000330 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000331 printOperand(MI, OpNum, O);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000332 return;
333 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000334
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000335 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000336
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000337 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
338 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000339 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000340 << ImmOffs * 4;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000341 }
342 O << "]";
343}
344
Chris Lattner35c33bd2010-04-04 04:47:45 +0000345void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
346 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000347 const MCOperand &MO1 = MI->getOperand(OpNum);
348 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000349
Bob Wilson226036e2010-03-20 22:13:40 +0000350 O << "[" << getRegisterName(MO1.getReg());
351 if (MO2.getImm()) {
352 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson273ff312010-07-14 23:54:43 +0000353 O << ", :" << (MO2.getImm() << 3);
Chris Lattner235e2f62009-10-20 06:22:33 +0000354 }
Bob Wilson226036e2010-03-20 22:13:40 +0000355 O << "]";
356}
357
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000358void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum,
359 raw_ostream &O) {
360 const MCOperand &MO1 = MI->getOperand(OpNum);
361 O << "[" << getRegisterName(MO1.getReg()) << "]";
362}
363
Bob Wilson226036e2010-03-20 22:13:40 +0000364void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000365 unsigned OpNum,
366 raw_ostream &O) {
Bob Wilson226036e2010-03-20 22:13:40 +0000367 const MCOperand &MO = MI->getOperand(OpNum);
368 if (MO.getReg() == 0)
369 O << "!";
370 else
371 O << ", " << getRegisterName(MO.getReg());
Chris Lattner235e2f62009-10-20 06:22:33 +0000372}
373
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000374void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
375 unsigned OpNum,
376 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000377 const MCOperand &MO = MI->getOperand(OpNum);
378 uint32_t v = ~MO.getImm();
379 int32_t lsb = CountTrailingZeros_32(v);
380 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
381 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
382 O << '#' << lsb << ", #" << width;
383}
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000384
Johnny Chen1adc40c2010-08-12 20:46:17 +0000385void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
386 raw_ostream &O) {
387 unsigned val = MI->getOperand(OpNum).getImm();
388 O << ARM_MB::MemBOptToString(val);
389}
390
Bob Wilson22f5dc72010-08-16 18:27:34 +0000391void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000392 raw_ostream &O) {
393 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
394 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
395 switch (Opc) {
396 case ARM_AM::no_shift:
397 return;
398 case ARM_AM::lsl:
399 O << ", lsl #";
400 break;
401 case ARM_AM::asr:
402 O << ", asr #";
403 break;
404 default:
Bob Wilson22f5dc72010-08-16 18:27:34 +0000405 assert(0 && "unexpected shift opcode for shift immediate operand");
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000406 }
407 O << ARM_AM::getSORegOffset(ShiftOp);
408}
409
Chris Lattner35c33bd2010-04-04 04:47:45 +0000410void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
411 raw_ostream &O) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000412 O << "{";
Johnny Chen9e088762010-03-17 17:52:21 +0000413 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
414 if (i != OpNum) O << ", ";
Chris Lattnere306d8d2009-10-19 22:09:23 +0000415 O << getRegisterName(MI->getOperand(i).getReg());
416 }
417 O << "}";
418}
Chris Lattner4d152222009-10-19 22:23:04 +0000419
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000420void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
421 raw_ostream &O) {
422 const MCOperand &Op = MI->getOperand(OpNum);
423 if (Op.getImm())
424 O << "be";
425 else
426 O << "le";
427}
428
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000429void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum,
430 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000431 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000432 O << ARM_PROC::IModToString(Op.getImm());
433}
434
435void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum,
436 raw_ostream &O) {
437 const MCOperand &Op = MI->getOperand(OpNum);
438 unsigned IFlags = Op.getImm();
439 for (int i=2; i >= 0; --i)
440 if (IFlags & (1 << i))
441 O << ARM_PROC::IFlagsToString(1 << i);
Johnny Chen9e088762010-03-17 17:52:21 +0000442}
443
Chris Lattner35c33bd2010-04-04 04:47:45 +0000444void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
445 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000446 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000447 unsigned SpecRegRBit = Op.getImm() >> 4;
448 unsigned Mask = Op.getImm() & 0xf;
449
450 if (SpecRegRBit)
451 O << "spsr";
452 else
453 O << "cpsr";
454
Johnny Chen9e088762010-03-17 17:52:21 +0000455 if (Mask) {
456 O << '_';
457 if (Mask & 8) O << 'f';
458 if (Mask & 4) O << 's';
459 if (Mask & 2) O << 'x';
460 if (Mask & 1) O << 'c';
461 }
462}
463
Chris Lattner35c33bd2010-04-04 04:47:45 +0000464void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
465 raw_ostream &O) {
Chris Lattner413ae252009-10-20 00:42:49 +0000466 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
467 if (CC != ARMCC::AL)
468 O << ARMCondCodeToString(CC);
469}
470
Jim Grosbach15d78982010-09-14 22:27:15 +0000471void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000472 unsigned OpNum,
473 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000474 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
475 O << ARMCondCodeToString(CC);
476}
477
Chris Lattner35c33bd2010-04-04 04:47:45 +0000478void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
479 raw_ostream &O) {
Daniel Dunbara7cc6522009-10-20 22:10:05 +0000480 if (MI->getOperand(OpNum).getReg()) {
481 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
482 "Expect ARM CPSR register!");
Chris Lattner233917c2009-10-20 00:46:11 +0000483 O << 's';
484 }
485}
486
Chris Lattner35c33bd2010-04-04 04:47:45 +0000487void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
488 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000489 O << MI->getOperand(OpNum).getImm();
490}
491
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000492void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum,
493 raw_ostream &O) {
494 O << "p" << MI->getOperand(OpNum).getImm();
495}
496
497void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum,
498 raw_ostream &O) {
499 O << "c" << MI->getOperand(OpNum).getImm();
500}
501
Chris Lattner35c33bd2010-04-04 04:47:45 +0000502void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
503 raw_ostream &O) {
Jim Grosbachd30cfde2010-09-18 00:04:53 +0000504 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattner4d152222009-10-19 22:23:04 +0000505}
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000506
Chris Lattner35c33bd2010-04-04 04:47:45 +0000507void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
508 raw_ostream &O) {
Johnny Chen541ba7d2010-01-25 22:13:10 +0000509 O << "#" << MI->getOperand(OpNum).getImm() * 4;
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000510}
Johnny Chen9e088762010-03-17 17:52:21 +0000511
Chris Lattner35c33bd2010-04-04 04:47:45 +0000512void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
513 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000514 // (3 - the number of trailing zeros) is the number of then / else.
515 unsigned Mask = MI->getOperand(OpNum).getImm();
516 unsigned CondBit0 = Mask >> 4 & 1;
517 unsigned NumTZ = CountTrailingZeros_32(Mask);
518 assert(NumTZ <= 3 && "Invalid IT mask!");
519 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
520 bool T = ((Mask >> Pos) & 1) == CondBit0;
521 if (T)
522 O << 't';
523 else
524 O << 'e';
525 }
526}
527
Chris Lattner35c33bd2010-04-04 04:47:45 +0000528void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
529 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000530 const MCOperand &MO1 = MI->getOperand(Op);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000531 const MCOperand &MO2 = MI->getOperand(Op + 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000532
533 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000534 printOperand(MI, Op, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000535 return;
536 }
537
538 O << "[" << getRegisterName(MO1.getReg());
Bill Wendlingf4caf692010-12-14 03:36:38 +0000539 if (unsigned RegNum = MO2.getReg())
540 O << ", " << getRegisterName(RegNum);
541 O << "]";
542}
543
544void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI,
545 unsigned Op,
546 raw_ostream &O,
547 unsigned Scale) {
548 const MCOperand &MO1 = MI->getOperand(Op);
549 const MCOperand &MO2 = MI->getOperand(Op + 1);
550
551 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
552 printOperand(MI, Op, O);
553 return;
554 }
555
556 O << "[" << getRegisterName(MO1.getReg());
557 if (unsigned ImmOffs = MO2.getImm())
Johnny Chen9e088762010-03-17 17:52:21 +0000558 O << ", #" << ImmOffs * Scale;
559 O << "]";
560}
561
Bill Wendlingf4caf692010-12-14 03:36:38 +0000562void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI,
563 unsigned Op,
564 raw_ostream &O) {
565 printThumbAddrModeImm5SOperand(MI, Op, O, 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000566}
567
Bill Wendlingf4caf692010-12-14 03:36:38 +0000568void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI,
569 unsigned Op,
570 raw_ostream &O) {
571 printThumbAddrModeImm5SOperand(MI, Op, O, 2);
Johnny Chen9e088762010-03-17 17:52:21 +0000572}
573
Bill Wendlingf4caf692010-12-14 03:36:38 +0000574void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI,
575 unsigned Op,
576 raw_ostream &O) {
577 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000578}
579
Chris Lattner35c33bd2010-04-04 04:47:45 +0000580void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
581 raw_ostream &O) {
Bill Wendlingf4caf692010-12-14 03:36:38 +0000582 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000583}
584
Johnny Chen9e088762010-03-17 17:52:21 +0000585// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
586// register with shift forms.
587// REG 0 0 - e.g. R5
588// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000589void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
590 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000591 const MCOperand &MO1 = MI->getOperand(OpNum);
592 const MCOperand &MO2 = MI->getOperand(OpNum+1);
593
594 unsigned Reg = MO1.getReg();
595 O << getRegisterName(Reg);
596
597 // Print the shift opc.
Johnny Chen9e088762010-03-17 17:52:21 +0000598 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Bob Wilson1d9125a2010-08-05 00:34:42 +0000599 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm());
600 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
601 if (ShOpc != ARM_AM::rrx)
602 O << " #" << ARM_AM::getSORegOffset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000603}
604
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000605void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
606 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000607 const MCOperand &MO1 = MI->getOperand(OpNum);
608 const MCOperand &MO2 = MI->getOperand(OpNum+1);
609
Jim Grosbach3e556122010-10-26 22:37:02 +0000610 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
611 printOperand(MI, OpNum, O);
612 return;
613 }
614
Johnny Chen9e088762010-03-17 17:52:21 +0000615 O << "[" << getRegisterName(MO1.getReg());
616
Jim Grosbach77aee8e2010-10-27 01:19:41 +0000617 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbachab682a22010-10-28 18:34:10 +0000618 bool isSub = OffImm < 0;
619 // Special value for #-0. All others are normal.
620 if (OffImm == INT32_MIN)
621 OffImm = 0;
622 if (isSub)
Jim Grosbach77aee8e2010-10-27 01:19:41 +0000623 O << ", #-" << -OffImm;
624 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000625 O << ", #" << OffImm;
626 O << "]";
627}
628
629void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000630 unsigned OpNum,
631 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000632 const MCOperand &MO1 = MI->getOperand(OpNum);
633 const MCOperand &MO2 = MI->getOperand(OpNum+1);
634
635 O << "[" << getRegisterName(MO1.getReg());
636
637 int32_t OffImm = (int32_t)MO2.getImm();
638 // Don't print +0.
639 if (OffImm < 0)
640 O << ", #-" << -OffImm;
641 else if (OffImm > 0)
642 O << ", #" << OffImm;
643 O << "]";
644}
645
646void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000647 unsigned OpNum,
648 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000649 const MCOperand &MO1 = MI->getOperand(OpNum);
650 const MCOperand &MO2 = MI->getOperand(OpNum+1);
651
652 O << "[" << getRegisterName(MO1.getReg());
653
654 int32_t OffImm = (int32_t)MO2.getImm() / 4;
655 // Don't print +0.
656 if (OffImm < 0)
657 O << ", #-" << -OffImm * 4;
658 else if (OffImm > 0)
659 O << ", #" << OffImm * 4;
660 O << "]";
661}
662
663void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000664 unsigned OpNum,
665 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000666 const MCOperand &MO1 = MI->getOperand(OpNum);
667 int32_t OffImm = (int32_t)MO1.getImm();
668 // Don't print +0.
669 if (OffImm < 0)
670 O << "#-" << -OffImm;
671 else if (OffImm > 0)
672 O << "#" << OffImm;
673}
674
675void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000676 unsigned OpNum,
677 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000678 const MCOperand &MO1 = MI->getOperand(OpNum);
679 int32_t OffImm = (int32_t)MO1.getImm() / 4;
680 // Don't print +0.
681 if (OffImm < 0)
682 O << "#-" << -OffImm * 4;
683 else if (OffImm > 0)
684 O << "#" << OffImm * 4;
685}
686
687void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000688 unsigned OpNum,
689 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000690 const MCOperand &MO1 = MI->getOperand(OpNum);
691 const MCOperand &MO2 = MI->getOperand(OpNum+1);
692 const MCOperand &MO3 = MI->getOperand(OpNum+2);
693
694 O << "[" << getRegisterName(MO1.getReg());
695
696 assert(MO2.getReg() && "Invalid so_reg load / store address!");
697 O << ", " << getRegisterName(MO2.getReg());
698
699 unsigned ShAmt = MO3.getImm();
700 if (ShAmt) {
701 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
702 O << ", lsl #" << ShAmt;
703 }
704 O << "]";
705}
706
Chris Lattner35c33bd2010-04-04 04:47:45 +0000707void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum,
708 raw_ostream &O) {
Bill Wendling8cb415e2011-01-26 20:57:43 +0000709 const MCOperand &MO = MI->getOperand(OpNum);
710 O << '#';
711 if (MO.isFPImm()) {
712 O << (float)MO.getFPImm();
713 } else {
714 union {
715 uint32_t I;
716 float F;
717 } FPUnion;
718
719 FPUnion.I = MO.getImm();
720 O << FPUnion.F;
721 }
Johnny Chen9e088762010-03-17 17:52:21 +0000722}
723
Chris Lattner35c33bd2010-04-04 04:47:45 +0000724void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum,
725 raw_ostream &O) {
Bill Wendling8cb415e2011-01-26 20:57:43 +0000726 const MCOperand &MO = MI->getOperand(OpNum);
727 O << '#';
728 if (MO.isFPImm()) {
729 O << MO.getFPImm();
730 } else {
731 // We expect the binary encoding of a floating point number here.
732 union {
733 uint64_t I;
734 double D;
735 } FPUnion;
736
737 FPUnion.I = MO.getImm();
738 O << FPUnion.D;
739 }
Johnny Chen9e088762010-03-17 17:52:21 +0000740}
741
Bob Wilson1a913ed2010-06-11 21:34:50 +0000742void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
743 raw_ostream &O) {
Bob Wilson6dce00c2010-07-13 04:44:34 +0000744 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
745 unsigned EltBits;
746 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000747 O << "#0x" << utohexstr(Val);
Johnny Chenc7b65912010-04-16 22:40:20 +0000748}