| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===// | 
|  | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file contains instruction defs that are common to all hw codegen | 
|  | 11 | // targets. | 
|  | 12 | // | 
|  | 13 | //===----------------------------------------------------------------------===// | 
|  | 14 |  | 
| Matt Arsenault | 648e422 | 2016-07-14 05:23:23 +0000 | [diff] [blame] | 15 | class AMDGPUInst <dag outs, dag ins, string asm = "", | 
|  | 16 | list<dag> pattern = []> : Instruction { | 
| Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 17 | field bit isRegisterLoad = 0; | 
|  | 18 | field bit isRegisterStore = 0; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 19 |  | 
|  | 20 | let Namespace = "AMDGPU"; | 
|  | 21 | let OutOperandList = outs; | 
|  | 22 | let InOperandList = ins; | 
|  | 23 | let AsmString = asm; | 
|  | 24 | let Pattern = pattern; | 
|  | 25 | let Itinerary = NullALU; | 
| Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 26 |  | 
| Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 27 | // SoftFail is a field the disassembler can use to provide a way for | 
|  | 28 | // instructions to not match without killing the whole decode process. It is | 
|  | 29 | // mainly used for ARM, but Tablegen expects this field to exist or it fails | 
|  | 30 | // to build the decode table. | 
|  | 31 | field bits<64> SoftFail = 0; | 
|  | 32 |  | 
|  | 33 | let DecoderNamespace = Namespace; | 
| Matt Arsenault | 37fefd6 | 2016-06-10 02:18:02 +0000 | [diff] [blame] | 34 |  | 
| Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 35 | let TSFlags{63} = isRegisterLoad; | 
|  | 36 | let TSFlags{62} = isRegisterStore; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 37 | } | 
|  | 38 |  | 
| Matt Arsenault | 648e422 | 2016-07-14 05:23:23 +0000 | [diff] [blame] | 39 | class AMDGPUShaderInst <dag outs, dag ins, string asm = "", | 
|  | 40 | list<dag> pattern = []> : AMDGPUInst<outs, ins, asm, pattern> { | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 41 |  | 
|  | 42 | field bits<32> Inst = 0xffffffff; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 43 | } | 
|  | 44 |  | 
| Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 45 | //===---------------------------------------------------------------------===// | 
|  | 46 | // Return instruction | 
|  | 47 | //===---------------------------------------------------------------------===// | 
|  | 48 |  | 
|  | 49 | class ILFormat<dag outs, dag ins, string asmstr, list<dag> pattern> | 
|  | 50 | : Instruction { | 
|  | 51 |  | 
|  | 52 | let Namespace = "AMDGPU"; | 
|  | 53 | dag OutOperandList = outs; | 
|  | 54 | dag InOperandList = ins; | 
|  | 55 | let Pattern = pattern; | 
|  | 56 | let AsmString = !strconcat(asmstr, "\n"); | 
|  | 57 | let isPseudo = 1; | 
|  | 58 | let Itinerary = NullALU; | 
|  | 59 | bit hasIEEEFlag = 0; | 
|  | 60 | bit hasZeroOpFlag = 0; | 
|  | 61 | let mayLoad = 0; | 
|  | 62 | let mayStore = 0; | 
|  | 63 | let hasSideEffects = 0; | 
|  | 64 | let isCodeGenOnly = 1; | 
|  | 65 | } | 
|  | 66 |  | 
|  | 67 | def TruePredicate : Predicate<"true">; | 
|  | 68 |  | 
|  | 69 | // Exists to help track down where SubtargetPredicate isn't set rather | 
|  | 70 | // than letting tablegen crash with an unhelpful error. | 
|  | 71 | def InvalidPred : Predicate<"predicate not set on instruction or pattern">; | 
|  | 72 |  | 
|  | 73 | class PredicateControl { | 
|  | 74 | Predicate SubtargetPredicate = InvalidPred; | 
|  | 75 | list<Predicate> AssemblerPredicates = []; | 
|  | 76 | Predicate AssemblerPredicate = TruePredicate; | 
|  | 77 | list<Predicate> OtherPredicates = []; | 
|  | 78 | list<Predicate> Predicates = !listconcat([SubtargetPredicate, | 
|  | 79 | AssemblerPredicate], | 
|  | 80 | AssemblerPredicates, | 
|  | 81 | OtherPredicates); | 
|  | 82 | } | 
|  | 83 | class AMDGPUPat<dag pattern, dag result> : Pat<pattern, result>, | 
|  | 84 | PredicateControl; | 
|  | 85 |  | 
| Stanislav Mekhanoshin | 06cab79 | 2017-08-30 03:03:38 +0000 | [diff] [blame] | 86 | def FP16Denormals : Predicate<"Subtarget->hasFP16Denormals()">; | 
|  | 87 | def FP32Denormals : Predicate<"Subtarget->hasFP32Denormals()">; | 
|  | 88 | def FP64Denormals : Predicate<"Subtarget->hasFP64Denormals()">; | 
|  | 89 | def NoFP16Denormals : Predicate<"!Subtarget->hasFP16Denormals()">; | 
|  | 90 | def NoFP32Denormals : Predicate<"!Subtarget->hasFP32Denormals()">; | 
|  | 91 | def NoFP64Denormals : Predicate<"!Subtarget->hasFP64Denormals()">; | 
| Matt Arsenault | 1d07774 | 2014-07-15 20:18:24 +0000 | [diff] [blame] | 92 | def UnsafeFPMath : Predicate<"TM.Options.UnsafeFPMath">; | 
| Jan Vesely | 39aeab4 | 2017-12-04 23:07:28 +0000 | [diff] [blame] | 93 | def FMA : Predicate<"Subtarget->hasFMA()">; | 
| Matt Arsenault | f171cf2 | 2014-07-14 23:40:49 +0000 | [diff] [blame] | 94 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 95 | def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>; | 
|  | 96 |  | 
| Dmitry Preobrazhensky | c7d35a0 | 2017-04-26 15:34:19 +0000 | [diff] [blame] | 97 | def u16ImmTarget : AsmOperandClass { | 
|  | 98 | let Name = "U16Imm"; | 
|  | 99 | let RenderMethod = "addImmOperands"; | 
|  | 100 | } | 
|  | 101 |  | 
|  | 102 | def s16ImmTarget : AsmOperandClass { | 
|  | 103 | let Name = "S16Imm"; | 
|  | 104 | let RenderMethod = "addImmOperands"; | 
|  | 105 | } | 
|  | 106 |  | 
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 107 | let OperandType = "OPERAND_IMMEDIATE" in { | 
|  | 108 |  | 
| Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 109 | def u32imm : Operand<i32> { | 
|  | 110 | let PrintMethod = "printU32ImmOperand"; | 
|  | 111 | } | 
|  | 112 |  | 
|  | 113 | def u16imm : Operand<i16> { | 
|  | 114 | let PrintMethod = "printU16ImmOperand"; | 
| Dmitry Preobrazhensky | c7d35a0 | 2017-04-26 15:34:19 +0000 | [diff] [blame] | 115 | let ParserMatchClass = u16ImmTarget; | 
|  | 116 | } | 
|  | 117 |  | 
|  | 118 | def s16imm : Operand<i16> { | 
|  | 119 | let PrintMethod = "printU16ImmOperand"; | 
|  | 120 | let ParserMatchClass = s16ImmTarget; | 
| Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 121 | } | 
|  | 122 |  | 
|  | 123 | def u8imm : Operand<i8> { | 
|  | 124 | let PrintMethod = "printU8ImmOperand"; | 
|  | 125 | } | 
|  | 126 |  | 
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 127 | } // End OperandType = "OPERAND_IMMEDIATE" | 
|  | 128 |  | 
| Tom Stellard | bc5b537 | 2014-06-13 16:38:59 +0000 | [diff] [blame] | 129 | //===--------------------------------------------------------------------===// | 
|  | 130 | // Custom Operands | 
|  | 131 | //===--------------------------------------------------------------------===// | 
|  | 132 | def brtarget   : Operand<OtherVT>; | 
|  | 133 |  | 
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 134 | //===----------------------------------------------------------------------===// | 
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 135 | // Misc. PatFrags | 
|  | 136 | //===----------------------------------------------------------------------===// | 
|  | 137 |  | 
|  | 138 | class HasOneUseBinOp<SDPatternOperator op> : PatFrag< | 
|  | 139 | (ops node:$src0, node:$src1), | 
|  | 140 | (op $src0, $src1), | 
|  | 141 | [{ return N->hasOneUse(); }] | 
|  | 142 | >; | 
|  | 143 |  | 
|  | 144 | class HasOneUseTernaryOp<SDPatternOperator op> : PatFrag< | 
|  | 145 | (ops node:$src0, node:$src1, node:$src2), | 
|  | 146 | (op $src0, $src1, $src2), | 
|  | 147 | [{ return N->hasOneUse(); }] | 
|  | 148 | >; | 
|  | 149 |  | 
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 150 | let Properties = [SDNPCommutative, SDNPAssociative] in { | 
|  | 151 | def smax_oneuse : HasOneUseBinOp<smax>; | 
|  | 152 | def smin_oneuse : HasOneUseBinOp<smin>; | 
|  | 153 | def umax_oneuse : HasOneUseBinOp<umax>; | 
|  | 154 | def umin_oneuse : HasOneUseBinOp<umin>; | 
| Matt Arsenault | 687ec75 | 2018-10-22 16:27:27 +0000 | [diff] [blame] | 155 |  | 
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 156 | def fminnum_oneuse : HasOneUseBinOp<fminnum>; | 
|  | 157 | def fmaxnum_oneuse : HasOneUseBinOp<fmaxnum>; | 
| Matt Arsenault | 687ec75 | 2018-10-22 16:27:27 +0000 | [diff] [blame] | 158 |  | 
|  | 159 | def fminnum_ieee_oneuse : HasOneUseBinOp<fminnum_ieee>; | 
|  | 160 | def fmaxnum_ieee_oneuse : HasOneUseBinOp<fmaxnum_ieee>; | 
|  | 161 |  | 
|  | 162 |  | 
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 163 | def and_oneuse : HasOneUseBinOp<and>; | 
|  | 164 | def or_oneuse : HasOneUseBinOp<or>; | 
|  | 165 | def xor_oneuse : HasOneUseBinOp<xor>; | 
|  | 166 | } // Properties = [SDNPCommutative, SDNPAssociative] | 
|  | 167 |  | 
| Roman Lebedev | 9c17dad | 2018-06-15 09:56:39 +0000 | [diff] [blame] | 168 | def add_oneuse : HasOneUseBinOp<add>; | 
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 169 | def sub_oneuse : HasOneUseBinOp<sub>; | 
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 170 |  | 
|  | 171 | def srl_oneuse : HasOneUseBinOp<srl>; | 
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 172 | def shl_oneuse : HasOneUseBinOp<shl>; | 
|  | 173 |  | 
|  | 174 | def select_oneuse : HasOneUseTernaryOp<select>; | 
|  | 175 |  | 
| Farhana Aleen | 3528c80 | 2018-08-21 16:21:15 +0000 | [diff] [blame] | 176 | def AMDGPUmul_u24_oneuse : HasOneUseBinOp<AMDGPUmul_u24>; | 
|  | 177 | def AMDGPUmul_i24_oneuse : HasOneUseBinOp<AMDGPUmul_i24>; | 
|  | 178 |  | 
| Matt Arsenault | e1cd482 | 2017-11-13 00:22:09 +0000 | [diff] [blame] | 179 | def srl_16 : PatFrag< | 
|  | 180 | (ops node:$src0), (srl_oneuse node:$src0, (i32 16)) | 
|  | 181 | >; | 
|  | 182 |  | 
|  | 183 |  | 
|  | 184 | def hi_i16_elt : PatFrag< | 
|  | 185 | (ops node:$src0), (i16 (trunc (i32 (srl_16 node:$src0)))) | 
|  | 186 | >; | 
|  | 187 |  | 
|  | 188 |  | 
|  | 189 | def hi_f16_elt : PatLeaf< | 
|  | 190 | (vt), [{ | 
|  | 191 | if (N->getOpcode() != ISD::BITCAST) | 
|  | 192 | return false; | 
|  | 193 | SDValue Tmp = N->getOperand(0); | 
|  | 194 |  | 
|  | 195 | if (Tmp.getOpcode() != ISD::SRL) | 
|  | 196 | return false; | 
|  | 197 | if (const auto *RHS = dyn_cast<ConstantSDNode>(Tmp.getOperand(1)) | 
|  | 198 | return RHS->getZExtValue() == 16; | 
|  | 199 | return false; | 
|  | 200 | }]>; | 
|  | 201 |  | 
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 202 | //===----------------------------------------------------------------------===// | 
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 203 | // PatLeafs for floating-point comparisons | 
|  | 204 | //===----------------------------------------------------------------------===// | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 205 |  | 
| Tom Stellard | 0351ea2 | 2013-09-28 02:50:50 +0000 | [diff] [blame] | 206 | def COND_OEQ : PatLeaf < | 
|  | 207 | (cond), | 
|  | 208 | [{return N->get() == ISD::SETOEQ || N->get() == ISD::SETEQ;}] | 
|  | 209 | >; | 
|  | 210 |  | 
| Matt Arsenault | 9cded7a | 2014-12-11 22:15:35 +0000 | [diff] [blame] | 211 | def COND_ONE : PatLeaf < | 
|  | 212 | (cond), | 
|  | 213 | [{return N->get() == ISD::SETONE || N->get() == ISD::SETNE;}] | 
|  | 214 | >; | 
|  | 215 |  | 
| Tom Stellard | 0351ea2 | 2013-09-28 02:50:50 +0000 | [diff] [blame] | 216 | def COND_OGT : PatLeaf < | 
|  | 217 | (cond), | 
|  | 218 | [{return N->get() == ISD::SETOGT || N->get() == ISD::SETGT;}] | 
|  | 219 | >; | 
|  | 220 |  | 
| Tom Stellard | 0351ea2 | 2013-09-28 02:50:50 +0000 | [diff] [blame] | 221 | def COND_OGE : PatLeaf < | 
|  | 222 | (cond), | 
|  | 223 | [{return N->get() == ISD::SETOGE || N->get() == ISD::SETGE;}] | 
|  | 224 | >; | 
|  | 225 |  | 
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 226 | def COND_OLT : PatLeaf < | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 227 | (cond), | 
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 228 | [{return N->get() == ISD::SETOLT || N->get() == ISD::SETLT;}] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 229 | >; | 
|  | 230 |  | 
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 231 | def COND_OLE : PatLeaf < | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 232 | (cond), | 
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 233 | [{return N->get() == ISD::SETOLE || N->get() == ISD::SETLE;}] | 
|  | 234 | >; | 
|  | 235 |  | 
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 236 | def COND_O : PatLeaf <(cond), [{return N->get() == ISD::SETO;}]>; | 
|  | 237 | def COND_UO : PatLeaf <(cond), [{return N->get() == ISD::SETUO;}]>; | 
|  | 238 |  | 
|  | 239 | //===----------------------------------------------------------------------===// | 
| Matt Arsenault | 8b989ef | 2014-12-11 22:15:39 +0000 | [diff] [blame] | 240 | // PatLeafs for unsigned / unordered comparisons | 
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 241 | //===----------------------------------------------------------------------===// | 
|  | 242 |  | 
| Matt Arsenault | 9cded7a | 2014-12-11 22:15:35 +0000 | [diff] [blame] | 243 | def COND_UEQ : PatLeaf <(cond), [{return N->get() == ISD::SETUEQ;}]>; | 
|  | 244 | def COND_UNE : PatLeaf <(cond), [{return N->get() == ISD::SETUNE;}]>; | 
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 245 | def COND_UGT : PatLeaf <(cond), [{return N->get() == ISD::SETUGT;}]>; | 
|  | 246 | def COND_UGE : PatLeaf <(cond), [{return N->get() == ISD::SETUGE;}]>; | 
|  | 247 | def COND_ULT : PatLeaf <(cond), [{return N->get() == ISD::SETULT;}]>; | 
|  | 248 | def COND_ULE : PatLeaf <(cond), [{return N->get() == ISD::SETULE;}]>; | 
|  | 249 |  | 
| Matt Arsenault | 9cded7a | 2014-12-11 22:15:35 +0000 | [diff] [blame] | 250 | // XXX - For some reason R600 version is preferring to use unordered | 
|  | 251 | // for setne? | 
|  | 252 | def COND_UNE_NE : PatLeaf < | 
|  | 253 | (cond), | 
|  | 254 | [{return N->get() == ISD::SETUNE || N->get() == ISD::SETNE;}] | 
|  | 255 | >; | 
|  | 256 |  | 
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 257 | //===----------------------------------------------------------------------===// | 
|  | 258 | // PatLeafs for signed comparisons | 
|  | 259 | //===----------------------------------------------------------------------===// | 
|  | 260 |  | 
|  | 261 | def COND_SGT : PatLeaf <(cond), [{return N->get() == ISD::SETGT;}]>; | 
|  | 262 | def COND_SGE : PatLeaf <(cond), [{return N->get() == ISD::SETGE;}]>; | 
|  | 263 | def COND_SLT : PatLeaf <(cond), [{return N->get() == ISD::SETLT;}]>; | 
|  | 264 | def COND_SLE : PatLeaf <(cond), [{return N->get() == ISD::SETLE;}]>; | 
|  | 265 |  | 
|  | 266 | //===----------------------------------------------------------------------===// | 
|  | 267 | // PatLeafs for integer equality | 
|  | 268 | //===----------------------------------------------------------------------===// | 
|  | 269 |  | 
|  | 270 | def COND_EQ : PatLeaf < | 
|  | 271 | (cond), | 
|  | 272 | [{return N->get() == ISD::SETEQ || N->get() == ISD::SETUEQ;}] | 
|  | 273 | >; | 
|  | 274 |  | 
|  | 275 | def COND_NE : PatLeaf < | 
|  | 276 | (cond), | 
|  | 277 | [{return N->get() == ISD::SETNE || N->get() == ISD::SETUNE;}] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 278 | >; | 
|  | 279 |  | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 280 | def COND_NULL : PatLeaf < | 
|  | 281 | (cond), | 
| Tom Stellard | aa9a1a8 | 2014-08-01 02:05:57 +0000 | [diff] [blame] | 282 | [{(void)N; return false;}] | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 283 | >; | 
|  | 284 |  | 
| Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 285 | //===----------------------------------------------------------------------===// | 
|  | 286 | // PatLeafs for Texture Constants | 
|  | 287 | //===----------------------------------------------------------------------===// | 
|  | 288 |  | 
|  | 289 | def TEX_ARRAY : PatLeaf< | 
|  | 290 | (imm), | 
|  | 291 | [{uint32_t TType = (uint32_t)N->getZExtValue(); | 
|  | 292 | return TType == 9 || TType == 10 || TType == 16; | 
|  | 293 | }] | 
|  | 294 | >; | 
|  | 295 |  | 
|  | 296 | def TEX_RECT : PatLeaf< | 
|  | 297 | (imm), | 
|  | 298 | [{uint32_t TType = (uint32_t)N->getZExtValue(); | 
|  | 299 | return TType == 5; | 
|  | 300 | }] | 
|  | 301 | >; | 
|  | 302 |  | 
|  | 303 | def TEX_SHADOW : PatLeaf< | 
|  | 304 | (imm), | 
|  | 305 | [{uint32_t TType = (uint32_t)N->getZExtValue(); | 
|  | 306 | return (TType >= 6 && TType <= 8) || TType == 13; | 
|  | 307 | }] | 
|  | 308 | >; | 
|  | 309 |  | 
|  | 310 | def TEX_SHADOW_ARRAY : PatLeaf< | 
|  | 311 | (imm), | 
|  | 312 | [{uint32_t TType = (uint32_t)N->getZExtValue(); | 
|  | 313 | return TType == 11 || TType == 12 || TType == 17; | 
|  | 314 | }] | 
|  | 315 | >; | 
| Matt Arsenault | c89f291 | 2016-03-07 21:54:48 +0000 | [diff] [blame] | 316 |  | 
|  | 317 | //===----------------------------------------------------------------------===// | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 318 | // Load/Store Pattern Fragments | 
|  | 319 | //===----------------------------------------------------------------------===// | 
|  | 320 |  | 
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 321 | class Aligned8Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{ | 
|  | 322 | return cast<MemSDNode>(N)->getAlignment() % 8 == 0; | 
|  | 323 | }]>; | 
|  | 324 |  | 
| Farhana Aleen | a7cb311 | 2018-03-09 17:41:39 +0000 | [diff] [blame] | 325 | class Aligned16Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{ | 
|  | 326 | return cast<MemSDNode>(N)->getAlignment() >= 16; | 
|  | 327 | }]>; | 
|  | 328 |  | 
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 329 | class LoadFrag <SDPatternOperator op> : PatFrag<(ops node:$ptr), (op node:$ptr)>; | 
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 330 |  | 
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 331 | class StoreFrag<SDPatternOperator op> : PatFrag < | 
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 332 | (ops node:$value, node:$ptr), (op node:$value, node:$ptr) | 
|  | 333 | >; | 
|  | 334 |  | 
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 335 | class StoreHi16<SDPatternOperator op> : PatFrag < | 
|  | 336 | (ops node:$value, node:$ptr), (op (srl node:$value, (i32 16)), node:$ptr) | 
|  | 337 | >; | 
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 338 |  | 
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 339 | class PrivateAddress : CodePatPred<[{ | 
| Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 340 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS; | 
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 341 | }]>; | 
|  | 342 |  | 
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 343 | class ConstantAddress : CodePatPred<[{ | 
| Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 344 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS; | 
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 345 | }]>; | 
|  | 346 |  | 
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 347 | class LocalAddress : CodePatPred<[{ | 
| Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 348 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS; | 
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 349 | }]>; | 
|  | 350 |  | 
|  | 351 | class GlobalAddress : CodePatPred<[{ | 
| Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 352 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS; | 
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 353 | }]>; | 
|  | 354 |  | 
| Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 355 | class GlobalLoadAddress : CodePatPred<[{ | 
|  | 356 | auto AS = cast<MemSDNode>(N)->getAddressSpace(); | 
| Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 357 | return AS == AMDGPUAS::GLOBAL_ADDRESS || AS == AMDGPUAS::CONSTANT_ADDRESS; | 
| Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 358 | }]>; | 
|  | 359 |  | 
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 360 | class FlatLoadAddress : CodePatPred<[{ | 
|  | 361 | const auto AS = cast<MemSDNode>(N)->getAddressSpace(); | 
| Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 362 | return AS == AMDGPUAS::FLAT_ADDRESS || | 
|  | 363 | AS == AMDGPUAS::GLOBAL_ADDRESS || | 
|  | 364 | AS == AMDGPUAS::CONSTANT_ADDRESS; | 
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 365 | }]>; | 
|  | 366 |  | 
|  | 367 | class FlatStoreAddress : CodePatPred<[{ | 
|  | 368 | const auto AS = cast<MemSDNode>(N)->getAddressSpace(); | 
| Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 369 | return AS == AMDGPUAS::FLAT_ADDRESS || | 
|  | 370 | AS == AMDGPUAS::GLOBAL_ADDRESS; | 
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 371 | }]>; | 
|  | 372 |  | 
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 373 | class AZExtLoadBase <SDPatternOperator ld_node>: PatFrag<(ops node:$ptr), | 
|  | 374 | (ld_node node:$ptr), [{ | 
| Tom Stellard | 31209cc | 2013-07-15 19:00:09 +0000 | [diff] [blame] | 375 | LoadSDNode *L = cast<LoadSDNode>(N); | 
|  | 376 | return L->getExtensionType() == ISD::ZEXTLOAD || | 
|  | 377 | L->getExtensionType() == ISD::EXTLOAD; | 
|  | 378 | }]>; | 
|  | 379 |  | 
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 380 | def az_extload : AZExtLoadBase <unindexedload>; | 
|  | 381 |  | 
| Tom Stellard | 33dd04b | 2013-07-23 01:47:52 +0000 | [diff] [blame] | 382 | def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{ | 
|  | 383 | return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8; | 
|  | 384 | }]>; | 
|  | 385 |  | 
| Tom Stellard | 33dd04b | 2013-07-23 01:47:52 +0000 | [diff] [blame] | 386 | def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{ | 
|  | 387 | return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16; | 
|  | 388 | }]>; | 
|  | 389 |  | 
| Tom Stellard | 31209cc | 2013-07-15 19:00:09 +0000 | [diff] [blame] | 390 | def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{ | 
|  | 391 | return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32; | 
|  | 392 | }]>; | 
|  | 393 |  | 
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 394 | class PrivateLoad <SDPatternOperator op> : LoadFrag <op>, PrivateAddress; | 
|  | 395 | class PrivateStore <SDPatternOperator op> : StoreFrag <op>, PrivateAddress; | 
| Tom Stellard | 31209cc | 2013-07-15 19:00:09 +0000 | [diff] [blame] | 396 |  | 
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 397 | class LocalLoad <SDPatternOperator op> : LoadFrag <op>, LocalAddress; | 
|  | 398 | class LocalStore <SDPatternOperator op> : StoreFrag <op>, LocalAddress; | 
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 399 |  | 
| Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 400 | class GlobalLoad <SDPatternOperator op> : LoadFrag<op>, GlobalLoadAddress; | 
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 401 | class GlobalStore <SDPatternOperator op> : StoreFrag<op>, GlobalAddress; | 
| Tom Stellard | 31209cc | 2013-07-15 19:00:09 +0000 | [diff] [blame] | 402 |  | 
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 403 | class FlatLoad <SDPatternOperator op> : LoadFrag <op>, FlatLoadAddress; | 
|  | 404 | class FlatStore <SDPatternOperator op> : StoreFrag <op>, FlatStoreAddress; | 
|  | 405 |  | 
|  | 406 | class ConstantLoad <SDPatternOperator op> : LoadFrag <op>, ConstantAddress; | 
|  | 407 |  | 
|  | 408 |  | 
|  | 409 | def load_private : PrivateLoad <load>; | 
|  | 410 | def az_extloadi8_private : PrivateLoad <az_extloadi8>; | 
|  | 411 | def sextloadi8_private : PrivateLoad <sextloadi8>; | 
|  | 412 | def az_extloadi16_private : PrivateLoad <az_extloadi16>; | 
|  | 413 | def sextloadi16_private : PrivateLoad <sextloadi16>; | 
|  | 414 |  | 
|  | 415 | def store_private : PrivateStore <store>; | 
|  | 416 | def truncstorei8_private : PrivateStore<truncstorei8>; | 
|  | 417 | def truncstorei16_private : PrivateStore <truncstorei16>; | 
|  | 418 | def store_hi16_private : StoreHi16 <truncstorei16>, PrivateAddress; | 
|  | 419 | def truncstorei8_hi16_private : StoreHi16<truncstorei8>, PrivateAddress; | 
|  | 420 |  | 
|  | 421 |  | 
|  | 422 | def load_global : GlobalLoad <load>; | 
|  | 423 | def sextloadi8_global : GlobalLoad <sextloadi8>; | 
|  | 424 | def az_extloadi8_global : GlobalLoad <az_extloadi8>; | 
|  | 425 | def sextloadi16_global : GlobalLoad <sextloadi16>; | 
|  | 426 | def az_extloadi16_global : GlobalLoad <az_extloadi16>; | 
|  | 427 | def atomic_load_global : GlobalLoad<atomic_load>; | 
|  | 428 |  | 
|  | 429 | def store_global : GlobalStore <store>; | 
| Tom Stellard | a4b746d | 2016-07-05 16:10:44 +0000 | [diff] [blame] | 430 | def truncstorei8_global : GlobalStore <truncstorei8>; | 
|  | 431 | def truncstorei16_global : GlobalStore <truncstorei16>; | 
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 432 | def store_atomic_global : GlobalStore<atomic_store>; | 
|  | 433 | def truncstorei8_hi16_global : StoreHi16 <truncstorei8>, GlobalAddress; | 
|  | 434 | def truncstorei16_hi16_global : StoreHi16 <truncstorei16>, GlobalAddress; | 
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 435 |  | 
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 436 | def load_local : LocalLoad <load>; | 
|  | 437 | def az_extloadi8_local : LocalLoad <az_extloadi8>; | 
|  | 438 | def sextloadi8_local : LocalLoad <sextloadi8>; | 
|  | 439 | def az_extloadi16_local : LocalLoad <az_extloadi16>; | 
|  | 440 | def sextloadi16_local : LocalLoad <sextloadi16>; | 
| Matt Arsenault | 3f8e7a3 | 2018-06-22 08:39:52 +0000 | [diff] [blame] | 441 | def atomic_load_32_local : LocalLoad<atomic_load_32>; | 
|  | 442 | def atomic_load_64_local : LocalLoad<atomic_load_64>; | 
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 443 |  | 
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 444 | def store_local : LocalStore <store>; | 
|  | 445 | def truncstorei8_local : LocalStore <truncstorei8>; | 
|  | 446 | def truncstorei16_local : LocalStore <truncstorei16>; | 
|  | 447 | def store_local_hi16 : StoreHi16 <truncstorei16>, LocalAddress; | 
|  | 448 | def truncstorei8_local_hi16 : StoreHi16<truncstorei8>, LocalAddress; | 
| Matt Arsenault | 3f8e7a3 | 2018-06-22 08:39:52 +0000 | [diff] [blame] | 449 | def atomic_store_local : LocalStore <atomic_store>; | 
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 450 |  | 
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 451 | def load_align8_local : Aligned8Bytes < | 
|  | 452 | (ops node:$ptr), (load_local node:$ptr) | 
| Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 453 | >; | 
|  | 454 |  | 
| Farhana Aleen | a7cb311 | 2018-03-09 17:41:39 +0000 | [diff] [blame] | 455 | def load_align16_local : Aligned16Bytes < | 
|  | 456 | (ops node:$ptr), (load_local node:$ptr) | 
|  | 457 | >; | 
|  | 458 |  | 
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 459 | def store_align8_local : Aligned8Bytes < | 
|  | 460 | (ops node:$val, node:$ptr), (store_local node:$val, node:$ptr) | 
| Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 461 | >; | 
| Matt Arsenault | 7257410 | 2014-06-11 18:08:34 +0000 | [diff] [blame] | 462 |  | 
| Farhana Aleen | c6c9dc8 | 2018-03-16 18:12:00 +0000 | [diff] [blame] | 463 | def store_align16_local : Aligned16Bytes < | 
|  | 464 | (ops node:$val, node:$ptr), (store_local node:$val, node:$ptr) | 
|  | 465 | >; | 
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 466 |  | 
|  | 467 | def load_flat          : FlatLoad <load>; | 
|  | 468 | def az_extloadi8_flat  : FlatLoad <az_extloadi8>; | 
|  | 469 | def sextloadi8_flat    : FlatLoad <sextloadi8>; | 
|  | 470 | def az_extloadi16_flat : FlatLoad <az_extloadi16>; | 
|  | 471 | def sextloadi16_flat   : FlatLoad <sextloadi16>; | 
|  | 472 | def atomic_load_flat   : FlatLoad<atomic_load>; | 
|  | 473 |  | 
|  | 474 | def store_flat         : FlatStore <store>; | 
|  | 475 | def truncstorei8_flat  : FlatStore <truncstorei8>; | 
|  | 476 | def truncstorei16_flat : FlatStore <truncstorei16>; | 
|  | 477 | def atomic_store_flat  : FlatStore <atomic_store>; | 
|  | 478 | def truncstorei8_hi16_flat  : StoreHi16<truncstorei8>, FlatStoreAddress; | 
|  | 479 | def truncstorei16_hi16_flat : StoreHi16<truncstorei16>, FlatStoreAddress; | 
|  | 480 |  | 
|  | 481 |  | 
|  | 482 | def constant_load : ConstantLoad<load>; | 
|  | 483 | def sextloadi8_constant : ConstantLoad <sextloadi8>; | 
|  | 484 | def az_extloadi8_constant : ConstantLoad <az_extloadi8>; | 
|  | 485 | def sextloadi16_constant : ConstantLoad <sextloadi16>; | 
|  | 486 | def az_extloadi16_constant : ConstantLoad <az_extloadi16>; | 
|  | 487 |  | 
|  | 488 |  | 
| Matt Arsenault | 7257410 | 2014-06-11 18:08:34 +0000 | [diff] [blame] | 489 | class local_binary_atomic_op<SDNode atomic_op> : | 
|  | 490 | PatFrag<(ops node:$ptr, node:$value), | 
|  | 491 | (atomic_op node:$ptr, node:$value), [{ | 
| Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 492 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS; | 
| Tom Stellard | 13c68ef | 2013-09-05 18:38:09 +0000 | [diff] [blame] | 493 | }]>; | 
|  | 494 |  | 
| Matt Arsenault | 7257410 | 2014-06-11 18:08:34 +0000 | [diff] [blame] | 495 | def atomic_swap_local : local_binary_atomic_op<atomic_swap>; | 
|  | 496 | def atomic_load_add_local : local_binary_atomic_op<atomic_load_add>; | 
|  | 497 | def atomic_load_sub_local : local_binary_atomic_op<atomic_load_sub>; | 
|  | 498 | def atomic_load_and_local : local_binary_atomic_op<atomic_load_and>; | 
|  | 499 | def atomic_load_or_local : local_binary_atomic_op<atomic_load_or>; | 
|  | 500 | def atomic_load_xor_local : local_binary_atomic_op<atomic_load_xor>; | 
|  | 501 | def atomic_load_nand_local : local_binary_atomic_op<atomic_load_nand>; | 
|  | 502 | def atomic_load_min_local : local_binary_atomic_op<atomic_load_min>; | 
|  | 503 | def atomic_load_max_local : local_binary_atomic_op<atomic_load_max>; | 
|  | 504 | def atomic_load_umin_local : local_binary_atomic_op<atomic_load_umin>; | 
|  | 505 | def atomic_load_umax_local : local_binary_atomic_op<atomic_load_umax>; | 
| Aaron Watry | 372cecf | 2013-09-06 20:17:42 +0000 | [diff] [blame] | 506 |  | 
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 507 | def mskor_global : PatFrag<(ops node:$val, node:$ptr), | 
|  | 508 | (AMDGPUstore_mskor node:$val, node:$ptr), [{ | 
| Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 509 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS; | 
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 510 | }]>; | 
|  | 511 |  | 
| Matt Arsenault | a030e26 | 2017-10-23 17:16:43 +0000 | [diff] [blame] | 512 | class AtomicCmpSwapLocal <SDNode cmp_swap_node> : PatFrag< | 
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 513 | (ops node:$ptr, node:$cmp, node:$swap), | 
|  | 514 | (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{ | 
|  | 515 | AtomicSDNode *AN = cast<AtomicSDNode>(N); | 
| Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 516 | return AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS; | 
| Matt Arsenault | a030e26 | 2017-10-23 17:16:43 +0000 | [diff] [blame] | 517 | }]>; | 
| Matt Arsenault | c793e1d | 2014-06-11 18:08:48 +0000 | [diff] [blame] | 518 |  | 
| Matt Arsenault | a030e26 | 2017-10-23 17:16:43 +0000 | [diff] [blame] | 519 | def atomic_cmp_swap_local : AtomicCmpSwapLocal <atomic_cmp_swap>; | 
| Matt Arsenault | caa0ec2 | 2014-06-11 18:08:54 +0000 | [diff] [blame] | 520 |  | 
| Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 521 | multiclass global_binary_atomic_op<SDNode atomic_op> { | 
|  | 522 | def "" : PatFrag< | 
|  | 523 | (ops node:$ptr, node:$value), | 
|  | 524 | (atomic_op node:$ptr, node:$value), | 
| Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 525 | [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;}]>; | 
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 526 |  | 
| Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 527 | def _noret : PatFrag< | 
|  | 528 | (ops node:$ptr, node:$value), | 
|  | 529 | (atomic_op node:$ptr, node:$value), | 
| Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 530 | [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>; | 
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 531 |  | 
| Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 532 | def _ret : PatFrag< | 
|  | 533 | (ops node:$ptr, node:$value), | 
|  | 534 | (atomic_op node:$ptr, node:$value), | 
| Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 535 | [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>; | 
| Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 536 | } | 
|  | 537 |  | 
|  | 538 | defm atomic_swap_global : global_binary_atomic_op<atomic_swap>; | 
|  | 539 | defm atomic_add_global : global_binary_atomic_op<atomic_load_add>; | 
|  | 540 | defm atomic_and_global : global_binary_atomic_op<atomic_load_and>; | 
|  | 541 | defm atomic_max_global : global_binary_atomic_op<atomic_load_max>; | 
|  | 542 | defm atomic_min_global : global_binary_atomic_op<atomic_load_min>; | 
|  | 543 | defm atomic_or_global : global_binary_atomic_op<atomic_load_or>; | 
|  | 544 | defm atomic_sub_global : global_binary_atomic_op<atomic_load_sub>; | 
|  | 545 | defm atomic_umax_global : global_binary_atomic_op<atomic_load_umax>; | 
|  | 546 | defm atomic_umin_global : global_binary_atomic_op<atomic_load_umin>; | 
|  | 547 | defm atomic_xor_global : global_binary_atomic_op<atomic_load_xor>; | 
|  | 548 |  | 
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 549 | // Legacy. | 
| Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 550 | def AMDGPUatomic_cmp_swap_global : PatFrag< | 
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 551 | (ops node:$ptr, node:$value), | 
|  | 552 | (AMDGPUatomic_cmp_swap node:$ptr, node:$value)>, GlobalAddress; | 
| Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 553 |  | 
|  | 554 | def atomic_cmp_swap_global : PatFrag< | 
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 555 | (ops node:$ptr, node:$cmp, node:$value), | 
|  | 556 | (atomic_cmp_swap node:$ptr, node:$cmp, node:$value)>, GlobalAddress; | 
|  | 557 |  | 
| Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 558 |  | 
|  | 559 | def atomic_cmp_swap_global_noret : PatFrag< | 
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 560 | (ops node:$ptr, node:$cmp, node:$value), | 
|  | 561 | (atomic_cmp_swap node:$ptr, node:$cmp, node:$value), | 
| Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 562 | [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>; | 
| Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 563 |  | 
|  | 564 | def atomic_cmp_swap_global_ret : PatFrag< | 
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 565 | (ops node:$ptr, node:$cmp, node:$value), | 
|  | 566 | (atomic_cmp_swap node:$ptr, node:$cmp, node:$value), | 
| Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 567 | [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>; | 
| Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 568 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 569 | //===----------------------------------------------------------------------===// | 
|  | 570 | // Misc Pattern Fragments | 
|  | 571 | //===----------------------------------------------------------------------===// | 
|  | 572 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 573 | class Constants { | 
|  | 574 | int TWO_PI = 0x40c90fdb; | 
|  | 575 | int PI = 0x40490fdb; | 
|  | 576 | int TWO_PI_INV = 0x3e22f983; | 
| NAKAMURA Takumi | 4bb85f9 | 2013-10-28 04:07:23 +0000 | [diff] [blame] | 577 | int FP_UINT_MAX_PLUS_1 = 0x4f800000;    // 1 << 32 in floating point encoding | 
| Matt Arsenault | ce84130 | 2016-12-22 03:05:37 +0000 | [diff] [blame] | 578 | int FP16_ONE = 0x3C00; | 
| Matt Arsenault | de496c32 | 2018-07-30 12:16:58 +0000 | [diff] [blame] | 579 | int FP16_NEG_ONE = 0xBC00; | 
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 580 | int V2FP16_ONE = 0x3C003C00; | 
| Matt Arsenault | aeca2fa | 2014-05-31 06:47:42 +0000 | [diff] [blame] | 581 | int FP32_ONE = 0x3f800000; | 
| Matt Arsenault | 7fb961f | 2016-07-22 17:01:21 +0000 | [diff] [blame] | 582 | int FP32_NEG_ONE = 0xbf800000; | 
| Matt Arsenault | 9cd9071 | 2016-04-14 01:42:16 +0000 | [diff] [blame] | 583 | int FP64_ONE = 0x3ff0000000000000; | 
| Matt Arsenault | 7fb961f | 2016-07-22 17:01:21 +0000 | [diff] [blame] | 584 | int FP64_NEG_ONE = 0xbff0000000000000; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 585 | } | 
|  | 586 | def CONST : Constants; | 
|  | 587 |  | 
|  | 588 | def FP_ZERO : PatLeaf < | 
|  | 589 | (fpimm), | 
|  | 590 | [{return N->getValueAPF().isZero();}] | 
|  | 591 | >; | 
|  | 592 |  | 
|  | 593 | def FP_ONE : PatLeaf < | 
|  | 594 | (fpimm), | 
|  | 595 | [{return N->isExactlyValue(1.0);}] | 
|  | 596 | >; | 
|  | 597 |  | 
| Matt Arsenault | eeb2a7e | 2015-01-15 23:58:35 +0000 | [diff] [blame] | 598 | def FP_HALF : PatLeaf < | 
|  | 599 | (fpimm), | 
|  | 600 | [{return N->isExactlyValue(0.5);}] | 
|  | 601 | >; | 
|  | 602 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 603 | /* Generic helper patterns for intrinsics */ | 
|  | 604 | /* -------------------------------------- */ | 
|  | 605 |  | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 606 | class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul> | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 607 | : AMDGPUPat < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 608 | (fpow f32:$src0, f32:$src1), | 
|  | 609 | (exp_ieee (mul f32:$src1, (log_ieee f32:$src0))) | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 610 | >; | 
|  | 611 |  | 
|  | 612 | /* Other helper patterns */ | 
|  | 613 | /* --------------------- */ | 
|  | 614 |  | 
|  | 615 | /* Extract element pattern */ | 
| Matt Arsenault | 530dde4 | 2014-02-26 23:00:58 +0000 | [diff] [blame] | 616 | class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx, | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 617 | SubRegIndex sub_reg> | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 618 | : AMDGPUPat< | 
| Matt Arsenault | fbd9bbf | 2015-12-11 19:20:16 +0000 | [diff] [blame] | 619 | (sub_type (extractelt vec_type:$src, sub_idx)), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 620 | (EXTRACT_SUBREG $src, sub_reg) | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 621 | > { | 
|  | 622 | let SubtargetPredicate = TruePredicate; | 
|  | 623 | } | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 624 |  | 
|  | 625 | /* Insert element pattern */ | 
|  | 626 | class Insert_Element <ValueType elem_type, ValueType vec_type, | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 627 | int sub_idx, SubRegIndex sub_reg> | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 628 | : AMDGPUPat < | 
| Matt Arsenault | fbd9bbf | 2015-12-11 19:20:16 +0000 | [diff] [blame] | 629 | (insertelt vec_type:$vec, elem_type:$elem, sub_idx), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 630 | (INSERT_SUBREG $vec, $elem, sub_reg) | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 631 | > { | 
|  | 632 | let SubtargetPredicate = TruePredicate; | 
|  | 633 | } | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 634 |  | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 635 | // XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer | 
|  | 636 | // can handle COPY instructions. | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 637 | // bitconvert pattern | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 638 | class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : AMDGPUPat < | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 639 | (dt (bitconvert (st rc:$src0))), | 
|  | 640 | (dt rc:$src0) | 
|  | 641 | >; | 
|  | 642 |  | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 643 | // XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer | 
|  | 644 | // can handle COPY instructions. | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 645 | class DwordAddrPat<ValueType vt, RegisterClass rc> : AMDGPUPat < | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 646 | (vt (AMDGPUdwordaddr (vt rc:$addr))), | 
|  | 647 | (vt rc:$addr) | 
|  | 648 | >; | 
|  | 649 |  | 
| Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 650 | // BFI_INT patterns | 
|  | 651 |  | 
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 652 | multiclass BFIPatterns <Instruction BFI_INT, | 
|  | 653 | Instruction LoadImm32, | 
|  | 654 | RegisterClass RC64> { | 
| Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 655 | // Definition from ISA doc: | 
|  | 656 | // (y & x) | (z & ~x) | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 657 | def : AMDGPUPat < | 
| Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 658 | (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))), | 
|  | 659 | (BFI_INT $x, $y, $z) | 
|  | 660 | >; | 
|  | 661 |  | 
| Matt Arsenault | a18b3bc | 2018-02-07 00:21:34 +0000 | [diff] [blame] | 662 | // 64-bit version | 
|  | 663 | def : AMDGPUPat < | 
|  | 664 | (or (and i64:$y, i64:$x), (and i64:$z, (not i64:$x))), | 
|  | 665 | (REG_SEQUENCE RC64, | 
|  | 666 | (BFI_INT (i32 (EXTRACT_SUBREG $x, sub0)), | 
|  | 667 | (i32 (EXTRACT_SUBREG $y, sub0)), | 
|  | 668 | (i32 (EXTRACT_SUBREG $z, sub0))), sub0, | 
|  | 669 | (BFI_INT (i32 (EXTRACT_SUBREG $x, sub1)), | 
|  | 670 | (i32 (EXTRACT_SUBREG $y, sub1)), | 
|  | 671 | (i32 (EXTRACT_SUBREG $z, sub1))), sub1) | 
|  | 672 | >; | 
|  | 673 |  | 
| Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 674 | // SHA-256 Ch function | 
|  | 675 | // z ^ (x & (y ^ z)) | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 676 | def : AMDGPUPat < | 
| Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 677 | (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))), | 
|  | 678 | (BFI_INT $x, $y, $z) | 
|  | 679 | >; | 
|  | 680 |  | 
| Matt Arsenault | a18b3bc | 2018-02-07 00:21:34 +0000 | [diff] [blame] | 681 | // 64-bit version | 
|  | 682 | def : AMDGPUPat < | 
|  | 683 | (xor i64:$z, (and i64:$x, (xor i64:$y, i64:$z))), | 
|  | 684 | (REG_SEQUENCE RC64, | 
|  | 685 | (BFI_INT (i32 (EXTRACT_SUBREG $x, sub0)), | 
|  | 686 | (i32 (EXTRACT_SUBREG $y, sub0)), | 
|  | 687 | (i32 (EXTRACT_SUBREG $z, sub0))), sub0, | 
|  | 688 | (BFI_INT (i32 (EXTRACT_SUBREG $x, sub1)), | 
|  | 689 | (i32 (EXTRACT_SUBREG $y, sub1)), | 
|  | 690 | (i32 (EXTRACT_SUBREG $z, sub1))), sub1) | 
|  | 691 | >; | 
|  | 692 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 693 | def : AMDGPUPat < | 
| Matt Arsenault | 6e43965 | 2014-06-10 19:00:20 +0000 | [diff] [blame] | 694 | (fcopysign f32:$src0, f32:$src1), | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 695 | (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0, $src1) | 
| Matt Arsenault | 6e43965 | 2014-06-10 19:00:20 +0000 | [diff] [blame] | 696 | >; | 
|  | 697 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 698 | def : AMDGPUPat < | 
| Konstantin Zhuravlyov | 7d88275 | 2017-01-13 19:49:25 +0000 | [diff] [blame] | 699 | (f32 (fcopysign f32:$src0, f64:$src1)), | 
|  | 700 | (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0, | 
|  | 701 | (i32 (EXTRACT_SUBREG $src1, sub1))) | 
|  | 702 | >; | 
|  | 703 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 704 | def : AMDGPUPat < | 
| Matt Arsenault | 6e43965 | 2014-06-10 19:00:20 +0000 | [diff] [blame] | 705 | (f64 (fcopysign f64:$src0, f64:$src1)), | 
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 706 | (REG_SEQUENCE RC64, | 
|  | 707 | (i32 (EXTRACT_SUBREG $src0, sub0)), sub0, | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 708 | (BFI_INT (LoadImm32 (i32 0x7fffffff)), | 
| Matt Arsenault | 6e43965 | 2014-06-10 19:00:20 +0000 | [diff] [blame] | 709 | (i32 (EXTRACT_SUBREG $src0, sub1)), | 
|  | 710 | (i32 (EXTRACT_SUBREG $src1, sub1))), sub1) | 
|  | 711 | >; | 
| Valery Pykhtin | e55fd41 | 2016-10-20 16:17:54 +0000 | [diff] [blame] | 712 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 713 | def : AMDGPUPat < | 
| Valery Pykhtin | e55fd41 | 2016-10-20 16:17:54 +0000 | [diff] [blame] | 714 | (f64 (fcopysign f64:$src0, f32:$src1)), | 
|  | 715 | (REG_SEQUENCE RC64, | 
|  | 716 | (i32 (EXTRACT_SUBREG $src0, sub0)), sub0, | 
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 717 | (BFI_INT (LoadImm32 (i32 0x7fffffff)), | 
| Valery Pykhtin | e55fd41 | 2016-10-20 16:17:54 +0000 | [diff] [blame] | 718 | (i32 (EXTRACT_SUBREG $src0, sub1)), | 
|  | 719 | $src1), sub1) | 
|  | 720 | >; | 
| Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 721 | } | 
|  | 722 |  | 
| Tom Stellard | eac65dd | 2013-05-03 17:21:20 +0000 | [diff] [blame] | 723 | // SHA-256 Ma patterns | 
|  | 724 |  | 
|  | 725 | // ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y | 
| Matt Arsenault | a18b3bc | 2018-02-07 00:21:34 +0000 | [diff] [blame] | 726 | multiclass SHA256MaPattern <Instruction BFI_INT, Instruction XOR, RegisterClass RC64> { | 
|  | 727 | def : AMDGPUPat < | 
|  | 728 | (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))), | 
|  | 729 | (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y) | 
|  | 730 | >; | 
|  | 731 |  | 
|  | 732 | def : AMDGPUPat < | 
|  | 733 | (or (and i64:$x, i64:$z), (and i64:$y, (or i64:$x, i64:$z))), | 
|  | 734 | (REG_SEQUENCE RC64, | 
|  | 735 | (BFI_INT (XOR (i32 (EXTRACT_SUBREG $x, sub0)), | 
|  | 736 | (i32 (EXTRACT_SUBREG $y, sub0))), | 
|  | 737 | (i32 (EXTRACT_SUBREG $z, sub0)), | 
|  | 738 | (i32 (EXTRACT_SUBREG $y, sub0))), sub0, | 
|  | 739 | (BFI_INT (XOR (i32 (EXTRACT_SUBREG $x, sub1)), | 
|  | 740 | (i32 (EXTRACT_SUBREG $y, sub1))), | 
|  | 741 | (i32 (EXTRACT_SUBREG $z, sub1)), | 
|  | 742 | (i32 (EXTRACT_SUBREG $y, sub1))), sub1) | 
|  | 743 | >; | 
|  | 744 | } | 
| Tom Stellard | eac65dd | 2013-05-03 17:21:20 +0000 | [diff] [blame] | 745 |  | 
| Tom Stellard | 2b971eb | 2013-05-10 02:09:45 +0000 | [diff] [blame] | 746 | // Bitfield extract patterns | 
|  | 747 |  | 
| Marek Olsak | 949f5da | 2015-03-24 13:40:34 +0000 | [diff] [blame] | 748 | def IMMZeroBasedBitfieldMask : PatLeaf <(imm), [{ | 
|  | 749 | return isMask_32(N->getZExtValue()); | 
|  | 750 | }]>; | 
| Tom Stellard | a2a4b8e | 2014-01-23 18:49:33 +0000 | [diff] [blame] | 751 |  | 
| Marek Olsak | 949f5da | 2015-03-24 13:40:34 +0000 | [diff] [blame] | 752 | def IMMPopCount : SDNodeXForm<imm, [{ | 
| Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 753 | return CurDAG->getTargetConstant(countPopulation(N->getZExtValue()), SDLoc(N), | 
| Marek Olsak | 949f5da | 2015-03-24 13:40:34 +0000 | [diff] [blame] | 754 | MVT::i32); | 
|  | 755 | }]>; | 
| Tom Stellard | a2a4b8e | 2014-01-23 18:49:33 +0000 | [diff] [blame] | 756 |  | 
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 757 | multiclass BFEPattern <Instruction UBFE, Instruction SBFE, Instruction MOV> { | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 758 | def : AMDGPUPat < | 
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 759 | (i32 (and (i32 (srl i32:$src, i32:$rshift)), IMMZeroBasedBitfieldMask:$mask)), | 
|  | 760 | (UBFE $src, $rshift, (MOV (i32 (IMMPopCount $mask)))) | 
|  | 761 | >; | 
|  | 762 |  | 
| Roman Lebedev | 9c17dad | 2018-06-15 09:56:39 +0000 | [diff] [blame] | 763 | // x & ((1 << y) - 1) | 
|  | 764 | def : AMDGPUPat < | 
|  | 765 | (and i32:$src, (add_oneuse (shl_oneuse 1, i32:$width), -1)), | 
| Jan Vesely | 6ff58ed | 2018-07-27 15:00:13 +0000 | [diff] [blame] | 766 | (UBFE $src, (MOV (i32 0)), $width) | 
| Roman Lebedev | 9c17dad | 2018-06-15 09:56:39 +0000 | [diff] [blame] | 767 | >; | 
|  | 768 |  | 
| Roman Lebedev | dec562c | 2018-06-15 09:56:45 +0000 | [diff] [blame] | 769 | // x & ~(-1 << y) | 
|  | 770 | def : AMDGPUPat < | 
|  | 771 | (and i32:$src, (xor_oneuse (shl_oneuse -1, i32:$width), -1)), | 
| Jan Vesely | 6ff58ed | 2018-07-27 15:00:13 +0000 | [diff] [blame] | 772 | (UBFE $src, (MOV (i32 0)), $width) | 
| Roman Lebedev | dec562c | 2018-06-15 09:56:45 +0000 | [diff] [blame] | 773 | >; | 
|  | 774 |  | 
| Roman Lebedev | aa8587d | 2018-06-15 09:56:31 +0000 | [diff] [blame] | 775 | // x & (-1 >> (bitwidth - y)) | 
|  | 776 | def : AMDGPUPat < | 
|  | 777 | (and i32:$src, (srl_oneuse -1, (sub 32, i32:$width))), | 
| Jan Vesely | 6ff58ed | 2018-07-27 15:00:13 +0000 | [diff] [blame] | 778 | (UBFE $src, (MOV (i32 0)), $width) | 
| Roman Lebedev | aa8587d | 2018-06-15 09:56:31 +0000 | [diff] [blame] | 779 | >; | 
|  | 780 |  | 
|  | 781 | // x << (bitwidth - y) >> (bitwidth - y) | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 782 | def : AMDGPUPat < | 
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 783 | (srl (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)), | 
| Jan Vesely | 6ff58ed | 2018-07-27 15:00:13 +0000 | [diff] [blame] | 784 | (UBFE $src, (MOV (i32 0)), $width) | 
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 785 | >; | 
|  | 786 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 787 | def : AMDGPUPat < | 
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 788 | (sra (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)), | 
| Jan Vesely | 6ff58ed | 2018-07-27 15:00:13 +0000 | [diff] [blame] | 789 | (SBFE $src, (MOV (i32 0)), $width) | 
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 790 | >; | 
|  | 791 | } | 
| Tom Stellard | 2b971eb | 2013-05-10 02:09:45 +0000 | [diff] [blame] | 792 |  | 
| Tom Stellard | 5643c4a | 2013-05-20 15:02:19 +0000 | [diff] [blame] | 793 | // rotr pattern | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 794 | class ROTRPattern <Instruction BIT_ALIGN> : AMDGPUPat < | 
| Tom Stellard | 5643c4a | 2013-05-20 15:02:19 +0000 | [diff] [blame] | 795 | (rotr i32:$src0, i32:$src1), | 
|  | 796 | (BIT_ALIGN $src0, $src0, $src1) | 
|  | 797 | >; | 
|  | 798 |  | 
| Aakanksha Patil | a992c69 | 2018-11-12 21:04:06 +0000 | [diff] [blame] | 799 | multiclass IntMed3Pat<Instruction med3Inst, | 
|  | 800 | SDPatternOperator min, | 
| Matt Arsenault | c89f291 | 2016-03-07 21:54:48 +0000 | [diff] [blame] | 801 | SDPatternOperator max, | 
| Matt Arsenault | 10268f9 | 2017-02-27 22:40:39 +0000 | [diff] [blame] | 802 | SDPatternOperator min_oneuse, | 
| Aakanksha Patil | a992c69 | 2018-11-12 21:04:06 +0000 | [diff] [blame] | 803 | SDPatternOperator max_oneuse, | 
|  | 804 | ValueType vt = i32> { | 
|  | 805 |  | 
|  | 806 | // This matches 16 permutations of | 
|  | 807 | // min(max(a, b), max(min(a, b), c)) | 
|  | 808 | def : AMDGPUPat < | 
|  | 809 | (min (max_oneuse vt:$src0, vt:$src1), | 
|  | 810 | (max_oneuse (min_oneuse vt:$src0, vt:$src1), vt:$src2)), | 
|  | 811 | (med3Inst vt:$src0, vt:$src1, vt:$src2) | 
|  | 812 | >; | 
|  | 813 |  | 
|  | 814 | // This matches 16 permutations of | 
|  | 815 | // max(min(x, y), min(max(x, y), z)) | 
|  | 816 | def : AMDGPUPat < | 
| Matt Arsenault | 10268f9 | 2017-02-27 22:40:39 +0000 | [diff] [blame] | 817 | (max (min_oneuse vt:$src0, vt:$src1), | 
|  | 818 | (min_oneuse (max_oneuse vt:$src0, vt:$src1), vt:$src2)), | 
| Matt Arsenault | c89f291 | 2016-03-07 21:54:48 +0000 | [diff] [blame] | 819 | (med3Inst $src0, $src1, $src2) | 
|  | 820 | >; | 
| Aakanksha Patil | a992c69 | 2018-11-12 21:04:06 +0000 | [diff] [blame] | 821 | } | 
|  | 822 |  | 
| Matt Arsenault | eeb2a7e | 2015-01-15 23:58:35 +0000 | [diff] [blame] | 823 | // Special conversion patterns | 
|  | 824 |  | 
|  | 825 | def cvt_rpi_i32_f32 : PatFrag < | 
|  | 826 | (ops node:$src), | 
| Matt Arsenault | 08ad328 | 2015-01-31 21:28:13 +0000 | [diff] [blame] | 827 | (fp_to_sint (ffloor (fadd $src, FP_HALF))), | 
|  | 828 | [{ (void) N; return TM.Options.NoNaNsFPMath; }] | 
| Matt Arsenault | eeb2a7e | 2015-01-15 23:58:35 +0000 | [diff] [blame] | 829 | >; | 
|  | 830 |  | 
|  | 831 | def cvt_flr_i32_f32 : PatFrag < | 
|  | 832 | (ops node:$src), | 
| Matt Arsenault | 08ad328 | 2015-01-31 21:28:13 +0000 | [diff] [blame] | 833 | (fp_to_sint (ffloor $src)), | 
|  | 834 | [{ (void)N; return TM.Options.NoNaNsFPMath; }] | 
| Matt Arsenault | eeb2a7e | 2015-01-15 23:58:35 +0000 | [diff] [blame] | 835 | >; | 
|  | 836 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 837 | class IMad24Pat<Instruction Inst, bit HasClamp = 0> : AMDGPUPat < | 
| Matt Arsenault | eb26020 | 2014-05-22 18:00:15 +0000 | [diff] [blame] | 838 | (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2), | 
| Dmitry Preobrazhensky | ff64aa5 | 2017-08-16 13:51:56 +0000 | [diff] [blame] | 839 | !if(HasClamp, (Inst $src0, $src1, $src2, (i1 0)), | 
|  | 840 | (Inst $src0, $src1, $src2)) | 
| Matt Arsenault | eb26020 | 2014-05-22 18:00:15 +0000 | [diff] [blame] | 841 | >; | 
|  | 842 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 843 | class UMad24Pat<Instruction Inst, bit HasClamp = 0> : AMDGPUPat < | 
| Matt Arsenault | eb26020 | 2014-05-22 18:00:15 +0000 | [diff] [blame] | 844 | (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2), | 
| Dmitry Preobrazhensky | ff64aa5 | 2017-08-16 13:51:56 +0000 | [diff] [blame] | 845 | !if(HasClamp, (Inst $src0, $src1, $src2, (i1 0)), | 
|  | 846 | (Inst $src0, $src1, $src2)) | 
| Matt Arsenault | eb26020 | 2014-05-22 18:00:15 +0000 | [diff] [blame] | 847 | >; | 
|  | 848 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 849 | class RcpPat<Instruction RcpInst, ValueType vt> : AMDGPUPat < | 
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 850 | (fdiv FP_ONE, vt:$src), | 
|  | 851 | (RcpInst $src) | 
|  | 852 | >; | 
|  | 853 |  | 
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 854 | class RsqPat<Instruction RsqInst, ValueType vt> : AMDGPUPat < | 
| Matt Arsenault | 0bbcd8b | 2015-02-14 04:30:08 +0000 | [diff] [blame] | 855 | (AMDGPUrcp (fsqrt vt:$src)), | 
|  | 856 | (RsqInst $src) | 
|  | 857 | >; | 
| Matt Arsenault | 687ec75 | 2018-10-22 16:27:27 +0000 | [diff] [blame] | 858 |  | 
|  | 859 | // Instructions which select to the same v_min_f* | 
|  | 860 | def fminnum_like : PatFrags<(ops node:$src0, node:$src1), | 
|  | 861 | [(fminnum_ieee node:$src0, node:$src1), | 
|  | 862 | (fminnum node:$src0, node:$src1)] | 
|  | 863 | >; | 
|  | 864 |  | 
|  | 865 | // Instructions which select to the same v_max_f* | 
|  | 866 | def fmaxnum_like : PatFrags<(ops node:$src0, node:$src1), | 
|  | 867 | [(fmaxnum_ieee node:$src0, node:$src1), | 
|  | 868 | (fmaxnum node:$src0, node:$src1)] | 
|  | 869 | >; | 
|  | 870 |  | 
|  | 871 | def fminnum_like_oneuse : PatFrags<(ops node:$src0, node:$src1), | 
|  | 872 | [(fminnum_ieee_oneuse node:$src0, node:$src1), | 
|  | 873 | (fminnum_oneuse node:$src0, node:$src1)] | 
|  | 874 | >; | 
|  | 875 |  | 
|  | 876 | def fmaxnum_like_oneuse : PatFrags<(ops node:$src0, node:$src1), | 
|  | 877 | [(fmaxnum_ieee_oneuse node:$src0, node:$src1), | 
|  | 878 | (fmaxnum_oneuse node:$src0, node:$src1)] | 
|  | 879 | >; |