| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains instruction defs that are common to all hw codegen |
| 11 | // targets. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| Matt Arsenault | 648e422 | 2016-07-14 05:23:23 +0000 | [diff] [blame] | 15 | class AMDGPUInst <dag outs, dag ins, string asm = "", |
| 16 | list<dag> pattern = []> : Instruction { |
| Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 17 | field bit isRegisterLoad = 0; |
| 18 | field bit isRegisterStore = 0; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 19 | |
| 20 | let Namespace = "AMDGPU"; |
| 21 | let OutOperandList = outs; |
| 22 | let InOperandList = ins; |
| 23 | let AsmString = asm; |
| 24 | let Pattern = pattern; |
| 25 | let Itinerary = NullALU; |
| Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 26 | |
| Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 27 | // SoftFail is a field the disassembler can use to provide a way for |
| 28 | // instructions to not match without killing the whole decode process. It is |
| 29 | // mainly used for ARM, but Tablegen expects this field to exist or it fails |
| 30 | // to build the decode table. |
| 31 | field bits<64> SoftFail = 0; |
| 32 | |
| 33 | let DecoderNamespace = Namespace; |
| Matt Arsenault | 37fefd6 | 2016-06-10 02:18:02 +0000 | [diff] [blame] | 34 | |
| Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 35 | let TSFlags{63} = isRegisterLoad; |
| 36 | let TSFlags{62} = isRegisterStore; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 37 | } |
| 38 | |
| Matt Arsenault | 648e422 | 2016-07-14 05:23:23 +0000 | [diff] [blame] | 39 | class AMDGPUShaderInst <dag outs, dag ins, string asm = "", |
| 40 | list<dag> pattern = []> : AMDGPUInst<outs, ins, asm, pattern> { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 41 | |
| 42 | field bits<32> Inst = 0xffffffff; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 43 | } |
| 44 | |
| Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 45 | //===---------------------------------------------------------------------===// |
| 46 | // Return instruction |
| 47 | //===---------------------------------------------------------------------===// |
| 48 | |
| 49 | class ILFormat<dag outs, dag ins, string asmstr, list<dag> pattern> |
| 50 | : Instruction { |
| 51 | |
| 52 | let Namespace = "AMDGPU"; |
| 53 | dag OutOperandList = outs; |
| 54 | dag InOperandList = ins; |
| 55 | let Pattern = pattern; |
| 56 | let AsmString = !strconcat(asmstr, "\n"); |
| 57 | let isPseudo = 1; |
| 58 | let Itinerary = NullALU; |
| 59 | bit hasIEEEFlag = 0; |
| 60 | bit hasZeroOpFlag = 0; |
| 61 | let mayLoad = 0; |
| 62 | let mayStore = 0; |
| 63 | let hasSideEffects = 0; |
| 64 | let isCodeGenOnly = 1; |
| 65 | } |
| 66 | |
| 67 | def TruePredicate : Predicate<"true">; |
| 68 | |
| 69 | // Exists to help track down where SubtargetPredicate isn't set rather |
| 70 | // than letting tablegen crash with an unhelpful error. |
| 71 | def InvalidPred : Predicate<"predicate not set on instruction or pattern">; |
| 72 | |
| 73 | class PredicateControl { |
| 74 | Predicate SubtargetPredicate = InvalidPred; |
| 75 | list<Predicate> AssemblerPredicates = []; |
| 76 | Predicate AssemblerPredicate = TruePredicate; |
| 77 | list<Predicate> OtherPredicates = []; |
| 78 | list<Predicate> Predicates = !listconcat([SubtargetPredicate, |
| 79 | AssemblerPredicate], |
| 80 | AssemblerPredicates, |
| 81 | OtherPredicates); |
| 82 | } |
| 83 | class AMDGPUPat<dag pattern, dag result> : Pat<pattern, result>, |
| 84 | PredicateControl; |
| 85 | |
| Stanislav Mekhanoshin | 06cab79 | 2017-08-30 03:03:38 +0000 | [diff] [blame] | 86 | def FP16Denormals : Predicate<"Subtarget->hasFP16Denormals()">; |
| 87 | def FP32Denormals : Predicate<"Subtarget->hasFP32Denormals()">; |
| 88 | def FP64Denormals : Predicate<"Subtarget->hasFP64Denormals()">; |
| 89 | def NoFP16Denormals : Predicate<"!Subtarget->hasFP16Denormals()">; |
| 90 | def NoFP32Denormals : Predicate<"!Subtarget->hasFP32Denormals()">; |
| 91 | def NoFP64Denormals : Predicate<"!Subtarget->hasFP64Denormals()">; |
| Matt Arsenault | 1d07774 | 2014-07-15 20:18:24 +0000 | [diff] [blame] | 92 | def UnsafeFPMath : Predicate<"TM.Options.UnsafeFPMath">; |
| Jan Vesely | 39aeab4 | 2017-12-04 23:07:28 +0000 | [diff] [blame] | 93 | def FMA : Predicate<"Subtarget->hasFMA()">; |
| Matt Arsenault | f171cf2 | 2014-07-14 23:40:49 +0000 | [diff] [blame] | 94 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 95 | def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>; |
| 96 | |
| Dmitry Preobrazhensky | c7d35a0 | 2017-04-26 15:34:19 +0000 | [diff] [blame] | 97 | def u16ImmTarget : AsmOperandClass { |
| 98 | let Name = "U16Imm"; |
| 99 | let RenderMethod = "addImmOperands"; |
| 100 | } |
| 101 | |
| 102 | def s16ImmTarget : AsmOperandClass { |
| 103 | let Name = "S16Imm"; |
| 104 | let RenderMethod = "addImmOperands"; |
| 105 | } |
| 106 | |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 107 | let OperandType = "OPERAND_IMMEDIATE" in { |
| 108 | |
| Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 109 | def u32imm : Operand<i32> { |
| 110 | let PrintMethod = "printU32ImmOperand"; |
| 111 | } |
| 112 | |
| 113 | def u16imm : Operand<i16> { |
| 114 | let PrintMethod = "printU16ImmOperand"; |
| Dmitry Preobrazhensky | c7d35a0 | 2017-04-26 15:34:19 +0000 | [diff] [blame] | 115 | let ParserMatchClass = u16ImmTarget; |
| 116 | } |
| 117 | |
| 118 | def s16imm : Operand<i16> { |
| 119 | let PrintMethod = "printU16ImmOperand"; |
| 120 | let ParserMatchClass = s16ImmTarget; |
| Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 121 | } |
| 122 | |
| 123 | def u8imm : Operand<i8> { |
| 124 | let PrintMethod = "printU8ImmOperand"; |
| 125 | } |
| 126 | |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 127 | } // End OperandType = "OPERAND_IMMEDIATE" |
| 128 | |
| Tom Stellard | bc5b537 | 2014-06-13 16:38:59 +0000 | [diff] [blame] | 129 | //===--------------------------------------------------------------------===// |
| 130 | // Custom Operands |
| 131 | //===--------------------------------------------------------------------===// |
| 132 | def brtarget : Operand<OtherVT>; |
| 133 | |
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 134 | //===----------------------------------------------------------------------===// |
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 135 | // Misc. PatFrags |
| 136 | //===----------------------------------------------------------------------===// |
| 137 | |
| 138 | class HasOneUseBinOp<SDPatternOperator op> : PatFrag< |
| 139 | (ops node:$src0, node:$src1), |
| 140 | (op $src0, $src1), |
| 141 | [{ return N->hasOneUse(); }] |
| 142 | >; |
| 143 | |
| 144 | class HasOneUseTernaryOp<SDPatternOperator op> : PatFrag< |
| 145 | (ops node:$src0, node:$src1, node:$src2), |
| 146 | (op $src0, $src1, $src2), |
| 147 | [{ return N->hasOneUse(); }] |
| 148 | >; |
| 149 | |
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 150 | let Properties = [SDNPCommutative, SDNPAssociative] in { |
| 151 | def smax_oneuse : HasOneUseBinOp<smax>; |
| 152 | def smin_oneuse : HasOneUseBinOp<smin>; |
| 153 | def umax_oneuse : HasOneUseBinOp<umax>; |
| 154 | def umin_oneuse : HasOneUseBinOp<umin>; |
| 155 | def fminnum_oneuse : HasOneUseBinOp<fminnum>; |
| 156 | def fmaxnum_oneuse : HasOneUseBinOp<fmaxnum>; |
| 157 | def and_oneuse : HasOneUseBinOp<and>; |
| 158 | def or_oneuse : HasOneUseBinOp<or>; |
| 159 | def xor_oneuse : HasOneUseBinOp<xor>; |
| 160 | } // Properties = [SDNPCommutative, SDNPAssociative] |
| 161 | |
| Roman Lebedev | 9c17dad | 2018-06-15 09:56:39 +0000 | [diff] [blame] | 162 | def add_oneuse : HasOneUseBinOp<add>; |
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 163 | def sub_oneuse : HasOneUseBinOp<sub>; |
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 164 | |
| 165 | def srl_oneuse : HasOneUseBinOp<srl>; |
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 166 | def shl_oneuse : HasOneUseBinOp<shl>; |
| 167 | |
| 168 | def select_oneuse : HasOneUseTernaryOp<select>; |
| 169 | |
| Farhana Aleen | 3528c80 | 2018-08-21 16:21:15 +0000 | [diff] [blame^] | 170 | def AMDGPUmul_u24_oneuse : HasOneUseBinOp<AMDGPUmul_u24>; |
| 171 | def AMDGPUmul_i24_oneuse : HasOneUseBinOp<AMDGPUmul_i24>; |
| 172 | |
| Matt Arsenault | e1cd482 | 2017-11-13 00:22:09 +0000 | [diff] [blame] | 173 | def srl_16 : PatFrag< |
| 174 | (ops node:$src0), (srl_oneuse node:$src0, (i32 16)) |
| 175 | >; |
| 176 | |
| 177 | |
| 178 | def hi_i16_elt : PatFrag< |
| 179 | (ops node:$src0), (i16 (trunc (i32 (srl_16 node:$src0)))) |
| 180 | >; |
| 181 | |
| 182 | |
| 183 | def hi_f16_elt : PatLeaf< |
| 184 | (vt), [{ |
| 185 | if (N->getOpcode() != ISD::BITCAST) |
| 186 | return false; |
| 187 | SDValue Tmp = N->getOperand(0); |
| 188 | |
| 189 | if (Tmp.getOpcode() != ISD::SRL) |
| 190 | return false; |
| 191 | if (const auto *RHS = dyn_cast<ConstantSDNode>(Tmp.getOperand(1)) |
| 192 | return RHS->getZExtValue() == 16; |
| 193 | return false; |
| 194 | }]>; |
| 195 | |
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 196 | //===----------------------------------------------------------------------===// |
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 197 | // PatLeafs for floating-point comparisons |
| 198 | //===----------------------------------------------------------------------===// |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 199 | |
| Tom Stellard | 0351ea2 | 2013-09-28 02:50:50 +0000 | [diff] [blame] | 200 | def COND_OEQ : PatLeaf < |
| 201 | (cond), |
| 202 | [{return N->get() == ISD::SETOEQ || N->get() == ISD::SETEQ;}] |
| 203 | >; |
| 204 | |
| Matt Arsenault | 9cded7a | 2014-12-11 22:15:35 +0000 | [diff] [blame] | 205 | def COND_ONE : PatLeaf < |
| 206 | (cond), |
| 207 | [{return N->get() == ISD::SETONE || N->get() == ISD::SETNE;}] |
| 208 | >; |
| 209 | |
| Tom Stellard | 0351ea2 | 2013-09-28 02:50:50 +0000 | [diff] [blame] | 210 | def COND_OGT : PatLeaf < |
| 211 | (cond), |
| 212 | [{return N->get() == ISD::SETOGT || N->get() == ISD::SETGT;}] |
| 213 | >; |
| 214 | |
| Tom Stellard | 0351ea2 | 2013-09-28 02:50:50 +0000 | [diff] [blame] | 215 | def COND_OGE : PatLeaf < |
| 216 | (cond), |
| 217 | [{return N->get() == ISD::SETOGE || N->get() == ISD::SETGE;}] |
| 218 | >; |
| 219 | |
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 220 | def COND_OLT : PatLeaf < |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 221 | (cond), |
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 222 | [{return N->get() == ISD::SETOLT || N->get() == ISD::SETLT;}] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 223 | >; |
| 224 | |
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 225 | def COND_OLE : PatLeaf < |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 226 | (cond), |
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 227 | [{return N->get() == ISD::SETOLE || N->get() == ISD::SETLE;}] |
| 228 | >; |
| 229 | |
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 230 | def COND_O : PatLeaf <(cond), [{return N->get() == ISD::SETO;}]>; |
| 231 | def COND_UO : PatLeaf <(cond), [{return N->get() == ISD::SETUO;}]>; |
| 232 | |
| 233 | //===----------------------------------------------------------------------===// |
| Matt Arsenault | 8b989ef | 2014-12-11 22:15:39 +0000 | [diff] [blame] | 234 | // PatLeafs for unsigned / unordered comparisons |
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 235 | //===----------------------------------------------------------------------===// |
| 236 | |
| Matt Arsenault | 9cded7a | 2014-12-11 22:15:35 +0000 | [diff] [blame] | 237 | def COND_UEQ : PatLeaf <(cond), [{return N->get() == ISD::SETUEQ;}]>; |
| 238 | def COND_UNE : PatLeaf <(cond), [{return N->get() == ISD::SETUNE;}]>; |
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 239 | def COND_UGT : PatLeaf <(cond), [{return N->get() == ISD::SETUGT;}]>; |
| 240 | def COND_UGE : PatLeaf <(cond), [{return N->get() == ISD::SETUGE;}]>; |
| 241 | def COND_ULT : PatLeaf <(cond), [{return N->get() == ISD::SETULT;}]>; |
| 242 | def COND_ULE : PatLeaf <(cond), [{return N->get() == ISD::SETULE;}]>; |
| 243 | |
| Matt Arsenault | 9cded7a | 2014-12-11 22:15:35 +0000 | [diff] [blame] | 244 | // XXX - For some reason R600 version is preferring to use unordered |
| 245 | // for setne? |
| 246 | def COND_UNE_NE : PatLeaf < |
| 247 | (cond), |
| 248 | [{return N->get() == ISD::SETUNE || N->get() == ISD::SETNE;}] |
| 249 | >; |
| 250 | |
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 251 | //===----------------------------------------------------------------------===// |
| 252 | // PatLeafs for signed comparisons |
| 253 | //===----------------------------------------------------------------------===// |
| 254 | |
| 255 | def COND_SGT : PatLeaf <(cond), [{return N->get() == ISD::SETGT;}]>; |
| 256 | def COND_SGE : PatLeaf <(cond), [{return N->get() == ISD::SETGE;}]>; |
| 257 | def COND_SLT : PatLeaf <(cond), [{return N->get() == ISD::SETLT;}]>; |
| 258 | def COND_SLE : PatLeaf <(cond), [{return N->get() == ISD::SETLE;}]>; |
| 259 | |
| 260 | //===----------------------------------------------------------------------===// |
| 261 | // PatLeafs for integer equality |
| 262 | //===----------------------------------------------------------------------===// |
| 263 | |
| 264 | def COND_EQ : PatLeaf < |
| 265 | (cond), |
| 266 | [{return N->get() == ISD::SETEQ || N->get() == ISD::SETUEQ;}] |
| 267 | >; |
| 268 | |
| 269 | def COND_NE : PatLeaf < |
| 270 | (cond), |
| 271 | [{return N->get() == ISD::SETNE || N->get() == ISD::SETUNE;}] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 272 | >; |
| 273 | |
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 274 | def COND_NULL : PatLeaf < |
| 275 | (cond), |
| Tom Stellard | aa9a1a8 | 2014-08-01 02:05:57 +0000 | [diff] [blame] | 276 | [{(void)N; return false;}] |
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 277 | >; |
| 278 | |
| Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 279 | //===----------------------------------------------------------------------===// |
| 280 | // PatLeafs for Texture Constants |
| 281 | //===----------------------------------------------------------------------===// |
| 282 | |
| 283 | def TEX_ARRAY : PatLeaf< |
| 284 | (imm), |
| 285 | [{uint32_t TType = (uint32_t)N->getZExtValue(); |
| 286 | return TType == 9 || TType == 10 || TType == 16; |
| 287 | }] |
| 288 | >; |
| 289 | |
| 290 | def TEX_RECT : PatLeaf< |
| 291 | (imm), |
| 292 | [{uint32_t TType = (uint32_t)N->getZExtValue(); |
| 293 | return TType == 5; |
| 294 | }] |
| 295 | >; |
| 296 | |
| 297 | def TEX_SHADOW : PatLeaf< |
| 298 | (imm), |
| 299 | [{uint32_t TType = (uint32_t)N->getZExtValue(); |
| 300 | return (TType >= 6 && TType <= 8) || TType == 13; |
| 301 | }] |
| 302 | >; |
| 303 | |
| 304 | def TEX_SHADOW_ARRAY : PatLeaf< |
| 305 | (imm), |
| 306 | [{uint32_t TType = (uint32_t)N->getZExtValue(); |
| 307 | return TType == 11 || TType == 12 || TType == 17; |
| 308 | }] |
| 309 | >; |
| Matt Arsenault | c89f291 | 2016-03-07 21:54:48 +0000 | [diff] [blame] | 310 | |
| 311 | //===----------------------------------------------------------------------===// |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 312 | // Load/Store Pattern Fragments |
| 313 | //===----------------------------------------------------------------------===// |
| 314 | |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 315 | class Aligned8Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{ |
| 316 | return cast<MemSDNode>(N)->getAlignment() % 8 == 0; |
| 317 | }]>; |
| 318 | |
| Farhana Aleen | a7cb311 | 2018-03-09 17:41:39 +0000 | [diff] [blame] | 319 | class Aligned16Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{ |
| 320 | return cast<MemSDNode>(N)->getAlignment() >= 16; |
| 321 | }]>; |
| 322 | |
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 323 | class LoadFrag <SDPatternOperator op> : PatFrag<(ops node:$ptr), (op node:$ptr)>; |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 324 | |
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 325 | class StoreFrag<SDPatternOperator op> : PatFrag < |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 326 | (ops node:$value, node:$ptr), (op node:$value, node:$ptr) |
| 327 | >; |
| 328 | |
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 329 | class StoreHi16<SDPatternOperator op> : PatFrag < |
| 330 | (ops node:$value, node:$ptr), (op (srl node:$value, (i32 16)), node:$ptr) |
| 331 | >; |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 332 | |
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 333 | class PrivateAddress : CodePatPred<[{ |
| 334 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.PRIVATE_ADDRESS; |
| 335 | }]>; |
| 336 | |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 337 | class ConstantAddress : CodePatPred<[{ |
| 338 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.CONSTANT_ADDRESS; |
| 339 | }]>; |
| 340 | |
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 341 | class LocalAddress : CodePatPred<[{ |
| 342 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS; |
| 343 | }]>; |
| 344 | |
| 345 | class GlobalAddress : CodePatPred<[{ |
| 346 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS; |
| 347 | }]>; |
| 348 | |
| Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 349 | class GlobalLoadAddress : CodePatPred<[{ |
| 350 | auto AS = cast<MemSDNode>(N)->getAddressSpace(); |
| 351 | return AS == AMDGPUASI.GLOBAL_ADDRESS || AS == AMDGPUASI.CONSTANT_ADDRESS; |
| 352 | }]>; |
| 353 | |
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 354 | class FlatLoadAddress : CodePatPred<[{ |
| 355 | const auto AS = cast<MemSDNode>(N)->getAddressSpace(); |
| 356 | return AS == AMDGPUASI.FLAT_ADDRESS || |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 357 | AS == AMDGPUASI.GLOBAL_ADDRESS || |
| 358 | AS == AMDGPUASI.CONSTANT_ADDRESS; |
| 359 | }]>; |
| 360 | |
| 361 | class FlatStoreAddress : CodePatPred<[{ |
| 362 | const auto AS = cast<MemSDNode>(N)->getAddressSpace(); |
| 363 | return AS == AMDGPUASI.FLAT_ADDRESS || |
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 364 | AS == AMDGPUASI.GLOBAL_ADDRESS; |
| 365 | }]>; |
| 366 | |
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 367 | class AZExtLoadBase <SDPatternOperator ld_node>: PatFrag<(ops node:$ptr), |
| 368 | (ld_node node:$ptr), [{ |
| Tom Stellard | 31209cc | 2013-07-15 19:00:09 +0000 | [diff] [blame] | 369 | LoadSDNode *L = cast<LoadSDNode>(N); |
| 370 | return L->getExtensionType() == ISD::ZEXTLOAD || |
| 371 | L->getExtensionType() == ISD::EXTLOAD; |
| 372 | }]>; |
| 373 | |
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 374 | def az_extload : AZExtLoadBase <unindexedload>; |
| 375 | |
| Tom Stellard | 33dd04b | 2013-07-23 01:47:52 +0000 | [diff] [blame] | 376 | def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{ |
| 377 | return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8; |
| 378 | }]>; |
| 379 | |
| Tom Stellard | 33dd04b | 2013-07-23 01:47:52 +0000 | [diff] [blame] | 380 | def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{ |
| 381 | return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16; |
| 382 | }]>; |
| 383 | |
| Tom Stellard | 31209cc | 2013-07-15 19:00:09 +0000 | [diff] [blame] | 384 | def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{ |
| 385 | return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32; |
| 386 | }]>; |
| 387 | |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 388 | class PrivateLoad <SDPatternOperator op> : LoadFrag <op>, PrivateAddress; |
| 389 | class PrivateStore <SDPatternOperator op> : StoreFrag <op>, PrivateAddress; |
| Tom Stellard | 31209cc | 2013-07-15 19:00:09 +0000 | [diff] [blame] | 390 | |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 391 | class LocalLoad <SDPatternOperator op> : LoadFrag <op>, LocalAddress; |
| 392 | class LocalStore <SDPatternOperator op> : StoreFrag <op>, LocalAddress; |
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 393 | |
| Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 394 | class GlobalLoad <SDPatternOperator op> : LoadFrag<op>, GlobalLoadAddress; |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 395 | class GlobalStore <SDPatternOperator op> : StoreFrag<op>, GlobalAddress; |
| Tom Stellard | 31209cc | 2013-07-15 19:00:09 +0000 | [diff] [blame] | 396 | |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 397 | class FlatLoad <SDPatternOperator op> : LoadFrag <op>, FlatLoadAddress; |
| 398 | class FlatStore <SDPatternOperator op> : StoreFrag <op>, FlatStoreAddress; |
| 399 | |
| 400 | class ConstantLoad <SDPatternOperator op> : LoadFrag <op>, ConstantAddress; |
| 401 | |
| 402 | |
| 403 | def load_private : PrivateLoad <load>; |
| 404 | def az_extloadi8_private : PrivateLoad <az_extloadi8>; |
| 405 | def sextloadi8_private : PrivateLoad <sextloadi8>; |
| 406 | def az_extloadi16_private : PrivateLoad <az_extloadi16>; |
| 407 | def sextloadi16_private : PrivateLoad <sextloadi16>; |
| 408 | |
| 409 | def store_private : PrivateStore <store>; |
| 410 | def truncstorei8_private : PrivateStore<truncstorei8>; |
| 411 | def truncstorei16_private : PrivateStore <truncstorei16>; |
| 412 | def store_hi16_private : StoreHi16 <truncstorei16>, PrivateAddress; |
| 413 | def truncstorei8_hi16_private : StoreHi16<truncstorei8>, PrivateAddress; |
| 414 | |
| 415 | |
| 416 | def load_global : GlobalLoad <load>; |
| 417 | def sextloadi8_global : GlobalLoad <sextloadi8>; |
| 418 | def az_extloadi8_global : GlobalLoad <az_extloadi8>; |
| 419 | def sextloadi16_global : GlobalLoad <sextloadi16>; |
| 420 | def az_extloadi16_global : GlobalLoad <az_extloadi16>; |
| 421 | def atomic_load_global : GlobalLoad<atomic_load>; |
| 422 | |
| 423 | def store_global : GlobalStore <store>; |
| Tom Stellard | a4b746d | 2016-07-05 16:10:44 +0000 | [diff] [blame] | 424 | def truncstorei8_global : GlobalStore <truncstorei8>; |
| 425 | def truncstorei16_global : GlobalStore <truncstorei16>; |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 426 | def store_atomic_global : GlobalStore<atomic_store>; |
| 427 | def truncstorei8_hi16_global : StoreHi16 <truncstorei8>, GlobalAddress; |
| 428 | def truncstorei16_hi16_global : StoreHi16 <truncstorei16>, GlobalAddress; |
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 429 | |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 430 | def load_local : LocalLoad <load>; |
| 431 | def az_extloadi8_local : LocalLoad <az_extloadi8>; |
| 432 | def sextloadi8_local : LocalLoad <sextloadi8>; |
| 433 | def az_extloadi16_local : LocalLoad <az_extloadi16>; |
| 434 | def sextloadi16_local : LocalLoad <sextloadi16>; |
| Matt Arsenault | 3f8e7a3 | 2018-06-22 08:39:52 +0000 | [diff] [blame] | 435 | def atomic_load_32_local : LocalLoad<atomic_load_32>; |
| 436 | def atomic_load_64_local : LocalLoad<atomic_load_64>; |
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 437 | |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 438 | def store_local : LocalStore <store>; |
| 439 | def truncstorei8_local : LocalStore <truncstorei8>; |
| 440 | def truncstorei16_local : LocalStore <truncstorei16>; |
| 441 | def store_local_hi16 : StoreHi16 <truncstorei16>, LocalAddress; |
| 442 | def truncstorei8_local_hi16 : StoreHi16<truncstorei8>, LocalAddress; |
| Matt Arsenault | 3f8e7a3 | 2018-06-22 08:39:52 +0000 | [diff] [blame] | 443 | def atomic_store_local : LocalStore <atomic_store>; |
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 444 | |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 445 | def load_align8_local : Aligned8Bytes < |
| 446 | (ops node:$ptr), (load_local node:$ptr) |
| Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 447 | >; |
| 448 | |
| Farhana Aleen | a7cb311 | 2018-03-09 17:41:39 +0000 | [diff] [blame] | 449 | def load_align16_local : Aligned16Bytes < |
| 450 | (ops node:$ptr), (load_local node:$ptr) |
| 451 | >; |
| 452 | |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 453 | def store_align8_local : Aligned8Bytes < |
| 454 | (ops node:$val, node:$ptr), (store_local node:$val, node:$ptr) |
| Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 455 | >; |
| Matt Arsenault | 7257410 | 2014-06-11 18:08:34 +0000 | [diff] [blame] | 456 | |
| Farhana Aleen | c6c9dc8 | 2018-03-16 18:12:00 +0000 | [diff] [blame] | 457 | def store_align16_local : Aligned16Bytes < |
| 458 | (ops node:$val, node:$ptr), (store_local node:$val, node:$ptr) |
| 459 | >; |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 460 | |
| 461 | def load_flat : FlatLoad <load>; |
| 462 | def az_extloadi8_flat : FlatLoad <az_extloadi8>; |
| 463 | def sextloadi8_flat : FlatLoad <sextloadi8>; |
| 464 | def az_extloadi16_flat : FlatLoad <az_extloadi16>; |
| 465 | def sextloadi16_flat : FlatLoad <sextloadi16>; |
| 466 | def atomic_load_flat : FlatLoad<atomic_load>; |
| 467 | |
| 468 | def store_flat : FlatStore <store>; |
| 469 | def truncstorei8_flat : FlatStore <truncstorei8>; |
| 470 | def truncstorei16_flat : FlatStore <truncstorei16>; |
| 471 | def atomic_store_flat : FlatStore <atomic_store>; |
| 472 | def truncstorei8_hi16_flat : StoreHi16<truncstorei8>, FlatStoreAddress; |
| 473 | def truncstorei16_hi16_flat : StoreHi16<truncstorei16>, FlatStoreAddress; |
| 474 | |
| 475 | |
| 476 | def constant_load : ConstantLoad<load>; |
| 477 | def sextloadi8_constant : ConstantLoad <sextloadi8>; |
| 478 | def az_extloadi8_constant : ConstantLoad <az_extloadi8>; |
| 479 | def sextloadi16_constant : ConstantLoad <sextloadi16>; |
| 480 | def az_extloadi16_constant : ConstantLoad <az_extloadi16>; |
| 481 | |
| 482 | |
| Matt Arsenault | 7257410 | 2014-06-11 18:08:34 +0000 | [diff] [blame] | 483 | class local_binary_atomic_op<SDNode atomic_op> : |
| 484 | PatFrag<(ops node:$ptr, node:$value), |
| 485 | (atomic_op node:$ptr, node:$value), [{ |
| Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 486 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS; |
| Tom Stellard | 13c68ef | 2013-09-05 18:38:09 +0000 | [diff] [blame] | 487 | }]>; |
| 488 | |
| Matt Arsenault | 7257410 | 2014-06-11 18:08:34 +0000 | [diff] [blame] | 489 | def atomic_swap_local : local_binary_atomic_op<atomic_swap>; |
| 490 | def atomic_load_add_local : local_binary_atomic_op<atomic_load_add>; |
| 491 | def atomic_load_sub_local : local_binary_atomic_op<atomic_load_sub>; |
| 492 | def atomic_load_and_local : local_binary_atomic_op<atomic_load_and>; |
| 493 | def atomic_load_or_local : local_binary_atomic_op<atomic_load_or>; |
| 494 | def atomic_load_xor_local : local_binary_atomic_op<atomic_load_xor>; |
| 495 | def atomic_load_nand_local : local_binary_atomic_op<atomic_load_nand>; |
| 496 | def atomic_load_min_local : local_binary_atomic_op<atomic_load_min>; |
| 497 | def atomic_load_max_local : local_binary_atomic_op<atomic_load_max>; |
| 498 | def atomic_load_umin_local : local_binary_atomic_op<atomic_load_umin>; |
| 499 | def atomic_load_umax_local : local_binary_atomic_op<atomic_load_umax>; |
| Aaron Watry | 372cecf | 2013-09-06 20:17:42 +0000 | [diff] [blame] | 500 | |
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 501 | def mskor_global : PatFrag<(ops node:$val, node:$ptr), |
| 502 | (AMDGPUstore_mskor node:$val, node:$ptr), [{ |
| Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 503 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS; |
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 504 | }]>; |
| 505 | |
| Matt Arsenault | a030e26 | 2017-10-23 17:16:43 +0000 | [diff] [blame] | 506 | class AtomicCmpSwapLocal <SDNode cmp_swap_node> : PatFrag< |
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 507 | (ops node:$ptr, node:$cmp, node:$swap), |
| 508 | (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{ |
| 509 | AtomicSDNode *AN = cast<AtomicSDNode>(N); |
| Matt Arsenault | a030e26 | 2017-10-23 17:16:43 +0000 | [diff] [blame] | 510 | return AN->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS; |
| 511 | }]>; |
| Matt Arsenault | c793e1d | 2014-06-11 18:08:48 +0000 | [diff] [blame] | 512 | |
| Matt Arsenault | a030e26 | 2017-10-23 17:16:43 +0000 | [diff] [blame] | 513 | def atomic_cmp_swap_local : AtomicCmpSwapLocal <atomic_cmp_swap>; |
| Matt Arsenault | caa0ec2 | 2014-06-11 18:08:54 +0000 | [diff] [blame] | 514 | |
| Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 515 | multiclass global_binary_atomic_op<SDNode atomic_op> { |
| 516 | def "" : PatFrag< |
| 517 | (ops node:$ptr, node:$value), |
| 518 | (atomic_op node:$ptr, node:$value), |
| Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 519 | [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS;}]>; |
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 520 | |
| Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 521 | def _noret : PatFrag< |
| 522 | (ops node:$ptr, node:$value), |
| 523 | (atomic_op node:$ptr, node:$value), |
| Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 524 | [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>; |
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 525 | |
| Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 526 | def _ret : PatFrag< |
| 527 | (ops node:$ptr, node:$value), |
| 528 | (atomic_op node:$ptr, node:$value), |
| Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 529 | [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>; |
| Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 530 | } |
| 531 | |
| 532 | defm atomic_swap_global : global_binary_atomic_op<atomic_swap>; |
| 533 | defm atomic_add_global : global_binary_atomic_op<atomic_load_add>; |
| 534 | defm atomic_and_global : global_binary_atomic_op<atomic_load_and>; |
| 535 | defm atomic_max_global : global_binary_atomic_op<atomic_load_max>; |
| 536 | defm atomic_min_global : global_binary_atomic_op<atomic_load_min>; |
| 537 | defm atomic_or_global : global_binary_atomic_op<atomic_load_or>; |
| 538 | defm atomic_sub_global : global_binary_atomic_op<atomic_load_sub>; |
| 539 | defm atomic_umax_global : global_binary_atomic_op<atomic_load_umax>; |
| 540 | defm atomic_umin_global : global_binary_atomic_op<atomic_load_umin>; |
| 541 | defm atomic_xor_global : global_binary_atomic_op<atomic_load_xor>; |
| 542 | |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 543 | // Legacy. |
| Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 544 | def AMDGPUatomic_cmp_swap_global : PatFrag< |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 545 | (ops node:$ptr, node:$value), |
| 546 | (AMDGPUatomic_cmp_swap node:$ptr, node:$value)>, GlobalAddress; |
| Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 547 | |
| 548 | def atomic_cmp_swap_global : PatFrag< |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 549 | (ops node:$ptr, node:$cmp, node:$value), |
| 550 | (atomic_cmp_swap node:$ptr, node:$cmp, node:$value)>, GlobalAddress; |
| 551 | |
| Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 552 | |
| 553 | def atomic_cmp_swap_global_noret : PatFrag< |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 554 | (ops node:$ptr, node:$cmp, node:$value), |
| 555 | (atomic_cmp_swap node:$ptr, node:$cmp, node:$value), |
| 556 | [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>; |
| Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 557 | |
| 558 | def atomic_cmp_swap_global_ret : PatFrag< |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 559 | (ops node:$ptr, node:$cmp, node:$value), |
| 560 | (atomic_cmp_swap node:$ptr, node:$cmp, node:$value), |
| 561 | [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>; |
| Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 562 | |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 563 | //===----------------------------------------------------------------------===// |
| 564 | // Misc Pattern Fragments |
| 565 | //===----------------------------------------------------------------------===// |
| 566 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 567 | class Constants { |
| 568 | int TWO_PI = 0x40c90fdb; |
| 569 | int PI = 0x40490fdb; |
| 570 | int TWO_PI_INV = 0x3e22f983; |
| NAKAMURA Takumi | 4bb85f9 | 2013-10-28 04:07:23 +0000 | [diff] [blame] | 571 | int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding |
| Matt Arsenault | ce84130 | 2016-12-22 03:05:37 +0000 | [diff] [blame] | 572 | int FP16_ONE = 0x3C00; |
| Matt Arsenault | de496c32 | 2018-07-30 12:16:58 +0000 | [diff] [blame] | 573 | int FP16_NEG_ONE = 0xBC00; |
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 574 | int V2FP16_ONE = 0x3C003C00; |
| Matt Arsenault | aeca2fa | 2014-05-31 06:47:42 +0000 | [diff] [blame] | 575 | int FP32_ONE = 0x3f800000; |
| Matt Arsenault | 7fb961f | 2016-07-22 17:01:21 +0000 | [diff] [blame] | 576 | int FP32_NEG_ONE = 0xbf800000; |
| Matt Arsenault | 9cd9071 | 2016-04-14 01:42:16 +0000 | [diff] [blame] | 577 | int FP64_ONE = 0x3ff0000000000000; |
| Matt Arsenault | 7fb961f | 2016-07-22 17:01:21 +0000 | [diff] [blame] | 578 | int FP64_NEG_ONE = 0xbff0000000000000; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 579 | } |
| 580 | def CONST : Constants; |
| 581 | |
| 582 | def FP_ZERO : PatLeaf < |
| 583 | (fpimm), |
| 584 | [{return N->getValueAPF().isZero();}] |
| 585 | >; |
| 586 | |
| 587 | def FP_ONE : PatLeaf < |
| 588 | (fpimm), |
| 589 | [{return N->isExactlyValue(1.0);}] |
| 590 | >; |
| 591 | |
| Matt Arsenault | eeb2a7e | 2015-01-15 23:58:35 +0000 | [diff] [blame] | 592 | def FP_HALF : PatLeaf < |
| 593 | (fpimm), |
| 594 | [{return N->isExactlyValue(0.5);}] |
| 595 | >; |
| 596 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 597 | /* Generic helper patterns for intrinsics */ |
| 598 | /* -------------------------------------- */ |
| 599 | |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 600 | class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul> |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 601 | : AMDGPUPat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 602 | (fpow f32:$src0, f32:$src1), |
| 603 | (exp_ieee (mul f32:$src1, (log_ieee f32:$src0))) |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 604 | >; |
| 605 | |
| 606 | /* Other helper patterns */ |
| 607 | /* --------------------- */ |
| 608 | |
| 609 | /* Extract element pattern */ |
| Matt Arsenault | 530dde4 | 2014-02-26 23:00:58 +0000 | [diff] [blame] | 610 | class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx, |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 611 | SubRegIndex sub_reg> |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 612 | : AMDGPUPat< |
| Matt Arsenault | fbd9bbf | 2015-12-11 19:20:16 +0000 | [diff] [blame] | 613 | (sub_type (extractelt vec_type:$src, sub_idx)), |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 614 | (EXTRACT_SUBREG $src, sub_reg) |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 615 | > { |
| 616 | let SubtargetPredicate = TruePredicate; |
| 617 | } |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 618 | |
| 619 | /* Insert element pattern */ |
| 620 | class Insert_Element <ValueType elem_type, ValueType vec_type, |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 621 | int sub_idx, SubRegIndex sub_reg> |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 622 | : AMDGPUPat < |
| Matt Arsenault | fbd9bbf | 2015-12-11 19:20:16 +0000 | [diff] [blame] | 623 | (insertelt vec_type:$vec, elem_type:$elem, sub_idx), |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 624 | (INSERT_SUBREG $vec, $elem, sub_reg) |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 625 | > { |
| 626 | let SubtargetPredicate = TruePredicate; |
| 627 | } |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 628 | |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 629 | // XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer |
| 630 | // can handle COPY instructions. |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 631 | // bitconvert pattern |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 632 | class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : AMDGPUPat < |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 633 | (dt (bitconvert (st rc:$src0))), |
| 634 | (dt rc:$src0) |
| 635 | >; |
| 636 | |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 637 | // XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer |
| 638 | // can handle COPY instructions. |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 639 | class DwordAddrPat<ValueType vt, RegisterClass rc> : AMDGPUPat < |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 640 | (vt (AMDGPUdwordaddr (vt rc:$addr))), |
| 641 | (vt rc:$addr) |
| 642 | >; |
| 643 | |
| Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 644 | // BFI_INT patterns |
| 645 | |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 646 | multiclass BFIPatterns <Instruction BFI_INT, |
| 647 | Instruction LoadImm32, |
| 648 | RegisterClass RC64> { |
| Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 649 | // Definition from ISA doc: |
| 650 | // (y & x) | (z & ~x) |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 651 | def : AMDGPUPat < |
| Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 652 | (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))), |
| 653 | (BFI_INT $x, $y, $z) |
| 654 | >; |
| 655 | |
| Matt Arsenault | a18b3bc | 2018-02-07 00:21:34 +0000 | [diff] [blame] | 656 | // 64-bit version |
| 657 | def : AMDGPUPat < |
| 658 | (or (and i64:$y, i64:$x), (and i64:$z, (not i64:$x))), |
| 659 | (REG_SEQUENCE RC64, |
| 660 | (BFI_INT (i32 (EXTRACT_SUBREG $x, sub0)), |
| 661 | (i32 (EXTRACT_SUBREG $y, sub0)), |
| 662 | (i32 (EXTRACT_SUBREG $z, sub0))), sub0, |
| 663 | (BFI_INT (i32 (EXTRACT_SUBREG $x, sub1)), |
| 664 | (i32 (EXTRACT_SUBREG $y, sub1)), |
| 665 | (i32 (EXTRACT_SUBREG $z, sub1))), sub1) |
| 666 | >; |
| 667 | |
| Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 668 | // SHA-256 Ch function |
| 669 | // z ^ (x & (y ^ z)) |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 670 | def : AMDGPUPat < |
| Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 671 | (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))), |
| 672 | (BFI_INT $x, $y, $z) |
| 673 | >; |
| 674 | |
| Matt Arsenault | a18b3bc | 2018-02-07 00:21:34 +0000 | [diff] [blame] | 675 | // 64-bit version |
| 676 | def : AMDGPUPat < |
| 677 | (xor i64:$z, (and i64:$x, (xor i64:$y, i64:$z))), |
| 678 | (REG_SEQUENCE RC64, |
| 679 | (BFI_INT (i32 (EXTRACT_SUBREG $x, sub0)), |
| 680 | (i32 (EXTRACT_SUBREG $y, sub0)), |
| 681 | (i32 (EXTRACT_SUBREG $z, sub0))), sub0, |
| 682 | (BFI_INT (i32 (EXTRACT_SUBREG $x, sub1)), |
| 683 | (i32 (EXTRACT_SUBREG $y, sub1)), |
| 684 | (i32 (EXTRACT_SUBREG $z, sub1))), sub1) |
| 685 | >; |
| 686 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 687 | def : AMDGPUPat < |
| Matt Arsenault | 6e43965 | 2014-06-10 19:00:20 +0000 | [diff] [blame] | 688 | (fcopysign f32:$src0, f32:$src1), |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 689 | (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0, $src1) |
| Matt Arsenault | 6e43965 | 2014-06-10 19:00:20 +0000 | [diff] [blame] | 690 | >; |
| 691 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 692 | def : AMDGPUPat < |
| Konstantin Zhuravlyov | 7d88275 | 2017-01-13 19:49:25 +0000 | [diff] [blame] | 693 | (f32 (fcopysign f32:$src0, f64:$src1)), |
| 694 | (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0, |
| 695 | (i32 (EXTRACT_SUBREG $src1, sub1))) |
| 696 | >; |
| 697 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 698 | def : AMDGPUPat < |
| Matt Arsenault | 6e43965 | 2014-06-10 19:00:20 +0000 | [diff] [blame] | 699 | (f64 (fcopysign f64:$src0, f64:$src1)), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 700 | (REG_SEQUENCE RC64, |
| 701 | (i32 (EXTRACT_SUBREG $src0, sub0)), sub0, |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 702 | (BFI_INT (LoadImm32 (i32 0x7fffffff)), |
| Matt Arsenault | 6e43965 | 2014-06-10 19:00:20 +0000 | [diff] [blame] | 703 | (i32 (EXTRACT_SUBREG $src0, sub1)), |
| 704 | (i32 (EXTRACT_SUBREG $src1, sub1))), sub1) |
| 705 | >; |
| Valery Pykhtin | e55fd41 | 2016-10-20 16:17:54 +0000 | [diff] [blame] | 706 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 707 | def : AMDGPUPat < |
| Valery Pykhtin | e55fd41 | 2016-10-20 16:17:54 +0000 | [diff] [blame] | 708 | (f64 (fcopysign f64:$src0, f32:$src1)), |
| 709 | (REG_SEQUENCE RC64, |
| 710 | (i32 (EXTRACT_SUBREG $src0, sub0)), sub0, |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 711 | (BFI_INT (LoadImm32 (i32 0x7fffffff)), |
| Valery Pykhtin | e55fd41 | 2016-10-20 16:17:54 +0000 | [diff] [blame] | 712 | (i32 (EXTRACT_SUBREG $src0, sub1)), |
| 713 | $src1), sub1) |
| 714 | >; |
| Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 715 | } |
| 716 | |
| Tom Stellard | eac65dd | 2013-05-03 17:21:20 +0000 | [diff] [blame] | 717 | // SHA-256 Ma patterns |
| 718 | |
| 719 | // ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y |
| Matt Arsenault | a18b3bc | 2018-02-07 00:21:34 +0000 | [diff] [blame] | 720 | multiclass SHA256MaPattern <Instruction BFI_INT, Instruction XOR, RegisterClass RC64> { |
| 721 | def : AMDGPUPat < |
| 722 | (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))), |
| 723 | (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y) |
| 724 | >; |
| 725 | |
| 726 | def : AMDGPUPat < |
| 727 | (or (and i64:$x, i64:$z), (and i64:$y, (or i64:$x, i64:$z))), |
| 728 | (REG_SEQUENCE RC64, |
| 729 | (BFI_INT (XOR (i32 (EXTRACT_SUBREG $x, sub0)), |
| 730 | (i32 (EXTRACT_SUBREG $y, sub0))), |
| 731 | (i32 (EXTRACT_SUBREG $z, sub0)), |
| 732 | (i32 (EXTRACT_SUBREG $y, sub0))), sub0, |
| 733 | (BFI_INT (XOR (i32 (EXTRACT_SUBREG $x, sub1)), |
| 734 | (i32 (EXTRACT_SUBREG $y, sub1))), |
| 735 | (i32 (EXTRACT_SUBREG $z, sub1)), |
| 736 | (i32 (EXTRACT_SUBREG $y, sub1))), sub1) |
| 737 | >; |
| 738 | } |
| Tom Stellard | eac65dd | 2013-05-03 17:21:20 +0000 | [diff] [blame] | 739 | |
| Tom Stellard | 2b971eb | 2013-05-10 02:09:45 +0000 | [diff] [blame] | 740 | // Bitfield extract patterns |
| 741 | |
| Marek Olsak | 949f5da | 2015-03-24 13:40:34 +0000 | [diff] [blame] | 742 | def IMMZeroBasedBitfieldMask : PatLeaf <(imm), [{ |
| 743 | return isMask_32(N->getZExtValue()); |
| 744 | }]>; |
| Tom Stellard | a2a4b8e | 2014-01-23 18:49:33 +0000 | [diff] [blame] | 745 | |
| Marek Olsak | 949f5da | 2015-03-24 13:40:34 +0000 | [diff] [blame] | 746 | def IMMPopCount : SDNodeXForm<imm, [{ |
| Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 747 | return CurDAG->getTargetConstant(countPopulation(N->getZExtValue()), SDLoc(N), |
| Marek Olsak | 949f5da | 2015-03-24 13:40:34 +0000 | [diff] [blame] | 748 | MVT::i32); |
| 749 | }]>; |
| Tom Stellard | a2a4b8e | 2014-01-23 18:49:33 +0000 | [diff] [blame] | 750 | |
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 751 | multiclass BFEPattern <Instruction UBFE, Instruction SBFE, Instruction MOV> { |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 752 | def : AMDGPUPat < |
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 753 | (i32 (and (i32 (srl i32:$src, i32:$rshift)), IMMZeroBasedBitfieldMask:$mask)), |
| 754 | (UBFE $src, $rshift, (MOV (i32 (IMMPopCount $mask)))) |
| 755 | >; |
| 756 | |
| Roman Lebedev | 9c17dad | 2018-06-15 09:56:39 +0000 | [diff] [blame] | 757 | // x & ((1 << y) - 1) |
| 758 | def : AMDGPUPat < |
| 759 | (and i32:$src, (add_oneuse (shl_oneuse 1, i32:$width), -1)), |
| Jan Vesely | 6ff58ed | 2018-07-27 15:00:13 +0000 | [diff] [blame] | 760 | (UBFE $src, (MOV (i32 0)), $width) |
| Roman Lebedev | 9c17dad | 2018-06-15 09:56:39 +0000 | [diff] [blame] | 761 | >; |
| 762 | |
| Roman Lebedev | dec562c | 2018-06-15 09:56:45 +0000 | [diff] [blame] | 763 | // x & ~(-1 << y) |
| 764 | def : AMDGPUPat < |
| 765 | (and i32:$src, (xor_oneuse (shl_oneuse -1, i32:$width), -1)), |
| Jan Vesely | 6ff58ed | 2018-07-27 15:00:13 +0000 | [diff] [blame] | 766 | (UBFE $src, (MOV (i32 0)), $width) |
| Roman Lebedev | dec562c | 2018-06-15 09:56:45 +0000 | [diff] [blame] | 767 | >; |
| 768 | |
| Roman Lebedev | aa8587d | 2018-06-15 09:56:31 +0000 | [diff] [blame] | 769 | // x & (-1 >> (bitwidth - y)) |
| 770 | def : AMDGPUPat < |
| 771 | (and i32:$src, (srl_oneuse -1, (sub 32, i32:$width))), |
| Jan Vesely | 6ff58ed | 2018-07-27 15:00:13 +0000 | [diff] [blame] | 772 | (UBFE $src, (MOV (i32 0)), $width) |
| Roman Lebedev | aa8587d | 2018-06-15 09:56:31 +0000 | [diff] [blame] | 773 | >; |
| 774 | |
| 775 | // x << (bitwidth - y) >> (bitwidth - y) |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 776 | def : AMDGPUPat < |
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 777 | (srl (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)), |
| Jan Vesely | 6ff58ed | 2018-07-27 15:00:13 +0000 | [diff] [blame] | 778 | (UBFE $src, (MOV (i32 0)), $width) |
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 779 | >; |
| 780 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 781 | def : AMDGPUPat < |
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 782 | (sra (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)), |
| Jan Vesely | 6ff58ed | 2018-07-27 15:00:13 +0000 | [diff] [blame] | 783 | (SBFE $src, (MOV (i32 0)), $width) |
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 784 | >; |
| 785 | } |
| Tom Stellard | 2b971eb | 2013-05-10 02:09:45 +0000 | [diff] [blame] | 786 | |
| Tom Stellard | 5643c4a | 2013-05-20 15:02:19 +0000 | [diff] [blame] | 787 | // rotr pattern |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 788 | class ROTRPattern <Instruction BIT_ALIGN> : AMDGPUPat < |
| Tom Stellard | 5643c4a | 2013-05-20 15:02:19 +0000 | [diff] [blame] | 789 | (rotr i32:$src0, i32:$src1), |
| 790 | (BIT_ALIGN $src0, $src0, $src1) |
| 791 | >; |
| 792 | |
| Matt Arsenault | c89f291 | 2016-03-07 21:54:48 +0000 | [diff] [blame] | 793 | // This matches 16 permutations of |
| 794 | // max(min(x, y), min(max(x, y), z)) |
| 795 | class IntMed3Pat<Instruction med3Inst, |
| 796 | SDPatternOperator max, |
| 797 | SDPatternOperator max_oneuse, |
| Matt Arsenault | 10268f9 | 2017-02-27 22:40:39 +0000 | [diff] [blame] | 798 | SDPatternOperator min_oneuse, |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 799 | ValueType vt = i32> : AMDGPUPat< |
| Matt Arsenault | 10268f9 | 2017-02-27 22:40:39 +0000 | [diff] [blame] | 800 | (max (min_oneuse vt:$src0, vt:$src1), |
| 801 | (min_oneuse (max_oneuse vt:$src0, vt:$src1), vt:$src2)), |
| Matt Arsenault | c89f291 | 2016-03-07 21:54:48 +0000 | [diff] [blame] | 802 | (med3Inst $src0, $src1, $src2) |
| 803 | >; |
| 804 | |
| Matt Arsenault | eeb2a7e | 2015-01-15 23:58:35 +0000 | [diff] [blame] | 805 | // Special conversion patterns |
| 806 | |
| 807 | def cvt_rpi_i32_f32 : PatFrag < |
| 808 | (ops node:$src), |
| Matt Arsenault | 08ad328 | 2015-01-31 21:28:13 +0000 | [diff] [blame] | 809 | (fp_to_sint (ffloor (fadd $src, FP_HALF))), |
| 810 | [{ (void) N; return TM.Options.NoNaNsFPMath; }] |
| Matt Arsenault | eeb2a7e | 2015-01-15 23:58:35 +0000 | [diff] [blame] | 811 | >; |
| 812 | |
| 813 | def cvt_flr_i32_f32 : PatFrag < |
| 814 | (ops node:$src), |
| Matt Arsenault | 08ad328 | 2015-01-31 21:28:13 +0000 | [diff] [blame] | 815 | (fp_to_sint (ffloor $src)), |
| 816 | [{ (void)N; return TM.Options.NoNaNsFPMath; }] |
| Matt Arsenault | eeb2a7e | 2015-01-15 23:58:35 +0000 | [diff] [blame] | 817 | >; |
| 818 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 819 | class IMad24Pat<Instruction Inst, bit HasClamp = 0> : AMDGPUPat < |
| Matt Arsenault | eb26020 | 2014-05-22 18:00:15 +0000 | [diff] [blame] | 820 | (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2), |
| Dmitry Preobrazhensky | ff64aa5 | 2017-08-16 13:51:56 +0000 | [diff] [blame] | 821 | !if(HasClamp, (Inst $src0, $src1, $src2, (i1 0)), |
| 822 | (Inst $src0, $src1, $src2)) |
| Matt Arsenault | eb26020 | 2014-05-22 18:00:15 +0000 | [diff] [blame] | 823 | >; |
| 824 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 825 | class UMad24Pat<Instruction Inst, bit HasClamp = 0> : AMDGPUPat < |
| Matt Arsenault | eb26020 | 2014-05-22 18:00:15 +0000 | [diff] [blame] | 826 | (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2), |
| Dmitry Preobrazhensky | ff64aa5 | 2017-08-16 13:51:56 +0000 | [diff] [blame] | 827 | !if(HasClamp, (Inst $src0, $src1, $src2, (i1 0)), |
| 828 | (Inst $src0, $src1, $src2)) |
| Matt Arsenault | eb26020 | 2014-05-22 18:00:15 +0000 | [diff] [blame] | 829 | >; |
| 830 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 831 | class RcpPat<Instruction RcpInst, ValueType vt> : AMDGPUPat < |
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 832 | (fdiv FP_ONE, vt:$src), |
| 833 | (RcpInst $src) |
| 834 | >; |
| 835 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 836 | class RsqPat<Instruction RsqInst, ValueType vt> : AMDGPUPat < |
| Matt Arsenault | 0bbcd8b | 2015-02-14 04:30:08 +0000 | [diff] [blame] | 837 | (AMDGPUrcp (fsqrt vt:$src)), |
| 838 | (RsqInst $src) |
| 839 | >; |