blob: 055f2a8cee90e267d08c9a00db1facedfb2315e9 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains instruction defs that are common to all hw codegen
11// targets.
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault648e4222016-07-14 05:23:23 +000015class AMDGPUInst <dag outs, dag ins, string asm = "",
16 list<dag> pattern = []> : Instruction {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000017 field bit isRegisterLoad = 0;
18 field bit isRegisterStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000019
20 let Namespace = "AMDGPU";
21 let OutOperandList = outs;
22 let InOperandList = ins;
23 let AsmString = asm;
24 let Pattern = pattern;
25 let Itinerary = NullALU;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000026
Tom Stellarde1818af2016-02-18 03:42:32 +000027 // SoftFail is a field the disassembler can use to provide a way for
28 // instructions to not match without killing the whole decode process. It is
29 // mainly used for ARM, but Tablegen expects this field to exist or it fails
30 // to build the decode table.
31 field bits<64> SoftFail = 0;
32
33 let DecoderNamespace = Namespace;
Matt Arsenault37fefd62016-06-10 02:18:02 +000034
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000035 let TSFlags{63} = isRegisterLoad;
36 let TSFlags{62} = isRegisterStore;
Tom Stellard75aadc22012-12-11 21:25:42 +000037}
38
Matt Arsenault648e4222016-07-14 05:23:23 +000039class AMDGPUShaderInst <dag outs, dag ins, string asm = "",
40 list<dag> pattern = []> : AMDGPUInst<outs, ins, asm, pattern> {
Tom Stellard75aadc22012-12-11 21:25:42 +000041
42 field bits<32> Inst = 0xffffffff;
Tom Stellard75aadc22012-12-11 21:25:42 +000043}
44
Tom Stellardc5a154d2018-06-28 23:47:12 +000045//===---------------------------------------------------------------------===//
46// Return instruction
47//===---------------------------------------------------------------------===//
48
49class ILFormat<dag outs, dag ins, string asmstr, list<dag> pattern>
50: Instruction {
51
52 let Namespace = "AMDGPU";
53 dag OutOperandList = outs;
54 dag InOperandList = ins;
55 let Pattern = pattern;
56 let AsmString = !strconcat(asmstr, "\n");
57 let isPseudo = 1;
58 let Itinerary = NullALU;
59 bit hasIEEEFlag = 0;
60 bit hasZeroOpFlag = 0;
61 let mayLoad = 0;
62 let mayStore = 0;
63 let hasSideEffects = 0;
64 let isCodeGenOnly = 1;
65}
66
67def TruePredicate : Predicate<"true">;
68
69// Exists to help track down where SubtargetPredicate isn't set rather
70// than letting tablegen crash with an unhelpful error.
71def InvalidPred : Predicate<"predicate not set on instruction or pattern">;
72
73class PredicateControl {
74 Predicate SubtargetPredicate = InvalidPred;
75 list<Predicate> AssemblerPredicates = [];
76 Predicate AssemblerPredicate = TruePredicate;
77 list<Predicate> OtherPredicates = [];
78 list<Predicate> Predicates = !listconcat([SubtargetPredicate,
79 AssemblerPredicate],
80 AssemblerPredicates,
81 OtherPredicates);
82}
83class AMDGPUPat<dag pattern, dag result> : Pat<pattern, result>,
84 PredicateControl;
85
Stanislav Mekhanoshin06cab792017-08-30 03:03:38 +000086def FP16Denormals : Predicate<"Subtarget->hasFP16Denormals()">;
87def FP32Denormals : Predicate<"Subtarget->hasFP32Denormals()">;
88def FP64Denormals : Predicate<"Subtarget->hasFP64Denormals()">;
89def NoFP16Denormals : Predicate<"!Subtarget->hasFP16Denormals()">;
90def NoFP32Denormals : Predicate<"!Subtarget->hasFP32Denormals()">;
91def NoFP64Denormals : Predicate<"!Subtarget->hasFP64Denormals()">;
Matt Arsenault1d077742014-07-15 20:18:24 +000092def UnsafeFPMath : Predicate<"TM.Options.UnsafeFPMath">;
Jan Vesely39aeab42017-12-04 23:07:28 +000093def FMA : Predicate<"Subtarget->hasFMA()">;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000094
Tom Stellard75aadc22012-12-11 21:25:42 +000095def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>;
96
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +000097def u16ImmTarget : AsmOperandClass {
98 let Name = "U16Imm";
99 let RenderMethod = "addImmOperands";
100}
101
102def s16ImmTarget : AsmOperandClass {
103 let Name = "S16Imm";
104 let RenderMethod = "addImmOperands";
105}
106
Tom Stellardb02094e2014-07-21 15:45:01 +0000107let OperandType = "OPERAND_IMMEDIATE" in {
108
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000109def u32imm : Operand<i32> {
110 let PrintMethod = "printU32ImmOperand";
111}
112
113def u16imm : Operand<i16> {
114 let PrintMethod = "printU16ImmOperand";
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000115 let ParserMatchClass = u16ImmTarget;
116}
117
118def s16imm : Operand<i16> {
119 let PrintMethod = "printU16ImmOperand";
120 let ParserMatchClass = s16ImmTarget;
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000121}
122
123def u8imm : Operand<i8> {
124 let PrintMethod = "printU8ImmOperand";
125}
126
Tom Stellardb02094e2014-07-21 15:45:01 +0000127} // End OperandType = "OPERAND_IMMEDIATE"
128
Tom Stellardbc5b5372014-06-13 16:38:59 +0000129//===--------------------------------------------------------------------===//
130// Custom Operands
131//===--------------------------------------------------------------------===//
132def brtarget : Operand<OtherVT>;
133
Tom Stellardc0845332013-11-22 23:07:58 +0000134//===----------------------------------------------------------------------===//
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000135// Misc. PatFrags
136//===----------------------------------------------------------------------===//
137
138class HasOneUseBinOp<SDPatternOperator op> : PatFrag<
139 (ops node:$src0, node:$src1),
140 (op $src0, $src1),
141 [{ return N->hasOneUse(); }]
142>;
143
144class HasOneUseTernaryOp<SDPatternOperator op> : PatFrag<
145 (ops node:$src0, node:$src1, node:$src2),
146 (op $src0, $src1, $src2),
147 [{ return N->hasOneUse(); }]
148>;
149
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000150let Properties = [SDNPCommutative, SDNPAssociative] in {
151def smax_oneuse : HasOneUseBinOp<smax>;
152def smin_oneuse : HasOneUseBinOp<smin>;
153def umax_oneuse : HasOneUseBinOp<umax>;
154def umin_oneuse : HasOneUseBinOp<umin>;
155def fminnum_oneuse : HasOneUseBinOp<fminnum>;
156def fmaxnum_oneuse : HasOneUseBinOp<fmaxnum>;
157def and_oneuse : HasOneUseBinOp<and>;
158def or_oneuse : HasOneUseBinOp<or>;
159def xor_oneuse : HasOneUseBinOp<xor>;
160} // Properties = [SDNPCommutative, SDNPAssociative]
161
Roman Lebedev9c17dad2018-06-15 09:56:39 +0000162def add_oneuse : HasOneUseBinOp<add>;
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000163def sub_oneuse : HasOneUseBinOp<sub>;
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000164
165def srl_oneuse : HasOneUseBinOp<srl>;
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000166def shl_oneuse : HasOneUseBinOp<shl>;
167
168def select_oneuse : HasOneUseTernaryOp<select>;
169
Farhana Aleen3528c802018-08-21 16:21:15 +0000170def AMDGPUmul_u24_oneuse : HasOneUseBinOp<AMDGPUmul_u24>;
171def AMDGPUmul_i24_oneuse : HasOneUseBinOp<AMDGPUmul_i24>;
172
Matt Arsenaulte1cd4822017-11-13 00:22:09 +0000173def srl_16 : PatFrag<
174 (ops node:$src0), (srl_oneuse node:$src0, (i32 16))
175>;
176
177
178def hi_i16_elt : PatFrag<
179 (ops node:$src0), (i16 (trunc (i32 (srl_16 node:$src0))))
180>;
181
182
183def hi_f16_elt : PatLeaf<
184 (vt), [{
185 if (N->getOpcode() != ISD::BITCAST)
186 return false;
187 SDValue Tmp = N->getOperand(0);
188
189 if (Tmp.getOpcode() != ISD::SRL)
190 return false;
191 if (const auto *RHS = dyn_cast<ConstantSDNode>(Tmp.getOperand(1))
192 return RHS->getZExtValue() == 16;
193 return false;
194}]>;
195
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000196//===----------------------------------------------------------------------===//
Tom Stellardc0845332013-11-22 23:07:58 +0000197// PatLeafs for floating-point comparisons
198//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000199
Tom Stellard0351ea22013-09-28 02:50:50 +0000200def COND_OEQ : PatLeaf <
201 (cond),
202 [{return N->get() == ISD::SETOEQ || N->get() == ISD::SETEQ;}]
203>;
204
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000205def COND_ONE : PatLeaf <
206 (cond),
207 [{return N->get() == ISD::SETONE || N->get() == ISD::SETNE;}]
208>;
209
Tom Stellard0351ea22013-09-28 02:50:50 +0000210def COND_OGT : PatLeaf <
211 (cond),
212 [{return N->get() == ISD::SETOGT || N->get() == ISD::SETGT;}]
213>;
214
Tom Stellard0351ea22013-09-28 02:50:50 +0000215def COND_OGE : PatLeaf <
216 (cond),
217 [{return N->get() == ISD::SETOGE || N->get() == ISD::SETGE;}]
218>;
219
Tom Stellardc0845332013-11-22 23:07:58 +0000220def COND_OLT : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +0000221 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +0000222 [{return N->get() == ISD::SETOLT || N->get() == ISD::SETLT;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000223>;
224
Tom Stellardc0845332013-11-22 23:07:58 +0000225def COND_OLE : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +0000226 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +0000227 [{return N->get() == ISD::SETOLE || N->get() == ISD::SETLE;}]
228>;
229
Tom Stellardc0845332013-11-22 23:07:58 +0000230def COND_O : PatLeaf <(cond), [{return N->get() == ISD::SETO;}]>;
231def COND_UO : PatLeaf <(cond), [{return N->get() == ISD::SETUO;}]>;
232
233//===----------------------------------------------------------------------===//
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000234// PatLeafs for unsigned / unordered comparisons
Tom Stellardc0845332013-11-22 23:07:58 +0000235//===----------------------------------------------------------------------===//
236
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000237def COND_UEQ : PatLeaf <(cond), [{return N->get() == ISD::SETUEQ;}]>;
238def COND_UNE : PatLeaf <(cond), [{return N->get() == ISD::SETUNE;}]>;
Tom Stellardc0845332013-11-22 23:07:58 +0000239def COND_UGT : PatLeaf <(cond), [{return N->get() == ISD::SETUGT;}]>;
240def COND_UGE : PatLeaf <(cond), [{return N->get() == ISD::SETUGE;}]>;
241def COND_ULT : PatLeaf <(cond), [{return N->get() == ISD::SETULT;}]>;
242def COND_ULE : PatLeaf <(cond), [{return N->get() == ISD::SETULE;}]>;
243
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000244// XXX - For some reason R600 version is preferring to use unordered
245// for setne?
246def COND_UNE_NE : PatLeaf <
247 (cond),
248 [{return N->get() == ISD::SETUNE || N->get() == ISD::SETNE;}]
249>;
250
Tom Stellardc0845332013-11-22 23:07:58 +0000251//===----------------------------------------------------------------------===//
252// PatLeafs for signed comparisons
253//===----------------------------------------------------------------------===//
254
255def COND_SGT : PatLeaf <(cond), [{return N->get() == ISD::SETGT;}]>;
256def COND_SGE : PatLeaf <(cond), [{return N->get() == ISD::SETGE;}]>;
257def COND_SLT : PatLeaf <(cond), [{return N->get() == ISD::SETLT;}]>;
258def COND_SLE : PatLeaf <(cond), [{return N->get() == ISD::SETLE;}]>;
259
260//===----------------------------------------------------------------------===//
261// PatLeafs for integer equality
262//===----------------------------------------------------------------------===//
263
264def COND_EQ : PatLeaf <
265 (cond),
266 [{return N->get() == ISD::SETEQ || N->get() == ISD::SETUEQ;}]
267>;
268
269def COND_NE : PatLeaf <
270 (cond),
271 [{return N->get() == ISD::SETNE || N->get() == ISD::SETUNE;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000272>;
273
Christian Konigb19849a2013-02-21 15:17:04 +0000274def COND_NULL : PatLeaf <
275 (cond),
Tom Stellardaa9a1a82014-08-01 02:05:57 +0000276 [{(void)N; return false;}]
Christian Konigb19849a2013-02-21 15:17:04 +0000277>;
278
Tom Stellardc5a154d2018-06-28 23:47:12 +0000279//===----------------------------------------------------------------------===//
280// PatLeafs for Texture Constants
281//===----------------------------------------------------------------------===//
282
283def TEX_ARRAY : PatLeaf<
284 (imm),
285 [{uint32_t TType = (uint32_t)N->getZExtValue();
286 return TType == 9 || TType == 10 || TType == 16;
287 }]
288>;
289
290def TEX_RECT : PatLeaf<
291 (imm),
292 [{uint32_t TType = (uint32_t)N->getZExtValue();
293 return TType == 5;
294 }]
295>;
296
297def TEX_SHADOW : PatLeaf<
298 (imm),
299 [{uint32_t TType = (uint32_t)N->getZExtValue();
300 return (TType >= 6 && TType <= 8) || TType == 13;
301 }]
302>;
303
304def TEX_SHADOW_ARRAY : PatLeaf<
305 (imm),
306 [{uint32_t TType = (uint32_t)N->getZExtValue();
307 return TType == 11 || TType == 12 || TType == 17;
308 }]
309>;
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000310
311//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000312// Load/Store Pattern Fragments
313//===----------------------------------------------------------------------===//
314
Matt Arsenaultbc683832017-09-20 03:43:35 +0000315class Aligned8Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{
316 return cast<MemSDNode>(N)->getAlignment() % 8 == 0;
317}]>;
318
Farhana Aleena7cb3112018-03-09 17:41:39 +0000319class Aligned16Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{
320 return cast<MemSDNode>(N)->getAlignment() >= 16;
321}]>;
322
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000323class LoadFrag <SDPatternOperator op> : PatFrag<(ops node:$ptr), (op node:$ptr)>;
Tom Stellardb02094e2014-07-21 15:45:01 +0000324
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000325class StoreFrag<SDPatternOperator op> : PatFrag <
Tom Stellardb02094e2014-07-21 15:45:01 +0000326 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
327>;
328
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000329class StoreHi16<SDPatternOperator op> : PatFrag <
330 (ops node:$value, node:$ptr), (op (srl node:$value, (i32 16)), node:$ptr)
331>;
Tom Stellardb02094e2014-07-21 15:45:01 +0000332
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000333class PrivateAddress : CodePatPred<[{
334 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.PRIVATE_ADDRESS;
335}]>;
336
Matt Arsenaultbc683832017-09-20 03:43:35 +0000337class ConstantAddress : CodePatPred<[{
338 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.CONSTANT_ADDRESS;
339}]>;
340
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000341class LocalAddress : CodePatPred<[{
342 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS;
343}]>;
344
345class GlobalAddress : CodePatPred<[{
346 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS;
347}]>;
348
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000349class GlobalLoadAddress : CodePatPred<[{
350 auto AS = cast<MemSDNode>(N)->getAddressSpace();
351 return AS == AMDGPUASI.GLOBAL_ADDRESS || AS == AMDGPUASI.CONSTANT_ADDRESS;
352}]>;
353
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000354class FlatLoadAddress : CodePatPred<[{
355 const auto AS = cast<MemSDNode>(N)->getAddressSpace();
356 return AS == AMDGPUASI.FLAT_ADDRESS ||
Matt Arsenaultbc683832017-09-20 03:43:35 +0000357 AS == AMDGPUASI.GLOBAL_ADDRESS ||
358 AS == AMDGPUASI.CONSTANT_ADDRESS;
359}]>;
360
361class FlatStoreAddress : CodePatPred<[{
362 const auto AS = cast<MemSDNode>(N)->getAddressSpace();
363 return AS == AMDGPUASI.FLAT_ADDRESS ||
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000364 AS == AMDGPUASI.GLOBAL_ADDRESS;
365}]>;
366
Tom Stellard381a94a2015-05-12 15:00:49 +0000367class AZExtLoadBase <SDPatternOperator ld_node>: PatFrag<(ops node:$ptr),
368 (ld_node node:$ptr), [{
Tom Stellard31209cc2013-07-15 19:00:09 +0000369 LoadSDNode *L = cast<LoadSDNode>(N);
370 return L->getExtensionType() == ISD::ZEXTLOAD ||
371 L->getExtensionType() == ISD::EXTLOAD;
372}]>;
373
Tom Stellard381a94a2015-05-12 15:00:49 +0000374def az_extload : AZExtLoadBase <unindexedload>;
375
Tom Stellard33dd04b2013-07-23 01:47:52 +0000376def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
377 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;
378}]>;
379
Tom Stellard33dd04b2013-07-23 01:47:52 +0000380def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
381 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;
382}]>;
383
Tom Stellard31209cc2013-07-15 19:00:09 +0000384def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
385 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32;
386}]>;
387
Matt Arsenaultbc683832017-09-20 03:43:35 +0000388class PrivateLoad <SDPatternOperator op> : LoadFrag <op>, PrivateAddress;
389class PrivateStore <SDPatternOperator op> : StoreFrag <op>, PrivateAddress;
Tom Stellard31209cc2013-07-15 19:00:09 +0000390
Matt Arsenaultbc683832017-09-20 03:43:35 +0000391class LocalLoad <SDPatternOperator op> : LoadFrag <op>, LocalAddress;
392class LocalStore <SDPatternOperator op> : StoreFrag <op>, LocalAddress;
Matt Arsenault3f981402014-09-15 15:41:53 +0000393
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000394class GlobalLoad <SDPatternOperator op> : LoadFrag<op>, GlobalLoadAddress;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000395class GlobalStore <SDPatternOperator op> : StoreFrag<op>, GlobalAddress;
Tom Stellard31209cc2013-07-15 19:00:09 +0000396
Matt Arsenaultbc683832017-09-20 03:43:35 +0000397class FlatLoad <SDPatternOperator op> : LoadFrag <op>, FlatLoadAddress;
398class FlatStore <SDPatternOperator op> : StoreFrag <op>, FlatStoreAddress;
399
400class ConstantLoad <SDPatternOperator op> : LoadFrag <op>, ConstantAddress;
401
402
403def load_private : PrivateLoad <load>;
404def az_extloadi8_private : PrivateLoad <az_extloadi8>;
405def sextloadi8_private : PrivateLoad <sextloadi8>;
406def az_extloadi16_private : PrivateLoad <az_extloadi16>;
407def sextloadi16_private : PrivateLoad <sextloadi16>;
408
409def store_private : PrivateStore <store>;
410def truncstorei8_private : PrivateStore<truncstorei8>;
411def truncstorei16_private : PrivateStore <truncstorei16>;
412def store_hi16_private : StoreHi16 <truncstorei16>, PrivateAddress;
413def truncstorei8_hi16_private : StoreHi16<truncstorei8>, PrivateAddress;
414
415
416def load_global : GlobalLoad <load>;
417def sextloadi8_global : GlobalLoad <sextloadi8>;
418def az_extloadi8_global : GlobalLoad <az_extloadi8>;
419def sextloadi16_global : GlobalLoad <sextloadi16>;
420def az_extloadi16_global : GlobalLoad <az_extloadi16>;
421def atomic_load_global : GlobalLoad<atomic_load>;
422
423def store_global : GlobalStore <store>;
Tom Stellarda4b746d2016-07-05 16:10:44 +0000424def truncstorei8_global : GlobalStore <truncstorei8>;
425def truncstorei16_global : GlobalStore <truncstorei16>;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000426def store_atomic_global : GlobalStore<atomic_store>;
427def truncstorei8_hi16_global : StoreHi16 <truncstorei8>, GlobalAddress;
428def truncstorei16_hi16_global : StoreHi16 <truncstorei16>, GlobalAddress;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000429
Matt Arsenaultbc683832017-09-20 03:43:35 +0000430def load_local : LocalLoad <load>;
431def az_extloadi8_local : LocalLoad <az_extloadi8>;
432def sextloadi8_local : LocalLoad <sextloadi8>;
433def az_extloadi16_local : LocalLoad <az_extloadi16>;
434def sextloadi16_local : LocalLoad <sextloadi16>;
Matt Arsenault3f8e7a32018-06-22 08:39:52 +0000435def atomic_load_32_local : LocalLoad<atomic_load_32>;
436def atomic_load_64_local : LocalLoad<atomic_load_64>;
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000437
Matt Arsenaultbc683832017-09-20 03:43:35 +0000438def store_local : LocalStore <store>;
439def truncstorei8_local : LocalStore <truncstorei8>;
440def truncstorei16_local : LocalStore <truncstorei16>;
441def store_local_hi16 : StoreHi16 <truncstorei16>, LocalAddress;
442def truncstorei8_local_hi16 : StoreHi16<truncstorei8>, LocalAddress;
Matt Arsenault3f8e7a32018-06-22 08:39:52 +0000443def atomic_store_local : LocalStore <atomic_store>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000444
Matt Arsenaultbc683832017-09-20 03:43:35 +0000445def load_align8_local : Aligned8Bytes <
446 (ops node:$ptr), (load_local node:$ptr)
Tom Stellardf3fc5552014-08-22 18:49:35 +0000447>;
448
Farhana Aleena7cb3112018-03-09 17:41:39 +0000449def load_align16_local : Aligned16Bytes <
450 (ops node:$ptr), (load_local node:$ptr)
451>;
452
Matt Arsenaultbc683832017-09-20 03:43:35 +0000453def store_align8_local : Aligned8Bytes <
454 (ops node:$val, node:$ptr), (store_local node:$val, node:$ptr)
Tom Stellardf3fc5552014-08-22 18:49:35 +0000455>;
Matt Arsenault72574102014-06-11 18:08:34 +0000456
Farhana Aleenc6c9dc82018-03-16 18:12:00 +0000457def store_align16_local : Aligned16Bytes <
458 (ops node:$val, node:$ptr), (store_local node:$val, node:$ptr)
459>;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000460
461def load_flat : FlatLoad <load>;
462def az_extloadi8_flat : FlatLoad <az_extloadi8>;
463def sextloadi8_flat : FlatLoad <sextloadi8>;
464def az_extloadi16_flat : FlatLoad <az_extloadi16>;
465def sextloadi16_flat : FlatLoad <sextloadi16>;
466def atomic_load_flat : FlatLoad<atomic_load>;
467
468def store_flat : FlatStore <store>;
469def truncstorei8_flat : FlatStore <truncstorei8>;
470def truncstorei16_flat : FlatStore <truncstorei16>;
471def atomic_store_flat : FlatStore <atomic_store>;
472def truncstorei8_hi16_flat : StoreHi16<truncstorei8>, FlatStoreAddress;
473def truncstorei16_hi16_flat : StoreHi16<truncstorei16>, FlatStoreAddress;
474
475
476def constant_load : ConstantLoad<load>;
477def sextloadi8_constant : ConstantLoad <sextloadi8>;
478def az_extloadi8_constant : ConstantLoad <az_extloadi8>;
479def sextloadi16_constant : ConstantLoad <sextloadi16>;
480def az_extloadi16_constant : ConstantLoad <az_extloadi16>;
481
482
Matt Arsenault72574102014-06-11 18:08:34 +0000483class local_binary_atomic_op<SDNode atomic_op> :
484 PatFrag<(ops node:$ptr, node:$value),
485 (atomic_op node:$ptr, node:$value), [{
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000486 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000487}]>;
488
Matt Arsenault72574102014-06-11 18:08:34 +0000489def atomic_swap_local : local_binary_atomic_op<atomic_swap>;
490def atomic_load_add_local : local_binary_atomic_op<atomic_load_add>;
491def atomic_load_sub_local : local_binary_atomic_op<atomic_load_sub>;
492def atomic_load_and_local : local_binary_atomic_op<atomic_load_and>;
493def atomic_load_or_local : local_binary_atomic_op<atomic_load_or>;
494def atomic_load_xor_local : local_binary_atomic_op<atomic_load_xor>;
495def atomic_load_nand_local : local_binary_atomic_op<atomic_load_nand>;
496def atomic_load_min_local : local_binary_atomic_op<atomic_load_min>;
497def atomic_load_max_local : local_binary_atomic_op<atomic_load_max>;
498def atomic_load_umin_local : local_binary_atomic_op<atomic_load_umin>;
499def atomic_load_umax_local : local_binary_atomic_op<atomic_load_umax>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000500
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000501def mskor_global : PatFrag<(ops node:$val, node:$ptr),
502 (AMDGPUstore_mskor node:$val, node:$ptr), [{
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000503 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000504}]>;
505
Matt Arsenaulta030e262017-10-23 17:16:43 +0000506class AtomicCmpSwapLocal <SDNode cmp_swap_node> : PatFrag<
Tom Stellard381a94a2015-05-12 15:00:49 +0000507 (ops node:$ptr, node:$cmp, node:$swap),
508 (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{
509 AtomicSDNode *AN = cast<AtomicSDNode>(N);
Matt Arsenaulta030e262017-10-23 17:16:43 +0000510 return AN->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS;
511}]>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000512
Matt Arsenaulta030e262017-10-23 17:16:43 +0000513def atomic_cmp_swap_local : AtomicCmpSwapLocal <atomic_cmp_swap>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000514
Jan Vesely206a5102016-12-23 15:34:51 +0000515multiclass global_binary_atomic_op<SDNode atomic_op> {
516 def "" : PatFrag<
517 (ops node:$ptr, node:$value),
518 (atomic_op node:$ptr, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000519 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS;}]>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000520
Jan Vesely206a5102016-12-23 15:34:51 +0000521 def _noret : PatFrag<
522 (ops node:$ptr, node:$value),
523 (atomic_op node:$ptr, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000524 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000525
Jan Vesely206a5102016-12-23 15:34:51 +0000526 def _ret : PatFrag<
527 (ops node:$ptr, node:$value),
528 (atomic_op node:$ptr, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000529 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>;
Jan Vesely206a5102016-12-23 15:34:51 +0000530}
531
532defm atomic_swap_global : global_binary_atomic_op<atomic_swap>;
533defm atomic_add_global : global_binary_atomic_op<atomic_load_add>;
534defm atomic_and_global : global_binary_atomic_op<atomic_load_and>;
535defm atomic_max_global : global_binary_atomic_op<atomic_load_max>;
536defm atomic_min_global : global_binary_atomic_op<atomic_load_min>;
537defm atomic_or_global : global_binary_atomic_op<atomic_load_or>;
538defm atomic_sub_global : global_binary_atomic_op<atomic_load_sub>;
539defm atomic_umax_global : global_binary_atomic_op<atomic_load_umax>;
540defm atomic_umin_global : global_binary_atomic_op<atomic_load_umin>;
541defm atomic_xor_global : global_binary_atomic_op<atomic_load_xor>;
542
Matt Arsenaultbc683832017-09-20 03:43:35 +0000543// Legacy.
Jan Vesely206a5102016-12-23 15:34:51 +0000544def AMDGPUatomic_cmp_swap_global : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000545 (ops node:$ptr, node:$value),
546 (AMDGPUatomic_cmp_swap node:$ptr, node:$value)>, GlobalAddress;
Jan Vesely206a5102016-12-23 15:34:51 +0000547
548def atomic_cmp_swap_global : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000549 (ops node:$ptr, node:$cmp, node:$value),
550 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value)>, GlobalAddress;
551
Jan Vesely206a5102016-12-23 15:34:51 +0000552
553def atomic_cmp_swap_global_noret : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000554 (ops node:$ptr, node:$cmp, node:$value),
555 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
556 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>;
Jan Vesely206a5102016-12-23 15:34:51 +0000557
558def atomic_cmp_swap_global_ret : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000559 (ops node:$ptr, node:$cmp, node:$value),
560 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
561 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>;
Tom Stellard354a43c2016-04-01 18:27:37 +0000562
Tom Stellardb4a313a2014-08-01 00:32:39 +0000563//===----------------------------------------------------------------------===//
564// Misc Pattern Fragments
565//===----------------------------------------------------------------------===//
566
Tom Stellard75aadc22012-12-11 21:25:42 +0000567class Constants {
568int TWO_PI = 0x40c90fdb;
569int PI = 0x40490fdb;
570int TWO_PI_INV = 0x3e22f983;
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000571int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding
Matt Arsenaultce841302016-12-22 03:05:37 +0000572int FP16_ONE = 0x3C00;
Matt Arsenaultde496c322018-07-30 12:16:58 +0000573int FP16_NEG_ONE = 0xBC00;
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000574int V2FP16_ONE = 0x3C003C00;
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +0000575int FP32_ONE = 0x3f800000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000576int FP32_NEG_ONE = 0xbf800000;
Matt Arsenault9cd90712016-04-14 01:42:16 +0000577int FP64_ONE = 0x3ff0000000000000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000578int FP64_NEG_ONE = 0xbff0000000000000;
Tom Stellard75aadc22012-12-11 21:25:42 +0000579}
580def CONST : Constants;
581
582def FP_ZERO : PatLeaf <
583 (fpimm),
584 [{return N->getValueAPF().isZero();}]
585>;
586
587def FP_ONE : PatLeaf <
588 (fpimm),
589 [{return N->isExactlyValue(1.0);}]
590>;
591
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000592def FP_HALF : PatLeaf <
593 (fpimm),
594 [{return N->isExactlyValue(0.5);}]
595>;
596
Tom Stellard75aadc22012-12-11 21:25:42 +0000597/* Generic helper patterns for intrinsics */
598/* -------------------------------------- */
599
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000600class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul>
Matt Arsenault90c75932017-10-03 00:06:41 +0000601 : AMDGPUPat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000602 (fpow f32:$src0, f32:$src1),
603 (exp_ieee (mul f32:$src1, (log_ieee f32:$src0)))
Tom Stellard75aadc22012-12-11 21:25:42 +0000604>;
605
606/* Other helper patterns */
607/* --------------------- */
608
609/* Extract element pattern */
Matt Arsenault530dde42014-02-26 23:00:58 +0000610class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000611 SubRegIndex sub_reg>
Matt Arsenault90c75932017-10-03 00:06:41 +0000612 : AMDGPUPat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000613 (sub_type (extractelt vec_type:$src, sub_idx)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000614 (EXTRACT_SUBREG $src, sub_reg)
Matt Arsenault90c75932017-10-03 00:06:41 +0000615> {
616 let SubtargetPredicate = TruePredicate;
617}
Tom Stellard75aadc22012-12-11 21:25:42 +0000618
619/* Insert element pattern */
620class Insert_Element <ValueType elem_type, ValueType vec_type,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000621 int sub_idx, SubRegIndex sub_reg>
Matt Arsenault90c75932017-10-03 00:06:41 +0000622 : AMDGPUPat <
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000623 (insertelt vec_type:$vec, elem_type:$elem, sub_idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000624 (INSERT_SUBREG $vec, $elem, sub_reg)
Matt Arsenault90c75932017-10-03 00:06:41 +0000625> {
626 let SubtargetPredicate = TruePredicate;
627}
Tom Stellard75aadc22012-12-11 21:25:42 +0000628
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000629// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
630// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000631// bitconvert pattern
Matt Arsenault90c75932017-10-03 00:06:41 +0000632class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : AMDGPUPat <
Tom Stellard75aadc22012-12-11 21:25:42 +0000633 (dt (bitconvert (st rc:$src0))),
634 (dt rc:$src0)
635>;
636
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000637// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
638// can handle COPY instructions.
Matt Arsenault90c75932017-10-03 00:06:41 +0000639class DwordAddrPat<ValueType vt, RegisterClass rc> : AMDGPUPat <
Tom Stellard75aadc22012-12-11 21:25:42 +0000640 (vt (AMDGPUdwordaddr (vt rc:$addr))),
641 (vt rc:$addr)
642>;
643
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000644// BFI_INT patterns
645
Matt Arsenault7d858d82014-11-02 23:46:54 +0000646multiclass BFIPatterns <Instruction BFI_INT,
647 Instruction LoadImm32,
648 RegisterClass RC64> {
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000649 // Definition from ISA doc:
650 // (y & x) | (z & ~x)
Matt Arsenault90c75932017-10-03 00:06:41 +0000651 def : AMDGPUPat <
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000652 (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))),
653 (BFI_INT $x, $y, $z)
654 >;
655
Matt Arsenaulta18b3bc2018-02-07 00:21:34 +0000656 // 64-bit version
657 def : AMDGPUPat <
658 (or (and i64:$y, i64:$x), (and i64:$z, (not i64:$x))),
659 (REG_SEQUENCE RC64,
660 (BFI_INT (i32 (EXTRACT_SUBREG $x, sub0)),
661 (i32 (EXTRACT_SUBREG $y, sub0)),
662 (i32 (EXTRACT_SUBREG $z, sub0))), sub0,
663 (BFI_INT (i32 (EXTRACT_SUBREG $x, sub1)),
664 (i32 (EXTRACT_SUBREG $y, sub1)),
665 (i32 (EXTRACT_SUBREG $z, sub1))), sub1)
666 >;
667
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000668 // SHA-256 Ch function
669 // z ^ (x & (y ^ z))
Matt Arsenault90c75932017-10-03 00:06:41 +0000670 def : AMDGPUPat <
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000671 (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))),
672 (BFI_INT $x, $y, $z)
673 >;
674
Matt Arsenaulta18b3bc2018-02-07 00:21:34 +0000675 // 64-bit version
676 def : AMDGPUPat <
677 (xor i64:$z, (and i64:$x, (xor i64:$y, i64:$z))),
678 (REG_SEQUENCE RC64,
679 (BFI_INT (i32 (EXTRACT_SUBREG $x, sub0)),
680 (i32 (EXTRACT_SUBREG $y, sub0)),
681 (i32 (EXTRACT_SUBREG $z, sub0))), sub0,
682 (BFI_INT (i32 (EXTRACT_SUBREG $x, sub1)),
683 (i32 (EXTRACT_SUBREG $y, sub1)),
684 (i32 (EXTRACT_SUBREG $z, sub1))), sub1)
685 >;
686
Matt Arsenault90c75932017-10-03 00:06:41 +0000687 def : AMDGPUPat <
Matt Arsenault6e439652014-06-10 19:00:20 +0000688 (fcopysign f32:$src0, f32:$src1),
Tom Stellard115a6152016-11-10 16:02:37 +0000689 (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0, $src1)
Matt Arsenault6e439652014-06-10 19:00:20 +0000690 >;
691
Matt Arsenault90c75932017-10-03 00:06:41 +0000692 def : AMDGPUPat <
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000693 (f32 (fcopysign f32:$src0, f64:$src1)),
694 (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0,
695 (i32 (EXTRACT_SUBREG $src1, sub1)))
696 >;
697
Matt Arsenault90c75932017-10-03 00:06:41 +0000698 def : AMDGPUPat <
Matt Arsenault6e439652014-06-10 19:00:20 +0000699 (f64 (fcopysign f64:$src0, f64:$src1)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000700 (REG_SEQUENCE RC64,
701 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000702 (BFI_INT (LoadImm32 (i32 0x7fffffff)),
Matt Arsenault6e439652014-06-10 19:00:20 +0000703 (i32 (EXTRACT_SUBREG $src0, sub1)),
704 (i32 (EXTRACT_SUBREG $src1, sub1))), sub1)
705 >;
Valery Pykhtine55fd412016-10-20 16:17:54 +0000706
Matt Arsenault90c75932017-10-03 00:06:41 +0000707 def : AMDGPUPat <
Valery Pykhtine55fd412016-10-20 16:17:54 +0000708 (f64 (fcopysign f64:$src0, f32:$src1)),
709 (REG_SEQUENCE RC64,
710 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000711 (BFI_INT (LoadImm32 (i32 0x7fffffff)),
Valery Pykhtine55fd412016-10-20 16:17:54 +0000712 (i32 (EXTRACT_SUBREG $src0, sub1)),
713 $src1), sub1)
714 >;
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000715}
716
Tom Stellardeac65dd2013-05-03 17:21:20 +0000717// SHA-256 Ma patterns
718
719// ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y
Matt Arsenaulta18b3bc2018-02-07 00:21:34 +0000720multiclass SHA256MaPattern <Instruction BFI_INT, Instruction XOR, RegisterClass RC64> {
721 def : AMDGPUPat <
722 (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))),
723 (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y)
724 >;
725
726 def : AMDGPUPat <
727 (or (and i64:$x, i64:$z), (and i64:$y, (or i64:$x, i64:$z))),
728 (REG_SEQUENCE RC64,
729 (BFI_INT (XOR (i32 (EXTRACT_SUBREG $x, sub0)),
730 (i32 (EXTRACT_SUBREG $y, sub0))),
731 (i32 (EXTRACT_SUBREG $z, sub0)),
732 (i32 (EXTRACT_SUBREG $y, sub0))), sub0,
733 (BFI_INT (XOR (i32 (EXTRACT_SUBREG $x, sub1)),
734 (i32 (EXTRACT_SUBREG $y, sub1))),
735 (i32 (EXTRACT_SUBREG $z, sub1)),
736 (i32 (EXTRACT_SUBREG $y, sub1))), sub1)
737 >;
738}
Tom Stellardeac65dd2013-05-03 17:21:20 +0000739
Tom Stellard2b971eb2013-05-10 02:09:45 +0000740// Bitfield extract patterns
741
Marek Olsak949f5da2015-03-24 13:40:34 +0000742def IMMZeroBasedBitfieldMask : PatLeaf <(imm), [{
743 return isMask_32(N->getZExtValue());
744}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000745
Marek Olsak949f5da2015-03-24 13:40:34 +0000746def IMMPopCount : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000747 return CurDAG->getTargetConstant(countPopulation(N->getZExtValue()), SDLoc(N),
Marek Olsak949f5da2015-03-24 13:40:34 +0000748 MVT::i32);
749}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000750
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000751multiclass BFEPattern <Instruction UBFE, Instruction SBFE, Instruction MOV> {
Matt Arsenault90c75932017-10-03 00:06:41 +0000752 def : AMDGPUPat <
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000753 (i32 (and (i32 (srl i32:$src, i32:$rshift)), IMMZeroBasedBitfieldMask:$mask)),
754 (UBFE $src, $rshift, (MOV (i32 (IMMPopCount $mask))))
755 >;
756
Roman Lebedev9c17dad2018-06-15 09:56:39 +0000757 // x & ((1 << y) - 1)
758 def : AMDGPUPat <
759 (and i32:$src, (add_oneuse (shl_oneuse 1, i32:$width), -1)),
Jan Vesely6ff58ed2018-07-27 15:00:13 +0000760 (UBFE $src, (MOV (i32 0)), $width)
Roman Lebedev9c17dad2018-06-15 09:56:39 +0000761 >;
762
Roman Lebedevdec562c2018-06-15 09:56:45 +0000763 // x & ~(-1 << y)
764 def : AMDGPUPat <
765 (and i32:$src, (xor_oneuse (shl_oneuse -1, i32:$width), -1)),
Jan Vesely6ff58ed2018-07-27 15:00:13 +0000766 (UBFE $src, (MOV (i32 0)), $width)
Roman Lebedevdec562c2018-06-15 09:56:45 +0000767 >;
768
Roman Lebedevaa8587d2018-06-15 09:56:31 +0000769 // x & (-1 >> (bitwidth - y))
770 def : AMDGPUPat <
771 (and i32:$src, (srl_oneuse -1, (sub 32, i32:$width))),
Jan Vesely6ff58ed2018-07-27 15:00:13 +0000772 (UBFE $src, (MOV (i32 0)), $width)
Roman Lebedevaa8587d2018-06-15 09:56:31 +0000773 >;
774
775 // x << (bitwidth - y) >> (bitwidth - y)
Matt Arsenault90c75932017-10-03 00:06:41 +0000776 def : AMDGPUPat <
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000777 (srl (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)),
Jan Vesely6ff58ed2018-07-27 15:00:13 +0000778 (UBFE $src, (MOV (i32 0)), $width)
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000779 >;
780
Matt Arsenault90c75932017-10-03 00:06:41 +0000781 def : AMDGPUPat <
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000782 (sra (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)),
Jan Vesely6ff58ed2018-07-27 15:00:13 +0000783 (SBFE $src, (MOV (i32 0)), $width)
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000784 >;
785}
Tom Stellard2b971eb2013-05-10 02:09:45 +0000786
Tom Stellard5643c4a2013-05-20 15:02:19 +0000787// rotr pattern
Matt Arsenault90c75932017-10-03 00:06:41 +0000788class ROTRPattern <Instruction BIT_ALIGN> : AMDGPUPat <
Tom Stellard5643c4a2013-05-20 15:02:19 +0000789 (rotr i32:$src0, i32:$src1),
790 (BIT_ALIGN $src0, $src0, $src1)
791>;
792
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000793// This matches 16 permutations of
794// max(min(x, y), min(max(x, y), z))
795class IntMed3Pat<Instruction med3Inst,
796 SDPatternOperator max,
797 SDPatternOperator max_oneuse,
Matt Arsenault10268f92017-02-27 22:40:39 +0000798 SDPatternOperator min_oneuse,
Matt Arsenault90c75932017-10-03 00:06:41 +0000799 ValueType vt = i32> : AMDGPUPat<
Matt Arsenault10268f92017-02-27 22:40:39 +0000800 (max (min_oneuse vt:$src0, vt:$src1),
801 (min_oneuse (max_oneuse vt:$src0, vt:$src1), vt:$src2)),
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000802 (med3Inst $src0, $src1, $src2)
803>;
804
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000805// Special conversion patterns
806
807def cvt_rpi_i32_f32 : PatFrag <
808 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000809 (fp_to_sint (ffloor (fadd $src, FP_HALF))),
810 [{ (void) N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000811>;
812
813def cvt_flr_i32_f32 : PatFrag <
814 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000815 (fp_to_sint (ffloor $src)),
816 [{ (void)N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000817>;
818
Matt Arsenault90c75932017-10-03 00:06:41 +0000819class IMad24Pat<Instruction Inst, bit HasClamp = 0> : AMDGPUPat <
Matt Arsenaulteb260202014-05-22 18:00:15 +0000820 (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2),
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000821 !if(HasClamp, (Inst $src0, $src1, $src2, (i1 0)),
822 (Inst $src0, $src1, $src2))
Matt Arsenaulteb260202014-05-22 18:00:15 +0000823>;
824
Matt Arsenault90c75932017-10-03 00:06:41 +0000825class UMad24Pat<Instruction Inst, bit HasClamp = 0> : AMDGPUPat <
Matt Arsenaulteb260202014-05-22 18:00:15 +0000826 (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2),
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000827 !if(HasClamp, (Inst $src0, $src1, $src2, (i1 0)),
828 (Inst $src0, $src1, $src2))
Matt Arsenaulteb260202014-05-22 18:00:15 +0000829>;
830
Matt Arsenault90c75932017-10-03 00:06:41 +0000831class RcpPat<Instruction RcpInst, ValueType vt> : AMDGPUPat <
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000832 (fdiv FP_ONE, vt:$src),
833 (RcpInst $src)
834>;
835
Matt Arsenault90c75932017-10-03 00:06:41 +0000836class RsqPat<Instruction RsqInst, ValueType vt> : AMDGPUPat <
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +0000837 (AMDGPUrcp (fsqrt vt:$src)),
838 (RsqInst $src)
839>;