blob: c56f72525e7007c179f1a1daf4af9d03e0c4dec9 [file] [log] [blame]
Nate Begeman0b71e002005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman6cca84e2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattnerf22556d2005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Hal Finkel934361a2015-01-14 01:07:51 +000016#include "PPCCallingConv.h"
Jim Laskey48850c12006-11-16 22:43:37 +000017#include "PPCMachineFunctionInfo.h"
Bill Wendlingdd3fe942010-03-12 02:00:43 +000018#include "PPCPerfectShuffle.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000019#include "PPCTargetMachine.h"
Bill Schmidt22d40dc2013-05-13 19:34:37 +000020#include "PPCTargetObjectFile.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000021#include "llvm/ADT/STLExtras.h"
Hal Finkel0d8db462014-05-11 19:29:11 +000022#include "llvm/ADT/StringSwitch.h"
Eric Christopher89958332014-05-31 00:07:32 +000023#include "llvm/ADT/Triple.h"
Chris Lattner4f2e4e02007-03-06 00:59:59 +000024#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner9b577f12005-08-26 21:23:58 +000027#include "llvm/CodeGen/MachineInstrBuilder.h"
Hal Finkel57725662015-01-03 17:58:24 +000028#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000032#include "llvm/IR/CallingConv.h"
33#include "llvm/IR/Constants.h"
34#include "llvm/IR/DerivedTypes.h"
35#include "llvm/IR/Function.h"
36#include "llvm/IR/Intrinsics.h"
Chris Lattnerce645542006-11-10 02:08:47 +000037#include "llvm/Support/CommandLine.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000038#include "llvm/Support/ErrorHandling.h"
Craig Topperb25fda92012-03-17 18:46:09 +000039#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000040#include "llvm/Support/raw_ostream.h"
Craig Topperb25fda92012-03-17 18:46:09 +000041#include "llvm/Target/TargetOptions.h"
Kit Bartond4eb73c2015-05-05 16:10:44 +000042
Chris Lattnerf22556d2005-08-16 17:14:42 +000043using namespace llvm;
44
Joerg Sonnenbergereb8655a2014-08-08 16:46:10 +000045// FIXME: Remove this once soft-float is supported.
46static cl::opt<bool> DisablePPCFloatInVariadic("disable-ppc-float-in-variadic",
47cl::desc("disable saving float registers for va_start on PPC"), cl::Hidden);
48
Hal Finkel595817e2012-06-04 02:21:00 +000049static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
50cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattnerce645542006-11-10 02:08:47 +000051
Hal Finkel4e9f1a82012-06-10 19:32:29 +000052static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
53cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
54
Hal Finkel8d7fbc92013-03-15 15:27:13 +000055static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
56cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
57
Hal Finkel940ab932014-02-28 00:27:01 +000058// FIXME: Remove this once the bug has been fixed!
59extern cl::opt<bool> ANDIGlueBug;
60
Eric Christophercccae792015-01-30 22:02:31 +000061PPCTargetLowering::PPCTargetLowering(const PPCTargetMachine &TM,
62 const PPCSubtarget &STI)
63 : TargetLowering(TM), Subtarget(STI) {
Chris Lattnera028e7a2005-09-27 22:18:25 +000064 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000065 setUseUnderscoreSetJmp(true);
66 setUseUnderscoreLongJmp(true);
Scott Michelcf0da6c2009-02-17 22:15:04 +000067
Chris Lattnerd10babf2010-10-10 18:34:00 +000068 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
69 // arguments are at least 4/8 bytes aligned.
Eric Christopherb1aaebe2014-06-12 22:38:18 +000070 bool isPPC64 = Subtarget.isPPC64();
Evan Cheng39e90022012-07-02 22:39:56 +000071 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peck527da1b2010-11-23 03:31:01 +000072
Chris Lattnerf22556d2005-08-16 17:14:42 +000073 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +000074 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
75 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
76 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +000077
Evan Cheng5d9fd972006-10-04 00:56:09 +000078 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +000079 for (MVT VT : MVT::integer_valuetypes()) {
80 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
81 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i8, Expand);
82 }
Duncan Sands95d46ef2008-01-23 20:39:46 +000083
Owen Anderson9f944592009-08-11 20:47:22 +000084 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +000085
Chris Lattnerc9fa36d2006-11-10 23:58:45 +000086 // PowerPC has pre-inc load and store's.
Owen Anderson9f944592009-08-11 20:47:22 +000087 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
88 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
89 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Hal Finkel65d1cbf2015-02-05 18:42:53 +000092 setIndexedLoadAction(ISD::PRE_INC, MVT::f32, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +000094 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Hal Finkel65d1cbf2015-02-05 18:42:53 +000099 setIndexedStoreAction(ISD::PRE_INC, MVT::f32, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::f64, Legal);
Evan Cheng36a8fbf2006-11-09 19:11:50 +0000101
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000102 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000103 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
104
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000105 if (isPPC64 || Subtarget.hasFPCVT()) {
Hal Finkel6a56b212014-03-05 22:14:00 +0000106 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
107 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1,
108 isPPC64 ? MVT::i64 : MVT::i32);
109 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
110 AddPromotedToType (ISD::UINT_TO_FP, MVT::i1,
111 isPPC64 ? MVT::i64 : MVT::i32);
112 } else {
113 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom);
114 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom);
115 }
Hal Finkel940ab932014-02-28 00:27:01 +0000116
117 // PowerPC does not support direct load / store of condition registers
118 setOperationAction(ISD::LOAD, MVT::i1, Custom);
119 setOperationAction(ISD::STORE, MVT::i1, Custom);
120
121 // FIXME: Remove this once the ANDI glue bug is fixed:
122 if (ANDIGlueBug)
123 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom);
124
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000125 for (MVT VT : MVT::integer_valuetypes()) {
126 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
127 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote);
128 setTruncStoreAction(VT, MVT::i1, Expand);
129 }
Hal Finkel940ab932014-02-28 00:27:01 +0000130
131 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass);
132 }
133
Dale Johannesen666323e2007-10-10 01:01:31 +0000134 // This is used in the ppcf128->int sequence. Note it has different semantics
135 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson9f944592009-08-11 20:47:22 +0000136 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesenf864ac92007-10-06 01:24:11 +0000137
Roman Divacky1faf5b02012-08-16 18:19:29 +0000138 // We do not currently implement these libm ops for PowerPC.
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000139 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
140 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
141 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
142 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
143 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidt92e26642013-04-03 13:05:44 +0000144 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000145
Chris Lattnerf22556d2005-08-16 17:14:42 +0000146 // PowerPC has no SREM/UREM instructions
Owen Anderson9f944592009-08-11 20:47:22 +0000147 setOperationAction(ISD::SREM, MVT::i32, Expand);
148 setOperationAction(ISD::UREM, MVT::i32, Expand);
149 setOperationAction(ISD::SREM, MVT::i64, Expand);
150 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman71f0d7d2007-10-08 17:28:24 +0000151
152 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson9f944592009-08-11 20:47:22 +0000153 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
154 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
155 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
156 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
157 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
158 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
159 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
160 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000161
Dan Gohman482732a2007-10-11 23:21:31 +0000162 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000163 setOperationAction(ISD::FSIN , MVT::f64, Expand);
164 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000165 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000166 setOperationAction(ISD::FREM , MVT::f64, Expand);
167 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000168 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +0000169 setOperationAction(ISD::FSIN , MVT::f32, Expand);
170 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000171 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000172 setOperationAction(ISD::FREM , MVT::f32, Expand);
173 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000174 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +0000175
Owen Anderson9f944592009-08-11 20:47:22 +0000176 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000177
Chris Lattnerf22556d2005-08-16 17:14:42 +0000178 // If we're enabling GP optimizations, use hardware square root
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000179 if (!Subtarget.hasFSQRT() &&
Eric Christophercccae792015-01-30 22:02:31 +0000180 !(TM.Options.UnsafeFPMath && Subtarget.hasFRSQRTE() &&
181 Subtarget.hasFRE()))
Owen Anderson9f944592009-08-11 20:47:22 +0000182 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel2e103312013-04-03 04:01:11 +0000183
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000184 if (!Subtarget.hasFSQRT() &&
Eric Christophercccae792015-01-30 22:02:31 +0000185 !(TM.Options.UnsafeFPMath && Subtarget.hasFRSQRTES() &&
186 Subtarget.hasFRES()))
Owen Anderson9f944592009-08-11 20:47:22 +0000187 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000188
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000189 if (Subtarget.hasFCPSGN()) {
Hal Finkeldbc78e12013-08-19 05:01:02 +0000190 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
191 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
192 } else {
193 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
194 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
195 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000196
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000197 if (Subtarget.hasFPRND()) {
Hal Finkelc20a08d2013-03-29 08:57:48 +0000198 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
199 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
200 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000201 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000202
203 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
204 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
205 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000206 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000207 }
208
Nate Begeman2fba8a32006-01-14 03:14:10 +0000209 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson9f944592009-08-11 20:47:22 +0000210 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000211 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000212 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
213 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000214 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000215 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000216 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
217 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000218
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000219 if (Subtarget.hasPOPCNTD()) {
Hal Finkel290376d2013-04-01 15:58:15 +0000220 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkela4d07482013-03-28 13:29:47 +0000221 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
222 } else {
223 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
224 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
225 }
226
Nate Begeman1b8121b2006-01-11 21:21:00 +0000227 // PowerPC does not have ROTR
Owen Anderson9f944592009-08-11 20:47:22 +0000228 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
229 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000230
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000231 if (!Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000232 // PowerPC does not have Select
233 setOperationAction(ISD::SELECT, MVT::i32, Expand);
234 setOperationAction(ISD::SELECT, MVT::i64, Expand);
235 setOperationAction(ISD::SELECT, MVT::f32, Expand);
236 setOperationAction(ISD::SELECT, MVT::f64, Expand);
237 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000238
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000239 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson9f944592009-08-11 20:47:22 +0000240 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
241 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begemana162f202006-01-31 08:17:29 +0000242
Nate Begeman7e7f4392006-02-01 07:19:44 +0000243 // PowerPC wants to optimize integer setcc a bit
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000244 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000245 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000246
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000247 // PowerPC does not have BRCOND which requires SetCC
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000248 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000249 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Cheng0d41d192006-10-30 08:02:39 +0000250
Owen Anderson9f944592009-08-11 20:47:22 +0000251 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000252
Chris Lattnerda2e04c2005-08-31 21:09:52 +0000253 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson9f944592009-08-11 20:47:22 +0000254 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000255
Jim Laskey6267b2c2005-08-17 00:40:22 +0000256 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson9f944592009-08-11 20:47:22 +0000257 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
258 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskey6267b2c2005-08-17 00:40:22 +0000259
Wesley Peck527da1b2010-11-23 03:31:01 +0000260 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
261 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
262 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
263 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattnerc46fc242005-12-23 05:13:35 +0000264
Chris Lattner84b49d52006-04-28 21:56:10 +0000265 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson9f944592009-08-11 20:47:22 +0000266 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskeye0008e22007-02-22 14:56:36 +0000267
Hal Finkel1996f3d2013-03-27 19:10:42 +0000268 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel756810f2013-03-21 21:37:52 +0000269 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
270 // support continuation, user-level threading, and etc.. As a result, no
271 // other SjLj exception interfaces are implemented and please don't build
272 // your own exception handling based on them.
273 // LLVM/Clang supports zero-cost DWARF exception handling.
274 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
275 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000276
277 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman4e56db62005-12-10 02:36:00 +0000278 // appropriate instructions to materialize the address.
Owen Anderson9f944592009-08-11 20:47:22 +0000279 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
280 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000281 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000282 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
283 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
284 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
285 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000286 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000287 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
288 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000289
Nate Begemanf69d13b2008-08-11 17:36:31 +0000290 // TRAP is legal.
Owen Anderson9f944592009-08-11 20:47:22 +0000291 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling95e1af22008-09-17 00:30:57 +0000292
293 // TRAMPOLINE is custom lowered.
Duncan Sandsa0984362011-09-06 13:37:06 +0000294 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
295 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling95e1af22008-09-17 00:30:57 +0000296
Nate Begemane74795c2006-01-25 18:21:52 +0000297 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson9f944592009-08-11 20:47:22 +0000298 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000299
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000300 if (Subtarget.isSVR4ABI()) {
Evan Cheng39e90022012-07-02 22:39:56 +0000301 if (isPPC64) {
Hal Finkele44eb282012-03-24 03:53:55 +0000302 // VAARG always uses double-word chunks, so promote anything smaller.
303 setOperationAction(ISD::VAARG, MVT::i1, Promote);
304 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
305 setOperationAction(ISD::VAARG, MVT::i8, Promote);
306 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
307 setOperationAction(ISD::VAARG, MVT::i16, Promote);
308 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
309 setOperationAction(ISD::VAARG, MVT::i32, Promote);
310 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
311 setOperationAction(ISD::VAARG, MVT::Other, Expand);
312 } else {
313 // VAARG is custom lowered with the 32-bit SVR4 ABI.
314 setOperationAction(ISD::VAARG, MVT::Other, Custom);
315 setOperationAction(ISD::VAARG, MVT::i64, Custom);
316 }
Roman Divacky4394e682011-06-28 15:30:42 +0000317 } else
Owen Anderson9f944592009-08-11 20:47:22 +0000318 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000319
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000320 if (Subtarget.isSVR4ABI() && !isPPC64)
Roman Divackyc3825df2013-07-25 21:36:47 +0000321 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
322 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
323 else
324 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
325
Chris Lattner5bd514d2006-01-15 09:02:48 +0000326 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000327 setOperationAction(ISD::VAEND , MVT::Other, Expand);
328 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
329 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
330 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
331 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattnerab4df8342006-10-18 01:18:48 +0000332
Chris Lattner6961fc72006-03-26 10:06:40 +0000333 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000334 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000335
Hal Finkel25c19922013-05-15 21:37:41 +0000336 // To handle counter-based loop conditions.
337 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
338
Dale Johannesen160be0f2008-11-07 22:54:33 +0000339 // Comparisons that require checking two conditions.
Owen Anderson9f944592009-08-11 20:47:22 +0000340 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
341 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
342 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
343 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
344 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
345 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
346 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
347 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
348 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
349 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
350 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
351 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000352
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000353 if (Subtarget.has64BitSupport()) {
Nate Begeman0b71e002005-10-18 00:28:58 +0000354 // They also have instructions for converting between i64 and fp.
Owen Anderson9f944592009-08-11 20:47:22 +0000355 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
356 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
357 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
358 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen37bc85f2009-06-04 20:53:52 +0000359 // This is just the low 32 bits of a (signed) fp->i64 conversion.
360 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson9f944592009-08-11 20:47:22 +0000361 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000362
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000363 if (Subtarget.hasLFIWAX() || Subtarget.isPPC64())
Hal Finkele53429a2013-03-31 01:58:02 +0000364 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begeman762bf802005-10-25 23:48:36 +0000365 } else {
Chris Lattner595088a2005-11-17 07:30:41 +0000366 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson9f944592009-08-11 20:47:22 +0000367 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begemane74dfbb2005-10-18 00:56:42 +0000368 }
369
Hal Finkelf6d45f22013-04-01 17:52:07 +0000370 // With the instructions enabled under FPCVT, we can do everything.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000371 if (Subtarget.hasFPCVT()) {
372 if (Subtarget.has64BitSupport()) {
Hal Finkelf6d45f22013-04-01 17:52:07 +0000373 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
374 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
375 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
376 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
377 }
378
379 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
380 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
381 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
382 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
383 }
384
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000385 if (Subtarget.use64BitRegs()) {
Chris Lattnerb1935762007-10-19 04:08:28 +0000386 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperabadc662012-04-20 06:31:50 +0000387 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman0b71e002005-10-18 00:28:58 +0000388 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson9f944592009-08-11 20:47:22 +0000389 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman8d2ead22008-03-07 20:36:53 +0000390 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000391 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
392 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
393 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman0b71e002005-10-18 00:28:58 +0000394 } else {
Chris Lattnerb1935762007-10-19 04:08:28 +0000395 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000396 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
397 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
398 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000399 }
Evan Cheng19264272006-03-01 01:11:20 +0000400
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000401 if (Subtarget.hasAltivec()) {
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000402 // First set operation action for all vector types to expand. Then we
403 // will selectively turn on ones that can be effectively codegen'd.
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000404 for (MVT VT : MVT::vector_valuetypes()) {
Chris Lattner06a21ba2006-04-16 01:37:57 +0000405 // add/sub are legal for all supported vector VT's.
Kit Barton66460332015-05-25 15:49:26 +0000406 setOperationAction(ISD::ADD , VT, Legal);
407 setOperationAction(ISD::SUB , VT, Legal);
Kit Bartond4eb73c2015-05-05 16:10:44 +0000408
Bill Schmidt433b1c32015-02-05 15:24:47 +0000409 // Vector instructions introduced in P8
Kit Bartond4eb73c2015-05-05 16:10:44 +0000410 if (Subtarget.hasP8Altivec() && (VT.SimpleTy != MVT::v1i128)) {
Bill Schmidtfe88b182015-02-03 21:58:23 +0000411 setOperationAction(ISD::CTPOP, VT, Legal);
Bill Schmidt433b1c32015-02-05 15:24:47 +0000412 setOperationAction(ISD::CTLZ, VT, Legal);
413 }
414 else {
Bill Schmidtfe88b182015-02-03 21:58:23 +0000415 setOperationAction(ISD::CTPOP, VT, Expand);
Bill Schmidt433b1c32015-02-05 15:24:47 +0000416 setOperationAction(ISD::CTLZ, VT, Expand);
417 }
Bill Schmidtfe88b182015-02-03 21:58:23 +0000418
Chris Lattner95c7adc2006-04-04 17:25:31 +0000419 // We promote all shuffles to v16i8.
Duncan Sands13237ac2008-06-06 12:08:01 +0000420 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000421 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattner06a21ba2006-04-16 01:37:57 +0000422
423 // We promote all non-typed operations to v4i32.
Duncan Sands13237ac2008-06-06 12:08:01 +0000424 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000425 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000426 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000427 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000428 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000429 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000430 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000431 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000432 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000433 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000434 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000435 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000436
Chris Lattner06a21ba2006-04-16 01:37:57 +0000437 // No other operations are legal.
Duncan Sands13237ac2008-06-06 12:08:01 +0000438 setOperationAction(ISD::MUL , VT, Expand);
439 setOperationAction(ISD::SDIV, VT, Expand);
440 setOperationAction(ISD::SREM, VT, Expand);
441 setOperationAction(ISD::UDIV, VT, Expand);
442 setOperationAction(ISD::UREM, VT, Expand);
443 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkele3930222013-07-08 17:30:25 +0000444 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000445 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topperc8a2adf2012-11-15 08:02:19 +0000446 setOperationAction(ISD::FSQRT, VT, Expand);
447 setOperationAction(ISD::FLOG, VT, Expand);
448 setOperationAction(ISD::FLOG10, VT, Expand);
449 setOperationAction(ISD::FLOG2, VT, Expand);
450 setOperationAction(ISD::FEXP, VT, Expand);
451 setOperationAction(ISD::FEXP2, VT, Expand);
452 setOperationAction(ISD::FSIN, VT, Expand);
453 setOperationAction(ISD::FCOS, VT, Expand);
454 setOperationAction(ISD::FABS, VT, Expand);
455 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topperc4343f22012-11-14 08:11:25 +0000456 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000457 setOperationAction(ISD::FCEIL, VT, Expand);
458 setOperationAction(ISD::FTRUNC, VT, Expand);
459 setOperationAction(ISD::FRINT, VT, Expand);
460 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000461 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
462 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
463 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
Ulrich Weigand51eccec2014-08-04 13:27:12 +0000464 setOperationAction(ISD::MULHU, VT, Expand);
465 setOperationAction(ISD::MULHS, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000466 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
467 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
468 setOperationAction(ISD::UDIVREM, VT, Expand);
469 setOperationAction(ISD::SDIVREM, VT, Expand);
470 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
471 setOperationAction(ISD::FPOW, VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000472 setOperationAction(ISD::BSWAP, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000473 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000474 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000475 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramerc5071462012-12-19 15:49:14 +0000476 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000477 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
478
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000479 for (MVT InnerVT : MVT::vector_valuetypes()) {
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000480 setTruncStoreAction(VT, InnerVT, Expand);
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000481 setLoadExtAction(ISD::SEXTLOAD, VT, InnerVT, Expand);
482 setLoadExtAction(ISD::ZEXTLOAD, VT, InnerVT, Expand);
483 setLoadExtAction(ISD::EXTLOAD, VT, InnerVT, Expand);
484 }
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000485 }
486
Chris Lattner95c7adc2006-04-04 17:25:31 +0000487 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
488 // with merges, splats, etc.
Owen Anderson9f944592009-08-11 20:47:22 +0000489 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000490
Owen Anderson9f944592009-08-11 20:47:22 +0000491 setOperationAction(ISD::AND , MVT::v4i32, Legal);
492 setOperationAction(ISD::OR , MVT::v4i32, Legal);
493 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
494 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
Hal Finkel940ab932014-02-28 00:27:01 +0000495 setOperationAction(ISD::SELECT, MVT::v4i32,
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000496 Subtarget.useCRBits() ? Legal : Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000497 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000498 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
499 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
500 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
501 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000502 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
503 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
504 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
505 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000506
Craig Topperabadc662012-04-20 06:31:50 +0000507 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
508 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
509 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
510 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000511
Owen Anderson9f944592009-08-11 20:47:22 +0000512 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000513 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel2e103312013-04-03 04:01:11 +0000514
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000515 if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) {
Hal Finkel2e103312013-04-03 04:01:11 +0000516 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
517 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
518 }
519
Kit Barton20d39812015-03-10 19:49:38 +0000520
521 if (Subtarget.hasP8Altivec())
522 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
523 else
524 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
525
Owen Anderson9f944592009-08-11 20:47:22 +0000526 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
527 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnera8713b12006-03-20 01:53:53 +0000528
Owen Anderson9f944592009-08-11 20:47:22 +0000529 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
530 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000531
Owen Anderson9f944592009-08-11 20:47:22 +0000532 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
533 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
534 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
535 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella56775e02012-10-30 13:50:19 +0000536
537 // Altivec does not contain unordered floating-point compare instructions
538 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
539 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
Hal Finkel21ada792013-07-08 20:00:03 +0000540 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
541 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000542
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000543 if (Subtarget.hasVSX()) {
Hal Finkel27774d92014-03-13 07:58:58 +0000544 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal);
Hal Finkel82569b62014-03-27 22:22:48 +0000545 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
Hal Finkel27774d92014-03-13 07:58:58 +0000546
547 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
548 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
549 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
550 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
551 setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
552
553 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
554
555 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
556 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
557
558 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
559 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
560
Hal Finkel732f0f72014-03-26 12:49:28 +0000561 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
562 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal);
563 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
564 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
565 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
566
Hal Finkel27774d92014-03-13 07:58:58 +0000567 // Share the Altivec comparison restrictions.
568 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand);
569 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000570 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand);
571 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand);
572
Hal Finkel9281c9a2014-03-26 18:26:30 +0000573 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
574 setOperationAction(ISD::STORE, MVT::v2f64, Legal);
575
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000576 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal);
577
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000578 if (Subtarget.hasP8Vector())
579 addRegisterClass(MVT::f32, &PPC::VSSRCRegClass);
580
Hal Finkel19be5062014-03-29 05:29:01 +0000581 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000582
Bill Schmidt54cced52015-07-16 21:14:07 +0000583 addRegisterClass(MVT::v4i32, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000584 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass);
585 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass);
Hal Finkela6c8b512014-03-26 16:12:58 +0000586
Kit Barton0cfa7b72015-03-03 19:55:45 +0000587 if (Subtarget.hasP8Altivec()) {
Kit Bartone48b1e12015-03-05 16:24:38 +0000588 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
589 setOperationAction(ISD::SRA, MVT::v2i64, Legal);
590 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
591
Kit Barton0cfa7b72015-03-03 19:55:45 +0000592 setOperationAction(ISD::SETCC, MVT::v2i64, Legal);
593 }
594 else {
Kit Bartone48b1e12015-03-05 16:24:38 +0000595 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
596 setOperationAction(ISD::SRA, MVT::v2i64, Expand);
597 setOperationAction(ISD::SRL, MVT::v2i64, Expand);
598
Kit Barton0cfa7b72015-03-03 19:55:45 +0000599 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
600
601 // VSX v2i64 only supports non-arithmetic operations.
602 setOperationAction(ISD::ADD, MVT::v2i64, Expand);
603 setOperationAction(ISD::SUB, MVT::v2i64, Expand);
604 }
Hal Finkel777c9dd2014-03-29 16:04:40 +0000605
Hal Finkel9281c9a2014-03-26 18:26:30 +0000606 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
607 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64);
608 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
609 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64);
610
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000611 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal);
612
Hal Finkel7279f4b2014-03-26 19:13:54 +0000613 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal);
614 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal);
615 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal);
616 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal);
617
Hal Finkel5c0d1452014-03-30 13:22:59 +0000618 // Vector operation legalization checks the result type of
619 // SIGN_EXTEND_INREG, overall legalization checks the inner type.
620 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal);
621 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal);
622 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
623 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
624
Hal Finkela6c8b512014-03-26 16:12:58 +0000625 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000626 }
Bill Schmidtfe88b182015-02-03 21:58:23 +0000627
Kit Bartond4eb73c2015-05-05 16:10:44 +0000628 if (Subtarget.hasP8Altivec()) {
Bill Schmidtfe88b182015-02-03 21:58:23 +0000629 addRegisterClass(MVT::v2i64, &PPC::VRRCRegClass);
Kit Bartond4eb73c2015-05-05 16:10:44 +0000630 addRegisterClass(MVT::v1i128, &PPC::VRRCRegClass);
631 }
Nate Begeman3e7db9c2005-11-29 08:17:20 +0000632 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000633
Hal Finkelc93a9a22015-02-25 01:06:45 +0000634 if (Subtarget.hasQPX()) {
635 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
636 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
637 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
638 setOperationAction(ISD::FREM, MVT::v4f64, Expand);
639
640 setOperationAction(ISD::FCOPYSIGN, MVT::v4f64, Legal);
641 setOperationAction(ISD::FGETSIGN, MVT::v4f64, Expand);
642
643 setOperationAction(ISD::LOAD , MVT::v4f64, Custom);
644 setOperationAction(ISD::STORE , MVT::v4f64, Custom);
645
646 setTruncStoreAction(MVT::v4f64, MVT::v4f32, Custom);
647 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f32, Custom);
648
649 if (!Subtarget.useCRBits())
650 setOperationAction(ISD::SELECT, MVT::v4f64, Expand);
651 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
652
653 setOperationAction(ISD::EXTRACT_VECTOR_ELT , MVT::v4f64, Legal);
654 setOperationAction(ISD::INSERT_VECTOR_ELT , MVT::v4f64, Expand);
655 setOperationAction(ISD::CONCAT_VECTORS , MVT::v4f64, Expand);
656 setOperationAction(ISD::EXTRACT_SUBVECTOR , MVT::v4f64, Expand);
657 setOperationAction(ISD::VECTOR_SHUFFLE , MVT::v4f64, Custom);
658 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f64, Legal);
659 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
660
661 setOperationAction(ISD::FP_TO_SINT , MVT::v4f64, Legal);
662 setOperationAction(ISD::FP_TO_UINT , MVT::v4f64, Expand);
663
664 setOperationAction(ISD::FP_ROUND , MVT::v4f32, Legal);
665 setOperationAction(ISD::FP_ROUND_INREG , MVT::v4f32, Expand);
666 setOperationAction(ISD::FP_EXTEND, MVT::v4f64, Legal);
667
668 setOperationAction(ISD::FNEG , MVT::v4f64, Legal);
669 setOperationAction(ISD::FABS , MVT::v4f64, Legal);
670 setOperationAction(ISD::FSIN , MVT::v4f64, Expand);
671 setOperationAction(ISD::FCOS , MVT::v4f64, Expand);
672 setOperationAction(ISD::FPOWI , MVT::v4f64, Expand);
673 setOperationAction(ISD::FPOW , MVT::v4f64, Expand);
674 setOperationAction(ISD::FLOG , MVT::v4f64, Expand);
675 setOperationAction(ISD::FLOG2 , MVT::v4f64, Expand);
676 setOperationAction(ISD::FLOG10 , MVT::v4f64, Expand);
677 setOperationAction(ISD::FEXP , MVT::v4f64, Expand);
678 setOperationAction(ISD::FEXP2 , MVT::v4f64, Expand);
679
680 setOperationAction(ISD::FMINNUM, MVT::v4f64, Legal);
681 setOperationAction(ISD::FMAXNUM, MVT::v4f64, Legal);
682
683 setIndexedLoadAction(ISD::PRE_INC, MVT::v4f64, Legal);
684 setIndexedStoreAction(ISD::PRE_INC, MVT::v4f64, Legal);
685
686 addRegisterClass(MVT::v4f64, &PPC::QFRCRegClass);
687
688 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
689 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
690 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
691 setOperationAction(ISD::FREM, MVT::v4f32, Expand);
692
693 setOperationAction(ISD::FCOPYSIGN, MVT::v4f32, Legal);
694 setOperationAction(ISD::FGETSIGN, MVT::v4f32, Expand);
695
696 setOperationAction(ISD::LOAD , MVT::v4f32, Custom);
697 setOperationAction(ISD::STORE , MVT::v4f32, Custom);
698
699 if (!Subtarget.useCRBits())
700 setOperationAction(ISD::SELECT, MVT::v4f32, Expand);
701 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
702
703 setOperationAction(ISD::EXTRACT_VECTOR_ELT , MVT::v4f32, Legal);
704 setOperationAction(ISD::INSERT_VECTOR_ELT , MVT::v4f32, Expand);
705 setOperationAction(ISD::CONCAT_VECTORS , MVT::v4f32, Expand);
706 setOperationAction(ISD::EXTRACT_SUBVECTOR , MVT::v4f32, Expand);
707 setOperationAction(ISD::VECTOR_SHUFFLE , MVT::v4f32, Custom);
708 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Legal);
709 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
710
711 setOperationAction(ISD::FP_TO_SINT , MVT::v4f32, Legal);
712 setOperationAction(ISD::FP_TO_UINT , MVT::v4f32, Expand);
713
714 setOperationAction(ISD::FNEG , MVT::v4f32, Legal);
715 setOperationAction(ISD::FABS , MVT::v4f32, Legal);
716 setOperationAction(ISD::FSIN , MVT::v4f32, Expand);
717 setOperationAction(ISD::FCOS , MVT::v4f32, Expand);
718 setOperationAction(ISD::FPOWI , MVT::v4f32, Expand);
719 setOperationAction(ISD::FPOW , MVT::v4f32, Expand);
720 setOperationAction(ISD::FLOG , MVT::v4f32, Expand);
721 setOperationAction(ISD::FLOG2 , MVT::v4f32, Expand);
722 setOperationAction(ISD::FLOG10 , MVT::v4f32, Expand);
723 setOperationAction(ISD::FEXP , MVT::v4f32, Expand);
724 setOperationAction(ISD::FEXP2 , MVT::v4f32, Expand);
725
726 setOperationAction(ISD::FMINNUM, MVT::v4f32, Legal);
727 setOperationAction(ISD::FMAXNUM, MVT::v4f32, Legal);
728
729 setIndexedLoadAction(ISD::PRE_INC, MVT::v4f32, Legal);
730 setIndexedStoreAction(ISD::PRE_INC, MVT::v4f32, Legal);
731
732 addRegisterClass(MVT::v4f32, &PPC::QSRCRegClass);
733
734 setOperationAction(ISD::AND , MVT::v4i1, Legal);
735 setOperationAction(ISD::OR , MVT::v4i1, Legal);
736 setOperationAction(ISD::XOR , MVT::v4i1, Legal);
737
738 if (!Subtarget.useCRBits())
739 setOperationAction(ISD::SELECT, MVT::v4i1, Expand);
740 setOperationAction(ISD::VSELECT, MVT::v4i1, Legal);
741
742 setOperationAction(ISD::LOAD , MVT::v4i1, Custom);
743 setOperationAction(ISD::STORE , MVT::v4i1, Custom);
744
745 setOperationAction(ISD::EXTRACT_VECTOR_ELT , MVT::v4i1, Custom);
746 setOperationAction(ISD::INSERT_VECTOR_ELT , MVT::v4i1, Expand);
747 setOperationAction(ISD::CONCAT_VECTORS , MVT::v4i1, Expand);
748 setOperationAction(ISD::EXTRACT_SUBVECTOR , MVT::v4i1, Expand);
749 setOperationAction(ISD::VECTOR_SHUFFLE , MVT::v4i1, Custom);
750 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i1, Expand);
751 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i1, Custom);
752
753 setOperationAction(ISD::SINT_TO_FP, MVT::v4i1, Custom);
754 setOperationAction(ISD::UINT_TO_FP, MVT::v4i1, Custom);
755
756 addRegisterClass(MVT::v4i1, &PPC::QBRCRegClass);
757
758 setOperationAction(ISD::FFLOOR, MVT::v4f64, Legal);
759 setOperationAction(ISD::FCEIL, MVT::v4f64, Legal);
760 setOperationAction(ISD::FTRUNC, MVT::v4f64, Legal);
761 setOperationAction(ISD::FROUND, MVT::v4f64, Legal);
762
763 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
764 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
765 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
766 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
767
768 setOperationAction(ISD::FNEARBYINT, MVT::v4f64, Expand);
769 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Expand);
770
771 // These need to set FE_INEXACT, and so cannot be vectorized here.
772 setOperationAction(ISD::FRINT, MVT::v4f64, Expand);
773 setOperationAction(ISD::FRINT, MVT::v4f32, Expand);
774
775 if (TM.Options.UnsafeFPMath) {
776 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
777 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
778
779 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
780 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
781 } else {
782 setOperationAction(ISD::FDIV, MVT::v4f64, Expand);
783 setOperationAction(ISD::FSQRT, MVT::v4f64, Expand);
784
785 setOperationAction(ISD::FDIV, MVT::v4f32, Expand);
786 setOperationAction(ISD::FSQRT, MVT::v4f32, Expand);
787 }
788 }
789
Hal Finkel01fa7702014-12-03 00:19:17 +0000790 if (Subtarget.has64BitSupport())
Hal Finkel322e41a2012-04-01 20:08:17 +0000791 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel01fa7702014-12-03 00:19:17 +0000792
793 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, isPPC64 ? Legal : Custom);
Hal Finkel322e41a2012-04-01 20:08:17 +0000794
Robin Morissete1ca44b2014-10-02 22:27:07 +0000795 if (!isPPC64) {
796 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
797 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
798 }
Eli Friedman7dfa7912011-08-29 18:23:02 +0000799
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000800 setBooleanContents(ZeroOrOneBooleanContent);
Hal Finkelc93a9a22015-02-25 01:06:45 +0000801
802 if (Subtarget.hasAltivec()) {
803 // Altivec instructions set fields to all zeros or all ones.
804 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
805 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000806
Joerg Sonnenbergerb5459e62014-07-24 22:20:10 +0000807 if (!isPPC64) {
808 // These libcalls are not available in 32-bit.
809 setLibcallName(RTLIB::SHL_I128, nullptr);
810 setLibcallName(RTLIB::SRL_I128, nullptr);
811 setLibcallName(RTLIB::SRA_I128, nullptr);
812 }
813
Evan Cheng39e90022012-07-02 22:39:56 +0000814 if (isPPC64) {
Chris Lattner454436d2006-10-18 01:20:43 +0000815 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000816 setExceptionPointerRegister(PPC::X3);
817 setExceptionSelectorRegister(PPC::X4);
818 } else {
Chris Lattner454436d2006-10-18 01:20:43 +0000819 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000820 setExceptionPointerRegister(PPC::R3);
821 setExceptionSelectorRegister(PPC::R4);
822 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000823
Chris Lattnerf4184352006-03-01 04:57:39 +0000824 // We have target-specific dag combine patterns for the following nodes:
825 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkel5efb9182015-01-06 06:01:57 +0000826 if (Subtarget.hasFPCVT())
827 setTargetDAGCombine(ISD::UINT_TO_FP);
Hal Finkelcf2e9082013-05-24 23:00:14 +0000828 setTargetDAGCombine(ISD::LOAD);
Chris Lattner27f53452006-03-01 05:50:56 +0000829 setTargetDAGCombine(ISD::STORE);
Chris Lattner9754d142006-04-18 17:59:36 +0000830 setTargetDAGCombine(ISD::BR_CC);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000831 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000832 setTargetDAGCombine(ISD::BRCOND);
Chris Lattnera7976d32006-07-10 20:56:58 +0000833 setTargetDAGCombine(ISD::BSWAP);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +0000834 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Bill Schmidtfae5d712014-12-09 16:35:51 +0000835 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
836 setTargetDAGCombine(ISD::INTRINSIC_VOID);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000837
Hal Finkel46043ed2014-03-01 21:36:57 +0000838 setTargetDAGCombine(ISD::SIGN_EXTEND);
839 setTargetDAGCombine(ISD::ZERO_EXTEND);
840 setTargetDAGCombine(ISD::ANY_EXTEND);
841
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000842 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000843 setTargetDAGCombine(ISD::TRUNCATE);
844 setTargetDAGCombine(ISD::SETCC);
845 setTargetDAGCombine(ISD::SELECT_CC);
846 }
847
Hal Finkel2e103312013-04-03 04:01:11 +0000848 // Use reciprocal estimates.
849 if (TM.Options.UnsafeFPMath) {
850 setTargetDAGCombine(ISD::FDIV);
851 setTargetDAGCombine(ISD::FSQRT);
852 }
853
Dale Johannesen10432e52007-10-19 00:59:18 +0000854 // Darwin long double math library functions have $LDBL128 appended.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000855 if (Subtarget.isDarwin()) {
Duncan Sands53c954f2008-01-10 10:28:30 +0000856 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000857 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
858 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands53c954f2008-01-10 10:28:30 +0000859 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
860 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenda2d8062008-09-04 00:47:13 +0000861 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
862 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
863 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
864 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
865 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000866 }
867
Hal Finkel940ab932014-02-28 00:27:01 +0000868 // With 32 condition bits, we don't need to sink (and duplicate) compares
869 // aggressively in CodeGenPrep.
Hal Finkel7a0516e2015-02-12 01:02:52 +0000870 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000871 setHasMultipleConditionRegisters();
Hal Finkel7a0516e2015-02-12 01:02:52 +0000872 setJumpIsExpensive();
873 }
Hal Finkel940ab932014-02-28 00:27:01 +0000874
Hal Finkel65298572011-10-17 18:53:03 +0000875 setMinFunctionAlignment(2);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000876 if (Subtarget.isDarwin())
Hal Finkel65298572011-10-17 18:53:03 +0000877 setPrefFunctionAlignment(4);
Eli Friedman2518f832011-05-06 20:34:06 +0000878
Hal Finkeld73bfba2015-01-03 14:58:25 +0000879 switch (Subtarget.getDarwinDirective()) {
880 default: break;
881 case PPC::DIR_970:
882 case PPC::DIR_A2:
883 case PPC::DIR_E500mc:
884 case PPC::DIR_E5500:
885 case PPC::DIR_PWR4:
886 case PPC::DIR_PWR5:
887 case PPC::DIR_PWR5X:
888 case PPC::DIR_PWR6:
889 case PPC::DIR_PWR6X:
890 case PPC::DIR_PWR7:
891 case PPC::DIR_PWR8:
892 setPrefFunctionAlignment(4);
893 setPrefLoopAlignment(4);
894 break;
895 }
896
Eli Friedman30a49e92011-08-03 21:06:02 +0000897 setInsertFencesForAtomic(true);
898
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000899 if (Subtarget.enableMachineScheduler())
Hal Finkel21442b22013-09-11 23:05:25 +0000900 setSchedulingPreference(Sched::Source);
901 else
902 setSchedulingPreference(Sched::Hybrid);
Hal Finkel6f0ae782011-11-22 16:21:04 +0000903
Eric Christopher23a3a7c2015-02-26 00:00:24 +0000904 computeRegisterProperties(STI.getRegisterInfo());
Hal Finkel742b5352012-08-28 16:12:39 +0000905
Hal Finkeld73bfba2015-01-03 14:58:25 +0000906 // The Freescale cores do better with aggressive inlining of memcpy and
907 // friends. GCC uses same threshold of 128 bytes (= 32 word stores).
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000908 if (Subtarget.getDarwinDirective() == PPC::DIR_E500mc ||
909 Subtarget.getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000910 MaxStoresPerMemset = 32;
911 MaxStoresPerMemsetOptSize = 16;
912 MaxStoresPerMemcpy = 32;
913 MaxStoresPerMemcpyOptSize = 8;
914 MaxStoresPerMemmove = 32;
915 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel5c3cacf2015-02-27 19:58:28 +0000916 } else if (Subtarget.getDarwinDirective() == PPC::DIR_A2) {
917 // The A2 also benefits from (very) aggressive inlining of memcpy and
918 // friends. The overhead of a the function call, even when warm, can be
919 // over one hundred cycles.
920 MaxStoresPerMemset = 128;
921 MaxStoresPerMemcpy = 128;
922 MaxStoresPerMemmove = 128;
Hal Finkel742b5352012-08-28 16:12:39 +0000923 }
Chris Lattnerf22556d2005-08-16 17:14:42 +0000924}
925
Hal Finkel262a2242013-09-12 23:20:06 +0000926/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
927/// the desired ByVal argument alignment.
928static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign,
929 unsigned MaxMaxAlign) {
930 if (MaxAlign == MaxMaxAlign)
931 return;
932 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
933 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256)
934 MaxAlign = 32;
935 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16)
936 MaxAlign = 16;
937 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
938 unsigned EltAlign = 0;
939 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign);
940 if (EltAlign > MaxAlign)
941 MaxAlign = EltAlign;
942 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Pete Cooper0debbdc2015-07-24 18:55:49 +0000943 for (auto *EltTy : STy->elements()) {
Hal Finkel262a2242013-09-12 23:20:06 +0000944 unsigned EltAlign = 0;
Pete Cooper0debbdc2015-07-24 18:55:49 +0000945 getMaxByValAlign(EltTy, EltAlign, MaxMaxAlign);
Hal Finkel262a2242013-09-12 23:20:06 +0000946 if (EltAlign > MaxAlign)
947 MaxAlign = EltAlign;
948 if (MaxAlign == MaxMaxAlign)
949 break;
950 }
951 }
952}
953
Dale Johannesencbde4c22008-02-28 22:31:51 +0000954/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
955/// function arguments in the caller parameter area.
Mehdi Amini5c183d52015-07-09 02:09:28 +0000956unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty,
957 const DataLayout &DL) const {
Dale Johannesencbde4c22008-02-28 22:31:51 +0000958 // Darwin passes everything on 4 byte boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000959 if (Subtarget.isDarwin())
Dale Johannesencbde4c22008-02-28 22:31:51 +0000960 return 4;
Roman Divackyb9663cc2012-04-02 15:49:30 +0000961
962 // 16byte and wider vectors are passed on 16byte boundary.
Roman Divackyb9663cc2012-04-02 15:49:30 +0000963 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000964 unsigned Align = Subtarget.isPPC64() ? 8 : 4;
965 if (Subtarget.hasAltivec() || Subtarget.hasQPX())
966 getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16);
Hal Finkel262a2242013-09-12 23:20:06 +0000967 return Align;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000968}
969
Chris Lattner347ed8a2006-01-09 23:52:17 +0000970const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +0000971 switch ((PPCISD::NodeType)Opcode) {
972 case PPCISD::FIRST_NUMBER: break;
Evan Cheng32e376f2008-07-12 02:23:19 +0000973 case PPCISD::FSEL: return "PPCISD::FSEL";
974 case PPCISD::FCFID: return "PPCISD::FCFID";
Hal Finkel3fe09ea2015-01-06 07:02:15 +0000975 case PPCISD::FCFIDU: return "PPCISD::FCFIDU";
976 case PPCISD::FCFIDS: return "PPCISD::FCFIDS";
977 case PPCISD::FCFIDUS: return "PPCISD::FCFIDUS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000978 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
979 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel3fe09ea2015-01-06 07:02:15 +0000980 case PPCISD::FCTIDUZ: return "PPCISD::FCTIDUZ";
981 case PPCISD::FCTIWUZ: return "PPCISD::FCTIWUZ";
Hal Finkel2e103312013-04-03 04:01:11 +0000982 case PPCISD::FRE: return "PPCISD::FRE";
983 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng32e376f2008-07-12 02:23:19 +0000984 case PPCISD::STFIWX: return "PPCISD::STFIWX";
985 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
986 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
987 case PPCISD::VPERM: return "PPCISD::VPERM";
Hal Finkel4edc66b2015-01-03 01:16:37 +0000988 case PPCISD::CMPB: return "PPCISD::CMPB";
Evan Cheng32e376f2008-07-12 02:23:19 +0000989 case PPCISD::Hi: return "PPCISD::Hi";
990 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000991 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Evan Cheng32e376f2008-07-12 02:23:19 +0000992 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
993 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
994 case PPCISD::SRL: return "PPCISD::SRL";
995 case PPCISD::SRA: return "PPCISD::SRA";
996 case PPCISD::SHL: return "PPCISD::SHL";
Matthias Braund04893f2015-05-07 21:33:59 +0000997 case PPCISD::SRA_ADDZE: return "PPCISD::SRA_ADDZE";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000998 case PPCISD::CALL: return "PPCISD::CALL";
999 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng32e376f2008-07-12 02:23:19 +00001000 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001001 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Hal Finkelfc096c92014-12-23 22:29:40 +00001002 case PPCISD::BCTRL_LOAD_TOC: return "PPCISD::BCTRL_LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +00001003 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkelbbdee932014-12-02 22:01:00 +00001004 case PPCISD::READ_TIME_BASE: return "PPCISD::READ_TIME_BASE";
Hal Finkel756810f2013-03-21 21:37:52 +00001005 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
1006 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00001007 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +00001008 case PPCISD::MFVSR: return "PPCISD::MFVSR";
1009 case PPCISD::MTVSRA: return "PPCISD::MTVSRA";
1010 case PPCISD::MTVSRZ: return "PPCISD::MTVSRZ";
Matthias Braund04893f2015-05-07 21:33:59 +00001011 case PPCISD::ANDIo_1_EQ_BIT: return "PPCISD::ANDIo_1_EQ_BIT";
1012 case PPCISD::ANDIo_1_GT_BIT: return "PPCISD::ANDIo_1_GT_BIT";
Evan Cheng32e376f2008-07-12 02:23:19 +00001013 case PPCISD::VCMP: return "PPCISD::VCMP";
1014 case PPCISD::VCMPo: return "PPCISD::VCMPo";
1015 case PPCISD::LBRX: return "PPCISD::LBRX";
1016 case PPCISD::STBRX: return "PPCISD::STBRX";
Hal Finkel3fe09ea2015-01-06 07:02:15 +00001017 case PPCISD::LFIWAX: return "PPCISD::LFIWAX";
1018 case PPCISD::LFIWZX: return "PPCISD::LFIWZX";
Matthias Braund04893f2015-05-07 21:33:59 +00001019 case PPCISD::LXVD2X: return "PPCISD::LXVD2X";
1020 case PPCISD::STXVD2X: return "PPCISD::STXVD2X";
Evan Cheng32e376f2008-07-12 02:23:19 +00001021 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkel25c19922013-05-15 21:37:41 +00001022 case PPCISD::BDNZ: return "PPCISD::BDNZ";
1023 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng32e376f2008-07-12 02:23:19 +00001024 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng32e376f2008-07-12 02:23:19 +00001025 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng32e376f2008-07-12 02:23:19 +00001026 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel5ab37802012-08-28 02:10:27 +00001027 case PPCISD::CR6SET: return "PPCISD::CR6SET";
1028 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Roman Divacky32143e22013-12-20 18:08:54 +00001029 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT";
Matthias Braund04893f2015-05-07 21:33:59 +00001030 case PPCISD::PPC32_PICGOT: return "PPCISD::PPC32_PICGOT";
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00001031 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
1032 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001033 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001034 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
1035 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
Bill Schmidt82f1c772015-02-10 19:09:05 +00001036 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
1037 case PPCISD::ADDI_TLSGD_L_ADDR: return "PPCISD::ADDI_TLSGD_L_ADDR";
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001038 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
1039 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
Bill Schmidt82f1c772015-02-10 19:09:05 +00001040 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
1041 case PPCISD::ADDI_TLSLD_L_ADDR: return "PPCISD::ADDI_TLSLD_L_ADDR";
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001042 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
1043 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidt51e79512013-02-20 15:50:31 +00001044 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidta87a7e22013-05-14 19:35:45 +00001045 case PPCISD::SC: return "PPCISD::SC";
Bill Schmidte26236e2015-05-22 16:44:10 +00001046 case PPCISD::CLRBHRB: return "PPCISD::CLRBHRB";
1047 case PPCISD::MFBHRBE: return "PPCISD::MFBHRBE";
1048 case PPCISD::RFEBB: return "PPCISD::RFEBB";
Matthias Braund04893f2015-05-07 21:33:59 +00001049 case PPCISD::XXSWAPD: return "PPCISD::XXSWAPD";
Hal Finkelc93a9a22015-02-25 01:06:45 +00001050 case PPCISD::QVFPERM: return "PPCISD::QVFPERM";
1051 case PPCISD::QVGPCI: return "PPCISD::QVGPCI";
1052 case PPCISD::QVALIGNI: return "PPCISD::QVALIGNI";
1053 case PPCISD::QVESPLATI: return "PPCISD::QVESPLATI";
1054 case PPCISD::QBFLT: return "PPCISD::QBFLT";
1055 case PPCISD::QVLFSb: return "PPCISD::QVLFSb";
Chris Lattner347ed8a2006-01-09 23:52:17 +00001056 }
Matthias Braund04893f2015-05-07 21:33:59 +00001057 return nullptr;
Chris Lattner347ed8a2006-01-09 23:52:17 +00001058}
1059
Mehdi Amini44ede332015-07-09 02:09:04 +00001060EVT PPCTargetLowering::getSetCCResultType(const DataLayout &DL, LLVMContext &C,
1061 EVT VT) const {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +00001062 if (!VT.isVector())
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001063 return Subtarget.useCRBits() ? MVT::i1 : MVT::i32;
Hal Finkelc93a9a22015-02-25 01:06:45 +00001064
1065 if (Subtarget.hasQPX())
1066 return EVT::getVectorVT(C, MVT::i1, VT.getVectorNumElements());
1067
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +00001068 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +00001069}
1070
Hal Finkel62ac7362014-09-19 11:42:56 +00001071bool PPCTargetLowering::enableAggressiveFMAFusion(EVT VT) const {
1072 assert(VT.isFloatingPoint() && "Non-floating-point FMA?");
1073 return true;
1074}
1075
Chris Lattner4211ca92006-04-14 06:01:58 +00001076//===----------------------------------------------------------------------===//
1077// Node matching predicates, for use by the tblgen matching code.
1078//===----------------------------------------------------------------------===//
1079
Chris Lattner7f1fa8e2005-08-26 17:36:52 +00001080/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001081static bool isFloatingPointZero(SDValue Op) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +00001082 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001083 return CFP->getValueAPF().isZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +00001084 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +00001085 // Maybe this has already been legalized into the constant pool?
1086 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001087 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001088 return CFP->getValueAPF().isZero();
Chris Lattner7f1fa8e2005-08-26 17:36:52 +00001089 }
1090 return false;
1091}
1092
Chris Lattnere8b83b42006-04-06 17:23:16 +00001093/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
1094/// true if Op is undef or if it matches the specified value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001095static bool isConstantOrUndef(int Op, int Val) {
1096 return Op < 0 || Op == Val;
Chris Lattnere8b83b42006-04-06 17:23:16 +00001097}
1098
1099/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
1100/// VPKUHUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001101/// The ShuffleKind distinguishes between big-endian operations with
1102/// two different inputs (0), either-endian operations with two identical
Bill Schmidt5ed84cd2015-05-16 01:02:12 +00001103/// inputs (1), and little-endian operations with two different inputs (2).
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001104/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
1105bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +00001106 SelectionDAG &DAG) {
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001107 bool IsLE = DAG.getDataLayout().isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001108 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +00001109 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001110 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001111 for (unsigned i = 0; i != 16; ++i)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001112 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001113 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001114 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +00001115 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001116 return false;
1117 for (unsigned i = 0; i != 16; ++i)
1118 if (!isConstantOrUndef(N->getMaskElt(i), i*2))
1119 return false;
1120 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +00001121 unsigned j = IsLE ? 0 : 1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001122 for (unsigned i = 0; i != 8; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +00001123 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) ||
1124 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001125 return false;
1126 }
Chris Lattner1d338192006-04-06 18:26:28 +00001127 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +00001128}
1129
1130/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
1131/// VPKUWUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001132/// The ShuffleKind distinguishes between big-endian operations with
1133/// two different inputs (0), either-endian operations with two identical
Bill Schmidt5ed84cd2015-05-16 01:02:12 +00001134/// inputs (1), and little-endian operations with two different inputs (2).
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001135/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
1136bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +00001137 SelectionDAG &DAG) {
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001138 bool IsLE = DAG.getDataLayout().isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001139 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +00001140 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001141 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001142 for (unsigned i = 0; i != 16; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001143 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
1144 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001145 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001146 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +00001147 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001148 return false;
1149 for (unsigned i = 0; i != 16; i += 2)
1150 if (!isConstantOrUndef(N->getMaskElt(i ), i*2) ||
1151 !isConstantOrUndef(N->getMaskElt(i+1), i*2+1))
1152 return false;
1153 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +00001154 unsigned j = IsLE ? 0 : 2;
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001155 for (unsigned i = 0; i != 8; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001156 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
1157 !isConstantOrUndef(N->getMaskElt(i+1), i*2+j+1) ||
1158 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) ||
1159 !isConstantOrUndef(N->getMaskElt(i+9), i*2+j+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001160 return false;
1161 }
Chris Lattner1d338192006-04-06 18:26:28 +00001162 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +00001163}
1164
Bill Schmidt5ed84cd2015-05-16 01:02:12 +00001165/// isVPKUDUMShuffleMask - Return true if this is the shuffle mask for a
Bill Schmidte13ac912015-05-21 20:48:49 +00001166/// VPKUDUM instruction, AND the VPKUDUM instruction exists for the
1167/// current subtarget.
1168///
Bill Schmidt5ed84cd2015-05-16 01:02:12 +00001169/// The ShuffleKind distinguishes between big-endian operations with
1170/// two different inputs (0), either-endian operations with two identical
1171/// inputs (1), and little-endian operations with two different inputs (2).
1172/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
1173bool PPC::isVPKUDUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
1174 SelectionDAG &DAG) {
Bill Schmidte13ac912015-05-21 20:48:49 +00001175 const PPCSubtarget& Subtarget =
1176 static_cast<const PPCSubtarget&>(DAG.getSubtarget());
1177 if (!Subtarget.hasP8Vector())
1178 return false;
1179
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001180 bool IsLE = DAG.getDataLayout().isLittleEndian();
Bill Schmidt5ed84cd2015-05-16 01:02:12 +00001181 if (ShuffleKind == 0) {
1182 if (IsLE)
1183 return false;
1184 for (unsigned i = 0; i != 16; i += 4)
1185 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+4) ||
1186 !isConstantOrUndef(N->getMaskElt(i+1), i*2+5) ||
1187 !isConstantOrUndef(N->getMaskElt(i+2), i*2+6) ||
1188 !isConstantOrUndef(N->getMaskElt(i+3), i*2+7))
1189 return false;
1190 } else if (ShuffleKind == 2) {
1191 if (!IsLE)
1192 return false;
1193 for (unsigned i = 0; i != 16; i += 4)
1194 if (!isConstantOrUndef(N->getMaskElt(i ), i*2) ||
1195 !isConstantOrUndef(N->getMaskElt(i+1), i*2+1) ||
1196 !isConstantOrUndef(N->getMaskElt(i+2), i*2+2) ||
1197 !isConstantOrUndef(N->getMaskElt(i+3), i*2+3))
1198 return false;
1199 } else if (ShuffleKind == 1) {
1200 unsigned j = IsLE ? 0 : 4;
1201 for (unsigned i = 0; i != 8; i += 4)
1202 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
1203 !isConstantOrUndef(N->getMaskElt(i+1), i*2+j+1) ||
1204 !isConstantOrUndef(N->getMaskElt(i+2), i*2+j+2) ||
1205 !isConstantOrUndef(N->getMaskElt(i+3), i*2+j+3) ||
1206 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) ||
1207 !isConstantOrUndef(N->getMaskElt(i+9), i*2+j+1) ||
1208 !isConstantOrUndef(N->getMaskElt(i+10), i*2+j+2) ||
1209 !isConstantOrUndef(N->getMaskElt(i+11), i*2+j+3))
1210 return false;
1211 }
1212 return true;
1213}
1214
Chris Lattnerf38e0332006-04-06 22:02:42 +00001215/// isVMerge - Common function, used to match vmrg* shuffles.
1216///
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001217static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnerf38e0332006-04-06 22:02:42 +00001218 unsigned LHSStart, unsigned RHSStart) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +00001219 if (N->getValueType(0) != MVT::v16i8)
1220 return false;
Chris Lattnerd1dcb522006-04-06 21:11:54 +00001221 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
1222 "Unsupported merge size!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001223
Chris Lattnerd1dcb522006-04-06 21:11:54 +00001224 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
1225 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001226 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +00001227 LHSStart+j+i*UnitSize) ||
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001228 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +00001229 RHSStart+j+i*UnitSize))
Chris Lattnerd1dcb522006-04-06 21:11:54 +00001230 return false;
1231 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001232 return true;
Chris Lattnerf38e0332006-04-06 22:02:42 +00001233}
1234
1235/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +00001236/// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001237/// The ShuffleKind distinguishes between big-endian merges with two
1238/// different inputs (0), either-endian merges with two identical inputs (1),
1239/// and little-endian merges with two different inputs (2). For the latter,
1240/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +00001241bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001242 unsigned ShuffleKind, SelectionDAG &DAG) {
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001243 if (DAG.getDataLayout().isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001244 if (ShuffleKind == 1) // unary
1245 return isVMerge(N, UnitSize, 0, 0);
1246 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +00001247 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001248 else
1249 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +00001250 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001251 if (ShuffleKind == 1) // unary
1252 return isVMerge(N, UnitSize, 8, 8);
1253 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +00001254 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001255 else
1256 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +00001257 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +00001258}
1259
1260/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +00001261/// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001262/// The ShuffleKind distinguishes between big-endian merges with two
1263/// different inputs (0), either-endian merges with two identical inputs (1),
1264/// and little-endian merges with two different inputs (2). For the latter,
1265/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +00001266bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001267 unsigned ShuffleKind, SelectionDAG &DAG) {
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001268 if (DAG.getDataLayout().isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001269 if (ShuffleKind == 1) // unary
1270 return isVMerge(N, UnitSize, 8, 8);
1271 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +00001272 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001273 else
1274 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +00001275 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001276 if (ShuffleKind == 1) // unary
1277 return isVMerge(N, UnitSize, 0, 0);
1278 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +00001279 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001280 else
1281 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +00001282 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +00001283}
1284
Kit Barton13894c72015-06-25 15:17:40 +00001285/**
1286 * \brief Common function used to match vmrgew and vmrgow shuffles
1287 *
1288 * The indexOffset determines whether to look for even or odd words in
1289 * the shuffle mask. This is based on the of the endianness of the target
1290 * machine.
1291 * - Little Endian:
1292 * - Use offset of 0 to check for odd elements
1293 * - Use offset of 4 to check for even elements
1294 * - Big Endian:
1295 * - Use offset of 0 to check for even elements
1296 * - Use offset of 4 to check for odd elements
1297 * A detailed description of the vector element ordering for little endian and
NAKAMURA Takumi520b45d2015-06-25 23:38:44 +00001298 * big endian can be found at
1299 * http://www.ibm.com/developerworks/library/l-ibm-xl-c-cpp-compiler/index.html
Kit Barton13894c72015-06-25 15:17:40 +00001300 * Targeting your applications - what little endian and big endian IBM XL C/C++
NAKAMURA Takumi520b45d2015-06-25 23:38:44 +00001301 * compiler differences mean to you
Kit Barton13894c72015-06-25 15:17:40 +00001302 *
1303 * The mask to the shuffle vector instruction specifies the indices of the
1304 * elements from the two input vectors to place in the result. The elements are
1305 * numbered in array-access order, starting with the first vector. These vectors
1306 * are always of type v16i8, thus each vector will contain 16 elements of size
NAKAMURA Takumi520b45d2015-06-25 23:38:44 +00001307 * 8. More info on the shuffle vector can be found in the
1308 * http://llvm.org/docs/LangRef.html#shufflevector-instruction
1309 * Language Reference.
Kit Barton13894c72015-06-25 15:17:40 +00001310 *
1311 * The RHSStartValue indicates whether the same input vectors are used (unary)
1312 * or two different input vectors are used, based on the following:
1313 * - If the instruction uses the same vector for both inputs, the range of the
1314 * indices will be 0 to 15. In this case, the RHSStart value passed should
1315 * be 0.
1316 * - If the instruction has two different vectors then the range of the
1317 * indices will be 0 to 31. In this case, the RHSStart value passed should
1318 * be 16 (indices 0-15 specify elements in the first vector while indices 16
1319 * to 31 specify elements in the second vector).
1320 *
1321 * \param[in] N The shuffle vector SD Node to analyze
1322 * \param[in] IndexOffset Specifies whether to look for even or odd elements
1323 * \param[in] RHSStartValue Specifies the starting index for the righthand input
1324 * vector to the shuffle_vector instruction
1325 * \return true iff this shuffle vector represents an even or odd word merge
1326 */
1327static bool isVMerge(ShuffleVectorSDNode *N, unsigned IndexOffset,
1328 unsigned RHSStartValue) {
1329 if (N->getValueType(0) != MVT::v16i8)
1330 return false;
1331
1332 for (unsigned i = 0; i < 2; ++i)
1333 for (unsigned j = 0; j < 4; ++j)
1334 if (!isConstantOrUndef(N->getMaskElt(i*4+j),
1335 i*RHSStartValue+j+IndexOffset) ||
1336 !isConstantOrUndef(N->getMaskElt(i*4+j+8),
1337 i*RHSStartValue+j+IndexOffset+8))
1338 return false;
1339 return true;
1340}
1341
1342/**
1343 * \brief Determine if the specified shuffle mask is suitable for the vmrgew or
1344 * vmrgow instructions.
1345 *
1346 * \param[in] N The shuffle vector SD Node to analyze
1347 * \param[in] CheckEven Check for an even merge (true) or an odd merge (false)
1348 * \param[in] ShuffleKind Identify the type of merge:
1349 * - 0 = big-endian merge with two different inputs;
1350 * - 1 = either-endian merge with two identical inputs;
1351 * - 2 = little-endian merge with two different inputs (inputs are swapped for
1352 * little-endian merges).
1353 * \param[in] DAG The current SelectionDAG
1354 * \return true iff this shuffle mask
1355 */
1356bool PPC::isVMRGEOShuffleMask(ShuffleVectorSDNode *N, bool CheckEven,
1357 unsigned ShuffleKind, SelectionDAG &DAG) {
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001358 if (DAG.getDataLayout().isLittleEndian()) {
Kit Barton13894c72015-06-25 15:17:40 +00001359 unsigned indexOffset = CheckEven ? 4 : 0;
1360 if (ShuffleKind == 1) // Unary
1361 return isVMerge(N, indexOffset, 0);
1362 else if (ShuffleKind == 2) // swapped
1363 return isVMerge(N, indexOffset, 16);
1364 else
1365 return false;
1366 }
1367 else {
1368 unsigned indexOffset = CheckEven ? 0 : 4;
1369 if (ShuffleKind == 1) // Unary
1370 return isVMerge(N, indexOffset, 0);
1371 else if (ShuffleKind == 0) // Normal
1372 return isVMerge(N, indexOffset, 16);
1373 else
1374 return false;
1375 }
1376 return false;
1377}
Chris Lattnerd1dcb522006-04-06 21:11:54 +00001378
Chris Lattner1d338192006-04-06 18:26:28 +00001379/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
1380/// amount, otherwise return -1.
Bill Schmidt42a69362014-08-05 20:47:25 +00001381/// The ShuffleKind distinguishes between big-endian operations with two
1382/// different inputs (0), either-endian operations with two identical inputs
1383/// (1), and little-endian operations with two different inputs (2). For the
1384/// latter, the input operands are swapped (see PPCInstrAltivec.td).
1385int PPC::isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind,
1386 SelectionDAG &DAG) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +00001387 if (N->getValueType(0) != MVT::v16i8)
Hal Finkela775e512014-04-08 19:00:27 +00001388 return -1;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001389
1390 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peck527da1b2010-11-23 03:31:01 +00001391
Chris Lattner1d338192006-04-06 18:26:28 +00001392 // Find the first non-undef value in the shuffle mask.
1393 unsigned i;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001394 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattner1d338192006-04-06 18:26:28 +00001395 /*search*/;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001396
Chris Lattner1d338192006-04-06 18:26:28 +00001397 if (i == 16) return -1; // all undef.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001398
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001399 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattner1d338192006-04-06 18:26:28 +00001400 // numbered from this value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001401 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattner1d338192006-04-06 18:26:28 +00001402 if (ShiftAmt < i) return -1;
Chris Lattnere8b83b42006-04-06 17:23:16 +00001403
Bill Schmidtf04e9982014-08-04 23:21:01 +00001404 ShiftAmt -= i;
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001405 bool isLE = DAG.getDataLayout().isLittleEndian();
Bill Schmidtf910a062014-06-10 14:35:01 +00001406
Bill Schmidt42a69362014-08-05 20:47:25 +00001407 if ((ShuffleKind == 0 && !isLE) || (ShuffleKind == 2 && isLE)) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001408 // Check the rest of the elements to see if they are consecutive.
1409 for (++i; i != 16; ++i)
1410 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
1411 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001412 } else if (ShuffleKind == 1) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001413 // Check the rest of the elements to see if they are consecutive.
1414 for (++i; i != 16; ++i)
1415 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
1416 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001417 } else
1418 return -1;
1419
Bill Schmidt1e77bb12015-07-15 15:45:30 +00001420 if (isLE)
Bill Schmidt42a69362014-08-05 20:47:25 +00001421 ShiftAmt = 16 - ShiftAmt;
Bill Schmidtf04e9982014-08-04 23:21:01 +00001422
Chris Lattner1d338192006-04-06 18:26:28 +00001423 return ShiftAmt;
1424}
Chris Lattnerffc47562006-03-20 06:33:01 +00001425
1426/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
1427/// specifies a splat of a single element that is suitable for input to
1428/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001429bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson9f944592009-08-11 20:47:22 +00001430 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner95c7adc2006-04-04 17:25:31 +00001431 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001432
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001433 // This is a splat operation if each element of the permute is the same, and
1434 // if the value doesn't reference the second vector.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001435 unsigned ElementBase = N->getMaskElt(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00001436
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001437 // FIXME: Handle UNDEF elements too!
1438 if (ElementBase >= 16)
Chris Lattner95c7adc2006-04-04 17:25:31 +00001439 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001440
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001441 // Check that the indices are consecutive, in the case of a multi-byte element
1442 // splatted with a v16i8 mask.
1443 for (unsigned i = 1; i != EltSize; ++i)
1444 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001445 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001446
Chris Lattner95c7adc2006-04-04 17:25:31 +00001447 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001448 if (N->getMaskElt(i) < 0) continue;
Chris Lattner95c7adc2006-04-04 17:25:31 +00001449 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001450 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001451 return false;
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001452 }
Chris Lattner95c7adc2006-04-04 17:25:31 +00001453 return true;
Chris Lattnerffc47562006-03-20 06:33:01 +00001454}
1455
1456/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
1457/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +00001458unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize,
1459 SelectionDAG &DAG) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001460 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1461 assert(isSplatShuffleMask(SVOp, EltSize));
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001462 if (DAG.getDataLayout().isLittleEndian())
Bill Schmidtf910a062014-06-10 14:35:01 +00001463 return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize);
1464 else
1465 return SVOp->getMaskElt(0) / EltSize;
Chris Lattnerffc47562006-03-20 06:33:01 +00001466}
1467
Chris Lattner74cf9ff2006-04-12 17:37:20 +00001468/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001469/// by using a vspltis[bhw] instruction of the specified element size, return
1470/// the constant being splatted. The ByteSize field indicates the number of
1471/// bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001472SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001473 SDValue OpVal(nullptr, 0);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001474
1475 // If ByteSize of the splat is bigger than the element size of the
1476 // build_vector, then we have a case where we are checking for a splat where
1477 // multiple elements of the buildvector are folded together into a single
1478 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
1479 unsigned EltSize = 16/N->getNumOperands();
1480 if (EltSize < ByteSize) {
1481 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001482 SDValue UniquedVals[4];
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001483 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001484
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001485 // See if all of the elements in the buildvector agree across.
1486 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1487 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1488 // If the element isn't a constant, bail fully out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001489 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001490
Scott Michelcf0da6c2009-02-17 22:15:04 +00001491
Craig Topper062a2ba2014-04-25 05:30:21 +00001492 if (!UniquedVals[i&(Multiple-1)].getNode())
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001493 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
1494 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001495 return SDValue(); // no match.
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001496 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001497
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001498 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
1499 // either constant or undef values that are identical for each chunk. See
1500 // if these chunks can form into a larger vspltis*.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001501
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001502 // Check to see if all of the leading entries are either 0 or -1. If
1503 // neither, then this won't fit into the immediate field.
1504 bool LeadingZero = true;
1505 bool LeadingOnes = true;
1506 for (unsigned i = 0; i != Multiple-1; ++i) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001507 if (!UniquedVals[i].getNode()) continue; // Must have been undefs.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001508
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001509 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
1510 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
1511 }
1512 // Finally, check the least significant entry.
1513 if (LeadingZero) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001514 if (!UniquedVals[Multiple-1].getNode())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001515 return DAG.getTargetConstant(0, SDLoc(N), MVT::i32); // 0,0,0,undef
Dan Gohmaneffb8942008-09-12 16:56:44 +00001516 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001517 if (Val < 16) // 0,0,0,4 -> vspltisw(4)
1518 return DAG.getTargetConstant(Val, SDLoc(N), MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001519 }
1520 if (LeadingOnes) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001521 if (!UniquedVals[Multiple-1].getNode())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001522 return DAG.getTargetConstant(~0U, SDLoc(N), MVT::i32); // -1,-1,-1,undef
Dan Gohman6e054832008-09-26 21:54:37 +00001523 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001524 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001525 return DAG.getTargetConstant(Val, SDLoc(N), MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001526 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001527
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001528 return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001529 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001530
Chris Lattner2771e2c2006-03-25 06:12:06 +00001531 // Check to see if this buildvec has a single non-undef value in its elements.
1532 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1533 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Craig Topper062a2ba2014-04-25 05:30:21 +00001534 if (!OpVal.getNode())
Chris Lattner2771e2c2006-03-25 06:12:06 +00001535 OpVal = N->getOperand(i);
1536 else if (OpVal != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001537 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001538 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001539
Craig Topper062a2ba2014-04-25 05:30:21 +00001540 if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001541
Eli Friedman9c6ab1a2009-05-24 02:03:36 +00001542 unsigned ValSizeInBytes = EltSize;
Nate Begeman1b392872006-03-28 04:15:58 +00001543 uint64_t Value = 0;
Chris Lattner2771e2c2006-03-25 06:12:06 +00001544 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001545 Value = CN->getZExtValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001546 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001547 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001548 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner2771e2c2006-03-25 06:12:06 +00001549 }
1550
1551 // If the splat value is larger than the element value, then we can never do
1552 // this splat. The only case that we could fit the replicated bits into our
1553 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001554 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001555
Benjamin Kramerb4b51502015-03-25 16:49:59 +00001556 // If the element value is larger than the splat value, check if it consists
1557 // of a repeated bit pattern of size ByteSize.
1558 if (!APInt(ValSizeInBytes * 8, Value).isSplat(ByteSize * 8))
1559 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001560
1561 // Properly sign extend the value.
Richard Smith228e6d42012-08-24 23:29:28 +00001562 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001563
Evan Chengb1ddc982006-03-26 09:52:32 +00001564 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001565 if (MaskVal == 0) return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001566
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001567 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith228e6d42012-08-24 23:29:28 +00001568 if (SignExtend32<5>(MaskVal) == MaskVal)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001569 return DAG.getTargetConstant(MaskVal, SDLoc(N), MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001570 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001571}
1572
Hal Finkelc93a9a22015-02-25 01:06:45 +00001573/// isQVALIGNIShuffleMask - If this is a qvaligni shuffle mask, return the shift
1574/// amount, otherwise return -1.
1575int PPC::isQVALIGNIShuffleMask(SDNode *N) {
1576 EVT VT = N->getValueType(0);
1577 if (VT != MVT::v4f64 && VT != MVT::v4f32 && VT != MVT::v4i1)
1578 return -1;
1579
1580 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1581
1582 // Find the first non-undef value in the shuffle mask.
1583 unsigned i;
1584 for (i = 0; i != 4 && SVOp->getMaskElt(i) < 0; ++i)
1585 /*search*/;
1586
1587 if (i == 4) return -1; // all undef.
1588
1589 // Otherwise, check to see if the rest of the elements are consecutively
1590 // numbered from this value.
1591 unsigned ShiftAmt = SVOp->getMaskElt(i);
1592 if (ShiftAmt < i) return -1;
1593 ShiftAmt -= i;
1594
1595 // Check the rest of the elements to see if they are consecutive.
1596 for (++i; i != 4; ++i)
1597 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
1598 return -1;
1599
1600 return ShiftAmt;
1601}
1602
Chris Lattner4211ca92006-04-14 06:01:58 +00001603//===----------------------------------------------------------------------===//
Chris Lattnera801fced2006-11-08 02:15:41 +00001604// Addressing Mode Selection
1605//===----------------------------------------------------------------------===//
1606
1607/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
1608/// or 64-bit immediate, and if the value can be accurately represented as a
1609/// sign extension from a 16-bit value. If so, this returns true and the
1610/// immediate.
1611static bool isIntS16Immediate(SDNode *N, short &Imm) {
Adam Nemet571eb5f2014-05-20 17:20:34 +00001612 if (!isa<ConstantSDNode>(N))
Chris Lattnera801fced2006-11-08 02:15:41 +00001613 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001614
Dan Gohmaneffb8942008-09-12 16:56:44 +00001615 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson9f944592009-08-11 20:47:22 +00001616 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +00001617 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001618 else
Dan Gohmaneffb8942008-09-12 16:56:44 +00001619 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001620}
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001621static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001622 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnera801fced2006-11-08 02:15:41 +00001623}
1624
1625
1626/// SelectAddressRegReg - Given the specified addressed, check to see if it
1627/// can be represented as an indexed [r+r] operation. Returns false if it
1628/// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001629bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1630 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001631 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001632 short imm = 0;
1633 if (N.getOpcode() == ISD::ADD) {
1634 if (isIntS16Immediate(N.getOperand(1), imm))
1635 return false; // r+i
1636 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1637 return false; // r+i
Scott Michelcf0da6c2009-02-17 22:15:04 +00001638
Chris Lattnera801fced2006-11-08 02:15:41 +00001639 Base = N.getOperand(0);
1640 Index = N.getOperand(1);
1641 return true;
1642 } else if (N.getOpcode() == ISD::OR) {
1643 if (isIntS16Immediate(N.getOperand(1), imm))
1644 return false; // r+i can fold it if we can.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001645
Chris Lattnera801fced2006-11-08 02:15:41 +00001646 // If this is an or of disjoint bitfields, we can codegen this as an add
1647 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1648 // disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001649 APInt LHSKnownZero, LHSKnownOne;
1650 APInt RHSKnownZero, RHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001651 DAG.computeKnownBits(N.getOperand(0),
1652 LHSKnownZero, LHSKnownOne);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001653
Dan Gohmanf19609a2008-02-27 01:23:58 +00001654 if (LHSKnownZero.getBoolValue()) {
Jay Foada0653a32014-05-14 21:14:37 +00001655 DAG.computeKnownBits(N.getOperand(1),
1656 RHSKnownZero, RHSKnownOne);
Chris Lattnera801fced2006-11-08 02:15:41 +00001657 // If all of the bits are known zero on the LHS or RHS, the add won't
1658 // carry.
Dan Gohman26854f22008-02-27 21:12:32 +00001659 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001660 Base = N.getOperand(0);
1661 Index = N.getOperand(1);
1662 return true;
1663 }
1664 }
1665 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001666
Chris Lattnera801fced2006-11-08 02:15:41 +00001667 return false;
1668}
1669
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001670// If we happen to be doing an i64 load or store into a stack slot that has
1671// less than a 4-byte alignment, then the frame-index elimination may need to
1672// use an indexed load or store instruction (because the offset may not be a
1673// multiple of 4). The extra register needed to hold the offset comes from the
1674// register scavenger, and it is possible that the scavenger will need to use
1675// an emergency spill slot. As a result, we need to make sure that a spill slot
1676// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1677// stack slot.
1678static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1679 // FIXME: This does not handle the LWA case.
1680 if (VT != MVT::i64)
1681 return;
1682
Hal Finkel7ab3db52013-07-10 15:29:01 +00001683 // NOTE: We'll exclude negative FIs here, which come from argument
1684 // lowering, because there are no known test cases triggering this problem
1685 // using packed structures (or similar). We can remove this exclusion if
1686 // we find such a test case. The reason why this is so test-case driven is
1687 // because this entire 'fixup' is only to prevent crashes (from the
1688 // register scavenger) on not-really-valid inputs. For example, if we have:
1689 // %a = alloca i1
1690 // %b = bitcast i1* %a to i64*
1691 // store i64* a, i64 b
1692 // then the store should really be marked as 'align 1', but is not. If it
1693 // were marked as 'align 1' then the indexed form would have been
1694 // instruction-selected initially, and the problem this 'fixup' is preventing
1695 // won't happen regardless.
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001696 if (FrameIdx < 0)
1697 return;
1698
1699 MachineFunction &MF = DAG.getMachineFunction();
1700 MachineFrameInfo *MFI = MF.getFrameInfo();
1701
1702 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1703 if (Align >= 4)
1704 return;
1705
1706 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1707 FuncInfo->setHasNonRISpills();
1708}
1709
Chris Lattnera801fced2006-11-08 02:15:41 +00001710/// Returns true if the address N can be represented by a base register plus
1711/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001712/// represented as reg+reg. If Aligned is true, only accept displacements
1713/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001714bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman02b93132009-01-15 16:29:45 +00001715 SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001716 SelectionDAG &DAG,
1717 bool Aligned) const {
Dale Johannesenab8e4422009-02-06 19:16:40 +00001718 // FIXME dl should come from parent load or store, not from address
Andrew Trickef9de2a2013-05-25 02:42:55 +00001719 SDLoc dl(N);
Chris Lattnera801fced2006-11-08 02:15:41 +00001720 // If this can be more profitably realized as r+r, fail.
1721 if (SelectAddressRegReg(N, Disp, Base, DAG))
1722 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001723
Chris Lattnera801fced2006-11-08 02:15:41 +00001724 if (N.getOpcode() == ISD::ADD) {
1725 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001726 if (isIntS16Immediate(N.getOperand(1), imm) &&
1727 (!Aligned || (imm & 3) == 0)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001728 Disp = DAG.getTargetConstant(imm, dl, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001729 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1730 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001731 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001732 } else {
1733 Base = N.getOperand(0);
1734 }
1735 return true; // [r+i]
1736 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1737 // Match LOAD (ADD (X, Lo(G))).
Gabor Greifc8a9abe2012-04-20 11:41:38 +00001738 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnera801fced2006-11-08 02:15:41 +00001739 && "Cannot handle constant offsets yet!");
1740 Disp = N.getOperand(1).getOperand(0); // The global address.
1741 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackye3f15c982012-06-04 17:36:38 +00001742 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnera801fced2006-11-08 02:15:41 +00001743 Disp.getOpcode() == ISD::TargetConstantPool ||
1744 Disp.getOpcode() == ISD::TargetJumpTable);
1745 Base = N.getOperand(0);
1746 return true; // [&g+r]
1747 }
1748 } else if (N.getOpcode() == ISD::OR) {
1749 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001750 if (isIntS16Immediate(N.getOperand(1), imm) &&
1751 (!Aligned || (imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001752 // If this is an or of disjoint bitfields, we can codegen this as an add
1753 // (for better address arithmetic) if the LHS and RHS of the OR are
1754 // provably disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001755 APInt LHSKnownZero, LHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001756 DAG.computeKnownBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling63061832008-03-24 23:16:37 +00001757
Dan Gohmanf19609a2008-02-27 01:23:58 +00001758 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001759 // If all of the bits are known zero on the LHS or RHS, the add won't
1760 // carry.
Ulrich Weigand55a96652014-07-20 22:26:40 +00001761 if (FrameIndexSDNode *FI =
1762 dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1763 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1764 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1765 } else {
1766 Base = N.getOperand(0);
1767 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001768 Disp = DAG.getTargetConstant(imm, dl, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001769 return true;
1770 }
1771 }
1772 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1773 // Loading from a constant address.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001774
Chris Lattnera801fced2006-11-08 02:15:41 +00001775 // If this address fits entirely in a 16-bit sext immediate field, codegen
1776 // this as "d, 0"
1777 short Imm;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001778 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001779 Disp = DAG.getTargetConstant(Imm, dl, CN->getValueType(0));
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001780 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001781 CN->getValueType(0));
Chris Lattnera801fced2006-11-08 02:15:41 +00001782 return true;
1783 }
Chris Lattner4a9c0bb2007-02-17 06:44:03 +00001784
1785 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001786 if ((CN->getValueType(0) == MVT::i32 ||
1787 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1788 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001789 int Addr = (int)CN->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001790
Chris Lattnera801fced2006-11-08 02:15:41 +00001791 // Otherwise, break this down into an LIS + disp.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001792 Disp = DAG.getTargetConstant((short)Addr, dl, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001793
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001794 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, dl,
1795 MVT::i32);
Owen Anderson9f944592009-08-11 20:47:22 +00001796 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman32f71d72009-09-25 18:54:59 +00001797 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnera801fced2006-11-08 02:15:41 +00001798 return true;
1799 }
1800 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001801
Mehdi Amini44ede332015-07-09 02:09:04 +00001802 Disp = DAG.getTargetConstant(0, dl, getPointerTy(DAG.getDataLayout()));
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001803 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001804 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001805 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1806 } else
Chris Lattnera801fced2006-11-08 02:15:41 +00001807 Base = N;
1808 return true; // [r+0]
1809}
1810
1811/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1812/// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001813bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1814 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001815 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001816 // Check to see if we can easily represent this as an [r+r] address. This
1817 // will fail if it thinks that the address is more profitably represented as
1818 // reg+imm, e.g. where imm = 0.
1819 if (SelectAddressRegReg(N, Base, Index, DAG))
1820 return true;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001821
Chris Lattnera801fced2006-11-08 02:15:41 +00001822 // If the operand is an addition, always emit this as [r+r], since this is
1823 // better (for code size, and execution, as the memop does the add for free)
1824 // than emitting an explicit add.
1825 if (N.getOpcode() == ISD::ADD) {
1826 Base = N.getOperand(0);
1827 Index = N.getOperand(1);
1828 return true;
1829 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001830
Chris Lattnera801fced2006-11-08 02:15:41 +00001831 // Otherwise, do it the hard way, using R0 as the base register.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001832 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001833 N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001834 Index = N;
1835 return true;
1836}
1837
Chris Lattnera801fced2006-11-08 02:15:41 +00001838/// getPreIndexedAddressParts - returns true by value, base pointer and
1839/// offset pointer and addressing mode by reference if the node's address
1840/// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001841bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1842 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +00001843 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00001844 SelectionDAG &DAG) const {
Hal Finkel595817e2012-06-04 02:21:00 +00001845 if (DisablePPCPreinc) return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001846
Ulrich Weigande90b0222013-03-22 14:58:48 +00001847 bool isLoad = true;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001848 SDValue Ptr;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001849 EVT VT;
Hal Finkelb09680b2013-03-18 23:00:58 +00001850 unsigned Alignment;
Chris Lattnera801fced2006-11-08 02:15:41 +00001851 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1852 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001853 VT = LD->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001854 Alignment = LD->getAlignment();
Chris Lattnera801fced2006-11-08 02:15:41 +00001855 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner68371252006-11-14 01:38:31 +00001856 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001857 VT = ST->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001858 Alignment = ST->getAlignment();
Ulrich Weigande90b0222013-03-22 14:58:48 +00001859 isLoad = false;
Chris Lattnera801fced2006-11-08 02:15:41 +00001860 } else
1861 return false;
1862
Hal Finkelc93a9a22015-02-25 01:06:45 +00001863 // PowerPC doesn't have preinc load/store instructions for vectors (except
1864 // for QPX, which does have preinc r+r forms).
1865 if (VT.isVector()) {
1866 if (!Subtarget.hasQPX() || (VT != MVT::v4f64 && VT != MVT::v4f32)) {
1867 return false;
1868 } else if (SelectAddressRegRegOnly(Ptr, Offset, Base, DAG)) {
1869 AM = ISD::PRE_INC;
1870 return true;
1871 }
1872 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001873
Ulrich Weigande90b0222013-03-22 14:58:48 +00001874 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1875
1876 // Common code will reject creating a pre-inc form if the base pointer
1877 // is a frame index, or if N is a store and the base pointer is either
1878 // the same as or a predecessor of the value being stored. Check for
1879 // those situations here, and try with swapped Base/Offset instead.
1880 bool Swap = false;
1881
1882 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1883 Swap = true;
1884 else if (!isLoad) {
1885 SDValue Val = cast<StoreSDNode>(N)->getValue();
1886 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1887 Swap = true;
1888 }
1889
1890 if (Swap)
1891 std::swap(Base, Offset);
1892
Hal Finkelca542be2012-06-20 15:43:03 +00001893 AM = ISD::PRE_INC;
1894 return true;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001895 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001896
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001897 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson9f944592009-08-11 20:47:22 +00001898 if (VT != MVT::i64) {
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001899 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner474b5b72006-11-15 19:55:13 +00001900 return false;
1901 } else {
Hal Finkelb09680b2013-03-18 23:00:58 +00001902 // LDU/STU need an address with at least 4-byte alignment.
1903 if (Alignment < 4)
1904 return false;
1905
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001906 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner474b5b72006-11-15 19:55:13 +00001907 return false;
1908 }
Chris Lattnerb314b152006-11-11 00:08:42 +00001909
Chris Lattnerb314b152006-11-11 00:08:42 +00001910 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner474b5b72006-11-15 19:55:13 +00001911 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1912 // sext i32 to i64 when addr mode is r+i.
Owen Anderson9f944592009-08-11 20:47:22 +00001913 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerb314b152006-11-11 00:08:42 +00001914 LD->getExtensionType() == ISD::SEXTLOAD &&
1915 isa<ConstantSDNode>(Offset))
1916 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001917 }
1918
Chris Lattnerce645542006-11-10 02:08:47 +00001919 AM = ISD::PRE_INC;
1920 return true;
Chris Lattnera801fced2006-11-08 02:15:41 +00001921}
1922
1923//===----------------------------------------------------------------------===//
Chris Lattner4211ca92006-04-14 06:01:58 +00001924// LowerOperation implementation
1925//===----------------------------------------------------------------------===//
1926
Chris Lattneredb9d842010-11-15 02:46:57 +00001927/// GetLabelAccessInfo - Return true if we should reference labels using a
1928/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
Eric Christophercccae792015-01-30 22:02:31 +00001929static bool GetLabelAccessInfo(const TargetMachine &TM,
1930 const PPCSubtarget &Subtarget,
1931 unsigned &HiOpFlags, unsigned &LoOpFlags,
Craig Topper062a2ba2014-04-25 05:30:21 +00001932 const GlobalValue *GV = nullptr) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001933 HiOpFlags = PPCII::MO_HA;
1934 LoOpFlags = PPCII::MO_LO;
Wesley Peck527da1b2010-11-23 03:31:01 +00001935
Hal Finkel3ee2af72014-07-18 23:29:49 +00001936 // Don't use the pic base if not in PIC relocation model.
1937 bool isPIC = TM.getRelocationModel() == Reloc::PIC_;
1938
Chris Lattnerdd6df842010-11-15 03:13:19 +00001939 if (isPIC) {
1940 HiOpFlags |= PPCII::MO_PIC_FLAG;
1941 LoOpFlags |= PPCII::MO_PIC_FLAG;
1942 }
1943
1944 // If this is a reference to a global value that requires a non-lazy-ptr, make
1945 // sure that instruction lowering adds it.
Eric Christophere8dbfe12015-02-13 22:23:04 +00001946 if (GV && Subtarget.hasLazyResolverStub(GV)) {
Chris Lattnerdd6df842010-11-15 03:13:19 +00001947 HiOpFlags |= PPCII::MO_NLP_FLAG;
1948 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00001949
Chris Lattnerdd6df842010-11-15 03:13:19 +00001950 if (GV->hasHiddenVisibility()) {
1951 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1952 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1953 }
1954 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001955
Chris Lattneredb9d842010-11-15 02:46:57 +00001956 return isPIC;
1957}
1958
1959static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1960 SelectionDAG &DAG) {
Daniel Jasper48e93f72015-04-28 13:38:35 +00001961 SDLoc DL(HiPart);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001962 EVT PtrVT = HiPart.getValueType();
1963 SDValue Zero = DAG.getConstant(0, DL, PtrVT);
Chris Lattneredb9d842010-11-15 02:46:57 +00001964
1965 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1966 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peck527da1b2010-11-23 03:31:01 +00001967
Chris Lattneredb9d842010-11-15 02:46:57 +00001968 // With PIC, the first instruction is actually "GR+hi(&G)".
1969 if (isPIC)
1970 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1971 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peck527da1b2010-11-23 03:31:01 +00001972
Chris Lattneredb9d842010-11-15 02:46:57 +00001973 // Generate non-pic code that has direct accesses to the constant pool.
1974 // The address of the global is just (hi(&g)+lo(&g)).
1975 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1976}
1977
Hal Finkele6698d52015-02-01 15:03:28 +00001978static void setUsesTOCBasePtr(MachineFunction &MF) {
1979 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1980 FuncInfo->setUsesTOCBasePtr();
1981}
1982
1983static void setUsesTOCBasePtr(SelectionDAG &DAG) {
1984 setUsesTOCBasePtr(DAG.getMachineFunction());
1985}
1986
Hal Finkelcf599212015-02-25 21:36:59 +00001987static SDValue getTOCEntry(SelectionDAG &DAG, SDLoc dl, bool Is64Bit,
1988 SDValue GA) {
1989 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
1990 SDValue Reg = Is64Bit ? DAG.getRegister(PPC::X2, VT) :
1991 DAG.getNode(PPCISD::GlobalBaseReg, dl, VT);
1992
1993 SDValue Ops[] = { GA, Reg };
1994 return DAG.getMemIntrinsicNode(PPCISD::TOC_ENTRY, dl,
1995 DAG.getVTList(VT, MVT::Other), Ops, VT,
1996 MachinePointerInfo::getGOT(), 0, false, true,
1997 false, 0);
1998}
1999
Scott Michelcf0da6c2009-02-17 22:15:04 +00002000SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002001 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002002 EVT PtrVT = Op.getValueType();
Chris Lattner4211ca92006-04-14 06:01:58 +00002003 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002004 const Constant *C = CP->getConstVal();
Chris Lattner4211ca92006-04-14 06:01:58 +00002005
Roman Divackyace47072012-08-24 16:26:02 +00002006 // 64-bit SVR4 ABI code is always position-independent.
2007 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002008 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Hal Finkele6698d52015-02-01 15:03:28 +00002009 setUsesTOCBasePtr(DAG);
Roman Divackyace47072012-08-24 16:26:02 +00002010 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Hal Finkelcf599212015-02-25 21:36:59 +00002011 return getTOCEntry(DAG, SDLoc(CP), true, GA);
Roman Divackyace47072012-08-24 16:26:02 +00002012 }
2013
Chris Lattneredb9d842010-11-15 02:46:57 +00002014 unsigned MOHiFlag, MOLoFlag;
Eric Christophercccae792015-01-30 22:02:31 +00002015 bool isPIC =
2016 GetLabelAccessInfo(DAG.getTarget(), Subtarget, MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00002017
2018 if (isPIC && Subtarget.isSVR4ABI()) {
2019 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(),
2020 PPCII::MO_PIC_FLAG);
Hal Finkelcf599212015-02-25 21:36:59 +00002021 return getTOCEntry(DAG, SDLoc(CP), false, GA);
Hal Finkel3ee2af72014-07-18 23:29:49 +00002022 }
2023
Chris Lattneredb9d842010-11-15 02:46:57 +00002024 SDValue CPIHi =
2025 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
2026 SDValue CPILo =
2027 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
2028 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00002029}
2030
Dan Gohman21cea8a2010-04-17 15:26:15 +00002031SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002032 EVT PtrVT = Op.getValueType();
Nate Begeman4ca2ea52006-04-22 18:53:45 +00002033 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00002034
Roman Divackyace47072012-08-24 16:26:02 +00002035 // 64-bit SVR4 ABI code is always position-independent.
2036 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002037 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Hal Finkele6698d52015-02-01 15:03:28 +00002038 setUsesTOCBasePtr(DAG);
Roman Divackyace47072012-08-24 16:26:02 +00002039 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Hal Finkelcf599212015-02-25 21:36:59 +00002040 return getTOCEntry(DAG, SDLoc(JT), true, GA);
Roman Divackyace47072012-08-24 16:26:02 +00002041 }
2042
Chris Lattneredb9d842010-11-15 02:46:57 +00002043 unsigned MOHiFlag, MOLoFlag;
Eric Christophercccae792015-01-30 22:02:31 +00002044 bool isPIC =
2045 GetLabelAccessInfo(DAG.getTarget(), Subtarget, MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00002046
2047 if (isPIC && Subtarget.isSVR4ABI()) {
2048 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
2049 PPCII::MO_PIC_FLAG);
Hal Finkelcf599212015-02-25 21:36:59 +00002050 return getTOCEntry(DAG, SDLoc(GA), false, GA);
Hal Finkel3ee2af72014-07-18 23:29:49 +00002051 }
2052
Chris Lattneredb9d842010-11-15 02:46:57 +00002053 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
2054 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
2055 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio09d73c02007-07-11 17:19:51 +00002056}
2057
Dan Gohman21cea8a2010-04-17 15:26:15 +00002058SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
2059 SelectionDAG &DAG) const {
Bob Wilsonf84f7102009-11-04 21:31:18 +00002060 EVT PtrVT = Op.getValueType();
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00002061 BlockAddressSDNode *BASDN = cast<BlockAddressSDNode>(Op);
2062 const BlockAddress *BA = BASDN->getBlockAddress();
Bob Wilsonf84f7102009-11-04 21:31:18 +00002063
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00002064 // 64-bit SVR4 ABI code is always position-independent.
2065 // The actual BlockAddress is stored in the TOC.
2066 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Hal Finkele6698d52015-02-01 15:03:28 +00002067 setUsesTOCBasePtr(DAG);
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00002068 SDValue GA = DAG.getTargetBlockAddress(BA, PtrVT, BASDN->getOffset());
Hal Finkelcf599212015-02-25 21:36:59 +00002069 return getTOCEntry(DAG, SDLoc(BASDN), true, GA);
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00002070 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002071
Chris Lattneredb9d842010-11-15 02:46:57 +00002072 unsigned MOHiFlag, MOLoFlag;
Eric Christophercccae792015-01-30 22:02:31 +00002073 bool isPIC =
2074 GetLabelAccessInfo(DAG.getTarget(), Subtarget, MOHiFlag, MOLoFlag);
Michael Liaoabb87d42012-09-12 21:43:09 +00002075 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
2076 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattneredb9d842010-11-15 02:46:57 +00002077 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
2078}
2079
Roman Divackye3f15c982012-06-04 17:36:38 +00002080SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
2081 SelectionDAG &DAG) const {
2082
Bill Schmidtbdae03f2013-09-17 20:22:05 +00002083 // FIXME: TLS addresses currently use medium model code sequences,
2084 // which is the most useful form. Eventually support for small and
2085 // large models could be added if users need it, at the cost of
2086 // additional complexity.
Roman Divackye3f15c982012-06-04 17:36:38 +00002087 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002088 SDLoc dl(GA);
Roman Divackye3f15c982012-06-04 17:36:38 +00002089 const GlobalValue *GV = GA->getGlobal();
Mehdi Amini44ede332015-07-09 02:09:04 +00002090 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002091 bool is64bit = Subtarget.isPPC64();
Justin Hibbitsa88b6052014-11-12 15:16:30 +00002092 const Module *M = DAG.getMachineFunction().getFunction()->getParent();
2093 PICLevel::Level picLevel = M->getPICLevel();
Roman Divackye3f15c982012-06-04 17:36:38 +00002094
Bill Schmidtca4a0c92012-12-04 16:18:08 +00002095 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackye3f15c982012-06-04 17:36:38 +00002096
Bill Schmidtca4a0c92012-12-04 16:18:08 +00002097 if (Model == TLSModel::LocalExec) {
2098 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00002099 PPCII::MO_TPREL_HA);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00002100 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00002101 PPCII::MO_TPREL_LO);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00002102 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
2103 is64bit ? MVT::i64 : MVT::i32);
2104 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
2105 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
2106 }
Roman Divackye3f15c982012-06-04 17:36:38 +00002107
Bill Schmidtc56f1d32012-12-11 20:30:11 +00002108 if (Model == TLSModel::InitialExec) {
Bill Schmidt732eb912012-12-13 18:45:54 +00002109 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand5b427592013-07-05 12:22:36 +00002110 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
2111 PPCII::MO_TLS);
Roman Divacky32143e22013-12-20 18:08:54 +00002112 SDValue GOTPtr;
2113 if (is64bit) {
Hal Finkele6698d52015-02-01 15:03:28 +00002114 setUsesTOCBasePtr(DAG);
Roman Divacky32143e22013-12-20 18:08:54 +00002115 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
2116 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
2117 PtrVT, GOTReg, TGA);
2118 } else
2119 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT);
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00002120 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
Roman Divacky32143e22013-12-20 18:08:54 +00002121 PtrVT, TGA, GOTPtr);
Ulrich Weigand5b427592013-07-05 12:22:36 +00002122 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00002123 }
Bill Schmidtca4a0c92012-12-04 16:18:08 +00002124
Bill Schmidtc56f1d32012-12-11 20:30:11 +00002125 if (Model == TLSModel::GeneralDynamic) {
Bill Schmidt82f1c772015-02-10 19:09:05 +00002126 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Hal Finkel7c8ae532014-07-25 17:47:22 +00002127 SDValue GOTPtr;
2128 if (is64bit) {
Hal Finkele6698d52015-02-01 15:03:28 +00002129 setUsesTOCBasePtr(DAG);
Hal Finkel7c8ae532014-07-25 17:47:22 +00002130 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
2131 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
2132 GOTReg, TGA);
2133 } else {
Justin Hibbitsa88b6052014-11-12 15:16:30 +00002134 if (picLevel == PICLevel::Small)
2135 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT);
2136 else
2137 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
Hal Finkel7c8ae532014-07-25 17:47:22 +00002138 }
Bill Schmidt82f1c772015-02-10 19:09:05 +00002139 return DAG.getNode(PPCISD::ADDI_TLSGD_L_ADDR, dl, PtrVT,
2140 GOTPtr, TGA, TGA);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00002141 }
2142
Bill Schmidt24b8dd62012-12-12 19:29:35 +00002143 if (Model == TLSModel::LocalDynamic) {
Bill Schmidt82f1c772015-02-10 19:09:05 +00002144 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Hal Finkel7c8ae532014-07-25 17:47:22 +00002145 SDValue GOTPtr;
2146 if (is64bit) {
Hal Finkele6698d52015-02-01 15:03:28 +00002147 setUsesTOCBasePtr(DAG);
Hal Finkel7c8ae532014-07-25 17:47:22 +00002148 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
2149 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
2150 GOTReg, TGA);
2151 } else {
Justin Hibbitsa88b6052014-11-12 15:16:30 +00002152 if (picLevel == PICLevel::Small)
2153 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT);
2154 else
2155 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
Hal Finkel7c8ae532014-07-25 17:47:22 +00002156 }
Bill Schmidt82f1c772015-02-10 19:09:05 +00002157 SDValue TLSAddr = DAG.getNode(PPCISD::ADDI_TLSLD_L_ADDR, dl,
2158 PtrVT, GOTPtr, TGA, TGA);
2159 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl,
2160 PtrVT, TLSAddr, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00002161 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
2162 }
2163
2164 llvm_unreachable("Unknown TLS model!");
Roman Divackye3f15c982012-06-04 17:36:38 +00002165}
2166
Chris Lattneredb9d842010-11-15 02:46:57 +00002167SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
2168 SelectionDAG &DAG) const {
2169 EVT PtrVT = Op.getValueType();
2170 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002171 SDLoc DL(GSDN);
Chris Lattneredb9d842010-11-15 02:46:57 +00002172 const GlobalValue *GV = GSDN->getGlobal();
2173
Chris Lattneredb9d842010-11-15 02:46:57 +00002174 // 64-bit SVR4 ABI code is always position-independent.
2175 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002176 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Hal Finkele6698d52015-02-01 15:03:28 +00002177 setUsesTOCBasePtr(DAG);
Chris Lattneredb9d842010-11-15 02:46:57 +00002178 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
Hal Finkelcf599212015-02-25 21:36:59 +00002179 return getTOCEntry(DAG, DL, true, GA);
Chris Lattneredb9d842010-11-15 02:46:57 +00002180 }
2181
Chris Lattnerdd6df842010-11-15 03:13:19 +00002182 unsigned MOHiFlag, MOLoFlag;
Eric Christophercccae792015-01-30 22:02:31 +00002183 bool isPIC =
2184 GetLabelAccessInfo(DAG.getTarget(), Subtarget, MOHiFlag, MOLoFlag, GV);
Chris Lattneredb9d842010-11-15 02:46:57 +00002185
Hal Finkel3ee2af72014-07-18 23:29:49 +00002186 if (isPIC && Subtarget.isSVR4ABI()) {
2187 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT,
2188 GSDN->getOffset(),
2189 PPCII::MO_PIC_FLAG);
Hal Finkelcf599212015-02-25 21:36:59 +00002190 return getTOCEntry(DAG, DL, false, GA);
Hal Finkel3ee2af72014-07-18 23:29:49 +00002191 }
2192
Chris Lattnerdd6df842010-11-15 03:13:19 +00002193 SDValue GAHi =
2194 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
2195 SDValue GALo =
2196 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peck527da1b2010-11-23 03:31:01 +00002197
Chris Lattnerdd6df842010-11-15 03:13:19 +00002198 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00002199
Chris Lattnerdd6df842010-11-15 03:13:19 +00002200 // If the global reference is actually to a non-lazy-pointer, we have to do an
2201 // extra load to get the address of the global.
2202 if (MOHiFlag & PPCII::MO_NLP_FLAG)
2203 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002204 false, false, false, 0);
Chris Lattnerdd6df842010-11-15 03:13:19 +00002205 return Ptr;
Chris Lattner4211ca92006-04-14 06:01:58 +00002206}
2207
Dan Gohman21cea8a2010-04-17 15:26:15 +00002208SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00002209 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002210 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002211
Hal Finkel777c9dd2014-03-29 16:04:40 +00002212 if (Op.getValueType() == MVT::v2i64) {
2213 // When the operands themselves are v2i64 values, we need to do something
2214 // special because VSX has no underlying comparison operations for these.
2215 if (Op.getOperand(0).getValueType() == MVT::v2i64) {
2216 // Equality can be handled by casting to the legal type for Altivec
2217 // comparisons, everything else needs to be expanded.
2218 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
2219 return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
2220 DAG.getSetCC(dl, MVT::v4i32,
2221 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)),
2222 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)),
2223 CC));
2224 }
2225
2226 return SDValue();
2227 }
2228
2229 // We handle most of these in the usual way.
2230 return Op;
2231 }
2232
Chris Lattner4211ca92006-04-14 06:01:58 +00002233 // If we're comparing for equality to zero, expose the fact that this is
2234 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
2235 // fold the new nodes.
2236 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
2237 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002238 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002239 SDValue Zext = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00002240 if (VT.bitsLT(MVT::i32)) {
2241 VT = MVT::i32;
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00002242 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00002243 }
Duncan Sands13237ac2008-06-06 12:08:01 +00002244 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00002245 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
2246 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002247 DAG.getConstant(Log2b, dl, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00002248 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner4211ca92006-04-14 06:01:58 +00002249 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00002250 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner4211ca92006-04-14 06:01:58 +00002251 // optimized. FIXME: revisit this when we can custom lower all setcc
2252 // optimizations.
2253 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002254 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00002255 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00002256
Chris Lattner4211ca92006-04-14 06:01:58 +00002257 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattner97ff46b2006-11-14 05:28:08 +00002258 // by xor'ing the rhs with the lhs, which is faster than setting a
2259 // condition register, reading it back out, and masking the correct bit. The
2260 // normal approach here uses sub to do this instead of xor. Using xor exposes
2261 // the result to other bit-twiddling opportunities.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002262 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00002263 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002264 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002265 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner4211ca92006-04-14 06:01:58 +00002266 Op.getOperand(1));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002267 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, dl, LHSVT), CC);
Chris Lattner4211ca92006-04-14 06:01:58 +00002268 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002269 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00002270}
2271
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002272SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002273 const PPCSubtarget &Subtarget) const {
Roman Divacky4394e682011-06-28 15:30:42 +00002274 SDNode *Node = Op.getNode();
2275 EVT VT = Node->getValueType(0);
Mehdi Amini44ede332015-07-09 02:09:04 +00002276 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Roman Divacky4394e682011-06-28 15:30:42 +00002277 SDValue InChain = Node->getOperand(0);
2278 SDValue VAListPtr = Node->getOperand(1);
2279 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002280 SDLoc dl(Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002281
Roman Divacky4394e682011-06-28 15:30:42 +00002282 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
2283
2284 // gpr_index
2285 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
2286 VAListPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00002287 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00002288 InChain = GprIndex.getValue(1);
2289
2290 if (VT == MVT::i64) {
2291 // Check if GprIndex is even
2292 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002293 DAG.getConstant(1, dl, MVT::i32));
Roman Divacky4394e682011-06-28 15:30:42 +00002294 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002295 DAG.getConstant(0, dl, MVT::i32), ISD::SETNE);
Roman Divacky4394e682011-06-28 15:30:42 +00002296 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002297 DAG.getConstant(1, dl, MVT::i32));
Roman Divacky4394e682011-06-28 15:30:42 +00002298 // Align GprIndex to be even if it isn't
2299 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
2300 GprIndex);
2301 }
2302
2303 // fpr index is 1 byte after gpr
2304 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002305 DAG.getConstant(1, dl, MVT::i32));
Roman Divacky4394e682011-06-28 15:30:42 +00002306
2307 // fpr
2308 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
2309 FprPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00002310 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00002311 InChain = FprIndex.getValue(1);
2312
2313 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002314 DAG.getConstant(8, dl, MVT::i32));
Roman Divacky4394e682011-06-28 15:30:42 +00002315
2316 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002317 DAG.getConstant(4, dl, MVT::i32));
Roman Divacky4394e682011-06-28 15:30:42 +00002318
2319 // areas
2320 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002321 MachinePointerInfo(), false, false,
2322 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00002323 InChain = OverflowArea.getValue(1);
2324
2325 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002326 MachinePointerInfo(), false, false,
2327 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00002328 InChain = RegSaveArea.getValue(1);
2329
2330 // select overflow_area if index > 8
2331 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002332 DAG.getConstant(8, dl, MVT::i32), ISD::SETLT);
Roman Divacky4394e682011-06-28 15:30:42 +00002333
Roman Divacky4394e682011-06-28 15:30:42 +00002334 // adjustment constant gpr_index * 4/8
2335 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
2336 VT.isInteger() ? GprIndex : FprIndex,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002337 DAG.getConstant(VT.isInteger() ? 4 : 8, dl,
Roman Divacky4394e682011-06-28 15:30:42 +00002338 MVT::i32));
2339
2340 // OurReg = RegSaveArea + RegConstant
2341 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
2342 RegConstant);
2343
2344 // Floating types are 32 bytes into RegSaveArea
2345 if (VT.isFloatingPoint())
2346 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002347 DAG.getConstant(32, dl, MVT::i32));
Roman Divacky4394e682011-06-28 15:30:42 +00002348
2349 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
2350 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
2351 VT.isInteger() ? GprIndex : FprIndex,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002352 DAG.getConstant(VT == MVT::i64 ? 2 : 1, dl,
Roman Divacky4394e682011-06-28 15:30:42 +00002353 MVT::i32));
2354
2355 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
2356 VT.isInteger() ? VAListPtr : FprPtr,
2357 MachinePointerInfo(SV),
2358 MVT::i8, false, false, 0);
2359
2360 // determine if we should load from reg_save_area or overflow_area
2361 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
2362
2363 // increase overflow_area by 4/8 if gpr/fpr > 8
2364 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
2365 DAG.getConstant(VT.isInteger() ? 4 : 8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002366 dl, MVT::i32));
Roman Divacky4394e682011-06-28 15:30:42 +00002367
2368 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
2369 OverflowAreaPlusN);
2370
2371 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
2372 OverflowAreaPtr,
2373 MachinePointerInfo(),
2374 MVT::i32, false, false, 0);
2375
NAKAMURA Takumi8ad54e02012-08-30 15:52:23 +00002376 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002377 false, false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002378}
2379
Roman Divackyc3825df2013-07-25 21:36:47 +00002380SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
2381 const PPCSubtarget &Subtarget) const {
2382 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
2383
2384 // We have to copy the entire va_list struct:
2385 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
2386 return DAG.getMemcpy(Op.getOperand(0), Op,
2387 Op.getOperand(1), Op.getOperand(2),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002388 DAG.getConstant(12, SDLoc(Op), MVT::i32), 8, false, true,
2389 false, MachinePointerInfo(), MachinePointerInfo());
Roman Divackyc3825df2013-07-25 21:36:47 +00002390}
2391
Duncan Sandsa0984362011-09-06 13:37:06 +00002392SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
2393 SelectionDAG &DAG) const {
2394 return Op.getOperand(0);
2395}
2396
2397SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
2398 SelectionDAG &DAG) const {
Bill Wendling95e1af22008-09-17 00:30:57 +00002399 SDValue Chain = Op.getOperand(0);
2400 SDValue Trmp = Op.getOperand(1); // trampoline
2401 SDValue FPtr = Op.getOperand(2); // nested function
2402 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickef9de2a2013-05-25 02:42:55 +00002403 SDLoc dl(Op);
Bill Wendling95e1af22008-09-17 00:30:57 +00002404
Mehdi Amini44ede332015-07-09 02:09:04 +00002405 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Owen Anderson9f944592009-08-11 20:47:22 +00002406 bool isPPC64 = (PtrVT == MVT::i64);
Mehdi Aminia749f2a2015-07-09 02:09:52 +00002407 Type *IntPtrTy = DAG.getDataLayout().getIntPtrType(*DAG.getContext());
Bill Wendling95e1af22008-09-17 00:30:57 +00002408
Scott Michelcf0da6c2009-02-17 22:15:04 +00002409 TargetLowering::ArgListTy Args;
Bill Wendling95e1af22008-09-17 00:30:57 +00002410 TargetLowering::ArgListEntry Entry;
2411
2412 Entry.Ty = IntPtrTy;
2413 Entry.Node = Trmp; Args.push_back(Entry);
2414
2415 // TrampSize == (isPPC64 ? 48 : 40);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002416 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00002417 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling95e1af22008-09-17 00:30:57 +00002418 Args.push_back(Entry);
2419
2420 Entry.Node = FPtr; Args.push_back(Entry);
2421 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002422
Bill Wendling95e1af22008-09-17 00:30:57 +00002423 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002424 TargetLowering::CallLoweringInfo CLI(DAG);
2425 CLI.setDebugLoc(dl).setChain(Chain)
2426 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002427 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
2428 std::move(Args), 0);
Bill Wendling95e1af22008-09-17 00:30:57 +00002429
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002430 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Duncan Sandsa0984362011-09-06 13:37:06 +00002431 return CallResult.second;
Bill Wendling95e1af22008-09-17 00:30:57 +00002432}
2433
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002434SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002435 const PPCSubtarget &Subtarget) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00002436 MachineFunction &MF = DAG.getMachineFunction();
2437 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2438
Andrew Trickef9de2a2013-05-25 02:42:55 +00002439 SDLoc dl(Op);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002440
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002441 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002442 // vastart just stores the address of the VarArgsFrameIndex slot into the
2443 // memory location argument.
Mehdi Amini44ede332015-07-09 02:09:04 +00002444 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout());
Dan Gohman31ae5862010-04-17 14:41:14 +00002445 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002446 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner676c61d2010-09-21 18:41:36 +00002447 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2448 MachinePointerInfo(SV),
David Greene87a5abe2010-02-15 16:56:53 +00002449 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002450 }
2451
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002452 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002453 // We suppose the given va_list is already allocated.
2454 //
2455 // typedef struct {
2456 // char gpr; /* index into the array of 8 GPRs
2457 // * stored in the register save area
2458 // * gpr=0 corresponds to r3,
2459 // * gpr=1 to r4, etc.
2460 // */
2461 // char fpr; /* index into the array of 8 FPRs
2462 // * stored in the register save area
2463 // * fpr=0 corresponds to f1,
2464 // * fpr=1 to f2, etc.
2465 // */
2466 // char *overflow_arg_area;
2467 // /* location on stack that holds
2468 // * the next overflow argument
2469 // */
2470 // char *reg_save_area;
2471 // /* where r3:r10 and f1:f8 (if saved)
2472 // * are stored
2473 // */
2474 // } va_list[1];
2475
2476
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002477 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), dl, MVT::i32);
2478 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), dl, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002479
Mehdi Amini44ede332015-07-09 02:09:04 +00002480 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout());
Scott Michelcf0da6c2009-02-17 22:15:04 +00002481
Dan Gohman31ae5862010-04-17 14:41:14 +00002482 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
2483 PtrVT);
2484 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
2485 PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002486
Duncan Sands13237ac2008-06-06 12:08:01 +00002487 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002488 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, dl, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002489
Duncan Sands13237ac2008-06-06 12:08:01 +00002490 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002491 SDValue ConstStackOffset = DAG.getConstant(StackOffset, dl, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002492
2493 uint64_t FPROffset = 1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002494 SDValue ConstFPROffset = DAG.getConstant(FPROffset, dl, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002495
Dan Gohman2d489b52008-02-06 22:27:42 +00002496 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002497
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002498 // Store first byte : number of int regs
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002499 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattner6963c1f2010-09-21 17:42:31 +00002500 Op.getOperand(1),
2501 MachinePointerInfo(SV),
2502 MVT::i8, false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002503 uint64_t nextOffset = FPROffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002504 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002505 ConstFPROffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002506
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002507 // Store second byte : number of float regs
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002508 SDValue secondStore =
Chris Lattner6963c1f2010-09-21 17:42:31 +00002509 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
2510 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene87a5abe2010-02-15 16:56:53 +00002511 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002512 nextOffset += StackOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002513 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002514
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002515 // Store second word : arguments given on stack
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002516 SDValue thirdStore =
Chris Lattner676c61d2010-09-21 18:41:36 +00002517 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
2518 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002519 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002520 nextOffset += FrameOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002521 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002522
2523 // Store third word : arguments given in registers
Chris Lattner676c61d2010-09-21 18:41:36 +00002524 return DAG.getStore(thirdStore, dl, FR, nextPtr,
2525 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002526 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002527
Chris Lattner4211ca92006-04-14 06:01:58 +00002528}
2529
Chris Lattner4f2e4e02007-03-06 00:59:59 +00002530#include "PPCGenCallingConv.inc"
2531
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002532// Function whose sole purpose is to kill compiler warnings
2533// stemming from unused functions included from PPCGenCallingConv.inc.
2534CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt8470b0f2013-08-30 22:18:55 +00002535 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002536}
2537
Bill Schmidt230b4512013-06-12 16:39:22 +00002538bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
2539 CCValAssign::LocInfo &LocInfo,
2540 ISD::ArgFlagsTy &ArgFlags,
2541 CCState &State) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002542 return true;
2543}
2544
Bill Schmidt230b4512013-06-12 16:39:22 +00002545bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
2546 MVT &LocVT,
2547 CCValAssign::LocInfo &LocInfo,
2548 ISD::ArgFlagsTy &ArgFlags,
2549 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002550 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002551 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2552 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2553 };
2554 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002555
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002556 unsigned RegNum = State.getFirstUnallocated(ArgRegs);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002557
2558 // Skip one register if the first unallocated register has an even register
2559 // number and there are still argument registers available which have not been
2560 // allocated yet. RegNum is actually an index into ArgRegs, which means we
2561 // need to skip a register if RegNum is odd.
2562 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
2563 State.AllocateReg(ArgRegs[RegNum]);
2564 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002565
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002566 // Always return false here, as this function only makes sure that the first
2567 // unallocated register has an odd register number and does not actually
2568 // allocate a register for the current argument.
2569 return false;
2570}
2571
Bill Schmidt230b4512013-06-12 16:39:22 +00002572bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
2573 MVT &LocVT,
2574 CCValAssign::LocInfo &LocInfo,
2575 ISD::ArgFlagsTy &ArgFlags,
2576 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002577 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002578 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2579 PPC::F8
2580 };
2581
2582 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002583
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002584 unsigned RegNum = State.getFirstUnallocated(ArgRegs);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002585
2586 // If there is only one Floating-point register left we need to put both f64
2587 // values of a split ppc_fp128 value on the stack.
2588 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
2589 State.AllocateReg(ArgRegs[RegNum]);
2590 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002591
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002592 // Always return false here, as this function only makes sure that the two f64
2593 // values a ppc_fp128 value is split into are both passed in registers or both
2594 // passed on the stack and does not actually allocate a register for the
2595 // current argument.
2596 return false;
2597}
2598
Benjamin Kramer7149aab2015-03-01 18:09:56 +00002599/// FPR - The set of FP registers that should be allocated for arguments,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002600/// on Darwin.
Benjamin Kramer7149aab2015-03-01 18:09:56 +00002601static const MCPhysReg FPR[] = {PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5,
2602 PPC::F6, PPC::F7, PPC::F8, PPC::F9, PPC::F10,
2603 PPC::F11, PPC::F12, PPC::F13};
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002604
Benjamin Kramer7149aab2015-03-01 18:09:56 +00002605/// QFPR - The set of QPX registers that should be allocated for arguments.
2606static const MCPhysReg QFPR[] = {
2607 PPC::QF1, PPC::QF2, PPC::QF3, PPC::QF4, PPC::QF5, PPC::QF6, PPC::QF7,
2608 PPC::QF8, PPC::QF9, PPC::QF10, PPC::QF11, PPC::QF12, PPC::QF13};
Hal Finkelc93a9a22015-02-25 01:06:45 +00002609
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002610/// CalculateStackSlotSize - Calculates the size reserved for this argument on
2611/// the stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002612static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002613 unsigned PtrByteSize) {
Hal Finkel940ab932014-02-28 00:27:01 +00002614 unsigned ArgSize = ArgVT.getStoreSize();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002615 if (Flags.isByVal())
2616 ArgSize = Flags.getByValSize();
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002617
2618 // Round up to multiples of the pointer size, except for array members,
2619 // which are always packed.
2620 if (!Flags.isInConsecutiveRegs())
2621 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002622
2623 return ArgSize;
2624}
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002625
2626/// CalculateStackSlotAlignment - Calculates the alignment of this argument
2627/// on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002628static unsigned CalculateStackSlotAlignment(EVT ArgVT, EVT OrigVT,
2629 ISD::ArgFlagsTy Flags,
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002630 unsigned PtrByteSize) {
2631 unsigned Align = PtrByteSize;
2632
2633 // Altivec parameters are padded to a 16 byte boundary.
2634 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2635 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
Kit Bartond4eb73c2015-05-05 16:10:44 +00002636 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64 ||
2637 ArgVT == MVT::v1i128)
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002638 Align = 16;
Hal Finkelc93a9a22015-02-25 01:06:45 +00002639 // QPX vector types stored in double-precision are padded to a 32 byte
2640 // boundary.
2641 else if (ArgVT == MVT::v4f64 || ArgVT == MVT::v4i1)
2642 Align = 32;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002643
2644 // ByVal parameters are aligned as requested.
2645 if (Flags.isByVal()) {
2646 unsigned BVAlign = Flags.getByValAlign();
2647 if (BVAlign > PtrByteSize) {
2648 if (BVAlign % PtrByteSize != 0)
2649 llvm_unreachable(
2650 "ByVal alignment is not a multiple of the pointer size");
2651
2652 Align = BVAlign;
2653 }
2654 }
2655
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002656 // Array members are always packed to their original alignment.
2657 if (Flags.isInConsecutiveRegs()) {
2658 // If the array member was split into multiple registers, the first
2659 // needs to be aligned to the size of the full type. (Except for
2660 // ppcf128, which is only aligned as its f64 components.)
2661 if (Flags.isSplit() && OrigVT != MVT::ppcf128)
2662 Align = OrigVT.getStoreSize();
2663 else
2664 Align = ArgVT.getStoreSize();
2665 }
2666
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002667 return Align;
2668}
2669
Ulrich Weigand8658f172014-07-20 23:43:15 +00002670/// CalculateStackSlotUsed - Return whether this argument will use its
2671/// stack slot (instead of being passed in registers). ArgOffset,
2672/// AvailableFPRs, and AvailableVRs must hold the current argument
2673/// position, and will be updated to account for this argument.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002674static bool CalculateStackSlotUsed(EVT ArgVT, EVT OrigVT,
2675 ISD::ArgFlagsTy Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002676 unsigned PtrByteSize,
2677 unsigned LinkageSize,
2678 unsigned ParamAreaSize,
2679 unsigned &ArgOffset,
2680 unsigned &AvailableFPRs,
Hal Finkelc93a9a22015-02-25 01:06:45 +00002681 unsigned &AvailableVRs, bool HasQPX) {
Ulrich Weigand8658f172014-07-20 23:43:15 +00002682 bool UseMemory = false;
2683
2684 // Respect alignment of argument on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002685 unsigned Align =
2686 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002687 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
2688 // If there's no space left in the argument save area, we must
2689 // use memory (this check also catches zero-sized arguments).
2690 if (ArgOffset >= LinkageSize + ParamAreaSize)
2691 UseMemory = true;
2692
2693 // Allocate argument on the stack.
2694 ArgOffset += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002695 if (Flags.isInConsecutiveRegsLast())
2696 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002697 // If we overran the argument save area, we must use memory
2698 // (this check catches arguments passed partially in memory)
2699 if (ArgOffset > LinkageSize + ParamAreaSize)
2700 UseMemory = true;
2701
2702 // However, if the argument is actually passed in an FPR or a VR,
2703 // we don't use memory after all.
2704 if (!Flags.isByVal()) {
Hal Finkelc93a9a22015-02-25 01:06:45 +00002705 if (ArgVT == MVT::f32 || ArgVT == MVT::f64 ||
2706 // QPX registers overlap with the scalar FP registers.
2707 (HasQPX && (ArgVT == MVT::v4f32 ||
2708 ArgVT == MVT::v4f64 ||
2709 ArgVT == MVT::v4i1)))
Ulrich Weigand8658f172014-07-20 23:43:15 +00002710 if (AvailableFPRs > 0) {
2711 --AvailableFPRs;
2712 return false;
2713 }
2714 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2715 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
Kit Bartond4eb73c2015-05-05 16:10:44 +00002716 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64 ||
2717 ArgVT == MVT::v1i128)
Ulrich Weigand8658f172014-07-20 23:43:15 +00002718 if (AvailableVRs > 0) {
2719 --AvailableVRs;
2720 return false;
2721 }
2722 }
2723
2724 return UseMemory;
2725}
2726
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002727/// EnsureStackAlignment - Round stack frame size up from NumBytes to
2728/// ensure minimum alignment required for target.
Eric Christophercccae792015-01-30 22:02:31 +00002729static unsigned EnsureStackAlignment(const PPCFrameLowering *Lowering,
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002730 unsigned NumBytes) {
Eric Christophercccae792015-01-30 22:02:31 +00002731 unsigned TargetAlign = Lowering->getStackAlignment();
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002732 unsigned AlignMask = TargetAlign - 1;
2733 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2734 return NumBytes;
2735}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002736
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002737SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002738PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002739 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002740 const SmallVectorImpl<ISD::InputArg>
2741 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002742 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002743 SmallVectorImpl<SDValue> &InVals)
2744 const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002745 if (Subtarget.isSVR4ABI()) {
2746 if (Subtarget.isPPC64())
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002747 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
2748 dl, DAG, InVals);
2749 else
2750 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
2751 dl, DAG, InVals);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002752 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002753 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
2754 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002755 }
2756}
2757
2758SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002759PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002760 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002761 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002762 const SmallVectorImpl<ISD::InputArg>
2763 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002764 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002765 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002766
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002767 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002768 // +-----------------------------------+
2769 // +--> | Back chain |
2770 // | +-----------------------------------+
2771 // | | Floating-point register save area |
2772 // | +-----------------------------------+
2773 // | | General register save area |
2774 // | +-----------------------------------+
2775 // | | CR save word |
2776 // | +-----------------------------------+
2777 // | | VRSAVE save word |
2778 // | +-----------------------------------+
2779 // | | Alignment padding |
2780 // | +-----------------------------------+
2781 // | | Vector register save area |
2782 // | +-----------------------------------+
2783 // | | Local variable space |
2784 // | +-----------------------------------+
2785 // | | Parameter list area |
2786 // | +-----------------------------------+
2787 // | | LR save word |
2788 // | +-----------------------------------+
2789 // SP--> +--- | Back chain |
2790 // +-----------------------------------+
2791 //
2792 // Specifications:
2793 // System V Application Binary Interface PowerPC Processor Supplement
2794 // AltiVec Technology Programming Interface Manual
Wesley Peck527da1b2010-11-23 03:31:01 +00002795
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002796 MachineFunction &MF = DAG.getMachineFunction();
2797 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002798 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002799
Mehdi Amini44ede332015-07-09 02:09:04 +00002800 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002801 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002802 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2803 (CallConv == CallingConv::Fast));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002804 unsigned PtrByteSize = 4;
2805
2806 // Assign locations to all of the incoming arguments.
2807 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002808 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
2809 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002810
2811 // Reserve space for the linkage area on the stack.
Eric Christophera4ae2132015-02-13 22:22:57 +00002812 unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002813 CCInfo.AllocateStack(LinkageSize, PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002814
Bill Schmidtef17c142013-02-06 17:33:58 +00002815 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peck527da1b2010-11-23 03:31:01 +00002816
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002817 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2818 CCValAssign &VA = ArgLocs[i];
Wesley Peck527da1b2010-11-23 03:31:01 +00002819
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002820 // Arguments stored in registers.
2821 if (VA.isRegLoc()) {
Craig Topper760b1342012-02-22 05:59:10 +00002822 const TargetRegisterClass *RC;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002823 EVT ValVT = VA.getValVT();
Wesley Peck527da1b2010-11-23 03:31:01 +00002824
Owen Anderson9f944592009-08-11 20:47:22 +00002825 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002826 default:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002827 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Hal Finkel940ab932014-02-28 00:27:01 +00002828 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002829 case MVT::i32:
Craig Topperabadc662012-04-20 06:31:50 +00002830 RC = &PPC::GPRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002831 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002832 case MVT::f32:
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +00002833 if (Subtarget.hasP8Vector())
2834 RC = &PPC::VSSRCRegClass;
2835 else
2836 RC = &PPC::F4RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002837 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002838 case MVT::f64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002839 if (Subtarget.hasVSX())
Hal Finkel19be5062014-03-29 05:29:01 +00002840 RC = &PPC::VSFRCRegClass;
2841 else
2842 RC = &PPC::F8RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002843 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002844 case MVT::v16i8:
2845 case MVT::v8i16:
2846 case MVT::v4i32:
Hal Finkel7811c612014-03-28 19:58:11 +00002847 RC = &PPC::VRRCRegClass;
2848 break;
Hal Finkelc93a9a22015-02-25 01:06:45 +00002849 case MVT::v4f32:
2850 RC = Subtarget.hasQPX() ? &PPC::QSRCRegClass : &PPC::VRRCRegClass;
2851 break;
Hal Finkel27774d92014-03-13 07:58:58 +00002852 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002853 case MVT::v2i64:
Hal Finkel7811c612014-03-28 19:58:11 +00002854 RC = &PPC::VSHRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002855 break;
Hal Finkelc93a9a22015-02-25 01:06:45 +00002856 case MVT::v4f64:
2857 RC = &PPC::QFRCRegClass;
2858 break;
2859 case MVT::v4i1:
2860 RC = &PPC::QBRCRegClass;
2861 break;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002862 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002863
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002864 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002865 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Hal Finkel940ab932014-02-28 00:27:01 +00002866 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2867 ValVT == MVT::i1 ? MVT::i32 : ValVT);
2868
2869 if (ValVT == MVT::i1)
2870 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002871
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002872 InVals.push_back(ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002873 } else {
2874 // Argument stored in memory.
2875 assert(VA.isMemLoc());
2876
Hal Finkel940ab932014-02-28 00:27:01 +00002877 unsigned ArgSize = VA.getLocVT().getStoreSize();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002878 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Cheng0664a672010-07-03 00:40:23 +00002879 isImmutable);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002880
2881 // Create load nodes to retrieve arguments from the stack.
2882 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002883 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2884 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002885 false, false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002886 }
2887 }
2888
2889 // Assign locations to all of the incoming aggregate by value arguments.
2890 // Aggregates passed by value are stored in the local variable space of the
2891 // caller's stack frame, right above the parameter list area.
2892 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002893 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00002894 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002895
2896 // Reserve stack space for the allocations in CCInfo.
2897 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2898
Bill Schmidtef17c142013-02-06 17:33:58 +00002899 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002900
2901 // Area that is at least reserved in the caller of this function.
2902 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002903 MinReservedArea = std::max(MinReservedArea, LinkageSize);
Wesley Peck527da1b2010-11-23 03:31:01 +00002904
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002905 // Set the size that is at least reserved in caller of this function. Tail
2906 // call optimized function's reserved stack space needs to be aligned so that
2907 // taking the difference between two stack areas will result in an aligned
2908 // stack.
Eric Christophercccae792015-01-30 22:02:31 +00002909 MinReservedArea =
2910 EnsureStackAlignment(Subtarget.getFrameLowering(), MinReservedArea);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002911 FuncInfo->setMinReservedArea(MinReservedArea);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002912
2913 SmallVector<SDValue, 8> MemOps;
Wesley Peck527da1b2010-11-23 03:31:01 +00002914
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002915 // If the function takes variable number of arguments, make a frame index for
2916 // the start of the first vararg value... for expansion of llvm.va_start.
2917 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +00002918 static const MCPhysReg GPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002919 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2920 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2921 };
2922 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2923
Craig Topper840beec2014-04-04 05:16:06 +00002924 static const MCPhysReg FPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002925 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2926 PPC::F8
2927 };
Joerg Sonnenbergereb8655a2014-08-08 16:46:10 +00002928 unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2929 if (DisablePPCFloatInVariadic)
2930 NumFPArgRegs = 0;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002931
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002932 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs));
2933 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002934
2935 // Make room for NumGPArgRegs and NumFPArgRegs.
2936 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Craig Topper7ff15922014-09-10 04:51:36 +00002937 NumFPArgRegs * MVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002938
Dan Gohman31ae5862010-04-17 14:41:14 +00002939 FuncInfo->setVarArgsStackOffset(
2940 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00002941 CCInfo.getNextStackOffset(), true));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002942
Dan Gohman31ae5862010-04-17 14:41:14 +00002943 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2944 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002945
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002946 // The fixed integer arguments of a variadic function are stored to the
2947 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2948 // the result of va_next.
2949 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2950 // Get an existing live-in vreg, or add a new one.
2951 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2952 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002953 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002954
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002955 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00002956 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2957 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002958 MemOps.push_back(Store);
2959 // Increment the address by four for the next argument to store
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002960 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, dl, PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002961 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2962 }
2963
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002964 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2965 // is set.
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002966 // The double arguments are stored to the VarArgsFrameIndex
2967 // on the stack.
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002968 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2969 // Get an existing live-in vreg, or add a new one.
2970 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2971 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002972 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002973
Owen Anderson9f944592009-08-11 20:47:22 +00002974 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner676c61d2010-09-21 18:41:36 +00002975 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2976 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002977 MemOps.push_back(Store);
2978 // Increment the address by eight for the next argument to store
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002979 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8, dl,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002980 PtrVT);
2981 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2982 }
2983 }
2984
2985 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002986 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002987
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002988 return Chain;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002989}
2990
Bill Schmidt57d6de52012-10-23 15:51:16 +00002991// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2992// value to MVT::i64 and then truncate to the correct register size.
2993SDValue
2994PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2995 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002996 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00002997 if (Flags.isSExt())
2998 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2999 DAG.getValueType(ObjectVT));
3000 else if (Flags.isZExt())
3001 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
3002 DAG.getValueType(ObjectVT));
Matt Arsenault758659232013-05-18 00:21:46 +00003003
Hal Finkel940ab932014-02-28 00:27:01 +00003004 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal);
Bill Schmidt57d6de52012-10-23 15:51:16 +00003005}
3006
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003007SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003008PPCTargetLowering::LowerFormalArguments_64SVR4(
3009 SDValue Chain,
3010 CallingConv::ID CallConv, bool isVarArg,
3011 const SmallVectorImpl<ISD::InputArg>
3012 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003013 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003014 SmallVectorImpl<SDValue> &InVals) const {
3015 // TODO: add description of PPC stack frame format, or at least some docs.
3016 //
Ulrich Weigand8658f172014-07-20 23:43:15 +00003017 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00003018 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003019 MachineFunction &MF = DAG.getMachineFunction();
3020 MachineFrameInfo *MFI = MF.getFrameInfo();
3021 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
3022
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003023 assert(!(CallConv == CallingConv::Fast && isVarArg) &&
3024 "fastcc not supported on varargs functions");
3025
Mehdi Amini44ede332015-07-09 02:09:04 +00003026 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout());
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003027 // Potential tail calls could cause overwriting of argument stack slots.
3028 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
3029 (CallConv == CallingConv::Fast));
3030 unsigned PtrByteSize = 8;
Eric Christophera4ae2132015-02-13 22:22:57 +00003031 unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003032
Craig Topper840beec2014-04-04 05:16:06 +00003033 static const MCPhysReg GPR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003034 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3035 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3036 };
Craig Topper840beec2014-04-04 05:16:06 +00003037 static const MCPhysReg VR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003038 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3039 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3040 };
Craig Topper840beec2014-04-04 05:16:06 +00003041 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00003042 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
3043 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
3044 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003045
3046 const unsigned Num_GPR_Regs = array_lengthof(GPR);
3047 const unsigned Num_FPR_Regs = 13;
3048 const unsigned Num_VR_Regs = array_lengthof(VR);
Hal Finkelc93a9a22015-02-25 01:06:45 +00003049 const unsigned Num_QFPR_Regs = Num_FPR_Regs;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003050
Ulrich Weigand8658f172014-07-20 23:43:15 +00003051 // Do a first pass over the arguments to determine whether the ABI
3052 // guarantees that our caller has allocated the parameter save area
3053 // on its stack frame. In the ELFv1 ABI, this is always the case;
3054 // in the ELFv2 ABI, it is true if this is a vararg function or if
3055 // any parameter is located in a stack slot.
3056
3057 bool HasParameterArea = !isELFv2ABI || isVarArg;
3058 unsigned ParamAreaSize = Num_GPR_Regs * PtrByteSize;
3059 unsigned NumBytes = LinkageSize;
3060 unsigned AvailableFPRs = Num_FPR_Regs;
3061 unsigned AvailableVRs = Num_VR_Regs;
Hal Finkel965cea52015-07-12 00:37:44 +00003062 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
3063 if (Ins[i].Flags.isNest())
3064 continue;
3065
Ulrich Weigand85d5df22014-07-21 00:13:26 +00003066 if (CalculateStackSlotUsed(Ins[i].VT, Ins[i].ArgVT, Ins[i].Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00003067 PtrByteSize, LinkageSize, ParamAreaSize,
Hal Finkelc93a9a22015-02-25 01:06:45 +00003068 NumBytes, AvailableFPRs, AvailableVRs,
3069 Subtarget.hasQPX()))
Ulrich Weigand8658f172014-07-20 23:43:15 +00003070 HasParameterArea = true;
Hal Finkel965cea52015-07-12 00:37:44 +00003071 }
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003072
3073 // Add DAG nodes to load the arguments or copy them out of registers. On
3074 // entry to a function on PPC, the arguments start after the linkage area,
3075 // although the first ones are often in registers.
3076
Ulrich Weigand8658f172014-07-20 23:43:15 +00003077 unsigned ArgOffset = LinkageSize;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003078 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Hal Finkelc93a9a22015-02-25 01:06:45 +00003079 unsigned &QFPR_idx = FPR_idx;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003080 SmallVector<SDValue, 8> MemOps;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003081 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt6631e942013-02-20 17:31:41 +00003082 unsigned CurArgIdx = 0;
3083 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003084 SDValue ArgVal;
3085 bool needsLoad = false;
3086 EVT ObjectVT = Ins[ArgNo].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00003087 EVT OrigVT = Ins[ArgNo].ArgVT;
Hal Finkel940ab932014-02-28 00:27:01 +00003088 unsigned ObjSize = ObjectVT.getStoreSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003089 unsigned ArgSize = ObjSize;
3090 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Andrew Trick05938a52015-02-16 18:10:47 +00003091 if (Ins[ArgNo].isOrigArg()) {
3092 std::advance(FuncArg, Ins[ArgNo].getOrigArgIndex() - CurArgIdx);
3093 CurArgIdx = Ins[ArgNo].getOrigArgIndex();
3094 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003095 // We re-align the argument offset for each argument, except when using the
3096 // fast calling convention, when we need to make sure we do that only when
3097 // we'll actually use a stack slot.
3098 unsigned CurArgOffset, Align;
3099 auto ComputeArgOffset = [&]() {
3100 /* Respect alignment of argument on the stack. */
3101 Align = CalculateStackSlotAlignment(ObjectVT, OrigVT, Flags, PtrByteSize);
3102 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
3103 CurArgOffset = ArgOffset;
3104 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003105
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003106 if (CallConv != CallingConv::Fast) {
3107 ComputeArgOffset();
3108
3109 /* Compute GPR index associated with argument offset. */
3110 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
3111 GPR_idx = std::min(GPR_idx, Num_GPR_Regs);
3112 }
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003113
3114 // FIXME the codegen can be much improved in some cases.
3115 // We do not have to keep everything in memory.
3116 if (Flags.isByVal()) {
Andrew Trick05938a52015-02-16 18:10:47 +00003117 assert(Ins[ArgNo].isOrigArg() && "Byval arguments cannot be implicit");
3118
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003119 if (CallConv == CallingConv::Fast)
3120 ComputeArgOffset();
3121
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003122 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
3123 ObjSize = Flags.getByValSize();
3124 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt9953cf22012-10-31 01:15:05 +00003125 // Empty aggregate parameters do not take up registers. Examples:
3126 // struct { } a;
3127 // union { } b;
3128 // int c[0];
3129 // etc. However, we have to provide a place-holder in InVals, so
3130 // pretend we have an 8-byte item at the current address for that
3131 // purpose.
3132 if (!ObjSize) {
3133 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
3134 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
3135 InVals.push_back(FIN);
3136 continue;
3137 }
Hal Finkel262a2242013-09-12 23:20:06 +00003138
Ulrich Weigand24195972014-07-20 22:36:52 +00003139 // Create a stack object covering all stack doublewords occupied
Ulrich Weigand8658f172014-07-20 23:43:15 +00003140 // by the argument. If the argument is (fully or partially) on
3141 // the stack, or if the argument is fully in registers but the
3142 // caller has allocated the parameter save anyway, we can refer
3143 // directly to the caller's stack frame. Otherwise, create a
3144 // local copy in our own frame.
3145 int FI;
3146 if (HasParameterArea ||
3147 ArgSize + ArgOffset > LinkageSize + Num_GPR_Regs * PtrByteSize)
Hal Finkel41a55ad2014-08-16 00:17:05 +00003148 FI = MFI->CreateFixedObject(ArgSize, ArgOffset, false, true);
Ulrich Weigand8658f172014-07-20 23:43:15 +00003149 else
3150 FI = MFI->CreateStackObject(ArgSize, Align, false);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003151 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00003152
Ulrich Weigand24195972014-07-20 22:36:52 +00003153 // Handle aggregates smaller than 8 bytes.
3154 if (ObjSize < PtrByteSize) {
3155 // The value of the object is its address, which differs from the
3156 // address of the enclosing doubleword on big-endian systems.
3157 SDValue Arg = FIN;
3158 if (!isLittleEndian) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003159 SDValue ArgOff = DAG.getConstant(PtrByteSize - ObjSize, dl, PtrVT);
Ulrich Weigand24195972014-07-20 22:36:52 +00003160 Arg = DAG.getNode(ISD::ADD, dl, ArgOff.getValueType(), Arg, ArgOff);
3161 }
3162 InVals.push_back(Arg);
3163
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003164 if (GPR_idx != Num_GPR_Regs) {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003165 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003166 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00003167 SDValue Store;
3168
3169 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
3170 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
3171 (ObjSize == 2 ? MVT::i16 : MVT::i32));
Ulrich Weigand24195972014-07-20 22:36:52 +00003172 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, Arg,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003173 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00003174 ObjType, false, false, 0);
3175 } else {
3176 // For sizes that don't fit a truncating store (3, 5, 6, 7),
3177 // store the whole register as-is to the parameter save area
Ulrich Weigand24195972014-07-20 22:36:52 +00003178 // slot.
Bill Schmidt6ed3b992012-10-25 13:38:09 +00003179 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003180 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00003181 false, false, 0);
3182 }
3183
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003184 MemOps.push_back(Store);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003185 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00003186 // Whether we copied from a register or not, advance the offset
3187 // into the parameter save area by a full doubleword.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003188 ArgOffset += PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003189 continue;
3190 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00003191
Ulrich Weigand24195972014-07-20 22:36:52 +00003192 // The value of the object is its address, which is the address of
3193 // its first stack doubleword.
3194 InVals.push_back(FIN);
3195
3196 // Store whatever pieces of the object are in registers to memory.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003197 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
Ulrich Weigand24195972014-07-20 22:36:52 +00003198 if (GPR_idx == Num_GPR_Regs)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003199 break;
Ulrich Weigand24195972014-07-20 22:36:52 +00003200
3201 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3202 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
3203 SDValue Addr = FIN;
3204 if (j) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003205 SDValue Off = DAG.getConstant(j, dl, PtrVT);
Ulrich Weigand24195972014-07-20 22:36:52 +00003206 Addr = DAG.getNode(ISD::ADD, dl, Off.getValueType(), Addr, Off);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003207 }
Ulrich Weigand24195972014-07-20 22:36:52 +00003208 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, Addr,
3209 MachinePointerInfo(FuncArg, j),
3210 false, false, 0);
3211 MemOps.push_back(Store);
3212 ++GPR_idx;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003213 }
Ulrich Weigand24195972014-07-20 22:36:52 +00003214 ArgOffset += ArgSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003215 continue;
3216 }
3217
3218 switch (ObjectVT.getSimpleVT().SimpleTy) {
3219 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel940ab932014-02-28 00:27:01 +00003220 case MVT::i1:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003221 case MVT::i32:
3222 case MVT::i64:
Hal Finkel965cea52015-07-12 00:37:44 +00003223 if (Flags.isNest()) {
3224 // The 'nest' parameter, if any, is passed in R11.
3225 unsigned VReg = MF.addLiveIn(PPC::X11, &PPC::G8RCRegClass);
3226 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
3227
3228 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
3229 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
3230
3231 break;
3232 }
3233
Ulrich Weigand85d5df22014-07-21 00:13:26 +00003234 // These can be scalar arguments or elements of an integer array type
3235 // passed directly. Clang may use those instead of "byval" aggregate
3236 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003237 if (GPR_idx != Num_GPR_Regs) {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003238 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003239 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
3240
Hal Finkel940ab932014-02-28 00:27:01 +00003241 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003242 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
3243 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00003244 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003245 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003246 if (CallConv == CallingConv::Fast)
3247 ComputeArgOffset();
3248
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003249 needsLoad = true;
3250 ArgSize = PtrByteSize;
3251 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003252 if (CallConv != CallingConv::Fast || needsLoad)
3253 ArgOffset += 8;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003254 break;
3255
3256 case MVT::f32:
3257 case MVT::f64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00003258 // These can be scalar arguments or elements of a float array type
3259 // passed directly. The latter are used to implement ELFv2 homogenous
3260 // float aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003261 if (FPR_idx != Num_FPR_Regs) {
3262 unsigned VReg;
3263
3264 if (ObjectVT == MVT::f32)
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +00003265 VReg = MF.addLiveIn(FPR[FPR_idx],
3266 Subtarget.hasP8Vector()
3267 ? &PPC::VSSRCRegClass
3268 : &PPC::F4RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003269 else
Eric Christophercccae792015-01-30 22:02:31 +00003270 VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX()
3271 ? &PPC::VSFRCRegClass
3272 : &PPC::F8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003273
3274 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
3275 ++FPR_idx;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003276 } else if (GPR_idx != Num_GPR_Regs && CallConv != CallingConv::Fast) {
Hal Finkel8ea446b2015-01-18 14:31:10 +00003277 // FIXME: We may want to re-enable this for CallingConv::Fast on the P8
3278 // once we support fp <-> gpr moves.
3279
Ulrich Weigand85d5df22014-07-21 00:13:26 +00003280 // This can only ever happen in the presence of f32 array types,
3281 // since otherwise we never run out of FPRs before running out
3282 // of GPRs.
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003283 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00003284 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
3285
3286 if (ObjectVT == MVT::f32) {
3287 if ((ArgOffset % PtrByteSize) == (isLittleEndian ? 4 : 0))
3288 ArgVal = DAG.getNode(ISD::SRL, dl, MVT::i64, ArgVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003289 DAG.getConstant(32, dl, MVT::i32));
Ulrich Weigand85d5df22014-07-21 00:13:26 +00003290 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
3291 }
3292
3293 ArgVal = DAG.getNode(ISD::BITCAST, dl, ObjectVT, ArgVal);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003294 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003295 if (CallConv == CallingConv::Fast)
3296 ComputeArgOffset();
3297
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003298 needsLoad = true;
3299 }
3300
Ulrich Weigand85d5df22014-07-21 00:13:26 +00003301 // When passing an array of floats, the array occupies consecutive
3302 // space in the argument area; only round up to the next doubleword
3303 // at the end of the array. Otherwise, each float takes 8 bytes.
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003304 if (CallConv != CallingConv::Fast || needsLoad) {
3305 ArgSize = Flags.isInConsecutiveRegs() ? ObjSize : PtrByteSize;
3306 ArgOffset += ArgSize;
3307 if (Flags.isInConsecutiveRegsLast())
3308 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
3309 }
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003310 break;
3311 case MVT::v4f32:
3312 case MVT::v4i32:
3313 case MVT::v8i16:
3314 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00003315 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00003316 case MVT::v2i64:
Kit Bartond4eb73c2015-05-05 16:10:44 +00003317 case MVT::v1i128:
Hal Finkelc93a9a22015-02-25 01:06:45 +00003318 if (!Subtarget.hasQPX()) {
Ulrich Weigand85d5df22014-07-21 00:13:26 +00003319 // These can be scalar arguments or elements of a vector array type
3320 // passed directly. The latter are used to implement ELFv2 homogenous
3321 // vector aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003322 if (VR_idx != Num_VR_Regs) {
Hal Finkel7811c612014-03-28 19:58:11 +00003323 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ?
3324 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) :
3325 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003326 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003327 ++VR_idx;
3328 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003329 if (CallConv == CallingConv::Fast)
3330 ComputeArgOffset();
3331
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003332 needsLoad = true;
3333 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003334 if (CallConv != CallingConv::Fast || needsLoad)
3335 ArgOffset += 16;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003336 break;
Hal Finkelc93a9a22015-02-25 01:06:45 +00003337 } // not QPX
3338
3339 assert(ObjectVT.getSimpleVT().SimpleTy == MVT::v4f32 &&
3340 "Invalid QPX parameter type");
3341 /* fall through */
3342
3343 case MVT::v4f64:
3344 case MVT::v4i1:
3345 // QPX vectors are treated like their scalar floating-point subregisters
3346 // (except that they're larger).
3347 unsigned Sz = ObjectVT.getSimpleVT().SimpleTy == MVT::v4f32 ? 16 : 32;
3348 if (QFPR_idx != Num_QFPR_Regs) {
3349 const TargetRegisterClass *RC;
3350 switch (ObjectVT.getSimpleVT().SimpleTy) {
3351 case MVT::v4f64: RC = &PPC::QFRCRegClass; break;
3352 case MVT::v4f32: RC = &PPC::QSRCRegClass; break;
3353 default: RC = &PPC::QBRCRegClass; break;
3354 }
3355
3356 unsigned VReg = MF.addLiveIn(QFPR[QFPR_idx], RC);
3357 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
3358 ++QFPR_idx;
3359 } else {
3360 if (CallConv == CallingConv::Fast)
3361 ComputeArgOffset();
3362 needsLoad = true;
3363 }
3364 if (CallConv != CallingConv::Fast || needsLoad)
3365 ArgOffset += Sz;
3366 break;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003367 }
3368
3369 // We need to load the argument to a virtual register if we determined
3370 // above that we ran out of physical registers of the appropriate type.
3371 if (needsLoad) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00003372 if (ObjSize < ArgSize && !isLittleEndian)
3373 CurArgOffset += ArgSize - ObjSize;
3374 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, isImmutable);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003375 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
3376 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
3377 false, false, false, 0);
3378 }
3379
3380 InVals.push_back(ArgVal);
3381 }
3382
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003383 // Area that is at least reserved in the caller of this function.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00003384 unsigned MinReservedArea;
Ulrich Weigand8658f172014-07-20 23:43:15 +00003385 if (HasParameterArea)
3386 MinReservedArea = std::max(ArgOffset, LinkageSize + 8 * PtrByteSize);
3387 else
3388 MinReservedArea = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003389
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003390 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00003391 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003392 // taking the difference between two stack areas will result in an aligned
3393 // stack.
Eric Christophercccae792015-01-30 22:02:31 +00003394 MinReservedArea =
3395 EnsureStackAlignment(Subtarget.getFrameLowering(), MinReservedArea);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003396 FuncInfo->setMinReservedArea(MinReservedArea);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003397
3398 // If the function takes variable number of arguments, make a frame index for
3399 // the start of the first vararg value... for expansion of llvm.va_start.
3400 if (isVarArg) {
3401 int Depth = ArgOffset;
3402
3403 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt57d6de52012-10-23 15:51:16 +00003404 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003405 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
3406
3407 // If this function is vararg, store any remaining integer argument regs
3408 // to their spots on the stack so that they may be loaded by deferencing the
3409 // result of va_next.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00003410 for (GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
3411 GPR_idx < Num_GPR_Regs; ++GPR_idx) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003412 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3413 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
3414 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3415 MachinePointerInfo(), false, false, 0);
3416 MemOps.push_back(Store);
3417 // Increment the address by four for the next argument to store
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003418 SDValue PtrOff = DAG.getConstant(PtrByteSize, dl, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003419 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
3420 }
3421 }
3422
3423 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003424 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003425
3426 return Chain;
3427}
3428
3429SDValue
3430PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003431 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003432 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003433 const SmallVectorImpl<ISD::InputArg>
3434 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003435 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003436 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003437 // TODO: add description of PPC stack frame format, or at least some docs.
3438 //
3439 MachineFunction &MF = DAG.getMachineFunction();
3440 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00003441 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelcf0da6c2009-02-17 22:15:04 +00003442
Mehdi Amini44ede332015-07-09 02:09:04 +00003443 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout());
Owen Anderson9f944592009-08-11 20:47:22 +00003444 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003445 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003446 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
3447 (CallConv == CallingConv::Fast));
Jim Laskeyf4e2e002006-11-28 14:53:52 +00003448 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Eric Christophera4ae2132015-02-13 22:22:57 +00003449 unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00003450 unsigned ArgOffset = LinkageSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003451 // Area that is at least reserved in caller of this function.
3452 unsigned MinReservedArea = ArgOffset;
3453
Craig Topper840beec2014-04-04 05:16:06 +00003454 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003455 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3456 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3457 };
Craig Topper840beec2014-04-04 05:16:06 +00003458 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00003459 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3460 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3461 };
Craig Topper840beec2014-04-04 05:16:06 +00003462 static const MCPhysReg VR[] = {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003463 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3464 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3465 };
Chris Lattnerec78cad2006-06-26 22:48:35 +00003466
Owen Andersone2f23a32007-09-07 04:06:50 +00003467 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003468 const unsigned Num_FPR_Regs = 13;
Owen Andersone2f23a32007-09-07 04:06:50 +00003469 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey48850c12006-11-16 22:43:37 +00003470
3471 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003472
Craig Topper840beec2014-04-04 05:16:06 +00003473 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003474
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003475 // In 32-bit non-varargs functions, the stack space for vectors is after the
3476 // stack space for non-vectors. We do not use this space unless we have
3477 // too many vectors to fit in registers, something that only occurs in
Scott Michelcf0da6c2009-02-17 22:15:04 +00003478 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003479 // that out...for the pathological case, compute VecArgOffset as the
3480 // start of the vector parameter area. Computing VecArgOffset is the
3481 // entire point of the following loop.
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003482 unsigned VecArgOffset = ArgOffset;
3483 if (!isVarArg && !isPPC64) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003484 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003485 ++ArgNo) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003486 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003487 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003488
Duncan Sandsd97eea32008-03-21 09:14:45 +00003489 if (Flags.isByVal()) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003490 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer084b9f42012-01-20 14:42:32 +00003491 unsigned ObjSize = Flags.getByValSize();
Scott Michelcf0da6c2009-02-17 22:15:04 +00003492 unsigned ArgSize =
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003493 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
3494 VecArgOffset += ArgSize;
3495 continue;
3496 }
3497
Owen Anderson9f944592009-08-11 20:47:22 +00003498 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003499 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003500 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003501 case MVT::i32:
3502 case MVT::f32:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003503 VecArgOffset += 4;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003504 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003505 case MVT::i64: // PPC64
3506 case MVT::f64:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003507 // FIXME: We are guaranteed to be !isPPC64 at this point.
3508 // Does MVT::i64 apply?
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003509 VecArgOffset += 8;
3510 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003511 case MVT::v4f32:
3512 case MVT::v4i32:
3513 case MVT::v8i16:
3514 case MVT::v16i8:
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003515 // Nothing to do, we're only looking at Nonvector args here.
3516 break;
3517 }
3518 }
3519 }
3520 // We've found where the vector parameter area in memory is. Skip the
3521 // first 12 parameters; these don't use that memory.
3522 VecArgOffset = ((VecArgOffset+15)/16)*16;
3523 VecArgOffset += 12*16;
3524
Chris Lattner4302e8f2006-05-16 18:18:50 +00003525 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey48850c12006-11-16 22:43:37 +00003526 // entry to a function on PPC, the arguments start after the linkage area,
3527 // although the first ones are often in registers.
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00003528
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003529 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003530 unsigned nAltivecParamsAtEnd = 0;
Roman Divackyca103892012-09-24 20:47:19 +00003531 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003532 unsigned CurArgIdx = 0;
3533 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003534 SDValue ArgVal;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003535 bool needsLoad = false;
Owen Anderson53aa7a92009-08-10 22:56:29 +00003536 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands13237ac2008-06-06 12:08:01 +00003537 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey152671f2006-11-29 13:37:09 +00003538 unsigned ArgSize = ObjSize;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003539 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Andrew Trick05938a52015-02-16 18:10:47 +00003540 if (Ins[ArgNo].isOrigArg()) {
3541 std::advance(FuncArg, Ins[ArgNo].getOrigArgIndex() - CurArgIdx);
3542 CurArgIdx = Ins[ArgNo].getOrigArgIndex();
3543 }
Chris Lattner318f0d22006-05-16 18:51:52 +00003544 unsigned CurArgOffset = ArgOffset;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003545
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003546 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00003547 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
3548 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003549 if (isVarArg || isPPC64) {
3550 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003551 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003552 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003553 PtrByteSize);
3554 } else nAltivecParamsAtEnd++;
3555 } else
3556 // Calculate min reserved area.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003557 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003558 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003559 PtrByteSize);
3560
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003561 // FIXME the codegen can be much improved in some cases.
3562 // We do not have to keep everything in memory.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003563 if (Flags.isByVal()) {
Andrew Trick05938a52015-02-16 18:10:47 +00003564 assert(Ins[ArgNo].isOrigArg() && "Byval arguments cannot be implicit");
3565
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003566 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003567 ObjSize = Flags.getByValSize();
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003568 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003569 // Objects of size 1 and 2 are right justified, everything else is
3570 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen21a8f142008-03-08 01:41:42 +00003571 if (ObjSize==1 || ObjSize==2) {
3572 CurArgOffset = CurArgOffset + (4 - ObjSize);
3573 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003574 // The value of the object is its address.
Hal Finkel41a55ad2014-08-16 00:17:05 +00003575 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, false, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003576 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003577 InVals.push_back(FIN);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003578 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen21a8f142008-03-08 01:41:42 +00003579 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003580 unsigned VReg;
3581 if (isPPC64)
3582 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3583 else
3584 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003585 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt57d6de52012-10-23 15:51:16 +00003586 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003587 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003588 MachinePointerInfo(FuncArg),
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003589 ObjType, false, false, 0);
Dale Johannesen21a8f142008-03-08 01:41:42 +00003590 MemOps.push_back(Store);
3591 ++GPR_idx;
Dale Johannesen21a8f142008-03-08 01:41:42 +00003592 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003593
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003594 ArgOffset += PtrByteSize;
Wesley Peck527da1b2010-11-23 03:31:01 +00003595
Dale Johannesen21a8f142008-03-08 01:41:42 +00003596 continue;
3597 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003598 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
3599 // Store whatever pieces of the object are in registers
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003600 // to memory. ArgOffset will be the address of the beginning
3601 // of the object.
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003602 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003603 unsigned VReg;
3604 if (isPPC64)
3605 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3606 else
3607 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Cheng0664a672010-07-03 00:40:23 +00003608 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003609 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003610 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003611 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003612 MachinePointerInfo(FuncArg, j),
David Greene87a5abe2010-02-15 16:56:53 +00003613 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003614 MemOps.push_back(Store);
3615 ++GPR_idx;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003616 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003617 } else {
3618 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
3619 break;
3620 }
3621 }
3622 continue;
3623 }
3624
Owen Anderson9f944592009-08-11 20:47:22 +00003625 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003626 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003627 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003628 case MVT::i32:
Bill Wendling968f32c2008-03-07 20:49:02 +00003629 if (!isPPC64) {
Bill Wendling968f32c2008-03-07 20:49:02 +00003630 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003631 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003632 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Hal Finkel7f908e82014-03-06 00:45:19 +00003633
3634 if (ObjectVT == MVT::i1)
3635 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal);
3636
Bill Wendling968f32c2008-03-07 20:49:02 +00003637 ++GPR_idx;
3638 } else {
3639 needsLoad = true;
3640 ArgSize = PtrByteSize;
3641 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003642 // All int arguments reserve stack space in the Darwin ABI.
3643 ArgOffset += PtrByteSize;
Bill Wendling968f32c2008-03-07 20:49:02 +00003644 break;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003645 }
Bill Wendling968f32c2008-03-07 20:49:02 +00003646 // FALLTHROUGH
Owen Anderson9f944592009-08-11 20:47:22 +00003647 case MVT::i64: // PPC64
Chris Lattnerec78cad2006-06-26 22:48:35 +00003648 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003649 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003650 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling968f32c2008-03-07 20:49:02 +00003651
Hal Finkel940ab932014-02-28 00:27:01 +00003652 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Wendling968f32c2008-03-07 20:49:02 +00003653 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson9f944592009-08-11 20:47:22 +00003654 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00003655 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling968f32c2008-03-07 20:49:02 +00003656
Chris Lattnerec78cad2006-06-26 22:48:35 +00003657 ++GPR_idx;
3658 } else {
3659 needsLoad = true;
Evan Cheng0f0aee22008-07-24 08:17:07 +00003660 ArgSize = PtrByteSize;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003661 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003662 // All int arguments reserve stack space in the Darwin ABI.
3663 ArgOffset += 8;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003664 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003665
Owen Anderson9f944592009-08-11 20:47:22 +00003666 case MVT::f32:
3667 case MVT::f64:
Chris Lattner318f0d22006-05-16 18:51:52 +00003668 // Every 4 bytes of argument space consumes one of the GPRs available for
3669 // argument passing.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003670 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003671 ++GPR_idx;
Chris Lattner2cca3852006-11-18 01:57:19 +00003672 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003673 ++GPR_idx;
Chris Lattner318f0d22006-05-16 18:51:52 +00003674 }
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003675 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003676 unsigned VReg;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003677
Owen Anderson9f944592009-08-11 20:47:22 +00003678 if (ObjectVT == MVT::f32)
Devang Patelf3292b22011-02-21 23:21:26 +00003679 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003680 else
Devang Patelf3292b22011-02-21 23:21:26 +00003681 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003682
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003683 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003684 ++FPR_idx;
3685 } else {
3686 needsLoad = true;
3687 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003688
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003689 // All FP arguments reserve stack space in the Darwin ABI.
3690 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003691 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003692 case MVT::v4f32:
3693 case MVT::v4i32:
3694 case MVT::v8i16:
3695 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00003696 // Note that vector arguments in registers don't reserve stack space,
3697 // except in varargs functions.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003698 if (VR_idx != Num_VR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003699 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003700 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesenb28456e2008-03-12 00:22:17 +00003701 if (isVarArg) {
3702 while ((ArgOffset % 16) != 0) {
3703 ArgOffset += PtrByteSize;
3704 if (GPR_idx != Num_GPR_Regs)
3705 GPR_idx++;
3706 }
3707 ArgOffset += 16;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003708 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesenb28456e2008-03-12 00:22:17 +00003709 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003710 ++VR_idx;
3711 } else {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003712 if (!isVarArg && !isPPC64) {
3713 // Vectors go after all the nonvectors.
3714 CurArgOffset = VecArgOffset;
3715 VecArgOffset += 16;
3716 } else {
3717 // Vectors are aligned.
3718 ArgOffset = ((ArgOffset+15)/16)*16;
3719 CurArgOffset = ArgOffset;
3720 ArgOffset += 16;
Dale Johannesen0d982562008-03-12 00:49:20 +00003721 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003722 needsLoad = true;
3723 }
3724 break;
3725 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003726
Chris Lattner4302e8f2006-05-16 18:18:50 +00003727 // We need to load the argument to a virtual register if we determined above
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003728 // that we ran out of physical registers of the appropriate type.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003729 if (needsLoad) {
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003730 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003731 CurArgOffset + (ArgSize - ObjSize),
Evan Cheng0664a672010-07-03 00:40:23 +00003732 isImmutable);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003733 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00003734 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003735 false, false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003736 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003737
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003738 InVals.push_back(ArgVal);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003739 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003740
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003741 // Allow for Altivec parameters at the end, if needed.
3742 if (nAltivecParamsAtEnd) {
3743 MinReservedArea = ((MinReservedArea+15)/16)*16;
3744 MinReservedArea += 16*nAltivecParamsAtEnd;
3745 }
3746
3747 // Area that is at least reserved in the caller of this function.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00003748 MinReservedArea = std::max(MinReservedArea, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003749
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003750 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00003751 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003752 // taking the difference between two stack areas will result in an aligned
3753 // stack.
Eric Christophercccae792015-01-30 22:02:31 +00003754 MinReservedArea =
3755 EnsureStackAlignment(Subtarget.getFrameLowering(), MinReservedArea);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003756 FuncInfo->setMinReservedArea(MinReservedArea);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003757
Chris Lattner4302e8f2006-05-16 18:18:50 +00003758 // If the function takes variable number of arguments, make a frame index for
3759 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003760 if (isVarArg) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003761 int Depth = ArgOffset;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003762
Dan Gohman31ae5862010-04-17 14:41:14 +00003763 FuncInfo->setVarArgsFrameIndex(
3764 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00003765 Depth, true));
Dan Gohman31ae5862010-04-17 14:41:14 +00003766 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00003767
Chris Lattner4302e8f2006-05-16 18:18:50 +00003768 // If this function is vararg, store any remaining integer argument regs
3769 // to their spots on the stack so that they may be loaded by deferencing the
3770 // result of va_next.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003771 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner2cca3852006-11-18 01:57:19 +00003772 unsigned VReg;
Wesley Peck527da1b2010-11-23 03:31:01 +00003773
Chris Lattner2cca3852006-11-18 01:57:19 +00003774 if (isPPC64)
Devang Patelf3292b22011-02-21 23:21:26 +00003775 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003776 else
Devang Patelf3292b22011-02-21 23:21:26 +00003777 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003778
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003779 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00003780 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3781 MachinePointerInfo(), false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003782 MemOps.push_back(Store);
3783 // Increment the address by four for the next argument to store
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003784 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, dl, PtrVT);
Dale Johannesen679073b2009-02-04 02:34:38 +00003785 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003786 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003787 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003788
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003789 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003790 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003791
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003792 return Chain;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003793}
3794
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003795/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003796/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesen86dcae12009-11-24 01:09:07 +00003797static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003798 unsigned ParamSize) {
3799
Dale Johannesen86dcae12009-11-24 01:09:07 +00003800 if (!isTailCall) return 0;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003801
3802 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
3803 unsigned CallerMinReservedArea = FI->getMinReservedArea();
3804 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
3805 // Remember only if the new adjustement is bigger.
3806 if (SPDiff < FI->getTailCallSPDelta())
3807 FI->setTailCallSPDelta(SPDiff);
3808
3809 return SPDiff;
3810}
3811
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003812/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3813/// for tail call optimization. Targets which want to do tail call
3814/// optimization should implement this function.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003815bool
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003816PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003817 CallingConv::ID CalleeCC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003818 bool isVarArg,
3819 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003820 SelectionDAG& DAG) const {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003821 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng25217ff2010-01-29 23:05:56 +00003822 return false;
3823
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003824 // Variable argument functions are not supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003825 if (isVarArg)
Dan Gohmaneffb8942008-09-12 16:56:44 +00003826 return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003827
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003828 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel68c5f472009-09-02 08:44:58 +00003829 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003830 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
3831 // Functions containing by val parameters are not supported.
3832 for (unsigned i = 0; i != Ins.size(); i++) {
3833 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3834 if (Flags.isByVal()) return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003835 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003836
Alp Tokerf907b892013-12-05 05:44:44 +00003837 // Non-PIC/GOT tail calls are supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003838 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
3839 return true;
3840
3841 // At the moment we can only do local tail calls (in same module, hidden
3842 // or protected) if we are generating PIC.
3843 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
3844 return G->getGlobal()->hasHiddenVisibility()
3845 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003846 }
3847
3848 return false;
3849}
3850
Chris Lattnereb755fc2006-05-17 19:00:46 +00003851/// isCallCompatibleAddress - Return the immediate to use if the specified
3852/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003853static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnereb755fc2006-05-17 19:00:46 +00003854 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Craig Topper062a2ba2014-04-25 05:30:21 +00003855 if (!C) return nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003856
Dan Gohmaneffb8942008-09-12 16:56:44 +00003857 int Addr = C->getZExtValue();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003858 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith228e6d42012-08-24 23:29:28 +00003859 SignExtend32<26>(Addr) != Addr)
Craig Topper062a2ba2014-04-25 05:30:21 +00003860 return nullptr; // Top 6 bits have to be sext of immediate.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003861
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003862 return DAG.getConstant((int)C->getZExtValue() >> 2, SDLoc(Op),
Mehdi Amini44ede332015-07-09 02:09:04 +00003863 DAG.getTargetLoweringInfo().getPointerTy(
3864 DAG.getDataLayout())).getNode();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003865}
3866
Dan Gohmand78c4002008-05-13 00:00:25 +00003867namespace {
3868
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003869struct TailCallArgumentInfo {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003870 SDValue Arg;
3871 SDValue FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003872 int FrameIdx;
3873
3874 TailCallArgumentInfo() : FrameIdx(0) {}
3875};
3876
Alexander Kornienkof00654e2015-06-23 09:49:53 +00003877}
Dan Gohmand78c4002008-05-13 00:00:25 +00003878
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003879/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3880static void
3881StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00003882 SDValue Chain,
Craig Topperb94011f2013-07-14 04:42:23 +00003883 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
3884 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003885 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003886 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003887 SDValue Arg = TailCallArgs[i].Arg;
3888 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003889 int FI = TailCallArgs[i].FrameIdx;
3890 // Store relative to framepointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00003891 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003892 MachinePointerInfo::getFixedStack(FI),
3893 false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003894 }
3895}
3896
3897/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3898/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003899static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003900 MachineFunction &MF,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003901 SDValue Chain,
3902 SDValue OldRetAddr,
3903 SDValue OldFP,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003904 int SPDiff,
3905 bool isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003906 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003907 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003908 if (SPDiff) {
3909 // Calculate the new stack slot for the return address.
3910 int SlotSize = isPPC64 ? 8 : 4;
Eric Christopherdc3a8a42015-02-13 00:39:38 +00003911 const PPCFrameLowering *FL =
3912 MF.getSubtarget<PPCSubtarget>().getFrameLowering();
3913 int NewRetAddrLoc = SPDiff + FL->getReturnSaveOffset();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003914 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Cheng0664a672010-07-03 00:40:23 +00003915 NewRetAddrLoc, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003916 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003917 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen021052a2009-02-04 20:06:27 +00003918 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003919 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene87a5abe2010-02-15 16:56:53 +00003920 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003921
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003922 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3923 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003924 if (isDarwinABI) {
Eric Christopherdc3a8a42015-02-13 00:39:38 +00003925 int NewFPLoc = SPDiff + FL->getFramePointerSaveOffset();
David Greene1fbe0542009-11-12 20:49:22 +00003926 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Cheng0664a672010-07-03 00:40:23 +00003927 true);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003928 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3929 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003930 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene87a5abe2010-02-15 16:56:53 +00003931 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003932 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003933 }
3934 return Chain;
3935}
3936
3937/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3938/// the position of the argument.
3939static void
3940CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003941 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Topperb94011f2013-07-14 04:42:23 +00003942 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003943 int Offset = ArgOffset + SPDiff;
Duncan Sands13237ac2008-06-06 12:08:01 +00003944 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Cheng0664a672010-07-03 00:40:23 +00003945 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003946 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003947 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003948 TailCallArgumentInfo Info;
3949 Info.Arg = Arg;
3950 Info.FrameIdxOp = FIN;
3951 Info.FrameIdx = FI;
3952 TailCallArguments.push_back(Info);
3953}
3954
3955/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3956/// stack slot. Returns the chain as result and the loaded frame pointers in
3957/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003958SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +00003959 int SPDiff,
3960 SDValue Chain,
3961 SDValue &LROpOut,
3962 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003963 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003964 SDLoc dl) const {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003965 if (SPDiff) {
3966 // Load the LR and FP stack slot for later adjusting.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003967 EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003968 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003969 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003970 false, false, false, 0);
Gabor Greiff304a7a2008-08-28 21:40:38 +00003971 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peck527da1b2010-11-23 03:31:01 +00003972
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003973 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3974 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003975 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003976 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003977 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003978 false, false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003979 Chain = SDValue(FPOpOut.getNode(), 1);
3980 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003981 }
3982 return Chain;
3983}
3984
Dale Johannesen85d41a12008-03-04 23:17:14 +00003985/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelcf0da6c2009-02-17 22:15:04 +00003986/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen85d41a12008-03-04 23:17:14 +00003987/// specified by the specific parameter attribute. The copy will be passed as
3988/// a byval function parameter.
3989/// Sometimes what we are copying is the end of a larger object, the part that
3990/// does not fit in registers.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003991static SDValue
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003992CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsd97eea32008-03-21 09:14:45 +00003993 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003994 SDLoc dl) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003995 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), dl, MVT::i32);
Dale Johannesen85263882009-02-04 01:17:06 +00003996 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00003997 false, false, false, MachinePointerInfo(),
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003998 MachinePointerInfo());
Dale Johannesen85d41a12008-03-04 23:17:14 +00003999}
Chris Lattner43df5b32007-02-25 05:34:32 +00004000
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004001/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
4002/// tail calls.
4003static void
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004004LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
4005 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004006 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00004007 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
4008 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004009 SDLoc dl) {
Mehdi Amini44ede332015-07-09 02:09:04 +00004010 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004011 if (!isTailCall) {
4012 if (isVector) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004013 SDValue StackPtr;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004014 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00004015 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004016 else
Owen Anderson9f944592009-08-11 20:47:22 +00004017 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00004018 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004019 DAG.getConstant(ArgOffset, dl, PtrVT));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004020 }
Chris Lattner676c61d2010-09-21 18:41:36 +00004021 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
4022 MachinePointerInfo(), false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004023 // Calculate and remember argument location.
4024 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
4025 TailCallArguments);
4026}
4027
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004028static
4029void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004030 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004031 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Topperb94011f2013-07-14 04:42:23 +00004032 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004033 MachineFunction &MF = DAG.getMachineFunction();
4034
4035 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
4036 // might overwrite each other in case of tail call optimization.
4037 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00004038 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004039 InFlag = SDValue();
4040 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
4041 MemOpChains2, dl);
4042 if (!MemOpChains2.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004043 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004044
4045 // Store the return address to the appropriate stack slot.
4046 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
4047 isPPC64, isDarwinABI, dl);
4048
4049 // Emit callseq_end just before tailcall node.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004050 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, dl, true),
4051 DAG.getIntPtrConstant(0, dl, true), InFlag, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004052 InFlag = Chain.getValue(1);
4053}
4054
Hal Finkel87deb0b2015-01-12 04:34:47 +00004055// Is this global address that of a function that can be called by name? (as
4056// opposed to something that must hold a descriptor for an indirect call).
4057static bool isFunctionGlobalAddress(SDValue Callee) {
4058 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
4059 if (Callee.getOpcode() == ISD::GlobalTLSAddress ||
4060 Callee.getOpcode() == ISD::TargetGlobalTLSAddress)
4061 return false;
4062
4063 return G->getGlobal()->getType()->getElementType()->isFunctionTy();
4064 }
4065
4066 return false;
4067}
4068
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004069static
4070unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004071 SDValue &Chain, SDValue CallSeqStart, SDLoc dl, int SPDiff,
Hal Finkel965cea52015-07-12 00:37:44 +00004072 bool isTailCall, bool IsPatchPoint, bool hasNest,
Craig Topperb94011f2013-07-14 04:42:23 +00004073 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
4074 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004075 ImmutableCallSite *CS, const PPCSubtarget &Subtarget) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004076
Eric Christopherb1aaebe2014-06-12 22:38:18 +00004077 bool isPPC64 = Subtarget.isPPC64();
4078 bool isSVR4ABI = Subtarget.isSVR4ABI();
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004079 bool isELFv2ABI = Subtarget.isELFv2ABI();
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004080
Mehdi Amini44ede332015-07-09 02:09:04 +00004081 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Owen Anderson9f944592009-08-11 20:47:22 +00004082 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattner3e5fbd72010-12-21 02:38:05 +00004083 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004084
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00004085 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004086
Torok Edwin31e90d22010-08-04 20:47:44 +00004087 bool needIndirectCall = true;
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00004088 if (!isSVR4ABI || !isPPC64)
4089 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
4090 // If this is an absolute destination address, use the munged value.
4091 Callee = SDValue(Dest, 0);
4092 needIndirectCall = false;
4093 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004094
Hal Finkel87deb0b2015-01-12 04:34:47 +00004095 if (isFunctionGlobalAddress(Callee)) {
4096 GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Callee);
4097 // A call to a TLS address is actually an indirect call to a
4098 // thread-specific pointer.
Eric Christopher79cc1e32014-09-02 22:28:02 +00004099 unsigned OpFlags = 0;
4100 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
4101 (Subtarget.getTargetTriple().isMacOSX() &&
4102 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Peter Collingbourne6a9d1772015-07-05 20:52:35 +00004103 !G->getGlobal()->isStrongDefinitionForLinker()) ||
Eric Christopher79cc1e32014-09-02 22:28:02 +00004104 (Subtarget.isTargetELF() && !isPPC64 &&
4105 !G->getGlobal()->hasLocalLinkage() &&
4106 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
4107 // PC-relative references to external symbols should go through $stub,
4108 // unless we're building with the leopard linker or later, which
4109 // automatically synthesizes these stubs.
4110 OpFlags = PPCII::MO_PLT_OR_STUB;
Eric Christopherb9fd9ed2014-08-07 22:02:54 +00004111 }
Eric Christopher79cc1e32014-09-02 22:28:02 +00004112
4113 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
4114 // every direct call is) turn it into a TargetGlobalAddress /
4115 // TargetExternalSymbol node so that legalize doesn't hack it.
4116 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
4117 Callee.getValueType(), 0, OpFlags);
4118 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00004119 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004120
Torok Edwin31e90d22010-08-04 20:47:44 +00004121 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004122 unsigned char OpFlags = 0;
Wesley Peck527da1b2010-11-23 03:31:01 +00004123
Hal Finkel3ee2af72014-07-18 23:29:49 +00004124 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
4125 (Subtarget.getTargetTriple().isMacOSX() &&
4126 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5))) ||
4127 (Subtarget.isTargetELF() && !isPPC64 &&
Justin Hibbits17744c12015-01-10 07:50:31 +00004128 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004129 // PC-relative references to external symbols should go through $stub,
4130 // unless we're building with the leopard linker or later, which
4131 // automatically synthesizes these stubs.
Hal Finkel3ee2af72014-07-18 23:29:49 +00004132 OpFlags = PPCII::MO_PLT_OR_STUB;
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004133 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004134
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004135 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
4136 OpFlags);
4137 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00004138 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004139
Hal Finkel934361a2015-01-14 01:07:51 +00004140 if (IsPatchPoint) {
4141 // We'll form an invalid direct call when lowering a patchpoint; the full
4142 // sequence for an indirect call is complicated, and many of the
4143 // instructions introduced might have side effects (and, thus, can't be
4144 // removed later). The call itself will be removed as soon as the
4145 // argument/return lowering is complete, so the fact that it has the wrong
4146 // kind of operands should not really matter.
4147 needIndirectCall = false;
4148 }
4149
Torok Edwin31e90d22010-08-04 20:47:44 +00004150 if (needIndirectCall) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004151 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
4152 // to do the call, we can't use PPCISD::CALL.
4153 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller79fef932009-12-18 13:00:15 +00004154
Hal Finkel63fb9282015-01-13 18:25:05 +00004155 if (isSVR4ABI && isPPC64 && !isELFv2ABI) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00004156 // Function pointers in the 64-bit SVR4 ABI do not point to the function
4157 // entry point, but to the function descriptor (the function entry point
4158 // address is part of the function descriptor though).
4159 // The function descriptor is a three doubleword structure with the
4160 // following fields: function entry point, TOC base address and
4161 // environment pointer.
4162 // Thus for a call through a function pointer, the following actions need
4163 // to be performed:
4164 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt57d6de52012-10-23 15:51:16 +00004165 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller79fef932009-12-18 13:00:15 +00004166 // 2. Load the address of the function entry point from the function
4167 // descriptor.
4168 // 3. Load the TOC of the callee from the function descriptor into r2.
4169 // 4. Load the environment pointer from the function descriptor into
4170 // r11.
4171 // 5. Branch to the function entry point address.
4172 // 6. On return of the callee, the TOC of the caller needs to be
4173 // restored (this is done in FinishCall()).
4174 //
Hal Finkele2ab0f12015-01-15 21:17:34 +00004175 // The loads are scheduled at the beginning of the call sequence, and the
4176 // register copies are flagged together to ensure that no other
Tilmann Scheller79fef932009-12-18 13:00:15 +00004177 // operations can be scheduled in between. E.g. without flagging the
Hal Finkele2ab0f12015-01-15 21:17:34 +00004178 // copies together, a TOC access in the caller could be scheduled between
4179 // the assignment of the callee TOC and the branch to the callee, which
Tilmann Scheller79fef932009-12-18 13:00:15 +00004180 // results in the TOC access going through the TOC of the callee instead
4181 // of going through the TOC of the caller, which leads to incorrect code.
4182
4183 // Load the address of the function entry point from the function
4184 // descriptor.
Hal Finkele2ab0f12015-01-15 21:17:34 +00004185 SDValue LDChain = CallSeqStart.getValue(CallSeqStart->getNumValues()-1);
4186 if (LDChain.getValueType() == MVT::Glue)
4187 LDChain = CallSeqStart.getValue(CallSeqStart->getNumValues()-2);
4188
4189 bool LoadsInv = Subtarget.hasInvariantFunctionDescriptors();
4190
4191 MachinePointerInfo MPI(CS ? CS->getCalledValue() : nullptr);
4192 SDValue LoadFuncPtr = DAG.getLoad(MVT::i64, dl, LDChain, Callee, MPI,
4193 false, false, LoadsInv, 8);
Tilmann Scheller79fef932009-12-18 13:00:15 +00004194
4195 // Load environment pointer into r11.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004196 SDValue PtrOff = DAG.getIntPtrConstant(16, dl);
Tilmann Scheller79fef932009-12-18 13:00:15 +00004197 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
Hal Finkele2ab0f12015-01-15 21:17:34 +00004198 SDValue LoadEnvPtr = DAG.getLoad(MVT::i64, dl, LDChain, AddPtr,
4199 MPI.getWithOffset(16), false, false,
4200 LoadsInv, 8);
4201
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004202 SDValue TOCOff = DAG.getIntPtrConstant(8, dl);
Hal Finkele2ab0f12015-01-15 21:17:34 +00004203 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, TOCOff);
4204 SDValue TOCPtr = DAG.getLoad(MVT::i64, dl, LDChain, AddTOC,
4205 MPI.getWithOffset(8), false, false,
4206 LoadsInv, 8);
4207
Hal Finkele6698d52015-02-01 15:03:28 +00004208 setUsesTOCBasePtr(DAG);
Hal Finkele2ab0f12015-01-15 21:17:34 +00004209 SDValue TOCVal = DAG.getCopyToReg(Chain, dl, PPC::X2, TOCPtr,
4210 InFlag);
4211 Chain = TOCVal.getValue(0);
4212 InFlag = TOCVal.getValue(1);
Tilmann Scheller79fef932009-12-18 13:00:15 +00004213
Hal Finkel965cea52015-07-12 00:37:44 +00004214 // If the function call has an explicit 'nest' parameter, it takes the
4215 // place of the environment pointer.
4216 if (!hasNest) {
4217 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
4218 InFlag);
Hal Finkele2ab0f12015-01-15 21:17:34 +00004219
Hal Finkel965cea52015-07-12 00:37:44 +00004220 Chain = EnvVal.getValue(0);
4221 InFlag = EnvVal.getValue(1);
4222 }
Tilmann Scheller79fef932009-12-18 13:00:15 +00004223
Tilmann Scheller79fef932009-12-18 13:00:15 +00004224 MTCTROps[0] = Chain;
4225 MTCTROps[1] = LoadFuncPtr;
4226 MTCTROps[2] = InFlag;
4227 }
4228
Hal Finkel63fb9282015-01-13 18:25:05 +00004229 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys,
4230 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
4231 InFlag = Chain.getValue(1);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004232
4233 NodeTys.clear();
Owen Anderson9f944592009-08-11 20:47:22 +00004234 NodeTys.push_back(MVT::Other);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00004235 NodeTys.push_back(MVT::Glue);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004236 Ops.push_back(Chain);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00004237 CallOpc = PPCISD::BCTRL;
Craig Topper062a2ba2014-04-25 05:30:21 +00004238 Callee.setNode(nullptr);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00004239 // Add use of X11 (holding environment pointer)
Hal Finkel965cea52015-07-12 00:37:44 +00004240 if (isSVR4ABI && isPPC64 && !isELFv2ABI && !hasNest)
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00004241 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004242 // Add CTR register as callee so a bctr can be emitted later.
4243 if (isTailCall)
Roman Divackya4a59ae2011-06-03 15:47:49 +00004244 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004245 }
4246
4247 // If this is a direct call, pass the chain and the callee.
4248 if (Callee.getNode()) {
4249 Ops.push_back(Chain);
4250 Ops.push_back(Callee);
4251 }
4252 // If this is a tail call add stack pointer delta.
4253 if (isTailCall)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004254 Ops.push_back(DAG.getConstant(SPDiff, dl, MVT::i32));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004255
4256 // Add argument registers to the end of the list so that they are known live
4257 // into the call.
4258 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
4259 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
4260 RegsToPass[i].second.getValueType()));
4261
Hal Finkelaf519932015-01-19 07:20:27 +00004262 // All calls, in both the ELF V1 and V2 ABIs, need the TOC register live
4263 // into the call.
Hal Finkele6698d52015-02-01 15:03:28 +00004264 if (isSVR4ABI && isPPC64 && !IsPatchPoint) {
4265 setUsesTOCBasePtr(DAG);
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004266 Ops.push_back(DAG.getRegister(PPC::X2, PtrVT));
Hal Finkele6698d52015-02-01 15:03:28 +00004267 }
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004268
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004269 return CallOpc;
4270}
4271
Roman Divacky76293062012-09-18 16:47:58 +00004272static
4273bool isLocalCall(const SDValue &Callee)
4274{
4275 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Peter Collingbourne6a9d1772015-07-05 20:52:35 +00004276 return G->getGlobal()->isStrongDefinitionForLinker();
Roman Divacky76293062012-09-18 16:47:58 +00004277 return false;
4278}
4279
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004280SDValue
4281PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004282 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004283 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004284 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004285 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004286
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004287 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00004288 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
4289 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004290 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004291
4292 // Copy all of the result registers out of their specified physreg.
4293 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
4294 CCValAssign &VA = RVLocs[i];
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004295 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00004296
4297 SDValue Val = DAG.getCopyFromReg(Chain, dl,
4298 VA.getLocReg(), VA.getLocVT(), InFlag);
4299 Chain = Val.getValue(1);
4300 InFlag = Val.getValue(2);
4301
4302 switch (VA.getLocInfo()) {
4303 default: llvm_unreachable("Unknown loc info!");
4304 case CCValAssign::Full: break;
4305 case CCValAssign::AExt:
4306 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
4307 break;
4308 case CCValAssign::ZExt:
4309 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
4310 DAG.getValueType(VA.getValVT()));
4311 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
4312 break;
4313 case CCValAssign::SExt:
4314 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
4315 DAG.getValueType(VA.getValVT()));
4316 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
4317 break;
4318 }
4319
4320 InVals.push_back(Val);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004321 }
4322
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004323 return Chain;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004324}
4325
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004326SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00004327PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Hal Finkel934361a2015-01-14 01:07:51 +00004328 bool isTailCall, bool isVarArg, bool IsPatchPoint,
Hal Finkel965cea52015-07-12 00:37:44 +00004329 bool hasNest, SelectionDAG &DAG,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004330 SmallVector<std::pair<unsigned, SDValue>, 8>
4331 &RegsToPass,
4332 SDValue InFlag, SDValue Chain,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004333 SDValue CallSeqStart, SDValue &Callee,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004334 int SPDiff, unsigned NumBytes,
4335 const SmallVectorImpl<ISD::InputArg> &Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004336 SmallVectorImpl<SDValue> &InVals,
4337 ImmutableCallSite *CS) const {
Ulrich Weigand8658f172014-07-20 23:43:15 +00004338
Owen Anderson53aa7a92009-08-10 22:56:29 +00004339 std::vector<EVT> NodeTys;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004340 SmallVector<SDValue, 8> Ops;
Hal Finkele2ab0f12015-01-15 21:17:34 +00004341 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, CallSeqStart, dl,
Hal Finkel965cea52015-07-12 00:37:44 +00004342 SPDiff, isTailCall, IsPatchPoint, hasNest,
4343 RegsToPass, Ops, NodeTys, CS, Subtarget);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004344
Hal Finkel5ab37802012-08-28 02:10:27 +00004345 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
Eric Christopherb1aaebe2014-06-12 22:38:18 +00004346 if (isVarArg && Subtarget.isSVR4ABI() && !Subtarget.isPPC64())
Hal Finkel5ab37802012-08-28 02:10:27 +00004347 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
4348
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004349 // When performing tail call optimization the callee pops its arguments off
4350 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky8da87162013-02-21 20:05:00 +00004351 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004352 int BytesCalleePops =
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004353 (CallConv == CallingConv::Fast &&
4354 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004355
Roman Divackyef21be22012-03-06 16:41:49 +00004356 // Add a register mask operand representing the call-preserved registers.
Eric Christophercccae792015-01-30 22:02:31 +00004357 const TargetRegisterInfo *TRI = Subtarget.getRegisterInfo();
Eric Christopher9deb75d2015-03-11 22:42:13 +00004358 const uint32_t *Mask =
4359 TRI->getCallPreservedMask(DAG.getMachineFunction(), CallConv);
Roman Divackyef21be22012-03-06 16:41:49 +00004360 assert(Mask && "Missing call preserved mask for calling convention");
4361 Ops.push_back(DAG.getRegisterMask(Mask));
4362
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004363 if (InFlag.getNode())
4364 Ops.push_back(InFlag);
4365
4366 // Emit tail call.
4367 if (isTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004368 assert(((Callee.getOpcode() == ISD::Register &&
4369 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
4370 Callee.getOpcode() == ISD::TargetExternalSymbol ||
4371 Callee.getOpcode() == ISD::TargetGlobalAddress ||
4372 isa<ConstantSDNode>(Callee)) &&
4373 "Expecting an global address, external symbol, absolute value or register");
4374
Arnold Schwaighoferdc271142015-05-09 00:10:25 +00004375 DAG.getMachineFunction().getFrameInfo()->setHasTailCall();
Craig Topper48d114b2014-04-26 18:35:24 +00004376 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, Ops);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004377 }
4378
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00004379 // Add a NOP immediately after the branch instruction when using the 64-bit
4380 // SVR4 ABI. At link time, if caller and callee are in a different module and
4381 // thus have a different TOC, the call will be replaced with a call to a stub
4382 // function which saves the current TOC, loads the TOC of the callee and
4383 // branches to the callee. The NOP will be replaced with a load instruction
4384 // which restores the TOC of the caller from the TOC save slot of the current
4385 // stack frame. If caller and callee belong to the same module (and have the
4386 // same TOC), the NOP will remain unchanged.
Hal Finkel51861b42012-03-31 14:45:15 +00004387
Hal Finkel934361a2015-01-14 01:07:51 +00004388 if (!isTailCall && Subtarget.isSVR4ABI()&& Subtarget.isPPC64() &&
4389 !IsPatchPoint) {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00004390 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00004391 // This is a call through a function pointer.
4392 // Restore the caller TOC from the save area into R2.
4393 // See PrepareCall() for more information about calls through function
4394 // pointers in the 64-bit SVR4 ABI.
4395 // We are using a target-specific load with r2 hard coded, because the
4396 // result of a target-independent load would never go directly into r2,
4397 // since r2 is a reserved register (which prevents the register allocator
4398 // from allocating it), resulting in an additional register being
4399 // allocated and an unnecessary move instruction being generated.
Hal Finkelfc096c92014-12-23 22:29:40 +00004400 CallOpc = PPCISD::BCTRL_LOAD_TOC;
4401
Mehdi Amini44ede332015-07-09 02:09:04 +00004402 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Hal Finkelfc096c92014-12-23 22:29:40 +00004403 SDValue StackPtr = DAG.getRegister(PPC::X1, PtrVT);
Eric Christopher736d39e2015-02-13 00:39:36 +00004404 unsigned TOCSaveOffset = Subtarget.getFrameLowering()->getTOCSaveOffset();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004405 SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset, dl);
Hal Finkelfc096c92014-12-23 22:29:40 +00004406 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr, TOCOff);
4407
4408 // The address needs to go after the chain input but before the flag (or
4409 // any other variadic arguments).
4410 Ops.insert(std::next(Ops.begin()), AddTOC);
Bill Schmidtcea15962013-09-26 17:09:28 +00004411 } else if ((CallOpc == PPCISD::CALL) &&
4412 (!isLocalCall(Callee) ||
Bill Schmidt82f1c772015-02-10 19:09:05 +00004413 DAG.getTarget().getRelocationModel() == Reloc::PIC_))
Roman Divacky76293062012-09-18 16:47:58 +00004414 // Otherwise insert NOP for non-local calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00004415 CallOpc = PPCISD::CALL_NOP;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00004416 }
4417
Craig Topper48d114b2014-04-26 18:35:24 +00004418 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Hal Finkel51861b42012-03-31 14:45:15 +00004419 InFlag = Chain.getValue(1);
4420
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004421 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, dl, true),
4422 DAG.getIntPtrConstant(BytesCalleePops, dl, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00004423 InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004424 if (!Ins.empty())
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004425 InFlag = Chain.getValue(1);
4426
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004427 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
4428 Ins, dl, DAG, InVals);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004429}
4430
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004431SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00004432PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004433 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00004434 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +00004435 SDLoc &dl = CLI.DL;
4436 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
4437 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
4438 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00004439 SDValue Chain = CLI.Chain;
4440 SDValue Callee = CLI.Callee;
4441 bool &isTailCall = CLI.IsTailCall;
4442 CallingConv::ID CallConv = CLI.CallConv;
4443 bool isVarArg = CLI.IsVarArg;
Hal Finkel934361a2015-01-14 01:07:51 +00004444 bool IsPatchPoint = CLI.IsPatchPoint;
Hal Finkele2ab0f12015-01-15 21:17:34 +00004445 ImmutableCallSite *CS = CLI.CS;
Justin Holewinskiaa583972012-05-25 16:35:28 +00004446
Evan Cheng67a69dd2010-01-27 00:07:07 +00004447 if (isTailCall)
4448 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
4449 Ins, DAG);
4450
Hal Finkele2ab0f12015-01-15 21:17:34 +00004451 if (!isTailCall && CS && CS->isMustTailCall())
Reid Kleckner5772b772014-04-24 20:14:34 +00004452 report_fatal_error("failed to perform tail call elimination on a call "
4453 "site marked musttail");
4454
Eric Christopherb1aaebe2014-06-12 22:38:18 +00004455 if (Subtarget.isSVR4ABI()) {
4456 if (Subtarget.isPPC64())
Bill Schmidt57d6de52012-10-23 15:51:16 +00004457 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004458 isTailCall, IsPatchPoint, Outs, OutVals, Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004459 dl, DAG, InVals, CS);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004460 else
4461 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004462 isTailCall, IsPatchPoint, Outs, OutVals, Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004463 dl, DAG, InVals, CS);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004464 }
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004465
Bill Schmidt57d6de52012-10-23 15:51:16 +00004466 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004467 isTailCall, IsPatchPoint, Outs, OutVals, Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004468 dl, DAG, InVals, CS);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004469}
4470
4471SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004472PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
4473 CallingConv::ID CallConv, bool isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004474 bool isTailCall, bool IsPatchPoint,
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004475 const SmallVectorImpl<ISD::OutputArg> &Outs,
4476 const SmallVectorImpl<SDValue> &OutVals,
4477 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004478 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004479 SmallVectorImpl<SDValue> &InVals,
4480 ImmutableCallSite *CS) const {
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004481 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00004482 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004483
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004484 assert((CallConv == CallingConv::C ||
4485 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004486
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004487 unsigned PtrByteSize = 4;
4488
4489 MachineFunction &MF = DAG.getMachineFunction();
4490
4491 // Mark this function as potentially containing a function that contains a
4492 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4493 // and restoring the callers stack pointer in this functions epilog. This is
4494 // done because by tail calling the called function might overwrite the value
4495 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004496 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4497 CallConv == CallingConv::Fast)
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004498 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peck527da1b2010-11-23 03:31:01 +00004499
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004500 // Count how many bytes are to be pushed on the stack, including the linkage
4501 // area, parameter list area and the part of the local variable space which
4502 // contains copies of aggregates which are passed by value.
4503
4504 // Assign locations to all of the outgoing arguments.
4505 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00004506 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
4507 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004508
4509 // Reserve space for the linkage area on the stack.
Eric Christophera4ae2132015-02-13 22:22:57 +00004510 CCInfo.AllocateStack(Subtarget.getFrameLowering()->getLinkageSize(),
Ulrich Weigand8658f172014-07-20 23:43:15 +00004511 PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004512
4513 if (isVarArg) {
4514 // Handle fixed and variable vector arguments differently.
4515 // Fixed vector arguments go into registers as long as registers are
4516 // available. Variable vector arguments always go into memory.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004517 unsigned NumArgs = Outs.size();
Wesley Peck527da1b2010-11-23 03:31:01 +00004518
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004519 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00004520 MVT ArgVT = Outs[i].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004521 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004522 bool Result;
Wesley Peck527da1b2010-11-23 03:31:01 +00004523
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004524 if (Outs[i].IsFixed) {
Bill Schmidtef17c142013-02-06 17:33:58 +00004525 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
4526 CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004527 } else {
Bill Schmidtef17c142013-02-06 17:33:58 +00004528 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
4529 ArgFlags, CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004530 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004531
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004532 if (Result) {
Torok Edwinfb8d6d52009-07-08 20:53:28 +00004533#ifndef NDEBUG
Chris Lattner13626022009-08-23 06:03:38 +00004534 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sandsf5dda012010-11-03 11:35:31 +00004535 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +00004536#endif
Craig Toppere73658d2014-04-28 04:05:08 +00004537 llvm_unreachable(nullptr);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004538 }
4539 }
4540 } else {
4541 // All arguments are treated the same.
Bill Schmidtef17c142013-02-06 17:33:58 +00004542 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004543 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004544
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004545 // Assign locations to all of the outgoing aggregate by value arguments.
4546 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00004547 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00004548 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004549
4550 // Reserve stack space for the allocations in CCInfo.
4551 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
4552
Bill Schmidtef17c142013-02-06 17:33:58 +00004553 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004554
4555 // Size of the linkage area, parameter list area and the part of the local
4556 // space variable where copies of aggregates which are passed by value are
4557 // stored.
4558 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004559
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004560 // Calculate by how many bytes the stack has to be adjusted in case of tail
4561 // call optimization.
4562 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4563
4564 // Adjust the stack pointer for the new arguments...
4565 // These operations are automatically eliminated by the prolog/epilog pass
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004566 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, dl, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00004567 dl);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004568 SDValue CallSeqStart = Chain;
4569
4570 // Load the return address and frame pointer so it can be moved somewhere else
4571 // later.
4572 SDValue LROp, FPOp;
4573 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
4574 dl);
4575
4576 // Set up a copy of the stack pointer for use loading and storing any
4577 // arguments that may not fit in the registers available for argument
4578 // passing.
Owen Anderson9f944592009-08-11 20:47:22 +00004579 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00004580
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004581 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4582 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4583 SmallVector<SDValue, 8> MemOpChains;
4584
Roman Divacky71038e72011-08-30 17:04:16 +00004585 bool seenFloatArg = false;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004586 // Walk the register/memloc assignments, inserting copies/loads.
4587 for (unsigned i = 0, j = 0, e = ArgLocs.size();
4588 i != e;
4589 ++i) {
4590 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004591 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004592 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peck527da1b2010-11-23 03:31:01 +00004593
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004594 if (Flags.isByVal()) {
4595 // Argument is an aggregate which is passed by value, thus we need to
4596 // create a copy of it in the local variable space of the current stack
4597 // frame (which is the stack frame of the caller) and pass the address of
4598 // this copy to the callee.
4599 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
4600 CCValAssign &ByValVA = ByValArgLocs[j++];
4601 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peck527da1b2010-11-23 03:31:01 +00004602
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004603 // Memory reserved in the local variable space of the callers stack frame.
4604 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004605
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004606 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset, dl);
Mehdi Amini44ede332015-07-09 02:09:04 +00004607 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(MF.getDataLayout()),
4608 StackPtr, PtrOff);
Wesley Peck527da1b2010-11-23 03:31:01 +00004609
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004610 // Create a copy of the argument in the local area of the current
4611 // stack frame.
4612 SDValue MemcpyCall =
4613 CreateCopyOfByValArgument(Arg, PtrOff,
4614 CallSeqStart.getNode()->getOperand(0),
4615 Flags, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00004616
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004617 // This must go outside the CALLSEQ_START..END.
4618 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004619 CallSeqStart.getNode()->getOperand(1),
4620 SDLoc(MemcpyCall));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004621 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4622 NewCallSeqStart.getNode());
4623 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peck527da1b2010-11-23 03:31:01 +00004624
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004625 // Pass the address of the aggregate copy on the stack either in a
4626 // physical register or in the parameter list area of the current stack
4627 // frame to the callee.
4628 Arg = PtrOff;
4629 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004630
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004631 if (VA.isRegLoc()) {
Hal Finkel2a9d3182014-03-06 00:23:33 +00004632 if (Arg.getValueType() == MVT::i1)
4633 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg);
4634
Roman Divacky71038e72011-08-30 17:04:16 +00004635 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004636 // Put argument in a physical register.
4637 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
4638 } else {
4639 // Put argument in the parameter list area of the current stack frame.
4640 assert(VA.isMemLoc());
4641 unsigned LocMemOffset = VA.getLocMemOffset();
4642
4643 if (!isTailCall) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004644 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset, dl);
Mehdi Amini44ede332015-07-09 02:09:04 +00004645 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(MF.getDataLayout()),
4646 StackPtr, PtrOff);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004647
4648 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner676c61d2010-09-21 18:41:36 +00004649 MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00004650 false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004651 } else {
4652 // Calculate and remember argument location.
4653 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
4654 TailCallArguments);
4655 }
4656 }
4657 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004658
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004659 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004660 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Wesley Peck527da1b2010-11-23 03:31:01 +00004661
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004662 // Build a sequence of copy-to-reg nodes chained together with token chain
4663 // and flag operands which copy the outgoing args into the appropriate regs.
4664 SDValue InFlag;
4665 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4666 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4667 RegsToPass[i].second, InFlag);
4668 InFlag = Chain.getValue(1);
4669 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004670
Hal Finkel5ab37802012-08-28 02:10:27 +00004671 // Set CR bit 6 to true if this is a vararg call with floating args passed in
4672 // registers.
4673 if (isVarArg) {
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004674 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
4675 SDValue Ops[] = { Chain, InFlag };
4676
Hal Finkel5ab37802012-08-28 02:10:27 +00004677 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00004678 dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1));
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004679
Hal Finkel5ab37802012-08-28 02:10:27 +00004680 InFlag = Chain.getValue(1);
4681 }
4682
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004683 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004684 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
4685 false, TailCallArguments);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004686
Hal Finkel965cea52015-07-12 00:37:44 +00004687 return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint,
4688 /* unused except on PPC64 ELFv1 */ false, DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004689 RegsToPass, InFlag, Chain, CallSeqStart, Callee, SPDiff,
4690 NumBytes, Ins, InVals, CS);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004691}
4692
Bill Schmidt57d6de52012-10-23 15:51:16 +00004693// Copy an argument into memory, being careful to do this outside the
4694// call sequence for the call to which the argument belongs.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004695SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +00004696PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
4697 SDValue CallSeqStart,
4698 ISD::ArgFlagsTy Flags,
4699 SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004700 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004701 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
4702 CallSeqStart.getNode()->getOperand(0),
4703 Flags, DAG, dl);
4704 // The MEMCPY must go outside the CALLSEQ_START..END.
4705 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004706 CallSeqStart.getNode()->getOperand(1),
4707 SDLoc(MemcpyCall));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004708 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4709 NewCallSeqStart.getNode());
4710 return NewCallSeqStart;
4711}
4712
4713SDValue
4714PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004715 CallingConv::ID CallConv, bool isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004716 bool isTailCall, bool IsPatchPoint,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004717 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004718 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004719 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004720 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004721 SmallVectorImpl<SDValue> &InVals,
4722 ImmutableCallSite *CS) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004723
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004724 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004725 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004726 unsigned NumOps = Outs.size();
Hal Finkel965cea52015-07-12 00:37:44 +00004727 bool hasNest = false;
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004728
Mehdi Amini44ede332015-07-09 02:09:04 +00004729 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Bill Schmidt57d6de52012-10-23 15:51:16 +00004730 unsigned PtrByteSize = 8;
4731
4732 MachineFunction &MF = DAG.getMachineFunction();
4733
4734 // Mark this function as potentially containing a function that contains a
4735 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4736 // and restoring the callers stack pointer in this functions epilog. This is
4737 // done because by tail calling the called function might overwrite the value
4738 // in this function's (MF) stack pointer stack slot 0(SP).
4739 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4740 CallConv == CallingConv::Fast)
4741 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4742
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004743 assert(!(CallConv == CallingConv::Fast && isVarArg) &&
4744 "fastcc not supported on varargs functions");
4745
Bill Schmidt57d6de52012-10-23 15:51:16 +00004746 // Count how many bytes are to be pushed on the stack, including the linkage
Ulrich Weigand8658f172014-07-20 23:43:15 +00004747 // area, and parameter passing area. On ELFv1, the linkage area is 48 bytes
4748 // reserved space for [SP][CR][LR][2 x unused][TOC]; on ELFv2, the linkage
4749 // area is 32 bytes reserved space for [SP][CR][LR][TOC].
Eric Christophera4ae2132015-02-13 22:22:57 +00004750 unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004751 unsigned NumBytes = LinkageSize;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004752 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Hal Finkelc93a9a22015-02-25 01:06:45 +00004753 unsigned &QFPR_idx = FPR_idx;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004754
4755 static const MCPhysReg GPR[] = {
4756 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4757 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4758 };
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004759 static const MCPhysReg VR[] = {
4760 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4761 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4762 };
4763 static const MCPhysReg VSRH[] = {
4764 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
4765 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
4766 };
4767
4768 const unsigned NumGPRs = array_lengthof(GPR);
4769 const unsigned NumFPRs = 13;
4770 const unsigned NumVRs = array_lengthof(VR);
Hal Finkelc93a9a22015-02-25 01:06:45 +00004771 const unsigned NumQFPRs = NumFPRs;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004772
4773 // When using the fast calling convention, we don't provide backing for
4774 // arguments that will be in registers.
4775 unsigned NumGPRsUsed = 0, NumFPRsUsed = 0, NumVRsUsed = 0;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004776
4777 // Add up all the space actually used.
4778 for (unsigned i = 0; i != NumOps; ++i) {
4779 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4780 EVT ArgVT = Outs[i].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004781 EVT OrigVT = Outs[i].ArgVT;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004782
Hal Finkel965cea52015-07-12 00:37:44 +00004783 if (Flags.isNest())
4784 continue;
4785
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004786 if (CallConv == CallingConv::Fast) {
4787 if (Flags.isByVal())
4788 NumGPRsUsed += (Flags.getByValSize()+7)/8;
4789 else
4790 switch (ArgVT.getSimpleVT().SimpleTy) {
4791 default: llvm_unreachable("Unexpected ValueType for argument!");
4792 case MVT::i1:
4793 case MVT::i32:
4794 case MVT::i64:
4795 if (++NumGPRsUsed <= NumGPRs)
4796 continue;
4797 break;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004798 case MVT::v4i32:
4799 case MVT::v8i16:
4800 case MVT::v16i8:
4801 case MVT::v2f64:
4802 case MVT::v2i64:
Kit Bartond4eb73c2015-05-05 16:10:44 +00004803 case MVT::v1i128:
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004804 if (++NumVRsUsed <= NumVRs)
4805 continue;
4806 break;
Hal Finkelc93a9a22015-02-25 01:06:45 +00004807 case MVT::v4f32:
4808 // When using QPX, this is handled like a FP register, otherwise, it
4809 // is an Altivec register.
4810 if (Subtarget.hasQPX()) {
4811 if (++NumFPRsUsed <= NumFPRs)
4812 continue;
4813 } else {
4814 if (++NumVRsUsed <= NumVRs)
4815 continue;
4816 }
4817 break;
4818 case MVT::f32:
4819 case MVT::f64:
4820 case MVT::v4f64: // QPX
4821 case MVT::v4i1: // QPX
4822 if (++NumFPRsUsed <= NumFPRs)
4823 continue;
4824 break;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004825 }
4826 }
4827
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004828 /* Respect alignment of argument on the stack. */
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004829 unsigned Align =
4830 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004831 NumBytes = ((NumBytes + Align - 1) / Align) * Align;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004832
4833 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004834 if (Flags.isInConsecutiveRegsLast())
4835 NumBytes = ((NumBytes + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004836 }
4837
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004838 unsigned NumBytesActuallyUsed = NumBytes;
4839
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004840 // The prolog code of the callee may store up to 8 GPR argument registers to
4841 // the stack, allowing va_start to index over them in memory if its varargs.
4842 // Because we cannot tell if this is needed on the caller side, we have to
4843 // conservatively assume that it is needed. As such, make sure we have at
4844 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004845 // FIXME: On ELFv2, it may be unnecessary to allocate the parameter area.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004846 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004847
4848 // Tail call needs the stack to be aligned.
4849 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4850 CallConv == CallingConv::Fast)
Eric Christophercccae792015-01-30 22:02:31 +00004851 NumBytes = EnsureStackAlignment(Subtarget.getFrameLowering(), NumBytes);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004852
4853 // Calculate by how many bytes the stack has to be adjusted in case of tail
4854 // call optimization.
4855 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4856
4857 // To protect arguments on the stack from being clobbered in a tail call,
4858 // force all the loads to happen before doing any other lowering.
4859 if (isTailCall)
4860 Chain = DAG.getStackArgumentTokenFactor(Chain);
4861
4862 // Adjust the stack pointer for the new arguments...
4863 // These operations are automatically eliminated by the prolog/epilog pass
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004864 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, dl, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00004865 dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004866 SDValue CallSeqStart = Chain;
4867
4868 // Load the return address and frame pointer so it can be move somewhere else
4869 // later.
4870 SDValue LROp, FPOp;
4871 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4872 dl);
4873
4874 // Set up a copy of the stack pointer for use loading and storing any
4875 // arguments that may not fit in the registers available for argument
4876 // passing.
4877 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
4878
4879 // Figure out which arguments are going to go in registers, and which in
4880 // memory. Also, if this is a vararg function, floating point operations
4881 // must be stored to our stack, and loaded into integer regs as well, if
4882 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004883 unsigned ArgOffset = LinkageSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004884
4885 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4886 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4887
4888 SmallVector<SDValue, 8> MemOpChains;
4889 for (unsigned i = 0; i != NumOps; ++i) {
4890 SDValue Arg = OutVals[i];
4891 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004892 EVT ArgVT = Outs[i].VT;
4893 EVT OrigVT = Outs[i].ArgVT;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004894
4895 // PtrOff will be used to store the current argument to the stack if a
4896 // register cannot be found for it.
4897 SDValue PtrOff;
4898
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004899 // We re-align the argument offset for each argument, except when using the
4900 // fast calling convention, when we need to make sure we do that only when
4901 // we'll actually use a stack slot.
4902 auto ComputePtrOff = [&]() {
4903 /* Respect alignment of argument on the stack. */
4904 unsigned Align =
4905 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
4906 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004907
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004908 PtrOff = DAG.getConstant(ArgOffset, dl, StackPtr.getValueType());
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004909
4910 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4911 };
4912
4913 if (CallConv != CallingConv::Fast) {
4914 ComputePtrOff();
4915
4916 /* Compute GPR index associated with argument offset. */
4917 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
4918 GPR_idx = std::min(GPR_idx, NumGPRs);
4919 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004920
4921 // Promote integers to 64-bit values.
Hal Finkel940ab932014-02-28 00:27:01 +00004922 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004923 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4924 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4925 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
4926 }
4927
4928 // FIXME memcpy is used way more than necessary. Correctness first.
4929 // Note: "by value" is code for passing a structure by value, not
4930 // basic types.
4931 if (Flags.isByVal()) {
4932 // Note: Size includes alignment padding, so
4933 // struct x { short a; char b; }
4934 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
4935 // These are the proper values we need for right-justifying the
4936 // aggregate in a parameter register.
4937 unsigned Size = Flags.getByValSize();
Bill Schmidt9953cf22012-10-31 01:15:05 +00004938
4939 // An empty aggregate parameter takes up no storage and no
4940 // registers.
4941 if (Size == 0)
4942 continue;
4943
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004944 if (CallConv == CallingConv::Fast)
4945 ComputePtrOff();
4946
Bill Schmidt57d6de52012-10-23 15:51:16 +00004947 // All aggregates smaller than 8 bytes must be passed right-justified.
4948 if (Size==1 || Size==2 || Size==4) {
4949 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
4950 if (GPR_idx != NumGPRs) {
4951 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
4952 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004953 false, false, false, 0);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004954 MemOpChains.push_back(Load.getValue(1));
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004955 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004956
4957 ArgOffset += PtrByteSize;
4958 continue;
4959 }
4960 }
4961
4962 if (GPR_idx == NumGPRs && Size < 8) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004963 SDValue AddPtr = PtrOff;
4964 if (!isLittleEndian) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004965 SDValue Const = DAG.getConstant(PtrByteSize - Size, dl,
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004966 PtrOff.getValueType());
4967 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4968 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004969 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4970 CallSeqStart,
4971 Flags, DAG, dl);
4972 ArgOffset += PtrByteSize;
4973 continue;
4974 }
4975 // Copy entire object into memory. There are cases where gcc-generated
4976 // code assumes it is there, even if it could be put entirely into
4977 // registers. (This is not what the doc says.)
4978
4979 // FIXME: The above statement is likely due to a misunderstanding of the
4980 // documents. All arguments must be copied into the parameter area BY
4981 // THE CALLEE in the event that the callee takes the address of any
4982 // formal argument. That has not yet been implemented. However, it is
4983 // reasonable to use the stack area as a staging area for the register
4984 // load.
4985
4986 // Skip this for small aggregates, as we will use the same slot for a
4987 // right-justified copy, below.
4988 if (Size >= 8)
4989 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4990 CallSeqStart,
4991 Flags, DAG, dl);
4992
4993 // When a register is available, pass a small aggregate right-justified.
4994 if (Size < 8 && GPR_idx != NumGPRs) {
4995 // The easiest way to get this right-justified in a register
4996 // is to copy the structure into the rightmost portion of a
4997 // local variable slot, then load the whole slot into the
4998 // register.
4999 // FIXME: The memcpy seems to produce pretty awful code for
5000 // small aggregates, particularly for packed ones.
Matt Arsenault758659232013-05-18 00:21:46 +00005001 // FIXME: It would be preferable to use the slot in the
Bill Schmidt57d6de52012-10-23 15:51:16 +00005002 // parameter save area instead of a new local variable.
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00005003 SDValue AddPtr = PtrOff;
5004 if (!isLittleEndian) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005005 SDValue Const = DAG.getConstant(8 - Size, dl, PtrOff.getValueType());
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00005006 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
5007 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00005008 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
5009 CallSeqStart,
5010 Flags, DAG, dl);
5011
5012 // Load the slot into the register.
5013 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
5014 MachinePointerInfo(),
5015 false, false, false, 0);
5016 MemOpChains.push_back(Load.getValue(1));
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005017 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00005018
5019 // Done with this argument.
5020 ArgOffset += PtrByteSize;
5021 continue;
5022 }
5023
5024 // For aggregates larger than PtrByteSize, copy the pieces of the
5025 // object that fit into registers from the parameter save area.
5026 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005027 SDValue Const = DAG.getConstant(j, dl, PtrOff.getValueType());
Bill Schmidt57d6de52012-10-23 15:51:16 +00005028 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
5029 if (GPR_idx != NumGPRs) {
5030 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
5031 MachinePointerInfo(),
5032 false, false, false, 0);
5033 MemOpChains.push_back(Load.getValue(1));
5034 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
5035 ArgOffset += PtrByteSize;
5036 } else {
5037 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
5038 break;
5039 }
5040 }
5041 continue;
5042 }
5043
Craig Topper56710102013-08-15 02:33:50 +00005044 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00005045 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel940ab932014-02-28 00:27:01 +00005046 case MVT::i1:
Bill Schmidt57d6de52012-10-23 15:51:16 +00005047 case MVT::i32:
5048 case MVT::i64:
Hal Finkel965cea52015-07-12 00:37:44 +00005049 if (Flags.isNest()) {
5050 // The 'nest' parameter, if any, is passed in R11.
5051 RegsToPass.push_back(std::make_pair(PPC::X11, Arg));
5052 hasNest = true;
5053 break;
5054 }
5055
Ulrich Weigand85d5df22014-07-21 00:13:26 +00005056 // These can be scalar arguments or elements of an integer array type
5057 // passed directly. Clang may use those instead of "byval" aggregate
5058 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidt57d6de52012-10-23 15:51:16 +00005059 if (GPR_idx != NumGPRs) {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005060 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00005061 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005062 if (CallConv == CallingConv::Fast)
5063 ComputePtrOff();
5064
Bill Schmidt57d6de52012-10-23 15:51:16 +00005065 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5066 true, isTailCall, false, MemOpChains,
5067 TailCallArguments, dl);
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005068 if (CallConv == CallingConv::Fast)
5069 ArgOffset += PtrByteSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00005070 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005071 if (CallConv != CallingConv::Fast)
5072 ArgOffset += PtrByteSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00005073 break;
5074 case MVT::f32:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00005075 case MVT::f64: {
5076 // These can be scalar arguments or elements of a float array type
5077 // passed directly. The latter are used to implement ELFv2 homogenous
5078 // float aggregates.
5079
5080 // Named arguments go into FPRs first, and once they overflow, the
5081 // remaining arguments go into GPRs and then the parameter save area.
5082 // Unnamed arguments for vararg functions always go to GPRs and
5083 // then the parameter save area. For now, put all arguments to vararg
5084 // routines always in both locations (FPR *and* GPR or stack slot).
5085 bool NeedGPROrStack = isVarArg || FPR_idx == NumFPRs;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005086 bool NeededLoad = false;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00005087
5088 // First load the argument into the next available FPR.
5089 if (FPR_idx != NumFPRs)
Bill Schmidt57d6de52012-10-23 15:51:16 +00005090 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
5091
Ulrich Weigand85d5df22014-07-21 00:13:26 +00005092 // Next, load the argument into GPR or stack slot if needed.
5093 if (!NeedGPROrStack)
5094 ;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005095 else if (GPR_idx != NumGPRs && CallConv != CallingConv::Fast) {
Hal Finkel8ea446b2015-01-18 14:31:10 +00005096 // FIXME: We may want to re-enable this for CallingConv::Fast on the P8
5097 // once we support fp <-> gpr moves.
5098
Ulrich Weigand85d5df22014-07-21 00:13:26 +00005099 // In the non-vararg case, this can only ever happen in the
5100 // presence of f32 array types, since otherwise we never run
5101 // out of FPRs before running out of GPRs.
5102 SDValue ArgVal;
Bill Schmidtbd4ac262012-10-29 21:18:16 +00005103
Ulrich Weigand85d5df22014-07-21 00:13:26 +00005104 // Double values are always passed in a single GPR.
5105 if (Arg.getValueType() != MVT::f32) {
5106 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Bill Schmidt57d6de52012-10-23 15:51:16 +00005107
Ulrich Weigand85d5df22014-07-21 00:13:26 +00005108 // Non-array float values are extended and passed in a GPR.
5109 } else if (!Flags.isInConsecutiveRegs()) {
5110 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
5111 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
5112
5113 // If we have an array of floats, we collect every odd element
5114 // together with its predecessor into one GPR.
5115 } else if (ArgOffset % PtrByteSize != 0) {
5116 SDValue Lo, Hi;
5117 Lo = DAG.getNode(ISD::BITCAST, dl, MVT::i32, OutVals[i - 1]);
5118 Hi = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
5119 if (!isLittleEndian)
5120 std::swap(Lo, Hi);
5121 ArgVal = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
5122
5123 // The final element, if even, goes into the first half of a GPR.
5124 } else if (Flags.isInConsecutiveRegsLast()) {
5125 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
5126 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
5127 if (!isLittleEndian)
5128 ArgVal = DAG.getNode(ISD::SHL, dl, MVT::i64, ArgVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005129 DAG.getConstant(32, dl, MVT::i32));
Ulrich Weigand85d5df22014-07-21 00:13:26 +00005130
5131 // Non-final even elements are skipped; they will be handled
5132 // together the with subsequent argument on the next go-around.
5133 } else
5134 ArgVal = SDValue();
5135
5136 if (ArgVal.getNode())
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005137 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], ArgVal));
Bill Schmidt57d6de52012-10-23 15:51:16 +00005138 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005139 if (CallConv == CallingConv::Fast)
5140 ComputePtrOff();
5141
Bill Schmidt57d6de52012-10-23 15:51:16 +00005142 // Single-precision floating-point values are mapped to the
5143 // second (rightmost) word of the stack doubleword.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00005144 if (Arg.getValueType() == MVT::f32 &&
5145 !isLittleEndian && !Flags.isInConsecutiveRegs()) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005146 SDValue ConstFour = DAG.getConstant(4, dl, PtrOff.getValueType());
Bill Schmidt57d6de52012-10-23 15:51:16 +00005147 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
5148 }
5149
5150 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5151 true, isTailCall, false, MemOpChains,
5152 TailCallArguments, dl);
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005153
5154 NeededLoad = true;
Bill Schmidt57d6de52012-10-23 15:51:16 +00005155 }
Ulrich Weigand85d5df22014-07-21 00:13:26 +00005156 // When passing an array of floats, the array occupies consecutive
5157 // space in the argument area; only round up to the next doubleword
5158 // at the end of the array. Otherwise, each float takes 8 bytes.
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005159 if (CallConv != CallingConv::Fast || NeededLoad) {
5160 ArgOffset += (Arg.getValueType() == MVT::f32 &&
5161 Flags.isInConsecutiveRegs()) ? 4 : 8;
5162 if (Flags.isInConsecutiveRegsLast())
5163 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
5164 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00005165 break;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00005166 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00005167 case MVT::v4f32:
5168 case MVT::v4i32:
5169 case MVT::v8i16:
5170 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00005171 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00005172 case MVT::v2i64:
Kit Bartond4eb73c2015-05-05 16:10:44 +00005173 case MVT::v1i128:
Hal Finkelc93a9a22015-02-25 01:06:45 +00005174 if (!Subtarget.hasQPX()) {
Ulrich Weigand85d5df22014-07-21 00:13:26 +00005175 // These can be scalar arguments or elements of a vector array type
5176 // passed directly. The latter are used to implement ELFv2 homogenous
5177 // vector aggregates.
5178
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00005179 // For a varargs call, named arguments go into VRs or on the stack as
5180 // usual; unnamed arguments always go to the stack or the corresponding
5181 // GPRs when within range. For now, we always put the value in both
5182 // locations (or even all three).
Bill Schmidt57d6de52012-10-23 15:51:16 +00005183 if (isVarArg) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00005184 // We could elide this store in the case where the object fits
5185 // entirely in R registers. Maybe later.
Bill Schmidt57d6de52012-10-23 15:51:16 +00005186 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
5187 MachinePointerInfo(), false, false, 0);
5188 MemOpChains.push_back(Store);
5189 if (VR_idx != NumVRs) {
5190 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
5191 MachinePointerInfo(),
5192 false, false, false, 0);
5193 MemOpChains.push_back(Load.getValue(1));
Hal Finkel7811c612014-03-28 19:58:11 +00005194
5195 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
5196 Arg.getSimpleValueType() == MVT::v2i64) ?
5197 VSRH[VR_idx] : VR[VR_idx];
5198 ++VR_idx;
5199
5200 RegsToPass.push_back(std::make_pair(VReg, Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00005201 }
5202 ArgOffset += 16;
5203 for (unsigned i=0; i<16; i+=PtrByteSize) {
5204 if (GPR_idx == NumGPRs)
5205 break;
5206 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005207 DAG.getConstant(i, dl, PtrVT));
Bill Schmidt57d6de52012-10-23 15:51:16 +00005208 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
5209 false, false, false, 0);
5210 MemOpChains.push_back(Load.getValue(1));
5211 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
5212 }
5213 break;
5214 }
5215
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00005216 // Non-varargs Altivec params go into VRs or on the stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00005217 if (VR_idx != NumVRs) {
Hal Finkel7811c612014-03-28 19:58:11 +00005218 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
5219 Arg.getSimpleValueType() == MVT::v2i64) ?
5220 VSRH[VR_idx] : VR[VR_idx];
5221 ++VR_idx;
5222
5223 RegsToPass.push_back(std::make_pair(VReg, Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00005224 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005225 if (CallConv == CallingConv::Fast)
5226 ComputePtrOff();
5227
Bill Schmidt57d6de52012-10-23 15:51:16 +00005228 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5229 true, isTailCall, true, MemOpChains,
5230 TailCallArguments, dl);
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005231 if (CallConv == CallingConv::Fast)
5232 ArgOffset += 16;
Bill Schmidt57d6de52012-10-23 15:51:16 +00005233 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005234
5235 if (CallConv != CallingConv::Fast)
5236 ArgOffset += 16;
Bill Schmidt57d6de52012-10-23 15:51:16 +00005237 break;
Hal Finkelc93a9a22015-02-25 01:06:45 +00005238 } // not QPX
5239
5240 assert(Arg.getValueType().getSimpleVT().SimpleTy == MVT::v4f32 &&
5241 "Invalid QPX parameter type");
5242
5243 /* fall through */
5244 case MVT::v4f64:
5245 case MVT::v4i1: {
5246 bool IsF32 = Arg.getValueType().getSimpleVT().SimpleTy == MVT::v4f32;
5247 if (isVarArg) {
5248 // We could elide this store in the case where the object fits
5249 // entirely in R registers. Maybe later.
5250 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
5251 MachinePointerInfo(), false, false, 0);
5252 MemOpChains.push_back(Store);
5253 if (QFPR_idx != NumQFPRs) {
5254 SDValue Load = DAG.getLoad(IsF32 ? MVT::v4f32 : MVT::v4f64, dl,
5255 Store, PtrOff, MachinePointerInfo(),
5256 false, false, false, 0);
5257 MemOpChains.push_back(Load.getValue(1));
5258 RegsToPass.push_back(std::make_pair(QFPR[QFPR_idx++], Load));
5259 }
5260 ArgOffset += (IsF32 ? 16 : 32);
Aaron Ballman70c27de2015-02-25 13:02:23 +00005261 for (unsigned i = 0; i < (IsF32 ? 16U : 32U); i += PtrByteSize) {
Hal Finkelc93a9a22015-02-25 01:06:45 +00005262 if (GPR_idx == NumGPRs)
5263 break;
5264 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005265 DAG.getConstant(i, dl, PtrVT));
Hal Finkelc93a9a22015-02-25 01:06:45 +00005266 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
5267 false, false, false, 0);
5268 MemOpChains.push_back(Load.getValue(1));
5269 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
5270 }
5271 break;
5272 }
5273
5274 // Non-varargs QPX params go into registers or on the stack.
5275 if (QFPR_idx != NumQFPRs) {
5276 RegsToPass.push_back(std::make_pair(QFPR[QFPR_idx++], Arg));
5277 } else {
5278 if (CallConv == CallingConv::Fast)
5279 ComputePtrOff();
5280
5281 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5282 true, isTailCall, true, MemOpChains,
5283 TailCallArguments, dl);
5284 if (CallConv == CallingConv::Fast)
5285 ArgOffset += (IsF32 ? 16 : 32);
5286 }
5287
5288 if (CallConv != CallingConv::Fast)
5289 ArgOffset += (IsF32 ? 16 : 32);
5290 break;
5291 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00005292 }
5293 }
5294
Ulrich Weigandec2bf932014-07-07 19:26:41 +00005295 assert(NumBytesActuallyUsed == ArgOffset);
Ulrich Weigandde8641b2014-07-07 19:39:44 +00005296 (void)NumBytesActuallyUsed;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00005297
Bill Schmidt57d6de52012-10-23 15:51:16 +00005298 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00005299 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Bill Schmidt57d6de52012-10-23 15:51:16 +00005300
5301 // Check if this is an indirect call (MTCTR/BCTRL).
5302 // See PrepareCall() for more information about calls through function
5303 // pointers in the 64-bit SVR4 ABI.
Hal Finkel934361a2015-01-14 01:07:51 +00005304 if (!isTailCall && !IsPatchPoint &&
Hal Finkel87deb0b2015-01-12 04:34:47 +00005305 !isFunctionGlobalAddress(Callee) &&
5306 !isa<ExternalSymbolSDNode>(Callee)) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00005307 // Load r2 into a virtual register and store it to the TOC save area.
Hal Finkele6698d52015-02-01 15:03:28 +00005308 setUsesTOCBasePtr(DAG);
Bill Schmidt57d6de52012-10-23 15:51:16 +00005309 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
5310 // TOC save area offset.
Eric Christopher736d39e2015-02-13 00:39:36 +00005311 unsigned TOCSaveOffset = Subtarget.getFrameLowering()->getTOCSaveOffset();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005312 SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset, dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00005313 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Hal Finkele2ab0f12015-01-15 21:17:34 +00005314 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr,
5315 MachinePointerInfo::getStack(TOCSaveOffset),
Bill Schmidt57d6de52012-10-23 15:51:16 +00005316 false, false, 0);
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00005317 // In the ELFv2 ABI, R12 must contain the address of an indirect callee.
5318 // This does not mean the MTCTR instruction must use R12; it's easier
5319 // to model this as an extra parameter, so do that.
Hal Finkel934361a2015-01-14 01:07:51 +00005320 if (isELFv2ABI && !IsPatchPoint)
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00005321 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
Bill Schmidt57d6de52012-10-23 15:51:16 +00005322 }
5323
5324 // Build a sequence of copy-to-reg nodes chained together with token chain
5325 // and flag operands which copy the outgoing args into the appropriate regs.
5326 SDValue InFlag;
5327 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
5328 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
5329 RegsToPass[i].second, InFlag);
5330 InFlag = Chain.getValue(1);
5331 }
5332
5333 if (isTailCall)
5334 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
5335 FPOp, true, TailCallArguments);
5336
Hal Finkel965cea52015-07-12 00:37:44 +00005337 return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint,
5338 hasNest, DAG, RegsToPass, InFlag, Chain, CallSeqStart,
5339 Callee, SPDiff, NumBytes, Ins, InVals, CS);
Bill Schmidt57d6de52012-10-23 15:51:16 +00005340}
5341
5342SDValue
5343PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
5344 CallingConv::ID CallConv, bool isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00005345 bool isTailCall, bool IsPatchPoint,
Bill Schmidt57d6de52012-10-23 15:51:16 +00005346 const SmallVectorImpl<ISD::OutputArg> &Outs,
5347 const SmallVectorImpl<SDValue> &OutVals,
5348 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005349 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00005350 SmallVectorImpl<SDValue> &InVals,
5351 ImmutableCallSite *CS) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00005352
5353 unsigned NumOps = Outs.size();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005354
Mehdi Amini44ede332015-07-09 02:09:04 +00005355 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Owen Anderson9f944592009-08-11 20:47:22 +00005356 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerec78cad2006-06-26 22:48:35 +00005357 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005358
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005359 MachineFunction &MF = DAG.getMachineFunction();
5360
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005361 // Mark this function as potentially containing a function that contains a
5362 // tail call. As a consequence the frame pointer will be used for dynamicalloc
5363 // and restoring the callers stack pointer in this functions epilog. This is
5364 // done because by tail calling the called function might overwrite the value
5365 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00005366 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
5367 CallConv == CallingConv::Fast)
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005368 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
5369
Chris Lattneraa40ec12006-05-16 22:56:08 +00005370 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerec78cad2006-06-26 22:48:35 +00005371 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerb7552a82006-05-17 00:15:40 +00005372 // prereserved space for [SP][CR][LR][3 x unused].
Eric Christophera4ae2132015-02-13 22:22:57 +00005373 unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00005374 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00005375
5376 // Add up all the space actually used.
5377 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
5378 // they all go in registers, but we must reserve stack space for them for
5379 // possible use by the caller. In varargs or 64-bit calls, parameters are
5380 // assigned stack space in order, with padding so Altivec parameters are
5381 // 16-byte aligned.
5382 unsigned nAltivecParamsAtEnd = 0;
5383 for (unsigned i = 0; i != NumOps; ++i) {
5384 ISD::ArgFlagsTy Flags = Outs[i].Flags;
5385 EVT ArgVT = Outs[i].VT;
5386 // Varargs Altivec parameters are padded to a 16 byte boundary.
5387 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
5388 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
5389 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) {
5390 if (!isVarArg && !isPPC64) {
5391 // Non-varargs Altivec parameters go after all the non-Altivec
5392 // parameters; handle those later so we know how much padding we need.
5393 nAltivecParamsAtEnd++;
5394 continue;
5395 }
5396 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
5397 NumBytes = ((NumBytes+15)/16)*16;
5398 }
5399 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
5400 }
5401
5402 // Allow for Altivec parameters at the end, if needed.
5403 if (nAltivecParamsAtEnd) {
5404 NumBytes = ((NumBytes+15)/16)*16;
5405 NumBytes += 16*nAltivecParamsAtEnd;
5406 }
5407
5408 // The prolog code of the callee may store up to 8 GPR argument registers to
5409 // the stack, allowing va_start to index over them in memory if its varargs.
5410 // Because we cannot tell if this is needed on the caller side, we have to
5411 // conservatively assume that it is needed. As such, make sure we have at
5412 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00005413 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00005414
5415 // Tail call needs the stack to be aligned.
5416 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
5417 CallConv == CallingConv::Fast)
Eric Christophercccae792015-01-30 22:02:31 +00005418 NumBytes = EnsureStackAlignment(Subtarget.getFrameLowering(), NumBytes);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005419
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005420 // Calculate by how many bytes the stack has to be adjusted in case of tail
5421 // call optimization.
5422 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005423
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005424 // To protect arguments on the stack from being clobbered in a tail call,
5425 // force all the loads to happen before doing any other lowering.
5426 if (isTailCall)
5427 Chain = DAG.getStackArgumentTokenFactor(Chain);
5428
Chris Lattnerb7552a82006-05-17 00:15:40 +00005429 // Adjust the stack pointer for the new arguments...
5430 // These operations are automatically eliminated by the prolog/epilog pass
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005431 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, dl, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00005432 dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005433 SDValue CallSeqStart = Chain;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005434
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005435 // Load the return address and frame pointer so it can be move somewhere else
5436 // later.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005437 SDValue LROp, FPOp;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00005438 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
5439 dl);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005440
Chris Lattnerb7552a82006-05-17 00:15:40 +00005441 // Set up a copy of the stack pointer for use loading and storing any
5442 // arguments that may not fit in the registers available for argument
5443 // passing.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005444 SDValue StackPtr;
Chris Lattnerec78cad2006-06-26 22:48:35 +00005445 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00005446 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerec78cad2006-06-26 22:48:35 +00005447 else
Owen Anderson9f944592009-08-11 20:47:22 +00005448 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005449
Chris Lattnerb7552a82006-05-17 00:15:40 +00005450 // Figure out which arguments are going to go in registers, and which in
5451 // memory. Also, if this is a vararg function, floating point operations
5452 // must be stored to our stack, and loaded into integer regs as well, if
5453 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00005454 unsigned ArgOffset = LinkageSize;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005455 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005456
Craig Topper840beec2014-04-04 05:16:06 +00005457 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005458 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
5459 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
5460 };
Craig Topper840beec2014-04-04 05:16:06 +00005461 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00005462 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
5463 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
5464 };
Craig Topper840beec2014-04-04 05:16:06 +00005465 static const MCPhysReg VR[] = {
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005466 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
5467 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
5468 };
Owen Andersone2f23a32007-09-07 04:06:50 +00005469 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005470 const unsigned NumFPRs = 13;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00005471 const unsigned NumVRs = array_lengthof(VR);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005472
Craig Topper840beec2014-04-04 05:16:06 +00005473 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerec78cad2006-06-26 22:48:35 +00005474
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005475 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005476 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
5477
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005478 SmallVector<SDValue, 8> MemOpChains;
Evan Chengc2cd4732006-05-25 00:57:32 +00005479 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005480 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005481 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00005482
Chris Lattnerb7552a82006-05-17 00:15:40 +00005483 // PtrOff will be used to store the current argument to the stack if a
5484 // register cannot be found for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005485 SDValue PtrOff;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005486
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005487 PtrOff = DAG.getConstant(ArgOffset, dl, StackPtr.getValueType());
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00005488
Dale Johannesen679073b2009-02-04 02:34:38 +00005489 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerec78cad2006-06-26 22:48:35 +00005490
5491 // On PPC64, promote integers to 64-bit values.
Owen Anderson9f944592009-08-11 20:47:22 +00005492 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsd97eea32008-03-21 09:14:45 +00005493 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
5494 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson9f944592009-08-11 20:47:22 +00005495 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerec78cad2006-06-26 22:48:35 +00005496 }
Dale Johannesen85d41a12008-03-04 23:17:14 +00005497
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005498 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt019cc6f2012-09-19 15:42:13 +00005499 // Note: "by value" is code for passing a structure by value, not
5500 // basic types.
Duncan Sandsd97eea32008-03-21 09:14:45 +00005501 if (Flags.isByVal()) {
5502 unsigned Size = Flags.getByValSize();
Bill Schmidt57d6de52012-10-23 15:51:16 +00005503 // Very small objects are passed right-justified. Everything else is
5504 // passed left-justified.
5505 if (Size==1 || Size==2) {
5506 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005507 if (GPR_idx != NumGPRs) {
Stuart Hastings81c43062011-02-16 16:23:55 +00005508 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d178ed2010-09-21 17:04:51 +00005509 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00005510 false, false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005511 MemOpChains.push_back(Load.getValue(1));
5512 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005513
5514 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005515 } else {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005516 SDValue Const = DAG.getConstant(PtrByteSize - Size, dl,
Bill Schmidt48081ca2012-10-16 13:30:53 +00005517 PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00005518 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt57d6de52012-10-23 15:51:16 +00005519 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
5520 CallSeqStart,
5521 Flags, DAG, dl);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005522 ArgOffset += PtrByteSize;
5523 }
5524 continue;
5525 }
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00005526 // Copy entire object into memory. There are cases where gcc-generated
5527 // code assumes it is there, even if it could be put entirely into
5528 // registers. (This is not what the doc says.)
Bill Schmidt57d6de52012-10-23 15:51:16 +00005529 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
5530 CallSeqStart,
5531 Flags, DAG, dl);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00005532
5533 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
5534 // copy the pieces of the object that fit into registers from the
5535 // parameter save area.
Dale Johannesen85d41a12008-03-04 23:17:14 +00005536 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005537 SDValue Const = DAG.getConstant(j, dl, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00005538 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen85d41a12008-03-04 23:17:14 +00005539 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00005540 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
5541 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005542 false, false, false, 0);
Dale Johannesen0d235052008-03-05 23:31:27 +00005543 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen85d41a12008-03-04 23:17:14 +00005544 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005545 ArgOffset += PtrByteSize;
Dale Johannesen85d41a12008-03-04 23:17:14 +00005546 } else {
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00005547 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005548 break;
Dale Johannesen85d41a12008-03-04 23:17:14 +00005549 }
5550 }
5551 continue;
5552 }
5553
Craig Topper56710102013-08-15 02:33:50 +00005554 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005555 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel5cae2162014-02-28 01:17:25 +00005556 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00005557 case MVT::i32:
5558 case MVT::i64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005559 if (GPR_idx != NumGPRs) {
Hal Finkel7f908e82014-03-06 00:45:19 +00005560 if (Arg.getValueType() == MVT::i1)
5561 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg);
5562
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005563 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerb7552a82006-05-17 00:15:40 +00005564 } else {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005565 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5566 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005567 TailCallArguments, dl);
Chris Lattnerb7552a82006-05-17 00:15:40 +00005568 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005569 ArgOffset += PtrByteSize;
Chris Lattnerb7552a82006-05-17 00:15:40 +00005570 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005571 case MVT::f32:
5572 case MVT::f64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005573 if (FPR_idx != NumFPRs) {
5574 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
5575
Chris Lattnerb7552a82006-05-17 00:15:40 +00005576 if (isVarArg) {
Chris Lattner676c61d2010-09-21 18:41:36 +00005577 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
5578 MachinePointerInfo(), false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005579 MemOpChains.push_back(Store);
5580
Chris Lattnerb7552a82006-05-17 00:15:40 +00005581 // Float varargs are always shadowed in available integer registers
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005582 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00005583 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005584 MachinePointerInfo(), false, false,
5585 false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005586 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005587 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerb7552a82006-05-17 00:15:40 +00005588 }
Owen Anderson9f944592009-08-11 20:47:22 +00005589 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005590 SDValue ConstFour = DAG.getConstant(4, dl, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00005591 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattner7727d052010-09-21 06:44:06 +00005592 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
5593 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005594 false, false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005595 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005596 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattneraa40ec12006-05-16 22:56:08 +00005597 }
5598 } else {
Chris Lattnerb7552a82006-05-17 00:15:40 +00005599 // If we have any FPRs remaining, we may also have GPRs remaining.
5600 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
5601 // GPRs.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005602 if (GPR_idx != NumGPRs)
5603 ++GPR_idx;
Owen Anderson9f944592009-08-11 20:47:22 +00005604 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005605 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
5606 ++GPR_idx;
Chris Lattneraa40ec12006-05-16 22:56:08 +00005607 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00005608 } else
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005609 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5610 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005611 TailCallArguments, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005612 if (isPPC64)
5613 ArgOffset += 8;
5614 else
Owen Anderson9f944592009-08-11 20:47:22 +00005615 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerb7552a82006-05-17 00:15:40 +00005616 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005617 case MVT::v4f32:
5618 case MVT::v4i32:
5619 case MVT::v8i16:
5620 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00005621 if (isVarArg) {
5622 // These go aligned on the stack, or in the corresponding R registers
Scott Michelcf0da6c2009-02-17 22:15:04 +00005623 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesenb28456e2008-03-12 00:22:17 +00005624 // V registers; in fact gcc does this only for arguments that are
5625 // prototyped, not for those that match the ... We do it for all
5626 // arguments, seems to work.
5627 while (ArgOffset % 16 !=0) {
5628 ArgOffset += PtrByteSize;
5629 if (GPR_idx != NumGPRs)
5630 GPR_idx++;
5631 }
5632 // We could elide this store in the case where the object fits
5633 // entirely in R registers. Maybe later.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005634 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005635 DAG.getConstant(ArgOffset, dl, PtrVT));
Chris Lattner676c61d2010-09-21 18:41:36 +00005636 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
5637 MachinePointerInfo(), false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005638 MemOpChains.push_back(Store);
5639 if (VR_idx != NumVRs) {
Wesley Peck527da1b2010-11-23 03:31:01 +00005640 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattner7727d052010-09-21 06:44:06 +00005641 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005642 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005643 MemOpChains.push_back(Load.getValue(1));
5644 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
5645 }
5646 ArgOffset += 16;
5647 for (unsigned i=0; i<16; i+=PtrByteSize) {
5648 if (GPR_idx == NumGPRs)
5649 break;
Dale Johannesen679073b2009-02-04 02:34:38 +00005650 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005651 DAG.getConstant(i, dl, PtrVT));
Chris Lattner7727d052010-09-21 06:44:06 +00005652 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005653 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005654 MemOpChains.push_back(Load.getValue(1));
5655 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
5656 }
5657 break;
5658 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005659
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005660 // Non-varargs Altivec params generally go in registers, but have
5661 // stack space allocated at the end.
5662 if (VR_idx != NumVRs) {
5663 // Doesn't have GPR space allocated.
5664 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
5665 } else if (nAltivecParamsAtEnd==0) {
5666 // We are emitting Altivec params in order.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005667 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5668 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005669 TailCallArguments, dl);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005670 ArgOffset += 16;
Dale Johannesenb28456e2008-03-12 00:22:17 +00005671 }
Chris Lattnerb7552a82006-05-17 00:15:40 +00005672 break;
Chris Lattneraa40ec12006-05-16 22:56:08 +00005673 }
Chris Lattneraa40ec12006-05-16 22:56:08 +00005674 }
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005675 // If all Altivec parameters fit in registers, as they usually do,
5676 // they get stack space following the non-Altivec parameters. We
5677 // don't track this here because nobody below needs it.
5678 // If there are more Altivec parameters than fit in registers emit
5679 // the stores here.
5680 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
5681 unsigned j = 0;
5682 // Offset is aligned; skip 1st 12 params which go in V registers.
5683 ArgOffset = ((ArgOffset+15)/16)*16;
5684 ArgOffset += 12*16;
5685 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005686 SDValue Arg = OutVals[i];
5687 EVT ArgType = Outs[i].VT;
Owen Anderson9f944592009-08-11 20:47:22 +00005688 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
5689 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005690 if (++j > NumVRs) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005691 SDValue PtrOff;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005692 // We are emitting Altivec params in order.
5693 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5694 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005695 TailCallArguments, dl);
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005696 ArgOffset += 16;
5697 }
5698 }
5699 }
5700 }
5701
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005702 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00005703 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005704
Dale Johannesen90eab672010-03-09 20:15:42 +00005705 // On Darwin, R12 must contain the address of an indirect callee. This does
5706 // not mean the MTCTR instruction must use R12; it's easier to model this as
5707 // an extra parameter, so do that.
Wesley Peck527da1b2010-11-23 03:31:01 +00005708 if (!isTailCall &&
Hal Finkel87deb0b2015-01-12 04:34:47 +00005709 !isFunctionGlobalAddress(Callee) &&
5710 !isa<ExternalSymbolSDNode>(Callee) &&
Dale Johannesen90eab672010-03-09 20:15:42 +00005711 !isBLACompatibleAddress(Callee, DAG))
5712 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
5713 PPC::R12), Callee));
5714
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005715 // Build a sequence of copy-to-reg nodes chained together with token chain
5716 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005717 SDValue InFlag;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005718 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00005719 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen679073b2009-02-04 02:34:38 +00005720 RegsToPass[i].second, InFlag);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005721 InFlag = Chain.getValue(1);
5722 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005723
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00005724 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005725 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
5726 FPOp, true, TailCallArguments);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005727
Hal Finkel965cea52015-07-12 00:37:44 +00005728 return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint,
5729 /* unused except on PPC64 ELFv1 */ false, DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00005730 RegsToPass, InFlag, Chain, CallSeqStart, Callee, SPDiff,
5731 NumBytes, Ins, InVals, CS);
Chris Lattneraa40ec12006-05-16 22:56:08 +00005732}
5733
Hal Finkel450128a2011-10-14 19:51:36 +00005734bool
5735PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
5736 MachineFunction &MF, bool isVarArg,
5737 const SmallVectorImpl<ISD::OutputArg> &Outs,
5738 LLVMContext &Context) const {
5739 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005740 CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context);
Hal Finkel450128a2011-10-14 19:51:36 +00005741 return CCInfo.CheckReturn(Outs, RetCC_PPC);
5742}
5743
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005744SDValue
5745PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00005746 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005747 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005748 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005749 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005750
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005751 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005752 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
5753 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005754 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005755
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005756 SDValue Flag;
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005757 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005758
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005759 // Copy the result values into the output registers.
5760 for (unsigned i = 0; i != RVLocs.size(); ++i) {
5761 CCValAssign &VA = RVLocs[i];
5762 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00005763
5764 SDValue Arg = OutVals[i];
5765
5766 switch (VA.getLocInfo()) {
5767 default: llvm_unreachable("Unknown loc info!");
5768 case CCValAssign::Full: break;
5769 case CCValAssign::AExt:
5770 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
5771 break;
5772 case CCValAssign::ZExt:
5773 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
5774 break;
5775 case CCValAssign::SExt:
5776 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
5777 break;
5778 }
5779
5780 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005781 Flag = Chain.getValue(1);
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005782 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005783 }
5784
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005785 RetOps[0] = Chain; // Update chain.
5786
5787 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +00005788 if (Flag.getNode())
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005789 RetOps.push_back(Flag);
5790
Craig Topper48d114b2014-04-26 18:35:24 +00005791 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps);
Chris Lattner4211ca92006-04-14 06:01:58 +00005792}
5793
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005794SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005795 const PPCSubtarget &Subtarget) const {
Jim Laskeye4f4d042006-12-04 22:04:42 +00005796 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005797 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005798
Jim Laskeye4f4d042006-12-04 22:04:42 +00005799 // Get the corect type for pointers.
Mehdi Amini44ede332015-07-09 02:09:04 +00005800 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Jim Laskeye4f4d042006-12-04 22:04:42 +00005801
5802 // Construct the stack pointer operand.
Dale Johannesen86dcae12009-11-24 01:09:07 +00005803 bool isPPC64 = Subtarget.isPPC64();
5804 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005805 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005806
5807 // Get the operands for the STACKRESTORE.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005808 SDValue Chain = Op.getOperand(0);
5809 SDValue SaveSP = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005810
Jim Laskeye4f4d042006-12-04 22:04:42 +00005811 // Load the old link SP.
Chris Lattner7727d052010-09-21 06:44:06 +00005812 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
5813 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005814 false, false, false, 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005815
Jim Laskeye4f4d042006-12-04 22:04:42 +00005816 // Restore the stack pointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00005817 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005818
Jim Laskeye4f4d042006-12-04 22:04:42 +00005819 // Store the old link SP.
Chris Lattner676c61d2010-09-21 18:41:36 +00005820 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00005821 false, false, 0);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005822}
5823
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005824
5825
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005826SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005827PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005828 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005829 bool isPPC64 = Subtarget.isPPC64();
Mehdi Amini44ede332015-07-09 02:09:04 +00005830 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout());
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005831
5832 // Get current frame pointer save index. The users of this index will be
5833 // primarily DYNALLOC instructions.
5834 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5835 int RASI = FI->getReturnAddrSaveIndex();
5836
5837 // If the frame pointer save index hasn't been defined yet.
5838 if (!RASI) {
5839 // Find out what the fix offset of the frame pointer save area.
Eric Christopherf71609b2015-02-13 00:39:27 +00005840 int LROffset = Subtarget.getFrameLowering()->getReturnSaveOffset();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005841 // Allocate the frame index for frame pointer save area.
Hal Finkel6e27c6d2014-12-23 09:45:06 +00005842 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, false);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005843 // Save the result.
5844 FI->setReturnAddrSaveIndex(RASI);
5845 }
5846 return DAG.getFrameIndex(RASI, PtrVT);
5847}
5848
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005849SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005850PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
5851 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005852 bool isPPC64 = Subtarget.isPPC64();
Mehdi Amini44ede332015-07-09 02:09:04 +00005853 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout());
Jim Laskey48850c12006-11-16 22:43:37 +00005854
5855 // Get current frame pointer save index. The users of this index will be
5856 // primarily DYNALLOC instructions.
5857 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5858 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005859
Jim Laskey48850c12006-11-16 22:43:37 +00005860 // If the frame pointer save index hasn't been defined yet.
5861 if (!FPSI) {
5862 // Find out what the fix offset of the frame pointer save area.
Eric Christopherdc3a8a42015-02-13 00:39:38 +00005863 int FPOffset = Subtarget.getFrameLowering()->getFramePointerSaveOffset();
Jim Laskey48850c12006-11-16 22:43:37 +00005864 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00005865 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey48850c12006-11-16 22:43:37 +00005866 // Save the result.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005867 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey48850c12006-11-16 22:43:37 +00005868 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005869 return DAG.getFrameIndex(FPSI, PtrVT);
5870}
Jim Laskey48850c12006-11-16 22:43:37 +00005871
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005872SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005873 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005874 const PPCSubtarget &Subtarget) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005875 // Get the inputs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005876 SDValue Chain = Op.getOperand(0);
5877 SDValue Size = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005878 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005879
Jim Laskey48850c12006-11-16 22:43:37 +00005880 // Get the corect type for pointers.
Mehdi Amini44ede332015-07-09 02:09:04 +00005881 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Jim Laskey48850c12006-11-16 22:43:37 +00005882 // Negate the size.
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005883 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005884 DAG.getConstant(0, dl, PtrVT), Size);
Jim Laskey48850c12006-11-16 22:43:37 +00005885 // Construct a node for the frame pointer save index.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005886 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey48850c12006-11-16 22:43:37 +00005887 // Build a DYNALLOC node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005888 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson9f944592009-08-11 20:47:22 +00005889 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00005890 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops);
Jim Laskey48850c12006-11-16 22:43:37 +00005891}
5892
Hal Finkel756810f2013-03-21 21:37:52 +00005893SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
5894 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005895 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005896 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
5897 DAG.getVTList(MVT::i32, MVT::Other),
5898 Op.getOperand(0), Op.getOperand(1));
5899}
5900
5901SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
5902 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005903 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005904 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
5905 Op.getOperand(0), Op.getOperand(1));
5906}
5907
Hal Finkel940ab932014-02-28 00:27:01 +00005908SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Hal Finkelc93a9a22015-02-25 01:06:45 +00005909 if (Op.getValueType().isVector())
5910 return LowerVectorLoad(Op, DAG);
5911
Hal Finkel940ab932014-02-28 00:27:01 +00005912 assert(Op.getValueType() == MVT::i1 &&
5913 "Custom lowering only for i1 loads");
5914
5915 // First, load 8 bits into 32 bits, then truncate to 1 bit.
5916
5917 SDLoc dl(Op);
5918 LoadSDNode *LD = cast<LoadSDNode>(Op);
5919
5920 SDValue Chain = LD->getChain();
5921 SDValue BasePtr = LD->getBasePtr();
5922 MachineMemOperand *MMO = LD->getMemOperand();
5923
Mehdi Amini44ede332015-07-09 02:09:04 +00005924 SDValue NewLD =
5925 DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(DAG.getDataLayout()), Chain,
5926 BasePtr, MVT::i8, MMO);
Hal Finkel940ab932014-02-28 00:27:01 +00005927 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD);
5928
5929 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) };
Craig Topper64941d92014-04-27 19:20:57 +00005930 return DAG.getMergeValues(Ops, dl);
Hal Finkel940ab932014-02-28 00:27:01 +00005931}
5932
5933SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
Hal Finkelc93a9a22015-02-25 01:06:45 +00005934 if (Op.getOperand(1).getValueType().isVector())
5935 return LowerVectorStore(Op, DAG);
5936
Hal Finkel940ab932014-02-28 00:27:01 +00005937 assert(Op.getOperand(1).getValueType() == MVT::i1 &&
5938 "Custom lowering only for i1 stores");
5939
5940 // First, zero extend to 32 bits, then use a truncating store to 8 bits.
5941
5942 SDLoc dl(Op);
5943 StoreSDNode *ST = cast<StoreSDNode>(Op);
5944
5945 SDValue Chain = ST->getChain();
5946 SDValue BasePtr = ST->getBasePtr();
5947 SDValue Value = ST->getValue();
5948 MachineMemOperand *MMO = ST->getMemOperand();
5949
Mehdi Amini44ede332015-07-09 02:09:04 +00005950 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(DAG.getDataLayout()),
5951 Value);
Hal Finkel940ab932014-02-28 00:27:01 +00005952 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO);
5953}
5954
5955// FIXME: Remove this once the ANDI glue bug is fixed:
5956SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
5957 assert(Op.getValueType() == MVT::i1 &&
5958 "Custom lowering only for i1 results");
5959
5960 SDLoc DL(Op);
5961 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1,
5962 Op.getOperand(0));
5963}
5964
Chris Lattner4211ca92006-04-14 06:01:58 +00005965/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
5966/// possible.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005967SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00005968 // Not FP? Not a fsel.
Duncan Sands13237ac2008-06-06 12:08:01 +00005969 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
5970 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman5806e182009-05-28 04:31:08 +00005971 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005972
Hal Finkel81f87992013-04-07 22:11:09 +00005973 // We might be able to do better than this under some circumstances, but in
5974 // general, fsel-based lowering of select is a finite-math-only optimization.
5975 // For more information, see section F.3 of the 2.06 ISA specification.
5976 if (!DAG.getTarget().Options.NoInfsFPMath ||
5977 !DAG.getTarget().Options.NoNaNsFPMath)
5978 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005979
Hal Finkel81f87992013-04-07 22:11:09 +00005980 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005981
Owen Anderson53aa7a92009-08-10 22:56:29 +00005982 EVT ResVT = Op.getValueType();
5983 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005984 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
5985 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005986 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005987
Chris Lattner4211ca92006-04-14 06:01:58 +00005988 // If the RHS of the comparison is a 0.0, we don't need to do the
5989 // subtraction at all.
Hal Finkel81f87992013-04-07 22:11:09 +00005990 SDValue Sel1;
Chris Lattner4211ca92006-04-14 06:01:58 +00005991 if (isFloatingPointZero(RHS))
5992 switch (CC) {
5993 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005994 case ISD::SETNE:
5995 std::swap(TV, FV);
5996 case ISD::SETEQ:
5997 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5998 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
5999 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
6000 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
6001 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
6002 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
6003 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00006004 case ISD::SETULT:
6005 case ISD::SETLT:
6006 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00006007 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00006008 case ISD::SETGE:
Owen Anderson9f944592009-08-11 20:47:22 +00006009 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
6010 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00006011 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00006012 case ISD::SETUGT:
6013 case ISD::SETGT:
6014 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00006015 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00006016 case ISD::SETLE:
Owen Anderson9f944592009-08-11 20:47:22 +00006017 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
6018 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00006019 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson9f944592009-08-11 20:47:22 +00006020 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00006021 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006022
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006023 SDValue Cmp;
Chris Lattner4211ca92006-04-14 06:01:58 +00006024 switch (CC) {
6025 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00006026 case ISD::SETNE:
6027 std::swap(TV, FV);
6028 case ISD::SETEQ:
6029 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
6030 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
6031 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
6032 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
6033 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
6034 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
6035 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
6036 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00006037 case ISD::SETULT:
6038 case ISD::SETLT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00006039 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00006040 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
6041 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00006042 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00006043 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00006044 case ISD::SETGE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00006045 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00006046 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
6047 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00006048 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00006049 case ISD::SETUGT:
6050 case ISD::SETGT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00006051 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00006052 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
6053 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00006054 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00006055 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00006056 case ISD::SETLE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00006057 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00006058 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
6059 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00006060 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00006061 }
Eli Friedman5806e182009-05-28 04:31:08 +00006062 return Op;
Chris Lattner4211ca92006-04-14 06:01:58 +00006063}
6064
Hal Finkeled844c42015-01-06 22:31:02 +00006065void PPCTargetLowering::LowerFP_TO_INTForReuse(SDValue Op, ReuseLoadInfo &RLI,
6066 SelectionDAG &DAG,
6067 SDLoc dl) const {
Duncan Sands13237ac2008-06-06 12:08:01 +00006068 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006069 SDValue Src = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00006070 if (Src.getValueType() == MVT::f32)
6071 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands2a287912008-07-19 16:26:02 +00006072
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006073 SDValue Tmp;
Craig Topper56710102013-08-15 02:33:50 +00006074 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006075 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson9f944592009-08-11 20:47:22 +00006076 case MVT::i32:
Eric Christophercccae792015-01-30 22:02:31 +00006077 Tmp = DAG.getNode(
6078 Op.getOpcode() == ISD::FP_TO_SINT
6079 ? PPCISD::FCTIWZ
6080 : (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ : PPCISD::FCTIDZ),
6081 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00006082 break;
Owen Anderson9f944592009-08-11 20:47:22 +00006083 case MVT::i64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006084 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) &&
Hal Finkel3f88d082013-04-01 18:42:58 +00006085 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkelf6d45f22013-04-01 17:52:07 +00006086 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
6087 PPCISD::FCTIDUZ,
6088 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00006089 break;
6090 }
Duncan Sands2a287912008-07-19 16:26:02 +00006091
Chris Lattner4211ca92006-04-14 06:01:58 +00006092 // Convert the FP value to an int value through memory.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006093 bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() &&
6094 (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT());
Hal Finkelf6d45f22013-04-01 17:52:07 +00006095 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
6096 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
6097 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sands2a287912008-07-19 16:26:02 +00006098
Chris Lattner06a49542007-10-15 20:14:52 +00006099 // Emit a store to the stack slot.
Hal Finkelf6d45f22013-04-01 17:52:07 +00006100 SDValue Chain;
6101 if (i32Stack) {
6102 MachineFunction &MF = DAG.getMachineFunction();
6103 MachineMemOperand *MMO =
6104 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
6105 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
6106 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00006107 DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO);
Hal Finkelf6d45f22013-04-01 17:52:07 +00006108 } else
6109 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
6110 MPI, false, false, 0);
Chris Lattner06a49542007-10-15 20:14:52 +00006111
6112 // Result is a load from the stack slot. If loading 4 bytes, make sure to
6113 // add in a bias.
Hal Finkelf6d45f22013-04-01 17:52:07 +00006114 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen021052a2009-02-04 20:06:27 +00006115 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006116 DAG.getConstant(4, dl, FIPtr.getValueType()));
Hal Finkeled844c42015-01-06 22:31:02 +00006117 MPI = MPI.getWithOffset(4);
Hal Finkelf6d45f22013-04-01 17:52:07 +00006118 }
6119
Hal Finkeled844c42015-01-06 22:31:02 +00006120 RLI.Chain = Chain;
6121 RLI.Ptr = FIPtr;
6122 RLI.MPI = MPI;
6123}
6124
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +00006125/// \brief Custom lowers floating point to integer conversions to use
6126/// the direct move instructions available in ISA 2.07 to avoid the
6127/// need for load/store combinations.
6128SDValue PPCTargetLowering::LowerFP_TO_INTDirectMove(SDValue Op,
6129 SelectionDAG &DAG,
6130 SDLoc dl) const {
6131 assert(Op.getOperand(0).getValueType().isFloatingPoint());
6132 SDValue Src = Op.getOperand(0);
6133
6134 if (Src.getValueType() == MVT::f32)
6135 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
6136
6137 SDValue Tmp;
6138 switch (Op.getSimpleValueType().SimpleTy) {
6139 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
6140 case MVT::i32:
6141 Tmp = DAG.getNode(
6142 Op.getOpcode() == ISD::FP_TO_SINT
6143 ? PPCISD::FCTIWZ
6144 : (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ : PPCISD::FCTIDZ),
6145 dl, MVT::f64, Src);
6146 Tmp = DAG.getNode(PPCISD::MFVSR, dl, MVT::i32, Tmp);
6147 break;
6148 case MVT::i64:
6149 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) &&
6150 "i64 FP_TO_UINT is supported only with FPCVT");
6151 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
6152 PPCISD::FCTIDUZ,
6153 dl, MVT::f64, Src);
6154 Tmp = DAG.getNode(PPCISD::MFVSR, dl, MVT::i64, Tmp);
6155 break;
6156 }
6157 return Tmp;
6158}
6159
Hal Finkeled844c42015-01-06 22:31:02 +00006160SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
6161 SDLoc dl) const {
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +00006162 if (Subtarget.hasDirectMove() && Subtarget.isPPC64())
6163 return LowerFP_TO_INTDirectMove(Op, DAG, dl);
6164
Hal Finkeled844c42015-01-06 22:31:02 +00006165 ReuseLoadInfo RLI;
6166 LowerFP_TO_INTForReuse(Op, RLI, DAG, dl);
6167
6168 return DAG.getLoad(Op.getValueType(), dl, RLI.Chain, RLI.Ptr, RLI.MPI, false,
6169 false, RLI.IsInvariant, RLI.Alignment, RLI.AAInfo,
6170 RLI.Ranges);
6171}
6172
6173// We're trying to insert a regular store, S, and then a load, L. If the
6174// incoming value, O, is a load, we might just be able to have our load use the
6175// address used by O. However, we don't know if anything else will store to
6176// that address before we can load from it. To prevent this situation, we need
6177// to insert our load, L, into the chain as a peer of O. To do this, we give L
6178// the same chain operand as O, we create a token factor from the chain results
6179// of O and L, and we replace all uses of O's chain result with that token
6180// factor (see spliceIntoChain below for this last part).
6181bool PPCTargetLowering::canReuseLoadAddress(SDValue Op, EVT MemVT,
6182 ReuseLoadInfo &RLI,
Hal Finkel6c392692015-01-09 01:34:30 +00006183 SelectionDAG &DAG,
6184 ISD::LoadExtType ET) const {
Hal Finkeled844c42015-01-06 22:31:02 +00006185 SDLoc dl(Op);
Hal Finkel6c392692015-01-09 01:34:30 +00006186 if (ET == ISD::NON_EXTLOAD &&
6187 (Op.getOpcode() == ISD::FP_TO_UINT ||
Hal Finkeled844c42015-01-06 22:31:02 +00006188 Op.getOpcode() == ISD::FP_TO_SINT) &&
6189 isOperationLegalOrCustom(Op.getOpcode(),
6190 Op.getOperand(0).getValueType())) {
6191
6192 LowerFP_TO_INTForReuse(Op, RLI, DAG, dl);
6193 return true;
6194 }
6195
6196 LoadSDNode *LD = dyn_cast<LoadSDNode>(Op);
Hal Finkel6c392692015-01-09 01:34:30 +00006197 if (!LD || LD->getExtensionType() != ET || LD->isVolatile() ||
6198 LD->isNonTemporal())
Hal Finkeled844c42015-01-06 22:31:02 +00006199 return false;
6200 if (LD->getMemoryVT() != MemVT)
6201 return false;
6202
6203 RLI.Ptr = LD->getBasePtr();
6204 if (LD->isIndexed() && LD->getOffset().getOpcode() != ISD::UNDEF) {
6205 assert(LD->getAddressingMode() == ISD::PRE_INC &&
6206 "Non-pre-inc AM on PPC?");
6207 RLI.Ptr = DAG.getNode(ISD::ADD, dl, RLI.Ptr.getValueType(), RLI.Ptr,
6208 LD->getOffset());
6209 }
6210
6211 RLI.Chain = LD->getChain();
6212 RLI.MPI = LD->getPointerInfo();
6213 RLI.IsInvariant = LD->isInvariant();
6214 RLI.Alignment = LD->getAlignment();
6215 RLI.AAInfo = LD->getAAInfo();
6216 RLI.Ranges = LD->getRanges();
6217
6218 RLI.ResChain = SDValue(LD, LD->isIndexed() ? 2 : 1);
6219 return true;
6220}
6221
6222// Given the head of the old chain, ResChain, insert a token factor containing
6223// it and NewResChain, and make users of ResChain now be users of that token
6224// factor.
6225void PPCTargetLowering::spliceIntoChain(SDValue ResChain,
6226 SDValue NewResChain,
6227 SelectionDAG &DAG) const {
6228 if (!ResChain)
6229 return;
6230
6231 SDLoc dl(NewResChain);
6232
6233 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
6234 NewResChain, DAG.getUNDEF(MVT::Other));
6235 assert(TF.getNode() != NewResChain.getNode() &&
6236 "A new TF really is required here");
6237
6238 DAG.ReplaceAllUsesOfValueWith(ResChain, TF);
6239 DAG.UpdateNodeOperands(TF.getNode(), ResChain, NewResChain);
Chris Lattner4211ca92006-04-14 06:01:58 +00006240}
6241
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +00006242/// \brief Custom lowers integer to floating point conversions to use
6243/// the direct move instructions available in ISA 2.07 to avoid the
6244/// need for load/store combinations.
6245SDValue PPCTargetLowering::LowerINT_TO_FPDirectMove(SDValue Op,
6246 SelectionDAG &DAG,
6247 SDLoc dl) const {
6248 assert((Op.getValueType() == MVT::f32 ||
6249 Op.getValueType() == MVT::f64) &&
6250 "Invalid floating point type as target of conversion");
6251 assert(Subtarget.hasFPCVT() &&
6252 "Int to FP conversions with direct moves require FPCVT");
6253 SDValue FP;
6254 SDValue Src = Op.getOperand(0);
6255 bool SinglePrec = Op.getValueType() == MVT::f32;
6256 bool WordInt = Src.getSimpleValueType().SimpleTy == MVT::i32;
6257 bool Signed = Op.getOpcode() == ISD::SINT_TO_FP;
6258 unsigned ConvOp = Signed ? (SinglePrec ? PPCISD::FCFIDS : PPCISD::FCFID) :
6259 (SinglePrec ? PPCISD::FCFIDUS : PPCISD::FCFIDU);
6260
6261 if (WordInt) {
6262 FP = DAG.getNode(Signed ? PPCISD::MTVSRA : PPCISD::MTVSRZ,
6263 dl, MVT::f64, Src);
6264 FP = DAG.getNode(ConvOp, dl, SinglePrec ? MVT::f32 : MVT::f64, FP);
6265 }
6266 else {
6267 FP = DAG.getNode(PPCISD::MTVSRA, dl, MVT::f64, Src);
6268 FP = DAG.getNode(ConvOp, dl, SinglePrec ? MVT::f32 : MVT::f64, FP);
6269 }
6270
6271 return FP;
6272}
6273
Hal Finkelf6d45f22013-04-01 17:52:07 +00006274SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Hal Finkeled844c42015-01-06 22:31:02 +00006275 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006276 SDLoc dl(Op);
Hal Finkelc93a9a22015-02-25 01:06:45 +00006277
6278 if (Subtarget.hasQPX() && Op.getOperand(0).getValueType() == MVT::v4i1) {
6279 if (Op.getValueType() != MVT::v4f32 && Op.getValueType() != MVT::v4f64)
6280 return SDValue();
6281
6282 SDValue Value = Op.getOperand(0);
6283 // The values are now known to be -1 (false) or 1 (true). To convert this
6284 // into 0 (false) and 1 (true), add 1 and then divide by 2 (multiply by 0.5).
6285 // This can be done with an fma and the 0.5 constant: (V+1.0)*0.5 = 0.5*V+0.5
6286 Value = DAG.getNode(PPCISD::QBFLT, dl, MVT::v4f64, Value);
6287
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006288 SDValue FPHalfs = DAG.getConstantFP(0.5, dl, MVT::f64);
Hal Finkelc93a9a22015-02-25 01:06:45 +00006289 FPHalfs = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f64,
6290 FPHalfs, FPHalfs, FPHalfs, FPHalfs);
6291
6292 Value = DAG.getNode(ISD::FMA, dl, MVT::v4f64, Value, FPHalfs, FPHalfs);
6293
6294 if (Op.getValueType() != MVT::v4f64)
6295 Value = DAG.getNode(ISD::FP_ROUND, dl,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006296 Op.getValueType(), Value,
6297 DAG.getIntPtrConstant(1, dl));
Hal Finkelc93a9a22015-02-25 01:06:45 +00006298 return Value;
6299 }
6300
Dan Gohmand6819da2008-03-11 01:59:03 +00006301 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson9f944592009-08-11 20:47:22 +00006302 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006303 return SDValue();
Dan Gohmand6819da2008-03-11 01:59:03 +00006304
Hal Finkel6a56b212014-03-05 22:14:00 +00006305 if (Op.getOperand(0).getValueType() == MVT::i1)
6306 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006307 DAG.getConstantFP(1.0, dl, Op.getValueType()),
6308 DAG.getConstantFP(0.0, dl, Op.getValueType()));
Hal Finkel6a56b212014-03-05 22:14:00 +00006309
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +00006310 // If we have direct moves, we can do all the conversion, skip the store/load
6311 // however, without FPCVT we can't do most conversions.
6312 if (Subtarget.hasDirectMove() && Subtarget.isPPC64() && Subtarget.hasFPCVT())
6313 return LowerINT_TO_FPDirectMove(Op, DAG, dl);
6314
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006315 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00006316 "UINT_TO_FP is supported only with FPCVT");
6317
6318 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel93d75ea2013-04-02 03:29:51 +00006319 // Otherwise, convert to double-precision and then round.
Eric Christophercccae792015-01-30 22:02:31 +00006320 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32)
6321 ? (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDUS
6322 : PPCISD::FCFIDS)
6323 : (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDU
6324 : PPCISD::FCFID);
6325 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32)
6326 ? MVT::f32
6327 : MVT::f64;
Hal Finkelf6d45f22013-04-01 17:52:07 +00006328
Owen Anderson9f944592009-08-11 20:47:22 +00006329 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00006330 SDValue SINT = Op.getOperand(0);
6331 // When converting to single-precision, we actually need to convert
6332 // to double-precision first and then round to single-precision.
6333 // To avoid double-rounding effects during that operation, we have
6334 // to prepare the input operand. Bits that might be truncated when
6335 // converting to double-precision are replaced by a bit that won't
6336 // be lost at this stage, but is below the single-precision rounding
6337 // position.
6338 //
6339 // However, if -enable-unsafe-fp-math is in effect, accept double
6340 // rounding to avoid the extra overhead.
6341 if (Op.getValueType() == MVT::f32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006342 !Subtarget.hasFPCVT() &&
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00006343 !DAG.getTarget().Options.UnsafeFPMath) {
6344
6345 // Twiddle input to make sure the low 11 bits are zero. (If this
6346 // is the case, we are guaranteed the value will fit into the 53 bit
6347 // mantissa of an IEEE double-precision value without rounding.)
6348 // If any of those low 11 bits were not zero originally, make sure
6349 // bit 12 (value 2048) is set instead, so that the final rounding
6350 // to single-precision gets the correct result.
6351 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006352 SINT, DAG.getConstant(2047, dl, MVT::i64));
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00006353 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006354 Round, DAG.getConstant(2047, dl, MVT::i64));
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00006355 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
6356 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006357 Round, DAG.getConstant(-2048, dl, MVT::i64));
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00006358
6359 // However, we cannot use that value unconditionally: if the magnitude
6360 // of the input value is small, the bit-twiddling we did above might
6361 // end up visibly changing the output. Fortunately, in that case, we
6362 // don't need to twiddle bits since the original input will convert
6363 // exactly to double-precision floating-point already. Therefore,
6364 // construct a conditional to use the original value if the top 11
6365 // bits are all sign-bit copies, and use the rounded value computed
6366 // above otherwise.
6367 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006368 SINT, DAG.getConstant(53, dl, MVT::i32));
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00006369 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006370 Cond, DAG.getConstant(1, dl, MVT::i64));
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00006371 Cond = DAG.getSetCC(dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006372 Cond, DAG.getConstant(1, dl, MVT::i64), ISD::SETUGT);
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00006373
6374 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
6375 }
Hal Finkelf6d45f22013-04-01 17:52:07 +00006376
Hal Finkeled844c42015-01-06 22:31:02 +00006377 ReuseLoadInfo RLI;
6378 SDValue Bits;
6379
Hal Finkel6c392692015-01-09 01:34:30 +00006380 MachineFunction &MF = DAG.getMachineFunction();
Hal Finkeled844c42015-01-06 22:31:02 +00006381 if (canReuseLoadAddress(SINT, MVT::i64, RLI, DAG)) {
6382 Bits = DAG.getLoad(MVT::f64, dl, RLI.Chain, RLI.Ptr, RLI.MPI, false,
6383 false, RLI.IsInvariant, RLI.Alignment, RLI.AAInfo,
6384 RLI.Ranges);
6385 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
Hal Finkel6c392692015-01-09 01:34:30 +00006386 } else if (Subtarget.hasLFIWAX() &&
6387 canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::SEXTLOAD)) {
6388 MachineMemOperand *MMO =
6389 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
6390 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
6391 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
6392 Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWAX, dl,
6393 DAG.getVTList(MVT::f64, MVT::Other),
6394 Ops, MVT::i32, MMO);
6395 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
6396 } else if (Subtarget.hasFPCVT() &&
6397 canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::ZEXTLOAD)) {
6398 MachineMemOperand *MMO =
6399 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
6400 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
6401 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
6402 Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWZX, dl,
6403 DAG.getVTList(MVT::f64, MVT::Other),
6404 Ops, MVT::i32, MMO);
6405 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
6406 } else if (((Subtarget.hasLFIWAX() &&
6407 SINT.getOpcode() == ISD::SIGN_EXTEND) ||
6408 (Subtarget.hasFPCVT() &&
6409 SINT.getOpcode() == ISD::ZERO_EXTEND)) &&
6410 SINT.getOperand(0).getValueType() == MVT::i32) {
6411 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00006412 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Hal Finkel6c392692015-01-09 01:34:30 +00006413
6414 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
6415 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
6416
6417 SDValue Store =
6418 DAG.getStore(DAG.getEntryNode(), dl, SINT.getOperand(0), FIdx,
6419 MachinePointerInfo::getFixedStack(FrameIdx),
6420 false, false, 0);
6421
6422 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
6423 "Expected an i32 store");
6424
6425 RLI.Ptr = FIdx;
6426 RLI.Chain = Store;
6427 RLI.MPI = MachinePointerInfo::getFixedStack(FrameIdx);
6428 RLI.Alignment = 4;
6429
6430 MachineMemOperand *MMO =
6431 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
6432 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
6433 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
6434 Bits = DAG.getMemIntrinsicNode(SINT.getOpcode() == ISD::ZERO_EXTEND ?
6435 PPCISD::LFIWZX : PPCISD::LFIWAX,
6436 dl, DAG.getVTList(MVT::f64, MVT::Other),
6437 Ops, MVT::i32, MMO);
Hal Finkeled844c42015-01-06 22:31:02 +00006438 } else
6439 Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
6440
Hal Finkelf6d45f22013-04-01 17:52:07 +00006441 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
6442
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006443 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Scott Michelcf0da6c2009-02-17 22:15:04 +00006444 FP = DAG.getNode(ISD::FP_ROUND, dl,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006445 MVT::f32, FP, DAG.getIntPtrConstant(0, dl));
Chris Lattner4211ca92006-04-14 06:01:58 +00006446 return FP;
6447 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006448
Owen Anderson9f944592009-08-11 20:47:22 +00006449 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00006450 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner4211ca92006-04-14 06:01:58 +00006451 // Since we only generate this in 64-bit mode, we can take advantage of
6452 // 64-bit registers. In particular, sign extend the input value into the
6453 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
6454 // then lfd it and fcfid it.
Dan Gohman48b185d2009-09-25 20:36:54 +00006455 MachineFunction &MF = DAG.getMachineFunction();
6456 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00006457 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout());
Scott Michelcf0da6c2009-02-17 22:15:04 +00006458
Hal Finkelbeb296b2013-03-31 10:12:51 +00006459 SDValue Ld;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006460 if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) {
Hal Finkeled844c42015-01-06 22:31:02 +00006461 ReuseLoadInfo RLI;
6462 bool ReusingLoad;
6463 if (!(ReusingLoad = canReuseLoadAddress(Op.getOperand(0), MVT::i32, RLI,
6464 DAG))) {
6465 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
6466 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006467
Hal Finkeled844c42015-01-06 22:31:02 +00006468 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
6469 MachinePointerInfo::getFixedStack(FrameIdx),
6470 false, false, 0);
Hal Finkele53429a2013-03-31 01:58:02 +00006471
Hal Finkeled844c42015-01-06 22:31:02 +00006472 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
6473 "Expected an i32 store");
6474
6475 RLI.Ptr = FIdx;
6476 RLI.Chain = Store;
6477 RLI.MPI = MachinePointerInfo::getFixedStack(FrameIdx);
6478 RLI.Alignment = 4;
6479 }
6480
Hal Finkelbeb296b2013-03-31 10:12:51 +00006481 MachineMemOperand *MMO =
Hal Finkeled844c42015-01-06 22:31:02 +00006482 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
6483 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
6484 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
Hal Finkelf6d45f22013-04-01 17:52:07 +00006485 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
6486 PPCISD::LFIWZX : PPCISD::LFIWAX,
6487 dl, DAG.getVTList(MVT::f64, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00006488 Ops, MVT::i32, MMO);
Hal Finkeled844c42015-01-06 22:31:02 +00006489 if (ReusingLoad)
6490 spliceIntoChain(RLI.ResChain, Ld.getValue(1), DAG);
Hal Finkelbeb296b2013-03-31 10:12:51 +00006491 } else {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006492 assert(Subtarget.isPPC64() &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00006493 "i32->FP without LFIWAX supported only on PPC64");
6494
Hal Finkelbeb296b2013-03-31 10:12:51 +00006495 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
6496 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
6497
6498 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
6499 Op.getOperand(0));
6500
6501 // STD the extended value into the stack slot.
6502 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
6503 MachinePointerInfo::getFixedStack(FrameIdx),
6504 false, false, 0);
6505
6506 // Load the value as a double.
6507 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
6508 MachinePointerInfo::getFixedStack(FrameIdx),
6509 false, false, false, 0);
6510 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006511
Chris Lattner4211ca92006-04-14 06:01:58 +00006512 // FCFID it and return it.
Hal Finkelf6d45f22013-04-01 17:52:07 +00006513 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006514 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006515 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP,
6516 DAG.getIntPtrConstant(0, dl));
Chris Lattner4211ca92006-04-14 06:01:58 +00006517 return FP;
6518}
6519
Dan Gohman21cea8a2010-04-17 15:26:15 +00006520SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
6521 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006522 SDLoc dl(Op);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00006523 /*
6524 The rounding mode is in bits 30:31 of FPSR, and has the following
6525 settings:
6526 00 Round to nearest
6527 01 Round to 0
6528 10 Round to +inf
6529 11 Round to -inf
6530
6531 FLT_ROUNDS, on the other hand, expects the following:
6532 -1 Undefined
6533 0 Round to 0
6534 1 Round to nearest
6535 2 Round to +inf
6536 3 Round to -inf
6537
6538 To perform the conversion, we do:
6539 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
6540 */
6541
6542 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson53aa7a92009-08-10 22:56:29 +00006543 EVT VT = Op.getValueType();
Mehdi Amini44ede332015-07-09 02:09:04 +00006544 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout());
Dale Johannesen5c94cb32008-01-18 19:55:37 +00006545
6546 // Save FP Control Word to register
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00006547 EVT NodeTys[] = {
6548 MVT::f64, // return register
6549 MVT::Glue // unused in this context
6550 };
Craig Topper2d2aa0c2014-04-30 07:17:30 +00006551 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, None);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00006552
6553 // Save FP register to stack slot
David Greene1fbe0542009-11-12 20:49:22 +00006554 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006555 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00006556 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner676c61d2010-09-21 18:41:36 +00006557 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00006558
6559 // Load FP Control Word from low 32 bits of stack slot.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006560 SDValue Four = DAG.getConstant(4, dl, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00006561 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattner7727d052010-09-21 06:44:06 +00006562 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00006563 false, false, false, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00006564
6565 // Transform as necessary
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006566 SDValue CWD1 =
Owen Anderson9f944592009-08-11 20:47:22 +00006567 DAG.getNode(ISD::AND, dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006568 CWD, DAG.getConstant(3, dl, MVT::i32));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006569 SDValue CWD2 =
Owen Anderson9f944592009-08-11 20:47:22 +00006570 DAG.getNode(ISD::SRL, dl, MVT::i32,
6571 DAG.getNode(ISD::AND, dl, MVT::i32,
6572 DAG.getNode(ISD::XOR, dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006573 CWD, DAG.getConstant(3, dl, MVT::i32)),
6574 DAG.getConstant(3, dl, MVT::i32)),
6575 DAG.getConstant(1, dl, MVT::i32));
Dale Johannesen5c94cb32008-01-18 19:55:37 +00006576
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006577 SDValue RetVal =
Owen Anderson9f944592009-08-11 20:47:22 +00006578 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00006579
Duncan Sands13237ac2008-06-06 12:08:01 +00006580 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen021052a2009-02-04 20:06:27 +00006581 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00006582}
6583
Dan Gohman21cea8a2010-04-17 15:26:15 +00006584SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006585 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00006586 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006587 SDLoc dl(Op);
Dan Gohman8d2ead22008-03-07 20:36:53 +00006588 assert(Op.getNumOperands() == 3 &&
6589 VT == Op.getOperand(1).getValueType() &&
6590 "Unexpected SHL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00006591
Chris Lattner601b8652006-09-20 03:47:40 +00006592 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00006593 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006594 SDValue Lo = Op.getOperand(0);
6595 SDValue Hi = Op.getOperand(1);
6596 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006597 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006598
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006599 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006600 DAG.getConstant(BitWidth, dl, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006601 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
6602 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
6603 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
6604 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006605 DAG.getConstant(-BitWidth, dl, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006606 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
6607 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
6608 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006609 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00006610 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00006611}
6612
Dan Gohman21cea8a2010-04-17 15:26:15 +00006613SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006614 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006615 SDLoc dl(Op);
Duncan Sands13237ac2008-06-06 12:08:01 +00006616 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00006617 assert(Op.getNumOperands() == 3 &&
6618 VT == Op.getOperand(1).getValueType() &&
6619 "Unexpected SRL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00006620
Dan Gohman8d2ead22008-03-07 20:36:53 +00006621 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00006622 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006623 SDValue Lo = Op.getOperand(0);
6624 SDValue Hi = Op.getOperand(1);
6625 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006626 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006627
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006628 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006629 DAG.getConstant(BitWidth, dl, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006630 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
6631 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
6632 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
6633 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006634 DAG.getConstant(-BitWidth, dl, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006635 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
6636 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
6637 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006638 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00006639 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00006640}
6641
Dan Gohman21cea8a2010-04-17 15:26:15 +00006642SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006643 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006644 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00006645 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00006646 assert(Op.getNumOperands() == 3 &&
6647 VT == Op.getOperand(1).getValueType() &&
6648 "Unexpected SRA!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00006649
Dan Gohman8d2ead22008-03-07 20:36:53 +00006650 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006651 SDValue Lo = Op.getOperand(0);
6652 SDValue Hi = Op.getOperand(1);
6653 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006654 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006655
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00006656 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006657 DAG.getConstant(BitWidth, dl, AmtVT), Amt);
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00006658 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
6659 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
6660 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
6661 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006662 DAG.getConstant(-BitWidth, dl, AmtVT));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00006663 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
6664 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006665 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, dl, AmtVT),
Duncan Sands13105742008-10-30 19:28:32 +00006666 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006667 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00006668 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00006669}
6670
6671//===----------------------------------------------------------------------===//
6672// Vector related lowering.
6673//
6674
Chris Lattner2a099c02006-04-17 06:00:21 +00006675/// BuildSplatI - Build a canonical splati of Val with an element size of
6676/// SplatSize. Cast the result to VT.
Owen Anderson53aa7a92009-08-10 22:56:29 +00006677static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006678 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner2a099c02006-04-17 06:00:21 +00006679 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner09ed0ff2006-12-01 01:45:39 +00006680
Benjamin Kramer7149aab2015-03-01 18:09:56 +00006681 static const MVT VTys[] = { // canonical VT to use for each size.
Owen Anderson9f944592009-08-11 20:47:22 +00006682 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner2a099c02006-04-17 06:00:21 +00006683 };
Chris Lattner09ed0ff2006-12-01 01:45:39 +00006684
Owen Anderson9f944592009-08-11 20:47:22 +00006685 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006686
Chris Lattner09ed0ff2006-12-01 01:45:39 +00006687 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
6688 if (Val == -1)
6689 SplatSize = 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006690
Owen Anderson53aa7a92009-08-10 22:56:29 +00006691 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006692
Chris Lattner2a099c02006-04-17 06:00:21 +00006693 // Build a canonical splat for this value.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006694 SDValue Elt = DAG.getConstant(Val, dl, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006695 SmallVector<SDValue, 8> Ops;
Duncan Sands13237ac2008-06-06 12:08:01 +00006696 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Craig Topper48d114b2014-04-26 18:35:24 +00006697 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00006698 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00006699}
6700
Hal Finkelcf2e9082013-05-24 23:00:14 +00006701/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
6702/// specified intrinsic ID.
6703static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006704 SelectionDAG &DAG, SDLoc dl,
Hal Finkelcf2e9082013-05-24 23:00:14 +00006705 EVT DestVT = MVT::Other) {
6706 if (DestVT == MVT::Other) DestVT = Op.getValueType();
6707 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006708 DAG.getConstant(IID, dl, MVT::i32), Op);
Hal Finkelcf2e9082013-05-24 23:00:14 +00006709}
6710
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006711/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner1b3806a2006-04-17 06:58:41 +00006712/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006713static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006714 SelectionDAG &DAG, SDLoc dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006715 EVT DestVT = MVT::Other) {
6716 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006717 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006718 DAG.getConstant(IID, dl, MVT::i32), LHS, RHS);
Chris Lattner1b3806a2006-04-17 06:58:41 +00006719}
6720
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006721/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
6722/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006723static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006724 SDValue Op2, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006725 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson9f944592009-08-11 20:47:22 +00006726 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006727 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006728 DAG.getConstant(IID, dl, MVT::i32), Op0, Op1, Op2);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006729}
6730
6731
Chris Lattner264c9082006-04-17 17:55:10 +00006732/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
6733/// amount. The result has the specified value type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006734static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006735 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattner264c9082006-04-17 17:55:10 +00006736 // Force LHS/RHS to be the right type.
Wesley Peck527da1b2010-11-23 03:31:01 +00006737 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
6738 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsb0e39382008-07-21 10:20:31 +00006739
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006740 int Ops[16];
Chris Lattner264c9082006-04-17 17:55:10 +00006741 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006742 Ops[i] = i + Amt;
Owen Anderson9f944592009-08-11 20:47:22 +00006743 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00006744 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner264c9082006-04-17 17:55:10 +00006745}
6746
Chris Lattner19e90552006-04-14 05:19:18 +00006747// If this is a case we can't handle, return null and let the default
6748// expansion code take care of it. If we CAN select this case, and if it
6749// selects to a single instruction, return Op. Otherwise, if we can codegen
6750// this case more efficiently than a constant pool load, lower it to the
6751// sequence of ops that should be used.
Dan Gohman21cea8a2010-04-17 15:26:15 +00006752SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
6753 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006754 SDLoc dl(Op);
Bob Wilsond8ea0e12009-03-01 01:13:55 +00006755 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
Craig Toppere73658d2014-04-28 04:05:08 +00006756 assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michelbb878282009-02-25 03:12:50 +00006757
Hal Finkelc93a9a22015-02-25 01:06:45 +00006758 if (Subtarget.hasQPX() && Op.getValueType() == MVT::v4i1) {
6759 // We first build an i32 vector, load it into a QPX register,
6760 // then convert it to a floating-point vector and compare it
6761 // to a zero vector to get the boolean result.
6762 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
6763 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
6764 MachinePointerInfo PtrInfo = MachinePointerInfo::getFixedStack(FrameIdx);
Mehdi Amini44ede332015-07-09 02:09:04 +00006765 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Hal Finkelc93a9a22015-02-25 01:06:45 +00006766 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
6767
6768 assert(BVN->getNumOperands() == 4 &&
6769 "BUILD_VECTOR for v4i1 does not have 4 operands");
6770
6771 bool IsConst = true;
6772 for (unsigned i = 0; i < 4; ++i) {
6773 if (BVN->getOperand(i).getOpcode() == ISD::UNDEF) continue;
6774 if (!isa<ConstantSDNode>(BVN->getOperand(i))) {
6775 IsConst = false;
6776 break;
6777 }
6778 }
6779
6780 if (IsConst) {
6781 Constant *One =
6782 ConstantFP::get(Type::getFloatTy(*DAG.getContext()), 1.0);
6783 Constant *NegOne =
6784 ConstantFP::get(Type::getFloatTy(*DAG.getContext()), -1.0);
6785
6786 SmallVector<Constant*, 4> CV(4, NegOne);
6787 for (unsigned i = 0; i < 4; ++i) {
6788 if (BVN->getOperand(i).getOpcode() == ISD::UNDEF)
6789 CV[i] = UndefValue::get(Type::getFloatTy(*DAG.getContext()));
6790 else if (cast<ConstantSDNode>(BVN->getOperand(i))->
6791 getConstantIntValue()->isZero())
6792 continue;
6793 else
6794 CV[i] = One;
6795 }
6796
6797 Constant *CP = ConstantVector::get(CV);
Mehdi Amini44ede332015-07-09 02:09:04 +00006798 SDValue CPIdx = DAG.getConstantPool(CP, getPointerTy(DAG.getDataLayout()),
6799 16 /* alignment */);
6800
Hal Finkelc93a9a22015-02-25 01:06:45 +00006801 SmallVector<SDValue, 2> Ops;
6802 Ops.push_back(DAG.getEntryNode());
6803 Ops.push_back(CPIdx);
6804
6805 SmallVector<EVT, 2> ValueVTs;
6806 ValueVTs.push_back(MVT::v4i1);
6807 ValueVTs.push_back(MVT::Other); // chain
6808 SDVTList VTs = DAG.getVTList(ValueVTs);
6809
6810 return DAG.getMemIntrinsicNode(PPCISD::QVLFSb,
6811 dl, VTs, Ops, MVT::v4f32,
6812 MachinePointerInfo::getConstantPool());
6813 }
6814
6815 SmallVector<SDValue, 4> Stores;
6816 for (unsigned i = 0; i < 4; ++i) {
6817 if (BVN->getOperand(i).getOpcode() == ISD::UNDEF) continue;
6818
6819 unsigned Offset = 4*i;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006820 SDValue Idx = DAG.getConstant(Offset, dl, FIdx.getValueType());
Hal Finkelc93a9a22015-02-25 01:06:45 +00006821 Idx = DAG.getNode(ISD::ADD, dl, FIdx.getValueType(), FIdx, Idx);
6822
6823 unsigned StoreSize = BVN->getOperand(i).getValueType().getStoreSize();
6824 if (StoreSize > 4) {
6825 Stores.push_back(DAG.getTruncStore(DAG.getEntryNode(), dl,
6826 BVN->getOperand(i), Idx,
6827 PtrInfo.getWithOffset(Offset),
6828 MVT::i32, false, false, 0));
6829 } else {
6830 SDValue StoreValue = BVN->getOperand(i);
6831 if (StoreSize < 4)
6832 StoreValue = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, StoreValue);
6833
6834 Stores.push_back(DAG.getStore(DAG.getEntryNode(), dl,
6835 StoreValue, Idx,
6836 PtrInfo.getWithOffset(Offset),
6837 false, false, 0));
6838 }
6839 }
6840
6841 SDValue StoreChain;
6842 if (!Stores.empty())
6843 StoreChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores);
6844 else
6845 StoreChain = DAG.getEntryNode();
6846
6847 // Now load from v4i32 into the QPX register; this will extend it to
6848 // v4i64 but not yet convert it to a floating point. Nevertheless, this
6849 // is typed as v4f64 because the QPX register integer states are not
6850 // explicitly represented.
6851
6852 SmallVector<SDValue, 2> Ops;
6853 Ops.push_back(StoreChain);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006854 Ops.push_back(DAG.getConstant(Intrinsic::ppc_qpx_qvlfiwz, dl, MVT::i32));
Hal Finkelc93a9a22015-02-25 01:06:45 +00006855 Ops.push_back(FIdx);
6856
6857 SmallVector<EVT, 2> ValueVTs;
6858 ValueVTs.push_back(MVT::v4f64);
6859 ValueVTs.push_back(MVT::Other); // chain
6860 SDVTList VTs = DAG.getVTList(ValueVTs);
6861
6862 SDValue LoadedVect = DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN,
6863 dl, VTs, Ops, MVT::v4i32, PtrInfo);
6864 LoadedVect = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006865 DAG.getConstant(Intrinsic::ppc_qpx_qvfcfidu, dl, MVT::i32),
Hal Finkelc93a9a22015-02-25 01:06:45 +00006866 LoadedVect);
6867
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006868 SDValue FPZeros = DAG.getConstantFP(0.0, dl, MVT::f64);
Hal Finkelc93a9a22015-02-25 01:06:45 +00006869 FPZeros = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f64,
6870 FPZeros, FPZeros, FPZeros, FPZeros);
6871
6872 return DAG.getSetCC(dl, MVT::v4i1, LoadedVect, FPZeros, ISD::SETEQ);
6873 }
6874
6875 // All other QPX vectors are handled by generic code.
6876 if (Subtarget.hasQPX())
6877 return SDValue();
6878
Bob Wilson85cefe82009-03-02 23:24:16 +00006879 // Check if this is a splat of a constant value.
6880 APInt APSplatBits, APSplatUndef;
6881 unsigned SplatBitSize;
Bob Wilsond8ea0e12009-03-01 01:13:55 +00006882 bool HasAnyUndefs;
Bob Wilson530e0382009-03-03 19:26:27 +00006883 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Bill Schmidt91dd7652015-04-03 13:48:24 +00006884 HasAnyUndefs, 0, !Subtarget.isLittleEndian()) ||
6885 SplatBitSize > 32)
Bob Wilson530e0382009-03-03 19:26:27 +00006886 return SDValue();
Evan Chenga49de9d2009-02-25 22:49:59 +00006887
Bob Wilson530e0382009-03-03 19:26:27 +00006888 unsigned SplatBits = APSplatBits.getZExtValue();
6889 unsigned SplatUndef = APSplatUndef.getZExtValue();
6890 unsigned SplatSize = SplatBitSize / 8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006891
Bob Wilson530e0382009-03-03 19:26:27 +00006892 // First, handle single instruction cases.
6893
6894 // All zeros?
6895 if (SplatBits == 0) {
6896 // Canonicalize all zero vectors to be v4i32.
Owen Anderson9f944592009-08-11 20:47:22 +00006897 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006898 SDValue Z = DAG.getConstant(0, dl, MVT::i32);
Owen Anderson9f944592009-08-11 20:47:22 +00006899 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peck527da1b2010-11-23 03:31:01 +00006900 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattner19e90552006-04-14 05:19:18 +00006901 }
Bob Wilson530e0382009-03-03 19:26:27 +00006902 return Op;
6903 }
Chris Lattnerfa5aa392006-04-16 01:01:29 +00006904
Bob Wilson530e0382009-03-03 19:26:27 +00006905 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
6906 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
6907 (32-SplatBitSize));
6908 if (SextVal >= -16 && SextVal <= 15)
6909 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006910
6911
Bob Wilson530e0382009-03-03 19:26:27 +00006912 // Two instruction sequences.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006913
Bob Wilson530e0382009-03-03 19:26:27 +00006914 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtc6cbecc2013-02-20 20:41:42 +00006915 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
6916 // If this value is in the range [17,31] and is odd, use:
6917 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
6918 // If this value is in the range [-31,-17] and is odd, use:
6919 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
6920 // Note the last two are three-instruction sequences.
6921 if (SextVal >= -32 && SextVal <= 31) {
6922 // To avoid having these optimizations undone by constant folding,
6923 // we convert to a pseudo that will be expanded later into one of
6924 // the above forms.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006925 SDValue Elt = DAG.getConstant(SextVal, dl, MVT::i32);
Bill Schmidt71dddd52014-05-27 15:57:51 +00006926 EVT VT = (SplatSize == 1 ? MVT::v16i8 :
6927 (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006928 SDValue EltSize = DAG.getConstant(SplatSize, dl, MVT::i32);
Bill Schmidt71dddd52014-05-27 15:57:51 +00006929 SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
6930 if (VT == Op.getValueType())
6931 return RetVal;
6932 else
6933 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal);
Bob Wilson530e0382009-03-03 19:26:27 +00006934 }
6935
6936 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
6937 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
6938 // for fneg/fabs.
6939 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
6940 // Make -1 and vspltisw -1:
Owen Anderson9f944592009-08-11 20:47:22 +00006941 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006942
6943 // Make the VSLW intrinsic, computing 0x8000_0000.
6944 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
6945 OnesV, DAG, dl);
6946
6947 // xor by OnesV to invert it.
Owen Anderson9f944592009-08-11 20:47:22 +00006948 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peck527da1b2010-11-23 03:31:01 +00006949 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00006950 }
6951
6952 // Check to see if this is a wide variety of vsplti*, binop self cases.
6953 static const signed char SplatCsts[] = {
6954 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
6955 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
6956 };
6957
6958 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
6959 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
6960 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
6961 int i = SplatCsts[idx];
6962
6963 // Figure out what shift amount will be used by altivec if shifted by i in
6964 // this splat size.
6965 unsigned TypeShiftAmt = i & (SplatBitSize-1);
6966
6967 // vsplti + shl self.
Richard Smith228e6d42012-08-24 23:29:28 +00006968 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00006969 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006970 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6971 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
6972 Intrinsic::ppc_altivec_vslw
6973 };
6974 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006975 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00006976 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006977
Bob Wilson530e0382009-03-03 19:26:27 +00006978 // vsplti + srl self.
6979 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00006980 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006981 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6982 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
6983 Intrinsic::ppc_altivec_vsrw
6984 };
6985 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006986 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00006987 }
6988
Bob Wilson530e0382009-03-03 19:26:27 +00006989 // vsplti + sra self.
6990 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00006991 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006992 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6993 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
6994 Intrinsic::ppc_altivec_vsraw
6995 };
6996 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006997 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00006998 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006999
Bob Wilson530e0382009-03-03 19:26:27 +00007000 // vsplti + rol self.
7001 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
7002 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson9f944592009-08-11 20:47:22 +00007003 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00007004 static const unsigned IIDs[] = { // Intrinsic to use for each size.
7005 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
7006 Intrinsic::ppc_altivec_vrlw
7007 };
7008 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00007009 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00007010 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007011
Bob Wilson530e0382009-03-03 19:26:27 +00007012 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith228e6d42012-08-24 23:29:28 +00007013 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00007014 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bill Schmidt1e77bb12015-07-15 15:45:30 +00007015 unsigned Amt = Subtarget.isLittleEndian() ? 15 : 1;
7016 return BuildVSLDOI(T, T, Amt, Op.getValueType(), DAG, dl);
Chris Lattnere54133c2006-04-17 18:09:22 +00007017 }
Bob Wilson530e0382009-03-03 19:26:27 +00007018 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith228e6d42012-08-24 23:29:28 +00007019 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00007020 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bill Schmidt1e77bb12015-07-15 15:45:30 +00007021 unsigned Amt = Subtarget.isLittleEndian() ? 14 : 2;
7022 return BuildVSLDOI(T, T, Amt, Op.getValueType(), DAG, dl);
Chris Lattner19e90552006-04-14 05:19:18 +00007023 }
Bob Wilson530e0382009-03-03 19:26:27 +00007024 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith228e6d42012-08-24 23:29:28 +00007025 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00007026 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bill Schmidt1e77bb12015-07-15 15:45:30 +00007027 unsigned Amt = Subtarget.isLittleEndian() ? 13 : 3;
7028 return BuildVSLDOI(T, T, Amt, Op.getValueType(), DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00007029 }
7030 }
7031
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007032 return SDValue();
Chris Lattner19e90552006-04-14 05:19:18 +00007033}
7034
Chris Lattner071ad012006-04-17 05:28:54 +00007035/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
7036/// the specified operations to build the shuffle.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007037static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelcf0da6c2009-02-17 22:15:04 +00007038 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00007039 SDLoc dl) {
Chris Lattner071ad012006-04-17 05:28:54 +00007040 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling95e1af22008-09-17 00:30:57 +00007041 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner071ad012006-04-17 05:28:54 +00007042 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007043
Chris Lattner071ad012006-04-17 05:28:54 +00007044 enum {
Chris Lattnerd2ca9ab2006-05-16 04:20:24 +00007045 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner071ad012006-04-17 05:28:54 +00007046 OP_VMRGHW,
7047 OP_VMRGLW,
7048 OP_VSPLTISW0,
7049 OP_VSPLTISW1,
7050 OP_VSPLTISW2,
7051 OP_VSPLTISW3,
7052 OP_VSLDOI4,
7053 OP_VSLDOI8,
Chris Lattneraa2372562006-05-24 17:04:05 +00007054 OP_VSLDOI12
Chris Lattner071ad012006-04-17 05:28:54 +00007055 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00007056
Chris Lattner071ad012006-04-17 05:28:54 +00007057 if (OpNum == OP_COPY) {
7058 if (LHSID == (1*9+2)*9+3) return LHS;
7059 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
7060 return RHS;
7061 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007062
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007063 SDValue OpLHS, OpRHS;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00007064 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
7065 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007066
Nate Begeman8d6d4b92009-04-27 18:41:29 +00007067 int ShufIdxs[16];
Chris Lattner071ad012006-04-17 05:28:54 +00007068 switch (OpNum) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007069 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner071ad012006-04-17 05:28:54 +00007070 case OP_VMRGHW:
7071 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
7072 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
7073 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
7074 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
7075 break;
7076 case OP_VMRGLW:
7077 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
7078 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
7079 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
7080 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
7081 break;
7082 case OP_VSPLTISW0:
7083 for (unsigned i = 0; i != 16; ++i)
7084 ShufIdxs[i] = (i&3)+0;
7085 break;
7086 case OP_VSPLTISW1:
7087 for (unsigned i = 0; i != 16; ++i)
7088 ShufIdxs[i] = (i&3)+4;
7089 break;
7090 case OP_VSPLTISW2:
7091 for (unsigned i = 0; i != 16; ++i)
7092 ShufIdxs[i] = (i&3)+8;
7093 break;
7094 case OP_VSPLTISW3:
7095 for (unsigned i = 0; i != 16; ++i)
7096 ShufIdxs[i] = (i&3)+12;
7097 break;
7098 case OP_VSLDOI4:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00007099 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00007100 case OP_VSLDOI8:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00007101 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00007102 case OP_VSLDOI12:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00007103 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00007104 }
Owen Anderson53aa7a92009-08-10 22:56:29 +00007105 EVT VT = OpLHS.getValueType();
Wesley Peck527da1b2010-11-23 03:31:01 +00007106 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
7107 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson9f944592009-08-11 20:47:22 +00007108 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peck527da1b2010-11-23 03:31:01 +00007109 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner071ad012006-04-17 05:28:54 +00007110}
7111
Chris Lattner19e90552006-04-14 05:19:18 +00007112/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
7113/// is a shuffle we can handle in a single instruction, return it. Otherwise,
7114/// return the code it can be lowered into. Worst case, it can always be
7115/// lowered into a vperm.
Scott Michelcf0da6c2009-02-17 22:15:04 +00007116SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007117 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00007118 SDLoc dl(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007119 SDValue V1 = Op.getOperand(0);
7120 SDValue V2 = Op.getOperand(1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00007121 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00007122 EVT VT = Op.getValueType();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007123 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00007124
Hal Finkelc93a9a22015-02-25 01:06:45 +00007125 if (Subtarget.hasQPX()) {
7126 if (VT.getVectorNumElements() != 4)
7127 return SDValue();
7128
7129 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
7130
7131 int AlignIdx = PPC::isQVALIGNIShuffleMask(SVOp);
7132 if (AlignIdx != -1) {
7133 return DAG.getNode(PPCISD::QVALIGNI, dl, VT, V1, V2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007134 DAG.getConstant(AlignIdx, dl, MVT::i32));
Hal Finkelc93a9a22015-02-25 01:06:45 +00007135 } else if (SVOp->isSplat()) {
7136 int SplatIdx = SVOp->getSplatIndex();
7137 if (SplatIdx >= 4) {
7138 std::swap(V1, V2);
7139 SplatIdx -= 4;
7140 }
7141
7142 // FIXME: If SplatIdx == 0 and the input came from a load, then there is
7143 // nothing to do.
7144
7145 return DAG.getNode(PPCISD::QVESPLATI, dl, VT, V1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007146 DAG.getConstant(SplatIdx, dl, MVT::i32));
Hal Finkelc93a9a22015-02-25 01:06:45 +00007147 }
7148
7149 // Lower this into a qvgpci/qvfperm pair.
7150
7151 // Compute the qvgpci literal
7152 unsigned idx = 0;
7153 for (unsigned i = 0; i < 4; ++i) {
7154 int m = SVOp->getMaskElt(i);
7155 unsigned mm = m >= 0 ? (unsigned) m : i;
7156 idx |= mm << (3-i)*3;
7157 }
7158
7159 SDValue V3 = DAG.getNode(PPCISD::QVGPCI, dl, MVT::v4f64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007160 DAG.getConstant(idx, dl, MVT::i32));
Hal Finkelc93a9a22015-02-25 01:06:45 +00007161 return DAG.getNode(PPCISD::QVFPERM, dl, VT, V1, V2, V3);
7162 }
7163
Chris Lattner19e90552006-04-14 05:19:18 +00007164 // Cases that are handled by instructions that take permute immediates
7165 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
7166 // selected by the instruction selector.
7167 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00007168 if (PPC::isSplatShuffleMask(SVOp, 1) ||
7169 PPC::isSplatShuffleMask(SVOp, 2) ||
7170 PPC::isSplatShuffleMask(SVOp, 4) ||
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00007171 PPC::isVPKUWUMShuffleMask(SVOp, 1, DAG) ||
7172 PPC::isVPKUHUMShuffleMask(SVOp, 1, DAG) ||
Bill Schmidt5ed84cd2015-05-16 01:02:12 +00007173 PPC::isVPKUDUMShuffleMask(SVOp, 1, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00007174 PPC::isVSLDOIShuffleMask(SVOp, 1, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00007175 PPC::isVMRGLShuffleMask(SVOp, 1, 1, DAG) ||
7176 PPC::isVMRGLShuffleMask(SVOp, 2, 1, DAG) ||
7177 PPC::isVMRGLShuffleMask(SVOp, 4, 1, DAG) ||
7178 PPC::isVMRGHShuffleMask(SVOp, 1, 1, DAG) ||
7179 PPC::isVMRGHShuffleMask(SVOp, 2, 1, DAG) ||
Kit Barton13894c72015-06-25 15:17:40 +00007180 PPC::isVMRGHShuffleMask(SVOp, 4, 1, DAG) ||
7181 PPC::isVMRGEOShuffleMask(SVOp, true, 1, DAG) ||
7182 PPC::isVMRGEOShuffleMask(SVOp, false, 1, DAG)) {
Chris Lattner19e90552006-04-14 05:19:18 +00007183 return Op;
7184 }
7185 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007186
Chris Lattner19e90552006-04-14 05:19:18 +00007187 // Altivec has a variety of "shuffle immediates" that take two vector inputs
7188 // and produce a fixed permutation. If any of these match, do not lower to
7189 // VPERM.
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00007190 unsigned int ShuffleKind = isLittleEndian ? 2 : 0;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00007191 if (PPC::isVPKUWUMShuffleMask(SVOp, ShuffleKind, DAG) ||
7192 PPC::isVPKUHUMShuffleMask(SVOp, ShuffleKind, DAG) ||
Bill Schmidt5ed84cd2015-05-16 01:02:12 +00007193 PPC::isVPKUDUMShuffleMask(SVOp, ShuffleKind, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00007194 PPC::isVSLDOIShuffleMask(SVOp, ShuffleKind, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00007195 PPC::isVMRGLShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
7196 PPC::isVMRGLShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
7197 PPC::isVMRGLShuffleMask(SVOp, 4, ShuffleKind, DAG) ||
7198 PPC::isVMRGHShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
7199 PPC::isVMRGHShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
Kit Barton13894c72015-06-25 15:17:40 +00007200 PPC::isVMRGHShuffleMask(SVOp, 4, ShuffleKind, DAG) ||
7201 PPC::isVMRGEOShuffleMask(SVOp, true, ShuffleKind, DAG) ||
7202 PPC::isVMRGEOShuffleMask(SVOp, false, ShuffleKind, DAG))
Chris Lattner19e90552006-04-14 05:19:18 +00007203 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00007204
Chris Lattner071ad012006-04-17 05:28:54 +00007205 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
7206 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramer339ced42012-01-15 13:16:05 +00007207 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peck527da1b2010-11-23 03:31:01 +00007208
Chris Lattner071ad012006-04-17 05:28:54 +00007209 unsigned PFIndexes[4];
7210 bool isFourElementShuffle = true;
7211 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
7212 unsigned EltNo = 8; // Start out undef.
7213 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00007214 if (PermMask[i*4+j] < 0)
Chris Lattner071ad012006-04-17 05:28:54 +00007215 continue; // Undef, ignore it.
Scott Michelcf0da6c2009-02-17 22:15:04 +00007216
Nate Begeman8d6d4b92009-04-27 18:41:29 +00007217 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner071ad012006-04-17 05:28:54 +00007218 if ((ByteSource & 3) != j) {
7219 isFourElementShuffle = false;
7220 break;
7221 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007222
Chris Lattner071ad012006-04-17 05:28:54 +00007223 if (EltNo == 8) {
7224 EltNo = ByteSource/4;
7225 } else if (EltNo != ByteSource/4) {
7226 isFourElementShuffle = false;
7227 break;
7228 }
7229 }
7230 PFIndexes[i] = EltNo;
7231 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007232
7233 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner071ad012006-04-17 05:28:54 +00007234 // perfect shuffle vector to determine if it is cost effective to do this as
7235 // discrete instructions, or whether we should use a vperm.
Bill Schmidtf910a062014-06-10 14:35:01 +00007236 // For now, we skip this for little endian until such time as we have a
7237 // little-endian perfect shuffle table.
7238 if (isFourElementShuffle && !isLittleEndian) {
Chris Lattner071ad012006-04-17 05:28:54 +00007239 // Compute the index in the perfect shuffle table.
Scott Michelcf0da6c2009-02-17 22:15:04 +00007240 unsigned PFTableIndex =
Chris Lattner071ad012006-04-17 05:28:54 +00007241 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelcf0da6c2009-02-17 22:15:04 +00007242
Chris Lattner071ad012006-04-17 05:28:54 +00007243 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
7244 unsigned Cost = (PFEntry >> 30);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007245
Chris Lattner071ad012006-04-17 05:28:54 +00007246 // Determining when to avoid vperm is tricky. Many things affect the cost
7247 // of vperm, particularly how many times the perm mask needs to be computed.
7248 // For example, if the perm mask can be hoisted out of a loop or is already
7249 // used (perhaps because there are multiple permutes with the same shuffle
7250 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
7251 // the loop requires an extra register.
7252 //
7253 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelcf0da6c2009-02-17 22:15:04 +00007254 // generated in 3 or fewer operations. When we have loop information
Chris Lattner071ad012006-04-17 05:28:54 +00007255 // available, if this block is within a loop, we should avoid using vperm
7256 // for 3-operation perms and use a constant pool load instead.
Scott Michelcf0da6c2009-02-17 22:15:04 +00007257 if (Cost < 3)
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00007258 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00007259 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007260
Chris Lattner19e90552006-04-14 05:19:18 +00007261 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
7262 // vector that will get spilled to the constant pool.
7263 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00007264
Chris Lattner19e90552006-04-14 05:19:18 +00007265 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
7266 // that it is in input element units, not in bytes. Convert now.
Bill Schmidt4aedff82014-06-06 14:06:26 +00007267
7268 // For little endian, the order of the input vectors is reversed, and
7269 // the permutation mask is complemented with respect to 31. This is
7270 // necessary to produce proper semantics with the big-endian-biased vperm
7271 // instruction.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007272 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands13237ac2008-06-06 12:08:01 +00007273 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00007274
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007275 SmallVector<SDValue, 16> ResultMask;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00007276 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
7277 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelcf0da6c2009-02-17 22:15:04 +00007278
Chris Lattner19e90552006-04-14 05:19:18 +00007279 for (unsigned j = 0; j != BytesPerElement; ++j)
Bill Schmidt4aedff82014-06-06 14:06:26 +00007280 if (isLittleEndian)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007281 ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement + j),
7282 dl, MVT::i32));
Bill Schmidt4aedff82014-06-06 14:06:26 +00007283 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007284 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement + j, dl,
Bill Schmidt4aedff82014-06-06 14:06:26 +00007285 MVT::i32));
Chris Lattner19e90552006-04-14 05:19:18 +00007286 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007287
Owen Anderson9f944592009-08-11 20:47:22 +00007288 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Craig Topper48d114b2014-04-26 18:35:24 +00007289 ResultMask);
Bill Schmidt4aedff82014-06-06 14:06:26 +00007290 if (isLittleEndian)
7291 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
7292 V2, V1, VPermMask);
7293 else
7294 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
7295 V1, V2, VPermMask);
Chris Lattner19e90552006-04-14 05:19:18 +00007296}
7297
Chris Lattner9754d142006-04-18 17:59:36 +00007298/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
7299/// altivec comparison. If it is, return true and fill in Opc/isDot with
7300/// information about the intrinsic.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007301static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Kit Barton0cfa7b72015-03-03 19:55:45 +00007302 bool &isDot, const PPCSubtarget &Subtarget) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00007303 unsigned IntrinsicID =
7304 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00007305 CompareOpc = -1;
7306 isDot = false;
7307 switch (IntrinsicID) {
7308 default: return false;
7309 // Comparison predicates.
Chris Lattner4211ca92006-04-14 06:01:58 +00007310 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
7311 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
7312 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
7313 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
7314 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
Kit Barton0cfa7b72015-03-03 19:55:45 +00007315 case Intrinsic::ppc_altivec_vcmpequd_p:
7316 if (Subtarget.hasP8Altivec()) {
7317 CompareOpc = 199;
7318 isDot = 1;
7319 }
7320 else
7321 return false;
7322
7323 break;
Chris Lattner4211ca92006-04-14 06:01:58 +00007324 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
7325 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
7326 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
7327 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
7328 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
Kit Barton0cfa7b72015-03-03 19:55:45 +00007329 case Intrinsic::ppc_altivec_vcmpgtsd_p:
7330 if (Subtarget.hasP8Altivec()) {
7331 CompareOpc = 967;
7332 isDot = 1;
7333 }
7334 else
7335 return false;
7336
7337 break;
Chris Lattner4211ca92006-04-14 06:01:58 +00007338 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
7339 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
7340 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Kit Barton0cfa7b72015-03-03 19:55:45 +00007341 case Intrinsic::ppc_altivec_vcmpgtud_p:
7342 if (Subtarget.hasP8Altivec()) {
7343 CompareOpc = 711;
7344 isDot = 1;
7345 }
7346 else
7347 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00007348
Kit Barton0cfa7b72015-03-03 19:55:45 +00007349 break;
7350
Chris Lattner4211ca92006-04-14 06:01:58 +00007351 // Normal Comparisons.
7352 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
7353 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
7354 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
7355 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
7356 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
Kit Barton0cfa7b72015-03-03 19:55:45 +00007357 case Intrinsic::ppc_altivec_vcmpequd:
7358 if (Subtarget.hasP8Altivec()) {
7359 CompareOpc = 199;
7360 isDot = 0;
7361 }
7362 else
7363 return false;
7364
7365 break;
Chris Lattner4211ca92006-04-14 06:01:58 +00007366 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
7367 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
7368 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
7369 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
7370 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
Kit Barton0cfa7b72015-03-03 19:55:45 +00007371 case Intrinsic::ppc_altivec_vcmpgtsd:
7372 if (Subtarget.hasP8Altivec()) {
7373 CompareOpc = 967;
7374 isDot = 0;
7375 }
7376 else
7377 return false;
7378
7379 break;
Chris Lattner4211ca92006-04-14 06:01:58 +00007380 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
7381 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
7382 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
Kit Barton0cfa7b72015-03-03 19:55:45 +00007383 case Intrinsic::ppc_altivec_vcmpgtud:
7384 if (Subtarget.hasP8Altivec()) {
7385 CompareOpc = 711;
7386 isDot = 0;
7387 }
7388 else
7389 return false;
7390
7391 break;
Chris Lattner4211ca92006-04-14 06:01:58 +00007392 }
Chris Lattner9754d142006-04-18 17:59:36 +00007393 return true;
7394}
7395
7396/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
7397/// lower, do it, otherwise return null.
Scott Michelcf0da6c2009-02-17 22:15:04 +00007398SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007399 SelectionDAG &DAG) const {
Chris Lattner9754d142006-04-18 17:59:36 +00007400 // If this is a lowered altivec predicate compare, CompareOpc is set to the
7401 // opcode number of the comparison.
Andrew Trickef9de2a2013-05-25 02:42:55 +00007402 SDLoc dl(Op);
Chris Lattner9754d142006-04-18 17:59:36 +00007403 int CompareOpc;
7404 bool isDot;
Kit Barton0cfa7b72015-03-03 19:55:45 +00007405 if (!getAltivecCompareInfo(Op, CompareOpc, isDot, Subtarget))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007406 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelcf0da6c2009-02-17 22:15:04 +00007407
Chris Lattner9754d142006-04-18 17:59:36 +00007408 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner4211ca92006-04-14 06:01:58 +00007409 if (!isDot) {
Dale Johannesenf80493b2009-02-05 22:07:54 +00007410 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner9fa851b2010-03-14 22:44:11 +00007411 Op.getOperand(1), Op.getOperand(2),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007412 DAG.getConstant(CompareOpc, dl, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00007413 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner4211ca92006-04-14 06:01:58 +00007414 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007415
Chris Lattner4211ca92006-04-14 06:01:58 +00007416 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007417 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00007418 Op.getOperand(2), // LHS
7419 Op.getOperand(3), // RHS
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007420 DAG.getConstant(CompareOpc, dl, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00007421 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00007422 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00007423 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007424
Chris Lattner4211ca92006-04-14 06:01:58 +00007425 // Now that we have the comparison, emit a copy from the CR to a GPR.
7426 // This is flagged to the above dot comparison.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00007427 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson9f944592009-08-11 20:47:22 +00007428 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelcf0da6c2009-02-17 22:15:04 +00007429 CompNode.getValue(1));
7430
Chris Lattner4211ca92006-04-14 06:01:58 +00007431 // Unpack the result based on how the target uses it.
7432 unsigned BitNo; // Bit # of CR6.
7433 bool InvertBit; // Invert result?
Dan Gohmaneffb8942008-09-12 16:56:44 +00007434 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner4211ca92006-04-14 06:01:58 +00007435 default: // Can't happen, don't crash on invalid number though.
7436 case 0: // Return the value of the EQ bit of CR6.
7437 BitNo = 0; InvertBit = false;
7438 break;
7439 case 1: // Return the inverted value of the EQ bit of CR6.
7440 BitNo = 0; InvertBit = true;
7441 break;
7442 case 2: // Return the value of the LT bit of CR6.
7443 BitNo = 2; InvertBit = false;
7444 break;
7445 case 3: // Return the inverted value of the LT bit of CR6.
7446 BitNo = 2; InvertBit = true;
7447 break;
7448 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007449
Chris Lattner4211ca92006-04-14 06:01:58 +00007450 // Shift the bit into the low position.
Owen Anderson9f944592009-08-11 20:47:22 +00007451 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007452 DAG.getConstant(8 - (3 - BitNo), dl, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00007453 // Isolate the bit.
Owen Anderson9f944592009-08-11 20:47:22 +00007454 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007455 DAG.getConstant(1, dl, MVT::i32));
Scott Michelcf0da6c2009-02-17 22:15:04 +00007456
Chris Lattner4211ca92006-04-14 06:01:58 +00007457 // If we are supposed to, toggle the bit.
7458 if (InvertBit)
Owen Anderson9f944592009-08-11 20:47:22 +00007459 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007460 DAG.getConstant(1, dl, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00007461 return Flags;
7462}
7463
Hal Finkel5c0d1452014-03-30 13:22:59 +00007464SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
7465 SelectionDAG &DAG) const {
7466 SDLoc dl(Op);
7467 // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int
7468 // instructions), but for smaller types, we need to first extend up to v2i32
7469 // before doing going farther.
7470 if (Op.getValueType() == MVT::v2i64) {
7471 EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
7472 if (ExtVT != MVT::v2i32) {
7473 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0));
7474 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op,
7475 DAG.getValueType(EVT::getVectorVT(*DAG.getContext(),
7476 ExtVT.getVectorElementType(), 4)));
7477 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op);
7478 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op,
7479 DAG.getValueType(MVT::v2i32));
7480 }
7481
7482 return Op;
7483 }
7484
7485 return SDValue();
7486}
7487
Scott Michelcf0da6c2009-02-17 22:15:04 +00007488SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007489 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00007490 SDLoc dl(Op);
Chris Lattner4211ca92006-04-14 06:01:58 +00007491 // Create a stack slot that is 16-byte aligned.
7492 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene1fbe0542009-11-12 20:49:22 +00007493 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Mehdi Amini44ede332015-07-09 02:09:04 +00007494 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007495 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007496
Chris Lattner4211ca92006-04-14 06:01:58 +00007497 // Store the input value into Value#0 of the stack slot.
Dale Johannesen021052a2009-02-04 20:06:27 +00007498 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00007499 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00007500 false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00007501 // Load it out.
Chris Lattner7727d052010-09-21 06:44:06 +00007502 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00007503 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00007504}
7505
Hal Finkelc93a9a22015-02-25 01:06:45 +00007506SDValue PPCTargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
7507 SelectionDAG &DAG) const {
7508 SDLoc dl(Op);
7509 SDNode *N = Op.getNode();
7510
7511 assert(N->getOperand(0).getValueType() == MVT::v4i1 &&
7512 "Unknown extract_vector_elt type");
7513
7514 SDValue Value = N->getOperand(0);
7515
7516 // The first part of this is like the store lowering except that we don't
7517 // need to track the chain.
7518
7519 // The values are now known to be -1 (false) or 1 (true). To convert this
7520 // into 0 (false) and 1 (true), add 1 and then divide by 2 (multiply by 0.5).
7521 // This can be done with an fma and the 0.5 constant: (V+1.0)*0.5 = 0.5*V+0.5
7522 Value = DAG.getNode(PPCISD::QBFLT, dl, MVT::v4f64, Value);
7523
7524 // FIXME: We can make this an f32 vector, but the BUILD_VECTOR code needs to
7525 // understand how to form the extending load.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007526 SDValue FPHalfs = DAG.getConstantFP(0.5, dl, MVT::f64);
Hal Finkelc93a9a22015-02-25 01:06:45 +00007527 FPHalfs = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f64,
7528 FPHalfs, FPHalfs, FPHalfs, FPHalfs);
7529
7530 Value = DAG.getNode(ISD::FMA, dl, MVT::v4f64, Value, FPHalfs, FPHalfs);
7531
7532 // Now convert to an integer and store.
7533 Value = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007534 DAG.getConstant(Intrinsic::ppc_qpx_qvfctiwu, dl, MVT::i32),
Hal Finkelc93a9a22015-02-25 01:06:45 +00007535 Value);
7536
7537 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
7538 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
7539 MachinePointerInfo PtrInfo = MachinePointerInfo::getFixedStack(FrameIdx);
Mehdi Amini44ede332015-07-09 02:09:04 +00007540 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Hal Finkelc93a9a22015-02-25 01:06:45 +00007541 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
7542
7543 SDValue StoreChain = DAG.getEntryNode();
7544 SmallVector<SDValue, 2> Ops;
7545 Ops.push_back(StoreChain);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007546 Ops.push_back(DAG.getConstant(Intrinsic::ppc_qpx_qvstfiw, dl, MVT::i32));
Hal Finkelc93a9a22015-02-25 01:06:45 +00007547 Ops.push_back(Value);
7548 Ops.push_back(FIdx);
7549
7550 SmallVector<EVT, 2> ValueVTs;
7551 ValueVTs.push_back(MVT::Other); // chain
7552 SDVTList VTs = DAG.getVTList(ValueVTs);
7553
7554 StoreChain = DAG.getMemIntrinsicNode(ISD::INTRINSIC_VOID,
7555 dl, VTs, Ops, MVT::v4i32, PtrInfo);
7556
7557 // Extract the value requested.
7558 unsigned Offset = 4*cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007559 SDValue Idx = DAG.getConstant(Offset, dl, FIdx.getValueType());
Hal Finkelc93a9a22015-02-25 01:06:45 +00007560 Idx = DAG.getNode(ISD::ADD, dl, FIdx.getValueType(), FIdx, Idx);
7561
7562 SDValue IntVal = DAG.getLoad(MVT::i32, dl, StoreChain, Idx,
7563 PtrInfo.getWithOffset(Offset),
7564 false, false, false, 0);
7565
7566 if (!Subtarget.useCRBits())
7567 return IntVal;
7568
7569 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, IntVal);
7570}
7571
7572/// Lowering for QPX v4i1 loads
7573SDValue PPCTargetLowering::LowerVectorLoad(SDValue Op,
7574 SelectionDAG &DAG) const {
7575 SDLoc dl(Op);
7576 LoadSDNode *LN = cast<LoadSDNode>(Op.getNode());
7577 SDValue LoadChain = LN->getChain();
7578 SDValue BasePtr = LN->getBasePtr();
7579
7580 if (Op.getValueType() == MVT::v4f64 ||
7581 Op.getValueType() == MVT::v4f32) {
7582 EVT MemVT = LN->getMemoryVT();
7583 unsigned Alignment = LN->getAlignment();
7584
7585 // If this load is properly aligned, then it is legal.
7586 if (Alignment >= MemVT.getStoreSize())
7587 return Op;
7588
7589 EVT ScalarVT = Op.getValueType().getScalarType(),
7590 ScalarMemVT = MemVT.getScalarType();
7591 unsigned Stride = ScalarMemVT.getStoreSize();
7592
7593 SmallVector<SDValue, 8> Vals, LoadChains;
7594 for (unsigned Idx = 0; Idx < 4; ++Idx) {
7595 SDValue Load;
7596 if (ScalarVT != ScalarMemVT)
7597 Load =
7598 DAG.getExtLoad(LN->getExtensionType(), dl, ScalarVT, LoadChain,
7599 BasePtr,
7600 LN->getPointerInfo().getWithOffset(Idx*Stride),
7601 ScalarMemVT, LN->isVolatile(), LN->isNonTemporal(),
7602 LN->isInvariant(), MinAlign(Alignment, Idx*Stride),
7603 LN->getAAInfo());
7604 else
7605 Load =
7606 DAG.getLoad(ScalarVT, dl, LoadChain, BasePtr,
7607 LN->getPointerInfo().getWithOffset(Idx*Stride),
7608 LN->isVolatile(), LN->isNonTemporal(),
7609 LN->isInvariant(), MinAlign(Alignment, Idx*Stride),
7610 LN->getAAInfo());
7611
7612 if (Idx == 0 && LN->isIndexed()) {
7613 assert(LN->getAddressingMode() == ISD::PRE_INC &&
7614 "Unknown addressing mode on vector load");
7615 Load = DAG.getIndexedLoad(Load, dl, BasePtr, LN->getOffset(),
7616 LN->getAddressingMode());
7617 }
7618
7619 Vals.push_back(Load);
7620 LoadChains.push_back(Load.getValue(1));
7621
7622 BasePtr = DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007623 DAG.getConstant(Stride, dl,
7624 BasePtr.getValueType()));
Hal Finkelc93a9a22015-02-25 01:06:45 +00007625 }
7626
7627 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, LoadChains);
7628 SDValue Value = DAG.getNode(ISD::BUILD_VECTOR, dl,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007629 Op.getValueType(), Vals);
Hal Finkelc93a9a22015-02-25 01:06:45 +00007630
7631 if (LN->isIndexed()) {
7632 SDValue RetOps[] = { Value, Vals[0].getValue(1), TF };
7633 return DAG.getMergeValues(RetOps, dl);
7634 }
7635
7636 SDValue RetOps[] = { Value, TF };
7637 return DAG.getMergeValues(RetOps, dl);
7638 }
7639
7640 assert(Op.getValueType() == MVT::v4i1 && "Unknown load to lower");
7641 assert(LN->isUnindexed() && "Indexed v4i1 loads are not supported");
7642
7643 // To lower v4i1 from a byte array, we load the byte elements of the
7644 // vector and then reuse the BUILD_VECTOR logic.
7645
7646 SmallVector<SDValue, 4> VectElmts, VectElmtChains;
7647 for (unsigned i = 0; i < 4; ++i) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007648 SDValue Idx = DAG.getConstant(i, dl, BasePtr.getValueType());
Hal Finkelc93a9a22015-02-25 01:06:45 +00007649 Idx = DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr, Idx);
7650
7651 VectElmts.push_back(DAG.getExtLoad(ISD::EXTLOAD,
7652 dl, MVT::i32, LoadChain, Idx,
7653 LN->getPointerInfo().getWithOffset(i),
7654 MVT::i8 /* memory type */,
7655 LN->isVolatile(), LN->isNonTemporal(),
7656 LN->isInvariant(),
7657 1 /* alignment */, LN->getAAInfo()));
7658 VectElmtChains.push_back(VectElmts[i].getValue(1));
7659 }
7660
7661 LoadChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, VectElmtChains);
7662 SDValue Value = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i1, VectElmts);
7663
7664 SDValue RVals[] = { Value, LoadChain };
7665 return DAG.getMergeValues(RVals, dl);
7666}
7667
7668/// Lowering for QPX v4i1 stores
7669SDValue PPCTargetLowering::LowerVectorStore(SDValue Op,
7670 SelectionDAG &DAG) const {
7671 SDLoc dl(Op);
7672 StoreSDNode *SN = cast<StoreSDNode>(Op.getNode());
7673 SDValue StoreChain = SN->getChain();
7674 SDValue BasePtr = SN->getBasePtr();
7675 SDValue Value = SN->getValue();
7676
7677 if (Value.getValueType() == MVT::v4f64 ||
7678 Value.getValueType() == MVT::v4f32) {
7679 EVT MemVT = SN->getMemoryVT();
7680 unsigned Alignment = SN->getAlignment();
7681
7682 // If this store is properly aligned, then it is legal.
7683 if (Alignment >= MemVT.getStoreSize())
7684 return Op;
7685
7686 EVT ScalarVT = Value.getValueType().getScalarType(),
7687 ScalarMemVT = MemVT.getScalarType();
7688 unsigned Stride = ScalarMemVT.getStoreSize();
7689
7690 SmallVector<SDValue, 8> Stores;
7691 for (unsigned Idx = 0; Idx < 4; ++Idx) {
Mehdi Amini44ede332015-07-09 02:09:04 +00007692 SDValue Ex = DAG.getNode(
7693 ISD::EXTRACT_VECTOR_ELT, dl, ScalarVT, Value,
7694 DAG.getConstant(Idx, dl, getVectorIdxTy(DAG.getDataLayout())));
Hal Finkelc93a9a22015-02-25 01:06:45 +00007695 SDValue Store;
7696 if (ScalarVT != ScalarMemVT)
7697 Store =
7698 DAG.getTruncStore(StoreChain, dl, Ex, BasePtr,
7699 SN->getPointerInfo().getWithOffset(Idx*Stride),
7700 ScalarMemVT, SN->isVolatile(), SN->isNonTemporal(),
7701 MinAlign(Alignment, Idx*Stride), SN->getAAInfo());
7702 else
7703 Store =
7704 DAG.getStore(StoreChain, dl, Ex, BasePtr,
7705 SN->getPointerInfo().getWithOffset(Idx*Stride),
7706 SN->isVolatile(), SN->isNonTemporal(),
7707 MinAlign(Alignment, Idx*Stride), SN->getAAInfo());
7708
7709 if (Idx == 0 && SN->isIndexed()) {
7710 assert(SN->getAddressingMode() == ISD::PRE_INC &&
7711 "Unknown addressing mode on vector store");
7712 Store = DAG.getIndexedStore(Store, dl, BasePtr, SN->getOffset(),
7713 SN->getAddressingMode());
7714 }
7715
7716 BasePtr = DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007717 DAG.getConstant(Stride, dl,
7718 BasePtr.getValueType()));
Hal Finkelc93a9a22015-02-25 01:06:45 +00007719 Stores.push_back(Store);
7720 }
7721
7722 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores);
7723
7724 if (SN->isIndexed()) {
7725 SDValue RetOps[] = { TF, Stores[0].getValue(1) };
7726 return DAG.getMergeValues(RetOps, dl);
7727 }
7728
7729 return TF;
7730 }
7731
7732 assert(SN->isUnindexed() && "Indexed v4i1 stores are not supported");
7733 assert(Value.getValueType() == MVT::v4i1 && "Unknown store to lower");
7734
7735 // The values are now known to be -1 (false) or 1 (true). To convert this
7736 // into 0 (false) and 1 (true), add 1 and then divide by 2 (multiply by 0.5).
7737 // This can be done with an fma and the 0.5 constant: (V+1.0)*0.5 = 0.5*V+0.5
7738 Value = DAG.getNode(PPCISD::QBFLT, dl, MVT::v4f64, Value);
7739
7740 // FIXME: We can make this an f32 vector, but the BUILD_VECTOR code needs to
7741 // understand how to form the extending load.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007742 SDValue FPHalfs = DAG.getConstantFP(0.5, dl, MVT::f64);
Hal Finkelc93a9a22015-02-25 01:06:45 +00007743 FPHalfs = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f64,
7744 FPHalfs, FPHalfs, FPHalfs, FPHalfs);
7745
7746 Value = DAG.getNode(ISD::FMA, dl, MVT::v4f64, Value, FPHalfs, FPHalfs);
7747
7748 // Now convert to an integer and store.
7749 Value = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007750 DAG.getConstant(Intrinsic::ppc_qpx_qvfctiwu, dl, MVT::i32),
Hal Finkelc93a9a22015-02-25 01:06:45 +00007751 Value);
7752
7753 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
7754 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
7755 MachinePointerInfo PtrInfo = MachinePointerInfo::getFixedStack(FrameIdx);
Mehdi Amini44ede332015-07-09 02:09:04 +00007756 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Hal Finkelc93a9a22015-02-25 01:06:45 +00007757 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
7758
7759 SmallVector<SDValue, 2> Ops;
7760 Ops.push_back(StoreChain);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007761 Ops.push_back(DAG.getConstant(Intrinsic::ppc_qpx_qvstfiw, dl, MVT::i32));
Hal Finkelc93a9a22015-02-25 01:06:45 +00007762 Ops.push_back(Value);
7763 Ops.push_back(FIdx);
7764
7765 SmallVector<EVT, 2> ValueVTs;
7766 ValueVTs.push_back(MVT::Other); // chain
7767 SDVTList VTs = DAG.getVTList(ValueVTs);
7768
7769 StoreChain = DAG.getMemIntrinsicNode(ISD::INTRINSIC_VOID,
7770 dl, VTs, Ops, MVT::v4i32, PtrInfo);
7771
7772 // Move data into the byte array.
7773 SmallVector<SDValue, 4> Loads, LoadChains;
7774 for (unsigned i = 0; i < 4; ++i) {
7775 unsigned Offset = 4*i;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007776 SDValue Idx = DAG.getConstant(Offset, dl, FIdx.getValueType());
Hal Finkelc93a9a22015-02-25 01:06:45 +00007777 Idx = DAG.getNode(ISD::ADD, dl, FIdx.getValueType(), FIdx, Idx);
7778
7779 Loads.push_back(DAG.getLoad(MVT::i32, dl, StoreChain, Idx,
7780 PtrInfo.getWithOffset(Offset),
7781 false, false, false, 0));
7782 LoadChains.push_back(Loads[i].getValue(1));
7783 }
7784
7785 StoreChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, LoadChains);
7786
7787 SmallVector<SDValue, 4> Stores;
7788 for (unsigned i = 0; i < 4; ++i) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007789 SDValue Idx = DAG.getConstant(i, dl, BasePtr.getValueType());
Hal Finkelc93a9a22015-02-25 01:06:45 +00007790 Idx = DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr, Idx);
7791
7792 Stores.push_back(DAG.getTruncStore(StoreChain, dl, Loads[i], Idx,
7793 SN->getPointerInfo().getWithOffset(i),
7794 MVT::i8 /* memory type */,
7795 SN->isNonTemporal(), SN->isVolatile(),
7796 1 /* alignment */, SN->getAAInfo()));
7797 }
7798
7799 StoreChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores);
7800
7801 return StoreChain;
7802}
7803
Dan Gohman21cea8a2010-04-17 15:26:15 +00007804SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00007805 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00007806 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007807 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007808
Owen Anderson9f944592009-08-11 20:47:22 +00007809 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
7810 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelcf0da6c2009-02-17 22:15:04 +00007811
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007812 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00007813 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007814
Chris Lattner7e4398742006-04-18 03:43:48 +00007815 // Shrinkify inputs to v8i16.
Wesley Peck527da1b2010-11-23 03:31:01 +00007816 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
7817 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
7818 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007819
Chris Lattner7e4398742006-04-18 03:43:48 +00007820 // Low parts multiplied together, generating 32-bit results (we ignore the
7821 // top parts).
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007822 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson9f944592009-08-11 20:47:22 +00007823 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007824
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007825 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson9f944592009-08-11 20:47:22 +00007826 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner7e4398742006-04-18 03:43:48 +00007827 // Shift the high parts up 16 bits.
Scott Michelcf0da6c2009-02-17 22:15:04 +00007828 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00007829 Neg16, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00007830 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
7831 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007832 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007833
Owen Anderson9f944592009-08-11 20:47:22 +00007834 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner7e4398742006-04-18 03:43:48 +00007835
Chris Lattner96d50482006-04-18 04:28:57 +00007836 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00007837 LHS, RHS, Zero, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00007838 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007839 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007840 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00007841
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00007842 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007843 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson9f944592009-08-11 20:47:22 +00007844 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00007845 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007846
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00007847 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007848 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson9f944592009-08-11 20:47:22 +00007849 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00007850 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007851
Bill Schmidt42995e82014-06-09 16:06:29 +00007852 // Merge the results together. Because vmuleub and vmuloub are
7853 // instructions with a big-endian bias, we must reverse the
7854 // element numbering and reverse the meaning of "odd" and "even"
7855 // when generating little endian code.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00007856 int Ops[16];
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00007857 for (unsigned i = 0; i != 8; ++i) {
Bill Schmidt42995e82014-06-09 16:06:29 +00007858 if (isLittleEndian) {
7859 Ops[i*2 ] = 2*i;
7860 Ops[i*2+1] = 2*i+16;
7861 } else {
7862 Ops[i*2 ] = 2*i+1;
7863 Ops[i*2+1] = 2*i+1+16;
7864 }
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00007865 }
Bill Schmidt42995e82014-06-09 16:06:29 +00007866 if (isLittleEndian)
7867 return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops);
7868 else
7869 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner7e4398742006-04-18 03:43:48 +00007870 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007871 llvm_unreachable("Unknown mul to lower!");
Chris Lattner7e4398742006-04-18 03:43:48 +00007872 }
Chris Lattnera2cae1b2006-04-18 03:24:30 +00007873}
7874
Chris Lattnerf3d06c62005-08-26 00:52:45 +00007875/// LowerOperation - Provide custom lowering hooks for some operations.
7876///
Dan Gohman21cea8a2010-04-17 15:26:15 +00007877SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerf3d06c62005-08-26 00:52:45 +00007878 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007879 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner4211ca92006-04-14 06:01:58 +00007880 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00007881 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00007882 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackye3f15c982012-06-04 17:36:38 +00007883 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00007884 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00007885 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sandsa0984362011-09-06 13:37:06 +00007886 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
7887 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007888 case ISD::VASTART:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007889 return LowerVASTART(Op, DAG, Subtarget);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007890
7891 case ISD::VAARG:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007892 return LowerVAARG(Op, DAG, Subtarget);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00007893
Roman Divackyc3825df2013-07-25 21:36:47 +00007894 case ISD::VACOPY:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007895 return LowerVACOPY(Op, DAG, Subtarget);
Roman Divackyc3825df2013-07-25 21:36:47 +00007896
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007897 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, Subtarget);
Chris Lattner43df5b32007-02-25 05:34:32 +00007898 case ISD::DYNAMIC_STACKALLOC:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007899 return LowerDYNAMIC_STACKALLOC(Op, DAG, Subtarget);
Evan Cheng51096af2008-04-19 01:30:48 +00007900
Hal Finkel756810f2013-03-21 21:37:52 +00007901 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
7902 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
7903
Hal Finkel940ab932014-02-28 00:27:01 +00007904 case ISD::LOAD: return LowerLOAD(Op, DAG);
7905 case ISD::STORE: return LowerSTORE(Op, DAG);
7906 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00007907 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen37bc85f2009-06-04 20:53:52 +00007908 case ISD::FP_TO_UINT:
7909 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Hal Finkeled844c42015-01-06 22:31:02 +00007910 SDLoc(Op));
Hal Finkelf6d45f22013-04-01 17:52:07 +00007911 case ISD::UINT_TO_FP:
7912 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman9ba4d762008-01-31 00:41:03 +00007913 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00007914
Chris Lattner4211ca92006-04-14 06:01:58 +00007915 // Lower 64-bit shifts.
Chris Lattner601b8652006-09-20 03:47:40 +00007916 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
7917 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
7918 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00007919
Chris Lattner4211ca92006-04-14 06:01:58 +00007920 // Vector-related lowering.
7921 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
7922 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7923 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
7924 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Hal Finkel5c0d1452014-03-30 13:22:59 +00007925 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Hal Finkelc93a9a22015-02-25 01:06:45 +00007926 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00007927 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007928
Hal Finkel25c19922013-05-15 21:37:41 +00007929 // For counter-based loop handling.
7930 case ISD::INTRINSIC_W_CHAIN: return SDValue();
7931
Chris Lattnerf6a81562007-12-08 06:59:59 +00007932 // Frame & Return address.
7933 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00007934 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnere675a082005-08-31 20:23:54 +00007935 }
Chris Lattnerf3d06c62005-08-26 00:52:45 +00007936}
7937
Duncan Sands6ed40142008-12-01 11:39:25 +00007938void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
7939 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007940 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00007941 SDLoc dl(N);
Chris Lattner57ee7c62007-11-28 18:44:47 +00007942 switch (N->getOpcode()) {
Duncan Sands4068a7f2008-10-28 15:00:32 +00007943 default:
Craig Toppere55c5562012-02-07 02:50:20 +00007944 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkelbbdee932014-12-02 22:01:00 +00007945 case ISD::READCYCLECOUNTER: {
7946 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
7947 SDValue RTB = DAG.getNode(PPCISD::READ_TIME_BASE, dl, VTs, N->getOperand(0));
7948
7949 Results.push_back(RTB);
7950 Results.push_back(RTB.getValue(1));
7951 Results.push_back(RTB.getValue(2));
7952 break;
7953 }
Hal Finkel25c19922013-05-15 21:37:41 +00007954 case ISD::INTRINSIC_W_CHAIN: {
7955 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
7956 Intrinsic::ppc_is_decremented_ctr_nonzero)
7957 break;
7958
7959 assert(N->getValueType(0) == MVT::i1 &&
7960 "Unexpected result type for CTR decrement intrinsic");
Mehdi Amini44ede332015-07-09 02:09:04 +00007961 EVT SVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
7962 N->getValueType(0));
Hal Finkel25c19922013-05-15 21:37:41 +00007963 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
7964 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
7965 N->getOperand(1));
7966
7967 Results.push_back(NewInt);
7968 Results.push_back(NewInt.getValue(1));
7969 break;
7970 }
Roman Divacky4394e682011-06-28 15:30:42 +00007971 case ISD::VAARG: {
Eric Christophercccae792015-01-30 22:02:31 +00007972 if (!Subtarget.isSVR4ABI() || Subtarget.isPPC64())
Roman Divacky4394e682011-06-28 15:30:42 +00007973 return;
7974
7975 EVT VT = N->getValueType(0);
7976
7977 if (VT == MVT::i64) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007978 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, Subtarget);
Roman Divacky4394e682011-06-28 15:30:42 +00007979
7980 Results.push_back(NewNode);
7981 Results.push_back(NewNode.getValue(1));
7982 }
7983 return;
7984 }
Duncan Sands6ed40142008-12-01 11:39:25 +00007985 case ISD::FP_ROUND_INREG: {
Owen Anderson9f944592009-08-11 20:47:22 +00007986 assert(N->getValueType(0) == MVT::ppcf128);
7987 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007988 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00007989 MVT::f64, N->getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007990 DAG.getIntPtrConstant(0, dl));
Dale Johannesenf80493b2009-02-05 22:07:54 +00007991 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00007992 MVT::f64, N->getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007993 DAG.getIntPtrConstant(1, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00007994
Ulrich Weigand874fc622013-03-26 10:56:22 +00007995 // Add the two halves of the long double in round-to-zero mode.
7996 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands6ed40142008-12-01 11:39:25 +00007997
7998 // We know the low half is about to be thrown away, so just use something
7999 // convenient.
Owen Anderson9f944592009-08-11 20:47:22 +00008000 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesenf80493b2009-02-05 22:07:54 +00008001 FPreg, FPreg));
Duncan Sands6ed40142008-12-01 11:39:25 +00008002 return;
Duncan Sands2a287912008-07-19 16:26:02 +00008003 }
Duncan Sands6ed40142008-12-01 11:39:25 +00008004 case ISD::FP_TO_SINT:
Hal Finkel93138502015-04-10 03:39:00 +00008005 case ISD::FP_TO_UINT:
Bill Schmidt41221692013-07-09 18:50:20 +00008006 // LowerFP_TO_INT() can only handle f32 and f64.
8007 if (N->getOperand(0).getValueType() == MVT::ppcf128)
8008 return;
Dale Johannesen37bc85f2009-06-04 20:53:52 +00008009 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00008010 return;
Chris Lattner57ee7c62007-11-28 18:44:47 +00008011 }
8012}
8013
8014
Chris Lattner4211ca92006-04-14 06:01:58 +00008015//===----------------------------------------------------------------------===//
8016// Other Lowering Code
8017//===----------------------------------------------------------------------===//
8018
Robin Morisset22129962014-09-23 20:46:49 +00008019static Instruction* callIntrinsic(IRBuilder<> &Builder, Intrinsic::ID Id) {
8020 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
8021 Function *Func = Intrinsic::getDeclaration(M, Id);
David Blaikieff6409d2015-05-18 22:13:54 +00008022 return Builder.CreateCall(Func, {});
Robin Morisset22129962014-09-23 20:46:49 +00008023}
8024
8025// The mappings for emitLeading/TrailingFence is taken from
8026// http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html
8027Instruction* PPCTargetLowering::emitLeadingFence(IRBuilder<> &Builder,
8028 AtomicOrdering Ord, bool IsStore,
8029 bool IsLoad) const {
8030 if (Ord == SequentiallyConsistent)
8031 return callIntrinsic(Builder, Intrinsic::ppc_sync);
David Blaikieff6409d2015-05-18 22:13:54 +00008032 if (isAtLeastRelease(Ord))
Robin Morisset22129962014-09-23 20:46:49 +00008033 return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
David Blaikieff6409d2015-05-18 22:13:54 +00008034 return nullptr;
Robin Morisset22129962014-09-23 20:46:49 +00008035}
8036
8037Instruction* PPCTargetLowering::emitTrailingFence(IRBuilder<> &Builder,
8038 AtomicOrdering Ord, bool IsStore,
8039 bool IsLoad) const {
8040 if (IsLoad && isAtLeastAcquire(Ord))
8041 return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
8042 // FIXME: this is too conservative, a dependent branch + isync is enough.
8043 // See http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html and
8044 // http://www.rdrop.com/users/paulmck/scalability/paper/N2745r.2011.03.04a.html
8045 // and http://www.cl.cam.ac.uk/~pes20/cppppc/ for justification.
David Blaikieff6409d2015-05-18 22:13:54 +00008046 return nullptr;
Robin Morisset22129962014-09-23 20:46:49 +00008047}
8048
Chris Lattner9b577f12005-08-26 21:23:58 +00008049MachineBasicBlock *
Dale Johannesend4eb0522008-08-25 22:34:37 +00008050PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008051 unsigned AtomicSize,
8052 unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008053 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christophercccae792015-01-30 22:02:31 +00008054 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Dale Johannesend4eb0522008-08-25 22:34:37 +00008055
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008056 auto LoadMnemonic = PPC::LDARX;
8057 auto StoreMnemonic = PPC::STDCX;
8058 switch (AtomicSize) {
8059 default:
8060 llvm_unreachable("Unexpected size of atomic entity");
8061 case 1:
8062 LoadMnemonic = PPC::LBARX;
8063 StoreMnemonic = PPC::STBCX;
8064 assert(Subtarget.hasPartwordAtomics() && "Call this only with size >=4");
8065 break;
8066 case 2:
8067 LoadMnemonic = PPC::LHARX;
8068 StoreMnemonic = PPC::STHCX;
8069 assert(Subtarget.hasPartwordAtomics() && "Call this only with size >=4");
8070 break;
8071 case 4:
8072 LoadMnemonic = PPC::LWARX;
8073 StoreMnemonic = PPC::STWCX;
8074 break;
8075 case 8:
8076 LoadMnemonic = PPC::LDARX;
8077 StoreMnemonic = PPC::STDCX;
8078 break;
8079 }
8080
Dale Johannesend4eb0522008-08-25 22:34:37 +00008081 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8082 MachineFunction *F = BB->getParent();
8083 MachineFunction::iterator It = BB;
8084 ++It;
8085
8086 unsigned dest = MI->getOperand(0).getReg();
8087 unsigned ptrA = MI->getOperand(1).getReg();
8088 unsigned ptrB = MI->getOperand(2).getReg();
8089 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00008090 DebugLoc dl = MI->getDebugLoc();
Dale Johannesend4eb0522008-08-25 22:34:37 +00008091
8092 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
8093 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
8094 F->insert(It, loopMBB);
8095 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00008096 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00008097 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00008098 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008099
8100 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008101 unsigned TmpReg = (!BinOpcode) ? incr :
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008102 RegInfo.createVirtualRegister( AtomicSize == 8 ? &PPC::G8RCRegClass
Craig Topper61e88f42014-11-21 05:58:21 +00008103 : &PPC::GPRCRegClass);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008104
8105 // thisMBB:
8106 // ...
8107 // fallthrough --> loopMBB
8108 BB->addSuccessor(loopMBB);
8109
8110 // loopMBB:
8111 // l[wd]arx dest, ptr
8112 // add r0, dest, incr
8113 // st[wd]cx. r0, ptr
8114 // bne- loopMBB
8115 // fallthrough --> exitMBB
8116 BB = loopMBB;
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008117 BuildMI(BB, dl, TII->get(LoadMnemonic), dest)
Dale Johannesend4eb0522008-08-25 22:34:37 +00008118 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008119 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00008120 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008121 BuildMI(BB, dl, TII->get(StoreMnemonic))
Dale Johannesend4eb0522008-08-25 22:34:37 +00008122 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008123 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00008124 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008125 BB->addSuccessor(loopMBB);
8126 BB->addSuccessor(exitMBB);
8127
8128 // exitMBB:
8129 // ...
8130 BB = exitMBB;
8131 return BB;
8132}
8133
8134MachineBasicBlock *
Scott Michelcf0da6c2009-02-17 22:15:04 +00008135PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesena32affb2008-08-28 17:53:09 +00008136 MachineBasicBlock *BB,
8137 bool is8bit, // operation
Dan Gohman747e55b2009-02-07 16:15:20 +00008138 unsigned BinOpcode) const {
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008139 // If we support part-word atomic mnemonics, just use them
8140 if (Subtarget.hasPartwordAtomics())
8141 return EmitAtomicBinary(MI, BB, is8bit ? 1 : 2, BinOpcode);
8142
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008143 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christophercccae792015-01-30 22:02:31 +00008144 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Dale Johannesena32affb2008-08-28 17:53:09 +00008145 // In 64 bit mode we have to use 64 bits for addresses, even though the
8146 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
8147 // registers without caring whether they're 32 or 64, but here we're
8148 // doing actual arithmetic on the addresses.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008149 bool is64bit = Subtarget.isPPC64();
Hal Finkelf70c41e2013-03-21 23:45:03 +00008150 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesena32affb2008-08-28 17:53:09 +00008151
8152 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8153 MachineFunction *F = BB->getParent();
8154 MachineFunction::iterator It = BB;
8155 ++It;
8156
8157 unsigned dest = MI->getOperand(0).getReg();
8158 unsigned ptrA = MI->getOperand(1).getReg();
8159 unsigned ptrB = MI->getOperand(2).getReg();
8160 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00008161 DebugLoc dl = MI->getDebugLoc();
Dale Johannesena32affb2008-08-28 17:53:09 +00008162
8163 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
8164 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
8165 F->insert(It, loopMBB);
8166 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00008167 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00008168 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00008169 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesena32affb2008-08-28 17:53:09 +00008170
8171 MachineRegisterInfo &RegInfo = F->getRegInfo();
Craig Topper61e88f42014-11-21 05:58:21 +00008172 const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass
8173 : &PPC::GPRCRegClass;
Dale Johannesena32affb2008-08-28 17:53:09 +00008174 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
8175 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
8176 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
8177 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
8178 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
8179 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
8180 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
8181 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
8182 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
8183 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008184 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00008185 unsigned Ptr1Reg;
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008186 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00008187
8188 // thisMBB:
8189 // ...
8190 // fallthrough --> loopMBB
8191 BB->addSuccessor(loopMBB);
8192
8193 // The 4-byte load must be aligned, while a char or short may be
8194 // anywhere in the word. Hence all this nasty bookkeeping code.
8195 // add ptr1, ptrA, ptrB [copy if ptrA==0]
8196 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00008197 // xori shift, shift1, 24 [16]
Dale Johannesena32affb2008-08-28 17:53:09 +00008198 // rlwinm ptr, ptr1, 0, 0, 29
8199 // slw incr2, incr, shift
8200 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
8201 // slw mask, mask2, shift
8202 // loopMBB:
Dale Johannesen340d2642008-08-30 00:08:53 +00008203 // lwarx tmpDest, ptr
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008204 // add tmp, tmpDest, incr2
8205 // andc tmp2, tmpDest, mask
Dale Johannesena32affb2008-08-28 17:53:09 +00008206 // and tmp3, tmp, mask
8207 // or tmp4, tmp3, tmp2
Dale Johannesen340d2642008-08-30 00:08:53 +00008208 // stwcx. tmp4, ptr
Dale Johannesena32affb2008-08-28 17:53:09 +00008209 // bne- loopMBB
8210 // fallthrough --> exitMBB
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008211 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00008212 if (ptrA != ZeroReg) {
Dale Johannesena32affb2008-08-28 17:53:09 +00008213 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008214 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00008215 .addReg(ptrA).addReg(ptrB);
8216 } else {
8217 Ptr1Reg = ptrB;
8218 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00008219 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00008220 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008221 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00008222 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
8223 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00008224 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00008225 .addReg(Ptr1Reg).addImm(0).addImm(61);
8226 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00008227 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00008228 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008229 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00008230 .addReg(incr).addReg(ShiftReg);
8231 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00008232 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesena32affb2008-08-28 17:53:09 +00008233 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00008234 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
8235 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesena32affb2008-08-28 17:53:09 +00008236 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00008237 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00008238 .addReg(Mask2Reg).addReg(ShiftReg);
8239
8240 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00008241 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00008242 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008243 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00008244 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008245 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008246 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008247 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008248 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00008249 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008250 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00008251 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidt3581cd42013-04-02 18:37:08 +00008252 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00008253 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008254 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00008255 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesena32affb2008-08-28 17:53:09 +00008256 BB->addSuccessor(loopMBB);
8257 BB->addSuccessor(exitMBB);
8258
8259 // exitMBB:
8260 // ...
8261 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00008262 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
8263 .addReg(ShiftReg);
Dale Johannesena32affb2008-08-28 17:53:09 +00008264 return BB;
8265}
8266
Hal Finkel756810f2013-03-21 21:37:52 +00008267llvm::MachineBasicBlock*
8268PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
8269 MachineBasicBlock *MBB) const {
8270 DebugLoc DL = MI->getDebugLoc();
Eric Christophercccae792015-01-30 22:02:31 +00008271 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00008272
8273 MachineFunction *MF = MBB->getParent();
8274 MachineRegisterInfo &MRI = MF->getRegInfo();
8275
8276 const BasicBlock *BB = MBB->getBasicBlock();
8277 MachineFunction::iterator I = MBB;
8278 ++I;
8279
8280 // Memory Reference
8281 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
8282 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
8283
8284 unsigned DstReg = MI->getOperand(0).getReg();
8285 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
8286 assert(RC->hasType(MVT::i32) && "Invalid destination!");
8287 unsigned mainDstReg = MRI.createVirtualRegister(RC);
8288 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
8289
Mehdi Amini44ede332015-07-09 02:09:04 +00008290 MVT PVT = getPointerTy(MF->getDataLayout());
Hal Finkel756810f2013-03-21 21:37:52 +00008291 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
8292 "Invalid Pointer Size!");
8293 // For v = setjmp(buf), we generate
8294 //
8295 // thisMBB:
8296 // SjLjSetup mainMBB
8297 // bl mainMBB
8298 // v_restore = 1
8299 // b sinkMBB
8300 //
8301 // mainMBB:
8302 // buf[LabelOffset] = LR
8303 // v_main = 0
8304 //
8305 // sinkMBB:
8306 // v = phi(main, restore)
8307 //
8308
8309 MachineBasicBlock *thisMBB = MBB;
8310 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
8311 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
8312 MF->insert(I, mainMBB);
8313 MF->insert(I, sinkMBB);
8314
8315 MachineInstrBuilder MIB;
8316
8317 // Transfer the remainder of BB and its successor edges to sinkMBB.
8318 sinkMBB->splice(sinkMBB->begin(), MBB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00008319 std::next(MachineBasicBlock::iterator(MI)), MBB->end());
Hal Finkel756810f2013-03-21 21:37:52 +00008320 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
8321
8322 // Note that the structure of the jmp_buf used here is not compatible
8323 // with that used by libc, and is not designed to be. Specifically, it
8324 // stores only those 'reserved' registers that LLVM does not otherwise
8325 // understand how to spill. Also, by convention, by the time this
8326 // intrinsic is called, Clang has already stored the frame address in the
8327 // first slot of the buffer and stack address in the third. Following the
8328 // X86 target code, we'll store the jump address in the second slot. We also
8329 // need to save the TOC pointer (R2) to handle jumps between shared
8330 // libraries, and that will be stored in the fourth slot. The thread
8331 // identifier (R13) is not affected.
8332
8333 // thisMBB:
8334 const int64_t LabelOffset = 1 * PVT.getStoreSize();
8335 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00008336 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00008337
8338 // Prepare IP either in reg.
8339 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
8340 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
8341 unsigned BufReg = MI->getOperand(1).getReg();
8342
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008343 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI()) {
Hal Finkele6698d52015-02-01 15:03:28 +00008344 setUsesTOCBasePtr(*MBB->getParent());
Hal Finkel756810f2013-03-21 21:37:52 +00008345 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
8346 .addReg(PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00008347 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00008348 .addReg(BufReg);
Hal Finkel756810f2013-03-21 21:37:52 +00008349 MIB.setMemRefs(MMOBegin, MMOEnd);
8350 }
8351
Hal Finkelf05d6c72013-07-17 23:50:51 +00008352 // Naked functions never have a base pointer, and so we use r1. For all
8353 // other functions, this decision must be delayed until during PEI.
8354 unsigned BaseReg;
Duncan P. N. Exon Smith5bedaf932015-02-14 02:54:07 +00008355 if (MF->getFunction()->hasFnAttribute(Attribute::Naked))
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008356 BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00008357 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008358 BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP;
Hal Finkelf05d6c72013-07-17 23:50:51 +00008359
8360 MIB = BuildMI(*thisMBB, MI, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008361 TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW))
Eric Christophercccae792015-01-30 22:02:31 +00008362 .addReg(BaseReg)
8363 .addImm(BPOffset)
8364 .addReg(BufReg);
Hal Finkelf05d6c72013-07-17 23:50:51 +00008365 MIB.setMemRefs(MMOBegin, MMOEnd);
8366
Hal Finkel756810f2013-03-21 21:37:52 +00008367 // Setup
Hal Finkele5680b32013-04-04 22:55:54 +00008368 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Eric Christophercccae792015-01-30 22:02:31 +00008369 const PPCRegisterInfo *TRI = Subtarget.getRegisterInfo();
Bill Wendling5e7656b2013-06-07 07:55:53 +00008370 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel756810f2013-03-21 21:37:52 +00008371
8372 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
8373
8374 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
8375 .addMBB(mainMBB);
8376 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
8377
8378 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
8379 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
8380
8381 // mainMBB:
8382 // mainDstReg = 0
Eric Christophercccae792015-01-30 22:02:31 +00008383 MIB =
8384 BuildMI(mainMBB, DL,
8385 TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
Hal Finkel756810f2013-03-21 21:37:52 +00008386
8387 // Store IP
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008388 if (Subtarget.isPPC64()) {
Hal Finkel756810f2013-03-21 21:37:52 +00008389 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
8390 .addReg(LabelReg)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00008391 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00008392 .addReg(BufReg);
8393 } else {
8394 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
8395 .addReg(LabelReg)
8396 .addImm(LabelOffset)
8397 .addReg(BufReg);
8398 }
8399
8400 MIB.setMemRefs(MMOBegin, MMOEnd);
8401
8402 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
8403 mainMBB->addSuccessor(sinkMBB);
8404
8405 // sinkMBB:
8406 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
8407 TII->get(PPC::PHI), DstReg)
8408 .addReg(mainDstReg).addMBB(mainMBB)
8409 .addReg(restoreDstReg).addMBB(thisMBB);
8410
8411 MI->eraseFromParent();
8412 return sinkMBB;
8413}
8414
8415MachineBasicBlock *
8416PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
8417 MachineBasicBlock *MBB) const {
8418 DebugLoc DL = MI->getDebugLoc();
Eric Christophercccae792015-01-30 22:02:31 +00008419 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00008420
8421 MachineFunction *MF = MBB->getParent();
8422 MachineRegisterInfo &MRI = MF->getRegInfo();
8423
8424 // Memory Reference
8425 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
8426 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
8427
Mehdi Amini44ede332015-07-09 02:09:04 +00008428 MVT PVT = getPointerTy(MF->getDataLayout());
Hal Finkel756810f2013-03-21 21:37:52 +00008429 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
8430 "Invalid Pointer Size!");
8431
8432 const TargetRegisterClass *RC =
8433 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
8434 unsigned Tmp = MRI.createVirtualRegister(RC);
8435 // Since FP is only updated here but NOT referenced, it's treated as GPR.
8436 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
8437 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Eric Christophercccae792015-01-30 22:02:31 +00008438 unsigned BP =
8439 (PVT == MVT::i64)
8440 ? PPC::X30
8441 : (Subtarget.isSVR4ABI() &&
8442 MF->getTarget().getRelocationModel() == Reloc::PIC_
8443 ? PPC::R29
8444 : PPC::R30);
Hal Finkel756810f2013-03-21 21:37:52 +00008445
8446 MachineInstrBuilder MIB;
8447
8448 const int64_t LabelOffset = 1 * PVT.getStoreSize();
8449 const int64_t SPOffset = 2 * PVT.getStoreSize();
8450 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00008451 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00008452
8453 unsigned BufReg = MI->getOperand(0).getReg();
8454
8455 // Reload FP (the jumped-to function may not have had a
8456 // frame pointer, and if so, then its r31 will be restored
8457 // as necessary).
8458 if (PVT == MVT::i64) {
8459 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
8460 .addImm(0)
8461 .addReg(BufReg);
8462 } else {
8463 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
8464 .addImm(0)
8465 .addReg(BufReg);
8466 }
8467 MIB.setMemRefs(MMOBegin, MMOEnd);
8468
8469 // Reload IP
8470 if (PVT == MVT::i64) {
8471 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00008472 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00008473 .addReg(BufReg);
8474 } else {
8475 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
8476 .addImm(LabelOffset)
8477 .addReg(BufReg);
8478 }
8479 MIB.setMemRefs(MMOBegin, MMOEnd);
8480
8481 // Reload SP
8482 if (PVT == MVT::i64) {
8483 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00008484 .addImm(SPOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00008485 .addReg(BufReg);
8486 } else {
8487 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
8488 .addImm(SPOffset)
8489 .addReg(BufReg);
8490 }
8491 MIB.setMemRefs(MMOBegin, MMOEnd);
8492
Hal Finkelf05d6c72013-07-17 23:50:51 +00008493 // Reload BP
8494 if (PVT == MVT::i64) {
8495 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
8496 .addImm(BPOffset)
8497 .addReg(BufReg);
8498 } else {
8499 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
8500 .addImm(BPOffset)
8501 .addReg(BufReg);
8502 }
8503 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel756810f2013-03-21 21:37:52 +00008504
8505 // Reload TOC
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008506 if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) {
Hal Finkele6698d52015-02-01 15:03:28 +00008507 setUsesTOCBasePtr(*MBB->getParent());
Hal Finkel756810f2013-03-21 21:37:52 +00008508 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00008509 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00008510 .addReg(BufReg);
8511
8512 MIB.setMemRefs(MMOBegin, MMOEnd);
8513 }
8514
8515 // Jump
8516 BuildMI(*MBB, MI, DL,
8517 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
8518 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
8519
8520 MI->eraseFromParent();
8521 return MBB;
8522}
8523
Dale Johannesena32affb2008-08-28 17:53:09 +00008524MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00008525PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00008526 MachineBasicBlock *BB) const {
Hal Finkel934361a2015-01-14 01:07:51 +00008527 if (MI->getOpcode() == TargetOpcode::STACKMAP ||
Hal Finkelaf519932015-01-19 07:20:27 +00008528 MI->getOpcode() == TargetOpcode::PATCHPOINT) {
8529 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI() &&
8530 MI->getOpcode() == TargetOpcode::PATCHPOINT) {
8531 // Call lowering should have added an r2 operand to indicate a dependence
8532 // on the TOC base pointer value. It can't however, because there is no
8533 // way to mark the dependence as implicit there, and so the stackmap code
8534 // will confuse it with a regular operand. Instead, add the dependence
8535 // here.
Hal Finkele6698d52015-02-01 15:03:28 +00008536 setUsesTOCBasePtr(*BB->getParent());
Hal Finkelaf519932015-01-19 07:20:27 +00008537 MI->addOperand(MachineOperand::CreateReg(PPC::X2, false, true));
8538 }
8539
Hal Finkel934361a2015-01-14 01:07:51 +00008540 return emitPatchPoint(MI, BB);
Hal Finkelaf519932015-01-19 07:20:27 +00008541 }
Hal Finkel934361a2015-01-14 01:07:51 +00008542
Hal Finkel756810f2013-03-21 21:37:52 +00008543 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
8544 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
8545 return emitEHSjLjSetJmp(MI, BB);
8546 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
8547 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
8548 return emitEHSjLjLongJmp(MI, BB);
8549 }
8550
Eric Christophercccae792015-01-30 22:02:31 +00008551 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Evan Cheng32e376f2008-07-12 02:23:19 +00008552
8553 // To "insert" these instructions we actually have to insert their
8554 // control-flow patterns.
Chris Lattner9b577f12005-08-26 21:23:58 +00008555 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00008556 MachineFunction::iterator It = BB;
Chris Lattner9b577f12005-08-26 21:23:58 +00008557 ++It;
Evan Cheng32e376f2008-07-12 02:23:19 +00008558
Dan Gohman3b460302008-07-07 23:14:23 +00008559 MachineFunction *F = BB->getParent();
Evan Cheng32e376f2008-07-12 02:23:19 +00008560
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008561 if (Subtarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
Eric Christophercccae792015-01-30 22:02:31 +00008562 MI->getOpcode() == PPC::SELECT_CC_I8 ||
8563 MI->getOpcode() == PPC::SELECT_I4 ||
8564 MI->getOpcode() == PPC::SELECT_I8)) {
Hal Finkeled6a2852013-04-05 23:29:01 +00008565 SmallVector<MachineOperand, 2> Cond;
Hal Finkel940ab932014-02-28 00:27:01 +00008566 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
8567 MI->getOpcode() == PPC::SELECT_CC_I8)
8568 Cond.push_back(MI->getOperand(4));
8569 else
8570 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
Hal Finkeled6a2852013-04-05 23:29:01 +00008571 Cond.push_back(MI->getOperand(1));
8572
Hal Finkel460e94d2012-06-22 23:10:08 +00008573 DebugLoc dl = MI->getDebugLoc();
Bill Wendling5e7656b2013-06-07 07:55:53 +00008574 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
8575 Cond, MI->getOperand(2).getReg(),
8576 MI->getOperand(3).getReg());
Hal Finkel460e94d2012-06-22 23:10:08 +00008577 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
8578 MI->getOpcode() == PPC::SELECT_CC_I8 ||
8579 MI->getOpcode() == PPC::SELECT_CC_F4 ||
8580 MI->getOpcode() == PPC::SELECT_CC_F8 ||
Hal Finkelc93a9a22015-02-25 01:06:45 +00008581 MI->getOpcode() == PPC::SELECT_CC_QFRC ||
8582 MI->getOpcode() == PPC::SELECT_CC_QSRC ||
8583 MI->getOpcode() == PPC::SELECT_CC_QBRC ||
Hal Finkel940ab932014-02-28 00:27:01 +00008584 MI->getOpcode() == PPC::SELECT_CC_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00008585 MI->getOpcode() == PPC::SELECT_CC_VSFRC ||
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +00008586 MI->getOpcode() == PPC::SELECT_CC_VSSRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00008587 MI->getOpcode() == PPC::SELECT_CC_VSRC ||
Hal Finkel940ab932014-02-28 00:27:01 +00008588 MI->getOpcode() == PPC::SELECT_I4 ||
8589 MI->getOpcode() == PPC::SELECT_I8 ||
8590 MI->getOpcode() == PPC::SELECT_F4 ||
8591 MI->getOpcode() == PPC::SELECT_F8 ||
Hal Finkelc93a9a22015-02-25 01:06:45 +00008592 MI->getOpcode() == PPC::SELECT_QFRC ||
8593 MI->getOpcode() == PPC::SELECT_QSRC ||
8594 MI->getOpcode() == PPC::SELECT_QBRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00008595 MI->getOpcode() == PPC::SELECT_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00008596 MI->getOpcode() == PPC::SELECT_VSFRC ||
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +00008597 MI->getOpcode() == PPC::SELECT_VSSRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00008598 MI->getOpcode() == PPC::SELECT_VSRC) {
Evan Cheng32e376f2008-07-12 02:23:19 +00008599 // The incoming instruction knows the destination vreg to set, the
8600 // condition code register to branch on, the true/false values to
8601 // select between, and a branch opcode to use.
8602
8603 // thisMBB:
8604 // ...
8605 // TrueVal = ...
8606 // cmpTY ccX, r1, r2
8607 // bCC copy1MBB
8608 // fallthrough --> copy0MBB
8609 MachineBasicBlock *thisMBB = BB;
8610 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8611 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008612 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00008613 F->insert(It, copy0MBB);
8614 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00008615
8616 // Transfer the remainder of BB and its successor edges to sinkMBB.
8617 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00008618 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00008619 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
8620
Evan Cheng32e376f2008-07-12 02:23:19 +00008621 // Next, add the true and fallthrough blocks as its successors.
8622 BB->addSuccessor(copy0MBB);
8623 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008624
Hal Finkel940ab932014-02-28 00:27:01 +00008625 if (MI->getOpcode() == PPC::SELECT_I4 ||
8626 MI->getOpcode() == PPC::SELECT_I8 ||
8627 MI->getOpcode() == PPC::SELECT_F4 ||
8628 MI->getOpcode() == PPC::SELECT_F8 ||
Hal Finkelc93a9a22015-02-25 01:06:45 +00008629 MI->getOpcode() == PPC::SELECT_QFRC ||
8630 MI->getOpcode() == PPC::SELECT_QSRC ||
8631 MI->getOpcode() == PPC::SELECT_QBRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00008632 MI->getOpcode() == PPC::SELECT_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00008633 MI->getOpcode() == PPC::SELECT_VSFRC ||
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +00008634 MI->getOpcode() == PPC::SELECT_VSSRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00008635 MI->getOpcode() == PPC::SELECT_VSRC) {
Hal Finkel940ab932014-02-28 00:27:01 +00008636 BuildMI(BB, dl, TII->get(PPC::BC))
8637 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
8638 } else {
8639 unsigned SelectPred = MI->getOperand(4).getImm();
8640 BuildMI(BB, dl, TII->get(PPC::BCC))
8641 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
8642 }
Dan Gohman34396292010-07-06 20:24:04 +00008643
Evan Cheng32e376f2008-07-12 02:23:19 +00008644 // copy0MBB:
8645 // %FalseValue = ...
8646 // # fallthrough to sinkMBB
8647 BB = copy0MBB;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008648
Evan Cheng32e376f2008-07-12 02:23:19 +00008649 // Update machine-CFG edges
8650 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008651
Evan Cheng32e376f2008-07-12 02:23:19 +00008652 // sinkMBB:
8653 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8654 // ...
8655 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00008656 BuildMI(*BB, BB->begin(), dl,
8657 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng32e376f2008-07-12 02:23:19 +00008658 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
8659 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
Hal Finkelbbdee932014-12-02 22:01:00 +00008660 } else if (MI->getOpcode() == PPC::ReadTB) {
8661 // To read the 64-bit time-base register on a 32-bit target, we read the
8662 // two halves. Should the counter have wrapped while it was being read, we
8663 // need to try again.
8664 // ...
8665 // readLoop:
8666 // mfspr Rx,TBU # load from TBU
8667 // mfspr Ry,TB # load from TB
8668 // mfspr Rz,TBU # load from TBU
8669 // cmpw crX,Rx,Rz # check if ‘old’=’new’
8670 // bne readLoop # branch if they're not equal
8671 // ...
8672
8673 MachineBasicBlock *readMBB = F->CreateMachineBasicBlock(LLVM_BB);
8674 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8675 DebugLoc dl = MI->getDebugLoc();
8676 F->insert(It, readMBB);
8677 F->insert(It, sinkMBB);
8678
8679 // Transfer the remainder of BB and its successor edges to sinkMBB.
8680 sinkMBB->splice(sinkMBB->begin(), BB,
8681 std::next(MachineBasicBlock::iterator(MI)), BB->end());
8682 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
8683
8684 BB->addSuccessor(readMBB);
8685 BB = readMBB;
8686
8687 MachineRegisterInfo &RegInfo = F->getRegInfo();
8688 unsigned ReadAgainReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
8689 unsigned LoReg = MI->getOperand(0).getReg();
8690 unsigned HiReg = MI->getOperand(1).getReg();
8691
8692 BuildMI(BB, dl, TII->get(PPC::MFSPR), HiReg).addImm(269);
8693 BuildMI(BB, dl, TII->get(PPC::MFSPR), LoReg).addImm(268);
8694 BuildMI(BB, dl, TII->get(PPC::MFSPR), ReadAgainReg).addImm(269);
8695
8696 unsigned CmpReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
8697
8698 BuildMI(BB, dl, TII->get(PPC::CMPW), CmpReg)
8699 .addReg(HiReg).addReg(ReadAgainReg);
8700 BuildMI(BB, dl, TII->get(PPC::BCC))
8701 .addImm(PPC::PRED_NE).addReg(CmpReg).addMBB(readMBB);
8702
8703 BB->addSuccessor(readMBB);
8704 BB->addSuccessor(sinkMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00008705 }
Dale Johannesena32affb2008-08-28 17:53:09 +00008706 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
8707 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
8708 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
8709 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008710 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008711 BB = EmitAtomicBinary(MI, BB, 4, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008712 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008713 BB = EmitAtomicBinary(MI, BB, 8, PPC::ADD8);
Dale Johannesena32affb2008-08-28 17:53:09 +00008714
8715 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
8716 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
8717 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
8718 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008719 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008720 BB = EmitAtomicBinary(MI, BB, 4, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008721 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008722 BB = EmitAtomicBinary(MI, BB, 8, PPC::AND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00008723
8724 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
8725 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
8726 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
8727 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008728 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008729 BB = EmitAtomicBinary(MI, BB, 4, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008730 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008731 BB = EmitAtomicBinary(MI, BB, 8, PPC::OR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00008732
8733 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
8734 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
8735 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
8736 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008737 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008738 BB = EmitAtomicBinary(MI, BB, 4, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008739 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008740 BB = EmitAtomicBinary(MI, BB, 8, PPC::XOR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00008741
8742 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00008743 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND);
Dale Johannesena32affb2008-08-28 17:53:09 +00008744 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00008745 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008746 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008747 BB = EmitAtomicBinary(MI, BB, 4, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008748 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008749 BB = EmitAtomicBinary(MI, BB, 8, PPC::NAND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00008750
8751 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
8752 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
8753 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
8754 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008755 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008756 BB = EmitAtomicBinary(MI, BB, 4, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008757 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008758 BB = EmitAtomicBinary(MI, BB, 8, PPC::SUBF8);
Dale Johannesena32affb2008-08-28 17:53:09 +00008759
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008760 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
8761 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
8762 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
8763 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
8764 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008765 BB = EmitAtomicBinary(MI, BB, 4, 0);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008766 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008767 BB = EmitAtomicBinary(MI, BB, 8, 0);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008768
Evan Cheng32e376f2008-07-12 02:23:19 +00008769 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008770 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64 ||
8771 (Subtarget.hasPartwordAtomics() &&
8772 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8) ||
8773 (Subtarget.hasPartwordAtomics() &&
8774 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16)) {
Evan Cheng32e376f2008-07-12 02:23:19 +00008775 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
8776
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008777 auto LoadMnemonic = PPC::LDARX;
8778 auto StoreMnemonic = PPC::STDCX;
8779 switch(MI->getOpcode()) {
8780 default:
8781 llvm_unreachable("Compare and swap of unknown size");
8782 case PPC::ATOMIC_CMP_SWAP_I8:
8783 LoadMnemonic = PPC::LBARX;
8784 StoreMnemonic = PPC::STBCX;
8785 assert(Subtarget.hasPartwordAtomics() && "No support partword atomics.");
8786 break;
8787 case PPC::ATOMIC_CMP_SWAP_I16:
8788 LoadMnemonic = PPC::LHARX;
8789 StoreMnemonic = PPC::STHCX;
8790 assert(Subtarget.hasPartwordAtomics() && "No support partword atomics.");
8791 break;
8792 case PPC::ATOMIC_CMP_SWAP_I32:
8793 LoadMnemonic = PPC::LWARX;
8794 StoreMnemonic = PPC::STWCX;
8795 break;
8796 case PPC::ATOMIC_CMP_SWAP_I64:
8797 LoadMnemonic = PPC::LDARX;
8798 StoreMnemonic = PPC::STDCX;
8799 break;
8800 }
Evan Cheng32e376f2008-07-12 02:23:19 +00008801 unsigned dest = MI->getOperand(0).getReg();
8802 unsigned ptrA = MI->getOperand(1).getReg();
8803 unsigned ptrB = MI->getOperand(2).getReg();
8804 unsigned oldval = MI->getOperand(3).getReg();
8805 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00008806 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00008807
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008808 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
8809 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
8810 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00008811 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008812 F->insert(It, loop1MBB);
8813 F->insert(It, loop2MBB);
8814 F->insert(It, midMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00008815 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00008816 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00008817 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00008818 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00008819
8820 // thisMBB:
8821 // ...
8822 // fallthrough --> loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008823 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00008824
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008825 // loop1MBB:
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008826 // l[bhwd]arx dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008827 // cmp[wd] dest, oldval
8828 // bne- midMBB
8829 // loop2MBB:
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008830 // st[bhwd]cx. newval, ptr
Evan Cheng32e376f2008-07-12 02:23:19 +00008831 // bne- loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008832 // b exitBB
8833 // midMBB:
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008834 // st[bhwd]cx. dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008835 // exitBB:
8836 BB = loop1MBB;
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008837 BuildMI(BB, dl, TII->get(LoadMnemonic), dest)
Evan Cheng32e376f2008-07-12 02:23:19 +00008838 .addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008839 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng32e376f2008-07-12 02:23:19 +00008840 .addReg(oldval).addReg(dest);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008841 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008842 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
8843 BB->addSuccessor(loop2MBB);
8844 BB->addSuccessor(midMBB);
8845
8846 BB = loop2MBB;
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008847 BuildMI(BB, dl, TII->get(StoreMnemonic))
Evan Cheng32e376f2008-07-12 02:23:19 +00008848 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008849 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008850 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008851 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008852 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00008853 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008854
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008855 BB = midMBB;
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008856 BuildMI(BB, dl, TII->get(StoreMnemonic))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008857 .addReg(dest).addReg(ptrA).addReg(ptrB);
8858 BB->addSuccessor(exitMBB);
8859
Evan Cheng32e376f2008-07-12 02:23:19 +00008860 // exitMBB:
8861 // ...
8862 BB = exitMBB;
Dale Johannesen340d2642008-08-30 00:08:53 +00008863 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
8864 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
8865 // We must use 64-bit registers for addresses when targeting 64-bit,
8866 // since we're actually doing arithmetic on them. Other registers
8867 // can be 32-bit.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008868 bool is64bit = Subtarget.isPPC64();
Dale Johannesen340d2642008-08-30 00:08:53 +00008869 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
8870
8871 unsigned dest = MI->getOperand(0).getReg();
8872 unsigned ptrA = MI->getOperand(1).getReg();
8873 unsigned ptrB = MI->getOperand(2).getReg();
8874 unsigned oldval = MI->getOperand(3).getReg();
8875 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00008876 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen340d2642008-08-30 00:08:53 +00008877
8878 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
8879 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
8880 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
8881 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
8882 F->insert(It, loop1MBB);
8883 F->insert(It, loop2MBB);
8884 F->insert(It, midMBB);
8885 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00008886 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00008887 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00008888 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen340d2642008-08-30 00:08:53 +00008889
8890 MachineRegisterInfo &RegInfo = F->getRegInfo();
Craig Topper61e88f42014-11-21 05:58:21 +00008891 const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass
8892 : &PPC::GPRCRegClass;
Dale Johannesen340d2642008-08-30 00:08:53 +00008893 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
8894 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
8895 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
8896 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
8897 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
8898 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
8899 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
8900 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
8901 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
8902 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
8903 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
8904 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
8905 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
8906 unsigned Ptr1Reg;
8907 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkelf70c41e2013-03-21 23:45:03 +00008908 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen340d2642008-08-30 00:08:53 +00008909 // thisMBB:
8910 // ...
8911 // fallthrough --> loopMBB
8912 BB->addSuccessor(loop1MBB);
8913
8914 // The 4-byte load must be aligned, while a char or short may be
8915 // anywhere in the word. Hence all this nasty bookkeeping code.
8916 // add ptr1, ptrA, ptrB [copy if ptrA==0]
8917 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00008918 // xori shift, shift1, 24 [16]
Dale Johannesen340d2642008-08-30 00:08:53 +00008919 // rlwinm ptr, ptr1, 0, 0, 29
8920 // slw newval2, newval, shift
8921 // slw oldval2, oldval,shift
8922 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
8923 // slw mask, mask2, shift
8924 // and newval3, newval2, mask
8925 // and oldval3, oldval2, mask
8926 // loop1MBB:
8927 // lwarx tmpDest, ptr
8928 // and tmp, tmpDest, mask
8929 // cmpw tmp, oldval3
8930 // bne- midMBB
8931 // loop2MBB:
8932 // andc tmp2, tmpDest, mask
8933 // or tmp4, tmp2, newval3
8934 // stwcx. tmp4, ptr
8935 // bne- loop1MBB
8936 // b exitBB
8937 // midMBB:
8938 // stwcx. tmpDest, ptr
8939 // exitBB:
8940 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00008941 if (ptrA != ZeroReg) {
Dale Johannesen340d2642008-08-30 00:08:53 +00008942 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008943 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00008944 .addReg(ptrA).addReg(ptrB);
8945 } else {
8946 Ptr1Reg = ptrB;
8947 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00008948 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00008949 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008950 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00008951 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
8952 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00008953 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00008954 .addReg(Ptr1Reg).addImm(0).addImm(61);
8955 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00008956 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00008957 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008958 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00008959 .addReg(newval).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008960 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00008961 .addReg(oldval).addReg(ShiftReg);
8962 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00008963 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen340d2642008-08-30 00:08:53 +00008964 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00008965 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
8966 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
8967 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen340d2642008-08-30 00:08:53 +00008968 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00008969 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00008970 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008971 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00008972 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008973 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00008974 .addReg(OldVal2Reg).addReg(MaskReg);
8975
8976 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00008977 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00008978 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008979 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
8980 .addReg(TmpDestReg).addReg(MaskReg);
8981 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen340d2642008-08-30 00:08:53 +00008982 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008983 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00008984 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
8985 BB->addSuccessor(loop2MBB);
8986 BB->addSuccessor(midMBB);
8987
8988 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00008989 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
8990 .addReg(TmpDestReg).addReg(MaskReg);
8991 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
8992 .addReg(Tmp2Reg).addReg(NewVal3Reg);
8993 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00008994 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008995 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00008996 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008997 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen340d2642008-08-30 00:08:53 +00008998 BB->addSuccessor(loop1MBB);
8999 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00009000
Dale Johannesen340d2642008-08-30 00:08:53 +00009001 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00009002 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00009003 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen340d2642008-08-30 00:08:53 +00009004 BB->addSuccessor(exitMBB);
9005
9006 // exitMBB:
9007 // ...
9008 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00009009 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
9010 .addReg(ShiftReg);
Ulrich Weigand874fc622013-03-26 10:56:22 +00009011 } else if (MI->getOpcode() == PPC::FADDrtz) {
9012 // This pseudo performs an FADD with rounding mode temporarily forced
9013 // to round-to-zero. We emit this via custom inserter since the FPSCR
9014 // is not modeled at the SelectionDAG level.
9015 unsigned Dest = MI->getOperand(0).getReg();
9016 unsigned Src1 = MI->getOperand(1).getReg();
9017 unsigned Src2 = MI->getOperand(2).getReg();
9018 DebugLoc dl = MI->getDebugLoc();
9019
9020 MachineRegisterInfo &RegInfo = F->getRegInfo();
9021 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
9022
9023 // Save FPSCR value.
9024 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
9025
9026 // Set rounding mode to round-to-zero.
9027 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
9028 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
9029
9030 // Perform addition.
9031 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
9032
9033 // Restore FPSCR value.
Hal Finkel64202162015-01-15 01:00:53 +00009034 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSFb)).addImm(1).addReg(MFFSReg);
Hal Finkel940ab932014-02-28 00:27:01 +00009035 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
9036 MI->getOpcode() == PPC::ANDIo_1_GT_BIT ||
9037 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
9038 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) {
9039 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
9040 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ?
9041 PPC::ANDIo8 : PPC::ANDIo;
9042 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
9043 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8);
9044
9045 MachineRegisterInfo &RegInfo = F->getRegInfo();
9046 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ?
9047 &PPC::GPRCRegClass :
9048 &PPC::G8RCRegClass);
9049
9050 DebugLoc dl = MI->getDebugLoc();
9051 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest)
9052 .addReg(MI->getOperand(1).getReg()).addImm(1);
9053 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY),
9054 MI->getOperand(0).getReg())
9055 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT);
Kit Barton535e69d2015-03-25 19:36:23 +00009056 } else if (MI->getOpcode() == PPC::TCHECK_RET) {
9057 DebugLoc Dl = MI->getDebugLoc();
9058 MachineRegisterInfo &RegInfo = F->getRegInfo();
9059 unsigned CRReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
9060 BuildMI(*BB, MI, Dl, TII->get(PPC::TCHECK), CRReg);
9061 return BB;
Dale Johannesen340d2642008-08-30 00:08:53 +00009062 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009063 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng32e376f2008-07-12 02:23:19 +00009064 }
Chris Lattner9b577f12005-08-26 21:23:58 +00009065
Dan Gohman34396292010-07-06 20:24:04 +00009066 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner9b577f12005-08-26 21:23:58 +00009067 return BB;
9068}
9069
Chris Lattner4211ca92006-04-14 06:01:58 +00009070//===----------------------------------------------------------------------===//
9071// Target Optimization Hooks
9072//===----------------------------------------------------------------------===//
9073
Hal Finkelcbf08922015-07-12 02:33:57 +00009074static std::string getRecipOp(const char *Base, EVT VT) {
9075 std::string RecipOp(Base);
9076 if (VT.getScalarType() == MVT::f64)
9077 RecipOp += "d";
9078 else
9079 RecipOp += "f";
9080
9081 if (VT.isVector())
9082 RecipOp = "vec-" + RecipOp;
9083
9084 return RecipOp;
9085}
9086
Sanjay Patel8fde95c2014-09-30 20:28:48 +00009087SDValue PPCTargetLowering::getRsqrtEstimate(SDValue Operand,
9088 DAGCombinerInfo &DCI,
Sanjay Patel957efc232014-10-24 17:02:16 +00009089 unsigned &RefinementSteps,
9090 bool &UseOneConstNR) const {
Sanjay Patelbdf1e382014-09-26 23:01:47 +00009091 EVT VT = Operand.getValueType();
Sanjay Patel8fde95c2014-09-30 20:28:48 +00009092 if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) ||
Eric Christophercccae792015-01-30 22:02:31 +00009093 (VT == MVT::f64 && Subtarget.hasFRSQRTE()) ||
Sanjay Patel8fde95c2014-09-30 20:28:48 +00009094 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
Hal Finkelc93a9a22015-02-25 01:06:45 +00009095 (VT == MVT::v2f64 && Subtarget.hasVSX()) ||
9096 (VT == MVT::v4f32 && Subtarget.hasQPX()) ||
9097 (VT == MVT::v4f64 && Subtarget.hasQPX())) {
Hal Finkelcbf08922015-07-12 02:33:57 +00009098 TargetRecip Recips = DCI.DAG.getTarget().Options.Reciprocals;
9099 std::string RecipOp = getRecipOp("sqrt", VT);
9100 if (!Recips.isEnabled(RecipOp))
9101 return SDValue();
9102
9103 RefinementSteps = Recips.getRefinementSteps(RecipOp);
Sanjay Patel957efc232014-10-24 17:02:16 +00009104 UseOneConstNR = true;
Sanjay Patel8fde95c2014-09-30 20:28:48 +00009105 return DCI.DAG.getNode(PPCISD::FRSQRTE, SDLoc(Operand), VT, Operand);
Hal Finkel2e103312013-04-03 04:01:11 +00009106 }
Sanjay Patel8fde95c2014-09-30 20:28:48 +00009107 return SDValue();
9108}
9109
9110SDValue PPCTargetLowering::getRecipEstimate(SDValue Operand,
9111 DAGCombinerInfo &DCI,
9112 unsigned &RefinementSteps) const {
9113 EVT VT = Operand.getValueType();
9114 if ((VT == MVT::f32 && Subtarget.hasFRES()) ||
Eric Christophercccae792015-01-30 22:02:31 +00009115 (VT == MVT::f64 && Subtarget.hasFRE()) ||
Sanjay Patel8fde95c2014-09-30 20:28:48 +00009116 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
Hal Finkelc93a9a22015-02-25 01:06:45 +00009117 (VT == MVT::v2f64 && Subtarget.hasVSX()) ||
9118 (VT == MVT::v4f32 && Subtarget.hasQPX()) ||
9119 (VT == MVT::v4f64 && Subtarget.hasQPX())) {
Hal Finkelcbf08922015-07-12 02:33:57 +00009120 TargetRecip Recips = DCI.DAG.getTarget().Options.Reciprocals;
9121 std::string RecipOp = getRecipOp("div", VT);
9122 if (!Recips.isEnabled(RecipOp))
9123 return SDValue();
9124
9125 RefinementSteps = Recips.getRefinementSteps(RecipOp);
Sanjay Patel8fde95c2014-09-30 20:28:48 +00009126 return DCI.DAG.getNode(PPCISD::FRE, SDLoc(Operand), VT, Operand);
9127 }
9128 return SDValue();
Hal Finkel2e103312013-04-03 04:01:11 +00009129}
9130
Hal Finkel360f2132014-11-24 23:45:21 +00009131bool PPCTargetLowering::combineRepeatedFPDivisors(unsigned NumUsers) const {
9132 // Note: This functionality is used only when unsafe-fp-math is enabled, and
9133 // on cores with reciprocal estimates (which are used when unsafe-fp-math is
9134 // enabled for division), this functionality is redundant with the default
9135 // combiner logic (once the division -> reciprocal/multiply transformation
9136 // has taken place). As a result, this matters more for older cores than for
9137 // newer ones.
9138
9139 // Combine multiple FDIVs with the same divisor into multiple FMULs by the
9140 // reciprocal if there are two or more FDIVs (for embedded cores with only
9141 // one FP pipeline) for three or more FDIVs (for generic OOO cores).
9142 switch (Subtarget.getDarwinDirective()) {
9143 default:
9144 return NumUsers > 2;
9145 case PPC::DIR_440:
9146 case PPC::DIR_A2:
9147 case PPC::DIR_E500mc:
9148 case PPC::DIR_E5500:
9149 return NumUsers > 1;
9150 }
9151}
9152
Hal Finkel3604bf72014-08-01 01:02:01 +00009153static bool isConsecutiveLSLoc(SDValue Loc, EVT VT, LSBaseSDNode *Base,
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00009154 unsigned Bytes, int Dist,
9155 SelectionDAG &DAG) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00009156 if (VT.getSizeInBits() / 8 != Bytes)
9157 return false;
9158
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00009159 SDValue BaseLoc = Base->getBasePtr();
9160 if (Loc.getOpcode() == ISD::FrameIndex) {
9161 if (BaseLoc.getOpcode() != ISD::FrameIndex)
9162 return false;
9163 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9164 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
9165 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
9166 int FS = MFI->getObjectSize(FI);
9167 int BFS = MFI->getObjectSize(BFI);
9168 if (FS != BFS || FS != (int)Bytes) return false;
9169 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
9170 }
9171
9172 // Handle X+C
9173 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
9174 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
9175 return true;
9176
9177 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +00009178 const GlobalValue *GV1 = nullptr;
9179 const GlobalValue *GV2 = nullptr;
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00009180 int64_t Offset1 = 0;
9181 int64_t Offset2 = 0;
9182 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
9183 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
9184 if (isGA1 && isGA2 && GV1 == GV2)
9185 return Offset1 == (Offset2 + Dist*Bytes);
9186 return false;
9187}
9188
Hal Finkel3604bf72014-08-01 01:02:01 +00009189// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
9190// not enforce equality of the chain operands.
9191static bool isConsecutiveLS(SDNode *N, LSBaseSDNode *Base,
9192 unsigned Bytes, int Dist,
9193 SelectionDAG &DAG) {
9194 if (LSBaseSDNode *LS = dyn_cast<LSBaseSDNode>(N)) {
9195 EVT VT = LS->getMemoryVT();
9196 SDValue Loc = LS->getBasePtr();
9197 return isConsecutiveLSLoc(Loc, VT, Base, Bytes, Dist, DAG);
9198 }
9199
9200 if (N->getOpcode() == ISD::INTRINSIC_W_CHAIN) {
9201 EVT VT;
9202 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
9203 default: return false;
Hal Finkelc93a9a22015-02-25 01:06:45 +00009204 case Intrinsic::ppc_qpx_qvlfd:
9205 case Intrinsic::ppc_qpx_qvlfda:
9206 VT = MVT::v4f64;
9207 break;
9208 case Intrinsic::ppc_qpx_qvlfs:
9209 case Intrinsic::ppc_qpx_qvlfsa:
9210 VT = MVT::v4f32;
9211 break;
9212 case Intrinsic::ppc_qpx_qvlfcd:
9213 case Intrinsic::ppc_qpx_qvlfcda:
9214 VT = MVT::v2f64;
9215 break;
9216 case Intrinsic::ppc_qpx_qvlfcs:
9217 case Intrinsic::ppc_qpx_qvlfcsa:
9218 VT = MVT::v2f32;
9219 break;
9220 case Intrinsic::ppc_qpx_qvlfiwa:
9221 case Intrinsic::ppc_qpx_qvlfiwz:
Hal Finkel3604bf72014-08-01 01:02:01 +00009222 case Intrinsic::ppc_altivec_lvx:
9223 case Intrinsic::ppc_altivec_lvxl:
Bill Schmidt72954782014-11-12 04:19:40 +00009224 case Intrinsic::ppc_vsx_lxvw4x:
Hal Finkel3604bf72014-08-01 01:02:01 +00009225 VT = MVT::v4i32;
9226 break;
Bill Schmidt72954782014-11-12 04:19:40 +00009227 case Intrinsic::ppc_vsx_lxvd2x:
9228 VT = MVT::v2f64;
9229 break;
Hal Finkel3604bf72014-08-01 01:02:01 +00009230 case Intrinsic::ppc_altivec_lvebx:
9231 VT = MVT::i8;
9232 break;
9233 case Intrinsic::ppc_altivec_lvehx:
9234 VT = MVT::i16;
9235 break;
9236 case Intrinsic::ppc_altivec_lvewx:
9237 VT = MVT::i32;
9238 break;
9239 }
9240
9241 return isConsecutiveLSLoc(N->getOperand(2), VT, Base, Bytes, Dist, DAG);
9242 }
9243
9244 if (N->getOpcode() == ISD::INTRINSIC_VOID) {
9245 EVT VT;
9246 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
9247 default: return false;
Hal Finkelc93a9a22015-02-25 01:06:45 +00009248 case Intrinsic::ppc_qpx_qvstfd:
9249 case Intrinsic::ppc_qpx_qvstfda:
9250 VT = MVT::v4f64;
9251 break;
9252 case Intrinsic::ppc_qpx_qvstfs:
9253 case Intrinsic::ppc_qpx_qvstfsa:
9254 VT = MVT::v4f32;
9255 break;
9256 case Intrinsic::ppc_qpx_qvstfcd:
9257 case Intrinsic::ppc_qpx_qvstfcda:
9258 VT = MVT::v2f64;
9259 break;
9260 case Intrinsic::ppc_qpx_qvstfcs:
9261 case Intrinsic::ppc_qpx_qvstfcsa:
9262 VT = MVT::v2f32;
9263 break;
9264 case Intrinsic::ppc_qpx_qvstfiw:
9265 case Intrinsic::ppc_qpx_qvstfiwa:
Hal Finkel3604bf72014-08-01 01:02:01 +00009266 case Intrinsic::ppc_altivec_stvx:
9267 case Intrinsic::ppc_altivec_stvxl:
Bill Schmidt72954782014-11-12 04:19:40 +00009268 case Intrinsic::ppc_vsx_stxvw4x:
Hal Finkel3604bf72014-08-01 01:02:01 +00009269 VT = MVT::v4i32;
9270 break;
Bill Schmidt72954782014-11-12 04:19:40 +00009271 case Intrinsic::ppc_vsx_stxvd2x:
9272 VT = MVT::v2f64;
9273 break;
Hal Finkel3604bf72014-08-01 01:02:01 +00009274 case Intrinsic::ppc_altivec_stvebx:
9275 VT = MVT::i8;
9276 break;
9277 case Intrinsic::ppc_altivec_stvehx:
9278 VT = MVT::i16;
9279 break;
9280 case Intrinsic::ppc_altivec_stvewx:
9281 VT = MVT::i32;
9282 break;
9283 }
9284
9285 return isConsecutiveLSLoc(N->getOperand(3), VT, Base, Bytes, Dist, DAG);
9286 }
9287
9288 return false;
9289}
9290
Hal Finkel7d8a6912013-05-26 18:08:30 +00009291// Return true is there is a nearyby consecutive load to the one provided
9292// (regardless of alignment). We search up and down the chain, looking though
Matt Arsenault57e74d22014-07-29 00:02:40 +00009293// token factors and other loads (but nothing else). As a result, a true result
9294// indicates that it is safe to create a new consecutive load adjacent to the
9295// load provided.
Hal Finkel7d8a6912013-05-26 18:08:30 +00009296static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
9297 SDValue Chain = LD->getChain();
9298 EVT VT = LD->getMemoryVT();
9299
9300 SmallSet<SDNode *, 16> LoadRoots;
9301 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
9302 SmallSet<SDNode *, 16> Visited;
9303
9304 // First, search up the chain, branching to follow all token-factor operands.
9305 // If we find a consecutive load, then we're done, otherwise, record all
9306 // nodes just above the top-level loads and token factors.
9307 while (!Queue.empty()) {
9308 SDNode *ChainNext = Queue.pop_back_val();
David Blaikie70573dc2014-11-19 07:49:26 +00009309 if (!Visited.insert(ChainNext).second)
Hal Finkel7d8a6912013-05-26 18:08:30 +00009310 continue;
9311
Hal Finkel3604bf72014-08-01 01:02:01 +00009312 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(ChainNext)) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00009313 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00009314 return true;
9315
9316 if (!Visited.count(ChainLD->getChain().getNode()))
9317 Queue.push_back(ChainLD->getChain().getNode());
9318 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
Craig Topper66e588b2014-06-29 00:40:57 +00009319 for (const SDUse &O : ChainNext->ops())
9320 if (!Visited.count(O.getNode()))
9321 Queue.push_back(O.getNode());
Hal Finkel7d8a6912013-05-26 18:08:30 +00009322 } else
9323 LoadRoots.insert(ChainNext);
9324 }
9325
9326 // Second, search down the chain, starting from the top-level nodes recorded
9327 // in the first phase. These top-level nodes are the nodes just above all
9328 // loads and token factors. Starting with their uses, recursively look though
9329 // all loads (just the chain uses) and token factors to find a consecutive
9330 // load.
9331 Visited.clear();
9332 Queue.clear();
9333
9334 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
9335 IE = LoadRoots.end(); I != IE; ++I) {
9336 Queue.push_back(*I);
9337
9338 while (!Queue.empty()) {
9339 SDNode *LoadRoot = Queue.pop_back_val();
David Blaikie70573dc2014-11-19 07:49:26 +00009340 if (!Visited.insert(LoadRoot).second)
Hal Finkel7d8a6912013-05-26 18:08:30 +00009341 continue;
9342
Hal Finkel3604bf72014-08-01 01:02:01 +00009343 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(LoadRoot))
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00009344 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00009345 return true;
9346
9347 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
9348 UE = LoadRoot->use_end(); UI != UE; ++UI)
Hal Finkel3604bf72014-08-01 01:02:01 +00009349 if (((isa<MemSDNode>(*UI) &&
9350 cast<MemSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
Hal Finkel7d8a6912013-05-26 18:08:30 +00009351 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
9352 Queue.push_back(*UI);
9353 }
9354 }
9355
9356 return false;
9357}
9358
Hal Finkel940ab932014-02-28 00:27:01 +00009359SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N,
9360 DAGCombinerInfo &DCI) const {
9361 SelectionDAG &DAG = DCI.DAG;
9362 SDLoc dl(N);
9363
Eric Christophercccae792015-01-30 22:02:31 +00009364 assert(Subtarget.useCRBits() && "Expecting to be tracking CR bits");
Hal Finkel940ab932014-02-28 00:27:01 +00009365 // If we're tracking CR bits, we need to be careful that we don't have:
9366 // trunc(binary-ops(zext(x), zext(y)))
9367 // or
9368 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...)
9369 // such that we're unnecessarily moving things into GPRs when it would be
9370 // better to keep them in CR bits.
9371
9372 // Note that trunc here can be an actual i1 trunc, or can be the effective
9373 // truncation that comes from a setcc or select_cc.
9374 if (N->getOpcode() == ISD::TRUNCATE &&
9375 N->getValueType(0) != MVT::i1)
9376 return SDValue();
9377
9378 if (N->getOperand(0).getValueType() != MVT::i32 &&
9379 N->getOperand(0).getValueType() != MVT::i64)
9380 return SDValue();
9381
9382 if (N->getOpcode() == ISD::SETCC ||
9383 N->getOpcode() == ISD::SELECT_CC) {
9384 // If we're looking at a comparison, then we need to make sure that the
9385 // high bits (all except for the first) don't matter the result.
9386 ISD::CondCode CC =
9387 cast<CondCodeSDNode>(N->getOperand(
9388 N->getOpcode() == ISD::SETCC ? 2 : 4))->get();
9389 unsigned OpBits = N->getOperand(0).getValueSizeInBits();
9390
9391 if (ISD::isSignedIntSetCC(CC)) {
9392 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits ||
9393 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits)
9394 return SDValue();
9395 } else if (ISD::isUnsignedIntSetCC(CC)) {
9396 if (!DAG.MaskedValueIsZero(N->getOperand(0),
9397 APInt::getHighBitsSet(OpBits, OpBits-1)) ||
9398 !DAG.MaskedValueIsZero(N->getOperand(1),
9399 APInt::getHighBitsSet(OpBits, OpBits-1)))
9400 return SDValue();
9401 } else {
9402 // This is neither a signed nor an unsigned comparison, just make sure
9403 // that the high bits are equal.
9404 APInt Op1Zero, Op1One;
9405 APInt Op2Zero, Op2One;
Jay Foada0653a32014-05-14 21:14:37 +00009406 DAG.computeKnownBits(N->getOperand(0), Op1Zero, Op1One);
9407 DAG.computeKnownBits(N->getOperand(1), Op2Zero, Op2One);
Hal Finkel940ab932014-02-28 00:27:01 +00009408
9409 // We don't really care about what is known about the first bit (if
9410 // anything), so clear it in all masks prior to comparing them.
9411 Op1Zero.clearBit(0); Op1One.clearBit(0);
9412 Op2Zero.clearBit(0); Op2One.clearBit(0);
9413
9414 if (Op1Zero != Op2Zero || Op1One != Op2One)
9415 return SDValue();
9416 }
9417 }
9418
9419 // We now know that the higher-order bits are irrelevant, we just need to
9420 // make sure that all of the intermediate operations are bit operations, and
9421 // all inputs are extensions.
9422 if (N->getOperand(0).getOpcode() != ISD::AND &&
9423 N->getOperand(0).getOpcode() != ISD::OR &&
9424 N->getOperand(0).getOpcode() != ISD::XOR &&
9425 N->getOperand(0).getOpcode() != ISD::SELECT &&
9426 N->getOperand(0).getOpcode() != ISD::SELECT_CC &&
9427 N->getOperand(0).getOpcode() != ISD::TRUNCATE &&
9428 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND &&
9429 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND &&
9430 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND)
9431 return SDValue();
9432
9433 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) &&
9434 N->getOperand(1).getOpcode() != ISD::AND &&
9435 N->getOperand(1).getOpcode() != ISD::OR &&
9436 N->getOperand(1).getOpcode() != ISD::XOR &&
9437 N->getOperand(1).getOpcode() != ISD::SELECT &&
9438 N->getOperand(1).getOpcode() != ISD::SELECT_CC &&
9439 N->getOperand(1).getOpcode() != ISD::TRUNCATE &&
9440 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND &&
9441 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND &&
9442 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND)
9443 return SDValue();
9444
9445 SmallVector<SDValue, 4> Inputs;
9446 SmallVector<SDValue, 8> BinOps, PromOps;
9447 SmallPtrSet<SDNode *, 16> Visited;
9448
9449 for (unsigned i = 0; i < 2; ++i) {
9450 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
9451 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
9452 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
9453 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
9454 isa<ConstantSDNode>(N->getOperand(i)))
9455 Inputs.push_back(N->getOperand(i));
9456 else
9457 BinOps.push_back(N->getOperand(i));
9458
9459 if (N->getOpcode() == ISD::TRUNCATE)
9460 break;
9461 }
9462
9463 // Visit all inputs, collect all binary operations (and, or, xor and
9464 // select) that are all fed by extensions.
9465 while (!BinOps.empty()) {
9466 SDValue BinOp = BinOps.back();
9467 BinOps.pop_back();
9468
David Blaikie70573dc2014-11-19 07:49:26 +00009469 if (!Visited.insert(BinOp.getNode()).second)
Hal Finkel940ab932014-02-28 00:27:01 +00009470 continue;
9471
9472 PromOps.push_back(BinOp);
9473
9474 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
9475 // The condition of the select is not promoted.
9476 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
9477 continue;
9478 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
9479 continue;
9480
9481 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
9482 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
9483 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
9484 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
9485 isa<ConstantSDNode>(BinOp.getOperand(i))) {
9486 Inputs.push_back(BinOp.getOperand(i));
9487 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
9488 BinOp.getOperand(i).getOpcode() == ISD::OR ||
9489 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
9490 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
9491 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC ||
9492 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
9493 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
9494 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
9495 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) {
9496 BinOps.push_back(BinOp.getOperand(i));
9497 } else {
9498 // We have an input that is not an extension or another binary
9499 // operation; we'll abort this transformation.
9500 return SDValue();
9501 }
9502 }
9503 }
9504
9505 // Make sure that this is a self-contained cluster of operations (which
9506 // is not quite the same thing as saying that everything has only one
9507 // use).
9508 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
9509 if (isa<ConstantSDNode>(Inputs[i]))
9510 continue;
9511
9512 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
9513 UE = Inputs[i].getNode()->use_end();
9514 UI != UE; ++UI) {
9515 SDNode *User = *UI;
9516 if (User != N && !Visited.count(User))
9517 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00009518
9519 // Make sure that we're not going to promote the non-output-value
9520 // operand(s) or SELECT or SELECT_CC.
9521 // FIXME: Although we could sometimes handle this, and it does occur in
9522 // practice that one of the condition inputs to the select is also one of
9523 // the outputs, we currently can't deal with this.
9524 if (User->getOpcode() == ISD::SELECT) {
9525 if (User->getOperand(0) == Inputs[i])
9526 return SDValue();
9527 } else if (User->getOpcode() == ISD::SELECT_CC) {
9528 if (User->getOperand(0) == Inputs[i] ||
9529 User->getOperand(1) == Inputs[i])
9530 return SDValue();
9531 }
Hal Finkel940ab932014-02-28 00:27:01 +00009532 }
9533 }
9534
9535 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
9536 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
9537 UE = PromOps[i].getNode()->use_end();
9538 UI != UE; ++UI) {
9539 SDNode *User = *UI;
9540 if (User != N && !Visited.count(User))
9541 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00009542
9543 // Make sure that we're not going to promote the non-output-value
9544 // operand(s) or SELECT or SELECT_CC.
9545 // FIXME: Although we could sometimes handle this, and it does occur in
9546 // practice that one of the condition inputs to the select is also one of
9547 // the outputs, we currently can't deal with this.
9548 if (User->getOpcode() == ISD::SELECT) {
9549 if (User->getOperand(0) == PromOps[i])
9550 return SDValue();
9551 } else if (User->getOpcode() == ISD::SELECT_CC) {
9552 if (User->getOperand(0) == PromOps[i] ||
9553 User->getOperand(1) == PromOps[i])
9554 return SDValue();
9555 }
Hal Finkel940ab932014-02-28 00:27:01 +00009556 }
9557 }
9558
9559 // Replace all inputs with the extension operand.
9560 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
9561 // Constants may have users outside the cluster of to-be-promoted nodes,
9562 // and so we need to replace those as we do the promotions.
9563 if (isa<ConstantSDNode>(Inputs[i]))
9564 continue;
9565 else
9566 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0));
9567 }
9568
9569 // Replace all operations (these are all the same, but have a different
9570 // (i1) return type). DAG.getNode will validate that the types of
9571 // a binary operator match, so go through the list in reverse so that
9572 // we've likely promoted both operands first. Any intermediate truncations or
9573 // extensions disappear.
9574 while (!PromOps.empty()) {
9575 SDValue PromOp = PromOps.back();
9576 PromOps.pop_back();
9577
9578 if (PromOp.getOpcode() == ISD::TRUNCATE ||
9579 PromOp.getOpcode() == ISD::SIGN_EXTEND ||
9580 PromOp.getOpcode() == ISD::ZERO_EXTEND ||
9581 PromOp.getOpcode() == ISD::ANY_EXTEND) {
9582 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) &&
9583 PromOp.getOperand(0).getValueType() != MVT::i1) {
9584 // The operand is not yet ready (see comment below).
9585 PromOps.insert(PromOps.begin(), PromOp);
9586 continue;
9587 }
9588
9589 SDValue RepValue = PromOp.getOperand(0);
9590 if (isa<ConstantSDNode>(RepValue))
9591 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue);
9592
9593 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue);
9594 continue;
9595 }
9596
9597 unsigned C;
9598 switch (PromOp.getOpcode()) {
9599 default: C = 0; break;
9600 case ISD::SELECT: C = 1; break;
9601 case ISD::SELECT_CC: C = 2; break;
9602 }
9603
9604 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
9605 PromOp.getOperand(C).getValueType() != MVT::i1) ||
9606 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
9607 PromOp.getOperand(C+1).getValueType() != MVT::i1)) {
9608 // The to-be-promoted operands of this node have not yet been
9609 // promoted (this should be rare because we're going through the
9610 // list backward, but if one of the operands has several users in
9611 // this cluster of to-be-promoted nodes, it is possible).
9612 PromOps.insert(PromOps.begin(), PromOp);
9613 continue;
9614 }
9615
9616 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
9617 PromOp.getNode()->op_end());
9618
9619 // If there are any constant inputs, make sure they're replaced now.
9620 for (unsigned i = 0; i < 2; ++i)
9621 if (isa<ConstantSDNode>(Ops[C+i]))
9622 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]);
9623
9624 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00009625 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00009626 }
9627
9628 // Now we're left with the initial truncation itself.
9629 if (N->getOpcode() == ISD::TRUNCATE)
9630 return N->getOperand(0);
9631
9632 // Otherwise, this is a comparison. The operands to be compared have just
9633 // changed type (to i1), but everything else is the same.
9634 return SDValue(N, 0);
9635}
9636
9637SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N,
9638 DAGCombinerInfo &DCI) const {
9639 SelectionDAG &DAG = DCI.DAG;
9640 SDLoc dl(N);
9641
Hal Finkel940ab932014-02-28 00:27:01 +00009642 // If we're tracking CR bits, we need to be careful that we don't have:
9643 // zext(binary-ops(trunc(x), trunc(y)))
9644 // or
9645 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...)
9646 // such that we're unnecessarily moving things into CR bits that can more
9647 // efficiently stay in GPRs. Note that if we're not certain that the high
9648 // bits are set as required by the final extension, we still may need to do
9649 // some masking to get the proper behavior.
9650
Hal Finkel46043ed2014-03-01 21:36:57 +00009651 // This same functionality is important on PPC64 when dealing with
9652 // 32-to-64-bit extensions; these occur often when 32-bit values are used as
9653 // the return values of functions. Because it is so similar, it is handled
9654 // here as well.
9655
Hal Finkel940ab932014-02-28 00:27:01 +00009656 if (N->getValueType(0) != MVT::i32 &&
9657 N->getValueType(0) != MVT::i64)
9658 return SDValue();
9659
Eric Christophercccae792015-01-30 22:02:31 +00009660 if (!((N->getOperand(0).getValueType() == MVT::i1 && Subtarget.useCRBits()) ||
9661 (N->getOperand(0).getValueType() == MVT::i32 && Subtarget.isPPC64())))
Hal Finkel940ab932014-02-28 00:27:01 +00009662 return SDValue();
9663
9664 if (N->getOperand(0).getOpcode() != ISD::AND &&
9665 N->getOperand(0).getOpcode() != ISD::OR &&
9666 N->getOperand(0).getOpcode() != ISD::XOR &&
9667 N->getOperand(0).getOpcode() != ISD::SELECT &&
9668 N->getOperand(0).getOpcode() != ISD::SELECT_CC)
9669 return SDValue();
9670
9671 SmallVector<SDValue, 4> Inputs;
9672 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps;
9673 SmallPtrSet<SDNode *, 16> Visited;
9674
9675 // Visit all inputs, collect all binary operations (and, or, xor and
9676 // select) that are all fed by truncations.
9677 while (!BinOps.empty()) {
9678 SDValue BinOp = BinOps.back();
9679 BinOps.pop_back();
9680
David Blaikie70573dc2014-11-19 07:49:26 +00009681 if (!Visited.insert(BinOp.getNode()).second)
Hal Finkel940ab932014-02-28 00:27:01 +00009682 continue;
9683
9684 PromOps.push_back(BinOp);
9685
9686 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
9687 // The condition of the select is not promoted.
9688 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
9689 continue;
9690 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
9691 continue;
9692
9693 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
9694 isa<ConstantSDNode>(BinOp.getOperand(i))) {
9695 Inputs.push_back(BinOp.getOperand(i));
9696 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
9697 BinOp.getOperand(i).getOpcode() == ISD::OR ||
9698 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
9699 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
9700 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) {
9701 BinOps.push_back(BinOp.getOperand(i));
9702 } else {
9703 // We have an input that is not a truncation or another binary
9704 // operation; we'll abort this transformation.
9705 return SDValue();
9706 }
9707 }
9708 }
9709
Hal Finkel4104a1a2014-12-14 05:53:19 +00009710 // The operands of a select that must be truncated when the select is
9711 // promoted because the operand is actually part of the to-be-promoted set.
9712 DenseMap<SDNode *, EVT> SelectTruncOp[2];
9713
Hal Finkel940ab932014-02-28 00:27:01 +00009714 // Make sure that this is a self-contained cluster of operations (which
9715 // is not quite the same thing as saying that everything has only one
9716 // use).
9717 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
9718 if (isa<ConstantSDNode>(Inputs[i]))
9719 continue;
9720
9721 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
9722 UE = Inputs[i].getNode()->use_end();
9723 UI != UE; ++UI) {
9724 SDNode *User = *UI;
9725 if (User != N && !Visited.count(User))
9726 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00009727
Hal Finkel4104a1a2014-12-14 05:53:19 +00009728 // If we're going to promote the non-output-value operand(s) or SELECT or
9729 // SELECT_CC, record them for truncation.
Hal Finkel46043ed2014-03-01 21:36:57 +00009730 if (User->getOpcode() == ISD::SELECT) {
9731 if (User->getOperand(0) == Inputs[i])
Hal Finkel4104a1a2014-12-14 05:53:19 +00009732 SelectTruncOp[0].insert(std::make_pair(User,
9733 User->getOperand(0).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00009734 } else if (User->getOpcode() == ISD::SELECT_CC) {
Hal Finkel4104a1a2014-12-14 05:53:19 +00009735 if (User->getOperand(0) == Inputs[i])
9736 SelectTruncOp[0].insert(std::make_pair(User,
9737 User->getOperand(0).getValueType()));
9738 if (User->getOperand(1) == Inputs[i])
9739 SelectTruncOp[1].insert(std::make_pair(User,
9740 User->getOperand(1).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00009741 }
Hal Finkel940ab932014-02-28 00:27:01 +00009742 }
9743 }
9744
9745 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
9746 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
9747 UE = PromOps[i].getNode()->use_end();
9748 UI != UE; ++UI) {
9749 SDNode *User = *UI;
9750 if (User != N && !Visited.count(User))
9751 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00009752
Hal Finkel4104a1a2014-12-14 05:53:19 +00009753 // If we're going to promote the non-output-value operand(s) or SELECT or
9754 // SELECT_CC, record them for truncation.
Hal Finkel46043ed2014-03-01 21:36:57 +00009755 if (User->getOpcode() == ISD::SELECT) {
9756 if (User->getOperand(0) == PromOps[i])
Hal Finkel4104a1a2014-12-14 05:53:19 +00009757 SelectTruncOp[0].insert(std::make_pair(User,
9758 User->getOperand(0).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00009759 } else if (User->getOpcode() == ISD::SELECT_CC) {
Hal Finkel4104a1a2014-12-14 05:53:19 +00009760 if (User->getOperand(0) == PromOps[i])
9761 SelectTruncOp[0].insert(std::make_pair(User,
9762 User->getOperand(0).getValueType()));
9763 if (User->getOperand(1) == PromOps[i])
9764 SelectTruncOp[1].insert(std::make_pair(User,
9765 User->getOperand(1).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00009766 }
Hal Finkel940ab932014-02-28 00:27:01 +00009767 }
9768 }
9769
Hal Finkel46043ed2014-03-01 21:36:57 +00009770 unsigned PromBits = N->getOperand(0).getValueSizeInBits();
Hal Finkel940ab932014-02-28 00:27:01 +00009771 bool ReallyNeedsExt = false;
9772 if (N->getOpcode() != ISD::ANY_EXTEND) {
9773 // If all of the inputs are not already sign/zero extended, then
9774 // we'll still need to do that at the end.
9775 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
9776 if (isa<ConstantSDNode>(Inputs[i]))
9777 continue;
9778
9779 unsigned OpBits =
9780 Inputs[i].getOperand(0).getValueSizeInBits();
Hal Finkel46043ed2014-03-01 21:36:57 +00009781 assert(PromBits < OpBits && "Truncation not to a smaller bit count?");
9782
Hal Finkel940ab932014-02-28 00:27:01 +00009783 if ((N->getOpcode() == ISD::ZERO_EXTEND &&
9784 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00009785 APInt::getHighBitsSet(OpBits,
9786 OpBits-PromBits))) ||
Hal Finkel940ab932014-02-28 00:27:01 +00009787 (N->getOpcode() == ISD::SIGN_EXTEND &&
Hal Finkel46043ed2014-03-01 21:36:57 +00009788 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) <
9789 (OpBits-(PromBits-1)))) {
Hal Finkel940ab932014-02-28 00:27:01 +00009790 ReallyNeedsExt = true;
9791 break;
9792 }
9793 }
9794 }
9795
9796 // Replace all inputs, either with the truncation operand, or a
9797 // truncation or extension to the final output type.
9798 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
9799 // Constant inputs need to be replaced with the to-be-promoted nodes that
9800 // use them because they might have users outside of the cluster of
9801 // promoted nodes.
9802 if (isa<ConstantSDNode>(Inputs[i]))
9803 continue;
9804
9805 SDValue InSrc = Inputs[i].getOperand(0);
9806 if (Inputs[i].getValueType() == N->getValueType(0))
9807 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc);
9808 else if (N->getOpcode() == ISD::SIGN_EXTEND)
9809 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
9810 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0)));
9811 else if (N->getOpcode() == ISD::ZERO_EXTEND)
9812 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
9813 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0)));
9814 else
9815 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
9816 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0)));
9817 }
9818
9819 // Replace all operations (these are all the same, but have a different
9820 // (promoted) return type). DAG.getNode will validate that the types of
9821 // a binary operator match, so go through the list in reverse so that
9822 // we've likely promoted both operands first.
9823 while (!PromOps.empty()) {
9824 SDValue PromOp = PromOps.back();
9825 PromOps.pop_back();
9826
9827 unsigned C;
9828 switch (PromOp.getOpcode()) {
9829 default: C = 0; break;
9830 case ISD::SELECT: C = 1; break;
9831 case ISD::SELECT_CC: C = 2; break;
9832 }
9833
9834 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
9835 PromOp.getOperand(C).getValueType() != N->getValueType(0)) ||
9836 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
9837 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) {
9838 // The to-be-promoted operands of this node have not yet been
9839 // promoted (this should be rare because we're going through the
9840 // list backward, but if one of the operands has several users in
9841 // this cluster of to-be-promoted nodes, it is possible).
9842 PromOps.insert(PromOps.begin(), PromOp);
9843 continue;
9844 }
9845
Hal Finkel4104a1a2014-12-14 05:53:19 +00009846 // For SELECT and SELECT_CC nodes, we do a similar check for any
9847 // to-be-promoted comparison inputs.
9848 if (PromOp.getOpcode() == ISD::SELECT ||
9849 PromOp.getOpcode() == ISD::SELECT_CC) {
9850 if ((SelectTruncOp[0].count(PromOp.getNode()) &&
9851 PromOp.getOperand(0).getValueType() != N->getValueType(0)) ||
9852 (SelectTruncOp[1].count(PromOp.getNode()) &&
9853 PromOp.getOperand(1).getValueType() != N->getValueType(0))) {
9854 PromOps.insert(PromOps.begin(), PromOp);
9855 continue;
9856 }
9857 }
9858
Hal Finkel940ab932014-02-28 00:27:01 +00009859 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
9860 PromOp.getNode()->op_end());
9861
9862 // If this node has constant inputs, then they'll need to be promoted here.
9863 for (unsigned i = 0; i < 2; ++i) {
9864 if (!isa<ConstantSDNode>(Ops[C+i]))
9865 continue;
9866 if (Ops[C+i].getValueType() == N->getValueType(0))
9867 continue;
9868
9869 if (N->getOpcode() == ISD::SIGN_EXTEND)
9870 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
9871 else if (N->getOpcode() == ISD::ZERO_EXTEND)
9872 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
9873 else
9874 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
9875 }
9876
Hal Finkel4104a1a2014-12-14 05:53:19 +00009877 // If we've promoted the comparison inputs of a SELECT or SELECT_CC,
9878 // truncate them again to the original value type.
9879 if (PromOp.getOpcode() == ISD::SELECT ||
9880 PromOp.getOpcode() == ISD::SELECT_CC) {
9881 auto SI0 = SelectTruncOp[0].find(PromOp.getNode());
9882 if (SI0 != SelectTruncOp[0].end())
9883 Ops[0] = DAG.getNode(ISD::TRUNCATE, dl, SI0->second, Ops[0]);
9884 auto SI1 = SelectTruncOp[1].find(PromOp.getNode());
9885 if (SI1 != SelectTruncOp[1].end())
9886 Ops[1] = DAG.getNode(ISD::TRUNCATE, dl, SI1->second, Ops[1]);
9887 }
9888
Hal Finkel940ab932014-02-28 00:27:01 +00009889 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00009890 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00009891 }
9892
9893 // Now we're left with the initial extension itself.
9894 if (!ReallyNeedsExt)
9895 return N->getOperand(0);
9896
Hal Finkel46043ed2014-03-01 21:36:57 +00009897 // To zero extend, just mask off everything except for the first bit (in the
9898 // i1 case).
Hal Finkel940ab932014-02-28 00:27:01 +00009899 if (N->getOpcode() == ISD::ZERO_EXTEND)
9900 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00009901 DAG.getConstant(APInt::getLowBitsSet(
9902 N->getValueSizeInBits(0), PromBits),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009903 dl, N->getValueType(0)));
Hal Finkel940ab932014-02-28 00:27:01 +00009904
9905 assert(N->getOpcode() == ISD::SIGN_EXTEND &&
9906 "Invalid extension type");
Mehdi Amini9639d652015-07-09 02:09:20 +00009907 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0), DAG.getDataLayout());
Hal Finkel940ab932014-02-28 00:27:01 +00009908 SDValue ShiftCst =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009909 DAG.getConstant(N->getValueSizeInBits(0) - PromBits, dl, ShiftAmountTy);
Hal Finkel940ab932014-02-28 00:27:01 +00009910 return DAG.getNode(ISD::SRA, dl, N->getValueType(0),
9911 DAG.getNode(ISD::SHL, dl, N->getValueType(0),
9912 N->getOperand(0), ShiftCst), ShiftCst);
9913}
9914
Hal Finkel5efb9182015-01-06 06:01:57 +00009915SDValue PPCTargetLowering::combineFPToIntToFP(SDNode *N,
9916 DAGCombinerInfo &DCI) const {
9917 assert((N->getOpcode() == ISD::SINT_TO_FP ||
9918 N->getOpcode() == ISD::UINT_TO_FP) &&
9919 "Need an int -> FP conversion node here");
9920
9921 if (!Subtarget.has64BitSupport())
9922 return SDValue();
9923
9924 SelectionDAG &DAG = DCI.DAG;
9925 SDLoc dl(N);
9926 SDValue Op(N, 0);
9927
9928 // Don't handle ppc_fp128 here or i1 conversions.
9929 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
9930 return SDValue();
9931 if (Op.getOperand(0).getValueType() == MVT::i1)
9932 return SDValue();
9933
9934 // For i32 intermediate values, unfortunately, the conversion functions
9935 // leave the upper 32 bits of the value are undefined. Within the set of
9936 // scalar instructions, we have no method for zero- or sign-extending the
9937 // value. Thus, we cannot handle i32 intermediate values here.
9938 if (Op.getOperand(0).getValueType() == MVT::i32)
9939 return SDValue();
9940
9941 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
9942 "UINT_TO_FP is supported only with FPCVT");
9943
9944 // If we have FCFIDS, then use it when converting to single-precision.
9945 // Otherwise, convert to double-precision and then round.
Eric Christophercccae792015-01-30 22:02:31 +00009946 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32)
9947 ? (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDUS
9948 : PPCISD::FCFIDS)
9949 : (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDU
9950 : PPCISD::FCFID);
9951 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32)
9952 ? MVT::f32
9953 : MVT::f64;
Hal Finkel5efb9182015-01-06 06:01:57 +00009954
9955 // If we're converting from a float, to an int, and back to a float again,
9956 // then we don't need the store/load pair at all.
9957 if ((Op.getOperand(0).getOpcode() == ISD::FP_TO_UINT &&
9958 Subtarget.hasFPCVT()) ||
9959 (Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT)) {
9960 SDValue Src = Op.getOperand(0).getOperand(0);
9961 if (Src.getValueType() == MVT::f32) {
9962 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
9963 DCI.AddToWorklist(Src.getNode());
9964 }
9965
9966 unsigned FCTOp =
9967 Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
9968 PPCISD::FCTIDUZ;
9969
9970 SDValue Tmp = DAG.getNode(FCTOp, dl, MVT::f64, Src);
9971 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Tmp);
9972
9973 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT()) {
9974 FP = DAG.getNode(ISD::FP_ROUND, dl,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009975 MVT::f32, FP, DAG.getIntPtrConstant(0, dl));
Hal Finkel5efb9182015-01-06 06:01:57 +00009976 DCI.AddToWorklist(FP.getNode());
9977 }
9978
9979 return FP;
9980 }
9981
9982 return SDValue();
9983}
9984
Bill Schmidtfae5d712014-12-09 16:35:51 +00009985// expandVSXLoadForLE - Convert VSX loads (which may be intrinsics for
9986// builtins) into loads with swaps.
9987SDValue PPCTargetLowering::expandVSXLoadForLE(SDNode *N,
9988 DAGCombinerInfo &DCI) const {
9989 SelectionDAG &DAG = DCI.DAG;
9990 SDLoc dl(N);
9991 SDValue Chain;
9992 SDValue Base;
9993 MachineMemOperand *MMO;
9994
9995 switch (N->getOpcode()) {
9996 default:
9997 llvm_unreachable("Unexpected opcode for little endian VSX load");
9998 case ISD::LOAD: {
9999 LoadSDNode *LD = cast<LoadSDNode>(N);
10000 Chain = LD->getChain();
10001 Base = LD->getBasePtr();
10002 MMO = LD->getMemOperand();
10003 // If the MMO suggests this isn't a load of a full vector, leave
10004 // things alone. For a built-in, we have to make the change for
10005 // correctness, so if there is a size problem that will be a bug.
10006 if (MMO->getSize() < 16)
10007 return SDValue();
10008 break;
10009 }
10010 case ISD::INTRINSIC_W_CHAIN: {
10011 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N);
10012 Chain = Intrin->getChain();
Nemanja Ivanovic7df26c92015-06-30 20:01:16 +000010013 // Similarly to the store case below, Intrin->getBasePtr() doesn't get
Nemanja Ivanovic9c8d4cf2015-06-30 19:45:45 +000010014 // us what we want. Get operand 2 instead.
Nemanja Ivanovic9c8d4cf2015-06-30 19:45:45 +000010015 Base = Intrin->getOperand(2);
Bill Schmidtfae5d712014-12-09 16:35:51 +000010016 MMO = Intrin->getMemOperand();
10017 break;
10018 }
10019 }
10020
10021 MVT VecTy = N->getValueType(0).getSimpleVT();
10022 SDValue LoadOps[] = { Chain, Base };
10023 SDValue Load = DAG.getMemIntrinsicNode(PPCISD::LXVD2X, dl,
10024 DAG.getVTList(VecTy, MVT::Other),
10025 LoadOps, VecTy, MMO);
10026 DCI.AddToWorklist(Load.getNode());
10027 Chain = Load.getValue(1);
10028 SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl,
10029 DAG.getVTList(VecTy, MVT::Other), Chain, Load);
10030 DCI.AddToWorklist(Swap.getNode());
10031 return Swap;
10032}
10033
10034// expandVSXStoreForLE - Convert VSX stores (which may be intrinsics for
10035// builtins) into stores with swaps.
10036SDValue PPCTargetLowering::expandVSXStoreForLE(SDNode *N,
10037 DAGCombinerInfo &DCI) const {
10038 SelectionDAG &DAG = DCI.DAG;
10039 SDLoc dl(N);
10040 SDValue Chain;
10041 SDValue Base;
10042 unsigned SrcOpnd;
10043 MachineMemOperand *MMO;
10044
10045 switch (N->getOpcode()) {
10046 default:
10047 llvm_unreachable("Unexpected opcode for little endian VSX store");
10048 case ISD::STORE: {
10049 StoreSDNode *ST = cast<StoreSDNode>(N);
10050 Chain = ST->getChain();
10051 Base = ST->getBasePtr();
10052 MMO = ST->getMemOperand();
10053 SrcOpnd = 1;
10054 // If the MMO suggests this isn't a store of a full vector, leave
10055 // things alone. For a built-in, we have to make the change for
10056 // correctness, so if there is a size problem that will be a bug.
10057 if (MMO->getSize() < 16)
10058 return SDValue();
10059 break;
10060 }
10061 case ISD::INTRINSIC_VOID: {
10062 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N);
10063 Chain = Intrin->getChain();
10064 // Intrin->getBasePtr() oddly does not get what we want.
10065 Base = Intrin->getOperand(3);
10066 MMO = Intrin->getMemOperand();
10067 SrcOpnd = 2;
10068 break;
10069 }
10070 }
10071
10072 SDValue Src = N->getOperand(SrcOpnd);
10073 MVT VecTy = Src.getValueType().getSimpleVT();
10074 SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl,
10075 DAG.getVTList(VecTy, MVT::Other), Chain, Src);
10076 DCI.AddToWorklist(Swap.getNode());
10077 Chain = Swap.getValue(1);
10078 SDValue StoreOps[] = { Chain, Swap, Base };
10079 SDValue Store = DAG.getMemIntrinsicNode(PPCISD::STXVD2X, dl,
10080 DAG.getVTList(MVT::Other),
10081 StoreOps, VecTy, MMO);
10082 DCI.AddToWorklist(Store.getNode());
10083 return Store;
10084}
10085
Duncan Sandsdc2dac12008-11-24 14:53:14 +000010086SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
10087 DAGCombinerInfo &DCI) const {
Chris Lattnerf4184352006-03-01 04:57:39 +000010088 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +000010089 SDLoc dl(N);
Chris Lattnerf4184352006-03-01 04:57:39 +000010090 switch (N->getOpcode()) {
10091 default: break;
Chris Lattner3c48ea52006-09-19 05:22:59 +000010092 case PPCISD::SHL:
10093 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +000010094 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +000010095 return N->getOperand(0);
10096 }
10097 break;
10098 case PPCISD::SRL:
10099 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +000010100 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +000010101 return N->getOperand(0);
10102 }
10103 break;
10104 case PPCISD::SRA:
10105 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +000010106 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +000010107 C->isAllOnesValue()) // -1 >>s V -> -1.
10108 return N->getOperand(0);
10109 }
10110 break;
Hal Finkel940ab932014-02-28 00:27:01 +000010111 case ISD::SIGN_EXTEND:
10112 case ISD::ZERO_EXTEND:
10113 case ISD::ANY_EXTEND:
10114 return DAGCombineExtBoolTrunc(N, DCI);
10115 case ISD::TRUNCATE:
10116 case ISD::SETCC:
10117 case ISD::SELECT_CC:
10118 return DAGCombineTruncBoolExt(N, DCI);
Chris Lattnerf4184352006-03-01 04:57:39 +000010119 case ISD::SINT_TO_FP:
Hal Finkel5efb9182015-01-06 06:01:57 +000010120 case ISD::UINT_TO_FP:
10121 return combineFPToIntToFP(N, DCI);
Bill Schmidtfae5d712014-12-09 16:35:51 +000010122 case ISD::STORE: {
Chris Lattner27f53452006-03-01 05:50:56 +000010123 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
Eric Christophercccae792015-01-30 22:02:31 +000010124 if (Subtarget.hasSTFIWX() && !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner27f53452006-03-01 05:50:56 +000010125 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson9f944592009-08-11 20:47:22 +000010126 N->getOperand(1).getValueType() == MVT::i32 &&
10127 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010128 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +000010129 if (Val.getValueType() == MVT::f32) {
10130 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +000010131 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +000010132 }
Owen Anderson9f944592009-08-11 20:47:22 +000010133 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +000010134 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +000010135
Hal Finkel60c75102013-04-01 15:37:53 +000010136 SDValue Ops[] = {
10137 N->getOperand(0), Val, N->getOperand(2),
10138 DAG.getValueType(N->getOperand(1).getValueType())
10139 };
10140
10141 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +000010142 DAG.getVTList(MVT::Other), Ops,
Hal Finkel60c75102013-04-01 15:37:53 +000010143 cast<StoreSDNode>(N)->getMemoryVT(),
10144 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greiff304a7a2008-08-28 21:40:38 +000010145 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +000010146 return Val;
10147 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000010148
Chris Lattnera7976d32006-07-10 20:56:58 +000010149 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman28328db2009-09-25 00:57:30 +000010150 if (cast<StoreSDNode>(N)->isUnindexed() &&
10151 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greiff304a7a2008-08-28 21:40:38 +000010152 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson9f944592009-08-11 20:47:22 +000010153 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkel31d29562013-03-28 19:25:55 +000010154 N->getOperand(1).getValueType() == MVT::i16 ||
Eric Christophercccae792015-01-30 22:02:31 +000010155 (Subtarget.hasLDBRX() && Subtarget.isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +000010156 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010157 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnera7976d32006-07-10 20:56:58 +000010158 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson9f944592009-08-11 20:47:22 +000010159 if (BSwapOp.getValueType() == MVT::i16)
10160 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnera7976d32006-07-10 20:56:58 +000010161
Dan Gohman48b185d2009-09-25 20:36:54 +000010162 SDValue Ops[] = {
10163 N->getOperand(0), BSwapOp, N->getOperand(2),
10164 DAG.getValueType(N->getOperand(1).getValueType())
10165 };
10166 return
10167 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +000010168 Ops, cast<StoreSDNode>(N)->getMemoryVT(),
Dan Gohman48b185d2009-09-25 20:36:54 +000010169 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +000010170 }
Bill Schmidtfae5d712014-12-09 16:35:51 +000010171
10172 // For little endian, VSX stores require generating xxswapd/lxvd2x.
10173 EVT VT = N->getOperand(1).getValueType();
10174 if (VT.isSimple()) {
10175 MVT StoreVT = VT.getSimpleVT();
Eric Christophercccae792015-01-30 22:02:31 +000010176 if (Subtarget.hasVSX() && Subtarget.isLittleEndian() &&
Bill Schmidtfae5d712014-12-09 16:35:51 +000010177 (StoreVT == MVT::v2f64 || StoreVT == MVT::v2i64 ||
10178 StoreVT == MVT::v4f32 || StoreVT == MVT::v4i32))
10179 return expandVSXStoreForLE(N, DCI);
10180 }
Chris Lattnera7976d32006-07-10 20:56:58 +000010181 break;
Bill Schmidtfae5d712014-12-09 16:35:51 +000010182 }
Hal Finkelcf2e9082013-05-24 23:00:14 +000010183 case ISD::LOAD: {
10184 LoadSDNode *LD = cast<LoadSDNode>(N);
10185 EVT VT = LD->getValueType(0);
Bill Schmidtfae5d712014-12-09 16:35:51 +000010186
10187 // For little endian, VSX loads require generating lxvd2x/xxswapd.
10188 if (VT.isSimple()) {
10189 MVT LoadVT = VT.getSimpleVT();
Eric Christophercccae792015-01-30 22:02:31 +000010190 if (Subtarget.hasVSX() && Subtarget.isLittleEndian() &&
Bill Schmidtfae5d712014-12-09 16:35:51 +000010191 (LoadVT == MVT::v2f64 || LoadVT == MVT::v2i64 ||
10192 LoadVT == MVT::v4f32 || LoadVT == MVT::v4i32))
10193 return expandVSXLoadForLE(N, DCI);
10194 }
10195
Hal Finkelc93a9a22015-02-25 01:06:45 +000010196 EVT MemVT = LD->getMemoryVT();
10197 Type *Ty = MemVT.getTypeForEVT(*DAG.getContext());
Mehdi Aminia749f2a2015-07-09 02:09:52 +000010198 unsigned ABIAlignment = DAG.getDataLayout().getABITypeAlignment(Ty);
Hal Finkelc93a9a22015-02-25 01:06:45 +000010199 Type *STy = MemVT.getScalarType().getTypeForEVT(*DAG.getContext());
Mehdi Aminia749f2a2015-07-09 02:09:52 +000010200 unsigned ScalarABIAlignment = DAG.getDataLayout().getABITypeAlignment(STy);
Hal Finkelc93a9a22015-02-25 01:06:45 +000010201 if (LD->isUnindexed() && VT.isVector() &&
10202 ((Subtarget.hasAltivec() && ISD::isNON_EXTLoad(N) &&
10203 // P8 and later hardware should just use LOAD.
10204 !Subtarget.hasP8Vector() && (VT == MVT::v16i8 || VT == MVT::v8i16 ||
10205 VT == MVT::v4i32 || VT == MVT::v4f32)) ||
10206 (Subtarget.hasQPX() && (VT == MVT::v4f64 || VT == MVT::v4f32) &&
10207 LD->getAlignment() >= ScalarABIAlignment)) &&
Hal Finkelcf2e9082013-05-24 23:00:14 +000010208 LD->getAlignment() < ABIAlignment) {
Hal Finkelc93a9a22015-02-25 01:06:45 +000010209 // This is a type-legal unaligned Altivec or QPX load.
Hal Finkelcf2e9082013-05-24 23:00:14 +000010210 SDValue Chain = LD->getChain();
10211 SDValue Ptr = LD->getBasePtr();
Eric Christopherb1aaebe2014-06-12 22:38:18 +000010212 bool isLittleEndian = Subtarget.isLittleEndian();
Hal Finkelcf2e9082013-05-24 23:00:14 +000010213
10214 // This implements the loading of unaligned vectors as described in
10215 // the venerable Apple Velocity Engine overview. Specifically:
10216 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
10217 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
10218 //
10219 // The general idea is to expand a sequence of one or more unaligned
Bill Schmidt6b5a7df2014-06-09 22:00:52 +000010220 // loads into an alignment-based permutation-control instruction (lvsl
10221 // or lvsr), a series of regular vector loads (which always truncate
10222 // their input address to an aligned address), and a series of
10223 // permutations. The results of these permutations are the requested
10224 // loaded values. The trick is that the last "extra" load is not taken
10225 // from the address you might suspect (sizeof(vector) bytes after the
10226 // last requested load), but rather sizeof(vector) - 1 bytes after the
10227 // last requested vector. The point of this is to avoid a page fault if
10228 // the base address happened to be aligned. This works because if the
10229 // base address is aligned, then adding less than a full vector length
10230 // will cause the last vector in the sequence to be (re)loaded.
10231 // Otherwise, the next vector will be fetched as you might suspect was
10232 // necessary.
Hal Finkelcf2e9082013-05-24 23:00:14 +000010233
Hal Finkelbc2ee4c2013-05-25 04:05:05 +000010234 // We might be able to reuse the permutation generation from
Hal Finkelcf2e9082013-05-24 23:00:14 +000010235 // a different base address offset from this one by an aligned amount.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +000010236 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
10237 // optimization later.
Hal Finkelc93a9a22015-02-25 01:06:45 +000010238 Intrinsic::ID Intr, IntrLD, IntrPerm;
10239 MVT PermCntlTy, PermTy, LDTy;
10240 if (Subtarget.hasAltivec()) {
10241 Intr = isLittleEndian ? Intrinsic::ppc_altivec_lvsr :
10242 Intrinsic::ppc_altivec_lvsl;
10243 IntrLD = Intrinsic::ppc_altivec_lvx;
10244 IntrPerm = Intrinsic::ppc_altivec_vperm;
10245 PermCntlTy = MVT::v16i8;
10246 PermTy = MVT::v4i32;
10247 LDTy = MVT::v4i32;
10248 } else {
10249 Intr = MemVT == MVT::v4f64 ? Intrinsic::ppc_qpx_qvlpcld :
10250 Intrinsic::ppc_qpx_qvlpcls;
10251 IntrLD = MemVT == MVT::v4f64 ? Intrinsic::ppc_qpx_qvlfd :
10252 Intrinsic::ppc_qpx_qvlfs;
10253 IntrPerm = Intrinsic::ppc_qpx_qvfperm;
10254 PermCntlTy = MVT::v4f64;
10255 PermTy = MVT::v4f64;
10256 LDTy = MemVT.getSimpleVT();
10257 }
10258
10259 SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, PermCntlTy);
Hal Finkelcf2e9082013-05-24 23:00:14 +000010260
Hal Finkelb6d0d6b2014-08-01 05:20:41 +000010261 // Create the new MMO for the new base load. It is like the original MMO,
10262 // but represents an area in memory almost twice the vector size centered
10263 // on the original address. If the address is unaligned, we might start
10264 // reading up to (sizeof(vector)-1) bytes below the address of the
10265 // original unaligned load.
Hal Finkelcf2e9082013-05-24 23:00:14 +000010266 MachineFunction &MF = DAG.getMachineFunction();
Hal Finkelb6d0d6b2014-08-01 05:20:41 +000010267 MachineMemOperand *BaseMMO =
Hal Finkelc93a9a22015-02-25 01:06:45 +000010268 MF.getMachineMemOperand(LD->getMemOperand(), -MemVT.getStoreSize()+1,
10269 2*MemVT.getStoreSize()-1);
Hal Finkelb6d0d6b2014-08-01 05:20:41 +000010270
10271 // Create the new base load.
Mehdi Amini44ede332015-07-09 02:09:04 +000010272 SDValue LDXIntID =
10273 DAG.getTargetConstant(IntrLD, dl, getPointerTy(MF.getDataLayout()));
Hal Finkelb6d0d6b2014-08-01 05:20:41 +000010274 SDValue BaseLoadOps[] = { Chain, LDXIntID, Ptr };
10275 SDValue BaseLoad =
10276 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
Hal Finkelc93a9a22015-02-25 01:06:45 +000010277 DAG.getVTList(PermTy, MVT::Other),
10278 BaseLoadOps, LDTy, BaseMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +000010279
10280 // Note that the value of IncOffset (which is provided to the next
10281 // load's pointer info offset value, and thus used to calculate the
10282 // alignment), and the value of IncValue (which is actually used to
10283 // increment the pointer value) are different! This is because we
10284 // require the next load to appear to be aligned, even though it
10285 // is actually offset from the base pointer by a lesser amount.
10286 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel7d8a6912013-05-26 18:08:30 +000010287 int IncValue = IncOffset;
10288
10289 // Walk (both up and down) the chain looking for another load at the real
10290 // (aligned) offset (the alignment of the other load does not matter in
10291 // this case). If found, then do not use the offset reduction trick, as
10292 // that will prevent the loads from being later combined (as they would
10293 // otherwise be duplicates).
10294 if (!findConsecutiveLoad(LD, DAG))
10295 --IncValue;
10296
Mehdi Amini44ede332015-07-09 02:09:04 +000010297 SDValue Increment =
10298 DAG.getConstant(IncValue, dl, getPointerTy(MF.getDataLayout()));
Hal Finkelcf2e9082013-05-24 23:00:14 +000010299 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
10300
Hal Finkelb6d0d6b2014-08-01 05:20:41 +000010301 MachineMemOperand *ExtraMMO =
10302 MF.getMachineMemOperand(LD->getMemOperand(),
Hal Finkelc93a9a22015-02-25 01:06:45 +000010303 1, 2*MemVT.getStoreSize()-1);
Hal Finkelb6d0d6b2014-08-01 05:20:41 +000010304 SDValue ExtraLoadOps[] = { Chain, LDXIntID, Ptr };
Hal Finkelcf2e9082013-05-24 23:00:14 +000010305 SDValue ExtraLoad =
Hal Finkelb6d0d6b2014-08-01 05:20:41 +000010306 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
Hal Finkelc93a9a22015-02-25 01:06:45 +000010307 DAG.getVTList(PermTy, MVT::Other),
10308 ExtraLoadOps, LDTy, ExtraMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +000010309
10310 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
10311 BaseLoad.getValue(1), ExtraLoad.getValue(1));
10312
Bill Schmidt6b5a7df2014-06-09 22:00:52 +000010313 // Because vperm has a big-endian bias, we must reverse the order
10314 // of the input vectors and complement the permute control vector
10315 // when generating little endian code. We have already handled the
10316 // latter by using lvsr instead of lvsl, so just reverse BaseLoad
10317 // and ExtraLoad here.
10318 SDValue Perm;
10319 if (isLittleEndian)
Hal Finkelc93a9a22015-02-25 01:06:45 +000010320 Perm = BuildIntrinsicOp(IntrPerm,
Bill Schmidt6b5a7df2014-06-09 22:00:52 +000010321 ExtraLoad, BaseLoad, PermCntl, DAG, dl);
10322 else
Hal Finkelc93a9a22015-02-25 01:06:45 +000010323 Perm = BuildIntrinsicOp(IntrPerm,
Bill Schmidt6b5a7df2014-06-09 22:00:52 +000010324 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
Hal Finkelcf2e9082013-05-24 23:00:14 +000010325
Hal Finkelc93a9a22015-02-25 01:06:45 +000010326 if (VT != PermTy)
10327 Perm = Subtarget.hasAltivec() ?
10328 DAG.getNode(ISD::BITCAST, dl, VT, Perm) :
10329 DAG.getNode(ISD::FP_ROUND, dl, VT, Perm, // QPX
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010330 DAG.getTargetConstant(1, dl, MVT::i64));
Hal Finkelc93a9a22015-02-25 01:06:45 +000010331 // second argument is 1 because this rounding
10332 // is always exact.
Hal Finkelcf2e9082013-05-24 23:00:14 +000010333
Hal Finkelb6d0d6b2014-08-01 05:20:41 +000010334 // The output of the permutation is our loaded result, the TokenFactor is
10335 // our new chain.
10336 DCI.CombineTo(N, Perm, TF);
Hal Finkelcf2e9082013-05-24 23:00:14 +000010337 return SDValue(N, 0);
10338 }
10339 }
10340 break;
Eric Christophercccae792015-01-30 22:02:31 +000010341 case ISD::INTRINSIC_WO_CHAIN: {
10342 bool isLittleEndian = Subtarget.isLittleEndian();
Hal Finkelc93a9a22015-02-25 01:06:45 +000010343 unsigned IID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
Eric Christophercccae792015-01-30 22:02:31 +000010344 Intrinsic::ID Intr = (isLittleEndian ? Intrinsic::ppc_altivec_lvsr
10345 : Intrinsic::ppc_altivec_lvsl);
Hal Finkelc93a9a22015-02-25 01:06:45 +000010346 if ((IID == Intr ||
10347 IID == Intrinsic::ppc_qpx_qvlpcld ||
10348 IID == Intrinsic::ppc_qpx_qvlpcls) &&
10349 N->getOperand(1)->getOpcode() == ISD::ADD) {
Eric Christophercccae792015-01-30 22:02:31 +000010350 SDValue Add = N->getOperand(1);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +000010351
Hal Finkelc93a9a22015-02-25 01:06:45 +000010352 int Bits = IID == Intrinsic::ppc_qpx_qvlpcld ?
10353 5 /* 32 byte alignment */ : 4 /* 16 byte alignment */;
10354
Eric Christophercccae792015-01-30 22:02:31 +000010355 if (DAG.MaskedValueIsZero(
10356 Add->getOperand(1),
Hal Finkelc93a9a22015-02-25 01:06:45 +000010357 APInt::getAllOnesValue(Bits /* alignment */)
Eric Christophercccae792015-01-30 22:02:31 +000010358 .zext(
10359 Add.getValueType().getScalarType().getSizeInBits()))) {
10360 SDNode *BasePtr = Add->getOperand(0).getNode();
10361 for (SDNode::use_iterator UI = BasePtr->use_begin(),
10362 UE = BasePtr->use_end();
10363 UI != UE; ++UI) {
10364 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
Hal Finkelc93a9a22015-02-25 01:06:45 +000010365 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() == IID) {
Eric Christophercccae792015-01-30 22:02:31 +000010366 // We've found another LVSL/LVSR, and this address is an aligned
10367 // multiple of that one. The results will be the same, so use the
10368 // one we've just found instead.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +000010369
Eric Christophercccae792015-01-30 22:02:31 +000010370 return SDValue(*UI, 0);
10371 }
Hal Finkelbc2ee4c2013-05-25 04:05:05 +000010372 }
10373 }
Hal Finkelc93a9a22015-02-25 01:06:45 +000010374
10375 if (isa<ConstantSDNode>(Add->getOperand(1))) {
10376 SDNode *BasePtr = Add->getOperand(0).getNode();
10377 for (SDNode::use_iterator UI = BasePtr->use_begin(),
10378 UE = BasePtr->use_end(); UI != UE; ++UI) {
10379 if (UI->getOpcode() == ISD::ADD &&
10380 isa<ConstantSDNode>(UI->getOperand(1)) &&
10381 (cast<ConstantSDNode>(Add->getOperand(1))->getZExtValue() -
10382 cast<ConstantSDNode>(UI->getOperand(1))->getZExtValue()) %
Aaron Ballman5561ed42015-02-25 13:05:24 +000010383 (1ULL << Bits) == 0) {
Hal Finkelc93a9a22015-02-25 01:06:45 +000010384 SDNode *OtherAdd = *UI;
10385 for (SDNode::use_iterator VI = OtherAdd->use_begin(),
10386 VE = OtherAdd->use_end(); VI != VE; ++VI) {
10387 if (VI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
10388 cast<ConstantSDNode>(VI->getOperand(0))->getZExtValue() == IID) {
10389 return SDValue(*VI, 0);
10390 }
10391 }
10392 }
10393 }
10394 }
Hal Finkelbc2ee4c2013-05-25 04:05:05 +000010395 }
10396 }
Hal Finkelc3cfbf82013-09-13 20:09:02 +000010397
10398 break;
Bill Schmidtfae5d712014-12-09 16:35:51 +000010399 case ISD::INTRINSIC_W_CHAIN: {
10400 // For little endian, VSX loads require generating lxvd2x/xxswapd.
Eric Christophercccae792015-01-30 22:02:31 +000010401 if (Subtarget.hasVSX() && Subtarget.isLittleEndian()) {
Bill Schmidtfae5d712014-12-09 16:35:51 +000010402 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
10403 default:
10404 break;
10405 case Intrinsic::ppc_vsx_lxvw4x:
10406 case Intrinsic::ppc_vsx_lxvd2x:
10407 return expandVSXLoadForLE(N, DCI);
10408 }
10409 }
10410 break;
10411 }
10412 case ISD::INTRINSIC_VOID: {
10413 // For little endian, VSX stores require generating xxswapd/stxvd2x.
Eric Christophercccae792015-01-30 22:02:31 +000010414 if (Subtarget.hasVSX() && Subtarget.isLittleEndian()) {
Bill Schmidtfae5d712014-12-09 16:35:51 +000010415 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
10416 default:
10417 break;
10418 case Intrinsic::ppc_vsx_stxvw4x:
10419 case Intrinsic::ppc_vsx_stxvd2x:
10420 return expandVSXStoreForLE(N, DCI);
10421 }
10422 }
10423 break;
10424 }
Chris Lattnera7976d32006-07-10 20:56:58 +000010425 case ISD::BSWAP:
10426 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greiff304a7a2008-08-28 21:40:38 +000010427 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnera7976d32006-07-10 20:56:58 +000010428 N->getOperand(0).hasOneUse() &&
Hal Finkel31d29562013-03-28 19:25:55 +000010429 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
Eric Christophercccae792015-01-30 22:02:31 +000010430 (Subtarget.hasLDBRX() && Subtarget.isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +000010431 N->getValueType(0) == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010432 SDValue Load = N->getOperand(0);
Evan Chenge71fe34d2006-10-09 20:57:25 +000010433 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnera7976d32006-07-10 20:56:58 +000010434 // Create the byte-swapping load.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010435 SDValue Ops[] = {
Evan Chenge71fe34d2006-10-09 20:57:25 +000010436 LD->getChain(), // Chain
10437 LD->getBasePtr(), // Ptr
Chris Lattnerd66f14e2006-08-11 17:18:05 +000010438 DAG.getValueType(N->getValueType(0)) // VT
10439 };
Dan Gohman48b185d2009-09-25 20:36:54 +000010440 SDValue BSLoad =
10441 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkel31d29562013-03-28 19:25:55 +000010442 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
10443 MVT::i64 : MVT::i32, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +000010444 Ops, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +000010445
Scott Michelcf0da6c2009-02-17 22:15:04 +000010446 // If this is an i16 load, insert the truncate.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010447 SDValue ResVal = BSLoad;
Owen Anderson9f944592009-08-11 20:47:22 +000010448 if (N->getValueType(0) == MVT::i16)
10449 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelcf0da6c2009-02-17 22:15:04 +000010450
Chris Lattnera7976d32006-07-10 20:56:58 +000010451 // First, combine the bswap away. This makes the value produced by the
10452 // load dead.
10453 DCI.CombineTo(N, ResVal);
10454
10455 // Next, combine the load away, we give it a bogus result value but a real
10456 // chain result. The result value is dead because the bswap is dead.
Gabor Greiff304a7a2008-08-28 21:40:38 +000010457 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelcf0da6c2009-02-17 22:15:04 +000010458
Chris Lattnera7976d32006-07-10 20:56:58 +000010459 // Return N so it doesn't get rechecked!
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010460 return SDValue(N, 0);
Chris Lattnera7976d32006-07-10 20:56:58 +000010461 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000010462
Chris Lattner27f53452006-03-01 05:50:56 +000010463 break;
Chris Lattnerd4058a52006-03-31 06:02:07 +000010464 case PPCISD::VCMP: {
10465 // If a VCMPo node already exists with exactly the same operands as this
10466 // node, use its result instead of this node (VCMPo computes both a CR6 and
10467 // a normal output).
10468 //
10469 if (!N->getOperand(0).hasOneUse() &&
10470 !N->getOperand(1).hasOneUse() &&
10471 !N->getOperand(2).hasOneUse()) {
Scott Michelcf0da6c2009-02-17 22:15:04 +000010472
Chris Lattnerd4058a52006-03-31 06:02:07 +000010473 // Scan all of the users of the LHS, looking for VCMPo's that match.
Craig Topper062a2ba2014-04-25 05:30:21 +000010474 SDNode *VCMPoNode = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010475
Gabor Greiff304a7a2008-08-28 21:40:38 +000010476 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattnerd4058a52006-03-31 06:02:07 +000010477 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
10478 UI != E; ++UI)
Dan Gohman91e5dcb2008-07-27 20:43:25 +000010479 if (UI->getOpcode() == PPCISD::VCMPo &&
10480 UI->getOperand(1) == N->getOperand(1) &&
10481 UI->getOperand(2) == N->getOperand(2) &&
10482 UI->getOperand(0) == N->getOperand(0)) {
10483 VCMPoNode = *UI;
Chris Lattnerd4058a52006-03-31 06:02:07 +000010484 break;
10485 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000010486
Chris Lattner518834c2006-04-18 18:28:22 +000010487 // If there is no VCMPo node, or if the flag value has a single use, don't
10488 // transform this.
10489 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
10490 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010491
10492 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner518834c2006-04-18 18:28:22 +000010493 // chain, this transformation is more complex. Note that multiple things
10494 // could use the value result, which we should ignore.
Craig Topper062a2ba2014-04-25 05:30:21 +000010495 SDNode *FlagUser = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010496 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Craig Topper062a2ba2014-04-25 05:30:21 +000010497 FlagUser == nullptr; ++UI) {
Chris Lattner518834c2006-04-18 18:28:22 +000010498 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman91e5dcb2008-07-27 20:43:25 +000010499 SDNode *User = *UI;
Chris Lattner518834c2006-04-18 18:28:22 +000010500 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010501 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner518834c2006-04-18 18:28:22 +000010502 FlagUser = User;
10503 break;
10504 }
10505 }
10506 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000010507
Ulrich Weigandd5ebc622013-07-03 17:05:42 +000010508 // If the user is a MFOCRF instruction, we know this is safe.
10509 // Otherwise we give up for right now.
10510 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010511 return SDValue(VCMPoNode, 0);
Chris Lattnerd4058a52006-03-31 06:02:07 +000010512 }
10513 break;
10514 }
Hal Finkel940ab932014-02-28 00:27:01 +000010515 case ISD::BRCOND: {
10516 SDValue Cond = N->getOperand(1);
10517 SDValue Target = N->getOperand(2);
10518
10519 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
10520 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() ==
10521 Intrinsic::ppc_is_decremented_ctr_nonzero) {
10522
10523 // We now need to make the intrinsic dead (it cannot be instruction
10524 // selected).
10525 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0));
10526 assert(Cond.getNode()->hasOneUse() &&
10527 "Counter decrement has more than one use");
10528
10529 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other,
10530 N->getOperand(0), Target);
10531 }
10532 }
10533 break;
Chris Lattner9754d142006-04-18 17:59:36 +000010534 case ISD::BR_CC: {
10535 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigandd5ebc622013-07-03 17:05:42 +000010536 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner9754d142006-04-18 17:59:36 +000010537 // lowering is done pre-legalize, because the legalizer lowers the predicate
10538 // compare down to code that is difficult to reassemble.
10539 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010540 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkel25c19922013-05-15 21:37:41 +000010541
10542 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
10543 // value. If so, pass-through the AND to get to the intrinsic.
10544 if (LHS.getOpcode() == ISD::AND &&
10545 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
10546 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
10547 Intrinsic::ppc_is_decremented_ctr_nonzero &&
10548 isa<ConstantSDNode>(LHS.getOperand(1)) &&
10549 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
10550 isZero())
10551 LHS = LHS.getOperand(0);
10552
10553 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
10554 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
10555 Intrinsic::ppc_is_decremented_ctr_nonzero &&
10556 isa<ConstantSDNode>(RHS)) {
10557 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
10558 "Counter decrement comparison is not EQ or NE");
10559
10560 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
10561 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
10562 (CC == ISD::SETNE && !Val);
10563
10564 // We now need to make the intrinsic dead (it cannot be instruction
10565 // selected).
10566 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
10567 assert(LHS.getNode()->hasOneUse() &&
10568 "Counter decrement has more than one use");
10569
10570 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
10571 N->getOperand(0), N->getOperand(4));
10572 }
10573
Chris Lattner9754d142006-04-18 17:59:36 +000010574 int CompareOpc;
10575 bool isDot;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010576
Chris Lattner9754d142006-04-18 17:59:36 +000010577 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
10578 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
Kit Barton0cfa7b72015-03-03 19:55:45 +000010579 getAltivecCompareInfo(LHS, CompareOpc, isDot, Subtarget)) {
Chris Lattner9754d142006-04-18 17:59:36 +000010580 assert(isDot && "Can't compare against a vector result!");
Scott Michelcf0da6c2009-02-17 22:15:04 +000010581
Chris Lattner9754d142006-04-18 17:59:36 +000010582 // If this is a comparison against something other than 0/1, then we know
10583 // that the condition is never/always true.
Dan Gohmaneffb8942008-09-12 16:56:44 +000010584 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +000010585 if (Val != 0 && Val != 1) {
10586 if (CC == ISD::SETEQ) // Cond never true, remove branch.
10587 return N->getOperand(0);
10588 // Always !=, turn it into an unconditional branch.
Owen Anderson9f944592009-08-11 20:47:22 +000010589 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner9754d142006-04-18 17:59:36 +000010590 N->getOperand(0), N->getOperand(4));
10591 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000010592
Chris Lattner9754d142006-04-18 17:59:36 +000010593 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +000010594
Chris Lattner9754d142006-04-18 17:59:36 +000010595 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010596 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +000010597 LHS.getOperand(2), // LHS of compare
10598 LHS.getOperand(3), // RHS of compare
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010599 DAG.getConstant(CompareOpc, dl, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +000010600 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +000010601 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +000010602 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +000010603
Chris Lattner9754d142006-04-18 17:59:36 +000010604 // Unpack the result based on how the target uses it.
Chris Lattner8c6a41e2006-11-17 22:10:59 +000010605 PPC::Predicate CompOpc;
Dan Gohmaneffb8942008-09-12 16:56:44 +000010606 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner9754d142006-04-18 17:59:36 +000010607 default: // Can't happen, don't crash on invalid number though.
10608 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +000010609 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner9754d142006-04-18 17:59:36 +000010610 break;
10611 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +000010612 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner9754d142006-04-18 17:59:36 +000010613 break;
10614 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +000010615 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner9754d142006-04-18 17:59:36 +000010616 break;
10617 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +000010618 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner9754d142006-04-18 17:59:36 +000010619 break;
10620 }
10621
Owen Anderson9f944592009-08-11 20:47:22 +000010622 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010623 DAG.getConstant(CompOpc, dl, MVT::i32),
Owen Anderson9f944592009-08-11 20:47:22 +000010624 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner9754d142006-04-18 17:59:36 +000010625 N->getOperand(4), CompNode.getValue(1));
10626 }
10627 break;
10628 }
Chris Lattnerf4184352006-03-01 04:57:39 +000010629 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000010630
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010631 return SDValue();
Chris Lattnerf4184352006-03-01 04:57:39 +000010632}
10633
Hal Finkel13d104b2014-12-11 18:37:52 +000010634SDValue
10635PPCTargetLowering::BuildSDIVPow2(SDNode *N, const APInt &Divisor,
10636 SelectionDAG &DAG,
10637 std::vector<SDNode *> *Created) const {
10638 // fold (sdiv X, pow2)
10639 EVT VT = N->getValueType(0);
Hal Finkel04b16b52014-12-23 08:38:50 +000010640 if (VT == MVT::i64 && !Subtarget.isPPC64())
10641 return SDValue();
Hal Finkel13d104b2014-12-11 18:37:52 +000010642 if ((VT != MVT::i32 && VT != MVT::i64) ||
10643 !(Divisor.isPowerOf2() || (-Divisor).isPowerOf2()))
10644 return SDValue();
10645
10646 SDLoc DL(N);
10647 SDValue N0 = N->getOperand(0);
10648
10649 bool IsNegPow2 = (-Divisor).isPowerOf2();
10650 unsigned Lg2 = (IsNegPow2 ? -Divisor : Divisor).countTrailingZeros();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010651 SDValue ShiftAmt = DAG.getConstant(Lg2, DL, VT);
Hal Finkel13d104b2014-12-11 18:37:52 +000010652
10653 SDValue Op = DAG.getNode(PPCISD::SRA_ADDZE, DL, VT, N0, ShiftAmt);
10654 if (Created)
10655 Created->push_back(Op.getNode());
10656
10657 if (IsNegPow2) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010658 Op = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, DL, VT), Op);
Hal Finkel13d104b2014-12-11 18:37:52 +000010659 if (Created)
10660 Created->push_back(Op.getNode());
10661 }
10662
10663 return Op;
10664}
10665
Chris Lattner4211ca92006-04-14 06:01:58 +000010666//===----------------------------------------------------------------------===//
10667// Inline Assembly Support
10668//===----------------------------------------------------------------------===//
10669
Jay Foada0653a32014-05-14 21:14:37 +000010670void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
10671 APInt &KnownZero,
10672 APInt &KnownOne,
10673 const SelectionDAG &DAG,
10674 unsigned Depth) const {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +000010675 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerc5287c02006-04-02 06:26:07 +000010676 switch (Op.getOpcode()) {
10677 default: break;
Chris Lattnera7976d32006-07-10 20:56:58 +000010678 case PPCISD::LBRX: {
10679 // lhbrx is known to have the top bits cleared out.
Dan Gohmana5fc0352009-09-27 23:17:47 +000010680 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnera7976d32006-07-10 20:56:58 +000010681 KnownZero = 0xFFFF0000;
10682 break;
10683 }
Chris Lattnerc5287c02006-04-02 06:26:07 +000010684 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmaneffb8942008-09-12 16:56:44 +000010685 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerc5287c02006-04-02 06:26:07 +000010686 default: break;
10687 case Intrinsic::ppc_altivec_vcmpbfp_p:
10688 case Intrinsic::ppc_altivec_vcmpeqfp_p:
10689 case Intrinsic::ppc_altivec_vcmpequb_p:
10690 case Intrinsic::ppc_altivec_vcmpequh_p:
10691 case Intrinsic::ppc_altivec_vcmpequw_p:
Kit Barton0cfa7b72015-03-03 19:55:45 +000010692 case Intrinsic::ppc_altivec_vcmpequd_p:
Chris Lattnerc5287c02006-04-02 06:26:07 +000010693 case Intrinsic::ppc_altivec_vcmpgefp_p:
10694 case Intrinsic::ppc_altivec_vcmpgtfp_p:
10695 case Intrinsic::ppc_altivec_vcmpgtsb_p:
10696 case Intrinsic::ppc_altivec_vcmpgtsh_p:
10697 case Intrinsic::ppc_altivec_vcmpgtsw_p:
Kit Barton0cfa7b72015-03-03 19:55:45 +000010698 case Intrinsic::ppc_altivec_vcmpgtsd_p:
Chris Lattnerc5287c02006-04-02 06:26:07 +000010699 case Intrinsic::ppc_altivec_vcmpgtub_p:
10700 case Intrinsic::ppc_altivec_vcmpgtuh_p:
10701 case Intrinsic::ppc_altivec_vcmpgtuw_p:
Kit Barton0cfa7b72015-03-03 19:55:45 +000010702 case Intrinsic::ppc_altivec_vcmpgtud_p:
Chris Lattnerc5287c02006-04-02 06:26:07 +000010703 KnownZero = ~1U; // All bits but the low one are known to be zero.
10704 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010705 }
Chris Lattnerc5287c02006-04-02 06:26:07 +000010706 }
10707 }
10708}
10709
Hal Finkel57725662015-01-03 17:58:24 +000010710unsigned PPCTargetLowering::getPrefLoopAlignment(MachineLoop *ML) const {
10711 switch (Subtarget.getDarwinDirective()) {
10712 default: break;
10713 case PPC::DIR_970:
10714 case PPC::DIR_PWR4:
10715 case PPC::DIR_PWR5:
10716 case PPC::DIR_PWR5X:
10717 case PPC::DIR_PWR6:
10718 case PPC::DIR_PWR6X:
10719 case PPC::DIR_PWR7:
10720 case PPC::DIR_PWR8: {
10721 if (!ML)
10722 break;
10723
Eric Christophercccae792015-01-30 22:02:31 +000010724 const PPCInstrInfo *TII = Subtarget.getInstrInfo();
Hal Finkel57725662015-01-03 17:58:24 +000010725
10726 // For small loops (between 5 and 8 instructions), align to a 32-byte
10727 // boundary so that the entire loop fits in one instruction-cache line.
10728 uint64_t LoopSize = 0;
10729 for (auto I = ML->block_begin(), IE = ML->block_end(); I != IE; ++I)
10730 for (auto J = (*I)->begin(), JE = (*I)->end(); J != JE; ++J)
10731 LoopSize += TII->GetInstSizeInBytes(J);
10732
10733 if (LoopSize > 16 && LoopSize <= 32)
10734 return 5;
10735
10736 break;
10737 }
10738 }
10739
10740 return TargetLowering::getPrefLoopAlignment(ML);
10741}
Chris Lattnerc5287c02006-04-02 06:26:07 +000010742
Chris Lattnerd6855142007-03-25 02:14:49 +000010743/// getConstraintType - Given a constraint, return the type of
Chris Lattner203b2f12006-02-07 20:16:30 +000010744/// constraint it is for this target.
Scott Michelcf0da6c2009-02-17 22:15:04 +000010745PPCTargetLowering::ConstraintType
Benjamin Kramer9bfb6272015-07-05 19:29:18 +000010746PPCTargetLowering::getConstraintType(StringRef Constraint) const {
Chris Lattnerd6855142007-03-25 02:14:49 +000010747 if (Constraint.size() == 1) {
10748 switch (Constraint[0]) {
10749 default: break;
10750 case 'b':
10751 case 'r':
10752 case 'f':
10753 case 'v':
10754 case 'y':
10755 return C_RegisterClass;
Hal Finkel4f24c622012-11-05 18:18:42 +000010756 case 'Z':
10757 // FIXME: While Z does indicate a memory constraint, it specifically
10758 // indicates an r+r address (used in conjunction with the 'y' modifier
10759 // in the replacement string). Currently, we're forcing the base
10760 // register to be r0 in the asm printer (which is interpreted as zero)
10761 // and forming the complete address in the second register. This is
10762 // suboptimal.
10763 return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +000010764 }
Hal Finkel6aca2372014-03-02 18:23:39 +000010765 } else if (Constraint == "wc") { // individual CR bits.
10766 return C_RegisterClass;
Hal Finkel27774d92014-03-13 07:58:58 +000010767 } else if (Constraint == "wa" || Constraint == "wd" ||
10768 Constraint == "wf" || Constraint == "ws") {
10769 return C_RegisterClass; // VSX registers.
Chris Lattnerd6855142007-03-25 02:14:49 +000010770 }
10771 return TargetLowering::getConstraintType(Constraint);
Chris Lattner203b2f12006-02-07 20:16:30 +000010772}
10773
John Thompsone8360b72010-10-29 17:29:13 +000010774/// Examine constraint type and operand type and determine a weight value.
10775/// This object must already have been set up with the operand type
10776/// and the current alternative constraint selected.
10777TargetLowering::ConstraintWeight
10778PPCTargetLowering::getSingleConstraintMatchWeight(
10779 AsmOperandInfo &info, const char *constraint) const {
10780 ConstraintWeight weight = CW_Invalid;
10781 Value *CallOperandVal = info.CallOperandVal;
10782 // If we don't have a value, we can't do a match,
10783 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +000010784 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +000010785 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +000010786 Type *type = CallOperandVal->getType();
Hal Finkel6aca2372014-03-02 18:23:39 +000010787
John Thompsone8360b72010-10-29 17:29:13 +000010788 // Look at the constraint type.
Hal Finkel6aca2372014-03-02 18:23:39 +000010789 if (StringRef(constraint) == "wc" && type->isIntegerTy(1))
10790 return CW_Register; // an individual CR bit.
Hal Finkel27774d92014-03-13 07:58:58 +000010791 else if ((StringRef(constraint) == "wa" ||
10792 StringRef(constraint) == "wd" ||
10793 StringRef(constraint) == "wf") &&
10794 type->isVectorTy())
10795 return CW_Register;
10796 else if (StringRef(constraint) == "ws" && type->isDoubleTy())
10797 return CW_Register;
Hal Finkel6aca2372014-03-02 18:23:39 +000010798
John Thompsone8360b72010-10-29 17:29:13 +000010799 switch (*constraint) {
10800 default:
10801 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
10802 break;
10803 case 'b':
10804 if (type->isIntegerTy())
10805 weight = CW_Register;
10806 break;
10807 case 'f':
10808 if (type->isFloatTy())
10809 weight = CW_Register;
10810 break;
10811 case 'd':
10812 if (type->isDoubleTy())
10813 weight = CW_Register;
10814 break;
10815 case 'v':
10816 if (type->isVectorTy())
10817 weight = CW_Register;
10818 break;
10819 case 'y':
10820 weight = CW_Register;
10821 break;
Hal Finkel4f24c622012-11-05 18:18:42 +000010822 case 'Z':
10823 weight = CW_Memory;
10824 break;
John Thompsone8360b72010-10-29 17:29:13 +000010825 }
10826 return weight;
10827}
10828
Eric Christopher11e4df72015-02-26 22:38:43 +000010829std::pair<unsigned, const TargetRegisterClass *>
10830PPCTargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +000010831 StringRef Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +000010832 MVT VT) const {
Chris Lattner01513612006-01-31 19:20:21 +000010833 if (Constraint.size() == 1) {
Chris Lattner584a11a2006-11-02 01:44:04 +000010834 // GCC RS6000 Constraint Letters
10835 switch (Constraint[0]) {
10836 case 'b': // R1-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +000010837 if (VT == MVT::i64 && Subtarget.isPPC64())
Hal Finkel638a9fa2013-03-19 18:51:05 +000010838 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
10839 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +000010840 case 'r': // R0-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +000010841 if (VT == MVT::i64 && Subtarget.isPPC64())
Craig Topperabadc662012-04-20 06:31:50 +000010842 return std::make_pair(0U, &PPC::G8RCRegClass);
10843 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +000010844 case 'f':
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +000010845 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperabadc662012-04-20 06:31:50 +000010846 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +000010847 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperabadc662012-04-20 06:31:50 +000010848 return std::make_pair(0U, &PPC::F8RCRegClass);
Hal Finkelc93a9a22015-02-25 01:06:45 +000010849 if (VT == MVT::v4f64 && Subtarget.hasQPX())
10850 return std::make_pair(0U, &PPC::QFRCRegClass);
10851 if (VT == MVT::v4f32 && Subtarget.hasQPX())
10852 return std::make_pair(0U, &PPC::QSRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +000010853 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010854 case 'v':
Hal Finkelc93a9a22015-02-25 01:06:45 +000010855 if (VT == MVT::v4f64 && Subtarget.hasQPX())
10856 return std::make_pair(0U, &PPC::QFRCRegClass);
10857 if (VT == MVT::v4f32 && Subtarget.hasQPX())
10858 return std::make_pair(0U, &PPC::QSRCRegClass);
Craig Topperabadc662012-04-20 06:31:50 +000010859 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +000010860 case 'y': // crrc
Craig Topperabadc662012-04-20 06:31:50 +000010861 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +000010862 }
Hal Finkel6aca2372014-03-02 18:23:39 +000010863 } else if (Constraint == "wc") { // an individual CR bit.
10864 return std::make_pair(0U, &PPC::CRBITRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +000010865 } else if (Constraint == "wa" || Constraint == "wd" ||
Hal Finkel19be5062014-03-29 05:29:01 +000010866 Constraint == "wf") {
Hal Finkel27774d92014-03-13 07:58:58 +000010867 return std::make_pair(0U, &PPC::VSRCRegClass);
Hal Finkel19be5062014-03-29 05:29:01 +000010868 } else if (Constraint == "ws") {
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +000010869 if (VT == MVT::f32)
10870 return std::make_pair(0U, &PPC::VSSRCRegClass);
10871 else
10872 return std::make_pair(0U, &PPC::VSFRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +000010873 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000010874
Eric Christopher11e4df72015-02-26 22:38:43 +000010875 std::pair<unsigned, const TargetRegisterClass *> R =
10876 TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Hal Finkelb176acb2013-08-03 12:25:10 +000010877
10878 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
10879 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
10880 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
10881 // register.
10882 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
10883 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +000010884 if (R.first && VT == MVT::i64 && Subtarget.isPPC64() &&
Eric Christopher11e4df72015-02-26 22:38:43 +000010885 PPC::GPRCRegClass.contains(R.first))
Hal Finkelb176acb2013-08-03 12:25:10 +000010886 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkelb3ca00d2013-08-14 20:05:04 +000010887 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkelb176acb2013-08-03 12:25:10 +000010888 &PPC::G8RCRegClass);
Hal Finkelb176acb2013-08-03 12:25:10 +000010889
Hal Finkelaa10b3c2014-12-08 22:54:22 +000010890 // GCC accepts 'cc' as an alias for 'cr0', and we need to do the same.
10891 if (!R.second && StringRef("{cc}").equals_lower(Constraint)) {
10892 R.first = PPC::CR0;
10893 R.second = &PPC::CRRCRegClass;
10894 }
10895
Hal Finkelb176acb2013-08-03 12:25:10 +000010896 return R;
Chris Lattner01513612006-01-31 19:20:21 +000010897}
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010898
Chris Lattner584a11a2006-11-02 01:44:04 +000010899
Chris Lattnerd8c9cb92007-08-25 00:47:38 +000010900/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +000010901/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher0713a9d2011-06-08 23:55:35 +000010902void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +000010903 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010904 std::vector<SDValue>&Ops,
Chris Lattner724539c2008-04-26 23:02:14 +000010905 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +000010906 SDValue Result;
Eric Christopher0713a9d2011-06-08 23:55:35 +000010907
Eric Christopherde9399b2011-06-02 23:16:42 +000010908 // Only support length 1 constraints.
10909 if (Constraint.length() > 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +000010910
Eric Christopherde9399b2011-06-02 23:16:42 +000010911 char Letter = Constraint[0];
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010912 switch (Letter) {
10913 default: break;
10914 case 'I':
10915 case 'J':
10916 case 'K':
10917 case 'L':
10918 case 'M':
10919 case 'N':
10920 case 'O':
10921 case 'P': {
Chris Lattner0b7472d2007-05-15 01:31:05 +000010922 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +000010923 if (!CST) return; // Must be an immediate to match.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010924 SDLoc dl(Op);
Hal Finkelc91fc112014-12-03 09:37:50 +000010925 int64_t Value = CST->getSExtValue();
10926 EVT TCVT = MVT::i64; // All constants taken to be 64 bits so that negative
10927 // numbers are printed as such.
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010928 switch (Letter) {
Torok Edwinfbcc6632009-07-14 16:55:14 +000010929 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010930 case 'I': // "I" is a signed 16-bit constant.
Hal Finkelc91fc112014-12-03 09:37:50 +000010931 if (isInt<16>(Value))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010932 Result = DAG.getTargetConstant(Value, dl, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +000010933 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010934 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
Hal Finkelc91fc112014-12-03 09:37:50 +000010935 if (isShiftedUInt<16, 16>(Value))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010936 Result = DAG.getTargetConstant(Value, dl, TCVT);
Hal Finkelc91fc112014-12-03 09:37:50 +000010937 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010938 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Hal Finkelc91fc112014-12-03 09:37:50 +000010939 if (isShiftedInt<16, 16>(Value))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010940 Result = DAG.getTargetConstant(Value, dl, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +000010941 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010942 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Hal Finkelc91fc112014-12-03 09:37:50 +000010943 if (isUInt<16>(Value))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010944 Result = DAG.getTargetConstant(Value, dl, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +000010945 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010946 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner0b7472d2007-05-15 01:31:05 +000010947 if (Value > 31)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010948 Result = DAG.getTargetConstant(Value, dl, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +000010949 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010950 case 'N': // "N" is a positive constant that is an exact power of two.
Hal Finkelc91fc112014-12-03 09:37:50 +000010951 if (Value > 0 && isPowerOf2_64(Value))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010952 Result = DAG.getTargetConstant(Value, dl, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +000010953 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010954 case 'O': // "O" is the constant zero.
Chris Lattner0b7472d2007-05-15 01:31:05 +000010955 if (Value == 0)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010956 Result = DAG.getTargetConstant(Value, dl, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +000010957 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010958 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Hal Finkelc91fc112014-12-03 09:37:50 +000010959 if (isInt<16>(-Value))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010960 Result = DAG.getTargetConstant(Value, dl, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +000010961 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010962 }
10963 break;
10964 }
10965 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000010966
Gabor Greiff304a7a2008-08-28 21:40:38 +000010967 if (Result.getNode()) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +000010968 Ops.push_back(Result);
10969 return;
10970 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000010971
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010972 // Handle standard constraint letters.
Eric Christopherde9399b2011-06-02 23:16:42 +000010973 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010974}
Evan Cheng2dd2c652006-03-13 23:20:37 +000010975
Chris Lattner1eb94d92007-03-30 23:15:24 +000010976// isLegalAddressingMode - Return true if the addressing mode represented
10977// by AM is legal for this target, for a load/store of the specified type.
Mehdi Amini0cdec1e2015-07-09 02:09:40 +000010978bool PPCTargetLowering::isLegalAddressingMode(const DataLayout &DL,
10979 const AddrMode &AM, Type *Ty,
Matt Arsenaultbd7d80a2015-06-01 05:31:59 +000010980 unsigned AS) const {
Hal Finkelc93a9a22015-02-25 01:06:45 +000010981 // PPC does not allow r+i addressing modes for vectors!
10982 if (Ty->isVectorTy() && AM.BaseOffs != 0)
10983 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010984
Chris Lattner1eb94d92007-03-30 23:15:24 +000010985 // PPC allows a sign-extended 16-bit immediate field.
10986 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
10987 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010988
Chris Lattner1eb94d92007-03-30 23:15:24 +000010989 // No global is ever allowed as a base.
10990 if (AM.BaseGV)
10991 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010992
10993 // PPC only support r+r,
Chris Lattner1eb94d92007-03-30 23:15:24 +000010994 switch (AM.Scale) {
10995 case 0: // "r+i" or just "i", depending on HasBaseReg.
10996 break;
10997 case 1:
10998 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
10999 return false;
11000 // Otherwise we have r+r or r+i.
11001 break;
11002 case 2:
11003 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
11004 return false;
11005 // Allow 2*r as r+r.
11006 break;
Chris Lattner19ccd622007-04-09 22:10:05 +000011007 default:
11008 // No other scales are supported.
11009 return false;
Chris Lattner1eb94d92007-03-30 23:15:24 +000011010 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000011011
Chris Lattner1eb94d92007-03-30 23:15:24 +000011012 return true;
11013}
11014
Dan Gohman21cea8a2010-04-17 15:26:15 +000011015SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
11016 SelectionDAG &DAG) const {
Evan Cheng168ced92010-05-22 01:47:14 +000011017 MachineFunction &MF = DAG.getMachineFunction();
11018 MachineFrameInfo *MFI = MF.getFrameInfo();
11019 MFI->setReturnAddressIsTaken(true);
11020
Bill Wendling908bf812014-01-06 00:43:20 +000011021 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +000011022 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +000011023
Andrew Trickef9de2a2013-05-25 02:42:55 +000011024 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +000011025 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf6a81562007-12-08 06:59:59 +000011026
Dale Johannesen81bfca72010-05-03 22:59:34 +000011027 // Make sure the function does not optimize away the store of the RA to
11028 // the stack.
Chris Lattnerf6a81562007-12-08 06:59:59 +000011029 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen81bfca72010-05-03 22:59:34 +000011030 FuncInfo->setLRStoreRequired();
Eric Christopherb1aaebe2014-06-12 22:38:18 +000011031 bool isPPC64 = Subtarget.isPPC64();
Mehdi Amini44ede332015-07-09 02:09:04 +000011032 auto PtrVT = getPointerTy(MF.getDataLayout());
Dale Johannesen81bfca72010-05-03 22:59:34 +000011033
11034 if (Depth > 0) {
11035 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
11036 SDValue Offset =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000011037 DAG.getConstant(Subtarget.getFrameLowering()->getReturnSaveOffset(), dl,
Eric Christopherf71609b2015-02-13 00:39:27 +000011038 isPPC64 ? MVT::i64 : MVT::i32);
Mehdi Amini44ede332015-07-09 02:09:04 +000011039 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
11040 DAG.getNode(ISD::ADD, dl, PtrVT, FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +000011041 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +000011042 }
Chris Lattnerf6a81562007-12-08 06:59:59 +000011043
Chris Lattnerf6a81562007-12-08 06:59:59 +000011044 // Just load the return address off the stack.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000011045 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Mehdi Amini44ede332015-07-09 02:09:04 +000011046 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), RetAddrFI,
11047 MachinePointerInfo(), false, false, false, 0);
Chris Lattnerf6a81562007-12-08 06:59:59 +000011048}
11049
Dan Gohman21cea8a2010-04-17 15:26:15 +000011050SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
11051 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +000011052 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +000011053 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +000011054
Nicolas Geoffray75ab9792007-03-01 13:11:38 +000011055 MachineFunction &MF = DAG.getMachineFunction();
11056 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen81bfca72010-05-03 22:59:34 +000011057 MFI->setFrameAddressIsTaken(true);
Hal Finkelaa03c032013-03-21 19:03:19 +000011058
Mehdi Amini44ede332015-07-09 02:09:04 +000011059 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout());
11060 bool isPPC64 = PtrVT == MVT::i64;
11061
Hal Finkelaa03c032013-03-21 19:03:19 +000011062 // Naked functions never have a frame pointer, and so we use r1. For all
11063 // other functions, this decision must be delayed until during PEI.
11064 unsigned FrameReg;
Duncan P. N. Exon Smith5bedaf932015-02-14 02:54:07 +000011065 if (MF.getFunction()->hasFnAttribute(Attribute::Naked))
Hal Finkelaa03c032013-03-21 19:03:19 +000011066 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
11067 else
11068 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
11069
Dale Johannesen81bfca72010-05-03 22:59:34 +000011070 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
11071 PtrVT);
11072 while (Depth--)
11073 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +000011074 FrameAddr, MachinePointerInfo(), false, false,
11075 false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +000011076 return FrameAddr;
Nicolas Geoffray75ab9792007-03-01 13:11:38 +000011077}
Dan Gohmanc14e5222008-10-21 03:41:46 +000011078
Hal Finkel0d8db462014-05-11 19:29:11 +000011079// FIXME? Maybe this could be a TableGen attribute on some registers and
11080// this table could be generated automatically from RegInfo.
Pat Gavlina717f252015-07-09 17:40:29 +000011081unsigned PPCTargetLowering::getRegisterByName(const char* RegName, EVT VT,
11082 SelectionDAG &DAG) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +000011083 bool isPPC64 = Subtarget.isPPC64();
11084 bool isDarwinABI = Subtarget.isDarwinABI();
Hal Finkel0d8db462014-05-11 19:29:11 +000011085
11086 if ((isPPC64 && VT != MVT::i64 && VT != MVT::i32) ||
11087 (!isPPC64 && VT != MVT::i32))
11088 report_fatal_error("Invalid register global variable type");
11089
11090 bool is64Bit = isPPC64 && VT == MVT::i64;
11091 unsigned Reg = StringSwitch<unsigned>(RegName)
11092 .Case("r1", is64Bit ? PPC::X1 : PPC::R1)
Hal Finkele6698d52015-02-01 15:03:28 +000011093 .Case("r2", (isDarwinABI || isPPC64) ? 0 : PPC::R2)
Hal Finkel0d8db462014-05-11 19:29:11 +000011094 .Case("r13", (!isPPC64 && isDarwinABI) ? 0 :
11095 (is64Bit ? PPC::X13 : PPC::R13))
11096 .Default(0);
11097
11098 if (Reg)
11099 return Reg;
11100 report_fatal_error("Invalid register name global variable");
11101}
11102
Dan Gohmanc14e5222008-10-21 03:41:46 +000011103bool
11104PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
11105 // The PowerPC target isn't yet aware of offsets.
11106 return false;
11107}
Tilmann Schellerb93960d2009-07-03 06:45:56 +000011108
Hal Finkel46ef7ce2014-08-13 01:15:40 +000011109bool PPCTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
11110 const CallInst &I,
11111 unsigned Intrinsic) const {
11112
11113 switch (Intrinsic) {
Hal Finkelc93a9a22015-02-25 01:06:45 +000011114 case Intrinsic::ppc_qpx_qvlfd:
11115 case Intrinsic::ppc_qpx_qvlfs:
11116 case Intrinsic::ppc_qpx_qvlfcd:
11117 case Intrinsic::ppc_qpx_qvlfcs:
11118 case Intrinsic::ppc_qpx_qvlfiwa:
11119 case Intrinsic::ppc_qpx_qvlfiwz:
Hal Finkel46ef7ce2014-08-13 01:15:40 +000011120 case Intrinsic::ppc_altivec_lvx:
11121 case Intrinsic::ppc_altivec_lvxl:
11122 case Intrinsic::ppc_altivec_lvebx:
11123 case Intrinsic::ppc_altivec_lvehx:
Bill Schmidt72954782014-11-12 04:19:40 +000011124 case Intrinsic::ppc_altivec_lvewx:
11125 case Intrinsic::ppc_vsx_lxvd2x:
11126 case Intrinsic::ppc_vsx_lxvw4x: {
Hal Finkel46ef7ce2014-08-13 01:15:40 +000011127 EVT VT;
11128 switch (Intrinsic) {
11129 case Intrinsic::ppc_altivec_lvebx:
11130 VT = MVT::i8;
11131 break;
11132 case Intrinsic::ppc_altivec_lvehx:
11133 VT = MVT::i16;
11134 break;
11135 case Intrinsic::ppc_altivec_lvewx:
11136 VT = MVT::i32;
11137 break;
Bill Schmidt72954782014-11-12 04:19:40 +000011138 case Intrinsic::ppc_vsx_lxvd2x:
11139 VT = MVT::v2f64;
11140 break;
Hal Finkelc93a9a22015-02-25 01:06:45 +000011141 case Intrinsic::ppc_qpx_qvlfd:
11142 VT = MVT::v4f64;
11143 break;
11144 case Intrinsic::ppc_qpx_qvlfs:
11145 VT = MVT::v4f32;
11146 break;
11147 case Intrinsic::ppc_qpx_qvlfcd:
11148 VT = MVT::v2f64;
11149 break;
11150 case Intrinsic::ppc_qpx_qvlfcs:
11151 VT = MVT::v2f32;
11152 break;
Hal Finkel46ef7ce2014-08-13 01:15:40 +000011153 default:
11154 VT = MVT::v4i32;
11155 break;
11156 }
11157
11158 Info.opc = ISD::INTRINSIC_W_CHAIN;
11159 Info.memVT = VT;
11160 Info.ptrVal = I.getArgOperand(0);
11161 Info.offset = -VT.getStoreSize()+1;
11162 Info.size = 2*VT.getStoreSize()-1;
11163 Info.align = 1;
11164 Info.vol = false;
11165 Info.readMem = true;
11166 Info.writeMem = false;
11167 return true;
11168 }
Hal Finkelc93a9a22015-02-25 01:06:45 +000011169 case Intrinsic::ppc_qpx_qvlfda:
11170 case Intrinsic::ppc_qpx_qvlfsa:
11171 case Intrinsic::ppc_qpx_qvlfcda:
11172 case Intrinsic::ppc_qpx_qvlfcsa:
11173 case Intrinsic::ppc_qpx_qvlfiwaa:
11174 case Intrinsic::ppc_qpx_qvlfiwza: {
11175 EVT VT;
11176 switch (Intrinsic) {
11177 case Intrinsic::ppc_qpx_qvlfda:
11178 VT = MVT::v4f64;
11179 break;
11180 case Intrinsic::ppc_qpx_qvlfsa:
11181 VT = MVT::v4f32;
11182 break;
11183 case Intrinsic::ppc_qpx_qvlfcda:
11184 VT = MVT::v2f64;
11185 break;
11186 case Intrinsic::ppc_qpx_qvlfcsa:
11187 VT = MVT::v2f32;
11188 break;
11189 default:
11190 VT = MVT::v4i32;
11191 break;
11192 }
11193
11194 Info.opc = ISD::INTRINSIC_W_CHAIN;
11195 Info.memVT = VT;
11196 Info.ptrVal = I.getArgOperand(0);
11197 Info.offset = 0;
11198 Info.size = VT.getStoreSize();
11199 Info.align = 1;
11200 Info.vol = false;
11201 Info.readMem = true;
11202 Info.writeMem = false;
11203 return true;
11204 }
11205 case Intrinsic::ppc_qpx_qvstfd:
11206 case Intrinsic::ppc_qpx_qvstfs:
11207 case Intrinsic::ppc_qpx_qvstfcd:
11208 case Intrinsic::ppc_qpx_qvstfcs:
11209 case Intrinsic::ppc_qpx_qvstfiw:
Hal Finkel46ef7ce2014-08-13 01:15:40 +000011210 case Intrinsic::ppc_altivec_stvx:
11211 case Intrinsic::ppc_altivec_stvxl:
11212 case Intrinsic::ppc_altivec_stvebx:
11213 case Intrinsic::ppc_altivec_stvehx:
Bill Schmidt72954782014-11-12 04:19:40 +000011214 case Intrinsic::ppc_altivec_stvewx:
11215 case Intrinsic::ppc_vsx_stxvd2x:
11216 case Intrinsic::ppc_vsx_stxvw4x: {
Hal Finkel46ef7ce2014-08-13 01:15:40 +000011217 EVT VT;
11218 switch (Intrinsic) {
11219 case Intrinsic::ppc_altivec_stvebx:
11220 VT = MVT::i8;
11221 break;
11222 case Intrinsic::ppc_altivec_stvehx:
11223 VT = MVT::i16;
11224 break;
11225 case Intrinsic::ppc_altivec_stvewx:
11226 VT = MVT::i32;
11227 break;
Bill Schmidt72954782014-11-12 04:19:40 +000011228 case Intrinsic::ppc_vsx_stxvd2x:
11229 VT = MVT::v2f64;
11230 break;
Hal Finkelc93a9a22015-02-25 01:06:45 +000011231 case Intrinsic::ppc_qpx_qvstfd:
11232 VT = MVT::v4f64;
11233 break;
11234 case Intrinsic::ppc_qpx_qvstfs:
11235 VT = MVT::v4f32;
11236 break;
11237 case Intrinsic::ppc_qpx_qvstfcd:
11238 VT = MVT::v2f64;
11239 break;
11240 case Intrinsic::ppc_qpx_qvstfcs:
11241 VT = MVT::v2f32;
11242 break;
Hal Finkel46ef7ce2014-08-13 01:15:40 +000011243 default:
11244 VT = MVT::v4i32;
11245 break;
11246 }
11247
11248 Info.opc = ISD::INTRINSIC_VOID;
11249 Info.memVT = VT;
11250 Info.ptrVal = I.getArgOperand(1);
11251 Info.offset = -VT.getStoreSize()+1;
11252 Info.size = 2*VT.getStoreSize()-1;
11253 Info.align = 1;
11254 Info.vol = false;
11255 Info.readMem = false;
11256 Info.writeMem = true;
11257 return true;
11258 }
Hal Finkelc93a9a22015-02-25 01:06:45 +000011259 case Intrinsic::ppc_qpx_qvstfda:
11260 case Intrinsic::ppc_qpx_qvstfsa:
11261 case Intrinsic::ppc_qpx_qvstfcda:
11262 case Intrinsic::ppc_qpx_qvstfcsa:
11263 case Intrinsic::ppc_qpx_qvstfiwa: {
11264 EVT VT;
11265 switch (Intrinsic) {
11266 case Intrinsic::ppc_qpx_qvstfda:
11267 VT = MVT::v4f64;
11268 break;
11269 case Intrinsic::ppc_qpx_qvstfsa:
11270 VT = MVT::v4f32;
11271 break;
11272 case Intrinsic::ppc_qpx_qvstfcda:
11273 VT = MVT::v2f64;
11274 break;
11275 case Intrinsic::ppc_qpx_qvstfcsa:
11276 VT = MVT::v2f32;
11277 break;
11278 default:
11279 VT = MVT::v4i32;
11280 break;
11281 }
11282
11283 Info.opc = ISD::INTRINSIC_VOID;
11284 Info.memVT = VT;
11285 Info.ptrVal = I.getArgOperand(1);
11286 Info.offset = 0;
11287 Info.size = VT.getStoreSize();
11288 Info.align = 1;
11289 Info.vol = false;
11290 Info.readMem = false;
11291 Info.writeMem = true;
11292 return true;
11293 }
Hal Finkel46ef7ce2014-08-13 01:15:40 +000011294 default:
11295 break;
11296 }
11297
11298 return false;
11299}
11300
Evan Chengd9929f02010-04-01 20:10:42 +000011301/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +000011302/// and store operations as a result of memset, memcpy, and memmove
11303/// lowering. If DstAlign is zero that means it's safe to destination
11304/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
11305/// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +000011306/// probably because the source does not need to be loaded. If 'IsMemset' is
11307/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
11308/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
11309/// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +000011310/// It returns EVT::Other if the type should be determined using generic
11311/// target-independent logic.
Evan Cheng43cd9e32010-04-01 06:04:33 +000011312EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
11313 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +000011314 bool IsMemset, bool ZeroMemset,
Evan Chengebe47c82010-04-08 07:37:57 +000011315 bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +000011316 MachineFunction &MF) const {
Hal Finkel52368d42015-03-31 20:56:09 +000011317 if (getTargetMachine().getOptLevel() != CodeGenOpt::None) {
11318 const Function *F = MF.getFunction();
11319 // When expanding a memset, require at least two QPX instructions to cover
11320 // the cost of loading the value to be stored from the constant pool.
11321 if (Subtarget.hasQPX() && Size >= 32 && (!IsMemset || Size >= 64) &&
11322 (!SrcAlign || SrcAlign >= 32) && (!DstAlign || DstAlign >= 32) &&
11323 !F->hasFnAttribute(Attribute::NoImplicitFloat)) {
11324 return MVT::v4f64;
11325 }
Hal Finkel5c3cacf2015-02-27 19:58:28 +000011326
Hal Finkel52368d42015-03-31 20:56:09 +000011327 // We should use Altivec/VSX loads and stores when available. For unaligned
11328 // addresses, unaligned VSX loads are only fast starting with the P8.
11329 if (Subtarget.hasAltivec() && Size >= 16 &&
11330 (((!SrcAlign || SrcAlign >= 16) && (!DstAlign || DstAlign >= 16)) ||
11331 ((IsMemset && Subtarget.hasVSX()) || Subtarget.hasP8Vector())))
11332 return MVT::v4i32;
11333 }
Hal Finkel5c3cacf2015-02-27 19:58:28 +000011334
Eric Christopherd90a8742014-06-12 22:38:20 +000011335 if (Subtarget.isPPC64()) {
Owen Anderson9f944592009-08-11 20:47:22 +000011336 return MVT::i64;
Tilmann Schellerb93960d2009-07-03 06:45:56 +000011337 }
Hal Finkel5c3cacf2015-02-27 19:58:28 +000011338
11339 return MVT::i32;
Tilmann Schellerb93960d2009-07-03 06:45:56 +000011340}
Hal Finkel88ed4e32012-04-01 19:23:08 +000011341
Hal Finkel34974ed2014-04-12 21:52:38 +000011342/// \brief Returns true if it is beneficial to convert a load of a constant
11343/// to just the constant itself.
11344bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
11345 Type *Ty) const {
11346 assert(Ty->isIntegerTy());
11347
11348 unsigned BitSize = Ty->getPrimitiveSizeInBits();
11349 if (BitSize == 0 || BitSize > 64)
11350 return false;
11351 return true;
11352}
11353
11354bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
11355 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
11356 return false;
11357 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11358 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
11359 return NumBits1 == 64 && NumBits2 == 32;
11360}
11361
11362bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
11363 if (!VT1.isInteger() || !VT2.isInteger())
11364 return false;
11365 unsigned NumBits1 = VT1.getSizeInBits();
11366 unsigned NumBits2 = VT2.getSizeInBits();
11367 return NumBits1 == 64 && NumBits2 == 32;
11368}
11369
Hal Finkel5d5d1532015-01-10 08:21:59 +000011370bool PPCTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
11371 // Generally speaking, zexts are not free, but they are free when they can be
11372 // folded with other operations.
11373 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(Val)) {
11374 EVT MemVT = LD->getMemoryVT();
11375 if ((MemVT == MVT::i1 || MemVT == MVT::i8 || MemVT == MVT::i16 ||
11376 (Subtarget.isPPC64() && MemVT == MVT::i32)) &&
11377 (LD->getExtensionType() == ISD::NON_EXTLOAD ||
11378 LD->getExtensionType() == ISD::ZEXTLOAD))
11379 return true;
11380 }
11381
11382 // FIXME: Add other cases...
11383 // - 32-bit shifts with a zext to i64
11384 // - zext after ctlz, bswap, etc.
11385 // - zext after and by a constant mask
11386
11387 return TargetLowering::isZExtFree(Val, VT2);
11388}
11389
Olivier Sallenave32509692015-01-13 15:06:36 +000011390bool PPCTargetLowering::isFPExtFree(EVT VT) const {
11391 assert(VT.isFloatingPoint());
11392 return true;
11393}
11394
Hal Finkel34974ed2014-04-12 21:52:38 +000011395bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
11396 return isInt<16>(Imm) || isUInt<16>(Imm);
11397}
11398
11399bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const {
11400 return isInt<16>(Imm) || isUInt<16>(Imm);
11401}
11402
Matt Arsenault6f2a5262014-07-27 17:46:40 +000011403bool PPCTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
11404 unsigned,
11405 unsigned,
11406 bool *Fast) const {
Hal Finkel8d7fbc92013-03-15 15:27:13 +000011407 if (DisablePPCUnaligned)
11408 return false;
11409
11410 // PowerPC supports unaligned memory access for simple non-vector types.
11411 // Although accessing unaligned addresses is not as efficient as accessing
11412 // aligned addresses, it is generally more efficient than manual expansion,
11413 // and generally only traps for software emulation when crossing page
11414 // boundaries.
11415
11416 if (!VT.isSimple())
11417 return false;
11418
Hal Finkel6e28e6a2014-03-26 19:39:09 +000011419 if (VT.getSimpleVT().isVector()) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +000011420 if (Subtarget.hasVSX()) {
Bill Schmidt2d1128a2014-10-17 15:13:38 +000011421 if (VT != MVT::v2f64 && VT != MVT::v2i64 &&
11422 VT != MVT::v4f32 && VT != MVT::v4i32)
Hal Finkel6e28e6a2014-03-26 19:39:09 +000011423 return false;
11424 } else {
11425 return false;
11426 }
11427 }
Hal Finkel8d7fbc92013-03-15 15:27:13 +000011428
11429 if (VT == MVT::ppcf128)
11430 return false;
11431
11432 if (Fast)
11433 *Fast = true;
11434
11435 return true;
11436}
11437
Stephen Lin73de7bf2013-07-09 18:16:56 +000011438bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
11439 VT = VT.getScalarType();
11440
Hal Finkel0a479ae2012-06-22 00:49:52 +000011441 if (!VT.isSimple())
11442 return false;
11443
11444 switch (VT.getSimpleVT().SimpleTy) {
11445 case MVT::f32:
11446 case MVT::f64:
Hal Finkel0a479ae2012-06-22 00:49:52 +000011447 return true;
11448 default:
11449 break;
11450 }
11451
11452 return false;
11453}
11454
Hal Finkel934361a2015-01-14 01:07:51 +000011455const MCPhysReg *
11456PPCTargetLowering::getScratchRegisters(CallingConv::ID) const {
11457 // LR is a callee-save register, but we must treat it as clobbered by any call
11458 // site. Hence we include LR in the scratch registers, which are in turn added
11459 // as implicit-defs for stackmaps and patchpoints. The same reasoning applies
11460 // to CTR, which is used by any indirect call.
11461 static const MCPhysReg ScratchRegs[] = {
Hal Finkelc19805a2015-01-17 03:57:34 +000011462 PPC::X12, PPC::LR8, PPC::CTR8, 0
Hal Finkel934361a2015-01-14 01:07:51 +000011463 };
11464
11465 return ScratchRegs;
11466}
11467
Hal Finkelb4240ca2014-03-31 17:48:16 +000011468bool
11469PPCTargetLowering::shouldExpandBuildVectorWithShuffles(
11470 EVT VT , unsigned DefinedValues) const {
11471 if (VT == MVT::v2i64)
11472 return false;
11473
Hal Finkelc93a9a22015-02-25 01:06:45 +000011474 if (Subtarget.hasQPX()) {
11475 if (VT == MVT::v4f32 || VT == MVT::v4f64 || VT == MVT::v4i1)
11476 return true;
11477 }
11478
Hal Finkelb4240ca2014-03-31 17:48:16 +000011479 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
11480}
11481
Hal Finkel88ed4e32012-04-01 19:23:08 +000011482Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +000011483 if (DisableILPPref || Subtarget.enableMachineScheduler())
Hal Finkel4e9f1a82012-06-10 19:32:29 +000011484 return TargetLowering::getSchedulingPreference(N);
Hal Finkel88ed4e32012-04-01 19:23:08 +000011485
Hal Finkel4e9f1a82012-06-10 19:32:29 +000011486 return Sched::ILP;
Hal Finkel88ed4e32012-04-01 19:23:08 +000011487}
11488
Bill Schmidt0cf702f2013-07-30 00:50:39 +000011489// Create a fast isel object.
11490FastISel *
11491PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
11492 const TargetLibraryInfo *LibInfo) const {
11493 return PPC::createFastISel(FuncInfo, LibInfo);
11494}