blob: 7328d992c1f572bd3bd2bacc70e2592de077cdfc [file] [log] [blame]
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001// Bitcasts between 512-bit vector types. Return the original type since
2// no instruction is needed for the conversion
3let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +00004 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +00006 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
7 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
8 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +000010 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
11 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
12 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000013 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000014 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +000015 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
16 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000017 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +000018 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
19 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
20 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
21 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000022 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +000023 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
24 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
25 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
26 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
27 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
28 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
29 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
30 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
31 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
32 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
33 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000034
35 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
36 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
37 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
38 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
39 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
40 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
41 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
42 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
43 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
44 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
45 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
46 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
47 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
48 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
49 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
50 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
51 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
52 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
53 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
54 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
55 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
56 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
57 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
58 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
59 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
60 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
61 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
62 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
63 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
64 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
65
66// Bitcasts between 256-bit vector types. Return the original type since
67// no instruction is needed for the conversion
68 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
69 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
70 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
71 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
72 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
73 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
74 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
75 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
76 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
77 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
78 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
79 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
80 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
81 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
82 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
83 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
84 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
85 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
86 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
87 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
88 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
89 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
90 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
91 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
92 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
93 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
94 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
95 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
96 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
97 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
98}
99
100//
101// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
102//
103
104let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
105 isPseudo = 1, Predicates = [HasAVX512] in {
106def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
107 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
108}
109
Craig Topperfb1746b2014-01-30 06:03:19 +0000110let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000111def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
112def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
113def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000114}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000115
116//===----------------------------------------------------------------------===//
117// AVX-512 - VECTOR INSERT
118//
119// -- 32x8 form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000120let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000121def VINSERTF32x4rr : AVX512AIi8<0x18, MRMSrcReg, (outs VR512:$dst),
122 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
123 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
124 []>, EVEX_4V, EVEX_V512;
125let mayLoad = 1 in
126def VINSERTF32x4rm : AVX512AIi8<0x18, MRMSrcMem, (outs VR512:$dst),
127 (ins VR512:$src1, f128mem:$src2, i8imm:$src3),
128 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
129 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
130}
131
132// -- 64x4 fp form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000133let hasSideEffects = 0, ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000134def VINSERTF64x4rr : AVX512AIi8<0x1a, MRMSrcReg, (outs VR512:$dst),
135 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
136 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
137 []>, EVEX_4V, EVEX_V512, VEX_W;
138let mayLoad = 1 in
139def VINSERTF64x4rm : AVX512AIi8<0x1a, MRMSrcMem, (outs VR512:$dst),
140 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
141 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
142 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
143}
144// -- 32x4 integer form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000145let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000146def VINSERTI32x4rr : AVX512AIi8<0x38, MRMSrcReg, (outs VR512:$dst),
147 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
148 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
149 []>, EVEX_4V, EVEX_V512;
150let mayLoad = 1 in
151def VINSERTI32x4rm : AVX512AIi8<0x38, MRMSrcMem, (outs VR512:$dst),
152 (ins VR512:$src1, i128mem:$src2, i8imm:$src3),
153 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
154 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000155}
156
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000157let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000158// -- 64x4 form --
159def VINSERTI64x4rr : AVX512AIi8<0x3a, MRMSrcReg, (outs VR512:$dst),
160 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
161 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
162 []>, EVEX_4V, EVEX_V512, VEX_W;
163let mayLoad = 1 in
164def VINSERTI64x4rm : AVX512AIi8<0x3a, MRMSrcMem, (outs VR512:$dst),
165 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
166 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
167 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
168}
169
170def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (v4f32 VR128X:$src2),
171 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
172 (INSERT_get_vinsert128_imm VR512:$ins))>;
173def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (v2f64 VR128X:$src2),
174 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
175 (INSERT_get_vinsert128_imm VR512:$ins))>;
176def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v2i64 VR128X:$src2),
177 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
178 (INSERT_get_vinsert128_imm VR512:$ins))>;
179def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v4i32 VR128X:$src2),
180 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
181 (INSERT_get_vinsert128_imm VR512:$ins))>;
Robert Khasanoved0b2e92014-03-31 16:01:38 +0000182
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000183def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (loadv4f32 addr:$src2),
184 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
185 (INSERT_get_vinsert128_imm VR512:$ins))>;
186def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1),
Robert Khasanoved0b2e92014-03-31 16:01:38 +0000187 (bc_v4i32 (loadv2i64 addr:$src2)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000188 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
189 (INSERT_get_vinsert128_imm VR512:$ins))>;
190def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (loadv2f64 addr:$src2),
191 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
192 (INSERT_get_vinsert128_imm VR512:$ins))>;
193def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (loadv2i64 addr:$src2),
194 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
195 (INSERT_get_vinsert128_imm VR512:$ins))>;
196
197def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (v8f32 VR256X:$src2),
198 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
199 (INSERT_get_vinsert256_imm VR512:$ins))>;
200def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (v4f64 VR256X:$src2),
201 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
202 (INSERT_get_vinsert256_imm VR512:$ins))>;
203def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v4i64 VR256X:$src2),
204 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
205 (INSERT_get_vinsert256_imm VR512:$ins))>;
206def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v8i32 VR256X:$src2),
207 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
208 (INSERT_get_vinsert256_imm VR512:$ins))>;
209
210def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (loadv8f32 addr:$src2),
211 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
212 (INSERT_get_vinsert256_imm VR512:$ins))>;
213def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (loadv4f64 addr:$src2),
214 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
215 (INSERT_get_vinsert256_imm VR512:$ins))>;
216def : Pat<(vinsert256_insert:$ins (v8i64 VR512:$src1), (loadv4i64 addr:$src2),
217 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
218 (INSERT_get_vinsert256_imm VR512:$ins))>;
219def : Pat<(vinsert256_insert:$ins (v16i32 VR512:$src1),
220 (bc_v8i32 (loadv4i64 addr:$src2)),
221 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
222 (INSERT_get_vinsert256_imm VR512:$ins))>;
223
224// vinsertps - insert f32 to XMM
225def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
226 (ins VR128X:$src1, VR128X:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000227 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000228 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000229 EVEX_4V;
230def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
231 (ins VR128X:$src1, f32mem:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000232 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000233 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000234 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
235 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
236
237//===----------------------------------------------------------------------===//
238// AVX-512 VECTOR EXTRACT
239//---
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000240let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000241// -- 32x4 form --
242def VEXTRACTF32x4rr : AVX512AIi8<0x19, MRMDestReg, (outs VR128X:$dst),
243 (ins VR512:$src1, i8imm:$src2),
244 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
245 []>, EVEX, EVEX_V512;
246def VEXTRACTF32x4mr : AVX512AIi8<0x19, MRMDestMem, (outs),
247 (ins f128mem:$dst, VR512:$src1, i8imm:$src2),
248 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
249 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
250
251// -- 64x4 form --
252def VEXTRACTF64x4rr : AVX512AIi8<0x1b, MRMDestReg, (outs VR256X:$dst),
253 (ins VR512:$src1, i8imm:$src2),
254 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
255 []>, EVEX, EVEX_V512, VEX_W;
256let mayStore = 1 in
257def VEXTRACTF64x4mr : AVX512AIi8<0x1b, MRMDestMem, (outs),
258 (ins f256mem:$dst, VR512:$src1, i8imm:$src2),
259 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
260 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
261}
262
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000263let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000264// -- 32x4 form --
265def VEXTRACTI32x4rr : AVX512AIi8<0x39, MRMDestReg, (outs VR128X:$dst),
266 (ins VR512:$src1, i8imm:$src2),
267 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
268 []>, EVEX, EVEX_V512;
269def VEXTRACTI32x4mr : AVX512AIi8<0x39, MRMDestMem, (outs),
270 (ins i128mem:$dst, VR512:$src1, i8imm:$src2),
271 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
272 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
273
274// -- 64x4 form --
275def VEXTRACTI64x4rr : AVX512AIi8<0x3b, MRMDestReg, (outs VR256X:$dst),
276 (ins VR512:$src1, i8imm:$src2),
277 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
278 []>, EVEX, EVEX_V512, VEX_W;
279let mayStore = 1 in
280def VEXTRACTI64x4mr : AVX512AIi8<0x3b, MRMDestMem, (outs),
281 (ins i256mem:$dst, VR512:$src1, i8imm:$src2),
282 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
283 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
284}
285
286def : Pat<(vextract128_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
287 (v4f32 (VEXTRACTF32x4rr VR512:$src1,
288 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
289
290def : Pat<(vextract128_extract:$ext VR512:$src1, (iPTR imm)),
291 (v4i32 (VEXTRACTF32x4rr VR512:$src1,
292 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
293
294def : Pat<(vextract128_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
295 (v2f64 (VEXTRACTF32x4rr VR512:$src1,
296 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
297
298def : Pat<(vextract128_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
299 (v2i64 (VEXTRACTI32x4rr VR512:$src1,
300 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
301
302
303def : Pat<(vextract256_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
304 (v8f32 (VEXTRACTF64x4rr VR512:$src1,
305 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
306
307def : Pat<(vextract256_extract:$ext (v16i32 VR512:$src1), (iPTR imm)),
308 (v8i32 (VEXTRACTI64x4rr VR512:$src1,
309 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
310
311def : Pat<(vextract256_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
312 (v4f64 (VEXTRACTF64x4rr VR512:$src1,
313 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
314
315def : Pat<(vextract256_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
316 (v4i64 (VEXTRACTI64x4rr VR512:$src1,
317 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
318
319// A 256-bit subvector extract from the first 512-bit vector position
320// is a subregister copy that needs no instruction.
321def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
322 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
323def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
324 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
325def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
326 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
327def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
328 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
329
330// zmm -> xmm
331def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
332 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
333def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
334 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
335def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
336 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
337def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
338 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
339
340
341// A 128-bit subvector insert to the first 512-bit vector position
342// is a subregister copy that needs no instruction.
343def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
344 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
345 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
346 sub_ymm)>;
347def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
348 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
349 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
350 sub_ymm)>;
351def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
352 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
353 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
354 sub_ymm)>;
355def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
356 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
357 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
358 sub_ymm)>;
359
360def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
361 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
362def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
363 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
364def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
365 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
366def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
367 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
368
369// vextractps - extract 32 bits from XMM
370def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
371 (ins VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000372 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000373 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
374 EVEX;
375
376def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
377 (ins f32mem:$dst, VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000378 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000379 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000380 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000381
382//===---------------------------------------------------------------------===//
383// AVX-512 BROADCAST
384//---
385multiclass avx512_fp_broadcast<bits<8> opc, string OpcodeStr,
386 RegisterClass DestRC,
387 RegisterClass SrcRC, X86MemOperand x86memop> {
388 def rr : AVX5128I<opc, MRMSrcReg, (outs DestRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000389 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000390 []>, EVEX;
391 def rm : AVX5128I<opc, MRMSrcMem, (outs DestRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000392 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),[]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000393}
394let ExeDomain = SSEPackedSingle in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000395 defm VBROADCASTSSZ : avx512_fp_broadcast<0x18, "vbroadcastss", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000396 VR128X, f32mem>,
397 EVEX_V512, EVEX_CD8<32, CD8VT1>;
398}
399
400let ExeDomain = SSEPackedDouble in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000401 defm VBROADCASTSDZ : avx512_fp_broadcast<0x19, "vbroadcastsd", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000402 VR128X, f64mem>,
403 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
404}
405
406def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
407 (VBROADCASTSSZrm addr:$src)>;
408def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
409 (VBROADCASTSDZrm addr:$src)>;
410
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000411def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
412 (VBROADCASTSSZrm addr:$src)>;
413def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
414 (VBROADCASTSDZrm addr:$src)>;
415
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000416multiclass avx512_int_broadcast_reg<bits<8> opc, string OpcodeStr,
417 RegisterClass SrcRC, RegisterClass KRC> {
418 def Zrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000419 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000420 []>, EVEX, EVEX_V512;
421 def Zkrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst),
422 (ins KRC:$mask, SrcRC:$src),
423 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000424 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000425 []>, EVEX, EVEX_V512, EVEX_KZ;
426}
427
428defm VPBROADCASTDr : avx512_int_broadcast_reg<0x7C, "vpbroadcastd", GR32, VK16WM>;
429defm VPBROADCASTQr : avx512_int_broadcast_reg<0x7C, "vpbroadcastq", GR64, VK8WM>,
430 VEX_W;
431
432def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
433 (VPBROADCASTDrZkrr VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
434
435def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
436 (VPBROADCASTQrZkrr VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
437
438def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
439 (VPBROADCASTDrZrr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000440def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
441 (VPBROADCASTDrZkrr VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000442def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
443 (VPBROADCASTQrZrr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000444def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
445 (VPBROADCASTQrZkrr VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000446
Cameron McInally394d5572013-10-31 13:56:31 +0000447def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
448 (VPBROADCASTDrZrr GR32:$src)>;
449def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
450 (VPBROADCASTQrZrr GR64:$src)>;
451
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000452def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
453 (v16i32 immAllZerosV), (i16 GR16:$mask))),
454 (VPBROADCASTDrZkrr (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
455def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
456 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
457 (VPBROADCASTQrZkrr (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
458
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000459multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
460 X86MemOperand x86memop, PatFrag ld_frag,
461 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
462 RegisterClass KRC> {
463 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000464 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000465 [(set DstRC:$dst,
466 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
467 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
468 VR128X:$src),
469 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000470 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000471 [(set DstRC:$dst,
472 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
473 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000474 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000475 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000476 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000477 [(set DstRC:$dst,
478 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
479 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
480 x86memop:$src),
481 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000482 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000483 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
484 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000485 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000486}
487
488defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
489 loadi32, VR512, v16i32, v4i32, VK16WM>,
490 EVEX_V512, EVEX_CD8<32, CD8VT1>;
491defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
492 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
493 EVEX_CD8<64, CD8VT1>;
494
Adam Nemet73f72e12014-06-27 00:43:38 +0000495multiclass avx512_int_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
496 X86MemOperand x86memop, PatFrag ld_frag,
497 RegisterClass KRC> {
498 let mayLoad = 1 in {
499 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins x86memop:$src),
500 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
501 []>, EVEX;
502 def krm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins KRC:$mask,
503 x86memop:$src),
504 !strconcat(OpcodeStr,
505 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
506 []>, EVEX, EVEX_KZ;
507 }
508}
509
510defm VBROADCASTI32X4 : avx512_int_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
511 i128mem, loadv2i64, VK16WM>,
512 EVEX_V512, EVEX_CD8<32, CD8VT4>;
513defm VBROADCASTI64X4 : avx512_int_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
514 i256mem, loadv4i64, VK16WM>, VEX_W,
515 EVEX_V512, EVEX_CD8<64, CD8VT4>;
516
Cameron McInally394d5572013-10-31 13:56:31 +0000517def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
518 (VPBROADCASTDZrr VR128X:$src)>;
519def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
520 (VPBROADCASTQZrr VR128X:$src)>;
521
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000522def : Pat<(v16f32 (X86VBroadcast (v4f32 VR128X:$src))),
523 (VBROADCASTSSZrr VR128X:$src)>;
524def : Pat<(v8f64 (X86VBroadcast (v2f64 VR128X:$src))),
525 (VBROADCASTSDZrr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000526
527def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
528 (VBROADCASTSSZrr VR128X:$src)>;
529def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
530 (VBROADCASTSDZrr VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000531
532// Provide fallback in case the load node that is used in the patterns above
533// is used by additional users, which prevents the pattern selection.
534def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
535 (VBROADCASTSSZrr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
536def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
537 (VBROADCASTSDZrr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
538
539
540let Predicates = [HasAVX512] in {
541def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
542 (EXTRACT_SUBREG
543 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
544 addr:$src)), sub_ymm)>;
545}
546//===----------------------------------------------------------------------===//
547// AVX-512 BROADCAST MASK TO VECTOR REGISTER
548//---
549
550multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
551 RegisterClass DstRC, RegisterClass KRC,
552 ValueType OpVT, ValueType SrcVT> {
553def rr : AVX512XS8I<opc, MRMDestReg, (outs DstRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000554 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000555 []>, EVEX;
556}
557
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000558let Predicates = [HasCDI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000559defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", VR512,
560 VK16, v16i32, v16i1>, EVEX_V512;
561defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", VR512,
562 VK8, v8i64, v8i1>, EVEX_V512, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000563}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000564
565//===----------------------------------------------------------------------===//
566// AVX-512 - VPERM
567//
568// -- immediate form --
569multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
570 SDNode OpNode, PatFrag mem_frag,
571 X86MemOperand x86memop, ValueType OpVT> {
572 def ri : AVX512AIi8<opc, MRMSrcReg, (outs RC:$dst),
573 (ins RC:$src1, i8imm:$src2),
574 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000575 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000576 [(set RC:$dst,
577 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
578 EVEX;
579 def mi : AVX512AIi8<opc, MRMSrcMem, (outs RC:$dst),
580 (ins x86memop:$src1, i8imm:$src2),
581 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000582 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000583 [(set RC:$dst,
584 (OpVT (OpNode (mem_frag addr:$src1),
585 (i8 imm:$src2))))]>, EVEX;
586}
587
588defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", VR512, X86VPermi, memopv8i64,
589 i512mem, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
590let ExeDomain = SSEPackedDouble in
591defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", VR512, X86VPermi, memopv8f64,
592 f512mem, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
593
594// -- VPERM - register form --
595multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
596 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
597
598 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
599 (ins RC:$src1, RC:$src2),
600 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000601 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000602 [(set RC:$dst,
603 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
604
605 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
606 (ins RC:$src1, x86memop:$src2),
607 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000608 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000609 [(set RC:$dst,
610 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
611 EVEX_4V;
612}
613
614defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, memopv16i32, i512mem,
615 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
616defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, memopv8i64, i512mem,
617 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
618let ExeDomain = SSEPackedSingle in
619defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, memopv16f32, f512mem,
620 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
621let ExeDomain = SSEPackedDouble in
622defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, memopv8f64, f512mem,
623 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
624
625// -- VPERM2I - 3 source operands form --
626multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
627 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +0000628 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000629let Constraints = "$src1 = $dst" in {
630 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
631 (ins RC:$src1, RC:$src2, RC:$src3),
632 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000633 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000634 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000635 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000636 EVEX_4V;
637
Adam Nemet2415a492014-07-02 21:25:54 +0000638 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
639 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
640 !strconcat(OpcodeStr,
641 " \t{$src3, $src2, $dst {${mask}}|"
642 "$dst {${mask}}, $src2, $src3}"),
643 [(set RC:$dst, (OpVT (vselect KRC:$mask,
644 (OpNode RC:$src1, RC:$src2,
645 RC:$src3),
646 RC:$src1)))]>,
647 EVEX_4V, EVEX_K;
648
649 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
650 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
651 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
652 !strconcat(OpcodeStr,
653 " \t{$src3, $src2, $dst {${mask}} {z} |",
654 "$dst {${mask}} {z}, $src2, $src3}"),
655 [(set RC:$dst, (OpVT (vselect KRC:$mask,
656 (OpNode RC:$src1, RC:$src2,
657 RC:$src3),
658 (OpVT (bitconvert
659 (v16i32 immAllZerosV))))))]>,
660 EVEX_4V, EVEX_KZ;
661
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000662 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
663 (ins RC:$src1, RC:$src2, x86memop:$src3),
664 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000665 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000666 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +0000667 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000668 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +0000669
670 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
671 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
672 !strconcat(OpcodeStr,
673 " \t{$src3, $src2, $dst {${mask}}|"
674 "$dst {${mask}}, $src2, $src3}"),
675 [(set RC:$dst,
676 (OpVT (vselect KRC:$mask,
677 (OpNode RC:$src1, RC:$src2,
678 (mem_frag addr:$src3)),
679 RC:$src1)))]>,
680 EVEX_4V, EVEX_K;
681
682 let AddedComplexity = 10 in // Prefer over the rrkz variant
683 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
684 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
685 !strconcat(OpcodeStr,
686 " \t{$src3, $src2, $dst {${mask}} {z}|"
687 "$dst {${mask}} {z}, $src2, $src3}"),
688 [(set RC:$dst,
689 (OpVT (vselect KRC:$mask,
690 (OpNode RC:$src1, RC:$src2,
691 (mem_frag addr:$src3)),
692 (OpVT (bitconvert
693 (v16i32 immAllZerosV))))))]>,
694 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000695 }
696}
Adam Nemet2415a492014-07-02 21:25:54 +0000697defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, memopv16i32,
698 i512mem, X86VPermiv3, v16i32, VK16WM>,
699 EVEX_V512, EVEX_CD8<32, CD8VF>;
700defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, memopv8i64,
701 i512mem, X86VPermiv3, v8i64, VK8WM>,
702 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
703defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, memopv16f32,
704 i512mem, X86VPermiv3, v16f32, VK16WM>,
705 EVEX_V512, EVEX_CD8<32, CD8VF>;
706defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, memopv8f64,
707 i512mem, X86VPermiv3, v8f64, VK8WM>,
708 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000709
Adam Nemetefe9c982014-07-02 21:25:58 +0000710multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
711 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000712 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
713 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +0000714 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
715 OpVT, KRC> {
716 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
717 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
718 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000719
720 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
721 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
722 (!cast<Instruction>(NAME#rrk) VR512:$src1,
723 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000724}
725
726defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, memopv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000727 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
728 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000729defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, memopv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000730 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
731 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000732defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, memopv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000733 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
734 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000735defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, memopv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000736 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
737 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +0000738
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000739//===----------------------------------------------------------------------===//
740// AVX-512 - BLEND using mask
741//
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000742multiclass avx512_blendmask<bits<8> opc, string OpcodeStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000743 RegisterClass KRC, RegisterClass RC,
744 X86MemOperand x86memop, PatFrag mem_frag,
745 SDNode OpNode, ValueType vt> {
746 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000747 (ins KRC:$mask, RC:$src1, RC:$src2),
748 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000749 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000750 [(set RC:$dst, (OpNode KRC:$mask, (vt RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000751 (vt RC:$src1)))]>, EVEX_4V, EVEX_K;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000752 let mayLoad = 1 in
753 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
754 (ins KRC:$mask, RC:$src1, x86memop:$src2),
755 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000756 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000757 []>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000758}
759
760let ExeDomain = SSEPackedSingle in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000761defm VBLENDMPSZ : avx512_blendmask<0x65, "vblendmps",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000762 VK16WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000763 memopv16f32, vselect, v16f32>,
764 EVEX_CD8<32, CD8VF>, EVEX_V512;
765let ExeDomain = SSEPackedDouble in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000766defm VBLENDMPDZ : avx512_blendmask<0x65, "vblendmpd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000767 VK8WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000768 memopv8f64, vselect, v8f64>,
769 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
770
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000771def : Pat<(v16f32 (int_x86_avx512_mask_blend_ps_512 (v16f32 VR512:$src1),
772 (v16f32 VR512:$src2), (i16 GR16:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000773 (VBLENDMPSZrr (COPY_TO_REGCLASS GR16:$mask, VK16WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000774 VR512:$src1, VR512:$src2)>;
775
776def : Pat<(v8f64 (int_x86_avx512_mask_blend_pd_512 (v8f64 VR512:$src1),
777 (v8f64 VR512:$src2), (i8 GR8:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000778 (VBLENDMPDZrr (COPY_TO_REGCLASS GR8:$mask, VK8WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000779 VR512:$src1, VR512:$src2)>;
780
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000781defm VPBLENDMDZ : avx512_blendmask<0x64, "vpblendmd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000782 VK16WM, VR512, f512mem,
783 memopv16i32, vselect, v16i32>,
784 EVEX_CD8<32, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000785
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000786defm VPBLENDMQZ : avx512_blendmask<0x64, "vpblendmq",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000787 VK8WM, VR512, f512mem,
788 memopv8i64, vselect, v8i64>,
789 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000790
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000791def : Pat<(v16i32 (int_x86_avx512_mask_blend_d_512 (v16i32 VR512:$src1),
792 (v16i32 VR512:$src2), (i16 GR16:$mask))),
793 (VPBLENDMDZrr (COPY_TO_REGCLASS GR16:$mask, VK16),
794 VR512:$src1, VR512:$src2)>;
795
796def : Pat<(v8i64 (int_x86_avx512_mask_blend_q_512 (v8i64 VR512:$src1),
797 (v8i64 VR512:$src2), (i8 GR8:$mask))),
798 (VPBLENDMQZrr (COPY_TO_REGCLASS GR8:$mask, VK8),
799 VR512:$src1, VR512:$src2)>;
800
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000801let Predicates = [HasAVX512] in {
802def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
803 (v8f32 VR256X:$src2))),
804 (EXTRACT_SUBREG
805 (v16f32 (VBLENDMPSZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
806 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
807 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
808
809def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
810 (v8i32 VR256X:$src2))),
811 (EXTRACT_SUBREG
812 (v16i32 (VPBLENDMDZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
813 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
814 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
815}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000816//===----------------------------------------------------------------------===//
817// Compare Instructions
818//===----------------------------------------------------------------------===//
819
820// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
821multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
822 Operand CC, SDNode OpNode, ValueType VT,
823 PatFrag ld_frag, string asm, string asm_alt> {
824 def rr : AVX512Ii8<0xC2, MRMSrcReg,
825 (outs VK1:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
826 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
827 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
828 def rm : AVX512Ii8<0xC2, MRMSrcMem,
829 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
830 [(set VK1:$dst, (OpNode (VT RC:$src1),
831 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +0000832 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000833 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
834 (outs VK1:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
835 asm_alt, [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
836 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
837 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
838 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
839 }
840}
841
842let Predicates = [HasAVX512] in {
843defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, AVXCC, X86cmpms, f32, loadf32,
844 "vcmp${cc}ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
845 "vcmpss\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
846 XS;
847defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, AVXCC, X86cmpms, f64, loadf64,
848 "vcmp${cc}sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
849 "vcmpsd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
850 XD, VEX_W;
851}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000852
853multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, RegisterClass KRC,
854 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
855 SDNode OpNode, ValueType vt> {
856 def rr : AVX512BI<opc, MRMSrcReg,
857 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000858 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000859 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
860 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
861 def rm : AVX512BI<opc, MRMSrcMem,
862 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000863 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000864 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2)))],
865 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
866}
867
868defm VPCMPEQDZ : avx512_icmp_packed<0x76, "vpcmpeqd", VK16, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000869 memopv16i32, X86pcmpeqm, v16i32>, EVEX_V512,
870 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000871defm VPCMPEQQZ : avx512_icmp_packed<0x29, "vpcmpeqq", VK8, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000872 memopv8i64, X86pcmpeqm, v8i64>, T8PD, EVEX_V512,
873 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000874
875defm VPCMPGTDZ : avx512_icmp_packed<0x66, "vpcmpgtd", VK16, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000876 memopv16i32, X86pcmpgtm, v16i32>, EVEX_V512,
877 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000878defm VPCMPGTQZ : avx512_icmp_packed<0x37, "vpcmpgtq", VK8, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000879 memopv8i64, X86pcmpgtm, v8i64>, T8PD, EVEX_V512,
880 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000881
882def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
883 (COPY_TO_REGCLASS (VPCMPGTDZrr
884 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
885 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
886
887def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
888 (COPY_TO_REGCLASS (VPCMPEQDZrr
889 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
890 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
891
Adam Nemet79580db2014-07-08 00:22:32 +0000892multiclass avx512_icmp_cc<bits<8> opc, RegisterClass WMRC, RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000893 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
Adam Nemet1efcb902014-07-01 18:03:43 +0000894 SDNode OpNode, ValueType vt, Operand CC, string Suffix> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000895 def rri : AVX512AIi8<opc, MRMSrcReg,
Adam Nemet1efcb902014-07-01 18:03:43 +0000896 (outs KRC:$dst), (ins RC:$src1, RC:$src2, CC:$cc),
897 !strconcat("vpcmp${cc}", Suffix,
898 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000899 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2), imm:$cc))],
900 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
901 def rmi : AVX512AIi8<opc, MRMSrcMem,
Adam Nemet1efcb902014-07-01 18:03:43 +0000902 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc),
903 !strconcat("vpcmp${cc}", Suffix,
904 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000905 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2),
906 imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
907 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +0000908 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000909 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000910 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +0000911 !strconcat("vpcmp", Suffix,
912 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
913 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Adam Nemet16de2482014-07-01 18:03:45 +0000914 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
Adam Nemet79580db2014-07-08 00:22:32 +0000915 (outs KRC:$dst), (ins WMRC:$mask, RC:$src1, RC:$src2, i8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +0000916 !strconcat("vpcmp", Suffix,
917 "\t{$cc, $src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2, $cc}"),
918 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000919 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000920 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +0000921 !strconcat("vpcmp", Suffix,
922 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
923 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Adam Nemet16de2482014-07-01 18:03:45 +0000924 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
Adam Nemet79580db2014-07-08 00:22:32 +0000925 (outs KRC:$dst), (ins WMRC:$mask, RC:$src1, x86memop:$src2, i8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +0000926 !strconcat("vpcmp", Suffix,
927 "\t{$cc, $src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2, $cc}"),
928 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000929 }
930}
931
Adam Nemet79580db2014-07-08 00:22:32 +0000932defm VPCMPDZ : avx512_icmp_cc<0x1F, VK16WM, VK16, VR512, i512mem, memopv16i32,
Adam Nemet1efcb902014-07-01 18:03:43 +0000933 X86cmpm, v16i32, AVXCC, "d">,
934 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemet79580db2014-07-08 00:22:32 +0000935defm VPCMPUDZ : avx512_icmp_cc<0x1E, VK16WM, VK16, VR512, i512mem, memopv16i32,
Adam Nemet1efcb902014-07-01 18:03:43 +0000936 X86cmpmu, v16i32, AVXCC, "ud">,
937 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000938
Adam Nemet79580db2014-07-08 00:22:32 +0000939defm VPCMPQZ : avx512_icmp_cc<0x1F, VK8WM, VK8, VR512, i512mem, memopv8i64,
Adam Nemet1efcb902014-07-01 18:03:43 +0000940 X86cmpm, v8i64, AVXCC, "q">,
941 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Adam Nemet79580db2014-07-08 00:22:32 +0000942defm VPCMPUQZ : avx512_icmp_cc<0x1E, VK8WM, VK8, VR512, i512mem, memopv8i64,
Adam Nemet1efcb902014-07-01 18:03:43 +0000943 X86cmpmu, v8i64, AVXCC, "uq">,
944 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000945
Adam Nemet905832b2014-06-26 00:21:12 +0000946// avx512_cmp_packed - compare packed instructions
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000947multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000948 X86MemOperand x86memop, ValueType vt,
949 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000950 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000951 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
952 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000953 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000954 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
955 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000956 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000957 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000958 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000959 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000960 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000961 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000962 !strconcat("vcmp${cc}", suffix,
963 " \t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000964 [(set KRC:$dst,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000965 (X86cmpm (vt RC:$src1), (memop addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000966
967 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +0000968 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +0000969 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Adam Nemet905832b2014-06-26 00:21:12 +0000970 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000971 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000972 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Toppera328ee42013-10-09 04:24:38 +0000973 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Adam Nemet905832b2014-06-26 00:21:12 +0000974 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000975 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000976 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000977 }
978}
979
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000980defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +0000981 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +0000982 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000983defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +0000984 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000985 EVEX_CD8<64, CD8VF>;
986
987def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
988 (COPY_TO_REGCLASS (VCMPPSZrri
989 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
990 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
991 imm:$cc), VK8)>;
992def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
993 (COPY_TO_REGCLASS (VPCMPDZrri
994 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
995 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
996 imm:$cc), VK8)>;
997def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
998 (COPY_TO_REGCLASS (VPCMPUDZrri
999 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1000 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1001 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001002
1003def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
1004 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
1005 FROUND_NO_EXC)),
1006 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001007 (I8Imm imm:$cc)), GR16)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001008
1009def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
1010 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
1011 FROUND_NO_EXC)),
1012 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001013 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001014
1015def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
1016 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
1017 FROUND_CURRENT)),
1018 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
1019 (I8Imm imm:$cc)), GR16)>;
1020
1021def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
1022 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
1023 FROUND_CURRENT)),
1024 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
1025 (I8Imm imm:$cc)), GR8)>;
1026
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001027// Mask register copy, including
1028// - copy between mask registers
1029// - load/store mask registers
1030// - copy from GPR to mask register and vice versa
1031//
1032multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1033 string OpcodeStr, RegisterClass KRC,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001034 ValueType vvt, ValueType ivt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001035 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001036 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001037 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001038 let mayLoad = 1 in
1039 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001040 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Robert Khasanov74acbb72014-07-23 14:49:42 +00001041 [(set KRC:$dst, (vvt (bitconvert (ivt (load addr:$src)))))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001042 let mayStore = 1 in
1043 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001044 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001045 }
1046}
1047
1048multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1049 string OpcodeStr,
1050 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001051 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001052 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001053 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001054 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001055 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001056 }
1057}
1058
Robert Khasanov74acbb72014-07-23 14:49:42 +00001059let Predicates = [HasDQI] in
1060 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8,
1061 i8mem>,
1062 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1063 VEX, PD;
1064
1065let Predicates = [HasAVX512] in
1066 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16,
1067 i16mem>,
1068 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001069 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001070
1071let Predicates = [HasBWI] in {
1072 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1, i32,
1073 i32mem>, VEX, PD, VEX_W;
1074 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1075 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001076}
1077
Robert Khasanov74acbb72014-07-23 14:49:42 +00001078let Predicates = [HasBWI] in {
1079 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64,
1080 i64mem>, VEX, PS, VEX_W;
1081 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1082 VEX, XD, VEX_W;
1083}
1084
1085// GR from/to mask register
1086let Predicates = [HasDQI] in {
1087 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1088 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1089 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1090 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1091}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001092let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001093 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1094 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1095 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1096 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001097}
1098let Predicates = [HasBWI] in {
1099 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1100 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1101}
1102let Predicates = [HasBWI] in {
1103 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1104 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1105}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001106
Robert Khasanov74acbb72014-07-23 14:49:42 +00001107// Load/store kreg
1108let Predicates = [HasDQI] in {
1109 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1110 (KMOVBmk addr:$dst, VK8:$src)>;
1111}
1112let Predicates = [HasAVX512] in {
1113 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001114 (KMOVWmk addr:$dst, VK16:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001115 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001116 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001117 def : Pat<(i1 (load addr:$src)),
1118 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001119 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001120 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001121}
1122let Predicates = [HasBWI] in {
1123 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1124 (KMOVDmk addr:$dst, VK32:$src)>;
1125}
1126let Predicates = [HasBWI] in {
1127 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1128 (KMOVQmk addr:$dst, VK64:$src)>;
1129}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001130
Robert Khasanov74acbb72014-07-23 14:49:42 +00001131let Predicates = [HasAVX512] in {
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001132 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001133 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001134
1135 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001136 (COPY_TO_REGCLASS
1137 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1138 VK1)>;
1139 def : Pat<(i1 (trunc (i16 GR16:$src))),
1140 (COPY_TO_REGCLASS
1141 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1142 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001143
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001144 def : Pat<(i32 (zext VK1:$src)),
1145 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001146 def : Pat<(i8 (zext VK1:$src)),
1147 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001148 (AND32ri (KMOVWrk
1149 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001150 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001151 (AND64ri8 (SUBREG_TO_REG (i64 0),
1152 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001153 def : Pat<(i16 (zext VK1:$src)),
1154 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001155 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1156 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001157 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1158 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1159 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1160 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001161}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001162let Predicates = [HasBWI] in {
1163 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1164 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1165 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1166 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1167}
1168
1169
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001170// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1171let Predicates = [HasAVX512] in {
1172 // GR from/to 8-bit mask without native support
1173 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1174 (COPY_TO_REGCLASS
1175 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1176 VK8)>;
1177 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1178 (EXTRACT_SUBREG
1179 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1180 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001181
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001182 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001183 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001184 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001185 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001186}
1187let Predicates = [HasBWI] in {
1188 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1189 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1190 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1191 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001192}
1193
1194// Mask unary operation
1195// - KNOT
1196multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001197 RegisterClass KRC, SDPatternOperator OpNode,
1198 Predicate prd> {
1199 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001200 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001201 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001202 [(set KRC:$dst, (OpNode KRC:$src))]>;
1203}
1204
Robert Khasanov74acbb72014-07-23 14:49:42 +00001205multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1206 SDPatternOperator OpNode> {
1207 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1208 HasDQI>, VEX, PD;
1209 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1210 HasAVX512>, VEX, PS;
1211 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1212 HasBWI>, VEX, PD, VEX_W;
1213 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1214 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001215}
1216
Robert Khasanov74acbb72014-07-23 14:49:42 +00001217defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001218
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001219multiclass avx512_mask_unop_int<string IntName, string InstName> {
1220 let Predicates = [HasAVX512] in
1221 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1222 (i16 GR16:$src)),
1223 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1224 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1225}
1226defm : avx512_mask_unop_int<"knot", "KNOT">;
1227
Robert Khasanov74acbb72014-07-23 14:49:42 +00001228let Predicates = [HasDQI] in
1229def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1230let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001231def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001232let Predicates = [HasBWI] in
1233def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1234let Predicates = [HasBWI] in
1235def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1236
1237// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
1238let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001239def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1240 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1241
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001242def : Pat<(not VK8:$src),
1243 (COPY_TO_REGCLASS
1244 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001245}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001246
1247// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001248// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001249multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00001250 RegisterClass KRC, SDPatternOperator OpNode,
1251 Predicate prd> {
1252 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001253 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1254 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001255 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001256 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1257}
1258
Robert Khasanov595683d2014-07-28 13:46:45 +00001259multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
1260 SDPatternOperator OpNode> {
1261 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1262 HasDQI>, VEX_4V, VEX_L, PD;
1263 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1264 HasAVX512>, VEX_4V, VEX_L, PS;
1265 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1266 HasBWI>, VEX_4V, VEX_L, VEX_W, PD;
1267 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1268 HasBWI>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001269}
1270
1271def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1272def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1273
1274let isCommutable = 1 in {
Robert Khasanov595683d2014-07-28 13:46:45 +00001275 defm KAND : avx512_mask_binop_all<0x41, "kand", and>;
1276 defm KOR : avx512_mask_binop_all<0x45, "kor", or>;
1277 defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor>;
1278 defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001279}
Robert Khasanov595683d2014-07-28 13:46:45 +00001280let isCommutable = 0 in
1281 defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001282
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001283def : Pat<(xor VK1:$src1, VK1:$src2),
1284 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1285 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1286
1287def : Pat<(or VK1:$src1, VK1:$src2),
1288 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1289 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1290
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001291def : Pat<(and VK1:$src1, VK1:$src2),
1292 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1293 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1294
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001295multiclass avx512_mask_binop_int<string IntName, string InstName> {
1296 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001297 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1298 (i16 GR16:$src1), (i16 GR16:$src2)),
1299 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1300 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1301 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001302}
1303
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001304defm : avx512_mask_binop_int<"kand", "KAND">;
1305defm : avx512_mask_binop_int<"kandn", "KANDN">;
1306defm : avx512_mask_binop_int<"kor", "KOR">;
1307defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1308defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001309
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001310// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1311multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1312 let Predicates = [HasAVX512] in
1313 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1314 (COPY_TO_REGCLASS
1315 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1316 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1317}
1318
1319defm : avx512_binop_pat<and, KANDWrr>;
1320defm : avx512_binop_pat<andn, KANDNWrr>;
1321defm : avx512_binop_pat<or, KORWrr>;
1322defm : avx512_binop_pat<xnor, KXNORWrr>;
1323defm : avx512_binop_pat<xor, KXORWrr>;
1324
1325// Mask unpacking
1326multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001327 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001328 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001329 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001330 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001331 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001332}
1333
1334multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001335 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001336 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001337}
1338
1339defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001340def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1341 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1342 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1343
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001344
1345multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1346 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001347 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1348 (i16 GR16:$src1), (i16 GR16:$src2)),
1349 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1350 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1351 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001352}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001353defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001354
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001355// Mask bit testing
1356multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1357 SDNode OpNode> {
1358 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1359 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001360 !strconcat(OpcodeStr, " \t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001361 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1362}
1363
1364multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1365 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001366 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001367}
1368
1369defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001370
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001371def : Pat<(X86cmp VK1:$src1, (i1 0)),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001372 (KORTESTWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001373 (COPY_TO_REGCLASS VK1:$src1, VK16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001374
1375// Mask shift
1376multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1377 SDNode OpNode> {
1378 let Predicates = [HasAVX512] in
1379 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, i8imm:$imm),
1380 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001381 " \t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001382 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1383}
1384
1385multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1386 SDNode OpNode> {
1387 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topperae11aed2014-01-14 07:41:20 +00001388 VEX, TAPD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001389}
1390
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001391defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
1392defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001393
1394// Mask setting all 0s or 1s
1395multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
1396 let Predicates = [HasAVX512] in
1397 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
1398 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
1399 [(set KRC:$dst, (VT Val))]>;
1400}
1401
1402multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001403 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001404 defm W : avx512_mask_setop<VK16, v16i1, Val>;
1405}
1406
1407defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
1408defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
1409
1410// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1411let Predicates = [HasAVX512] in {
1412 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
1413 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001414 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
1415 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
1416 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001417}
1418def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
1419 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
1420
1421def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
1422 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
1423
1424def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
1425 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
1426
Elena Demikhovsky9737e382014-03-02 09:19:44 +00001427def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
1428 (v8i1 (COPY_TO_REGCLASS (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
1429
1430def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
1431 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001432//===----------------------------------------------------------------------===//
1433// AVX-512 - Aligned and unaligned load and store
1434//
1435
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001436multiclass avx512_load<bits<8> opc, string OpcodeStr, PatFrag ld_frag,
1437 RegisterClass KRC, RegisterClass RC,
1438 ValueType vt, ValueType zvt, X86MemOperand memop,
1439 Domain d, bit IsReMaterializable = 1> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001440let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001441 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001442 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
1443 d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001444 def rrkz : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001445 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
1446 "${dst} {${mask}} {z}, $src}"), [], d>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001447 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001448 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
1449 SchedRW = [WriteLoad] in
1450 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins memop:$src),
1451 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1452 [(set RC:$dst, (vt (bitconvert (ld_frag addr:$src))))],
1453 d>, EVEX;
1454
1455 let AddedComplexity = 20 in {
1456 let Constraints = "$src0 = $dst", hasSideEffects = 0 in {
1457 let hasSideEffects = 0 in
1458 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
1459 (ins RC:$src0, KRC:$mask, RC:$src1),
1460 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
1461 "${dst} {${mask}}, $src1}"),
1462 [(set RC:$dst, (vt (vselect KRC:$mask,
1463 (vt RC:$src1),
1464 (vt RC:$src0))))],
1465 d>, EVEX, EVEX_K;
1466 let mayLoad = 1, SchedRW = [WriteLoad] in
1467 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1468 (ins RC:$src0, KRC:$mask, memop:$src1),
1469 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
1470 "${dst} {${mask}}, $src1}"),
1471 [(set RC:$dst, (vt
1472 (vselect KRC:$mask,
1473 (vt (bitconvert (ld_frag addr:$src1))),
1474 (vt RC:$src0))))],
1475 d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001476 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001477 let mayLoad = 1, SchedRW = [WriteLoad] in
1478 def rmkz : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1479 (ins KRC:$mask, memop:$src),
1480 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
1481 "${dst} {${mask}} {z}, $src}"),
1482 [(set RC:$dst, (vt
1483 (vselect KRC:$mask,
1484 (vt (bitconvert (ld_frag addr:$src))),
1485 (vt (bitconvert (zvt immAllZerosV))))))],
1486 d>, EVEX, EVEX_KZ;
1487 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001488}
1489
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001490multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, string ld_pat,
1491 string elty, string elsz, string vsz512,
1492 string vsz256, string vsz128, Domain d,
1493 Predicate prd, bit IsReMaterializable = 1> {
1494 let Predicates = [prd] in
1495 defm Z : avx512_load<opc, OpcodeStr,
1496 !cast<PatFrag>(ld_pat##"v"##vsz512##elty##elsz),
1497 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
1498 !cast<ValueType>("v"##vsz512##elty##elsz), v16i32,
1499 !cast<X86MemOperand>(elty##"512mem"), d,
1500 IsReMaterializable>, EVEX_V512;
1501
1502 let Predicates = [prd, HasVLX] in {
1503 defm Z256 : avx512_load<opc, OpcodeStr,
1504 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
1505 "v"##vsz256##elty##elsz, "v4i64")),
1506 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
1507 !cast<ValueType>("v"##vsz256##elty##elsz), v8i32,
1508 !cast<X86MemOperand>(elty##"256mem"), d,
1509 IsReMaterializable>, EVEX_V256;
1510
1511 defm Z128 : avx512_load<opc, OpcodeStr,
1512 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
1513 "v"##vsz128##elty##elsz, "v2i64")),
1514 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
1515 !cast<ValueType>("v"##vsz128##elty##elsz), v4i32,
1516 !cast<X86MemOperand>(elty##"128mem"), d,
1517 IsReMaterializable>, EVEX_V128;
1518 }
1519}
1520
1521
1522multiclass avx512_store<bits<8> opc, string OpcodeStr, PatFrag st_frag,
1523 ValueType OpVT, RegisterClass KRC, RegisterClass RC,
1524 X86MemOperand memop, Domain d> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001525 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1526 def rr_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001527 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001528 EVEX;
1529 let Constraints = "$src1 = $dst" in
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001530 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
1531 (ins RC:$src1, KRC:$mask, RC:$src2),
1532 !strconcat(OpcodeStr,
1533 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001534 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001535 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001536 (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001537 !strconcat(OpcodeStr,
1538 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001539 [], d>, EVEX, EVEX_KZ;
1540 }
1541 let mayStore = 1 in {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001542 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
1543 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1544 [(st_frag (OpVT RC:$src), addr:$dst)], d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001545 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001546 (ins memop:$dst, KRC:$mask, RC:$src),
1547 !strconcat(OpcodeStr,
1548 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001549 [], d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001550 }
1551}
1552
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001553
1554multiclass avx512_store_vl<bits<8> opc, string OpcodeStr, string st_pat,
1555 string st_suff_512, string st_suff_256,
1556 string st_suff_128, string elty, string elsz,
1557 string vsz512, string vsz256, string vsz128,
1558 Domain d, Predicate prd> {
1559 let Predicates = [prd] in
1560 defm Z : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_512),
1561 !cast<ValueType>("v"##vsz512##elty##elsz),
1562 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
1563 !cast<X86MemOperand>(elty##"512mem"), d>, EVEX_V512;
1564
1565 let Predicates = [prd, HasVLX] in {
1566 defm Z256 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_256),
1567 !cast<ValueType>("v"##vsz256##elty##elsz),
1568 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
1569 !cast<X86MemOperand>(elty##"256mem"), d>, EVEX_V256;
1570
1571 defm Z128 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_128),
1572 !cast<ValueType>("v"##vsz128##elty##elsz),
1573 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
1574 !cast<X86MemOperand>(elty##"128mem"), d>, EVEX_V128;
1575 }
1576}
1577
1578defm VMOVAPS : avx512_load_vl<0x28, "vmovaps", "alignedload", "f", "32",
1579 "16", "8", "4", SSEPackedSingle, HasAVX512>,
1580 avx512_store_vl<0x29, "vmovaps", "alignedstore",
1581 "512", "256", "", "f", "32", "16", "8", "4",
1582 SSEPackedSingle, HasAVX512>,
1583 PS, EVEX_CD8<32, CD8VF>;
1584
1585defm VMOVAPD : avx512_load_vl<0x28, "vmovapd", "alignedload", "f", "64",
1586 "8", "4", "2", SSEPackedDouble, HasAVX512>,
1587 avx512_store_vl<0x29, "vmovapd", "alignedstore",
1588 "512", "256", "", "f", "64", "8", "4", "2",
1589 SSEPackedDouble, HasAVX512>,
1590 PD, VEX_W, EVEX_CD8<64, CD8VF>;
1591
1592defm VMOVUPS : avx512_load_vl<0x10, "vmovups", "load", "f", "32",
1593 "16", "8", "4", SSEPackedSingle, HasAVX512>,
1594 avx512_store_vl<0x11, "vmovups", "store", "", "", "", "f", "32",
1595 "16", "8", "4", SSEPackedSingle, HasAVX512>,
1596 PS, EVEX_CD8<32, CD8VF>;
1597
1598defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", "load", "f", "64",
1599 "8", "4", "2", SSEPackedDouble, HasAVX512, 0>,
1600 avx512_store_vl<0x11, "vmovupd", "store", "", "", "", "f", "64",
1601 "8", "4", "2", SSEPackedDouble, HasAVX512>,
1602 PD, VEX_W, EVEX_CD8<64, CD8VF>;
1603
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001604def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001605 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001606 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001607
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001608def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
1609 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
1610 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001611
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001612def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
1613 GR16:$mask),
1614 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
1615 VR512:$src)>;
1616def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
1617 GR8:$mask),
1618 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
1619 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001620
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001621defm VMOVDQA32 : avx512_load_vl<0x6F, "vmovdqa32", "alignedload", "i", "32",
1622 "16", "8", "4", SSEPackedInt, HasAVX512>,
1623 avx512_store_vl<0x7F, "vmovdqa32", "alignedstore",
1624 "512", "256", "", "i", "32", "16", "8", "4",
1625 SSEPackedInt, HasAVX512>,
1626 PD, EVEX_CD8<32, CD8VF>;
1627
1628defm VMOVDQA64 : avx512_load_vl<0x6F, "vmovdqa64", "alignedload", "i", "64",
1629 "8", "4", "2", SSEPackedInt, HasAVX512>,
1630 avx512_store_vl<0x7F, "vmovdqa64", "alignedstore",
1631 "512", "256", "", "i", "64", "8", "4", "2",
1632 SSEPackedInt, HasAVX512>,
1633 PD, VEX_W, EVEX_CD8<64, CD8VF>;
1634
1635defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", "load", "i", "8",
1636 "64", "32", "16", SSEPackedInt, HasBWI>,
1637 avx512_store_vl<0x7F, "vmovdqu8", "store", "", "", "",
1638 "i", "8", "64", "32", "16", SSEPackedInt,
1639 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
1640
1641defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", "load", "i", "16",
1642 "32", "16", "8", SSEPackedInt, HasBWI>,
1643 avx512_store_vl<0x7F, "vmovdqu16", "store", "", "", "",
1644 "i", "16", "32", "16", "8", SSEPackedInt,
1645 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
1646
1647defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", "load", "i", "32",
1648 "16", "8", "4", SSEPackedInt, HasAVX512>,
1649 avx512_store_vl<0x7F, "vmovdqu32", "store", "", "", "",
1650 "i", "32", "16", "8", "4", SSEPackedInt,
1651 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
1652
1653defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", "load", "i", "64",
1654 "8", "4", "2", SSEPackedInt, HasAVX512>,
1655 avx512_store_vl<0x7F, "vmovdqu64", "store", "", "", "",
1656 "i", "64", "8", "4", "2", SSEPackedInt,
1657 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001658
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001659def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
1660 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001661 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001662
1663def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001664 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
1665 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001666
Elena Demikhovskye73333a2014-05-04 13:35:37 +00001667def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001668 GR16:$mask),
1669 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00001670 VR512:$src)>;
1671def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001672 GR8:$mask),
1673 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00001674 VR512:$src)>;
1675
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001676let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00001677def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001678 (bc_v8i64 (v16i32 immAllZerosV)))),
1679 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00001680
1681def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001682 (v8i64 VR512:$src))),
1683 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00001684 VK8), VR512:$src)>;
1685
1686def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
1687 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001688 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00001689
1690def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001691 (v16i32 VR512:$src))),
1692 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001693}
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001694
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001695// Move Int Doubleword to Packed Double Int
1696//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001697def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001698 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001699 [(set VR128X:$dst,
1700 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
1701 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001702def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001703 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001704 [(set VR128X:$dst,
1705 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
1706 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001707def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001708 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001709 [(set VR128X:$dst,
1710 (v2i64 (scalar_to_vector GR64:$src)))],
1711 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00001712let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001713def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001714 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001715 [(set FR64:$dst, (bitconvert GR64:$src))],
1716 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001717def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001718 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001719 [(set GR64:$dst, (bitconvert FR64:$src))],
1720 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001721}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001722def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001723 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001724 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
1725 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
1726 EVEX_CD8<64, CD8VT1>;
1727
1728// Move Int Doubleword to Single Scalar
1729//
Craig Topper88adf2a2013-10-12 05:41:08 +00001730let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001731def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001732 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001733 [(set FR32X:$dst, (bitconvert GR32:$src))],
1734 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
1735
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001736def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001737 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001738 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
1739 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001740}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001741
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001742// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001743//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001744def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001745 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001746 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
1747 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
1748 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001749def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001750 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001751 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001752 [(store (i32 (vector_extract (v4i32 VR128X:$src),
1753 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
1754 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
1755
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001756// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001757//
1758def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001759 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001760 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
1761 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00001762 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001763 Requires<[HasAVX512, In64BitMode]>;
1764
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00001765def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001766 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001767 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001768 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
1769 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00001770 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001771 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
1772
1773// Move Scalar Single to Double Int
1774//
Craig Topper88adf2a2013-10-12 05:41:08 +00001775let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001776def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001777 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001778 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001779 [(set GR32:$dst, (bitconvert FR32X:$src))],
1780 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001781def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001782 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001783 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001784 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
1785 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001786}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001787
1788// Move Quadword Int to Packed Quadword Int
1789//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001790def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001791 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001792 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001793 [(set VR128X:$dst,
1794 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
1795 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
1796
1797//===----------------------------------------------------------------------===//
1798// AVX-512 MOVSS, MOVSD
1799//===----------------------------------------------------------------------===//
1800
1801multiclass avx512_move_scalar <string asm, RegisterClass RC,
1802 SDNode OpNode, ValueType vt,
1803 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001804 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001805 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001806 !strconcat(asm, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001807 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
1808 (scalar_to_vector RC:$src2))))],
1809 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001810 let Constraints = "$src1 = $dst" in
1811 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
1812 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
1813 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001814 " \t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001815 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001816 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001817 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001818 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
1819 EVEX, VEX_LIG;
1820 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001821 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001822 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
1823 EVEX, VEX_LIG;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001824 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001825}
1826
1827let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001828defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001829 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
1830
1831let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001832defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001833 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
1834
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001835def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
1836 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
1837 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
1838
1839def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
1840 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
1841 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001842
1843// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00001844let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001845 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1846 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001847 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001848 IIC_SSE_MOV_S_RR>,
1849 XS, EVEX_4V, VEX_LIG;
1850 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1851 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001852 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001853 IIC_SSE_MOV_S_RR>,
1854 XD, EVEX_4V, VEX_LIG, VEX_W;
1855}
1856
1857let Predicates = [HasAVX512] in {
1858 let AddedComplexity = 15 in {
1859 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
1860 // MOVS{S,D} to the lower bits.
1861 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
1862 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
1863 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
1864 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1865 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
1866 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1867 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
1868 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
1869
1870 // Move low f32 and clear high bits.
1871 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
1872 (SUBREG_TO_REG (i32 0),
1873 (VMOVSSZrr (v4f32 (V_SET0)),
1874 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
1875 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
1876 (SUBREG_TO_REG (i32 0),
1877 (VMOVSSZrr (v4i32 (V_SET0)),
1878 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
1879 }
1880
1881 let AddedComplexity = 20 in {
1882 // MOVSSrm zeros the high parts of the register; represent this
1883 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1884 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
1885 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1886 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
1887 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1888 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
1889 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1890
1891 // MOVSDrm zeros the high parts of the register; represent this
1892 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1893 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
1894 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1895 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
1896 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1897 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
1898 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1899 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
1900 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1901 def : Pat<(v2f64 (X86vzload addr:$src)),
1902 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1903
1904 // Represent the same patterns above but in the form they appear for
1905 // 256-bit types
1906 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1907 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001908 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001909 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1910 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
1911 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
1912 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1913 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
1914 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
1915 }
1916 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1917 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
1918 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
1919 FR32X:$src)), sub_xmm)>;
1920 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1921 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
1922 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
1923 FR64X:$src)), sub_xmm)>;
1924 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1925 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001926 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001927
1928 // Move low f64 and clear high bits.
1929 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
1930 (SUBREG_TO_REG (i32 0),
1931 (VMOVSDZrr (v2f64 (V_SET0)),
1932 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
1933
1934 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
1935 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
1936 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
1937
1938 // Extract and store.
1939 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
1940 addr:$dst),
1941 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
1942 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
1943 addr:$dst),
1944 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
1945
1946 // Shuffle with VMOVSS
1947 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
1948 (VMOVSSZrr (v4i32 VR128X:$src1),
1949 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
1950 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
1951 (VMOVSSZrr (v4f32 VR128X:$src1),
1952 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
1953
1954 // 256-bit variants
1955 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
1956 (SUBREG_TO_REG (i32 0),
1957 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
1958 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
1959 sub_xmm)>;
1960 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
1961 (SUBREG_TO_REG (i32 0),
1962 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
1963 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
1964 sub_xmm)>;
1965
1966 // Shuffle with VMOVSD
1967 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1968 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1969 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1970 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1971 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1972 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1973 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1974 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1975
1976 // 256-bit variants
1977 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1978 (SUBREG_TO_REG (i32 0),
1979 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
1980 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
1981 sub_xmm)>;
1982 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1983 (SUBREG_TO_REG (i32 0),
1984 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
1985 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
1986 sub_xmm)>;
1987
1988 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
1989 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1990 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
1991 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1992 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
1993 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1994 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
1995 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1996}
1997
1998let AddedComplexity = 15 in
1999def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2000 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002001 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002002 [(set VR128X:$dst, (v2i64 (X86vzmovl
2003 (v2i64 VR128X:$src))))],
2004 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2005
2006let AddedComplexity = 20 in
2007def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2008 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002009 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002010 [(set VR128X:$dst, (v2i64 (X86vzmovl
2011 (loadv2i64 addr:$src))))],
2012 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2013 EVEX_CD8<8, CD8VT8>;
2014
2015let Predicates = [HasAVX512] in {
2016 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2017 let AddedComplexity = 20 in {
2018 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2019 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002020 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2021 (VMOV64toPQIZrr GR64:$src)>;
2022 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2023 (VMOVDI2PDIZrr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002024
2025 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2026 (VMOVDI2PDIZrm addr:$src)>;
2027 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2028 (VMOVDI2PDIZrm addr:$src)>;
2029 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2030 (VMOVZPQILo2PQIZrm addr:$src)>;
2031 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2032 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002033 def : Pat<(v2i64 (X86vzload addr:$src)),
2034 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002035 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002036
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002037 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2038 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2039 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2040 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2041 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2042 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2043 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2044}
2045
2046def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2047 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2048
2049def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2050 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2051
2052def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2053 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2054
2055def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2056 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2057
2058//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002059// AVX-512 - Non-temporals
2060//===----------------------------------------------------------------------===//
2061
2062def VMOVNTDQAZrm : AVX5128I<0x2A, MRMSrcMem, (outs VR512:$dst),
2063 (ins i512mem:$src),
2064 "vmovntdqa\t{$src, $dst|$dst, $src}",
2065 [(set VR512:$dst,
2066 (int_x86_avx512_movntdqa addr:$src))]>,
Adam Nemetded81a82014-06-18 16:51:07 +00002067 EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002068
Adam Nemetefd07852014-06-18 16:51:10 +00002069// Prefer non-temporal over temporal versions
2070let AddedComplexity = 400, SchedRW = [WriteStore] in {
2071
2072def VMOVNTPSZmr : AVX512PSI<0x2B, MRMDestMem, (outs),
2073 (ins f512mem:$dst, VR512:$src),
2074 "vmovntps\t{$src, $dst|$dst, $src}",
2075 [(alignednontemporalstore (v16f32 VR512:$src),
2076 addr:$dst)],
2077 IIC_SSE_MOVNT>,
2078 EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
2079
2080def VMOVNTPDZmr : AVX512PDI<0x2B, MRMDestMem, (outs),
2081 (ins f512mem:$dst, VR512:$src),
2082 "vmovntpd\t{$src, $dst|$dst, $src}",
2083 [(alignednontemporalstore (v8f64 VR512:$src),
2084 addr:$dst)],
2085 IIC_SSE_MOVNT>,
2086 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
2087
2088
2089def VMOVNTDQZmr : AVX512BI<0xE7, MRMDestMem, (outs),
2090 (ins i512mem:$dst, VR512:$src),
2091 "vmovntdq\t{$src, $dst|$dst, $src}",
2092 [(alignednontemporalstore (v8i64 VR512:$src),
2093 addr:$dst)],
2094 IIC_SSE_MOVNT>,
2095 EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
2096}
2097
Adam Nemet7f62b232014-06-10 16:39:53 +00002098//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002099// AVX-512 - Integer arithmetic
2100//
2101multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002102 ValueType OpVT, RegisterClass KRC,
2103 RegisterClass RC, PatFrag memop_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002104 X86MemOperand x86memop, PatFrag scalar_mfrag,
2105 X86MemOperand x86scalar_mop, string BrdcstStr,
2106 OpndItins itins, bit IsCommutable = 0> {
2107 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002108 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2109 (ins RC:$src1, RC:$src2),
2110 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2111 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
2112 itins.rr>, EVEX_4V;
2113 let AddedComplexity = 30 in {
2114 let Constraints = "$src0 = $dst" in
2115 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2116 (ins RC:$src0, KRC:$mask, RC:$src1, RC:$src2),
2117 !strconcat(OpcodeStr,
2118 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2119 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2120 (OpNode (OpVT RC:$src1), (OpVT RC:$src2)),
2121 RC:$src0)))],
2122 itins.rr>, EVEX_4V, EVEX_K;
2123 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2124 (ins KRC:$mask, RC:$src1, RC:$src2),
2125 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst {${mask}} {z}" ,
2126 "|$dst {${mask}} {z}, $src1, $src2}"),
2127 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2128 (OpNode (OpVT RC:$src1), (OpVT RC:$src2)),
2129 (OpVT immAllZerosV))))],
2130 itins.rr>, EVEX_4V, EVEX_KZ;
2131 }
2132
2133 let mayLoad = 1 in {
2134 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2135 (ins RC:$src1, x86memop:$src2),
2136 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2137 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (memop_frag addr:$src2))))],
2138 itins.rm>, EVEX_4V;
2139 let AddedComplexity = 30 in {
2140 let Constraints = "$src0 = $dst" in
2141 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2142 (ins RC:$src0, KRC:$mask, RC:$src1, x86memop:$src2),
2143 !strconcat(OpcodeStr,
2144 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2145 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2146 (OpNode (OpVT RC:$src1), (memop_frag addr:$src2)),
2147 RC:$src0)))],
2148 itins.rm>, EVEX_4V, EVEX_K;
2149 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2150 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2151 !strconcat(OpcodeStr,
2152 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2153 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2154 (OpNode (OpVT RC:$src1), (memop_frag addr:$src2)),
2155 (OpVT immAllZerosV))))],
2156 itins.rm>, EVEX_4V, EVEX_KZ;
2157 }
2158 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2159 (ins RC:$src1, x86scalar_mop:$src2),
2160 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2161 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
2162 [(set RC:$dst, (OpNode RC:$src1,
2163 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))))],
2164 itins.rm>, EVEX_4V, EVEX_B;
2165 let AddedComplexity = 30 in {
2166 let Constraints = "$src0 = $dst" in
2167 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2168 (ins RC:$src0, KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2169 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2170 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
2171 BrdcstStr, "}"),
2172 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2173 (OpNode (OpVT RC:$src1),
2174 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))),
2175 RC:$src0)))],
2176 itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
2177 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2178 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2179 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2180 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2181 BrdcstStr, "}"),
2182 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2183 (OpNode (OpVT RC:$src1),
2184 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))),
2185 (OpVT immAllZerosV))))],
2186 itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
2187 }
2188 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002189}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002190
2191multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, ValueType DstVT,
2192 ValueType SrcVT, RegisterClass KRC, RegisterClass RC,
2193 PatFrag memop_frag, X86MemOperand x86memop,
2194 PatFrag scalar_mfrag, X86MemOperand x86scalar_mop,
2195 string BrdcstStr, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002196 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002197 {
2198 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002199 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002200 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002201 []>, EVEX_4V;
2202 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2203 (ins KRC:$mask, RC:$src1, RC:$src2),
2204 !strconcat(OpcodeStr,
2205 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2206 [], itins.rr>, EVEX_4V, EVEX_K;
2207 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2208 (ins KRC:$mask, RC:$src1, RC:$src2),
2209 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst {${mask}} {z}" ,
2210 "|$dst {${mask}} {z}, $src1, $src2}"),
2211 [], itins.rr>, EVEX_4V, EVEX_KZ;
2212 }
2213 let mayLoad = 1 in {
2214 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2215 (ins RC:$src1, x86memop:$src2),
2216 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2217 []>, EVEX_4V;
2218 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2219 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2220 !strconcat(OpcodeStr,
2221 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2222 [], itins.rm>, EVEX_4V, EVEX_K;
2223 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2224 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2225 !strconcat(OpcodeStr,
2226 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2227 [], itins.rm>, EVEX_4V, EVEX_KZ;
2228 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2229 (ins RC:$src1, x86scalar_mop:$src2),
2230 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2231 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
2232 [], itins.rm>, EVEX_4V, EVEX_B;
2233 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2234 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2235 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2236 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
2237 BrdcstStr, "}"),
2238 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
2239 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2240 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2241 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2242 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2243 BrdcstStr, "}"),
2244 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
2245 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002246}
2247
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002248defm VPADDDZ : avx512_binop_rm<0xFE, "vpaddd", add, v16i32, VK16WM, VR512,
2249 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2250 SSE_INTALU_ITINS_P, 1>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002251
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002252defm VPSUBDZ : avx512_binop_rm<0xFA, "vpsubd", sub, v16i32, VK16WM, VR512,
2253 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2254 SSE_INTALU_ITINS_P, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002255
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002256defm VPMULLDZ : avx512_binop_rm<0x40, "vpmulld", mul, v16i32, VK16WM, VR512,
2257 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2258 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002259
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002260defm VPADDQZ : avx512_binop_rm<0xD4, "vpaddq", add, v8i64, VK8WM, VR512,
2261 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2262 SSE_INTALU_ITINS_P, 1>, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002263
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002264defm VPSUBQZ : avx512_binop_rm<0xFB, "vpsubq", sub, v8i64, VK8WM, VR512,
2265 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2266 SSE_INTALU_ITINS_P, 0>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002267
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002268defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32, VK8WM, VR512,
2269 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2270 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512,
2271 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002272
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002273defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32, VK8WM, VR512,
2274 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2275 SSE_INTMUL_ITINS_P, 1>, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002276
2277def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
2278 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
2279
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002280def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
2281 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2282 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
2283def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
2284 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2285 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
2286
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002287defm VPMAXUDZ : avx512_binop_rm<0x3F, "vpmaxud", X86umax, v16i32, VK16WM, VR512,
2288 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2289 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002290 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002291defm VPMAXUQZ : avx512_binop_rm<0x3F, "vpmaxuq", X86umax, v8i64, VK8WM, VR512,
2292 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2293 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002294 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002295
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002296defm VPMAXSDZ : avx512_binop_rm<0x3D, "vpmaxsd", X86smax, v16i32, VK16WM, VR512,
2297 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2298 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002299 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002300defm VPMAXSQZ : avx512_binop_rm<0x3D, "vpmaxsq", X86smax, v8i64, VK8WM, VR512,
2301 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2302 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002303 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002304
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002305defm VPMINUDZ : avx512_binop_rm<0x3B, "vpminud", X86umin, v16i32, VK16WM, VR512,
2306 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2307 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002308 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002309defm VPMINUQZ : avx512_binop_rm<0x3B, "vpminuq", X86umin, v8i64, VK8WM, VR512,
2310 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2311 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002312 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002313
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002314defm VPMINSDZ : avx512_binop_rm<0x39, "vpminsd", X86smin, v16i32, VK16WM, VR512,
2315 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2316 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002317 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002318defm VPMINSQZ : avx512_binop_rm<0x39, "vpminsq", X86smin, v8i64, VK8WM, VR512,
2319 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2320 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002321 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002322
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002323def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
2324 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2325 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
2326def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
2327 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2328 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
2329def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
2330 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2331 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
2332def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
2333 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2334 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
2335def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
2336 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2337 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
2338def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
2339 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2340 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
2341def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
2342 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2343 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
2344def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
2345 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2346 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002347//===----------------------------------------------------------------------===//
2348// AVX-512 - Unpack Instructions
2349//===----------------------------------------------------------------------===//
2350
2351multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
2352 PatFrag mem_frag, RegisterClass RC,
2353 X86MemOperand x86memop, string asm,
2354 Domain d> {
2355 def rr : AVX512PI<opc, MRMSrcReg,
2356 (outs RC:$dst), (ins RC:$src1, RC:$src2),
2357 asm, [(set RC:$dst,
2358 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002359 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002360 def rm : AVX512PI<opc, MRMSrcMem,
2361 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
2362 asm, [(set RC:$dst,
2363 (vt (OpNode RC:$src1,
2364 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002365 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002366}
2367
2368defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, memopv8f64,
2369 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002370 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002371defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, memopv8f64,
2372 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002373 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002374defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, memopv8f64,
2375 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002376 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002377defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, memopv8f64,
2378 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002379 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002380
2381multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
2382 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
2383 X86MemOperand x86memop> {
2384 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2385 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002386 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002387 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
2388 IIC_SSE_UNPCK>, EVEX_4V;
2389 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2390 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002391 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002392 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
2393 (bitconvert (memop_frag addr:$src2)))))],
2394 IIC_SSE_UNPCK>, EVEX_4V;
2395}
2396defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
2397 VR512, memopv16i32, i512mem>, EVEX_V512,
2398 EVEX_CD8<32, CD8VF>;
2399defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
2400 VR512, memopv8i64, i512mem>, EVEX_V512,
2401 VEX_W, EVEX_CD8<64, CD8VF>;
2402defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
2403 VR512, memopv16i32, i512mem>, EVEX_V512,
2404 EVEX_CD8<32, CD8VF>;
2405defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
2406 VR512, memopv8i64, i512mem>, EVEX_V512,
2407 VEX_W, EVEX_CD8<64, CD8VF>;
2408//===----------------------------------------------------------------------===//
2409// AVX-512 - PSHUFD
2410//
2411
2412multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
2413 SDNode OpNode, PatFrag mem_frag,
2414 X86MemOperand x86memop, ValueType OpVT> {
2415 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
2416 (ins RC:$src1, i8imm:$src2),
2417 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002418 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002419 [(set RC:$dst,
2420 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
2421 EVEX;
2422 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
2423 (ins x86memop:$src1, i8imm:$src2),
2424 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002425 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002426 [(set RC:$dst,
2427 (OpVT (OpNode (mem_frag addr:$src1),
2428 (i8 imm:$src2))))]>, EVEX;
2429}
2430
2431defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, memopv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00002432 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002433
2434let ExeDomain = SSEPackedSingle in
2435defm VPERMILPSZ : avx512_pshuf_imm<0x04, "vpermilps", VR512, X86VPermilp,
Craig Topperae11aed2014-01-14 07:41:20 +00002436 memopv16f32, i512mem, v16f32>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002437 EVEX_CD8<32, CD8VF>;
2438let ExeDomain = SSEPackedDouble in
2439defm VPERMILPDZ : avx512_pshuf_imm<0x05, "vpermilpd", VR512, X86VPermilp,
Craig Topperae11aed2014-01-14 07:41:20 +00002440 memopv8f64, i512mem, v8f64>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002441 VEX_W, EVEX_CD8<32, CD8VF>;
2442
2443def : Pat<(v16i32 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
2444 (VPERMILPSZri VR512:$src1, imm:$imm)>;
2445def : Pat<(v8i64 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
2446 (VPERMILPDZri VR512:$src1, imm:$imm)>;
2447
2448//===----------------------------------------------------------------------===//
2449// AVX-512 Logical Instructions
2450//===----------------------------------------------------------------------===//
2451
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002452defm VPANDDZ : avx512_binop_rm<0xDB, "vpandd", and, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002453 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2454 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002455defm VPANDQZ : avx512_binop_rm<0xDB, "vpandq", and, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002456 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2457 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002458defm VPORDZ : avx512_binop_rm<0xEB, "vpord", or, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002459 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2460 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002461defm VPORQZ : avx512_binop_rm<0xEB, "vporq", or, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002462 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2463 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002464defm VPXORDZ : avx512_binop_rm<0xEF, "vpxord", xor, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002465 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2466 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002467defm VPXORQZ : avx512_binop_rm<0xEF, "vpxorq", xor, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002468 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2469 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002470defm VPANDNDZ : avx512_binop_rm<0xDF, "vpandnd", X86andnp, v16i32, VK16WM, VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002471 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2472 SSE_BIT_ITINS_P, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002473defm VPANDNQZ : avx512_binop_rm<0xDF, "vpandnq", X86andnp, v8i64, VK8WM, VR512,
2474 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2475 SSE_BIT_ITINS_P, 0>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002476
2477//===----------------------------------------------------------------------===//
2478// AVX-512 FP arithmetic
2479//===----------------------------------------------------------------------===//
2480
2481multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
2482 SizeItins itins> {
Elena Demikhovskycf088092013-12-11 14:31:04 +00002483 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), OpNode, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002484 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
2485 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002486 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), OpNode, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002487 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
2488 EVEX_CD8<64, CD8VT1>;
2489}
2490
2491let isCommutable = 1 in {
2492defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
2493defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
2494defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
2495defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
2496}
2497let isCommutable = 0 in {
2498defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
2499defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
2500}
2501
2502multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002503 RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002504 RegisterClass RC, ValueType vt,
2505 X86MemOperand x86memop, PatFrag mem_frag,
2506 X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2507 string BrdcstStr,
2508 Domain d, OpndItins itins, bit commutable> {
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002509 let isCommutable = commutable in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002510 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002511 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002512 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], itins.rr, d>,
Craig Topperda7160d2014-02-01 08:17:56 +00002513 EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002514
2515 def rrk: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2516 !strconcat(OpcodeStr,
2517 " \t{$src2, $src1, $dst {${mask}} |$dst {${mask}}, $src1, $src2}"),
2518 [], itins.rr, d>, EVEX_4V, EVEX_K;
2519
2520 def rrkz: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2521 !strconcat(OpcodeStr,
2522 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2523 [], itins.rr, d>, EVEX_4V, EVEX_KZ;
2524 }
2525
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002526 let mayLoad = 1 in {
2527 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002528 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002529 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))],
Craig Topperda7160d2014-02-01 08:17:56 +00002530 itins.rm, d>, EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002531
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002532 def rmb : PI<opc, MRMSrcMem, (outs RC:$dst),
2533 (ins RC:$src1, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002534 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002535 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002536 [(set RC:$dst, (OpNode RC:$src1,
2537 (vt (X86VBroadcast (scalar_mfrag addr:$src2)))))],
Craig Topperda7160d2014-02-01 08:17:56 +00002538 itins.rm, d>, EVEX_4V, EVEX_B;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002539
2540 def rmk : PI<opc, MRMSrcMem, (outs RC:$dst),
2541 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2542 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2543 [], itins.rm, d>, EVEX_4V, EVEX_K;
2544
2545 def rmkz : PI<opc, MRMSrcMem, (outs RC:$dst),
2546 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2547 "\t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2548 [], itins.rm, d>, EVEX_4V, EVEX_KZ;
2549
2550 def rmbk : PI<opc, MRMSrcMem, (outs RC:$dst),
2551 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
2552 " \t{${src2}", BrdcstStr,
2553 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}", BrdcstStr, "}"),
2554 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_K;
2555
2556 def rmbkz : PI<opc, MRMSrcMem, (outs RC:$dst),
2557 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
2558 " \t{${src2}", BrdcstStr,
2559 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2560 BrdcstStr, "}"),
2561 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_KZ;
2562 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002563}
2564
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002565defm VADDPSZ : avx512_fp_packed<0x58, "addps", fadd, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002566 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002567 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002568
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002569defm VADDPDZ : avx512_fp_packed<0x58, "addpd", fadd, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002570 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2571 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002572 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002573
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002574defm VMULPSZ : avx512_fp_packed<0x59, "mulps", fmul, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002575 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002576 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002577defm VMULPDZ : avx512_fp_packed<0x59, "mulpd", fmul, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002578 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2579 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002580 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002581
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002582defm VMINPSZ : avx512_fp_packed<0x5D, "minps", X86fmin, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002583 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2584 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002585 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002586defm VMAXPSZ : avx512_fp_packed<0x5F, "maxps", X86fmax, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002587 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2588 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002589 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002590
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002591defm VMINPDZ : avx512_fp_packed<0x5D, "minpd", X86fmin, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002592 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2593 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002594 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002595defm VMAXPDZ : avx512_fp_packed<0x5F, "maxpd", X86fmax, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002596 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2597 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002598 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002599
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002600defm VSUBPSZ : avx512_fp_packed<0x5C, "subps", fsub, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002601 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002602 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002603defm VDIVPSZ : avx512_fp_packed<0x5E, "divps", fdiv, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002604 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002605 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002606
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002607defm VSUBPDZ : avx512_fp_packed<0x5C, "subpd", fsub, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002608 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2609 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002610 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002611defm VDIVPDZ : avx512_fp_packed<0x5E, "divpd", fdiv, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002612 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2613 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002614 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002615
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002616def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
2617 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2618 (i16 -1), FROUND_CURRENT)),
2619 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
2620
2621def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
2622 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2623 (i8 -1), FROUND_CURRENT)),
2624 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
2625
2626def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
2627 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2628 (i16 -1), FROUND_CURRENT)),
2629 (VMINPSZrr VR512:$src1, VR512:$src2)>;
2630
2631def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
2632 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2633 (i8 -1), FROUND_CURRENT)),
2634 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002635//===----------------------------------------------------------------------===//
2636// AVX-512 VPTESTM instructions
2637//===----------------------------------------------------------------------===//
2638
2639multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2640 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
2641 SDNode OpNode, ValueType vt> {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002642 def rr : AVX512PI<opc, MRMSrcReg,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002643 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002644 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002645 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
2646 SSEPackedInt>, EVEX_4V;
2647 def rm : AVX512PI<opc, MRMSrcMem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002648 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002649 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002650 [(set KRC:$dst, (OpNode (vt RC:$src1),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002651 (bitconvert (memop_frag addr:$src2))))], SSEPackedInt>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002652}
2653
2654defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002655 memopv16i32, X86testm, v16i32>, T8PD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002656 EVEX_CD8<32, CD8VF>;
2657defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002658 memopv8i64, X86testm, v8i64>, T8PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002659 EVEX_CD8<64, CD8VF>;
2660
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002661let Predicates = [HasCDI] in {
2662defm VPTESTNMDZ : avx512_vptest<0x27, "vptestnmd", VK16, VR512, f512mem,
2663 memopv16i32, X86testnm, v16i32>, T8XS, EVEX_V512,
2664 EVEX_CD8<32, CD8VF>;
2665defm VPTESTNMQZ : avx512_vptest<0x27, "vptestnmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002666 memopv8i64, X86testnm, v8i64>, T8XS, EVEX_V512, VEX_W,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002667 EVEX_CD8<64, CD8VF>;
2668}
2669
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002670def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
2671 (v16i32 VR512:$src2), (i16 -1))),
2672 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
2673
2674def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
2675 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002676 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002677//===----------------------------------------------------------------------===//
2678// AVX-512 Shift instructions
2679//===----------------------------------------------------------------------===//
2680multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
2681 string OpcodeStr, SDNode OpNode, RegisterClass RC,
2682 ValueType vt, X86MemOperand x86memop, PatFrag mem_frag,
2683 RegisterClass KRC> {
2684 def ri : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002685 (ins RC:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002686 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Lang Hames27839932013-10-21 17:51:24 +00002687 [(set RC:$dst, (vt (OpNode RC:$src1, (i8 imm:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002688 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2689 def rik : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002690 (ins KRC:$mask, RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002691 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002692 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002693 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2694 def mi: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002695 (ins x86memop:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002696 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002697 [(set RC:$dst, (OpNode (mem_frag addr:$src1),
Lang Hames27839932013-10-21 17:51:24 +00002698 (i8 imm:$src2)))], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002699 def mik: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002700 (ins KRC:$mask, x86memop:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002701 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002702 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002703 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2704}
2705
2706multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2707 RegisterClass RC, ValueType vt, ValueType SrcVT,
2708 PatFrag bc_frag, RegisterClass KRC> {
2709 // src2 is always 128-bit
2710 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2711 (ins RC:$src1, VR128X:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002712 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002713 [(set RC:$dst, (vt (OpNode RC:$src1, (SrcVT VR128X:$src2))))],
2714 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2715 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2716 (ins KRC:$mask, RC:$src1, VR128X:$src2),
2717 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002718 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002719 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2720 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2721 (ins RC:$src1, i128mem:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002722 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002723 [(set RC:$dst, (vt (OpNode RC:$src1,
2724 (bc_frag (memopv2i64 addr:$src2)))))],
2725 SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
2726 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2727 (ins KRC:$mask, RC:$src1, i128mem:$src2),
2728 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002729 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002730 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2731}
2732
2733defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
2734 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2735 EVEX_V512, EVEX_CD8<32, CD8VF>;
2736defm VPSRLDZ : avx512_shift_rrm<0xD2, "vpsrld", X86vsrl,
2737 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2738 EVEX_CD8<32, CD8VQ>;
2739
2740defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
2741 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2742 EVEX_CD8<64, CD8VF>, VEX_W;
2743defm VPSRLQZ : avx512_shift_rrm<0xD3, "vpsrlq", X86vsrl,
2744 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2745 EVEX_CD8<64, CD8VQ>, VEX_W;
2746
2747defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
2748 VR512, v16i32, i512mem, memopv16i32, VK16WM>, EVEX_V512,
2749 EVEX_CD8<32, CD8VF>;
2750defm VPSLLDZ : avx512_shift_rrm<0xF2, "vpslld", X86vshl,
2751 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2752 EVEX_CD8<32, CD8VQ>;
2753
2754defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
2755 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2756 EVEX_CD8<64, CD8VF>, VEX_W;
2757defm VPSLLQZ : avx512_shift_rrm<0xF3, "vpsllq", X86vshl,
2758 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2759 EVEX_CD8<64, CD8VQ>, VEX_W;
2760
2761defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
2762 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2763 EVEX_V512, EVEX_CD8<32, CD8VF>;
2764defm VPSRADZ : avx512_shift_rrm<0xE2, "vpsrad", X86vsra,
2765 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2766 EVEX_CD8<32, CD8VQ>;
2767
2768defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
2769 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2770 EVEX_CD8<64, CD8VF>, VEX_W;
2771defm VPSRAQZ : avx512_shift_rrm<0xE2, "vpsraq", X86vsra,
2772 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2773 EVEX_CD8<64, CD8VQ>, VEX_W;
2774
2775//===-------------------------------------------------------------------===//
2776// Variable Bit Shifts
2777//===-------------------------------------------------------------------===//
2778multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
2779 RegisterClass RC, ValueType vt,
2780 X86MemOperand x86memop, PatFrag mem_frag> {
2781 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
2782 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002783 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002784 [(set RC:$dst,
2785 (vt (OpNode RC:$src1, (vt RC:$src2))))]>,
2786 EVEX_4V;
2787 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
2788 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002789 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002790 [(set RC:$dst,
2791 (vt (OpNode RC:$src1, (mem_frag addr:$src2))))]>,
2792 EVEX_4V;
2793}
2794
2795defm VPSLLVDZ : avx512_var_shift<0x47, "vpsllvd", shl, VR512, v16i32,
2796 i512mem, memopv16i32>, EVEX_V512,
2797 EVEX_CD8<32, CD8VF>;
2798defm VPSLLVQZ : avx512_var_shift<0x47, "vpsllvq", shl, VR512, v8i64,
2799 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2800 EVEX_CD8<64, CD8VF>;
2801defm VPSRLVDZ : avx512_var_shift<0x45, "vpsrlvd", srl, VR512, v16i32,
2802 i512mem, memopv16i32>, EVEX_V512,
2803 EVEX_CD8<32, CD8VF>;
2804defm VPSRLVQZ : avx512_var_shift<0x45, "vpsrlvq", srl, VR512, v8i64,
2805 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2806 EVEX_CD8<64, CD8VF>;
2807defm VPSRAVDZ : avx512_var_shift<0x46, "vpsravd", sra, VR512, v16i32,
2808 i512mem, memopv16i32>, EVEX_V512,
2809 EVEX_CD8<32, CD8VF>;
2810defm VPSRAVQZ : avx512_var_shift<0x46, "vpsravq", sra, VR512, v8i64,
2811 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2812 EVEX_CD8<64, CD8VF>;
2813
2814//===----------------------------------------------------------------------===//
2815// AVX-512 - MOVDDUP
2816//===----------------------------------------------------------------------===//
2817
2818multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
2819 X86MemOperand x86memop, PatFrag memop_frag> {
2820def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002821 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002822 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
2823def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002824 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002825 [(set RC:$dst,
2826 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
2827}
2828
2829defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, memopv8f64>,
2830 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
2831def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
2832 (VMOVDDUPZrm addr:$src)>;
2833
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002834//===---------------------------------------------------------------------===//
2835// Replicate Single FP - MOVSHDUP and MOVSLDUP
2836//===---------------------------------------------------------------------===//
2837multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
2838 ValueType vt, RegisterClass RC, PatFrag mem_frag,
2839 X86MemOperand x86memop> {
2840 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002841 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002842 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
2843 let mayLoad = 1 in
2844 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002845 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002846 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
2847}
2848
2849defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
2850 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2851 EVEX_CD8<32, CD8VF>;
2852defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
2853 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2854 EVEX_CD8<32, CD8VF>;
2855
2856def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
2857def : Pat<(v16i32 (X86Movshdup (memopv16i32 addr:$src))),
2858 (VMOVSHDUPZrm addr:$src)>;
2859def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
2860def : Pat<(v16i32 (X86Movsldup (memopv16i32 addr:$src))),
2861 (VMOVSLDUPZrm addr:$src)>;
2862
2863//===----------------------------------------------------------------------===//
2864// Move Low to High and High to Low packed FP Instructions
2865//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002866def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
2867 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002868 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002869 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
2870 IIC_SSE_MOV_LH>, EVEX_4V;
2871def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
2872 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002873 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002874 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
2875 IIC_SSE_MOV_LH>, EVEX_4V;
2876
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002877let Predicates = [HasAVX512] in {
2878 // MOVLHPS patterns
2879 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2880 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
2881 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2882 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002883
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002884 // MOVHLPS patterns
2885 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
2886 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
2887}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002888
2889//===----------------------------------------------------------------------===//
2890// FMA - Fused Multiply Operations
2891//
2892let Constraints = "$src1 = $dst" in {
2893multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr,
2894 RegisterClass RC, X86MemOperand x86memop,
2895 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2896 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2897 def r: AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2898 (ins RC:$src1, RC:$src2, RC:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002899 !strconcat(OpcodeStr," \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002900 [(set RC:$dst, (OpVT(OpNode RC:$src1, RC:$src2, RC:$src3)))]>;
2901
2902 let mayLoad = 1 in
2903 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2904 (ins RC:$src1, RC:$src2, x86memop:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002905 !strconcat(OpcodeStr, " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002906 [(set RC:$dst, (OpVT (OpNode RC:$src1, RC:$src2,
2907 (mem_frag addr:$src3))))]>;
2908 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2909 (ins RC:$src1, RC:$src2, x86scalar_mop:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002910 !strconcat(OpcodeStr, " \t{${src3}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002911 ", $src2, $dst|$dst, $src2, ${src3}", BrdcstStr, "}"),
2912 [(set RC:$dst, (OpNode RC:$src1, RC:$src2,
2913 (OpVT (X86VBroadcast (scalar_mfrag addr:$src3)))))]>, EVEX_B;
2914}
2915} // Constraints = "$src1 = $dst"
2916
2917let ExeDomain = SSEPackedSingle in {
2918 defm VFMADD213PSZ : avx512_fma3p_rm<0xA8, "vfmadd213ps", VR512, f512mem,
2919 memopv16f32, f32mem, loadf32, "{1to16}",
2920 X86Fmadd, v16f32>, EVEX_V512,
2921 EVEX_CD8<32, CD8VF>;
2922 defm VFMSUB213PSZ : avx512_fma3p_rm<0xAA, "vfmsub213ps", VR512, f512mem,
2923 memopv16f32, f32mem, loadf32, "{1to16}",
2924 X86Fmsub, v16f32>, EVEX_V512,
2925 EVEX_CD8<32, CD8VF>;
2926 defm VFMADDSUB213PSZ : avx512_fma3p_rm<0xA6, "vfmaddsub213ps", VR512, f512mem,
2927 memopv16f32, f32mem, loadf32, "{1to16}",
2928 X86Fmaddsub, v16f32>,
2929 EVEX_V512, EVEX_CD8<32, CD8VF>;
2930 defm VFMSUBADD213PSZ : avx512_fma3p_rm<0xA7, "vfmsubadd213ps", VR512, f512mem,
2931 memopv16f32, f32mem, loadf32, "{1to16}",
2932 X86Fmsubadd, v16f32>,
2933 EVEX_V512, EVEX_CD8<32, CD8VF>;
2934 defm VFNMADD213PSZ : avx512_fma3p_rm<0xAC, "vfnmadd213ps", VR512, f512mem,
2935 memopv16f32, f32mem, loadf32, "{1to16}",
2936 X86Fnmadd, v16f32>, EVEX_V512,
2937 EVEX_CD8<32, CD8VF>;
2938 defm VFNMSUB213PSZ : avx512_fma3p_rm<0xAE, "vfnmsub213ps", VR512, f512mem,
2939 memopv16f32, f32mem, loadf32, "{1to16}",
2940 X86Fnmsub, v16f32>, EVEX_V512,
2941 EVEX_CD8<32, CD8VF>;
2942}
2943let ExeDomain = SSEPackedDouble in {
2944 defm VFMADD213PDZ : avx512_fma3p_rm<0xA8, "vfmadd213pd", VR512, f512mem,
2945 memopv8f64, f64mem, loadf64, "{1to8}",
2946 X86Fmadd, v8f64>, EVEX_V512,
2947 VEX_W, EVEX_CD8<64, CD8VF>;
2948 defm VFMSUB213PDZ : avx512_fma3p_rm<0xAA, "vfmsub213pd", VR512, f512mem,
2949 memopv8f64, f64mem, loadf64, "{1to8}",
2950 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2951 EVEX_CD8<64, CD8VF>;
2952 defm VFMADDSUB213PDZ : avx512_fma3p_rm<0xA6, "vfmaddsub213pd", VR512, f512mem,
2953 memopv8f64, f64mem, loadf64, "{1to8}",
2954 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2955 EVEX_CD8<64, CD8VF>;
2956 defm VFMSUBADD213PDZ : avx512_fma3p_rm<0xA7, "vfmsubadd213pd", VR512, f512mem,
2957 memopv8f64, f64mem, loadf64, "{1to8}",
2958 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2959 EVEX_CD8<64, CD8VF>;
2960 defm VFNMADD213PDZ : avx512_fma3p_rm<0xAC, "vfnmadd213pd", VR512, f512mem,
2961 memopv8f64, f64mem, loadf64, "{1to8}",
2962 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2963 EVEX_CD8<64, CD8VF>;
2964 defm VFNMSUB213PDZ : avx512_fma3p_rm<0xAE, "vfnmsub213pd", VR512, f512mem,
2965 memopv8f64, f64mem, loadf64, "{1to8}",
2966 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2967 EVEX_CD8<64, CD8VF>;
2968}
2969
2970let Constraints = "$src1 = $dst" in {
2971multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr,
2972 RegisterClass RC, X86MemOperand x86memop,
2973 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2974 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2975 let mayLoad = 1 in
2976 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2977 (ins RC:$src1, RC:$src3, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002978 !strconcat(OpcodeStr, " \t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002979 [(set RC:$dst, (OpVT (OpNode RC:$src1, (mem_frag addr:$src2), RC:$src3)))]>;
2980 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2981 (ins RC:$src1, RC:$src3, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002982 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002983 ", $src3, $dst|$dst, $src3, ${src2}", BrdcstStr, "}"),
2984 [(set RC:$dst, (OpNode RC:$src1,
2985 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2))), RC:$src3))]>, EVEX_B;
2986}
2987} // Constraints = "$src1 = $dst"
2988
2989
2990let ExeDomain = SSEPackedSingle in {
2991 defm VFMADD132PSZ : avx512_fma3p_m132<0x98, "vfmadd132ps", VR512, f512mem,
2992 memopv16f32, f32mem, loadf32, "{1to16}",
2993 X86Fmadd, v16f32>, EVEX_V512,
2994 EVEX_CD8<32, CD8VF>;
2995 defm VFMSUB132PSZ : avx512_fma3p_m132<0x9A, "vfmsub132ps", VR512, f512mem,
2996 memopv16f32, f32mem, loadf32, "{1to16}",
2997 X86Fmsub, v16f32>, EVEX_V512,
2998 EVEX_CD8<32, CD8VF>;
2999 defm VFMADDSUB132PSZ : avx512_fma3p_m132<0x96, "vfmaddsub132ps", VR512, f512mem,
3000 memopv16f32, f32mem, loadf32, "{1to16}",
3001 X86Fmaddsub, v16f32>,
3002 EVEX_V512, EVEX_CD8<32, CD8VF>;
3003 defm VFMSUBADD132PSZ : avx512_fma3p_m132<0x97, "vfmsubadd132ps", VR512, f512mem,
3004 memopv16f32, f32mem, loadf32, "{1to16}",
3005 X86Fmsubadd, v16f32>,
3006 EVEX_V512, EVEX_CD8<32, CD8VF>;
3007 defm VFNMADD132PSZ : avx512_fma3p_m132<0x9C, "vfnmadd132ps", VR512, f512mem,
3008 memopv16f32, f32mem, loadf32, "{1to16}",
3009 X86Fnmadd, v16f32>, EVEX_V512,
3010 EVEX_CD8<32, CD8VF>;
3011 defm VFNMSUB132PSZ : avx512_fma3p_m132<0x9E, "vfnmsub132ps", VR512, f512mem,
3012 memopv16f32, f32mem, loadf32, "{1to16}",
3013 X86Fnmsub, v16f32>, EVEX_V512,
3014 EVEX_CD8<32, CD8VF>;
3015}
3016let ExeDomain = SSEPackedDouble in {
3017 defm VFMADD132PDZ : avx512_fma3p_m132<0x98, "vfmadd132pd", VR512, f512mem,
3018 memopv8f64, f64mem, loadf64, "{1to8}",
3019 X86Fmadd, v8f64>, EVEX_V512,
3020 VEX_W, EVEX_CD8<64, CD8VF>;
3021 defm VFMSUB132PDZ : avx512_fma3p_m132<0x9A, "vfmsub132pd", VR512, f512mem,
3022 memopv8f64, f64mem, loadf64, "{1to8}",
3023 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
3024 EVEX_CD8<64, CD8VF>;
3025 defm VFMADDSUB132PDZ : avx512_fma3p_m132<0x96, "vfmaddsub132pd", VR512, f512mem,
3026 memopv8f64, f64mem, loadf64, "{1to8}",
3027 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
3028 EVEX_CD8<64, CD8VF>;
3029 defm VFMSUBADD132PDZ : avx512_fma3p_m132<0x97, "vfmsubadd132pd", VR512, f512mem,
3030 memopv8f64, f64mem, loadf64, "{1to8}",
3031 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
3032 EVEX_CD8<64, CD8VF>;
3033 defm VFNMADD132PDZ : avx512_fma3p_m132<0x9C, "vfnmadd132pd", VR512, f512mem,
3034 memopv8f64, f64mem, loadf64, "{1to8}",
3035 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
3036 EVEX_CD8<64, CD8VF>;
3037 defm VFNMSUB132PDZ : avx512_fma3p_m132<0x9E, "vfnmsub132pd", VR512, f512mem,
3038 memopv8f64, f64mem, loadf64, "{1to8}",
3039 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
3040 EVEX_CD8<64, CD8VF>;
3041}
3042
3043// Scalar FMA
3044let Constraints = "$src1 = $dst" in {
3045multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3046 RegisterClass RC, ValueType OpVT,
3047 X86MemOperand x86memop, Operand memop,
3048 PatFrag mem_frag> {
3049 let isCommutable = 1 in
3050 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
3051 (ins RC:$src1, RC:$src2, RC:$src3),
3052 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003053 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003054 [(set RC:$dst,
3055 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
3056 let mayLoad = 1 in
3057 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
3058 (ins RC:$src1, RC:$src2, f128mem:$src3),
3059 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003060 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003061 [(set RC:$dst,
3062 (OpVT (OpNode RC:$src2, RC:$src1,
3063 (mem_frag addr:$src3))))]>;
3064}
3065
3066} // Constraints = "$src1 = $dst"
3067
Elena Demikhovskycf088092013-12-11 14:31:04 +00003068defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003069 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003070defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003071 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003072defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003073 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003074defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003075 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003076defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003077 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003078defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003079 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003080defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003081 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003082defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003083 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
3084
3085//===----------------------------------------------------------------------===//
3086// AVX-512 Scalar convert from sign integer to float/double
3087//===----------------------------------------------------------------------===//
3088
3089multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3090 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003091let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003092 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003093 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003094 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003095 let mayLoad = 1 in
3096 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
3097 (ins DstRC:$src1, x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003098 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003099 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003100} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003101}
Andrew Trick15a47742013-10-09 05:11:10 +00003102let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00003103defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003104 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003105defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003106 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003107defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003108 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003109defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003110 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3111
3112def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
3113 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3114def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003115 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003116def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
3117 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3118def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003119 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003120
3121def : Pat<(f32 (sint_to_fp GR32:$src)),
3122 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3123def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003124 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003125def : Pat<(f64 (sint_to_fp GR32:$src)),
3126 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3127def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003128 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
3129
Elena Demikhovskycf088092013-12-11 14:31:04 +00003130defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003131 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003132defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003133 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003134defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003135 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003136defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003137 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3138
3139def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
3140 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3141def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
3142 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3143def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
3144 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3145def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
3146 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3147
3148def : Pat<(f32 (uint_to_fp GR32:$src)),
3149 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3150def : Pat<(f32 (uint_to_fp GR64:$src)),
3151 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
3152def : Pat<(f64 (uint_to_fp GR32:$src)),
3153 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3154def : Pat<(f64 (uint_to_fp GR64:$src)),
3155 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00003156}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003157
3158//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003159// AVX-512 Scalar convert from float/double to integer
3160//===----------------------------------------------------------------------===//
3161multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3162 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
3163 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003164let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003165 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003166 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003167 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
3168 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003169 let mayLoad = 1 in
3170 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003171 !strconcat(asm," \t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003172 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003173} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003174}
3175let Predicates = [HasAVX512] in {
3176// Convert float/double to signed/unsigned int 32/64
3177defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003178 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003179 XS, EVEX_CD8<32, CD8VT1>;
3180defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003181 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003182 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
3183defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003184 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003185 XS, EVEX_CD8<32, CD8VT1>;
3186defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3187 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003188 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003189 EVEX_CD8<32, CD8VT1>;
3190defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003191 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003192 XD, EVEX_CD8<64, CD8VT1>;
3193defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003194 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003195 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
3196defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003197 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003198 XD, EVEX_CD8<64, CD8VT1>;
3199defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3200 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003201 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003202 EVEX_CD8<64, CD8VT1>;
3203
Craig Topper9dd48c82014-01-02 17:28:14 +00003204let isCodeGenOnly = 1 in {
3205 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3206 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
3207 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3208 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3209 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
3210 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3211 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3212 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
3213 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3214 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3215 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
3216 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003217
Craig Topper9dd48c82014-01-02 17:28:14 +00003218 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3219 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
3220 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3221 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3222 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
3223 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3224 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3225 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
3226 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3227 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3228 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
3229 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
3230} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003231
3232// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00003233let isCodeGenOnly = 1 in {
3234 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
3235 ssmem, sse_load_f32, "cvttss2si">,
3236 XS, EVEX_CD8<32, CD8VT1>;
3237 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3238 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
3239 "cvttss2si">, XS, VEX_W,
3240 EVEX_CD8<32, CD8VT1>;
3241 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
3242 sdmem, sse_load_f64, "cvttsd2si">, XD,
3243 EVEX_CD8<64, CD8VT1>;
3244 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3245 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
3246 "cvttsd2si">, XD, VEX_W,
3247 EVEX_CD8<64, CD8VT1>;
3248 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3249 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
3250 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
3251 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3252 int_x86_avx512_cvttss2usi64, ssmem,
3253 sse_load_f32, "cvttss2usi">, XS, VEX_W,
3254 EVEX_CD8<32, CD8VT1>;
3255 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3256 int_x86_avx512_cvttsd2usi,
3257 sdmem, sse_load_f64, "cvttsd2usi">, XD,
3258 EVEX_CD8<64, CD8VT1>;
3259 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3260 int_x86_avx512_cvttsd2usi64, sdmem,
3261 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
3262 EVEX_CD8<64, CD8VT1>;
3263} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003264
3265multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3266 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
3267 string asm> {
3268 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003269 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003270 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
3271 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003272 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003273 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
3274}
3275
3276defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003277 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003278 EVEX_CD8<32, CD8VT1>;
3279defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003280 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003281 EVEX_CD8<32, CD8VT1>;
3282defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003283 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003284 EVEX_CD8<32, CD8VT1>;
3285defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003286 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003287 EVEX_CD8<32, CD8VT1>;
3288defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003289 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003290 EVEX_CD8<64, CD8VT1>;
3291defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003292 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003293 EVEX_CD8<64, CD8VT1>;
3294defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003295 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003296 EVEX_CD8<64, CD8VT1>;
3297defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003298 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003299 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003300} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003301//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003302// AVX-512 Convert form float to double and back
3303//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003304let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003305def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
3306 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003307 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003308 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
3309let mayLoad = 1 in
3310def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
3311 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003312 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003313 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
3314 EVEX_CD8<32, CD8VT1>;
3315
3316// Convert scalar double to scalar single
3317def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
3318 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003319 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003320 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
3321let mayLoad = 1 in
3322def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
3323 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003324 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003325 []>, EVEX_4V, VEX_LIG, VEX_W,
3326 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
3327}
3328
3329def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
3330 Requires<[HasAVX512]>;
3331def : Pat<(fextend (loadf32 addr:$src)),
3332 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
3333
3334def : Pat<(extloadf32 addr:$src),
3335 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
3336 Requires<[HasAVX512, OptForSize]>;
3337
3338def : Pat<(extloadf32 addr:$src),
3339 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
3340 Requires<[HasAVX512, OptForSpeed]>;
3341
3342def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
3343 Requires<[HasAVX512]>;
3344
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003345multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003346 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3347 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3348 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003349let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003350 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003351 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003352 [(set DstRC:$dst,
3353 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003354 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003355 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003356 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003357 let mayLoad = 1 in
3358 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003359 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003360 [(set DstRC:$dst,
3361 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003362} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003363}
3364
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003365multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003366 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3367 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3368 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003369let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003370 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003371 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003372 [(set DstRC:$dst,
3373 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
3374 let mayLoad = 1 in
3375 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003376 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003377 [(set DstRC:$dst,
3378 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003379} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003380}
3381
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003382defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003383 memopv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003384 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003385 EVEX_CD8<64, CD8VF>;
3386
3387defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
3388 memopv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003389 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003390 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003391def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3392 (VCVTPS2PDZrm addr:$src)>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00003393
3394def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3395 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
3396 (VCVTPD2PSZrr VR512:$src)>;
3397
3398def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3399 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
3400 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003401
3402//===----------------------------------------------------------------------===//
3403// AVX-512 Vector convert from sign integer to float/double
3404//===----------------------------------------------------------------------===//
3405
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003406defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003407 memopv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003408 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003409 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003410
3411defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
3412 memopv4i64, i256mem, v8f64, v8i32,
3413 SSEPackedDouble>, EVEX_V512, XS,
3414 EVEX_CD8<32, CD8VH>;
3415
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003416defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003417 memopv16f32, f512mem, v16i32, v16f32,
3418 SSEPackedSingle>, EVEX_V512, XS,
3419 EVEX_CD8<32, CD8VF>;
3420
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003421defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003422 memopv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003423 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003424 EVEX_CD8<64, CD8VF>;
3425
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003426defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003427 memopv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003428 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003429 EVEX_CD8<32, CD8VF>;
3430
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003431// cvttps2udq (src, 0, mask-all-ones, sae-current)
3432def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
3433 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
3434 (VCVTTPS2UDQZrr VR512:$src)>;
3435
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003436defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003437 memopv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00003438 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003439 EVEX_CD8<64, CD8VF>;
3440
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003441// cvttpd2udq (src, 0, mask-all-ones, sae-current)
3442def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
3443 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
3444 (VCVTTPD2UDQZrr VR512:$src)>;
3445
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003446defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
3447 memopv4i64, f256mem, v8f64, v8i32,
3448 SSEPackedDouble>, EVEX_V512, XS,
3449 EVEX_CD8<32, CD8VH>;
3450
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003451defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003452 memopv16i32, f512mem, v16f32, v16i32,
3453 SSEPackedSingle>, EVEX_V512, XD,
3454 EVEX_CD8<32, CD8VF>;
3455
3456def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
3457 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3458 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3459
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00003460def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
3461 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3462 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
3463
3464def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
3465 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3466 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3467
3468def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
3469 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3470 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003471
Cameron McInallyf10a7c92014-06-18 14:04:37 +00003472def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
3473 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
3474 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
3475
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003476def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003477 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003478 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003479def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
3480 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3481 (VCVTDQ2PDZrr VR256X:$src)>;
3482def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
3483 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
3484 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
3485def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
3486 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3487 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003488
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003489multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
3490 RegisterClass DstRC, PatFrag mem_frag,
3491 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003492let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003493 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003494 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003495 [], d>, EVEX;
3496 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003497 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003498 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003499 let mayLoad = 1 in
3500 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003501 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003502 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003503} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003504}
3505
3506defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topperae11aed2014-01-14 07:41:20 +00003507 memopv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003508 EVEX_V512, EVEX_CD8<32, CD8VF>;
3509defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
3510 memopv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
3511 EVEX_V512, EVEX_CD8<64, CD8VF>;
3512
3513def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
3514 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3515 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
3516
3517def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
3518 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3519 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
3520
3521defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
3522 memopv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00003523 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003524defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
3525 memopv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00003526 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003527
3528def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
3529 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3530 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
3531
3532def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
3533 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3534 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003535
3536let Predicates = [HasAVX512] in {
3537 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
3538 (VCVTPD2PSZrm addr:$src)>;
3539 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3540 (VCVTPS2PDZrm addr:$src)>;
3541}
3542
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003543//===----------------------------------------------------------------------===//
3544// Half precision conversion instructions
3545//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003546multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
3547 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003548 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
3549 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003550 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003551 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003552 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
3553 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
3554}
3555
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003556multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
3557 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003558 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
3559 (ins srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003560 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}",
3561 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003562 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003563 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
3564 (ins x86memop:$dst, srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003565 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003566}
3567
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003568defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003569 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003570defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003571 EVEX_CD8<32, CD8VH>;
3572
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003573def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
3574 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
3575 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
3576
3577def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
3578 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
3579 (VCVTPH2PSZrr VR256X:$src)>;
3580
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003581let Defs = [EFLAGS], Predicates = [HasAVX512] in {
3582 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003583 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003584 EVEX_CD8<32, CD8VT1>;
3585 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00003586 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003587 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3588 let Pattern = []<dag> in {
3589 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00003590 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003591 EVEX_CD8<32, CD8VT1>;
3592 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00003593 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003594 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3595 }
Craig Topper9dd48c82014-01-02 17:28:14 +00003596 let isCodeGenOnly = 1 in {
3597 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00003598 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00003599 EVEX_CD8<32, CD8VT1>;
3600 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003601 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003602 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003603
Craig Topper9dd48c82014-01-02 17:28:14 +00003604 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00003605 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00003606 EVEX_CD8<32, CD8VT1>;
3607 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003608 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003609 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3610 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003611}
3612
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003613/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
3614multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
3615 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003616 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003617 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3618 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003619 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003620 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003621 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003622 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3623 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003624 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003625 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003626 }
3627}
3628}
3629
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003630defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
3631 EVEX_CD8<32, CD8VT1>;
3632defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
3633 VEX_W, EVEX_CD8<64, CD8VT1>;
3634defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
3635 EVEX_CD8<32, CD8VT1>;
3636defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
3637 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003638
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003639def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
3640 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
3641 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3642 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003643
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003644def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
3645 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
3646 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3647 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003648
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003649def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
3650 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
3651 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3652 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003653
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003654def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
3655 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
3656 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3657 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003658
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003659/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
3660multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3661 RegisterClass RC, X86MemOperand x86memop,
3662 PatFrag mem_frag, ValueType OpVt> {
3663 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3664 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003665 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003666 [(set RC:$dst, (OpVt (OpNode RC:$src)))]>,
3667 EVEX;
3668 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003669 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003670 [(set RC:$dst, (OpVt (OpNode (mem_frag addr:$src))))]>,
3671 EVEX;
3672}
3673defm VRSQRT14PSZ : avx512_fp14_p<0x4E, "vrsqrt14ps", X86frsqrt, VR512, f512mem,
3674 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3675defm VRSQRT14PDZ : avx512_fp14_p<0x4E, "vrsqrt14pd", X86frsqrt, VR512, f512mem,
3676 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3677defm VRCP14PSZ : avx512_fp14_p<0x4C, "vrcp14ps", X86frcp, VR512, f512mem,
3678 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3679defm VRCP14PDZ : avx512_fp14_p<0x4C, "vrcp14pd", X86frcp, VR512, f512mem,
3680 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3681
3682def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
3683 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
3684 (VRSQRT14PSZr VR512:$src)>;
3685def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
3686 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3687 (VRSQRT14PDZr VR512:$src)>;
3688
3689def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
3690 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
3691 (VRCP14PSZr VR512:$src)>;
3692def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
3693 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3694 (VRCP14PDZr VR512:$src)>;
3695
3696/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
3697multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
3698 X86MemOperand x86memop> {
3699 let hasSideEffects = 0, Predicates = [HasERI] in {
3700 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3701 (ins RC:$src1, RC:$src2),
3702 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003703 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003704 def rrb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3705 (ins RC:$src1, RC:$src2),
3706 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003707 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003708 []>, EVEX_4V, EVEX_B;
3709 let mayLoad = 1 in {
3710 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3711 (ins RC:$src1, x86memop:$src2),
3712 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003713 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003714 }
3715}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003716}
3717
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003718defm VRCP28SS : avx512_fp28_s<0xCB, "vrcp28ss", FR32X, f32mem>,
3719 EVEX_CD8<32, CD8VT1>;
3720defm VRCP28SD : avx512_fp28_s<0xCB, "vrcp28sd", FR64X, f64mem>,
3721 VEX_W, EVEX_CD8<64, CD8VT1>;
3722defm VRSQRT28SS : avx512_fp28_s<0xCD, "vrsqrt28ss", FR32X, f32mem>,
3723 EVEX_CD8<32, CD8VT1>;
3724defm VRSQRT28SD : avx512_fp28_s<0xCD, "vrsqrt28sd", FR64X, f64mem>,
3725 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003726
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003727def : Pat <(v4f32 (int_x86_avx512_rcp28_ss (v4f32 VR128X:$src1),
3728 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
3729 FROUND_NO_EXC)),
3730 (COPY_TO_REGCLASS (VRCP28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3731 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
3732
3733def : Pat <(v2f64 (int_x86_avx512_rcp28_sd (v2f64 VR128X:$src1),
3734 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
3735 FROUND_NO_EXC)),
3736 (COPY_TO_REGCLASS (VRCP28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3737 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
3738
3739def : Pat <(v4f32 (int_x86_avx512_rsqrt28_ss (v4f32 VR128X:$src1),
3740 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
3741 FROUND_NO_EXC)),
3742 (COPY_TO_REGCLASS (VRSQRT28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3743 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
3744
3745def : Pat <(v2f64 (int_x86_avx512_rsqrt28_sd (v2f64 VR128X:$src1),
3746 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
3747 FROUND_NO_EXC)),
3748 (COPY_TO_REGCLASS (VRSQRT28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3749 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
3750
3751/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
3752multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr,
3753 RegisterClass RC, X86MemOperand x86memop> {
3754 let hasSideEffects = 0, Predicates = [HasERI] in {
3755 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3756 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003757 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003758 []>, EVEX;
3759 def rb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3760 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003761 " \t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003762 []>, EVEX, EVEX_B;
3763 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003764 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003765 []>, EVEX;
3766 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003767}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003768defm VRSQRT28PSZ : avx512_fp28_p<0xCC, "vrsqrt28ps", VR512, f512mem>,
3769 EVEX_V512, EVEX_CD8<32, CD8VF>;
3770defm VRSQRT28PDZ : avx512_fp28_p<0xCC, "vrsqrt28pd", VR512, f512mem>,
3771 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3772defm VRCP28PSZ : avx512_fp28_p<0xCA, "vrcp28ps", VR512, f512mem>,
3773 EVEX_V512, EVEX_CD8<32, CD8VF>;
3774defm VRCP28PDZ : avx512_fp28_p<0xCA, "vrcp28pd", VR512, f512mem>,
3775 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3776
3777def : Pat <(v16f32 (int_x86_avx512_rsqrt28_ps (v16f32 VR512:$src),
3778 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
3779 (VRSQRT28PSZrb VR512:$src)>;
3780def : Pat <(v8f64 (int_x86_avx512_rsqrt28_pd (v8f64 VR512:$src),
3781 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
3782 (VRSQRT28PDZrb VR512:$src)>;
3783
3784def : Pat <(v16f32 (int_x86_avx512_rcp28_ps (v16f32 VR512:$src),
3785 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
3786 (VRCP28PSZrb VR512:$src)>;
3787def : Pat <(v8f64 (int_x86_avx512_rcp28_pd (v8f64 VR512:$src),
3788 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
3789 (VRCP28PDZrb VR512:$src)>;
3790
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003791multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003792 OpndItins itins_s, OpndItins itins_d> {
3793 def PSZrr :AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003794 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003795 [(set VR512:$dst, (v16f32 (OpNode VR512:$src)))], itins_s.rr>,
3796 EVEX, EVEX_V512;
3797
3798 let mayLoad = 1 in
3799 def PSZrm : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003800 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003801 [(set VR512:$dst,
3802 (OpNode (v16f32 (bitconvert (memopv16f32 addr:$src)))))],
3803 itins_s.rm>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
3804
3805 def PDZrr : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003806 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003807 [(set VR512:$dst, (v8f64 (OpNode VR512:$src)))], itins_d.rr>,
3808 EVEX, EVEX_V512;
3809
3810 let mayLoad = 1 in
3811 def PDZrm : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003812 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003813 [(set VR512:$dst, (OpNode
3814 (v8f64 (bitconvert (memopv16f32 addr:$src)))))],
3815 itins_d.rm>, EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
3816
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003817}
3818
3819multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
3820 Intrinsic F32Int, Intrinsic F64Int,
3821 OpndItins itins_s, OpndItins itins_d> {
3822 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
3823 (ins FR32X:$src1, FR32X:$src2),
3824 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003825 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003826 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00003827 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003828 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3829 (ins VR128X:$src1, VR128X:$src2),
3830 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003831 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003832 [(set VR128X:$dst,
3833 (F32Int VR128X:$src1, VR128X:$src2))],
3834 itins_s.rr>, XS, EVEX_4V;
3835 let mayLoad = 1 in {
3836 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
3837 (ins FR32X:$src1, f32mem:$src2),
3838 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003839 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003840 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003841 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003842 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3843 (ins VR128X:$src1, ssmem:$src2),
3844 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003845 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003846 [(set VR128X:$dst,
3847 (F32Int VR128X:$src1, sse_load_f32:$src2))],
3848 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
3849 }
3850 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
3851 (ins FR64X:$src1, FR64X:$src2),
3852 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003853 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003854 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00003855 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003856 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3857 (ins VR128X:$src1, VR128X:$src2),
3858 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003859 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003860 [(set VR128X:$dst,
3861 (F64Int VR128X:$src1, VR128X:$src2))],
3862 itins_s.rr>, XD, EVEX_4V, VEX_W;
3863 let mayLoad = 1 in {
3864 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
3865 (ins FR64X:$src1, f64mem:$src2),
3866 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003867 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003868 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003869 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003870 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3871 (ins VR128X:$src1, sdmem:$src2),
3872 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003873 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003874 [(set VR128X:$dst,
3875 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
3876 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
3877 }
3878}
3879
3880
3881defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
3882 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
3883 SSE_SQRTSS, SSE_SQRTSD>,
3884 avx512_sqrt_packed<0x51, "vsqrt", fsqrt,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003885 SSE_SQRTPS, SSE_SQRTPD>;
3886
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003887let Predicates = [HasAVX512] in {
Elena Demikhovskyf1648592014-07-22 11:07:31 +00003888 def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1),
3889 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)),
3890 (VSQRTPSZrr VR512:$src1)>;
3891 def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1),
3892 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)),
3893 (VSQRTPDZrr VR512:$src1)>;
3894
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003895 def : Pat<(f32 (fsqrt FR32X:$src)),
3896 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
3897 def : Pat<(f32 (fsqrt (load addr:$src))),
3898 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
3899 Requires<[OptForSize]>;
3900 def : Pat<(f64 (fsqrt FR64X:$src)),
3901 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
3902 def : Pat<(f64 (fsqrt (load addr:$src))),
3903 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
3904 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003905
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003906 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003907 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003908 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003909 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003910 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003911
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003912 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003913 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003914 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003915 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003916 Requires<[OptForSize]>;
3917
3918 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
3919 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
3920 (COPY_TO_REGCLASS VR128X:$src, FR32)),
3921 VR128X)>;
3922 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
3923 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
3924
3925 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
3926 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
3927 (COPY_TO_REGCLASS VR128X:$src, FR64)),
3928 VR128X)>;
3929 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
3930 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
3931}
3932
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003933
3934multiclass avx512_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
3935 X86MemOperand x86memop, RegisterClass RC,
3936 PatFrag mem_frag32, PatFrag mem_frag64,
3937 Intrinsic V4F32Int, Intrinsic V2F64Int,
3938 CD8VForm VForm> {
3939let ExeDomain = SSEPackedSingle in {
3940 // Intrinsic operation, reg.
3941 // Vector intrinsic operation, reg
3942 def PSr : AVX512AIi8<opcps, MRMSrcReg,
3943 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3944 !strconcat(OpcodeStr,
3945 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3946 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>;
3947
3948 // Vector intrinsic operation, mem
3949 def PSm : AVX512AIi8<opcps, MRMSrcMem,
3950 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3951 !strconcat(OpcodeStr,
3952 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3953 [(set RC:$dst,
3954 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
3955 EVEX_CD8<32, VForm>;
3956} // ExeDomain = SSEPackedSingle
3957
3958let ExeDomain = SSEPackedDouble in {
3959 // Vector intrinsic operation, reg
3960 def PDr : AVX512AIi8<opcpd, MRMSrcReg,
3961 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3962 !strconcat(OpcodeStr,
3963 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3964 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>;
3965
3966 // Vector intrinsic operation, mem
3967 def PDm : AVX512AIi8<opcpd, MRMSrcMem,
3968 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3969 !strconcat(OpcodeStr,
3970 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3971 [(set RC:$dst,
3972 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
3973 EVEX_CD8<64, VForm>;
3974} // ExeDomain = SSEPackedDouble
3975}
3976
3977multiclass avx512_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3978 string OpcodeStr,
3979 Intrinsic F32Int,
3980 Intrinsic F64Int> {
3981let ExeDomain = GenericDomain in {
3982 // Operation, reg.
3983 let hasSideEffects = 0 in
3984 def SSr : AVX512AIi8<opcss, MRMSrcReg,
3985 (outs FR32X:$dst), (ins FR32X:$src1, FR32X:$src2, i32i8imm:$src3),
3986 !strconcat(OpcodeStr,
3987 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3988 []>;
3989
3990 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00003991 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003992 def SSr_Int : AVX512AIi8<opcss, MRMSrcReg,
3993 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
3994 !strconcat(OpcodeStr,
3995 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3996 [(set VR128X:$dst, (F32Int VR128X:$src1, VR128X:$src2, imm:$src3))]>;
3997
3998 // Intrinsic operation, mem.
3999 def SSm : AVX512AIi8<opcss, MRMSrcMem, (outs VR128X:$dst),
4000 (ins VR128X:$src1, ssmem:$src2, i32i8imm:$src3),
4001 !strconcat(OpcodeStr,
4002 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4003 [(set VR128X:$dst, (F32Int VR128X:$src1,
4004 sse_load_f32:$src2, imm:$src3))]>,
4005 EVEX_CD8<32, CD8VT1>;
4006
4007 // Operation, reg.
4008 let hasSideEffects = 0 in
4009 def SDr : AVX512AIi8<opcsd, MRMSrcReg,
4010 (outs FR64X:$dst), (ins FR64X:$src1, FR64X:$src2, i32i8imm:$src3),
4011 !strconcat(OpcodeStr,
4012 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4013 []>, VEX_W;
4014
4015 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00004016 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004017 def SDr_Int : AVX512AIi8<opcsd, MRMSrcReg,
4018 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
4019 !strconcat(OpcodeStr,
4020 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4021 [(set VR128X:$dst, (F64Int VR128X:$src1, VR128X:$src2, imm:$src3))]>,
4022 VEX_W;
4023
4024 // Intrinsic operation, mem.
4025 def SDm : AVX512AIi8<opcsd, MRMSrcMem,
4026 (outs VR128X:$dst), (ins VR128X:$src1, sdmem:$src2, i32i8imm:$src3),
4027 !strconcat(OpcodeStr,
4028 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4029 [(set VR128X:$dst,
4030 (F64Int VR128X:$src1, sse_load_f64:$src2, imm:$src3))]>,
4031 VEX_W, EVEX_CD8<64, CD8VT1>;
4032} // ExeDomain = GenericDomain
4033}
4034
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004035multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
4036 X86MemOperand x86memop, RegisterClass RC,
4037 PatFrag mem_frag, Domain d> {
4038let ExeDomain = d in {
4039 // Intrinsic operation, reg.
4040 // Vector intrinsic operation, reg
4041 def r : AVX512AIi8<opc, MRMSrcReg,
4042 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
4043 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004044 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004045 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004046
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004047 // Vector intrinsic operation, mem
4048 def m : AVX512AIi8<opc, MRMSrcMem,
4049 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4050 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004051 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004052 []>, EVEX;
4053} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004054}
4055
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004056
4057defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
4058 memopv16f32, SSEPackedSingle>, EVEX_V512,
4059 EVEX_CD8<32, CD8VF>;
4060
4061def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004062 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004063 FROUND_CURRENT)),
4064 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
4065
4066
4067defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
4068 memopv8f64, SSEPackedDouble>, EVEX_V512,
4069 VEX_W, EVEX_CD8<64, CD8VF>;
4070
4071def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004072 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004073 FROUND_CURRENT)),
4074 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
4075
4076multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
4077 Operand x86memop, RegisterClass RC, Domain d> {
4078let ExeDomain = d in {
4079 def r : AVX512AIi8<opc, MRMSrcReg,
4080 (outs RC:$dst), (ins RC:$src1, RC:$src2, i32i8imm:$src3),
4081 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004082 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004083 []>, EVEX_4V;
4084
4085 def m : AVX512AIi8<opc, MRMSrcMem,
4086 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
4087 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004088 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004089 []>, EVEX_4V;
4090} // ExeDomain
4091}
4092
4093defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", ssmem, FR32X,
4094 SSEPackedSingle>, EVEX_CD8<32, CD8VT1>;
4095
4096defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", sdmem, FR64X,
4097 SSEPackedDouble>, EVEX_CD8<64, CD8VT1>;
4098
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004099def : Pat<(ffloor FR32X:$src),
4100 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x1))>;
4101def : Pat<(f64 (ffloor FR64X:$src)),
4102 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x1))>;
4103def : Pat<(f32 (fnearbyint FR32X:$src)),
4104 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0xC))>;
4105def : Pat<(f64 (fnearbyint FR64X:$src)),
4106 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0xC))>;
4107def : Pat<(f32 (fceil FR32X:$src)),
4108 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x2))>;
4109def : Pat<(f64 (fceil FR64X:$src)),
4110 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x2))>;
4111def : Pat<(f32 (frint FR32X:$src)),
4112 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x4))>;
4113def : Pat<(f64 (frint FR64X:$src)),
4114 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x4))>;
4115def : Pat<(f32 (ftrunc FR32X:$src)),
4116 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x3))>;
4117def : Pat<(f64 (ftrunc FR64X:$src)),
4118 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x3))>;
4119
4120def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004121 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004122def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004123 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004124def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004125 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004126def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004127 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004128def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004129 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004130
4131def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004132 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004133def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004134 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004135def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004136 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004137def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004138 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004139def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004140 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004141
4142//-------------------------------------------------
4143// Integer truncate and extend operations
4144//-------------------------------------------------
4145
4146multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
4147 RegisterClass dstRC, RegisterClass srcRC,
4148 RegisterClass KRC, X86MemOperand x86memop> {
4149 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4150 (ins srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004151 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004152 []>, EVEX;
4153
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004154 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4155 (ins KRC:$mask, srcRC:$src),
4156 !strconcat(OpcodeStr,
4157 " \t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
4158 []>, EVEX, EVEX_K;
4159
4160 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004161 (ins KRC:$mask, srcRC:$src),
4162 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004163 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004164 []>, EVEX, EVEX_KZ;
4165
4166 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004167 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004168 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004169
4170 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
4171 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
4172 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
4173 []>, EVEX, EVEX_K;
4174
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004175}
4176defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
4177 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4178defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
4179 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4180defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
4181 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4182defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
4183 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4184defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
4185 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4186defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
4187 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4188defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
4189 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4190defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
4191 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4192defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
4193 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4194defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
4195 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4196defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
4197 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4198defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
4199 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4200defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
4201 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4202defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
4203 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4204defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
4205 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4206
4207def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
4208def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
4209def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
4210def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
4211def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
4212
4213def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004214 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004215def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004216 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004217def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004218 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004219def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004220 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004221
4222
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004223multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4224 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
4225 PatFrag mem_frag, X86MemOperand x86memop,
4226 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004227
4228 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4229 (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004230 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004231 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004232
4233 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4234 (ins KRC:$mask, SrcRC:$src),
4235 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
4236 []>, EVEX, EVEX_K;
4237
4238 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4239 (ins KRC:$mask, SrcRC:$src),
4240 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4241 []>, EVEX, EVEX_KZ;
4242
4243 let mayLoad = 1 in {
4244 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004245 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004246 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004247 [(set DstRC:$dst,
4248 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
4249 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004250
4251 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4252 (ins KRC:$mask, x86memop:$src),
4253 !strconcat(OpcodeStr," \t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
4254 []>,
4255 EVEX, EVEX_K;
4256
4257 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4258 (ins KRC:$mask, x86memop:$src),
4259 !strconcat(OpcodeStr," \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4260 []>,
4261 EVEX, EVEX_KZ;
4262 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004263}
4264
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004265defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004266 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4267 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004268defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004269 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4270 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004271defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004272 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4273 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004274defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004275 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4276 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004277defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004278 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4279 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004280
4281defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004282 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4283 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004284defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004285 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4286 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004287defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004288 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4289 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004290defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004291 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4292 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004293defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004294 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4295 EVEX_CD8<32, CD8VH>;
4296
4297//===----------------------------------------------------------------------===//
4298// GATHER - SCATTER Operations
4299
4300multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4301 RegisterClass RC, X86MemOperand memop> {
4302let mayLoad = 1,
4303 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
4304 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
4305 (ins RC:$src1, KRC:$mask, memop:$src2),
4306 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004307 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004308 []>, EVEX, EVEX_K;
4309}
Cameron McInally45325962014-03-26 13:50:50 +00004310
4311let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004312defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
4313 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004314defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
4315 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004316}
4317
4318let ExeDomain = SSEPackedSingle in {
4319defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
4320 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004321defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
4322 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004323}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004324
4325defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
4326 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4327defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
4328 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4329
4330defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
4331 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4332defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
4333 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4334
4335multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4336 RegisterClass RC, X86MemOperand memop> {
4337let mayStore = 1, Constraints = "$mask = $mask_wb" in
4338 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
4339 (ins memop:$dst, KRC:$mask, RC:$src2),
4340 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004341 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004342 []>, EVEX, EVEX_K;
4343}
4344
Cameron McInally45325962014-03-26 13:50:50 +00004345let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004346defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
4347 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004348defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
4349 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004350}
4351
4352let ExeDomain = SSEPackedSingle in {
4353defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
4354 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004355defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
4356 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004357}
4358
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004359defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
4360 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4361defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
4362 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4363
4364defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
4365 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4366defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
4367 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4368
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004369// prefetch
4370multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
4371 RegisterClass KRC, X86MemOperand memop> {
4372 let Predicates = [HasPFI], hasSideEffects = 1 in
4373 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
4374 !strconcat(OpcodeStr, " \t{$src {${mask}}|{${mask}}, $src}"),
4375 []>, EVEX, EVEX_K;
4376}
4377
4378defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
4379 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4380
4381defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
4382 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4383
4384defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
4385 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4386
4387defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
4388 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4389
4390defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
4391 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4392
4393defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
4394 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4395
4396defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
4397 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4398
4399defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
4400 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4401
4402defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
4403 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4404
4405defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
4406 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4407
4408defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
4409 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4410
4411defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
4412 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4413
4414defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
4415 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4416
4417defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
4418 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4419
4420defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
4421 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4422
4423defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
4424 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004425//===----------------------------------------------------------------------===//
4426// VSHUFPS - VSHUFPD Operations
4427
4428multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
4429 ValueType vt, string OpcodeStr, PatFrag mem_frag,
4430 Domain d> {
4431 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
4432 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
4433 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004434 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004435 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
4436 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004437 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004438 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
4439 (ins RC:$src1, RC:$src2, i8imm:$src3),
4440 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004441 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004442 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
4443 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004444 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004445}
4446
4447defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", memopv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004448 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004449defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", memopv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004450 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004451
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00004452def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4453 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4454def : Pat<(v16i32 (X86Shufp VR512:$src1,
4455 (memopv16i32 addr:$src2), (i8 imm:$imm))),
4456 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
4457
4458def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4459 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4460def : Pat<(v8i64 (X86Shufp VR512:$src1,
4461 (memopv8i64 addr:$src2), (i8 imm:$imm))),
4462 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004463
Adam Nemet164b07f2014-08-05 17:22:59 +00004464multiclass avx512_valign<string Suffix, RegisterClass RC,
4465 X86MemOperand x86memop, ValueType IntVT,
4466 ValueType FloatVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004467 def rri : AVX512AIi8<0x03, MRMSrcReg, (outs RC:$dst),
4468 (ins RC:$src1, RC:$src2, i8imm:$src3),
Adam Nemetd00a05e2014-08-05 17:22:52 +00004469 !strconcat("valign"##Suffix,
Adam Nemet1c752d82014-08-05 17:22:47 +00004470 " \t{$src3, $src2, $src1, $dst|"
4471 "$dst, $src1, $src2, $src3}"),
Adam Nemetf92139d2014-08-05 17:22:50 +00004472 [(set RC:$dst,
Adam Nemet164b07f2014-08-05 17:22:59 +00004473 (IntVT (X86VAlign RC:$src2, RC:$src1,
Adam Nemetf92139d2014-08-05 17:22:50 +00004474 (i8 imm:$src3))))]>, EVEX_4V;
4475
4476 // Also match valign of packed floats.
Adam Nemet164b07f2014-08-05 17:22:59 +00004477 def : Pat<(FloatVT (X86VAlign RC:$src1, RC:$src2, (i8 imm:$imm))),
Adam Nemetf92139d2014-08-05 17:22:50 +00004478 (!cast<Instruction>(NAME##rri) RC:$src2, RC:$src1, imm:$imm)>;
4479
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004480 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004481 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs RC:$dst),
4482 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
Adam Nemetd00a05e2014-08-05 17:22:52 +00004483 !strconcat("valign"##Suffix,
Adam Nemet1c752d82014-08-05 17:22:47 +00004484 " \t{$src3, $src2, $src1, $dst|"
4485 "$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004486 []>, EVEX_4V;
4487}
Adam Nemet164b07f2014-08-05 17:22:59 +00004488defm VALIGND : avx512_valign<"d", VR512, i512mem, v16i32, v16f32>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004489 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemet164b07f2014-08-05 17:22:59 +00004490defm VALIGNQ : avx512_valign<"q", VR512, i512mem, v8i64, v8f64>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004491 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4492
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004493// Helper fragments to match sext vXi1 to vXiY.
4494def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
4495def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
4496
4497multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
4498 RegisterClass KRC, RegisterClass RC,
4499 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
4500 string BrdcstStr> {
4501 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4502 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4503 []>, EVEX;
4504 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4505 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4506 []>, EVEX, EVEX_K;
4507 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4508 !strconcat(OpcodeStr,
4509 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4510 []>, EVEX, EVEX_KZ;
4511 let mayLoad = 1 in {
4512 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4513 (ins x86memop:$src),
4514 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4515 []>, EVEX;
4516 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4517 (ins KRC:$mask, x86memop:$src),
4518 !strconcat(OpcodeStr,
4519 " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4520 []>, EVEX, EVEX_K;
4521 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4522 (ins KRC:$mask, x86memop:$src),
4523 !strconcat(OpcodeStr,
4524 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4525 []>, EVEX, EVEX_KZ;
4526 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4527 (ins x86scalar_mop:$src),
4528 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4529 ", $dst|$dst, ${src}", BrdcstStr, "}"),
4530 []>, EVEX, EVEX_B;
4531 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4532 (ins KRC:$mask, x86scalar_mop:$src),
4533 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4534 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
4535 []>, EVEX, EVEX_B, EVEX_K;
4536 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4537 (ins KRC:$mask, x86scalar_mop:$src),
4538 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4539 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
4540 BrdcstStr, "}"),
4541 []>, EVEX, EVEX_B, EVEX_KZ;
4542 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004543}
4544
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004545defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
4546 i512mem, i32mem, "{1to16}">, EVEX_V512,
4547 EVEX_CD8<32, CD8VF>;
4548defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
4549 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
4550 EVEX_CD8<64, CD8VF>;
4551
4552def : Pat<(xor
4553 (bc_v16i32 (v16i1sextv16i32)),
4554 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
4555 (VPABSDZrr VR512:$src)>;
4556def : Pat<(xor
4557 (bc_v8i64 (v8i1sextv8i64)),
4558 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
4559 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004560
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004561def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
4562 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004563 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004564def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
4565 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004566 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004567
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004568multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004569 RegisterClass RC, RegisterClass KRC,
4570 X86MemOperand x86memop,
4571 X86MemOperand x86scalar_mop, string BrdcstStr> {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004572 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4573 (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004574 !strconcat(OpcodeStr, " \t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004575 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004576 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4577 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004578 !strconcat(OpcodeStr, " \t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004579 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004580 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4581 (ins x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004582 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004583 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
4584 []>, EVEX, EVEX_B;
4585 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4586 (ins KRC:$mask, RC:$src),
4587 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004588 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004589 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004590 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4591 (ins KRC:$mask, x86memop:$src),
4592 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004593 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004594 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004595 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4596 (ins KRC:$mask, x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004597 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004598 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
4599 BrdcstStr, "}"),
4600 []>, EVEX, EVEX_KZ, EVEX_B;
4601
4602 let Constraints = "$src1 = $dst" in {
4603 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4604 (ins RC:$src1, KRC:$mask, RC:$src2),
4605 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004606 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004607 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004608 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4609 (ins RC:$src1, KRC:$mask, x86memop:$src2),
4610 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004611 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004612 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004613 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4614 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004615 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004616 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
4617 []>, EVEX, EVEX_K, EVEX_B;
4618 }
4619}
4620
4621let Predicates = [HasCDI] in {
4622defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004623 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004624 EVEX_V512, EVEX_CD8<32, CD8VF>;
4625
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004626
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004627defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004628 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004629 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004630
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004631}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004632
4633def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
4634 GR16:$mask),
4635 (VPCONFLICTDrrk VR512:$src1,
4636 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
4637
4638def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
4639 GR8:$mask),
4640 (VPCONFLICTQrrk VR512:$src1,
4641 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00004642
Cameron McInally5d1b7b92014-06-11 12:54:45 +00004643let Predicates = [HasCDI] in {
4644defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
4645 i512mem, i32mem, "{1to16}">,
4646 EVEX_V512, EVEX_CD8<32, CD8VF>;
4647
4648
4649defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
4650 i512mem, i64mem, "{1to8}">,
4651 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
4652
4653}
4654
4655def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
4656 GR16:$mask),
4657 (VPLZCNTDrrk VR512:$src1,
4658 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
4659
4660def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
4661 GR8:$mask),
4662 (VPLZCNTQrrk VR512:$src1,
4663 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
4664
Cameron McInally0d0489c2014-06-16 14:12:28 +00004665def : Pat<(v16i32 (ctlz (memopv16i32 addr:$src))),
4666 (VPLZCNTDrm addr:$src)>;
4667def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
4668 (VPLZCNTDrr VR512:$src)>;
4669def : Pat<(v8i64 (ctlz (memopv8i64 addr:$src))),
4670 (VPLZCNTQrm addr:$src)>;
4671def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
4672 (VPLZCNTQrr VR512:$src)>;
4673
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00004674def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
4675def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
4676def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00004677
4678def : Pat<(store VK1:$src, addr:$dst),
4679 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK16))>;
4680
4681def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
4682 (truncstore node:$val, node:$ptr), [{
4683 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
4684}]>;
4685
4686def : Pat<(truncstorei1 GR8:$src, addr:$dst),
4687 (MOV8mr addr:$dst, GR8:$src)>;
4688