blob: 27e7abe1a388576ca4c909618b40bc53e7c1fb19 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
34
Tom Stellard58ac7442014-04-29 23:12:48 +000035def isCFDepth0 : Predicate<"isCFDepth0()">;
Vincent Lejeuned6cbede2013-10-13 17:56:28 +000036
Tom Stellard58ac7442014-04-29 23:12:48 +000037def WAIT_FLAG : InstFlag<"printWaitFlag">;
Tom Stellard75aadc22012-12-11 21:25:42 +000038
Tom Stellard8d6d4492014-04-22 16:33:57 +000039//===----------------------------------------------------------------------===//
40// SMRD Instructions
41//===----------------------------------------------------------------------===//
42
Tom Stellard58ac7442014-04-29 23:12:48 +000043let Predicates = [isSI, isCFDepth0] in {
44
Tom Stellard8d6d4492014-04-22 16:33:57 +000045let mayLoad = 1 in {
46
47// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
48// SMRD instructions, because the SGPR_32 register class does not include M0
49// and writing to M0 from an SMRD instruction will hang the GPU.
50defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SGPR_32>;
51defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
52defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
53defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
54defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
55
56defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
57 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SGPR_32
58>;
59
60defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
61 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
62>;
63
64defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
65 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
66>;
67
68defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
69 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
70>;
71
72defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
73 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
74>;
75
76} // mayLoad = 1
77
78//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
79//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
80
Tom Stellard58ac7442014-04-29 23:12:48 +000081} // let Predicates = [isSI, isCFDepth0]
82
Tom Stellard8d6d4492014-04-22 16:33:57 +000083//===----------------------------------------------------------------------===//
84// SOP1 Instructions
85//===----------------------------------------------------------------------===//
86
Tom Stellard58ac7442014-04-29 23:12:48 +000087let Predicates = [isSI, isCFDepth0] in {
88
Tom Stellard75aadc22012-12-11 21:25:42 +000089let neverHasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +000090
91let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000092def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
93def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
94def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
95def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000096} // End isMoveImm = 1
97
Matt Arsenault2c335622014-04-09 07:16:16 +000098def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32",
99 [(set i32:$dst, (not i32:$src0))]
100>;
101
Tom Stellard75aadc22012-12-11 21:25:42 +0000102def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64", []>;
103def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
104def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
105def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32", []>;
106def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
107} // End neverHasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000108
Tom Stellard75aadc22012-12-11 21:25:42 +0000109////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
110////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
111////def S_BCNT1_I32_B32 : SOP1_BCNT1 <0x0000000f, "S_BCNT1_I32_B32", []>;
112////def S_BCNT1_I32_B64 : SOP1_BCNT1 <0x00000010, "S_BCNT1_I32_B64", []>;
113////def S_FF0_I32_B32 : SOP1_FF0 <0x00000011, "S_FF0_I32_B32", []>;
114////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
115////def S_FF1_I32_B32 : SOP1_FF1 <0x00000013, "S_FF1_I32_B32", []>;
116////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
117//def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32", []>;
118//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
119def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
120//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
Matt Arsenault27cc9582014-04-18 01:53:18 +0000121def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8",
122 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
123>;
124def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16",
125 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
126>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000127
Tom Stellard75aadc22012-12-11 21:25:42 +0000128////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
129////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
130////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
131////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
132def S_GETPC_B64 : SOP1_64 <0x0000001f, "S_GETPC_B64", []>;
133def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
134def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
135def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
136
137let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
138
139def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
140def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
141def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
142def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
143def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
144def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
145def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
146def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
147
148} // End hasSideEffects = 1
149
150def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
151def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
152def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
153def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
154def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
155def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
156//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
157def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
158def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
159def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000160
Tom Stellard58ac7442014-04-29 23:12:48 +0000161} // let Predicates = [isSI, isCFDepth0]
162
Tom Stellard8d6d4492014-04-22 16:33:57 +0000163//===----------------------------------------------------------------------===//
164// SOP2 Instructions
165//===----------------------------------------------------------------------===//
166
Tom Stellard58ac7442014-04-29 23:12:48 +0000167let Predicates = [isSI, isCFDepth0] in {
168
Tom Stellard8d6d4492014-04-22 16:33:57 +0000169let Defs = [SCC] in { // Carry out goes to SCC
170let isCommutable = 1 in {
171def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
172def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32",
173 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
174>;
175} // End isCommutable = 1
176
177def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
178def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32",
179 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
180>;
181
182let Uses = [SCC] in { // Carry in comes from SCC
183let isCommutable = 1 in {
184def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32",
185 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
186} // End isCommutable = 1
187
188def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32",
189 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
190} // End Uses = [SCC]
191} // End Defs = [SCC]
192
193def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32",
194 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
195>;
196def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32",
197 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
198>;
199def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32",
200 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
201>;
202def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32",
203 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
204>;
205
206def S_CSELECT_B32 : SOP2 <
207 0x0000000a, (outs SReg_32:$dst),
208 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
209 []
210>;
211
212def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
213
214def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32",
215 [(set i32:$dst, (and i32:$src0, i32:$src1))]
216>;
217
218def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
219 [(set i64:$dst, (and i64:$src0, i64:$src1))]
220>;
221
Tom Stellard8d6d4492014-04-22 16:33:57 +0000222def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32",
223 [(set i32:$dst, (or i32:$src0, i32:$src1))]
224>;
225
226def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64",
227 [(set i64:$dst, (or i64:$src0, i64:$src1))]
228>;
229
Tom Stellard8d6d4492014-04-22 16:33:57 +0000230def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32",
231 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
232>;
233
234def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000235 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000236>;
237def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
238def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
239def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
240def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
241def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
242def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
243def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
244def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
245def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
246def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
247
248// Use added complexity so these patterns are preferred to the VALU patterns.
249let AddedComplexity = 1 in {
250
251def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32",
252 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
253>;
254def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64",
255 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
256>;
257def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32",
258 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
259>;
260def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64",
261 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
262>;
263def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32",
264 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
265>;
266def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64",
267 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
268>;
269
270} // End AddedComplexity = 1
271
272def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
273def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
274def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
275def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
276def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
277def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
278def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
279//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
280def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
281
Tom Stellard58ac7442014-04-29 23:12:48 +0000282} // let Predicates = [isSI, isCFDepth0]
283
Tom Stellard8d6d4492014-04-22 16:33:57 +0000284//===----------------------------------------------------------------------===//
285// SOPC Instructions
286//===----------------------------------------------------------------------===//
287
Tom Stellard58ac7442014-04-29 23:12:48 +0000288let Predicates = [isSI, isCFDepth0] in {
289
Tom Stellard8d6d4492014-04-22 16:33:57 +0000290def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32">;
291def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32">;
292def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32">;
293def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32">;
294def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32">;
295def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32">;
296def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32">;
297def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32">;
298def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32">;
299def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32">;
300def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32">;
301def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32">;
302////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
303////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
304////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
305////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
306//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
307
Tom Stellard58ac7442014-04-29 23:12:48 +0000308} // let Predicates = [isSI, isCFDepth0]
309
Tom Stellard8d6d4492014-04-22 16:33:57 +0000310//===----------------------------------------------------------------------===//
311// SOPK Instructions
312//===----------------------------------------------------------------------===//
313
Tom Stellard58ac7442014-04-29 23:12:48 +0000314let Predicates = [isSI, isCFDepth0] in {
315
Tom Stellard75aadc22012-12-11 21:25:42 +0000316def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
317def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
318
319/*
320This instruction is disabled for now until we can figure out how to teach
321the instruction selector to correctly use the S_CMP* vs V_CMP*
322instructions.
323
324When this instruction is enabled the code generator sometimes produces this
325invalid sequence:
326
327SCC = S_CMPK_EQ_I32 SGPR0, imm
328VCC = COPY SCC
329VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
330
331def S_CMPK_EQ_I32 : SOPK <
332 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
333 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000334 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000335>;
336*/
337
Christian Konig76edd4f2013-02-26 17:52:29 +0000338let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000339def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
340def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
341def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
342def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
343def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
344def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
345def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
346def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
347def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
348def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
349def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000350} // End isCompare = 1
351
Matt Arsenault3383eec2013-11-14 22:32:49 +0000352let Defs = [SCC], isCommutable = 1 in {
353 def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
354 def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
355}
356
Tom Stellard75aadc22012-12-11 21:25:42 +0000357//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
358def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
359def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
360def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
361//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
362//def EXP : EXP_ <0x00000000, "EXP", []>;
363
Tom Stellard58ac7442014-04-29 23:12:48 +0000364} // let Predicates = [isSI, isCFDepth0]
365
Tom Stellard8d6d4492014-04-22 16:33:57 +0000366//===----------------------------------------------------------------------===//
367// SOPP Instructions
368//===----------------------------------------------------------------------===//
369
Tom Stellard58ac7442014-04-29 23:12:48 +0000370let Predicates = [isSI] in {
371
Tom Stellard8d6d4492014-04-22 16:33:57 +0000372//def S_NOP : SOPP_ <0x00000000, "S_NOP", []>;
373
374let isTerminator = 1 in {
375
376def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
377 [(IL_retflag)]> {
378 let SIMM16 = 0;
379 let isBarrier = 1;
380 let hasCtrlDep = 1;
381}
382
383let isBranch = 1 in {
384def S_BRANCH : SOPP <
385 0x00000002, (ins brtarget:$target), "S_BRANCH $target",
386 [(br bb:$target)]> {
387 let isBarrier = 1;
388}
389
390let DisableEncoding = "$scc" in {
391def S_CBRANCH_SCC0 : SOPP <
392 0x00000004, (ins brtarget:$target, SCCReg:$scc),
393 "S_CBRANCH_SCC0 $target", []
394>;
395def S_CBRANCH_SCC1 : SOPP <
396 0x00000005, (ins brtarget:$target, SCCReg:$scc),
397 "S_CBRANCH_SCC1 $target",
398 []
399>;
400} // End DisableEncoding = "$scc"
401
402def S_CBRANCH_VCCZ : SOPP <
403 0x00000006, (ins brtarget:$target, VCCReg:$vcc),
404 "S_CBRANCH_VCCZ $target",
405 []
406>;
407def S_CBRANCH_VCCNZ : SOPP <
408 0x00000007, (ins brtarget:$target, VCCReg:$vcc),
409 "S_CBRANCH_VCCNZ $target",
410 []
411>;
412
413let DisableEncoding = "$exec" in {
414def S_CBRANCH_EXECZ : SOPP <
415 0x00000008, (ins brtarget:$target, EXECReg:$exec),
416 "S_CBRANCH_EXECZ $target",
417 []
418>;
419def S_CBRANCH_EXECNZ : SOPP <
420 0x00000009, (ins brtarget:$target, EXECReg:$exec),
421 "S_CBRANCH_EXECNZ $target",
422 []
423>;
424} // End DisableEncoding = "$exec"
425
426
427} // End isBranch = 1
428} // End isTerminator = 1
429
430let hasSideEffects = 1 in {
431def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
432 [(int_AMDGPU_barrier_local)]
433> {
434 let SIMM16 = 0;
435 let isBarrier = 1;
436 let hasCtrlDep = 1;
437 let mayLoad = 1;
438 let mayStore = 1;
439}
440
441def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16",
442 []
443>;
444//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
445//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
446//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
447
448let Uses = [EXEC] in {
449 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "S_SENDMSG $simm16",
450 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
451 > {
452 let DisableEncoding = "$m0";
453 }
454} // End Uses = [EXEC]
455
456//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
457//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
458//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
459//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
460//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
461//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
462} // End hasSideEffects
463
Tom Stellard58ac7442014-04-29 23:12:48 +0000464} // let Predicates = [isSI, isCFDepth0]
465
466let Predicates = [isSI] in {
467
Tom Stellard8d6d4492014-04-22 16:33:57 +0000468//===----------------------------------------------------------------------===//
469// VOPC Instructions
470//===----------------------------------------------------------------------===//
471
Christian Konig76edd4f2013-02-26 17:52:29 +0000472let isCompare = 1 in {
473
Christian Konigb19849a2013-02-21 15:17:04 +0000474defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000475defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", f32, COND_OLT>;
476defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", f32, COND_OEQ>;
477defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", f32, COND_OLE>;
478defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", f32, COND_OGT>;
479defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32">;
480defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", f32, COND_OGE>;
481defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32", f32, COND_O>;
482defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32", f32, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000483defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32">;
484defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32">;
485defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32">;
486defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000487defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", f32, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000488defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32">;
489defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000490
Christian Konig76edd4f2013-02-26 17:52:29 +0000491let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000492
Christian Konigb19849a2013-02-21 15:17:04 +0000493defm V_CMPX_F_F32 : VOPC_32 <0x00000010, "V_CMPX_F_F32">;
494defm V_CMPX_LT_F32 : VOPC_32 <0x00000011, "V_CMPX_LT_F32">;
495defm V_CMPX_EQ_F32 : VOPC_32 <0x00000012, "V_CMPX_EQ_F32">;
496defm V_CMPX_LE_F32 : VOPC_32 <0x00000013, "V_CMPX_LE_F32">;
497defm V_CMPX_GT_F32 : VOPC_32 <0x00000014, "V_CMPX_GT_F32">;
498defm V_CMPX_LG_F32 : VOPC_32 <0x00000015, "V_CMPX_LG_F32">;
499defm V_CMPX_GE_F32 : VOPC_32 <0x00000016, "V_CMPX_GE_F32">;
500defm V_CMPX_O_F32 : VOPC_32 <0x00000017, "V_CMPX_O_F32">;
501defm V_CMPX_U_F32 : VOPC_32 <0x00000018, "V_CMPX_U_F32">;
502defm V_CMPX_NGE_F32 : VOPC_32 <0x00000019, "V_CMPX_NGE_F32">;
503defm V_CMPX_NLG_F32 : VOPC_32 <0x0000001a, "V_CMPX_NLG_F32">;
504defm V_CMPX_NGT_F32 : VOPC_32 <0x0000001b, "V_CMPX_NGT_F32">;
505defm V_CMPX_NLE_F32 : VOPC_32 <0x0000001c, "V_CMPX_NLE_F32">;
506defm V_CMPX_NEQ_F32 : VOPC_32 <0x0000001d, "V_CMPX_NEQ_F32">;
507defm V_CMPX_NLT_F32 : VOPC_32 <0x0000001e, "V_CMPX_NLT_F32">;
508defm V_CMPX_TRU_F32 : VOPC_32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000509
Christian Konig76edd4f2013-02-26 17:52:29 +0000510} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000511
Christian Konigb19849a2013-02-21 15:17:04 +0000512defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000513defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64", f64, COND_OLT>;
514defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64", f64, COND_OEQ>;
515defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64", f64, COND_OLE>;
516defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64", f64, COND_OGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000517defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000518defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64", f64, COND_OGE>;
519defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64", f64, COND_O>;
520defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64", f64, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000521defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64">;
522defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64">;
523defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64">;
524defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000525defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64", f64, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000526defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64">;
527defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000528
Christian Konig76edd4f2013-02-26 17:52:29 +0000529let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000530
Christian Konigb19849a2013-02-21 15:17:04 +0000531defm V_CMPX_F_F64 : VOPC_64 <0x00000030, "V_CMPX_F_F64">;
532defm V_CMPX_LT_F64 : VOPC_64 <0x00000031, "V_CMPX_LT_F64">;
533defm V_CMPX_EQ_F64 : VOPC_64 <0x00000032, "V_CMPX_EQ_F64">;
534defm V_CMPX_LE_F64 : VOPC_64 <0x00000033, "V_CMPX_LE_F64">;
535defm V_CMPX_GT_F64 : VOPC_64 <0x00000034, "V_CMPX_GT_F64">;
536defm V_CMPX_LG_F64 : VOPC_64 <0x00000035, "V_CMPX_LG_F64">;
537defm V_CMPX_GE_F64 : VOPC_64 <0x00000036, "V_CMPX_GE_F64">;
538defm V_CMPX_O_F64 : VOPC_64 <0x00000037, "V_CMPX_O_F64">;
539defm V_CMPX_U_F64 : VOPC_64 <0x00000038, "V_CMPX_U_F64">;
540defm V_CMPX_NGE_F64 : VOPC_64 <0x00000039, "V_CMPX_NGE_F64">;
541defm V_CMPX_NLG_F64 : VOPC_64 <0x0000003a, "V_CMPX_NLG_F64">;
542defm V_CMPX_NGT_F64 : VOPC_64 <0x0000003b, "V_CMPX_NGT_F64">;
543defm V_CMPX_NLE_F64 : VOPC_64 <0x0000003c, "V_CMPX_NLE_F64">;
544defm V_CMPX_NEQ_F64 : VOPC_64 <0x0000003d, "V_CMPX_NEQ_F64">;
545defm V_CMPX_NLT_F64 : VOPC_64 <0x0000003e, "V_CMPX_NLT_F64">;
546defm V_CMPX_TRU_F64 : VOPC_64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000547
Christian Konig76edd4f2013-02-26 17:52:29 +0000548} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000549
Christian Konigb19849a2013-02-21 15:17:04 +0000550defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32">;
551defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32">;
552defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32">;
553defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32">;
554defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32">;
555defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32">;
556defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32">;
557defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32">;
558defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32">;
559defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32">;
560defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32">;
561defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32">;
562defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32">;
563defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32">;
564defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32">;
565defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000566
567let hasSideEffects = 1, Defs = [EXEC] in {
568
Christian Konigb19849a2013-02-21 15:17:04 +0000569defm V_CMPSX_F_F32 : VOPC_32 <0x00000050, "V_CMPSX_F_F32">;
570defm V_CMPSX_LT_F32 : VOPC_32 <0x00000051, "V_CMPSX_LT_F32">;
571defm V_CMPSX_EQ_F32 : VOPC_32 <0x00000052, "V_CMPSX_EQ_F32">;
572defm V_CMPSX_LE_F32 : VOPC_32 <0x00000053, "V_CMPSX_LE_F32">;
573defm V_CMPSX_GT_F32 : VOPC_32 <0x00000054, "V_CMPSX_GT_F32">;
574defm V_CMPSX_LG_F32 : VOPC_32 <0x00000055, "V_CMPSX_LG_F32">;
575defm V_CMPSX_GE_F32 : VOPC_32 <0x00000056, "V_CMPSX_GE_F32">;
576defm V_CMPSX_O_F32 : VOPC_32 <0x00000057, "V_CMPSX_O_F32">;
577defm V_CMPSX_U_F32 : VOPC_32 <0x00000058, "V_CMPSX_U_F32">;
578defm V_CMPSX_NGE_F32 : VOPC_32 <0x00000059, "V_CMPSX_NGE_F32">;
579defm V_CMPSX_NLG_F32 : VOPC_32 <0x0000005a, "V_CMPSX_NLG_F32">;
580defm V_CMPSX_NGT_F32 : VOPC_32 <0x0000005b, "V_CMPSX_NGT_F32">;
581defm V_CMPSX_NLE_F32 : VOPC_32 <0x0000005c, "V_CMPSX_NLE_F32">;
582defm V_CMPSX_NEQ_F32 : VOPC_32 <0x0000005d, "V_CMPSX_NEQ_F32">;
583defm V_CMPSX_NLT_F32 : VOPC_32 <0x0000005e, "V_CMPSX_NLT_F32">;
584defm V_CMPSX_TRU_F32 : VOPC_32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000585
586} // End hasSideEffects = 1, Defs = [EXEC]
587
Christian Konigb19849a2013-02-21 15:17:04 +0000588defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64">;
589defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64">;
590defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64">;
591defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64">;
592defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64">;
593defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64">;
594defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64">;
595defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64">;
596defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64">;
597defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64">;
598defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64">;
599defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64">;
600defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64">;
601defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64">;
602defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64">;
603defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000604
605let hasSideEffects = 1, Defs = [EXEC] in {
606
Christian Konigb19849a2013-02-21 15:17:04 +0000607defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64">;
608defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64">;
609defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64">;
610defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64">;
611defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64">;
612defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64">;
613defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64">;
614defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64">;
615defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64">;
616defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64">;
617defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64">;
618defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64">;
619defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64">;
620defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64">;
621defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64">;
622defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000623
624} // End hasSideEffects = 1, Defs = [EXEC]
625
Christian Konigb19849a2013-02-21 15:17:04 +0000626defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000627defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", i32, COND_SLT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000628defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", i32, COND_EQ>;
Tom Stellardc0845332013-11-22 23:07:58 +0000629defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", i32, COND_SLE>;
630defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", i32, COND_SGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000631defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", i32, COND_NE>;
Tom Stellardc0845332013-11-22 23:07:58 +0000632defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", i32, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000633defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000634
Christian Konig76edd4f2013-02-26 17:52:29 +0000635let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000636
Christian Konigb19849a2013-02-21 15:17:04 +0000637defm V_CMPX_F_I32 : VOPC_32 <0x00000090, "V_CMPX_F_I32">;
638defm V_CMPX_LT_I32 : VOPC_32 <0x00000091, "V_CMPX_LT_I32">;
639defm V_CMPX_EQ_I32 : VOPC_32 <0x00000092, "V_CMPX_EQ_I32">;
640defm V_CMPX_LE_I32 : VOPC_32 <0x00000093, "V_CMPX_LE_I32">;
641defm V_CMPX_GT_I32 : VOPC_32 <0x00000094, "V_CMPX_GT_I32">;
642defm V_CMPX_NE_I32 : VOPC_32 <0x00000095, "V_CMPX_NE_I32">;
643defm V_CMPX_GE_I32 : VOPC_32 <0x00000096, "V_CMPX_GE_I32">;
644defm V_CMPX_T_I32 : VOPC_32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000645
Christian Konig76edd4f2013-02-26 17:52:29 +0000646} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000647
Christian Konigb19849a2013-02-21 15:17:04 +0000648defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000649defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64", i64, COND_SLT>;
650defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64", i64, COND_EQ>;
651defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64", i64, COND_SLE>;
652defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64", i64, COND_SGT>;
653defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64", i64, COND_NE>;
654defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64", i64, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000655defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000656
Christian Konig76edd4f2013-02-26 17:52:29 +0000657let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000658
Christian Konigb19849a2013-02-21 15:17:04 +0000659defm V_CMPX_F_I64 : VOPC_64 <0x000000b0, "V_CMPX_F_I64">;
660defm V_CMPX_LT_I64 : VOPC_64 <0x000000b1, "V_CMPX_LT_I64">;
661defm V_CMPX_EQ_I64 : VOPC_64 <0x000000b2, "V_CMPX_EQ_I64">;
662defm V_CMPX_LE_I64 : VOPC_64 <0x000000b3, "V_CMPX_LE_I64">;
663defm V_CMPX_GT_I64 : VOPC_64 <0x000000b4, "V_CMPX_GT_I64">;
664defm V_CMPX_NE_I64 : VOPC_64 <0x000000b5, "V_CMPX_NE_I64">;
665defm V_CMPX_GE_I64 : VOPC_64 <0x000000b6, "V_CMPX_GE_I64">;
666defm V_CMPX_T_I64 : VOPC_64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000667
Christian Konig76edd4f2013-02-26 17:52:29 +0000668} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000669
Christian Konigb19849a2013-02-21 15:17:04 +0000670defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000671defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32", i32, COND_ULT>;
672defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32", i32, COND_EQ>;
673defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32", i32, COND_ULE>;
674defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32", i32, COND_UGT>;
675defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32", i32, COND_NE>;
676defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32", i32, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000677defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000678
Christian Konig76edd4f2013-02-26 17:52:29 +0000679let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000680
Christian Konigb19849a2013-02-21 15:17:04 +0000681defm V_CMPX_F_U32 : VOPC_32 <0x000000d0, "V_CMPX_F_U32">;
682defm V_CMPX_LT_U32 : VOPC_32 <0x000000d1, "V_CMPX_LT_U32">;
683defm V_CMPX_EQ_U32 : VOPC_32 <0x000000d2, "V_CMPX_EQ_U32">;
684defm V_CMPX_LE_U32 : VOPC_32 <0x000000d3, "V_CMPX_LE_U32">;
685defm V_CMPX_GT_U32 : VOPC_32 <0x000000d4, "V_CMPX_GT_U32">;
686defm V_CMPX_NE_U32 : VOPC_32 <0x000000d5, "V_CMPX_NE_U32">;
687defm V_CMPX_GE_U32 : VOPC_32 <0x000000d6, "V_CMPX_GE_U32">;
688defm V_CMPX_T_U32 : VOPC_32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000689
Christian Konig76edd4f2013-02-26 17:52:29 +0000690} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000691
Christian Konigb19849a2013-02-21 15:17:04 +0000692defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000693defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64", i64, COND_ULT>;
694defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64", i64, COND_EQ>;
695defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64", i64, COND_ULE>;
696defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64", i64, COND_UGT>;
697defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64", i64, COND_NE>;
698defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64", i64, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000699defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000700
701let hasSideEffects = 1, Defs = [EXEC] in {
702
Christian Konigb19849a2013-02-21 15:17:04 +0000703defm V_CMPX_F_U64 : VOPC_64 <0x000000f0, "V_CMPX_F_U64">;
704defm V_CMPX_LT_U64 : VOPC_64 <0x000000f1, "V_CMPX_LT_U64">;
705defm V_CMPX_EQ_U64 : VOPC_64 <0x000000f2, "V_CMPX_EQ_U64">;
706defm V_CMPX_LE_U64 : VOPC_64 <0x000000f3, "V_CMPX_LE_U64">;
707defm V_CMPX_GT_U64 : VOPC_64 <0x000000f4, "V_CMPX_GT_U64">;
708defm V_CMPX_NE_U64 : VOPC_64 <0x000000f5, "V_CMPX_NE_U64">;
709defm V_CMPX_GE_U64 : VOPC_64 <0x000000f6, "V_CMPX_GE_U64">;
710defm V_CMPX_T_U64 : VOPC_64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000711
712} // End hasSideEffects = 1, Defs = [EXEC]
713
Christian Konigb19849a2013-02-21 15:17:04 +0000714defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000715
716let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000717defm V_CMPX_CLASS_F32 : VOPC_32 <0x00000098, "V_CMPX_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000718} // End hasSideEffects = 1, Defs = [EXEC]
719
Christian Konigb19849a2013-02-21 15:17:04 +0000720defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000721
722let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000723defm V_CMPX_CLASS_F64 : VOPC_64 <0x000000b8, "V_CMPX_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000724} // End hasSideEffects = 1, Defs = [EXEC]
725
726} // End isCompare = 1
727
Tom Stellard8d6d4492014-04-22 16:33:57 +0000728//===----------------------------------------------------------------------===//
729// DS Instructions
730//===----------------------------------------------------------------------===//
731
Tom Stellard13c68ef2013-09-05 18:38:09 +0000732def DS_ADD_U32_RTN : DS_1A1D_RET <0x20, "DS_ADD_U32_RTN", VReg_32>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000733def DS_SUB_U32_RTN : DS_1A1D_RET <0x21, "DS_SUB_U32_RTN", VReg_32>;
Michel Danzer1c454302013-07-10 16:36:43 +0000734def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000735def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
736def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000737def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "DS_WRITE_B64", VReg_64>;
738
Michel Danzer1c454302013-07-10 16:36:43 +0000739def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000740def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
741def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
742def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
743def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Matt Arsenaultb9433482014-03-19 22:19:52 +0000744def DS_READ_B64 : DS_Load_Helper <0x00000076, "DS_READ_B64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000745
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000746// 2 forms.
747def DS_WRITE2_B32 : DS_Load2_Helper <0x0000000E, "DS_WRITE2_B32", VReg_64>;
748def DS_WRITE2_B64 : DS_Load2_Helper <0x0000004E, "DS_WRITE2_B64", VReg_128>;
749
750def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "DS_READ2_B32", VReg_64>;
751def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "DS_READ2_B64", VReg_128>;
752
753// TODO: DS_READ2ST64_B32, DS_READ2ST64_B64,
754// DS_WRITE2ST64_B32, DS_WRITE2ST64_B64
755
Tom Stellard8d6d4492014-04-22 16:33:57 +0000756//===----------------------------------------------------------------------===//
757// MUBUF Instructions
758//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000759
Tom Stellard75aadc22012-12-11 21:25:42 +0000760//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
761//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
762//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000763defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000764//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
765//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
766//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
767//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard07a10a32013-06-03 17:39:43 +0000768defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <0x00000008, "BUFFER_LOAD_UBYTE", VReg_32>;
Tom Stellard9f950332013-07-23 01:48:35 +0000769defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <0x00000009, "BUFFER_LOAD_SBYTE", VReg_32>;
770defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <0x0000000a, "BUFFER_LOAD_USHORT", VReg_32>;
771defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000772defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <0x0000000c, "BUFFER_LOAD_DWORD", VReg_32>;
773defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64>;
774defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000775
776def BUFFER_STORE_BYTE : MUBUF_Store_Helper <
777 0x00000018, "BUFFER_STORE_BYTE", VReg_32
778>;
779
780def BUFFER_STORE_SHORT : MUBUF_Store_Helper <
781 0x0000001a, "BUFFER_STORE_SHORT", VReg_32
782>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000783
784def BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000785 0x0000001c, "BUFFER_STORE_DWORD", VReg_32
Tom Stellard754f80f2013-04-05 23:31:51 +0000786>;
787
788def BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000789 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64
Tom Stellard754f80f2013-04-05 23:31:51 +0000790>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000791
792def BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000793 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128
Tom Stellard556d9aa2013-06-03 17:39:37 +0000794>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000795//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
796//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
797//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
798//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
799//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
800//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
801//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
802//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
803//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
804//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
805//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
806//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
807//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
808//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
809//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
810//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
811//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
812//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
813//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
814//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
815//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
816//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
817//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
818//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
819//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
820//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
821//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
822//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
823//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
824//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
825//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
826//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
827//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
828//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
829//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
830//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000831
832//===----------------------------------------------------------------------===//
833// MTBUF Instructions
834//===----------------------------------------------------------------------===//
835
Tom Stellard75aadc22012-12-11 21:25:42 +0000836//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
837//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
838//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
839def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellardafcf12f2013-09-12 02:55:14 +0000840def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>;
841def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>;
842def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>;
843def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000844
Tom Stellard8d6d4492014-04-22 16:33:57 +0000845//===----------------------------------------------------------------------===//
846// MIMG Instructions
847//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +0000848
Tom Stellard16a9a202013-08-14 23:24:17 +0000849defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
850defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000851//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
852//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
853//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
854//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
855//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
856//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
857//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
858//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard682bfbc2013-10-10 17:11:24 +0000859defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000860//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
861//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
862//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
863//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
864//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
865//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
866//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
867//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
868//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
869//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
870//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
871//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
872//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
873//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
874//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
875//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
876//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000877defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000878//def IMAGE_SAMPLE_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL", 0x00000021>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000879defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000880//def IMAGE_SAMPLE_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL", 0x00000023>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000881defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
882defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000883//def IMAGE_SAMPLE_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL", 0x00000026>;
884//def IMAGE_SAMPLE_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ", 0x00000027>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000885defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000886//def IMAGE_SAMPLE_C_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL", 0x00000029>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000887defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000888//def IMAGE_SAMPLE_C_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL", 0x0000002b>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000889defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
890defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000891//def IMAGE_SAMPLE_C_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL", 0x0000002e>;
892//def IMAGE_SAMPLE_C_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ", 0x0000002f>;
893//def IMAGE_SAMPLE_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_O", 0x00000030>;
894//def IMAGE_SAMPLE_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL_O", 0x00000031>;
895//def IMAGE_SAMPLE_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_O", 0x00000032>;
896//def IMAGE_SAMPLE_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL_O", 0x00000033>;
897//def IMAGE_SAMPLE_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_L_O", 0x00000034>;
898//def IMAGE_SAMPLE_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_O", 0x00000035>;
899//def IMAGE_SAMPLE_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL_O", 0x00000036>;
900//def IMAGE_SAMPLE_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ_O", 0x00000037>;
901//def IMAGE_SAMPLE_C_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_O", 0x00000038>;
902//def IMAGE_SAMPLE_C_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL_O", 0x00000039>;
903//def IMAGE_SAMPLE_C_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_O", 0x0000003a>;
904//def IMAGE_SAMPLE_C_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL_O", 0x0000003b>;
905//def IMAGE_SAMPLE_C_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_L_O", 0x0000003c>;
906//def IMAGE_SAMPLE_C_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_O", 0x0000003d>;
907//def IMAGE_SAMPLE_C_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL_O", 0x0000003e>;
908//def IMAGE_SAMPLE_C_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ_O", 0x0000003f>;
909//def IMAGE_GATHER4 : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4", 0x00000040>;
910//def IMAGE_GATHER4_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL", 0x00000041>;
911//def IMAGE_GATHER4_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L", 0x00000044>;
912//def IMAGE_GATHER4_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B", 0x00000045>;
913//def IMAGE_GATHER4_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL", 0x00000046>;
914//def IMAGE_GATHER4_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ", 0x00000047>;
915//def IMAGE_GATHER4_C : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C", 0x00000048>;
916//def IMAGE_GATHER4_C_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL", 0x00000049>;
917//def IMAGE_GATHER4_C_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L", 0x0000004c>;
918//def IMAGE_GATHER4_C_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B", 0x0000004d>;
919//def IMAGE_GATHER4_C_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL", 0x0000004e>;
920//def IMAGE_GATHER4_C_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ", 0x0000004f>;
921//def IMAGE_GATHER4_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_O", 0x00000050>;
922//def IMAGE_GATHER4_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL_O", 0x00000051>;
923//def IMAGE_GATHER4_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L_O", 0x00000054>;
924//def IMAGE_GATHER4_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_O", 0x00000055>;
925//def IMAGE_GATHER4_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL_O", 0x00000056>;
926//def IMAGE_GATHER4_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ_O", 0x00000057>;
927//def IMAGE_GATHER4_C_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_O", 0x00000058>;
928//def IMAGE_GATHER4_C_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL_O", 0x00000059>;
929//def IMAGE_GATHER4_C_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L_O", 0x0000005c>;
930//def IMAGE_GATHER4_C_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_O", 0x0000005d>;
931//def IMAGE_GATHER4_C_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL_O", 0x0000005e>;
932//def IMAGE_GATHER4_C_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ_O", 0x0000005f>;
933//def IMAGE_GET_LOD : MIMG_NoPattern_ <"IMAGE_GET_LOD", 0x00000060>;
934//def IMAGE_SAMPLE_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD", 0x00000068>;
935//def IMAGE_SAMPLE_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL", 0x00000069>;
936//def IMAGE_SAMPLE_C_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD", 0x0000006a>;
937//def IMAGE_SAMPLE_C_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL", 0x0000006b>;
938//def IMAGE_SAMPLE_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_O", 0x0000006c>;
939//def IMAGE_SAMPLE_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL_O", 0x0000006d>;
940//def IMAGE_SAMPLE_C_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_O", 0x0000006e>;
941//def IMAGE_SAMPLE_C_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL_O", 0x0000006f>;
942//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
943//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000944
Tom Stellard8d6d4492014-04-22 16:33:57 +0000945//===----------------------------------------------------------------------===//
946// VOP1 Instructions
947//===----------------------------------------------------------------------===//
948
949//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000950
951let neverHasSideEffects = 1, isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000952defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000953} // End neverHasSideEffects = 1, isMoveImm = 1
954
Tom Stellardfbe435d2014-03-17 17:03:51 +0000955let Uses = [EXEC] in {
956
957def V_READFIRSTLANE_B32 : VOP1 <
958 0x00000002,
959 (outs SReg_32:$vdst),
960 (ins VReg_32:$src0),
961 "V_READFIRSTLANE_B32 $vdst, $src0",
962 []
963>;
964
965}
966
Niels Ole Salscheider4715d882013-08-08 16:06:08 +0000967defm V_CVT_I32_F64 : VOP1_32_64 <0x00000003, "V_CVT_I32_F64",
968 [(set i32:$dst, (fp_to_sint f64:$src0))]
969>;
970defm V_CVT_F64_I32 : VOP1_64_32 <0x00000004, "V_CVT_F64_I32",
971 [(set f64:$dst, (sint_to_fp i32:$src0))]
972>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000973defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000974 [(set f32:$dst, (sint_to_fp i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000975>;
Tom Stellardc932d732013-05-06 23:02:07 +0000976defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32",
977 [(set f32:$dst, (uint_to_fp i32:$src0))]
978>;
Tom Stellard73c31d52013-08-14 22:21:57 +0000979defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32",
980 [(set i32:$dst, (fp_to_uint f32:$src0))]
981>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000982defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000983 [(set i32:$dst, (fp_to_sint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000984>;
985defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>;
986////def V_CVT_F16_F32 : VOP1_F16 <0x0000000a, "V_CVT_F16_F32", []>;
987//defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16", []>;
988//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
989//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
990//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +0000991defm V_CVT_F32_F64 : VOP1_32_64 <0x0000000f, "V_CVT_F32_F64",
992 [(set f32:$dst, (fround f64:$src0))]
993>;
994defm V_CVT_F64_F32 : VOP1_64_32 <0x00000010, "V_CVT_F64_F32",
995 [(set f64:$dst, (fextend f32:$src0))]
996>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000997//defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0", []>;
998//defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1", []>;
999//defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2", []>;
1000//defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3", []>;
1001//defm V_CVT_U32_F64 : VOP1_32 <0x00000015, "V_CVT_U32_F64", []>;
1002//defm V_CVT_F64_U32 : VOP1_64 <0x00000016, "V_CVT_F64_U32", []>;
1003defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001004 [(set f32:$dst, (AMDGPUfract f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001005>;
Tom Stellard9b3d2532013-05-06 23:02:00 +00001006defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32",
1007 [(set f32:$dst, (int_AMDGPU_trunc f32:$src0))]
1008>;
Michel Danzerc3ea4042013-02-22 11:22:49 +00001009defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001010 [(set f32:$dst, (fceil f32:$src0))]
Michel Danzerc3ea4042013-02-22 11:22:49 +00001011>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001012defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001013 [(set f32:$dst, (frint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001014>;
1015defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001016 [(set f32:$dst, (ffloor f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001017>;
1018defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001019 [(set f32:$dst, (fexp2 f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001020>;
1021defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>;
Michel Danzer349cabe2013-02-07 14:55:16 +00001022defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001023 [(set f32:$dst, (flog2 f32:$src0))]
Michel Danzer349cabe2013-02-07 14:55:16 +00001024>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001025defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>;
1026defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>;
1027defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001028 [(set f32:$dst, (fdiv FP_ONE, f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001029>;
1030defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>;
1031defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32", []>;
1032defm V_RSQ_LEGACY_F32 : VOP1_32 <
1033 0x0000002d, "V_RSQ_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001034 [(set f32:$dst, (int_AMDGPU_rsq f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001035>;
1036defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32", []>;
Tom Stellard7512c082013-07-12 18:14:56 +00001037defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64",
1038 [(set f64:$dst, (fdiv FP_ONE, f64:$src0))]
1039>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001040defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>;
1041defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64", []>;
1042defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64", []>;
Tom Stellard8ed7b452013-07-12 18:15:13 +00001043defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32",
1044 [(set f32:$dst, (fsqrt f32:$src0))]
1045>;
1046defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64",
1047 [(set f64:$dst, (fsqrt f64:$src0))]
1048>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001049defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32", []>;
1050defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32", []>;
1051defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>;
1052defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>;
1053defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>;
1054defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>;
1055defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>;
1056//defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>;
1057defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>;
1058defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>;
1059//defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>;
1060defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>;
1061//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
1062defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>;
1063defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>;
1064defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>;
1065
Tom Stellard8d6d4492014-04-22 16:33:57 +00001066
1067//===----------------------------------------------------------------------===//
1068// VINTRP Instructions
1069//===----------------------------------------------------------------------===//
1070
Tom Stellard75aadc22012-12-11 21:25:42 +00001071def V_INTERP_P1_F32 : VINTRP <
1072 0x00000000,
1073 (outs VReg_32:$dst),
1074 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001075 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001076 []> {
1077 let DisableEncoding = "$m0";
1078}
1079
1080def V_INTERP_P2_F32 : VINTRP <
1081 0x00000001,
1082 (outs VReg_32:$dst),
1083 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001084 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001085 []> {
1086
1087 let Constraints = "$src0 = $dst";
1088 let DisableEncoding = "$src0,$m0";
1089
1090}
1091
1092def V_INTERP_MOV_F32 : VINTRP <
1093 0x00000002,
1094 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001095 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001096 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001097 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001098 let DisableEncoding = "$m0";
1099}
1100
Tom Stellard8d6d4492014-04-22 16:33:57 +00001101//===----------------------------------------------------------------------===//
1102// VOP2 Instructions
1103//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001104
1105def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +00001106 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
1107 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001108 []
1109>{
1110 let DisableEncoding = "$vcc";
1111}
1112
1113def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +00001114 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +00001115 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
1116 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001117 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001118>;
1119
1120//f32 pattern for V_CNDMASK_B32_e64
1121def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001122 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
1123 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
Tom Stellard75aadc22012-12-11 21:25:42 +00001124>;
1125
Matt Arsenault204cfa62013-10-10 18:04:16 +00001126def : Pat <
1127 (i32 (trunc i64:$val)),
1128 (EXTRACT_SUBREG $val, sub0)
1129>;
1130
Tom Stellardc149dc02013-11-27 21:23:35 +00001131def V_READLANE_B32 : VOP2 <
1132 0x00000001,
1133 (outs SReg_32:$vdst),
1134 (ins VReg_32:$src0, SSrc_32:$vsrc1),
1135 "V_READLANE_B32 $vdst, $src0, $vsrc1",
1136 []
1137>;
1138
1139def V_WRITELANE_B32 : VOP2 <
1140 0x00000002,
1141 (outs VReg_32:$vdst),
1142 (ins SReg_32:$src0, SSrc_32:$vsrc1),
1143 "V_WRITELANE_B32 $vdst, $src0, $vsrc1",
1144 []
1145>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001146
Christian Konig76edd4f2013-02-26 17:52:29 +00001147let isCommutable = 1 in {
Christian Konig71088e62013-02-21 15:17:41 +00001148defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001149 [(set f32:$dst, (fadd f32:$src0, f32:$src1))]
Christian Konig71088e62013-02-21 15:17:41 +00001150>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001151
Christian Konig71088e62013-02-21 15:17:41 +00001152defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001153 [(set f32:$dst, (fsub f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001154>;
Christian Konig3c145802013-03-27 09:12:59 +00001155defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", [], "V_SUB_F32">;
1156} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001157
Tom Stellard75aadc22012-12-11 21:25:42 +00001158defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001159
1160let isCommutable = 1 in {
1161
Tom Stellard75aadc22012-12-11 21:25:42 +00001162defm V_MUL_LEGACY_F32 : VOP2_32 <
1163 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001164 [(set f32:$dst, (int_AMDGPU_mul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001165>;
1166
1167defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001168 [(set f32:$dst, (fmul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001169>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001170
Christian Konig76edd4f2013-02-26 17:52:29 +00001171
Tom Stellard41fc7852013-07-23 01:48:42 +00001172defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24",
Tom Stellard50122a52014-04-07 19:45:41 +00001173 [(set i32:$dst, (AMDGPUmul_i24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +00001174>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001175//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellard41fc7852013-07-23 01:48:42 +00001176defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24",
Tom Stellard50122a52014-04-07 19:45:41 +00001177 [(set i32:$dst, (AMDGPUmul_u24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +00001178>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001179//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001180
Christian Konig76edd4f2013-02-26 17:52:29 +00001181
Tom Stellard75aadc22012-12-11 21:25:42 +00001182defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001183 [(set f32:$dst, (AMDGPUfmin f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001184>;
1185
1186defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001187 [(set f32:$dst, (AMDGPUfmax f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001188>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001189
Tom Stellard75aadc22012-12-11 21:25:42 +00001190defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>;
1191defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>;
Tom Stellard58ac7442014-04-29 23:12:48 +00001192defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32",
1193 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]>;
1194defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32",
1195 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]>;
1196defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32",
1197 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]>;
1198defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32",
1199 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001200
Tom Stellard58ac7442014-04-29 23:12:48 +00001201defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32",
1202 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
1203>;
1204
Christian Konig3c145802013-03-27 09:12:59 +00001205defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", [], "V_LSHR_B32">;
1206
Tom Stellard58ac7442014-04-29 23:12:48 +00001207defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32",
1208 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
1209>;
Christian Konig3c145802013-03-27 09:12:59 +00001210defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", [], "V_ASHR_I32">;
1211
Tom Stellard82166022013-11-13 23:36:37 +00001212let hasPostISelHook = 1 in {
1213
Tom Stellard58ac7442014-04-29 23:12:48 +00001214defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32",
1215 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
1216>;
Tom Stellard82166022013-11-13 23:36:37 +00001217
1218}
Christian Konig3c145802013-03-27 09:12:59 +00001219defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", [], "V_LSHL_B32">;
Christian Konig76edd4f2013-02-26 17:52:29 +00001220
Tom Stellard58ac7442014-04-29 23:12:48 +00001221defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32",
1222 [(set i32:$dst, (and i32:$src0, i32:$src1))]>;
1223defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32",
1224 [(set i32:$dst, (or i32:$src0, i32:$src1))]
1225>;
1226defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32",
1227 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
1228>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001229
1230} // End isCommutable = 1
1231
Matt Arsenaultb3458362014-03-31 18:21:13 +00001232defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32",
1233 [(set i32:$dst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001234defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>;
1235defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>;
1236defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>;
1237//defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>;
Michel Danzer8d696172013-07-10 16:36:52 +00001238defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>;
1239defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001240
Christian Konig3c145802013-03-27 09:12:59 +00001241let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001242// No patterns so that the scalar instructions are always selected.
1243// The scalar versions will be replaced with vector when needed later.
Tom Stellard58ac7442014-04-29 23:12:48 +00001244defm V_ADD_I32 : VOP2b_32 <0x00000025, "V_ADD_I32",
1245 [(set i32:$dst, (add i32:$src0, i32:$src1))], VSrc_32>;
1246defm V_SUB_I32 : VOP2b_32 <0x00000026, "V_SUB_I32",
1247 [(set i32:$dst, (sub i32:$src0, i32:$src1))], VSrc_32>;
Tom Stellarde28859f2014-03-07 20:12:39 +00001248defm V_SUBREV_I32 : VOP2b_32 <0x00000027, "V_SUBREV_I32", [], VSrc_32,
1249 "V_SUB_I32">;
Christian Konig76edd4f2013-02-26 17:52:29 +00001250
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001251let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellard58ac7442014-04-29 23:12:48 +00001252defm V_ADDC_U32 : VOP2b_32 <0x00000028, "V_ADDC_U32",
1253 [(set i32:$dst, (adde i32:$src0, i32:$src1))], VReg_32>;
1254defm V_SUBB_U32 : VOP2b_32 <0x00000029, "V_SUBB_U32",
1255 [(set i32:$dst, (sube i32:$src0, i32:$src1))], VReg_32>;
Tom Stellarde28859f2014-03-07 20:12:39 +00001256defm V_SUBBREV_U32 : VOP2b_32 <0x0000002a, "V_SUBBREV_U32", [], VReg_32,
1257 "V_SUBB_U32">;
Christian Konigd3039962013-02-26 17:52:09 +00001258} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001259} // End isCommutable = 1, Defs = [VCC]
1260
Tom Stellard75aadc22012-12-11 21:25:42 +00001261defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>;
1262////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
1263////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
1264////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
1265defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001266 [(set i32:$dst, (int_SI_packf16 f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001267>;
1268////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
1269////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001270
1271//===----------------------------------------------------------------------===//
1272// VOP3 Instructions
1273//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001274
1275let neverHasSideEffects = 1 in {
1276
1277def V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>;
1278def V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32", []>;
Tom Stellard52639482013-07-23 01:48:49 +00001279def V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24",
Tom Stellard50122a52014-04-07 19:45:41 +00001280 [(set i32:$dst, (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001281>;
1282def V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24",
Tom Stellard50122a52014-04-07 19:45:41 +00001283 [(set i32:$dst, (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001284>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001285
1286} // End neverHasSideEffects
1287def V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>;
1288def V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>;
1289def V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>;
1290def V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>;
Matt Arsenaultfae02982014-03-17 18:58:11 +00001291
1292let neverHasSideEffects = 1, mayLoad = 0, mayStore = 0 in {
1293def V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32",
1294 [(set i32:$dst, (AMDGPUbfe_u32 i32:$src0, i32:$src1, i32:$src2))]>;
1295def V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32",
1296 [(set i32:$dst, (AMDGPUbfe_i32 i32:$src0, i32:$src1, i32:$src2))]>;
1297}
1298
Matt Arsenaultb3458362014-03-31 18:21:13 +00001299def V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32",
1300 [(set i32:$dst, (AMDGPUbfi i32:$src0, i32:$src1, i32:$src2))]>;
Tom Stellard9d10c4c2013-04-19 02:11:06 +00001301defm : BFIPatterns <V_BFI_B32>;
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001302def V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32",
1303 [(set f32:$dst, (fma f32:$src0, f32:$src1, f32:$src2))]
1304>;
1305def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64",
1306 [(set f64:$dst, (fma f64:$src0, f64:$src1, f64:$src2))]
1307>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001308//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
1309def V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>;
Tom Stellardd2eebf02013-05-20 15:02:24 +00001310def : ROTRPattern <V_ALIGNBIT_B32>;
1311
Tom Stellard75aadc22012-12-11 21:25:42 +00001312def V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>;
1313def V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>;
1314////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1315////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1316////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1317////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1318////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1319////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1320////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1321////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1322////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1323//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1324//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1325//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
1326def V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>;
1327////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
1328def V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32", []>;
1329def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64", []>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001330
1331def V_LSHL_B64 : VOP3_64_Shift <0x00000161, "V_LSHL_B64",
1332 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1333>;
1334def V_LSHR_B64 : VOP3_64_Shift <0x00000162, "V_LSHR_B64",
1335 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1336>;
Tom Stellard31209cc2013-07-15 19:00:09 +00001337def V_ASHR_I64 : VOP3_64_Shift <0x00000163, "V_ASHR_I64",
1338 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
1339>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001340
Tom Stellard7512c082013-07-12 18:14:56 +00001341let isCommutable = 1 in {
1342
Tom Stellard75aadc22012-12-11 21:25:42 +00001343def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>;
1344def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>;
1345def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>;
1346def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>;
Tom Stellard7512c082013-07-12 18:14:56 +00001347
1348} // isCommutable = 1
1349
1350def : Pat <
1351 (fadd f64:$src0, f64:$src1),
1352 (V_ADD_F64 $src0, $src1, (i64 0))
1353>;
1354
1355def : Pat <
1356 (fmul f64:$src0, f64:$src1),
1357 (V_MUL_F64 $src0, $src1, (i64 0))
1358>;
1359
Tom Stellard75aadc22012-12-11 21:25:42 +00001360def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001361
1362let isCommutable = 1 in {
1363
Tom Stellard75aadc22012-12-11 21:25:42 +00001364def V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>;
1365def V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>;
1366def V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001367def V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>;
1368
1369} // isCommutable = 1
1370
Tom Stellardecacb802013-02-07 19:39:42 +00001371def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001372 (mul i32:$src0, i32:$src1),
1373 (V_MUL_LO_I32 $src0, $src1, (i32 0))
Tom Stellardecacb802013-02-07 19:39:42 +00001374>;
Christian Konig70a50322013-03-27 09:12:51 +00001375
1376def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001377 (mulhu i32:$src0, i32:$src1),
1378 (V_MUL_HI_U32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001379>;
1380
1381def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001382 (mulhs i32:$src0, i32:$src1),
1383 (V_MUL_HI_I32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001384>;
1385
Tom Stellard75aadc22012-12-11 21:25:42 +00001386def V_DIV_SCALE_F32 : VOP3_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
1387def V_DIV_SCALE_F64 : VOP3_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
1388def V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32", []>;
1389def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64", []>;
1390//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1391//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1392//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
1393def V_TRIG_PREOP_F64 : VOP3_64 <0x00000174, "V_TRIG_PREOP_F64", []>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001394
Tom Stellard8d6d4492014-04-22 16:33:57 +00001395//===----------------------------------------------------------------------===//
1396// Pseudo Instructions
1397//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001398
Tom Stellard75aadc22012-12-11 21:25:42 +00001399let isCodeGenOnly = 1, isPseudo = 1 in {
1400
Tom Stellard1bd80722014-04-30 15:31:33 +00001401def V_MOV_I1 : InstSI <
1402 (outs VReg_1:$dst),
1403 (ins i1imm:$src),
1404 "", [(set i1:$dst, (imm:$src))]
1405>;
1406
Tom Stellard75aadc22012-12-11 21:25:42 +00001407def LOAD_CONST : AMDGPUShaderInst <
1408 (outs GPRF32:$dst),
1409 (ins i32imm:$src),
1410 "LOAD_CONST $dst, $src",
1411 [(set GPRF32:$dst, (int_AMDGPU_load_const imm:$src))]
1412>;
1413
Matt Arsenault8fb37382013-10-11 21:03:36 +00001414// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001415// and should be lowered to ISA instructions prior to codegen.
1416
Tom Stellardf8794352012-12-19 22:10:31 +00001417let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1418 Uses = [EXEC], Defs = [EXEC] in {
1419
Tom Stellard919bb6b2014-04-29 23:12:53 +00001420let usesCustomInserter = 1 in {
1421
1422def SI_IF_NON_TERM : InstSI <
1423 (outs SReg_64:$dst),
1424 (ins SReg_64:$vcc, brtarget:$target), "",
1425 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
1426>;
1427
1428def SI_ELSE_NON_TERM : InstSI <
1429 (outs SReg_64:$dst),
1430 (ins SReg_64:$src, brtarget:$target),
1431 "",
1432 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
1433> {
1434 let Constraints = "$src = $dst";
1435}
1436
1437} // usesCustomInserter = 1
1438
Tom Stellardf8794352012-12-19 22:10:31 +00001439let isBranch = 1, isTerminator = 1 in {
1440
Tom Stellard919bb6b2014-04-29 23:12:53 +00001441def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001442 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001443 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard919bb6b2014-04-29 23:12:53 +00001444 "", []
Tom Stellard75aadc22012-12-11 21:25:42 +00001445>;
1446
Tom Stellardf8794352012-12-19 22:10:31 +00001447def SI_ELSE : InstSI <
1448 (outs SReg_64:$dst),
1449 (ins SReg_64:$src, brtarget:$target),
Tom Stellard919bb6b2014-04-29 23:12:53 +00001450 "", []
1451> {
Tom Stellardf8794352012-12-19 22:10:31 +00001452 let Constraints = "$src = $dst";
1453}
1454
1455def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001456 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001457 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001458 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001459 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001460>;
Tom Stellardf8794352012-12-19 22:10:31 +00001461
1462} // end isBranch = 1, isTerminator = 1
1463
1464def SI_BREAK : InstSI <
1465 (outs SReg_64:$dst),
1466 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001467 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001468 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001469>;
1470
1471def SI_IF_BREAK : InstSI <
1472 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001473 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001474 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001475 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001476>;
1477
1478def SI_ELSE_BREAK : InstSI <
1479 (outs SReg_64:$dst),
1480 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001481 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001482 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001483>;
1484
1485def SI_END_CF : InstSI <
1486 (outs),
1487 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001488 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001489 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001490>;
1491
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001492def SI_KILL : InstSI <
1493 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001494 (ins VSrc_32:$src),
Matt Arsenaultcb34f842013-12-16 20:58:33 +00001495 "SI_KILL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001496 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001497>;
1498
Tom Stellardf8794352012-12-19 22:10:31 +00001499} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1500 // Uses = [EXEC], Defs = [EXEC]
1501
Christian Konig2989ffc2013-03-18 11:34:16 +00001502let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1503
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001504//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001505
1506let UseNamedOperandTable = 1 in {
1507
1508def SI_RegisterLoad : AMDGPUShaderInst <
1509 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001510 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001511 "", []
1512> {
1513 let isRegisterLoad = 1;
1514 let mayLoad = 1;
1515}
1516
1517class SIRegStore<dag outs> : AMDGPUShaderInst <
1518 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001519 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001520 "", []
1521> {
1522 let isRegisterStore = 1;
1523 let mayStore = 1;
1524}
1525
1526let usesCustomInserter = 1 in {
1527def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1528} // End usesCustomInserter = 1
1529def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1530
1531
1532} // End UseNamedOperandTable = 1
1533
Christian Konig2989ffc2013-03-18 11:34:16 +00001534def SI_INDIRECT_SRC : InstSI <
1535 (outs VReg_32:$dst, SReg_64:$temp),
1536 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1537 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1538 []
1539>;
1540
1541class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1542 (outs rc:$dst, SReg_64:$temp),
1543 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1544 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1545 []
1546> {
1547 let Constraints = "$src = $dst";
1548}
1549
Tom Stellard81d871d2013-11-13 23:36:50 +00001550def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001551def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1552def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1553def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1554def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1555
1556} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1557
Tom Stellard556d9aa2013-06-03 17:39:37 +00001558let usesCustomInserter = 1 in {
1559
Matt Arsenault22658062013-10-15 23:44:48 +00001560// This pseudo instruction takes a pointer as input and outputs a resource
Tom Stellard2a6a61052013-07-12 18:15:08 +00001561// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001562def SI_ADDR64_RSRC : InstSI <
1563 (outs SReg_128:$srsrc),
1564 (ins SReg_64:$ptr),
1565 "", []
1566>;
1567
Tom Stellard2a6a61052013-07-12 18:15:08 +00001568def V_SUB_F64 : InstSI <
1569 (outs VReg_64:$dst),
1570 (ins VReg_64:$src0, VReg_64:$src1),
1571 "V_SUB_F64 $dst, $src0, $src1",
1572 []
1573>;
1574
Tom Stellard556d9aa2013-06-03 17:39:37 +00001575} // end usesCustomInserter
1576
Tom Stellard75aadc22012-12-11 21:25:42 +00001577} // end IsCodeGenOnly, isPseudo
1578
Christian Konig2aca0432013-02-21 15:17:32 +00001579def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001580 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
1581 (V_CNDMASK_B32_e64 $src2, $src1, (V_CMP_GT_F32_e64 0, $src0))
Christian Konig2aca0432013-02-21 15:17:32 +00001582>;
1583
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001584def : Pat <
1585 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001586 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001587>;
1588
Tom Stellard75aadc22012-12-11 21:25:42 +00001589/* int_SI_vs_load_input */
1590def : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00001591 (SIload_input v4i32:$tlst, IMM12bit:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001592 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001593>;
1594
1595/* int_SI_export */
1596def : Pat <
1597 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001598 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001599 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001600 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001601>;
1602
Tom Stellard2a6a61052013-07-12 18:15:08 +00001603def : Pat <
1604 (f64 (fsub f64:$src0, f64:$src1)),
1605 (V_SUB_F64 $src0, $src1)
1606>;
1607
Tom Stellard8d6d4492014-04-22 16:33:57 +00001608//===----------------------------------------------------------------------===//
1609// SMRD Patterns
1610//===----------------------------------------------------------------------===//
1611
1612multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1613
1614 // 1. Offset as 8bit DWORD immediate
1615 def : Pat <
1616 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1617 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
1618 >;
1619
1620 // 2. Offset loaded in an 32bit SGPR
1621 def : Pat <
1622 (constant_load (SIadd64bit32bit i64:$sbase, imm:$offset)),
1623 (vt (Instr_SGPR $sbase, (S_MOV_B32 imm:$offset)))
1624 >;
1625
1626 // 3. No offset at all
1627 def : Pat <
1628 (constant_load i64:$sbase),
1629 (vt (Instr_IMM $sbase, 0))
1630 >;
1631}
1632
1633defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1634defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
1635defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, i64>;
1636defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
1637defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1638defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
1639defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1640defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
1641
1642// 1. Offset as 8bit DWORD immediate
1643def : Pat <
1644 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
1645 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
1646>;
1647
1648// 2. Offset loaded in an 32bit SGPR
1649def : Pat <
1650 (SIload_constant v4i32:$sbase, imm:$offset),
1651 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
1652>;
1653
Tom Stellard58ac7442014-04-29 23:12:48 +00001654//===----------------------------------------------------------------------===//
1655// SOP2 Patterns
1656//===----------------------------------------------------------------------===//
1657
1658def : Pat <
1659 (i1 (and i1:$src0, i1:$src1)),
1660 (S_AND_B64 $src0, $src1)
1661>;
1662
1663def : Pat <
1664 (i1 (or i1:$src0, i1:$src1)),
1665 (S_OR_B64 $src0, $src1)
1666>;
1667
1668def : Pat <
1669 (i1 (xor i1:$src0, i1:$src1)),
1670 (S_XOR_B64 $src0, $src1)
1671>;
1672
1673//===----------------------------------------------------------------------===//
1674// VOP2 Patterns
1675//===----------------------------------------------------------------------===//
1676
1677def : Pat <
1678 (or i64:$src0, i64:$src1),
1679 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1680 (V_OR_B32_e32 (EXTRACT_SUBREG i64:$src0, sub0),
1681 (EXTRACT_SUBREG i64:$src1, sub0)), sub0),
1682 (V_OR_B32_e32 (EXTRACT_SUBREG i64:$src0, sub1),
1683 (EXTRACT_SUBREG i64:$src1, sub1)), sub1)
1684>;
1685
1686class SextInReg <ValueType vt, int ShiftAmt> : Pat <
1687 (sext_inreg i32:$src0, vt),
1688 (V_ASHRREV_I32_e32 ShiftAmt, (V_LSHLREV_B32_e32 ShiftAmt, $src0))
1689>;
1690
1691def : SextInReg <i8, 24>;
1692def : SextInReg <i16, 16>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001693
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001694/********** ======================= **********/
1695/********** Image sampling patterns **********/
1696/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00001697
Tom Stellard9fa17912013-08-14 23:24:45 +00001698/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00001699def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001700 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001701 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001702>;
1703
Tom Stellard9fa17912013-08-14 23:24:45 +00001704class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001705 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001706 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00001707>;
1708
Tom Stellard9fa17912013-08-14 23:24:45 +00001709class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001710 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001711 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001712>;
1713
Tom Stellard9fa17912013-08-14 23:24:45 +00001714class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001715 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001716 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001717>;
1718
Tom Stellard9fa17912013-08-14 23:24:45 +00001719class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001720 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001721 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001722 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001723>;
1724
Tom Stellard9fa17912013-08-14 23:24:45 +00001725class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001726 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001727 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001728 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001729>;
1730
Tom Stellard9fa17912013-08-14 23:24:45 +00001731/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00001732multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
1733 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
1734MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00001735 def : SamplePattern <SIsample, sample, addr_type>;
1736 def : SampleRectPattern <SIsample, sample, addr_type>;
1737 def : SampleArrayPattern <SIsample, sample, addr_type>;
1738 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
1739 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001740
Tom Stellard9fa17912013-08-14 23:24:45 +00001741 def : SamplePattern <SIsamplel, sample_l, addr_type>;
1742 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
1743 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
1744 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001745
Tom Stellard9fa17912013-08-14 23:24:45 +00001746 def : SamplePattern <SIsampleb, sample_b, addr_type>;
1747 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
1748 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
1749 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00001750
Tom Stellard9fa17912013-08-14 23:24:45 +00001751 def : SamplePattern <SIsampled, sample_d, addr_type>;
1752 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
1753 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
1754 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001755}
1756
Tom Stellard682bfbc2013-10-10 17:11:24 +00001757defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
1758 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
1759 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
1760 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00001761 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001762defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
1763 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
1764 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
1765 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00001766 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001767defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
1768 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
1769 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
1770 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00001771 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001772defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
1773 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
1774 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
1775 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00001776 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001777
Tom Stellard353b3362013-05-06 23:02:12 +00001778/* int_SI_imageload for texture fetches consuming varying address parameters */
1779class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1780 (name addr_type:$addr, v32i8:$rsrc, imm),
1781 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1782>;
1783
1784class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1785 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
1786 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1787>;
1788
Tom Stellard3494b7e2013-08-14 22:22:14 +00001789class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1790 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
1791 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1792>;
1793
1794class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1795 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
1796 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1797>;
1798
Tom Stellard16a9a202013-08-14 23:24:17 +00001799multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
1800 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
1801 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00001802}
1803
Tom Stellard16a9a202013-08-14 23:24:17 +00001804multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
1805 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
1806 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
1807}
1808
Tom Stellard682bfbc2013-10-10 17:11:24 +00001809defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
1810defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001811
Tom Stellard682bfbc2013-10-10 17:11:24 +00001812defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
1813defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00001814
Tom Stellardf787ef12013-05-06 23:02:19 +00001815/* Image resource information */
1816def : Pat <
1817 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001818 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001819>;
1820
1821def : Pat <
1822 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001823 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001824>;
1825
Tom Stellard3494b7e2013-08-14 22:22:14 +00001826def : Pat <
1827 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001828 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00001829>;
1830
Christian Konig4a1b9c32013-03-18 11:34:10 +00001831/********** ============================================ **********/
1832/********** Extraction, Insertion, Building and Casting **********/
1833/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00001834
Christian Konig4a1b9c32013-03-18 11:34:10 +00001835foreach Index = 0-2 in {
1836 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001837 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001838 >;
1839 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001840 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001841 >;
1842
1843 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001844 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001845 >;
1846 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001847 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001848 >;
1849}
1850
1851foreach Index = 0-3 in {
1852 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001853 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001854 >;
1855 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001856 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001857 >;
1858
1859 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001860 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001861 >;
1862 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001863 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001864 >;
1865}
1866
1867foreach Index = 0-7 in {
1868 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001869 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001870 >;
1871 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001872 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001873 >;
1874
1875 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001876 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001877 >;
1878 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001879 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001880 >;
1881}
1882
1883foreach Index = 0-15 in {
1884 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001885 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001886 >;
1887 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001888 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001889 >;
1890
1891 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001892 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001893 >;
1894 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001895 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001896 >;
1897}
Tom Stellard75aadc22012-12-11 21:25:42 +00001898
Tom Stellard75aadc22012-12-11 21:25:42 +00001899def : BitConvert <i32, f32, SReg_32>;
1900def : BitConvert <i32, f32, VReg_32>;
1901
1902def : BitConvert <f32, i32, SReg_32>;
1903def : BitConvert <f32, i32, VReg_32>;
1904
Tom Stellard7512c082013-07-12 18:14:56 +00001905def : BitConvert <i64, f64, VReg_64>;
1906
1907def : BitConvert <f64, i64, VReg_64>;
1908
Tom Stellarded2f6142013-07-18 21:43:42 +00001909def : BitConvert <v2f32, v2i32, VReg_64>;
1910def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00001911def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00001912def : BitConvert <i64, v2i32, VReg_64>;
Tom Stellarded2f6142013-07-18 21:43:42 +00001913
Tom Stellard83747202013-07-18 21:43:53 +00001914def : BitConvert <v4f32, v4i32, VReg_128>;
1915def : BitConvert <v4i32, v4f32, VReg_128>;
1916
Tom Stellard967bf582014-02-13 23:34:15 +00001917def : BitConvert <v8f32, v8i32, SReg_256>;
1918def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00001919def : BitConvert <v8i32, v32i8, SReg_256>;
1920def : BitConvert <v32i8, v8i32, SReg_256>;
1921def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00001922def : BitConvert <v8i32, v8f32, VReg_256>;
1923def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00001924def : BitConvert <v32i8, v8i32, VReg_256>;
1925
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00001926def : BitConvert <v16i32, v16f32, VReg_512>;
1927def : BitConvert <v16f32, v16i32, VReg_512>;
1928
Christian Konig8dbe6f62013-02-21 15:17:27 +00001929/********** =================== **********/
1930/********** Src & Dst modifiers **********/
1931/********** =================== **********/
1932
1933def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001934 (int_AMDIL_clamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
1935 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001936 0 /* ABS */, 1 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */)
1937>;
1938
Michel Danzer624b02a2014-02-04 07:12:38 +00001939/********** ================================ **********/
1940/********** Floating point absolute/negative **********/
1941/********** ================================ **********/
1942
1943// Manipulate the sign bit directly, as e.g. using the source negation modifier
1944// in V_ADD_F32_e64 $src, 0, [...] does not result in -0.0 for $src == +0.0,
1945// breaking the piglit *s-floatBitsToInt-neg* tests
1946
1947// TODO: Look into not implementing isFNegFree/isFAbsFree for SI, and possibly
1948// removing these patterns
1949
1950def : Pat <
1951 (fneg (fabs f32:$src)),
1952 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
1953>;
1954
Christian Konig8dbe6f62013-02-21 15:17:27 +00001955def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001956 (fabs f32:$src),
Michel Danzer624b02a2014-02-04 07:12:38 +00001957 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff)) /* Clear sign bit */
Christian Konig8dbe6f62013-02-21 15:17:27 +00001958>;
1959
1960def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001961 (fneg f32:$src),
Michel Danzer624b02a2014-02-04 07:12:38 +00001962 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Toggle sign bit */
Christian Konig8dbe6f62013-02-21 15:17:27 +00001963>;
1964
Christian Konigc756cb992013-02-16 11:28:22 +00001965/********** ================== **********/
1966/********** Immediate Patterns **********/
1967/********** ================== **********/
1968
1969def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00001970 (SGPRImm<(i32 imm)>:$imm),
1971 (S_MOV_B32 imm:$imm)
1972>;
1973
1974def : Pat <
1975 (SGPRImm<(f32 fpimm)>:$imm),
1976 (S_MOV_B32 fpimm:$imm)
1977>;
1978
1979def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00001980 (i32 imm:$imm),
1981 (V_MOV_B32_e32 imm:$imm)
1982>;
1983
1984def : Pat <
1985 (f32 fpimm:$imm),
1986 (V_MOV_B32_e32 fpimm:$imm)
1987>;
1988
1989def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00001990 (i64 InlineImm<i64>:$imm),
1991 (S_MOV_B64 InlineImm<i64>:$imm)
1992>;
1993
Tom Stellard75aadc22012-12-11 21:25:42 +00001994/********** ===================== **********/
1995/********** Interpolation Paterns **********/
1996/********** ===================== **********/
1997
1998def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001999 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
2000 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00002001>;
2002
2003def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002004 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
2005 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
2006 imm:$attr_chan, imm:$attr, i32:$params),
2007 (EXTRACT_SUBREG $ij, sub1),
2008 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00002009>;
2010
2011/********** ================== **********/
2012/********** Intrinsic Patterns **********/
2013/********** ================== **********/
2014
2015/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002016def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002017
2018def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002019 (int_AMDGPU_div f32:$src0, f32:$src1),
2020 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002021>;
2022
2023def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002024 (fdiv f32:$src0, f32:$src1),
2025 (V_MUL_F32_e32 $src0, (V_RCP_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002026>;
2027
Tom Stellard7512c082013-07-12 18:14:56 +00002028def : Pat<
2029 (fdiv f64:$src0, f64:$src1),
2030 (V_MUL_F64 $src0, (V_RCP_F64_e32 $src1), (i64 0))
2031>;
2032
Tom Stellard75aadc22012-12-11 21:25:42 +00002033def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002034 (fcos f32:$src0),
2035 (V_COS_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00002036>;
2037
2038def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002039 (fsin f32:$src0),
2040 (V_SIN_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00002041>;
2042
2043def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002044 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00002045 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002046 (V_CUBETC_F32 (EXTRACT_SUBREG $src, sub0),
2047 (EXTRACT_SUBREG $src, sub1),
2048 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002049 sub0),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002050 (V_CUBESC_F32 (EXTRACT_SUBREG $src, sub0),
2051 (EXTRACT_SUBREG $src, sub1),
2052 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002053 sub1),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002054 (V_CUBEMA_F32 (EXTRACT_SUBREG $src, sub0),
2055 (EXTRACT_SUBREG $src, sub1),
2056 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002057 sub2),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002058 (V_CUBEID_F32 (EXTRACT_SUBREG $src, sub0),
2059 (EXTRACT_SUBREG $src, sub1),
2060 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002061 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002062>;
2063
Michel Danzer0cc991e2013-02-22 11:22:58 +00002064def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002065 (i32 (sext i1:$src0)),
2066 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002067>;
2068
Tom Stellardf16d38c2014-02-13 23:34:13 +00002069class Ext32Pat <SDNode ext> : Pat <
2070 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002071 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2072>;
2073
Tom Stellardf16d38c2014-02-13 23:34:13 +00002074def : Ext32Pat <zext>;
2075def : Ext32Pat <anyext>;
2076
Tom Stellard8d6d4492014-04-22 16:33:57 +00002077// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002078def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002079 (SIload_constant v4i32:$sbase, i32:$voff),
Michel Danzer13736222014-01-27 07:20:51 +00002080 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002081>;
2082
Michel Danzer8caa9042013-04-10 17:17:56 +00002083// The multiplication scales from [0,1] to the unsigned integer range
2084def : Pat <
2085 (AMDGPUurecip i32:$src0),
2086 (V_CVT_U32_F32_e32
2087 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2088 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2089>;
2090
Michel Danzer8d696172013-07-10 16:36:52 +00002091def : Pat <
2092 (int_SI_tid),
2093 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
2094 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0, 0, 0, 0, 0))
2095>;
2096
Tom Stellard75aadc22012-12-11 21:25:42 +00002097/********** ================== **********/
2098/********** VOP3 Patterns **********/
2099/********** ================== **********/
2100
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002101def : Pat <
2102 (f32 (fadd (fmul f32:$src0, f32:$src1), f32:$src2)),
2103 (V_MAD_F32 $src0, $src1, $src2)
2104>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002105
Michel Danzer49812b52013-07-10 16:37:07 +00002106/********** ======================= **********/
2107/********** Load/Store Patterns **********/
2108/********** ======================= **********/
2109
Matt Arsenault99ed7892014-03-19 22:19:49 +00002110multiclass DSReadPat <DS inst, ValueType vt, PatFrag frag> {
2111 def : Pat <
2112 (vt (frag (add i32:$ptr, (i32 IMM16bit:$offset)))),
2113 (inst (i1 0), $ptr, (as_i16imm $offset))
2114 >;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002115
Matt Arsenault99ed7892014-03-19 22:19:49 +00002116 def : Pat <
2117 (frag i32:$src0),
2118 (vt (inst 0, $src0, 0))
2119 >;
2120}
Michel Danzer49812b52013-07-10 16:37:07 +00002121
Matt Arsenault99ed7892014-03-19 22:19:49 +00002122defm : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2123defm : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2124defm : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2125defm : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2126defm : DSReadPat <DS_READ_B32, i32, local_load>;
Matt Arsenaultb9433482014-03-19 22:19:52 +00002127defm : DSReadPat <DS_READ_B64, i64, local_load>;
Michel Danzer49812b52013-07-10 16:37:07 +00002128
Matt Arsenault99ed7892014-03-19 22:19:49 +00002129multiclass DSWritePat <DS inst, ValueType vt, PatFrag frag> {
2130 def : Pat <
2131 (frag vt:$value, (add i32:$ptr, (i32 IMM16bit:$offset))),
2132 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2133 >;
2134
2135 def : Pat <
Matt Arsenaultd06ebd92014-03-19 22:19:54 +00002136 (frag vt:$src1, i32:$src0),
Matt Arsenault99ed7892014-03-19 22:19:49 +00002137 (inst 0, $src0, $src1, 0)
2138 >;
2139}
2140
2141defm : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2142defm : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2143defm : DSWritePat <DS_WRITE_B32, i32, local_store>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +00002144defm : DSWritePat <DS_WRITE_B64, i64, local_store>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002145
Tom Stellard13c68ef2013-09-05 18:38:09 +00002146def : Pat <(atomic_load_add_local i32:$ptr, i32:$val),
Matt Arsenault9cd8c382014-03-19 22:19:39 +00002147 (DS_ADD_U32_RTN 0, $ptr, $val, 0)>;
Tom Stellard13c68ef2013-09-05 18:38:09 +00002148
Aaron Watry372cecf2013-09-06 20:17:42 +00002149def : Pat <(atomic_load_sub_local i32:$ptr, i32:$val),
Matt Arsenault9cd8c382014-03-19 22:19:39 +00002150 (DS_SUB_U32_RTN 0, $ptr, $val, 0)>;
Aaron Watry372cecf2013-09-06 20:17:42 +00002151
Tom Stellard556d9aa2013-06-03 17:39:37 +00002152//===----------------------------------------------------------------------===//
2153// MUBUF Patterns
2154//===----------------------------------------------------------------------===//
2155
Tom Stellard07a10a32013-06-03 17:39:43 +00002156multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
2157 PatFrag global_ld, PatFrag constant_ld> {
2158 def : Pat <
Tom Stellarde2367942014-02-06 18:36:41 +00002159 (vt (global_ld (mubuf_vaddr_offset i64:$ptr, i64:$offset, IMM12bit:$imm_offset))),
Tom Stellard11624bc2014-02-06 18:36:38 +00002160 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, (as_i16imm $imm_offset))
2161 >;
2162
2163 def : Pat <
Tom Stellard07a10a32013-06-03 17:39:43 +00002164 (vt (global_ld (add i64:$ptr, (i64 IMM12bit:$offset)))),
2165 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
2166 >;
2167
2168 def : Pat <
2169 (vt (global_ld i64:$ptr)),
2170 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
2171 >;
2172
2173 def : Pat <
2174 (vt (global_ld (add i64:$ptr, i64:$offset))),
2175 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2176 >;
2177
2178 def : Pat <
2179 (vt (constant_ld (add i64:$ptr, i64:$offset))),
2180 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2181 >;
2182}
2183
Tom Stellard9f950332013-07-23 01:48:35 +00002184defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32,
2185 sextloadi8_global, sextloadi8_constant>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002186defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32,
Tom Stellard33dd04b2013-07-23 01:47:52 +00002187 az_extloadi8_global, az_extloadi8_constant>;
Tom Stellard9f950332013-07-23 01:48:35 +00002188defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32,
2189 sextloadi16_global, sextloadi16_constant>;
2190defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32,
2191 az_extloadi16_global, az_extloadi16_constant>;
2192defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32,
2193 global_load, constant_load>;
Tom Stellard31209cc2013-07-15 19:00:09 +00002194defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
2195 global_load, constant_load>;
2196defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
2197 az_extloadi32_global, az_extloadi32_constant>;
Tom Stellard37157342013-06-15 00:09:31 +00002198defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32,
2199 global_load, constant_load>;
2200defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32,
2201 global_load, constant_load>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002202
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002203multiclass MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> {
Tom Stellard556d9aa2013-06-03 17:39:37 +00002204
2205 def : Pat <
Tom Stellarde2367942014-02-06 18:36:41 +00002206 (st vt:$value, (mubuf_vaddr_offset i64:$ptr, i64:$offset, IMM12bit:$imm_offset)),
2207 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, (as_i16imm $imm_offset))
2208 >;
2209
2210 def : Pat <
Tom Stellard2937cbc2014-02-06 18:36:39 +00002211 (st vt:$value, (add i64:$ptr, IMM12bit:$offset)),
2212 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
2213 >;
2214
2215 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002216 (st vt:$value, i64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00002217 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
2218 >;
2219
2220 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002221 (st vt:$value, (add i64:$ptr, i64:$offset)),
Tom Stellard556d9aa2013-06-03 17:39:37 +00002222 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, 0)
2223 >;
2224}
2225
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002226defm : MUBUFStore_Pattern <BUFFER_STORE_BYTE, i32, truncstorei8_global>;
2227defm : MUBUFStore_Pattern <BUFFER_STORE_SHORT, i32, truncstorei16_global>;
2228defm : MUBUFStore_Pattern <BUFFER_STORE_DWORD, i32, global_store>;
2229defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, i64, global_store>;
2230defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, v2i32, global_store>;
2231defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4, v4i32, global_store>;
Tom Stellard556d9aa2013-06-03 17:39:37 +00002232
Michel Danzer13736222014-01-27 07:20:51 +00002233// BUFFER_LOAD_DWORD*, addr64=0
2234multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2235 MUBUF bothen> {
2236
2237 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002238 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002239 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2240 imm:$tfe)),
2241 (offset $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2242 (as_i1imm $slc), (as_i1imm $tfe))
2243 >;
2244
2245 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002246 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002247 imm, 1, 0, imm:$glc, imm:$slc,
2248 imm:$tfe)),
2249 (offen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2250 (as_i1imm $tfe))
2251 >;
2252
2253 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002254 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002255 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2256 imm:$tfe)),
2257 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2258 (as_i1imm $slc), (as_i1imm $tfe))
2259 >;
2260
2261 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002262 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002263 imm, 1, 1, imm:$glc, imm:$slc,
2264 imm:$tfe)),
2265 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2266 (as_i1imm $tfe))
2267 >;
2268}
2269
2270defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2271 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2272defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2273 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2274defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2275 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2276
Tom Stellardafcf12f2013-09-12 02:55:14 +00002277//===----------------------------------------------------------------------===//
2278// MTBUF Patterns
2279//===----------------------------------------------------------------------===//
2280
2281// TBUFFER_STORE_FORMAT_*, addr64=0
2282class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002283 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002284 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2285 imm:$nfmt, imm:$offen, imm:$idxen,
2286 imm:$glc, imm:$slc, imm:$tfe),
2287 (opcode
2288 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2289 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2290 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2291>;
2292
2293def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2294def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2295def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2296def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2297
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002298let Predicates = [isCI] in {
2299
2300// Sea island new arithmetic instructinos
2301let neverHasSideEffects = 1 in {
2302defm V_TRUNC_F64 : VOP1_64 <0x00000017, "V_TRUNC_F64",
2303 [(set f64:$dst, (ftrunc f64:$src0))]
2304>;
2305defm V_CEIL_F64 : VOP1_64 <0x00000018, "V_CEIL_F64",
2306 [(set f64:$dst, (fceil f64:$src0))]
2307>;
2308defm V_FLOOR_F64 : VOP1_64 <0x0000001A, "V_FLOOR_F64",
2309 [(set f64:$dst, (ffloor f64:$src0))]
2310>;
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002311defm V_RNDNE_F64 : VOP1_64 <0x00000019, "V_RNDNE_F64",
2312 [(set f64:$dst, (frint f64:$src0))]
2313>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002314
2315def V_QSAD_PK_U16_U8 : VOP3_32 <0x00000173, "V_QSAD_PK_U16_U8", []>;
2316def V_MQSAD_U16_U8 : VOP3_32 <0x000000172, "V_MQSAD_U16_U8", []>;
2317def V_MQSAD_U32_U8 : VOP3_32 <0x00000175, "V_MQSAD_U32_U8", []>;
2318def V_MAD_U64_U32 : VOP3_64 <0x00000176, "V_MAD_U64_U32", []>;
2319
2320// XXX - Does this set VCC?
2321def V_MAD_I64_I32 : VOP3_64 <0x00000177, "V_MAD_I64_I32", []>;
2322} // End neverHasSideEffects = 1
2323
2324// Remaining instructions:
2325// FLAT_*
2326// S_CBRANCH_CDBGUSER
2327// S_CBRANCH_CDBGSYS
2328// S_CBRANCH_CDBGSYS_OR_USER
2329// S_CBRANCH_CDBGSYS_AND_USER
2330// S_DCACHE_INV_VOL
2331// V_EXP_LEGACY_F32
2332// V_LOG_LEGACY_F32
2333// DS_NOP
2334// DS_GWS_SEMA_RELEASE_ALL
2335// DS_WRAP_RTN_B32
2336// DS_CNDXCHG32_RTN_B64
2337// DS_WRITE_B96
2338// DS_WRITE_B128
2339// DS_CONDXCHG32_RTN_B128
2340// DS_READ_B96
2341// DS_READ_B128
2342// BUFFER_LOAD_DWORDX3
2343// BUFFER_STORE_DWORDX3
2344
2345} // End Predicates = [isCI]
2346
2347
Christian Konig2989ffc2013-03-18 11:34:16 +00002348/********** ====================== **********/
2349/********** Indirect adressing **********/
2350/********** ====================== **********/
2351
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002352multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002353
Christian Konig2989ffc2013-03-18 11:34:16 +00002354 // 1. Extract with offset
2355 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002356 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002357 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002358 >;
2359
2360 // 2. Extract without offset
2361 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002362 (vector_extract vt:$vec, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002363 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002364 >;
2365
2366 // 3. Insert with offset
2367 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002368 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002369 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002370 >;
2371
2372 // 4. Insert without offset
2373 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002374 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002375 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002376 >;
2377}
2378
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002379defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2380defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2381defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2382defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2383
2384defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2385defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2386defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2387defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002388
Christian Konig08f59292013-03-27 15:27:31 +00002389/********** =============== **********/
2390/********** Conditions **********/
2391/********** =============== **********/
2392
2393def : Pat<
2394 (i1 (setcc f32:$src0, f32:$src1, SETO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002395 (V_CMP_O_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00002396>;
2397
2398def : Pat<
2399 (i1 (setcc f32:$src0, f32:$src1, SETUO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002400 (V_CMP_U_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00002401>;
2402
Tom Stellard81d871d2013-11-13 23:36:50 +00002403//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002404// Conversion Patterns
2405//===----------------------------------------------------------------------===//
2406
2407def : Pat<(i32 (sext_inreg i32:$src, i1)),
2408 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
2409
2410// TODO: Match 64-bit BFE. SI has a 64-bit BFE, but it's scalar only so it
2411// might not be worth the effort, and will need to expand to shifts when
2412// fixing SGPR copies.
2413
2414// Handle sext_inreg in i64
2415def : Pat <
2416 (i64 (sext_inreg i64:$src, i1)),
2417 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2418 (S_BFE_I32 (EXTRACT_SUBREG i64:$src, sub0), 65536), sub0), // 0 | 1 << 16
2419 (S_MOV_B32 -1), sub1)
2420>;
2421
2422def : Pat <
2423 (i64 (sext_inreg i64:$src, i8)),
2424 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2425 (S_SEXT_I32_I8 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2426 (S_MOV_B32 -1), sub1)
2427>;
2428
2429def : Pat <
2430 (i64 (sext_inreg i64:$src, i16)),
2431 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2432 (S_SEXT_I32_I16 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2433 (S_MOV_B32 -1), sub1)
2434>;
2435
2436//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00002437// Miscellaneous Patterns
2438//===----------------------------------------------------------------------===//
2439
2440def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00002441 (i32 (trunc i64:$a)),
2442 (EXTRACT_SUBREG $a, sub0)
2443>;
2444
Michel Danzerbf1a6412014-01-28 03:01:16 +00002445def : Pat <
2446 (i1 (trunc i32:$a)),
2447 (V_CMP_EQ_I32_e64 (V_AND_B32_e32 (i32 1), $a), 1)
2448>;
2449
Matt Arsenault04fca442013-11-18 20:09:37 +00002450// V_ADD_I32_e32/S_ADD_I32 produces carry in VCC/SCC. For the vector
2451// case, the sgpr-copies pass will fix this to use the vector version.
2452def : Pat <
2453 (i32 (addc i32:$src0, i32:$src1)),
2454 (S_ADD_I32 $src0, $src1)
2455>;
2456
Tom Stellardfb961692013-10-23 00:44:19 +00002457//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00002458// Miscellaneous Optimization Patterns
2459//============================================================================//
2460
2461def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>;
2462
Tom Stellard75aadc22012-12-11 21:25:42 +00002463} // End isSI predicate