blob: 80897f2f416412e240d4b89a048ef24dd9210522 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
34
Vincent Lejeuned6cbede2013-10-13 17:56:28 +000035def WAIT_FLAG : InstFlag<"printWaitFlag">;
36
Tom Stellard75aadc22012-12-11 21:25:42 +000037let Predicates = [isSI] in {
38
Tom Stellard8d6d4492014-04-22 16:33:57 +000039//===----------------------------------------------------------------------===//
40// SMRD Instructions
41//===----------------------------------------------------------------------===//
42
43let mayLoad = 1 in {
44
45// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
46// SMRD instructions, because the SGPR_32 register class does not include M0
47// and writing to M0 from an SMRD instruction will hang the GPU.
48defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SGPR_32>;
49defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
50defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
51defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
52defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
53
54defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
55 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SGPR_32
56>;
57
58defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
59 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
60>;
61
62defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
63 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
64>;
65
66defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
67 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
68>;
69
70defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
71 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
72>;
73
74} // mayLoad = 1
75
76//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
77//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
78
79//===----------------------------------------------------------------------===//
80// SOP1 Instructions
81//===----------------------------------------------------------------------===//
82
Tom Stellard75aadc22012-12-11 21:25:42 +000083let neverHasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +000084
85let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000086def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
87def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
88def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
89def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000090} // End isMoveImm = 1
91
Matt Arsenault2c335622014-04-09 07:16:16 +000092def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32",
93 [(set i32:$dst, (not i32:$src0))]
94>;
95
Tom Stellard75aadc22012-12-11 21:25:42 +000096def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64", []>;
97def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
98def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
99def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32", []>;
100def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
101} // End neverHasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000102
Tom Stellard75aadc22012-12-11 21:25:42 +0000103////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
104////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
105////def S_BCNT1_I32_B32 : SOP1_BCNT1 <0x0000000f, "S_BCNT1_I32_B32", []>;
106////def S_BCNT1_I32_B64 : SOP1_BCNT1 <0x00000010, "S_BCNT1_I32_B64", []>;
107////def S_FF0_I32_B32 : SOP1_FF0 <0x00000011, "S_FF0_I32_B32", []>;
108////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
109////def S_FF1_I32_B32 : SOP1_FF1 <0x00000013, "S_FF1_I32_B32", []>;
110////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
111//def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32", []>;
112//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
113def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
114//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
Matt Arsenault27cc9582014-04-18 01:53:18 +0000115def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8",
116 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
117>;
118def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16",
119 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
120>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000121
Tom Stellard75aadc22012-12-11 21:25:42 +0000122////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
123////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
124////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
125////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
126def S_GETPC_B64 : SOP1_64 <0x0000001f, "S_GETPC_B64", []>;
127def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
128def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
129def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
130
131let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
132
133def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
134def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
135def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
136def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
137def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
138def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
139def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
140def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
141
142} // End hasSideEffects = 1
143
144def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
145def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
146def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
147def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
148def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
149def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
150//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
151def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
152def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
153def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000154
155//===----------------------------------------------------------------------===//
156// SOP2 Instructions
157//===----------------------------------------------------------------------===//
158
159let Defs = [SCC] in { // Carry out goes to SCC
160let isCommutable = 1 in {
161def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
162def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32",
163 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
164>;
165} // End isCommutable = 1
166
167def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
168def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32",
169 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
170>;
171
172let Uses = [SCC] in { // Carry in comes from SCC
173let isCommutable = 1 in {
174def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32",
175 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
176} // End isCommutable = 1
177
178def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32",
179 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
180} // End Uses = [SCC]
181} // End Defs = [SCC]
182
183def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32",
184 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
185>;
186def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32",
187 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
188>;
189def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32",
190 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
191>;
192def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32",
193 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
194>;
195
196def S_CSELECT_B32 : SOP2 <
197 0x0000000a, (outs SReg_32:$dst),
198 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
199 []
200>;
201
202def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
203
204def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32",
205 [(set i32:$dst, (and i32:$src0, i32:$src1))]
206>;
207
208def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
209 [(set i64:$dst, (and i64:$src0, i64:$src1))]
210>;
211
212def : Pat <
213 (i1 (and i1:$src0, i1:$src1)),
214 (S_AND_B64 $src0, $src1)
215>;
216
217def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32",
218 [(set i32:$dst, (or i32:$src0, i32:$src1))]
219>;
220
221def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64",
222 [(set i64:$dst, (or i64:$src0, i64:$src1))]
223>;
224
225def : Pat <
226 (i1 (or i1:$src0, i1:$src1)),
227 (S_OR_B64 $src0, $src1)
228>;
229
230def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32",
231 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
232>;
233
234def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
235 [(set i1:$dst, (xor i1:$src0, i1:$src1))]
236>;
237def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
238def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
239def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
240def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
241def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
242def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
243def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
244def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
245def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
246def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
247
248// Use added complexity so these patterns are preferred to the VALU patterns.
249let AddedComplexity = 1 in {
250
251def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32",
252 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
253>;
254def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64",
255 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
256>;
257def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32",
258 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
259>;
260def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64",
261 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
262>;
263def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32",
264 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
265>;
266def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64",
267 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
268>;
269
270} // End AddedComplexity = 1
271
272def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
273def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
274def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
275def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
276def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
277def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
278def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
279//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
280def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
281
282//===----------------------------------------------------------------------===//
283// SOPC Instructions
284//===----------------------------------------------------------------------===//
285
286def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32">;
287def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32">;
288def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32">;
289def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32">;
290def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32">;
291def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32">;
292def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32">;
293def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32">;
294def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32">;
295def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32">;
296def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32">;
297def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32">;
298////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
299////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
300////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
301////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
302//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
303
304//===----------------------------------------------------------------------===//
305// SOPK Instructions
306//===----------------------------------------------------------------------===//
307
Tom Stellard75aadc22012-12-11 21:25:42 +0000308def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
309def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
310
311/*
312This instruction is disabled for now until we can figure out how to teach
313the instruction selector to correctly use the S_CMP* vs V_CMP*
314instructions.
315
316When this instruction is enabled the code generator sometimes produces this
317invalid sequence:
318
319SCC = S_CMPK_EQ_I32 SGPR0, imm
320VCC = COPY SCC
321VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
322
323def S_CMPK_EQ_I32 : SOPK <
324 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
325 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000326 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000327>;
328*/
329
Christian Konig76edd4f2013-02-26 17:52:29 +0000330let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000331def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
332def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
333def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
334def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
335def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
336def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
337def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
338def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
339def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
340def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
341def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000342} // End isCompare = 1
343
Matt Arsenault3383eec2013-11-14 22:32:49 +0000344let Defs = [SCC], isCommutable = 1 in {
345 def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
346 def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
347}
348
Tom Stellard75aadc22012-12-11 21:25:42 +0000349//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
350def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
351def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
352def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
353//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
354//def EXP : EXP_ <0x00000000, "EXP", []>;
355
Tom Stellard8d6d4492014-04-22 16:33:57 +0000356//===----------------------------------------------------------------------===//
357// SOPP Instructions
358//===----------------------------------------------------------------------===//
359
360//def S_NOP : SOPP_ <0x00000000, "S_NOP", []>;
361
362let isTerminator = 1 in {
363
364def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
365 [(IL_retflag)]> {
366 let SIMM16 = 0;
367 let isBarrier = 1;
368 let hasCtrlDep = 1;
369}
370
371let isBranch = 1 in {
372def S_BRANCH : SOPP <
373 0x00000002, (ins brtarget:$target), "S_BRANCH $target",
374 [(br bb:$target)]> {
375 let isBarrier = 1;
376}
377
378let DisableEncoding = "$scc" in {
379def S_CBRANCH_SCC0 : SOPP <
380 0x00000004, (ins brtarget:$target, SCCReg:$scc),
381 "S_CBRANCH_SCC0 $target", []
382>;
383def S_CBRANCH_SCC1 : SOPP <
384 0x00000005, (ins brtarget:$target, SCCReg:$scc),
385 "S_CBRANCH_SCC1 $target",
386 []
387>;
388} // End DisableEncoding = "$scc"
389
390def S_CBRANCH_VCCZ : SOPP <
391 0x00000006, (ins brtarget:$target, VCCReg:$vcc),
392 "S_CBRANCH_VCCZ $target",
393 []
394>;
395def S_CBRANCH_VCCNZ : SOPP <
396 0x00000007, (ins brtarget:$target, VCCReg:$vcc),
397 "S_CBRANCH_VCCNZ $target",
398 []
399>;
400
401let DisableEncoding = "$exec" in {
402def S_CBRANCH_EXECZ : SOPP <
403 0x00000008, (ins brtarget:$target, EXECReg:$exec),
404 "S_CBRANCH_EXECZ $target",
405 []
406>;
407def S_CBRANCH_EXECNZ : SOPP <
408 0x00000009, (ins brtarget:$target, EXECReg:$exec),
409 "S_CBRANCH_EXECNZ $target",
410 []
411>;
412} // End DisableEncoding = "$exec"
413
414
415} // End isBranch = 1
416} // End isTerminator = 1
417
418let hasSideEffects = 1 in {
419def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
420 [(int_AMDGPU_barrier_local)]
421> {
422 let SIMM16 = 0;
423 let isBarrier = 1;
424 let hasCtrlDep = 1;
425 let mayLoad = 1;
426 let mayStore = 1;
427}
428
429def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16",
430 []
431>;
432//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
433//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
434//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
435
436let Uses = [EXEC] in {
437 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "S_SENDMSG $simm16",
438 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
439 > {
440 let DisableEncoding = "$m0";
441 }
442} // End Uses = [EXEC]
443
444//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
445//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
446//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
447//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
448//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
449//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
450} // End hasSideEffects
451
452//===----------------------------------------------------------------------===//
453// VOPC Instructions
454//===----------------------------------------------------------------------===//
455
Christian Konig76edd4f2013-02-26 17:52:29 +0000456let isCompare = 1 in {
457
Christian Konigb19849a2013-02-21 15:17:04 +0000458defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000459defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", f32, COND_OLT>;
460defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", f32, COND_OEQ>;
461defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", f32, COND_OLE>;
462defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", f32, COND_OGT>;
463defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32">;
464defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", f32, COND_OGE>;
465defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32", f32, COND_O>;
466defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32", f32, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000467defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32">;
468defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32">;
469defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32">;
470defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000471defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", f32, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000472defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32">;
473defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000474
Christian Konig76edd4f2013-02-26 17:52:29 +0000475let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000476
Christian Konigb19849a2013-02-21 15:17:04 +0000477defm V_CMPX_F_F32 : VOPC_32 <0x00000010, "V_CMPX_F_F32">;
478defm V_CMPX_LT_F32 : VOPC_32 <0x00000011, "V_CMPX_LT_F32">;
479defm V_CMPX_EQ_F32 : VOPC_32 <0x00000012, "V_CMPX_EQ_F32">;
480defm V_CMPX_LE_F32 : VOPC_32 <0x00000013, "V_CMPX_LE_F32">;
481defm V_CMPX_GT_F32 : VOPC_32 <0x00000014, "V_CMPX_GT_F32">;
482defm V_CMPX_LG_F32 : VOPC_32 <0x00000015, "V_CMPX_LG_F32">;
483defm V_CMPX_GE_F32 : VOPC_32 <0x00000016, "V_CMPX_GE_F32">;
484defm V_CMPX_O_F32 : VOPC_32 <0x00000017, "V_CMPX_O_F32">;
485defm V_CMPX_U_F32 : VOPC_32 <0x00000018, "V_CMPX_U_F32">;
486defm V_CMPX_NGE_F32 : VOPC_32 <0x00000019, "V_CMPX_NGE_F32">;
487defm V_CMPX_NLG_F32 : VOPC_32 <0x0000001a, "V_CMPX_NLG_F32">;
488defm V_CMPX_NGT_F32 : VOPC_32 <0x0000001b, "V_CMPX_NGT_F32">;
489defm V_CMPX_NLE_F32 : VOPC_32 <0x0000001c, "V_CMPX_NLE_F32">;
490defm V_CMPX_NEQ_F32 : VOPC_32 <0x0000001d, "V_CMPX_NEQ_F32">;
491defm V_CMPX_NLT_F32 : VOPC_32 <0x0000001e, "V_CMPX_NLT_F32">;
492defm V_CMPX_TRU_F32 : VOPC_32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000493
Christian Konig76edd4f2013-02-26 17:52:29 +0000494} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000495
Christian Konigb19849a2013-02-21 15:17:04 +0000496defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000497defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64", f64, COND_OLT>;
498defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64", f64, COND_OEQ>;
499defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64", f64, COND_OLE>;
500defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64", f64, COND_OGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000501defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000502defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64", f64, COND_OGE>;
503defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64", f64, COND_O>;
504defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64", f64, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000505defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64">;
506defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64">;
507defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64">;
508defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000509defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64", f64, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000510defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64">;
511defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000512
Christian Konig76edd4f2013-02-26 17:52:29 +0000513let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000514
Christian Konigb19849a2013-02-21 15:17:04 +0000515defm V_CMPX_F_F64 : VOPC_64 <0x00000030, "V_CMPX_F_F64">;
516defm V_CMPX_LT_F64 : VOPC_64 <0x00000031, "V_CMPX_LT_F64">;
517defm V_CMPX_EQ_F64 : VOPC_64 <0x00000032, "V_CMPX_EQ_F64">;
518defm V_CMPX_LE_F64 : VOPC_64 <0x00000033, "V_CMPX_LE_F64">;
519defm V_CMPX_GT_F64 : VOPC_64 <0x00000034, "V_CMPX_GT_F64">;
520defm V_CMPX_LG_F64 : VOPC_64 <0x00000035, "V_CMPX_LG_F64">;
521defm V_CMPX_GE_F64 : VOPC_64 <0x00000036, "V_CMPX_GE_F64">;
522defm V_CMPX_O_F64 : VOPC_64 <0x00000037, "V_CMPX_O_F64">;
523defm V_CMPX_U_F64 : VOPC_64 <0x00000038, "V_CMPX_U_F64">;
524defm V_CMPX_NGE_F64 : VOPC_64 <0x00000039, "V_CMPX_NGE_F64">;
525defm V_CMPX_NLG_F64 : VOPC_64 <0x0000003a, "V_CMPX_NLG_F64">;
526defm V_CMPX_NGT_F64 : VOPC_64 <0x0000003b, "V_CMPX_NGT_F64">;
527defm V_CMPX_NLE_F64 : VOPC_64 <0x0000003c, "V_CMPX_NLE_F64">;
528defm V_CMPX_NEQ_F64 : VOPC_64 <0x0000003d, "V_CMPX_NEQ_F64">;
529defm V_CMPX_NLT_F64 : VOPC_64 <0x0000003e, "V_CMPX_NLT_F64">;
530defm V_CMPX_TRU_F64 : VOPC_64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000531
Christian Konig76edd4f2013-02-26 17:52:29 +0000532} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000533
Christian Konigb19849a2013-02-21 15:17:04 +0000534defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32">;
535defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32">;
536defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32">;
537defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32">;
538defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32">;
539defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32">;
540defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32">;
541defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32">;
542defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32">;
543defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32">;
544defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32">;
545defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32">;
546defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32">;
547defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32">;
548defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32">;
549defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000550
551let hasSideEffects = 1, Defs = [EXEC] in {
552
Christian Konigb19849a2013-02-21 15:17:04 +0000553defm V_CMPSX_F_F32 : VOPC_32 <0x00000050, "V_CMPSX_F_F32">;
554defm V_CMPSX_LT_F32 : VOPC_32 <0x00000051, "V_CMPSX_LT_F32">;
555defm V_CMPSX_EQ_F32 : VOPC_32 <0x00000052, "V_CMPSX_EQ_F32">;
556defm V_CMPSX_LE_F32 : VOPC_32 <0x00000053, "V_CMPSX_LE_F32">;
557defm V_CMPSX_GT_F32 : VOPC_32 <0x00000054, "V_CMPSX_GT_F32">;
558defm V_CMPSX_LG_F32 : VOPC_32 <0x00000055, "V_CMPSX_LG_F32">;
559defm V_CMPSX_GE_F32 : VOPC_32 <0x00000056, "V_CMPSX_GE_F32">;
560defm V_CMPSX_O_F32 : VOPC_32 <0x00000057, "V_CMPSX_O_F32">;
561defm V_CMPSX_U_F32 : VOPC_32 <0x00000058, "V_CMPSX_U_F32">;
562defm V_CMPSX_NGE_F32 : VOPC_32 <0x00000059, "V_CMPSX_NGE_F32">;
563defm V_CMPSX_NLG_F32 : VOPC_32 <0x0000005a, "V_CMPSX_NLG_F32">;
564defm V_CMPSX_NGT_F32 : VOPC_32 <0x0000005b, "V_CMPSX_NGT_F32">;
565defm V_CMPSX_NLE_F32 : VOPC_32 <0x0000005c, "V_CMPSX_NLE_F32">;
566defm V_CMPSX_NEQ_F32 : VOPC_32 <0x0000005d, "V_CMPSX_NEQ_F32">;
567defm V_CMPSX_NLT_F32 : VOPC_32 <0x0000005e, "V_CMPSX_NLT_F32">;
568defm V_CMPSX_TRU_F32 : VOPC_32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000569
570} // End hasSideEffects = 1, Defs = [EXEC]
571
Christian Konigb19849a2013-02-21 15:17:04 +0000572defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64">;
573defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64">;
574defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64">;
575defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64">;
576defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64">;
577defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64">;
578defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64">;
579defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64">;
580defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64">;
581defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64">;
582defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64">;
583defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64">;
584defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64">;
585defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64">;
586defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64">;
587defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000588
589let hasSideEffects = 1, Defs = [EXEC] in {
590
Christian Konigb19849a2013-02-21 15:17:04 +0000591defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64">;
592defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64">;
593defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64">;
594defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64">;
595defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64">;
596defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64">;
597defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64">;
598defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64">;
599defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64">;
600defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64">;
601defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64">;
602defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64">;
603defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64">;
604defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64">;
605defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64">;
606defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000607
608} // End hasSideEffects = 1, Defs = [EXEC]
609
Christian Konigb19849a2013-02-21 15:17:04 +0000610defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000611defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", i32, COND_SLT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000612defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", i32, COND_EQ>;
Tom Stellardc0845332013-11-22 23:07:58 +0000613defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", i32, COND_SLE>;
614defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", i32, COND_SGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000615defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", i32, COND_NE>;
Tom Stellardc0845332013-11-22 23:07:58 +0000616defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", i32, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000617defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000618
Christian Konig76edd4f2013-02-26 17:52:29 +0000619let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000620
Christian Konigb19849a2013-02-21 15:17:04 +0000621defm V_CMPX_F_I32 : VOPC_32 <0x00000090, "V_CMPX_F_I32">;
622defm V_CMPX_LT_I32 : VOPC_32 <0x00000091, "V_CMPX_LT_I32">;
623defm V_CMPX_EQ_I32 : VOPC_32 <0x00000092, "V_CMPX_EQ_I32">;
624defm V_CMPX_LE_I32 : VOPC_32 <0x00000093, "V_CMPX_LE_I32">;
625defm V_CMPX_GT_I32 : VOPC_32 <0x00000094, "V_CMPX_GT_I32">;
626defm V_CMPX_NE_I32 : VOPC_32 <0x00000095, "V_CMPX_NE_I32">;
627defm V_CMPX_GE_I32 : VOPC_32 <0x00000096, "V_CMPX_GE_I32">;
628defm V_CMPX_T_I32 : VOPC_32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000629
Christian Konig76edd4f2013-02-26 17:52:29 +0000630} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000631
Christian Konigb19849a2013-02-21 15:17:04 +0000632defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000633defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64", i64, COND_SLT>;
634defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64", i64, COND_EQ>;
635defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64", i64, COND_SLE>;
636defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64", i64, COND_SGT>;
637defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64", i64, COND_NE>;
638defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64", i64, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000639defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000640
Christian Konig76edd4f2013-02-26 17:52:29 +0000641let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000642
Christian Konigb19849a2013-02-21 15:17:04 +0000643defm V_CMPX_F_I64 : VOPC_64 <0x000000b0, "V_CMPX_F_I64">;
644defm V_CMPX_LT_I64 : VOPC_64 <0x000000b1, "V_CMPX_LT_I64">;
645defm V_CMPX_EQ_I64 : VOPC_64 <0x000000b2, "V_CMPX_EQ_I64">;
646defm V_CMPX_LE_I64 : VOPC_64 <0x000000b3, "V_CMPX_LE_I64">;
647defm V_CMPX_GT_I64 : VOPC_64 <0x000000b4, "V_CMPX_GT_I64">;
648defm V_CMPX_NE_I64 : VOPC_64 <0x000000b5, "V_CMPX_NE_I64">;
649defm V_CMPX_GE_I64 : VOPC_64 <0x000000b6, "V_CMPX_GE_I64">;
650defm V_CMPX_T_I64 : VOPC_64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000651
Christian Konig76edd4f2013-02-26 17:52:29 +0000652} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000653
Christian Konigb19849a2013-02-21 15:17:04 +0000654defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000655defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32", i32, COND_ULT>;
656defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32", i32, COND_EQ>;
657defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32", i32, COND_ULE>;
658defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32", i32, COND_UGT>;
659defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32", i32, COND_NE>;
660defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32", i32, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000661defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000662
Christian Konig76edd4f2013-02-26 17:52:29 +0000663let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000664
Christian Konigb19849a2013-02-21 15:17:04 +0000665defm V_CMPX_F_U32 : VOPC_32 <0x000000d0, "V_CMPX_F_U32">;
666defm V_CMPX_LT_U32 : VOPC_32 <0x000000d1, "V_CMPX_LT_U32">;
667defm V_CMPX_EQ_U32 : VOPC_32 <0x000000d2, "V_CMPX_EQ_U32">;
668defm V_CMPX_LE_U32 : VOPC_32 <0x000000d3, "V_CMPX_LE_U32">;
669defm V_CMPX_GT_U32 : VOPC_32 <0x000000d4, "V_CMPX_GT_U32">;
670defm V_CMPX_NE_U32 : VOPC_32 <0x000000d5, "V_CMPX_NE_U32">;
671defm V_CMPX_GE_U32 : VOPC_32 <0x000000d6, "V_CMPX_GE_U32">;
672defm V_CMPX_T_U32 : VOPC_32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000673
Christian Konig76edd4f2013-02-26 17:52:29 +0000674} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000675
Christian Konigb19849a2013-02-21 15:17:04 +0000676defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000677defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64", i64, COND_ULT>;
678defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64", i64, COND_EQ>;
679defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64", i64, COND_ULE>;
680defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64", i64, COND_UGT>;
681defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64", i64, COND_NE>;
682defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64", i64, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000683defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000684
685let hasSideEffects = 1, Defs = [EXEC] in {
686
Christian Konigb19849a2013-02-21 15:17:04 +0000687defm V_CMPX_F_U64 : VOPC_64 <0x000000f0, "V_CMPX_F_U64">;
688defm V_CMPX_LT_U64 : VOPC_64 <0x000000f1, "V_CMPX_LT_U64">;
689defm V_CMPX_EQ_U64 : VOPC_64 <0x000000f2, "V_CMPX_EQ_U64">;
690defm V_CMPX_LE_U64 : VOPC_64 <0x000000f3, "V_CMPX_LE_U64">;
691defm V_CMPX_GT_U64 : VOPC_64 <0x000000f4, "V_CMPX_GT_U64">;
692defm V_CMPX_NE_U64 : VOPC_64 <0x000000f5, "V_CMPX_NE_U64">;
693defm V_CMPX_GE_U64 : VOPC_64 <0x000000f6, "V_CMPX_GE_U64">;
694defm V_CMPX_T_U64 : VOPC_64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000695
696} // End hasSideEffects = 1, Defs = [EXEC]
697
Christian Konigb19849a2013-02-21 15:17:04 +0000698defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000699
700let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000701defm V_CMPX_CLASS_F32 : VOPC_32 <0x00000098, "V_CMPX_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000702} // End hasSideEffects = 1, Defs = [EXEC]
703
Christian Konigb19849a2013-02-21 15:17:04 +0000704defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000705
706let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000707defm V_CMPX_CLASS_F64 : VOPC_64 <0x000000b8, "V_CMPX_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000708} // End hasSideEffects = 1, Defs = [EXEC]
709
710} // End isCompare = 1
711
Tom Stellard8d6d4492014-04-22 16:33:57 +0000712//===----------------------------------------------------------------------===//
713// DS Instructions
714//===----------------------------------------------------------------------===//
715
Tom Stellard13c68ef2013-09-05 18:38:09 +0000716def DS_ADD_U32_RTN : DS_1A1D_RET <0x20, "DS_ADD_U32_RTN", VReg_32>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000717def DS_SUB_U32_RTN : DS_1A1D_RET <0x21, "DS_SUB_U32_RTN", VReg_32>;
Michel Danzer1c454302013-07-10 16:36:43 +0000718def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000719def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
720def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000721def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "DS_WRITE_B64", VReg_64>;
722
Michel Danzer1c454302013-07-10 16:36:43 +0000723def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000724def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
725def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
726def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
727def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Matt Arsenaultb9433482014-03-19 22:19:52 +0000728def DS_READ_B64 : DS_Load_Helper <0x00000076, "DS_READ_B64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000729
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000730// 2 forms.
731def DS_WRITE2_B32 : DS_Load2_Helper <0x0000000E, "DS_WRITE2_B32", VReg_64>;
732def DS_WRITE2_B64 : DS_Load2_Helper <0x0000004E, "DS_WRITE2_B64", VReg_128>;
733
734def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "DS_READ2_B32", VReg_64>;
735def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "DS_READ2_B64", VReg_128>;
736
737// TODO: DS_READ2ST64_B32, DS_READ2ST64_B64,
738// DS_WRITE2ST64_B32, DS_WRITE2ST64_B64
739
Tom Stellard8d6d4492014-04-22 16:33:57 +0000740//===----------------------------------------------------------------------===//
741// MUBUF Instructions
742//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000743
Tom Stellard75aadc22012-12-11 21:25:42 +0000744//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
745//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
746//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000747defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000748//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
749//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
750//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
751//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard07a10a32013-06-03 17:39:43 +0000752defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <0x00000008, "BUFFER_LOAD_UBYTE", VReg_32>;
Tom Stellard9f950332013-07-23 01:48:35 +0000753defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <0x00000009, "BUFFER_LOAD_SBYTE", VReg_32>;
754defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <0x0000000a, "BUFFER_LOAD_USHORT", VReg_32>;
755defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000756defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <0x0000000c, "BUFFER_LOAD_DWORD", VReg_32>;
757defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64>;
758defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000759
760def BUFFER_STORE_BYTE : MUBUF_Store_Helper <
761 0x00000018, "BUFFER_STORE_BYTE", VReg_32
762>;
763
764def BUFFER_STORE_SHORT : MUBUF_Store_Helper <
765 0x0000001a, "BUFFER_STORE_SHORT", VReg_32
766>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000767
768def BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000769 0x0000001c, "BUFFER_STORE_DWORD", VReg_32
Tom Stellard754f80f2013-04-05 23:31:51 +0000770>;
771
772def BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000773 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64
Tom Stellard754f80f2013-04-05 23:31:51 +0000774>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000775
776def BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000777 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128
Tom Stellard556d9aa2013-06-03 17:39:37 +0000778>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000779//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
780//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
781//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
782//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
783//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
784//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
785//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
786//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
787//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
788//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
789//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
790//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
791//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
792//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
793//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
794//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
795//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
796//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
797//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
798//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
799//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
800//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
801//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
802//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
803//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
804//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
805//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
806//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
807//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
808//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
809//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
810//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
811//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
812//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
813//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
814//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000815
816//===----------------------------------------------------------------------===//
817// MTBUF Instructions
818//===----------------------------------------------------------------------===//
819
Tom Stellard75aadc22012-12-11 21:25:42 +0000820//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
821//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
822//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
823def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellardafcf12f2013-09-12 02:55:14 +0000824def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>;
825def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>;
826def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>;
827def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000828
Tom Stellard8d6d4492014-04-22 16:33:57 +0000829//===----------------------------------------------------------------------===//
830// MIMG Instructions
831//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +0000832
Tom Stellard16a9a202013-08-14 23:24:17 +0000833defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
834defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000835//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
836//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
837//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
838//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
839//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
840//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
841//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
842//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard682bfbc2013-10-10 17:11:24 +0000843defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000844//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
845//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
846//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
847//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
848//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
849//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
850//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
851//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
852//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
853//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
854//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
855//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
856//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
857//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
858//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
859//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
860//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000861defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000862//def IMAGE_SAMPLE_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL", 0x00000021>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000863defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000864//def IMAGE_SAMPLE_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL", 0x00000023>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000865defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
866defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000867//def IMAGE_SAMPLE_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL", 0x00000026>;
868//def IMAGE_SAMPLE_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ", 0x00000027>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000869defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000870//def IMAGE_SAMPLE_C_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL", 0x00000029>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000871defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000872//def IMAGE_SAMPLE_C_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL", 0x0000002b>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000873defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
874defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000875//def IMAGE_SAMPLE_C_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL", 0x0000002e>;
876//def IMAGE_SAMPLE_C_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ", 0x0000002f>;
877//def IMAGE_SAMPLE_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_O", 0x00000030>;
878//def IMAGE_SAMPLE_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL_O", 0x00000031>;
879//def IMAGE_SAMPLE_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_O", 0x00000032>;
880//def IMAGE_SAMPLE_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL_O", 0x00000033>;
881//def IMAGE_SAMPLE_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_L_O", 0x00000034>;
882//def IMAGE_SAMPLE_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_O", 0x00000035>;
883//def IMAGE_SAMPLE_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL_O", 0x00000036>;
884//def IMAGE_SAMPLE_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ_O", 0x00000037>;
885//def IMAGE_SAMPLE_C_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_O", 0x00000038>;
886//def IMAGE_SAMPLE_C_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL_O", 0x00000039>;
887//def IMAGE_SAMPLE_C_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_O", 0x0000003a>;
888//def IMAGE_SAMPLE_C_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL_O", 0x0000003b>;
889//def IMAGE_SAMPLE_C_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_L_O", 0x0000003c>;
890//def IMAGE_SAMPLE_C_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_O", 0x0000003d>;
891//def IMAGE_SAMPLE_C_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL_O", 0x0000003e>;
892//def IMAGE_SAMPLE_C_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ_O", 0x0000003f>;
893//def IMAGE_GATHER4 : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4", 0x00000040>;
894//def IMAGE_GATHER4_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL", 0x00000041>;
895//def IMAGE_GATHER4_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L", 0x00000044>;
896//def IMAGE_GATHER4_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B", 0x00000045>;
897//def IMAGE_GATHER4_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL", 0x00000046>;
898//def IMAGE_GATHER4_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ", 0x00000047>;
899//def IMAGE_GATHER4_C : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C", 0x00000048>;
900//def IMAGE_GATHER4_C_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL", 0x00000049>;
901//def IMAGE_GATHER4_C_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L", 0x0000004c>;
902//def IMAGE_GATHER4_C_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B", 0x0000004d>;
903//def IMAGE_GATHER4_C_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL", 0x0000004e>;
904//def IMAGE_GATHER4_C_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ", 0x0000004f>;
905//def IMAGE_GATHER4_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_O", 0x00000050>;
906//def IMAGE_GATHER4_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL_O", 0x00000051>;
907//def IMAGE_GATHER4_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L_O", 0x00000054>;
908//def IMAGE_GATHER4_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_O", 0x00000055>;
909//def IMAGE_GATHER4_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL_O", 0x00000056>;
910//def IMAGE_GATHER4_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ_O", 0x00000057>;
911//def IMAGE_GATHER4_C_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_O", 0x00000058>;
912//def IMAGE_GATHER4_C_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL_O", 0x00000059>;
913//def IMAGE_GATHER4_C_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L_O", 0x0000005c>;
914//def IMAGE_GATHER4_C_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_O", 0x0000005d>;
915//def IMAGE_GATHER4_C_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL_O", 0x0000005e>;
916//def IMAGE_GATHER4_C_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ_O", 0x0000005f>;
917//def IMAGE_GET_LOD : MIMG_NoPattern_ <"IMAGE_GET_LOD", 0x00000060>;
918//def IMAGE_SAMPLE_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD", 0x00000068>;
919//def IMAGE_SAMPLE_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL", 0x00000069>;
920//def IMAGE_SAMPLE_C_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD", 0x0000006a>;
921//def IMAGE_SAMPLE_C_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL", 0x0000006b>;
922//def IMAGE_SAMPLE_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_O", 0x0000006c>;
923//def IMAGE_SAMPLE_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL_O", 0x0000006d>;
924//def IMAGE_SAMPLE_C_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_O", 0x0000006e>;
925//def IMAGE_SAMPLE_C_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL_O", 0x0000006f>;
926//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
927//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000928
Tom Stellard8d6d4492014-04-22 16:33:57 +0000929//===----------------------------------------------------------------------===//
930// VOP1 Instructions
931//===----------------------------------------------------------------------===//
932
933//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000934
935let neverHasSideEffects = 1, isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000936defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000937} // End neverHasSideEffects = 1, isMoveImm = 1
938
Tom Stellardfbe435d2014-03-17 17:03:51 +0000939let Uses = [EXEC] in {
940
941def V_READFIRSTLANE_B32 : VOP1 <
942 0x00000002,
943 (outs SReg_32:$vdst),
944 (ins VReg_32:$src0),
945 "V_READFIRSTLANE_B32 $vdst, $src0",
946 []
947>;
948
949}
950
Niels Ole Salscheider4715d882013-08-08 16:06:08 +0000951defm V_CVT_I32_F64 : VOP1_32_64 <0x00000003, "V_CVT_I32_F64",
952 [(set i32:$dst, (fp_to_sint f64:$src0))]
953>;
954defm V_CVT_F64_I32 : VOP1_64_32 <0x00000004, "V_CVT_F64_I32",
955 [(set f64:$dst, (sint_to_fp i32:$src0))]
956>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000957defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000958 [(set f32:$dst, (sint_to_fp i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000959>;
Tom Stellardc932d732013-05-06 23:02:07 +0000960defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32",
961 [(set f32:$dst, (uint_to_fp i32:$src0))]
962>;
Tom Stellard73c31d52013-08-14 22:21:57 +0000963defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32",
964 [(set i32:$dst, (fp_to_uint f32:$src0))]
965>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000966defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000967 [(set i32:$dst, (fp_to_sint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000968>;
969defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>;
970////def V_CVT_F16_F32 : VOP1_F16 <0x0000000a, "V_CVT_F16_F32", []>;
971//defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16", []>;
972//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
973//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
974//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +0000975defm V_CVT_F32_F64 : VOP1_32_64 <0x0000000f, "V_CVT_F32_F64",
976 [(set f32:$dst, (fround f64:$src0))]
977>;
978defm V_CVT_F64_F32 : VOP1_64_32 <0x00000010, "V_CVT_F64_F32",
979 [(set f64:$dst, (fextend f32:$src0))]
980>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000981//defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0", []>;
982//defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1", []>;
983//defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2", []>;
984//defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3", []>;
985//defm V_CVT_U32_F64 : VOP1_32 <0x00000015, "V_CVT_U32_F64", []>;
986//defm V_CVT_F64_U32 : VOP1_64 <0x00000016, "V_CVT_F64_U32", []>;
987defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000988 [(set f32:$dst, (AMDGPUfract f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000989>;
Tom Stellard9b3d2532013-05-06 23:02:00 +0000990defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32",
991 [(set f32:$dst, (int_AMDGPU_trunc f32:$src0))]
992>;
Michel Danzerc3ea4042013-02-22 11:22:49 +0000993defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000994 [(set f32:$dst, (fceil f32:$src0))]
Michel Danzerc3ea4042013-02-22 11:22:49 +0000995>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000996defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000997 [(set f32:$dst, (frint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000998>;
999defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001000 [(set f32:$dst, (ffloor f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001001>;
1002defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001003 [(set f32:$dst, (fexp2 f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001004>;
1005defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>;
Michel Danzer349cabe2013-02-07 14:55:16 +00001006defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001007 [(set f32:$dst, (flog2 f32:$src0))]
Michel Danzer349cabe2013-02-07 14:55:16 +00001008>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001009defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>;
1010defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>;
1011defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001012 [(set f32:$dst, (fdiv FP_ONE, f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001013>;
1014defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>;
1015defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32", []>;
1016defm V_RSQ_LEGACY_F32 : VOP1_32 <
1017 0x0000002d, "V_RSQ_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001018 [(set f32:$dst, (int_AMDGPU_rsq f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001019>;
1020defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32", []>;
Tom Stellard7512c082013-07-12 18:14:56 +00001021defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64",
1022 [(set f64:$dst, (fdiv FP_ONE, f64:$src0))]
1023>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001024defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>;
1025defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64", []>;
1026defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64", []>;
Tom Stellard8ed7b452013-07-12 18:15:13 +00001027defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32",
1028 [(set f32:$dst, (fsqrt f32:$src0))]
1029>;
1030defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64",
1031 [(set f64:$dst, (fsqrt f64:$src0))]
1032>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001033defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32", []>;
1034defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32", []>;
1035defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>;
1036defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>;
1037defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>;
1038defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>;
1039defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>;
1040//defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>;
1041defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>;
1042defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>;
1043//defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>;
1044defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>;
1045//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
1046defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>;
1047defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>;
1048defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>;
1049
Tom Stellard8d6d4492014-04-22 16:33:57 +00001050
1051//===----------------------------------------------------------------------===//
1052// VINTRP Instructions
1053//===----------------------------------------------------------------------===//
1054
Tom Stellard75aadc22012-12-11 21:25:42 +00001055def V_INTERP_P1_F32 : VINTRP <
1056 0x00000000,
1057 (outs VReg_32:$dst),
1058 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001059 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001060 []> {
1061 let DisableEncoding = "$m0";
1062}
1063
1064def V_INTERP_P2_F32 : VINTRP <
1065 0x00000001,
1066 (outs VReg_32:$dst),
1067 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001068 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001069 []> {
1070
1071 let Constraints = "$src0 = $dst";
1072 let DisableEncoding = "$src0,$m0";
1073
1074}
1075
1076def V_INTERP_MOV_F32 : VINTRP <
1077 0x00000002,
1078 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001079 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001080 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001081 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001082 let DisableEncoding = "$m0";
1083}
1084
Tom Stellard8d6d4492014-04-22 16:33:57 +00001085//===----------------------------------------------------------------------===//
1086// VOP2 Instructions
1087//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001088
1089def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +00001090 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
1091 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001092 []
1093>{
1094 let DisableEncoding = "$vcc";
1095}
1096
1097def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +00001098 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +00001099 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
1100 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001101 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001102>;
1103
1104//f32 pattern for V_CNDMASK_B32_e64
1105def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001106 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
1107 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
Tom Stellard75aadc22012-12-11 21:25:42 +00001108>;
1109
Matt Arsenault204cfa62013-10-10 18:04:16 +00001110def : Pat <
1111 (i32 (trunc i64:$val)),
1112 (EXTRACT_SUBREG $val, sub0)
1113>;
1114
Tom Stellardc149dc02013-11-27 21:23:35 +00001115def V_READLANE_B32 : VOP2 <
1116 0x00000001,
1117 (outs SReg_32:$vdst),
1118 (ins VReg_32:$src0, SSrc_32:$vsrc1),
1119 "V_READLANE_B32 $vdst, $src0, $vsrc1",
1120 []
1121>;
1122
1123def V_WRITELANE_B32 : VOP2 <
1124 0x00000002,
1125 (outs VReg_32:$vdst),
1126 (ins SReg_32:$src0, SSrc_32:$vsrc1),
1127 "V_WRITELANE_B32 $vdst, $src0, $vsrc1",
1128 []
1129>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001130
Christian Konig76edd4f2013-02-26 17:52:29 +00001131let isCommutable = 1 in {
Christian Konig71088e62013-02-21 15:17:41 +00001132defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001133 [(set f32:$dst, (fadd f32:$src0, f32:$src1))]
Christian Konig71088e62013-02-21 15:17:41 +00001134>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001135
Christian Konig71088e62013-02-21 15:17:41 +00001136defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001137 [(set f32:$dst, (fsub f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001138>;
Christian Konig3c145802013-03-27 09:12:59 +00001139defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", [], "V_SUB_F32">;
1140} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001141
Tom Stellard75aadc22012-12-11 21:25:42 +00001142defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001143
1144let isCommutable = 1 in {
1145
Tom Stellard75aadc22012-12-11 21:25:42 +00001146defm V_MUL_LEGACY_F32 : VOP2_32 <
1147 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001148 [(set f32:$dst, (int_AMDGPU_mul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001149>;
1150
1151defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001152 [(set f32:$dst, (fmul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001153>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001154
Christian Konig76edd4f2013-02-26 17:52:29 +00001155
Tom Stellard41fc7852013-07-23 01:48:42 +00001156defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24",
Tom Stellard50122a52014-04-07 19:45:41 +00001157 [(set i32:$dst, (AMDGPUmul_i24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +00001158>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001159//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellard41fc7852013-07-23 01:48:42 +00001160defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24",
Tom Stellard50122a52014-04-07 19:45:41 +00001161 [(set i32:$dst, (AMDGPUmul_u24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +00001162>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001163//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001164
Christian Konig76edd4f2013-02-26 17:52:29 +00001165
Tom Stellard75aadc22012-12-11 21:25:42 +00001166defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001167 [(set f32:$dst, (AMDGPUfmin f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001168>;
1169
1170defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001171 [(set f32:$dst, (AMDGPUfmax f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001172>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001173
Tom Stellard75aadc22012-12-11 21:25:42 +00001174defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>;
1175defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>;
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001176defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32", []>;
1177defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32", []>;
1178defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32", []>;
1179defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001180
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001181defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32", []>;
Christian Konig3c145802013-03-27 09:12:59 +00001182defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", [], "V_LSHR_B32">;
1183
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001184defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32", []>;
Christian Konig3c145802013-03-27 09:12:59 +00001185defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", [], "V_ASHR_I32">;
1186
Tom Stellard82166022013-11-13 23:36:37 +00001187let hasPostISelHook = 1 in {
1188
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001189defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32", []>;
Tom Stellard82166022013-11-13 23:36:37 +00001190
1191}
Christian Konig3c145802013-03-27 09:12:59 +00001192defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", [], "V_LSHL_B32">;
Christian Konig76edd4f2013-02-26 17:52:29 +00001193
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001194defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32", []>;
1195defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32", []>;
1196defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001197
1198} // End isCommutable = 1
1199
Matt Arsenaultb3458362014-03-31 18:21:13 +00001200defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32",
1201 [(set i32:$dst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001202defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>;
1203defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>;
1204defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>;
1205//defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>;
Michel Danzer8d696172013-07-10 16:36:52 +00001206defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>;
1207defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001208
Christian Konig3c145802013-03-27 09:12:59 +00001209let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001210// No patterns so that the scalar instructions are always selected.
1211// The scalar versions will be replaced with vector when needed later.
Tom Stellarde28859f2014-03-07 20:12:39 +00001212defm V_ADD_I32 : VOP2b_32 <0x00000025, "V_ADD_I32", [], VSrc_32>;
1213defm V_SUB_I32 : VOP2b_32 <0x00000026, "V_SUB_I32", [], VSrc_32>;
1214defm V_SUBREV_I32 : VOP2b_32 <0x00000027, "V_SUBREV_I32", [], VSrc_32,
1215 "V_SUB_I32">;
Christian Konig76edd4f2013-02-26 17:52:29 +00001216
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001217let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellarde28859f2014-03-07 20:12:39 +00001218defm V_ADDC_U32 : VOP2b_32 <0x00000028, "V_ADDC_U32", [], VReg_32>;
1219defm V_SUBB_U32 : VOP2b_32 <0x00000029, "V_SUBB_U32", [], VReg_32>;
1220defm V_SUBBREV_U32 : VOP2b_32 <0x0000002a, "V_SUBBREV_U32", [], VReg_32,
1221 "V_SUBB_U32">;
Christian Konigd3039962013-02-26 17:52:09 +00001222} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001223} // End isCommutable = 1, Defs = [VCC]
1224
Tom Stellard75aadc22012-12-11 21:25:42 +00001225defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>;
1226////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
1227////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
1228////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
1229defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001230 [(set i32:$dst, (int_SI_packf16 f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001231>;
1232////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
1233////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001234
1235//===----------------------------------------------------------------------===//
1236// VOP3 Instructions
1237//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001238
1239let neverHasSideEffects = 1 in {
1240
1241def V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>;
1242def V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32", []>;
Tom Stellard52639482013-07-23 01:48:49 +00001243def V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24",
Tom Stellard50122a52014-04-07 19:45:41 +00001244 [(set i32:$dst, (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001245>;
1246def V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24",
Tom Stellard50122a52014-04-07 19:45:41 +00001247 [(set i32:$dst, (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001248>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001249
1250} // End neverHasSideEffects
1251def V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>;
1252def V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>;
1253def V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>;
1254def V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>;
Matt Arsenaultfae02982014-03-17 18:58:11 +00001255
1256let neverHasSideEffects = 1, mayLoad = 0, mayStore = 0 in {
1257def V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32",
1258 [(set i32:$dst, (AMDGPUbfe_u32 i32:$src0, i32:$src1, i32:$src2))]>;
1259def V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32",
1260 [(set i32:$dst, (AMDGPUbfe_i32 i32:$src0, i32:$src1, i32:$src2))]>;
1261}
1262
Matt Arsenaultb3458362014-03-31 18:21:13 +00001263def V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32",
1264 [(set i32:$dst, (AMDGPUbfi i32:$src0, i32:$src1, i32:$src2))]>;
Tom Stellard9d10c4c2013-04-19 02:11:06 +00001265defm : BFIPatterns <V_BFI_B32>;
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001266def V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32",
1267 [(set f32:$dst, (fma f32:$src0, f32:$src1, f32:$src2))]
1268>;
1269def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64",
1270 [(set f64:$dst, (fma f64:$src0, f64:$src1, f64:$src2))]
1271>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001272//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
1273def V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>;
Tom Stellardd2eebf02013-05-20 15:02:24 +00001274def : ROTRPattern <V_ALIGNBIT_B32>;
1275
Tom Stellard75aadc22012-12-11 21:25:42 +00001276def V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>;
1277def V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>;
1278////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1279////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1280////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1281////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1282////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1283////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1284////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1285////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1286////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1287//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1288//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1289//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
1290def V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>;
1291////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
1292def V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32", []>;
1293def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64", []>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001294
1295def V_LSHL_B64 : VOP3_64_Shift <0x00000161, "V_LSHL_B64",
1296 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1297>;
1298def V_LSHR_B64 : VOP3_64_Shift <0x00000162, "V_LSHR_B64",
1299 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1300>;
Tom Stellard31209cc2013-07-15 19:00:09 +00001301def V_ASHR_I64 : VOP3_64_Shift <0x00000163, "V_ASHR_I64",
1302 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
1303>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001304
Tom Stellard7512c082013-07-12 18:14:56 +00001305let isCommutable = 1 in {
1306
Tom Stellard75aadc22012-12-11 21:25:42 +00001307def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>;
1308def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>;
1309def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>;
1310def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>;
Tom Stellard7512c082013-07-12 18:14:56 +00001311
1312} // isCommutable = 1
1313
1314def : Pat <
1315 (fadd f64:$src0, f64:$src1),
1316 (V_ADD_F64 $src0, $src1, (i64 0))
1317>;
1318
1319def : Pat <
1320 (fmul f64:$src0, f64:$src1),
1321 (V_MUL_F64 $src0, $src1, (i64 0))
1322>;
1323
Tom Stellard75aadc22012-12-11 21:25:42 +00001324def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001325
1326let isCommutable = 1 in {
1327
Tom Stellard75aadc22012-12-11 21:25:42 +00001328def V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>;
1329def V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>;
1330def V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001331def V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>;
1332
1333} // isCommutable = 1
1334
Tom Stellardecacb802013-02-07 19:39:42 +00001335def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001336 (mul i32:$src0, i32:$src1),
1337 (V_MUL_LO_I32 $src0, $src1, (i32 0))
Tom Stellardecacb802013-02-07 19:39:42 +00001338>;
Christian Konig70a50322013-03-27 09:12:51 +00001339
1340def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001341 (mulhu i32:$src0, i32:$src1),
1342 (V_MUL_HI_U32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001343>;
1344
1345def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001346 (mulhs i32:$src0, i32:$src1),
1347 (V_MUL_HI_I32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001348>;
1349
Tom Stellard75aadc22012-12-11 21:25:42 +00001350def V_DIV_SCALE_F32 : VOP3_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
1351def V_DIV_SCALE_F64 : VOP3_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
1352def V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32", []>;
1353def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64", []>;
1354//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1355//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1356//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
1357def V_TRIG_PREOP_F64 : VOP3_64 <0x00000174, "V_TRIG_PREOP_F64", []>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001358
Tom Stellard8d6d4492014-04-22 16:33:57 +00001359//===----------------------------------------------------------------------===//
1360// Pseudo Instructions
1361//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001362
Tom Stellard75aadc22012-12-11 21:25:42 +00001363let isCodeGenOnly = 1, isPseudo = 1 in {
1364
Tom Stellard75aadc22012-12-11 21:25:42 +00001365def LOAD_CONST : AMDGPUShaderInst <
1366 (outs GPRF32:$dst),
1367 (ins i32imm:$src),
1368 "LOAD_CONST $dst, $src",
1369 [(set GPRF32:$dst, (int_AMDGPU_load_const imm:$src))]
1370>;
1371
Matt Arsenault8fb37382013-10-11 21:03:36 +00001372// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001373// and should be lowered to ISA instructions prior to codegen.
1374
Tom Stellardf8794352012-12-19 22:10:31 +00001375let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1376 Uses = [EXEC], Defs = [EXEC] in {
1377
1378let isBranch = 1, isTerminator = 1 in {
1379
1380def SI_IF : InstSI <
1381 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001382 (ins SReg_64:$vcc, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001383 "SI_IF $dst, $vcc, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001384 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001385>;
1386
Tom Stellardf8794352012-12-19 22:10:31 +00001387def SI_ELSE : InstSI <
1388 (outs SReg_64:$dst),
1389 (ins SReg_64:$src, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001390 "SI_ELSE $dst, $src, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001391 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]> {
Tom Stellardf8794352012-12-19 22:10:31 +00001392
1393 let Constraints = "$src = $dst";
1394}
1395
1396def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001397 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001398 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001399 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001400 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001401>;
Tom Stellardf8794352012-12-19 22:10:31 +00001402
1403} // end isBranch = 1, isTerminator = 1
1404
1405def SI_BREAK : InstSI <
1406 (outs SReg_64:$dst),
1407 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001408 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001409 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001410>;
1411
1412def SI_IF_BREAK : InstSI <
1413 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001414 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001415 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001416 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001417>;
1418
1419def SI_ELSE_BREAK : InstSI <
1420 (outs SReg_64:$dst),
1421 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001422 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001423 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001424>;
1425
1426def SI_END_CF : InstSI <
1427 (outs),
1428 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001429 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001430 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001431>;
1432
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001433def SI_KILL : InstSI <
1434 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001435 (ins VSrc_32:$src),
Matt Arsenaultcb34f842013-12-16 20:58:33 +00001436 "SI_KILL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001437 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001438>;
1439
Tom Stellardf8794352012-12-19 22:10:31 +00001440} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1441 // Uses = [EXEC], Defs = [EXEC]
1442
Christian Konig2989ffc2013-03-18 11:34:16 +00001443let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1444
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001445//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001446
1447let UseNamedOperandTable = 1 in {
1448
1449def SI_RegisterLoad : AMDGPUShaderInst <
1450 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001451 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001452 "", []
1453> {
1454 let isRegisterLoad = 1;
1455 let mayLoad = 1;
1456}
1457
1458class SIRegStore<dag outs> : AMDGPUShaderInst <
1459 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001460 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001461 "", []
1462> {
1463 let isRegisterStore = 1;
1464 let mayStore = 1;
1465}
1466
1467let usesCustomInserter = 1 in {
1468def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1469} // End usesCustomInserter = 1
1470def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1471
1472
1473} // End UseNamedOperandTable = 1
1474
Christian Konig2989ffc2013-03-18 11:34:16 +00001475def SI_INDIRECT_SRC : InstSI <
1476 (outs VReg_32:$dst, SReg_64:$temp),
1477 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1478 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1479 []
1480>;
1481
1482class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1483 (outs rc:$dst, SReg_64:$temp),
1484 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1485 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1486 []
1487> {
1488 let Constraints = "$src = $dst";
1489}
1490
Tom Stellard81d871d2013-11-13 23:36:50 +00001491def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001492def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1493def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1494def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1495def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1496
1497} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1498
Tom Stellard556d9aa2013-06-03 17:39:37 +00001499let usesCustomInserter = 1 in {
1500
Matt Arsenault22658062013-10-15 23:44:48 +00001501// This pseudo instruction takes a pointer as input and outputs a resource
Tom Stellard2a6a61052013-07-12 18:15:08 +00001502// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001503def SI_ADDR64_RSRC : InstSI <
1504 (outs SReg_128:$srsrc),
1505 (ins SReg_64:$ptr),
1506 "", []
1507>;
1508
Tom Stellard2a6a61052013-07-12 18:15:08 +00001509def V_SUB_F64 : InstSI <
1510 (outs VReg_64:$dst),
1511 (ins VReg_64:$src0, VReg_64:$src1),
1512 "V_SUB_F64 $dst, $src0, $src1",
1513 []
1514>;
1515
Tom Stellard556d9aa2013-06-03 17:39:37 +00001516} // end usesCustomInserter
1517
Tom Stellard75aadc22012-12-11 21:25:42 +00001518} // end IsCodeGenOnly, isPseudo
1519
Christian Konig2aca0432013-02-21 15:17:32 +00001520def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001521 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
1522 (V_CNDMASK_B32_e64 $src2, $src1, (V_CMP_GT_F32_e64 0, $src0))
Christian Konig2aca0432013-02-21 15:17:32 +00001523>;
1524
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001525def : Pat <
1526 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001527 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001528>;
1529
Tom Stellard75aadc22012-12-11 21:25:42 +00001530/* int_SI_vs_load_input */
1531def : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00001532 (SIload_input v4i32:$tlst, IMM12bit:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001533 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001534>;
1535
1536/* int_SI_export */
1537def : Pat <
1538 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001539 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001540 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001541 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001542>;
1543
Tom Stellard2a6a61052013-07-12 18:15:08 +00001544def : Pat <
1545 (f64 (fsub f64:$src0, f64:$src1)),
1546 (V_SUB_F64 $src0, $src1)
1547>;
1548
Tom Stellard8d6d4492014-04-22 16:33:57 +00001549//===----------------------------------------------------------------------===//
1550// SMRD Patterns
1551//===----------------------------------------------------------------------===//
1552
1553multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1554
1555 // 1. Offset as 8bit DWORD immediate
1556 def : Pat <
1557 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1558 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
1559 >;
1560
1561 // 2. Offset loaded in an 32bit SGPR
1562 def : Pat <
1563 (constant_load (SIadd64bit32bit i64:$sbase, imm:$offset)),
1564 (vt (Instr_SGPR $sbase, (S_MOV_B32 imm:$offset)))
1565 >;
1566
1567 // 3. No offset at all
1568 def : Pat <
1569 (constant_load i64:$sbase),
1570 (vt (Instr_IMM $sbase, 0))
1571 >;
1572}
1573
1574defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1575defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
1576defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, i64>;
1577defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
1578defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1579defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
1580defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1581defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
1582
1583// 1. Offset as 8bit DWORD immediate
1584def : Pat <
1585 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
1586 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
1587>;
1588
1589// 2. Offset loaded in an 32bit SGPR
1590def : Pat <
1591 (SIload_constant v4i32:$sbase, imm:$offset),
1592 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
1593>;
1594
1595
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001596/********** ======================= **********/
1597/********** Image sampling patterns **********/
1598/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00001599
Tom Stellard9fa17912013-08-14 23:24:45 +00001600/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00001601def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001602 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001603 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001604>;
1605
Tom Stellard9fa17912013-08-14 23:24:45 +00001606class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001607 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001608 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00001609>;
1610
Tom Stellard9fa17912013-08-14 23:24:45 +00001611class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001612 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001613 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001614>;
1615
Tom Stellard9fa17912013-08-14 23:24:45 +00001616class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001617 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001618 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001619>;
1620
Tom Stellard9fa17912013-08-14 23:24:45 +00001621class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001622 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001623 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001624 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001625>;
1626
Tom Stellard9fa17912013-08-14 23:24:45 +00001627class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001628 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001629 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001630 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001631>;
1632
Tom Stellard9fa17912013-08-14 23:24:45 +00001633/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00001634multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
1635 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
1636MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00001637 def : SamplePattern <SIsample, sample, addr_type>;
1638 def : SampleRectPattern <SIsample, sample, addr_type>;
1639 def : SampleArrayPattern <SIsample, sample, addr_type>;
1640 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
1641 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001642
Tom Stellard9fa17912013-08-14 23:24:45 +00001643 def : SamplePattern <SIsamplel, sample_l, addr_type>;
1644 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
1645 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
1646 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001647
Tom Stellard9fa17912013-08-14 23:24:45 +00001648 def : SamplePattern <SIsampleb, sample_b, addr_type>;
1649 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
1650 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
1651 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00001652
Tom Stellard9fa17912013-08-14 23:24:45 +00001653 def : SamplePattern <SIsampled, sample_d, addr_type>;
1654 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
1655 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
1656 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001657}
1658
Tom Stellard682bfbc2013-10-10 17:11:24 +00001659defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
1660 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
1661 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
1662 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00001663 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001664defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
1665 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
1666 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
1667 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00001668 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001669defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
1670 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
1671 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
1672 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00001673 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001674defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
1675 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
1676 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
1677 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00001678 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001679
Tom Stellard353b3362013-05-06 23:02:12 +00001680/* int_SI_imageload for texture fetches consuming varying address parameters */
1681class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1682 (name addr_type:$addr, v32i8:$rsrc, imm),
1683 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1684>;
1685
1686class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1687 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
1688 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1689>;
1690
Tom Stellard3494b7e2013-08-14 22:22:14 +00001691class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1692 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
1693 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1694>;
1695
1696class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1697 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
1698 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1699>;
1700
Tom Stellard16a9a202013-08-14 23:24:17 +00001701multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
1702 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
1703 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00001704}
1705
Tom Stellard16a9a202013-08-14 23:24:17 +00001706multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
1707 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
1708 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
1709}
1710
Tom Stellard682bfbc2013-10-10 17:11:24 +00001711defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
1712defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001713
Tom Stellard682bfbc2013-10-10 17:11:24 +00001714defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
1715defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00001716
Tom Stellardf787ef12013-05-06 23:02:19 +00001717/* Image resource information */
1718def : Pat <
1719 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001720 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001721>;
1722
1723def : Pat <
1724 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001725 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001726>;
1727
Tom Stellard3494b7e2013-08-14 22:22:14 +00001728def : Pat <
1729 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001730 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00001731>;
1732
Christian Konig4a1b9c32013-03-18 11:34:10 +00001733/********** ============================================ **********/
1734/********** Extraction, Insertion, Building and Casting **********/
1735/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00001736
Christian Konig4a1b9c32013-03-18 11:34:10 +00001737foreach Index = 0-2 in {
1738 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001739 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001740 >;
1741 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001742 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001743 >;
1744
1745 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001746 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001747 >;
1748 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001749 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001750 >;
1751}
1752
1753foreach Index = 0-3 in {
1754 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001755 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001756 >;
1757 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001758 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001759 >;
1760
1761 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001762 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001763 >;
1764 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001765 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001766 >;
1767}
1768
1769foreach Index = 0-7 in {
1770 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001771 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001772 >;
1773 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001774 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001775 >;
1776
1777 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001778 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001779 >;
1780 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001781 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001782 >;
1783}
1784
1785foreach Index = 0-15 in {
1786 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001787 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001788 >;
1789 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001790 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001791 >;
1792
1793 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001794 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001795 >;
1796 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001797 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001798 >;
1799}
Tom Stellard75aadc22012-12-11 21:25:42 +00001800
Tom Stellard75aadc22012-12-11 21:25:42 +00001801def : BitConvert <i32, f32, SReg_32>;
1802def : BitConvert <i32, f32, VReg_32>;
1803
1804def : BitConvert <f32, i32, SReg_32>;
1805def : BitConvert <f32, i32, VReg_32>;
1806
Tom Stellard7512c082013-07-12 18:14:56 +00001807def : BitConvert <i64, f64, VReg_64>;
1808
1809def : BitConvert <f64, i64, VReg_64>;
1810
Tom Stellarded2f6142013-07-18 21:43:42 +00001811def : BitConvert <v2f32, v2i32, VReg_64>;
1812def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00001813def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00001814def : BitConvert <i64, v2i32, VReg_64>;
Tom Stellarded2f6142013-07-18 21:43:42 +00001815
Tom Stellard83747202013-07-18 21:43:53 +00001816def : BitConvert <v4f32, v4i32, VReg_128>;
1817def : BitConvert <v4i32, v4f32, VReg_128>;
1818
Tom Stellard967bf582014-02-13 23:34:15 +00001819def : BitConvert <v8f32, v8i32, SReg_256>;
1820def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00001821def : BitConvert <v8i32, v32i8, SReg_256>;
1822def : BitConvert <v32i8, v8i32, SReg_256>;
1823def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00001824def : BitConvert <v8i32, v8f32, VReg_256>;
1825def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00001826def : BitConvert <v32i8, v8i32, VReg_256>;
1827
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00001828def : BitConvert <v16i32, v16f32, VReg_512>;
1829def : BitConvert <v16f32, v16i32, VReg_512>;
1830
Christian Konig8dbe6f62013-02-21 15:17:27 +00001831/********** =================== **********/
1832/********** Src & Dst modifiers **********/
1833/********** =================== **********/
1834
1835def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001836 (int_AMDIL_clamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
1837 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001838 0 /* ABS */, 1 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */)
1839>;
1840
Michel Danzer624b02a2014-02-04 07:12:38 +00001841/********** ================================ **********/
1842/********** Floating point absolute/negative **********/
1843/********** ================================ **********/
1844
1845// Manipulate the sign bit directly, as e.g. using the source negation modifier
1846// in V_ADD_F32_e64 $src, 0, [...] does not result in -0.0 for $src == +0.0,
1847// breaking the piglit *s-floatBitsToInt-neg* tests
1848
1849// TODO: Look into not implementing isFNegFree/isFAbsFree for SI, and possibly
1850// removing these patterns
1851
1852def : Pat <
1853 (fneg (fabs f32:$src)),
1854 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
1855>;
1856
Christian Konig8dbe6f62013-02-21 15:17:27 +00001857def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001858 (fabs f32:$src),
Michel Danzer624b02a2014-02-04 07:12:38 +00001859 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff)) /* Clear sign bit */
Christian Konig8dbe6f62013-02-21 15:17:27 +00001860>;
1861
1862def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001863 (fneg f32:$src),
Michel Danzer624b02a2014-02-04 07:12:38 +00001864 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Toggle sign bit */
Christian Konig8dbe6f62013-02-21 15:17:27 +00001865>;
1866
Christian Konigc756cb992013-02-16 11:28:22 +00001867/********** ================== **********/
1868/********** Immediate Patterns **********/
1869/********** ================== **********/
1870
1871def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00001872 (SGPRImm<(i32 imm)>:$imm),
1873 (S_MOV_B32 imm:$imm)
1874>;
1875
1876def : Pat <
1877 (SGPRImm<(f32 fpimm)>:$imm),
1878 (S_MOV_B32 fpimm:$imm)
1879>;
1880
1881def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00001882 (i32 imm:$imm),
1883 (V_MOV_B32_e32 imm:$imm)
1884>;
1885
1886def : Pat <
1887 (f32 fpimm:$imm),
1888 (V_MOV_B32_e32 fpimm:$imm)
1889>;
1890
1891def : Pat <
Christian Konig1f344cd2013-03-01 09:46:22 +00001892 (i1 imm:$imm),
1893 (S_MOV_B64 imm:$imm)
Christian Konigc756cb992013-02-16 11:28:22 +00001894>;
1895
Christian Konigb559b072013-02-16 11:28:36 +00001896def : Pat <
1897 (i64 InlineImm<i64>:$imm),
1898 (S_MOV_B64 InlineImm<i64>:$imm)
1899>;
1900
Tom Stellard75aadc22012-12-11 21:25:42 +00001901/********** ===================== **********/
1902/********** Interpolation Paterns **********/
1903/********** ===================== **********/
1904
1905def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001906 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
1907 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00001908>;
1909
1910def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001911 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
1912 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
1913 imm:$attr_chan, imm:$attr, i32:$params),
1914 (EXTRACT_SUBREG $ij, sub1),
1915 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00001916>;
1917
1918/********** ================== **********/
1919/********** Intrinsic Patterns **********/
1920/********** ================== **********/
1921
1922/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001923def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001924
1925def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001926 (int_AMDGPU_div f32:$src0, f32:$src1),
1927 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001928>;
1929
1930def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001931 (fdiv f32:$src0, f32:$src1),
1932 (V_MUL_F32_e32 $src0, (V_RCP_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001933>;
1934
Tom Stellard7512c082013-07-12 18:14:56 +00001935def : Pat<
1936 (fdiv f64:$src0, f64:$src1),
1937 (V_MUL_F64 $src0, (V_RCP_F64_e32 $src1), (i64 0))
1938>;
1939
Tom Stellard75aadc22012-12-11 21:25:42 +00001940def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001941 (fcos f32:$src0),
1942 (V_COS_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001943>;
1944
1945def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001946 (fsin f32:$src0),
1947 (V_SIN_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001948>;
1949
1950def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001951 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00001952 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001953 (V_CUBETC_F32 (EXTRACT_SUBREG $src, sub0),
1954 (EXTRACT_SUBREG $src, sub1),
1955 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001956 sub0),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001957 (V_CUBESC_F32 (EXTRACT_SUBREG $src, sub0),
1958 (EXTRACT_SUBREG $src, sub1),
1959 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001960 sub1),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001961 (V_CUBEMA_F32 (EXTRACT_SUBREG $src, sub0),
1962 (EXTRACT_SUBREG $src, sub1),
1963 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001964 sub2),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001965 (V_CUBEID_F32 (EXTRACT_SUBREG $src, sub0),
1966 (EXTRACT_SUBREG $src, sub1),
1967 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001968 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001969>;
1970
Michel Danzer0cc991e2013-02-22 11:22:58 +00001971def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001972 (i32 (sext i1:$src0)),
1973 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00001974>;
1975
Tom Stellardf16d38c2014-02-13 23:34:13 +00001976class Ext32Pat <SDNode ext> : Pat <
1977 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00001978 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
1979>;
1980
Tom Stellardf16d38c2014-02-13 23:34:13 +00001981def : Ext32Pat <zext>;
1982def : Ext32Pat <anyext>;
1983
Tom Stellard8d6d4492014-04-22 16:33:57 +00001984// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00001985def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001986 (SIload_constant v4i32:$sbase, i32:$voff),
Michel Danzer13736222014-01-27 07:20:51 +00001987 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00001988>;
1989
Michel Danzer8caa9042013-04-10 17:17:56 +00001990// The multiplication scales from [0,1] to the unsigned integer range
1991def : Pat <
1992 (AMDGPUurecip i32:$src0),
1993 (V_CVT_U32_F32_e32
1994 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
1995 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
1996>;
1997
Michel Danzer8d696172013-07-10 16:36:52 +00001998def : Pat <
1999 (int_SI_tid),
2000 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
2001 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0, 0, 0, 0, 0))
2002>;
2003
Tom Stellard75aadc22012-12-11 21:25:42 +00002004/********** ================== **********/
2005/********** VOP3 Patterns **********/
2006/********** ================== **********/
2007
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002008def : Pat <
2009 (f32 (fadd (fmul f32:$src0, f32:$src1), f32:$src2)),
2010 (V_MAD_F32 $src0, $src1, $src2)
2011>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002012
Michel Danzer49812b52013-07-10 16:37:07 +00002013/********** ======================= **********/
2014/********** Load/Store Patterns **********/
2015/********** ======================= **********/
2016
Matt Arsenault99ed7892014-03-19 22:19:49 +00002017multiclass DSReadPat <DS inst, ValueType vt, PatFrag frag> {
2018 def : Pat <
2019 (vt (frag (add i32:$ptr, (i32 IMM16bit:$offset)))),
2020 (inst (i1 0), $ptr, (as_i16imm $offset))
2021 >;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002022
Matt Arsenault99ed7892014-03-19 22:19:49 +00002023 def : Pat <
2024 (frag i32:$src0),
2025 (vt (inst 0, $src0, 0))
2026 >;
2027}
Michel Danzer49812b52013-07-10 16:37:07 +00002028
Matt Arsenault99ed7892014-03-19 22:19:49 +00002029defm : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2030defm : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2031defm : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2032defm : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2033defm : DSReadPat <DS_READ_B32, i32, local_load>;
Matt Arsenaultb9433482014-03-19 22:19:52 +00002034defm : DSReadPat <DS_READ_B64, i64, local_load>;
Michel Danzer49812b52013-07-10 16:37:07 +00002035
Matt Arsenault99ed7892014-03-19 22:19:49 +00002036multiclass DSWritePat <DS inst, ValueType vt, PatFrag frag> {
2037 def : Pat <
2038 (frag vt:$value, (add i32:$ptr, (i32 IMM16bit:$offset))),
2039 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2040 >;
2041
2042 def : Pat <
Matt Arsenaultd06ebd92014-03-19 22:19:54 +00002043 (frag vt:$src1, i32:$src0),
Matt Arsenault99ed7892014-03-19 22:19:49 +00002044 (inst 0, $src0, $src1, 0)
2045 >;
2046}
2047
2048defm : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2049defm : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2050defm : DSWritePat <DS_WRITE_B32, i32, local_store>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +00002051defm : DSWritePat <DS_WRITE_B64, i64, local_store>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002052
Tom Stellard13c68ef2013-09-05 18:38:09 +00002053def : Pat <(atomic_load_add_local i32:$ptr, i32:$val),
Matt Arsenault9cd8c382014-03-19 22:19:39 +00002054 (DS_ADD_U32_RTN 0, $ptr, $val, 0)>;
Tom Stellard13c68ef2013-09-05 18:38:09 +00002055
Aaron Watry372cecf2013-09-06 20:17:42 +00002056def : Pat <(atomic_load_sub_local i32:$ptr, i32:$val),
Matt Arsenault9cd8c382014-03-19 22:19:39 +00002057 (DS_SUB_U32_RTN 0, $ptr, $val, 0)>;
Aaron Watry372cecf2013-09-06 20:17:42 +00002058
Tom Stellard556d9aa2013-06-03 17:39:37 +00002059//===----------------------------------------------------------------------===//
2060// MUBUF Patterns
2061//===----------------------------------------------------------------------===//
2062
Tom Stellard07a10a32013-06-03 17:39:43 +00002063multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
2064 PatFrag global_ld, PatFrag constant_ld> {
2065 def : Pat <
Tom Stellarde2367942014-02-06 18:36:41 +00002066 (vt (global_ld (mubuf_vaddr_offset i64:$ptr, i64:$offset, IMM12bit:$imm_offset))),
Tom Stellard11624bc2014-02-06 18:36:38 +00002067 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, (as_i16imm $imm_offset))
2068 >;
2069
2070 def : Pat <
Tom Stellard07a10a32013-06-03 17:39:43 +00002071 (vt (global_ld (add i64:$ptr, (i64 IMM12bit:$offset)))),
2072 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
2073 >;
2074
2075 def : Pat <
2076 (vt (global_ld i64:$ptr)),
2077 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
2078 >;
2079
2080 def : Pat <
2081 (vt (global_ld (add i64:$ptr, i64:$offset))),
2082 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2083 >;
2084
2085 def : Pat <
2086 (vt (constant_ld (add i64:$ptr, i64:$offset))),
2087 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2088 >;
2089}
2090
Tom Stellard9f950332013-07-23 01:48:35 +00002091defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32,
2092 sextloadi8_global, sextloadi8_constant>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002093defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32,
Tom Stellard33dd04b2013-07-23 01:47:52 +00002094 az_extloadi8_global, az_extloadi8_constant>;
Tom Stellard9f950332013-07-23 01:48:35 +00002095defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32,
2096 sextloadi16_global, sextloadi16_constant>;
2097defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32,
2098 az_extloadi16_global, az_extloadi16_constant>;
2099defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32,
2100 global_load, constant_load>;
Tom Stellard31209cc2013-07-15 19:00:09 +00002101defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
2102 global_load, constant_load>;
2103defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
2104 az_extloadi32_global, az_extloadi32_constant>;
Tom Stellard37157342013-06-15 00:09:31 +00002105defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32,
2106 global_load, constant_load>;
2107defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32,
2108 global_load, constant_load>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002109
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002110multiclass MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> {
Tom Stellard556d9aa2013-06-03 17:39:37 +00002111
2112 def : Pat <
Tom Stellarde2367942014-02-06 18:36:41 +00002113 (st vt:$value, (mubuf_vaddr_offset i64:$ptr, i64:$offset, IMM12bit:$imm_offset)),
2114 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, (as_i16imm $imm_offset))
2115 >;
2116
2117 def : Pat <
Tom Stellard2937cbc2014-02-06 18:36:39 +00002118 (st vt:$value, (add i64:$ptr, IMM12bit:$offset)),
2119 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
2120 >;
2121
2122 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002123 (st vt:$value, i64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00002124 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
2125 >;
2126
2127 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002128 (st vt:$value, (add i64:$ptr, i64:$offset)),
Tom Stellard556d9aa2013-06-03 17:39:37 +00002129 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, 0)
2130 >;
2131}
2132
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002133defm : MUBUFStore_Pattern <BUFFER_STORE_BYTE, i32, truncstorei8_global>;
2134defm : MUBUFStore_Pattern <BUFFER_STORE_SHORT, i32, truncstorei16_global>;
2135defm : MUBUFStore_Pattern <BUFFER_STORE_DWORD, i32, global_store>;
2136defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, i64, global_store>;
2137defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, v2i32, global_store>;
2138defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4, v4i32, global_store>;
Tom Stellard556d9aa2013-06-03 17:39:37 +00002139
Michel Danzer13736222014-01-27 07:20:51 +00002140// BUFFER_LOAD_DWORD*, addr64=0
2141multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2142 MUBUF bothen> {
2143
2144 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002145 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002146 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2147 imm:$tfe)),
2148 (offset $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2149 (as_i1imm $slc), (as_i1imm $tfe))
2150 >;
2151
2152 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002153 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002154 imm, 1, 0, imm:$glc, imm:$slc,
2155 imm:$tfe)),
2156 (offen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2157 (as_i1imm $tfe))
2158 >;
2159
2160 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002161 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002162 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2163 imm:$tfe)),
2164 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2165 (as_i1imm $slc), (as_i1imm $tfe))
2166 >;
2167
2168 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002169 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002170 imm, 1, 1, imm:$glc, imm:$slc,
2171 imm:$tfe)),
2172 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2173 (as_i1imm $tfe))
2174 >;
2175}
2176
2177defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2178 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2179defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2180 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2181defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2182 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2183
Tom Stellardafcf12f2013-09-12 02:55:14 +00002184//===----------------------------------------------------------------------===//
2185// MTBUF Patterns
2186//===----------------------------------------------------------------------===//
2187
2188// TBUFFER_STORE_FORMAT_*, addr64=0
2189class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002190 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002191 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2192 imm:$nfmt, imm:$offen, imm:$idxen,
2193 imm:$glc, imm:$slc, imm:$tfe),
2194 (opcode
2195 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2196 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2197 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2198>;
2199
2200def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2201def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2202def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2203def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2204
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002205let Predicates = [isCI] in {
2206
2207// Sea island new arithmetic instructinos
2208let neverHasSideEffects = 1 in {
2209defm V_TRUNC_F64 : VOP1_64 <0x00000017, "V_TRUNC_F64",
2210 [(set f64:$dst, (ftrunc f64:$src0))]
2211>;
2212defm V_CEIL_F64 : VOP1_64 <0x00000018, "V_CEIL_F64",
2213 [(set f64:$dst, (fceil f64:$src0))]
2214>;
2215defm V_FLOOR_F64 : VOP1_64 <0x0000001A, "V_FLOOR_F64",
2216 [(set f64:$dst, (ffloor f64:$src0))]
2217>;
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002218defm V_RNDNE_F64 : VOP1_64 <0x00000019, "V_RNDNE_F64",
2219 [(set f64:$dst, (frint f64:$src0))]
2220>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002221
2222def V_QSAD_PK_U16_U8 : VOP3_32 <0x00000173, "V_QSAD_PK_U16_U8", []>;
2223def V_MQSAD_U16_U8 : VOP3_32 <0x000000172, "V_MQSAD_U16_U8", []>;
2224def V_MQSAD_U32_U8 : VOP3_32 <0x00000175, "V_MQSAD_U32_U8", []>;
2225def V_MAD_U64_U32 : VOP3_64 <0x00000176, "V_MAD_U64_U32", []>;
2226
2227// XXX - Does this set VCC?
2228def V_MAD_I64_I32 : VOP3_64 <0x00000177, "V_MAD_I64_I32", []>;
2229} // End neverHasSideEffects = 1
2230
2231// Remaining instructions:
2232// FLAT_*
2233// S_CBRANCH_CDBGUSER
2234// S_CBRANCH_CDBGSYS
2235// S_CBRANCH_CDBGSYS_OR_USER
2236// S_CBRANCH_CDBGSYS_AND_USER
2237// S_DCACHE_INV_VOL
2238// V_EXP_LEGACY_F32
2239// V_LOG_LEGACY_F32
2240// DS_NOP
2241// DS_GWS_SEMA_RELEASE_ALL
2242// DS_WRAP_RTN_B32
2243// DS_CNDXCHG32_RTN_B64
2244// DS_WRITE_B96
2245// DS_WRITE_B128
2246// DS_CONDXCHG32_RTN_B128
2247// DS_READ_B96
2248// DS_READ_B128
2249// BUFFER_LOAD_DWORDX3
2250// BUFFER_STORE_DWORDX3
2251
2252} // End Predicates = [isCI]
2253
2254
Christian Konig2989ffc2013-03-18 11:34:16 +00002255/********** ====================== **********/
2256/********** Indirect adressing **********/
2257/********** ====================== **********/
2258
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002259multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002260
Christian Konig2989ffc2013-03-18 11:34:16 +00002261 // 1. Extract with offset
2262 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002263 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002264 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002265 >;
2266
2267 // 2. Extract without offset
2268 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002269 (vector_extract vt:$vec, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002270 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002271 >;
2272
2273 // 3. Insert with offset
2274 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002275 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002276 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002277 >;
2278
2279 // 4. Insert without offset
2280 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002281 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002282 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002283 >;
2284}
2285
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002286defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2287defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2288defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2289defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2290
2291defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2292defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2293defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2294defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002295
Christian Konig08f59292013-03-27 15:27:31 +00002296/********** =============== **********/
2297/********** Conditions **********/
2298/********** =============== **********/
2299
2300def : Pat<
2301 (i1 (setcc f32:$src0, f32:$src1, SETO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002302 (V_CMP_O_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00002303>;
2304
2305def : Pat<
2306 (i1 (setcc f32:$src0, f32:$src1, SETUO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002307 (V_CMP_U_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00002308>;
2309
Tom Stellard81d871d2013-11-13 23:36:50 +00002310//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002311// Conversion Patterns
2312//===----------------------------------------------------------------------===//
2313
2314def : Pat<(i32 (sext_inreg i32:$src, i1)),
2315 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
2316
2317// TODO: Match 64-bit BFE. SI has a 64-bit BFE, but it's scalar only so it
2318// might not be worth the effort, and will need to expand to shifts when
2319// fixing SGPR copies.
2320
2321// Handle sext_inreg in i64
2322def : Pat <
2323 (i64 (sext_inreg i64:$src, i1)),
2324 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2325 (S_BFE_I32 (EXTRACT_SUBREG i64:$src, sub0), 65536), sub0), // 0 | 1 << 16
2326 (S_MOV_B32 -1), sub1)
2327>;
2328
2329def : Pat <
2330 (i64 (sext_inreg i64:$src, i8)),
2331 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2332 (S_SEXT_I32_I8 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2333 (S_MOV_B32 -1), sub1)
2334>;
2335
2336def : Pat <
2337 (i64 (sext_inreg i64:$src, i16)),
2338 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2339 (S_SEXT_I32_I16 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2340 (S_MOV_B32 -1), sub1)
2341>;
2342
2343//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00002344// Miscellaneous Patterns
2345//===----------------------------------------------------------------------===//
2346
2347def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00002348 (i32 (trunc i64:$a)),
2349 (EXTRACT_SUBREG $a, sub0)
2350>;
2351
Michel Danzerbf1a6412014-01-28 03:01:16 +00002352def : Pat <
2353 (i1 (trunc i32:$a)),
2354 (V_CMP_EQ_I32_e64 (V_AND_B32_e32 (i32 1), $a), 1)
2355>;
2356
Matt Arsenault04fca442013-11-18 20:09:37 +00002357// V_ADD_I32_e32/S_ADD_I32 produces carry in VCC/SCC. For the vector
2358// case, the sgpr-copies pass will fix this to use the vector version.
2359def : Pat <
2360 (i32 (addc i32:$src0, i32:$src1)),
2361 (S_ADD_I32 $src0, $src1)
2362>;
2363
Tom Stellardfb961692013-10-23 00:44:19 +00002364//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00002365// Miscellaneous Optimization Patterns
2366//============================================================================//
2367
2368def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>;
2369
Tom Stellard75aadc22012-12-11 21:25:42 +00002370} // End isSI predicate