blob: 564cb692d1466c54b39a64624a5fa938a429b73a [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000023#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000024#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000025#include "llvm/ADT/VectorExtras.h"
26#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000030#include "llvm/CodeGen/SelectionDAG.h"
31#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000032#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000033#include "llvm/Target/TargetOptions.h"
Evan Cheng8c5766e2006-10-04 18:33:38 +000034#include "llvm/Support/CommandLine.h"
Chris Lattnerf6a69662006-10-31 19:42:44 +000035#include "llvm/ADT/StringExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000036using namespace llvm;
37
38// FIXME: temporary.
Chris Lattner76ac0682005-11-15 00:40:23 +000039static cl::opt<bool> EnableFastCC("enable-x86-fastcc", cl::Hidden,
40 cl::desc("Enable fastcc on X86"));
Chris Lattner76ac0682005-11-15 00:40:23 +000041X86TargetLowering::X86TargetLowering(TargetMachine &TM)
42 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000043 Subtarget = &TM.getSubtarget<X86Subtarget>();
44 X86ScalarSSE = Subtarget->hasSSE2();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000045 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Evan Chengcde9e302006-01-27 08:10:46 +000046
Chris Lattner76ac0682005-11-15 00:40:23 +000047 // Set up the TargetLowering object.
48
49 // X86 is weird, it always uses i8 for shift amounts and setcc results.
50 setShiftAmountType(MVT::i8);
51 setSetCCResultType(MVT::i8);
52 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000053 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000054 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000055 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000056
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000057 if (Subtarget->isTargetDarwin()) {
Evan Chengb09a56f2006-03-17 20:31:41 +000058 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000059 setUseUnderscoreSetJmp(false);
60 setUseUnderscoreLongJmp(false);
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +000061 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000062 // MS runtime is weird: it exports _setjmp, but longjmp!
63 setUseUnderscoreSetJmp(true);
64 setUseUnderscoreLongJmp(false);
65 } else {
66 setUseUnderscoreSetJmp(true);
67 setUseUnderscoreLongJmp(true);
68 }
69
Evan Cheng20931a72006-03-16 21:47:42 +000070 // Add legal addressing mode scale values.
71 addLegalAddressScale(8);
72 addLegalAddressScale(4);
73 addLegalAddressScale(2);
74 // Enter the ones which require both scale + index last. These are more
75 // expensive.
76 addLegalAddressScale(9);
77 addLegalAddressScale(5);
78 addLegalAddressScale(3);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +000079
Chris Lattner76ac0682005-11-15 00:40:23 +000080 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000081 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
82 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
83 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000084 if (Subtarget->is64Bit())
85 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000086
Evan Cheng5d9fd972006-10-04 00:56:09 +000087 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
88
Chris Lattner76ac0682005-11-15 00:40:23 +000089 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
90 // operation.
91 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
92 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
93 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000094
Evan Cheng11b0a5d2006-09-08 06:48:29 +000095 if (Subtarget->is64Bit()) {
96 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000097 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000098 } else {
99 if (X86ScalarSSE)
100 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
101 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
102 else
103 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
104 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000105
106 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
107 // this operation.
108 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
109 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000110 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +0000111 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +0000112 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +0000113 else {
114 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
115 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
116 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000117
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000118 if (!Subtarget->is64Bit()) {
119 // Custom lower SINT_TO_FP and FP_TO_SINT from/to i64 in 32-bit mode.
120 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
121 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
122 }
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000123
Evan Cheng08390f62006-01-30 22:13:22 +0000124 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
125 // this operation.
126 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
127 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
128
129 if (X86ScalarSSE) {
130 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
131 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000132 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000133 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000134 }
135
136 // Handle FP_TO_UINT by promoting the destination to a larger signed
137 // conversion.
138 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
139 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
140 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
141
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
143 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000144 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000145 } else {
146 if (X86ScalarSSE && !Subtarget->hasSSE3())
147 // Expand FP_TO_UINT into a select.
148 // FIXME: We would like to use a Custom expander here eventually to do
149 // the optimal thing for SSE vs. the default expansion in the legalizer.
150 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
151 else
152 // With SSE3 we can use fisttpll to convert to a signed i64.
153 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
154 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000155
Chris Lattner55c17f92006-12-05 18:22:22 +0000156 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Chris Lattnerc20b7e82006-12-05 18:45:06 +0000157 if (!X86ScalarSSE) {
158 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
159 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
160 }
Chris Lattner30107e62005-12-23 05:15:23 +0000161
Evan Cheng0d41d192006-10-30 08:02:39 +0000162 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng593bea72006-02-17 07:01:52 +0000163 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000164 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
165 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000166 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000167 if (Subtarget->is64Bit())
168 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000169 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000170 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000171 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
172 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000173 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000174
Chris Lattner76ac0682005-11-15 00:40:23 +0000175 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
176 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
177 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
178 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
179 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
180 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
181 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
182 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
183 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000184 if (Subtarget->is64Bit()) {
185 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
186 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
187 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
188 }
189
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000190 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000191 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000192
Chris Lattner76ac0682005-11-15 00:40:23 +0000193 // These should be promoted to a larger select which is supported.
194 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
195 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000196 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000197 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
198 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
199 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
200 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
201 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
202 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
203 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
204 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
205 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000206 if (Subtarget->is64Bit()) {
207 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
208 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
209 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000210 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000211 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000212 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000213 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000214 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000215 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000216 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000217 if (Subtarget->is64Bit()) {
218 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
219 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
220 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
221 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
222 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000223 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000224 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
225 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
226 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000227 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000228 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
229 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000230
Chris Lattner9c415362005-11-29 06:16:21 +0000231 // We don't have line number support yet.
232 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000233 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000234 // FIXME - use subtarget debug flags
Anton Korobeynikovaa4c0f92006-10-31 08:31:24 +0000235 if (!Subtarget->isTargetDarwin() &&
236 !Subtarget->isTargetELF() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +0000237 !Subtarget->isTargetCygMing())
Jim Laskeyf9e54452007-01-26 14:34:52 +0000238 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000239
Nate Begemane74795c2006-01-25 18:21:52 +0000240 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
241 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000242
Nate Begemane74795c2006-01-25 18:21:52 +0000243 // Use the default implementation.
244 setOperationAction(ISD::VAARG , MVT::Other, Expand);
245 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
246 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000247 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000248 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit())
250 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000251 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000252
Chris Lattner76ac0682005-11-15 00:40:23 +0000253 if (X86ScalarSSE) {
254 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000255 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
256 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000257
Evan Cheng72d5c252006-01-31 22:28:30 +0000258 // Use ANDPD to simulate FABS.
259 setOperationAction(ISD::FABS , MVT::f64, Custom);
260 setOperationAction(ISD::FABS , MVT::f32, Custom);
261
262 // Use XORP to simulate FNEG.
263 setOperationAction(ISD::FNEG , MVT::f64, Custom);
264 setOperationAction(ISD::FNEG , MVT::f32, Custom);
265
Evan Cheng4363e882007-01-05 07:55:56 +0000266 // Use ANDPD and ORPD to simulate FCOPYSIGN.
267 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
268 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
269
Evan Chengd8fba3a2006-02-02 00:28:23 +0000270 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000271 setOperationAction(ISD::FSIN , MVT::f64, Expand);
272 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000273 setOperationAction(ISD::FREM , MVT::f64, Expand);
274 setOperationAction(ISD::FSIN , MVT::f32, Expand);
275 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000276 setOperationAction(ISD::FREM , MVT::f32, Expand);
277
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000278 // Expand FP immediates into loads from the stack, except for the special
279 // cases we handle.
280 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
281 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000282 addLegalFPImmediate(+0.0); // xorps / xorpd
283 } else {
284 // Set up the FP register classes.
285 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000286
Evan Cheng4363e882007-01-05 07:55:56 +0000287 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
288 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
289 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000290
Chris Lattner76ac0682005-11-15 00:40:23 +0000291 if (!UnsafeFPMath) {
292 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
293 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
294 }
295
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000296 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000297 addLegalFPImmediate(+0.0); // FLD0
298 addLegalFPImmediate(+1.0); // FLD1
299 addLegalFPImmediate(-0.0); // FLD0/FCHS
300 addLegalFPImmediate(-1.0); // FLD1/FCHS
301 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000302
Evan Cheng19264272006-03-01 01:11:20 +0000303 // First set operation action for all vector types to expand. Then we
304 // will selectively turn on ones that can be effectively codegen'd.
305 for (unsigned VT = (unsigned)MVT::Vector + 1;
306 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
307 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
308 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000309 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
310 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000311 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000312 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
313 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
314 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
315 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
316 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
317 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000318 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000319 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000320 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000321 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000322 }
323
Evan Chengbc047222006-03-22 19:22:18 +0000324 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000325 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
326 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
327 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
328
Evan Cheng19264272006-03-01 01:11:20 +0000329 // FIXME: add MMX packed arithmetics
Evan Chengd5e905d2006-03-21 23:01:21 +0000330 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Expand);
331 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Expand);
332 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Expand);
Evan Cheng9e252e32006-02-22 02:26:30 +0000333 }
334
Evan Chengbc047222006-03-22 19:22:18 +0000335 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000336 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
337
Evan Chengbf3df772006-10-27 18:49:08 +0000338 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
339 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
340 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
341 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000342 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
343 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
344 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000345 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000346 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000347 }
348
Evan Chengbc047222006-03-22 19:22:18 +0000349 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000350 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
351 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
352 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
353 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
354 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
355
Evan Cheng617a6a82006-04-10 07:23:14 +0000356 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
357 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
358 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000359 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
360 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
361 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000362 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Chengbf3df772006-10-27 18:49:08 +0000363 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
364 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
365 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
366 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Evan Cheng92232302006-04-12 21:21:57 +0000367
Evan Cheng617a6a82006-04-10 07:23:14 +0000368 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
369 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000370 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000371 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
372 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
373 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000374
Evan Cheng92232302006-04-12 21:21:57 +0000375 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
376 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
377 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
378 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
379 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
380 }
381 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
382 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
383 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
384 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
385 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
386 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
387
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000388 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng92232302006-04-12 21:21:57 +0000389 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
390 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
391 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
392 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
393 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
394 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
395 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000396 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
397 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000398 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
399 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000400 }
Evan Cheng92232302006-04-12 21:21:57 +0000401
402 // Custom lower v2i64 and v2f64 selects.
403 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000404 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000405 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000406 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000407 }
408
Evan Cheng78038292006-04-05 23:38:46 +0000409 // We want to custom lower some of our intrinsics.
410 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
411
Evan Cheng5987cfb2006-07-07 08:33:52 +0000412 // We have target-specific dag combine patterns for the following nodes:
413 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner9259b1e2006-10-04 06:57:07 +0000414 setTargetDAGCombine(ISD::SELECT);
Evan Cheng5987cfb2006-07-07 08:33:52 +0000415
Chris Lattner76ac0682005-11-15 00:40:23 +0000416 computeRegisterProperties();
417
Evan Cheng6a374562006-02-14 08:25:08 +0000418 // FIXME: These should be based on subtarget info. Plus, the values should
419 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000420 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
421 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
422 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000423 allowUnalignedMemoryAccesses = true; // x86 supports it!
424}
425
Chris Lattner3c763092007-02-25 08:29:00 +0000426
427//===----------------------------------------------------------------------===//
428// Return Value Calling Convention Implementation
429//===----------------------------------------------------------------------===//
430
431/// GetRetValueLocs - If we are returning a set of values with the specified
432/// value types, determine the set of registers each one will land in. This
433/// sets one element of the ResultRegs array for each element in the VTs array.
434static void GetRetValueLocs(const MVT::ValueType *VTs, unsigned NumVTs,
435 unsigned *ResultRegs,
436 const X86Subtarget *Subtarget,
Chris Lattnerfcee9b52007-02-25 09:31:16 +0000437 unsigned CC) {
Chris Lattner3c763092007-02-25 08:29:00 +0000438 if (NumVTs == 0) return;
439
440 if (NumVTs == 2) {
441 ResultRegs[0] = VTs[0] == MVT::i64 ? X86::RAX : X86::EAX;
442 ResultRegs[1] = VTs[1] == MVT::i64 ? X86::RDX : X86::EDX;
443 return;
444 }
445
446 // Otherwise, NumVTs is 1.
447 MVT::ValueType ArgVT = VTs[0];
448
Chris Lattner0cd99602007-02-25 08:59:22 +0000449 unsigned Reg;
450 switch (ArgVT) {
451 case MVT::i8: Reg = X86::AL; break;
452 case MVT::i16: Reg = X86::AX; break;
453 case MVT::i32: Reg = X86::EAX; break;
454 case MVT::i64: Reg = X86::RAX; break;
455 case MVT::f32:
456 case MVT::f64:
457 if (Subtarget->is64Bit())
458 Reg = X86::XMM0; // FP values in X86-64 go in XMM0.
Chris Lattner3e070332007-02-25 22:23:46 +0000459 else if (CC == CallingConv::Fast && Subtarget->hasSSE2())
Chris Lattnerfcee9b52007-02-25 09:31:16 +0000460 Reg = X86::XMM0; // FP values in X86-32 with fastcc go in XMM0.
Chris Lattner0cd99602007-02-25 08:59:22 +0000461 else
462 Reg = X86::ST0; // FP values in X86-32 go in ST0.
463 break;
464 default:
465 assert(MVT::isVector(ArgVT) && "Unknown return value type!");
466 Reg = X86::XMM0; // Int/FP vector result -> XMM0.
467 break;
Chris Lattner3c763092007-02-25 08:29:00 +0000468 }
Chris Lattner0cd99602007-02-25 08:59:22 +0000469 ResultRegs[0] = Reg;
470}
471
Chris Lattner2fc0d702007-02-25 09:12:39 +0000472/// LowerRET - Lower an ISD::RET node.
473SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
474 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
475
476 // Support up returning up to two registers.
477 MVT::ValueType VTs[2];
478 unsigned DestRegs[2];
479 unsigned NumRegs = Op.getNumOperands() / 2;
480 assert(NumRegs <= 2 && "Can only return up to two regs!");
481
482 for (unsigned i = 0; i != NumRegs; ++i)
483 VTs[i] = Op.getOperand(i*2+1).getValueType();
484
485 // Determine which register each value should be copied into.
486 GetRetValueLocs(VTs, NumRegs, DestRegs, Subtarget,
487 DAG.getMachineFunction().getFunction()->getCallingConv());
488
489 // If this is the first return lowered for this function, add the regs to the
490 // liveout set for the function.
491 if (DAG.getMachineFunction().liveout_empty()) {
492 for (unsigned i = 0; i != NumRegs; ++i)
493 DAG.getMachineFunction().addLiveOut(DestRegs[i]);
494 }
495
496 SDOperand Chain = Op.getOperand(0);
497 SDOperand Flag;
498
499 // Copy the result values into the output registers.
500 if (NumRegs != 1 || DestRegs[0] != X86::ST0) {
501 for (unsigned i = 0; i != NumRegs; ++i) {
502 Chain = DAG.getCopyToReg(Chain, DestRegs[i], Op.getOperand(i*2+1), Flag);
503 Flag = Chain.getValue(1);
504 }
505 } else {
506 // We need to handle a destination of ST0 specially, because it isn't really
507 // a register.
508 SDOperand Value = Op.getOperand(1);
509
510 // If this is an FP return with ScalarSSE, we need to move the value from
511 // an XMM register onto the fp-stack.
512 if (X86ScalarSSE) {
513 SDOperand MemLoc;
514
515 // If this is a load into a scalarsse value, don't store the loaded value
516 // back to the stack, only to reload it: just replace the scalar-sse load.
517 if (ISD::isNON_EXTLoad(Value.Val) &&
518 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
519 Chain = Value.getOperand(0);
520 MemLoc = Value.getOperand(1);
521 } else {
522 // Spill the value to memory and reload it into top of stack.
523 unsigned Size = MVT::getSizeInBits(VTs[0])/8;
524 MachineFunction &MF = DAG.getMachineFunction();
525 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
526 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
527 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
528 }
529 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
530 SDOperand Ops[] = { Chain, MemLoc, DAG.getValueType(VTs[0]) };
531 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
532 Chain = Value.getValue(1);
533 }
534
535 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
536 SDOperand Ops[] = { Chain, Value };
537 Chain = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
538 Flag = Chain.getValue(1);
539 }
540
541 SDOperand BytesToPop = DAG.getConstant(getBytesToPopOnReturn(), MVT::i16);
542 if (Flag.Val)
543 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop, Flag);
544 else
545 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop);
546}
547
548
Chris Lattner0cd99602007-02-25 08:59:22 +0000549/// LowerCallResult - Lower the result values of an ISD::CALL into the
550/// appropriate copies out of appropriate physical registers. This assumes that
551/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
552/// being lowered. The returns a SDNode with the same number of values as the
553/// ISD::CALL.
554SDNode *X86TargetLowering::
555LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
556 unsigned CallingConv, SelectionDAG &DAG) {
557 SmallVector<SDOperand, 8> ResultVals;
558
559 // We support returning up to two registers.
560 MVT::ValueType VTs[2];
561 unsigned DestRegs[2];
562 unsigned NumRegs = TheCall->getNumValues() - 1;
563 assert(NumRegs <= 2 && "Can only return up to two regs!");
564
565 for (unsigned i = 0; i != NumRegs; ++i)
566 VTs[i] = TheCall->getValueType(i);
567
568 // Determine which register each value should be copied into.
569 GetRetValueLocs(VTs, NumRegs, DestRegs, Subtarget, CallingConv);
570
571 // Copy all of the result registers out of their specified physreg.
572 if (NumRegs != 1 || DestRegs[0] != X86::ST0) {
573 for (unsigned i = 0; i != NumRegs; ++i) {
574 Chain = DAG.getCopyFromReg(Chain, DestRegs[i], VTs[i],
575 InFlag).getValue(1);
576 InFlag = Chain.getValue(2);
577 ResultVals.push_back(Chain.getValue(0));
578 }
579 } else {
580 // Copies from the FP stack are special, as ST0 isn't a valid register
581 // before the fp stackifier runs.
582
583 // Copy ST0 into an RFP register with FP_GET_RESULT.
584 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
585 SDOperand GROps[] = { Chain, InFlag };
586 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, GROps, 2);
587 Chain = RetVal.getValue(1);
588 InFlag = RetVal.getValue(2);
589
590 // If we are using ScalarSSE, store ST(0) to the stack and reload it into
591 // an XMM register.
592 if (X86ScalarSSE) {
593 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
594 // shouldn't be necessary except that RFP cannot be live across
595 // multiple blocks. When stackifier is fixed, they can be uncoupled.
596 MachineFunction &MF = DAG.getMachineFunction();
597 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
598 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
599 SDOperand Ops[] = {
600 Chain, RetVal, StackSlot, DAG.getValueType(VTs[0]), InFlag
601 };
602 Chain = DAG.getNode(X86ISD::FST, MVT::Other, Ops, 5);
603 RetVal = DAG.getLoad(VTs[0], Chain, StackSlot, NULL, 0);
604 Chain = RetVal.getValue(1);
605 }
606
607 if (VTs[0] == MVT::f32 && !X86ScalarSSE)
608 // FIXME: we would really like to remember that this FP_ROUND
609 // operation is okay to eliminate if we allow excess FP precision.
610 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
611 ResultVals.push_back(RetVal);
612 }
613
614 // Merge everything together with a MERGE_VALUES node.
615 ResultVals.push_back(Chain);
616 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
617 &ResultVals[0], ResultVals.size()).Val;
Chris Lattner3c763092007-02-25 08:29:00 +0000618}
619
620
Chris Lattner76ac0682005-11-15 00:40:23 +0000621//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000622// C & StdCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000623//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000624// StdCall calling convention seems to be standard for many Windows' API
625// routines and around. It differs from C calling convention just a little:
626// callee should clean up the stack, not caller. Symbols should be also
627// decorated in some fancy way :) It doesn't support any vector arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +0000628
Evan Cheng24eb3f42006-04-27 05:35:28 +0000629/// AddLiveIn - This helper function adds the specified physical register to the
630/// MachineFunction as a live in value. It also creates a corresponding virtual
631/// register for it.
632static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000633 const TargetRegisterClass *RC) {
Evan Cheng24eb3f42006-04-27 05:35:28 +0000634 assert(RC->contains(PReg) && "Not the correct regclass!");
635 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
636 MF.addLiveIn(PReg, VReg);
637 return VReg;
638}
639
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000640/// HowToPassArgument - Returns how an formal argument of the specified type
Evan Cheng89001ad2006-04-27 08:31:10 +0000641/// should be passed. If it is through stack, returns the size of the stack
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000642/// slot; if it is through integer or XMM register, returns the number of
643/// integer or XMM registers are needed.
Evan Cheng89001ad2006-04-27 08:31:10 +0000644static void
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000645HowToPassCallArgument(MVT::ValueType ObjectVT,
646 bool ArgInReg,
647 unsigned NumIntRegs, unsigned NumXMMRegs,
648 unsigned MaxNumIntRegs,
649 unsigned &ObjSize, unsigned &ObjIntRegs,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000650 unsigned &ObjXMMRegs) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000651 ObjSize = 0;
652 ObjIntRegs = 0;
Evan Cheng2b2c1be2006-06-01 05:53:27 +0000653 ObjXMMRegs = 0;
Evan Cheng8aca43e2006-05-25 23:31:23 +0000654
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000655 if (MaxNumIntRegs>3) {
656 // We don't have too much registers on ia32! :)
657 MaxNumIntRegs = 3;
658 }
659
Evan Cheng48940d12006-04-27 01:32:22 +0000660 switch (ObjectVT) {
661 default: assert(0 && "Unhandled argument type!");
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000662 case MVT::i8:
663 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
664 ObjIntRegs = 1;
665 else
666 ObjSize = 1;
667 break;
668 case MVT::i16:
669 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
670 ObjIntRegs = 1;
671 else
672 ObjSize = 2;
673 break;
674 case MVT::i32:
675 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
676 ObjIntRegs = 1;
677 else
678 ObjSize = 4;
679 break;
680 case MVT::i64:
681 if (ArgInReg && (NumIntRegs+2 <= MaxNumIntRegs)) {
682 ObjIntRegs = 2;
683 } else if (ArgInReg && (NumIntRegs+1 <= MaxNumIntRegs)) {
684 ObjIntRegs = 1;
685 ObjSize = 4;
686 } else
687 ObjSize = 8;
688 case MVT::f32:
689 ObjSize = 4;
690 break;
691 case MVT::f64:
692 ObjSize = 8;
693 break;
Evan Cheng89001ad2006-04-27 08:31:10 +0000694 case MVT::v16i8:
695 case MVT::v8i16:
696 case MVT::v4i32:
697 case MVT::v2i64:
698 case MVT::v4f32:
699 case MVT::v2f64:
Chris Lattner9d9cc842007-02-25 09:14:25 +0000700 if (NumXMMRegs < 4)
701 ObjXMMRegs = 1;
702 else
703 ObjSize = 16;
704 break;
Evan Cheng48940d12006-04-27 01:32:22 +0000705 }
Evan Cheng48940d12006-04-27 01:32:22 +0000706}
707
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000708SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG,
709 bool isStdCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000710 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000711 MachineFunction &MF = DAG.getMachineFunction();
712 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000713 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +0000714 SmallVector<SDOperand, 8> ArgValues;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000715 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000716
Evan Cheng48940d12006-04-27 01:32:22 +0000717 // Add DAG nodes to load the arguments... On entry to a function on the X86,
718 // the stack frame looks like this:
719 //
720 // [ESP] -- return address
721 // [ESP + 4] -- first argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +0000722 // [ESP + 8] -- second argument, if first argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +0000723 // ...
724 //
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000725 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
726 unsigned NumSRetBytes= 0; // How much bytes on stack used for struct return
727 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
728 unsigned NumIntRegs = 0; // Integer regs used for parameter passing
729
Evan Chengbfb5ea62006-05-26 19:22:06 +0000730 static const unsigned XMMArgRegs[] = {
731 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
732 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000733 static const unsigned GPRArgRegs[][3] = {
734 { X86::AL, X86::DL, X86::CL },
735 { X86::AX, X86::DX, X86::CX },
736 { X86::EAX, X86::EDX, X86::ECX }
737 };
738 static const TargetRegisterClass* GPRClasses[3] = {
739 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
740 };
741
742 // Handle regparm attribute
Chris Lattner35a08552007-02-25 07:10:00 +0000743 SmallVector<bool, 8> ArgInRegs(NumArgs, false);
744 SmallVector<bool, 8> SRetArgs(NumArgs, false);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000745 if (!isVarArg) {
746 for (unsigned i = 0; i<NumArgs; ++i) {
747 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(3+i))->getValue();
748 ArgInRegs[i] = (Flags >> 1) & 1;
749 SRetArgs[i] = (Flags >> 2) & 1;
750 }
751 }
752
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000753 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000754 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
755 unsigned ArgIncrement = 4;
756 unsigned ObjSize = 0;
757 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000758 unsigned ObjIntRegs = 0;
759 unsigned Reg = 0;
760 SDOperand ArgValue;
761
762 HowToPassCallArgument(ObjectVT,
763 ArgInRegs[i],
764 NumIntRegs, NumXMMRegs, 3,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000765 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000766
Evan Chenga01e7992006-05-26 18:39:59 +0000767 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +0000768 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +0000769
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000770 if (ObjIntRegs || ObjXMMRegs) {
771 switch (ObjectVT) {
772 default: assert(0 && "Unhandled argument type!");
773 case MVT::i8:
774 case MVT::i16:
775 case MVT::i32: {
776 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][NumIntRegs];
777 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
778 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
779 break;
780 }
781 case MVT::v16i8:
782 case MVT::v8i16:
783 case MVT::v4i32:
784 case MVT::v2i64:
785 case MVT::v4f32:
786 case MVT::v2f64:
787 assert(!isStdCall && "Unhandled argument type!");
788 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
789 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
790 break;
791 }
792 NumIntRegs += ObjIntRegs;
Evan Cheng17e734f2006-05-23 21:06:34 +0000793 NumXMMRegs += ObjXMMRegs;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000794 }
795 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +0000796 // XMM arguments have to be aligned on 16-byte boundary.
797 if (ObjSize == 16)
798 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000799 // Create the SelectionDAG nodes corresponding to a load from this
800 // parameter.
Evan Cheng17e734f2006-05-23 21:06:34 +0000801 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
802 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +0000803 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000804
805 ArgOffset += ArgIncrement; // Move on to the next argument.
806 if (SRetArgs[i])
807 NumSRetBytes += ArgIncrement;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000808 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000809
810 ArgValues.push_back(ArgValue);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000811 }
812
Evan Cheng17e734f2006-05-23 21:06:34 +0000813 ArgValues.push_back(Root);
814
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000815 // If the function takes variable number of arguments, make a frame index for
816 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000817 if (isVarArg)
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000818 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000819
820 if (isStdCall && !isVarArg) {
821 BytesToPopOnReturn = ArgOffset; // Callee pops everything..
822 BytesCallerReserves = 0;
823 } else {
824 BytesToPopOnReturn = NumSRetBytes; // Callee pops hidden struct pointer.
825 BytesCallerReserves = ArgOffset;
826 }
827
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000828 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
829 ReturnAddrIndex = 0; // No return address slot generated yet.
Evan Cheng17e734f2006-05-23 21:06:34 +0000830
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000831
832 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000833
Evan Cheng17e734f2006-05-23 21:06:34 +0000834 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +0000835 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
836 &ArgValues[0], ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000837}
838
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000839SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +0000840 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +0000841 SDOperand Chain = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000842 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000843 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
844 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +0000845 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000846
Evan Cheng2a330942006-05-25 00:59:30 +0000847 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +0000848 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +0000849 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000850 static const unsigned GPR32ArgRegs[] = {
851 X86::EAX, X86::EDX, X86::ECX
852 };
Evan Cheng88decde2006-04-28 21:29:37 +0000853
Evan Cheng2a330942006-05-25 00:59:30 +0000854 // Count how many bytes are to be pushed on the stack.
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000855 unsigned NumBytes = 0;
856 // Keep track of the number of integer regs passed so far.
857 unsigned NumIntRegs = 0;
858 // Keep track of the number of XMM regs passed so far.
859 unsigned NumXMMRegs = 0;
860 // How much bytes on stack used for struct return
861 unsigned NumSRetBytes= 0;
862
863 // Handle regparm attribute
Chris Lattner35a08552007-02-25 07:10:00 +0000864 SmallVector<bool, 8> ArgInRegs(NumOps, false);
865 SmallVector<bool, 8> SRetArgs(NumOps, false);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000866 for (unsigned i = 0; i<NumOps; ++i) {
867 unsigned Flags =
868 dyn_cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
869 ArgInRegs[i] = (Flags >> 1) & 1;
870 SRetArgs[i] = (Flags >> 2) & 1;
871 }
872
873 // Calculate stack frame size
Evan Cheng2a330942006-05-25 00:59:30 +0000874 for (unsigned i = 0; i != NumOps; ++i) {
875 SDOperand Arg = Op.getOperand(5+2*i);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000876 unsigned ArgIncrement = 4;
877 unsigned ObjSize = 0;
878 unsigned ObjIntRegs = 0;
879 unsigned ObjXMMRegs = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000880
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000881 HowToPassCallArgument(Arg.getValueType(),
882 ArgInRegs[i],
883 NumIntRegs, NumXMMRegs, 3,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000884 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000885 if (ObjSize > 4)
886 ArgIncrement = ObjSize;
887
888 NumIntRegs += ObjIntRegs;
889 NumXMMRegs += ObjXMMRegs;
890 if (ObjSize) {
891 // XMM arguments have to be aligned on 16-byte boundary.
892 if (ObjSize == 16)
Evan Chengb92f4182006-05-26 20:37:47 +0000893 NumBytes = ((NumBytes + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000894 NumBytes += ArgIncrement;
Evan Cheng2a330942006-05-25 00:59:30 +0000895 }
Evan Cheng2a330942006-05-25 00:59:30 +0000896 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000897
Evan Cheng2a330942006-05-25 00:59:30 +0000898 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000899
Evan Cheng2a330942006-05-25 00:59:30 +0000900 // Arguments go on the stack in reverse order, as specified by the ABI.
901 unsigned ArgOffset = 0;
902 NumXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000903 NumIntRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +0000904 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
905 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000906 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +0000907 for (unsigned i = 0; i != NumOps; ++i) {
908 SDOperand Arg = Op.getOperand(5+2*i);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000909 unsigned ArgIncrement = 4;
910 unsigned ObjSize = 0;
911 unsigned ObjIntRegs = 0;
912 unsigned ObjXMMRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000913
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000914 HowToPassCallArgument(Arg.getValueType(),
915 ArgInRegs[i],
916 NumIntRegs, NumXMMRegs, 3,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000917 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000918
919 if (ObjSize > 4)
920 ArgIncrement = ObjSize;
921
922 if (Arg.getValueType() == MVT::i8 || Arg.getValueType() == MVT::i16) {
Evan Cheng2a330942006-05-25 00:59:30 +0000923 // Promote the integer to 32 bits. If the input type is signed use a
924 // sign extend, otherwise use a zero extend.
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000925 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
926
927 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Evan Cheng2a330942006-05-25 00:59:30 +0000928 Arg = DAG.getNode(ExtOp, MVT::i32, Arg);
Evan Cheng5ee96892006-05-25 18:56:34 +0000929 }
Evan Cheng2a330942006-05-25 00:59:30 +0000930
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000931 if (ObjIntRegs || ObjXMMRegs) {
932 switch (Arg.getValueType()) {
933 default: assert(0 && "Unhandled argument type!");
934 case MVT::i32:
935 RegsToPass.push_back(std::make_pair(GPR32ArgRegs[NumIntRegs], Arg));
936 break;
937 case MVT::v16i8:
938 case MVT::v8i16:
939 case MVT::v4i32:
940 case MVT::v2i64:
941 case MVT::v4f32:
942 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000943 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
944 break;
Evan Cheng88decde2006-04-28 21:29:37 +0000945 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000946
947 NumIntRegs += ObjIntRegs;
948 NumXMMRegs += ObjXMMRegs;
949 }
950 if (ObjSize) {
951 // XMM arguments have to be aligned on 16-byte boundary.
952 if (ObjSize == 16)
953 ArgOffset = ((ArgOffset + 15) / 16) * 16;
954
955 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
956 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
957 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
958
959 ArgOffset += ArgIncrement; // Move on to the next argument.
960 if (SRetArgs[i])
961 NumSRetBytes += ArgIncrement;
Chris Lattner76ac0682005-11-15 00:40:23 +0000962 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000963 }
964
Anton Korobeynikov1b4e6012007-02-01 08:39:52 +0000965 // Sanity check: we haven't seen NumSRetBytes > 4
966 assert((NumSRetBytes<=4) &&
967 "Too much space for struct-return pointer requested");
968
Evan Cheng2a330942006-05-25 00:59:30 +0000969 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000970 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
971 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000972
Evan Cheng88decde2006-04-28 21:29:37 +0000973 // Build a sequence of copy-to-reg nodes chained together with token chain
974 // and flag operands which copy the outgoing args into registers.
975 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000976 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
977 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
978 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +0000979 InFlag = Chain.getValue(1);
980 }
981
Evan Cheng84a041e2007-02-21 21:18:14 +0000982 // ELF / PIC requires GOT in the EBX register before function calls via PLT
983 // GOT pointer.
Evan Cheng1281dc32007-01-22 21:34:25 +0000984 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
985 Subtarget->isPICStyleGOT()) {
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000986 Chain = DAG.getCopyToReg(Chain, X86::EBX,
987 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
988 InFlag);
989 InFlag = Chain.getValue(1);
990 }
991
Evan Cheng2a330942006-05-25 00:59:30 +0000992 // If the callee is a GlobalAddress node (quite common, every direct call is)
993 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000994 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +0000995 // We should use extra load for direct calls to dllimported functions in
996 // non-JIT mode.
997 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
998 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000999 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1000 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001001 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1002
Chris Lattnere56fef92007-02-25 06:40:16 +00001003 // Returns a chain & a flag for retval copy to use.
1004 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001005 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001006 Ops.push_back(Chain);
1007 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001008
1009 // Add argument registers to the end of the list so that they are known live
1010 // into the call.
1011 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001012 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001013 RegsToPass[i].second.getValueType()));
Evan Cheng84a041e2007-02-21 21:18:14 +00001014
1015 // Add an implicit use GOT pointer in EBX.
1016 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1017 Subtarget->isPICStyleGOT())
1018 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Anton Korobeynikova0554d92007-01-12 19:20:47 +00001019
Evan Cheng88decde2006-04-28 21:29:37 +00001020 if (InFlag.Val)
1021 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +00001022
Evan Cheng2a330942006-05-25 00:59:30 +00001023 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001024 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +00001025 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +00001026
Chris Lattner8be5be82006-05-23 18:50:38 +00001027 // Create the CALLSEQ_END node.
1028 unsigned NumBytesForCalleeToPush = 0;
1029
Chris Lattner7802f3e2007-02-25 09:06:15 +00001030 if (CC == CallingConv::X86_StdCall) {
1031 if (isVarArg)
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001032 NumBytesForCalleeToPush = NumSRetBytes;
Chris Lattner7802f3e2007-02-25 09:06:15 +00001033 else
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001034 NumBytesForCalleeToPush = NumBytes;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001035 } else {
1036 // If this is is a call to a struct-return function, the callee
1037 // pops the hidden struct pointer, so we have to push it back.
1038 // This is common for Darwin/X86, Linux & Mingw32 targets.
1039 NumBytesForCalleeToPush = NumSRetBytes;
1040 }
1041
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001042 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001043 Ops.clear();
1044 Ops.push_back(Chain);
1045 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +00001046 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001047 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001048 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattner0cd99602007-02-25 08:59:22 +00001049 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001050
Chris Lattner0cd99602007-02-25 08:59:22 +00001051 // Handle result values, copying them out of physregs into vregs that we
1052 // return.
Chris Lattner7802f3e2007-02-25 09:06:15 +00001053 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001054}
1055
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001056
1057//===----------------------------------------------------------------------===//
1058// X86-64 C Calling Convention implementation
1059//===----------------------------------------------------------------------===//
1060
1061/// HowToPassX86_64CCCArgument - Returns how an formal argument of the specified
1062/// type should be passed. If it is through stack, returns the size of the stack
1063/// slot; if it is through integer or XMM register, returns the number of
1064/// integer or XMM registers are needed.
1065static void
1066HowToPassX86_64CCCArgument(MVT::ValueType ObjectVT,
1067 unsigned NumIntRegs, unsigned NumXMMRegs,
1068 unsigned &ObjSize, unsigned &ObjIntRegs,
1069 unsigned &ObjXMMRegs) {
1070 ObjSize = 0;
1071 ObjIntRegs = 0;
1072 ObjXMMRegs = 0;
1073
1074 switch (ObjectVT) {
1075 default: assert(0 && "Unhandled argument type!");
1076 case MVT::i8:
1077 case MVT::i16:
1078 case MVT::i32:
1079 case MVT::i64:
1080 if (NumIntRegs < 6)
1081 ObjIntRegs = 1;
1082 else {
1083 switch (ObjectVT) {
1084 default: break;
1085 case MVT::i8: ObjSize = 1; break;
1086 case MVT::i16: ObjSize = 2; break;
1087 case MVT::i32: ObjSize = 4; break;
1088 case MVT::i64: ObjSize = 8; break;
1089 }
1090 }
1091 break;
1092 case MVT::f32:
1093 case MVT::f64:
1094 case MVT::v16i8:
1095 case MVT::v8i16:
1096 case MVT::v4i32:
1097 case MVT::v2i64:
1098 case MVT::v4f32:
1099 case MVT::v2f64:
1100 if (NumXMMRegs < 8)
1101 ObjXMMRegs = 1;
1102 else {
1103 switch (ObjectVT) {
1104 default: break;
1105 case MVT::f32: ObjSize = 4; break;
1106 case MVT::f64: ObjSize = 8; break;
1107 case MVT::v16i8:
1108 case MVT::v8i16:
1109 case MVT::v4i32:
1110 case MVT::v2i64:
1111 case MVT::v4f32:
1112 case MVT::v2f64: ObjSize = 16; break;
1113 }
1114 break;
1115 }
1116 }
1117}
1118
1119SDOperand
1120X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
1121 unsigned NumArgs = Op.Val->getNumValues() - 1;
1122 MachineFunction &MF = DAG.getMachineFunction();
1123 MachineFrameInfo *MFI = MF.getFrameInfo();
1124 SDOperand Root = Op.getOperand(0);
1125 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001126 SmallVector<SDOperand, 8> ArgValues;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001127
1128 // Add DAG nodes to load the arguments... On entry to a function on the X86,
1129 // the stack frame looks like this:
1130 //
1131 // [RSP] -- return address
1132 // [RSP + 8] -- first nonreg argument (leftmost lexically)
1133 // [RSP +16] -- second nonreg argument, if 1st argument is <= 8 bytes in size
1134 // ...
1135 //
1136 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1137 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
1138 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
1139
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001140 static const unsigned GPR32ArgRegs[] = {
1141 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
1142 };
1143 static const unsigned GPR64ArgRegs[] = {
1144 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1145 };
1146 static const unsigned XMMArgRegs[] = {
1147 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1148 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1149 };
1150
1151 for (unsigned i = 0; i < NumArgs; ++i) {
1152 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
Chris Lattner1db979b2007-02-26 03:18:56 +00001153 unsigned ArgFlags = cast<ConstantSDNode>(Op.getOperand(3+i))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001154 unsigned ArgIncrement = 8;
1155 unsigned ObjSize = 0;
1156 unsigned ObjIntRegs = 0;
1157 unsigned ObjXMMRegs = 0;
1158
1159 // FIXME: __int128 and long double support?
1160 HowToPassX86_64CCCArgument(ObjectVT, NumIntRegs, NumXMMRegs,
1161 ObjSize, ObjIntRegs, ObjXMMRegs);
1162 if (ObjSize > 8)
1163 ArgIncrement = ObjSize;
1164
1165 unsigned Reg = 0;
1166 SDOperand ArgValue;
1167 if (ObjIntRegs || ObjXMMRegs) {
1168 switch (ObjectVT) {
1169 default: assert(0 && "Unhandled argument type!");
1170 case MVT::i8:
1171 case MVT::i16:
1172 case MVT::i32:
1173 case MVT::i64: {
1174 TargetRegisterClass *RC = NULL;
1175 switch (ObjectVT) {
Chris Lattner1db979b2007-02-26 03:18:56 +00001176 default: assert(0 && "Unknown integer VT!");
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001177 case MVT::i8:
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001178 case MVT::i16:
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001179 case MVT::i32:
1180 RC = X86::GR32RegisterClass;
1181 Reg = GPR32ArgRegs[NumIntRegs];
Chris Lattner1db979b2007-02-26 03:18:56 +00001182 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i32);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001183 break;
1184 case MVT::i64:
1185 RC = X86::GR64RegisterClass;
1186 Reg = GPR64ArgRegs[NumIntRegs];
Chris Lattner1db979b2007-02-26 03:18:56 +00001187 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i64);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001188 break;
1189 }
1190 Reg = AddLiveIn(MF, Reg, RC);
Chris Lattner1db979b2007-02-26 03:18:56 +00001191
1192 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1193 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1194 // right size.
1195 if (ObjectVT == MVT::i8 || ObjectVT == MVT::i16) {
1196 // FIXME: FORMAL_ARGUMENTS can't currently distinguish between an
1197 // argument with undefined high bits, so we can't insert a assertzext
1198 // yet.
1199 if (ArgFlags & 1) {
1200 unsigned ExtOpc = (ArgFlags & 1) ? ISD::AssertSext :ISD::AssertZext;
1201 ArgValue = DAG.getNode(ExtOpc, MVT::i32, ArgValue,
1202 DAG.getValueType(ObjectVT));
1203 ArgValue = DAG.getNode(ISD::TRUNCATE, ObjectVT, ArgValue);
1204 }
1205 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001206 break;
1207 }
1208 case MVT::f32:
1209 case MVT::f64:
1210 case MVT::v16i8:
1211 case MVT::v8i16:
1212 case MVT::v4i32:
1213 case MVT::v2i64:
1214 case MVT::v4f32:
1215 case MVT::v2f64: {
1216 TargetRegisterClass *RC= (ObjectVT == MVT::f32) ?
1217 X86::FR32RegisterClass : ((ObjectVT == MVT::f64) ?
1218 X86::FR64RegisterClass : X86::VR128RegisterClass);
1219 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], RC);
1220 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1221 break;
1222 }
1223 }
1224 NumIntRegs += ObjIntRegs;
1225 NumXMMRegs += ObjXMMRegs;
1226 } else if (ObjSize) {
1227 // XMM arguments have to be aligned on 16-byte boundary.
1228 if (ObjSize == 16)
1229 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1230 // Create the SelectionDAG nodes corresponding to a load from this
1231 // parameter.
1232 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1233 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +00001234 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001235 ArgOffset += ArgIncrement; // Move on to the next argument.
1236 }
1237
1238 ArgValues.push_back(ArgValue);
1239 }
1240
1241 // If the function takes variable number of arguments, make a frame index for
1242 // the start of the first vararg value... for expansion of llvm.va_start.
1243 if (isVarArg) {
1244 // For X86-64, if there are vararg parameters that are passed via
1245 // registers, then we must store them to their spots on the stack so they
1246 // may be loaded by deferencing the result of va_next.
1247 VarArgsGPOffset = NumIntRegs * 8;
1248 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
1249 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
1250 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1251
1252 // Store the integer parameter registers.
Chris Lattner35a08552007-02-25 07:10:00 +00001253 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001254 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1255 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1256 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
1257 for (; NumIntRegs != 6; ++NumIntRegs) {
1258 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1259 X86::GR64RegisterClass);
1260 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Evan Chengab51cf22006-10-13 21:14:26 +00001261 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001262 MemOps.push_back(Store);
1263 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1264 DAG.getConstant(8, getPointerTy()));
1265 }
1266
1267 // Now store the XMM (fp + vector) parameter registers.
1268 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1269 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1270 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1271 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1272 X86::VR128RegisterClass);
1273 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
Evan Chengab51cf22006-10-13 21:14:26 +00001274 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001275 MemOps.push_back(Store);
1276 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1277 DAG.getConstant(16, getPointerTy()));
1278 }
1279 if (!MemOps.empty())
1280 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1281 &MemOps[0], MemOps.size());
1282 }
1283
1284 ArgValues.push_back(Root);
1285
1286 ReturnAddrIndex = 0; // No return address slot generated yet.
1287 BytesToPopOnReturn = 0; // Callee pops nothing.
1288 BytesCallerReserves = ArgOffset;
1289
1290 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001291 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1292 &ArgValues[0], ArgValues.size());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001293}
1294
1295SDOperand
Chris Lattner7802f3e2007-02-25 09:06:15 +00001296X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattnerba474f52007-02-25 09:10:05 +00001297 unsigned CC) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001298 SDOperand Chain = Op.getOperand(0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001299 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1300 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1301 SDOperand Callee = Op.getOperand(4);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001302 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1303
1304 // Count how many bytes are to be pushed on the stack.
1305 unsigned NumBytes = 0;
1306 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
1307 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
1308
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001309 static const unsigned GPR32ArgRegs[] = {
1310 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
1311 };
1312 static const unsigned GPR64ArgRegs[] = {
1313 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1314 };
1315 static const unsigned XMMArgRegs[] = {
1316 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1317 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1318 };
1319
1320 for (unsigned i = 0; i != NumOps; ++i) {
1321 SDOperand Arg = Op.getOperand(5+2*i);
1322 MVT::ValueType ArgVT = Arg.getValueType();
1323
1324 switch (ArgVT) {
1325 default: assert(0 && "Unknown value type!");
1326 case MVT::i8:
1327 case MVT::i16:
1328 case MVT::i32:
1329 case MVT::i64:
1330 if (NumIntRegs < 6)
1331 ++NumIntRegs;
1332 else
1333 NumBytes += 8;
1334 break;
1335 case MVT::f32:
1336 case MVT::f64:
1337 case MVT::v16i8:
1338 case MVT::v8i16:
1339 case MVT::v4i32:
1340 case MVT::v2i64:
1341 case MVT::v4f32:
1342 case MVT::v2f64:
1343 if (NumXMMRegs < 8)
1344 NumXMMRegs++;
1345 else if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1346 NumBytes += 8;
1347 else {
1348 // XMM arguments have to be aligned on 16-byte boundary.
1349 NumBytes = ((NumBytes + 15) / 16) * 16;
1350 NumBytes += 16;
1351 }
1352 break;
1353 }
1354 }
1355
1356 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1357
1358 // Arguments go on the stack in reverse order, as specified by the ABI.
1359 unsigned ArgOffset = 0;
1360 NumIntRegs = 0;
1361 NumXMMRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001362 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1363 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001364 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
1365 for (unsigned i = 0; i != NumOps; ++i) {
1366 SDOperand Arg = Op.getOperand(5+2*i);
1367 MVT::ValueType ArgVT = Arg.getValueType();
Chris Lattner89243322007-02-25 23:10:46 +00001368 unsigned ArgFlags =cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001369
Chris Lattner89243322007-02-25 23:10:46 +00001370 if (MVT::isInteger(ArgVT) && ArgVT < MVT::i32) {
1371 // Promote the integer to 32 bits. If the input type is signed use a
1372 // sign extend, otherwise use a zero extend.
1373 unsigned ExtOpc = (ArgFlags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
1374 Arg = DAG.getNode(ExtOpc, MVT::i32, Arg);
1375 ArgVT = MVT::i32;
1376 }
1377
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001378 switch (ArgVT) {
1379 default: assert(0 && "Unexpected ValueType for argument!");
1380 case MVT::i8:
1381 case MVT::i16:
1382 case MVT::i32:
1383 case MVT::i64:
1384 if (NumIntRegs < 6) {
1385 unsigned Reg = 0;
1386 switch (ArgVT) {
Chris Lattner89243322007-02-25 23:10:46 +00001387 default: assert(0 && "Unknown integer size!");
1388 case MVT::i32:
1389 Reg = GPR32ArgRegs[NumIntRegs];
1390 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001391 case MVT::i64: Reg = GPR64ArgRegs[NumIntRegs]; break;
1392 }
1393 RegsToPass.push_back(std::make_pair(Reg, Arg));
1394 ++NumIntRegs;
1395 } else {
1396 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1397 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001398 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001399 ArgOffset += 8;
1400 }
1401 break;
1402 case MVT::f32:
1403 case MVT::f64:
1404 case MVT::v16i8:
1405 case MVT::v8i16:
1406 case MVT::v4i32:
1407 case MVT::v2i64:
1408 case MVT::v4f32:
1409 case MVT::v2f64:
1410 if (NumXMMRegs < 8) {
1411 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1412 NumXMMRegs++;
1413 } else {
1414 if (ArgVT != MVT::f32 && ArgVT != MVT::f64) {
1415 // XMM arguments have to be aligned on 16-byte boundary.
1416 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1417 }
1418 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1419 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001420 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001421 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1422 ArgOffset += 8;
1423 else
1424 ArgOffset += 16;
1425 }
1426 }
1427 }
1428
1429 if (!MemOpChains.empty())
1430 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1431 &MemOpChains[0], MemOpChains.size());
1432
1433 // Build a sequence of copy-to-reg nodes chained together with token chain
1434 // and flag operands which copy the outgoing args into registers.
1435 SDOperand InFlag;
1436 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1437 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1438 InFlag);
1439 InFlag = Chain.getValue(1);
1440 }
1441
1442 if (isVarArg) {
1443 // From AMD64 ABI document:
1444 // For calls that may call functions that use varargs or stdargs
1445 // (prototype-less calls or calls to functions containing ellipsis (...) in
1446 // the declaration) %al is used as hidden argument to specify the number
1447 // of SSE registers used. The contents of %al do not need to match exactly
1448 // the number of registers, but must be an ubound on the number of SSE
1449 // registers used and is in the range 0 - 8 inclusive.
1450 Chain = DAG.getCopyToReg(Chain, X86::AL,
1451 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1452 InFlag = Chain.getValue(1);
1453 }
1454
1455 // If the callee is a GlobalAddress node (quite common, every direct call is)
1456 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001457 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001458 // We should use extra load for direct calls to dllimported functions in
1459 // non-JIT mode.
1460 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1461 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001462 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1463 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001464 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1465
Chris Lattnere56fef92007-02-25 06:40:16 +00001466 // Returns a chain & a flag for retval copy to use.
1467 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001468 SmallVector<SDOperand, 8> Ops;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001469 Ops.push_back(Chain);
1470 Ops.push_back(Callee);
1471
1472 // Add argument registers to the end of the list so that they are known live
1473 // into the call.
1474 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001475 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001476 RegsToPass[i].second.getValueType()));
1477
1478 if (InFlag.Val)
1479 Ops.push_back(InFlag);
1480
1481 // FIXME: Do not generate X86ISD::TAILCALL for now.
1482 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1483 NodeTys, &Ops[0], Ops.size());
1484 InFlag = Chain.getValue(1);
1485
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001486 // Returns a flag for retval copy to use.
1487 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001488 Ops.clear();
1489 Ops.push_back(Chain);
1490 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1491 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1492 Ops.push_back(InFlag);
1493 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001494 InFlag = Chain.getValue(1);
1495
1496 // Handle result values, copying them out of physregs into vregs that we
1497 // return.
1498 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001499}
1500
Chris Lattner76ac0682005-11-15 00:40:23 +00001501//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001502// Fast & FastCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +00001503//===----------------------------------------------------------------------===//
1504//
1505// The X86 'fast' calling convention passes up to two integer arguments in
1506// registers (an appropriate portion of EAX/EDX), passes arguments in C order,
1507// and requires that the callee pop its arguments off the stack (allowing proper
1508// tail calls), and has the same return value conventions as C calling convs.
1509//
1510// This calling convention always arranges for the callee pop value to be 8n+4
1511// bytes, which is needed for tail recursion elimination and stack alignment
1512// reasons.
1513//
1514// Note that this can be enhanced in the future to pass fp vals in registers
1515// (when we have a global fp allocator) and do other tricks.
1516//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001517//===----------------------------------------------------------------------===//
1518// The X86 'fastcall' calling convention passes up to two integer arguments in
1519// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
1520// and requires that the callee pop its arguments off the stack (allowing proper
1521// tail calls), and has the same return value conventions as C calling convs.
1522//
1523// This calling convention always arranges for the callee pop value to be 8n+4
1524// bytes, which is needed for tail recursion elimination and stack alignment
1525// reasons.
Chris Lattner76ac0682005-11-15 00:40:23 +00001526
Evan Cheng48940d12006-04-27 01:32:22 +00001527
Evan Cheng17e734f2006-05-23 21:06:34 +00001528SDOperand
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001529X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG,
1530 bool isFastCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001531 unsigned NumArgs = Op.Val->getNumValues()-1;
Chris Lattner76ac0682005-11-15 00:40:23 +00001532 MachineFunction &MF = DAG.getMachineFunction();
1533 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +00001534 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +00001535 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner76ac0682005-11-15 00:40:23 +00001536
Evan Cheng48940d12006-04-27 01:32:22 +00001537 // Add DAG nodes to load the arguments... On entry to a function the stack
1538 // frame looks like this:
1539 //
1540 // [ESP] -- return address
1541 // [ESP + 4] -- first nonreg argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +00001542 // [ESP + 8] -- second nonreg argument, if 1st argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +00001543 // ...
Chris Lattner76ac0682005-11-15 00:40:23 +00001544 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1545
1546 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001547 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1548 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001549 unsigned NumIntRegs = 0;
Evan Cheng89001ad2006-04-27 08:31:10 +00001550 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Evan Cheng2a330942006-05-25 00:59:30 +00001551
1552 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001553 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001554 };
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001555
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001556 static const unsigned GPRArgRegs[][2][2] = {
1557 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1558 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1559 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
1560 };
1561
1562 static const TargetRegisterClass* GPRClasses[3] = {
1563 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
1564 };
1565
1566 unsigned GPRInd = (isFastCall ? 1 : 0);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00001567 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001568 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1569 unsigned ArgIncrement = 4;
1570 unsigned ObjSize = 0;
Evan Cheng17e734f2006-05-23 21:06:34 +00001571 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001572 unsigned ObjIntRegs = 0;
1573 unsigned Reg = 0;
1574 SDOperand ArgValue;
Chris Lattner76ac0682005-11-15 00:40:23 +00001575
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001576 HowToPassCallArgument(ObjectVT,
1577 true, // Use as much registers as possible
1578 NumIntRegs, NumXMMRegs,
1579 (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS),
Chris Lattner9d9cc842007-02-25 09:14:25 +00001580 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001581
Evan Chenga01e7992006-05-26 18:39:59 +00001582 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +00001583 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +00001584
Evan Cheng17e734f2006-05-23 21:06:34 +00001585 if (ObjIntRegs || ObjXMMRegs) {
1586 switch (ObjectVT) {
1587 default: assert(0 && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001588 case MVT::i8:
Evan Cheng17e734f2006-05-23 21:06:34 +00001589 case MVT::i16:
Nick Lewycky0c497222007-01-28 15:39:16 +00001590 case MVT::i32: {
1591 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][GPRInd][NumIntRegs];
1592 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
1593 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1594 break;
1595 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001596 case MVT::v16i8:
1597 case MVT::v8i16:
1598 case MVT::v4i32:
1599 case MVT::v2i64:
1600 case MVT::v4f32:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001601 case MVT::v2f64: {
1602 assert(!isFastCall && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001603 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
1604 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1605 break;
Evan Cheng48940d12006-04-27 01:32:22 +00001606 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001607 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001608 NumIntRegs += ObjIntRegs;
1609 NumXMMRegs += ObjXMMRegs;
Chris Lattner76ac0682005-11-15 00:40:23 +00001610 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001611 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +00001612 // XMM arguments have to be aligned on 16-byte boundary.
1613 if (ObjSize == 16)
1614 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng17e734f2006-05-23 21:06:34 +00001615 // Create the SelectionDAG nodes corresponding to a load from this
1616 // parameter.
1617 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1618 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001619 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
1620
Evan Cheng17e734f2006-05-23 21:06:34 +00001621 ArgOffset += ArgIncrement; // Move on to the next argument.
1622 }
1623
1624 ArgValues.push_back(ArgValue);
Chris Lattner76ac0682005-11-15 00:40:23 +00001625 }
1626
Evan Cheng17e734f2006-05-23 21:06:34 +00001627 ArgValues.push_back(Root);
1628
Chris Lattner76ac0682005-11-15 00:40:23 +00001629 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1630 // arguments and the arguments after the retaddr has been pushed are aligned.
1631 if ((ArgOffset & 7) == 0)
1632 ArgOffset += 4;
1633
1634 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001635 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner76ac0682005-11-15 00:40:23 +00001636 ReturnAddrIndex = 0; // No return address slot generated yet.
1637 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
1638 BytesCallerReserves = 0;
1639
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001640 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
1641
Chris Lattner76ac0682005-11-15 00:40:23 +00001642 // Finally, inform the code generator which regs we return values in.
Evan Cheng17e734f2006-05-23 21:06:34 +00001643 switch (getValueType(MF.getFunction()->getReturnType())) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001644 default: assert(0 && "Unknown type!");
1645 case MVT::isVoid: break;
Chris Lattnerf598d732006-10-03 17:18:42 +00001646 case MVT::i1:
Chris Lattner76ac0682005-11-15 00:40:23 +00001647 case MVT::i8:
1648 case MVT::i16:
1649 case MVT::i32:
1650 MF.addLiveOut(X86::EAX);
1651 break;
1652 case MVT::i64:
1653 MF.addLiveOut(X86::EAX);
1654 MF.addLiveOut(X86::EDX);
1655 break;
1656 case MVT::f32:
1657 case MVT::f64:
1658 MF.addLiveOut(X86::ST0);
1659 break;
Evan Cheng5ee96892006-05-25 18:56:34 +00001660 case MVT::v16i8:
1661 case MVT::v8i16:
1662 case MVT::v4i32:
1663 case MVT::v2i64:
1664 case MVT::v4f32:
1665 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001666 assert(!isFastCall && "Unknown result type");
Evan Cheng88decde2006-04-28 21:29:37 +00001667 MF.addLiveOut(X86::XMM0);
1668 break;
1669 }
Evan Cheng88decde2006-04-28 21:29:37 +00001670
Evan Cheng17e734f2006-05-23 21:06:34 +00001671 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001672 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1673 &ArgValues[0], ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001674}
1675
Chris Lattner104aa5d2006-09-26 03:57:53 +00001676SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +00001677 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +00001678 SDOperand Chain = Op.getOperand(0);
Evan Cheng2a330942006-05-25 00:59:30 +00001679 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1680 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +00001681 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1682
Chris Lattner76ac0682005-11-15 00:40:23 +00001683 // Count how many bytes are to be pushed on the stack.
1684 unsigned NumBytes = 0;
1685
1686 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001687 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1688 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001689 unsigned NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001690 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Chris Lattner76ac0682005-11-15 00:40:23 +00001691
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001692 static const unsigned GPRArgRegs[][2][2] = {
1693 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1694 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1695 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
Evan Cheng2a330942006-05-25 00:59:30 +00001696 };
1697 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001698 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001699 };
1700
Chris Lattner7802f3e2007-02-25 09:06:15 +00001701 bool isFastCall = CC == CallingConv::X86_FastCall;
1702 unsigned GPRInd = isFastCall ? 1 : 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001703 for (unsigned i = 0; i != NumOps; ++i) {
1704 SDOperand Arg = Op.getOperand(5+2*i);
1705
1706 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001707 default: assert(0 && "Unknown value type!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001708 case MVT::i8:
1709 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001710 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001711 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1712 if (NumIntRegs < MaxNumIntRegs) {
1713 ++NumIntRegs;
1714 break;
1715 }
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001716 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001717 case MVT::f32:
1718 NumBytes += 4;
1719 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001720 case MVT::f64:
1721 NumBytes += 8;
1722 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001723 case MVT::v16i8:
1724 case MVT::v8i16:
1725 case MVT::v4i32:
1726 case MVT::v2i64:
1727 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001728 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001729 assert(!isFastCall && "Unknown value type!");
1730 if (NumXMMRegs < 4)
1731 NumXMMRegs++;
1732 else {
1733 // XMM arguments have to be aligned on 16-byte boundary.
1734 NumBytes = ((NumBytes + 15) / 16) * 16;
1735 NumBytes += 16;
1736 }
1737 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001738 }
Evan Cheng2a330942006-05-25 00:59:30 +00001739 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001740
1741 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1742 // arguments and the arguments after the retaddr has been pushed are aligned.
1743 if ((NumBytes & 7) == 0)
1744 NumBytes += 4;
1745
Chris Lattner62c34842006-02-13 09:00:43 +00001746 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +00001747
1748 // Arguments go on the stack in reverse order, as specified by the ABI.
1749 unsigned ArgOffset = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +00001750 NumIntRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001751 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1752 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001753 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001754 for (unsigned i = 0; i != NumOps; ++i) {
1755 SDOperand Arg = Op.getOperand(5+2*i);
1756
1757 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001758 default: assert(0 && "Unexpected ValueType for argument!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001759 case MVT::i8:
1760 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001761 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001762 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1763 if (NumIntRegs < MaxNumIntRegs) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001764 unsigned RegToUse =
1765 GPRArgRegs[Arg.getValueType()-MVT::i8][GPRInd][NumIntRegs];
1766 RegsToPass.push_back(std::make_pair(RegToUse, Arg));
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001767 ++NumIntRegs;
1768 break;
1769 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001770 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001771 case MVT::f32: {
1772 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001773 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001774 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001775 ArgOffset += 4;
1776 break;
1777 }
Evan Cheng2a330942006-05-25 00:59:30 +00001778 case MVT::f64: {
Chris Lattner76ac0682005-11-15 00:40:23 +00001779 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001780 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001781 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001782 ArgOffset += 8;
1783 break;
1784 }
Evan Cheng2a330942006-05-25 00:59:30 +00001785 case MVT::v16i8:
1786 case MVT::v8i16:
1787 case MVT::v4i32:
1788 case MVT::v2i64:
1789 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001790 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001791 assert(!isFastCall && "Unexpected ValueType for argument!");
1792 if (NumXMMRegs < 4) {
1793 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1794 NumXMMRegs++;
1795 } else {
1796 // XMM arguments have to be aligned on 16-byte boundary.
1797 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1798 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1799 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1800 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1801 ArgOffset += 16;
1802 }
1803 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001804 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001805 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001806
Evan Cheng2a330942006-05-25 00:59:30 +00001807 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001808 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1809 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001810
Nate Begeman7e5496d2006-02-17 00:03:04 +00001811 // Build a sequence of copy-to-reg nodes chained together with token chain
1812 // and flag operands which copy the outgoing args into registers.
1813 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001814 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1815 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1816 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001817 InFlag = Chain.getValue(1);
1818 }
1819
Evan Cheng2a330942006-05-25 00:59:30 +00001820 // If the callee is a GlobalAddress node (quite common, every direct call is)
1821 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001822 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001823 // We should use extra load for direct calls to dllimported functions in
1824 // non-JIT mode.
1825 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1826 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001827 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1828 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001829 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1830
Evan Cheng84a041e2007-02-21 21:18:14 +00001831 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1832 // GOT pointer.
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001833 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1834 Subtarget->isPICStyleGOT()) {
1835 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1836 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1837 InFlag);
1838 InFlag = Chain.getValue(1);
1839 }
1840
Chris Lattnere56fef92007-02-25 06:40:16 +00001841 // Returns a chain & a flag for retval copy to use.
1842 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001843 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001844 Ops.push_back(Chain);
1845 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001846
1847 // Add argument registers to the end of the list so that they are known live
1848 // into the call.
1849 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001850 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001851 RegsToPass[i].second.getValueType()));
1852
Evan Cheng84a041e2007-02-21 21:18:14 +00001853 // Add an implicit use GOT pointer in EBX.
1854 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1855 Subtarget->isPICStyleGOT())
1856 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1857
Nate Begeman7e5496d2006-02-17 00:03:04 +00001858 if (InFlag.Val)
1859 Ops.push_back(InFlag);
1860
1861 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001862 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001863 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001864 InFlag = Chain.getValue(1);
1865
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001866 // Returns a flag for retval copy to use.
1867 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001868 Ops.clear();
1869 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001870 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1871 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001872 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001873 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001874 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001875
Chris Lattnerba474f52007-02-25 09:10:05 +00001876 // Handle result values, copying them out of physregs into vregs that we
1877 // return.
1878 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001879}
1880
1881SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1882 if (ReturnAddrIndex == 0) {
1883 // Set up a frame object for the return address.
1884 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001885 if (Subtarget->is64Bit())
1886 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1887 else
1888 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Chris Lattner76ac0682005-11-15 00:40:23 +00001889 }
1890
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001891 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00001892}
1893
1894
1895
Evan Cheng45df7f82006-01-30 23:41:35 +00001896/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1897/// specific condition code. It returns a false if it cannot do a direct
Chris Lattner7a627672006-09-13 03:22:10 +00001898/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1899/// needed.
Evan Cheng78038292006-04-05 23:38:46 +00001900static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattner7a627672006-09-13 03:22:10 +00001901 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1902 SelectionDAG &DAG) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001903 X86CC = X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001904 if (!isFP) {
Chris Lattner971e3392006-09-13 17:04:54 +00001905 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1906 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1907 // X > -1 -> X == 0, jump !sign.
1908 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001909 X86CC = X86::COND_NS;
Chris Lattner971e3392006-09-13 17:04:54 +00001910 return true;
1911 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1912 // X < 0 -> X == 0, jump on sign.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001913 X86CC = X86::COND_S;
Chris Lattner971e3392006-09-13 17:04:54 +00001914 return true;
1915 }
Chris Lattner7a627672006-09-13 03:22:10 +00001916 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001917
Evan Cheng172fce72006-01-06 00:43:03 +00001918 switch (SetCCOpcode) {
1919 default: break;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001920 case ISD::SETEQ: X86CC = X86::COND_E; break;
1921 case ISD::SETGT: X86CC = X86::COND_G; break;
1922 case ISD::SETGE: X86CC = X86::COND_GE; break;
1923 case ISD::SETLT: X86CC = X86::COND_L; break;
1924 case ISD::SETLE: X86CC = X86::COND_LE; break;
1925 case ISD::SETNE: X86CC = X86::COND_NE; break;
1926 case ISD::SETULT: X86CC = X86::COND_B; break;
1927 case ISD::SETUGT: X86CC = X86::COND_A; break;
1928 case ISD::SETULE: X86CC = X86::COND_BE; break;
1929 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001930 }
1931 } else {
1932 // On a floating point condition, the flags are set as follows:
1933 // ZF PF CF op
1934 // 0 | 0 | 0 | X > Y
1935 // 0 | 0 | 1 | X < Y
1936 // 1 | 0 | 0 | X == Y
1937 // 1 | 1 | 1 | unordered
Chris Lattner7a627672006-09-13 03:22:10 +00001938 bool Flip = false;
Evan Cheng172fce72006-01-06 00:43:03 +00001939 switch (SetCCOpcode) {
1940 default: break;
1941 case ISD::SETUEQ:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001942 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001943 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001944 case ISD::SETOGT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001945 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001946 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001947 case ISD::SETOGE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001948 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001949 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001950 case ISD::SETULT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001951 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001952 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001953 case ISD::SETULE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001954 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001955 case ISD::SETONE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001956 case ISD::SETNE: X86CC = X86::COND_NE; break;
1957 case ISD::SETUO: X86CC = X86::COND_P; break;
1958 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001959 }
Chris Lattner7a627672006-09-13 03:22:10 +00001960 if (Flip)
1961 std::swap(LHS, RHS);
Evan Cheng172fce72006-01-06 00:43:03 +00001962 }
Evan Cheng45df7f82006-01-30 23:41:35 +00001963
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001964 return X86CC != X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001965}
1966
Evan Cheng339edad2006-01-11 00:33:36 +00001967/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1968/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001969/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00001970static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00001971 switch (X86CC) {
1972 default:
1973 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001974 case X86::COND_B:
1975 case X86::COND_BE:
1976 case X86::COND_E:
1977 case X86::COND_P:
1978 case X86::COND_A:
1979 case X86::COND_AE:
1980 case X86::COND_NE:
1981 case X86::COND_NP:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001982 return true;
1983 }
1984}
1985
Evan Chengc995b452006-04-06 23:23:56 +00001986/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00001987/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00001988static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
1989 if (Op.getOpcode() == ISD::UNDEF)
1990 return true;
1991
1992 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00001993 return (Val >= Low && Val < Hi);
1994}
1995
1996/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
1997/// true if Op is undef or if its value equal to the specified value.
1998static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
1999 if (Op.getOpcode() == ISD::UNDEF)
2000 return true;
2001 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00002002}
2003
Evan Cheng68ad48b2006-03-22 18:59:22 +00002004/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2005/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2006bool X86::isPSHUFDMask(SDNode *N) {
2007 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2008
2009 if (N->getNumOperands() != 4)
2010 return false;
2011
2012 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00002013 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002014 SDOperand Arg = N->getOperand(i);
2015 if (Arg.getOpcode() == ISD::UNDEF) continue;
2016 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2017 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00002018 return false;
2019 }
2020
2021 return true;
2022}
2023
2024/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002025/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002026bool X86::isPSHUFHWMask(SDNode *N) {
2027 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2028
2029 if (N->getNumOperands() != 8)
2030 return false;
2031
2032 // Lower quadword copied in order.
2033 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002034 SDOperand Arg = N->getOperand(i);
2035 if (Arg.getOpcode() == ISD::UNDEF) continue;
2036 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2037 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00002038 return false;
2039 }
2040
2041 // Upper quadword shuffled.
2042 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002043 SDOperand Arg = N->getOperand(i);
2044 if (Arg.getOpcode() == ISD::UNDEF) continue;
2045 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2046 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002047 if (Val < 4 || Val > 7)
2048 return false;
2049 }
2050
2051 return true;
2052}
2053
2054/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002055/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002056bool X86::isPSHUFLWMask(SDNode *N) {
2057 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2058
2059 if (N->getNumOperands() != 8)
2060 return false;
2061
2062 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00002063 for (unsigned i = 4; i != 8; ++i)
2064 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00002065 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00002066
2067 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00002068 for (unsigned i = 0; i != 4; ++i)
2069 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00002070 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00002071
2072 return true;
2073}
2074
Evan Chengd27fb3e2006-03-24 01:18:28 +00002075/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2076/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner35a08552007-02-25 07:10:00 +00002077static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002078 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002079
Evan Cheng60f0b892006-04-20 08:58:49 +00002080 unsigned Half = NumElems / 2;
2081 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002082 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng60f0b892006-04-20 08:58:49 +00002083 return false;
2084 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002085 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00002086 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002087
2088 return true;
2089}
2090
Evan Cheng60f0b892006-04-20 08:58:49 +00002091bool X86::isSHUFPMask(SDNode *N) {
2092 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002093 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002094}
2095
2096/// isCommutedSHUFP - Returns true if the shuffle mask is except
2097/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2098/// half elements to come from vector 1 (which would equal the dest.) and
2099/// the upper half to come from vector 2.
Chris Lattner35a08552007-02-25 07:10:00 +00002100static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
2101 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002102
Chris Lattner35a08552007-02-25 07:10:00 +00002103 unsigned Half = NumOps / 2;
Evan Cheng60f0b892006-04-20 08:58:49 +00002104 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002105 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00002106 return false;
Chris Lattner35a08552007-02-25 07:10:00 +00002107 for (unsigned i = Half; i < NumOps; ++i)
2108 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng60f0b892006-04-20 08:58:49 +00002109 return false;
2110 return true;
2111}
2112
2113static bool isCommutedSHUFP(SDNode *N) {
2114 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002115 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002116}
2117
Evan Cheng2595a682006-03-24 02:58:06 +00002118/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2119/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2120bool X86::isMOVHLPSMask(SDNode *N) {
2121 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2122
Evan Cheng1a194a52006-03-28 06:50:32 +00002123 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00002124 return false;
2125
Evan Cheng1a194a52006-03-28 06:50:32 +00002126 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00002127 return isUndefOrEqual(N->getOperand(0), 6) &&
2128 isUndefOrEqual(N->getOperand(1), 7) &&
2129 isUndefOrEqual(N->getOperand(2), 2) &&
2130 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00002131}
2132
Evan Cheng922e1912006-11-07 22:14:24 +00002133/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2134/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2135/// <2, 3, 2, 3>
2136bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2137 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2138
2139 if (N->getNumOperands() != 4)
2140 return false;
2141
2142 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2143 return isUndefOrEqual(N->getOperand(0), 2) &&
2144 isUndefOrEqual(N->getOperand(1), 3) &&
2145 isUndefOrEqual(N->getOperand(2), 2) &&
2146 isUndefOrEqual(N->getOperand(3), 3);
2147}
2148
Evan Chengc995b452006-04-06 23:23:56 +00002149/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2150/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2151bool X86::isMOVLPMask(SDNode *N) {
2152 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2153
2154 unsigned NumElems = N->getNumOperands();
2155 if (NumElems != 2 && NumElems != 4)
2156 return false;
2157
Evan Chengac847262006-04-07 21:53:05 +00002158 for (unsigned i = 0; i < NumElems/2; ++i)
2159 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2160 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002161
Evan Chengac847262006-04-07 21:53:05 +00002162 for (unsigned i = NumElems/2; i < NumElems; ++i)
2163 if (!isUndefOrEqual(N->getOperand(i), i))
2164 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002165
2166 return true;
2167}
2168
2169/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00002170/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2171/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00002172bool X86::isMOVHPMask(SDNode *N) {
2173 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2174
2175 unsigned NumElems = N->getNumOperands();
2176 if (NumElems != 2 && NumElems != 4)
2177 return false;
2178
Evan Chengac847262006-04-07 21:53:05 +00002179 for (unsigned i = 0; i < NumElems/2; ++i)
2180 if (!isUndefOrEqual(N->getOperand(i), i))
2181 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002182
2183 for (unsigned i = 0; i < NumElems/2; ++i) {
2184 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00002185 if (!isUndefOrEqual(Arg, i + NumElems))
2186 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002187 }
2188
2189 return true;
2190}
2191
Evan Cheng5df75882006-03-28 00:39:58 +00002192/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2193/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner35a08552007-02-25 07:10:00 +00002194bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
2195 bool V2IsSplat = false) {
2196 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng5df75882006-03-28 00:39:58 +00002197 return false;
2198
Chris Lattner35a08552007-02-25 07:10:00 +00002199 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2200 SDOperand BitI = Elts[i];
2201 SDOperand BitI1 = Elts[i+1];
Evan Chengac847262006-04-07 21:53:05 +00002202 if (!isUndefOrEqual(BitI, j))
2203 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002204 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00002205 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002206 return false;
2207 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00002208 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002209 return false;
2210 }
Evan Cheng5df75882006-03-28 00:39:58 +00002211 }
2212
2213 return true;
2214}
2215
Evan Cheng60f0b892006-04-20 08:58:49 +00002216bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2217 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002218 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00002219}
2220
Evan Cheng2bc32802006-03-28 02:43:26 +00002221/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2222/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner35a08552007-02-25 07:10:00 +00002223bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
2224 bool V2IsSplat = false) {
2225 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng2bc32802006-03-28 02:43:26 +00002226 return false;
2227
Chris Lattner35a08552007-02-25 07:10:00 +00002228 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2229 SDOperand BitI = Elts[i];
2230 SDOperand BitI1 = Elts[i+1];
2231 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengac847262006-04-07 21:53:05 +00002232 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002233 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00002234 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002235 return false;
2236 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00002237 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002238 return false;
2239 }
Evan Cheng2bc32802006-03-28 02:43:26 +00002240 }
2241
2242 return true;
2243}
2244
Evan Cheng60f0b892006-04-20 08:58:49 +00002245bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2246 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002247 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00002248}
2249
Evan Chengf3b52c82006-04-05 07:20:06 +00002250/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2251/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2252/// <0, 0, 1, 1>
2253bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2254 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2255
2256 unsigned NumElems = N->getNumOperands();
2257 if (NumElems != 4 && NumElems != 8 && NumElems != 16)
2258 return false;
2259
2260 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
2261 SDOperand BitI = N->getOperand(i);
2262 SDOperand BitI1 = N->getOperand(i+1);
2263
Evan Chengac847262006-04-07 21:53:05 +00002264 if (!isUndefOrEqual(BitI, j))
2265 return false;
2266 if (!isUndefOrEqual(BitI1, j))
2267 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00002268 }
2269
2270 return true;
2271}
2272
Evan Chenge8b51802006-04-21 01:05:10 +00002273/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2274/// specifies a shuffle of elements that is suitable for input to MOVSS,
2275/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner35a08552007-02-25 07:10:00 +00002276static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
2277 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00002278 return false;
2279
Chris Lattner35a08552007-02-25 07:10:00 +00002280 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002281 return false;
2282
Chris Lattner35a08552007-02-25 07:10:00 +00002283 for (unsigned i = 1; i < NumElts; ++i) {
2284 if (!isUndefOrEqual(Elts[i], i))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002285 return false;
2286 }
2287
2288 return true;
2289}
Evan Chengf3b52c82006-04-05 07:20:06 +00002290
Evan Chenge8b51802006-04-21 01:05:10 +00002291bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002292 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002293 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002294}
2295
Evan Chenge8b51802006-04-21 01:05:10 +00002296/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2297/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00002298/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner35a08552007-02-25 07:10:00 +00002299static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
2300 bool V2IsSplat = false,
Evan Cheng89c5d042006-09-08 01:50:06 +00002301 bool V2IsUndef = false) {
Chris Lattner35a08552007-02-25 07:10:00 +00002302 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00002303 return false;
2304
2305 if (!isUndefOrEqual(Ops[0], 0))
2306 return false;
2307
Chris Lattner35a08552007-02-25 07:10:00 +00002308 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002309 SDOperand Arg = Ops[i];
Chris Lattner35a08552007-02-25 07:10:00 +00002310 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2311 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2312 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng89c5d042006-09-08 01:50:06 +00002313 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002314 }
2315
2316 return true;
2317}
2318
Evan Cheng89c5d042006-09-08 01:50:06 +00002319static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2320 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002321 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002322 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2323 V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00002324}
2325
Evan Cheng5d247f82006-04-14 21:59:03 +00002326/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2327/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2328bool X86::isMOVSHDUPMask(SDNode *N) {
2329 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2330
2331 if (N->getNumOperands() != 4)
2332 return false;
2333
2334 // Expect 1, 1, 3, 3
2335 for (unsigned i = 0; i < 2; ++i) {
2336 SDOperand Arg = N->getOperand(i);
2337 if (Arg.getOpcode() == ISD::UNDEF) continue;
2338 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2339 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2340 if (Val != 1) return false;
2341 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002342
2343 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002344 for (unsigned i = 2; i < 4; ++i) {
2345 SDOperand Arg = N->getOperand(i);
2346 if (Arg.getOpcode() == ISD::UNDEF) continue;
2347 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2348 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2349 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002350 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002351 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002352
Evan Cheng6222cf22006-04-15 05:37:34 +00002353 // Don't use movshdup if it can be done with a shufps.
2354 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002355}
2356
2357/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2358/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2359bool X86::isMOVSLDUPMask(SDNode *N) {
2360 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2361
2362 if (N->getNumOperands() != 4)
2363 return false;
2364
2365 // Expect 0, 0, 2, 2
2366 for (unsigned i = 0; i < 2; ++i) {
2367 SDOperand Arg = N->getOperand(i);
2368 if (Arg.getOpcode() == ISD::UNDEF) continue;
2369 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2370 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2371 if (Val != 0) return false;
2372 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002373
2374 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002375 for (unsigned i = 2; i < 4; ++i) {
2376 SDOperand Arg = N->getOperand(i);
2377 if (Arg.getOpcode() == ISD::UNDEF) continue;
2378 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2379 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2380 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002381 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002382 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002383
Evan Cheng6222cf22006-04-15 05:37:34 +00002384 // Don't use movshdup if it can be done with a shufps.
2385 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002386}
2387
Evan Chengd097e672006-03-22 02:53:00 +00002388/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2389/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00002390static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002391 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2392
Evan Chengd097e672006-03-22 02:53:00 +00002393 // This is a splat operation if each element of the permute is the same, and
2394 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002395 unsigned NumElems = N->getNumOperands();
2396 SDOperand ElementBase;
2397 unsigned i = 0;
2398 for (; i != NumElems; ++i) {
2399 SDOperand Elt = N->getOperand(i);
Reid Spencerde46e482006-11-02 20:25:50 +00002400 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002401 ElementBase = Elt;
2402 break;
2403 }
2404 }
2405
2406 if (!ElementBase.Val)
2407 return false;
2408
2409 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002410 SDOperand Arg = N->getOperand(i);
2411 if (Arg.getOpcode() == ISD::UNDEF) continue;
2412 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002413 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00002414 }
2415
2416 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002417 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00002418}
2419
Evan Cheng5022b342006-04-17 20:43:08 +00002420/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2421/// a splat of a single element and it's a 2 or 4 element mask.
2422bool X86::isSplatMask(SDNode *N) {
2423 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2424
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002425 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00002426 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2427 return false;
2428 return ::isSplatMask(N);
2429}
2430
Evan Chenge056dd52006-10-27 21:08:32 +00002431/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2432/// specifies a splat of zero element.
2433bool X86::isSplatLoMask(SDNode *N) {
2434 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2435
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002436 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chenge056dd52006-10-27 21:08:32 +00002437 if (!isUndefOrEqual(N->getOperand(i), 0))
2438 return false;
2439 return true;
2440}
2441
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002442/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2443/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2444/// instructions.
2445unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002446 unsigned NumOperands = N->getNumOperands();
2447 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2448 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00002449 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002450 unsigned Val = 0;
2451 SDOperand Arg = N->getOperand(NumOperands-i-1);
2452 if (Arg.getOpcode() != ISD::UNDEF)
2453 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00002454 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002455 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00002456 if (i != NumOperands - 1)
2457 Mask <<= Shift;
2458 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002459
2460 return Mask;
2461}
2462
Evan Chengb7fedff2006-03-29 23:07:14 +00002463/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2464/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2465/// instructions.
2466unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2467 unsigned Mask = 0;
2468 // 8 nodes, but we only care about the last 4.
2469 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002470 unsigned Val = 0;
2471 SDOperand Arg = N->getOperand(i);
2472 if (Arg.getOpcode() != ISD::UNDEF)
2473 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002474 Mask |= (Val - 4);
2475 if (i != 4)
2476 Mask <<= 2;
2477 }
2478
2479 return Mask;
2480}
2481
2482/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2483/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2484/// instructions.
2485unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2486 unsigned Mask = 0;
2487 // 8 nodes, but we only care about the first 4.
2488 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002489 unsigned Val = 0;
2490 SDOperand Arg = N->getOperand(i);
2491 if (Arg.getOpcode() != ISD::UNDEF)
2492 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002493 Mask |= Val;
2494 if (i != 0)
2495 Mask <<= 2;
2496 }
2497
2498 return Mask;
2499}
2500
Evan Cheng59a63552006-04-05 01:47:37 +00002501/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2502/// specifies a 8 element shuffle that can be broken into a pair of
2503/// PSHUFHW and PSHUFLW.
2504static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2505 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2506
2507 if (N->getNumOperands() != 8)
2508 return false;
2509
2510 // Lower quadword shuffled.
2511 for (unsigned i = 0; i != 4; ++i) {
2512 SDOperand Arg = N->getOperand(i);
2513 if (Arg.getOpcode() == ISD::UNDEF) continue;
2514 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2515 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2516 if (Val > 4)
2517 return false;
2518 }
2519
2520 // Upper quadword shuffled.
2521 for (unsigned i = 4; i != 8; ++i) {
2522 SDOperand Arg = N->getOperand(i);
2523 if (Arg.getOpcode() == ISD::UNDEF) continue;
2524 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2525 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2526 if (Val < 4 || Val > 7)
2527 return false;
2528 }
2529
2530 return true;
2531}
2532
Evan Chengc995b452006-04-06 23:23:56 +00002533/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2534/// values in ther permute mask.
Evan Chengc415c5b2006-10-25 21:49:50 +00002535static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2536 SDOperand &V2, SDOperand &Mask,
2537 SelectionDAG &DAG) {
Evan Chengc995b452006-04-06 23:23:56 +00002538 MVT::ValueType VT = Op.getValueType();
2539 MVT::ValueType MaskVT = Mask.getValueType();
2540 MVT::ValueType EltVT = MVT::getVectorBaseType(MaskVT);
2541 unsigned NumElems = Mask.getNumOperands();
Chris Lattner35a08552007-02-25 07:10:00 +00002542 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc995b452006-04-06 23:23:56 +00002543
2544 for (unsigned i = 0; i != NumElems; ++i) {
2545 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00002546 if (Arg.getOpcode() == ISD::UNDEF) {
2547 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2548 continue;
2549 }
Evan Chengc995b452006-04-06 23:23:56 +00002550 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2551 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2552 if (Val < NumElems)
2553 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2554 else
2555 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2556 }
2557
Evan Chengc415c5b2006-10-25 21:49:50 +00002558 std::swap(V1, V2);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002559 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc415c5b2006-10-25 21:49:50 +00002560 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chengc995b452006-04-06 23:23:56 +00002561}
2562
Evan Cheng7855e4d2006-04-19 20:35:22 +00002563/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2564/// match movhlps. The lower half elements should come from upper half of
2565/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002566/// half of V2 (and in order).
Evan Cheng7855e4d2006-04-19 20:35:22 +00002567static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2568 unsigned NumElems = Mask->getNumOperands();
2569 if (NumElems != 4)
2570 return false;
2571 for (unsigned i = 0, e = 2; i != e; ++i)
2572 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2573 return false;
2574 for (unsigned i = 2; i != 4; ++i)
2575 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2576 return false;
2577 return true;
2578}
2579
Evan Chengc995b452006-04-06 23:23:56 +00002580/// isScalarLoadToVector - Returns true if the node is a scalar load that
2581/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00002582static inline bool isScalarLoadToVector(SDNode *N) {
2583 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2584 N = N->getOperand(0).Val;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002585 return ISD::isNON_EXTLoad(N);
Evan Chengc995b452006-04-06 23:23:56 +00002586 }
2587 return false;
2588}
2589
Evan Cheng7855e4d2006-04-19 20:35:22 +00002590/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2591/// match movlp{s|d}. The lower half elements should come from lower half of
2592/// V1 (and in order), and the upper half elements should come from the upper
2593/// half of V2 (and in order). And since V1 will become the source of the
2594/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Chenge646abb2006-10-09 21:39:25 +00002595static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002596 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng7855e4d2006-04-19 20:35:22 +00002597 return false;
Evan Chenge646abb2006-10-09 21:39:25 +00002598 // Is V2 is a vector load, don't do this transformation. We will try to use
2599 // load folding shufps op.
2600 if (ISD::isNON_EXTLoad(V2))
2601 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002602
Evan Cheng7855e4d2006-04-19 20:35:22 +00002603 unsigned NumElems = Mask->getNumOperands();
2604 if (NumElems != 2 && NumElems != 4)
2605 return false;
2606 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2607 if (!isUndefOrEqual(Mask->getOperand(i), i))
2608 return false;
2609 for (unsigned i = NumElems/2; i != NumElems; ++i)
2610 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2611 return false;
2612 return true;
Evan Chengc995b452006-04-06 23:23:56 +00002613}
2614
Evan Cheng60f0b892006-04-20 08:58:49 +00002615/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2616/// all the same.
2617static bool isSplatVector(SDNode *N) {
2618 if (N->getOpcode() != ISD::BUILD_VECTOR)
2619 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002620
Evan Cheng60f0b892006-04-20 08:58:49 +00002621 SDOperand SplatValue = N->getOperand(0);
2622 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2623 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00002624 return false;
2625 return true;
2626}
2627
Evan Cheng89c5d042006-09-08 01:50:06 +00002628/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2629/// to an undef.
2630static bool isUndefShuffle(SDNode *N) {
2631 if (N->getOpcode() != ISD::BUILD_VECTOR)
2632 return false;
2633
2634 SDOperand V1 = N->getOperand(0);
2635 SDOperand V2 = N->getOperand(1);
2636 SDOperand Mask = N->getOperand(2);
2637 unsigned NumElems = Mask.getNumOperands();
2638 for (unsigned i = 0; i != NumElems; ++i) {
2639 SDOperand Arg = Mask.getOperand(i);
2640 if (Arg.getOpcode() != ISD::UNDEF) {
2641 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2642 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2643 return false;
2644 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2645 return false;
2646 }
2647 }
2648 return true;
2649}
2650
Evan Cheng60f0b892006-04-20 08:58:49 +00002651/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2652/// that point to V2 points to its first element.
2653static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2654 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2655
2656 bool Changed = false;
Chris Lattner35a08552007-02-25 07:10:00 +00002657 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002658 unsigned NumElems = Mask.getNumOperands();
2659 for (unsigned i = 0; i != NumElems; ++i) {
2660 SDOperand Arg = Mask.getOperand(i);
2661 if (Arg.getOpcode() != ISD::UNDEF) {
2662 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2663 if (Val > NumElems) {
2664 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2665 Changed = true;
2666 }
2667 }
2668 MaskVec.push_back(Arg);
2669 }
2670
2671 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002672 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2673 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002674 return Mask;
2675}
2676
Evan Chenge8b51802006-04-21 01:05:10 +00002677/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2678/// operation of specified width.
2679static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002680 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2681 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2682
Chris Lattner35a08552007-02-25 07:10:00 +00002683 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002684 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2685 for (unsigned i = 1; i != NumElems; ++i)
2686 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002687 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002688}
2689
Evan Cheng5022b342006-04-17 20:43:08 +00002690/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2691/// of specified width.
2692static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2693 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2694 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002695 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5022b342006-04-17 20:43:08 +00002696 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2697 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2698 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2699 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002700 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00002701}
2702
Evan Cheng60f0b892006-04-20 08:58:49 +00002703/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2704/// of specified width.
2705static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2706 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2707 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2708 unsigned Half = NumElems/2;
Chris Lattner35a08552007-02-25 07:10:00 +00002709 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002710 for (unsigned i = 0; i != Half; ++i) {
2711 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2712 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2713 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002714 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002715}
2716
Evan Chenge8b51802006-04-21 01:05:10 +00002717/// getZeroVector - Returns a vector of specified type with all zero elements.
2718///
2719static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2720 assert(MVT::isVector(VT) && "Expected a vector type");
2721 unsigned NumElems = getVectorNumElements(VT);
2722 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2723 bool isFP = MVT::isFloatingPoint(EVT);
2724 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002725 SmallVector<SDOperand, 8> ZeroVec(NumElems, Zero);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002726 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
Evan Chenge8b51802006-04-21 01:05:10 +00002727}
2728
Evan Cheng5022b342006-04-17 20:43:08 +00002729/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2730///
2731static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2732 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00002733 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00002734 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00002735 unsigned NumElems = Mask.getNumOperands();
2736 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002737 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00002738 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002739 NumElems >>= 1;
2740 }
2741 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2742
2743 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00002744 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002745 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00002746 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002747 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2748}
2749
Evan Chenge8b51802006-04-21 01:05:10 +00002750/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2751/// constant +0.0.
2752static inline bool isZeroNode(SDOperand Elt) {
2753 return ((isa<ConstantSDNode>(Elt) &&
2754 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2755 (isa<ConstantFPSDNode>(Elt) &&
2756 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
2757}
2758
Evan Cheng14215c32006-04-21 23:03:30 +00002759/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
2760/// vector and zero or undef vector.
2761static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00002762 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00002763 bool isZero, SelectionDAG &DAG) {
2764 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00002765 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2766 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
2767 SDOperand Zero = DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002768 SmallVector<SDOperand, 8> MaskVec(NumElems, Zero);
Evan Chenge8b51802006-04-21 01:05:10 +00002769 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002770 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2771 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00002772 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00002773}
2774
Evan Chengb0461082006-04-24 18:01:45 +00002775/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2776///
2777static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2778 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002779 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002780 if (NumNonZero > 8)
2781 return SDOperand();
2782
2783 SDOperand V(0, 0);
2784 bool First = true;
2785 for (unsigned i = 0; i < 16; ++i) {
2786 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2787 if (ThisIsNonZero && First) {
2788 if (NumZero)
2789 V = getZeroVector(MVT::v8i16, DAG);
2790 else
2791 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2792 First = false;
2793 }
2794
2795 if ((i & 1) != 0) {
2796 SDOperand ThisElt(0, 0), LastElt(0, 0);
2797 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2798 if (LastIsNonZero) {
2799 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2800 }
2801 if (ThisIsNonZero) {
2802 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2803 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2804 ThisElt, DAG.getConstant(8, MVT::i8));
2805 if (LastIsNonZero)
2806 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2807 } else
2808 ThisElt = LastElt;
2809
2810 if (ThisElt.Val)
2811 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002812 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002813 }
2814 }
2815
2816 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2817}
2818
2819/// LowerBuildVectorv16i8 - Custom lower build_vector of v8i16.
2820///
2821static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2822 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002823 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002824 if (NumNonZero > 4)
2825 return SDOperand();
2826
2827 SDOperand V(0, 0);
2828 bool First = true;
2829 for (unsigned i = 0; i < 8; ++i) {
2830 bool isNonZero = (NonZeros & (1 << i)) != 0;
2831 if (isNonZero) {
2832 if (First) {
2833 if (NumZero)
2834 V = getZeroVector(MVT::v8i16, DAG);
2835 else
2836 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2837 First = false;
2838 }
2839 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002840 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002841 }
2842 }
2843
2844 return V;
2845}
2846
Evan Chenga9467aa2006-04-25 20:13:52 +00002847SDOperand
2848X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2849 // All zero's are handled with pxor.
2850 if (ISD::isBuildVectorAllZeros(Op.Val))
2851 return Op;
2852
2853 // All one's are handled with pcmpeqd.
2854 if (ISD::isBuildVectorAllOnes(Op.Val))
2855 return Op;
2856
2857 MVT::ValueType VT = Op.getValueType();
2858 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2859 unsigned EVTBits = MVT::getSizeInBits(EVT);
2860
2861 unsigned NumElems = Op.getNumOperands();
2862 unsigned NumZero = 0;
2863 unsigned NumNonZero = 0;
2864 unsigned NonZeros = 0;
2865 std::set<SDOperand> Values;
2866 for (unsigned i = 0; i < NumElems; ++i) {
2867 SDOperand Elt = Op.getOperand(i);
2868 if (Elt.getOpcode() != ISD::UNDEF) {
2869 Values.insert(Elt);
2870 if (isZeroNode(Elt))
2871 NumZero++;
2872 else {
2873 NonZeros |= (1 << i);
2874 NumNonZero++;
2875 }
2876 }
2877 }
2878
2879 if (NumNonZero == 0)
2880 // Must be a mix of zero and undef. Return a zero vector.
2881 return getZeroVector(VT, DAG);
2882
2883 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2884 if (Values.size() == 1)
2885 return SDOperand();
2886
2887 // Special case for single non-zero element.
Evan Cheng798b3062006-10-25 20:48:19 +00002888 if (NumNonZero == 1) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002889 unsigned Idx = CountTrailingZeros_32(NonZeros);
2890 SDOperand Item = Op.getOperand(Idx);
2891 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2892 if (Idx == 0)
2893 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2894 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2895 NumZero > 0, DAG);
2896
2897 if (EVTBits == 32) {
2898 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2899 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2900 DAG);
2901 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2902 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002903 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002904 for (unsigned i = 0; i < NumElems; i++)
2905 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002906 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2907 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002908 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2909 DAG.getNode(ISD::UNDEF, VT), Mask);
2910 }
2911 }
2912
Evan Cheng8c5766e2006-10-04 18:33:38 +00002913 // Let legalizer expand 2-wide build_vector's.
Evan Chenga9467aa2006-04-25 20:13:52 +00002914 if (EVTBits == 64)
2915 return SDOperand();
2916
2917 // If element VT is < 32 bits, convert it to inserts into a zero vector.
2918 if (EVTBits == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002919 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
2920 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002921 if (V.Val) return V;
2922 }
2923
2924 if (EVTBits == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002925 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
2926 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002927 if (V.Val) return V;
2928 }
2929
2930 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner35a08552007-02-25 07:10:00 +00002931 SmallVector<SDOperand, 8> V;
2932 V.resize(NumElems);
Evan Chenga9467aa2006-04-25 20:13:52 +00002933 if (NumElems == 4 && NumZero > 0) {
2934 for (unsigned i = 0; i < 4; ++i) {
2935 bool isZero = !(NonZeros & (1 << i));
2936 if (isZero)
2937 V[i] = getZeroVector(VT, DAG);
2938 else
2939 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2940 }
2941
2942 for (unsigned i = 0; i < 2; ++i) {
2943 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
2944 default: break;
2945 case 0:
2946 V[i] = V[i*2]; // Must be a zero vector.
2947 break;
2948 case 1:
2949 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
2950 getMOVLMask(NumElems, DAG));
2951 break;
2952 case 2:
2953 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2954 getMOVLMask(NumElems, DAG));
2955 break;
2956 case 3:
2957 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2958 getUnpacklMask(NumElems, DAG));
2959 break;
2960 }
2961 }
2962
Evan Cheng9fee4422006-05-16 07:21:53 +00002963 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002964 // clears the upper bits.
Evan Chenga9467aa2006-04-25 20:13:52 +00002965 // FIXME: we can do the same for v4f32 case when we know both parts of
2966 // the lower half come from scalar_to_vector (loadf32). We should do
2967 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng798b3062006-10-25 20:48:19 +00002968 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Chenga9467aa2006-04-25 20:13:52 +00002969 return V[0];
2970 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2971 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002972 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002973 bool Reverse = (NonZeros & 0x3) == 2;
2974 for (unsigned i = 0; i < 2; ++i)
2975 if (Reverse)
2976 MaskVec.push_back(DAG.getConstant(1-i, EVT));
2977 else
2978 MaskVec.push_back(DAG.getConstant(i, EVT));
2979 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
2980 for (unsigned i = 0; i < 2; ++i)
2981 if (Reverse)
2982 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
2983 else
2984 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002985 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2986 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002987 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
2988 }
2989
2990 if (Values.size() > 2) {
2991 // Expand into a number of unpckl*.
2992 // e.g. for v4f32
2993 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
2994 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
2995 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
2996 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
2997 for (unsigned i = 0; i < NumElems; ++i)
2998 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2999 NumElems >>= 1;
3000 while (NumElems != 0) {
3001 for (unsigned i = 0; i < NumElems; ++i)
3002 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3003 UnpckMask);
3004 NumElems >>= 1;
3005 }
3006 return V[0];
3007 }
3008
3009 return SDOperand();
3010}
3011
3012SDOperand
3013X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
3014 SDOperand V1 = Op.getOperand(0);
3015 SDOperand V2 = Op.getOperand(1);
3016 SDOperand PermMask = Op.getOperand(2);
3017 MVT::ValueType VT = Op.getValueType();
3018 unsigned NumElems = PermMask.getNumOperands();
3019 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3020 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Cheng949bcc92006-10-16 06:36:00 +00003021 bool V1IsSplat = false;
3022 bool V2IsSplat = false;
Evan Chenga9467aa2006-04-25 20:13:52 +00003023
Evan Cheng89c5d042006-09-08 01:50:06 +00003024 if (isUndefShuffle(Op.Val))
3025 return DAG.getNode(ISD::UNDEF, VT);
3026
Evan Chenga9467aa2006-04-25 20:13:52 +00003027 if (isSplatMask(PermMask.Val)) {
3028 if (NumElems <= 4) return Op;
3029 // Promote it to a v4i32 splat.
Evan Cheng798b3062006-10-25 20:48:19 +00003030 return PromoteSplat(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003031 }
3032
Evan Cheng798b3062006-10-25 20:48:19 +00003033 if (X86::isMOVLMask(PermMask.Val))
3034 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003035
Evan Cheng798b3062006-10-25 20:48:19 +00003036 if (X86::isMOVSHDUPMask(PermMask.Val) ||
3037 X86::isMOVSLDUPMask(PermMask.Val) ||
3038 X86::isMOVHLPSMask(PermMask.Val) ||
3039 X86::isMOVHPMask(PermMask.Val) ||
3040 X86::isMOVLPMask(PermMask.Val))
3041 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003042
Evan Cheng798b3062006-10-25 20:48:19 +00003043 if (ShouldXformToMOVHLPS(PermMask.Val) ||
3044 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Chengc415c5b2006-10-25 21:49:50 +00003045 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003046
Evan Chengc415c5b2006-10-25 21:49:50 +00003047 bool Commuted = false;
Evan Cheng798b3062006-10-25 20:48:19 +00003048 V1IsSplat = isSplatVector(V1.Val);
3049 V2IsSplat = isSplatVector(V2.Val);
3050 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chengc415c5b2006-10-25 21:49:50 +00003051 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003052 std::swap(V1IsSplat, V2IsSplat);
3053 std::swap(V1IsUndef, V2IsUndef);
Evan Chengc415c5b2006-10-25 21:49:50 +00003054 Commuted = true;
Evan Cheng798b3062006-10-25 20:48:19 +00003055 }
3056
3057 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
3058 if (V2IsUndef) return V1;
Evan Chengc415c5b2006-10-25 21:49:50 +00003059 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003060 if (V2IsSplat) {
3061 // V2 is a splat, so the mask may be malformed. That is, it may point
3062 // to any V2 element. The instruction selectior won't like this. Get
3063 // a corrected mask and commute to form a proper MOVS{S|D}.
3064 SDOperand NewMask = getMOVLMask(NumElems, DAG);
3065 if (NewMask.Val != PermMask.Val)
3066 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003067 }
Evan Cheng798b3062006-10-25 20:48:19 +00003068 return Op;
Evan Cheng949bcc92006-10-16 06:36:00 +00003069 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003070
Evan Cheng949bcc92006-10-16 06:36:00 +00003071 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3072 X86::isUNPCKLMask(PermMask.Val) ||
3073 X86::isUNPCKHMask(PermMask.Val))
3074 return Op;
Evan Cheng8c5766e2006-10-04 18:33:38 +00003075
Evan Cheng798b3062006-10-25 20:48:19 +00003076 if (V2IsSplat) {
3077 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003078 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng798b3062006-10-25 20:48:19 +00003079 // new vector_shuffle with the corrected mask.
3080 SDOperand NewMask = NormalizeMask(PermMask, DAG);
3081 if (NewMask.Val != PermMask.Val) {
3082 if (X86::isUNPCKLMask(PermMask.Val, true)) {
3083 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
3084 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3085 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
3086 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
3087 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003088 }
3089 }
3090 }
3091
3092 // Normalize the node to match x86 shuffle ops if needed
Evan Chengc415c5b2006-10-25 21:49:50 +00003093 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
3094 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3095
3096 if (Commuted) {
3097 // Commute is back and try unpck* again.
3098 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3099 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3100 X86::isUNPCKLMask(PermMask.Val) ||
3101 X86::isUNPCKHMask(PermMask.Val))
3102 return Op;
3103 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003104
3105 // If VT is integer, try PSHUF* first, then SHUFP*.
3106 if (MVT::isInteger(VT)) {
3107 if (X86::isPSHUFDMask(PermMask.Val) ||
3108 X86::isPSHUFHWMask(PermMask.Val) ||
3109 X86::isPSHUFLWMask(PermMask.Val)) {
3110 if (V2.getOpcode() != ISD::UNDEF)
3111 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3112 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3113 return Op;
3114 }
3115
3116 if (X86::isSHUFPMask(PermMask.Val))
3117 return Op;
3118
3119 // Handle v8i16 shuffle high / low shuffle node pair.
3120 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
3121 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3122 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003123 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003124 for (unsigned i = 0; i != 4; ++i)
3125 MaskVec.push_back(PermMask.getOperand(i));
3126 for (unsigned i = 4; i != 8; ++i)
3127 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003128 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3129 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003130 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3131 MaskVec.clear();
3132 for (unsigned i = 0; i != 4; ++i)
3133 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3134 for (unsigned i = 4; i != 8; ++i)
3135 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00003136 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003137 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3138 }
3139 } else {
3140 // Floating point cases in the other order.
3141 if (X86::isSHUFPMask(PermMask.Val))
3142 return Op;
3143 if (X86::isPSHUFDMask(PermMask.Val) ||
3144 X86::isPSHUFHWMask(PermMask.Val) ||
3145 X86::isPSHUFLWMask(PermMask.Val)) {
3146 if (V2.getOpcode() != ISD::UNDEF)
3147 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3148 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3149 return Op;
3150 }
3151 }
3152
3153 if (NumElems == 4) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003154 MVT::ValueType MaskVT = PermMask.getValueType();
3155 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003156 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng3cd43622006-04-28 07:03:38 +00003157 Locs.reserve(NumElems);
Chris Lattner35a08552007-02-25 07:10:00 +00003158 SmallVector<SDOperand, 8> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3159 SmallVector<SDOperand, 8> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng3cd43622006-04-28 07:03:38 +00003160 unsigned NumHi = 0;
3161 unsigned NumLo = 0;
3162 // If no more than two elements come from either vector. This can be
3163 // implemented with two shuffles. First shuffle gather the elements.
3164 // The second shuffle, which takes the first shuffle as both of its
3165 // vector operands, put the elements into the right order.
3166 for (unsigned i = 0; i != NumElems; ++i) {
3167 SDOperand Elt = PermMask.getOperand(i);
3168 if (Elt.getOpcode() == ISD::UNDEF) {
3169 Locs[i] = std::make_pair(-1, -1);
3170 } else {
3171 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3172 if (Val < NumElems) {
3173 Locs[i] = std::make_pair(0, NumLo);
3174 Mask1[NumLo] = Elt;
3175 NumLo++;
3176 } else {
3177 Locs[i] = std::make_pair(1, NumHi);
3178 if (2+NumHi < NumElems)
3179 Mask1[2+NumHi] = Elt;
3180 NumHi++;
3181 }
3182 }
3183 }
3184 if (NumLo <= 2 && NumHi <= 2) {
3185 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003186 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3187 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003188 for (unsigned i = 0; i != NumElems; ++i) {
3189 if (Locs[i].first == -1)
3190 continue;
3191 else {
3192 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3193 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3194 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3195 }
3196 }
3197
3198 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00003199 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3200 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003201 }
3202
3203 // Break it into (shuffle shuffle_hi, shuffle_lo).
3204 Locs.clear();
Chris Lattner35a08552007-02-25 07:10:00 +00003205 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3206 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3207 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Chenga9467aa2006-04-25 20:13:52 +00003208 unsigned MaskIdx = 0;
3209 unsigned LoIdx = 0;
3210 unsigned HiIdx = NumElems/2;
3211 for (unsigned i = 0; i != NumElems; ++i) {
3212 if (i == NumElems/2) {
3213 MaskPtr = &HiMask;
3214 MaskIdx = 1;
3215 LoIdx = 0;
3216 HiIdx = NumElems/2;
3217 }
3218 SDOperand Elt = PermMask.getOperand(i);
3219 if (Elt.getOpcode() == ISD::UNDEF) {
3220 Locs[i] = std::make_pair(-1, -1);
3221 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3222 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3223 (*MaskPtr)[LoIdx] = Elt;
3224 LoIdx++;
3225 } else {
3226 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3227 (*MaskPtr)[HiIdx] = Elt;
3228 HiIdx++;
3229 }
3230 }
3231
Chris Lattner3d826992006-05-16 06:45:34 +00003232 SDOperand LoShuffle =
3233 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003234 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3235 &LoMask[0], LoMask.size()));
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003236 SDOperand HiShuffle =
Chris Lattner3d826992006-05-16 06:45:34 +00003237 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003238 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3239 &HiMask[0], HiMask.size()));
Chris Lattner35a08552007-02-25 07:10:00 +00003240 SmallVector<SDOperand, 8> MaskOps;
Evan Chenga9467aa2006-04-25 20:13:52 +00003241 for (unsigned i = 0; i != NumElems; ++i) {
3242 if (Locs[i].first == -1) {
3243 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3244 } else {
3245 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3246 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3247 }
3248 }
3249 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00003250 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3251 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003252 }
3253
3254 return SDOperand();
3255}
3256
3257SDOperand
3258X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3259 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3260 return SDOperand();
3261
3262 MVT::ValueType VT = Op.getValueType();
3263 // TODO: handle v16i8.
3264 if (MVT::getSizeInBits(VT) == 16) {
3265 // Transform it so it match pextrw which produces a 32-bit result.
3266 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3267 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3268 Op.getOperand(0), Op.getOperand(1));
3269 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3270 DAG.getValueType(VT));
3271 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3272 } else if (MVT::getSizeInBits(VT) == 32) {
3273 SDOperand Vec = Op.getOperand(0);
3274 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3275 if (Idx == 0)
3276 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003277 // SHUFPS the element to the lowest double word, then movss.
3278 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003279 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003280 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorBaseType(MaskVT)));
3281 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3282 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3283 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003284 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3285 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003286 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng922e1912006-11-07 22:14:24 +00003287 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003288 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003289 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003290 } else if (MVT::getSizeInBits(VT) == 64) {
3291 SDOperand Vec = Op.getOperand(0);
3292 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3293 if (Idx == 0)
3294 return Op;
3295
3296 // UNPCKHPD the element to the lowest double word, then movsd.
3297 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3298 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3299 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003300 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003301 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorBaseType(MaskVT)));
3302 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003303 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3304 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003305 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3306 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3307 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003308 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003309 }
3310
3311 return SDOperand();
3312}
3313
3314SDOperand
3315X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003316 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00003317 // as its second argument.
3318 MVT::ValueType VT = Op.getValueType();
3319 MVT::ValueType BaseVT = MVT::getVectorBaseType(VT);
3320 SDOperand N0 = Op.getOperand(0);
3321 SDOperand N1 = Op.getOperand(1);
3322 SDOperand N2 = Op.getOperand(2);
3323 if (MVT::getSizeInBits(BaseVT) == 16) {
3324 if (N1.getValueType() != MVT::i32)
3325 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3326 if (N2.getValueType() != MVT::i32)
3327 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(), MVT::i32);
3328 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
3329 } else if (MVT::getSizeInBits(BaseVT) == 32) {
3330 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
3331 if (Idx == 0) {
3332 // Use a movss.
3333 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
3334 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3335 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003336 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003337 MaskVec.push_back(DAG.getConstant(4, BaseVT));
3338 for (unsigned i = 1; i <= 3; ++i)
3339 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3340 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00003341 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3342 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003343 } else {
3344 // Use two pinsrw instructions to insert a 32 bit value.
3345 Idx <<= 1;
3346 if (MVT::isFloatingPoint(N1.getValueType())) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00003347 if (ISD::isNON_EXTLoad(N1.Val)) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003348 // Just load directly from f32mem to GR32.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003349 LoadSDNode *LD = cast<LoadSDNode>(N1);
3350 N1 = DAG.getLoad(MVT::i32, LD->getChain(), LD->getBasePtr(),
3351 LD->getSrcValue(), LD->getSrcValueOffset());
Evan Chenga9467aa2006-04-25 20:13:52 +00003352 } else {
3353 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
3354 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
3355 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003356 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003357 }
3358 }
3359 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
3360 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003361 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003362 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
3363 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003364 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003365 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
3366 }
3367 }
3368
3369 return SDOperand();
3370}
3371
3372SDOperand
3373X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3374 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3375 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3376}
3377
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003378// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Chenga9467aa2006-04-25 20:13:52 +00003379// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3380// one of the above mentioned nodes. It has to be wrapped because otherwise
3381// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3382// be used to form addressing mode. These wrapped nodes will be selected
3383// into MOV32ri.
3384SDOperand
3385X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3386 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Cheng0b169222006-11-29 23:19:46 +00003387 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3388 getPointerTy(),
3389 CP->getAlignment());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003390 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003391 // With PIC, the address is actually $g + Offset.
3392 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3393 !Subtarget->isPICStyleRIPRel()) {
3394 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3395 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3396 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003397 }
3398
3399 return Result;
3400}
3401
3402SDOperand
3403X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3404 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng0b169222006-11-29 23:19:46 +00003405 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003406 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003407 // With PIC, the address is actually $g + Offset.
3408 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3409 !Subtarget->isPICStyleRIPRel()) {
3410 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3411 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3412 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003413 }
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003414
3415 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3416 // load the value at address GV, not the value of GV itself. This means that
3417 // the GlobalAddress must be in the base or index register of the address, not
3418 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003419 // The same applies for external symbols during PIC codegen
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003420 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
3421 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003422
3423 return Result;
3424}
3425
3426SDOperand
3427X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3428 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Cheng0b169222006-11-29 23:19:46 +00003429 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003430 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003431 // With PIC, the address is actually $g + Offset.
3432 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3433 !Subtarget->isPICStyleRIPRel()) {
3434 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3435 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3436 Result);
3437 }
3438
3439 return Result;
3440}
3441
3442SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3443 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3444 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
3445 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3446 // With PIC, the address is actually $g + Offset.
3447 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3448 !Subtarget->isPICStyleRIPRel()) {
3449 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3450 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3451 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003452 }
3453
3454 return Result;
3455}
3456
3457SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00003458 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3459 "Not an i64 shift!");
3460 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3461 SDOperand ShOpLo = Op.getOperand(0);
3462 SDOperand ShOpHi = Op.getOperand(1);
3463 SDOperand ShAmt = Op.getOperand(2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003464 SDOperand Tmp1 = isSRA ?
3465 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3466 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003467
3468 SDOperand Tmp2, Tmp3;
3469 if (Op.getOpcode() == ISD::SHL_PARTS) {
3470 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3471 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3472 } else {
3473 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00003474 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00003475 }
3476
Evan Cheng4259a0f2006-09-11 02:19:56 +00003477 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3478 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3479 DAG.getConstant(32, MVT::i8));
3480 SDOperand COps[]={DAG.getEntryNode(), AndNode, DAG.getConstant(0, MVT::i8)};
3481 SDOperand InFlag = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
Evan Cheng9c249c32006-01-09 18:33:28 +00003482
3483 SDOperand Hi, Lo;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003484 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00003485
Evan Cheng4259a0f2006-09-11 02:19:56 +00003486 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3487 SmallVector<SDOperand, 4> Ops;
Evan Cheng9c249c32006-01-09 18:33:28 +00003488 if (Op.getOpcode() == ISD::SHL_PARTS) {
3489 Ops.push_back(Tmp2);
3490 Ops.push_back(Tmp3);
3491 Ops.push_back(CC);
3492 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003493 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003494 InFlag = Hi.getValue(1);
3495
3496 Ops.clear();
3497 Ops.push_back(Tmp3);
3498 Ops.push_back(Tmp1);
3499 Ops.push_back(CC);
3500 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003501 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003502 } else {
3503 Ops.push_back(Tmp2);
3504 Ops.push_back(Tmp3);
3505 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00003506 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003507 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003508 InFlag = Lo.getValue(1);
3509
3510 Ops.clear();
3511 Ops.push_back(Tmp3);
3512 Ops.push_back(Tmp1);
3513 Ops.push_back(CC);
3514 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003515 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003516 }
3517
Evan Cheng4259a0f2006-09-11 02:19:56 +00003518 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003519 Ops.clear();
3520 Ops.push_back(Lo);
3521 Ops.push_back(Hi);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003522 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003523}
Evan Cheng6305e502006-01-12 22:54:21 +00003524
Evan Chenga9467aa2006-04-25 20:13:52 +00003525SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3526 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3527 Op.getOperand(0).getValueType() >= MVT::i16 &&
3528 "Unknown SINT_TO_FP to lower!");
3529
3530 SDOperand Result;
3531 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3532 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3533 MachineFunction &MF = DAG.getMachineFunction();
3534 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3535 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengdf9ac472006-10-05 23:01:46 +00003536 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Chengab51cf22006-10-13 21:14:26 +00003537 StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003538
3539 // Build the FILD
Chris Lattner35a08552007-02-25 07:10:00 +00003540 SDVTList Tys;
3541 if (X86ScalarSSE)
3542 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
3543 else
3544 Tys = DAG.getVTList(MVT::f64, MVT::Other);
3545 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003546 Ops.push_back(Chain);
3547 Ops.push_back(StackSlot);
3548 Ops.push_back(DAG.getValueType(SrcVT));
3549 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003550 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003551
3552 if (X86ScalarSSE) {
3553 Chain = Result.getValue(1);
3554 SDOperand InFlag = Result.getValue(2);
3555
3556 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3557 // shouldn't be necessary except that RFP cannot be live across
3558 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00003559 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00003560 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00003561 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +00003562 Tys = DAG.getVTList(MVT::Other);
3563 SmallVector<SDOperand, 8> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00003564 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003565 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00003566 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003567 Ops.push_back(DAG.getValueType(Op.getValueType()));
3568 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003569 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00003570 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00003571 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003572
Evan Chenga9467aa2006-04-25 20:13:52 +00003573 return Result;
3574}
3575
3576SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
3577 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3578 "Unknown FP_TO_SINT to lower!");
3579 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3580 // stack slot.
3581 MachineFunction &MF = DAG.getMachineFunction();
3582 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3583 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3584 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3585
3586 unsigned Opc;
3587 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00003588 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3589 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3590 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3591 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00003592 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003593
Evan Chenga9467aa2006-04-25 20:13:52 +00003594 SDOperand Chain = DAG.getEntryNode();
3595 SDOperand Value = Op.getOperand(0);
3596 if (X86ScalarSSE) {
3597 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Chengab51cf22006-10-13 21:14:26 +00003598 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Chris Lattner35a08552007-02-25 07:10:00 +00003599 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
3600 SDOperand Ops[] = {
3601 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
3602 };
3603 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003604 Chain = Value.getValue(1);
3605 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3606 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3607 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003608
Evan Chenga9467aa2006-04-25 20:13:52 +00003609 // Build the FP_TO_INT*_IN_MEM
Chris Lattner35a08552007-02-25 07:10:00 +00003610 SDOperand Ops[] = { Chain, Value, StackSlot };
3611 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Cheng172fce72006-01-06 00:43:03 +00003612
Evan Chenga9467aa2006-04-25 20:13:52 +00003613 // Load the result.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003614 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003615}
3616
3617SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3618 MVT::ValueType VT = Op.getValueType();
3619 const Type *OpNTy = MVT::getTypeForValueType(VT);
3620 std::vector<Constant*> CV;
3621 if (VT == MVT::f64) {
3622 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63))));
3623 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3624 } else {
3625 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31))));
3626 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3627 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3628 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3629 }
3630 Constant *CS = ConstantStruct::get(CV);
3631 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003632 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003633 SmallVector<SDOperand, 3> Ops;
3634 Ops.push_back(DAG.getEntryNode());
3635 Ops.push_back(CPIdx);
3636 Ops.push_back(DAG.getSrcValue(NULL));
3637 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003638 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
3639}
3640
3641SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
3642 MVT::ValueType VT = Op.getValueType();
3643 const Type *OpNTy = MVT::getTypeForValueType(VT);
3644 std::vector<Constant*> CV;
3645 if (VT == MVT::f64) {
3646 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63)));
3647 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3648 } else {
3649 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(1U << 31)));
3650 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3651 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3652 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3653 }
3654 Constant *CS = ConstantStruct::get(CV);
3655 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003656 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003657 SmallVector<SDOperand, 3> Ops;
3658 Ops.push_back(DAG.getEntryNode());
3659 Ops.push_back(CPIdx);
3660 Ops.push_back(DAG.getSrcValue(NULL));
3661 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003662 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
3663}
3664
Evan Cheng4363e882007-01-05 07:55:56 +00003665SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng82241c82007-01-05 21:37:56 +00003666 SDOperand Op0 = Op.getOperand(0);
3667 SDOperand Op1 = Op.getOperand(1);
Evan Cheng4363e882007-01-05 07:55:56 +00003668 MVT::ValueType VT = Op.getValueType();
Evan Cheng82241c82007-01-05 21:37:56 +00003669 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng4363e882007-01-05 07:55:56 +00003670 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng82241c82007-01-05 21:37:56 +00003671
3672 // If second operand is smaller, extend it first.
3673 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
3674 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
3675 SrcVT = VT;
3676 }
3677
Evan Cheng4363e882007-01-05 07:55:56 +00003678 // First get the sign bit of second operand.
3679 std::vector<Constant*> CV;
3680 if (SrcVT == MVT::f64) {
3681 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(1ULL << 63)));
3682 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3683 } else {
3684 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(1U << 31)));
3685 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3686 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3687 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3688 }
3689 Constant *CS = ConstantStruct::get(CV);
3690 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003691 SDVTList Tys = DAG.getVTList(SrcVT, MVT::Other);
Evan Cheng4363e882007-01-05 07:55:56 +00003692 SmallVector<SDOperand, 3> Ops;
3693 Ops.push_back(DAG.getEntryNode());
3694 Ops.push_back(CPIdx);
3695 Ops.push_back(DAG.getSrcValue(NULL));
Evan Cheng82241c82007-01-05 21:37:56 +00003696 SDOperand Mask1 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3697 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng4363e882007-01-05 07:55:56 +00003698
3699 // Shift sign bit right or left if the two operands have different types.
3700 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
3701 // Op0 is MVT::f32, Op1 is MVT::f64.
3702 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
3703 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
3704 DAG.getConstant(32, MVT::i32));
3705 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
3706 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
3707 DAG.getConstant(0, getPointerTy()));
Evan Cheng4363e882007-01-05 07:55:56 +00003708 }
3709
Evan Cheng82241c82007-01-05 21:37:56 +00003710 // Clear first operand sign bit.
3711 CV.clear();
3712 if (VT == MVT::f64) {
3713 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(~(1ULL << 63))));
3714 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3715 } else {
3716 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(~(1U << 31))));
3717 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3718 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3719 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3720 }
3721 CS = ConstantStruct::get(CV);
3722 CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003723 Tys = DAG.getVTList(VT, MVT::Other);
Evan Cheng82241c82007-01-05 21:37:56 +00003724 Ops.clear();
3725 Ops.push_back(DAG.getEntryNode());
3726 Ops.push_back(CPIdx);
3727 Ops.push_back(DAG.getSrcValue(NULL));
3728 SDOperand Mask2 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3729 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
3730
3731 // Or the value with the sign bit.
3732 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng4363e882007-01-05 07:55:56 +00003733}
3734
Evan Cheng4259a0f2006-09-11 02:19:56 +00003735SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG,
3736 SDOperand Chain) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003737 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
3738 SDOperand Cond;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003739 SDOperand Op0 = Op.getOperand(0);
3740 SDOperand Op1 = Op.getOperand(1);
Evan Chenga9467aa2006-04-25 20:13:52 +00003741 SDOperand CC = Op.getOperand(2);
3742 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Evan Cheng694810c2006-10-12 19:12:56 +00003743 const MVT::ValueType *VTs1 = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3744 const MVT::ValueType *VTs2 = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003745 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Chenga9467aa2006-04-25 20:13:52 +00003746 unsigned X86CC;
Evan Chenga9467aa2006-04-25 20:13:52 +00003747
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003748 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Chris Lattner7a627672006-09-13 03:22:10 +00003749 Op0, Op1, DAG)) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003750 SDOperand Ops1[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003751 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, Ops1, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003752 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003753 return DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003754 }
3755
3756 assert(isFP && "Illegal integer SetCC!");
3757
3758 SDOperand COps[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003759 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, COps, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003760
3761 switch (SetCCOpcode) {
3762 default: assert(false && "Illegal floating point SetCC!");
3763 case ISD::SETOEQ: { // !PF & ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003764 SDOperand Ops1[] = { DAG.getConstant(X86::COND_NP, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003765 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003766 SDOperand Ops2[] = { DAG.getConstant(X86::COND_E, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003767 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003768 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003769 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
3770 }
3771 case ISD::SETUNE: { // PF | !ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003772 SDOperand Ops1[] = { DAG.getConstant(X86::COND_P, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003773 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003774 SDOperand Ops2[] = { DAG.getConstant(X86::COND_NE, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003775 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003776 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003777 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
3778 }
Evan Chengc1583db2005-12-21 20:21:51 +00003779 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003780}
Evan Cheng45df7f82006-01-30 23:41:35 +00003781
Evan Chenga9467aa2006-04-25 20:13:52 +00003782SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003783 bool addTest = true;
3784 SDOperand Chain = DAG.getEntryNode();
3785 SDOperand Cond = Op.getOperand(0);
3786 SDOperand CC;
3787 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Cheng944d1e92006-01-26 02:13:10 +00003788
Evan Cheng4259a0f2006-09-11 02:19:56 +00003789 if (Cond.getOpcode() == ISD::SETCC)
3790 Cond = LowerSETCC(Cond, DAG, Chain);
3791
3792 if (Cond.getOpcode() == X86ISD::SETCC) {
3793 CC = Cond.getOperand(0);
3794
Evan Chenga9467aa2006-04-25 20:13:52 +00003795 // If condition flag is set by a X86ISD::CMP, then make a copy of it
Evan Cheng4259a0f2006-09-11 02:19:56 +00003796 // (since flag operand cannot be shared). Use it as the condition setting
3797 // operand in place of the X86ISD::SETCC.
3798 // If the X86ISD::SETCC has more than one use, then perhaps it's better
Evan Chenga9467aa2006-04-25 20:13:52 +00003799 // to use a test instead of duplicating the X86ISD::CMP (for register
Evan Cheng4259a0f2006-09-11 02:19:56 +00003800 // pressure reason)?
3801 SDOperand Cmp = Cond.getOperand(1);
3802 unsigned Opc = Cmp.getOpcode();
3803 bool IllegalFPCMov = !X86ScalarSSE &&
3804 MVT::isFloatingPoint(Op.getValueType()) &&
3805 !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
3806 if ((Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) &&
3807 !IllegalFPCMov) {
3808 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3809 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3810 addTest = false;
3811 }
3812 }
Evan Cheng73a1ad92006-01-10 20:26:56 +00003813
Evan Chenga9467aa2006-04-25 20:13:52 +00003814 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003815 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003816 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3817 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng225a4d02005-12-17 01:21:05 +00003818 }
Evan Cheng45df7f82006-01-30 23:41:35 +00003819
Evan Cheng4259a0f2006-09-11 02:19:56 +00003820 VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::Flag);
3821 SmallVector<SDOperand, 4> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003822 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
3823 // condition is true.
3824 Ops.push_back(Op.getOperand(2));
3825 Ops.push_back(Op.getOperand(1));
3826 Ops.push_back(CC);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003827 Ops.push_back(Cond.getValue(1));
3828 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003829}
Evan Cheng944d1e92006-01-26 02:13:10 +00003830
Evan Chenga9467aa2006-04-25 20:13:52 +00003831SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003832 bool addTest = true;
3833 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003834 SDOperand Cond = Op.getOperand(1);
3835 SDOperand Dest = Op.getOperand(2);
3836 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003837 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3838
Evan Chenga9467aa2006-04-25 20:13:52 +00003839 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng4259a0f2006-09-11 02:19:56 +00003840 Cond = LowerSETCC(Cond, DAG, Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003841
3842 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003843 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003844
Evan Cheng4259a0f2006-09-11 02:19:56 +00003845 // If condition flag is set by a X86ISD::CMP, then make a copy of it
3846 // (since flag operand cannot be shared). Use it as the condition setting
3847 // operand in place of the X86ISD::SETCC.
3848 // If the X86ISD::SETCC has more than one use, then perhaps it's better
3849 // to use a test instead of duplicating the X86ISD::CMP (for register
3850 // pressure reason)?
3851 SDOperand Cmp = Cond.getOperand(1);
3852 unsigned Opc = Cmp.getOpcode();
3853 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) {
3854 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3855 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3856 addTest = false;
3857 }
3858 }
Evan Chengfb22e862006-01-13 01:03:02 +00003859
Evan Chenga9467aa2006-04-25 20:13:52 +00003860 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003861 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003862 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3863 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng6fc31042005-12-19 23:12:38 +00003864 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003865 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003866 Cond, Op.getOperand(2), CC, Cond.getValue(1));
Evan Chenga9467aa2006-04-25 20:13:52 +00003867}
Evan Chengae986f12006-01-11 22:15:48 +00003868
Evan Cheng2a330942006-05-25 00:59:30 +00003869SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
3870 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003871
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003872 if (Subtarget->is64Bit())
Chris Lattner7802f3e2007-02-25 09:06:15 +00003873 return LowerX86_64CCCCallTo(Op, DAG, CallingConv);
Evan Cheng2a330942006-05-25 00:59:30 +00003874 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003875 switch (CallingConv) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003876 default:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003877 assert(0 && "Unsupported calling convention");
Chris Lattnerfc360392006-09-27 18:29:38 +00003878 case CallingConv::Fast:
Chris Lattner0cd99602007-02-25 08:59:22 +00003879 if (EnableFastCC)
Chris Lattner7802f3e2007-02-25 09:06:15 +00003880 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003881 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003882 case CallingConv::C:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003883 case CallingConv::X86_StdCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003884 return LowerCCCCallTo(Op, DAG, CallingConv);
Chris Lattnerfc360392006-09-27 18:29:38 +00003885 case CallingConv::X86_FastCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003886 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003887 }
Evan Cheng2a330942006-05-25 00:59:30 +00003888}
3889
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003890SDOperand
3891X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00003892 MachineFunction &MF = DAG.getMachineFunction();
3893 const Function* Fn = MF.getFunction();
3894 if (Fn->hasExternalLinkage() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +00003895 Subtarget->isTargetCygMing() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00003896 Fn->getName() == "main")
Evan Chengdc614c12006-06-06 23:30:24 +00003897 MF.getInfo<X86FunctionInfo>()->setForceFramePointer(true);
3898
Evan Cheng17e734f2006-05-23 21:06:34 +00003899 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003900 if (Subtarget->is64Bit())
3901 return LowerX86_64CCCArguments(Op, DAG);
Evan Cheng17e734f2006-05-23 21:06:34 +00003902 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003903 switch(CC) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003904 default:
3905 assert(0 && "Unsupported calling convention");
3906 case CallingConv::Fast:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003907 if (EnableFastCC) {
3908 return LowerFastCCArguments(Op, DAG);
3909 }
3910 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003911 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003912 return LowerCCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00003913 case CallingConv::X86_StdCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003914 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(StdCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003915 return LowerCCCArguments(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00003916 case CallingConv::X86_FastCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003917 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(FastCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003918 return LowerFastCCArguments(Op, DAG, true);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003919 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003920}
3921
Evan Chenga9467aa2006-04-25 20:13:52 +00003922SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
3923 SDOperand InFlag(0, 0);
3924 SDOperand Chain = Op.getOperand(0);
3925 unsigned Align =
3926 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3927 if (Align == 0) Align = 1;
3928
3929 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3930 // If not DWORD aligned, call memset if size is less than the threshold.
3931 // It knows how to align to the right boundary first.
3932 if ((Align & 3) != 0 ||
3933 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3934 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00003935 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003936 TargetLowering::ArgListTy Args;
3937 TargetLowering::ArgListEntry Entry;
3938 Entry.Node = Op.getOperand(1);
3939 Entry.Ty = IntPtrTy;
3940 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003941 Entry.isInReg = false;
3942 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00003943 Args.push_back(Entry);
Reid Spencere87b5e92007-01-03 17:24:59 +00003944 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencere63b6512006-12-31 05:55:36 +00003945 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
3946 Entry.Ty = IntPtrTy;
3947 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003948 Entry.isInReg = false;
3949 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00003950 Args.push_back(Entry);
3951 Entry.Node = Op.getOperand(3);
3952 Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00003953 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00003954 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00003955 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
3956 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00003957 }
Evan Chengd097e672006-03-22 02:53:00 +00003958
Evan Chenga9467aa2006-04-25 20:13:52 +00003959 MVT::ValueType AVT;
3960 SDOperand Count;
3961 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3962 unsigned BytesLeft = 0;
3963 bool TwoRepStos = false;
3964 if (ValC) {
3965 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003966 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00003967
Evan Chenga9467aa2006-04-25 20:13:52 +00003968 // If the value is a constant, then we can potentially use larger sets.
3969 switch (Align & 3) {
3970 case 2: // WORD aligned
3971 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00003972 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003973 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00003974 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003975 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00003976 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003977 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00003978 Val = (Val << 8) | Val;
3979 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003980 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
3981 AVT = MVT::i64;
3982 ValReg = X86::RAX;
3983 Val = (Val << 32) | Val;
3984 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003985 break;
3986 default: // Byte aligned
3987 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00003988 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003989 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003990 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00003991 }
3992
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003993 if (AVT > MVT::i8) {
3994 if (I) {
3995 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
3996 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
3997 BytesLeft = I->getValue() % UBytes;
3998 } else {
3999 assert(AVT >= MVT::i32 &&
4000 "Do not use rep;stos if not at least DWORD aligned");
4001 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4002 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4003 TwoRepStos = true;
4004 }
4005 }
4006
Evan Chenga9467aa2006-04-25 20:13:52 +00004007 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
4008 InFlag);
4009 InFlag = Chain.getValue(1);
4010 } else {
4011 AVT = MVT::i8;
4012 Count = Op.getOperand(3);
4013 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
4014 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00004015 }
Evan Chengb0461082006-04-24 18:01:45 +00004016
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004017 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4018 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004019 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004020 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4021 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004022 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00004023
Chris Lattnere56fef92007-02-25 06:40:16 +00004024 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004025 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004026 Ops.push_back(Chain);
4027 Ops.push_back(DAG.getValueType(AVT));
4028 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004029 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00004030
Evan Chenga9467aa2006-04-25 20:13:52 +00004031 if (TwoRepStos) {
4032 InFlag = Chain.getValue(1);
4033 Count = Op.getOperand(3);
4034 MVT::ValueType CVT = Count.getValueType();
4035 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004036 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4037 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4038 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004039 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00004040 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004041 Ops.clear();
4042 Ops.push_back(Chain);
4043 Ops.push_back(DAG.getValueType(MVT::i8));
4044 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004045 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004046 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004047 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004048 SDOperand Value;
4049 unsigned Val = ValC->getValue() & 255;
4050 unsigned Offset = I->getValue() - BytesLeft;
4051 SDOperand DstAddr = Op.getOperand(1);
4052 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004053 if (BytesLeft >= 4) {
4054 Val = (Val << 8) | Val;
4055 Val = (Val << 16) | Val;
4056 Value = DAG.getConstant(Val, MVT::i32);
Evan Chengdf9ac472006-10-05 23:01:46 +00004057 Chain = DAG.getStore(Chain, Value,
4058 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4059 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004060 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004061 BytesLeft -= 4;
4062 Offset += 4;
4063 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004064 if (BytesLeft >= 2) {
4065 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Chengdf9ac472006-10-05 23:01:46 +00004066 Chain = DAG.getStore(Chain, Value,
4067 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4068 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004069 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004070 BytesLeft -= 2;
4071 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00004072 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004073 if (BytesLeft == 1) {
4074 Value = DAG.getConstant(Val, MVT::i8);
Evan Chengdf9ac472006-10-05 23:01:46 +00004075 Chain = DAG.getStore(Chain, Value,
4076 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4077 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004078 NULL, 0);
Evan Cheng14215c32006-04-21 23:03:30 +00004079 }
Evan Cheng082c8782006-03-24 07:29:27 +00004080 }
Evan Chengebf10062006-04-03 20:53:28 +00004081
Evan Chenga9467aa2006-04-25 20:13:52 +00004082 return Chain;
4083}
Evan Chengebf10062006-04-03 20:53:28 +00004084
Evan Chenga9467aa2006-04-25 20:13:52 +00004085SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
4086 SDOperand Chain = Op.getOperand(0);
4087 unsigned Align =
4088 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4089 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00004090
Evan Chenga9467aa2006-04-25 20:13:52 +00004091 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
4092 // If not DWORD aligned, call memcpy if size is less than the threshold.
4093 // It knows how to align to the right boundary first.
4094 if ((Align & 3) != 0 ||
4095 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
4096 MVT::ValueType IntPtr = getPointerTy();
Reid Spencere63b6512006-12-31 05:55:36 +00004097 TargetLowering::ArgListTy Args;
4098 TargetLowering::ArgListEntry Entry;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004099 Entry.Ty = getTargetData()->getIntPtrType();
4100 Entry.isSigned = false;
4101 Entry.isInReg = false;
4102 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00004103 Entry.Node = Op.getOperand(1); Args.push_back(Entry);
4104 Entry.Node = Op.getOperand(2); Args.push_back(Entry);
4105 Entry.Node = Op.getOperand(3); Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00004106 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00004107 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00004108 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
4109 return CallResult.second;
Evan Chengcbffa462006-03-31 19:22:53 +00004110 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004111
4112 MVT::ValueType AVT;
4113 SDOperand Count;
4114 unsigned BytesLeft = 0;
4115 bool TwoRepMovs = false;
4116 switch (Align & 3) {
4117 case 2: // WORD aligned
4118 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004119 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004120 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004121 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004122 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
4123 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00004124 break;
4125 default: // Byte aligned
4126 AVT = MVT::i8;
4127 Count = Op.getOperand(3);
4128 break;
4129 }
4130
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004131 if (AVT > MVT::i8) {
4132 if (I) {
4133 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4134 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4135 BytesLeft = I->getValue() % UBytes;
4136 } else {
4137 assert(AVT >= MVT::i32 &&
4138 "Do not use rep;movs if not at least DWORD aligned");
4139 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4140 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4141 TwoRepMovs = true;
4142 }
4143 }
4144
Evan Chenga9467aa2006-04-25 20:13:52 +00004145 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004146 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4147 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004148 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004149 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4150 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004151 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004152 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
4153 Op.getOperand(2), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004154 InFlag = Chain.getValue(1);
4155
Chris Lattnere56fef92007-02-25 06:40:16 +00004156 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004157 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004158 Ops.push_back(Chain);
4159 Ops.push_back(DAG.getValueType(AVT));
4160 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004161 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004162
4163 if (TwoRepMovs) {
4164 InFlag = Chain.getValue(1);
4165 Count = Op.getOperand(3);
4166 MVT::ValueType CVT = Count.getValueType();
4167 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004168 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4169 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4170 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004171 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00004172 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004173 Ops.clear();
4174 Ops.push_back(Chain);
4175 Ops.push_back(DAG.getValueType(MVT::i8));
4176 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004177 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004178 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004179 // Issue loads and stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004180 unsigned Offset = I->getValue() - BytesLeft;
4181 SDOperand DstAddr = Op.getOperand(1);
4182 MVT::ValueType DstVT = DstAddr.getValueType();
4183 SDOperand SrcAddr = Op.getOperand(2);
4184 MVT::ValueType SrcVT = SrcAddr.getValueType();
4185 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004186 if (BytesLeft >= 4) {
4187 Value = DAG.getLoad(MVT::i32, Chain,
4188 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4189 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004190 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004191 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004192 Chain = DAG.getStore(Chain, Value,
4193 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4194 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004195 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004196 BytesLeft -= 4;
4197 Offset += 4;
4198 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004199 if (BytesLeft >= 2) {
4200 Value = DAG.getLoad(MVT::i16, Chain,
4201 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4202 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004203 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004204 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004205 Chain = DAG.getStore(Chain, Value,
4206 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4207 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004208 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004209 BytesLeft -= 2;
4210 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00004211 }
4212
Evan Chenga9467aa2006-04-25 20:13:52 +00004213 if (BytesLeft == 1) {
4214 Value = DAG.getLoad(MVT::i8, Chain,
4215 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4216 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004217 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004218 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004219 Chain = DAG.getStore(Chain, Value,
4220 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4221 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004222 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004223 }
Evan Chengcbffa462006-03-31 19:22:53 +00004224 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004225
4226 return Chain;
4227}
4228
4229SDOperand
4230X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere56fef92007-02-25 06:40:16 +00004231 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004232 SDOperand TheOp = Op.getOperand(0);
4233 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheOp, 1);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004234 if (Subtarget->is64Bit()) {
4235 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
4236 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::RDX,
4237 MVT::i64, Copy1.getValue(2));
4238 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, Copy2,
4239 DAG.getConstant(32, MVT::i8));
Chris Lattner35a08552007-02-25 07:10:00 +00004240 SDOperand Ops[] = {
4241 DAG.getNode(ISD::OR, MVT::i64, Copy1, Tmp), Copy2.getValue(1)
4242 };
Chris Lattnere56fef92007-02-25 06:40:16 +00004243
4244 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00004245 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004246 }
Chris Lattner35a08552007-02-25 07:10:00 +00004247
4248 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
4249 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::EDX,
4250 MVT::i32, Copy1.getValue(2));
4251 SDOperand Ops[] = { Copy1, Copy2, Copy2.getValue(1) };
4252 Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
4253 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004254}
4255
4256SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Chengab51cf22006-10-13 21:14:26 +00004257 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
4258
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004259 if (!Subtarget->is64Bit()) {
4260 // vastart just stores the address of the VarArgsFrameIndex slot into the
4261 // memory location argument.
4262 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004263 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
4264 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004265 }
4266
4267 // __va_list_tag:
4268 // gp_offset (0 - 6 * 8)
4269 // fp_offset (48 - 48 + 8 * 16)
4270 // overflow_arg_area (point to parameters coming in memory).
4271 // reg_save_area
Chris Lattner35a08552007-02-25 07:10:00 +00004272 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004273 SDOperand FIN = Op.getOperand(1);
4274 // Store gp_offset
Evan Chengdf9ac472006-10-05 23:01:46 +00004275 SDOperand Store = DAG.getStore(Op.getOperand(0),
4276 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004277 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004278 MemOps.push_back(Store);
4279
4280 // Store fp_offset
4281 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4282 DAG.getConstant(4, getPointerTy()));
Evan Chengdf9ac472006-10-05 23:01:46 +00004283 Store = DAG.getStore(Op.getOperand(0),
4284 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004285 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004286 MemOps.push_back(Store);
4287
4288 // Store ptr to overflow_arg_area
4289 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4290 DAG.getConstant(4, getPointerTy()));
4291 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004292 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
4293 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004294 MemOps.push_back(Store);
4295
4296 // Store ptr to reg_save_area.
4297 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4298 DAG.getConstant(8, getPointerTy()));
4299 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004300 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
4301 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004302 MemOps.push_back(Store);
4303 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004304}
4305
4306SDOperand
4307X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4308 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4309 switch (IntNo) {
4310 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00004311 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00004312 case Intrinsic::x86_sse_comieq_ss:
4313 case Intrinsic::x86_sse_comilt_ss:
4314 case Intrinsic::x86_sse_comile_ss:
4315 case Intrinsic::x86_sse_comigt_ss:
4316 case Intrinsic::x86_sse_comige_ss:
4317 case Intrinsic::x86_sse_comineq_ss:
4318 case Intrinsic::x86_sse_ucomieq_ss:
4319 case Intrinsic::x86_sse_ucomilt_ss:
4320 case Intrinsic::x86_sse_ucomile_ss:
4321 case Intrinsic::x86_sse_ucomigt_ss:
4322 case Intrinsic::x86_sse_ucomige_ss:
4323 case Intrinsic::x86_sse_ucomineq_ss:
4324 case Intrinsic::x86_sse2_comieq_sd:
4325 case Intrinsic::x86_sse2_comilt_sd:
4326 case Intrinsic::x86_sse2_comile_sd:
4327 case Intrinsic::x86_sse2_comigt_sd:
4328 case Intrinsic::x86_sse2_comige_sd:
4329 case Intrinsic::x86_sse2_comineq_sd:
4330 case Intrinsic::x86_sse2_ucomieq_sd:
4331 case Intrinsic::x86_sse2_ucomilt_sd:
4332 case Intrinsic::x86_sse2_ucomile_sd:
4333 case Intrinsic::x86_sse2_ucomigt_sd:
4334 case Intrinsic::x86_sse2_ucomige_sd:
4335 case Intrinsic::x86_sse2_ucomineq_sd: {
4336 unsigned Opc = 0;
4337 ISD::CondCode CC = ISD::SETCC_INVALID;
4338 switch (IntNo) {
4339 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004340 case Intrinsic::x86_sse_comieq_ss:
4341 case Intrinsic::x86_sse2_comieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004342 Opc = X86ISD::COMI;
4343 CC = ISD::SETEQ;
4344 break;
Evan Cheng78038292006-04-05 23:38:46 +00004345 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004346 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004347 Opc = X86ISD::COMI;
4348 CC = ISD::SETLT;
4349 break;
4350 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004351 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004352 Opc = X86ISD::COMI;
4353 CC = ISD::SETLE;
4354 break;
4355 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004356 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004357 Opc = X86ISD::COMI;
4358 CC = ISD::SETGT;
4359 break;
4360 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004361 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004362 Opc = X86ISD::COMI;
4363 CC = ISD::SETGE;
4364 break;
4365 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004366 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004367 Opc = X86ISD::COMI;
4368 CC = ISD::SETNE;
4369 break;
4370 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004371 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004372 Opc = X86ISD::UCOMI;
4373 CC = ISD::SETEQ;
4374 break;
4375 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004376 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004377 Opc = X86ISD::UCOMI;
4378 CC = ISD::SETLT;
4379 break;
4380 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004381 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004382 Opc = X86ISD::UCOMI;
4383 CC = ISD::SETLE;
4384 break;
4385 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004386 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004387 Opc = X86ISD::UCOMI;
4388 CC = ISD::SETGT;
4389 break;
4390 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004391 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004392 Opc = X86ISD::UCOMI;
4393 CC = ISD::SETGE;
4394 break;
4395 case Intrinsic::x86_sse_ucomineq_ss:
4396 case Intrinsic::x86_sse2_ucomineq_sd:
4397 Opc = X86ISD::UCOMI;
4398 CC = ISD::SETNE;
4399 break;
Evan Cheng78038292006-04-05 23:38:46 +00004400 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00004401
Evan Chenga9467aa2006-04-25 20:13:52 +00004402 unsigned X86CC;
Chris Lattner7a627672006-09-13 03:22:10 +00004403 SDOperand LHS = Op.getOperand(1);
4404 SDOperand RHS = Op.getOperand(2);
4405 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004406
4407 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Chris Lattner7a627672006-09-13 03:22:10 +00004408 SDOperand Ops1[] = { DAG.getEntryNode(), LHS, RHS };
Evan Cheng4259a0f2006-09-11 02:19:56 +00004409 SDOperand Cond = DAG.getNode(Opc, VTs, 2, Ops1, 3);
4410 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
4411 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
4412 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
Evan Chenga9467aa2006-04-25 20:13:52 +00004413 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00004414 }
Evan Cheng5c59d492005-12-23 07:31:11 +00004415 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004416}
Evan Cheng6af02632005-12-20 06:22:03 +00004417
Nate Begemaneda59972007-01-29 22:58:52 +00004418SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4419 // Depths > 0 not supported yet!
4420 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4421 return SDOperand();
4422
4423 // Just load the return address
4424 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4425 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4426}
4427
4428SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
4429 // Depths > 0 not supported yet!
4430 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4431 return SDOperand();
4432
4433 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4434 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
4435 DAG.getConstant(4, getPointerTy()));
4436}
4437
Evan Chenga9467aa2006-04-25 20:13:52 +00004438/// LowerOperation - Provide custom lowering hooks for some operations.
4439///
4440SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4441 switch (Op.getOpcode()) {
4442 default: assert(0 && "Should not custom lower this!");
4443 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4444 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4445 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4446 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
4447 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4448 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4449 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
4450 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
4451 case ISD::SHL_PARTS:
4452 case ISD::SRA_PARTS:
4453 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
4454 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
4455 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
4456 case ISD::FABS: return LowerFABS(Op, DAG);
4457 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4363e882007-01-05 07:55:56 +00004458 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004459 case ISD::SETCC: return LowerSETCC(Op, DAG, DAG.getEntryNode());
Evan Chenga9467aa2006-04-25 20:13:52 +00004460 case ISD::SELECT: return LowerSELECT(Op, DAG);
4461 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
4462 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00004463 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004464 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004465 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004466 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
4467 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
4468 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
4469 case ISD::VASTART: return LowerVASTART(Op, DAG);
4470 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemaneda59972007-01-29 22:58:52 +00004471 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
4472 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004473 }
Jim Laskey3796abe2007-02-21 22:54:50 +00004474 return SDOperand();
Evan Chenga9467aa2006-04-25 20:13:52 +00004475}
4476
Evan Cheng6af02632005-12-20 06:22:03 +00004477const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
4478 switch (Opcode) {
4479 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00004480 case X86ISD::SHLD: return "X86ISD::SHLD";
4481 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00004482 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng4363e882007-01-05 07:55:56 +00004483 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng72d5c252006-01-31 22:28:30 +00004484 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng4363e882007-01-05 07:55:56 +00004485 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Cheng6305e502006-01-12 22:54:21 +00004486 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00004487 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00004488 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
4489 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
4490 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00004491 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00004492 case X86ISD::FST: return "X86ISD::FST";
4493 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00004494 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00004495 case X86ISD::CALL: return "X86ISD::CALL";
4496 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
4497 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
4498 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00004499 case X86ISD::COMI: return "X86ISD::COMI";
4500 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00004501 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00004502 case X86ISD::CMOV: return "X86ISD::CMOV";
4503 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00004504 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00004505 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
4506 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00004507 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5987cfb2006-07-07 08:33:52 +00004508 case X86ISD::LOAD_UA: return "X86ISD::LOAD_UA";
Evan Cheng5588de92006-02-18 00:15:05 +00004509 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00004510 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00004511 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00004512 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00004513 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng49683ba2006-11-10 21:43:37 +00004514 case X86ISD::FMAX: return "X86ISD::FMAX";
4515 case X86ISD::FMIN: return "X86ISD::FMIN";
Evan Cheng6af02632005-12-20 06:22:03 +00004516 }
4517}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004518
Evan Cheng02612422006-07-05 22:17:51 +00004519/// isLegalAddressImmediate - Return true if the integer value or
4520/// GlobalValue can be used as the offset of the target addressing mode.
4521bool X86TargetLowering::isLegalAddressImmediate(int64_t V) const {
4522 // X86 allows a sign-extended 32-bit immediate field.
4523 return (V > -(1LL << 32) && V < (1LL << 32)-1);
4524}
4525
4526bool X86TargetLowering::isLegalAddressImmediate(GlobalValue *GV) const {
Evan Cheng7a9238c2006-11-29 23:48:14 +00004527 // In 64-bit mode, GV is 64-bit so it won't fit in the 32-bit displacement
4528 // field unless we are in small code model.
4529 if (Subtarget->is64Bit() &&
4530 getTargetMachine().getCodeModel() != CodeModel::Small)
Evan Cheng02612422006-07-05 22:17:51 +00004531 return false;
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00004532
4533 return (!Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false));
Evan Cheng02612422006-07-05 22:17:51 +00004534}
4535
4536/// isShuffleMaskLegal - Targets can use this to indicate that they only
4537/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4538/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4539/// are assumed to be legal.
4540bool
4541X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
4542 // Only do shuffles on 128-bit vector types for now.
4543 if (MVT::getSizeInBits(VT) == 64) return false;
4544 return (Mask.Val->getNumOperands() <= 4 ||
4545 isSplatMask(Mask.Val) ||
4546 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
4547 X86::isUNPCKLMask(Mask.Val) ||
4548 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
4549 X86::isUNPCKHMask(Mask.Val));
4550}
4551
4552bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
4553 MVT::ValueType EVT,
4554 SelectionDAG &DAG) const {
4555 unsigned NumElts = BVOps.size();
4556 // Only do shuffles on 128-bit vector types for now.
4557 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
4558 if (NumElts == 2) return true;
4559 if (NumElts == 4) {
Chris Lattner35a08552007-02-25 07:10:00 +00004560 return (isMOVLMask(&BVOps[0], 4) ||
4561 isCommutedMOVL(&BVOps[0], 4, true) ||
4562 isSHUFPMask(&BVOps[0], 4) ||
4563 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng02612422006-07-05 22:17:51 +00004564 }
4565 return false;
4566}
4567
4568//===----------------------------------------------------------------------===//
4569// X86 Scheduler Hooks
4570//===----------------------------------------------------------------------===//
4571
4572MachineBasicBlock *
4573X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
4574 MachineBasicBlock *BB) {
Evan Cheng20350c42006-11-27 23:37:22 +00004575 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng02612422006-07-05 22:17:51 +00004576 switch (MI->getOpcode()) {
4577 default: assert(false && "Unexpected instr type to insert");
4578 case X86::CMOV_FR32:
4579 case X86::CMOV_FR64:
4580 case X86::CMOV_V4F32:
4581 case X86::CMOV_V2F64:
4582 case X86::CMOV_V2I64: {
4583 // To "insert" a SELECT_CC instruction, we actually have to insert the
4584 // diamond control-flow pattern. The incoming instruction knows the
4585 // destination vreg to set, the condition code register to branch on, the
4586 // true/false values to select between, and a branch opcode to use.
4587 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4588 ilist<MachineBasicBlock>::iterator It = BB;
4589 ++It;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004590
Evan Cheng02612422006-07-05 22:17:51 +00004591 // thisMBB:
4592 // ...
4593 // TrueVal = ...
4594 // cmpTY ccX, r1, r2
4595 // bCC copy1MBB
4596 // fallthrough --> copy0MBB
4597 MachineBasicBlock *thisMBB = BB;
4598 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
4599 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004600 unsigned Opc =
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004601 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Cheng20350c42006-11-27 23:37:22 +00004602 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng02612422006-07-05 22:17:51 +00004603 MachineFunction *F = BB->getParent();
4604 F->getBasicBlockList().insert(It, copy0MBB);
4605 F->getBasicBlockList().insert(It, sinkMBB);
4606 // Update machine-CFG edges by first adding all successors of the current
4607 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004608 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng02612422006-07-05 22:17:51 +00004609 e = BB->succ_end(); i != e; ++i)
4610 sinkMBB->addSuccessor(*i);
4611 // Next, remove all successors of the current block, and add the true
4612 // and fallthrough blocks as its successors.
4613 while(!BB->succ_empty())
4614 BB->removeSuccessor(BB->succ_begin());
4615 BB->addSuccessor(copy0MBB);
4616 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004617
Evan Cheng02612422006-07-05 22:17:51 +00004618 // copy0MBB:
4619 // %FalseValue = ...
4620 // # fallthrough to sinkMBB
4621 BB = copy0MBB;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004622
Evan Cheng02612422006-07-05 22:17:51 +00004623 // Update machine-CFG edges
4624 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004625
Evan Cheng02612422006-07-05 22:17:51 +00004626 // sinkMBB:
4627 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4628 // ...
4629 BB = sinkMBB;
Evan Cheng20350c42006-11-27 23:37:22 +00004630 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng02612422006-07-05 22:17:51 +00004631 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4632 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4633
4634 delete MI; // The pseudo instruction is gone now.
4635 return BB;
4636 }
4637
4638 case X86::FP_TO_INT16_IN_MEM:
4639 case X86::FP_TO_INT32_IN_MEM:
4640 case X86::FP_TO_INT64_IN_MEM: {
4641 // Change the floating point control register to use "round towards zero"
4642 // mode when truncating to an integer value.
4643 MachineFunction *F = BB->getParent();
4644 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Cheng20350c42006-11-27 23:37:22 +00004645 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004646
4647 // Load the old value of the high byte of the control word...
4648 unsigned OldCW =
4649 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
Evan Cheng20350c42006-11-27 23:37:22 +00004650 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004651
4652 // Set the high part to be round to zero...
Evan Cheng20350c42006-11-27 23:37:22 +00004653 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
4654 .addImm(0xC7F);
Evan Cheng02612422006-07-05 22:17:51 +00004655
4656 // Reload the modified control word now...
Evan Cheng20350c42006-11-27 23:37:22 +00004657 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004658
4659 // Restore the memory image of control word to original value
Evan Cheng20350c42006-11-27 23:37:22 +00004660 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
4661 .addReg(OldCW);
Evan Cheng02612422006-07-05 22:17:51 +00004662
4663 // Get the X86 opcode to use.
4664 unsigned Opc;
4665 switch (MI->getOpcode()) {
4666 default: assert(0 && "illegal opcode!");
4667 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
4668 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
4669 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
4670 }
4671
4672 X86AddressMode AM;
4673 MachineOperand &Op = MI->getOperand(0);
4674 if (Op.isRegister()) {
4675 AM.BaseType = X86AddressMode::RegBase;
4676 AM.Base.Reg = Op.getReg();
4677 } else {
4678 AM.BaseType = X86AddressMode::FrameIndexBase;
4679 AM.Base.FrameIndex = Op.getFrameIndex();
4680 }
4681 Op = MI->getOperand(1);
4682 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004683 AM.Scale = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004684 Op = MI->getOperand(2);
4685 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004686 AM.IndexReg = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004687 Op = MI->getOperand(3);
4688 if (Op.isGlobalAddress()) {
4689 AM.GV = Op.getGlobal();
4690 } else {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004691 AM.Disp = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004692 }
Evan Cheng20350c42006-11-27 23:37:22 +00004693 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
4694 .addReg(MI->getOperand(4).getReg());
Evan Cheng02612422006-07-05 22:17:51 +00004695
4696 // Reload the original control word now.
Evan Cheng20350c42006-11-27 23:37:22 +00004697 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004698
4699 delete MI; // The pseudo instruction is gone now.
4700 return BB;
4701 }
4702 }
4703}
4704
4705//===----------------------------------------------------------------------===//
4706// X86 Optimization Hooks
4707//===----------------------------------------------------------------------===//
4708
Nate Begeman8a77efe2006-02-16 21:11:51 +00004709void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
4710 uint64_t Mask,
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004711 uint64_t &KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +00004712 uint64_t &KnownOne,
4713 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004714 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00004715 assert((Opc >= ISD::BUILTIN_OP_END ||
4716 Opc == ISD::INTRINSIC_WO_CHAIN ||
4717 Opc == ISD::INTRINSIC_W_CHAIN ||
4718 Opc == ISD::INTRINSIC_VOID) &&
4719 "Should use MaskedValueIsZero if you don't know whether Op"
4720 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004721
Evan Cheng6d196db2006-04-05 06:11:20 +00004722 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004723 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00004724 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004725 case X86ISD::SETCC:
Nate Begeman8a77efe2006-02-16 21:11:51 +00004726 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
4727 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004728 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004729}
Chris Lattnerc642aa52006-01-31 19:43:35 +00004730
Evan Cheng5987cfb2006-07-07 08:33:52 +00004731/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4732/// element of the result of the vector shuffle.
4733static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
4734 MVT::ValueType VT = N->getValueType(0);
4735 SDOperand PermMask = N->getOperand(2);
4736 unsigned NumElems = PermMask.getNumOperands();
4737 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
4738 i %= NumElems;
4739 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4740 return (i == 0)
4741 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4742 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
4743 SDOperand Idx = PermMask.getOperand(i);
4744 if (Idx.getOpcode() == ISD::UNDEF)
4745 return DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4746 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
4747 }
4748 return SDOperand();
4749}
4750
4751/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
4752/// node is a GlobalAddress + an offset.
4753static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Chengae1cd752006-11-30 21:55:46 +00004754 unsigned Opc = N->getOpcode();
Evan Cheng62cdc3f2006-12-05 04:01:03 +00004755 if (Opc == X86ISD::Wrapper) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004756 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
4757 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
4758 return true;
4759 }
Evan Chengae1cd752006-11-30 21:55:46 +00004760 } else if (Opc == ISD::ADD) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004761 SDOperand N1 = N->getOperand(0);
4762 SDOperand N2 = N->getOperand(1);
4763 if (isGAPlusOffset(N1.Val, GA, Offset)) {
4764 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
4765 if (V) {
4766 Offset += V->getSignExtended();
4767 return true;
4768 }
4769 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
4770 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
4771 if (V) {
4772 Offset += V->getSignExtended();
4773 return true;
4774 }
4775 }
4776 }
4777 return false;
4778}
4779
4780/// isConsecutiveLoad - Returns true if N is loading from an address of Base
4781/// + Dist * Size.
4782static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
4783 MachineFrameInfo *MFI) {
4784 if (N->getOperand(0).Val != Base->getOperand(0).Val)
4785 return false;
4786
4787 SDOperand Loc = N->getOperand(1);
4788 SDOperand BaseLoc = Base->getOperand(1);
4789 if (Loc.getOpcode() == ISD::FrameIndex) {
4790 if (BaseLoc.getOpcode() != ISD::FrameIndex)
4791 return false;
4792 int FI = dyn_cast<FrameIndexSDNode>(Loc)->getIndex();
4793 int BFI = dyn_cast<FrameIndexSDNode>(BaseLoc)->getIndex();
4794 int FS = MFI->getObjectSize(FI);
4795 int BFS = MFI->getObjectSize(BFI);
4796 if (FS != BFS || FS != Size) return false;
4797 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
4798 } else {
4799 GlobalValue *GV1 = NULL;
4800 GlobalValue *GV2 = NULL;
4801 int64_t Offset1 = 0;
4802 int64_t Offset2 = 0;
4803 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
4804 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
4805 if (isGA1 && isGA2 && GV1 == GV2)
4806 return Offset1 == (Offset2 + Dist*Size);
4807 }
4808
4809 return false;
4810}
4811
Evan Cheng79cf9a52006-07-10 21:37:44 +00004812static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
4813 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004814 GlobalValue *GV;
4815 int64_t Offset;
4816 if (isGAPlusOffset(Base, GV, Offset))
4817 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
4818 else {
4819 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
4820 int BFI = dyn_cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00004821 if (BFI < 0)
4822 // Fixed objects do not specify alignment, however the offsets are known.
4823 return ((Subtarget->getStackAlignment() % 16) == 0 &&
4824 (MFI->getObjectOffset(BFI) % 16) == 0);
4825 else
4826 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00004827 }
4828 return false;
4829}
4830
4831
4832/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
4833/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
4834/// if the load addresses are consecutive, non-overlapping, and in the right
4835/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00004836static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
4837 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004838 MachineFunction &MF = DAG.getMachineFunction();
4839 MachineFrameInfo *MFI = MF.getFrameInfo();
4840 MVT::ValueType VT = N->getValueType(0);
4841 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
4842 SDOperand PermMask = N->getOperand(2);
4843 int NumElems = (int)PermMask.getNumOperands();
4844 SDNode *Base = NULL;
4845 for (int i = 0; i < NumElems; ++i) {
4846 SDOperand Idx = PermMask.getOperand(i);
4847 if (Idx.getOpcode() == ISD::UNDEF) {
4848 if (!Base) return SDOperand();
4849 } else {
4850 SDOperand Arg =
4851 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004852 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng5987cfb2006-07-07 08:33:52 +00004853 return SDOperand();
4854 if (!Base)
4855 Base = Arg.Val;
4856 else if (!isConsecutiveLoad(Arg.Val, Base,
4857 i, MVT::getSizeInBits(EVT)/8,MFI))
4858 return SDOperand();
4859 }
4860 }
4861
Evan Cheng79cf9a52006-07-10 21:37:44 +00004862 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004863 if (isAlign16) {
4864 LoadSDNode *LD = cast<LoadSDNode>(Base);
4865 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
4866 LD->getSrcValueOffset());
4867 } else {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004868 // Just use movups, it's shorter.
Chris Lattnere56fef92007-02-25 06:40:16 +00004869 SDVTList Tys = DAG.getVTList(MVT::v4f32, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00004870 SmallVector<SDOperand, 3> Ops;
4871 Ops.push_back(Base->getOperand(0));
4872 Ops.push_back(Base->getOperand(1));
4873 Ops.push_back(Base->getOperand(2));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004874 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chengbd1c5a82006-08-11 09:08:15 +00004875 DAG.getNode(X86ISD::LOAD_UA, Tys, &Ops[0], Ops.size()));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004876 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00004877}
4878
Chris Lattner9259b1e2006-10-04 06:57:07 +00004879/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
4880static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
4881 const X86Subtarget *Subtarget) {
4882 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004883
Chris Lattner9259b1e2006-10-04 06:57:07 +00004884 // If we have SSE[12] support, try to form min/max nodes.
4885 if (Subtarget->hasSSE2() &&
4886 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
4887 if (Cond.getOpcode() == ISD::SETCC) {
4888 // Get the LHS/RHS of the select.
4889 SDOperand LHS = N->getOperand(1);
4890 SDOperand RHS = N->getOperand(2);
4891 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004892
Evan Cheng49683ba2006-11-10 21:43:37 +00004893 unsigned Opcode = 0;
Chris Lattner9259b1e2006-10-04 06:57:07 +00004894 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004895 switch (CC) {
4896 default: break;
4897 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
4898 case ISD::SETULE:
4899 case ISD::SETLE:
4900 if (!UnsafeFPMath) break;
4901 // FALL THROUGH.
4902 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
4903 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004904 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004905 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004906
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004907 case ISD::SETOGT: // (X > Y) ? X : Y -> max
4908 case ISD::SETUGT:
4909 case ISD::SETGT:
4910 if (!UnsafeFPMath) break;
4911 // FALL THROUGH.
4912 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
4913 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004914 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004915 break;
4916 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004917 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004918 switch (CC) {
4919 default: break;
4920 case ISD::SETOGT: // (X > Y) ? Y : X -> min
4921 case ISD::SETUGT:
4922 case ISD::SETGT:
4923 if (!UnsafeFPMath) break;
4924 // FALL THROUGH.
4925 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
4926 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004927 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004928 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004929
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004930 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
4931 case ISD::SETULE:
4932 case ISD::SETLE:
4933 if (!UnsafeFPMath) break;
4934 // FALL THROUGH.
4935 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
4936 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004937 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004938 break;
4939 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004940 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004941
Evan Cheng49683ba2006-11-10 21:43:37 +00004942 if (Opcode)
4943 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004944 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004945
Chris Lattner9259b1e2006-10-04 06:57:07 +00004946 }
4947
4948 return SDOperand();
4949}
4950
4951
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004952SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng5987cfb2006-07-07 08:33:52 +00004953 DAGCombinerInfo &DCI) const {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004954 SelectionDAG &DAG = DCI.DAG;
4955 switch (N->getOpcode()) {
4956 default: break;
4957 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00004958 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004959 case ISD::SELECT:
4960 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004961 }
4962
4963 return SDOperand();
4964}
4965
Evan Cheng02612422006-07-05 22:17:51 +00004966//===----------------------------------------------------------------------===//
4967// X86 Inline Assembly Support
4968//===----------------------------------------------------------------------===//
4969
Chris Lattner298ef372006-07-11 02:54:03 +00004970/// getConstraintType - Given a constraint letter, return the type of
4971/// constraint it is for this target.
4972X86TargetLowering::ConstraintType
4973X86TargetLowering::getConstraintType(char ConstraintLetter) const {
4974 switch (ConstraintLetter) {
Chris Lattnerc8db1072006-07-12 16:59:49 +00004975 case 'A':
4976 case 'r':
4977 case 'R':
4978 case 'l':
4979 case 'q':
4980 case 'Q':
4981 case 'x':
4982 case 'Y':
4983 return C_RegisterClass;
Chris Lattner298ef372006-07-11 02:54:03 +00004984 default: return TargetLowering::getConstraintType(ConstraintLetter);
4985 }
4986}
4987
Chris Lattner44daa502006-10-31 20:13:11 +00004988/// isOperandValidForConstraint - Return the specified operand (possibly
4989/// modified) if the specified SDOperand is valid for the specified target
4990/// constraint letter, otherwise return null.
4991SDOperand X86TargetLowering::
4992isOperandValidForConstraint(SDOperand Op, char Constraint, SelectionDAG &DAG) {
4993 switch (Constraint) {
4994 default: break;
4995 case 'i':
4996 // Literal immediates are always ok.
4997 if (isa<ConstantSDNode>(Op)) return Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004998
Chris Lattner44daa502006-10-31 20:13:11 +00004999 // If we are in non-pic codegen mode, we allow the address of a global to
5000 // be used with 'i'.
5001 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op)) {
5002 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
5003 return SDOperand(0, 0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005004
Chris Lattner44daa502006-10-31 20:13:11 +00005005 if (GA->getOpcode() != ISD::TargetGlobalAddress)
5006 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
5007 GA->getOffset());
5008 return Op;
5009 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005010
Chris Lattner44daa502006-10-31 20:13:11 +00005011 // Otherwise, not valid for this mode.
5012 return SDOperand(0, 0);
5013 }
5014 return TargetLowering::isOperandValidForConstraint(Op, Constraint, DAG);
5015}
5016
5017
Chris Lattnerc642aa52006-01-31 19:43:35 +00005018std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00005019getRegClassForInlineAsmConstraint(const std::string &Constraint,
5020 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00005021 if (Constraint.size() == 1) {
5022 // FIXME: not handling fp-stack yet!
5023 // FIXME: not handling MMX registers yet ('y' constraint).
5024 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00005025 default: break; // Unknown constraint letter
5026 case 'A': // EAX/EDX
5027 if (VT == MVT::i32 || VT == MVT::i64)
5028 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
5029 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005030 case 'r': // GENERAL_REGS
5031 case 'R': // LEGACY_REGS
Chris Lattnerd139ddd2006-12-04 22:38:21 +00005032 if (VT == MVT::i64 && Subtarget->is64Bit())
5033 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
5034 X86::RSI, X86::RDI, X86::RBP, X86::RSP,
5035 X86::R8, X86::R9, X86::R10, X86::R11,
5036 X86::R12, X86::R13, X86::R14, X86::R15, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005037 if (VT == MVT::i32)
5038 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5039 X86::ESI, X86::EDI, X86::EBP, X86::ESP, 0);
5040 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005041 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005042 X86::SI, X86::DI, X86::BP, X86::SP, 0);
5043 else if (VT == MVT::i8)
Chris Lattnera16201c2006-12-05 17:29:40 +00005044 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005045 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005046 case 'l': // INDEX_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005047 if (VT == MVT::i32)
5048 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5049 X86::ESI, X86::EDI, X86::EBP, 0);
5050 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005051 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005052 X86::SI, X86::DI, X86::BP, 0);
5053 else if (VT == MVT::i8)
5054 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5055 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005056 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
5057 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005058 if (VT == MVT::i32)
5059 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
5060 else if (VT == MVT::i16)
5061 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
5062 else if (VT == MVT::i8)
5063 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5064 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005065 case 'x': // SSE_REGS if SSE1 allowed
5066 if (Subtarget->hasSSE1())
5067 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5068 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5069 0);
5070 return std::vector<unsigned>();
5071 case 'Y': // SSE_REGS if SSE2 allowed
5072 if (Subtarget->hasSSE2())
5073 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5074 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5075 0);
5076 return std::vector<unsigned>();
5077 }
5078 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005079
Chris Lattner7ad77df2006-02-22 00:56:39 +00005080 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00005081}
Chris Lattner524129d2006-07-31 23:26:50 +00005082
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005083std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +00005084X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
5085 MVT::ValueType VT) const {
5086 // Use the default implementation in TargetLowering to convert the register
5087 // constraint into a member of a register class.
5088 std::pair<unsigned, const TargetRegisterClass*> Res;
5089 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerf6a69662006-10-31 19:42:44 +00005090
5091 // Not found as a standard register?
5092 if (Res.second == 0) {
5093 // GCC calls "st(0)" just plain "st".
5094 if (StringsEqualNoCase("{st}", Constraint)) {
5095 Res.first = X86::ST0;
5096 Res.second = X86::RSTRegisterClass;
5097 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005098
Chris Lattnerf6a69662006-10-31 19:42:44 +00005099 return Res;
5100 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005101
Chris Lattner524129d2006-07-31 23:26:50 +00005102 // Otherwise, check to see if this is a register class of the wrong value
5103 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
5104 // turn into {ax},{dx}.
5105 if (Res.second->hasType(VT))
5106 return Res; // Correct type already, nothing to do.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005107
Chris Lattner524129d2006-07-31 23:26:50 +00005108 // All of the single-register GCC register classes map their values onto
5109 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
5110 // really want an 8-bit or 32-bit register, map to the appropriate register
5111 // class and return the appropriate register.
5112 if (Res.second != X86::GR16RegisterClass)
5113 return Res;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005114
Chris Lattner524129d2006-07-31 23:26:50 +00005115 if (VT == MVT::i8) {
5116 unsigned DestReg = 0;
5117 switch (Res.first) {
5118 default: break;
5119 case X86::AX: DestReg = X86::AL; break;
5120 case X86::DX: DestReg = X86::DL; break;
5121 case X86::CX: DestReg = X86::CL; break;
5122 case X86::BX: DestReg = X86::BL; break;
5123 }
5124 if (DestReg) {
5125 Res.first = DestReg;
5126 Res.second = Res.second = X86::GR8RegisterClass;
5127 }
5128 } else if (VT == MVT::i32) {
5129 unsigned DestReg = 0;
5130 switch (Res.first) {
5131 default: break;
5132 case X86::AX: DestReg = X86::EAX; break;
5133 case X86::DX: DestReg = X86::EDX; break;
5134 case X86::CX: DestReg = X86::ECX; break;
5135 case X86::BX: DestReg = X86::EBX; break;
5136 case X86::SI: DestReg = X86::ESI; break;
5137 case X86::DI: DestReg = X86::EDI; break;
5138 case X86::BP: DestReg = X86::EBP; break;
5139 case X86::SP: DestReg = X86::ESP; break;
5140 }
5141 if (DestReg) {
5142 Res.first = DestReg;
5143 Res.second = Res.second = X86::GR32RegisterClass;
5144 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00005145 } else if (VT == MVT::i64) {
5146 unsigned DestReg = 0;
5147 switch (Res.first) {
5148 default: break;
5149 case X86::AX: DestReg = X86::RAX; break;
5150 case X86::DX: DestReg = X86::RDX; break;
5151 case X86::CX: DestReg = X86::RCX; break;
5152 case X86::BX: DestReg = X86::RBX; break;
5153 case X86::SI: DestReg = X86::RSI; break;
5154 case X86::DI: DestReg = X86::RDI; break;
5155 case X86::BP: DestReg = X86::RBP; break;
5156 case X86::SP: DestReg = X86::RSP; break;
5157 }
5158 if (DestReg) {
5159 Res.first = DestReg;
5160 Res.second = Res.second = X86::GR64RegisterClass;
5161 }
Chris Lattner524129d2006-07-31 23:26:50 +00005162 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005163
Chris Lattner524129d2006-07-31 23:26:50 +00005164 return Res;
5165}