blob: 3af49f62428678b08f1194f942f2f2049636cc3b [file] [log] [blame]
Gadi Haber323f2e12017-10-24 20:19:47 +00001//=- X86SchedBroadwell.td - X86 Broadwell Scheduling ---------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Broadwell to support instruction
11// scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
Clement Courbet0f1da8f2018-05-02 13:54:38 +000014
Gadi Haber323f2e12017-10-24 20:19:47 +000015def BroadwellModel : SchedMachineModel {
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000016 // All x86 instructions are modeled as a single micro-op, and BW can decode 4
Gadi Haber323f2e12017-10-24 20:19:47 +000017 // instructions per cycle.
18 let IssueWidth = 4;
19 let MicroOpBufferSize = 192; // Based on the reorder buffer.
20 let LoadLatency = 5;
21 let MispredictPenalty = 16;
22
23 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
Simon Pilgrim68f9acc2017-12-12 16:12:53 +000025
Simon Pilgrimc21deec2018-03-24 19:37:28 +000026 // This flag is set to allow the scheduler to assign a default model to
Simon Pilgrim68f9acc2017-12-12 16:12:53 +000027 // unrecognized opcodes.
28 let CompleteModel = 0;
Gadi Haber323f2e12017-10-24 20:19:47 +000029}
30
31let SchedModel = BroadwellModel in {
32
33// Broadwell can issue micro-ops to 8 different ports in one cycle.
34
35// Ports 0, 1, 5, and 6 handle all computation.
36// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def BWPort0 : ProcResource<1>;
42def BWPort1 : ProcResource<1>;
43def BWPort2 : ProcResource<1>;
44def BWPort3 : ProcResource<1>;
45def BWPort4 : ProcResource<1>;
46def BWPort5 : ProcResource<1>;
47def BWPort6 : ProcResource<1>;
48def BWPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
51def BWPort01 : ProcResGroup<[BWPort0, BWPort1]>;
52def BWPort23 : ProcResGroup<[BWPort2, BWPort3]>;
53def BWPort237 : ProcResGroup<[BWPort2, BWPort3, BWPort7]>;
54def BWPort04 : ProcResGroup<[BWPort0, BWPort4]>;
55def BWPort05 : ProcResGroup<[BWPort0, BWPort5]>;
56def BWPort06 : ProcResGroup<[BWPort0, BWPort6]>;
57def BWPort15 : ProcResGroup<[BWPort1, BWPort5]>;
58def BWPort16 : ProcResGroup<[BWPort1, BWPort6]>;
59def BWPort56 : ProcResGroup<[BWPort5, BWPort6]>;
60def BWPort015 : ProcResGroup<[BWPort0, BWPort1, BWPort5]>;
61def BWPort056 : ProcResGroup<[BWPort0, BWPort5, BWPort6]>;
62def BWPort0156: ProcResGroup<[BWPort0, BWPort1, BWPort5, BWPort6]>;
63
64// 60 Entry Unified Scheduler
65def BWPortAny : ProcResGroup<[BWPort0, BWPort1, BWPort2, BWPort3, BWPort4,
66 BWPort5, BWPort6, BWPort7]> {
67 let BufferSize=60;
68}
69
Simon Pilgrim30c38c32018-03-19 14:46:07 +000070// Integer division issued on port 0.
Craig Topper8104f262018-04-02 05:33:28 +000071def BWDivider : ProcResource<1>;
72// FP division and sqrt on port 0.
73def BWFPDivider : ProcResource<1>;
Simon Pilgrim30c38c32018-03-19 14:46:07 +000074
Gadi Haber323f2e12017-10-24 20:19:47 +000075// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
76// cycles after the memory operand.
77def : ReadAdvance<ReadAfterLd, 5>;
78
79// Many SchedWrites are defined in pairs with and without a folded load.
80// Instructions with folded loads are usually micro-fused, so they only appear
81// as two micro-ops when queued in the reservation station.
82// This multiclass defines the resource usage for variants with and without
83// folded loads.
84multiclass BWWriteResPair<X86FoldableSchedWrite SchedRW,
Simon Pilgrim30c38c32018-03-19 14:46:07 +000085 list<ProcResourceKind> ExePorts,
Simon Pilgrime3547af2018-03-25 10:21:19 +000086 int Lat, list<int> Res = [1], int UOps = 1,
87 int LoadLat = 5> {
Gadi Haber323f2e12017-10-24 20:19:47 +000088 // Register variant is using a single cycle on ExePort.
Simon Pilgrim30c38c32018-03-19 14:46:07 +000089 def : WriteRes<SchedRW, ExePorts> {
90 let Latency = Lat;
91 let ResourceCycles = Res;
92 let NumMicroOps = UOps;
93 }
Gadi Haber323f2e12017-10-24 20:19:47 +000094
Simon Pilgrime3547af2018-03-25 10:21:19 +000095 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
96 // the latency (default = 5).
Simon Pilgrim30c38c32018-03-19 14:46:07 +000097 def : WriteRes<SchedRW.Folded, !listconcat([BWPort23], ExePorts)> {
Simon Pilgrime3547af2018-03-25 10:21:19 +000098 let Latency = !add(Lat, LoadLat);
Simon Pilgrim30c38c32018-03-19 14:46:07 +000099 let ResourceCycles = !listconcat([1], Res);
Simon Pilgrime3547af2018-03-25 10:21:19 +0000100 let NumMicroOps = !add(UOps, 1);
Gadi Haber323f2e12017-10-24 20:19:47 +0000101 }
102}
103
Craig Topperf131b602018-04-06 16:16:46 +0000104// A folded store needs a cycle on port 4 for the store data, and an extra port
105// 2/3/7 cycle to recompute the address.
106def : WriteRes<WriteRMW, [BWPort237,BWPort4]>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000107
108// Arithmetic.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000109defm : BWWriteResPair<WriteALU, [BWPort0156], 1>; // Simple integer ALU op.
110defm : BWWriteResPair<WriteIMul, [BWPort1], 3>; // Integer multiplication.
111defm : BWWriteResPair<WriteIMul64, [BWPort1], 3>; // Integer 64-bit multiplication.
Simon Pilgrim25805542018-05-08 13:51:45 +0000112
113defm : BWWriteResPair<WriteDiv8, [BWPort0, BWDivider], 25, [1, 10]>;
114defm : BWWriteResPair<WriteDiv16, [BWPort0, BWDivider], 25, [1, 10]>;
115defm : BWWriteResPair<WriteDiv32, [BWPort0, BWDivider], 25, [1, 10]>;
116defm : BWWriteResPair<WriteDiv64, [BWPort0, BWDivider], 25, [1, 10]>;
117defm : BWWriteResPair<WriteIDiv8, [BWPort0, BWDivider], 25, [1, 10]>;
118defm : BWWriteResPair<WriteIDiv16, [BWPort0, BWDivider], 25, [1, 10]>;
119defm : BWWriteResPair<WriteIDiv32, [BWPort0, BWDivider], 25, [1, 10]>;
120defm : BWWriteResPair<WriteIDiv64, [BWPort0, BWDivider], 25, [1, 10]>;
121
Simon Pilgrim28e7bcb2018-03-26 21:06:14 +0000122defm : BWWriteResPair<WriteCRC32, [BWPort1], 3>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000123def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
Gadi Haber323f2e12017-10-24 20:19:47 +0000124
125def : WriteRes<WriteLEA, [BWPort15]>; // LEA instructions can't fold loads.
126
Craig Topperb7baa352018-04-08 17:53:18 +0000127defm : BWWriteResPair<WriteCMOV, [BWPort06], 1>; // Conditional move.
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000128defm : X86WriteRes<WriteFCMOV, [BWPort1], 3, [1], 1>; // x87 conditional move.
129
Craig Topperb7baa352018-04-08 17:53:18 +0000130def : WriteRes<WriteSETCC, [BWPort06]>; // Setcc.
131def : WriteRes<WriteSETCCStore, [BWPort06,BWPort4,BWPort237]> {
132 let Latency = 2;
133 let NumMicroOps = 3;
134}
135
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000136// Bit counts.
137defm : BWWriteResPair<WriteBitScan, [BWPort1], 3>;
138defm : BWWriteResPair<WriteLZCNT, [BWPort1], 3>;
139defm : BWWriteResPair<WriteTZCNT, [BWPort1], 3>;
140defm : BWWriteResPair<WritePOPCNT, [BWPort1], 3>;
141
Gadi Haber323f2e12017-10-24 20:19:47 +0000142// Integer shifts and rotates.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000143defm : BWWriteResPair<WriteShift, [BWPort06], 1>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000144
Craig Topper89310f52018-03-29 20:41:39 +0000145// BMI1 BEXTR, BMI2 BZHI
146defm : BWWriteResPair<WriteBEXTR, [BWPort06,BWPort15], 2, [1,1], 2>;
147defm : BWWriteResPair<WriteBZHI, [BWPort15], 1>;
148
Gadi Haber323f2e12017-10-24 20:19:47 +0000149// Loads, stores, and moves, not folded with other operations.
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000150defm : X86WriteRes<WriteLoad, [BWPort23], 5, [1], 1>;
151defm : X86WriteRes<WriteStore, [BWPort237, BWPort4], 1, [1,1], 1>;
152defm : X86WriteRes<WriteStoreNT, [BWPort237, BWPort4], 1, [1,1], 2>;
153defm : X86WriteRes<WriteMove, [BWPort0156], 1, [1,1], 1>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000154
155// Idioms that clear a register, like xorps %xmm0, %xmm0.
156// These can often bypass execution ports completely.
157def : WriteRes<WriteZero, []>;
158
Sanjoy Das1074eb22017-12-12 19:11:31 +0000159// Treat misc copies as a move.
160def : InstRW<[WriteMove], (instrs COPY)>;
161
Gadi Haber323f2e12017-10-24 20:19:47 +0000162// Branches don't produce values, so they have no latency, but they still
163// consume resources. Indirect branches can fold loads.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000164defm : BWWriteResPair<WriteJump, [BWPort06], 1>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000165
166// Floating point. This covers both scalar and vector operations.
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000167defm : X86WriteRes<WriteFLoad, [BWPort23], 5, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000168defm : X86WriteRes<WriteFLoadX, [BWPort23], 5, [1], 1>;
169defm : X86WriteRes<WriteFLoadY, [BWPort23], 6, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000170defm : X86WriteRes<WriteFMaskedLoad, [BWPort23,BWPort5], 7, [1,2], 3>;
171defm : X86WriteRes<WriteFMaskedLoadY, [BWPort23,BWPort5], 8, [1,2], 3>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000172defm : X86WriteRes<WriteFStore, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000173defm : X86WriteRes<WriteFStoreX, [BWPort237,BWPort4], 1, [1,1], 2>;
174defm : X86WriteRes<WriteFStoreY, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000175defm : X86WriteRes<WriteFStoreNT, [BWPort237,BWPort4], 1, [1,1], 2>;
176defm : X86WriteRes<WriteFStoreNTX, [BWPort237,BWPort4], 1, [1,1], 2>;
177defm : X86WriteRes<WriteFStoreNTY, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000178defm : X86WriteRes<WriteFMaskedStore, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
179defm : X86WriteRes<WriteFMaskedStoreY, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
180defm : X86WriteRes<WriteFMove, [BWPort5], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000181defm : X86WriteRes<WriteFMoveX, [BWPort5], 1, [1], 1>;
182defm : X86WriteRes<WriteFMoveY, [BWPort5], 1, [1], 1>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000183
Simon Pilgrim1233e122018-05-07 20:52:53 +0000184defm : BWWriteResPair<WriteFAdd, [BWPort1], 3, [1], 1, 5>; // Floating point add/sub.
185defm : BWWriteResPair<WriteFAddX, [BWPort1], 3, [1], 1, 5>; // Floating point add/sub (XMM).
186defm : BWWriteResPair<WriteFAddY, [BWPort1], 3, [1], 1, 6>; // Floating point add/sub (YMM/ZMM).
187defm : BWWriteResPair<WriteFAdd64, [BWPort1], 3, [1], 1, 5>; // Floating point double add/sub.
188defm : BWWriteResPair<WriteFAdd64X, [BWPort1], 3, [1], 1, 5>; // Floating point double add/sub (XMM).
189defm : BWWriteResPair<WriteFAdd64Y, [BWPort1], 3, [1], 1, 6>; // Floating point double add/sub (YMM/ZMM).
190
191defm : BWWriteResPair<WriteFCmp, [BWPort1], 3, [1], 1, 5>; // Floating point compare.
192defm : BWWriteResPair<WriteFCmpX, [BWPort1], 3, [1], 1, 5>; // Floating point compare (XMM).
193defm : BWWriteResPair<WriteFCmpY, [BWPort1], 3, [1], 1, 6>; // Floating point compare (YMM/ZMM).
194defm : BWWriteResPair<WriteFCmp64, [BWPort1], 3, [1], 1, 5>; // Floating point double compare.
195defm : BWWriteResPair<WriteFCmp64X, [BWPort1], 3, [1], 1, 5>; // Floating point double compare (XMM).
196defm : BWWriteResPair<WriteFCmp64Y, [BWPort1], 3, [1], 1, 6>; // Floating point double compare (YMM/ZMM).
197
198defm : BWWriteResPair<WriteFCom, [BWPort1], 3>; // Floating point compare to flags.
199
200defm : BWWriteResPair<WriteFMul, [BWPort01], 3, [1], 1, 5>; // Floating point multiplication.
201defm : BWWriteResPair<WriteFMulX, [BWPort01], 3, [1], 1, 5>; // Floating point multiplication (XMM).
202defm : BWWriteResPair<WriteFMulY, [BWPort01], 3, [1], 1, 6>; // Floating point multiplication (YMM/ZMM).
203defm : BWWriteResPair<WriteFMul64, [BWPort01], 3, [1], 1, 5>; // Floating point double multiplication.
204defm : BWWriteResPair<WriteFMul64X, [BWPort01], 3, [1], 1, 5>; // Floating point double multiplication (XMM).
205defm : BWWriteResPair<WriteFMul64Y, [BWPort01], 3, [1], 1, 6>; // Floating point double multiplication (YMM/ZMM).
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000206
207//defm : BWWriteResPair<WriteFDiv, [BWPort0,BWFPDivider], 11, [1,3], 1, 5>; // Floating point division.
208defm : BWWriteResPair<WriteFDivX, [BWPort0,BWFPDivider], 11, [1,5], 1, 5>; // Floating point division (XMM).
209defm : BWWriteResPair<WriteFDivY, [BWPort0,BWPort015,BWFPDivider], 17, [2,1,10], 3, 6>; // Floating point division (YMM).
210defm : BWWriteResPair<WriteFDivZ, [BWPort0,BWPort015,BWFPDivider], 17, [2,1,10], 3, 6>; // Floating point division (ZMM).
211//defm : BWWriteResPair<WriteFDiv64, [BWPort0,BWFPDivider], 14, [1,8], 1, 5>; // Floating point division.
212defm : BWWriteResPair<WriteFDiv64X, [BWPort0,BWFPDivider], 14, [1,8], 1, 5>; // Floating point division (XMM).
213defm : BWWriteResPair<WriteFDiv64Y, [BWPort0,BWPort015,BWFPDivider], 23, [2,1,16], 3, 6>; // Floating point division (YMM).
214defm : BWWriteResPair<WriteFDiv64Z, [BWPort0,BWPort015,BWFPDivider], 23, [2,1,16], 3, 6>; // Floating point division (ZMM).
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000215
216defm : X86WriteRes<WriteFSqrt, [BWPort0,BWFPDivider], 11, [1,4], 1>; // Floating point square root.
217defm : X86WriteRes<WriteFSqrtLd, [BWPort0,BWPort23,BWFPDivider], 16, [1,1,7], 2>;
218defm : BWWriteResPair<WriteFSqrtX, [BWPort0,BWFPDivider], 11, [1,7], 1, 5>; // Floating point square root (XMM).
219defm : BWWriteResPair<WriteFSqrtY, [BWPort0,BWPort015,BWFPDivider], 21, [2,1,14], 3, 6>; // Floating point square root (YMM).
220defm : BWWriteResPair<WriteFSqrtZ, [BWPort0,BWPort015,BWFPDivider], 21, [2,1,14], 3, 6>; // Floating point square root (ZMM).
221defm : X86WriteRes<WriteFSqrt64, [BWPort0,BWFPDivider], 16, [1,8], 1>; // Floating point double square root.
222defm : X86WriteRes<WriteFSqrt64Ld, [BWPort0,BWPort23,BWFPDivider], 21, [1,1,14], 2>;
223defm : BWWriteResPair<WriteFSqrt64X, [BWPort0,BWFPDivider], 16, [1,14],1, 5>; // Floating point double square root (XMM).
224defm : BWWriteResPair<WriteFSqrt64Y, [BWPort0,BWPort015,BWFPDivider], 29, [2,1,28], 3, 6>; // Floating point double square root (YMM).
225defm : BWWriteResPair<WriteFSqrt64Z, [BWPort0,BWPort015,BWFPDivider], 29, [2,1,28], 3, 6>; // Floating point double square root (ZMM).
226defm : BWWriteResPair<WriteFSqrt80, [BWPort0,BWFPDivider], 23, [1,9]>; // Floating point long double square root.
227
Simon Pilgrimc7088682018-05-01 18:06:07 +0000228defm : BWWriteResPair<WriteFRcp, [BWPort0], 5, [1], 1, 5>; // Floating point reciprocal estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000229defm : BWWriteResPair<WriteFRcpX, [BWPort0], 5, [1], 1, 5>; // Floating point reciprocal estimate (XMM).
230defm : BWWriteResPair<WriteFRcpY, [BWPort0,BWPort015], 11, [2,1], 3, 6>; // Floating point reciprocal estimate (YMM/ZMM).
231
Simon Pilgrimc7088682018-05-01 18:06:07 +0000232defm : BWWriteResPair<WriteFRsqrt, [BWPort0], 5, [1], 1, 5>; // Floating point reciprocal square root estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000233defm : BWWriteResPair<WriteFRsqrtX,[BWPort0], 5, [1], 1, 5>; // Floating point reciprocal square root estimate (XMM).
234defm : BWWriteResPair<WriteFRsqrtY,[BWPort0,BWPort015], 11, [2,1], 3, 6>; // Floating point reciprocal square root estimate (YMM/ZMM).
235
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +0000236defm : BWWriteResPair<WriteFMA, [BWPort01], 5, [1], 1, 5>; // Fused Multiply Add.
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000237defm : BWWriteResPair<WriteFMAX, [BWPort01], 5, [1], 1, 5>; // Fused Multiply Add (XMM).
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +0000238defm : BWWriteResPair<WriteFMAY, [BWPort01], 5, [1], 1, 6>; // Fused Multiply Add (YMM/ZMM).
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000239defm : BWWriteResPair<WriteDPPD, [BWPort0,BWPort1,BWPort5], 9, [1,1,1], 3, 5>; // Floating point double dot product.
240defm : BWWriteResPair<WriteDPPS, [BWPort0,BWPort1,BWPort5], 14, [2,1,1], 4, 5>; // Floating point single dot product.
241defm : BWWriteResPair<WriteDPPSY, [BWPort0,BWPort1,BWPort5], 14, [2,1,1], 4, 6>; // Floating point single dot product (YMM).
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000242defm : BWWriteResPair<WriteFSign, [BWPort5], 1>; // Floating point fabs/fchs.
243defm : X86WriteRes<WriteFRnd, [BWPort23], 6, [1], 1>; // Floating point rounding.
244defm : X86WriteRes<WriteFRndY, [BWPort23], 6, [1], 1>; // Floating point rounding (YMM/ZMM).
245defm : X86WriteRes<WriteFRndLd, [BWPort1,BWPort23], 11, [2,1], 3>;
246defm : X86WriteRes<WriteFRndYLd, [BWPort1,BWPort23], 12, [2,1], 3>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000247defm : BWWriteResPair<WriteFLogic, [BWPort5], 1, [1], 1, 5>; // Floating point and/or/xor logicals.
248defm : BWWriteResPair<WriteFLogicY, [BWPort5], 1, [1], 1, 6>; // Floating point and/or/xor logicals (YMM/ZMM).
Simon Pilgrim210286e2018-05-08 10:28:03 +0000249defm : BWWriteResPair<WriteFTest, [BWPort0], 1, [1], 1, 5>; // Floating point TEST instructions.
250defm : BWWriteResPair<WriteFTestY, [BWPort0], 1, [1], 1, 6>; // Floating point TEST instructions (YMM/ZMM).
Simon Pilgrimdd8eae12018-05-01 14:25:01 +0000251defm : BWWriteResPair<WriteFShuffle, [BWPort5], 1, [1], 1, 5>; // Floating point vector shuffles.
252defm : BWWriteResPair<WriteFShuffleY, [BWPort5], 1, [1], 1, 6>; // Floating point vector shuffles (YMM/ZMM).
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000253defm : BWWriteResPair<WriteFVarShuffle, [BWPort5], 1, [1], 1, 5>; // Floating point vector variable shuffles.
254defm : BWWriteResPair<WriteFVarShuffleY, [BWPort5], 1, [1], 1, 6>; // Floating point vector variable shuffles.
255defm : BWWriteResPair<WriteFBlend, [BWPort015], 1, [1], 1, 5>; // Floating point vector blends.
256defm : BWWriteResPair<WriteFBlendY, [BWPort015], 1, [1], 1, 6>; // Floating point vector blends.
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000257defm : BWWriteResPair<WriteFVarBlend, [BWPort5], 2, [2], 2, 5>; // Fp vector variable blends.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000258defm : BWWriteResPair<WriteFVarBlendY, [BWPort5], 2, [2], 2, 6>; // Fp vector variable blends.
Gadi Haber323f2e12017-10-24 20:19:47 +0000259
Simon Pilgrimf0945aa2018-04-24 16:43:07 +0000260def : WriteRes<WriteCvtF2FSt, [BWPort1,BWPort4,BWPort237]> {
261 let Latency = 4;
262 let NumMicroOps = 3;
263 let ResourceCycles = [1,1,1];
264}
265
Gadi Haber323f2e12017-10-24 20:19:47 +0000266// FMA Scheduling helper class.
267// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
268
269// Vector integer operations.
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000270defm : X86WriteRes<WriteVecLoad, [BWPort23], 5, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000271defm : X86WriteRes<WriteVecLoadX, [BWPort23], 5, [1], 1>;
272defm : X86WriteRes<WriteVecLoadY, [BWPort23], 6, [1], 1>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000273defm : X86WriteRes<WriteVecLoadNT, [BWPort23], 5, [1], 1>;
274defm : X86WriteRes<WriteVecLoadNTY, [BWPort23], 6, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000275defm : X86WriteRes<WriteVecMaskedLoad, [BWPort23,BWPort5], 7, [1,2], 3>;
276defm : X86WriteRes<WriteVecMaskedLoadY, [BWPort23,BWPort5], 8, [1,2], 3>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000277defm : X86WriteRes<WriteVecStore, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000278defm : X86WriteRes<WriteVecStoreX, [BWPort237,BWPort4], 1, [1,1], 2>;
279defm : X86WriteRes<WriteVecStoreY, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000280defm : X86WriteRes<WriteVecStoreNT, [BWPort237,BWPort4], 1, [1,1], 2>;
281defm : X86WriteRes<WriteVecStoreNTY, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000282defm : X86WriteRes<WriteVecMaskedStore, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
283defm : X86WriteRes<WriteVecMaskedStoreY, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
284defm : X86WriteRes<WriteVecMove, [BWPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000285defm : X86WriteRes<WriteVecMoveX, [BWPort015], 1, [1], 1>;
286defm : X86WriteRes<WriteVecMoveY, [BWPort015], 1, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000287defm : X86WriteRes<WriteEMMS, [BWPort01,BWPort15,BWPort015,BWPort0156], 31, [8,1,21,1], 31>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000288
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000289defm : BWWriteResPair<WriteVecALU, [BWPort15], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000290defm : BWWriteResPair<WriteVecALUX, [BWPort15], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000291defm : BWWriteResPair<WriteVecALUY, [BWPort15], 1, [1], 1, 6>; // Vector integer ALU op, no logicals (YMM/ZMM).
Simon Pilgrim57f2b182018-05-01 12:39:17 +0000292defm : BWWriteResPair<WriteVecLogic, [BWPort015], 1, [1], 1, 5>; // Vector integer and/or/xor.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000293defm : BWWriteResPair<WriteVecLogicX,[BWPort015], 1, [1], 1, 5>; // Vector integer and/or/xor.
Simon Pilgrim57f2b182018-05-01 12:39:17 +0000294defm : BWWriteResPair<WriteVecLogicY,[BWPort015], 1, [1], 1, 6>; // Vector integer and/or/xor (YMM/ZMM).
Simon Pilgrim210286e2018-05-08 10:28:03 +0000295defm : BWWriteResPair<WriteVecTest, [BWPort0,BWPort5], 2, [1,1], 2, 5>; // Vector integer TEST instructions.
296defm : BWWriteResPair<WriteVecTestY, [BWPort0,BWPort5], 4, [1,1], 2, 6>; // Vector integer TEST instructions (YMM/ZMM).
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000297defm : BWWriteResPair<WriteVecIMul, [BWPort0], 5, [1], 1, 5>; // Vector integer multiply.
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000298defm : BWWriteResPair<WriteVecIMulX, [BWPort0], 5, [1], 1, 5>; // Vector integer multiply.
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000299defm : BWWriteResPair<WriteVecIMulY, [BWPort0], 5, [1], 1, 6>; // Vector integer multiply.
300defm : BWWriteResPair<WritePMULLD, [BWPort0], 10, [2], 2, 5>; // Vector PMULLD.
301defm : BWWriteResPair<WritePMULLDY, [BWPort0], 10, [2], 2, 6>; // Vector PMULLD (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000302defm : BWWriteResPair<WriteShuffle, [BWPort5], 1, [1], 1, 5>; // Vector shuffles.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000303defm : BWWriteResPair<WriteShuffleX, [BWPort5], 1, [1], 1, 5>; // Vector shuffles.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000304defm : BWWriteResPair<WriteShuffleY, [BWPort5], 1, [1], 1, 6>; // Vector shuffles (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000305defm : BWWriteResPair<WriteVarShuffle, [BWPort5], 1, [1], 1, 5>; // Vector variable shuffles.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000306defm : BWWriteResPair<WriteVarShuffleX,[BWPort5], 1, [1], 1, 5>; // Vector variable shuffles.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000307defm : BWWriteResPair<WriteVarShuffleY,[BWPort5], 1, [1], 1, 6>; // Vector variable shuffles (YMM/ZMM).
308defm : BWWriteResPair<WriteBlend, [BWPort5], 1, [1], 1, 5>; // Vector blends.
309defm : BWWriteResPair<WriteBlendY, [BWPort5], 1, [1], 1, 6>; // Vector blends (YMM/ZMM).
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000310defm : BWWriteResPair<WriteVarBlend, [BWPort5], 2, [2], 2, 5>; // Vector variable blends.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000311defm : BWWriteResPair<WriteVarBlendY, [BWPort5], 2, [2], 2, 6>; // Vector variable blends (YMM/ZMM).
Simon Pilgrima41ae2f2018-04-22 10:39:16 +0000312defm : BWWriteResPair<WriteMPSAD, [BWPort0, BWPort5], 7, [1, 2], 3, 5>; // Vector MPSAD.
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000313defm : BWWriteResPair<WriteMPSADY, [BWPort0, BWPort5], 7, [1, 2], 3, 6>; // Vector MPSAD.
314defm : BWWriteResPair<WritePSADBW, [BWPort0], 5, [1], 1, 5>; // Vector PSADBW.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000315defm : BWWriteResPair<WritePSADBWX, [BWPort0], 5, [1], 1, 5>; // Vector PSADBW.
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000316defm : BWWriteResPair<WritePSADBWY, [BWPort0], 5, [1], 1, 6>; // Vector PSADBW (YMM/ZMM).
317defm : BWWriteResPair<WritePHMINPOS, [BWPort0], 5>; // Vector PHMINPOS.
Gadi Haber323f2e12017-10-24 20:19:47 +0000318
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000319// Vector integer shifts.
320defm : BWWriteResPair<WriteVecShift, [BWPort0], 1, [1], 1, 5>;
321defm : BWWriteResPair<WriteVecShiftX, [BWPort0,BWPort5], 2, [1,1], 2, 5>;
322defm : X86WriteRes<WriteVecShiftY, [BWPort0,BWPort5], 4, [1,1], 2>;
323defm : X86WriteRes<WriteVecShiftYLd, [BWPort0,BWPort23], 7, [1,1], 2>;
324
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000325defm : BWWriteResPair<WriteVecShiftImm, [BWPort0], 1, [1], 1, 5>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000326defm : BWWriteResPair<WriteVecShiftImmX, [BWPort0], 1, [1], 1, 5>; // Vector integer immediate shifts (XMM).
327defm : BWWriteResPair<WriteVecShiftImmY, [BWPort0], 1, [1], 1, 6>; // Vector integer immediate shifts (YMM/ZMM).
328defm : BWWriteResPair<WriteVarVecShift, [BWPort0, BWPort5], 3, [2,1], 3, 5>; // Variable vector shifts.
329defm : BWWriteResPair<WriteVarVecShiftY, [BWPort0, BWPort5], 3, [2,1], 3, 6>; // Variable vector shifts (YMM/ZMM).
330
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000331// Vector insert/extract operations.
332def : WriteRes<WriteVecInsert, [BWPort5]> {
333 let Latency = 2;
334 let NumMicroOps = 2;
335 let ResourceCycles = [2];
336}
337def : WriteRes<WriteVecInsertLd, [BWPort5,BWPort23]> {
338 let Latency = 6;
339 let NumMicroOps = 2;
340}
341
342def : WriteRes<WriteVecExtract, [BWPort0,BWPort5]> {
343 let Latency = 2;
344 let NumMicroOps = 2;
345}
346def : WriteRes<WriteVecExtractSt, [BWPort4,BWPort5,BWPort237]> {
347 let Latency = 2;
348 let NumMicroOps = 3;
349}
350
Gadi Haber323f2e12017-10-24 20:19:47 +0000351// Conversion between integer and float.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000352defm : BWWriteResPair<WriteCvtF2I, [BWPort1], 3>; // Float -> Integer.
353defm : BWWriteResPair<WriteCvtI2F, [BWPort1], 4>; // Integer -> Float.
354defm : BWWriteResPair<WriteCvtF2F, [BWPort1], 3>; // Float -> Float size conversion.
Gadi Haber323f2e12017-10-24 20:19:47 +0000355
356// Strings instructions.
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000357
Gadi Haber323f2e12017-10-24 20:19:47 +0000358// Packed Compare Implicit Length Strings, Return Mask
Gadi Haber323f2e12017-10-24 20:19:47 +0000359def : WriteRes<WritePCmpIStrM, [BWPort0]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000360 let Latency = 11;
361 let NumMicroOps = 3;
Gadi Haber323f2e12017-10-24 20:19:47 +0000362 let ResourceCycles = [3];
363}
364def : WriteRes<WritePCmpIStrMLd, [BWPort0, BWPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000365 let Latency = 16;
366 let NumMicroOps = 4;
367 let ResourceCycles = [3,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000368}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000369
370// Packed Compare Explicit Length Strings, Return Mask
371def : WriteRes<WritePCmpEStrM, [BWPort0, BWPort5, BWPort015, BWPort0156]> {
372 let Latency = 19;
373 let NumMicroOps = 9;
374 let ResourceCycles = [4,3,1,1];
375}
376def : WriteRes<WritePCmpEStrMLd, [BWPort0, BWPort5, BWPort23, BWPort015, BWPort0156]> {
377 let Latency = 24;
378 let NumMicroOps = 10;
379 let ResourceCycles = [4,3,1,1,1];
380}
381
382// Packed Compare Implicit Length Strings, Return Index
Gadi Haber323f2e12017-10-24 20:19:47 +0000383def : WriteRes<WritePCmpIStrI, [BWPort0]> {
384 let Latency = 11;
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000385 let NumMicroOps = 3;
Gadi Haber323f2e12017-10-24 20:19:47 +0000386 let ResourceCycles = [3];
387}
388def : WriteRes<WritePCmpIStrILd, [BWPort0, BWPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000389 let Latency = 16;
390 let NumMicroOps = 4;
391 let ResourceCycles = [3,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000392}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000393
394// Packed Compare Explicit Length Strings, Return Index
395def : WriteRes<WritePCmpEStrI, [BWPort0, BWPort5, BWPort0156]> {
396 let Latency = 18;
397 let NumMicroOps = 8;
398 let ResourceCycles = [4,3,1];
399}
400def : WriteRes<WritePCmpEStrILd, [BWPort0, BWPort5, BWPort23, BWPort0156]> {
401 let Latency = 23;
402 let NumMicroOps = 9;
403 let ResourceCycles = [4,3,1,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000404}
405
Simon Pilgrima2f26782018-03-27 20:38:54 +0000406// MOVMSK Instructions.
Simon Pilgrimbf4c8c02018-05-04 14:54:33 +0000407def : WriteRes<WriteFMOVMSK, [BWPort0]> { let Latency = 3; }
408def : WriteRes<WriteVecMOVMSK, [BWPort0]> { let Latency = 3; }
409def : WriteRes<WriteVecMOVMSKY, [BWPort0]> { let Latency = 3; }
410def : WriteRes<WriteMMXMOVMSK, [BWPort0]> { let Latency = 1; }
Simon Pilgrima2f26782018-03-27 20:38:54 +0000411
Gadi Haber323f2e12017-10-24 20:19:47 +0000412// AES instructions.
413def : WriteRes<WriteAESDecEnc, [BWPort5]> { // Decryption, encryption.
414 let Latency = 7;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000415 let NumMicroOps = 1;
Gadi Haber323f2e12017-10-24 20:19:47 +0000416 let ResourceCycles = [1];
417}
418def : WriteRes<WriteAESDecEncLd, [BWPort5, BWPort23]> {
Simon Pilgrim7684e052018-03-22 13:18:08 +0000419 let Latency = 12;
420 let NumMicroOps = 2;
421 let ResourceCycles = [1,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000422}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000423
Gadi Haber323f2e12017-10-24 20:19:47 +0000424def : WriteRes<WriteAESIMC, [BWPort5]> { // InvMixColumn.
425 let Latency = 14;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000426 let NumMicroOps = 2;
Gadi Haber323f2e12017-10-24 20:19:47 +0000427 let ResourceCycles = [2];
428}
429def : WriteRes<WriteAESIMCLd, [BWPort5, BWPort23]> {
Simon Pilgrim7684e052018-03-22 13:18:08 +0000430 let Latency = 19;
431 let NumMicroOps = 3;
432 let ResourceCycles = [2,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000433}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000434
435def : WriteRes<WriteAESKeyGen, [BWPort0, BWPort5, BWPort015]> { // Key Generation.
436 let Latency = 29;
437 let NumMicroOps = 11;
438 let ResourceCycles = [2,7,2];
Gadi Haber323f2e12017-10-24 20:19:47 +0000439}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000440def : WriteRes<WriteAESKeyGenLd, [BWPort0, BWPort5, BWPort23, BWPort015]> {
441 let Latency = 33;
442 let NumMicroOps = 11;
443 let ResourceCycles = [2,7,1,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000444}
445
446// Carry-less multiplication instructions.
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000447defm : BWWriteResPair<WriteCLMul, [BWPort0], 5>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000448
449// Catch-all for expensive system instructions.
450def : WriteRes<WriteSystem, [BWPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
451
452// AVX2.
Simon Pilgrimca7981a2018-05-09 19:27:48 +0000453defm : BWWriteResPair<WriteFShuffle256, [BWPort5], 3, [1], 1, 6>; // Fp 256-bit width vector shuffles.
454defm : BWWriteResPair<WriteFVarShuffle256, [BWPort5], 3, [1], 1, 6>; // Fp 256-bit width vector variable shuffles.
455defm : BWWriteResPair<WriteShuffle256, [BWPort5], 3, [1], 1, 6>; // 256-bit width vector shuffles.
456defm : BWWriteResPair<WriteVarShuffle256, [BWPort5], 3, [1], 1, 6>; // 256-bit width vector variable shuffles.
Gadi Haber323f2e12017-10-24 20:19:47 +0000457
458// Old microcoded instructions that nobody use.
459def : WriteRes<WriteMicrocoded, [BWPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
460
461// Fence instructions.
462def : WriteRes<WriteFence, [BWPort23, BWPort4]>;
463
Craig Topper05242bf2018-04-21 18:07:36 +0000464// Load/store MXCSR.
465def : WriteRes<WriteLDMXCSR, [BWPort0,BWPort23,BWPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
466def : WriteRes<WriteSTMXCSR, [BWPort4,BWPort5,BWPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
467
Gadi Haber323f2e12017-10-24 20:19:47 +0000468// Nop, not very useful expect it provides a model for nops!
469def : WriteRes<WriteNop, []>;
470
471////////////////////////////////////////////////////////////////////////////////
472// Horizontal add/sub instructions.
473////////////////////////////////////////////////////////////////////////////////
Gadi Haber323f2e12017-10-24 20:19:47 +0000474
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000475defm : BWWriteResPair<WriteFHAdd, [BWPort1,BWPort5], 5, [1,2], 3, 5>;
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000476defm : BWWriteResPair<WriteFHAddY, [BWPort1,BWPort5], 5, [1,2], 3, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000477defm : BWWriteResPair<WritePHAdd, [BWPort5,BWPort15], 3, [2,1], 3, 5>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000478defm : BWWriteResPair<WritePHAddX, [BWPort5,BWPort15], 3, [2,1], 3, 5>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000479defm : BWWriteResPair<WritePHAddY, [BWPort5,BWPort15], 3, [2,1], 3, 6>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000480
481// Remaining instrs.
482
483def BWWriteResGroup1 : SchedWriteRes<[BWPort0]> {
484 let Latency = 1;
485 let NumMicroOps = 1;
486 let ResourceCycles = [1];
487}
Craig Topper5a69a002018-03-21 06:28:42 +0000488def: InstRW<[BWWriteResGroup1], (instregex "MMX_MOVD64from64rr",
489 "MMX_MOVD64grr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000490 "(V?)MOVPDI2DIrr",
491 "(V?)MOVPQIto64rr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000492 "VPSLLVQ(Y?)rr",
Simon Pilgrim210286e2018-05-08 10:28:03 +0000493 "VPSRLVQ(Y?)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000494
495def BWWriteResGroup2 : SchedWriteRes<[BWPort1]> {
496 let Latency = 1;
497 let NumMicroOps = 1;
498 let ResourceCycles = [1];
499}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000500def: InstRW<[BWWriteResGroup2], (instregex "COM(P?)_FST0r",
501 "UCOM_F(P?)r")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000502
503def BWWriteResGroup3 : SchedWriteRes<[BWPort5]> {
504 let Latency = 1;
505 let NumMicroOps = 1;
506 let ResourceCycles = [1];
507}
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000508def: InstRW<[BWWriteResGroup3], (instregex "MMX_MOVD64rr",
Craig Topper5a69a002018-03-21 06:28:42 +0000509 "MMX_MOVD64to64rr",
510 "MMX_MOVQ2DQrr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000511 "(V?)MOV64toPQIrr",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +0000512 "(V?)MOVDI2PDIrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000513
514def BWWriteResGroup4 : SchedWriteRes<[BWPort6]> {
515 let Latency = 1;
516 let NumMicroOps = 1;
517 let ResourceCycles = [1];
518}
519def: InstRW<[BWWriteResGroup4], (instregex "JMP(16|32|64)r")>;
520
521def BWWriteResGroup5 : SchedWriteRes<[BWPort01]> {
522 let Latency = 1;
523 let NumMicroOps = 1;
524 let ResourceCycles = [1];
525}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000526def: InstRW<[BWWriteResGroup5], (instrs FINCSTP, FNOP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000527
528def BWWriteResGroup6 : SchedWriteRes<[BWPort06]> {
529 let Latency = 1;
530 let NumMicroOps = 1;
531 let ResourceCycles = [1];
532}
Craig Topperfbe31322018-04-05 21:56:19 +0000533def: InstRW<[BWWriteResGroup6], (instrs CDQ, CQO)>;
Craig Topper5a69a002018-03-21 06:28:42 +0000534def: InstRW<[BWWriteResGroup6], (instregex "ADC(16|32|64)ri",
535 "ADC(16|32|64)i",
536 "ADC(8|16|32|64)rr",
537 "ADCX(32|64)rr",
538 "ADOX(32|64)rr",
539 "BT(16|32|64)ri8",
540 "BT(16|32|64)rr",
541 "BTC(16|32|64)ri8",
542 "BTC(16|32|64)rr",
543 "BTR(16|32|64)ri8",
544 "BTR(16|32|64)rr",
545 "BTS(16|32|64)ri8",
546 "BTS(16|32|64)rr",
Craig Topper5a69a002018-03-21 06:28:42 +0000547 "SBB(16|32|64)ri",
548 "SBB(16|32|64)i",
Craig Topperdfccafe2018-04-18 06:41:25 +0000549 "SBB(8|16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000550
551def BWWriteResGroup7 : SchedWriteRes<[BWPort15]> {
552 let Latency = 1;
553 let NumMicroOps = 1;
554 let ResourceCycles = [1];
555}
Craig Topper5a69a002018-03-21 06:28:42 +0000556def: InstRW<[BWWriteResGroup7], (instregex "ANDN(32|64)rr",
557 "BLSI(32|64)rr",
558 "BLSMSK(32|64)rr",
Simon Pilgrimed09ebb2018-04-23 21:04:23 +0000559 "BLSR(32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000560
561def BWWriteResGroup8 : SchedWriteRes<[BWPort015]> {
562 let Latency = 1;
563 let NumMicroOps = 1;
564 let ResourceCycles = [1];
565}
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000566def: InstRW<[BWWriteResGroup8], (instregex "MMX_MOVQ64rr",
Simon Pilgrimd14d2e72018-04-20 21:16:05 +0000567 "VPBLENDD(Y?)rri")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000568
569def BWWriteResGroup9 : SchedWriteRes<[BWPort0156]> {
570 let Latency = 1;
571 let NumMicroOps = 1;
572 let ResourceCycles = [1];
573}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000574def: InstRW<[BWWriteResGroup9], (instrs LAHF, SAHF)>; // TODO: This doesnt match Agner's data
575def: InstRW<[BWWriteResGroup9], (instregex "NOOP",
Craig Topper5a69a002018-03-21 06:28:42 +0000576 "SGDT64m",
577 "SIDT64m",
Craig Topper5a69a002018-03-21 06:28:42 +0000578 "SMSW16m",
Craig Topper5a69a002018-03-21 06:28:42 +0000579 "STRm",
Craig Topperb5f26592018-04-19 18:00:17 +0000580 "SYSCALL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000581
582def BWWriteResGroup10 : SchedWriteRes<[BWPort4,BWPort237]> {
583 let Latency = 1;
584 let NumMicroOps = 2;
585 let ResourceCycles = [1,1];
586}
Craig Topper5a69a002018-03-21 06:28:42 +0000587def: InstRW<[BWWriteResGroup10], (instregex "FBSTPm",
Craig Topper5a69a002018-03-21 06:28:42 +0000588 "MMX_MOVD64mr",
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000589 "ST_FP(32|64|80)m",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000590 "(V?)MOV(H|L)(PD|PS)mr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000591 "(V?)MOVPDI2DImr",
592 "(V?)MOVPQI2QImr",
593 "(V?)MOVPQIto64mr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000594 "(V?)MOV(SD|SS)mr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000595
Gadi Haber323f2e12017-10-24 20:19:47 +0000596def BWWriteResGroup12 : SchedWriteRes<[BWPort01]> {
597 let Latency = 2;
598 let NumMicroOps = 2;
599 let ResourceCycles = [2];
600}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000601def: InstRW<[BWWriteResGroup12], (instrs FDECSTP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000602
603def BWWriteResGroup13 : SchedWriteRes<[BWPort06]> {
604 let Latency = 2;
605 let NumMicroOps = 2;
606 let ResourceCycles = [2];
607}
Craig Topper5a69a002018-03-21 06:28:42 +0000608def: InstRW<[BWWriteResGroup13], (instregex "ROL(8|16|32|64)r1",
609 "ROL(8|16|32|64)ri",
610 "ROR(8|16|32|64)r1",
611 "ROR(8|16|32|64)ri")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000612
613def BWWriteResGroup14 : SchedWriteRes<[BWPort0156]> {
614 let Latency = 2;
615 let NumMicroOps = 2;
616 let ResourceCycles = [2];
617}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000618def: InstRW<[BWWriteResGroup14], (instrs LFENCE,
619 MFENCE,
620 WAIT,
621 XGETBV)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000622
623def BWWriteResGroup15 : SchedWriteRes<[BWPort0,BWPort5]> {
624 let Latency = 2;
625 let NumMicroOps = 2;
626 let ResourceCycles = [1,1];
627}
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000628def: InstRW<[BWWriteResGroup15], (instregex "VCVTPH2PS(Y?)rr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000629 "(V?)CVTPS2PDrr",
Simon Pilgrim210286e2018-05-08 10:28:03 +0000630 "(V?)CVTSS2SDrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000631
632def BWWriteResGroup16 : SchedWriteRes<[BWPort6,BWPort0156]> {
633 let Latency = 2;
634 let NumMicroOps = 2;
635 let ResourceCycles = [1,1];
636}
637def: InstRW<[BWWriteResGroup16], (instregex "CLFLUSH")>;
638
639def BWWriteResGroup17 : SchedWriteRes<[BWPort01,BWPort015]> {
640 let Latency = 2;
641 let NumMicroOps = 2;
642 let ResourceCycles = [1,1];
643}
644def: InstRW<[BWWriteResGroup17], (instregex "MMX_MOVDQ2Qrr")>;
645
646def BWWriteResGroup18 : SchedWriteRes<[BWPort237,BWPort0156]> {
647 let Latency = 2;
648 let NumMicroOps = 2;
649 let ResourceCycles = [1,1];
650}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000651def: InstRW<[BWWriteResGroup18], (instrs SFENCE)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000652
653def BWWriteResGroup19 : SchedWriteRes<[BWPort06,BWPort15]> {
654 let Latency = 2;
655 let NumMicroOps = 2;
656 let ResourceCycles = [1,1];
657}
Craig Topper498875f2018-04-04 17:54:19 +0000658def: InstRW<[BWWriteResGroup19], (instrs BSWAP64r)>;
659
660def BWWriteResGroup19_1 : SchedWriteRes<[BWPort15]> {
661 let Latency = 1;
662 let NumMicroOps = 1;
663 let ResourceCycles = [1];
664}
665def: InstRW<[BWWriteResGroup19_1], (instrs BSWAP32r)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000666
667def BWWriteResGroup20 : SchedWriteRes<[BWPort06,BWPort0156]> {
668 let Latency = 2;
669 let NumMicroOps = 2;
670 let ResourceCycles = [1,1];
671}
Craig Topper2d451e72018-03-18 08:38:06 +0000672def: InstRW<[BWWriteResGroup20], (instrs CWD)>;
Craig Topperb4c78732018-03-19 19:00:32 +0000673def: InstRW<[BWWriteResGroup20], (instrs JCXZ, JECXZ, JRCXZ)>;
Craig Topper5a69a002018-03-21 06:28:42 +0000674def: InstRW<[BWWriteResGroup20], (instregex "ADC8i8",
675 "ADC8ri",
676 "CMOV(A|BE)(16|32|64)rr",
677 "SBB8i8",
678 "SBB8ri",
679 "SET(A|BE)r")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000680
Gadi Haber323f2e12017-10-24 20:19:47 +0000681def BWWriteResGroup22 : SchedWriteRes<[BWPort4,BWPort6,BWPort237]> {
682 let Latency = 2;
683 let NumMicroOps = 3;
684 let ResourceCycles = [1,1,1];
685}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000686def: InstRW<[BWWriteResGroup22], (instrs FNSTCW16m)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000687
Gadi Haber323f2e12017-10-24 20:19:47 +0000688def BWWriteResGroup24 : SchedWriteRes<[BWPort4,BWPort237,BWPort15]> {
689 let Latency = 2;
690 let NumMicroOps = 3;
691 let ResourceCycles = [1,1,1];
692}
693def: InstRW<[BWWriteResGroup24], (instregex "MOVBE(16|32|64)mr")>;
694
695def BWWriteResGroup25 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
696 let Latency = 2;
697 let NumMicroOps = 3;
698 let ResourceCycles = [1,1,1];
699}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000700def: InstRW<[BWWriteResGroup25], (instrs PUSH16r, PUSH32r, PUSH64r,
701 STOSB, STOSL, STOSQ, STOSW)>;
Craig Topper5a69a002018-03-21 06:28:42 +0000702def: InstRW<[BWWriteResGroup25], (instregex "PUSH(16|32|64)rmr",
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000703 "PUSH64i8")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000704
Gadi Haber323f2e12017-10-24 20:19:47 +0000705def BWWriteResGroup27 : SchedWriteRes<[BWPort1]> {
706 let Latency = 3;
707 let NumMicroOps = 1;
708 let ResourceCycles = [1];
709}
Simon Pilgrimc0f654f2018-04-21 11:25:02 +0000710def: InstRW<[BWWriteResGroup27], (instregex "MMX_CVTPI2PSirr",
Craig Topper5a69a002018-03-21 06:28:42 +0000711 "PDEP(32|64)rr",
712 "PEXT(32|64)rr",
Craig Topper5a69a002018-03-21 06:28:42 +0000713 "SHLD(16|32|64)rri8",
714 "SHRD(16|32|64)rri8",
Simon Pilgrim920802c2018-04-21 21:16:44 +0000715 "(V?)CVTDQ2PS(Y?)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000716
717def BWWriteResGroup27_16 : SchedWriteRes<[BWPort1, BWPort0156]> {
Craig Topperf846e2d2018-04-19 05:34:05 +0000718 let Latency = 4;
Gadi Haber323f2e12017-10-24 20:19:47 +0000719 let NumMicroOps = 2;
720 let ResourceCycles = [1,1];
721}
Clement Courbet327fac42018-03-07 08:14:02 +0000722def: InstRW<[BWWriteResGroup27_16], (instrs IMUL16rri, IMUL16rri8)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000723
724def BWWriteResGroup28 : SchedWriteRes<[BWPort5]> {
725 let Latency = 3;
726 let NumMicroOps = 1;
727 let ResourceCycles = [1];
728}
Simon Pilgrim825ead92018-04-21 20:45:12 +0000729def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTBrr",
Simon Pilgrime480ed02018-05-07 18:25:19 +0000730 "VPBROADCASTWrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000731
Gadi Haber323f2e12017-10-24 20:19:47 +0000732def BWWriteResGroup30 : SchedWriteRes<[BWPort0156]> {
Craig Topperb5f26592018-04-19 18:00:17 +0000733 let Latency = 2;
Gadi Haber323f2e12017-10-24 20:19:47 +0000734 let NumMicroOps = 3;
735 let ResourceCycles = [3];
736}
Craig Topperb5f26592018-04-19 18:00:17 +0000737def: InstRW<[BWWriteResGroup30], (instrs XADD8rr, XADD16rr, XADD32rr, XADD64rr,
738 XCHG8rr, XCHG16rr, XCHG32rr, XCHG64rr,
739 XCHG16ar, XCHG32ar, XCHG64ar)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000740
Gadi Haber323f2e12017-10-24 20:19:47 +0000741def BWWriteResGroup33 : SchedWriteRes<[BWPort5,BWPort0156]> {
742 let Latency = 3;
743 let NumMicroOps = 3;
744 let ResourceCycles = [2,1];
745}
Craig Topper5a69a002018-03-21 06:28:42 +0000746def: InstRW<[BWWriteResGroup33], (instregex "MMX_PACKSSDWirr",
747 "MMX_PACKSSWBirr",
748 "MMX_PACKUSWBirr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000749
750def BWWriteResGroup34 : SchedWriteRes<[BWPort6,BWPort0156]> {
751 let Latency = 3;
752 let NumMicroOps = 3;
753 let ResourceCycles = [1,2];
754}
755def: InstRW<[BWWriteResGroup34], (instregex "CLD")>;
756
757def BWWriteResGroup35 : SchedWriteRes<[BWPort06,BWPort0156]> {
758 let Latency = 3;
759 let NumMicroOps = 3;
760 let ResourceCycles = [1,2];
761}
Craig Topper5a69a002018-03-21 06:28:42 +0000762def: InstRW<[BWWriteResGroup35], (instregex "RCL(8|16|32|64)r1",
763 "RCL(8|16|32|64)ri",
764 "RCR(8|16|32|64)r1",
765 "RCR(8|16|32|64)ri")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000766
767def BWWriteResGroup36 : SchedWriteRes<[BWPort06,BWPort0156]> {
768 let Latency = 3;
769 let NumMicroOps = 3;
770 let ResourceCycles = [2,1];
771}
Craig Topper5a69a002018-03-21 06:28:42 +0000772def: InstRW<[BWWriteResGroup36], (instregex "ROL(8|16|32|64)rCL",
773 "ROR(8|16|32|64)rCL",
774 "SAR(8|16|32|64)rCL",
775 "SHL(8|16|32|64)rCL",
776 "SHR(8|16|32|64)rCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000777
778def BWWriteResGroup37 : SchedWriteRes<[BWPort4,BWPort6,BWPort237,BWPort0156]> {
779 let Latency = 3;
780 let NumMicroOps = 4;
781 let ResourceCycles = [1,1,1,1];
782}
783def: InstRW<[BWWriteResGroup37], (instregex "CALL(16|32|64)r")>;
784
785def BWWriteResGroup38 : SchedWriteRes<[BWPort4,BWPort237,BWPort06,BWPort0156]> {
786 let Latency = 3;
787 let NumMicroOps = 4;
788 let ResourceCycles = [1,1,1,1];
789}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000790def: InstRW<[BWWriteResGroup38], (instrs CALL64pcrel32)>;
791def: InstRW<[BWWriteResGroup38], (instregex "SET(A|BE)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000792
793def BWWriteResGroup39 : SchedWriteRes<[BWPort0,BWPort1]> {
794 let Latency = 4;
795 let NumMicroOps = 2;
796 let ResourceCycles = [1,1];
797}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000798def: InstRW<[BWWriteResGroup39], (instregex "(V?)CVT(T?)SD2SI64rr",
799 "(V?)CVT(T?)SD2SIrr",
800 "(V?)CVT(T?)SS2SI64rr",
801 "(V?)CVT(T?)SS2SIrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000802
803def BWWriteResGroup40 : SchedWriteRes<[BWPort0,BWPort5]> {
804 let Latency = 4;
805 let NumMicroOps = 2;
806 let ResourceCycles = [1,1];
807}
Simon Pilgrim210286e2018-05-08 10:28:03 +0000808def: InstRW<[BWWriteResGroup40], (instregex "VCVTPS2PDYrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000809
810def BWWriteResGroup41 : SchedWriteRes<[BWPort0,BWPort0156]> {
811 let Latency = 4;
812 let NumMicroOps = 2;
813 let ResourceCycles = [1,1];
814}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000815def: InstRW<[BWWriteResGroup41], (instrs FNSTSW16r)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000816
817def BWWriteResGroup42 : SchedWriteRes<[BWPort1,BWPort5]> {
818 let Latency = 4;
819 let NumMicroOps = 2;
820 let ResourceCycles = [1,1];
821}
Craig Topper4a3be6e2018-03-22 19:22:51 +0000822def: InstRW<[BWWriteResGroup42], (instrs IMUL64r, MUL64r, MULX64rr)>;
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000823def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTPI2PDirr",
824 "MMX_CVT(T?)PD2PIirr",
825 "MMX_CVT(T?)PS2PIirr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000826 "(V?)CVTDQ2PDrr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000827 "(V?)CVTPD2PSrr",
Craig Topper5a69a002018-03-21 06:28:42 +0000828 "VCVTPS2PHrr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000829 "(V?)CVTSD2SSrr",
830 "(V?)CVTSI642SDrr",
831 "(V?)CVTSI2SDrr",
832 "(V?)CVTSI2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000833 "(V?)CVT(T?)PD2DQrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000834
835def BWWriteResGroup42_16 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
836 let Latency = 4;
837 let NumMicroOps = 4;
Craig Topperf846e2d2018-04-19 05:34:05 +0000838 let ResourceCycles = [1,1,2];
Gadi Haber323f2e12017-10-24 20:19:47 +0000839}
Craig Topper5a69a002018-03-21 06:28:42 +0000840def: InstRW<[BWWriteResGroup42_16], (instrs IMUL16r, MUL16r)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000841
842def BWWriteResGroup43 : SchedWriteRes<[BWPort0,BWPort4,BWPort237]> {
843 let Latency = 4;
844 let NumMicroOps = 3;
845 let ResourceCycles = [1,1,1];
846}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000847def: InstRW<[BWWriteResGroup43], (instrs FNSTSWm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000848
849def BWWriteResGroup44 : SchedWriteRes<[BWPort1,BWPort4,BWPort237]> {
850 let Latency = 4;
851 let NumMicroOps = 3;
852 let ResourceCycles = [1,1,1];
853}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000854def: InstRW<[BWWriteResGroup44], (instregex "IST(T?)_FP(16|32|64)m",
855 "IST_F(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000856
857def BWWriteResGroup45 : SchedWriteRes<[BWPort0156]> {
858 let Latency = 4;
859 let NumMicroOps = 4;
860 let ResourceCycles = [4];
861}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000862def: InstRW<[BWWriteResGroup45], (instrs FNCLEX)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000863
864def BWWriteResGroup46 : SchedWriteRes<[BWPort015,BWPort0156]> {
865 let Latency = 4;
866 let NumMicroOps = 4;
867 let ResourceCycles = [1,3];
868}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000869def: InstRW<[BWWriteResGroup46], (instrs VZEROUPPER)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000870
871def BWWriteResGroup47 : SchedWriteRes<[BWPort0]> {
872 let Latency = 5;
873 let NumMicroOps = 1;
874 let ResourceCycles = [1];
875}
Simon Pilgrima53d3302018-05-02 16:16:24 +0000876def: InstRW<[BWWriteResGroup47], (instregex "(V?)PCMPGTQ(Y?)rr",
Simon Pilgrima3686c92018-05-10 19:08:06 +0000877 "MUL_(FPrST0|FST0r|FrST0)")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000878
Gadi Haber323f2e12017-10-24 20:19:47 +0000879def BWWriteResGroup49 : SchedWriteRes<[BWPort23]> {
880 let Latency = 5;
881 let NumMicroOps = 1;
882 let ResourceCycles = [1];
883}
Simon Pilgrim02fc3752018-04-21 12:15:42 +0000884def: InstRW<[BWWriteResGroup49], (instregex "MOVSX(16|32|64)rm16",
Craig Topper5a69a002018-03-21 06:28:42 +0000885 "MOVSX(16|32|64)rm32",
886 "MOVSX(16|32|64)rm8",
Craig Topper5a69a002018-03-21 06:28:42 +0000887 "MOVZX(16|32|64)rm16",
888 "MOVZX(16|32|64)rm8",
Craig Topper5a69a002018-03-21 06:28:42 +0000889 "VBROADCASTSSrm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000890 "(V?)MOVDDUPrm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000891 "(V?)MOVSHDUPrm",
892 "(V?)MOVSLDUPrm",
Craig Topper5a69a002018-03-21 06:28:42 +0000893 "VPBROADCASTDrm",
894 "VPBROADCASTQrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000895
896def BWWriteResGroup50 : SchedWriteRes<[BWPort1,BWPort5]> {
897 let Latency = 5;
898 let NumMicroOps = 3;
899 let ResourceCycles = [1,2];
900}
Simon Pilgrimef8d3ae2018-04-22 15:25:59 +0000901def: InstRW<[BWWriteResGroup50], (instregex "(V?)CVTSI642SSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000902
903def BWWriteResGroup51 : SchedWriteRes<[BWPort1,BWPort6,BWPort06]> {
904 let Latency = 5;
905 let NumMicroOps = 3;
906 let ResourceCycles = [1,1,1];
907}
908def: InstRW<[BWWriteResGroup51], (instregex "STR(16|32|64)r")>;
909
910def BWWriteResGroup52 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +0000911 let Latency = 4;
Gadi Haber323f2e12017-10-24 20:19:47 +0000912 let NumMicroOps = 3;
913 let ResourceCycles = [1,1,1];
914}
Craig Topper4a3be6e2018-03-22 19:22:51 +0000915def: InstRW<[BWWriteResGroup52], (instrs IMUL32r, MUL32r, MULX32rr)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000916
Gadi Haber323f2e12017-10-24 20:19:47 +0000917def BWWriteResGroup54 : SchedWriteRes<[BWPort6,BWPort0156]> {
918 let Latency = 5;
919 let NumMicroOps = 5;
920 let ResourceCycles = [1,4];
921}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000922def: InstRW<[BWWriteResGroup54], (instrs PAUSE)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000923
924def BWWriteResGroup55 : SchedWriteRes<[BWPort06,BWPort0156]> {
925 let Latency = 5;
926 let NumMicroOps = 5;
927 let ResourceCycles = [1,4];
928}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000929def: InstRW<[BWWriteResGroup55], (instrs XSETBV)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000930
931def BWWriteResGroup56 : SchedWriteRes<[BWPort06,BWPort0156]> {
932 let Latency = 5;
933 let NumMicroOps = 5;
934 let ResourceCycles = [2,3];
935}
Craig Topper5a69a002018-03-21 06:28:42 +0000936def: InstRW<[BWWriteResGroup56], (instregex "CMPXCHG(8|16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000937
938def BWWriteResGroup57 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
939 let Latency = 5;
940 let NumMicroOps = 6;
941 let ResourceCycles = [1,1,4];
942}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000943def: InstRW<[BWWriteResGroup57], (instregex "PUSHF(16|64)")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000944
945def BWWriteResGroup58 : SchedWriteRes<[BWPort23]> {
946 let Latency = 6;
947 let NumMicroOps = 1;
948 let ResourceCycles = [1];
949}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000950def: InstRW<[BWWriteResGroup58], (instregex "LD_F(32|64|80)m",
Craig Topper5a69a002018-03-21 06:28:42 +0000951 "VBROADCASTF128",
952 "VBROADCASTI128",
953 "VBROADCASTSDYrm",
954 "VBROADCASTSSYrm",
Craig Topper5a69a002018-03-21 06:28:42 +0000955 "VMOVDDUPYrm",
Craig Topper5a69a002018-03-21 06:28:42 +0000956 "VMOVSHDUPYrm",
957 "VMOVSLDUPYrm",
Craig Topper5a69a002018-03-21 06:28:42 +0000958 "VPBROADCASTDYrm",
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000959 "VPBROADCASTQYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000960
961def BWWriteResGroup59 : SchedWriteRes<[BWPort0,BWPort23]> {
962 let Latency = 6;
963 let NumMicroOps = 2;
964 let ResourceCycles = [1,1];
965}
Simon Pilgrim0a334a82018-04-23 11:57:15 +0000966def: InstRW<[BWWriteResGroup59], (instregex "VCVTPH2PS(Y?)rm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000967 "(V?)CVTPS2PDrm",
968 "(V?)CVTSS2SDrm",
Craig Topper5a69a002018-03-21 06:28:42 +0000969 "VPSLLVQrm",
Simon Pilgrim210286e2018-05-08 10:28:03 +0000970 "VPSRLVQrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000971
972def BWWriteResGroup60 : SchedWriteRes<[BWPort1,BWPort5]> {
973 let Latency = 6;
974 let NumMicroOps = 2;
975 let ResourceCycles = [1,1];
976}
Craig Topper5a69a002018-03-21 06:28:42 +0000977def: InstRW<[BWWriteResGroup60], (instregex "VCVTDQ2PDYrr",
Craig Topper5a69a002018-03-21 06:28:42 +0000978 "VCVTPD2PSYrr",
979 "VCVTPS2PHYrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000980 "VCVT(T?)PD2DQYrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000981
Gadi Haber323f2e12017-10-24 20:19:47 +0000982def BWWriteResGroup62 : SchedWriteRes<[BWPort6,BWPort23]> {
983 let Latency = 6;
984 let NumMicroOps = 2;
985 let ResourceCycles = [1,1];
986}
Craig Topper5a69a002018-03-21 06:28:42 +0000987def: InstRW<[BWWriteResGroup62], (instregex "FARJMP64",
988 "JMP(16|32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000989
990def BWWriteResGroup63 : SchedWriteRes<[BWPort23,BWPort06]> {
991 let Latency = 6;
992 let NumMicroOps = 2;
993 let ResourceCycles = [1,1];
994}
Craig Topperdfccafe2018-04-18 06:41:25 +0000995def: InstRW<[BWWriteResGroup63], (instregex "BT(16|32|64)mi8")>;
Craig Topperc50570f2018-04-06 17:12:18 +0000996def: InstRW<[BWWriteResGroup63, ReadAfterLd], (instrs ADC8rm, ADC16rm, ADC32rm, ADC64rm,
997 ADCX32rm, ADCX64rm,
998 ADOX32rm, ADOX64rm,
999 SBB8rm, SBB16rm, SBB32rm, SBB64rm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001000
1001def BWWriteResGroup64 : SchedWriteRes<[BWPort23,BWPort15]> {
1002 let Latency = 6;
1003 let NumMicroOps = 2;
1004 let ResourceCycles = [1,1];
1005}
Craig Topper5a69a002018-03-21 06:28:42 +00001006def: InstRW<[BWWriteResGroup64], (instregex "ANDN(32|64)rm",
1007 "BLSI(32|64)rm",
1008 "BLSMSK(32|64)rm",
1009 "BLSR(32|64)rm",
Simon Pilgrime5e4bf02018-04-23 22:45:04 +00001010 "MOVBE(16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001011
1012def BWWriteResGroup65 : SchedWriteRes<[BWPort23,BWPort015]> {
1013 let Latency = 6;
1014 let NumMicroOps = 2;
1015 let ResourceCycles = [1,1];
1016}
Simon Pilgrim06e16542018-04-22 18:35:53 +00001017def: InstRW<[BWWriteResGroup65], (instregex "VINSERTF128rm",
Craig Topper5a69a002018-03-21 06:28:42 +00001018 "VINSERTI128rm",
Simon Pilgrimd14d2e72018-04-20 21:16:05 +00001019 "VPBLENDDrmi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001020
1021def BWWriteResGroup66 : SchedWriteRes<[BWPort23,BWPort0156]> {
1022 let Latency = 6;
1023 let NumMicroOps = 2;
1024 let ResourceCycles = [1,1];
1025}
Craig Topper2d451e72018-03-18 08:38:06 +00001026def: InstRW<[BWWriteResGroup66], (instrs POP16r, POP32r, POP64r)>;
Craig Topperf0d04262018-04-06 16:16:48 +00001027def: InstRW<[BWWriteResGroup66], (instregex "POP(16|32|64)rmr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001028
1029def BWWriteResGroup67 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
1030 let Latency = 6;
1031 let NumMicroOps = 4;
1032 let ResourceCycles = [1,1,2];
1033}
Craig Topper5a69a002018-03-21 06:28:42 +00001034def: InstRW<[BWWriteResGroup67], (instregex "SHLD(16|32|64)rrCL",
1035 "SHRD(16|32|64)rrCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001036
1037def BWWriteResGroup68 : SchedWriteRes<[BWPort1,BWPort6,BWPort06,BWPort0156]> {
1038 let Latency = 6;
1039 let NumMicroOps = 4;
1040 let ResourceCycles = [1,1,1,1];
1041}
1042def: InstRW<[BWWriteResGroup68], (instregex "SLDT(16|32|64)r")>;
1043
1044def BWWriteResGroup69 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
1045 let Latency = 6;
1046 let NumMicroOps = 4;
1047 let ResourceCycles = [1,1,1,1];
1048}
Craig Topper5a69a002018-03-21 06:28:42 +00001049def: InstRW<[BWWriteResGroup69], (instregex "BTC(16|32|64)mi8",
1050 "BTR(16|32|64)mi8",
1051 "BTS(16|32|64)mi8",
1052 "SAR(8|16|32|64)m1",
1053 "SAR(8|16|32|64)mi",
1054 "SHL(8|16|32|64)m1",
1055 "SHL(8|16|32|64)mi",
1056 "SHR(8|16|32|64)m1",
1057 "SHR(8|16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001058
1059def BWWriteResGroup70 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
1060 let Latency = 6;
1061 let NumMicroOps = 4;
1062 let ResourceCycles = [1,1,1,1];
1063}
Craig Topperf0d04262018-04-06 16:16:48 +00001064def: InstRW<[BWWriteResGroup70], (instregex "POP(16|32|64)rmm",
1065 "PUSH(16|32|64)rmm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001066
1067def BWWriteResGroup71 : SchedWriteRes<[BWPort6,BWPort0156]> {
1068 let Latency = 6;
1069 let NumMicroOps = 6;
1070 let ResourceCycles = [1,5];
1071}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001072def: InstRW<[BWWriteResGroup71], (instrs STD)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001073
Gadi Haber323f2e12017-10-24 20:19:47 +00001074def BWWriteResGroup73 : SchedWriteRes<[BWPort0,BWPort23]> {
1075 let Latency = 7;
1076 let NumMicroOps = 2;
1077 let ResourceCycles = [1,1];
1078}
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00001079def: InstRW<[BWWriteResGroup73], (instregex "VPSLLVQYrm",
Simon Pilgrim210286e2018-05-08 10:28:03 +00001080 "VPSRLVQYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001081
1082def BWWriteResGroup74 : SchedWriteRes<[BWPort1,BWPort23]> {
1083 let Latency = 7;
1084 let NumMicroOps = 2;
1085 let ResourceCycles = [1,1];
1086}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001087def: InstRW<[BWWriteResGroup74], (instregex "FCOM(P?)(32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001088
Gadi Haber323f2e12017-10-24 20:19:47 +00001089def BWWriteResGroup77 : SchedWriteRes<[BWPort23,BWPort015]> {
1090 let Latency = 7;
1091 let NumMicroOps = 2;
1092 let ResourceCycles = [1,1];
1093}
Simon Pilgrim57f2b182018-05-01 12:39:17 +00001094def: InstRW<[BWWriteResGroup77], (instregex "VPBLENDDYrmi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001095
Gadi Haber323f2e12017-10-24 20:19:47 +00001096def BWWriteResGroup79 : SchedWriteRes<[BWPort5,BWPort23]> {
1097 let Latency = 7;
1098 let NumMicroOps = 3;
1099 let ResourceCycles = [2,1];
1100}
Simon Pilgrim96855ec2018-04-22 14:43:12 +00001101def: InstRW<[BWWriteResGroup79], (instregex "MMX_PACKSSDWirm",
Craig Topper5a69a002018-03-21 06:28:42 +00001102 "MMX_PACKSSWBirm",
Simon Pilgrimb0a3be02018-05-08 12:17:55 +00001103 "MMX_PACKUSWBirm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001104
1105def BWWriteResGroup80 : SchedWriteRes<[BWPort23,BWPort0156]> {
1106 let Latency = 7;
1107 let NumMicroOps = 3;
1108 let ResourceCycles = [1,2];
1109}
Craig Topper3b0b96c2018-04-05 21:16:26 +00001110def: InstRW<[BWWriteResGroup80], (instrs LEAVE, LEAVE64,
1111 SCASB, SCASL, SCASQ, SCASW)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001112
Gadi Haber323f2e12017-10-24 20:19:47 +00001113def BWWriteResGroup82 : SchedWriteRes<[BWPort0,BWPort01,BWPort23]> {
1114 let Latency = 7;
1115 let NumMicroOps = 3;
1116 let ResourceCycles = [1,1,1];
1117}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001118def: InstRW<[BWWriteResGroup82], (instrs FLDCW16m)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001119
Gadi Haber323f2e12017-10-24 20:19:47 +00001120def BWWriteResGroup84 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
1121 let Latency = 7;
1122 let NumMicroOps = 3;
1123 let ResourceCycles = [1,1,1];
1124}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001125def: InstRW<[BWWriteResGroup84], (instrs LRETQ, RETQ)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001126
Gadi Haber323f2e12017-10-24 20:19:47 +00001127def BWWriteResGroup86 : SchedWriteRes<[BWPort23,BWPort06,BWPort0156]> {
1128 let Latency = 7;
1129 let NumMicroOps = 3;
1130 let ResourceCycles = [1,1,1];
1131}
Craig Topperf4cd9082018-01-19 05:47:32 +00001132def: InstRW<[BWWriteResGroup86], (instregex "CMOV(A|BE)(16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001133
1134def BWWriteResGroup87 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
1135 let Latency = 7;
1136 let NumMicroOps = 5;
1137 let ResourceCycles = [1,1,1,2];
1138}
Craig Topper5a69a002018-03-21 06:28:42 +00001139def: InstRW<[BWWriteResGroup87], (instregex "ROL(8|16|32|64)m1",
1140 "ROL(8|16|32|64)mi",
1141 "ROR(8|16|32|64)m1",
1142 "ROR(8|16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001143
1144def BWWriteResGroup88 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
1145 let Latency = 7;
1146 let NumMicroOps = 5;
1147 let ResourceCycles = [1,1,1,2];
1148}
Craig Topper5a69a002018-03-21 06:28:42 +00001149def: InstRW<[BWWriteResGroup88], (instregex "XADD(8|16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001150
1151def BWWriteResGroup89 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
1152 let Latency = 7;
1153 let NumMicroOps = 5;
1154 let ResourceCycles = [1,1,1,1,1];
1155}
Craig Topper5a69a002018-03-21 06:28:42 +00001156def: InstRW<[BWWriteResGroup89], (instregex "CALL(16|32|64)m",
1157 "FARCALL64")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001158
1159def BWWriteResGroup90 : SchedWriteRes<[BWPort6,BWPort06,BWPort15,BWPort0156]> {
1160 let Latency = 7;
1161 let NumMicroOps = 7;
1162 let ResourceCycles = [2,2,1,2];
1163}
Craig Topper2d451e72018-03-18 08:38:06 +00001164def: InstRW<[BWWriteResGroup90], (instrs LOOP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001165
1166def BWWriteResGroup91 : SchedWriteRes<[BWPort1,BWPort23]> {
1167 let Latency = 8;
1168 let NumMicroOps = 2;
1169 let ResourceCycles = [1,1];
1170}
Simon Pilgrimf33d9052018-03-26 18:19:28 +00001171def: InstRW<[BWWriteResGroup91], (instregex "MMX_CVTPI2PSirm",
Craig Topper5a69a002018-03-21 06:28:42 +00001172 "PDEP(32|64)rm",
1173 "PEXT(32|64)rm",
Simon Pilgrime5e4bf02018-04-23 22:45:04 +00001174 "(V?)CVTDQ2PSrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001175
1176def BWWriteResGroup91_16 : SchedWriteRes<[BWPort1, BWPort0156, BWPort23]> {
Craig Topperf846e2d2018-04-19 05:34:05 +00001177 let Latency = 8;
Gadi Haber323f2e12017-10-24 20:19:47 +00001178 let NumMicroOps = 3;
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001179 let ResourceCycles = [1,1,1];
Gadi Haber323f2e12017-10-24 20:19:47 +00001180}
Craig Topperf846e2d2018-04-19 05:34:05 +00001181def: InstRW<[BWWriteResGroup91_16], (instrs IMUL16rmi, IMUL16rmi8)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001182
Craig Topperf846e2d2018-04-19 05:34:05 +00001183def BWWriteResGroup91_16_2 : SchedWriteRes<[BWPort1, BWPort06, BWPort0156, BWPort23]> {
1184 let Latency = 9;
Gadi Haber323f2e12017-10-24 20:19:47 +00001185 let NumMicroOps = 5;
Craig Topperf846e2d2018-04-19 05:34:05 +00001186 let ResourceCycles = [1,1,2,1];
Gadi Haber323f2e12017-10-24 20:19:47 +00001187}
Craig Topper5a69a002018-03-21 06:28:42 +00001188def: InstRW<[BWWriteResGroup91_16_2], (instrs IMUL16m, MUL16m)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001189
Gadi Haber323f2e12017-10-24 20:19:47 +00001190def BWWriteResGroup92 : SchedWriteRes<[BWPort5,BWPort23]> {
1191 let Latency = 8;
1192 let NumMicroOps = 2;
1193 let ResourceCycles = [1,1];
1194}
Craig Topper5a69a002018-03-21 06:28:42 +00001195def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXBDYrm",
1196 "VPMOVSXBQYrm",
1197 "VPMOVSXBWYrm",
1198 "VPMOVSXDQYrm",
1199 "VPMOVSXWDYrm",
1200 "VPMOVSXWQYrm",
1201 "VPMOVZXWDYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001202
Gadi Haber323f2e12017-10-24 20:19:47 +00001203def BWWriteResGroup97 : SchedWriteRes<[BWPort23,BWPort237,BWPort06,BWPort0156]> {
1204 let Latency = 8;
1205 let NumMicroOps = 5;
1206 let ResourceCycles = [1,1,1,2];
1207}
Craig Topper5a69a002018-03-21 06:28:42 +00001208def: InstRW<[BWWriteResGroup97], (instregex "RCL(8|16|32|64)m1",
1209 "RCL(8|16|32|64)mi",
1210 "RCR(8|16|32|64)m1",
1211 "RCR(8|16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001212
1213def BWWriteResGroup98 : SchedWriteRes<[BWPort23,BWPort237,BWPort06,BWPort0156]> {
1214 let Latency = 8;
1215 let NumMicroOps = 5;
1216 let ResourceCycles = [1,1,2,1];
1217}
Craig Topper13a16502018-03-19 00:56:09 +00001218def: InstRW<[BWWriteResGroup98], (instregex "ROR(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001219
1220def BWWriteResGroup99 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
1221 let Latency = 8;
1222 let NumMicroOps = 6;
1223 let ResourceCycles = [1,1,1,3];
1224}
Craig Topper9f834812018-04-01 21:54:24 +00001225def: InstRW<[BWWriteResGroup99], (instregex "XCHG(8|16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001226
1227def BWWriteResGroup100 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1228 let Latency = 8;
1229 let NumMicroOps = 6;
1230 let ResourceCycles = [1,1,1,2,1];
1231}
Craig Topper9f834812018-04-01 21:54:24 +00001232def: InstRW<[BWWriteResGroup100], (instregex "ADC(8|16|32|64)mi",
Craig Topper5a69a002018-03-21 06:28:42 +00001233 "CMPXCHG(8|16|32|64)rm",
1234 "ROL(8|16|32|64)mCL",
1235 "SAR(8|16|32|64)mCL",
1236 "SBB(8|16|32|64)mi",
Craig Topper5a69a002018-03-21 06:28:42 +00001237 "SHL(8|16|32|64)mCL",
1238 "SHR(8|16|32|64)mCL")>;
Craig Topperc50570f2018-04-06 17:12:18 +00001239def: InstRW<[BWWriteResGroup100, ReadAfterLd], (instrs ADC8mr, ADC16mr, ADC32mr, ADC64mr,
1240 SBB8mr, SBB16mr, SBB32mr, SBB64mr)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001241
1242def BWWriteResGroup101 : SchedWriteRes<[BWPort1,BWPort23]> {
1243 let Latency = 9;
1244 let NumMicroOps = 2;
1245 let ResourceCycles = [1,1];
1246}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001247def: InstRW<[BWWriteResGroup101], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
1248 "ILD_F(16|32|64)m",
Craig Topper5a69a002018-03-21 06:28:42 +00001249 "VCVTPS2DQYrm",
Clement Courbet0f1da8f2018-05-02 13:54:38 +00001250 "VCVTTPS2DQYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001251
Gadi Haber323f2e12017-10-24 20:19:47 +00001252def BWWriteResGroup105 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1253 let Latency = 9;
1254 let NumMicroOps = 3;
1255 let ResourceCycles = [1,1,1];
1256}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001257def: InstRW<[BWWriteResGroup105], (instregex "(V?)CVTSS2SI(64)?rm",
1258 "(V?)CVT(T?)SD2SI64rm",
1259 "(V?)CVT(T?)SD2SIrm",
Craig Topper5a69a002018-03-21 06:28:42 +00001260 "VCVTTSS2SI64rm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001261 "(V?)CVTTSS2SIrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001262
1263def BWWriteResGroup106 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
1264 let Latency = 9;
1265 let NumMicroOps = 3;
1266 let ResourceCycles = [1,1,1];
1267}
1268def: InstRW<[BWWriteResGroup106], (instregex "VCVTPS2PDYrm")>;
1269
1270def BWWriteResGroup107 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
1271 let Latency = 9;
1272 let NumMicroOps = 3;
1273 let ResourceCycles = [1,1,1];
1274}
Craig Topper4a3be6e2018-03-22 19:22:51 +00001275def: InstRW<[BWWriteResGroup107], (instrs IMUL64m, MUL64m, MULX64rm)>;
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001276def: InstRW<[BWWriteResGroup107], (instregex "CVTPD2PSrm",
1277 "CVT(T?)PD2DQrm",
Craig Topper5a69a002018-03-21 06:28:42 +00001278 "MMX_CVTPI2PDirm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001279 "MMX_CVT(T?)PD2PIirm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001280 "(V?)CVTDQ2PDrm",
1281 "(V?)CVTSD2SSrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001282
1283def BWWriteResGroup108 : SchedWriteRes<[BWPort5,BWPort23,BWPort015]> {
1284 let Latency = 9;
1285 let NumMicroOps = 3;
1286 let ResourceCycles = [1,1,1];
1287}
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001288def: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTB(Y?)rm",
1289 "VPBROADCASTW(Y?)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001290
Gadi Haber323f2e12017-10-24 20:19:47 +00001291def BWWriteResGroup111 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort0156]> {
1292 let Latency = 9;
1293 let NumMicroOps = 4;
1294 let ResourceCycles = [1,1,1,1];
1295}
Craig Topper5a69a002018-03-21 06:28:42 +00001296def: InstRW<[BWWriteResGroup111], (instregex "SHLD(16|32|64)mri8",
1297 "SHRD(16|32|64)mri8")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001298
1299def BWWriteResGroup112 : SchedWriteRes<[BWPort23,BWPort06,BWPort0156]> {
1300 let Latency = 9;
1301 let NumMicroOps = 5;
1302 let ResourceCycles = [1,1,3];
1303}
1304def: InstRW<[BWWriteResGroup112], (instregex "RDRAND(16|32|64)r")>;
1305
1306def BWWriteResGroup113 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
1307 let Latency = 9;
1308 let NumMicroOps = 5;
1309 let ResourceCycles = [1,2,1,1];
1310}
Craig Topper5a69a002018-03-21 06:28:42 +00001311def: InstRW<[BWWriteResGroup113], (instregex "LAR(16|32|64)rm",
1312 "LSL(16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001313
Gadi Haber323f2e12017-10-24 20:19:47 +00001314def BWWriteResGroup115 : SchedWriteRes<[BWPort0,BWPort23]> {
1315 let Latency = 10;
1316 let NumMicroOps = 2;
1317 let ResourceCycles = [1,1];
1318}
Simon Pilgrime5e4bf02018-04-23 22:45:04 +00001319def: InstRW<[BWWriteResGroup115], (instregex "(V?)PCMPGTQrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001320
Gadi Haber323f2e12017-10-24 20:19:47 +00001321def BWWriteResGroup117 : SchedWriteRes<[BWPort1,BWPort23]> {
1322 let Latency = 10;
1323 let NumMicroOps = 3;
1324 let ResourceCycles = [2,1];
1325}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001326def: InstRW<[BWWriteResGroup117], (instregex "FICOM(P?)(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001327
Gadi Haber323f2e12017-10-24 20:19:47 +00001328def BWWriteResGroup120 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23]> {
1329 let Latency = 10;
1330 let NumMicroOps = 4;
1331 let ResourceCycles = [1,1,1,1];
1332}
1333def: InstRW<[BWWriteResGroup120], (instregex "CVTTSS2SI64rm")>;
1334
1335def BWWriteResGroup121 : SchedWriteRes<[BWPort1,BWPort23,BWPort06,BWPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +00001336 let Latency = 9;
Gadi Haber323f2e12017-10-24 20:19:47 +00001337 let NumMicroOps = 4;
1338 let ResourceCycles = [1,1,1,1];
1339}
Craig Topper4a3be6e2018-03-22 19:22:51 +00001340def: InstRW<[BWWriteResGroup121], (instrs IMUL32m, MUL32m, MULX32rm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001341
Craig Topper8104f262018-04-02 05:33:28 +00001342def BWWriteResGroup122_1 : SchedWriteRes<[BWPort0,BWFPDivider]> {
1343 let Latency = 11;
1344 let NumMicroOps = 1;
1345 let ResourceCycles = [1,3]; // Really 2.5 cycle throughput
1346}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001347def : SchedAlias<WriteFDiv, BWWriteResGroup122_1>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber323f2e12017-10-24 20:19:47 +00001348
1349def BWWriteResGroup123 : SchedWriteRes<[BWPort0,BWPort23]> {
1350 let Latency = 11;
1351 let NumMicroOps = 2;
1352 let ResourceCycles = [1,1];
1353}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001354def: InstRW<[BWWriteResGroup123], (instregex "MUL_F(32|64)m",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001355 "VPCMPGTQYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001356
Gadi Haber323f2e12017-10-24 20:19:47 +00001357def BWWriteResGroup128 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
1358 let Latency = 11;
1359 let NumMicroOps = 3;
1360 let ResourceCycles = [1,1,1];
1361}
1362def: InstRW<[BWWriteResGroup128], (instregex "VCVTDQ2PDYrm")>;
1363
Gadi Haber323f2e12017-10-24 20:19:47 +00001364def BWWriteResGroup130 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1365 let Latency = 11;
1366 let NumMicroOps = 6;
1367 let ResourceCycles = [1,1,1,1,2];
1368}
Craig Topper5a69a002018-03-21 06:28:42 +00001369def: InstRW<[BWWriteResGroup130], (instregex "SHLD(16|32|64)mrCL",
1370 "SHRD(16|32|64)mrCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001371
1372def BWWriteResGroup131 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
1373 let Latency = 11;
1374 let NumMicroOps = 7;
1375 let ResourceCycles = [2,2,3];
1376}
Craig Topper5a69a002018-03-21 06:28:42 +00001377def: InstRW<[BWWriteResGroup131], (instregex "RCL(16|32|64)rCL",
1378 "RCR(16|32|64)rCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001379
1380def BWWriteResGroup132 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
1381 let Latency = 11;
1382 let NumMicroOps = 9;
1383 let ResourceCycles = [1,4,1,3];
1384}
1385def: InstRW<[BWWriteResGroup132], (instregex "RCL8rCL")>;
1386
1387def BWWriteResGroup133 : SchedWriteRes<[BWPort06,BWPort0156]> {
1388 let Latency = 11;
1389 let NumMicroOps = 11;
1390 let ResourceCycles = [2,9];
1391}
Craig Topper2d451e72018-03-18 08:38:06 +00001392def: InstRW<[BWWriteResGroup133], (instrs LOOPE)>;
1393def: InstRW<[BWWriteResGroup133], (instrs LOOPNE)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001394
Gadi Haber323f2e12017-10-24 20:19:47 +00001395def BWWriteResGroup135 : SchedWriteRes<[BWPort1,BWPort23]> {
1396 let Latency = 12;
1397 let NumMicroOps = 3;
1398 let ResourceCycles = [2,1];
1399}
Simon Pilgrimbe51b202018-05-04 12:59:24 +00001400def: InstRW<[BWWriteResGroup135], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001401
Craig Topper8104f262018-04-02 05:33:28 +00001402def BWWriteResGroup139_1 : SchedWriteRes<[BWPort0,BWFPDivider]> {
1403 let Latency = 14;
1404 let NumMicroOps = 1;
1405 let ResourceCycles = [1,4];
1406}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001407def : SchedAlias<WriteFDiv64, BWWriteResGroup139_1>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber323f2e12017-10-24 20:19:47 +00001408
Gadi Haber323f2e12017-10-24 20:19:47 +00001409def BWWriteResGroup141 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1410 let Latency = 14;
1411 let NumMicroOps = 3;
1412 let ResourceCycles = [1,1,1];
1413}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001414def: InstRW<[BWWriteResGroup141], (instregex "MUL_FI(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001415
Gadi Haber323f2e12017-10-24 20:19:47 +00001416def BWWriteResGroup144 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
1417 let Latency = 14;
1418 let NumMicroOps = 8;
1419 let ResourceCycles = [2,2,1,3];
1420}
1421def: InstRW<[BWWriteResGroup144], (instregex "LAR(16|32|64)rr")>;
1422
1423def BWWriteResGroup145 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
1424 let Latency = 14;
1425 let NumMicroOps = 10;
1426 let ResourceCycles = [2,3,1,4];
1427}
1428def: InstRW<[BWWriteResGroup145], (instregex "RCR8rCL")>;
1429
1430def BWWriteResGroup146 : SchedWriteRes<[BWPort0,BWPort1,BWPort6,BWPort0156]> {
1431 let Latency = 14;
1432 let NumMicroOps = 12;
1433 let ResourceCycles = [2,1,4,5];
1434}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001435def: InstRW<[BWWriteResGroup146], (instrs XCH_F)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001436
1437def BWWriteResGroup147 : SchedWriteRes<[BWPort0]> {
1438 let Latency = 15;
1439 let NumMicroOps = 1;
1440 let ResourceCycles = [1];
1441}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001442def: InstRW<[BWWriteResGroup147], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001443
Gadi Haber323f2e12017-10-24 20:19:47 +00001444def BWWriteResGroup149 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
1445 let Latency = 15;
1446 let NumMicroOps = 10;
1447 let ResourceCycles = [1,1,1,4,1,2];
1448}
Craig Topper13a16502018-03-19 00:56:09 +00001449def: InstRW<[BWWriteResGroup149], (instregex "RCL(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001450
Craig Topper8104f262018-04-02 05:33:28 +00001451def BWWriteResGroup150 : SchedWriteRes<[BWPort0,BWPort23,BWFPDivider]> {
Gadi Haber323f2e12017-10-24 20:19:47 +00001452 let Latency = 16;
1453 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001454 let ResourceCycles = [1,1,5];
Gadi Haber323f2e12017-10-24 20:19:47 +00001455}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001456def : SchedAlias<WriteFDivLd, BWWriteResGroup150>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber323f2e12017-10-24 20:19:47 +00001457
Gadi Haber323f2e12017-10-24 20:19:47 +00001458def BWWriteResGroup153 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
1459 let Latency = 16;
1460 let NumMicroOps = 14;
1461 let ResourceCycles = [1,1,1,4,2,5];
1462}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001463def: InstRW<[BWWriteResGroup153], (instrs CMPXCHG8B)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001464
1465def BWWriteResGroup154 : SchedWriteRes<[BWPort5]> {
1466 let Latency = 16;
1467 let NumMicroOps = 16;
1468 let ResourceCycles = [16];
1469}
Craig Topper5a69a002018-03-21 06:28:42 +00001470def: InstRW<[BWWriteResGroup154], (instrs VZEROALL)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001471
Gadi Haber323f2e12017-10-24 20:19:47 +00001472def BWWriteResGroup159 : SchedWriteRes<[BWPort5,BWPort6,BWPort06,BWPort0156]> {
1473 let Latency = 18;
1474 let NumMicroOps = 8;
1475 let ResourceCycles = [1,1,1,5];
1476}
Craig Topper5a69a002018-03-21 06:28:42 +00001477def: InstRW<[BWWriteResGroup159], (instrs CPUID)>;
Craig Topper2d451e72018-03-18 08:38:06 +00001478def: InstRW<[BWWriteResGroup159], (instrs RDTSC)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001479
1480def BWWriteResGroup160 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
1481 let Latency = 18;
1482 let NumMicroOps = 11;
1483 let ResourceCycles = [2,1,1,3,1,3];
1484}
Craig Topper13a16502018-03-19 00:56:09 +00001485def: InstRW<[BWWriteResGroup160], (instregex "RCR(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001486
Craig Topper8104f262018-04-02 05:33:28 +00001487def BWWriteResGroup161 : SchedWriteRes<[BWPort0,BWPort23,BWFPDivider]> {
Gadi Haber323f2e12017-10-24 20:19:47 +00001488 let Latency = 19;
1489 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001490 let ResourceCycles = [1,1,8];
Gadi Haber323f2e12017-10-24 20:19:47 +00001491}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001492def : SchedAlias<WriteFDiv64Ld, BWWriteResGroup161>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber323f2e12017-10-24 20:19:47 +00001493
Gadi Haber323f2e12017-10-24 20:19:47 +00001494def BWWriteResGroup165 : SchedWriteRes<[BWPort0]> {
1495 let Latency = 20;
1496 let NumMicroOps = 1;
1497 let ResourceCycles = [1];
1498}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001499def: InstRW<[BWWriteResGroup165], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001500
Gadi Haber323f2e12017-10-24 20:19:47 +00001501def BWWriteResGroup167 : SchedWriteRes<[BWPort4,BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1502 let Latency = 20;
1503 let NumMicroOps = 8;
1504 let ResourceCycles = [1,1,1,1,1,1,2];
1505}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001506def: InstRW<[BWWriteResGroup167], (instrs INSB, INSL, INSW)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001507
Gadi Haber323f2e12017-10-24 20:19:47 +00001508def BWWriteResGroup169 : SchedWriteRes<[BWPort0,BWPort23]> {
1509 let Latency = 21;
1510 let NumMicroOps = 2;
1511 let ResourceCycles = [1,1];
1512}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001513def: InstRW<[BWWriteResGroup169], (instregex "DIV_F(32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001514
Gadi Haber323f2e12017-10-24 20:19:47 +00001515def BWWriteResGroup171 : SchedWriteRes<[BWPort0,BWPort4,BWPort5,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1516 let Latency = 21;
1517 let NumMicroOps = 19;
1518 let ResourceCycles = [2,1,4,1,1,4,6];
1519}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001520def: InstRW<[BWWriteResGroup171], (instrs CMPXCHG16B)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001521
1522def BWWriteResGroup172 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
1523 let Latency = 22;
1524 let NumMicroOps = 18;
1525 let ResourceCycles = [1,1,16];
1526}
1527def: InstRW<[BWWriteResGroup172], (instregex "POPF64")>;
1528
Gadi Haber323f2e12017-10-24 20:19:47 +00001529def BWWriteResGroup176 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
1530 let Latency = 23;
1531 let NumMicroOps = 19;
1532 let ResourceCycles = [3,1,15];
1533}
Craig Topper391c6f92017-12-10 01:24:08 +00001534def: InstRW<[BWWriteResGroup176], (instregex "XRSTOR(64)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001535
1536def BWWriteResGroup177 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1537 let Latency = 24;
1538 let NumMicroOps = 3;
1539 let ResourceCycles = [1,1,1];
1540}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001541def: InstRW<[BWWriteResGroup177], (instregex "DIV_FI(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001542
Gadi Haber323f2e12017-10-24 20:19:47 +00001543def BWWriteResGroup180 : SchedWriteRes<[BWPort0,BWPort23]> {
1544 let Latency = 26;
1545 let NumMicroOps = 2;
1546 let ResourceCycles = [1,1];
1547}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001548def: InstRW<[BWWriteResGroup180], (instregex "DIVR_F(32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001549
Gadi Haber323f2e12017-10-24 20:19:47 +00001550def BWWriteResGroup182 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1551 let Latency = 29;
1552 let NumMicroOps = 3;
1553 let ResourceCycles = [1,1,1];
1554}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001555def: InstRW<[BWWriteResGroup182], (instregex "DIVR_FI(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001556
Gadi Haber323f2e12017-10-24 20:19:47 +00001557def BWWriteResGroup183_1 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1558 let Latency = 22;
1559 let NumMicroOps = 7;
1560 let ResourceCycles = [1,3,2,1];
1561}
Craig Topper17a31182017-12-16 18:35:29 +00001562def: InstRW<[BWWriteResGroup183_1], (instrs VGATHERQPDrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001563
1564def BWWriteResGroup183_2 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1565 let Latency = 23;
1566 let NumMicroOps = 9;
1567 let ResourceCycles = [1,3,4,1];
1568}
Craig Topper17a31182017-12-16 18:35:29 +00001569def: InstRW<[BWWriteResGroup183_2], (instrs VGATHERQPDYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001570
1571def BWWriteResGroup183_3 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1572 let Latency = 24;
1573 let NumMicroOps = 9;
1574 let ResourceCycles = [1,5,2,1];
1575}
Craig Topper17a31182017-12-16 18:35:29 +00001576def: InstRW<[BWWriteResGroup183_3], (instrs VGATHERQPSYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001577
1578def BWWriteResGroup183_4 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1579 let Latency = 25;
1580 let NumMicroOps = 7;
1581 let ResourceCycles = [1,3,2,1];
1582}
Craig Topper17a31182017-12-16 18:35:29 +00001583def: InstRW<[BWWriteResGroup183_4], (instrs VGATHERDPDrm,
1584 VGATHERDPSrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001585
1586def BWWriteResGroup183_5 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1587 let Latency = 26;
1588 let NumMicroOps = 9;
1589 let ResourceCycles = [1,5,2,1];
1590}
Craig Topper17a31182017-12-16 18:35:29 +00001591def: InstRW<[BWWriteResGroup183_5], (instrs VGATHERDPDYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001592
1593def BWWriteResGroup183_6 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1594 let Latency = 26;
1595 let NumMicroOps = 14;
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001596 let ResourceCycles = [1,4,8,1];
Gadi Haber323f2e12017-10-24 20:19:47 +00001597}
Craig Topper17a31182017-12-16 18:35:29 +00001598def: InstRW<[BWWriteResGroup183_6], (instrs VGATHERDPSYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001599
1600def BWWriteResGroup183_7 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1601 let Latency = 27;
1602 let NumMicroOps = 9;
1603 let ResourceCycles = [1,5,2,1];
1604}
Craig Topper17a31182017-12-16 18:35:29 +00001605def: InstRW<[BWWriteResGroup183_7], (instrs VGATHERQPSrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001606
Gadi Haber323f2e12017-10-24 20:19:47 +00001607def BWWriteResGroup185 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
1608 let Latency = 29;
1609 let NumMicroOps = 27;
1610 let ResourceCycles = [1,5,1,1,19];
1611}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001612def: InstRW<[BWWriteResGroup185], (instrs XSAVE64)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001613
1614def BWWriteResGroup186 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
1615 let Latency = 30;
1616 let NumMicroOps = 28;
1617 let ResourceCycles = [1,6,1,1,19];
1618}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001619def: InstRW<[BWWriteResGroup186], (instrs XSAVE)>;
1620def: InstRW<[BWWriteResGroup186], (instregex "XSAVEC", "XSAVES", "XSAVEOPT")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001621
Gadi Haber323f2e12017-10-24 20:19:47 +00001622def BWWriteResGroup190 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156]> {
1623 let Latency = 34;
1624 let NumMicroOps = 8;
1625 let ResourceCycles = [2,2,2,1,1];
1626}
Craig Topper13a16502018-03-19 00:56:09 +00001627def: InstRW<[BWWriteResGroup190], (instregex "DIV(8|16|32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001628
1629def BWWriteResGroup191 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort06,BWPort0156]> {
1630 let Latency = 34;
1631 let NumMicroOps = 23;
1632 let ResourceCycles = [1,5,3,4,10];
1633}
Craig Topper5a69a002018-03-21 06:28:42 +00001634def: InstRW<[BWWriteResGroup191], (instregex "IN(8|16|32)ri",
1635 "IN(8|16|32)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001636
1637def BWWriteResGroup193 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156]> {
1638 let Latency = 35;
1639 let NumMicroOps = 8;
1640 let ResourceCycles = [2,2,2,1,1];
1641}
Craig Topper13a16502018-03-19 00:56:09 +00001642def: InstRW<[BWWriteResGroup193], (instregex "IDIV(8|16|32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001643
1644def BWWriteResGroup194 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1645 let Latency = 35;
1646 let NumMicroOps = 23;
1647 let ResourceCycles = [1,5,2,1,4,10];
1648}
Craig Topper5a69a002018-03-21 06:28:42 +00001649def: InstRW<[BWWriteResGroup194], (instregex "OUT(8|16|32)ir",
1650 "OUT(8|16|32)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001651
Gadi Haber323f2e12017-10-24 20:19:47 +00001652def BWWriteResGroup196 : SchedWriteRes<[BWPort5,BWPort0156]> {
1653 let Latency = 42;
1654 let NumMicroOps = 22;
1655 let ResourceCycles = [2,20];
1656}
Craig Topper2d451e72018-03-18 08:38:06 +00001657def: InstRW<[BWWriteResGroup196], (instrs RDTSCP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001658
1659def BWWriteResGroup197 : SchedWriteRes<[BWPort0,BWPort01,BWPort23,BWPort05,BWPort06,BWPort015,BWPort0156]> {
1660 let Latency = 60;
1661 let NumMicroOps = 64;
1662 let ResourceCycles = [2,2,8,1,10,2,39];
1663}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001664def: InstRW<[BWWriteResGroup197], (instrs FLDENVm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001665
1666def BWWriteResGroup198 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
1667 let Latency = 63;
1668 let NumMicroOps = 88;
1669 let ResourceCycles = [4,4,31,1,2,1,45];
1670}
Craig Topper2d451e72018-03-18 08:38:06 +00001671def: InstRW<[BWWriteResGroup198], (instrs FXRSTOR64)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001672
1673def BWWriteResGroup199 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
1674 let Latency = 63;
1675 let NumMicroOps = 90;
1676 let ResourceCycles = [4,2,33,1,2,1,47];
1677}
Craig Topper2d451e72018-03-18 08:38:06 +00001678def: InstRW<[BWWriteResGroup199], (instrs FXRSTOR)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001679
1680def BWWriteResGroup200 : SchedWriteRes<[BWPort5,BWPort01,BWPort0156]> {
1681 let Latency = 75;
1682 let NumMicroOps = 15;
1683 let ResourceCycles = [6,3,6];
1684}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001685def: InstRW<[BWWriteResGroup200], (instrs FNINIT)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001686
1687def BWWriteResGroup201 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort6,BWPort01,BWPort0156]> {
1688 let Latency = 80;
1689 let NumMicroOps = 32;
1690 let ResourceCycles = [7,7,3,3,1,11];
1691}
1692def: InstRW<[BWWriteResGroup201], (instregex "DIV(16|32|64)r")>;
1693
1694def BWWriteResGroup202 : SchedWriteRes<[BWPort0,BWPort1,BWPort4,BWPort5,BWPort6,BWPort237,BWPort06,BWPort0156]> {
1695 let Latency = 115;
1696 let NumMicroOps = 100;
1697 let ResourceCycles = [9,9,11,8,1,11,21,30];
1698}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001699def: InstRW<[BWWriteResGroup202], (instrs FSTENVm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001700
1701} // SchedModel
1702