blob: fcae0851097761329ae5934262ee6b5681fcbd93 [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000023#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000024#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000025#include "llvm/ADT/VectorExtras.h"
26#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000030#include "llvm/CodeGen/SelectionDAG.h"
31#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000032#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000033#include "llvm/Target/TargetOptions.h"
Evan Cheng8c5766e2006-10-04 18:33:38 +000034#include "llvm/Support/CommandLine.h"
Chris Lattnerf6a69662006-10-31 19:42:44 +000035#include "llvm/ADT/StringExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000036using namespace llvm;
37
38// FIXME: temporary.
Chris Lattner76ac0682005-11-15 00:40:23 +000039static cl::opt<bool> EnableFastCC("enable-x86-fastcc", cl::Hidden,
40 cl::desc("Enable fastcc on X86"));
Chris Lattner76ac0682005-11-15 00:40:23 +000041X86TargetLowering::X86TargetLowering(TargetMachine &TM)
42 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000043 Subtarget = &TM.getSubtarget<X86Subtarget>();
44 X86ScalarSSE = Subtarget->hasSSE2();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000045 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Evan Chengcde9e302006-01-27 08:10:46 +000046
Chris Lattner76ac0682005-11-15 00:40:23 +000047 // Set up the TargetLowering object.
48
49 // X86 is weird, it always uses i8 for shift amounts and setcc results.
50 setShiftAmountType(MVT::i8);
51 setSetCCResultType(MVT::i8);
52 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000053 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000054 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000055 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000056
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000057 if (Subtarget->isTargetDarwin()) {
Evan Chengb09a56f2006-03-17 20:31:41 +000058 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000059 setUseUnderscoreSetJmp(false);
60 setUseUnderscoreLongJmp(false);
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +000061 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000062 // MS runtime is weird: it exports _setjmp, but longjmp!
63 setUseUnderscoreSetJmp(true);
64 setUseUnderscoreLongJmp(false);
65 } else {
66 setUseUnderscoreSetJmp(true);
67 setUseUnderscoreLongJmp(true);
68 }
69
Evan Cheng20931a72006-03-16 21:47:42 +000070 // Add legal addressing mode scale values.
71 addLegalAddressScale(8);
72 addLegalAddressScale(4);
73 addLegalAddressScale(2);
74 // Enter the ones which require both scale + index last. These are more
75 // expensive.
76 addLegalAddressScale(9);
77 addLegalAddressScale(5);
78 addLegalAddressScale(3);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +000079
Chris Lattner76ac0682005-11-15 00:40:23 +000080 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000081 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
82 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
83 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000084 if (Subtarget->is64Bit())
85 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000086
Evan Cheng5d9fd972006-10-04 00:56:09 +000087 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
88
Chris Lattner76ac0682005-11-15 00:40:23 +000089 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
90 // operation.
91 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
92 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
93 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000094
Evan Cheng11b0a5d2006-09-08 06:48:29 +000095 if (Subtarget->is64Bit()) {
96 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000097 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000098 } else {
99 if (X86ScalarSSE)
100 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
101 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
102 else
103 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
104 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000105
106 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
107 // this operation.
108 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
109 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000110 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +0000111 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +0000112 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +0000113 else {
114 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
115 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
116 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000117
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000118 if (!Subtarget->is64Bit()) {
119 // Custom lower SINT_TO_FP and FP_TO_SINT from/to i64 in 32-bit mode.
120 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
121 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
122 }
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000123
Evan Cheng08390f62006-01-30 22:13:22 +0000124 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
125 // this operation.
126 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
127 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
128
129 if (X86ScalarSSE) {
130 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
131 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000132 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000133 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000134 }
135
136 // Handle FP_TO_UINT by promoting the destination to a larger signed
137 // conversion.
138 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
139 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
140 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
141
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
143 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000144 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000145 } else {
146 if (X86ScalarSSE && !Subtarget->hasSSE3())
147 // Expand FP_TO_UINT into a select.
148 // FIXME: We would like to use a Custom expander here eventually to do
149 // the optimal thing for SSE vs. the default expansion in the legalizer.
150 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
151 else
152 // With SSE3 we can use fisttpll to convert to a signed i64.
153 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
154 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000155
Chris Lattner55c17f92006-12-05 18:22:22 +0000156 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Chris Lattnerc20b7e82006-12-05 18:45:06 +0000157 if (!X86ScalarSSE) {
158 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
159 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
160 }
Chris Lattner30107e62005-12-23 05:15:23 +0000161
Evan Cheng0d41d192006-10-30 08:02:39 +0000162 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng593bea72006-02-17 07:01:52 +0000163 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000164 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
165 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000166 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000167 if (Subtarget->is64Bit())
168 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000169 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000170 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000171 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
172 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000173 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000174
Chris Lattner76ac0682005-11-15 00:40:23 +0000175 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
176 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
177 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
178 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
179 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
180 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
181 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
182 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
183 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000184 if (Subtarget->is64Bit()) {
185 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
186 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
187 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
188 }
189
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000190 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000191 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000192
Chris Lattner76ac0682005-11-15 00:40:23 +0000193 // These should be promoted to a larger select which is supported.
194 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
195 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000196 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000197 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
198 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
199 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
200 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
201 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
202 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
203 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
204 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
205 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000206 if (Subtarget->is64Bit()) {
207 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
208 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
209 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000210 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000211 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000212 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000213 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000214 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000215 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000216 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000217 if (Subtarget->is64Bit()) {
218 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
219 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
220 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
221 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
222 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000223 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000224 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
225 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
226 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000227 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000228 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
229 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000230
Chris Lattner9c415362005-11-29 06:16:21 +0000231 // We don't have line number support yet.
232 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000233 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000234 // FIXME - use subtarget debug flags
Anton Korobeynikovaa4c0f92006-10-31 08:31:24 +0000235 if (!Subtarget->isTargetDarwin() &&
236 !Subtarget->isTargetELF() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +0000237 !Subtarget->isTargetCygMing())
Jim Laskeyf9e54452007-01-26 14:34:52 +0000238 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000239
Nate Begemane74795c2006-01-25 18:21:52 +0000240 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
241 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000242
Nate Begemane74795c2006-01-25 18:21:52 +0000243 // Use the default implementation.
244 setOperationAction(ISD::VAARG , MVT::Other, Expand);
245 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
246 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000247 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000248 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit())
250 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000251 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000252
Chris Lattner76ac0682005-11-15 00:40:23 +0000253 if (X86ScalarSSE) {
254 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000255 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
256 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000257
Evan Cheng72d5c252006-01-31 22:28:30 +0000258 // Use ANDPD to simulate FABS.
259 setOperationAction(ISD::FABS , MVT::f64, Custom);
260 setOperationAction(ISD::FABS , MVT::f32, Custom);
261
262 // Use XORP to simulate FNEG.
263 setOperationAction(ISD::FNEG , MVT::f64, Custom);
264 setOperationAction(ISD::FNEG , MVT::f32, Custom);
265
Evan Cheng4363e882007-01-05 07:55:56 +0000266 // Use ANDPD and ORPD to simulate FCOPYSIGN.
267 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
268 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
269
Evan Chengd8fba3a2006-02-02 00:28:23 +0000270 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000271 setOperationAction(ISD::FSIN , MVT::f64, Expand);
272 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000273 setOperationAction(ISD::FREM , MVT::f64, Expand);
274 setOperationAction(ISD::FSIN , MVT::f32, Expand);
275 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000276 setOperationAction(ISD::FREM , MVT::f32, Expand);
277
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000278 // Expand FP immediates into loads from the stack, except for the special
279 // cases we handle.
280 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
281 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000282 addLegalFPImmediate(+0.0); // xorps / xorpd
283 } else {
284 // Set up the FP register classes.
285 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000286
Evan Cheng4363e882007-01-05 07:55:56 +0000287 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
288 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
289 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000290
Chris Lattner76ac0682005-11-15 00:40:23 +0000291 if (!UnsafeFPMath) {
292 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
293 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
294 }
295
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000296 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000297 addLegalFPImmediate(+0.0); // FLD0
298 addLegalFPImmediate(+1.0); // FLD1
299 addLegalFPImmediate(-0.0); // FLD0/FCHS
300 addLegalFPImmediate(-1.0); // FLD1/FCHS
301 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000302
Evan Cheng19264272006-03-01 01:11:20 +0000303 // First set operation action for all vector types to expand. Then we
304 // will selectively turn on ones that can be effectively codegen'd.
305 for (unsigned VT = (unsigned)MVT::Vector + 1;
306 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
307 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
308 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000309 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
310 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000311 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000312 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
313 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
314 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
315 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
316 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
317 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000318 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000319 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000320 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000321 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000322 }
323
Evan Chengbc047222006-03-22 19:22:18 +0000324 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000325 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
326 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
327 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
328
Evan Cheng19264272006-03-01 01:11:20 +0000329 // FIXME: add MMX packed arithmetics
Evan Chengd5e905d2006-03-21 23:01:21 +0000330 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Expand);
331 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Expand);
332 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Expand);
Evan Cheng9e252e32006-02-22 02:26:30 +0000333 }
334
Evan Chengbc047222006-03-22 19:22:18 +0000335 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000336 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
337
Evan Chengbf3df772006-10-27 18:49:08 +0000338 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
339 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
340 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
341 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000342 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
343 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
344 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000345 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000346 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000347 }
348
Evan Chengbc047222006-03-22 19:22:18 +0000349 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000350 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
351 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
352 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
353 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
354 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
355
Evan Cheng617a6a82006-04-10 07:23:14 +0000356 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
357 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
358 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000359 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
360 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
361 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000362 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Chengbf3df772006-10-27 18:49:08 +0000363 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
364 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
365 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
366 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Evan Cheng92232302006-04-12 21:21:57 +0000367
Evan Cheng617a6a82006-04-10 07:23:14 +0000368 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
369 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000370 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000371 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
372 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
373 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000374
Evan Cheng92232302006-04-12 21:21:57 +0000375 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
376 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
377 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
378 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
379 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
380 }
381 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
382 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
383 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
384 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
385 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
386 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
387
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000388 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng92232302006-04-12 21:21:57 +0000389 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
390 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
391 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
392 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
393 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
394 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
395 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000396 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
397 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000398 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
399 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000400 }
Evan Cheng92232302006-04-12 21:21:57 +0000401
402 // Custom lower v2i64 and v2f64 selects.
403 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000404 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000405 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000406 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000407 }
408
Evan Cheng78038292006-04-05 23:38:46 +0000409 // We want to custom lower some of our intrinsics.
410 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
411
Evan Cheng5987cfb2006-07-07 08:33:52 +0000412 // We have target-specific dag combine patterns for the following nodes:
413 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner9259b1e2006-10-04 06:57:07 +0000414 setTargetDAGCombine(ISD::SELECT);
Evan Cheng5987cfb2006-07-07 08:33:52 +0000415
Chris Lattner76ac0682005-11-15 00:40:23 +0000416 computeRegisterProperties();
417
Evan Cheng6a374562006-02-14 08:25:08 +0000418 // FIXME: These should be based on subtarget info. Plus, the values should
419 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000420 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
421 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
422 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000423 allowUnalignedMemoryAccesses = true; // x86 supports it!
424}
425
Chris Lattner3c763092007-02-25 08:29:00 +0000426
427//===----------------------------------------------------------------------===//
428// Return Value Calling Convention Implementation
429//===----------------------------------------------------------------------===//
430
431/// GetRetValueLocs - If we are returning a set of values with the specified
432/// value types, determine the set of registers each one will land in. This
433/// sets one element of the ResultRegs array for each element in the VTs array.
434static void GetRetValueLocs(const MVT::ValueType *VTs, unsigned NumVTs,
435 unsigned *ResultRegs,
436 const X86Subtarget *Subtarget,
Chris Lattnerfcee9b52007-02-25 09:31:16 +0000437 unsigned CC) {
Chris Lattner3c763092007-02-25 08:29:00 +0000438 if (NumVTs == 0) return;
439
440 if (NumVTs == 2) {
441 ResultRegs[0] = VTs[0] == MVT::i64 ? X86::RAX : X86::EAX;
442 ResultRegs[1] = VTs[1] == MVT::i64 ? X86::RDX : X86::EDX;
443 return;
444 }
445
446 // Otherwise, NumVTs is 1.
447 MVT::ValueType ArgVT = VTs[0];
448
Chris Lattner0cd99602007-02-25 08:59:22 +0000449 unsigned Reg;
450 switch (ArgVT) {
451 case MVT::i8: Reg = X86::AL; break;
452 case MVT::i16: Reg = X86::AX; break;
453 case MVT::i32: Reg = X86::EAX; break;
454 case MVT::i64: Reg = X86::RAX; break;
455 case MVT::f32:
456 case MVT::f64:
457 if (Subtarget->is64Bit())
458 Reg = X86::XMM0; // FP values in X86-64 go in XMM0.
Chris Lattner3e070332007-02-25 22:23:46 +0000459 else if (CC == CallingConv::Fast && Subtarget->hasSSE2())
Chris Lattnerfcee9b52007-02-25 09:31:16 +0000460 Reg = X86::XMM0; // FP values in X86-32 with fastcc go in XMM0.
Chris Lattner0cd99602007-02-25 08:59:22 +0000461 else
462 Reg = X86::ST0; // FP values in X86-32 go in ST0.
463 break;
464 default:
465 assert(MVT::isVector(ArgVT) && "Unknown return value type!");
466 Reg = X86::XMM0; // Int/FP vector result -> XMM0.
467 break;
Chris Lattner3c763092007-02-25 08:29:00 +0000468 }
Chris Lattner0cd99602007-02-25 08:59:22 +0000469 ResultRegs[0] = Reg;
470}
471
Chris Lattner2fc0d702007-02-25 09:12:39 +0000472/// LowerRET - Lower an ISD::RET node.
473SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
474 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
475
476 // Support up returning up to two registers.
477 MVT::ValueType VTs[2];
478 unsigned DestRegs[2];
479 unsigned NumRegs = Op.getNumOperands() / 2;
480 assert(NumRegs <= 2 && "Can only return up to two regs!");
481
482 for (unsigned i = 0; i != NumRegs; ++i)
483 VTs[i] = Op.getOperand(i*2+1).getValueType();
484
485 // Determine which register each value should be copied into.
486 GetRetValueLocs(VTs, NumRegs, DestRegs, Subtarget,
487 DAG.getMachineFunction().getFunction()->getCallingConv());
488
489 // If this is the first return lowered for this function, add the regs to the
490 // liveout set for the function.
491 if (DAG.getMachineFunction().liveout_empty()) {
492 for (unsigned i = 0; i != NumRegs; ++i)
493 DAG.getMachineFunction().addLiveOut(DestRegs[i]);
494 }
495
496 SDOperand Chain = Op.getOperand(0);
497 SDOperand Flag;
498
499 // Copy the result values into the output registers.
500 if (NumRegs != 1 || DestRegs[0] != X86::ST0) {
501 for (unsigned i = 0; i != NumRegs; ++i) {
502 Chain = DAG.getCopyToReg(Chain, DestRegs[i], Op.getOperand(i*2+1), Flag);
503 Flag = Chain.getValue(1);
504 }
505 } else {
506 // We need to handle a destination of ST0 specially, because it isn't really
507 // a register.
508 SDOperand Value = Op.getOperand(1);
509
510 // If this is an FP return with ScalarSSE, we need to move the value from
511 // an XMM register onto the fp-stack.
512 if (X86ScalarSSE) {
513 SDOperand MemLoc;
514
515 // If this is a load into a scalarsse value, don't store the loaded value
516 // back to the stack, only to reload it: just replace the scalar-sse load.
517 if (ISD::isNON_EXTLoad(Value.Val) &&
518 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
519 Chain = Value.getOperand(0);
520 MemLoc = Value.getOperand(1);
521 } else {
522 // Spill the value to memory and reload it into top of stack.
523 unsigned Size = MVT::getSizeInBits(VTs[0])/8;
524 MachineFunction &MF = DAG.getMachineFunction();
525 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
526 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
527 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
528 }
529 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
530 SDOperand Ops[] = { Chain, MemLoc, DAG.getValueType(VTs[0]) };
531 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
532 Chain = Value.getValue(1);
533 }
534
535 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
536 SDOperand Ops[] = { Chain, Value };
537 Chain = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
538 Flag = Chain.getValue(1);
539 }
540
541 SDOperand BytesToPop = DAG.getConstant(getBytesToPopOnReturn(), MVT::i16);
542 if (Flag.Val)
543 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop, Flag);
544 else
545 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop);
546}
547
548
Chris Lattner0cd99602007-02-25 08:59:22 +0000549/// LowerCallResult - Lower the result values of an ISD::CALL into the
550/// appropriate copies out of appropriate physical registers. This assumes that
551/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
552/// being lowered. The returns a SDNode with the same number of values as the
553/// ISD::CALL.
554SDNode *X86TargetLowering::
555LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
556 unsigned CallingConv, SelectionDAG &DAG) {
557 SmallVector<SDOperand, 8> ResultVals;
558
559 // We support returning up to two registers.
560 MVT::ValueType VTs[2];
561 unsigned DestRegs[2];
562 unsigned NumRegs = TheCall->getNumValues() - 1;
563 assert(NumRegs <= 2 && "Can only return up to two regs!");
564
565 for (unsigned i = 0; i != NumRegs; ++i)
566 VTs[i] = TheCall->getValueType(i);
567
568 // Determine which register each value should be copied into.
569 GetRetValueLocs(VTs, NumRegs, DestRegs, Subtarget, CallingConv);
570
571 // Copy all of the result registers out of their specified physreg.
572 if (NumRegs != 1 || DestRegs[0] != X86::ST0) {
573 for (unsigned i = 0; i != NumRegs; ++i) {
574 Chain = DAG.getCopyFromReg(Chain, DestRegs[i], VTs[i],
575 InFlag).getValue(1);
576 InFlag = Chain.getValue(2);
577 ResultVals.push_back(Chain.getValue(0));
578 }
579 } else {
580 // Copies from the FP stack are special, as ST0 isn't a valid register
581 // before the fp stackifier runs.
582
583 // Copy ST0 into an RFP register with FP_GET_RESULT.
584 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
585 SDOperand GROps[] = { Chain, InFlag };
586 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, GROps, 2);
587 Chain = RetVal.getValue(1);
588 InFlag = RetVal.getValue(2);
589
590 // If we are using ScalarSSE, store ST(0) to the stack and reload it into
591 // an XMM register.
592 if (X86ScalarSSE) {
593 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
594 // shouldn't be necessary except that RFP cannot be live across
595 // multiple blocks. When stackifier is fixed, they can be uncoupled.
596 MachineFunction &MF = DAG.getMachineFunction();
597 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
598 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
599 SDOperand Ops[] = {
600 Chain, RetVal, StackSlot, DAG.getValueType(VTs[0]), InFlag
601 };
602 Chain = DAG.getNode(X86ISD::FST, MVT::Other, Ops, 5);
603 RetVal = DAG.getLoad(VTs[0], Chain, StackSlot, NULL, 0);
604 Chain = RetVal.getValue(1);
605 }
606
607 if (VTs[0] == MVT::f32 && !X86ScalarSSE)
608 // FIXME: we would really like to remember that this FP_ROUND
609 // operation is okay to eliminate if we allow excess FP precision.
610 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
611 ResultVals.push_back(RetVal);
612 }
613
614 // Merge everything together with a MERGE_VALUES node.
615 ResultVals.push_back(Chain);
616 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
617 &ResultVals[0], ResultVals.size()).Val;
Chris Lattner3c763092007-02-25 08:29:00 +0000618}
619
620
Chris Lattner76ac0682005-11-15 00:40:23 +0000621//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000622// C & StdCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000623//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000624// StdCall calling convention seems to be standard for many Windows' API
625// routines and around. It differs from C calling convention just a little:
626// callee should clean up the stack, not caller. Symbols should be also
627// decorated in some fancy way :) It doesn't support any vector arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +0000628
Evan Cheng24eb3f42006-04-27 05:35:28 +0000629/// AddLiveIn - This helper function adds the specified physical register to the
630/// MachineFunction as a live in value. It also creates a corresponding virtual
631/// register for it.
632static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000633 const TargetRegisterClass *RC) {
Evan Cheng24eb3f42006-04-27 05:35:28 +0000634 assert(RC->contains(PReg) && "Not the correct regclass!");
635 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
636 MF.addLiveIn(PReg, VReg);
637 return VReg;
638}
639
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000640/// HowToPassArgument - Returns how an formal argument of the specified type
Evan Cheng89001ad2006-04-27 08:31:10 +0000641/// should be passed. If it is through stack, returns the size of the stack
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000642/// slot; if it is through integer or XMM register, returns the number of
643/// integer or XMM registers are needed.
Evan Cheng89001ad2006-04-27 08:31:10 +0000644static void
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000645HowToPassCallArgument(MVT::ValueType ObjectVT,
646 bool ArgInReg,
647 unsigned NumIntRegs, unsigned NumXMMRegs,
648 unsigned MaxNumIntRegs,
649 unsigned &ObjSize, unsigned &ObjIntRegs,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000650 unsigned &ObjXMMRegs) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000651 ObjSize = 0;
652 ObjIntRegs = 0;
Evan Cheng2b2c1be2006-06-01 05:53:27 +0000653 ObjXMMRegs = 0;
Evan Cheng8aca43e2006-05-25 23:31:23 +0000654
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000655 if (MaxNumIntRegs>3) {
656 // We don't have too much registers on ia32! :)
657 MaxNumIntRegs = 3;
658 }
659
Evan Cheng48940d12006-04-27 01:32:22 +0000660 switch (ObjectVT) {
661 default: assert(0 && "Unhandled argument type!");
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000662 case MVT::i8:
663 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
664 ObjIntRegs = 1;
665 else
666 ObjSize = 1;
667 break;
668 case MVT::i16:
669 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
670 ObjIntRegs = 1;
671 else
672 ObjSize = 2;
673 break;
674 case MVT::i32:
675 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
676 ObjIntRegs = 1;
677 else
678 ObjSize = 4;
679 break;
680 case MVT::i64:
681 if (ArgInReg && (NumIntRegs+2 <= MaxNumIntRegs)) {
682 ObjIntRegs = 2;
683 } else if (ArgInReg && (NumIntRegs+1 <= MaxNumIntRegs)) {
684 ObjIntRegs = 1;
685 ObjSize = 4;
686 } else
687 ObjSize = 8;
688 case MVT::f32:
689 ObjSize = 4;
690 break;
691 case MVT::f64:
692 ObjSize = 8;
693 break;
Evan Cheng89001ad2006-04-27 08:31:10 +0000694 case MVT::v16i8:
695 case MVT::v8i16:
696 case MVT::v4i32:
697 case MVT::v2i64:
698 case MVT::v4f32:
699 case MVT::v2f64:
Chris Lattner9d9cc842007-02-25 09:14:25 +0000700 if (NumXMMRegs < 4)
701 ObjXMMRegs = 1;
702 else
703 ObjSize = 16;
704 break;
Evan Cheng48940d12006-04-27 01:32:22 +0000705 }
Evan Cheng48940d12006-04-27 01:32:22 +0000706}
707
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000708SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG,
709 bool isStdCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000710 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000711 MachineFunction &MF = DAG.getMachineFunction();
712 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000713 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +0000714 SmallVector<SDOperand, 8> ArgValues;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000715 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000716
Evan Cheng48940d12006-04-27 01:32:22 +0000717 // Add DAG nodes to load the arguments... On entry to a function on the X86,
718 // the stack frame looks like this:
719 //
720 // [ESP] -- return address
721 // [ESP + 4] -- first argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +0000722 // [ESP + 8] -- second argument, if first argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +0000723 // ...
724 //
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000725 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
726 unsigned NumSRetBytes= 0; // How much bytes on stack used for struct return
727 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
728 unsigned NumIntRegs = 0; // Integer regs used for parameter passing
729
Evan Chengbfb5ea62006-05-26 19:22:06 +0000730 static const unsigned XMMArgRegs[] = {
731 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
732 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000733 static const unsigned GPRArgRegs[][3] = {
734 { X86::AL, X86::DL, X86::CL },
735 { X86::AX, X86::DX, X86::CX },
736 { X86::EAX, X86::EDX, X86::ECX }
737 };
738 static const TargetRegisterClass* GPRClasses[3] = {
739 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
740 };
741
742 // Handle regparm attribute
Chris Lattner35a08552007-02-25 07:10:00 +0000743 SmallVector<bool, 8> ArgInRegs(NumArgs, false);
744 SmallVector<bool, 8> SRetArgs(NumArgs, false);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000745 if (!isVarArg) {
746 for (unsigned i = 0; i<NumArgs; ++i) {
747 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(3+i))->getValue();
748 ArgInRegs[i] = (Flags >> 1) & 1;
749 SRetArgs[i] = (Flags >> 2) & 1;
750 }
751 }
752
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000753 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000754 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
755 unsigned ArgIncrement = 4;
756 unsigned ObjSize = 0;
757 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000758 unsigned ObjIntRegs = 0;
759 unsigned Reg = 0;
760 SDOperand ArgValue;
761
762 HowToPassCallArgument(ObjectVT,
763 ArgInRegs[i],
764 NumIntRegs, NumXMMRegs, 3,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000765 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000766
Evan Chenga01e7992006-05-26 18:39:59 +0000767 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +0000768 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +0000769
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000770 if (ObjIntRegs || ObjXMMRegs) {
771 switch (ObjectVT) {
772 default: assert(0 && "Unhandled argument type!");
773 case MVT::i8:
774 case MVT::i16:
775 case MVT::i32: {
776 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][NumIntRegs];
777 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
778 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
779 break;
780 }
781 case MVT::v16i8:
782 case MVT::v8i16:
783 case MVT::v4i32:
784 case MVT::v2i64:
785 case MVT::v4f32:
786 case MVT::v2f64:
787 assert(!isStdCall && "Unhandled argument type!");
788 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
789 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
790 break;
791 }
792 NumIntRegs += ObjIntRegs;
Evan Cheng17e734f2006-05-23 21:06:34 +0000793 NumXMMRegs += ObjXMMRegs;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000794 }
795 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +0000796 // XMM arguments have to be aligned on 16-byte boundary.
797 if (ObjSize == 16)
798 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000799 // Create the SelectionDAG nodes corresponding to a load from this
800 // parameter.
Evan Cheng17e734f2006-05-23 21:06:34 +0000801 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
802 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +0000803 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000804
805 ArgOffset += ArgIncrement; // Move on to the next argument.
806 if (SRetArgs[i])
807 NumSRetBytes += ArgIncrement;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000808 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000809
810 ArgValues.push_back(ArgValue);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000811 }
812
Evan Cheng17e734f2006-05-23 21:06:34 +0000813 ArgValues.push_back(Root);
814
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000815 // If the function takes variable number of arguments, make a frame index for
816 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000817 if (isVarArg)
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000818 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000819
820 if (isStdCall && !isVarArg) {
821 BytesToPopOnReturn = ArgOffset; // Callee pops everything..
822 BytesCallerReserves = 0;
823 } else {
824 BytesToPopOnReturn = NumSRetBytes; // Callee pops hidden struct pointer.
825 BytesCallerReserves = ArgOffset;
826 }
827
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000828 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
829 ReturnAddrIndex = 0; // No return address slot generated yet.
Evan Cheng17e734f2006-05-23 21:06:34 +0000830
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000831
832 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000833
Evan Cheng17e734f2006-05-23 21:06:34 +0000834 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +0000835 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +0000836 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000837}
838
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000839SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +0000840 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +0000841 SDOperand Chain = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000842 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000843 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
844 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +0000845 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000846
Evan Cheng2a330942006-05-25 00:59:30 +0000847 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +0000848 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +0000849 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000850 static const unsigned GPR32ArgRegs[] = {
851 X86::EAX, X86::EDX, X86::ECX
852 };
Evan Cheng88decde2006-04-28 21:29:37 +0000853
Evan Cheng2a330942006-05-25 00:59:30 +0000854 // Count how many bytes are to be pushed on the stack.
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000855 unsigned NumBytes = 0;
856 // Keep track of the number of integer regs passed so far.
857 unsigned NumIntRegs = 0;
858 // Keep track of the number of XMM regs passed so far.
859 unsigned NumXMMRegs = 0;
860 // How much bytes on stack used for struct return
861 unsigned NumSRetBytes= 0;
862
863 // Handle regparm attribute
Chris Lattner35a08552007-02-25 07:10:00 +0000864 SmallVector<bool, 8> ArgInRegs(NumOps, false);
865 SmallVector<bool, 8> SRetArgs(NumOps, false);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000866 for (unsigned i = 0; i<NumOps; ++i) {
867 unsigned Flags =
868 dyn_cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
869 ArgInRegs[i] = (Flags >> 1) & 1;
870 SRetArgs[i] = (Flags >> 2) & 1;
871 }
872
873 // Calculate stack frame size
Evan Cheng2a330942006-05-25 00:59:30 +0000874 for (unsigned i = 0; i != NumOps; ++i) {
875 SDOperand Arg = Op.getOperand(5+2*i);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000876 unsigned ArgIncrement = 4;
877 unsigned ObjSize = 0;
878 unsigned ObjIntRegs = 0;
879 unsigned ObjXMMRegs = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000880
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000881 HowToPassCallArgument(Arg.getValueType(),
882 ArgInRegs[i],
883 NumIntRegs, NumXMMRegs, 3,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000884 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000885 if (ObjSize > 4)
886 ArgIncrement = ObjSize;
887
888 NumIntRegs += ObjIntRegs;
889 NumXMMRegs += ObjXMMRegs;
890 if (ObjSize) {
891 // XMM arguments have to be aligned on 16-byte boundary.
892 if (ObjSize == 16)
Evan Chengb92f4182006-05-26 20:37:47 +0000893 NumBytes = ((NumBytes + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000894 NumBytes += ArgIncrement;
Evan Cheng2a330942006-05-25 00:59:30 +0000895 }
Evan Cheng2a330942006-05-25 00:59:30 +0000896 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000897
Evan Cheng2a330942006-05-25 00:59:30 +0000898 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000899
Evan Cheng2a330942006-05-25 00:59:30 +0000900 // Arguments go on the stack in reverse order, as specified by the ABI.
901 unsigned ArgOffset = 0;
902 NumXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000903 NumIntRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +0000904 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
905 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000906 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +0000907 for (unsigned i = 0; i != NumOps; ++i) {
908 SDOperand Arg = Op.getOperand(5+2*i);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000909 unsigned ArgIncrement = 4;
910 unsigned ObjSize = 0;
911 unsigned ObjIntRegs = 0;
912 unsigned ObjXMMRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000913
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000914 HowToPassCallArgument(Arg.getValueType(),
915 ArgInRegs[i],
916 NumIntRegs, NumXMMRegs, 3,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000917 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000918
919 if (ObjSize > 4)
920 ArgIncrement = ObjSize;
921
922 if (Arg.getValueType() == MVT::i8 || Arg.getValueType() == MVT::i16) {
Evan Cheng2a330942006-05-25 00:59:30 +0000923 // Promote the integer to 32 bits. If the input type is signed use a
924 // sign extend, otherwise use a zero extend.
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000925 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
926
927 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Evan Cheng2a330942006-05-25 00:59:30 +0000928 Arg = DAG.getNode(ExtOp, MVT::i32, Arg);
Evan Cheng5ee96892006-05-25 18:56:34 +0000929 }
Evan Cheng2a330942006-05-25 00:59:30 +0000930
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000931 if (ObjIntRegs || ObjXMMRegs) {
932 switch (Arg.getValueType()) {
933 default: assert(0 && "Unhandled argument type!");
934 case MVT::i32:
935 RegsToPass.push_back(std::make_pair(GPR32ArgRegs[NumIntRegs], Arg));
936 break;
937 case MVT::v16i8:
938 case MVT::v8i16:
939 case MVT::v4i32:
940 case MVT::v2i64:
941 case MVT::v4f32:
942 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000943 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
944 break;
Evan Cheng88decde2006-04-28 21:29:37 +0000945 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000946
947 NumIntRegs += ObjIntRegs;
948 NumXMMRegs += ObjXMMRegs;
949 }
950 if (ObjSize) {
951 // XMM arguments have to be aligned on 16-byte boundary.
952 if (ObjSize == 16)
953 ArgOffset = ((ArgOffset + 15) / 16) * 16;
954
955 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
956 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
957 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
958
959 ArgOffset += ArgIncrement; // Move on to the next argument.
960 if (SRetArgs[i])
961 NumSRetBytes += ArgIncrement;
Chris Lattner76ac0682005-11-15 00:40:23 +0000962 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000963 }
964
Anton Korobeynikov1b4e6012007-02-01 08:39:52 +0000965 // Sanity check: we haven't seen NumSRetBytes > 4
966 assert((NumSRetBytes<=4) &&
967 "Too much space for struct-return pointer requested");
968
Evan Cheng2a330942006-05-25 00:59:30 +0000969 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000970 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
971 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000972
Evan Cheng88decde2006-04-28 21:29:37 +0000973 // Build a sequence of copy-to-reg nodes chained together with token chain
974 // and flag operands which copy the outgoing args into registers.
975 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000976 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
977 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
978 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +0000979 InFlag = Chain.getValue(1);
980 }
981
Evan Cheng84a041e2007-02-21 21:18:14 +0000982 // ELF / PIC requires GOT in the EBX register before function calls via PLT
983 // GOT pointer.
Evan Cheng1281dc32007-01-22 21:34:25 +0000984 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
985 Subtarget->isPICStyleGOT()) {
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000986 Chain = DAG.getCopyToReg(Chain, X86::EBX,
987 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
988 InFlag);
989 InFlag = Chain.getValue(1);
990 }
991
Evan Cheng2a330942006-05-25 00:59:30 +0000992 // If the callee is a GlobalAddress node (quite common, every direct call is)
993 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000994 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +0000995 // We should use extra load for direct calls to dllimported functions in
996 // non-JIT mode.
997 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
998 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000999 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1000 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001001 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1002
Chris Lattnere56fef92007-02-25 06:40:16 +00001003 // Returns a chain & a flag for retval copy to use.
1004 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001005 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001006 Ops.push_back(Chain);
1007 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001008
1009 // Add argument registers to the end of the list so that they are known live
1010 // into the call.
1011 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001012 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001013 RegsToPass[i].second.getValueType()));
Evan Cheng84a041e2007-02-21 21:18:14 +00001014
1015 // Add an implicit use GOT pointer in EBX.
1016 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1017 Subtarget->isPICStyleGOT())
1018 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Anton Korobeynikova0554d92007-01-12 19:20:47 +00001019
Evan Cheng88decde2006-04-28 21:29:37 +00001020 if (InFlag.Val)
1021 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +00001022
Evan Cheng2a330942006-05-25 00:59:30 +00001023 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001024 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +00001025 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +00001026
Chris Lattner8be5be82006-05-23 18:50:38 +00001027 // Create the CALLSEQ_END node.
1028 unsigned NumBytesForCalleeToPush = 0;
1029
Chris Lattner7802f3e2007-02-25 09:06:15 +00001030 if (CC == CallingConv::X86_StdCall) {
1031 if (isVarArg)
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001032 NumBytesForCalleeToPush = NumSRetBytes;
Chris Lattner7802f3e2007-02-25 09:06:15 +00001033 else
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001034 NumBytesForCalleeToPush = NumBytes;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001035 } else {
1036 // If this is is a call to a struct-return function, the callee
1037 // pops the hidden struct pointer, so we have to push it back.
1038 // This is common for Darwin/X86, Linux & Mingw32 targets.
1039 NumBytesForCalleeToPush = NumSRetBytes;
1040 }
1041
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001042 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001043 Ops.clear();
1044 Ops.push_back(Chain);
1045 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +00001046 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001047 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001048 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattner0cd99602007-02-25 08:59:22 +00001049 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001050
Chris Lattner0cd99602007-02-25 08:59:22 +00001051 // Handle result values, copying them out of physregs into vregs that we
1052 // return.
Chris Lattner7802f3e2007-02-25 09:06:15 +00001053 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001054}
1055
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001056
1057//===----------------------------------------------------------------------===//
1058// X86-64 C Calling Convention implementation
1059//===----------------------------------------------------------------------===//
1060
Chris Lattner29478082007-02-26 07:50:02 +00001061class CallingConvState {
1062 uint32_t UsedRegs[(X86::NUM_TARGET_REGS+31)/32];
1063 unsigned StackOffset;
1064 const MRegisterInfo &MRI;
1065public:
1066 CallingConvState(const MRegisterInfo &mri) : MRI(mri) {
1067 // No stack is used.
1068 StackOffset = 0;
1069
1070 UsedRegs.resize(MRI.getNumRegs());
1071 // No registers are used.
1072 memset(UsedRegs, 0, sizeof(UsedRegs));
1073 }
1074
1075 unsigned getNextStackOffset() const { return StackOffset; }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001076
Chris Lattner29478082007-02-26 07:50:02 +00001077 /// isAllocated - Return true if the specified register (or an alias) is
1078 /// allocated.
1079 bool isAllocated(unsigned Reg) const {
1080 return UsedRegs[Reg/32] & (1 << (Reg&31));
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001081 }
Chris Lattner29478082007-02-26 07:50:02 +00001082
1083 /// getFirstUnallocated - Return the first unallocated register in the set, or
1084 /// NumRegs if they are all allocated.
1085 unsigned getFirstUnallocated(const unsigned *Regs, unsigned NumRegs) const {
1086 for (unsigned i = 0; i != NumRegs; ++i)
1087 if (!isAllocated(Regs[i]))
1088 return i;
1089 return NumRegs;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001090 }
Chris Lattner29478082007-02-26 07:50:02 +00001091
1092 /// AllocateReg - Attempt to allocate one of the specified registers. If none
1093 /// are available, return zero. Otherwise, return the first one available,
1094 /// marking it and any aliases as allocated.
1095 unsigned AllocateReg(const unsigned *Regs, unsigned NumRegs) {
1096 unsigned FirstUnalloc = getFirstUnallocated(Regs, NumRegs);
1097 if (FirstUnalloc == NumRegs)
1098 return 0; // Didn't find the reg.
1099
1100 // Mark the register and any aliases as allocated.
1101 unsigned Reg = Regs[FirstUnalloc];
1102 MarkAllocated(Reg);
1103 if (const unsigned *RegAliases = MRI.getAliasSet(Reg))
1104 for (; *RegAliases; ++RegAliases)
1105 MarkAllocated(*RegAliases);
1106 return Reg;
1107 }
1108
1109 /// AllocateStack - Allocate a chunk of stack space with the specified size
1110 /// and alignment.
1111 unsigned AllocateStack(unsigned Size, unsigned Align) {
1112 assert(Align && ((Align-1) & Align) == 0); // Align is power of 2.
1113 StackOffset = ((StackOffset + Align-1) & ~(Align-1));
1114 unsigned Result = StackOffset;
1115 StackOffset += Size;
1116 return Result;
1117 }
1118private:
1119 void MarkAllocated(unsigned Reg) {
1120 UsedRegs[Reg/32] |= 1 << (Reg&31);
1121 }
1122};
1123
1124/// X86_64_CCC_AssignArgument - Implement the X86-64 C Calling Convention.
1125template<typename Client, typename DataTy>
1126static void X86_64_CCC_AssignArgument(Client &C, CallingConvState &State,
1127 MVT::ValueType ArgVT, unsigned ArgFlags,
1128 DataTy Data) {
1129 MVT::ValueType LocVT = ArgVT;
1130 unsigned ExtendType = ISD::ANY_EXTEND;
1131
1132 // Promote the integer to 32 bits. If the input type is signed use a
1133 // sign extend, otherwise use a zero extend.
1134 if (ArgVT == MVT::i8 || ArgVT == MVT::i16) {
1135 LocVT = MVT::i32;
1136 ExtendType = (ArgFlags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
1137 }
1138
1139 // If this is a 32-bit value, assign to a 32-bit register if any are
1140 // available.
1141 if (LocVT == MVT::i32) {
1142 static const unsigned GPR32ArgRegs[] = {
1143 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
1144 };
1145 if (unsigned Reg = State.AllocateReg(GPR32ArgRegs, 6)) {
1146 C.AssignToReg(Data, Reg, ArgVT, LocVT, ExtendType);
1147 return;
1148 }
1149 }
1150
1151 // If this is a 64-bit value, assign to a 64-bit register if any are
1152 // available.
1153 if (LocVT == MVT::i64) {
1154 static const unsigned GPR64ArgRegs[] = {
1155 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1156 };
1157 if (unsigned Reg = State.AllocateReg(GPR64ArgRegs, 6)) {
1158 C.AssignToReg(Data, Reg, ArgVT, LocVT, ExtendType);
1159 return;
1160 }
1161 }
1162
1163 // If this is a FP or vector type, assign to an XMM reg if any are
1164 // available.
1165 if (MVT::isVector(LocVT) || MVT::isFloatingPoint(LocVT)) {
1166 static const unsigned XMMArgRegs[] = {
1167 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1168 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1169 };
1170 if (unsigned Reg = State.AllocateReg(XMMArgRegs, 8)) {
1171 C.AssignToReg(Data, Reg, ArgVT, LocVT, ExtendType);
1172 return;
1173 }
1174 }
1175
1176 // Integer/FP values get stored in stack slots that are 8 bytes in size and
1177 // 8-byte aligned if there are no more registers to hold them.
1178 if (LocVT == MVT::i32 || LocVT == MVT::i64 ||
1179 LocVT == MVT::f32 || LocVT == MVT::f64) {
1180 unsigned Offset = State.AllocateStack(8, 8);
1181 C.AssignToStack(Data, Offset, ArgVT, LocVT, ExtendType);
1182 return;
1183 }
1184
1185 // Vectors get 16-byte stack slots that are 16-byte aligned.
1186 if (MVT::isVector(LocVT)) {
1187 unsigned Offset = State.AllocateStack(16, 16);
1188 C.AssignToStack(Data, Offset, ArgVT, LocVT, ExtendType);
1189 return;
1190 }
1191 assert(0 && "Unknown argument type!");
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001192}
1193
Chris Lattner29478082007-02-26 07:50:02 +00001194class LowerArgumentsClient {
1195 SelectionDAG &DAG;
1196 X86TargetLowering &TLI;
1197 SmallVector<SDOperand, 8> &ArgValues;
1198 SDOperand Chain;
1199public:
1200 LowerArgumentsClient(SelectionDAG &dag, X86TargetLowering &tli,
1201 SmallVector<SDOperand, 8> &argvalues,
1202 SDOperand chain)
1203 : DAG(dag), TLI(tli), ArgValues(argvalues), Chain(chain) {
1204
1205 }
1206
1207 void AssignToReg(SDOperand Arg, unsigned RegNo,
1208 MVT::ValueType ArgVT, MVT::ValueType RegVT,
1209 unsigned ExtendType) {
1210 TargetRegisterClass *RC = NULL;
1211 if (RegVT == MVT::i32)
1212 RC = X86::GR32RegisterClass;
1213 else if (RegVT == MVT::i64)
1214 RC = X86::GR64RegisterClass;
1215 else if (RegVT == MVT::f32)
1216 RC = X86::FR32RegisterClass;
1217 else if (RegVT == MVT::f64)
1218 RC = X86::FR64RegisterClass;
1219 else {
1220 RC = X86::VR128RegisterClass;
1221 }
1222
1223 SDOperand ArgValue = DAG.getCopyFromReg(Chain, RegNo, RegVT);
1224 AddLiveIn(DAG.getMachineFunction(), RegNo, RC);
1225
1226 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1227 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1228 // right size.
1229 if (ArgVT < RegVT) {
1230 if (ExtendType == ISD::SIGN_EXTEND) {
1231 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1232 DAG.getValueType(ArgVT));
1233 } else if (ExtendType == ISD::ZERO_EXTEND) {
1234 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1235 DAG.getValueType(ArgVT));
1236 }
1237 ArgValue = DAG.getNode(ISD::TRUNCATE, ArgVT, ArgValue);
1238 }
1239
1240 ArgValues.push_back(ArgValue);
1241 }
1242
1243 void AssignToStack(SDOperand Arg, unsigned Offset,
1244 MVT::ValueType ArgVT, MVT::ValueType DestVT,
1245 unsigned ExtendType) {
1246 // Create the SelectionDAG nodes corresponding to a load from this
1247 // parameter.
1248 MachineFunction &MF = DAG.getMachineFunction();
1249 MachineFrameInfo *MFI = MF.getFrameInfo();
1250 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(ArgVT)/8, Offset);
1251 SDOperand FIN = DAG.getFrameIndex(FI, TLI.getPointerTy());
1252 ArgValues.push_back(DAG.getLoad(ArgVT, Chain, FIN, NULL, 0));
1253 }
1254};
1255
1256class LowerCallArgumentsClient {
1257 SelectionDAG &DAG;
1258 X86TargetLowering &TLI;
1259 SmallVector<std::pair<unsigned, SDOperand>, 8> &RegsToPass;
1260 SmallVector<SDOperand, 8> &MemOpChains;
1261 SDOperand Chain;
1262 SDOperand StackPtr;
1263public:
1264 LowerCallArgumentsClient(SelectionDAG &dag, X86TargetLowering &tli,
1265 SmallVector<std::pair<unsigned, SDOperand>, 8> &rtp,
1266 SmallVector<SDOperand, 8> &moc,
1267 SDOperand chain)
1268 : DAG(dag), TLI(tli), RegsToPass(rtp), MemOpChains(moc), Chain(chain) {
1269
1270 }
1271
1272 void AssignToReg(SDOperand Arg, unsigned RegNo,
1273 MVT::ValueType ArgVT, MVT::ValueType RegVT,
1274 unsigned ExtendType) {
1275 // If the argument has to be extended somehow before being passed, do so.
1276 if (ArgVT < RegVT)
1277 Arg = DAG.getNode(ExtendType, RegVT, Arg);
1278
1279 RegsToPass.push_back(std::make_pair(RegNo, Arg));
1280 }
1281
1282 void AssignToStack(SDOperand Arg, unsigned Offset,
1283 MVT::ValueType ArgVT, MVT::ValueType DestVT,
1284 unsigned ExtendType) {
1285 // If the argument has to be extended somehow before being stored, do so.
1286 if (ArgVT < DestVT)
1287 Arg = DAG.getNode(ExtendType, DestVT, Arg);
1288
1289 SDOperand SP = getSP();
1290 SDOperand PtrOff = DAG.getConstant(Offset, SP.getValueType());
1291 PtrOff = DAG.getNode(ISD::ADD, SP.getValueType(), SP, PtrOff);
1292 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1293 }
1294private:
1295 SDOperand getSP() {
1296 if (StackPtr.Val == 0) {
1297 MVT::ValueType PtrTy = TLI.getPointerTy();
1298 StackPtr = DAG.getRegister(TLI.getStackPtrReg(), PtrTy);
1299 }
1300 return StackPtr;
1301 }
1302};
1303
1304class EmptyArgumentsClient {
1305public:
1306 EmptyArgumentsClient() {}
1307
1308 void AssignToReg(SDOperand Arg, unsigned RegNo,
1309 MVT::ValueType ArgVT, MVT::ValueType RegVT,
1310 unsigned ExtendType) {
1311 }
1312
1313 void AssignToStack(SDOperand Arg, unsigned Offset,
1314 MVT::ValueType ArgVT, MVT::ValueType DestVT,
1315 unsigned ExtendType) {
1316 }
1317};
1318
1319
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001320SDOperand
1321X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
1322 unsigned NumArgs = Op.Val->getNumValues() - 1;
1323 MachineFunction &MF = DAG.getMachineFunction();
1324 MachineFrameInfo *MFI = MF.getFrameInfo();
1325 SDOperand Root = Op.getOperand(0);
1326 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001327
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001328 static const unsigned GPR64ArgRegs[] = {
1329 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1330 };
1331 static const unsigned XMMArgRegs[] = {
1332 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1333 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1334 };
1335
Chris Lattner29478082007-02-26 07:50:02 +00001336 SmallVector<SDOperand, 8> ArgValues;
1337
1338
1339 CallingConvState CCState(*getTargetMachine().getRegisterInfo());
1340 LowerArgumentsClient Client(DAG, *this, ArgValues, Root);
1341
1342 for (unsigned i = 0; i != NumArgs; ++i) {
1343 MVT::ValueType ArgVT = Op.getValue(i).getValueType();
Chris Lattner1db979b2007-02-26 03:18:56 +00001344 unsigned ArgFlags = cast<ConstantSDNode>(Op.getOperand(3+i))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001345
Chris Lattner29478082007-02-26 07:50:02 +00001346 X86_64_CCC_AssignArgument(Client, CCState, ArgVT, ArgFlags, SDOperand());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001347 }
1348
Chris Lattner29478082007-02-26 07:50:02 +00001349 unsigned StackSize = CCState.getNextStackOffset();
1350
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001351 // If the function takes variable number of arguments, make a frame index for
1352 // the start of the first vararg value... for expansion of llvm.va_start.
1353 if (isVarArg) {
Chris Lattner29478082007-02-26 07:50:02 +00001354 unsigned NumIntRegs = CCState.getFirstUnallocated(GPR64ArgRegs, 6);
1355 unsigned NumXMMRegs = CCState.getFirstUnallocated(XMMArgRegs, 8);
1356
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001357 // For X86-64, if there are vararg parameters that are passed via
1358 // registers, then we must store them to their spots on the stack so they
1359 // may be loaded by deferencing the result of va_next.
1360 VarArgsGPOffset = NumIntRegs * 8;
1361 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
Chris Lattner29478082007-02-26 07:50:02 +00001362 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001363 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1364
1365 // Store the integer parameter registers.
Chris Lattner35a08552007-02-25 07:10:00 +00001366 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001367 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1368 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1369 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
1370 for (; NumIntRegs != 6; ++NumIntRegs) {
1371 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1372 X86::GR64RegisterClass);
1373 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Evan Chengab51cf22006-10-13 21:14:26 +00001374 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001375 MemOps.push_back(Store);
1376 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1377 DAG.getConstant(8, getPointerTy()));
1378 }
1379
1380 // Now store the XMM (fp + vector) parameter registers.
1381 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1382 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1383 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1384 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1385 X86::VR128RegisterClass);
1386 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
Evan Chengab51cf22006-10-13 21:14:26 +00001387 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001388 MemOps.push_back(Store);
1389 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1390 DAG.getConstant(16, getPointerTy()));
1391 }
1392 if (!MemOps.empty())
1393 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1394 &MemOps[0], MemOps.size());
1395 }
1396
1397 ArgValues.push_back(Root);
1398
1399 ReturnAddrIndex = 0; // No return address slot generated yet.
1400 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattner29478082007-02-26 07:50:02 +00001401 BytesCallerReserves = StackSize;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001402
1403 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001404 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +00001405 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001406}
1407
1408SDOperand
Chris Lattner7802f3e2007-02-25 09:06:15 +00001409X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattnerba474f52007-02-25 09:10:05 +00001410 unsigned CC) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001411 SDOperand Chain = Op.getOperand(0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001412 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1413 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1414 SDOperand Callee = Op.getOperand(4);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001415 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1416
1417 // Count how many bytes are to be pushed on the stack.
1418 unsigned NumBytes = 0;
Chris Lattner29478082007-02-26 07:50:02 +00001419 {
1420 CallingConvState CCState(*getTargetMachine().getRegisterInfo());
1421 EmptyArgumentsClient Client;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001422
Chris Lattner29478082007-02-26 07:50:02 +00001423 for (unsigned i = 0; i != NumOps; ++i) {
1424 SDOperand Arg = Op.getOperand(5+2*i);
1425 MVT::ValueType ArgVT = Arg.getValueType();
1426 unsigned ArgFlags =
1427 cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
1428 X86_64_CCC_AssignArgument(Client, CCState, ArgVT, ArgFlags, Arg);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001429 }
Chris Lattner29478082007-02-26 07:50:02 +00001430
1431 NumBytes = CCState.getNextStackOffset();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001432 }
Chris Lattner29478082007-02-26 07:50:02 +00001433
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001434
1435 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1436
Chris Lattner35a08552007-02-25 07:10:00 +00001437 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1438 SmallVector<SDOperand, 8> MemOpChains;
Chris Lattner29478082007-02-26 07:50:02 +00001439
1440 CallingConvState CCState(*getTargetMachine().getRegisterInfo());
1441 LowerCallArgumentsClient Client(DAG, *this, RegsToPass, MemOpChains, Chain);
1442
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001443 for (unsigned i = 0; i != NumOps; ++i) {
1444 SDOperand Arg = Op.getOperand(5+2*i);
1445 MVT::ValueType ArgVT = Arg.getValueType();
Chris Lattner29478082007-02-26 07:50:02 +00001446 unsigned ArgFlags =
1447 cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
1448 X86_64_CCC_AssignArgument(Client, CCState, ArgVT, ArgFlags, Arg);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001449 }
Chris Lattner29478082007-02-26 07:50:02 +00001450
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001451 if (!MemOpChains.empty())
1452 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1453 &MemOpChains[0], MemOpChains.size());
1454
1455 // Build a sequence of copy-to-reg nodes chained together with token chain
1456 // and flag operands which copy the outgoing args into registers.
1457 SDOperand InFlag;
1458 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1459 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1460 InFlag);
1461 InFlag = Chain.getValue(1);
1462 }
1463
1464 if (isVarArg) {
1465 // From AMD64 ABI document:
1466 // For calls that may call functions that use varargs or stdargs
1467 // (prototype-less calls or calls to functions containing ellipsis (...) in
1468 // the declaration) %al is used as hidden argument to specify the number
1469 // of SSE registers used. The contents of %al do not need to match exactly
1470 // the number of registers, but must be an ubound on the number of SSE
1471 // registers used and is in the range 0 - 8 inclusive.
Chris Lattner29478082007-02-26 07:50:02 +00001472
1473 // Count the number of XMM registers allocated.
1474 static const unsigned XMMArgRegs[] = {
1475 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1476 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1477 };
1478 unsigned NumXMMRegs = CCState.getFirstUnallocated(XMMArgRegs, 8);
1479
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001480 Chain = DAG.getCopyToReg(Chain, X86::AL,
1481 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1482 InFlag = Chain.getValue(1);
1483 }
1484
1485 // If the callee is a GlobalAddress node (quite common, every direct call is)
1486 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001487 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001488 // We should use extra load for direct calls to dllimported functions in
1489 // non-JIT mode.
1490 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1491 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001492 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1493 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001494 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1495
Chris Lattnere56fef92007-02-25 06:40:16 +00001496 // Returns a chain & a flag for retval copy to use.
1497 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001498 SmallVector<SDOperand, 8> Ops;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001499 Ops.push_back(Chain);
1500 Ops.push_back(Callee);
1501
1502 // Add argument registers to the end of the list so that they are known live
1503 // into the call.
1504 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001505 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001506 RegsToPass[i].second.getValueType()));
1507
1508 if (InFlag.Val)
1509 Ops.push_back(InFlag);
1510
1511 // FIXME: Do not generate X86ISD::TAILCALL for now.
1512 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1513 NodeTys, &Ops[0], Ops.size());
1514 InFlag = Chain.getValue(1);
1515
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001516 // Returns a flag for retval copy to use.
1517 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001518 Ops.clear();
1519 Ops.push_back(Chain);
1520 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1521 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1522 Ops.push_back(InFlag);
1523 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001524 InFlag = Chain.getValue(1);
1525
1526 // Handle result values, copying them out of physregs into vregs that we
1527 // return.
1528 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001529}
1530
Chris Lattner76ac0682005-11-15 00:40:23 +00001531//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001532// Fast & FastCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +00001533//===----------------------------------------------------------------------===//
1534//
1535// The X86 'fast' calling convention passes up to two integer arguments in
1536// registers (an appropriate portion of EAX/EDX), passes arguments in C order,
1537// and requires that the callee pop its arguments off the stack (allowing proper
1538// tail calls), and has the same return value conventions as C calling convs.
1539//
1540// This calling convention always arranges for the callee pop value to be 8n+4
1541// bytes, which is needed for tail recursion elimination and stack alignment
1542// reasons.
1543//
1544// Note that this can be enhanced in the future to pass fp vals in registers
1545// (when we have a global fp allocator) and do other tricks.
1546//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001547//===----------------------------------------------------------------------===//
1548// The X86 'fastcall' calling convention passes up to two integer arguments in
1549// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
1550// and requires that the callee pop its arguments off the stack (allowing proper
1551// tail calls), and has the same return value conventions as C calling convs.
1552//
1553// This calling convention always arranges for the callee pop value to be 8n+4
1554// bytes, which is needed for tail recursion elimination and stack alignment
1555// reasons.
Evan Cheng17e734f2006-05-23 21:06:34 +00001556SDOperand
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001557X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG,
1558 bool isFastCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001559 unsigned NumArgs = Op.Val->getNumValues()-1;
Chris Lattner76ac0682005-11-15 00:40:23 +00001560 MachineFunction &MF = DAG.getMachineFunction();
1561 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +00001562 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +00001563 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner76ac0682005-11-15 00:40:23 +00001564
Evan Cheng48940d12006-04-27 01:32:22 +00001565 // Add DAG nodes to load the arguments... On entry to a function the stack
1566 // frame looks like this:
1567 //
1568 // [ESP] -- return address
1569 // [ESP + 4] -- first nonreg argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +00001570 // [ESP + 8] -- second nonreg argument, if 1st argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +00001571 // ...
Chris Lattner76ac0682005-11-15 00:40:23 +00001572 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1573
1574 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001575 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1576 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001577 unsigned NumIntRegs = 0;
Evan Cheng89001ad2006-04-27 08:31:10 +00001578 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Evan Cheng2a330942006-05-25 00:59:30 +00001579
1580 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001581 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001582 };
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001583
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001584 static const unsigned GPRArgRegs[][2][2] = {
1585 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1586 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1587 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
1588 };
1589
1590 static const TargetRegisterClass* GPRClasses[3] = {
1591 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
1592 };
1593
1594 unsigned GPRInd = (isFastCall ? 1 : 0);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00001595 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001596 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1597 unsigned ArgIncrement = 4;
1598 unsigned ObjSize = 0;
Evan Cheng17e734f2006-05-23 21:06:34 +00001599 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001600 unsigned ObjIntRegs = 0;
1601 unsigned Reg = 0;
1602 SDOperand ArgValue;
Chris Lattner76ac0682005-11-15 00:40:23 +00001603
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001604 HowToPassCallArgument(ObjectVT,
1605 true, // Use as much registers as possible
1606 NumIntRegs, NumXMMRegs,
1607 (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS),
Chris Lattner9d9cc842007-02-25 09:14:25 +00001608 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001609
Evan Chenga01e7992006-05-26 18:39:59 +00001610 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +00001611 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +00001612
Evan Cheng17e734f2006-05-23 21:06:34 +00001613 if (ObjIntRegs || ObjXMMRegs) {
1614 switch (ObjectVT) {
1615 default: assert(0 && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001616 case MVT::i8:
Evan Cheng17e734f2006-05-23 21:06:34 +00001617 case MVT::i16:
Nick Lewycky0c497222007-01-28 15:39:16 +00001618 case MVT::i32: {
1619 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][GPRInd][NumIntRegs];
1620 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
1621 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1622 break;
1623 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001624 case MVT::v16i8:
1625 case MVT::v8i16:
1626 case MVT::v4i32:
1627 case MVT::v2i64:
1628 case MVT::v4f32:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001629 case MVT::v2f64: {
1630 assert(!isFastCall && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001631 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
1632 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1633 break;
Evan Cheng48940d12006-04-27 01:32:22 +00001634 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001635 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001636 NumIntRegs += ObjIntRegs;
1637 NumXMMRegs += ObjXMMRegs;
Chris Lattner76ac0682005-11-15 00:40:23 +00001638 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001639 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +00001640 // XMM arguments have to be aligned on 16-byte boundary.
1641 if (ObjSize == 16)
1642 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng17e734f2006-05-23 21:06:34 +00001643 // Create the SelectionDAG nodes corresponding to a load from this
1644 // parameter.
1645 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1646 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001647 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
1648
Evan Cheng17e734f2006-05-23 21:06:34 +00001649 ArgOffset += ArgIncrement; // Move on to the next argument.
1650 }
1651
1652 ArgValues.push_back(ArgValue);
Chris Lattner76ac0682005-11-15 00:40:23 +00001653 }
1654
Evan Cheng17e734f2006-05-23 21:06:34 +00001655 ArgValues.push_back(Root);
1656
Chris Lattner76ac0682005-11-15 00:40:23 +00001657 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1658 // arguments and the arguments after the retaddr has been pushed are aligned.
1659 if ((ArgOffset & 7) == 0)
1660 ArgOffset += 4;
1661
1662 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001663 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner76ac0682005-11-15 00:40:23 +00001664 ReturnAddrIndex = 0; // No return address slot generated yet.
1665 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
1666 BytesCallerReserves = 0;
1667
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001668 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
1669
Chris Lattner76ac0682005-11-15 00:40:23 +00001670 // Finally, inform the code generator which regs we return values in.
Evan Cheng17e734f2006-05-23 21:06:34 +00001671 switch (getValueType(MF.getFunction()->getReturnType())) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001672 default: assert(0 && "Unknown type!");
1673 case MVT::isVoid: break;
Chris Lattnerf598d732006-10-03 17:18:42 +00001674 case MVT::i1:
Chris Lattner76ac0682005-11-15 00:40:23 +00001675 case MVT::i8:
1676 case MVT::i16:
1677 case MVT::i32:
1678 MF.addLiveOut(X86::EAX);
1679 break;
1680 case MVT::i64:
1681 MF.addLiveOut(X86::EAX);
1682 MF.addLiveOut(X86::EDX);
1683 break;
1684 case MVT::f32:
1685 case MVT::f64:
1686 MF.addLiveOut(X86::ST0);
1687 break;
Evan Cheng5ee96892006-05-25 18:56:34 +00001688 case MVT::v16i8:
1689 case MVT::v8i16:
1690 case MVT::v4i32:
1691 case MVT::v2i64:
1692 case MVT::v4f32:
1693 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001694 assert(!isFastCall && "Unknown result type");
Evan Cheng88decde2006-04-28 21:29:37 +00001695 MF.addLiveOut(X86::XMM0);
1696 break;
1697 }
Evan Cheng88decde2006-04-28 21:29:37 +00001698
Evan Cheng17e734f2006-05-23 21:06:34 +00001699 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001700 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +00001701 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001702}
1703
Chris Lattner104aa5d2006-09-26 03:57:53 +00001704SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +00001705 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +00001706 SDOperand Chain = Op.getOperand(0);
Evan Cheng2a330942006-05-25 00:59:30 +00001707 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1708 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +00001709 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1710
Chris Lattner76ac0682005-11-15 00:40:23 +00001711 // Count how many bytes are to be pushed on the stack.
1712 unsigned NumBytes = 0;
1713
1714 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001715 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1716 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001717 unsigned NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001718 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Chris Lattner76ac0682005-11-15 00:40:23 +00001719
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001720 static const unsigned GPRArgRegs[][2][2] = {
1721 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1722 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1723 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
Evan Cheng2a330942006-05-25 00:59:30 +00001724 };
1725 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001726 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001727 };
1728
Chris Lattner7802f3e2007-02-25 09:06:15 +00001729 bool isFastCall = CC == CallingConv::X86_FastCall;
1730 unsigned GPRInd = isFastCall ? 1 : 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001731 for (unsigned i = 0; i != NumOps; ++i) {
1732 SDOperand Arg = Op.getOperand(5+2*i);
1733
1734 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001735 default: assert(0 && "Unknown value type!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001736 case MVT::i8:
1737 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001738 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001739 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1740 if (NumIntRegs < MaxNumIntRegs) {
1741 ++NumIntRegs;
1742 break;
1743 }
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001744 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001745 case MVT::f32:
1746 NumBytes += 4;
1747 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001748 case MVT::f64:
1749 NumBytes += 8;
1750 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001751 case MVT::v16i8:
1752 case MVT::v8i16:
1753 case MVT::v4i32:
1754 case MVT::v2i64:
1755 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001756 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001757 assert(!isFastCall && "Unknown value type!");
1758 if (NumXMMRegs < 4)
1759 NumXMMRegs++;
1760 else {
1761 // XMM arguments have to be aligned on 16-byte boundary.
1762 NumBytes = ((NumBytes + 15) / 16) * 16;
1763 NumBytes += 16;
1764 }
1765 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001766 }
Evan Cheng2a330942006-05-25 00:59:30 +00001767 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001768
1769 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1770 // arguments and the arguments after the retaddr has been pushed are aligned.
1771 if ((NumBytes & 7) == 0)
1772 NumBytes += 4;
1773
Chris Lattner62c34842006-02-13 09:00:43 +00001774 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +00001775
1776 // Arguments go on the stack in reverse order, as specified by the ABI.
1777 unsigned ArgOffset = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +00001778 NumIntRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001779 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1780 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001781 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001782 for (unsigned i = 0; i != NumOps; ++i) {
1783 SDOperand Arg = Op.getOperand(5+2*i);
1784
1785 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001786 default: assert(0 && "Unexpected ValueType for argument!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001787 case MVT::i8:
1788 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001789 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001790 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1791 if (NumIntRegs < MaxNumIntRegs) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001792 unsigned RegToUse =
1793 GPRArgRegs[Arg.getValueType()-MVT::i8][GPRInd][NumIntRegs];
1794 RegsToPass.push_back(std::make_pair(RegToUse, Arg));
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001795 ++NumIntRegs;
1796 break;
1797 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001798 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001799 case MVT::f32: {
1800 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001801 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001802 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001803 ArgOffset += 4;
1804 break;
1805 }
Evan Cheng2a330942006-05-25 00:59:30 +00001806 case MVT::f64: {
Chris Lattner76ac0682005-11-15 00:40:23 +00001807 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001808 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001809 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001810 ArgOffset += 8;
1811 break;
1812 }
Evan Cheng2a330942006-05-25 00:59:30 +00001813 case MVT::v16i8:
1814 case MVT::v8i16:
1815 case MVT::v4i32:
1816 case MVT::v2i64:
1817 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001818 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001819 assert(!isFastCall && "Unexpected ValueType for argument!");
1820 if (NumXMMRegs < 4) {
1821 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1822 NumXMMRegs++;
1823 } else {
1824 // XMM arguments have to be aligned on 16-byte boundary.
1825 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1826 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1827 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1828 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1829 ArgOffset += 16;
1830 }
1831 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001832 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001833 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001834
Evan Cheng2a330942006-05-25 00:59:30 +00001835 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001836 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1837 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001838
Nate Begeman7e5496d2006-02-17 00:03:04 +00001839 // Build a sequence of copy-to-reg nodes chained together with token chain
1840 // and flag operands which copy the outgoing args into registers.
1841 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001842 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1843 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1844 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001845 InFlag = Chain.getValue(1);
1846 }
1847
Evan Cheng2a330942006-05-25 00:59:30 +00001848 // If the callee is a GlobalAddress node (quite common, every direct call is)
1849 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001850 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001851 // We should use extra load for direct calls to dllimported functions in
1852 // non-JIT mode.
1853 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1854 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001855 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1856 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001857 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1858
Evan Cheng84a041e2007-02-21 21:18:14 +00001859 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1860 // GOT pointer.
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001861 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1862 Subtarget->isPICStyleGOT()) {
1863 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1864 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1865 InFlag);
1866 InFlag = Chain.getValue(1);
1867 }
1868
Chris Lattnere56fef92007-02-25 06:40:16 +00001869 // Returns a chain & a flag for retval copy to use.
1870 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001871 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001872 Ops.push_back(Chain);
1873 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001874
1875 // Add argument registers to the end of the list so that they are known live
1876 // into the call.
1877 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001878 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001879 RegsToPass[i].second.getValueType()));
1880
Evan Cheng84a041e2007-02-21 21:18:14 +00001881 // Add an implicit use GOT pointer in EBX.
1882 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1883 Subtarget->isPICStyleGOT())
1884 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1885
Nate Begeman7e5496d2006-02-17 00:03:04 +00001886 if (InFlag.Val)
1887 Ops.push_back(InFlag);
1888
1889 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001890 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001891 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001892 InFlag = Chain.getValue(1);
1893
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001894 // Returns a flag for retval copy to use.
1895 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001896 Ops.clear();
1897 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001898 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1899 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001900 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001901 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001902 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001903
Chris Lattnerba474f52007-02-25 09:10:05 +00001904 // Handle result values, copying them out of physregs into vregs that we
1905 // return.
1906 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001907}
1908
1909SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1910 if (ReturnAddrIndex == 0) {
1911 // Set up a frame object for the return address.
1912 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001913 if (Subtarget->is64Bit())
1914 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1915 else
1916 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Chris Lattner76ac0682005-11-15 00:40:23 +00001917 }
1918
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001919 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00001920}
1921
1922
1923
Evan Cheng45df7f82006-01-30 23:41:35 +00001924/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1925/// specific condition code. It returns a false if it cannot do a direct
Chris Lattner7a627672006-09-13 03:22:10 +00001926/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1927/// needed.
Evan Cheng78038292006-04-05 23:38:46 +00001928static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattner7a627672006-09-13 03:22:10 +00001929 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1930 SelectionDAG &DAG) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001931 X86CC = X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001932 if (!isFP) {
Chris Lattner971e3392006-09-13 17:04:54 +00001933 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1934 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1935 // X > -1 -> X == 0, jump !sign.
1936 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001937 X86CC = X86::COND_NS;
Chris Lattner971e3392006-09-13 17:04:54 +00001938 return true;
1939 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1940 // X < 0 -> X == 0, jump on sign.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001941 X86CC = X86::COND_S;
Chris Lattner971e3392006-09-13 17:04:54 +00001942 return true;
1943 }
Chris Lattner7a627672006-09-13 03:22:10 +00001944 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001945
Evan Cheng172fce72006-01-06 00:43:03 +00001946 switch (SetCCOpcode) {
1947 default: break;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001948 case ISD::SETEQ: X86CC = X86::COND_E; break;
1949 case ISD::SETGT: X86CC = X86::COND_G; break;
1950 case ISD::SETGE: X86CC = X86::COND_GE; break;
1951 case ISD::SETLT: X86CC = X86::COND_L; break;
1952 case ISD::SETLE: X86CC = X86::COND_LE; break;
1953 case ISD::SETNE: X86CC = X86::COND_NE; break;
1954 case ISD::SETULT: X86CC = X86::COND_B; break;
1955 case ISD::SETUGT: X86CC = X86::COND_A; break;
1956 case ISD::SETULE: X86CC = X86::COND_BE; break;
1957 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001958 }
1959 } else {
1960 // On a floating point condition, the flags are set as follows:
1961 // ZF PF CF op
1962 // 0 | 0 | 0 | X > Y
1963 // 0 | 0 | 1 | X < Y
1964 // 1 | 0 | 0 | X == Y
1965 // 1 | 1 | 1 | unordered
Chris Lattner7a627672006-09-13 03:22:10 +00001966 bool Flip = false;
Evan Cheng172fce72006-01-06 00:43:03 +00001967 switch (SetCCOpcode) {
1968 default: break;
1969 case ISD::SETUEQ:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001970 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001971 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001972 case ISD::SETOGT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001973 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001974 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001975 case ISD::SETOGE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001976 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001977 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001978 case ISD::SETULT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001979 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001980 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001981 case ISD::SETULE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001982 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001983 case ISD::SETONE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001984 case ISD::SETNE: X86CC = X86::COND_NE; break;
1985 case ISD::SETUO: X86CC = X86::COND_P; break;
1986 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001987 }
Chris Lattner7a627672006-09-13 03:22:10 +00001988 if (Flip)
1989 std::swap(LHS, RHS);
Evan Cheng172fce72006-01-06 00:43:03 +00001990 }
Evan Cheng45df7f82006-01-30 23:41:35 +00001991
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001992 return X86CC != X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001993}
1994
Evan Cheng339edad2006-01-11 00:33:36 +00001995/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1996/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001997/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00001998static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00001999 switch (X86CC) {
2000 default:
2001 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002002 case X86::COND_B:
2003 case X86::COND_BE:
2004 case X86::COND_E:
2005 case X86::COND_P:
2006 case X86::COND_A:
2007 case X86::COND_AE:
2008 case X86::COND_NE:
2009 case X86::COND_NP:
Evan Cheng73a1ad92006-01-10 20:26:56 +00002010 return true;
2011 }
2012}
2013
Evan Chengc995b452006-04-06 23:23:56 +00002014/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00002015/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00002016static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
2017 if (Op.getOpcode() == ISD::UNDEF)
2018 return true;
2019
2020 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00002021 return (Val >= Low && Val < Hi);
2022}
2023
2024/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2025/// true if Op is undef or if its value equal to the specified value.
2026static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
2027 if (Op.getOpcode() == ISD::UNDEF)
2028 return true;
2029 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00002030}
2031
Evan Cheng68ad48b2006-03-22 18:59:22 +00002032/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2033/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2034bool X86::isPSHUFDMask(SDNode *N) {
2035 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2036
2037 if (N->getNumOperands() != 4)
2038 return false;
2039
2040 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00002041 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002042 SDOperand Arg = N->getOperand(i);
2043 if (Arg.getOpcode() == ISD::UNDEF) continue;
2044 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2045 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00002046 return false;
2047 }
2048
2049 return true;
2050}
2051
2052/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002053/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002054bool X86::isPSHUFHWMask(SDNode *N) {
2055 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2056
2057 if (N->getNumOperands() != 8)
2058 return false;
2059
2060 // Lower quadword copied in order.
2061 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002062 SDOperand Arg = N->getOperand(i);
2063 if (Arg.getOpcode() == ISD::UNDEF) continue;
2064 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2065 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00002066 return false;
2067 }
2068
2069 // Upper quadword shuffled.
2070 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002071 SDOperand Arg = N->getOperand(i);
2072 if (Arg.getOpcode() == ISD::UNDEF) continue;
2073 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2074 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002075 if (Val < 4 || Val > 7)
2076 return false;
2077 }
2078
2079 return true;
2080}
2081
2082/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002083/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002084bool X86::isPSHUFLWMask(SDNode *N) {
2085 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2086
2087 if (N->getNumOperands() != 8)
2088 return false;
2089
2090 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00002091 for (unsigned i = 4; i != 8; ++i)
2092 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00002093 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00002094
2095 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00002096 for (unsigned i = 0; i != 4; ++i)
2097 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00002098 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00002099
2100 return true;
2101}
2102
Evan Chengd27fb3e2006-03-24 01:18:28 +00002103/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2104/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner35a08552007-02-25 07:10:00 +00002105static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002106 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002107
Evan Cheng60f0b892006-04-20 08:58:49 +00002108 unsigned Half = NumElems / 2;
2109 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002110 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng60f0b892006-04-20 08:58:49 +00002111 return false;
2112 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002113 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00002114 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002115
2116 return true;
2117}
2118
Evan Cheng60f0b892006-04-20 08:58:49 +00002119bool X86::isSHUFPMask(SDNode *N) {
2120 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002121 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002122}
2123
2124/// isCommutedSHUFP - Returns true if the shuffle mask is except
2125/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2126/// half elements to come from vector 1 (which would equal the dest.) and
2127/// the upper half to come from vector 2.
Chris Lattner35a08552007-02-25 07:10:00 +00002128static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
2129 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002130
Chris Lattner35a08552007-02-25 07:10:00 +00002131 unsigned Half = NumOps / 2;
Evan Cheng60f0b892006-04-20 08:58:49 +00002132 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002133 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00002134 return false;
Chris Lattner35a08552007-02-25 07:10:00 +00002135 for (unsigned i = Half; i < NumOps; ++i)
2136 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng60f0b892006-04-20 08:58:49 +00002137 return false;
2138 return true;
2139}
2140
2141static bool isCommutedSHUFP(SDNode *N) {
2142 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002143 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002144}
2145
Evan Cheng2595a682006-03-24 02:58:06 +00002146/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2147/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2148bool X86::isMOVHLPSMask(SDNode *N) {
2149 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2150
Evan Cheng1a194a52006-03-28 06:50:32 +00002151 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00002152 return false;
2153
Evan Cheng1a194a52006-03-28 06:50:32 +00002154 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00002155 return isUndefOrEqual(N->getOperand(0), 6) &&
2156 isUndefOrEqual(N->getOperand(1), 7) &&
2157 isUndefOrEqual(N->getOperand(2), 2) &&
2158 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00002159}
2160
Evan Cheng922e1912006-11-07 22:14:24 +00002161/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2162/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2163/// <2, 3, 2, 3>
2164bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2165 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2166
2167 if (N->getNumOperands() != 4)
2168 return false;
2169
2170 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2171 return isUndefOrEqual(N->getOperand(0), 2) &&
2172 isUndefOrEqual(N->getOperand(1), 3) &&
2173 isUndefOrEqual(N->getOperand(2), 2) &&
2174 isUndefOrEqual(N->getOperand(3), 3);
2175}
2176
Evan Chengc995b452006-04-06 23:23:56 +00002177/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2178/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2179bool X86::isMOVLPMask(SDNode *N) {
2180 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2181
2182 unsigned NumElems = N->getNumOperands();
2183 if (NumElems != 2 && NumElems != 4)
2184 return false;
2185
Evan Chengac847262006-04-07 21:53:05 +00002186 for (unsigned i = 0; i < NumElems/2; ++i)
2187 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2188 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002189
Evan Chengac847262006-04-07 21:53:05 +00002190 for (unsigned i = NumElems/2; i < NumElems; ++i)
2191 if (!isUndefOrEqual(N->getOperand(i), i))
2192 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002193
2194 return true;
2195}
2196
2197/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00002198/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2199/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00002200bool X86::isMOVHPMask(SDNode *N) {
2201 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2202
2203 unsigned NumElems = N->getNumOperands();
2204 if (NumElems != 2 && NumElems != 4)
2205 return false;
2206
Evan Chengac847262006-04-07 21:53:05 +00002207 for (unsigned i = 0; i < NumElems/2; ++i)
2208 if (!isUndefOrEqual(N->getOperand(i), i))
2209 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002210
2211 for (unsigned i = 0; i < NumElems/2; ++i) {
2212 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00002213 if (!isUndefOrEqual(Arg, i + NumElems))
2214 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002215 }
2216
2217 return true;
2218}
2219
Evan Cheng5df75882006-03-28 00:39:58 +00002220/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2221/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner35a08552007-02-25 07:10:00 +00002222bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
2223 bool V2IsSplat = false) {
2224 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng5df75882006-03-28 00:39:58 +00002225 return false;
2226
Chris Lattner35a08552007-02-25 07:10:00 +00002227 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2228 SDOperand BitI = Elts[i];
2229 SDOperand BitI1 = Elts[i+1];
Evan Chengac847262006-04-07 21:53:05 +00002230 if (!isUndefOrEqual(BitI, j))
2231 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002232 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00002233 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002234 return false;
2235 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00002236 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002237 return false;
2238 }
Evan Cheng5df75882006-03-28 00:39:58 +00002239 }
2240
2241 return true;
2242}
2243
Evan Cheng60f0b892006-04-20 08:58:49 +00002244bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2245 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002246 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00002247}
2248
Evan Cheng2bc32802006-03-28 02:43:26 +00002249/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2250/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner35a08552007-02-25 07:10:00 +00002251bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
2252 bool V2IsSplat = false) {
2253 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng2bc32802006-03-28 02:43:26 +00002254 return false;
2255
Chris Lattner35a08552007-02-25 07:10:00 +00002256 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2257 SDOperand BitI = Elts[i];
2258 SDOperand BitI1 = Elts[i+1];
2259 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengac847262006-04-07 21:53:05 +00002260 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002261 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00002262 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002263 return false;
2264 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00002265 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002266 return false;
2267 }
Evan Cheng2bc32802006-03-28 02:43:26 +00002268 }
2269
2270 return true;
2271}
2272
Evan Cheng60f0b892006-04-20 08:58:49 +00002273bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2274 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002275 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00002276}
2277
Evan Chengf3b52c82006-04-05 07:20:06 +00002278/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2279/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2280/// <0, 0, 1, 1>
2281bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2282 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2283
2284 unsigned NumElems = N->getNumOperands();
2285 if (NumElems != 4 && NumElems != 8 && NumElems != 16)
2286 return false;
2287
2288 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
2289 SDOperand BitI = N->getOperand(i);
2290 SDOperand BitI1 = N->getOperand(i+1);
2291
Evan Chengac847262006-04-07 21:53:05 +00002292 if (!isUndefOrEqual(BitI, j))
2293 return false;
2294 if (!isUndefOrEqual(BitI1, j))
2295 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00002296 }
2297
2298 return true;
2299}
2300
Evan Chenge8b51802006-04-21 01:05:10 +00002301/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2302/// specifies a shuffle of elements that is suitable for input to MOVSS,
2303/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner35a08552007-02-25 07:10:00 +00002304static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
2305 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00002306 return false;
2307
Chris Lattner35a08552007-02-25 07:10:00 +00002308 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002309 return false;
2310
Chris Lattner35a08552007-02-25 07:10:00 +00002311 for (unsigned i = 1; i < NumElts; ++i) {
2312 if (!isUndefOrEqual(Elts[i], i))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002313 return false;
2314 }
2315
2316 return true;
2317}
Evan Chengf3b52c82006-04-05 07:20:06 +00002318
Evan Chenge8b51802006-04-21 01:05:10 +00002319bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002320 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002321 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002322}
2323
Evan Chenge8b51802006-04-21 01:05:10 +00002324/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2325/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00002326/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner35a08552007-02-25 07:10:00 +00002327static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
2328 bool V2IsSplat = false,
Evan Cheng89c5d042006-09-08 01:50:06 +00002329 bool V2IsUndef = false) {
Chris Lattner35a08552007-02-25 07:10:00 +00002330 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00002331 return false;
2332
2333 if (!isUndefOrEqual(Ops[0], 0))
2334 return false;
2335
Chris Lattner35a08552007-02-25 07:10:00 +00002336 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002337 SDOperand Arg = Ops[i];
Chris Lattner35a08552007-02-25 07:10:00 +00002338 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2339 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2340 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng89c5d042006-09-08 01:50:06 +00002341 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002342 }
2343
2344 return true;
2345}
2346
Evan Cheng89c5d042006-09-08 01:50:06 +00002347static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2348 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002349 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002350 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2351 V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00002352}
2353
Evan Cheng5d247f82006-04-14 21:59:03 +00002354/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2355/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2356bool X86::isMOVSHDUPMask(SDNode *N) {
2357 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2358
2359 if (N->getNumOperands() != 4)
2360 return false;
2361
2362 // Expect 1, 1, 3, 3
2363 for (unsigned i = 0; i < 2; ++i) {
2364 SDOperand Arg = N->getOperand(i);
2365 if (Arg.getOpcode() == ISD::UNDEF) continue;
2366 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2367 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2368 if (Val != 1) return false;
2369 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002370
2371 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002372 for (unsigned i = 2; i < 4; ++i) {
2373 SDOperand Arg = N->getOperand(i);
2374 if (Arg.getOpcode() == ISD::UNDEF) continue;
2375 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2376 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2377 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002378 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002379 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002380
Evan Cheng6222cf22006-04-15 05:37:34 +00002381 // Don't use movshdup if it can be done with a shufps.
2382 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002383}
2384
2385/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2386/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2387bool X86::isMOVSLDUPMask(SDNode *N) {
2388 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2389
2390 if (N->getNumOperands() != 4)
2391 return false;
2392
2393 // Expect 0, 0, 2, 2
2394 for (unsigned i = 0; i < 2; ++i) {
2395 SDOperand Arg = N->getOperand(i);
2396 if (Arg.getOpcode() == ISD::UNDEF) continue;
2397 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2398 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2399 if (Val != 0) return false;
2400 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002401
2402 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002403 for (unsigned i = 2; i < 4; ++i) {
2404 SDOperand Arg = N->getOperand(i);
2405 if (Arg.getOpcode() == ISD::UNDEF) continue;
2406 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2407 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2408 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002409 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002410 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002411
Evan Cheng6222cf22006-04-15 05:37:34 +00002412 // Don't use movshdup if it can be done with a shufps.
2413 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002414}
2415
Evan Chengd097e672006-03-22 02:53:00 +00002416/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2417/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00002418static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002419 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2420
Evan Chengd097e672006-03-22 02:53:00 +00002421 // This is a splat operation if each element of the permute is the same, and
2422 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002423 unsigned NumElems = N->getNumOperands();
2424 SDOperand ElementBase;
2425 unsigned i = 0;
2426 for (; i != NumElems; ++i) {
2427 SDOperand Elt = N->getOperand(i);
Reid Spencerde46e482006-11-02 20:25:50 +00002428 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002429 ElementBase = Elt;
2430 break;
2431 }
2432 }
2433
2434 if (!ElementBase.Val)
2435 return false;
2436
2437 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002438 SDOperand Arg = N->getOperand(i);
2439 if (Arg.getOpcode() == ISD::UNDEF) continue;
2440 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002441 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00002442 }
2443
2444 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002445 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00002446}
2447
Evan Cheng5022b342006-04-17 20:43:08 +00002448/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2449/// a splat of a single element and it's a 2 or 4 element mask.
2450bool X86::isSplatMask(SDNode *N) {
2451 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2452
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002453 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00002454 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2455 return false;
2456 return ::isSplatMask(N);
2457}
2458
Evan Chenge056dd52006-10-27 21:08:32 +00002459/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2460/// specifies a splat of zero element.
2461bool X86::isSplatLoMask(SDNode *N) {
2462 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2463
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002464 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chenge056dd52006-10-27 21:08:32 +00002465 if (!isUndefOrEqual(N->getOperand(i), 0))
2466 return false;
2467 return true;
2468}
2469
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002470/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2471/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2472/// instructions.
2473unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002474 unsigned NumOperands = N->getNumOperands();
2475 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2476 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00002477 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002478 unsigned Val = 0;
2479 SDOperand Arg = N->getOperand(NumOperands-i-1);
2480 if (Arg.getOpcode() != ISD::UNDEF)
2481 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00002482 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002483 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00002484 if (i != NumOperands - 1)
2485 Mask <<= Shift;
2486 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002487
2488 return Mask;
2489}
2490
Evan Chengb7fedff2006-03-29 23:07:14 +00002491/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2492/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2493/// instructions.
2494unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2495 unsigned Mask = 0;
2496 // 8 nodes, but we only care about the last 4.
2497 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002498 unsigned Val = 0;
2499 SDOperand Arg = N->getOperand(i);
2500 if (Arg.getOpcode() != ISD::UNDEF)
2501 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002502 Mask |= (Val - 4);
2503 if (i != 4)
2504 Mask <<= 2;
2505 }
2506
2507 return Mask;
2508}
2509
2510/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2511/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2512/// instructions.
2513unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2514 unsigned Mask = 0;
2515 // 8 nodes, but we only care about the first 4.
2516 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002517 unsigned Val = 0;
2518 SDOperand Arg = N->getOperand(i);
2519 if (Arg.getOpcode() != ISD::UNDEF)
2520 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002521 Mask |= Val;
2522 if (i != 0)
2523 Mask <<= 2;
2524 }
2525
2526 return Mask;
2527}
2528
Evan Cheng59a63552006-04-05 01:47:37 +00002529/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2530/// specifies a 8 element shuffle that can be broken into a pair of
2531/// PSHUFHW and PSHUFLW.
2532static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2533 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2534
2535 if (N->getNumOperands() != 8)
2536 return false;
2537
2538 // Lower quadword shuffled.
2539 for (unsigned i = 0; i != 4; ++i) {
2540 SDOperand Arg = N->getOperand(i);
2541 if (Arg.getOpcode() == ISD::UNDEF) continue;
2542 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2543 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2544 if (Val > 4)
2545 return false;
2546 }
2547
2548 // Upper quadword shuffled.
2549 for (unsigned i = 4; i != 8; ++i) {
2550 SDOperand Arg = N->getOperand(i);
2551 if (Arg.getOpcode() == ISD::UNDEF) continue;
2552 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2553 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2554 if (Val < 4 || Val > 7)
2555 return false;
2556 }
2557
2558 return true;
2559}
2560
Evan Chengc995b452006-04-06 23:23:56 +00002561/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2562/// values in ther permute mask.
Evan Chengc415c5b2006-10-25 21:49:50 +00002563static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2564 SDOperand &V2, SDOperand &Mask,
2565 SelectionDAG &DAG) {
Evan Chengc995b452006-04-06 23:23:56 +00002566 MVT::ValueType VT = Op.getValueType();
2567 MVT::ValueType MaskVT = Mask.getValueType();
2568 MVT::ValueType EltVT = MVT::getVectorBaseType(MaskVT);
2569 unsigned NumElems = Mask.getNumOperands();
Chris Lattner35a08552007-02-25 07:10:00 +00002570 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc995b452006-04-06 23:23:56 +00002571
2572 for (unsigned i = 0; i != NumElems; ++i) {
2573 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00002574 if (Arg.getOpcode() == ISD::UNDEF) {
2575 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2576 continue;
2577 }
Evan Chengc995b452006-04-06 23:23:56 +00002578 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2579 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2580 if (Val < NumElems)
2581 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2582 else
2583 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2584 }
2585
Evan Chengc415c5b2006-10-25 21:49:50 +00002586 std::swap(V1, V2);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002587 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc415c5b2006-10-25 21:49:50 +00002588 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chengc995b452006-04-06 23:23:56 +00002589}
2590
Evan Cheng7855e4d2006-04-19 20:35:22 +00002591/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2592/// match movhlps. The lower half elements should come from upper half of
2593/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002594/// half of V2 (and in order).
Evan Cheng7855e4d2006-04-19 20:35:22 +00002595static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2596 unsigned NumElems = Mask->getNumOperands();
2597 if (NumElems != 4)
2598 return false;
2599 for (unsigned i = 0, e = 2; i != e; ++i)
2600 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2601 return false;
2602 for (unsigned i = 2; i != 4; ++i)
2603 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2604 return false;
2605 return true;
2606}
2607
Evan Chengc995b452006-04-06 23:23:56 +00002608/// isScalarLoadToVector - Returns true if the node is a scalar load that
2609/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00002610static inline bool isScalarLoadToVector(SDNode *N) {
2611 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2612 N = N->getOperand(0).Val;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002613 return ISD::isNON_EXTLoad(N);
Evan Chengc995b452006-04-06 23:23:56 +00002614 }
2615 return false;
2616}
2617
Evan Cheng7855e4d2006-04-19 20:35:22 +00002618/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2619/// match movlp{s|d}. The lower half elements should come from lower half of
2620/// V1 (and in order), and the upper half elements should come from the upper
2621/// half of V2 (and in order). And since V1 will become the source of the
2622/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Chenge646abb2006-10-09 21:39:25 +00002623static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002624 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng7855e4d2006-04-19 20:35:22 +00002625 return false;
Evan Chenge646abb2006-10-09 21:39:25 +00002626 // Is V2 is a vector load, don't do this transformation. We will try to use
2627 // load folding shufps op.
2628 if (ISD::isNON_EXTLoad(V2))
2629 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002630
Evan Cheng7855e4d2006-04-19 20:35:22 +00002631 unsigned NumElems = Mask->getNumOperands();
2632 if (NumElems != 2 && NumElems != 4)
2633 return false;
2634 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2635 if (!isUndefOrEqual(Mask->getOperand(i), i))
2636 return false;
2637 for (unsigned i = NumElems/2; i != NumElems; ++i)
2638 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2639 return false;
2640 return true;
Evan Chengc995b452006-04-06 23:23:56 +00002641}
2642
Evan Cheng60f0b892006-04-20 08:58:49 +00002643/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2644/// all the same.
2645static bool isSplatVector(SDNode *N) {
2646 if (N->getOpcode() != ISD::BUILD_VECTOR)
2647 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002648
Evan Cheng60f0b892006-04-20 08:58:49 +00002649 SDOperand SplatValue = N->getOperand(0);
2650 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2651 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00002652 return false;
2653 return true;
2654}
2655
Evan Cheng89c5d042006-09-08 01:50:06 +00002656/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2657/// to an undef.
2658static bool isUndefShuffle(SDNode *N) {
2659 if (N->getOpcode() != ISD::BUILD_VECTOR)
2660 return false;
2661
2662 SDOperand V1 = N->getOperand(0);
2663 SDOperand V2 = N->getOperand(1);
2664 SDOperand Mask = N->getOperand(2);
2665 unsigned NumElems = Mask.getNumOperands();
2666 for (unsigned i = 0; i != NumElems; ++i) {
2667 SDOperand Arg = Mask.getOperand(i);
2668 if (Arg.getOpcode() != ISD::UNDEF) {
2669 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2670 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2671 return false;
2672 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2673 return false;
2674 }
2675 }
2676 return true;
2677}
2678
Evan Cheng60f0b892006-04-20 08:58:49 +00002679/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2680/// that point to V2 points to its first element.
2681static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2682 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2683
2684 bool Changed = false;
Chris Lattner35a08552007-02-25 07:10:00 +00002685 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002686 unsigned NumElems = Mask.getNumOperands();
2687 for (unsigned i = 0; i != NumElems; ++i) {
2688 SDOperand Arg = Mask.getOperand(i);
2689 if (Arg.getOpcode() != ISD::UNDEF) {
2690 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2691 if (Val > NumElems) {
2692 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2693 Changed = true;
2694 }
2695 }
2696 MaskVec.push_back(Arg);
2697 }
2698
2699 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002700 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2701 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002702 return Mask;
2703}
2704
Evan Chenge8b51802006-04-21 01:05:10 +00002705/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2706/// operation of specified width.
2707static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002708 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2709 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2710
Chris Lattner35a08552007-02-25 07:10:00 +00002711 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002712 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2713 for (unsigned i = 1; i != NumElems; ++i)
2714 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002715 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002716}
2717
Evan Cheng5022b342006-04-17 20:43:08 +00002718/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2719/// of specified width.
2720static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2721 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2722 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002723 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5022b342006-04-17 20:43:08 +00002724 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2725 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2726 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2727 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002728 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00002729}
2730
Evan Cheng60f0b892006-04-20 08:58:49 +00002731/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2732/// of specified width.
2733static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2734 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2735 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2736 unsigned Half = NumElems/2;
Chris Lattner35a08552007-02-25 07:10:00 +00002737 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002738 for (unsigned i = 0; i != Half; ++i) {
2739 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2740 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2741 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002742 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002743}
2744
Evan Chenge8b51802006-04-21 01:05:10 +00002745/// getZeroVector - Returns a vector of specified type with all zero elements.
2746///
2747static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2748 assert(MVT::isVector(VT) && "Expected a vector type");
2749 unsigned NumElems = getVectorNumElements(VT);
2750 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2751 bool isFP = MVT::isFloatingPoint(EVT);
2752 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002753 SmallVector<SDOperand, 8> ZeroVec(NumElems, Zero);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002754 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
Evan Chenge8b51802006-04-21 01:05:10 +00002755}
2756
Evan Cheng5022b342006-04-17 20:43:08 +00002757/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2758///
2759static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2760 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00002761 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00002762 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00002763 unsigned NumElems = Mask.getNumOperands();
2764 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002765 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00002766 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002767 NumElems >>= 1;
2768 }
2769 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2770
2771 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00002772 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002773 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00002774 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002775 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2776}
2777
Evan Chenge8b51802006-04-21 01:05:10 +00002778/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2779/// constant +0.0.
2780static inline bool isZeroNode(SDOperand Elt) {
2781 return ((isa<ConstantSDNode>(Elt) &&
2782 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2783 (isa<ConstantFPSDNode>(Elt) &&
2784 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
2785}
2786
Evan Cheng14215c32006-04-21 23:03:30 +00002787/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
2788/// vector and zero or undef vector.
2789static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00002790 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00002791 bool isZero, SelectionDAG &DAG) {
2792 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00002793 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2794 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
2795 SDOperand Zero = DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002796 SmallVector<SDOperand, 8> MaskVec(NumElems, Zero);
Evan Chenge8b51802006-04-21 01:05:10 +00002797 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002798 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2799 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00002800 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00002801}
2802
Evan Chengb0461082006-04-24 18:01:45 +00002803/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2804///
2805static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2806 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002807 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002808 if (NumNonZero > 8)
2809 return SDOperand();
2810
2811 SDOperand V(0, 0);
2812 bool First = true;
2813 for (unsigned i = 0; i < 16; ++i) {
2814 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2815 if (ThisIsNonZero && First) {
2816 if (NumZero)
2817 V = getZeroVector(MVT::v8i16, DAG);
2818 else
2819 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2820 First = false;
2821 }
2822
2823 if ((i & 1) != 0) {
2824 SDOperand ThisElt(0, 0), LastElt(0, 0);
2825 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2826 if (LastIsNonZero) {
2827 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2828 }
2829 if (ThisIsNonZero) {
2830 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2831 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2832 ThisElt, DAG.getConstant(8, MVT::i8));
2833 if (LastIsNonZero)
2834 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2835 } else
2836 ThisElt = LastElt;
2837
2838 if (ThisElt.Val)
2839 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002840 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002841 }
2842 }
2843
2844 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2845}
2846
2847/// LowerBuildVectorv16i8 - Custom lower build_vector of v8i16.
2848///
2849static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2850 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002851 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002852 if (NumNonZero > 4)
2853 return SDOperand();
2854
2855 SDOperand V(0, 0);
2856 bool First = true;
2857 for (unsigned i = 0; i < 8; ++i) {
2858 bool isNonZero = (NonZeros & (1 << i)) != 0;
2859 if (isNonZero) {
2860 if (First) {
2861 if (NumZero)
2862 V = getZeroVector(MVT::v8i16, DAG);
2863 else
2864 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2865 First = false;
2866 }
2867 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002868 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002869 }
2870 }
2871
2872 return V;
2873}
2874
Evan Chenga9467aa2006-04-25 20:13:52 +00002875SDOperand
2876X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2877 // All zero's are handled with pxor.
2878 if (ISD::isBuildVectorAllZeros(Op.Val))
2879 return Op;
2880
2881 // All one's are handled with pcmpeqd.
2882 if (ISD::isBuildVectorAllOnes(Op.Val))
2883 return Op;
2884
2885 MVT::ValueType VT = Op.getValueType();
2886 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2887 unsigned EVTBits = MVT::getSizeInBits(EVT);
2888
2889 unsigned NumElems = Op.getNumOperands();
2890 unsigned NumZero = 0;
2891 unsigned NumNonZero = 0;
2892 unsigned NonZeros = 0;
2893 std::set<SDOperand> Values;
2894 for (unsigned i = 0; i < NumElems; ++i) {
2895 SDOperand Elt = Op.getOperand(i);
2896 if (Elt.getOpcode() != ISD::UNDEF) {
2897 Values.insert(Elt);
2898 if (isZeroNode(Elt))
2899 NumZero++;
2900 else {
2901 NonZeros |= (1 << i);
2902 NumNonZero++;
2903 }
2904 }
2905 }
2906
2907 if (NumNonZero == 0)
2908 // Must be a mix of zero and undef. Return a zero vector.
2909 return getZeroVector(VT, DAG);
2910
2911 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2912 if (Values.size() == 1)
2913 return SDOperand();
2914
2915 // Special case for single non-zero element.
Evan Cheng798b3062006-10-25 20:48:19 +00002916 if (NumNonZero == 1) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002917 unsigned Idx = CountTrailingZeros_32(NonZeros);
2918 SDOperand Item = Op.getOperand(Idx);
2919 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2920 if (Idx == 0)
2921 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2922 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2923 NumZero > 0, DAG);
2924
2925 if (EVTBits == 32) {
2926 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2927 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2928 DAG);
2929 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2930 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002931 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002932 for (unsigned i = 0; i < NumElems; i++)
2933 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002934 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2935 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002936 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2937 DAG.getNode(ISD::UNDEF, VT), Mask);
2938 }
2939 }
2940
Evan Cheng8c5766e2006-10-04 18:33:38 +00002941 // Let legalizer expand 2-wide build_vector's.
Evan Chenga9467aa2006-04-25 20:13:52 +00002942 if (EVTBits == 64)
2943 return SDOperand();
2944
2945 // If element VT is < 32 bits, convert it to inserts into a zero vector.
2946 if (EVTBits == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002947 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
2948 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002949 if (V.Val) return V;
2950 }
2951
2952 if (EVTBits == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002953 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
2954 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002955 if (V.Val) return V;
2956 }
2957
2958 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner35a08552007-02-25 07:10:00 +00002959 SmallVector<SDOperand, 8> V;
2960 V.resize(NumElems);
Evan Chenga9467aa2006-04-25 20:13:52 +00002961 if (NumElems == 4 && NumZero > 0) {
2962 for (unsigned i = 0; i < 4; ++i) {
2963 bool isZero = !(NonZeros & (1 << i));
2964 if (isZero)
2965 V[i] = getZeroVector(VT, DAG);
2966 else
2967 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2968 }
2969
2970 for (unsigned i = 0; i < 2; ++i) {
2971 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
2972 default: break;
2973 case 0:
2974 V[i] = V[i*2]; // Must be a zero vector.
2975 break;
2976 case 1:
2977 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
2978 getMOVLMask(NumElems, DAG));
2979 break;
2980 case 2:
2981 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2982 getMOVLMask(NumElems, DAG));
2983 break;
2984 case 3:
2985 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2986 getUnpacklMask(NumElems, DAG));
2987 break;
2988 }
2989 }
2990
Evan Cheng9fee4422006-05-16 07:21:53 +00002991 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002992 // clears the upper bits.
Evan Chenga9467aa2006-04-25 20:13:52 +00002993 // FIXME: we can do the same for v4f32 case when we know both parts of
2994 // the lower half come from scalar_to_vector (loadf32). We should do
2995 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng798b3062006-10-25 20:48:19 +00002996 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Chenga9467aa2006-04-25 20:13:52 +00002997 return V[0];
2998 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2999 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003000 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003001 bool Reverse = (NonZeros & 0x3) == 2;
3002 for (unsigned i = 0; i < 2; ++i)
3003 if (Reverse)
3004 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3005 else
3006 MaskVec.push_back(DAG.getConstant(i, EVT));
3007 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3008 for (unsigned i = 0; i < 2; ++i)
3009 if (Reverse)
3010 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3011 else
3012 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003013 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3014 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003015 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3016 }
3017
3018 if (Values.size() > 2) {
3019 // Expand into a number of unpckl*.
3020 // e.g. for v4f32
3021 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3022 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3023 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
3024 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
3025 for (unsigned i = 0; i < NumElems; ++i)
3026 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3027 NumElems >>= 1;
3028 while (NumElems != 0) {
3029 for (unsigned i = 0; i < NumElems; ++i)
3030 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3031 UnpckMask);
3032 NumElems >>= 1;
3033 }
3034 return V[0];
3035 }
3036
3037 return SDOperand();
3038}
3039
3040SDOperand
3041X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
3042 SDOperand V1 = Op.getOperand(0);
3043 SDOperand V2 = Op.getOperand(1);
3044 SDOperand PermMask = Op.getOperand(2);
3045 MVT::ValueType VT = Op.getValueType();
3046 unsigned NumElems = PermMask.getNumOperands();
3047 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3048 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Cheng949bcc92006-10-16 06:36:00 +00003049 bool V1IsSplat = false;
3050 bool V2IsSplat = false;
Evan Chenga9467aa2006-04-25 20:13:52 +00003051
Evan Cheng89c5d042006-09-08 01:50:06 +00003052 if (isUndefShuffle(Op.Val))
3053 return DAG.getNode(ISD::UNDEF, VT);
3054
Evan Chenga9467aa2006-04-25 20:13:52 +00003055 if (isSplatMask(PermMask.Val)) {
3056 if (NumElems <= 4) return Op;
3057 // Promote it to a v4i32 splat.
Evan Cheng798b3062006-10-25 20:48:19 +00003058 return PromoteSplat(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003059 }
3060
Evan Cheng798b3062006-10-25 20:48:19 +00003061 if (X86::isMOVLMask(PermMask.Val))
3062 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003063
Evan Cheng798b3062006-10-25 20:48:19 +00003064 if (X86::isMOVSHDUPMask(PermMask.Val) ||
3065 X86::isMOVSLDUPMask(PermMask.Val) ||
3066 X86::isMOVHLPSMask(PermMask.Val) ||
3067 X86::isMOVHPMask(PermMask.Val) ||
3068 X86::isMOVLPMask(PermMask.Val))
3069 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003070
Evan Cheng798b3062006-10-25 20:48:19 +00003071 if (ShouldXformToMOVHLPS(PermMask.Val) ||
3072 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Chengc415c5b2006-10-25 21:49:50 +00003073 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003074
Evan Chengc415c5b2006-10-25 21:49:50 +00003075 bool Commuted = false;
Evan Cheng798b3062006-10-25 20:48:19 +00003076 V1IsSplat = isSplatVector(V1.Val);
3077 V2IsSplat = isSplatVector(V2.Val);
3078 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chengc415c5b2006-10-25 21:49:50 +00003079 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003080 std::swap(V1IsSplat, V2IsSplat);
3081 std::swap(V1IsUndef, V2IsUndef);
Evan Chengc415c5b2006-10-25 21:49:50 +00003082 Commuted = true;
Evan Cheng798b3062006-10-25 20:48:19 +00003083 }
3084
3085 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
3086 if (V2IsUndef) return V1;
Evan Chengc415c5b2006-10-25 21:49:50 +00003087 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003088 if (V2IsSplat) {
3089 // V2 is a splat, so the mask may be malformed. That is, it may point
3090 // to any V2 element. The instruction selectior won't like this. Get
3091 // a corrected mask and commute to form a proper MOVS{S|D}.
3092 SDOperand NewMask = getMOVLMask(NumElems, DAG);
3093 if (NewMask.Val != PermMask.Val)
3094 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003095 }
Evan Cheng798b3062006-10-25 20:48:19 +00003096 return Op;
Evan Cheng949bcc92006-10-16 06:36:00 +00003097 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003098
Evan Cheng949bcc92006-10-16 06:36:00 +00003099 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3100 X86::isUNPCKLMask(PermMask.Val) ||
3101 X86::isUNPCKHMask(PermMask.Val))
3102 return Op;
Evan Cheng8c5766e2006-10-04 18:33:38 +00003103
Evan Cheng798b3062006-10-25 20:48:19 +00003104 if (V2IsSplat) {
3105 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003106 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng798b3062006-10-25 20:48:19 +00003107 // new vector_shuffle with the corrected mask.
3108 SDOperand NewMask = NormalizeMask(PermMask, DAG);
3109 if (NewMask.Val != PermMask.Val) {
3110 if (X86::isUNPCKLMask(PermMask.Val, true)) {
3111 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
3112 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3113 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
3114 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
3115 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003116 }
3117 }
3118 }
3119
3120 // Normalize the node to match x86 shuffle ops if needed
Evan Chengc415c5b2006-10-25 21:49:50 +00003121 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
3122 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3123
3124 if (Commuted) {
3125 // Commute is back and try unpck* again.
3126 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3127 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3128 X86::isUNPCKLMask(PermMask.Val) ||
3129 X86::isUNPCKHMask(PermMask.Val))
3130 return Op;
3131 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003132
3133 // If VT is integer, try PSHUF* first, then SHUFP*.
3134 if (MVT::isInteger(VT)) {
3135 if (X86::isPSHUFDMask(PermMask.Val) ||
3136 X86::isPSHUFHWMask(PermMask.Val) ||
3137 X86::isPSHUFLWMask(PermMask.Val)) {
3138 if (V2.getOpcode() != ISD::UNDEF)
3139 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3140 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3141 return Op;
3142 }
3143
3144 if (X86::isSHUFPMask(PermMask.Val))
3145 return Op;
3146
3147 // Handle v8i16 shuffle high / low shuffle node pair.
3148 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
3149 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3150 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003151 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003152 for (unsigned i = 0; i != 4; ++i)
3153 MaskVec.push_back(PermMask.getOperand(i));
3154 for (unsigned i = 4; i != 8; ++i)
3155 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003156 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3157 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003158 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3159 MaskVec.clear();
3160 for (unsigned i = 0; i != 4; ++i)
3161 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3162 for (unsigned i = 4; i != 8; ++i)
3163 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00003164 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003165 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3166 }
3167 } else {
3168 // Floating point cases in the other order.
3169 if (X86::isSHUFPMask(PermMask.Val))
3170 return Op;
3171 if (X86::isPSHUFDMask(PermMask.Val) ||
3172 X86::isPSHUFHWMask(PermMask.Val) ||
3173 X86::isPSHUFLWMask(PermMask.Val)) {
3174 if (V2.getOpcode() != ISD::UNDEF)
3175 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3176 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3177 return Op;
3178 }
3179 }
3180
3181 if (NumElems == 4) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003182 MVT::ValueType MaskVT = PermMask.getValueType();
3183 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003184 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng3cd43622006-04-28 07:03:38 +00003185 Locs.reserve(NumElems);
Chris Lattner35a08552007-02-25 07:10:00 +00003186 SmallVector<SDOperand, 8> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3187 SmallVector<SDOperand, 8> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng3cd43622006-04-28 07:03:38 +00003188 unsigned NumHi = 0;
3189 unsigned NumLo = 0;
3190 // If no more than two elements come from either vector. This can be
3191 // implemented with two shuffles. First shuffle gather the elements.
3192 // The second shuffle, which takes the first shuffle as both of its
3193 // vector operands, put the elements into the right order.
3194 for (unsigned i = 0; i != NumElems; ++i) {
3195 SDOperand Elt = PermMask.getOperand(i);
3196 if (Elt.getOpcode() == ISD::UNDEF) {
3197 Locs[i] = std::make_pair(-1, -1);
3198 } else {
3199 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3200 if (Val < NumElems) {
3201 Locs[i] = std::make_pair(0, NumLo);
3202 Mask1[NumLo] = Elt;
3203 NumLo++;
3204 } else {
3205 Locs[i] = std::make_pair(1, NumHi);
3206 if (2+NumHi < NumElems)
3207 Mask1[2+NumHi] = Elt;
3208 NumHi++;
3209 }
3210 }
3211 }
3212 if (NumLo <= 2 && NumHi <= 2) {
3213 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003214 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3215 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003216 for (unsigned i = 0; i != NumElems; ++i) {
3217 if (Locs[i].first == -1)
3218 continue;
3219 else {
3220 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3221 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3222 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3223 }
3224 }
3225
3226 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00003227 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3228 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003229 }
3230
3231 // Break it into (shuffle shuffle_hi, shuffle_lo).
3232 Locs.clear();
Chris Lattner35a08552007-02-25 07:10:00 +00003233 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3234 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3235 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Chenga9467aa2006-04-25 20:13:52 +00003236 unsigned MaskIdx = 0;
3237 unsigned LoIdx = 0;
3238 unsigned HiIdx = NumElems/2;
3239 for (unsigned i = 0; i != NumElems; ++i) {
3240 if (i == NumElems/2) {
3241 MaskPtr = &HiMask;
3242 MaskIdx = 1;
3243 LoIdx = 0;
3244 HiIdx = NumElems/2;
3245 }
3246 SDOperand Elt = PermMask.getOperand(i);
3247 if (Elt.getOpcode() == ISD::UNDEF) {
3248 Locs[i] = std::make_pair(-1, -1);
3249 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3250 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3251 (*MaskPtr)[LoIdx] = Elt;
3252 LoIdx++;
3253 } else {
3254 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3255 (*MaskPtr)[HiIdx] = Elt;
3256 HiIdx++;
3257 }
3258 }
3259
Chris Lattner3d826992006-05-16 06:45:34 +00003260 SDOperand LoShuffle =
3261 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003262 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3263 &LoMask[0], LoMask.size()));
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003264 SDOperand HiShuffle =
Chris Lattner3d826992006-05-16 06:45:34 +00003265 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003266 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3267 &HiMask[0], HiMask.size()));
Chris Lattner35a08552007-02-25 07:10:00 +00003268 SmallVector<SDOperand, 8> MaskOps;
Evan Chenga9467aa2006-04-25 20:13:52 +00003269 for (unsigned i = 0; i != NumElems; ++i) {
3270 if (Locs[i].first == -1) {
3271 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3272 } else {
3273 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3274 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3275 }
3276 }
3277 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00003278 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3279 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003280 }
3281
3282 return SDOperand();
3283}
3284
3285SDOperand
3286X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3287 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3288 return SDOperand();
3289
3290 MVT::ValueType VT = Op.getValueType();
3291 // TODO: handle v16i8.
3292 if (MVT::getSizeInBits(VT) == 16) {
3293 // Transform it so it match pextrw which produces a 32-bit result.
3294 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3295 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3296 Op.getOperand(0), Op.getOperand(1));
3297 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3298 DAG.getValueType(VT));
3299 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3300 } else if (MVT::getSizeInBits(VT) == 32) {
3301 SDOperand Vec = Op.getOperand(0);
3302 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3303 if (Idx == 0)
3304 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003305 // SHUFPS the element to the lowest double word, then movss.
3306 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003307 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003308 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorBaseType(MaskVT)));
3309 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3310 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3311 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003312 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3313 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003314 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng922e1912006-11-07 22:14:24 +00003315 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003316 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003317 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003318 } else if (MVT::getSizeInBits(VT) == 64) {
3319 SDOperand Vec = Op.getOperand(0);
3320 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3321 if (Idx == 0)
3322 return Op;
3323
3324 // UNPCKHPD the element to the lowest double word, then movsd.
3325 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3326 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3327 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003328 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003329 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorBaseType(MaskVT)));
3330 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003331 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3332 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003333 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3334 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3335 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003336 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003337 }
3338
3339 return SDOperand();
3340}
3341
3342SDOperand
3343X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003344 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00003345 // as its second argument.
3346 MVT::ValueType VT = Op.getValueType();
3347 MVT::ValueType BaseVT = MVT::getVectorBaseType(VT);
3348 SDOperand N0 = Op.getOperand(0);
3349 SDOperand N1 = Op.getOperand(1);
3350 SDOperand N2 = Op.getOperand(2);
3351 if (MVT::getSizeInBits(BaseVT) == 16) {
3352 if (N1.getValueType() != MVT::i32)
3353 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3354 if (N2.getValueType() != MVT::i32)
3355 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(), MVT::i32);
3356 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
3357 } else if (MVT::getSizeInBits(BaseVT) == 32) {
3358 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
3359 if (Idx == 0) {
3360 // Use a movss.
3361 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
3362 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3363 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003364 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003365 MaskVec.push_back(DAG.getConstant(4, BaseVT));
3366 for (unsigned i = 1; i <= 3; ++i)
3367 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3368 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00003369 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3370 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003371 } else {
3372 // Use two pinsrw instructions to insert a 32 bit value.
3373 Idx <<= 1;
3374 if (MVT::isFloatingPoint(N1.getValueType())) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00003375 if (ISD::isNON_EXTLoad(N1.Val)) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003376 // Just load directly from f32mem to GR32.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003377 LoadSDNode *LD = cast<LoadSDNode>(N1);
3378 N1 = DAG.getLoad(MVT::i32, LD->getChain(), LD->getBasePtr(),
3379 LD->getSrcValue(), LD->getSrcValueOffset());
Evan Chenga9467aa2006-04-25 20:13:52 +00003380 } else {
3381 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
3382 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
3383 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003384 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003385 }
3386 }
3387 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
3388 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003389 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003390 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
3391 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003392 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003393 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
3394 }
3395 }
3396
3397 return SDOperand();
3398}
3399
3400SDOperand
3401X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3402 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3403 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3404}
3405
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003406// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Chenga9467aa2006-04-25 20:13:52 +00003407// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3408// one of the above mentioned nodes. It has to be wrapped because otherwise
3409// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3410// be used to form addressing mode. These wrapped nodes will be selected
3411// into MOV32ri.
3412SDOperand
3413X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3414 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Cheng0b169222006-11-29 23:19:46 +00003415 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3416 getPointerTy(),
3417 CP->getAlignment());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003418 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003419 // With PIC, the address is actually $g + Offset.
3420 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3421 !Subtarget->isPICStyleRIPRel()) {
3422 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3423 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3424 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003425 }
3426
3427 return Result;
3428}
3429
3430SDOperand
3431X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3432 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng0b169222006-11-29 23:19:46 +00003433 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003434 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003435 // With PIC, the address is actually $g + Offset.
3436 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3437 !Subtarget->isPICStyleRIPRel()) {
3438 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3439 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3440 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003441 }
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003442
3443 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3444 // load the value at address GV, not the value of GV itself. This means that
3445 // the GlobalAddress must be in the base or index register of the address, not
3446 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003447 // The same applies for external symbols during PIC codegen
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003448 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
3449 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003450
3451 return Result;
3452}
3453
3454SDOperand
3455X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3456 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Cheng0b169222006-11-29 23:19:46 +00003457 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003458 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003459 // With PIC, the address is actually $g + Offset.
3460 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3461 !Subtarget->isPICStyleRIPRel()) {
3462 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3463 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3464 Result);
3465 }
3466
3467 return Result;
3468}
3469
3470SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3471 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3472 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
3473 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3474 // With PIC, the address is actually $g + Offset.
3475 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3476 !Subtarget->isPICStyleRIPRel()) {
3477 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3478 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3479 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003480 }
3481
3482 return Result;
3483}
3484
3485SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00003486 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3487 "Not an i64 shift!");
3488 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3489 SDOperand ShOpLo = Op.getOperand(0);
3490 SDOperand ShOpHi = Op.getOperand(1);
3491 SDOperand ShAmt = Op.getOperand(2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003492 SDOperand Tmp1 = isSRA ?
3493 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3494 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003495
3496 SDOperand Tmp2, Tmp3;
3497 if (Op.getOpcode() == ISD::SHL_PARTS) {
3498 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3499 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3500 } else {
3501 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00003502 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00003503 }
3504
Evan Cheng4259a0f2006-09-11 02:19:56 +00003505 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3506 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3507 DAG.getConstant(32, MVT::i8));
3508 SDOperand COps[]={DAG.getEntryNode(), AndNode, DAG.getConstant(0, MVT::i8)};
3509 SDOperand InFlag = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
Evan Cheng9c249c32006-01-09 18:33:28 +00003510
3511 SDOperand Hi, Lo;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003512 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00003513
Evan Cheng4259a0f2006-09-11 02:19:56 +00003514 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3515 SmallVector<SDOperand, 4> Ops;
Evan Cheng9c249c32006-01-09 18:33:28 +00003516 if (Op.getOpcode() == ISD::SHL_PARTS) {
3517 Ops.push_back(Tmp2);
3518 Ops.push_back(Tmp3);
3519 Ops.push_back(CC);
3520 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003521 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003522 InFlag = Hi.getValue(1);
3523
3524 Ops.clear();
3525 Ops.push_back(Tmp3);
3526 Ops.push_back(Tmp1);
3527 Ops.push_back(CC);
3528 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003529 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003530 } else {
3531 Ops.push_back(Tmp2);
3532 Ops.push_back(Tmp3);
3533 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00003534 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003535 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003536 InFlag = Lo.getValue(1);
3537
3538 Ops.clear();
3539 Ops.push_back(Tmp3);
3540 Ops.push_back(Tmp1);
3541 Ops.push_back(CC);
3542 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003543 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003544 }
3545
Evan Cheng4259a0f2006-09-11 02:19:56 +00003546 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003547 Ops.clear();
3548 Ops.push_back(Lo);
3549 Ops.push_back(Hi);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003550 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003551}
Evan Cheng6305e502006-01-12 22:54:21 +00003552
Evan Chenga9467aa2006-04-25 20:13:52 +00003553SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3554 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3555 Op.getOperand(0).getValueType() >= MVT::i16 &&
3556 "Unknown SINT_TO_FP to lower!");
3557
3558 SDOperand Result;
3559 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3560 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3561 MachineFunction &MF = DAG.getMachineFunction();
3562 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3563 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengdf9ac472006-10-05 23:01:46 +00003564 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Chengab51cf22006-10-13 21:14:26 +00003565 StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003566
3567 // Build the FILD
Chris Lattner35a08552007-02-25 07:10:00 +00003568 SDVTList Tys;
3569 if (X86ScalarSSE)
3570 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
3571 else
3572 Tys = DAG.getVTList(MVT::f64, MVT::Other);
3573 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003574 Ops.push_back(Chain);
3575 Ops.push_back(StackSlot);
3576 Ops.push_back(DAG.getValueType(SrcVT));
3577 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003578 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003579
3580 if (X86ScalarSSE) {
3581 Chain = Result.getValue(1);
3582 SDOperand InFlag = Result.getValue(2);
3583
3584 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3585 // shouldn't be necessary except that RFP cannot be live across
3586 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00003587 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00003588 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00003589 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +00003590 Tys = DAG.getVTList(MVT::Other);
3591 SmallVector<SDOperand, 8> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00003592 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003593 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00003594 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003595 Ops.push_back(DAG.getValueType(Op.getValueType()));
3596 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003597 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00003598 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00003599 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003600
Evan Chenga9467aa2006-04-25 20:13:52 +00003601 return Result;
3602}
3603
3604SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
3605 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3606 "Unknown FP_TO_SINT to lower!");
3607 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3608 // stack slot.
3609 MachineFunction &MF = DAG.getMachineFunction();
3610 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3611 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3612 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3613
3614 unsigned Opc;
3615 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00003616 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3617 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3618 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3619 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00003620 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003621
Evan Chenga9467aa2006-04-25 20:13:52 +00003622 SDOperand Chain = DAG.getEntryNode();
3623 SDOperand Value = Op.getOperand(0);
3624 if (X86ScalarSSE) {
3625 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Chengab51cf22006-10-13 21:14:26 +00003626 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Chris Lattner35a08552007-02-25 07:10:00 +00003627 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
3628 SDOperand Ops[] = {
3629 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
3630 };
3631 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003632 Chain = Value.getValue(1);
3633 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3634 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3635 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003636
Evan Chenga9467aa2006-04-25 20:13:52 +00003637 // Build the FP_TO_INT*_IN_MEM
Chris Lattner35a08552007-02-25 07:10:00 +00003638 SDOperand Ops[] = { Chain, Value, StackSlot };
3639 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Cheng172fce72006-01-06 00:43:03 +00003640
Evan Chenga9467aa2006-04-25 20:13:52 +00003641 // Load the result.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003642 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003643}
3644
3645SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3646 MVT::ValueType VT = Op.getValueType();
3647 const Type *OpNTy = MVT::getTypeForValueType(VT);
3648 std::vector<Constant*> CV;
3649 if (VT == MVT::f64) {
3650 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63))));
3651 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3652 } else {
3653 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31))));
3654 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3655 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3656 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3657 }
3658 Constant *CS = ConstantStruct::get(CV);
3659 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003660 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003661 SmallVector<SDOperand, 3> Ops;
3662 Ops.push_back(DAG.getEntryNode());
3663 Ops.push_back(CPIdx);
3664 Ops.push_back(DAG.getSrcValue(NULL));
3665 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003666 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
3667}
3668
3669SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
3670 MVT::ValueType VT = Op.getValueType();
3671 const Type *OpNTy = MVT::getTypeForValueType(VT);
3672 std::vector<Constant*> CV;
3673 if (VT == MVT::f64) {
3674 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63)));
3675 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3676 } else {
3677 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(1U << 31)));
3678 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3679 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3680 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3681 }
3682 Constant *CS = ConstantStruct::get(CV);
3683 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003684 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003685 SmallVector<SDOperand, 3> Ops;
3686 Ops.push_back(DAG.getEntryNode());
3687 Ops.push_back(CPIdx);
3688 Ops.push_back(DAG.getSrcValue(NULL));
3689 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003690 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
3691}
3692
Evan Cheng4363e882007-01-05 07:55:56 +00003693SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng82241c82007-01-05 21:37:56 +00003694 SDOperand Op0 = Op.getOperand(0);
3695 SDOperand Op1 = Op.getOperand(1);
Evan Cheng4363e882007-01-05 07:55:56 +00003696 MVT::ValueType VT = Op.getValueType();
Evan Cheng82241c82007-01-05 21:37:56 +00003697 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng4363e882007-01-05 07:55:56 +00003698 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng82241c82007-01-05 21:37:56 +00003699
3700 // If second operand is smaller, extend it first.
3701 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
3702 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
3703 SrcVT = VT;
3704 }
3705
Evan Cheng4363e882007-01-05 07:55:56 +00003706 // First get the sign bit of second operand.
3707 std::vector<Constant*> CV;
3708 if (SrcVT == MVT::f64) {
3709 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(1ULL << 63)));
3710 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3711 } else {
3712 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(1U << 31)));
3713 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3714 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3715 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3716 }
3717 Constant *CS = ConstantStruct::get(CV);
3718 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003719 SDVTList Tys = DAG.getVTList(SrcVT, MVT::Other);
Evan Cheng4363e882007-01-05 07:55:56 +00003720 SmallVector<SDOperand, 3> Ops;
3721 Ops.push_back(DAG.getEntryNode());
3722 Ops.push_back(CPIdx);
3723 Ops.push_back(DAG.getSrcValue(NULL));
Evan Cheng82241c82007-01-05 21:37:56 +00003724 SDOperand Mask1 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3725 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng4363e882007-01-05 07:55:56 +00003726
3727 // Shift sign bit right or left if the two operands have different types.
3728 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
3729 // Op0 is MVT::f32, Op1 is MVT::f64.
3730 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
3731 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
3732 DAG.getConstant(32, MVT::i32));
3733 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
3734 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
3735 DAG.getConstant(0, getPointerTy()));
Evan Cheng4363e882007-01-05 07:55:56 +00003736 }
3737
Evan Cheng82241c82007-01-05 21:37:56 +00003738 // Clear first operand sign bit.
3739 CV.clear();
3740 if (VT == MVT::f64) {
3741 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(~(1ULL << 63))));
3742 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3743 } else {
3744 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(~(1U << 31))));
3745 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3746 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3747 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3748 }
3749 CS = ConstantStruct::get(CV);
3750 CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003751 Tys = DAG.getVTList(VT, MVT::Other);
Evan Cheng82241c82007-01-05 21:37:56 +00003752 Ops.clear();
3753 Ops.push_back(DAG.getEntryNode());
3754 Ops.push_back(CPIdx);
3755 Ops.push_back(DAG.getSrcValue(NULL));
3756 SDOperand Mask2 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3757 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
3758
3759 // Or the value with the sign bit.
3760 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng4363e882007-01-05 07:55:56 +00003761}
3762
Evan Cheng4259a0f2006-09-11 02:19:56 +00003763SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG,
3764 SDOperand Chain) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003765 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
3766 SDOperand Cond;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003767 SDOperand Op0 = Op.getOperand(0);
3768 SDOperand Op1 = Op.getOperand(1);
Evan Chenga9467aa2006-04-25 20:13:52 +00003769 SDOperand CC = Op.getOperand(2);
3770 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Evan Cheng694810c2006-10-12 19:12:56 +00003771 const MVT::ValueType *VTs1 = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3772 const MVT::ValueType *VTs2 = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003773 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Chenga9467aa2006-04-25 20:13:52 +00003774 unsigned X86CC;
Evan Chenga9467aa2006-04-25 20:13:52 +00003775
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003776 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Chris Lattner7a627672006-09-13 03:22:10 +00003777 Op0, Op1, DAG)) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003778 SDOperand Ops1[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003779 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, Ops1, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003780 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003781 return DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003782 }
3783
3784 assert(isFP && "Illegal integer SetCC!");
3785
3786 SDOperand COps[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003787 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, COps, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003788
3789 switch (SetCCOpcode) {
3790 default: assert(false && "Illegal floating point SetCC!");
3791 case ISD::SETOEQ: { // !PF & ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003792 SDOperand Ops1[] = { DAG.getConstant(X86::COND_NP, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003793 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003794 SDOperand Ops2[] = { DAG.getConstant(X86::COND_E, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003795 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003796 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003797 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
3798 }
3799 case ISD::SETUNE: { // PF | !ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003800 SDOperand Ops1[] = { DAG.getConstant(X86::COND_P, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003801 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003802 SDOperand Ops2[] = { DAG.getConstant(X86::COND_NE, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003803 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003804 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003805 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
3806 }
Evan Chengc1583db2005-12-21 20:21:51 +00003807 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003808}
Evan Cheng45df7f82006-01-30 23:41:35 +00003809
Evan Chenga9467aa2006-04-25 20:13:52 +00003810SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003811 bool addTest = true;
3812 SDOperand Chain = DAG.getEntryNode();
3813 SDOperand Cond = Op.getOperand(0);
3814 SDOperand CC;
3815 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Cheng944d1e92006-01-26 02:13:10 +00003816
Evan Cheng4259a0f2006-09-11 02:19:56 +00003817 if (Cond.getOpcode() == ISD::SETCC)
3818 Cond = LowerSETCC(Cond, DAG, Chain);
3819
3820 if (Cond.getOpcode() == X86ISD::SETCC) {
3821 CC = Cond.getOperand(0);
3822
Evan Chenga9467aa2006-04-25 20:13:52 +00003823 // If condition flag is set by a X86ISD::CMP, then make a copy of it
Evan Cheng4259a0f2006-09-11 02:19:56 +00003824 // (since flag operand cannot be shared). Use it as the condition setting
3825 // operand in place of the X86ISD::SETCC.
3826 // If the X86ISD::SETCC has more than one use, then perhaps it's better
Evan Chenga9467aa2006-04-25 20:13:52 +00003827 // to use a test instead of duplicating the X86ISD::CMP (for register
Evan Cheng4259a0f2006-09-11 02:19:56 +00003828 // pressure reason)?
3829 SDOperand Cmp = Cond.getOperand(1);
3830 unsigned Opc = Cmp.getOpcode();
3831 bool IllegalFPCMov = !X86ScalarSSE &&
3832 MVT::isFloatingPoint(Op.getValueType()) &&
3833 !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
3834 if ((Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) &&
3835 !IllegalFPCMov) {
3836 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3837 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3838 addTest = false;
3839 }
3840 }
Evan Cheng73a1ad92006-01-10 20:26:56 +00003841
Evan Chenga9467aa2006-04-25 20:13:52 +00003842 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003843 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003844 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3845 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng225a4d02005-12-17 01:21:05 +00003846 }
Evan Cheng45df7f82006-01-30 23:41:35 +00003847
Evan Cheng4259a0f2006-09-11 02:19:56 +00003848 VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::Flag);
3849 SmallVector<SDOperand, 4> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003850 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
3851 // condition is true.
3852 Ops.push_back(Op.getOperand(2));
3853 Ops.push_back(Op.getOperand(1));
3854 Ops.push_back(CC);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003855 Ops.push_back(Cond.getValue(1));
3856 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003857}
Evan Cheng944d1e92006-01-26 02:13:10 +00003858
Evan Chenga9467aa2006-04-25 20:13:52 +00003859SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003860 bool addTest = true;
3861 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003862 SDOperand Cond = Op.getOperand(1);
3863 SDOperand Dest = Op.getOperand(2);
3864 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003865 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3866
Evan Chenga9467aa2006-04-25 20:13:52 +00003867 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng4259a0f2006-09-11 02:19:56 +00003868 Cond = LowerSETCC(Cond, DAG, Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003869
3870 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003871 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003872
Evan Cheng4259a0f2006-09-11 02:19:56 +00003873 // If condition flag is set by a X86ISD::CMP, then make a copy of it
3874 // (since flag operand cannot be shared). Use it as the condition setting
3875 // operand in place of the X86ISD::SETCC.
3876 // If the X86ISD::SETCC has more than one use, then perhaps it's better
3877 // to use a test instead of duplicating the X86ISD::CMP (for register
3878 // pressure reason)?
3879 SDOperand Cmp = Cond.getOperand(1);
3880 unsigned Opc = Cmp.getOpcode();
3881 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) {
3882 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3883 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3884 addTest = false;
3885 }
3886 }
Evan Chengfb22e862006-01-13 01:03:02 +00003887
Evan Chenga9467aa2006-04-25 20:13:52 +00003888 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003889 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003890 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3891 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng6fc31042005-12-19 23:12:38 +00003892 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003893 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003894 Cond, Op.getOperand(2), CC, Cond.getValue(1));
Evan Chenga9467aa2006-04-25 20:13:52 +00003895}
Evan Chengae986f12006-01-11 22:15:48 +00003896
Evan Cheng2a330942006-05-25 00:59:30 +00003897SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
3898 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003899
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003900 if (Subtarget->is64Bit())
Chris Lattner7802f3e2007-02-25 09:06:15 +00003901 return LowerX86_64CCCCallTo(Op, DAG, CallingConv);
Evan Cheng2a330942006-05-25 00:59:30 +00003902 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003903 switch (CallingConv) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003904 default:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003905 assert(0 && "Unsupported calling convention");
Chris Lattnerfc360392006-09-27 18:29:38 +00003906 case CallingConv::Fast:
Chris Lattner0cd99602007-02-25 08:59:22 +00003907 if (EnableFastCC)
Chris Lattner7802f3e2007-02-25 09:06:15 +00003908 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003909 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003910 case CallingConv::C:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003911 case CallingConv::X86_StdCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003912 return LowerCCCCallTo(Op, DAG, CallingConv);
Chris Lattnerfc360392006-09-27 18:29:38 +00003913 case CallingConv::X86_FastCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003914 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003915 }
Evan Cheng2a330942006-05-25 00:59:30 +00003916}
3917
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003918SDOperand
3919X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00003920 MachineFunction &MF = DAG.getMachineFunction();
3921 const Function* Fn = MF.getFunction();
3922 if (Fn->hasExternalLinkage() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +00003923 Subtarget->isTargetCygMing() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00003924 Fn->getName() == "main")
Evan Chengdc614c12006-06-06 23:30:24 +00003925 MF.getInfo<X86FunctionInfo>()->setForceFramePointer(true);
3926
Evan Cheng17e734f2006-05-23 21:06:34 +00003927 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003928 if (Subtarget->is64Bit())
3929 return LowerX86_64CCCArguments(Op, DAG);
Evan Cheng17e734f2006-05-23 21:06:34 +00003930 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003931 switch(CC) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003932 default:
3933 assert(0 && "Unsupported calling convention");
3934 case CallingConv::Fast:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003935 if (EnableFastCC) {
3936 return LowerFastCCArguments(Op, DAG);
3937 }
3938 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003939 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003940 return LowerCCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00003941 case CallingConv::X86_StdCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003942 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(StdCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003943 return LowerCCCArguments(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00003944 case CallingConv::X86_FastCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003945 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(FastCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003946 return LowerFastCCArguments(Op, DAG, true);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003947 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003948}
3949
Evan Chenga9467aa2006-04-25 20:13:52 +00003950SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
3951 SDOperand InFlag(0, 0);
3952 SDOperand Chain = Op.getOperand(0);
3953 unsigned Align =
3954 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3955 if (Align == 0) Align = 1;
3956
3957 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3958 // If not DWORD aligned, call memset if size is less than the threshold.
3959 // It knows how to align to the right boundary first.
3960 if ((Align & 3) != 0 ||
3961 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3962 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00003963 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003964 TargetLowering::ArgListTy Args;
3965 TargetLowering::ArgListEntry Entry;
3966 Entry.Node = Op.getOperand(1);
3967 Entry.Ty = IntPtrTy;
3968 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003969 Entry.isInReg = false;
3970 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00003971 Args.push_back(Entry);
Reid Spencere87b5e92007-01-03 17:24:59 +00003972 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencere63b6512006-12-31 05:55:36 +00003973 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
3974 Entry.Ty = IntPtrTy;
3975 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003976 Entry.isInReg = false;
3977 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00003978 Args.push_back(Entry);
3979 Entry.Node = Op.getOperand(3);
3980 Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00003981 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00003982 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00003983 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
3984 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00003985 }
Evan Chengd097e672006-03-22 02:53:00 +00003986
Evan Chenga9467aa2006-04-25 20:13:52 +00003987 MVT::ValueType AVT;
3988 SDOperand Count;
3989 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3990 unsigned BytesLeft = 0;
3991 bool TwoRepStos = false;
3992 if (ValC) {
3993 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003994 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00003995
Evan Chenga9467aa2006-04-25 20:13:52 +00003996 // If the value is a constant, then we can potentially use larger sets.
3997 switch (Align & 3) {
3998 case 2: // WORD aligned
3999 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004000 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004001 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00004002 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004003 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004004 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004005 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00004006 Val = (Val << 8) | Val;
4007 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004008 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
4009 AVT = MVT::i64;
4010 ValReg = X86::RAX;
4011 Val = (Val << 32) | Val;
4012 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004013 break;
4014 default: // Byte aligned
4015 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00004016 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004017 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004018 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00004019 }
4020
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004021 if (AVT > MVT::i8) {
4022 if (I) {
4023 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4024 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4025 BytesLeft = I->getValue() % UBytes;
4026 } else {
4027 assert(AVT >= MVT::i32 &&
4028 "Do not use rep;stos if not at least DWORD aligned");
4029 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4030 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4031 TwoRepStos = true;
4032 }
4033 }
4034
Evan Chenga9467aa2006-04-25 20:13:52 +00004035 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
4036 InFlag);
4037 InFlag = Chain.getValue(1);
4038 } else {
4039 AVT = MVT::i8;
4040 Count = Op.getOperand(3);
4041 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
4042 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00004043 }
Evan Chengb0461082006-04-24 18:01:45 +00004044
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004045 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4046 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004047 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004048 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4049 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004050 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00004051
Chris Lattnere56fef92007-02-25 06:40:16 +00004052 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004053 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004054 Ops.push_back(Chain);
4055 Ops.push_back(DAG.getValueType(AVT));
4056 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004057 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00004058
Evan Chenga9467aa2006-04-25 20:13:52 +00004059 if (TwoRepStos) {
4060 InFlag = Chain.getValue(1);
4061 Count = Op.getOperand(3);
4062 MVT::ValueType CVT = Count.getValueType();
4063 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004064 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4065 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4066 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004067 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00004068 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004069 Ops.clear();
4070 Ops.push_back(Chain);
4071 Ops.push_back(DAG.getValueType(MVT::i8));
4072 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004073 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004074 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004075 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004076 SDOperand Value;
4077 unsigned Val = ValC->getValue() & 255;
4078 unsigned Offset = I->getValue() - BytesLeft;
4079 SDOperand DstAddr = Op.getOperand(1);
4080 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004081 if (BytesLeft >= 4) {
4082 Val = (Val << 8) | Val;
4083 Val = (Val << 16) | Val;
4084 Value = DAG.getConstant(Val, MVT::i32);
Evan Chengdf9ac472006-10-05 23:01:46 +00004085 Chain = DAG.getStore(Chain, Value,
4086 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4087 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004088 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004089 BytesLeft -= 4;
4090 Offset += 4;
4091 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004092 if (BytesLeft >= 2) {
4093 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Chengdf9ac472006-10-05 23:01:46 +00004094 Chain = DAG.getStore(Chain, Value,
4095 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4096 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004097 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004098 BytesLeft -= 2;
4099 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00004100 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004101 if (BytesLeft == 1) {
4102 Value = DAG.getConstant(Val, MVT::i8);
Evan Chengdf9ac472006-10-05 23:01:46 +00004103 Chain = DAG.getStore(Chain, Value,
4104 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4105 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004106 NULL, 0);
Evan Cheng14215c32006-04-21 23:03:30 +00004107 }
Evan Cheng082c8782006-03-24 07:29:27 +00004108 }
Evan Chengebf10062006-04-03 20:53:28 +00004109
Evan Chenga9467aa2006-04-25 20:13:52 +00004110 return Chain;
4111}
Evan Chengebf10062006-04-03 20:53:28 +00004112
Evan Chenga9467aa2006-04-25 20:13:52 +00004113SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
4114 SDOperand Chain = Op.getOperand(0);
4115 unsigned Align =
4116 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4117 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00004118
Evan Chenga9467aa2006-04-25 20:13:52 +00004119 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
4120 // If not DWORD aligned, call memcpy if size is less than the threshold.
4121 // It knows how to align to the right boundary first.
4122 if ((Align & 3) != 0 ||
4123 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
4124 MVT::ValueType IntPtr = getPointerTy();
Reid Spencere63b6512006-12-31 05:55:36 +00004125 TargetLowering::ArgListTy Args;
4126 TargetLowering::ArgListEntry Entry;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004127 Entry.Ty = getTargetData()->getIntPtrType();
4128 Entry.isSigned = false;
4129 Entry.isInReg = false;
4130 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00004131 Entry.Node = Op.getOperand(1); Args.push_back(Entry);
4132 Entry.Node = Op.getOperand(2); Args.push_back(Entry);
4133 Entry.Node = Op.getOperand(3); Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00004134 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00004135 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00004136 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
4137 return CallResult.second;
Evan Chengcbffa462006-03-31 19:22:53 +00004138 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004139
4140 MVT::ValueType AVT;
4141 SDOperand Count;
4142 unsigned BytesLeft = 0;
4143 bool TwoRepMovs = false;
4144 switch (Align & 3) {
4145 case 2: // WORD aligned
4146 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004147 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004148 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004149 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004150 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
4151 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00004152 break;
4153 default: // Byte aligned
4154 AVT = MVT::i8;
4155 Count = Op.getOperand(3);
4156 break;
4157 }
4158
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004159 if (AVT > MVT::i8) {
4160 if (I) {
4161 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4162 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4163 BytesLeft = I->getValue() % UBytes;
4164 } else {
4165 assert(AVT >= MVT::i32 &&
4166 "Do not use rep;movs if not at least DWORD aligned");
4167 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4168 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4169 TwoRepMovs = true;
4170 }
4171 }
4172
Evan Chenga9467aa2006-04-25 20:13:52 +00004173 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004174 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4175 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004176 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004177 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4178 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004179 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004180 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
4181 Op.getOperand(2), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004182 InFlag = Chain.getValue(1);
4183
Chris Lattnere56fef92007-02-25 06:40:16 +00004184 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004185 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004186 Ops.push_back(Chain);
4187 Ops.push_back(DAG.getValueType(AVT));
4188 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004189 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004190
4191 if (TwoRepMovs) {
4192 InFlag = Chain.getValue(1);
4193 Count = Op.getOperand(3);
4194 MVT::ValueType CVT = Count.getValueType();
4195 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004196 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4197 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4198 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004199 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00004200 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004201 Ops.clear();
4202 Ops.push_back(Chain);
4203 Ops.push_back(DAG.getValueType(MVT::i8));
4204 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004205 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004206 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004207 // Issue loads and stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004208 unsigned Offset = I->getValue() - BytesLeft;
4209 SDOperand DstAddr = Op.getOperand(1);
4210 MVT::ValueType DstVT = DstAddr.getValueType();
4211 SDOperand SrcAddr = Op.getOperand(2);
4212 MVT::ValueType SrcVT = SrcAddr.getValueType();
4213 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004214 if (BytesLeft >= 4) {
4215 Value = DAG.getLoad(MVT::i32, Chain,
4216 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4217 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004218 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004219 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004220 Chain = DAG.getStore(Chain, Value,
4221 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4222 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004223 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004224 BytesLeft -= 4;
4225 Offset += 4;
4226 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004227 if (BytesLeft >= 2) {
4228 Value = DAG.getLoad(MVT::i16, Chain,
4229 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4230 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004231 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004232 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004233 Chain = DAG.getStore(Chain, Value,
4234 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4235 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004236 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004237 BytesLeft -= 2;
4238 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00004239 }
4240
Evan Chenga9467aa2006-04-25 20:13:52 +00004241 if (BytesLeft == 1) {
4242 Value = DAG.getLoad(MVT::i8, Chain,
4243 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4244 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004245 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004246 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004247 Chain = DAG.getStore(Chain, Value,
4248 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4249 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004250 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004251 }
Evan Chengcbffa462006-03-31 19:22:53 +00004252 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004253
4254 return Chain;
4255}
4256
4257SDOperand
4258X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere56fef92007-02-25 06:40:16 +00004259 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004260 SDOperand TheOp = Op.getOperand(0);
4261 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheOp, 1);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004262 if (Subtarget->is64Bit()) {
4263 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
4264 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::RDX,
4265 MVT::i64, Copy1.getValue(2));
4266 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, Copy2,
4267 DAG.getConstant(32, MVT::i8));
Chris Lattner35a08552007-02-25 07:10:00 +00004268 SDOperand Ops[] = {
4269 DAG.getNode(ISD::OR, MVT::i64, Copy1, Tmp), Copy2.getValue(1)
4270 };
Chris Lattnere56fef92007-02-25 06:40:16 +00004271
4272 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00004273 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004274 }
Chris Lattner35a08552007-02-25 07:10:00 +00004275
4276 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
4277 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::EDX,
4278 MVT::i32, Copy1.getValue(2));
4279 SDOperand Ops[] = { Copy1, Copy2, Copy2.getValue(1) };
4280 Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
4281 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004282}
4283
4284SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Chengab51cf22006-10-13 21:14:26 +00004285 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
4286
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004287 if (!Subtarget->is64Bit()) {
4288 // vastart just stores the address of the VarArgsFrameIndex slot into the
4289 // memory location argument.
4290 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004291 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
4292 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004293 }
4294
4295 // __va_list_tag:
4296 // gp_offset (0 - 6 * 8)
4297 // fp_offset (48 - 48 + 8 * 16)
4298 // overflow_arg_area (point to parameters coming in memory).
4299 // reg_save_area
Chris Lattner35a08552007-02-25 07:10:00 +00004300 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004301 SDOperand FIN = Op.getOperand(1);
4302 // Store gp_offset
Evan Chengdf9ac472006-10-05 23:01:46 +00004303 SDOperand Store = DAG.getStore(Op.getOperand(0),
4304 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004305 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004306 MemOps.push_back(Store);
4307
4308 // Store fp_offset
4309 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4310 DAG.getConstant(4, getPointerTy()));
Evan Chengdf9ac472006-10-05 23:01:46 +00004311 Store = DAG.getStore(Op.getOperand(0),
4312 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004313 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004314 MemOps.push_back(Store);
4315
4316 // Store ptr to overflow_arg_area
4317 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4318 DAG.getConstant(4, getPointerTy()));
4319 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004320 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
4321 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004322 MemOps.push_back(Store);
4323
4324 // Store ptr to reg_save_area.
4325 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4326 DAG.getConstant(8, getPointerTy()));
4327 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004328 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
4329 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004330 MemOps.push_back(Store);
4331 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004332}
4333
4334SDOperand
4335X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4336 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4337 switch (IntNo) {
4338 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00004339 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00004340 case Intrinsic::x86_sse_comieq_ss:
4341 case Intrinsic::x86_sse_comilt_ss:
4342 case Intrinsic::x86_sse_comile_ss:
4343 case Intrinsic::x86_sse_comigt_ss:
4344 case Intrinsic::x86_sse_comige_ss:
4345 case Intrinsic::x86_sse_comineq_ss:
4346 case Intrinsic::x86_sse_ucomieq_ss:
4347 case Intrinsic::x86_sse_ucomilt_ss:
4348 case Intrinsic::x86_sse_ucomile_ss:
4349 case Intrinsic::x86_sse_ucomigt_ss:
4350 case Intrinsic::x86_sse_ucomige_ss:
4351 case Intrinsic::x86_sse_ucomineq_ss:
4352 case Intrinsic::x86_sse2_comieq_sd:
4353 case Intrinsic::x86_sse2_comilt_sd:
4354 case Intrinsic::x86_sse2_comile_sd:
4355 case Intrinsic::x86_sse2_comigt_sd:
4356 case Intrinsic::x86_sse2_comige_sd:
4357 case Intrinsic::x86_sse2_comineq_sd:
4358 case Intrinsic::x86_sse2_ucomieq_sd:
4359 case Intrinsic::x86_sse2_ucomilt_sd:
4360 case Intrinsic::x86_sse2_ucomile_sd:
4361 case Intrinsic::x86_sse2_ucomigt_sd:
4362 case Intrinsic::x86_sse2_ucomige_sd:
4363 case Intrinsic::x86_sse2_ucomineq_sd: {
4364 unsigned Opc = 0;
4365 ISD::CondCode CC = ISD::SETCC_INVALID;
4366 switch (IntNo) {
4367 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004368 case Intrinsic::x86_sse_comieq_ss:
4369 case Intrinsic::x86_sse2_comieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004370 Opc = X86ISD::COMI;
4371 CC = ISD::SETEQ;
4372 break;
Evan Cheng78038292006-04-05 23:38:46 +00004373 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004374 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004375 Opc = X86ISD::COMI;
4376 CC = ISD::SETLT;
4377 break;
4378 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004379 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004380 Opc = X86ISD::COMI;
4381 CC = ISD::SETLE;
4382 break;
4383 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004384 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004385 Opc = X86ISD::COMI;
4386 CC = ISD::SETGT;
4387 break;
4388 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004389 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004390 Opc = X86ISD::COMI;
4391 CC = ISD::SETGE;
4392 break;
4393 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004394 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004395 Opc = X86ISD::COMI;
4396 CC = ISD::SETNE;
4397 break;
4398 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004399 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004400 Opc = X86ISD::UCOMI;
4401 CC = ISD::SETEQ;
4402 break;
4403 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004404 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004405 Opc = X86ISD::UCOMI;
4406 CC = ISD::SETLT;
4407 break;
4408 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004409 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004410 Opc = X86ISD::UCOMI;
4411 CC = ISD::SETLE;
4412 break;
4413 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004414 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004415 Opc = X86ISD::UCOMI;
4416 CC = ISD::SETGT;
4417 break;
4418 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004419 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004420 Opc = X86ISD::UCOMI;
4421 CC = ISD::SETGE;
4422 break;
4423 case Intrinsic::x86_sse_ucomineq_ss:
4424 case Intrinsic::x86_sse2_ucomineq_sd:
4425 Opc = X86ISD::UCOMI;
4426 CC = ISD::SETNE;
4427 break;
Evan Cheng78038292006-04-05 23:38:46 +00004428 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00004429
Evan Chenga9467aa2006-04-25 20:13:52 +00004430 unsigned X86CC;
Chris Lattner7a627672006-09-13 03:22:10 +00004431 SDOperand LHS = Op.getOperand(1);
4432 SDOperand RHS = Op.getOperand(2);
4433 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004434
4435 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Chris Lattner7a627672006-09-13 03:22:10 +00004436 SDOperand Ops1[] = { DAG.getEntryNode(), LHS, RHS };
Evan Cheng4259a0f2006-09-11 02:19:56 +00004437 SDOperand Cond = DAG.getNode(Opc, VTs, 2, Ops1, 3);
4438 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
4439 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
4440 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
Evan Chenga9467aa2006-04-25 20:13:52 +00004441 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00004442 }
Evan Cheng5c59d492005-12-23 07:31:11 +00004443 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004444}
Evan Cheng6af02632005-12-20 06:22:03 +00004445
Nate Begemaneda59972007-01-29 22:58:52 +00004446SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4447 // Depths > 0 not supported yet!
4448 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4449 return SDOperand();
4450
4451 // Just load the return address
4452 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4453 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4454}
4455
4456SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
4457 // Depths > 0 not supported yet!
4458 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4459 return SDOperand();
4460
4461 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4462 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
4463 DAG.getConstant(4, getPointerTy()));
4464}
4465
Evan Chenga9467aa2006-04-25 20:13:52 +00004466/// LowerOperation - Provide custom lowering hooks for some operations.
4467///
4468SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4469 switch (Op.getOpcode()) {
4470 default: assert(0 && "Should not custom lower this!");
4471 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4472 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4473 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4474 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
4475 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4476 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4477 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
4478 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
4479 case ISD::SHL_PARTS:
4480 case ISD::SRA_PARTS:
4481 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
4482 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
4483 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
4484 case ISD::FABS: return LowerFABS(Op, DAG);
4485 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4363e882007-01-05 07:55:56 +00004486 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004487 case ISD::SETCC: return LowerSETCC(Op, DAG, DAG.getEntryNode());
Evan Chenga9467aa2006-04-25 20:13:52 +00004488 case ISD::SELECT: return LowerSELECT(Op, DAG);
4489 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
4490 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00004491 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004492 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004493 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004494 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
4495 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
4496 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
4497 case ISD::VASTART: return LowerVASTART(Op, DAG);
4498 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemaneda59972007-01-29 22:58:52 +00004499 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
4500 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004501 }
Jim Laskey3796abe2007-02-21 22:54:50 +00004502 return SDOperand();
Evan Chenga9467aa2006-04-25 20:13:52 +00004503}
4504
Evan Cheng6af02632005-12-20 06:22:03 +00004505const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
4506 switch (Opcode) {
4507 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00004508 case X86ISD::SHLD: return "X86ISD::SHLD";
4509 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00004510 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng4363e882007-01-05 07:55:56 +00004511 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng72d5c252006-01-31 22:28:30 +00004512 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng4363e882007-01-05 07:55:56 +00004513 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Cheng6305e502006-01-12 22:54:21 +00004514 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00004515 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00004516 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
4517 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
4518 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00004519 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00004520 case X86ISD::FST: return "X86ISD::FST";
4521 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00004522 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00004523 case X86ISD::CALL: return "X86ISD::CALL";
4524 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
4525 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
4526 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00004527 case X86ISD::COMI: return "X86ISD::COMI";
4528 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00004529 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00004530 case X86ISD::CMOV: return "X86ISD::CMOV";
4531 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00004532 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00004533 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
4534 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00004535 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5987cfb2006-07-07 08:33:52 +00004536 case X86ISD::LOAD_UA: return "X86ISD::LOAD_UA";
Evan Cheng5588de92006-02-18 00:15:05 +00004537 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00004538 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00004539 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00004540 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00004541 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng49683ba2006-11-10 21:43:37 +00004542 case X86ISD::FMAX: return "X86ISD::FMAX";
4543 case X86ISD::FMIN: return "X86ISD::FMIN";
Evan Cheng6af02632005-12-20 06:22:03 +00004544 }
4545}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004546
Evan Cheng02612422006-07-05 22:17:51 +00004547/// isLegalAddressImmediate - Return true if the integer value or
4548/// GlobalValue can be used as the offset of the target addressing mode.
4549bool X86TargetLowering::isLegalAddressImmediate(int64_t V) const {
4550 // X86 allows a sign-extended 32-bit immediate field.
4551 return (V > -(1LL << 32) && V < (1LL << 32)-1);
4552}
4553
4554bool X86TargetLowering::isLegalAddressImmediate(GlobalValue *GV) const {
Evan Cheng7a9238c2006-11-29 23:48:14 +00004555 // In 64-bit mode, GV is 64-bit so it won't fit in the 32-bit displacement
4556 // field unless we are in small code model.
4557 if (Subtarget->is64Bit() &&
4558 getTargetMachine().getCodeModel() != CodeModel::Small)
Evan Cheng02612422006-07-05 22:17:51 +00004559 return false;
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00004560
4561 return (!Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false));
Evan Cheng02612422006-07-05 22:17:51 +00004562}
4563
4564/// isShuffleMaskLegal - Targets can use this to indicate that they only
4565/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4566/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4567/// are assumed to be legal.
4568bool
4569X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
4570 // Only do shuffles on 128-bit vector types for now.
4571 if (MVT::getSizeInBits(VT) == 64) return false;
4572 return (Mask.Val->getNumOperands() <= 4 ||
4573 isSplatMask(Mask.Val) ||
4574 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
4575 X86::isUNPCKLMask(Mask.Val) ||
4576 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
4577 X86::isUNPCKHMask(Mask.Val));
4578}
4579
4580bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
4581 MVT::ValueType EVT,
4582 SelectionDAG &DAG) const {
4583 unsigned NumElts = BVOps.size();
4584 // Only do shuffles on 128-bit vector types for now.
4585 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
4586 if (NumElts == 2) return true;
4587 if (NumElts == 4) {
Chris Lattner35a08552007-02-25 07:10:00 +00004588 return (isMOVLMask(&BVOps[0], 4) ||
4589 isCommutedMOVL(&BVOps[0], 4, true) ||
4590 isSHUFPMask(&BVOps[0], 4) ||
4591 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng02612422006-07-05 22:17:51 +00004592 }
4593 return false;
4594}
4595
4596//===----------------------------------------------------------------------===//
4597// X86 Scheduler Hooks
4598//===----------------------------------------------------------------------===//
4599
4600MachineBasicBlock *
4601X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
4602 MachineBasicBlock *BB) {
Evan Cheng20350c42006-11-27 23:37:22 +00004603 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng02612422006-07-05 22:17:51 +00004604 switch (MI->getOpcode()) {
4605 default: assert(false && "Unexpected instr type to insert");
4606 case X86::CMOV_FR32:
4607 case X86::CMOV_FR64:
4608 case X86::CMOV_V4F32:
4609 case X86::CMOV_V2F64:
4610 case X86::CMOV_V2I64: {
4611 // To "insert" a SELECT_CC instruction, we actually have to insert the
4612 // diamond control-flow pattern. The incoming instruction knows the
4613 // destination vreg to set, the condition code register to branch on, the
4614 // true/false values to select between, and a branch opcode to use.
4615 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4616 ilist<MachineBasicBlock>::iterator It = BB;
4617 ++It;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004618
Evan Cheng02612422006-07-05 22:17:51 +00004619 // thisMBB:
4620 // ...
4621 // TrueVal = ...
4622 // cmpTY ccX, r1, r2
4623 // bCC copy1MBB
4624 // fallthrough --> copy0MBB
4625 MachineBasicBlock *thisMBB = BB;
4626 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
4627 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004628 unsigned Opc =
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004629 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Cheng20350c42006-11-27 23:37:22 +00004630 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng02612422006-07-05 22:17:51 +00004631 MachineFunction *F = BB->getParent();
4632 F->getBasicBlockList().insert(It, copy0MBB);
4633 F->getBasicBlockList().insert(It, sinkMBB);
4634 // Update machine-CFG edges by first adding all successors of the current
4635 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004636 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng02612422006-07-05 22:17:51 +00004637 e = BB->succ_end(); i != e; ++i)
4638 sinkMBB->addSuccessor(*i);
4639 // Next, remove all successors of the current block, and add the true
4640 // and fallthrough blocks as its successors.
4641 while(!BB->succ_empty())
4642 BB->removeSuccessor(BB->succ_begin());
4643 BB->addSuccessor(copy0MBB);
4644 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004645
Evan Cheng02612422006-07-05 22:17:51 +00004646 // copy0MBB:
4647 // %FalseValue = ...
4648 // # fallthrough to sinkMBB
4649 BB = copy0MBB;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004650
Evan Cheng02612422006-07-05 22:17:51 +00004651 // Update machine-CFG edges
4652 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004653
Evan Cheng02612422006-07-05 22:17:51 +00004654 // sinkMBB:
4655 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4656 // ...
4657 BB = sinkMBB;
Evan Cheng20350c42006-11-27 23:37:22 +00004658 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng02612422006-07-05 22:17:51 +00004659 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4660 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4661
4662 delete MI; // The pseudo instruction is gone now.
4663 return BB;
4664 }
4665
4666 case X86::FP_TO_INT16_IN_MEM:
4667 case X86::FP_TO_INT32_IN_MEM:
4668 case X86::FP_TO_INT64_IN_MEM: {
4669 // Change the floating point control register to use "round towards zero"
4670 // mode when truncating to an integer value.
4671 MachineFunction *F = BB->getParent();
4672 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Cheng20350c42006-11-27 23:37:22 +00004673 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004674
4675 // Load the old value of the high byte of the control word...
4676 unsigned OldCW =
4677 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
Evan Cheng20350c42006-11-27 23:37:22 +00004678 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004679
4680 // Set the high part to be round to zero...
Evan Cheng20350c42006-11-27 23:37:22 +00004681 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
4682 .addImm(0xC7F);
Evan Cheng02612422006-07-05 22:17:51 +00004683
4684 // Reload the modified control word now...
Evan Cheng20350c42006-11-27 23:37:22 +00004685 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004686
4687 // Restore the memory image of control word to original value
Evan Cheng20350c42006-11-27 23:37:22 +00004688 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
4689 .addReg(OldCW);
Evan Cheng02612422006-07-05 22:17:51 +00004690
4691 // Get the X86 opcode to use.
4692 unsigned Opc;
4693 switch (MI->getOpcode()) {
4694 default: assert(0 && "illegal opcode!");
4695 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
4696 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
4697 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
4698 }
4699
4700 X86AddressMode AM;
4701 MachineOperand &Op = MI->getOperand(0);
4702 if (Op.isRegister()) {
4703 AM.BaseType = X86AddressMode::RegBase;
4704 AM.Base.Reg = Op.getReg();
4705 } else {
4706 AM.BaseType = X86AddressMode::FrameIndexBase;
4707 AM.Base.FrameIndex = Op.getFrameIndex();
4708 }
4709 Op = MI->getOperand(1);
4710 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004711 AM.Scale = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004712 Op = MI->getOperand(2);
4713 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004714 AM.IndexReg = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004715 Op = MI->getOperand(3);
4716 if (Op.isGlobalAddress()) {
4717 AM.GV = Op.getGlobal();
4718 } else {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004719 AM.Disp = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004720 }
Evan Cheng20350c42006-11-27 23:37:22 +00004721 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
4722 .addReg(MI->getOperand(4).getReg());
Evan Cheng02612422006-07-05 22:17:51 +00004723
4724 // Reload the original control word now.
Evan Cheng20350c42006-11-27 23:37:22 +00004725 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004726
4727 delete MI; // The pseudo instruction is gone now.
4728 return BB;
4729 }
4730 }
4731}
4732
4733//===----------------------------------------------------------------------===//
4734// X86 Optimization Hooks
4735//===----------------------------------------------------------------------===//
4736
Nate Begeman8a77efe2006-02-16 21:11:51 +00004737void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
4738 uint64_t Mask,
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004739 uint64_t &KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +00004740 uint64_t &KnownOne,
4741 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004742 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00004743 assert((Opc >= ISD::BUILTIN_OP_END ||
4744 Opc == ISD::INTRINSIC_WO_CHAIN ||
4745 Opc == ISD::INTRINSIC_W_CHAIN ||
4746 Opc == ISD::INTRINSIC_VOID) &&
4747 "Should use MaskedValueIsZero if you don't know whether Op"
4748 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004749
Evan Cheng6d196db2006-04-05 06:11:20 +00004750 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004751 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00004752 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004753 case X86ISD::SETCC:
Nate Begeman8a77efe2006-02-16 21:11:51 +00004754 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
4755 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004756 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004757}
Chris Lattnerc642aa52006-01-31 19:43:35 +00004758
Evan Cheng5987cfb2006-07-07 08:33:52 +00004759/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4760/// element of the result of the vector shuffle.
4761static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
4762 MVT::ValueType VT = N->getValueType(0);
4763 SDOperand PermMask = N->getOperand(2);
4764 unsigned NumElems = PermMask.getNumOperands();
4765 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
4766 i %= NumElems;
4767 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4768 return (i == 0)
4769 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4770 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
4771 SDOperand Idx = PermMask.getOperand(i);
4772 if (Idx.getOpcode() == ISD::UNDEF)
4773 return DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4774 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
4775 }
4776 return SDOperand();
4777}
4778
4779/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
4780/// node is a GlobalAddress + an offset.
4781static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Chengae1cd752006-11-30 21:55:46 +00004782 unsigned Opc = N->getOpcode();
Evan Cheng62cdc3f2006-12-05 04:01:03 +00004783 if (Opc == X86ISD::Wrapper) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004784 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
4785 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
4786 return true;
4787 }
Evan Chengae1cd752006-11-30 21:55:46 +00004788 } else if (Opc == ISD::ADD) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004789 SDOperand N1 = N->getOperand(0);
4790 SDOperand N2 = N->getOperand(1);
4791 if (isGAPlusOffset(N1.Val, GA, Offset)) {
4792 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
4793 if (V) {
4794 Offset += V->getSignExtended();
4795 return true;
4796 }
4797 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
4798 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
4799 if (V) {
4800 Offset += V->getSignExtended();
4801 return true;
4802 }
4803 }
4804 }
4805 return false;
4806}
4807
4808/// isConsecutiveLoad - Returns true if N is loading from an address of Base
4809/// + Dist * Size.
4810static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
4811 MachineFrameInfo *MFI) {
4812 if (N->getOperand(0).Val != Base->getOperand(0).Val)
4813 return false;
4814
4815 SDOperand Loc = N->getOperand(1);
4816 SDOperand BaseLoc = Base->getOperand(1);
4817 if (Loc.getOpcode() == ISD::FrameIndex) {
4818 if (BaseLoc.getOpcode() != ISD::FrameIndex)
4819 return false;
4820 int FI = dyn_cast<FrameIndexSDNode>(Loc)->getIndex();
4821 int BFI = dyn_cast<FrameIndexSDNode>(BaseLoc)->getIndex();
4822 int FS = MFI->getObjectSize(FI);
4823 int BFS = MFI->getObjectSize(BFI);
4824 if (FS != BFS || FS != Size) return false;
4825 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
4826 } else {
4827 GlobalValue *GV1 = NULL;
4828 GlobalValue *GV2 = NULL;
4829 int64_t Offset1 = 0;
4830 int64_t Offset2 = 0;
4831 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
4832 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
4833 if (isGA1 && isGA2 && GV1 == GV2)
4834 return Offset1 == (Offset2 + Dist*Size);
4835 }
4836
4837 return false;
4838}
4839
Evan Cheng79cf9a52006-07-10 21:37:44 +00004840static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
4841 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004842 GlobalValue *GV;
4843 int64_t Offset;
4844 if (isGAPlusOffset(Base, GV, Offset))
4845 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
4846 else {
4847 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
4848 int BFI = dyn_cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00004849 if (BFI < 0)
4850 // Fixed objects do not specify alignment, however the offsets are known.
4851 return ((Subtarget->getStackAlignment() % 16) == 0 &&
4852 (MFI->getObjectOffset(BFI) % 16) == 0);
4853 else
4854 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00004855 }
4856 return false;
4857}
4858
4859
4860/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
4861/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
4862/// if the load addresses are consecutive, non-overlapping, and in the right
4863/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00004864static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
4865 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004866 MachineFunction &MF = DAG.getMachineFunction();
4867 MachineFrameInfo *MFI = MF.getFrameInfo();
4868 MVT::ValueType VT = N->getValueType(0);
4869 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
4870 SDOperand PermMask = N->getOperand(2);
4871 int NumElems = (int)PermMask.getNumOperands();
4872 SDNode *Base = NULL;
4873 for (int i = 0; i < NumElems; ++i) {
4874 SDOperand Idx = PermMask.getOperand(i);
4875 if (Idx.getOpcode() == ISD::UNDEF) {
4876 if (!Base) return SDOperand();
4877 } else {
4878 SDOperand Arg =
4879 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004880 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng5987cfb2006-07-07 08:33:52 +00004881 return SDOperand();
4882 if (!Base)
4883 Base = Arg.Val;
4884 else if (!isConsecutiveLoad(Arg.Val, Base,
4885 i, MVT::getSizeInBits(EVT)/8,MFI))
4886 return SDOperand();
4887 }
4888 }
4889
Evan Cheng79cf9a52006-07-10 21:37:44 +00004890 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004891 if (isAlign16) {
4892 LoadSDNode *LD = cast<LoadSDNode>(Base);
4893 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
4894 LD->getSrcValueOffset());
4895 } else {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004896 // Just use movups, it's shorter.
Chris Lattnere56fef92007-02-25 06:40:16 +00004897 SDVTList Tys = DAG.getVTList(MVT::v4f32, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00004898 SmallVector<SDOperand, 3> Ops;
4899 Ops.push_back(Base->getOperand(0));
4900 Ops.push_back(Base->getOperand(1));
4901 Ops.push_back(Base->getOperand(2));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004902 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chengbd1c5a82006-08-11 09:08:15 +00004903 DAG.getNode(X86ISD::LOAD_UA, Tys, &Ops[0], Ops.size()));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004904 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00004905}
4906
Chris Lattner9259b1e2006-10-04 06:57:07 +00004907/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
4908static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
4909 const X86Subtarget *Subtarget) {
4910 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004911
Chris Lattner9259b1e2006-10-04 06:57:07 +00004912 // If we have SSE[12] support, try to form min/max nodes.
4913 if (Subtarget->hasSSE2() &&
4914 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
4915 if (Cond.getOpcode() == ISD::SETCC) {
4916 // Get the LHS/RHS of the select.
4917 SDOperand LHS = N->getOperand(1);
4918 SDOperand RHS = N->getOperand(2);
4919 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004920
Evan Cheng49683ba2006-11-10 21:43:37 +00004921 unsigned Opcode = 0;
Chris Lattner9259b1e2006-10-04 06:57:07 +00004922 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004923 switch (CC) {
4924 default: break;
4925 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
4926 case ISD::SETULE:
4927 case ISD::SETLE:
4928 if (!UnsafeFPMath) break;
4929 // FALL THROUGH.
4930 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
4931 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004932 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004933 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004934
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004935 case ISD::SETOGT: // (X > Y) ? X : Y -> max
4936 case ISD::SETUGT:
4937 case ISD::SETGT:
4938 if (!UnsafeFPMath) break;
4939 // FALL THROUGH.
4940 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
4941 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004942 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004943 break;
4944 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004945 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004946 switch (CC) {
4947 default: break;
4948 case ISD::SETOGT: // (X > Y) ? Y : X -> min
4949 case ISD::SETUGT:
4950 case ISD::SETGT:
4951 if (!UnsafeFPMath) break;
4952 // FALL THROUGH.
4953 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
4954 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004955 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004956 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004957
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004958 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
4959 case ISD::SETULE:
4960 case ISD::SETLE:
4961 if (!UnsafeFPMath) break;
4962 // FALL THROUGH.
4963 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
4964 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004965 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004966 break;
4967 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004968 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004969
Evan Cheng49683ba2006-11-10 21:43:37 +00004970 if (Opcode)
4971 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004972 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004973
Chris Lattner9259b1e2006-10-04 06:57:07 +00004974 }
4975
4976 return SDOperand();
4977}
4978
4979
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004980SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng5987cfb2006-07-07 08:33:52 +00004981 DAGCombinerInfo &DCI) const {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004982 SelectionDAG &DAG = DCI.DAG;
4983 switch (N->getOpcode()) {
4984 default: break;
4985 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00004986 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004987 case ISD::SELECT:
4988 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004989 }
4990
4991 return SDOperand();
4992}
4993
Evan Cheng02612422006-07-05 22:17:51 +00004994//===----------------------------------------------------------------------===//
4995// X86 Inline Assembly Support
4996//===----------------------------------------------------------------------===//
4997
Chris Lattner298ef372006-07-11 02:54:03 +00004998/// getConstraintType - Given a constraint letter, return the type of
4999/// constraint it is for this target.
5000X86TargetLowering::ConstraintType
5001X86TargetLowering::getConstraintType(char ConstraintLetter) const {
5002 switch (ConstraintLetter) {
Chris Lattnerc8db1072006-07-12 16:59:49 +00005003 case 'A':
5004 case 'r':
5005 case 'R':
5006 case 'l':
5007 case 'q':
5008 case 'Q':
5009 case 'x':
5010 case 'Y':
5011 return C_RegisterClass;
Chris Lattner298ef372006-07-11 02:54:03 +00005012 default: return TargetLowering::getConstraintType(ConstraintLetter);
5013 }
5014}
5015
Chris Lattner44daa502006-10-31 20:13:11 +00005016/// isOperandValidForConstraint - Return the specified operand (possibly
5017/// modified) if the specified SDOperand is valid for the specified target
5018/// constraint letter, otherwise return null.
5019SDOperand X86TargetLowering::
5020isOperandValidForConstraint(SDOperand Op, char Constraint, SelectionDAG &DAG) {
5021 switch (Constraint) {
5022 default: break;
5023 case 'i':
5024 // Literal immediates are always ok.
5025 if (isa<ConstantSDNode>(Op)) return Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005026
Chris Lattner44daa502006-10-31 20:13:11 +00005027 // If we are in non-pic codegen mode, we allow the address of a global to
5028 // be used with 'i'.
5029 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op)) {
5030 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
5031 return SDOperand(0, 0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005032
Chris Lattner44daa502006-10-31 20:13:11 +00005033 if (GA->getOpcode() != ISD::TargetGlobalAddress)
5034 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
5035 GA->getOffset());
5036 return Op;
5037 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005038
Chris Lattner44daa502006-10-31 20:13:11 +00005039 // Otherwise, not valid for this mode.
5040 return SDOperand(0, 0);
5041 }
5042 return TargetLowering::isOperandValidForConstraint(Op, Constraint, DAG);
5043}
5044
5045
Chris Lattnerc642aa52006-01-31 19:43:35 +00005046std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00005047getRegClassForInlineAsmConstraint(const std::string &Constraint,
5048 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00005049 if (Constraint.size() == 1) {
5050 // FIXME: not handling fp-stack yet!
5051 // FIXME: not handling MMX registers yet ('y' constraint).
5052 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00005053 default: break; // Unknown constraint letter
5054 case 'A': // EAX/EDX
5055 if (VT == MVT::i32 || VT == MVT::i64)
5056 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
5057 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005058 case 'r': // GENERAL_REGS
5059 case 'R': // LEGACY_REGS
Chris Lattnerd139ddd2006-12-04 22:38:21 +00005060 if (VT == MVT::i64 && Subtarget->is64Bit())
5061 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
5062 X86::RSI, X86::RDI, X86::RBP, X86::RSP,
5063 X86::R8, X86::R9, X86::R10, X86::R11,
5064 X86::R12, X86::R13, X86::R14, X86::R15, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005065 if (VT == MVT::i32)
5066 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5067 X86::ESI, X86::EDI, X86::EBP, X86::ESP, 0);
5068 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005069 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005070 X86::SI, X86::DI, X86::BP, X86::SP, 0);
5071 else if (VT == MVT::i8)
Chris Lattnera16201c2006-12-05 17:29:40 +00005072 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005073 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005074 case 'l': // INDEX_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005075 if (VT == MVT::i32)
5076 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5077 X86::ESI, X86::EDI, X86::EBP, 0);
5078 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005079 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005080 X86::SI, X86::DI, X86::BP, 0);
5081 else if (VT == MVT::i8)
5082 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5083 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005084 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
5085 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005086 if (VT == MVT::i32)
5087 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
5088 else if (VT == MVT::i16)
5089 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
5090 else if (VT == MVT::i8)
5091 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5092 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005093 case 'x': // SSE_REGS if SSE1 allowed
5094 if (Subtarget->hasSSE1())
5095 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5096 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5097 0);
5098 return std::vector<unsigned>();
5099 case 'Y': // SSE_REGS if SSE2 allowed
5100 if (Subtarget->hasSSE2())
5101 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5102 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5103 0);
5104 return std::vector<unsigned>();
5105 }
5106 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005107
Chris Lattner7ad77df2006-02-22 00:56:39 +00005108 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00005109}
Chris Lattner524129d2006-07-31 23:26:50 +00005110
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005111std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +00005112X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
5113 MVT::ValueType VT) const {
5114 // Use the default implementation in TargetLowering to convert the register
5115 // constraint into a member of a register class.
5116 std::pair<unsigned, const TargetRegisterClass*> Res;
5117 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerf6a69662006-10-31 19:42:44 +00005118
5119 // Not found as a standard register?
5120 if (Res.second == 0) {
5121 // GCC calls "st(0)" just plain "st".
5122 if (StringsEqualNoCase("{st}", Constraint)) {
5123 Res.first = X86::ST0;
5124 Res.second = X86::RSTRegisterClass;
5125 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005126
Chris Lattnerf6a69662006-10-31 19:42:44 +00005127 return Res;
5128 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005129
Chris Lattner524129d2006-07-31 23:26:50 +00005130 // Otherwise, check to see if this is a register class of the wrong value
5131 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
5132 // turn into {ax},{dx}.
5133 if (Res.second->hasType(VT))
5134 return Res; // Correct type already, nothing to do.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005135
Chris Lattner524129d2006-07-31 23:26:50 +00005136 // All of the single-register GCC register classes map their values onto
5137 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
5138 // really want an 8-bit or 32-bit register, map to the appropriate register
5139 // class and return the appropriate register.
5140 if (Res.second != X86::GR16RegisterClass)
5141 return Res;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005142
Chris Lattner524129d2006-07-31 23:26:50 +00005143 if (VT == MVT::i8) {
5144 unsigned DestReg = 0;
5145 switch (Res.first) {
5146 default: break;
5147 case X86::AX: DestReg = X86::AL; break;
5148 case X86::DX: DestReg = X86::DL; break;
5149 case X86::CX: DestReg = X86::CL; break;
5150 case X86::BX: DestReg = X86::BL; break;
5151 }
5152 if (DestReg) {
5153 Res.first = DestReg;
5154 Res.second = Res.second = X86::GR8RegisterClass;
5155 }
5156 } else if (VT == MVT::i32) {
5157 unsigned DestReg = 0;
5158 switch (Res.first) {
5159 default: break;
5160 case X86::AX: DestReg = X86::EAX; break;
5161 case X86::DX: DestReg = X86::EDX; break;
5162 case X86::CX: DestReg = X86::ECX; break;
5163 case X86::BX: DestReg = X86::EBX; break;
5164 case X86::SI: DestReg = X86::ESI; break;
5165 case X86::DI: DestReg = X86::EDI; break;
5166 case X86::BP: DestReg = X86::EBP; break;
5167 case X86::SP: DestReg = X86::ESP; break;
5168 }
5169 if (DestReg) {
5170 Res.first = DestReg;
5171 Res.second = Res.second = X86::GR32RegisterClass;
5172 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00005173 } else if (VT == MVT::i64) {
5174 unsigned DestReg = 0;
5175 switch (Res.first) {
5176 default: break;
5177 case X86::AX: DestReg = X86::RAX; break;
5178 case X86::DX: DestReg = X86::RDX; break;
5179 case X86::CX: DestReg = X86::RCX; break;
5180 case X86::BX: DestReg = X86::RBX; break;
5181 case X86::SI: DestReg = X86::RSI; break;
5182 case X86::DI: DestReg = X86::RDI; break;
5183 case X86::BP: DestReg = X86::RBP; break;
5184 case X86::SP: DestReg = X86::RSP; break;
5185 }
5186 if (DestReg) {
5187 Res.first = DestReg;
5188 Res.second = Res.second = X86::GR64RegisterClass;
5189 }
Chris Lattner524129d2006-07-31 23:26:50 +00005190 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005191
Chris Lattner524129d2006-07-31 23:26:50 +00005192 return Res;
5193}