blob: 6ed1fcac367b7fd8e07bf16076ec5c6b31c895d6 [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000023#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000024#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000025#include "llvm/ADT/VectorExtras.h"
26#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000030#include "llvm/CodeGen/SelectionDAG.h"
31#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000032#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000033#include "llvm/Target/TargetOptions.h"
Evan Cheng8c5766e2006-10-04 18:33:38 +000034#include "llvm/Support/CommandLine.h"
Chris Lattnerf6a69662006-10-31 19:42:44 +000035#include "llvm/ADT/StringExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000036using namespace llvm;
37
38// FIXME: temporary.
Chris Lattner76ac0682005-11-15 00:40:23 +000039static cl::opt<bool> EnableFastCC("enable-x86-fastcc", cl::Hidden,
40 cl::desc("Enable fastcc on X86"));
Chris Lattner76ac0682005-11-15 00:40:23 +000041X86TargetLowering::X86TargetLowering(TargetMachine &TM)
42 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000043 Subtarget = &TM.getSubtarget<X86Subtarget>();
44 X86ScalarSSE = Subtarget->hasSSE2();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000045 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Evan Chengcde9e302006-01-27 08:10:46 +000046
Chris Lattner76ac0682005-11-15 00:40:23 +000047 // Set up the TargetLowering object.
48
49 // X86 is weird, it always uses i8 for shift amounts and setcc results.
50 setShiftAmountType(MVT::i8);
51 setSetCCResultType(MVT::i8);
52 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000053 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000054 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000055 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000056
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000057 if (Subtarget->isTargetDarwin()) {
Evan Chengb09a56f2006-03-17 20:31:41 +000058 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000059 setUseUnderscoreSetJmp(false);
60 setUseUnderscoreLongJmp(false);
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +000061 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000062 // MS runtime is weird: it exports _setjmp, but longjmp!
63 setUseUnderscoreSetJmp(true);
64 setUseUnderscoreLongJmp(false);
65 } else {
66 setUseUnderscoreSetJmp(true);
67 setUseUnderscoreLongJmp(true);
68 }
69
Evan Cheng20931a72006-03-16 21:47:42 +000070 // Add legal addressing mode scale values.
71 addLegalAddressScale(8);
72 addLegalAddressScale(4);
73 addLegalAddressScale(2);
74 // Enter the ones which require both scale + index last. These are more
75 // expensive.
76 addLegalAddressScale(9);
77 addLegalAddressScale(5);
78 addLegalAddressScale(3);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +000079
Chris Lattner76ac0682005-11-15 00:40:23 +000080 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000081 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
82 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
83 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000084 if (Subtarget->is64Bit())
85 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000086
Evan Cheng5d9fd972006-10-04 00:56:09 +000087 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
88
Chris Lattner76ac0682005-11-15 00:40:23 +000089 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
90 // operation.
91 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
92 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
93 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000094
Evan Cheng11b0a5d2006-09-08 06:48:29 +000095 if (Subtarget->is64Bit()) {
96 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000097 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000098 } else {
99 if (X86ScalarSSE)
100 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
101 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
102 else
103 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
104 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000105
106 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
107 // this operation.
108 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
109 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000110 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +0000111 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +0000112 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +0000113 else {
114 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
115 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
116 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000117
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000118 if (!Subtarget->is64Bit()) {
119 // Custom lower SINT_TO_FP and FP_TO_SINT from/to i64 in 32-bit mode.
120 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
121 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
122 }
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000123
Evan Cheng08390f62006-01-30 22:13:22 +0000124 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
125 // this operation.
126 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
127 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
128
129 if (X86ScalarSSE) {
130 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
131 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000132 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000133 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000134 }
135
136 // Handle FP_TO_UINT by promoting the destination to a larger signed
137 // conversion.
138 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
139 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
140 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
141
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
143 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000144 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000145 } else {
146 if (X86ScalarSSE && !Subtarget->hasSSE3())
147 // Expand FP_TO_UINT into a select.
148 // FIXME: We would like to use a Custom expander here eventually to do
149 // the optimal thing for SSE vs. the default expansion in the legalizer.
150 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
151 else
152 // With SSE3 we can use fisttpll to convert to a signed i64.
153 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
154 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000155
Chris Lattner55c17f92006-12-05 18:22:22 +0000156 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Chris Lattnerc20b7e82006-12-05 18:45:06 +0000157 if (!X86ScalarSSE) {
158 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
159 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
160 }
Chris Lattner30107e62005-12-23 05:15:23 +0000161
Evan Cheng0d41d192006-10-30 08:02:39 +0000162 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng593bea72006-02-17 07:01:52 +0000163 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000164 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
165 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000166 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000167 if (Subtarget->is64Bit())
168 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000169 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000170 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000171 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
172 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000173 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000174
Chris Lattner76ac0682005-11-15 00:40:23 +0000175 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
176 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
177 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
178 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
179 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
180 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
181 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
182 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
183 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000184 if (Subtarget->is64Bit()) {
185 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
186 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
187 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
188 }
189
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000190 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000191 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000192
Chris Lattner76ac0682005-11-15 00:40:23 +0000193 // These should be promoted to a larger select which is supported.
194 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
195 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000196 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000197 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
198 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
199 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
200 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
201 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
202 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
203 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
204 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
205 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000206 if (Subtarget->is64Bit()) {
207 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
208 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
209 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000210 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000211 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000212 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000213 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000214 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000215 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000216 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000217 if (Subtarget->is64Bit()) {
218 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
219 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
220 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
221 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
222 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000223 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000224 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
225 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
226 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000227 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000228 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
229 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000230
Chris Lattner9c415362005-11-29 06:16:21 +0000231 // We don't have line number support yet.
232 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000233 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000234 // FIXME - use subtarget debug flags
Anton Korobeynikovaa4c0f92006-10-31 08:31:24 +0000235 if (!Subtarget->isTargetDarwin() &&
236 !Subtarget->isTargetELF() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +0000237 !Subtarget->isTargetCygMing())
Jim Laskeyf9e54452007-01-26 14:34:52 +0000238 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000239
Nate Begemane74795c2006-01-25 18:21:52 +0000240 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
241 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000242
Nate Begemane74795c2006-01-25 18:21:52 +0000243 // Use the default implementation.
244 setOperationAction(ISD::VAARG , MVT::Other, Expand);
245 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
246 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000247 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000248 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit())
250 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000251 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000252
Chris Lattner76ac0682005-11-15 00:40:23 +0000253 if (X86ScalarSSE) {
254 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000255 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
256 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000257
Evan Cheng72d5c252006-01-31 22:28:30 +0000258 // Use ANDPD to simulate FABS.
259 setOperationAction(ISD::FABS , MVT::f64, Custom);
260 setOperationAction(ISD::FABS , MVT::f32, Custom);
261
262 // Use XORP to simulate FNEG.
263 setOperationAction(ISD::FNEG , MVT::f64, Custom);
264 setOperationAction(ISD::FNEG , MVT::f32, Custom);
265
Evan Cheng4363e882007-01-05 07:55:56 +0000266 // Use ANDPD and ORPD to simulate FCOPYSIGN.
267 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
268 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
269
Evan Chengd8fba3a2006-02-02 00:28:23 +0000270 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000271 setOperationAction(ISD::FSIN , MVT::f64, Expand);
272 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000273 setOperationAction(ISD::FREM , MVT::f64, Expand);
274 setOperationAction(ISD::FSIN , MVT::f32, Expand);
275 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000276 setOperationAction(ISD::FREM , MVT::f32, Expand);
277
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000278 // Expand FP immediates into loads from the stack, except for the special
279 // cases we handle.
280 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
281 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000282 addLegalFPImmediate(+0.0); // xorps / xorpd
283 } else {
284 // Set up the FP register classes.
285 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000286
Evan Cheng4363e882007-01-05 07:55:56 +0000287 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
288 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
289 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000290
Chris Lattner76ac0682005-11-15 00:40:23 +0000291 if (!UnsafeFPMath) {
292 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
293 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
294 }
295
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000296 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000297 addLegalFPImmediate(+0.0); // FLD0
298 addLegalFPImmediate(+1.0); // FLD1
299 addLegalFPImmediate(-0.0); // FLD0/FCHS
300 addLegalFPImmediate(-1.0); // FLD1/FCHS
301 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000302
Evan Cheng19264272006-03-01 01:11:20 +0000303 // First set operation action for all vector types to expand. Then we
304 // will selectively turn on ones that can be effectively codegen'd.
305 for (unsigned VT = (unsigned)MVT::Vector + 1;
306 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
307 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
308 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000309 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
310 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000311 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000312 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
313 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
314 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
315 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
316 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
317 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000318 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000319 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000320 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000321 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000322 }
323
Evan Chengbc047222006-03-22 19:22:18 +0000324 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000325 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
326 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
327 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
328
Evan Cheng19264272006-03-01 01:11:20 +0000329 // FIXME: add MMX packed arithmetics
Evan Chengd5e905d2006-03-21 23:01:21 +0000330 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Expand);
331 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Expand);
332 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Expand);
Evan Cheng9e252e32006-02-22 02:26:30 +0000333 }
334
Evan Chengbc047222006-03-22 19:22:18 +0000335 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000336 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
337
Evan Chengbf3df772006-10-27 18:49:08 +0000338 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
339 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
340 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
341 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000342 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
343 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
344 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000345 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000346 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000347 }
348
Evan Chengbc047222006-03-22 19:22:18 +0000349 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000350 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
351 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
352 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
353 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
354 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
355
Evan Cheng617a6a82006-04-10 07:23:14 +0000356 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
357 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
358 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000359 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
360 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
361 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000362 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Chengbf3df772006-10-27 18:49:08 +0000363 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
364 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
365 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
366 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Evan Cheng92232302006-04-12 21:21:57 +0000367
Evan Cheng617a6a82006-04-10 07:23:14 +0000368 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
369 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000370 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000371 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
372 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
373 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000374
Evan Cheng92232302006-04-12 21:21:57 +0000375 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
376 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
377 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
378 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
379 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
380 }
381 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
382 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
383 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
384 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
385 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
386 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
387
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000388 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng92232302006-04-12 21:21:57 +0000389 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
390 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
391 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
392 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
393 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
394 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
395 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000396 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
397 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000398 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
399 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000400 }
Evan Cheng92232302006-04-12 21:21:57 +0000401
402 // Custom lower v2i64 and v2f64 selects.
403 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000404 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000405 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000406 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000407 }
408
Evan Cheng78038292006-04-05 23:38:46 +0000409 // We want to custom lower some of our intrinsics.
410 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
411
Evan Cheng5987cfb2006-07-07 08:33:52 +0000412 // We have target-specific dag combine patterns for the following nodes:
413 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner9259b1e2006-10-04 06:57:07 +0000414 setTargetDAGCombine(ISD::SELECT);
Evan Cheng5987cfb2006-07-07 08:33:52 +0000415
Chris Lattner76ac0682005-11-15 00:40:23 +0000416 computeRegisterProperties();
417
Evan Cheng6a374562006-02-14 08:25:08 +0000418 // FIXME: These should be based on subtarget info. Plus, the values should
419 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000420 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
421 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
422 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000423 allowUnalignedMemoryAccesses = true; // x86 supports it!
424}
425
Chris Lattner3c763092007-02-25 08:29:00 +0000426
427//===----------------------------------------------------------------------===//
428// Return Value Calling Convention Implementation
429//===----------------------------------------------------------------------===//
430
431/// GetRetValueLocs - If we are returning a set of values with the specified
432/// value types, determine the set of registers each one will land in. This
433/// sets one element of the ResultRegs array for each element in the VTs array.
434static void GetRetValueLocs(const MVT::ValueType *VTs, unsigned NumVTs,
435 unsigned *ResultRegs,
436 const X86Subtarget *Subtarget,
Chris Lattnerfcee9b52007-02-25 09:31:16 +0000437 unsigned CC) {
Chris Lattner3c763092007-02-25 08:29:00 +0000438 if (NumVTs == 0) return;
439
440 if (NumVTs == 2) {
441 ResultRegs[0] = VTs[0] == MVT::i64 ? X86::RAX : X86::EAX;
442 ResultRegs[1] = VTs[1] == MVT::i64 ? X86::RDX : X86::EDX;
443 return;
444 }
445
446 // Otherwise, NumVTs is 1.
447 MVT::ValueType ArgVT = VTs[0];
448
Chris Lattner0cd99602007-02-25 08:59:22 +0000449 unsigned Reg;
450 switch (ArgVT) {
451 case MVT::i8: Reg = X86::AL; break;
452 case MVT::i16: Reg = X86::AX; break;
453 case MVT::i32: Reg = X86::EAX; break;
454 case MVT::i64: Reg = X86::RAX; break;
455 case MVT::f32:
456 case MVT::f64:
457 if (Subtarget->is64Bit())
458 Reg = X86::XMM0; // FP values in X86-64 go in XMM0.
Chris Lattner3e070332007-02-25 22:23:46 +0000459 else if (CC == CallingConv::Fast && Subtarget->hasSSE2())
Chris Lattnerfcee9b52007-02-25 09:31:16 +0000460 Reg = X86::XMM0; // FP values in X86-32 with fastcc go in XMM0.
Chris Lattner0cd99602007-02-25 08:59:22 +0000461 else
462 Reg = X86::ST0; // FP values in X86-32 go in ST0.
463 break;
464 default:
465 assert(MVT::isVector(ArgVT) && "Unknown return value type!");
466 Reg = X86::XMM0; // Int/FP vector result -> XMM0.
467 break;
Chris Lattner3c763092007-02-25 08:29:00 +0000468 }
Chris Lattner0cd99602007-02-25 08:59:22 +0000469 ResultRegs[0] = Reg;
470}
471
Chris Lattner2fc0d702007-02-25 09:12:39 +0000472/// LowerRET - Lower an ISD::RET node.
473SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
474 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
475
476 // Support up returning up to two registers.
477 MVT::ValueType VTs[2];
478 unsigned DestRegs[2];
479 unsigned NumRegs = Op.getNumOperands() / 2;
480 assert(NumRegs <= 2 && "Can only return up to two regs!");
481
482 for (unsigned i = 0; i != NumRegs; ++i)
483 VTs[i] = Op.getOperand(i*2+1).getValueType();
484
485 // Determine which register each value should be copied into.
486 GetRetValueLocs(VTs, NumRegs, DestRegs, Subtarget,
487 DAG.getMachineFunction().getFunction()->getCallingConv());
488
489 // If this is the first return lowered for this function, add the regs to the
490 // liveout set for the function.
491 if (DAG.getMachineFunction().liveout_empty()) {
492 for (unsigned i = 0; i != NumRegs; ++i)
493 DAG.getMachineFunction().addLiveOut(DestRegs[i]);
494 }
495
496 SDOperand Chain = Op.getOperand(0);
497 SDOperand Flag;
498
499 // Copy the result values into the output registers.
500 if (NumRegs != 1 || DestRegs[0] != X86::ST0) {
501 for (unsigned i = 0; i != NumRegs; ++i) {
502 Chain = DAG.getCopyToReg(Chain, DestRegs[i], Op.getOperand(i*2+1), Flag);
503 Flag = Chain.getValue(1);
504 }
505 } else {
506 // We need to handle a destination of ST0 specially, because it isn't really
507 // a register.
508 SDOperand Value = Op.getOperand(1);
509
510 // If this is an FP return with ScalarSSE, we need to move the value from
511 // an XMM register onto the fp-stack.
512 if (X86ScalarSSE) {
513 SDOperand MemLoc;
514
515 // If this is a load into a scalarsse value, don't store the loaded value
516 // back to the stack, only to reload it: just replace the scalar-sse load.
517 if (ISD::isNON_EXTLoad(Value.Val) &&
518 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
519 Chain = Value.getOperand(0);
520 MemLoc = Value.getOperand(1);
521 } else {
522 // Spill the value to memory and reload it into top of stack.
523 unsigned Size = MVT::getSizeInBits(VTs[0])/8;
524 MachineFunction &MF = DAG.getMachineFunction();
525 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
526 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
527 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
528 }
529 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
530 SDOperand Ops[] = { Chain, MemLoc, DAG.getValueType(VTs[0]) };
531 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
532 Chain = Value.getValue(1);
533 }
534
535 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
536 SDOperand Ops[] = { Chain, Value };
537 Chain = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
538 Flag = Chain.getValue(1);
539 }
540
541 SDOperand BytesToPop = DAG.getConstant(getBytesToPopOnReturn(), MVT::i16);
542 if (Flag.Val)
543 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop, Flag);
544 else
545 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop);
546}
547
548
Chris Lattner0cd99602007-02-25 08:59:22 +0000549/// LowerCallResult - Lower the result values of an ISD::CALL into the
550/// appropriate copies out of appropriate physical registers. This assumes that
551/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
552/// being lowered. The returns a SDNode with the same number of values as the
553/// ISD::CALL.
554SDNode *X86TargetLowering::
555LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
556 unsigned CallingConv, SelectionDAG &DAG) {
557 SmallVector<SDOperand, 8> ResultVals;
558
559 // We support returning up to two registers.
560 MVT::ValueType VTs[2];
561 unsigned DestRegs[2];
562 unsigned NumRegs = TheCall->getNumValues() - 1;
563 assert(NumRegs <= 2 && "Can only return up to two regs!");
564
565 for (unsigned i = 0; i != NumRegs; ++i)
566 VTs[i] = TheCall->getValueType(i);
567
568 // Determine which register each value should be copied into.
569 GetRetValueLocs(VTs, NumRegs, DestRegs, Subtarget, CallingConv);
570
571 // Copy all of the result registers out of their specified physreg.
572 if (NumRegs != 1 || DestRegs[0] != X86::ST0) {
573 for (unsigned i = 0; i != NumRegs; ++i) {
574 Chain = DAG.getCopyFromReg(Chain, DestRegs[i], VTs[i],
575 InFlag).getValue(1);
576 InFlag = Chain.getValue(2);
577 ResultVals.push_back(Chain.getValue(0));
578 }
579 } else {
580 // Copies from the FP stack are special, as ST0 isn't a valid register
581 // before the fp stackifier runs.
582
583 // Copy ST0 into an RFP register with FP_GET_RESULT.
584 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
585 SDOperand GROps[] = { Chain, InFlag };
586 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, GROps, 2);
587 Chain = RetVal.getValue(1);
588 InFlag = RetVal.getValue(2);
589
590 // If we are using ScalarSSE, store ST(0) to the stack and reload it into
591 // an XMM register.
592 if (X86ScalarSSE) {
593 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
594 // shouldn't be necessary except that RFP cannot be live across
595 // multiple blocks. When stackifier is fixed, they can be uncoupled.
596 MachineFunction &MF = DAG.getMachineFunction();
597 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
598 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
599 SDOperand Ops[] = {
600 Chain, RetVal, StackSlot, DAG.getValueType(VTs[0]), InFlag
601 };
602 Chain = DAG.getNode(X86ISD::FST, MVT::Other, Ops, 5);
603 RetVal = DAG.getLoad(VTs[0], Chain, StackSlot, NULL, 0);
604 Chain = RetVal.getValue(1);
605 }
606
607 if (VTs[0] == MVT::f32 && !X86ScalarSSE)
608 // FIXME: we would really like to remember that this FP_ROUND
609 // operation is okay to eliminate if we allow excess FP precision.
610 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
611 ResultVals.push_back(RetVal);
612 }
613
614 // Merge everything together with a MERGE_VALUES node.
615 ResultVals.push_back(Chain);
616 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
617 &ResultVals[0], ResultVals.size()).Val;
Chris Lattner3c763092007-02-25 08:29:00 +0000618}
619
620
Chris Lattner76ac0682005-11-15 00:40:23 +0000621//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000622// C & StdCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000623//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000624// StdCall calling convention seems to be standard for many Windows' API
625// routines and around. It differs from C calling convention just a little:
626// callee should clean up the stack, not caller. Symbols should be also
627// decorated in some fancy way :) It doesn't support any vector arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +0000628
Evan Cheng24eb3f42006-04-27 05:35:28 +0000629/// AddLiveIn - This helper function adds the specified physical register to the
630/// MachineFunction as a live in value. It also creates a corresponding virtual
631/// register for it.
632static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000633 const TargetRegisterClass *RC) {
Evan Cheng24eb3f42006-04-27 05:35:28 +0000634 assert(RC->contains(PReg) && "Not the correct regclass!");
635 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
636 MF.addLiveIn(PReg, VReg);
637 return VReg;
638}
639
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000640/// HowToPassArgument - Returns how an formal argument of the specified type
Evan Cheng89001ad2006-04-27 08:31:10 +0000641/// should be passed. If it is through stack, returns the size of the stack
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000642/// slot; if it is through integer or XMM register, returns the number of
643/// integer or XMM registers are needed.
Evan Cheng89001ad2006-04-27 08:31:10 +0000644static void
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000645HowToPassCallArgument(MVT::ValueType ObjectVT,
646 bool ArgInReg,
647 unsigned NumIntRegs, unsigned NumXMMRegs,
648 unsigned MaxNumIntRegs,
649 unsigned &ObjSize, unsigned &ObjIntRegs,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000650 unsigned &ObjXMMRegs) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000651 ObjSize = 0;
652 ObjIntRegs = 0;
Evan Cheng2b2c1be2006-06-01 05:53:27 +0000653 ObjXMMRegs = 0;
Evan Cheng8aca43e2006-05-25 23:31:23 +0000654
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000655 if (MaxNumIntRegs>3) {
656 // We don't have too much registers on ia32! :)
657 MaxNumIntRegs = 3;
658 }
659
Evan Cheng48940d12006-04-27 01:32:22 +0000660 switch (ObjectVT) {
661 default: assert(0 && "Unhandled argument type!");
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000662 case MVT::i8:
663 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
664 ObjIntRegs = 1;
665 else
666 ObjSize = 1;
667 break;
668 case MVT::i16:
669 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
670 ObjIntRegs = 1;
671 else
672 ObjSize = 2;
673 break;
674 case MVT::i32:
675 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
676 ObjIntRegs = 1;
677 else
678 ObjSize = 4;
679 break;
680 case MVT::i64:
681 if (ArgInReg && (NumIntRegs+2 <= MaxNumIntRegs)) {
682 ObjIntRegs = 2;
683 } else if (ArgInReg && (NumIntRegs+1 <= MaxNumIntRegs)) {
684 ObjIntRegs = 1;
685 ObjSize = 4;
686 } else
687 ObjSize = 8;
688 case MVT::f32:
689 ObjSize = 4;
690 break;
691 case MVT::f64:
692 ObjSize = 8;
693 break;
Evan Cheng89001ad2006-04-27 08:31:10 +0000694 case MVT::v16i8:
695 case MVT::v8i16:
696 case MVT::v4i32:
697 case MVT::v2i64:
698 case MVT::v4f32:
699 case MVT::v2f64:
Chris Lattner9d9cc842007-02-25 09:14:25 +0000700 if (NumXMMRegs < 4)
701 ObjXMMRegs = 1;
702 else
703 ObjSize = 16;
704 break;
Evan Cheng48940d12006-04-27 01:32:22 +0000705 }
Evan Cheng48940d12006-04-27 01:32:22 +0000706}
707
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000708SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG,
709 bool isStdCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000710 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000711 MachineFunction &MF = DAG.getMachineFunction();
712 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000713 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +0000714 SmallVector<SDOperand, 8> ArgValues;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000715 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000716
Evan Cheng48940d12006-04-27 01:32:22 +0000717 // Add DAG nodes to load the arguments... On entry to a function on the X86,
718 // the stack frame looks like this:
719 //
720 // [ESP] -- return address
721 // [ESP + 4] -- first argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +0000722 // [ESP + 8] -- second argument, if first argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +0000723 // ...
724 //
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000725 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
726 unsigned NumSRetBytes= 0; // How much bytes on stack used for struct return
727 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
728 unsigned NumIntRegs = 0; // Integer regs used for parameter passing
729
Evan Chengbfb5ea62006-05-26 19:22:06 +0000730 static const unsigned XMMArgRegs[] = {
731 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
732 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000733 static const unsigned GPRArgRegs[][3] = {
734 { X86::AL, X86::DL, X86::CL },
735 { X86::AX, X86::DX, X86::CX },
736 { X86::EAX, X86::EDX, X86::ECX }
737 };
738 static const TargetRegisterClass* GPRClasses[3] = {
739 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
740 };
741
742 // Handle regparm attribute
Chris Lattner35a08552007-02-25 07:10:00 +0000743 SmallVector<bool, 8> ArgInRegs(NumArgs, false);
744 SmallVector<bool, 8> SRetArgs(NumArgs, false);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000745 if (!isVarArg) {
746 for (unsigned i = 0; i<NumArgs; ++i) {
747 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(3+i))->getValue();
748 ArgInRegs[i] = (Flags >> 1) & 1;
749 SRetArgs[i] = (Flags >> 2) & 1;
750 }
751 }
752
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000753 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000754 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
755 unsigned ArgIncrement = 4;
756 unsigned ObjSize = 0;
757 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000758 unsigned ObjIntRegs = 0;
759 unsigned Reg = 0;
760 SDOperand ArgValue;
761
762 HowToPassCallArgument(ObjectVT,
763 ArgInRegs[i],
764 NumIntRegs, NumXMMRegs, 3,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000765 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000766
Evan Chenga01e7992006-05-26 18:39:59 +0000767 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +0000768 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +0000769
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000770 if (ObjIntRegs || ObjXMMRegs) {
771 switch (ObjectVT) {
772 default: assert(0 && "Unhandled argument type!");
773 case MVT::i8:
774 case MVT::i16:
775 case MVT::i32: {
776 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][NumIntRegs];
777 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
778 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
779 break;
780 }
781 case MVT::v16i8:
782 case MVT::v8i16:
783 case MVT::v4i32:
784 case MVT::v2i64:
785 case MVT::v4f32:
786 case MVT::v2f64:
787 assert(!isStdCall && "Unhandled argument type!");
788 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
789 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
790 break;
791 }
792 NumIntRegs += ObjIntRegs;
Evan Cheng17e734f2006-05-23 21:06:34 +0000793 NumXMMRegs += ObjXMMRegs;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000794 }
795 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +0000796 // XMM arguments have to be aligned on 16-byte boundary.
797 if (ObjSize == 16)
798 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000799 // Create the SelectionDAG nodes corresponding to a load from this
800 // parameter.
Evan Cheng17e734f2006-05-23 21:06:34 +0000801 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
802 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +0000803 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000804
805 ArgOffset += ArgIncrement; // Move on to the next argument.
806 if (SRetArgs[i])
807 NumSRetBytes += ArgIncrement;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000808 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000809
810 ArgValues.push_back(ArgValue);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000811 }
812
Evan Cheng17e734f2006-05-23 21:06:34 +0000813 ArgValues.push_back(Root);
814
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000815 // If the function takes variable number of arguments, make a frame index for
816 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000817 if (isVarArg)
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000818 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000819
820 if (isStdCall && !isVarArg) {
821 BytesToPopOnReturn = ArgOffset; // Callee pops everything..
822 BytesCallerReserves = 0;
823 } else {
824 BytesToPopOnReturn = NumSRetBytes; // Callee pops hidden struct pointer.
825 BytesCallerReserves = ArgOffset;
826 }
827
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000828 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
829 ReturnAddrIndex = 0; // No return address slot generated yet.
Evan Cheng17e734f2006-05-23 21:06:34 +0000830
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000831
832 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000833
Evan Cheng17e734f2006-05-23 21:06:34 +0000834 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +0000835 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +0000836 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000837}
838
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000839SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +0000840 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +0000841 SDOperand Chain = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000842 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000843 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
844 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +0000845 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000846
Evan Cheng2a330942006-05-25 00:59:30 +0000847 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +0000848 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +0000849 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000850 static const unsigned GPR32ArgRegs[] = {
851 X86::EAX, X86::EDX, X86::ECX
852 };
Evan Cheng88decde2006-04-28 21:29:37 +0000853
Evan Cheng2a330942006-05-25 00:59:30 +0000854 // Count how many bytes are to be pushed on the stack.
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000855 unsigned NumBytes = 0;
856 // Keep track of the number of integer regs passed so far.
857 unsigned NumIntRegs = 0;
858 // Keep track of the number of XMM regs passed so far.
859 unsigned NumXMMRegs = 0;
860 // How much bytes on stack used for struct return
861 unsigned NumSRetBytes= 0;
862
863 // Handle regparm attribute
Chris Lattner35a08552007-02-25 07:10:00 +0000864 SmallVector<bool, 8> ArgInRegs(NumOps, false);
865 SmallVector<bool, 8> SRetArgs(NumOps, false);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000866 for (unsigned i = 0; i<NumOps; ++i) {
867 unsigned Flags =
868 dyn_cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
869 ArgInRegs[i] = (Flags >> 1) & 1;
870 SRetArgs[i] = (Flags >> 2) & 1;
871 }
872
873 // Calculate stack frame size
Evan Cheng2a330942006-05-25 00:59:30 +0000874 for (unsigned i = 0; i != NumOps; ++i) {
875 SDOperand Arg = Op.getOperand(5+2*i);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000876 unsigned ArgIncrement = 4;
877 unsigned ObjSize = 0;
878 unsigned ObjIntRegs = 0;
879 unsigned ObjXMMRegs = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000880
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000881 HowToPassCallArgument(Arg.getValueType(),
882 ArgInRegs[i],
883 NumIntRegs, NumXMMRegs, 3,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000884 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000885 if (ObjSize > 4)
886 ArgIncrement = ObjSize;
887
888 NumIntRegs += ObjIntRegs;
889 NumXMMRegs += ObjXMMRegs;
890 if (ObjSize) {
891 // XMM arguments have to be aligned on 16-byte boundary.
892 if (ObjSize == 16)
Evan Chengb92f4182006-05-26 20:37:47 +0000893 NumBytes = ((NumBytes + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000894 NumBytes += ArgIncrement;
Evan Cheng2a330942006-05-25 00:59:30 +0000895 }
Evan Cheng2a330942006-05-25 00:59:30 +0000896 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000897
Evan Cheng2a330942006-05-25 00:59:30 +0000898 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000899
Evan Cheng2a330942006-05-25 00:59:30 +0000900 // Arguments go on the stack in reverse order, as specified by the ABI.
901 unsigned ArgOffset = 0;
902 NumXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000903 NumIntRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +0000904 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
905 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000906 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +0000907 for (unsigned i = 0; i != NumOps; ++i) {
908 SDOperand Arg = Op.getOperand(5+2*i);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000909 unsigned ArgIncrement = 4;
910 unsigned ObjSize = 0;
911 unsigned ObjIntRegs = 0;
912 unsigned ObjXMMRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000913
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000914 HowToPassCallArgument(Arg.getValueType(),
915 ArgInRegs[i],
916 NumIntRegs, NumXMMRegs, 3,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000917 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000918
919 if (ObjSize > 4)
920 ArgIncrement = ObjSize;
921
922 if (Arg.getValueType() == MVT::i8 || Arg.getValueType() == MVT::i16) {
Evan Cheng2a330942006-05-25 00:59:30 +0000923 // Promote the integer to 32 bits. If the input type is signed use a
924 // sign extend, otherwise use a zero extend.
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000925 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
926
927 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Evan Cheng2a330942006-05-25 00:59:30 +0000928 Arg = DAG.getNode(ExtOp, MVT::i32, Arg);
Evan Cheng5ee96892006-05-25 18:56:34 +0000929 }
Evan Cheng2a330942006-05-25 00:59:30 +0000930
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000931 if (ObjIntRegs || ObjXMMRegs) {
932 switch (Arg.getValueType()) {
933 default: assert(0 && "Unhandled argument type!");
934 case MVT::i32:
935 RegsToPass.push_back(std::make_pair(GPR32ArgRegs[NumIntRegs], Arg));
936 break;
937 case MVT::v16i8:
938 case MVT::v8i16:
939 case MVT::v4i32:
940 case MVT::v2i64:
941 case MVT::v4f32:
942 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000943 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
944 break;
Evan Cheng88decde2006-04-28 21:29:37 +0000945 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000946
947 NumIntRegs += ObjIntRegs;
948 NumXMMRegs += ObjXMMRegs;
949 }
950 if (ObjSize) {
951 // XMM arguments have to be aligned on 16-byte boundary.
952 if (ObjSize == 16)
953 ArgOffset = ((ArgOffset + 15) / 16) * 16;
954
955 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
956 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
957 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
958
959 ArgOffset += ArgIncrement; // Move on to the next argument.
960 if (SRetArgs[i])
961 NumSRetBytes += ArgIncrement;
Chris Lattner76ac0682005-11-15 00:40:23 +0000962 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000963 }
964
Anton Korobeynikov1b4e6012007-02-01 08:39:52 +0000965 // Sanity check: we haven't seen NumSRetBytes > 4
966 assert((NumSRetBytes<=4) &&
967 "Too much space for struct-return pointer requested");
968
Evan Cheng2a330942006-05-25 00:59:30 +0000969 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000970 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
971 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000972
Evan Cheng88decde2006-04-28 21:29:37 +0000973 // Build a sequence of copy-to-reg nodes chained together with token chain
974 // and flag operands which copy the outgoing args into registers.
975 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000976 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
977 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
978 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +0000979 InFlag = Chain.getValue(1);
980 }
981
Evan Cheng84a041e2007-02-21 21:18:14 +0000982 // ELF / PIC requires GOT in the EBX register before function calls via PLT
983 // GOT pointer.
Evan Cheng1281dc32007-01-22 21:34:25 +0000984 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
985 Subtarget->isPICStyleGOT()) {
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000986 Chain = DAG.getCopyToReg(Chain, X86::EBX,
987 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
988 InFlag);
989 InFlag = Chain.getValue(1);
990 }
991
Evan Cheng2a330942006-05-25 00:59:30 +0000992 // If the callee is a GlobalAddress node (quite common, every direct call is)
993 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000994 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +0000995 // We should use extra load for direct calls to dllimported functions in
996 // non-JIT mode.
997 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
998 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000999 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1000 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001001 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1002
Chris Lattnere56fef92007-02-25 06:40:16 +00001003 // Returns a chain & a flag for retval copy to use.
1004 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001005 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001006 Ops.push_back(Chain);
1007 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001008
1009 // Add argument registers to the end of the list so that they are known live
1010 // into the call.
1011 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001012 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001013 RegsToPass[i].second.getValueType()));
Evan Cheng84a041e2007-02-21 21:18:14 +00001014
1015 // Add an implicit use GOT pointer in EBX.
1016 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1017 Subtarget->isPICStyleGOT())
1018 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Anton Korobeynikova0554d92007-01-12 19:20:47 +00001019
Evan Cheng88decde2006-04-28 21:29:37 +00001020 if (InFlag.Val)
1021 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +00001022
Evan Cheng2a330942006-05-25 00:59:30 +00001023 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001024 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +00001025 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +00001026
Chris Lattner8be5be82006-05-23 18:50:38 +00001027 // Create the CALLSEQ_END node.
1028 unsigned NumBytesForCalleeToPush = 0;
1029
Chris Lattner7802f3e2007-02-25 09:06:15 +00001030 if (CC == CallingConv::X86_StdCall) {
1031 if (isVarArg)
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001032 NumBytesForCalleeToPush = NumSRetBytes;
Chris Lattner7802f3e2007-02-25 09:06:15 +00001033 else
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001034 NumBytesForCalleeToPush = NumBytes;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001035 } else {
1036 // If this is is a call to a struct-return function, the callee
1037 // pops the hidden struct pointer, so we have to push it back.
1038 // This is common for Darwin/X86, Linux & Mingw32 targets.
1039 NumBytesForCalleeToPush = NumSRetBytes;
1040 }
1041
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001042 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001043 Ops.clear();
1044 Ops.push_back(Chain);
1045 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +00001046 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001047 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001048 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattner0cd99602007-02-25 08:59:22 +00001049 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001050
Chris Lattner0cd99602007-02-25 08:59:22 +00001051 // Handle result values, copying them out of physregs into vregs that we
1052 // return.
Chris Lattner7802f3e2007-02-25 09:06:15 +00001053 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001054}
1055
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001056
1057//===----------------------------------------------------------------------===//
1058// X86-64 C Calling Convention implementation
1059//===----------------------------------------------------------------------===//
1060
Chris Lattner29478082007-02-26 07:50:02 +00001061class CallingConvState {
Chris Lattner29478082007-02-26 07:50:02 +00001062 unsigned StackOffset;
1063 const MRegisterInfo &MRI;
Chris Lattnerff199572007-02-26 07:59:53 +00001064 SmallVector<uint32_t, 32> UsedRegs;
Chris Lattner29478082007-02-26 07:50:02 +00001065public:
1066 CallingConvState(const MRegisterInfo &mri) : MRI(mri) {
1067 // No stack is used.
1068 StackOffset = 0;
1069
1070 UsedRegs.resize(MRI.getNumRegs());
Chris Lattner29478082007-02-26 07:50:02 +00001071 }
1072
1073 unsigned getNextStackOffset() const { return StackOffset; }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001074
Chris Lattner29478082007-02-26 07:50:02 +00001075 /// isAllocated - Return true if the specified register (or an alias) is
1076 /// allocated.
1077 bool isAllocated(unsigned Reg) const {
1078 return UsedRegs[Reg/32] & (1 << (Reg&31));
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001079 }
Chris Lattner29478082007-02-26 07:50:02 +00001080
1081 /// getFirstUnallocated - Return the first unallocated register in the set, or
1082 /// NumRegs if they are all allocated.
1083 unsigned getFirstUnallocated(const unsigned *Regs, unsigned NumRegs) const {
1084 for (unsigned i = 0; i != NumRegs; ++i)
1085 if (!isAllocated(Regs[i]))
1086 return i;
1087 return NumRegs;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001088 }
Chris Lattner29478082007-02-26 07:50:02 +00001089
1090 /// AllocateReg - Attempt to allocate one of the specified registers. If none
1091 /// are available, return zero. Otherwise, return the first one available,
1092 /// marking it and any aliases as allocated.
1093 unsigned AllocateReg(const unsigned *Regs, unsigned NumRegs) {
1094 unsigned FirstUnalloc = getFirstUnallocated(Regs, NumRegs);
1095 if (FirstUnalloc == NumRegs)
1096 return 0; // Didn't find the reg.
1097
1098 // Mark the register and any aliases as allocated.
1099 unsigned Reg = Regs[FirstUnalloc];
1100 MarkAllocated(Reg);
1101 if (const unsigned *RegAliases = MRI.getAliasSet(Reg))
1102 for (; *RegAliases; ++RegAliases)
1103 MarkAllocated(*RegAliases);
1104 return Reg;
1105 }
1106
1107 /// AllocateStack - Allocate a chunk of stack space with the specified size
1108 /// and alignment.
1109 unsigned AllocateStack(unsigned Size, unsigned Align) {
1110 assert(Align && ((Align-1) & Align) == 0); // Align is power of 2.
1111 StackOffset = ((StackOffset + Align-1) & ~(Align-1));
1112 unsigned Result = StackOffset;
1113 StackOffset += Size;
1114 return Result;
1115 }
1116private:
1117 void MarkAllocated(unsigned Reg) {
1118 UsedRegs[Reg/32] |= 1 << (Reg&31);
1119 }
1120};
1121
1122/// X86_64_CCC_AssignArgument - Implement the X86-64 C Calling Convention.
1123template<typename Client, typename DataTy>
1124static void X86_64_CCC_AssignArgument(Client &C, CallingConvState &State,
1125 MVT::ValueType ArgVT, unsigned ArgFlags,
1126 DataTy Data) {
1127 MVT::ValueType LocVT = ArgVT;
1128 unsigned ExtendType = ISD::ANY_EXTEND;
1129
1130 // Promote the integer to 32 bits. If the input type is signed use a
1131 // sign extend, otherwise use a zero extend.
1132 if (ArgVT == MVT::i8 || ArgVT == MVT::i16) {
1133 LocVT = MVT::i32;
1134 ExtendType = (ArgFlags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
1135 }
1136
1137 // If this is a 32-bit value, assign to a 32-bit register if any are
1138 // available.
1139 if (LocVT == MVT::i32) {
1140 static const unsigned GPR32ArgRegs[] = {
1141 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
1142 };
1143 if (unsigned Reg = State.AllocateReg(GPR32ArgRegs, 6)) {
1144 C.AssignToReg(Data, Reg, ArgVT, LocVT, ExtendType);
1145 return;
1146 }
1147 }
1148
1149 // If this is a 64-bit value, assign to a 64-bit register if any are
1150 // available.
1151 if (LocVT == MVT::i64) {
1152 static const unsigned GPR64ArgRegs[] = {
1153 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1154 };
1155 if (unsigned Reg = State.AllocateReg(GPR64ArgRegs, 6)) {
1156 C.AssignToReg(Data, Reg, ArgVT, LocVT, ExtendType);
1157 return;
1158 }
1159 }
1160
1161 // If this is a FP or vector type, assign to an XMM reg if any are
1162 // available.
1163 if (MVT::isVector(LocVT) || MVT::isFloatingPoint(LocVT)) {
1164 static const unsigned XMMArgRegs[] = {
1165 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1166 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1167 };
1168 if (unsigned Reg = State.AllocateReg(XMMArgRegs, 8)) {
1169 C.AssignToReg(Data, Reg, ArgVT, LocVT, ExtendType);
1170 return;
1171 }
1172 }
1173
1174 // Integer/FP values get stored in stack slots that are 8 bytes in size and
1175 // 8-byte aligned if there are no more registers to hold them.
1176 if (LocVT == MVT::i32 || LocVT == MVT::i64 ||
1177 LocVT == MVT::f32 || LocVT == MVT::f64) {
1178 unsigned Offset = State.AllocateStack(8, 8);
1179 C.AssignToStack(Data, Offset, ArgVT, LocVT, ExtendType);
1180 return;
1181 }
1182
1183 // Vectors get 16-byte stack slots that are 16-byte aligned.
1184 if (MVT::isVector(LocVT)) {
1185 unsigned Offset = State.AllocateStack(16, 16);
1186 C.AssignToStack(Data, Offset, ArgVT, LocVT, ExtendType);
1187 return;
1188 }
1189 assert(0 && "Unknown argument type!");
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001190}
1191
Chris Lattner29478082007-02-26 07:50:02 +00001192class LowerArgumentsClient {
1193 SelectionDAG &DAG;
1194 X86TargetLowering &TLI;
1195 SmallVector<SDOperand, 8> &ArgValues;
1196 SDOperand Chain;
1197public:
1198 LowerArgumentsClient(SelectionDAG &dag, X86TargetLowering &tli,
1199 SmallVector<SDOperand, 8> &argvalues,
1200 SDOperand chain)
1201 : DAG(dag), TLI(tli), ArgValues(argvalues), Chain(chain) {
1202
1203 }
1204
1205 void AssignToReg(SDOperand Arg, unsigned RegNo,
1206 MVT::ValueType ArgVT, MVT::ValueType RegVT,
1207 unsigned ExtendType) {
1208 TargetRegisterClass *RC = NULL;
1209 if (RegVT == MVT::i32)
1210 RC = X86::GR32RegisterClass;
1211 else if (RegVT == MVT::i64)
1212 RC = X86::GR64RegisterClass;
1213 else if (RegVT == MVT::f32)
1214 RC = X86::FR32RegisterClass;
1215 else if (RegVT == MVT::f64)
1216 RC = X86::FR64RegisterClass;
1217 else {
1218 RC = X86::VR128RegisterClass;
1219 }
1220
1221 SDOperand ArgValue = DAG.getCopyFromReg(Chain, RegNo, RegVT);
1222 AddLiveIn(DAG.getMachineFunction(), RegNo, RC);
1223
1224 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1225 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1226 // right size.
1227 if (ArgVT < RegVT) {
1228 if (ExtendType == ISD::SIGN_EXTEND) {
1229 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1230 DAG.getValueType(ArgVT));
1231 } else if (ExtendType == ISD::ZERO_EXTEND) {
1232 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1233 DAG.getValueType(ArgVT));
1234 }
1235 ArgValue = DAG.getNode(ISD::TRUNCATE, ArgVT, ArgValue);
1236 }
1237
1238 ArgValues.push_back(ArgValue);
1239 }
1240
1241 void AssignToStack(SDOperand Arg, unsigned Offset,
1242 MVT::ValueType ArgVT, MVT::ValueType DestVT,
1243 unsigned ExtendType) {
1244 // Create the SelectionDAG nodes corresponding to a load from this
1245 // parameter.
1246 MachineFunction &MF = DAG.getMachineFunction();
1247 MachineFrameInfo *MFI = MF.getFrameInfo();
1248 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(ArgVT)/8, Offset);
1249 SDOperand FIN = DAG.getFrameIndex(FI, TLI.getPointerTy());
1250 ArgValues.push_back(DAG.getLoad(ArgVT, Chain, FIN, NULL, 0));
1251 }
1252};
1253
1254class LowerCallArgumentsClient {
1255 SelectionDAG &DAG;
1256 X86TargetLowering &TLI;
1257 SmallVector<std::pair<unsigned, SDOperand>, 8> &RegsToPass;
1258 SmallVector<SDOperand, 8> &MemOpChains;
1259 SDOperand Chain;
1260 SDOperand StackPtr;
1261public:
1262 LowerCallArgumentsClient(SelectionDAG &dag, X86TargetLowering &tli,
1263 SmallVector<std::pair<unsigned, SDOperand>, 8> &rtp,
1264 SmallVector<SDOperand, 8> &moc,
1265 SDOperand chain)
1266 : DAG(dag), TLI(tli), RegsToPass(rtp), MemOpChains(moc), Chain(chain) {
1267
1268 }
1269
1270 void AssignToReg(SDOperand Arg, unsigned RegNo,
1271 MVT::ValueType ArgVT, MVT::ValueType RegVT,
1272 unsigned ExtendType) {
1273 // If the argument has to be extended somehow before being passed, do so.
1274 if (ArgVT < RegVT)
1275 Arg = DAG.getNode(ExtendType, RegVT, Arg);
1276
1277 RegsToPass.push_back(std::make_pair(RegNo, Arg));
1278 }
1279
1280 void AssignToStack(SDOperand Arg, unsigned Offset,
1281 MVT::ValueType ArgVT, MVT::ValueType DestVT,
1282 unsigned ExtendType) {
1283 // If the argument has to be extended somehow before being stored, do so.
1284 if (ArgVT < DestVT)
1285 Arg = DAG.getNode(ExtendType, DestVT, Arg);
1286
1287 SDOperand SP = getSP();
1288 SDOperand PtrOff = DAG.getConstant(Offset, SP.getValueType());
1289 PtrOff = DAG.getNode(ISD::ADD, SP.getValueType(), SP, PtrOff);
1290 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1291 }
1292private:
1293 SDOperand getSP() {
1294 if (StackPtr.Val == 0) {
1295 MVT::ValueType PtrTy = TLI.getPointerTy();
1296 StackPtr = DAG.getRegister(TLI.getStackPtrReg(), PtrTy);
1297 }
1298 return StackPtr;
1299 }
1300};
1301
1302class EmptyArgumentsClient {
1303public:
1304 EmptyArgumentsClient() {}
1305
1306 void AssignToReg(SDOperand Arg, unsigned RegNo,
1307 MVT::ValueType ArgVT, MVT::ValueType RegVT,
1308 unsigned ExtendType) {
1309 }
1310
1311 void AssignToStack(SDOperand Arg, unsigned Offset,
1312 MVT::ValueType ArgVT, MVT::ValueType DestVT,
1313 unsigned ExtendType) {
1314 }
1315};
1316
1317
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001318SDOperand
1319X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
1320 unsigned NumArgs = Op.Val->getNumValues() - 1;
1321 MachineFunction &MF = DAG.getMachineFunction();
1322 MachineFrameInfo *MFI = MF.getFrameInfo();
1323 SDOperand Root = Op.getOperand(0);
1324 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001325
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001326 static const unsigned GPR64ArgRegs[] = {
1327 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1328 };
1329 static const unsigned XMMArgRegs[] = {
1330 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1331 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1332 };
1333
Chris Lattner29478082007-02-26 07:50:02 +00001334 SmallVector<SDOperand, 8> ArgValues;
1335
1336
1337 CallingConvState CCState(*getTargetMachine().getRegisterInfo());
1338 LowerArgumentsClient Client(DAG, *this, ArgValues, Root);
1339
1340 for (unsigned i = 0; i != NumArgs; ++i) {
1341 MVT::ValueType ArgVT = Op.getValue(i).getValueType();
Chris Lattner1db979b2007-02-26 03:18:56 +00001342 unsigned ArgFlags = cast<ConstantSDNode>(Op.getOperand(3+i))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001343
Chris Lattner29478082007-02-26 07:50:02 +00001344 X86_64_CCC_AssignArgument(Client, CCState, ArgVT, ArgFlags, SDOperand());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001345 }
1346
Chris Lattner29478082007-02-26 07:50:02 +00001347 unsigned StackSize = CCState.getNextStackOffset();
1348
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001349 // If the function takes variable number of arguments, make a frame index for
1350 // the start of the first vararg value... for expansion of llvm.va_start.
1351 if (isVarArg) {
Chris Lattner29478082007-02-26 07:50:02 +00001352 unsigned NumIntRegs = CCState.getFirstUnallocated(GPR64ArgRegs, 6);
1353 unsigned NumXMMRegs = CCState.getFirstUnallocated(XMMArgRegs, 8);
1354
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001355 // For X86-64, if there are vararg parameters that are passed via
1356 // registers, then we must store them to their spots on the stack so they
1357 // may be loaded by deferencing the result of va_next.
1358 VarArgsGPOffset = NumIntRegs * 8;
1359 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
Chris Lattner29478082007-02-26 07:50:02 +00001360 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001361 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1362
1363 // Store the integer parameter registers.
Chris Lattner35a08552007-02-25 07:10:00 +00001364 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001365 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1366 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1367 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
1368 for (; NumIntRegs != 6; ++NumIntRegs) {
1369 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1370 X86::GR64RegisterClass);
1371 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Evan Chengab51cf22006-10-13 21:14:26 +00001372 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001373 MemOps.push_back(Store);
1374 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1375 DAG.getConstant(8, getPointerTy()));
1376 }
1377
1378 // Now store the XMM (fp + vector) parameter registers.
1379 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1380 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1381 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1382 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1383 X86::VR128RegisterClass);
1384 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
Evan Chengab51cf22006-10-13 21:14:26 +00001385 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001386 MemOps.push_back(Store);
1387 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1388 DAG.getConstant(16, getPointerTy()));
1389 }
1390 if (!MemOps.empty())
1391 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1392 &MemOps[0], MemOps.size());
1393 }
1394
1395 ArgValues.push_back(Root);
1396
1397 ReturnAddrIndex = 0; // No return address slot generated yet.
1398 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattner29478082007-02-26 07:50:02 +00001399 BytesCallerReserves = StackSize;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001400
1401 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001402 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +00001403 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001404}
1405
1406SDOperand
Chris Lattner7802f3e2007-02-25 09:06:15 +00001407X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattnerba474f52007-02-25 09:10:05 +00001408 unsigned CC) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001409 SDOperand Chain = Op.getOperand(0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001410 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1411 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1412 SDOperand Callee = Op.getOperand(4);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001413 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1414
1415 // Count how many bytes are to be pushed on the stack.
1416 unsigned NumBytes = 0;
Chris Lattner29478082007-02-26 07:50:02 +00001417 {
1418 CallingConvState CCState(*getTargetMachine().getRegisterInfo());
1419 EmptyArgumentsClient Client;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001420
Chris Lattner29478082007-02-26 07:50:02 +00001421 for (unsigned i = 0; i != NumOps; ++i) {
1422 SDOperand Arg = Op.getOperand(5+2*i);
1423 MVT::ValueType ArgVT = Arg.getValueType();
1424 unsigned ArgFlags =
1425 cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
1426 X86_64_CCC_AssignArgument(Client, CCState, ArgVT, ArgFlags, Arg);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001427 }
Chris Lattner29478082007-02-26 07:50:02 +00001428
1429 NumBytes = CCState.getNextStackOffset();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001430 }
Chris Lattner29478082007-02-26 07:50:02 +00001431
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001432
1433 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1434
Chris Lattner35a08552007-02-25 07:10:00 +00001435 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1436 SmallVector<SDOperand, 8> MemOpChains;
Chris Lattner29478082007-02-26 07:50:02 +00001437
1438 CallingConvState CCState(*getTargetMachine().getRegisterInfo());
1439 LowerCallArgumentsClient Client(DAG, *this, RegsToPass, MemOpChains, Chain);
1440
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001441 for (unsigned i = 0; i != NumOps; ++i) {
1442 SDOperand Arg = Op.getOperand(5+2*i);
1443 MVT::ValueType ArgVT = Arg.getValueType();
Chris Lattner29478082007-02-26 07:50:02 +00001444 unsigned ArgFlags =
1445 cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
1446 X86_64_CCC_AssignArgument(Client, CCState, ArgVT, ArgFlags, Arg);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001447 }
Chris Lattner29478082007-02-26 07:50:02 +00001448
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001449 if (!MemOpChains.empty())
1450 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1451 &MemOpChains[0], MemOpChains.size());
1452
1453 // Build a sequence of copy-to-reg nodes chained together with token chain
1454 // and flag operands which copy the outgoing args into registers.
1455 SDOperand InFlag;
1456 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1457 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1458 InFlag);
1459 InFlag = Chain.getValue(1);
1460 }
1461
1462 if (isVarArg) {
1463 // From AMD64 ABI document:
1464 // For calls that may call functions that use varargs or stdargs
1465 // (prototype-less calls or calls to functions containing ellipsis (...) in
1466 // the declaration) %al is used as hidden argument to specify the number
1467 // of SSE registers used. The contents of %al do not need to match exactly
1468 // the number of registers, but must be an ubound on the number of SSE
1469 // registers used and is in the range 0 - 8 inclusive.
Chris Lattner29478082007-02-26 07:50:02 +00001470
1471 // Count the number of XMM registers allocated.
1472 static const unsigned XMMArgRegs[] = {
1473 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1474 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1475 };
1476 unsigned NumXMMRegs = CCState.getFirstUnallocated(XMMArgRegs, 8);
1477
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001478 Chain = DAG.getCopyToReg(Chain, X86::AL,
1479 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1480 InFlag = Chain.getValue(1);
1481 }
1482
1483 // If the callee is a GlobalAddress node (quite common, every direct call is)
1484 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001485 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001486 // We should use extra load for direct calls to dllimported functions in
1487 // non-JIT mode.
1488 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1489 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001490 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1491 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001492 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1493
Chris Lattnere56fef92007-02-25 06:40:16 +00001494 // Returns a chain & a flag for retval copy to use.
1495 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001496 SmallVector<SDOperand, 8> Ops;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001497 Ops.push_back(Chain);
1498 Ops.push_back(Callee);
1499
1500 // Add argument registers to the end of the list so that they are known live
1501 // into the call.
1502 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001503 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001504 RegsToPass[i].second.getValueType()));
1505
1506 if (InFlag.Val)
1507 Ops.push_back(InFlag);
1508
1509 // FIXME: Do not generate X86ISD::TAILCALL for now.
1510 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1511 NodeTys, &Ops[0], Ops.size());
1512 InFlag = Chain.getValue(1);
1513
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001514 // Returns a flag for retval copy to use.
1515 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001516 Ops.clear();
1517 Ops.push_back(Chain);
1518 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1519 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1520 Ops.push_back(InFlag);
1521 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001522 InFlag = Chain.getValue(1);
1523
1524 // Handle result values, copying them out of physregs into vregs that we
1525 // return.
1526 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001527}
1528
Chris Lattner76ac0682005-11-15 00:40:23 +00001529//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001530// Fast & FastCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +00001531//===----------------------------------------------------------------------===//
1532//
1533// The X86 'fast' calling convention passes up to two integer arguments in
1534// registers (an appropriate portion of EAX/EDX), passes arguments in C order,
1535// and requires that the callee pop its arguments off the stack (allowing proper
1536// tail calls), and has the same return value conventions as C calling convs.
1537//
1538// This calling convention always arranges for the callee pop value to be 8n+4
1539// bytes, which is needed for tail recursion elimination and stack alignment
1540// reasons.
1541//
1542// Note that this can be enhanced in the future to pass fp vals in registers
1543// (when we have a global fp allocator) and do other tricks.
1544//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001545//===----------------------------------------------------------------------===//
1546// The X86 'fastcall' calling convention passes up to two integer arguments in
1547// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
1548// and requires that the callee pop its arguments off the stack (allowing proper
1549// tail calls), and has the same return value conventions as C calling convs.
1550//
1551// This calling convention always arranges for the callee pop value to be 8n+4
1552// bytes, which is needed for tail recursion elimination and stack alignment
1553// reasons.
Evan Cheng17e734f2006-05-23 21:06:34 +00001554SDOperand
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001555X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG,
1556 bool isFastCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001557 unsigned NumArgs = Op.Val->getNumValues()-1;
Chris Lattner76ac0682005-11-15 00:40:23 +00001558 MachineFunction &MF = DAG.getMachineFunction();
1559 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +00001560 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +00001561 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner76ac0682005-11-15 00:40:23 +00001562
Evan Cheng48940d12006-04-27 01:32:22 +00001563 // Add DAG nodes to load the arguments... On entry to a function the stack
1564 // frame looks like this:
1565 //
1566 // [ESP] -- return address
1567 // [ESP + 4] -- first nonreg argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +00001568 // [ESP + 8] -- second nonreg argument, if 1st argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +00001569 // ...
Chris Lattner76ac0682005-11-15 00:40:23 +00001570 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1571
1572 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001573 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1574 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001575 unsigned NumIntRegs = 0;
Evan Cheng89001ad2006-04-27 08:31:10 +00001576 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Evan Cheng2a330942006-05-25 00:59:30 +00001577
1578 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001579 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001580 };
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001581
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001582 static const unsigned GPRArgRegs[][2][2] = {
1583 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1584 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1585 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
1586 };
1587
1588 static const TargetRegisterClass* GPRClasses[3] = {
1589 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
1590 };
1591
1592 unsigned GPRInd = (isFastCall ? 1 : 0);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00001593 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001594 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1595 unsigned ArgIncrement = 4;
1596 unsigned ObjSize = 0;
Evan Cheng17e734f2006-05-23 21:06:34 +00001597 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001598 unsigned ObjIntRegs = 0;
1599 unsigned Reg = 0;
1600 SDOperand ArgValue;
Chris Lattner76ac0682005-11-15 00:40:23 +00001601
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001602 HowToPassCallArgument(ObjectVT,
1603 true, // Use as much registers as possible
1604 NumIntRegs, NumXMMRegs,
1605 (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS),
Chris Lattner9d9cc842007-02-25 09:14:25 +00001606 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001607
Evan Chenga01e7992006-05-26 18:39:59 +00001608 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +00001609 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +00001610
Evan Cheng17e734f2006-05-23 21:06:34 +00001611 if (ObjIntRegs || ObjXMMRegs) {
1612 switch (ObjectVT) {
1613 default: assert(0 && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001614 case MVT::i8:
Evan Cheng17e734f2006-05-23 21:06:34 +00001615 case MVT::i16:
Nick Lewycky0c497222007-01-28 15:39:16 +00001616 case MVT::i32: {
1617 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][GPRInd][NumIntRegs];
1618 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
1619 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1620 break;
1621 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001622 case MVT::v16i8:
1623 case MVT::v8i16:
1624 case MVT::v4i32:
1625 case MVT::v2i64:
1626 case MVT::v4f32:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001627 case MVT::v2f64: {
1628 assert(!isFastCall && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001629 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
1630 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1631 break;
Evan Cheng48940d12006-04-27 01:32:22 +00001632 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001633 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001634 NumIntRegs += ObjIntRegs;
1635 NumXMMRegs += ObjXMMRegs;
Chris Lattner76ac0682005-11-15 00:40:23 +00001636 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001637 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +00001638 // XMM arguments have to be aligned on 16-byte boundary.
1639 if (ObjSize == 16)
1640 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng17e734f2006-05-23 21:06:34 +00001641 // Create the SelectionDAG nodes corresponding to a load from this
1642 // parameter.
1643 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1644 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001645 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
1646
Evan Cheng17e734f2006-05-23 21:06:34 +00001647 ArgOffset += ArgIncrement; // Move on to the next argument.
1648 }
1649
1650 ArgValues.push_back(ArgValue);
Chris Lattner76ac0682005-11-15 00:40:23 +00001651 }
1652
Evan Cheng17e734f2006-05-23 21:06:34 +00001653 ArgValues.push_back(Root);
1654
Chris Lattner76ac0682005-11-15 00:40:23 +00001655 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1656 // arguments and the arguments after the retaddr has been pushed are aligned.
1657 if ((ArgOffset & 7) == 0)
1658 ArgOffset += 4;
1659
1660 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001661 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner76ac0682005-11-15 00:40:23 +00001662 ReturnAddrIndex = 0; // No return address slot generated yet.
1663 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
1664 BytesCallerReserves = 0;
1665
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001666 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
1667
Chris Lattner76ac0682005-11-15 00:40:23 +00001668 // Finally, inform the code generator which regs we return values in.
Evan Cheng17e734f2006-05-23 21:06:34 +00001669 switch (getValueType(MF.getFunction()->getReturnType())) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001670 default: assert(0 && "Unknown type!");
1671 case MVT::isVoid: break;
Chris Lattnerf598d732006-10-03 17:18:42 +00001672 case MVT::i1:
Chris Lattner76ac0682005-11-15 00:40:23 +00001673 case MVT::i8:
1674 case MVT::i16:
1675 case MVT::i32:
1676 MF.addLiveOut(X86::EAX);
1677 break;
1678 case MVT::i64:
1679 MF.addLiveOut(X86::EAX);
1680 MF.addLiveOut(X86::EDX);
1681 break;
1682 case MVT::f32:
1683 case MVT::f64:
1684 MF.addLiveOut(X86::ST0);
1685 break;
Evan Cheng5ee96892006-05-25 18:56:34 +00001686 case MVT::v16i8:
1687 case MVT::v8i16:
1688 case MVT::v4i32:
1689 case MVT::v2i64:
1690 case MVT::v4f32:
1691 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001692 assert(!isFastCall && "Unknown result type");
Evan Cheng88decde2006-04-28 21:29:37 +00001693 MF.addLiveOut(X86::XMM0);
1694 break;
1695 }
Evan Cheng88decde2006-04-28 21:29:37 +00001696
Evan Cheng17e734f2006-05-23 21:06:34 +00001697 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001698 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +00001699 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001700}
1701
Chris Lattner104aa5d2006-09-26 03:57:53 +00001702SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +00001703 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +00001704 SDOperand Chain = Op.getOperand(0);
Evan Cheng2a330942006-05-25 00:59:30 +00001705 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1706 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +00001707 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1708
Chris Lattner76ac0682005-11-15 00:40:23 +00001709 // Count how many bytes are to be pushed on the stack.
1710 unsigned NumBytes = 0;
1711
1712 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001713 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1714 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001715 unsigned NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001716 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Chris Lattner76ac0682005-11-15 00:40:23 +00001717
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001718 static const unsigned GPRArgRegs[][2][2] = {
1719 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1720 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1721 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
Evan Cheng2a330942006-05-25 00:59:30 +00001722 };
1723 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001724 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001725 };
1726
Chris Lattner7802f3e2007-02-25 09:06:15 +00001727 bool isFastCall = CC == CallingConv::X86_FastCall;
1728 unsigned GPRInd = isFastCall ? 1 : 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001729 for (unsigned i = 0; i != NumOps; ++i) {
1730 SDOperand Arg = Op.getOperand(5+2*i);
1731
1732 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001733 default: assert(0 && "Unknown value type!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001734 case MVT::i8:
1735 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001736 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001737 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1738 if (NumIntRegs < MaxNumIntRegs) {
1739 ++NumIntRegs;
1740 break;
1741 }
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001742 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001743 case MVT::f32:
1744 NumBytes += 4;
1745 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001746 case MVT::f64:
1747 NumBytes += 8;
1748 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001749 case MVT::v16i8:
1750 case MVT::v8i16:
1751 case MVT::v4i32:
1752 case MVT::v2i64:
1753 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001754 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001755 assert(!isFastCall && "Unknown value type!");
1756 if (NumXMMRegs < 4)
1757 NumXMMRegs++;
1758 else {
1759 // XMM arguments have to be aligned on 16-byte boundary.
1760 NumBytes = ((NumBytes + 15) / 16) * 16;
1761 NumBytes += 16;
1762 }
1763 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001764 }
Evan Cheng2a330942006-05-25 00:59:30 +00001765 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001766
1767 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1768 // arguments and the arguments after the retaddr has been pushed are aligned.
1769 if ((NumBytes & 7) == 0)
1770 NumBytes += 4;
1771
Chris Lattner62c34842006-02-13 09:00:43 +00001772 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +00001773
1774 // Arguments go on the stack in reverse order, as specified by the ABI.
1775 unsigned ArgOffset = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +00001776 NumIntRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001777 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1778 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001779 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001780 for (unsigned i = 0; i != NumOps; ++i) {
1781 SDOperand Arg = Op.getOperand(5+2*i);
1782
1783 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001784 default: assert(0 && "Unexpected ValueType for argument!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001785 case MVT::i8:
1786 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001787 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001788 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1789 if (NumIntRegs < MaxNumIntRegs) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001790 unsigned RegToUse =
1791 GPRArgRegs[Arg.getValueType()-MVT::i8][GPRInd][NumIntRegs];
1792 RegsToPass.push_back(std::make_pair(RegToUse, Arg));
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001793 ++NumIntRegs;
1794 break;
1795 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001796 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001797 case MVT::f32: {
1798 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001799 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001800 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001801 ArgOffset += 4;
1802 break;
1803 }
Evan Cheng2a330942006-05-25 00:59:30 +00001804 case MVT::f64: {
Chris Lattner76ac0682005-11-15 00:40:23 +00001805 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001806 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001807 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001808 ArgOffset += 8;
1809 break;
1810 }
Evan Cheng2a330942006-05-25 00:59:30 +00001811 case MVT::v16i8:
1812 case MVT::v8i16:
1813 case MVT::v4i32:
1814 case MVT::v2i64:
1815 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001816 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001817 assert(!isFastCall && "Unexpected ValueType for argument!");
1818 if (NumXMMRegs < 4) {
1819 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1820 NumXMMRegs++;
1821 } else {
1822 // XMM arguments have to be aligned on 16-byte boundary.
1823 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1824 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1825 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1826 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1827 ArgOffset += 16;
1828 }
1829 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001830 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001831 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001832
Evan Cheng2a330942006-05-25 00:59:30 +00001833 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001834 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1835 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001836
Nate Begeman7e5496d2006-02-17 00:03:04 +00001837 // Build a sequence of copy-to-reg nodes chained together with token chain
1838 // and flag operands which copy the outgoing args into registers.
1839 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001840 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1841 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1842 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001843 InFlag = Chain.getValue(1);
1844 }
1845
Evan Cheng2a330942006-05-25 00:59:30 +00001846 // If the callee is a GlobalAddress node (quite common, every direct call is)
1847 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001848 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001849 // We should use extra load for direct calls to dllimported functions in
1850 // non-JIT mode.
1851 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1852 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001853 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1854 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001855 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1856
Evan Cheng84a041e2007-02-21 21:18:14 +00001857 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1858 // GOT pointer.
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001859 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1860 Subtarget->isPICStyleGOT()) {
1861 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1862 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1863 InFlag);
1864 InFlag = Chain.getValue(1);
1865 }
1866
Chris Lattnere56fef92007-02-25 06:40:16 +00001867 // Returns a chain & a flag for retval copy to use.
1868 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001869 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001870 Ops.push_back(Chain);
1871 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001872
1873 // Add argument registers to the end of the list so that they are known live
1874 // into the call.
1875 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001876 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001877 RegsToPass[i].second.getValueType()));
1878
Evan Cheng84a041e2007-02-21 21:18:14 +00001879 // Add an implicit use GOT pointer in EBX.
1880 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1881 Subtarget->isPICStyleGOT())
1882 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1883
Nate Begeman7e5496d2006-02-17 00:03:04 +00001884 if (InFlag.Val)
1885 Ops.push_back(InFlag);
1886
1887 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001888 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001889 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001890 InFlag = Chain.getValue(1);
1891
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001892 // Returns a flag for retval copy to use.
1893 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001894 Ops.clear();
1895 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001896 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1897 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001898 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001899 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001900 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001901
Chris Lattnerba474f52007-02-25 09:10:05 +00001902 // Handle result values, copying them out of physregs into vregs that we
1903 // return.
1904 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001905}
1906
1907SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1908 if (ReturnAddrIndex == 0) {
1909 // Set up a frame object for the return address.
1910 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001911 if (Subtarget->is64Bit())
1912 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1913 else
1914 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Chris Lattner76ac0682005-11-15 00:40:23 +00001915 }
1916
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001917 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00001918}
1919
1920
1921
Evan Cheng45df7f82006-01-30 23:41:35 +00001922/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1923/// specific condition code. It returns a false if it cannot do a direct
Chris Lattner7a627672006-09-13 03:22:10 +00001924/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1925/// needed.
Evan Cheng78038292006-04-05 23:38:46 +00001926static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattner7a627672006-09-13 03:22:10 +00001927 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1928 SelectionDAG &DAG) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001929 X86CC = X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001930 if (!isFP) {
Chris Lattner971e3392006-09-13 17:04:54 +00001931 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1932 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1933 // X > -1 -> X == 0, jump !sign.
1934 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001935 X86CC = X86::COND_NS;
Chris Lattner971e3392006-09-13 17:04:54 +00001936 return true;
1937 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1938 // X < 0 -> X == 0, jump on sign.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001939 X86CC = X86::COND_S;
Chris Lattner971e3392006-09-13 17:04:54 +00001940 return true;
1941 }
Chris Lattner7a627672006-09-13 03:22:10 +00001942 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001943
Evan Cheng172fce72006-01-06 00:43:03 +00001944 switch (SetCCOpcode) {
1945 default: break;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001946 case ISD::SETEQ: X86CC = X86::COND_E; break;
1947 case ISD::SETGT: X86CC = X86::COND_G; break;
1948 case ISD::SETGE: X86CC = X86::COND_GE; break;
1949 case ISD::SETLT: X86CC = X86::COND_L; break;
1950 case ISD::SETLE: X86CC = X86::COND_LE; break;
1951 case ISD::SETNE: X86CC = X86::COND_NE; break;
1952 case ISD::SETULT: X86CC = X86::COND_B; break;
1953 case ISD::SETUGT: X86CC = X86::COND_A; break;
1954 case ISD::SETULE: X86CC = X86::COND_BE; break;
1955 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001956 }
1957 } else {
1958 // On a floating point condition, the flags are set as follows:
1959 // ZF PF CF op
1960 // 0 | 0 | 0 | X > Y
1961 // 0 | 0 | 1 | X < Y
1962 // 1 | 0 | 0 | X == Y
1963 // 1 | 1 | 1 | unordered
Chris Lattner7a627672006-09-13 03:22:10 +00001964 bool Flip = false;
Evan Cheng172fce72006-01-06 00:43:03 +00001965 switch (SetCCOpcode) {
1966 default: break;
1967 case ISD::SETUEQ:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001968 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001969 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001970 case ISD::SETOGT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001971 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001972 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001973 case ISD::SETOGE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001974 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001975 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001976 case ISD::SETULT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001977 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001978 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001979 case ISD::SETULE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001980 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001981 case ISD::SETONE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001982 case ISD::SETNE: X86CC = X86::COND_NE; break;
1983 case ISD::SETUO: X86CC = X86::COND_P; break;
1984 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001985 }
Chris Lattner7a627672006-09-13 03:22:10 +00001986 if (Flip)
1987 std::swap(LHS, RHS);
Evan Cheng172fce72006-01-06 00:43:03 +00001988 }
Evan Cheng45df7f82006-01-30 23:41:35 +00001989
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001990 return X86CC != X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001991}
1992
Evan Cheng339edad2006-01-11 00:33:36 +00001993/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1994/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001995/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00001996static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00001997 switch (X86CC) {
1998 default:
1999 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002000 case X86::COND_B:
2001 case X86::COND_BE:
2002 case X86::COND_E:
2003 case X86::COND_P:
2004 case X86::COND_A:
2005 case X86::COND_AE:
2006 case X86::COND_NE:
2007 case X86::COND_NP:
Evan Cheng73a1ad92006-01-10 20:26:56 +00002008 return true;
2009 }
2010}
2011
Evan Chengc995b452006-04-06 23:23:56 +00002012/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00002013/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00002014static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
2015 if (Op.getOpcode() == ISD::UNDEF)
2016 return true;
2017
2018 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00002019 return (Val >= Low && Val < Hi);
2020}
2021
2022/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2023/// true if Op is undef or if its value equal to the specified value.
2024static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
2025 if (Op.getOpcode() == ISD::UNDEF)
2026 return true;
2027 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00002028}
2029
Evan Cheng68ad48b2006-03-22 18:59:22 +00002030/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2031/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2032bool X86::isPSHUFDMask(SDNode *N) {
2033 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2034
2035 if (N->getNumOperands() != 4)
2036 return false;
2037
2038 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00002039 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002040 SDOperand Arg = N->getOperand(i);
2041 if (Arg.getOpcode() == ISD::UNDEF) continue;
2042 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2043 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00002044 return false;
2045 }
2046
2047 return true;
2048}
2049
2050/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002051/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002052bool X86::isPSHUFHWMask(SDNode *N) {
2053 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2054
2055 if (N->getNumOperands() != 8)
2056 return false;
2057
2058 // Lower quadword copied in order.
2059 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002060 SDOperand Arg = N->getOperand(i);
2061 if (Arg.getOpcode() == ISD::UNDEF) continue;
2062 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2063 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00002064 return false;
2065 }
2066
2067 // Upper quadword shuffled.
2068 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002069 SDOperand Arg = N->getOperand(i);
2070 if (Arg.getOpcode() == ISD::UNDEF) continue;
2071 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2072 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002073 if (Val < 4 || Val > 7)
2074 return false;
2075 }
2076
2077 return true;
2078}
2079
2080/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002081/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002082bool X86::isPSHUFLWMask(SDNode *N) {
2083 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2084
2085 if (N->getNumOperands() != 8)
2086 return false;
2087
2088 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00002089 for (unsigned i = 4; i != 8; ++i)
2090 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00002091 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00002092
2093 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00002094 for (unsigned i = 0; i != 4; ++i)
2095 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00002096 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00002097
2098 return true;
2099}
2100
Evan Chengd27fb3e2006-03-24 01:18:28 +00002101/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2102/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner35a08552007-02-25 07:10:00 +00002103static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002104 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002105
Evan Cheng60f0b892006-04-20 08:58:49 +00002106 unsigned Half = NumElems / 2;
2107 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002108 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng60f0b892006-04-20 08:58:49 +00002109 return false;
2110 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002111 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00002112 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002113
2114 return true;
2115}
2116
Evan Cheng60f0b892006-04-20 08:58:49 +00002117bool X86::isSHUFPMask(SDNode *N) {
2118 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002119 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002120}
2121
2122/// isCommutedSHUFP - Returns true if the shuffle mask is except
2123/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2124/// half elements to come from vector 1 (which would equal the dest.) and
2125/// the upper half to come from vector 2.
Chris Lattner35a08552007-02-25 07:10:00 +00002126static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
2127 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002128
Chris Lattner35a08552007-02-25 07:10:00 +00002129 unsigned Half = NumOps / 2;
Evan Cheng60f0b892006-04-20 08:58:49 +00002130 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002131 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00002132 return false;
Chris Lattner35a08552007-02-25 07:10:00 +00002133 for (unsigned i = Half; i < NumOps; ++i)
2134 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng60f0b892006-04-20 08:58:49 +00002135 return false;
2136 return true;
2137}
2138
2139static bool isCommutedSHUFP(SDNode *N) {
2140 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002141 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002142}
2143
Evan Cheng2595a682006-03-24 02:58:06 +00002144/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2145/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2146bool X86::isMOVHLPSMask(SDNode *N) {
2147 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2148
Evan Cheng1a194a52006-03-28 06:50:32 +00002149 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00002150 return false;
2151
Evan Cheng1a194a52006-03-28 06:50:32 +00002152 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00002153 return isUndefOrEqual(N->getOperand(0), 6) &&
2154 isUndefOrEqual(N->getOperand(1), 7) &&
2155 isUndefOrEqual(N->getOperand(2), 2) &&
2156 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00002157}
2158
Evan Cheng922e1912006-11-07 22:14:24 +00002159/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2160/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2161/// <2, 3, 2, 3>
2162bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2163 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2164
2165 if (N->getNumOperands() != 4)
2166 return false;
2167
2168 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2169 return isUndefOrEqual(N->getOperand(0), 2) &&
2170 isUndefOrEqual(N->getOperand(1), 3) &&
2171 isUndefOrEqual(N->getOperand(2), 2) &&
2172 isUndefOrEqual(N->getOperand(3), 3);
2173}
2174
Evan Chengc995b452006-04-06 23:23:56 +00002175/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2176/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2177bool X86::isMOVLPMask(SDNode *N) {
2178 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2179
2180 unsigned NumElems = N->getNumOperands();
2181 if (NumElems != 2 && NumElems != 4)
2182 return false;
2183
Evan Chengac847262006-04-07 21:53:05 +00002184 for (unsigned i = 0; i < NumElems/2; ++i)
2185 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2186 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002187
Evan Chengac847262006-04-07 21:53:05 +00002188 for (unsigned i = NumElems/2; i < NumElems; ++i)
2189 if (!isUndefOrEqual(N->getOperand(i), i))
2190 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002191
2192 return true;
2193}
2194
2195/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00002196/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2197/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00002198bool X86::isMOVHPMask(SDNode *N) {
2199 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2200
2201 unsigned NumElems = N->getNumOperands();
2202 if (NumElems != 2 && NumElems != 4)
2203 return false;
2204
Evan Chengac847262006-04-07 21:53:05 +00002205 for (unsigned i = 0; i < NumElems/2; ++i)
2206 if (!isUndefOrEqual(N->getOperand(i), i))
2207 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002208
2209 for (unsigned i = 0; i < NumElems/2; ++i) {
2210 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00002211 if (!isUndefOrEqual(Arg, i + NumElems))
2212 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002213 }
2214
2215 return true;
2216}
2217
Evan Cheng5df75882006-03-28 00:39:58 +00002218/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2219/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner35a08552007-02-25 07:10:00 +00002220bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
2221 bool V2IsSplat = false) {
2222 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng5df75882006-03-28 00:39:58 +00002223 return false;
2224
Chris Lattner35a08552007-02-25 07:10:00 +00002225 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2226 SDOperand BitI = Elts[i];
2227 SDOperand BitI1 = Elts[i+1];
Evan Chengac847262006-04-07 21:53:05 +00002228 if (!isUndefOrEqual(BitI, j))
2229 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002230 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00002231 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002232 return false;
2233 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00002234 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002235 return false;
2236 }
Evan Cheng5df75882006-03-28 00:39:58 +00002237 }
2238
2239 return true;
2240}
2241
Evan Cheng60f0b892006-04-20 08:58:49 +00002242bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2243 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002244 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00002245}
2246
Evan Cheng2bc32802006-03-28 02:43:26 +00002247/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2248/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner35a08552007-02-25 07:10:00 +00002249bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
2250 bool V2IsSplat = false) {
2251 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng2bc32802006-03-28 02:43:26 +00002252 return false;
2253
Chris Lattner35a08552007-02-25 07:10:00 +00002254 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2255 SDOperand BitI = Elts[i];
2256 SDOperand BitI1 = Elts[i+1];
2257 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengac847262006-04-07 21:53:05 +00002258 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002259 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00002260 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002261 return false;
2262 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00002263 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002264 return false;
2265 }
Evan Cheng2bc32802006-03-28 02:43:26 +00002266 }
2267
2268 return true;
2269}
2270
Evan Cheng60f0b892006-04-20 08:58:49 +00002271bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2272 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002273 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00002274}
2275
Evan Chengf3b52c82006-04-05 07:20:06 +00002276/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2277/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2278/// <0, 0, 1, 1>
2279bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2280 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2281
2282 unsigned NumElems = N->getNumOperands();
2283 if (NumElems != 4 && NumElems != 8 && NumElems != 16)
2284 return false;
2285
2286 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
2287 SDOperand BitI = N->getOperand(i);
2288 SDOperand BitI1 = N->getOperand(i+1);
2289
Evan Chengac847262006-04-07 21:53:05 +00002290 if (!isUndefOrEqual(BitI, j))
2291 return false;
2292 if (!isUndefOrEqual(BitI1, j))
2293 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00002294 }
2295
2296 return true;
2297}
2298
Evan Chenge8b51802006-04-21 01:05:10 +00002299/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2300/// specifies a shuffle of elements that is suitable for input to MOVSS,
2301/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner35a08552007-02-25 07:10:00 +00002302static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
2303 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00002304 return false;
2305
Chris Lattner35a08552007-02-25 07:10:00 +00002306 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002307 return false;
2308
Chris Lattner35a08552007-02-25 07:10:00 +00002309 for (unsigned i = 1; i < NumElts; ++i) {
2310 if (!isUndefOrEqual(Elts[i], i))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002311 return false;
2312 }
2313
2314 return true;
2315}
Evan Chengf3b52c82006-04-05 07:20:06 +00002316
Evan Chenge8b51802006-04-21 01:05:10 +00002317bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002318 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002319 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002320}
2321
Evan Chenge8b51802006-04-21 01:05:10 +00002322/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2323/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00002324/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner35a08552007-02-25 07:10:00 +00002325static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
2326 bool V2IsSplat = false,
Evan Cheng89c5d042006-09-08 01:50:06 +00002327 bool V2IsUndef = false) {
Chris Lattner35a08552007-02-25 07:10:00 +00002328 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00002329 return false;
2330
2331 if (!isUndefOrEqual(Ops[0], 0))
2332 return false;
2333
Chris Lattner35a08552007-02-25 07:10:00 +00002334 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002335 SDOperand Arg = Ops[i];
Chris Lattner35a08552007-02-25 07:10:00 +00002336 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2337 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2338 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng89c5d042006-09-08 01:50:06 +00002339 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002340 }
2341
2342 return true;
2343}
2344
Evan Cheng89c5d042006-09-08 01:50:06 +00002345static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2346 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002347 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002348 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2349 V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00002350}
2351
Evan Cheng5d247f82006-04-14 21:59:03 +00002352/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2353/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2354bool X86::isMOVSHDUPMask(SDNode *N) {
2355 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2356
2357 if (N->getNumOperands() != 4)
2358 return false;
2359
2360 // Expect 1, 1, 3, 3
2361 for (unsigned i = 0; i < 2; ++i) {
2362 SDOperand Arg = N->getOperand(i);
2363 if (Arg.getOpcode() == ISD::UNDEF) continue;
2364 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2365 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2366 if (Val != 1) return false;
2367 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002368
2369 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002370 for (unsigned i = 2; i < 4; ++i) {
2371 SDOperand Arg = N->getOperand(i);
2372 if (Arg.getOpcode() == ISD::UNDEF) continue;
2373 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2374 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2375 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002376 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002377 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002378
Evan Cheng6222cf22006-04-15 05:37:34 +00002379 // Don't use movshdup if it can be done with a shufps.
2380 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002381}
2382
2383/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2384/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2385bool X86::isMOVSLDUPMask(SDNode *N) {
2386 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2387
2388 if (N->getNumOperands() != 4)
2389 return false;
2390
2391 // Expect 0, 0, 2, 2
2392 for (unsigned i = 0; i < 2; ++i) {
2393 SDOperand Arg = N->getOperand(i);
2394 if (Arg.getOpcode() == ISD::UNDEF) continue;
2395 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2396 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2397 if (Val != 0) return false;
2398 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002399
2400 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002401 for (unsigned i = 2; i < 4; ++i) {
2402 SDOperand Arg = N->getOperand(i);
2403 if (Arg.getOpcode() == ISD::UNDEF) continue;
2404 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2405 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2406 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002407 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002408 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002409
Evan Cheng6222cf22006-04-15 05:37:34 +00002410 // Don't use movshdup if it can be done with a shufps.
2411 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002412}
2413
Evan Chengd097e672006-03-22 02:53:00 +00002414/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2415/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00002416static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002417 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2418
Evan Chengd097e672006-03-22 02:53:00 +00002419 // This is a splat operation if each element of the permute is the same, and
2420 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002421 unsigned NumElems = N->getNumOperands();
2422 SDOperand ElementBase;
2423 unsigned i = 0;
2424 for (; i != NumElems; ++i) {
2425 SDOperand Elt = N->getOperand(i);
Reid Spencerde46e482006-11-02 20:25:50 +00002426 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002427 ElementBase = Elt;
2428 break;
2429 }
2430 }
2431
2432 if (!ElementBase.Val)
2433 return false;
2434
2435 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002436 SDOperand Arg = N->getOperand(i);
2437 if (Arg.getOpcode() == ISD::UNDEF) continue;
2438 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002439 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00002440 }
2441
2442 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002443 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00002444}
2445
Evan Cheng5022b342006-04-17 20:43:08 +00002446/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2447/// a splat of a single element and it's a 2 or 4 element mask.
2448bool X86::isSplatMask(SDNode *N) {
2449 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2450
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002451 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00002452 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2453 return false;
2454 return ::isSplatMask(N);
2455}
2456
Evan Chenge056dd52006-10-27 21:08:32 +00002457/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2458/// specifies a splat of zero element.
2459bool X86::isSplatLoMask(SDNode *N) {
2460 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2461
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002462 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chenge056dd52006-10-27 21:08:32 +00002463 if (!isUndefOrEqual(N->getOperand(i), 0))
2464 return false;
2465 return true;
2466}
2467
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002468/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2469/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2470/// instructions.
2471unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002472 unsigned NumOperands = N->getNumOperands();
2473 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2474 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00002475 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002476 unsigned Val = 0;
2477 SDOperand Arg = N->getOperand(NumOperands-i-1);
2478 if (Arg.getOpcode() != ISD::UNDEF)
2479 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00002480 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002481 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00002482 if (i != NumOperands - 1)
2483 Mask <<= Shift;
2484 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002485
2486 return Mask;
2487}
2488
Evan Chengb7fedff2006-03-29 23:07:14 +00002489/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2490/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2491/// instructions.
2492unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2493 unsigned Mask = 0;
2494 // 8 nodes, but we only care about the last 4.
2495 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002496 unsigned Val = 0;
2497 SDOperand Arg = N->getOperand(i);
2498 if (Arg.getOpcode() != ISD::UNDEF)
2499 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002500 Mask |= (Val - 4);
2501 if (i != 4)
2502 Mask <<= 2;
2503 }
2504
2505 return Mask;
2506}
2507
2508/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2509/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2510/// instructions.
2511unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2512 unsigned Mask = 0;
2513 // 8 nodes, but we only care about the first 4.
2514 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002515 unsigned Val = 0;
2516 SDOperand Arg = N->getOperand(i);
2517 if (Arg.getOpcode() != ISD::UNDEF)
2518 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002519 Mask |= Val;
2520 if (i != 0)
2521 Mask <<= 2;
2522 }
2523
2524 return Mask;
2525}
2526
Evan Cheng59a63552006-04-05 01:47:37 +00002527/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2528/// specifies a 8 element shuffle that can be broken into a pair of
2529/// PSHUFHW and PSHUFLW.
2530static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2531 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2532
2533 if (N->getNumOperands() != 8)
2534 return false;
2535
2536 // Lower quadword shuffled.
2537 for (unsigned i = 0; i != 4; ++i) {
2538 SDOperand Arg = N->getOperand(i);
2539 if (Arg.getOpcode() == ISD::UNDEF) continue;
2540 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2541 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2542 if (Val > 4)
2543 return false;
2544 }
2545
2546 // Upper quadword shuffled.
2547 for (unsigned i = 4; i != 8; ++i) {
2548 SDOperand Arg = N->getOperand(i);
2549 if (Arg.getOpcode() == ISD::UNDEF) continue;
2550 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2551 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2552 if (Val < 4 || Val > 7)
2553 return false;
2554 }
2555
2556 return true;
2557}
2558
Evan Chengc995b452006-04-06 23:23:56 +00002559/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2560/// values in ther permute mask.
Evan Chengc415c5b2006-10-25 21:49:50 +00002561static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2562 SDOperand &V2, SDOperand &Mask,
2563 SelectionDAG &DAG) {
Evan Chengc995b452006-04-06 23:23:56 +00002564 MVT::ValueType VT = Op.getValueType();
2565 MVT::ValueType MaskVT = Mask.getValueType();
2566 MVT::ValueType EltVT = MVT::getVectorBaseType(MaskVT);
2567 unsigned NumElems = Mask.getNumOperands();
Chris Lattner35a08552007-02-25 07:10:00 +00002568 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc995b452006-04-06 23:23:56 +00002569
2570 for (unsigned i = 0; i != NumElems; ++i) {
2571 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00002572 if (Arg.getOpcode() == ISD::UNDEF) {
2573 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2574 continue;
2575 }
Evan Chengc995b452006-04-06 23:23:56 +00002576 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2577 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2578 if (Val < NumElems)
2579 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2580 else
2581 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2582 }
2583
Evan Chengc415c5b2006-10-25 21:49:50 +00002584 std::swap(V1, V2);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002585 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc415c5b2006-10-25 21:49:50 +00002586 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chengc995b452006-04-06 23:23:56 +00002587}
2588
Evan Cheng7855e4d2006-04-19 20:35:22 +00002589/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2590/// match movhlps. The lower half elements should come from upper half of
2591/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002592/// half of V2 (and in order).
Evan Cheng7855e4d2006-04-19 20:35:22 +00002593static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2594 unsigned NumElems = Mask->getNumOperands();
2595 if (NumElems != 4)
2596 return false;
2597 for (unsigned i = 0, e = 2; i != e; ++i)
2598 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2599 return false;
2600 for (unsigned i = 2; i != 4; ++i)
2601 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2602 return false;
2603 return true;
2604}
2605
Evan Chengc995b452006-04-06 23:23:56 +00002606/// isScalarLoadToVector - Returns true if the node is a scalar load that
2607/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00002608static inline bool isScalarLoadToVector(SDNode *N) {
2609 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2610 N = N->getOperand(0).Val;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002611 return ISD::isNON_EXTLoad(N);
Evan Chengc995b452006-04-06 23:23:56 +00002612 }
2613 return false;
2614}
2615
Evan Cheng7855e4d2006-04-19 20:35:22 +00002616/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2617/// match movlp{s|d}. The lower half elements should come from lower half of
2618/// V1 (and in order), and the upper half elements should come from the upper
2619/// half of V2 (and in order). And since V1 will become the source of the
2620/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Chenge646abb2006-10-09 21:39:25 +00002621static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002622 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng7855e4d2006-04-19 20:35:22 +00002623 return false;
Evan Chenge646abb2006-10-09 21:39:25 +00002624 // Is V2 is a vector load, don't do this transformation. We will try to use
2625 // load folding shufps op.
2626 if (ISD::isNON_EXTLoad(V2))
2627 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002628
Evan Cheng7855e4d2006-04-19 20:35:22 +00002629 unsigned NumElems = Mask->getNumOperands();
2630 if (NumElems != 2 && NumElems != 4)
2631 return false;
2632 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2633 if (!isUndefOrEqual(Mask->getOperand(i), i))
2634 return false;
2635 for (unsigned i = NumElems/2; i != NumElems; ++i)
2636 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2637 return false;
2638 return true;
Evan Chengc995b452006-04-06 23:23:56 +00002639}
2640
Evan Cheng60f0b892006-04-20 08:58:49 +00002641/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2642/// all the same.
2643static bool isSplatVector(SDNode *N) {
2644 if (N->getOpcode() != ISD::BUILD_VECTOR)
2645 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002646
Evan Cheng60f0b892006-04-20 08:58:49 +00002647 SDOperand SplatValue = N->getOperand(0);
2648 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2649 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00002650 return false;
2651 return true;
2652}
2653
Evan Cheng89c5d042006-09-08 01:50:06 +00002654/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2655/// to an undef.
2656static bool isUndefShuffle(SDNode *N) {
2657 if (N->getOpcode() != ISD::BUILD_VECTOR)
2658 return false;
2659
2660 SDOperand V1 = N->getOperand(0);
2661 SDOperand V2 = N->getOperand(1);
2662 SDOperand Mask = N->getOperand(2);
2663 unsigned NumElems = Mask.getNumOperands();
2664 for (unsigned i = 0; i != NumElems; ++i) {
2665 SDOperand Arg = Mask.getOperand(i);
2666 if (Arg.getOpcode() != ISD::UNDEF) {
2667 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2668 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2669 return false;
2670 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2671 return false;
2672 }
2673 }
2674 return true;
2675}
2676
Evan Cheng60f0b892006-04-20 08:58:49 +00002677/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2678/// that point to V2 points to its first element.
2679static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2680 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2681
2682 bool Changed = false;
Chris Lattner35a08552007-02-25 07:10:00 +00002683 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002684 unsigned NumElems = Mask.getNumOperands();
2685 for (unsigned i = 0; i != NumElems; ++i) {
2686 SDOperand Arg = Mask.getOperand(i);
2687 if (Arg.getOpcode() != ISD::UNDEF) {
2688 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2689 if (Val > NumElems) {
2690 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2691 Changed = true;
2692 }
2693 }
2694 MaskVec.push_back(Arg);
2695 }
2696
2697 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002698 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2699 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002700 return Mask;
2701}
2702
Evan Chenge8b51802006-04-21 01:05:10 +00002703/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2704/// operation of specified width.
2705static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002706 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2707 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2708
Chris Lattner35a08552007-02-25 07:10:00 +00002709 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002710 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2711 for (unsigned i = 1; i != NumElems; ++i)
2712 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002713 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002714}
2715
Evan Cheng5022b342006-04-17 20:43:08 +00002716/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2717/// of specified width.
2718static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2719 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2720 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002721 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5022b342006-04-17 20:43:08 +00002722 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2723 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2724 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2725 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002726 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00002727}
2728
Evan Cheng60f0b892006-04-20 08:58:49 +00002729/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2730/// of specified width.
2731static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2732 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2733 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2734 unsigned Half = NumElems/2;
Chris Lattner35a08552007-02-25 07:10:00 +00002735 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002736 for (unsigned i = 0; i != Half; ++i) {
2737 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2738 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2739 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002740 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002741}
2742
Evan Chenge8b51802006-04-21 01:05:10 +00002743/// getZeroVector - Returns a vector of specified type with all zero elements.
2744///
2745static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2746 assert(MVT::isVector(VT) && "Expected a vector type");
2747 unsigned NumElems = getVectorNumElements(VT);
2748 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2749 bool isFP = MVT::isFloatingPoint(EVT);
2750 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002751 SmallVector<SDOperand, 8> ZeroVec(NumElems, Zero);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002752 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
Evan Chenge8b51802006-04-21 01:05:10 +00002753}
2754
Evan Cheng5022b342006-04-17 20:43:08 +00002755/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2756///
2757static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2758 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00002759 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00002760 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00002761 unsigned NumElems = Mask.getNumOperands();
2762 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002763 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00002764 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002765 NumElems >>= 1;
2766 }
2767 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2768
2769 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00002770 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002771 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00002772 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002773 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2774}
2775
Evan Chenge8b51802006-04-21 01:05:10 +00002776/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2777/// constant +0.0.
2778static inline bool isZeroNode(SDOperand Elt) {
2779 return ((isa<ConstantSDNode>(Elt) &&
2780 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2781 (isa<ConstantFPSDNode>(Elt) &&
2782 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
2783}
2784
Evan Cheng14215c32006-04-21 23:03:30 +00002785/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
2786/// vector and zero or undef vector.
2787static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00002788 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00002789 bool isZero, SelectionDAG &DAG) {
2790 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00002791 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2792 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
2793 SDOperand Zero = DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002794 SmallVector<SDOperand, 8> MaskVec(NumElems, Zero);
Evan Chenge8b51802006-04-21 01:05:10 +00002795 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002796 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2797 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00002798 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00002799}
2800
Evan Chengb0461082006-04-24 18:01:45 +00002801/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2802///
2803static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2804 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002805 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002806 if (NumNonZero > 8)
2807 return SDOperand();
2808
2809 SDOperand V(0, 0);
2810 bool First = true;
2811 for (unsigned i = 0; i < 16; ++i) {
2812 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2813 if (ThisIsNonZero && First) {
2814 if (NumZero)
2815 V = getZeroVector(MVT::v8i16, DAG);
2816 else
2817 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2818 First = false;
2819 }
2820
2821 if ((i & 1) != 0) {
2822 SDOperand ThisElt(0, 0), LastElt(0, 0);
2823 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2824 if (LastIsNonZero) {
2825 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2826 }
2827 if (ThisIsNonZero) {
2828 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2829 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2830 ThisElt, DAG.getConstant(8, MVT::i8));
2831 if (LastIsNonZero)
2832 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2833 } else
2834 ThisElt = LastElt;
2835
2836 if (ThisElt.Val)
2837 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002838 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002839 }
2840 }
2841
2842 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2843}
2844
2845/// LowerBuildVectorv16i8 - Custom lower build_vector of v8i16.
2846///
2847static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2848 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002849 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002850 if (NumNonZero > 4)
2851 return SDOperand();
2852
2853 SDOperand V(0, 0);
2854 bool First = true;
2855 for (unsigned i = 0; i < 8; ++i) {
2856 bool isNonZero = (NonZeros & (1 << i)) != 0;
2857 if (isNonZero) {
2858 if (First) {
2859 if (NumZero)
2860 V = getZeroVector(MVT::v8i16, DAG);
2861 else
2862 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2863 First = false;
2864 }
2865 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002866 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002867 }
2868 }
2869
2870 return V;
2871}
2872
Evan Chenga9467aa2006-04-25 20:13:52 +00002873SDOperand
2874X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2875 // All zero's are handled with pxor.
2876 if (ISD::isBuildVectorAllZeros(Op.Val))
2877 return Op;
2878
2879 // All one's are handled with pcmpeqd.
2880 if (ISD::isBuildVectorAllOnes(Op.Val))
2881 return Op;
2882
2883 MVT::ValueType VT = Op.getValueType();
2884 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2885 unsigned EVTBits = MVT::getSizeInBits(EVT);
2886
2887 unsigned NumElems = Op.getNumOperands();
2888 unsigned NumZero = 0;
2889 unsigned NumNonZero = 0;
2890 unsigned NonZeros = 0;
2891 std::set<SDOperand> Values;
2892 for (unsigned i = 0; i < NumElems; ++i) {
2893 SDOperand Elt = Op.getOperand(i);
2894 if (Elt.getOpcode() != ISD::UNDEF) {
2895 Values.insert(Elt);
2896 if (isZeroNode(Elt))
2897 NumZero++;
2898 else {
2899 NonZeros |= (1 << i);
2900 NumNonZero++;
2901 }
2902 }
2903 }
2904
2905 if (NumNonZero == 0)
2906 // Must be a mix of zero and undef. Return a zero vector.
2907 return getZeroVector(VT, DAG);
2908
2909 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2910 if (Values.size() == 1)
2911 return SDOperand();
2912
2913 // Special case for single non-zero element.
Evan Cheng798b3062006-10-25 20:48:19 +00002914 if (NumNonZero == 1) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002915 unsigned Idx = CountTrailingZeros_32(NonZeros);
2916 SDOperand Item = Op.getOperand(Idx);
2917 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2918 if (Idx == 0)
2919 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2920 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2921 NumZero > 0, DAG);
2922
2923 if (EVTBits == 32) {
2924 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2925 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2926 DAG);
2927 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2928 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002929 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002930 for (unsigned i = 0; i < NumElems; i++)
2931 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002932 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2933 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002934 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2935 DAG.getNode(ISD::UNDEF, VT), Mask);
2936 }
2937 }
2938
Evan Cheng8c5766e2006-10-04 18:33:38 +00002939 // Let legalizer expand 2-wide build_vector's.
Evan Chenga9467aa2006-04-25 20:13:52 +00002940 if (EVTBits == 64)
2941 return SDOperand();
2942
2943 // If element VT is < 32 bits, convert it to inserts into a zero vector.
2944 if (EVTBits == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002945 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
2946 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002947 if (V.Val) return V;
2948 }
2949
2950 if (EVTBits == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002951 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
2952 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002953 if (V.Val) return V;
2954 }
2955
2956 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner35a08552007-02-25 07:10:00 +00002957 SmallVector<SDOperand, 8> V;
2958 V.resize(NumElems);
Evan Chenga9467aa2006-04-25 20:13:52 +00002959 if (NumElems == 4 && NumZero > 0) {
2960 for (unsigned i = 0; i < 4; ++i) {
2961 bool isZero = !(NonZeros & (1 << i));
2962 if (isZero)
2963 V[i] = getZeroVector(VT, DAG);
2964 else
2965 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2966 }
2967
2968 for (unsigned i = 0; i < 2; ++i) {
2969 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
2970 default: break;
2971 case 0:
2972 V[i] = V[i*2]; // Must be a zero vector.
2973 break;
2974 case 1:
2975 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
2976 getMOVLMask(NumElems, DAG));
2977 break;
2978 case 2:
2979 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2980 getMOVLMask(NumElems, DAG));
2981 break;
2982 case 3:
2983 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2984 getUnpacklMask(NumElems, DAG));
2985 break;
2986 }
2987 }
2988
Evan Cheng9fee4422006-05-16 07:21:53 +00002989 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002990 // clears the upper bits.
Evan Chenga9467aa2006-04-25 20:13:52 +00002991 // FIXME: we can do the same for v4f32 case when we know both parts of
2992 // the lower half come from scalar_to_vector (loadf32). We should do
2993 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng798b3062006-10-25 20:48:19 +00002994 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Chenga9467aa2006-04-25 20:13:52 +00002995 return V[0];
2996 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2997 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002998 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002999 bool Reverse = (NonZeros & 0x3) == 2;
3000 for (unsigned i = 0; i < 2; ++i)
3001 if (Reverse)
3002 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3003 else
3004 MaskVec.push_back(DAG.getConstant(i, EVT));
3005 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3006 for (unsigned i = 0; i < 2; ++i)
3007 if (Reverse)
3008 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3009 else
3010 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003011 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3012 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003013 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3014 }
3015
3016 if (Values.size() > 2) {
3017 // Expand into a number of unpckl*.
3018 // e.g. for v4f32
3019 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3020 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3021 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
3022 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
3023 for (unsigned i = 0; i < NumElems; ++i)
3024 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3025 NumElems >>= 1;
3026 while (NumElems != 0) {
3027 for (unsigned i = 0; i < NumElems; ++i)
3028 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3029 UnpckMask);
3030 NumElems >>= 1;
3031 }
3032 return V[0];
3033 }
3034
3035 return SDOperand();
3036}
3037
3038SDOperand
3039X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
3040 SDOperand V1 = Op.getOperand(0);
3041 SDOperand V2 = Op.getOperand(1);
3042 SDOperand PermMask = Op.getOperand(2);
3043 MVT::ValueType VT = Op.getValueType();
3044 unsigned NumElems = PermMask.getNumOperands();
3045 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3046 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Cheng949bcc92006-10-16 06:36:00 +00003047 bool V1IsSplat = false;
3048 bool V2IsSplat = false;
Evan Chenga9467aa2006-04-25 20:13:52 +00003049
Evan Cheng89c5d042006-09-08 01:50:06 +00003050 if (isUndefShuffle(Op.Val))
3051 return DAG.getNode(ISD::UNDEF, VT);
3052
Evan Chenga9467aa2006-04-25 20:13:52 +00003053 if (isSplatMask(PermMask.Val)) {
3054 if (NumElems <= 4) return Op;
3055 // Promote it to a v4i32 splat.
Evan Cheng798b3062006-10-25 20:48:19 +00003056 return PromoteSplat(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003057 }
3058
Evan Cheng798b3062006-10-25 20:48:19 +00003059 if (X86::isMOVLMask(PermMask.Val))
3060 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003061
Evan Cheng798b3062006-10-25 20:48:19 +00003062 if (X86::isMOVSHDUPMask(PermMask.Val) ||
3063 X86::isMOVSLDUPMask(PermMask.Val) ||
3064 X86::isMOVHLPSMask(PermMask.Val) ||
3065 X86::isMOVHPMask(PermMask.Val) ||
3066 X86::isMOVLPMask(PermMask.Val))
3067 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003068
Evan Cheng798b3062006-10-25 20:48:19 +00003069 if (ShouldXformToMOVHLPS(PermMask.Val) ||
3070 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Chengc415c5b2006-10-25 21:49:50 +00003071 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003072
Evan Chengc415c5b2006-10-25 21:49:50 +00003073 bool Commuted = false;
Evan Cheng798b3062006-10-25 20:48:19 +00003074 V1IsSplat = isSplatVector(V1.Val);
3075 V2IsSplat = isSplatVector(V2.Val);
3076 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chengc415c5b2006-10-25 21:49:50 +00003077 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003078 std::swap(V1IsSplat, V2IsSplat);
3079 std::swap(V1IsUndef, V2IsUndef);
Evan Chengc415c5b2006-10-25 21:49:50 +00003080 Commuted = true;
Evan Cheng798b3062006-10-25 20:48:19 +00003081 }
3082
3083 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
3084 if (V2IsUndef) return V1;
Evan Chengc415c5b2006-10-25 21:49:50 +00003085 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003086 if (V2IsSplat) {
3087 // V2 is a splat, so the mask may be malformed. That is, it may point
3088 // to any V2 element. The instruction selectior won't like this. Get
3089 // a corrected mask and commute to form a proper MOVS{S|D}.
3090 SDOperand NewMask = getMOVLMask(NumElems, DAG);
3091 if (NewMask.Val != PermMask.Val)
3092 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003093 }
Evan Cheng798b3062006-10-25 20:48:19 +00003094 return Op;
Evan Cheng949bcc92006-10-16 06:36:00 +00003095 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003096
Evan Cheng949bcc92006-10-16 06:36:00 +00003097 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3098 X86::isUNPCKLMask(PermMask.Val) ||
3099 X86::isUNPCKHMask(PermMask.Val))
3100 return Op;
Evan Cheng8c5766e2006-10-04 18:33:38 +00003101
Evan Cheng798b3062006-10-25 20:48:19 +00003102 if (V2IsSplat) {
3103 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003104 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng798b3062006-10-25 20:48:19 +00003105 // new vector_shuffle with the corrected mask.
3106 SDOperand NewMask = NormalizeMask(PermMask, DAG);
3107 if (NewMask.Val != PermMask.Val) {
3108 if (X86::isUNPCKLMask(PermMask.Val, true)) {
3109 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
3110 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3111 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
3112 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
3113 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003114 }
3115 }
3116 }
3117
3118 // Normalize the node to match x86 shuffle ops if needed
Evan Chengc415c5b2006-10-25 21:49:50 +00003119 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
3120 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3121
3122 if (Commuted) {
3123 // Commute is back and try unpck* again.
3124 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3125 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3126 X86::isUNPCKLMask(PermMask.Val) ||
3127 X86::isUNPCKHMask(PermMask.Val))
3128 return Op;
3129 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003130
3131 // If VT is integer, try PSHUF* first, then SHUFP*.
3132 if (MVT::isInteger(VT)) {
3133 if (X86::isPSHUFDMask(PermMask.Val) ||
3134 X86::isPSHUFHWMask(PermMask.Val) ||
3135 X86::isPSHUFLWMask(PermMask.Val)) {
3136 if (V2.getOpcode() != ISD::UNDEF)
3137 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3138 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3139 return Op;
3140 }
3141
3142 if (X86::isSHUFPMask(PermMask.Val))
3143 return Op;
3144
3145 // Handle v8i16 shuffle high / low shuffle node pair.
3146 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
3147 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3148 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003149 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003150 for (unsigned i = 0; i != 4; ++i)
3151 MaskVec.push_back(PermMask.getOperand(i));
3152 for (unsigned i = 4; i != 8; ++i)
3153 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003154 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3155 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003156 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3157 MaskVec.clear();
3158 for (unsigned i = 0; i != 4; ++i)
3159 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3160 for (unsigned i = 4; i != 8; ++i)
3161 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00003162 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003163 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3164 }
3165 } else {
3166 // Floating point cases in the other order.
3167 if (X86::isSHUFPMask(PermMask.Val))
3168 return Op;
3169 if (X86::isPSHUFDMask(PermMask.Val) ||
3170 X86::isPSHUFHWMask(PermMask.Val) ||
3171 X86::isPSHUFLWMask(PermMask.Val)) {
3172 if (V2.getOpcode() != ISD::UNDEF)
3173 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3174 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3175 return Op;
3176 }
3177 }
3178
3179 if (NumElems == 4) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003180 MVT::ValueType MaskVT = PermMask.getValueType();
3181 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003182 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng3cd43622006-04-28 07:03:38 +00003183 Locs.reserve(NumElems);
Chris Lattner35a08552007-02-25 07:10:00 +00003184 SmallVector<SDOperand, 8> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3185 SmallVector<SDOperand, 8> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng3cd43622006-04-28 07:03:38 +00003186 unsigned NumHi = 0;
3187 unsigned NumLo = 0;
3188 // If no more than two elements come from either vector. This can be
3189 // implemented with two shuffles. First shuffle gather the elements.
3190 // The second shuffle, which takes the first shuffle as both of its
3191 // vector operands, put the elements into the right order.
3192 for (unsigned i = 0; i != NumElems; ++i) {
3193 SDOperand Elt = PermMask.getOperand(i);
3194 if (Elt.getOpcode() == ISD::UNDEF) {
3195 Locs[i] = std::make_pair(-1, -1);
3196 } else {
3197 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3198 if (Val < NumElems) {
3199 Locs[i] = std::make_pair(0, NumLo);
3200 Mask1[NumLo] = Elt;
3201 NumLo++;
3202 } else {
3203 Locs[i] = std::make_pair(1, NumHi);
3204 if (2+NumHi < NumElems)
3205 Mask1[2+NumHi] = Elt;
3206 NumHi++;
3207 }
3208 }
3209 }
3210 if (NumLo <= 2 && NumHi <= 2) {
3211 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003212 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3213 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003214 for (unsigned i = 0; i != NumElems; ++i) {
3215 if (Locs[i].first == -1)
3216 continue;
3217 else {
3218 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3219 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3220 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3221 }
3222 }
3223
3224 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00003225 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3226 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003227 }
3228
3229 // Break it into (shuffle shuffle_hi, shuffle_lo).
3230 Locs.clear();
Chris Lattner35a08552007-02-25 07:10:00 +00003231 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3232 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3233 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Chenga9467aa2006-04-25 20:13:52 +00003234 unsigned MaskIdx = 0;
3235 unsigned LoIdx = 0;
3236 unsigned HiIdx = NumElems/2;
3237 for (unsigned i = 0; i != NumElems; ++i) {
3238 if (i == NumElems/2) {
3239 MaskPtr = &HiMask;
3240 MaskIdx = 1;
3241 LoIdx = 0;
3242 HiIdx = NumElems/2;
3243 }
3244 SDOperand Elt = PermMask.getOperand(i);
3245 if (Elt.getOpcode() == ISD::UNDEF) {
3246 Locs[i] = std::make_pair(-1, -1);
3247 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3248 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3249 (*MaskPtr)[LoIdx] = Elt;
3250 LoIdx++;
3251 } else {
3252 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3253 (*MaskPtr)[HiIdx] = Elt;
3254 HiIdx++;
3255 }
3256 }
3257
Chris Lattner3d826992006-05-16 06:45:34 +00003258 SDOperand LoShuffle =
3259 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003260 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3261 &LoMask[0], LoMask.size()));
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003262 SDOperand HiShuffle =
Chris Lattner3d826992006-05-16 06:45:34 +00003263 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003264 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3265 &HiMask[0], HiMask.size()));
Chris Lattner35a08552007-02-25 07:10:00 +00003266 SmallVector<SDOperand, 8> MaskOps;
Evan Chenga9467aa2006-04-25 20:13:52 +00003267 for (unsigned i = 0; i != NumElems; ++i) {
3268 if (Locs[i].first == -1) {
3269 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3270 } else {
3271 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3272 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3273 }
3274 }
3275 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00003276 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3277 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003278 }
3279
3280 return SDOperand();
3281}
3282
3283SDOperand
3284X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3285 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3286 return SDOperand();
3287
3288 MVT::ValueType VT = Op.getValueType();
3289 // TODO: handle v16i8.
3290 if (MVT::getSizeInBits(VT) == 16) {
3291 // Transform it so it match pextrw which produces a 32-bit result.
3292 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3293 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3294 Op.getOperand(0), Op.getOperand(1));
3295 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3296 DAG.getValueType(VT));
3297 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3298 } else if (MVT::getSizeInBits(VT) == 32) {
3299 SDOperand Vec = Op.getOperand(0);
3300 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3301 if (Idx == 0)
3302 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003303 // SHUFPS the element to the lowest double word, then movss.
3304 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003305 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003306 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorBaseType(MaskVT)));
3307 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3308 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3309 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003310 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3311 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003312 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng922e1912006-11-07 22:14:24 +00003313 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003314 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003315 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003316 } else if (MVT::getSizeInBits(VT) == 64) {
3317 SDOperand Vec = Op.getOperand(0);
3318 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3319 if (Idx == 0)
3320 return Op;
3321
3322 // UNPCKHPD the element to the lowest double word, then movsd.
3323 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3324 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3325 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003326 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003327 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorBaseType(MaskVT)));
3328 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003329 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3330 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003331 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3332 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3333 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003334 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003335 }
3336
3337 return SDOperand();
3338}
3339
3340SDOperand
3341X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003342 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00003343 // as its second argument.
3344 MVT::ValueType VT = Op.getValueType();
3345 MVT::ValueType BaseVT = MVT::getVectorBaseType(VT);
3346 SDOperand N0 = Op.getOperand(0);
3347 SDOperand N1 = Op.getOperand(1);
3348 SDOperand N2 = Op.getOperand(2);
3349 if (MVT::getSizeInBits(BaseVT) == 16) {
3350 if (N1.getValueType() != MVT::i32)
3351 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3352 if (N2.getValueType() != MVT::i32)
3353 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(), MVT::i32);
3354 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
3355 } else if (MVT::getSizeInBits(BaseVT) == 32) {
3356 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
3357 if (Idx == 0) {
3358 // Use a movss.
3359 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
3360 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3361 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003362 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003363 MaskVec.push_back(DAG.getConstant(4, BaseVT));
3364 for (unsigned i = 1; i <= 3; ++i)
3365 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3366 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00003367 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3368 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003369 } else {
3370 // Use two pinsrw instructions to insert a 32 bit value.
3371 Idx <<= 1;
3372 if (MVT::isFloatingPoint(N1.getValueType())) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00003373 if (ISD::isNON_EXTLoad(N1.Val)) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003374 // Just load directly from f32mem to GR32.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003375 LoadSDNode *LD = cast<LoadSDNode>(N1);
3376 N1 = DAG.getLoad(MVT::i32, LD->getChain(), LD->getBasePtr(),
3377 LD->getSrcValue(), LD->getSrcValueOffset());
Evan Chenga9467aa2006-04-25 20:13:52 +00003378 } else {
3379 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
3380 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
3381 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003382 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003383 }
3384 }
3385 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
3386 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003387 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003388 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
3389 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003390 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003391 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
3392 }
3393 }
3394
3395 return SDOperand();
3396}
3397
3398SDOperand
3399X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3400 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3401 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3402}
3403
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003404// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Chenga9467aa2006-04-25 20:13:52 +00003405// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3406// one of the above mentioned nodes. It has to be wrapped because otherwise
3407// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3408// be used to form addressing mode. These wrapped nodes will be selected
3409// into MOV32ri.
3410SDOperand
3411X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3412 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Cheng0b169222006-11-29 23:19:46 +00003413 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3414 getPointerTy(),
3415 CP->getAlignment());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003416 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003417 // With PIC, the address is actually $g + Offset.
3418 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3419 !Subtarget->isPICStyleRIPRel()) {
3420 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3421 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3422 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003423 }
3424
3425 return Result;
3426}
3427
3428SDOperand
3429X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3430 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng0b169222006-11-29 23:19:46 +00003431 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003432 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003433 // With PIC, the address is actually $g + Offset.
3434 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3435 !Subtarget->isPICStyleRIPRel()) {
3436 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3437 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3438 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003439 }
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003440
3441 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3442 // load the value at address GV, not the value of GV itself. This means that
3443 // the GlobalAddress must be in the base or index register of the address, not
3444 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003445 // The same applies for external symbols during PIC codegen
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003446 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
3447 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003448
3449 return Result;
3450}
3451
3452SDOperand
3453X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3454 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Cheng0b169222006-11-29 23:19:46 +00003455 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003456 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003457 // With PIC, the address is actually $g + Offset.
3458 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3459 !Subtarget->isPICStyleRIPRel()) {
3460 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3461 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3462 Result);
3463 }
3464
3465 return Result;
3466}
3467
3468SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3469 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3470 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
3471 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3472 // With PIC, the address is actually $g + Offset.
3473 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3474 !Subtarget->isPICStyleRIPRel()) {
3475 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3476 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3477 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003478 }
3479
3480 return Result;
3481}
3482
3483SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00003484 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3485 "Not an i64 shift!");
3486 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3487 SDOperand ShOpLo = Op.getOperand(0);
3488 SDOperand ShOpHi = Op.getOperand(1);
3489 SDOperand ShAmt = Op.getOperand(2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003490 SDOperand Tmp1 = isSRA ?
3491 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3492 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003493
3494 SDOperand Tmp2, Tmp3;
3495 if (Op.getOpcode() == ISD::SHL_PARTS) {
3496 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3497 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3498 } else {
3499 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00003500 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00003501 }
3502
Evan Cheng4259a0f2006-09-11 02:19:56 +00003503 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3504 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3505 DAG.getConstant(32, MVT::i8));
3506 SDOperand COps[]={DAG.getEntryNode(), AndNode, DAG.getConstant(0, MVT::i8)};
3507 SDOperand InFlag = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
Evan Cheng9c249c32006-01-09 18:33:28 +00003508
3509 SDOperand Hi, Lo;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003510 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00003511
Evan Cheng4259a0f2006-09-11 02:19:56 +00003512 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3513 SmallVector<SDOperand, 4> Ops;
Evan Cheng9c249c32006-01-09 18:33:28 +00003514 if (Op.getOpcode() == ISD::SHL_PARTS) {
3515 Ops.push_back(Tmp2);
3516 Ops.push_back(Tmp3);
3517 Ops.push_back(CC);
3518 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003519 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003520 InFlag = Hi.getValue(1);
3521
3522 Ops.clear();
3523 Ops.push_back(Tmp3);
3524 Ops.push_back(Tmp1);
3525 Ops.push_back(CC);
3526 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003527 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003528 } else {
3529 Ops.push_back(Tmp2);
3530 Ops.push_back(Tmp3);
3531 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00003532 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003533 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003534 InFlag = Lo.getValue(1);
3535
3536 Ops.clear();
3537 Ops.push_back(Tmp3);
3538 Ops.push_back(Tmp1);
3539 Ops.push_back(CC);
3540 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003541 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003542 }
3543
Evan Cheng4259a0f2006-09-11 02:19:56 +00003544 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003545 Ops.clear();
3546 Ops.push_back(Lo);
3547 Ops.push_back(Hi);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003548 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003549}
Evan Cheng6305e502006-01-12 22:54:21 +00003550
Evan Chenga9467aa2006-04-25 20:13:52 +00003551SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3552 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3553 Op.getOperand(0).getValueType() >= MVT::i16 &&
3554 "Unknown SINT_TO_FP to lower!");
3555
3556 SDOperand Result;
3557 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3558 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3559 MachineFunction &MF = DAG.getMachineFunction();
3560 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3561 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengdf9ac472006-10-05 23:01:46 +00003562 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Chengab51cf22006-10-13 21:14:26 +00003563 StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003564
3565 // Build the FILD
Chris Lattner35a08552007-02-25 07:10:00 +00003566 SDVTList Tys;
3567 if (X86ScalarSSE)
3568 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
3569 else
3570 Tys = DAG.getVTList(MVT::f64, MVT::Other);
3571 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003572 Ops.push_back(Chain);
3573 Ops.push_back(StackSlot);
3574 Ops.push_back(DAG.getValueType(SrcVT));
3575 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003576 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003577
3578 if (X86ScalarSSE) {
3579 Chain = Result.getValue(1);
3580 SDOperand InFlag = Result.getValue(2);
3581
3582 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3583 // shouldn't be necessary except that RFP cannot be live across
3584 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00003585 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00003586 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00003587 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +00003588 Tys = DAG.getVTList(MVT::Other);
3589 SmallVector<SDOperand, 8> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00003590 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003591 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00003592 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003593 Ops.push_back(DAG.getValueType(Op.getValueType()));
3594 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003595 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00003596 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00003597 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003598
Evan Chenga9467aa2006-04-25 20:13:52 +00003599 return Result;
3600}
3601
3602SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
3603 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3604 "Unknown FP_TO_SINT to lower!");
3605 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3606 // stack slot.
3607 MachineFunction &MF = DAG.getMachineFunction();
3608 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3609 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3610 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3611
3612 unsigned Opc;
3613 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00003614 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3615 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3616 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3617 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00003618 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003619
Evan Chenga9467aa2006-04-25 20:13:52 +00003620 SDOperand Chain = DAG.getEntryNode();
3621 SDOperand Value = Op.getOperand(0);
3622 if (X86ScalarSSE) {
3623 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Chengab51cf22006-10-13 21:14:26 +00003624 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Chris Lattner35a08552007-02-25 07:10:00 +00003625 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
3626 SDOperand Ops[] = {
3627 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
3628 };
3629 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003630 Chain = Value.getValue(1);
3631 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3632 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3633 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003634
Evan Chenga9467aa2006-04-25 20:13:52 +00003635 // Build the FP_TO_INT*_IN_MEM
Chris Lattner35a08552007-02-25 07:10:00 +00003636 SDOperand Ops[] = { Chain, Value, StackSlot };
3637 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Cheng172fce72006-01-06 00:43:03 +00003638
Evan Chenga9467aa2006-04-25 20:13:52 +00003639 // Load the result.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003640 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003641}
3642
3643SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3644 MVT::ValueType VT = Op.getValueType();
3645 const Type *OpNTy = MVT::getTypeForValueType(VT);
3646 std::vector<Constant*> CV;
3647 if (VT == MVT::f64) {
3648 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63))));
3649 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3650 } else {
3651 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31))));
3652 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3653 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3654 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3655 }
3656 Constant *CS = ConstantStruct::get(CV);
3657 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003658 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003659 SmallVector<SDOperand, 3> Ops;
3660 Ops.push_back(DAG.getEntryNode());
3661 Ops.push_back(CPIdx);
3662 Ops.push_back(DAG.getSrcValue(NULL));
3663 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003664 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
3665}
3666
3667SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
3668 MVT::ValueType VT = Op.getValueType();
3669 const Type *OpNTy = MVT::getTypeForValueType(VT);
3670 std::vector<Constant*> CV;
3671 if (VT == MVT::f64) {
3672 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63)));
3673 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3674 } else {
3675 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(1U << 31)));
3676 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3677 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3678 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3679 }
3680 Constant *CS = ConstantStruct::get(CV);
3681 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003682 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003683 SmallVector<SDOperand, 3> Ops;
3684 Ops.push_back(DAG.getEntryNode());
3685 Ops.push_back(CPIdx);
3686 Ops.push_back(DAG.getSrcValue(NULL));
3687 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003688 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
3689}
3690
Evan Cheng4363e882007-01-05 07:55:56 +00003691SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng82241c82007-01-05 21:37:56 +00003692 SDOperand Op0 = Op.getOperand(0);
3693 SDOperand Op1 = Op.getOperand(1);
Evan Cheng4363e882007-01-05 07:55:56 +00003694 MVT::ValueType VT = Op.getValueType();
Evan Cheng82241c82007-01-05 21:37:56 +00003695 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng4363e882007-01-05 07:55:56 +00003696 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng82241c82007-01-05 21:37:56 +00003697
3698 // If second operand is smaller, extend it first.
3699 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
3700 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
3701 SrcVT = VT;
3702 }
3703
Evan Cheng4363e882007-01-05 07:55:56 +00003704 // First get the sign bit of second operand.
3705 std::vector<Constant*> CV;
3706 if (SrcVT == MVT::f64) {
3707 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(1ULL << 63)));
3708 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3709 } else {
3710 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(1U << 31)));
3711 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3712 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3713 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3714 }
3715 Constant *CS = ConstantStruct::get(CV);
3716 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003717 SDVTList Tys = DAG.getVTList(SrcVT, MVT::Other);
Evan Cheng4363e882007-01-05 07:55:56 +00003718 SmallVector<SDOperand, 3> Ops;
3719 Ops.push_back(DAG.getEntryNode());
3720 Ops.push_back(CPIdx);
3721 Ops.push_back(DAG.getSrcValue(NULL));
Evan Cheng82241c82007-01-05 21:37:56 +00003722 SDOperand Mask1 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3723 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng4363e882007-01-05 07:55:56 +00003724
3725 // Shift sign bit right or left if the two operands have different types.
3726 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
3727 // Op0 is MVT::f32, Op1 is MVT::f64.
3728 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
3729 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
3730 DAG.getConstant(32, MVT::i32));
3731 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
3732 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
3733 DAG.getConstant(0, getPointerTy()));
Evan Cheng4363e882007-01-05 07:55:56 +00003734 }
3735
Evan Cheng82241c82007-01-05 21:37:56 +00003736 // Clear first operand sign bit.
3737 CV.clear();
3738 if (VT == MVT::f64) {
3739 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(~(1ULL << 63))));
3740 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3741 } else {
3742 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(~(1U << 31))));
3743 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3744 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3745 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3746 }
3747 CS = ConstantStruct::get(CV);
3748 CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003749 Tys = DAG.getVTList(VT, MVT::Other);
Evan Cheng82241c82007-01-05 21:37:56 +00003750 Ops.clear();
3751 Ops.push_back(DAG.getEntryNode());
3752 Ops.push_back(CPIdx);
3753 Ops.push_back(DAG.getSrcValue(NULL));
3754 SDOperand Mask2 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3755 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
3756
3757 // Or the value with the sign bit.
3758 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng4363e882007-01-05 07:55:56 +00003759}
3760
Evan Cheng4259a0f2006-09-11 02:19:56 +00003761SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG,
3762 SDOperand Chain) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003763 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
3764 SDOperand Cond;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003765 SDOperand Op0 = Op.getOperand(0);
3766 SDOperand Op1 = Op.getOperand(1);
Evan Chenga9467aa2006-04-25 20:13:52 +00003767 SDOperand CC = Op.getOperand(2);
3768 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Evan Cheng694810c2006-10-12 19:12:56 +00003769 const MVT::ValueType *VTs1 = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3770 const MVT::ValueType *VTs2 = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003771 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Chenga9467aa2006-04-25 20:13:52 +00003772 unsigned X86CC;
Evan Chenga9467aa2006-04-25 20:13:52 +00003773
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003774 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Chris Lattner7a627672006-09-13 03:22:10 +00003775 Op0, Op1, DAG)) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003776 SDOperand Ops1[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003777 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, Ops1, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003778 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003779 return DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003780 }
3781
3782 assert(isFP && "Illegal integer SetCC!");
3783
3784 SDOperand COps[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003785 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, COps, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003786
3787 switch (SetCCOpcode) {
3788 default: assert(false && "Illegal floating point SetCC!");
3789 case ISD::SETOEQ: { // !PF & ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003790 SDOperand Ops1[] = { DAG.getConstant(X86::COND_NP, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003791 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003792 SDOperand Ops2[] = { DAG.getConstant(X86::COND_E, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003793 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003794 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003795 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
3796 }
3797 case ISD::SETUNE: { // PF | !ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003798 SDOperand Ops1[] = { DAG.getConstant(X86::COND_P, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003799 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003800 SDOperand Ops2[] = { DAG.getConstant(X86::COND_NE, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003801 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003802 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003803 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
3804 }
Evan Chengc1583db2005-12-21 20:21:51 +00003805 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003806}
Evan Cheng45df7f82006-01-30 23:41:35 +00003807
Evan Chenga9467aa2006-04-25 20:13:52 +00003808SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003809 bool addTest = true;
3810 SDOperand Chain = DAG.getEntryNode();
3811 SDOperand Cond = Op.getOperand(0);
3812 SDOperand CC;
3813 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Cheng944d1e92006-01-26 02:13:10 +00003814
Evan Cheng4259a0f2006-09-11 02:19:56 +00003815 if (Cond.getOpcode() == ISD::SETCC)
3816 Cond = LowerSETCC(Cond, DAG, Chain);
3817
3818 if (Cond.getOpcode() == X86ISD::SETCC) {
3819 CC = Cond.getOperand(0);
3820
Evan Chenga9467aa2006-04-25 20:13:52 +00003821 // If condition flag is set by a X86ISD::CMP, then make a copy of it
Evan Cheng4259a0f2006-09-11 02:19:56 +00003822 // (since flag operand cannot be shared). Use it as the condition setting
3823 // operand in place of the X86ISD::SETCC.
3824 // If the X86ISD::SETCC has more than one use, then perhaps it's better
Evan Chenga9467aa2006-04-25 20:13:52 +00003825 // to use a test instead of duplicating the X86ISD::CMP (for register
Evan Cheng4259a0f2006-09-11 02:19:56 +00003826 // pressure reason)?
3827 SDOperand Cmp = Cond.getOperand(1);
3828 unsigned Opc = Cmp.getOpcode();
3829 bool IllegalFPCMov = !X86ScalarSSE &&
3830 MVT::isFloatingPoint(Op.getValueType()) &&
3831 !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
3832 if ((Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) &&
3833 !IllegalFPCMov) {
3834 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3835 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3836 addTest = false;
3837 }
3838 }
Evan Cheng73a1ad92006-01-10 20:26:56 +00003839
Evan Chenga9467aa2006-04-25 20:13:52 +00003840 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003841 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003842 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3843 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng225a4d02005-12-17 01:21:05 +00003844 }
Evan Cheng45df7f82006-01-30 23:41:35 +00003845
Evan Cheng4259a0f2006-09-11 02:19:56 +00003846 VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::Flag);
3847 SmallVector<SDOperand, 4> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003848 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
3849 // condition is true.
3850 Ops.push_back(Op.getOperand(2));
3851 Ops.push_back(Op.getOperand(1));
3852 Ops.push_back(CC);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003853 Ops.push_back(Cond.getValue(1));
3854 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003855}
Evan Cheng944d1e92006-01-26 02:13:10 +00003856
Evan Chenga9467aa2006-04-25 20:13:52 +00003857SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003858 bool addTest = true;
3859 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003860 SDOperand Cond = Op.getOperand(1);
3861 SDOperand Dest = Op.getOperand(2);
3862 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003863 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3864
Evan Chenga9467aa2006-04-25 20:13:52 +00003865 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng4259a0f2006-09-11 02:19:56 +00003866 Cond = LowerSETCC(Cond, DAG, Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003867
3868 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003869 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003870
Evan Cheng4259a0f2006-09-11 02:19:56 +00003871 // If condition flag is set by a X86ISD::CMP, then make a copy of it
3872 // (since flag operand cannot be shared). Use it as the condition setting
3873 // operand in place of the X86ISD::SETCC.
3874 // If the X86ISD::SETCC has more than one use, then perhaps it's better
3875 // to use a test instead of duplicating the X86ISD::CMP (for register
3876 // pressure reason)?
3877 SDOperand Cmp = Cond.getOperand(1);
3878 unsigned Opc = Cmp.getOpcode();
3879 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) {
3880 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3881 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3882 addTest = false;
3883 }
3884 }
Evan Chengfb22e862006-01-13 01:03:02 +00003885
Evan Chenga9467aa2006-04-25 20:13:52 +00003886 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003887 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003888 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3889 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng6fc31042005-12-19 23:12:38 +00003890 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003891 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003892 Cond, Op.getOperand(2), CC, Cond.getValue(1));
Evan Chenga9467aa2006-04-25 20:13:52 +00003893}
Evan Chengae986f12006-01-11 22:15:48 +00003894
Evan Cheng2a330942006-05-25 00:59:30 +00003895SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
3896 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003897
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003898 if (Subtarget->is64Bit())
Chris Lattner7802f3e2007-02-25 09:06:15 +00003899 return LowerX86_64CCCCallTo(Op, DAG, CallingConv);
Evan Cheng2a330942006-05-25 00:59:30 +00003900 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003901 switch (CallingConv) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003902 default:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003903 assert(0 && "Unsupported calling convention");
Chris Lattnerfc360392006-09-27 18:29:38 +00003904 case CallingConv::Fast:
Chris Lattner0cd99602007-02-25 08:59:22 +00003905 if (EnableFastCC)
Chris Lattner7802f3e2007-02-25 09:06:15 +00003906 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003907 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003908 case CallingConv::C:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003909 case CallingConv::X86_StdCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003910 return LowerCCCCallTo(Op, DAG, CallingConv);
Chris Lattnerfc360392006-09-27 18:29:38 +00003911 case CallingConv::X86_FastCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003912 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003913 }
Evan Cheng2a330942006-05-25 00:59:30 +00003914}
3915
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003916SDOperand
3917X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00003918 MachineFunction &MF = DAG.getMachineFunction();
3919 const Function* Fn = MF.getFunction();
3920 if (Fn->hasExternalLinkage() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +00003921 Subtarget->isTargetCygMing() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00003922 Fn->getName() == "main")
Evan Chengdc614c12006-06-06 23:30:24 +00003923 MF.getInfo<X86FunctionInfo>()->setForceFramePointer(true);
3924
Evan Cheng17e734f2006-05-23 21:06:34 +00003925 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003926 if (Subtarget->is64Bit())
3927 return LowerX86_64CCCArguments(Op, DAG);
Evan Cheng17e734f2006-05-23 21:06:34 +00003928 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003929 switch(CC) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003930 default:
3931 assert(0 && "Unsupported calling convention");
3932 case CallingConv::Fast:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003933 if (EnableFastCC) {
3934 return LowerFastCCArguments(Op, DAG);
3935 }
3936 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003937 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003938 return LowerCCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00003939 case CallingConv::X86_StdCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003940 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(StdCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003941 return LowerCCCArguments(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00003942 case CallingConv::X86_FastCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003943 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(FastCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003944 return LowerFastCCArguments(Op, DAG, true);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003945 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003946}
3947
Evan Chenga9467aa2006-04-25 20:13:52 +00003948SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
3949 SDOperand InFlag(0, 0);
3950 SDOperand Chain = Op.getOperand(0);
3951 unsigned Align =
3952 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3953 if (Align == 0) Align = 1;
3954
3955 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3956 // If not DWORD aligned, call memset if size is less than the threshold.
3957 // It knows how to align to the right boundary first.
3958 if ((Align & 3) != 0 ||
3959 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3960 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00003961 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003962 TargetLowering::ArgListTy Args;
3963 TargetLowering::ArgListEntry Entry;
3964 Entry.Node = Op.getOperand(1);
3965 Entry.Ty = IntPtrTy;
3966 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003967 Entry.isInReg = false;
3968 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00003969 Args.push_back(Entry);
Reid Spencere87b5e92007-01-03 17:24:59 +00003970 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencere63b6512006-12-31 05:55:36 +00003971 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
3972 Entry.Ty = IntPtrTy;
3973 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003974 Entry.isInReg = false;
3975 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00003976 Args.push_back(Entry);
3977 Entry.Node = Op.getOperand(3);
3978 Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00003979 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00003980 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00003981 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
3982 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00003983 }
Evan Chengd097e672006-03-22 02:53:00 +00003984
Evan Chenga9467aa2006-04-25 20:13:52 +00003985 MVT::ValueType AVT;
3986 SDOperand Count;
3987 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3988 unsigned BytesLeft = 0;
3989 bool TwoRepStos = false;
3990 if (ValC) {
3991 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003992 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00003993
Evan Chenga9467aa2006-04-25 20:13:52 +00003994 // If the value is a constant, then we can potentially use larger sets.
3995 switch (Align & 3) {
3996 case 2: // WORD aligned
3997 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00003998 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003999 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00004000 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004001 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004002 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004003 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00004004 Val = (Val << 8) | Val;
4005 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004006 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
4007 AVT = MVT::i64;
4008 ValReg = X86::RAX;
4009 Val = (Val << 32) | Val;
4010 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004011 break;
4012 default: // Byte aligned
4013 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00004014 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004015 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004016 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00004017 }
4018
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004019 if (AVT > MVT::i8) {
4020 if (I) {
4021 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4022 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4023 BytesLeft = I->getValue() % UBytes;
4024 } else {
4025 assert(AVT >= MVT::i32 &&
4026 "Do not use rep;stos if not at least DWORD aligned");
4027 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4028 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4029 TwoRepStos = true;
4030 }
4031 }
4032
Evan Chenga9467aa2006-04-25 20:13:52 +00004033 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
4034 InFlag);
4035 InFlag = Chain.getValue(1);
4036 } else {
4037 AVT = MVT::i8;
4038 Count = Op.getOperand(3);
4039 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
4040 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00004041 }
Evan Chengb0461082006-04-24 18:01:45 +00004042
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004043 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4044 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004045 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004046 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4047 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004048 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00004049
Chris Lattnere56fef92007-02-25 06:40:16 +00004050 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004051 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004052 Ops.push_back(Chain);
4053 Ops.push_back(DAG.getValueType(AVT));
4054 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004055 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00004056
Evan Chenga9467aa2006-04-25 20:13:52 +00004057 if (TwoRepStos) {
4058 InFlag = Chain.getValue(1);
4059 Count = Op.getOperand(3);
4060 MVT::ValueType CVT = Count.getValueType();
4061 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004062 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4063 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4064 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004065 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00004066 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004067 Ops.clear();
4068 Ops.push_back(Chain);
4069 Ops.push_back(DAG.getValueType(MVT::i8));
4070 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004071 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004072 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004073 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004074 SDOperand Value;
4075 unsigned Val = ValC->getValue() & 255;
4076 unsigned Offset = I->getValue() - BytesLeft;
4077 SDOperand DstAddr = Op.getOperand(1);
4078 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004079 if (BytesLeft >= 4) {
4080 Val = (Val << 8) | Val;
4081 Val = (Val << 16) | Val;
4082 Value = DAG.getConstant(Val, MVT::i32);
Evan Chengdf9ac472006-10-05 23:01:46 +00004083 Chain = DAG.getStore(Chain, Value,
4084 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4085 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004086 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004087 BytesLeft -= 4;
4088 Offset += 4;
4089 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004090 if (BytesLeft >= 2) {
4091 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Chengdf9ac472006-10-05 23:01:46 +00004092 Chain = DAG.getStore(Chain, Value,
4093 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4094 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004095 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004096 BytesLeft -= 2;
4097 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00004098 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004099 if (BytesLeft == 1) {
4100 Value = DAG.getConstant(Val, MVT::i8);
Evan Chengdf9ac472006-10-05 23:01:46 +00004101 Chain = DAG.getStore(Chain, Value,
4102 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4103 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004104 NULL, 0);
Evan Cheng14215c32006-04-21 23:03:30 +00004105 }
Evan Cheng082c8782006-03-24 07:29:27 +00004106 }
Evan Chengebf10062006-04-03 20:53:28 +00004107
Evan Chenga9467aa2006-04-25 20:13:52 +00004108 return Chain;
4109}
Evan Chengebf10062006-04-03 20:53:28 +00004110
Evan Chenga9467aa2006-04-25 20:13:52 +00004111SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
4112 SDOperand Chain = Op.getOperand(0);
4113 unsigned Align =
4114 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4115 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00004116
Evan Chenga9467aa2006-04-25 20:13:52 +00004117 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
4118 // If not DWORD aligned, call memcpy if size is less than the threshold.
4119 // It knows how to align to the right boundary first.
4120 if ((Align & 3) != 0 ||
4121 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
4122 MVT::ValueType IntPtr = getPointerTy();
Reid Spencere63b6512006-12-31 05:55:36 +00004123 TargetLowering::ArgListTy Args;
4124 TargetLowering::ArgListEntry Entry;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004125 Entry.Ty = getTargetData()->getIntPtrType();
4126 Entry.isSigned = false;
4127 Entry.isInReg = false;
4128 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00004129 Entry.Node = Op.getOperand(1); Args.push_back(Entry);
4130 Entry.Node = Op.getOperand(2); Args.push_back(Entry);
4131 Entry.Node = Op.getOperand(3); Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00004132 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00004133 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00004134 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
4135 return CallResult.second;
Evan Chengcbffa462006-03-31 19:22:53 +00004136 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004137
4138 MVT::ValueType AVT;
4139 SDOperand Count;
4140 unsigned BytesLeft = 0;
4141 bool TwoRepMovs = false;
4142 switch (Align & 3) {
4143 case 2: // WORD aligned
4144 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004145 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004146 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004147 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004148 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
4149 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00004150 break;
4151 default: // Byte aligned
4152 AVT = MVT::i8;
4153 Count = Op.getOperand(3);
4154 break;
4155 }
4156
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004157 if (AVT > MVT::i8) {
4158 if (I) {
4159 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4160 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4161 BytesLeft = I->getValue() % UBytes;
4162 } else {
4163 assert(AVT >= MVT::i32 &&
4164 "Do not use rep;movs if not at least DWORD aligned");
4165 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4166 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4167 TwoRepMovs = true;
4168 }
4169 }
4170
Evan Chenga9467aa2006-04-25 20:13:52 +00004171 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004172 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4173 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004174 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004175 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4176 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004177 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004178 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
4179 Op.getOperand(2), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004180 InFlag = Chain.getValue(1);
4181
Chris Lattnere56fef92007-02-25 06:40:16 +00004182 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004183 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004184 Ops.push_back(Chain);
4185 Ops.push_back(DAG.getValueType(AVT));
4186 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004187 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004188
4189 if (TwoRepMovs) {
4190 InFlag = Chain.getValue(1);
4191 Count = Op.getOperand(3);
4192 MVT::ValueType CVT = Count.getValueType();
4193 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004194 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4195 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4196 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004197 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00004198 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004199 Ops.clear();
4200 Ops.push_back(Chain);
4201 Ops.push_back(DAG.getValueType(MVT::i8));
4202 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004203 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004204 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004205 // Issue loads and stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004206 unsigned Offset = I->getValue() - BytesLeft;
4207 SDOperand DstAddr = Op.getOperand(1);
4208 MVT::ValueType DstVT = DstAddr.getValueType();
4209 SDOperand SrcAddr = Op.getOperand(2);
4210 MVT::ValueType SrcVT = SrcAddr.getValueType();
4211 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004212 if (BytesLeft >= 4) {
4213 Value = DAG.getLoad(MVT::i32, Chain,
4214 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4215 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004216 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004217 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004218 Chain = DAG.getStore(Chain, Value,
4219 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4220 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004221 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004222 BytesLeft -= 4;
4223 Offset += 4;
4224 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004225 if (BytesLeft >= 2) {
4226 Value = DAG.getLoad(MVT::i16, Chain,
4227 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4228 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004229 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004230 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004231 Chain = DAG.getStore(Chain, Value,
4232 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4233 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004234 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004235 BytesLeft -= 2;
4236 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00004237 }
4238
Evan Chenga9467aa2006-04-25 20:13:52 +00004239 if (BytesLeft == 1) {
4240 Value = DAG.getLoad(MVT::i8, Chain,
4241 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4242 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004243 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004244 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004245 Chain = DAG.getStore(Chain, Value,
4246 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4247 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004248 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004249 }
Evan Chengcbffa462006-03-31 19:22:53 +00004250 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004251
4252 return Chain;
4253}
4254
4255SDOperand
4256X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere56fef92007-02-25 06:40:16 +00004257 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004258 SDOperand TheOp = Op.getOperand(0);
4259 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheOp, 1);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004260 if (Subtarget->is64Bit()) {
4261 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
4262 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::RDX,
4263 MVT::i64, Copy1.getValue(2));
4264 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, Copy2,
4265 DAG.getConstant(32, MVT::i8));
Chris Lattner35a08552007-02-25 07:10:00 +00004266 SDOperand Ops[] = {
4267 DAG.getNode(ISD::OR, MVT::i64, Copy1, Tmp), Copy2.getValue(1)
4268 };
Chris Lattnere56fef92007-02-25 06:40:16 +00004269
4270 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00004271 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004272 }
Chris Lattner35a08552007-02-25 07:10:00 +00004273
4274 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
4275 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::EDX,
4276 MVT::i32, Copy1.getValue(2));
4277 SDOperand Ops[] = { Copy1, Copy2, Copy2.getValue(1) };
4278 Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
4279 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004280}
4281
4282SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Chengab51cf22006-10-13 21:14:26 +00004283 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
4284
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004285 if (!Subtarget->is64Bit()) {
4286 // vastart just stores the address of the VarArgsFrameIndex slot into the
4287 // memory location argument.
4288 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004289 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
4290 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004291 }
4292
4293 // __va_list_tag:
4294 // gp_offset (0 - 6 * 8)
4295 // fp_offset (48 - 48 + 8 * 16)
4296 // overflow_arg_area (point to parameters coming in memory).
4297 // reg_save_area
Chris Lattner35a08552007-02-25 07:10:00 +00004298 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004299 SDOperand FIN = Op.getOperand(1);
4300 // Store gp_offset
Evan Chengdf9ac472006-10-05 23:01:46 +00004301 SDOperand Store = DAG.getStore(Op.getOperand(0),
4302 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004303 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004304 MemOps.push_back(Store);
4305
4306 // Store fp_offset
4307 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4308 DAG.getConstant(4, getPointerTy()));
Evan Chengdf9ac472006-10-05 23:01:46 +00004309 Store = DAG.getStore(Op.getOperand(0),
4310 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004311 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004312 MemOps.push_back(Store);
4313
4314 // Store ptr to overflow_arg_area
4315 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4316 DAG.getConstant(4, getPointerTy()));
4317 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004318 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
4319 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004320 MemOps.push_back(Store);
4321
4322 // Store ptr to reg_save_area.
4323 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4324 DAG.getConstant(8, getPointerTy()));
4325 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004326 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
4327 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004328 MemOps.push_back(Store);
4329 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004330}
4331
4332SDOperand
4333X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4334 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4335 switch (IntNo) {
4336 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00004337 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00004338 case Intrinsic::x86_sse_comieq_ss:
4339 case Intrinsic::x86_sse_comilt_ss:
4340 case Intrinsic::x86_sse_comile_ss:
4341 case Intrinsic::x86_sse_comigt_ss:
4342 case Intrinsic::x86_sse_comige_ss:
4343 case Intrinsic::x86_sse_comineq_ss:
4344 case Intrinsic::x86_sse_ucomieq_ss:
4345 case Intrinsic::x86_sse_ucomilt_ss:
4346 case Intrinsic::x86_sse_ucomile_ss:
4347 case Intrinsic::x86_sse_ucomigt_ss:
4348 case Intrinsic::x86_sse_ucomige_ss:
4349 case Intrinsic::x86_sse_ucomineq_ss:
4350 case Intrinsic::x86_sse2_comieq_sd:
4351 case Intrinsic::x86_sse2_comilt_sd:
4352 case Intrinsic::x86_sse2_comile_sd:
4353 case Intrinsic::x86_sse2_comigt_sd:
4354 case Intrinsic::x86_sse2_comige_sd:
4355 case Intrinsic::x86_sse2_comineq_sd:
4356 case Intrinsic::x86_sse2_ucomieq_sd:
4357 case Intrinsic::x86_sse2_ucomilt_sd:
4358 case Intrinsic::x86_sse2_ucomile_sd:
4359 case Intrinsic::x86_sse2_ucomigt_sd:
4360 case Intrinsic::x86_sse2_ucomige_sd:
4361 case Intrinsic::x86_sse2_ucomineq_sd: {
4362 unsigned Opc = 0;
4363 ISD::CondCode CC = ISD::SETCC_INVALID;
4364 switch (IntNo) {
4365 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004366 case Intrinsic::x86_sse_comieq_ss:
4367 case Intrinsic::x86_sse2_comieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004368 Opc = X86ISD::COMI;
4369 CC = ISD::SETEQ;
4370 break;
Evan Cheng78038292006-04-05 23:38:46 +00004371 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004372 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004373 Opc = X86ISD::COMI;
4374 CC = ISD::SETLT;
4375 break;
4376 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004377 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004378 Opc = X86ISD::COMI;
4379 CC = ISD::SETLE;
4380 break;
4381 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004382 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004383 Opc = X86ISD::COMI;
4384 CC = ISD::SETGT;
4385 break;
4386 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004387 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004388 Opc = X86ISD::COMI;
4389 CC = ISD::SETGE;
4390 break;
4391 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004392 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004393 Opc = X86ISD::COMI;
4394 CC = ISD::SETNE;
4395 break;
4396 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004397 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004398 Opc = X86ISD::UCOMI;
4399 CC = ISD::SETEQ;
4400 break;
4401 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004402 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004403 Opc = X86ISD::UCOMI;
4404 CC = ISD::SETLT;
4405 break;
4406 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004407 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004408 Opc = X86ISD::UCOMI;
4409 CC = ISD::SETLE;
4410 break;
4411 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004412 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004413 Opc = X86ISD::UCOMI;
4414 CC = ISD::SETGT;
4415 break;
4416 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004417 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004418 Opc = X86ISD::UCOMI;
4419 CC = ISD::SETGE;
4420 break;
4421 case Intrinsic::x86_sse_ucomineq_ss:
4422 case Intrinsic::x86_sse2_ucomineq_sd:
4423 Opc = X86ISD::UCOMI;
4424 CC = ISD::SETNE;
4425 break;
Evan Cheng78038292006-04-05 23:38:46 +00004426 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00004427
Evan Chenga9467aa2006-04-25 20:13:52 +00004428 unsigned X86CC;
Chris Lattner7a627672006-09-13 03:22:10 +00004429 SDOperand LHS = Op.getOperand(1);
4430 SDOperand RHS = Op.getOperand(2);
4431 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004432
4433 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Chris Lattner7a627672006-09-13 03:22:10 +00004434 SDOperand Ops1[] = { DAG.getEntryNode(), LHS, RHS };
Evan Cheng4259a0f2006-09-11 02:19:56 +00004435 SDOperand Cond = DAG.getNode(Opc, VTs, 2, Ops1, 3);
4436 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
4437 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
4438 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
Evan Chenga9467aa2006-04-25 20:13:52 +00004439 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00004440 }
Evan Cheng5c59d492005-12-23 07:31:11 +00004441 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004442}
Evan Cheng6af02632005-12-20 06:22:03 +00004443
Nate Begemaneda59972007-01-29 22:58:52 +00004444SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4445 // Depths > 0 not supported yet!
4446 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4447 return SDOperand();
4448
4449 // Just load the return address
4450 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4451 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4452}
4453
4454SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
4455 // Depths > 0 not supported yet!
4456 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4457 return SDOperand();
4458
4459 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4460 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
4461 DAG.getConstant(4, getPointerTy()));
4462}
4463
Evan Chenga9467aa2006-04-25 20:13:52 +00004464/// LowerOperation - Provide custom lowering hooks for some operations.
4465///
4466SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4467 switch (Op.getOpcode()) {
4468 default: assert(0 && "Should not custom lower this!");
4469 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4470 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4471 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4472 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
4473 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4474 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4475 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
4476 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
4477 case ISD::SHL_PARTS:
4478 case ISD::SRA_PARTS:
4479 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
4480 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
4481 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
4482 case ISD::FABS: return LowerFABS(Op, DAG);
4483 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4363e882007-01-05 07:55:56 +00004484 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004485 case ISD::SETCC: return LowerSETCC(Op, DAG, DAG.getEntryNode());
Evan Chenga9467aa2006-04-25 20:13:52 +00004486 case ISD::SELECT: return LowerSELECT(Op, DAG);
4487 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
4488 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00004489 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004490 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004491 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004492 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
4493 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
4494 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
4495 case ISD::VASTART: return LowerVASTART(Op, DAG);
4496 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemaneda59972007-01-29 22:58:52 +00004497 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
4498 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004499 }
Jim Laskey3796abe2007-02-21 22:54:50 +00004500 return SDOperand();
Evan Chenga9467aa2006-04-25 20:13:52 +00004501}
4502
Evan Cheng6af02632005-12-20 06:22:03 +00004503const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
4504 switch (Opcode) {
4505 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00004506 case X86ISD::SHLD: return "X86ISD::SHLD";
4507 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00004508 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng4363e882007-01-05 07:55:56 +00004509 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng72d5c252006-01-31 22:28:30 +00004510 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng4363e882007-01-05 07:55:56 +00004511 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Cheng6305e502006-01-12 22:54:21 +00004512 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00004513 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00004514 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
4515 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
4516 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00004517 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00004518 case X86ISD::FST: return "X86ISD::FST";
4519 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00004520 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00004521 case X86ISD::CALL: return "X86ISD::CALL";
4522 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
4523 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
4524 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00004525 case X86ISD::COMI: return "X86ISD::COMI";
4526 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00004527 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00004528 case X86ISD::CMOV: return "X86ISD::CMOV";
4529 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00004530 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00004531 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
4532 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00004533 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5987cfb2006-07-07 08:33:52 +00004534 case X86ISD::LOAD_UA: return "X86ISD::LOAD_UA";
Evan Cheng5588de92006-02-18 00:15:05 +00004535 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00004536 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00004537 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00004538 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00004539 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng49683ba2006-11-10 21:43:37 +00004540 case X86ISD::FMAX: return "X86ISD::FMAX";
4541 case X86ISD::FMIN: return "X86ISD::FMIN";
Evan Cheng6af02632005-12-20 06:22:03 +00004542 }
4543}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004544
Evan Cheng02612422006-07-05 22:17:51 +00004545/// isLegalAddressImmediate - Return true if the integer value or
4546/// GlobalValue can be used as the offset of the target addressing mode.
4547bool X86TargetLowering::isLegalAddressImmediate(int64_t V) const {
4548 // X86 allows a sign-extended 32-bit immediate field.
4549 return (V > -(1LL << 32) && V < (1LL << 32)-1);
4550}
4551
4552bool X86TargetLowering::isLegalAddressImmediate(GlobalValue *GV) const {
Evan Cheng7a9238c2006-11-29 23:48:14 +00004553 // In 64-bit mode, GV is 64-bit so it won't fit in the 32-bit displacement
4554 // field unless we are in small code model.
4555 if (Subtarget->is64Bit() &&
4556 getTargetMachine().getCodeModel() != CodeModel::Small)
Evan Cheng02612422006-07-05 22:17:51 +00004557 return false;
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00004558
4559 return (!Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false));
Evan Cheng02612422006-07-05 22:17:51 +00004560}
4561
4562/// isShuffleMaskLegal - Targets can use this to indicate that they only
4563/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4564/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4565/// are assumed to be legal.
4566bool
4567X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
4568 // Only do shuffles on 128-bit vector types for now.
4569 if (MVT::getSizeInBits(VT) == 64) return false;
4570 return (Mask.Val->getNumOperands() <= 4 ||
4571 isSplatMask(Mask.Val) ||
4572 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
4573 X86::isUNPCKLMask(Mask.Val) ||
4574 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
4575 X86::isUNPCKHMask(Mask.Val));
4576}
4577
4578bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
4579 MVT::ValueType EVT,
4580 SelectionDAG &DAG) const {
4581 unsigned NumElts = BVOps.size();
4582 // Only do shuffles on 128-bit vector types for now.
4583 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
4584 if (NumElts == 2) return true;
4585 if (NumElts == 4) {
Chris Lattner35a08552007-02-25 07:10:00 +00004586 return (isMOVLMask(&BVOps[0], 4) ||
4587 isCommutedMOVL(&BVOps[0], 4, true) ||
4588 isSHUFPMask(&BVOps[0], 4) ||
4589 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng02612422006-07-05 22:17:51 +00004590 }
4591 return false;
4592}
4593
4594//===----------------------------------------------------------------------===//
4595// X86 Scheduler Hooks
4596//===----------------------------------------------------------------------===//
4597
4598MachineBasicBlock *
4599X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
4600 MachineBasicBlock *BB) {
Evan Cheng20350c42006-11-27 23:37:22 +00004601 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng02612422006-07-05 22:17:51 +00004602 switch (MI->getOpcode()) {
4603 default: assert(false && "Unexpected instr type to insert");
4604 case X86::CMOV_FR32:
4605 case X86::CMOV_FR64:
4606 case X86::CMOV_V4F32:
4607 case X86::CMOV_V2F64:
4608 case X86::CMOV_V2I64: {
4609 // To "insert" a SELECT_CC instruction, we actually have to insert the
4610 // diamond control-flow pattern. The incoming instruction knows the
4611 // destination vreg to set, the condition code register to branch on, the
4612 // true/false values to select between, and a branch opcode to use.
4613 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4614 ilist<MachineBasicBlock>::iterator It = BB;
4615 ++It;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004616
Evan Cheng02612422006-07-05 22:17:51 +00004617 // thisMBB:
4618 // ...
4619 // TrueVal = ...
4620 // cmpTY ccX, r1, r2
4621 // bCC copy1MBB
4622 // fallthrough --> copy0MBB
4623 MachineBasicBlock *thisMBB = BB;
4624 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
4625 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004626 unsigned Opc =
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004627 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Cheng20350c42006-11-27 23:37:22 +00004628 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng02612422006-07-05 22:17:51 +00004629 MachineFunction *F = BB->getParent();
4630 F->getBasicBlockList().insert(It, copy0MBB);
4631 F->getBasicBlockList().insert(It, sinkMBB);
4632 // Update machine-CFG edges by first adding all successors of the current
4633 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004634 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng02612422006-07-05 22:17:51 +00004635 e = BB->succ_end(); i != e; ++i)
4636 sinkMBB->addSuccessor(*i);
4637 // Next, remove all successors of the current block, and add the true
4638 // and fallthrough blocks as its successors.
4639 while(!BB->succ_empty())
4640 BB->removeSuccessor(BB->succ_begin());
4641 BB->addSuccessor(copy0MBB);
4642 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004643
Evan Cheng02612422006-07-05 22:17:51 +00004644 // copy0MBB:
4645 // %FalseValue = ...
4646 // # fallthrough to sinkMBB
4647 BB = copy0MBB;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004648
Evan Cheng02612422006-07-05 22:17:51 +00004649 // Update machine-CFG edges
4650 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004651
Evan Cheng02612422006-07-05 22:17:51 +00004652 // sinkMBB:
4653 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4654 // ...
4655 BB = sinkMBB;
Evan Cheng20350c42006-11-27 23:37:22 +00004656 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng02612422006-07-05 22:17:51 +00004657 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4658 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4659
4660 delete MI; // The pseudo instruction is gone now.
4661 return BB;
4662 }
4663
4664 case X86::FP_TO_INT16_IN_MEM:
4665 case X86::FP_TO_INT32_IN_MEM:
4666 case X86::FP_TO_INT64_IN_MEM: {
4667 // Change the floating point control register to use "round towards zero"
4668 // mode when truncating to an integer value.
4669 MachineFunction *F = BB->getParent();
4670 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Cheng20350c42006-11-27 23:37:22 +00004671 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004672
4673 // Load the old value of the high byte of the control word...
4674 unsigned OldCW =
4675 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
Evan Cheng20350c42006-11-27 23:37:22 +00004676 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004677
4678 // Set the high part to be round to zero...
Evan Cheng20350c42006-11-27 23:37:22 +00004679 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
4680 .addImm(0xC7F);
Evan Cheng02612422006-07-05 22:17:51 +00004681
4682 // Reload the modified control word now...
Evan Cheng20350c42006-11-27 23:37:22 +00004683 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004684
4685 // Restore the memory image of control word to original value
Evan Cheng20350c42006-11-27 23:37:22 +00004686 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
4687 .addReg(OldCW);
Evan Cheng02612422006-07-05 22:17:51 +00004688
4689 // Get the X86 opcode to use.
4690 unsigned Opc;
4691 switch (MI->getOpcode()) {
4692 default: assert(0 && "illegal opcode!");
4693 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
4694 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
4695 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
4696 }
4697
4698 X86AddressMode AM;
4699 MachineOperand &Op = MI->getOperand(0);
4700 if (Op.isRegister()) {
4701 AM.BaseType = X86AddressMode::RegBase;
4702 AM.Base.Reg = Op.getReg();
4703 } else {
4704 AM.BaseType = X86AddressMode::FrameIndexBase;
4705 AM.Base.FrameIndex = Op.getFrameIndex();
4706 }
4707 Op = MI->getOperand(1);
4708 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004709 AM.Scale = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004710 Op = MI->getOperand(2);
4711 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004712 AM.IndexReg = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004713 Op = MI->getOperand(3);
4714 if (Op.isGlobalAddress()) {
4715 AM.GV = Op.getGlobal();
4716 } else {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004717 AM.Disp = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004718 }
Evan Cheng20350c42006-11-27 23:37:22 +00004719 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
4720 .addReg(MI->getOperand(4).getReg());
Evan Cheng02612422006-07-05 22:17:51 +00004721
4722 // Reload the original control word now.
Evan Cheng20350c42006-11-27 23:37:22 +00004723 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004724
4725 delete MI; // The pseudo instruction is gone now.
4726 return BB;
4727 }
4728 }
4729}
4730
4731//===----------------------------------------------------------------------===//
4732// X86 Optimization Hooks
4733//===----------------------------------------------------------------------===//
4734
Nate Begeman8a77efe2006-02-16 21:11:51 +00004735void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
4736 uint64_t Mask,
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004737 uint64_t &KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +00004738 uint64_t &KnownOne,
4739 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004740 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00004741 assert((Opc >= ISD::BUILTIN_OP_END ||
4742 Opc == ISD::INTRINSIC_WO_CHAIN ||
4743 Opc == ISD::INTRINSIC_W_CHAIN ||
4744 Opc == ISD::INTRINSIC_VOID) &&
4745 "Should use MaskedValueIsZero if you don't know whether Op"
4746 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004747
Evan Cheng6d196db2006-04-05 06:11:20 +00004748 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004749 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00004750 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004751 case X86ISD::SETCC:
Nate Begeman8a77efe2006-02-16 21:11:51 +00004752 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
4753 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004754 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004755}
Chris Lattnerc642aa52006-01-31 19:43:35 +00004756
Evan Cheng5987cfb2006-07-07 08:33:52 +00004757/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4758/// element of the result of the vector shuffle.
4759static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
4760 MVT::ValueType VT = N->getValueType(0);
4761 SDOperand PermMask = N->getOperand(2);
4762 unsigned NumElems = PermMask.getNumOperands();
4763 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
4764 i %= NumElems;
4765 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4766 return (i == 0)
4767 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4768 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
4769 SDOperand Idx = PermMask.getOperand(i);
4770 if (Idx.getOpcode() == ISD::UNDEF)
4771 return DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4772 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
4773 }
4774 return SDOperand();
4775}
4776
4777/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
4778/// node is a GlobalAddress + an offset.
4779static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Chengae1cd752006-11-30 21:55:46 +00004780 unsigned Opc = N->getOpcode();
Evan Cheng62cdc3f2006-12-05 04:01:03 +00004781 if (Opc == X86ISD::Wrapper) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004782 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
4783 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
4784 return true;
4785 }
Evan Chengae1cd752006-11-30 21:55:46 +00004786 } else if (Opc == ISD::ADD) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004787 SDOperand N1 = N->getOperand(0);
4788 SDOperand N2 = N->getOperand(1);
4789 if (isGAPlusOffset(N1.Val, GA, Offset)) {
4790 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
4791 if (V) {
4792 Offset += V->getSignExtended();
4793 return true;
4794 }
4795 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
4796 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
4797 if (V) {
4798 Offset += V->getSignExtended();
4799 return true;
4800 }
4801 }
4802 }
4803 return false;
4804}
4805
4806/// isConsecutiveLoad - Returns true if N is loading from an address of Base
4807/// + Dist * Size.
4808static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
4809 MachineFrameInfo *MFI) {
4810 if (N->getOperand(0).Val != Base->getOperand(0).Val)
4811 return false;
4812
4813 SDOperand Loc = N->getOperand(1);
4814 SDOperand BaseLoc = Base->getOperand(1);
4815 if (Loc.getOpcode() == ISD::FrameIndex) {
4816 if (BaseLoc.getOpcode() != ISD::FrameIndex)
4817 return false;
4818 int FI = dyn_cast<FrameIndexSDNode>(Loc)->getIndex();
4819 int BFI = dyn_cast<FrameIndexSDNode>(BaseLoc)->getIndex();
4820 int FS = MFI->getObjectSize(FI);
4821 int BFS = MFI->getObjectSize(BFI);
4822 if (FS != BFS || FS != Size) return false;
4823 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
4824 } else {
4825 GlobalValue *GV1 = NULL;
4826 GlobalValue *GV2 = NULL;
4827 int64_t Offset1 = 0;
4828 int64_t Offset2 = 0;
4829 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
4830 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
4831 if (isGA1 && isGA2 && GV1 == GV2)
4832 return Offset1 == (Offset2 + Dist*Size);
4833 }
4834
4835 return false;
4836}
4837
Evan Cheng79cf9a52006-07-10 21:37:44 +00004838static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
4839 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004840 GlobalValue *GV;
4841 int64_t Offset;
4842 if (isGAPlusOffset(Base, GV, Offset))
4843 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
4844 else {
4845 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
4846 int BFI = dyn_cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00004847 if (BFI < 0)
4848 // Fixed objects do not specify alignment, however the offsets are known.
4849 return ((Subtarget->getStackAlignment() % 16) == 0 &&
4850 (MFI->getObjectOffset(BFI) % 16) == 0);
4851 else
4852 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00004853 }
4854 return false;
4855}
4856
4857
4858/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
4859/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
4860/// if the load addresses are consecutive, non-overlapping, and in the right
4861/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00004862static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
4863 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004864 MachineFunction &MF = DAG.getMachineFunction();
4865 MachineFrameInfo *MFI = MF.getFrameInfo();
4866 MVT::ValueType VT = N->getValueType(0);
4867 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
4868 SDOperand PermMask = N->getOperand(2);
4869 int NumElems = (int)PermMask.getNumOperands();
4870 SDNode *Base = NULL;
4871 for (int i = 0; i < NumElems; ++i) {
4872 SDOperand Idx = PermMask.getOperand(i);
4873 if (Idx.getOpcode() == ISD::UNDEF) {
4874 if (!Base) return SDOperand();
4875 } else {
4876 SDOperand Arg =
4877 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004878 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng5987cfb2006-07-07 08:33:52 +00004879 return SDOperand();
4880 if (!Base)
4881 Base = Arg.Val;
4882 else if (!isConsecutiveLoad(Arg.Val, Base,
4883 i, MVT::getSizeInBits(EVT)/8,MFI))
4884 return SDOperand();
4885 }
4886 }
4887
Evan Cheng79cf9a52006-07-10 21:37:44 +00004888 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004889 if (isAlign16) {
4890 LoadSDNode *LD = cast<LoadSDNode>(Base);
4891 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
4892 LD->getSrcValueOffset());
4893 } else {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004894 // Just use movups, it's shorter.
Chris Lattnere56fef92007-02-25 06:40:16 +00004895 SDVTList Tys = DAG.getVTList(MVT::v4f32, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00004896 SmallVector<SDOperand, 3> Ops;
4897 Ops.push_back(Base->getOperand(0));
4898 Ops.push_back(Base->getOperand(1));
4899 Ops.push_back(Base->getOperand(2));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004900 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chengbd1c5a82006-08-11 09:08:15 +00004901 DAG.getNode(X86ISD::LOAD_UA, Tys, &Ops[0], Ops.size()));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004902 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00004903}
4904
Chris Lattner9259b1e2006-10-04 06:57:07 +00004905/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
4906static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
4907 const X86Subtarget *Subtarget) {
4908 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004909
Chris Lattner9259b1e2006-10-04 06:57:07 +00004910 // If we have SSE[12] support, try to form min/max nodes.
4911 if (Subtarget->hasSSE2() &&
4912 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
4913 if (Cond.getOpcode() == ISD::SETCC) {
4914 // Get the LHS/RHS of the select.
4915 SDOperand LHS = N->getOperand(1);
4916 SDOperand RHS = N->getOperand(2);
4917 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004918
Evan Cheng49683ba2006-11-10 21:43:37 +00004919 unsigned Opcode = 0;
Chris Lattner9259b1e2006-10-04 06:57:07 +00004920 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004921 switch (CC) {
4922 default: break;
4923 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
4924 case ISD::SETULE:
4925 case ISD::SETLE:
4926 if (!UnsafeFPMath) break;
4927 // FALL THROUGH.
4928 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
4929 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004930 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004931 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004932
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004933 case ISD::SETOGT: // (X > Y) ? X : Y -> max
4934 case ISD::SETUGT:
4935 case ISD::SETGT:
4936 if (!UnsafeFPMath) break;
4937 // FALL THROUGH.
4938 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
4939 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004940 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004941 break;
4942 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004943 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004944 switch (CC) {
4945 default: break;
4946 case ISD::SETOGT: // (X > Y) ? Y : X -> min
4947 case ISD::SETUGT:
4948 case ISD::SETGT:
4949 if (!UnsafeFPMath) break;
4950 // FALL THROUGH.
4951 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
4952 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004953 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004954 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004955
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004956 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
4957 case ISD::SETULE:
4958 case ISD::SETLE:
4959 if (!UnsafeFPMath) break;
4960 // FALL THROUGH.
4961 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
4962 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004963 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004964 break;
4965 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004966 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004967
Evan Cheng49683ba2006-11-10 21:43:37 +00004968 if (Opcode)
4969 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004970 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004971
Chris Lattner9259b1e2006-10-04 06:57:07 +00004972 }
4973
4974 return SDOperand();
4975}
4976
4977
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004978SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng5987cfb2006-07-07 08:33:52 +00004979 DAGCombinerInfo &DCI) const {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004980 SelectionDAG &DAG = DCI.DAG;
4981 switch (N->getOpcode()) {
4982 default: break;
4983 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00004984 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004985 case ISD::SELECT:
4986 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004987 }
4988
4989 return SDOperand();
4990}
4991
Evan Cheng02612422006-07-05 22:17:51 +00004992//===----------------------------------------------------------------------===//
4993// X86 Inline Assembly Support
4994//===----------------------------------------------------------------------===//
4995
Chris Lattner298ef372006-07-11 02:54:03 +00004996/// getConstraintType - Given a constraint letter, return the type of
4997/// constraint it is for this target.
4998X86TargetLowering::ConstraintType
4999X86TargetLowering::getConstraintType(char ConstraintLetter) const {
5000 switch (ConstraintLetter) {
Chris Lattnerc8db1072006-07-12 16:59:49 +00005001 case 'A':
5002 case 'r':
5003 case 'R':
5004 case 'l':
5005 case 'q':
5006 case 'Q':
5007 case 'x':
5008 case 'Y':
5009 return C_RegisterClass;
Chris Lattner298ef372006-07-11 02:54:03 +00005010 default: return TargetLowering::getConstraintType(ConstraintLetter);
5011 }
5012}
5013
Chris Lattner44daa502006-10-31 20:13:11 +00005014/// isOperandValidForConstraint - Return the specified operand (possibly
5015/// modified) if the specified SDOperand is valid for the specified target
5016/// constraint letter, otherwise return null.
5017SDOperand X86TargetLowering::
5018isOperandValidForConstraint(SDOperand Op, char Constraint, SelectionDAG &DAG) {
5019 switch (Constraint) {
5020 default: break;
5021 case 'i':
5022 // Literal immediates are always ok.
5023 if (isa<ConstantSDNode>(Op)) return Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005024
Chris Lattner44daa502006-10-31 20:13:11 +00005025 // If we are in non-pic codegen mode, we allow the address of a global to
5026 // be used with 'i'.
5027 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op)) {
5028 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
5029 return SDOperand(0, 0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005030
Chris Lattner44daa502006-10-31 20:13:11 +00005031 if (GA->getOpcode() != ISD::TargetGlobalAddress)
5032 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
5033 GA->getOffset());
5034 return Op;
5035 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005036
Chris Lattner44daa502006-10-31 20:13:11 +00005037 // Otherwise, not valid for this mode.
5038 return SDOperand(0, 0);
5039 }
5040 return TargetLowering::isOperandValidForConstraint(Op, Constraint, DAG);
5041}
5042
5043
Chris Lattnerc642aa52006-01-31 19:43:35 +00005044std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00005045getRegClassForInlineAsmConstraint(const std::string &Constraint,
5046 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00005047 if (Constraint.size() == 1) {
5048 // FIXME: not handling fp-stack yet!
5049 // FIXME: not handling MMX registers yet ('y' constraint).
5050 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00005051 default: break; // Unknown constraint letter
5052 case 'A': // EAX/EDX
5053 if (VT == MVT::i32 || VT == MVT::i64)
5054 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
5055 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005056 case 'r': // GENERAL_REGS
5057 case 'R': // LEGACY_REGS
Chris Lattnerd139ddd2006-12-04 22:38:21 +00005058 if (VT == MVT::i64 && Subtarget->is64Bit())
5059 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
5060 X86::RSI, X86::RDI, X86::RBP, X86::RSP,
5061 X86::R8, X86::R9, X86::R10, X86::R11,
5062 X86::R12, X86::R13, X86::R14, X86::R15, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005063 if (VT == MVT::i32)
5064 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5065 X86::ESI, X86::EDI, X86::EBP, X86::ESP, 0);
5066 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005067 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005068 X86::SI, X86::DI, X86::BP, X86::SP, 0);
5069 else if (VT == MVT::i8)
Chris Lattnera16201c2006-12-05 17:29:40 +00005070 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005071 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005072 case 'l': // INDEX_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005073 if (VT == MVT::i32)
5074 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5075 X86::ESI, X86::EDI, X86::EBP, 0);
5076 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005077 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005078 X86::SI, X86::DI, X86::BP, 0);
5079 else if (VT == MVT::i8)
5080 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5081 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005082 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
5083 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005084 if (VT == MVT::i32)
5085 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
5086 else if (VT == MVT::i16)
5087 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
5088 else if (VT == MVT::i8)
5089 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5090 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005091 case 'x': // SSE_REGS if SSE1 allowed
5092 if (Subtarget->hasSSE1())
5093 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5094 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5095 0);
5096 return std::vector<unsigned>();
5097 case 'Y': // SSE_REGS if SSE2 allowed
5098 if (Subtarget->hasSSE2())
5099 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5100 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5101 0);
5102 return std::vector<unsigned>();
5103 }
5104 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005105
Chris Lattner7ad77df2006-02-22 00:56:39 +00005106 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00005107}
Chris Lattner524129d2006-07-31 23:26:50 +00005108
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005109std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +00005110X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
5111 MVT::ValueType VT) const {
5112 // Use the default implementation in TargetLowering to convert the register
5113 // constraint into a member of a register class.
5114 std::pair<unsigned, const TargetRegisterClass*> Res;
5115 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerf6a69662006-10-31 19:42:44 +00005116
5117 // Not found as a standard register?
5118 if (Res.second == 0) {
5119 // GCC calls "st(0)" just plain "st".
5120 if (StringsEqualNoCase("{st}", Constraint)) {
5121 Res.first = X86::ST0;
5122 Res.second = X86::RSTRegisterClass;
5123 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005124
Chris Lattnerf6a69662006-10-31 19:42:44 +00005125 return Res;
5126 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005127
Chris Lattner524129d2006-07-31 23:26:50 +00005128 // Otherwise, check to see if this is a register class of the wrong value
5129 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
5130 // turn into {ax},{dx}.
5131 if (Res.second->hasType(VT))
5132 return Res; // Correct type already, nothing to do.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005133
Chris Lattner524129d2006-07-31 23:26:50 +00005134 // All of the single-register GCC register classes map their values onto
5135 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
5136 // really want an 8-bit or 32-bit register, map to the appropriate register
5137 // class and return the appropriate register.
5138 if (Res.second != X86::GR16RegisterClass)
5139 return Res;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005140
Chris Lattner524129d2006-07-31 23:26:50 +00005141 if (VT == MVT::i8) {
5142 unsigned DestReg = 0;
5143 switch (Res.first) {
5144 default: break;
5145 case X86::AX: DestReg = X86::AL; break;
5146 case X86::DX: DestReg = X86::DL; break;
5147 case X86::CX: DestReg = X86::CL; break;
5148 case X86::BX: DestReg = X86::BL; break;
5149 }
5150 if (DestReg) {
5151 Res.first = DestReg;
5152 Res.second = Res.second = X86::GR8RegisterClass;
5153 }
5154 } else if (VT == MVT::i32) {
5155 unsigned DestReg = 0;
5156 switch (Res.first) {
5157 default: break;
5158 case X86::AX: DestReg = X86::EAX; break;
5159 case X86::DX: DestReg = X86::EDX; break;
5160 case X86::CX: DestReg = X86::ECX; break;
5161 case X86::BX: DestReg = X86::EBX; break;
5162 case X86::SI: DestReg = X86::ESI; break;
5163 case X86::DI: DestReg = X86::EDI; break;
5164 case X86::BP: DestReg = X86::EBP; break;
5165 case X86::SP: DestReg = X86::ESP; break;
5166 }
5167 if (DestReg) {
5168 Res.first = DestReg;
5169 Res.second = Res.second = X86::GR32RegisterClass;
5170 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00005171 } else if (VT == MVT::i64) {
5172 unsigned DestReg = 0;
5173 switch (Res.first) {
5174 default: break;
5175 case X86::AX: DestReg = X86::RAX; break;
5176 case X86::DX: DestReg = X86::RDX; break;
5177 case X86::CX: DestReg = X86::RCX; break;
5178 case X86::BX: DestReg = X86::RBX; break;
5179 case X86::SI: DestReg = X86::RSI; break;
5180 case X86::DI: DestReg = X86::RDI; break;
5181 case X86::BP: DestReg = X86::RBP; break;
5182 case X86::SP: DestReg = X86::RSP; break;
5183 }
5184 if (DestReg) {
5185 Res.first = DestReg;
5186 Res.second = Res.second = X86::GR64RegisterClass;
5187 }
Chris Lattner524129d2006-07-31 23:26:50 +00005188 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005189
Chris Lattner524129d2006-07-31 23:26:50 +00005190 return Res;
5191}