blob: 6c4364aad331ff79e7a84f1bd45906c25e8f2444 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukmane05203f2004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Misha Brukmane05203f2004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner27f53452006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000023def SDT_PPClfiwx : SDTypeProfile<1, 1, [ // lfiw[az]x
Hal Finkelbeb296b2013-03-31 10:12:51 +000024 SDTCisVT<0, f64>, SDTCisPtrTy<1>
25]>;
26
Bill Wendling77b13af2007-11-13 09:19:02 +000027def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
28def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
29 SDTCisVT<1, i32> ]>;
Chris Lattnera8713b12006-03-20 01:53:53 +000030def SDT_PPCvperm : SDTypeProfile<1, 3, [
31 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
32]>;
33
Chris Lattnerd7495ae2006-03-31 05:13:27 +000034def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6961fc72006-03-26 10:06:40 +000035 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
36]>;
37
Chris Lattner9754d142006-04-18 17:59:36 +000038def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattnerbe9377a2006-11-17 22:37:34 +000039 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner9754d142006-04-18 17:59:36 +000040]>;
41
Dan Gohman48b185d2009-09-25 20:36:54 +000042def SDT_PPClbrx : SDTypeProfile<1, 2, [
Hal Finkel31d29562013-03-28 19:25:55 +000043 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000044]>;
Dan Gohman48b185d2009-09-25 20:36:54 +000045def SDT_PPCstbrx : SDTypeProfile<0, 3, [
Hal Finkel31d29562013-03-28 19:25:55 +000046 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000047]>;
48
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +000049def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
50 SDTCisPtrTy<0>, SDTCisVT<1, i32>
51]>;
52
Hal Finkel3ee2af72014-07-18 23:29:49 +000053def tocentry32 : Operand<iPTR> {
54 let MIOperandInfo = (ops i32imm:$imm);
55}
Tilmann Schellerd1aaa322009-08-15 11:54:46 +000056
Hal Finkelc93a9a22015-02-25 01:06:45 +000057def SDT_PPCqvfperm : SDTypeProfile<1, 3, [
58 SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisVec<3>
59]>;
60def SDT_PPCqvgpci : SDTypeProfile<1, 1, [
61 SDTCisVec<0>, SDTCisInt<1>
62]>;
63def SDT_PPCqvaligni : SDTypeProfile<1, 3, [
64 SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<3>
65]>;
66def SDT_PPCqvesplati : SDTypeProfile<1, 2, [
67 SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisInt<2>
68]>;
69
70def SDT_PPCqbflt : SDTypeProfile<1, 1, [
71 SDTCisVec<0>, SDTCisVec<1>
72]>;
73
74def SDT_PPCqvlfsb : SDTypeProfile<1, 1, [
75 SDTCisVec<0>, SDTCisPtrTy<1>
76]>;
77
Chris Lattner27f53452006-03-01 05:50:56 +000078//===----------------------------------------------------------------------===//
Chris Lattnercd7f1012005-10-25 20:41:46 +000079// PowerPC specific DAG Nodes.
80//
81
Hal Finkel2e103312013-04-03 04:01:11 +000082def PPCfre : SDNode<"PPCISD::FRE", SDTFPUnaryOp, []>;
83def PPCfrsqrte: SDNode<"PPCISD::FRSQRTE", SDTFPUnaryOp, []>;
84
Hal Finkelf6d45f22013-04-01 17:52:07 +000085def PPCfcfid : SDNode<"PPCISD::FCFID", SDTFPUnaryOp, []>;
86def PPCfcfidu : SDNode<"PPCISD::FCFIDU", SDTFPUnaryOp, []>;
87def PPCfcfids : SDNode<"PPCISD::FCFIDS", SDTFPRoundOp, []>;
88def PPCfcfidus: SDNode<"PPCISD::FCFIDUS", SDTFPRoundOp, []>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000089def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
90def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000091def PPCfctiduz: SDNode<"PPCISD::FCTIDUZ",SDTFPUnaryOp, []>;
92def PPCfctiwuz: SDNode<"PPCISD::FCTIWUZ",SDTFPUnaryOp, []>;
Chris Lattnera348f552008-01-06 06:44:58 +000093def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
94 [SDNPHasChain, SDNPMayStore]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000095def PPClfiwax : SDNode<"PPCISD::LFIWAX", SDT_PPClfiwx,
96 [SDNPHasChain, SDNPMayLoad]>;
97def PPClfiwzx : SDNode<"PPCISD::LFIWZX", SDT_PPClfiwx,
Hal Finkelbeb296b2013-03-31 10:12:51 +000098 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000099
Ulrich Weigand874fc622013-03-26 10:56:22 +0000100// Extract FPSCR (not modeled at the DAG level).
101def PPCmffs : SDNode<"PPCISD::MFFS",
102 SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>, []>;
103
104// Perform FADD in round-to-zero mode.
105def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp, []>;
106
Dale Johannesen666323e2007-10-10 01:01:31 +0000107
Chris Lattner261009a2005-10-25 20:55:47 +0000108def PPCfsel : SDNode<"PPCISD::FSEL",
109 // Type constraint for fsel.
110 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
111 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000112
Nate Begeman69caef22005-12-13 22:55:22 +0000113def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
114def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Hal Finkelcf599212015-02-25 21:36:59 +0000115def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp,
116 [SDNPMayLoad, SDNPMemOperand]>;
Nate Begeman69caef22005-12-13 22:55:22 +0000117def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
118def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +0000119
Roman Divacky32143e22013-12-20 18:08:54 +0000120def PPCppc32GOT : SDNode<"PPCISD::PPC32_GOT", SDTIntLeaf, []>;
121
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000122def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>;
123def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp,
124 [SDNPMayLoad]>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000125def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>;
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000126def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>;
127def PPCaddiTlsgdL : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>;
Bill Schmidt82f1c772015-02-10 19:09:05 +0000128def PPCgetTlsAddr : SDNode<"PPCISD::GET_TLS_ADDR", SDTIntBinOp>;
129def PPCaddiTlsgdLAddr : SDNode<"PPCISD::ADDI_TLSGD_L_ADDR",
130 SDTypeProfile<1, 3, [
131 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
132 SDTCisSameAs<0, 3>, SDTCisInt<0> ]>>;
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000133def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>;
134def PPCaddiTlsldL : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>;
Bill Schmidt82f1c772015-02-10 19:09:05 +0000135def PPCgetTlsldAddr : SDNode<"PPCISD::GET_TLSLD_ADDR", SDTIntBinOp>;
136def PPCaddiTlsldLAddr : SDNode<"PPCISD::ADDI_TLSLD_L_ADDR",
137 SDTypeProfile<1, 3, [
138 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
139 SDTCisSameAs<0, 3>, SDTCisInt<0> ]>>;
140def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp>;
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000141def PPCaddiDtprelL : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000142
Chris Lattnera8713b12006-03-20 01:53:53 +0000143def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattner7e9440a2006-03-19 06:55:52 +0000144
Hal Finkelc93a9a22015-02-25 01:06:45 +0000145def PPCqvfperm : SDNode<"PPCISD::QVFPERM", SDT_PPCqvfperm, []>;
146def PPCqvgpci : SDNode<"PPCISD::QVGPCI", SDT_PPCqvgpci, []>;
147def PPCqvaligni : SDNode<"PPCISD::QVALIGNI", SDT_PPCqvaligni, []>;
148def PPCqvesplati : SDNode<"PPCISD::QVESPLATI", SDT_PPCqvesplati, []>;
149
150def PPCqbflt : SDNode<"PPCISD::QBFLT", SDT_PPCqbflt, []>;
151
152def PPCqvlfsb : SDNode<"PPCISD::QVLFSb", SDT_PPCqvlfsb,
153 [SDNPHasChain, SDNPMayLoad]>;
154
Hal Finkel4edc66b2015-01-03 01:16:37 +0000155def PPCcmpb : SDNode<"PPCISD::CMPB", SDTIntBinOp, []>;
156
Chris Lattnerfea33f72005-12-06 02:10:38 +0000157// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
158// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner20b5a2b2008-03-07 20:18:24 +0000159def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
160def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
161def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattnerfea33f72005-12-06 02:10:38 +0000162
Chris Lattnerf9797942005-12-04 19:01:59 +0000163// These are target-independent nodes, but have target-specific formats.
Bill Wendling77b13af2007-11-13 09:19:02 +0000164def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000165 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendling77b13af2007-11-13 09:19:02 +0000166def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000167 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattnerf9797942005-12-04 19:01:59 +0000168
Chris Lattner3b587342006-06-27 18:36:44 +0000169def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000170def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
171 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
172 SDNPVariadic]>;
173def PPCcall_nop : SDNode<"PPCISD::CALL_NOP", SDT_PPCCall,
174 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
175 SDNPVariadic]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000176def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000177 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000178def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTNone,
179 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
180 SDNPVariadic]>;
Hal Finkelfc096c92014-12-23 22:29:40 +0000181def PPCbctrl_load_toc : SDNode<"PPCISD::BCTRL_LOAD_TOC",
182 SDTypeProfile<0, 1, []>,
183 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
184 SDNPVariadic]>;
Chris Lattnerb1e9e372006-05-17 06:01:33 +0000185
Chris Lattner9a249b02008-01-15 22:02:54 +0000186def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000187 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000188
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000189def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000190 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000191
Hal Finkel756810f2013-03-21 21:37:52 +0000192def PPCeh_sjlj_setjmp : SDNode<"PPCISD::EH_SJLJ_SETJMP",
193 SDTypeProfile<1, 1, [SDTCisInt<0>,
194 SDTCisPtrTy<1>]>,
195 [SDNPHasChain, SDNPSideEffect]>;
196def PPCeh_sjlj_longjmp : SDNode<"PPCISD::EH_SJLJ_LONGJMP",
197 SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>,
198 [SDNPHasChain, SDNPSideEffect]>;
199
Bill Schmidta87a7e22013-05-14 19:35:45 +0000200def SDT_PPCsc : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
201def PPCsc : SDNode<"PPCISD::SC", SDT_PPCsc,
202 [SDNPHasChain, SDNPSideEffect]>;
203
Bill Schmidte26236e2015-05-22 16:44:10 +0000204def PPCclrbhrb : SDNode<"PPCISD::CLRBHRB", SDTNone,
205 [SDNPHasChain, SDNPSideEffect]>;
206def PPCmfbhrbe : SDNode<"PPCISD::MFBHRBE", SDTIntBinOp, [SDNPHasChain]>;
207def PPCrfebb : SDNode<"PPCISD::RFEBB", SDT_PPCsc,
208 [SDNPHasChain, SDNPSideEffect]>;
209
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000210def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000211def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6961fc72006-03-26 10:06:40 +0000212
Chris Lattner9754d142006-04-18 17:59:36 +0000213def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000214 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner9754d142006-04-18 17:59:36 +0000215
Chris Lattner94de7bc2008-01-10 05:12:37 +0000216def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
217 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnera348f552008-01-06 06:44:58 +0000218def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
219 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnera7976d32006-07-10 20:56:58 +0000220
Hal Finkel5ab37802012-08-28 02:10:27 +0000221// Instructions to set/unset CR bit 6 for SVR4 vararg calls
222def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone,
223 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
224def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone,
225 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
226
Jim Laskey48850c12006-11-16 22:43:37 +0000227// Instructions to support dynamic alloca.
228def SDTDynOp : SDTypeProfile<1, 2, []>;
Yury Gribovd7dbb662015-12-01 11:40:55 +0000229def SDTDynAreaOp : SDTypeProfile<1, 1, []>;
Jim Laskey48850c12006-11-16 22:43:37 +0000230def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
Yury Gribovd7dbb662015-12-01 11:40:55 +0000231def PPCdynareaoffset : SDNode<"PPCISD::DYNAREAOFFSET", SDTDynAreaOp, [SDNPHasChain]>;
Jim Laskey48850c12006-11-16 22:43:37 +0000232
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000233//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000234// PowerPC specific transformation functions and pattern fragments.
235//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000236
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000237def SHL32 : SDNodeXForm<imm, [{
238 // Transformation function: 31 - imm
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000239 return getI32Imm(31 - N->getZExtValue(), SDLoc(N));
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000240}]>;
241
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000242def SRL32 : SDNodeXForm<imm, [{
243 // Transformation function: 32 - imm
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000244 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue(), SDLoc(N))
245 : getI32Imm(0, SDLoc(N));
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000246}]>;
247
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000248def LO16 : SDNodeXForm<imm, [{
249 // Transformation function: get the low 16 bits.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000250 return getI32Imm((unsigned short)N->getZExtValue(), SDLoc(N));
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000251}]>;
252
253def HI16 : SDNodeXForm<imm, [{
254 // Transformation function: shift the immediate value down into the low bits.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000255 return getI32Imm((unsigned)N->getZExtValue() >> 16, SDLoc(N));
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000256}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000257
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000258def HA16 : SDNodeXForm<imm, [{
259 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000260 signed int Val = N->getZExtValue();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000261 return getI32Imm((Val - (signed short)Val) >> 16, SDLoc(N));
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000262}]>;
Nate Begemand31efd12006-09-22 05:01:56 +0000263def MB : SDNodeXForm<imm, [{
264 // Transformation function: get the start bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000265 unsigned mb = 0, me;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000266 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000267 return getI32Imm(mb, SDLoc(N));
Nate Begemand31efd12006-09-22 05:01:56 +0000268}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000269
Nate Begemand31efd12006-09-22 05:01:56 +0000270def ME : SDNodeXForm<imm, [{
271 // Transformation function: get the end bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000272 unsigned mb, me = 0;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000273 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000274 return getI32Imm(me, SDLoc(N));
Nate Begemand31efd12006-09-22 05:01:56 +0000275}]>;
276def maskimm32 : PatLeaf<(imm), [{
277 // maskImm predicate - True if immediate is a run of ones.
278 unsigned mb, me;
Owen Anderson9f944592009-08-11 20:47:22 +0000279 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +0000280 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000281 else
282 return false;
283}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000284
Bill Schmidtf88571e2013-05-22 20:09:24 +0000285def imm32SExt16 : Operand<i32>, ImmLeaf<i32, [{
286 // imm32SExt16 predicate - True if the i32 immediate fits in a 16-bit
287 // sign extended field. Used by instructions like 'addi'.
288 return (int32_t)Imm == (short)Imm;
289}]>;
290def imm64SExt16 : Operand<i64>, ImmLeaf<i64, [{
291 // imm64SExt16 predicate - True if the i64 immediate fits in a 16-bit
292 // sign extended field. Used by instructions like 'addi'.
293 return (int64_t)Imm == (short)Imm;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000294}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +0000295def immZExt16 : PatLeaf<(imm), [{
296 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
297 // field. Used by instructions like 'ori'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000298 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000299}], LO16>;
300
Chris Lattner7e742e42006-06-20 22:34:10 +0000301// imm16Shifted* - These match immediates where the low 16-bits are zero. There
302// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
303// identical in 32-bit mode, but in 64-bit mode, they return true if the
304// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
305// clear).
306def imm16ShiftedZExt : PatLeaf<(imm), [{
307 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
308 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000309 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner7e742e42006-06-20 22:34:10 +0000310}], HI16>;
311
312def imm16ShiftedSExt : PatLeaf<(imm), [{
313 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
314 // immediate are set. Used by instructions like 'addis'. Identical to
315 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000316 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson9f944592009-08-11 20:47:22 +0000317 if (N->getValueType(0) == MVT::i32)
Chris Lattnerd6e160d2006-06-20 21:39:30 +0000318 return true;
319 // For 64-bit, make sure it is sext right.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000320 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000321}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000322
Hal Finkel940ab932014-02-28 00:27:01 +0000323def imm64ZExt32 : Operand<i64>, ImmLeaf<i64, [{
324 // imm64ZExt32 predicate - True if the i64 immediate fits in a 32-bit
325 // zero extended field.
326 return isUInt<32>(Imm);
327}]>;
328
Hal Finkelb09680b2013-03-18 23:00:58 +0000329// Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000330// restricted memrix (4-aligned) constants are alignment sensitive. If these
Hal Finkelb09680b2013-03-18 23:00:58 +0000331// offsets are hidden behind TOC entries than the values of the lower-order
332// bits cannot be checked directly. As a result, we need to also incorporate
333// an alignment check into the relevant patterns.
334
335def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
336 return cast<LoadSDNode>(N)->getAlignment() >= 4;
337}]>;
338def aligned4store : PatFrag<(ops node:$val, node:$ptr),
339 (store node:$val, node:$ptr), [{
340 return cast<StoreSDNode>(N)->getAlignment() >= 4;
341}]>;
342def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
343 return cast<LoadSDNode>(N)->getAlignment() >= 4;
344}]>;
345def aligned4pre_store : PatFrag<
346 (ops node:$val, node:$base, node:$offset),
347 (pre_store node:$val, node:$base, node:$offset), [{
348 return cast<StoreSDNode>(N)->getAlignment() >= 4;
349}]>;
350
351def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
352 return cast<LoadSDNode>(N)->getAlignment() < 4;
353}]>;
354def unaligned4store : PatFrag<(ops node:$val, node:$ptr),
355 (store node:$val, node:$ptr), [{
356 return cast<StoreSDNode>(N)->getAlignment() < 4;
357}]>;
358def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
359 return cast<LoadSDNode>(N)->getAlignment() < 4;
360}]>;
Chris Lattner2771e2c2006-03-25 06:12:06 +0000361
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000362//===----------------------------------------------------------------------===//
363// PowerPC Flag Definitions.
364
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000365class isPPC64 { bit PPC64 = 1; }
Hal Finkel1b58f332013-04-12 18:17:57 +0000366class isDOT { bit RC = 1; }
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000367
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000368class RegConstraint<string C> {
369 string Constraints = C;
370}
Chris Lattner57711562006-11-15 23:24:18 +0000371class NoEncode<string E> {
372 string DisableEncoding = E;
373}
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000374
375
376//===----------------------------------------------------------------------===//
377// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000378
Ulrich Weigand136ac222013-04-26 16:53:15 +0000379// In the default PowerPC assembler syntax, registers are specified simply
380// by number, so they cannot be distinguished from immediate values (without
381// looking at the opcode). This means that the default operand matching logic
382// for the asm parser does not work, and we need to specify custom matchers.
383// Since those can only be specified with RegisterOperand classes and not
384// directly on the RegisterClass, all instructions patterns used by the asm
385// parser need to use a RegisterOperand (instead of a RegisterClass) for
386// all their register operands.
387// For this purpose, we define one RegisterOperand for each RegisterClass,
388// using the same name as the class, just in lower case.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000389
Ulrich Weigand640192d2013-05-03 19:49:39 +0000390def PPCRegGPRCAsmOperand : AsmOperandClass {
391 let Name = "RegGPRC"; let PredicateMethod = "isRegNumber";
392}
393def gprc : RegisterOperand<GPRC> {
394 let ParserMatchClass = PPCRegGPRCAsmOperand;
395}
396def PPCRegG8RCAsmOperand : AsmOperandClass {
397 let Name = "RegG8RC"; let PredicateMethod = "isRegNumber";
398}
399def g8rc : RegisterOperand<G8RC> {
400 let ParserMatchClass = PPCRegG8RCAsmOperand;
401}
402def PPCRegGPRCNoR0AsmOperand : AsmOperandClass {
403 let Name = "RegGPRCNoR0"; let PredicateMethod = "isRegNumber";
404}
405def gprc_nor0 : RegisterOperand<GPRC_NOR0> {
406 let ParserMatchClass = PPCRegGPRCNoR0AsmOperand;
407}
408def PPCRegG8RCNoX0AsmOperand : AsmOperandClass {
409 let Name = "RegG8RCNoX0"; let PredicateMethod = "isRegNumber";
410}
411def g8rc_nox0 : RegisterOperand<G8RC_NOX0> {
412 let ParserMatchClass = PPCRegG8RCNoX0AsmOperand;
413}
414def PPCRegF8RCAsmOperand : AsmOperandClass {
415 let Name = "RegF8RC"; let PredicateMethod = "isRegNumber";
416}
417def f8rc : RegisterOperand<F8RC> {
418 let ParserMatchClass = PPCRegF8RCAsmOperand;
419}
420def PPCRegF4RCAsmOperand : AsmOperandClass {
421 let Name = "RegF4RC"; let PredicateMethod = "isRegNumber";
422}
423def f4rc : RegisterOperand<F4RC> {
424 let ParserMatchClass = PPCRegF4RCAsmOperand;
425}
426def PPCRegVRRCAsmOperand : AsmOperandClass {
427 let Name = "RegVRRC"; let PredicateMethod = "isRegNumber";
428}
429def vrrc : RegisterOperand<VRRC> {
430 let ParserMatchClass = PPCRegVRRCAsmOperand;
431}
432def PPCRegCRBITRCAsmOperand : AsmOperandClass {
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000433 let Name = "RegCRBITRC"; let PredicateMethod = "isCRBitNumber";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000434}
435def crbitrc : RegisterOperand<CRBITRC> {
436 let ParserMatchClass = PPCRegCRBITRCAsmOperand;
437}
438def PPCRegCRRCAsmOperand : AsmOperandClass {
439 let Name = "RegCRRC"; let PredicateMethod = "isCCRegNumber";
440}
441def crrc : RegisterOperand<CRRC> {
442 let ParserMatchClass = PPCRegCRRCAsmOperand;
443}
Kit Barton535e69d2015-03-25 19:36:23 +0000444def crrc0 : RegisterOperand<CRRC0> {
445 let ParserMatchClass = PPCRegCRRCAsmOperand;
446}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000447
Nemanja Ivanovice8effe12015-03-04 20:44:33 +0000448def PPCU1ImmAsmOperand : AsmOperandClass {
449 let Name = "U1Imm"; let PredicateMethod = "isU1Imm";
450 let RenderMethod = "addImmOperands";
451}
452def u1imm : Operand<i32> {
453 let PrintMethod = "printU1ImmOperand";
454 let ParserMatchClass = PPCU1ImmAsmOperand;
455}
456
Hal Finkel27774d92014-03-13 07:58:58 +0000457def PPCU2ImmAsmOperand : AsmOperandClass {
458 let Name = "U2Imm"; let PredicateMethod = "isU2Imm";
459 let RenderMethod = "addImmOperands";
460}
461def u2imm : Operand<i32> {
462 let PrintMethod = "printU2ImmOperand";
463 let ParserMatchClass = PPCU2ImmAsmOperand;
464}
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +0000465
Kit Barton535e69d2015-03-25 19:36:23 +0000466def PPCU3ImmAsmOperand : AsmOperandClass {
467 let Name = "U3Imm"; let PredicateMethod = "isU3Imm";
468 let RenderMethod = "addImmOperands";
469}
470def u3imm : Operand<i32> {
471 let PrintMethod = "printU3ImmOperand";
472 let ParserMatchClass = PPCU3ImmAsmOperand;
473}
474
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +0000475def PPCU4ImmAsmOperand : AsmOperandClass {
476 let Name = "U4Imm"; let PredicateMethod = "isU4Imm";
477 let RenderMethod = "addImmOperands";
478}
479def u4imm : Operand<i32> {
480 let PrintMethod = "printU4ImmOperand";
481 let ParserMatchClass = PPCU4ImmAsmOperand;
482}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000483def PPCS5ImmAsmOperand : AsmOperandClass {
484 let Name = "S5Imm"; let PredicateMethod = "isS5Imm";
485 let RenderMethod = "addImmOperands";
486}
Chris Lattner2771e2c2006-03-25 06:12:06 +0000487def s5imm : Operand<i32> {
488 let PrintMethod = "printS5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000489 let ParserMatchClass = PPCS5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000490 let DecoderMethod = "decodeSImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000491}
492def PPCU5ImmAsmOperand : AsmOperandClass {
493 let Name = "U5Imm"; let PredicateMethod = "isU5Imm";
494 let RenderMethod = "addImmOperands";
Chris Lattner2771e2c2006-03-25 06:12:06 +0000495}
Chris Lattnerf006d152005-09-14 20:53:05 +0000496def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000497 let PrintMethod = "printU5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000498 let ParserMatchClass = PPCU5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000499 let DecoderMethod = "decodeUImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000500}
501def PPCU6ImmAsmOperand : AsmOperandClass {
502 let Name = "U6Imm"; let PredicateMethod = "isU6Imm";
503 let RenderMethod = "addImmOperands";
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000504}
Chris Lattnerf006d152005-09-14 20:53:05 +0000505def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000506 let PrintMethod = "printU6ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000507 let ParserMatchClass = PPCU6ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000508 let DecoderMethod = "decodeUImmOperand<6>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000509}
Bill Schmidte26236e2015-05-22 16:44:10 +0000510def PPCU10ImmAsmOperand : AsmOperandClass {
511 let Name = "U10Imm"; let PredicateMethod = "isU10Imm";
512 let RenderMethod = "addImmOperands";
513}
514def u10imm : Operand<i32> {
515 let PrintMethod = "printU10ImmOperand";
516 let ParserMatchClass = PPCU10ImmAsmOperand;
517 let DecoderMethod = "decodeUImmOperand<10>";
518}
Hal Finkelc93a9a22015-02-25 01:06:45 +0000519def PPCU12ImmAsmOperand : AsmOperandClass {
520 let Name = "U12Imm"; let PredicateMethod = "isU12Imm";
521 let RenderMethod = "addImmOperands";
522}
523def u12imm : Operand<i32> {
524 let PrintMethod = "printU12ImmOperand";
525 let ParserMatchClass = PPCU12ImmAsmOperand;
526 let DecoderMethod = "decodeUImmOperand<12>";
527}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000528def PPCS16ImmAsmOperand : AsmOperandClass {
529 let Name = "S16Imm"; let PredicateMethod = "isS16Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000530 let RenderMethod = "addS16ImmOperands";
Nate Begeman143cf942004-08-30 02:28:06 +0000531}
Chris Lattnerf006d152005-09-14 20:53:05 +0000532def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000533 let PrintMethod = "printS16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000534 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000535 let ParserMatchClass = PPCS16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000536 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000537}
538def PPCU16ImmAsmOperand : AsmOperandClass {
539 let Name = "U16Imm"; let PredicateMethod = "isU16Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000540 let RenderMethod = "addU16ImmOperands";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000541}
Chris Lattnerf006d152005-09-14 20:53:05 +0000542def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000543 let PrintMethod = "printU16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000544 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000545 let ParserMatchClass = PPCU16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000546 let DecoderMethod = "decodeUImmOperand<16>";
Chris Lattner8a796852004-08-15 05:20:16 +0000547}
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000548def PPCS17ImmAsmOperand : AsmOperandClass {
549 let Name = "S17Imm"; let PredicateMethod = "isS17Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000550 let RenderMethod = "addS16ImmOperands";
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000551}
552def s17imm : Operand<i32> {
553 // This operand type is used for addis/lis to allow the assembler parser
554 // to accept immediates in the range -65536..65535 for compatibility with
555 // the GNU assembler. The operand is treated as 16-bit otherwise.
556 let PrintMethod = "printS16ImmOperand";
557 let EncoderMethod = "getImm16Encoding";
558 let ParserMatchClass = PPCS17ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000559 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000560}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000561def PPCDirectBrAsmOperand : AsmOperandClass {
562 let Name = "DirectBr"; let PredicateMethod = "isDirectBr";
563 let RenderMethod = "addBranchTargetOperands";
564}
Chris Lattner0e3461e2010-11-15 06:09:35 +0000565def directbrtarget : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000566 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000567 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000568 let ParserMatchClass = PPCDirectBrAsmOperand;
569}
570def absdirectbrtarget : Operand<OtherVT> {
571 let PrintMethod = "printAbsBranchOperand";
572 let EncoderMethod = "getAbsDirectBrEncoding";
573 let ParserMatchClass = PPCDirectBrAsmOperand;
574}
575def PPCCondBrAsmOperand : AsmOperandClass {
576 let Name = "CondBr"; let PredicateMethod = "isCondBr";
577 let RenderMethod = "addBranchTargetOperands";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000578}
579def condbrtarget : Operand<OtherVT> {
Chris Lattnercfedba72010-11-16 01:45:05 +0000580 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000581 let EncoderMethod = "getCondBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000582 let ParserMatchClass = PPCCondBrAsmOperand;
583}
584def abscondbrtarget : Operand<OtherVT> {
585 let PrintMethod = "printAbsBranchOperand";
586 let EncoderMethod = "getAbsCondBrEncoding";
587 let ParserMatchClass = PPCCondBrAsmOperand;
Nate Begeman61738782004-09-02 08:13:00 +0000588}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000589def calltarget : Operand<iPTR> {
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000590 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000591 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000592 let ParserMatchClass = PPCDirectBrAsmOperand;
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000593}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000594def abscalltarget : Operand<iPTR> {
595 let PrintMethod = "printAbsBranchOperand";
596 let EncoderMethod = "getAbsDirectBrEncoding";
597 let ParserMatchClass = PPCDirectBrAsmOperand;
Nate Begemana171f6b2005-11-16 00:48:01 +0000598}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000599def PPCCRBitMaskOperand : AsmOperandClass {
600 let Name = "CRBitMask"; let PredicateMethod = "isCRBitMask";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000601}
Nate Begeman8465fe82005-07-20 22:42:00 +0000602def crbitm: Operand<i8> {
603 let PrintMethod = "printcrbitm";
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000604 let EncoderMethod = "get_crbitm_encoding";
Hal Finkel23453472013-12-19 16:13:01 +0000605 let DecoderMethod = "decodeCRBitMOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000606 let ParserMatchClass = PPCCRBitMaskOperand;
Nate Begeman8465fe82005-07-20 22:42:00 +0000607}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000608// Address operands
Hal Finkel638a9fa2013-03-19 18:51:05 +0000609// A version of ptr_rc which excludes R0 (or X0 in 64-bit mode).
Ulrich Weigand640192d2013-05-03 19:49:39 +0000610def PPCRegGxRCNoR0Operand : AsmOperandClass {
611 let Name = "RegGxRCNoR0"; let PredicateMethod = "isRegNumber";
612}
613def ptr_rc_nor0 : Operand<iPTR>, PointerLikeRegClass<1> {
614 let ParserMatchClass = PPCRegGxRCNoR0Operand;
615}
616// A version of ptr_rc usable with the asm parser.
617def PPCRegGxRCOperand : AsmOperandClass {
618 let Name = "RegGxRC"; let PredicateMethod = "isRegNumber";
619}
620def ptr_rc_idx : Operand<iPTR>, PointerLikeRegClass<0> {
621 let ParserMatchClass = PPCRegGxRCOperand;
622}
Hal Finkel638a9fa2013-03-19 18:51:05 +0000623
Ulrich Weigand640192d2013-05-03 19:49:39 +0000624def PPCDispRIOperand : AsmOperandClass {
625 let Name = "DispRI"; let PredicateMethod = "isS16Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000626 let RenderMethod = "addS16ImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000627}
628def dispRI : Operand<iPTR> {
629 let ParserMatchClass = PPCDispRIOperand;
630}
631def PPCDispRIXOperand : AsmOperandClass {
632 let Name = "DispRIX"; let PredicateMethod = "isS16ImmX4";
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000633 let RenderMethod = "addImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000634}
635def dispRIX : Operand<iPTR> {
636 let ParserMatchClass = PPCDispRIXOperand;
637}
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000638def PPCDispSPE8Operand : AsmOperandClass {
639 let Name = "DispSPE8"; let PredicateMethod = "isU8ImmX8";
640 let RenderMethod = "addImmOperands";
641}
642def dispSPE8 : Operand<iPTR> {
643 let ParserMatchClass = PPCDispSPE8Operand;
644}
645def PPCDispSPE4Operand : AsmOperandClass {
646 let Name = "DispSPE4"; let PredicateMethod = "isU7ImmX4";
647 let RenderMethod = "addImmOperands";
648}
649def dispSPE4 : Operand<iPTR> {
650 let ParserMatchClass = PPCDispSPE4Operand;
651}
652def PPCDispSPE2Operand : AsmOperandClass {
653 let Name = "DispSPE2"; let PredicateMethod = "isU6ImmX2";
654 let RenderMethod = "addImmOperands";
655}
656def dispSPE2 : Operand<iPTR> {
657 let ParserMatchClass = PPCDispSPE2Operand;
658}
Ulrich Weigand4a083882013-03-26 10:55:45 +0000659
Chris Lattnera5190ae2006-06-16 21:01:35 +0000660def memri : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000661 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000662 let MIOperandInfo = (ops dispRI:$imm, ptr_rc_nor0:$reg);
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000663 let EncoderMethod = "getMemRIEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000664 let DecoderMethod = "decodeMemRIOperands";
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000665}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000666def memrr : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000667 let PrintMethod = "printMemRegReg";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000668 let MIOperandInfo = (ops ptr_rc_nor0:$ptrreg, ptr_rc_idx:$offreg);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000669}
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000670def memrix : Operand<iPTR> { // memri where the imm is 4-aligned.
671 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000672 let MIOperandInfo = (ops dispRIX:$imm, ptr_rc_nor0:$reg);
Chris Lattner8f4444d2010-11-15 08:02:41 +0000673 let EncoderMethod = "getMemRIXEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000674 let DecoderMethod = "decodeMemRIXOperands";
Chris Lattner4a66d692006-03-22 05:30:33 +0000675}
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000676def spe8dis : Operand<iPTR> { // SPE displacement where the imm is 8-aligned.
677 let PrintMethod = "printMemRegImm";
678 let MIOperandInfo = (ops dispSPE8:$imm, ptr_rc_nor0:$reg);
679 let EncoderMethod = "getSPE8DisEncoding";
680}
681def spe4dis : Operand<iPTR> { // SPE displacement where the imm is 4-aligned.
682 let PrintMethod = "printMemRegImm";
683 let MIOperandInfo = (ops dispSPE4:$imm, ptr_rc_nor0:$reg);
684 let EncoderMethod = "getSPE4DisEncoding";
685}
686def spe2dis : Operand<iPTR> { // SPE displacement where the imm is 2-aligned.
687 let PrintMethod = "printMemRegImm";
688 let MIOperandInfo = (ops dispSPE2:$imm, ptr_rc_nor0:$reg);
689 let EncoderMethod = "getSPE2DisEncoding";
690}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000691
Hal Finkel756810f2013-03-21 21:37:52 +0000692// A single-register address. This is used with the SjLj
693// pseudo-instructions.
694def memr : Operand<iPTR> {
695 let MIOperandInfo = (ops ptr_rc:$ptrreg);
696}
Roman Divacky32143e22013-12-20 18:08:54 +0000697def PPCTLSRegOperand : AsmOperandClass {
698 let Name = "TLSReg"; let PredicateMethod = "isTLSReg";
699 let RenderMethod = "addTLSRegOperands";
700}
701def tlsreg32 : Operand<i32> {
702 let EncoderMethod = "getTLSRegEncoding";
703 let ParserMatchClass = PPCTLSRegOperand;
704}
Hal Finkel7c8ae532014-07-25 17:47:22 +0000705def tlsgd32 : Operand<i32> {}
706def tlscall32 : Operand<i32> {
707 let PrintMethod = "printTLSCall";
708 let MIOperandInfo = (ops calltarget:$func, tlsgd32:$sym);
709 let EncoderMethod = "getTLSCallEncoding";
710}
Hal Finkel756810f2013-03-21 21:37:52 +0000711
Ulrich Weigand63aa8522013-03-26 10:53:27 +0000712// PowerPC Predicate operand.
713def pred : Operand<OtherVT> {
Chris Lattner6be72602006-11-04 05:27:39 +0000714 let PrintMethod = "printPredicateOperand";
Ulrich Weigand136ac222013-04-26 16:53:15 +0000715 let MIOperandInfo = (ops i32imm:$bibo, crrc:$reg);
Chris Lattner6be72602006-11-04 05:27:39 +0000716}
Chris Lattnerc8a68d02006-11-03 23:53:25 +0000717
Chris Lattner268d3582006-01-12 02:05:36 +0000718// Define PowerPC specific addressing mode.
Evan Cheng577ef762006-10-11 21:03:53 +0000719def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
720def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
721def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000722def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmX4", [], []>; // "std"
Chris Lattner8a796852004-08-15 05:20:16 +0000723
Hal Finkel756810f2013-03-21 21:37:52 +0000724// The address in a single register. This is used with the SjLj
725// pseudo-instructions.
726def addr : ComplexPattern<iPTR, 1, "SelectAddr",[], []>;
727
Chris Lattner6f5840c2006-11-16 00:41:37 +0000728/// This is just the offset part of iaddr, used for preinc.
729def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattner13969612006-11-15 02:43:19 +0000730
Evan Cheng3db275d2005-12-14 22:07:12 +0000731//===----------------------------------------------------------------------===//
732// PowerPC Instruction Predicate Definitions.
Eric Christopher1b8e7632014-05-22 01:07:24 +0000733def In32BitMode : Predicate<"!PPCSubTarget->isPPC64()">;
734def In64BitMode : Predicate<"PPCSubTarget->isPPC64()">;
735def IsBookE : Predicate<"PPCSubTarget->isBookE()">;
736def IsNotBookE : Predicate<"!PPCSubTarget->isBookE()">;
Hal Finkelfe3368c2014-10-02 22:34:22 +0000737def HasOnlyMSYNC : Predicate<"PPCSubTarget->hasOnlyMSYNC()">;
738def HasSYNC : Predicate<"!PPCSubTarget->hasOnlyMSYNC()">;
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +0000739def IsPPC4xx : Predicate<"PPCSubTarget->isPPC4xx()">;
Joerg Sonnenberger74052102014-08-04 17:07:41 +0000740def IsPPC6xx : Predicate<"PPCSubTarget->isPPC6xx()">;
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +0000741def IsE500 : Predicate<"PPCSubTarget->isE500()">;
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +0000742def HasSPE : Predicate<"PPCSubTarget->HasSPE()">;
Bill Schmidt082cfc02015-01-14 20:17:10 +0000743def HasICBT : Predicate<"PPCSubTarget->hasICBT()">;
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +0000744def HasPartwordAtomics : Predicate<"PPCSubTarget->hasPartwordAtomics()">;
Hal Finkelc93a9a22015-02-25 01:06:45 +0000745def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">;
746def NaNsFPMath : Predicate<"!TM.Options.NoNaNsFPMath">;
Nemanja Ivanovicc0904792015-04-09 23:54:37 +0000747def HasBPERMD : Predicate<"PPCSubTarget->hasBPERMD()">;
748def HasExtDiv : Predicate<"PPCSubTarget->hasExtDiv()">;
Hal Finkelc93a9a22015-02-25 01:06:45 +0000749
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000750//===----------------------------------------------------------------------===//
Hal Finkel654d43b2013-04-12 02:18:09 +0000751// PowerPC Multiclass Definitions.
752
753multiclass XForm_6r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
754 string asmbase, string asmstr, InstrItinClass itin,
755 list<dag> pattern> {
756 let BaseName = asmbase in {
757 def NAME : XForm_6<opcode, xo, OOL, IOL,
758 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
759 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000760 let Defs = [CR0] in
761 def o : XForm_6<opcode, xo, OOL, IOL,
762 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
763 []>, isDOT, RecFormRel;
764 }
765}
766
767multiclass XForm_6rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
768 string asmbase, string asmstr, InstrItinClass itin,
769 list<dag> pattern> {
770 let BaseName = asmbase in {
771 let Defs = [CARRY] in
772 def NAME : XForm_6<opcode, xo, OOL, IOL,
773 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
774 pattern>, RecFormRel;
775 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000776 def o : XForm_6<opcode, xo, OOL, IOL,
777 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
778 []>, isDOT, RecFormRel;
779 }
780}
781
Hal Finkel1b58f332013-04-12 18:17:57 +0000782multiclass XForm_10rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
783 string asmbase, string asmstr, InstrItinClass itin,
784 list<dag> pattern> {
785 let BaseName = asmbase in {
786 let Defs = [CARRY] in
787 def NAME : XForm_10<opcode, xo, OOL, IOL,
788 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
789 pattern>, RecFormRel;
790 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000791 def o : XForm_10<opcode, xo, OOL, IOL,
792 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
793 []>, isDOT, RecFormRel;
794 }
795}
796
797multiclass XForm_11r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
798 string asmbase, string asmstr, InstrItinClass itin,
799 list<dag> pattern> {
800 let BaseName = asmbase in {
801 def NAME : XForm_11<opcode, xo, OOL, IOL,
802 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
803 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000804 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000805 def o : XForm_11<opcode, xo, OOL, IOL,
806 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
807 []>, isDOT, RecFormRel;
808 }
809}
810
811multiclass XOForm_1r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
812 string asmbase, string asmstr, InstrItinClass itin,
813 list<dag> pattern> {
814 let BaseName = asmbase in {
815 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
816 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
817 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000818 let Defs = [CR0] in
819 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
820 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
821 []>, isDOT, RecFormRel;
822 }
823}
824
Nemanja Ivanovicc0904792015-04-09 23:54:37 +0000825// Multiclass for instructions for which the non record form is not cracked
826// and the record form is cracked (i.e. divw, mullw, etc.)
827multiclass XOForm_1rcr<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
828 string asmbase, string asmstr, InstrItinClass itin,
829 list<dag> pattern> {
830 let BaseName = asmbase in {
831 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
832 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
833 pattern>, RecFormRel;
834 let Defs = [CR0] in
835 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
836 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
837 []>, isDOT, RecFormRel, PPC970_DGroup_First,
838 PPC970_DGroup_Cracked;
839 }
840}
841
Hal Finkel1b58f332013-04-12 18:17:57 +0000842multiclass XOForm_1rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
843 string asmbase, string asmstr, InstrItinClass itin,
844 list<dag> pattern> {
845 let BaseName = asmbase in {
846 let Defs = [CARRY] in
847 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
848 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
849 pattern>, RecFormRel;
850 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000851 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
852 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
853 []>, isDOT, RecFormRel;
854 }
855}
856
857multiclass XOForm_3r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
858 string asmbase, string asmstr, InstrItinClass itin,
859 list<dag> pattern> {
860 let BaseName = asmbase in {
861 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
862 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
863 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000864 let Defs = [CR0] in
865 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
866 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
867 []>, isDOT, RecFormRel;
868 }
869}
870
871multiclass XOForm_3rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
872 string asmbase, string asmstr, InstrItinClass itin,
873 list<dag> pattern> {
874 let BaseName = asmbase in {
875 let Defs = [CARRY] in
876 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
877 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
878 pattern>, RecFormRel;
879 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000880 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
881 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
882 []>, isDOT, RecFormRel;
883 }
884}
885
886multiclass MForm_2r<bits<6> opcode, dag OOL, dag IOL,
887 string asmbase, string asmstr, InstrItinClass itin,
888 list<dag> pattern> {
889 let BaseName = asmbase in {
890 def NAME : MForm_2<opcode, OOL, IOL,
891 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
892 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000893 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000894 def o : MForm_2<opcode, OOL, IOL,
895 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
896 []>, isDOT, RecFormRel;
897 }
898}
899
900multiclass MDForm_1r<bits<6> opcode, bits<3> xo, dag OOL, dag IOL,
901 string asmbase, string asmstr, InstrItinClass itin,
902 list<dag> pattern> {
903 let BaseName = asmbase in {
904 def NAME : MDForm_1<opcode, xo, OOL, IOL,
905 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
906 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000907 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000908 def o : MDForm_1<opcode, xo, OOL, IOL,
909 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
910 []>, isDOT, RecFormRel;
911 }
912}
913
Ulrich Weigandfa451ba2013-04-26 15:39:12 +0000914multiclass MDSForm_1r<bits<6> opcode, bits<4> xo, dag OOL, dag IOL,
915 string asmbase, string asmstr, InstrItinClass itin,
916 list<dag> pattern> {
917 let BaseName = asmbase in {
918 def NAME : MDSForm_1<opcode, xo, OOL, IOL,
919 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
920 pattern>, RecFormRel;
921 let Defs = [CR0] in
922 def o : MDSForm_1<opcode, xo, OOL, IOL,
923 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
924 []>, isDOT, RecFormRel;
925 }
926}
927
Hal Finkel1b58f332013-04-12 18:17:57 +0000928multiclass XSForm_1rc<bits<6> opcode, bits<9> xo, dag OOL, dag IOL,
929 string asmbase, string asmstr, InstrItinClass itin,
930 list<dag> pattern> {
Hal Finkel654d43b2013-04-12 02:18:09 +0000931 let BaseName = asmbase in {
Hal Finkel1b58f332013-04-12 18:17:57 +0000932 let Defs = [CARRY] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000933 def NAME : XSForm_1<opcode, xo, OOL, IOL,
934 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
935 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000936 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000937 def o : XSForm_1<opcode, xo, OOL, IOL,
938 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
939 []>, isDOT, RecFormRel;
940 }
941}
942
943multiclass XForm_26r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
944 string asmbase, string asmstr, InstrItinClass itin,
945 list<dag> pattern> {
946 let BaseName = asmbase in {
947 def NAME : XForm_26<opcode, xo, OOL, IOL,
948 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
949 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000950 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000951 def o : XForm_26<opcode, xo, OOL, IOL,
952 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000953 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000954 }
955}
956
Hal Finkeldbc78e12013-08-19 05:01:02 +0000957multiclass XForm_28r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
958 string asmbase, string asmstr, InstrItinClass itin,
959 list<dag> pattern> {
960 let BaseName = asmbase in {
961 def NAME : XForm_28<opcode, xo, OOL, IOL,
962 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
963 pattern>, RecFormRel;
964 let Defs = [CR1] in
965 def o : XForm_28<opcode, xo, OOL, IOL,
966 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
967 []>, isDOT, RecFormRel;
968 }
969}
970
Hal Finkel654d43b2013-04-12 02:18:09 +0000971multiclass AForm_1r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
972 string asmbase, string asmstr, InstrItinClass itin,
973 list<dag> pattern> {
974 let BaseName = asmbase in {
975 def NAME : AForm_1<opcode, xo, OOL, IOL,
976 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
977 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000978 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000979 def o : AForm_1<opcode, xo, OOL, IOL,
980 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000981 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000982 }
983}
984
985multiclass AForm_2r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
986 string asmbase, string asmstr, InstrItinClass itin,
987 list<dag> pattern> {
988 let BaseName = asmbase in {
989 def NAME : AForm_2<opcode, xo, OOL, IOL,
990 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
991 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000992 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000993 def o : AForm_2<opcode, xo, OOL, IOL,
994 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000995 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000996 }
997}
998
999multiclass AForm_3r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
1000 string asmbase, string asmstr, InstrItinClass itin,
1001 list<dag> pattern> {
1002 let BaseName = asmbase in {
1003 def NAME : AForm_3<opcode, xo, OOL, IOL,
1004 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
1005 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +00001006 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +00001007 def o : AForm_3<opcode, xo, OOL, IOL,
1008 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +00001009 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +00001010 }
1011}
1012
1013//===----------------------------------------------------------------------===//
Chris Lattner0ec8fa02005-09-08 19:50:41 +00001014// PowerPC Instruction Definitions.
1015
Misha Brukmane05203f2004-06-21 16:55:25 +00001016// Pseudo-instructions:
Chris Lattner0ec8fa02005-09-08 19:50:41 +00001017
Chris Lattner51348c52006-03-12 09:13:49 +00001018let hasCtrlDep = 1 in {
Evan Cheng3e18e502007-09-11 19:55:27 +00001019let Defs = [R1], Uses = [R1] in {
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001020def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt",
Chris Lattner27539552008-10-11 22:08:30 +00001021 [(callseq_start timm:$amt)]>;
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001022def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2",
Chris Lattner27539552008-10-11 22:08:30 +00001023 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng3e18e502007-09-11 19:55:27 +00001024}
Chris Lattner02e2c182006-03-13 21:52:10 +00001025
Ulrich Weigand136ac222013-04-26 16:53:15 +00001026def UPDATE_VRSAVE : Pseudo<(outs gprc:$rD), (ins gprc:$rS),
Chris Lattner02e2c182006-03-13 21:52:10 +00001027 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +00001028}
Jim Laskey48850c12006-11-16 22:43:37 +00001029
Evan Cheng3e18e502007-09-11 19:55:27 +00001030let Defs = [R1], Uses = [R1] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001031def DYNALLOC : Pseudo<(outs gprc:$result), (ins gprc:$negsize, memri:$fpsi), "#DYNALLOC",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001032 [(set i32:$result,
1033 (PPCdynalloc i32:$negsize, iaddr:$fpsi))]>;
Yury Gribovd7dbb662015-12-01 11:40:55 +00001034def DYNAREAOFFSET : Pseudo<(outs i32imm:$result), (ins memri:$fpsi), "#DYNAREAOFFSET",
1035 [(set i32:$result, (PPCdynareaoffset iaddr:$fpsi))]>;
Jim Laskey48850c12006-11-16 22:43:37 +00001036
Dan Gohman453d64c2009-10-29 18:10:34 +00001037// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
1038// instruction selection into a branch sequence.
1039let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner51348c52006-03-12 09:13:49 +00001040 PPC970_Single = 1 in {
Hal Finkel3fa362a2013-03-27 05:57:58 +00001041 // Note that SELECT_CC_I4 and SELECT_CC_I8 use the no-r0 register classes
1042 // because either operand might become the first operand in an isel, and
1043 // that operand cannot be r0.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001044 def SELECT_CC_I4 : Pseudo<(outs gprc:$dst), (ins crrc:$cond,
1045 gprc_nor0:$T, gprc_nor0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001046 i32imm:$BROPC), "#SELECT_CC_I4",
Chris Lattner67f8cc52006-09-27 02:55:21 +00001047 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001048 def SELECT_CC_I8 : Pseudo<(outs g8rc:$dst), (ins crrc:$cond,
1049 g8rc_nox0:$T, g8rc_nox0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001050 i32imm:$BROPC), "#SELECT_CC_I8",
Chris Lattner67f8cc52006-09-27 02:55:21 +00001051 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001052 def SELECT_CC_F4 : Pseudo<(outs f4rc:$dst), (ins crrc:$cond, f4rc:$T, f4rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001053 i32imm:$BROPC), "#SELECT_CC_F4",
Chris Lattner67f8cc52006-09-27 02:55:21 +00001054 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001055 def SELECT_CC_F8 : Pseudo<(outs f8rc:$dst), (ins crrc:$cond, f8rc:$T, f8rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001056 i32imm:$BROPC), "#SELECT_CC_F8",
Chris Lattner67f8cc52006-09-27 02:55:21 +00001057 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001058 def SELECT_CC_VRRC: Pseudo<(outs vrrc:$dst), (ins crrc:$cond, vrrc:$T, vrrc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001059 i32imm:$BROPC), "#SELECT_CC_VRRC",
Chris Lattner67f8cc52006-09-27 02:55:21 +00001060 []>;
Hal Finkel940ab932014-02-28 00:27:01 +00001061
1062 // SELECT_* pseudo instructions, like SELECT_CC_* but taking condition
1063 // register bit directly.
1064 def SELECT_I4 : Pseudo<(outs gprc:$dst), (ins crbitrc:$cond,
1065 gprc_nor0:$T, gprc_nor0:$F), "#SELECT_I4",
1066 [(set i32:$dst, (select i1:$cond, i32:$T, i32:$F))]>;
1067 def SELECT_I8 : Pseudo<(outs g8rc:$dst), (ins crbitrc:$cond,
1068 g8rc_nox0:$T, g8rc_nox0:$F), "#SELECT_I8",
1069 [(set i64:$dst, (select i1:$cond, i64:$T, i64:$F))]>;
1070 def SELECT_F4 : Pseudo<(outs f4rc:$dst), (ins crbitrc:$cond,
1071 f4rc:$T, f4rc:$F), "#SELECT_F4",
1072 [(set f32:$dst, (select i1:$cond, f32:$T, f32:$F))]>;
1073 def SELECT_F8 : Pseudo<(outs f8rc:$dst), (ins crbitrc:$cond,
1074 f8rc:$T, f8rc:$F), "#SELECT_F8",
1075 [(set f64:$dst, (select i1:$cond, f64:$T, f64:$F))]>;
1076 def SELECT_VRRC: Pseudo<(outs vrrc:$dst), (ins crbitrc:$cond,
1077 vrrc:$T, vrrc:$F), "#SELECT_VRRC",
1078 [(set v4i32:$dst,
1079 (select i1:$cond, v4i32:$T, v4i32:$F))]>;
Chris Lattner9b577f12005-08-26 21:23:58 +00001080}
1081
Bill Wendling632ea652008-03-03 22:19:16 +00001082// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
1083// scavenge a register for it.
Hal Finkel940ab932014-02-28 00:27:01 +00001084let mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001085def SPILL_CR : Pseudo<(outs), (ins crrc:$cond, memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001086 "#SPILL_CR", []>;
Hal Finkel940ab932014-02-28 00:27:01 +00001087def SPILL_CRBIT : Pseudo<(outs), (ins crbitrc:$cond, memri:$F),
1088 "#SPILL_CRBIT", []>;
1089}
Bill Wendling632ea652008-03-03 22:19:16 +00001090
Hal Finkelbde7f8f2011-12-06 20:55:36 +00001091// RESTORE_CR - Indicate that we're restoring the CR register (previously
1092// spilled), so we'll need to scavenge a register for it.
Hal Finkel940ab932014-02-28 00:27:01 +00001093let mayLoad = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001094def RESTORE_CR : Pseudo<(outs crrc:$cond), (ins memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001095 "#RESTORE_CR", []>;
Hal Finkel940ab932014-02-28 00:27:01 +00001096def RESTORE_CRBIT : Pseudo<(outs crbitrc:$cond), (ins memri:$F),
1097 "#RESTORE_CRBIT", []>;
1098}
Hal Finkelbde7f8f2011-12-06 20:55:36 +00001099
Evan Chengac1591b2007-07-21 00:34:19 +00001100let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Ulrich Weigand63aa8522013-03-26 10:53:27 +00001101 let isReturn = 1, Uses = [LR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001102 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", IIC_BrB,
Hal Finkelf4a22c02015-01-13 17:47:54 +00001103 [(retflag)]>, Requires<[In32BitMode]>;
Hal Finkel500b0042013-04-10 06:42:34 +00001104 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in {
Hal Finkel3e5a3602013-11-27 23:26:09 +00001105 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
1106 []>;
Hal Finkel500b0042013-04-10 06:42:34 +00001107
Hal Finkel940ab932014-02-28 00:27:01 +00001108 let isCodeGenOnly = 1 in {
1109 def BCCCTR : XLForm_2_br<19, 528, 0, (outs), (ins pred:$cond),
1110 "b${cond:cc}ctr${cond:pm} ${cond:reg}", IIC_BrB,
1111 []>;
1112
1113 def BCCTR : XLForm_2_br2<19, 528, 12, 0, (outs), (ins crbitrc:$bi),
1114 "bcctr 12, $bi, 0", IIC_BrB, []>;
1115 def BCCTRn : XLForm_2_br2<19, 528, 4, 0, (outs), (ins crbitrc:$bi),
1116 "bcctr 4, $bi, 0", IIC_BrB, []>;
1117 }
Hal Finkel500b0042013-04-10 06:42:34 +00001118 }
Chris Lattner0ec8fa02005-09-08 19:50:41 +00001119}
1120
Chris Lattner915fd0d2005-02-15 20:26:49 +00001121let Defs = [LR] in
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001122 def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>,
Chris Lattner51348c52006-03-12 09:13:49 +00001123 PPC970_Unit_BRU;
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001124let Defs = [LR] in
1125 def MoveGOTtoLR : Pseudo<(outs), (ins), "#MoveGOTtoLR", []>,
1126 PPC970_Unit_BRU;
Misha Brukmane05203f2004-06-21 16:55:25 +00001127
Evan Chengac1591b2007-07-21 00:34:19 +00001128let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattnercf569172006-10-13 19:10:34 +00001129 let isBarrier = 1 in {
Chris Lattner0e3461e2010-11-15 06:09:35 +00001130 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001131 "b $dst", IIC_BrB,
Chris Lattnerd9d18af2005-12-04 18:42:54 +00001132 [(br bb:$dst)]>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001133 def BA : IForm<18, 1, 0, (outs), (ins absdirectbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001134 "ba $dst", IIC_BrB, []>;
Chris Lattnercf569172006-10-13 19:10:34 +00001135 }
Chris Lattner40565d72004-11-22 23:07:01 +00001136
Chris Lattnerbe9377a2006-11-17 22:37:34 +00001137 // BCC represents an arbitrary conditional branch on a predicate.
1138 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
Will Schmidt314c6c42012-10-05 15:16:11 +00001139 // a two-value operand where a dag node expects two operands. :(
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001140 let isCodeGenOnly = 1 in {
Will Schmidt314c6c42012-10-05 15:16:11 +00001141 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001142 "b${cond:cc}${cond:pm} ${cond:reg}, $dst"
Ulrich Weigand136ac222013-04-26 16:53:15 +00001143 /*[(PPCcondbranch crrc:$crS, imm:$opc, bb:$dst)]*/>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001144 def BCCA : BForm<16, 1, 0, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001145 "b${cond:cc}a${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001146
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001147 let isReturn = 1, Uses = [LR, RM] in
Hal Finkel940ab932014-02-28 00:27:01 +00001148 def BCCLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001149 "b${cond:cc}lr${cond:pm} ${cond:reg}", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001150 }
Hal Finkel5711eca2013-04-09 22:58:37 +00001151
Hal Finkel940ab932014-02-28 00:27:01 +00001152 let isCodeGenOnly = 1 in {
1153 let Pattern = [(brcond i1:$bi, bb:$dst)] in
1154 def BC : BForm_4<16, 12, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst),
1155 "bc 12, $bi, $dst">;
1156
1157 let Pattern = [(brcond (not i1:$bi), bb:$dst)] in
1158 def BCn : BForm_4<16, 4, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst),
1159 "bc 4, $bi, $dst">;
1160
1161 let isReturn = 1, Uses = [LR, RM] in
1162 def BCLR : XLForm_2_br2<19, 16, 12, 0, (outs), (ins crbitrc:$bi),
1163 "bclr 12, $bi, 0", IIC_BrB, []>;
1164 def BCLRn : XLForm_2_br2<19, 16, 4, 0, (outs), (ins crbitrc:$bi),
1165 "bclr 4, $bi, 0", IIC_BrB, []>;
1166 }
1167
Ulrich Weigand86247b62013-06-24 16:52:04 +00001168 let isReturn = 1, Defs = [CTR], Uses = [CTR, LR, RM] in {
1169 def BDZLR : XLForm_2_ext<19, 16, 18, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001170 "bdzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001171 def BDNZLR : XLForm_2_ext<19, 16, 16, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001172 "bdnzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001173 def BDZLRp : XLForm_2_ext<19, 16, 27, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001174 "bdzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001175 def BDNZLRp: XLForm_2_ext<19, 16, 25, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001176 "bdnzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001177 def BDZLRm : XLForm_2_ext<19, 16, 26, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001178 "bdzlr-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001179 def BDNZLRm: XLForm_2_ext<19, 16, 24, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001180 "bdnzlr-", IIC_BrB, []>;
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001181 }
Hal Finkel96c2d4d2012-06-08 15:38:21 +00001182
1183 let Defs = [CTR], Uses = [CTR] in {
Ulrich Weigand01177182012-11-13 19:15:52 +00001184 def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
1185 "bdz $dst">;
1186 def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
1187 "bdnz $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001188 def BDZA : BForm_1<16, 18, 1, 0, (outs), (ins abscondbrtarget:$dst),
1189 "bdza $dst">;
1190 def BDNZA : BForm_1<16, 16, 1, 0, (outs), (ins abscondbrtarget:$dst),
1191 "bdnza $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001192 def BDZp : BForm_1<16, 27, 0, 0, (outs), (ins condbrtarget:$dst),
1193 "bdz+ $dst">;
1194 def BDNZp: BForm_1<16, 25, 0, 0, (outs), (ins condbrtarget:$dst),
1195 "bdnz+ $dst">;
1196 def BDZAp : BForm_1<16, 27, 1, 0, (outs), (ins abscondbrtarget:$dst),
1197 "bdza+ $dst">;
1198 def BDNZAp: BForm_1<16, 25, 1, 0, (outs), (ins abscondbrtarget:$dst),
1199 "bdnza+ $dst">;
1200 def BDZm : BForm_1<16, 26, 0, 0, (outs), (ins condbrtarget:$dst),
1201 "bdz- $dst">;
1202 def BDNZm: BForm_1<16, 24, 0, 0, (outs), (ins condbrtarget:$dst),
1203 "bdnz- $dst">;
1204 def BDZAm : BForm_1<16, 26, 1, 0, (outs), (ins abscondbrtarget:$dst),
1205 "bdza- $dst">;
1206 def BDNZAm: BForm_1<16, 24, 1, 0, (outs), (ins abscondbrtarget:$dst),
1207 "bdnza- $dst">;
Hal Finkel96c2d4d2012-06-08 15:38:21 +00001208 }
Misha Brukman767fa112004-06-28 18:23:35 +00001209}
1210
Hal Finkele5680b32013-04-04 22:55:54 +00001211// The unconditional BCL used by the SjLj setjmp code.
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001212let isCall = 1, hasCtrlDep = 1, isCodeGenOnly = 1, PPC970_Unit = 7 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001213 let Defs = [LR], Uses = [RM] in {
Hal Finkele5680b32013-04-04 22:55:54 +00001214 def BCLalways : BForm_2<16, 20, 31, 0, 1, (outs), (ins condbrtarget:$dst),
1215 "bcl 20, 31, $dst">;
Hal Finkel756810f2013-03-21 21:37:52 +00001216 }
1217}
1218
Roman Divackyef21be22012-03-06 16:41:49 +00001219let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukman0648a902004-06-30 22:00:45 +00001220 // Convenient aliases for call instructions
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001221 let Uses = [RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001222 def BL : IForm<18, 0, 1, (outs), (ins calltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001223 "bl $func", IIC_BrB, []>; // See Pat patterns below.
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001224 def BLA : IForm<18, 1, 1, (outs), (ins abscalltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001225 "bla $func", IIC_BrB, [(PPCcall (i32 imm:$func))]>;
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00001226
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001227 let isCodeGenOnly = 1 in {
Hal Finkel7c8ae532014-07-25 17:47:22 +00001228 def BL_TLS : IForm<18, 0, 1, (outs), (ins tlscall32:$func),
1229 "bl $func", IIC_BrB, []>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001230 def BCCL : BForm<16, 0, 1, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001231 "b${cond:cc}l${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001232 def BCCLA : BForm<16, 1, 1, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001233 "b${cond:cc}la${cond:pm} ${cond:reg}, $dst">;
Hal Finkel940ab932014-02-28 00:27:01 +00001234
1235 def BCL : BForm_4<16, 12, 0, 1, (outs),
1236 (ins crbitrc:$bi, condbrtarget:$dst),
1237 "bcl 12, $bi, $dst">;
1238 def BCLn : BForm_4<16, 4, 0, 1, (outs),
1239 (ins crbitrc:$bi, condbrtarget:$dst),
1240 "bcl 4, $bi, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001241 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001242 }
1243 let Uses = [CTR, RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001244 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001245 "bctrl", IIC_BrB, [(PPCbctrl)]>,
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001246 Requires<[In32BitMode]>;
Ulrich Weigandd0585d82013-04-17 17:19:05 +00001247
Hal Finkel940ab932014-02-28 00:27:01 +00001248 let isCodeGenOnly = 1 in {
1249 def BCCCTRL : XLForm_2_br<19, 528, 1, (outs), (ins pred:$cond),
1250 "b${cond:cc}ctrl${cond:pm} ${cond:reg}", IIC_BrB,
1251 []>;
1252
1253 def BCCTRL : XLForm_2_br2<19, 528, 12, 1, (outs), (ins crbitrc:$bi),
1254 "bcctrl 12, $bi, 0", IIC_BrB, []>;
1255 def BCCTRLn : XLForm_2_br2<19, 528, 4, 1, (outs), (ins crbitrc:$bi),
1256 "bcctrl 4, $bi, 0", IIC_BrB, []>;
1257 }
Dale Johannesene395d782008-10-23 20:41:28 +00001258 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001259 let Uses = [LR, RM] in {
1260 def BLRL : XLForm_2_ext<19, 16, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001261 "blrl", IIC_BrB, []>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001262
Hal Finkel940ab932014-02-28 00:27:01 +00001263 let isCodeGenOnly = 1 in {
1264 def BCCLRL : XLForm_2_br<19, 16, 1, (outs), (ins pred:$cond),
1265 "b${cond:cc}lrl${cond:pm} ${cond:reg}", IIC_BrB,
1266 []>;
1267
1268 def BCLRL : XLForm_2_br2<19, 16, 12, 1, (outs), (ins crbitrc:$bi),
1269 "bclrl 12, $bi, 0", IIC_BrB, []>;
1270 def BCLRLn : XLForm_2_br2<19, 16, 4, 1, (outs), (ins crbitrc:$bi),
1271 "bclrl 4, $bi, 0", IIC_BrB, []>;
1272 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001273 }
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001274 let Defs = [CTR], Uses = [CTR, RM] in {
1275 def BDZL : BForm_1<16, 18, 0, 1, (outs), (ins condbrtarget:$dst),
1276 "bdzl $dst">;
1277 def BDNZL : BForm_1<16, 16, 0, 1, (outs), (ins condbrtarget:$dst),
1278 "bdnzl $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001279 def BDZLA : BForm_1<16, 18, 1, 1, (outs), (ins abscondbrtarget:$dst),
1280 "bdzla $dst">;
1281 def BDNZLA : BForm_1<16, 16, 1, 1, (outs), (ins abscondbrtarget:$dst),
1282 "bdnzla $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001283 def BDZLp : BForm_1<16, 27, 0, 1, (outs), (ins condbrtarget:$dst),
1284 "bdzl+ $dst">;
1285 def BDNZLp: BForm_1<16, 25, 0, 1, (outs), (ins condbrtarget:$dst),
1286 "bdnzl+ $dst">;
1287 def BDZLAp : BForm_1<16, 27, 1, 1, (outs), (ins abscondbrtarget:$dst),
1288 "bdzla+ $dst">;
1289 def BDNZLAp: BForm_1<16, 25, 1, 1, (outs), (ins abscondbrtarget:$dst),
1290 "bdnzla+ $dst">;
1291 def BDZLm : BForm_1<16, 26, 0, 1, (outs), (ins condbrtarget:$dst),
1292 "bdzl- $dst">;
1293 def BDNZLm: BForm_1<16, 24, 0, 1, (outs), (ins condbrtarget:$dst),
1294 "bdnzl- $dst">;
1295 def BDZLAm : BForm_1<16, 26, 1, 1, (outs), (ins abscondbrtarget:$dst),
1296 "bdzla- $dst">;
1297 def BDNZLAm: BForm_1<16, 24, 1, 1, (outs), (ins abscondbrtarget:$dst),
1298 "bdnzla- $dst">;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001299 }
1300 let Defs = [CTR], Uses = [CTR, LR, RM] in {
1301 def BDZLRL : XLForm_2_ext<19, 16, 18, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001302 "bdzlrl", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001303 def BDNZLRL : XLForm_2_ext<19, 16, 16, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001304 "bdnzlrl", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001305 def BDZLRLp : XLForm_2_ext<19, 16, 27, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001306 "bdzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001307 def BDNZLRLp: XLForm_2_ext<19, 16, 25, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001308 "bdnzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001309 def BDZLRLm : XLForm_2_ext<19, 16, 26, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001310 "bdzlrl-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001311 def BDNZLRLm: XLForm_2_ext<19, 16, 24, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001312 "bdnzlrl-", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001313 }
Chris Lattner43df5b32007-02-25 05:34:32 +00001314}
1315
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001316let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001317def TCRETURNdi :Pseudo< (outs),
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001318 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001319 "#TC_RETURNd $dst $offset",
1320 []>;
1321
1322
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001323let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001324def TCRETURNai :Pseudo<(outs), (ins abscalltarget:$func, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001325 "#TC_RETURNa $func $offset",
1326 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
1327
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001328let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001329def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001330 "#TC_RETURNr $dst $offset",
1331 []>;
1332
1333
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001334let isCodeGenOnly = 1 in {
1335
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001336let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001337 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001338def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
1339 []>, Requires<[In32BitMode]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001340
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001341let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001342 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001343def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001344 "b $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001345 []>;
1346
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001347let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001348 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001349def TAILBA : IForm<18, 0, 0, (outs), (ins abscalltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001350 "ba $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001351 []>;
1352
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001353}
1354
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001355let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Hal Finkel40f76d52013-07-17 05:35:44 +00001356 let Defs = [CTR] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001357 def EH_SjLj_SetJmp32 : Pseudo<(outs gprc:$dst), (ins memr:$buf),
Hal Finkel756810f2013-03-21 21:37:52 +00001358 "#EH_SJLJ_SETJMP32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001359 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel756810f2013-03-21 21:37:52 +00001360 Requires<[In32BitMode]>;
1361 let isTerminator = 1 in
1362 def EH_SjLj_LongJmp32 : Pseudo<(outs), (ins memr:$buf),
1363 "#EH_SJLJ_LONGJMP32",
1364 [(PPCeh_sjlj_longjmp addr:$buf)]>,
1365 Requires<[In32BitMode]>;
1366}
1367
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001368let isBranch = 1, isTerminator = 1 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001369 def EH_SjLj_Setup : Pseudo<(outs), (ins directbrtarget:$dst),
1370 "#EH_SjLj_Setup\t$dst", []>;
1371}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001372
Bill Schmidta87a7e22013-05-14 19:35:45 +00001373// System call.
1374let PPC970_Unit = 7 in {
1375 def SC : SCForm<17, 1, (outs), (ins i32imm:$lev),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001376 "sc $lev", IIC_BrB, [(PPCsc (i32 imm:$lev))]>;
Bill Schmidta87a7e22013-05-14 19:35:45 +00001377}
1378
Bill Schmidte26236e2015-05-22 16:44:10 +00001379// Branch history rolling buffer.
1380def CLRBHRB : XForm_0<31, 430, (outs), (ins), "clrbhrb", IIC_BrB,
1381 [(PPCclrbhrb)]>,
1382 PPC970_DGroup_Single;
1383// The $dmy argument used for MFBHRBE is not needed; however, including
1384// it avoids automatic generation of PPCFastISel::fastEmit_i(), which
1385// interferes with necessary special handling (see PPCFastISel.cpp).
1386def MFBHRBE : XFXForm_3p<31, 302, (outs gprc:$rD),
1387 (ins u10imm:$imm, u10imm:$dmy),
1388 "mfbhrbe $rD, $imm", IIC_BrB,
1389 [(set i32:$rD,
1390 (PPCmfbhrbe imm:$imm, imm:$dmy))]>,
1391 PPC970_DGroup_First;
1392
1393def RFEBB : XLForm_S<19, 146, (outs), (ins u1imm:$imm), "rfebb $imm",
1394 IIC_BrB, [(PPCrfebb (i32 imm:$imm))]>,
1395 PPC970_DGroup_Single;
1396
Chris Lattnerc8587d42006-06-06 21:29:23 +00001397// DCB* instructions.
Hal Finkel3e5a3602013-11-27 23:26:09 +00001398def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst), "dcba $dst",
1399 IIC_LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001400 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001401def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst), "dcbf $dst",
1402 IIC_LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001403 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001404def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst), "dcbi $dst",
1405 IIC_LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001406 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001407def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst), "dcbst $dst",
1408 IIC_LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001409 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001410def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst), "dcbz $dst",
1411 IIC_LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001412 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001413def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst), "dcbzl $dst",
1414 IIC_LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001415 PPC970_DGroup_Single;
Chris Lattnere79a4512006-11-14 19:19:53 +00001416
Hal Finkelfefcfff2015-04-23 22:47:57 +00001417let hasSideEffects = 0, mayLoad = 1, mayStore = 1 in {
1418def DCBT : DCB_Form_hint<278, (outs), (ins u5imm:$TH, memrr:$dst),
1419 "dcbt $dst, $TH", IIC_LdStDCBF, []>,
1420 PPC970_DGroup_Single;
1421def DCBTST : DCB_Form_hint<246, (outs), (ins u5imm:$TH, memrr:$dst),
1422 "dcbtst $dst, $TH", IIC_LdStDCBF, []>,
1423 PPC970_DGroup_Single;
1424} // hasSideEffects = 0
1425
Hal Finkel584a70c2014-08-23 23:21:04 +00001426def ICBT : XForm_icbt<31, 22, (outs), (ins u4imm:$CT, memrr:$src),
Bill Schmidt082cfc02015-01-14 20:17:10 +00001427 "icbt $CT, $src", IIC_LdStLoad>, Requires<[HasICBT]>;
Hal Finkel584a70c2014-08-23 23:21:04 +00001428
Hal Finkelfefcfff2015-04-23 22:47:57 +00001429def : Pat<(int_ppc_dcbt xoaddr:$dst),
1430 (DCBT 0, xoaddr:$dst)>;
1431def : Pat<(int_ppc_dcbtst xoaddr:$dst),
1432 (DCBTST 0, xoaddr:$dst)>;
1433
Hal Finkel322e41a2012-04-01 20:08:17 +00001434def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
Hal Finkelfefcfff2015-04-23 22:47:57 +00001435 (DCBT 0, xoaddr:$dst)>; // data prefetch for loads
Hal Finkel584a70c2014-08-23 23:21:04 +00001436def : Pat<(prefetch xoaddr:$dst, (i32 1), imm, (i32 1)),
Hal Finkelfefcfff2015-04-23 22:47:57 +00001437 (DCBTST 0, xoaddr:$dst)>; // data prefetch for stores
Hal Finkel584a70c2014-08-23 23:21:04 +00001438def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 0)),
Bill Schmidt082cfc02015-01-14 20:17:10 +00001439 (ICBT 0, xoaddr:$dst)>, Requires<[HasICBT]>; // inst prefetch (for read)
Hal Finkel322e41a2012-04-01 20:08:17 +00001440
Evan Cheng32e376f2008-07-12 02:23:19 +00001441// Atomic operations
Dan Gohman453d64c2009-10-29 18:10:34 +00001442let usesCustomInserter = 1 in {
Jakob Stoklund Olesen86e1a652011-04-04 17:07:09 +00001443 let Defs = [CR0] in {
Dale Johannesena32affb2008-08-28 17:53:09 +00001444 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001445 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001446 [(set i32:$dst, (atomic_load_add_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001447 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001448 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001449 [(set i32:$dst, (atomic_load_sub_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001450 def ATOMIC_LOAD_AND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001451 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001452 [(set i32:$dst, (atomic_load_and_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001453 def ATOMIC_LOAD_OR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001454 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001455 [(set i32:$dst, (atomic_load_or_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001456 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001457 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "ATOMIC_LOAD_XOR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001458 [(set i32:$dst, (atomic_load_xor_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001459 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001460 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001461 [(set i32:$dst, (atomic_load_nand_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001462 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001463 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001464 [(set i32:$dst, (atomic_load_add_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001465 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001466 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001467 [(set i32:$dst, (atomic_load_sub_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001468 def ATOMIC_LOAD_AND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001469 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001470 [(set i32:$dst, (atomic_load_and_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001471 def ATOMIC_LOAD_OR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001472 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001473 [(set i32:$dst, (atomic_load_or_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001474 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001475 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001476 [(set i32:$dst, (atomic_load_xor_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001477 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001478 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001479 [(set i32:$dst, (atomic_load_nand_16 xoaddr:$ptr, i32:$incr))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001480 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001481 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001482 [(set i32:$dst, (atomic_load_add_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001483 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001484 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001485 [(set i32:$dst, (atomic_load_sub_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001486 def ATOMIC_LOAD_AND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001487 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001488 [(set i32:$dst, (atomic_load_and_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001489 def ATOMIC_LOAD_OR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001490 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001491 [(set i32:$dst, (atomic_load_or_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001492 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001493 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001494 [(set i32:$dst, (atomic_load_xor_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001495 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001496 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001497 [(set i32:$dst, (atomic_load_nand_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001498
Dale Johannesena32affb2008-08-28 17:53:09 +00001499 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001500 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001501 [(set i32:$dst, (atomic_cmp_swap_8 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001502 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001503 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001504 [(set i32:$dst, (atomic_cmp_swap_16 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001505 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001506 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001507 [(set i32:$dst, (atomic_cmp_swap_32 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001508
Dale Johannesena32affb2008-08-28 17:53:09 +00001509 def ATOMIC_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001510 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_i8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001511 [(set i32:$dst, (atomic_swap_8 xoaddr:$ptr, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001512 def ATOMIC_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001513 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001514 [(set i32:$dst, (atomic_swap_16 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen765065c2008-08-25 21:09:52 +00001515 def ATOMIC_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001516 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001517 [(set i32:$dst, (atomic_swap_32 xoaddr:$ptr, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001518 }
Evan Cheng51096af2008-04-19 01:30:48 +00001519}
1520
Evan Cheng32e376f2008-07-12 02:23:19 +00001521// Instructions to support atomic operations
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00001522let mayLoad = 1, hasSideEffects = 0 in {
1523def LBARX : XForm_1<31, 52, (outs gprc:$rD), (ins memrr:$src),
1524 "lbarx $rD, $src", IIC_LdStLWARX, []>,
1525 Requires<[HasPartwordAtomics]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001526
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00001527def LHARX : XForm_1<31, 116, (outs gprc:$rD), (ins memrr:$src),
1528 "lharx $rD, $src", IIC_LdStLWARX, []>,
1529 Requires<[HasPartwordAtomics]>;
1530
1531def LWARX : XForm_1<31, 20, (outs gprc:$rD), (ins memrr:$src),
1532 "lwarx $rD, $src", IIC_LdStLWARX, []>;
1533
1534// Instructions to support lock versions of atomics
1535// (EH=1 - see Power ISA 2.07 Book II 4.4.2)
1536def LBARXL : XForm_1<31, 52, (outs gprc:$rD), (ins memrr:$src),
1537 "lbarx $rD, $src, 1", IIC_LdStLWARX, []>, isDOT,
1538 Requires<[HasPartwordAtomics]>;
1539
1540def LHARXL : XForm_1<31, 116, (outs gprc:$rD), (ins memrr:$src),
1541 "lharx $rD, $src, 1", IIC_LdStLWARX, []>, isDOT,
1542 Requires<[HasPartwordAtomics]>;
1543
1544def LWARXL : XForm_1<31, 20, (outs gprc:$rD), (ins memrr:$src),
1545 "lwarx $rD, $src, 1", IIC_LdStLWARX, []>, isDOT;
1546}
1547
1548let Defs = [CR0], mayStore = 1, hasSideEffects = 0 in {
1549def STBCX : XForm_1<31, 694, (outs), (ins gprc:$rS, memrr:$dst),
1550 "stbcx. $rS, $dst", IIC_LdStSTWCX, []>,
1551 isDOT, Requires<[HasPartwordAtomics]>;
1552
1553def STHCX : XForm_1<31, 726, (outs), (ins gprc:$rS, memrr:$dst),
1554 "sthcx. $rS, $dst", IIC_LdStSTWCX, []>,
1555 isDOT, Requires<[HasPartwordAtomics]>;
1556
Ulrich Weigand136ac222013-04-26 16:53:15 +00001557def STWCX : XForm_1<31, 150, (outs), (ins gprc:$rS, memrr:$dst),
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00001558 "stwcx. $rS, $dst", IIC_LdStSTWCX, []>, isDOT;
1559}
Evan Cheng32e376f2008-07-12 02:23:19 +00001560
Dan Gohman30e3db22010-05-14 16:46:02 +00001561let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001562def TRAP : XForm_24<31, 4, (outs), (ins), "trap", IIC_LdStLoad, [(trap)]>;
Nate Begemanf69d13b2008-08-11 17:36:31 +00001563
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001564def TWI : DForm_base<3, (outs), (ins u5imm:$to, gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001565 "twi $to, $rA, $imm", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001566def TW : XForm_1<31, 4, (outs), (ins u5imm:$to, gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001567 "tw $to, $rA, $rB", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001568def TDI : DForm_base<2, (outs), (ins u5imm:$to, g8rc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001569 "tdi $to, $rA, $imm", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001570def TD : XForm_1<31, 68, (outs), (ins u5imm:$to, g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001571 "td $to, $rA, $rB", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001572
Chris Lattnere79a4512006-11-14 19:19:53 +00001573//===----------------------------------------------------------------------===//
1574// PPC32 Load Instructions.
Nate Begeman143cf942004-08-30 02:28:06 +00001575//
Chris Lattnere79a4512006-11-14 19:19:53 +00001576
Chris Lattner13969612006-11-15 02:43:19 +00001577// Unindexed (r+i) Loads.
Hal Finkel6a778fb2015-03-11 23:28:38 +00001578let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001579def LBZ : DForm_1<34, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001580 "lbz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001581 [(set i32:$rD, (zextloadi8 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001582def LHA : DForm_1<42, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001583 "lha $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001584 [(set i32:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +00001585 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001586def LHZ : DForm_1<40, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001587 "lhz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001588 [(set i32:$rD, (zextloadi16 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001589def LWZ : DForm_1<32, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001590 "lwz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001591 [(set i32:$rD, (load iaddr:$src))]>;
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001592
Ulrich Weigand136ac222013-04-26 16:53:15 +00001593def LFS : DForm_1<48, (outs f4rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001594 "lfs $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001595 [(set f32:$rD, (load iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001596def LFD : DForm_1<50, (outs f8rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001597 "lfd $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001598 [(set f64:$rD, (load iaddr:$src))]>;
Chris Lattnerce645542006-11-10 02:08:47 +00001599
Chris Lattnerce645542006-11-10 02:08:47 +00001600
Chris Lattner13969612006-11-15 02:43:19 +00001601// Unindexed (r+i) Loads with Update (preinc).
Craig Topperc50d64b2014-11-26 00:46:26 +00001602let mayLoad = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001603def LBZU : DForm_1<35, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001604 "lbzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001605 []>, RegConstraint<"$addr.reg = $ea_result">,
1606 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001607
Ulrich Weigand136ac222013-04-26 16:53:15 +00001608def LHAU : DForm_1<43, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001609 "lhau $rD, $addr", IIC_LdStLHAU,
Chris Lattner57711562006-11-15 23:24:18 +00001610 []>, RegConstraint<"$addr.reg = $ea_result">,
1611 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001612
Ulrich Weigand136ac222013-04-26 16:53:15 +00001613def LHZU : DForm_1<41, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001614 "lhzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001615 []>, RegConstraint<"$addr.reg = $ea_result">,
1616 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001617
Ulrich Weigand136ac222013-04-26 16:53:15 +00001618def LWZU : DForm_1<33, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001619 "lwzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001620 []>, RegConstraint<"$addr.reg = $ea_result">,
1621 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001622
Ulrich Weigand136ac222013-04-26 16:53:15 +00001623def LFSU : DForm_1<49, (outs f4rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001624 "lfsu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001625 []>, RegConstraint<"$addr.reg = $ea_result">,
1626 NoEncode<"$ea_result">;
1627
Ulrich Weigand136ac222013-04-26 16:53:15 +00001628def LFDU : DForm_1<51, (outs f8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001629 "lfdu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001630 []>, RegConstraint<"$addr.reg = $ea_result">,
1631 NoEncode<"$ea_result">;
Hal Finkelca542be2012-06-20 15:43:03 +00001632
1633
1634// Indexed (r+r) Loads with Update (preinc).
Ulrich Weigand136ac222013-04-26 16:53:15 +00001635def LBZUX : XForm_1<31, 119, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001636 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001637 "lbzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001638 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001639 NoEncode<"$ea_result">;
1640
Ulrich Weigand136ac222013-04-26 16:53:15 +00001641def LHAUX : XForm_1<31, 375, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001642 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001643 "lhaux $rD, $addr", IIC_LdStLHAUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001644 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001645 NoEncode<"$ea_result">;
1646
Ulrich Weigand136ac222013-04-26 16:53:15 +00001647def LHZUX : XForm_1<31, 311, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001648 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001649 "lhzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001650 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001651 NoEncode<"$ea_result">;
1652
Ulrich Weigand136ac222013-04-26 16:53:15 +00001653def LWZUX : XForm_1<31, 55, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001654 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001655 "lwzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001656 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001657 NoEncode<"$ea_result">;
1658
Ulrich Weigand136ac222013-04-26 16:53:15 +00001659def LFSUX : XForm_1<31, 567, (outs f4rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001660 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001661 "lfsux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001662 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001663 NoEncode<"$ea_result">;
1664
Ulrich Weigand136ac222013-04-26 16:53:15 +00001665def LFDUX : XForm_1<31, 631, (outs f8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001666 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001667 "lfdux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001668 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001669 NoEncode<"$ea_result">;
Nate Begeman6e6514c2004-10-07 22:30:03 +00001670}
Dan Gohmanae3ba452008-12-03 02:30:17 +00001671}
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001672
Chris Lattner13969612006-11-15 02:43:19 +00001673// Indexed (r+r) Loads.
Chris Lattnere79a4512006-11-14 19:19:53 +00001674//
Hal Finkel6a778fb2015-03-11 23:28:38 +00001675let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001676def LBZX : XForm_1<31, 87, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001677 "lbzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001678 [(set i32:$rD, (zextloadi8 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001679def LHAX : XForm_1<31, 343, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001680 "lhax $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001681 [(set i32:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001682 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001683def LHZX : XForm_1<31, 279, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001684 "lhzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001685 [(set i32:$rD, (zextloadi16 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001686def LWZX : XForm_1<31, 23, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001687 "lwzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001688 [(set i32:$rD, (load xaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001689
1690
Ulrich Weigand136ac222013-04-26 16:53:15 +00001691def LHBRX : XForm_1<31, 790, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001692 "lhbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001693 [(set i32:$rD, (PPClbrx xoaddr:$src, i16))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001694def LWBRX : XForm_1<31, 534, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001695 "lwbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001696 [(set i32:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001697
Ulrich Weigand136ac222013-04-26 16:53:15 +00001698def LFSX : XForm_25<31, 535, (outs f4rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001699 "lfsx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001700 [(set f32:$frD, (load xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001701def LFDX : XForm_25<31, 599, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001702 "lfdx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001703 [(set f64:$frD, (load xaddr:$src))]>;
Hal Finkelbeb296b2013-03-31 10:12:51 +00001704
Ulrich Weigand136ac222013-04-26 16:53:15 +00001705def LFIWAX : XForm_25<31, 855, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001706 "lfiwax $frD, $src", IIC_LdStLFD,
Hal Finkelbeb296b2013-03-31 10:12:51 +00001707 [(set f64:$frD, (PPClfiwax xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001708def LFIWZX : XForm_25<31, 887, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001709 "lfiwzx $frD, $src", IIC_LdStLFD,
Hal Finkelf6d45f22013-04-01 17:52:07 +00001710 [(set f64:$frD, (PPClfiwzx xoaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001711}
1712
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001713// Load Multiple
1714def LMW : DForm_1<46, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001715 "lmw $rD, $src", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001716
Chris Lattnere79a4512006-11-14 19:19:53 +00001717//===----------------------------------------------------------------------===//
1718// PPC32 Store Instructions.
1719//
1720
Chris Lattner13969612006-11-15 02:43:19 +00001721// Unindexed (r+i) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001722let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001723def STB : DForm_1<38, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001724 "stb $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001725 [(truncstorei8 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001726def STH : DForm_1<44, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001727 "sth $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001728 [(truncstorei16 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001729def STW : DForm_1<36, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001730 "stw $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001731 [(store i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001732def STFS : DForm_1<52, (outs), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001733 "stfs $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001734 [(store f32:$rS, iaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001735def STFD : DForm_1<54, (outs), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001736 "stfd $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001737 [(store f64:$rS, iaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001738}
1739
Chris Lattner13969612006-11-15 02:43:19 +00001740// Unindexed (r+i) Stores with Update (preinc).
Ulrich Weigandd8501672013-03-19 19:52:04 +00001741let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001742def STBU : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001743 "stbu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001744 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001745def STHU : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001746 "sthu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001747 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001748def STWU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001749 "stwu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001750 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001751def STFSU : DForm_1<53, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001752 "stfsu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001753 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001754def STFDU : DForm_1<55, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001755 "stfdu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001756 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattner13969612006-11-15 02:43:19 +00001757}
1758
Ulrich Weigandd8501672013-03-19 19:52:04 +00001759// Patterns to match the pre-inc stores. We can't put the patterns on
1760// the instruction definitions directly as ISel wants the address base
1761// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001762def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1763 (STBU $rS, iaddroff:$ptroff, $ptrreg)>;
1764def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1765 (STHU $rS, iaddroff:$ptroff, $ptrreg)>;
1766def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1767 (STWU $rS, iaddroff:$ptroff, $ptrreg)>;
1768def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1769 (STFSU $rS, iaddroff:$ptroff, $ptrreg)>;
1770def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1771 (STFDU $rS, iaddroff:$ptroff, $ptrreg)>;
Chris Lattner13969612006-11-15 02:43:19 +00001772
Chris Lattnere79a4512006-11-14 19:19:53 +00001773// Indexed (r+r) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001774let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001775def STBX : XForm_8<31, 215, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001776 "stbx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001777 [(truncstorei8 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001778 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001779def STHX : XForm_8<31, 407, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001780 "sthx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001781 [(truncstorei16 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001782 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001783def STWX : XForm_8<31, 151, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001784 "stwx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001785 [(store i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001786 PPC970_DGroup_Cracked;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001787
Ulrich Weigand136ac222013-04-26 16:53:15 +00001788def STHBRX: XForm_8<31, 918, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001789 "sthbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001790 [(PPCstbrx i32:$rS, xoaddr:$dst, i16)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001791 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001792def STWBRX: XForm_8<31, 662, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001793 "stwbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001794 [(PPCstbrx i32:$rS, xoaddr:$dst, i32)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001795 PPC970_DGroup_Cracked;
1796
Ulrich Weigand136ac222013-04-26 16:53:15 +00001797def STFIWX: XForm_28<31, 983, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001798 "stfiwx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001799 [(PPCstfiwx f64:$frS, xoaddr:$dst)]>;
Chris Lattnera348f552008-01-06 06:44:58 +00001800
Ulrich Weigand136ac222013-04-26 16:53:15 +00001801def STFSX : XForm_28<31, 663, (outs), (ins f4rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001802 "stfsx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001803 [(store f32:$frS, xaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001804def STFDX : XForm_28<31, 727, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001805 "stfdx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001806 [(store f64:$frS, xaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001807}
1808
Ulrich Weigandd8501672013-03-19 19:52:04 +00001809// Indexed (r+r) Stores with Update (preinc).
1810let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001811def STBUX : XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001812 "stbux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001813 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001814 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001815def STHUX : XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001816 "sthux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001817 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001818 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001819def STWUX : XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001820 "stwux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001821 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001822 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001823def STFSUX: XForm_8<31, 695, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001824 "stfsux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001825 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001826 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001827def STFDUX: XForm_8<31, 759, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001828 "stfdux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001829 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001830 PPC970_DGroup_Cracked;
1831}
1832
1833// Patterns to match the pre-inc stores. We can't put the patterns on
1834// the instruction definitions directly as ISel wants the address base
1835// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001836def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1837 (STBUX $rS, $ptrreg, $ptroff)>;
1838def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1839 (STHUX $rS, $ptrreg, $ptroff)>;
1840def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1841 (STWUX $rS, $ptrreg, $ptroff)>;
1842def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1843 (STFSUX $rS, $ptrreg, $ptroff)>;
1844def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1845 (STFDUX $rS, $ptrreg, $ptroff)>;
Ulrich Weigandd8501672013-03-19 19:52:04 +00001846
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001847// Store Multiple
1848def STMW : DForm_1<47, (outs), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001849 "stmw $rS, $dst", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001850
Ulrich Weigand797f1a32013-07-01 16:37:52 +00001851def SYNC : XForm_24_sync<31, 598, (outs), (ins i32imm:$L),
Hal Finkelfe3368c2014-10-02 22:34:22 +00001852 "sync $L", IIC_LdStSync, []>;
Rafael Espindola28a85a82014-01-22 20:20:52 +00001853
1854let isCodeGenOnly = 1 in {
1855 def MSYNC : XForm_24_sync<31, 598, (outs), (ins),
Hal Finkelfe3368c2014-10-02 22:34:22 +00001856 "msync", IIC_LdStSync, []> {
Rafael Espindola28a85a82014-01-22 20:20:52 +00001857 let L = 0;
1858 }
1859}
1860
Hal Finkelfe3368c2014-10-02 22:34:22 +00001861def : Pat<(int_ppc_sync), (SYNC 0)>, Requires<[HasSYNC]>;
1862def : Pat<(int_ppc_lwsync), (SYNC 1)>, Requires<[HasSYNC]>;
1863def : Pat<(int_ppc_sync), (MSYNC)>, Requires<[HasOnlyMSYNC]>;
1864def : Pat<(int_ppc_lwsync), (MSYNC)>, Requires<[HasOnlyMSYNC]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001865
1866//===----------------------------------------------------------------------===//
1867// PPC32 Arithmetic Instructions.
1868//
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001869
Chris Lattner51348c52006-03-12 09:13:49 +00001870let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigand99485462013-05-23 22:48:06 +00001871def ADDI : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001872 "addi $rD, $rA, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001873 [(set i32:$rD, (add i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001874let BaseName = "addic" in {
1875let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001876def ADDIC : DForm_2<12, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001877 "addic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001878 [(set i32:$rD, (addc i32:$rA, imm32SExt16:$imm))]>,
Hal Finkel654d43b2013-04-12 02:18:09 +00001879 RecFormRel, PPC970_DGroup_Cracked;
Hal Finkel1b58f332013-04-12 18:17:57 +00001880let Defs = [CARRY, CR0] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001881def ADDICo : DForm_2<13, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001882 "addic. $rD, $rA, $imm", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001883 []>, isDOT, RecFormRel;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001884}
Ulrich Weigand5a02a022013-06-26 13:49:53 +00001885def ADDIS : DForm_2<15, (outs gprc:$rD), (ins gprc_nor0:$rA, s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001886 "addis $rD, $rA, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001887 [(set i32:$rD, (add i32:$rA, imm16ShiftedSExt:$imm))]>;
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001888let isCodeGenOnly = 1 in
Ulrich Weigand99485462013-05-23 22:48:06 +00001889def LA : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$sym),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001890 "la $rD, $sym($rA)", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001891 [(set i32:$rD, (add i32:$rA,
Chris Lattner4b11fa22005-11-17 17:52:01 +00001892 (PPClo tglobaladdr:$sym, 0)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001893def MULLI : DForm_2< 7, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001894 "mulli $rD, $rA, $imm", IIC_IntMulLI,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001895 [(set i32:$rD, (mul i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001896let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001897def SUBFIC : DForm_2< 8, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001898 "subfic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001899 [(set i32:$rD, (subc imm32SExt16:$imm, i32:$rA))]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001900
Hal Finkel686f2ee2012-08-28 02:10:33 +00001901let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Ulrich Weigand99485462013-05-23 22:48:06 +00001902 def LI : DForm_2_r0<14, (outs gprc:$rD), (ins s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001903 "li $rD, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001904 [(set i32:$rD, imm32SExt16:$imm)]>;
Ulrich Weigand5a02a022013-06-26 13:49:53 +00001905 def LIS : DForm_2_r0<15, (outs gprc:$rD), (ins s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001906 "lis $rD, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001907 [(set i32:$rD, imm16ShiftedSExt:$imm)]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001908}
Chris Lattner51348c52006-03-12 09:13:49 +00001909}
Chris Lattnere79a4512006-11-14 19:19:53 +00001910
Chris Lattner51348c52006-03-12 09:13:49 +00001911let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel1b58f332013-04-12 18:17:57 +00001912let Defs = [CR0] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001913def ANDIo : DForm_4<28, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001914 "andi. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001915 [(set i32:$dst, (and i32:$src1, immZExt16:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001916 isDOT;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001917def ANDISo : DForm_4<29, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001918 "andis. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001919 [(set i32:$dst, (and i32:$src1, imm16ShiftedZExt:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001920 isDOT;
Hal Finkel1b58f332013-04-12 18:17:57 +00001921}
Ulrich Weigand136ac222013-04-26 16:53:15 +00001922def ORI : DForm_4<24, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001923 "ori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001924 [(set i32:$dst, (or i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001925def ORIS : DForm_4<25, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001926 "oris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001927 [(set i32:$dst, (or i32:$src1, imm16ShiftedZExt:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001928def XORI : DForm_4<26, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001929 "xori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001930 [(set i32:$dst, (xor i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001931def XORIS : DForm_4<27, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001932 "xoris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001933 [(set i32:$dst, (xor i32:$src1, imm16ShiftedZExt:$src2))]>;
Hal Finkelceb1f122013-12-12 00:19:11 +00001934
Hal Finkel3e5a3602013-11-27 23:26:09 +00001935def NOP : DForm_4_zero<24, (outs), (ins), "nop", IIC_IntSimple,
Nate Begemanade6f9a2005-12-09 23:54:18 +00001936 []>;
Hal Finkelceb1f122013-12-12 00:19:11 +00001937let isCodeGenOnly = 1 in {
1938// The POWER6 and POWER7 have special group-terminating nops.
1939def NOP_GT_PWR6 : DForm_4_fixedreg_zero<24, 1, (outs), (ins),
1940 "ori 1, 1, 0", IIC_IntSimple, []>;
1941def NOP_GT_PWR7 : DForm_4_fixedreg_zero<24, 2, (outs), (ins),
1942 "ori 2, 2, 0", IIC_IntSimple, []>;
1943}
1944
Craig Topperc50d64b2014-11-26 00:46:26 +00001945let isCompare = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001946 def CMPWI : DForm_5_ext<11, (outs crrc:$crD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001947 "cmpwi $crD, $rA, $imm", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001948 def CMPLWI : DForm_6_ext<10, (outs crrc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001949 "cmplwi $dst, $src1, $src2", IIC_IntCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001950}
Chris Lattner51348c52006-03-12 09:13:49 +00001951}
Nate Begeman4bfceb12004-09-04 05:00:00 +00001952
Craig Topperc50d64b2014-11-26 00:46:26 +00001953let PPC970_Unit = 1, hasSideEffects = 0 in { // FXU Operations.
Hal Finkele01d3212014-03-24 15:07:28 +00001954let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001955defm NAND : XForm_6r<31, 476, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001956 "nand", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001957 [(set i32:$rA, (not (and i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001958defm AND : XForm_6r<31, 28, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001959 "and", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001960 [(set i32:$rA, (and i32:$rS, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001961} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001962defm ANDC : XForm_6r<31, 60, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001963 "andc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001964 [(set i32:$rA, (and i32:$rS, (not i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001965let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001966defm OR : XForm_6r<31, 444, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001967 "or", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001968 [(set i32:$rA, (or i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001969defm NOR : XForm_6r<31, 124, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001970 "nor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001971 [(set i32:$rA, (not (or i32:$rS, i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001972} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001973defm ORC : XForm_6r<31, 412, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001974 "orc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001975 [(set i32:$rA, (or i32:$rS, (not i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001976let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001977defm EQV : XForm_6r<31, 284, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001978 "eqv", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001979 [(set i32:$rA, (not (xor i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001980defm XOR : XForm_6r<31, 316, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001981 "xor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001982 [(set i32:$rA, (xor i32:$rS, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001983} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001984defm SLW : XForm_6r<31, 24, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001985 "slw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001986 [(set i32:$rA, (PPCshl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001987defm SRW : XForm_6r<31, 536, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001988 "srw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001989 [(set i32:$rA, (PPCsrl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001990defm SRAW : XForm_6rc<31, 792, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001991 "sraw", "$rA, $rS, $rB", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00001992 [(set i32:$rA, (PPCsra i32:$rS, i32:$rB))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001993}
Chris Lattnere79a4512006-11-14 19:19:53 +00001994
Chris Lattner51348c52006-03-12 09:13:49 +00001995let PPC970_Unit = 1 in { // FXU Operations.
Craig Topperc50d64b2014-11-26 00:46:26 +00001996let hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001997defm SRAWI : XForm_10rc<31, 824, (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001998 "srawi", "$rA, $rS, $SH", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00001999 [(set i32:$rA, (sra i32:$rS, (i32 imm:$SH)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002000defm CNTLZW : XForm_11r<31, 26, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002001 "cntlzw", "$rA, $rS", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002002 [(set i32:$rA, (ctlz i32:$rS))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002003defm EXTSB : XForm_11r<31, 954, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002004 "extsb", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002005 [(set i32:$rA, (sext_inreg i32:$rS, i8))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002006defm EXTSH : XForm_11r<31, 922, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002007 "extsh", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002008 [(set i32:$rA, (sext_inreg i32:$rS, i16))]>;
Hal Finkel4edc66b2015-01-03 01:16:37 +00002009
2010let isCommutable = 1 in
2011def CMPB : XForm_6<31, 508, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
2012 "cmpb $rA, $rS, $rB", IIC_IntGeneral,
2013 [(set i32:$rA, (PPCcmpb i32:$rS, i32:$rB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002014}
Craig Topperc50d64b2014-11-26 00:46:26 +00002015let isCompare = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002016 def CMPW : XForm_16_ext<31, 0, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002017 "cmpw $crD, $rA, $rB", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002018 def CMPLW : XForm_16_ext<31, 32, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002019 "cmplw $crD, $rA, $rB", IIC_IntCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00002020}
Chris Lattner51348c52006-03-12 09:13:49 +00002021}
2022let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +00002023//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002024// "fcmpo $crD, $fA, $fB", IIC_FPCompare>;
Craig Topperc50d64b2014-11-26 00:46:26 +00002025let isCompare = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002026 def FCMPUS : XForm_17<63, 0, (outs crrc:$crD), (ins f4rc:$fA, f4rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002027 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002028 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002029 def FCMPUD : XForm_17<63, 0, (outs crrc:$crD), (ins f8rc:$fA, f8rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002030 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00002031}
Chris Lattnere79a4512006-11-14 19:19:53 +00002032
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002033let Uses = [RM] in {
Craig Topperc50d64b2014-11-26 00:46:26 +00002034 let hasSideEffects = 0 in {
David Majnemer6ad26d32013-09-26 04:11:24 +00002035 defm FCTIW : XForm_26r<63, 14, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002036 "fctiw", "$frD, $frB", IIC_FPGeneral,
David Majnemer08249a32013-09-26 05:22:11 +00002037 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002038 defm FCTIWZ : XForm_26r<63, 15, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002039 "fctiwz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002040 [(set f64:$frD, (PPCfctiwz f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00002041
Ulrich Weigand136ac222013-04-26 16:53:15 +00002042 defm FRSP : XForm_26r<63, 12, (outs f4rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002043 "frsp", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002044 [(set f32:$frD, (fround f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00002045
Hal Finkelb4b99e52013-12-17 23:05:18 +00002046 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002047 defm FRIND : XForm_26r<63, 392, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002048 "frin", "$frD, $frB", IIC_FPGeneral,
Hal Finkel2b7b2f32013-08-08 04:31:34 +00002049 [(set f64:$frD, (frnd f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002050 defm FRINS : XForm_26r<63, 392, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002051 "frin", "$frD, $frB", IIC_FPGeneral,
Hal Finkel2b7b2f32013-08-08 04:31:34 +00002052 [(set f32:$frD, (frnd f32:$frB))]>;
Hal Finkelf8ac57e2013-03-29 19:41:55 +00002053 }
2054
Craig Topperc50d64b2014-11-26 00:46:26 +00002055 let hasSideEffects = 0 in {
Hal Finkelb4b99e52013-12-17 23:05:18 +00002056 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002057 defm FRIPD : XForm_26r<63, 456, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002058 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002059 [(set f64:$frD, (fceil f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002060 defm FRIPS : XForm_26r<63, 456, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002061 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002062 [(set f32:$frD, (fceil f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002063 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002064 defm FRIZD : XForm_26r<63, 424, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002065 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002066 [(set f64:$frD, (ftrunc f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002067 defm FRIZS : XForm_26r<63, 424, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002068 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002069 [(set f32:$frD, (ftrunc f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002070 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002071 defm FRIMD : XForm_26r<63, 488, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002072 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002073 [(set f64:$frD, (ffloor f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002074 defm FRIMS : XForm_26r<63, 488, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002075 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002076 [(set f32:$frD, (ffloor f32:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00002077
Ulrich Weigand136ac222013-04-26 16:53:15 +00002078 defm FSQRT : XForm_26r<63, 22, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00002079 "fsqrt", "$frD, $frB", IIC_FPSqrtD,
Hal Finkel654d43b2013-04-12 02:18:09 +00002080 [(set f64:$frD, (fsqrt f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002081 defm FSQRTS : XForm_26r<59, 22, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00002082 "fsqrts", "$frD, $frB", IIC_FPSqrtS,
Hal Finkel654d43b2013-04-12 02:18:09 +00002083 [(set f32:$frD, (fsqrt f32:$frB))]>;
2084 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002085 }
Chris Lattner51348c52006-03-12 09:13:49 +00002086}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00002087
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00002088/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattnerf5efddf2006-03-24 07:12:19 +00002089/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner51348c52006-03-12 09:13:49 +00002090/// that they will fill slots (which could cause the load of a LSU reject to
2091/// sneak into a d-group with a store).
Craig Topperc50d64b2014-11-26 00:46:26 +00002092let hasSideEffects = 0 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002093defm FMR : XForm_26r<63, 72, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002094 "fmr", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002095 []>, // (set f32:$frD, f32:$frB)
2096 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00002097
Craig Topperc50d64b2014-11-26 00:46:26 +00002098let PPC970_Unit = 3, hasSideEffects = 0 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00002099// These are artificially split into two different forms, for 4/8 byte FP.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002100defm FABSS : XForm_26r<63, 264, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002101 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002102 [(set f32:$frD, (fabs f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002103let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002104defm FABSD : XForm_26r<63, 264, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002105 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002106 [(set f64:$frD, (fabs f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002107defm FNABSS : XForm_26r<63, 136, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002108 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002109 [(set f32:$frD, (fneg (fabs f32:$frB)))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002110let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002111defm FNABSD : XForm_26r<63, 136, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002112 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002113 [(set f64:$frD, (fneg (fabs f64:$frB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002114defm FNEGS : XForm_26r<63, 40, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002115 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002116 [(set f32:$frD, (fneg f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002117let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002118defm FNEGD : XForm_26r<63, 40, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002119 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002120 [(set f64:$frD, (fneg f64:$frB))]>;
Hal Finkel2e103312013-04-03 04:01:11 +00002121
Hal Finkeldbc78e12013-08-19 05:01:02 +00002122defm FCPSGNS : XForm_28r<63, 8, (outs f4rc:$frD), (ins f4rc:$frA, f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002123 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00002124 [(set f32:$frD, (fcopysign f32:$frB, f32:$frA))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002125let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkeldbc78e12013-08-19 05:01:02 +00002126defm FCPSGND : XForm_28r<63, 8, (outs f8rc:$frD), (ins f8rc:$frA, f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002127 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00002128 [(set f64:$frD, (fcopysign f64:$frB, f64:$frA))]>;
2129
Hal Finkel2e103312013-04-03 04:01:11 +00002130// Reciprocal estimates.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002131defm FRE : XForm_26r<63, 24, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002132 "fre", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002133 [(set f64:$frD, (PPCfre f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002134defm FRES : XForm_26r<59, 24, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002135 "fres", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002136 [(set f32:$frD, (PPCfre f32:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002137defm FRSQRTE : XForm_26r<63, 26, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002138 "frsqrte", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002139 [(set f64:$frD, (PPCfrsqrte f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002140defm FRSQRTES : XForm_26r<59, 26, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002141 "frsqrtes", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002142 [(set f32:$frD, (PPCfrsqrte f32:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00002143}
Nate Begeman6cdbd222004-08-29 22:45:13 +00002144
Nate Begeman143cf942004-08-30 02:28:06 +00002145// XL-Form instructions. condition register logical ops.
2146//
Craig Topperc50d64b2014-11-26 00:46:26 +00002147let hasSideEffects = 0 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002148def MCRF : XLForm_3<19, 0, (outs crrc:$BF), (ins crrc:$BFA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002149 "mcrf $BF, $BFA", IIC_BrMCR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002150 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +00002151
Hal Finkelb0e9b352015-01-07 00:15:29 +00002152// FIXME: According to the ISA (section 2.5.1 of version 2.06), the
2153// condition-register logical instructions have preferred forms. Specifically,
2154// it is preferred that the bit specified by the BT field be in the same
2155// condition register as that specified by the bit BB. We might want to account
2156// for this via hinting the register allocator and anti-dep breakers, or we
2157// could constrain the register class to force this constraint and then loosen
2158// it during register allocation via convertToThreeAddress or some similar
2159// mechanism.
2160
Hal Finkele01d3212014-03-24 15:07:28 +00002161let isCommutable = 1 in {
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002162def CRAND : XLForm_1<19, 257, (outs crbitrc:$CRD),
2163 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002164 "crand $CRD, $CRA, $CRB", IIC_BrCR,
2165 [(set i1:$CRD, (and i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002166
2167def CRNAND : XLForm_1<19, 225, (outs crbitrc:$CRD),
2168 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002169 "crnand $CRD, $CRA, $CRB", IIC_BrCR,
2170 [(set i1:$CRD, (not (and i1:$CRA, i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002171
2172def CROR : XLForm_1<19, 449, (outs crbitrc:$CRD),
2173 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002174 "cror $CRD, $CRA, $CRB", IIC_BrCR,
2175 [(set i1:$CRD, (or i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002176
2177def CRXOR : XLForm_1<19, 193, (outs crbitrc:$CRD),
2178 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002179 "crxor $CRD, $CRA, $CRB", IIC_BrCR,
2180 [(set i1:$CRD, (xor i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002181
2182def CRNOR : XLForm_1<19, 33, (outs crbitrc:$CRD),
2183 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002184 "crnor $CRD, $CRA, $CRB", IIC_BrCR,
2185 [(set i1:$CRD, (not (or i1:$CRA, i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002186
Ulrich Weigand136ac222013-04-26 16:53:15 +00002187def CREQV : XLForm_1<19, 289, (outs crbitrc:$CRD),
2188 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002189 "creqv $CRD, $CRA, $CRB", IIC_BrCR,
2190 [(set i1:$CRD, (not (xor i1:$CRA, i1:$CRB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002191} // isCommutable
Chris Lattner43df5b32007-02-25 05:34:32 +00002192
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002193def CRANDC : XLForm_1<19, 129, (outs crbitrc:$CRD),
Ulrich Weigand136ac222013-04-26 16:53:15 +00002194 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002195 "crandc $CRD, $CRA, $CRB", IIC_BrCR,
2196 [(set i1:$CRD, (and i1:$CRA, (not i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002197
2198def CRORC : XLForm_1<19, 417, (outs crbitrc:$CRD),
2199 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002200 "crorc $CRD, $CRA, $CRB", IIC_BrCR,
2201 [(set i1:$CRD, (or i1:$CRA, (not i1:$CRB)))]>;
Nicolas Geoffrayb1de7a32008-03-10 14:12:10 +00002202
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00002203let isCodeGenOnly = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002204def CRSET : XLForm_1_ext<19, 289, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002205 "creqv $dst, $dst, $dst", IIC_BrCR,
Hal Finkel940ab932014-02-28 00:27:01 +00002206 [(set i1:$dst, 1)]>;
Chris Lattner43df5b32007-02-25 05:34:32 +00002207
Ulrich Weigand136ac222013-04-26 16:53:15 +00002208def CRUNSET: XLForm_1_ext<19, 193, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002209 "crxor $dst, $dst, $dst", IIC_BrCR,
Hal Finkel940ab932014-02-28 00:27:01 +00002210 [(set i1:$dst, 0)]>;
Roman Divacky71038e72011-08-30 17:04:16 +00002211
Hal Finkel5ab37802012-08-28 02:10:27 +00002212let Defs = [CR1EQ], CRD = 6 in {
2213def CR6SET : XLForm_1_ext<19, 289, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002214 "creqv 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00002215 [(PPCcr6set)]>;
2216
2217def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002218 "crxor 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00002219 [(PPCcr6unset)]>;
2220}
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00002221}
Hal Finkel5ab37802012-08-28 02:10:27 +00002222
Chris Lattner51348c52006-03-12 09:13:49 +00002223// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman143cf942004-08-30 02:28:06 +00002224//
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002225
2226def MFSPR : XFXForm_1<31, 339, (outs gprc:$RT), (ins i32imm:$SPR),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002227 "mfspr $RT, $SPR", IIC_SprMFSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002228def MTSPR : XFXForm_1<31, 467, (outs), (ins i32imm:$SPR, gprc:$RT),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002229 "mtspr $SPR, $RT", IIC_SprMTSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002230
Ulrich Weigande840ee22013-07-08 15:20:38 +00002231def MFTB : XFXForm_1<31, 371, (outs gprc:$RT), (ins i32imm:$SPR),
Kit Barton4f79f962015-06-16 16:01:15 +00002232 "mftb $RT, $SPR", IIC_SprMFTB>;
Ulrich Weigande840ee22013-07-08 15:20:38 +00002233
Hal Finkelbbdee932014-12-02 22:01:00 +00002234// A pseudo-instruction used to implement the read of the 64-bit cycle counter
2235// on a 32-bit target.
2236let hasSideEffects = 1, usesCustomInserter = 1 in
2237def ReadTB : Pseudo<(outs gprc:$lo, gprc:$hi), (ins),
2238 "#ReadTB", []>;
2239
Dale Johannesene395d782008-10-23 20:41:28 +00002240let Uses = [CTR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002241def MFCTR : XFXForm_1_ext<31, 339, 9, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002242 "mfctr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002243 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002244}
Ulrich Weigandc8868102013-03-25 19:05:30 +00002245let Defs = [CTR], Pattern = [(PPCmtctr i32:$rS)] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002246def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002247 "mtctr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00002248 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002249}
Hal Finkel25c19922013-05-15 21:37:41 +00002250let hasSideEffects = 1, isCodeGenOnly = 1, Defs = [CTR] in {
2251let Pattern = [(int_ppc_mtctr i32:$rS)] in
Hal Finkel0859ef22013-05-20 16:08:37 +00002252def MTCTRloop : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002253 "mtctr $rS", IIC_SprMTSPR>,
Hal Finkel0859ef22013-05-20 16:08:37 +00002254 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel25c19922013-05-15 21:37:41 +00002255}
Chris Lattner02e2c182006-03-13 21:52:10 +00002256
Dale Johannesene395d782008-10-23 20:41:28 +00002257let Defs = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002258def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002259 "mtlr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00002260 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002261}
2262let Uses = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002263def MFLR : XFXForm_1_ext<31, 339, 8, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002264 "mflr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002265 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002266}
Chris Lattner02e2c182006-03-13 21:52:10 +00002267
Hal Finkela1431df2013-03-21 19:03:21 +00002268let isCodeGenOnly = 1 in {
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002269 // Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed
2270 // like a GPR on the PPC970. As such, copies in and out have the same
2271 // performance characteristics as an OR instruction.
2272 def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002273 "mtspr 256, $rS", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002274 PPC970_DGroup_Single, PPC970_Unit_FXU;
2275 def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002276 "mfspr $rT, 256", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002277 PPC970_DGroup_First, PPC970_Unit_FXU;
2278
Hal Finkela1431df2013-03-21 19:03:21 +00002279 def MTVRSAVEv : XFXForm_7_ext<31, 467, 256,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002280 (outs VRSAVERC:$reg), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002281 "mtspr 256, $rS", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00002282 PPC970_DGroup_Single, PPC970_Unit_FXU;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002283 def MFVRSAVEv : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT),
Hal Finkela1431df2013-03-21 19:03:21 +00002284 (ins VRSAVERC:$reg),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002285 "mfspr $rT, 256", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00002286 PPC970_DGroup_First, PPC970_Unit_FXU;
2287}
2288
2289// SPILL_VRSAVE - Indicate that we're dumping the VRSAVE register,
2290// so we'll need to scavenge a register for it.
2291let mayStore = 1 in
2292def SPILL_VRSAVE : Pseudo<(outs), (ins VRSAVERC:$vrsave, memri:$F),
2293 "#SPILL_VRSAVE", []>;
2294
2295// RESTORE_VRSAVE - Indicate that we're restoring the VRSAVE register (previously
2296// spilled), so we'll need to scavenge a register for it.
2297let mayLoad = 1 in
2298def RESTORE_VRSAVE : Pseudo<(outs VRSAVERC:$vrsave), (ins memri:$F),
2299 "#RESTORE_VRSAVE", []>;
2300
Craig Topperc50d64b2014-11-26 00:46:26 +00002301let hasSideEffects = 0 in {
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002302def MTOCRF: XFXForm_5a<31, 144, (outs crbitm:$FXM), (ins gprc:$ST),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002303 "mtocrf $FXM, $ST", IIC_BrMCRX>,
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002304 PPC970_DGroup_First, PPC970_Unit_CRU;
2305
2306def MTCRF : XFXForm_5<31, 144, (outs), (ins i32imm:$FXM, gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002307 "mtcrf $FXM, $rS", IIC_BrMCRX>,
Chris Lattner51348c52006-03-12 09:13:49 +00002308 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesend7d66382010-05-20 17:48:26 +00002309
Hal Finkel7fe6a532013-09-12 05:24:49 +00002310let hasExtraSrcRegAllocReq = 1 in // to enable post-ra anti-dep breaking.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002311def MFOCRF: XFXForm_5a<31, 19, (outs gprc:$rT), (ins crbitm:$FXM),
Hal Finkel46402a42013-11-30 20:41:13 +00002312 "mfocrf $rT, $FXM", IIC_SprMFCRF>,
Chris Lattner51348c52006-03-12 09:13:49 +00002313 PPC970_DGroup_First, PPC970_Unit_CRU;
Hal Finkelb47a69a2013-04-07 14:33:13 +00002314
Ulrich Weigand136ac222013-04-26 16:53:15 +00002315def MFCR : XFXForm_3<31, 19, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002316 "mfcr $rT", IIC_SprMFCR>,
Hal Finkelb47a69a2013-04-07 14:33:13 +00002317 PPC970_MicroCode, PPC970_Unit_CRU;
Craig Topperc50d64b2014-11-26 00:46:26 +00002318} // hasSideEffects = 0
Nate Begeman143cf942004-08-30 02:28:06 +00002319
Ulrich Weigand874fc622013-03-26 10:56:22 +00002320// Pseudo instruction to perform FADD in round-to-zero mode.
2321let usesCustomInserter = 1, Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002322 def FADDrtz: Pseudo<(outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), "",
Ulrich Weigand874fc622013-03-26 10:56:22 +00002323 [(set f64:$FRT, (PPCfaddrtz f64:$FRA, f64:$FRB))]>;
2324}
Dale Johannesen666323e2007-10-10 01:01:31 +00002325
Ulrich Weigand874fc622013-03-26 10:56:22 +00002326// The above pseudo gets expanded to make use of the following instructions
2327// to manipulate FPSCR. Note that FPSCR is not modeled at the DAG level.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002328let Uses = [RM], Defs = [RM] in {
2329 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002330 "mtfsb0 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002331 PPC970_DGroup_Single, PPC970_Unit_FPU;
2332 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002333 "mtfsb1 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002334 PPC970_DGroup_Single, PPC970_Unit_FPU;
Hal Finkel64202162015-01-15 01:00:53 +00002335 let isCodeGenOnly = 1 in
2336 def MTFSFb : XFLForm<63, 711, (outs), (ins i32imm:$FM, f8rc:$rT),
2337 "mtfsf $FM, $rT", IIC_IntMTFSB0, []>,
2338 PPC970_DGroup_Single, PPC970_Unit_FPU;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002339}
2340let Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002341 def MFFS : XForm_42<63, 583, (outs f8rc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002342 "mffs $rT", IIC_IntMFFS,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002343 [(set f64:$rT, (PPCmffs))]>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002344 PPC970_DGroup_Single, PPC970_Unit_FPU;
Hal Finkel64202162015-01-15 01:00:53 +00002345
2346 let Defs = [CR1] in
2347 def MFFSo : XForm_42<63, 583, (outs f8rc:$rT), (ins),
2348 "mffs. $rT", IIC_IntMFFS, []>, isDOT;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002349}
2350
Dale Johannesen666323e2007-10-10 01:01:31 +00002351
Craig Topperc50d64b2014-11-26 00:46:26 +00002352let PPC970_Unit = 1, hasSideEffects = 0 in { // FXU Operations.
Nate Begeman143cf942004-08-30 02:28:06 +00002353// XO-Form instructions. Arithmetic instructions that can set overflow bit
Hal Finkele01d3212014-03-24 15:07:28 +00002354let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002355defm ADD4 : XOForm_1r<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002356 "add", "$rT, $rA, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002357 [(set i32:$rT, (add i32:$rA, i32:$rB))]>;
Roman Divacky32143e22013-12-20 18:08:54 +00002358let isCodeGenOnly = 1 in
2359def ADD4TLS : XOForm_1<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, tlsreg32:$rB),
2360 "add $rT, $rA, $rB", IIC_IntSimple,
2361 [(set i32:$rT, (add i32:$rA, tglobaltlsaddr:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002362let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002363defm ADDC : XOForm_1rc<31, 10, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002364 "addc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002365 [(set i32:$rT, (addc i32:$rA, i32:$rB))]>,
2366 PPC970_DGroup_Cracked;
Hal Finkele01d3212014-03-24 15:07:28 +00002367
Nemanja Ivanovicc0904792015-04-09 23:54:37 +00002368defm DIVW : XOForm_1rcr<31, 491, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
2369 "divw", "$rT, $rA, $rB", IIC_IntDivW,
2370 [(set i32:$rT, (sdiv i32:$rA, i32:$rB))]>;
2371defm DIVWU : XOForm_1rcr<31, 459, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
2372 "divwu", "$rT, $rA, $rB", IIC_IntDivW,
2373 [(set i32:$rT, (udiv i32:$rA, i32:$rB))]>;
2374def DIVWE : XOForm_1<31, 427, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
2375 "divwe $rT, $rA, $rB", IIC_IntDivW,
2376 [(set i32:$rT, (int_ppc_divwe gprc:$rA, gprc:$rB))]>,
2377 Requires<[HasExtDiv]>;
2378let Defs = [CR0] in
2379def DIVWEo : XOForm_1<31, 427, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
2380 "divwe. $rT, $rA, $rB", IIC_IntDivW,
2381 []>, isDOT, PPC970_DGroup_Cracked, PPC970_DGroup_First,
2382 Requires<[HasExtDiv]>;
2383def DIVWEU : XOForm_1<31, 395, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
2384 "divweu $rT, $rA, $rB", IIC_IntDivW,
2385 [(set i32:$rT, (int_ppc_divweu gprc:$rA, gprc:$rB))]>,
2386 Requires<[HasExtDiv]>;
2387let Defs = [CR0] in
2388def DIVWEUo : XOForm_1<31, 395, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
2389 "divweu. $rT, $rA, $rB", IIC_IntDivW,
2390 []>, isDOT, PPC970_DGroup_Cracked, PPC970_DGroup_First,
2391 Requires<[HasExtDiv]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002392let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002393defm MULHW : XOForm_1r<31, 75, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002394 "mulhw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002395 [(set i32:$rT, (mulhs i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002396defm MULHWU : XOForm_1r<31, 11, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002397 "mulhwu", "$rT, $rA, $rB", IIC_IntMulHWU,
Hal Finkel654d43b2013-04-12 02:18:09 +00002398 [(set i32:$rT, (mulhu i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002399defm MULLW : XOForm_1r<31, 235, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002400 "mullw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002401 [(set i32:$rT, (mul i32:$rA, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002402} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00002403defm SUBF : XOForm_1r<31, 40, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002404 "subf", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002405 [(set i32:$rT, (sub i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002406defm SUBFC : XOForm_1rc<31, 8, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002407 "subfc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002408 [(set i32:$rT, (subc i32:$rB, i32:$rA))]>,
2409 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002410defm NEG : XOForm_3r<31, 104, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002411 "neg", "$rT, $rA", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002412 [(set i32:$rT, (ineg i32:$rA))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00002413let Uses = [CARRY] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002414let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002415defm ADDE : XOForm_1rc<31, 138, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002416 "adde", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002417 [(set i32:$rT, (adde i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002418defm ADDME : XOForm_3rc<31, 234, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002419 "addme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002420 [(set i32:$rT, (adde i32:$rA, -1))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002421defm ADDZE : XOForm_3rc<31, 202, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002422 "addze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002423 [(set i32:$rT, (adde i32:$rA, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002424defm SUBFE : XOForm_1rc<31, 136, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002425 "subfe", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002426 [(set i32:$rT, (sube i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002427defm SUBFME : XOForm_3rc<31, 232, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002428 "subfme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002429 [(set i32:$rT, (sube -1, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002430defm SUBFZE : XOForm_3rc<31, 200, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002431 "subfze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002432 [(set i32:$rT, (sube 0, i32:$rA))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00002433}
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00002434}
Nate Begeman143cf942004-08-30 02:28:06 +00002435
2436// A-Form instructions. Most of the instructions executed in the FPU are of
2437// this type.
2438//
Craig Topperc50d64b2014-11-26 00:46:26 +00002439let PPC970_Unit = 3, hasSideEffects = 0 in { // FPU Operations.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002440let Uses = [RM] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002441let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002442 defm FMADD : AForm_1r<63, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002443 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002444 "fmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002445 [(set f64:$FRT, (fma f64:$FRA, f64:$FRC, f64:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002446 defm FMADDS : AForm_1r<59, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002447 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002448 "fmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002449 [(set f32:$FRT, (fma f32:$FRA, f32:$FRC, f32:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002450 defm FMSUB : AForm_1r<63, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002451 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002452 "fmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002453 [(set f64:$FRT,
2454 (fma f64:$FRA, f64:$FRC, (fneg f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002455 defm FMSUBS : AForm_1r<59, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002456 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002457 "fmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002458 [(set f32:$FRT,
2459 (fma f32:$FRA, f32:$FRC, (fneg f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002460 defm FNMADD : AForm_1r<63, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002461 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002462 "fnmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002463 [(set f64:$FRT,
2464 (fneg (fma f64:$FRA, f64:$FRC, f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002465 defm FNMADDS : AForm_1r<59, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002466 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002467 "fnmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002468 [(set f32:$FRT,
2469 (fneg (fma f32:$FRA, f32:$FRC, f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002470 defm FNMSUB : AForm_1r<63, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002471 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002472 "fnmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002473 [(set f64:$FRT, (fneg (fma f64:$FRA, f64:$FRC,
2474 (fneg f64:$FRB))))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002475 defm FNMSUBS : AForm_1r<59, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002476 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002477 "fnmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002478 [(set f32:$FRT, (fneg (fma f32:$FRA, f32:$FRC,
2479 (fneg f32:$FRB))))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002480} // isCommutable
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002481}
Chris Lattner3734d202005-10-02 07:07:49 +00002482// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
2483// having 4 of these, force the comparison to always be an 8-byte double (code
2484// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +00002485// and 4/8 byte forms for the result and operand type..
Hal Finkelb4b99e52013-12-17 23:05:18 +00002486let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkel654d43b2013-04-12 02:18:09 +00002487defm FSELD : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002488 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002489 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002490 [(set f64:$FRT, (PPCfsel f64:$FRA, f64:$FRC, f64:$FRB))]>;
2491defm FSELS : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002492 (outs f4rc:$FRT), (ins f8rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002493 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002494 [(set f32:$FRT, (PPCfsel f64:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002495let Uses = [RM] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002496 let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002497 defm FADD : AForm_2r<63, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002498 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002499 "fadd", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002500 [(set f64:$FRT, (fadd f64:$FRA, f64:$FRB))]>;
2501 defm FADDS : AForm_2r<59, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002502 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002503 "fadds", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002504 [(set f32:$FRT, (fadd f32:$FRA, f32:$FRB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002505 } // isCommutable
Hal Finkel654d43b2013-04-12 02:18:09 +00002506 defm FDIV : AForm_2r<63, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002507 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002508 "fdiv", "$FRT, $FRA, $FRB", IIC_FPDivD,
Hal Finkel654d43b2013-04-12 02:18:09 +00002509 [(set f64:$FRT, (fdiv f64:$FRA, f64:$FRB))]>;
2510 defm FDIVS : AForm_2r<59, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002511 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002512 "fdivs", "$FRT, $FRA, $FRB", IIC_FPDivS,
Hal Finkel654d43b2013-04-12 02:18:09 +00002513 [(set f32:$FRT, (fdiv f32:$FRA, f32:$FRB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002514 let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002515 defm FMUL : AForm_3r<63, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002516 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002517 "fmul", "$FRT, $FRA, $FRC", IIC_FPFused,
Hal Finkel654d43b2013-04-12 02:18:09 +00002518 [(set f64:$FRT, (fmul f64:$FRA, f64:$FRC))]>;
2519 defm FMULS : AForm_3r<59, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002520 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002521 "fmuls", "$FRT, $FRA, $FRC", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002522 [(set f32:$FRT, (fmul f32:$FRA, f32:$FRC))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002523 } // isCommutable
Hal Finkel654d43b2013-04-12 02:18:09 +00002524 defm FSUB : AForm_2r<63, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002525 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002526 "fsub", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002527 [(set f64:$FRT, (fsub f64:$FRA, f64:$FRB))]>;
2528 defm FSUBS : AForm_2r<59, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002529 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002530 "fsubs", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002531 [(set f32:$FRT, (fsub f32:$FRA, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002532 }
Chris Lattner51348c52006-03-12 09:13:49 +00002533}
Nate Begeman143cf942004-08-30 02:28:06 +00002534
Craig Topperc50d64b2014-11-26 00:46:26 +00002535let hasSideEffects = 0 in {
Chris Lattner51348c52006-03-12 09:13:49 +00002536let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel7795e472013-04-07 15:06:53 +00002537 let isSelect = 1 in
Ulrich Weigand84ee76a2012-11-13 19:14:19 +00002538 def ISEL : AForm_4<31, 15,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002539 (outs gprc:$rT), (ins gprc_nor0:$rA, gprc:$rB, crbitrc:$cond),
Hal Finkel11d3c562015-02-01 17:52:16 +00002540 "isel $rT, $rA, $rB, $cond", IIC_IntISEL,
Hal Finkel460e94d2012-06-22 23:10:08 +00002541 []>;
2542}
2543
2544let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemana113d742004-08-31 02:28:08 +00002545// M-Form instructions. rotate and mask instructions.
2546//
Chris Lattner57711562006-11-15 23:24:18 +00002547let isCommutable = 1 in {
Chris Lattnerc37a2f12005-09-09 18:17:41 +00002548// RLWIMI can be commuted if the rotate amount is zero.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002549defm RLWIMI : MForm_2r<20, (outs gprc:$rA),
2550 (ins gprc:$rSi, gprc:$rS, u5imm:$SH, u5imm:$MB,
Hal Finkel3e5a3602013-11-27 23:26:09 +00002551 u5imm:$ME), "rlwimi", "$rA, $rS, $SH, $MB, $ME",
2552 IIC_IntRotate, []>, PPC970_DGroup_Cracked,
2553 RegConstraint<"$rSi = $rA">, NoEncode<"$rSi">;
Nate Begeman29dc5f22004-10-16 20:43:38 +00002554}
Hal Finkel654d43b2013-04-12 02:18:09 +00002555let BaseName = "rlwinm" in {
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002556def RLWINM : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002557 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002558 "rlwinm $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002559 []>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +00002560let Defs = [CR0] in
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002561def RLWINMo : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002562 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002563 "rlwinm. $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002564 []>, isDOT, RecFormRel, PPC970_DGroup_Cracked;
2565}
Ulrich Weigand136ac222013-04-26 16:53:15 +00002566defm RLWNM : MForm_2r<23, (outs gprc:$rA),
2567 (ins gprc:$rS, gprc:$rB, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002568 "rlwnm", "$rA, $rS, $rB, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002569 []>;
Chris Lattner51348c52006-03-12 09:13:49 +00002570}
Craig Topperc50d64b2014-11-26 00:46:26 +00002571} // hasSideEffects = 0
Chris Lattner382f3562006-03-20 06:15:45 +00002572
Chris Lattner39b4d83f2005-09-09 00:39:56 +00002573//===----------------------------------------------------------------------===//
2574// PowerPC Instruction Patterns
2575//
2576
Chris Lattner4435b142005-09-26 22:20:16 +00002577// Arbitrary immediate support. Implement in terms of LIS/ORI.
2578def : Pat<(i32 imm:$imm),
2579 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002580
2581// Implement the 'not' operation with the NOR instruction.
Hal Finkel940ab932014-02-28 00:27:01 +00002582def i32not : OutPatFrag<(ops node:$in),
2583 (NOR $in, $in)>;
2584def : Pat<(not i32:$in),
2585 (i32not $in)>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002586
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002587// ADD an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002588def : Pat<(add i32:$in, imm:$imm),
2589 (ADDIS (ADDI $in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002590// OR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002591def : Pat<(or i32:$in, imm:$imm),
2592 (ORIS (ORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002593// XOR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002594def : Pat<(xor i32:$in, imm:$imm),
2595 (XORIS (XORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman5965bd12006-02-17 05:43:56 +00002596// SUBFIC
Bill Schmidtf88571e2013-05-22 20:09:24 +00002597def : Pat<(sub imm32SExt16:$imm, i32:$in),
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002598 (SUBFIC $in, imm:$imm)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +00002599
Chris Lattnerb4299832006-06-16 20:22:01 +00002600// SHL/SRL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002601def : Pat<(shl i32:$in, (i32 imm:$imm)),
2602 (RLWINM $in, imm:$imm, 0, (SHL32 imm:$imm))>;
2603def : Pat<(srl i32:$in, (i32 imm:$imm)),
2604 (RLWINM $in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +00002605
Nate Begeman1b8121b2006-01-11 21:21:00 +00002606// ROTL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002607def : Pat<(rotl i32:$in, i32:$sh),
2608 (RLWNM $in, $sh, 0, 31)>;
2609def : Pat<(rotl i32:$in, (i32 imm:$imm)),
2610 (RLWINM $in, imm:$imm, 0, 31)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002611
Nate Begemand31efd12006-09-22 05:01:56 +00002612// RLWNM
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002613def : Pat<(and (rotl i32:$in, i32:$sh), maskimm32:$imm),
2614 (RLWNM $in, $sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
Nate Begemand31efd12006-09-22 05:01:56 +00002615
Chris Lattnereb755fc2006-05-17 19:00:46 +00002616// Calls
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00002617def : Pat<(PPCcall (i32 tglobaladdr:$dst)),
2618 (BL tglobaladdr:$dst)>;
2619def : Pat<(PPCcall (i32 texternalsym:$dst)),
2620 (BL texternalsym:$dst)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002621
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002622def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
2623 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
2624
2625def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
2626 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
2627
2628def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
2629 (TCRETURNri CTRRC:$dst, imm:$imm)>;
2630
2631
2632
Chris Lattner595088a2005-11-17 07:30:41 +00002633// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +00002634def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
2635def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
2636def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
2637def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00002638def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
2639def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilsonf84f7102009-11-04 21:31:18 +00002640def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
2641def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002642def : Pat<(PPChi tglobaltlsaddr:$g, i32:$in),
2643 (ADDIS $in, tglobaltlsaddr:$g)>;
2644def : Pat<(PPClo tglobaltlsaddr:$g, i32:$in),
Ulrich Weigand35f9fdf2013-03-26 10:55:20 +00002645 (ADDI $in, tglobaltlsaddr:$g)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002646def : Pat<(add i32:$in, (PPChi tglobaladdr:$g, 0)),
2647 (ADDIS $in, tglobaladdr:$g)>;
2648def : Pat<(add i32:$in, (PPChi tconstpool:$g, 0)),
2649 (ADDIS $in, tconstpool:$g)>;
2650def : Pat<(add i32:$in, (PPChi tjumptable:$g, 0)),
2651 (ADDIS $in, tjumptable:$g)>;
2652def : Pat<(add i32:$in, (PPChi tblockaddress:$g, 0)),
2653 (ADDIS $in, tblockaddress:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +00002654
Roman Divacky32143e22013-12-20 18:08:54 +00002655// Support for thread-local storage.
2656def PPC32GOT: Pseudo<(outs gprc:$rD), (ins), "#PPC32GOT",
2657 [(set i32:$rD, (PPCppc32GOT))]>;
2658
Hal Finkel7c8ae532014-07-25 17:47:22 +00002659// Get the _GLOBAL_OFFSET_TABLE_ in PIC mode.
2660// This uses two output registers, the first as the real output, the second as a
2661// temporary register, used internally in code generation.
2662def PPC32PICGOT: Pseudo<(outs gprc:$rD, gprc:$rT), (ins), "#PPC32PICGOT",
2663 []>, NoEncode<"$rT">;
2664
Roman Divacky32143e22013-12-20 18:08:54 +00002665def LDgotTprelL32: Pseudo<(outs gprc:$rD), (ins s16imm:$disp, gprc_nor0:$reg),
Hal Finkel7c8ae532014-07-25 17:47:22 +00002666 "#LDgotTprelL32",
2667 [(set i32:$rD,
2668 (PPCldGotTprelL tglobaltlsaddr:$disp, i32:$reg))]>;
Roman Divacky32143e22013-12-20 18:08:54 +00002669def : Pat<(PPCaddTls i32:$in, tglobaltlsaddr:$g),
2670 (ADD4TLS $in, tglobaltlsaddr:$g)>;
2671
Hal Finkel7c8ae532014-07-25 17:47:22 +00002672def ADDItlsgdL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2673 "#ADDItlsgdL32",
2674 [(set i32:$rD,
2675 (PPCaddiTlsgdL i32:$reg, tglobaltlsaddr:$disp))]>;
Bill Schmidt82f1c772015-02-10 19:09:05 +00002676// LR is a true define, while the rest of the Defs are clobbers. R3 is
2677// explicitly defined when this op is created, so not mentioned here.
2678let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
2679 Defs = [R0,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in
2680def GETtlsADDR32 : Pseudo<(outs gprc:$rD), (ins gprc:$reg, tlsgd32:$sym),
2681 "GETtlsADDR32",
2682 [(set i32:$rD,
2683 (PPCgetTlsAddr i32:$reg, tglobaltlsaddr:$sym))]>;
2684// Combined op for ADDItlsgdL32 and GETtlsADDR32, late expanded. R3 and LR
2685// are true defines while the rest of the Defs are clobbers.
2686let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
2687 Defs = [R0,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in
2688def ADDItlsgdLADDR32 : Pseudo<(outs gprc:$rD),
2689 (ins gprc_nor0:$reg, s16imm:$disp, tlsgd32:$sym),
2690 "#ADDItlsgdLADDR32",
2691 [(set i32:$rD,
2692 (PPCaddiTlsgdLAddr i32:$reg,
2693 tglobaltlsaddr:$disp,
2694 tglobaltlsaddr:$sym))]>;
Hal Finkel7c8ae532014-07-25 17:47:22 +00002695def ADDItlsldL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2696 "#ADDItlsldL32",
2697 [(set i32:$rD,
2698 (PPCaddiTlsldL i32:$reg, tglobaltlsaddr:$disp))]>;
Bill Schmidt82f1c772015-02-10 19:09:05 +00002699// LR is a true define, while the rest of the Defs are clobbers. R3 is
2700// explicitly defined when this op is created, so not mentioned here.
2701let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
2702 Defs = [R0,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in
2703def GETtlsldADDR32 : Pseudo<(outs gprc:$rD), (ins gprc:$reg, tlsgd32:$sym),
2704 "GETtlsldADDR32",
2705 [(set i32:$rD,
2706 (PPCgetTlsldAddr i32:$reg,
2707 tglobaltlsaddr:$sym))]>;
2708// Combined op for ADDItlsldL32 and GETtlsADDR32, late expanded. R3 and LR
2709// are true defines while the rest of the Defs are clobbers.
2710let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
2711 Defs = [R0,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in
2712def ADDItlsldLADDR32 : Pseudo<(outs gprc:$rD),
2713 (ins gprc_nor0:$reg, s16imm:$disp, tlsgd32:$sym),
2714 "#ADDItlsldLADDR32",
2715 [(set i32:$rD,
2716 (PPCaddiTlsldLAddr i32:$reg,
2717 tglobaltlsaddr:$disp,
2718 tglobaltlsaddr:$sym))]>;
Hal Finkel7c8ae532014-07-25 17:47:22 +00002719def ADDIdtprelL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2720 "#ADDIdtprelL32",
2721 [(set i32:$rD,
2722 (PPCaddiDtprelL i32:$reg, tglobaltlsaddr:$disp))]>;
2723def ADDISdtprelHA32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2724 "#ADDISdtprelHA32",
2725 [(set i32:$rD,
2726 (PPCaddisDtprelHA i32:$reg,
2727 tglobaltlsaddr:$disp))]>;
2728
Hal Finkel3ee2af72014-07-18 23:29:49 +00002729// Support for Position-independent code
Justin Hibbitsa88b6052014-11-12 15:16:30 +00002730def LWZtoc : Pseudo<(outs gprc:$rD), (ins tocentry32:$disp, gprc:$reg),
2731 "#LWZtoc",
2732 [(set i32:$rD,
2733 (PPCtoc_entry tglobaladdr:$disp, i32:$reg))]>;
Hal Finkel3ee2af72014-07-18 23:29:49 +00002734// Get Global (GOT) Base Register offset, from the word immediately preceding
2735// the function label.
Justin Hibbitsa88b6052014-11-12 15:16:30 +00002736def UpdateGBR : Pseudo<(outs gprc:$rD, gprc:$rT), (ins gprc:$rI), "#UpdateGBR", []>;
Hal Finkel3ee2af72014-07-18 23:29:49 +00002737
2738
Chris Lattnerfea33f72005-12-06 02:10:38 +00002739// Standard shifts. These are represented separately from the real shifts above
2740// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
2741// amounts.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002742def : Pat<(sra i32:$rS, i32:$rB),
2743 (SRAW $rS, $rB)>;
2744def : Pat<(srl i32:$rS, i32:$rB),
2745 (SRW $rS, $rB)>;
2746def : Pat<(shl i32:$rS, i32:$rB),
2747 (SLW $rS, $rB)>;
Chris Lattnerfea33f72005-12-06 02:10:38 +00002748
Evan Chenge71fe34d2006-10-09 20:57:25 +00002749def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002750 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002751def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002752 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002753def : Pat<(extloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002754 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002755def : Pat<(extloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002756 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002757def : Pat<(extloadi8 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002758 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002759def : Pat<(extloadi8 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002760 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002761def : Pat<(extloadi16 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002762 (LHZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002763def : Pat<(extloadi16 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002764 (LHZX xaddr:$src)>;
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00002765def : Pat<(f64 (extloadf32 iaddr:$src)),
2766 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
2767def : Pat<(f64 (extloadf32 xaddr:$src)),
2768 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
2769
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002770def : Pat<(f64 (fextend f32:$src)),
2771 (COPY_TO_REGCLASS $src, F8RC)>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002772
Robin Morisset9098fee2014-10-03 18:04:36 +00002773// Only seq_cst fences require the heavyweight sync (SYNC 0).
2774// All others can use the lightweight sync (SYNC 1).
2775// source: http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html
2776// The rule for seq_cst is duplicated to work with both 64 bits and 32 bits
2777// versions of Power.
2778def : Pat<(atomic_fence (i64 7), (imm)), (SYNC 0)>, Requires<[HasSYNC]>;
2779def : Pat<(atomic_fence (i32 7), (imm)), (SYNC 0)>, Requires<[HasSYNC]>;
2780def : Pat<(atomic_fence (imm), (imm)), (SYNC 1)>, Requires<[HasSYNC]>;
Hal Finkelfe3368c2014-10-02 22:34:22 +00002781def : Pat<(atomic_fence (imm), (imm)), (MSYNC)>, Requires<[HasOnlyMSYNC]>;
Eli Friedman26a48482011-07-27 22:21:52 +00002782
Hal Finkel2e103312013-04-03 04:01:11 +00002783// Additional FNMSUB patterns: -a*c + b == -(a*c - b)
2784def : Pat<(fma (fneg f64:$A), f64:$C, f64:$B),
2785 (FNMSUB $A, $C, $B)>;
2786def : Pat<(fma f64:$A, (fneg f64:$C), f64:$B),
2787 (FNMSUB $A, $C, $B)>;
2788def : Pat<(fma (fneg f32:$A), f32:$C, f32:$B),
2789 (FNMSUBS $A, $C, $B)>;
2790def : Pat<(fma f32:$A, (fneg f32:$C), f32:$B),
2791 (FNMSUBS $A, $C, $B)>;
2792
Hal Finkeldbc78e12013-08-19 05:01:02 +00002793// FCOPYSIGN's operand types need not agree.
2794def : Pat<(fcopysign f64:$frB, f32:$frA),
2795 (FCPSGND (COPY_TO_REGCLASS $frA, F8RC), $frB)>;
2796def : Pat<(fcopysign f32:$frB, f64:$frA),
2797 (FCPSGNS (COPY_TO_REGCLASS $frA, F4RC), $frB)>;
2798
Chris Lattner2a85fa12006-03-25 07:51:43 +00002799include "PPCInstrAltivec.td"
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +00002800include "PPCInstrSPE.td"
Chris Lattnerb4299832006-06-16 20:22:01 +00002801include "PPCInstr64Bit.td"
Hal Finkel27774d92014-03-13 07:58:58 +00002802include "PPCInstrVSX.td"
Hal Finkelc93a9a22015-02-25 01:06:45 +00002803include "PPCInstrQPX.td"
Kit Barton535e69d2015-03-25 19:36:23 +00002804include "PPCInstrHTM.td"
Ulrich Weigandd8394902013-05-03 19:50:27 +00002805
Hal Finkel940ab932014-02-28 00:27:01 +00002806def crnot : OutPatFrag<(ops node:$in),
2807 (CRNOR $in, $in)>;
2808def : Pat<(not i1:$in),
2809 (crnot $in)>;
2810
2811// Patterns for arithmetic i1 operations.
2812def : Pat<(add i1:$a, i1:$b),
2813 (CRXOR $a, $b)>;
2814def : Pat<(sub i1:$a, i1:$b),
2815 (CRXOR $a, $b)>;
2816def : Pat<(mul i1:$a, i1:$b),
2817 (CRAND $a, $b)>;
2818
2819// We're sometimes asked to materialize i1 -1, which is just 1 in this case
2820// (-1 is used to mean all bits set).
2821def : Pat<(i1 -1), (CRSET)>;
2822
2823// i1 extensions, implemented in terms of isel.
2824def : Pat<(i32 (zext i1:$in)),
2825 (SELECT_I4 $in, (LI 1), (LI 0))>;
2826def : Pat<(i32 (sext i1:$in)),
2827 (SELECT_I4 $in, (LI -1), (LI 0))>;
2828
2829def : Pat<(i64 (zext i1:$in)),
2830 (SELECT_I8 $in, (LI8 1), (LI8 0))>;
2831def : Pat<(i64 (sext i1:$in)),
2832 (SELECT_I8 $in, (LI8 -1), (LI8 0))>;
2833
2834// FIXME: We should choose either a zext or a sext based on other constants
2835// already around.
2836def : Pat<(i32 (anyext i1:$in)),
2837 (SELECT_I4 $in, (LI 1), (LI 0))>;
2838def : Pat<(i64 (anyext i1:$in)),
2839 (SELECT_I8 $in, (LI8 1), (LI8 0))>;
2840
2841// match setcc on i1 variables.
Hal Finkela2cdbce2015-08-30 22:12:50 +00002842// CRANDC is:
2843// 1 1 : F
2844// 1 0 : T
2845// 0 1 : F
2846// 0 0 : F
2847//
2848// LT is:
2849// -1 -1 : F
2850// -1 0 : T
2851// 0 -1 : F
2852// 0 0 : F
2853//
2854// ULT is:
2855// 1 1 : F
2856// 1 0 : F
2857// 0 1 : T
2858// 0 0 : F
Hal Finkel940ab932014-02-28 00:27:01 +00002859def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00002860 (CRANDC $s1, $s2)>;
Hal Finkel940ab932014-02-28 00:27:01 +00002861def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULT)),
2862 (CRANDC $s2, $s1)>;
Hal Finkela2cdbce2015-08-30 22:12:50 +00002863// CRORC is:
2864// 1 1 : T
2865// 1 0 : T
2866// 0 1 : F
2867// 0 0 : T
2868//
2869// LE is:
2870// -1 -1 : T
2871// -1 0 : T
2872// 0 -1 : F
2873// 0 0 : T
2874//
2875// ULE is:
2876// 1 1 : T
2877// 1 0 : F
2878// 0 1 : T
2879// 0 0 : T
Hal Finkel940ab932014-02-28 00:27:01 +00002880def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00002881 (CRORC $s1, $s2)>;
Hal Finkel940ab932014-02-28 00:27:01 +00002882def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULE)),
2883 (CRORC $s2, $s1)>;
Hal Finkela2cdbce2015-08-30 22:12:50 +00002884
Hal Finkel940ab932014-02-28 00:27:01 +00002885def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETEQ)),
2886 (CREQV $s1, $s2)>;
Hal Finkela2cdbce2015-08-30 22:12:50 +00002887
2888// GE is:
2889// -1 -1 : T
2890// -1 0 : F
2891// 0 -1 : T
2892// 0 0 : T
2893//
2894// UGE is:
2895// 1 1 : T
2896// 1 0 : T
2897// 0 1 : F
2898// 0 0 : T
Hal Finkel940ab932014-02-28 00:27:01 +00002899def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00002900 (CRORC $s2, $s1)>;
Hal Finkel940ab932014-02-28 00:27:01 +00002901def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGE)),
2902 (CRORC $s1, $s2)>;
Hal Finkela2cdbce2015-08-30 22:12:50 +00002903
2904// GT is:
2905// -1 -1 : F
2906// -1 0 : F
2907// 0 -1 : T
2908// 0 0 : F
2909//
2910// UGT is:
2911// 1 1 : F
2912// 1 0 : T
2913// 0 1 : F
2914// 0 0 : F
Hal Finkel940ab932014-02-28 00:27:01 +00002915def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00002916 (CRANDC $s2, $s1)>;
Hal Finkel940ab932014-02-28 00:27:01 +00002917def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGT)),
2918 (CRANDC $s1, $s2)>;
Hal Finkela2cdbce2015-08-30 22:12:50 +00002919
Hal Finkel940ab932014-02-28 00:27:01 +00002920def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETNE)),
2921 (CRXOR $s1, $s2)>;
2922
2923// match setcc on non-i1 (non-vector) variables. Note that SETUEQ, SETOGE,
2924// SETOLE, SETONE, SETULT and SETUGT should be expanded by legalize for
2925// floating-point types.
2926
2927multiclass CRNotPat<dag pattern, dag result> {
2928 def : Pat<pattern, (crnot result)>;
2929 def : Pat<(not pattern), result>;
2930
2931 // We can also fold the crnot into an extension:
2932 def : Pat<(i32 (zext pattern)),
2933 (SELECT_I4 result, (LI 0), (LI 1))>;
2934 def : Pat<(i32 (sext pattern)),
2935 (SELECT_I4 result, (LI 0), (LI -1))>;
2936
2937 // We can also fold the crnot into an extension:
2938 def : Pat<(i64 (zext pattern)),
2939 (SELECT_I8 result, (LI8 0), (LI8 1))>;
2940 def : Pat<(i64 (sext pattern)),
2941 (SELECT_I8 result, (LI8 0), (LI8 -1))>;
2942
2943 // FIXME: We should choose either a zext or a sext based on other constants
2944 // already around.
2945 def : Pat<(i32 (anyext pattern)),
2946 (SELECT_I4 result, (LI 0), (LI 1))>;
2947
2948 def : Pat<(i64 (anyext pattern)),
2949 (SELECT_I8 result, (LI8 0), (LI8 1))>;
2950}
2951
2952// FIXME: Because of what seems like a bug in TableGen's type-inference code,
2953// we need to write imm:$imm in the output patterns below, not just $imm, or
2954// else the resulting matcher will not correctly add the immediate operand
2955// (making it a register operand instead).
2956
2957// extended SETCC.
2958multiclass ExtSetCCPat<CondCode cc, PatFrag pfrag,
2959 OutPatFrag rfrag, OutPatFrag rfrag8> {
2960 def : Pat<(i32 (zext (i1 (pfrag i32:$s1, cc)))),
2961 (rfrag $s1)>;
2962 def : Pat<(i64 (zext (i1 (pfrag i64:$s1, cc)))),
2963 (rfrag8 $s1)>;
2964 def : Pat<(i64 (zext (i1 (pfrag i32:$s1, cc)))),
2965 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>;
2966 def : Pat<(i32 (zext (i1 (pfrag i64:$s1, cc)))),
2967 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>;
2968
2969 def : Pat<(i32 (anyext (i1 (pfrag i32:$s1, cc)))),
2970 (rfrag $s1)>;
2971 def : Pat<(i64 (anyext (i1 (pfrag i64:$s1, cc)))),
2972 (rfrag8 $s1)>;
2973 def : Pat<(i64 (anyext (i1 (pfrag i32:$s1, cc)))),
2974 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>;
2975 def : Pat<(i32 (anyext (i1 (pfrag i64:$s1, cc)))),
2976 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>;
2977}
2978
2979// Note that we do all inversions below with i(32|64)not, instead of using
2980// (xori x, 1) because on the A2 nor has single-cycle latency while xori
2981// has 2-cycle latency.
2982
2983defm : ExtSetCCPat<SETEQ,
2984 PatFrag<(ops node:$in, node:$cc),
2985 (setcc $in, 0, $cc)>,
2986 OutPatFrag<(ops node:$in),
2987 (RLWINM (CNTLZW $in), 27, 31, 31)>,
2988 OutPatFrag<(ops node:$in),
2989 (RLDICL (CNTLZD $in), 58, 63)> >;
2990
2991defm : ExtSetCCPat<SETNE,
2992 PatFrag<(ops node:$in, node:$cc),
2993 (setcc $in, 0, $cc)>,
2994 OutPatFrag<(ops node:$in),
2995 (RLWINM (i32not (CNTLZW $in)), 27, 31, 31)>,
2996 OutPatFrag<(ops node:$in),
2997 (RLDICL (i64not (CNTLZD $in)), 58, 63)> >;
2998
2999defm : ExtSetCCPat<SETLT,
3000 PatFrag<(ops node:$in, node:$cc),
3001 (setcc $in, 0, $cc)>,
3002 OutPatFrag<(ops node:$in),
3003 (RLWINM $in, 1, 31, 31)>,
3004 OutPatFrag<(ops node:$in),
3005 (RLDICL $in, 1, 63)> >;
3006
3007defm : ExtSetCCPat<SETGE,
3008 PatFrag<(ops node:$in, node:$cc),
3009 (setcc $in, 0, $cc)>,
3010 OutPatFrag<(ops node:$in),
3011 (RLWINM (i32not $in), 1, 31, 31)>,
3012 OutPatFrag<(ops node:$in),
3013 (RLDICL (i64not $in), 1, 63)> >;
3014
3015defm : ExtSetCCPat<SETGT,
3016 PatFrag<(ops node:$in, node:$cc),
3017 (setcc $in, 0, $cc)>,
3018 OutPatFrag<(ops node:$in),
3019 (RLWINM (ANDC (NEG $in), $in), 1, 31, 31)>,
3020 OutPatFrag<(ops node:$in),
3021 (RLDICL (ANDC8 (NEG8 $in), $in), 1, 63)> >;
3022
3023defm : ExtSetCCPat<SETLE,
3024 PatFrag<(ops node:$in, node:$cc),
3025 (setcc $in, 0, $cc)>,
3026 OutPatFrag<(ops node:$in),
3027 (RLWINM (ORC $in, (NEG $in)), 1, 31, 31)>,
3028 OutPatFrag<(ops node:$in),
3029 (RLDICL (ORC8 $in, (NEG8 $in)), 1, 63)> >;
3030
3031defm : ExtSetCCPat<SETLT,
3032 PatFrag<(ops node:$in, node:$cc),
3033 (setcc $in, -1, $cc)>,
3034 OutPatFrag<(ops node:$in),
3035 (RLWINM (AND $in, (ADDI $in, 1)), 1, 31, 31)>,
3036 OutPatFrag<(ops node:$in),
3037 (RLDICL (AND8 $in, (ADDI8 $in, 1)), 1, 63)> >;
3038
3039defm : ExtSetCCPat<SETGE,
3040 PatFrag<(ops node:$in, node:$cc),
3041 (setcc $in, -1, $cc)>,
3042 OutPatFrag<(ops node:$in),
3043 (RLWINM (NAND $in, (ADDI $in, 1)), 1, 31, 31)>,
3044 OutPatFrag<(ops node:$in),
3045 (RLDICL (NAND8 $in, (ADDI8 $in, 1)), 1, 63)> >;
3046
3047defm : ExtSetCCPat<SETGT,
3048 PatFrag<(ops node:$in, node:$cc),
3049 (setcc $in, -1, $cc)>,
3050 OutPatFrag<(ops node:$in),
3051 (RLWINM (i32not $in), 1, 31, 31)>,
3052 OutPatFrag<(ops node:$in),
3053 (RLDICL (i64not $in), 1, 63)> >;
3054
3055defm : ExtSetCCPat<SETLE,
3056 PatFrag<(ops node:$in, node:$cc),
3057 (setcc $in, -1, $cc)>,
3058 OutPatFrag<(ops node:$in),
3059 (RLWINM $in, 1, 31, 31)>,
3060 OutPatFrag<(ops node:$in),
3061 (RLDICL $in, 1, 63)> >;
3062
3063// SETCC for i32.
3064def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULT)),
3065 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>;
3066def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLT)),
3067 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>;
3068def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGT)),
3069 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>;
3070def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGT)),
3071 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>;
3072def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETEQ)),
3073 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>;
3074def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETEQ)),
3075 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>;
3076
3077// For non-equality comparisons, the default code would materialize the
3078// constant, then compare against it, like this:
3079// lis r2, 4660
3080// ori r2, r2, 22136
3081// cmpw cr0, r3, r2
3082// beq cr0,L6
3083// Since we are just comparing for equality, we can emit this instead:
3084// xoris r0,r3,0x1234
3085// cmplwi cr0,r0,0x5678
3086// beq cr0,L6
3087
3088def : Pat<(i1 (setcc i32:$s1, imm:$imm, SETEQ)),
3089 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)),
3090 (LO16 imm:$imm)), sub_eq)>;
3091
3092defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGE)),
3093 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>;
3094defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGE)),
3095 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>;
3096defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULE)),
3097 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>;
3098defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLE)),
3099 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>;
3100defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETNE)),
3101 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>;
3102defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETNE)),
3103 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>;
3104
3105defm : CRNotPat<(i1 (setcc i32:$s1, imm:$imm, SETNE)),
3106 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)),
3107 (LO16 imm:$imm)), sub_eq)>;
3108
3109def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETULT)),
3110 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>;
3111def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETLT)),
3112 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>;
3113def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETUGT)),
3114 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>;
3115def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETGT)),
3116 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>;
3117def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETEQ)),
3118 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>;
3119
3120defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETUGE)),
3121 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>;
3122defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETGE)),
3123 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>;
3124defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETULE)),
3125 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>;
3126defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETLE)),
3127 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>;
3128defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETNE)),
3129 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>;
3130
3131// SETCC for i64.
3132def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULT)),
3133 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>;
3134def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLT)),
3135 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>;
3136def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGT)),
3137 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>;
3138def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGT)),
3139 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>;
3140def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETEQ)),
3141 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>;
3142def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETEQ)),
3143 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>;
3144
3145// For non-equality comparisons, the default code would materialize the
3146// constant, then compare against it, like this:
3147// lis r2, 4660
3148// ori r2, r2, 22136
3149// cmpd cr0, r3, r2
3150// beq cr0,L6
3151// Since we are just comparing for equality, we can emit this instead:
3152// xoris r0,r3,0x1234
3153// cmpldi cr0,r0,0x5678
3154// beq cr0,L6
3155
3156def : Pat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETEQ)),
3157 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)),
3158 (LO16 imm:$imm)), sub_eq)>;
3159
3160defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGE)),
3161 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>;
3162defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGE)),
3163 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>;
3164defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULE)),
3165 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>;
3166defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLE)),
3167 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>;
3168defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETNE)),
3169 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>;
3170defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETNE)),
3171 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>;
3172
3173defm : CRNotPat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETNE)),
3174 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)),
3175 (LO16 imm:$imm)), sub_eq)>;
3176
3177def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETULT)),
3178 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>;
3179def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETLT)),
3180 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>;
3181def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETUGT)),
3182 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>;
3183def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETGT)),
3184 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>;
3185def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETEQ)),
3186 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>;
3187
3188defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETUGE)),
3189 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>;
3190defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETGE)),
3191 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>;
3192defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETULE)),
3193 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>;
3194defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETLE)),
3195 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>;
3196defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETNE)),
3197 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>;
3198
3199// SETCC for f32.
3200def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOLT)),
3201 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
3202def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETLT)),
3203 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
3204def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOGT)),
3205 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
3206def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETGT)),
3207 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
3208def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOEQ)),
3209 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
3210def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETEQ)),
3211 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
3212def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETUO)),
3213 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>;
3214
3215defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUGE)),
3216 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
3217defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETGE)),
3218 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
3219defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETULE)),
3220 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
3221defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETLE)),
3222 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
3223defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUNE)),
3224 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
3225defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETNE)),
3226 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
3227defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETO)),
3228 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>;
3229
3230// SETCC for f64.
3231def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOLT)),
3232 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
3233def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETLT)),
3234 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
3235def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOGT)),
3236 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
3237def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETGT)),
3238 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
3239def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOEQ)),
3240 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
3241def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETEQ)),
3242 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
3243def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETUO)),
3244 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>;
3245
3246defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUGE)),
3247 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
3248defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETGE)),
3249 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
3250defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETULE)),
3251 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
3252defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETLE)),
3253 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
3254defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUNE)),
3255 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
3256defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETNE)),
3257 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
3258defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETO)),
3259 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>;
3260
3261// match select on i1 variables:
3262def : Pat<(i1 (select i1:$cond, i1:$tval, i1:$fval)),
3263 (CROR (CRAND $cond , $tval),
3264 (CRAND (crnot $cond), $fval))>;
3265
3266// match selectcc on i1 variables:
3267// select (lhs == rhs), tval, fval is:
3268// ((lhs == rhs) & tval) | (!(lhs == rhs) & fval)
3269def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003270 (CROR (CRAND (CRANDC $lhs, $rhs), $tval),
3271 (CRAND (CRORC $rhs, $lhs), $fval))>;
3272def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETULT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003273 (CROR (CRAND (CRANDC $rhs, $lhs), $tval),
3274 (CRAND (CRORC $lhs, $rhs), $fval))>;
3275def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003276 (CROR (CRAND (CRORC $lhs, $rhs), $tval),
3277 (CRAND (CRANDC $rhs, $lhs), $fval))>;
3278def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETULE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003279 (CROR (CRAND (CRORC $rhs, $lhs), $tval),
3280 (CRAND (CRANDC $lhs, $rhs), $fval))>;
3281def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETEQ)),
3282 (CROR (CRAND (CREQV $lhs, $rhs), $tval),
3283 (CRAND (CRXOR $lhs, $rhs), $fval))>;
3284def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003285 (CROR (CRAND (CRORC $rhs, $lhs), $tval),
3286 (CRAND (CRANDC $lhs, $rhs), $fval))>;
3287def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETUGE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003288 (CROR (CRAND (CRORC $lhs, $rhs), $tval),
3289 (CRAND (CRANDC $rhs, $lhs), $fval))>;
3290def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003291 (CROR (CRAND (CRANDC $rhs, $lhs), $tval),
3292 (CRAND (CRORC $lhs, $rhs), $fval))>;
3293def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETUGT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003294 (CROR (CRAND (CRANDC $lhs, $rhs), $tval),
3295 (CRAND (CRORC $rhs, $lhs), $fval))>;
3296def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETNE)),
3297 (CROR (CRAND (CREQV $lhs, $rhs), $fval),
3298 (CRAND (CRXOR $lhs, $rhs), $tval))>;
3299
3300// match selectcc on i1 variables with non-i1 output.
3301def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003302 (SELECT_I4 (CRANDC $lhs, $rhs), $tval, $fval)>;
3303def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETULT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003304 (SELECT_I4 (CRANDC $rhs, $lhs), $tval, $fval)>;
3305def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003306 (SELECT_I4 (CRORC $lhs, $rhs), $tval, $fval)>;
3307def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETULE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003308 (SELECT_I4 (CRORC $rhs, $lhs), $tval, $fval)>;
3309def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETEQ)),
3310 (SELECT_I4 (CREQV $lhs, $rhs), $tval, $fval)>;
3311def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003312 (SELECT_I4 (CRORC $rhs, $lhs), $tval, $fval)>;
3313def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETUGE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003314 (SELECT_I4 (CRORC $lhs, $rhs), $tval, $fval)>;
3315def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003316 (SELECT_I4 (CRANDC $rhs, $lhs), $tval, $fval)>;
3317def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETUGT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003318 (SELECT_I4 (CRANDC $lhs, $rhs), $tval, $fval)>;
3319def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETNE)),
3320 (SELECT_I4 (CRXOR $lhs, $rhs), $tval, $fval)>;
3321
3322def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003323 (SELECT_I8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3324def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETULT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003325 (SELECT_I8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3326def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003327 (SELECT_I8 (CRORC $lhs, $rhs), $tval, $fval)>;
3328def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETULE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003329 (SELECT_I8 (CRORC $rhs, $lhs), $tval, $fval)>;
3330def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETEQ)),
3331 (SELECT_I8 (CREQV $lhs, $rhs), $tval, $fval)>;
3332def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003333 (SELECT_I8 (CRORC $rhs, $lhs), $tval, $fval)>;
3334def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETUGE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003335 (SELECT_I8 (CRORC $lhs, $rhs), $tval, $fval)>;
3336def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003337 (SELECT_I8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3338def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETUGT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003339 (SELECT_I8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3340def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETNE)),
3341 (SELECT_I8 (CRXOR $lhs, $rhs), $tval, $fval)>;
3342
3343def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003344 (SELECT_F4 (CRANDC $lhs, $rhs), $tval, $fval)>;
3345def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETULT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003346 (SELECT_F4 (CRANDC $rhs, $lhs), $tval, $fval)>;
3347def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003348 (SELECT_F4 (CRORC $lhs, $rhs), $tval, $fval)>;
3349def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETULE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003350 (SELECT_F4 (CRORC $rhs, $lhs), $tval, $fval)>;
3351def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETEQ)),
3352 (SELECT_F4 (CREQV $lhs, $rhs), $tval, $fval)>;
3353def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003354 (SELECT_F4 (CRORC $rhs, $lhs), $tval, $fval)>;
3355def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETUGE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003356 (SELECT_F4 (CRORC $lhs, $rhs), $tval, $fval)>;
3357def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003358 (SELECT_F4 (CRANDC $rhs, $lhs), $tval, $fval)>;
3359def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETUGT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003360 (SELECT_F4 (CRANDC $lhs, $rhs), $tval, $fval)>;
3361def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETNE)),
3362 (SELECT_F4 (CRXOR $lhs, $rhs), $tval, $fval)>;
3363
3364def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003365 (SELECT_F8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3366def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETULT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003367 (SELECT_F8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3368def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003369 (SELECT_F8 (CRORC $lhs, $rhs), $tval, $fval)>;
3370def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETULE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003371 (SELECT_F8 (CRORC $rhs, $lhs), $tval, $fval)>;
3372def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETEQ)),
3373 (SELECT_F8 (CREQV $lhs, $rhs), $tval, $fval)>;
3374def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003375 (SELECT_F8 (CRORC $rhs, $lhs), $tval, $fval)>;
3376def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETUGE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003377 (SELECT_F8 (CRORC $lhs, $rhs), $tval, $fval)>;
3378def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003379 (SELECT_F8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3380def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETUGT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003381 (SELECT_F8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3382def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETNE)),
3383 (SELECT_F8 (CRXOR $lhs, $rhs), $tval, $fval)>;
3384
3385def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003386 (SELECT_VRRC (CRANDC $lhs, $rhs), $tval, $fval)>;
3387def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETULT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003388 (SELECT_VRRC (CRANDC $rhs, $lhs), $tval, $fval)>;
3389def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003390 (SELECT_VRRC (CRORC $lhs, $rhs), $tval, $fval)>;
3391def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETULE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003392 (SELECT_VRRC (CRORC $rhs, $lhs), $tval, $fval)>;
3393def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETEQ)),
3394 (SELECT_VRRC (CREQV $lhs, $rhs), $tval, $fval)>;
3395def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003396 (SELECT_VRRC (CRORC $rhs, $lhs), $tval, $fval)>;
3397def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETUGE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003398 (SELECT_VRRC (CRORC $lhs, $rhs), $tval, $fval)>;
3399def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003400 (SELECT_VRRC (CRANDC $rhs, $lhs), $tval, $fval)>;
3401def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETUGT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003402 (SELECT_VRRC (CRANDC $lhs, $rhs), $tval, $fval)>;
3403def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETNE)),
3404 (SELECT_VRRC (CRXOR $lhs, $rhs), $tval, $fval)>;
3405
3406let usesCustomInserter = 1 in {
3407def ANDIo_1_EQ_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in),
3408 "#ANDIo_1_EQ_BIT",
3409 [(set i1:$dst, (trunc (not i32:$in)))]>;
3410def ANDIo_1_GT_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in),
3411 "#ANDIo_1_GT_BIT",
3412 [(set i1:$dst, (trunc i32:$in))]>;
3413
3414def ANDIo_1_EQ_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in),
3415 "#ANDIo_1_EQ_BIT8",
3416 [(set i1:$dst, (trunc (not i64:$in)))]>;
3417def ANDIo_1_GT_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in),
3418 "#ANDIo_1_GT_BIT8",
3419 [(set i1:$dst, (trunc i64:$in))]>;
3420}
3421
3422def : Pat<(i1 (not (trunc i32:$in))),
3423 (ANDIo_1_EQ_BIT $in)>;
3424def : Pat<(i1 (not (trunc i64:$in))),
3425 (ANDIo_1_EQ_BIT8 $in)>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003426
3427//===----------------------------------------------------------------------===//
3428// PowerPC Instructions used for assembler/disassembler only
3429//
3430
Joerg Sonnenberger9dedceb2014-08-05 13:34:01 +00003431// FIXME: For B=0 or B > 8, the registers following RT are used.
3432// WARNING: Do not add patterns for this instruction without fixing this.
3433def LSWI : XForm_base_r3xo<31, 597, (outs gprc:$RT), (ins gprc:$A, u5imm:$B),
3434 "lswi $RT, $A, $B", IIC_LdStLoad, []>;
3435
3436// FIXME: For B=0 or B > 8, the registers following RT are used.
3437// WARNING: Do not add patterns for this instruction without fixing this.
3438def STSWI : XForm_base_r3xo<31, 725, (outs), (ins gprc:$RT, gprc:$A, u5imm:$B),
3439 "stswi $RT, $A, $B", IIC_LdStLoad, []>;
3440
Ulrich Weigand300b6872013-05-03 19:51:09 +00003441def ISYNC : XLForm_2_ext<19, 150, 0, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003442 "isync", IIC_SprISYNC, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003443
3444def ICBI : XForm_1a<31, 982, (outs), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003445 "icbi $src", IIC_LdStICBI, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003446
Sylvestre Ledru9be0b772015-02-05 18:57:02 +00003447// We used to have EIEIO as value but E[0-9A-Z] is a reserved name
3448def EnforceIEIO : XForm_24_eieio<31, 854, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003449 "eieio", IIC_LdStLoad, []>;
Ulrich Weigand98fcc7b2013-07-01 17:06:26 +00003450
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003451def WAIT : XForm_24_sync<31, 62, (outs), (ins i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003452 "wait $L", IIC_LdStLoad, []>;
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003453
Joerg Sonnenberger99ef10f2014-07-29 23:16:31 +00003454def MBAR : XForm_mbar<31, 854, (outs), (ins u5imm:$MO),
3455 "mbar $MO", IIC_LdStLoad>, Requires<[IsBookE]>;
3456
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +00003457def MTSR: XForm_sr<31, 210, (outs), (ins gprc:$RS, u4imm:$SR),
3458 "mtsr $SR, $RS", IIC_SprMTSR>;
3459
3460def MFSR: XForm_sr<31, 595, (outs gprc:$RS), (ins u4imm:$SR),
3461 "mfsr $RS, $SR", IIC_SprMFSR>;
3462
3463def MTSRIN: XForm_srin<31, 242, (outs), (ins gprc:$RS, gprc:$RB),
3464 "mtsrin $RS, $RB", IIC_SprMTSR>;
3465
3466def MFSRIN: XForm_srin<31, 659, (outs gprc:$RS), (ins gprc:$RB),
3467 "mfsrin $RS, $RB", IIC_SprMFSR>;
3468
Roman Divacky62cb6352013-09-12 17:50:54 +00003469def MTMSR: XForm_mtmsr<31, 146, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003470 "mtmsr $RS, $L", IIC_SprMTMSR>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003471
Joerg Sonnenbergerb97f3192014-07-30 10:32:51 +00003472def WRTEE: XForm_mtmsr<31, 131, (outs), (ins gprc:$RS),
3473 "wrtee $RS", IIC_SprMTMSR>, Requires<[IsBookE]> {
3474 let L = 0;
3475}
3476
3477def WRTEEI: I<31, (outs), (ins i1imm:$E), "wrteei $E", IIC_SprMTMSR>,
3478 Requires<[IsBookE]> {
3479 bits<1> E;
3480
3481 let Inst{16} = E;
3482 let Inst{21-30} = 163;
3483}
3484
Joerg Sonnenberger0d5e0682014-08-09 13:58:31 +00003485def DCCCI : XForm_tlb<454, (outs), (ins gprc:$A, gprc:$B),
3486 "dccci $A, $B", IIC_LdStLoad>, Requires<[IsPPC4xx]>;
3487def ICCCI : XForm_tlb<966, (outs), (ins gprc:$A, gprc:$B),
3488 "iccci $A, $B", IIC_LdStLoad>, Requires<[IsPPC4xx]>;
Joerg Sonnenberger41247122014-08-05 14:40:32 +00003489
Joerg Sonnenberger0d5e0682014-08-09 13:58:31 +00003490def : InstAlias<"dci 0", (DCCCI R0, R0)>, Requires<[IsPPC4xx]>;
3491def : InstAlias<"dccci", (DCCCI R0, R0)>, Requires<[IsPPC4xx]>;
3492def : InstAlias<"ici 0", (ICCCI R0, R0)>, Requires<[IsPPC4xx]>;
3493def : InstAlias<"iccci", (ICCCI R0, R0)>, Requires<[IsPPC4xx]>;
Joerg Sonnenberger41247122014-08-05 14:40:32 +00003494
Roman Divacky62cb6352013-09-12 17:50:54 +00003495def MFMSR : XForm_rs<31, 83, (outs gprc:$RT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003496 "mfmsr $RT", IIC_SprMFMSR, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003497
3498def MTMSRD : XForm_mtmsr<31, 178, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003499 "mtmsrd $RS, $L", IIC_SprMTMSRD>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003500
Hal Finkel64202162015-01-15 01:00:53 +00003501def MCRFS : XLForm_3<63, 64, (outs crrc:$BF), (ins crrc:$BFA),
3502 "mcrfs $BF, $BFA", IIC_BrMCR>;
3503
3504def MTFSFI : XLForm_4<63, 134, (outs crrc:$BF), (ins i32imm:$U, i32imm:$W),
3505 "mtfsfi $BF, $U, $W", IIC_IntMFFS>;
3506
3507def MTFSFIo : XLForm_4<63, 134, (outs crrc:$BF), (ins i32imm:$U, i32imm:$W),
3508 "mtfsfi. $BF, $U, $W", IIC_IntMFFS>, isDOT;
3509
3510def : InstAlias<"mtfsfi $BF, $U", (MTFSFI crrc:$BF, i32imm:$U, 0)>;
3511def : InstAlias<"mtfsfi. $BF, $U", (MTFSFIo crrc:$BF, i32imm:$U, 0)>;
3512
3513def MTFSF : XFLForm_1<63, 711, (outs),
3514 (ins i32imm:$FLM, f8rc:$FRB, i32imm:$L, i32imm:$W),
3515 "mtfsf $FLM, $FRB, $L, $W", IIC_IntMFFS, []>;
3516def MTFSFo : XFLForm_1<63, 711, (outs),
3517 (ins i32imm:$FLM, f8rc:$FRB, i32imm:$L, i32imm:$W),
3518 "mtfsf. $FLM, $FRB, $L, $W", IIC_IntMFFS, []>, isDOT;
3519
3520def : InstAlias<"mtfsf $FLM, $FRB", (MTFSF i32imm:$FLM, f8rc:$FRB, 0, 0)>;
3521def : InstAlias<"mtfsf. $FLM, $FRB", (MTFSFo i32imm:$FLM, f8rc:$FRB, 0, 0)>;
3522
Roman Divacky62cb6352013-09-12 17:50:54 +00003523def SLBIE : XForm_16b<31, 434, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003524 "slbie $RB", IIC_SprSLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003525
3526def SLBMTE : XForm_26<31, 402, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003527 "slbmte $RS, $RB", IIC_SprSLBMTE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003528
3529def SLBMFEE : XForm_26<31, 915, (outs gprc:$RT), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003530 "slbmfee $RT, $RB", IIC_SprSLBMFEE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003531
Hal Finkel3e5a3602013-11-27 23:26:09 +00003532def SLBIA : XForm_0<31, 498, (outs), (ins), "slbia", IIC_SprSLBIA, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003533
Joerg Sonnenbergerc03105b2014-08-02 20:16:29 +00003534def TLBIA : XForm_0<31, 370, (outs), (ins),
3535 "tlbia", IIC_SprTLBIA, []>;
3536
Roman Divacky62cb6352013-09-12 17:50:54 +00003537def TLBSYNC : XForm_0<31, 566, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003538 "tlbsync", IIC_SprTLBSYNC, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003539
3540def TLBIEL : XForm_16b<31, 274, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003541 "tlbiel $RB", IIC_SprTLBIEL, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003542
Joerg Sonnenberger5995e002014-08-04 23:49:45 +00003543def TLBLD : XForm_16b<31, 978, (outs), (ins gprc:$RB),
3544 "tlbld $RB", IIC_LdStLoad, []>, Requires<[IsPPC6xx]>;
3545def TLBLI : XForm_16b<31, 1010, (outs), (ins gprc:$RB),
3546 "tlbli $RB", IIC_LdStLoad, []>, Requires<[IsPPC6xx]>;
3547
Roman Divacky62cb6352013-09-12 17:50:54 +00003548def TLBIE : XForm_26<31, 306, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003549 "tlbie $RB,$RS", IIC_SprTLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003550
Joerg Sonnenbergerc5fe19d2014-07-30 22:51:15 +00003551def TLBSX : XForm_tlb<914, (outs), (ins gprc:$A, gprc:$B), "tlbsx $A, $B",
3552 IIC_LdStLoad>, Requires<[IsBookE]>;
3553
3554def TLBIVAX : XForm_tlb<786, (outs), (ins gprc:$A, gprc:$B), "tlbivax $A, $B",
3555 IIC_LdStLoad>, Requires<[IsBookE]>;
Joerg Sonnenbergerfee94b42014-07-30 20:44:04 +00003556
3557def TLBRE : XForm_24_eieio<31, 946, (outs), (ins),
3558 "tlbre", IIC_LdStLoad, []>, Requires<[IsBookE]>;
3559
3560def TLBWE : XForm_24_eieio<31, 978, (outs), (ins),
3561 "tlbwe", IIC_LdStLoad, []>, Requires<[IsBookE]>;
3562
Joerg Sonnenberger6c3e3852014-08-04 21:28:22 +00003563def TLBRE2 : XForm_tlbws<31, 946, (outs gprc:$RS), (ins gprc:$A, i1imm:$WS),
3564 "tlbre $RS, $A, $WS", IIC_LdStLoad, []>, Requires<[IsPPC4xx]>;
3565
3566def TLBWE2 : XForm_tlbws<31, 978, (outs), (ins gprc:$RS, gprc:$A, i1imm:$WS),
3567 "tlbwe $RS, $A, $WS", IIC_LdStLoad, []>, Requires<[IsPPC4xx]>;
3568
3569def TLBSX2 : XForm_base_r3xo<31, 914, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3570 "tlbsx $RST, $A, $B", IIC_LdStLoad, []>,
3571 Requires<[IsPPC4xx]>;
3572def TLBSX2D : XForm_base_r3xo<31, 914, (outs),
3573 (ins gprc:$RST, gprc:$A, gprc:$B),
3574 "tlbsx. $RST, $A, $B", IIC_LdStLoad, []>,
3575 Requires<[IsPPC4xx]>, isDOT;
3576
Joerg Sonnenbergera3d4dc92014-08-07 12:39:59 +00003577def RFID : XForm_0<19, 18, (outs), (ins), "rfid", IIC_IntRFID, []>;
3578
Joerg Sonnenberger83ef5c72014-08-07 12:35:16 +00003579def RFI : XForm_0<19, 50, (outs), (ins), "rfi", IIC_SprRFI, []>,
Joerg Sonnenberger13076552014-07-29 23:45:20 +00003580 Requires<[IsBookE]>;
3581def RFCI : XForm_0<19, 51, (outs), (ins), "rfci", IIC_BrB, []>,
3582 Requires<[IsBookE]>;
Joerg Sonnenbergeraccbc942014-07-29 15:49:09 +00003583
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003584def RFDI : XForm_0<19, 39, (outs), (ins), "rfdi", IIC_BrB, []>,
3585 Requires<[IsE500]>;
3586def RFMCI : XForm_0<19, 38, (outs), (ins), "rfmci", IIC_BrB, []>,
3587 Requires<[IsE500]>;
Joerg Sonnenberger68092872014-07-30 21:09:03 +00003588
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003589def MFDCR : XFXForm_1<31, 323, (outs gprc:$RT), (ins i32imm:$SPR),
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003590 "mfdcr $RT, $SPR", IIC_SprMFSPR>, Requires<[IsPPC4xx]>;
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003591def MTDCR : XFXForm_1<31, 451, (outs), (ins gprc:$RT, i32imm:$SPR),
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003592 "mtdcr $SPR, $RT", IIC_SprMTSPR>, Requires<[IsPPC4xx]>;
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003593
Hal Finkel59016762014-11-25 00:30:11 +00003594def ATTN : XForm_attn<0, 256, (outs), (ins), "attn", IIC_BrB>;
3595
Hal Finkel378107d2014-11-30 10:15:56 +00003596def LBZCIX : XForm_base_r3xo<31, 853, (outs gprc:$RST), (ins gprc:$A, gprc:$B),
3597 "lbzcix $RST, $A, $B", IIC_LdStLoad, []>;
3598def LHZCIX : XForm_base_r3xo<31, 821, (outs gprc:$RST), (ins gprc:$A, gprc:$B),
3599 "lhzcix $RST, $A, $B", IIC_LdStLoad, []>;
3600def LWZCIX : XForm_base_r3xo<31, 789, (outs gprc:$RST), (ins gprc:$A, gprc:$B),
3601 "lwzcix $RST, $A, $B", IIC_LdStLoad, []>;
3602def LDCIX : XForm_base_r3xo<31, 885, (outs gprc:$RST), (ins gprc:$A, gprc:$B),
3603 "ldcix $RST, $A, $B", IIC_LdStLoad, []>;
3604
3605def STBCIX : XForm_base_r3xo<31, 981, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3606 "stbcix $RST, $A, $B", IIC_LdStLoad, []>;
3607def STHCIX : XForm_base_r3xo<31, 949, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3608 "sthcix $RST, $A, $B", IIC_LdStLoad, []>;
3609def STWCIX : XForm_base_r3xo<31, 917, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3610 "stwcix $RST, $A, $B", IIC_LdStLoad, []>;
3611def STDCIX : XForm_base_r3xo<31, 1013, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3612 "stdcix $RST, $A, $B", IIC_LdStLoad, []>;
3613
Ulrich Weigandd8394902013-05-03 19:50:27 +00003614//===----------------------------------------------------------------------===//
3615// PowerPC Assembler Instruction Aliases
3616//
3617
3618// Pseudo-instructions for alternate assembly syntax (never used by codegen).
3619// These are aliases that require C++ handling to convert to the target
3620// instruction, while InstAliases can be handled directly by tblgen.
3621class PPCAsmPseudo<string asm, dag iops>
3622 : Instruction {
3623 let Namespace = "PPC";
3624 bit PPC64 = 0; // Default value, override with isPPC64
3625
3626 let OutOperandList = (outs);
3627 let InOperandList = iops;
3628 let Pattern = [];
3629 let AsmString = asm;
3630 let isAsmParserOnly = 1;
3631 let isPseudo = 1;
3632}
3633
Ulrich Weigand4c440322013-06-10 17:19:43 +00003634def : InstAlias<"sc", (SC 0)>;
3635
Hal Finkelfe3368c2014-10-02 22:34:22 +00003636def : InstAlias<"sync", (SYNC 0)>, Requires<[HasSYNC]>;
Hal Finkeld86e90a2015-04-23 23:05:08 +00003637def : InstAlias<"msync", (SYNC 0), 0>, Requires<[HasSYNC]>;
Hal Finkelfe3368c2014-10-02 22:34:22 +00003638def : InstAlias<"lwsync", (SYNC 1)>, Requires<[HasSYNC]>;
3639def : InstAlias<"ptesync", (SYNC 2)>, Requires<[HasSYNC]>;
Ulrich Weigand797f1a32013-07-01 16:37:52 +00003640
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003641def : InstAlias<"wait", (WAIT 0)>;
3642def : InstAlias<"waitrsv", (WAIT 1)>;
3643def : InstAlias<"waitimpl", (WAIT 2)>;
3644
Joerg Sonnenberger24507682014-07-29 23:31:27 +00003645def : InstAlias<"mbar", (MBAR 0)>, Requires<[IsBookE]>;
3646
Hal Finkelfefcfff2015-04-23 22:47:57 +00003647def DCBTx : PPCAsmPseudo<"dcbt $dst", (ins memrr:$dst)>;
3648def DCBTSTx : PPCAsmPseudo<"dcbtst $dst", (ins memrr:$dst)>;
3649
3650def DCBTCT : PPCAsmPseudo<"dcbtct $dst, $TH", (ins memrr:$dst, u5imm:$TH)>;
3651def DCBTDS : PPCAsmPseudo<"dcbtds $dst, $TH", (ins memrr:$dst, u5imm:$TH)>;
3652def DCBTT : PPCAsmPseudo<"dcbtt $dst", (ins memrr:$dst)>;
3653
3654def DCBTSTCT : PPCAsmPseudo<"dcbtstct $dst, $TH", (ins memrr:$dst, u5imm:$TH)>;
3655def DCBTSTDS : PPCAsmPseudo<"dcbtstds $dst, $TH", (ins memrr:$dst, u5imm:$TH)>;
3656def DCBTSTT : PPCAsmPseudo<"dcbtstt $dst", (ins memrr:$dst)>;
3657
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00003658def : InstAlias<"crset $bx", (CREQV crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
3659def : InstAlias<"crclr $bx", (CRXOR crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
3660def : InstAlias<"crmove $bx, $by", (CROR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
3661def : InstAlias<"crnot $bx, $by", (CRNOR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
3662
Ulrich Weigandae9cf582013-07-03 12:32:41 +00003663def : InstAlias<"mtxer $Rx", (MTSPR 1, gprc:$Rx)>;
3664def : InstAlias<"mfxer $Rx", (MFSPR gprc:$Rx, 1)>;
3665
Joerg Sonnenberger853feaa2014-08-07 13:16:58 +00003666def : InstAlias<"mfrtcu $Rx", (MFSPR gprc:$Rx, 4)>;
3667def : InstAlias<"mfrtcl $Rx", (MFSPR gprc:$Rx, 5)>;
3668
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003669def : InstAlias<"mtdscr $Rx", (MTSPR 17, gprc:$Rx)>;
3670def : InstAlias<"mfdscr $Rx", (MFSPR gprc:$Rx, 17)>;
3671
Joerg Sonnenberger053566a2014-07-29 22:42:44 +00003672def : InstAlias<"mtdsisr $Rx", (MTSPR 18, gprc:$Rx)>;
3673def : InstAlias<"mfdsisr $Rx", (MFSPR gprc:$Rx, 18)>;
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003674
3675def : InstAlias<"mtdar $Rx", (MTSPR 19, gprc:$Rx)>;
3676def : InstAlias<"mfdar $Rx", (MFSPR gprc:$Rx, 19)>;
3677
3678def : InstAlias<"mtdec $Rx", (MTSPR 22, gprc:$Rx)>;
3679def : InstAlias<"mfdec $Rx", (MFSPR gprc:$Rx, 22)>;
3680
3681def : InstAlias<"mtsdr1 $Rx", (MTSPR 25, gprc:$Rx)>;
3682def : InstAlias<"mfsdr1 $Rx", (MFSPR gprc:$Rx, 25)>;
3683
3684def : InstAlias<"mtsrr0 $Rx", (MTSPR 26, gprc:$Rx)>;
3685def : InstAlias<"mfsrr0 $Rx", (MFSPR gprc:$Rx, 26)>;
3686
3687def : InstAlias<"mtsrr1 $Rx", (MTSPR 27, gprc:$Rx)>;
3688def : InstAlias<"mfsrr1 $Rx", (MFSPR gprc:$Rx, 27)>;
3689
Joerg Sonnenberger936a4c82014-08-05 14:53:05 +00003690def : InstAlias<"mtsrr2 $Rx", (MTSPR 990, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3691def : InstAlias<"mfsrr2 $Rx", (MFSPR gprc:$Rx, 990)>, Requires<[IsPPC4xx]>;
3692
3693def : InstAlias<"mtsrr3 $Rx", (MTSPR 991, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3694def : InstAlias<"mfsrr3 $Rx", (MFSPR gprc:$Rx, 991)>, Requires<[IsPPC4xx]>;
3695
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003696def : InstAlias<"mtcfar $Rx", (MTSPR 28, gprc:$Rx)>;
3697def : InstAlias<"mfcfar $Rx", (MFSPR gprc:$Rx, 28)>;
3698
3699def : InstAlias<"mtamr $Rx", (MTSPR 29, gprc:$Rx)>;
3700def : InstAlias<"mfamr $Rx", (MFSPR gprc:$Rx, 29)>;
3701
Joerg Sonnenberger9e281bf2014-07-30 23:59:11 +00003702def : InstAlias<"mtpid $Rx", (MTSPR 48, gprc:$Rx)>, Requires<[IsBookE]>;
3703def : InstAlias<"mfpid $Rx", (MFSPR gprc:$Rx, 48)>, Requires<[IsBookE]>;
3704
Ulrich Weigande840ee22013-07-08 15:20:38 +00003705def : InstAlias<"mftb $Rx", (MFTB gprc:$Rx, 268)>;
Joerg Sonnenberger6e842b32014-08-04 20:28:34 +00003706def : InstAlias<"mftbl $Rx", (MFTB gprc:$Rx, 268)>;
Ulrich Weigande840ee22013-07-08 15:20:38 +00003707def : InstAlias<"mftbu $Rx", (MFTB gprc:$Rx, 269)>;
3708
Joerg Sonnenberger1837a7b2014-08-07 13:06:23 +00003709def : InstAlias<"mttbl $Rx", (MTSPR 284, gprc:$Rx)>;
3710def : InstAlias<"mttbu $Rx", (MTSPR 285, gprc:$Rx)>;
3711
Joerg Sonnenberger048284e2014-08-05 14:18:16 +00003712def : InstAlias<"mftblo $Rx", (MFSPR gprc:$Rx, 989)>, Requires<[IsPPC4xx]>;
3713def : InstAlias<"mttblo $Rx", (MTSPR 989, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3714def : InstAlias<"mftbhi $Rx", (MFSPR gprc:$Rx, 988)>, Requires<[IsPPC4xx]>;
3715def : InstAlias<"mttbhi $Rx", (MTSPR 988, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3716
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003717def : InstAlias<"xnop", (XORI R0, R0, 0)>;
3718
Ulrich Weigandd8394902013-05-03 19:50:27 +00003719def : InstAlias<"mr $rA, $rB", (OR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003720def : InstAlias<"mr. $rA, $rB", (OR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3721
3722def : InstAlias<"not $rA, $rB", (NOR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3723def : InstAlias<"not. $rA, $rB", (NOR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3724
Ulrich Weigand49f487e2013-07-03 17:59:07 +00003725def : InstAlias<"mtcr $rA", (MTCRF8 255, g8rc:$rA)>;
3726
Joerg Sonnenberger74052102014-08-04 17:07:41 +00003727foreach BATR = 0-3 in {
3728 def : InstAlias<"mtdbatu "#BATR#", $Rx",
3729 (MTSPR !add(BATR, !add(BATR, 536)), gprc:$Rx)>,
3730 Requires<[IsPPC6xx]>;
3731 def : InstAlias<"mfdbatu $Rx, "#BATR,
3732 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 536)))>,
3733 Requires<[IsPPC6xx]>;
3734 def : InstAlias<"mtdbatl "#BATR#", $Rx",
3735 (MTSPR !add(BATR, !add(BATR, 537)), gprc:$Rx)>,
3736 Requires<[IsPPC6xx]>;
3737 def : InstAlias<"mfdbatl $Rx, "#BATR,
3738 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 537)))>,
3739 Requires<[IsPPC6xx]>;
3740 def : InstAlias<"mtibatu "#BATR#", $Rx",
3741 (MTSPR !add(BATR, !add(BATR, 528)), gprc:$Rx)>,
3742 Requires<[IsPPC6xx]>;
3743 def : InstAlias<"mfibatu $Rx, "#BATR,
3744 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 528)))>,
3745 Requires<[IsPPC6xx]>;
3746 def : InstAlias<"mtibatl "#BATR#", $Rx",
3747 (MTSPR !add(BATR, !add(BATR, 529)), gprc:$Rx)>,
3748 Requires<[IsPPC6xx]>;
3749 def : InstAlias<"mfibatl $Rx, "#BATR,
3750 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 529)))>,
3751 Requires<[IsPPC6xx]>;
3752}
3753
Joerg Sonnenbergerc4ce4292014-08-05 15:45:15 +00003754foreach BR = 0-7 in {
3755 def : InstAlias<"mfbr"#BR#" $Rx",
3756 (MFDCR gprc:$Rx, !add(BR, 0x80))>,
3757 Requires<[IsPPC4xx]>;
3758 def : InstAlias<"mtbr"#BR#" $Rx",
3759 (MTDCR gprc:$Rx, !add(BR, 0x80))>,
3760 Requires<[IsPPC4xx]>;
3761}
3762
Joerg Sonnenberger51cf7332014-08-04 22:56:42 +00003763def : InstAlias<"mtdccr $Rx", (MTSPR 1018, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3764def : InstAlias<"mfdccr $Rx", (MFSPR gprc:$Rx, 1018)>, Requires<[IsPPC4xx]>;
3765
3766def : InstAlias<"mticcr $Rx", (MTSPR 1019, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3767def : InstAlias<"mficcr $Rx", (MFSPR gprc:$Rx, 1019)>, Requires<[IsPPC4xx]>;
3768
3769def : InstAlias<"mtdear $Rx", (MTSPR 981, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3770def : InstAlias<"mfdear $Rx", (MFSPR gprc:$Rx, 981)>, Requires<[IsPPC4xx]>;
3771
3772def : InstAlias<"mtesr $Rx", (MTSPR 980, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3773def : InstAlias<"mfesr $Rx", (MFSPR gprc:$Rx, 980)>, Requires<[IsPPC4xx]>;
3774
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +00003775def : InstAlias<"mfspefscr $Rx", (MFSPR gprc:$Rx, 512)>;
3776def : InstAlias<"mtspefscr $Rx", (MTSPR 512, gprc:$Rx)>;
3777
Joerg Sonnenberger755ffa92014-08-04 23:53:42 +00003778def : InstAlias<"mttcr $Rx", (MTSPR 986, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3779def : InstAlias<"mftcr $Rx", (MFSPR gprc:$Rx, 986)>, Requires<[IsPPC4xx]>;
3780
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003781def LAx : PPCAsmPseudo<"la $rA, $addr", (ins gprc:$rA, memri:$addr)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003782
Ulrich Weigand4069e242013-06-25 13:16:48 +00003783def SUBI : PPCAsmPseudo<"subi $rA, $rB, $imm",
3784 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3785def SUBIS : PPCAsmPseudo<"subis $rA, $rB, $imm",
3786 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3787def SUBIC : PPCAsmPseudo<"subic $rA, $rB, $imm",
3788 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3789def SUBICo : PPCAsmPseudo<"subic. $rA, $rB, $imm",
3790 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3791
3792def : InstAlias<"sub $rA, $rB, $rC", (SUBF8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3793def : InstAlias<"sub. $rA, $rB, $rC", (SUBF8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3794def : InstAlias<"subc $rA, $rB, $rC", (SUBFC8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3795def : InstAlias<"subc. $rA, $rB, $rC", (SUBFC8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3796
Roman Divacky62cb6352013-09-12 17:50:54 +00003797def : InstAlias<"mtmsrd $RS", (MTMSRD gprc:$RS, 0)>;
3798def : InstAlias<"mtmsr $RS", (MTMSR gprc:$RS, 0)>;
3799
Joerg Sonnenberger84d35df2014-08-07 13:35:34 +00003800def : InstAlias<"mfasr $RT", (MFSPR gprc:$RT, 280)>;
3801def : InstAlias<"mtasr $RT", (MTSPR 280, gprc:$RT)>;
3802
Joerg Sonnenberger5002fb52014-08-04 17:26:15 +00003803foreach SPRG = 0-3 in {
3804 def : InstAlias<"mfsprg $RT, "#SPRG, (MFSPR gprc:$RT, !add(SPRG, 272))>;
3805 def : InstAlias<"mfsprg"#SPRG#" $RT", (MFSPR gprc:$RT, !add(SPRG, 272))>;
3806 def : InstAlias<"mtsprg "#SPRG#", $RT", (MTSPR !add(SPRG, 272), gprc:$RT)>;
3807 def : InstAlias<"mtsprg"#SPRG#" $RT", (MTSPR !add(SPRG, 272), gprc:$RT)>;
3808}
3809foreach SPRG = 4-7 in {
3810 def : InstAlias<"mfsprg $RT, "#SPRG, (MFSPR gprc:$RT, !add(SPRG, 256))>,
3811 Requires<[IsBookE]>;
3812 def : InstAlias<"mfsprg"#SPRG#" $RT", (MFSPR gprc:$RT, !add(SPRG, 256))>,
3813 Requires<[IsBookE]>;
3814 def : InstAlias<"mtsprg "#SPRG#", $RT", (MTSPR !add(SPRG, 256), gprc:$RT)>,
3815 Requires<[IsBookE]>;
3816 def : InstAlias<"mtsprg"#SPRG#" $RT", (MTSPR !add(SPRG, 256), gprc:$RT)>,
3817 Requires<[IsBookE]>;
3818}
Roman Divacky62cb6352013-09-12 17:50:54 +00003819
3820def : InstAlias<"mtasr $RS", (MTSPR 280, gprc:$RS)>;
3821
3822def : InstAlias<"mfdec $RT", (MFSPR gprc:$RT, 22)>;
3823def : InstAlias<"mtdec $RT", (MTSPR 22, gprc:$RT)>;
3824
3825def : InstAlias<"mfpvr $RT", (MFSPR gprc:$RT, 287)>;
3826
3827def : InstAlias<"mfsdr1 $RT", (MFSPR gprc:$RT, 25)>;
3828def : InstAlias<"mtsdr1 $RT", (MTSPR 25, gprc:$RT)>;
3829
3830def : InstAlias<"mfsrr0 $RT", (MFSPR gprc:$RT, 26)>;
3831def : InstAlias<"mfsrr1 $RT", (MFSPR gprc:$RT, 27)>;
3832def : InstAlias<"mtsrr0 $RT", (MTSPR 26, gprc:$RT)>;
3833def : InstAlias<"mtsrr1 $RT", (MTSPR 27, gprc:$RT)>;
3834
3835def : InstAlias<"tlbie $RB", (TLBIE R0, gprc:$RB)>;
3836
Joerg Sonnenberger6c3e3852014-08-04 21:28:22 +00003837def : InstAlias<"tlbrehi $RS, $A", (TLBRE2 gprc:$RS, gprc:$A, 0)>,
3838 Requires<[IsPPC4xx]>;
3839def : InstAlias<"tlbrelo $RS, $A", (TLBRE2 gprc:$RS, gprc:$A, 1)>,
3840 Requires<[IsPPC4xx]>;
3841def : InstAlias<"tlbwehi $RS, $A", (TLBWE2 gprc:$RS, gprc:$A, 0)>,
3842 Requires<[IsPPC4xx]>;
3843def : InstAlias<"tlbwelo $RS, $A", (TLBWE2 gprc:$RS, gprc:$A, 1)>,
3844 Requires<[IsPPC4xx]>;
3845
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003846def EXTLWI : PPCAsmPseudo<"extlwi $rA, $rS, $n, $b",
3847 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3848def EXTLWIo : PPCAsmPseudo<"extlwi. $rA, $rS, $n, $b",
3849 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3850def EXTRWI : PPCAsmPseudo<"extrwi $rA, $rS, $n, $b",
3851 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3852def EXTRWIo : PPCAsmPseudo<"extrwi. $rA, $rS, $n, $b",
3853 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3854def INSLWI : PPCAsmPseudo<"inslwi $rA, $rS, $n, $b",
3855 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3856def INSLWIo : PPCAsmPseudo<"inslwi. $rA, $rS, $n, $b",
3857 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3858def INSRWI : PPCAsmPseudo<"insrwi $rA, $rS, $n, $b",
3859 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3860def INSRWIo : PPCAsmPseudo<"insrwi. $rA, $rS, $n, $b",
3861 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3862def ROTRWI : PPCAsmPseudo<"rotrwi $rA, $rS, $n",
3863 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3864def ROTRWIo : PPCAsmPseudo<"rotrwi. $rA, $rS, $n",
3865 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003866def SLWI : PPCAsmPseudo<"slwi $rA, $rS, $n",
3867 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003868def SLWIo : PPCAsmPseudo<"slwi. $rA, $rS, $n",
3869 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003870def SRWI : PPCAsmPseudo<"srwi $rA, $rS, $n",
3871 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003872def SRWIo : PPCAsmPseudo<"srwi. $rA, $rS, $n",
3873 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3874def CLRRWI : PPCAsmPseudo<"clrrwi $rA, $rS, $n",
3875 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3876def CLRRWIo : PPCAsmPseudo<"clrrwi. $rA, $rS, $n",
3877 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3878def CLRLSLWI : PPCAsmPseudo<"clrlslwi $rA, $rS, $b, $n",
3879 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
3880def CLRLSLWIo : PPCAsmPseudo<"clrlslwi. $rA, $rS, $b, $n",
3881 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
3882
3883def : InstAlias<"rotlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
3884def : InstAlias<"rotlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
3885def : InstAlias<"rotlw $rA, $rS, $rB", (RLWNM gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
3886def : InstAlias<"rotlw. $rA, $rS, $rB", (RLWNMo gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
3887def : InstAlias<"clrlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
3888def : InstAlias<"clrlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
3889
Hal Finkelf4052342015-10-28 03:26:45 +00003890def : InstAlias<"cntlzw $rA, $rS", (CNTLZW gprc:$rA, gprc:$rS)>;
3891def : InstAlias<"cntlzw. $rA, $rS", (CNTLZWo gprc:$rA, gprc:$rS)>;
3892// The POWER variant
3893def : MnemonicAlias<"cntlz", "cntlzw">;
3894def : MnemonicAlias<"cntlz.", "cntlzw.">;
Hal Finkel57c6ac5e2015-02-10 18:45:02 +00003895
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003896def EXTLDI : PPCAsmPseudo<"extldi $rA, $rS, $n, $b",
3897 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3898def EXTLDIo : PPCAsmPseudo<"extldi. $rA, $rS, $n, $b",
3899 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3900def EXTRDI : PPCAsmPseudo<"extrdi $rA, $rS, $n, $b",
3901 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3902def EXTRDIo : PPCAsmPseudo<"extrdi. $rA, $rS, $n, $b",
3903 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3904def INSRDI : PPCAsmPseudo<"insrdi $rA, $rS, $n, $b",
3905 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3906def INSRDIo : PPCAsmPseudo<"insrdi. $rA, $rS, $n, $b",
3907 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3908def ROTRDI : PPCAsmPseudo<"rotrdi $rA, $rS, $n",
3909 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3910def ROTRDIo : PPCAsmPseudo<"rotrdi. $rA, $rS, $n",
3911 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003912def SLDI : PPCAsmPseudo<"sldi $rA, $rS, $n",
3913 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003914def SLDIo : PPCAsmPseudo<"sldi. $rA, $rS, $n",
3915 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003916def SRDI : PPCAsmPseudo<"srdi $rA, $rS, $n",
3917 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003918def SRDIo : PPCAsmPseudo<"srdi. $rA, $rS, $n",
3919 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3920def CLRRDI : PPCAsmPseudo<"clrrdi $rA, $rS, $n",
3921 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3922def CLRRDIo : PPCAsmPseudo<"clrrdi. $rA, $rS, $n",
3923 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3924def CLRLSLDI : PPCAsmPseudo<"clrlsldi $rA, $rS, $b, $n",
3925 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
3926def CLRLSLDIo : PPCAsmPseudo<"clrlsldi. $rA, $rS, $b, $n",
3927 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
3928
3929def : InstAlias<"rotldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
3930def : InstAlias<"rotldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
3931def : InstAlias<"rotld $rA, $rS, $rB", (RLDCL g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
3932def : InstAlias<"rotld. $rA, $rS, $rB", (RLDCLo g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
3933def : InstAlias<"clrldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
3934def : InstAlias<"clrldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003935
Hal Finkel6e9110a2015-03-28 19:42:41 +00003936def RLWINMbm : PPCAsmPseudo<"rlwinm $rA, $rS, $n, $b",
3937 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>;
3938def RLWINMobm : PPCAsmPseudo<"rlwinm. $rA, $rS, $n, $b",
3939 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>;
3940def RLWIMIbm : PPCAsmPseudo<"rlwimi $rA, $rS, $n, $b",
3941 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>;
3942def RLWIMIobm : PPCAsmPseudo<"rlwimi. $rA, $rS, $n, $b",
3943 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>;
3944def RLWNMbm : PPCAsmPseudo<"rlwnm $rA, $rS, $n, $b",
3945 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>;
3946def RLWNMobm : PPCAsmPseudo<"rlwnm. $rA, $rS, $n, $b",
3947 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>;
3948
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003949// These generic branch instruction forms are used for the assembler parser only.
3950// Defs and Uses are conservative, since we don't know the BO value.
3951let PPC970_Unit = 7 in {
3952 let Defs = [CTR], Uses = [CTR, RM] in {
3953 def gBC : BForm_3<16, 0, 0, (outs),
3954 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
3955 "bc $bo, $bi, $dst">;
3956 def gBCA : BForm_3<16, 1, 0, (outs),
3957 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
3958 "bca $bo, $bi, $dst">;
3959 }
3960 let Defs = [LR, CTR], Uses = [CTR, RM] in {
3961 def gBCL : BForm_3<16, 0, 1, (outs),
3962 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
3963 "bcl $bo, $bi, $dst">;
3964 def gBCLA : BForm_3<16, 1, 1, (outs),
3965 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
3966 "bcla $bo, $bi, $dst">;
3967 }
3968 let Defs = [CTR], Uses = [CTR, LR, RM] in
3969 def gBCLR : XLForm_2<19, 16, 0, (outs),
3970 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003971 "bclr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003972 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
3973 def gBCLRL : XLForm_2<19, 16, 1, (outs),
3974 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003975 "bclrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003976 let Defs = [CTR], Uses = [CTR, LR, RM] in
3977 def gBCCTR : XLForm_2<19, 528, 0, (outs),
3978 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003979 "bcctr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003980 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
3981 def gBCCTRL : XLForm_2<19, 528, 1, (outs),
3982 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003983 "bcctrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003984}
3985def : InstAlias<"bclr $bo, $bi", (gBCLR u5imm:$bo, crbitrc:$bi, 0)>;
3986def : InstAlias<"bclrl $bo, $bi", (gBCLRL u5imm:$bo, crbitrc:$bi, 0)>;
3987def : InstAlias<"bcctr $bo, $bi", (gBCCTR u5imm:$bo, crbitrc:$bi, 0)>;
3988def : InstAlias<"bcctrl $bo, $bi", (gBCCTRL u5imm:$bo, crbitrc:$bi, 0)>;
3989
Ulrich Weigand86247b62013-06-24 16:52:04 +00003990multiclass BranchSimpleMnemonic1<string name, string pm, int bo> {
3991 def : InstAlias<"b"#name#pm#" $bi, $dst", (gBC bo, crbitrc:$bi, condbrtarget:$dst)>;
3992 def : InstAlias<"b"#name#"a"#pm#" $bi, $dst", (gBCA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
3993 def : InstAlias<"b"#name#"lr"#pm#" $bi", (gBCLR bo, crbitrc:$bi, 0)>;
3994 def : InstAlias<"b"#name#"l"#pm#" $bi, $dst", (gBCL bo, crbitrc:$bi, condbrtarget:$dst)>;
3995 def : InstAlias<"b"#name#"la"#pm#" $bi, $dst", (gBCLA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
3996 def : InstAlias<"b"#name#"lrl"#pm#" $bi", (gBCLRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003997}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003998multiclass BranchSimpleMnemonic2<string name, string pm, int bo>
3999 : BranchSimpleMnemonic1<name, pm, bo> {
4000 def : InstAlias<"b"#name#"ctr"#pm#" $bi", (gBCCTR bo, crbitrc:$bi, 0)>;
4001 def : InstAlias<"b"#name#"ctrl"#pm#" $bi", (gBCCTRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00004002}
Ulrich Weigand86247b62013-06-24 16:52:04 +00004003defm : BranchSimpleMnemonic2<"t", "", 12>;
4004defm : BranchSimpleMnemonic2<"f", "", 4>;
4005defm : BranchSimpleMnemonic2<"t", "-", 14>;
4006defm : BranchSimpleMnemonic2<"f", "-", 6>;
4007defm : BranchSimpleMnemonic2<"t", "+", 15>;
4008defm : BranchSimpleMnemonic2<"f", "+", 7>;
4009defm : BranchSimpleMnemonic1<"dnzt", "", 8>;
4010defm : BranchSimpleMnemonic1<"dnzf", "", 0>;
4011defm : BranchSimpleMnemonic1<"dzt", "", 10>;
4012defm : BranchSimpleMnemonic1<"dzf", "", 2>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00004013
Ulrich Weigand86247b62013-06-24 16:52:04 +00004014multiclass BranchExtendedMnemonicPM<string name, string pm, int bibo> {
4015 def : InstAlias<"b"#name#pm#" $cc, $dst",
Ulrich Weigand39740622013-06-10 17:18:29 +00004016 (BCC bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004017 def : InstAlias<"b"#name#pm#" $dst",
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00004018 (BCC bibo, CR0, condbrtarget:$dst)>;
4019
Ulrich Weigand86247b62013-06-24 16:52:04 +00004020 def : InstAlias<"b"#name#"a"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00004021 (BCCA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004022 def : InstAlias<"b"#name#"a"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00004023 (BCCA bibo, CR0, abscondbrtarget:$dst)>;
4024
Ulrich Weigand86247b62013-06-24 16:52:04 +00004025 def : InstAlias<"b"#name#"lr"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00004026 (BCCLR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004027 def : InstAlias<"b"#name#"lr"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00004028 (BCCLR bibo, CR0)>;
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00004029
Ulrich Weigand86247b62013-06-24 16:52:04 +00004030 def : InstAlias<"b"#name#"ctr"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00004031 (BCCCTR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004032 def : InstAlias<"b"#name#"ctr"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00004033 (BCCCTR bibo, CR0)>;
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00004034
Ulrich Weigand86247b62013-06-24 16:52:04 +00004035 def : InstAlias<"b"#name#"l"#pm#" $cc, $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00004036 (BCCL bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004037 def : InstAlias<"b"#name#"l"#pm#" $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00004038 (BCCL bibo, CR0, condbrtarget:$dst)>;
4039
Ulrich Weigand86247b62013-06-24 16:52:04 +00004040 def : InstAlias<"b"#name#"la"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00004041 (BCCLA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004042 def : InstAlias<"b"#name#"la"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00004043 (BCCLA bibo, CR0, abscondbrtarget:$dst)>;
4044
Ulrich Weigand86247b62013-06-24 16:52:04 +00004045 def : InstAlias<"b"#name#"lrl"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00004046 (BCCLRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004047 def : InstAlias<"b"#name#"lrl"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00004048 (BCCLRL bibo, CR0)>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00004049
Ulrich Weigand86247b62013-06-24 16:52:04 +00004050 def : InstAlias<"b"#name#"ctrl"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00004051 (BCCCTRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004052 def : InstAlias<"b"#name#"ctrl"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00004053 (BCCCTRL bibo, CR0)>;
Ulrich Weigand39740622013-06-10 17:18:29 +00004054}
Ulrich Weigand86247b62013-06-24 16:52:04 +00004055multiclass BranchExtendedMnemonic<string name, int bibo> {
4056 defm : BranchExtendedMnemonicPM<name, "", bibo>;
4057 defm : BranchExtendedMnemonicPM<name, "-", !add(bibo, 2)>;
4058 defm : BranchExtendedMnemonicPM<name, "+", !add(bibo, 3)>;
4059}
Ulrich Weigand39740622013-06-10 17:18:29 +00004060defm : BranchExtendedMnemonic<"lt", 12>;
4061defm : BranchExtendedMnemonic<"gt", 44>;
4062defm : BranchExtendedMnemonic<"eq", 76>;
4063defm : BranchExtendedMnemonic<"un", 108>;
4064defm : BranchExtendedMnemonic<"so", 108>;
4065defm : BranchExtendedMnemonic<"ge", 4>;
4066defm : BranchExtendedMnemonic<"nl", 4>;
4067defm : BranchExtendedMnemonic<"le", 36>;
4068defm : BranchExtendedMnemonic<"ng", 36>;
4069defm : BranchExtendedMnemonic<"ne", 68>;
4070defm : BranchExtendedMnemonic<"nu", 100>;
4071defm : BranchExtendedMnemonic<"ns", 100>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00004072
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00004073def : InstAlias<"cmpwi $rA, $imm", (CMPWI CR0, gprc:$rA, s16imm:$imm)>;
4074def : InstAlias<"cmpw $rA, $rB", (CMPW CR0, gprc:$rA, gprc:$rB)>;
4075def : InstAlias<"cmplwi $rA, $imm", (CMPLWI CR0, gprc:$rA, u16imm:$imm)>;
4076def : InstAlias<"cmplw $rA, $rB", (CMPLW CR0, gprc:$rA, gprc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00004077def : InstAlias<"cmpdi $rA, $imm", (CMPDI CR0, g8rc:$rA, s16imm64:$imm)>;
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00004078def : InstAlias<"cmpd $rA, $rB", (CMPD CR0, g8rc:$rA, g8rc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00004079def : InstAlias<"cmpldi $rA, $imm", (CMPLDI CR0, g8rc:$rA, u16imm64:$imm)>;
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00004080def : InstAlias<"cmpld $rA, $rB", (CMPLD CR0, g8rc:$rA, g8rc:$rB)>;
4081
Ulrich Weigandc0944b52013-07-08 14:49:37 +00004082def : InstAlias<"cmpi $bf, 0, $rA, $imm", (CMPWI crrc:$bf, gprc:$rA, s16imm:$imm)>;
4083def : InstAlias<"cmp $bf, 0, $rA, $rB", (CMPW crrc:$bf, gprc:$rA, gprc:$rB)>;
4084def : InstAlias<"cmpli $bf, 0, $rA, $imm", (CMPLWI crrc:$bf, gprc:$rA, u16imm:$imm)>;
4085def : InstAlias<"cmpl $bf, 0, $rA, $rB", (CMPLW crrc:$bf, gprc:$rA, gprc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00004086def : InstAlias<"cmpi $bf, 1, $rA, $imm", (CMPDI crrc:$bf, g8rc:$rA, s16imm64:$imm)>;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00004087def : InstAlias<"cmp $bf, 1, $rA, $rB", (CMPD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00004088def : InstAlias<"cmpli $bf, 1, $rA, $imm", (CMPLDI crrc:$bf, g8rc:$rA, u16imm64:$imm)>;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00004089def : InstAlias<"cmpl $bf, 1, $rA, $rB", (CMPLD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
4090
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00004091multiclass TrapExtendedMnemonic<string name, int to> {
4092 def : InstAlias<"td"#name#"i $rA, $imm", (TDI to, g8rc:$rA, s16imm:$imm)>;
4093 def : InstAlias<"td"#name#" $rA, $rB", (TD to, g8rc:$rA, g8rc:$rB)>;
4094 def : InstAlias<"tw"#name#"i $rA, $imm", (TWI to, gprc:$rA, s16imm:$imm)>;
4095 def : InstAlias<"tw"#name#" $rA, $rB", (TW to, gprc:$rA, gprc:$rB)>;
4096}
4097defm : TrapExtendedMnemonic<"lt", 16>;
4098defm : TrapExtendedMnemonic<"le", 20>;
4099defm : TrapExtendedMnemonic<"eq", 4>;
4100defm : TrapExtendedMnemonic<"ge", 12>;
4101defm : TrapExtendedMnemonic<"gt", 8>;
4102defm : TrapExtendedMnemonic<"nl", 12>;
4103defm : TrapExtendedMnemonic<"ne", 24>;
4104defm : TrapExtendedMnemonic<"ng", 20>;
4105defm : TrapExtendedMnemonic<"llt", 2>;
4106defm : TrapExtendedMnemonic<"lle", 6>;
4107defm : TrapExtendedMnemonic<"lge", 5>;
4108defm : TrapExtendedMnemonic<"lgt", 1>;
4109defm : TrapExtendedMnemonic<"lnl", 5>;
4110defm : TrapExtendedMnemonic<"lng", 6>;
4111defm : TrapExtendedMnemonic<"u", 31>;
Robin Morissete1ca44b2014-10-02 22:27:07 +00004112
4113// Atomic loads
4114def : Pat<(atomic_load_8 iaddr:$src), (LBZ memri:$src)>;
4115def : Pat<(atomic_load_16 iaddr:$src), (LHZ memri:$src)>;
4116def : Pat<(atomic_load_32 iaddr:$src), (LWZ memri:$src)>;
4117def : Pat<(atomic_load_8 xaddr:$src), (LBZX memrr:$src)>;
4118def : Pat<(atomic_load_16 xaddr:$src), (LHZX memrr:$src)>;
4119def : Pat<(atomic_load_32 xaddr:$src), (LWZX memrr:$src)>;
4120
4121// Atomic stores
4122def : Pat<(atomic_store_8 iaddr:$ptr, i32:$val), (STB gprc:$val, memri:$ptr)>;
4123def : Pat<(atomic_store_16 iaddr:$ptr, i32:$val), (STH gprc:$val, memri:$ptr)>;
4124def : Pat<(atomic_store_32 iaddr:$ptr, i32:$val), (STW gprc:$val, memri:$ptr)>;
4125def : Pat<(atomic_store_8 xaddr:$ptr, i32:$val), (STBX gprc:$val, memrr:$ptr)>;
4126def : Pat<(atomic_store_16 xaddr:$ptr, i32:$val), (STHX gprc:$val, memrr:$ptr)>;
4127def : Pat<(atomic_store_32 xaddr:$ptr, i32:$val), (STWX gprc:$val, memrr:$ptr)>;