blob: 761801ad21d50a84374aa7efd357755a2ece7e9a [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000023#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000024#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000025#include "llvm/ADT/VectorExtras.h"
26#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerdc3adc82007-02-27 04:43:02 +000027#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000029#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000031#include "llvm/CodeGen/SelectionDAG.h"
32#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000033#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000034#include "llvm/Target/TargetOptions.h"
Evan Cheng8c5766e2006-10-04 18:33:38 +000035#include "llvm/Support/CommandLine.h"
Chris Lattnerf6a69662006-10-31 19:42:44 +000036#include "llvm/ADT/StringExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000037using namespace llvm;
38
39// FIXME: temporary.
Chris Lattner76ac0682005-11-15 00:40:23 +000040static cl::opt<bool> EnableFastCC("enable-x86-fastcc", cl::Hidden,
41 cl::desc("Enable fastcc on X86"));
Chris Lattner76ac0682005-11-15 00:40:23 +000042X86TargetLowering::X86TargetLowering(TargetMachine &TM)
43 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000044 Subtarget = &TM.getSubtarget<X86Subtarget>();
45 X86ScalarSSE = Subtarget->hasSSE2();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000046 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Evan Chengcde9e302006-01-27 08:10:46 +000047
Chris Lattner76ac0682005-11-15 00:40:23 +000048 // Set up the TargetLowering object.
49
50 // X86 is weird, it always uses i8 for shift amounts and setcc results.
51 setShiftAmountType(MVT::i8);
52 setSetCCResultType(MVT::i8);
53 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000054 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000055 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000056 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000057
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000058 if (Subtarget->isTargetDarwin()) {
Evan Chengb09a56f2006-03-17 20:31:41 +000059 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000060 setUseUnderscoreSetJmp(false);
61 setUseUnderscoreLongJmp(false);
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +000062 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000063 // MS runtime is weird: it exports _setjmp, but longjmp!
64 setUseUnderscoreSetJmp(true);
65 setUseUnderscoreLongJmp(false);
66 } else {
67 setUseUnderscoreSetJmp(true);
68 setUseUnderscoreLongJmp(true);
69 }
70
Evan Cheng20931a72006-03-16 21:47:42 +000071 // Add legal addressing mode scale values.
72 addLegalAddressScale(8);
73 addLegalAddressScale(4);
74 addLegalAddressScale(2);
75 // Enter the ones which require both scale + index last. These are more
76 // expensive.
77 addLegalAddressScale(9);
78 addLegalAddressScale(5);
79 addLegalAddressScale(3);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +000080
Chris Lattner76ac0682005-11-15 00:40:23 +000081 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000082 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
83 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
84 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000085 if (Subtarget->is64Bit())
86 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000087
Evan Cheng5d9fd972006-10-04 00:56:09 +000088 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
89
Chris Lattner76ac0682005-11-15 00:40:23 +000090 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
91 // operation.
92 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
93 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
94 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000095
Evan Cheng11b0a5d2006-09-08 06:48:29 +000096 if (Subtarget->is64Bit()) {
97 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000098 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000099 } else {
100 if (X86ScalarSSE)
101 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
102 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
103 else
104 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
105 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000106
107 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
108 // this operation.
109 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
110 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000111 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +0000112 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +0000113 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +0000114 else {
115 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
116 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
117 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000118
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000119 if (!Subtarget->is64Bit()) {
120 // Custom lower SINT_TO_FP and FP_TO_SINT from/to i64 in 32-bit mode.
121 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
122 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
123 }
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000124
Evan Cheng08390f62006-01-30 22:13:22 +0000125 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
126 // this operation.
127 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
128 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
129
130 if (X86ScalarSSE) {
131 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
132 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000133 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000134 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000135 }
136
137 // Handle FP_TO_UINT by promoting the destination to a larger signed
138 // conversion.
139 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
140 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
141 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
142
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000143 if (Subtarget->is64Bit()) {
144 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000145 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000146 } else {
147 if (X86ScalarSSE && !Subtarget->hasSSE3())
148 // Expand FP_TO_UINT into a select.
149 // FIXME: We would like to use a Custom expander here eventually to do
150 // the optimal thing for SSE vs. the default expansion in the legalizer.
151 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
152 else
153 // With SSE3 we can use fisttpll to convert to a signed i64.
154 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
155 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000156
Chris Lattner55c17f92006-12-05 18:22:22 +0000157 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Chris Lattnerc20b7e82006-12-05 18:45:06 +0000158 if (!X86ScalarSSE) {
159 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
160 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
161 }
Chris Lattner30107e62005-12-23 05:15:23 +0000162
Evan Cheng0d41d192006-10-30 08:02:39 +0000163 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng593bea72006-02-17 07:01:52 +0000164 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000165 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
166 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000167 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000168 if (Subtarget->is64Bit())
169 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000170 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000171 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000172 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
173 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000174 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000175
Chris Lattner76ac0682005-11-15 00:40:23 +0000176 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
177 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
178 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
179 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
180 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
181 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
182 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
183 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
184 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000185 if (Subtarget->is64Bit()) {
186 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
187 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
188 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
189 }
190
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000191 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000192 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000193
Chris Lattner76ac0682005-11-15 00:40:23 +0000194 // These should be promoted to a larger select which is supported.
195 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
196 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000197 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000198 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
199 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
200 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
201 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
202 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
203 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
204 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
205 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
206 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000207 if (Subtarget->is64Bit()) {
208 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
209 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
210 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000211 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000212 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000213 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000214 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000215 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000216 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000217 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000218 if (Subtarget->is64Bit()) {
219 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
220 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
221 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
222 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
223 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000224 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000225 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
226 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
227 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000228 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000229 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
230 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000231
Chris Lattner9c415362005-11-29 06:16:21 +0000232 // We don't have line number support yet.
233 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000234 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000235 // FIXME - use subtarget debug flags
Anton Korobeynikovaa4c0f92006-10-31 08:31:24 +0000236 if (!Subtarget->isTargetDarwin() &&
237 !Subtarget->isTargetELF() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +0000238 !Subtarget->isTargetCygMing())
Jim Laskeyf9e54452007-01-26 14:34:52 +0000239 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000240
Nate Begemane74795c2006-01-25 18:21:52 +0000241 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
242 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000243
Nate Begemane74795c2006-01-25 18:21:52 +0000244 // Use the default implementation.
245 setOperationAction(ISD::VAARG , MVT::Other, Expand);
246 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
247 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000248 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000249 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000250 if (Subtarget->is64Bit())
251 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000252 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000253
Chris Lattner76ac0682005-11-15 00:40:23 +0000254 if (X86ScalarSSE) {
255 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000256 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
257 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000258
Evan Cheng72d5c252006-01-31 22:28:30 +0000259 // Use ANDPD to simulate FABS.
260 setOperationAction(ISD::FABS , MVT::f64, Custom);
261 setOperationAction(ISD::FABS , MVT::f32, Custom);
262
263 // Use XORP to simulate FNEG.
264 setOperationAction(ISD::FNEG , MVT::f64, Custom);
265 setOperationAction(ISD::FNEG , MVT::f32, Custom);
266
Evan Cheng4363e882007-01-05 07:55:56 +0000267 // Use ANDPD and ORPD to simulate FCOPYSIGN.
268 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
269 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
270
Evan Chengd8fba3a2006-02-02 00:28:23 +0000271 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000272 setOperationAction(ISD::FSIN , MVT::f64, Expand);
273 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000274 setOperationAction(ISD::FREM , MVT::f64, Expand);
275 setOperationAction(ISD::FSIN , MVT::f32, Expand);
276 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000277 setOperationAction(ISD::FREM , MVT::f32, Expand);
278
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000279 // Expand FP immediates into loads from the stack, except for the special
280 // cases we handle.
281 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
282 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000283 addLegalFPImmediate(+0.0); // xorps / xorpd
284 } else {
285 // Set up the FP register classes.
286 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000287
Evan Cheng4363e882007-01-05 07:55:56 +0000288 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
289 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
290 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000291
Chris Lattner76ac0682005-11-15 00:40:23 +0000292 if (!UnsafeFPMath) {
293 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
294 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
295 }
296
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000297 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000298 addLegalFPImmediate(+0.0); // FLD0
299 addLegalFPImmediate(+1.0); // FLD1
300 addLegalFPImmediate(-0.0); // FLD0/FCHS
301 addLegalFPImmediate(-1.0); // FLD1/FCHS
302 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000303
Evan Cheng19264272006-03-01 01:11:20 +0000304 // First set operation action for all vector types to expand. Then we
305 // will selectively turn on ones that can be effectively codegen'd.
306 for (unsigned VT = (unsigned)MVT::Vector + 1;
307 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
308 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
309 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000310 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
311 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000312 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000313 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
314 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
315 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
316 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
317 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
318 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000319 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000320 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000321 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000322 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000323 }
324
Evan Chengbc047222006-03-22 19:22:18 +0000325 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000326 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
327 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
328 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
329
Evan Cheng19264272006-03-01 01:11:20 +0000330 // FIXME: add MMX packed arithmetics
Evan Chengd5e905d2006-03-21 23:01:21 +0000331 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Expand);
332 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Expand);
333 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Expand);
Evan Cheng9e252e32006-02-22 02:26:30 +0000334 }
335
Evan Chengbc047222006-03-22 19:22:18 +0000336 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000337 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
338
Evan Chengbf3df772006-10-27 18:49:08 +0000339 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
340 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
341 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
342 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000343 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
344 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
345 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000346 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000347 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000348 }
349
Evan Chengbc047222006-03-22 19:22:18 +0000350 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000351 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
352 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
353 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
354 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
355 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
356
Evan Cheng617a6a82006-04-10 07:23:14 +0000357 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
358 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
359 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000360 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
361 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
362 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000363 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Chengbf3df772006-10-27 18:49:08 +0000364 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
365 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
366 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
367 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Evan Cheng92232302006-04-12 21:21:57 +0000368
Evan Cheng617a6a82006-04-10 07:23:14 +0000369 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
370 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000371 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000372 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
373 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
374 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000375
Evan Cheng92232302006-04-12 21:21:57 +0000376 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
377 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
378 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
379 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
380 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
381 }
382 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
383 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
384 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
385 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
386 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
387 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
388
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000389 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng92232302006-04-12 21:21:57 +0000390 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
391 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
392 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
393 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
394 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
395 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
396 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000397 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
398 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000399 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
400 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000401 }
Evan Cheng92232302006-04-12 21:21:57 +0000402
403 // Custom lower v2i64 and v2f64 selects.
404 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000405 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000406 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000407 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000408 }
409
Evan Cheng78038292006-04-05 23:38:46 +0000410 // We want to custom lower some of our intrinsics.
411 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
412
Evan Cheng5987cfb2006-07-07 08:33:52 +0000413 // We have target-specific dag combine patterns for the following nodes:
414 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner9259b1e2006-10-04 06:57:07 +0000415 setTargetDAGCombine(ISD::SELECT);
Evan Cheng5987cfb2006-07-07 08:33:52 +0000416
Chris Lattner76ac0682005-11-15 00:40:23 +0000417 computeRegisterProperties();
418
Evan Cheng6a374562006-02-14 08:25:08 +0000419 // FIXME: These should be based on subtarget info. Plus, the values should
420 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000421 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
422 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
423 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000424 allowUnalignedMemoryAccesses = true; // x86 supports it!
425}
426
Chris Lattner3c763092007-02-25 08:29:00 +0000427
428//===----------------------------------------------------------------------===//
429// Return Value Calling Convention Implementation
430//===----------------------------------------------------------------------===//
431
Chris Lattnerba3d2732007-02-28 04:55:35 +0000432#include "X86GenCallingConv.inc"
Chris Lattnerc9eed392007-02-27 05:28:59 +0000433
Chris Lattner2fc0d702007-02-25 09:12:39 +0000434/// LowerRET - Lower an ISD::RET node.
435SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
436 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
437
Chris Lattnerc9eed392007-02-27 05:28:59 +0000438 SmallVector<CCValAssign, 16> RVLocs;
439 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
440 CCState CCInfo(CC, getTargetMachine(), RVLocs);
Chris Lattner2fc0d702007-02-25 09:12:39 +0000441
442 // Determine which register each value should be copied into.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000443 for (unsigned i = 0; i != Op.getNumOperands() / 2; ++i) {
Chris Lattnerba3d2732007-02-28 04:55:35 +0000444 MVT::ValueType VT = Op.getOperand(i*2+1).getValueType();
445 if (RetCC_X86(i, VT, VT, CCValAssign::Full,
446 cast<ConstantSDNode>(Op.getOperand(i*2+2))->getValue(),
447 CCInfo))
Chris Lattnerc9eed392007-02-27 05:28:59 +0000448 assert(0 && "Unhandled result type!");
449 }
Chris Lattner2fc0d702007-02-25 09:12:39 +0000450
451 // If this is the first return lowered for this function, add the regs to the
452 // liveout set for the function.
453 if (DAG.getMachineFunction().liveout_empty()) {
Chris Lattnerc9eed392007-02-27 05:28:59 +0000454 for (unsigned i = 0; i != RVLocs.size(); ++i)
455 if (RVLocs[i].isRegLoc())
456 DAG.getMachineFunction().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2fc0d702007-02-25 09:12:39 +0000457 }
458
459 SDOperand Chain = Op.getOperand(0);
460 SDOperand Flag;
461
462 // Copy the result values into the output registers.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000463 if (RVLocs.size() != 1 || !RVLocs[0].isRegLoc() ||
464 RVLocs[0].getLocReg() != X86::ST0) {
465 for (unsigned i = 0; i != RVLocs.size(); ++i) {
466 CCValAssign &VA = RVLocs[i];
467 assert(VA.isRegLoc() && "Can only return in registers!");
468 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1),
469 Flag);
Chris Lattner2fc0d702007-02-25 09:12:39 +0000470 Flag = Chain.getValue(1);
471 }
472 } else {
473 // We need to handle a destination of ST0 specially, because it isn't really
474 // a register.
475 SDOperand Value = Op.getOperand(1);
476
477 // If this is an FP return with ScalarSSE, we need to move the value from
478 // an XMM register onto the fp-stack.
479 if (X86ScalarSSE) {
480 SDOperand MemLoc;
481
482 // If this is a load into a scalarsse value, don't store the loaded value
483 // back to the stack, only to reload it: just replace the scalar-sse load.
484 if (ISD::isNON_EXTLoad(Value.Val) &&
485 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
486 Chain = Value.getOperand(0);
487 MemLoc = Value.getOperand(1);
488 } else {
489 // Spill the value to memory and reload it into top of stack.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000490 unsigned Size = MVT::getSizeInBits(RVLocs[0].getValVT())/8;
Chris Lattner2fc0d702007-02-25 09:12:39 +0000491 MachineFunction &MF = DAG.getMachineFunction();
492 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
493 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
494 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
495 }
496 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
Chris Lattnerc9eed392007-02-27 05:28:59 +0000497 SDOperand Ops[] = {Chain, MemLoc, DAG.getValueType(RVLocs[0].getValVT())};
Chris Lattner2fc0d702007-02-25 09:12:39 +0000498 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
499 Chain = Value.getValue(1);
500 }
501
502 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
503 SDOperand Ops[] = { Chain, Value };
504 Chain = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
505 Flag = Chain.getValue(1);
506 }
507
508 SDOperand BytesToPop = DAG.getConstant(getBytesToPopOnReturn(), MVT::i16);
509 if (Flag.Val)
510 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop, Flag);
511 else
512 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop);
513}
514
515
Chris Lattner0cd99602007-02-25 08:59:22 +0000516/// LowerCallResult - Lower the result values of an ISD::CALL into the
517/// appropriate copies out of appropriate physical registers. This assumes that
518/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
519/// being lowered. The returns a SDNode with the same number of values as the
520/// ISD::CALL.
521SDNode *X86TargetLowering::
522LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
523 unsigned CallingConv, SelectionDAG &DAG) {
524 SmallVector<SDOperand, 8> ResultVals;
525
Chris Lattnerc9eed392007-02-27 05:28:59 +0000526 SmallVector<CCValAssign, 16> RVLocs;
527 CCState CCInfo(CallingConv, getTargetMachine(), RVLocs);
Chris Lattner0cd99602007-02-25 08:59:22 +0000528
Chris Lattnerc9eed392007-02-27 05:28:59 +0000529 for (unsigned i = 0, e = TheCall->getNumValues() - 1; i != e; ++i) {
Chris Lattnerba3d2732007-02-28 04:55:35 +0000530 MVT::ValueType VT = TheCall->getValueType(i);
531 if (RetCC_X86(i, VT, VT, CCValAssign::Full, 0, CCInfo))
Chris Lattnerc9eed392007-02-27 05:28:59 +0000532 assert(0 && "Unhandled result type!");
533 }
Chris Lattner0cd99602007-02-25 08:59:22 +0000534
535 // Copy all of the result registers out of their specified physreg.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000536 if (RVLocs.size() != 1 || RVLocs[0].getLocReg() != X86::ST0) {
537 for (unsigned i = 0; i != RVLocs.size(); ++i) {
538 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
539 RVLocs[i].getValVT(), InFlag).getValue(1);
Chris Lattner0cd99602007-02-25 08:59:22 +0000540 InFlag = Chain.getValue(2);
541 ResultVals.push_back(Chain.getValue(0));
542 }
543 } else {
544 // Copies from the FP stack are special, as ST0 isn't a valid register
545 // before the fp stackifier runs.
546
547 // Copy ST0 into an RFP register with FP_GET_RESULT.
548 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
549 SDOperand GROps[] = { Chain, InFlag };
550 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, GROps, 2);
551 Chain = RetVal.getValue(1);
552 InFlag = RetVal.getValue(2);
553
554 // If we are using ScalarSSE, store ST(0) to the stack and reload it into
555 // an XMM register.
556 if (X86ScalarSSE) {
557 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
558 // shouldn't be necessary except that RFP cannot be live across
559 // multiple blocks. When stackifier is fixed, they can be uncoupled.
560 MachineFunction &MF = DAG.getMachineFunction();
561 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
562 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
563 SDOperand Ops[] = {
Chris Lattnerc9eed392007-02-27 05:28:59 +0000564 Chain, RetVal, StackSlot, DAG.getValueType(RVLocs[0].getValVT()), InFlag
Chris Lattner0cd99602007-02-25 08:59:22 +0000565 };
566 Chain = DAG.getNode(X86ISD::FST, MVT::Other, Ops, 5);
Chris Lattnerc9eed392007-02-27 05:28:59 +0000567 RetVal = DAG.getLoad(RVLocs[0].getValVT(), Chain, StackSlot, NULL, 0);
Chris Lattner0cd99602007-02-25 08:59:22 +0000568 Chain = RetVal.getValue(1);
569 }
570
Chris Lattnerc9eed392007-02-27 05:28:59 +0000571 if (RVLocs[0].getValVT() == MVT::f32 && !X86ScalarSSE)
Chris Lattner0cd99602007-02-25 08:59:22 +0000572 // FIXME: we would really like to remember that this FP_ROUND
573 // operation is okay to eliminate if we allow excess FP precision.
574 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
575 ResultVals.push_back(RetVal);
576 }
577
578 // Merge everything together with a MERGE_VALUES node.
579 ResultVals.push_back(Chain);
580 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
581 &ResultVals[0], ResultVals.size()).Val;
Chris Lattner3c763092007-02-25 08:29:00 +0000582}
583
584
Chris Lattner76ac0682005-11-15 00:40:23 +0000585//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000586// C & StdCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000587//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000588// StdCall calling convention seems to be standard for many Windows' API
589// routines and around. It differs from C calling convention just a little:
590// callee should clean up the stack, not caller. Symbols should be also
591// decorated in some fancy way :) It doesn't support any vector arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +0000592
Evan Cheng24eb3f42006-04-27 05:35:28 +0000593/// AddLiveIn - This helper function adds the specified physical register to the
594/// MachineFunction as a live in value. It also creates a corresponding virtual
595/// register for it.
596static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000597 const TargetRegisterClass *RC) {
Evan Cheng24eb3f42006-04-27 05:35:28 +0000598 assert(RC->contains(PReg) && "Not the correct regclass!");
599 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
600 MF.addLiveIn(PReg, VReg);
601 return VReg;
602}
603
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000604/// HowToPassArgument - Returns how an formal argument of the specified type
Evan Cheng89001ad2006-04-27 08:31:10 +0000605/// should be passed. If it is through stack, returns the size of the stack
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000606/// slot; if it is through integer or XMM register, returns the number of
607/// integer or XMM registers are needed.
Evan Cheng89001ad2006-04-27 08:31:10 +0000608static void
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000609HowToPassCallArgument(MVT::ValueType ObjectVT,
610 bool ArgInReg,
611 unsigned NumIntRegs, unsigned NumXMMRegs,
612 unsigned MaxNumIntRegs,
613 unsigned &ObjSize, unsigned &ObjIntRegs,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000614 unsigned &ObjXMMRegs) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000615 ObjSize = 0;
616 ObjIntRegs = 0;
Evan Cheng2b2c1be2006-06-01 05:53:27 +0000617 ObjXMMRegs = 0;
Evan Cheng8aca43e2006-05-25 23:31:23 +0000618
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000619 if (MaxNumIntRegs>3) {
620 // We don't have too much registers on ia32! :)
621 MaxNumIntRegs = 3;
622 }
623
Evan Cheng48940d12006-04-27 01:32:22 +0000624 switch (ObjectVT) {
625 default: assert(0 && "Unhandled argument type!");
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000626 case MVT::i8:
627 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
628 ObjIntRegs = 1;
629 else
630 ObjSize = 1;
631 break;
632 case MVT::i16:
633 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
634 ObjIntRegs = 1;
635 else
636 ObjSize = 2;
637 break;
638 case MVT::i32:
639 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
640 ObjIntRegs = 1;
641 else
642 ObjSize = 4;
643 break;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000644 case MVT::f32:
645 ObjSize = 4;
646 break;
647 case MVT::f64:
648 ObjSize = 8;
649 break;
Evan Cheng89001ad2006-04-27 08:31:10 +0000650 case MVT::v16i8:
651 case MVT::v8i16:
652 case MVT::v4i32:
653 case MVT::v2i64:
654 case MVT::v4f32:
655 case MVT::v2f64:
Chris Lattner9d9cc842007-02-25 09:14:25 +0000656 if (NumXMMRegs < 4)
657 ObjXMMRegs = 1;
658 else
659 ObjSize = 16;
660 break;
Evan Cheng48940d12006-04-27 01:32:22 +0000661 }
Evan Cheng48940d12006-04-27 01:32:22 +0000662}
663
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000664SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG,
665 bool isStdCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000666 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000667 MachineFunction &MF = DAG.getMachineFunction();
668 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000669 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +0000670 SmallVector<SDOperand, 8> ArgValues;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000671 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000672
Evan Cheng48940d12006-04-27 01:32:22 +0000673 // Add DAG nodes to load the arguments... On entry to a function on the X86,
674 // the stack frame looks like this:
675 //
676 // [ESP] -- return address
677 // [ESP + 4] -- first argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +0000678 // [ESP + 8] -- second argument, if first argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +0000679 // ...
680 //
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000681 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
682 unsigned NumSRetBytes= 0; // How much bytes on stack used for struct return
683 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
684 unsigned NumIntRegs = 0; // Integer regs used for parameter passing
685
Evan Chengbfb5ea62006-05-26 19:22:06 +0000686 static const unsigned XMMArgRegs[] = {
687 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
688 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000689 static const unsigned GPRArgRegs[][3] = {
690 { X86::AL, X86::DL, X86::CL },
691 { X86::AX, X86::DX, X86::CX },
692 { X86::EAX, X86::EDX, X86::ECX }
693 };
694 static const TargetRegisterClass* GPRClasses[3] = {
695 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
696 };
697
698 // Handle regparm attribute
Chris Lattner35a08552007-02-25 07:10:00 +0000699 SmallVector<bool, 8> ArgInRegs(NumArgs, false);
700 SmallVector<bool, 8> SRetArgs(NumArgs, false);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000701 if (!isVarArg) {
702 for (unsigned i = 0; i<NumArgs; ++i) {
703 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(3+i))->getValue();
704 ArgInRegs[i] = (Flags >> 1) & 1;
705 SRetArgs[i] = (Flags >> 2) & 1;
706 }
707 }
708
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000709 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000710 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
711 unsigned ArgIncrement = 4;
712 unsigned ObjSize = 0;
713 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000714 unsigned ObjIntRegs = 0;
715 unsigned Reg = 0;
716 SDOperand ArgValue;
717
718 HowToPassCallArgument(ObjectVT,
719 ArgInRegs[i],
720 NumIntRegs, NumXMMRegs, 3,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000721 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000722
Evan Chenga01e7992006-05-26 18:39:59 +0000723 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +0000724 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +0000725
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000726 if (ObjIntRegs || ObjXMMRegs) {
727 switch (ObjectVT) {
728 default: assert(0 && "Unhandled argument type!");
729 case MVT::i8:
730 case MVT::i16:
731 case MVT::i32: {
732 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][NumIntRegs];
733 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
734 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
735 break;
736 }
737 case MVT::v16i8:
738 case MVT::v8i16:
739 case MVT::v4i32:
740 case MVT::v2i64:
741 case MVT::v4f32:
742 case MVT::v2f64:
743 assert(!isStdCall && "Unhandled argument type!");
744 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
745 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
746 break;
747 }
748 NumIntRegs += ObjIntRegs;
Evan Cheng17e734f2006-05-23 21:06:34 +0000749 NumXMMRegs += ObjXMMRegs;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000750 }
751 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +0000752 // XMM arguments have to be aligned on 16-byte boundary.
753 if (ObjSize == 16)
754 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000755 // Create the SelectionDAG nodes corresponding to a load from this
756 // parameter.
Evan Cheng17e734f2006-05-23 21:06:34 +0000757 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
758 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +0000759 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000760
761 ArgOffset += ArgIncrement; // Move on to the next argument.
762 if (SRetArgs[i])
763 NumSRetBytes += ArgIncrement;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000764 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000765
766 ArgValues.push_back(ArgValue);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000767 }
768
Evan Cheng17e734f2006-05-23 21:06:34 +0000769 ArgValues.push_back(Root);
770
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000771 // If the function takes variable number of arguments, make a frame index for
772 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000773 if (isVarArg)
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000774 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000775
776 if (isStdCall && !isVarArg) {
777 BytesToPopOnReturn = ArgOffset; // Callee pops everything..
778 BytesCallerReserves = 0;
779 } else {
780 BytesToPopOnReturn = NumSRetBytes; // Callee pops hidden struct pointer.
781 BytesCallerReserves = ArgOffset;
782 }
783
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000784 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
785 ReturnAddrIndex = 0; // No return address slot generated yet.
Evan Cheng17e734f2006-05-23 21:06:34 +0000786
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000787
788 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000789
Evan Cheng17e734f2006-05-23 21:06:34 +0000790 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +0000791 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +0000792 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000793}
794
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000795SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +0000796 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +0000797 SDOperand Chain = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000798 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000799 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
800 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +0000801 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000802
Chris Lattnerbe799592007-02-28 05:31:48 +0000803 SmallVector<CCValAssign, 16> ArgLocs;
804 CCState CCInfo(CC, getTargetMachine(), ArgLocs);
805
806 for (unsigned i = 0; i != NumOps; ++i) {
807 MVT::ValueType ArgVT = Op.getOperand(5+2*i).getValueType();
808 unsigned ArgFlags =cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
809 if (CC_X86_32_C(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo))
810 assert(0 && "Unhandled argument type!");
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000811 }
812
Chris Lattnerbe799592007-02-28 05:31:48 +0000813 // Get a count of how many bytes are to be pushed on the stack.
814 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattner76ac0682005-11-15 00:40:23 +0000815
Evan Cheng2a330942006-05-25 00:59:30 +0000816 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000817
Chris Lattner35a08552007-02-25 07:10:00 +0000818 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
819 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng2a330942006-05-25 00:59:30 +0000820
Chris Lattnerbe799592007-02-28 05:31:48 +0000821 SDOperand StackPtr;
822 unsigned NumSRetBytes = 0;
823
824 // Walk the register/memloc assignments, inserting copies/loads.
825 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
826 CCValAssign &VA = ArgLocs[i];
827 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000828
Chris Lattnerbe799592007-02-28 05:31:48 +0000829 // Promote the value if needed.
830 switch (VA.getLocInfo()) {
831 default: assert(0 && "Unknown loc info!");
832 case CCValAssign::Full: break;
833 case CCValAssign::SExt:
834 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
835 break;
836 case CCValAssign::ZExt:
837 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
838 break;
839 case CCValAssign::AExt:
840 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
841 break;
Evan Cheng5ee96892006-05-25 18:56:34 +0000842 }
Chris Lattnerbe799592007-02-28 05:31:48 +0000843
844 if (VA.isRegLoc()) {
845 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
846 } else {
847 assert(VA.isMemLoc());
848 if (StackPtr.Val == 0)
849 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
850 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000851 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
852 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattnerbe799592007-02-28 05:31:48 +0000853
854 // FIXME: What is this doing?
855 unsigned Flags =
856 cast<ConstantSDNode>(Op.getOperand(5+2*VA.getValNo()+1))->getValue();
857 if ((Flags >> 2) & 1)
858 NumSRetBytes += 4;
Chris Lattner76ac0682005-11-15 00:40:23 +0000859 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000860 }
861
Anton Korobeynikov1b4e6012007-02-01 08:39:52 +0000862 // Sanity check: we haven't seen NumSRetBytes > 4
863 assert((NumSRetBytes<=4) &&
864 "Too much space for struct-return pointer requested");
865
Evan Cheng2a330942006-05-25 00:59:30 +0000866 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000867 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
868 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000869
Evan Cheng88decde2006-04-28 21:29:37 +0000870 // Build a sequence of copy-to-reg nodes chained together with token chain
871 // and flag operands which copy the outgoing args into registers.
872 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000873 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
874 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
875 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +0000876 InFlag = Chain.getValue(1);
877 }
878
Evan Cheng84a041e2007-02-21 21:18:14 +0000879 // ELF / PIC requires GOT in the EBX register before function calls via PLT
880 // GOT pointer.
Evan Cheng1281dc32007-01-22 21:34:25 +0000881 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
882 Subtarget->isPICStyleGOT()) {
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000883 Chain = DAG.getCopyToReg(Chain, X86::EBX,
884 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
885 InFlag);
886 InFlag = Chain.getValue(1);
887 }
888
Evan Cheng2a330942006-05-25 00:59:30 +0000889 // If the callee is a GlobalAddress node (quite common, every direct call is)
890 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000891 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +0000892 // We should use extra load for direct calls to dllimported functions in
893 // non-JIT mode.
894 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
895 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000896 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
897 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +0000898 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
899
Chris Lattnere56fef92007-02-25 06:40:16 +0000900 // Returns a chain & a flag for retval copy to use.
901 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +0000902 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +0000903 Ops.push_back(Chain);
904 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +0000905
906 // Add argument registers to the end of the list so that they are known live
907 // into the call.
908 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000909 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +0000910 RegsToPass[i].second.getValueType()));
Evan Cheng84a041e2007-02-21 21:18:14 +0000911
912 // Add an implicit use GOT pointer in EBX.
913 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
914 Subtarget->isPICStyleGOT())
915 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000916
Evan Cheng88decde2006-04-28 21:29:37 +0000917 if (InFlag.Val)
918 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +0000919
Evan Cheng2a330942006-05-25 00:59:30 +0000920 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000921 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +0000922 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000923
Chris Lattner8be5be82006-05-23 18:50:38 +0000924 // Create the CALLSEQ_END node.
925 unsigned NumBytesForCalleeToPush = 0;
926
Chris Lattner7802f3e2007-02-25 09:06:15 +0000927 if (CC == CallingConv::X86_StdCall) {
928 if (isVarArg)
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000929 NumBytesForCalleeToPush = NumSRetBytes;
Chris Lattner7802f3e2007-02-25 09:06:15 +0000930 else
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000931 NumBytesForCalleeToPush = NumBytes;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000932 } else {
933 // If this is is a call to a struct-return function, the callee
934 // pops the hidden struct pointer, so we have to push it back.
935 // This is common for Darwin/X86, Linux & Mingw32 targets.
936 NumBytesForCalleeToPush = NumSRetBytes;
937 }
938
Chris Lattnerd6b853ad2007-02-25 07:18:38 +0000939 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000940 Ops.clear();
941 Ops.push_back(Chain);
942 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +0000943 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +0000944 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000945 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattner0cd99602007-02-25 08:59:22 +0000946 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000947
Chris Lattner0cd99602007-02-25 08:59:22 +0000948 // Handle result values, copying them out of physregs into vregs that we
949 // return.
Chris Lattner7802f3e2007-02-25 09:06:15 +0000950 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000951}
952
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000953
954//===----------------------------------------------------------------------===//
955// X86-64 C Calling Convention implementation
956//===----------------------------------------------------------------------===//
957
Chris Lattner2e5e8402007-02-27 04:18:15 +0000958
Chris Lattner29478082007-02-26 07:50:02 +0000959
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000960SDOperand
961X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
962 unsigned NumArgs = Op.Val->getNumValues() - 1;
963 MachineFunction &MF = DAG.getMachineFunction();
964 MachineFrameInfo *MFI = MF.getFrameInfo();
965 SDOperand Root = Op.getOperand(0);
966 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000967
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000968 static const unsigned GPR64ArgRegs[] = {
969 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
970 };
971 static const unsigned XMMArgRegs[] = {
972 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
973 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
974 };
975
Chris Lattner2e5e8402007-02-27 04:18:15 +0000976 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner9f0591942007-02-27 05:13:54 +0000977 CCState CCInfo(MF.getFunction()->getCallingConv(), getTargetMachine(),
978 ArgLocs);
Chris Lattner2e5e8402007-02-27 04:18:15 +0000979
Chris Lattner29478082007-02-26 07:50:02 +0000980 for (unsigned i = 0; i != NumArgs; ++i) {
981 MVT::ValueType ArgVT = Op.getValue(i).getValueType();
Chris Lattner1db979b2007-02-26 03:18:56 +0000982 unsigned ArgFlags = cast<ConstantSDNode>(Op.getOperand(3+i))->getValue();
Chris Lattnerba3d2732007-02-28 04:55:35 +0000983 if (CC_X86_64_C(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo))
Chris Lattner9f0591942007-02-27 05:13:54 +0000984 assert(0 && "Unhandled argument type!");
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000985 }
Chris Lattner2e5e8402007-02-27 04:18:15 +0000986
Chris Lattner9f0591942007-02-27 05:13:54 +0000987 SmallVector<SDOperand, 8> ArgValues;
Chris Lattnerdc3adc82007-02-27 04:43:02 +0000988 unsigned LastVal = ~0U;
Chris Lattner2e5e8402007-02-27 04:18:15 +0000989 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
990 CCValAssign &VA = ArgLocs[i];
Chris Lattnerdc3adc82007-02-27 04:43:02 +0000991 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
992 // places.
993 assert(VA.getValNo() != LastVal &&
994 "Don't support value assigned to multiple locs yet");
995 LastVal = VA.getValNo();
Chris Lattner2e5e8402007-02-27 04:18:15 +0000996
997 if (VA.isRegLoc()) {
998 MVT::ValueType RegVT = VA.getLocVT();
999 TargetRegisterClass *RC;
1000 if (RegVT == MVT::i32)
1001 RC = X86::GR32RegisterClass;
1002 else if (RegVT == MVT::i64)
1003 RC = X86::GR64RegisterClass;
1004 else if (RegVT == MVT::f32)
1005 RC = X86::FR32RegisterClass;
1006 else if (RegVT == MVT::f64)
1007 RC = X86::FR64RegisterClass;
1008 else {
1009 assert(MVT::isVector(RegVT));
1010 RC = X86::VR128RegisterClass;
1011 }
1012
1013 SDOperand ArgValue = DAG.getCopyFromReg(Root, VA.getLocReg(), RegVT);
1014 AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
1015
1016 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1017 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1018 // right size.
1019 if (VA.getLocInfo() == CCValAssign::SExt)
1020 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1021 DAG.getValueType(VA.getValVT()));
1022 else if (VA.getLocInfo() == CCValAssign::ZExt)
1023 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1024 DAG.getValueType(VA.getValVT()));
1025
1026 if (VA.getLocInfo() != CCValAssign::Full)
1027 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1028
1029 ArgValues.push_back(ArgValue);
1030 } else {
1031 assert(VA.isMemLoc());
1032
1033 // Create the nodes corresponding to a load from this parameter slot.
1034 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
1035 VA.getLocMemOffset());
1036 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
1037 ArgValues.push_back(DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0));
1038 }
1039 }
1040
Chris Lattnerdc3adc82007-02-27 04:43:02 +00001041 unsigned StackSize = CCInfo.getNextStackOffset();
Chris Lattner29478082007-02-26 07:50:02 +00001042
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001043 // If the function takes variable number of arguments, make a frame index for
1044 // the start of the first vararg value... for expansion of llvm.va_start.
1045 if (isVarArg) {
Chris Lattnerdc3adc82007-02-27 04:43:02 +00001046 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, 6);
1047 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Chris Lattner29478082007-02-26 07:50:02 +00001048
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001049 // For X86-64, if there are vararg parameters that are passed via
1050 // registers, then we must store them to their spots on the stack so they
1051 // may be loaded by deferencing the result of va_next.
1052 VarArgsGPOffset = NumIntRegs * 8;
1053 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
Chris Lattner29478082007-02-26 07:50:02 +00001054 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001055 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1056
1057 // Store the integer parameter registers.
Chris Lattner35a08552007-02-25 07:10:00 +00001058 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001059 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1060 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1061 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
1062 for (; NumIntRegs != 6; ++NumIntRegs) {
1063 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1064 X86::GR64RegisterClass);
1065 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Evan Chengab51cf22006-10-13 21:14:26 +00001066 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001067 MemOps.push_back(Store);
1068 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1069 DAG.getConstant(8, getPointerTy()));
1070 }
1071
1072 // Now store the XMM (fp + vector) parameter registers.
1073 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1074 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1075 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1076 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1077 X86::VR128RegisterClass);
1078 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
Evan Chengab51cf22006-10-13 21:14:26 +00001079 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001080 MemOps.push_back(Store);
1081 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1082 DAG.getConstant(16, getPointerTy()));
1083 }
1084 if (!MemOps.empty())
1085 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1086 &MemOps[0], MemOps.size());
1087 }
1088
1089 ArgValues.push_back(Root);
1090
1091 ReturnAddrIndex = 0; // No return address slot generated yet.
1092 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattner29478082007-02-26 07:50:02 +00001093 BytesCallerReserves = StackSize;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001094
1095 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001096 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +00001097 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001098}
1099
1100SDOperand
Chris Lattner7802f3e2007-02-25 09:06:15 +00001101X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattnerba474f52007-02-25 09:10:05 +00001102 unsigned CC) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001103 SDOperand Chain = Op.getOperand(0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001104 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1105 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1106 SDOperand Callee = Op.getOperand(4);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001107 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1108
Chris Lattner2e5e8402007-02-27 04:18:15 +00001109 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner9f0591942007-02-27 05:13:54 +00001110 CCState CCInfo(CC, getTargetMachine(), ArgLocs);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001111
Chris Lattner2e5e8402007-02-27 04:18:15 +00001112 for (unsigned i = 0; i != NumOps; ++i) {
1113 MVT::ValueType ArgVT = Op.getOperand(5+2*i).getValueType();
1114 unsigned ArgFlags =cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
Chris Lattnerba3d2732007-02-28 04:55:35 +00001115 if (CC_X86_64_C(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo))
Chris Lattner9f0591942007-02-27 05:13:54 +00001116 assert(0 && "Unhandled argument type!");
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001117 }
Chris Lattner29478082007-02-26 07:50:02 +00001118
Chris Lattner2e5e8402007-02-27 04:18:15 +00001119 // Get a count of how many bytes are to be pushed on the stack.
Chris Lattnerdc3adc82007-02-27 04:43:02 +00001120 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001121 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1122
Chris Lattner35a08552007-02-25 07:10:00 +00001123 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1124 SmallVector<SDOperand, 8> MemOpChains;
Chris Lattner29478082007-02-26 07:50:02 +00001125
Chris Lattner2e5e8402007-02-27 04:18:15 +00001126 SDOperand StackPtr;
1127
1128 // Walk the register/memloc assignments, inserting copies/loads.
Chris Lattner2e5e8402007-02-27 04:18:15 +00001129 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1130 CCValAssign &VA = ArgLocs[i];
Chris Lattner2e5e8402007-02-27 04:18:15 +00001131 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
1132
1133 // Promote the value if needed.
1134 switch (VA.getLocInfo()) {
1135 default: assert(0 && "Unknown loc info!");
1136 case CCValAssign::Full: break;
1137 case CCValAssign::SExt:
1138 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1139 break;
1140 case CCValAssign::ZExt:
1141 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1142 break;
1143 case CCValAssign::AExt:
1144 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1145 break;
1146 }
1147
1148 if (VA.isRegLoc()) {
1149 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1150 } else {
1151 assert(VA.isMemLoc());
1152 if (StackPtr.Val == 0)
1153 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
1154 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
1155 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1156 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1157 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001158 }
Chris Lattner2e5e8402007-02-27 04:18:15 +00001159
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001160 if (!MemOpChains.empty())
1161 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1162 &MemOpChains[0], MemOpChains.size());
1163
1164 // Build a sequence of copy-to-reg nodes chained together with token chain
1165 // and flag operands which copy the outgoing args into registers.
1166 SDOperand InFlag;
1167 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1168 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1169 InFlag);
1170 InFlag = Chain.getValue(1);
1171 }
1172
1173 if (isVarArg) {
1174 // From AMD64 ABI document:
1175 // For calls that may call functions that use varargs or stdargs
1176 // (prototype-less calls or calls to functions containing ellipsis (...) in
1177 // the declaration) %al is used as hidden argument to specify the number
1178 // of SSE registers used. The contents of %al do not need to match exactly
1179 // the number of registers, but must be an ubound on the number of SSE
1180 // registers used and is in the range 0 - 8 inclusive.
Chris Lattner29478082007-02-26 07:50:02 +00001181
1182 // Count the number of XMM registers allocated.
1183 static const unsigned XMMArgRegs[] = {
1184 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1185 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1186 };
Chris Lattnerdc3adc82007-02-27 04:43:02 +00001187 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Chris Lattner29478082007-02-26 07:50:02 +00001188
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001189 Chain = DAG.getCopyToReg(Chain, X86::AL,
1190 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1191 InFlag = Chain.getValue(1);
1192 }
1193
1194 // If the callee is a GlobalAddress node (quite common, every direct call is)
1195 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001196 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001197 // We should use extra load for direct calls to dllimported functions in
1198 // non-JIT mode.
1199 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1200 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001201 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1202 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001203 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1204
Chris Lattnere56fef92007-02-25 06:40:16 +00001205 // Returns a chain & a flag for retval copy to use.
1206 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001207 SmallVector<SDOperand, 8> Ops;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001208 Ops.push_back(Chain);
1209 Ops.push_back(Callee);
1210
1211 // Add argument registers to the end of the list so that they are known live
1212 // into the call.
1213 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001214 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001215 RegsToPass[i].second.getValueType()));
1216
1217 if (InFlag.Val)
1218 Ops.push_back(InFlag);
1219
1220 // FIXME: Do not generate X86ISD::TAILCALL for now.
1221 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1222 NodeTys, &Ops[0], Ops.size());
1223 InFlag = Chain.getValue(1);
1224
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001225 // Returns a flag for retval copy to use.
1226 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001227 Ops.clear();
1228 Ops.push_back(Chain);
1229 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1230 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1231 Ops.push_back(InFlag);
1232 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001233 InFlag = Chain.getValue(1);
1234
1235 // Handle result values, copying them out of physregs into vregs that we
1236 // return.
1237 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001238}
1239
Chris Lattner76ac0682005-11-15 00:40:23 +00001240//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001241// Fast & FastCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +00001242//===----------------------------------------------------------------------===//
1243//
1244// The X86 'fast' calling convention passes up to two integer arguments in
1245// registers (an appropriate portion of EAX/EDX), passes arguments in C order,
1246// and requires that the callee pop its arguments off the stack (allowing proper
1247// tail calls), and has the same return value conventions as C calling convs.
1248//
1249// This calling convention always arranges for the callee pop value to be 8n+4
1250// bytes, which is needed for tail recursion elimination and stack alignment
1251// reasons.
1252//
1253// Note that this can be enhanced in the future to pass fp vals in registers
1254// (when we have a global fp allocator) and do other tricks.
1255//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001256//===----------------------------------------------------------------------===//
1257// The X86 'fastcall' calling convention passes up to two integer arguments in
1258// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
1259// and requires that the callee pop its arguments off the stack (allowing proper
1260// tail calls), and has the same return value conventions as C calling convs.
1261//
1262// This calling convention always arranges for the callee pop value to be 8n+4
1263// bytes, which is needed for tail recursion elimination and stack alignment
1264// reasons.
Evan Cheng17e734f2006-05-23 21:06:34 +00001265SDOperand
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001266X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG,
1267 bool isFastCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001268 unsigned NumArgs = Op.Val->getNumValues()-1;
Chris Lattner76ac0682005-11-15 00:40:23 +00001269 MachineFunction &MF = DAG.getMachineFunction();
1270 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +00001271 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +00001272 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner76ac0682005-11-15 00:40:23 +00001273
Evan Cheng48940d12006-04-27 01:32:22 +00001274 // Add DAG nodes to load the arguments... On entry to a function the stack
1275 // frame looks like this:
1276 //
1277 // [ESP] -- return address
1278 // [ESP + 4] -- first nonreg argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +00001279 // [ESP + 8] -- second nonreg argument, if 1st argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +00001280 // ...
Chris Lattner76ac0682005-11-15 00:40:23 +00001281 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1282
1283 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001284 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1285 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001286 unsigned NumIntRegs = 0;
Evan Cheng89001ad2006-04-27 08:31:10 +00001287 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Evan Cheng2a330942006-05-25 00:59:30 +00001288
1289 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001290 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001291 };
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001292
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001293 static const unsigned GPRArgRegs[][2][2] = {
1294 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1295 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1296 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
1297 };
1298
1299 static const TargetRegisterClass* GPRClasses[3] = {
1300 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
1301 };
1302
1303 unsigned GPRInd = (isFastCall ? 1 : 0);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00001304 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001305 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1306 unsigned ArgIncrement = 4;
1307 unsigned ObjSize = 0;
Evan Cheng17e734f2006-05-23 21:06:34 +00001308 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001309 unsigned ObjIntRegs = 0;
1310 unsigned Reg = 0;
1311 SDOperand ArgValue;
Chris Lattner76ac0682005-11-15 00:40:23 +00001312
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001313 HowToPassCallArgument(ObjectVT,
1314 true, // Use as much registers as possible
1315 NumIntRegs, NumXMMRegs,
1316 (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS),
Chris Lattner9d9cc842007-02-25 09:14:25 +00001317 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001318
Evan Chenga01e7992006-05-26 18:39:59 +00001319 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +00001320 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +00001321
Evan Cheng17e734f2006-05-23 21:06:34 +00001322 if (ObjIntRegs || ObjXMMRegs) {
1323 switch (ObjectVT) {
1324 default: assert(0 && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001325 case MVT::i8:
Evan Cheng17e734f2006-05-23 21:06:34 +00001326 case MVT::i16:
Nick Lewycky0c497222007-01-28 15:39:16 +00001327 case MVT::i32: {
1328 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][GPRInd][NumIntRegs];
1329 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
1330 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1331 break;
1332 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001333 case MVT::v16i8:
1334 case MVT::v8i16:
1335 case MVT::v4i32:
1336 case MVT::v2i64:
1337 case MVT::v4f32:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001338 case MVT::v2f64: {
1339 assert(!isFastCall && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001340 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
1341 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1342 break;
Evan Cheng48940d12006-04-27 01:32:22 +00001343 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001344 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001345 NumIntRegs += ObjIntRegs;
1346 NumXMMRegs += ObjXMMRegs;
Chris Lattner76ac0682005-11-15 00:40:23 +00001347 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001348 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +00001349 // XMM arguments have to be aligned on 16-byte boundary.
1350 if (ObjSize == 16)
1351 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng17e734f2006-05-23 21:06:34 +00001352 // Create the SelectionDAG nodes corresponding to a load from this
1353 // parameter.
1354 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1355 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001356 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
1357
Evan Cheng17e734f2006-05-23 21:06:34 +00001358 ArgOffset += ArgIncrement; // Move on to the next argument.
1359 }
1360
1361 ArgValues.push_back(ArgValue);
Chris Lattner76ac0682005-11-15 00:40:23 +00001362 }
1363
Evan Cheng17e734f2006-05-23 21:06:34 +00001364 ArgValues.push_back(Root);
1365
Chris Lattner76ac0682005-11-15 00:40:23 +00001366 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1367 // arguments and the arguments after the retaddr has been pushed are aligned.
1368 if ((ArgOffset & 7) == 0)
1369 ArgOffset += 4;
1370
1371 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001372 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner76ac0682005-11-15 00:40:23 +00001373 ReturnAddrIndex = 0; // No return address slot generated yet.
1374 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
1375 BytesCallerReserves = 0;
1376
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001377 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
1378
Chris Lattner76ac0682005-11-15 00:40:23 +00001379 // Finally, inform the code generator which regs we return values in.
Evan Cheng17e734f2006-05-23 21:06:34 +00001380 switch (getValueType(MF.getFunction()->getReturnType())) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001381 default: assert(0 && "Unknown type!");
1382 case MVT::isVoid: break;
Chris Lattnerf598d732006-10-03 17:18:42 +00001383 case MVT::i1:
Chris Lattner76ac0682005-11-15 00:40:23 +00001384 case MVT::i8:
1385 case MVT::i16:
1386 case MVT::i32:
1387 MF.addLiveOut(X86::EAX);
1388 break;
1389 case MVT::i64:
1390 MF.addLiveOut(X86::EAX);
1391 MF.addLiveOut(X86::EDX);
1392 break;
1393 case MVT::f32:
1394 case MVT::f64:
1395 MF.addLiveOut(X86::ST0);
1396 break;
Evan Cheng5ee96892006-05-25 18:56:34 +00001397 case MVT::v16i8:
1398 case MVT::v8i16:
1399 case MVT::v4i32:
1400 case MVT::v2i64:
1401 case MVT::v4f32:
1402 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001403 assert(!isFastCall && "Unknown result type");
Evan Cheng88decde2006-04-28 21:29:37 +00001404 MF.addLiveOut(X86::XMM0);
1405 break;
1406 }
Evan Cheng88decde2006-04-28 21:29:37 +00001407
Evan Cheng17e734f2006-05-23 21:06:34 +00001408 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001409 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +00001410 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001411}
1412
Chris Lattner104aa5d2006-09-26 03:57:53 +00001413SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +00001414 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +00001415 SDOperand Chain = Op.getOperand(0);
Evan Cheng2a330942006-05-25 00:59:30 +00001416 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1417 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +00001418 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1419
Chris Lattner76ac0682005-11-15 00:40:23 +00001420 // Count how many bytes are to be pushed on the stack.
1421 unsigned NumBytes = 0;
1422
1423 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001424 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1425 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001426 unsigned NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001427 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Chris Lattner76ac0682005-11-15 00:40:23 +00001428
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001429 static const unsigned GPRArgRegs[][2][2] = {
1430 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1431 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1432 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
Evan Cheng2a330942006-05-25 00:59:30 +00001433 };
1434 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001435 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001436 };
1437
Chris Lattner7802f3e2007-02-25 09:06:15 +00001438 bool isFastCall = CC == CallingConv::X86_FastCall;
1439 unsigned GPRInd = isFastCall ? 1 : 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001440 for (unsigned i = 0; i != NumOps; ++i) {
1441 SDOperand Arg = Op.getOperand(5+2*i);
1442
1443 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001444 default: assert(0 && "Unknown value type!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001445 case MVT::i8:
1446 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001447 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001448 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1449 if (NumIntRegs < MaxNumIntRegs) {
1450 ++NumIntRegs;
1451 break;
1452 }
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001453 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001454 case MVT::f32:
1455 NumBytes += 4;
1456 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001457 case MVT::f64:
1458 NumBytes += 8;
1459 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001460 case MVT::v16i8:
1461 case MVT::v8i16:
1462 case MVT::v4i32:
1463 case MVT::v2i64:
1464 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001465 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001466 assert(!isFastCall && "Unknown value type!");
1467 if (NumXMMRegs < 4)
1468 NumXMMRegs++;
1469 else {
1470 // XMM arguments have to be aligned on 16-byte boundary.
1471 NumBytes = ((NumBytes + 15) / 16) * 16;
1472 NumBytes += 16;
1473 }
1474 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001475 }
Evan Cheng2a330942006-05-25 00:59:30 +00001476 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001477
1478 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1479 // arguments and the arguments after the retaddr has been pushed are aligned.
1480 if ((NumBytes & 7) == 0)
1481 NumBytes += 4;
1482
Chris Lattner62c34842006-02-13 09:00:43 +00001483 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +00001484
1485 // Arguments go on the stack in reverse order, as specified by the ABI.
1486 unsigned ArgOffset = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +00001487 NumIntRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001488 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1489 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001490 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001491 for (unsigned i = 0; i != NumOps; ++i) {
1492 SDOperand Arg = Op.getOperand(5+2*i);
1493
1494 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001495 default: assert(0 && "Unexpected ValueType for argument!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001496 case MVT::i8:
1497 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001498 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001499 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1500 if (NumIntRegs < MaxNumIntRegs) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001501 unsigned RegToUse =
1502 GPRArgRegs[Arg.getValueType()-MVT::i8][GPRInd][NumIntRegs];
1503 RegsToPass.push_back(std::make_pair(RegToUse, Arg));
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001504 ++NumIntRegs;
1505 break;
1506 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001507 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001508 case MVT::f32: {
1509 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001510 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001511 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001512 ArgOffset += 4;
1513 break;
1514 }
Evan Cheng2a330942006-05-25 00:59:30 +00001515 case MVT::f64: {
Chris Lattner76ac0682005-11-15 00:40:23 +00001516 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001517 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001518 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001519 ArgOffset += 8;
1520 break;
1521 }
Evan Cheng2a330942006-05-25 00:59:30 +00001522 case MVT::v16i8:
1523 case MVT::v8i16:
1524 case MVT::v4i32:
1525 case MVT::v2i64:
1526 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001527 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001528 assert(!isFastCall && "Unexpected ValueType for argument!");
1529 if (NumXMMRegs < 4) {
1530 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1531 NumXMMRegs++;
1532 } else {
1533 // XMM arguments have to be aligned on 16-byte boundary.
1534 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1535 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1536 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1537 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1538 ArgOffset += 16;
1539 }
1540 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001541 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001542 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001543
Evan Cheng2a330942006-05-25 00:59:30 +00001544 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001545 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1546 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001547
Nate Begeman7e5496d2006-02-17 00:03:04 +00001548 // Build a sequence of copy-to-reg nodes chained together with token chain
1549 // and flag operands which copy the outgoing args into registers.
1550 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001551 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1552 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1553 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001554 InFlag = Chain.getValue(1);
1555 }
1556
Evan Cheng2a330942006-05-25 00:59:30 +00001557 // If the callee is a GlobalAddress node (quite common, every direct call is)
1558 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001559 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001560 // We should use extra load for direct calls to dllimported functions in
1561 // non-JIT mode.
1562 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1563 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001564 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1565 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001566 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1567
Evan Cheng84a041e2007-02-21 21:18:14 +00001568 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1569 // GOT pointer.
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001570 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1571 Subtarget->isPICStyleGOT()) {
1572 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1573 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1574 InFlag);
1575 InFlag = Chain.getValue(1);
1576 }
1577
Chris Lattnere56fef92007-02-25 06:40:16 +00001578 // Returns a chain & a flag for retval copy to use.
1579 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001580 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001581 Ops.push_back(Chain);
1582 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001583
1584 // Add argument registers to the end of the list so that they are known live
1585 // into the call.
1586 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001587 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001588 RegsToPass[i].second.getValueType()));
1589
Evan Cheng84a041e2007-02-21 21:18:14 +00001590 // Add an implicit use GOT pointer in EBX.
1591 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1592 Subtarget->isPICStyleGOT())
1593 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1594
Nate Begeman7e5496d2006-02-17 00:03:04 +00001595 if (InFlag.Val)
1596 Ops.push_back(InFlag);
1597
1598 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001599 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001600 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001601 InFlag = Chain.getValue(1);
1602
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001603 // Returns a flag for retval copy to use.
1604 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001605 Ops.clear();
1606 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001607 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1608 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001609 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001610 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001611 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001612
Chris Lattnerba474f52007-02-25 09:10:05 +00001613 // Handle result values, copying them out of physregs into vregs that we
1614 // return.
1615 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001616}
1617
1618SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1619 if (ReturnAddrIndex == 0) {
1620 // Set up a frame object for the return address.
1621 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001622 if (Subtarget->is64Bit())
1623 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1624 else
1625 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Chris Lattner76ac0682005-11-15 00:40:23 +00001626 }
1627
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001628 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00001629}
1630
1631
1632
Evan Cheng45df7f82006-01-30 23:41:35 +00001633/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1634/// specific condition code. It returns a false if it cannot do a direct
Chris Lattner7a627672006-09-13 03:22:10 +00001635/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1636/// needed.
Evan Cheng78038292006-04-05 23:38:46 +00001637static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattner7a627672006-09-13 03:22:10 +00001638 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1639 SelectionDAG &DAG) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001640 X86CC = X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001641 if (!isFP) {
Chris Lattner971e3392006-09-13 17:04:54 +00001642 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1643 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1644 // X > -1 -> X == 0, jump !sign.
1645 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001646 X86CC = X86::COND_NS;
Chris Lattner971e3392006-09-13 17:04:54 +00001647 return true;
1648 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1649 // X < 0 -> X == 0, jump on sign.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001650 X86CC = X86::COND_S;
Chris Lattner971e3392006-09-13 17:04:54 +00001651 return true;
1652 }
Chris Lattner7a627672006-09-13 03:22:10 +00001653 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001654
Evan Cheng172fce72006-01-06 00:43:03 +00001655 switch (SetCCOpcode) {
1656 default: break;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001657 case ISD::SETEQ: X86CC = X86::COND_E; break;
1658 case ISD::SETGT: X86CC = X86::COND_G; break;
1659 case ISD::SETGE: X86CC = X86::COND_GE; break;
1660 case ISD::SETLT: X86CC = X86::COND_L; break;
1661 case ISD::SETLE: X86CC = X86::COND_LE; break;
1662 case ISD::SETNE: X86CC = X86::COND_NE; break;
1663 case ISD::SETULT: X86CC = X86::COND_B; break;
1664 case ISD::SETUGT: X86CC = X86::COND_A; break;
1665 case ISD::SETULE: X86CC = X86::COND_BE; break;
1666 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001667 }
1668 } else {
1669 // On a floating point condition, the flags are set as follows:
1670 // ZF PF CF op
1671 // 0 | 0 | 0 | X > Y
1672 // 0 | 0 | 1 | X < Y
1673 // 1 | 0 | 0 | X == Y
1674 // 1 | 1 | 1 | unordered
Chris Lattner7a627672006-09-13 03:22:10 +00001675 bool Flip = false;
Evan Cheng172fce72006-01-06 00:43:03 +00001676 switch (SetCCOpcode) {
1677 default: break;
1678 case ISD::SETUEQ:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001679 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001680 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001681 case ISD::SETOGT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001682 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001683 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001684 case ISD::SETOGE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001685 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001686 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001687 case ISD::SETULT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001688 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001689 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001690 case ISD::SETULE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001691 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001692 case ISD::SETONE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001693 case ISD::SETNE: X86CC = X86::COND_NE; break;
1694 case ISD::SETUO: X86CC = X86::COND_P; break;
1695 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001696 }
Chris Lattner7a627672006-09-13 03:22:10 +00001697 if (Flip)
1698 std::swap(LHS, RHS);
Evan Cheng172fce72006-01-06 00:43:03 +00001699 }
Evan Cheng45df7f82006-01-30 23:41:35 +00001700
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001701 return X86CC != X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001702}
1703
Evan Cheng339edad2006-01-11 00:33:36 +00001704/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1705/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001706/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00001707static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00001708 switch (X86CC) {
1709 default:
1710 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001711 case X86::COND_B:
1712 case X86::COND_BE:
1713 case X86::COND_E:
1714 case X86::COND_P:
1715 case X86::COND_A:
1716 case X86::COND_AE:
1717 case X86::COND_NE:
1718 case X86::COND_NP:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001719 return true;
1720 }
1721}
1722
Evan Chengc995b452006-04-06 23:23:56 +00001723/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00001724/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00001725static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
1726 if (Op.getOpcode() == ISD::UNDEF)
1727 return true;
1728
1729 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00001730 return (Val >= Low && Val < Hi);
1731}
1732
1733/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
1734/// true if Op is undef or if its value equal to the specified value.
1735static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
1736 if (Op.getOpcode() == ISD::UNDEF)
1737 return true;
1738 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00001739}
1740
Evan Cheng68ad48b2006-03-22 18:59:22 +00001741/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
1742/// specifies a shuffle of elements that is suitable for input to PSHUFD.
1743bool X86::isPSHUFDMask(SDNode *N) {
1744 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1745
1746 if (N->getNumOperands() != 4)
1747 return false;
1748
1749 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00001750 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001751 SDOperand Arg = N->getOperand(i);
1752 if (Arg.getOpcode() == ISD::UNDEF) continue;
1753 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1754 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00001755 return false;
1756 }
1757
1758 return true;
1759}
1760
1761/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001762/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001763bool X86::isPSHUFHWMask(SDNode *N) {
1764 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1765
1766 if (N->getNumOperands() != 8)
1767 return false;
1768
1769 // Lower quadword copied in order.
1770 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001771 SDOperand Arg = N->getOperand(i);
1772 if (Arg.getOpcode() == ISD::UNDEF) continue;
1773 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1774 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00001775 return false;
1776 }
1777
1778 // Upper quadword shuffled.
1779 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001780 SDOperand Arg = N->getOperand(i);
1781 if (Arg.getOpcode() == ISD::UNDEF) continue;
1782 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1783 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001784 if (Val < 4 || Val > 7)
1785 return false;
1786 }
1787
1788 return true;
1789}
1790
1791/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001792/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001793bool X86::isPSHUFLWMask(SDNode *N) {
1794 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1795
1796 if (N->getNumOperands() != 8)
1797 return false;
1798
1799 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00001800 for (unsigned i = 4; i != 8; ++i)
1801 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00001802 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00001803
1804 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00001805 for (unsigned i = 0; i != 4; ++i)
1806 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00001807 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00001808
1809 return true;
1810}
1811
Evan Chengd27fb3e2006-03-24 01:18:28 +00001812/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
1813/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner35a08552007-02-25 07:10:00 +00001814static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001815 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001816
Evan Cheng60f0b892006-04-20 08:58:49 +00001817 unsigned Half = NumElems / 2;
1818 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001819 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng60f0b892006-04-20 08:58:49 +00001820 return false;
1821 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001822 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00001823 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001824
1825 return true;
1826}
1827
Evan Cheng60f0b892006-04-20 08:58:49 +00001828bool X86::isSHUFPMask(SDNode *N) {
1829 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001830 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00001831}
1832
1833/// isCommutedSHUFP - Returns true if the shuffle mask is except
1834/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
1835/// half elements to come from vector 1 (which would equal the dest.) and
1836/// the upper half to come from vector 2.
Chris Lattner35a08552007-02-25 07:10:00 +00001837static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
1838 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001839
Chris Lattner35a08552007-02-25 07:10:00 +00001840 unsigned Half = NumOps / 2;
Evan Cheng60f0b892006-04-20 08:58:49 +00001841 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001842 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00001843 return false;
Chris Lattner35a08552007-02-25 07:10:00 +00001844 for (unsigned i = Half; i < NumOps; ++i)
1845 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng60f0b892006-04-20 08:58:49 +00001846 return false;
1847 return true;
1848}
1849
1850static bool isCommutedSHUFP(SDNode *N) {
1851 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001852 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00001853}
1854
Evan Cheng2595a682006-03-24 02:58:06 +00001855/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
1856/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
1857bool X86::isMOVHLPSMask(SDNode *N) {
1858 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1859
Evan Cheng1a194a52006-03-28 06:50:32 +00001860 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00001861 return false;
1862
Evan Cheng1a194a52006-03-28 06:50:32 +00001863 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00001864 return isUndefOrEqual(N->getOperand(0), 6) &&
1865 isUndefOrEqual(N->getOperand(1), 7) &&
1866 isUndefOrEqual(N->getOperand(2), 2) &&
1867 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00001868}
1869
Evan Cheng922e1912006-11-07 22:14:24 +00001870/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
1871/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
1872/// <2, 3, 2, 3>
1873bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
1874 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1875
1876 if (N->getNumOperands() != 4)
1877 return false;
1878
1879 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
1880 return isUndefOrEqual(N->getOperand(0), 2) &&
1881 isUndefOrEqual(N->getOperand(1), 3) &&
1882 isUndefOrEqual(N->getOperand(2), 2) &&
1883 isUndefOrEqual(N->getOperand(3), 3);
1884}
1885
Evan Chengc995b452006-04-06 23:23:56 +00001886/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
1887/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
1888bool X86::isMOVLPMask(SDNode *N) {
1889 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1890
1891 unsigned NumElems = N->getNumOperands();
1892 if (NumElems != 2 && NumElems != 4)
1893 return false;
1894
Evan Chengac847262006-04-07 21:53:05 +00001895 for (unsigned i = 0; i < NumElems/2; ++i)
1896 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
1897 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001898
Evan Chengac847262006-04-07 21:53:05 +00001899 for (unsigned i = NumElems/2; i < NumElems; ++i)
1900 if (!isUndefOrEqual(N->getOperand(i), i))
1901 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001902
1903 return true;
1904}
1905
1906/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00001907/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
1908/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00001909bool X86::isMOVHPMask(SDNode *N) {
1910 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1911
1912 unsigned NumElems = N->getNumOperands();
1913 if (NumElems != 2 && NumElems != 4)
1914 return false;
1915
Evan Chengac847262006-04-07 21:53:05 +00001916 for (unsigned i = 0; i < NumElems/2; ++i)
1917 if (!isUndefOrEqual(N->getOperand(i), i))
1918 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001919
1920 for (unsigned i = 0; i < NumElems/2; ++i) {
1921 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00001922 if (!isUndefOrEqual(Arg, i + NumElems))
1923 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001924 }
1925
1926 return true;
1927}
1928
Evan Cheng5df75882006-03-28 00:39:58 +00001929/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
1930/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner35a08552007-02-25 07:10:00 +00001931bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
1932 bool V2IsSplat = false) {
1933 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng5df75882006-03-28 00:39:58 +00001934 return false;
1935
Chris Lattner35a08552007-02-25 07:10:00 +00001936 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
1937 SDOperand BitI = Elts[i];
1938 SDOperand BitI1 = Elts[i+1];
Evan Chengac847262006-04-07 21:53:05 +00001939 if (!isUndefOrEqual(BitI, j))
1940 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001941 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00001942 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001943 return false;
1944 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00001945 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001946 return false;
1947 }
Evan Cheng5df75882006-03-28 00:39:58 +00001948 }
1949
1950 return true;
1951}
1952
Evan Cheng60f0b892006-04-20 08:58:49 +00001953bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
1954 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001955 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00001956}
1957
Evan Cheng2bc32802006-03-28 02:43:26 +00001958/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
1959/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner35a08552007-02-25 07:10:00 +00001960bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
1961 bool V2IsSplat = false) {
1962 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng2bc32802006-03-28 02:43:26 +00001963 return false;
1964
Chris Lattner35a08552007-02-25 07:10:00 +00001965 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
1966 SDOperand BitI = Elts[i];
1967 SDOperand BitI1 = Elts[i+1];
1968 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengac847262006-04-07 21:53:05 +00001969 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001970 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00001971 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001972 return false;
1973 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00001974 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001975 return false;
1976 }
Evan Cheng2bc32802006-03-28 02:43:26 +00001977 }
1978
1979 return true;
1980}
1981
Evan Cheng60f0b892006-04-20 08:58:49 +00001982bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
1983 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001984 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00001985}
1986
Evan Chengf3b52c82006-04-05 07:20:06 +00001987/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
1988/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
1989/// <0, 0, 1, 1>
1990bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
1991 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1992
1993 unsigned NumElems = N->getNumOperands();
1994 if (NumElems != 4 && NumElems != 8 && NumElems != 16)
1995 return false;
1996
1997 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
1998 SDOperand BitI = N->getOperand(i);
1999 SDOperand BitI1 = N->getOperand(i+1);
2000
Evan Chengac847262006-04-07 21:53:05 +00002001 if (!isUndefOrEqual(BitI, j))
2002 return false;
2003 if (!isUndefOrEqual(BitI1, j))
2004 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00002005 }
2006
2007 return true;
2008}
2009
Evan Chenge8b51802006-04-21 01:05:10 +00002010/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2011/// specifies a shuffle of elements that is suitable for input to MOVSS,
2012/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner35a08552007-02-25 07:10:00 +00002013static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
2014 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00002015 return false;
2016
Chris Lattner35a08552007-02-25 07:10:00 +00002017 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002018 return false;
2019
Chris Lattner35a08552007-02-25 07:10:00 +00002020 for (unsigned i = 1; i < NumElts; ++i) {
2021 if (!isUndefOrEqual(Elts[i], i))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002022 return false;
2023 }
2024
2025 return true;
2026}
Evan Chengf3b52c82006-04-05 07:20:06 +00002027
Evan Chenge8b51802006-04-21 01:05:10 +00002028bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002029 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002030 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002031}
2032
Evan Chenge8b51802006-04-21 01:05:10 +00002033/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2034/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00002035/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner35a08552007-02-25 07:10:00 +00002036static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
2037 bool V2IsSplat = false,
Evan Cheng89c5d042006-09-08 01:50:06 +00002038 bool V2IsUndef = false) {
Chris Lattner35a08552007-02-25 07:10:00 +00002039 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00002040 return false;
2041
2042 if (!isUndefOrEqual(Ops[0], 0))
2043 return false;
2044
Chris Lattner35a08552007-02-25 07:10:00 +00002045 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002046 SDOperand Arg = Ops[i];
Chris Lattner35a08552007-02-25 07:10:00 +00002047 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2048 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2049 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng89c5d042006-09-08 01:50:06 +00002050 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002051 }
2052
2053 return true;
2054}
2055
Evan Cheng89c5d042006-09-08 01:50:06 +00002056static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2057 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002058 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002059 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2060 V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00002061}
2062
Evan Cheng5d247f82006-04-14 21:59:03 +00002063/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2064/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2065bool X86::isMOVSHDUPMask(SDNode *N) {
2066 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2067
2068 if (N->getNumOperands() != 4)
2069 return false;
2070
2071 // Expect 1, 1, 3, 3
2072 for (unsigned i = 0; i < 2; ++i) {
2073 SDOperand Arg = N->getOperand(i);
2074 if (Arg.getOpcode() == ISD::UNDEF) continue;
2075 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2076 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2077 if (Val != 1) return false;
2078 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002079
2080 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002081 for (unsigned i = 2; i < 4; ++i) {
2082 SDOperand Arg = N->getOperand(i);
2083 if (Arg.getOpcode() == ISD::UNDEF) continue;
2084 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2085 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2086 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002087 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002088 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002089
Evan Cheng6222cf22006-04-15 05:37:34 +00002090 // Don't use movshdup if it can be done with a shufps.
2091 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002092}
2093
2094/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2095/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2096bool X86::isMOVSLDUPMask(SDNode *N) {
2097 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2098
2099 if (N->getNumOperands() != 4)
2100 return false;
2101
2102 // Expect 0, 0, 2, 2
2103 for (unsigned i = 0; i < 2; ++i) {
2104 SDOperand Arg = N->getOperand(i);
2105 if (Arg.getOpcode() == ISD::UNDEF) continue;
2106 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2107 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2108 if (Val != 0) return false;
2109 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002110
2111 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002112 for (unsigned i = 2; i < 4; ++i) {
2113 SDOperand Arg = N->getOperand(i);
2114 if (Arg.getOpcode() == ISD::UNDEF) continue;
2115 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2116 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2117 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002118 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002119 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002120
Evan Cheng6222cf22006-04-15 05:37:34 +00002121 // Don't use movshdup if it can be done with a shufps.
2122 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002123}
2124
Evan Chengd097e672006-03-22 02:53:00 +00002125/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2126/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00002127static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002128 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2129
Evan Chengd097e672006-03-22 02:53:00 +00002130 // This is a splat operation if each element of the permute is the same, and
2131 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002132 unsigned NumElems = N->getNumOperands();
2133 SDOperand ElementBase;
2134 unsigned i = 0;
2135 for (; i != NumElems; ++i) {
2136 SDOperand Elt = N->getOperand(i);
Reid Spencerde46e482006-11-02 20:25:50 +00002137 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002138 ElementBase = Elt;
2139 break;
2140 }
2141 }
2142
2143 if (!ElementBase.Val)
2144 return false;
2145
2146 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002147 SDOperand Arg = N->getOperand(i);
2148 if (Arg.getOpcode() == ISD::UNDEF) continue;
2149 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002150 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00002151 }
2152
2153 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002154 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00002155}
2156
Evan Cheng5022b342006-04-17 20:43:08 +00002157/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2158/// a splat of a single element and it's a 2 or 4 element mask.
2159bool X86::isSplatMask(SDNode *N) {
2160 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2161
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002162 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00002163 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2164 return false;
2165 return ::isSplatMask(N);
2166}
2167
Evan Chenge056dd52006-10-27 21:08:32 +00002168/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2169/// specifies a splat of zero element.
2170bool X86::isSplatLoMask(SDNode *N) {
2171 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2172
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002173 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chenge056dd52006-10-27 21:08:32 +00002174 if (!isUndefOrEqual(N->getOperand(i), 0))
2175 return false;
2176 return true;
2177}
2178
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002179/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2180/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2181/// instructions.
2182unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002183 unsigned NumOperands = N->getNumOperands();
2184 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2185 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00002186 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002187 unsigned Val = 0;
2188 SDOperand Arg = N->getOperand(NumOperands-i-1);
2189 if (Arg.getOpcode() != ISD::UNDEF)
2190 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00002191 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002192 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00002193 if (i != NumOperands - 1)
2194 Mask <<= Shift;
2195 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002196
2197 return Mask;
2198}
2199
Evan Chengb7fedff2006-03-29 23:07:14 +00002200/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2201/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2202/// instructions.
2203unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2204 unsigned Mask = 0;
2205 // 8 nodes, but we only care about the last 4.
2206 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002207 unsigned Val = 0;
2208 SDOperand Arg = N->getOperand(i);
2209 if (Arg.getOpcode() != ISD::UNDEF)
2210 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002211 Mask |= (Val - 4);
2212 if (i != 4)
2213 Mask <<= 2;
2214 }
2215
2216 return Mask;
2217}
2218
2219/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2220/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2221/// instructions.
2222unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2223 unsigned Mask = 0;
2224 // 8 nodes, but we only care about the first 4.
2225 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002226 unsigned Val = 0;
2227 SDOperand Arg = N->getOperand(i);
2228 if (Arg.getOpcode() != ISD::UNDEF)
2229 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002230 Mask |= Val;
2231 if (i != 0)
2232 Mask <<= 2;
2233 }
2234
2235 return Mask;
2236}
2237
Evan Cheng59a63552006-04-05 01:47:37 +00002238/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2239/// specifies a 8 element shuffle that can be broken into a pair of
2240/// PSHUFHW and PSHUFLW.
2241static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2242 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2243
2244 if (N->getNumOperands() != 8)
2245 return false;
2246
2247 // Lower quadword shuffled.
2248 for (unsigned i = 0; i != 4; ++i) {
2249 SDOperand Arg = N->getOperand(i);
2250 if (Arg.getOpcode() == ISD::UNDEF) continue;
2251 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2252 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2253 if (Val > 4)
2254 return false;
2255 }
2256
2257 // Upper quadword shuffled.
2258 for (unsigned i = 4; i != 8; ++i) {
2259 SDOperand Arg = N->getOperand(i);
2260 if (Arg.getOpcode() == ISD::UNDEF) continue;
2261 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2262 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2263 if (Val < 4 || Val > 7)
2264 return false;
2265 }
2266
2267 return true;
2268}
2269
Evan Chengc995b452006-04-06 23:23:56 +00002270/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2271/// values in ther permute mask.
Evan Chengc415c5b2006-10-25 21:49:50 +00002272static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2273 SDOperand &V2, SDOperand &Mask,
2274 SelectionDAG &DAG) {
Evan Chengc995b452006-04-06 23:23:56 +00002275 MVT::ValueType VT = Op.getValueType();
2276 MVT::ValueType MaskVT = Mask.getValueType();
2277 MVT::ValueType EltVT = MVT::getVectorBaseType(MaskVT);
2278 unsigned NumElems = Mask.getNumOperands();
Chris Lattner35a08552007-02-25 07:10:00 +00002279 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc995b452006-04-06 23:23:56 +00002280
2281 for (unsigned i = 0; i != NumElems; ++i) {
2282 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00002283 if (Arg.getOpcode() == ISD::UNDEF) {
2284 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2285 continue;
2286 }
Evan Chengc995b452006-04-06 23:23:56 +00002287 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2288 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2289 if (Val < NumElems)
2290 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2291 else
2292 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2293 }
2294
Evan Chengc415c5b2006-10-25 21:49:50 +00002295 std::swap(V1, V2);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002296 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc415c5b2006-10-25 21:49:50 +00002297 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chengc995b452006-04-06 23:23:56 +00002298}
2299
Evan Cheng7855e4d2006-04-19 20:35:22 +00002300/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2301/// match movhlps. The lower half elements should come from upper half of
2302/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002303/// half of V2 (and in order).
Evan Cheng7855e4d2006-04-19 20:35:22 +00002304static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2305 unsigned NumElems = Mask->getNumOperands();
2306 if (NumElems != 4)
2307 return false;
2308 for (unsigned i = 0, e = 2; i != e; ++i)
2309 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2310 return false;
2311 for (unsigned i = 2; i != 4; ++i)
2312 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2313 return false;
2314 return true;
2315}
2316
Evan Chengc995b452006-04-06 23:23:56 +00002317/// isScalarLoadToVector - Returns true if the node is a scalar load that
2318/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00002319static inline bool isScalarLoadToVector(SDNode *N) {
2320 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2321 N = N->getOperand(0).Val;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002322 return ISD::isNON_EXTLoad(N);
Evan Chengc995b452006-04-06 23:23:56 +00002323 }
2324 return false;
2325}
2326
Evan Cheng7855e4d2006-04-19 20:35:22 +00002327/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2328/// match movlp{s|d}. The lower half elements should come from lower half of
2329/// V1 (and in order), and the upper half elements should come from the upper
2330/// half of V2 (and in order). And since V1 will become the source of the
2331/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Chenge646abb2006-10-09 21:39:25 +00002332static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002333 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng7855e4d2006-04-19 20:35:22 +00002334 return false;
Evan Chenge646abb2006-10-09 21:39:25 +00002335 // Is V2 is a vector load, don't do this transformation. We will try to use
2336 // load folding shufps op.
2337 if (ISD::isNON_EXTLoad(V2))
2338 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002339
Evan Cheng7855e4d2006-04-19 20:35:22 +00002340 unsigned NumElems = Mask->getNumOperands();
2341 if (NumElems != 2 && NumElems != 4)
2342 return false;
2343 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2344 if (!isUndefOrEqual(Mask->getOperand(i), i))
2345 return false;
2346 for (unsigned i = NumElems/2; i != NumElems; ++i)
2347 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2348 return false;
2349 return true;
Evan Chengc995b452006-04-06 23:23:56 +00002350}
2351
Evan Cheng60f0b892006-04-20 08:58:49 +00002352/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2353/// all the same.
2354static bool isSplatVector(SDNode *N) {
2355 if (N->getOpcode() != ISD::BUILD_VECTOR)
2356 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002357
Evan Cheng60f0b892006-04-20 08:58:49 +00002358 SDOperand SplatValue = N->getOperand(0);
2359 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2360 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00002361 return false;
2362 return true;
2363}
2364
Evan Cheng89c5d042006-09-08 01:50:06 +00002365/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2366/// to an undef.
2367static bool isUndefShuffle(SDNode *N) {
2368 if (N->getOpcode() != ISD::BUILD_VECTOR)
2369 return false;
2370
2371 SDOperand V1 = N->getOperand(0);
2372 SDOperand V2 = N->getOperand(1);
2373 SDOperand Mask = N->getOperand(2);
2374 unsigned NumElems = Mask.getNumOperands();
2375 for (unsigned i = 0; i != NumElems; ++i) {
2376 SDOperand Arg = Mask.getOperand(i);
2377 if (Arg.getOpcode() != ISD::UNDEF) {
2378 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2379 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2380 return false;
2381 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2382 return false;
2383 }
2384 }
2385 return true;
2386}
2387
Evan Cheng60f0b892006-04-20 08:58:49 +00002388/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2389/// that point to V2 points to its first element.
2390static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2391 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2392
2393 bool Changed = false;
Chris Lattner35a08552007-02-25 07:10:00 +00002394 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002395 unsigned NumElems = Mask.getNumOperands();
2396 for (unsigned i = 0; i != NumElems; ++i) {
2397 SDOperand Arg = Mask.getOperand(i);
2398 if (Arg.getOpcode() != ISD::UNDEF) {
2399 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2400 if (Val > NumElems) {
2401 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2402 Changed = true;
2403 }
2404 }
2405 MaskVec.push_back(Arg);
2406 }
2407
2408 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002409 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2410 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002411 return Mask;
2412}
2413
Evan Chenge8b51802006-04-21 01:05:10 +00002414/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2415/// operation of specified width.
2416static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002417 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2418 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2419
Chris Lattner35a08552007-02-25 07:10:00 +00002420 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002421 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2422 for (unsigned i = 1; i != NumElems; ++i)
2423 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002424 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002425}
2426
Evan Cheng5022b342006-04-17 20:43:08 +00002427/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2428/// of specified width.
2429static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2430 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2431 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002432 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5022b342006-04-17 20:43:08 +00002433 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2434 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2435 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2436 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002437 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00002438}
2439
Evan Cheng60f0b892006-04-20 08:58:49 +00002440/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2441/// of specified width.
2442static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2443 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2444 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2445 unsigned Half = NumElems/2;
Chris Lattner35a08552007-02-25 07:10:00 +00002446 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002447 for (unsigned i = 0; i != Half; ++i) {
2448 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2449 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2450 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002451 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002452}
2453
Evan Chenge8b51802006-04-21 01:05:10 +00002454/// getZeroVector - Returns a vector of specified type with all zero elements.
2455///
2456static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2457 assert(MVT::isVector(VT) && "Expected a vector type");
2458 unsigned NumElems = getVectorNumElements(VT);
2459 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2460 bool isFP = MVT::isFloatingPoint(EVT);
2461 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002462 SmallVector<SDOperand, 8> ZeroVec(NumElems, Zero);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002463 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
Evan Chenge8b51802006-04-21 01:05:10 +00002464}
2465
Evan Cheng5022b342006-04-17 20:43:08 +00002466/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2467///
2468static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2469 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00002470 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00002471 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00002472 unsigned NumElems = Mask.getNumOperands();
2473 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002474 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00002475 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002476 NumElems >>= 1;
2477 }
2478 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2479
2480 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00002481 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002482 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00002483 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002484 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2485}
2486
Evan Chenge8b51802006-04-21 01:05:10 +00002487/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2488/// constant +0.0.
2489static inline bool isZeroNode(SDOperand Elt) {
2490 return ((isa<ConstantSDNode>(Elt) &&
2491 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2492 (isa<ConstantFPSDNode>(Elt) &&
2493 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
2494}
2495
Evan Cheng14215c32006-04-21 23:03:30 +00002496/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
2497/// vector and zero or undef vector.
2498static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00002499 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00002500 bool isZero, SelectionDAG &DAG) {
2501 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00002502 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2503 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
2504 SDOperand Zero = DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002505 SmallVector<SDOperand, 8> MaskVec(NumElems, Zero);
Evan Chenge8b51802006-04-21 01:05:10 +00002506 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002507 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2508 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00002509 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00002510}
2511
Evan Chengb0461082006-04-24 18:01:45 +00002512/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2513///
2514static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2515 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002516 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002517 if (NumNonZero > 8)
2518 return SDOperand();
2519
2520 SDOperand V(0, 0);
2521 bool First = true;
2522 for (unsigned i = 0; i < 16; ++i) {
2523 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2524 if (ThisIsNonZero && First) {
2525 if (NumZero)
2526 V = getZeroVector(MVT::v8i16, DAG);
2527 else
2528 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2529 First = false;
2530 }
2531
2532 if ((i & 1) != 0) {
2533 SDOperand ThisElt(0, 0), LastElt(0, 0);
2534 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2535 if (LastIsNonZero) {
2536 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2537 }
2538 if (ThisIsNonZero) {
2539 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2540 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2541 ThisElt, DAG.getConstant(8, MVT::i8));
2542 if (LastIsNonZero)
2543 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2544 } else
2545 ThisElt = LastElt;
2546
2547 if (ThisElt.Val)
2548 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002549 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002550 }
2551 }
2552
2553 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2554}
2555
2556/// LowerBuildVectorv16i8 - Custom lower build_vector of v8i16.
2557///
2558static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2559 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002560 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002561 if (NumNonZero > 4)
2562 return SDOperand();
2563
2564 SDOperand V(0, 0);
2565 bool First = true;
2566 for (unsigned i = 0; i < 8; ++i) {
2567 bool isNonZero = (NonZeros & (1 << i)) != 0;
2568 if (isNonZero) {
2569 if (First) {
2570 if (NumZero)
2571 V = getZeroVector(MVT::v8i16, DAG);
2572 else
2573 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2574 First = false;
2575 }
2576 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002577 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002578 }
2579 }
2580
2581 return V;
2582}
2583
Evan Chenga9467aa2006-04-25 20:13:52 +00002584SDOperand
2585X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2586 // All zero's are handled with pxor.
2587 if (ISD::isBuildVectorAllZeros(Op.Val))
2588 return Op;
2589
2590 // All one's are handled with pcmpeqd.
2591 if (ISD::isBuildVectorAllOnes(Op.Val))
2592 return Op;
2593
2594 MVT::ValueType VT = Op.getValueType();
2595 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2596 unsigned EVTBits = MVT::getSizeInBits(EVT);
2597
2598 unsigned NumElems = Op.getNumOperands();
2599 unsigned NumZero = 0;
2600 unsigned NumNonZero = 0;
2601 unsigned NonZeros = 0;
2602 std::set<SDOperand> Values;
2603 for (unsigned i = 0; i < NumElems; ++i) {
2604 SDOperand Elt = Op.getOperand(i);
2605 if (Elt.getOpcode() != ISD::UNDEF) {
2606 Values.insert(Elt);
2607 if (isZeroNode(Elt))
2608 NumZero++;
2609 else {
2610 NonZeros |= (1 << i);
2611 NumNonZero++;
2612 }
2613 }
2614 }
2615
2616 if (NumNonZero == 0)
2617 // Must be a mix of zero and undef. Return a zero vector.
2618 return getZeroVector(VT, DAG);
2619
2620 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2621 if (Values.size() == 1)
2622 return SDOperand();
2623
2624 // Special case for single non-zero element.
Evan Cheng798b3062006-10-25 20:48:19 +00002625 if (NumNonZero == 1) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002626 unsigned Idx = CountTrailingZeros_32(NonZeros);
2627 SDOperand Item = Op.getOperand(Idx);
2628 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2629 if (Idx == 0)
2630 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2631 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2632 NumZero > 0, DAG);
2633
2634 if (EVTBits == 32) {
2635 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2636 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2637 DAG);
2638 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2639 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002640 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002641 for (unsigned i = 0; i < NumElems; i++)
2642 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002643 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2644 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002645 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2646 DAG.getNode(ISD::UNDEF, VT), Mask);
2647 }
2648 }
2649
Evan Cheng8c5766e2006-10-04 18:33:38 +00002650 // Let legalizer expand 2-wide build_vector's.
Evan Chenga9467aa2006-04-25 20:13:52 +00002651 if (EVTBits == 64)
2652 return SDOperand();
2653
2654 // If element VT is < 32 bits, convert it to inserts into a zero vector.
2655 if (EVTBits == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002656 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
2657 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002658 if (V.Val) return V;
2659 }
2660
2661 if (EVTBits == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002662 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
2663 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002664 if (V.Val) return V;
2665 }
2666
2667 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner35a08552007-02-25 07:10:00 +00002668 SmallVector<SDOperand, 8> V;
2669 V.resize(NumElems);
Evan Chenga9467aa2006-04-25 20:13:52 +00002670 if (NumElems == 4 && NumZero > 0) {
2671 for (unsigned i = 0; i < 4; ++i) {
2672 bool isZero = !(NonZeros & (1 << i));
2673 if (isZero)
2674 V[i] = getZeroVector(VT, DAG);
2675 else
2676 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2677 }
2678
2679 for (unsigned i = 0; i < 2; ++i) {
2680 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
2681 default: break;
2682 case 0:
2683 V[i] = V[i*2]; // Must be a zero vector.
2684 break;
2685 case 1:
2686 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
2687 getMOVLMask(NumElems, DAG));
2688 break;
2689 case 2:
2690 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2691 getMOVLMask(NumElems, DAG));
2692 break;
2693 case 3:
2694 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2695 getUnpacklMask(NumElems, DAG));
2696 break;
2697 }
2698 }
2699
Evan Cheng9fee4422006-05-16 07:21:53 +00002700 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002701 // clears the upper bits.
Evan Chenga9467aa2006-04-25 20:13:52 +00002702 // FIXME: we can do the same for v4f32 case when we know both parts of
2703 // the lower half come from scalar_to_vector (loadf32). We should do
2704 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng798b3062006-10-25 20:48:19 +00002705 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Chenga9467aa2006-04-25 20:13:52 +00002706 return V[0];
2707 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2708 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002709 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002710 bool Reverse = (NonZeros & 0x3) == 2;
2711 for (unsigned i = 0; i < 2; ++i)
2712 if (Reverse)
2713 MaskVec.push_back(DAG.getConstant(1-i, EVT));
2714 else
2715 MaskVec.push_back(DAG.getConstant(i, EVT));
2716 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
2717 for (unsigned i = 0; i < 2; ++i)
2718 if (Reverse)
2719 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
2720 else
2721 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002722 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2723 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002724 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
2725 }
2726
2727 if (Values.size() > 2) {
2728 // Expand into a number of unpckl*.
2729 // e.g. for v4f32
2730 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
2731 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
2732 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
2733 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
2734 for (unsigned i = 0; i < NumElems; ++i)
2735 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2736 NumElems >>= 1;
2737 while (NumElems != 0) {
2738 for (unsigned i = 0; i < NumElems; ++i)
2739 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
2740 UnpckMask);
2741 NumElems >>= 1;
2742 }
2743 return V[0];
2744 }
2745
2746 return SDOperand();
2747}
2748
2749SDOperand
2750X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2751 SDOperand V1 = Op.getOperand(0);
2752 SDOperand V2 = Op.getOperand(1);
2753 SDOperand PermMask = Op.getOperand(2);
2754 MVT::ValueType VT = Op.getValueType();
2755 unsigned NumElems = PermMask.getNumOperands();
2756 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
2757 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Cheng949bcc92006-10-16 06:36:00 +00002758 bool V1IsSplat = false;
2759 bool V2IsSplat = false;
Evan Chenga9467aa2006-04-25 20:13:52 +00002760
Evan Cheng89c5d042006-09-08 01:50:06 +00002761 if (isUndefShuffle(Op.Val))
2762 return DAG.getNode(ISD::UNDEF, VT);
2763
Evan Chenga9467aa2006-04-25 20:13:52 +00002764 if (isSplatMask(PermMask.Val)) {
2765 if (NumElems <= 4) return Op;
2766 // Promote it to a v4i32 splat.
Evan Cheng798b3062006-10-25 20:48:19 +00002767 return PromoteSplat(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00002768 }
2769
Evan Cheng798b3062006-10-25 20:48:19 +00002770 if (X86::isMOVLMask(PermMask.Val))
2771 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002772
Evan Cheng798b3062006-10-25 20:48:19 +00002773 if (X86::isMOVSHDUPMask(PermMask.Val) ||
2774 X86::isMOVSLDUPMask(PermMask.Val) ||
2775 X86::isMOVHLPSMask(PermMask.Val) ||
2776 X86::isMOVHPMask(PermMask.Val) ||
2777 X86::isMOVLPMask(PermMask.Val))
2778 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00002779
Evan Cheng798b3062006-10-25 20:48:19 +00002780 if (ShouldXformToMOVHLPS(PermMask.Val) ||
2781 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Chengc415c5b2006-10-25 21:49:50 +00002782 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00002783
Evan Chengc415c5b2006-10-25 21:49:50 +00002784 bool Commuted = false;
Evan Cheng798b3062006-10-25 20:48:19 +00002785 V1IsSplat = isSplatVector(V1.Val);
2786 V2IsSplat = isSplatVector(V2.Val);
2787 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chengc415c5b2006-10-25 21:49:50 +00002788 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00002789 std::swap(V1IsSplat, V2IsSplat);
2790 std::swap(V1IsUndef, V2IsUndef);
Evan Chengc415c5b2006-10-25 21:49:50 +00002791 Commuted = true;
Evan Cheng798b3062006-10-25 20:48:19 +00002792 }
2793
2794 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
2795 if (V2IsUndef) return V1;
Evan Chengc415c5b2006-10-25 21:49:50 +00002796 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00002797 if (V2IsSplat) {
2798 // V2 is a splat, so the mask may be malformed. That is, it may point
2799 // to any V2 element. The instruction selectior won't like this. Get
2800 // a corrected mask and commute to form a proper MOVS{S|D}.
2801 SDOperand NewMask = getMOVLMask(NumElems, DAG);
2802 if (NewMask.Val != PermMask.Val)
2803 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00002804 }
Evan Cheng798b3062006-10-25 20:48:19 +00002805 return Op;
Evan Cheng949bcc92006-10-16 06:36:00 +00002806 }
Evan Chenga9467aa2006-04-25 20:13:52 +00002807
Evan Cheng949bcc92006-10-16 06:36:00 +00002808 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
2809 X86::isUNPCKLMask(PermMask.Val) ||
2810 X86::isUNPCKHMask(PermMask.Val))
2811 return Op;
Evan Cheng8c5766e2006-10-04 18:33:38 +00002812
Evan Cheng798b3062006-10-25 20:48:19 +00002813 if (V2IsSplat) {
2814 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002815 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng798b3062006-10-25 20:48:19 +00002816 // new vector_shuffle with the corrected mask.
2817 SDOperand NewMask = NormalizeMask(PermMask, DAG);
2818 if (NewMask.Val != PermMask.Val) {
2819 if (X86::isUNPCKLMask(PermMask.Val, true)) {
2820 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
2821 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
2822 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
2823 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
2824 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00002825 }
2826 }
2827 }
2828
2829 // Normalize the node to match x86 shuffle ops if needed
Evan Chengc415c5b2006-10-25 21:49:50 +00002830 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
2831 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
2832
2833 if (Commuted) {
2834 // Commute is back and try unpck* again.
2835 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
2836 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
2837 X86::isUNPCKLMask(PermMask.Val) ||
2838 X86::isUNPCKHMask(PermMask.Val))
2839 return Op;
2840 }
Evan Chenga9467aa2006-04-25 20:13:52 +00002841
2842 // If VT is integer, try PSHUF* first, then SHUFP*.
2843 if (MVT::isInteger(VT)) {
2844 if (X86::isPSHUFDMask(PermMask.Val) ||
2845 X86::isPSHUFHWMask(PermMask.Val) ||
2846 X86::isPSHUFLWMask(PermMask.Val)) {
2847 if (V2.getOpcode() != ISD::UNDEF)
2848 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2849 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
2850 return Op;
2851 }
2852
2853 if (X86::isSHUFPMask(PermMask.Val))
2854 return Op;
2855
2856 // Handle v8i16 shuffle high / low shuffle node pair.
2857 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
2858 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2859 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002860 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002861 for (unsigned i = 0; i != 4; ++i)
2862 MaskVec.push_back(PermMask.getOperand(i));
2863 for (unsigned i = 4; i != 8; ++i)
2864 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002865 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2866 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002867 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2868 MaskVec.clear();
2869 for (unsigned i = 0; i != 4; ++i)
2870 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2871 for (unsigned i = 4; i != 8; ++i)
2872 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00002873 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002874 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2875 }
2876 } else {
2877 // Floating point cases in the other order.
2878 if (X86::isSHUFPMask(PermMask.Val))
2879 return Op;
2880 if (X86::isPSHUFDMask(PermMask.Val) ||
2881 X86::isPSHUFHWMask(PermMask.Val) ||
2882 X86::isPSHUFLWMask(PermMask.Val)) {
2883 if (V2.getOpcode() != ISD::UNDEF)
2884 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2885 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
2886 return Op;
2887 }
2888 }
2889
2890 if (NumElems == 4) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002891 MVT::ValueType MaskVT = PermMask.getValueType();
2892 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002893 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng3cd43622006-04-28 07:03:38 +00002894 Locs.reserve(NumElems);
Chris Lattner35a08552007-02-25 07:10:00 +00002895 SmallVector<SDOperand, 8> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2896 SmallVector<SDOperand, 8> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng3cd43622006-04-28 07:03:38 +00002897 unsigned NumHi = 0;
2898 unsigned NumLo = 0;
2899 // If no more than two elements come from either vector. This can be
2900 // implemented with two shuffles. First shuffle gather the elements.
2901 // The second shuffle, which takes the first shuffle as both of its
2902 // vector operands, put the elements into the right order.
2903 for (unsigned i = 0; i != NumElems; ++i) {
2904 SDOperand Elt = PermMask.getOperand(i);
2905 if (Elt.getOpcode() == ISD::UNDEF) {
2906 Locs[i] = std::make_pair(-1, -1);
2907 } else {
2908 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
2909 if (Val < NumElems) {
2910 Locs[i] = std::make_pair(0, NumLo);
2911 Mask1[NumLo] = Elt;
2912 NumLo++;
2913 } else {
2914 Locs[i] = std::make_pair(1, NumHi);
2915 if (2+NumHi < NumElems)
2916 Mask1[2+NumHi] = Elt;
2917 NumHi++;
2918 }
2919 }
2920 }
2921 if (NumLo <= 2 && NumHi <= 2) {
2922 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002923 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2924 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00002925 for (unsigned i = 0; i != NumElems; ++i) {
2926 if (Locs[i].first == -1)
2927 continue;
2928 else {
2929 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
2930 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
2931 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
2932 }
2933 }
2934
2935 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00002936 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2937 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00002938 }
2939
2940 // Break it into (shuffle shuffle_hi, shuffle_lo).
2941 Locs.clear();
Chris Lattner35a08552007-02-25 07:10:00 +00002942 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2943 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2944 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Chenga9467aa2006-04-25 20:13:52 +00002945 unsigned MaskIdx = 0;
2946 unsigned LoIdx = 0;
2947 unsigned HiIdx = NumElems/2;
2948 for (unsigned i = 0; i != NumElems; ++i) {
2949 if (i == NumElems/2) {
2950 MaskPtr = &HiMask;
2951 MaskIdx = 1;
2952 LoIdx = 0;
2953 HiIdx = NumElems/2;
2954 }
2955 SDOperand Elt = PermMask.getOperand(i);
2956 if (Elt.getOpcode() == ISD::UNDEF) {
2957 Locs[i] = std::make_pair(-1, -1);
2958 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
2959 Locs[i] = std::make_pair(MaskIdx, LoIdx);
2960 (*MaskPtr)[LoIdx] = Elt;
2961 LoIdx++;
2962 } else {
2963 Locs[i] = std::make_pair(MaskIdx, HiIdx);
2964 (*MaskPtr)[HiIdx] = Elt;
2965 HiIdx++;
2966 }
2967 }
2968
Chris Lattner3d826992006-05-16 06:45:34 +00002969 SDOperand LoShuffle =
2970 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002971 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2972 &LoMask[0], LoMask.size()));
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002973 SDOperand HiShuffle =
Chris Lattner3d826992006-05-16 06:45:34 +00002974 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002975 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2976 &HiMask[0], HiMask.size()));
Chris Lattner35a08552007-02-25 07:10:00 +00002977 SmallVector<SDOperand, 8> MaskOps;
Evan Chenga9467aa2006-04-25 20:13:52 +00002978 for (unsigned i = 0; i != NumElems; ++i) {
2979 if (Locs[i].first == -1) {
2980 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
2981 } else {
2982 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
2983 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
2984 }
2985 }
2986 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00002987 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2988 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002989 }
2990
2991 return SDOperand();
2992}
2993
2994SDOperand
2995X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
2996 if (!isa<ConstantSDNode>(Op.getOperand(1)))
2997 return SDOperand();
2998
2999 MVT::ValueType VT = Op.getValueType();
3000 // TODO: handle v16i8.
3001 if (MVT::getSizeInBits(VT) == 16) {
3002 // Transform it so it match pextrw which produces a 32-bit result.
3003 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3004 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3005 Op.getOperand(0), Op.getOperand(1));
3006 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3007 DAG.getValueType(VT));
3008 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3009 } else if (MVT::getSizeInBits(VT) == 32) {
3010 SDOperand Vec = Op.getOperand(0);
3011 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3012 if (Idx == 0)
3013 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003014 // SHUFPS the element to the lowest double word, then movss.
3015 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003016 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003017 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorBaseType(MaskVT)));
3018 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3019 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3020 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003021 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3022 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003023 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng922e1912006-11-07 22:14:24 +00003024 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003025 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003026 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003027 } else if (MVT::getSizeInBits(VT) == 64) {
3028 SDOperand Vec = Op.getOperand(0);
3029 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3030 if (Idx == 0)
3031 return Op;
3032
3033 // UNPCKHPD the element to the lowest double word, then movsd.
3034 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3035 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3036 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003037 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003038 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorBaseType(MaskVT)));
3039 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003040 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3041 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003042 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3043 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3044 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003045 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003046 }
3047
3048 return SDOperand();
3049}
3050
3051SDOperand
3052X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003053 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00003054 // as its second argument.
3055 MVT::ValueType VT = Op.getValueType();
3056 MVT::ValueType BaseVT = MVT::getVectorBaseType(VT);
3057 SDOperand N0 = Op.getOperand(0);
3058 SDOperand N1 = Op.getOperand(1);
3059 SDOperand N2 = Op.getOperand(2);
3060 if (MVT::getSizeInBits(BaseVT) == 16) {
3061 if (N1.getValueType() != MVT::i32)
3062 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3063 if (N2.getValueType() != MVT::i32)
3064 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(), MVT::i32);
3065 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
3066 } else if (MVT::getSizeInBits(BaseVT) == 32) {
3067 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
3068 if (Idx == 0) {
3069 // Use a movss.
3070 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
3071 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3072 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003073 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003074 MaskVec.push_back(DAG.getConstant(4, BaseVT));
3075 for (unsigned i = 1; i <= 3; ++i)
3076 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3077 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00003078 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3079 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003080 } else {
3081 // Use two pinsrw instructions to insert a 32 bit value.
3082 Idx <<= 1;
3083 if (MVT::isFloatingPoint(N1.getValueType())) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00003084 if (ISD::isNON_EXTLoad(N1.Val)) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003085 // Just load directly from f32mem to GR32.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003086 LoadSDNode *LD = cast<LoadSDNode>(N1);
3087 N1 = DAG.getLoad(MVT::i32, LD->getChain(), LD->getBasePtr(),
3088 LD->getSrcValue(), LD->getSrcValueOffset());
Evan Chenga9467aa2006-04-25 20:13:52 +00003089 } else {
3090 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
3091 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
3092 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003093 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003094 }
3095 }
3096 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
3097 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003098 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003099 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
3100 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003101 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003102 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
3103 }
3104 }
3105
3106 return SDOperand();
3107}
3108
3109SDOperand
3110X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3111 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3112 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3113}
3114
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003115// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Chenga9467aa2006-04-25 20:13:52 +00003116// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3117// one of the above mentioned nodes. It has to be wrapped because otherwise
3118// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3119// be used to form addressing mode. These wrapped nodes will be selected
3120// into MOV32ri.
3121SDOperand
3122X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3123 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Cheng0b169222006-11-29 23:19:46 +00003124 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3125 getPointerTy(),
3126 CP->getAlignment());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003127 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003128 // With PIC, the address is actually $g + Offset.
3129 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3130 !Subtarget->isPICStyleRIPRel()) {
3131 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3132 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3133 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003134 }
3135
3136 return Result;
3137}
3138
3139SDOperand
3140X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3141 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng0b169222006-11-29 23:19:46 +00003142 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003143 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003144 // With PIC, the address is actually $g + Offset.
3145 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3146 !Subtarget->isPICStyleRIPRel()) {
3147 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3148 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3149 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003150 }
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003151
3152 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3153 // load the value at address GV, not the value of GV itself. This means that
3154 // the GlobalAddress must be in the base or index register of the address, not
3155 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003156 // The same applies for external symbols during PIC codegen
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003157 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
3158 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003159
3160 return Result;
3161}
3162
3163SDOperand
3164X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3165 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Cheng0b169222006-11-29 23:19:46 +00003166 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003167 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003168 // With PIC, the address is actually $g + Offset.
3169 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3170 !Subtarget->isPICStyleRIPRel()) {
3171 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3172 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3173 Result);
3174 }
3175
3176 return Result;
3177}
3178
3179SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3180 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3181 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
3182 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3183 // With PIC, the address is actually $g + Offset.
3184 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3185 !Subtarget->isPICStyleRIPRel()) {
3186 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3187 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3188 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003189 }
3190
3191 return Result;
3192}
3193
3194SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00003195 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3196 "Not an i64 shift!");
3197 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3198 SDOperand ShOpLo = Op.getOperand(0);
3199 SDOperand ShOpHi = Op.getOperand(1);
3200 SDOperand ShAmt = Op.getOperand(2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003201 SDOperand Tmp1 = isSRA ?
3202 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3203 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003204
3205 SDOperand Tmp2, Tmp3;
3206 if (Op.getOpcode() == ISD::SHL_PARTS) {
3207 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3208 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3209 } else {
3210 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00003211 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00003212 }
3213
Evan Cheng4259a0f2006-09-11 02:19:56 +00003214 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3215 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3216 DAG.getConstant(32, MVT::i8));
3217 SDOperand COps[]={DAG.getEntryNode(), AndNode, DAG.getConstant(0, MVT::i8)};
3218 SDOperand InFlag = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
Evan Cheng9c249c32006-01-09 18:33:28 +00003219
3220 SDOperand Hi, Lo;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003221 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00003222
Evan Cheng4259a0f2006-09-11 02:19:56 +00003223 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3224 SmallVector<SDOperand, 4> Ops;
Evan Cheng9c249c32006-01-09 18:33:28 +00003225 if (Op.getOpcode() == ISD::SHL_PARTS) {
3226 Ops.push_back(Tmp2);
3227 Ops.push_back(Tmp3);
3228 Ops.push_back(CC);
3229 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003230 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003231 InFlag = Hi.getValue(1);
3232
3233 Ops.clear();
3234 Ops.push_back(Tmp3);
3235 Ops.push_back(Tmp1);
3236 Ops.push_back(CC);
3237 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003238 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003239 } else {
3240 Ops.push_back(Tmp2);
3241 Ops.push_back(Tmp3);
3242 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00003243 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003244 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003245 InFlag = Lo.getValue(1);
3246
3247 Ops.clear();
3248 Ops.push_back(Tmp3);
3249 Ops.push_back(Tmp1);
3250 Ops.push_back(CC);
3251 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003252 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003253 }
3254
Evan Cheng4259a0f2006-09-11 02:19:56 +00003255 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003256 Ops.clear();
3257 Ops.push_back(Lo);
3258 Ops.push_back(Hi);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003259 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003260}
Evan Cheng6305e502006-01-12 22:54:21 +00003261
Evan Chenga9467aa2006-04-25 20:13:52 +00003262SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3263 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3264 Op.getOperand(0).getValueType() >= MVT::i16 &&
3265 "Unknown SINT_TO_FP to lower!");
3266
3267 SDOperand Result;
3268 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3269 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3270 MachineFunction &MF = DAG.getMachineFunction();
3271 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3272 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengdf9ac472006-10-05 23:01:46 +00003273 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Chengab51cf22006-10-13 21:14:26 +00003274 StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003275
3276 // Build the FILD
Chris Lattner35a08552007-02-25 07:10:00 +00003277 SDVTList Tys;
3278 if (X86ScalarSSE)
3279 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
3280 else
3281 Tys = DAG.getVTList(MVT::f64, MVT::Other);
3282 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003283 Ops.push_back(Chain);
3284 Ops.push_back(StackSlot);
3285 Ops.push_back(DAG.getValueType(SrcVT));
3286 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003287 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003288
3289 if (X86ScalarSSE) {
3290 Chain = Result.getValue(1);
3291 SDOperand InFlag = Result.getValue(2);
3292
3293 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3294 // shouldn't be necessary except that RFP cannot be live across
3295 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00003296 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00003297 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00003298 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +00003299 Tys = DAG.getVTList(MVT::Other);
3300 SmallVector<SDOperand, 8> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00003301 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003302 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00003303 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003304 Ops.push_back(DAG.getValueType(Op.getValueType()));
3305 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003306 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00003307 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00003308 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003309
Evan Chenga9467aa2006-04-25 20:13:52 +00003310 return Result;
3311}
3312
3313SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
3314 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3315 "Unknown FP_TO_SINT to lower!");
3316 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3317 // stack slot.
3318 MachineFunction &MF = DAG.getMachineFunction();
3319 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3320 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3321 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3322
3323 unsigned Opc;
3324 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00003325 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3326 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3327 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3328 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00003329 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003330
Evan Chenga9467aa2006-04-25 20:13:52 +00003331 SDOperand Chain = DAG.getEntryNode();
3332 SDOperand Value = Op.getOperand(0);
3333 if (X86ScalarSSE) {
3334 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Chengab51cf22006-10-13 21:14:26 +00003335 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Chris Lattner35a08552007-02-25 07:10:00 +00003336 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
3337 SDOperand Ops[] = {
3338 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
3339 };
3340 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003341 Chain = Value.getValue(1);
3342 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3343 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3344 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003345
Evan Chenga9467aa2006-04-25 20:13:52 +00003346 // Build the FP_TO_INT*_IN_MEM
Chris Lattner35a08552007-02-25 07:10:00 +00003347 SDOperand Ops[] = { Chain, Value, StackSlot };
3348 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Cheng172fce72006-01-06 00:43:03 +00003349
Evan Chenga9467aa2006-04-25 20:13:52 +00003350 // Load the result.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003351 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003352}
3353
3354SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3355 MVT::ValueType VT = Op.getValueType();
3356 const Type *OpNTy = MVT::getTypeForValueType(VT);
3357 std::vector<Constant*> CV;
3358 if (VT == MVT::f64) {
3359 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63))));
3360 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3361 } else {
3362 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31))));
3363 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3364 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3365 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3366 }
3367 Constant *CS = ConstantStruct::get(CV);
3368 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003369 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003370 SmallVector<SDOperand, 3> Ops;
3371 Ops.push_back(DAG.getEntryNode());
3372 Ops.push_back(CPIdx);
3373 Ops.push_back(DAG.getSrcValue(NULL));
3374 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003375 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
3376}
3377
3378SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
3379 MVT::ValueType VT = Op.getValueType();
3380 const Type *OpNTy = MVT::getTypeForValueType(VT);
3381 std::vector<Constant*> CV;
3382 if (VT == MVT::f64) {
3383 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63)));
3384 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3385 } else {
3386 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(1U << 31)));
3387 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3388 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3389 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3390 }
3391 Constant *CS = ConstantStruct::get(CV);
3392 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003393 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003394 SmallVector<SDOperand, 3> Ops;
3395 Ops.push_back(DAG.getEntryNode());
3396 Ops.push_back(CPIdx);
3397 Ops.push_back(DAG.getSrcValue(NULL));
3398 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003399 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
3400}
3401
Evan Cheng4363e882007-01-05 07:55:56 +00003402SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng82241c82007-01-05 21:37:56 +00003403 SDOperand Op0 = Op.getOperand(0);
3404 SDOperand Op1 = Op.getOperand(1);
Evan Cheng4363e882007-01-05 07:55:56 +00003405 MVT::ValueType VT = Op.getValueType();
Evan Cheng82241c82007-01-05 21:37:56 +00003406 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng4363e882007-01-05 07:55:56 +00003407 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng82241c82007-01-05 21:37:56 +00003408
3409 // If second operand is smaller, extend it first.
3410 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
3411 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
3412 SrcVT = VT;
3413 }
3414
Evan Cheng4363e882007-01-05 07:55:56 +00003415 // First get the sign bit of second operand.
3416 std::vector<Constant*> CV;
3417 if (SrcVT == MVT::f64) {
3418 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(1ULL << 63)));
3419 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3420 } else {
3421 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(1U << 31)));
3422 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3423 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3424 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3425 }
3426 Constant *CS = ConstantStruct::get(CV);
3427 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003428 SDVTList Tys = DAG.getVTList(SrcVT, MVT::Other);
Evan Cheng4363e882007-01-05 07:55:56 +00003429 SmallVector<SDOperand, 3> Ops;
3430 Ops.push_back(DAG.getEntryNode());
3431 Ops.push_back(CPIdx);
3432 Ops.push_back(DAG.getSrcValue(NULL));
Evan Cheng82241c82007-01-05 21:37:56 +00003433 SDOperand Mask1 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3434 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng4363e882007-01-05 07:55:56 +00003435
3436 // Shift sign bit right or left if the two operands have different types.
3437 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
3438 // Op0 is MVT::f32, Op1 is MVT::f64.
3439 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
3440 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
3441 DAG.getConstant(32, MVT::i32));
3442 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
3443 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
3444 DAG.getConstant(0, getPointerTy()));
Evan Cheng4363e882007-01-05 07:55:56 +00003445 }
3446
Evan Cheng82241c82007-01-05 21:37:56 +00003447 // Clear first operand sign bit.
3448 CV.clear();
3449 if (VT == MVT::f64) {
3450 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(~(1ULL << 63))));
3451 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3452 } else {
3453 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(~(1U << 31))));
3454 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3455 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3456 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3457 }
3458 CS = ConstantStruct::get(CV);
3459 CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003460 Tys = DAG.getVTList(VT, MVT::Other);
Evan Cheng82241c82007-01-05 21:37:56 +00003461 Ops.clear();
3462 Ops.push_back(DAG.getEntryNode());
3463 Ops.push_back(CPIdx);
3464 Ops.push_back(DAG.getSrcValue(NULL));
3465 SDOperand Mask2 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3466 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
3467
3468 // Or the value with the sign bit.
3469 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng4363e882007-01-05 07:55:56 +00003470}
3471
Evan Cheng4259a0f2006-09-11 02:19:56 +00003472SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG,
3473 SDOperand Chain) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003474 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
3475 SDOperand Cond;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003476 SDOperand Op0 = Op.getOperand(0);
3477 SDOperand Op1 = Op.getOperand(1);
Evan Chenga9467aa2006-04-25 20:13:52 +00003478 SDOperand CC = Op.getOperand(2);
3479 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Evan Cheng694810c2006-10-12 19:12:56 +00003480 const MVT::ValueType *VTs1 = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3481 const MVT::ValueType *VTs2 = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003482 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Chenga9467aa2006-04-25 20:13:52 +00003483 unsigned X86CC;
Evan Chenga9467aa2006-04-25 20:13:52 +00003484
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003485 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Chris Lattner7a627672006-09-13 03:22:10 +00003486 Op0, Op1, DAG)) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003487 SDOperand Ops1[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003488 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, Ops1, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003489 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003490 return DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003491 }
3492
3493 assert(isFP && "Illegal integer SetCC!");
3494
3495 SDOperand COps[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003496 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, COps, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003497
3498 switch (SetCCOpcode) {
3499 default: assert(false && "Illegal floating point SetCC!");
3500 case ISD::SETOEQ: { // !PF & ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003501 SDOperand Ops1[] = { DAG.getConstant(X86::COND_NP, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003502 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003503 SDOperand Ops2[] = { DAG.getConstant(X86::COND_E, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003504 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003505 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003506 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
3507 }
3508 case ISD::SETUNE: { // PF | !ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003509 SDOperand Ops1[] = { DAG.getConstant(X86::COND_P, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003510 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003511 SDOperand Ops2[] = { DAG.getConstant(X86::COND_NE, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003512 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003513 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003514 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
3515 }
Evan Chengc1583db2005-12-21 20:21:51 +00003516 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003517}
Evan Cheng45df7f82006-01-30 23:41:35 +00003518
Evan Chenga9467aa2006-04-25 20:13:52 +00003519SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003520 bool addTest = true;
3521 SDOperand Chain = DAG.getEntryNode();
3522 SDOperand Cond = Op.getOperand(0);
3523 SDOperand CC;
3524 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Cheng944d1e92006-01-26 02:13:10 +00003525
Evan Cheng4259a0f2006-09-11 02:19:56 +00003526 if (Cond.getOpcode() == ISD::SETCC)
3527 Cond = LowerSETCC(Cond, DAG, Chain);
3528
3529 if (Cond.getOpcode() == X86ISD::SETCC) {
3530 CC = Cond.getOperand(0);
3531
Evan Chenga9467aa2006-04-25 20:13:52 +00003532 // If condition flag is set by a X86ISD::CMP, then make a copy of it
Evan Cheng4259a0f2006-09-11 02:19:56 +00003533 // (since flag operand cannot be shared). Use it as the condition setting
3534 // operand in place of the X86ISD::SETCC.
3535 // If the X86ISD::SETCC has more than one use, then perhaps it's better
Evan Chenga9467aa2006-04-25 20:13:52 +00003536 // to use a test instead of duplicating the X86ISD::CMP (for register
Evan Cheng4259a0f2006-09-11 02:19:56 +00003537 // pressure reason)?
3538 SDOperand Cmp = Cond.getOperand(1);
3539 unsigned Opc = Cmp.getOpcode();
3540 bool IllegalFPCMov = !X86ScalarSSE &&
3541 MVT::isFloatingPoint(Op.getValueType()) &&
3542 !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
3543 if ((Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) &&
3544 !IllegalFPCMov) {
3545 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3546 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3547 addTest = false;
3548 }
3549 }
Evan Cheng73a1ad92006-01-10 20:26:56 +00003550
Evan Chenga9467aa2006-04-25 20:13:52 +00003551 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003552 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003553 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3554 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng225a4d02005-12-17 01:21:05 +00003555 }
Evan Cheng45df7f82006-01-30 23:41:35 +00003556
Evan Cheng4259a0f2006-09-11 02:19:56 +00003557 VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::Flag);
3558 SmallVector<SDOperand, 4> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003559 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
3560 // condition is true.
3561 Ops.push_back(Op.getOperand(2));
3562 Ops.push_back(Op.getOperand(1));
3563 Ops.push_back(CC);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003564 Ops.push_back(Cond.getValue(1));
3565 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003566}
Evan Cheng944d1e92006-01-26 02:13:10 +00003567
Evan Chenga9467aa2006-04-25 20:13:52 +00003568SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003569 bool addTest = true;
3570 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003571 SDOperand Cond = Op.getOperand(1);
3572 SDOperand Dest = Op.getOperand(2);
3573 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003574 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3575
Evan Chenga9467aa2006-04-25 20:13:52 +00003576 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng4259a0f2006-09-11 02:19:56 +00003577 Cond = LowerSETCC(Cond, DAG, Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003578
3579 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003580 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003581
Evan Cheng4259a0f2006-09-11 02:19:56 +00003582 // If condition flag is set by a X86ISD::CMP, then make a copy of it
3583 // (since flag operand cannot be shared). Use it as the condition setting
3584 // operand in place of the X86ISD::SETCC.
3585 // If the X86ISD::SETCC has more than one use, then perhaps it's better
3586 // to use a test instead of duplicating the X86ISD::CMP (for register
3587 // pressure reason)?
3588 SDOperand Cmp = Cond.getOperand(1);
3589 unsigned Opc = Cmp.getOpcode();
3590 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) {
3591 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3592 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3593 addTest = false;
3594 }
3595 }
Evan Chengfb22e862006-01-13 01:03:02 +00003596
Evan Chenga9467aa2006-04-25 20:13:52 +00003597 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003598 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003599 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3600 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng6fc31042005-12-19 23:12:38 +00003601 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003602 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003603 Cond, Op.getOperand(2), CC, Cond.getValue(1));
Evan Chenga9467aa2006-04-25 20:13:52 +00003604}
Evan Chengae986f12006-01-11 22:15:48 +00003605
Evan Cheng2a330942006-05-25 00:59:30 +00003606SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
3607 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003608
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003609 if (Subtarget->is64Bit())
Chris Lattner7802f3e2007-02-25 09:06:15 +00003610 return LowerX86_64CCCCallTo(Op, DAG, CallingConv);
Evan Cheng2a330942006-05-25 00:59:30 +00003611 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003612 switch (CallingConv) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003613 default:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003614 assert(0 && "Unsupported calling convention");
Chris Lattnerfc360392006-09-27 18:29:38 +00003615 case CallingConv::Fast:
Chris Lattner0cd99602007-02-25 08:59:22 +00003616 if (EnableFastCC)
Chris Lattner7802f3e2007-02-25 09:06:15 +00003617 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003618 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003619 case CallingConv::C:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003620 case CallingConv::X86_StdCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003621 return LowerCCCCallTo(Op, DAG, CallingConv);
Chris Lattnerfc360392006-09-27 18:29:38 +00003622 case CallingConv::X86_FastCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003623 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003624 }
Evan Cheng2a330942006-05-25 00:59:30 +00003625}
3626
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003627SDOperand
3628X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00003629 MachineFunction &MF = DAG.getMachineFunction();
3630 const Function* Fn = MF.getFunction();
3631 if (Fn->hasExternalLinkage() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +00003632 Subtarget->isTargetCygMing() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00003633 Fn->getName() == "main")
Evan Chengdc614c12006-06-06 23:30:24 +00003634 MF.getInfo<X86FunctionInfo>()->setForceFramePointer(true);
3635
Evan Cheng17e734f2006-05-23 21:06:34 +00003636 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003637 if (Subtarget->is64Bit())
3638 return LowerX86_64CCCArguments(Op, DAG);
Evan Cheng17e734f2006-05-23 21:06:34 +00003639 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003640 switch(CC) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003641 default:
3642 assert(0 && "Unsupported calling convention");
3643 case CallingConv::Fast:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003644 if (EnableFastCC) {
3645 return LowerFastCCArguments(Op, DAG);
3646 }
3647 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003648 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003649 return LowerCCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00003650 case CallingConv::X86_StdCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003651 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(StdCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003652 return LowerCCCArguments(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00003653 case CallingConv::X86_FastCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003654 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(FastCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003655 return LowerFastCCArguments(Op, DAG, true);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003656 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003657}
3658
Evan Chenga9467aa2006-04-25 20:13:52 +00003659SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
3660 SDOperand InFlag(0, 0);
3661 SDOperand Chain = Op.getOperand(0);
3662 unsigned Align =
3663 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3664 if (Align == 0) Align = 1;
3665
3666 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3667 // If not DWORD aligned, call memset if size is less than the threshold.
3668 // It knows how to align to the right boundary first.
3669 if ((Align & 3) != 0 ||
3670 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3671 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00003672 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003673 TargetLowering::ArgListTy Args;
3674 TargetLowering::ArgListEntry Entry;
3675 Entry.Node = Op.getOperand(1);
3676 Entry.Ty = IntPtrTy;
3677 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003678 Entry.isInReg = false;
3679 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00003680 Args.push_back(Entry);
Reid Spencere87b5e92007-01-03 17:24:59 +00003681 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencere63b6512006-12-31 05:55:36 +00003682 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
3683 Entry.Ty = IntPtrTy;
3684 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003685 Entry.isInReg = false;
3686 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00003687 Args.push_back(Entry);
3688 Entry.Node = Op.getOperand(3);
3689 Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00003690 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00003691 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00003692 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
3693 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00003694 }
Evan Chengd097e672006-03-22 02:53:00 +00003695
Evan Chenga9467aa2006-04-25 20:13:52 +00003696 MVT::ValueType AVT;
3697 SDOperand Count;
3698 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3699 unsigned BytesLeft = 0;
3700 bool TwoRepStos = false;
3701 if (ValC) {
3702 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003703 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00003704
Evan Chenga9467aa2006-04-25 20:13:52 +00003705 // If the value is a constant, then we can potentially use larger sets.
3706 switch (Align & 3) {
3707 case 2: // WORD aligned
3708 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00003709 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003710 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00003711 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003712 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00003713 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003714 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00003715 Val = (Val << 8) | Val;
3716 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003717 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
3718 AVT = MVT::i64;
3719 ValReg = X86::RAX;
3720 Val = (Val << 32) | Val;
3721 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003722 break;
3723 default: // Byte aligned
3724 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00003725 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003726 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003727 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00003728 }
3729
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003730 if (AVT > MVT::i8) {
3731 if (I) {
3732 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
3733 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
3734 BytesLeft = I->getValue() % UBytes;
3735 } else {
3736 assert(AVT >= MVT::i32 &&
3737 "Do not use rep;stos if not at least DWORD aligned");
3738 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
3739 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
3740 TwoRepStos = true;
3741 }
3742 }
3743
Evan Chenga9467aa2006-04-25 20:13:52 +00003744 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
3745 InFlag);
3746 InFlag = Chain.getValue(1);
3747 } else {
3748 AVT = MVT::i8;
3749 Count = Op.getOperand(3);
3750 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
3751 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00003752 }
Evan Chengb0461082006-04-24 18:01:45 +00003753
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003754 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
3755 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003756 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003757 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
3758 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003759 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00003760
Chris Lattnere56fef92007-02-25 06:40:16 +00003761 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00003762 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003763 Ops.push_back(Chain);
3764 Ops.push_back(DAG.getValueType(AVT));
3765 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003766 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00003767
Evan Chenga9467aa2006-04-25 20:13:52 +00003768 if (TwoRepStos) {
3769 InFlag = Chain.getValue(1);
3770 Count = Op.getOperand(3);
3771 MVT::ValueType CVT = Count.getValueType();
3772 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003773 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
3774 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
3775 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003776 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00003777 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003778 Ops.clear();
3779 Ops.push_back(Chain);
3780 Ops.push_back(DAG.getValueType(MVT::i8));
3781 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003782 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003783 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003784 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00003785 SDOperand Value;
3786 unsigned Val = ValC->getValue() & 255;
3787 unsigned Offset = I->getValue() - BytesLeft;
3788 SDOperand DstAddr = Op.getOperand(1);
3789 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003790 if (BytesLeft >= 4) {
3791 Val = (Val << 8) | Val;
3792 Val = (Val << 16) | Val;
3793 Value = DAG.getConstant(Val, MVT::i32);
Evan Chengdf9ac472006-10-05 23:01:46 +00003794 Chain = DAG.getStore(Chain, Value,
3795 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3796 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003797 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003798 BytesLeft -= 4;
3799 Offset += 4;
3800 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003801 if (BytesLeft >= 2) {
3802 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Chengdf9ac472006-10-05 23:01:46 +00003803 Chain = DAG.getStore(Chain, Value,
3804 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3805 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003806 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003807 BytesLeft -= 2;
3808 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00003809 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003810 if (BytesLeft == 1) {
3811 Value = DAG.getConstant(Val, MVT::i8);
Evan Chengdf9ac472006-10-05 23:01:46 +00003812 Chain = DAG.getStore(Chain, Value,
3813 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3814 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003815 NULL, 0);
Evan Cheng14215c32006-04-21 23:03:30 +00003816 }
Evan Cheng082c8782006-03-24 07:29:27 +00003817 }
Evan Chengebf10062006-04-03 20:53:28 +00003818
Evan Chenga9467aa2006-04-25 20:13:52 +00003819 return Chain;
3820}
Evan Chengebf10062006-04-03 20:53:28 +00003821
Evan Chenga9467aa2006-04-25 20:13:52 +00003822SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
3823 SDOperand Chain = Op.getOperand(0);
3824 unsigned Align =
3825 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3826 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00003827
Evan Chenga9467aa2006-04-25 20:13:52 +00003828 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3829 // If not DWORD aligned, call memcpy if size is less than the threshold.
3830 // It knows how to align to the right boundary first.
3831 if ((Align & 3) != 0 ||
3832 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3833 MVT::ValueType IntPtr = getPointerTy();
Reid Spencere63b6512006-12-31 05:55:36 +00003834 TargetLowering::ArgListTy Args;
3835 TargetLowering::ArgListEntry Entry;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003836 Entry.Ty = getTargetData()->getIntPtrType();
3837 Entry.isSigned = false;
3838 Entry.isInReg = false;
3839 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00003840 Entry.Node = Op.getOperand(1); Args.push_back(Entry);
3841 Entry.Node = Op.getOperand(2); Args.push_back(Entry);
3842 Entry.Node = Op.getOperand(3); Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00003843 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00003844 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00003845 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
3846 return CallResult.second;
Evan Chengcbffa462006-03-31 19:22:53 +00003847 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003848
3849 MVT::ValueType AVT;
3850 SDOperand Count;
3851 unsigned BytesLeft = 0;
3852 bool TwoRepMovs = false;
3853 switch (Align & 3) {
3854 case 2: // WORD aligned
3855 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00003856 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003857 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00003858 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003859 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
3860 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00003861 break;
3862 default: // Byte aligned
3863 AVT = MVT::i8;
3864 Count = Op.getOperand(3);
3865 break;
3866 }
3867
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003868 if (AVT > MVT::i8) {
3869 if (I) {
3870 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
3871 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
3872 BytesLeft = I->getValue() % UBytes;
3873 } else {
3874 assert(AVT >= MVT::i32 &&
3875 "Do not use rep;movs if not at least DWORD aligned");
3876 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
3877 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
3878 TwoRepMovs = true;
3879 }
3880 }
3881
Evan Chenga9467aa2006-04-25 20:13:52 +00003882 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003883 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
3884 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003885 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003886 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
3887 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003888 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003889 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
3890 Op.getOperand(2), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003891 InFlag = Chain.getValue(1);
3892
Chris Lattnere56fef92007-02-25 06:40:16 +00003893 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00003894 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003895 Ops.push_back(Chain);
3896 Ops.push_back(DAG.getValueType(AVT));
3897 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003898 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003899
3900 if (TwoRepMovs) {
3901 InFlag = Chain.getValue(1);
3902 Count = Op.getOperand(3);
3903 MVT::ValueType CVT = Count.getValueType();
3904 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003905 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
3906 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
3907 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003908 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00003909 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003910 Ops.clear();
3911 Ops.push_back(Chain);
3912 Ops.push_back(DAG.getValueType(MVT::i8));
3913 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003914 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003915 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003916 // Issue loads and stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00003917 unsigned Offset = I->getValue() - BytesLeft;
3918 SDOperand DstAddr = Op.getOperand(1);
3919 MVT::ValueType DstVT = DstAddr.getValueType();
3920 SDOperand SrcAddr = Op.getOperand(2);
3921 MVT::ValueType SrcVT = SrcAddr.getValueType();
3922 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003923 if (BytesLeft >= 4) {
3924 Value = DAG.getLoad(MVT::i32, Chain,
3925 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
3926 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00003927 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003928 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00003929 Chain = DAG.getStore(Chain, Value,
3930 DAG.getNode(ISD::ADD, DstVT, DstAddr,
3931 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003932 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003933 BytesLeft -= 4;
3934 Offset += 4;
3935 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003936 if (BytesLeft >= 2) {
3937 Value = DAG.getLoad(MVT::i16, Chain,
3938 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
3939 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00003940 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003941 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00003942 Chain = DAG.getStore(Chain, Value,
3943 DAG.getNode(ISD::ADD, DstVT, DstAddr,
3944 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003945 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003946 BytesLeft -= 2;
3947 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00003948 }
3949
Evan Chenga9467aa2006-04-25 20:13:52 +00003950 if (BytesLeft == 1) {
3951 Value = DAG.getLoad(MVT::i8, Chain,
3952 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
3953 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00003954 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003955 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00003956 Chain = DAG.getStore(Chain, Value,
3957 DAG.getNode(ISD::ADD, DstVT, DstAddr,
3958 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003959 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003960 }
Evan Chengcbffa462006-03-31 19:22:53 +00003961 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003962
3963 return Chain;
3964}
3965
3966SDOperand
3967X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere56fef92007-02-25 06:40:16 +00003968 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00003969 SDOperand TheOp = Op.getOperand(0);
3970 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheOp, 1);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00003971 if (Subtarget->is64Bit()) {
3972 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
3973 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::RDX,
3974 MVT::i64, Copy1.getValue(2));
3975 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, Copy2,
3976 DAG.getConstant(32, MVT::i8));
Chris Lattner35a08552007-02-25 07:10:00 +00003977 SDOperand Ops[] = {
3978 DAG.getNode(ISD::OR, MVT::i64, Copy1, Tmp), Copy2.getValue(1)
3979 };
Chris Lattnere56fef92007-02-25 06:40:16 +00003980
3981 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00003982 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00003983 }
Chris Lattner35a08552007-02-25 07:10:00 +00003984
3985 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
3986 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::EDX,
3987 MVT::i32, Copy1.getValue(2));
3988 SDOperand Ops[] = { Copy1, Copy2, Copy2.getValue(1) };
3989 Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
3990 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003991}
3992
3993SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Chengab51cf22006-10-13 21:14:26 +00003994 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
3995
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003996 if (!Subtarget->is64Bit()) {
3997 // vastart just stores the address of the VarArgsFrameIndex slot into the
3998 // memory location argument.
3999 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004000 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
4001 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004002 }
4003
4004 // __va_list_tag:
4005 // gp_offset (0 - 6 * 8)
4006 // fp_offset (48 - 48 + 8 * 16)
4007 // overflow_arg_area (point to parameters coming in memory).
4008 // reg_save_area
Chris Lattner35a08552007-02-25 07:10:00 +00004009 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004010 SDOperand FIN = Op.getOperand(1);
4011 // Store gp_offset
Evan Chengdf9ac472006-10-05 23:01:46 +00004012 SDOperand Store = DAG.getStore(Op.getOperand(0),
4013 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004014 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004015 MemOps.push_back(Store);
4016
4017 // Store fp_offset
4018 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4019 DAG.getConstant(4, getPointerTy()));
Evan Chengdf9ac472006-10-05 23:01:46 +00004020 Store = DAG.getStore(Op.getOperand(0),
4021 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004022 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004023 MemOps.push_back(Store);
4024
4025 // Store ptr to overflow_arg_area
4026 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4027 DAG.getConstant(4, getPointerTy()));
4028 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004029 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
4030 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004031 MemOps.push_back(Store);
4032
4033 // Store ptr to reg_save_area.
4034 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4035 DAG.getConstant(8, getPointerTy()));
4036 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004037 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
4038 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004039 MemOps.push_back(Store);
4040 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004041}
4042
4043SDOperand
4044X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4045 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4046 switch (IntNo) {
4047 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00004048 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00004049 case Intrinsic::x86_sse_comieq_ss:
4050 case Intrinsic::x86_sse_comilt_ss:
4051 case Intrinsic::x86_sse_comile_ss:
4052 case Intrinsic::x86_sse_comigt_ss:
4053 case Intrinsic::x86_sse_comige_ss:
4054 case Intrinsic::x86_sse_comineq_ss:
4055 case Intrinsic::x86_sse_ucomieq_ss:
4056 case Intrinsic::x86_sse_ucomilt_ss:
4057 case Intrinsic::x86_sse_ucomile_ss:
4058 case Intrinsic::x86_sse_ucomigt_ss:
4059 case Intrinsic::x86_sse_ucomige_ss:
4060 case Intrinsic::x86_sse_ucomineq_ss:
4061 case Intrinsic::x86_sse2_comieq_sd:
4062 case Intrinsic::x86_sse2_comilt_sd:
4063 case Intrinsic::x86_sse2_comile_sd:
4064 case Intrinsic::x86_sse2_comigt_sd:
4065 case Intrinsic::x86_sse2_comige_sd:
4066 case Intrinsic::x86_sse2_comineq_sd:
4067 case Intrinsic::x86_sse2_ucomieq_sd:
4068 case Intrinsic::x86_sse2_ucomilt_sd:
4069 case Intrinsic::x86_sse2_ucomile_sd:
4070 case Intrinsic::x86_sse2_ucomigt_sd:
4071 case Intrinsic::x86_sse2_ucomige_sd:
4072 case Intrinsic::x86_sse2_ucomineq_sd: {
4073 unsigned Opc = 0;
4074 ISD::CondCode CC = ISD::SETCC_INVALID;
4075 switch (IntNo) {
4076 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004077 case Intrinsic::x86_sse_comieq_ss:
4078 case Intrinsic::x86_sse2_comieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004079 Opc = X86ISD::COMI;
4080 CC = ISD::SETEQ;
4081 break;
Evan Cheng78038292006-04-05 23:38:46 +00004082 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004083 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004084 Opc = X86ISD::COMI;
4085 CC = ISD::SETLT;
4086 break;
4087 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004088 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004089 Opc = X86ISD::COMI;
4090 CC = ISD::SETLE;
4091 break;
4092 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004093 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004094 Opc = X86ISD::COMI;
4095 CC = ISD::SETGT;
4096 break;
4097 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004098 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004099 Opc = X86ISD::COMI;
4100 CC = ISD::SETGE;
4101 break;
4102 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004103 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004104 Opc = X86ISD::COMI;
4105 CC = ISD::SETNE;
4106 break;
4107 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004108 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004109 Opc = X86ISD::UCOMI;
4110 CC = ISD::SETEQ;
4111 break;
4112 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004113 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004114 Opc = X86ISD::UCOMI;
4115 CC = ISD::SETLT;
4116 break;
4117 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004118 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004119 Opc = X86ISD::UCOMI;
4120 CC = ISD::SETLE;
4121 break;
4122 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004123 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004124 Opc = X86ISD::UCOMI;
4125 CC = ISD::SETGT;
4126 break;
4127 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004128 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004129 Opc = X86ISD::UCOMI;
4130 CC = ISD::SETGE;
4131 break;
4132 case Intrinsic::x86_sse_ucomineq_ss:
4133 case Intrinsic::x86_sse2_ucomineq_sd:
4134 Opc = X86ISD::UCOMI;
4135 CC = ISD::SETNE;
4136 break;
Evan Cheng78038292006-04-05 23:38:46 +00004137 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00004138
Evan Chenga9467aa2006-04-25 20:13:52 +00004139 unsigned X86CC;
Chris Lattner7a627672006-09-13 03:22:10 +00004140 SDOperand LHS = Op.getOperand(1);
4141 SDOperand RHS = Op.getOperand(2);
4142 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004143
4144 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Chris Lattner7a627672006-09-13 03:22:10 +00004145 SDOperand Ops1[] = { DAG.getEntryNode(), LHS, RHS };
Evan Cheng4259a0f2006-09-11 02:19:56 +00004146 SDOperand Cond = DAG.getNode(Opc, VTs, 2, Ops1, 3);
4147 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
4148 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
4149 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
Evan Chenga9467aa2006-04-25 20:13:52 +00004150 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00004151 }
Evan Cheng5c59d492005-12-23 07:31:11 +00004152 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004153}
Evan Cheng6af02632005-12-20 06:22:03 +00004154
Nate Begemaneda59972007-01-29 22:58:52 +00004155SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4156 // Depths > 0 not supported yet!
4157 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4158 return SDOperand();
4159
4160 // Just load the return address
4161 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4162 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4163}
4164
4165SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
4166 // Depths > 0 not supported yet!
4167 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4168 return SDOperand();
4169
4170 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4171 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
4172 DAG.getConstant(4, getPointerTy()));
4173}
4174
Evan Chenga9467aa2006-04-25 20:13:52 +00004175/// LowerOperation - Provide custom lowering hooks for some operations.
4176///
4177SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4178 switch (Op.getOpcode()) {
4179 default: assert(0 && "Should not custom lower this!");
4180 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4181 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4182 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4183 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
4184 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4185 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4186 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
4187 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
4188 case ISD::SHL_PARTS:
4189 case ISD::SRA_PARTS:
4190 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
4191 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
4192 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
4193 case ISD::FABS: return LowerFABS(Op, DAG);
4194 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4363e882007-01-05 07:55:56 +00004195 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004196 case ISD::SETCC: return LowerSETCC(Op, DAG, DAG.getEntryNode());
Evan Chenga9467aa2006-04-25 20:13:52 +00004197 case ISD::SELECT: return LowerSELECT(Op, DAG);
4198 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
4199 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00004200 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004201 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004202 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004203 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
4204 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
4205 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
4206 case ISD::VASTART: return LowerVASTART(Op, DAG);
4207 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemaneda59972007-01-29 22:58:52 +00004208 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
4209 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004210 }
Jim Laskey3796abe2007-02-21 22:54:50 +00004211 return SDOperand();
Evan Chenga9467aa2006-04-25 20:13:52 +00004212}
4213
Evan Cheng6af02632005-12-20 06:22:03 +00004214const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
4215 switch (Opcode) {
4216 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00004217 case X86ISD::SHLD: return "X86ISD::SHLD";
4218 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00004219 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng4363e882007-01-05 07:55:56 +00004220 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng72d5c252006-01-31 22:28:30 +00004221 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng4363e882007-01-05 07:55:56 +00004222 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Cheng6305e502006-01-12 22:54:21 +00004223 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00004224 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00004225 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
4226 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
4227 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00004228 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00004229 case X86ISD::FST: return "X86ISD::FST";
4230 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00004231 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00004232 case X86ISD::CALL: return "X86ISD::CALL";
4233 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
4234 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
4235 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00004236 case X86ISD::COMI: return "X86ISD::COMI";
4237 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00004238 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00004239 case X86ISD::CMOV: return "X86ISD::CMOV";
4240 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00004241 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00004242 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
4243 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00004244 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5987cfb2006-07-07 08:33:52 +00004245 case X86ISD::LOAD_UA: return "X86ISD::LOAD_UA";
Evan Cheng5588de92006-02-18 00:15:05 +00004246 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00004247 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00004248 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00004249 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00004250 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng49683ba2006-11-10 21:43:37 +00004251 case X86ISD::FMAX: return "X86ISD::FMAX";
4252 case X86ISD::FMIN: return "X86ISD::FMIN";
Evan Cheng6af02632005-12-20 06:22:03 +00004253 }
4254}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004255
Evan Cheng02612422006-07-05 22:17:51 +00004256/// isLegalAddressImmediate - Return true if the integer value or
4257/// GlobalValue can be used as the offset of the target addressing mode.
4258bool X86TargetLowering::isLegalAddressImmediate(int64_t V) const {
4259 // X86 allows a sign-extended 32-bit immediate field.
4260 return (V > -(1LL << 32) && V < (1LL << 32)-1);
4261}
4262
4263bool X86TargetLowering::isLegalAddressImmediate(GlobalValue *GV) const {
Evan Cheng7a9238c2006-11-29 23:48:14 +00004264 // In 64-bit mode, GV is 64-bit so it won't fit in the 32-bit displacement
4265 // field unless we are in small code model.
4266 if (Subtarget->is64Bit() &&
4267 getTargetMachine().getCodeModel() != CodeModel::Small)
Evan Cheng02612422006-07-05 22:17:51 +00004268 return false;
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00004269
4270 return (!Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false));
Evan Cheng02612422006-07-05 22:17:51 +00004271}
4272
4273/// isShuffleMaskLegal - Targets can use this to indicate that they only
4274/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4275/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4276/// are assumed to be legal.
4277bool
4278X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
4279 // Only do shuffles on 128-bit vector types for now.
4280 if (MVT::getSizeInBits(VT) == 64) return false;
4281 return (Mask.Val->getNumOperands() <= 4 ||
4282 isSplatMask(Mask.Val) ||
4283 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
4284 X86::isUNPCKLMask(Mask.Val) ||
4285 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
4286 X86::isUNPCKHMask(Mask.Val));
4287}
4288
4289bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
4290 MVT::ValueType EVT,
4291 SelectionDAG &DAG) const {
4292 unsigned NumElts = BVOps.size();
4293 // Only do shuffles on 128-bit vector types for now.
4294 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
4295 if (NumElts == 2) return true;
4296 if (NumElts == 4) {
Chris Lattner35a08552007-02-25 07:10:00 +00004297 return (isMOVLMask(&BVOps[0], 4) ||
4298 isCommutedMOVL(&BVOps[0], 4, true) ||
4299 isSHUFPMask(&BVOps[0], 4) ||
4300 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng02612422006-07-05 22:17:51 +00004301 }
4302 return false;
4303}
4304
4305//===----------------------------------------------------------------------===//
4306// X86 Scheduler Hooks
4307//===----------------------------------------------------------------------===//
4308
4309MachineBasicBlock *
4310X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
4311 MachineBasicBlock *BB) {
Evan Cheng20350c42006-11-27 23:37:22 +00004312 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng02612422006-07-05 22:17:51 +00004313 switch (MI->getOpcode()) {
4314 default: assert(false && "Unexpected instr type to insert");
4315 case X86::CMOV_FR32:
4316 case X86::CMOV_FR64:
4317 case X86::CMOV_V4F32:
4318 case X86::CMOV_V2F64:
4319 case X86::CMOV_V2I64: {
4320 // To "insert" a SELECT_CC instruction, we actually have to insert the
4321 // diamond control-flow pattern. The incoming instruction knows the
4322 // destination vreg to set, the condition code register to branch on, the
4323 // true/false values to select between, and a branch opcode to use.
4324 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4325 ilist<MachineBasicBlock>::iterator It = BB;
4326 ++It;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004327
Evan Cheng02612422006-07-05 22:17:51 +00004328 // thisMBB:
4329 // ...
4330 // TrueVal = ...
4331 // cmpTY ccX, r1, r2
4332 // bCC copy1MBB
4333 // fallthrough --> copy0MBB
4334 MachineBasicBlock *thisMBB = BB;
4335 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
4336 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004337 unsigned Opc =
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004338 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Cheng20350c42006-11-27 23:37:22 +00004339 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng02612422006-07-05 22:17:51 +00004340 MachineFunction *F = BB->getParent();
4341 F->getBasicBlockList().insert(It, copy0MBB);
4342 F->getBasicBlockList().insert(It, sinkMBB);
4343 // Update machine-CFG edges by first adding all successors of the current
4344 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004345 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng02612422006-07-05 22:17:51 +00004346 e = BB->succ_end(); i != e; ++i)
4347 sinkMBB->addSuccessor(*i);
4348 // Next, remove all successors of the current block, and add the true
4349 // and fallthrough blocks as its successors.
4350 while(!BB->succ_empty())
4351 BB->removeSuccessor(BB->succ_begin());
4352 BB->addSuccessor(copy0MBB);
4353 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004354
Evan Cheng02612422006-07-05 22:17:51 +00004355 // copy0MBB:
4356 // %FalseValue = ...
4357 // # fallthrough to sinkMBB
4358 BB = copy0MBB;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004359
Evan Cheng02612422006-07-05 22:17:51 +00004360 // Update machine-CFG edges
4361 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004362
Evan Cheng02612422006-07-05 22:17:51 +00004363 // sinkMBB:
4364 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4365 // ...
4366 BB = sinkMBB;
Evan Cheng20350c42006-11-27 23:37:22 +00004367 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng02612422006-07-05 22:17:51 +00004368 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4369 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4370
4371 delete MI; // The pseudo instruction is gone now.
4372 return BB;
4373 }
4374
4375 case X86::FP_TO_INT16_IN_MEM:
4376 case X86::FP_TO_INT32_IN_MEM:
4377 case X86::FP_TO_INT64_IN_MEM: {
4378 // Change the floating point control register to use "round towards zero"
4379 // mode when truncating to an integer value.
4380 MachineFunction *F = BB->getParent();
4381 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Cheng20350c42006-11-27 23:37:22 +00004382 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004383
4384 // Load the old value of the high byte of the control word...
4385 unsigned OldCW =
4386 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
Evan Cheng20350c42006-11-27 23:37:22 +00004387 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004388
4389 // Set the high part to be round to zero...
Evan Cheng20350c42006-11-27 23:37:22 +00004390 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
4391 .addImm(0xC7F);
Evan Cheng02612422006-07-05 22:17:51 +00004392
4393 // Reload the modified control word now...
Evan Cheng20350c42006-11-27 23:37:22 +00004394 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004395
4396 // Restore the memory image of control word to original value
Evan Cheng20350c42006-11-27 23:37:22 +00004397 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
4398 .addReg(OldCW);
Evan Cheng02612422006-07-05 22:17:51 +00004399
4400 // Get the X86 opcode to use.
4401 unsigned Opc;
4402 switch (MI->getOpcode()) {
4403 default: assert(0 && "illegal opcode!");
4404 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
4405 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
4406 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
4407 }
4408
4409 X86AddressMode AM;
4410 MachineOperand &Op = MI->getOperand(0);
4411 if (Op.isRegister()) {
4412 AM.BaseType = X86AddressMode::RegBase;
4413 AM.Base.Reg = Op.getReg();
4414 } else {
4415 AM.BaseType = X86AddressMode::FrameIndexBase;
4416 AM.Base.FrameIndex = Op.getFrameIndex();
4417 }
4418 Op = MI->getOperand(1);
4419 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004420 AM.Scale = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004421 Op = MI->getOperand(2);
4422 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004423 AM.IndexReg = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004424 Op = MI->getOperand(3);
4425 if (Op.isGlobalAddress()) {
4426 AM.GV = Op.getGlobal();
4427 } else {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004428 AM.Disp = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004429 }
Evan Cheng20350c42006-11-27 23:37:22 +00004430 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
4431 .addReg(MI->getOperand(4).getReg());
Evan Cheng02612422006-07-05 22:17:51 +00004432
4433 // Reload the original control word now.
Evan Cheng20350c42006-11-27 23:37:22 +00004434 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004435
4436 delete MI; // The pseudo instruction is gone now.
4437 return BB;
4438 }
4439 }
4440}
4441
4442//===----------------------------------------------------------------------===//
4443// X86 Optimization Hooks
4444//===----------------------------------------------------------------------===//
4445
Nate Begeman8a77efe2006-02-16 21:11:51 +00004446void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
4447 uint64_t Mask,
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004448 uint64_t &KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +00004449 uint64_t &KnownOne,
4450 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004451 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00004452 assert((Opc >= ISD::BUILTIN_OP_END ||
4453 Opc == ISD::INTRINSIC_WO_CHAIN ||
4454 Opc == ISD::INTRINSIC_W_CHAIN ||
4455 Opc == ISD::INTRINSIC_VOID) &&
4456 "Should use MaskedValueIsZero if you don't know whether Op"
4457 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004458
Evan Cheng6d196db2006-04-05 06:11:20 +00004459 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004460 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00004461 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004462 case X86ISD::SETCC:
Nate Begeman8a77efe2006-02-16 21:11:51 +00004463 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
4464 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004465 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004466}
Chris Lattnerc642aa52006-01-31 19:43:35 +00004467
Evan Cheng5987cfb2006-07-07 08:33:52 +00004468/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4469/// element of the result of the vector shuffle.
4470static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
4471 MVT::ValueType VT = N->getValueType(0);
4472 SDOperand PermMask = N->getOperand(2);
4473 unsigned NumElems = PermMask.getNumOperands();
4474 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
4475 i %= NumElems;
4476 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4477 return (i == 0)
4478 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4479 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
4480 SDOperand Idx = PermMask.getOperand(i);
4481 if (Idx.getOpcode() == ISD::UNDEF)
4482 return DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4483 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
4484 }
4485 return SDOperand();
4486}
4487
4488/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
4489/// node is a GlobalAddress + an offset.
4490static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Chengae1cd752006-11-30 21:55:46 +00004491 unsigned Opc = N->getOpcode();
Evan Cheng62cdc3f2006-12-05 04:01:03 +00004492 if (Opc == X86ISD::Wrapper) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004493 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
4494 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
4495 return true;
4496 }
Evan Chengae1cd752006-11-30 21:55:46 +00004497 } else if (Opc == ISD::ADD) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004498 SDOperand N1 = N->getOperand(0);
4499 SDOperand N2 = N->getOperand(1);
4500 if (isGAPlusOffset(N1.Val, GA, Offset)) {
4501 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
4502 if (V) {
4503 Offset += V->getSignExtended();
4504 return true;
4505 }
4506 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
4507 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
4508 if (V) {
4509 Offset += V->getSignExtended();
4510 return true;
4511 }
4512 }
4513 }
4514 return false;
4515}
4516
4517/// isConsecutiveLoad - Returns true if N is loading from an address of Base
4518/// + Dist * Size.
4519static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
4520 MachineFrameInfo *MFI) {
4521 if (N->getOperand(0).Val != Base->getOperand(0).Val)
4522 return false;
4523
4524 SDOperand Loc = N->getOperand(1);
4525 SDOperand BaseLoc = Base->getOperand(1);
4526 if (Loc.getOpcode() == ISD::FrameIndex) {
4527 if (BaseLoc.getOpcode() != ISD::FrameIndex)
4528 return false;
4529 int FI = dyn_cast<FrameIndexSDNode>(Loc)->getIndex();
4530 int BFI = dyn_cast<FrameIndexSDNode>(BaseLoc)->getIndex();
4531 int FS = MFI->getObjectSize(FI);
4532 int BFS = MFI->getObjectSize(BFI);
4533 if (FS != BFS || FS != Size) return false;
4534 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
4535 } else {
4536 GlobalValue *GV1 = NULL;
4537 GlobalValue *GV2 = NULL;
4538 int64_t Offset1 = 0;
4539 int64_t Offset2 = 0;
4540 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
4541 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
4542 if (isGA1 && isGA2 && GV1 == GV2)
4543 return Offset1 == (Offset2 + Dist*Size);
4544 }
4545
4546 return false;
4547}
4548
Evan Cheng79cf9a52006-07-10 21:37:44 +00004549static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
4550 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004551 GlobalValue *GV;
4552 int64_t Offset;
4553 if (isGAPlusOffset(Base, GV, Offset))
4554 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
4555 else {
4556 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
4557 int BFI = dyn_cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00004558 if (BFI < 0)
4559 // Fixed objects do not specify alignment, however the offsets are known.
4560 return ((Subtarget->getStackAlignment() % 16) == 0 &&
4561 (MFI->getObjectOffset(BFI) % 16) == 0);
4562 else
4563 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00004564 }
4565 return false;
4566}
4567
4568
4569/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
4570/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
4571/// if the load addresses are consecutive, non-overlapping, and in the right
4572/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00004573static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
4574 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004575 MachineFunction &MF = DAG.getMachineFunction();
4576 MachineFrameInfo *MFI = MF.getFrameInfo();
4577 MVT::ValueType VT = N->getValueType(0);
4578 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
4579 SDOperand PermMask = N->getOperand(2);
4580 int NumElems = (int)PermMask.getNumOperands();
4581 SDNode *Base = NULL;
4582 for (int i = 0; i < NumElems; ++i) {
4583 SDOperand Idx = PermMask.getOperand(i);
4584 if (Idx.getOpcode() == ISD::UNDEF) {
4585 if (!Base) return SDOperand();
4586 } else {
4587 SDOperand Arg =
4588 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004589 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng5987cfb2006-07-07 08:33:52 +00004590 return SDOperand();
4591 if (!Base)
4592 Base = Arg.Val;
4593 else if (!isConsecutiveLoad(Arg.Val, Base,
4594 i, MVT::getSizeInBits(EVT)/8,MFI))
4595 return SDOperand();
4596 }
4597 }
4598
Evan Cheng79cf9a52006-07-10 21:37:44 +00004599 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004600 if (isAlign16) {
4601 LoadSDNode *LD = cast<LoadSDNode>(Base);
4602 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
4603 LD->getSrcValueOffset());
4604 } else {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004605 // Just use movups, it's shorter.
Chris Lattnere56fef92007-02-25 06:40:16 +00004606 SDVTList Tys = DAG.getVTList(MVT::v4f32, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00004607 SmallVector<SDOperand, 3> Ops;
4608 Ops.push_back(Base->getOperand(0));
4609 Ops.push_back(Base->getOperand(1));
4610 Ops.push_back(Base->getOperand(2));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004611 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chengbd1c5a82006-08-11 09:08:15 +00004612 DAG.getNode(X86ISD::LOAD_UA, Tys, &Ops[0], Ops.size()));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004613 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00004614}
4615
Chris Lattner9259b1e2006-10-04 06:57:07 +00004616/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
4617static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
4618 const X86Subtarget *Subtarget) {
4619 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004620
Chris Lattner9259b1e2006-10-04 06:57:07 +00004621 // If we have SSE[12] support, try to form min/max nodes.
4622 if (Subtarget->hasSSE2() &&
4623 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
4624 if (Cond.getOpcode() == ISD::SETCC) {
4625 // Get the LHS/RHS of the select.
4626 SDOperand LHS = N->getOperand(1);
4627 SDOperand RHS = N->getOperand(2);
4628 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004629
Evan Cheng49683ba2006-11-10 21:43:37 +00004630 unsigned Opcode = 0;
Chris Lattner9259b1e2006-10-04 06:57:07 +00004631 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004632 switch (CC) {
4633 default: break;
4634 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
4635 case ISD::SETULE:
4636 case ISD::SETLE:
4637 if (!UnsafeFPMath) break;
4638 // FALL THROUGH.
4639 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
4640 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004641 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004642 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004643
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004644 case ISD::SETOGT: // (X > Y) ? X : Y -> max
4645 case ISD::SETUGT:
4646 case ISD::SETGT:
4647 if (!UnsafeFPMath) break;
4648 // FALL THROUGH.
4649 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
4650 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004651 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004652 break;
4653 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004654 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004655 switch (CC) {
4656 default: break;
4657 case ISD::SETOGT: // (X > Y) ? Y : X -> min
4658 case ISD::SETUGT:
4659 case ISD::SETGT:
4660 if (!UnsafeFPMath) break;
4661 // FALL THROUGH.
4662 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
4663 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004664 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004665 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004666
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004667 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
4668 case ISD::SETULE:
4669 case ISD::SETLE:
4670 if (!UnsafeFPMath) break;
4671 // FALL THROUGH.
4672 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
4673 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004674 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004675 break;
4676 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004677 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004678
Evan Cheng49683ba2006-11-10 21:43:37 +00004679 if (Opcode)
4680 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004681 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004682
Chris Lattner9259b1e2006-10-04 06:57:07 +00004683 }
4684
4685 return SDOperand();
4686}
4687
4688
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004689SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng5987cfb2006-07-07 08:33:52 +00004690 DAGCombinerInfo &DCI) const {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004691 SelectionDAG &DAG = DCI.DAG;
4692 switch (N->getOpcode()) {
4693 default: break;
4694 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00004695 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004696 case ISD::SELECT:
4697 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004698 }
4699
4700 return SDOperand();
4701}
4702
Evan Cheng02612422006-07-05 22:17:51 +00004703//===----------------------------------------------------------------------===//
4704// X86 Inline Assembly Support
4705//===----------------------------------------------------------------------===//
4706
Chris Lattner298ef372006-07-11 02:54:03 +00004707/// getConstraintType - Given a constraint letter, return the type of
4708/// constraint it is for this target.
4709X86TargetLowering::ConstraintType
4710X86TargetLowering::getConstraintType(char ConstraintLetter) const {
4711 switch (ConstraintLetter) {
Chris Lattnerc8db1072006-07-12 16:59:49 +00004712 case 'A':
4713 case 'r':
4714 case 'R':
4715 case 'l':
4716 case 'q':
4717 case 'Q':
4718 case 'x':
4719 case 'Y':
4720 return C_RegisterClass;
Chris Lattner298ef372006-07-11 02:54:03 +00004721 default: return TargetLowering::getConstraintType(ConstraintLetter);
4722 }
4723}
4724
Chris Lattner44daa502006-10-31 20:13:11 +00004725/// isOperandValidForConstraint - Return the specified operand (possibly
4726/// modified) if the specified SDOperand is valid for the specified target
4727/// constraint letter, otherwise return null.
4728SDOperand X86TargetLowering::
4729isOperandValidForConstraint(SDOperand Op, char Constraint, SelectionDAG &DAG) {
4730 switch (Constraint) {
4731 default: break;
4732 case 'i':
4733 // Literal immediates are always ok.
4734 if (isa<ConstantSDNode>(Op)) return Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004735
Chris Lattner44daa502006-10-31 20:13:11 +00004736 // If we are in non-pic codegen mode, we allow the address of a global to
4737 // be used with 'i'.
4738 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op)) {
4739 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
4740 return SDOperand(0, 0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004741
Chris Lattner44daa502006-10-31 20:13:11 +00004742 if (GA->getOpcode() != ISD::TargetGlobalAddress)
4743 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
4744 GA->getOffset());
4745 return Op;
4746 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004747
Chris Lattner44daa502006-10-31 20:13:11 +00004748 // Otherwise, not valid for this mode.
4749 return SDOperand(0, 0);
4750 }
4751 return TargetLowering::isOperandValidForConstraint(Op, Constraint, DAG);
4752}
4753
4754
Chris Lattnerc642aa52006-01-31 19:43:35 +00004755std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00004756getRegClassForInlineAsmConstraint(const std::string &Constraint,
4757 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00004758 if (Constraint.size() == 1) {
4759 // FIXME: not handling fp-stack yet!
4760 // FIXME: not handling MMX registers yet ('y' constraint).
4761 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00004762 default: break; // Unknown constraint letter
4763 case 'A': // EAX/EDX
4764 if (VT == MVT::i32 || VT == MVT::i64)
4765 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
4766 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004767 case 'r': // GENERAL_REGS
4768 case 'R': // LEGACY_REGS
Chris Lattnerd139ddd2006-12-04 22:38:21 +00004769 if (VT == MVT::i64 && Subtarget->is64Bit())
4770 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
4771 X86::RSI, X86::RDI, X86::RBP, X86::RSP,
4772 X86::R8, X86::R9, X86::R10, X86::R11,
4773 X86::R12, X86::R13, X86::R14, X86::R15, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004774 if (VT == MVT::i32)
4775 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
4776 X86::ESI, X86::EDI, X86::EBP, X86::ESP, 0);
4777 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004778 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004779 X86::SI, X86::DI, X86::BP, X86::SP, 0);
4780 else if (VT == MVT::i8)
Chris Lattnera16201c2006-12-05 17:29:40 +00004781 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004782 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004783 case 'l': // INDEX_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004784 if (VT == MVT::i32)
4785 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
4786 X86::ESI, X86::EDI, X86::EBP, 0);
4787 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004788 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004789 X86::SI, X86::DI, X86::BP, 0);
4790 else if (VT == MVT::i8)
4791 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
4792 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004793 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
4794 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004795 if (VT == MVT::i32)
4796 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
4797 else if (VT == MVT::i16)
4798 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
4799 else if (VT == MVT::i8)
4800 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
4801 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004802 case 'x': // SSE_REGS if SSE1 allowed
4803 if (Subtarget->hasSSE1())
4804 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
4805 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
4806 0);
4807 return std::vector<unsigned>();
4808 case 'Y': // SSE_REGS if SSE2 allowed
4809 if (Subtarget->hasSSE2())
4810 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
4811 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
4812 0);
4813 return std::vector<unsigned>();
4814 }
4815 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004816
Chris Lattner7ad77df2006-02-22 00:56:39 +00004817 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00004818}
Chris Lattner524129d2006-07-31 23:26:50 +00004819
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004820std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +00004821X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
4822 MVT::ValueType VT) const {
4823 // Use the default implementation in TargetLowering to convert the register
4824 // constraint into a member of a register class.
4825 std::pair<unsigned, const TargetRegisterClass*> Res;
4826 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerf6a69662006-10-31 19:42:44 +00004827
4828 // Not found as a standard register?
4829 if (Res.second == 0) {
4830 // GCC calls "st(0)" just plain "st".
4831 if (StringsEqualNoCase("{st}", Constraint)) {
4832 Res.first = X86::ST0;
4833 Res.second = X86::RSTRegisterClass;
4834 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004835
Chris Lattnerf6a69662006-10-31 19:42:44 +00004836 return Res;
4837 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004838
Chris Lattner524129d2006-07-31 23:26:50 +00004839 // Otherwise, check to see if this is a register class of the wrong value
4840 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
4841 // turn into {ax},{dx}.
4842 if (Res.second->hasType(VT))
4843 return Res; // Correct type already, nothing to do.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004844
Chris Lattner524129d2006-07-31 23:26:50 +00004845 // All of the single-register GCC register classes map their values onto
4846 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
4847 // really want an 8-bit or 32-bit register, map to the appropriate register
4848 // class and return the appropriate register.
4849 if (Res.second != X86::GR16RegisterClass)
4850 return Res;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004851
Chris Lattner524129d2006-07-31 23:26:50 +00004852 if (VT == MVT::i8) {
4853 unsigned DestReg = 0;
4854 switch (Res.first) {
4855 default: break;
4856 case X86::AX: DestReg = X86::AL; break;
4857 case X86::DX: DestReg = X86::DL; break;
4858 case X86::CX: DestReg = X86::CL; break;
4859 case X86::BX: DestReg = X86::BL; break;
4860 }
4861 if (DestReg) {
4862 Res.first = DestReg;
4863 Res.second = Res.second = X86::GR8RegisterClass;
4864 }
4865 } else if (VT == MVT::i32) {
4866 unsigned DestReg = 0;
4867 switch (Res.first) {
4868 default: break;
4869 case X86::AX: DestReg = X86::EAX; break;
4870 case X86::DX: DestReg = X86::EDX; break;
4871 case X86::CX: DestReg = X86::ECX; break;
4872 case X86::BX: DestReg = X86::EBX; break;
4873 case X86::SI: DestReg = X86::ESI; break;
4874 case X86::DI: DestReg = X86::EDI; break;
4875 case X86::BP: DestReg = X86::EBP; break;
4876 case X86::SP: DestReg = X86::ESP; break;
4877 }
4878 if (DestReg) {
4879 Res.first = DestReg;
4880 Res.second = Res.second = X86::GR32RegisterClass;
4881 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004882 } else if (VT == MVT::i64) {
4883 unsigned DestReg = 0;
4884 switch (Res.first) {
4885 default: break;
4886 case X86::AX: DestReg = X86::RAX; break;
4887 case X86::DX: DestReg = X86::RDX; break;
4888 case X86::CX: DestReg = X86::RCX; break;
4889 case X86::BX: DestReg = X86::RBX; break;
4890 case X86::SI: DestReg = X86::RSI; break;
4891 case X86::DI: DestReg = X86::RDI; break;
4892 case X86::BP: DestReg = X86::RBP; break;
4893 case X86::SP: DestReg = X86::RSP; break;
4894 }
4895 if (DestReg) {
4896 Res.first = DestReg;
4897 Res.second = Res.second = X86::GR64RegisterClass;
4898 }
Chris Lattner524129d2006-07-31 23:26:50 +00004899 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004900
Chris Lattner524129d2006-07-31 23:26:50 +00004901 return Res;
4902}