blob: 79532f69dea27707701363a47e2f8903dd252101 [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000023#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000024#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000025#include "llvm/ADT/VectorExtras.h"
26#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerdc3adc82007-02-27 04:43:02 +000027#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000029#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000031#include "llvm/CodeGen/SelectionDAG.h"
32#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000033#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000034#include "llvm/Target/TargetOptions.h"
Evan Cheng8c5766e2006-10-04 18:33:38 +000035#include "llvm/Support/CommandLine.h"
Chris Lattnerf6a69662006-10-31 19:42:44 +000036#include "llvm/ADT/StringExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000037using namespace llvm;
38
39// FIXME: temporary.
Chris Lattner76ac0682005-11-15 00:40:23 +000040static cl::opt<bool> EnableFastCC("enable-x86-fastcc", cl::Hidden,
41 cl::desc("Enable fastcc on X86"));
Chris Lattner76ac0682005-11-15 00:40:23 +000042X86TargetLowering::X86TargetLowering(TargetMachine &TM)
43 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000044 Subtarget = &TM.getSubtarget<X86Subtarget>();
45 X86ScalarSSE = Subtarget->hasSSE2();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000046 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Evan Chengcde9e302006-01-27 08:10:46 +000047
Chris Lattner76ac0682005-11-15 00:40:23 +000048 // Set up the TargetLowering object.
49
50 // X86 is weird, it always uses i8 for shift amounts and setcc results.
51 setShiftAmountType(MVT::i8);
52 setSetCCResultType(MVT::i8);
53 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000054 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000055 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000056 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000057
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000058 if (Subtarget->isTargetDarwin()) {
Evan Chengb09a56f2006-03-17 20:31:41 +000059 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000060 setUseUnderscoreSetJmp(false);
61 setUseUnderscoreLongJmp(false);
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +000062 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000063 // MS runtime is weird: it exports _setjmp, but longjmp!
64 setUseUnderscoreSetJmp(true);
65 setUseUnderscoreLongJmp(false);
66 } else {
67 setUseUnderscoreSetJmp(true);
68 setUseUnderscoreLongJmp(true);
69 }
70
Evan Cheng20931a72006-03-16 21:47:42 +000071 // Add legal addressing mode scale values.
72 addLegalAddressScale(8);
73 addLegalAddressScale(4);
74 addLegalAddressScale(2);
75 // Enter the ones which require both scale + index last. These are more
76 // expensive.
77 addLegalAddressScale(9);
78 addLegalAddressScale(5);
79 addLegalAddressScale(3);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +000080
Chris Lattner76ac0682005-11-15 00:40:23 +000081 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000082 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
83 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
84 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000085 if (Subtarget->is64Bit())
86 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000087
Evan Cheng5d9fd972006-10-04 00:56:09 +000088 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
89
Chris Lattner76ac0682005-11-15 00:40:23 +000090 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
91 // operation.
92 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
93 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
94 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000095
Evan Cheng11b0a5d2006-09-08 06:48:29 +000096 if (Subtarget->is64Bit()) {
97 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000098 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000099 } else {
100 if (X86ScalarSSE)
101 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
102 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
103 else
104 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
105 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000106
107 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
108 // this operation.
109 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
110 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000111 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +0000112 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +0000113 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +0000114 else {
115 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
116 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
117 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000118
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000119 if (!Subtarget->is64Bit()) {
120 // Custom lower SINT_TO_FP and FP_TO_SINT from/to i64 in 32-bit mode.
121 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
122 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
123 }
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000124
Evan Cheng08390f62006-01-30 22:13:22 +0000125 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
126 // this operation.
127 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
128 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
129
130 if (X86ScalarSSE) {
131 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
132 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000133 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000134 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000135 }
136
137 // Handle FP_TO_UINT by promoting the destination to a larger signed
138 // conversion.
139 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
140 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
141 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
142
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000143 if (Subtarget->is64Bit()) {
144 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000145 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000146 } else {
147 if (X86ScalarSSE && !Subtarget->hasSSE3())
148 // Expand FP_TO_UINT into a select.
149 // FIXME: We would like to use a Custom expander here eventually to do
150 // the optimal thing for SSE vs. the default expansion in the legalizer.
151 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
152 else
153 // With SSE3 we can use fisttpll to convert to a signed i64.
154 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
155 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000156
Chris Lattner55c17f92006-12-05 18:22:22 +0000157 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Chris Lattnerc20b7e82006-12-05 18:45:06 +0000158 if (!X86ScalarSSE) {
159 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
160 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
161 }
Chris Lattner30107e62005-12-23 05:15:23 +0000162
Evan Cheng0d41d192006-10-30 08:02:39 +0000163 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng593bea72006-02-17 07:01:52 +0000164 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000165 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
166 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000167 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000168 if (Subtarget->is64Bit())
169 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000170 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000171 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000172 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
173 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000174 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000175
Chris Lattner76ac0682005-11-15 00:40:23 +0000176 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
177 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
178 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
179 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
180 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
181 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
182 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
183 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
184 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000185 if (Subtarget->is64Bit()) {
186 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
187 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
188 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
189 }
190
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000191 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000192 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000193
Chris Lattner76ac0682005-11-15 00:40:23 +0000194 // These should be promoted to a larger select which is supported.
195 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
196 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000197 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000198 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
199 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
200 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
201 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
202 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
203 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
204 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
205 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
206 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000207 if (Subtarget->is64Bit()) {
208 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
209 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
210 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000211 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000212 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000213 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000214 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000215 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000216 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000217 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000218 if (Subtarget->is64Bit()) {
219 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
220 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
221 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
222 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
223 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000224 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000225 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
226 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
227 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000228 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000229 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
230 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000231
Chris Lattner9c415362005-11-29 06:16:21 +0000232 // We don't have line number support yet.
233 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000234 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000235 // FIXME - use subtarget debug flags
Anton Korobeynikovaa4c0f92006-10-31 08:31:24 +0000236 if (!Subtarget->isTargetDarwin() &&
237 !Subtarget->isTargetELF() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +0000238 !Subtarget->isTargetCygMing())
Jim Laskeyf9e54452007-01-26 14:34:52 +0000239 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000240
Nate Begemane74795c2006-01-25 18:21:52 +0000241 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
242 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000243
Nate Begemane74795c2006-01-25 18:21:52 +0000244 // Use the default implementation.
245 setOperationAction(ISD::VAARG , MVT::Other, Expand);
246 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
247 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000248 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000249 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000250 if (Subtarget->is64Bit())
251 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000252 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000253
Chris Lattner76ac0682005-11-15 00:40:23 +0000254 if (X86ScalarSSE) {
255 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000256 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
257 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000258
Evan Cheng72d5c252006-01-31 22:28:30 +0000259 // Use ANDPD to simulate FABS.
260 setOperationAction(ISD::FABS , MVT::f64, Custom);
261 setOperationAction(ISD::FABS , MVT::f32, Custom);
262
263 // Use XORP to simulate FNEG.
264 setOperationAction(ISD::FNEG , MVT::f64, Custom);
265 setOperationAction(ISD::FNEG , MVT::f32, Custom);
266
Evan Cheng4363e882007-01-05 07:55:56 +0000267 // Use ANDPD and ORPD to simulate FCOPYSIGN.
268 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
269 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
270
Evan Chengd8fba3a2006-02-02 00:28:23 +0000271 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000272 setOperationAction(ISD::FSIN , MVT::f64, Expand);
273 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000274 setOperationAction(ISD::FREM , MVT::f64, Expand);
275 setOperationAction(ISD::FSIN , MVT::f32, Expand);
276 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000277 setOperationAction(ISD::FREM , MVT::f32, Expand);
278
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000279 // Expand FP immediates into loads from the stack, except for the special
280 // cases we handle.
281 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
282 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000283 addLegalFPImmediate(+0.0); // xorps / xorpd
284 } else {
285 // Set up the FP register classes.
286 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000287
Evan Cheng4363e882007-01-05 07:55:56 +0000288 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
289 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
290 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000291
Chris Lattner76ac0682005-11-15 00:40:23 +0000292 if (!UnsafeFPMath) {
293 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
294 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
295 }
296
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000297 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000298 addLegalFPImmediate(+0.0); // FLD0
299 addLegalFPImmediate(+1.0); // FLD1
300 addLegalFPImmediate(-0.0); // FLD0/FCHS
301 addLegalFPImmediate(-1.0); // FLD1/FCHS
302 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000303
Evan Cheng19264272006-03-01 01:11:20 +0000304 // First set operation action for all vector types to expand. Then we
305 // will selectively turn on ones that can be effectively codegen'd.
306 for (unsigned VT = (unsigned)MVT::Vector + 1;
307 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
308 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
309 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000310 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
311 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000312 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000313 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
314 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
315 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
316 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
317 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
318 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000319 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000320 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000321 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000322 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000323 }
324
Evan Chengbc047222006-03-22 19:22:18 +0000325 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000326 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
327 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
328 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
329
Evan Cheng19264272006-03-01 01:11:20 +0000330 // FIXME: add MMX packed arithmetics
Evan Chengd5e905d2006-03-21 23:01:21 +0000331 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Expand);
332 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Expand);
333 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Expand);
Evan Cheng9e252e32006-02-22 02:26:30 +0000334 }
335
Evan Chengbc047222006-03-22 19:22:18 +0000336 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000337 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
338
Evan Chengbf3df772006-10-27 18:49:08 +0000339 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
340 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
341 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
342 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000343 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
344 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
345 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000346 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000347 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000348 }
349
Evan Chengbc047222006-03-22 19:22:18 +0000350 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000351 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
352 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
353 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
354 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
355 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
356
Evan Cheng617a6a82006-04-10 07:23:14 +0000357 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
358 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
359 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000360 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
361 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
362 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000363 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Chengbf3df772006-10-27 18:49:08 +0000364 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
365 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
366 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
367 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Evan Cheng92232302006-04-12 21:21:57 +0000368
Evan Cheng617a6a82006-04-10 07:23:14 +0000369 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
370 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000371 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000372 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
373 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
374 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000375
Evan Cheng92232302006-04-12 21:21:57 +0000376 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
377 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
378 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
379 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
380 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
381 }
382 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
383 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
384 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
385 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
386 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
387 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
388
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000389 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng92232302006-04-12 21:21:57 +0000390 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
391 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
392 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
393 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
394 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
395 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
396 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000397 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
398 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000399 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
400 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000401 }
Evan Cheng92232302006-04-12 21:21:57 +0000402
403 // Custom lower v2i64 and v2f64 selects.
404 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000405 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000406 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000407 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000408 }
409
Evan Cheng78038292006-04-05 23:38:46 +0000410 // We want to custom lower some of our intrinsics.
411 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
412
Evan Cheng5987cfb2006-07-07 08:33:52 +0000413 // We have target-specific dag combine patterns for the following nodes:
414 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner9259b1e2006-10-04 06:57:07 +0000415 setTargetDAGCombine(ISD::SELECT);
Evan Cheng5987cfb2006-07-07 08:33:52 +0000416
Chris Lattner76ac0682005-11-15 00:40:23 +0000417 computeRegisterProperties();
418
Evan Cheng6a374562006-02-14 08:25:08 +0000419 // FIXME: These should be based on subtarget info. Plus, the values should
420 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000421 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
422 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
423 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000424 allowUnalignedMemoryAccesses = true; // x86 supports it!
425}
426
Chris Lattner3c763092007-02-25 08:29:00 +0000427
428//===----------------------------------------------------------------------===//
429// Return Value Calling Convention Implementation
430//===----------------------------------------------------------------------===//
431
Chris Lattnerc9eed392007-02-27 05:28:59 +0000432/// X86_RetCC_Assign - Implement the X86 return value conventions. This returns
433/// true if the value wasn't handled by this CC.
434static bool X86_RetCC_Assign(unsigned ValNo, MVT::ValueType ValVT,
435 unsigned ArgFlags, CCState &State) {
436 MVT::ValueType LocVT = ValVT;
437 CCValAssign::LocInfo LocInfo = CCValAssign::Full;
Chris Lattner3c763092007-02-25 08:29:00 +0000438
Chris Lattnerc9eed392007-02-27 05:28:59 +0000439 // If this is a 32-bit value, assign to a 32-bit register if any are
440 // available.
441 if (LocVT == MVT::i8) {
442 static const unsigned GPR8ArgRegs[] = { X86::AL, X86::DL };
443 if (unsigned Reg = State.AllocateReg(GPR8ArgRegs, 2)) {
444 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
445 return false;
446 }
Chris Lattner3c763092007-02-25 08:29:00 +0000447 }
Chris Lattnerc9eed392007-02-27 05:28:59 +0000448 if (LocVT == MVT::i16) {
449 static const unsigned GPR16ArgRegs[] = { X86::AX, X86::DX };
450 if (unsigned Reg = State.AllocateReg(GPR16ArgRegs, 2)) {
451 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
452 return false;
453 }
454 }
455 if (LocVT == MVT::i32) {
456 static const unsigned GPR32ArgRegs[] = { X86::EAX, X86::EDX };
457 if (unsigned Reg = State.AllocateReg(GPR32ArgRegs, 2)) {
458 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
459 return false;
460 }
461 }
462 if (LocVT == MVT::i64) {
463 static const unsigned GPR64ArgRegs[] = { X86::RAX, X86::RDX };
464 if (unsigned Reg = State.AllocateReg(GPR64ArgRegs, 2)) {
465 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
466 return false;
467 }
468 }
469 if (MVT::isVector(LocVT)) {
470 if (unsigned Reg = State.AllocateReg(X86::XMM0)) {
471 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
472 return false;
473 }
474 }
475 if (LocVT == MVT::f32 || LocVT == MVT::f64) {
476 unsigned Reg;
477 if (State.getTarget().getSubtarget<X86Subtarget>().is64Bit())
Chris Lattner0cd99602007-02-25 08:59:22 +0000478 Reg = X86::XMM0; // FP values in X86-64 go in XMM0.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000479 else if (State.getCallingConv() == CallingConv::Fast &&
480 State.getTarget().getSubtarget<X86Subtarget>().hasSSE2())
Chris Lattnerfcee9b52007-02-25 09:31:16 +0000481 Reg = X86::XMM0; // FP values in X86-32 with fastcc go in XMM0.
Chris Lattner0cd99602007-02-25 08:59:22 +0000482 else
483 Reg = X86::ST0; // FP values in X86-32 go in ST0.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000484
485 if ((Reg = State.AllocateReg(Reg))) {
486 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
487 return false;
488 }
Chris Lattner3c763092007-02-25 08:29:00 +0000489 }
Chris Lattnerc9eed392007-02-27 05:28:59 +0000490
491 return true;
Chris Lattner0cd99602007-02-25 08:59:22 +0000492}
Chris Lattnerc9eed392007-02-27 05:28:59 +0000493
Chris Lattner2fc0d702007-02-25 09:12:39 +0000494/// LowerRET - Lower an ISD::RET node.
495SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
496 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
497
Chris Lattnerc9eed392007-02-27 05:28:59 +0000498 SmallVector<CCValAssign, 16> RVLocs;
499 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
500 CCState CCInfo(CC, getTargetMachine(), RVLocs);
Chris Lattner2fc0d702007-02-25 09:12:39 +0000501
502 // Determine which register each value should be copied into.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000503 for (unsigned i = 0; i != Op.getNumOperands() / 2; ++i) {
504 if (X86_RetCC_Assign(i, Op.getOperand(i*2+1).getValueType(),
505 cast<ConstantSDNode>(Op.getOperand(i*2+2))->getValue(),
506 CCInfo))
507 assert(0 && "Unhandled result type!");
508 }
Chris Lattner2fc0d702007-02-25 09:12:39 +0000509
510 // If this is the first return lowered for this function, add the regs to the
511 // liveout set for the function.
512 if (DAG.getMachineFunction().liveout_empty()) {
Chris Lattnerc9eed392007-02-27 05:28:59 +0000513 for (unsigned i = 0; i != RVLocs.size(); ++i)
514 if (RVLocs[i].isRegLoc())
515 DAG.getMachineFunction().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2fc0d702007-02-25 09:12:39 +0000516 }
517
518 SDOperand Chain = Op.getOperand(0);
519 SDOperand Flag;
520
521 // Copy the result values into the output registers.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000522 if (RVLocs.size() != 1 || !RVLocs[0].isRegLoc() ||
523 RVLocs[0].getLocReg() != X86::ST0) {
524 for (unsigned i = 0; i != RVLocs.size(); ++i) {
525 CCValAssign &VA = RVLocs[i];
526 assert(VA.isRegLoc() && "Can only return in registers!");
527 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1),
528 Flag);
Chris Lattner2fc0d702007-02-25 09:12:39 +0000529 Flag = Chain.getValue(1);
530 }
531 } else {
532 // We need to handle a destination of ST0 specially, because it isn't really
533 // a register.
534 SDOperand Value = Op.getOperand(1);
535
536 // If this is an FP return with ScalarSSE, we need to move the value from
537 // an XMM register onto the fp-stack.
538 if (X86ScalarSSE) {
539 SDOperand MemLoc;
540
541 // If this is a load into a scalarsse value, don't store the loaded value
542 // back to the stack, only to reload it: just replace the scalar-sse load.
543 if (ISD::isNON_EXTLoad(Value.Val) &&
544 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
545 Chain = Value.getOperand(0);
546 MemLoc = Value.getOperand(1);
547 } else {
548 // Spill the value to memory and reload it into top of stack.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000549 unsigned Size = MVT::getSizeInBits(RVLocs[0].getValVT())/8;
Chris Lattner2fc0d702007-02-25 09:12:39 +0000550 MachineFunction &MF = DAG.getMachineFunction();
551 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
552 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
553 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
554 }
555 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
Chris Lattnerc9eed392007-02-27 05:28:59 +0000556 SDOperand Ops[] = {Chain, MemLoc, DAG.getValueType(RVLocs[0].getValVT())};
Chris Lattner2fc0d702007-02-25 09:12:39 +0000557 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
558 Chain = Value.getValue(1);
559 }
560
561 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
562 SDOperand Ops[] = { Chain, Value };
563 Chain = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
564 Flag = Chain.getValue(1);
565 }
566
567 SDOperand BytesToPop = DAG.getConstant(getBytesToPopOnReturn(), MVT::i16);
568 if (Flag.Val)
569 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop, Flag);
570 else
571 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop);
572}
573
574
Chris Lattner0cd99602007-02-25 08:59:22 +0000575/// LowerCallResult - Lower the result values of an ISD::CALL into the
576/// appropriate copies out of appropriate physical registers. This assumes that
577/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
578/// being lowered. The returns a SDNode with the same number of values as the
579/// ISD::CALL.
580SDNode *X86TargetLowering::
581LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
582 unsigned CallingConv, SelectionDAG &DAG) {
583 SmallVector<SDOperand, 8> ResultVals;
584
Chris Lattnerc9eed392007-02-27 05:28:59 +0000585 SmallVector<CCValAssign, 16> RVLocs;
586 CCState CCInfo(CallingConv, getTargetMachine(), RVLocs);
Chris Lattner0cd99602007-02-25 08:59:22 +0000587
Chris Lattnerc9eed392007-02-27 05:28:59 +0000588 for (unsigned i = 0, e = TheCall->getNumValues() - 1; i != e; ++i) {
589 if (X86_RetCC_Assign(i, TheCall->getValueType(i), 0, CCInfo))
590 assert(0 && "Unhandled result type!");
591 }
Chris Lattner0cd99602007-02-25 08:59:22 +0000592
593 // Copy all of the result registers out of their specified physreg.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000594 if (RVLocs.size() != 1 || RVLocs[0].getLocReg() != X86::ST0) {
595 for (unsigned i = 0; i != RVLocs.size(); ++i) {
596 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
597 RVLocs[i].getValVT(), InFlag).getValue(1);
Chris Lattner0cd99602007-02-25 08:59:22 +0000598 InFlag = Chain.getValue(2);
599 ResultVals.push_back(Chain.getValue(0));
600 }
601 } else {
602 // Copies from the FP stack are special, as ST0 isn't a valid register
603 // before the fp stackifier runs.
604
605 // Copy ST0 into an RFP register with FP_GET_RESULT.
606 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
607 SDOperand GROps[] = { Chain, InFlag };
608 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, GROps, 2);
609 Chain = RetVal.getValue(1);
610 InFlag = RetVal.getValue(2);
611
612 // If we are using ScalarSSE, store ST(0) to the stack and reload it into
613 // an XMM register.
614 if (X86ScalarSSE) {
615 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
616 // shouldn't be necessary except that RFP cannot be live across
617 // multiple blocks. When stackifier is fixed, they can be uncoupled.
618 MachineFunction &MF = DAG.getMachineFunction();
619 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
620 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
621 SDOperand Ops[] = {
Chris Lattnerc9eed392007-02-27 05:28:59 +0000622 Chain, RetVal, StackSlot, DAG.getValueType(RVLocs[0].getValVT()), InFlag
Chris Lattner0cd99602007-02-25 08:59:22 +0000623 };
624 Chain = DAG.getNode(X86ISD::FST, MVT::Other, Ops, 5);
Chris Lattnerc9eed392007-02-27 05:28:59 +0000625 RetVal = DAG.getLoad(RVLocs[0].getValVT(), Chain, StackSlot, NULL, 0);
Chris Lattner0cd99602007-02-25 08:59:22 +0000626 Chain = RetVal.getValue(1);
627 }
628
Chris Lattnerc9eed392007-02-27 05:28:59 +0000629 if (RVLocs[0].getValVT() == MVT::f32 && !X86ScalarSSE)
Chris Lattner0cd99602007-02-25 08:59:22 +0000630 // FIXME: we would really like to remember that this FP_ROUND
631 // operation is okay to eliminate if we allow excess FP precision.
632 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
633 ResultVals.push_back(RetVal);
634 }
635
636 // Merge everything together with a MERGE_VALUES node.
637 ResultVals.push_back(Chain);
638 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
639 &ResultVals[0], ResultVals.size()).Val;
Chris Lattner3c763092007-02-25 08:29:00 +0000640}
641
642
Chris Lattner76ac0682005-11-15 00:40:23 +0000643//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000644// C & StdCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000645//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000646// StdCall calling convention seems to be standard for many Windows' API
647// routines and around. It differs from C calling convention just a little:
648// callee should clean up the stack, not caller. Symbols should be also
649// decorated in some fancy way :) It doesn't support any vector arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +0000650
Evan Cheng24eb3f42006-04-27 05:35:28 +0000651/// AddLiveIn - This helper function adds the specified physical register to the
652/// MachineFunction as a live in value. It also creates a corresponding virtual
653/// register for it.
654static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000655 const TargetRegisterClass *RC) {
Evan Cheng24eb3f42006-04-27 05:35:28 +0000656 assert(RC->contains(PReg) && "Not the correct regclass!");
657 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
658 MF.addLiveIn(PReg, VReg);
659 return VReg;
660}
661
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000662/// HowToPassArgument - Returns how an formal argument of the specified type
Evan Cheng89001ad2006-04-27 08:31:10 +0000663/// should be passed. If it is through stack, returns the size of the stack
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000664/// slot; if it is through integer or XMM register, returns the number of
665/// integer or XMM registers are needed.
Evan Cheng89001ad2006-04-27 08:31:10 +0000666static void
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000667HowToPassCallArgument(MVT::ValueType ObjectVT,
668 bool ArgInReg,
669 unsigned NumIntRegs, unsigned NumXMMRegs,
670 unsigned MaxNumIntRegs,
671 unsigned &ObjSize, unsigned &ObjIntRegs,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000672 unsigned &ObjXMMRegs) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000673 ObjSize = 0;
674 ObjIntRegs = 0;
Evan Cheng2b2c1be2006-06-01 05:53:27 +0000675 ObjXMMRegs = 0;
Evan Cheng8aca43e2006-05-25 23:31:23 +0000676
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000677 if (MaxNumIntRegs>3) {
678 // We don't have too much registers on ia32! :)
679 MaxNumIntRegs = 3;
680 }
681
Evan Cheng48940d12006-04-27 01:32:22 +0000682 switch (ObjectVT) {
683 default: assert(0 && "Unhandled argument type!");
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000684 case MVT::i8:
685 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
686 ObjIntRegs = 1;
687 else
688 ObjSize = 1;
689 break;
690 case MVT::i16:
691 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
692 ObjIntRegs = 1;
693 else
694 ObjSize = 2;
695 break;
696 case MVT::i32:
697 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
698 ObjIntRegs = 1;
699 else
700 ObjSize = 4;
701 break;
702 case MVT::i64:
703 if (ArgInReg && (NumIntRegs+2 <= MaxNumIntRegs)) {
704 ObjIntRegs = 2;
705 } else if (ArgInReg && (NumIntRegs+1 <= MaxNumIntRegs)) {
706 ObjIntRegs = 1;
707 ObjSize = 4;
708 } else
709 ObjSize = 8;
710 case MVT::f32:
711 ObjSize = 4;
712 break;
713 case MVT::f64:
714 ObjSize = 8;
715 break;
Evan Cheng89001ad2006-04-27 08:31:10 +0000716 case MVT::v16i8:
717 case MVT::v8i16:
718 case MVT::v4i32:
719 case MVT::v2i64:
720 case MVT::v4f32:
721 case MVT::v2f64:
Chris Lattner9d9cc842007-02-25 09:14:25 +0000722 if (NumXMMRegs < 4)
723 ObjXMMRegs = 1;
724 else
725 ObjSize = 16;
726 break;
Evan Cheng48940d12006-04-27 01:32:22 +0000727 }
Evan Cheng48940d12006-04-27 01:32:22 +0000728}
729
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000730SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG,
731 bool isStdCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000732 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000733 MachineFunction &MF = DAG.getMachineFunction();
734 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000735 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +0000736 SmallVector<SDOperand, 8> ArgValues;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000737 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000738
Evan Cheng48940d12006-04-27 01:32:22 +0000739 // Add DAG nodes to load the arguments... On entry to a function on the X86,
740 // the stack frame looks like this:
741 //
742 // [ESP] -- return address
743 // [ESP + 4] -- first argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +0000744 // [ESP + 8] -- second argument, if first argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +0000745 // ...
746 //
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000747 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
748 unsigned NumSRetBytes= 0; // How much bytes on stack used for struct return
749 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
750 unsigned NumIntRegs = 0; // Integer regs used for parameter passing
751
Evan Chengbfb5ea62006-05-26 19:22:06 +0000752 static const unsigned XMMArgRegs[] = {
753 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
754 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000755 static const unsigned GPRArgRegs[][3] = {
756 { X86::AL, X86::DL, X86::CL },
757 { X86::AX, X86::DX, X86::CX },
758 { X86::EAX, X86::EDX, X86::ECX }
759 };
760 static const TargetRegisterClass* GPRClasses[3] = {
761 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
762 };
763
764 // Handle regparm attribute
Chris Lattner35a08552007-02-25 07:10:00 +0000765 SmallVector<bool, 8> ArgInRegs(NumArgs, false);
766 SmallVector<bool, 8> SRetArgs(NumArgs, false);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000767 if (!isVarArg) {
768 for (unsigned i = 0; i<NumArgs; ++i) {
769 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(3+i))->getValue();
770 ArgInRegs[i] = (Flags >> 1) & 1;
771 SRetArgs[i] = (Flags >> 2) & 1;
772 }
773 }
774
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000775 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000776 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
777 unsigned ArgIncrement = 4;
778 unsigned ObjSize = 0;
779 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000780 unsigned ObjIntRegs = 0;
781 unsigned Reg = 0;
782 SDOperand ArgValue;
783
784 HowToPassCallArgument(ObjectVT,
785 ArgInRegs[i],
786 NumIntRegs, NumXMMRegs, 3,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000787 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000788
Evan Chenga01e7992006-05-26 18:39:59 +0000789 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +0000790 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +0000791
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000792 if (ObjIntRegs || ObjXMMRegs) {
793 switch (ObjectVT) {
794 default: assert(0 && "Unhandled argument type!");
795 case MVT::i8:
796 case MVT::i16:
797 case MVT::i32: {
798 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][NumIntRegs];
799 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
800 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
801 break;
802 }
803 case MVT::v16i8:
804 case MVT::v8i16:
805 case MVT::v4i32:
806 case MVT::v2i64:
807 case MVT::v4f32:
808 case MVT::v2f64:
809 assert(!isStdCall && "Unhandled argument type!");
810 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
811 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
812 break;
813 }
814 NumIntRegs += ObjIntRegs;
Evan Cheng17e734f2006-05-23 21:06:34 +0000815 NumXMMRegs += ObjXMMRegs;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000816 }
817 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +0000818 // XMM arguments have to be aligned on 16-byte boundary.
819 if (ObjSize == 16)
820 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000821 // Create the SelectionDAG nodes corresponding to a load from this
822 // parameter.
Evan Cheng17e734f2006-05-23 21:06:34 +0000823 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
824 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +0000825 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000826
827 ArgOffset += ArgIncrement; // Move on to the next argument.
828 if (SRetArgs[i])
829 NumSRetBytes += ArgIncrement;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000830 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000831
832 ArgValues.push_back(ArgValue);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000833 }
834
Evan Cheng17e734f2006-05-23 21:06:34 +0000835 ArgValues.push_back(Root);
836
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000837 // If the function takes variable number of arguments, make a frame index for
838 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000839 if (isVarArg)
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000840 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000841
842 if (isStdCall && !isVarArg) {
843 BytesToPopOnReturn = ArgOffset; // Callee pops everything..
844 BytesCallerReserves = 0;
845 } else {
846 BytesToPopOnReturn = NumSRetBytes; // Callee pops hidden struct pointer.
847 BytesCallerReserves = ArgOffset;
848 }
849
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000850 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
851 ReturnAddrIndex = 0; // No return address slot generated yet.
Evan Cheng17e734f2006-05-23 21:06:34 +0000852
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000853
854 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000855
Evan Cheng17e734f2006-05-23 21:06:34 +0000856 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +0000857 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +0000858 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000859}
860
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000861SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +0000862 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +0000863 SDOperand Chain = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000864 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000865 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
866 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +0000867 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000868
Evan Cheng2a330942006-05-25 00:59:30 +0000869 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +0000870 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +0000871 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000872 static const unsigned GPR32ArgRegs[] = {
873 X86::EAX, X86::EDX, X86::ECX
874 };
Evan Cheng88decde2006-04-28 21:29:37 +0000875
Evan Cheng2a330942006-05-25 00:59:30 +0000876 // Count how many bytes are to be pushed on the stack.
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000877 unsigned NumBytes = 0;
878 // Keep track of the number of integer regs passed so far.
879 unsigned NumIntRegs = 0;
880 // Keep track of the number of XMM regs passed so far.
881 unsigned NumXMMRegs = 0;
882 // How much bytes on stack used for struct return
883 unsigned NumSRetBytes= 0;
884
885 // Handle regparm attribute
Chris Lattner35a08552007-02-25 07:10:00 +0000886 SmallVector<bool, 8> ArgInRegs(NumOps, false);
887 SmallVector<bool, 8> SRetArgs(NumOps, false);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000888 for (unsigned i = 0; i<NumOps; ++i) {
889 unsigned Flags =
890 dyn_cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
891 ArgInRegs[i] = (Flags >> 1) & 1;
892 SRetArgs[i] = (Flags >> 2) & 1;
893 }
894
895 // Calculate stack frame size
Evan Cheng2a330942006-05-25 00:59:30 +0000896 for (unsigned i = 0; i != NumOps; ++i) {
897 SDOperand Arg = Op.getOperand(5+2*i);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000898 unsigned ArgIncrement = 4;
899 unsigned ObjSize = 0;
900 unsigned ObjIntRegs = 0;
901 unsigned ObjXMMRegs = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000902
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000903 HowToPassCallArgument(Arg.getValueType(),
904 ArgInRegs[i],
905 NumIntRegs, NumXMMRegs, 3,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000906 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000907 if (ObjSize > 4)
908 ArgIncrement = ObjSize;
909
910 NumIntRegs += ObjIntRegs;
911 NumXMMRegs += ObjXMMRegs;
912 if (ObjSize) {
913 // XMM arguments have to be aligned on 16-byte boundary.
914 if (ObjSize == 16)
Evan Chengb92f4182006-05-26 20:37:47 +0000915 NumBytes = ((NumBytes + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000916 NumBytes += ArgIncrement;
Evan Cheng2a330942006-05-25 00:59:30 +0000917 }
Evan Cheng2a330942006-05-25 00:59:30 +0000918 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000919
Evan Cheng2a330942006-05-25 00:59:30 +0000920 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000921
Evan Cheng2a330942006-05-25 00:59:30 +0000922 // Arguments go on the stack in reverse order, as specified by the ABI.
923 unsigned ArgOffset = 0;
924 NumXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000925 NumIntRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +0000926 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
927 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000928 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +0000929 for (unsigned i = 0; i != NumOps; ++i) {
930 SDOperand Arg = Op.getOperand(5+2*i);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000931 unsigned ArgIncrement = 4;
932 unsigned ObjSize = 0;
933 unsigned ObjIntRegs = 0;
934 unsigned ObjXMMRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000935
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000936 HowToPassCallArgument(Arg.getValueType(),
937 ArgInRegs[i],
938 NumIntRegs, NumXMMRegs, 3,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000939 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000940
941 if (ObjSize > 4)
942 ArgIncrement = ObjSize;
943
944 if (Arg.getValueType() == MVT::i8 || Arg.getValueType() == MVT::i16) {
Evan Cheng2a330942006-05-25 00:59:30 +0000945 // Promote the integer to 32 bits. If the input type is signed use a
946 // sign extend, otherwise use a zero extend.
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000947 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
948
949 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Evan Cheng2a330942006-05-25 00:59:30 +0000950 Arg = DAG.getNode(ExtOp, MVT::i32, Arg);
Evan Cheng5ee96892006-05-25 18:56:34 +0000951 }
Evan Cheng2a330942006-05-25 00:59:30 +0000952
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000953 if (ObjIntRegs || ObjXMMRegs) {
954 switch (Arg.getValueType()) {
955 default: assert(0 && "Unhandled argument type!");
956 case MVT::i32:
957 RegsToPass.push_back(std::make_pair(GPR32ArgRegs[NumIntRegs], Arg));
958 break;
959 case MVT::v16i8:
960 case MVT::v8i16:
961 case MVT::v4i32:
962 case MVT::v2i64:
963 case MVT::v4f32:
964 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000965 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
966 break;
Evan Cheng88decde2006-04-28 21:29:37 +0000967 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000968
969 NumIntRegs += ObjIntRegs;
970 NumXMMRegs += ObjXMMRegs;
971 }
972 if (ObjSize) {
973 // XMM arguments have to be aligned on 16-byte boundary.
974 if (ObjSize == 16)
975 ArgOffset = ((ArgOffset + 15) / 16) * 16;
976
977 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
978 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
979 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
980
981 ArgOffset += ArgIncrement; // Move on to the next argument.
982 if (SRetArgs[i])
983 NumSRetBytes += ArgIncrement;
Chris Lattner76ac0682005-11-15 00:40:23 +0000984 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000985 }
986
Anton Korobeynikov1b4e6012007-02-01 08:39:52 +0000987 // Sanity check: we haven't seen NumSRetBytes > 4
988 assert((NumSRetBytes<=4) &&
989 "Too much space for struct-return pointer requested");
990
Evan Cheng2a330942006-05-25 00:59:30 +0000991 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000992 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
993 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000994
Evan Cheng88decde2006-04-28 21:29:37 +0000995 // Build a sequence of copy-to-reg nodes chained together with token chain
996 // and flag operands which copy the outgoing args into registers.
997 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000998 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
999 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1000 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +00001001 InFlag = Chain.getValue(1);
1002 }
1003
Evan Cheng84a041e2007-02-21 21:18:14 +00001004 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1005 // GOT pointer.
Evan Cheng1281dc32007-01-22 21:34:25 +00001006 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1007 Subtarget->isPICStyleGOT()) {
Anton Korobeynikova0554d92007-01-12 19:20:47 +00001008 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1009 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1010 InFlag);
1011 InFlag = Chain.getValue(1);
1012 }
1013
Evan Cheng2a330942006-05-25 00:59:30 +00001014 // If the callee is a GlobalAddress node (quite common, every direct call is)
1015 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001016 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001017 // We should use extra load for direct calls to dllimported functions in
1018 // non-JIT mode.
1019 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1020 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001021 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1022 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001023 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1024
Chris Lattnere56fef92007-02-25 06:40:16 +00001025 // Returns a chain & a flag for retval copy to use.
1026 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001027 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001028 Ops.push_back(Chain);
1029 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001030
1031 // Add argument registers to the end of the list so that they are known live
1032 // into the call.
1033 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001034 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001035 RegsToPass[i].second.getValueType()));
Evan Cheng84a041e2007-02-21 21:18:14 +00001036
1037 // Add an implicit use GOT pointer in EBX.
1038 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1039 Subtarget->isPICStyleGOT())
1040 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Anton Korobeynikova0554d92007-01-12 19:20:47 +00001041
Evan Cheng88decde2006-04-28 21:29:37 +00001042 if (InFlag.Val)
1043 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +00001044
Evan Cheng2a330942006-05-25 00:59:30 +00001045 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001046 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +00001047 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +00001048
Chris Lattner8be5be82006-05-23 18:50:38 +00001049 // Create the CALLSEQ_END node.
1050 unsigned NumBytesForCalleeToPush = 0;
1051
Chris Lattner7802f3e2007-02-25 09:06:15 +00001052 if (CC == CallingConv::X86_StdCall) {
1053 if (isVarArg)
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001054 NumBytesForCalleeToPush = NumSRetBytes;
Chris Lattner7802f3e2007-02-25 09:06:15 +00001055 else
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001056 NumBytesForCalleeToPush = NumBytes;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001057 } else {
1058 // If this is is a call to a struct-return function, the callee
1059 // pops the hidden struct pointer, so we have to push it back.
1060 // This is common for Darwin/X86, Linux & Mingw32 targets.
1061 NumBytesForCalleeToPush = NumSRetBytes;
1062 }
1063
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001064 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001065 Ops.clear();
1066 Ops.push_back(Chain);
1067 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +00001068 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001069 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001070 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattner0cd99602007-02-25 08:59:22 +00001071 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001072
Chris Lattner0cd99602007-02-25 08:59:22 +00001073 // Handle result values, copying them out of physregs into vregs that we
1074 // return.
Chris Lattner7802f3e2007-02-25 09:06:15 +00001075 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001076}
1077
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001078
1079//===----------------------------------------------------------------------===//
1080// X86-64 C Calling Convention implementation
1081//===----------------------------------------------------------------------===//
1082
Chris Lattner2e5e8402007-02-27 04:18:15 +00001083
Chris Lattner9f0591942007-02-27 05:13:54 +00001084/// X86_64_CCC_AssignArgument - Implement the X86-64 C Calling Convention. This
1085/// returns true if the value was not handled by this calling convention.
1086static bool X86_64_CCC_AssignArgument(unsigned ValNo,
Chris Lattner29478082007-02-26 07:50:02 +00001087 MVT::ValueType ArgVT, unsigned ArgFlags,
Chris Lattner9f0591942007-02-27 05:13:54 +00001088 CCState &State) {
Chris Lattner29478082007-02-26 07:50:02 +00001089 MVT::ValueType LocVT = ArgVT;
Chris Lattner2e5e8402007-02-27 04:18:15 +00001090 CCValAssign::LocInfo LocInfo = CCValAssign::Full;
Chris Lattner29478082007-02-26 07:50:02 +00001091
1092 // Promote the integer to 32 bits. If the input type is signed use a
1093 // sign extend, otherwise use a zero extend.
1094 if (ArgVT == MVT::i8 || ArgVT == MVT::i16) {
1095 LocVT = MVT::i32;
Chris Lattner2e5e8402007-02-27 04:18:15 +00001096 LocInfo = (ArgFlags & 1) ? CCValAssign::SExt : CCValAssign::ZExt;
Chris Lattner29478082007-02-26 07:50:02 +00001097 }
1098
1099 // If this is a 32-bit value, assign to a 32-bit register if any are
1100 // available.
1101 if (LocVT == MVT::i32) {
1102 static const unsigned GPR32ArgRegs[] = {
1103 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
1104 };
1105 if (unsigned Reg = State.AllocateReg(GPR32ArgRegs, 6)) {
Chris Lattner9f0591942007-02-27 05:13:54 +00001106 State.addLoc(CCValAssign::getReg(ValNo, ArgVT, Reg, LocVT, LocInfo));
1107 return false;
Chris Lattner29478082007-02-26 07:50:02 +00001108 }
1109 }
1110
1111 // If this is a 64-bit value, assign to a 64-bit register if any are
1112 // available.
1113 if (LocVT == MVT::i64) {
1114 static const unsigned GPR64ArgRegs[] = {
1115 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1116 };
1117 if (unsigned Reg = State.AllocateReg(GPR64ArgRegs, 6)) {
Chris Lattner9f0591942007-02-27 05:13:54 +00001118 State.addLoc(CCValAssign::getReg(ValNo, ArgVT, Reg, LocVT, LocInfo));
1119 return false;
Chris Lattner29478082007-02-26 07:50:02 +00001120 }
1121 }
1122
1123 // If this is a FP or vector type, assign to an XMM reg if any are
1124 // available.
1125 if (MVT::isVector(LocVT) || MVT::isFloatingPoint(LocVT)) {
1126 static const unsigned XMMArgRegs[] = {
1127 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1128 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1129 };
1130 if (unsigned Reg = State.AllocateReg(XMMArgRegs, 8)) {
Chris Lattner9f0591942007-02-27 05:13:54 +00001131 State.addLoc(CCValAssign::getReg(ValNo, ArgVT, Reg, LocVT, LocInfo));
1132 return false;
Chris Lattner29478082007-02-26 07:50:02 +00001133 }
1134 }
1135
1136 // Integer/FP values get stored in stack slots that are 8 bytes in size and
1137 // 8-byte aligned if there are no more registers to hold them.
1138 if (LocVT == MVT::i32 || LocVT == MVT::i64 ||
1139 LocVT == MVT::f32 || LocVT == MVT::f64) {
1140 unsigned Offset = State.AllocateStack(8, 8);
Chris Lattner9f0591942007-02-27 05:13:54 +00001141 State.addLoc(CCValAssign::getMem(ValNo, ArgVT, Offset, LocVT, LocInfo));
1142 return false;
Chris Lattner29478082007-02-26 07:50:02 +00001143 }
1144
1145 // Vectors get 16-byte stack slots that are 16-byte aligned.
1146 if (MVT::isVector(LocVT)) {
1147 unsigned Offset = State.AllocateStack(16, 16);
Chris Lattner9f0591942007-02-27 05:13:54 +00001148 State.addLoc(CCValAssign::getMem(ValNo, ArgVT, Offset, LocVT, LocInfo));
1149 return false;
Chris Lattner29478082007-02-26 07:50:02 +00001150 }
Chris Lattner9f0591942007-02-27 05:13:54 +00001151 return true;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001152}
1153
Chris Lattner29478082007-02-26 07:50:02 +00001154
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001155SDOperand
1156X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
1157 unsigned NumArgs = Op.Val->getNumValues() - 1;
1158 MachineFunction &MF = DAG.getMachineFunction();
1159 MachineFrameInfo *MFI = MF.getFrameInfo();
1160 SDOperand Root = Op.getOperand(0);
1161 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001162
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001163 static const unsigned GPR64ArgRegs[] = {
1164 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1165 };
1166 static const unsigned XMMArgRegs[] = {
1167 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1168 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1169 };
1170
Chris Lattner2e5e8402007-02-27 04:18:15 +00001171 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner9f0591942007-02-27 05:13:54 +00001172 CCState CCInfo(MF.getFunction()->getCallingConv(), getTargetMachine(),
1173 ArgLocs);
Chris Lattner2e5e8402007-02-27 04:18:15 +00001174
Chris Lattner29478082007-02-26 07:50:02 +00001175 for (unsigned i = 0; i != NumArgs; ++i) {
1176 MVT::ValueType ArgVT = Op.getValue(i).getValueType();
Chris Lattner1db979b2007-02-26 03:18:56 +00001177 unsigned ArgFlags = cast<ConstantSDNode>(Op.getOperand(3+i))->getValue();
Chris Lattner9f0591942007-02-27 05:13:54 +00001178 if (X86_64_CCC_AssignArgument(i, ArgVT, ArgFlags, CCInfo))
1179 assert(0 && "Unhandled argument type!");
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001180 }
Chris Lattner2e5e8402007-02-27 04:18:15 +00001181
Chris Lattner9f0591942007-02-27 05:13:54 +00001182 SmallVector<SDOperand, 8> ArgValues;
Chris Lattnerdc3adc82007-02-27 04:43:02 +00001183 unsigned LastVal = ~0U;
Chris Lattner2e5e8402007-02-27 04:18:15 +00001184 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1185 CCValAssign &VA = ArgLocs[i];
Chris Lattnerdc3adc82007-02-27 04:43:02 +00001186 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1187 // places.
1188 assert(VA.getValNo() != LastVal &&
1189 "Don't support value assigned to multiple locs yet");
1190 LastVal = VA.getValNo();
Chris Lattner2e5e8402007-02-27 04:18:15 +00001191
1192 if (VA.isRegLoc()) {
1193 MVT::ValueType RegVT = VA.getLocVT();
1194 TargetRegisterClass *RC;
1195 if (RegVT == MVT::i32)
1196 RC = X86::GR32RegisterClass;
1197 else if (RegVT == MVT::i64)
1198 RC = X86::GR64RegisterClass;
1199 else if (RegVT == MVT::f32)
1200 RC = X86::FR32RegisterClass;
1201 else if (RegVT == MVT::f64)
1202 RC = X86::FR64RegisterClass;
1203 else {
1204 assert(MVT::isVector(RegVT));
1205 RC = X86::VR128RegisterClass;
1206 }
1207
1208 SDOperand ArgValue = DAG.getCopyFromReg(Root, VA.getLocReg(), RegVT);
1209 AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
1210
1211 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1212 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1213 // right size.
1214 if (VA.getLocInfo() == CCValAssign::SExt)
1215 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1216 DAG.getValueType(VA.getValVT()));
1217 else if (VA.getLocInfo() == CCValAssign::ZExt)
1218 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1219 DAG.getValueType(VA.getValVT()));
1220
1221 if (VA.getLocInfo() != CCValAssign::Full)
1222 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1223
1224 ArgValues.push_back(ArgValue);
1225 } else {
1226 assert(VA.isMemLoc());
1227
1228 // Create the nodes corresponding to a load from this parameter slot.
1229 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
1230 VA.getLocMemOffset());
1231 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
1232 ArgValues.push_back(DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0));
1233 }
1234 }
1235
Chris Lattnerdc3adc82007-02-27 04:43:02 +00001236 unsigned StackSize = CCInfo.getNextStackOffset();
Chris Lattner29478082007-02-26 07:50:02 +00001237
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001238 // If the function takes variable number of arguments, make a frame index for
1239 // the start of the first vararg value... for expansion of llvm.va_start.
1240 if (isVarArg) {
Chris Lattnerdc3adc82007-02-27 04:43:02 +00001241 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, 6);
1242 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Chris Lattner29478082007-02-26 07:50:02 +00001243
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001244 // For X86-64, if there are vararg parameters that are passed via
1245 // registers, then we must store them to their spots on the stack so they
1246 // may be loaded by deferencing the result of va_next.
1247 VarArgsGPOffset = NumIntRegs * 8;
1248 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
Chris Lattner29478082007-02-26 07:50:02 +00001249 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001250 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1251
1252 // Store the integer parameter registers.
Chris Lattner35a08552007-02-25 07:10:00 +00001253 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001254 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1255 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1256 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
1257 for (; NumIntRegs != 6; ++NumIntRegs) {
1258 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1259 X86::GR64RegisterClass);
1260 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Evan Chengab51cf22006-10-13 21:14:26 +00001261 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001262 MemOps.push_back(Store);
1263 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1264 DAG.getConstant(8, getPointerTy()));
1265 }
1266
1267 // Now store the XMM (fp + vector) parameter registers.
1268 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1269 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1270 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1271 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1272 X86::VR128RegisterClass);
1273 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
Evan Chengab51cf22006-10-13 21:14:26 +00001274 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001275 MemOps.push_back(Store);
1276 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1277 DAG.getConstant(16, getPointerTy()));
1278 }
1279 if (!MemOps.empty())
1280 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1281 &MemOps[0], MemOps.size());
1282 }
1283
1284 ArgValues.push_back(Root);
1285
1286 ReturnAddrIndex = 0; // No return address slot generated yet.
1287 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattner29478082007-02-26 07:50:02 +00001288 BytesCallerReserves = StackSize;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001289
1290 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001291 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +00001292 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001293}
1294
1295SDOperand
Chris Lattner7802f3e2007-02-25 09:06:15 +00001296X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattnerba474f52007-02-25 09:10:05 +00001297 unsigned CC) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001298 SDOperand Chain = Op.getOperand(0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001299 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1300 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1301 SDOperand Callee = Op.getOperand(4);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001302 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1303
Chris Lattner2e5e8402007-02-27 04:18:15 +00001304 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner9f0591942007-02-27 05:13:54 +00001305 CCState CCInfo(CC, getTargetMachine(), ArgLocs);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001306
Chris Lattner2e5e8402007-02-27 04:18:15 +00001307 for (unsigned i = 0; i != NumOps; ++i) {
1308 MVT::ValueType ArgVT = Op.getOperand(5+2*i).getValueType();
1309 unsigned ArgFlags =cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
Chris Lattner9f0591942007-02-27 05:13:54 +00001310 if (X86_64_CCC_AssignArgument(i, ArgVT, ArgFlags, CCInfo))
1311 assert(0 && "Unhandled argument type!");
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001312 }
Chris Lattner29478082007-02-26 07:50:02 +00001313
Chris Lattner2e5e8402007-02-27 04:18:15 +00001314 // Get a count of how many bytes are to be pushed on the stack.
Chris Lattnerdc3adc82007-02-27 04:43:02 +00001315 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001316 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1317
Chris Lattner35a08552007-02-25 07:10:00 +00001318 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1319 SmallVector<SDOperand, 8> MemOpChains;
Chris Lattner29478082007-02-26 07:50:02 +00001320
Chris Lattner2e5e8402007-02-27 04:18:15 +00001321 SDOperand StackPtr;
1322
1323 // Walk the register/memloc assignments, inserting copies/loads.
Chris Lattner2e5e8402007-02-27 04:18:15 +00001324 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1325 CCValAssign &VA = ArgLocs[i];
Chris Lattner2e5e8402007-02-27 04:18:15 +00001326 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
1327
1328 // Promote the value if needed.
1329 switch (VA.getLocInfo()) {
1330 default: assert(0 && "Unknown loc info!");
1331 case CCValAssign::Full: break;
1332 case CCValAssign::SExt:
1333 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1334 break;
1335 case CCValAssign::ZExt:
1336 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1337 break;
1338 case CCValAssign::AExt:
1339 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1340 break;
1341 }
1342
1343 if (VA.isRegLoc()) {
1344 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1345 } else {
1346 assert(VA.isMemLoc());
1347 if (StackPtr.Val == 0)
1348 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
1349 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
1350 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1351 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1352 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001353 }
Chris Lattner2e5e8402007-02-27 04:18:15 +00001354
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001355 if (!MemOpChains.empty())
1356 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1357 &MemOpChains[0], MemOpChains.size());
1358
1359 // Build a sequence of copy-to-reg nodes chained together with token chain
1360 // and flag operands which copy the outgoing args into registers.
1361 SDOperand InFlag;
1362 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1363 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1364 InFlag);
1365 InFlag = Chain.getValue(1);
1366 }
1367
1368 if (isVarArg) {
1369 // From AMD64 ABI document:
1370 // For calls that may call functions that use varargs or stdargs
1371 // (prototype-less calls or calls to functions containing ellipsis (...) in
1372 // the declaration) %al is used as hidden argument to specify the number
1373 // of SSE registers used. The contents of %al do not need to match exactly
1374 // the number of registers, but must be an ubound on the number of SSE
1375 // registers used and is in the range 0 - 8 inclusive.
Chris Lattner29478082007-02-26 07:50:02 +00001376
1377 // Count the number of XMM registers allocated.
1378 static const unsigned XMMArgRegs[] = {
1379 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1380 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1381 };
Chris Lattnerdc3adc82007-02-27 04:43:02 +00001382 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Chris Lattner29478082007-02-26 07:50:02 +00001383
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001384 Chain = DAG.getCopyToReg(Chain, X86::AL,
1385 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1386 InFlag = Chain.getValue(1);
1387 }
1388
1389 // If the callee is a GlobalAddress node (quite common, every direct call is)
1390 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001391 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001392 // We should use extra load for direct calls to dllimported functions in
1393 // non-JIT mode.
1394 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1395 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001396 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1397 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001398 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1399
Chris Lattnere56fef92007-02-25 06:40:16 +00001400 // Returns a chain & a flag for retval copy to use.
1401 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001402 SmallVector<SDOperand, 8> Ops;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001403 Ops.push_back(Chain);
1404 Ops.push_back(Callee);
1405
1406 // Add argument registers to the end of the list so that they are known live
1407 // into the call.
1408 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001409 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001410 RegsToPass[i].second.getValueType()));
1411
1412 if (InFlag.Val)
1413 Ops.push_back(InFlag);
1414
1415 // FIXME: Do not generate X86ISD::TAILCALL for now.
1416 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1417 NodeTys, &Ops[0], Ops.size());
1418 InFlag = Chain.getValue(1);
1419
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001420 // Returns a flag for retval copy to use.
1421 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001422 Ops.clear();
1423 Ops.push_back(Chain);
1424 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1425 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1426 Ops.push_back(InFlag);
1427 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001428 InFlag = Chain.getValue(1);
1429
1430 // Handle result values, copying them out of physregs into vregs that we
1431 // return.
1432 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001433}
1434
Chris Lattner76ac0682005-11-15 00:40:23 +00001435//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001436// Fast & FastCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +00001437//===----------------------------------------------------------------------===//
1438//
1439// The X86 'fast' calling convention passes up to two integer arguments in
1440// registers (an appropriate portion of EAX/EDX), passes arguments in C order,
1441// and requires that the callee pop its arguments off the stack (allowing proper
1442// tail calls), and has the same return value conventions as C calling convs.
1443//
1444// This calling convention always arranges for the callee pop value to be 8n+4
1445// bytes, which is needed for tail recursion elimination and stack alignment
1446// reasons.
1447//
1448// Note that this can be enhanced in the future to pass fp vals in registers
1449// (when we have a global fp allocator) and do other tricks.
1450//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001451//===----------------------------------------------------------------------===//
1452// The X86 'fastcall' calling convention passes up to two integer arguments in
1453// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
1454// and requires that the callee pop its arguments off the stack (allowing proper
1455// tail calls), and has the same return value conventions as C calling convs.
1456//
1457// This calling convention always arranges for the callee pop value to be 8n+4
1458// bytes, which is needed for tail recursion elimination and stack alignment
1459// reasons.
Evan Cheng17e734f2006-05-23 21:06:34 +00001460SDOperand
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001461X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG,
1462 bool isFastCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001463 unsigned NumArgs = Op.Val->getNumValues()-1;
Chris Lattner76ac0682005-11-15 00:40:23 +00001464 MachineFunction &MF = DAG.getMachineFunction();
1465 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +00001466 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +00001467 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner76ac0682005-11-15 00:40:23 +00001468
Evan Cheng48940d12006-04-27 01:32:22 +00001469 // Add DAG nodes to load the arguments... On entry to a function the stack
1470 // frame looks like this:
1471 //
1472 // [ESP] -- return address
1473 // [ESP + 4] -- first nonreg argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +00001474 // [ESP + 8] -- second nonreg argument, if 1st argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +00001475 // ...
Chris Lattner76ac0682005-11-15 00:40:23 +00001476 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1477
1478 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001479 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1480 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001481 unsigned NumIntRegs = 0;
Evan Cheng89001ad2006-04-27 08:31:10 +00001482 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Evan Cheng2a330942006-05-25 00:59:30 +00001483
1484 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001485 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001486 };
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001487
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001488 static const unsigned GPRArgRegs[][2][2] = {
1489 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1490 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1491 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
1492 };
1493
1494 static const TargetRegisterClass* GPRClasses[3] = {
1495 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
1496 };
1497
1498 unsigned GPRInd = (isFastCall ? 1 : 0);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00001499 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001500 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1501 unsigned ArgIncrement = 4;
1502 unsigned ObjSize = 0;
Evan Cheng17e734f2006-05-23 21:06:34 +00001503 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001504 unsigned ObjIntRegs = 0;
1505 unsigned Reg = 0;
1506 SDOperand ArgValue;
Chris Lattner76ac0682005-11-15 00:40:23 +00001507
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001508 HowToPassCallArgument(ObjectVT,
1509 true, // Use as much registers as possible
1510 NumIntRegs, NumXMMRegs,
1511 (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS),
Chris Lattner9d9cc842007-02-25 09:14:25 +00001512 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001513
Evan Chenga01e7992006-05-26 18:39:59 +00001514 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +00001515 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +00001516
Evan Cheng17e734f2006-05-23 21:06:34 +00001517 if (ObjIntRegs || ObjXMMRegs) {
1518 switch (ObjectVT) {
1519 default: assert(0 && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001520 case MVT::i8:
Evan Cheng17e734f2006-05-23 21:06:34 +00001521 case MVT::i16:
Nick Lewycky0c497222007-01-28 15:39:16 +00001522 case MVT::i32: {
1523 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][GPRInd][NumIntRegs];
1524 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
1525 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1526 break;
1527 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001528 case MVT::v16i8:
1529 case MVT::v8i16:
1530 case MVT::v4i32:
1531 case MVT::v2i64:
1532 case MVT::v4f32:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001533 case MVT::v2f64: {
1534 assert(!isFastCall && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001535 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
1536 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1537 break;
Evan Cheng48940d12006-04-27 01:32:22 +00001538 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001539 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001540 NumIntRegs += ObjIntRegs;
1541 NumXMMRegs += ObjXMMRegs;
Chris Lattner76ac0682005-11-15 00:40:23 +00001542 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001543 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +00001544 // XMM arguments have to be aligned on 16-byte boundary.
1545 if (ObjSize == 16)
1546 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng17e734f2006-05-23 21:06:34 +00001547 // Create the SelectionDAG nodes corresponding to a load from this
1548 // parameter.
1549 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1550 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001551 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
1552
Evan Cheng17e734f2006-05-23 21:06:34 +00001553 ArgOffset += ArgIncrement; // Move on to the next argument.
1554 }
1555
1556 ArgValues.push_back(ArgValue);
Chris Lattner76ac0682005-11-15 00:40:23 +00001557 }
1558
Evan Cheng17e734f2006-05-23 21:06:34 +00001559 ArgValues.push_back(Root);
1560
Chris Lattner76ac0682005-11-15 00:40:23 +00001561 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1562 // arguments and the arguments after the retaddr has been pushed are aligned.
1563 if ((ArgOffset & 7) == 0)
1564 ArgOffset += 4;
1565
1566 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001567 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner76ac0682005-11-15 00:40:23 +00001568 ReturnAddrIndex = 0; // No return address slot generated yet.
1569 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
1570 BytesCallerReserves = 0;
1571
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001572 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
1573
Chris Lattner76ac0682005-11-15 00:40:23 +00001574 // Finally, inform the code generator which regs we return values in.
Evan Cheng17e734f2006-05-23 21:06:34 +00001575 switch (getValueType(MF.getFunction()->getReturnType())) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001576 default: assert(0 && "Unknown type!");
1577 case MVT::isVoid: break;
Chris Lattnerf598d732006-10-03 17:18:42 +00001578 case MVT::i1:
Chris Lattner76ac0682005-11-15 00:40:23 +00001579 case MVT::i8:
1580 case MVT::i16:
1581 case MVT::i32:
1582 MF.addLiveOut(X86::EAX);
1583 break;
1584 case MVT::i64:
1585 MF.addLiveOut(X86::EAX);
1586 MF.addLiveOut(X86::EDX);
1587 break;
1588 case MVT::f32:
1589 case MVT::f64:
1590 MF.addLiveOut(X86::ST0);
1591 break;
Evan Cheng5ee96892006-05-25 18:56:34 +00001592 case MVT::v16i8:
1593 case MVT::v8i16:
1594 case MVT::v4i32:
1595 case MVT::v2i64:
1596 case MVT::v4f32:
1597 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001598 assert(!isFastCall && "Unknown result type");
Evan Cheng88decde2006-04-28 21:29:37 +00001599 MF.addLiveOut(X86::XMM0);
1600 break;
1601 }
Evan Cheng88decde2006-04-28 21:29:37 +00001602
Evan Cheng17e734f2006-05-23 21:06:34 +00001603 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001604 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +00001605 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001606}
1607
Chris Lattner104aa5d2006-09-26 03:57:53 +00001608SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +00001609 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +00001610 SDOperand Chain = Op.getOperand(0);
Evan Cheng2a330942006-05-25 00:59:30 +00001611 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1612 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +00001613 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1614
Chris Lattner76ac0682005-11-15 00:40:23 +00001615 // Count how many bytes are to be pushed on the stack.
1616 unsigned NumBytes = 0;
1617
1618 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001619 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1620 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001621 unsigned NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001622 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Chris Lattner76ac0682005-11-15 00:40:23 +00001623
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001624 static const unsigned GPRArgRegs[][2][2] = {
1625 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1626 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1627 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
Evan Cheng2a330942006-05-25 00:59:30 +00001628 };
1629 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001630 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001631 };
1632
Chris Lattner7802f3e2007-02-25 09:06:15 +00001633 bool isFastCall = CC == CallingConv::X86_FastCall;
1634 unsigned GPRInd = isFastCall ? 1 : 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001635 for (unsigned i = 0; i != NumOps; ++i) {
1636 SDOperand Arg = Op.getOperand(5+2*i);
1637
1638 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001639 default: assert(0 && "Unknown value type!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001640 case MVT::i8:
1641 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001642 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001643 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1644 if (NumIntRegs < MaxNumIntRegs) {
1645 ++NumIntRegs;
1646 break;
1647 }
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001648 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001649 case MVT::f32:
1650 NumBytes += 4;
1651 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001652 case MVT::f64:
1653 NumBytes += 8;
1654 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001655 case MVT::v16i8:
1656 case MVT::v8i16:
1657 case MVT::v4i32:
1658 case MVT::v2i64:
1659 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001660 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001661 assert(!isFastCall && "Unknown value type!");
1662 if (NumXMMRegs < 4)
1663 NumXMMRegs++;
1664 else {
1665 // XMM arguments have to be aligned on 16-byte boundary.
1666 NumBytes = ((NumBytes + 15) / 16) * 16;
1667 NumBytes += 16;
1668 }
1669 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001670 }
Evan Cheng2a330942006-05-25 00:59:30 +00001671 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001672
1673 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1674 // arguments and the arguments after the retaddr has been pushed are aligned.
1675 if ((NumBytes & 7) == 0)
1676 NumBytes += 4;
1677
Chris Lattner62c34842006-02-13 09:00:43 +00001678 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +00001679
1680 // Arguments go on the stack in reverse order, as specified by the ABI.
1681 unsigned ArgOffset = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +00001682 NumIntRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001683 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1684 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001685 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001686 for (unsigned i = 0; i != NumOps; ++i) {
1687 SDOperand Arg = Op.getOperand(5+2*i);
1688
1689 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001690 default: assert(0 && "Unexpected ValueType for argument!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001691 case MVT::i8:
1692 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001693 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001694 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1695 if (NumIntRegs < MaxNumIntRegs) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001696 unsigned RegToUse =
1697 GPRArgRegs[Arg.getValueType()-MVT::i8][GPRInd][NumIntRegs];
1698 RegsToPass.push_back(std::make_pair(RegToUse, Arg));
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001699 ++NumIntRegs;
1700 break;
1701 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001702 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001703 case MVT::f32: {
1704 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001705 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001706 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001707 ArgOffset += 4;
1708 break;
1709 }
Evan Cheng2a330942006-05-25 00:59:30 +00001710 case MVT::f64: {
Chris Lattner76ac0682005-11-15 00:40:23 +00001711 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001712 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001713 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001714 ArgOffset += 8;
1715 break;
1716 }
Evan Cheng2a330942006-05-25 00:59:30 +00001717 case MVT::v16i8:
1718 case MVT::v8i16:
1719 case MVT::v4i32:
1720 case MVT::v2i64:
1721 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001722 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001723 assert(!isFastCall && "Unexpected ValueType for argument!");
1724 if (NumXMMRegs < 4) {
1725 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1726 NumXMMRegs++;
1727 } else {
1728 // XMM arguments have to be aligned on 16-byte boundary.
1729 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1730 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1731 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1732 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1733 ArgOffset += 16;
1734 }
1735 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001736 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001737 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001738
Evan Cheng2a330942006-05-25 00:59:30 +00001739 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001740 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1741 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001742
Nate Begeman7e5496d2006-02-17 00:03:04 +00001743 // Build a sequence of copy-to-reg nodes chained together with token chain
1744 // and flag operands which copy the outgoing args into registers.
1745 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001746 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1747 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1748 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001749 InFlag = Chain.getValue(1);
1750 }
1751
Evan Cheng2a330942006-05-25 00:59:30 +00001752 // If the callee is a GlobalAddress node (quite common, every direct call is)
1753 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001754 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001755 // We should use extra load for direct calls to dllimported functions in
1756 // non-JIT mode.
1757 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1758 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001759 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1760 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001761 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1762
Evan Cheng84a041e2007-02-21 21:18:14 +00001763 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1764 // GOT pointer.
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001765 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1766 Subtarget->isPICStyleGOT()) {
1767 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1768 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1769 InFlag);
1770 InFlag = Chain.getValue(1);
1771 }
1772
Chris Lattnere56fef92007-02-25 06:40:16 +00001773 // Returns a chain & a flag for retval copy to use.
1774 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001775 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001776 Ops.push_back(Chain);
1777 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001778
1779 // Add argument registers to the end of the list so that they are known live
1780 // into the call.
1781 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001782 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001783 RegsToPass[i].second.getValueType()));
1784
Evan Cheng84a041e2007-02-21 21:18:14 +00001785 // Add an implicit use GOT pointer in EBX.
1786 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1787 Subtarget->isPICStyleGOT())
1788 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1789
Nate Begeman7e5496d2006-02-17 00:03:04 +00001790 if (InFlag.Val)
1791 Ops.push_back(InFlag);
1792
1793 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001794 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001795 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001796 InFlag = Chain.getValue(1);
1797
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001798 // Returns a flag for retval copy to use.
1799 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001800 Ops.clear();
1801 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001802 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1803 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001804 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001805 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001806 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001807
Chris Lattnerba474f52007-02-25 09:10:05 +00001808 // Handle result values, copying them out of physregs into vregs that we
1809 // return.
1810 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001811}
1812
1813SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1814 if (ReturnAddrIndex == 0) {
1815 // Set up a frame object for the return address.
1816 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001817 if (Subtarget->is64Bit())
1818 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1819 else
1820 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Chris Lattner76ac0682005-11-15 00:40:23 +00001821 }
1822
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001823 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00001824}
1825
1826
1827
Evan Cheng45df7f82006-01-30 23:41:35 +00001828/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1829/// specific condition code. It returns a false if it cannot do a direct
Chris Lattner7a627672006-09-13 03:22:10 +00001830/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1831/// needed.
Evan Cheng78038292006-04-05 23:38:46 +00001832static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattner7a627672006-09-13 03:22:10 +00001833 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1834 SelectionDAG &DAG) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001835 X86CC = X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001836 if (!isFP) {
Chris Lattner971e3392006-09-13 17:04:54 +00001837 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1838 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1839 // X > -1 -> X == 0, jump !sign.
1840 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001841 X86CC = X86::COND_NS;
Chris Lattner971e3392006-09-13 17:04:54 +00001842 return true;
1843 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1844 // X < 0 -> X == 0, jump on sign.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001845 X86CC = X86::COND_S;
Chris Lattner971e3392006-09-13 17:04:54 +00001846 return true;
1847 }
Chris Lattner7a627672006-09-13 03:22:10 +00001848 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001849
Evan Cheng172fce72006-01-06 00:43:03 +00001850 switch (SetCCOpcode) {
1851 default: break;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001852 case ISD::SETEQ: X86CC = X86::COND_E; break;
1853 case ISD::SETGT: X86CC = X86::COND_G; break;
1854 case ISD::SETGE: X86CC = X86::COND_GE; break;
1855 case ISD::SETLT: X86CC = X86::COND_L; break;
1856 case ISD::SETLE: X86CC = X86::COND_LE; break;
1857 case ISD::SETNE: X86CC = X86::COND_NE; break;
1858 case ISD::SETULT: X86CC = X86::COND_B; break;
1859 case ISD::SETUGT: X86CC = X86::COND_A; break;
1860 case ISD::SETULE: X86CC = X86::COND_BE; break;
1861 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001862 }
1863 } else {
1864 // On a floating point condition, the flags are set as follows:
1865 // ZF PF CF op
1866 // 0 | 0 | 0 | X > Y
1867 // 0 | 0 | 1 | X < Y
1868 // 1 | 0 | 0 | X == Y
1869 // 1 | 1 | 1 | unordered
Chris Lattner7a627672006-09-13 03:22:10 +00001870 bool Flip = false;
Evan Cheng172fce72006-01-06 00:43:03 +00001871 switch (SetCCOpcode) {
1872 default: break;
1873 case ISD::SETUEQ:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001874 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001875 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001876 case ISD::SETOGT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001877 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001878 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001879 case ISD::SETOGE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001880 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001881 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001882 case ISD::SETULT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001883 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001884 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001885 case ISD::SETULE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001886 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001887 case ISD::SETONE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001888 case ISD::SETNE: X86CC = X86::COND_NE; break;
1889 case ISD::SETUO: X86CC = X86::COND_P; break;
1890 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001891 }
Chris Lattner7a627672006-09-13 03:22:10 +00001892 if (Flip)
1893 std::swap(LHS, RHS);
Evan Cheng172fce72006-01-06 00:43:03 +00001894 }
Evan Cheng45df7f82006-01-30 23:41:35 +00001895
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001896 return X86CC != X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001897}
1898
Evan Cheng339edad2006-01-11 00:33:36 +00001899/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1900/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001901/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00001902static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00001903 switch (X86CC) {
1904 default:
1905 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001906 case X86::COND_B:
1907 case X86::COND_BE:
1908 case X86::COND_E:
1909 case X86::COND_P:
1910 case X86::COND_A:
1911 case X86::COND_AE:
1912 case X86::COND_NE:
1913 case X86::COND_NP:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001914 return true;
1915 }
1916}
1917
Evan Chengc995b452006-04-06 23:23:56 +00001918/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00001919/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00001920static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
1921 if (Op.getOpcode() == ISD::UNDEF)
1922 return true;
1923
1924 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00001925 return (Val >= Low && Val < Hi);
1926}
1927
1928/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
1929/// true if Op is undef or if its value equal to the specified value.
1930static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
1931 if (Op.getOpcode() == ISD::UNDEF)
1932 return true;
1933 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00001934}
1935
Evan Cheng68ad48b2006-03-22 18:59:22 +00001936/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
1937/// specifies a shuffle of elements that is suitable for input to PSHUFD.
1938bool X86::isPSHUFDMask(SDNode *N) {
1939 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1940
1941 if (N->getNumOperands() != 4)
1942 return false;
1943
1944 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00001945 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001946 SDOperand Arg = N->getOperand(i);
1947 if (Arg.getOpcode() == ISD::UNDEF) continue;
1948 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1949 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00001950 return false;
1951 }
1952
1953 return true;
1954}
1955
1956/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001957/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001958bool X86::isPSHUFHWMask(SDNode *N) {
1959 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1960
1961 if (N->getNumOperands() != 8)
1962 return false;
1963
1964 // Lower quadword copied in order.
1965 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001966 SDOperand Arg = N->getOperand(i);
1967 if (Arg.getOpcode() == ISD::UNDEF) continue;
1968 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1969 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00001970 return false;
1971 }
1972
1973 // Upper quadword shuffled.
1974 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001975 SDOperand Arg = N->getOperand(i);
1976 if (Arg.getOpcode() == ISD::UNDEF) continue;
1977 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1978 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001979 if (Val < 4 || Val > 7)
1980 return false;
1981 }
1982
1983 return true;
1984}
1985
1986/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001987/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001988bool X86::isPSHUFLWMask(SDNode *N) {
1989 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1990
1991 if (N->getNumOperands() != 8)
1992 return false;
1993
1994 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00001995 for (unsigned i = 4; i != 8; ++i)
1996 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00001997 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00001998
1999 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00002000 for (unsigned i = 0; i != 4; ++i)
2001 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00002002 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00002003
2004 return true;
2005}
2006
Evan Chengd27fb3e2006-03-24 01:18:28 +00002007/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2008/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner35a08552007-02-25 07:10:00 +00002009static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002010 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002011
Evan Cheng60f0b892006-04-20 08:58:49 +00002012 unsigned Half = NumElems / 2;
2013 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002014 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng60f0b892006-04-20 08:58:49 +00002015 return false;
2016 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002017 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00002018 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002019
2020 return true;
2021}
2022
Evan Cheng60f0b892006-04-20 08:58:49 +00002023bool X86::isSHUFPMask(SDNode *N) {
2024 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002025 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002026}
2027
2028/// isCommutedSHUFP - Returns true if the shuffle mask is except
2029/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2030/// half elements to come from vector 1 (which would equal the dest.) and
2031/// the upper half to come from vector 2.
Chris Lattner35a08552007-02-25 07:10:00 +00002032static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
2033 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002034
Chris Lattner35a08552007-02-25 07:10:00 +00002035 unsigned Half = NumOps / 2;
Evan Cheng60f0b892006-04-20 08:58:49 +00002036 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002037 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00002038 return false;
Chris Lattner35a08552007-02-25 07:10:00 +00002039 for (unsigned i = Half; i < NumOps; ++i)
2040 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng60f0b892006-04-20 08:58:49 +00002041 return false;
2042 return true;
2043}
2044
2045static bool isCommutedSHUFP(SDNode *N) {
2046 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002047 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002048}
2049
Evan Cheng2595a682006-03-24 02:58:06 +00002050/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2051/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2052bool X86::isMOVHLPSMask(SDNode *N) {
2053 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2054
Evan Cheng1a194a52006-03-28 06:50:32 +00002055 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00002056 return false;
2057
Evan Cheng1a194a52006-03-28 06:50:32 +00002058 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00002059 return isUndefOrEqual(N->getOperand(0), 6) &&
2060 isUndefOrEqual(N->getOperand(1), 7) &&
2061 isUndefOrEqual(N->getOperand(2), 2) &&
2062 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00002063}
2064
Evan Cheng922e1912006-11-07 22:14:24 +00002065/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2066/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2067/// <2, 3, 2, 3>
2068bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2069 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2070
2071 if (N->getNumOperands() != 4)
2072 return false;
2073
2074 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2075 return isUndefOrEqual(N->getOperand(0), 2) &&
2076 isUndefOrEqual(N->getOperand(1), 3) &&
2077 isUndefOrEqual(N->getOperand(2), 2) &&
2078 isUndefOrEqual(N->getOperand(3), 3);
2079}
2080
Evan Chengc995b452006-04-06 23:23:56 +00002081/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2082/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2083bool X86::isMOVLPMask(SDNode *N) {
2084 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2085
2086 unsigned NumElems = N->getNumOperands();
2087 if (NumElems != 2 && NumElems != 4)
2088 return false;
2089
Evan Chengac847262006-04-07 21:53:05 +00002090 for (unsigned i = 0; i < NumElems/2; ++i)
2091 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2092 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002093
Evan Chengac847262006-04-07 21:53:05 +00002094 for (unsigned i = NumElems/2; i < NumElems; ++i)
2095 if (!isUndefOrEqual(N->getOperand(i), i))
2096 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002097
2098 return true;
2099}
2100
2101/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00002102/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2103/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00002104bool X86::isMOVHPMask(SDNode *N) {
2105 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2106
2107 unsigned NumElems = N->getNumOperands();
2108 if (NumElems != 2 && NumElems != 4)
2109 return false;
2110
Evan Chengac847262006-04-07 21:53:05 +00002111 for (unsigned i = 0; i < NumElems/2; ++i)
2112 if (!isUndefOrEqual(N->getOperand(i), i))
2113 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002114
2115 for (unsigned i = 0; i < NumElems/2; ++i) {
2116 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00002117 if (!isUndefOrEqual(Arg, i + NumElems))
2118 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002119 }
2120
2121 return true;
2122}
2123
Evan Cheng5df75882006-03-28 00:39:58 +00002124/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2125/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner35a08552007-02-25 07:10:00 +00002126bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
2127 bool V2IsSplat = false) {
2128 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng5df75882006-03-28 00:39:58 +00002129 return false;
2130
Chris Lattner35a08552007-02-25 07:10:00 +00002131 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2132 SDOperand BitI = Elts[i];
2133 SDOperand BitI1 = Elts[i+1];
Evan Chengac847262006-04-07 21:53:05 +00002134 if (!isUndefOrEqual(BitI, j))
2135 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002136 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00002137 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002138 return false;
2139 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00002140 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002141 return false;
2142 }
Evan Cheng5df75882006-03-28 00:39:58 +00002143 }
2144
2145 return true;
2146}
2147
Evan Cheng60f0b892006-04-20 08:58:49 +00002148bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2149 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002150 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00002151}
2152
Evan Cheng2bc32802006-03-28 02:43:26 +00002153/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2154/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner35a08552007-02-25 07:10:00 +00002155bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
2156 bool V2IsSplat = false) {
2157 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng2bc32802006-03-28 02:43:26 +00002158 return false;
2159
Chris Lattner35a08552007-02-25 07:10:00 +00002160 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2161 SDOperand BitI = Elts[i];
2162 SDOperand BitI1 = Elts[i+1];
2163 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengac847262006-04-07 21:53:05 +00002164 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002165 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00002166 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002167 return false;
2168 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00002169 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002170 return false;
2171 }
Evan Cheng2bc32802006-03-28 02:43:26 +00002172 }
2173
2174 return true;
2175}
2176
Evan Cheng60f0b892006-04-20 08:58:49 +00002177bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2178 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002179 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00002180}
2181
Evan Chengf3b52c82006-04-05 07:20:06 +00002182/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2183/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2184/// <0, 0, 1, 1>
2185bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2186 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2187
2188 unsigned NumElems = N->getNumOperands();
2189 if (NumElems != 4 && NumElems != 8 && NumElems != 16)
2190 return false;
2191
2192 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
2193 SDOperand BitI = N->getOperand(i);
2194 SDOperand BitI1 = N->getOperand(i+1);
2195
Evan Chengac847262006-04-07 21:53:05 +00002196 if (!isUndefOrEqual(BitI, j))
2197 return false;
2198 if (!isUndefOrEqual(BitI1, j))
2199 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00002200 }
2201
2202 return true;
2203}
2204
Evan Chenge8b51802006-04-21 01:05:10 +00002205/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2206/// specifies a shuffle of elements that is suitable for input to MOVSS,
2207/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner35a08552007-02-25 07:10:00 +00002208static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
2209 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00002210 return false;
2211
Chris Lattner35a08552007-02-25 07:10:00 +00002212 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002213 return false;
2214
Chris Lattner35a08552007-02-25 07:10:00 +00002215 for (unsigned i = 1; i < NumElts; ++i) {
2216 if (!isUndefOrEqual(Elts[i], i))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002217 return false;
2218 }
2219
2220 return true;
2221}
Evan Chengf3b52c82006-04-05 07:20:06 +00002222
Evan Chenge8b51802006-04-21 01:05:10 +00002223bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002224 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002225 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002226}
2227
Evan Chenge8b51802006-04-21 01:05:10 +00002228/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2229/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00002230/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner35a08552007-02-25 07:10:00 +00002231static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
2232 bool V2IsSplat = false,
Evan Cheng89c5d042006-09-08 01:50:06 +00002233 bool V2IsUndef = false) {
Chris Lattner35a08552007-02-25 07:10:00 +00002234 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00002235 return false;
2236
2237 if (!isUndefOrEqual(Ops[0], 0))
2238 return false;
2239
Chris Lattner35a08552007-02-25 07:10:00 +00002240 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002241 SDOperand Arg = Ops[i];
Chris Lattner35a08552007-02-25 07:10:00 +00002242 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2243 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2244 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng89c5d042006-09-08 01:50:06 +00002245 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002246 }
2247
2248 return true;
2249}
2250
Evan Cheng89c5d042006-09-08 01:50:06 +00002251static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2252 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002253 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002254 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2255 V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00002256}
2257
Evan Cheng5d247f82006-04-14 21:59:03 +00002258/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2259/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2260bool X86::isMOVSHDUPMask(SDNode *N) {
2261 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2262
2263 if (N->getNumOperands() != 4)
2264 return false;
2265
2266 // Expect 1, 1, 3, 3
2267 for (unsigned i = 0; i < 2; ++i) {
2268 SDOperand Arg = N->getOperand(i);
2269 if (Arg.getOpcode() == ISD::UNDEF) continue;
2270 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2271 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2272 if (Val != 1) return false;
2273 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002274
2275 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002276 for (unsigned i = 2; i < 4; ++i) {
2277 SDOperand Arg = N->getOperand(i);
2278 if (Arg.getOpcode() == ISD::UNDEF) continue;
2279 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2280 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2281 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002282 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002283 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002284
Evan Cheng6222cf22006-04-15 05:37:34 +00002285 // Don't use movshdup if it can be done with a shufps.
2286 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002287}
2288
2289/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2290/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2291bool X86::isMOVSLDUPMask(SDNode *N) {
2292 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2293
2294 if (N->getNumOperands() != 4)
2295 return false;
2296
2297 // Expect 0, 0, 2, 2
2298 for (unsigned i = 0; i < 2; ++i) {
2299 SDOperand Arg = N->getOperand(i);
2300 if (Arg.getOpcode() == ISD::UNDEF) continue;
2301 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2302 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2303 if (Val != 0) return false;
2304 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002305
2306 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002307 for (unsigned i = 2; i < 4; ++i) {
2308 SDOperand Arg = N->getOperand(i);
2309 if (Arg.getOpcode() == ISD::UNDEF) continue;
2310 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2311 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2312 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002313 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002314 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002315
Evan Cheng6222cf22006-04-15 05:37:34 +00002316 // Don't use movshdup if it can be done with a shufps.
2317 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002318}
2319
Evan Chengd097e672006-03-22 02:53:00 +00002320/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2321/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00002322static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002323 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2324
Evan Chengd097e672006-03-22 02:53:00 +00002325 // This is a splat operation if each element of the permute is the same, and
2326 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002327 unsigned NumElems = N->getNumOperands();
2328 SDOperand ElementBase;
2329 unsigned i = 0;
2330 for (; i != NumElems; ++i) {
2331 SDOperand Elt = N->getOperand(i);
Reid Spencerde46e482006-11-02 20:25:50 +00002332 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002333 ElementBase = Elt;
2334 break;
2335 }
2336 }
2337
2338 if (!ElementBase.Val)
2339 return false;
2340
2341 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002342 SDOperand Arg = N->getOperand(i);
2343 if (Arg.getOpcode() == ISD::UNDEF) continue;
2344 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002345 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00002346 }
2347
2348 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002349 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00002350}
2351
Evan Cheng5022b342006-04-17 20:43:08 +00002352/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2353/// a splat of a single element and it's a 2 or 4 element mask.
2354bool X86::isSplatMask(SDNode *N) {
2355 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2356
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002357 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00002358 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2359 return false;
2360 return ::isSplatMask(N);
2361}
2362
Evan Chenge056dd52006-10-27 21:08:32 +00002363/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2364/// specifies a splat of zero element.
2365bool X86::isSplatLoMask(SDNode *N) {
2366 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2367
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002368 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chenge056dd52006-10-27 21:08:32 +00002369 if (!isUndefOrEqual(N->getOperand(i), 0))
2370 return false;
2371 return true;
2372}
2373
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002374/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2375/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2376/// instructions.
2377unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002378 unsigned NumOperands = N->getNumOperands();
2379 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2380 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00002381 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002382 unsigned Val = 0;
2383 SDOperand Arg = N->getOperand(NumOperands-i-1);
2384 if (Arg.getOpcode() != ISD::UNDEF)
2385 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00002386 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002387 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00002388 if (i != NumOperands - 1)
2389 Mask <<= Shift;
2390 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002391
2392 return Mask;
2393}
2394
Evan Chengb7fedff2006-03-29 23:07:14 +00002395/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2396/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2397/// instructions.
2398unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2399 unsigned Mask = 0;
2400 // 8 nodes, but we only care about the last 4.
2401 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002402 unsigned Val = 0;
2403 SDOperand Arg = N->getOperand(i);
2404 if (Arg.getOpcode() != ISD::UNDEF)
2405 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002406 Mask |= (Val - 4);
2407 if (i != 4)
2408 Mask <<= 2;
2409 }
2410
2411 return Mask;
2412}
2413
2414/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2415/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2416/// instructions.
2417unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2418 unsigned Mask = 0;
2419 // 8 nodes, but we only care about the first 4.
2420 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002421 unsigned Val = 0;
2422 SDOperand Arg = N->getOperand(i);
2423 if (Arg.getOpcode() != ISD::UNDEF)
2424 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002425 Mask |= Val;
2426 if (i != 0)
2427 Mask <<= 2;
2428 }
2429
2430 return Mask;
2431}
2432
Evan Cheng59a63552006-04-05 01:47:37 +00002433/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2434/// specifies a 8 element shuffle that can be broken into a pair of
2435/// PSHUFHW and PSHUFLW.
2436static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2437 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2438
2439 if (N->getNumOperands() != 8)
2440 return false;
2441
2442 // Lower quadword shuffled.
2443 for (unsigned i = 0; i != 4; ++i) {
2444 SDOperand Arg = N->getOperand(i);
2445 if (Arg.getOpcode() == ISD::UNDEF) continue;
2446 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2447 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2448 if (Val > 4)
2449 return false;
2450 }
2451
2452 // Upper quadword shuffled.
2453 for (unsigned i = 4; i != 8; ++i) {
2454 SDOperand Arg = N->getOperand(i);
2455 if (Arg.getOpcode() == ISD::UNDEF) continue;
2456 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2457 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2458 if (Val < 4 || Val > 7)
2459 return false;
2460 }
2461
2462 return true;
2463}
2464
Evan Chengc995b452006-04-06 23:23:56 +00002465/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2466/// values in ther permute mask.
Evan Chengc415c5b2006-10-25 21:49:50 +00002467static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2468 SDOperand &V2, SDOperand &Mask,
2469 SelectionDAG &DAG) {
Evan Chengc995b452006-04-06 23:23:56 +00002470 MVT::ValueType VT = Op.getValueType();
2471 MVT::ValueType MaskVT = Mask.getValueType();
2472 MVT::ValueType EltVT = MVT::getVectorBaseType(MaskVT);
2473 unsigned NumElems = Mask.getNumOperands();
Chris Lattner35a08552007-02-25 07:10:00 +00002474 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc995b452006-04-06 23:23:56 +00002475
2476 for (unsigned i = 0; i != NumElems; ++i) {
2477 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00002478 if (Arg.getOpcode() == ISD::UNDEF) {
2479 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2480 continue;
2481 }
Evan Chengc995b452006-04-06 23:23:56 +00002482 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2483 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2484 if (Val < NumElems)
2485 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2486 else
2487 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2488 }
2489
Evan Chengc415c5b2006-10-25 21:49:50 +00002490 std::swap(V1, V2);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002491 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc415c5b2006-10-25 21:49:50 +00002492 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chengc995b452006-04-06 23:23:56 +00002493}
2494
Evan Cheng7855e4d2006-04-19 20:35:22 +00002495/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2496/// match movhlps. The lower half elements should come from upper half of
2497/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002498/// half of V2 (and in order).
Evan Cheng7855e4d2006-04-19 20:35:22 +00002499static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2500 unsigned NumElems = Mask->getNumOperands();
2501 if (NumElems != 4)
2502 return false;
2503 for (unsigned i = 0, e = 2; i != e; ++i)
2504 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2505 return false;
2506 for (unsigned i = 2; i != 4; ++i)
2507 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2508 return false;
2509 return true;
2510}
2511
Evan Chengc995b452006-04-06 23:23:56 +00002512/// isScalarLoadToVector - Returns true if the node is a scalar load that
2513/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00002514static inline bool isScalarLoadToVector(SDNode *N) {
2515 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2516 N = N->getOperand(0).Val;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002517 return ISD::isNON_EXTLoad(N);
Evan Chengc995b452006-04-06 23:23:56 +00002518 }
2519 return false;
2520}
2521
Evan Cheng7855e4d2006-04-19 20:35:22 +00002522/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2523/// match movlp{s|d}. The lower half elements should come from lower half of
2524/// V1 (and in order), and the upper half elements should come from the upper
2525/// half of V2 (and in order). And since V1 will become the source of the
2526/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Chenge646abb2006-10-09 21:39:25 +00002527static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002528 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng7855e4d2006-04-19 20:35:22 +00002529 return false;
Evan Chenge646abb2006-10-09 21:39:25 +00002530 // Is V2 is a vector load, don't do this transformation. We will try to use
2531 // load folding shufps op.
2532 if (ISD::isNON_EXTLoad(V2))
2533 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002534
Evan Cheng7855e4d2006-04-19 20:35:22 +00002535 unsigned NumElems = Mask->getNumOperands();
2536 if (NumElems != 2 && NumElems != 4)
2537 return false;
2538 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2539 if (!isUndefOrEqual(Mask->getOperand(i), i))
2540 return false;
2541 for (unsigned i = NumElems/2; i != NumElems; ++i)
2542 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2543 return false;
2544 return true;
Evan Chengc995b452006-04-06 23:23:56 +00002545}
2546
Evan Cheng60f0b892006-04-20 08:58:49 +00002547/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2548/// all the same.
2549static bool isSplatVector(SDNode *N) {
2550 if (N->getOpcode() != ISD::BUILD_VECTOR)
2551 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002552
Evan Cheng60f0b892006-04-20 08:58:49 +00002553 SDOperand SplatValue = N->getOperand(0);
2554 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2555 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00002556 return false;
2557 return true;
2558}
2559
Evan Cheng89c5d042006-09-08 01:50:06 +00002560/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2561/// to an undef.
2562static bool isUndefShuffle(SDNode *N) {
2563 if (N->getOpcode() != ISD::BUILD_VECTOR)
2564 return false;
2565
2566 SDOperand V1 = N->getOperand(0);
2567 SDOperand V2 = N->getOperand(1);
2568 SDOperand Mask = N->getOperand(2);
2569 unsigned NumElems = Mask.getNumOperands();
2570 for (unsigned i = 0; i != NumElems; ++i) {
2571 SDOperand Arg = Mask.getOperand(i);
2572 if (Arg.getOpcode() != ISD::UNDEF) {
2573 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2574 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2575 return false;
2576 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2577 return false;
2578 }
2579 }
2580 return true;
2581}
2582
Evan Cheng60f0b892006-04-20 08:58:49 +00002583/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2584/// that point to V2 points to its first element.
2585static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2586 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2587
2588 bool Changed = false;
Chris Lattner35a08552007-02-25 07:10:00 +00002589 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002590 unsigned NumElems = Mask.getNumOperands();
2591 for (unsigned i = 0; i != NumElems; ++i) {
2592 SDOperand Arg = Mask.getOperand(i);
2593 if (Arg.getOpcode() != ISD::UNDEF) {
2594 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2595 if (Val > NumElems) {
2596 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2597 Changed = true;
2598 }
2599 }
2600 MaskVec.push_back(Arg);
2601 }
2602
2603 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002604 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2605 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002606 return Mask;
2607}
2608
Evan Chenge8b51802006-04-21 01:05:10 +00002609/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2610/// operation of specified width.
2611static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002612 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2613 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2614
Chris Lattner35a08552007-02-25 07:10:00 +00002615 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002616 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2617 for (unsigned i = 1; i != NumElems; ++i)
2618 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002619 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002620}
2621
Evan Cheng5022b342006-04-17 20:43:08 +00002622/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2623/// of specified width.
2624static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2625 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2626 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002627 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5022b342006-04-17 20:43:08 +00002628 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2629 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2630 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2631 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002632 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00002633}
2634
Evan Cheng60f0b892006-04-20 08:58:49 +00002635/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2636/// of specified width.
2637static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2638 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2639 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2640 unsigned Half = NumElems/2;
Chris Lattner35a08552007-02-25 07:10:00 +00002641 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002642 for (unsigned i = 0; i != Half; ++i) {
2643 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2644 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2645 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002646 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002647}
2648
Evan Chenge8b51802006-04-21 01:05:10 +00002649/// getZeroVector - Returns a vector of specified type with all zero elements.
2650///
2651static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2652 assert(MVT::isVector(VT) && "Expected a vector type");
2653 unsigned NumElems = getVectorNumElements(VT);
2654 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2655 bool isFP = MVT::isFloatingPoint(EVT);
2656 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002657 SmallVector<SDOperand, 8> ZeroVec(NumElems, Zero);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002658 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
Evan Chenge8b51802006-04-21 01:05:10 +00002659}
2660
Evan Cheng5022b342006-04-17 20:43:08 +00002661/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2662///
2663static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2664 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00002665 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00002666 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00002667 unsigned NumElems = Mask.getNumOperands();
2668 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002669 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00002670 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002671 NumElems >>= 1;
2672 }
2673 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2674
2675 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00002676 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002677 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00002678 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002679 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2680}
2681
Evan Chenge8b51802006-04-21 01:05:10 +00002682/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2683/// constant +0.0.
2684static inline bool isZeroNode(SDOperand Elt) {
2685 return ((isa<ConstantSDNode>(Elt) &&
2686 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2687 (isa<ConstantFPSDNode>(Elt) &&
2688 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
2689}
2690
Evan Cheng14215c32006-04-21 23:03:30 +00002691/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
2692/// vector and zero or undef vector.
2693static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00002694 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00002695 bool isZero, SelectionDAG &DAG) {
2696 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00002697 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2698 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
2699 SDOperand Zero = DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002700 SmallVector<SDOperand, 8> MaskVec(NumElems, Zero);
Evan Chenge8b51802006-04-21 01:05:10 +00002701 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002702 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2703 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00002704 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00002705}
2706
Evan Chengb0461082006-04-24 18:01:45 +00002707/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2708///
2709static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2710 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002711 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002712 if (NumNonZero > 8)
2713 return SDOperand();
2714
2715 SDOperand V(0, 0);
2716 bool First = true;
2717 for (unsigned i = 0; i < 16; ++i) {
2718 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2719 if (ThisIsNonZero && First) {
2720 if (NumZero)
2721 V = getZeroVector(MVT::v8i16, DAG);
2722 else
2723 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2724 First = false;
2725 }
2726
2727 if ((i & 1) != 0) {
2728 SDOperand ThisElt(0, 0), LastElt(0, 0);
2729 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2730 if (LastIsNonZero) {
2731 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2732 }
2733 if (ThisIsNonZero) {
2734 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2735 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2736 ThisElt, DAG.getConstant(8, MVT::i8));
2737 if (LastIsNonZero)
2738 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2739 } else
2740 ThisElt = LastElt;
2741
2742 if (ThisElt.Val)
2743 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002744 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002745 }
2746 }
2747
2748 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2749}
2750
2751/// LowerBuildVectorv16i8 - Custom lower build_vector of v8i16.
2752///
2753static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2754 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002755 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002756 if (NumNonZero > 4)
2757 return SDOperand();
2758
2759 SDOperand V(0, 0);
2760 bool First = true;
2761 for (unsigned i = 0; i < 8; ++i) {
2762 bool isNonZero = (NonZeros & (1 << i)) != 0;
2763 if (isNonZero) {
2764 if (First) {
2765 if (NumZero)
2766 V = getZeroVector(MVT::v8i16, DAG);
2767 else
2768 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2769 First = false;
2770 }
2771 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002772 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002773 }
2774 }
2775
2776 return V;
2777}
2778
Evan Chenga9467aa2006-04-25 20:13:52 +00002779SDOperand
2780X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2781 // All zero's are handled with pxor.
2782 if (ISD::isBuildVectorAllZeros(Op.Val))
2783 return Op;
2784
2785 // All one's are handled with pcmpeqd.
2786 if (ISD::isBuildVectorAllOnes(Op.Val))
2787 return Op;
2788
2789 MVT::ValueType VT = Op.getValueType();
2790 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2791 unsigned EVTBits = MVT::getSizeInBits(EVT);
2792
2793 unsigned NumElems = Op.getNumOperands();
2794 unsigned NumZero = 0;
2795 unsigned NumNonZero = 0;
2796 unsigned NonZeros = 0;
2797 std::set<SDOperand> Values;
2798 for (unsigned i = 0; i < NumElems; ++i) {
2799 SDOperand Elt = Op.getOperand(i);
2800 if (Elt.getOpcode() != ISD::UNDEF) {
2801 Values.insert(Elt);
2802 if (isZeroNode(Elt))
2803 NumZero++;
2804 else {
2805 NonZeros |= (1 << i);
2806 NumNonZero++;
2807 }
2808 }
2809 }
2810
2811 if (NumNonZero == 0)
2812 // Must be a mix of zero and undef. Return a zero vector.
2813 return getZeroVector(VT, DAG);
2814
2815 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2816 if (Values.size() == 1)
2817 return SDOperand();
2818
2819 // Special case for single non-zero element.
Evan Cheng798b3062006-10-25 20:48:19 +00002820 if (NumNonZero == 1) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002821 unsigned Idx = CountTrailingZeros_32(NonZeros);
2822 SDOperand Item = Op.getOperand(Idx);
2823 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2824 if (Idx == 0)
2825 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2826 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2827 NumZero > 0, DAG);
2828
2829 if (EVTBits == 32) {
2830 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2831 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2832 DAG);
2833 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2834 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002835 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002836 for (unsigned i = 0; i < NumElems; i++)
2837 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002838 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2839 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002840 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2841 DAG.getNode(ISD::UNDEF, VT), Mask);
2842 }
2843 }
2844
Evan Cheng8c5766e2006-10-04 18:33:38 +00002845 // Let legalizer expand 2-wide build_vector's.
Evan Chenga9467aa2006-04-25 20:13:52 +00002846 if (EVTBits == 64)
2847 return SDOperand();
2848
2849 // If element VT is < 32 bits, convert it to inserts into a zero vector.
2850 if (EVTBits == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002851 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
2852 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002853 if (V.Val) return V;
2854 }
2855
2856 if (EVTBits == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002857 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
2858 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002859 if (V.Val) return V;
2860 }
2861
2862 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner35a08552007-02-25 07:10:00 +00002863 SmallVector<SDOperand, 8> V;
2864 V.resize(NumElems);
Evan Chenga9467aa2006-04-25 20:13:52 +00002865 if (NumElems == 4 && NumZero > 0) {
2866 for (unsigned i = 0; i < 4; ++i) {
2867 bool isZero = !(NonZeros & (1 << i));
2868 if (isZero)
2869 V[i] = getZeroVector(VT, DAG);
2870 else
2871 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2872 }
2873
2874 for (unsigned i = 0; i < 2; ++i) {
2875 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
2876 default: break;
2877 case 0:
2878 V[i] = V[i*2]; // Must be a zero vector.
2879 break;
2880 case 1:
2881 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
2882 getMOVLMask(NumElems, DAG));
2883 break;
2884 case 2:
2885 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2886 getMOVLMask(NumElems, DAG));
2887 break;
2888 case 3:
2889 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2890 getUnpacklMask(NumElems, DAG));
2891 break;
2892 }
2893 }
2894
Evan Cheng9fee4422006-05-16 07:21:53 +00002895 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002896 // clears the upper bits.
Evan Chenga9467aa2006-04-25 20:13:52 +00002897 // FIXME: we can do the same for v4f32 case when we know both parts of
2898 // the lower half come from scalar_to_vector (loadf32). We should do
2899 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng798b3062006-10-25 20:48:19 +00002900 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Chenga9467aa2006-04-25 20:13:52 +00002901 return V[0];
2902 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2903 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002904 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002905 bool Reverse = (NonZeros & 0x3) == 2;
2906 for (unsigned i = 0; i < 2; ++i)
2907 if (Reverse)
2908 MaskVec.push_back(DAG.getConstant(1-i, EVT));
2909 else
2910 MaskVec.push_back(DAG.getConstant(i, EVT));
2911 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
2912 for (unsigned i = 0; i < 2; ++i)
2913 if (Reverse)
2914 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
2915 else
2916 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002917 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2918 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002919 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
2920 }
2921
2922 if (Values.size() > 2) {
2923 // Expand into a number of unpckl*.
2924 // e.g. for v4f32
2925 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
2926 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
2927 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
2928 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
2929 for (unsigned i = 0; i < NumElems; ++i)
2930 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2931 NumElems >>= 1;
2932 while (NumElems != 0) {
2933 for (unsigned i = 0; i < NumElems; ++i)
2934 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
2935 UnpckMask);
2936 NumElems >>= 1;
2937 }
2938 return V[0];
2939 }
2940
2941 return SDOperand();
2942}
2943
2944SDOperand
2945X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2946 SDOperand V1 = Op.getOperand(0);
2947 SDOperand V2 = Op.getOperand(1);
2948 SDOperand PermMask = Op.getOperand(2);
2949 MVT::ValueType VT = Op.getValueType();
2950 unsigned NumElems = PermMask.getNumOperands();
2951 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
2952 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Cheng949bcc92006-10-16 06:36:00 +00002953 bool V1IsSplat = false;
2954 bool V2IsSplat = false;
Evan Chenga9467aa2006-04-25 20:13:52 +00002955
Evan Cheng89c5d042006-09-08 01:50:06 +00002956 if (isUndefShuffle(Op.Val))
2957 return DAG.getNode(ISD::UNDEF, VT);
2958
Evan Chenga9467aa2006-04-25 20:13:52 +00002959 if (isSplatMask(PermMask.Val)) {
2960 if (NumElems <= 4) return Op;
2961 // Promote it to a v4i32 splat.
Evan Cheng798b3062006-10-25 20:48:19 +00002962 return PromoteSplat(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00002963 }
2964
Evan Cheng798b3062006-10-25 20:48:19 +00002965 if (X86::isMOVLMask(PermMask.Val))
2966 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002967
Evan Cheng798b3062006-10-25 20:48:19 +00002968 if (X86::isMOVSHDUPMask(PermMask.Val) ||
2969 X86::isMOVSLDUPMask(PermMask.Val) ||
2970 X86::isMOVHLPSMask(PermMask.Val) ||
2971 X86::isMOVHPMask(PermMask.Val) ||
2972 X86::isMOVLPMask(PermMask.Val))
2973 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00002974
Evan Cheng798b3062006-10-25 20:48:19 +00002975 if (ShouldXformToMOVHLPS(PermMask.Val) ||
2976 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Chengc415c5b2006-10-25 21:49:50 +00002977 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00002978
Evan Chengc415c5b2006-10-25 21:49:50 +00002979 bool Commuted = false;
Evan Cheng798b3062006-10-25 20:48:19 +00002980 V1IsSplat = isSplatVector(V1.Val);
2981 V2IsSplat = isSplatVector(V2.Val);
2982 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chengc415c5b2006-10-25 21:49:50 +00002983 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00002984 std::swap(V1IsSplat, V2IsSplat);
2985 std::swap(V1IsUndef, V2IsUndef);
Evan Chengc415c5b2006-10-25 21:49:50 +00002986 Commuted = true;
Evan Cheng798b3062006-10-25 20:48:19 +00002987 }
2988
2989 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
2990 if (V2IsUndef) return V1;
Evan Chengc415c5b2006-10-25 21:49:50 +00002991 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00002992 if (V2IsSplat) {
2993 // V2 is a splat, so the mask may be malformed. That is, it may point
2994 // to any V2 element. The instruction selectior won't like this. Get
2995 // a corrected mask and commute to form a proper MOVS{S|D}.
2996 SDOperand NewMask = getMOVLMask(NumElems, DAG);
2997 if (NewMask.Val != PermMask.Val)
2998 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00002999 }
Evan Cheng798b3062006-10-25 20:48:19 +00003000 return Op;
Evan Cheng949bcc92006-10-16 06:36:00 +00003001 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003002
Evan Cheng949bcc92006-10-16 06:36:00 +00003003 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3004 X86::isUNPCKLMask(PermMask.Val) ||
3005 X86::isUNPCKHMask(PermMask.Val))
3006 return Op;
Evan Cheng8c5766e2006-10-04 18:33:38 +00003007
Evan Cheng798b3062006-10-25 20:48:19 +00003008 if (V2IsSplat) {
3009 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003010 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng798b3062006-10-25 20:48:19 +00003011 // new vector_shuffle with the corrected mask.
3012 SDOperand NewMask = NormalizeMask(PermMask, DAG);
3013 if (NewMask.Val != PermMask.Val) {
3014 if (X86::isUNPCKLMask(PermMask.Val, true)) {
3015 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
3016 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3017 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
3018 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
3019 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003020 }
3021 }
3022 }
3023
3024 // Normalize the node to match x86 shuffle ops if needed
Evan Chengc415c5b2006-10-25 21:49:50 +00003025 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
3026 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3027
3028 if (Commuted) {
3029 // Commute is back and try unpck* again.
3030 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3031 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3032 X86::isUNPCKLMask(PermMask.Val) ||
3033 X86::isUNPCKHMask(PermMask.Val))
3034 return Op;
3035 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003036
3037 // If VT is integer, try PSHUF* first, then SHUFP*.
3038 if (MVT::isInteger(VT)) {
3039 if (X86::isPSHUFDMask(PermMask.Val) ||
3040 X86::isPSHUFHWMask(PermMask.Val) ||
3041 X86::isPSHUFLWMask(PermMask.Val)) {
3042 if (V2.getOpcode() != ISD::UNDEF)
3043 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3044 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3045 return Op;
3046 }
3047
3048 if (X86::isSHUFPMask(PermMask.Val))
3049 return Op;
3050
3051 // Handle v8i16 shuffle high / low shuffle node pair.
3052 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
3053 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3054 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003055 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003056 for (unsigned i = 0; i != 4; ++i)
3057 MaskVec.push_back(PermMask.getOperand(i));
3058 for (unsigned i = 4; i != 8; ++i)
3059 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003060 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3061 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003062 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3063 MaskVec.clear();
3064 for (unsigned i = 0; i != 4; ++i)
3065 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3066 for (unsigned i = 4; i != 8; ++i)
3067 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00003068 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003069 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3070 }
3071 } else {
3072 // Floating point cases in the other order.
3073 if (X86::isSHUFPMask(PermMask.Val))
3074 return Op;
3075 if (X86::isPSHUFDMask(PermMask.Val) ||
3076 X86::isPSHUFHWMask(PermMask.Val) ||
3077 X86::isPSHUFLWMask(PermMask.Val)) {
3078 if (V2.getOpcode() != ISD::UNDEF)
3079 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3080 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3081 return Op;
3082 }
3083 }
3084
3085 if (NumElems == 4) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003086 MVT::ValueType MaskVT = PermMask.getValueType();
3087 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003088 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng3cd43622006-04-28 07:03:38 +00003089 Locs.reserve(NumElems);
Chris Lattner35a08552007-02-25 07:10:00 +00003090 SmallVector<SDOperand, 8> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3091 SmallVector<SDOperand, 8> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng3cd43622006-04-28 07:03:38 +00003092 unsigned NumHi = 0;
3093 unsigned NumLo = 0;
3094 // If no more than two elements come from either vector. This can be
3095 // implemented with two shuffles. First shuffle gather the elements.
3096 // The second shuffle, which takes the first shuffle as both of its
3097 // vector operands, put the elements into the right order.
3098 for (unsigned i = 0; i != NumElems; ++i) {
3099 SDOperand Elt = PermMask.getOperand(i);
3100 if (Elt.getOpcode() == ISD::UNDEF) {
3101 Locs[i] = std::make_pair(-1, -1);
3102 } else {
3103 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3104 if (Val < NumElems) {
3105 Locs[i] = std::make_pair(0, NumLo);
3106 Mask1[NumLo] = Elt;
3107 NumLo++;
3108 } else {
3109 Locs[i] = std::make_pair(1, NumHi);
3110 if (2+NumHi < NumElems)
3111 Mask1[2+NumHi] = Elt;
3112 NumHi++;
3113 }
3114 }
3115 }
3116 if (NumLo <= 2 && NumHi <= 2) {
3117 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003118 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3119 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003120 for (unsigned i = 0; i != NumElems; ++i) {
3121 if (Locs[i].first == -1)
3122 continue;
3123 else {
3124 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3125 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3126 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3127 }
3128 }
3129
3130 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00003131 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3132 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003133 }
3134
3135 // Break it into (shuffle shuffle_hi, shuffle_lo).
3136 Locs.clear();
Chris Lattner35a08552007-02-25 07:10:00 +00003137 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3138 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3139 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Chenga9467aa2006-04-25 20:13:52 +00003140 unsigned MaskIdx = 0;
3141 unsigned LoIdx = 0;
3142 unsigned HiIdx = NumElems/2;
3143 for (unsigned i = 0; i != NumElems; ++i) {
3144 if (i == NumElems/2) {
3145 MaskPtr = &HiMask;
3146 MaskIdx = 1;
3147 LoIdx = 0;
3148 HiIdx = NumElems/2;
3149 }
3150 SDOperand Elt = PermMask.getOperand(i);
3151 if (Elt.getOpcode() == ISD::UNDEF) {
3152 Locs[i] = std::make_pair(-1, -1);
3153 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3154 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3155 (*MaskPtr)[LoIdx] = Elt;
3156 LoIdx++;
3157 } else {
3158 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3159 (*MaskPtr)[HiIdx] = Elt;
3160 HiIdx++;
3161 }
3162 }
3163
Chris Lattner3d826992006-05-16 06:45:34 +00003164 SDOperand LoShuffle =
3165 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003166 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3167 &LoMask[0], LoMask.size()));
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003168 SDOperand HiShuffle =
Chris Lattner3d826992006-05-16 06:45:34 +00003169 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003170 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3171 &HiMask[0], HiMask.size()));
Chris Lattner35a08552007-02-25 07:10:00 +00003172 SmallVector<SDOperand, 8> MaskOps;
Evan Chenga9467aa2006-04-25 20:13:52 +00003173 for (unsigned i = 0; i != NumElems; ++i) {
3174 if (Locs[i].first == -1) {
3175 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3176 } else {
3177 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3178 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3179 }
3180 }
3181 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00003182 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3183 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003184 }
3185
3186 return SDOperand();
3187}
3188
3189SDOperand
3190X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3191 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3192 return SDOperand();
3193
3194 MVT::ValueType VT = Op.getValueType();
3195 // TODO: handle v16i8.
3196 if (MVT::getSizeInBits(VT) == 16) {
3197 // Transform it so it match pextrw which produces a 32-bit result.
3198 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3199 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3200 Op.getOperand(0), Op.getOperand(1));
3201 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3202 DAG.getValueType(VT));
3203 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3204 } else if (MVT::getSizeInBits(VT) == 32) {
3205 SDOperand Vec = Op.getOperand(0);
3206 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3207 if (Idx == 0)
3208 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003209 // SHUFPS the element to the lowest double word, then movss.
3210 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003211 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003212 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorBaseType(MaskVT)));
3213 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3214 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3215 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003216 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3217 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003218 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng922e1912006-11-07 22:14:24 +00003219 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003220 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003221 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003222 } else if (MVT::getSizeInBits(VT) == 64) {
3223 SDOperand Vec = Op.getOperand(0);
3224 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3225 if (Idx == 0)
3226 return Op;
3227
3228 // UNPCKHPD the element to the lowest double word, then movsd.
3229 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3230 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3231 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003232 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003233 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorBaseType(MaskVT)));
3234 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003235 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3236 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003237 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3238 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3239 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003240 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003241 }
3242
3243 return SDOperand();
3244}
3245
3246SDOperand
3247X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003248 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00003249 // as its second argument.
3250 MVT::ValueType VT = Op.getValueType();
3251 MVT::ValueType BaseVT = MVT::getVectorBaseType(VT);
3252 SDOperand N0 = Op.getOperand(0);
3253 SDOperand N1 = Op.getOperand(1);
3254 SDOperand N2 = Op.getOperand(2);
3255 if (MVT::getSizeInBits(BaseVT) == 16) {
3256 if (N1.getValueType() != MVT::i32)
3257 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3258 if (N2.getValueType() != MVT::i32)
3259 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(), MVT::i32);
3260 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
3261 } else if (MVT::getSizeInBits(BaseVT) == 32) {
3262 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
3263 if (Idx == 0) {
3264 // Use a movss.
3265 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
3266 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3267 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003268 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003269 MaskVec.push_back(DAG.getConstant(4, BaseVT));
3270 for (unsigned i = 1; i <= 3; ++i)
3271 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3272 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00003273 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3274 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003275 } else {
3276 // Use two pinsrw instructions to insert a 32 bit value.
3277 Idx <<= 1;
3278 if (MVT::isFloatingPoint(N1.getValueType())) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00003279 if (ISD::isNON_EXTLoad(N1.Val)) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003280 // Just load directly from f32mem to GR32.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003281 LoadSDNode *LD = cast<LoadSDNode>(N1);
3282 N1 = DAG.getLoad(MVT::i32, LD->getChain(), LD->getBasePtr(),
3283 LD->getSrcValue(), LD->getSrcValueOffset());
Evan Chenga9467aa2006-04-25 20:13:52 +00003284 } else {
3285 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
3286 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
3287 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003288 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003289 }
3290 }
3291 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
3292 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003293 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003294 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
3295 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003296 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003297 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
3298 }
3299 }
3300
3301 return SDOperand();
3302}
3303
3304SDOperand
3305X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3306 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3307 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3308}
3309
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003310// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Chenga9467aa2006-04-25 20:13:52 +00003311// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3312// one of the above mentioned nodes. It has to be wrapped because otherwise
3313// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3314// be used to form addressing mode. These wrapped nodes will be selected
3315// into MOV32ri.
3316SDOperand
3317X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3318 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Cheng0b169222006-11-29 23:19:46 +00003319 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3320 getPointerTy(),
3321 CP->getAlignment());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003322 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003323 // With PIC, the address is actually $g + Offset.
3324 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3325 !Subtarget->isPICStyleRIPRel()) {
3326 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3327 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3328 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003329 }
3330
3331 return Result;
3332}
3333
3334SDOperand
3335X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3336 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng0b169222006-11-29 23:19:46 +00003337 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003338 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003339 // With PIC, the address is actually $g + Offset.
3340 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3341 !Subtarget->isPICStyleRIPRel()) {
3342 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3343 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3344 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003345 }
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003346
3347 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3348 // load the value at address GV, not the value of GV itself. This means that
3349 // the GlobalAddress must be in the base or index register of the address, not
3350 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003351 // The same applies for external symbols during PIC codegen
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003352 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
3353 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003354
3355 return Result;
3356}
3357
3358SDOperand
3359X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3360 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Cheng0b169222006-11-29 23:19:46 +00003361 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003362 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003363 // With PIC, the address is actually $g + Offset.
3364 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3365 !Subtarget->isPICStyleRIPRel()) {
3366 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3367 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3368 Result);
3369 }
3370
3371 return Result;
3372}
3373
3374SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3375 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3376 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
3377 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3378 // With PIC, the address is actually $g + Offset.
3379 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3380 !Subtarget->isPICStyleRIPRel()) {
3381 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3382 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3383 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003384 }
3385
3386 return Result;
3387}
3388
3389SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00003390 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3391 "Not an i64 shift!");
3392 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3393 SDOperand ShOpLo = Op.getOperand(0);
3394 SDOperand ShOpHi = Op.getOperand(1);
3395 SDOperand ShAmt = Op.getOperand(2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003396 SDOperand Tmp1 = isSRA ?
3397 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3398 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003399
3400 SDOperand Tmp2, Tmp3;
3401 if (Op.getOpcode() == ISD::SHL_PARTS) {
3402 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3403 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3404 } else {
3405 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00003406 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00003407 }
3408
Evan Cheng4259a0f2006-09-11 02:19:56 +00003409 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3410 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3411 DAG.getConstant(32, MVT::i8));
3412 SDOperand COps[]={DAG.getEntryNode(), AndNode, DAG.getConstant(0, MVT::i8)};
3413 SDOperand InFlag = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
Evan Cheng9c249c32006-01-09 18:33:28 +00003414
3415 SDOperand Hi, Lo;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003416 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00003417
Evan Cheng4259a0f2006-09-11 02:19:56 +00003418 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3419 SmallVector<SDOperand, 4> Ops;
Evan Cheng9c249c32006-01-09 18:33:28 +00003420 if (Op.getOpcode() == ISD::SHL_PARTS) {
3421 Ops.push_back(Tmp2);
3422 Ops.push_back(Tmp3);
3423 Ops.push_back(CC);
3424 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003425 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003426 InFlag = Hi.getValue(1);
3427
3428 Ops.clear();
3429 Ops.push_back(Tmp3);
3430 Ops.push_back(Tmp1);
3431 Ops.push_back(CC);
3432 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003433 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003434 } else {
3435 Ops.push_back(Tmp2);
3436 Ops.push_back(Tmp3);
3437 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00003438 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003439 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003440 InFlag = Lo.getValue(1);
3441
3442 Ops.clear();
3443 Ops.push_back(Tmp3);
3444 Ops.push_back(Tmp1);
3445 Ops.push_back(CC);
3446 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003447 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003448 }
3449
Evan Cheng4259a0f2006-09-11 02:19:56 +00003450 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003451 Ops.clear();
3452 Ops.push_back(Lo);
3453 Ops.push_back(Hi);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003454 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003455}
Evan Cheng6305e502006-01-12 22:54:21 +00003456
Evan Chenga9467aa2006-04-25 20:13:52 +00003457SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3458 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3459 Op.getOperand(0).getValueType() >= MVT::i16 &&
3460 "Unknown SINT_TO_FP to lower!");
3461
3462 SDOperand Result;
3463 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3464 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3465 MachineFunction &MF = DAG.getMachineFunction();
3466 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3467 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengdf9ac472006-10-05 23:01:46 +00003468 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Chengab51cf22006-10-13 21:14:26 +00003469 StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003470
3471 // Build the FILD
Chris Lattner35a08552007-02-25 07:10:00 +00003472 SDVTList Tys;
3473 if (X86ScalarSSE)
3474 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
3475 else
3476 Tys = DAG.getVTList(MVT::f64, MVT::Other);
3477 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003478 Ops.push_back(Chain);
3479 Ops.push_back(StackSlot);
3480 Ops.push_back(DAG.getValueType(SrcVT));
3481 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003482 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003483
3484 if (X86ScalarSSE) {
3485 Chain = Result.getValue(1);
3486 SDOperand InFlag = Result.getValue(2);
3487
3488 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3489 // shouldn't be necessary except that RFP cannot be live across
3490 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00003491 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00003492 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00003493 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +00003494 Tys = DAG.getVTList(MVT::Other);
3495 SmallVector<SDOperand, 8> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00003496 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003497 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00003498 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003499 Ops.push_back(DAG.getValueType(Op.getValueType()));
3500 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003501 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00003502 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00003503 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003504
Evan Chenga9467aa2006-04-25 20:13:52 +00003505 return Result;
3506}
3507
3508SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
3509 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3510 "Unknown FP_TO_SINT to lower!");
3511 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3512 // stack slot.
3513 MachineFunction &MF = DAG.getMachineFunction();
3514 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3515 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3516 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3517
3518 unsigned Opc;
3519 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00003520 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3521 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3522 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3523 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00003524 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003525
Evan Chenga9467aa2006-04-25 20:13:52 +00003526 SDOperand Chain = DAG.getEntryNode();
3527 SDOperand Value = Op.getOperand(0);
3528 if (X86ScalarSSE) {
3529 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Chengab51cf22006-10-13 21:14:26 +00003530 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Chris Lattner35a08552007-02-25 07:10:00 +00003531 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
3532 SDOperand Ops[] = {
3533 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
3534 };
3535 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003536 Chain = Value.getValue(1);
3537 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3538 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3539 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003540
Evan Chenga9467aa2006-04-25 20:13:52 +00003541 // Build the FP_TO_INT*_IN_MEM
Chris Lattner35a08552007-02-25 07:10:00 +00003542 SDOperand Ops[] = { Chain, Value, StackSlot };
3543 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Cheng172fce72006-01-06 00:43:03 +00003544
Evan Chenga9467aa2006-04-25 20:13:52 +00003545 // Load the result.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003546 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003547}
3548
3549SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3550 MVT::ValueType VT = Op.getValueType();
3551 const Type *OpNTy = MVT::getTypeForValueType(VT);
3552 std::vector<Constant*> CV;
3553 if (VT == MVT::f64) {
3554 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63))));
3555 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3556 } else {
3557 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31))));
3558 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3559 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3560 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3561 }
3562 Constant *CS = ConstantStruct::get(CV);
3563 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003564 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003565 SmallVector<SDOperand, 3> Ops;
3566 Ops.push_back(DAG.getEntryNode());
3567 Ops.push_back(CPIdx);
3568 Ops.push_back(DAG.getSrcValue(NULL));
3569 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003570 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
3571}
3572
3573SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
3574 MVT::ValueType VT = Op.getValueType();
3575 const Type *OpNTy = MVT::getTypeForValueType(VT);
3576 std::vector<Constant*> CV;
3577 if (VT == MVT::f64) {
3578 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63)));
3579 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3580 } else {
3581 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(1U << 31)));
3582 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3583 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3584 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3585 }
3586 Constant *CS = ConstantStruct::get(CV);
3587 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003588 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003589 SmallVector<SDOperand, 3> Ops;
3590 Ops.push_back(DAG.getEntryNode());
3591 Ops.push_back(CPIdx);
3592 Ops.push_back(DAG.getSrcValue(NULL));
3593 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003594 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
3595}
3596
Evan Cheng4363e882007-01-05 07:55:56 +00003597SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng82241c82007-01-05 21:37:56 +00003598 SDOperand Op0 = Op.getOperand(0);
3599 SDOperand Op1 = Op.getOperand(1);
Evan Cheng4363e882007-01-05 07:55:56 +00003600 MVT::ValueType VT = Op.getValueType();
Evan Cheng82241c82007-01-05 21:37:56 +00003601 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng4363e882007-01-05 07:55:56 +00003602 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng82241c82007-01-05 21:37:56 +00003603
3604 // If second operand is smaller, extend it first.
3605 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
3606 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
3607 SrcVT = VT;
3608 }
3609
Evan Cheng4363e882007-01-05 07:55:56 +00003610 // First get the sign bit of second operand.
3611 std::vector<Constant*> CV;
3612 if (SrcVT == MVT::f64) {
3613 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(1ULL << 63)));
3614 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3615 } else {
3616 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(1U << 31)));
3617 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3618 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3619 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3620 }
3621 Constant *CS = ConstantStruct::get(CV);
3622 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003623 SDVTList Tys = DAG.getVTList(SrcVT, MVT::Other);
Evan Cheng4363e882007-01-05 07:55:56 +00003624 SmallVector<SDOperand, 3> Ops;
3625 Ops.push_back(DAG.getEntryNode());
3626 Ops.push_back(CPIdx);
3627 Ops.push_back(DAG.getSrcValue(NULL));
Evan Cheng82241c82007-01-05 21:37:56 +00003628 SDOperand Mask1 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3629 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng4363e882007-01-05 07:55:56 +00003630
3631 // Shift sign bit right or left if the two operands have different types.
3632 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
3633 // Op0 is MVT::f32, Op1 is MVT::f64.
3634 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
3635 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
3636 DAG.getConstant(32, MVT::i32));
3637 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
3638 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
3639 DAG.getConstant(0, getPointerTy()));
Evan Cheng4363e882007-01-05 07:55:56 +00003640 }
3641
Evan Cheng82241c82007-01-05 21:37:56 +00003642 // Clear first operand sign bit.
3643 CV.clear();
3644 if (VT == MVT::f64) {
3645 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(~(1ULL << 63))));
3646 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3647 } else {
3648 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(~(1U << 31))));
3649 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3650 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3651 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3652 }
3653 CS = ConstantStruct::get(CV);
3654 CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003655 Tys = DAG.getVTList(VT, MVT::Other);
Evan Cheng82241c82007-01-05 21:37:56 +00003656 Ops.clear();
3657 Ops.push_back(DAG.getEntryNode());
3658 Ops.push_back(CPIdx);
3659 Ops.push_back(DAG.getSrcValue(NULL));
3660 SDOperand Mask2 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3661 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
3662
3663 // Or the value with the sign bit.
3664 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng4363e882007-01-05 07:55:56 +00003665}
3666
Evan Cheng4259a0f2006-09-11 02:19:56 +00003667SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG,
3668 SDOperand Chain) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003669 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
3670 SDOperand Cond;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003671 SDOperand Op0 = Op.getOperand(0);
3672 SDOperand Op1 = Op.getOperand(1);
Evan Chenga9467aa2006-04-25 20:13:52 +00003673 SDOperand CC = Op.getOperand(2);
3674 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Evan Cheng694810c2006-10-12 19:12:56 +00003675 const MVT::ValueType *VTs1 = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3676 const MVT::ValueType *VTs2 = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003677 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Chenga9467aa2006-04-25 20:13:52 +00003678 unsigned X86CC;
Evan Chenga9467aa2006-04-25 20:13:52 +00003679
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003680 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Chris Lattner7a627672006-09-13 03:22:10 +00003681 Op0, Op1, DAG)) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003682 SDOperand Ops1[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003683 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, Ops1, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003684 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003685 return DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003686 }
3687
3688 assert(isFP && "Illegal integer SetCC!");
3689
3690 SDOperand COps[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003691 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, COps, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003692
3693 switch (SetCCOpcode) {
3694 default: assert(false && "Illegal floating point SetCC!");
3695 case ISD::SETOEQ: { // !PF & ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003696 SDOperand Ops1[] = { DAG.getConstant(X86::COND_NP, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003697 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003698 SDOperand Ops2[] = { DAG.getConstant(X86::COND_E, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003699 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003700 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003701 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
3702 }
3703 case ISD::SETUNE: { // PF | !ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003704 SDOperand Ops1[] = { DAG.getConstant(X86::COND_P, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003705 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003706 SDOperand Ops2[] = { DAG.getConstant(X86::COND_NE, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003707 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003708 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003709 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
3710 }
Evan Chengc1583db2005-12-21 20:21:51 +00003711 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003712}
Evan Cheng45df7f82006-01-30 23:41:35 +00003713
Evan Chenga9467aa2006-04-25 20:13:52 +00003714SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003715 bool addTest = true;
3716 SDOperand Chain = DAG.getEntryNode();
3717 SDOperand Cond = Op.getOperand(0);
3718 SDOperand CC;
3719 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Cheng944d1e92006-01-26 02:13:10 +00003720
Evan Cheng4259a0f2006-09-11 02:19:56 +00003721 if (Cond.getOpcode() == ISD::SETCC)
3722 Cond = LowerSETCC(Cond, DAG, Chain);
3723
3724 if (Cond.getOpcode() == X86ISD::SETCC) {
3725 CC = Cond.getOperand(0);
3726
Evan Chenga9467aa2006-04-25 20:13:52 +00003727 // If condition flag is set by a X86ISD::CMP, then make a copy of it
Evan Cheng4259a0f2006-09-11 02:19:56 +00003728 // (since flag operand cannot be shared). Use it as the condition setting
3729 // operand in place of the X86ISD::SETCC.
3730 // If the X86ISD::SETCC has more than one use, then perhaps it's better
Evan Chenga9467aa2006-04-25 20:13:52 +00003731 // to use a test instead of duplicating the X86ISD::CMP (for register
Evan Cheng4259a0f2006-09-11 02:19:56 +00003732 // pressure reason)?
3733 SDOperand Cmp = Cond.getOperand(1);
3734 unsigned Opc = Cmp.getOpcode();
3735 bool IllegalFPCMov = !X86ScalarSSE &&
3736 MVT::isFloatingPoint(Op.getValueType()) &&
3737 !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
3738 if ((Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) &&
3739 !IllegalFPCMov) {
3740 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3741 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3742 addTest = false;
3743 }
3744 }
Evan Cheng73a1ad92006-01-10 20:26:56 +00003745
Evan Chenga9467aa2006-04-25 20:13:52 +00003746 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003747 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003748 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3749 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng225a4d02005-12-17 01:21:05 +00003750 }
Evan Cheng45df7f82006-01-30 23:41:35 +00003751
Evan Cheng4259a0f2006-09-11 02:19:56 +00003752 VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::Flag);
3753 SmallVector<SDOperand, 4> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003754 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
3755 // condition is true.
3756 Ops.push_back(Op.getOperand(2));
3757 Ops.push_back(Op.getOperand(1));
3758 Ops.push_back(CC);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003759 Ops.push_back(Cond.getValue(1));
3760 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003761}
Evan Cheng944d1e92006-01-26 02:13:10 +00003762
Evan Chenga9467aa2006-04-25 20:13:52 +00003763SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003764 bool addTest = true;
3765 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003766 SDOperand Cond = Op.getOperand(1);
3767 SDOperand Dest = Op.getOperand(2);
3768 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003769 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3770
Evan Chenga9467aa2006-04-25 20:13:52 +00003771 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng4259a0f2006-09-11 02:19:56 +00003772 Cond = LowerSETCC(Cond, DAG, Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003773
3774 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003775 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003776
Evan Cheng4259a0f2006-09-11 02:19:56 +00003777 // If condition flag is set by a X86ISD::CMP, then make a copy of it
3778 // (since flag operand cannot be shared). Use it as the condition setting
3779 // operand in place of the X86ISD::SETCC.
3780 // If the X86ISD::SETCC has more than one use, then perhaps it's better
3781 // to use a test instead of duplicating the X86ISD::CMP (for register
3782 // pressure reason)?
3783 SDOperand Cmp = Cond.getOperand(1);
3784 unsigned Opc = Cmp.getOpcode();
3785 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) {
3786 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3787 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3788 addTest = false;
3789 }
3790 }
Evan Chengfb22e862006-01-13 01:03:02 +00003791
Evan Chenga9467aa2006-04-25 20:13:52 +00003792 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003793 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003794 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3795 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng6fc31042005-12-19 23:12:38 +00003796 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003797 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003798 Cond, Op.getOperand(2), CC, Cond.getValue(1));
Evan Chenga9467aa2006-04-25 20:13:52 +00003799}
Evan Chengae986f12006-01-11 22:15:48 +00003800
Evan Cheng2a330942006-05-25 00:59:30 +00003801SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
3802 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003803
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003804 if (Subtarget->is64Bit())
Chris Lattner7802f3e2007-02-25 09:06:15 +00003805 return LowerX86_64CCCCallTo(Op, DAG, CallingConv);
Evan Cheng2a330942006-05-25 00:59:30 +00003806 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003807 switch (CallingConv) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003808 default:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003809 assert(0 && "Unsupported calling convention");
Chris Lattnerfc360392006-09-27 18:29:38 +00003810 case CallingConv::Fast:
Chris Lattner0cd99602007-02-25 08:59:22 +00003811 if (EnableFastCC)
Chris Lattner7802f3e2007-02-25 09:06:15 +00003812 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003813 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003814 case CallingConv::C:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003815 case CallingConv::X86_StdCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003816 return LowerCCCCallTo(Op, DAG, CallingConv);
Chris Lattnerfc360392006-09-27 18:29:38 +00003817 case CallingConv::X86_FastCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003818 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003819 }
Evan Cheng2a330942006-05-25 00:59:30 +00003820}
3821
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003822SDOperand
3823X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00003824 MachineFunction &MF = DAG.getMachineFunction();
3825 const Function* Fn = MF.getFunction();
3826 if (Fn->hasExternalLinkage() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +00003827 Subtarget->isTargetCygMing() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00003828 Fn->getName() == "main")
Evan Chengdc614c12006-06-06 23:30:24 +00003829 MF.getInfo<X86FunctionInfo>()->setForceFramePointer(true);
3830
Evan Cheng17e734f2006-05-23 21:06:34 +00003831 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003832 if (Subtarget->is64Bit())
3833 return LowerX86_64CCCArguments(Op, DAG);
Evan Cheng17e734f2006-05-23 21:06:34 +00003834 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003835 switch(CC) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003836 default:
3837 assert(0 && "Unsupported calling convention");
3838 case CallingConv::Fast:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003839 if (EnableFastCC) {
3840 return LowerFastCCArguments(Op, DAG);
3841 }
3842 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003843 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003844 return LowerCCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00003845 case CallingConv::X86_StdCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003846 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(StdCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003847 return LowerCCCArguments(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00003848 case CallingConv::X86_FastCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003849 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(FastCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003850 return LowerFastCCArguments(Op, DAG, true);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003851 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003852}
3853
Evan Chenga9467aa2006-04-25 20:13:52 +00003854SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
3855 SDOperand InFlag(0, 0);
3856 SDOperand Chain = Op.getOperand(0);
3857 unsigned Align =
3858 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3859 if (Align == 0) Align = 1;
3860
3861 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3862 // If not DWORD aligned, call memset if size is less than the threshold.
3863 // It knows how to align to the right boundary first.
3864 if ((Align & 3) != 0 ||
3865 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3866 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00003867 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003868 TargetLowering::ArgListTy Args;
3869 TargetLowering::ArgListEntry Entry;
3870 Entry.Node = Op.getOperand(1);
3871 Entry.Ty = IntPtrTy;
3872 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003873 Entry.isInReg = false;
3874 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00003875 Args.push_back(Entry);
Reid Spencere87b5e92007-01-03 17:24:59 +00003876 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencere63b6512006-12-31 05:55:36 +00003877 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
3878 Entry.Ty = IntPtrTy;
3879 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003880 Entry.isInReg = false;
3881 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00003882 Args.push_back(Entry);
3883 Entry.Node = Op.getOperand(3);
3884 Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00003885 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00003886 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00003887 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
3888 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00003889 }
Evan Chengd097e672006-03-22 02:53:00 +00003890
Evan Chenga9467aa2006-04-25 20:13:52 +00003891 MVT::ValueType AVT;
3892 SDOperand Count;
3893 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3894 unsigned BytesLeft = 0;
3895 bool TwoRepStos = false;
3896 if (ValC) {
3897 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003898 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00003899
Evan Chenga9467aa2006-04-25 20:13:52 +00003900 // If the value is a constant, then we can potentially use larger sets.
3901 switch (Align & 3) {
3902 case 2: // WORD aligned
3903 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00003904 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003905 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00003906 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003907 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00003908 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003909 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00003910 Val = (Val << 8) | Val;
3911 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003912 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
3913 AVT = MVT::i64;
3914 ValReg = X86::RAX;
3915 Val = (Val << 32) | Val;
3916 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003917 break;
3918 default: // Byte aligned
3919 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00003920 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003921 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003922 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00003923 }
3924
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003925 if (AVT > MVT::i8) {
3926 if (I) {
3927 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
3928 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
3929 BytesLeft = I->getValue() % UBytes;
3930 } else {
3931 assert(AVT >= MVT::i32 &&
3932 "Do not use rep;stos if not at least DWORD aligned");
3933 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
3934 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
3935 TwoRepStos = true;
3936 }
3937 }
3938
Evan Chenga9467aa2006-04-25 20:13:52 +00003939 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
3940 InFlag);
3941 InFlag = Chain.getValue(1);
3942 } else {
3943 AVT = MVT::i8;
3944 Count = Op.getOperand(3);
3945 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
3946 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00003947 }
Evan Chengb0461082006-04-24 18:01:45 +00003948
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003949 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
3950 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003951 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003952 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
3953 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003954 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00003955
Chris Lattnere56fef92007-02-25 06:40:16 +00003956 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00003957 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003958 Ops.push_back(Chain);
3959 Ops.push_back(DAG.getValueType(AVT));
3960 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003961 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00003962
Evan Chenga9467aa2006-04-25 20:13:52 +00003963 if (TwoRepStos) {
3964 InFlag = Chain.getValue(1);
3965 Count = Op.getOperand(3);
3966 MVT::ValueType CVT = Count.getValueType();
3967 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003968 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
3969 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
3970 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003971 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00003972 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003973 Ops.clear();
3974 Ops.push_back(Chain);
3975 Ops.push_back(DAG.getValueType(MVT::i8));
3976 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003977 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003978 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003979 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00003980 SDOperand Value;
3981 unsigned Val = ValC->getValue() & 255;
3982 unsigned Offset = I->getValue() - BytesLeft;
3983 SDOperand DstAddr = Op.getOperand(1);
3984 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003985 if (BytesLeft >= 4) {
3986 Val = (Val << 8) | Val;
3987 Val = (Val << 16) | Val;
3988 Value = DAG.getConstant(Val, MVT::i32);
Evan Chengdf9ac472006-10-05 23:01:46 +00003989 Chain = DAG.getStore(Chain, Value,
3990 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3991 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003992 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003993 BytesLeft -= 4;
3994 Offset += 4;
3995 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003996 if (BytesLeft >= 2) {
3997 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Chengdf9ac472006-10-05 23:01:46 +00003998 Chain = DAG.getStore(Chain, Value,
3999 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4000 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004001 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004002 BytesLeft -= 2;
4003 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00004004 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004005 if (BytesLeft == 1) {
4006 Value = DAG.getConstant(Val, MVT::i8);
Evan Chengdf9ac472006-10-05 23:01:46 +00004007 Chain = DAG.getStore(Chain, Value,
4008 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4009 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004010 NULL, 0);
Evan Cheng14215c32006-04-21 23:03:30 +00004011 }
Evan Cheng082c8782006-03-24 07:29:27 +00004012 }
Evan Chengebf10062006-04-03 20:53:28 +00004013
Evan Chenga9467aa2006-04-25 20:13:52 +00004014 return Chain;
4015}
Evan Chengebf10062006-04-03 20:53:28 +00004016
Evan Chenga9467aa2006-04-25 20:13:52 +00004017SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
4018 SDOperand Chain = Op.getOperand(0);
4019 unsigned Align =
4020 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4021 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00004022
Evan Chenga9467aa2006-04-25 20:13:52 +00004023 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
4024 // If not DWORD aligned, call memcpy if size is less than the threshold.
4025 // It knows how to align to the right boundary first.
4026 if ((Align & 3) != 0 ||
4027 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
4028 MVT::ValueType IntPtr = getPointerTy();
Reid Spencere63b6512006-12-31 05:55:36 +00004029 TargetLowering::ArgListTy Args;
4030 TargetLowering::ArgListEntry Entry;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004031 Entry.Ty = getTargetData()->getIntPtrType();
4032 Entry.isSigned = false;
4033 Entry.isInReg = false;
4034 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00004035 Entry.Node = Op.getOperand(1); Args.push_back(Entry);
4036 Entry.Node = Op.getOperand(2); Args.push_back(Entry);
4037 Entry.Node = Op.getOperand(3); Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00004038 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00004039 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00004040 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
4041 return CallResult.second;
Evan Chengcbffa462006-03-31 19:22:53 +00004042 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004043
4044 MVT::ValueType AVT;
4045 SDOperand Count;
4046 unsigned BytesLeft = 0;
4047 bool TwoRepMovs = false;
4048 switch (Align & 3) {
4049 case 2: // WORD aligned
4050 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004051 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004052 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004053 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004054 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
4055 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00004056 break;
4057 default: // Byte aligned
4058 AVT = MVT::i8;
4059 Count = Op.getOperand(3);
4060 break;
4061 }
4062
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004063 if (AVT > MVT::i8) {
4064 if (I) {
4065 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4066 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4067 BytesLeft = I->getValue() % UBytes;
4068 } else {
4069 assert(AVT >= MVT::i32 &&
4070 "Do not use rep;movs if not at least DWORD aligned");
4071 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4072 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4073 TwoRepMovs = true;
4074 }
4075 }
4076
Evan Chenga9467aa2006-04-25 20:13:52 +00004077 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004078 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4079 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004080 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004081 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4082 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004083 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004084 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
4085 Op.getOperand(2), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004086 InFlag = Chain.getValue(1);
4087
Chris Lattnere56fef92007-02-25 06:40:16 +00004088 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004089 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004090 Ops.push_back(Chain);
4091 Ops.push_back(DAG.getValueType(AVT));
4092 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004093 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004094
4095 if (TwoRepMovs) {
4096 InFlag = Chain.getValue(1);
4097 Count = Op.getOperand(3);
4098 MVT::ValueType CVT = Count.getValueType();
4099 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004100 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4101 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4102 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004103 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00004104 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004105 Ops.clear();
4106 Ops.push_back(Chain);
4107 Ops.push_back(DAG.getValueType(MVT::i8));
4108 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004109 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004110 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004111 // Issue loads and stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004112 unsigned Offset = I->getValue() - BytesLeft;
4113 SDOperand DstAddr = Op.getOperand(1);
4114 MVT::ValueType DstVT = DstAddr.getValueType();
4115 SDOperand SrcAddr = Op.getOperand(2);
4116 MVT::ValueType SrcVT = SrcAddr.getValueType();
4117 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004118 if (BytesLeft >= 4) {
4119 Value = DAG.getLoad(MVT::i32, Chain,
4120 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4121 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004122 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004123 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004124 Chain = DAG.getStore(Chain, Value,
4125 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4126 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004127 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004128 BytesLeft -= 4;
4129 Offset += 4;
4130 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004131 if (BytesLeft >= 2) {
4132 Value = DAG.getLoad(MVT::i16, Chain,
4133 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4134 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004135 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004136 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004137 Chain = DAG.getStore(Chain, Value,
4138 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4139 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004140 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004141 BytesLeft -= 2;
4142 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00004143 }
4144
Evan Chenga9467aa2006-04-25 20:13:52 +00004145 if (BytesLeft == 1) {
4146 Value = DAG.getLoad(MVT::i8, Chain,
4147 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4148 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004149 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004150 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004151 Chain = DAG.getStore(Chain, Value,
4152 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4153 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004154 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004155 }
Evan Chengcbffa462006-03-31 19:22:53 +00004156 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004157
4158 return Chain;
4159}
4160
4161SDOperand
4162X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere56fef92007-02-25 06:40:16 +00004163 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004164 SDOperand TheOp = Op.getOperand(0);
4165 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheOp, 1);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004166 if (Subtarget->is64Bit()) {
4167 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
4168 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::RDX,
4169 MVT::i64, Copy1.getValue(2));
4170 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, Copy2,
4171 DAG.getConstant(32, MVT::i8));
Chris Lattner35a08552007-02-25 07:10:00 +00004172 SDOperand Ops[] = {
4173 DAG.getNode(ISD::OR, MVT::i64, Copy1, Tmp), Copy2.getValue(1)
4174 };
Chris Lattnere56fef92007-02-25 06:40:16 +00004175
4176 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00004177 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004178 }
Chris Lattner35a08552007-02-25 07:10:00 +00004179
4180 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
4181 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::EDX,
4182 MVT::i32, Copy1.getValue(2));
4183 SDOperand Ops[] = { Copy1, Copy2, Copy2.getValue(1) };
4184 Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
4185 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004186}
4187
4188SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Chengab51cf22006-10-13 21:14:26 +00004189 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
4190
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004191 if (!Subtarget->is64Bit()) {
4192 // vastart just stores the address of the VarArgsFrameIndex slot into the
4193 // memory location argument.
4194 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004195 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
4196 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004197 }
4198
4199 // __va_list_tag:
4200 // gp_offset (0 - 6 * 8)
4201 // fp_offset (48 - 48 + 8 * 16)
4202 // overflow_arg_area (point to parameters coming in memory).
4203 // reg_save_area
Chris Lattner35a08552007-02-25 07:10:00 +00004204 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004205 SDOperand FIN = Op.getOperand(1);
4206 // Store gp_offset
Evan Chengdf9ac472006-10-05 23:01:46 +00004207 SDOperand Store = DAG.getStore(Op.getOperand(0),
4208 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004209 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004210 MemOps.push_back(Store);
4211
4212 // Store fp_offset
4213 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4214 DAG.getConstant(4, getPointerTy()));
Evan Chengdf9ac472006-10-05 23:01:46 +00004215 Store = DAG.getStore(Op.getOperand(0),
4216 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004217 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004218 MemOps.push_back(Store);
4219
4220 // Store ptr to overflow_arg_area
4221 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4222 DAG.getConstant(4, getPointerTy()));
4223 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004224 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
4225 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004226 MemOps.push_back(Store);
4227
4228 // Store ptr to reg_save_area.
4229 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4230 DAG.getConstant(8, getPointerTy()));
4231 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004232 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
4233 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004234 MemOps.push_back(Store);
4235 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004236}
4237
4238SDOperand
4239X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4240 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4241 switch (IntNo) {
4242 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00004243 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00004244 case Intrinsic::x86_sse_comieq_ss:
4245 case Intrinsic::x86_sse_comilt_ss:
4246 case Intrinsic::x86_sse_comile_ss:
4247 case Intrinsic::x86_sse_comigt_ss:
4248 case Intrinsic::x86_sse_comige_ss:
4249 case Intrinsic::x86_sse_comineq_ss:
4250 case Intrinsic::x86_sse_ucomieq_ss:
4251 case Intrinsic::x86_sse_ucomilt_ss:
4252 case Intrinsic::x86_sse_ucomile_ss:
4253 case Intrinsic::x86_sse_ucomigt_ss:
4254 case Intrinsic::x86_sse_ucomige_ss:
4255 case Intrinsic::x86_sse_ucomineq_ss:
4256 case Intrinsic::x86_sse2_comieq_sd:
4257 case Intrinsic::x86_sse2_comilt_sd:
4258 case Intrinsic::x86_sse2_comile_sd:
4259 case Intrinsic::x86_sse2_comigt_sd:
4260 case Intrinsic::x86_sse2_comige_sd:
4261 case Intrinsic::x86_sse2_comineq_sd:
4262 case Intrinsic::x86_sse2_ucomieq_sd:
4263 case Intrinsic::x86_sse2_ucomilt_sd:
4264 case Intrinsic::x86_sse2_ucomile_sd:
4265 case Intrinsic::x86_sse2_ucomigt_sd:
4266 case Intrinsic::x86_sse2_ucomige_sd:
4267 case Intrinsic::x86_sse2_ucomineq_sd: {
4268 unsigned Opc = 0;
4269 ISD::CondCode CC = ISD::SETCC_INVALID;
4270 switch (IntNo) {
4271 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004272 case Intrinsic::x86_sse_comieq_ss:
4273 case Intrinsic::x86_sse2_comieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004274 Opc = X86ISD::COMI;
4275 CC = ISD::SETEQ;
4276 break;
Evan Cheng78038292006-04-05 23:38:46 +00004277 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004278 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004279 Opc = X86ISD::COMI;
4280 CC = ISD::SETLT;
4281 break;
4282 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004283 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004284 Opc = X86ISD::COMI;
4285 CC = ISD::SETLE;
4286 break;
4287 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004288 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004289 Opc = X86ISD::COMI;
4290 CC = ISD::SETGT;
4291 break;
4292 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004293 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004294 Opc = X86ISD::COMI;
4295 CC = ISD::SETGE;
4296 break;
4297 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004298 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004299 Opc = X86ISD::COMI;
4300 CC = ISD::SETNE;
4301 break;
4302 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004303 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004304 Opc = X86ISD::UCOMI;
4305 CC = ISD::SETEQ;
4306 break;
4307 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004308 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004309 Opc = X86ISD::UCOMI;
4310 CC = ISD::SETLT;
4311 break;
4312 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004313 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004314 Opc = X86ISD::UCOMI;
4315 CC = ISD::SETLE;
4316 break;
4317 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004318 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004319 Opc = X86ISD::UCOMI;
4320 CC = ISD::SETGT;
4321 break;
4322 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004323 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004324 Opc = X86ISD::UCOMI;
4325 CC = ISD::SETGE;
4326 break;
4327 case Intrinsic::x86_sse_ucomineq_ss:
4328 case Intrinsic::x86_sse2_ucomineq_sd:
4329 Opc = X86ISD::UCOMI;
4330 CC = ISD::SETNE;
4331 break;
Evan Cheng78038292006-04-05 23:38:46 +00004332 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00004333
Evan Chenga9467aa2006-04-25 20:13:52 +00004334 unsigned X86CC;
Chris Lattner7a627672006-09-13 03:22:10 +00004335 SDOperand LHS = Op.getOperand(1);
4336 SDOperand RHS = Op.getOperand(2);
4337 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004338
4339 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Chris Lattner7a627672006-09-13 03:22:10 +00004340 SDOperand Ops1[] = { DAG.getEntryNode(), LHS, RHS };
Evan Cheng4259a0f2006-09-11 02:19:56 +00004341 SDOperand Cond = DAG.getNode(Opc, VTs, 2, Ops1, 3);
4342 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
4343 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
4344 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
Evan Chenga9467aa2006-04-25 20:13:52 +00004345 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00004346 }
Evan Cheng5c59d492005-12-23 07:31:11 +00004347 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004348}
Evan Cheng6af02632005-12-20 06:22:03 +00004349
Nate Begemaneda59972007-01-29 22:58:52 +00004350SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4351 // Depths > 0 not supported yet!
4352 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4353 return SDOperand();
4354
4355 // Just load the return address
4356 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4357 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4358}
4359
4360SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
4361 // Depths > 0 not supported yet!
4362 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4363 return SDOperand();
4364
4365 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4366 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
4367 DAG.getConstant(4, getPointerTy()));
4368}
4369
Evan Chenga9467aa2006-04-25 20:13:52 +00004370/// LowerOperation - Provide custom lowering hooks for some operations.
4371///
4372SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4373 switch (Op.getOpcode()) {
4374 default: assert(0 && "Should not custom lower this!");
4375 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4376 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4377 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4378 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
4379 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4380 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4381 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
4382 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
4383 case ISD::SHL_PARTS:
4384 case ISD::SRA_PARTS:
4385 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
4386 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
4387 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
4388 case ISD::FABS: return LowerFABS(Op, DAG);
4389 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4363e882007-01-05 07:55:56 +00004390 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004391 case ISD::SETCC: return LowerSETCC(Op, DAG, DAG.getEntryNode());
Evan Chenga9467aa2006-04-25 20:13:52 +00004392 case ISD::SELECT: return LowerSELECT(Op, DAG);
4393 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
4394 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00004395 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004396 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004397 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004398 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
4399 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
4400 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
4401 case ISD::VASTART: return LowerVASTART(Op, DAG);
4402 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemaneda59972007-01-29 22:58:52 +00004403 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
4404 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004405 }
Jim Laskey3796abe2007-02-21 22:54:50 +00004406 return SDOperand();
Evan Chenga9467aa2006-04-25 20:13:52 +00004407}
4408
Evan Cheng6af02632005-12-20 06:22:03 +00004409const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
4410 switch (Opcode) {
4411 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00004412 case X86ISD::SHLD: return "X86ISD::SHLD";
4413 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00004414 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng4363e882007-01-05 07:55:56 +00004415 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng72d5c252006-01-31 22:28:30 +00004416 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng4363e882007-01-05 07:55:56 +00004417 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Cheng6305e502006-01-12 22:54:21 +00004418 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00004419 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00004420 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
4421 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
4422 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00004423 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00004424 case X86ISD::FST: return "X86ISD::FST";
4425 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00004426 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00004427 case X86ISD::CALL: return "X86ISD::CALL";
4428 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
4429 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
4430 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00004431 case X86ISD::COMI: return "X86ISD::COMI";
4432 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00004433 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00004434 case X86ISD::CMOV: return "X86ISD::CMOV";
4435 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00004436 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00004437 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
4438 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00004439 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5987cfb2006-07-07 08:33:52 +00004440 case X86ISD::LOAD_UA: return "X86ISD::LOAD_UA";
Evan Cheng5588de92006-02-18 00:15:05 +00004441 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00004442 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00004443 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00004444 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00004445 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng49683ba2006-11-10 21:43:37 +00004446 case X86ISD::FMAX: return "X86ISD::FMAX";
4447 case X86ISD::FMIN: return "X86ISD::FMIN";
Evan Cheng6af02632005-12-20 06:22:03 +00004448 }
4449}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004450
Evan Cheng02612422006-07-05 22:17:51 +00004451/// isLegalAddressImmediate - Return true if the integer value or
4452/// GlobalValue can be used as the offset of the target addressing mode.
4453bool X86TargetLowering::isLegalAddressImmediate(int64_t V) const {
4454 // X86 allows a sign-extended 32-bit immediate field.
4455 return (V > -(1LL << 32) && V < (1LL << 32)-1);
4456}
4457
4458bool X86TargetLowering::isLegalAddressImmediate(GlobalValue *GV) const {
Evan Cheng7a9238c2006-11-29 23:48:14 +00004459 // In 64-bit mode, GV is 64-bit so it won't fit in the 32-bit displacement
4460 // field unless we are in small code model.
4461 if (Subtarget->is64Bit() &&
4462 getTargetMachine().getCodeModel() != CodeModel::Small)
Evan Cheng02612422006-07-05 22:17:51 +00004463 return false;
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00004464
4465 return (!Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false));
Evan Cheng02612422006-07-05 22:17:51 +00004466}
4467
4468/// isShuffleMaskLegal - Targets can use this to indicate that they only
4469/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4470/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4471/// are assumed to be legal.
4472bool
4473X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
4474 // Only do shuffles on 128-bit vector types for now.
4475 if (MVT::getSizeInBits(VT) == 64) return false;
4476 return (Mask.Val->getNumOperands() <= 4 ||
4477 isSplatMask(Mask.Val) ||
4478 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
4479 X86::isUNPCKLMask(Mask.Val) ||
4480 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
4481 X86::isUNPCKHMask(Mask.Val));
4482}
4483
4484bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
4485 MVT::ValueType EVT,
4486 SelectionDAG &DAG) const {
4487 unsigned NumElts = BVOps.size();
4488 // Only do shuffles on 128-bit vector types for now.
4489 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
4490 if (NumElts == 2) return true;
4491 if (NumElts == 4) {
Chris Lattner35a08552007-02-25 07:10:00 +00004492 return (isMOVLMask(&BVOps[0], 4) ||
4493 isCommutedMOVL(&BVOps[0], 4, true) ||
4494 isSHUFPMask(&BVOps[0], 4) ||
4495 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng02612422006-07-05 22:17:51 +00004496 }
4497 return false;
4498}
4499
4500//===----------------------------------------------------------------------===//
4501// X86 Scheduler Hooks
4502//===----------------------------------------------------------------------===//
4503
4504MachineBasicBlock *
4505X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
4506 MachineBasicBlock *BB) {
Evan Cheng20350c42006-11-27 23:37:22 +00004507 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng02612422006-07-05 22:17:51 +00004508 switch (MI->getOpcode()) {
4509 default: assert(false && "Unexpected instr type to insert");
4510 case X86::CMOV_FR32:
4511 case X86::CMOV_FR64:
4512 case X86::CMOV_V4F32:
4513 case X86::CMOV_V2F64:
4514 case X86::CMOV_V2I64: {
4515 // To "insert" a SELECT_CC instruction, we actually have to insert the
4516 // diamond control-flow pattern. The incoming instruction knows the
4517 // destination vreg to set, the condition code register to branch on, the
4518 // true/false values to select between, and a branch opcode to use.
4519 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4520 ilist<MachineBasicBlock>::iterator It = BB;
4521 ++It;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004522
Evan Cheng02612422006-07-05 22:17:51 +00004523 // thisMBB:
4524 // ...
4525 // TrueVal = ...
4526 // cmpTY ccX, r1, r2
4527 // bCC copy1MBB
4528 // fallthrough --> copy0MBB
4529 MachineBasicBlock *thisMBB = BB;
4530 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
4531 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004532 unsigned Opc =
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004533 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Cheng20350c42006-11-27 23:37:22 +00004534 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng02612422006-07-05 22:17:51 +00004535 MachineFunction *F = BB->getParent();
4536 F->getBasicBlockList().insert(It, copy0MBB);
4537 F->getBasicBlockList().insert(It, sinkMBB);
4538 // Update machine-CFG edges by first adding all successors of the current
4539 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004540 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng02612422006-07-05 22:17:51 +00004541 e = BB->succ_end(); i != e; ++i)
4542 sinkMBB->addSuccessor(*i);
4543 // Next, remove all successors of the current block, and add the true
4544 // and fallthrough blocks as its successors.
4545 while(!BB->succ_empty())
4546 BB->removeSuccessor(BB->succ_begin());
4547 BB->addSuccessor(copy0MBB);
4548 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004549
Evan Cheng02612422006-07-05 22:17:51 +00004550 // copy0MBB:
4551 // %FalseValue = ...
4552 // # fallthrough to sinkMBB
4553 BB = copy0MBB;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004554
Evan Cheng02612422006-07-05 22:17:51 +00004555 // Update machine-CFG edges
4556 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004557
Evan Cheng02612422006-07-05 22:17:51 +00004558 // sinkMBB:
4559 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4560 // ...
4561 BB = sinkMBB;
Evan Cheng20350c42006-11-27 23:37:22 +00004562 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng02612422006-07-05 22:17:51 +00004563 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4564 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4565
4566 delete MI; // The pseudo instruction is gone now.
4567 return BB;
4568 }
4569
4570 case X86::FP_TO_INT16_IN_MEM:
4571 case X86::FP_TO_INT32_IN_MEM:
4572 case X86::FP_TO_INT64_IN_MEM: {
4573 // Change the floating point control register to use "round towards zero"
4574 // mode when truncating to an integer value.
4575 MachineFunction *F = BB->getParent();
4576 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Cheng20350c42006-11-27 23:37:22 +00004577 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004578
4579 // Load the old value of the high byte of the control word...
4580 unsigned OldCW =
4581 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
Evan Cheng20350c42006-11-27 23:37:22 +00004582 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004583
4584 // Set the high part to be round to zero...
Evan Cheng20350c42006-11-27 23:37:22 +00004585 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
4586 .addImm(0xC7F);
Evan Cheng02612422006-07-05 22:17:51 +00004587
4588 // Reload the modified control word now...
Evan Cheng20350c42006-11-27 23:37:22 +00004589 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004590
4591 // Restore the memory image of control word to original value
Evan Cheng20350c42006-11-27 23:37:22 +00004592 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
4593 .addReg(OldCW);
Evan Cheng02612422006-07-05 22:17:51 +00004594
4595 // Get the X86 opcode to use.
4596 unsigned Opc;
4597 switch (MI->getOpcode()) {
4598 default: assert(0 && "illegal opcode!");
4599 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
4600 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
4601 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
4602 }
4603
4604 X86AddressMode AM;
4605 MachineOperand &Op = MI->getOperand(0);
4606 if (Op.isRegister()) {
4607 AM.BaseType = X86AddressMode::RegBase;
4608 AM.Base.Reg = Op.getReg();
4609 } else {
4610 AM.BaseType = X86AddressMode::FrameIndexBase;
4611 AM.Base.FrameIndex = Op.getFrameIndex();
4612 }
4613 Op = MI->getOperand(1);
4614 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004615 AM.Scale = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004616 Op = MI->getOperand(2);
4617 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004618 AM.IndexReg = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004619 Op = MI->getOperand(3);
4620 if (Op.isGlobalAddress()) {
4621 AM.GV = Op.getGlobal();
4622 } else {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004623 AM.Disp = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004624 }
Evan Cheng20350c42006-11-27 23:37:22 +00004625 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
4626 .addReg(MI->getOperand(4).getReg());
Evan Cheng02612422006-07-05 22:17:51 +00004627
4628 // Reload the original control word now.
Evan Cheng20350c42006-11-27 23:37:22 +00004629 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004630
4631 delete MI; // The pseudo instruction is gone now.
4632 return BB;
4633 }
4634 }
4635}
4636
4637//===----------------------------------------------------------------------===//
4638// X86 Optimization Hooks
4639//===----------------------------------------------------------------------===//
4640
Nate Begeman8a77efe2006-02-16 21:11:51 +00004641void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
4642 uint64_t Mask,
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004643 uint64_t &KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +00004644 uint64_t &KnownOne,
4645 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004646 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00004647 assert((Opc >= ISD::BUILTIN_OP_END ||
4648 Opc == ISD::INTRINSIC_WO_CHAIN ||
4649 Opc == ISD::INTRINSIC_W_CHAIN ||
4650 Opc == ISD::INTRINSIC_VOID) &&
4651 "Should use MaskedValueIsZero if you don't know whether Op"
4652 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004653
Evan Cheng6d196db2006-04-05 06:11:20 +00004654 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004655 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00004656 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004657 case X86ISD::SETCC:
Nate Begeman8a77efe2006-02-16 21:11:51 +00004658 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
4659 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004660 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004661}
Chris Lattnerc642aa52006-01-31 19:43:35 +00004662
Evan Cheng5987cfb2006-07-07 08:33:52 +00004663/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4664/// element of the result of the vector shuffle.
4665static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
4666 MVT::ValueType VT = N->getValueType(0);
4667 SDOperand PermMask = N->getOperand(2);
4668 unsigned NumElems = PermMask.getNumOperands();
4669 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
4670 i %= NumElems;
4671 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4672 return (i == 0)
4673 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4674 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
4675 SDOperand Idx = PermMask.getOperand(i);
4676 if (Idx.getOpcode() == ISD::UNDEF)
4677 return DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4678 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
4679 }
4680 return SDOperand();
4681}
4682
4683/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
4684/// node is a GlobalAddress + an offset.
4685static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Chengae1cd752006-11-30 21:55:46 +00004686 unsigned Opc = N->getOpcode();
Evan Cheng62cdc3f2006-12-05 04:01:03 +00004687 if (Opc == X86ISD::Wrapper) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004688 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
4689 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
4690 return true;
4691 }
Evan Chengae1cd752006-11-30 21:55:46 +00004692 } else if (Opc == ISD::ADD) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004693 SDOperand N1 = N->getOperand(0);
4694 SDOperand N2 = N->getOperand(1);
4695 if (isGAPlusOffset(N1.Val, GA, Offset)) {
4696 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
4697 if (V) {
4698 Offset += V->getSignExtended();
4699 return true;
4700 }
4701 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
4702 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
4703 if (V) {
4704 Offset += V->getSignExtended();
4705 return true;
4706 }
4707 }
4708 }
4709 return false;
4710}
4711
4712/// isConsecutiveLoad - Returns true if N is loading from an address of Base
4713/// + Dist * Size.
4714static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
4715 MachineFrameInfo *MFI) {
4716 if (N->getOperand(0).Val != Base->getOperand(0).Val)
4717 return false;
4718
4719 SDOperand Loc = N->getOperand(1);
4720 SDOperand BaseLoc = Base->getOperand(1);
4721 if (Loc.getOpcode() == ISD::FrameIndex) {
4722 if (BaseLoc.getOpcode() != ISD::FrameIndex)
4723 return false;
4724 int FI = dyn_cast<FrameIndexSDNode>(Loc)->getIndex();
4725 int BFI = dyn_cast<FrameIndexSDNode>(BaseLoc)->getIndex();
4726 int FS = MFI->getObjectSize(FI);
4727 int BFS = MFI->getObjectSize(BFI);
4728 if (FS != BFS || FS != Size) return false;
4729 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
4730 } else {
4731 GlobalValue *GV1 = NULL;
4732 GlobalValue *GV2 = NULL;
4733 int64_t Offset1 = 0;
4734 int64_t Offset2 = 0;
4735 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
4736 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
4737 if (isGA1 && isGA2 && GV1 == GV2)
4738 return Offset1 == (Offset2 + Dist*Size);
4739 }
4740
4741 return false;
4742}
4743
Evan Cheng79cf9a52006-07-10 21:37:44 +00004744static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
4745 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004746 GlobalValue *GV;
4747 int64_t Offset;
4748 if (isGAPlusOffset(Base, GV, Offset))
4749 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
4750 else {
4751 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
4752 int BFI = dyn_cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00004753 if (BFI < 0)
4754 // Fixed objects do not specify alignment, however the offsets are known.
4755 return ((Subtarget->getStackAlignment() % 16) == 0 &&
4756 (MFI->getObjectOffset(BFI) % 16) == 0);
4757 else
4758 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00004759 }
4760 return false;
4761}
4762
4763
4764/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
4765/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
4766/// if the load addresses are consecutive, non-overlapping, and in the right
4767/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00004768static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
4769 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004770 MachineFunction &MF = DAG.getMachineFunction();
4771 MachineFrameInfo *MFI = MF.getFrameInfo();
4772 MVT::ValueType VT = N->getValueType(0);
4773 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
4774 SDOperand PermMask = N->getOperand(2);
4775 int NumElems = (int)PermMask.getNumOperands();
4776 SDNode *Base = NULL;
4777 for (int i = 0; i < NumElems; ++i) {
4778 SDOperand Idx = PermMask.getOperand(i);
4779 if (Idx.getOpcode() == ISD::UNDEF) {
4780 if (!Base) return SDOperand();
4781 } else {
4782 SDOperand Arg =
4783 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004784 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng5987cfb2006-07-07 08:33:52 +00004785 return SDOperand();
4786 if (!Base)
4787 Base = Arg.Val;
4788 else if (!isConsecutiveLoad(Arg.Val, Base,
4789 i, MVT::getSizeInBits(EVT)/8,MFI))
4790 return SDOperand();
4791 }
4792 }
4793
Evan Cheng79cf9a52006-07-10 21:37:44 +00004794 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004795 if (isAlign16) {
4796 LoadSDNode *LD = cast<LoadSDNode>(Base);
4797 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
4798 LD->getSrcValueOffset());
4799 } else {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004800 // Just use movups, it's shorter.
Chris Lattnere56fef92007-02-25 06:40:16 +00004801 SDVTList Tys = DAG.getVTList(MVT::v4f32, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00004802 SmallVector<SDOperand, 3> Ops;
4803 Ops.push_back(Base->getOperand(0));
4804 Ops.push_back(Base->getOperand(1));
4805 Ops.push_back(Base->getOperand(2));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004806 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chengbd1c5a82006-08-11 09:08:15 +00004807 DAG.getNode(X86ISD::LOAD_UA, Tys, &Ops[0], Ops.size()));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004808 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00004809}
4810
Chris Lattner9259b1e2006-10-04 06:57:07 +00004811/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
4812static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
4813 const X86Subtarget *Subtarget) {
4814 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004815
Chris Lattner9259b1e2006-10-04 06:57:07 +00004816 // If we have SSE[12] support, try to form min/max nodes.
4817 if (Subtarget->hasSSE2() &&
4818 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
4819 if (Cond.getOpcode() == ISD::SETCC) {
4820 // Get the LHS/RHS of the select.
4821 SDOperand LHS = N->getOperand(1);
4822 SDOperand RHS = N->getOperand(2);
4823 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004824
Evan Cheng49683ba2006-11-10 21:43:37 +00004825 unsigned Opcode = 0;
Chris Lattner9259b1e2006-10-04 06:57:07 +00004826 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004827 switch (CC) {
4828 default: break;
4829 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
4830 case ISD::SETULE:
4831 case ISD::SETLE:
4832 if (!UnsafeFPMath) break;
4833 // FALL THROUGH.
4834 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
4835 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004836 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004837 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004838
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004839 case ISD::SETOGT: // (X > Y) ? X : Y -> max
4840 case ISD::SETUGT:
4841 case ISD::SETGT:
4842 if (!UnsafeFPMath) break;
4843 // FALL THROUGH.
4844 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
4845 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004846 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004847 break;
4848 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004849 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004850 switch (CC) {
4851 default: break;
4852 case ISD::SETOGT: // (X > Y) ? Y : X -> min
4853 case ISD::SETUGT:
4854 case ISD::SETGT:
4855 if (!UnsafeFPMath) break;
4856 // FALL THROUGH.
4857 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
4858 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004859 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004860 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004861
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004862 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
4863 case ISD::SETULE:
4864 case ISD::SETLE:
4865 if (!UnsafeFPMath) break;
4866 // FALL THROUGH.
4867 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
4868 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004869 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004870 break;
4871 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004872 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004873
Evan Cheng49683ba2006-11-10 21:43:37 +00004874 if (Opcode)
4875 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004876 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004877
Chris Lattner9259b1e2006-10-04 06:57:07 +00004878 }
4879
4880 return SDOperand();
4881}
4882
4883
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004884SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng5987cfb2006-07-07 08:33:52 +00004885 DAGCombinerInfo &DCI) const {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004886 SelectionDAG &DAG = DCI.DAG;
4887 switch (N->getOpcode()) {
4888 default: break;
4889 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00004890 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004891 case ISD::SELECT:
4892 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004893 }
4894
4895 return SDOperand();
4896}
4897
Evan Cheng02612422006-07-05 22:17:51 +00004898//===----------------------------------------------------------------------===//
4899// X86 Inline Assembly Support
4900//===----------------------------------------------------------------------===//
4901
Chris Lattner298ef372006-07-11 02:54:03 +00004902/// getConstraintType - Given a constraint letter, return the type of
4903/// constraint it is for this target.
4904X86TargetLowering::ConstraintType
4905X86TargetLowering::getConstraintType(char ConstraintLetter) const {
4906 switch (ConstraintLetter) {
Chris Lattnerc8db1072006-07-12 16:59:49 +00004907 case 'A':
4908 case 'r':
4909 case 'R':
4910 case 'l':
4911 case 'q':
4912 case 'Q':
4913 case 'x':
4914 case 'Y':
4915 return C_RegisterClass;
Chris Lattner298ef372006-07-11 02:54:03 +00004916 default: return TargetLowering::getConstraintType(ConstraintLetter);
4917 }
4918}
4919
Chris Lattner44daa502006-10-31 20:13:11 +00004920/// isOperandValidForConstraint - Return the specified operand (possibly
4921/// modified) if the specified SDOperand is valid for the specified target
4922/// constraint letter, otherwise return null.
4923SDOperand X86TargetLowering::
4924isOperandValidForConstraint(SDOperand Op, char Constraint, SelectionDAG &DAG) {
4925 switch (Constraint) {
4926 default: break;
4927 case 'i':
4928 // Literal immediates are always ok.
4929 if (isa<ConstantSDNode>(Op)) return Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004930
Chris Lattner44daa502006-10-31 20:13:11 +00004931 // If we are in non-pic codegen mode, we allow the address of a global to
4932 // be used with 'i'.
4933 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op)) {
4934 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
4935 return SDOperand(0, 0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004936
Chris Lattner44daa502006-10-31 20:13:11 +00004937 if (GA->getOpcode() != ISD::TargetGlobalAddress)
4938 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
4939 GA->getOffset());
4940 return Op;
4941 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004942
Chris Lattner44daa502006-10-31 20:13:11 +00004943 // Otherwise, not valid for this mode.
4944 return SDOperand(0, 0);
4945 }
4946 return TargetLowering::isOperandValidForConstraint(Op, Constraint, DAG);
4947}
4948
4949
Chris Lattnerc642aa52006-01-31 19:43:35 +00004950std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00004951getRegClassForInlineAsmConstraint(const std::string &Constraint,
4952 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00004953 if (Constraint.size() == 1) {
4954 // FIXME: not handling fp-stack yet!
4955 // FIXME: not handling MMX registers yet ('y' constraint).
4956 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00004957 default: break; // Unknown constraint letter
4958 case 'A': // EAX/EDX
4959 if (VT == MVT::i32 || VT == MVT::i64)
4960 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
4961 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004962 case 'r': // GENERAL_REGS
4963 case 'R': // LEGACY_REGS
Chris Lattnerd139ddd2006-12-04 22:38:21 +00004964 if (VT == MVT::i64 && Subtarget->is64Bit())
4965 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
4966 X86::RSI, X86::RDI, X86::RBP, X86::RSP,
4967 X86::R8, X86::R9, X86::R10, X86::R11,
4968 X86::R12, X86::R13, X86::R14, X86::R15, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004969 if (VT == MVT::i32)
4970 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
4971 X86::ESI, X86::EDI, X86::EBP, X86::ESP, 0);
4972 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004973 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004974 X86::SI, X86::DI, X86::BP, X86::SP, 0);
4975 else if (VT == MVT::i8)
Chris Lattnera16201c2006-12-05 17:29:40 +00004976 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004977 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004978 case 'l': // INDEX_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004979 if (VT == MVT::i32)
4980 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
4981 X86::ESI, X86::EDI, X86::EBP, 0);
4982 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004983 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004984 X86::SI, X86::DI, X86::BP, 0);
4985 else if (VT == MVT::i8)
4986 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
4987 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004988 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
4989 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004990 if (VT == MVT::i32)
4991 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
4992 else if (VT == MVT::i16)
4993 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
4994 else if (VT == MVT::i8)
4995 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
4996 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004997 case 'x': // SSE_REGS if SSE1 allowed
4998 if (Subtarget->hasSSE1())
4999 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5000 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5001 0);
5002 return std::vector<unsigned>();
5003 case 'Y': // SSE_REGS if SSE2 allowed
5004 if (Subtarget->hasSSE2())
5005 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5006 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5007 0);
5008 return std::vector<unsigned>();
5009 }
5010 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005011
Chris Lattner7ad77df2006-02-22 00:56:39 +00005012 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00005013}
Chris Lattner524129d2006-07-31 23:26:50 +00005014
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005015std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +00005016X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
5017 MVT::ValueType VT) const {
5018 // Use the default implementation in TargetLowering to convert the register
5019 // constraint into a member of a register class.
5020 std::pair<unsigned, const TargetRegisterClass*> Res;
5021 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerf6a69662006-10-31 19:42:44 +00005022
5023 // Not found as a standard register?
5024 if (Res.second == 0) {
5025 // GCC calls "st(0)" just plain "st".
5026 if (StringsEqualNoCase("{st}", Constraint)) {
5027 Res.first = X86::ST0;
5028 Res.second = X86::RSTRegisterClass;
5029 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005030
Chris Lattnerf6a69662006-10-31 19:42:44 +00005031 return Res;
5032 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005033
Chris Lattner524129d2006-07-31 23:26:50 +00005034 // Otherwise, check to see if this is a register class of the wrong value
5035 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
5036 // turn into {ax},{dx}.
5037 if (Res.second->hasType(VT))
5038 return Res; // Correct type already, nothing to do.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005039
Chris Lattner524129d2006-07-31 23:26:50 +00005040 // All of the single-register GCC register classes map their values onto
5041 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
5042 // really want an 8-bit or 32-bit register, map to the appropriate register
5043 // class and return the appropriate register.
5044 if (Res.second != X86::GR16RegisterClass)
5045 return Res;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005046
Chris Lattner524129d2006-07-31 23:26:50 +00005047 if (VT == MVT::i8) {
5048 unsigned DestReg = 0;
5049 switch (Res.first) {
5050 default: break;
5051 case X86::AX: DestReg = X86::AL; break;
5052 case X86::DX: DestReg = X86::DL; break;
5053 case X86::CX: DestReg = X86::CL; break;
5054 case X86::BX: DestReg = X86::BL; break;
5055 }
5056 if (DestReg) {
5057 Res.first = DestReg;
5058 Res.second = Res.second = X86::GR8RegisterClass;
5059 }
5060 } else if (VT == MVT::i32) {
5061 unsigned DestReg = 0;
5062 switch (Res.first) {
5063 default: break;
5064 case X86::AX: DestReg = X86::EAX; break;
5065 case X86::DX: DestReg = X86::EDX; break;
5066 case X86::CX: DestReg = X86::ECX; break;
5067 case X86::BX: DestReg = X86::EBX; break;
5068 case X86::SI: DestReg = X86::ESI; break;
5069 case X86::DI: DestReg = X86::EDI; break;
5070 case X86::BP: DestReg = X86::EBP; break;
5071 case X86::SP: DestReg = X86::ESP; break;
5072 }
5073 if (DestReg) {
5074 Res.first = DestReg;
5075 Res.second = Res.second = X86::GR32RegisterClass;
5076 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00005077 } else if (VT == MVT::i64) {
5078 unsigned DestReg = 0;
5079 switch (Res.first) {
5080 default: break;
5081 case X86::AX: DestReg = X86::RAX; break;
5082 case X86::DX: DestReg = X86::RDX; break;
5083 case X86::CX: DestReg = X86::RCX; break;
5084 case X86::BX: DestReg = X86::RBX; break;
5085 case X86::SI: DestReg = X86::RSI; break;
5086 case X86::DI: DestReg = X86::RDI; break;
5087 case X86::BP: DestReg = X86::RBP; break;
5088 case X86::SP: DestReg = X86::RSP; break;
5089 }
5090 if (DestReg) {
5091 Res.first = DestReg;
5092 Res.second = Res.second = X86::GR64RegisterClass;
5093 }
Chris Lattner524129d2006-07-31 23:26:50 +00005094 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005095
Chris Lattner524129d2006-07-31 23:26:50 +00005096 return Res;
5097}