blob: efcb0c81e1caf29c1c027303119043b5eaddff3a [file] [log] [blame]
Sean Callanan04cc3072009-12-19 02:59:52 +00001//===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the implementation of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
13// X86DisasemblerEmitter.h.
14//
15//===----------------------------------------------------------------------===//
16
Sean Callanan04cc3072009-12-19 02:59:52 +000017#include "X86RecognizableInstr.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000018#include "X86DisassemblerShared.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000019#include "X86ModRMFilters.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000020#include "llvm/Support/ErrorHandling.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000021#include <string>
22
23using namespace llvm;
24
Sean Callanandde9c122010-02-12 23:39:46 +000025#define MRM_MAPPING \
Craig Topper0d1fd552014-02-19 05:34:21 +000026 MAP(C0, 32) \
Sean Callanandde9c122010-02-12 23:39:46 +000027 MAP(C1, 33) \
Chris Lattner140caa72010-02-13 00:41:14 +000028 MAP(C2, 34) \
29 MAP(C3, 35) \
30 MAP(C4, 36) \
Craig Toppera3776de2015-02-15 04:16:44 +000031 MAP(C5, 37) \
32 MAP(C6, 38) \
33 MAP(C7, 39) \
34 MAP(C8, 40) \
35 MAP(C9, 41) \
36 MAP(CA, 42) \
37 MAP(CB, 43) \
38 MAP(CC, 44) \
39 MAP(CD, 45) \
40 MAP(CE, 46) \
41 MAP(CF, 47) \
42 MAP(D0, 48) \
43 MAP(D1, 49) \
44 MAP(D2, 50) \
45 MAP(D3, 51) \
46 MAP(D4, 52) \
47 MAP(D5, 53) \
48 MAP(D6, 54) \
49 MAP(D7, 55) \
50 MAP(D8, 56) \
51 MAP(D9, 57) \
52 MAP(DA, 58) \
53 MAP(DB, 59) \
54 MAP(DC, 60) \
55 MAP(DD, 61) \
56 MAP(DE, 62) \
57 MAP(DF, 63) \
58 MAP(E0, 64) \
59 MAP(E1, 65) \
60 MAP(E2, 66) \
61 MAP(E3, 67) \
62 MAP(E4, 68) \
63 MAP(E5, 69) \
64 MAP(E6, 70) \
65 MAP(E7, 71) \
66 MAP(E8, 72) \
67 MAP(E9, 73) \
68 MAP(EA, 74) \
69 MAP(EB, 75) \
70 MAP(EC, 76) \
71 MAP(ED, 77) \
72 MAP(EE, 78) \
73 MAP(EF, 79) \
74 MAP(F0, 80) \
75 MAP(F1, 81) \
76 MAP(F2, 82) \
77 MAP(F3, 83) \
78 MAP(F4, 84) \
79 MAP(F5, 85) \
80 MAP(F6, 86) \
81 MAP(F7, 87) \
82 MAP(F8, 88) \
83 MAP(F9, 89) \
84 MAP(FA, 90) \
85 MAP(FB, 91) \
86 MAP(FC, 92) \
87 MAP(FD, 93) \
88 MAP(FE, 94) \
89 MAP(FF, 95)
Sean Callanandde9c122010-02-12 23:39:46 +000090
Sean Callanan04cc3072009-12-19 02:59:52 +000091// A clone of X86 since we can't depend on something that is generated.
92namespace X86Local {
93 enum {
94 Pseudo = 0,
95 RawFrm = 1,
96 AddRegFrm = 2,
97 MRMDestReg = 3,
98 MRMDestMem = 4,
99 MRMSrcReg = 5,
100 MRMSrcMem = 6,
Craig Topper35da3d12014-01-16 07:36:58 +0000101 RawFrmMemOffs = 7,
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000102 RawFrmSrc = 8,
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000103 RawFrmDst = 9,
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000104 RawFrmDstSrc = 10,
Craig Topper2fb696b2014-02-19 06:59:13 +0000105 RawFrmImm8 = 11,
106 RawFrmImm16 = 12,
Craig Toppera0869dc2014-02-10 06:55:41 +0000107 MRMXr = 14, MRMXm = 15,
Craig Topperac172e22012-07-30 04:48:12 +0000108 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19,
Sean Callanan04cc3072009-12-19 02:59:52 +0000109 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23,
110 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27,
111 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31,
Sean Callanandde9c122010-02-12 23:39:46 +0000112#define MAP(from, to) MRM_##from = to,
113 MRM_MAPPING
114#undef MAP
115 lastMRM
Sean Callanan04cc3072009-12-19 02:59:52 +0000116 };
Craig Topperac172e22012-07-30 04:48:12 +0000117
Sean Callanan04cc3072009-12-19 02:59:52 +0000118 enum {
Craig Topper56f0ed812014-02-19 08:25:02 +0000119 OB = 0, TB = 1, T8 = 2, TA = 3, XOP8 = 4, XOP9 = 5, XOPA = 6
Craig Topper10243c82014-01-31 08:47:06 +0000120 };
121
122 enum {
Craig Topper5ccb6172014-02-18 00:21:49 +0000123 PS = 1, PD = 2, XS = 3, XD = 4
Sean Callanan04cc3072009-12-19 02:59:52 +0000124 };
Craig Topperd402df32014-02-02 07:08:01 +0000125
126 enum {
127 VEX = 1, XOP = 2, EVEX = 3
128 };
Craig Topperfa6298a2014-02-02 09:25:09 +0000129
130 enum {
131 OpSize16 = 1, OpSize32 = 2
132 };
Craig Topperb86338f2014-12-24 06:05:22 +0000133
134 enum {
135 AdSize16 = 1, AdSize32 = 2, AdSize64 = 3
136 };
Sean Callanan04cc3072009-12-19 02:59:52 +0000137}
Sean Callanandde9c122010-02-12 23:39:46 +0000138
Sean Callanan04cc3072009-12-19 02:59:52 +0000139using namespace X86Disassembler;
140
Sean Callanan04cc3072009-12-19 02:59:52 +0000141/// isRegFormat - Indicates whether a particular form requires the Mod field of
142/// the ModR/M byte to be 0b11.
143///
144/// @param form - The form of the instruction.
145/// @return - true if the form implies that Mod must be 0b11, false
146/// otherwise.
147static bool isRegFormat(uint8_t form) {
Craig Topper10243c82014-01-31 08:47:06 +0000148 return (form == X86Local::MRMDestReg ||
149 form == X86Local::MRMSrcReg ||
Craig Toppera0869dc2014-02-10 06:55:41 +0000150 form == X86Local::MRMXr ||
Craig Topper10243c82014-01-31 08:47:06 +0000151 (form >= X86Local::MRM0r && form <= X86Local::MRM7r));
Sean Callanan04cc3072009-12-19 02:59:52 +0000152}
153
154/// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
155/// Useful for switch statements and the like.
156///
157/// @param init - A reference to the BitsInit to be decoded.
158/// @return - The field, with the first bit in the BitsInit as the lowest
159/// order bit.
David Greeneaf8ee2c2011-07-29 22:43:06 +0000160static uint8_t byteFromBitsInit(BitsInit &init) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000161 int width = init.getNumBits();
162
163 assert(width <= 8 && "Field is too large for uint8_t!");
164
165 int index;
166 uint8_t mask = 0x01;
167
168 uint8_t ret = 0;
169
170 for (index = 0; index < width; index++) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000171 if (static_cast<BitInit*>(init.getBit(index))->getValue())
Sean Callanan04cc3072009-12-19 02:59:52 +0000172 ret |= mask;
173
174 mask <<= 1;
175 }
176
177 return ret;
178}
179
180/// byteFromRec - Extract a value at most 8 bits in with from a Record given the
181/// name of the field.
182///
183/// @param rec - The record from which to extract the value.
184/// @param name - The name of the field in the record.
185/// @return - The field, as translated by byteFromBitsInit().
186static uint8_t byteFromRec(const Record* rec, const std::string &name) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000187 BitsInit* bits = rec->getValueAsBitsInit(name);
Sean Callanan04cc3072009-12-19 02:59:52 +0000188 return byteFromBitsInit(*bits);
189}
190
191RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
192 const CodeGenInstruction &insn,
193 InstrUID uid) {
194 UID = uid;
195
196 Rec = insn.TheDef;
197 Name = Rec->getName();
198 Spec = &tables.specForUID(UID);
Craig Topperac172e22012-07-30 04:48:12 +0000199
Sean Callanan04cc3072009-12-19 02:59:52 +0000200 if (!Rec->isSubClassOf("X86Inst")) {
201 ShouldBeEmitted = false;
202 return;
203 }
Craig Topperac172e22012-07-30 04:48:12 +0000204
Craig Toppere413b622014-02-26 06:01:21 +0000205 OpPrefix = byteFromRec(Rec, "OpPrefixBits");
206 OpMap = byteFromRec(Rec, "OpMapBits");
Sean Callanan04cc3072009-12-19 02:59:52 +0000207 Opcode = byteFromRec(Rec, "Opcode");
208 Form = byteFromRec(Rec, "FormBits");
Craig Toppere413b622014-02-26 06:01:21 +0000209 Encoding = byteFromRec(Rec, "OpEncBits");
Craig Topperac172e22012-07-30 04:48:12 +0000210
Craig Toppere413b622014-02-26 06:01:21 +0000211 OpSize = byteFromRec(Rec, "OpSizeBits");
Craig Topperb86338f2014-12-24 06:05:22 +0000212 AdSize = byteFromRec(Rec, "AdSizeBits");
Sean Callanan04cc3072009-12-19 02:59:52 +0000213 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
Craig Topperd402df32014-02-02 07:08:01 +0000214 HasVEX_4V = Rec->getValueAsBit("hasVEX_4V");
215 HasVEX_4VOp3 = Rec->getValueAsBit("hasVEX_4VOp3");
Sean Callananc3fd5232011-03-15 01:23:15 +0000216 HasVEX_WPrefix = Rec->getValueAsBit("hasVEX_WPrefix");
Craig Topper03a0bed2011-12-30 05:20:36 +0000217 HasMemOp4Prefix = Rec->getValueAsBit("hasMemOp4Prefix");
Craig Topperf18c8962011-10-04 06:30:42 +0000218 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000219 HasEVEX_L2Prefix = Rec->getValueAsBit("hasEVEX_L2");
220 HasEVEX_K = Rec->getValueAsBit("hasEVEX_K");
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000221 HasEVEX_KZ = Rec->getValueAsBit("hasEVEX_Z");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000222 HasEVEX_B = Rec->getValueAsBit("hasEVEX_B");
Sean Callanan04cc3072009-12-19 02:59:52 +0000223 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
Craig Topper3484fc22014-01-05 04:17:28 +0000224 ForceDisassemble = Rec->getValueAsBit("ForceDisassemble");
Adam Nemet5933c2f2014-07-17 17:04:56 +0000225 CD8_Scale = byteFromRec(Rec, "CD8_Scale");
Craig Topperac172e22012-07-30 04:48:12 +0000226
Sean Callanan04cc3072009-12-19 02:59:52 +0000227 Name = Rec->getName();
228 AsmString = Rec->getValueAsString("AsmString");
Craig Topperac172e22012-07-30 04:48:12 +0000229
Chris Lattnerd8adec72010-11-01 04:03:32 +0000230 Operands = &insn.Operands.OperandList;
Craig Topperac172e22012-07-30 04:48:12 +0000231
Craig Topper3f23c1a2012-09-19 06:37:45 +0000232 HasVEX_LPrefix = Rec->getValueAsBit("hasVEX_L");
Craig Topper25ea4e52011-10-16 03:51:13 +0000233
Eli Friedman03180362011-07-16 02:41:28 +0000234 // Check for 64-bit inst which does not require REX
Craig Topper526adab2011-09-23 06:57:25 +0000235 Is32Bit = false;
Eli Friedman03180362011-07-16 02:41:28 +0000236 Is64Bit = false;
237 // FIXME: Is there some better way to check for In64BitMode?
238 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
239 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000240 if (Predicates[i]->getName().find("Not64Bit") != Name.npos ||
241 Predicates[i]->getName().find("In32Bit") != Name.npos) {
Craig Topper526adab2011-09-23 06:57:25 +0000242 Is32Bit = true;
243 break;
244 }
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000245 if (Predicates[i]->getName().find("In64Bit") != Name.npos) {
Eli Friedman03180362011-07-16 02:41:28 +0000246 Is64Bit = true;
247 break;
248 }
249 }
Eli Friedman03180362011-07-16 02:41:28 +0000250
Craig Topper69e245c2014-02-13 07:07:16 +0000251 if (Form == X86Local::Pseudo || (IsCodeGenOnly && !ForceDisassemble)) {
252 ShouldBeEmitted = false;
253 return;
254 }
255
256 // Special case since there is no attribute class for 64-bit and VEX
257 if (Name == "VMASKMOVDQU64") {
258 ShouldBeEmitted = false;
259 return;
260 }
261
Sean Callanan04cc3072009-12-19 02:59:52 +0000262 ShouldBeEmitted = true;
263}
Craig Topperac172e22012-07-30 04:48:12 +0000264
Sean Callanan04cc3072009-12-19 02:59:52 +0000265void RecognizableInstr::processInstr(DisassemblerTables &tables,
Craig Topperf7755df2012-07-12 06:52:41 +0000266 const CodeGenInstruction &insn,
267 InstrUID uid)
Sean Callanan04cc3072009-12-19 02:59:52 +0000268{
Daniel Dunbar5661c0c2010-05-20 20:20:32 +0000269 // Ignore "asm parser only" instructions.
270 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
271 return;
Craig Topperac172e22012-07-30 04:48:12 +0000272
Sean Callanan04cc3072009-12-19 02:59:52 +0000273 RecognizableInstr recogInstr(tables, insn, uid);
Craig Topperac172e22012-07-30 04:48:12 +0000274
Craig Topper69e245c2014-02-13 07:07:16 +0000275 if (recogInstr.shouldBeEmitted()) {
276 recogInstr.emitInstructionSpecifier();
Sean Callanan04cc3072009-12-19 02:59:52 +0000277 recogInstr.emitDecodePath(tables);
Craig Topper69e245c2014-02-13 07:07:16 +0000278 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000279}
280
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000281#define EVEX_KB(n) (HasEVEX_KZ && HasEVEX_B ? n##_KZ_B : \
282 (HasEVEX_K && HasEVEX_B ? n##_K_B : \
283 (HasEVEX_KZ ? n##_KZ : \
284 (HasEVEX_K? n##_K : (HasEVEX_B ? n##_B : n)))))
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000285
Sean Callanan04cc3072009-12-19 02:59:52 +0000286InstructionContext RecognizableInstr::insnContext() const {
287 InstructionContext insnContext;
288
Craig Topperd402df32014-02-02 07:08:01 +0000289 if (Encoding == X86Local::EVEX) {
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000290 if (HasVEX_LPrefix && HasEVEX_L2Prefix) {
Craig Topper9469e902013-07-28 21:28:02 +0000291 errs() << "Don't support VEX.L if EVEX_L2 is enabled: " << Name << "\n";
292 llvm_unreachable("Don't support VEX.L if EVEX_L2 is enabled");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000293 }
294 // VEX_L & VEX_W
295 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topper8e92e852014-02-02 07:46:05 +0000296 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000297 insnContext = EVEX_KB(IC_EVEX_L_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000298 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000299 insnContext = EVEX_KB(IC_EVEX_L_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000300 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000301 insnContext = EVEX_KB(IC_EVEX_L_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000302 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000303 insnContext = EVEX_KB(IC_EVEX_L_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000304 else {
305 errs() << "Instruction does not use a prefix: " << Name << "\n";
306 llvm_unreachable("Invalid prefix");
307 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000308 } else if (HasVEX_LPrefix) {
309 // VEX_L
Craig Topper8e92e852014-02-02 07:46:05 +0000310 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000311 insnContext = EVEX_KB(IC_EVEX_L_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000312 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000313 insnContext = EVEX_KB(IC_EVEX_L_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000314 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000315 insnContext = EVEX_KB(IC_EVEX_L_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000316 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000317 insnContext = EVEX_KB(IC_EVEX_L);
Craig Topper5ccb6172014-02-18 00:21:49 +0000318 else {
319 errs() << "Instruction does not use a prefix: " << Name << "\n";
320 llvm_unreachable("Invalid prefix");
321 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000322 }
323 else if (HasEVEX_L2Prefix && HasVEX_WPrefix) {
324 // EVEX_L2 & VEX_W
Craig Topper8e92e852014-02-02 07:46:05 +0000325 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000326 insnContext = EVEX_KB(IC_EVEX_L2_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000327 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000328 insnContext = EVEX_KB(IC_EVEX_L2_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000329 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000330 insnContext = EVEX_KB(IC_EVEX_L2_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000331 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000332 insnContext = EVEX_KB(IC_EVEX_L2_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000333 else {
334 errs() << "Instruction does not use a prefix: " << Name << "\n";
335 llvm_unreachable("Invalid prefix");
336 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000337 } else if (HasEVEX_L2Prefix) {
338 // EVEX_L2
Craig Topper8e92e852014-02-02 07:46:05 +0000339 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000340 insnContext = EVEX_KB(IC_EVEX_L2_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000341 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000342 insnContext = EVEX_KB(IC_EVEX_L2_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000343 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000344 insnContext = EVEX_KB(IC_EVEX_L2_XS);
Craig Topper5ccb6172014-02-18 00:21:49 +0000345 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000346 insnContext = EVEX_KB(IC_EVEX_L2);
Craig Topper5ccb6172014-02-18 00:21:49 +0000347 else {
348 errs() << "Instruction does not use a prefix: " << Name << "\n";
349 llvm_unreachable("Invalid prefix");
350 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000351 }
352 else if (HasVEX_WPrefix) {
353 // VEX_W
Craig Topper8e92e852014-02-02 07:46:05 +0000354 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000355 insnContext = EVEX_KB(IC_EVEX_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000356 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000357 insnContext = EVEX_KB(IC_EVEX_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000358 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000359 insnContext = EVEX_KB(IC_EVEX_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000360 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000361 insnContext = EVEX_KB(IC_EVEX_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000362 else {
363 errs() << "Instruction does not use a prefix: " << Name << "\n";
364 llvm_unreachable("Invalid prefix");
365 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000366 }
367 // No L, no W
Craig Topper8e92e852014-02-02 07:46:05 +0000368 else if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000369 insnContext = EVEX_KB(IC_EVEX_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000370 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000371 insnContext = EVEX_KB(IC_EVEX_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000372 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000373 insnContext = EVEX_KB(IC_EVEX_XS);
374 else
375 insnContext = EVEX_KB(IC_EVEX);
376 /// eof EVEX
Craig Topperd402df32014-02-02 07:08:01 +0000377 } else if (Encoding == X86Local::VEX || Encoding == X86Local::XOP) {
Craig Topperf01f1b52011-11-06 23:04:08 +0000378 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topper8e92e852014-02-02 07:46:05 +0000379 if (OpPrefix == X86Local::PD)
Craig Topperf01f1b52011-11-06 23:04:08 +0000380 insnContext = IC_VEX_L_W_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000381 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000382 insnContext = IC_VEX_L_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000383 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000384 insnContext = IC_VEX_L_W_XD;
Craig Topper5ccb6172014-02-18 00:21:49 +0000385 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000386 insnContext = IC_VEX_L_W;
Craig Topper5ccb6172014-02-18 00:21:49 +0000387 else {
388 errs() << "Instruction does not use a prefix: " << Name << "\n";
389 llvm_unreachable("Invalid prefix");
390 }
Craig Topper8e92e852014-02-02 07:46:05 +0000391 } else if (OpPrefix == X86Local::PD && HasVEX_LPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000392 insnContext = IC_VEX_L_OPSIZE;
Craig Topper8e92e852014-02-02 07:46:05 +0000393 else if (OpPrefix == X86Local::PD && HasVEX_WPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000394 insnContext = IC_VEX_W_OPSIZE;
Craig Topper8e92e852014-02-02 07:46:05 +0000395 else if (OpPrefix == X86Local::PD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000396 insnContext = IC_VEX_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000397 else if (HasVEX_LPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000398 insnContext = IC_VEX_L_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000399 else if (HasVEX_LPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000400 insnContext = IC_VEX_L_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000401 else if (HasVEX_WPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000402 insnContext = IC_VEX_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000403 else if (HasVEX_WPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000404 insnContext = IC_VEX_W_XD;
Craig Topper5ccb6172014-02-18 00:21:49 +0000405 else if (HasVEX_WPrefix && OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000406 insnContext = IC_VEX_W;
Craig Topper5ccb6172014-02-18 00:21:49 +0000407 else if (HasVEX_LPrefix && OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000408 insnContext = IC_VEX_L;
Craig Topper10243c82014-01-31 08:47:06 +0000409 else if (OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000410 insnContext = IC_VEX_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000411 else if (OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000412 insnContext = IC_VEX_XS;
Craig Topper5ccb6172014-02-18 00:21:49 +0000413 else if (OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000414 insnContext = IC_VEX;
Craig Topper5ccb6172014-02-18 00:21:49 +0000415 else {
416 errs() << "Instruction does not use a prefix: " << Name << "\n";
417 llvm_unreachable("Invalid prefix");
418 }
Craig Topper055845f2015-01-02 07:02:25 +0000419 } else if (Is64Bit || HasREX_WPrefix || AdSize == X86Local::AdSize64) {
Craig Topperfa6298a2014-02-02 09:25:09 +0000420 if (HasREX_WPrefix && (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD))
Sean Callanan04cc3072009-12-19 02:59:52 +0000421 insnContext = IC_64BIT_REXW_OPSIZE;
Craig Topperae8e1b32015-01-03 00:00:20 +0000422 else if (HasREX_WPrefix && AdSize == X86Local::AdSize32)
423 insnContext = IC_64BIT_REXW_ADSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000424 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000425 insnContext = IC_64BIT_XD_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000426 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000427 insnContext = IC_64BIT_XS_OPSIZE;
Craig Topper99bcab72014-12-31 07:07:31 +0000428 else if (OpSize == X86Local::OpSize16 && AdSize == X86Local::AdSize32)
429 insnContext = IC_64BIT_OPSIZE_ADSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000430 else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000431 insnContext = IC_64BIT_OPSIZE;
Craig Topperb86338f2014-12-24 06:05:22 +0000432 else if (AdSize == X86Local::AdSize32)
Craig Topper6491c802012-02-27 01:54:29 +0000433 insnContext = IC_64BIT_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000434 else if (HasREX_WPrefix && OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000435 insnContext = IC_64BIT_REXW_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000436 else if (HasREX_WPrefix && OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000437 insnContext = IC_64BIT_REXW_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000438 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000439 insnContext = IC_64BIT_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000440 else if (OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000441 insnContext = IC_64BIT_XS;
442 else if (HasREX_WPrefix)
443 insnContext = IC_64BIT_REXW;
444 else
445 insnContext = IC_64BIT;
446 } else {
Craig Topperfa6298a2014-02-02 09:25:09 +0000447 if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000448 insnContext = IC_XD_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000449 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000450 insnContext = IC_XS_OPSIZE;
Craig Topper99bcab72014-12-31 07:07:31 +0000451 else if (OpSize == X86Local::OpSize16 && AdSize == X86Local::AdSize16)
452 insnContext = IC_OPSIZE_ADSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000453 else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000454 insnContext = IC_OPSIZE;
Craig Topperb86338f2014-12-24 06:05:22 +0000455 else if (AdSize == X86Local::AdSize16)
Craig Topper6491c802012-02-27 01:54:29 +0000456 insnContext = IC_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000457 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000458 insnContext = IC_XD;
Craig Toppere2347df2014-02-20 07:59:43 +0000459 else if (OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000460 insnContext = IC_XS;
461 else
462 insnContext = IC;
463 }
464
465 return insnContext;
466}
Craig Topperac172e22012-07-30 04:48:12 +0000467
Adam Nemet5933c2f2014-07-17 17:04:56 +0000468void RecognizableInstr::adjustOperandEncoding(OperandEncoding &encoding) {
469 // The scaling factor for AVX512 compressed displacement encoding is an
470 // instruction attribute. Adjust the ModRM encoding type to include the
471 // scale for compressed displacement.
472 if (encoding != ENCODING_RM || CD8_Scale == 0)
473 return;
474 encoding = (OperandEncoding)(encoding + Log2_32(CD8_Scale));
475 assert(encoding <= ENCODING_RM_CD64 && "Invalid CDisp scaling");
476}
477
Craig Topperf7755df2012-07-12 06:52:41 +0000478void RecognizableInstr::handleOperand(bool optional, unsigned &operandIndex,
479 unsigned &physicalOperandIndex,
480 unsigned &numPhysicalOperands,
481 const unsigned *operandMapping,
482 OperandEncoding (*encodingFromString)
483 (const std::string&,
Craig Topperfa6298a2014-02-02 09:25:09 +0000484 uint8_t OpSize)) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000485 if (optional) {
486 if (physicalOperandIndex >= numPhysicalOperands)
487 return;
488 } else {
489 assert(physicalOperandIndex < numPhysicalOperands);
490 }
Craig Topperac172e22012-07-30 04:48:12 +0000491
Sean Callanan04cc3072009-12-19 02:59:52 +0000492 while (operandMapping[operandIndex] != operandIndex) {
493 Spec->operands[operandIndex].encoding = ENCODING_DUP;
494 Spec->operands[operandIndex].type =
495 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
496 ++operandIndex;
497 }
Craig Topperac172e22012-07-30 04:48:12 +0000498
Sean Callanan04cc3072009-12-19 02:59:52 +0000499 const std::string &typeName = (*Operands)[operandIndex].Rec->getName();
Sean Callananc3fd5232011-03-15 01:23:15 +0000500
Adam Nemet5933c2f2014-07-17 17:04:56 +0000501 OperandEncoding encoding = encodingFromString(typeName, OpSize);
502 // Adjust the encoding type for an operand based on the instruction.
503 adjustOperandEncoding(encoding);
504 Spec->operands[operandIndex].encoding = encoding;
Craig Topperac172e22012-07-30 04:48:12 +0000505 Spec->operands[operandIndex].type = typeFromString(typeName,
Craig Topperfa6298a2014-02-02 09:25:09 +0000506 HasREX_WPrefix, OpSize);
Craig Topperac172e22012-07-30 04:48:12 +0000507
Sean Callanan04cc3072009-12-19 02:59:52 +0000508 ++operandIndex;
509 ++physicalOperandIndex;
510}
511
Craig Topper83b7e242014-01-02 03:58:45 +0000512void RecognizableInstr::emitInstructionSpecifier() {
Sean Callanan04cc3072009-12-19 02:59:52 +0000513 Spec->name = Name;
Craig Topperac172e22012-07-30 04:48:12 +0000514
Sean Callanan04cc3072009-12-19 02:59:52 +0000515 Spec->insnContext = insnContext();
Craig Topperac172e22012-07-30 04:48:12 +0000516
Chris Lattnerd8adec72010-11-01 04:03:32 +0000517 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
Craig Topperac172e22012-07-30 04:48:12 +0000518
Sean Callanan04cc3072009-12-19 02:59:52 +0000519 unsigned numOperands = OperandList.size();
520 unsigned numPhysicalOperands = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000521
Sean Callanan04cc3072009-12-19 02:59:52 +0000522 // operandMapping maps from operands in OperandList to their originals.
523 // If operandMapping[i] != i, then the entry is a duplicate.
524 unsigned operandMapping[X86_MAX_OPERANDS];
Craig Topper2ba766a2011-12-30 06:23:39 +0000525 assert(numOperands <= X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
Craig Topperac172e22012-07-30 04:48:12 +0000526
Craig Topperf7755df2012-07-12 06:52:41 +0000527 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
Alexander Kornienko8c0809c2015-01-15 11:41:30 +0000528 if (!OperandList[operandIndex].Constraints.empty()) {
Chris Lattnerd8adec72010-11-01 04:03:32 +0000529 const CGIOperandList::ConstraintInfo &Constraint =
Chris Lattnera9dfb1b2010-02-10 01:45:28 +0000530 OperandList[operandIndex].Constraints[0];
531 if (Constraint.isTied()) {
Craig Topperf7755df2012-07-12 06:52:41 +0000532 operandMapping[operandIndex] = operandIndex;
533 operandMapping[Constraint.getTiedOperand()] = operandIndex;
Sean Callanan04cc3072009-12-19 02:59:52 +0000534 } else {
535 ++numPhysicalOperands;
536 operandMapping[operandIndex] = operandIndex;
537 }
538 } else {
539 ++numPhysicalOperands;
540 operandMapping[operandIndex] = operandIndex;
541 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000542 }
Craig Topperac172e22012-07-30 04:48:12 +0000543
Sean Callanan04cc3072009-12-19 02:59:52 +0000544#define HANDLE_OPERAND(class) \
545 handleOperand(false, \
546 operandIndex, \
547 physicalOperandIndex, \
548 numPhysicalOperands, \
549 operandMapping, \
550 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000551
Sean Callanan04cc3072009-12-19 02:59:52 +0000552#define HANDLE_OPTIONAL(class) \
553 handleOperand(true, \
554 operandIndex, \
555 physicalOperandIndex, \
556 numPhysicalOperands, \
557 operandMapping, \
558 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000559
Sean Callanan04cc3072009-12-19 02:59:52 +0000560 // operandIndex should always be < numOperands
Craig Topperf7755df2012-07-12 06:52:41 +0000561 unsigned operandIndex = 0;
Sean Callanan04cc3072009-12-19 02:59:52 +0000562 // physicalOperandIndex should always be < numPhysicalOperands
563 unsigned physicalOperandIndex = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000564
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000565 // Given the set of prefix bits, how many additional operands does the
566 // instruction have?
567 unsigned additionalOperands = 0;
568 if (HasVEX_4V || HasVEX_4VOp3)
569 ++additionalOperands;
570 if (HasEVEX_K)
571 ++additionalOperands;
572
Sean Callanan04cc3072009-12-19 02:59:52 +0000573 switch (Form) {
Craig Topper35da3d12014-01-16 07:36:58 +0000574 default: llvm_unreachable("Unhandled form");
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000575 case X86Local::RawFrmSrc:
576 HANDLE_OPERAND(relocation);
577 return;
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000578 case X86Local::RawFrmDst:
579 HANDLE_OPERAND(relocation);
580 return;
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000581 case X86Local::RawFrmDstSrc:
582 HANDLE_OPERAND(relocation);
583 HANDLE_OPERAND(relocation);
584 return;
Sean Callanan04cc3072009-12-19 02:59:52 +0000585 case X86Local::RawFrm:
586 // Operand 1 (optional) is an address or immediate.
587 // Operand 2 (optional) is an immediate.
Craig Topperac172e22012-07-30 04:48:12 +0000588 assert(numPhysicalOperands <= 2 &&
Sean Callanan04cc3072009-12-19 02:59:52 +0000589 "Unexpected number of operands for RawFrm");
590 HANDLE_OPTIONAL(relocation)
591 HANDLE_OPTIONAL(immediate)
592 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000593 case X86Local::RawFrmMemOffs:
594 // Operand 1 is an address.
595 HANDLE_OPERAND(relocation);
596 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000597 case X86Local::AddRegFrm:
598 // Operand 1 is added to the opcode.
599 // Operand 2 (optional) is an address.
600 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
601 "Unexpected number of operands for AddRegFrm");
602 HANDLE_OPERAND(opcodeModifier)
603 HANDLE_OPTIONAL(relocation)
604 break;
605 case X86Local::MRMDestReg:
606 // Operand 1 is a register operand in the R/M field.
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000607 // - In AVX512 there may be a mask operand here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000608 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000609 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000610 // Operand 3 (optional) is an immediate.
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000611 assert(numPhysicalOperands >= 2 + additionalOperands &&
612 numPhysicalOperands <= 3 + additionalOperands &&
613 "Unexpected number of operands for MRMDestRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000614
Sean Callanan04cc3072009-12-19 02:59:52 +0000615 HANDLE_OPERAND(rmRegister)
Adam Nemet5068d0f2014-10-08 23:25:29 +0000616 if (HasEVEX_K)
617 HANDLE_OPERAND(writemaskRegister)
Craig Topper4f2fba12011-08-30 07:09:35 +0000618
Craig Topperd402df32014-02-02 07:08:01 +0000619 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000620 // FIXME: In AVX, the register below becomes the one encoded
621 // in ModRMVEX and the one above the one in the VEX.VVVV field
622 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000623
Sean Callanan04cc3072009-12-19 02:59:52 +0000624 HANDLE_OPERAND(roRegister)
625 HANDLE_OPTIONAL(immediate)
626 break;
627 case X86Local::MRMDestMem:
628 // Operand 1 is a memory operand (possibly SIB-extended)
629 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000630 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000631 // Operand 3 (optional) is an immediate.
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000632 assert(numPhysicalOperands >= 2 + additionalOperands &&
633 numPhysicalOperands <= 3 + additionalOperands &&
634 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
635
Sean Callanan04cc3072009-12-19 02:59:52 +0000636 HANDLE_OPERAND(memory)
Craig Topper4f2fba12011-08-30 07:09:35 +0000637
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000638 if (HasEVEX_K)
639 HANDLE_OPERAND(writemaskRegister)
640
Craig Topperd402df32014-02-02 07:08:01 +0000641 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000642 // FIXME: In AVX, the register below becomes the one encoded
643 // in ModRMVEX and the one above the one in the VEX.VVVV field
644 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000645
Sean Callanan04cc3072009-12-19 02:59:52 +0000646 HANDLE_OPERAND(roRegister)
647 HANDLE_OPTIONAL(immediate)
648 break;
649 case X86Local::MRMSrcReg:
650 // Operand 1 is a register operand in the Reg/Opcode field.
651 // Operand 2 is a register operand in the R/M field.
Sean Callananc3fd5232011-03-15 01:23:15 +0000652 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000653 // Operand 3 (optional) is an immediate.
Benjamin Krameref479ea2012-05-29 19:05:25 +0000654 // Operand 4 (optional) is an immediate.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000655
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000656 assert(numPhysicalOperands >= 2 + additionalOperands &&
657 numPhysicalOperands <= 4 + additionalOperands &&
658 "Unexpected number of operands for MRMSrcRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000659
Sean Callananc3fd5232011-03-15 01:23:15 +0000660 HANDLE_OPERAND(roRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000661
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000662 if (HasEVEX_K)
663 HANDLE_OPERAND(writemaskRegister)
664
Craig Topperd402df32014-02-02 07:08:01 +0000665 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000666 // FIXME: In AVX, the register below becomes the one encoded
667 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000668 HANDLE_OPERAND(vvvvRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000669
Craig Topper03a0bed2011-12-30 05:20:36 +0000670 if (HasMemOp4Prefix)
671 HANDLE_OPERAND(immediate)
672
Sean Callananc3fd5232011-03-15 01:23:15 +0000673 HANDLE_OPERAND(rmRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000674
Craig Topperd402df32014-02-02 07:08:01 +0000675 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +0000676 HANDLE_OPERAND(vvvvRegister)
677
Craig Topper2ba766a2011-12-30 06:23:39 +0000678 if (!HasMemOp4Prefix)
679 HANDLE_OPTIONAL(immediate)
680 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Benjamin Krameref479ea2012-05-29 19:05:25 +0000681 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000682 break;
683 case X86Local::MRMSrcMem:
684 // Operand 1 is a register operand in the Reg/Opcode field.
685 // Operand 2 is a memory operand (possibly SIB-extended)
Sean Callananc3fd5232011-03-15 01:23:15 +0000686 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000687 // Operand 3 (optional) is an immediate.
Craig Topperaea148c2011-10-16 07:55:05 +0000688
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000689 assert(numPhysicalOperands >= 2 + additionalOperands &&
690 numPhysicalOperands <= 4 + additionalOperands &&
691 "Unexpected number of operands for MRMSrcMemFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000692
Sean Callanan04cc3072009-12-19 02:59:52 +0000693 HANDLE_OPERAND(roRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000694
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000695 if (HasEVEX_K)
696 HANDLE_OPERAND(writemaskRegister)
697
Craig Topperd402df32014-02-02 07:08:01 +0000698 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000699 // FIXME: In AVX, the register below becomes the one encoded
700 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000701 HANDLE_OPERAND(vvvvRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000702
Craig Topper03a0bed2011-12-30 05:20:36 +0000703 if (HasMemOp4Prefix)
704 HANDLE_OPERAND(immediate)
705
Sean Callanan04cc3072009-12-19 02:59:52 +0000706 HANDLE_OPERAND(memory)
Craig Topper25ea4e52011-10-16 03:51:13 +0000707
Craig Topperd402df32014-02-02 07:08:01 +0000708 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +0000709 HANDLE_OPERAND(vvvvRegister)
710
Craig Topper2ba766a2011-12-30 06:23:39 +0000711 if (!HasMemOp4Prefix)
712 HANDLE_OPTIONAL(immediate)
713 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Sean Callanan04cc3072009-12-19 02:59:52 +0000714 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000715 case X86Local::MRMXr:
Sean Callanan04cc3072009-12-19 02:59:52 +0000716 case X86Local::MRM0r:
717 case X86Local::MRM1r:
718 case X86Local::MRM2r:
719 case X86Local::MRM3r:
720 case X86Local::MRM4r:
721 case X86Local::MRM5r:
722 case X86Local::MRM6r:
723 case X86Local::MRM7r:
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000724 // Operand 1 is a register operand in the R/M field.
725 // Operand 2 (optional) is an immediate or relocation.
726 // Operand 3 (optional) is an immediate.
727 assert(numPhysicalOperands >= 0 + additionalOperands &&
728 numPhysicalOperands <= 3 + additionalOperands &&
729 "Unexpected number of operands for MRMnr");
730
Craig Topperd402df32014-02-02 07:08:01 +0000731 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000732 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000733
734 if (HasEVEX_K)
735 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000736 HANDLE_OPTIONAL(rmRegister)
737 HANDLE_OPTIONAL(relocation)
Benjamin Krameref479ea2012-05-29 19:05:25 +0000738 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000739 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000740 case X86Local::MRMXm:
Sean Callanan04cc3072009-12-19 02:59:52 +0000741 case X86Local::MRM0m:
742 case X86Local::MRM1m:
743 case X86Local::MRM2m:
744 case X86Local::MRM3m:
745 case X86Local::MRM4m:
746 case X86Local::MRM5m:
747 case X86Local::MRM6m:
748 case X86Local::MRM7m:
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000749 // Operand 1 is a memory operand (possibly SIB-extended)
750 // Operand 2 (optional) is an immediate or relocation.
751 assert(numPhysicalOperands >= 1 + additionalOperands &&
752 numPhysicalOperands <= 2 + additionalOperands &&
753 "Unexpected number of operands for MRMnm");
754
Craig Topperd402df32014-02-02 07:08:01 +0000755 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000756 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000757 if (HasEVEX_K)
758 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000759 HANDLE_OPERAND(memory)
760 HANDLE_OPTIONAL(relocation)
761 break;
Sean Callanan8d302b22010-10-04 22:45:51 +0000762 case X86Local::RawFrmImm8:
763 // operand 1 is a 16-bit immediate
764 // operand 2 is an 8-bit immediate
765 assert(numPhysicalOperands == 2 &&
766 "Unexpected number of operands for X86Local::RawFrmImm8");
767 HANDLE_OPERAND(immediate)
768 HANDLE_OPERAND(immediate)
769 break;
770 case X86Local::RawFrmImm16:
771 // operand 1 is a 16-bit immediate
772 // operand 2 is a 16-bit immediate
773 HANDLE_OPERAND(immediate)
774 HANDLE_OPERAND(immediate)
775 break;
Kevin Enderbyf15856e2013-03-11 21:17:13 +0000776 case X86Local::MRM_F8:
777 if (Opcode == 0xc6) {
778 assert(numPhysicalOperands == 1 &&
779 "Unexpected number of operands for X86Local::MRM_F8");
780 HANDLE_OPERAND(immediate)
781 } else if (Opcode == 0xc7) {
782 assert(numPhysicalOperands == 1 &&
783 "Unexpected number of operands for X86Local::MRM_F8");
784 HANDLE_OPERAND(relocation)
785 }
786 break;
Craig Topper56f0ed812014-02-19 08:25:02 +0000787 case X86Local::MRM_C0: case X86Local::MRM_C1: case X86Local::MRM_C2:
788 case X86Local::MRM_C3: case X86Local::MRM_C4: case X86Local::MRM_C8:
789 case X86Local::MRM_C9: case X86Local::MRM_CA: case X86Local::MRM_CB:
Kevin Enderby0d928a12014-07-31 23:57:38 +0000790 case X86Local::MRM_CF: case X86Local::MRM_D0: case X86Local::MRM_D1:
791 case X86Local::MRM_D4: case X86Local::MRM_D5: case X86Local::MRM_D6:
792 case X86Local::MRM_D7: case X86Local::MRM_D8: case X86Local::MRM_D9:
793 case X86Local::MRM_DA: case X86Local::MRM_DB: case X86Local::MRM_DC:
794 case X86Local::MRM_DD: case X86Local::MRM_DE: case X86Local::MRM_DF:
795 case X86Local::MRM_E0: case X86Local::MRM_E1: case X86Local::MRM_E2:
796 case X86Local::MRM_E3: case X86Local::MRM_E4: case X86Local::MRM_E5:
797 case X86Local::MRM_E8: case X86Local::MRM_E9: case X86Local::MRM_EA:
798 case X86Local::MRM_EB: case X86Local::MRM_EC: case X86Local::MRM_ED:
799 case X86Local::MRM_EE: case X86Local::MRM_F0: case X86Local::MRM_F1:
800 case X86Local::MRM_F2: case X86Local::MRM_F3: case X86Local::MRM_F4:
801 case X86Local::MRM_F5: case X86Local::MRM_F6: case X86Local::MRM_F7:
802 case X86Local::MRM_F9: case X86Local::MRM_FA: case X86Local::MRM_FB:
803 case X86Local::MRM_FC: case X86Local::MRM_FD: case X86Local::MRM_FE:
804 case X86Local::MRM_FF:
Sean Callanan04cc3072009-12-19 02:59:52 +0000805 // Ignored.
806 break;
807 }
Craig Topperac172e22012-07-30 04:48:12 +0000808
Sean Callanan04cc3072009-12-19 02:59:52 +0000809 #undef HANDLE_OPERAND
810 #undef HANDLE_OPTIONAL
811}
812
813void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
814 // Special cases where the LLVM tables are not complete
815
Sean Callanandde9c122010-02-12 23:39:46 +0000816#define MAP(from, to) \
Craig Toppera3776de2015-02-15 04:16:44 +0000817 case X86Local::MRM_##from:
Sean Callanan04cc3072009-12-19 02:59:52 +0000818
819 OpcodeType opcodeType = (OpcodeType)-1;
Craig Topperac172e22012-07-30 04:48:12 +0000820
Craig Topper24064772014-04-15 07:20:03 +0000821 ModRMFilter* filter = nullptr;
Sean Callanan04cc3072009-12-19 02:59:52 +0000822 uint8_t opcodeToSet = 0;
823
Craig Topper10243c82014-01-31 08:47:06 +0000824 switch (OpMap) {
825 default: llvm_unreachable("Invalid map!");
Craig Toppera0869dc2014-02-10 06:55:41 +0000826 case X86Local::OB:
Sean Callanan04cc3072009-12-19 02:59:52 +0000827 case X86Local::TB:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000828 case X86Local::T8:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000829 case X86Local::TA:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000830 case X86Local::XOP8:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000831 case X86Local::XOP9:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000832 case X86Local::XOPA:
Craig Toppera0869dc2014-02-10 06:55:41 +0000833 switch (OpMap) {
834 default: llvm_unreachable("Unexpected map!");
835 case X86Local::OB: opcodeType = ONEBYTE; break;
836 case X86Local::TB: opcodeType = TWOBYTE; break;
837 case X86Local::T8: opcodeType = THREEBYTE_38; break;
838 case X86Local::TA: opcodeType = THREEBYTE_3A; break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000839 case X86Local::XOP8: opcodeType = XOP8_MAP; break;
840 case X86Local::XOP9: opcodeType = XOP9_MAP; break;
841 case X86Local::XOPA: opcodeType = XOPA_MAP; break;
842 }
843
844 switch (Form) {
845 default:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000846 filter = new DumbFilter();
Craig Toppera0869dc2014-02-10 06:55:41 +0000847 break;
848 case X86Local::MRMDestReg: case X86Local::MRMDestMem:
849 case X86Local::MRMSrcReg: case X86Local::MRMSrcMem:
850 case X86Local::MRMXr: case X86Local::MRMXm:
851 filter = new ModFilter(isRegFormat(Form));
852 break;
853 case X86Local::MRM0r: case X86Local::MRM1r:
854 case X86Local::MRM2r: case X86Local::MRM3r:
855 case X86Local::MRM4r: case X86Local::MRM5r:
856 case X86Local::MRM6r: case X86Local::MRM7r:
857 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
858 break;
859 case X86Local::MRM0m: case X86Local::MRM1m:
860 case X86Local::MRM2m: case X86Local::MRM3m:
861 case X86Local::MRM4m: case X86Local::MRM5m:
862 case X86Local::MRM6m: case X86Local::MRM7m:
863 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
864 break;
865 MRM_MAPPING
Craig Toppera3776de2015-02-15 04:16:44 +0000866 filter = new ExactFilter(0xC0 + Form - X86Local::MRM_C0); \
867 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000868 } // switch (Form)
869
Craig Topper9e3e38a2013-10-03 05:17:48 +0000870 opcodeToSet = Opcode;
871 break;
Craig Topper10243c82014-01-31 08:47:06 +0000872 } // switch (OpMap)
Sean Callanan04cc3072009-12-19 02:59:52 +0000873
Craig Topper055845f2015-01-02 07:02:25 +0000874 unsigned AddressSize = 0;
875 switch (AdSize) {
876 case X86Local::AdSize16: AddressSize = 16; break;
877 case X86Local::AdSize32: AddressSize = 32; break;
878 case X86Local::AdSize64: AddressSize = 64; break;
879 }
880
Sean Callanan04cc3072009-12-19 02:59:52 +0000881 assert(opcodeType != (OpcodeType)-1 &&
882 "Opcode type not set");
883 assert(filter && "Filter not set");
884
885 if (Form == X86Local::AddRegFrm) {
Craig Topper91551182014-01-01 15:29:32 +0000886 assert(((opcodeToSet & 7) == 0) &&
887 "ADDREG_FRM opcode not aligned");
Craig Topperac172e22012-07-30 04:48:12 +0000888
Craig Topper623b0d62014-01-01 14:22:37 +0000889 uint8_t currentOpcode;
Sean Callanan04cc3072009-12-19 02:59:52 +0000890
Craig Topper623b0d62014-01-01 14:22:37 +0000891 for (currentOpcode = opcodeToSet;
892 currentOpcode < opcodeToSet + 8;
893 ++currentOpcode)
Craig Topperac172e22012-07-30 04:48:12 +0000894 tables.setTableFields(opcodeType,
895 insnContext(),
Craig Topper623b0d62014-01-01 14:22:37 +0000896 currentOpcode,
Craig Topperac172e22012-07-30 04:48:12 +0000897 *filter,
Craig Topper055845f2015-01-02 07:02:25 +0000898 UID, Is32Bit, IgnoresVEX_L, AddressSize);
Sean Callanan04cc3072009-12-19 02:59:52 +0000899 } else {
900 tables.setTableFields(opcodeType,
901 insnContext(),
902 opcodeToSet,
903 *filter,
Craig Topper055845f2015-01-02 07:02:25 +0000904 UID, Is32Bit, IgnoresVEX_L, AddressSize);
Sean Callanan04cc3072009-12-19 02:59:52 +0000905 }
Craig Topperac172e22012-07-30 04:48:12 +0000906
Sean Callanan04cc3072009-12-19 02:59:52 +0000907 delete filter;
Craig Topperac172e22012-07-30 04:48:12 +0000908
Sean Callanandde9c122010-02-12 23:39:46 +0000909#undef MAP
Sean Callanan04cc3072009-12-19 02:59:52 +0000910}
911
912#define TYPE(str, type) if (s == str) return type;
913OperandType RecognizableInstr::typeFromString(const std::string &s,
Sean Callanan04cc3072009-12-19 02:59:52 +0000914 bool hasREX_WPrefix,
Craig Topperfa6298a2014-02-02 09:25:09 +0000915 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000916 if(hasREX_WPrefix) {
917 // For instructions with a REX_W prefix, a declared 32-bit register encoding
918 // is special.
919 TYPE("GR32", TYPE_R32)
920 }
Craig Topperfa6298a2014-02-02 09:25:09 +0000921 if(OpSize == X86Local::OpSize16) {
922 // For OpSize16 instructions, a declared 16-bit register or
Sean Callanan04cc3072009-12-19 02:59:52 +0000923 // immediate encoding is special.
Craig Topperb7c7f382014-01-15 05:02:02 +0000924 TYPE("GR16", TYPE_Rv)
925 TYPE("i16imm", TYPE_IMMv)
Craig Topperfa6298a2014-02-02 09:25:09 +0000926 } else if(OpSize == X86Local::OpSize32) {
927 // For OpSize32 instructions, a declared 32-bit register or
Craig Topperb7c7f382014-01-15 05:02:02 +0000928 // immediate encoding is special.
929 TYPE("GR32", TYPE_Rv)
Sean Callanan04cc3072009-12-19 02:59:52 +0000930 }
931 TYPE("i16mem", TYPE_Mv)
Craig Topperb7c7f382014-01-15 05:02:02 +0000932 TYPE("i16imm", TYPE_IMM16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000933 TYPE("i16i8imm", TYPE_IMMv)
Craig Topperb7c7f382014-01-15 05:02:02 +0000934 TYPE("GR16", TYPE_R16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000935 TYPE("i32mem", TYPE_Mv)
936 TYPE("i32imm", TYPE_IMMv)
937 TYPE("i32i8imm", TYPE_IMM32)
Craig Topperb7c7f382014-01-15 05:02:02 +0000938 TYPE("GR32", TYPE_R32)
Craig Toppera422b092013-10-14 04:55:01 +0000939 TYPE("GR32orGR64", TYPE_R32)
Sean Callanan04cc3072009-12-19 02:59:52 +0000940 TYPE("i64mem", TYPE_Mv)
941 TYPE("i64i32imm", TYPE_IMM64)
942 TYPE("i64i8imm", TYPE_IMM64)
943 TYPE("GR64", TYPE_R64)
944 TYPE("i8mem", TYPE_M8)
945 TYPE("i8imm", TYPE_IMM8)
Craig Topper620b50c2015-01-21 08:15:54 +0000946 TYPE("u8imm", TYPE_UIMM8)
Craig Topper53a84672015-01-25 02:21:16 +0000947 TYPE("i32u8imm", TYPE_UIMM8)
Sean Callanan04cc3072009-12-19 02:59:52 +0000948 TYPE("GR8", TYPE_R8)
949 TYPE("VR128", TYPE_XMM128)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000950 TYPE("VR128X", TYPE_XMM128)
Sean Callanan04cc3072009-12-19 02:59:52 +0000951 TYPE("f128mem", TYPE_M128)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000952 TYPE("f256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000953 TYPE("f512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +0000954 TYPE("FR64", TYPE_XMM64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000955 TYPE("FR64X", TYPE_XMM64)
Sean Callanan04cc3072009-12-19 02:59:52 +0000956 TYPE("f64mem", TYPE_M64FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000957 TYPE("sdmem", TYPE_M64FP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000958 TYPE("FR32", TYPE_XMM32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000959 TYPE("FR32X", TYPE_XMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +0000960 TYPE("f32mem", TYPE_M32FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000961 TYPE("ssmem", TYPE_M32FP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000962 TYPE("RST", TYPE_ST)
963 TYPE("i128mem", TYPE_M128)
Sean Callananc3fd5232011-03-15 01:23:15 +0000964 TYPE("i256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000965 TYPE("i512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +0000966 TYPE("i64i32imm_pcrel", TYPE_REL64)
Chris Lattnerac588122010-07-07 22:27:31 +0000967 TYPE("i16imm_pcrel", TYPE_REL16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000968 TYPE("i32imm_pcrel", TYPE_REL32)
Sean Callanan1efe6612010-04-07 21:42:19 +0000969 TYPE("SSECC", TYPE_IMM3)
Craig Topper916708f2015-02-13 07:42:25 +0000970 TYPE("XOPCC", TYPE_IMM3)
Craig Topper7629d632012-04-03 05:20:24 +0000971 TYPE("AVXCC", TYPE_IMM5)
Craig Topper7d3c6d32015-01-28 10:09:56 +0000972 TYPE("AVX512ICC", TYPE_AVX512ICC)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000973 TYPE("AVX512RC", TYPE_IMM32)
Craig Topper63944542015-01-06 08:59:30 +0000974 TYPE("brtarget32", TYPE_RELv)
975 TYPE("brtarget16", TYPE_RELv)
Sean Callanan04cc3072009-12-19 02:59:52 +0000976 TYPE("brtarget8", TYPE_REL8)
977 TYPE("f80mem", TYPE_M80FP)
Sean Callanan36eab802009-12-22 21:12:55 +0000978 TYPE("lea64_32mem", TYPE_LEA)
979 TYPE("lea64mem", TYPE_LEA)
Sean Callanan04cc3072009-12-19 02:59:52 +0000980 TYPE("VR64", TYPE_MM64)
981 TYPE("i64imm", TYPE_IMMv)
Craig Topper7c102522015-01-08 07:41:30 +0000982 TYPE("anymem", TYPE_M)
Sean Callanan04cc3072009-12-19 02:59:52 +0000983 TYPE("opaque32mem", TYPE_M1616)
984 TYPE("opaque48mem", TYPE_M1632)
985 TYPE("opaque80mem", TYPE_M1664)
986 TYPE("opaque512mem", TYPE_M512)
987 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
988 TYPE("DEBUG_REG", TYPE_DEBUGREG)
Sean Callanane7e1cf92010-05-06 20:59:00 +0000989 TYPE("CONTROL_REG", TYPE_CONTROLREG)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000990 TYPE("srcidx8", TYPE_SRCIDX8)
991 TYPE("srcidx16", TYPE_SRCIDX16)
992 TYPE("srcidx32", TYPE_SRCIDX32)
993 TYPE("srcidx64", TYPE_SRCIDX64)
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000994 TYPE("dstidx8", TYPE_DSTIDX8)
995 TYPE("dstidx16", TYPE_DSTIDX16)
996 TYPE("dstidx32", TYPE_DSTIDX32)
997 TYPE("dstidx64", TYPE_DSTIDX64)
Craig Topper055845f2015-01-02 07:02:25 +0000998 TYPE("offset16_8", TYPE_MOFFS8)
999 TYPE("offset16_16", TYPE_MOFFS16)
1000 TYPE("offset16_32", TYPE_MOFFS32)
1001 TYPE("offset32_8", TYPE_MOFFS8)
1002 TYPE("offset32_16", TYPE_MOFFS16)
1003 TYPE("offset32_32", TYPE_MOFFS32)
Craig Topperae8e1b32015-01-03 00:00:20 +00001004 TYPE("offset32_64", TYPE_MOFFS64)
Craig Topper055845f2015-01-02 07:02:25 +00001005 TYPE("offset64_8", TYPE_MOFFS8)
1006 TYPE("offset64_16", TYPE_MOFFS16)
1007 TYPE("offset64_32", TYPE_MOFFS32)
1008 TYPE("offset64_64", TYPE_MOFFS64)
Sean Callananc3fd5232011-03-15 01:23:15 +00001009 TYPE("VR256", TYPE_XMM256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001010 TYPE("VR256X", TYPE_XMM256)
1011 TYPE("VR512", TYPE_XMM512)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001012 TYPE("VK1", TYPE_VK1)
1013 TYPE("VK1WM", TYPE_VK1)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001014 TYPE("VK2", TYPE_VK2)
1015 TYPE("VK2WM", TYPE_VK2)
1016 TYPE("VK4", TYPE_VK4)
1017 TYPE("VK4WM", TYPE_VK4)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001018 TYPE("VK8", TYPE_VK8)
1019 TYPE("VK8WM", TYPE_VK8)
1020 TYPE("VK16", TYPE_VK16)
1021 TYPE("VK16WM", TYPE_VK16)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001022 TYPE("VK32", TYPE_VK32)
1023 TYPE("VK32WM", TYPE_VK32)
1024 TYPE("VK64", TYPE_VK64)
1025 TYPE("VK64WM", TYPE_VK64)
Craig Topper23eb4682011-10-06 06:44:41 +00001026 TYPE("GR16_NOAX", TYPE_Rv)
1027 TYPE("GR32_NOAX", TYPE_Rv)
1028 TYPE("GR64_NOAX", TYPE_R64)
Craig Topper01deb5f2012-07-18 04:11:12 +00001029 TYPE("vx32mem", TYPE_M32)
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00001030 TYPE("vx32xmem", TYPE_M32)
Craig Topper01deb5f2012-07-18 04:11:12 +00001031 TYPE("vy32mem", TYPE_M32)
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00001032 TYPE("vy32xmem", TYPE_M32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001033 TYPE("vz32mem", TYPE_M32)
Craig Topper01deb5f2012-07-18 04:11:12 +00001034 TYPE("vx64mem", TYPE_M64)
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00001035 TYPE("vx64xmem", TYPE_M64)
Craig Topper01deb5f2012-07-18 04:11:12 +00001036 TYPE("vy64mem", TYPE_M64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001037 TYPE("vy64xmem", TYPE_M64)
1038 TYPE("vz64mem", TYPE_M64)
Elena Demikhovsky6b62b652015-06-09 13:02:10 +00001039 TYPE("BNDR", TYPE_BNDR)
Sean Callanan04cc3072009-12-19 02:59:52 +00001040 errs() << "Unhandled type string " << s << "\n";
1041 llvm_unreachable("Unhandled type string");
1042}
1043#undef TYPE
1044
1045#define ENCODING(str, encoding) if (s == str) return encoding;
Craig Topperfa6298a2014-02-02 09:25:09 +00001046OperandEncoding
1047RecognizableInstr::immediateEncodingFromString(const std::string &s,
1048 uint8_t OpSize) {
1049 if(OpSize != X86Local::OpSize16) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001050 // For instructions without an OpSize prefix, a declared 16-bit register or
1051 // immediate encoding is special.
1052 ENCODING("i16imm", ENCODING_IW)
1053 }
1054 ENCODING("i32i8imm", ENCODING_IB)
1055 ENCODING("SSECC", ENCODING_IB)
Craig Topper916708f2015-02-13 07:42:25 +00001056 ENCODING("XOPCC", ENCODING_IB)
Craig Topper7629d632012-04-03 05:20:24 +00001057 ENCODING("AVXCC", ENCODING_IB)
Craig Topper7d3c6d32015-01-28 10:09:56 +00001058 ENCODING("AVX512ICC", ENCODING_IB)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001059 ENCODING("AVX512RC", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001060 ENCODING("i16imm", ENCODING_Iv)
1061 ENCODING("i16i8imm", ENCODING_IB)
1062 ENCODING("i32imm", ENCODING_Iv)
1063 ENCODING("i64i32imm", ENCODING_ID)
1064 ENCODING("i64i8imm", ENCODING_IB)
1065 ENCODING("i8imm", ENCODING_IB)
Craig Topper620b50c2015-01-21 08:15:54 +00001066 ENCODING("u8imm", ENCODING_IB)
Craig Topper53a84672015-01-25 02:21:16 +00001067 ENCODING("i32u8imm", ENCODING_IB)
Sean Callananc3fd5232011-03-15 01:23:15 +00001068 // This is not a typo. Instructions like BLENDVPD put
1069 // register IDs in 8-bit immediates nowadays.
Craig Topperc30fdbc2012-08-31 15:40:30 +00001070 ENCODING("FR32", ENCODING_IB)
1071 ENCODING("FR64", ENCODING_IB)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001072 ENCODING("VR128", ENCODING_IB)
1073 ENCODING("VR256", ENCODING_IB)
1074 ENCODING("FR32X", ENCODING_IB)
1075 ENCODING("FR64X", ENCODING_IB)
1076 ENCODING("VR128X", ENCODING_IB)
1077 ENCODING("VR256X", ENCODING_IB)
1078 ENCODING("VR512", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001079 errs() << "Unhandled immediate encoding " << s << "\n";
1080 llvm_unreachable("Unhandled immediate encoding");
1081}
1082
Craig Topperfa6298a2014-02-02 09:25:09 +00001083OperandEncoding
1084RecognizableInstr::rmRegisterEncodingFromString(const std::string &s,
1085 uint8_t OpSize) {
Craig Topper623b0d62014-01-01 14:22:37 +00001086 ENCODING("RST", ENCODING_FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001087 ENCODING("GR16", ENCODING_RM)
1088 ENCODING("GR32", ENCODING_RM)
Craig Toppera422b092013-10-14 04:55:01 +00001089 ENCODING("GR32orGR64", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001090 ENCODING("GR64", ENCODING_RM)
1091 ENCODING("GR8", ENCODING_RM)
1092 ENCODING("VR128", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001093 ENCODING("VR128X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001094 ENCODING("FR64", ENCODING_RM)
1095 ENCODING("FR32", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001096 ENCODING("FR64X", ENCODING_RM)
1097 ENCODING("FR32X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001098 ENCODING("VR64", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001099 ENCODING("VR256", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001100 ENCODING("VR256X", ENCODING_RM)
1101 ENCODING("VR512", ENCODING_RM)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001102 ENCODING("VK1", ENCODING_RM)
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00001103 ENCODING("VK2", ENCODING_RM)
1104 ENCODING("VK4", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001105 ENCODING("VK8", ENCODING_RM)
1106 ENCODING("VK16", ENCODING_RM)
Robert Khasanov74acbb72014-07-23 14:49:42 +00001107 ENCODING("VK32", ENCODING_RM)
1108 ENCODING("VK64", ENCODING_RM)
Elena Demikhovsky6b62b652015-06-09 13:02:10 +00001109 ENCODING("BNDR", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001110 errs() << "Unhandled R/M register encoding " << s << "\n";
1111 llvm_unreachable("Unhandled R/M register encoding");
1112}
1113
Craig Topperfa6298a2014-02-02 09:25:09 +00001114OperandEncoding
1115RecognizableInstr::roRegisterEncodingFromString(const std::string &s,
1116 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001117 ENCODING("GR16", ENCODING_REG)
1118 ENCODING("GR32", ENCODING_REG)
Craig Toppera422b092013-10-14 04:55:01 +00001119 ENCODING("GR32orGR64", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001120 ENCODING("GR64", ENCODING_REG)
1121 ENCODING("GR8", ENCODING_REG)
1122 ENCODING("VR128", ENCODING_REG)
1123 ENCODING("FR64", ENCODING_REG)
1124 ENCODING("FR32", ENCODING_REG)
1125 ENCODING("VR64", ENCODING_REG)
1126 ENCODING("SEGMENT_REG", ENCODING_REG)
1127 ENCODING("DEBUG_REG", ENCODING_REG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001128 ENCODING("CONTROL_REG", ENCODING_REG)
Sean Callananc3fd5232011-03-15 01:23:15 +00001129 ENCODING("VR256", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001130 ENCODING("VR256X", ENCODING_REG)
1131 ENCODING("VR128X", ENCODING_REG)
1132 ENCODING("FR64X", ENCODING_REG)
1133 ENCODING("FR32X", ENCODING_REG)
1134 ENCODING("VR512", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001135 ENCODING("VK1", ENCODING_REG)
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001136 ENCODING("VK2", ENCODING_REG)
1137 ENCODING("VK4", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001138 ENCODING("VK8", ENCODING_REG)
1139 ENCODING("VK16", ENCODING_REG)
Robert Khasanov74acbb72014-07-23 14:49:42 +00001140 ENCODING("VK32", ENCODING_REG)
1141 ENCODING("VK64", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001142 ENCODING("VK1WM", ENCODING_REG)
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00001143 ENCODING("VK2WM", ENCODING_REG)
1144 ENCODING("VK4WM", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001145 ENCODING("VK8WM", ENCODING_REG)
1146 ENCODING("VK16WM", ENCODING_REG)
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00001147 ENCODING("VK32WM", ENCODING_REG)
1148 ENCODING("VK64WM", ENCODING_REG)
Elena Demikhovsky6b62b652015-06-09 13:02:10 +00001149 ENCODING("BNDR", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001150 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1151 llvm_unreachable("Unhandled reg/opcode register encoding");
1152}
1153
Craig Topperfa6298a2014-02-02 09:25:09 +00001154OperandEncoding
1155RecognizableInstr::vvvvRegisterEncodingFromString(const std::string &s,
1156 uint8_t OpSize) {
Craig Topper965de2c2011-10-14 07:06:56 +00001157 ENCODING("GR32", ENCODING_VVVV)
1158 ENCODING("GR64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001159 ENCODING("FR32", ENCODING_VVVV)
1160 ENCODING("FR64", ENCODING_VVVV)
1161 ENCODING("VR128", ENCODING_VVVV)
1162 ENCODING("VR256", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001163 ENCODING("FR32X", ENCODING_VVVV)
1164 ENCODING("FR64X", ENCODING_VVVV)
1165 ENCODING("VR128X", ENCODING_VVVV)
1166 ENCODING("VR256X", ENCODING_VVVV)
1167 ENCODING("VR512", ENCODING_VVVV)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001168 ENCODING("VK1", ENCODING_VVVV)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001169 ENCODING("VK2", ENCODING_VVVV)
1170 ENCODING("VK4", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001171 ENCODING("VK8", ENCODING_VVVV)
1172 ENCODING("VK16", ENCODING_VVVV)
Robert Khasanov595683d2014-07-28 13:46:45 +00001173 ENCODING("VK32", ENCODING_VVVV)
1174 ENCODING("VK64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001175 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1176 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1177}
1178
Craig Topperfa6298a2014-02-02 09:25:09 +00001179OperandEncoding
1180RecognizableInstr::writemaskRegisterEncodingFromString(const std::string &s,
1181 uint8_t OpSize) {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001182 ENCODING("VK1WM", ENCODING_WRITEMASK)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001183 ENCODING("VK2WM", ENCODING_WRITEMASK)
1184 ENCODING("VK4WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001185 ENCODING("VK8WM", ENCODING_WRITEMASK)
1186 ENCODING("VK16WM", ENCODING_WRITEMASK)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001187 ENCODING("VK32WM", ENCODING_WRITEMASK)
1188 ENCODING("VK64WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001189 errs() << "Unhandled mask register encoding " << s << "\n";
1190 llvm_unreachable("Unhandled mask register encoding");
1191}
1192
Craig Topperfa6298a2014-02-02 09:25:09 +00001193OperandEncoding
1194RecognizableInstr::memoryEncodingFromString(const std::string &s,
1195 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001196 ENCODING("i16mem", ENCODING_RM)
1197 ENCODING("i32mem", ENCODING_RM)
1198 ENCODING("i64mem", ENCODING_RM)
1199 ENCODING("i8mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001200 ENCODING("ssmem", ENCODING_RM)
1201 ENCODING("sdmem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001202 ENCODING("f128mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001203 ENCODING("f256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001204 ENCODING("f512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001205 ENCODING("f64mem", ENCODING_RM)
1206 ENCODING("f32mem", ENCODING_RM)
1207 ENCODING("i128mem", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001208 ENCODING("i256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001209 ENCODING("i512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001210 ENCODING("f80mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001211 ENCODING("lea64_32mem", ENCODING_RM)
1212 ENCODING("lea64mem", ENCODING_RM)
Craig Topper7c102522015-01-08 07:41:30 +00001213 ENCODING("anymem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001214 ENCODING("opaque32mem", ENCODING_RM)
1215 ENCODING("opaque48mem", ENCODING_RM)
1216 ENCODING("opaque80mem", ENCODING_RM)
1217 ENCODING("opaque512mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001218 ENCODING("vx32mem", ENCODING_RM)
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00001219 ENCODING("vx32xmem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001220 ENCODING("vy32mem", ENCODING_RM)
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00001221 ENCODING("vy32xmem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001222 ENCODING("vz32mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001223 ENCODING("vx64mem", ENCODING_RM)
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00001224 ENCODING("vx64xmem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001225 ENCODING("vy64mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001226 ENCODING("vy64xmem", ENCODING_RM)
1227 ENCODING("vz64mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001228 errs() << "Unhandled memory encoding " << s << "\n";
1229 llvm_unreachable("Unhandled memory encoding");
1230}
1231
Craig Topperfa6298a2014-02-02 09:25:09 +00001232OperandEncoding
1233RecognizableInstr::relocationEncodingFromString(const std::string &s,
1234 uint8_t OpSize) {
1235 if(OpSize != X86Local::OpSize16) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001236 // For instructions without an OpSize prefix, a declared 16-bit register or
1237 // immediate encoding is special.
1238 ENCODING("i16imm", ENCODING_IW)
1239 }
1240 ENCODING("i16imm", ENCODING_Iv)
1241 ENCODING("i16i8imm", ENCODING_IB)
1242 ENCODING("i32imm", ENCODING_Iv)
1243 ENCODING("i32i8imm", ENCODING_IB)
1244 ENCODING("i64i32imm", ENCODING_ID)
1245 ENCODING("i64i8imm", ENCODING_IB)
1246 ENCODING("i8imm", ENCODING_IB)
Craig Topper620b50c2015-01-21 08:15:54 +00001247 ENCODING("u8imm", ENCODING_IB)
Craig Topper53a84672015-01-25 02:21:16 +00001248 ENCODING("i32u8imm", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001249 ENCODING("i64i32imm_pcrel", ENCODING_ID)
Chris Lattnerac588122010-07-07 22:27:31 +00001250 ENCODING("i16imm_pcrel", ENCODING_IW)
Sean Callanan04cc3072009-12-19 02:59:52 +00001251 ENCODING("i32imm_pcrel", ENCODING_ID)
Craig Topper63944542015-01-06 08:59:30 +00001252 ENCODING("brtarget32", ENCODING_Iv)
1253 ENCODING("brtarget16", ENCODING_Iv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001254 ENCODING("brtarget8", ENCODING_IB)
1255 ENCODING("i64imm", ENCODING_IO)
Craig Topper055845f2015-01-02 07:02:25 +00001256 ENCODING("offset16_8", ENCODING_Ia)
1257 ENCODING("offset16_16", ENCODING_Ia)
1258 ENCODING("offset16_32", ENCODING_Ia)
1259 ENCODING("offset32_8", ENCODING_Ia)
1260 ENCODING("offset32_16", ENCODING_Ia)
1261 ENCODING("offset32_32", ENCODING_Ia)
Craig Topperae8e1b32015-01-03 00:00:20 +00001262 ENCODING("offset32_64", ENCODING_Ia)
Craig Topper055845f2015-01-02 07:02:25 +00001263 ENCODING("offset64_8", ENCODING_Ia)
1264 ENCODING("offset64_16", ENCODING_Ia)
1265 ENCODING("offset64_32", ENCODING_Ia)
1266 ENCODING("offset64_64", ENCODING_Ia)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001267 ENCODING("srcidx8", ENCODING_SI)
1268 ENCODING("srcidx16", ENCODING_SI)
1269 ENCODING("srcidx32", ENCODING_SI)
1270 ENCODING("srcidx64", ENCODING_SI)
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001271 ENCODING("dstidx8", ENCODING_DI)
1272 ENCODING("dstidx16", ENCODING_DI)
1273 ENCODING("dstidx32", ENCODING_DI)
1274 ENCODING("dstidx64", ENCODING_DI)
Sean Callanan04cc3072009-12-19 02:59:52 +00001275 errs() << "Unhandled relocation encoding " << s << "\n";
1276 llvm_unreachable("Unhandled relocation encoding");
1277}
1278
Craig Topperfa6298a2014-02-02 09:25:09 +00001279OperandEncoding
1280RecognizableInstr::opcodeModifierEncodingFromString(const std::string &s,
1281 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001282 ENCODING("GR32", ENCODING_Rv)
1283 ENCODING("GR64", ENCODING_RO)
1284 ENCODING("GR16", ENCODING_Rv)
1285 ENCODING("GR8", ENCODING_RB)
Craig Topper23eb4682011-10-06 06:44:41 +00001286 ENCODING("GR16_NOAX", ENCODING_Rv)
1287 ENCODING("GR32_NOAX", ENCODING_Rv)
1288 ENCODING("GR64_NOAX", ENCODING_RO)
Sean Callanan04cc3072009-12-19 02:59:52 +00001289 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1290 llvm_unreachable("Unhandled opcode modifier encoding");
1291}
Daniel Dunbarf008ea52009-12-19 04:16:48 +00001292#undef ENCODING