blob: 0a9c0e4a0d4f429e013024792bb5882c0b34b8bf [file] [log] [blame]
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001//=- X86SchedSkylake.td - X86 Skylake Client Scheduling ------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Skylake Client to support
11// instruction scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
14
15def SkylakeClientModel : SchedMachineModel {
16 // All x86 instructions are modeled as a single micro-op, and SKylake can
17 // decode 6 instructions per cycle.
18 let IssueWidth = 6;
19 let MicroOpBufferSize = 224; // Based on the reorder buffer.
20 let LoadLatency = 5;
21 let MispredictPenalty = 14;
Simon Pilgrim31a96332018-03-24 20:40:14 +000022
Gadi Haber6f8fbf42017-09-19 06:19:27 +000023 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
25
26 // This flag is set to allow the scheduler to assign a default model to
27 // unrecognized opcodes.
28 let CompleteModel = 0;
29}
30
31let SchedModel = SkylakeClientModel in {
32
33// Skylake Client can issue micro-ops to 8 different ports in one cycle.
34
35// Ports 0, 1, 5, and 6 handle all computation.
36// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def SKLPort0 : ProcResource<1>;
42def SKLPort1 : ProcResource<1>;
43def SKLPort2 : ProcResource<1>;
44def SKLPort3 : ProcResource<1>;
45def SKLPort4 : ProcResource<1>;
46def SKLPort5 : ProcResource<1>;
47def SKLPort6 : ProcResource<1>;
48def SKLPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
51def SKLPort01 : ProcResGroup<[SKLPort0, SKLPort1]>;
52def SKLPort23 : ProcResGroup<[SKLPort2, SKLPort3]>;
53def SKLPort237 : ProcResGroup<[SKLPort2, SKLPort3, SKLPort7]>;
54def SKLPort04 : ProcResGroup<[SKLPort0, SKLPort4]>;
55def SKLPort05 : ProcResGroup<[SKLPort0, SKLPort5]>;
56def SKLPort06 : ProcResGroup<[SKLPort0, SKLPort6]>;
57def SKLPort15 : ProcResGroup<[SKLPort1, SKLPort5]>;
58def SKLPort16 : ProcResGroup<[SKLPort1, SKLPort6]>;
59def SKLPort56 : ProcResGroup<[SKLPort5, SKLPort6]>;
60def SKLPort015 : ProcResGroup<[SKLPort0, SKLPort1, SKLPort5]>;
61def SKLPort056 : ProcResGroup<[SKLPort0, SKLPort5, SKLPort6]>;
62def SKLPort0156: ProcResGroup<[SKLPort0, SKLPort1, SKLPort5, SKLPort6]>;
63
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000064def SKLDivider : ProcResource<1>; // Integer division issued on port 0.
Craig Topper8104f262018-04-02 05:33:28 +000065// FP division and sqrt on port 0.
66def SKLFPDivider : ProcResource<1>;
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000067
Gadi Haber6f8fbf42017-09-19 06:19:27 +000068// 60 Entry Unified Scheduler
69def SKLPortAny : ProcResGroup<[SKLPort0, SKLPort1, SKLPort2, SKLPort3, SKLPort4,
70 SKLPort5, SKLPort6, SKLPort7]> {
71 let BufferSize=60;
72}
73
74// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
75// cycles after the memory operand.
76def : ReadAdvance<ReadAfterLd, 5>;
77
78// Many SchedWrites are defined in pairs with and without a folded load.
79// Instructions with folded loads are usually micro-fused, so they only appear
80// as two micro-ops when queued in the reservation station.
81// This multiclass defines the resource usage for variants with and without
82// folded loads.
83multiclass SKLWriteResPair<X86FoldableSchedWrite SchedRW,
Simon Pilgrim30c38c32018-03-19 14:46:07 +000084 list<ProcResourceKind> ExePorts,
Simon Pilgrime3547af2018-03-25 10:21:19 +000085 int Lat, list<int> Res = [1], int UOps = 1,
86 int LoadLat = 5> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +000087 // Register variant is using a single cycle on ExePort.
Simon Pilgrim30c38c32018-03-19 14:46:07 +000088 def : WriteRes<SchedRW, ExePorts> {
89 let Latency = Lat;
90 let ResourceCycles = Res;
91 let NumMicroOps = UOps;
92 }
Gadi Haber6f8fbf42017-09-19 06:19:27 +000093
Simon Pilgrime3547af2018-03-25 10:21:19 +000094 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
95 // the latency (default = 5).
Simon Pilgrim30c38c32018-03-19 14:46:07 +000096 def : WriteRes<SchedRW.Folded, !listconcat([SKLPort23], ExePorts)> {
Simon Pilgrime3547af2018-03-25 10:21:19 +000097 let Latency = !add(Lat, LoadLat);
Simon Pilgrim30c38c32018-03-19 14:46:07 +000098 let ResourceCycles = !listconcat([1], Res);
Simon Pilgrime3547af2018-03-25 10:21:19 +000099 let NumMicroOps = !add(UOps, 1);
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000100 }
101}
102
Craig Topperf131b602018-04-06 16:16:46 +0000103// A folded store needs a cycle on port 4 for the store data, and an extra port
104// 2/3/7 cycle to recompute the address.
105def : WriteRes<WriteRMW, [SKLPort237,SKLPort4]>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000106
107// Arithmetic.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000108defm : SKLWriteResPair<WriteALU, [SKLPort0156], 1>; // Simple integer ALU op.
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000109defm : SKLWriteResPair<WriteADC, [SKLPort06], 1>; // Integer ALU + flags op.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000110defm : SKLWriteResPair<WriteIMul, [SKLPort1], 3>; // Integer multiplication.
111defm : SKLWriteResPair<WriteIMul64, [SKLPort1], 3>; // Integer 64-bit multiplication.
Simon Pilgrim25805542018-05-08 13:51:45 +0000112
Simon Pilgrim67caf042018-07-31 18:24:24 +0000113defm : X86WriteRes<WriteBSWAP32, [SKLPort15], 1, [1], 1>;
114defm : X86WriteRes<WriteBSWAP64, [SKLPort06, SKLPort15], 2, [1,1], 2>;
Andrew V. Tischenko62f7a322018-08-30 06:26:00 +0000115defm : X86WriteRes<WriteCMPXCHG,[SKLPort06, SKLPort0156], 5, [2,3], 5>;
116defm : X86WriteRes<WriteCMPXCHGRMW,[SKLPort23,SKLPort06,SKLPort0156,SKLPort237,SKLPort4], 8, [1,2,1,1,1], 6>;
Andrew V. Tischenko24f63bc2018-08-09 09:23:26 +0000117defm : X86WriteRes<WriteXCHG, [SKLPort0156], 2, [3], 3>;
Andrew V. Tischenkoee2e3142018-07-20 09:39:14 +0000118
Simon Pilgrim25805542018-05-08 13:51:45 +0000119defm : SKLWriteResPair<WriteDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
120defm : SKLWriteResPair<WriteDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
121defm : SKLWriteResPair<WriteDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
122defm : SKLWriteResPair<WriteDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
123defm : SKLWriteResPair<WriteIDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
124defm : SKLWriteResPair<WriteIDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
125defm : SKLWriteResPair<WriteIDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
126defm : SKLWriteResPair<WriteIDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
127
Simon Pilgrim28e7bcb2018-03-26 21:06:14 +0000128defm : SKLWriteResPair<WriteCRC32, [SKLPort1], 3>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000129
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +0000130def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000131def : WriteRes<WriteLEA, [SKLPort15]>; // LEA instructions can't fold loads.
132
Simon Pilgrim2782a192018-05-17 16:47:30 +0000133defm : SKLWriteResPair<WriteCMOV, [SKLPort06], 1, [1], 1>; // Conditional move.
134defm : SKLWriteResPair<WriteCMOV2, [SKLPort06], 2, [2], 2>; // Conditional (CF + ZF flag) move.
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000135defm : X86WriteRes<WriteFCMOV, [SKLPort1], 3, [1], 1>; // x87 conditional move.
Craig Topperb7baa352018-04-08 17:53:18 +0000136def : WriteRes<WriteSETCC, [SKLPort06]>; // Setcc.
137def : WriteRes<WriteSETCCStore, [SKLPort06,SKLPort4,SKLPort237]> {
138 let Latency = 2;
139 let NumMicroOps = 3;
140}
Clement Courbet7b9913f2018-06-20 06:13:39 +0000141def : WriteRes<WriteLAHFSAHF, [SKLPort06]>;
Andrew V. Tischenkodad919d2018-08-01 10:24:27 +0000142def : WriteRes<WriteBitTest,[SKLPort06]>; //
Craig Topperb7baa352018-04-08 17:53:18 +0000143
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000144// Bit counts.
Roman Lebedevfa988852018-07-08 09:50:25 +0000145defm : SKLWriteResPair<WriteBSF, [SKLPort1], 3>;
146defm : SKLWriteResPair<WriteBSR, [SKLPort1], 3>;
147defm : SKLWriteResPair<WriteLZCNT, [SKLPort1], 3>;
148defm : SKLWriteResPair<WriteTZCNT, [SKLPort1], 3>;
149defm : SKLWriteResPair<WritePOPCNT, [SKLPort1], 3>;
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000150
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000151// Integer shifts and rotates.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000152defm : SKLWriteResPair<WriteShift, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000153
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000154// SHLD/SHRD.
155defm : X86WriteRes<WriteSHDrri, [SKLPort1], 3, [1], 1>;
156defm : X86WriteRes<WriteSHDrrcl,[SKLPort1,SKLPort06,SKLPort0156], 6, [1, 2, 1], 4>;
157defm : X86WriteRes<WriteSHDmri, [SKLPort1,SKLPort23,SKLPort237,SKLPort0156], 9, [1, 1, 1, 1], 4>;
158defm : X86WriteRes<WriteSHDmrcl,[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort0156], 11, [1, 1, 1, 2, 1], 6>;
Roman Lebedev75ce4532018-07-08 19:01:55 +0000159
Simon Pilgrim6a47cdb2018-09-14 13:09:56 +0000160// BMI1 BEXTR/BLS, BMI2 BZHI
Craig Topper89310f52018-03-29 20:41:39 +0000161defm : SKLWriteResPair<WriteBEXTR, [SKLPort06,SKLPort15], 2, [1,1], 2>;
Simon Pilgrim6a47cdb2018-09-14 13:09:56 +0000162defm : SKLWriteResPair<WriteBLS, [SKLPort15], 1>;
163defm : SKLWriteResPair<WriteBZHI, [SKLPort15], 1>;
Craig Topper89310f52018-03-29 20:41:39 +0000164
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000165// Loads, stores, and moves, not folded with other operations.
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000166defm : X86WriteRes<WriteLoad, [SKLPort23], 5, [1], 1>;
167defm : X86WriteRes<WriteStore, [SKLPort237, SKLPort4], 1, [1,1], 1>;
168defm : X86WriteRes<WriteStoreNT, [SKLPort237, SKLPort4], 1, [1,1], 2>;
169defm : X86WriteRes<WriteMove, [SKLPort0156], 1, [1], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000170
171// Idioms that clear a register, like xorps %xmm0, %xmm0.
172// These can often bypass execution ports completely.
173def : WriteRes<WriteZero, []>;
174
175// Branches don't produce values, so they have no latency, but they still
176// consume resources. Indirect branches can fold loads.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000177defm : SKLWriteResPair<WriteJump, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000178
179// Floating point. This covers both scalar and vector operations.
Clement Courbetb78ab502018-05-31 11:41:27 +0000180defm : X86WriteRes<WriteFLD0, [SKLPort05], 1, [1], 1>;
181defm : X86WriteRes<WriteFLD1, [SKLPort05], 1, [2], 2>;
Clement Courbet2e41c5a2018-05-31 14:22:01 +0000182defm : X86WriteRes<WriteFLDC, [SKLPort05], 1, [2], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000183defm : X86WriteRes<WriteFLoad, [SKLPort23], 5, [1], 1>;
184defm : X86WriteRes<WriteFLoadX, [SKLPort23], 6, [1], 1>;
185defm : X86WriteRes<WriteFLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000186defm : X86WriteRes<WriteFMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
187defm : X86WriteRes<WriteFMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000188defm : X86WriteRes<WriteFStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000189defm : X86WriteRes<WriteFStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
190defm : X86WriteRes<WriteFStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000191defm : X86WriteRes<WriteFStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
192defm : X86WriteRes<WriteFStoreNTX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
193defm : X86WriteRes<WriteFStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000194defm : X86WriteRes<WriteFMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
195defm : X86WriteRes<WriteFMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
196defm : X86WriteRes<WriteFMove, [SKLPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000197defm : X86WriteRes<WriteFMoveX, [SKLPort015], 1, [1], 1>;
198defm : X86WriteRes<WriteFMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000199defm : X86WriteRes<WriteEMMS, [SKLPort05,SKLPort0156], 10, [9,1], 10>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000200
Simon Pilgrim1233e122018-05-07 20:52:53 +0000201defm : SKLWriteResPair<WriteFAdd, [SKLPort01], 4, [1], 1, 5>; // Floating point add/sub.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000202defm : SKLWriteResPair<WriteFAddX, [SKLPort01], 4, [1], 1, 6>;
203defm : SKLWriteResPair<WriteFAddY, [SKLPort01], 4, [1], 1, 7>;
204defm : X86WriteResPairUnsupported<WriteFAddZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000205defm : SKLWriteResPair<WriteFAdd64, [SKLPort01], 4, [1], 1, 5>; // Floating point double add/sub.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000206defm : SKLWriteResPair<WriteFAdd64X, [SKLPort01], 4, [1], 1, 6>;
207defm : SKLWriteResPair<WriteFAdd64Y, [SKLPort01], 4, [1], 1, 7>;
208defm : X86WriteResPairUnsupported<WriteFAdd64Z>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000209
210defm : SKLWriteResPair<WriteFCmp, [SKLPort01], 4, [1], 1, 5>; // Floating point compare.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000211defm : SKLWriteResPair<WriteFCmpX, [SKLPort01], 4, [1], 1, 6>;
212defm : SKLWriteResPair<WriteFCmpY, [SKLPort01], 4, [1], 1, 7>;
213defm : X86WriteResPairUnsupported<WriteFCmpZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000214defm : SKLWriteResPair<WriteFCmp64, [SKLPort01], 4, [1], 1, 5>; // Floating point double compare.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000215defm : SKLWriteResPair<WriteFCmp64X, [SKLPort01], 4, [1], 1, 6>;
216defm : SKLWriteResPair<WriteFCmp64Y, [SKLPort01], 4, [1], 1, 7>;
217defm : X86WriteResPairUnsupported<WriteFCmp64Z>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000218
219defm : SKLWriteResPair<WriteFCom, [SKLPort0], 2>; // Floating point compare to flags.
220
221defm : SKLWriteResPair<WriteFMul, [SKLPort01], 4, [1], 1, 5>; // Floating point multiplication.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000222defm : SKLWriteResPair<WriteFMulX, [SKLPort01], 4, [1], 1, 6>;
223defm : SKLWriteResPair<WriteFMulY, [SKLPort01], 4, [1], 1, 7>;
224defm : X86WriteResPairUnsupported<WriteFMulZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000225defm : SKLWriteResPair<WriteFMul64, [SKLPort01], 4, [1], 1, 5>; // Floating point double multiplication.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000226defm : SKLWriteResPair<WriteFMul64X, [SKLPort01], 4, [1], 1, 6>;
227defm : SKLWriteResPair<WriteFMul64Y, [SKLPort01], 4, [1], 1, 7>;
228defm : X86WriteResPairUnsupported<WriteFMul64Z>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000229
230defm : SKLWriteResPair<WriteFDiv, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 5>; // Floating point division.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000231//defm : SKLWriteResPair<WriteFDivX, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 6>;
232defm : SKLWriteResPair<WriteFDivY, [SKLPort0,SKLFPDivider], 11, [1,5], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000233defm : X86WriteResPairUnsupported<WriteFDivZ>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000234//defm : SKLWriteResPair<WriteFDiv64, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 5>; // Floating point double division.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000235//defm : SKLWriteResPair<WriteFDiv64X, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 6>;
236//defm : SKLWriteResPair<WriteFDiv64Y, [SKLPort0,SKLFPDivider], 14, [1,5], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000237defm : X86WriteResPairUnsupported<WriteFDiv64Z>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000238
239defm : SKLWriteResPair<WriteFSqrt, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 5>; // Floating point square root.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000240defm : SKLWriteResPair<WriteFSqrtX, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 6>;
241defm : SKLWriteResPair<WriteFSqrtY, [SKLPort0,SKLFPDivider], 12, [1,6], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000242defm : X86WriteResPairUnsupported<WriteFSqrtZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000243defm : SKLWriteResPair<WriteFSqrt64, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 5>; // Floating point double square root.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000244defm : SKLWriteResPair<WriteFSqrt64X, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 6>;
245defm : SKLWriteResPair<WriteFSqrt64Y, [SKLPort0,SKLFPDivider], 18, [1,12],1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000246defm : X86WriteResPairUnsupported<WriteFSqrt64Z>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000247defm : SKLWriteResPair<WriteFSqrt80, [SKLPort0,SKLFPDivider], 21, [1,7]>; // Floating point long double square root.
248
Simon Pilgrimc7088682018-05-01 18:06:07 +0000249defm : SKLWriteResPair<WriteFRcp, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal estimate.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000250defm : SKLWriteResPair<WriteFRcpX, [SKLPort0], 4, [1], 1, 6>;
251defm : SKLWriteResPair<WriteFRcpY, [SKLPort0], 4, [1], 1, 7>;
252defm : X86WriteResPairUnsupported<WriteFRcpZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000253
Simon Pilgrimc7088682018-05-01 18:06:07 +0000254defm : SKLWriteResPair<WriteFRsqrt, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal square root estimate.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000255defm : SKLWriteResPair<WriteFRsqrtX,[SKLPort0], 4, [1], 1, 6>;
256defm : SKLWriteResPair<WriteFRsqrtY,[SKLPort0], 4, [1], 1, 7>;
257defm : X86WriteResPairUnsupported<WriteFRsqrtZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000258
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000259defm : SKLWriteResPair<WriteFMA, [SKLPort01], 4, [1], 1, 5>; // Fused Multiply Add.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000260defm : SKLWriteResPair<WriteFMAX, [SKLPort01], 4, [1], 1, 6>;
261defm : SKLWriteResPair<WriteFMAY, [SKLPort01], 4, [1], 1, 7>;
262defm : X86WriteResPairUnsupported<WriteFMAZ>;
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000263defm : SKLWriteResPair<WriteDPPD, [SKLPort5,SKLPort01], 9, [1,2], 3, 6>; // Floating point double dot product.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000264defm : SKLWriteResPair<WriteDPPS, [SKLPort5,SKLPort01], 13, [1,3], 4, 6>;
265defm : SKLWriteResPair<WriteDPPSY, [SKLPort5,SKLPort01], 13, [1,3], 4, 7>;
266defm : X86WriteResPairUnsupported<WriteDPPSZ>;
Simon Pilgrimd14d2e72018-04-20 21:16:05 +0000267defm : SKLWriteResPair<WriteFSign, [SKLPort0], 1>; // Floating point fabs/fchs.
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000268defm : SKLWriteResPair<WriteFRnd, [SKLPort01], 8, [2], 2, 6>; // Floating point rounding.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000269defm : SKLWriteResPair<WriteFRndY, [SKLPort01], 8, [2], 2, 7>;
270defm : X86WriteResPairUnsupported<WriteFRndZ>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000271defm : SKLWriteResPair<WriteFLogic, [SKLPort015], 1, [1], 1, 6>; // Floating point and/or/xor logicals.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000272defm : SKLWriteResPair<WriteFLogicY, [SKLPort015], 1, [1], 1, 7>;
273defm : X86WriteResPairUnsupported<WriteFLogicZ>;
Simon Pilgrim210286e2018-05-08 10:28:03 +0000274defm : SKLWriteResPair<WriteFTest, [SKLPort0], 2, [1], 1, 6>; // Floating point TEST instructions.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000275defm : SKLWriteResPair<WriteFTestY, [SKLPort0], 2, [1], 1, 7>;
276defm : X86WriteResPairUnsupported<WriteFTestZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000277defm : SKLWriteResPair<WriteFShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000278defm : SKLWriteResPair<WriteFShuffleY, [SKLPort5], 1, [1], 1, 7>;
279defm : X86WriteResPairUnsupported<WriteFShuffleZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000280defm : SKLWriteResPair<WriteFVarShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000281defm : SKLWriteResPair<WriteFVarShuffleY, [SKLPort5], 1, [1], 1, 7>;
282defm : X86WriteResPairUnsupported<WriteFVarShuffleZ>;
Simon Pilgrim06e16542018-04-22 18:35:53 +0000283defm : SKLWriteResPair<WriteFBlend, [SKLPort015], 1, [1], 1, 6>; // Floating point vector blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000284defm : SKLWriteResPair<WriteFBlendY, [SKLPort015], 1, [1], 1, 7>;
285defm : X86WriteResPairUnsupported<WriteFBlendZ>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000286defm : SKLWriteResPair<WriteFVarBlend, [SKLPort015], 2, [2], 2, 6>; // Fp vector variable blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000287defm : SKLWriteResPair<WriteFVarBlendY,[SKLPort015], 2, [2], 2, 7>;
288defm : X86WriteResPairUnsupported<WriteFVarBlendZ>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000289
290// FMA Scheduling helper class.
291// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
292
293// Vector integer operations.
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000294defm : X86WriteRes<WriteVecLoad, [SKLPort23], 5, [1], 1>;
295defm : X86WriteRes<WriteVecLoadX, [SKLPort23], 6, [1], 1>;
296defm : X86WriteRes<WriteVecLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000297defm : X86WriteRes<WriteVecLoadNT, [SKLPort23], 6, [1], 1>;
298defm : X86WriteRes<WriteVecLoadNTY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000299defm : X86WriteRes<WriteVecMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
300defm : X86WriteRes<WriteVecMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000301defm : X86WriteRes<WriteVecStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000302defm : X86WriteRes<WriteVecStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
303defm : X86WriteRes<WriteVecStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000304defm : X86WriteRes<WriteVecStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
305defm : X86WriteRes<WriteVecStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000306defm : X86WriteRes<WriteVecMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
307defm : X86WriteRes<WriteVecMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000308defm : X86WriteRes<WriteVecMove, [SKLPort05], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000309defm : X86WriteRes<WriteVecMoveX, [SKLPort015], 1, [1], 1>;
310defm : X86WriteRes<WriteVecMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000311defm : X86WriteRes<WriteVecMoveToGpr, [SKLPort0], 2, [1], 1>;
312defm : X86WriteRes<WriteVecMoveFromGpr, [SKLPort5], 1, [1], 1>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000313
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000314defm : SKLWriteResPair<WriteVecALU, [SKLPort05], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000315defm : SKLWriteResPair<WriteVecALUX, [SKLPort01], 1, [1], 1, 6>;
316defm : SKLWriteResPair<WriteVecALUY, [SKLPort01], 1, [1], 1, 7>;
317defm : X86WriteResPairUnsupported<WriteVecALUZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000318defm : SKLWriteResPair<WriteVecLogic, [SKLPort05], 1, [1], 1, 5>; // Vector integer and/or/xor.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000319defm : SKLWriteResPair<WriteVecLogicX,[SKLPort015], 1, [1], 1, 6>;
320defm : SKLWriteResPair<WriteVecLogicY,[SKLPort015], 1, [1], 1, 7>;
321defm : X86WriteResPairUnsupported<WriteVecLogicZ>;
Simon Pilgrim210286e2018-05-08 10:28:03 +0000322defm : SKLWriteResPair<WriteVecTest, [SKLPort0,SKLPort5], 3, [1,1], 2, 6>; // Vector integer TEST instructions.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000323defm : SKLWriteResPair<WriteVecTestY, [SKLPort0,SKLPort5], 3, [1,1], 2, 7>;
324defm : X86WriteResPairUnsupported<WriteVecTestZ>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000325defm : SKLWriteResPair<WriteVecIMul, [SKLPort0] , 4, [1], 1, 5>; // Vector integer multiply.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000326defm : SKLWriteResPair<WriteVecIMulX, [SKLPort01], 4, [1], 1, 6>;
327defm : SKLWriteResPair<WriteVecIMulY, [SKLPort01], 4, [1], 1, 7>;
328defm : X86WriteResPairUnsupported<WriteVecIMulZ>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000329defm : SKLWriteResPair<WritePMULLD, [SKLPort01], 10, [2], 2, 6>; // Vector PMULLD.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000330defm : SKLWriteResPair<WritePMULLDY, [SKLPort01], 10, [2], 2, 7>;
331defm : X86WriteResPairUnsupported<WritePMULLDZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000332defm : SKLWriteResPair<WriteShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000333defm : SKLWriteResPair<WriteShuffleX, [SKLPort5], 1, [1], 1, 6>;
334defm : SKLWriteResPair<WriteShuffleY, [SKLPort5], 1, [1], 1, 7>;
335defm : X86WriteResPairUnsupported<WriteShuffleZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000336defm : SKLWriteResPair<WriteVarShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000337defm : SKLWriteResPair<WriteVarShuffleX, [SKLPort5], 1, [1], 1, 6>;
338defm : SKLWriteResPair<WriteVarShuffleY, [SKLPort5], 1, [1], 1, 7>;
339defm : X86WriteResPairUnsupported<WriteVarShuffleZ>;
Simon Pilgrim06e16542018-04-22 18:35:53 +0000340defm : SKLWriteResPair<WriteBlend, [SKLPort5], 1, [1], 1, 6>; // Vector blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000341defm : SKLWriteResPair<WriteBlendY, [SKLPort5], 1, [1], 1, 7>;
342defm : X86WriteResPairUnsupported<WriteBlendZ>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000343defm : SKLWriteResPair<WriteVarBlend, [SKLPort015], 2, [2], 2, 6>; // Vector variable blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000344defm : SKLWriteResPair<WriteVarBlendY, [SKLPort015], 2, [2], 2, 6>;
345defm : X86WriteResPairUnsupported<WriteVarBlendZ>;
Simon Pilgrima41ae2f2018-04-22 10:39:16 +0000346defm : SKLWriteResPair<WriteMPSAD, [SKLPort5], 4, [2], 2, 6>; // Vector MPSAD.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000347defm : SKLWriteResPair<WriteMPSADY, [SKLPort5], 4, [2], 2, 7>;
348defm : X86WriteResPairUnsupported<WriteMPSADZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000349defm : SKLWriteResPair<WritePSADBW, [SKLPort5], 3, [1], 1, 5>; // Vector PSADBW.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000350defm : SKLWriteResPair<WritePSADBWX, [SKLPort5], 3, [1], 1, 6>;
351defm : SKLWriteResPair<WritePSADBWY, [SKLPort5], 3, [1], 1, 7>;
352defm : X86WriteResPairUnsupported<WritePSADBWZ>;
Simon Pilgrim27bc83e2018-04-24 18:49:25 +0000353defm : SKLWriteResPair<WritePHMINPOS, [SKLPort01], 4, [1], 1, 6>; // Vector PHMINPOS.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000354
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000355// Vector integer shifts.
356defm : SKLWriteResPair<WriteVecShift, [SKLPort0], 1, [1], 1, 5>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000357defm : X86WriteRes<WriteVecShiftX, [SKLPort5,SKLPort01], 2, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000358defm : X86WriteRes<WriteVecShiftY, [SKLPort5,SKLPort01], 4, [1,1], 2>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000359defm : X86WriteRes<WriteVecShiftXLd, [SKLPort01,SKLPort23], 7, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000360defm : X86WriteRes<WriteVecShiftYLd, [SKLPort01,SKLPort23], 8, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000361defm : X86WriteResPairUnsupported<WriteVecShiftZ>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000362
Clement Courbet7db69cc2018-06-11 14:37:53 +0000363defm : SKLWriteResPair<WriteVecShiftImm, [SKLPort0], 1, [1], 1, 5>; // Vector integer immediate shifts.
364defm : SKLWriteResPair<WriteVecShiftImmX, [SKLPort01], 1, [1], 1, 6>;
365defm : SKLWriteResPair<WriteVecShiftImmY, [SKLPort01], 1, [1], 1, 7>;
366defm : X86WriteResPairUnsupported<WriteVecShiftImmZ>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000367defm : SKLWriteResPair<WriteVarVecShift, [SKLPort01], 1, [1], 1, 6>; // Variable vector shifts.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000368defm : SKLWriteResPair<WriteVarVecShiftY, [SKLPort01], 1, [1], 1, 7>;
369defm : X86WriteResPairUnsupported<WriteVarVecShiftZ>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000370
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000371// Vector insert/extract operations.
372def : WriteRes<WriteVecInsert, [SKLPort5]> {
373 let Latency = 2;
374 let NumMicroOps = 2;
375 let ResourceCycles = [2];
376}
377def : WriteRes<WriteVecInsertLd, [SKLPort5,SKLPort23]> {
378 let Latency = 6;
379 let NumMicroOps = 2;
380}
Simon Pilgrim819f2182018-05-02 17:58:50 +0000381def: InstRW<[WriteVecInsertLd], (instregex "(V?)MOV(H|L)(PD|PS)rm")>;
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000382
383def : WriteRes<WriteVecExtract, [SKLPort0,SKLPort5]> {
384 let Latency = 3;
385 let NumMicroOps = 2;
386}
387def : WriteRes<WriteVecExtractSt, [SKLPort4,SKLPort5,SKLPort237]> {
388 let Latency = 2;
389 let NumMicroOps = 3;
390}
391
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000392// Conversion between integer and float.
Simon Pilgrim5647e892018-05-16 10:53:45 +0000393defm : SKLWriteResPair<WriteCvtSS2I, [SKLPort1], 3>;
394defm : SKLWriteResPair<WriteCvtPS2I, [SKLPort1], 3>;
395defm : SKLWriteResPair<WriteCvtPS2IY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000396defm : X86WriteResPairUnsupported<WriteCvtPS2IZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000397defm : SKLWriteResPair<WriteCvtSD2I, [SKLPort1], 3>;
398defm : SKLWriteResPair<WriteCvtPD2I, [SKLPort1], 3>;
399defm : SKLWriteResPair<WriteCvtPD2IY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000400defm : X86WriteResPairUnsupported<WriteCvtPD2IZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000401
402defm : SKLWriteResPair<WriteCvtI2SS, [SKLPort1], 4>;
403defm : SKLWriteResPair<WriteCvtI2PS, [SKLPort1], 4>;
404defm : SKLWriteResPair<WriteCvtI2PSY, [SKLPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000405defm : X86WriteResPairUnsupported<WriteCvtI2PSZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000406defm : SKLWriteResPair<WriteCvtI2SD, [SKLPort1], 4>;
407defm : SKLWriteResPair<WriteCvtI2PD, [SKLPort1], 4>;
408defm : SKLWriteResPair<WriteCvtI2PDY, [SKLPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000409defm : X86WriteResPairUnsupported<WriteCvtI2PDZ>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000410
411defm : SKLWriteResPair<WriteCvtSS2SD, [SKLPort1], 3>;
412defm : SKLWriteResPair<WriteCvtPS2PD, [SKLPort1], 3>;
413defm : SKLWriteResPair<WriteCvtPS2PDY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000414defm : X86WriteResPairUnsupported<WriteCvtPS2PDZ>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000415defm : SKLWriteResPair<WriteCvtSD2SS, [SKLPort1], 3>;
416defm : SKLWriteResPair<WriteCvtPD2PS, [SKLPort1], 3>;
417defm : SKLWriteResPair<WriteCvtPD2PSY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000418defm : X86WriteResPairUnsupported<WriteCvtPD2PSZ>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000419
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000420defm : X86WriteRes<WriteCvtPH2PS, [SKLPort5,SKLPort015], 5, [1,1], 2>;
421defm : X86WriteRes<WriteCvtPH2PSY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000422defm : X86WriteResUnsupported<WriteCvtPH2PSZ>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000423defm : X86WriteRes<WriteCvtPH2PSLd, [SKLPort23,SKLPort01], 9, [1,1], 2>;
424defm : X86WriteRes<WriteCvtPH2PSYLd, [SKLPort23,SKLPort01], 10, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000425defm : X86WriteResUnsupported<WriteCvtPH2PSZLd>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000426
427defm : X86WriteRes<WriteCvtPS2PH, [SKLPort5,SKLPort015], 5, [1,1], 2>;
428defm : X86WriteRes<WriteCvtPS2PHY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000429defm : X86WriteResUnsupported<WriteCvtPS2PHZ>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000430defm : X86WriteRes<WriteCvtPS2PHSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 6, [1,1,1,1], 4>;
431defm : X86WriteRes<WriteCvtPS2PHYSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 8, [1,1,1,1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000432defm : X86WriteResUnsupported<WriteCvtPS2PHZSt>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000433
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000434// Strings instructions.
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000435
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000436// Packed Compare Implicit Length Strings, Return Mask
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000437def : WriteRes<WritePCmpIStrM, [SKLPort0]> {
438 let Latency = 10;
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000439 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000440 let ResourceCycles = [3];
441}
442def : WriteRes<WritePCmpIStrMLd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000443 let Latency = 16;
444 let NumMicroOps = 4;
445 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000446}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000447
448// Packed Compare Explicit Length Strings, Return Mask
449def : WriteRes<WritePCmpEStrM, [SKLPort0, SKLPort5, SKLPort015, SKLPort0156]> {
450 let Latency = 19;
451 let NumMicroOps = 9;
452 let ResourceCycles = [4,3,1,1];
453}
454def : WriteRes<WritePCmpEStrMLd, [SKLPort0, SKLPort5,SKLPort23, SKLPort015, SKLPort0156]> {
455 let Latency = 25;
456 let NumMicroOps = 10;
457 let ResourceCycles = [4,3,1,1,1];
458}
459
460// Packed Compare Implicit Length Strings, Return Index
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000461def : WriteRes<WritePCmpIStrI, [SKLPort0]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000462 let Latency = 10;
463 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000464 let ResourceCycles = [3];
465}
466def : WriteRes<WritePCmpIStrILd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000467 let Latency = 16;
468 let NumMicroOps = 4;
469 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000470}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000471
472// Packed Compare Explicit Length Strings, Return Index
473def : WriteRes<WritePCmpEStrI, [SKLPort0, SKLPort5, SKLPort0156]> {
474 let Latency = 18;
475 let NumMicroOps = 8;
476 let ResourceCycles = [4,3,1];
477}
478def : WriteRes<WritePCmpEStrILd, [SKLPort0, SKLPort5, SKLPort23, SKLPort0156]> {
479 let Latency = 24;
480 let NumMicroOps = 9;
481 let ResourceCycles = [4,3,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000482}
483
Simon Pilgrima2f26782018-03-27 20:38:54 +0000484// MOVMSK Instructions.
Simon Pilgrimbf4c8c02018-05-04 14:54:33 +0000485def : WriteRes<WriteFMOVMSK, [SKLPort0]> { let Latency = 2; }
486def : WriteRes<WriteVecMOVMSK, [SKLPort0]> { let Latency = 2; }
487def : WriteRes<WriteVecMOVMSKY, [SKLPort0]> { let Latency = 2; }
488def : WriteRes<WriteMMXMOVMSK, [SKLPort0]> { let Latency = 2; }
Simon Pilgrima2f26782018-03-27 20:38:54 +0000489
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000490// AES instructions.
Simon Pilgrim7684e052018-03-22 13:18:08 +0000491def : WriteRes<WriteAESDecEnc, [SKLPort0]> { // Decryption, encryption.
492 let Latency = 4;
493 let NumMicroOps = 1;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000494 let ResourceCycles = [1];
495}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000496def : WriteRes<WriteAESDecEncLd, [SKLPort0, SKLPort23]> {
497 let Latency = 10;
498 let NumMicroOps = 2;
499 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000500}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000501
502def : WriteRes<WriteAESIMC, [SKLPort0]> { // InvMixColumn.
503 let Latency = 8;
504 let NumMicroOps = 2;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000505 let ResourceCycles = [2];
506}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000507def : WriteRes<WriteAESIMCLd, [SKLPort0, SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000508 let Latency = 14;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000509 let NumMicroOps = 3;
510 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000511}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000512
513def : WriteRes<WriteAESKeyGen, [SKLPort0, SKLPort5, SKLPort015]> { // Key Generation.
514 let Latency = 20;
515 let NumMicroOps = 11;
516 let ResourceCycles = [3,6,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000517}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000518def : WriteRes<WriteAESKeyGenLd, [SKLPort0, SKLPort5, SKLPort23, SKLPort015]> {
519 let Latency = 25;
520 let NumMicroOps = 11;
521 let ResourceCycles = [3,6,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000522}
523
524// Carry-less multiplication instructions.
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000525def : WriteRes<WriteCLMul, [SKLPort5]> {
526 let Latency = 6;
527 let NumMicroOps = 1;
528 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000529}
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000530def : WriteRes<WriteCLMulLd, [SKLPort5, SKLPort23]> {
531 let Latency = 12;
532 let NumMicroOps = 2;
533 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000534}
535
536// Catch-all for expensive system instructions.
537def : WriteRes<WriteSystem, [SKLPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
538
539// AVX2.
Simon Pilgrim819f2182018-05-02 17:58:50 +0000540defm : SKLWriteResPair<WriteFShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector shuffles.
541defm : SKLWriteResPair<WriteFVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector variable shuffles.
542defm : SKLWriteResPair<WriteShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector shuffles.
543defm : SKLWriteResPair<WriteVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector variable shuffles.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000544
545// Old microcoded instructions that nobody use.
546def : WriteRes<WriteMicrocoded, [SKLPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
547
548// Fence instructions.
549def : WriteRes<WriteFence, [SKLPort23, SKLPort4]>;
550
Craig Topper05242bf2018-04-21 18:07:36 +0000551// Load/store MXCSR.
552def : WriteRes<WriteLDMXCSR, [SKLPort0,SKLPort23,SKLPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
553def : WriteRes<WriteSTMXCSR, [SKLPort4,SKLPort5,SKLPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
554
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000555// Nop, not very useful expect it provides a model for nops!
556def : WriteRes<WriteNop, []>;
557
558////////////////////////////////////////////////////////////////////////////////
559// Horizontal add/sub instructions.
560////////////////////////////////////////////////////////////////////////////////
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000561
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000562defm : SKLWriteResPair<WriteFHAdd, [SKLPort5,SKLPort01], 6, [2,1], 3, 6>;
563defm : SKLWriteResPair<WriteFHAddY, [SKLPort5,SKLPort01], 6, [2,1], 3, 7>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000564defm : SKLWriteResPair<WritePHAdd, [SKLPort5,SKLPort05], 3, [2,1], 3, 5>;
565defm : SKLWriteResPair<WritePHAddX, [SKLPort5,SKLPort015], 3, [2,1], 3, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000566defm : SKLWriteResPair<WritePHAddY, [SKLPort5,SKLPort015], 3, [2,1], 3, 7>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000567
568// Remaining instrs.
569
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000570def SKLWriteResGroup1 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000571 let Latency = 1;
572 let NumMicroOps = 1;
573 let ResourceCycles = [1];
574}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000575def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDS(B|W)irr",
576 "MMX_PADDUS(B|W)irr",
577 "MMX_PAVG(B|W)irr",
578 "MMX_PCMPEQ(B|D|W)irr",
579 "MMX_PCMPGT(B|D|W)irr",
580 "MMX_P(MAX|MIN)SWirr",
581 "MMX_P(MAX|MIN)UBirr",
582 "MMX_PSUBS(B|W)irr",
583 "MMX_PSUBUS(B|W)irr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000584
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000585def SKLWriteResGroup3 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000586 let Latency = 1;
587 let NumMicroOps = 1;
588 let ResourceCycles = [1];
589}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000590def: InstRW<[SKLWriteResGroup3], (instregex "COM(P?)_FST0r",
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000591 "UCOM_F(P?)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000592
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000593def SKLWriteResGroup4 : SchedWriteRes<[SKLPort6]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000594 let Latency = 1;
595 let NumMicroOps = 1;
596 let ResourceCycles = [1];
597}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000598def: InstRW<[SKLWriteResGroup4], (instregex "JMP(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000599
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000600def SKLWriteResGroup6 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000601 let Latency = 1;
602 let NumMicroOps = 1;
603 let ResourceCycles = [1];
604}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000605def: InstRW<[SKLWriteResGroup6], (instrs FINCSTP, FNOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000606
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000607def SKLWriteResGroup7 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000608 let Latency = 1;
609 let NumMicroOps = 1;
610 let ResourceCycles = [1];
611}
Simon Pilgrim455d0b22018-04-23 13:24:17 +0000612def: InstRW<[SKLWriteResGroup7], (instrs CDQ, CQO, CLAC, STAC)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000613
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000614def SKLWriteResGroup8 : SchedWriteRes<[SKLPort15]> {
615 let Latency = 1;
616 let NumMicroOps = 1;
617 let ResourceCycles = [1];
618}
Simon Pilgrim6a47cdb2018-09-14 13:09:56 +0000619def: InstRW<[SKLWriteResGroup8], (instregex "ANDN(32|64)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000620
621def SKLWriteResGroup9 : SchedWriteRes<[SKLPort015]> {
622 let Latency = 1;
623 let NumMicroOps = 1;
624 let ResourceCycles = [1];
625}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000626def: InstRW<[SKLWriteResGroup9], (instregex "(V?)PADD(B|D|Q|W)(Y?)rr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000627 "VPBLENDD(Y?)rri",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000628 "(V?)PSUB(B|D|Q|W)(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000629
630def SKLWriteResGroup10 : SchedWriteRes<[SKLPort0156]> {
631 let Latency = 1;
632 let NumMicroOps = 1;
633 let ResourceCycles = [1];
634}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000635def: InstRW<[SKLWriteResGroup10], (instrs CBW, CWDE, CDQE,
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000636 CMC, STC,
637 SGDT64m,
638 SIDT64m,
639 SMSW16m,
640 STRm,
641 SYSCALL)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000642
643def SKLWriteResGroup11 : SchedWriteRes<[SKLPort4,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000644 let Latency = 1;
645 let NumMicroOps = 2;
646 let ResourceCycles = [1,1];
647}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000648def: InstRW<[SKLWriteResGroup11], (instrs FBSTPm, VMPTRSTm)>;
649def: InstRW<[SKLWriteResGroup11], (instregex "ST_FP(32|64|80)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000650
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000651def SKLWriteResGroup13 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000652 let Latency = 2;
653 let NumMicroOps = 2;
654 let ResourceCycles = [2];
655}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000656def: InstRW<[SKLWriteResGroup13], (instrs MMX_MOVQ2DQrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000657
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000658def SKLWriteResGroup14 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000659 let Latency = 2;
660 let NumMicroOps = 2;
661 let ResourceCycles = [2];
662}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000663def: InstRW<[SKLWriteResGroup14], (instrs FDECSTP,
664 MMX_MOVDQ2Qrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000665
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000666def SKLWriteResGroup15 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000667 let Latency = 2;
668 let NumMicroOps = 2;
669 let ResourceCycles = [2];
670}
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +0000671def: InstRW<[SKLWriteResGroup15], (instregex "ROL(8|16|32|64)r(1|i)",
672 "ROR(8|16|32|64)r(1|i)",
Craig Topperfc179c62018-03-22 04:23:41 +0000673 "SET(A|BE)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000674
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000675def SKLWriteResGroup17 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000676 let Latency = 2;
677 let NumMicroOps = 2;
678 let ResourceCycles = [2];
679}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000680def: InstRW<[SKLWriteResGroup17], (instrs LFENCE,
681 WAIT,
682 XGETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000683
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000684def SKLWriteResGroup20 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000685 let Latency = 2;
686 let NumMicroOps = 2;
687 let ResourceCycles = [1,1];
688}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000689def: InstRW<[SKLWriteResGroup20], (instregex "CLFLUSH")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000690
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000691def SKLWriteResGroup21 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000692 let Latency = 2;
693 let NumMicroOps = 2;
694 let ResourceCycles = [1,1];
695}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000696def: InstRW<[SKLWriteResGroup21], (instrs SFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000697
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000698def SKLWriteResGroup23 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000699 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000700 let NumMicroOps = 2;
701 let ResourceCycles = [1,1];
702}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000703def: InstRW<[SKLWriteResGroup23], (instrs CWD,
704 JCXZ, JECXZ, JRCXZ,
705 ADC8i8, SBB8i8)>;
706def: InstRW<[SKLWriteResGroup23], (instregex "ADC8ri",
Craig Topperfc179c62018-03-22 04:23:41 +0000707 "SBB8ri")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000708
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000709def SKLWriteResGroup25 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237]> {
710 let Latency = 2;
711 let NumMicroOps = 3;
712 let ResourceCycles = [1,1,1];
713}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000714def: InstRW<[SKLWriteResGroup25], (instrs FNSTCW16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000715
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000716def SKLWriteResGroup27 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort15]> {
717 let Latency = 2;
718 let NumMicroOps = 3;
719 let ResourceCycles = [1,1,1];
720}
721def: InstRW<[SKLWriteResGroup27], (instregex "MOVBE(16|32|64)mr")>;
722
723def SKLWriteResGroup28 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
724 let Latency = 2;
725 let NumMicroOps = 3;
726 let ResourceCycles = [1,1,1];
727}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000728def: InstRW<[SKLWriteResGroup28], (instrs PUSH16r, PUSH32r, PUSH64r, PUSH64i8,
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000729 STOSB, STOSL, STOSQ, STOSW)>;
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000730def: InstRW<[SKLWriteResGroup28], (instregex "PUSH(16|32|64)rmr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000731
732def SKLWriteResGroup29 : SchedWriteRes<[SKLPort1]> {
733 let Latency = 3;
734 let NumMicroOps = 1;
735 let ResourceCycles = [1];
736}
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000737def: InstRW<[SKLWriteResGroup29], (instregex "PDEP(32|64)rr",
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000738 "PEXT(32|64)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000739
Clement Courbet327fac42018-03-07 08:14:02 +0000740def SKLWriteResGroup29_16i : SchedWriteRes<[SKLPort1, SKLPort0156]> {
Craig Topperf846e2d2018-04-19 05:34:05 +0000741 let Latency = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000742 let NumMicroOps = 2;
743 let ResourceCycles = [1,1];
744}
Clement Courbet327fac42018-03-07 08:14:02 +0000745def: InstRW<[SKLWriteResGroup29_16i], (instrs IMUL16rri, IMUL16rri8)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000746
747def SKLWriteResGroup30 : SchedWriteRes<[SKLPort5]> {
748 let Latency = 3;
749 let NumMicroOps = 1;
750 let ResourceCycles = [1];
751}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000752def: InstRW<[SKLWriteResGroup30], (instregex "(ADD|SUB|SUBR)_(FPrST0|FST0r|FrST0)",
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000753 "VPBROADCAST(B|W)rr",
Simon Pilgrime480ed02018-05-07 18:25:19 +0000754 "(V?)PCMPGTQ(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000755
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000756def SKLWriteResGroup32 : SchedWriteRes<[SKLPort0,SKLPort0156]> {
757 let Latency = 3;
758 let NumMicroOps = 2;
759 let ResourceCycles = [1,1];
760}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000761def: InstRW<[SKLWriteResGroup32], (instrs FNSTSW16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000762
763def SKLWriteResGroup33 : SchedWriteRes<[SKLPort06]> {
764 let Latency = 3;
765 let NumMicroOps = 3;
766 let ResourceCycles = [3];
767}
Craig Topperfc179c62018-03-22 04:23:41 +0000768def: InstRW<[SKLWriteResGroup33], (instregex "ROL(8|16|32|64)rCL",
769 "ROR(8|16|32|64)rCL",
770 "SAR(8|16|32|64)rCL",
771 "SHL(8|16|32|64)rCL",
772 "SHR(8|16|32|64)rCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000773
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000774def SKLWriteResGroup35 : SchedWriteRes<[SKLPort0,SKLPort5]> {
775 let Latency = 3;
776 let NumMicroOps = 3;
777 let ResourceCycles = [1,2];
778}
Simon Pilgrim5e492d22018-04-19 17:32:10 +0000779def: InstRW<[SKLWriteResGroup35], (instregex "MMX_PH(ADD|SUB)SWrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000780
781def SKLWriteResGroup36 : SchedWriteRes<[SKLPort5,SKLPort01]> {
782 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000783 let NumMicroOps = 3;
784 let ResourceCycles = [2,1];
785}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000786def: InstRW<[SKLWriteResGroup36], (instregex "(V?)PHADDSW(Y?)rr",
787 "(V?)PHSUBSW(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000788
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000789def SKLWriteResGroup39 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
790 let Latency = 3;
791 let NumMicroOps = 3;
792 let ResourceCycles = [2,1];
793}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000794def: InstRW<[SKLWriteResGroup39], (instrs MMX_PACKSSDWirr,
795 MMX_PACKSSWBirr,
796 MMX_PACKUSWBirr)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000797
798def SKLWriteResGroup40 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
799 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000800 let NumMicroOps = 3;
801 let ResourceCycles = [1,2];
802}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000803def: InstRW<[SKLWriteResGroup40], (instregex "CLD")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000804
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000805def SKLWriteResGroup41 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
806 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000807 let NumMicroOps = 3;
808 let ResourceCycles = [1,2];
809}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000810def: InstRW<[SKLWriteResGroup41], (instrs MFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000811
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000812def SKLWriteResGroup42 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
813 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000814 let NumMicroOps = 3;
815 let ResourceCycles = [1,2];
816}
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +0000817def: InstRW<[SKLWriteResGroup42], (instregex "RCL(8|16|32|64)r(1|i)",
818 "RCR(8|16|32|64)r(1|i)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000819
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000820def SKLWriteResGroup43 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort237]> {
821 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000822 let NumMicroOps = 3;
823 let ResourceCycles = [1,1,1];
824}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000825def: InstRW<[SKLWriteResGroup43], (instrs FNSTSWm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000826
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000827def SKLWriteResGroup44 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> {
828 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000829 let NumMicroOps = 4;
830 let ResourceCycles = [1,1,2];
831}
Craig Topperf4cd9082018-01-19 05:47:32 +0000832def: InstRW<[SKLWriteResGroup44], (instregex "SET(A|BE)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000833
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000834def SKLWriteResGroup45 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237,SKLPort0156]> {
835 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000836 let NumMicroOps = 4;
837 let ResourceCycles = [1,1,1,1];
838}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000839def: InstRW<[SKLWriteResGroup45], (instregex "CALL(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000840
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000841def SKLWriteResGroup46 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06,SKLPort0156]> {
842 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000843 let NumMicroOps = 4;
844 let ResourceCycles = [1,1,1,1];
845}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000846def: InstRW<[SKLWriteResGroup46], (instrs CALL64pcrel32)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000847
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000848def SKLWriteResGroup47 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000849 let Latency = 4;
850 let NumMicroOps = 1;
851 let ResourceCycles = [1];
852}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000853def: InstRW<[SKLWriteResGroup47], (instregex "MUL_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000854
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000855def SKLWriteResGroup48 : SchedWriteRes<[SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000856 let Latency = 4;
857 let NumMicroOps = 1;
858 let ResourceCycles = [1];
859}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +0000860def: InstRW<[SKLWriteResGroup48], (instregex "(V?)CVTDQ2PS(Y?)rr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000861 "(V?)CVT(T?)PS2DQ(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000862
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000863def SKLWriteResGroup51 : SchedWriteRes<[SKLPort1,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000864 let Latency = 4;
865 let NumMicroOps = 2;
866 let ResourceCycles = [1,1];
867}
Craig Topperf846e2d2018-04-19 05:34:05 +0000868def: InstRW<[SKLWriteResGroup51], (instrs IMUL64r, MUL64r, MULX64rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000869
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000870def SKLWriteResGroup51_16 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
871 let Latency = 4;
872 let NumMicroOps = 4;
Craig Topperf846e2d2018-04-19 05:34:05 +0000873 let ResourceCycles = [1,1,2];
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000874}
Craig Topperfc179c62018-03-22 04:23:41 +0000875def: InstRW<[SKLWriteResGroup51_16], (instrs IMUL16r, MUL16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000876
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000877def SKLWriteResGroup53 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000878 let Latency = 4;
879 let NumMicroOps = 3;
880 let ResourceCycles = [1,1,1];
881}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000882def: InstRW<[SKLWriteResGroup53], (instregex "IST(T?)_FP(16|32|64)m",
883 "IST_F(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000884
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000885def SKLWriteResGroup54 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000886 let Latency = 4;
887 let NumMicroOps = 4;
888 let ResourceCycles = [4];
889}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000890def: InstRW<[SKLWriteResGroup54], (instrs FNCLEX)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000891
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000892def SKLWriteResGroup55 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000893 let Latency = 4;
894 let NumMicroOps = 4;
895 let ResourceCycles = [1,3];
896}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000897def: InstRW<[SKLWriteResGroup55], (instrs PAUSE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000898
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000899def SKLWriteResGroup56 : SchedWriteRes<[SKLPort015,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000900 let Latency = 4;
901 let NumMicroOps = 4;
902 let ResourceCycles = [1,3];
903}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000904def: InstRW<[SKLWriteResGroup56], (instrs VZEROUPPER)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000905
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000906def SKLWriteResGroup57 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000907 let Latency = 4;
908 let NumMicroOps = 4;
909 let ResourceCycles = [1,1,2];
910}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000911def: InstRW<[SKLWriteResGroup57], (instregex "LAR(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000912
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000913def SKLWriteResGroup58 : SchedWriteRes<[SKLPort23]> {
914 let Latency = 5;
915 let NumMicroOps = 1;
916 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000917}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000918def: InstRW<[SKLWriteResGroup58], (instregex "MOVSX(16|32|64)rm(8|16|32)",
919 "MOVZX(16|32|64)rm(8|16)",
Simon Pilgrim37334ea2018-04-21 21:59:36 +0000920 "(V?)MOVDDUPrm")>; // TODO: Should this be SKLWriteResGroup67?
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000921
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000922def SKLWriteResGroup59 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000923 let Latency = 5;
924 let NumMicroOps = 2;
925 let ResourceCycles = [1,1];
926}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000927def: InstRW<[SKLWriteResGroup59], (instrs MMX_CVTPI2PDirr,
928 CVTDQ2PDrr,
929 VCVTDQ2PDrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000930
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000931def SKLWriteResGroup60 : SchedWriteRes<[SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000932 let Latency = 5;
933 let NumMicroOps = 2;
934 let ResourceCycles = [1,1];
935}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000936def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVT(T?)PD2PIirr",
937 "MMX_CVT(T?)PS2PIirr",
938 "(V?)CVT(T?)PD2DQrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000939 "(V?)CVTPD2PSrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000940 "(V?)CVTPS2PDrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000941 "(V?)CVTSD2SSrr",
942 "(V?)CVTSI642SDrr",
943 "(V?)CVTSI2SDrr",
944 "(V?)CVTSI2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000945 "(V?)CVTSS2SDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000946
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000947def SKLWriteResGroup61 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000948 let Latency = 5;
949 let NumMicroOps = 3;
950 let ResourceCycles = [1,1,1];
951}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000952def: InstRW<[SKLWriteResGroup61], (instregex "STR(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000953
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000954def SKLWriteResGroup62 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +0000955 let Latency = 4;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000956 let NumMicroOps = 3;
957 let ResourceCycles = [1,1,1];
958}
Craig Topper4a3be6e2018-03-22 19:22:51 +0000959def: InstRW<[SKLWriteResGroup62], (instrs IMUL32r, MUL32r, MULX32rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000960
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000961def SKLWriteResGroup63 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000962 let Latency = 5;
963 let NumMicroOps = 5;
964 let ResourceCycles = [1,4];
965}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000966def: InstRW<[SKLWriteResGroup63], (instrs XSETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000967
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000968def SKLWriteResGroup65 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000969 let Latency = 5;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000970 let NumMicroOps = 6;
971 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000972}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000973def: InstRW<[SKLWriteResGroup65], (instregex "PUSHF(16|64)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000974
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000975def SKLWriteResGroup67 : SchedWriteRes<[SKLPort23]> {
976 let Latency = 6;
977 let NumMicroOps = 1;
978 let ResourceCycles = [1];
979}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000980def: InstRW<[SKLWriteResGroup67], (instrs VBROADCASTSSrm,
981 VPBROADCASTDrm,
982 VPBROADCASTQrm)>;
983def: InstRW<[SKLWriteResGroup67], (instregex "(V?)MOVSHDUPrm",
984 "(V?)MOVSLDUPrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000985
986def SKLWriteResGroup68 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000987 let Latency = 6;
988 let NumMicroOps = 2;
989 let ResourceCycles = [2];
990}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000991def: InstRW<[SKLWriteResGroup68], (instrs MMX_CVTPI2PSirr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000992
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000993def SKLWriteResGroup69 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000994 let Latency = 6;
995 let NumMicroOps = 2;
996 let ResourceCycles = [1,1];
997}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000998def: InstRW<[SKLWriteResGroup69], (instrs MMX_PADDSBirm,
999 MMX_PADDSWirm,
1000 MMX_PADDUSBirm,
1001 MMX_PADDUSWirm,
1002 MMX_PAVGBirm,
1003 MMX_PAVGWirm,
1004 MMX_PCMPEQBirm,
1005 MMX_PCMPEQDirm,
1006 MMX_PCMPEQWirm,
1007 MMX_PCMPGTBirm,
1008 MMX_PCMPGTDirm,
1009 MMX_PCMPGTWirm,
1010 MMX_PMAXSWirm,
1011 MMX_PMAXUBirm,
1012 MMX_PMINSWirm,
1013 MMX_PMINUBirm,
1014 MMX_PSUBSBirm,
1015 MMX_PSUBSWirm,
1016 MMX_PSUBUSBirm,
1017 MMX_PSUBUSWirm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001018
Craig Topper58afb4e2018-03-22 21:10:07 +00001019def SKLWriteResGroup70 : SchedWriteRes<[SKLPort0,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001020 let Latency = 6;
1021 let NumMicroOps = 2;
1022 let ResourceCycles = [1,1];
1023}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001024def: InstRW<[SKLWriteResGroup70], (instregex "(V?)CVTSS2SI(64)?rr",
1025 "(V?)CVT(T?)SD2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001026
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001027def SKLWriteResGroup72 : SchedWriteRes<[SKLPort6,SKLPort23]> {
1028 let Latency = 6;
1029 let NumMicroOps = 2;
1030 let ResourceCycles = [1,1];
1031}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001032def: InstRW<[SKLWriteResGroup72], (instrs FARJMP64)>;
1033def: InstRW<[SKLWriteResGroup72], (instregex "JMP(16|32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001034
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001035def SKLWriteResGroup74 : SchedWriteRes<[SKLPort23,SKLPort06]> {
1036 let Latency = 6;
1037 let NumMicroOps = 2;
1038 let ResourceCycles = [1,1];
1039}
Simon Pilgrimeb609092018-04-23 22:19:55 +00001040def: InstRW<[SKLWriteResGroup74], (instregex "BT(16|32|64)mi8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001041
1042def SKLWriteResGroup75 : SchedWriteRes<[SKLPort23,SKLPort15]> {
1043 let Latency = 6;
1044 let NumMicroOps = 2;
1045 let ResourceCycles = [1,1];
1046}
Craig Topperfc179c62018-03-22 04:23:41 +00001047def: InstRW<[SKLWriteResGroup75], (instregex "ANDN(32|64)rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001048 "MOVBE(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001049
1050def SKLWriteResGroup76 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1051 let Latency = 6;
1052 let NumMicroOps = 2;
1053 let ResourceCycles = [1,1];
1054}
Craig Topper2d451e72018-03-18 08:38:06 +00001055def: InstRW<[SKLWriteResGroup76], (instrs POP16r, POP32r, POP64r)>;
Craig Topperf0d04262018-04-06 16:16:48 +00001056def: InstRW<[SKLWriteResGroup76], (instregex "POP(16|32|64)rmr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001057
Craig Topper58afb4e2018-03-22 21:10:07 +00001058def SKLWriteResGroup78 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001059 let Latency = 6;
1060 let NumMicroOps = 3;
1061 let ResourceCycles = [2,1];
1062}
Craig Topperfc179c62018-03-22 04:23:41 +00001063def: InstRW<[SKLWriteResGroup78], (instregex "(V?)CVTSI642SSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001064
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001065def SKLWriteResGroup80 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001066 let Latency = 6;
1067 let NumMicroOps = 4;
1068 let ResourceCycles = [1,1,1,1];
1069}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001070def: InstRW<[SKLWriteResGroup80], (instregex "SLDT(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001071
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001072def SKLWriteResGroup82 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1073 let Latency = 6;
1074 let NumMicroOps = 4;
1075 let ResourceCycles = [1,1,1,1];
1076}
Craig Topperfc179c62018-03-22 04:23:41 +00001077def: InstRW<[SKLWriteResGroup82], (instregex "BTC(16|32|64)mi8",
1078 "BTR(16|32|64)mi8",
1079 "BTS(16|32|64)mi8",
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +00001080 "SAR(8|16|32|64)m(1|i)",
1081 "SHL(8|16|32|64)m(1|i)",
1082 "SHR(8|16|32|64)m(1|i)")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001083
1084def SKLWriteResGroup83 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1085 let Latency = 6;
1086 let NumMicroOps = 4;
1087 let ResourceCycles = [1,1,1,1];
1088}
Craig Topperf0d04262018-04-06 16:16:48 +00001089def: InstRW<[SKLWriteResGroup83], (instregex "POP(16|32|64)rmm",
1090 "PUSH(16|32|64)rmm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001091
1092def SKLWriteResGroup84 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001093 let Latency = 6;
1094 let NumMicroOps = 6;
1095 let ResourceCycles = [1,5];
1096}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001097def: InstRW<[SKLWriteResGroup84], (instrs STD)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001098
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001099def SKLWriteResGroup85 : SchedWriteRes<[SKLPort23]> {
1100 let Latency = 7;
1101 let NumMicroOps = 1;
1102 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001103}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001104def: InstRW<[SKLWriteResGroup85], (instregex "LD_F(32|64|80)m")>;
1105def: InstRW<[SKLWriteResGroup85], (instrs VBROADCASTF128,
1106 VBROADCASTI128,
1107 VBROADCASTSDYrm,
1108 VBROADCASTSSYrm,
1109 VMOVDDUPYrm,
1110 VMOVSHDUPYrm,
1111 VMOVSLDUPYrm,
1112 VPBROADCASTDYrm,
1113 VPBROADCASTQYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001114
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001115def SKLWriteResGroup86 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001116 let Latency = 7;
1117 let NumMicroOps = 2;
1118 let ResourceCycles = [1,1];
1119}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001120def: InstRW<[SKLWriteResGroup86], (instrs VCVTDQ2PDYrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001121
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001122def SKLWriteResGroup88 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001123 let Latency = 6;
1124 let NumMicroOps = 2;
1125 let ResourceCycles = [1,1];
1126}
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001127def: InstRW<[SKLWriteResGroup88], (instregex "(V?)PMOV(SX|ZX)BDrm",
1128 "(V?)PMOV(SX|ZX)BQrm",
1129 "(V?)PMOV(SX|ZX)BWrm",
1130 "(V?)PMOV(SX|ZX)DQrm",
1131 "(V?)PMOV(SX|ZX)WDrm",
1132 "(V?)PMOV(SX|ZX)WQrm")>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001133
Craig Topper58afb4e2018-03-22 21:10:07 +00001134def SKLWriteResGroup89 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001135 let Latency = 7;
1136 let NumMicroOps = 2;
1137 let ResourceCycles = [1,1];
1138}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001139def: InstRW<[SKLWriteResGroup89], (instrs VCVTPD2PSYrr,
1140 VCVTPS2PDYrr,
1141 VCVTPD2DQYrr,
1142 VCVTTPD2DQYrr)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001143
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001144def SKLWriteResGroup91 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1145 let Latency = 7;
1146 let NumMicroOps = 2;
1147 let ResourceCycles = [1,1];
1148}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001149def: InstRW<[SKLWriteResGroup91], (instrs VINSERTF128rm,
1150 VINSERTI128rm,
1151 VPBLENDDrmi)>;
1152def: InstRW<[SKLWriteResGroup91], (instregex "(V?)PADD(B|D|Q|W)rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001153 "(V?)PSUB(B|D|Q|W)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001154
1155def SKLWriteResGroup92 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1156 let Latency = 7;
1157 let NumMicroOps = 3;
1158 let ResourceCycles = [2,1];
1159}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001160def: InstRW<[SKLWriteResGroup92], (instrs MMX_PACKSSDWirm,
1161 MMX_PACKSSWBirm,
1162 MMX_PACKUSWBirm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001163
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001164def SKLWriteResGroup94 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1165 let Latency = 7;
1166 let NumMicroOps = 3;
1167 let ResourceCycles = [1,2];
1168}
Craig Topper3b0b96c2018-04-05 21:16:26 +00001169def: InstRW<[SKLWriteResGroup94], (instrs LEAVE, LEAVE64,
1170 SCASB, SCASL, SCASQ, SCASW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001171
Craig Topper58afb4e2018-03-22 21:10:07 +00001172def SKLWriteResGroup95 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001173 let Latency = 7;
1174 let NumMicroOps = 3;
1175 let ResourceCycles = [1,1,1];
1176}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001177def: InstRW<[SKLWriteResGroup95], (instregex "(V?)CVTTSS2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001178
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001179def SKLWriteResGroup96 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001180 let Latency = 7;
1181 let NumMicroOps = 3;
1182 let ResourceCycles = [1,1,1];
1183}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001184def: InstRW<[SKLWriteResGroup96], (instrs FLDCW16m)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001185
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001186def SKLWriteResGroup98 : SchedWriteRes<[SKLPort6,SKLPort23,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001187 let Latency = 7;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001188 let NumMicroOps = 3;
1189 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001190}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001191def: InstRW<[SKLWriteResGroup98], (instrs LRETQ, RETQ)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001192
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001193def SKLWriteResGroup100 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1194 let Latency = 7;
1195 let NumMicroOps = 5;
1196 let ResourceCycles = [1,1,1,2];
1197}
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +00001198def: InstRW<[SKLWriteResGroup100], (instregex "ROL(8|16|32|64)m(1|i)",
1199 "ROR(8|16|32|64)m(1|i)")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001200
1201def SKLWriteResGroup101 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1202 let Latency = 7;
1203 let NumMicroOps = 5;
1204 let ResourceCycles = [1,1,1,2];
1205}
Craig Topper13a16502018-03-19 00:56:09 +00001206def: InstRW<[SKLWriteResGroup101], (instregex "XADD(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001207
1208def SKLWriteResGroup102 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1209 let Latency = 7;
1210 let NumMicroOps = 5;
1211 let ResourceCycles = [1,1,1,1,1];
1212}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001213def: InstRW<[SKLWriteResGroup102], (instregex "CALL(16|32|64)m")>;
1214def: InstRW<[SKLWriteResGroup102], (instrs FARCALL64)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001215
1216def SKLWriteResGroup103 : SchedWriteRes<[SKLPort6,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001217 let Latency = 7;
1218 let NumMicroOps = 7;
1219 let ResourceCycles = [1,3,1,2];
1220}
Craig Topper2d451e72018-03-18 08:38:06 +00001221def: InstRW<[SKLWriteResGroup103], (instrs LOOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001222
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001223def SKLWriteResGroup107 : SchedWriteRes<[SKLPort1,SKLPort23]> {
1224 let Latency = 8;
1225 let NumMicroOps = 2;
1226 let ResourceCycles = [1,1];
1227}
Simon Pilgrimf33d9052018-03-26 18:19:28 +00001228def: InstRW<[SKLWriteResGroup107], (instregex "PDEP(32|64)rm",
1229 "PEXT(32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001230
1231def SKLWriteResGroup107_16 : SchedWriteRes<[SKLPort1, SKLPort0156, SKLPort23]> {
Craig Topperb369cdb2018-01-25 06:57:42 +00001232 let Latency = 8;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001233 let NumMicroOps = 3;
Simon Pilgrim31a96332018-03-24 20:40:14 +00001234 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001235}
Craig Topperf846e2d2018-04-19 05:34:05 +00001236def: InstRW<[SKLWriteResGroup107_16], (instrs IMUL16rmi, IMUL16rmi8)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001237
Craig Topperf846e2d2018-04-19 05:34:05 +00001238def SKLWriteResGroup107_16_2 : SchedWriteRes<[SKLPort1, SKLPort06, SKLPort0156, SKLPort23]> {
1239 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001240 let NumMicroOps = 5;
Craig Topperf846e2d2018-04-19 05:34:05 +00001241 let ResourceCycles = [1,1,2,1];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001242}
Craig Topperfc179c62018-03-22 04:23:41 +00001243def: InstRW<[SKLWriteResGroup107_16_2], (instrs IMUL16m, MUL16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001244
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001245def SKLWriteResGroup108 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1246 let Latency = 8;
1247 let NumMicroOps = 2;
1248 let ResourceCycles = [1,1];
1249}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001250def: InstRW<[SKLWriteResGroup108], (instregex "FCOM(P?)(32|64)m")>;
1251def: InstRW<[SKLWriteResGroup108], (instrs VPBROADCASTBYrm,
1252 VPBROADCASTWYrm,
1253 VPMOVSXBDYrm,
1254 VPMOVSXBQYrm,
1255 VPMOVSXWQYrm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001256
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001257def SKLWriteResGroup110 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1258 let Latency = 8;
1259 let NumMicroOps = 2;
1260 let ResourceCycles = [1,1];
1261}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001262def: InstRW<[SKLWriteResGroup110], (instrs VPBLENDDYrmi)>;
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001263def: InstRW<[SKLWriteResGroup110], (instregex "VPADD(B|D|Q|W)Yrm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001264 "VPSUB(B|D|Q|W)Yrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001265
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001266def SKLWriteResGroup112 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1267 let Latency = 8;
1268 let NumMicroOps = 4;
1269 let ResourceCycles = [1,2,1];
1270}
Simon Pilgrim5e492d22018-04-19 17:32:10 +00001271def: InstRW<[SKLWriteResGroup112], (instregex "MMX_PH(ADD|SUB)SWrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001272
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001273def SKLWriteResGroup115 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06]> {
1274 let Latency = 8;
1275 let NumMicroOps = 5;
1276 let ResourceCycles = [1,1,3];
1277}
Craig Topper13a16502018-03-19 00:56:09 +00001278def: InstRW<[SKLWriteResGroup115], (instregex "ROR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001279
1280def SKLWriteResGroup116 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1281 let Latency = 8;
1282 let NumMicroOps = 5;
1283 let ResourceCycles = [1,1,1,2];
1284}
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +00001285def: InstRW<[SKLWriteResGroup116], (instregex "RCL(8|16|32|64)m(1|i)",
1286 "RCR(8|16|32|64)m(1|i)")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001287
1288def SKLWriteResGroup117 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1289 let Latency = 8;
1290 let NumMicroOps = 6;
1291 let ResourceCycles = [1,1,1,3];
1292}
Craig Topperfc179c62018-03-22 04:23:41 +00001293def: InstRW<[SKLWriteResGroup117], (instregex "ROL(8|16|32|64)mCL",
1294 "SAR(8|16|32|64)mCL",
1295 "SHL(8|16|32|64)mCL",
1296 "SHR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001297
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001298def SKLWriteResGroup119 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1299 let Latency = 8;
1300 let NumMicroOps = 6;
1301 let ResourceCycles = [1,1,1,2,1];
1302}
Simon Pilgrim0c0336e2018-05-17 12:43:42 +00001303def: SchedAlias<WriteADCRMW, SKLWriteResGroup119>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001304
1305def SKLWriteResGroup120 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1306 let Latency = 9;
1307 let NumMicroOps = 2;
1308 let ResourceCycles = [1,1];
1309}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001310def: InstRW<[SKLWriteResGroup120], (instrs MMX_CVTPI2PSirm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001311
1312def SKLWriteResGroup121 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1313 let Latency = 9;
1314 let NumMicroOps = 2;
1315 let ResourceCycles = [1,1];
1316}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001317def: InstRW<[SKLWriteResGroup121], (instrs PCMPGTQrm,
1318 VPCMPGTQrm,
1319 VPMOVSXBWYrm,
1320 VPMOVSXDQYrm,
1321 VPMOVSXWDYrm,
1322 VPMOVZXWDYrm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001323
Craig Topper58afb4e2018-03-22 21:10:07 +00001324def SKLWriteResGroup123 : SchedWriteRes<[SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001325 let Latency = 9;
1326 let NumMicroOps = 2;
1327 let ResourceCycles = [1,1];
1328}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001329def: InstRW<[SKLWriteResGroup123], (instregex "MMX_CVT(T?)PS2PIirm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001330 "(V?)CVTPS2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001331
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001332def SKLWriteResGroup127 : SchedWriteRes<[SKLPort1,SKLPort5,SKLPort23]> {
1333 let Latency = 9;
1334 let NumMicroOps = 3;
1335 let ResourceCycles = [1,1,1];
1336}
Craig Topper4a3be6e2018-03-22 19:22:51 +00001337def: InstRW<[SKLWriteResGroup127], (instrs IMUL64m, MUL64m, MULX64rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001338
1339def SKLWriteResGroup128 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001340 let Latency = 9;
1341 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001342 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001343}
Craig Topperfc179c62018-03-22 04:23:41 +00001344def: InstRW<[SKLWriteResGroup128], (instregex "(V?)PHADDSWrm",
1345 "(V?)PHSUBSWrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001346
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001347def SKLWriteResGroup131 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1348 let Latency = 9;
1349 let NumMicroOps = 5;
1350 let ResourceCycles = [1,2,1,1];
1351}
Craig Topperfc179c62018-03-22 04:23:41 +00001352def: InstRW<[SKLWriteResGroup131], (instregex "LAR(16|32|64)rm",
1353 "LSL(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001354
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001355def SKLWriteResGroup133 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1356 let Latency = 10;
1357 let NumMicroOps = 2;
1358 let ResourceCycles = [1,1];
1359}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001360def: InstRW<[SKLWriteResGroup133], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001361 "ILD_F(16|32|64)m")>;
1362def: InstRW<[SKLWriteResGroup133], (instrs VPCMPGTQYrm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001363
1364def SKLWriteResGroup134 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1365 let Latency = 10;
1366 let NumMicroOps = 2;
1367 let ResourceCycles = [1,1];
1368}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001369def: InstRW<[SKLWriteResGroup134], (instregex "(V?)CVTDQ2PSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001370 "(V?)CVTPS2DQrm",
1371 "(V?)CVTSS2SDrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001372 "(V?)CVTTPS2DQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001373
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001374def SKLWriteResGroup138 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1375 let Latency = 10;
1376 let NumMicroOps = 3;
1377 let ResourceCycles = [1,1,1];
1378}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001379def: InstRW<[SKLWriteResGroup138], (instrs MMX_CVTPI2PDirm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001380
Craig Topper58afb4e2018-03-22 21:10:07 +00001381def SKLWriteResGroup139 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001382 let Latency = 10;
1383 let NumMicroOps = 3;
1384 let ResourceCycles = [1,1,1];
1385}
Craig Topperfc179c62018-03-22 04:23:41 +00001386def: InstRW<[SKLWriteResGroup139], (instregex "(V?)CVTSD2SSrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001387
1388def SKLWriteResGroup140 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001389 let Latency = 10;
1390 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001391 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001392}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001393def: InstRW<[SKLWriteResGroup140], (instrs VPHADDSWYrm,
1394 VPHSUBSWYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001395
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001396def SKLWriteResGroup142 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +00001397 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001398 let NumMicroOps = 4;
1399 let ResourceCycles = [1,1,1,1];
1400}
Craig Topperf846e2d2018-04-19 05:34:05 +00001401def: InstRW<[SKLWriteResGroup142], (instrs IMUL32m, MUL32m, MULX32rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001402
1403def SKLWriteResGroup143 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1404 let Latency = 10;
1405 let NumMicroOps = 8;
1406 let ResourceCycles = [1,1,1,1,1,3];
1407}
Craig Topper13a16502018-03-19 00:56:09 +00001408def: InstRW<[SKLWriteResGroup143], (instregex "XCHG(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001409
Craig Topper8104f262018-04-02 05:33:28 +00001410def SKLWriteResGroup145 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001411 let Latency = 11;
1412 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001413 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001414}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001415def : SchedAlias<WriteFDivX, SKLWriteResGroup145>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001416
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001417def SKLWriteResGroup146 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001418 let Latency = 11;
1419 let NumMicroOps = 2;
1420 let ResourceCycles = [1,1];
1421}
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00001422def: InstRW<[SKLWriteResGroup146], (instregex "MUL_F(32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001423
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001424def SKLWriteResGroup147 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1425 let Latency = 11;
1426 let NumMicroOps = 2;
1427 let ResourceCycles = [1,1];
1428}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001429def: InstRW<[SKLWriteResGroup147], (instrs VCVTDQ2PSYrm,
1430 VCVTPS2PDYrm,
1431 VCVTPS2DQYrm,
1432 VCVTTPS2DQYrm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001433
1434def SKLWriteResGroup149 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1435 let Latency = 11;
1436 let NumMicroOps = 3;
1437 let ResourceCycles = [2,1];
1438}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001439def: InstRW<[SKLWriteResGroup149], (instregex "FICOM(P?)(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001440
1441def SKLWriteResGroup150 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1442 let Latency = 11;
1443 let NumMicroOps = 3;
1444 let ResourceCycles = [1,1,1];
1445}
Craig Topperfc179c62018-03-22 04:23:41 +00001446def: InstRW<[SKLWriteResGroup150], (instregex "(V?)CVTDQ2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001447
Craig Topper58afb4e2018-03-22 21:10:07 +00001448def SKLWriteResGroup151 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001449 let Latency = 11;
1450 let NumMicroOps = 3;
1451 let ResourceCycles = [1,1,1];
1452}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001453def: InstRW<[SKLWriteResGroup151], (instregex "(V?)CVTSS2SI64rm",
1454 "(V?)CVT(T?)SD2SI(64)?rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001455 "VCVTTSS2SI64rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001456 "(V?)CVT(T?)SS2SIrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001457
Craig Topper58afb4e2018-03-22 21:10:07 +00001458def SKLWriteResGroup152 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001459 let Latency = 11;
1460 let NumMicroOps = 3;
1461 let ResourceCycles = [1,1,1];
1462}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001463def: InstRW<[SKLWriteResGroup152], (instrs CVTPD2PSrm,
1464 CVTPD2DQrm,
1465 CVTTPD2DQrm,
1466 MMX_CVTPD2PIirm,
1467 MMX_CVTTPD2PIirm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001468
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001469def SKLWriteResGroup154 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001470 let Latency = 11;
1471 let NumMicroOps = 7;
1472 let ResourceCycles = [2,3,2];
1473}
Craig Topperfc179c62018-03-22 04:23:41 +00001474def: InstRW<[SKLWriteResGroup154], (instregex "RCL(16|32|64)rCL",
1475 "RCR(16|32|64)rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001476
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001477def SKLWriteResGroup155 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001478 let Latency = 11;
1479 let NumMicroOps = 9;
1480 let ResourceCycles = [1,5,1,2];
1481}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001482def: InstRW<[SKLWriteResGroup155], (instrs RCL8rCL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001483
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001484def SKLWriteResGroup156 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001485 let Latency = 11;
1486 let NumMicroOps = 11;
1487 let ResourceCycles = [2,9];
1488}
Craig Topperfc179c62018-03-22 04:23:41 +00001489def: InstRW<[SKLWriteResGroup156], (instrs LOOPE, LOOPNE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001490
Craig Topper58afb4e2018-03-22 21:10:07 +00001491def SKLWriteResGroup160 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001492 let Latency = 12;
1493 let NumMicroOps = 4;
1494 let ResourceCycles = [1,1,1,1];
1495}
1496def: InstRW<[SKLWriteResGroup160], (instregex "CVTTSS2SI64rm")>;
1497
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001498def SKLWriteResGroup162 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001499 let Latency = 13;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001500 let NumMicroOps = 3;
1501 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001502}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001503def: InstRW<[SKLWriteResGroup162], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001504
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001505def SKLWriteResGroup163 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1506 let Latency = 13;
1507 let NumMicroOps = 3;
1508 let ResourceCycles = [1,1,1];
1509}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001510def: InstRW<[SKLWriteResGroup163], (instrs VCVTDQ2PDYrm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001511
Craig Topper8104f262018-04-02 05:33:28 +00001512def SKLWriteResGroup166 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001513 let Latency = 14;
1514 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001515 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001516}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001517def : SchedAlias<WriteFDiv64, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
1518def : SchedAlias<WriteFDiv64X, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001519
Craig Topper8104f262018-04-02 05:33:28 +00001520def SKLWriteResGroup166_1 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
1521 let Latency = 14;
1522 let NumMicroOps = 1;
1523 let ResourceCycles = [1,5];
1524}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001525def : SchedAlias<WriteFDiv64Y, SKLWriteResGroup166_1>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001526
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001527def SKLWriteResGroup169 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1528 let Latency = 14;
1529 let NumMicroOps = 3;
1530 let ResourceCycles = [1,1,1];
1531}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001532def: InstRW<[SKLWriteResGroup169], (instregex "MUL_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001533
1534def SKLWriteResGroup170 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001535 let Latency = 14;
1536 let NumMicroOps = 10;
1537 let ResourceCycles = [2,4,1,3];
1538}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001539def: InstRW<[SKLWriteResGroup170], (instrs RCR8rCL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001540
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001541def SKLWriteResGroup171 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001542 let Latency = 15;
1543 let NumMicroOps = 1;
1544 let ResourceCycles = [1];
1545}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001546def: InstRW<[SKLWriteResGroup171], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001547
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001548def SKLWriteResGroup174 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1549 let Latency = 15;
1550 let NumMicroOps = 10;
1551 let ResourceCycles = [1,1,1,5,1,1];
1552}
Craig Topper13a16502018-03-19 00:56:09 +00001553def: InstRW<[SKLWriteResGroup174], (instregex "RCL(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001554
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001555def SKLWriteResGroup177 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1556 let Latency = 16;
1557 let NumMicroOps = 14;
1558 let ResourceCycles = [1,1,1,4,2,5];
1559}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001560def: InstRW<[SKLWriteResGroup177], (instrs CMPXCHG8B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001561
1562def SKLWriteResGroup178 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001563 let Latency = 16;
1564 let NumMicroOps = 16;
1565 let ResourceCycles = [16];
1566}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001567def: InstRW<[SKLWriteResGroup178], (instrs VZEROALL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001568
Craig Topper8104f262018-04-02 05:33:28 +00001569def SKLWriteResGroup179 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001570 let Latency = 17;
1571 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001572 let ResourceCycles = [1,1,5];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001573}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001574def : SchedAlias<WriteFDivXLd, SKLWriteResGroup179>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001575
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001576def SKLWriteResGroup180 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001577 let Latency = 17;
1578 let NumMicroOps = 15;
1579 let ResourceCycles = [2,1,2,4,2,4];
1580}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001581def: InstRW<[SKLWriteResGroup180], (instrs XCH_F)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001582
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001583def SKLWriteResGroup184 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001584 let Latency = 18;
1585 let NumMicroOps = 8;
1586 let ResourceCycles = [1,1,1,5];
1587}
Craig Topperfc179c62018-03-22 04:23:41 +00001588def: InstRW<[SKLWriteResGroup184], (instrs CPUID, RDTSC)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001589
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001590def SKLWriteResGroup185 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001591 let Latency = 18;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001592 let NumMicroOps = 11;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001593 let ResourceCycles = [2,1,1,4,1,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001594}
Craig Topper13a16502018-03-19 00:56:09 +00001595def: InstRW<[SKLWriteResGroup185], (instregex "RCR(8|16|32|64)mCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001596
Craig Topper8104f262018-04-02 05:33:28 +00001597def SKLWriteResGroup186 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001598 let Latency = 19;
1599 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001600 let ResourceCycles = [1,1,4];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001601}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001602def : SchedAlias<WriteFDiv64Ld, SKLWriteResGroup186>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001603
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001604def SKLWriteResGroup189 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001605 let Latency = 20;
1606 let NumMicroOps = 1;
1607 let ResourceCycles = [1];
1608}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001609def: InstRW<[SKLWriteResGroup189], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001610
Craig Topper8104f262018-04-02 05:33:28 +00001611def SKLWriteResGroup190 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001612 let Latency = 20;
1613 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001614 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001615}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001616def : SchedAlias<WriteFDiv64XLd, SKLWriteResGroup190>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001617
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001618def SKLWriteResGroup192 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1619 let Latency = 20;
1620 let NumMicroOps = 8;
1621 let ResourceCycles = [1,1,1,1,1,1,2];
1622}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001623def: InstRW<[SKLWriteResGroup192], (instrs INSB, INSL, INSW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001624
1625def SKLWriteResGroup193 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001626 let Latency = 20;
1627 let NumMicroOps = 10;
1628 let ResourceCycles = [1,2,7];
1629}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001630def: InstRW<[SKLWriteResGroup193], (instrs MWAITrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001631
Craig Topper8104f262018-04-02 05:33:28 +00001632def SKLWriteResGroup195 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001633 let Latency = 21;
1634 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001635 let ResourceCycles = [1,1,8];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001636}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001637def : SchedAlias<WriteFDiv64YLd, SKLWriteResGroup195>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001638
1639def SKLWriteResGroup196 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1640 let Latency = 22;
1641 let NumMicroOps = 2;
1642 let ResourceCycles = [1,1];
1643}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001644def: InstRW<[SKLWriteResGroup196], (instregex "DIV_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001645
1646def SKLWriteResGroup196_1 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1647 let Latency = 22;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001648 let NumMicroOps = 5;
1649 let ResourceCycles = [1,2,1,1];
1650}
Craig Topper17a31182017-12-16 18:35:29 +00001651def: InstRW<[SKLWriteResGroup196_1], (instrs VGATHERDPSrm,
1652 VGATHERDPDrm,
1653 VGATHERQPDrm,
1654 VGATHERQPSrm,
1655 VPGATHERDDrm,
1656 VPGATHERDQrm,
1657 VPGATHERQDrm,
1658 VPGATHERQQrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001659
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001660def SKLWriteResGroup196_2 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1661 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001662 let NumMicroOps = 5;
1663 let ResourceCycles = [1,2,1,1];
1664}
Craig Topper17a31182017-12-16 18:35:29 +00001665def: InstRW<[SKLWriteResGroup196_2], (instrs VGATHERDPSYrm,
1666 VGATHERQPDYrm,
1667 VGATHERQPSYrm,
1668 VPGATHERDDYrm,
1669 VPGATHERDQYrm,
1670 VPGATHERQDYrm,
1671 VPGATHERQQYrm,
1672 VGATHERDPDYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001673
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001674def SKLWriteResGroup198 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort5,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1675 let Latency = 23;
1676 let NumMicroOps = 19;
1677 let ResourceCycles = [2,1,4,1,1,4,6];
1678}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001679def: InstRW<[SKLWriteResGroup198], (instrs CMPXCHG16B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001680
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001681def SKLWriteResGroup202 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1682 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001683 let NumMicroOps = 3;
1684 let ResourceCycles = [1,1,1];
1685}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001686def: InstRW<[SKLWriteResGroup202], (instregex "DIV_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001687
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001688def SKLWriteResGroup206 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1689 let Latency = 27;
1690 let NumMicroOps = 2;
1691 let ResourceCycles = [1,1];
1692}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001693def: InstRW<[SKLWriteResGroup206], (instregex "DIVR_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001694
1695def SKLWriteResGroup207 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort0156]> {
1696 let Latency = 28;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001697 let NumMicroOps = 8;
1698 let ResourceCycles = [2,4,1,1];
1699}
Craig Topper13a16502018-03-19 00:56:09 +00001700def: InstRW<[SKLWriteResGroup207], (instregex "IDIV(8|16|32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001701
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001702def SKLWriteResGroup208 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001703 let Latency = 30;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001704 let NumMicroOps = 3;
1705 let ResourceCycles = [1,1,1];
1706}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001707def: InstRW<[SKLWriteResGroup208], (instregex "DIVR_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001708
1709def SKLWriteResGroup209 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort06,SKLPort0156]> {
1710 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001711 let NumMicroOps = 23;
1712 let ResourceCycles = [1,5,3,4,10];
1713}
Craig Topperfc179c62018-03-22 04:23:41 +00001714def: InstRW<[SKLWriteResGroup209], (instregex "IN(8|16|32)ri",
1715 "IN(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001716
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001717def SKLWriteResGroup210 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1718 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001719 let NumMicroOps = 23;
1720 let ResourceCycles = [1,5,2,1,4,10];
1721}
Craig Topperfc179c62018-03-22 04:23:41 +00001722def: InstRW<[SKLWriteResGroup210], (instregex "OUT(8|16|32)ir",
1723 "OUT(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001724
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001725def SKLWriteResGroup211 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1726 let Latency = 37;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001727 let NumMicroOps = 31;
1728 let ResourceCycles = [1,8,1,21];
1729}
Craig Topper391c6f92017-12-10 01:24:08 +00001730def: InstRW<[SKLWriteResGroup211], (instregex "XRSTOR(64)?")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001731
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001732def SKLWriteResGroup212 : SchedWriteRes<[SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort15,SKLPort0156]> {
1733 let Latency = 40;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001734 let NumMicroOps = 18;
1735 let ResourceCycles = [1,1,2,3,1,1,1,8];
1736}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001737def: InstRW<[SKLWriteResGroup212], (instrs VMCLEARm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001738
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001739def SKLWriteResGroup213 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1740 let Latency = 41;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001741 let NumMicroOps = 39;
1742 let ResourceCycles = [1,10,1,1,26];
1743}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001744def: InstRW<[SKLWriteResGroup213], (instrs XSAVE64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001745
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001746def SKLWriteResGroup214 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001747 let Latency = 42;
1748 let NumMicroOps = 22;
1749 let ResourceCycles = [2,20];
1750}
Craig Topper2d451e72018-03-18 08:38:06 +00001751def: InstRW<[SKLWriteResGroup214], (instrs RDTSCP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001752
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001753def SKLWriteResGroup215 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1754 let Latency = 42;
1755 let NumMicroOps = 40;
1756 let ResourceCycles = [1,11,1,1,26];
1757}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001758def: InstRW<[SKLWriteResGroup215], (instrs XSAVE)>;
1759def: InstRW<[SKLWriteResGroup215], (instregex "XSAVEC", "XSAVES")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001760
1761def SKLWriteResGroup216 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1762 let Latency = 46;
1763 let NumMicroOps = 44;
1764 let ResourceCycles = [1,11,1,1,30];
1765}
1766def: InstRW<[SKLWriteResGroup216], (instregex "XSAVEOPT")>;
1767
1768def SKLWriteResGroup217 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05,SKLPort06,SKLPort0156]> {
1769 let Latency = 62;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001770 let NumMicroOps = 64;
1771 let ResourceCycles = [2,8,5,10,39];
1772}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001773def: InstRW<[SKLWriteResGroup217], (instrs FLDENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001774
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001775def SKLWriteResGroup218 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1776 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001777 let NumMicroOps = 88;
1778 let ResourceCycles = [4,4,31,1,2,1,45];
1779}
Craig Topper2d451e72018-03-18 08:38:06 +00001780def: InstRW<[SKLWriteResGroup218], (instrs FXRSTOR64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001781
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001782def SKLWriteResGroup219 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1783 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001784 let NumMicroOps = 90;
1785 let ResourceCycles = [4,2,33,1,2,1,47];
1786}
Craig Topper2d451e72018-03-18 08:38:06 +00001787def: InstRW<[SKLWriteResGroup219], (instrs FXRSTOR)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001788
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001789def SKLWriteResGroup220 : SchedWriteRes<[SKLPort5,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001790 let Latency = 75;
1791 let NumMicroOps = 15;
1792 let ResourceCycles = [6,3,6];
1793}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001794def: InstRW<[SKLWriteResGroup220], (instrs FNINIT)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001795
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001796def SKLWriteResGroup221 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001797 let Latency = 76;
1798 let NumMicroOps = 32;
1799 let ResourceCycles = [7,2,8,3,1,11];
1800}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001801def: InstRW<[SKLWriteResGroup221], (instregex "DIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001802
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001803def SKLWriteResGroup222 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001804 let Latency = 102;
1805 let NumMicroOps = 66;
1806 let ResourceCycles = [4,2,4,8,14,34];
1807}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001808def: InstRW<[SKLWriteResGroup222], (instregex "IDIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001809
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001810def SKLWriteResGroup223 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort237,SKLPort06,SKLPort0156]> {
1811 let Latency = 106;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001812 let NumMicroOps = 100;
1813 let ResourceCycles = [9,1,11,16,1,11,21,30];
1814}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001815def: InstRW<[SKLWriteResGroup223], (instrs FSTENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001816
Clement Courbet07c9ec62018-05-29 06:19:39 +00001817def: InstRW<[WriteZero], (instrs CLC)>;
1818
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001819} // SchedModel