blob: d1317b7925c6e9bb69d6e3cbb21c9dd59342fb21 [file] [log] [blame]
Nate Begeman0b71e002005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman6cca84e2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattnerf22556d2005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Hal Finkel934361a2015-01-14 01:07:51 +000016#include "PPCCallingConv.h"
Jim Laskey48850c12006-11-16 22:43:37 +000017#include "PPCMachineFunctionInfo.h"
Bill Wendlingdd3fe942010-03-12 02:00:43 +000018#include "PPCPerfectShuffle.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000019#include "PPCTargetMachine.h"
Bill Schmidt22d40dc2013-05-13 19:34:37 +000020#include "PPCTargetObjectFile.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000021#include "llvm/ADT/STLExtras.h"
Hal Finkel0d8db462014-05-11 19:29:11 +000022#include "llvm/ADT/StringSwitch.h"
Eric Christopher89958332014-05-31 00:07:32 +000023#include "llvm/ADT/Triple.h"
Chris Lattner4f2e4e02007-03-06 00:59:59 +000024#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner9b577f12005-08-26 21:23:58 +000027#include "llvm/CodeGen/MachineInstrBuilder.h"
Hal Finkel57725662015-01-03 17:58:24 +000028#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000032#include "llvm/IR/CallingConv.h"
33#include "llvm/IR/Constants.h"
34#include "llvm/IR/DerivedTypes.h"
35#include "llvm/IR/Function.h"
36#include "llvm/IR/Intrinsics.h"
Chris Lattnerce645542006-11-10 02:08:47 +000037#include "llvm/Support/CommandLine.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000038#include "llvm/Support/ErrorHandling.h"
Craig Topperb25fda92012-03-17 18:46:09 +000039#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000040#include "llvm/Support/raw_ostream.h"
Craig Topperb25fda92012-03-17 18:46:09 +000041#include "llvm/Target/TargetOptions.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000042using namespace llvm;
43
Joerg Sonnenbergereb8655a2014-08-08 16:46:10 +000044// FIXME: Remove this once soft-float is supported.
45static cl::opt<bool> DisablePPCFloatInVariadic("disable-ppc-float-in-variadic",
46cl::desc("disable saving float registers for va_start on PPC"), cl::Hidden);
47
Hal Finkel595817e2012-06-04 02:21:00 +000048static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
49cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattnerce645542006-11-10 02:08:47 +000050
Hal Finkel4e9f1a82012-06-10 19:32:29 +000051static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
52cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
53
Hal Finkel8d7fbc92013-03-15 15:27:13 +000054static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
55cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
56
Hal Finkel940ab932014-02-28 00:27:01 +000057// FIXME: Remove this once the bug has been fixed!
58extern cl::opt<bool> ANDIGlueBug;
59
Eric Christopherf6ed33e2014-10-01 21:36:28 +000060PPCTargetLowering::PPCTargetLowering(const PPCTargetMachine &TM)
Aditya Nandakumar30531552014-11-13 21:29:21 +000061 : TargetLowering(TM),
Eric Christopherb1aaebe2014-06-12 22:38:18 +000062 Subtarget(*TM.getSubtargetImpl()) {
Chris Lattnera028e7a2005-09-27 22:18:25 +000063 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000064 setUseUnderscoreSetJmp(true);
65 setUseUnderscoreLongJmp(true);
Scott Michelcf0da6c2009-02-17 22:15:04 +000066
Chris Lattnerd10babf2010-10-10 18:34:00 +000067 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
68 // arguments are at least 4/8 bytes aligned.
Eric Christopherb1aaebe2014-06-12 22:38:18 +000069 bool isPPC64 = Subtarget.isPPC64();
Evan Cheng39e90022012-07-02 22:39:56 +000070 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peck527da1b2010-11-23 03:31:01 +000071
Chris Lattnerf22556d2005-08-16 17:14:42 +000072 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +000073 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
74 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
75 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +000076
Evan Cheng5d9fd972006-10-04 00:56:09 +000077 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +000078 for (MVT VT : MVT::integer_valuetypes()) {
79 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
80 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i8, Expand);
81 }
Duncan Sands95d46ef2008-01-23 20:39:46 +000082
Owen Anderson9f944592009-08-11 20:47:22 +000083 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +000084
Chris Lattnerc9fa36d2006-11-10 23:58:45 +000085 // PowerPC has pre-inc load and store's.
Owen Anderson9f944592009-08-11 20:47:22 +000086 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
87 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
88 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
89 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
91 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
92 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
93 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Cheng36a8fbf2006-11-09 19:11:50 +000096
Eric Christopherb1aaebe2014-06-12 22:38:18 +000097 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +000098 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
99
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000100 if (isPPC64 || Subtarget.hasFPCVT()) {
Hal Finkel6a56b212014-03-05 22:14:00 +0000101 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
102 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1,
103 isPPC64 ? MVT::i64 : MVT::i32);
104 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
105 AddPromotedToType (ISD::UINT_TO_FP, MVT::i1,
106 isPPC64 ? MVT::i64 : MVT::i32);
107 } else {
108 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom);
109 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom);
110 }
Hal Finkel940ab932014-02-28 00:27:01 +0000111
112 // PowerPC does not support direct load / store of condition registers
113 setOperationAction(ISD::LOAD, MVT::i1, Custom);
114 setOperationAction(ISD::STORE, MVT::i1, Custom);
115
116 // FIXME: Remove this once the ANDI glue bug is fixed:
117 if (ANDIGlueBug)
118 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom);
119
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000120 for (MVT VT : MVT::integer_valuetypes()) {
121 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
122 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote);
123 setTruncStoreAction(VT, MVT::i1, Expand);
124 }
Hal Finkel940ab932014-02-28 00:27:01 +0000125
126 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass);
127 }
128
Dale Johannesen666323e2007-10-10 01:01:31 +0000129 // This is used in the ppcf128->int sequence. Note it has different semantics
130 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson9f944592009-08-11 20:47:22 +0000131 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesenf864ac92007-10-06 01:24:11 +0000132
Roman Divacky1faf5b02012-08-16 18:19:29 +0000133 // We do not currently implement these libm ops for PowerPC.
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000134 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
135 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
136 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
137 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
138 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidt92e26642013-04-03 13:05:44 +0000139 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000140
Chris Lattnerf22556d2005-08-16 17:14:42 +0000141 // PowerPC has no SREM/UREM instructions
Owen Anderson9f944592009-08-11 20:47:22 +0000142 setOperationAction(ISD::SREM, MVT::i32, Expand);
143 setOperationAction(ISD::UREM, MVT::i32, Expand);
144 setOperationAction(ISD::SREM, MVT::i64, Expand);
145 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman71f0d7d2007-10-08 17:28:24 +0000146
147 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson9f944592009-08-11 20:47:22 +0000148 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
149 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
150 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
151 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
152 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
153 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
154 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
155 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000156
Dan Gohman482732a2007-10-11 23:21:31 +0000157 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000158 setOperationAction(ISD::FSIN , MVT::f64, Expand);
159 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000160 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000161 setOperationAction(ISD::FREM , MVT::f64, Expand);
162 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000163 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +0000164 setOperationAction(ISD::FSIN , MVT::f32, Expand);
165 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000166 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000167 setOperationAction(ISD::FREM , MVT::f32, Expand);
168 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000169 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +0000170
Owen Anderson9f944592009-08-11 20:47:22 +0000171 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000172
Chris Lattnerf22556d2005-08-16 17:14:42 +0000173 // If we're enabling GP optimizations, use hardware square root
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000174 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000175 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000176 Subtarget.hasFRSQRTE() && Subtarget.hasFRE()))
Owen Anderson9f944592009-08-11 20:47:22 +0000177 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel2e103312013-04-03 04:01:11 +0000178
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000179 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000180 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000181 Subtarget.hasFRSQRTES() && Subtarget.hasFRES()))
Owen Anderson9f944592009-08-11 20:47:22 +0000182 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000183
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000184 if (Subtarget.hasFCPSGN()) {
Hal Finkeldbc78e12013-08-19 05:01:02 +0000185 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
186 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
187 } else {
188 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
189 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
190 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000191
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000192 if (Subtarget.hasFPRND()) {
Hal Finkelc20a08d2013-03-29 08:57:48 +0000193 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
194 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
195 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000196 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000197
198 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
199 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
200 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000201 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000202 }
203
Nate Begeman2fba8a32006-01-14 03:14:10 +0000204 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson9f944592009-08-11 20:47:22 +0000205 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000206 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000207 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
208 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000209 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000210 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000211 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
212 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000213
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000214 if (Subtarget.hasPOPCNTD()) {
Hal Finkel290376d2013-04-01 15:58:15 +0000215 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkela4d07482013-03-28 13:29:47 +0000216 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
217 } else {
218 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
219 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
220 }
221
Nate Begeman1b8121b2006-01-11 21:21:00 +0000222 // PowerPC does not have ROTR
Owen Anderson9f944592009-08-11 20:47:22 +0000223 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
224 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000225
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000226 if (!Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000227 // PowerPC does not have Select
228 setOperationAction(ISD::SELECT, MVT::i32, Expand);
229 setOperationAction(ISD::SELECT, MVT::i64, Expand);
230 setOperationAction(ISD::SELECT, MVT::f32, Expand);
231 setOperationAction(ISD::SELECT, MVT::f64, Expand);
232 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000233
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000234 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson9f944592009-08-11 20:47:22 +0000235 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
236 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begemana162f202006-01-31 08:17:29 +0000237
Nate Begeman7e7f4392006-02-01 07:19:44 +0000238 // PowerPC wants to optimize integer setcc a bit
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000239 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000240 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000241
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000242 // PowerPC does not have BRCOND which requires SetCC
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000243 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000244 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Cheng0d41d192006-10-30 08:02:39 +0000245
Owen Anderson9f944592009-08-11 20:47:22 +0000246 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000247
Chris Lattnerda2e04c2005-08-31 21:09:52 +0000248 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson9f944592009-08-11 20:47:22 +0000249 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000250
Jim Laskey6267b2c2005-08-17 00:40:22 +0000251 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson9f944592009-08-11 20:47:22 +0000252 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
253 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskey6267b2c2005-08-17 00:40:22 +0000254
Wesley Peck527da1b2010-11-23 03:31:01 +0000255 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
256 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
257 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
258 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattnerc46fc242005-12-23 05:13:35 +0000259
Chris Lattner84b49d52006-04-28 21:56:10 +0000260 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson9f944592009-08-11 20:47:22 +0000261 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskeye0008e22007-02-22 14:56:36 +0000262
Hal Finkel1996f3d2013-03-27 19:10:42 +0000263 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel756810f2013-03-21 21:37:52 +0000264 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
265 // support continuation, user-level threading, and etc.. As a result, no
266 // other SjLj exception interfaces are implemented and please don't build
267 // your own exception handling based on them.
268 // LLVM/Clang supports zero-cost DWARF exception handling.
269 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
270 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000271
272 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman4e56db62005-12-10 02:36:00 +0000273 // appropriate instructions to materialize the address.
Owen Anderson9f944592009-08-11 20:47:22 +0000274 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
275 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000276 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000277 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
278 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
279 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
280 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000281 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000282 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
283 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000284
Nate Begemanf69d13b2008-08-11 17:36:31 +0000285 // TRAP is legal.
Owen Anderson9f944592009-08-11 20:47:22 +0000286 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling95e1af22008-09-17 00:30:57 +0000287
288 // TRAMPOLINE is custom lowered.
Duncan Sandsa0984362011-09-06 13:37:06 +0000289 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
290 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling95e1af22008-09-17 00:30:57 +0000291
Nate Begemane74795c2006-01-25 18:21:52 +0000292 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson9f944592009-08-11 20:47:22 +0000293 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000294
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000295 if (Subtarget.isSVR4ABI()) {
Evan Cheng39e90022012-07-02 22:39:56 +0000296 if (isPPC64) {
Hal Finkele44eb282012-03-24 03:53:55 +0000297 // VAARG always uses double-word chunks, so promote anything smaller.
298 setOperationAction(ISD::VAARG, MVT::i1, Promote);
299 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
300 setOperationAction(ISD::VAARG, MVT::i8, Promote);
301 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
302 setOperationAction(ISD::VAARG, MVT::i16, Promote);
303 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
304 setOperationAction(ISD::VAARG, MVT::i32, Promote);
305 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
306 setOperationAction(ISD::VAARG, MVT::Other, Expand);
307 } else {
308 // VAARG is custom lowered with the 32-bit SVR4 ABI.
309 setOperationAction(ISD::VAARG, MVT::Other, Custom);
310 setOperationAction(ISD::VAARG, MVT::i64, Custom);
311 }
Roman Divacky4394e682011-06-28 15:30:42 +0000312 } else
Owen Anderson9f944592009-08-11 20:47:22 +0000313 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000314
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000315 if (Subtarget.isSVR4ABI() && !isPPC64)
Roman Divackyc3825df2013-07-25 21:36:47 +0000316 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
317 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
318 else
319 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
320
Chris Lattner5bd514d2006-01-15 09:02:48 +0000321 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000322 setOperationAction(ISD::VAEND , MVT::Other, Expand);
323 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
324 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
325 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
326 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattnerab4df8342006-10-18 01:18:48 +0000327
Chris Lattner6961fc72006-03-26 10:06:40 +0000328 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000329 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000330
Hal Finkel25c19922013-05-15 21:37:41 +0000331 // To handle counter-based loop conditions.
332 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
333
Dale Johannesen160be0f2008-11-07 22:54:33 +0000334 // Comparisons that require checking two conditions.
Owen Anderson9f944592009-08-11 20:47:22 +0000335 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
336 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
337 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
338 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
339 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
340 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
341 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
342 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
343 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
344 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
345 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
346 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000347
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000348 if (Subtarget.has64BitSupport()) {
Nate Begeman0b71e002005-10-18 00:28:58 +0000349 // They also have instructions for converting between i64 and fp.
Owen Anderson9f944592009-08-11 20:47:22 +0000350 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
351 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
352 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
353 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen37bc85f2009-06-04 20:53:52 +0000354 // This is just the low 32 bits of a (signed) fp->i64 conversion.
355 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson9f944592009-08-11 20:47:22 +0000356 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000357
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000358 if (Subtarget.hasLFIWAX() || Subtarget.isPPC64())
Hal Finkele53429a2013-03-31 01:58:02 +0000359 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begeman762bf802005-10-25 23:48:36 +0000360 } else {
Chris Lattner595088a2005-11-17 07:30:41 +0000361 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson9f944592009-08-11 20:47:22 +0000362 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begemane74dfbb2005-10-18 00:56:42 +0000363 }
364
Hal Finkelf6d45f22013-04-01 17:52:07 +0000365 // With the instructions enabled under FPCVT, we can do everything.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000366 if (Subtarget.hasFPCVT()) {
367 if (Subtarget.has64BitSupport()) {
Hal Finkelf6d45f22013-04-01 17:52:07 +0000368 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
369 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
370 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
371 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
372 }
373
374 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
375 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
376 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
377 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
378 }
379
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000380 if (Subtarget.use64BitRegs()) {
Chris Lattnerb1935762007-10-19 04:08:28 +0000381 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperabadc662012-04-20 06:31:50 +0000382 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman0b71e002005-10-18 00:28:58 +0000383 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson9f944592009-08-11 20:47:22 +0000384 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman8d2ead22008-03-07 20:36:53 +0000385 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000386 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
387 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
388 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman0b71e002005-10-18 00:28:58 +0000389 } else {
Chris Lattnerb1935762007-10-19 04:08:28 +0000390 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000391 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
392 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
393 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000394 }
Evan Cheng19264272006-03-01 01:11:20 +0000395
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000396 if (Subtarget.hasAltivec()) {
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000397 // First set operation action for all vector types to expand. Then we
398 // will selectively turn on ones that can be effectively codegen'd.
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000399 for (MVT VT : MVT::vector_valuetypes()) {
Chris Lattner06a21ba2006-04-16 01:37:57 +0000400 // add/sub are legal for all supported vector VT's.
Duncan Sands13237ac2008-06-06 12:08:01 +0000401 setOperationAction(ISD::ADD , VT, Legal);
402 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000403
Chris Lattner95c7adc2006-04-04 17:25:31 +0000404 // We promote all shuffles to v16i8.
Duncan Sands13237ac2008-06-06 12:08:01 +0000405 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000406 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattner06a21ba2006-04-16 01:37:57 +0000407
408 // We promote all non-typed operations to v4i32.
Duncan Sands13237ac2008-06-06 12:08:01 +0000409 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000410 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000411 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000412 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000413 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000414 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000415 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000416 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000417 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000418 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000419 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000420 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000421
Chris Lattner06a21ba2006-04-16 01:37:57 +0000422 // No other operations are legal.
Duncan Sands13237ac2008-06-06 12:08:01 +0000423 setOperationAction(ISD::MUL , VT, Expand);
424 setOperationAction(ISD::SDIV, VT, Expand);
425 setOperationAction(ISD::SREM, VT, Expand);
426 setOperationAction(ISD::UDIV, VT, Expand);
427 setOperationAction(ISD::UREM, VT, Expand);
428 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkele3930222013-07-08 17:30:25 +0000429 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000430 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topperc8a2adf2012-11-15 08:02:19 +0000431 setOperationAction(ISD::FSQRT, VT, Expand);
432 setOperationAction(ISD::FLOG, VT, Expand);
433 setOperationAction(ISD::FLOG10, VT, Expand);
434 setOperationAction(ISD::FLOG2, VT, Expand);
435 setOperationAction(ISD::FEXP, VT, Expand);
436 setOperationAction(ISD::FEXP2, VT, Expand);
437 setOperationAction(ISD::FSIN, VT, Expand);
438 setOperationAction(ISD::FCOS, VT, Expand);
439 setOperationAction(ISD::FABS, VT, Expand);
440 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topperc4343f22012-11-14 08:11:25 +0000441 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000442 setOperationAction(ISD::FCEIL, VT, Expand);
443 setOperationAction(ISD::FTRUNC, VT, Expand);
444 setOperationAction(ISD::FRINT, VT, Expand);
445 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000446 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
447 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
448 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
Ulrich Weigand51eccec2014-08-04 13:27:12 +0000449 setOperationAction(ISD::MULHU, VT, Expand);
450 setOperationAction(ISD::MULHS, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000451 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
452 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
453 setOperationAction(ISD::UDIVREM, VT, Expand);
454 setOperationAction(ISD::SDIVREM, VT, Expand);
455 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
456 setOperationAction(ISD::FPOW, VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000457 setOperationAction(ISD::BSWAP, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000458 setOperationAction(ISD::CTPOP, VT, Expand);
459 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000460 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000461 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000462 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramerc5071462012-12-19 15:49:14 +0000463 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000464 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
465
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000466 for (MVT InnerVT : MVT::vector_valuetypes()) {
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000467 setTruncStoreAction(VT, InnerVT, Expand);
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000468 setLoadExtAction(ISD::SEXTLOAD, VT, InnerVT, Expand);
469 setLoadExtAction(ISD::ZEXTLOAD, VT, InnerVT, Expand);
470 setLoadExtAction(ISD::EXTLOAD, VT, InnerVT, Expand);
471 }
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000472 }
473
Chris Lattner95c7adc2006-04-04 17:25:31 +0000474 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
475 // with merges, splats, etc.
Owen Anderson9f944592009-08-11 20:47:22 +0000476 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000477
Owen Anderson9f944592009-08-11 20:47:22 +0000478 setOperationAction(ISD::AND , MVT::v4i32, Legal);
479 setOperationAction(ISD::OR , MVT::v4i32, Legal);
480 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
481 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
Hal Finkel940ab932014-02-28 00:27:01 +0000482 setOperationAction(ISD::SELECT, MVT::v4i32,
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000483 Subtarget.useCRBits() ? Legal : Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000484 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000485 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
486 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
487 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
488 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000489 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
490 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
491 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
492 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000493
Craig Topperabadc662012-04-20 06:31:50 +0000494 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
495 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
496 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
497 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000498
Owen Anderson9f944592009-08-11 20:47:22 +0000499 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000500 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel2e103312013-04-03 04:01:11 +0000501
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000502 if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) {
Hal Finkel2e103312013-04-03 04:01:11 +0000503 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
504 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
505 }
506
Owen Anderson9f944592009-08-11 20:47:22 +0000507 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
508 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
509 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnera8713b12006-03-20 01:53:53 +0000510
Owen Anderson9f944592009-08-11 20:47:22 +0000511 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
512 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000513
Owen Anderson9f944592009-08-11 20:47:22 +0000514 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
515 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
516 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
517 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella56775e02012-10-30 13:50:19 +0000518
519 // Altivec does not contain unordered floating-point compare instructions
520 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
521 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
Hal Finkel21ada792013-07-08 20:00:03 +0000522 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
523 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000524
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000525 if (Subtarget.hasVSX()) {
Hal Finkel27774d92014-03-13 07:58:58 +0000526 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal);
Hal Finkel82569b62014-03-27 22:22:48 +0000527 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
Hal Finkel27774d92014-03-13 07:58:58 +0000528
529 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
530 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
531 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
532 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
533 setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
534
535 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
536
537 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
538 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
539
540 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
541 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
542
Hal Finkel732f0f72014-03-26 12:49:28 +0000543 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
544 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal);
545 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
546 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
547 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
548
Hal Finkel27774d92014-03-13 07:58:58 +0000549 // Share the Altivec comparison restrictions.
550 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand);
551 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000552 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand);
553 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand);
554
Hal Finkel9281c9a2014-03-26 18:26:30 +0000555 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
556 setOperationAction(ISD::STORE, MVT::v2f64, Legal);
557
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000558 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal);
559
Hal Finkel19be5062014-03-29 05:29:01 +0000560 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000561
562 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass);
563 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass);
Hal Finkela6c8b512014-03-26 16:12:58 +0000564
565 // VSX v2i64 only supports non-arithmetic operations.
566 setOperationAction(ISD::ADD, MVT::v2i64, Expand);
567 setOperationAction(ISD::SUB, MVT::v2i64, Expand);
568
Hal Finkelad801b72014-03-27 21:26:33 +0000569 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
570 setOperationAction(ISD::SRA, MVT::v2i64, Expand);
571 setOperationAction(ISD::SRL, MVT::v2i64, Expand);
572
Hal Finkel777c9dd2014-03-29 16:04:40 +0000573 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
574
Hal Finkel9281c9a2014-03-26 18:26:30 +0000575 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
576 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64);
577 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
578 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64);
579
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000580 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal);
581
Hal Finkel7279f4b2014-03-26 19:13:54 +0000582 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal);
583 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal);
584 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal);
585 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal);
586
Hal Finkel5c0d1452014-03-30 13:22:59 +0000587 // Vector operation legalization checks the result type of
588 // SIGN_EXTEND_INREG, overall legalization checks the inner type.
589 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal);
590 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal);
591 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
592 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
593
Hal Finkela6c8b512014-03-26 16:12:58 +0000594 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000595 }
Nate Begeman3e7db9c2005-11-29 08:17:20 +0000596 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000597
Hal Finkel01fa7702014-12-03 00:19:17 +0000598 if (Subtarget.has64BitSupport())
Hal Finkel322e41a2012-04-01 20:08:17 +0000599 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel01fa7702014-12-03 00:19:17 +0000600
601 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, isPPC64 ? Legal : Custom);
Hal Finkel322e41a2012-04-01 20:08:17 +0000602
Robin Morissete1ca44b2014-10-02 22:27:07 +0000603 if (!isPPC64) {
604 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
605 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
606 }
Eli Friedman7dfa7912011-08-29 18:23:02 +0000607
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000608 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidta76bf5a2013-04-23 18:49:44 +0000609 // Altivec instructions set fields to all zeros or all ones.
610 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000611
Joerg Sonnenbergerb5459e62014-07-24 22:20:10 +0000612 if (!isPPC64) {
613 // These libcalls are not available in 32-bit.
614 setLibcallName(RTLIB::SHL_I128, nullptr);
615 setLibcallName(RTLIB::SRL_I128, nullptr);
616 setLibcallName(RTLIB::SRA_I128, nullptr);
617 }
618
Evan Cheng39e90022012-07-02 22:39:56 +0000619 if (isPPC64) {
Chris Lattner454436d2006-10-18 01:20:43 +0000620 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000621 setExceptionPointerRegister(PPC::X3);
622 setExceptionSelectorRegister(PPC::X4);
623 } else {
Chris Lattner454436d2006-10-18 01:20:43 +0000624 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000625 setExceptionPointerRegister(PPC::R3);
626 setExceptionSelectorRegister(PPC::R4);
627 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000628
Chris Lattnerf4184352006-03-01 04:57:39 +0000629 // We have target-specific dag combine patterns for the following nodes:
630 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkel5efb9182015-01-06 06:01:57 +0000631 if (Subtarget.hasFPCVT())
632 setTargetDAGCombine(ISD::UINT_TO_FP);
Hal Finkelcf2e9082013-05-24 23:00:14 +0000633 setTargetDAGCombine(ISD::LOAD);
Chris Lattner27f53452006-03-01 05:50:56 +0000634 setTargetDAGCombine(ISD::STORE);
Chris Lattner9754d142006-04-18 17:59:36 +0000635 setTargetDAGCombine(ISD::BR_CC);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000636 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000637 setTargetDAGCombine(ISD::BRCOND);
Chris Lattnera7976d32006-07-10 20:56:58 +0000638 setTargetDAGCombine(ISD::BSWAP);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +0000639 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Bill Schmidtfae5d712014-12-09 16:35:51 +0000640 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
641 setTargetDAGCombine(ISD::INTRINSIC_VOID);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000642
Hal Finkel46043ed2014-03-01 21:36:57 +0000643 setTargetDAGCombine(ISD::SIGN_EXTEND);
644 setTargetDAGCombine(ISD::ZERO_EXTEND);
645 setTargetDAGCombine(ISD::ANY_EXTEND);
646
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000647 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000648 setTargetDAGCombine(ISD::TRUNCATE);
649 setTargetDAGCombine(ISD::SETCC);
650 setTargetDAGCombine(ISD::SELECT_CC);
651 }
652
Hal Finkel2e103312013-04-03 04:01:11 +0000653 // Use reciprocal estimates.
654 if (TM.Options.UnsafeFPMath) {
655 setTargetDAGCombine(ISD::FDIV);
656 setTargetDAGCombine(ISD::FSQRT);
657 }
658
Dale Johannesen10432e52007-10-19 00:59:18 +0000659 // Darwin long double math library functions have $LDBL128 appended.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000660 if (Subtarget.isDarwin()) {
Duncan Sands53c954f2008-01-10 10:28:30 +0000661 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000662 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
663 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands53c954f2008-01-10 10:28:30 +0000664 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
665 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenda2d8062008-09-04 00:47:13 +0000666 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
667 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
668 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
669 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
670 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000671 }
672
Hal Finkel940ab932014-02-28 00:27:01 +0000673 // With 32 condition bits, we don't need to sink (and duplicate) compares
674 // aggressively in CodeGenPrep.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000675 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000676 setHasMultipleConditionRegisters();
677
Hal Finkel65298572011-10-17 18:53:03 +0000678 setMinFunctionAlignment(2);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000679 if (Subtarget.isDarwin())
Hal Finkel65298572011-10-17 18:53:03 +0000680 setPrefFunctionAlignment(4);
Eli Friedman2518f832011-05-06 20:34:06 +0000681
Hal Finkeld73bfba2015-01-03 14:58:25 +0000682 switch (Subtarget.getDarwinDirective()) {
683 default: break;
684 case PPC::DIR_970:
685 case PPC::DIR_A2:
686 case PPC::DIR_E500mc:
687 case PPC::DIR_E5500:
688 case PPC::DIR_PWR4:
689 case PPC::DIR_PWR5:
690 case PPC::DIR_PWR5X:
691 case PPC::DIR_PWR6:
692 case PPC::DIR_PWR6X:
693 case PPC::DIR_PWR7:
694 case PPC::DIR_PWR8:
695 setPrefFunctionAlignment(4);
696 setPrefLoopAlignment(4);
697 break;
698 }
699
Eli Friedman30a49e92011-08-03 21:06:02 +0000700 setInsertFencesForAtomic(true);
701
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000702 if (Subtarget.enableMachineScheduler())
Hal Finkel21442b22013-09-11 23:05:25 +0000703 setSchedulingPreference(Sched::Source);
704 else
705 setSchedulingPreference(Sched::Hybrid);
Hal Finkel6f0ae782011-11-22 16:21:04 +0000706
Chris Lattnerf22556d2005-08-16 17:14:42 +0000707 computeRegisterProperties();
Hal Finkel742b5352012-08-28 16:12:39 +0000708
Hal Finkeld73bfba2015-01-03 14:58:25 +0000709 // The Freescale cores do better with aggressive inlining of memcpy and
710 // friends. GCC uses same threshold of 128 bytes (= 32 word stores).
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000711 if (Subtarget.getDarwinDirective() == PPC::DIR_E500mc ||
712 Subtarget.getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000713 MaxStoresPerMemset = 32;
714 MaxStoresPerMemsetOptSize = 16;
715 MaxStoresPerMemcpy = 32;
716 MaxStoresPerMemcpyOptSize = 8;
717 MaxStoresPerMemmove = 32;
718 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel742b5352012-08-28 16:12:39 +0000719 }
Chris Lattnerf22556d2005-08-16 17:14:42 +0000720}
721
Hal Finkel262a2242013-09-12 23:20:06 +0000722/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
723/// the desired ByVal argument alignment.
724static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign,
725 unsigned MaxMaxAlign) {
726 if (MaxAlign == MaxMaxAlign)
727 return;
728 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
729 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256)
730 MaxAlign = 32;
731 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16)
732 MaxAlign = 16;
733 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
734 unsigned EltAlign = 0;
735 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign);
736 if (EltAlign > MaxAlign)
737 MaxAlign = EltAlign;
738 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
739 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
740 unsigned EltAlign = 0;
741 getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign);
742 if (EltAlign > MaxAlign)
743 MaxAlign = EltAlign;
744 if (MaxAlign == MaxMaxAlign)
745 break;
746 }
747 }
748}
749
Dale Johannesencbde4c22008-02-28 22:31:51 +0000750/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
751/// function arguments in the caller parameter area.
Chris Lattner229907c2011-07-18 04:54:35 +0000752unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dale Johannesencbde4c22008-02-28 22:31:51 +0000753 // Darwin passes everything on 4 byte boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000754 if (Subtarget.isDarwin())
Dale Johannesencbde4c22008-02-28 22:31:51 +0000755 return 4;
Roman Divackyb9663cc2012-04-02 15:49:30 +0000756
757 // 16byte and wider vectors are passed on 16byte boundary.
Roman Divackyb9663cc2012-04-02 15:49:30 +0000758 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000759 unsigned Align = Subtarget.isPPC64() ? 8 : 4;
760 if (Subtarget.hasAltivec() || Subtarget.hasQPX())
761 getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16);
Hal Finkel262a2242013-09-12 23:20:06 +0000762 return Align;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000763}
764
Chris Lattner347ed8a2006-01-09 23:52:17 +0000765const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
766 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000767 default: return nullptr;
Evan Cheng32e376f2008-07-12 02:23:19 +0000768 case PPCISD::FSEL: return "PPCISD::FSEL";
769 case PPCISD::FCFID: return "PPCISD::FCFID";
Hal Finkel3fe09ea2015-01-06 07:02:15 +0000770 case PPCISD::FCFIDU: return "PPCISD::FCFIDU";
771 case PPCISD::FCFIDS: return "PPCISD::FCFIDS";
772 case PPCISD::FCFIDUS: return "PPCISD::FCFIDUS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000773 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
774 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel3fe09ea2015-01-06 07:02:15 +0000775 case PPCISD::FCTIDUZ: return "PPCISD::FCTIDUZ";
776 case PPCISD::FCTIWUZ: return "PPCISD::FCTIWUZ";
Hal Finkel2e103312013-04-03 04:01:11 +0000777 case PPCISD::FRE: return "PPCISD::FRE";
778 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng32e376f2008-07-12 02:23:19 +0000779 case PPCISD::STFIWX: return "PPCISD::STFIWX";
780 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
781 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
782 case PPCISD::VPERM: return "PPCISD::VPERM";
Hal Finkel4edc66b2015-01-03 01:16:37 +0000783 case PPCISD::CMPB: return "PPCISD::CMPB";
Evan Cheng32e376f2008-07-12 02:23:19 +0000784 case PPCISD::Hi: return "PPCISD::Hi";
785 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000786 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Evan Cheng32e376f2008-07-12 02:23:19 +0000787 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
788 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
789 case PPCISD::SRL: return "PPCISD::SRL";
790 case PPCISD::SRA: return "PPCISD::SRA";
791 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000792 case PPCISD::CALL: return "PPCISD::CALL";
793 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Bill Schmidt3d9674c2014-11-11 20:44:09 +0000794 case PPCISD::CALL_TLS: return "PPCISD::CALL_TLS";
795 case PPCISD::CALL_NOP_TLS: return "PPCISD::CALL_NOP_TLS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000796 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000797 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Hal Finkelfc096c92014-12-23 22:29:40 +0000798 case PPCISD::BCTRL_LOAD_TOC: return "PPCISD::BCTRL_LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +0000799 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkelbbdee932014-12-02 22:01:00 +0000800 case PPCISD::READ_TIME_BASE: return "PPCISD::READ_TIME_BASE";
Hal Finkel756810f2013-03-21 21:37:52 +0000801 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
802 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000803 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng32e376f2008-07-12 02:23:19 +0000804 case PPCISD::VCMP: return "PPCISD::VCMP";
805 case PPCISD::VCMPo: return "PPCISD::VCMPo";
806 case PPCISD::LBRX: return "PPCISD::LBRX";
807 case PPCISD::STBRX: return "PPCISD::STBRX";
Hal Finkel3fe09ea2015-01-06 07:02:15 +0000808 case PPCISD::LFIWAX: return "PPCISD::LFIWAX";
809 case PPCISD::LFIWZX: return "PPCISD::LFIWZX";
Evan Cheng32e376f2008-07-12 02:23:19 +0000810 case PPCISD::LARX: return "PPCISD::LARX";
811 case PPCISD::STCX: return "PPCISD::STCX";
812 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkel25c19922013-05-15 21:37:41 +0000813 case PPCISD::BDNZ: return "PPCISD::BDNZ";
814 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000815 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000816 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000817 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel5ab37802012-08-28 02:10:27 +0000818 case PPCISD::CR6SET: return "PPCISD::CR6SET";
819 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34627e32012-11-27 17:35:46 +0000820 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
821 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
822 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Roman Divacky32143e22013-12-20 18:08:54 +0000823 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT";
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000824 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
825 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000826 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000827 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
828 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000829 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
830 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000831 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
832 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidt51e79512013-02-20 15:50:31 +0000833 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidta87a7e22013-05-14 19:35:45 +0000834 case PPCISD::SC: return "PPCISD::SC";
Chris Lattner347ed8a2006-01-09 23:52:17 +0000835 }
836}
837
Matt Arsenault758659232013-05-18 00:21:46 +0000838EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000839 if (!VT.isVector())
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000840 return Subtarget.useCRBits() ? MVT::i1 : MVT::i32;
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000841 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000842}
843
Hal Finkel62ac7362014-09-19 11:42:56 +0000844bool PPCTargetLowering::enableAggressiveFMAFusion(EVT VT) const {
845 assert(VT.isFloatingPoint() && "Non-floating-point FMA?");
846 return true;
847}
848
Chris Lattner4211ca92006-04-14 06:01:58 +0000849//===----------------------------------------------------------------------===//
850// Node matching predicates, for use by the tblgen matching code.
851//===----------------------------------------------------------------------===//
852
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000853/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000854static bool isFloatingPointZero(SDValue Op) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000855 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000856 return CFP->getValueAPF().isZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000857 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000858 // Maybe this has already been legalized into the constant pool?
859 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000860 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000861 return CFP->getValueAPF().isZero();
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000862 }
863 return false;
864}
865
Chris Lattnere8b83b42006-04-06 17:23:16 +0000866/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
867/// true if Op is undef or if it matches the specified value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000868static bool isConstantOrUndef(int Op, int Val) {
869 return Op < 0 || Op == Val;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000870}
871
872/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
873/// VPKUHUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000874/// The ShuffleKind distinguishes between big-endian operations with
875/// two different inputs (0), either-endian operations with two identical
876/// inputs (1), and little-endian operantion with two different inputs (2).
877/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
878bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000879 SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000880 bool IsLE = DAG.getSubtarget().getDataLayout()->isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000881 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +0000882 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000883 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000884 for (unsigned i = 0; i != 16; ++i)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000885 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000886 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000887 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +0000888 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000889 return false;
890 for (unsigned i = 0; i != 16; ++i)
891 if (!isConstantOrUndef(N->getMaskElt(i), i*2))
892 return false;
893 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +0000894 unsigned j = IsLE ? 0 : 1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000895 for (unsigned i = 0; i != 8; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +0000896 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) ||
897 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000898 return false;
899 }
Chris Lattner1d338192006-04-06 18:26:28 +0000900 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000901}
902
903/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
904/// VPKUWUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000905/// The ShuffleKind distinguishes between big-endian operations with
906/// two different inputs (0), either-endian operations with two identical
907/// inputs (1), and little-endian operantion with two different inputs (2).
908/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
909bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000910 SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000911 bool IsLE = DAG.getSubtarget().getDataLayout()->isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000912 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +0000913 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000914 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000915 for (unsigned i = 0; i != 16; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000916 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
917 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000918 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000919 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +0000920 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000921 return false;
922 for (unsigned i = 0; i != 16; i += 2)
923 if (!isConstantOrUndef(N->getMaskElt(i ), i*2) ||
924 !isConstantOrUndef(N->getMaskElt(i+1), i*2+1))
925 return false;
926 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +0000927 unsigned j = IsLE ? 0 : 2;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000928 for (unsigned i = 0; i != 8; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000929 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
930 !isConstantOrUndef(N->getMaskElt(i+1), i*2+j+1) ||
931 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) ||
932 !isConstantOrUndef(N->getMaskElt(i+9), i*2+j+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000933 return false;
934 }
Chris Lattner1d338192006-04-06 18:26:28 +0000935 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000936}
937
Chris Lattnerf38e0332006-04-06 22:02:42 +0000938/// isVMerge - Common function, used to match vmrg* shuffles.
939///
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000940static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnerf38e0332006-04-06 22:02:42 +0000941 unsigned LHSStart, unsigned RHSStart) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000942 if (N->getValueType(0) != MVT::v16i8)
943 return false;
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000944 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
945 "Unsupported merge size!");
Scott Michelcf0da6c2009-02-17 22:15:04 +0000946
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000947 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
948 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000949 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000950 LHSStart+j+i*UnitSize) ||
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000951 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000952 RHSStart+j+i*UnitSize))
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000953 return false;
954 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000955 return true;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000956}
957
958/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000959/// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000960/// The ShuffleKind distinguishes between big-endian merges with two
961/// different inputs (0), either-endian merges with two identical inputs (1),
962/// and little-endian merges with two different inputs (2). For the latter,
963/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +0000964bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000965 unsigned ShuffleKind, SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000966 if (DAG.getSubtarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000967 if (ShuffleKind == 1) // unary
968 return isVMerge(N, UnitSize, 0, 0);
969 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +0000970 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000971 else
972 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000973 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000974 if (ShuffleKind == 1) // unary
975 return isVMerge(N, UnitSize, 8, 8);
976 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +0000977 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000978 else
979 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000980 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000981}
982
983/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000984/// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000985/// The ShuffleKind distinguishes between big-endian merges with two
986/// different inputs (0), either-endian merges with two identical inputs (1),
987/// and little-endian merges with two different inputs (2). For the latter,
988/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +0000989bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000990 unsigned ShuffleKind, SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000991 if (DAG.getSubtarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000992 if (ShuffleKind == 1) // unary
993 return isVMerge(N, UnitSize, 8, 8);
994 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +0000995 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000996 else
997 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000998 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000999 if (ShuffleKind == 1) // unary
1000 return isVMerge(N, UnitSize, 0, 0);
1001 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +00001002 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001003 else
1004 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +00001005 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +00001006}
1007
1008
Chris Lattner1d338192006-04-06 18:26:28 +00001009/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
1010/// amount, otherwise return -1.
Bill Schmidt42a69362014-08-05 20:47:25 +00001011/// The ShuffleKind distinguishes between big-endian operations with two
1012/// different inputs (0), either-endian operations with two identical inputs
1013/// (1), and little-endian operations with two different inputs (2). For the
1014/// latter, the input operands are swapped (see PPCInstrAltivec.td).
1015int PPC::isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind,
1016 SelectionDAG &DAG) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +00001017 if (N->getValueType(0) != MVT::v16i8)
Hal Finkela775e512014-04-08 19:00:27 +00001018 return -1;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001019
1020 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peck527da1b2010-11-23 03:31:01 +00001021
Chris Lattner1d338192006-04-06 18:26:28 +00001022 // Find the first non-undef value in the shuffle mask.
1023 unsigned i;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001024 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattner1d338192006-04-06 18:26:28 +00001025 /*search*/;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001026
Chris Lattner1d338192006-04-06 18:26:28 +00001027 if (i == 16) return -1; // all undef.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001028
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001029 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattner1d338192006-04-06 18:26:28 +00001030 // numbered from this value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001031 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattner1d338192006-04-06 18:26:28 +00001032 if (ShiftAmt < i) return -1;
Chris Lattnere8b83b42006-04-06 17:23:16 +00001033
Bill Schmidtf04e9982014-08-04 23:21:01 +00001034 ShiftAmt -= i;
Bill Schmidt42a69362014-08-05 20:47:25 +00001035 bool isLE = DAG.getTarget().getSubtargetImpl()->getDataLayout()->
1036 isLittleEndian();
Bill Schmidtf910a062014-06-10 14:35:01 +00001037
Bill Schmidt42a69362014-08-05 20:47:25 +00001038 if ((ShuffleKind == 0 && !isLE) || (ShuffleKind == 2 && isLE)) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001039 // Check the rest of the elements to see if they are consecutive.
1040 for (++i; i != 16; ++i)
1041 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
1042 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001043 } else if (ShuffleKind == 1) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001044 // Check the rest of the elements to see if they are consecutive.
1045 for (++i; i != 16; ++i)
1046 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
1047 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001048 } else
1049 return -1;
1050
1051 if (ShuffleKind == 2 && isLE)
1052 ShiftAmt = 16 - ShiftAmt;
Bill Schmidtf04e9982014-08-04 23:21:01 +00001053
Chris Lattner1d338192006-04-06 18:26:28 +00001054 return ShiftAmt;
1055}
Chris Lattnerffc47562006-03-20 06:33:01 +00001056
1057/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
1058/// specifies a splat of a single element that is suitable for input to
1059/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001060bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson9f944592009-08-11 20:47:22 +00001061 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner95c7adc2006-04-04 17:25:31 +00001062 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001063
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001064 // This is a splat operation if each element of the permute is the same, and
1065 // if the value doesn't reference the second vector.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001066 unsigned ElementBase = N->getMaskElt(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00001067
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001068 // FIXME: Handle UNDEF elements too!
1069 if (ElementBase >= 16)
Chris Lattner95c7adc2006-04-04 17:25:31 +00001070 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001071
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001072 // Check that the indices are consecutive, in the case of a multi-byte element
1073 // splatted with a v16i8 mask.
1074 for (unsigned i = 1; i != EltSize; ++i)
1075 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001076 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001077
Chris Lattner95c7adc2006-04-04 17:25:31 +00001078 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001079 if (N->getMaskElt(i) < 0) continue;
Chris Lattner95c7adc2006-04-04 17:25:31 +00001080 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001081 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001082 return false;
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001083 }
Chris Lattner95c7adc2006-04-04 17:25:31 +00001084 return true;
Chris Lattnerffc47562006-03-20 06:33:01 +00001085}
1086
Evan Cheng581d2792007-07-30 07:51:22 +00001087/// isAllNegativeZeroVector - Returns true if all elements of build_vector
1088/// are -0.0.
1089bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001090 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
1091
1092 APInt APVal, APUndef;
1093 unsigned BitSize;
1094 bool HasAnyUndefs;
Wesley Peck527da1b2010-11-23 03:31:01 +00001095
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00001096 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001097 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001098 return CFP->getValueAPF().isNegZero();
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001099
Evan Cheng581d2792007-07-30 07:51:22 +00001100 return false;
1101}
1102
Chris Lattnerffc47562006-03-20 06:33:01 +00001103/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
1104/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +00001105unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize,
1106 SelectionDAG &DAG) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001107 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1108 assert(isSplatShuffleMask(SVOp, EltSize));
Eric Christopherfc6de422014-08-05 02:39:49 +00001109 if (DAG.getSubtarget().getDataLayout()->isLittleEndian())
Bill Schmidtf910a062014-06-10 14:35:01 +00001110 return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize);
1111 else
1112 return SVOp->getMaskElt(0) / EltSize;
Chris Lattnerffc47562006-03-20 06:33:01 +00001113}
1114
Chris Lattner74cf9ff2006-04-12 17:37:20 +00001115/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001116/// by using a vspltis[bhw] instruction of the specified element size, return
1117/// the constant being splatted. The ByteSize field indicates the number of
1118/// bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001119SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001120 SDValue OpVal(nullptr, 0);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001121
1122 // If ByteSize of the splat is bigger than the element size of the
1123 // build_vector, then we have a case where we are checking for a splat where
1124 // multiple elements of the buildvector are folded together into a single
1125 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
1126 unsigned EltSize = 16/N->getNumOperands();
1127 if (EltSize < ByteSize) {
1128 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001129 SDValue UniquedVals[4];
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001130 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001131
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001132 // See if all of the elements in the buildvector agree across.
1133 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1134 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1135 // If the element isn't a constant, bail fully out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001136 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001137
Scott Michelcf0da6c2009-02-17 22:15:04 +00001138
Craig Topper062a2ba2014-04-25 05:30:21 +00001139 if (!UniquedVals[i&(Multiple-1)].getNode())
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001140 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
1141 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001142 return SDValue(); // no match.
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001143 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001144
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001145 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
1146 // either constant or undef values that are identical for each chunk. See
1147 // if these chunks can form into a larger vspltis*.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001148
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001149 // Check to see if all of the leading entries are either 0 or -1. If
1150 // neither, then this won't fit into the immediate field.
1151 bool LeadingZero = true;
1152 bool LeadingOnes = true;
1153 for (unsigned i = 0; i != Multiple-1; ++i) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001154 if (!UniquedVals[i].getNode()) continue; // Must have been undefs.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001155
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001156 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
1157 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
1158 }
1159 // Finally, check the least significant entry.
1160 if (LeadingZero) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001161 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001162 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmaneffb8942008-09-12 16:56:44 +00001163 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001164 if (Val < 16)
Owen Anderson9f944592009-08-11 20:47:22 +00001165 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001166 }
1167 if (LeadingOnes) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001168 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001169 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman6e054832008-09-26 21:54:37 +00001170 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001171 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson9f944592009-08-11 20:47:22 +00001172 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001173 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001174
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001175 return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001176 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001177
Chris Lattner2771e2c2006-03-25 06:12:06 +00001178 // Check to see if this buildvec has a single non-undef value in its elements.
1179 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1180 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Craig Topper062a2ba2014-04-25 05:30:21 +00001181 if (!OpVal.getNode())
Chris Lattner2771e2c2006-03-25 06:12:06 +00001182 OpVal = N->getOperand(i);
1183 else if (OpVal != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001184 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001185 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001186
Craig Topper062a2ba2014-04-25 05:30:21 +00001187 if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001188
Eli Friedman9c6ab1a2009-05-24 02:03:36 +00001189 unsigned ValSizeInBytes = EltSize;
Nate Begeman1b392872006-03-28 04:15:58 +00001190 uint64_t Value = 0;
Chris Lattner2771e2c2006-03-25 06:12:06 +00001191 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001192 Value = CN->getZExtValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001193 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001194 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001195 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner2771e2c2006-03-25 06:12:06 +00001196 }
1197
1198 // If the splat value is larger than the element value, then we can never do
1199 // this splat. The only case that we could fit the replicated bits into our
1200 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001201 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001202
Chris Lattner2771e2c2006-03-25 06:12:06 +00001203 // If the element value is larger than the splat value, cut it in half and
1204 // check to see if the two halves are equal. Continue doing this until we
1205 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
1206 while (ValSizeInBytes > ByteSize) {
1207 ValSizeInBytes >>= 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001208
Chris Lattner2771e2c2006-03-25 06:12:06 +00001209 // If the top half equals the bottom half, we're still ok.
Chris Lattner39cc7172006-04-05 17:39:25 +00001210 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
1211 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001212 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001213 }
1214
1215 // Properly sign extend the value.
Richard Smith228e6d42012-08-24 23:29:28 +00001216 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001217
Evan Chengb1ddc982006-03-26 09:52:32 +00001218 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001219 if (MaskVal == 0) return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001220
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001221 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith228e6d42012-08-24 23:29:28 +00001222 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson9f944592009-08-11 20:47:22 +00001223 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001224 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001225}
1226
Chris Lattner4211ca92006-04-14 06:01:58 +00001227//===----------------------------------------------------------------------===//
Chris Lattnera801fced2006-11-08 02:15:41 +00001228// Addressing Mode Selection
1229//===----------------------------------------------------------------------===//
1230
1231/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
1232/// or 64-bit immediate, and if the value can be accurately represented as a
1233/// sign extension from a 16-bit value. If so, this returns true and the
1234/// immediate.
1235static bool isIntS16Immediate(SDNode *N, short &Imm) {
Adam Nemet571eb5f2014-05-20 17:20:34 +00001236 if (!isa<ConstantSDNode>(N))
Chris Lattnera801fced2006-11-08 02:15:41 +00001237 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001238
Dan Gohmaneffb8942008-09-12 16:56:44 +00001239 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson9f944592009-08-11 20:47:22 +00001240 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +00001241 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001242 else
Dan Gohmaneffb8942008-09-12 16:56:44 +00001243 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001244}
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001245static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001246 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnera801fced2006-11-08 02:15:41 +00001247}
1248
1249
1250/// SelectAddressRegReg - Given the specified addressed, check to see if it
1251/// can be represented as an indexed [r+r] operation. Returns false if it
1252/// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001253bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1254 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001255 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001256 short imm = 0;
1257 if (N.getOpcode() == ISD::ADD) {
1258 if (isIntS16Immediate(N.getOperand(1), imm))
1259 return false; // r+i
1260 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1261 return false; // r+i
Scott Michelcf0da6c2009-02-17 22:15:04 +00001262
Chris Lattnera801fced2006-11-08 02:15:41 +00001263 Base = N.getOperand(0);
1264 Index = N.getOperand(1);
1265 return true;
1266 } else if (N.getOpcode() == ISD::OR) {
1267 if (isIntS16Immediate(N.getOperand(1), imm))
1268 return false; // r+i can fold it if we can.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001269
Chris Lattnera801fced2006-11-08 02:15:41 +00001270 // If this is an or of disjoint bitfields, we can codegen this as an add
1271 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1272 // disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001273 APInt LHSKnownZero, LHSKnownOne;
1274 APInt RHSKnownZero, RHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001275 DAG.computeKnownBits(N.getOperand(0),
1276 LHSKnownZero, LHSKnownOne);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001277
Dan Gohmanf19609a2008-02-27 01:23:58 +00001278 if (LHSKnownZero.getBoolValue()) {
Jay Foada0653a32014-05-14 21:14:37 +00001279 DAG.computeKnownBits(N.getOperand(1),
1280 RHSKnownZero, RHSKnownOne);
Chris Lattnera801fced2006-11-08 02:15:41 +00001281 // If all of the bits are known zero on the LHS or RHS, the add won't
1282 // carry.
Dan Gohman26854f22008-02-27 21:12:32 +00001283 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001284 Base = N.getOperand(0);
1285 Index = N.getOperand(1);
1286 return true;
1287 }
1288 }
1289 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001290
Chris Lattnera801fced2006-11-08 02:15:41 +00001291 return false;
1292}
1293
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001294// If we happen to be doing an i64 load or store into a stack slot that has
1295// less than a 4-byte alignment, then the frame-index elimination may need to
1296// use an indexed load or store instruction (because the offset may not be a
1297// multiple of 4). The extra register needed to hold the offset comes from the
1298// register scavenger, and it is possible that the scavenger will need to use
1299// an emergency spill slot. As a result, we need to make sure that a spill slot
1300// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1301// stack slot.
1302static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1303 // FIXME: This does not handle the LWA case.
1304 if (VT != MVT::i64)
1305 return;
1306
Hal Finkel7ab3db52013-07-10 15:29:01 +00001307 // NOTE: We'll exclude negative FIs here, which come from argument
1308 // lowering, because there are no known test cases triggering this problem
1309 // using packed structures (or similar). We can remove this exclusion if
1310 // we find such a test case. The reason why this is so test-case driven is
1311 // because this entire 'fixup' is only to prevent crashes (from the
1312 // register scavenger) on not-really-valid inputs. For example, if we have:
1313 // %a = alloca i1
1314 // %b = bitcast i1* %a to i64*
1315 // store i64* a, i64 b
1316 // then the store should really be marked as 'align 1', but is not. If it
1317 // were marked as 'align 1' then the indexed form would have been
1318 // instruction-selected initially, and the problem this 'fixup' is preventing
1319 // won't happen regardless.
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001320 if (FrameIdx < 0)
1321 return;
1322
1323 MachineFunction &MF = DAG.getMachineFunction();
1324 MachineFrameInfo *MFI = MF.getFrameInfo();
1325
1326 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1327 if (Align >= 4)
1328 return;
1329
1330 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1331 FuncInfo->setHasNonRISpills();
1332}
1333
Chris Lattnera801fced2006-11-08 02:15:41 +00001334/// Returns true if the address N can be represented by a base register plus
1335/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001336/// represented as reg+reg. If Aligned is true, only accept displacements
1337/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001338bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman02b93132009-01-15 16:29:45 +00001339 SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001340 SelectionDAG &DAG,
1341 bool Aligned) const {
Dale Johannesenab8e4422009-02-06 19:16:40 +00001342 // FIXME dl should come from parent load or store, not from address
Andrew Trickef9de2a2013-05-25 02:42:55 +00001343 SDLoc dl(N);
Chris Lattnera801fced2006-11-08 02:15:41 +00001344 // If this can be more profitably realized as r+r, fail.
1345 if (SelectAddressRegReg(N, Disp, Base, DAG))
1346 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001347
Chris Lattnera801fced2006-11-08 02:15:41 +00001348 if (N.getOpcode() == ISD::ADD) {
1349 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001350 if (isIntS16Immediate(N.getOperand(1), imm) &&
1351 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001352 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001353 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1354 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001355 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001356 } else {
1357 Base = N.getOperand(0);
1358 }
1359 return true; // [r+i]
1360 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1361 // Match LOAD (ADD (X, Lo(G))).
Gabor Greifc8a9abe2012-04-20 11:41:38 +00001362 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnera801fced2006-11-08 02:15:41 +00001363 && "Cannot handle constant offsets yet!");
1364 Disp = N.getOperand(1).getOperand(0); // The global address.
1365 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackye3f15c982012-06-04 17:36:38 +00001366 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnera801fced2006-11-08 02:15:41 +00001367 Disp.getOpcode() == ISD::TargetConstantPool ||
1368 Disp.getOpcode() == ISD::TargetJumpTable);
1369 Base = N.getOperand(0);
1370 return true; // [&g+r]
1371 }
1372 } else if (N.getOpcode() == ISD::OR) {
1373 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001374 if (isIntS16Immediate(N.getOperand(1), imm) &&
1375 (!Aligned || (imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001376 // If this is an or of disjoint bitfields, we can codegen this as an add
1377 // (for better address arithmetic) if the LHS and RHS of the OR are
1378 // provably disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001379 APInt LHSKnownZero, LHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001380 DAG.computeKnownBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling63061832008-03-24 23:16:37 +00001381
Dan Gohmanf19609a2008-02-27 01:23:58 +00001382 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001383 // If all of the bits are known zero on the LHS or RHS, the add won't
1384 // carry.
Ulrich Weigand55a96652014-07-20 22:26:40 +00001385 if (FrameIndexSDNode *FI =
1386 dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1387 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1388 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1389 } else {
1390 Base = N.getOperand(0);
1391 }
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001392 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001393 return true;
1394 }
1395 }
1396 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1397 // Loading from a constant address.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001398
Chris Lattnera801fced2006-11-08 02:15:41 +00001399 // If this address fits entirely in a 16-bit sext immediate field, codegen
1400 // this as "d, 0"
1401 short Imm;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001402 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001403 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001404 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001405 CN->getValueType(0));
Chris Lattnera801fced2006-11-08 02:15:41 +00001406 return true;
1407 }
Chris Lattner4a9c0bb2007-02-17 06:44:03 +00001408
1409 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001410 if ((CN->getValueType(0) == MVT::i32 ||
1411 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1412 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001413 int Addr = (int)CN->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001414
Chris Lattnera801fced2006-11-08 02:15:41 +00001415 // Otherwise, break this down into an LIS + disp.
Owen Anderson9f944592009-08-11 20:47:22 +00001416 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001417
Owen Anderson9f944592009-08-11 20:47:22 +00001418 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1419 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman32f71d72009-09-25 18:54:59 +00001420 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnera801fced2006-11-08 02:15:41 +00001421 return true;
1422 }
1423 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001424
Chris Lattnera801fced2006-11-08 02:15:41 +00001425 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001426 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001427 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001428 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1429 } else
Chris Lattnera801fced2006-11-08 02:15:41 +00001430 Base = N;
1431 return true; // [r+0]
1432}
1433
1434/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1435/// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001436bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1437 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001438 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001439 // Check to see if we can easily represent this as an [r+r] address. This
1440 // will fail if it thinks that the address is more profitably represented as
1441 // reg+imm, e.g. where imm = 0.
1442 if (SelectAddressRegReg(N, Base, Index, DAG))
1443 return true;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001444
Chris Lattnera801fced2006-11-08 02:15:41 +00001445 // If the operand is an addition, always emit this as [r+r], since this is
1446 // better (for code size, and execution, as the memop does the add for free)
1447 // than emitting an explicit add.
1448 if (N.getOpcode() == ISD::ADD) {
1449 Base = N.getOperand(0);
1450 Index = N.getOperand(1);
1451 return true;
1452 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001453
Chris Lattnera801fced2006-11-08 02:15:41 +00001454 // Otherwise, do it the hard way, using R0 as the base register.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001455 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001456 N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001457 Index = N;
1458 return true;
1459}
1460
Chris Lattnera801fced2006-11-08 02:15:41 +00001461/// getPreIndexedAddressParts - returns true by value, base pointer and
1462/// offset pointer and addressing mode by reference if the node's address
1463/// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001464bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1465 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +00001466 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00001467 SelectionDAG &DAG) const {
Hal Finkel595817e2012-06-04 02:21:00 +00001468 if (DisablePPCPreinc) return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001469
Ulrich Weigande90b0222013-03-22 14:58:48 +00001470 bool isLoad = true;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001471 SDValue Ptr;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001472 EVT VT;
Hal Finkelb09680b2013-03-18 23:00:58 +00001473 unsigned Alignment;
Chris Lattnera801fced2006-11-08 02:15:41 +00001474 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1475 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001476 VT = LD->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001477 Alignment = LD->getAlignment();
Chris Lattnera801fced2006-11-08 02:15:41 +00001478 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner68371252006-11-14 01:38:31 +00001479 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001480 VT = ST->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001481 Alignment = ST->getAlignment();
Ulrich Weigande90b0222013-03-22 14:58:48 +00001482 isLoad = false;
Chris Lattnera801fced2006-11-08 02:15:41 +00001483 } else
1484 return false;
1485
Chris Lattner68371252006-11-14 01:38:31 +00001486 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands13237ac2008-06-06 12:08:01 +00001487 if (VT.isVector())
Chris Lattner68371252006-11-14 01:38:31 +00001488 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001489
Ulrich Weigande90b0222013-03-22 14:58:48 +00001490 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1491
1492 // Common code will reject creating a pre-inc form if the base pointer
1493 // is a frame index, or if N is a store and the base pointer is either
1494 // the same as or a predecessor of the value being stored. Check for
1495 // those situations here, and try with swapped Base/Offset instead.
1496 bool Swap = false;
1497
1498 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1499 Swap = true;
1500 else if (!isLoad) {
1501 SDValue Val = cast<StoreSDNode>(N)->getValue();
1502 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1503 Swap = true;
1504 }
1505
1506 if (Swap)
1507 std::swap(Base, Offset);
1508
Hal Finkelca542be2012-06-20 15:43:03 +00001509 AM = ISD::PRE_INC;
1510 return true;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001511 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001512
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001513 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson9f944592009-08-11 20:47:22 +00001514 if (VT != MVT::i64) {
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001515 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner474b5b72006-11-15 19:55:13 +00001516 return false;
1517 } else {
Hal Finkelb09680b2013-03-18 23:00:58 +00001518 // LDU/STU need an address with at least 4-byte alignment.
1519 if (Alignment < 4)
1520 return false;
1521
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001522 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner474b5b72006-11-15 19:55:13 +00001523 return false;
1524 }
Chris Lattnerb314b152006-11-11 00:08:42 +00001525
Chris Lattnerb314b152006-11-11 00:08:42 +00001526 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner474b5b72006-11-15 19:55:13 +00001527 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1528 // sext i32 to i64 when addr mode is r+i.
Owen Anderson9f944592009-08-11 20:47:22 +00001529 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerb314b152006-11-11 00:08:42 +00001530 LD->getExtensionType() == ISD::SEXTLOAD &&
1531 isa<ConstantSDNode>(Offset))
1532 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001533 }
1534
Chris Lattnerce645542006-11-10 02:08:47 +00001535 AM = ISD::PRE_INC;
1536 return true;
Chris Lattnera801fced2006-11-08 02:15:41 +00001537}
1538
1539//===----------------------------------------------------------------------===//
Chris Lattner4211ca92006-04-14 06:01:58 +00001540// LowerOperation implementation
1541//===----------------------------------------------------------------------===//
1542
Chris Lattneredb9d842010-11-15 02:46:57 +00001543/// GetLabelAccessInfo - Return true if we should reference labels using a
1544/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1545static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Craig Topper062a2ba2014-04-25 05:30:21 +00001546 unsigned &LoOpFlags,
1547 const GlobalValue *GV = nullptr) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001548 HiOpFlags = PPCII::MO_HA;
1549 LoOpFlags = PPCII::MO_LO;
Wesley Peck527da1b2010-11-23 03:31:01 +00001550
Hal Finkel3ee2af72014-07-18 23:29:49 +00001551 // Don't use the pic base if not in PIC relocation model.
1552 bool isPIC = TM.getRelocationModel() == Reloc::PIC_;
1553
Chris Lattnerdd6df842010-11-15 03:13:19 +00001554 if (isPIC) {
1555 HiOpFlags |= PPCII::MO_PIC_FLAG;
1556 LoOpFlags |= PPCII::MO_PIC_FLAG;
1557 }
1558
1559 // If this is a reference to a global value that requires a non-lazy-ptr, make
1560 // sure that instruction lowering adds it.
1561 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1562 HiOpFlags |= PPCII::MO_NLP_FLAG;
1563 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00001564
Chris Lattnerdd6df842010-11-15 03:13:19 +00001565 if (GV->hasHiddenVisibility()) {
1566 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1567 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1568 }
1569 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001570
Chris Lattneredb9d842010-11-15 02:46:57 +00001571 return isPIC;
1572}
1573
1574static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1575 SelectionDAG &DAG) {
1576 EVT PtrVT = HiPart.getValueType();
1577 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001578 SDLoc DL(HiPart);
Chris Lattneredb9d842010-11-15 02:46:57 +00001579
1580 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1581 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peck527da1b2010-11-23 03:31:01 +00001582
Chris Lattneredb9d842010-11-15 02:46:57 +00001583 // With PIC, the first instruction is actually "GR+hi(&G)".
1584 if (isPIC)
1585 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1586 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peck527da1b2010-11-23 03:31:01 +00001587
Chris Lattneredb9d842010-11-15 02:46:57 +00001588 // Generate non-pic code that has direct accesses to the constant pool.
1589 // The address of the global is just (hi(&g)+lo(&g)).
1590 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1591}
1592
Scott Michelcf0da6c2009-02-17 22:15:04 +00001593SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001594 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001595 EVT PtrVT = Op.getValueType();
Chris Lattner4211ca92006-04-14 06:01:58 +00001596 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001597 const Constant *C = CP->getConstVal();
Chris Lattner4211ca92006-04-14 06:01:58 +00001598
Roman Divackyace47072012-08-24 16:26:02 +00001599 // 64-bit SVR4 ABI code is always position-independent.
1600 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001601 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001602 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001603 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001604 DAG.getRegister(PPC::X2, MVT::i64));
1605 }
1606
Chris Lattneredb9d842010-11-15 02:46:57 +00001607 unsigned MOHiFlag, MOLoFlag;
1608 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001609
1610 if (isPIC && Subtarget.isSVR4ABI()) {
1611 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(),
1612 PPCII::MO_PIC_FLAG);
1613 SDLoc DL(CP);
1614 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1615 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1616 }
1617
Chris Lattneredb9d842010-11-15 02:46:57 +00001618 SDValue CPIHi =
1619 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1620 SDValue CPILo =
1621 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1622 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00001623}
1624
Dan Gohman21cea8a2010-04-17 15:26:15 +00001625SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001626 EVT PtrVT = Op.getValueType();
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001627 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00001628
Roman Divackyace47072012-08-24 16:26:02 +00001629 // 64-bit SVR4 ABI code is always position-independent.
1630 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001631 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001632 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001633 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001634 DAG.getRegister(PPC::X2, MVT::i64));
1635 }
1636
Chris Lattneredb9d842010-11-15 02:46:57 +00001637 unsigned MOHiFlag, MOLoFlag;
1638 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001639
1640 if (isPIC && Subtarget.isSVR4ABI()) {
1641 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1642 PPCII::MO_PIC_FLAG);
1643 SDLoc DL(GA);
1644 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), PtrVT, GA,
1645 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1646 }
1647
Chris Lattneredb9d842010-11-15 02:46:57 +00001648 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1649 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1650 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio09d73c02007-07-11 17:19:51 +00001651}
1652
Dan Gohman21cea8a2010-04-17 15:26:15 +00001653SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1654 SelectionDAG &DAG) const {
Bob Wilsonf84f7102009-11-04 21:31:18 +00001655 EVT PtrVT = Op.getValueType();
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00001656 BlockAddressSDNode *BASDN = cast<BlockAddressSDNode>(Op);
1657 const BlockAddress *BA = BASDN->getBlockAddress();
Bob Wilsonf84f7102009-11-04 21:31:18 +00001658
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00001659 // 64-bit SVR4 ABI code is always position-independent.
1660 // The actual BlockAddress is stored in the TOC.
1661 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
1662 SDValue GA = DAG.getTargetBlockAddress(BA, PtrVT, BASDN->getOffset());
1663 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(BASDN), MVT::i64, GA,
1664 DAG.getRegister(PPC::X2, MVT::i64));
1665 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001666
Chris Lattneredb9d842010-11-15 02:46:57 +00001667 unsigned MOHiFlag, MOLoFlag;
1668 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liaoabb87d42012-09-12 21:43:09 +00001669 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1670 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattneredb9d842010-11-15 02:46:57 +00001671 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1672}
1673
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001674// Generate a call to __tls_get_addr for the given GOT entry Op.
1675std::pair<SDValue,SDValue>
1676PPCTargetLowering::lowerTLSCall(SDValue Op, SDLoc dl,
1677 SelectionDAG &DAG) const {
1678
1679 Type *IntPtrTy = getDataLayout()->getIntPtrType(*DAG.getContext());
1680 TargetLowering::ArgListTy Args;
1681 TargetLowering::ArgListEntry Entry;
1682 Entry.Node = Op;
1683 Entry.Ty = IntPtrTy;
1684 Args.push_back(Entry);
1685
1686 TargetLowering::CallLoweringInfo CLI(DAG);
1687 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode())
1688 .setCallee(CallingConv::C, IntPtrTy,
1689 DAG.getTargetExternalSymbol("__tls_get_addr", getPointerTy()),
1690 std::move(Args), 0);
1691
1692 return LowerCallTo(CLI);
1693}
1694
Roman Divackye3f15c982012-06-04 17:36:38 +00001695SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1696 SelectionDAG &DAG) const {
1697
Bill Schmidtbdae03f2013-09-17 20:22:05 +00001698 // FIXME: TLS addresses currently use medium model code sequences,
1699 // which is the most useful form. Eventually support for small and
1700 // large models could be added if users need it, at the cost of
1701 // additional complexity.
Roman Divackye3f15c982012-06-04 17:36:38 +00001702 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001703 SDLoc dl(GA);
Roman Divackye3f15c982012-06-04 17:36:38 +00001704 const GlobalValue *GV = GA->getGlobal();
1705 EVT PtrVT = getPointerTy();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001706 bool is64bit = Subtarget.isPPC64();
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001707 const Module *M = DAG.getMachineFunction().getFunction()->getParent();
1708 PICLevel::Level picLevel = M->getPICLevel();
Roman Divackye3f15c982012-06-04 17:36:38 +00001709
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001710 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackye3f15c982012-06-04 17:36:38 +00001711
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001712 if (Model == TLSModel::LocalExec) {
1713 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001714 PPCII::MO_TPREL_HA);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001715 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001716 PPCII::MO_TPREL_LO);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001717 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1718 is64bit ? MVT::i64 : MVT::i32);
1719 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1720 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1721 }
Roman Divackye3f15c982012-06-04 17:36:38 +00001722
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001723 if (Model == TLSModel::InitialExec) {
Bill Schmidt732eb912012-12-13 18:45:54 +00001724 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001725 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1726 PPCII::MO_TLS);
Roman Divacky32143e22013-12-20 18:08:54 +00001727 SDValue GOTPtr;
1728 if (is64bit) {
1729 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1730 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1731 PtrVT, GOTReg, TGA);
1732 } else
1733 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT);
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00001734 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
Roman Divacky32143e22013-12-20 18:08:54 +00001735 PtrVT, TGA, GOTPtr);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001736 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001737 }
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001738
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001739 if (Model == TLSModel::GeneralDynamic) {
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001740 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1741 PPCII::MO_TLSGD);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001742 SDValue GOTPtr;
1743 if (is64bit) {
1744 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1745 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1746 GOTReg, TGA);
1747 } else {
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001748 if (picLevel == PICLevel::Small)
1749 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT);
1750 else
1751 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001752 }
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001753 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
Hal Finkel7c8ae532014-07-25 17:47:22 +00001754 GOTPtr, TGA);
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001755 std::pair<SDValue, SDValue> CallResult = lowerTLSCall(GOTEntry, dl, DAG);
1756 return CallResult.first;
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001757 }
1758
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001759 if (Model == TLSModel::LocalDynamic) {
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001760 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1761 PPCII::MO_TLSLD);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001762 SDValue GOTPtr;
1763 if (is64bit) {
1764 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1765 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1766 GOTReg, TGA);
1767 } else {
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001768 if (picLevel == PICLevel::Small)
1769 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT);
1770 else
1771 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001772 }
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001773 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
Hal Finkel7c8ae532014-07-25 17:47:22 +00001774 GOTPtr, TGA);
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001775 std::pair<SDValue, SDValue> CallResult = lowerTLSCall(GOTEntry, dl, DAG);
1776 SDValue TLSAddr = CallResult.first;
1777 SDValue Chain = CallResult.second;
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001778 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001779 Chain, TLSAddr, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001780 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1781 }
1782
1783 llvm_unreachable("Unknown TLS model!");
Roman Divackye3f15c982012-06-04 17:36:38 +00001784}
1785
Chris Lattneredb9d842010-11-15 02:46:57 +00001786SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1787 SelectionDAG &DAG) const {
1788 EVT PtrVT = Op.getValueType();
1789 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001790 SDLoc DL(GSDN);
Chris Lattneredb9d842010-11-15 02:46:57 +00001791 const GlobalValue *GV = GSDN->getGlobal();
1792
Chris Lattneredb9d842010-11-15 02:46:57 +00001793 // 64-bit SVR4 ABI code is always position-independent.
1794 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001795 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Chris Lattneredb9d842010-11-15 02:46:57 +00001796 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1797 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1798 DAG.getRegister(PPC::X2, MVT::i64));
1799 }
1800
Chris Lattnerdd6df842010-11-15 03:13:19 +00001801 unsigned MOHiFlag, MOLoFlag;
1802 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattneredb9d842010-11-15 02:46:57 +00001803
Hal Finkel3ee2af72014-07-18 23:29:49 +00001804 if (isPIC && Subtarget.isSVR4ABI()) {
1805 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT,
1806 GSDN->getOffset(),
1807 PPCII::MO_PIC_FLAG);
1808 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1809 DAG.getNode(PPCISD::GlobalBaseReg, DL, MVT::i32));
1810 }
1811
Chris Lattnerdd6df842010-11-15 03:13:19 +00001812 SDValue GAHi =
1813 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1814 SDValue GALo =
1815 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peck527da1b2010-11-23 03:31:01 +00001816
Chris Lattnerdd6df842010-11-15 03:13:19 +00001817 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00001818
Chris Lattnerdd6df842010-11-15 03:13:19 +00001819 // If the global reference is actually to a non-lazy-pointer, we have to do an
1820 // extra load to get the address of the global.
1821 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1822 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001823 false, false, false, 0);
Chris Lattnerdd6df842010-11-15 03:13:19 +00001824 return Ptr;
Chris Lattner4211ca92006-04-14 06:01:58 +00001825}
1826
Dan Gohman21cea8a2010-04-17 15:26:15 +00001827SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00001828 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001829 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001830
Hal Finkel777c9dd2014-03-29 16:04:40 +00001831 if (Op.getValueType() == MVT::v2i64) {
1832 // When the operands themselves are v2i64 values, we need to do something
1833 // special because VSX has no underlying comparison operations for these.
1834 if (Op.getOperand(0).getValueType() == MVT::v2i64) {
1835 // Equality can be handled by casting to the legal type for Altivec
1836 // comparisons, everything else needs to be expanded.
1837 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
1838 return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
1839 DAG.getSetCC(dl, MVT::v4i32,
1840 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)),
1841 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)),
1842 CC));
1843 }
1844
1845 return SDValue();
1846 }
1847
1848 // We handle most of these in the usual way.
1849 return Op;
1850 }
1851
Chris Lattner4211ca92006-04-14 06:01:58 +00001852 // If we're comparing for equality to zero, expose the fact that this is
1853 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1854 // fold the new nodes.
1855 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1856 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001857 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001858 SDValue Zext = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00001859 if (VT.bitsLT(MVT::i32)) {
1860 VT = MVT::i32;
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001861 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001862 }
Duncan Sands13237ac2008-06-06 12:08:01 +00001863 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001864 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1865 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson9f944592009-08-11 20:47:22 +00001866 DAG.getConstant(Log2b, MVT::i32));
1867 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner4211ca92006-04-14 06:01:58 +00001868 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001869 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner4211ca92006-04-14 06:01:58 +00001870 // optimized. FIXME: revisit this when we can custom lower all setcc
1871 // optimizations.
1872 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001873 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001874 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001875
Chris Lattner4211ca92006-04-14 06:01:58 +00001876 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattner97ff46b2006-11-14 05:28:08 +00001877 // by xor'ing the rhs with the lhs, which is faster than setting a
1878 // condition register, reading it back out, and masking the correct bit. The
1879 // normal approach here uses sub to do this instead of xor. Using xor exposes
1880 // the result to other bit-twiddling opportunities.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001881 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00001882 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001883 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001884 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner4211ca92006-04-14 06:01:58 +00001885 Op.getOperand(1));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001886 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner4211ca92006-04-14 06:01:58 +00001887 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001888 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001889}
1890
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001891SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001892 const PPCSubtarget &Subtarget) const {
Roman Divacky4394e682011-06-28 15:30:42 +00001893 SDNode *Node = Op.getNode();
1894 EVT VT = Node->getValueType(0);
1895 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1896 SDValue InChain = Node->getOperand(0);
1897 SDValue VAListPtr = Node->getOperand(1);
1898 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001899 SDLoc dl(Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001900
Roman Divacky4394e682011-06-28 15:30:42 +00001901 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1902
1903 // gpr_index
1904 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1905 VAListPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001906 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001907 InChain = GprIndex.getValue(1);
1908
1909 if (VT == MVT::i64) {
1910 // Check if GprIndex is even
1911 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1912 DAG.getConstant(1, MVT::i32));
1913 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1914 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1915 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1916 DAG.getConstant(1, MVT::i32));
1917 // Align GprIndex to be even if it isn't
1918 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1919 GprIndex);
1920 }
1921
1922 // fpr index is 1 byte after gpr
1923 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1924 DAG.getConstant(1, MVT::i32));
1925
1926 // fpr
1927 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1928 FprPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001929 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001930 InChain = FprIndex.getValue(1);
1931
1932 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1933 DAG.getConstant(8, MVT::i32));
1934
1935 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1936 DAG.getConstant(4, MVT::i32));
1937
1938 // areas
1939 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001940 MachinePointerInfo(), false, false,
1941 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001942 InChain = OverflowArea.getValue(1);
1943
1944 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001945 MachinePointerInfo(), false, false,
1946 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001947 InChain = RegSaveArea.getValue(1);
1948
1949 // select overflow_area if index > 8
1950 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1951 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1952
Roman Divacky4394e682011-06-28 15:30:42 +00001953 // adjustment constant gpr_index * 4/8
1954 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1955 VT.isInteger() ? GprIndex : FprIndex,
1956 DAG.getConstant(VT.isInteger() ? 4 : 8,
1957 MVT::i32));
1958
1959 // OurReg = RegSaveArea + RegConstant
1960 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1961 RegConstant);
1962
1963 // Floating types are 32 bytes into RegSaveArea
1964 if (VT.isFloatingPoint())
1965 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1966 DAG.getConstant(32, MVT::i32));
1967
1968 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1969 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1970 VT.isInteger() ? GprIndex : FprIndex,
1971 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1972 MVT::i32));
1973
1974 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1975 VT.isInteger() ? VAListPtr : FprPtr,
1976 MachinePointerInfo(SV),
1977 MVT::i8, false, false, 0);
1978
1979 // determine if we should load from reg_save_area or overflow_area
1980 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1981
1982 // increase overflow_area by 4/8 if gpr/fpr > 8
1983 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1984 DAG.getConstant(VT.isInteger() ? 4 : 8,
1985 MVT::i32));
1986
1987 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1988 OverflowAreaPlusN);
1989
1990 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1991 OverflowAreaPtr,
1992 MachinePointerInfo(),
1993 MVT::i32, false, false, 0);
1994
NAKAMURA Takumi8ad54e02012-08-30 15:52:23 +00001995 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001996 false, false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001997}
1998
Roman Divackyc3825df2013-07-25 21:36:47 +00001999SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
2000 const PPCSubtarget &Subtarget) const {
2001 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
2002
2003 // We have to copy the entire va_list struct:
2004 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
2005 return DAG.getMemcpy(Op.getOperand(0), Op,
2006 Op.getOperand(1), Op.getOperand(2),
2007 DAG.getConstant(12, MVT::i32), 8, false, true,
2008 MachinePointerInfo(), MachinePointerInfo());
2009}
2010
Duncan Sandsa0984362011-09-06 13:37:06 +00002011SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
2012 SelectionDAG &DAG) const {
2013 return Op.getOperand(0);
2014}
2015
2016SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
2017 SelectionDAG &DAG) const {
Bill Wendling95e1af22008-09-17 00:30:57 +00002018 SDValue Chain = Op.getOperand(0);
2019 SDValue Trmp = Op.getOperand(1); // trampoline
2020 SDValue FPtr = Op.getOperand(2); // nested function
2021 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickef9de2a2013-05-25 02:42:55 +00002022 SDLoc dl(Op);
Bill Wendling95e1af22008-09-17 00:30:57 +00002023
Owen Anderson53aa7a92009-08-10 22:56:29 +00002024 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002025 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattner229907c2011-07-18 04:54:35 +00002026 Type *IntPtrTy =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00002027 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruth7ec50852012-11-01 08:07:29 +00002028 *DAG.getContext());
Bill Wendling95e1af22008-09-17 00:30:57 +00002029
Scott Michelcf0da6c2009-02-17 22:15:04 +00002030 TargetLowering::ArgListTy Args;
Bill Wendling95e1af22008-09-17 00:30:57 +00002031 TargetLowering::ArgListEntry Entry;
2032
2033 Entry.Ty = IntPtrTy;
2034 Entry.Node = Trmp; Args.push_back(Entry);
2035
2036 // TrampSize == (isPPC64 ? 48 : 40);
2037 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson9f944592009-08-11 20:47:22 +00002038 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling95e1af22008-09-17 00:30:57 +00002039 Args.push_back(Entry);
2040
2041 Entry.Node = FPtr; Args.push_back(Entry);
2042 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002043
Bill Wendling95e1af22008-09-17 00:30:57 +00002044 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002045 TargetLowering::CallLoweringInfo CLI(DAG);
2046 CLI.setDebugLoc(dl).setChain(Chain)
2047 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002048 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
2049 std::move(Args), 0);
Bill Wendling95e1af22008-09-17 00:30:57 +00002050
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002051 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Duncan Sandsa0984362011-09-06 13:37:06 +00002052 return CallResult.second;
Bill Wendling95e1af22008-09-17 00:30:57 +00002053}
2054
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002055SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002056 const PPCSubtarget &Subtarget) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00002057 MachineFunction &MF = DAG.getMachineFunction();
2058 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2059
Andrew Trickef9de2a2013-05-25 02:42:55 +00002060 SDLoc dl(Op);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002061
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002062 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002063 // vastart just stores the address of the VarArgsFrameIndex slot into the
2064 // memory location argument.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002065 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00002066 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002067 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner676c61d2010-09-21 18:41:36 +00002068 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2069 MachinePointerInfo(SV),
David Greene87a5abe2010-02-15 16:56:53 +00002070 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002071 }
2072
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002073 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002074 // We suppose the given va_list is already allocated.
2075 //
2076 // typedef struct {
2077 // char gpr; /* index into the array of 8 GPRs
2078 // * stored in the register save area
2079 // * gpr=0 corresponds to r3,
2080 // * gpr=1 to r4, etc.
2081 // */
2082 // char fpr; /* index into the array of 8 FPRs
2083 // * stored in the register save area
2084 // * fpr=0 corresponds to f1,
2085 // * fpr=1 to f2, etc.
2086 // */
2087 // char *overflow_arg_area;
2088 // /* location on stack that holds
2089 // * the next overflow argument
2090 // */
2091 // char *reg_save_area;
2092 // /* where r3:r10 and f1:f8 (if saved)
2093 // * are stored
2094 // */
2095 // } va_list[1];
2096
2097
Dan Gohman31ae5862010-04-17 14:41:14 +00002098 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
2099 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002100
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002101
Owen Anderson53aa7a92009-08-10 22:56:29 +00002102 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002103
Dan Gohman31ae5862010-04-17 14:41:14 +00002104 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
2105 PtrVT);
2106 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
2107 PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002108
Duncan Sands13237ac2008-06-06 12:08:01 +00002109 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002110 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002111
Duncan Sands13237ac2008-06-06 12:08:01 +00002112 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002113 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002114
2115 uint64_t FPROffset = 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002116 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002117
Dan Gohman2d489b52008-02-06 22:27:42 +00002118 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002119
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002120 // Store first byte : number of int regs
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002121 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattner6963c1f2010-09-21 17:42:31 +00002122 Op.getOperand(1),
2123 MachinePointerInfo(SV),
2124 MVT::i8, false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002125 uint64_t nextOffset = FPROffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002126 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002127 ConstFPROffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002128
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002129 // Store second byte : number of float regs
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002130 SDValue secondStore =
Chris Lattner6963c1f2010-09-21 17:42:31 +00002131 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
2132 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene87a5abe2010-02-15 16:56:53 +00002133 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002134 nextOffset += StackOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002135 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002136
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002137 // Store second word : arguments given on stack
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002138 SDValue thirdStore =
Chris Lattner676c61d2010-09-21 18:41:36 +00002139 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
2140 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002141 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002142 nextOffset += FrameOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002143 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002144
2145 // Store third word : arguments given in registers
Chris Lattner676c61d2010-09-21 18:41:36 +00002146 return DAG.getStore(thirdStore, dl, FR, nextPtr,
2147 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002148 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002149
Chris Lattner4211ca92006-04-14 06:01:58 +00002150}
2151
Chris Lattner4f2e4e02007-03-06 00:59:59 +00002152#include "PPCGenCallingConv.inc"
2153
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002154// Function whose sole purpose is to kill compiler warnings
2155// stemming from unused functions included from PPCGenCallingConv.inc.
2156CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt8470b0f2013-08-30 22:18:55 +00002157 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002158}
2159
Bill Schmidt230b4512013-06-12 16:39:22 +00002160bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
2161 CCValAssign::LocInfo &LocInfo,
2162 ISD::ArgFlagsTy &ArgFlags,
2163 CCState &State) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002164 return true;
2165}
2166
Bill Schmidt230b4512013-06-12 16:39:22 +00002167bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
2168 MVT &LocVT,
2169 CCValAssign::LocInfo &LocInfo,
2170 ISD::ArgFlagsTy &ArgFlags,
2171 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002172 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002173 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2174 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2175 };
2176 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002177
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002178 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2179
2180 // Skip one register if the first unallocated register has an even register
2181 // number and there are still argument registers available which have not been
2182 // allocated yet. RegNum is actually an index into ArgRegs, which means we
2183 // need to skip a register if RegNum is odd.
2184 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
2185 State.AllocateReg(ArgRegs[RegNum]);
2186 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002187
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002188 // Always return false here, as this function only makes sure that the first
2189 // unallocated register has an odd register number and does not actually
2190 // allocate a register for the current argument.
2191 return false;
2192}
2193
Bill Schmidt230b4512013-06-12 16:39:22 +00002194bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
2195 MVT &LocVT,
2196 CCValAssign::LocInfo &LocInfo,
2197 ISD::ArgFlagsTy &ArgFlags,
2198 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002199 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002200 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2201 PPC::F8
2202 };
2203
2204 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002205
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002206 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2207
2208 // If there is only one Floating-point register left we need to put both f64
2209 // values of a split ppc_fp128 value on the stack.
2210 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
2211 State.AllocateReg(ArgRegs[RegNum]);
2212 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002213
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002214 // Always return false here, as this function only makes sure that the two f64
2215 // values a ppc_fp128 value is split into are both passed in registers or both
2216 // passed on the stack and does not actually allocate a register for the
2217 // current argument.
2218 return false;
2219}
2220
Chris Lattner43df5b32007-02-25 05:34:32 +00002221/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002222/// on Darwin.
Craig Topper840beec2014-04-04 05:16:06 +00002223static const MCPhysReg *GetFPR() {
2224 static const MCPhysReg FPR[] = {
Chris Lattner43df5b32007-02-25 05:34:32 +00002225 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002226 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner43df5b32007-02-25 05:34:32 +00002227 };
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002228
Chris Lattner43df5b32007-02-25 05:34:32 +00002229 return FPR;
2230}
2231
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002232/// CalculateStackSlotSize - Calculates the size reserved for this argument on
2233/// the stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002234static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002235 unsigned PtrByteSize) {
Hal Finkel940ab932014-02-28 00:27:01 +00002236 unsigned ArgSize = ArgVT.getStoreSize();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002237 if (Flags.isByVal())
2238 ArgSize = Flags.getByValSize();
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002239
2240 // Round up to multiples of the pointer size, except for array members,
2241 // which are always packed.
2242 if (!Flags.isInConsecutiveRegs())
2243 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002244
2245 return ArgSize;
2246}
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002247
2248/// CalculateStackSlotAlignment - Calculates the alignment of this argument
2249/// on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002250static unsigned CalculateStackSlotAlignment(EVT ArgVT, EVT OrigVT,
2251 ISD::ArgFlagsTy Flags,
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002252 unsigned PtrByteSize) {
2253 unsigned Align = PtrByteSize;
2254
2255 // Altivec parameters are padded to a 16 byte boundary.
2256 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2257 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2258 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2259 Align = 16;
2260
2261 // ByVal parameters are aligned as requested.
2262 if (Flags.isByVal()) {
2263 unsigned BVAlign = Flags.getByValAlign();
2264 if (BVAlign > PtrByteSize) {
2265 if (BVAlign % PtrByteSize != 0)
2266 llvm_unreachable(
2267 "ByVal alignment is not a multiple of the pointer size");
2268
2269 Align = BVAlign;
2270 }
2271 }
2272
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002273 // Array members are always packed to their original alignment.
2274 if (Flags.isInConsecutiveRegs()) {
2275 // If the array member was split into multiple registers, the first
2276 // needs to be aligned to the size of the full type. (Except for
2277 // ppcf128, which is only aligned as its f64 components.)
2278 if (Flags.isSplit() && OrigVT != MVT::ppcf128)
2279 Align = OrigVT.getStoreSize();
2280 else
2281 Align = ArgVT.getStoreSize();
2282 }
2283
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002284 return Align;
2285}
2286
Ulrich Weigand8658f172014-07-20 23:43:15 +00002287/// CalculateStackSlotUsed - Return whether this argument will use its
2288/// stack slot (instead of being passed in registers). ArgOffset,
2289/// AvailableFPRs, and AvailableVRs must hold the current argument
2290/// position, and will be updated to account for this argument.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002291static bool CalculateStackSlotUsed(EVT ArgVT, EVT OrigVT,
2292 ISD::ArgFlagsTy Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002293 unsigned PtrByteSize,
2294 unsigned LinkageSize,
2295 unsigned ParamAreaSize,
2296 unsigned &ArgOffset,
2297 unsigned &AvailableFPRs,
2298 unsigned &AvailableVRs) {
2299 bool UseMemory = false;
2300
2301 // Respect alignment of argument on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002302 unsigned Align =
2303 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002304 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
2305 // If there's no space left in the argument save area, we must
2306 // use memory (this check also catches zero-sized arguments).
2307 if (ArgOffset >= LinkageSize + ParamAreaSize)
2308 UseMemory = true;
2309
2310 // Allocate argument on the stack.
2311 ArgOffset += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002312 if (Flags.isInConsecutiveRegsLast())
2313 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002314 // If we overran the argument save area, we must use memory
2315 // (this check catches arguments passed partially in memory)
2316 if (ArgOffset > LinkageSize + ParamAreaSize)
2317 UseMemory = true;
2318
2319 // However, if the argument is actually passed in an FPR or a VR,
2320 // we don't use memory after all.
2321 if (!Flags.isByVal()) {
2322 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
2323 if (AvailableFPRs > 0) {
2324 --AvailableFPRs;
2325 return false;
2326 }
2327 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2328 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2329 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2330 if (AvailableVRs > 0) {
2331 --AvailableVRs;
2332 return false;
2333 }
2334 }
2335
2336 return UseMemory;
2337}
2338
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002339/// EnsureStackAlignment - Round stack frame size up from NumBytes to
2340/// ensure minimum alignment required for target.
2341static unsigned EnsureStackAlignment(const TargetMachine &Target,
2342 unsigned NumBytes) {
Eric Christopherd9134482014-08-04 21:25:23 +00002343 unsigned TargetAlign =
2344 Target.getSubtargetImpl()->getFrameLowering()->getStackAlignment();
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002345 unsigned AlignMask = TargetAlign - 1;
2346 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2347 return NumBytes;
2348}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002349
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002350SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002351PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002352 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002353 const SmallVectorImpl<ISD::InputArg>
2354 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002355 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002356 SmallVectorImpl<SDValue> &InVals)
2357 const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002358 if (Subtarget.isSVR4ABI()) {
2359 if (Subtarget.isPPC64())
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002360 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
2361 dl, DAG, InVals);
2362 else
2363 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
2364 dl, DAG, InVals);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002365 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002366 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
2367 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002368 }
2369}
2370
2371SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002372PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002373 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002374 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002375 const SmallVectorImpl<ISD::InputArg>
2376 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002377 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002378 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002379
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002380 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002381 // +-----------------------------------+
2382 // +--> | Back chain |
2383 // | +-----------------------------------+
2384 // | | Floating-point register save area |
2385 // | +-----------------------------------+
2386 // | | General register save area |
2387 // | +-----------------------------------+
2388 // | | CR save word |
2389 // | +-----------------------------------+
2390 // | | VRSAVE save word |
2391 // | +-----------------------------------+
2392 // | | Alignment padding |
2393 // | +-----------------------------------+
2394 // | | Vector register save area |
2395 // | +-----------------------------------+
2396 // | | Local variable space |
2397 // | +-----------------------------------+
2398 // | | Parameter list area |
2399 // | +-----------------------------------+
2400 // | | LR save word |
2401 // | +-----------------------------------+
2402 // SP--> +--- | Back chain |
2403 // +-----------------------------------+
2404 //
2405 // Specifications:
2406 // System V Application Binary Interface PowerPC Processor Supplement
2407 // AltiVec Technology Programming Interface Manual
Wesley Peck527da1b2010-11-23 03:31:01 +00002408
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002409 MachineFunction &MF = DAG.getMachineFunction();
2410 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002411 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002412
Owen Anderson53aa7a92009-08-10 22:56:29 +00002413 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002414 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002415 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2416 (CallConv == CallingConv::Fast));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002417 unsigned PtrByteSize = 4;
2418
2419 // Assign locations to all of the incoming arguments.
2420 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002421 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
2422 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002423
2424 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00002425 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(false, false, false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002426 CCInfo.AllocateStack(LinkageSize, PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002427
Bill Schmidtef17c142013-02-06 17:33:58 +00002428 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peck527da1b2010-11-23 03:31:01 +00002429
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002430 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2431 CCValAssign &VA = ArgLocs[i];
Wesley Peck527da1b2010-11-23 03:31:01 +00002432
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002433 // Arguments stored in registers.
2434 if (VA.isRegLoc()) {
Craig Topper760b1342012-02-22 05:59:10 +00002435 const TargetRegisterClass *RC;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002436 EVT ValVT = VA.getValVT();
Wesley Peck527da1b2010-11-23 03:31:01 +00002437
Owen Anderson9f944592009-08-11 20:47:22 +00002438 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002439 default:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002440 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Hal Finkel940ab932014-02-28 00:27:01 +00002441 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002442 case MVT::i32:
Craig Topperabadc662012-04-20 06:31:50 +00002443 RC = &PPC::GPRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002444 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002445 case MVT::f32:
Craig Topperabadc662012-04-20 06:31:50 +00002446 RC = &PPC::F4RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002447 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002448 case MVT::f64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002449 if (Subtarget.hasVSX())
Hal Finkel19be5062014-03-29 05:29:01 +00002450 RC = &PPC::VSFRCRegClass;
2451 else
2452 RC = &PPC::F8RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002453 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002454 case MVT::v16i8:
2455 case MVT::v8i16:
2456 case MVT::v4i32:
2457 case MVT::v4f32:
Hal Finkel7811c612014-03-28 19:58:11 +00002458 RC = &PPC::VRRCRegClass;
2459 break;
Hal Finkel27774d92014-03-13 07:58:58 +00002460 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002461 case MVT::v2i64:
Hal Finkel7811c612014-03-28 19:58:11 +00002462 RC = &PPC::VSHRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002463 break;
2464 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002465
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002466 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002467 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Hal Finkel940ab932014-02-28 00:27:01 +00002468 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2469 ValVT == MVT::i1 ? MVT::i32 : ValVT);
2470
2471 if (ValVT == MVT::i1)
2472 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002473
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002474 InVals.push_back(ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002475 } else {
2476 // Argument stored in memory.
2477 assert(VA.isMemLoc());
2478
Hal Finkel940ab932014-02-28 00:27:01 +00002479 unsigned ArgSize = VA.getLocVT().getStoreSize();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002480 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Cheng0664a672010-07-03 00:40:23 +00002481 isImmutable);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002482
2483 // Create load nodes to retrieve arguments from the stack.
2484 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002485 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2486 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002487 false, false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002488 }
2489 }
2490
2491 // Assign locations to all of the incoming aggregate by value arguments.
2492 // Aggregates passed by value are stored in the local variable space of the
2493 // caller's stack frame, right above the parameter list area.
2494 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002495 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00002496 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002497
2498 // Reserve stack space for the allocations in CCInfo.
2499 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2500
Bill Schmidtef17c142013-02-06 17:33:58 +00002501 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002502
2503 // Area that is at least reserved in the caller of this function.
2504 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002505 MinReservedArea = std::max(MinReservedArea, LinkageSize);
Wesley Peck527da1b2010-11-23 03:31:01 +00002506
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002507 // Set the size that is at least reserved in caller of this function. Tail
2508 // call optimized function's reserved stack space needs to be aligned so that
2509 // taking the difference between two stack areas will result in an aligned
2510 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002511 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2512 FuncInfo->setMinReservedArea(MinReservedArea);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002513
2514 SmallVector<SDValue, 8> MemOps;
Wesley Peck527da1b2010-11-23 03:31:01 +00002515
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002516 // If the function takes variable number of arguments, make a frame index for
2517 // the start of the first vararg value... for expansion of llvm.va_start.
2518 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +00002519 static const MCPhysReg GPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002520 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2521 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2522 };
2523 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2524
Craig Topper840beec2014-04-04 05:16:06 +00002525 static const MCPhysReg FPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002526 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2527 PPC::F8
2528 };
Joerg Sonnenbergereb8655a2014-08-08 16:46:10 +00002529 unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2530 if (DisablePPCFloatInVariadic)
2531 NumFPArgRegs = 0;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002532
Dan Gohman31ae5862010-04-17 14:41:14 +00002533 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2534 NumGPArgRegs));
2535 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2536 NumFPArgRegs));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002537
2538 // Make room for NumGPArgRegs and NumFPArgRegs.
2539 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Craig Topper7ff15922014-09-10 04:51:36 +00002540 NumFPArgRegs * MVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002541
Dan Gohman31ae5862010-04-17 14:41:14 +00002542 FuncInfo->setVarArgsStackOffset(
2543 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00002544 CCInfo.getNextStackOffset(), true));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002545
Dan Gohman31ae5862010-04-17 14:41:14 +00002546 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2547 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002548
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002549 // The fixed integer arguments of a variadic function are stored to the
2550 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2551 // the result of va_next.
2552 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2553 // Get an existing live-in vreg, or add a new one.
2554 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2555 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002556 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002557
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002558 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00002559 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2560 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002561 MemOps.push_back(Store);
2562 // Increment the address by four for the next argument to store
2563 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2564 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2565 }
2566
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002567 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2568 // is set.
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002569 // The double arguments are stored to the VarArgsFrameIndex
2570 // on the stack.
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002571 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2572 // Get an existing live-in vreg, or add a new one.
2573 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2574 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002575 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002576
Owen Anderson9f944592009-08-11 20:47:22 +00002577 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner676c61d2010-09-21 18:41:36 +00002578 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2579 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002580 MemOps.push_back(Store);
2581 // Increment the address by eight for the next argument to store
Craig Topper7ff15922014-09-10 04:51:36 +00002582 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002583 PtrVT);
2584 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2585 }
2586 }
2587
2588 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002589 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002590
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002591 return Chain;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002592}
2593
Bill Schmidt57d6de52012-10-23 15:51:16 +00002594// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2595// value to MVT::i64 and then truncate to the correct register size.
2596SDValue
2597PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2598 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002599 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00002600 if (Flags.isSExt())
2601 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2602 DAG.getValueType(ObjectVT));
2603 else if (Flags.isZExt())
2604 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2605 DAG.getValueType(ObjectVT));
Matt Arsenault758659232013-05-18 00:21:46 +00002606
Hal Finkel940ab932014-02-28 00:27:01 +00002607 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002608}
2609
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002610SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002611PPCTargetLowering::LowerFormalArguments_64SVR4(
2612 SDValue Chain,
2613 CallingConv::ID CallConv, bool isVarArg,
2614 const SmallVectorImpl<ISD::InputArg>
2615 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002616 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002617 SmallVectorImpl<SDValue> &InVals) const {
2618 // TODO: add description of PPC stack frame format, or at least some docs.
2619 //
Ulrich Weigand8658f172014-07-20 23:43:15 +00002620 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002621 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002622 MachineFunction &MF = DAG.getMachineFunction();
2623 MachineFrameInfo *MFI = MF.getFrameInfo();
2624 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2625
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002626 assert(!(CallConv == CallingConv::Fast && isVarArg) &&
2627 "fastcc not supported on varargs functions");
2628
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002629 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2630 // Potential tail calls could cause overwriting of argument stack slots.
2631 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2632 (CallConv == CallingConv::Fast));
2633 unsigned PtrByteSize = 8;
2634
Ulrich Weigand8658f172014-07-20 23:43:15 +00002635 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
2636 isELFv2ABI);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002637
Craig Topper840beec2014-04-04 05:16:06 +00002638 static const MCPhysReg GPR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002639 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2640 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2641 };
2642
Craig Topper840beec2014-04-04 05:16:06 +00002643 static const MCPhysReg *FPR = GetFPR();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002644
Craig Topper840beec2014-04-04 05:16:06 +00002645 static const MCPhysReg VR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002646 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2647 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2648 };
Craig Topper840beec2014-04-04 05:16:06 +00002649 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00002650 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
2651 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
2652 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002653
2654 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2655 const unsigned Num_FPR_Regs = 13;
2656 const unsigned Num_VR_Regs = array_lengthof(VR);
2657
Ulrich Weigand8658f172014-07-20 23:43:15 +00002658 // Do a first pass over the arguments to determine whether the ABI
2659 // guarantees that our caller has allocated the parameter save area
2660 // on its stack frame. In the ELFv1 ABI, this is always the case;
2661 // in the ELFv2 ABI, it is true if this is a vararg function or if
2662 // any parameter is located in a stack slot.
2663
2664 bool HasParameterArea = !isELFv2ABI || isVarArg;
2665 unsigned ParamAreaSize = Num_GPR_Regs * PtrByteSize;
2666 unsigned NumBytes = LinkageSize;
2667 unsigned AvailableFPRs = Num_FPR_Regs;
2668 unsigned AvailableVRs = Num_VR_Regs;
2669 for (unsigned i = 0, e = Ins.size(); i != e; ++i)
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002670 if (CalculateStackSlotUsed(Ins[i].VT, Ins[i].ArgVT, Ins[i].Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002671 PtrByteSize, LinkageSize, ParamAreaSize,
2672 NumBytes, AvailableFPRs, AvailableVRs))
2673 HasParameterArea = true;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002674
2675 // Add DAG nodes to load the arguments or copy them out of registers. On
2676 // entry to a function on PPC, the arguments start after the linkage area,
2677 // although the first ones are often in registers.
2678
Ulrich Weigand8658f172014-07-20 23:43:15 +00002679 unsigned ArgOffset = LinkageSize;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002680 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002681 SmallVector<SDValue, 8> MemOps;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002682 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt6631e942013-02-20 17:31:41 +00002683 unsigned CurArgIdx = 0;
2684 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002685 SDValue ArgVal;
2686 bool needsLoad = false;
2687 EVT ObjectVT = Ins[ArgNo].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002688 EVT OrigVT = Ins[ArgNo].ArgVT;
Hal Finkel940ab932014-02-28 00:27:01 +00002689 unsigned ObjSize = ObjectVT.getStoreSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002690 unsigned ArgSize = ObjSize;
2691 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt6631e942013-02-20 17:31:41 +00002692 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2693 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002694
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002695 // We re-align the argument offset for each argument, except when using the
2696 // fast calling convention, when we need to make sure we do that only when
2697 // we'll actually use a stack slot.
2698 unsigned CurArgOffset, Align;
2699 auto ComputeArgOffset = [&]() {
2700 /* Respect alignment of argument on the stack. */
2701 Align = CalculateStackSlotAlignment(ObjectVT, OrigVT, Flags, PtrByteSize);
2702 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
2703 CurArgOffset = ArgOffset;
2704 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002705
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002706 if (CallConv != CallingConv::Fast) {
2707 ComputeArgOffset();
2708
2709 /* Compute GPR index associated with argument offset. */
2710 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2711 GPR_idx = std::min(GPR_idx, Num_GPR_Regs);
2712 }
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002713
2714 // FIXME the codegen can be much improved in some cases.
2715 // We do not have to keep everything in memory.
2716 if (Flags.isByVal()) {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002717 if (CallConv == CallingConv::Fast)
2718 ComputeArgOffset();
2719
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002720 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2721 ObjSize = Flags.getByValSize();
2722 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt9953cf22012-10-31 01:15:05 +00002723 // Empty aggregate parameters do not take up registers. Examples:
2724 // struct { } a;
2725 // union { } b;
2726 // int c[0];
2727 // etc. However, we have to provide a place-holder in InVals, so
2728 // pretend we have an 8-byte item at the current address for that
2729 // purpose.
2730 if (!ObjSize) {
2731 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2732 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2733 InVals.push_back(FIN);
2734 continue;
2735 }
Hal Finkel262a2242013-09-12 23:20:06 +00002736
Ulrich Weigand24195972014-07-20 22:36:52 +00002737 // Create a stack object covering all stack doublewords occupied
Ulrich Weigand8658f172014-07-20 23:43:15 +00002738 // by the argument. If the argument is (fully or partially) on
2739 // the stack, or if the argument is fully in registers but the
2740 // caller has allocated the parameter save anyway, we can refer
2741 // directly to the caller's stack frame. Otherwise, create a
2742 // local copy in our own frame.
2743 int FI;
2744 if (HasParameterArea ||
2745 ArgSize + ArgOffset > LinkageSize + Num_GPR_Regs * PtrByteSize)
Hal Finkel41a55ad2014-08-16 00:17:05 +00002746 FI = MFI->CreateFixedObject(ArgSize, ArgOffset, false, true);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002747 else
2748 FI = MFI->CreateStackObject(ArgSize, Align, false);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002749 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002750
Ulrich Weigand24195972014-07-20 22:36:52 +00002751 // Handle aggregates smaller than 8 bytes.
2752 if (ObjSize < PtrByteSize) {
2753 // The value of the object is its address, which differs from the
2754 // address of the enclosing doubleword on big-endian systems.
2755 SDValue Arg = FIN;
2756 if (!isLittleEndian) {
2757 SDValue ArgOff = DAG.getConstant(PtrByteSize - ObjSize, PtrVT);
2758 Arg = DAG.getNode(ISD::ADD, dl, ArgOff.getValueType(), Arg, ArgOff);
2759 }
2760 InVals.push_back(Arg);
2761
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002762 if (GPR_idx != Num_GPR_Regs) {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002763 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002764 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002765 SDValue Store;
2766
2767 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2768 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2769 (ObjSize == 2 ? MVT::i16 : MVT::i32));
Ulrich Weigand24195972014-07-20 22:36:52 +00002770 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, Arg,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002771 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002772 ObjType, false, false, 0);
2773 } else {
2774 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2775 // store the whole register as-is to the parameter save area
Ulrich Weigand24195972014-07-20 22:36:52 +00002776 // slot.
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002777 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002778 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002779 false, false, 0);
2780 }
2781
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002782 MemOps.push_back(Store);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002783 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002784 // Whether we copied from a register or not, advance the offset
2785 // into the parameter save area by a full doubleword.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002786 ArgOffset += PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002787 continue;
2788 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002789
Ulrich Weigand24195972014-07-20 22:36:52 +00002790 // The value of the object is its address, which is the address of
2791 // its first stack doubleword.
2792 InVals.push_back(FIN);
2793
2794 // Store whatever pieces of the object are in registers to memory.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002795 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
Ulrich Weigand24195972014-07-20 22:36:52 +00002796 if (GPR_idx == Num_GPR_Regs)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002797 break;
Ulrich Weigand24195972014-07-20 22:36:52 +00002798
2799 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2800 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2801 SDValue Addr = FIN;
2802 if (j) {
2803 SDValue Off = DAG.getConstant(j, PtrVT);
2804 Addr = DAG.getNode(ISD::ADD, dl, Off.getValueType(), Addr, Off);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002805 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002806 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, Addr,
2807 MachinePointerInfo(FuncArg, j),
2808 false, false, 0);
2809 MemOps.push_back(Store);
2810 ++GPR_idx;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002811 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002812 ArgOffset += ArgSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002813 continue;
2814 }
2815
2816 switch (ObjectVT.getSimpleVT().SimpleTy) {
2817 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel940ab932014-02-28 00:27:01 +00002818 case MVT::i1:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002819 case MVT::i32:
2820 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002821 // These can be scalar arguments or elements of an integer array type
2822 // passed directly. Clang may use those instead of "byval" aggregate
2823 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002824 if (GPR_idx != Num_GPR_Regs) {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002825 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002826 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2827
Hal Finkel940ab932014-02-28 00:27:01 +00002828 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002829 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2830 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002831 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002832 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002833 if (CallConv == CallingConv::Fast)
2834 ComputeArgOffset();
2835
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002836 needsLoad = true;
2837 ArgSize = PtrByteSize;
2838 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002839 if (CallConv != CallingConv::Fast || needsLoad)
2840 ArgOffset += 8;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002841 break;
2842
2843 case MVT::f32:
2844 case MVT::f64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002845 // These can be scalar arguments or elements of a float array type
2846 // passed directly. The latter are used to implement ELFv2 homogenous
2847 // float aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002848 if (FPR_idx != Num_FPR_Regs) {
2849 unsigned VReg;
2850
2851 if (ObjectVT == MVT::f32)
2852 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2853 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002854 VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX() ?
Hal Finkel19be5062014-03-29 05:29:01 +00002855 &PPC::VSFRCRegClass :
2856 &PPC::F8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002857
2858 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2859 ++FPR_idx;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002860 } else if (GPR_idx != Num_GPR_Regs && CallConv != CallingConv::Fast) {
Hal Finkel8ea446b2015-01-18 14:31:10 +00002861 // FIXME: We may want to re-enable this for CallingConv::Fast on the P8
2862 // once we support fp <-> gpr moves.
2863
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002864 // This can only ever happen in the presence of f32 array types,
2865 // since otherwise we never run out of FPRs before running out
2866 // of GPRs.
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002867 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002868 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2869
2870 if (ObjectVT == MVT::f32) {
2871 if ((ArgOffset % PtrByteSize) == (isLittleEndian ? 4 : 0))
2872 ArgVal = DAG.getNode(ISD::SRL, dl, MVT::i64, ArgVal,
2873 DAG.getConstant(32, MVT::i32));
2874 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2875 }
2876
2877 ArgVal = DAG.getNode(ISD::BITCAST, dl, ObjectVT, ArgVal);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002878 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002879 if (CallConv == CallingConv::Fast)
2880 ComputeArgOffset();
2881
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002882 needsLoad = true;
2883 }
2884
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002885 // When passing an array of floats, the array occupies consecutive
2886 // space in the argument area; only round up to the next doubleword
2887 // at the end of the array. Otherwise, each float takes 8 bytes.
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002888 if (CallConv != CallingConv::Fast || needsLoad) {
2889 ArgSize = Flags.isInConsecutiveRegs() ? ObjSize : PtrByteSize;
2890 ArgOffset += ArgSize;
2891 if (Flags.isInConsecutiveRegsLast())
2892 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2893 }
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002894 break;
2895 case MVT::v4f32:
2896 case MVT::v4i32:
2897 case MVT::v8i16:
2898 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00002899 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002900 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002901 // These can be scalar arguments or elements of a vector array type
2902 // passed directly. The latter are used to implement ELFv2 homogenous
2903 // vector aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002904 if (VR_idx != Num_VR_Regs) {
Hal Finkel7811c612014-03-28 19:58:11 +00002905 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ?
2906 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) :
2907 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002908 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002909 ++VR_idx;
2910 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002911 if (CallConv == CallingConv::Fast)
2912 ComputeArgOffset();
2913
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002914 needsLoad = true;
2915 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002916 if (CallConv != CallingConv::Fast || needsLoad)
2917 ArgOffset += 16;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002918 break;
2919 }
2920
2921 // We need to load the argument to a virtual register if we determined
2922 // above that we ran out of physical registers of the appropriate type.
2923 if (needsLoad) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002924 if (ObjSize < ArgSize && !isLittleEndian)
2925 CurArgOffset += ArgSize - ObjSize;
2926 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, isImmutable);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002927 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2928 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2929 false, false, false, 0);
2930 }
2931
2932 InVals.push_back(ArgVal);
2933 }
2934
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002935 // Area that is at least reserved in the caller of this function.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002936 unsigned MinReservedArea;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002937 if (HasParameterArea)
2938 MinReservedArea = std::max(ArgOffset, LinkageSize + 8 * PtrByteSize);
2939 else
2940 MinReservedArea = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002941
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002942 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00002943 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002944 // taking the difference between two stack areas will result in an aligned
2945 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002946 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2947 FuncInfo->setMinReservedArea(MinReservedArea);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002948
2949 // If the function takes variable number of arguments, make a frame index for
2950 // the start of the first vararg value... for expansion of llvm.va_start.
2951 if (isVarArg) {
2952 int Depth = ArgOffset;
2953
2954 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt57d6de52012-10-23 15:51:16 +00002955 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002956 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2957
2958 // If this function is vararg, store any remaining integer argument regs
2959 // to their spots on the stack so that they may be loaded by deferencing the
2960 // result of va_next.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002961 for (GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2962 GPR_idx < Num_GPR_Regs; ++GPR_idx) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002963 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2964 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2965 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2966 MachinePointerInfo(), false, false, 0);
2967 MemOps.push_back(Store);
2968 // Increment the address by four for the next argument to store
Bill Schmidt57d6de52012-10-23 15:51:16 +00002969 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002970 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2971 }
2972 }
2973
2974 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002975 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002976
2977 return Chain;
2978}
2979
2980SDValue
2981PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002982 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002983 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002984 const SmallVectorImpl<ISD::InputArg>
2985 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002986 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002987 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002988 // TODO: add description of PPC stack frame format, or at least some docs.
2989 //
2990 MachineFunction &MF = DAG.getMachineFunction();
2991 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002992 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002993
Owen Anderson53aa7a92009-08-10 22:56:29 +00002994 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002995 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002996 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002997 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2998 (CallConv == CallingConv::Fast));
Jim Laskeyf4e2e002006-11-28 14:53:52 +00002999 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey48850c12006-11-16 22:43:37 +00003000
Ulrich Weigand8658f172014-07-20 23:43:15 +00003001 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
3002 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00003003 unsigned ArgOffset = LinkageSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003004 // Area that is at least reserved in caller of this function.
3005 unsigned MinReservedArea = ArgOffset;
3006
Craig Topper840beec2014-04-04 05:16:06 +00003007 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003008 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3009 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3010 };
Craig Topper840beec2014-04-04 05:16:06 +00003011 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00003012 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3013 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3014 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00003015
Craig Topper840beec2014-04-04 05:16:06 +00003016 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00003017
Craig Topper840beec2014-04-04 05:16:06 +00003018 static const MCPhysReg VR[] = {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003019 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3020 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3021 };
Chris Lattnerec78cad2006-06-26 22:48:35 +00003022
Owen Andersone2f23a32007-09-07 04:06:50 +00003023 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003024 const unsigned Num_FPR_Regs = 13;
Owen Andersone2f23a32007-09-07 04:06:50 +00003025 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey48850c12006-11-16 22:43:37 +00003026
3027 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003028
Craig Topper840beec2014-04-04 05:16:06 +00003029 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003030
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003031 // In 32-bit non-varargs functions, the stack space for vectors is after the
3032 // stack space for non-vectors. We do not use this space unless we have
3033 // too many vectors to fit in registers, something that only occurs in
Scott Michelcf0da6c2009-02-17 22:15:04 +00003034 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003035 // that out...for the pathological case, compute VecArgOffset as the
3036 // start of the vector parameter area. Computing VecArgOffset is the
3037 // entire point of the following loop.
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003038 unsigned VecArgOffset = ArgOffset;
3039 if (!isVarArg && !isPPC64) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003040 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003041 ++ArgNo) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003042 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003043 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003044
Duncan Sandsd97eea32008-03-21 09:14:45 +00003045 if (Flags.isByVal()) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003046 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer084b9f42012-01-20 14:42:32 +00003047 unsigned ObjSize = Flags.getByValSize();
Scott Michelcf0da6c2009-02-17 22:15:04 +00003048 unsigned ArgSize =
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003049 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
3050 VecArgOffset += ArgSize;
3051 continue;
3052 }
3053
Owen Anderson9f944592009-08-11 20:47:22 +00003054 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003055 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003056 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003057 case MVT::i32:
3058 case MVT::f32:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003059 VecArgOffset += 4;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003060 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003061 case MVT::i64: // PPC64
3062 case MVT::f64:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003063 // FIXME: We are guaranteed to be !isPPC64 at this point.
3064 // Does MVT::i64 apply?
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003065 VecArgOffset += 8;
3066 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003067 case MVT::v4f32:
3068 case MVT::v4i32:
3069 case MVT::v8i16:
3070 case MVT::v16i8:
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003071 // Nothing to do, we're only looking at Nonvector args here.
3072 break;
3073 }
3074 }
3075 }
3076 // We've found where the vector parameter area in memory is. Skip the
3077 // first 12 parameters; these don't use that memory.
3078 VecArgOffset = ((VecArgOffset+15)/16)*16;
3079 VecArgOffset += 12*16;
3080
Chris Lattner4302e8f2006-05-16 18:18:50 +00003081 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey48850c12006-11-16 22:43:37 +00003082 // entry to a function on PPC, the arguments start after the linkage area,
3083 // although the first ones are often in registers.
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00003084
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003085 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003086 unsigned nAltivecParamsAtEnd = 0;
Roman Divackyca103892012-09-24 20:47:19 +00003087 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003088 unsigned CurArgIdx = 0;
3089 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003090 SDValue ArgVal;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003091 bool needsLoad = false;
Owen Anderson53aa7a92009-08-10 22:56:29 +00003092 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands13237ac2008-06-06 12:08:01 +00003093 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey152671f2006-11-29 13:37:09 +00003094 unsigned ArgSize = ObjSize;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003095 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003096 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
3097 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003098
Chris Lattner318f0d22006-05-16 18:51:52 +00003099 unsigned CurArgOffset = ArgOffset;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003100
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003101 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00003102 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
3103 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003104 if (isVarArg || isPPC64) {
3105 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003106 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003107 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003108 PtrByteSize);
3109 } else nAltivecParamsAtEnd++;
3110 } else
3111 // Calculate min reserved area.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003112 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003113 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003114 PtrByteSize);
3115
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003116 // FIXME the codegen can be much improved in some cases.
3117 // We do not have to keep everything in memory.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003118 if (Flags.isByVal()) {
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003119 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003120 ObjSize = Flags.getByValSize();
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003121 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003122 // Objects of size 1 and 2 are right justified, everything else is
3123 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen21a8f142008-03-08 01:41:42 +00003124 if (ObjSize==1 || ObjSize==2) {
3125 CurArgOffset = CurArgOffset + (4 - ObjSize);
3126 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003127 // The value of the object is its address.
Hal Finkel41a55ad2014-08-16 00:17:05 +00003128 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, false, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003129 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003130 InVals.push_back(FIN);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003131 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen21a8f142008-03-08 01:41:42 +00003132 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003133 unsigned VReg;
3134 if (isPPC64)
3135 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3136 else
3137 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003138 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt57d6de52012-10-23 15:51:16 +00003139 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003140 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003141 MachinePointerInfo(FuncArg),
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003142 ObjType, false, false, 0);
Dale Johannesen21a8f142008-03-08 01:41:42 +00003143 MemOps.push_back(Store);
3144 ++GPR_idx;
Dale Johannesen21a8f142008-03-08 01:41:42 +00003145 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003146
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003147 ArgOffset += PtrByteSize;
Wesley Peck527da1b2010-11-23 03:31:01 +00003148
Dale Johannesen21a8f142008-03-08 01:41:42 +00003149 continue;
3150 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003151 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
3152 // Store whatever pieces of the object are in registers
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003153 // to memory. ArgOffset will be the address of the beginning
3154 // of the object.
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003155 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003156 unsigned VReg;
3157 if (isPPC64)
3158 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3159 else
3160 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Cheng0664a672010-07-03 00:40:23 +00003161 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003162 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003163 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003164 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003165 MachinePointerInfo(FuncArg, j),
David Greene87a5abe2010-02-15 16:56:53 +00003166 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003167 MemOps.push_back(Store);
3168 ++GPR_idx;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003169 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003170 } else {
3171 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
3172 break;
3173 }
3174 }
3175 continue;
3176 }
3177
Owen Anderson9f944592009-08-11 20:47:22 +00003178 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003179 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003180 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003181 case MVT::i32:
Bill Wendling968f32c2008-03-07 20:49:02 +00003182 if (!isPPC64) {
Bill Wendling968f32c2008-03-07 20:49:02 +00003183 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003184 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003185 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Hal Finkel7f908e82014-03-06 00:45:19 +00003186
3187 if (ObjectVT == MVT::i1)
3188 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal);
3189
Bill Wendling968f32c2008-03-07 20:49:02 +00003190 ++GPR_idx;
3191 } else {
3192 needsLoad = true;
3193 ArgSize = PtrByteSize;
3194 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003195 // All int arguments reserve stack space in the Darwin ABI.
3196 ArgOffset += PtrByteSize;
Bill Wendling968f32c2008-03-07 20:49:02 +00003197 break;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003198 }
Bill Wendling968f32c2008-03-07 20:49:02 +00003199 // FALLTHROUGH
Owen Anderson9f944592009-08-11 20:47:22 +00003200 case MVT::i64: // PPC64
Chris Lattnerec78cad2006-06-26 22:48:35 +00003201 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003202 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003203 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling968f32c2008-03-07 20:49:02 +00003204
Hal Finkel940ab932014-02-28 00:27:01 +00003205 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Wendling968f32c2008-03-07 20:49:02 +00003206 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson9f944592009-08-11 20:47:22 +00003207 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00003208 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling968f32c2008-03-07 20:49:02 +00003209
Chris Lattnerec78cad2006-06-26 22:48:35 +00003210 ++GPR_idx;
3211 } else {
3212 needsLoad = true;
Evan Cheng0f0aee22008-07-24 08:17:07 +00003213 ArgSize = PtrByteSize;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003214 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003215 // All int arguments reserve stack space in the Darwin ABI.
3216 ArgOffset += 8;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003217 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003218
Owen Anderson9f944592009-08-11 20:47:22 +00003219 case MVT::f32:
3220 case MVT::f64:
Chris Lattner318f0d22006-05-16 18:51:52 +00003221 // Every 4 bytes of argument space consumes one of the GPRs available for
3222 // argument passing.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003223 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003224 ++GPR_idx;
Chris Lattner2cca3852006-11-18 01:57:19 +00003225 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003226 ++GPR_idx;
Chris Lattner318f0d22006-05-16 18:51:52 +00003227 }
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003228 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003229 unsigned VReg;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003230
Owen Anderson9f944592009-08-11 20:47:22 +00003231 if (ObjectVT == MVT::f32)
Devang Patelf3292b22011-02-21 23:21:26 +00003232 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003233 else
Devang Patelf3292b22011-02-21 23:21:26 +00003234 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003235
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003236 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003237 ++FPR_idx;
3238 } else {
3239 needsLoad = true;
3240 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003241
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003242 // All FP arguments reserve stack space in the Darwin ABI.
3243 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003244 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003245 case MVT::v4f32:
3246 case MVT::v4i32:
3247 case MVT::v8i16:
3248 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00003249 // Note that vector arguments in registers don't reserve stack space,
3250 // except in varargs functions.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003251 if (VR_idx != Num_VR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003252 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003253 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesenb28456e2008-03-12 00:22:17 +00003254 if (isVarArg) {
3255 while ((ArgOffset % 16) != 0) {
3256 ArgOffset += PtrByteSize;
3257 if (GPR_idx != Num_GPR_Regs)
3258 GPR_idx++;
3259 }
3260 ArgOffset += 16;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003261 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesenb28456e2008-03-12 00:22:17 +00003262 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003263 ++VR_idx;
3264 } else {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003265 if (!isVarArg && !isPPC64) {
3266 // Vectors go after all the nonvectors.
3267 CurArgOffset = VecArgOffset;
3268 VecArgOffset += 16;
3269 } else {
3270 // Vectors are aligned.
3271 ArgOffset = ((ArgOffset+15)/16)*16;
3272 CurArgOffset = ArgOffset;
3273 ArgOffset += 16;
Dale Johannesen0d982562008-03-12 00:49:20 +00003274 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003275 needsLoad = true;
3276 }
3277 break;
3278 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003279
Chris Lattner4302e8f2006-05-16 18:18:50 +00003280 // We need to load the argument to a virtual register if we determined above
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003281 // that we ran out of physical registers of the appropriate type.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003282 if (needsLoad) {
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003283 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003284 CurArgOffset + (ArgSize - ObjSize),
Evan Cheng0664a672010-07-03 00:40:23 +00003285 isImmutable);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003286 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00003287 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003288 false, false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003289 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003290
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003291 InVals.push_back(ArgVal);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003292 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003293
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003294 // Allow for Altivec parameters at the end, if needed.
3295 if (nAltivecParamsAtEnd) {
3296 MinReservedArea = ((MinReservedArea+15)/16)*16;
3297 MinReservedArea += 16*nAltivecParamsAtEnd;
3298 }
3299
3300 // Area that is at least reserved in the caller of this function.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00003301 MinReservedArea = std::max(MinReservedArea, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003302
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003303 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00003304 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003305 // taking the difference between two stack areas will result in an aligned
3306 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003307 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
3308 FuncInfo->setMinReservedArea(MinReservedArea);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003309
Chris Lattner4302e8f2006-05-16 18:18:50 +00003310 // If the function takes variable number of arguments, make a frame index for
3311 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003312 if (isVarArg) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003313 int Depth = ArgOffset;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003314
Dan Gohman31ae5862010-04-17 14:41:14 +00003315 FuncInfo->setVarArgsFrameIndex(
3316 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00003317 Depth, true));
Dan Gohman31ae5862010-04-17 14:41:14 +00003318 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00003319
Chris Lattner4302e8f2006-05-16 18:18:50 +00003320 // If this function is vararg, store any remaining integer argument regs
3321 // to their spots on the stack so that they may be loaded by deferencing the
3322 // result of va_next.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003323 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner2cca3852006-11-18 01:57:19 +00003324 unsigned VReg;
Wesley Peck527da1b2010-11-23 03:31:01 +00003325
Chris Lattner2cca3852006-11-18 01:57:19 +00003326 if (isPPC64)
Devang Patelf3292b22011-02-21 23:21:26 +00003327 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003328 else
Devang Patelf3292b22011-02-21 23:21:26 +00003329 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003330
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003331 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00003332 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3333 MachinePointerInfo(), false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003334 MemOps.push_back(Store);
3335 // Increment the address by four for the next argument to store
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003336 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen679073b2009-02-04 02:34:38 +00003337 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003338 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003339 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003340
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003341 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003342 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003343
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003344 return Chain;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003345}
3346
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003347/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003348/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesen86dcae12009-11-24 01:09:07 +00003349static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003350 unsigned ParamSize) {
3351
Dale Johannesen86dcae12009-11-24 01:09:07 +00003352 if (!isTailCall) return 0;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003353
3354 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
3355 unsigned CallerMinReservedArea = FI->getMinReservedArea();
3356 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
3357 // Remember only if the new adjustement is bigger.
3358 if (SPDiff < FI->getTailCallSPDelta())
3359 FI->setTailCallSPDelta(SPDiff);
3360
3361 return SPDiff;
3362}
3363
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003364/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3365/// for tail call optimization. Targets which want to do tail call
3366/// optimization should implement this function.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003367bool
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003368PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003369 CallingConv::ID CalleeCC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003370 bool isVarArg,
3371 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003372 SelectionDAG& DAG) const {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003373 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng25217ff2010-01-29 23:05:56 +00003374 return false;
3375
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003376 // Variable argument functions are not supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003377 if (isVarArg)
Dan Gohmaneffb8942008-09-12 16:56:44 +00003378 return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003379
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003380 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel68c5f472009-09-02 08:44:58 +00003381 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003382 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
3383 // Functions containing by val parameters are not supported.
3384 for (unsigned i = 0; i != Ins.size(); i++) {
3385 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3386 if (Flags.isByVal()) return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003387 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003388
Alp Tokerf907b892013-12-05 05:44:44 +00003389 // Non-PIC/GOT tail calls are supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003390 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
3391 return true;
3392
3393 // At the moment we can only do local tail calls (in same module, hidden
3394 // or protected) if we are generating PIC.
3395 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
3396 return G->getGlobal()->hasHiddenVisibility()
3397 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003398 }
3399
3400 return false;
3401}
3402
Chris Lattnereb755fc2006-05-17 19:00:46 +00003403/// isCallCompatibleAddress - Return the immediate to use if the specified
3404/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003405static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnereb755fc2006-05-17 19:00:46 +00003406 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Craig Topper062a2ba2014-04-25 05:30:21 +00003407 if (!C) return nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003408
Dan Gohmaneffb8942008-09-12 16:56:44 +00003409 int Addr = C->getZExtValue();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003410 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith228e6d42012-08-24 23:29:28 +00003411 SignExtend32<26>(Addr) != Addr)
Craig Topper062a2ba2014-04-25 05:30:21 +00003412 return nullptr; // Top 6 bits have to be sext of immediate.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003413
Dan Gohmaneffb8942008-09-12 16:56:44 +00003414 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greiff304a7a2008-08-28 21:40:38 +00003415 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003416}
3417
Dan Gohmand78c4002008-05-13 00:00:25 +00003418namespace {
3419
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003420struct TailCallArgumentInfo {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003421 SDValue Arg;
3422 SDValue FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003423 int FrameIdx;
3424
3425 TailCallArgumentInfo() : FrameIdx(0) {}
3426};
3427
Dan Gohmand78c4002008-05-13 00:00:25 +00003428}
3429
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003430/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3431static void
3432StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00003433 SDValue Chain,
Craig Topperb94011f2013-07-14 04:42:23 +00003434 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
3435 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003436 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003437 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003438 SDValue Arg = TailCallArgs[i].Arg;
3439 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003440 int FI = TailCallArgs[i].FrameIdx;
3441 // Store relative to framepointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00003442 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003443 MachinePointerInfo::getFixedStack(FI),
3444 false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003445 }
3446}
3447
3448/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3449/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003450static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003451 MachineFunction &MF,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003452 SDValue Chain,
3453 SDValue OldRetAddr,
3454 SDValue OldFP,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003455 int SPDiff,
3456 bool isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003457 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003458 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003459 if (SPDiff) {
3460 // Calculate the new stack slot for the return address.
3461 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003462 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003463 isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003464 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Cheng0664a672010-07-03 00:40:23 +00003465 NewRetAddrLoc, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003466 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003467 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen021052a2009-02-04 20:06:27 +00003468 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003469 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene87a5abe2010-02-15 16:56:53 +00003470 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003471
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003472 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3473 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003474 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003475 int NewFPLoc =
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003476 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene1fbe0542009-11-12 20:49:22 +00003477 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Cheng0664a672010-07-03 00:40:23 +00003478 true);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003479 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3480 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003481 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene87a5abe2010-02-15 16:56:53 +00003482 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003483 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003484 }
3485 return Chain;
3486}
3487
3488/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3489/// the position of the argument.
3490static void
3491CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003492 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Topperb94011f2013-07-14 04:42:23 +00003493 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003494 int Offset = ArgOffset + SPDiff;
Duncan Sands13237ac2008-06-06 12:08:01 +00003495 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Cheng0664a672010-07-03 00:40:23 +00003496 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003497 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003498 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003499 TailCallArgumentInfo Info;
3500 Info.Arg = Arg;
3501 Info.FrameIdxOp = FIN;
3502 Info.FrameIdx = FI;
3503 TailCallArguments.push_back(Info);
3504}
3505
3506/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3507/// stack slot. Returns the chain as result and the loaded frame pointers in
3508/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003509SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +00003510 int SPDiff,
3511 SDValue Chain,
3512 SDValue &LROpOut,
3513 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003514 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003515 SDLoc dl) const {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003516 if (SPDiff) {
3517 // Load the LR and FP stack slot for later adjusting.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003518 EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003519 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003520 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003521 false, false, false, 0);
Gabor Greiff304a7a2008-08-28 21:40:38 +00003522 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peck527da1b2010-11-23 03:31:01 +00003523
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003524 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3525 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003526 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003527 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003528 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003529 false, false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003530 Chain = SDValue(FPOpOut.getNode(), 1);
3531 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003532 }
3533 return Chain;
3534}
3535
Dale Johannesen85d41a12008-03-04 23:17:14 +00003536/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelcf0da6c2009-02-17 22:15:04 +00003537/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen85d41a12008-03-04 23:17:14 +00003538/// specified by the specific parameter attribute. The copy will be passed as
3539/// a byval function parameter.
3540/// Sometimes what we are copying is the end of a larger object, the part that
3541/// does not fit in registers.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003542static SDValue
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003543CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsd97eea32008-03-21 09:14:45 +00003544 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003545 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003546 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen85263882009-02-04 01:17:06 +00003547 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003548 false, false, MachinePointerInfo(),
3549 MachinePointerInfo());
Dale Johannesen85d41a12008-03-04 23:17:14 +00003550}
Chris Lattner43df5b32007-02-25 05:34:32 +00003551
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003552/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3553/// tail calls.
3554static void
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003555LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3556 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003557 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003558 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
3559 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003560 SDLoc dl) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003561 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003562 if (!isTailCall) {
3563 if (isVector) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003564 SDValue StackPtr;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003565 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00003566 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003567 else
Owen Anderson9f944592009-08-11 20:47:22 +00003568 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00003569 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003570 DAG.getConstant(ArgOffset, PtrVT));
3571 }
Chris Lattner676c61d2010-09-21 18:41:36 +00003572 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3573 MachinePointerInfo(), false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003574 // Calculate and remember argument location.
3575 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3576 TailCallArguments);
3577}
3578
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003579static
3580void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003581 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003582 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Topperb94011f2013-07-14 04:42:23 +00003583 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003584 MachineFunction &MF = DAG.getMachineFunction();
3585
3586 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3587 // might overwrite each other in case of tail call optimization.
3588 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003589 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003590 InFlag = SDValue();
3591 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3592 MemOpChains2, dl);
3593 if (!MemOpChains2.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003594 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003595
3596 // Store the return address to the appropriate stack slot.
3597 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3598 isPPC64, isDarwinABI, dl);
3599
3600 // Emit callseq_end just before tailcall node.
3601 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003602 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003603 InFlag = Chain.getValue(1);
3604}
3605
Hal Finkel87deb0b2015-01-12 04:34:47 +00003606// Is this global address that of a function that can be called by name? (as
3607// opposed to something that must hold a descriptor for an indirect call).
3608static bool isFunctionGlobalAddress(SDValue Callee) {
3609 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3610 if (Callee.getOpcode() == ISD::GlobalTLSAddress ||
3611 Callee.getOpcode() == ISD::TargetGlobalTLSAddress)
3612 return false;
3613
3614 return G->getGlobal()->getType()->getElementType()->isFunctionTy();
3615 }
3616
3617 return false;
3618}
3619
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003620static
3621unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Hal Finkele2ab0f12015-01-15 21:17:34 +00003622 SDValue &Chain, SDValue CallSeqStart, SDLoc dl, int SPDiff,
3623 bool isTailCall, bool IsPatchPoint,
Craig Topperb94011f2013-07-14 04:42:23 +00003624 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
3625 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Hal Finkele2ab0f12015-01-15 21:17:34 +00003626 ImmutableCallSite *CS, const PPCSubtarget &Subtarget) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003627
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003628 bool isPPC64 = Subtarget.isPPC64();
3629 bool isSVR4ABI = Subtarget.isSVR4ABI();
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003630 bool isELFv2ABI = Subtarget.isELFv2ABI();
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003631
Owen Anderson53aa7a92009-08-10 22:56:29 +00003632 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00003633 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003634 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003635
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003636 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003637
Torok Edwin31e90d22010-08-04 20:47:44 +00003638 bool needIndirectCall = true;
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00003639 if (!isSVR4ABI || !isPPC64)
3640 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
3641 // If this is an absolute destination address, use the munged value.
3642 Callee = SDValue(Dest, 0);
3643 needIndirectCall = false;
3644 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003645
Hal Finkel87deb0b2015-01-12 04:34:47 +00003646 if (isFunctionGlobalAddress(Callee)) {
3647 GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Callee);
3648 // A call to a TLS address is actually an indirect call to a
3649 // thread-specific pointer.
Eric Christopher79cc1e32014-09-02 22:28:02 +00003650 unsigned OpFlags = 0;
3651 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3652 (Subtarget.getTargetTriple().isMacOSX() &&
3653 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
3654 (G->getGlobal()->isDeclaration() ||
3655 G->getGlobal()->isWeakForLinker())) ||
3656 (Subtarget.isTargetELF() && !isPPC64 &&
3657 !G->getGlobal()->hasLocalLinkage() &&
3658 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
3659 // PC-relative references to external symbols should go through $stub,
3660 // unless we're building with the leopard linker or later, which
3661 // automatically synthesizes these stubs.
3662 OpFlags = PPCII::MO_PLT_OR_STUB;
Eric Christopherb9fd9ed2014-08-07 22:02:54 +00003663 }
Eric Christopher79cc1e32014-09-02 22:28:02 +00003664
3665 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3666 // every direct call is) turn it into a TargetGlobalAddress /
3667 // TargetExternalSymbol node so that legalize doesn't hack it.
3668 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
3669 Callee.getValueType(), 0, OpFlags);
3670 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003671 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003672
Torok Edwin31e90d22010-08-04 20:47:44 +00003673 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003674 unsigned char OpFlags = 0;
Wesley Peck527da1b2010-11-23 03:31:01 +00003675
Hal Finkel3ee2af72014-07-18 23:29:49 +00003676 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3677 (Subtarget.getTargetTriple().isMacOSX() &&
3678 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5))) ||
3679 (Subtarget.isTargetELF() && !isPPC64 &&
Justin Hibbits17744c12015-01-10 07:50:31 +00003680 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003681 // PC-relative references to external symbols should go through $stub,
3682 // unless we're building with the leopard linker or later, which
3683 // automatically synthesizes these stubs.
Hal Finkel3ee2af72014-07-18 23:29:49 +00003684 OpFlags = PPCII::MO_PLT_OR_STUB;
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003685 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003686
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003687 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3688 OpFlags);
3689 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003690 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003691
Hal Finkel934361a2015-01-14 01:07:51 +00003692 if (IsPatchPoint) {
3693 // We'll form an invalid direct call when lowering a patchpoint; the full
3694 // sequence for an indirect call is complicated, and many of the
3695 // instructions introduced might have side effects (and, thus, can't be
3696 // removed later). The call itself will be removed as soon as the
3697 // argument/return lowering is complete, so the fact that it has the wrong
3698 // kind of operands should not really matter.
3699 needIndirectCall = false;
3700 }
3701
Torok Edwin31e90d22010-08-04 20:47:44 +00003702 if (needIndirectCall) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003703 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3704 // to do the call, we can't use PPCISD::CALL.
3705 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller79fef932009-12-18 13:00:15 +00003706
Hal Finkel63fb9282015-01-13 18:25:05 +00003707 if (isSVR4ABI && isPPC64 && !isELFv2ABI) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003708 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3709 // entry point, but to the function descriptor (the function entry point
3710 // address is part of the function descriptor though).
3711 // The function descriptor is a three doubleword structure with the
3712 // following fields: function entry point, TOC base address and
3713 // environment pointer.
3714 // Thus for a call through a function pointer, the following actions need
3715 // to be performed:
3716 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt57d6de52012-10-23 15:51:16 +00003717 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller79fef932009-12-18 13:00:15 +00003718 // 2. Load the address of the function entry point from the function
3719 // descriptor.
3720 // 3. Load the TOC of the callee from the function descriptor into r2.
3721 // 4. Load the environment pointer from the function descriptor into
3722 // r11.
3723 // 5. Branch to the function entry point address.
3724 // 6. On return of the callee, the TOC of the caller needs to be
3725 // restored (this is done in FinishCall()).
3726 //
Hal Finkele2ab0f12015-01-15 21:17:34 +00003727 // The loads are scheduled at the beginning of the call sequence, and the
3728 // register copies are flagged together to ensure that no other
Tilmann Scheller79fef932009-12-18 13:00:15 +00003729 // operations can be scheduled in between. E.g. without flagging the
Hal Finkele2ab0f12015-01-15 21:17:34 +00003730 // copies together, a TOC access in the caller could be scheduled between
3731 // the assignment of the callee TOC and the branch to the callee, which
Tilmann Scheller79fef932009-12-18 13:00:15 +00003732 // results in the TOC access going through the TOC of the callee instead
3733 // of going through the TOC of the caller, which leads to incorrect code.
3734
3735 // Load the address of the function entry point from the function
3736 // descriptor.
Hal Finkele2ab0f12015-01-15 21:17:34 +00003737 SDValue LDChain = CallSeqStart.getValue(CallSeqStart->getNumValues()-1);
3738 if (LDChain.getValueType() == MVT::Glue)
3739 LDChain = CallSeqStart.getValue(CallSeqStart->getNumValues()-2);
3740
3741 bool LoadsInv = Subtarget.hasInvariantFunctionDescriptors();
3742
3743 MachinePointerInfo MPI(CS ? CS->getCalledValue() : nullptr);
3744 SDValue LoadFuncPtr = DAG.getLoad(MVT::i64, dl, LDChain, Callee, MPI,
3745 false, false, LoadsInv, 8);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003746
3747 // Load environment pointer into r11.
Tilmann Scheller79fef932009-12-18 13:00:15 +00003748 SDValue PtrOff = DAG.getIntPtrConstant(16);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003749 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
Hal Finkele2ab0f12015-01-15 21:17:34 +00003750 SDValue LoadEnvPtr = DAG.getLoad(MVT::i64, dl, LDChain, AddPtr,
3751 MPI.getWithOffset(16), false, false,
3752 LoadsInv, 8);
3753
3754 SDValue TOCOff = DAG.getIntPtrConstant(8);
3755 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, TOCOff);
3756 SDValue TOCPtr = DAG.getLoad(MVT::i64, dl, LDChain, AddTOC,
3757 MPI.getWithOffset(8), false, false,
3758 LoadsInv, 8);
3759
3760 SDValue TOCVal = DAG.getCopyToReg(Chain, dl, PPC::X2, TOCPtr,
3761 InFlag);
3762 Chain = TOCVal.getValue(0);
3763 InFlag = TOCVal.getValue(1);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003764
3765 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3766 InFlag);
Hal Finkele2ab0f12015-01-15 21:17:34 +00003767
Tilmann Scheller79fef932009-12-18 13:00:15 +00003768 Chain = EnvVal.getValue(0);
3769 InFlag = EnvVal.getValue(1);
3770
Tilmann Scheller79fef932009-12-18 13:00:15 +00003771 MTCTROps[0] = Chain;
3772 MTCTROps[1] = LoadFuncPtr;
3773 MTCTROps[2] = InFlag;
3774 }
3775
Hal Finkel63fb9282015-01-13 18:25:05 +00003776 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys,
3777 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
3778 InFlag = Chain.getValue(1);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003779
3780 NodeTys.clear();
Owen Anderson9f944592009-08-11 20:47:22 +00003781 NodeTys.push_back(MVT::Other);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003782 NodeTys.push_back(MVT::Glue);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003783 Ops.push_back(Chain);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003784 CallOpc = PPCISD::BCTRL;
Craig Topper062a2ba2014-04-25 05:30:21 +00003785 Callee.setNode(nullptr);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003786 // Add use of X11 (holding environment pointer)
Hal Finkel63fb9282015-01-13 18:25:05 +00003787 if (isSVR4ABI && isPPC64 && !isELFv2ABI)
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003788 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003789 // Add CTR register as callee so a bctr can be emitted later.
3790 if (isTailCall)
Roman Divackya4a59ae2011-06-03 15:47:49 +00003791 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003792 }
3793
3794 // If this is a direct call, pass the chain and the callee.
3795 if (Callee.getNode()) {
3796 Ops.push_back(Chain);
3797 Ops.push_back(Callee);
Bill Schmidt3d9674c2014-11-11 20:44:09 +00003798
3799 // If this is a call to __tls_get_addr, find the symbol whose address
3800 // is to be taken and add it to the list. This will be used to
3801 // generate __tls_get_addr(<sym>@tlsgd) or __tls_get_addr(<sym>@tlsld).
3802 // We find the symbol by walking the chain to the CopyFromReg, walking
3803 // back from the CopyFromReg to the ADDI_TLSGD_L or ADDI_TLSLD_L, and
3804 // pulling the symbol from that node.
3805 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
3806 if (!strcmp(S->getSymbol(), "__tls_get_addr")) {
3807 assert(!needIndirectCall && "Indirect call to __tls_get_addr???");
3808 SDNode *AddI = Chain.getNode()->getOperand(2).getNode();
3809 SDValue TGTAddr = AddI->getOperand(1);
3810 assert(TGTAddr.getNode()->getOpcode() == ISD::TargetGlobalTLSAddress &&
3811 "Didn't find target global TLS address where we expected one");
3812 Ops.push_back(TGTAddr);
3813 CallOpc = PPCISD::CALL_TLS;
3814 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003815 }
3816 // If this is a tail call add stack pointer delta.
3817 if (isTailCall)
Owen Anderson9f944592009-08-11 20:47:22 +00003818 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003819
3820 // Add argument registers to the end of the list so that they are known live
3821 // into the call.
3822 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3823 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3824 RegsToPass[i].second.getValueType()));
3825
Hal Finkelaf519932015-01-19 07:20:27 +00003826 // All calls, in both the ELF V1 and V2 ABIs, need the TOC register live
3827 // into the call.
3828 if (isSVR4ABI && isPPC64 && !IsPatchPoint)
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003829 Ops.push_back(DAG.getRegister(PPC::X2, PtrVT));
3830
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003831 return CallOpc;
3832}
3833
Roman Divacky76293062012-09-18 16:47:58 +00003834static
3835bool isLocalCall(const SDValue &Callee)
3836{
3837 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky09adf3d2012-09-18 18:27:49 +00003838 return !G->getGlobal()->isDeclaration() &&
3839 !G->getGlobal()->isWeakForLinker();
Roman Divacky76293062012-09-18 16:47:58 +00003840 return false;
3841}
3842
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003843SDValue
3844PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003845 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003846 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003847 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003848 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003849
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003850 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003851 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
3852 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003853 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003854
3855 // Copy all of the result registers out of their specified physreg.
3856 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3857 CCValAssign &VA = RVLocs[i];
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003858 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00003859
3860 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3861 VA.getLocReg(), VA.getLocVT(), InFlag);
3862 Chain = Val.getValue(1);
3863 InFlag = Val.getValue(2);
3864
3865 switch (VA.getLocInfo()) {
3866 default: llvm_unreachable("Unknown loc info!");
3867 case CCValAssign::Full: break;
3868 case CCValAssign::AExt:
3869 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3870 break;
3871 case CCValAssign::ZExt:
3872 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3873 DAG.getValueType(VA.getValVT()));
3874 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3875 break;
3876 case CCValAssign::SExt:
3877 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3878 DAG.getValueType(VA.getValVT()));
3879 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3880 break;
3881 }
3882
3883 InVals.push_back(Val);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003884 }
3885
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003886 return Chain;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003887}
3888
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003889SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003890PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Hal Finkel934361a2015-01-14 01:07:51 +00003891 bool isTailCall, bool isVarArg, bool IsPatchPoint,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003892 SelectionDAG &DAG,
3893 SmallVector<std::pair<unsigned, SDValue>, 8>
3894 &RegsToPass,
3895 SDValue InFlag, SDValue Chain,
Hal Finkele2ab0f12015-01-15 21:17:34 +00003896 SDValue CallSeqStart, SDValue &Callee,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003897 int SPDiff, unsigned NumBytes,
3898 const SmallVectorImpl<ISD::InputArg> &Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00003899 SmallVectorImpl<SDValue> &InVals,
3900 ImmutableCallSite *CS) const {
Ulrich Weigand8658f172014-07-20 23:43:15 +00003901
3902 bool isELFv2ABI = Subtarget.isELFv2ABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003903 std::vector<EVT> NodeTys;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003904 SmallVector<SDValue, 8> Ops;
Hal Finkele2ab0f12015-01-15 21:17:34 +00003905 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, CallSeqStart, dl,
3906 SPDiff, isTailCall, IsPatchPoint, RegsToPass,
3907 Ops, NodeTys, CS, Subtarget);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003908
Hal Finkel5ab37802012-08-28 02:10:27 +00003909 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003910 if (isVarArg && Subtarget.isSVR4ABI() && !Subtarget.isPPC64())
Hal Finkel5ab37802012-08-28 02:10:27 +00003911 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3912
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003913 // When performing tail call optimization the callee pops its arguments off
3914 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky8da87162013-02-21 20:05:00 +00003915 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003916 int BytesCalleePops =
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003917 (CallConv == CallingConv::Fast &&
3918 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003919
Roman Divackyef21be22012-03-06 16:41:49 +00003920 // Add a register mask operand representing the call-preserved registers.
Eric Christopherd9134482014-08-04 21:25:23 +00003921 const TargetRegisterInfo *TRI =
3922 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
Roman Divackyef21be22012-03-06 16:41:49 +00003923 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3924 assert(Mask && "Missing call preserved mask for calling convention");
3925 Ops.push_back(DAG.getRegisterMask(Mask));
3926
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003927 if (InFlag.getNode())
3928 Ops.push_back(InFlag);
3929
3930 // Emit tail call.
3931 if (isTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003932 assert(((Callee.getOpcode() == ISD::Register &&
3933 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3934 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3935 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3936 isa<ConstantSDNode>(Callee)) &&
3937 "Expecting an global address, external symbol, absolute value or register");
3938
Craig Topper48d114b2014-04-26 18:35:24 +00003939 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, Ops);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003940 }
3941
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003942 // Add a NOP immediately after the branch instruction when using the 64-bit
3943 // SVR4 ABI. At link time, if caller and callee are in a different module and
3944 // thus have a different TOC, the call will be replaced with a call to a stub
3945 // function which saves the current TOC, loads the TOC of the callee and
3946 // branches to the callee. The NOP will be replaced with a load instruction
3947 // which restores the TOC of the caller from the TOC save slot of the current
3948 // stack frame. If caller and callee belong to the same module (and have the
3949 // same TOC), the NOP will remain unchanged.
Hal Finkel51861b42012-03-31 14:45:15 +00003950
Hal Finkel934361a2015-01-14 01:07:51 +00003951 if (!isTailCall && Subtarget.isSVR4ABI()&& Subtarget.isPPC64() &&
3952 !IsPatchPoint) {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003953 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003954 // This is a call through a function pointer.
3955 // Restore the caller TOC from the save area into R2.
3956 // See PrepareCall() for more information about calls through function
3957 // pointers in the 64-bit SVR4 ABI.
3958 // We are using a target-specific load with r2 hard coded, because the
3959 // result of a target-independent load would never go directly into r2,
3960 // since r2 is a reserved register (which prevents the register allocator
3961 // from allocating it), resulting in an additional register being
3962 // allocated and an unnecessary move instruction being generated.
Hal Finkelfc096c92014-12-23 22:29:40 +00003963 CallOpc = PPCISD::BCTRL_LOAD_TOC;
3964
3965 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3966 SDValue StackPtr = DAG.getRegister(PPC::X1, PtrVT);
3967 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
3968 SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset);
3969 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr, TOCOff);
3970
3971 // The address needs to go after the chain input but before the flag (or
3972 // any other variadic arguments).
3973 Ops.insert(std::next(Ops.begin()), AddTOC);
Bill Schmidtcea15962013-09-26 17:09:28 +00003974 } else if ((CallOpc == PPCISD::CALL) &&
3975 (!isLocalCall(Callee) ||
3976 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Roman Divacky76293062012-09-18 16:47:58 +00003977 // Otherwise insert NOP for non-local calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003978 CallOpc = PPCISD::CALL_NOP;
Bill Schmidt3d9674c2014-11-11 20:44:09 +00003979 } else if (CallOpc == PPCISD::CALL_TLS)
3980 // For 64-bit SVR4, TLS calls are always non-local.
3981 CallOpc = PPCISD::CALL_NOP_TLS;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003982 }
3983
Craig Topper48d114b2014-04-26 18:35:24 +00003984 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Hal Finkel51861b42012-03-31 14:45:15 +00003985 InFlag = Chain.getValue(1);
3986
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003987 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3988 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003989 InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003990 if (!Ins.empty())
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003991 InFlag = Chain.getValue(1);
3992
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003993 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3994 Ins, dl, DAG, InVals);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003995}
3996
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003997SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00003998PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003999 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00004000 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +00004001 SDLoc &dl = CLI.DL;
4002 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
4003 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
4004 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00004005 SDValue Chain = CLI.Chain;
4006 SDValue Callee = CLI.Callee;
4007 bool &isTailCall = CLI.IsTailCall;
4008 CallingConv::ID CallConv = CLI.CallConv;
4009 bool isVarArg = CLI.IsVarArg;
Hal Finkel934361a2015-01-14 01:07:51 +00004010 bool IsPatchPoint = CLI.IsPatchPoint;
Hal Finkele2ab0f12015-01-15 21:17:34 +00004011 ImmutableCallSite *CS = CLI.CS;
Justin Holewinskiaa583972012-05-25 16:35:28 +00004012
Evan Cheng67a69dd2010-01-27 00:07:07 +00004013 if (isTailCall)
4014 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
4015 Ins, DAG);
4016
Hal Finkele2ab0f12015-01-15 21:17:34 +00004017 if (!isTailCall && CS && CS->isMustTailCall())
Reid Kleckner5772b772014-04-24 20:14:34 +00004018 report_fatal_error("failed to perform tail call elimination on a call "
4019 "site marked musttail");
4020
Eric Christopherb1aaebe2014-06-12 22:38:18 +00004021 if (Subtarget.isSVR4ABI()) {
4022 if (Subtarget.isPPC64())
Bill Schmidt57d6de52012-10-23 15:51:16 +00004023 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004024 isTailCall, IsPatchPoint, Outs, OutVals, Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004025 dl, DAG, InVals, CS);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004026 else
4027 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004028 isTailCall, IsPatchPoint, Outs, OutVals, Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004029 dl, DAG, InVals, CS);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004030 }
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004031
Bill Schmidt57d6de52012-10-23 15:51:16 +00004032 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004033 isTailCall, IsPatchPoint, Outs, OutVals, Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004034 dl, DAG, InVals, CS);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004035}
4036
4037SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004038PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
4039 CallingConv::ID CallConv, bool isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004040 bool isTailCall, bool IsPatchPoint,
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004041 const SmallVectorImpl<ISD::OutputArg> &Outs,
4042 const SmallVectorImpl<SDValue> &OutVals,
4043 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004044 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004045 SmallVectorImpl<SDValue> &InVals,
4046 ImmutableCallSite *CS) const {
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004047 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00004048 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004049
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004050 assert((CallConv == CallingConv::C ||
4051 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004052
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004053 unsigned PtrByteSize = 4;
4054
4055 MachineFunction &MF = DAG.getMachineFunction();
4056
4057 // Mark this function as potentially containing a function that contains a
4058 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4059 // and restoring the callers stack pointer in this functions epilog. This is
4060 // done because by tail calling the called function might overwrite the value
4061 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004062 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4063 CallConv == CallingConv::Fast)
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004064 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peck527da1b2010-11-23 03:31:01 +00004065
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004066 // Count how many bytes are to be pushed on the stack, including the linkage
4067 // area, parameter list area and the part of the local variable space which
4068 // contains copies of aggregates which are passed by value.
4069
4070 // Assign locations to all of the outgoing arguments.
4071 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00004072 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
4073 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004074
4075 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004076 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false, false),
4077 PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004078
4079 if (isVarArg) {
4080 // Handle fixed and variable vector arguments differently.
4081 // Fixed vector arguments go into registers as long as registers are
4082 // available. Variable vector arguments always go into memory.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004083 unsigned NumArgs = Outs.size();
Wesley Peck527da1b2010-11-23 03:31:01 +00004084
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004085 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00004086 MVT ArgVT = Outs[i].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004087 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004088 bool Result;
Wesley Peck527da1b2010-11-23 03:31:01 +00004089
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004090 if (Outs[i].IsFixed) {
Bill Schmidtef17c142013-02-06 17:33:58 +00004091 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
4092 CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004093 } else {
Bill Schmidtef17c142013-02-06 17:33:58 +00004094 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
4095 ArgFlags, CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004096 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004097
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004098 if (Result) {
Torok Edwinfb8d6d52009-07-08 20:53:28 +00004099#ifndef NDEBUG
Chris Lattner13626022009-08-23 06:03:38 +00004100 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sandsf5dda012010-11-03 11:35:31 +00004101 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +00004102#endif
Craig Toppere73658d2014-04-28 04:05:08 +00004103 llvm_unreachable(nullptr);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004104 }
4105 }
4106 } else {
4107 // All arguments are treated the same.
Bill Schmidtef17c142013-02-06 17:33:58 +00004108 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004109 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004110
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004111 // Assign locations to all of the outgoing aggregate by value arguments.
4112 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00004113 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00004114 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004115
4116 // Reserve stack space for the allocations in CCInfo.
4117 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
4118
Bill Schmidtef17c142013-02-06 17:33:58 +00004119 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004120
4121 // Size of the linkage area, parameter list area and the part of the local
4122 // space variable where copies of aggregates which are passed by value are
4123 // stored.
4124 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004125
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004126 // Calculate by how many bytes the stack has to be adjusted in case of tail
4127 // call optimization.
4128 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4129
4130 // Adjust the stack pointer for the new arguments...
4131 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004132 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4133 dl);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004134 SDValue CallSeqStart = Chain;
4135
4136 // Load the return address and frame pointer so it can be moved somewhere else
4137 // later.
4138 SDValue LROp, FPOp;
4139 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
4140 dl);
4141
4142 // Set up a copy of the stack pointer for use loading and storing any
4143 // arguments that may not fit in the registers available for argument
4144 // passing.
Owen Anderson9f944592009-08-11 20:47:22 +00004145 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00004146
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004147 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4148 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4149 SmallVector<SDValue, 8> MemOpChains;
4150
Roman Divacky71038e72011-08-30 17:04:16 +00004151 bool seenFloatArg = false;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004152 // Walk the register/memloc assignments, inserting copies/loads.
4153 for (unsigned i = 0, j = 0, e = ArgLocs.size();
4154 i != e;
4155 ++i) {
4156 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004157 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004158 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peck527da1b2010-11-23 03:31:01 +00004159
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004160 if (Flags.isByVal()) {
4161 // Argument is an aggregate which is passed by value, thus we need to
4162 // create a copy of it in the local variable space of the current stack
4163 // frame (which is the stack frame of the caller) and pass the address of
4164 // this copy to the callee.
4165 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
4166 CCValAssign &ByValVA = ByValArgLocs[j++];
4167 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peck527da1b2010-11-23 03:31:01 +00004168
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004169 // Memory reserved in the local variable space of the callers stack frame.
4170 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004171
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004172 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4173 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peck527da1b2010-11-23 03:31:01 +00004174
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004175 // Create a copy of the argument in the local area of the current
4176 // stack frame.
4177 SDValue MemcpyCall =
4178 CreateCopyOfByValArgument(Arg, PtrOff,
4179 CallSeqStart.getNode()->getOperand(0),
4180 Flags, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00004181
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004182 // This must go outside the CALLSEQ_START..END.
4183 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004184 CallSeqStart.getNode()->getOperand(1),
4185 SDLoc(MemcpyCall));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004186 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4187 NewCallSeqStart.getNode());
4188 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peck527da1b2010-11-23 03:31:01 +00004189
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004190 // Pass the address of the aggregate copy on the stack either in a
4191 // physical register or in the parameter list area of the current stack
4192 // frame to the callee.
4193 Arg = PtrOff;
4194 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004195
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004196 if (VA.isRegLoc()) {
Hal Finkel2a9d3182014-03-06 00:23:33 +00004197 if (Arg.getValueType() == MVT::i1)
4198 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg);
4199
Roman Divacky71038e72011-08-30 17:04:16 +00004200 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004201 // Put argument in a physical register.
4202 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
4203 } else {
4204 // Put argument in the parameter list area of the current stack frame.
4205 assert(VA.isMemLoc());
4206 unsigned LocMemOffset = VA.getLocMemOffset();
4207
4208 if (!isTailCall) {
4209 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4210 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
4211
4212 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner676c61d2010-09-21 18:41:36 +00004213 MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00004214 false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004215 } else {
4216 // Calculate and remember argument location.
4217 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
4218 TailCallArguments);
4219 }
4220 }
4221 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004222
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004223 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004224 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Wesley Peck527da1b2010-11-23 03:31:01 +00004225
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004226 // Build a sequence of copy-to-reg nodes chained together with token chain
4227 // and flag operands which copy the outgoing args into the appropriate regs.
4228 SDValue InFlag;
4229 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4230 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4231 RegsToPass[i].second, InFlag);
4232 InFlag = Chain.getValue(1);
4233 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004234
Hal Finkel5ab37802012-08-28 02:10:27 +00004235 // Set CR bit 6 to true if this is a vararg call with floating args passed in
4236 // registers.
4237 if (isVarArg) {
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004238 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
4239 SDValue Ops[] = { Chain, InFlag };
4240
Hal Finkel5ab37802012-08-28 02:10:27 +00004241 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00004242 dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1));
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004243
Hal Finkel5ab37802012-08-28 02:10:27 +00004244 InFlag = Chain.getValue(1);
4245 }
4246
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004247 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004248 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
4249 false, TailCallArguments);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004250
Hal Finkel934361a2015-01-14 01:07:51 +00004251 return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint, DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004252 RegsToPass, InFlag, Chain, CallSeqStart, Callee, SPDiff,
4253 NumBytes, Ins, InVals, CS);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004254}
4255
Bill Schmidt57d6de52012-10-23 15:51:16 +00004256// Copy an argument into memory, being careful to do this outside the
4257// call sequence for the call to which the argument belongs.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004258SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +00004259PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
4260 SDValue CallSeqStart,
4261 ISD::ArgFlagsTy Flags,
4262 SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004263 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004264 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
4265 CallSeqStart.getNode()->getOperand(0),
4266 Flags, DAG, dl);
4267 // The MEMCPY must go outside the CALLSEQ_START..END.
4268 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004269 CallSeqStart.getNode()->getOperand(1),
4270 SDLoc(MemcpyCall));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004271 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4272 NewCallSeqStart.getNode());
4273 return NewCallSeqStart;
4274}
4275
4276SDValue
4277PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004278 CallingConv::ID CallConv, bool isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004279 bool isTailCall, bool IsPatchPoint,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004280 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004281 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004282 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004283 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004284 SmallVectorImpl<SDValue> &InVals,
4285 ImmutableCallSite *CS) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004286
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004287 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004288 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004289 unsigned NumOps = Outs.size();
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004290
Bill Schmidt57d6de52012-10-23 15:51:16 +00004291 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4292 unsigned PtrByteSize = 8;
4293
4294 MachineFunction &MF = DAG.getMachineFunction();
4295
4296 // Mark this function as potentially containing a function that contains a
4297 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4298 // and restoring the callers stack pointer in this functions epilog. This is
4299 // done because by tail calling the called function might overwrite the value
4300 // in this function's (MF) stack pointer stack slot 0(SP).
4301 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4302 CallConv == CallingConv::Fast)
4303 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4304
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004305 assert(!(CallConv == CallingConv::Fast && isVarArg) &&
4306 "fastcc not supported on varargs functions");
4307
Bill Schmidt57d6de52012-10-23 15:51:16 +00004308 // Count how many bytes are to be pushed on the stack, including the linkage
Ulrich Weigand8658f172014-07-20 23:43:15 +00004309 // area, and parameter passing area. On ELFv1, the linkage area is 48 bytes
4310 // reserved space for [SP][CR][LR][2 x unused][TOC]; on ELFv2, the linkage
4311 // area is 32 bytes reserved space for [SP][CR][LR][TOC].
4312 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
4313 isELFv2ABI);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004314 unsigned NumBytes = LinkageSize;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004315 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
4316
4317 static const MCPhysReg GPR[] = {
4318 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4319 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4320 };
4321 static const MCPhysReg *FPR = GetFPR();
4322
4323 static const MCPhysReg VR[] = {
4324 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4325 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4326 };
4327 static const MCPhysReg VSRH[] = {
4328 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
4329 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
4330 };
4331
4332 const unsigned NumGPRs = array_lengthof(GPR);
4333 const unsigned NumFPRs = 13;
4334 const unsigned NumVRs = array_lengthof(VR);
4335
4336 // When using the fast calling convention, we don't provide backing for
4337 // arguments that will be in registers.
4338 unsigned NumGPRsUsed = 0, NumFPRsUsed = 0, NumVRsUsed = 0;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004339
4340 // Add up all the space actually used.
4341 for (unsigned i = 0; i != NumOps; ++i) {
4342 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4343 EVT ArgVT = Outs[i].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004344 EVT OrigVT = Outs[i].ArgVT;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004345
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004346 if (CallConv == CallingConv::Fast) {
4347 if (Flags.isByVal())
4348 NumGPRsUsed += (Flags.getByValSize()+7)/8;
4349 else
4350 switch (ArgVT.getSimpleVT().SimpleTy) {
4351 default: llvm_unreachable("Unexpected ValueType for argument!");
4352 case MVT::i1:
4353 case MVT::i32:
4354 case MVT::i64:
4355 if (++NumGPRsUsed <= NumGPRs)
4356 continue;
4357 break;
4358 case MVT::f32:
4359 case MVT::f64:
4360 if (++NumFPRsUsed <= NumFPRs)
4361 continue;
4362 break;
4363 case MVT::v4f32:
4364 case MVT::v4i32:
4365 case MVT::v8i16:
4366 case MVT::v16i8:
4367 case MVT::v2f64:
4368 case MVT::v2i64:
4369 if (++NumVRsUsed <= NumVRs)
4370 continue;
4371 break;
4372 }
4373 }
4374
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004375 /* Respect alignment of argument on the stack. */
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004376 unsigned Align =
4377 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004378 NumBytes = ((NumBytes + Align - 1) / Align) * Align;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004379
4380 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004381 if (Flags.isInConsecutiveRegsLast())
4382 NumBytes = ((NumBytes + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004383 }
4384
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004385 unsigned NumBytesActuallyUsed = NumBytes;
4386
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004387 // The prolog code of the callee may store up to 8 GPR argument registers to
4388 // the stack, allowing va_start to index over them in memory if its varargs.
4389 // Because we cannot tell if this is needed on the caller side, we have to
4390 // conservatively assume that it is needed. As such, make sure we have at
4391 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004392 // FIXME: On ELFv2, it may be unnecessary to allocate the parameter area.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004393 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004394
4395 // Tail call needs the stack to be aligned.
4396 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4397 CallConv == CallingConv::Fast)
4398 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004399
4400 // Calculate by how many bytes the stack has to be adjusted in case of tail
4401 // call optimization.
4402 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4403
4404 // To protect arguments on the stack from being clobbered in a tail call,
4405 // force all the loads to happen before doing any other lowering.
4406 if (isTailCall)
4407 Chain = DAG.getStackArgumentTokenFactor(Chain);
4408
4409 // Adjust the stack pointer for the new arguments...
4410 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004411 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4412 dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004413 SDValue CallSeqStart = Chain;
4414
4415 // Load the return address and frame pointer so it can be move somewhere else
4416 // later.
4417 SDValue LROp, FPOp;
4418 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4419 dl);
4420
4421 // Set up a copy of the stack pointer for use loading and storing any
4422 // arguments that may not fit in the registers available for argument
4423 // passing.
4424 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
4425
4426 // Figure out which arguments are going to go in registers, and which in
4427 // memory. Also, if this is a vararg function, floating point operations
4428 // must be stored to our stack, and loaded into integer regs as well, if
4429 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004430 unsigned ArgOffset = LinkageSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004431
4432 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4433 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4434
4435 SmallVector<SDValue, 8> MemOpChains;
4436 for (unsigned i = 0; i != NumOps; ++i) {
4437 SDValue Arg = OutVals[i];
4438 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004439 EVT ArgVT = Outs[i].VT;
4440 EVT OrigVT = Outs[i].ArgVT;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004441
4442 // PtrOff will be used to store the current argument to the stack if a
4443 // register cannot be found for it.
4444 SDValue PtrOff;
4445
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004446 // We re-align the argument offset for each argument, except when using the
4447 // fast calling convention, when we need to make sure we do that only when
4448 // we'll actually use a stack slot.
4449 auto ComputePtrOff = [&]() {
4450 /* Respect alignment of argument on the stack. */
4451 unsigned Align =
4452 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
4453 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004454
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004455 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
4456
4457 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4458 };
4459
4460 if (CallConv != CallingConv::Fast) {
4461 ComputePtrOff();
4462
4463 /* Compute GPR index associated with argument offset. */
4464 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
4465 GPR_idx = std::min(GPR_idx, NumGPRs);
4466 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004467
4468 // Promote integers to 64-bit values.
Hal Finkel940ab932014-02-28 00:27:01 +00004469 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004470 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4471 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4472 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
4473 }
4474
4475 // FIXME memcpy is used way more than necessary. Correctness first.
4476 // Note: "by value" is code for passing a structure by value, not
4477 // basic types.
4478 if (Flags.isByVal()) {
4479 // Note: Size includes alignment padding, so
4480 // struct x { short a; char b; }
4481 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
4482 // These are the proper values we need for right-justifying the
4483 // aggregate in a parameter register.
4484 unsigned Size = Flags.getByValSize();
Bill Schmidt9953cf22012-10-31 01:15:05 +00004485
4486 // An empty aggregate parameter takes up no storage and no
4487 // registers.
4488 if (Size == 0)
4489 continue;
4490
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004491 if (CallConv == CallingConv::Fast)
4492 ComputePtrOff();
4493
Bill Schmidt57d6de52012-10-23 15:51:16 +00004494 // All aggregates smaller than 8 bytes must be passed right-justified.
4495 if (Size==1 || Size==2 || Size==4) {
4496 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
4497 if (GPR_idx != NumGPRs) {
4498 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
4499 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004500 false, false, false, 0);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004501 MemOpChains.push_back(Load.getValue(1));
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004502 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004503
4504 ArgOffset += PtrByteSize;
4505 continue;
4506 }
4507 }
4508
4509 if (GPR_idx == NumGPRs && Size < 8) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004510 SDValue AddPtr = PtrOff;
4511 if (!isLittleEndian) {
4512 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4513 PtrOff.getValueType());
4514 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4515 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004516 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4517 CallSeqStart,
4518 Flags, DAG, dl);
4519 ArgOffset += PtrByteSize;
4520 continue;
4521 }
4522 // Copy entire object into memory. There are cases where gcc-generated
4523 // code assumes it is there, even if it could be put entirely into
4524 // registers. (This is not what the doc says.)
4525
4526 // FIXME: The above statement is likely due to a misunderstanding of the
4527 // documents. All arguments must be copied into the parameter area BY
4528 // THE CALLEE in the event that the callee takes the address of any
4529 // formal argument. That has not yet been implemented. However, it is
4530 // reasonable to use the stack area as a staging area for the register
4531 // load.
4532
4533 // Skip this for small aggregates, as we will use the same slot for a
4534 // right-justified copy, below.
4535 if (Size >= 8)
4536 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4537 CallSeqStart,
4538 Flags, DAG, dl);
4539
4540 // When a register is available, pass a small aggregate right-justified.
4541 if (Size < 8 && GPR_idx != NumGPRs) {
4542 // The easiest way to get this right-justified in a register
4543 // is to copy the structure into the rightmost portion of a
4544 // local variable slot, then load the whole slot into the
4545 // register.
4546 // FIXME: The memcpy seems to produce pretty awful code for
4547 // small aggregates, particularly for packed ones.
Matt Arsenault758659232013-05-18 00:21:46 +00004548 // FIXME: It would be preferable to use the slot in the
Bill Schmidt57d6de52012-10-23 15:51:16 +00004549 // parameter save area instead of a new local variable.
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004550 SDValue AddPtr = PtrOff;
4551 if (!isLittleEndian) {
4552 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
4553 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4554 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004555 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4556 CallSeqStart,
4557 Flags, DAG, dl);
4558
4559 // Load the slot into the register.
4560 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
4561 MachinePointerInfo(),
4562 false, false, false, 0);
4563 MemOpChains.push_back(Load.getValue(1));
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004564 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004565
4566 // Done with this argument.
4567 ArgOffset += PtrByteSize;
4568 continue;
4569 }
4570
4571 // For aggregates larger than PtrByteSize, copy the pieces of the
4572 // object that fit into registers from the parameter save area.
4573 for (unsigned j=0; j<Size; j+=PtrByteSize) {
4574 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
4575 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
4576 if (GPR_idx != NumGPRs) {
4577 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4578 MachinePointerInfo(),
4579 false, false, false, 0);
4580 MemOpChains.push_back(Load.getValue(1));
4581 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4582 ArgOffset += PtrByteSize;
4583 } else {
4584 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
4585 break;
4586 }
4587 }
4588 continue;
4589 }
4590
Craig Topper56710102013-08-15 02:33:50 +00004591 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004592 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel940ab932014-02-28 00:27:01 +00004593 case MVT::i1:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004594 case MVT::i32:
4595 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004596 // These can be scalar arguments or elements of an integer array type
4597 // passed directly. Clang may use those instead of "byval" aggregate
4598 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004599 if (GPR_idx != NumGPRs) {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004600 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004601 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004602 if (CallConv == CallingConv::Fast)
4603 ComputePtrOff();
4604
Bill Schmidt57d6de52012-10-23 15:51:16 +00004605 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4606 true, isTailCall, false, MemOpChains,
4607 TailCallArguments, dl);
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004608 if (CallConv == CallingConv::Fast)
4609 ArgOffset += PtrByteSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004610 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004611 if (CallConv != CallingConv::Fast)
4612 ArgOffset += PtrByteSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004613 break;
4614 case MVT::f32:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004615 case MVT::f64: {
4616 // These can be scalar arguments or elements of a float array type
4617 // passed directly. The latter are used to implement ELFv2 homogenous
4618 // float aggregates.
4619
4620 // Named arguments go into FPRs first, and once they overflow, the
4621 // remaining arguments go into GPRs and then the parameter save area.
4622 // Unnamed arguments for vararg functions always go to GPRs and
4623 // then the parameter save area. For now, put all arguments to vararg
4624 // routines always in both locations (FPR *and* GPR or stack slot).
4625 bool NeedGPROrStack = isVarArg || FPR_idx == NumFPRs;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004626 bool NeededLoad = false;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004627
4628 // First load the argument into the next available FPR.
4629 if (FPR_idx != NumFPRs)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004630 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4631
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004632 // Next, load the argument into GPR or stack slot if needed.
4633 if (!NeedGPROrStack)
4634 ;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004635 else if (GPR_idx != NumGPRs && CallConv != CallingConv::Fast) {
Hal Finkel8ea446b2015-01-18 14:31:10 +00004636 // FIXME: We may want to re-enable this for CallingConv::Fast on the P8
4637 // once we support fp <-> gpr moves.
4638
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004639 // In the non-vararg case, this can only ever happen in the
4640 // presence of f32 array types, since otherwise we never run
4641 // out of FPRs before running out of GPRs.
4642 SDValue ArgVal;
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004643
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004644 // Double values are always passed in a single GPR.
4645 if (Arg.getValueType() != MVT::f32) {
4646 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004647
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004648 // Non-array float values are extended and passed in a GPR.
4649 } else if (!Flags.isInConsecutiveRegs()) {
4650 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4651 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4652
4653 // If we have an array of floats, we collect every odd element
4654 // together with its predecessor into one GPR.
4655 } else if (ArgOffset % PtrByteSize != 0) {
4656 SDValue Lo, Hi;
4657 Lo = DAG.getNode(ISD::BITCAST, dl, MVT::i32, OutVals[i - 1]);
4658 Hi = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4659 if (!isLittleEndian)
4660 std::swap(Lo, Hi);
4661 ArgVal = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
4662
4663 // The final element, if even, goes into the first half of a GPR.
4664 } else if (Flags.isInConsecutiveRegsLast()) {
4665 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4666 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4667 if (!isLittleEndian)
4668 ArgVal = DAG.getNode(ISD::SHL, dl, MVT::i64, ArgVal,
4669 DAG.getConstant(32, MVT::i32));
4670
4671 // Non-final even elements are skipped; they will be handled
4672 // together the with subsequent argument on the next go-around.
4673 } else
4674 ArgVal = SDValue();
4675
4676 if (ArgVal.getNode())
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004677 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], ArgVal));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004678 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004679 if (CallConv == CallingConv::Fast)
4680 ComputePtrOff();
4681
Bill Schmidt57d6de52012-10-23 15:51:16 +00004682 // Single-precision floating-point values are mapped to the
4683 // second (rightmost) word of the stack doubleword.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004684 if (Arg.getValueType() == MVT::f32 &&
4685 !isLittleEndian && !Flags.isInConsecutiveRegs()) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004686 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4687 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4688 }
4689
4690 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4691 true, isTailCall, false, MemOpChains,
4692 TailCallArguments, dl);
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004693
4694 NeededLoad = true;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004695 }
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004696 // When passing an array of floats, the array occupies consecutive
4697 // space in the argument area; only round up to the next doubleword
4698 // at the end of the array. Otherwise, each float takes 8 bytes.
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004699 if (CallConv != CallingConv::Fast || NeededLoad) {
4700 ArgOffset += (Arg.getValueType() == MVT::f32 &&
4701 Flags.isInConsecutiveRegs()) ? 4 : 8;
4702 if (Flags.isInConsecutiveRegsLast())
4703 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
4704 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004705 break;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004706 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004707 case MVT::v4f32:
4708 case MVT::v4i32:
4709 case MVT::v8i16:
4710 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00004711 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00004712 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004713 // These can be scalar arguments or elements of a vector array type
4714 // passed directly. The latter are used to implement ELFv2 homogenous
4715 // vector aggregates.
4716
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004717 // For a varargs call, named arguments go into VRs or on the stack as
4718 // usual; unnamed arguments always go to the stack or the corresponding
4719 // GPRs when within range. For now, we always put the value in both
4720 // locations (or even all three).
Bill Schmidt57d6de52012-10-23 15:51:16 +00004721 if (isVarArg) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004722 // We could elide this store in the case where the object fits
4723 // entirely in R registers. Maybe later.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004724 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4725 MachinePointerInfo(), false, false, 0);
4726 MemOpChains.push_back(Store);
4727 if (VR_idx != NumVRs) {
4728 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4729 MachinePointerInfo(),
4730 false, false, false, 0);
4731 MemOpChains.push_back(Load.getValue(1));
Hal Finkel7811c612014-03-28 19:58:11 +00004732
4733 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4734 Arg.getSimpleValueType() == MVT::v2i64) ?
4735 VSRH[VR_idx] : VR[VR_idx];
4736 ++VR_idx;
4737
4738 RegsToPass.push_back(std::make_pair(VReg, Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004739 }
4740 ArgOffset += 16;
4741 for (unsigned i=0; i<16; i+=PtrByteSize) {
4742 if (GPR_idx == NumGPRs)
4743 break;
4744 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4745 DAG.getConstant(i, PtrVT));
4746 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4747 false, false, false, 0);
4748 MemOpChains.push_back(Load.getValue(1));
4749 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4750 }
4751 break;
4752 }
4753
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004754 // Non-varargs Altivec params go into VRs or on the stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004755 if (VR_idx != NumVRs) {
Hal Finkel7811c612014-03-28 19:58:11 +00004756 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4757 Arg.getSimpleValueType() == MVT::v2i64) ?
4758 VSRH[VR_idx] : VR[VR_idx];
4759 ++VR_idx;
4760
4761 RegsToPass.push_back(std::make_pair(VReg, Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004762 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004763 if (CallConv == CallingConv::Fast)
4764 ComputePtrOff();
4765
Bill Schmidt57d6de52012-10-23 15:51:16 +00004766 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4767 true, isTailCall, true, MemOpChains,
4768 TailCallArguments, dl);
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004769 if (CallConv == CallingConv::Fast)
4770 ArgOffset += 16;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004771 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004772
4773 if (CallConv != CallingConv::Fast)
4774 ArgOffset += 16;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004775 break;
4776 }
4777 }
4778
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004779 assert(NumBytesActuallyUsed == ArgOffset);
Ulrich Weigandde8641b2014-07-07 19:39:44 +00004780 (void)NumBytesActuallyUsed;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004781
Bill Schmidt57d6de52012-10-23 15:51:16 +00004782 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004783 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004784
4785 // Check if this is an indirect call (MTCTR/BCTRL).
4786 // See PrepareCall() for more information about calls through function
4787 // pointers in the 64-bit SVR4 ABI.
Hal Finkel934361a2015-01-14 01:07:51 +00004788 if (!isTailCall && !IsPatchPoint &&
Hal Finkel87deb0b2015-01-12 04:34:47 +00004789 !isFunctionGlobalAddress(Callee) &&
4790 !isa<ExternalSymbolSDNode>(Callee)) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004791 // Load r2 into a virtual register and store it to the TOC save area.
4792 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4793 // TOC save area offset.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004794 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00004795 SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004796 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Hal Finkele2ab0f12015-01-15 21:17:34 +00004797 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr,
4798 MachinePointerInfo::getStack(TOCSaveOffset),
Bill Schmidt57d6de52012-10-23 15:51:16 +00004799 false, false, 0);
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004800 // In the ELFv2 ABI, R12 must contain the address of an indirect callee.
4801 // This does not mean the MTCTR instruction must use R12; it's easier
4802 // to model this as an extra parameter, so do that.
Hal Finkel934361a2015-01-14 01:07:51 +00004803 if (isELFv2ABI && !IsPatchPoint)
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004804 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004805 }
4806
4807 // Build a sequence of copy-to-reg nodes chained together with token chain
4808 // and flag operands which copy the outgoing args into the appropriate regs.
4809 SDValue InFlag;
4810 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4811 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4812 RegsToPass[i].second, InFlag);
4813 InFlag = Chain.getValue(1);
4814 }
4815
4816 if (isTailCall)
4817 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4818 FPOp, true, TailCallArguments);
4819
Hal Finkel934361a2015-01-14 01:07:51 +00004820 return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint, DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004821 RegsToPass, InFlag, Chain, CallSeqStart, Callee, SPDiff,
4822 NumBytes, Ins, InVals, CS);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004823}
4824
4825SDValue
4826PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4827 CallingConv::ID CallConv, bool isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004828 bool isTailCall, bool IsPatchPoint,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004829 const SmallVectorImpl<ISD::OutputArg> &Outs,
4830 const SmallVectorImpl<SDValue> &OutVals,
4831 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004832 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004833 SmallVectorImpl<SDValue> &InVals,
4834 ImmutableCallSite *CS) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004835
4836 unsigned NumOps = Outs.size();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004837
Owen Anderson53aa7a92009-08-10 22:56:29 +00004838 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00004839 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004840 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004841
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004842 MachineFunction &MF = DAG.getMachineFunction();
4843
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004844 // Mark this function as potentially containing a function that contains a
4845 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4846 // and restoring the callers stack pointer in this functions epilog. This is
4847 // done because by tail calling the called function might overwrite the value
4848 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004849 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4850 CallConv == CallingConv::Fast)
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004851 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4852
Chris Lattneraa40ec12006-05-16 22:56:08 +00004853 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerec78cad2006-06-26 22:48:35 +00004854 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerb7552a82006-05-17 00:15:40 +00004855 // prereserved space for [SP][CR][LR][3 x unused].
Ulrich Weigand8658f172014-07-20 23:43:15 +00004856 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
4857 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004858 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004859
4860 // Add up all the space actually used.
4861 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
4862 // they all go in registers, but we must reserve stack space for them for
4863 // possible use by the caller. In varargs or 64-bit calls, parameters are
4864 // assigned stack space in order, with padding so Altivec parameters are
4865 // 16-byte aligned.
4866 unsigned nAltivecParamsAtEnd = 0;
4867 for (unsigned i = 0; i != NumOps; ++i) {
4868 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4869 EVT ArgVT = Outs[i].VT;
4870 // Varargs Altivec parameters are padded to a 16 byte boundary.
4871 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
4872 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
4873 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) {
4874 if (!isVarArg && !isPPC64) {
4875 // Non-varargs Altivec parameters go after all the non-Altivec
4876 // parameters; handle those later so we know how much padding we need.
4877 nAltivecParamsAtEnd++;
4878 continue;
4879 }
4880 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
4881 NumBytes = ((NumBytes+15)/16)*16;
4882 }
4883 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
4884 }
4885
4886 // Allow for Altivec parameters at the end, if needed.
4887 if (nAltivecParamsAtEnd) {
4888 NumBytes = ((NumBytes+15)/16)*16;
4889 NumBytes += 16*nAltivecParamsAtEnd;
4890 }
4891
4892 // The prolog code of the callee may store up to 8 GPR argument registers to
4893 // the stack, allowing va_start to index over them in memory if its varargs.
4894 // Because we cannot tell if this is needed on the caller side, we have to
4895 // conservatively assume that it is needed. As such, make sure we have at
4896 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004897 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004898
4899 // Tail call needs the stack to be aligned.
4900 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4901 CallConv == CallingConv::Fast)
4902 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004903
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004904 // Calculate by how many bytes the stack has to be adjusted in case of tail
4905 // call optimization.
4906 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004907
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004908 // To protect arguments on the stack from being clobbered in a tail call,
4909 // force all the loads to happen before doing any other lowering.
4910 if (isTailCall)
4911 Chain = DAG.getStackArgumentTokenFactor(Chain);
4912
Chris Lattnerb7552a82006-05-17 00:15:40 +00004913 // Adjust the stack pointer for the new arguments...
4914 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004915 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4916 dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004917 SDValue CallSeqStart = Chain;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004918
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004919 // Load the return address and frame pointer so it can be move somewhere else
4920 // later.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004921 SDValue LROp, FPOp;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004922 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4923 dl);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004924
Chris Lattnerb7552a82006-05-17 00:15:40 +00004925 // Set up a copy of the stack pointer for use loading and storing any
4926 // arguments that may not fit in the registers available for argument
4927 // passing.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004928 SDValue StackPtr;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004929 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00004930 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004931 else
Owen Anderson9f944592009-08-11 20:47:22 +00004932 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004933
Chris Lattnerb7552a82006-05-17 00:15:40 +00004934 // Figure out which arguments are going to go in registers, and which in
4935 // memory. Also, if this is a vararg function, floating point operations
4936 // must be stored to our stack, and loaded into integer regs as well, if
4937 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004938 unsigned ArgOffset = LinkageSize;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004939 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004940
Craig Topper840beec2014-04-04 05:16:06 +00004941 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004942 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4943 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4944 };
Craig Topper840beec2014-04-04 05:16:06 +00004945 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00004946 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4947 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4948 };
Craig Topper840beec2014-04-04 05:16:06 +00004949 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004950
Craig Topper840beec2014-04-04 05:16:06 +00004951 static const MCPhysReg VR[] = {
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004952 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4953 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4954 };
Owen Andersone2f23a32007-09-07 04:06:50 +00004955 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004956 const unsigned NumFPRs = 13;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00004957 const unsigned NumVRs = array_lengthof(VR);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004958
Craig Topper840beec2014-04-04 05:16:06 +00004959 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004960
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004961 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004962 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4963
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004964 SmallVector<SDValue, 8> MemOpChains;
Evan Chengc2cd4732006-05-25 00:57:32 +00004965 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004966 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004967 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004968
Chris Lattnerb7552a82006-05-17 00:15:40 +00004969 // PtrOff will be used to store the current argument to the stack if a
4970 // register cannot be found for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004971 SDValue PtrOff;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004972
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004973 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004974
Dale Johannesen679073b2009-02-04 02:34:38 +00004975 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004976
4977 // On PPC64, promote integers to 64-bit values.
Owen Anderson9f944592009-08-11 20:47:22 +00004978 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsd97eea32008-03-21 09:14:45 +00004979 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4980 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson9f944592009-08-11 20:47:22 +00004981 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004982 }
Dale Johannesen85d41a12008-03-04 23:17:14 +00004983
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004984 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004985 // Note: "by value" is code for passing a structure by value, not
4986 // basic types.
Duncan Sandsd97eea32008-03-21 09:14:45 +00004987 if (Flags.isByVal()) {
4988 unsigned Size = Flags.getByValSize();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004989 // Very small objects are passed right-justified. Everything else is
4990 // passed left-justified.
4991 if (Size==1 || Size==2) {
4992 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004993 if (GPR_idx != NumGPRs) {
Stuart Hastings81c43062011-02-16 16:23:55 +00004994 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d178ed2010-09-21 17:04:51 +00004995 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004996 false, false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004997 MemOpChains.push_back(Load.getValue(1));
4998 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004999
5000 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005001 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00005002 SDValue Const = DAG.getConstant(PtrByteSize - Size,
5003 PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00005004 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt57d6de52012-10-23 15:51:16 +00005005 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
5006 CallSeqStart,
5007 Flags, DAG, dl);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005008 ArgOffset += PtrByteSize;
5009 }
5010 continue;
5011 }
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00005012 // Copy entire object into memory. There are cases where gcc-generated
5013 // code assumes it is there, even if it could be put entirely into
5014 // registers. (This is not what the doc says.)
Bill Schmidt57d6de52012-10-23 15:51:16 +00005015 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
5016 CallSeqStart,
5017 Flags, DAG, dl);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00005018
5019 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
5020 // copy the pieces of the object that fit into registers from the
5021 // parameter save area.
Dale Johannesen85d41a12008-03-04 23:17:14 +00005022 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005023 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00005024 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen85d41a12008-03-04 23:17:14 +00005025 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00005026 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
5027 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005028 false, false, false, 0);
Dale Johannesen0d235052008-03-05 23:31:27 +00005029 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen85d41a12008-03-04 23:17:14 +00005030 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005031 ArgOffset += PtrByteSize;
Dale Johannesen85d41a12008-03-04 23:17:14 +00005032 } else {
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00005033 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005034 break;
Dale Johannesen85d41a12008-03-04 23:17:14 +00005035 }
5036 }
5037 continue;
5038 }
5039
Craig Topper56710102013-08-15 02:33:50 +00005040 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005041 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel5cae2162014-02-28 01:17:25 +00005042 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00005043 case MVT::i32:
5044 case MVT::i64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005045 if (GPR_idx != NumGPRs) {
Hal Finkel7f908e82014-03-06 00:45:19 +00005046 if (Arg.getValueType() == MVT::i1)
5047 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg);
5048
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005049 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerb7552a82006-05-17 00:15:40 +00005050 } else {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005051 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5052 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005053 TailCallArguments, dl);
Chris Lattnerb7552a82006-05-17 00:15:40 +00005054 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005055 ArgOffset += PtrByteSize;
Chris Lattnerb7552a82006-05-17 00:15:40 +00005056 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005057 case MVT::f32:
5058 case MVT::f64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005059 if (FPR_idx != NumFPRs) {
5060 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
5061
Chris Lattnerb7552a82006-05-17 00:15:40 +00005062 if (isVarArg) {
Chris Lattner676c61d2010-09-21 18:41:36 +00005063 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
5064 MachinePointerInfo(), false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005065 MemOpChains.push_back(Store);
5066
Chris Lattnerb7552a82006-05-17 00:15:40 +00005067 // Float varargs are always shadowed in available integer registers
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005068 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00005069 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005070 MachinePointerInfo(), false, false,
5071 false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005072 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005073 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerb7552a82006-05-17 00:15:40 +00005074 }
Owen Anderson9f944592009-08-11 20:47:22 +00005075 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005076 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00005077 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattner7727d052010-09-21 06:44:06 +00005078 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
5079 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005080 false, false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005081 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005082 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattneraa40ec12006-05-16 22:56:08 +00005083 }
5084 } else {
Chris Lattnerb7552a82006-05-17 00:15:40 +00005085 // If we have any FPRs remaining, we may also have GPRs remaining.
5086 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
5087 // GPRs.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005088 if (GPR_idx != NumGPRs)
5089 ++GPR_idx;
Owen Anderson9f944592009-08-11 20:47:22 +00005090 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005091 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
5092 ++GPR_idx;
Chris Lattneraa40ec12006-05-16 22:56:08 +00005093 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00005094 } else
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005095 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5096 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005097 TailCallArguments, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005098 if (isPPC64)
5099 ArgOffset += 8;
5100 else
Owen Anderson9f944592009-08-11 20:47:22 +00005101 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerb7552a82006-05-17 00:15:40 +00005102 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005103 case MVT::v4f32:
5104 case MVT::v4i32:
5105 case MVT::v8i16:
5106 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00005107 if (isVarArg) {
5108 // These go aligned on the stack, or in the corresponding R registers
Scott Michelcf0da6c2009-02-17 22:15:04 +00005109 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesenb28456e2008-03-12 00:22:17 +00005110 // V registers; in fact gcc does this only for arguments that are
5111 // prototyped, not for those that match the ... We do it for all
5112 // arguments, seems to work.
5113 while (ArgOffset % 16 !=0) {
5114 ArgOffset += PtrByteSize;
5115 if (GPR_idx != NumGPRs)
5116 GPR_idx++;
5117 }
5118 // We could elide this store in the case where the object fits
5119 // entirely in R registers. Maybe later.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005120 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesenb28456e2008-03-12 00:22:17 +00005121 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner676c61d2010-09-21 18:41:36 +00005122 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
5123 MachinePointerInfo(), false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005124 MemOpChains.push_back(Store);
5125 if (VR_idx != NumVRs) {
Wesley Peck527da1b2010-11-23 03:31:01 +00005126 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattner7727d052010-09-21 06:44:06 +00005127 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005128 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005129 MemOpChains.push_back(Load.getValue(1));
5130 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
5131 }
5132 ArgOffset += 16;
5133 for (unsigned i=0; i<16; i+=PtrByteSize) {
5134 if (GPR_idx == NumGPRs)
5135 break;
Dale Johannesen679073b2009-02-04 02:34:38 +00005136 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesenb28456e2008-03-12 00:22:17 +00005137 DAG.getConstant(i, PtrVT));
Chris Lattner7727d052010-09-21 06:44:06 +00005138 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005139 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005140 MemOpChains.push_back(Load.getValue(1));
5141 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
5142 }
5143 break;
5144 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005145
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005146 // Non-varargs Altivec params generally go in registers, but have
5147 // stack space allocated at the end.
5148 if (VR_idx != NumVRs) {
5149 // Doesn't have GPR space allocated.
5150 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
5151 } else if (nAltivecParamsAtEnd==0) {
5152 // We are emitting Altivec params in order.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005153 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5154 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005155 TailCallArguments, dl);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005156 ArgOffset += 16;
Dale Johannesenb28456e2008-03-12 00:22:17 +00005157 }
Chris Lattnerb7552a82006-05-17 00:15:40 +00005158 break;
Chris Lattneraa40ec12006-05-16 22:56:08 +00005159 }
Chris Lattneraa40ec12006-05-16 22:56:08 +00005160 }
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005161 // If all Altivec parameters fit in registers, as they usually do,
5162 // they get stack space following the non-Altivec parameters. We
5163 // don't track this here because nobody below needs it.
5164 // If there are more Altivec parameters than fit in registers emit
5165 // the stores here.
5166 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
5167 unsigned j = 0;
5168 // Offset is aligned; skip 1st 12 params which go in V registers.
5169 ArgOffset = ((ArgOffset+15)/16)*16;
5170 ArgOffset += 12*16;
5171 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005172 SDValue Arg = OutVals[i];
5173 EVT ArgType = Outs[i].VT;
Owen Anderson9f944592009-08-11 20:47:22 +00005174 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
5175 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005176 if (++j > NumVRs) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005177 SDValue PtrOff;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005178 // We are emitting Altivec params in order.
5179 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5180 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005181 TailCallArguments, dl);
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005182 ArgOffset += 16;
5183 }
5184 }
5185 }
5186 }
5187
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005188 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00005189 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005190
Dale Johannesen90eab672010-03-09 20:15:42 +00005191 // On Darwin, R12 must contain the address of an indirect callee. This does
5192 // not mean the MTCTR instruction must use R12; it's easier to model this as
5193 // an extra parameter, so do that.
Wesley Peck527da1b2010-11-23 03:31:01 +00005194 if (!isTailCall &&
Hal Finkel87deb0b2015-01-12 04:34:47 +00005195 !isFunctionGlobalAddress(Callee) &&
5196 !isa<ExternalSymbolSDNode>(Callee) &&
Dale Johannesen90eab672010-03-09 20:15:42 +00005197 !isBLACompatibleAddress(Callee, DAG))
5198 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
5199 PPC::R12), Callee));
5200
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005201 // Build a sequence of copy-to-reg nodes chained together with token chain
5202 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005203 SDValue InFlag;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005204 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00005205 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen679073b2009-02-04 02:34:38 +00005206 RegsToPass[i].second, InFlag);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005207 InFlag = Chain.getValue(1);
5208 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005209
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00005210 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005211 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
5212 FPOp, true, TailCallArguments);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005213
Hal Finkel934361a2015-01-14 01:07:51 +00005214 return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint, DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00005215 RegsToPass, InFlag, Chain, CallSeqStart, Callee, SPDiff,
5216 NumBytes, Ins, InVals, CS);
Chris Lattneraa40ec12006-05-16 22:56:08 +00005217}
5218
Hal Finkel450128a2011-10-14 19:51:36 +00005219bool
5220PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
5221 MachineFunction &MF, bool isVarArg,
5222 const SmallVectorImpl<ISD::OutputArg> &Outs,
5223 LLVMContext &Context) const {
5224 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005225 CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context);
Hal Finkel450128a2011-10-14 19:51:36 +00005226 return CCInfo.CheckReturn(Outs, RetCC_PPC);
5227}
5228
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005229SDValue
5230PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00005231 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005232 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005233 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005234 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005235
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005236 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005237 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
5238 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005239 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005240
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005241 SDValue Flag;
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005242 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005243
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005244 // Copy the result values into the output registers.
5245 for (unsigned i = 0; i != RVLocs.size(); ++i) {
5246 CCValAssign &VA = RVLocs[i];
5247 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00005248
5249 SDValue Arg = OutVals[i];
5250
5251 switch (VA.getLocInfo()) {
5252 default: llvm_unreachable("Unknown loc info!");
5253 case CCValAssign::Full: break;
5254 case CCValAssign::AExt:
5255 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
5256 break;
5257 case CCValAssign::ZExt:
5258 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
5259 break;
5260 case CCValAssign::SExt:
5261 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
5262 break;
5263 }
5264
5265 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005266 Flag = Chain.getValue(1);
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005267 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005268 }
5269
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005270 RetOps[0] = Chain; // Update chain.
5271
5272 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +00005273 if (Flag.getNode())
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005274 RetOps.push_back(Flag);
5275
Craig Topper48d114b2014-04-26 18:35:24 +00005276 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps);
Chris Lattner4211ca92006-04-14 06:01:58 +00005277}
5278
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005279SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005280 const PPCSubtarget &Subtarget) const {
Jim Laskeye4f4d042006-12-04 22:04:42 +00005281 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005282 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005283
Jim Laskeye4f4d042006-12-04 22:04:42 +00005284 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005285 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeye4f4d042006-12-04 22:04:42 +00005286
5287 // Construct the stack pointer operand.
Dale Johannesen86dcae12009-11-24 01:09:07 +00005288 bool isPPC64 = Subtarget.isPPC64();
5289 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005290 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005291
5292 // Get the operands for the STACKRESTORE.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005293 SDValue Chain = Op.getOperand(0);
5294 SDValue SaveSP = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005295
Jim Laskeye4f4d042006-12-04 22:04:42 +00005296 // Load the old link SP.
Chris Lattner7727d052010-09-21 06:44:06 +00005297 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
5298 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005299 false, false, false, 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005300
Jim Laskeye4f4d042006-12-04 22:04:42 +00005301 // Restore the stack pointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00005302 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005303
Jim Laskeye4f4d042006-12-04 22:04:42 +00005304 // Store the old link SP.
Chris Lattner676c61d2010-09-21 18:41:36 +00005305 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00005306 false, false, 0);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005307}
5308
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005309
5310
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005311SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005312PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005313 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005314 bool isPPC64 = Subtarget.isPPC64();
5315 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005316 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005317
5318 // Get current frame pointer save index. The users of this index will be
5319 // primarily DYNALLOC instructions.
5320 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5321 int RASI = FI->getReturnAddrSaveIndex();
5322
5323 // If the frame pointer save index hasn't been defined yet.
5324 if (!RASI) {
5325 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005326 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005327 // Allocate the frame index for frame pointer save area.
Hal Finkel6e27c6d2014-12-23 09:45:06 +00005328 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, false);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005329 // Save the result.
5330 FI->setReturnAddrSaveIndex(RASI);
5331 }
5332 return DAG.getFrameIndex(RASI, PtrVT);
5333}
5334
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005335SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005336PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
5337 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005338 bool isPPC64 = Subtarget.isPPC64();
5339 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005340 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005341
5342 // Get current frame pointer save index. The users of this index will be
5343 // primarily DYNALLOC instructions.
5344 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5345 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005346
Jim Laskey48850c12006-11-16 22:43:37 +00005347 // If the frame pointer save index hasn't been defined yet.
5348 if (!FPSI) {
5349 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005350 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005351 isDarwinABI);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005352
Jim Laskey48850c12006-11-16 22:43:37 +00005353 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00005354 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey48850c12006-11-16 22:43:37 +00005355 // Save the result.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005356 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey48850c12006-11-16 22:43:37 +00005357 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005358 return DAG.getFrameIndex(FPSI, PtrVT);
5359}
Jim Laskey48850c12006-11-16 22:43:37 +00005360
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005361SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005362 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005363 const PPCSubtarget &Subtarget) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005364 // Get the inputs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005365 SDValue Chain = Op.getOperand(0);
5366 SDValue Size = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005367 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005368
Jim Laskey48850c12006-11-16 22:43:37 +00005369 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005370 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005371 // Negate the size.
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005372 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey48850c12006-11-16 22:43:37 +00005373 DAG.getConstant(0, PtrVT), Size);
5374 // Construct a node for the frame pointer save index.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005375 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey48850c12006-11-16 22:43:37 +00005376 // Build a DYNALLOC node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005377 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson9f944592009-08-11 20:47:22 +00005378 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00005379 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops);
Jim Laskey48850c12006-11-16 22:43:37 +00005380}
5381
Hal Finkel756810f2013-03-21 21:37:52 +00005382SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
5383 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005384 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005385 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
5386 DAG.getVTList(MVT::i32, MVT::Other),
5387 Op.getOperand(0), Op.getOperand(1));
5388}
5389
5390SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
5391 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005392 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005393 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
5394 Op.getOperand(0), Op.getOperand(1));
5395}
5396
Hal Finkel940ab932014-02-28 00:27:01 +00005397SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
5398 assert(Op.getValueType() == MVT::i1 &&
5399 "Custom lowering only for i1 loads");
5400
5401 // First, load 8 bits into 32 bits, then truncate to 1 bit.
5402
5403 SDLoc dl(Op);
5404 LoadSDNode *LD = cast<LoadSDNode>(Op);
5405
5406 SDValue Chain = LD->getChain();
5407 SDValue BasePtr = LD->getBasePtr();
5408 MachineMemOperand *MMO = LD->getMemOperand();
5409
5410 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(), Chain,
5411 BasePtr, MVT::i8, MMO);
5412 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD);
5413
5414 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) };
Craig Topper64941d92014-04-27 19:20:57 +00005415 return DAG.getMergeValues(Ops, dl);
Hal Finkel940ab932014-02-28 00:27:01 +00005416}
5417
5418SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
5419 assert(Op.getOperand(1).getValueType() == MVT::i1 &&
5420 "Custom lowering only for i1 stores");
5421
5422 // First, zero extend to 32 bits, then use a truncating store to 8 bits.
5423
5424 SDLoc dl(Op);
5425 StoreSDNode *ST = cast<StoreSDNode>(Op);
5426
5427 SDValue Chain = ST->getChain();
5428 SDValue BasePtr = ST->getBasePtr();
5429 SDValue Value = ST->getValue();
5430 MachineMemOperand *MMO = ST->getMemOperand();
5431
5432 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(), Value);
5433 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO);
5434}
5435
5436// FIXME: Remove this once the ANDI glue bug is fixed:
5437SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
5438 assert(Op.getValueType() == MVT::i1 &&
5439 "Custom lowering only for i1 results");
5440
5441 SDLoc DL(Op);
5442 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1,
5443 Op.getOperand(0));
5444}
5445
Chris Lattner4211ca92006-04-14 06:01:58 +00005446/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
5447/// possible.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005448SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00005449 // Not FP? Not a fsel.
Duncan Sands13237ac2008-06-06 12:08:01 +00005450 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
5451 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman5806e182009-05-28 04:31:08 +00005452 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005453
Hal Finkel81f87992013-04-07 22:11:09 +00005454 // We might be able to do better than this under some circumstances, but in
5455 // general, fsel-based lowering of select is a finite-math-only optimization.
5456 // For more information, see section F.3 of the 2.06 ISA specification.
5457 if (!DAG.getTarget().Options.NoInfsFPMath ||
5458 !DAG.getTarget().Options.NoNaNsFPMath)
5459 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005460
Hal Finkel81f87992013-04-07 22:11:09 +00005461 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005462
Owen Anderson53aa7a92009-08-10 22:56:29 +00005463 EVT ResVT = Op.getValueType();
5464 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005465 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
5466 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005467 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005468
Chris Lattner4211ca92006-04-14 06:01:58 +00005469 // If the RHS of the comparison is a 0.0, we don't need to do the
5470 // subtraction at all.
Hal Finkel81f87992013-04-07 22:11:09 +00005471 SDValue Sel1;
Chris Lattner4211ca92006-04-14 06:01:58 +00005472 if (isFloatingPointZero(RHS))
5473 switch (CC) {
5474 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005475 case ISD::SETNE:
5476 std::swap(TV, FV);
5477 case ISD::SETEQ:
5478 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5479 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
5480 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
5481 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5482 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5483 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5484 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005485 case ISD::SETULT:
5486 case ISD::SETLT:
5487 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005488 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005489 case ISD::SETGE:
Owen Anderson9f944592009-08-11 20:47:22 +00005490 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5491 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005492 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005493 case ISD::SETUGT:
5494 case ISD::SETGT:
5495 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005496 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005497 case ISD::SETLE:
Owen Anderson9f944592009-08-11 20:47:22 +00005498 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5499 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005500 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005501 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005502 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005503
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005504 SDValue Cmp;
Chris Lattner4211ca92006-04-14 06:01:58 +00005505 switch (CC) {
5506 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005507 case ISD::SETNE:
5508 std::swap(TV, FV);
5509 case ISD::SETEQ:
5510 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
5511 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5512 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
5513 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
5514 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5515 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5516 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5517 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005518 case ISD::SETULT:
5519 case ISD::SETLT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005520 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005521 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5522 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005523 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005524 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005525 case ISD::SETGE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005526 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005527 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5528 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005529 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005530 case ISD::SETUGT:
5531 case ISD::SETGT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005532 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005533 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5534 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005535 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005536 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005537 case ISD::SETLE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005538 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005539 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5540 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005541 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005542 }
Eli Friedman5806e182009-05-28 04:31:08 +00005543 return Op;
Chris Lattner4211ca92006-04-14 06:01:58 +00005544}
5545
Hal Finkeled844c42015-01-06 22:31:02 +00005546void PPCTargetLowering::LowerFP_TO_INTForReuse(SDValue Op, ReuseLoadInfo &RLI,
5547 SelectionDAG &DAG,
5548 SDLoc dl) const {
Duncan Sands13237ac2008-06-06 12:08:01 +00005549 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005550 SDValue Src = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00005551 if (Src.getValueType() == MVT::f32)
5552 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands2a287912008-07-19 16:26:02 +00005553
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005554 SDValue Tmp;
Craig Topper56710102013-08-15 02:33:50 +00005555 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005556 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson9f944592009-08-11 20:47:22 +00005557 case MVT::i32:
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005558 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005559 (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ :
Hal Finkelf6d45f22013-04-01 17:52:07 +00005560 PPCISD::FCTIDZ),
Owen Anderson9f944592009-08-11 20:47:22 +00005561 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005562 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005563 case MVT::i64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005564 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) &&
Hal Finkel3f88d082013-04-01 18:42:58 +00005565 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkelf6d45f22013-04-01 17:52:07 +00005566 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
5567 PPCISD::FCTIDUZ,
5568 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005569 break;
5570 }
Duncan Sands2a287912008-07-19 16:26:02 +00005571
Chris Lattner4211ca92006-04-14 06:01:58 +00005572 // Convert the FP value to an int value through memory.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005573 bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() &&
5574 (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT());
Hal Finkelf6d45f22013-04-01 17:52:07 +00005575 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
5576 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
5577 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sands2a287912008-07-19 16:26:02 +00005578
Chris Lattner06a49542007-10-15 20:14:52 +00005579 // Emit a store to the stack slot.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005580 SDValue Chain;
5581 if (i32Stack) {
5582 MachineFunction &MF = DAG.getMachineFunction();
5583 MachineMemOperand *MMO =
5584 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
5585 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
5586 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00005587 DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005588 } else
5589 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
5590 MPI, false, false, 0);
Chris Lattner06a49542007-10-15 20:14:52 +00005591
5592 // Result is a load from the stack slot. If loading 4 bytes, make sure to
5593 // add in a bias.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005594 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen021052a2009-02-04 20:06:27 +00005595 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner06a49542007-10-15 20:14:52 +00005596 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkeled844c42015-01-06 22:31:02 +00005597 MPI = MPI.getWithOffset(4);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005598 }
5599
Hal Finkeled844c42015-01-06 22:31:02 +00005600 RLI.Chain = Chain;
5601 RLI.Ptr = FIPtr;
5602 RLI.MPI = MPI;
5603}
5604
5605SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
5606 SDLoc dl) const {
5607 ReuseLoadInfo RLI;
5608 LowerFP_TO_INTForReuse(Op, RLI, DAG, dl);
5609
5610 return DAG.getLoad(Op.getValueType(), dl, RLI.Chain, RLI.Ptr, RLI.MPI, false,
5611 false, RLI.IsInvariant, RLI.Alignment, RLI.AAInfo,
5612 RLI.Ranges);
5613}
5614
5615// We're trying to insert a regular store, S, and then a load, L. If the
5616// incoming value, O, is a load, we might just be able to have our load use the
5617// address used by O. However, we don't know if anything else will store to
5618// that address before we can load from it. To prevent this situation, we need
5619// to insert our load, L, into the chain as a peer of O. To do this, we give L
5620// the same chain operand as O, we create a token factor from the chain results
5621// of O and L, and we replace all uses of O's chain result with that token
5622// factor (see spliceIntoChain below for this last part).
5623bool PPCTargetLowering::canReuseLoadAddress(SDValue Op, EVT MemVT,
5624 ReuseLoadInfo &RLI,
Hal Finkel6c392692015-01-09 01:34:30 +00005625 SelectionDAG &DAG,
5626 ISD::LoadExtType ET) const {
Hal Finkeled844c42015-01-06 22:31:02 +00005627 SDLoc dl(Op);
Hal Finkel6c392692015-01-09 01:34:30 +00005628 if (ET == ISD::NON_EXTLOAD &&
5629 (Op.getOpcode() == ISD::FP_TO_UINT ||
Hal Finkeled844c42015-01-06 22:31:02 +00005630 Op.getOpcode() == ISD::FP_TO_SINT) &&
5631 isOperationLegalOrCustom(Op.getOpcode(),
5632 Op.getOperand(0).getValueType())) {
5633
5634 LowerFP_TO_INTForReuse(Op, RLI, DAG, dl);
5635 return true;
5636 }
5637
5638 LoadSDNode *LD = dyn_cast<LoadSDNode>(Op);
Hal Finkel6c392692015-01-09 01:34:30 +00005639 if (!LD || LD->getExtensionType() != ET || LD->isVolatile() ||
5640 LD->isNonTemporal())
Hal Finkeled844c42015-01-06 22:31:02 +00005641 return false;
5642 if (LD->getMemoryVT() != MemVT)
5643 return false;
5644
5645 RLI.Ptr = LD->getBasePtr();
5646 if (LD->isIndexed() && LD->getOffset().getOpcode() != ISD::UNDEF) {
5647 assert(LD->getAddressingMode() == ISD::PRE_INC &&
5648 "Non-pre-inc AM on PPC?");
5649 RLI.Ptr = DAG.getNode(ISD::ADD, dl, RLI.Ptr.getValueType(), RLI.Ptr,
5650 LD->getOffset());
5651 }
5652
5653 RLI.Chain = LD->getChain();
5654 RLI.MPI = LD->getPointerInfo();
5655 RLI.IsInvariant = LD->isInvariant();
5656 RLI.Alignment = LD->getAlignment();
5657 RLI.AAInfo = LD->getAAInfo();
5658 RLI.Ranges = LD->getRanges();
5659
5660 RLI.ResChain = SDValue(LD, LD->isIndexed() ? 2 : 1);
5661 return true;
5662}
5663
5664// Given the head of the old chain, ResChain, insert a token factor containing
5665// it and NewResChain, and make users of ResChain now be users of that token
5666// factor.
5667void PPCTargetLowering::spliceIntoChain(SDValue ResChain,
5668 SDValue NewResChain,
5669 SelectionDAG &DAG) const {
5670 if (!ResChain)
5671 return;
5672
5673 SDLoc dl(NewResChain);
5674
5675 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
5676 NewResChain, DAG.getUNDEF(MVT::Other));
5677 assert(TF.getNode() != NewResChain.getNode() &&
5678 "A new TF really is required here");
5679
5680 DAG.ReplaceAllUsesOfValueWith(ResChain, TF);
5681 DAG.UpdateNodeOperands(TF.getNode(), ResChain, NewResChain);
Chris Lattner4211ca92006-04-14 06:01:58 +00005682}
5683
Hal Finkelf6d45f22013-04-01 17:52:07 +00005684SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Hal Finkeled844c42015-01-06 22:31:02 +00005685 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005686 SDLoc dl(Op);
Dan Gohmand6819da2008-03-11 01:59:03 +00005687 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson9f944592009-08-11 20:47:22 +00005688 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005689 return SDValue();
Dan Gohmand6819da2008-03-11 01:59:03 +00005690
Hal Finkel6a56b212014-03-05 22:14:00 +00005691 if (Op.getOperand(0).getValueType() == MVT::i1)
5692 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0),
5693 DAG.getConstantFP(1.0, Op.getValueType()),
5694 DAG.getConstantFP(0.0, Op.getValueType()));
5695
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005696 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005697 "UINT_TO_FP is supported only with FPCVT");
5698
5699 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel93d75ea2013-04-02 03:29:51 +00005700 // Otherwise, convert to double-precision and then round.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005701 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005702 (Op.getOpcode() == ISD::UINT_TO_FP ?
5703 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
5704 (Op.getOpcode() == ISD::UINT_TO_FP ?
5705 PPCISD::FCFIDU : PPCISD::FCFID);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005706 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005707 MVT::f32 : MVT::f64;
5708
Owen Anderson9f944592009-08-11 20:47:22 +00005709 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005710 SDValue SINT = Op.getOperand(0);
5711 // When converting to single-precision, we actually need to convert
5712 // to double-precision first and then round to single-precision.
5713 // To avoid double-rounding effects during that operation, we have
5714 // to prepare the input operand. Bits that might be truncated when
5715 // converting to double-precision are replaced by a bit that won't
5716 // be lost at this stage, but is below the single-precision rounding
5717 // position.
5718 //
5719 // However, if -enable-unsafe-fp-math is in effect, accept double
5720 // rounding to avoid the extra overhead.
5721 if (Op.getValueType() == MVT::f32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005722 !Subtarget.hasFPCVT() &&
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005723 !DAG.getTarget().Options.UnsafeFPMath) {
5724
5725 // Twiddle input to make sure the low 11 bits are zero. (If this
5726 // is the case, we are guaranteed the value will fit into the 53 bit
5727 // mantissa of an IEEE double-precision value without rounding.)
5728 // If any of those low 11 bits were not zero originally, make sure
5729 // bit 12 (value 2048) is set instead, so that the final rounding
5730 // to single-precision gets the correct result.
5731 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5732 SINT, DAG.getConstant(2047, MVT::i64));
5733 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
5734 Round, DAG.getConstant(2047, MVT::i64));
5735 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
5736 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5737 Round, DAG.getConstant(-2048, MVT::i64));
5738
5739 // However, we cannot use that value unconditionally: if the magnitude
5740 // of the input value is small, the bit-twiddling we did above might
5741 // end up visibly changing the output. Fortunately, in that case, we
5742 // don't need to twiddle bits since the original input will convert
5743 // exactly to double-precision floating-point already. Therefore,
5744 // construct a conditional to use the original value if the top 11
5745 // bits are all sign-bit copies, and use the rounded value computed
5746 // above otherwise.
5747 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
5748 SINT, DAG.getConstant(53, MVT::i32));
5749 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
5750 Cond, DAG.getConstant(1, MVT::i64));
5751 Cond = DAG.getSetCC(dl, MVT::i32,
5752 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
5753
5754 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
5755 }
Hal Finkelf6d45f22013-04-01 17:52:07 +00005756
Hal Finkeled844c42015-01-06 22:31:02 +00005757 ReuseLoadInfo RLI;
5758 SDValue Bits;
5759
Hal Finkel6c392692015-01-09 01:34:30 +00005760 MachineFunction &MF = DAG.getMachineFunction();
Hal Finkeled844c42015-01-06 22:31:02 +00005761 if (canReuseLoadAddress(SINT, MVT::i64, RLI, DAG)) {
5762 Bits = DAG.getLoad(MVT::f64, dl, RLI.Chain, RLI.Ptr, RLI.MPI, false,
5763 false, RLI.IsInvariant, RLI.Alignment, RLI.AAInfo,
5764 RLI.Ranges);
5765 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
Hal Finkel6c392692015-01-09 01:34:30 +00005766 } else if (Subtarget.hasLFIWAX() &&
5767 canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::SEXTLOAD)) {
5768 MachineMemOperand *MMO =
5769 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
5770 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
5771 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
5772 Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWAX, dl,
5773 DAG.getVTList(MVT::f64, MVT::Other),
5774 Ops, MVT::i32, MMO);
5775 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
5776 } else if (Subtarget.hasFPCVT() &&
5777 canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::ZEXTLOAD)) {
5778 MachineMemOperand *MMO =
5779 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
5780 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
5781 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
5782 Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWZX, dl,
5783 DAG.getVTList(MVT::f64, MVT::Other),
5784 Ops, MVT::i32, MMO);
5785 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
5786 } else if (((Subtarget.hasLFIWAX() &&
5787 SINT.getOpcode() == ISD::SIGN_EXTEND) ||
5788 (Subtarget.hasFPCVT() &&
5789 SINT.getOpcode() == ISD::ZERO_EXTEND)) &&
5790 SINT.getOperand(0).getValueType() == MVT::i32) {
5791 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
5792 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
5793
5794 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5795 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5796
5797 SDValue Store =
5798 DAG.getStore(DAG.getEntryNode(), dl, SINT.getOperand(0), FIdx,
5799 MachinePointerInfo::getFixedStack(FrameIdx),
5800 false, false, 0);
5801
5802 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5803 "Expected an i32 store");
5804
5805 RLI.Ptr = FIdx;
5806 RLI.Chain = Store;
5807 RLI.MPI = MachinePointerInfo::getFixedStack(FrameIdx);
5808 RLI.Alignment = 4;
5809
5810 MachineMemOperand *MMO =
5811 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
5812 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
5813 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
5814 Bits = DAG.getMemIntrinsicNode(SINT.getOpcode() == ISD::ZERO_EXTEND ?
5815 PPCISD::LFIWZX : PPCISD::LFIWAX,
5816 dl, DAG.getVTList(MVT::f64, MVT::Other),
5817 Ops, MVT::i32, MMO);
Hal Finkeled844c42015-01-06 22:31:02 +00005818 } else
5819 Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
5820
Hal Finkelf6d45f22013-04-01 17:52:07 +00005821 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
5822
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005823 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Scott Michelcf0da6c2009-02-17 22:15:04 +00005824 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005825 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005826 return FP;
5827 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005828
Owen Anderson9f944592009-08-11 20:47:22 +00005829 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005830 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner4211ca92006-04-14 06:01:58 +00005831 // Since we only generate this in 64-bit mode, we can take advantage of
5832 // 64-bit registers. In particular, sign extend the input value into the
5833 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
5834 // then lfd it and fcfid it.
Dan Gohman48b185d2009-09-25 20:36:54 +00005835 MachineFunction &MF = DAG.getMachineFunction();
5836 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005837 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005838
Hal Finkelbeb296b2013-03-31 10:12:51 +00005839 SDValue Ld;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005840 if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) {
Hal Finkeled844c42015-01-06 22:31:02 +00005841 ReuseLoadInfo RLI;
5842 bool ReusingLoad;
5843 if (!(ReusingLoad = canReuseLoadAddress(Op.getOperand(0), MVT::i32, RLI,
5844 DAG))) {
5845 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5846 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005847
Hal Finkeled844c42015-01-06 22:31:02 +00005848 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
5849 MachinePointerInfo::getFixedStack(FrameIdx),
5850 false, false, 0);
Hal Finkele53429a2013-03-31 01:58:02 +00005851
Hal Finkeled844c42015-01-06 22:31:02 +00005852 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5853 "Expected an i32 store");
5854
5855 RLI.Ptr = FIdx;
5856 RLI.Chain = Store;
5857 RLI.MPI = MachinePointerInfo::getFixedStack(FrameIdx);
5858 RLI.Alignment = 4;
5859 }
5860
Hal Finkelbeb296b2013-03-31 10:12:51 +00005861 MachineMemOperand *MMO =
Hal Finkeled844c42015-01-06 22:31:02 +00005862 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
5863 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
5864 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
Hal Finkelf6d45f22013-04-01 17:52:07 +00005865 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
5866 PPCISD::LFIWZX : PPCISD::LFIWAX,
5867 dl, DAG.getVTList(MVT::f64, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00005868 Ops, MVT::i32, MMO);
Hal Finkeled844c42015-01-06 22:31:02 +00005869 if (ReusingLoad)
5870 spliceIntoChain(RLI.ResChain, Ld.getValue(1), DAG);
Hal Finkelbeb296b2013-03-31 10:12:51 +00005871 } else {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005872 assert(Subtarget.isPPC64() &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005873 "i32->FP without LFIWAX supported only on PPC64");
5874
Hal Finkelbeb296b2013-03-31 10:12:51 +00005875 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
5876 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5877
5878 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
5879 Op.getOperand(0));
5880
5881 // STD the extended value into the stack slot.
5882 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
5883 MachinePointerInfo::getFixedStack(FrameIdx),
5884 false, false, 0);
5885
5886 // Load the value as a double.
5887 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
5888 MachinePointerInfo::getFixedStack(FrameIdx),
5889 false, false, false, 0);
5890 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005891
Chris Lattner4211ca92006-04-14 06:01:58 +00005892 // FCFID it and return it.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005893 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005894 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Owen Anderson9f944592009-08-11 20:47:22 +00005895 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005896 return FP;
5897}
5898
Dan Gohman21cea8a2010-04-17 15:26:15 +00005899SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
5900 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005901 SDLoc dl(Op);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005902 /*
5903 The rounding mode is in bits 30:31 of FPSR, and has the following
5904 settings:
5905 00 Round to nearest
5906 01 Round to 0
5907 10 Round to +inf
5908 11 Round to -inf
5909
5910 FLT_ROUNDS, on the other hand, expects the following:
5911 -1 Undefined
5912 0 Round to 0
5913 1 Round to nearest
5914 2 Round to +inf
5915 3 Round to -inf
5916
5917 To perform the conversion, we do:
5918 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
5919 */
5920
5921 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005922 EVT VT = Op.getValueType();
5923 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005924
5925 // Save FP Control Word to register
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005926 EVT NodeTys[] = {
5927 MVT::f64, // return register
5928 MVT::Glue // unused in this context
5929 };
Craig Topper2d2aa0c2014-04-30 07:17:30 +00005930 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, None);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005931
5932 // Save FP register to stack slot
David Greene1fbe0542009-11-12 20:49:22 +00005933 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005934 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005935 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner676c61d2010-09-21 18:41:36 +00005936 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005937
5938 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005939 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005940 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattner7727d052010-09-21 06:44:06 +00005941 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005942 false, false, false, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005943
5944 // Transform as necessary
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005945 SDValue CWD1 =
Owen Anderson9f944592009-08-11 20:47:22 +00005946 DAG.getNode(ISD::AND, dl, MVT::i32,
5947 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005948 SDValue CWD2 =
Owen Anderson9f944592009-08-11 20:47:22 +00005949 DAG.getNode(ISD::SRL, dl, MVT::i32,
5950 DAG.getNode(ISD::AND, dl, MVT::i32,
5951 DAG.getNode(ISD::XOR, dl, MVT::i32,
5952 CWD, DAG.getConstant(3, MVT::i32)),
5953 DAG.getConstant(3, MVT::i32)),
5954 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005955
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005956 SDValue RetVal =
Owen Anderson9f944592009-08-11 20:47:22 +00005957 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005958
Duncan Sands13237ac2008-06-06 12:08:01 +00005959 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen021052a2009-02-04 20:06:27 +00005960 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005961}
5962
Dan Gohman21cea8a2010-04-17 15:26:15 +00005963SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005964 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005965 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005966 SDLoc dl(Op);
Dan Gohman8d2ead22008-03-07 20:36:53 +00005967 assert(Op.getNumOperands() == 3 &&
5968 VT == Op.getOperand(1).getValueType() &&
5969 "Unexpected SHL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005970
Chris Lattner601b8652006-09-20 03:47:40 +00005971 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005972 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005973 SDValue Lo = Op.getOperand(0);
5974 SDValue Hi = Op.getOperand(1);
5975 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005976 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005977
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005978 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005979 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005980 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5981 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5982 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5983 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005984 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005985 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5986 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5987 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005988 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005989 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005990}
5991
Dan Gohman21cea8a2010-04-17 15:26:15 +00005992SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005993 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005994 SDLoc dl(Op);
Duncan Sands13237ac2008-06-06 12:08:01 +00005995 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005996 assert(Op.getNumOperands() == 3 &&
5997 VT == Op.getOperand(1).getValueType() &&
5998 "Unexpected SRL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005999
Dan Gohman8d2ead22008-03-07 20:36:53 +00006000 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00006001 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006002 SDValue Lo = Op.getOperand(0);
6003 SDValue Hi = Op.getOperand(1);
6004 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006005 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006006
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006007 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00006008 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006009 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
6010 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
6011 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
6012 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00006013 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006014 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
6015 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
6016 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006017 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00006018 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00006019}
6020
Dan Gohman21cea8a2010-04-17 15:26:15 +00006021SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006022 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006023 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00006024 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00006025 assert(Op.getNumOperands() == 3 &&
6026 VT == Op.getOperand(1).getValueType() &&
6027 "Unexpected SRA!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00006028
Dan Gohman8d2ead22008-03-07 20:36:53 +00006029 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006030 SDValue Lo = Op.getOperand(0);
6031 SDValue Hi = Op.getOperand(1);
6032 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006033 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006034
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00006035 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00006036 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00006037 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
6038 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
6039 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
6040 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00006041 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00006042 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
6043 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
6044 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands13105742008-10-30 19:28:32 +00006045 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006046 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00006047 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00006048}
6049
6050//===----------------------------------------------------------------------===//
6051// Vector related lowering.
6052//
6053
Chris Lattner2a099c02006-04-17 06:00:21 +00006054/// BuildSplatI - Build a canonical splati of Val with an element size of
6055/// SplatSize. Cast the result to VT.
Owen Anderson53aa7a92009-08-10 22:56:29 +00006056static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006057 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner2a099c02006-04-17 06:00:21 +00006058 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner09ed0ff2006-12-01 01:45:39 +00006059
Owen Anderson53aa7a92009-08-10 22:56:29 +00006060 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson9f944592009-08-11 20:47:22 +00006061 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner2a099c02006-04-17 06:00:21 +00006062 };
Chris Lattner09ed0ff2006-12-01 01:45:39 +00006063
Owen Anderson9f944592009-08-11 20:47:22 +00006064 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006065
Chris Lattner09ed0ff2006-12-01 01:45:39 +00006066 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
6067 if (Val == -1)
6068 SplatSize = 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006069
Owen Anderson53aa7a92009-08-10 22:56:29 +00006070 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006071
Chris Lattner2a099c02006-04-17 06:00:21 +00006072 // Build a canonical splat for this value.
Owen Anderson9f944592009-08-11 20:47:22 +00006073 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006074 SmallVector<SDValue, 8> Ops;
Duncan Sands13237ac2008-06-06 12:08:01 +00006075 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Craig Topper48d114b2014-04-26 18:35:24 +00006076 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00006077 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00006078}
6079
Hal Finkelcf2e9082013-05-24 23:00:14 +00006080/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
6081/// specified intrinsic ID.
6082static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006083 SelectionDAG &DAG, SDLoc dl,
Hal Finkelcf2e9082013-05-24 23:00:14 +00006084 EVT DestVT = MVT::Other) {
6085 if (DestVT == MVT::Other) DestVT = Op.getValueType();
6086 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
6087 DAG.getConstant(IID, MVT::i32), Op);
6088}
6089
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006090/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner1b3806a2006-04-17 06:58:41 +00006091/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006092static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006093 SelectionDAG &DAG, SDLoc dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006094 EVT DestVT = MVT::Other) {
6095 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006096 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00006097 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner1b3806a2006-04-17 06:58:41 +00006098}
6099
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006100/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
6101/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006102static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006103 SDValue Op2, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006104 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson9f944592009-08-11 20:47:22 +00006105 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006106 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00006107 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006108}
6109
6110
Chris Lattner264c9082006-04-17 17:55:10 +00006111/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
6112/// amount. The result has the specified value type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006113static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006114 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattner264c9082006-04-17 17:55:10 +00006115 // Force LHS/RHS to be the right type.
Wesley Peck527da1b2010-11-23 03:31:01 +00006116 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
6117 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsb0e39382008-07-21 10:20:31 +00006118
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006119 int Ops[16];
Chris Lattner264c9082006-04-17 17:55:10 +00006120 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006121 Ops[i] = i + Amt;
Owen Anderson9f944592009-08-11 20:47:22 +00006122 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00006123 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner264c9082006-04-17 17:55:10 +00006124}
6125
Chris Lattner19e90552006-04-14 05:19:18 +00006126// If this is a case we can't handle, return null and let the default
6127// expansion code take care of it. If we CAN select this case, and if it
6128// selects to a single instruction, return Op. Otherwise, if we can codegen
6129// this case more efficiently than a constant pool load, lower it to the
6130// sequence of ops that should be used.
Dan Gohman21cea8a2010-04-17 15:26:15 +00006131SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
6132 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006133 SDLoc dl(Op);
Bob Wilsond8ea0e12009-03-01 01:13:55 +00006134 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
Craig Toppere73658d2014-04-28 04:05:08 +00006135 assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michelbb878282009-02-25 03:12:50 +00006136
Bob Wilson85cefe82009-03-02 23:24:16 +00006137 // Check if this is a splat of a constant value.
6138 APInt APSplatBits, APSplatUndef;
6139 unsigned SplatBitSize;
Bob Wilsond8ea0e12009-03-01 01:13:55 +00006140 bool HasAnyUndefs;
Bob Wilson530e0382009-03-03 19:26:27 +00006141 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00006142 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilson530e0382009-03-03 19:26:27 +00006143 return SDValue();
Evan Chenga49de9d2009-02-25 22:49:59 +00006144
Bob Wilson530e0382009-03-03 19:26:27 +00006145 unsigned SplatBits = APSplatBits.getZExtValue();
6146 unsigned SplatUndef = APSplatUndef.getZExtValue();
6147 unsigned SplatSize = SplatBitSize / 8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006148
Bob Wilson530e0382009-03-03 19:26:27 +00006149 // First, handle single instruction cases.
6150
6151 // All zeros?
6152 if (SplatBits == 0) {
6153 // Canonicalize all zero vectors to be v4i32.
Owen Anderson9f944592009-08-11 20:47:22 +00006154 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
6155 SDValue Z = DAG.getConstant(0, MVT::i32);
6156 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peck527da1b2010-11-23 03:31:01 +00006157 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattner19e90552006-04-14 05:19:18 +00006158 }
Bob Wilson530e0382009-03-03 19:26:27 +00006159 return Op;
6160 }
Chris Lattnerfa5aa392006-04-16 01:01:29 +00006161
Bob Wilson530e0382009-03-03 19:26:27 +00006162 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
6163 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
6164 (32-SplatBitSize));
6165 if (SextVal >= -16 && SextVal <= 15)
6166 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006167
6168
Bob Wilson530e0382009-03-03 19:26:27 +00006169 // Two instruction sequences.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006170
Bob Wilson530e0382009-03-03 19:26:27 +00006171 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtc6cbecc2013-02-20 20:41:42 +00006172 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
6173 // If this value is in the range [17,31] and is odd, use:
6174 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
6175 // If this value is in the range [-31,-17] and is odd, use:
6176 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
6177 // Note the last two are three-instruction sequences.
6178 if (SextVal >= -32 && SextVal <= 31) {
6179 // To avoid having these optimizations undone by constant folding,
6180 // we convert to a pseudo that will be expanded later into one of
6181 // the above forms.
6182 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidt71dddd52014-05-27 15:57:51 +00006183 EVT VT = (SplatSize == 1 ? MVT::v16i8 :
6184 (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32));
6185 SDValue EltSize = DAG.getConstant(SplatSize, MVT::i32);
6186 SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
6187 if (VT == Op.getValueType())
6188 return RetVal;
6189 else
6190 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal);
Bob Wilson530e0382009-03-03 19:26:27 +00006191 }
6192
6193 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
6194 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
6195 // for fneg/fabs.
6196 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
6197 // Make -1 and vspltisw -1:
Owen Anderson9f944592009-08-11 20:47:22 +00006198 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006199
6200 // Make the VSLW intrinsic, computing 0x8000_0000.
6201 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
6202 OnesV, DAG, dl);
6203
6204 // xor by OnesV to invert it.
Owen Anderson9f944592009-08-11 20:47:22 +00006205 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peck527da1b2010-11-23 03:31:01 +00006206 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00006207 }
6208
Bill Schmidt4aedff82014-06-06 14:06:26 +00006209 // The remaining cases assume either big endian element order or
6210 // a splat-size that equates to the element size of the vector
6211 // to be built. An example that doesn't work for little endian is
6212 // {0, -1, 0, -1, 0, -1, 0, -1} which has a splat size of 32 bits
6213 // and a vector element size of 16 bits. The code below will
6214 // produce the vector in big endian element order, which for little
6215 // endian is {-1, 0, -1, 0, -1, 0, -1, 0}.
6216
6217 // For now, just avoid these optimizations in that case.
6218 // FIXME: Develop correct optimizations for LE with mismatched
6219 // splat and element sizes.
6220
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006221 if (Subtarget.isLittleEndian() &&
Bill Schmidt4aedff82014-06-06 14:06:26 +00006222 SplatSize != Op.getValueType().getVectorElementType().getSizeInBits())
6223 return SDValue();
6224
Bob Wilson530e0382009-03-03 19:26:27 +00006225 // Check to see if this is a wide variety of vsplti*, binop self cases.
6226 static const signed char SplatCsts[] = {
6227 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
6228 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
6229 };
6230
6231 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
6232 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
6233 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
6234 int i = SplatCsts[idx];
6235
6236 // Figure out what shift amount will be used by altivec if shifted by i in
6237 // this splat size.
6238 unsigned TypeShiftAmt = i & (SplatBitSize-1);
6239
6240 // vsplti + shl self.
Richard Smith228e6d42012-08-24 23:29:28 +00006241 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00006242 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006243 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6244 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
6245 Intrinsic::ppc_altivec_vslw
6246 };
6247 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006248 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00006249 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006250
Bob Wilson530e0382009-03-03 19:26:27 +00006251 // vsplti + srl self.
6252 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00006253 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006254 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6255 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
6256 Intrinsic::ppc_altivec_vsrw
6257 };
6258 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006259 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00006260 }
6261
Bob Wilson530e0382009-03-03 19:26:27 +00006262 // vsplti + sra self.
6263 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00006264 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006265 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6266 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
6267 Intrinsic::ppc_altivec_vsraw
6268 };
6269 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006270 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00006271 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006272
Bob Wilson530e0382009-03-03 19:26:27 +00006273 // vsplti + rol self.
6274 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
6275 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006276 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006277 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6278 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
6279 Intrinsic::ppc_altivec_vrlw
6280 };
6281 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006282 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00006283 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006284
Bob Wilson530e0382009-03-03 19:26:27 +00006285 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith228e6d42012-08-24 23:29:28 +00006286 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006287 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006288 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnere54133c2006-04-17 18:09:22 +00006289 }
Bob Wilson530e0382009-03-03 19:26:27 +00006290 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith228e6d42012-08-24 23:29:28 +00006291 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006292 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006293 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattner19e90552006-04-14 05:19:18 +00006294 }
Bob Wilson530e0382009-03-03 19:26:27 +00006295 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith228e6d42012-08-24 23:29:28 +00006296 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006297 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006298 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
6299 }
6300 }
6301
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006302 return SDValue();
Chris Lattner19e90552006-04-14 05:19:18 +00006303}
6304
Chris Lattner071ad012006-04-17 05:28:54 +00006305/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
6306/// the specified operations to build the shuffle.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006307static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelcf0da6c2009-02-17 22:15:04 +00006308 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006309 SDLoc dl) {
Chris Lattner071ad012006-04-17 05:28:54 +00006310 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling95e1af22008-09-17 00:30:57 +00006311 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner071ad012006-04-17 05:28:54 +00006312 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006313
Chris Lattner071ad012006-04-17 05:28:54 +00006314 enum {
Chris Lattnerd2ca9ab2006-05-16 04:20:24 +00006315 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner071ad012006-04-17 05:28:54 +00006316 OP_VMRGHW,
6317 OP_VMRGLW,
6318 OP_VSPLTISW0,
6319 OP_VSPLTISW1,
6320 OP_VSPLTISW2,
6321 OP_VSPLTISW3,
6322 OP_VSLDOI4,
6323 OP_VSLDOI8,
Chris Lattneraa2372562006-05-24 17:04:05 +00006324 OP_VSLDOI12
Chris Lattner071ad012006-04-17 05:28:54 +00006325 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00006326
Chris Lattner071ad012006-04-17 05:28:54 +00006327 if (OpNum == OP_COPY) {
6328 if (LHSID == (1*9+2)*9+3) return LHS;
6329 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
6330 return RHS;
6331 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006332
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006333 SDValue OpLHS, OpRHS;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006334 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
6335 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006336
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006337 int ShufIdxs[16];
Chris Lattner071ad012006-04-17 05:28:54 +00006338 switch (OpNum) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006339 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner071ad012006-04-17 05:28:54 +00006340 case OP_VMRGHW:
6341 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
6342 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
6343 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
6344 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
6345 break;
6346 case OP_VMRGLW:
6347 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
6348 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
6349 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
6350 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
6351 break;
6352 case OP_VSPLTISW0:
6353 for (unsigned i = 0; i != 16; ++i)
6354 ShufIdxs[i] = (i&3)+0;
6355 break;
6356 case OP_VSPLTISW1:
6357 for (unsigned i = 0; i != 16; ++i)
6358 ShufIdxs[i] = (i&3)+4;
6359 break;
6360 case OP_VSPLTISW2:
6361 for (unsigned i = 0; i != 16; ++i)
6362 ShufIdxs[i] = (i&3)+8;
6363 break;
6364 case OP_VSPLTISW3:
6365 for (unsigned i = 0; i != 16; ++i)
6366 ShufIdxs[i] = (i&3)+12;
6367 break;
6368 case OP_VSLDOI4:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006369 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006370 case OP_VSLDOI8:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006371 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006372 case OP_VSLDOI12:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006373 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006374 }
Owen Anderson53aa7a92009-08-10 22:56:29 +00006375 EVT VT = OpLHS.getValueType();
Wesley Peck527da1b2010-11-23 03:31:01 +00006376 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
6377 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson9f944592009-08-11 20:47:22 +00006378 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peck527da1b2010-11-23 03:31:01 +00006379 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner071ad012006-04-17 05:28:54 +00006380}
6381
Chris Lattner19e90552006-04-14 05:19:18 +00006382/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
6383/// is a shuffle we can handle in a single instruction, return it. Otherwise,
6384/// return the code it can be lowered into. Worst case, it can always be
6385/// lowered into a vperm.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006386SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006387 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006388 SDLoc dl(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006389 SDValue V1 = Op.getOperand(0);
6390 SDValue V2 = Op.getOperand(1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006391 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006392 EVT VT = Op.getValueType();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006393 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006394
Chris Lattner19e90552006-04-14 05:19:18 +00006395 // Cases that are handled by instructions that take permute immediates
6396 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
6397 // selected by the instruction selector.
6398 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006399 if (PPC::isSplatShuffleMask(SVOp, 1) ||
6400 PPC::isSplatShuffleMask(SVOp, 2) ||
6401 PPC::isSplatShuffleMask(SVOp, 4) ||
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00006402 PPC::isVPKUWUMShuffleMask(SVOp, 1, DAG) ||
6403 PPC::isVPKUHUMShuffleMask(SVOp, 1, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00006404 PPC::isVSLDOIShuffleMask(SVOp, 1, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006405 PPC::isVMRGLShuffleMask(SVOp, 1, 1, DAG) ||
6406 PPC::isVMRGLShuffleMask(SVOp, 2, 1, DAG) ||
6407 PPC::isVMRGLShuffleMask(SVOp, 4, 1, DAG) ||
6408 PPC::isVMRGHShuffleMask(SVOp, 1, 1, DAG) ||
6409 PPC::isVMRGHShuffleMask(SVOp, 2, 1, DAG) ||
6410 PPC::isVMRGHShuffleMask(SVOp, 4, 1, DAG)) {
Chris Lattner19e90552006-04-14 05:19:18 +00006411 return Op;
6412 }
6413 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006414
Chris Lattner19e90552006-04-14 05:19:18 +00006415 // Altivec has a variety of "shuffle immediates" that take two vector inputs
6416 // and produce a fixed permutation. If any of these match, do not lower to
6417 // VPERM.
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006418 unsigned int ShuffleKind = isLittleEndian ? 2 : 0;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00006419 if (PPC::isVPKUWUMShuffleMask(SVOp, ShuffleKind, DAG) ||
6420 PPC::isVPKUHUMShuffleMask(SVOp, ShuffleKind, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00006421 PPC::isVSLDOIShuffleMask(SVOp, ShuffleKind, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006422 PPC::isVMRGLShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6423 PPC::isVMRGLShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6424 PPC::isVMRGLShuffleMask(SVOp, 4, ShuffleKind, DAG) ||
6425 PPC::isVMRGHShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6426 PPC::isVMRGHShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6427 PPC::isVMRGHShuffleMask(SVOp, 4, ShuffleKind, DAG))
Chris Lattner19e90552006-04-14 05:19:18 +00006428 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006429
Chris Lattner071ad012006-04-17 05:28:54 +00006430 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
6431 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramer339ced42012-01-15 13:16:05 +00006432 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peck527da1b2010-11-23 03:31:01 +00006433
Chris Lattner071ad012006-04-17 05:28:54 +00006434 unsigned PFIndexes[4];
6435 bool isFourElementShuffle = true;
6436 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
6437 unsigned EltNo = 8; // Start out undef.
6438 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006439 if (PermMask[i*4+j] < 0)
Chris Lattner071ad012006-04-17 05:28:54 +00006440 continue; // Undef, ignore it.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006441
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006442 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner071ad012006-04-17 05:28:54 +00006443 if ((ByteSource & 3) != j) {
6444 isFourElementShuffle = false;
6445 break;
6446 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006447
Chris Lattner071ad012006-04-17 05:28:54 +00006448 if (EltNo == 8) {
6449 EltNo = ByteSource/4;
6450 } else if (EltNo != ByteSource/4) {
6451 isFourElementShuffle = false;
6452 break;
6453 }
6454 }
6455 PFIndexes[i] = EltNo;
6456 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006457
6458 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner071ad012006-04-17 05:28:54 +00006459 // perfect shuffle vector to determine if it is cost effective to do this as
6460 // discrete instructions, or whether we should use a vperm.
Bill Schmidtf910a062014-06-10 14:35:01 +00006461 // For now, we skip this for little endian until such time as we have a
6462 // little-endian perfect shuffle table.
6463 if (isFourElementShuffle && !isLittleEndian) {
Chris Lattner071ad012006-04-17 05:28:54 +00006464 // Compute the index in the perfect shuffle table.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006465 unsigned PFTableIndex =
Chris Lattner071ad012006-04-17 05:28:54 +00006466 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006467
Chris Lattner071ad012006-04-17 05:28:54 +00006468 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
6469 unsigned Cost = (PFEntry >> 30);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006470
Chris Lattner071ad012006-04-17 05:28:54 +00006471 // Determining when to avoid vperm is tricky. Many things affect the cost
6472 // of vperm, particularly how many times the perm mask needs to be computed.
6473 // For example, if the perm mask can be hoisted out of a loop or is already
6474 // used (perhaps because there are multiple permutes with the same shuffle
6475 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
6476 // the loop requires an extra register.
6477 //
6478 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelcf0da6c2009-02-17 22:15:04 +00006479 // generated in 3 or fewer operations. When we have loop information
Chris Lattner071ad012006-04-17 05:28:54 +00006480 // available, if this block is within a loop, we should avoid using vperm
6481 // for 3-operation perms and use a constant pool load instead.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006482 if (Cost < 3)
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006483 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006484 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006485
Chris Lattner19e90552006-04-14 05:19:18 +00006486 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
6487 // vector that will get spilled to the constant pool.
6488 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006489
Chris Lattner19e90552006-04-14 05:19:18 +00006490 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
6491 // that it is in input element units, not in bytes. Convert now.
Bill Schmidt4aedff82014-06-06 14:06:26 +00006492
6493 // For little endian, the order of the input vectors is reversed, and
6494 // the permutation mask is complemented with respect to 31. This is
6495 // necessary to produce proper semantics with the big-endian-biased vperm
6496 // instruction.
Owen Anderson53aa7a92009-08-10 22:56:29 +00006497 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands13237ac2008-06-06 12:08:01 +00006498 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006499
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006500 SmallVector<SDValue, 16> ResultMask;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006501 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
6502 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006503
Chris Lattner19e90552006-04-14 05:19:18 +00006504 for (unsigned j = 0; j != BytesPerElement; ++j)
Bill Schmidt4aedff82014-06-06 14:06:26 +00006505 if (isLittleEndian)
6506 ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement+j),
6507 MVT::i32));
6508 else
6509 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
6510 MVT::i32));
Chris Lattner19e90552006-04-14 05:19:18 +00006511 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006512
Owen Anderson9f944592009-08-11 20:47:22 +00006513 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Craig Topper48d114b2014-04-26 18:35:24 +00006514 ResultMask);
Bill Schmidt4aedff82014-06-06 14:06:26 +00006515 if (isLittleEndian)
6516 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6517 V2, V1, VPermMask);
6518 else
6519 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6520 V1, V2, VPermMask);
Chris Lattner19e90552006-04-14 05:19:18 +00006521}
6522
Chris Lattner9754d142006-04-18 17:59:36 +00006523/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
6524/// altivec comparison. If it is, return true and fill in Opc/isDot with
6525/// information about the intrinsic.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006526static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner9754d142006-04-18 17:59:36 +00006527 bool &isDot) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00006528 unsigned IntrinsicID =
6529 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00006530 CompareOpc = -1;
6531 isDot = false;
6532 switch (IntrinsicID) {
6533 default: return false;
6534 // Comparison predicates.
Chris Lattner4211ca92006-04-14 06:01:58 +00006535 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
6536 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
6537 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
6538 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
6539 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
6540 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
6541 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
6542 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
6543 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
6544 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
6545 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
6546 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
6547 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006548
Chris Lattner4211ca92006-04-14 06:01:58 +00006549 // Normal Comparisons.
6550 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
6551 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
6552 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
6553 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
6554 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
6555 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
6556 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
6557 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
6558 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
6559 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
6560 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
6561 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
6562 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
6563 }
Chris Lattner9754d142006-04-18 17:59:36 +00006564 return true;
6565}
6566
6567/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
6568/// lower, do it, otherwise return null.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006569SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006570 SelectionDAG &DAG) const {
Chris Lattner9754d142006-04-18 17:59:36 +00006571 // If this is a lowered altivec predicate compare, CompareOpc is set to the
6572 // opcode number of the comparison.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006573 SDLoc dl(Op);
Chris Lattner9754d142006-04-18 17:59:36 +00006574 int CompareOpc;
6575 bool isDot;
6576 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006577 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006578
Chris Lattner9754d142006-04-18 17:59:36 +00006579 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner4211ca92006-04-14 06:01:58 +00006580 if (!isDot) {
Dale Johannesenf80493b2009-02-05 22:07:54 +00006581 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner9fa851b2010-03-14 22:44:11 +00006582 Op.getOperand(1), Op.getOperand(2),
6583 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00006584 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner4211ca92006-04-14 06:01:58 +00006585 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006586
Chris Lattner4211ca92006-04-14 06:01:58 +00006587 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006588 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006589 Op.getOperand(2), // LHS
6590 Op.getOperand(3), // RHS
Owen Anderson9f944592009-08-11 20:47:22 +00006591 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006592 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00006593 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00006594 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006595
Chris Lattner4211ca92006-04-14 06:01:58 +00006596 // Now that we have the comparison, emit a copy from the CR to a GPR.
6597 // This is flagged to the above dot comparison.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00006598 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson9f944592009-08-11 20:47:22 +00006599 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelcf0da6c2009-02-17 22:15:04 +00006600 CompNode.getValue(1));
6601
Chris Lattner4211ca92006-04-14 06:01:58 +00006602 // Unpack the result based on how the target uses it.
6603 unsigned BitNo; // Bit # of CR6.
6604 bool InvertBit; // Invert result?
Dan Gohmaneffb8942008-09-12 16:56:44 +00006605 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner4211ca92006-04-14 06:01:58 +00006606 default: // Can't happen, don't crash on invalid number though.
6607 case 0: // Return the value of the EQ bit of CR6.
6608 BitNo = 0; InvertBit = false;
6609 break;
6610 case 1: // Return the inverted value of the EQ bit of CR6.
6611 BitNo = 0; InvertBit = true;
6612 break;
6613 case 2: // Return the value of the LT bit of CR6.
6614 BitNo = 2; InvertBit = false;
6615 break;
6616 case 3: // Return the inverted value of the LT bit of CR6.
6617 BitNo = 2; InvertBit = true;
6618 break;
6619 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006620
Chris Lattner4211ca92006-04-14 06:01:58 +00006621 // Shift the bit into the low position.
Owen Anderson9f944592009-08-11 20:47:22 +00006622 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
6623 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006624 // Isolate the bit.
Owen Anderson9f944592009-08-11 20:47:22 +00006625 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
6626 DAG.getConstant(1, MVT::i32));
Scott Michelcf0da6c2009-02-17 22:15:04 +00006627
Chris Lattner4211ca92006-04-14 06:01:58 +00006628 // If we are supposed to, toggle the bit.
6629 if (InvertBit)
Owen Anderson9f944592009-08-11 20:47:22 +00006630 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
6631 DAG.getConstant(1, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006632 return Flags;
6633}
6634
Hal Finkel5c0d1452014-03-30 13:22:59 +00006635SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
6636 SelectionDAG &DAG) const {
6637 SDLoc dl(Op);
6638 // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int
6639 // instructions), but for smaller types, we need to first extend up to v2i32
6640 // before doing going farther.
6641 if (Op.getValueType() == MVT::v2i64) {
6642 EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
6643 if (ExtVT != MVT::v2i32) {
6644 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0));
6645 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op,
6646 DAG.getValueType(EVT::getVectorVT(*DAG.getContext(),
6647 ExtVT.getVectorElementType(), 4)));
6648 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op);
6649 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op,
6650 DAG.getValueType(MVT::v2i32));
6651 }
6652
6653 return Op;
6654 }
6655
6656 return SDValue();
6657}
6658
Scott Michelcf0da6c2009-02-17 22:15:04 +00006659SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006660 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006661 SDLoc dl(Op);
Chris Lattner4211ca92006-04-14 06:01:58 +00006662 // Create a stack slot that is 16-byte aligned.
6663 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene1fbe0542009-11-12 20:49:22 +00006664 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen81bfca72010-05-03 22:59:34 +00006665 EVT PtrVT = getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006666 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006667
Chris Lattner4211ca92006-04-14 06:01:58 +00006668 // Store the input value into Value#0 of the stack slot.
Dale Johannesen021052a2009-02-04 20:06:27 +00006669 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00006670 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00006671 false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006672 // Load it out.
Chris Lattner7727d052010-09-21 06:44:06 +00006673 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00006674 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006675}
6676
Dan Gohman21cea8a2010-04-17 15:26:15 +00006677SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006678 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00006679 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006680 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006681
Owen Anderson9f944592009-08-11 20:47:22 +00006682 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
6683 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006684
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006685 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006686 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006687
Chris Lattner7e4398742006-04-18 03:43:48 +00006688 // Shrinkify inputs to v8i16.
Wesley Peck527da1b2010-11-23 03:31:01 +00006689 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
6690 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
6691 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006692
Chris Lattner7e4398742006-04-18 03:43:48 +00006693 // Low parts multiplied together, generating 32-bit results (we ignore the
6694 // top parts).
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006695 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson9f944592009-08-11 20:47:22 +00006696 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006697
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006698 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson9f944592009-08-11 20:47:22 +00006699 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner7e4398742006-04-18 03:43:48 +00006700 // Shift the high parts up 16 bits.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006701 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006702 Neg16, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006703 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
6704 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006705 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006706
Owen Anderson9f944592009-08-11 20:47:22 +00006707 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner7e4398742006-04-18 03:43:48 +00006708
Chris Lattner96d50482006-04-18 04:28:57 +00006709 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006710 LHS, RHS, Zero, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006711 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006712 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006713 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006714
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006715 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006716 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson9f944592009-08-11 20:47:22 +00006717 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006718 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006719
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006720 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006721 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson9f944592009-08-11 20:47:22 +00006722 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006723 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006724
Bill Schmidt42995e82014-06-09 16:06:29 +00006725 // Merge the results together. Because vmuleub and vmuloub are
6726 // instructions with a big-endian bias, we must reverse the
6727 // element numbering and reverse the meaning of "odd" and "even"
6728 // when generating little endian code.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006729 int Ops[16];
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006730 for (unsigned i = 0; i != 8; ++i) {
Bill Schmidt42995e82014-06-09 16:06:29 +00006731 if (isLittleEndian) {
6732 Ops[i*2 ] = 2*i;
6733 Ops[i*2+1] = 2*i+16;
6734 } else {
6735 Ops[i*2 ] = 2*i+1;
6736 Ops[i*2+1] = 2*i+1+16;
6737 }
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006738 }
Bill Schmidt42995e82014-06-09 16:06:29 +00006739 if (isLittleEndian)
6740 return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops);
6741 else
6742 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner7e4398742006-04-18 03:43:48 +00006743 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006744 llvm_unreachable("Unknown mul to lower!");
Chris Lattner7e4398742006-04-18 03:43:48 +00006745 }
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006746}
6747
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006748/// LowerOperation - Provide custom lowering hooks for some operations.
6749///
Dan Gohman21cea8a2010-04-17 15:26:15 +00006750SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006751 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006752 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner4211ca92006-04-14 06:01:58 +00006753 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00006754 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006755 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackye3f15c982012-06-04 17:36:38 +00006756 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00006757 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006758 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sandsa0984362011-09-06 13:37:06 +00006759 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
6760 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006761 case ISD::VASTART:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006762 return LowerVASTART(Op, DAG, Subtarget);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006763
6764 case ISD::VAARG:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006765 return LowerVAARG(Op, DAG, Subtarget);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00006766
Roman Divackyc3825df2013-07-25 21:36:47 +00006767 case ISD::VACOPY:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006768 return LowerVACOPY(Op, DAG, Subtarget);
Roman Divackyc3825df2013-07-25 21:36:47 +00006769
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006770 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, Subtarget);
Chris Lattner43df5b32007-02-25 05:34:32 +00006771 case ISD::DYNAMIC_STACKALLOC:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006772 return LowerDYNAMIC_STACKALLOC(Op, DAG, Subtarget);
Evan Cheng51096af2008-04-19 01:30:48 +00006773
Hal Finkel756810f2013-03-21 21:37:52 +00006774 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
6775 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
6776
Hal Finkel940ab932014-02-28 00:27:01 +00006777 case ISD::LOAD: return LowerLOAD(Op, DAG);
6778 case ISD::STORE: return LowerSTORE(Op, DAG);
6779 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006780 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006781 case ISD::FP_TO_UINT:
6782 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Hal Finkeled844c42015-01-06 22:31:02 +00006783 SDLoc(Op));
Hal Finkelf6d45f22013-04-01 17:52:07 +00006784 case ISD::UINT_TO_FP:
6785 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman9ba4d762008-01-31 00:41:03 +00006786 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006787
Chris Lattner4211ca92006-04-14 06:01:58 +00006788 // Lower 64-bit shifts.
Chris Lattner601b8652006-09-20 03:47:40 +00006789 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
6790 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
6791 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006792
Chris Lattner4211ca92006-04-14 06:01:58 +00006793 // Vector-related lowering.
6794 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6795 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6796 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6797 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Hal Finkel5c0d1452014-03-30 13:22:59 +00006798 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006799 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006800
Hal Finkel25c19922013-05-15 21:37:41 +00006801 // For counter-based loop handling.
6802 case ISD::INTRINSIC_W_CHAIN: return SDValue();
6803
Chris Lattnerf6a81562007-12-08 06:59:59 +00006804 // Frame & Return address.
6805 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00006806 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnere675a082005-08-31 20:23:54 +00006807 }
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006808}
6809
Duncan Sands6ed40142008-12-01 11:39:25 +00006810void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
6811 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006812 SelectionDAG &DAG) const {
Roman Divacky4394e682011-06-28 15:30:42 +00006813 const TargetMachine &TM = getTargetMachine();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006814 SDLoc dl(N);
Chris Lattner57ee7c62007-11-28 18:44:47 +00006815 switch (N->getOpcode()) {
Duncan Sands4068a7f2008-10-28 15:00:32 +00006816 default:
Craig Toppere55c5562012-02-07 02:50:20 +00006817 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkelbbdee932014-12-02 22:01:00 +00006818 case ISD::READCYCLECOUNTER: {
6819 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
6820 SDValue RTB = DAG.getNode(PPCISD::READ_TIME_BASE, dl, VTs, N->getOperand(0));
6821
6822 Results.push_back(RTB);
6823 Results.push_back(RTB.getValue(1));
6824 Results.push_back(RTB.getValue(2));
6825 break;
6826 }
Hal Finkel25c19922013-05-15 21:37:41 +00006827 case ISD::INTRINSIC_W_CHAIN: {
6828 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
6829 Intrinsic::ppc_is_decremented_ctr_nonzero)
6830 break;
6831
6832 assert(N->getValueType(0) == MVT::i1 &&
6833 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault758659232013-05-18 00:21:46 +00006834 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkel25c19922013-05-15 21:37:41 +00006835 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
6836 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
6837 N->getOperand(1));
6838
6839 Results.push_back(NewInt);
6840 Results.push_back(NewInt.getValue(1));
6841 break;
6842 }
Roman Divacky4394e682011-06-28 15:30:42 +00006843 case ISD::VAARG: {
6844 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
6845 || TM.getSubtarget<PPCSubtarget>().isPPC64())
6846 return;
6847
6848 EVT VT = N->getValueType(0);
6849
6850 if (VT == MVT::i64) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006851 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, Subtarget);
Roman Divacky4394e682011-06-28 15:30:42 +00006852
6853 Results.push_back(NewNode);
6854 Results.push_back(NewNode.getValue(1));
6855 }
6856 return;
6857 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006858 case ISD::FP_ROUND_INREG: {
Owen Anderson9f944592009-08-11 20:47:22 +00006859 assert(N->getValueType(0) == MVT::ppcf128);
6860 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006861 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006862 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006863 DAG.getIntPtrConstant(0));
Dale Johannesenf80493b2009-02-05 22:07:54 +00006864 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006865 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006866 DAG.getIntPtrConstant(1));
6867
Ulrich Weigand874fc622013-03-26 10:56:22 +00006868 // Add the two halves of the long double in round-to-zero mode.
6869 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands6ed40142008-12-01 11:39:25 +00006870
6871 // We know the low half is about to be thrown away, so just use something
6872 // convenient.
Owen Anderson9f944592009-08-11 20:47:22 +00006873 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesenf80493b2009-02-05 22:07:54 +00006874 FPreg, FPreg));
Duncan Sands6ed40142008-12-01 11:39:25 +00006875 return;
Duncan Sands2a287912008-07-19 16:26:02 +00006876 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006877 case ISD::FP_TO_SINT:
Bill Schmidt41221692013-07-09 18:50:20 +00006878 // LowerFP_TO_INT() can only handle f32 and f64.
6879 if (N->getOperand(0).getValueType() == MVT::ppcf128)
6880 return;
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006881 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00006882 return;
Chris Lattner57ee7c62007-11-28 18:44:47 +00006883 }
6884}
6885
6886
Chris Lattner4211ca92006-04-14 06:01:58 +00006887//===----------------------------------------------------------------------===//
6888// Other Lowering Code
6889//===----------------------------------------------------------------------===//
6890
Robin Morisset22129962014-09-23 20:46:49 +00006891static Instruction* callIntrinsic(IRBuilder<> &Builder, Intrinsic::ID Id) {
6892 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
6893 Function *Func = Intrinsic::getDeclaration(M, Id);
6894 return Builder.CreateCall(Func);
6895}
6896
6897// The mappings for emitLeading/TrailingFence is taken from
6898// http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html
6899Instruction* PPCTargetLowering::emitLeadingFence(IRBuilder<> &Builder,
6900 AtomicOrdering Ord, bool IsStore,
6901 bool IsLoad) const {
6902 if (Ord == SequentiallyConsistent)
6903 return callIntrinsic(Builder, Intrinsic::ppc_sync);
6904 else if (isAtLeastRelease(Ord))
6905 return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
6906 else
6907 return nullptr;
6908}
6909
6910Instruction* PPCTargetLowering::emitTrailingFence(IRBuilder<> &Builder,
6911 AtomicOrdering Ord, bool IsStore,
6912 bool IsLoad) const {
6913 if (IsLoad && isAtLeastAcquire(Ord))
6914 return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
6915 // FIXME: this is too conservative, a dependent branch + isync is enough.
6916 // See http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html and
6917 // http://www.rdrop.com/users/paulmck/scalability/paper/N2745r.2011.03.04a.html
6918 // and http://www.cl.cam.ac.uk/~pes20/cppppc/ for justification.
6919 else
6920 return nullptr;
6921}
6922
Chris Lattner9b577f12005-08-26 21:23:58 +00006923MachineBasicBlock *
Dale Johannesend4eb0522008-08-25 22:34:37 +00006924PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +00006925 bool is64bit, unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006926 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christopherd9134482014-08-04 21:25:23 +00006927 const TargetInstrInfo *TII =
6928 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006929
6930 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6931 MachineFunction *F = BB->getParent();
6932 MachineFunction::iterator It = BB;
6933 ++It;
6934
6935 unsigned dest = MI->getOperand(0).getReg();
6936 unsigned ptrA = MI->getOperand(1).getReg();
6937 unsigned ptrB = MI->getOperand(2).getReg();
6938 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006939 DebugLoc dl = MI->getDebugLoc();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006940
6941 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6942 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6943 F->insert(It, loopMBB);
6944 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006945 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006946 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006947 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006948
6949 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006950 unsigned TmpReg = (!BinOpcode) ? incr :
Craig Topper61e88f42014-11-21 05:58:21 +00006951 RegInfo.createVirtualRegister( is64bit ? &PPC::G8RCRegClass
6952 : &PPC::GPRCRegClass);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006953
6954 // thisMBB:
6955 // ...
6956 // fallthrough --> loopMBB
6957 BB->addSuccessor(loopMBB);
6958
6959 // loopMBB:
6960 // l[wd]arx dest, ptr
6961 // add r0, dest, incr
6962 // st[wd]cx. r0, ptr
6963 // bne- loopMBB
6964 // fallthrough --> exitMBB
6965 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006966 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesend4eb0522008-08-25 22:34:37 +00006967 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006968 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006969 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
6970 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesend4eb0522008-08-25 22:34:37 +00006971 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006972 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006973 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006974 BB->addSuccessor(loopMBB);
6975 BB->addSuccessor(exitMBB);
6976
6977 // exitMBB:
6978 // ...
6979 BB = exitMBB;
6980 return BB;
6981}
6982
6983MachineBasicBlock *
Scott Michelcf0da6c2009-02-17 22:15:04 +00006984PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesena32affb2008-08-28 17:53:09 +00006985 MachineBasicBlock *BB,
6986 bool is8bit, // operation
Dan Gohman747e55b2009-02-07 16:15:20 +00006987 unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006988 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christopherd9134482014-08-04 21:25:23 +00006989 const TargetInstrInfo *TII =
6990 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Dale Johannesena32affb2008-08-28 17:53:09 +00006991 // In 64 bit mode we have to use 64 bits for addresses, even though the
6992 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
6993 // registers without caring whether they're 32 or 64, but here we're
6994 // doing actual arithmetic on the addresses.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006995 bool is64bit = Subtarget.isPPC64();
Hal Finkelf70c41e2013-03-21 23:45:03 +00006996 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesena32affb2008-08-28 17:53:09 +00006997
6998 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6999 MachineFunction *F = BB->getParent();
7000 MachineFunction::iterator It = BB;
7001 ++It;
7002
7003 unsigned dest = MI->getOperand(0).getReg();
7004 unsigned ptrA = MI->getOperand(1).getReg();
7005 unsigned ptrB = MI->getOperand(2).getReg();
7006 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007007 DebugLoc dl = MI->getDebugLoc();
Dale Johannesena32affb2008-08-28 17:53:09 +00007008
7009 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
7010 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
7011 F->insert(It, loopMBB);
7012 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007013 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007014 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007015 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesena32affb2008-08-28 17:53:09 +00007016
7017 MachineRegisterInfo &RegInfo = F->getRegInfo();
Craig Topper61e88f42014-11-21 05:58:21 +00007018 const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass
7019 : &PPC::GPRCRegClass;
Dale Johannesena32affb2008-08-28 17:53:09 +00007020 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
7021 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
7022 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
7023 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
7024 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
7025 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
7026 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
7027 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
7028 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
7029 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007030 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00007031 unsigned Ptr1Reg;
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007032 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00007033
7034 // thisMBB:
7035 // ...
7036 // fallthrough --> loopMBB
7037 BB->addSuccessor(loopMBB);
7038
7039 // The 4-byte load must be aligned, while a char or short may be
7040 // anywhere in the word. Hence all this nasty bookkeeping code.
7041 // add ptr1, ptrA, ptrB [copy if ptrA==0]
7042 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00007043 // xori shift, shift1, 24 [16]
Dale Johannesena32affb2008-08-28 17:53:09 +00007044 // rlwinm ptr, ptr1, 0, 0, 29
7045 // slw incr2, incr, shift
7046 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
7047 // slw mask, mask2, shift
7048 // loopMBB:
Dale Johannesen340d2642008-08-30 00:08:53 +00007049 // lwarx tmpDest, ptr
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007050 // add tmp, tmpDest, incr2
7051 // andc tmp2, tmpDest, mask
Dale Johannesena32affb2008-08-28 17:53:09 +00007052 // and tmp3, tmp, mask
7053 // or tmp4, tmp3, tmp2
Dale Johannesen340d2642008-08-30 00:08:53 +00007054 // stwcx. tmp4, ptr
Dale Johannesena32affb2008-08-28 17:53:09 +00007055 // bne- loopMBB
7056 // fallthrough --> exitMBB
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007057 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007058 if (ptrA != ZeroReg) {
Dale Johannesena32affb2008-08-28 17:53:09 +00007059 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007060 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007061 .addReg(ptrA).addReg(ptrB);
7062 } else {
7063 Ptr1Reg = ptrB;
7064 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007065 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007066 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007067 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007068 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
7069 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007070 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007071 .addReg(Ptr1Reg).addImm(0).addImm(61);
7072 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00007073 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007074 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007075 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007076 .addReg(incr).addReg(ShiftReg);
7077 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007078 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesena32affb2008-08-28 17:53:09 +00007079 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00007080 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
7081 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesena32affb2008-08-28 17:53:09 +00007082 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007083 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007084 .addReg(Mask2Reg).addReg(ShiftReg);
7085
7086 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007087 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007088 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007089 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007090 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007091 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007092 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007093 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007094 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007095 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007096 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007097 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidt3581cd42013-04-02 18:37:08 +00007098 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007099 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007100 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00007101 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesena32affb2008-08-28 17:53:09 +00007102 BB->addSuccessor(loopMBB);
7103 BB->addSuccessor(exitMBB);
7104
7105 // exitMBB:
7106 // ...
7107 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00007108 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
7109 .addReg(ShiftReg);
Dale Johannesena32affb2008-08-28 17:53:09 +00007110 return BB;
7111}
7112
Hal Finkel756810f2013-03-21 21:37:52 +00007113llvm::MachineBasicBlock*
7114PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
7115 MachineBasicBlock *MBB) const {
7116 DebugLoc DL = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00007117 const TargetInstrInfo *TII =
7118 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00007119
7120 MachineFunction *MF = MBB->getParent();
7121 MachineRegisterInfo &MRI = MF->getRegInfo();
7122
7123 const BasicBlock *BB = MBB->getBasicBlock();
7124 MachineFunction::iterator I = MBB;
7125 ++I;
7126
7127 // Memory Reference
7128 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
7129 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
7130
7131 unsigned DstReg = MI->getOperand(0).getReg();
7132 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
7133 assert(RC->hasType(MVT::i32) && "Invalid destination!");
7134 unsigned mainDstReg = MRI.createVirtualRegister(RC);
7135 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
7136
7137 MVT PVT = getPointerTy();
7138 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
7139 "Invalid Pointer Size!");
7140 // For v = setjmp(buf), we generate
7141 //
7142 // thisMBB:
7143 // SjLjSetup mainMBB
7144 // bl mainMBB
7145 // v_restore = 1
7146 // b sinkMBB
7147 //
7148 // mainMBB:
7149 // buf[LabelOffset] = LR
7150 // v_main = 0
7151 //
7152 // sinkMBB:
7153 // v = phi(main, restore)
7154 //
7155
7156 MachineBasicBlock *thisMBB = MBB;
7157 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
7158 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
7159 MF->insert(I, mainMBB);
7160 MF->insert(I, sinkMBB);
7161
7162 MachineInstrBuilder MIB;
7163
7164 // Transfer the remainder of BB and its successor edges to sinkMBB.
7165 sinkMBB->splice(sinkMBB->begin(), MBB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007166 std::next(MachineBasicBlock::iterator(MI)), MBB->end());
Hal Finkel756810f2013-03-21 21:37:52 +00007167 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
7168
7169 // Note that the structure of the jmp_buf used here is not compatible
7170 // with that used by libc, and is not designed to be. Specifically, it
7171 // stores only those 'reserved' registers that LLVM does not otherwise
7172 // understand how to spill. Also, by convention, by the time this
7173 // intrinsic is called, Clang has already stored the frame address in the
7174 // first slot of the buffer and stack address in the third. Following the
7175 // X86 target code, we'll store the jump address in the second slot. We also
7176 // need to save the TOC pointer (R2) to handle jumps between shared
7177 // libraries, and that will be stored in the fourth slot. The thread
7178 // identifier (R13) is not affected.
7179
7180 // thisMBB:
7181 const int64_t LabelOffset = 1 * PVT.getStoreSize();
7182 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00007183 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00007184
7185 // Prepare IP either in reg.
7186 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
7187 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
7188 unsigned BufReg = MI->getOperand(1).getReg();
7189
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007190 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00007191 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
7192 .addReg(PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007193 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007194 .addReg(BufReg);
Hal Finkel756810f2013-03-21 21:37:52 +00007195 MIB.setMemRefs(MMOBegin, MMOEnd);
7196 }
7197
Hal Finkelf05d6c72013-07-17 23:50:51 +00007198 // Naked functions never have a base pointer, and so we use r1. For all
7199 // other functions, this decision must be delayed until during PEI.
7200 unsigned BaseReg;
7201 if (MF->getFunction()->getAttributes().hasAttribute(
7202 AttributeSet::FunctionIndex, Attribute::Naked))
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007203 BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00007204 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007205 BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP;
Hal Finkelf05d6c72013-07-17 23:50:51 +00007206
7207 MIB = BuildMI(*thisMBB, MI, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007208 TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW))
Hal Finkelf05d6c72013-07-17 23:50:51 +00007209 .addReg(BaseReg)
7210 .addImm(BPOffset)
7211 .addReg(BufReg);
7212 MIB.setMemRefs(MMOBegin, MMOEnd);
7213
Hal Finkel756810f2013-03-21 21:37:52 +00007214 // Setup
Hal Finkele5680b32013-04-04 22:55:54 +00007215 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling5e7656b2013-06-07 07:55:53 +00007216 const PPCRegisterInfo *TRI =
Eric Christopherd9134482014-08-04 21:25:23 +00007217 getTargetMachine().getSubtarget<PPCSubtarget>().getRegisterInfo();
Bill Wendling5e7656b2013-06-07 07:55:53 +00007218 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel756810f2013-03-21 21:37:52 +00007219
7220 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
7221
7222 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
7223 .addMBB(mainMBB);
7224 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
7225
7226 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
7227 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
7228
7229 // mainMBB:
7230 // mainDstReg = 0
7231 MIB = BuildMI(mainMBB, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007232 TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
Hal Finkel756810f2013-03-21 21:37:52 +00007233
7234 // Store IP
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007235 if (Subtarget.isPPC64()) {
Hal Finkel756810f2013-03-21 21:37:52 +00007236 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
7237 .addReg(LabelReg)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007238 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007239 .addReg(BufReg);
7240 } else {
7241 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
7242 .addReg(LabelReg)
7243 .addImm(LabelOffset)
7244 .addReg(BufReg);
7245 }
7246
7247 MIB.setMemRefs(MMOBegin, MMOEnd);
7248
7249 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
7250 mainMBB->addSuccessor(sinkMBB);
7251
7252 // sinkMBB:
7253 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
7254 TII->get(PPC::PHI), DstReg)
7255 .addReg(mainDstReg).addMBB(mainMBB)
7256 .addReg(restoreDstReg).addMBB(thisMBB);
7257
7258 MI->eraseFromParent();
7259 return sinkMBB;
7260}
7261
7262MachineBasicBlock *
7263PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
7264 MachineBasicBlock *MBB) const {
7265 DebugLoc DL = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00007266 const TargetInstrInfo *TII =
7267 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00007268
7269 MachineFunction *MF = MBB->getParent();
7270 MachineRegisterInfo &MRI = MF->getRegInfo();
7271
7272 // Memory Reference
7273 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
7274 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
7275
7276 MVT PVT = getPointerTy();
7277 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
7278 "Invalid Pointer Size!");
7279
7280 const TargetRegisterClass *RC =
7281 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
7282 unsigned Tmp = MRI.createVirtualRegister(RC);
7283 // Since FP is only updated here but NOT referenced, it's treated as GPR.
7284 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
7285 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Hal Finkel3ee2af72014-07-18 23:29:49 +00007286 unsigned BP = (PVT == MVT::i64) ? PPC::X30 :
7287 (Subtarget.isSVR4ABI() &&
7288 MF->getTarget().getRelocationModel() == Reloc::PIC_ ?
7289 PPC::R29 : PPC::R30);
Hal Finkel756810f2013-03-21 21:37:52 +00007290
7291 MachineInstrBuilder MIB;
7292
7293 const int64_t LabelOffset = 1 * PVT.getStoreSize();
7294 const int64_t SPOffset = 2 * PVT.getStoreSize();
7295 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00007296 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00007297
7298 unsigned BufReg = MI->getOperand(0).getReg();
7299
7300 // Reload FP (the jumped-to function may not have had a
7301 // frame pointer, and if so, then its r31 will be restored
7302 // as necessary).
7303 if (PVT == MVT::i64) {
7304 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
7305 .addImm(0)
7306 .addReg(BufReg);
7307 } else {
7308 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
7309 .addImm(0)
7310 .addReg(BufReg);
7311 }
7312 MIB.setMemRefs(MMOBegin, MMOEnd);
7313
7314 // Reload IP
7315 if (PVT == MVT::i64) {
7316 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007317 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007318 .addReg(BufReg);
7319 } else {
7320 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
7321 .addImm(LabelOffset)
7322 .addReg(BufReg);
7323 }
7324 MIB.setMemRefs(MMOBegin, MMOEnd);
7325
7326 // Reload SP
7327 if (PVT == MVT::i64) {
7328 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007329 .addImm(SPOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007330 .addReg(BufReg);
7331 } else {
7332 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
7333 .addImm(SPOffset)
7334 .addReg(BufReg);
7335 }
7336 MIB.setMemRefs(MMOBegin, MMOEnd);
7337
Hal Finkelf05d6c72013-07-17 23:50:51 +00007338 // Reload BP
7339 if (PVT == MVT::i64) {
7340 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
7341 .addImm(BPOffset)
7342 .addReg(BufReg);
7343 } else {
7344 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
7345 .addImm(BPOffset)
7346 .addReg(BufReg);
7347 }
7348 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel756810f2013-03-21 21:37:52 +00007349
7350 // Reload TOC
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007351 if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00007352 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007353 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007354 .addReg(BufReg);
7355
7356 MIB.setMemRefs(MMOBegin, MMOEnd);
7357 }
7358
7359 // Jump
7360 BuildMI(*MBB, MI, DL,
7361 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
7362 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
7363
7364 MI->eraseFromParent();
7365 return MBB;
7366}
7367
Dale Johannesena32affb2008-08-28 17:53:09 +00007368MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00007369PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00007370 MachineBasicBlock *BB) const {
Hal Finkel934361a2015-01-14 01:07:51 +00007371 if (MI->getOpcode() == TargetOpcode::STACKMAP ||
Hal Finkelaf519932015-01-19 07:20:27 +00007372 MI->getOpcode() == TargetOpcode::PATCHPOINT) {
7373 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI() &&
7374 MI->getOpcode() == TargetOpcode::PATCHPOINT) {
7375 // Call lowering should have added an r2 operand to indicate a dependence
7376 // on the TOC base pointer value. It can't however, because there is no
7377 // way to mark the dependence as implicit there, and so the stackmap code
7378 // will confuse it with a regular operand. Instead, add the dependence
7379 // here.
7380 MI->addOperand(MachineOperand::CreateReg(PPC::X2, false, true));
7381 }
7382
Hal Finkel934361a2015-01-14 01:07:51 +00007383 return emitPatchPoint(MI, BB);
Hal Finkelaf519932015-01-19 07:20:27 +00007384 }
Hal Finkel934361a2015-01-14 01:07:51 +00007385
Hal Finkel756810f2013-03-21 21:37:52 +00007386 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
7387 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
7388 return emitEHSjLjSetJmp(MI, BB);
7389 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
7390 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
7391 return emitEHSjLjLongJmp(MI, BB);
7392 }
7393
Eric Christopherd9134482014-08-04 21:25:23 +00007394 const TargetInstrInfo *TII =
7395 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Evan Cheng32e376f2008-07-12 02:23:19 +00007396
7397 // To "insert" these instructions we actually have to insert their
7398 // control-flow patterns.
Chris Lattner9b577f12005-08-26 21:23:58 +00007399 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00007400 MachineFunction::iterator It = BB;
Chris Lattner9b577f12005-08-26 21:23:58 +00007401 ++It;
Evan Cheng32e376f2008-07-12 02:23:19 +00007402
Dan Gohman3b460302008-07-07 23:14:23 +00007403 MachineFunction *F = BB->getParent();
Evan Cheng32e376f2008-07-12 02:23:19 +00007404
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007405 if (Subtarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
Hal Finkel940ab932014-02-28 00:27:01 +00007406 MI->getOpcode() == PPC::SELECT_CC_I8 ||
7407 MI->getOpcode() == PPC::SELECT_I4 ||
7408 MI->getOpcode() == PPC::SELECT_I8)) {
Hal Finkeled6a2852013-04-05 23:29:01 +00007409 SmallVector<MachineOperand, 2> Cond;
Hal Finkel940ab932014-02-28 00:27:01 +00007410 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
7411 MI->getOpcode() == PPC::SELECT_CC_I8)
7412 Cond.push_back(MI->getOperand(4));
7413 else
7414 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
Hal Finkeled6a2852013-04-05 23:29:01 +00007415 Cond.push_back(MI->getOperand(1));
7416
Hal Finkel460e94d2012-06-22 23:10:08 +00007417 DebugLoc dl = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00007418 const TargetInstrInfo *TII =
7419 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Bill Wendling5e7656b2013-06-07 07:55:53 +00007420 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
7421 Cond, MI->getOperand(2).getReg(),
7422 MI->getOperand(3).getReg());
Hal Finkel460e94d2012-06-22 23:10:08 +00007423 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
7424 MI->getOpcode() == PPC::SELECT_CC_I8 ||
7425 MI->getOpcode() == PPC::SELECT_CC_F4 ||
7426 MI->getOpcode() == PPC::SELECT_CC_F8 ||
Hal Finkel940ab932014-02-28 00:27:01 +00007427 MI->getOpcode() == PPC::SELECT_CC_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00007428 MI->getOpcode() == PPC::SELECT_CC_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007429 MI->getOpcode() == PPC::SELECT_CC_VSRC ||
Hal Finkel940ab932014-02-28 00:27:01 +00007430 MI->getOpcode() == PPC::SELECT_I4 ||
7431 MI->getOpcode() == PPC::SELECT_I8 ||
7432 MI->getOpcode() == PPC::SELECT_F4 ||
7433 MI->getOpcode() == PPC::SELECT_F8 ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007434 MI->getOpcode() == PPC::SELECT_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00007435 MI->getOpcode() == PPC::SELECT_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007436 MI->getOpcode() == PPC::SELECT_VSRC) {
Evan Cheng32e376f2008-07-12 02:23:19 +00007437 // The incoming instruction knows the destination vreg to set, the
7438 // condition code register to branch on, the true/false values to
7439 // select between, and a branch opcode to use.
7440
7441 // thisMBB:
7442 // ...
7443 // TrueVal = ...
7444 // cmpTY ccX, r1, r2
7445 // bCC copy1MBB
7446 // fallthrough --> copy0MBB
7447 MachineBasicBlock *thisMBB = BB;
7448 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7449 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007450 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007451 F->insert(It, copy0MBB);
7452 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007453
7454 // Transfer the remainder of BB and its successor edges to sinkMBB.
7455 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007456 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007457 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7458
Evan Cheng32e376f2008-07-12 02:23:19 +00007459 // Next, add the true and fallthrough blocks as its successors.
7460 BB->addSuccessor(copy0MBB);
7461 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007462
Hal Finkel940ab932014-02-28 00:27:01 +00007463 if (MI->getOpcode() == PPC::SELECT_I4 ||
7464 MI->getOpcode() == PPC::SELECT_I8 ||
7465 MI->getOpcode() == PPC::SELECT_F4 ||
7466 MI->getOpcode() == PPC::SELECT_F8 ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007467 MI->getOpcode() == PPC::SELECT_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00007468 MI->getOpcode() == PPC::SELECT_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007469 MI->getOpcode() == PPC::SELECT_VSRC) {
Hal Finkel940ab932014-02-28 00:27:01 +00007470 BuildMI(BB, dl, TII->get(PPC::BC))
7471 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7472 } else {
7473 unsigned SelectPred = MI->getOperand(4).getImm();
7474 BuildMI(BB, dl, TII->get(PPC::BCC))
7475 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7476 }
Dan Gohman34396292010-07-06 20:24:04 +00007477
Evan Cheng32e376f2008-07-12 02:23:19 +00007478 // copy0MBB:
7479 // %FalseValue = ...
7480 // # fallthrough to sinkMBB
7481 BB = copy0MBB;
Scott Michelcf0da6c2009-02-17 22:15:04 +00007482
Evan Cheng32e376f2008-07-12 02:23:19 +00007483 // Update machine-CFG edges
7484 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007485
Evan Cheng32e376f2008-07-12 02:23:19 +00007486 // sinkMBB:
7487 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7488 // ...
7489 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00007490 BuildMI(*BB, BB->begin(), dl,
7491 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng32e376f2008-07-12 02:23:19 +00007492 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
7493 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
Hal Finkelbbdee932014-12-02 22:01:00 +00007494 } else if (MI->getOpcode() == PPC::ReadTB) {
7495 // To read the 64-bit time-base register on a 32-bit target, we read the
7496 // two halves. Should the counter have wrapped while it was being read, we
7497 // need to try again.
7498 // ...
7499 // readLoop:
7500 // mfspr Rx,TBU # load from TBU
7501 // mfspr Ry,TB # load from TB
7502 // mfspr Rz,TBU # load from TBU
7503 // cmpw crX,Rx,Rz # check if ‘old’=’new’
7504 // bne readLoop # branch if they're not equal
7505 // ...
7506
7507 MachineBasicBlock *readMBB = F->CreateMachineBasicBlock(LLVM_BB);
7508 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
7509 DebugLoc dl = MI->getDebugLoc();
7510 F->insert(It, readMBB);
7511 F->insert(It, sinkMBB);
7512
7513 // Transfer the remainder of BB and its successor edges to sinkMBB.
7514 sinkMBB->splice(sinkMBB->begin(), BB,
7515 std::next(MachineBasicBlock::iterator(MI)), BB->end());
7516 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7517
7518 BB->addSuccessor(readMBB);
7519 BB = readMBB;
7520
7521 MachineRegisterInfo &RegInfo = F->getRegInfo();
7522 unsigned ReadAgainReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
7523 unsigned LoReg = MI->getOperand(0).getReg();
7524 unsigned HiReg = MI->getOperand(1).getReg();
7525
7526 BuildMI(BB, dl, TII->get(PPC::MFSPR), HiReg).addImm(269);
7527 BuildMI(BB, dl, TII->get(PPC::MFSPR), LoReg).addImm(268);
7528 BuildMI(BB, dl, TII->get(PPC::MFSPR), ReadAgainReg).addImm(269);
7529
7530 unsigned CmpReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
7531
7532 BuildMI(BB, dl, TII->get(PPC::CMPW), CmpReg)
7533 .addReg(HiReg).addReg(ReadAgainReg);
7534 BuildMI(BB, dl, TII->get(PPC::BCC))
7535 .addImm(PPC::PRED_NE).addReg(CmpReg).addMBB(readMBB);
7536
7537 BB->addSuccessor(readMBB);
7538 BB->addSuccessor(sinkMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007539 }
Dale Johannesena32affb2008-08-28 17:53:09 +00007540 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
7541 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
7542 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
7543 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007544 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
7545 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
7546 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
7547 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007548
7549 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
7550 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
7551 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
7552 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007553 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
7554 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
7555 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
7556 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007557
7558 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
7559 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
7560 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
7561 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007562 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
7563 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
7564 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
7565 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007566
7567 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
7568 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
7569 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
7570 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007571 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
7572 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
7573 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
7574 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007575
7576 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007577 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND);
Dale Johannesena32affb2008-08-28 17:53:09 +00007578 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007579 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007580 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007581 BB = EmitAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007582 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007583 BB = EmitAtomicBinary(MI, BB, true, PPC::NAND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007584
7585 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
7586 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
7587 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
7588 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007589 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
7590 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
7591 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
7592 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007593
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007594 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
7595 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
7596 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
7597 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
7598 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
7599 BB = EmitAtomicBinary(MI, BB, false, 0);
7600 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
7601 BB = EmitAtomicBinary(MI, BB, true, 0);
7602
Evan Cheng32e376f2008-07-12 02:23:19 +00007603 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
7604 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
7605 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
7606
7607 unsigned dest = MI->getOperand(0).getReg();
7608 unsigned ptrA = MI->getOperand(1).getReg();
7609 unsigned ptrB = MI->getOperand(2).getReg();
7610 unsigned oldval = MI->getOperand(3).getReg();
7611 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007612 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007613
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007614 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7615 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7616 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007617 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007618 F->insert(It, loop1MBB);
7619 F->insert(It, loop2MBB);
7620 F->insert(It, midMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007621 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007622 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007623 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007624 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007625
7626 // thisMBB:
7627 // ...
7628 // fallthrough --> loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007629 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007630
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007631 // loop1MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007632 // l[wd]arx dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007633 // cmp[wd] dest, oldval
7634 // bne- midMBB
7635 // loop2MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007636 // st[wd]cx. newval, ptr
7637 // bne- loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007638 // b exitBB
7639 // midMBB:
7640 // st[wd]cx. dest, ptr
7641 // exitBB:
7642 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007643 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng32e376f2008-07-12 02:23:19 +00007644 .addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007645 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng32e376f2008-07-12 02:23:19 +00007646 .addReg(oldval).addReg(dest);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007647 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007648 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7649 BB->addSuccessor(loop2MBB);
7650 BB->addSuccessor(midMBB);
7651
7652 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007653 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng32e376f2008-07-12 02:23:19 +00007654 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007655 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007656 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007657 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007658 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007659 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007660
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007661 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007662 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007663 .addReg(dest).addReg(ptrA).addReg(ptrB);
7664 BB->addSuccessor(exitMBB);
7665
Evan Cheng32e376f2008-07-12 02:23:19 +00007666 // exitMBB:
7667 // ...
7668 BB = exitMBB;
Dale Johannesen340d2642008-08-30 00:08:53 +00007669 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
7670 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
7671 // We must use 64-bit registers for addresses when targeting 64-bit,
7672 // since we're actually doing arithmetic on them. Other registers
7673 // can be 32-bit.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007674 bool is64bit = Subtarget.isPPC64();
Dale Johannesen340d2642008-08-30 00:08:53 +00007675 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
7676
7677 unsigned dest = MI->getOperand(0).getReg();
7678 unsigned ptrA = MI->getOperand(1).getReg();
7679 unsigned ptrB = MI->getOperand(2).getReg();
7680 unsigned oldval = MI->getOperand(3).getReg();
7681 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007682 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen340d2642008-08-30 00:08:53 +00007683
7684 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7685 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7686 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
7687 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
7688 F->insert(It, loop1MBB);
7689 F->insert(It, loop2MBB);
7690 F->insert(It, midMBB);
7691 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007692 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007693 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007694 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007695
7696 MachineRegisterInfo &RegInfo = F->getRegInfo();
Craig Topper61e88f42014-11-21 05:58:21 +00007697 const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass
7698 : &PPC::GPRCRegClass;
Dale Johannesen340d2642008-08-30 00:08:53 +00007699 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
7700 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
7701 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
7702 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
7703 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
7704 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
7705 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
7706 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
7707 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
7708 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
7709 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
7710 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
7711 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
7712 unsigned Ptr1Reg;
7713 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkelf70c41e2013-03-21 23:45:03 +00007714 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen340d2642008-08-30 00:08:53 +00007715 // thisMBB:
7716 // ...
7717 // fallthrough --> loopMBB
7718 BB->addSuccessor(loop1MBB);
7719
7720 // The 4-byte load must be aligned, while a char or short may be
7721 // anywhere in the word. Hence all this nasty bookkeeping code.
7722 // add ptr1, ptrA, ptrB [copy if ptrA==0]
7723 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00007724 // xori shift, shift1, 24 [16]
Dale Johannesen340d2642008-08-30 00:08:53 +00007725 // rlwinm ptr, ptr1, 0, 0, 29
7726 // slw newval2, newval, shift
7727 // slw oldval2, oldval,shift
7728 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
7729 // slw mask, mask2, shift
7730 // and newval3, newval2, mask
7731 // and oldval3, oldval2, mask
7732 // loop1MBB:
7733 // lwarx tmpDest, ptr
7734 // and tmp, tmpDest, mask
7735 // cmpw tmp, oldval3
7736 // bne- midMBB
7737 // loop2MBB:
7738 // andc tmp2, tmpDest, mask
7739 // or tmp4, tmp2, newval3
7740 // stwcx. tmp4, ptr
7741 // bne- loop1MBB
7742 // b exitBB
7743 // midMBB:
7744 // stwcx. tmpDest, ptr
7745 // exitBB:
7746 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007747 if (ptrA != ZeroReg) {
Dale Johannesen340d2642008-08-30 00:08:53 +00007748 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007749 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007750 .addReg(ptrA).addReg(ptrB);
7751 } else {
7752 Ptr1Reg = ptrB;
7753 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007754 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007755 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007756 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007757 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
7758 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007759 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007760 .addReg(Ptr1Reg).addImm(0).addImm(61);
7761 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00007762 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007763 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007764 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007765 .addReg(newval).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007766 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007767 .addReg(oldval).addReg(ShiftReg);
7768 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007769 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen340d2642008-08-30 00:08:53 +00007770 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00007771 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
7772 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
7773 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen340d2642008-08-30 00:08:53 +00007774 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007775 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007776 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007777 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007778 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007779 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007780 .addReg(OldVal2Reg).addReg(MaskReg);
7781
7782 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007783 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007784 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007785 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
7786 .addReg(TmpDestReg).addReg(MaskReg);
7787 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen340d2642008-08-30 00:08:53 +00007788 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007789 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007790 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7791 BB->addSuccessor(loop2MBB);
7792 BB->addSuccessor(midMBB);
7793
7794 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007795 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
7796 .addReg(TmpDestReg).addReg(MaskReg);
7797 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
7798 .addReg(Tmp2Reg).addReg(NewVal3Reg);
7799 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007800 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007801 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007802 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007803 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007804 BB->addSuccessor(loop1MBB);
7805 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007806
Dale Johannesen340d2642008-08-30 00:08:53 +00007807 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007808 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007809 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen340d2642008-08-30 00:08:53 +00007810 BB->addSuccessor(exitMBB);
7811
7812 // exitMBB:
7813 // ...
7814 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00007815 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
7816 .addReg(ShiftReg);
Ulrich Weigand874fc622013-03-26 10:56:22 +00007817 } else if (MI->getOpcode() == PPC::FADDrtz) {
7818 // This pseudo performs an FADD with rounding mode temporarily forced
7819 // to round-to-zero. We emit this via custom inserter since the FPSCR
7820 // is not modeled at the SelectionDAG level.
7821 unsigned Dest = MI->getOperand(0).getReg();
7822 unsigned Src1 = MI->getOperand(1).getReg();
7823 unsigned Src2 = MI->getOperand(2).getReg();
7824 DebugLoc dl = MI->getDebugLoc();
7825
7826 MachineRegisterInfo &RegInfo = F->getRegInfo();
7827 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
7828
7829 // Save FPSCR value.
7830 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
7831
7832 // Set rounding mode to round-to-zero.
7833 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
7834 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
7835
7836 // Perform addition.
7837 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
7838
7839 // Restore FPSCR value.
Hal Finkel64202162015-01-15 01:00:53 +00007840 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSFb)).addImm(1).addReg(MFFSReg);
Hal Finkel940ab932014-02-28 00:27:01 +00007841 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7842 MI->getOpcode() == PPC::ANDIo_1_GT_BIT ||
7843 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7844 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) {
7845 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7846 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ?
7847 PPC::ANDIo8 : PPC::ANDIo;
7848 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7849 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8);
7850
7851 MachineRegisterInfo &RegInfo = F->getRegInfo();
7852 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ?
7853 &PPC::GPRCRegClass :
7854 &PPC::G8RCRegClass);
7855
7856 DebugLoc dl = MI->getDebugLoc();
7857 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest)
7858 .addReg(MI->getOperand(1).getReg()).addImm(1);
7859 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY),
7860 MI->getOperand(0).getReg())
7861 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT);
Dale Johannesen340d2642008-08-30 00:08:53 +00007862 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007863 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng32e376f2008-07-12 02:23:19 +00007864 }
Chris Lattner9b577f12005-08-26 21:23:58 +00007865
Dan Gohman34396292010-07-06 20:24:04 +00007866 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner9b577f12005-08-26 21:23:58 +00007867 return BB;
7868}
7869
Chris Lattner4211ca92006-04-14 06:01:58 +00007870//===----------------------------------------------------------------------===//
7871// Target Optimization Hooks
7872//===----------------------------------------------------------------------===//
7873
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007874SDValue PPCTargetLowering::getRsqrtEstimate(SDValue Operand,
7875 DAGCombinerInfo &DCI,
Sanjay Patel957efc232014-10-24 17:02:16 +00007876 unsigned &RefinementSteps,
7877 bool &UseOneConstNR) const {
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007878 EVT VT = Operand.getValueType();
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007879 if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) ||
7880 (VT == MVT::f64 && Subtarget.hasFRSQRTE()) ||
7881 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7882 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007883 // Convergence is quadratic, so we essentially double the number of digits
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007884 // correct after every iteration. For both FRE and FRSQRTE, the minimum
7885 // architected relative accuracy is 2^-5. When hasRecipPrec(), this is
7886 // 2^-14. IEEE float has 23 digits and double has 52 digits.
7887 RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007888 if (VT.getScalarType() == MVT::f64)
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007889 ++RefinementSteps;
Sanjay Patel957efc232014-10-24 17:02:16 +00007890 UseOneConstNR = true;
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007891 return DCI.DAG.getNode(PPCISD::FRSQRTE, SDLoc(Operand), VT, Operand);
Hal Finkel2e103312013-04-03 04:01:11 +00007892 }
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007893 return SDValue();
7894}
7895
7896SDValue PPCTargetLowering::getRecipEstimate(SDValue Operand,
7897 DAGCombinerInfo &DCI,
7898 unsigned &RefinementSteps) const {
7899 EVT VT = Operand.getValueType();
7900 if ((VT == MVT::f32 && Subtarget.hasFRES()) ||
7901 (VT == MVT::f64 && Subtarget.hasFRE()) ||
7902 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7903 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
7904 // Convergence is quadratic, so we essentially double the number of digits
7905 // correct after every iteration. For both FRE and FRSQRTE, the minimum
7906 // architected relative accuracy is 2^-5. When hasRecipPrec(), this is
7907 // 2^-14. IEEE float has 23 digits and double has 52 digits.
7908 RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3;
7909 if (VT.getScalarType() == MVT::f64)
7910 ++RefinementSteps;
7911 return DCI.DAG.getNode(PPCISD::FRE, SDLoc(Operand), VT, Operand);
7912 }
7913 return SDValue();
Hal Finkel2e103312013-04-03 04:01:11 +00007914}
7915
Hal Finkel360f2132014-11-24 23:45:21 +00007916bool PPCTargetLowering::combineRepeatedFPDivisors(unsigned NumUsers) const {
7917 // Note: This functionality is used only when unsafe-fp-math is enabled, and
7918 // on cores with reciprocal estimates (which are used when unsafe-fp-math is
7919 // enabled for division), this functionality is redundant with the default
7920 // combiner logic (once the division -> reciprocal/multiply transformation
7921 // has taken place). As a result, this matters more for older cores than for
7922 // newer ones.
7923
7924 // Combine multiple FDIVs with the same divisor into multiple FMULs by the
7925 // reciprocal if there are two or more FDIVs (for embedded cores with only
7926 // one FP pipeline) for three or more FDIVs (for generic OOO cores).
7927 switch (Subtarget.getDarwinDirective()) {
7928 default:
7929 return NumUsers > 2;
7930 case PPC::DIR_440:
7931 case PPC::DIR_A2:
7932 case PPC::DIR_E500mc:
7933 case PPC::DIR_E5500:
7934 return NumUsers > 1;
7935 }
7936}
7937
Hal Finkel3604bf72014-08-01 01:02:01 +00007938static bool isConsecutiveLSLoc(SDValue Loc, EVT VT, LSBaseSDNode *Base,
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007939 unsigned Bytes, int Dist,
7940 SelectionDAG &DAG) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007941 if (VT.getSizeInBits() / 8 != Bytes)
7942 return false;
7943
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007944 SDValue BaseLoc = Base->getBasePtr();
7945 if (Loc.getOpcode() == ISD::FrameIndex) {
7946 if (BaseLoc.getOpcode() != ISD::FrameIndex)
7947 return false;
7948 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7949 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
7950 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
7951 int FS = MFI->getObjectSize(FI);
7952 int BFS = MFI->getObjectSize(BFI);
7953 if (FS != BFS || FS != (int)Bytes) return false;
7954 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
7955 }
7956
7957 // Handle X+C
7958 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
7959 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
7960 return true;
7961
7962 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +00007963 const GlobalValue *GV1 = nullptr;
7964 const GlobalValue *GV2 = nullptr;
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007965 int64_t Offset1 = 0;
7966 int64_t Offset2 = 0;
7967 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
7968 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
7969 if (isGA1 && isGA2 && GV1 == GV2)
7970 return Offset1 == (Offset2 + Dist*Bytes);
7971 return false;
7972}
7973
Hal Finkel3604bf72014-08-01 01:02:01 +00007974// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
7975// not enforce equality of the chain operands.
7976static bool isConsecutiveLS(SDNode *N, LSBaseSDNode *Base,
7977 unsigned Bytes, int Dist,
7978 SelectionDAG &DAG) {
7979 if (LSBaseSDNode *LS = dyn_cast<LSBaseSDNode>(N)) {
7980 EVT VT = LS->getMemoryVT();
7981 SDValue Loc = LS->getBasePtr();
7982 return isConsecutiveLSLoc(Loc, VT, Base, Bytes, Dist, DAG);
7983 }
7984
7985 if (N->getOpcode() == ISD::INTRINSIC_W_CHAIN) {
7986 EVT VT;
7987 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
7988 default: return false;
7989 case Intrinsic::ppc_altivec_lvx:
7990 case Intrinsic::ppc_altivec_lvxl:
Bill Schmidt72954782014-11-12 04:19:40 +00007991 case Intrinsic::ppc_vsx_lxvw4x:
Hal Finkel3604bf72014-08-01 01:02:01 +00007992 VT = MVT::v4i32;
7993 break;
Bill Schmidt72954782014-11-12 04:19:40 +00007994 case Intrinsic::ppc_vsx_lxvd2x:
7995 VT = MVT::v2f64;
7996 break;
Hal Finkel3604bf72014-08-01 01:02:01 +00007997 case Intrinsic::ppc_altivec_lvebx:
7998 VT = MVT::i8;
7999 break;
8000 case Intrinsic::ppc_altivec_lvehx:
8001 VT = MVT::i16;
8002 break;
8003 case Intrinsic::ppc_altivec_lvewx:
8004 VT = MVT::i32;
8005 break;
8006 }
8007
8008 return isConsecutiveLSLoc(N->getOperand(2), VT, Base, Bytes, Dist, DAG);
8009 }
8010
8011 if (N->getOpcode() == ISD::INTRINSIC_VOID) {
8012 EVT VT;
8013 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
8014 default: return false;
8015 case Intrinsic::ppc_altivec_stvx:
8016 case Intrinsic::ppc_altivec_stvxl:
Bill Schmidt72954782014-11-12 04:19:40 +00008017 case Intrinsic::ppc_vsx_stxvw4x:
Hal Finkel3604bf72014-08-01 01:02:01 +00008018 VT = MVT::v4i32;
8019 break;
Bill Schmidt72954782014-11-12 04:19:40 +00008020 case Intrinsic::ppc_vsx_stxvd2x:
8021 VT = MVT::v2f64;
8022 break;
Hal Finkel3604bf72014-08-01 01:02:01 +00008023 case Intrinsic::ppc_altivec_stvebx:
8024 VT = MVT::i8;
8025 break;
8026 case Intrinsic::ppc_altivec_stvehx:
8027 VT = MVT::i16;
8028 break;
8029 case Intrinsic::ppc_altivec_stvewx:
8030 VT = MVT::i32;
8031 break;
8032 }
8033
8034 return isConsecutiveLSLoc(N->getOperand(3), VT, Base, Bytes, Dist, DAG);
8035 }
8036
8037 return false;
8038}
8039
Hal Finkel7d8a6912013-05-26 18:08:30 +00008040// Return true is there is a nearyby consecutive load to the one provided
8041// (regardless of alignment). We search up and down the chain, looking though
Matt Arsenault57e74d22014-07-29 00:02:40 +00008042// token factors and other loads (but nothing else). As a result, a true result
8043// indicates that it is safe to create a new consecutive load adjacent to the
8044// load provided.
Hal Finkel7d8a6912013-05-26 18:08:30 +00008045static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
8046 SDValue Chain = LD->getChain();
8047 EVT VT = LD->getMemoryVT();
8048
8049 SmallSet<SDNode *, 16> LoadRoots;
8050 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
8051 SmallSet<SDNode *, 16> Visited;
8052
8053 // First, search up the chain, branching to follow all token-factor operands.
8054 // If we find a consecutive load, then we're done, otherwise, record all
8055 // nodes just above the top-level loads and token factors.
8056 while (!Queue.empty()) {
8057 SDNode *ChainNext = Queue.pop_back_val();
David Blaikie70573dc2014-11-19 07:49:26 +00008058 if (!Visited.insert(ChainNext).second)
Hal Finkel7d8a6912013-05-26 18:08:30 +00008059 continue;
8060
Hal Finkel3604bf72014-08-01 01:02:01 +00008061 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(ChainNext)) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00008062 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00008063 return true;
8064
8065 if (!Visited.count(ChainLD->getChain().getNode()))
8066 Queue.push_back(ChainLD->getChain().getNode());
8067 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
Craig Topper66e588b2014-06-29 00:40:57 +00008068 for (const SDUse &O : ChainNext->ops())
8069 if (!Visited.count(O.getNode()))
8070 Queue.push_back(O.getNode());
Hal Finkel7d8a6912013-05-26 18:08:30 +00008071 } else
8072 LoadRoots.insert(ChainNext);
8073 }
8074
8075 // Second, search down the chain, starting from the top-level nodes recorded
8076 // in the first phase. These top-level nodes are the nodes just above all
8077 // loads and token factors. Starting with their uses, recursively look though
8078 // all loads (just the chain uses) and token factors to find a consecutive
8079 // load.
8080 Visited.clear();
8081 Queue.clear();
8082
8083 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
8084 IE = LoadRoots.end(); I != IE; ++I) {
8085 Queue.push_back(*I);
8086
8087 while (!Queue.empty()) {
8088 SDNode *LoadRoot = Queue.pop_back_val();
David Blaikie70573dc2014-11-19 07:49:26 +00008089 if (!Visited.insert(LoadRoot).second)
Hal Finkel7d8a6912013-05-26 18:08:30 +00008090 continue;
8091
Hal Finkel3604bf72014-08-01 01:02:01 +00008092 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(LoadRoot))
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00008093 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00008094 return true;
8095
8096 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
8097 UE = LoadRoot->use_end(); UI != UE; ++UI)
Hal Finkel3604bf72014-08-01 01:02:01 +00008098 if (((isa<MemSDNode>(*UI) &&
8099 cast<MemSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
Hal Finkel7d8a6912013-05-26 18:08:30 +00008100 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
8101 Queue.push_back(*UI);
8102 }
8103 }
8104
8105 return false;
8106}
8107
Hal Finkel940ab932014-02-28 00:27:01 +00008108SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N,
8109 DAGCombinerInfo &DCI) const {
8110 SelectionDAG &DAG = DCI.DAG;
8111 SDLoc dl(N);
8112
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008113 assert(Subtarget.useCRBits() &&
Hal Finkel940ab932014-02-28 00:27:01 +00008114 "Expecting to be tracking CR bits");
8115 // If we're tracking CR bits, we need to be careful that we don't have:
8116 // trunc(binary-ops(zext(x), zext(y)))
8117 // or
8118 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...)
8119 // such that we're unnecessarily moving things into GPRs when it would be
8120 // better to keep them in CR bits.
8121
8122 // Note that trunc here can be an actual i1 trunc, or can be the effective
8123 // truncation that comes from a setcc or select_cc.
8124 if (N->getOpcode() == ISD::TRUNCATE &&
8125 N->getValueType(0) != MVT::i1)
8126 return SDValue();
8127
8128 if (N->getOperand(0).getValueType() != MVT::i32 &&
8129 N->getOperand(0).getValueType() != MVT::i64)
8130 return SDValue();
8131
8132 if (N->getOpcode() == ISD::SETCC ||
8133 N->getOpcode() == ISD::SELECT_CC) {
8134 // If we're looking at a comparison, then we need to make sure that the
8135 // high bits (all except for the first) don't matter the result.
8136 ISD::CondCode CC =
8137 cast<CondCodeSDNode>(N->getOperand(
8138 N->getOpcode() == ISD::SETCC ? 2 : 4))->get();
8139 unsigned OpBits = N->getOperand(0).getValueSizeInBits();
8140
8141 if (ISD::isSignedIntSetCC(CC)) {
8142 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits ||
8143 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits)
8144 return SDValue();
8145 } else if (ISD::isUnsignedIntSetCC(CC)) {
8146 if (!DAG.MaskedValueIsZero(N->getOperand(0),
8147 APInt::getHighBitsSet(OpBits, OpBits-1)) ||
8148 !DAG.MaskedValueIsZero(N->getOperand(1),
8149 APInt::getHighBitsSet(OpBits, OpBits-1)))
8150 return SDValue();
8151 } else {
8152 // This is neither a signed nor an unsigned comparison, just make sure
8153 // that the high bits are equal.
8154 APInt Op1Zero, Op1One;
8155 APInt Op2Zero, Op2One;
Jay Foada0653a32014-05-14 21:14:37 +00008156 DAG.computeKnownBits(N->getOperand(0), Op1Zero, Op1One);
8157 DAG.computeKnownBits(N->getOperand(1), Op2Zero, Op2One);
Hal Finkel940ab932014-02-28 00:27:01 +00008158
8159 // We don't really care about what is known about the first bit (if
8160 // anything), so clear it in all masks prior to comparing them.
8161 Op1Zero.clearBit(0); Op1One.clearBit(0);
8162 Op2Zero.clearBit(0); Op2One.clearBit(0);
8163
8164 if (Op1Zero != Op2Zero || Op1One != Op2One)
8165 return SDValue();
8166 }
8167 }
8168
8169 // We now know that the higher-order bits are irrelevant, we just need to
8170 // make sure that all of the intermediate operations are bit operations, and
8171 // all inputs are extensions.
8172 if (N->getOperand(0).getOpcode() != ISD::AND &&
8173 N->getOperand(0).getOpcode() != ISD::OR &&
8174 N->getOperand(0).getOpcode() != ISD::XOR &&
8175 N->getOperand(0).getOpcode() != ISD::SELECT &&
8176 N->getOperand(0).getOpcode() != ISD::SELECT_CC &&
8177 N->getOperand(0).getOpcode() != ISD::TRUNCATE &&
8178 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND &&
8179 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND &&
8180 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND)
8181 return SDValue();
8182
8183 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) &&
8184 N->getOperand(1).getOpcode() != ISD::AND &&
8185 N->getOperand(1).getOpcode() != ISD::OR &&
8186 N->getOperand(1).getOpcode() != ISD::XOR &&
8187 N->getOperand(1).getOpcode() != ISD::SELECT &&
8188 N->getOperand(1).getOpcode() != ISD::SELECT_CC &&
8189 N->getOperand(1).getOpcode() != ISD::TRUNCATE &&
8190 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND &&
8191 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND &&
8192 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND)
8193 return SDValue();
8194
8195 SmallVector<SDValue, 4> Inputs;
8196 SmallVector<SDValue, 8> BinOps, PromOps;
8197 SmallPtrSet<SDNode *, 16> Visited;
8198
8199 for (unsigned i = 0; i < 2; ++i) {
8200 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
8201 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
8202 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
8203 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
8204 isa<ConstantSDNode>(N->getOperand(i)))
8205 Inputs.push_back(N->getOperand(i));
8206 else
8207 BinOps.push_back(N->getOperand(i));
8208
8209 if (N->getOpcode() == ISD::TRUNCATE)
8210 break;
8211 }
8212
8213 // Visit all inputs, collect all binary operations (and, or, xor and
8214 // select) that are all fed by extensions.
8215 while (!BinOps.empty()) {
8216 SDValue BinOp = BinOps.back();
8217 BinOps.pop_back();
8218
David Blaikie70573dc2014-11-19 07:49:26 +00008219 if (!Visited.insert(BinOp.getNode()).second)
Hal Finkel940ab932014-02-28 00:27:01 +00008220 continue;
8221
8222 PromOps.push_back(BinOp);
8223
8224 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
8225 // The condition of the select is not promoted.
8226 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
8227 continue;
8228 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
8229 continue;
8230
8231 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
8232 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
8233 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
8234 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
8235 isa<ConstantSDNode>(BinOp.getOperand(i))) {
8236 Inputs.push_back(BinOp.getOperand(i));
8237 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
8238 BinOp.getOperand(i).getOpcode() == ISD::OR ||
8239 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
8240 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
8241 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC ||
8242 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
8243 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
8244 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
8245 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) {
8246 BinOps.push_back(BinOp.getOperand(i));
8247 } else {
8248 // We have an input that is not an extension or another binary
8249 // operation; we'll abort this transformation.
8250 return SDValue();
8251 }
8252 }
8253 }
8254
8255 // Make sure that this is a self-contained cluster of operations (which
8256 // is not quite the same thing as saying that everything has only one
8257 // use).
8258 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8259 if (isa<ConstantSDNode>(Inputs[i]))
8260 continue;
8261
8262 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
8263 UE = Inputs[i].getNode()->use_end();
8264 UI != UE; ++UI) {
8265 SDNode *User = *UI;
8266 if (User != N && !Visited.count(User))
8267 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008268
8269 // Make sure that we're not going to promote the non-output-value
8270 // operand(s) or SELECT or SELECT_CC.
8271 // FIXME: Although we could sometimes handle this, and it does occur in
8272 // practice that one of the condition inputs to the select is also one of
8273 // the outputs, we currently can't deal with this.
8274 if (User->getOpcode() == ISD::SELECT) {
8275 if (User->getOperand(0) == Inputs[i])
8276 return SDValue();
8277 } else if (User->getOpcode() == ISD::SELECT_CC) {
8278 if (User->getOperand(0) == Inputs[i] ||
8279 User->getOperand(1) == Inputs[i])
8280 return SDValue();
8281 }
Hal Finkel940ab932014-02-28 00:27:01 +00008282 }
8283 }
8284
8285 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
8286 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
8287 UE = PromOps[i].getNode()->use_end();
8288 UI != UE; ++UI) {
8289 SDNode *User = *UI;
8290 if (User != N && !Visited.count(User))
8291 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008292
8293 // Make sure that we're not going to promote the non-output-value
8294 // operand(s) or SELECT or SELECT_CC.
8295 // FIXME: Although we could sometimes handle this, and it does occur in
8296 // practice that one of the condition inputs to the select is also one of
8297 // the outputs, we currently can't deal with this.
8298 if (User->getOpcode() == ISD::SELECT) {
8299 if (User->getOperand(0) == PromOps[i])
8300 return SDValue();
8301 } else if (User->getOpcode() == ISD::SELECT_CC) {
8302 if (User->getOperand(0) == PromOps[i] ||
8303 User->getOperand(1) == PromOps[i])
8304 return SDValue();
8305 }
Hal Finkel940ab932014-02-28 00:27:01 +00008306 }
8307 }
8308
8309 // Replace all inputs with the extension operand.
8310 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8311 // Constants may have users outside the cluster of to-be-promoted nodes,
8312 // and so we need to replace those as we do the promotions.
8313 if (isa<ConstantSDNode>(Inputs[i]))
8314 continue;
8315 else
8316 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0));
8317 }
8318
8319 // Replace all operations (these are all the same, but have a different
8320 // (i1) return type). DAG.getNode will validate that the types of
8321 // a binary operator match, so go through the list in reverse so that
8322 // we've likely promoted both operands first. Any intermediate truncations or
8323 // extensions disappear.
8324 while (!PromOps.empty()) {
8325 SDValue PromOp = PromOps.back();
8326 PromOps.pop_back();
8327
8328 if (PromOp.getOpcode() == ISD::TRUNCATE ||
8329 PromOp.getOpcode() == ISD::SIGN_EXTEND ||
8330 PromOp.getOpcode() == ISD::ZERO_EXTEND ||
8331 PromOp.getOpcode() == ISD::ANY_EXTEND) {
8332 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) &&
8333 PromOp.getOperand(0).getValueType() != MVT::i1) {
8334 // The operand is not yet ready (see comment below).
8335 PromOps.insert(PromOps.begin(), PromOp);
8336 continue;
8337 }
8338
8339 SDValue RepValue = PromOp.getOperand(0);
8340 if (isa<ConstantSDNode>(RepValue))
8341 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue);
8342
8343 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue);
8344 continue;
8345 }
8346
8347 unsigned C;
8348 switch (PromOp.getOpcode()) {
8349 default: C = 0; break;
8350 case ISD::SELECT: C = 1; break;
8351 case ISD::SELECT_CC: C = 2; break;
8352 }
8353
8354 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
8355 PromOp.getOperand(C).getValueType() != MVT::i1) ||
8356 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
8357 PromOp.getOperand(C+1).getValueType() != MVT::i1)) {
8358 // The to-be-promoted operands of this node have not yet been
8359 // promoted (this should be rare because we're going through the
8360 // list backward, but if one of the operands has several users in
8361 // this cluster of to-be-promoted nodes, it is possible).
8362 PromOps.insert(PromOps.begin(), PromOp);
8363 continue;
8364 }
8365
8366 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
8367 PromOp.getNode()->op_end());
8368
8369 // If there are any constant inputs, make sure they're replaced now.
8370 for (unsigned i = 0; i < 2; ++i)
8371 if (isa<ConstantSDNode>(Ops[C+i]))
8372 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]);
8373
8374 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00008375 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00008376 }
8377
8378 // Now we're left with the initial truncation itself.
8379 if (N->getOpcode() == ISD::TRUNCATE)
8380 return N->getOperand(0);
8381
8382 // Otherwise, this is a comparison. The operands to be compared have just
8383 // changed type (to i1), but everything else is the same.
8384 return SDValue(N, 0);
8385}
8386
8387SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N,
8388 DAGCombinerInfo &DCI) const {
8389 SelectionDAG &DAG = DCI.DAG;
8390 SDLoc dl(N);
8391
Hal Finkel940ab932014-02-28 00:27:01 +00008392 // If we're tracking CR bits, we need to be careful that we don't have:
8393 // zext(binary-ops(trunc(x), trunc(y)))
8394 // or
8395 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...)
8396 // such that we're unnecessarily moving things into CR bits that can more
8397 // efficiently stay in GPRs. Note that if we're not certain that the high
8398 // bits are set as required by the final extension, we still may need to do
8399 // some masking to get the proper behavior.
8400
Hal Finkel46043ed2014-03-01 21:36:57 +00008401 // This same functionality is important on PPC64 when dealing with
8402 // 32-to-64-bit extensions; these occur often when 32-bit values are used as
8403 // the return values of functions. Because it is so similar, it is handled
8404 // here as well.
8405
Hal Finkel940ab932014-02-28 00:27:01 +00008406 if (N->getValueType(0) != MVT::i32 &&
8407 N->getValueType(0) != MVT::i64)
8408 return SDValue();
8409
Hal Finkel46043ed2014-03-01 21:36:57 +00008410 if (!((N->getOperand(0).getValueType() == MVT::i1 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008411 Subtarget.useCRBits()) ||
Hal Finkel46043ed2014-03-01 21:36:57 +00008412 (N->getOperand(0).getValueType() == MVT::i32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008413 Subtarget.isPPC64())))
Hal Finkel940ab932014-02-28 00:27:01 +00008414 return SDValue();
8415
8416 if (N->getOperand(0).getOpcode() != ISD::AND &&
8417 N->getOperand(0).getOpcode() != ISD::OR &&
8418 N->getOperand(0).getOpcode() != ISD::XOR &&
8419 N->getOperand(0).getOpcode() != ISD::SELECT &&
8420 N->getOperand(0).getOpcode() != ISD::SELECT_CC)
8421 return SDValue();
8422
8423 SmallVector<SDValue, 4> Inputs;
8424 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps;
8425 SmallPtrSet<SDNode *, 16> Visited;
8426
8427 // Visit all inputs, collect all binary operations (and, or, xor and
8428 // select) that are all fed by truncations.
8429 while (!BinOps.empty()) {
8430 SDValue BinOp = BinOps.back();
8431 BinOps.pop_back();
8432
David Blaikie70573dc2014-11-19 07:49:26 +00008433 if (!Visited.insert(BinOp.getNode()).second)
Hal Finkel940ab932014-02-28 00:27:01 +00008434 continue;
8435
8436 PromOps.push_back(BinOp);
8437
8438 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
8439 // The condition of the select is not promoted.
8440 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
8441 continue;
8442 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
8443 continue;
8444
8445 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
8446 isa<ConstantSDNode>(BinOp.getOperand(i))) {
8447 Inputs.push_back(BinOp.getOperand(i));
8448 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
8449 BinOp.getOperand(i).getOpcode() == ISD::OR ||
8450 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
8451 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
8452 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) {
8453 BinOps.push_back(BinOp.getOperand(i));
8454 } else {
8455 // We have an input that is not a truncation or another binary
8456 // operation; we'll abort this transformation.
8457 return SDValue();
8458 }
8459 }
8460 }
8461
Hal Finkel4104a1a2014-12-14 05:53:19 +00008462 // The operands of a select that must be truncated when the select is
8463 // promoted because the operand is actually part of the to-be-promoted set.
8464 DenseMap<SDNode *, EVT> SelectTruncOp[2];
8465
Hal Finkel940ab932014-02-28 00:27:01 +00008466 // Make sure that this is a self-contained cluster of operations (which
8467 // is not quite the same thing as saying that everything has only one
8468 // use).
8469 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8470 if (isa<ConstantSDNode>(Inputs[i]))
8471 continue;
8472
8473 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
8474 UE = Inputs[i].getNode()->use_end();
8475 UI != UE; ++UI) {
8476 SDNode *User = *UI;
8477 if (User != N && !Visited.count(User))
8478 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008479
Hal Finkel4104a1a2014-12-14 05:53:19 +00008480 // If we're going to promote the non-output-value operand(s) or SELECT or
8481 // SELECT_CC, record them for truncation.
Hal Finkel46043ed2014-03-01 21:36:57 +00008482 if (User->getOpcode() == ISD::SELECT) {
8483 if (User->getOperand(0) == Inputs[i])
Hal Finkel4104a1a2014-12-14 05:53:19 +00008484 SelectTruncOp[0].insert(std::make_pair(User,
8485 User->getOperand(0).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008486 } else if (User->getOpcode() == ISD::SELECT_CC) {
Hal Finkel4104a1a2014-12-14 05:53:19 +00008487 if (User->getOperand(0) == Inputs[i])
8488 SelectTruncOp[0].insert(std::make_pair(User,
8489 User->getOperand(0).getValueType()));
8490 if (User->getOperand(1) == Inputs[i])
8491 SelectTruncOp[1].insert(std::make_pair(User,
8492 User->getOperand(1).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008493 }
Hal Finkel940ab932014-02-28 00:27:01 +00008494 }
8495 }
8496
8497 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
8498 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
8499 UE = PromOps[i].getNode()->use_end();
8500 UI != UE; ++UI) {
8501 SDNode *User = *UI;
8502 if (User != N && !Visited.count(User))
8503 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008504
Hal Finkel4104a1a2014-12-14 05:53:19 +00008505 // If we're going to promote the non-output-value operand(s) or SELECT or
8506 // SELECT_CC, record them for truncation.
Hal Finkel46043ed2014-03-01 21:36:57 +00008507 if (User->getOpcode() == ISD::SELECT) {
8508 if (User->getOperand(0) == PromOps[i])
Hal Finkel4104a1a2014-12-14 05:53:19 +00008509 SelectTruncOp[0].insert(std::make_pair(User,
8510 User->getOperand(0).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008511 } else if (User->getOpcode() == ISD::SELECT_CC) {
Hal Finkel4104a1a2014-12-14 05:53:19 +00008512 if (User->getOperand(0) == PromOps[i])
8513 SelectTruncOp[0].insert(std::make_pair(User,
8514 User->getOperand(0).getValueType()));
8515 if (User->getOperand(1) == PromOps[i])
8516 SelectTruncOp[1].insert(std::make_pair(User,
8517 User->getOperand(1).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008518 }
Hal Finkel940ab932014-02-28 00:27:01 +00008519 }
8520 }
8521
Hal Finkel46043ed2014-03-01 21:36:57 +00008522 unsigned PromBits = N->getOperand(0).getValueSizeInBits();
Hal Finkel940ab932014-02-28 00:27:01 +00008523 bool ReallyNeedsExt = false;
8524 if (N->getOpcode() != ISD::ANY_EXTEND) {
8525 // If all of the inputs are not already sign/zero extended, then
8526 // we'll still need to do that at the end.
8527 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8528 if (isa<ConstantSDNode>(Inputs[i]))
8529 continue;
8530
8531 unsigned OpBits =
8532 Inputs[i].getOperand(0).getValueSizeInBits();
Hal Finkel46043ed2014-03-01 21:36:57 +00008533 assert(PromBits < OpBits && "Truncation not to a smaller bit count?");
8534
Hal Finkel940ab932014-02-28 00:27:01 +00008535 if ((N->getOpcode() == ISD::ZERO_EXTEND &&
8536 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008537 APInt::getHighBitsSet(OpBits,
8538 OpBits-PromBits))) ||
Hal Finkel940ab932014-02-28 00:27:01 +00008539 (N->getOpcode() == ISD::SIGN_EXTEND &&
Hal Finkel46043ed2014-03-01 21:36:57 +00008540 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) <
8541 (OpBits-(PromBits-1)))) {
Hal Finkel940ab932014-02-28 00:27:01 +00008542 ReallyNeedsExt = true;
8543 break;
8544 }
8545 }
8546 }
8547
8548 // Replace all inputs, either with the truncation operand, or a
8549 // truncation or extension to the final output type.
8550 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8551 // Constant inputs need to be replaced with the to-be-promoted nodes that
8552 // use them because they might have users outside of the cluster of
8553 // promoted nodes.
8554 if (isa<ConstantSDNode>(Inputs[i]))
8555 continue;
8556
8557 SDValue InSrc = Inputs[i].getOperand(0);
8558 if (Inputs[i].getValueType() == N->getValueType(0))
8559 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc);
8560 else if (N->getOpcode() == ISD::SIGN_EXTEND)
8561 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8562 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0)));
8563 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8564 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8565 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0)));
8566 else
8567 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8568 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0)));
8569 }
8570
8571 // Replace all operations (these are all the same, but have a different
8572 // (promoted) return type). DAG.getNode will validate that the types of
8573 // a binary operator match, so go through the list in reverse so that
8574 // we've likely promoted both operands first.
8575 while (!PromOps.empty()) {
8576 SDValue PromOp = PromOps.back();
8577 PromOps.pop_back();
8578
8579 unsigned C;
8580 switch (PromOp.getOpcode()) {
8581 default: C = 0; break;
8582 case ISD::SELECT: C = 1; break;
8583 case ISD::SELECT_CC: C = 2; break;
8584 }
8585
8586 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
8587 PromOp.getOperand(C).getValueType() != N->getValueType(0)) ||
8588 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
8589 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) {
8590 // The to-be-promoted operands of this node have not yet been
8591 // promoted (this should be rare because we're going through the
8592 // list backward, but if one of the operands has several users in
8593 // this cluster of to-be-promoted nodes, it is possible).
8594 PromOps.insert(PromOps.begin(), PromOp);
8595 continue;
8596 }
8597
Hal Finkel4104a1a2014-12-14 05:53:19 +00008598 // For SELECT and SELECT_CC nodes, we do a similar check for any
8599 // to-be-promoted comparison inputs.
8600 if (PromOp.getOpcode() == ISD::SELECT ||
8601 PromOp.getOpcode() == ISD::SELECT_CC) {
8602 if ((SelectTruncOp[0].count(PromOp.getNode()) &&
8603 PromOp.getOperand(0).getValueType() != N->getValueType(0)) ||
8604 (SelectTruncOp[1].count(PromOp.getNode()) &&
8605 PromOp.getOperand(1).getValueType() != N->getValueType(0))) {
8606 PromOps.insert(PromOps.begin(), PromOp);
8607 continue;
8608 }
8609 }
8610
Hal Finkel940ab932014-02-28 00:27:01 +00008611 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
8612 PromOp.getNode()->op_end());
8613
8614 // If this node has constant inputs, then they'll need to be promoted here.
8615 for (unsigned i = 0; i < 2; ++i) {
8616 if (!isa<ConstantSDNode>(Ops[C+i]))
8617 continue;
8618 if (Ops[C+i].getValueType() == N->getValueType(0))
8619 continue;
8620
8621 if (N->getOpcode() == ISD::SIGN_EXTEND)
8622 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8623 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8624 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8625 else
8626 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8627 }
8628
Hal Finkel4104a1a2014-12-14 05:53:19 +00008629 // If we've promoted the comparison inputs of a SELECT or SELECT_CC,
8630 // truncate them again to the original value type.
8631 if (PromOp.getOpcode() == ISD::SELECT ||
8632 PromOp.getOpcode() == ISD::SELECT_CC) {
8633 auto SI0 = SelectTruncOp[0].find(PromOp.getNode());
8634 if (SI0 != SelectTruncOp[0].end())
8635 Ops[0] = DAG.getNode(ISD::TRUNCATE, dl, SI0->second, Ops[0]);
8636 auto SI1 = SelectTruncOp[1].find(PromOp.getNode());
8637 if (SI1 != SelectTruncOp[1].end())
8638 Ops[1] = DAG.getNode(ISD::TRUNCATE, dl, SI1->second, Ops[1]);
8639 }
8640
Hal Finkel940ab932014-02-28 00:27:01 +00008641 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00008642 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00008643 }
8644
8645 // Now we're left with the initial extension itself.
8646 if (!ReallyNeedsExt)
8647 return N->getOperand(0);
8648
Hal Finkel46043ed2014-03-01 21:36:57 +00008649 // To zero extend, just mask off everything except for the first bit (in the
8650 // i1 case).
Hal Finkel940ab932014-02-28 00:27:01 +00008651 if (N->getOpcode() == ISD::ZERO_EXTEND)
8652 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008653 DAG.getConstant(APInt::getLowBitsSet(
8654 N->getValueSizeInBits(0), PromBits),
8655 N->getValueType(0)));
Hal Finkel940ab932014-02-28 00:27:01 +00008656
8657 assert(N->getOpcode() == ISD::SIGN_EXTEND &&
8658 "Invalid extension type");
8659 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0));
8660 SDValue ShiftCst =
Hal Finkel46043ed2014-03-01 21:36:57 +00008661 DAG.getConstant(N->getValueSizeInBits(0)-PromBits, ShiftAmountTy);
Hal Finkel940ab932014-02-28 00:27:01 +00008662 return DAG.getNode(ISD::SRA, dl, N->getValueType(0),
8663 DAG.getNode(ISD::SHL, dl, N->getValueType(0),
8664 N->getOperand(0), ShiftCst), ShiftCst);
8665}
8666
Hal Finkel5efb9182015-01-06 06:01:57 +00008667SDValue PPCTargetLowering::combineFPToIntToFP(SDNode *N,
8668 DAGCombinerInfo &DCI) const {
8669 assert((N->getOpcode() == ISD::SINT_TO_FP ||
8670 N->getOpcode() == ISD::UINT_TO_FP) &&
8671 "Need an int -> FP conversion node here");
8672
8673 if (!Subtarget.has64BitSupport())
8674 return SDValue();
8675
8676 SelectionDAG &DAG = DCI.DAG;
8677 SDLoc dl(N);
8678 SDValue Op(N, 0);
8679
8680 // Don't handle ppc_fp128 here or i1 conversions.
8681 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
8682 return SDValue();
8683 if (Op.getOperand(0).getValueType() == MVT::i1)
8684 return SDValue();
8685
8686 // For i32 intermediate values, unfortunately, the conversion functions
8687 // leave the upper 32 bits of the value are undefined. Within the set of
8688 // scalar instructions, we have no method for zero- or sign-extending the
8689 // value. Thus, we cannot handle i32 intermediate values here.
8690 if (Op.getOperand(0).getValueType() == MVT::i32)
8691 return SDValue();
8692
8693 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
8694 "UINT_TO_FP is supported only with FPCVT");
8695
8696 // If we have FCFIDS, then use it when converting to single-precision.
8697 // Otherwise, convert to double-precision and then round.
8698 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
8699 (Op.getOpcode() == ISD::UINT_TO_FP ?
8700 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
8701 (Op.getOpcode() == ISD::UINT_TO_FP ?
8702 PPCISD::FCFIDU : PPCISD::FCFID);
8703 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
8704 MVT::f32 : MVT::f64;
8705
8706 // If we're converting from a float, to an int, and back to a float again,
8707 // then we don't need the store/load pair at all.
8708 if ((Op.getOperand(0).getOpcode() == ISD::FP_TO_UINT &&
8709 Subtarget.hasFPCVT()) ||
8710 (Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT)) {
8711 SDValue Src = Op.getOperand(0).getOperand(0);
8712 if (Src.getValueType() == MVT::f32) {
8713 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
8714 DCI.AddToWorklist(Src.getNode());
8715 }
8716
8717 unsigned FCTOp =
8718 Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
8719 PPCISD::FCTIDUZ;
8720
8721 SDValue Tmp = DAG.getNode(FCTOp, dl, MVT::f64, Src);
8722 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Tmp);
8723
8724 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT()) {
8725 FP = DAG.getNode(ISD::FP_ROUND, dl,
8726 MVT::f32, FP, DAG.getIntPtrConstant(0));
8727 DCI.AddToWorklist(FP.getNode());
8728 }
8729
8730 return FP;
8731 }
8732
8733 return SDValue();
8734}
8735
Bill Schmidtfae5d712014-12-09 16:35:51 +00008736// expandVSXLoadForLE - Convert VSX loads (which may be intrinsics for
8737// builtins) into loads with swaps.
8738SDValue PPCTargetLowering::expandVSXLoadForLE(SDNode *N,
8739 DAGCombinerInfo &DCI) const {
8740 SelectionDAG &DAG = DCI.DAG;
8741 SDLoc dl(N);
8742 SDValue Chain;
8743 SDValue Base;
8744 MachineMemOperand *MMO;
8745
8746 switch (N->getOpcode()) {
8747 default:
8748 llvm_unreachable("Unexpected opcode for little endian VSX load");
8749 case ISD::LOAD: {
8750 LoadSDNode *LD = cast<LoadSDNode>(N);
8751 Chain = LD->getChain();
8752 Base = LD->getBasePtr();
8753 MMO = LD->getMemOperand();
8754 // If the MMO suggests this isn't a load of a full vector, leave
8755 // things alone. For a built-in, we have to make the change for
8756 // correctness, so if there is a size problem that will be a bug.
8757 if (MMO->getSize() < 16)
8758 return SDValue();
8759 break;
8760 }
8761 case ISD::INTRINSIC_W_CHAIN: {
8762 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N);
8763 Chain = Intrin->getChain();
8764 Base = Intrin->getBasePtr();
8765 MMO = Intrin->getMemOperand();
8766 break;
8767 }
8768 }
8769
8770 MVT VecTy = N->getValueType(0).getSimpleVT();
8771 SDValue LoadOps[] = { Chain, Base };
8772 SDValue Load = DAG.getMemIntrinsicNode(PPCISD::LXVD2X, dl,
8773 DAG.getVTList(VecTy, MVT::Other),
8774 LoadOps, VecTy, MMO);
8775 DCI.AddToWorklist(Load.getNode());
8776 Chain = Load.getValue(1);
8777 SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl,
8778 DAG.getVTList(VecTy, MVT::Other), Chain, Load);
8779 DCI.AddToWorklist(Swap.getNode());
8780 return Swap;
8781}
8782
8783// expandVSXStoreForLE - Convert VSX stores (which may be intrinsics for
8784// builtins) into stores with swaps.
8785SDValue PPCTargetLowering::expandVSXStoreForLE(SDNode *N,
8786 DAGCombinerInfo &DCI) const {
8787 SelectionDAG &DAG = DCI.DAG;
8788 SDLoc dl(N);
8789 SDValue Chain;
8790 SDValue Base;
8791 unsigned SrcOpnd;
8792 MachineMemOperand *MMO;
8793
8794 switch (N->getOpcode()) {
8795 default:
8796 llvm_unreachable("Unexpected opcode for little endian VSX store");
8797 case ISD::STORE: {
8798 StoreSDNode *ST = cast<StoreSDNode>(N);
8799 Chain = ST->getChain();
8800 Base = ST->getBasePtr();
8801 MMO = ST->getMemOperand();
8802 SrcOpnd = 1;
8803 // If the MMO suggests this isn't a store of a full vector, leave
8804 // things alone. For a built-in, we have to make the change for
8805 // correctness, so if there is a size problem that will be a bug.
8806 if (MMO->getSize() < 16)
8807 return SDValue();
8808 break;
8809 }
8810 case ISD::INTRINSIC_VOID: {
8811 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N);
8812 Chain = Intrin->getChain();
8813 // Intrin->getBasePtr() oddly does not get what we want.
8814 Base = Intrin->getOperand(3);
8815 MMO = Intrin->getMemOperand();
8816 SrcOpnd = 2;
8817 break;
8818 }
8819 }
8820
8821 SDValue Src = N->getOperand(SrcOpnd);
8822 MVT VecTy = Src.getValueType().getSimpleVT();
8823 SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl,
8824 DAG.getVTList(VecTy, MVT::Other), Chain, Src);
8825 DCI.AddToWorklist(Swap.getNode());
8826 Chain = Swap.getValue(1);
8827 SDValue StoreOps[] = { Chain, Swap, Base };
8828 SDValue Store = DAG.getMemIntrinsicNode(PPCISD::STXVD2X, dl,
8829 DAG.getVTList(MVT::Other),
8830 StoreOps, VecTy, MMO);
8831 DCI.AddToWorklist(Store.getNode());
8832 return Store;
8833}
8834
Duncan Sandsdc2dac12008-11-24 14:53:14 +00008835SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
8836 DAGCombinerInfo &DCI) const {
Dan Gohman57c732b2010-04-21 01:34:56 +00008837 const TargetMachine &TM = getTargetMachine();
Chris Lattnerf4184352006-03-01 04:57:39 +00008838 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008839 SDLoc dl(N);
Chris Lattnerf4184352006-03-01 04:57:39 +00008840 switch (N->getOpcode()) {
8841 default: break;
Chris Lattner3c48ea52006-09-19 05:22:59 +00008842 case PPCISD::SHL:
8843 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008844 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008845 return N->getOperand(0);
8846 }
8847 break;
8848 case PPCISD::SRL:
8849 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008850 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008851 return N->getOperand(0);
8852 }
8853 break;
8854 case PPCISD::SRA:
8855 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008856 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008857 C->isAllOnesValue()) // -1 >>s V -> -1.
8858 return N->getOperand(0);
8859 }
8860 break;
Hal Finkel940ab932014-02-28 00:27:01 +00008861 case ISD::SIGN_EXTEND:
8862 case ISD::ZERO_EXTEND:
8863 case ISD::ANY_EXTEND:
8864 return DAGCombineExtBoolTrunc(N, DCI);
8865 case ISD::TRUNCATE:
8866 case ISD::SETCC:
8867 case ISD::SELECT_CC:
8868 return DAGCombineTruncBoolExt(N, DCI);
Chris Lattnerf4184352006-03-01 04:57:39 +00008869 case ISD::SINT_TO_FP:
Hal Finkel5efb9182015-01-06 06:01:57 +00008870 case ISD::UINT_TO_FP:
8871 return combineFPToIntToFP(N, DCI);
Bill Schmidtfae5d712014-12-09 16:35:51 +00008872 case ISD::STORE: {
Chris Lattner27f53452006-03-01 05:50:56 +00008873 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
8874 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerf5b46f72008-01-18 16:54:56 +00008875 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner27f53452006-03-01 05:50:56 +00008876 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson9f944592009-08-11 20:47:22 +00008877 N->getOperand(1).getValueType() == MVT::i32 &&
8878 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008879 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008880 if (Val.getValueType() == MVT::f32) {
8881 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008882 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008883 }
Owen Anderson9f944592009-08-11 20:47:22 +00008884 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008885 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008886
Hal Finkel60c75102013-04-01 15:37:53 +00008887 SDValue Ops[] = {
8888 N->getOperand(0), Val, N->getOperand(2),
8889 DAG.getValueType(N->getOperand(1).getValueType())
8890 };
8891
8892 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00008893 DAG.getVTList(MVT::Other), Ops,
Hal Finkel60c75102013-04-01 15:37:53 +00008894 cast<StoreSDNode>(N)->getMemoryVT(),
8895 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greiff304a7a2008-08-28 21:40:38 +00008896 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008897 return Val;
8898 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008899
Chris Lattnera7976d32006-07-10 20:56:58 +00008900 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman28328db2009-09-25 00:57:30 +00008901 if (cast<StoreSDNode>(N)->isUnindexed() &&
8902 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greiff304a7a2008-08-28 21:40:38 +00008903 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson9f944592009-08-11 20:47:22 +00008904 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkel31d29562013-03-28 19:25:55 +00008905 N->getOperand(1).getValueType() == MVT::i16 ||
8906 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008907 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008908 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008909 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008910 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson9f944592009-08-11 20:47:22 +00008911 if (BSwapOp.getValueType() == MVT::i16)
8912 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnera7976d32006-07-10 20:56:58 +00008913
Dan Gohman48b185d2009-09-25 20:36:54 +00008914 SDValue Ops[] = {
8915 N->getOperand(0), BSwapOp, N->getOperand(2),
8916 DAG.getValueType(N->getOperand(1).getValueType())
8917 };
8918 return
8919 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008920 Ops, cast<StoreSDNode>(N)->getMemoryVT(),
Dan Gohman48b185d2009-09-25 20:36:54 +00008921 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008922 }
Bill Schmidtfae5d712014-12-09 16:35:51 +00008923
8924 // For little endian, VSX stores require generating xxswapd/lxvd2x.
8925 EVT VT = N->getOperand(1).getValueType();
8926 if (VT.isSimple()) {
8927 MVT StoreVT = VT.getSimpleVT();
8928 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
8929 TM.getSubtarget<PPCSubtarget>().isLittleEndian() &&
8930 (StoreVT == MVT::v2f64 || StoreVT == MVT::v2i64 ||
8931 StoreVT == MVT::v4f32 || StoreVT == MVT::v4i32))
8932 return expandVSXStoreForLE(N, DCI);
8933 }
Chris Lattnera7976d32006-07-10 20:56:58 +00008934 break;
Bill Schmidtfae5d712014-12-09 16:35:51 +00008935 }
Hal Finkelcf2e9082013-05-24 23:00:14 +00008936 case ISD::LOAD: {
8937 LoadSDNode *LD = cast<LoadSDNode>(N);
8938 EVT VT = LD->getValueType(0);
Bill Schmidtfae5d712014-12-09 16:35:51 +00008939
8940 // For little endian, VSX loads require generating lxvd2x/xxswapd.
8941 if (VT.isSimple()) {
8942 MVT LoadVT = VT.getSimpleVT();
8943 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
8944 TM.getSubtarget<PPCSubtarget>().isLittleEndian() &&
8945 (LoadVT == MVT::v2f64 || LoadVT == MVT::v2i64 ||
8946 LoadVT == MVT::v4f32 || LoadVT == MVT::v4i32))
8947 return expandVSXLoadForLE(N, DCI);
8948 }
8949
Hal Finkelcf2e9082013-05-24 23:00:14 +00008950 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
8951 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
8952 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
8953 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
Bill Schmidt2d1128a2014-10-17 15:13:38 +00008954 // P8 and later hardware should just use LOAD.
8955 !TM.getSubtarget<PPCSubtarget>().hasP8Vector() &&
Hal Finkel40c34782013-09-15 22:09:58 +00008956 (VT == MVT::v16i8 || VT == MVT::v8i16 ||
8957 VT == MVT::v4i32 || VT == MVT::v4f32) &&
Hal Finkelcf2e9082013-05-24 23:00:14 +00008958 LD->getAlignment() < ABIAlignment) {
8959 // This is a type-legal unaligned Altivec load.
8960 SDValue Chain = LD->getChain();
8961 SDValue Ptr = LD->getBasePtr();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008962 bool isLittleEndian = Subtarget.isLittleEndian();
Hal Finkelcf2e9082013-05-24 23:00:14 +00008963
8964 // This implements the loading of unaligned vectors as described in
8965 // the venerable Apple Velocity Engine overview. Specifically:
8966 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
8967 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
8968 //
8969 // The general idea is to expand a sequence of one or more unaligned
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008970 // loads into an alignment-based permutation-control instruction (lvsl
8971 // or lvsr), a series of regular vector loads (which always truncate
8972 // their input address to an aligned address), and a series of
8973 // permutations. The results of these permutations are the requested
8974 // loaded values. The trick is that the last "extra" load is not taken
8975 // from the address you might suspect (sizeof(vector) bytes after the
8976 // last requested load), but rather sizeof(vector) - 1 bytes after the
8977 // last requested vector. The point of this is to avoid a page fault if
8978 // the base address happened to be aligned. This works because if the
8979 // base address is aligned, then adding less than a full vector length
8980 // will cause the last vector in the sequence to be (re)loaded.
8981 // Otherwise, the next vector will be fetched as you might suspect was
8982 // necessary.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008983
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008984 // We might be able to reuse the permutation generation from
Hal Finkelcf2e9082013-05-24 23:00:14 +00008985 // a different base address offset from this one by an aligned amount.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008986 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
8987 // optimization later.
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008988 Intrinsic::ID Intr = (isLittleEndian ?
8989 Intrinsic::ppc_altivec_lvsr :
8990 Intrinsic::ppc_altivec_lvsl);
8991 SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, MVT::v16i8);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008992
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008993 // Create the new MMO for the new base load. It is like the original MMO,
8994 // but represents an area in memory almost twice the vector size centered
8995 // on the original address. If the address is unaligned, we might start
8996 // reading up to (sizeof(vector)-1) bytes below the address of the
8997 // original unaligned load.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008998 MachineFunction &MF = DAG.getMachineFunction();
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008999 MachineMemOperand *BaseMMO =
9000 MF.getMachineMemOperand(LD->getMemOperand(),
9001 -LD->getMemoryVT().getStoreSize()+1,
9002 2*LD->getMemoryVT().getStoreSize()-1);
9003
9004 // Create the new base load.
9005 SDValue LDXIntID = DAG.getTargetConstant(Intrinsic::ppc_altivec_lvx,
9006 getPointerTy());
9007 SDValue BaseLoadOps[] = { Chain, LDXIntID, Ptr };
9008 SDValue BaseLoad =
9009 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
9010 DAG.getVTList(MVT::v4i32, MVT::Other),
9011 BaseLoadOps, MVT::v4i32, BaseMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +00009012
9013 // Note that the value of IncOffset (which is provided to the next
9014 // load's pointer info offset value, and thus used to calculate the
9015 // alignment), and the value of IncValue (which is actually used to
9016 // increment the pointer value) are different! This is because we
9017 // require the next load to appear to be aligned, even though it
9018 // is actually offset from the base pointer by a lesser amount.
9019 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel7d8a6912013-05-26 18:08:30 +00009020 int IncValue = IncOffset;
9021
9022 // Walk (both up and down) the chain looking for another load at the real
9023 // (aligned) offset (the alignment of the other load does not matter in
9024 // this case). If found, then do not use the offset reduction trick, as
9025 // that will prevent the loads from being later combined (as they would
9026 // otherwise be duplicates).
9027 if (!findConsecutiveLoad(LD, DAG))
9028 --IncValue;
9029
Hal Finkelcf2e9082013-05-24 23:00:14 +00009030 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
9031 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
9032
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00009033 MachineMemOperand *ExtraMMO =
9034 MF.getMachineMemOperand(LD->getMemOperand(),
9035 1, 2*LD->getMemoryVT().getStoreSize()-1);
9036 SDValue ExtraLoadOps[] = { Chain, LDXIntID, Ptr };
Hal Finkelcf2e9082013-05-24 23:00:14 +00009037 SDValue ExtraLoad =
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00009038 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
9039 DAG.getVTList(MVT::v4i32, MVT::Other),
9040 ExtraLoadOps, MVT::v4i32, ExtraMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +00009041
9042 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
9043 BaseLoad.getValue(1), ExtraLoad.getValue(1));
9044
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00009045 // Because vperm has a big-endian bias, we must reverse the order
9046 // of the input vectors and complement the permute control vector
9047 // when generating little endian code. We have already handled the
9048 // latter by using lvsr instead of lvsl, so just reverse BaseLoad
9049 // and ExtraLoad here.
9050 SDValue Perm;
9051 if (isLittleEndian)
9052 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
9053 ExtraLoad, BaseLoad, PermCntl, DAG, dl);
9054 else
9055 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
9056 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
Hal Finkelcf2e9082013-05-24 23:00:14 +00009057
9058 if (VT != MVT::v4i32)
9059 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
9060
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00009061 // The output of the permutation is our loaded result, the TokenFactor is
9062 // our new chain.
9063 DCI.CombineTo(N, Perm, TF);
Hal Finkelcf2e9082013-05-24 23:00:14 +00009064 return SDValue(N, 0);
9065 }
9066 }
9067 break;
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00009068 case ISD::INTRINSIC_WO_CHAIN: {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009069 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00009070 Intrinsic::ID Intr = (isLittleEndian ?
9071 Intrinsic::ppc_altivec_lvsr :
9072 Intrinsic::ppc_altivec_lvsl);
9073 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() == Intr &&
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00009074 N->getOperand(1)->getOpcode() == ISD::ADD) {
9075 SDValue Add = N->getOperand(1);
9076
9077 if (DAG.MaskedValueIsZero(Add->getOperand(1),
9078 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
9079 Add.getValueType().getScalarType().getSizeInBits()))) {
9080 SDNode *BasePtr = Add->getOperand(0).getNode();
9081 for (SDNode::use_iterator UI = BasePtr->use_begin(),
9082 UE = BasePtr->use_end(); UI != UE; ++UI) {
9083 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
9084 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00009085 Intr) {
9086 // We've found another LVSL/LVSR, and this address is an aligned
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00009087 // multiple of that one. The results will be the same, so use the
9088 // one we've just found instead.
9089
9090 return SDValue(*UI, 0);
9091 }
9092 }
9093 }
9094 }
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00009095 }
Hal Finkelc3cfbf82013-09-13 20:09:02 +00009096
9097 break;
Bill Schmidtfae5d712014-12-09 16:35:51 +00009098 case ISD::INTRINSIC_W_CHAIN: {
9099 // For little endian, VSX loads require generating lxvd2x/xxswapd.
9100 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
9101 TM.getSubtarget<PPCSubtarget>().isLittleEndian()) {
9102 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
9103 default:
9104 break;
9105 case Intrinsic::ppc_vsx_lxvw4x:
9106 case Intrinsic::ppc_vsx_lxvd2x:
9107 return expandVSXLoadForLE(N, DCI);
9108 }
9109 }
9110 break;
9111 }
9112 case ISD::INTRINSIC_VOID: {
9113 // For little endian, VSX stores require generating xxswapd/stxvd2x.
9114 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
9115 TM.getSubtarget<PPCSubtarget>().isLittleEndian()) {
9116 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
9117 default:
9118 break;
9119 case Intrinsic::ppc_vsx_stxvw4x:
9120 case Intrinsic::ppc_vsx_stxvd2x:
9121 return expandVSXStoreForLE(N, DCI);
9122 }
9123 }
9124 break;
9125 }
Chris Lattnera7976d32006-07-10 20:56:58 +00009126 case ISD::BSWAP:
9127 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greiff304a7a2008-08-28 21:40:38 +00009128 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnera7976d32006-07-10 20:56:58 +00009129 N->getOperand(0).hasOneUse() &&
Hal Finkel31d29562013-03-28 19:25:55 +00009130 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
9131 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00009132 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00009133 N->getValueType(0) == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009134 SDValue Load = N->getOperand(0);
Evan Chenge71fe34d2006-10-09 20:57:25 +00009135 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnera7976d32006-07-10 20:56:58 +00009136 // Create the byte-swapping load.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009137 SDValue Ops[] = {
Evan Chenge71fe34d2006-10-09 20:57:25 +00009138 LD->getChain(), // Chain
9139 LD->getBasePtr(), // Ptr
Chris Lattnerd66f14e2006-08-11 17:18:05 +00009140 DAG.getValueType(N->getValueType(0)) // VT
9141 };
Dan Gohman48b185d2009-09-25 20:36:54 +00009142 SDValue BSLoad =
9143 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkel31d29562013-03-28 19:25:55 +00009144 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
9145 MVT::i64 : MVT::i32, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00009146 Ops, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00009147
Scott Michelcf0da6c2009-02-17 22:15:04 +00009148 // If this is an i16 load, insert the truncate.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009149 SDValue ResVal = BSLoad;
Owen Anderson9f944592009-08-11 20:47:22 +00009150 if (N->getValueType(0) == MVT::i16)
9151 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelcf0da6c2009-02-17 22:15:04 +00009152
Chris Lattnera7976d32006-07-10 20:56:58 +00009153 // First, combine the bswap away. This makes the value produced by the
9154 // load dead.
9155 DCI.CombineTo(N, ResVal);
9156
9157 // Next, combine the load away, we give it a bogus result value but a real
9158 // chain result. The result value is dead because the bswap is dead.
Gabor Greiff304a7a2008-08-28 21:40:38 +00009159 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelcf0da6c2009-02-17 22:15:04 +00009160
Chris Lattnera7976d32006-07-10 20:56:58 +00009161 // Return N so it doesn't get rechecked!
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009162 return SDValue(N, 0);
Chris Lattnera7976d32006-07-10 20:56:58 +00009163 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009164
Chris Lattner27f53452006-03-01 05:50:56 +00009165 break;
Chris Lattnerd4058a52006-03-31 06:02:07 +00009166 case PPCISD::VCMP: {
9167 // If a VCMPo node already exists with exactly the same operands as this
9168 // node, use its result instead of this node (VCMPo computes both a CR6 and
9169 // a normal output).
9170 //
9171 if (!N->getOperand(0).hasOneUse() &&
9172 !N->getOperand(1).hasOneUse() &&
9173 !N->getOperand(2).hasOneUse()) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00009174
Chris Lattnerd4058a52006-03-31 06:02:07 +00009175 // Scan all of the users of the LHS, looking for VCMPo's that match.
Craig Topper062a2ba2014-04-25 05:30:21 +00009176 SDNode *VCMPoNode = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009177
Gabor Greiff304a7a2008-08-28 21:40:38 +00009178 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattnerd4058a52006-03-31 06:02:07 +00009179 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
9180 UI != E; ++UI)
Dan Gohman91e5dcb2008-07-27 20:43:25 +00009181 if (UI->getOpcode() == PPCISD::VCMPo &&
9182 UI->getOperand(1) == N->getOperand(1) &&
9183 UI->getOperand(2) == N->getOperand(2) &&
9184 UI->getOperand(0) == N->getOperand(0)) {
9185 VCMPoNode = *UI;
Chris Lattnerd4058a52006-03-31 06:02:07 +00009186 break;
9187 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009188
Chris Lattner518834c2006-04-18 18:28:22 +00009189 // If there is no VCMPo node, or if the flag value has a single use, don't
9190 // transform this.
9191 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
9192 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009193
9194 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner518834c2006-04-18 18:28:22 +00009195 // chain, this transformation is more complex. Note that multiple things
9196 // could use the value result, which we should ignore.
Craig Topper062a2ba2014-04-25 05:30:21 +00009197 SDNode *FlagUser = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009198 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Craig Topper062a2ba2014-04-25 05:30:21 +00009199 FlagUser == nullptr; ++UI) {
Chris Lattner518834c2006-04-18 18:28:22 +00009200 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman91e5dcb2008-07-27 20:43:25 +00009201 SDNode *User = *UI;
Chris Lattner518834c2006-04-18 18:28:22 +00009202 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009203 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner518834c2006-04-18 18:28:22 +00009204 FlagUser = User;
9205 break;
9206 }
9207 }
9208 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009209
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00009210 // If the user is a MFOCRF instruction, we know this is safe.
9211 // Otherwise we give up for right now.
9212 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009213 return SDValue(VCMPoNode, 0);
Chris Lattnerd4058a52006-03-31 06:02:07 +00009214 }
9215 break;
9216 }
Hal Finkel940ab932014-02-28 00:27:01 +00009217 case ISD::BRCOND: {
9218 SDValue Cond = N->getOperand(1);
9219 SDValue Target = N->getOperand(2);
9220
9221 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
9222 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() ==
9223 Intrinsic::ppc_is_decremented_ctr_nonzero) {
9224
9225 // We now need to make the intrinsic dead (it cannot be instruction
9226 // selected).
9227 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0));
9228 assert(Cond.getNode()->hasOneUse() &&
9229 "Counter decrement has more than one use");
9230
9231 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other,
9232 N->getOperand(0), Target);
9233 }
9234 }
9235 break;
Chris Lattner9754d142006-04-18 17:59:36 +00009236 case ISD::BR_CC: {
9237 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00009238 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner9754d142006-04-18 17:59:36 +00009239 // lowering is done pre-legalize, because the legalizer lowers the predicate
9240 // compare down to code that is difficult to reassemble.
9241 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009242 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkel25c19922013-05-15 21:37:41 +00009243
9244 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
9245 // value. If so, pass-through the AND to get to the intrinsic.
9246 if (LHS.getOpcode() == ISD::AND &&
9247 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
9248 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
9249 Intrinsic::ppc_is_decremented_ctr_nonzero &&
9250 isa<ConstantSDNode>(LHS.getOperand(1)) &&
9251 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
9252 isZero())
9253 LHS = LHS.getOperand(0);
9254
9255 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
9256 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
9257 Intrinsic::ppc_is_decremented_ctr_nonzero &&
9258 isa<ConstantSDNode>(RHS)) {
9259 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
9260 "Counter decrement comparison is not EQ or NE");
9261
9262 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
9263 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
9264 (CC == ISD::SETNE && !Val);
9265
9266 // We now need to make the intrinsic dead (it cannot be instruction
9267 // selected).
9268 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
9269 assert(LHS.getNode()->hasOneUse() &&
9270 "Counter decrement has more than one use");
9271
9272 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
9273 N->getOperand(0), N->getOperand(4));
9274 }
9275
Chris Lattner9754d142006-04-18 17:59:36 +00009276 int CompareOpc;
9277 bool isDot;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009278
Chris Lattner9754d142006-04-18 17:59:36 +00009279 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
9280 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
9281 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
9282 assert(isDot && "Can't compare against a vector result!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00009283
Chris Lattner9754d142006-04-18 17:59:36 +00009284 // If this is a comparison against something other than 0/1, then we know
9285 // that the condition is never/always true.
Dan Gohmaneffb8942008-09-12 16:56:44 +00009286 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00009287 if (Val != 0 && Val != 1) {
9288 if (CC == ISD::SETEQ) // Cond never true, remove branch.
9289 return N->getOperand(0);
9290 // Always !=, turn it into an unconditional branch.
Owen Anderson9f944592009-08-11 20:47:22 +00009291 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner9754d142006-04-18 17:59:36 +00009292 N->getOperand(0), N->getOperand(4));
9293 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009294
Chris Lattner9754d142006-04-18 17:59:36 +00009295 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00009296
Chris Lattner9754d142006-04-18 17:59:36 +00009297 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009298 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00009299 LHS.getOperand(2), // LHS of compare
9300 LHS.getOperand(3), // RHS of compare
Owen Anderson9f944592009-08-11 20:47:22 +00009301 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00009302 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00009303 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00009304 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00009305
Chris Lattner9754d142006-04-18 17:59:36 +00009306 // Unpack the result based on how the target uses it.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009307 PPC::Predicate CompOpc;
Dan Gohmaneffb8942008-09-12 16:56:44 +00009308 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner9754d142006-04-18 17:59:36 +00009309 default: // Can't happen, don't crash on invalid number though.
9310 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009311 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner9754d142006-04-18 17:59:36 +00009312 break;
9313 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009314 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner9754d142006-04-18 17:59:36 +00009315 break;
9316 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009317 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner9754d142006-04-18 17:59:36 +00009318 break;
9319 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009320 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner9754d142006-04-18 17:59:36 +00009321 break;
9322 }
9323
Owen Anderson9f944592009-08-11 20:47:22 +00009324 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
9325 DAG.getConstant(CompOpc, MVT::i32),
9326 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner9754d142006-04-18 17:59:36 +00009327 N->getOperand(4), CompNode.getValue(1));
9328 }
9329 break;
9330 }
Chris Lattnerf4184352006-03-01 04:57:39 +00009331 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009332
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009333 return SDValue();
Chris Lattnerf4184352006-03-01 04:57:39 +00009334}
9335
Hal Finkel13d104b2014-12-11 18:37:52 +00009336SDValue
9337PPCTargetLowering::BuildSDIVPow2(SDNode *N, const APInt &Divisor,
9338 SelectionDAG &DAG,
9339 std::vector<SDNode *> *Created) const {
9340 // fold (sdiv X, pow2)
9341 EVT VT = N->getValueType(0);
Hal Finkel04b16b52014-12-23 08:38:50 +00009342 if (VT == MVT::i64 && !Subtarget.isPPC64())
9343 return SDValue();
Hal Finkel13d104b2014-12-11 18:37:52 +00009344 if ((VT != MVT::i32 && VT != MVT::i64) ||
9345 !(Divisor.isPowerOf2() || (-Divisor).isPowerOf2()))
9346 return SDValue();
9347
9348 SDLoc DL(N);
9349 SDValue N0 = N->getOperand(0);
9350
9351 bool IsNegPow2 = (-Divisor).isPowerOf2();
9352 unsigned Lg2 = (IsNegPow2 ? -Divisor : Divisor).countTrailingZeros();
9353 SDValue ShiftAmt = DAG.getConstant(Lg2, VT);
9354
9355 SDValue Op = DAG.getNode(PPCISD::SRA_ADDZE, DL, VT, N0, ShiftAmt);
9356 if (Created)
9357 Created->push_back(Op.getNode());
9358
9359 if (IsNegPow2) {
9360 Op = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, VT), Op);
9361 if (Created)
9362 Created->push_back(Op.getNode());
9363 }
9364
9365 return Op;
9366}
9367
Chris Lattner4211ca92006-04-14 06:01:58 +00009368//===----------------------------------------------------------------------===//
9369// Inline Assembly Support
9370//===----------------------------------------------------------------------===//
9371
Jay Foada0653a32014-05-14 21:14:37 +00009372void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
9373 APInt &KnownZero,
9374 APInt &KnownOne,
9375 const SelectionDAG &DAG,
9376 unsigned Depth) const {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00009377 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerc5287c02006-04-02 06:26:07 +00009378 switch (Op.getOpcode()) {
9379 default: break;
Chris Lattnera7976d32006-07-10 20:56:58 +00009380 case PPCISD::LBRX: {
9381 // lhbrx is known to have the top bits cleared out.
Dan Gohmana5fc0352009-09-27 23:17:47 +00009382 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnera7976d32006-07-10 20:56:58 +00009383 KnownZero = 0xFFFF0000;
9384 break;
9385 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00009386 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmaneffb8942008-09-12 16:56:44 +00009387 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerc5287c02006-04-02 06:26:07 +00009388 default: break;
9389 case Intrinsic::ppc_altivec_vcmpbfp_p:
9390 case Intrinsic::ppc_altivec_vcmpeqfp_p:
9391 case Intrinsic::ppc_altivec_vcmpequb_p:
9392 case Intrinsic::ppc_altivec_vcmpequh_p:
9393 case Intrinsic::ppc_altivec_vcmpequw_p:
9394 case Intrinsic::ppc_altivec_vcmpgefp_p:
9395 case Intrinsic::ppc_altivec_vcmpgtfp_p:
9396 case Intrinsic::ppc_altivec_vcmpgtsb_p:
9397 case Intrinsic::ppc_altivec_vcmpgtsh_p:
9398 case Intrinsic::ppc_altivec_vcmpgtsw_p:
9399 case Intrinsic::ppc_altivec_vcmpgtub_p:
9400 case Intrinsic::ppc_altivec_vcmpgtuh_p:
9401 case Intrinsic::ppc_altivec_vcmpgtuw_p:
9402 KnownZero = ~1U; // All bits but the low one are known to be zero.
9403 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009404 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00009405 }
9406 }
9407}
9408
Hal Finkel57725662015-01-03 17:58:24 +00009409unsigned PPCTargetLowering::getPrefLoopAlignment(MachineLoop *ML) const {
9410 switch (Subtarget.getDarwinDirective()) {
9411 default: break;
9412 case PPC::DIR_970:
9413 case PPC::DIR_PWR4:
9414 case PPC::DIR_PWR5:
9415 case PPC::DIR_PWR5X:
9416 case PPC::DIR_PWR6:
9417 case PPC::DIR_PWR6X:
9418 case PPC::DIR_PWR7:
9419 case PPC::DIR_PWR8: {
9420 if (!ML)
9421 break;
9422
9423 const PPCInstrInfo *TII =
9424 static_cast<const PPCInstrInfo *>(getTargetMachine().getSubtargetImpl()->
9425 getInstrInfo());
9426
9427 // For small loops (between 5 and 8 instructions), align to a 32-byte
9428 // boundary so that the entire loop fits in one instruction-cache line.
9429 uint64_t LoopSize = 0;
9430 for (auto I = ML->block_begin(), IE = ML->block_end(); I != IE; ++I)
9431 for (auto J = (*I)->begin(), JE = (*I)->end(); J != JE; ++J)
9432 LoopSize += TII->GetInstSizeInBytes(J);
9433
9434 if (LoopSize > 16 && LoopSize <= 32)
9435 return 5;
9436
9437 break;
9438 }
9439 }
9440
9441 return TargetLowering::getPrefLoopAlignment(ML);
9442}
Chris Lattnerc5287c02006-04-02 06:26:07 +00009443
Chris Lattnerd6855142007-03-25 02:14:49 +00009444/// getConstraintType - Given a constraint, return the type of
Chris Lattner203b2f12006-02-07 20:16:30 +00009445/// constraint it is for this target.
Scott Michelcf0da6c2009-02-17 22:15:04 +00009446PPCTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00009447PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
9448 if (Constraint.size() == 1) {
9449 switch (Constraint[0]) {
9450 default: break;
9451 case 'b':
9452 case 'r':
9453 case 'f':
9454 case 'v':
9455 case 'y':
9456 return C_RegisterClass;
Hal Finkel4f24c622012-11-05 18:18:42 +00009457 case 'Z':
9458 // FIXME: While Z does indicate a memory constraint, it specifically
9459 // indicates an r+r address (used in conjunction with the 'y' modifier
9460 // in the replacement string). Currently, we're forcing the base
9461 // register to be r0 in the asm printer (which is interpreted as zero)
9462 // and forming the complete address in the second register. This is
9463 // suboptimal.
9464 return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +00009465 }
Hal Finkel6aca2372014-03-02 18:23:39 +00009466 } else if (Constraint == "wc") { // individual CR bits.
9467 return C_RegisterClass;
Hal Finkel27774d92014-03-13 07:58:58 +00009468 } else if (Constraint == "wa" || Constraint == "wd" ||
9469 Constraint == "wf" || Constraint == "ws") {
9470 return C_RegisterClass; // VSX registers.
Chris Lattnerd6855142007-03-25 02:14:49 +00009471 }
9472 return TargetLowering::getConstraintType(Constraint);
Chris Lattner203b2f12006-02-07 20:16:30 +00009473}
9474
John Thompsone8360b72010-10-29 17:29:13 +00009475/// Examine constraint type and operand type and determine a weight value.
9476/// This object must already have been set up with the operand type
9477/// and the current alternative constraint selected.
9478TargetLowering::ConstraintWeight
9479PPCTargetLowering::getSingleConstraintMatchWeight(
9480 AsmOperandInfo &info, const char *constraint) const {
9481 ConstraintWeight weight = CW_Invalid;
9482 Value *CallOperandVal = info.CallOperandVal;
9483 // If we don't have a value, we can't do a match,
9484 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00009485 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00009486 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00009487 Type *type = CallOperandVal->getType();
Hal Finkel6aca2372014-03-02 18:23:39 +00009488
John Thompsone8360b72010-10-29 17:29:13 +00009489 // Look at the constraint type.
Hal Finkel6aca2372014-03-02 18:23:39 +00009490 if (StringRef(constraint) == "wc" && type->isIntegerTy(1))
9491 return CW_Register; // an individual CR bit.
Hal Finkel27774d92014-03-13 07:58:58 +00009492 else if ((StringRef(constraint) == "wa" ||
9493 StringRef(constraint) == "wd" ||
9494 StringRef(constraint) == "wf") &&
9495 type->isVectorTy())
9496 return CW_Register;
9497 else if (StringRef(constraint) == "ws" && type->isDoubleTy())
9498 return CW_Register;
Hal Finkel6aca2372014-03-02 18:23:39 +00009499
John Thompsone8360b72010-10-29 17:29:13 +00009500 switch (*constraint) {
9501 default:
9502 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
9503 break;
9504 case 'b':
9505 if (type->isIntegerTy())
9506 weight = CW_Register;
9507 break;
9508 case 'f':
9509 if (type->isFloatTy())
9510 weight = CW_Register;
9511 break;
9512 case 'd':
9513 if (type->isDoubleTy())
9514 weight = CW_Register;
9515 break;
9516 case 'v':
9517 if (type->isVectorTy())
9518 weight = CW_Register;
9519 break;
9520 case 'y':
9521 weight = CW_Register;
9522 break;
Hal Finkel4f24c622012-11-05 18:18:42 +00009523 case 'Z':
9524 weight = CW_Memory;
9525 break;
John Thompsone8360b72010-10-29 17:29:13 +00009526 }
9527 return weight;
9528}
9529
Scott Michelcf0da6c2009-02-17 22:15:04 +00009530std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +00009531PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00009532 MVT VT) const {
Chris Lattner01513612006-01-31 19:20:21 +00009533 if (Constraint.size() == 1) {
Chris Lattner584a11a2006-11-02 01:44:04 +00009534 // GCC RS6000 Constraint Letters
9535 switch (Constraint[0]) {
9536 case 'b': // R1-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009537 if (VT == MVT::i64 && Subtarget.isPPC64())
Hal Finkel638a9fa2013-03-19 18:51:05 +00009538 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
9539 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009540 case 'r': // R0-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009541 if (VT == MVT::i64 && Subtarget.isPPC64())
Craig Topperabadc662012-04-20 06:31:50 +00009542 return std::make_pair(0U, &PPC::G8RCRegClass);
9543 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009544 case 'f':
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00009545 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperabadc662012-04-20 06:31:50 +00009546 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00009547 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperabadc662012-04-20 06:31:50 +00009548 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009549 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009550 case 'v':
Craig Topperabadc662012-04-20 06:31:50 +00009551 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009552 case 'y': // crrc
Craig Topperabadc662012-04-20 06:31:50 +00009553 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00009554 }
Hal Finkel6aca2372014-03-02 18:23:39 +00009555 } else if (Constraint == "wc") { // an individual CR bit.
9556 return std::make_pair(0U, &PPC::CRBITRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +00009557 } else if (Constraint == "wa" || Constraint == "wd" ||
Hal Finkel19be5062014-03-29 05:29:01 +00009558 Constraint == "wf") {
Hal Finkel27774d92014-03-13 07:58:58 +00009559 return std::make_pair(0U, &PPC::VSRCRegClass);
Hal Finkel19be5062014-03-29 05:29:01 +00009560 } else if (Constraint == "ws") {
9561 return std::make_pair(0U, &PPC::VSFRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00009562 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009563
Hal Finkelb176acb2013-08-03 12:25:10 +00009564 std::pair<unsigned, const TargetRegisterClass*> R =
9565 TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
9566
9567 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
9568 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
9569 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
9570 // register.
9571 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
9572 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009573 if (R.first && VT == MVT::i64 && Subtarget.isPPC64() &&
Hal Finkelb176acb2013-08-03 12:25:10 +00009574 PPC::GPRCRegClass.contains(R.first)) {
Eric Christopherd9134482014-08-04 21:25:23 +00009575 const TargetRegisterInfo *TRI =
9576 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
Hal Finkelb176acb2013-08-03 12:25:10 +00009577 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkelb3ca00d2013-08-14 20:05:04 +00009578 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkelb176acb2013-08-03 12:25:10 +00009579 &PPC::G8RCRegClass);
9580 }
9581
Hal Finkelaa10b3c2014-12-08 22:54:22 +00009582 // GCC accepts 'cc' as an alias for 'cr0', and we need to do the same.
9583 if (!R.second && StringRef("{cc}").equals_lower(Constraint)) {
9584 R.first = PPC::CR0;
9585 R.second = &PPC::CRRCRegClass;
9586 }
9587
Hal Finkelb176acb2013-08-03 12:25:10 +00009588 return R;
Chris Lattner01513612006-01-31 19:20:21 +00009589}
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009590
Chris Lattner584a11a2006-11-02 01:44:04 +00009591
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009592/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +00009593/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher0713a9d2011-06-08 23:55:35 +00009594void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00009595 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009596 std::vector<SDValue>&Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00009597 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00009598 SDValue Result;
Eric Christopher0713a9d2011-06-08 23:55:35 +00009599
Eric Christopherde9399b2011-06-02 23:16:42 +00009600 // Only support length 1 constraints.
9601 if (Constraint.length() > 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +00009602
Eric Christopherde9399b2011-06-02 23:16:42 +00009603 char Letter = Constraint[0];
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009604 switch (Letter) {
9605 default: break;
9606 case 'I':
9607 case 'J':
9608 case 'K':
9609 case 'L':
9610 case 'M':
9611 case 'N':
9612 case 'O':
9613 case 'P': {
Chris Lattner0b7472d2007-05-15 01:31:05 +00009614 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009615 if (!CST) return; // Must be an immediate to match.
Hal Finkelc91fc112014-12-03 09:37:50 +00009616 int64_t Value = CST->getSExtValue();
9617 EVT TCVT = MVT::i64; // All constants taken to be 64 bits so that negative
9618 // numbers are printed as such.
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009619 switch (Letter) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009620 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009621 case 'I': // "I" is a signed 16-bit constant.
Hal Finkelc91fc112014-12-03 09:37:50 +00009622 if (isInt<16>(Value))
9623 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009624 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009625 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
Hal Finkelc91fc112014-12-03 09:37:50 +00009626 if (isShiftedUInt<16, 16>(Value))
9627 Result = DAG.getTargetConstant(Value, TCVT);
9628 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009629 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Hal Finkelc91fc112014-12-03 09:37:50 +00009630 if (isShiftedInt<16, 16>(Value))
9631 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009632 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009633 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Hal Finkelc91fc112014-12-03 09:37:50 +00009634 if (isUInt<16>(Value))
9635 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009636 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009637 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009638 if (Value > 31)
Hal Finkelc91fc112014-12-03 09:37:50 +00009639 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009640 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009641 case 'N': // "N" is a positive constant that is an exact power of two.
Hal Finkelc91fc112014-12-03 09:37:50 +00009642 if (Value > 0 && isPowerOf2_64(Value))
9643 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009644 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009645 case 'O': // "O" is the constant zero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009646 if (Value == 0)
Hal Finkelc91fc112014-12-03 09:37:50 +00009647 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009648 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009649 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Hal Finkelc91fc112014-12-03 09:37:50 +00009650 if (isInt<16>(-Value))
9651 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009652 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009653 }
9654 break;
9655 }
9656 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009657
Gabor Greiff304a7a2008-08-28 21:40:38 +00009658 if (Result.getNode()) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009659 Ops.push_back(Result);
9660 return;
9661 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009662
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009663 // Handle standard constraint letters.
Eric Christopherde9399b2011-06-02 23:16:42 +00009664 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009665}
Evan Cheng2dd2c652006-03-13 23:20:37 +00009666
Chris Lattner1eb94d92007-03-30 23:15:24 +00009667// isLegalAddressingMode - Return true if the addressing mode represented
9668// by AM is legal for this target, for a load/store of the specified type.
Scott Michelcf0da6c2009-02-17 22:15:04 +00009669bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +00009670 Type *Ty) const {
Chris Lattner1eb94d92007-03-30 23:15:24 +00009671 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelcf0da6c2009-02-17 22:15:04 +00009672
Chris Lattner1eb94d92007-03-30 23:15:24 +00009673 // PPC allows a sign-extended 16-bit immediate field.
9674 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
9675 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009676
Chris Lattner1eb94d92007-03-30 23:15:24 +00009677 // No global is ever allowed as a base.
9678 if (AM.BaseGV)
9679 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009680
9681 // PPC only support r+r,
Chris Lattner1eb94d92007-03-30 23:15:24 +00009682 switch (AM.Scale) {
9683 case 0: // "r+i" or just "i", depending on HasBaseReg.
9684 break;
9685 case 1:
9686 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
9687 return false;
9688 // Otherwise we have r+r or r+i.
9689 break;
9690 case 2:
9691 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
9692 return false;
9693 // Allow 2*r as r+r.
9694 break;
Chris Lattner19ccd622007-04-09 22:10:05 +00009695 default:
9696 // No other scales are supported.
9697 return false;
Chris Lattner1eb94d92007-03-30 23:15:24 +00009698 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009699
Chris Lattner1eb94d92007-03-30 23:15:24 +00009700 return true;
9701}
9702
Dan Gohman21cea8a2010-04-17 15:26:15 +00009703SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
9704 SelectionDAG &DAG) const {
Evan Cheng168ced92010-05-22 01:47:14 +00009705 MachineFunction &MF = DAG.getMachineFunction();
9706 MachineFrameInfo *MFI = MF.getFrameInfo();
9707 MFI->setReturnAddressIsTaken(true);
9708
Bill Wendling908bf812014-01-06 00:43:20 +00009709 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009710 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009711
Andrew Trickef9de2a2013-05-25 02:42:55 +00009712 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009713 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf6a81562007-12-08 06:59:59 +00009714
Dale Johannesen81bfca72010-05-03 22:59:34 +00009715 // Make sure the function does not optimize away the store of the RA to
9716 // the stack.
Chris Lattnerf6a81562007-12-08 06:59:59 +00009717 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009718 FuncInfo->setLRStoreRequired();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009719 bool isPPC64 = Subtarget.isPPC64();
9720 bool isDarwinABI = Subtarget.isDarwinABI();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009721
9722 if (Depth > 0) {
9723 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9724 SDValue Offset =
Wesley Peck527da1b2010-11-23 03:31:01 +00009725
Anton Korobeynikov2f931282011-01-10 12:39:04 +00009726 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen81bfca72010-05-03 22:59:34 +00009727 isPPC64? MVT::i64 : MVT::i32);
9728 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
9729 DAG.getNode(ISD::ADD, dl, getPointerTy(),
9730 FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009731 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009732 }
Chris Lattnerf6a81562007-12-08 06:59:59 +00009733
Chris Lattnerf6a81562007-12-08 06:59:59 +00009734 // Just load the return address off the stack.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009735 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009736 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009737 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerf6a81562007-12-08 06:59:59 +00009738}
9739
Dan Gohman21cea8a2010-04-17 15:26:15 +00009740SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
9741 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00009742 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009743 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00009744
Owen Anderson53aa7a92009-08-10 22:56:29 +00009745 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00009746 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009747
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009748 MachineFunction &MF = DAG.getMachineFunction();
9749 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009750 MFI->setFrameAddressIsTaken(true);
Hal Finkelaa03c032013-03-21 19:03:19 +00009751
9752 // Naked functions never have a frame pointer, and so we use r1. For all
9753 // other functions, this decision must be delayed until during PEI.
9754 unsigned FrameReg;
9755 if (MF.getFunction()->getAttributes().hasAttribute(
9756 AttributeSet::FunctionIndex, Attribute::Naked))
9757 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
9758 else
9759 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
9760
Dale Johannesen81bfca72010-05-03 22:59:34 +00009761 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
9762 PtrVT);
9763 while (Depth--)
9764 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009765 FrameAddr, MachinePointerInfo(), false, false,
9766 false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009767 return FrameAddr;
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009768}
Dan Gohmanc14e5222008-10-21 03:41:46 +00009769
Hal Finkel0d8db462014-05-11 19:29:11 +00009770// FIXME? Maybe this could be a TableGen attribute on some registers and
9771// this table could be generated automatically from RegInfo.
9772unsigned PPCTargetLowering::getRegisterByName(const char* RegName,
9773 EVT VT) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009774 bool isPPC64 = Subtarget.isPPC64();
9775 bool isDarwinABI = Subtarget.isDarwinABI();
Hal Finkel0d8db462014-05-11 19:29:11 +00009776
9777 if ((isPPC64 && VT != MVT::i64 && VT != MVT::i32) ||
9778 (!isPPC64 && VT != MVT::i32))
9779 report_fatal_error("Invalid register global variable type");
9780
9781 bool is64Bit = isPPC64 && VT == MVT::i64;
9782 unsigned Reg = StringSwitch<unsigned>(RegName)
9783 .Case("r1", is64Bit ? PPC::X1 : PPC::R1)
9784 .Case("r2", isDarwinABI ? 0 : (is64Bit ? PPC::X2 : PPC::R2))
9785 .Case("r13", (!isPPC64 && isDarwinABI) ? 0 :
9786 (is64Bit ? PPC::X13 : PPC::R13))
9787 .Default(0);
9788
9789 if (Reg)
9790 return Reg;
9791 report_fatal_error("Invalid register name global variable");
9792}
9793
Dan Gohmanc14e5222008-10-21 03:41:46 +00009794bool
9795PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
9796 // The PowerPC target isn't yet aware of offsets.
9797 return false;
9798}
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009799
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009800bool PPCTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
9801 const CallInst &I,
9802 unsigned Intrinsic) const {
9803
9804 switch (Intrinsic) {
9805 case Intrinsic::ppc_altivec_lvx:
9806 case Intrinsic::ppc_altivec_lvxl:
9807 case Intrinsic::ppc_altivec_lvebx:
9808 case Intrinsic::ppc_altivec_lvehx:
Bill Schmidt72954782014-11-12 04:19:40 +00009809 case Intrinsic::ppc_altivec_lvewx:
9810 case Intrinsic::ppc_vsx_lxvd2x:
9811 case Intrinsic::ppc_vsx_lxvw4x: {
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009812 EVT VT;
9813 switch (Intrinsic) {
9814 case Intrinsic::ppc_altivec_lvebx:
9815 VT = MVT::i8;
9816 break;
9817 case Intrinsic::ppc_altivec_lvehx:
9818 VT = MVT::i16;
9819 break;
9820 case Intrinsic::ppc_altivec_lvewx:
9821 VT = MVT::i32;
9822 break;
Bill Schmidt72954782014-11-12 04:19:40 +00009823 case Intrinsic::ppc_vsx_lxvd2x:
9824 VT = MVT::v2f64;
9825 break;
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009826 default:
9827 VT = MVT::v4i32;
9828 break;
9829 }
9830
9831 Info.opc = ISD::INTRINSIC_W_CHAIN;
9832 Info.memVT = VT;
9833 Info.ptrVal = I.getArgOperand(0);
9834 Info.offset = -VT.getStoreSize()+1;
9835 Info.size = 2*VT.getStoreSize()-1;
9836 Info.align = 1;
9837 Info.vol = false;
9838 Info.readMem = true;
9839 Info.writeMem = false;
9840 return true;
9841 }
9842 case Intrinsic::ppc_altivec_stvx:
9843 case Intrinsic::ppc_altivec_stvxl:
9844 case Intrinsic::ppc_altivec_stvebx:
9845 case Intrinsic::ppc_altivec_stvehx:
Bill Schmidt72954782014-11-12 04:19:40 +00009846 case Intrinsic::ppc_altivec_stvewx:
9847 case Intrinsic::ppc_vsx_stxvd2x:
9848 case Intrinsic::ppc_vsx_stxvw4x: {
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009849 EVT VT;
9850 switch (Intrinsic) {
9851 case Intrinsic::ppc_altivec_stvebx:
9852 VT = MVT::i8;
9853 break;
9854 case Intrinsic::ppc_altivec_stvehx:
9855 VT = MVT::i16;
9856 break;
9857 case Intrinsic::ppc_altivec_stvewx:
9858 VT = MVT::i32;
9859 break;
Bill Schmidt72954782014-11-12 04:19:40 +00009860 case Intrinsic::ppc_vsx_stxvd2x:
9861 VT = MVT::v2f64;
9862 break;
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009863 default:
9864 VT = MVT::v4i32;
9865 break;
9866 }
9867
9868 Info.opc = ISD::INTRINSIC_VOID;
9869 Info.memVT = VT;
9870 Info.ptrVal = I.getArgOperand(1);
9871 Info.offset = -VT.getStoreSize()+1;
9872 Info.size = 2*VT.getStoreSize()-1;
9873 Info.align = 1;
9874 Info.vol = false;
9875 Info.readMem = false;
9876 Info.writeMem = true;
9877 return true;
9878 }
9879 default:
9880 break;
9881 }
9882
9883 return false;
9884}
9885
Evan Chengd9929f02010-04-01 20:10:42 +00009886/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +00009887/// and store operations as a result of memset, memcpy, and memmove
9888/// lowering. If DstAlign is zero that means it's safe to destination
9889/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
9890/// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +00009891/// probably because the source does not need to be loaded. If 'IsMemset' is
9892/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
9893/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
9894/// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +00009895/// It returns EVT::Other if the type should be determined using generic
9896/// target-independent logic.
Evan Cheng43cd9e32010-04-01 06:04:33 +00009897EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
9898 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00009899 bool IsMemset, bool ZeroMemset,
Evan Chengebe47c82010-04-08 07:37:57 +00009900 bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +00009901 MachineFunction &MF) const {
Eric Christopherd90a8742014-06-12 22:38:20 +00009902 if (Subtarget.isPPC64()) {
Owen Anderson9f944592009-08-11 20:47:22 +00009903 return MVT::i64;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009904 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00009905 return MVT::i32;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009906 }
9907}
Hal Finkel88ed4e32012-04-01 19:23:08 +00009908
Hal Finkel34974ed2014-04-12 21:52:38 +00009909/// \brief Returns true if it is beneficial to convert a load of a constant
9910/// to just the constant itself.
9911bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
9912 Type *Ty) const {
9913 assert(Ty->isIntegerTy());
9914
9915 unsigned BitSize = Ty->getPrimitiveSizeInBits();
9916 if (BitSize == 0 || BitSize > 64)
9917 return false;
9918 return true;
9919}
9920
9921bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
9922 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
9923 return false;
9924 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
9925 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
9926 return NumBits1 == 64 && NumBits2 == 32;
9927}
9928
9929bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
9930 if (!VT1.isInteger() || !VT2.isInteger())
9931 return false;
9932 unsigned NumBits1 = VT1.getSizeInBits();
9933 unsigned NumBits2 = VT2.getSizeInBits();
9934 return NumBits1 == 64 && NumBits2 == 32;
9935}
9936
Hal Finkel5d5d1532015-01-10 08:21:59 +00009937bool PPCTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
9938 // Generally speaking, zexts are not free, but they are free when they can be
9939 // folded with other operations.
9940 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(Val)) {
9941 EVT MemVT = LD->getMemoryVT();
9942 if ((MemVT == MVT::i1 || MemVT == MVT::i8 || MemVT == MVT::i16 ||
9943 (Subtarget.isPPC64() && MemVT == MVT::i32)) &&
9944 (LD->getExtensionType() == ISD::NON_EXTLOAD ||
9945 LD->getExtensionType() == ISD::ZEXTLOAD))
9946 return true;
9947 }
9948
9949 // FIXME: Add other cases...
9950 // - 32-bit shifts with a zext to i64
9951 // - zext after ctlz, bswap, etc.
9952 // - zext after and by a constant mask
9953
9954 return TargetLowering::isZExtFree(Val, VT2);
9955}
9956
Olivier Sallenave32509692015-01-13 15:06:36 +00009957bool PPCTargetLowering::isFPExtFree(EVT VT) const {
9958 assert(VT.isFloatingPoint());
9959 return true;
9960}
9961
Hal Finkel34974ed2014-04-12 21:52:38 +00009962bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
9963 return isInt<16>(Imm) || isUInt<16>(Imm);
9964}
9965
9966bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const {
9967 return isInt<16>(Imm) || isUInt<16>(Imm);
9968}
9969
Matt Arsenault6f2a5262014-07-27 17:46:40 +00009970bool PPCTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
9971 unsigned,
9972 unsigned,
9973 bool *Fast) const {
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009974 if (DisablePPCUnaligned)
9975 return false;
9976
9977 // PowerPC supports unaligned memory access for simple non-vector types.
9978 // Although accessing unaligned addresses is not as efficient as accessing
9979 // aligned addresses, it is generally more efficient than manual expansion,
9980 // and generally only traps for software emulation when crossing page
9981 // boundaries.
9982
9983 if (!VT.isSimple())
9984 return false;
9985
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009986 if (VT.getSimpleVT().isVector()) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009987 if (Subtarget.hasVSX()) {
Bill Schmidt2d1128a2014-10-17 15:13:38 +00009988 if (VT != MVT::v2f64 && VT != MVT::v2i64 &&
9989 VT != MVT::v4f32 && VT != MVT::v4i32)
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009990 return false;
9991 } else {
9992 return false;
9993 }
9994 }
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009995
9996 if (VT == MVT::ppcf128)
9997 return false;
9998
9999 if (Fast)
10000 *Fast = true;
10001
10002 return true;
10003}
10004
Stephen Lin73de7bf2013-07-09 18:16:56 +000010005bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
10006 VT = VT.getScalarType();
10007
Hal Finkel0a479ae2012-06-22 00:49:52 +000010008 if (!VT.isSimple())
10009 return false;
10010
10011 switch (VT.getSimpleVT().SimpleTy) {
10012 case MVT::f32:
10013 case MVT::f64:
Hal Finkel0a479ae2012-06-22 00:49:52 +000010014 return true;
10015 default:
10016 break;
10017 }
10018
10019 return false;
10020}
10021
Hal Finkel934361a2015-01-14 01:07:51 +000010022const MCPhysReg *
10023PPCTargetLowering::getScratchRegisters(CallingConv::ID) const {
10024 // LR is a callee-save register, but we must treat it as clobbered by any call
10025 // site. Hence we include LR in the scratch registers, which are in turn added
10026 // as implicit-defs for stackmaps and patchpoints. The same reasoning applies
10027 // to CTR, which is used by any indirect call.
10028 static const MCPhysReg ScratchRegs[] = {
Hal Finkelc19805a2015-01-17 03:57:34 +000010029 PPC::X12, PPC::LR8, PPC::CTR8, 0
Hal Finkel934361a2015-01-14 01:07:51 +000010030 };
10031
10032 return ScratchRegs;
10033}
10034
Hal Finkelb4240ca2014-03-31 17:48:16 +000010035bool
10036PPCTargetLowering::shouldExpandBuildVectorWithShuffles(
10037 EVT VT , unsigned DefinedValues) const {
10038 if (VT == MVT::v2i64)
10039 return false;
10040
10041 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
10042}
10043
Hal Finkel88ed4e32012-04-01 19:23:08 +000010044Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +000010045 if (DisableILPPref || Subtarget.enableMachineScheduler())
Hal Finkel4e9f1a82012-06-10 19:32:29 +000010046 return TargetLowering::getSchedulingPreference(N);
Hal Finkel88ed4e32012-04-01 19:23:08 +000010047
Hal Finkel4e9f1a82012-06-10 19:32:29 +000010048 return Sched::ILP;
Hal Finkel88ed4e32012-04-01 19:23:08 +000010049}
10050
Bill Schmidt0cf702f2013-07-30 00:50:39 +000010051// Create a fast isel object.
10052FastISel *
10053PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
10054 const TargetLibraryInfo *LibInfo) const {
10055 return PPC::createFastISel(FuncInfo, LibInfo);
10056}