blob: 53ca7d77ca0579d4cf36d786c1897794349b8d5d [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Dan Gohman10e730a2015-06-29 23:51:55 +00006//
7//===----------------------------------------------------------------------===//
8///
9/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000010/// This file implements the WebAssemblyTargetLowering class.
Dan Gohman10e730a2015-06-29 23:51:55 +000011///
12//===----------------------------------------------------------------------===//
13
14#include "WebAssemblyISelLowering.h"
15#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
16#include "WebAssemblyMachineFunctionInfo.h"
17#include "WebAssemblySubtarget.h"
18#include "WebAssemblyTargetMachine.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000019#include "llvm/CodeGen/Analysis.h"
JF Bastienaf111db2015-08-24 22:16:48 +000020#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmancdd48b82017-11-28 01:13:40 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman950a13c2015-09-16 16:51:30 +000022#include "llvm/CodeGen/MachineJumpTableInfo.h"
Heejin Ahn24faf852018-10-25 23:55:10 +000023#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/CodeGen/SelectionDAG.h"
Heejin Ahnda419bd2018-11-14 02:46:21 +000026#include "llvm/CodeGen/WasmEHFuncInfo.h"
Oliver Stannard02fa1c82016-01-28 13:19:47 +000027#include "llvm/IR/DiagnosticInfo.h"
JF Bastienb9073fb2015-07-22 21:28:15 +000028#include "llvm/IR/DiagnosticPrinter.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000029#include "llvm/IR/Function.h"
30#include "llvm/IR/Intrinsics.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000031#include "llvm/Support/Debug.h"
32#include "llvm/Support/ErrorHandling.h"
33#include "llvm/Support/raw_ostream.h"
34#include "llvm/Target/TargetOptions.h"
35using namespace llvm;
36
37#define DEBUG_TYPE "wasm-lower"
38
39WebAssemblyTargetLowering::WebAssemblyTargetLowering(
40 const TargetMachine &TM, const WebAssemblySubtarget &STI)
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000041 : TargetLowering(TM), Subtarget(&STI) {
JF Bastienaf111db2015-08-24 22:16:48 +000042 auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
43
JF Bastien71d29ac2015-08-12 17:53:29 +000044 // Booleans always contain 0 or 1.
45 setBooleanContents(ZeroOrOneBooleanContent);
Thomas Lively5ea17d42018-10-20 01:35:23 +000046 // Except in SIMD vectors
47 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Dan Gohman489abd72015-07-07 22:38:06 +000048 // We don't know the microarchitecture here, so just reduce register pressure.
49 setSchedulingPreference(Sched::RegPressure);
JF Bastienb9073fb2015-07-22 21:28:15 +000050 // Tell ISel that we have a stack pointer.
51 setStackPointerRegisterToSaveRestore(
52 Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
53 // Set up the register classes.
Dan Gohmand0bf9812015-09-26 01:09:44 +000054 addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
55 addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
56 addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
57 addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
Derek Schuff39bf39f2016-08-02 23:16:09 +000058 if (Subtarget->hasSIMD128()) {
59 addRegisterClass(MVT::v16i8, &WebAssembly::V128RegClass);
60 addRegisterClass(MVT::v8i16, &WebAssembly::V128RegClass);
61 addRegisterClass(MVT::v4i32, &WebAssembly::V128RegClass);
62 addRegisterClass(MVT::v4f32, &WebAssembly::V128RegClass);
Thomas Lively2b8b2972019-01-26 01:25:37 +000063 }
64 if (Subtarget->hasUnimplementedSIMD128()) {
65 addRegisterClass(MVT::v2i64, &WebAssembly::V128RegClass);
66 addRegisterClass(MVT::v2f64, &WebAssembly::V128RegClass);
Derek Schuff39bf39f2016-08-02 23:16:09 +000067 }
JF Bastienb9073fb2015-07-22 21:28:15 +000068 // Compute derived properties from the register classes.
69 computeRegisterProperties(Subtarget->getRegisterInfo());
70
JF Bastienaf111db2015-08-24 22:16:48 +000071 setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +000072 setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
Dan Gohman950a13c2015-09-16 16:51:30 +000073 setOperationAction(ISD::JumpTable, MVTPtr, Custom);
Derek Schuff51699a82016-02-12 22:56:03 +000074 setOperationAction(ISD::BlockAddress, MVTPtr, Custom);
75 setOperationAction(ISD::BRIND, MVT::Other, Custom);
JF Bastienaf111db2015-08-24 22:16:48 +000076
Dan Gohman35bfb242015-12-04 23:22:35 +000077 // Take the default expansion for va_arg, va_copy, and va_end. There is no
78 // default action for va_start, so we do that custom.
79 setOperationAction(ISD::VASTART, MVT::Other, Custom);
80 setOperationAction(ISD::VAARG, MVT::Other, Expand);
81 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
82 setOperationAction(ISD::VAEND, MVT::Other, Expand);
83
Thomas Livelyebd4c902018-09-12 17:56:00 +000084 for (auto T : {MVT::f32, MVT::f64, MVT::v4f32, MVT::v2f64}) {
JF Bastienda06bce2015-08-11 21:02:46 +000085 // Don't expand the floating-point types to constant pools.
86 setOperationAction(ISD::ConstantFP, T, Legal);
87 // Expand floating-point comparisons.
88 for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
89 ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
90 setCondCodeAction(CC, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +000091 // Expand floating-point library function operators.
Heejin Ahnf208f632018-09-05 01:27:38 +000092 for (auto Op :
93 {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOW, ISD::FREM, ISD::FMA})
Dan Gohman32907a62015-08-20 22:57:13 +000094 setOperationAction(Op, T, Expand);
Dan Gohman896e53f2015-08-24 18:23:13 +000095 // Note supported floating-point library function operators that otherwise
96 // default to expand.
Dan Gohman7a6b9822015-11-29 22:32:02 +000097 for (auto Op :
98 {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT})
Dan Gohman896e53f2015-08-24 18:23:13 +000099 setOperationAction(Op, T, Legal);
Thomas Lively30f1d692018-10-24 22:49:55 +0000100 // Support minimum and maximum, which otherwise default to expand.
101 setOperationAction(ISD::FMINIMUM, T, Legal);
102 setOperationAction(ISD::FMAXIMUM, T, Legal);
Dan Gohmana63e8eb2017-02-22 16:28:00 +0000103 // WebAssembly currently has no builtin f16 support.
104 setOperationAction(ISD::FP16_TO_FP, T, Expand);
105 setOperationAction(ISD::FP_TO_FP16, T, Expand);
106 setLoadExtAction(ISD::EXTLOAD, T, MVT::f16, Expand);
107 setTruncStoreAction(T, MVT::f16, Expand);
JF Bastienda06bce2015-08-11 21:02:46 +0000108 }
Dan Gohman32907a62015-08-20 22:57:13 +0000109
Thomas Lively66ea30c2018-11-29 22:01:01 +0000110 // Expand unavailable integer operations.
111 for (auto Op :
112 {ISD::BSWAP, ISD::SMUL_LOHI, ISD::UMUL_LOHI, ISD::MULHS, ISD::MULHU,
113 ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS, ISD::SRA_PARTS,
114 ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC, ISD::SUBE}) {
Thomas Lively2b8b2972019-01-26 01:25:37 +0000115 for (auto T : {MVT::i32, MVT::i64})
Dan Gohman32907a62015-08-20 22:57:13 +0000116 setOperationAction(Op, T, Expand);
Thomas Lively2b8b2972019-01-26 01:25:37 +0000117 if (Subtarget->hasSIMD128())
118 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32})
Thomas Lively66ea30c2018-11-29 22:01:01 +0000119 setOperationAction(Op, T, Expand);
Thomas Lively64a39a12019-01-10 22:32:11 +0000120 if (Subtarget->hasUnimplementedSIMD128())
Thomas Lively2b8b2972019-01-26 01:25:37 +0000121 setOperationAction(Op, MVT::v2i64, Expand);
Thomas Livelyb2382c82018-11-02 00:39:57 +0000122 }
Thomas Lively55735d52018-10-20 01:31:18 +0000123
Thomas Lively2b8b2972019-01-26 01:25:37 +0000124 // SIMD-specific configuration
125 if (Subtarget->hasSIMD128()) {
126 // Support saturating add for i8x16 and i16x8
127 for (auto Op : {ISD::SADDSAT, ISD::UADDSAT})
128 for (auto T : {MVT::v16i8, MVT::v8i16})
129 setOperationAction(Op, T, Legal);
130
Thomas Lively079816e2019-01-30 02:23:29 +0000131 // Custom lower BUILD_VECTORs to minimize number of replace_lanes
132 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32})
133 setOperationAction(ISD::BUILD_VECTOR, T, Custom);
134 if (Subtarget->hasUnimplementedSIMD128())
135 for (auto T : {MVT::v2i64, MVT::v2f64})
136 setOperationAction(ISD::BUILD_VECTOR, T, Custom);
137
Thomas Lively2b8b2972019-01-26 01:25:37 +0000138 // We have custom shuffle lowering to expose the shuffle mask
139 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32})
140 setOperationAction(ISD::VECTOR_SHUFFLE, T, Custom);
141 if (Subtarget->hasUnimplementedSIMD128())
142 for (auto T: {MVT::v2i64, MVT::v2f64})
143 setOperationAction(ISD::VECTOR_SHUFFLE, T, Custom);
144
145 // Custom lowering since wasm shifts must have a scalar shift amount
146 for (auto Op : {ISD::SHL, ISD::SRA, ISD::SRL}) {
147 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32})
148 setOperationAction(Op, T, Custom);
149 if (Subtarget->hasUnimplementedSIMD128())
150 setOperationAction(Op, MVT::v2i64, Custom);
151 }
152
153 // Custom lower lane accesses to expand out variable indices
154 for (auto Op : {ISD::EXTRACT_VECTOR_ELT, ISD::INSERT_VECTOR_ELT}) {
155 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32})
156 setOperationAction(Op, T, Custom);
157 if (Subtarget->hasUnimplementedSIMD128())
158 for (auto T : {MVT::v2i64, MVT::v2f64})
159 setOperationAction(Op, T, Custom);
160 }
161
162 // There is no i64x2.mul instruction
163 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
164
165 // There are no vector select instructions
Thomas Lively38c902b2018-11-09 01:38:44 +0000166 for (auto Op : {ISD::VSELECT, ISD::SELECT_CC, ISD::SELECT}) {
167 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32})
168 setOperationAction(Op, T, Expand);
Thomas Lively64a39a12019-01-10 22:32:11 +0000169 if (Subtarget->hasUnimplementedSIMD128())
Thomas Lively38c902b2018-11-09 01:38:44 +0000170 for (auto T : {MVT::v2i64, MVT::v2f64})
171 setOperationAction(Op, T, Expand);
172 }
Thomas Livelyd4891a12018-11-01 00:01:02 +0000173
Thomas Lively43876ae72019-03-02 03:32:25 +0000174 // Expand integer operations supported for scalars but not SIMD
175 for (auto Op : {ISD::CTLZ, ISD::CTTZ, ISD::CTPOP, ISD::SDIV, ISD::UDIV,
176 ISD::SREM, ISD::UREM, ISD::ROTL, ISD::ROTR}) {
177 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32})
178 setOperationAction(Op, T, Expand);
179 if (Subtarget->hasUnimplementedSIMD128())
180 setOperationAction(Op, MVT::v2i64, Expand);
181 }
182
183 // Expand float operations supported for scalars but not SIMD
184 for (auto Op : {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT,
Thomas Lively55229f62019-05-24 00:15:04 +0000185 ISD::FCOPYSIGN, ISD::FLOG, ISD::FLOG2, ISD::FLOG10,
186 ISD::FEXP, ISD::FEXP2, ISD::FRINT}) {
Thomas Lively43876ae72019-03-02 03:32:25 +0000187 setOperationAction(Op, MVT::v4f32, Expand);
188 if (Subtarget->hasUnimplementedSIMD128())
189 setOperationAction(Op, MVT::v2f64, Expand);
190 }
191
Thomas Lively2b8b2972019-01-26 01:25:37 +0000192 // Expand additional SIMD ops that V8 hasn't implemented yet
193 if (!Subtarget->hasUnimplementedSIMD128()) {
194 setOperationAction(ISD::FSQRT, MVT::v4f32, Expand);
195 setOperationAction(ISD::FDIV, MVT::v4f32, Expand);
196 }
197 }
198
Dan Gohman32907a62015-08-20 22:57:13 +0000199 // As a special case, these operators use the type to mean the type to
200 // sign-extend from.
Derek Schuffa519fe52017-09-13 00:29:06 +0000201 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Dan Gohman5d2b9352018-01-19 17:16:24 +0000202 if (!Subtarget->hasSignExt()) {
Thomas Lively64a39a12019-01-10 22:32:11 +0000203 // Sign extends are legal only when extending a vector extract
204 auto Action = Subtarget->hasSIMD128() ? Custom : Expand;
Derek Schuffa519fe52017-09-13 00:29:06 +0000205 for (auto T : {MVT::i8, MVT::i16, MVT::i32})
Thomas Lively64a39a12019-01-10 22:32:11 +0000206 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Action);
Derek Schuffa519fe52017-09-13 00:29:06 +0000207 }
Graham Hunter1a9195d2019-09-17 10:19:23 +0000208 for (auto T : MVT::integer_fixedlen_vector_valuetypes())
Thomas Lively5ea17d42018-10-20 01:35:23 +0000209 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +0000210
211 // Dynamic stack allocation: use the default expansion.
212 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
213 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohman2683a552015-08-24 22:31:52 +0000214 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000215
Derek Schuff9769deb2015-12-11 23:49:46 +0000216 setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000217 setOperationAction(ISD::CopyToReg, MVT::Other, Custom);
Derek Schuff9769deb2015-12-11 23:49:46 +0000218
Dan Gohman950a13c2015-09-16 16:51:30 +0000219 // Expand these forms; we pattern-match the forms that we can handle in isel.
220 for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
221 for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
222 setOperationAction(Op, T, Expand);
223
224 // We have custom switch handling.
225 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
226
JF Bastien73ff6af2015-08-31 22:24:11 +0000227 // WebAssembly doesn't have:
228 // - Floating-point extending loads.
229 // - Floating-point truncating stores.
230 // - i1 extending loads.
Thomas Lively81125f72019-09-27 02:06:50 +0000231 // - truncating SIMD stores and most extending loads
Dan Gohman60bddf12015-12-10 02:07:53 +0000232 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000233 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
234 for (auto T : MVT::integer_valuetypes())
235 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
236 setLoadExtAction(Ext, T, MVT::i1, Promote);
Thomas Lively325c9c52018-10-25 01:46:07 +0000237 if (Subtarget->hasSIMD128()) {
238 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v2i64, MVT::v4f32,
239 MVT::v2f64}) {
Graham Hunter1a9195d2019-09-17 10:19:23 +0000240 for (auto MemT : MVT::fixedlen_vector_valuetypes()) {
Thomas Lively325c9c52018-10-25 01:46:07 +0000241 if (MVT(T) != MemT) {
242 setTruncStoreAction(T, MemT, Expand);
243 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
244 setLoadExtAction(Ext, T, MemT, Expand);
245 }
246 }
247 }
Thomas Lively81125f72019-09-27 02:06:50 +0000248 // But some vector extending loads are legal
249 if (Subtarget->hasUnimplementedSIMD128()) {
250 for (auto Ext : {ISD::EXTLOAD, ISD::SEXTLOAD, ISD::ZEXTLOAD}) {
251 setLoadExtAction(Ext, MVT::v8i16, MVT::v8i8, Legal);
252 setLoadExtAction(Ext, MVT::v4i32, MVT::v4i16, Legal);
253 setLoadExtAction(Ext, MVT::v2i64, MVT::v2i32, Legal);
254 }
255 }
Thomas Lively325c9c52018-10-25 01:46:07 +0000256 }
Derek Schuffffa143c2015-11-10 00:30:57 +0000257
Thomas Lively33f87b82019-01-28 23:44:31 +0000258 // Don't do anything clever with build_pairs
259 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
260
Derek Schuffffa143c2015-11-10 00:30:57 +0000261 // Trap lowers to wasm unreachable
262 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Derek Schuff18ba1922017-08-30 18:07:45 +0000263
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000264 // Exception handling intrinsics
265 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Heejin Ahnda419bd2018-11-14 02:46:21 +0000266 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000267
Derek Schuff18ba1922017-08-30 18:07:45 +0000268 setMaxAtomicSizeInBitsSupported(64);
Thomas Livelyd99af232019-02-05 00:49:55 +0000269
Dan Gohman3a7532e2019-04-30 19:17:59 +0000270 // Override the __gnu_f2h_ieee/__gnu_h2f_ieee names so that the f32 name is
271 // consistent with the f64 and f128 names.
272 setLibcallName(RTLIB::FPEXT_F16_F32, "__extendhfsf2");
273 setLibcallName(RTLIB::FPROUND_F32_F16, "__truncsfhf2");
274
Thomas Lively1a3cbe72019-05-23 01:24:01 +0000275 // Define the emscripten name for return address helper.
276 // TODO: when implementing other WASM backends, make this generic or only do
277 // this on emscripten depending on what they end up doing.
278 setLibcallName(RTLIB::RETURN_ADDRESS, "emscripten_return_address");
279
Heejin Ahnb9f282d2019-04-23 21:30:30 +0000280 // Always convert switches to br_tables unless there is only one case, which
281 // is equivalent to a simple branch. This reduces code size for wasm, and we
282 // defer possible jump table optimizations to the VM.
283 setMinimumJumpTableEntries(2);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000284}
Dan Gohman10e730a2015-06-29 23:51:55 +0000285
Heejin Ahne8653bb2018-08-07 00:22:22 +0000286TargetLowering::AtomicExpansionKind
287WebAssemblyTargetLowering::shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const {
288 // We have wasm instructions for these
289 switch (AI->getOperation()) {
290 case AtomicRMWInst::Add:
291 case AtomicRMWInst::Sub:
292 case AtomicRMWInst::And:
293 case AtomicRMWInst::Or:
294 case AtomicRMWInst::Xor:
295 case AtomicRMWInst::Xchg:
296 return AtomicExpansionKind::None;
297 default:
298 break;
299 }
300 return AtomicExpansionKind::CmpXChg;
301}
302
Dan Gohman7b634842015-08-24 18:44:37 +0000303FastISel *WebAssemblyTargetLowering::createFastISel(
304 FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
305 return WebAssembly::createFastISel(FuncInfo, LibInfo);
306}
307
Dan Gohman7a6b9822015-11-29 22:32:02 +0000308MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
JF Bastienfda53372015-08-03 00:00:11 +0000309 EVT VT) const {
Dan Gohmana8483752015-12-10 00:26:26 +0000310 unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1);
Heejin Ahnf208f632018-09-05 01:27:38 +0000311 if (BitWidth > 1 && BitWidth < 8)
312 BitWidth = 8;
Dan Gohman41729532015-12-16 23:25:51 +0000313
314 if (BitWidth > 64) {
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000315 // The shift will be lowered to a libcall, and compiler-rt libcalls expect
316 // the count to be an i32.
317 BitWidth = 32;
Dan Gohman41729532015-12-16 23:25:51 +0000318 assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) &&
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000319 "32-bit shift counts ought to be enough for anyone");
Dan Gohman41729532015-12-16 23:25:51 +0000320 }
321
Dan Gohmana8483752015-12-10 00:26:26 +0000322 MVT Result = MVT::getIntegerVT(BitWidth);
323 assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE &&
324 "Unable to represent scalar shift amount type");
325 return Result;
JF Bastienfda53372015-08-03 00:00:11 +0000326}
327
Dan Gohmancdd48b82017-11-28 01:13:40 +0000328// Lower an fp-to-int conversion operator from the LLVM opcode, which has an
329// undefined result on invalid/overflow, to the WebAssembly opcode, which
330// traps on invalid/overflow.
Heejin Ahnf208f632018-09-05 01:27:38 +0000331static MachineBasicBlock *LowerFPToInt(MachineInstr &MI, DebugLoc DL,
332 MachineBasicBlock *BB,
333 const TargetInstrInfo &TII,
334 bool IsUnsigned, bool Int64,
335 bool Float64, unsigned LoweredOpcode) {
Dan Gohmancdd48b82017-11-28 01:13:40 +0000336 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
337
Daniel Sanders05c145d2019-08-12 22:40:45 +0000338 Register OutReg = MI.getOperand(0).getReg();
339 Register InReg = MI.getOperand(1).getReg();
Dan Gohmancdd48b82017-11-28 01:13:40 +0000340
341 unsigned Abs = Float64 ? WebAssembly::ABS_F64 : WebAssembly::ABS_F32;
342 unsigned FConst = Float64 ? WebAssembly::CONST_F64 : WebAssembly::CONST_F32;
343 unsigned LT = Float64 ? WebAssembly::LT_F64 : WebAssembly::LT_F32;
Dan Gohman580c1022017-11-29 20:20:11 +0000344 unsigned GE = Float64 ? WebAssembly::GE_F64 : WebAssembly::GE_F32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000345 unsigned IConst = Int64 ? WebAssembly::CONST_I64 : WebAssembly::CONST_I32;
Dan Gohman580c1022017-11-29 20:20:11 +0000346 unsigned Eqz = WebAssembly::EQZ_I32;
347 unsigned And = WebAssembly::AND_I32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000348 int64_t Limit = Int64 ? INT64_MIN : INT32_MIN;
349 int64_t Substitute = IsUnsigned ? 0 : Limit;
350 double CmpVal = IsUnsigned ? -(double)Limit * 2.0 : -(double)Limit;
David Blaikie21109242017-12-15 23:52:06 +0000351 auto &Context = BB->getParent()->getFunction().getContext();
Dan Gohmancdd48b82017-11-28 01:13:40 +0000352 Type *Ty = Float64 ? Type::getDoubleTy(Context) : Type::getFloatTy(Context);
353
Heejin Ahn18c56a02019-02-04 19:13:39 +0000354 const BasicBlock *LLVMBB = BB->getBasicBlock();
Dan Gohmancdd48b82017-11-28 01:13:40 +0000355 MachineFunction *F = BB->getParent();
Heejin Ahn18c56a02019-02-04 19:13:39 +0000356 MachineBasicBlock *TrueMBB = F->CreateMachineBasicBlock(LLVMBB);
357 MachineBasicBlock *FalseMBB = F->CreateMachineBasicBlock(LLVMBB);
358 MachineBasicBlock *DoneMBB = F->CreateMachineBasicBlock(LLVMBB);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000359
360 MachineFunction::iterator It = ++BB->getIterator();
361 F->insert(It, FalseMBB);
362 F->insert(It, TrueMBB);
363 F->insert(It, DoneMBB);
364
365 // Transfer the remainder of BB and its successor edges to DoneMBB.
Heejin Ahn5c644c92019-03-05 21:05:09 +0000366 DoneMBB->splice(DoneMBB->begin(), BB, std::next(MI.getIterator()), BB->end());
Dan Gohmancdd48b82017-11-28 01:13:40 +0000367 DoneMBB->transferSuccessorsAndUpdatePHIs(BB);
368
369 BB->addSuccessor(TrueMBB);
370 BB->addSuccessor(FalseMBB);
371 TrueMBB->addSuccessor(DoneMBB);
372 FalseMBB->addSuccessor(DoneMBB);
373
Dan Gohman580c1022017-11-29 20:20:11 +0000374 unsigned Tmp0, Tmp1, CmpReg, EqzReg, FalseReg, TrueReg;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000375 Tmp0 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
376 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
Dan Gohman580c1022017-11-29 20:20:11 +0000377 CmpReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
378 EqzReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
379 FalseReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
380 TrueReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
Dan Gohmancdd48b82017-11-28 01:13:40 +0000381
382 MI.eraseFromParent();
Dan Gohman580c1022017-11-29 20:20:11 +0000383 // For signed numbers, we can do a single comparison to determine whether
384 // fabs(x) is within range.
Dan Gohmancdd48b82017-11-28 01:13:40 +0000385 if (IsUnsigned) {
386 Tmp0 = InReg;
387 } else {
Heejin Ahnf208f632018-09-05 01:27:38 +0000388 BuildMI(BB, DL, TII.get(Abs), Tmp0).addReg(InReg);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000389 }
390 BuildMI(BB, DL, TII.get(FConst), Tmp1)
391 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, CmpVal)));
Heejin Ahnf208f632018-09-05 01:27:38 +0000392 BuildMI(BB, DL, TII.get(LT), CmpReg).addReg(Tmp0).addReg(Tmp1);
Dan Gohman580c1022017-11-29 20:20:11 +0000393
394 // For unsigned numbers, we have to do a separate comparison with zero.
395 if (IsUnsigned) {
396 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
Daniel Sanders05c145d2019-08-12 22:40:45 +0000397 Register SecondCmpReg =
Heejin Ahnf208f632018-09-05 01:27:38 +0000398 MRI.createVirtualRegister(&WebAssembly::I32RegClass);
Daniel Sanders05c145d2019-08-12 22:40:45 +0000399 Register AndReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
Dan Gohman580c1022017-11-29 20:20:11 +0000400 BuildMI(BB, DL, TII.get(FConst), Tmp1)
401 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, 0.0)));
Heejin Ahnf208f632018-09-05 01:27:38 +0000402 BuildMI(BB, DL, TII.get(GE), SecondCmpReg).addReg(Tmp0).addReg(Tmp1);
403 BuildMI(BB, DL, TII.get(And), AndReg).addReg(CmpReg).addReg(SecondCmpReg);
Dan Gohman580c1022017-11-29 20:20:11 +0000404 CmpReg = AndReg;
405 }
406
Heejin Ahnf208f632018-09-05 01:27:38 +0000407 BuildMI(BB, DL, TII.get(Eqz), EqzReg).addReg(CmpReg);
Dan Gohman580c1022017-11-29 20:20:11 +0000408
409 // Create the CFG diamond to select between doing the conversion or using
410 // the substitute value.
Heejin Ahnf208f632018-09-05 01:27:38 +0000411 BuildMI(BB, DL, TII.get(WebAssembly::BR_IF)).addMBB(TrueMBB).addReg(EqzReg);
412 BuildMI(FalseMBB, DL, TII.get(LoweredOpcode), FalseReg).addReg(InReg);
413 BuildMI(FalseMBB, DL, TII.get(WebAssembly::BR)).addMBB(DoneMBB);
414 BuildMI(TrueMBB, DL, TII.get(IConst), TrueReg).addImm(Substitute);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000415 BuildMI(*DoneMBB, DoneMBB->begin(), DL, TII.get(TargetOpcode::PHI), OutReg)
Dan Gohman580c1022017-11-29 20:20:11 +0000416 .addReg(FalseReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000417 .addMBB(FalseMBB)
Dan Gohman580c1022017-11-29 20:20:11 +0000418 .addReg(TrueReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000419 .addMBB(TrueMBB);
420
421 return DoneMBB;
422}
423
Heejin Ahnf208f632018-09-05 01:27:38 +0000424MachineBasicBlock *WebAssemblyTargetLowering::EmitInstrWithCustomInserter(
425 MachineInstr &MI, MachineBasicBlock *BB) const {
Dan Gohmancdd48b82017-11-28 01:13:40 +0000426 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
427 DebugLoc DL = MI.getDebugLoc();
428
429 switch (MI.getOpcode()) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000430 default:
431 llvm_unreachable("Unexpected instr type to insert");
Dan Gohmancdd48b82017-11-28 01:13:40 +0000432 case WebAssembly::FP_TO_SINT_I32_F32:
433 return LowerFPToInt(MI, DL, BB, TII, false, false, false,
434 WebAssembly::I32_TRUNC_S_F32);
435 case WebAssembly::FP_TO_UINT_I32_F32:
436 return LowerFPToInt(MI, DL, BB, TII, true, false, false,
437 WebAssembly::I32_TRUNC_U_F32);
438 case WebAssembly::FP_TO_SINT_I64_F32:
439 return LowerFPToInt(MI, DL, BB, TII, false, true, false,
440 WebAssembly::I64_TRUNC_S_F32);
441 case WebAssembly::FP_TO_UINT_I64_F32:
442 return LowerFPToInt(MI, DL, BB, TII, true, true, false,
443 WebAssembly::I64_TRUNC_U_F32);
444 case WebAssembly::FP_TO_SINT_I32_F64:
445 return LowerFPToInt(MI, DL, BB, TII, false, false, true,
446 WebAssembly::I32_TRUNC_S_F64);
447 case WebAssembly::FP_TO_UINT_I32_F64:
448 return LowerFPToInt(MI, DL, BB, TII, true, false, true,
449 WebAssembly::I32_TRUNC_U_F64);
450 case WebAssembly::FP_TO_SINT_I64_F64:
451 return LowerFPToInt(MI, DL, BB, TII, false, true, true,
452 WebAssembly::I64_TRUNC_S_F64);
453 case WebAssembly::FP_TO_UINT_I64_F64:
454 return LowerFPToInt(MI, DL, BB, TII, true, true, true,
455 WebAssembly::I64_TRUNC_U_F64);
Heejin Ahnf208f632018-09-05 01:27:38 +0000456 llvm_unreachable("Unexpected instruction to emit with custom inserter");
Dan Gohmancdd48b82017-11-28 01:13:40 +0000457 }
458}
459
Heejin Ahnf208f632018-09-05 01:27:38 +0000460const char *
461WebAssemblyTargetLowering::getTargetNodeName(unsigned Opcode) const {
JF Bastien480c8402015-08-11 20:13:18 +0000462 switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000463 case WebAssemblyISD::FIRST_NUMBER:
464 break;
465#define HANDLE_NODETYPE(NODE) \
466 case WebAssemblyISD::NODE: \
JF Bastienaf111db2015-08-24 22:16:48 +0000467 return "WebAssemblyISD::" #NODE;
468#include "WebAssemblyISD.def"
469#undef HANDLE_NODETYPE
JF Bastien480c8402015-08-11 20:13:18 +0000470 }
471 return nullptr;
472}
473
Dan Gohmanf19ed562015-11-13 01:42:29 +0000474std::pair<unsigned, const TargetRegisterClass *>
475WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
476 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
477 // First, see if this is a constraint that directly corresponds to a
478 // WebAssembly register class.
479 if (Constraint.size() == 1) {
480 switch (Constraint[0]) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000481 case 'r':
482 assert(VT != MVT::iPTR && "Pointer MVT not expected here");
483 if (Subtarget->hasSIMD128() && VT.isVector()) {
484 if (VT.getSizeInBits() == 128)
485 return std::make_pair(0U, &WebAssembly::V128RegClass);
486 }
487 if (VT.isInteger() && !VT.isVector()) {
488 if (VT.getSizeInBits() <= 32)
489 return std::make_pair(0U, &WebAssembly::I32RegClass);
490 if (VT.getSizeInBits() <= 64)
491 return std::make_pair(0U, &WebAssembly::I64RegClass);
492 }
493 break;
494 default:
495 break;
Dan Gohmanf19ed562015-11-13 01:42:29 +0000496 }
497 }
498
499 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
500}
501
Dan Gohman3192ddf2015-11-19 23:04:59 +0000502bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const {
503 // Assume ctz is a relatively cheap operation.
504 return true;
505}
506
507bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const {
508 // Assume clz is a relatively cheap operation.
509 return true;
510}
511
Dan Gohman4b9d7912015-12-15 22:01:29 +0000512bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL,
513 const AddrMode &AM,
Heejin Ahnf208f632018-09-05 01:27:38 +0000514 Type *Ty, unsigned AS,
Jonas Paulsson024e3192017-07-21 11:59:37 +0000515 Instruction *I) const {
Dan Gohman4b9d7912015-12-15 22:01:29 +0000516 // WebAssembly offsets are added as unsigned without wrapping. The
517 // isLegalAddressingMode gives us no way to determine if wrapping could be
518 // happening, so we approximate this by accepting only non-negative offsets.
Heejin Ahnf208f632018-09-05 01:27:38 +0000519 if (AM.BaseOffs < 0)
520 return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000521
522 // WebAssembly has no scale register operands.
Heejin Ahnf208f632018-09-05 01:27:38 +0000523 if (AM.Scale != 0)
524 return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000525
526 // Everything else is legal.
527 return true;
528}
529
Dan Gohmanbb372242016-01-26 03:39:31 +0000530bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses(
Simon Pilgrim4e0648a2019-06-12 17:14:03 +0000531 EVT /*VT*/, unsigned /*AddrSpace*/, unsigned /*Align*/,
532 MachineMemOperand::Flags /*Flags*/, bool *Fast) const {
Dan Gohmanbb372242016-01-26 03:39:31 +0000533 // WebAssembly supports unaligned accesses, though it should be declared
534 // with the p2align attribute on loads and stores which do so, and there
535 // may be a performance impact. We tell LLVM they're "fast" because
Dan Gohmanfb619e92016-01-26 14:55:17 +0000536 // for the kinds of things that LLVM uses this for (merging adjacent stores
Dan Gohmanbb372242016-01-26 03:39:31 +0000537 // of constants, etc.), WebAssembly implementations will either want the
538 // unaligned access or they'll split anyway.
Heejin Ahnf208f632018-09-05 01:27:38 +0000539 if (Fast)
540 *Fast = true;
Dan Gohmanbb372242016-01-26 03:39:31 +0000541 return true;
542}
543
Reid Klecknerb5180542017-03-21 16:57:19 +0000544bool WebAssemblyTargetLowering::isIntDivCheap(EVT VT,
545 AttributeList Attr) const {
Dan Gohmanb4c3c382016-05-18 14:29:42 +0000546 // The current thinking is that wasm engines will perform this optimization,
547 // so we can save on code size.
548 return true;
549}
550
Thomas Lively81125f72019-09-27 02:06:50 +0000551bool WebAssemblyTargetLowering::isVectorLoadExtDesirable(SDValue ExtVal) const {
552 if (!Subtarget->hasUnimplementedSIMD128())
553 return false;
554 MVT ExtT = ExtVal.getSimpleValueType();
555 MVT MemT = cast<LoadSDNode>(ExtVal->getOperand(0))->getSimpleValueType(0);
556 return (ExtT == MVT::v8i16 && MemT == MVT::v8i8) ||
557 (ExtT == MVT::v4i32 && MemT == MVT::v4i16) ||
558 (ExtT == MVT::v2i64 && MemT == MVT::v2i32);
559}
560
Simon Pilgrim99f70162018-06-28 17:27:09 +0000561EVT WebAssemblyTargetLowering::getSetCCResultType(const DataLayout &DL,
562 LLVMContext &C,
563 EVT VT) const {
564 if (VT.isVector())
565 return VT.changeVectorElementTypeToInteger();
566
567 return TargetLowering::getSetCCResultType(DL, C, VT);
568}
569
Heejin Ahn4128cb02018-08-02 21:44:24 +0000570bool WebAssemblyTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
571 const CallInst &I,
572 MachineFunction &MF,
573 unsigned Intrinsic) const {
574 switch (Intrinsic) {
575 case Intrinsic::wasm_atomic_notify:
576 Info.opc = ISD::INTRINSIC_W_CHAIN;
577 Info.memVT = MVT::i32;
578 Info.ptrVal = I.getArgOperand(0);
579 Info.offset = 0;
Guillaume Chateletc97a3d12019-08-05 11:02:05 +0000580 Info.align = Align(4);
Heejin Ahn4128cb02018-08-02 21:44:24 +0000581 // atomic.notify instruction does not really load the memory specified with
582 // this argument, but MachineMemOperand should either be load or store, so
583 // we set this to a load.
584 // FIXME Volatile isn't really correct, but currently all LLVM atomic
585 // instructions are treated as volatiles in the backend, so we should be
586 // consistent. The same applies for wasm_atomic_wait intrinsics too.
587 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
588 return true;
589 case Intrinsic::wasm_atomic_wait_i32:
590 Info.opc = ISD::INTRINSIC_W_CHAIN;
591 Info.memVT = MVT::i32;
592 Info.ptrVal = I.getArgOperand(0);
593 Info.offset = 0;
Guillaume Chateletc97a3d12019-08-05 11:02:05 +0000594 Info.align = Align(4);
Heejin Ahn4128cb02018-08-02 21:44:24 +0000595 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
596 return true;
597 case Intrinsic::wasm_atomic_wait_i64:
598 Info.opc = ISD::INTRINSIC_W_CHAIN;
599 Info.memVT = MVT::i64;
600 Info.ptrVal = I.getArgOperand(0);
601 Info.offset = 0;
Guillaume Chateletc97a3d12019-08-05 11:02:05 +0000602 Info.align = Align(8);
Heejin Ahn4128cb02018-08-02 21:44:24 +0000603 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
604 return true;
605 default:
606 return false;
607 }
608}
609
Dan Gohman10e730a2015-06-29 23:51:55 +0000610//===----------------------------------------------------------------------===//
611// WebAssembly Lowering private implementation.
612//===----------------------------------------------------------------------===//
613
614//===----------------------------------------------------------------------===//
615// Lowering Code
616//===----------------------------------------------------------------------===//
617
Heejin Ahn18c56a02019-02-04 19:13:39 +0000618static void fail(const SDLoc &DL, SelectionDAG &DAG, const char *Msg) {
JF Bastienb9073fb2015-07-22 21:28:15 +0000619 MachineFunction &MF = DAG.getMachineFunction();
620 DAG.getContext()->diagnose(
Heejin Ahn18c56a02019-02-04 19:13:39 +0000621 DiagnosticInfoUnsupported(MF.getFunction(), Msg, DL.getDebugLoc()));
JF Bastienb9073fb2015-07-22 21:28:15 +0000622}
623
Dan Gohman85dbdda2015-12-04 17:16:07 +0000624// Test whether the given calling convention is supported.
Heejin Ahn18c56a02019-02-04 19:13:39 +0000625static bool callingConvSupported(CallingConv::ID CallConv) {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000626 // We currently support the language-independent target-independent
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000627 // conventions. We don't yet have a way to annotate calls with properties like
628 // "cold", and we don't have any call-clobbered registers, so these are mostly
629 // all handled the same.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000630 return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000631 CallConv == CallingConv::Cold ||
632 CallConv == CallingConv::PreserveMost ||
633 CallConv == CallingConv::PreserveAll ||
Keno Fischer5c3cdef2019-08-05 21:36:09 +0000634 CallConv == CallingConv::CXX_FAST_TLS ||
635 CallConv == CallingConv::WASM_EmscriptenInvoke;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000636}
637
Heejin Ahnf208f632018-09-05 01:27:38 +0000638SDValue
639WebAssemblyTargetLowering::LowerCall(CallLoweringInfo &CLI,
640 SmallVectorImpl<SDValue> &InVals) const {
JF Bastiend8a9d662015-08-24 21:59:51 +0000641 SelectionDAG &DAG = CLI.DAG;
642 SDLoc DL = CLI.DL;
643 SDValue Chain = CLI.Chain;
644 SDValue Callee = CLI.Callee;
645 MachineFunction &MF = DAG.getMachineFunction();
Derek Schuff992d83f2016-02-10 20:14:15 +0000646 auto Layout = MF.getDataLayout();
JF Bastiend8a9d662015-08-24 21:59:51 +0000647
648 CallingConv::ID CallConv = CLI.CallConv;
Heejin Ahn18c56a02019-02-04 19:13:39 +0000649 if (!callingConvSupported(CallConv))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000650 fail(DL, DAG,
651 "WebAssembly doesn't support language-specific or target-specific "
652 "calling conventions yet");
JF Bastiend8a9d662015-08-24 21:59:51 +0000653 if (CLI.IsPatchPoint)
654 fail(DL, DAG, "WebAssembly doesn't support patch point yet");
655
Thomas Livelye0a9dce2019-07-30 18:08:39 +0000656 if (CLI.IsTailCall) {
657 bool MustTail = CLI.CS && CLI.CS.isMustTailCall();
658 if (Subtarget->hasTailCall() && !CLI.IsVarArg) {
659 // Do not tail call unless caller and callee return types match
660 const Function &F = MF.getFunction();
661 const TargetMachine &TM = getTargetMachine();
662 Type *RetTy = F.getReturnType();
663 SmallVector<MVT, 4> CallerRetTys;
664 SmallVector<MVT, 4> CalleeRetTys;
665 computeLegalValueVTs(F, TM, RetTy, CallerRetTys);
666 computeLegalValueVTs(F, TM, CLI.RetTy, CalleeRetTys);
667 bool TypesMatch = CallerRetTys.size() == CalleeRetTys.size() &&
668 std::equal(CallerRetTys.begin(), CallerRetTys.end(),
669 CalleeRetTys.begin());
670 if (!TypesMatch) {
671 // musttail in this case would be an LLVM IR validation failure
672 assert(!MustTail);
673 CLI.IsTailCall = false;
674 }
675 } else {
676 CLI.IsTailCall = false;
677 if (MustTail) {
678 if (CLI.IsVarArg) {
679 // The return would pop the argument buffer
680 fail(DL, DAG, "WebAssembly does not support varargs tail calls");
681 } else {
682 fail(DL, DAG, "WebAssembly 'tail-call' feature not enabled");
683 }
684 }
685 }
Thomas Livelya1d97a92019-06-26 16:17:15 +0000686 }
Dan Gohman9cc692b2015-10-02 20:54:23 +0000687
JF Bastiend8a9d662015-08-24 21:59:51 +0000688 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Dan Gohmane590b332015-09-09 01:52:45 +0000689 if (Ins.size() > 1)
690 fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet");
691
Dan Gohman2d822e72015-12-04 17:12:52 +0000692 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
Derek Schuff4dd67782016-01-27 21:17:39 +0000693 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
Keno Fischer5c3cdef2019-08-05 21:36:09 +0000694
695 // The generic code may have added an sret argument. If we're lowering an
696 // invoke function, the ABI requires that the function pointer be the first
697 // argument, so we may have to swap the arguments.
698 if (CallConv == CallingConv::WASM_EmscriptenInvoke && Outs.size() >= 2 &&
699 Outs[0].Flags.isSRet()) {
700 std::swap(Outs[0], Outs[1]);
701 std::swap(OutVals[0], OutVals[1]);
702 }
703
Dan Gohman910ba332018-06-26 03:18:38 +0000704 unsigned NumFixedArgs = 0;
Heejin Ahn18c56a02019-02-04 19:13:39 +0000705 for (unsigned I = 0; I < Outs.size(); ++I) {
706 const ISD::OutputArg &Out = Outs[I];
707 SDValue &OutVal = OutVals[I];
Dan Gohman7935fa32015-12-10 00:22:40 +0000708 if (Out.Flags.isNest())
709 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000710 if (Out.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000711 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000712 if (Out.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000713 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000714 if (Out.Flags.isInConsecutiveRegsLast())
Dan Gohman7935fa32015-12-10 00:22:40 +0000715 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohmana6771b32016-02-12 21:30:18 +0000716 if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) {
Matthias Braun941a7052016-07-28 18:40:00 +0000717 auto &MFI = MF.getFrameInfo();
718 int FI = MFI.CreateStackObject(Out.Flags.getByValSize(),
719 Out.Flags.getByValAlign(),
720 /*isSS=*/false);
Derek Schuff4dd67782016-01-27 21:17:39 +0000721 SDValue SizeNode =
722 DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32);
Derek Schuff992d83f2016-02-10 20:14:15 +0000723 SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff4dd67782016-01-27 21:17:39 +0000724 Chain = DAG.getMemcpy(
725 Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getByValAlign(),
Dan Gohman476ffce2016-02-17 01:43:37 +0000726 /*isVolatile*/ false, /*AlwaysInline=*/false,
Derek Schuff4dd67782016-01-27 21:17:39 +0000727 /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo());
728 OutVal = FINode;
729 }
Dan Gohman910ba332018-06-26 03:18:38 +0000730 // Count the number of fixed args *after* legalization.
731 NumFixedArgs += Out.IsFixed;
Dan Gohman2d822e72015-12-04 17:12:52 +0000732 }
733
JF Bastiend8a9d662015-08-24 21:59:51 +0000734 bool IsVarArg = CLI.IsVarArg;
Derek Schuff992d83f2016-02-10 20:14:15 +0000735 auto PtrVT = getPointerTy(Layout);
Dan Gohmane590b332015-09-09 01:52:45 +0000736
JF Bastiend8a9d662015-08-24 21:59:51 +0000737 // Analyze operands of the call, assigning locations to each operand.
738 SmallVector<CCValAssign, 16> ArgLocs;
739 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
JF Bastiend8a9d662015-08-24 21:59:51 +0000740
Dan Gohman35bfb242015-12-04 23:22:35 +0000741 if (IsVarArg) {
Derek Schuff27501e22016-02-10 19:51:04 +0000742 // Outgoing non-fixed arguments are placed in a buffer. First
743 // compute their offsets and the total amount of buffer space needed.
Dan Gohmanc71132c2019-02-26 05:20:19 +0000744 for (unsigned I = NumFixedArgs; I < Outs.size(); ++I) {
745 const ISD::OutputArg &Out = Outs[I];
746 SDValue &Arg = OutVals[I];
Dan Gohman35bfb242015-12-04 23:22:35 +0000747 EVT VT = Arg.getValueType();
748 assert(VT != MVT::iPTR && "Legalized args should be concrete");
749 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanc71132c2019-02-26 05:20:19 +0000750 unsigned Align = std::max(Out.Flags.getOrigAlign(),
751 Layout.getABITypeAlignment(Ty));
Derek Schuff992d83f2016-02-10 20:14:15 +0000752 unsigned Offset = CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty),
Dan Gohmanc71132c2019-02-26 05:20:19 +0000753 Align);
Dan Gohman35bfb242015-12-04 23:22:35 +0000754 CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
755 Offset, VT.getSimpleVT(),
756 CCValAssign::Full));
757 }
758 }
759
760 unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
761
Derek Schuff27501e22016-02-10 19:51:04 +0000762 SDValue FINode;
763 if (IsVarArg && NumBytes) {
Dan Gohman35bfb242015-12-04 23:22:35 +0000764 // For non-fixed arguments, next emit stores to store the argument values
Derek Schuff27501e22016-02-10 19:51:04 +0000765 // to the stack buffer at the offsets computed above.
Matthias Braun941a7052016-07-28 18:40:00 +0000766 int FI = MF.getFrameInfo().CreateStackObject(NumBytes,
767 Layout.getStackAlignment(),
768 /*isSS=*/false);
Dan Gohman35bfb242015-12-04 23:22:35 +0000769 unsigned ValNo = 0;
770 SmallVector<SDValue, 8> Chains;
771 for (SDValue Arg :
772 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
773 assert(ArgLocs[ValNo].getValNo() == ValNo &&
774 "ArgLocs should remain in order and only hold varargs args");
775 unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
Derek Schuff992d83f2016-02-10 20:14:15 +0000776 FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff27501e22016-02-10 19:51:04 +0000777 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode,
Dan Gohman35bfb242015-12-04 23:22:35 +0000778 DAG.getConstant(Offset, DL, PtrVT));
Heejin Ahnf208f632018-09-05 01:27:38 +0000779 Chains.push_back(
780 DAG.getStore(Chain, DL, Arg, Add,
781 MachinePointerInfo::getFixedStack(MF, FI, Offset), 0));
Dan Gohman35bfb242015-12-04 23:22:35 +0000782 }
783 if (!Chains.empty())
784 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Derek Schuff27501e22016-02-10 19:51:04 +0000785 } else if (IsVarArg) {
786 FINode = DAG.getIntPtrConstant(0, DL);
Dan Gohman35bfb242015-12-04 23:22:35 +0000787 }
788
Sam Clegg492f7522019-03-26 19:46:15 +0000789 if (Callee->getOpcode() == ISD::GlobalAddress) {
790 // If the callee is a GlobalAddress node (quite common, every direct call
791 // is) turn it into a TargetGlobalAddress node so that LowerGlobalAddress
792 // doesn't at MO_GOT which is not needed for direct calls.
793 GlobalAddressSDNode* GA = cast<GlobalAddressSDNode>(Callee);
794 Callee = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
795 getPointerTy(DAG.getDataLayout()),
796 GA->getOffset());
797 Callee = DAG.getNode(WebAssemblyISD::Wrapper, DL,
798 getPointerTy(DAG.getDataLayout()), Callee);
799 }
800
Dan Gohman35bfb242015-12-04 23:22:35 +0000801 // Compute the operands for the CALLn node.
JF Bastiend8a9d662015-08-24 21:59:51 +0000802 SmallVector<SDValue, 16> Ops;
803 Ops.push_back(Chain);
JF Bastienaf111db2015-08-24 22:16:48 +0000804 Ops.push_back(Callee);
Dan Gohman35bfb242015-12-04 23:22:35 +0000805
806 // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
807 // isn't reliable.
808 Ops.append(OutVals.begin(),
809 IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
Derek Schuff27501e22016-02-10 19:51:04 +0000810 // Add a pointer to the vararg buffer.
Heejin Ahnf208f632018-09-05 01:27:38 +0000811 if (IsVarArg)
812 Ops.push_back(FINode);
JF Bastiend8a9d662015-08-24 21:59:51 +0000813
Derek Schuff27501e22016-02-10 19:51:04 +0000814 SmallVector<EVT, 8> InTys;
Dan Gohman2d822e72015-12-04 17:12:52 +0000815 for (const auto &In : Ins) {
Dan Gohman7935fa32015-12-10 00:22:40 +0000816 assert(!In.Flags.isByVal() && "byval is not valid for return values");
817 assert(!In.Flags.isNest() && "nest is not valid for return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000818 if (In.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000819 fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000820 if (In.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000821 fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000822 if (In.Flags.isInConsecutiveRegsLast())
Dan Gohman4b9d7912015-12-15 22:01:29 +0000823 fail(DL, DAG,
824 "WebAssembly hasn't implemented cons regs last return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000825 // Ignore In.getOrigAlign() because all our arguments are passed in
826 // registers.
Derek Schuff27501e22016-02-10 19:51:04 +0000827 InTys.push_back(In.VT);
Dan Gohman2d822e72015-12-04 17:12:52 +0000828 }
Thomas Livelya1d97a92019-06-26 16:17:15 +0000829
830 if (CLI.IsTailCall) {
831 // ret_calls do not return values to the current frame
832 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
833 return DAG.getNode(WebAssemblyISD::RET_CALL, DL, NodeTys, Ops);
834 }
835
Derek Schuff27501e22016-02-10 19:51:04 +0000836 InTys.push_back(MVT::Other);
837 SDVTList InTyList = DAG.getVTList(InTys);
Dan Gohmanf71abef2015-09-09 16:13:47 +0000838 SDValue Res =
839 DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1,
Derek Schuff27501e22016-02-10 19:51:04 +0000840 DL, InTyList, Ops);
JF Bastienaf111db2015-08-24 22:16:48 +0000841 if (Ins.empty()) {
842 Chain = Res;
843 } else {
844 InVals.push_back(Res);
845 Chain = Res.getValue(1);
846 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000847
JF Bastiend8a9d662015-08-24 21:59:51 +0000848 return Chain;
849}
850
JF Bastienb9073fb2015-07-22 21:28:15 +0000851bool WebAssemblyTargetLowering::CanLowerReturn(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000852 CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
853 const SmallVectorImpl<ISD::OutputArg> &Outs,
854 LLVMContext & /*Context*/) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000855 // WebAssembly can't currently handle returning tuples.
856 return Outs.size() <= 1;
857}
858
859SDValue WebAssemblyTargetLowering::LowerReturn(
Dan Gohman35bfb242015-12-04 23:22:35 +0000860 SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
JF Bastienb9073fb2015-07-22 21:28:15 +0000861 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000862 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
JF Bastienb9073fb2015-07-22 21:28:15 +0000863 SelectionDAG &DAG) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000864 assert(Outs.size() <= 1 && "WebAssembly can only return up to one value");
Heejin Ahn18c56a02019-02-04 19:13:39 +0000865 if (!callingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000866 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
867
JF Bastien600aee92015-07-31 17:53:38 +0000868 SmallVector<SDValue, 4> RetOps(1, Chain);
869 RetOps.append(OutVals.begin(), OutVals.end());
JF Bastien4a2d5602015-07-31 21:04:18 +0000870 Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
JF Bastienb9073fb2015-07-22 21:28:15 +0000871
Dan Gohman754cd112015-11-11 01:33:02 +0000872 // Record the number and types of the return values.
873 for (const ISD::OutputArg &Out : Outs) {
Dan Gohmanac132e92015-12-02 23:40:03 +0000874 assert(!Out.Flags.isByVal() && "byval is not valid for return values");
875 assert(!Out.Flags.isNest() && "nest is not valid for return values");
Dan Gohman35bfb242015-12-04 23:22:35 +0000876 assert(Out.IsFixed && "non-fixed return value is not valid");
Dan Gohman754cd112015-11-11 01:33:02 +0000877 if (Out.Flags.isInAlloca())
878 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
Dan Gohman754cd112015-11-11 01:33:02 +0000879 if (Out.Flags.isInConsecutiveRegs())
880 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
881 if (Out.Flags.isInConsecutiveRegsLast())
882 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
Dan Gohman754cd112015-11-11 01:33:02 +0000883 }
884
JF Bastienb9073fb2015-07-22 21:28:15 +0000885 return Chain;
886}
887
888SDValue WebAssemblyTargetLowering::LowerFormalArguments(
Derek Schuff27501e22016-02-10 19:51:04 +0000889 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000890 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
891 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Heejin Ahn18c56a02019-02-04 19:13:39 +0000892 if (!callingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000893 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
JF Bastienb9073fb2015-07-22 21:28:15 +0000894
Dan Gohman2726b882016-10-06 22:29:32 +0000895 MachineFunction &MF = DAG.getMachineFunction();
896 auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>();
897
Dan Gohmanfb3e0592015-11-25 19:36:19 +0000898 // Set up the incoming ARGUMENTS value, which serves to represent the liveness
899 // of the incoming values before they're represented by virtual registers.
900 MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
901
JF Bastien600aee92015-07-31 17:53:38 +0000902 for (const ISD::InputArg &In : Ins) {
JF Bastien600aee92015-07-31 17:53:38 +0000903 if (In.Flags.isInAlloca())
904 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
905 if (In.Flags.isNest())
906 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
JF Bastien600aee92015-07-31 17:53:38 +0000907 if (In.Flags.isInConsecutiveRegs())
908 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
909 if (In.Flags.isInConsecutiveRegsLast())
910 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000911 // Ignore In.getOrigAlign() because all our arguments are passed in
912 // registers.
Heejin Ahnf208f632018-09-05 01:27:38 +0000913 InVals.push_back(In.Used ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
914 DAG.getTargetConstant(InVals.size(),
915 DL, MVT::i32))
916 : DAG.getUNDEF(In.VT));
Dan Gohman754cd112015-11-11 01:33:02 +0000917
918 // Record the number and types of arguments.
Derek Schuff27501e22016-02-10 19:51:04 +0000919 MFI->addParam(In.VT);
JF Bastien600aee92015-07-31 17:53:38 +0000920 }
JF Bastienb9073fb2015-07-22 21:28:15 +0000921
Derek Schuff27501e22016-02-10 19:51:04 +0000922 // Varargs are copied into a buffer allocated by the caller, and a pointer to
923 // the buffer is passed as an argument.
924 if (IsVarArg) {
925 MVT PtrVT = getPointerTy(MF.getDataLayout());
Daniel Sanders05c145d2019-08-12 22:40:45 +0000926 Register VarargVreg =
Derek Schuff27501e22016-02-10 19:51:04 +0000927 MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT));
928 MFI->setVarargBufferVreg(VarargVreg);
929 Chain = DAG.getCopyToReg(
930 Chain, DL, VarargVreg,
931 DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT,
932 DAG.getTargetConstant(Ins.size(), DL, MVT::i32)));
933 MFI->addParam(PtrVT);
934 }
Dan Gohman35bfb242015-12-04 23:22:35 +0000935
Derek Schuff77a7a382018-10-03 22:22:48 +0000936 // Record the number and types of arguments and results.
Dan Gohman2726b882016-10-06 22:29:32 +0000937 SmallVector<MVT, 4> Params;
938 SmallVector<MVT, 4> Results;
Heejin Ahn18c56a02019-02-04 19:13:39 +0000939 computeSignatureVTs(MF.getFunction().getFunctionType(), MF.getFunction(),
Derek Schuff77a7a382018-10-03 22:22:48 +0000940 DAG.getTarget(), Params, Results);
Dan Gohman2726b882016-10-06 22:29:32 +0000941 for (MVT VT : Results)
942 MFI->addResult(VT);
Derek Schuff77a7a382018-10-03 22:22:48 +0000943 // TODO: Use signatures in WebAssemblyMachineFunctionInfo too and unify
944 // the param logic here with ComputeSignatureVTs
945 assert(MFI->getParams().size() == Params.size() &&
946 std::equal(MFI->getParams().begin(), MFI->getParams().end(),
947 Params.begin()));
Dan Gohman2726b882016-10-06 22:29:32 +0000948
JF Bastienb9073fb2015-07-22 21:28:15 +0000949 return Chain;
950}
951
Thomas Livelye18b5c62019-05-23 18:09:26 +0000952void WebAssemblyTargetLowering::ReplaceNodeResults(
953 SDNode *N, SmallVectorImpl<SDValue> &Results, SelectionDAG &DAG) const {
954 switch (N->getOpcode()) {
955 case ISD::SIGN_EXTEND_INREG:
956 // Do not add any results, signifying that N should not be custom lowered
957 // after all. This happens because simd128 turns on custom lowering for
958 // SIGN_EXTEND_INREG, but for non-vector sign extends the result might be an
959 // illegal type.
960 break;
961 default:
962 llvm_unreachable(
963 "ReplaceNodeResults not implemented for this op for WebAssembly!");
964 }
965}
966
Dan Gohman10e730a2015-06-29 23:51:55 +0000967//===----------------------------------------------------------------------===//
JF Bastienaf111db2015-08-24 22:16:48 +0000968// Custom lowering hooks.
Dan Gohman10e730a2015-06-29 23:51:55 +0000969//===----------------------------------------------------------------------===//
970
JF Bastienaf111db2015-08-24 22:16:48 +0000971SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
972 SelectionDAG &DAG) const {
Derek Schuff51699a82016-02-12 22:56:03 +0000973 SDLoc DL(Op);
JF Bastienaf111db2015-08-24 22:16:48 +0000974 switch (Op.getOpcode()) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000975 default:
976 llvm_unreachable("unimplemented operation lowering");
977 return SDValue();
978 case ISD::FrameIndex:
979 return LowerFrameIndex(Op, DAG);
980 case ISD::GlobalAddress:
981 return LowerGlobalAddress(Op, DAG);
982 case ISD::ExternalSymbol:
983 return LowerExternalSymbol(Op, DAG);
984 case ISD::JumpTable:
985 return LowerJumpTable(Op, DAG);
986 case ISD::BR_JT:
987 return LowerBR_JT(Op, DAG);
988 case ISD::VASTART:
989 return LowerVASTART(Op, DAG);
990 case ISD::BlockAddress:
991 case ISD::BRIND:
992 fail(DL, DAG, "WebAssembly hasn't implemented computed gotos");
993 return SDValue();
Thomas Lively1a3cbe72019-05-23 01:24:01 +0000994 case ISD::RETURNADDR:
995 return LowerRETURNADDR(Op, DAG);
Heejin Ahnf208f632018-09-05 01:27:38 +0000996 case ISD::FRAMEADDR:
997 return LowerFRAMEADDR(Op, DAG);
998 case ISD::CopyToReg:
999 return LowerCopyToReg(Op, DAG);
Thomas Livelyfb84fd72018-11-02 00:06:56 +00001000 case ISD::EXTRACT_VECTOR_ELT:
1001 case ISD::INSERT_VECTOR_ELT:
1002 return LowerAccessVectorElement(Op, DAG);
Heejin Ahnda419bd2018-11-14 02:46:21 +00001003 case ISD::INTRINSIC_VOID:
Heejin Ahnd6f48782019-01-30 03:21:57 +00001004 case ISD::INTRINSIC_WO_CHAIN:
1005 case ISD::INTRINSIC_W_CHAIN:
1006 return LowerIntrinsic(Op, DAG);
Thomas Lively64a39a12019-01-10 22:32:11 +00001007 case ISD::SIGN_EXTEND_INREG:
1008 return LowerSIGN_EXTEND_INREG(Op, DAG);
Thomas Lively079816e2019-01-30 02:23:29 +00001009 case ISD::BUILD_VECTOR:
1010 return LowerBUILD_VECTOR(Op, DAG);
Thomas Livelya0d25812018-09-07 21:54:46 +00001011 case ISD::VECTOR_SHUFFLE:
1012 return LowerVECTOR_SHUFFLE(Op, DAG);
Thomas Lively55735d52018-10-20 01:31:18 +00001013 case ISD::SHL:
1014 case ISD::SRA:
1015 case ISD::SRL:
1016 return LowerShift(Op, DAG);
JF Bastienaf111db2015-08-24 22:16:48 +00001017 }
1018}
1019
Derek Schuffaadc89c2016-02-16 18:18:36 +00001020SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op,
1021 SelectionDAG &DAG) const {
1022 SDValue Src = Op.getOperand(2);
1023 if (isa<FrameIndexSDNode>(Src.getNode())) {
1024 // CopyToReg nodes don't support FrameIndex operands. Other targets select
1025 // the FI to some LEA-like instruction, but since we don't have that, we
1026 // need to insert some kind of instruction that can take an FI operand and
1027 // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy
Thomas Lively6a87dda2019-01-08 06:25:55 +00001028 // local.copy between Op and its FI operand.
Dan Gohman02c08712016-02-20 23:09:44 +00001029 SDValue Chain = Op.getOperand(0);
Derek Schuffaadc89c2016-02-16 18:18:36 +00001030 SDLoc DL(Op);
Dan Gohman02c08712016-02-20 23:09:44 +00001031 unsigned Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg();
Derek Schuffaadc89c2016-02-16 18:18:36 +00001032 EVT VT = Src.getValueType();
Heejin Ahnf208f632018-09-05 01:27:38 +00001033 SDValue Copy(DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_I32
1034 : WebAssembly::COPY_I64,
1035 DL, VT, Src),
1036 0);
Dan Gohman02c08712016-02-20 23:09:44 +00001037 return Op.getNode()->getNumValues() == 1
1038 ? DAG.getCopyToReg(Chain, DL, Reg, Copy)
Heejin Ahnf208f632018-09-05 01:27:38 +00001039 : DAG.getCopyToReg(Chain, DL, Reg, Copy,
1040 Op.getNumOperands() == 4 ? Op.getOperand(3)
1041 : SDValue());
Derek Schuffaadc89c2016-02-16 18:18:36 +00001042 }
1043 return SDValue();
1044}
1045
Derek Schuff9769deb2015-12-11 23:49:46 +00001046SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op,
1047 SelectionDAG &DAG) const {
1048 int FI = cast<FrameIndexSDNode>(Op)->getIndex();
1049 return DAG.getTargetFrameIndex(FI, Op.getValueType());
1050}
1051
Thomas Lively1a3cbe72019-05-23 01:24:01 +00001052SDValue WebAssemblyTargetLowering::LowerRETURNADDR(SDValue Op,
1053 SelectionDAG &DAG) const {
1054 SDLoc DL(Op);
1055
1056 if (!Subtarget->getTargetTriple().isOSEmscripten()) {
1057 fail(DL, DAG,
1058 "Non-Emscripten WebAssembly hasn't implemented "
1059 "__builtin_return_address");
1060 return SDValue();
1061 }
1062
1063 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
1064 return SDValue();
1065
1066 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Shiva Chen72a41e72019-08-22 04:59:43 +00001067 MakeLibCallOptions CallOptions;
Thomas Lively1a3cbe72019-05-23 01:24:01 +00001068 return makeLibCall(DAG, RTLIB::RETURN_ADDRESS, Op.getValueType(),
Shiva Chen72a41e72019-08-22 04:59:43 +00001069 {DAG.getConstant(Depth, DL, MVT::i32)}, CallOptions, DL)
Thomas Lively1a3cbe72019-05-23 01:24:01 +00001070 .first;
1071}
1072
Dan Gohman94c65662016-02-16 23:48:04 +00001073SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op,
1074 SelectionDAG &DAG) const {
1075 // Non-zero depths are not supported by WebAssembly currently. Use the
1076 // legalizer's default expansion, which is to return 0 (what this function is
1077 // documented to do).
Dan Gohman1d547bf2016-02-17 00:14:03 +00001078 if (Op.getConstantOperandVal(0) > 0)
Dan Gohman94c65662016-02-16 23:48:04 +00001079 return SDValue();
1080
Matthias Braun941a7052016-07-28 18:40:00 +00001081 DAG.getMachineFunction().getFrameInfo().setFrameAddressIsTaken(true);
Dan Gohman94c65662016-02-16 23:48:04 +00001082 EVT VT = Op.getValueType();
Daniel Sanders05c145d2019-08-12 22:40:45 +00001083 Register FP =
Dan Gohman94c65662016-02-16 23:48:04 +00001084 Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction());
1085 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT);
1086}
1087
JF Bastienaf111db2015-08-24 22:16:48 +00001088SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
1089 SelectionDAG &DAG) const {
1090 SDLoc DL(Op);
1091 const auto *GA = cast<GlobalAddressSDNode>(Op);
1092 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +00001093 assert(GA->getTargetFlags() == 0 &&
1094 "Unexpected target flags on generic GlobalAddressSDNode");
JF Bastienaf111db2015-08-24 22:16:48 +00001095 if (GA->getAddressSpace() != 0)
1096 fail(DL, DAG, "WebAssembly only expects the 0 address space");
Sam Clegg492f7522019-03-26 19:46:15 +00001097
Sam Cleggef4c66c2019-04-03 00:17:29 +00001098 unsigned OperandFlags = 0;
Sam Clegg492f7522019-03-26 19:46:15 +00001099 if (isPositionIndependent()) {
1100 const GlobalValue *GV = GA->getGlobal();
1101 if (getTargetMachine().shouldAssumeDSOLocal(*GV->getParent(), GV)) {
1102 MachineFunction &MF = DAG.getMachineFunction();
1103 MVT PtrVT = getPointerTy(MF.getDataLayout());
1104 const char *BaseName;
Sam Clegg2a7cac92019-04-04 17:43:50 +00001105 if (GV->getValueType()->isFunctionTy()) {
Sam Clegg492f7522019-03-26 19:46:15 +00001106 BaseName = MF.createExternalSymbolName("__table_base");
Sam Clegg2a7cac92019-04-04 17:43:50 +00001107 OperandFlags = WebAssemblyII::MO_TABLE_BASE_REL;
1108 }
1109 else {
Sam Clegg492f7522019-03-26 19:46:15 +00001110 BaseName = MF.createExternalSymbolName("__memory_base");
Sam Clegg2a7cac92019-04-04 17:43:50 +00001111 OperandFlags = WebAssemblyII::MO_MEMORY_BASE_REL;
1112 }
Sam Clegg492f7522019-03-26 19:46:15 +00001113 SDValue BaseAddr =
1114 DAG.getNode(WebAssemblyISD::Wrapper, DL, PtrVT,
1115 DAG.getTargetExternalSymbol(BaseName, PtrVT));
1116
1117 SDValue SymAddr = DAG.getNode(
1118 WebAssemblyISD::WrapperPIC, DL, VT,
Sam Clegg2a7cac92019-04-04 17:43:50 +00001119 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset(),
1120 OperandFlags));
Sam Clegg492f7522019-03-26 19:46:15 +00001121
1122 return DAG.getNode(ISD::ADD, DL, VT, BaseAddr, SymAddr);
1123 } else {
Sam Cleggef4c66c2019-04-03 00:17:29 +00001124 OperandFlags = WebAssemblyII::MO_GOT;
Sam Clegg492f7522019-03-26 19:46:15 +00001125 }
1126 }
1127
1128 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
1129 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT,
Sam Cleggef4c66c2019-04-03 00:17:29 +00001130 GA->getOffset(), OperandFlags));
JF Bastienaf111db2015-08-24 22:16:48 +00001131}
1132
Heejin Ahnf208f632018-09-05 01:27:38 +00001133SDValue
1134WebAssemblyTargetLowering::LowerExternalSymbol(SDValue Op,
1135 SelectionDAG &DAG) const {
Dan Gohman2c8fe6a2015-11-25 16:44:29 +00001136 SDLoc DL(Op);
1137 const auto *ES = cast<ExternalSymbolSDNode>(Op);
1138 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +00001139 assert(ES->getTargetFlags() == 0 &&
1140 "Unexpected target flags on generic ExternalSymbolSDNode");
Sam Cleggef4c66c2019-04-03 00:17:29 +00001141 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
1142 DAG.getTargetExternalSymbol(ES->getSymbol(), VT));
Dan Gohman2c8fe6a2015-11-25 16:44:29 +00001143}
1144
Dan Gohman950a13c2015-09-16 16:51:30 +00001145SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
1146 SelectionDAG &DAG) const {
1147 // There's no need for a Wrapper node because we always incorporate a jump
Dan Gohman14026062016-03-08 03:18:12 +00001148 // table operand into a BR_TABLE instruction, rather than ever
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +00001149 // materializing it in a register.
Dan Gohman950a13c2015-09-16 16:51:30 +00001150 const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
1151 return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
1152 JT->getTargetFlags());
1153}
1154
1155SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
1156 SelectionDAG &DAG) const {
1157 SDLoc DL(Op);
1158 SDValue Chain = Op.getOperand(0);
1159 const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
1160 SDValue Index = Op.getOperand(2);
1161 assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
1162
1163 SmallVector<SDValue, 8> Ops;
1164 Ops.push_back(Chain);
1165 Ops.push_back(Index);
1166
1167 MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
1168 const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
1169
Dan Gohman14026062016-03-08 03:18:12 +00001170 // Add an operand for each case.
Heejin Ahnf208f632018-09-05 01:27:38 +00001171 for (auto MBB : MBBs)
1172 Ops.push_back(DAG.getBasicBlock(MBB));
Dan Gohman14026062016-03-08 03:18:12 +00001173
Dan Gohman950a13c2015-09-16 16:51:30 +00001174 // TODO: For now, we just pick something arbitrary for a default case for now.
1175 // We really want to sniff out the guard and put in the real default case (and
1176 // delete the guard).
1177 Ops.push_back(DAG.getBasicBlock(MBBs[0]));
1178
Dan Gohman14026062016-03-08 03:18:12 +00001179 return DAG.getNode(WebAssemblyISD::BR_TABLE, DL, MVT::Other, Ops);
Dan Gohman950a13c2015-09-16 16:51:30 +00001180}
1181
Dan Gohman35bfb242015-12-04 23:22:35 +00001182SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
1183 SelectionDAG &DAG) const {
1184 SDLoc DL(Op);
1185 EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
1186
Derek Schuff27501e22016-02-10 19:51:04 +00001187 auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>();
Dan Gohman35bfb242015-12-04 23:22:35 +00001188 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Derek Schuff27501e22016-02-10 19:51:04 +00001189
1190 SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
1191 MFI->getVarargBufferVreg(), PtrVT);
1192 return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1),
Derek Schuff1a946e42016-07-15 19:35:43 +00001193 MachinePointerInfo(SV), 0);
Dan Gohman35bfb242015-12-04 23:22:35 +00001194}
1195
Heejin Ahnd6f48782019-01-30 03:21:57 +00001196SDValue WebAssemblyTargetLowering::LowerIntrinsic(SDValue Op,
1197 SelectionDAG &DAG) const {
1198 MachineFunction &MF = DAG.getMachineFunction();
1199 unsigned IntNo;
1200 switch (Op.getOpcode()) {
1201 case ISD::INTRINSIC_VOID:
1202 case ISD::INTRINSIC_W_CHAIN:
1203 IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
1204 break;
1205 case ISD::INTRINSIC_WO_CHAIN:
1206 IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
1207 break;
1208 default:
1209 llvm_unreachable("Invalid intrinsic");
1210 }
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +00001211 SDLoc DL(Op);
Heejin Ahnd6f48782019-01-30 03:21:57 +00001212
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +00001213 switch (IntNo) {
1214 default:
Heejin Ahn18c56a02019-02-04 19:13:39 +00001215 return SDValue(); // Don't custom lower most intrinsics.
Thomas Lively5d461c92018-10-03 23:02:23 +00001216
Heejin Ahn24faf852018-10-25 23:55:10 +00001217 case Intrinsic::wasm_lsda: {
Heejin Ahn24faf852018-10-25 23:55:10 +00001218 EVT VT = Op.getValueType();
1219 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1220 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
1221 auto &Context = MF.getMMI().getContext();
1222 MCSymbol *S = Context.getOrCreateSymbol(Twine("GCC_except_table") +
1223 Twine(MF.getFunctionNumber()));
1224 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
1225 DAG.getMCSymbol(S, PtrVT));
1226 }
Heejin Ahnda419bd2018-11-14 02:46:21 +00001227
1228 case Intrinsic::wasm_throw: {
Heejin Ahnd6f48782019-01-30 03:21:57 +00001229 // We only support C++ exceptions for now
Heejin Ahnda419bd2018-11-14 02:46:21 +00001230 int Tag = cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue();
Heejin Ahnd6f48782019-01-30 03:21:57 +00001231 if (Tag != CPP_EXCEPTION)
Heejin Ahnda419bd2018-11-14 02:46:21 +00001232 llvm_unreachable("Invalid tag!");
Heejin Ahnd6f48782019-01-30 03:21:57 +00001233 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1234 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
1235 const char *SymName = MF.createExternalSymbolName("__cpp_exception");
Sam Cleggef4c66c2019-04-03 00:17:29 +00001236 SDValue SymNode = DAG.getNode(WebAssemblyISD::Wrapper, DL, PtrVT,
1237 DAG.getTargetExternalSymbol(SymName, PtrVT));
Heejin Ahnd6f48782019-01-30 03:21:57 +00001238 return DAG.getNode(WebAssemblyISD::THROW, DL,
1239 MVT::Other, // outchain type
1240 {
1241 Op.getOperand(0), // inchain
1242 SymNode, // exception symbol
1243 Op.getOperand(3) // thrown value
1244 });
Heejin Ahnda419bd2018-11-14 02:46:21 +00001245 }
1246 }
1247}
1248
1249SDValue
Thomas Lively64a39a12019-01-10 22:32:11 +00001250WebAssemblyTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
1251 SelectionDAG &DAG) const {
Thomas Lively3d9ca002019-06-04 21:08:20 +00001252 SDLoc DL(Op);
Thomas Lively64a39a12019-01-10 22:32:11 +00001253 // If sign extension operations are disabled, allow sext_inreg only if operand
1254 // is a vector extract. SIMD does not depend on sign extension operations, but
1255 // allowing sext_inreg in this context lets us have simple patterns to select
1256 // extract_lane_s instructions. Expanding sext_inreg everywhere would be
1257 // simpler in this file, but would necessitate large and brittle patterns to
1258 // undo the expansion and select extract_lane_s instructions.
1259 assert(!Subtarget->hasSignExt() && Subtarget->hasSIMD128());
Thomas Lively3d9ca002019-06-04 21:08:20 +00001260 if (Op.getOperand(0).getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
1261 const SDValue &Extract = Op.getOperand(0);
1262 MVT VecT = Extract.getOperand(0).getSimpleValueType();
1263 MVT ExtractedLaneT = static_cast<VTSDNode *>(Op.getOperand(1).getNode())
1264 ->getVT()
1265 .getSimpleVT();
1266 MVT ExtractedVecT =
1267 MVT::getVectorVT(ExtractedLaneT, 128 / ExtractedLaneT.getSizeInBits());
1268 if (ExtractedVecT == VecT)
1269 return Op;
1270 // Bitcast vector to appropriate type to ensure ISel pattern coverage
1271 const SDValue &Index = Extract.getOperand(1);
1272 unsigned IndexVal =
1273 static_cast<ConstantSDNode *>(Index.getNode())->getZExtValue();
1274 unsigned Scale =
1275 ExtractedVecT.getVectorNumElements() / VecT.getVectorNumElements();
1276 assert(Scale > 1);
1277 SDValue NewIndex =
1278 DAG.getConstant(IndexVal * Scale, DL, Index.getValueType());
1279 SDValue NewExtract = DAG.getNode(
1280 ISD::EXTRACT_VECTOR_ELT, DL, Extract.getValueType(),
1281 DAG.getBitcast(ExtractedVecT, Extract.getOperand(0)), NewIndex);
1282 return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, Op.getValueType(),
1283 NewExtract, Op.getOperand(1));
1284 }
Thomas Lively64a39a12019-01-10 22:32:11 +00001285 // Otherwise expand
1286 return SDValue();
1287}
1288
Thomas Lively079816e2019-01-30 02:23:29 +00001289SDValue WebAssemblyTargetLowering::LowerBUILD_VECTOR(SDValue Op,
1290 SelectionDAG &DAG) const {
1291 SDLoc DL(Op);
1292 const EVT VecT = Op.getValueType();
1293 const EVT LaneT = Op.getOperand(0).getValueType();
1294 const size_t Lanes = Op.getNumOperands();
1295 auto IsConstant = [](const SDValue &V) {
1296 return V.getOpcode() == ISD::Constant || V.getOpcode() == ISD::ConstantFP;
1297 };
1298
1299 // Find the most common operand, which is approximately the best to splat
1300 using Entry = std::pair<SDValue, size_t>;
1301 SmallVector<Entry, 16> ValueCounts;
1302 size_t NumConst = 0, NumDynamic = 0;
1303 for (const SDValue &Lane : Op->op_values()) {
1304 if (Lane.isUndef()) {
1305 continue;
1306 } else if (IsConstant(Lane)) {
1307 NumConst++;
1308 } else {
1309 NumDynamic++;
1310 }
1311 auto CountIt = std::find_if(ValueCounts.begin(), ValueCounts.end(),
1312 [&Lane](Entry A) { return A.first == Lane; });
1313 if (CountIt == ValueCounts.end()) {
1314 ValueCounts.emplace_back(Lane, 1);
1315 } else {
1316 CountIt->second++;
1317 }
1318 }
1319 auto CommonIt =
1320 std::max_element(ValueCounts.begin(), ValueCounts.end(),
1321 [](Entry A, Entry B) { return A.second < B.second; });
1322 assert(CommonIt != ValueCounts.end() && "Unexpected all-undef build_vector");
1323 SDValue SplatValue = CommonIt->first;
1324 size_t NumCommon = CommonIt->second;
1325
1326 // If v128.const is available, consider using it instead of a splat
1327 if (Subtarget->hasUnimplementedSIMD128()) {
1328 // {i32,i64,f32,f64}.const opcode, and value
1329 const size_t ConstBytes = 1 + std::max(size_t(4), 16 / Lanes);
1330 // SIMD prefix and opcode
1331 const size_t SplatBytes = 2;
1332 const size_t SplatConstBytes = SplatBytes + ConstBytes;
1333 // SIMD prefix, opcode, and lane index
1334 const size_t ReplaceBytes = 3;
1335 const size_t ReplaceConstBytes = ReplaceBytes + ConstBytes;
1336 // SIMD prefix, v128.const opcode, and 128-bit value
1337 const size_t VecConstBytes = 18;
1338 // Initial v128.const and a replace_lane for each non-const operand
1339 const size_t ConstInitBytes = VecConstBytes + NumDynamic * ReplaceBytes;
1340 // Initial splat and all necessary replace_lanes
1341 const size_t SplatInitBytes =
1342 IsConstant(SplatValue)
1343 // Initial constant splat
1344 ? (SplatConstBytes +
1345 // Constant replace_lanes
1346 (NumConst - NumCommon) * ReplaceConstBytes +
1347 // Dynamic replace_lanes
1348 (NumDynamic * ReplaceBytes))
1349 // Initial dynamic splat
1350 : (SplatBytes +
1351 // Constant replace_lanes
1352 (NumConst * ReplaceConstBytes) +
1353 // Dynamic replace_lanes
1354 (NumDynamic - NumCommon) * ReplaceBytes);
1355 if (ConstInitBytes < SplatInitBytes) {
1356 // Create build_vector that will lower to initial v128.const
1357 SmallVector<SDValue, 16> ConstLanes;
1358 for (const SDValue &Lane : Op->op_values()) {
1359 if (IsConstant(Lane)) {
1360 ConstLanes.push_back(Lane);
1361 } else if (LaneT.isFloatingPoint()) {
1362 ConstLanes.push_back(DAG.getConstantFP(0, DL, LaneT));
1363 } else {
1364 ConstLanes.push_back(DAG.getConstant(0, DL, LaneT));
1365 }
1366 }
1367 SDValue Result = DAG.getBuildVector(VecT, DL, ConstLanes);
1368 // Add replace_lane instructions for non-const lanes
1369 for (size_t I = 0; I < Lanes; ++I) {
1370 const SDValue &Lane = Op->getOperand(I);
1371 if (!Lane.isUndef() && !IsConstant(Lane))
1372 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, DL, VecT, Result, Lane,
1373 DAG.getConstant(I, DL, MVT::i32));
1374 }
1375 return Result;
1376 }
1377 }
1378 // Use a splat for the initial vector
Thomas Lively99d3dd22019-09-23 20:42:12 +00001379 SDValue Result;
1380 // Possibly a load_splat
1381 LoadSDNode *SplattedLoad;
1382 if (Subtarget->hasUnimplementedSIMD128() &&
1383 (SplattedLoad = dyn_cast<LoadSDNode>(SplatValue)) &&
1384 SplattedLoad->getMemoryVT() == VecT.getVectorElementType()) {
1385 Result = DAG.getNode(WebAssemblyISD::LOAD_SPLAT, DL, VecT, SplatValue);
1386 } else {
1387 Result = DAG.getSplatBuildVector(VecT, DL, SplatValue);
1388 }
Thomas Lively079816e2019-01-30 02:23:29 +00001389 // Add replace_lane instructions for other values
1390 for (size_t I = 0; I < Lanes; ++I) {
1391 const SDValue &Lane = Op->getOperand(I);
1392 if (Lane != SplatValue)
1393 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, DL, VecT, Result, Lane,
1394 DAG.getConstant(I, DL, MVT::i32));
1395 }
1396 return Result;
1397}
1398
Thomas Lively64a39a12019-01-10 22:32:11 +00001399SDValue
Thomas Livelya0d25812018-09-07 21:54:46 +00001400WebAssemblyTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
1401 SelectionDAG &DAG) const {
1402 SDLoc DL(Op);
1403 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(Op.getNode())->getMask();
1404 MVT VecType = Op.getOperand(0).getSimpleValueType();
1405 assert(VecType.is128BitVector() && "Unexpected shuffle vector type");
1406 size_t LaneBytes = VecType.getVectorElementType().getSizeInBits() / 8;
1407
1408 // Space for two vector args and sixteen mask indices
1409 SDValue Ops[18];
1410 size_t OpIdx = 0;
1411 Ops[OpIdx++] = Op.getOperand(0);
1412 Ops[OpIdx++] = Op.getOperand(1);
1413
1414 // Expand mask indices to byte indices and materialize them as operands
Heejin Ahn18c56a02019-02-04 19:13:39 +00001415 for (int M : Mask) {
Thomas Livelya0d25812018-09-07 21:54:46 +00001416 for (size_t J = 0; J < LaneBytes; ++J) {
Thomas Lively11a332d02018-10-19 19:08:06 +00001417 // Lower undefs (represented by -1 in mask) to zero
Heejin Ahn18c56a02019-02-04 19:13:39 +00001418 uint64_t ByteIndex = M == -1 ? 0 : (uint64_t)M * LaneBytes + J;
Thomas Lively11a332d02018-10-19 19:08:06 +00001419 Ops[OpIdx++] = DAG.getConstant(ByteIndex, DL, MVT::i32);
Thomas Livelya0d25812018-09-07 21:54:46 +00001420 }
1421 }
1422
Thomas Livelyed951342018-10-24 23:27:40 +00001423 return DAG.getNode(WebAssemblyISD::SHUFFLE, DL, Op.getValueType(), Ops);
Thomas Livelya0d25812018-09-07 21:54:46 +00001424}
1425
Thomas Livelyfb84fd72018-11-02 00:06:56 +00001426SDValue
1427WebAssemblyTargetLowering::LowerAccessVectorElement(SDValue Op,
1428 SelectionDAG &DAG) const {
1429 // Allow constant lane indices, expand variable lane indices
1430 SDNode *IdxNode = Op.getOperand(Op.getNumOperands() - 1).getNode();
1431 if (isa<ConstantSDNode>(IdxNode) || IdxNode->isUndef())
1432 return Op;
1433 else
1434 // Perform default expansion
1435 return SDValue();
1436}
1437
Heejin Ahn18c56a02019-02-04 19:13:39 +00001438static SDValue unrollVectorShift(SDValue Op, SelectionDAG &DAG) {
Thomas Lively6bf2b402019-01-15 02:16:03 +00001439 EVT LaneT = Op.getSimpleValueType().getVectorElementType();
1440 // 32-bit and 64-bit unrolled shifts will have proper semantics
1441 if (LaneT.bitsGE(MVT::i32))
1442 return DAG.UnrollVectorOp(Op.getNode());
1443 // Otherwise mask the shift value to get proper semantics from 32-bit shift
1444 SDLoc DL(Op);
1445 SDValue ShiftVal = Op.getOperand(1);
1446 uint64_t MaskVal = LaneT.getSizeInBits() - 1;
1447 SDValue MaskedShiftVal = DAG.getNode(
1448 ISD::AND, // mask opcode
1449 DL, ShiftVal.getValueType(), // masked value type
1450 ShiftVal, // original shift value operand
1451 DAG.getConstant(MaskVal, DL, ShiftVal.getValueType()) // mask operand
1452 );
1453
1454 return DAG.UnrollVectorOp(
1455 DAG.getNode(Op.getOpcode(), // original shift opcode
1456 DL, Op.getValueType(), // original return type
1457 Op.getOperand(0), // original vector operand,
1458 MaskedShiftVal // new masked shift value operand
1459 )
1460 .getNode());
1461}
1462
Thomas Lively55735d52018-10-20 01:31:18 +00001463SDValue WebAssemblyTargetLowering::LowerShift(SDValue Op,
1464 SelectionDAG &DAG) const {
1465 SDLoc DL(Op);
Thomas Livelyb2382c82018-11-02 00:39:57 +00001466
1467 // Only manually lower vector shifts
1468 assert(Op.getSimpleValueType().isVector());
1469
1470 // Unroll non-splat vector shifts
1471 BuildVectorSDNode *ShiftVec;
1472 SDValue SplatVal;
1473 if (!(ShiftVec = dyn_cast<BuildVectorSDNode>(Op.getOperand(1).getNode())) ||
1474 !(SplatVal = ShiftVec->getSplatValue()))
Heejin Ahn18c56a02019-02-04 19:13:39 +00001475 return unrollVectorShift(Op, DAG);
Thomas Livelyb2382c82018-11-02 00:39:57 +00001476
1477 // All splats except i64x2 const splats are handled by patterns
Heejin Ahn18c56a02019-02-04 19:13:39 +00001478 auto *SplatConst = dyn_cast<ConstantSDNode>(SplatVal);
Thomas Livelyb2382c82018-11-02 00:39:57 +00001479 if (!SplatConst || Op.getSimpleValueType() != MVT::v2i64)
Thomas Lively55735d52018-10-20 01:31:18 +00001480 return Op;
Thomas Livelyb2382c82018-11-02 00:39:57 +00001481
1482 // i64x2 const splats are custom lowered to avoid unnecessary wraps
Thomas Lively55735d52018-10-20 01:31:18 +00001483 unsigned Opcode;
1484 switch (Op.getOpcode()) {
1485 case ISD::SHL:
1486 Opcode = WebAssemblyISD::VEC_SHL;
1487 break;
1488 case ISD::SRA:
1489 Opcode = WebAssemblyISD::VEC_SHR_S;
1490 break;
1491 case ISD::SRL:
1492 Opcode = WebAssemblyISD::VEC_SHR_U;
1493 break;
1494 default:
1495 llvm_unreachable("unexpected opcode");
Thomas Lively55735d52018-10-20 01:31:18 +00001496 }
Thomas Livelyb2382c82018-11-02 00:39:57 +00001497 APInt Shift = SplatConst->getAPIntValue().zextOrTrunc(32);
Thomas Lively55735d52018-10-20 01:31:18 +00001498 return DAG.getNode(Opcode, DL, Op.getValueType(), Op.getOperand(0),
Thomas Livelyb2382c82018-11-02 00:39:57 +00001499 DAG.getConstant(Shift, DL, MVT::i32));
Thomas Lively55735d52018-10-20 01:31:18 +00001500}
1501
Dan Gohman10e730a2015-06-29 23:51:55 +00001502//===----------------------------------------------------------------------===//
1503// WebAssembly Optimization Hooks
1504//===----------------------------------------------------------------------===//