blob: b0fc3a2eaf37ee364669be9f07cd2b378889bfb7 [file] [log] [blame]
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001//=- X86SchedSkylake.td - X86 Skylake Client Scheduling ------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Skylake Client to support
11// instruction scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
14
15def SkylakeClientModel : SchedMachineModel {
16 // All x86 instructions are modeled as a single micro-op, and SKylake can
17 // decode 6 instructions per cycle.
18 let IssueWidth = 6;
19 let MicroOpBufferSize = 224; // Based on the reorder buffer.
20 let LoadLatency = 5;
21 let MispredictPenalty = 14;
Simon Pilgrim31a96332018-03-24 20:40:14 +000022
Gadi Haber6f8fbf42017-09-19 06:19:27 +000023 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
25
26 // This flag is set to allow the scheduler to assign a default model to
27 // unrecognized opcodes.
28 let CompleteModel = 0;
29}
30
31let SchedModel = SkylakeClientModel in {
32
33// Skylake Client can issue micro-ops to 8 different ports in one cycle.
34
35// Ports 0, 1, 5, and 6 handle all computation.
36// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def SKLPort0 : ProcResource<1>;
42def SKLPort1 : ProcResource<1>;
43def SKLPort2 : ProcResource<1>;
44def SKLPort3 : ProcResource<1>;
45def SKLPort4 : ProcResource<1>;
46def SKLPort5 : ProcResource<1>;
47def SKLPort6 : ProcResource<1>;
48def SKLPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
51def SKLPort01 : ProcResGroup<[SKLPort0, SKLPort1]>;
52def SKLPort23 : ProcResGroup<[SKLPort2, SKLPort3]>;
53def SKLPort237 : ProcResGroup<[SKLPort2, SKLPort3, SKLPort7]>;
54def SKLPort04 : ProcResGroup<[SKLPort0, SKLPort4]>;
55def SKLPort05 : ProcResGroup<[SKLPort0, SKLPort5]>;
56def SKLPort06 : ProcResGroup<[SKLPort0, SKLPort6]>;
57def SKLPort15 : ProcResGroup<[SKLPort1, SKLPort5]>;
58def SKLPort16 : ProcResGroup<[SKLPort1, SKLPort6]>;
59def SKLPort56 : ProcResGroup<[SKLPort5, SKLPort6]>;
60def SKLPort015 : ProcResGroup<[SKLPort0, SKLPort1, SKLPort5]>;
61def SKLPort056 : ProcResGroup<[SKLPort0, SKLPort5, SKLPort6]>;
62def SKLPort0156: ProcResGroup<[SKLPort0, SKLPort1, SKLPort5, SKLPort6]>;
63
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000064def SKLDivider : ProcResource<1>; // Integer division issued on port 0.
Craig Topper8104f262018-04-02 05:33:28 +000065// FP division and sqrt on port 0.
66def SKLFPDivider : ProcResource<1>;
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000067
Gadi Haber6f8fbf42017-09-19 06:19:27 +000068// 60 Entry Unified Scheduler
69def SKLPortAny : ProcResGroup<[SKLPort0, SKLPort1, SKLPort2, SKLPort3, SKLPort4,
70 SKLPort5, SKLPort6, SKLPort7]> {
71 let BufferSize=60;
72}
73
74// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
75// cycles after the memory operand.
76def : ReadAdvance<ReadAfterLd, 5>;
77
78// Many SchedWrites are defined in pairs with and without a folded load.
79// Instructions with folded loads are usually micro-fused, so they only appear
80// as two micro-ops when queued in the reservation station.
81// This multiclass defines the resource usage for variants with and without
82// folded loads.
83multiclass SKLWriteResPair<X86FoldableSchedWrite SchedRW,
Simon Pilgrim30c38c32018-03-19 14:46:07 +000084 list<ProcResourceKind> ExePorts,
Simon Pilgrime3547af2018-03-25 10:21:19 +000085 int Lat, list<int> Res = [1], int UOps = 1,
86 int LoadLat = 5> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +000087 // Register variant is using a single cycle on ExePort.
Simon Pilgrim30c38c32018-03-19 14:46:07 +000088 def : WriteRes<SchedRW, ExePorts> {
89 let Latency = Lat;
90 let ResourceCycles = Res;
91 let NumMicroOps = UOps;
92 }
Gadi Haber6f8fbf42017-09-19 06:19:27 +000093
Simon Pilgrime3547af2018-03-25 10:21:19 +000094 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
95 // the latency (default = 5).
Simon Pilgrim30c38c32018-03-19 14:46:07 +000096 def : WriteRes<SchedRW.Folded, !listconcat([SKLPort23], ExePorts)> {
Simon Pilgrime3547af2018-03-25 10:21:19 +000097 let Latency = !add(Lat, LoadLat);
Simon Pilgrim30c38c32018-03-19 14:46:07 +000098 let ResourceCycles = !listconcat([1], Res);
Simon Pilgrime3547af2018-03-25 10:21:19 +000099 let NumMicroOps = !add(UOps, 1);
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000100 }
101}
102
Craig Topperf131b602018-04-06 16:16:46 +0000103// A folded store needs a cycle on port 4 for the store data, and an extra port
104// 2/3/7 cycle to recompute the address.
105def : WriteRes<WriteRMW, [SKLPort237,SKLPort4]>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000106
107// Arithmetic.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000108defm : SKLWriteResPair<WriteALU, [SKLPort0156], 1>; // Simple integer ALU op.
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000109defm : SKLWriteResPair<WriteADC, [SKLPort06], 1>; // Integer ALU + flags op.
Simon Pilgrim00865a42018-09-24 15:21:57 +0000110
111// Integer multiplication.
112defm : SKLWriteResPair<WriteIMul8, [SKLPort1], 3>;
113defm : SKLWriteResPair<WriteIMul16, [SKLPort1,SKLPort06,SKLPort0156], 4, [1,1,2], 4>;
114defm : X86WriteRes<WriteIMul16Imm, [SKLPort1,SKLPort0156], 4, [1,1], 2>;
115defm : X86WriteRes<WriteIMul16ImmLd, [SKLPort1,SKLPort0156,SKLPort23], 8, [1,1,1], 3>;
116defm : SKLWriteResPair<WriteIMul16Reg, [SKLPort1], 3>;
117defm : SKLWriteResPair<WriteIMul32, [SKLPort1,SKLPort06,SKLPort0156], 4, [1,1,1], 3>;
118defm : SKLWriteResPair<WriteIMul32Imm, [SKLPort1], 3>;
119defm : SKLWriteResPair<WriteIMul32Reg, [SKLPort1], 3>;
120defm : SKLWriteResPair<WriteIMul64, [SKLPort1,SKLPort5], 4, [1,1], 2>;
121defm : SKLWriteResPair<WriteIMul64Imm, [SKLPort1], 3>;
122defm : SKLWriteResPair<WriteIMul64Reg, [SKLPort1], 3>;
123def : WriteRes<WriteIMulH, []> { let Latency = 3; }
Simon Pilgrim25805542018-05-08 13:51:45 +0000124
Simon Pilgrim67caf042018-07-31 18:24:24 +0000125defm : X86WriteRes<WriteBSWAP32, [SKLPort15], 1, [1], 1>;
126defm : X86WriteRes<WriteBSWAP64, [SKLPort06, SKLPort15], 2, [1,1], 2>;
Andrew V. Tischenko62f7a322018-08-30 06:26:00 +0000127defm : X86WriteRes<WriteCMPXCHG,[SKLPort06, SKLPort0156], 5, [2,3], 5>;
128defm : X86WriteRes<WriteCMPXCHGRMW,[SKLPort23,SKLPort06,SKLPort0156,SKLPort237,SKLPort4], 8, [1,2,1,1,1], 6>;
Andrew V. Tischenko24f63bc2018-08-09 09:23:26 +0000129defm : X86WriteRes<WriteXCHG, [SKLPort0156], 2, [3], 3>;
Andrew V. Tischenkoee2e3142018-07-20 09:39:14 +0000130
Simon Pilgrima8b4e272018-09-24 16:58:26 +0000131// TODO: Why isn't the SKLDivider used?
132defm : SKLWriteResPair<WriteDiv8, [SKLPort0,SKLDivider], 25, [1,10], 1, 4>;
133defm : X86WriteRes<WriteDiv16, [SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156], 76, [7,2,8,3,1,11], 32>;
134defm : X86WriteRes<WriteDiv32, [SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156], 76, [7,2,8,3,1,11], 32>;
135defm : X86WriteRes<WriteDiv64, [SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156], 76, [7,2,8,3,1,11], 32>;
136defm : X86WriteRes<WriteDiv16Ld, [SKLPort0,SKLPort23,SKLDivider], 29, [1,1,10], 2>;
137defm : X86WriteRes<WriteDiv32Ld, [SKLPort0,SKLPort23,SKLDivider], 29, [1,1,10], 2>;
138defm : X86WriteRes<WriteDiv64Ld, [SKLPort0,SKLPort23,SKLDivider], 29, [1,1,10], 2>;
139
140defm : X86WriteRes<WriteIDiv8, [SKLPort0,SKLDivider], 25, [1,10], 1>;
141defm : X86WriteRes<WriteIDiv16, [SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156], 102, [4,2,4,8,14,34], 66>;
142defm : X86WriteRes<WriteIDiv32, [SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156], 102, [4,2,4,8,14,34], 66>;
143defm : X86WriteRes<WriteIDiv64, [SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156], 102, [4,2,4,8,14,34], 66>;
144defm : X86WriteRes<WriteIDiv8Ld, [SKLPort0,SKLPort5,SKLPort23,SKLPort0156], 28, [2,4,1,1], 8>;
145defm : X86WriteRes<WriteIDiv16Ld, [SKLPort0,SKLPort5,SKLPort23,SKLPort0156], 28, [2,4,1,1], 8>;
146defm : X86WriteRes<WriteIDiv32Ld, [SKLPort0,SKLPort5,SKLPort23,SKLPort0156], 28, [2,4,1,1], 8>;
147defm : X86WriteRes<WriteIDiv64Ld, [SKLPort0,SKLPort5,SKLPort23,SKLPort0156], 28, [2,4,1,1], 8>;
Simon Pilgrim25805542018-05-08 13:51:45 +0000148
Simon Pilgrim28e7bcb2018-03-26 21:06:14 +0000149defm : SKLWriteResPair<WriteCRC32, [SKLPort1], 3>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000150
151def : WriteRes<WriteLEA, [SKLPort15]>; // LEA instructions can't fold loads.
152
Simon Pilgrim2782a192018-05-17 16:47:30 +0000153defm : SKLWriteResPair<WriteCMOV, [SKLPort06], 1, [1], 1>; // Conditional move.
154defm : SKLWriteResPair<WriteCMOV2, [SKLPort06], 2, [2], 2>; // Conditional (CF + ZF flag) move.
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000155defm : X86WriteRes<WriteFCMOV, [SKLPort1], 3, [1], 1>; // x87 conditional move.
Craig Topperb7baa352018-04-08 17:53:18 +0000156def : WriteRes<WriteSETCC, [SKLPort06]>; // Setcc.
157def : WriteRes<WriteSETCCStore, [SKLPort06,SKLPort4,SKLPort237]> {
158 let Latency = 2;
159 let NumMicroOps = 3;
160}
Clement Courbet7b9913f2018-06-20 06:13:39 +0000161def : WriteRes<WriteLAHFSAHF, [SKLPort06]>;
Andrew V. Tischenkodad919d2018-08-01 10:24:27 +0000162def : WriteRes<WriteBitTest,[SKLPort06]>; //
Craig Topperb7baa352018-04-08 17:53:18 +0000163
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000164// Bit counts.
Roman Lebedevfa988852018-07-08 09:50:25 +0000165defm : SKLWriteResPair<WriteBSF, [SKLPort1], 3>;
166defm : SKLWriteResPair<WriteBSR, [SKLPort1], 3>;
167defm : SKLWriteResPair<WriteLZCNT, [SKLPort1], 3>;
168defm : SKLWriteResPair<WriteTZCNT, [SKLPort1], 3>;
169defm : SKLWriteResPair<WritePOPCNT, [SKLPort1], 3>;
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000170
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000171// Integer shifts and rotates.
Simon Pilgrimf3f3dd52018-09-23 21:19:15 +0000172defm : SKLWriteResPair<WriteShift, [SKLPort06], 1>;
173defm : SKLWriteResPair<WriteShiftCL, [SKLPort06], 3, [3], 3>;
174defm : SKLWriteResPair<WriteRotate, [SKLPort06], 2, [2], 2>;
175defm : SKLWriteResPair<WriteRotateCL, [SKLPort06], 3, [3], 3>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000176
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000177// SHLD/SHRD.
178defm : X86WriteRes<WriteSHDrri, [SKLPort1], 3, [1], 1>;
179defm : X86WriteRes<WriteSHDrrcl,[SKLPort1,SKLPort06,SKLPort0156], 6, [1, 2, 1], 4>;
180defm : X86WriteRes<WriteSHDmri, [SKLPort1,SKLPort23,SKLPort237,SKLPort0156], 9, [1, 1, 1, 1], 4>;
181defm : X86WriteRes<WriteSHDmrcl,[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort0156], 11, [1, 1, 1, 2, 1], 6>;
Roman Lebedev75ce4532018-07-08 19:01:55 +0000182
Simon Pilgrim6a47cdb2018-09-14 13:09:56 +0000183// BMI1 BEXTR/BLS, BMI2 BZHI
Craig Topper89310f52018-03-29 20:41:39 +0000184defm : SKLWriteResPair<WriteBEXTR, [SKLPort06,SKLPort15], 2, [1,1], 2>;
Simon Pilgrim6a47cdb2018-09-14 13:09:56 +0000185defm : SKLWriteResPair<WriteBLS, [SKLPort15], 1>;
186defm : SKLWriteResPair<WriteBZHI, [SKLPort15], 1>;
Craig Topper89310f52018-03-29 20:41:39 +0000187
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000188// Loads, stores, and moves, not folded with other operations.
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000189defm : X86WriteRes<WriteLoad, [SKLPort23], 5, [1], 1>;
190defm : X86WriteRes<WriteStore, [SKLPort237, SKLPort4], 1, [1,1], 1>;
191defm : X86WriteRes<WriteStoreNT, [SKLPort237, SKLPort4], 1, [1,1], 2>;
192defm : X86WriteRes<WriteMove, [SKLPort0156], 1, [1], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000193
194// Idioms that clear a register, like xorps %xmm0, %xmm0.
195// These can often bypass execution ports completely.
196def : WriteRes<WriteZero, []>;
197
198// Branches don't produce values, so they have no latency, but they still
199// consume resources. Indirect branches can fold loads.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000200defm : SKLWriteResPair<WriteJump, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000201
202// Floating point. This covers both scalar and vector operations.
Clement Courbetb78ab502018-05-31 11:41:27 +0000203defm : X86WriteRes<WriteFLD0, [SKLPort05], 1, [1], 1>;
204defm : X86WriteRes<WriteFLD1, [SKLPort05], 1, [2], 2>;
Clement Courbet2e41c5a2018-05-31 14:22:01 +0000205defm : X86WriteRes<WriteFLDC, [SKLPort05], 1, [2], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000206defm : X86WriteRes<WriteFLoad, [SKLPort23], 5, [1], 1>;
207defm : X86WriteRes<WriteFLoadX, [SKLPort23], 6, [1], 1>;
208defm : X86WriteRes<WriteFLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000209defm : X86WriteRes<WriteFMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
210defm : X86WriteRes<WriteFMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000211defm : X86WriteRes<WriteFStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000212defm : X86WriteRes<WriteFStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
213defm : X86WriteRes<WriteFStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000214defm : X86WriteRes<WriteFStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
215defm : X86WriteRes<WriteFStoreNTX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
216defm : X86WriteRes<WriteFStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000217defm : X86WriteRes<WriteFMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
218defm : X86WriteRes<WriteFMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
219defm : X86WriteRes<WriteFMove, [SKLPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000220defm : X86WriteRes<WriteFMoveX, [SKLPort015], 1, [1], 1>;
221defm : X86WriteRes<WriteFMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000222defm : X86WriteRes<WriteEMMS, [SKLPort05,SKLPort0156], 10, [9,1], 10>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000223
Simon Pilgrim1233e122018-05-07 20:52:53 +0000224defm : SKLWriteResPair<WriteFAdd, [SKLPort01], 4, [1], 1, 5>; // Floating point add/sub.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000225defm : SKLWriteResPair<WriteFAddX, [SKLPort01], 4, [1], 1, 6>;
226defm : SKLWriteResPair<WriteFAddY, [SKLPort01], 4, [1], 1, 7>;
227defm : X86WriteResPairUnsupported<WriteFAddZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000228defm : SKLWriteResPair<WriteFAdd64, [SKLPort01], 4, [1], 1, 5>; // Floating point double add/sub.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000229defm : SKLWriteResPair<WriteFAdd64X, [SKLPort01], 4, [1], 1, 6>;
230defm : SKLWriteResPair<WriteFAdd64Y, [SKLPort01], 4, [1], 1, 7>;
231defm : X86WriteResPairUnsupported<WriteFAdd64Z>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000232
233defm : SKLWriteResPair<WriteFCmp, [SKLPort01], 4, [1], 1, 5>; // Floating point compare.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000234defm : SKLWriteResPair<WriteFCmpX, [SKLPort01], 4, [1], 1, 6>;
235defm : SKLWriteResPair<WriteFCmpY, [SKLPort01], 4, [1], 1, 7>;
236defm : X86WriteResPairUnsupported<WriteFCmpZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000237defm : SKLWriteResPair<WriteFCmp64, [SKLPort01], 4, [1], 1, 5>; // Floating point double compare.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000238defm : SKLWriteResPair<WriteFCmp64X, [SKLPort01], 4, [1], 1, 6>;
239defm : SKLWriteResPair<WriteFCmp64Y, [SKLPort01], 4, [1], 1, 7>;
240defm : X86WriteResPairUnsupported<WriteFCmp64Z>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000241
242defm : SKLWriteResPair<WriteFCom, [SKLPort0], 2>; // Floating point compare to flags.
243
244defm : SKLWriteResPair<WriteFMul, [SKLPort01], 4, [1], 1, 5>; // Floating point multiplication.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000245defm : SKLWriteResPair<WriteFMulX, [SKLPort01], 4, [1], 1, 6>;
246defm : SKLWriteResPair<WriteFMulY, [SKLPort01], 4, [1], 1, 7>;
247defm : X86WriteResPairUnsupported<WriteFMulZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000248defm : SKLWriteResPair<WriteFMul64, [SKLPort01], 4, [1], 1, 5>; // Floating point double multiplication.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000249defm : SKLWriteResPair<WriteFMul64X, [SKLPort01], 4, [1], 1, 6>;
250defm : SKLWriteResPair<WriteFMul64Y, [SKLPort01], 4, [1], 1, 7>;
251defm : X86WriteResPairUnsupported<WriteFMul64Z>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000252
253defm : SKLWriteResPair<WriteFDiv, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 5>; // Floating point division.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000254//defm : SKLWriteResPair<WriteFDivX, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 6>;
255defm : SKLWriteResPair<WriteFDivY, [SKLPort0,SKLFPDivider], 11, [1,5], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000256defm : X86WriteResPairUnsupported<WriteFDivZ>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000257//defm : SKLWriteResPair<WriteFDiv64, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 5>; // Floating point double division.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000258//defm : SKLWriteResPair<WriteFDiv64X, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 6>;
259//defm : SKLWriteResPair<WriteFDiv64Y, [SKLPort0,SKLFPDivider], 14, [1,5], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000260defm : X86WriteResPairUnsupported<WriteFDiv64Z>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000261
262defm : SKLWriteResPair<WriteFSqrt, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 5>; // Floating point square root.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000263defm : SKLWriteResPair<WriteFSqrtX, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 6>;
264defm : SKLWriteResPair<WriteFSqrtY, [SKLPort0,SKLFPDivider], 12, [1,6], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000265defm : X86WriteResPairUnsupported<WriteFSqrtZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000266defm : SKLWriteResPair<WriteFSqrt64, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 5>; // Floating point double square root.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000267defm : SKLWriteResPair<WriteFSqrt64X, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 6>;
268defm : SKLWriteResPair<WriteFSqrt64Y, [SKLPort0,SKLFPDivider], 18, [1,12],1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000269defm : X86WriteResPairUnsupported<WriteFSqrt64Z>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000270defm : SKLWriteResPair<WriteFSqrt80, [SKLPort0,SKLFPDivider], 21, [1,7]>; // Floating point long double square root.
271
Simon Pilgrimc7088682018-05-01 18:06:07 +0000272defm : SKLWriteResPair<WriteFRcp, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal estimate.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000273defm : SKLWriteResPair<WriteFRcpX, [SKLPort0], 4, [1], 1, 6>;
274defm : SKLWriteResPair<WriteFRcpY, [SKLPort0], 4, [1], 1, 7>;
275defm : X86WriteResPairUnsupported<WriteFRcpZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000276
Simon Pilgrimc7088682018-05-01 18:06:07 +0000277defm : SKLWriteResPair<WriteFRsqrt, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal square root estimate.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000278defm : SKLWriteResPair<WriteFRsqrtX,[SKLPort0], 4, [1], 1, 6>;
279defm : SKLWriteResPair<WriteFRsqrtY,[SKLPort0], 4, [1], 1, 7>;
280defm : X86WriteResPairUnsupported<WriteFRsqrtZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000281
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000282defm : SKLWriteResPair<WriteFMA, [SKLPort01], 4, [1], 1, 5>; // Fused Multiply Add.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000283defm : SKLWriteResPair<WriteFMAX, [SKLPort01], 4, [1], 1, 6>;
284defm : SKLWriteResPair<WriteFMAY, [SKLPort01], 4, [1], 1, 7>;
285defm : X86WriteResPairUnsupported<WriteFMAZ>;
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000286defm : SKLWriteResPair<WriteDPPD, [SKLPort5,SKLPort01], 9, [1,2], 3, 6>; // Floating point double dot product.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000287defm : SKLWriteResPair<WriteDPPS, [SKLPort5,SKLPort01], 13, [1,3], 4, 6>;
288defm : SKLWriteResPair<WriteDPPSY, [SKLPort5,SKLPort01], 13, [1,3], 4, 7>;
289defm : X86WriteResPairUnsupported<WriteDPPSZ>;
Simon Pilgrimd14d2e72018-04-20 21:16:05 +0000290defm : SKLWriteResPair<WriteFSign, [SKLPort0], 1>; // Floating point fabs/fchs.
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000291defm : SKLWriteResPair<WriteFRnd, [SKLPort01], 8, [2], 2, 6>; // Floating point rounding.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000292defm : SKLWriteResPair<WriteFRndY, [SKLPort01], 8, [2], 2, 7>;
293defm : X86WriteResPairUnsupported<WriteFRndZ>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000294defm : SKLWriteResPair<WriteFLogic, [SKLPort015], 1, [1], 1, 6>; // Floating point and/or/xor logicals.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000295defm : SKLWriteResPair<WriteFLogicY, [SKLPort015], 1, [1], 1, 7>;
296defm : X86WriteResPairUnsupported<WriteFLogicZ>;
Simon Pilgrim210286e2018-05-08 10:28:03 +0000297defm : SKLWriteResPair<WriteFTest, [SKLPort0], 2, [1], 1, 6>; // Floating point TEST instructions.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000298defm : SKLWriteResPair<WriteFTestY, [SKLPort0], 2, [1], 1, 7>;
299defm : X86WriteResPairUnsupported<WriteFTestZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000300defm : SKLWriteResPair<WriteFShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000301defm : SKLWriteResPair<WriteFShuffleY, [SKLPort5], 1, [1], 1, 7>;
302defm : X86WriteResPairUnsupported<WriteFShuffleZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000303defm : SKLWriteResPair<WriteFVarShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000304defm : SKLWriteResPair<WriteFVarShuffleY, [SKLPort5], 1, [1], 1, 7>;
305defm : X86WriteResPairUnsupported<WriteFVarShuffleZ>;
Simon Pilgrim06e16542018-04-22 18:35:53 +0000306defm : SKLWriteResPair<WriteFBlend, [SKLPort015], 1, [1], 1, 6>; // Floating point vector blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000307defm : SKLWriteResPair<WriteFBlendY, [SKLPort015], 1, [1], 1, 7>;
308defm : X86WriteResPairUnsupported<WriteFBlendZ>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000309defm : SKLWriteResPair<WriteFVarBlend, [SKLPort015], 2, [2], 2, 6>; // Fp vector variable blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000310defm : SKLWriteResPair<WriteFVarBlendY,[SKLPort015], 2, [2], 2, 7>;
311defm : X86WriteResPairUnsupported<WriteFVarBlendZ>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000312
313// FMA Scheduling helper class.
314// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
315
316// Vector integer operations.
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000317defm : X86WriteRes<WriteVecLoad, [SKLPort23], 5, [1], 1>;
318defm : X86WriteRes<WriteVecLoadX, [SKLPort23], 6, [1], 1>;
319defm : X86WriteRes<WriteVecLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000320defm : X86WriteRes<WriteVecLoadNT, [SKLPort23], 6, [1], 1>;
321defm : X86WriteRes<WriteVecLoadNTY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000322defm : X86WriteRes<WriteVecMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
323defm : X86WriteRes<WriteVecMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000324defm : X86WriteRes<WriteVecStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000325defm : X86WriteRes<WriteVecStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
326defm : X86WriteRes<WriteVecStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000327defm : X86WriteRes<WriteVecStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
328defm : X86WriteRes<WriteVecStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000329defm : X86WriteRes<WriteVecMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
330defm : X86WriteRes<WriteVecMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000331defm : X86WriteRes<WriteVecMove, [SKLPort05], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000332defm : X86WriteRes<WriteVecMoveX, [SKLPort015], 1, [1], 1>;
333defm : X86WriteRes<WriteVecMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000334defm : X86WriteRes<WriteVecMoveToGpr, [SKLPort0], 2, [1], 1>;
335defm : X86WriteRes<WriteVecMoveFromGpr, [SKLPort5], 1, [1], 1>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000336
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000337defm : SKLWriteResPair<WriteVecALU, [SKLPort05], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000338defm : SKLWriteResPair<WriteVecALUX, [SKLPort01], 1, [1], 1, 6>;
339defm : SKLWriteResPair<WriteVecALUY, [SKLPort01], 1, [1], 1, 7>;
340defm : X86WriteResPairUnsupported<WriteVecALUZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000341defm : SKLWriteResPair<WriteVecLogic, [SKLPort05], 1, [1], 1, 5>; // Vector integer and/or/xor.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000342defm : SKLWriteResPair<WriteVecLogicX,[SKLPort015], 1, [1], 1, 6>;
343defm : SKLWriteResPair<WriteVecLogicY,[SKLPort015], 1, [1], 1, 7>;
344defm : X86WriteResPairUnsupported<WriteVecLogicZ>;
Simon Pilgrim210286e2018-05-08 10:28:03 +0000345defm : SKLWriteResPair<WriteVecTest, [SKLPort0,SKLPort5], 3, [1,1], 2, 6>; // Vector integer TEST instructions.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000346defm : SKLWriteResPair<WriteVecTestY, [SKLPort0,SKLPort5], 3, [1,1], 2, 7>;
347defm : X86WriteResPairUnsupported<WriteVecTestZ>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000348defm : SKLWriteResPair<WriteVecIMul, [SKLPort0] , 4, [1], 1, 5>; // Vector integer multiply.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000349defm : SKLWriteResPair<WriteVecIMulX, [SKLPort01], 4, [1], 1, 6>;
350defm : SKLWriteResPair<WriteVecIMulY, [SKLPort01], 4, [1], 1, 7>;
351defm : X86WriteResPairUnsupported<WriteVecIMulZ>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000352defm : SKLWriteResPair<WritePMULLD, [SKLPort01], 10, [2], 2, 6>; // Vector PMULLD.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000353defm : SKLWriteResPair<WritePMULLDY, [SKLPort01], 10, [2], 2, 7>;
354defm : X86WriteResPairUnsupported<WritePMULLDZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000355defm : SKLWriteResPair<WriteShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000356defm : SKLWriteResPair<WriteShuffleX, [SKLPort5], 1, [1], 1, 6>;
357defm : SKLWriteResPair<WriteShuffleY, [SKLPort5], 1, [1], 1, 7>;
358defm : X86WriteResPairUnsupported<WriteShuffleZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000359defm : SKLWriteResPair<WriteVarShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000360defm : SKLWriteResPair<WriteVarShuffleX, [SKLPort5], 1, [1], 1, 6>;
361defm : SKLWriteResPair<WriteVarShuffleY, [SKLPort5], 1, [1], 1, 7>;
362defm : X86WriteResPairUnsupported<WriteVarShuffleZ>;
Simon Pilgrim06e16542018-04-22 18:35:53 +0000363defm : SKLWriteResPair<WriteBlend, [SKLPort5], 1, [1], 1, 6>; // Vector blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000364defm : SKLWriteResPair<WriteBlendY, [SKLPort5], 1, [1], 1, 7>;
365defm : X86WriteResPairUnsupported<WriteBlendZ>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000366defm : SKLWriteResPair<WriteVarBlend, [SKLPort015], 2, [2], 2, 6>; // Vector variable blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000367defm : SKLWriteResPair<WriteVarBlendY, [SKLPort015], 2, [2], 2, 6>;
368defm : X86WriteResPairUnsupported<WriteVarBlendZ>;
Simon Pilgrima41ae2f2018-04-22 10:39:16 +0000369defm : SKLWriteResPair<WriteMPSAD, [SKLPort5], 4, [2], 2, 6>; // Vector MPSAD.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000370defm : SKLWriteResPair<WriteMPSADY, [SKLPort5], 4, [2], 2, 7>;
371defm : X86WriteResPairUnsupported<WriteMPSADZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000372defm : SKLWriteResPair<WritePSADBW, [SKLPort5], 3, [1], 1, 5>; // Vector PSADBW.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000373defm : SKLWriteResPair<WritePSADBWX, [SKLPort5], 3, [1], 1, 6>;
374defm : SKLWriteResPair<WritePSADBWY, [SKLPort5], 3, [1], 1, 7>;
375defm : X86WriteResPairUnsupported<WritePSADBWZ>;
Simon Pilgrim27bc83e2018-04-24 18:49:25 +0000376defm : SKLWriteResPair<WritePHMINPOS, [SKLPort01], 4, [1], 1, 6>; // Vector PHMINPOS.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000377
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000378// Vector integer shifts.
379defm : SKLWriteResPair<WriteVecShift, [SKLPort0], 1, [1], 1, 5>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000380defm : X86WriteRes<WriteVecShiftX, [SKLPort5,SKLPort01], 2, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000381defm : X86WriteRes<WriteVecShiftY, [SKLPort5,SKLPort01], 4, [1,1], 2>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000382defm : X86WriteRes<WriteVecShiftXLd, [SKLPort01,SKLPort23], 7, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000383defm : X86WriteRes<WriteVecShiftYLd, [SKLPort01,SKLPort23], 8, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000384defm : X86WriteResPairUnsupported<WriteVecShiftZ>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000385
Clement Courbet7db69cc2018-06-11 14:37:53 +0000386defm : SKLWriteResPair<WriteVecShiftImm, [SKLPort0], 1, [1], 1, 5>; // Vector integer immediate shifts.
387defm : SKLWriteResPair<WriteVecShiftImmX, [SKLPort01], 1, [1], 1, 6>;
388defm : SKLWriteResPair<WriteVecShiftImmY, [SKLPort01], 1, [1], 1, 7>;
389defm : X86WriteResPairUnsupported<WriteVecShiftImmZ>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000390defm : SKLWriteResPair<WriteVarVecShift, [SKLPort01], 1, [1], 1, 6>; // Variable vector shifts.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000391defm : SKLWriteResPair<WriteVarVecShiftY, [SKLPort01], 1, [1], 1, 7>;
392defm : X86WriteResPairUnsupported<WriteVarVecShiftZ>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000393
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000394// Vector insert/extract operations.
395def : WriteRes<WriteVecInsert, [SKLPort5]> {
396 let Latency = 2;
397 let NumMicroOps = 2;
398 let ResourceCycles = [2];
399}
400def : WriteRes<WriteVecInsertLd, [SKLPort5,SKLPort23]> {
401 let Latency = 6;
402 let NumMicroOps = 2;
403}
Simon Pilgrim819f2182018-05-02 17:58:50 +0000404def: InstRW<[WriteVecInsertLd], (instregex "(V?)MOV(H|L)(PD|PS)rm")>;
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000405
406def : WriteRes<WriteVecExtract, [SKLPort0,SKLPort5]> {
407 let Latency = 3;
408 let NumMicroOps = 2;
409}
410def : WriteRes<WriteVecExtractSt, [SKLPort4,SKLPort5,SKLPort237]> {
411 let Latency = 2;
412 let NumMicroOps = 3;
413}
414
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000415// Conversion between integer and float.
Simon Pilgrim5647e892018-05-16 10:53:45 +0000416defm : SKLWriteResPair<WriteCvtSS2I, [SKLPort1], 3>;
417defm : SKLWriteResPair<WriteCvtPS2I, [SKLPort1], 3>;
418defm : SKLWriteResPair<WriteCvtPS2IY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000419defm : X86WriteResPairUnsupported<WriteCvtPS2IZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000420defm : SKLWriteResPair<WriteCvtSD2I, [SKLPort1], 3>;
421defm : SKLWriteResPair<WriteCvtPD2I, [SKLPort1], 3>;
422defm : SKLWriteResPair<WriteCvtPD2IY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000423defm : X86WriteResPairUnsupported<WriteCvtPD2IZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000424
425defm : SKLWriteResPair<WriteCvtI2SS, [SKLPort1], 4>;
426defm : SKLWriteResPair<WriteCvtI2PS, [SKLPort1], 4>;
427defm : SKLWriteResPair<WriteCvtI2PSY, [SKLPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000428defm : X86WriteResPairUnsupported<WriteCvtI2PSZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000429defm : SKLWriteResPair<WriteCvtI2SD, [SKLPort1], 4>;
430defm : SKLWriteResPair<WriteCvtI2PD, [SKLPort1], 4>;
431defm : SKLWriteResPair<WriteCvtI2PDY, [SKLPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000432defm : X86WriteResPairUnsupported<WriteCvtI2PDZ>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000433
434defm : SKLWriteResPair<WriteCvtSS2SD, [SKLPort1], 3>;
435defm : SKLWriteResPair<WriteCvtPS2PD, [SKLPort1], 3>;
436defm : SKLWriteResPair<WriteCvtPS2PDY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000437defm : X86WriteResPairUnsupported<WriteCvtPS2PDZ>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000438defm : SKLWriteResPair<WriteCvtSD2SS, [SKLPort1], 3>;
439defm : SKLWriteResPair<WriteCvtPD2PS, [SKLPort1], 3>;
440defm : SKLWriteResPair<WriteCvtPD2PSY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000441defm : X86WriteResPairUnsupported<WriteCvtPD2PSZ>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000442
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000443defm : X86WriteRes<WriteCvtPH2PS, [SKLPort5,SKLPort015], 5, [1,1], 2>;
444defm : X86WriteRes<WriteCvtPH2PSY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000445defm : X86WriteResUnsupported<WriteCvtPH2PSZ>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000446defm : X86WriteRes<WriteCvtPH2PSLd, [SKLPort23,SKLPort01], 9, [1,1], 2>;
447defm : X86WriteRes<WriteCvtPH2PSYLd, [SKLPort23,SKLPort01], 10, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000448defm : X86WriteResUnsupported<WriteCvtPH2PSZLd>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000449
450defm : X86WriteRes<WriteCvtPS2PH, [SKLPort5,SKLPort015], 5, [1,1], 2>;
451defm : X86WriteRes<WriteCvtPS2PHY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000452defm : X86WriteResUnsupported<WriteCvtPS2PHZ>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000453defm : X86WriteRes<WriteCvtPS2PHSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 6, [1,1,1,1], 4>;
454defm : X86WriteRes<WriteCvtPS2PHYSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 8, [1,1,1,1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000455defm : X86WriteResUnsupported<WriteCvtPS2PHZSt>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000456
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000457// Strings instructions.
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000458
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000459// Packed Compare Implicit Length Strings, Return Mask
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000460def : WriteRes<WritePCmpIStrM, [SKLPort0]> {
461 let Latency = 10;
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000462 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000463 let ResourceCycles = [3];
464}
465def : WriteRes<WritePCmpIStrMLd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000466 let Latency = 16;
467 let NumMicroOps = 4;
468 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000469}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000470
471// Packed Compare Explicit Length Strings, Return Mask
472def : WriteRes<WritePCmpEStrM, [SKLPort0, SKLPort5, SKLPort015, SKLPort0156]> {
473 let Latency = 19;
474 let NumMicroOps = 9;
475 let ResourceCycles = [4,3,1,1];
476}
477def : WriteRes<WritePCmpEStrMLd, [SKLPort0, SKLPort5,SKLPort23, SKLPort015, SKLPort0156]> {
478 let Latency = 25;
479 let NumMicroOps = 10;
480 let ResourceCycles = [4,3,1,1,1];
481}
482
483// Packed Compare Implicit Length Strings, Return Index
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000484def : WriteRes<WritePCmpIStrI, [SKLPort0]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000485 let Latency = 10;
486 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000487 let ResourceCycles = [3];
488}
489def : WriteRes<WritePCmpIStrILd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000490 let Latency = 16;
491 let NumMicroOps = 4;
492 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000493}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000494
495// Packed Compare Explicit Length Strings, Return Index
496def : WriteRes<WritePCmpEStrI, [SKLPort0, SKLPort5, SKLPort0156]> {
497 let Latency = 18;
498 let NumMicroOps = 8;
499 let ResourceCycles = [4,3,1];
500}
501def : WriteRes<WritePCmpEStrILd, [SKLPort0, SKLPort5, SKLPort23, SKLPort0156]> {
502 let Latency = 24;
503 let NumMicroOps = 9;
504 let ResourceCycles = [4,3,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000505}
506
Simon Pilgrima2f26782018-03-27 20:38:54 +0000507// MOVMSK Instructions.
Simon Pilgrimbf4c8c02018-05-04 14:54:33 +0000508def : WriteRes<WriteFMOVMSK, [SKLPort0]> { let Latency = 2; }
509def : WriteRes<WriteVecMOVMSK, [SKLPort0]> { let Latency = 2; }
510def : WriteRes<WriteVecMOVMSKY, [SKLPort0]> { let Latency = 2; }
511def : WriteRes<WriteMMXMOVMSK, [SKLPort0]> { let Latency = 2; }
Simon Pilgrima2f26782018-03-27 20:38:54 +0000512
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000513// AES instructions.
Simon Pilgrim7684e052018-03-22 13:18:08 +0000514def : WriteRes<WriteAESDecEnc, [SKLPort0]> { // Decryption, encryption.
515 let Latency = 4;
516 let NumMicroOps = 1;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000517 let ResourceCycles = [1];
518}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000519def : WriteRes<WriteAESDecEncLd, [SKLPort0, SKLPort23]> {
520 let Latency = 10;
521 let NumMicroOps = 2;
522 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000523}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000524
525def : WriteRes<WriteAESIMC, [SKLPort0]> { // InvMixColumn.
526 let Latency = 8;
527 let NumMicroOps = 2;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000528 let ResourceCycles = [2];
529}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000530def : WriteRes<WriteAESIMCLd, [SKLPort0, SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000531 let Latency = 14;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000532 let NumMicroOps = 3;
533 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000534}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000535
536def : WriteRes<WriteAESKeyGen, [SKLPort0, SKLPort5, SKLPort015]> { // Key Generation.
537 let Latency = 20;
538 let NumMicroOps = 11;
539 let ResourceCycles = [3,6,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000540}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000541def : WriteRes<WriteAESKeyGenLd, [SKLPort0, SKLPort5, SKLPort23, SKLPort015]> {
542 let Latency = 25;
543 let NumMicroOps = 11;
544 let ResourceCycles = [3,6,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000545}
546
547// Carry-less multiplication instructions.
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000548def : WriteRes<WriteCLMul, [SKLPort5]> {
549 let Latency = 6;
550 let NumMicroOps = 1;
551 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000552}
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000553def : WriteRes<WriteCLMulLd, [SKLPort5, SKLPort23]> {
554 let Latency = 12;
555 let NumMicroOps = 2;
556 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000557}
558
559// Catch-all for expensive system instructions.
560def : WriteRes<WriteSystem, [SKLPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
561
562// AVX2.
Simon Pilgrim819f2182018-05-02 17:58:50 +0000563defm : SKLWriteResPair<WriteFShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector shuffles.
564defm : SKLWriteResPair<WriteFVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector variable shuffles.
565defm : SKLWriteResPair<WriteShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector shuffles.
566defm : SKLWriteResPair<WriteVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector variable shuffles.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000567
568// Old microcoded instructions that nobody use.
569def : WriteRes<WriteMicrocoded, [SKLPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
570
571// Fence instructions.
572def : WriteRes<WriteFence, [SKLPort23, SKLPort4]>;
573
Craig Topper05242bf2018-04-21 18:07:36 +0000574// Load/store MXCSR.
575def : WriteRes<WriteLDMXCSR, [SKLPort0,SKLPort23,SKLPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
576def : WriteRes<WriteSTMXCSR, [SKLPort4,SKLPort5,SKLPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
577
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000578// Nop, not very useful expect it provides a model for nops!
579def : WriteRes<WriteNop, []>;
580
581////////////////////////////////////////////////////////////////////////////////
582// Horizontal add/sub instructions.
583////////////////////////////////////////////////////////////////////////////////
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000584
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000585defm : SKLWriteResPair<WriteFHAdd, [SKLPort5,SKLPort01], 6, [2,1], 3, 6>;
586defm : SKLWriteResPair<WriteFHAddY, [SKLPort5,SKLPort01], 6, [2,1], 3, 7>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000587defm : SKLWriteResPair<WritePHAdd, [SKLPort5,SKLPort05], 3, [2,1], 3, 5>;
588defm : SKLWriteResPair<WritePHAddX, [SKLPort5,SKLPort015], 3, [2,1], 3, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000589defm : SKLWriteResPair<WritePHAddY, [SKLPort5,SKLPort015], 3, [2,1], 3, 7>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000590
591// Remaining instrs.
592
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000593def SKLWriteResGroup1 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000594 let Latency = 1;
595 let NumMicroOps = 1;
596 let ResourceCycles = [1];
597}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000598def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDS(B|W)irr",
599 "MMX_PADDUS(B|W)irr",
600 "MMX_PAVG(B|W)irr",
601 "MMX_PCMPEQ(B|D|W)irr",
602 "MMX_PCMPGT(B|D|W)irr",
603 "MMX_P(MAX|MIN)SWirr",
604 "MMX_P(MAX|MIN)UBirr",
605 "MMX_PSUBS(B|W)irr",
606 "MMX_PSUBUS(B|W)irr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000607
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000608def SKLWriteResGroup3 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000609 let Latency = 1;
610 let NumMicroOps = 1;
611 let ResourceCycles = [1];
612}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000613def: InstRW<[SKLWriteResGroup3], (instregex "COM(P?)_FST0r",
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000614 "UCOM_F(P?)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000615
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000616def SKLWriteResGroup4 : SchedWriteRes<[SKLPort6]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000617 let Latency = 1;
618 let NumMicroOps = 1;
619 let ResourceCycles = [1];
620}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000621def: InstRW<[SKLWriteResGroup4], (instregex "JMP(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000622
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000623def SKLWriteResGroup6 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000624 let Latency = 1;
625 let NumMicroOps = 1;
626 let ResourceCycles = [1];
627}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000628def: InstRW<[SKLWriteResGroup6], (instrs FINCSTP, FNOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000629
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000630def SKLWriteResGroup7 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000631 let Latency = 1;
632 let NumMicroOps = 1;
633 let ResourceCycles = [1];
634}
Simon Pilgrim455d0b22018-04-23 13:24:17 +0000635def: InstRW<[SKLWriteResGroup7], (instrs CDQ, CQO, CLAC, STAC)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000636
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000637def SKLWriteResGroup8 : SchedWriteRes<[SKLPort15]> {
638 let Latency = 1;
639 let NumMicroOps = 1;
640 let ResourceCycles = [1];
641}
Simon Pilgrim6a47cdb2018-09-14 13:09:56 +0000642def: InstRW<[SKLWriteResGroup8], (instregex "ANDN(32|64)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000643
644def SKLWriteResGroup9 : SchedWriteRes<[SKLPort015]> {
645 let Latency = 1;
646 let NumMicroOps = 1;
647 let ResourceCycles = [1];
648}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000649def: InstRW<[SKLWriteResGroup9], (instregex "(V?)PADD(B|D|Q|W)(Y?)rr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000650 "VPBLENDD(Y?)rri",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000651 "(V?)PSUB(B|D|Q|W)(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000652
653def SKLWriteResGroup10 : SchedWriteRes<[SKLPort0156]> {
654 let Latency = 1;
655 let NumMicroOps = 1;
656 let ResourceCycles = [1];
657}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000658def: InstRW<[SKLWriteResGroup10], (instrs CBW, CWDE, CDQE,
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000659 CMC, STC,
660 SGDT64m,
661 SIDT64m,
662 SMSW16m,
663 STRm,
664 SYSCALL)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000665
666def SKLWriteResGroup11 : SchedWriteRes<[SKLPort4,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000667 let Latency = 1;
668 let NumMicroOps = 2;
669 let ResourceCycles = [1,1];
670}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000671def: InstRW<[SKLWriteResGroup11], (instrs FBSTPm, VMPTRSTm)>;
672def: InstRW<[SKLWriteResGroup11], (instregex "ST_FP(32|64|80)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000673
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000674def SKLWriteResGroup13 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000675 let Latency = 2;
676 let NumMicroOps = 2;
677 let ResourceCycles = [2];
678}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000679def: InstRW<[SKLWriteResGroup13], (instrs MMX_MOVQ2DQrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000680
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000681def SKLWriteResGroup14 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000682 let Latency = 2;
683 let NumMicroOps = 2;
684 let ResourceCycles = [2];
685}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000686def: InstRW<[SKLWriteResGroup14], (instrs FDECSTP,
687 MMX_MOVDQ2Qrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000688
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000689def SKLWriteResGroup15 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000690 let Latency = 2;
691 let NumMicroOps = 2;
692 let ResourceCycles = [2];
693}
Simon Pilgrim22d31c52018-09-23 16:53:02 +0000694def: InstRW<[SKLWriteResGroup15], (instregex "SET(A|BE)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000695
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000696def SKLWriteResGroup17 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000697 let Latency = 2;
698 let NumMicroOps = 2;
699 let ResourceCycles = [2];
700}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000701def: InstRW<[SKLWriteResGroup17], (instrs LFENCE,
702 WAIT,
703 XGETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000704
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000705def SKLWriteResGroup20 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000706 let Latency = 2;
707 let NumMicroOps = 2;
708 let ResourceCycles = [1,1];
709}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000710def: InstRW<[SKLWriteResGroup20], (instregex "CLFLUSH")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000711
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000712def SKLWriteResGroup21 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000713 let Latency = 2;
714 let NumMicroOps = 2;
715 let ResourceCycles = [1,1];
716}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000717def: InstRW<[SKLWriteResGroup21], (instrs SFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000718
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000719def SKLWriteResGroup23 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000720 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000721 let NumMicroOps = 2;
722 let ResourceCycles = [1,1];
723}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000724def: InstRW<[SKLWriteResGroup23], (instrs CWD,
725 JCXZ, JECXZ, JRCXZ,
726 ADC8i8, SBB8i8)>;
727def: InstRW<[SKLWriteResGroup23], (instregex "ADC8ri",
Craig Topperfc179c62018-03-22 04:23:41 +0000728 "SBB8ri")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000729
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000730def SKLWriteResGroup25 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237]> {
731 let Latency = 2;
732 let NumMicroOps = 3;
733 let ResourceCycles = [1,1,1];
734}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000735def: InstRW<[SKLWriteResGroup25], (instrs FNSTCW16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000736
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000737def SKLWriteResGroup27 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort15]> {
738 let Latency = 2;
739 let NumMicroOps = 3;
740 let ResourceCycles = [1,1,1];
741}
742def: InstRW<[SKLWriteResGroup27], (instregex "MOVBE(16|32|64)mr")>;
743
744def SKLWriteResGroup28 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
745 let Latency = 2;
746 let NumMicroOps = 3;
747 let ResourceCycles = [1,1,1];
748}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000749def: InstRW<[SKLWriteResGroup28], (instrs PUSH16r, PUSH32r, PUSH64r, PUSH64i8,
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000750 STOSB, STOSL, STOSQ, STOSW)>;
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000751def: InstRW<[SKLWriteResGroup28], (instregex "PUSH(16|32|64)rmr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000752
753def SKLWriteResGroup29 : SchedWriteRes<[SKLPort1]> {
754 let Latency = 3;
755 let NumMicroOps = 1;
756 let ResourceCycles = [1];
757}
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000758def: InstRW<[SKLWriteResGroup29], (instregex "PDEP(32|64)rr",
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000759 "PEXT(32|64)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000760
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000761def SKLWriteResGroup30 : SchedWriteRes<[SKLPort5]> {
762 let Latency = 3;
763 let NumMicroOps = 1;
764 let ResourceCycles = [1];
765}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000766def: InstRW<[SKLWriteResGroup30], (instregex "(ADD|SUB|SUBR)_(FPrST0|FST0r|FrST0)",
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000767 "VPBROADCAST(B|W)rr",
Simon Pilgrime480ed02018-05-07 18:25:19 +0000768 "(V?)PCMPGTQ(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000769
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000770def SKLWriteResGroup32 : SchedWriteRes<[SKLPort0,SKLPort0156]> {
771 let Latency = 3;
772 let NumMicroOps = 2;
773 let ResourceCycles = [1,1];
774}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000775def: InstRW<[SKLWriteResGroup32], (instrs FNSTSW16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000776
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000777def SKLWriteResGroup35 : SchedWriteRes<[SKLPort0,SKLPort5]> {
778 let Latency = 3;
779 let NumMicroOps = 3;
780 let ResourceCycles = [1,2];
781}
Simon Pilgrim5e492d22018-04-19 17:32:10 +0000782def: InstRW<[SKLWriteResGroup35], (instregex "MMX_PH(ADD|SUB)SWrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000783
784def SKLWriteResGroup36 : SchedWriteRes<[SKLPort5,SKLPort01]> {
785 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000786 let NumMicroOps = 3;
787 let ResourceCycles = [2,1];
788}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000789def: InstRW<[SKLWriteResGroup36], (instregex "(V?)PHADDSW(Y?)rr",
790 "(V?)PHSUBSW(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000791
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000792def SKLWriteResGroup39 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
793 let Latency = 3;
794 let NumMicroOps = 3;
795 let ResourceCycles = [2,1];
796}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000797def: InstRW<[SKLWriteResGroup39], (instrs MMX_PACKSSDWirr,
798 MMX_PACKSSWBirr,
799 MMX_PACKUSWBirr)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000800
801def SKLWriteResGroup40 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
802 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000803 let NumMicroOps = 3;
804 let ResourceCycles = [1,2];
805}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000806def: InstRW<[SKLWriteResGroup40], (instregex "CLD")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000807
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000808def SKLWriteResGroup41 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
809 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000810 let NumMicroOps = 3;
811 let ResourceCycles = [1,2];
812}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000813def: InstRW<[SKLWriteResGroup41], (instrs MFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000814
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000815def SKLWriteResGroup42 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
816 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000817 let NumMicroOps = 3;
818 let ResourceCycles = [1,2];
819}
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +0000820def: InstRW<[SKLWriteResGroup42], (instregex "RCL(8|16|32|64)r(1|i)",
821 "RCR(8|16|32|64)r(1|i)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000822
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000823def SKLWriteResGroup43 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort237]> {
824 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000825 let NumMicroOps = 3;
826 let ResourceCycles = [1,1,1];
827}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000828def: InstRW<[SKLWriteResGroup43], (instrs FNSTSWm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000829
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000830def SKLWriteResGroup44 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> {
831 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000832 let NumMicroOps = 4;
833 let ResourceCycles = [1,1,2];
834}
Craig Topperf4cd9082018-01-19 05:47:32 +0000835def: InstRW<[SKLWriteResGroup44], (instregex "SET(A|BE)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000836
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000837def SKLWriteResGroup45 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237,SKLPort0156]> {
838 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000839 let NumMicroOps = 4;
840 let ResourceCycles = [1,1,1,1];
841}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000842def: InstRW<[SKLWriteResGroup45], (instregex "CALL(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000843
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000844def SKLWriteResGroup46 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06,SKLPort0156]> {
845 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000846 let NumMicroOps = 4;
847 let ResourceCycles = [1,1,1,1];
848}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000849def: InstRW<[SKLWriteResGroup46], (instrs CALL64pcrel32)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000850
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000851def SKLWriteResGroup47 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000852 let Latency = 4;
853 let NumMicroOps = 1;
854 let ResourceCycles = [1];
855}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000856def: InstRW<[SKLWriteResGroup47], (instregex "MUL_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000857
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000858def SKLWriteResGroup48 : SchedWriteRes<[SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000859 let Latency = 4;
860 let NumMicroOps = 1;
861 let ResourceCycles = [1];
862}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +0000863def: InstRW<[SKLWriteResGroup48], (instregex "(V?)CVTDQ2PS(Y?)rr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000864 "(V?)CVT(T?)PS2DQ(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000865
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000866def SKLWriteResGroup53 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000867 let Latency = 4;
868 let NumMicroOps = 3;
869 let ResourceCycles = [1,1,1];
870}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000871def: InstRW<[SKLWriteResGroup53], (instregex "IST(T?)_FP(16|32|64)m",
872 "IST_F(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000873
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000874def SKLWriteResGroup54 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000875 let Latency = 4;
876 let NumMicroOps = 4;
877 let ResourceCycles = [4];
878}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000879def: InstRW<[SKLWriteResGroup54], (instrs FNCLEX)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000880
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000881def SKLWriteResGroup55 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000882 let Latency = 4;
883 let NumMicroOps = 4;
884 let ResourceCycles = [1,3];
885}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000886def: InstRW<[SKLWriteResGroup55], (instrs PAUSE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000887
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000888def SKLWriteResGroup56 : SchedWriteRes<[SKLPort015,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000889 let Latency = 4;
890 let NumMicroOps = 4;
891 let ResourceCycles = [1,3];
892}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000893def: InstRW<[SKLWriteResGroup56], (instrs VZEROUPPER)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000894
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000895def SKLWriteResGroup57 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000896 let Latency = 4;
897 let NumMicroOps = 4;
898 let ResourceCycles = [1,1,2];
899}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000900def: InstRW<[SKLWriteResGroup57], (instregex "LAR(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000901
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000902def SKLWriteResGroup58 : SchedWriteRes<[SKLPort23]> {
903 let Latency = 5;
904 let NumMicroOps = 1;
905 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000906}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000907def: InstRW<[SKLWriteResGroup58], (instregex "MOVSX(16|32|64)rm(8|16|32)",
908 "MOVZX(16|32|64)rm(8|16)",
Simon Pilgrim37334ea2018-04-21 21:59:36 +0000909 "(V?)MOVDDUPrm")>; // TODO: Should this be SKLWriteResGroup67?
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000910
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000911def SKLWriteResGroup59 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000912 let Latency = 5;
913 let NumMicroOps = 2;
914 let ResourceCycles = [1,1];
915}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000916def: InstRW<[SKLWriteResGroup59], (instrs MMX_CVTPI2PDirr,
917 CVTDQ2PDrr,
918 VCVTDQ2PDrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000919
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000920def SKLWriteResGroup60 : SchedWriteRes<[SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000921 let Latency = 5;
922 let NumMicroOps = 2;
923 let ResourceCycles = [1,1];
924}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000925def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVT(T?)PD2PIirr",
926 "MMX_CVT(T?)PS2PIirr",
927 "(V?)CVT(T?)PD2DQrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000928 "(V?)CVTPD2PSrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000929 "(V?)CVTPS2PDrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000930 "(V?)CVTSD2SSrr",
931 "(V?)CVTSI642SDrr",
932 "(V?)CVTSI2SDrr",
933 "(V?)CVTSI2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000934 "(V?)CVTSS2SDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000935
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000936def SKLWriteResGroup61 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000937 let Latency = 5;
938 let NumMicroOps = 3;
939 let ResourceCycles = [1,1,1];
940}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000941def: InstRW<[SKLWriteResGroup61], (instregex "STR(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000942
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000943def SKLWriteResGroup63 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000944 let Latency = 5;
945 let NumMicroOps = 5;
946 let ResourceCycles = [1,4];
947}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000948def: InstRW<[SKLWriteResGroup63], (instrs XSETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000949
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000950def SKLWriteResGroup65 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000951 let Latency = 5;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000952 let NumMicroOps = 6;
953 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000954}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000955def: InstRW<[SKLWriteResGroup65], (instregex "PUSHF(16|64)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000956
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000957def SKLWriteResGroup67 : SchedWriteRes<[SKLPort23]> {
958 let Latency = 6;
959 let NumMicroOps = 1;
960 let ResourceCycles = [1];
961}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000962def: InstRW<[SKLWriteResGroup67], (instrs VBROADCASTSSrm,
963 VPBROADCASTDrm,
964 VPBROADCASTQrm)>;
965def: InstRW<[SKLWriteResGroup67], (instregex "(V?)MOVSHDUPrm",
966 "(V?)MOVSLDUPrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000967
968def SKLWriteResGroup68 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000969 let Latency = 6;
970 let NumMicroOps = 2;
971 let ResourceCycles = [2];
972}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000973def: InstRW<[SKLWriteResGroup68], (instrs MMX_CVTPI2PSirr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000974
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000975def SKLWriteResGroup69 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000976 let Latency = 6;
977 let NumMicroOps = 2;
978 let ResourceCycles = [1,1];
979}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000980def: InstRW<[SKLWriteResGroup69], (instrs MMX_PADDSBirm,
981 MMX_PADDSWirm,
982 MMX_PADDUSBirm,
983 MMX_PADDUSWirm,
984 MMX_PAVGBirm,
985 MMX_PAVGWirm,
986 MMX_PCMPEQBirm,
987 MMX_PCMPEQDirm,
988 MMX_PCMPEQWirm,
989 MMX_PCMPGTBirm,
990 MMX_PCMPGTDirm,
991 MMX_PCMPGTWirm,
992 MMX_PMAXSWirm,
993 MMX_PMAXUBirm,
994 MMX_PMINSWirm,
995 MMX_PMINUBirm,
996 MMX_PSUBSBirm,
997 MMX_PSUBSWirm,
998 MMX_PSUBUSBirm,
999 MMX_PSUBUSWirm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001000
Craig Topper58afb4e2018-03-22 21:10:07 +00001001def SKLWriteResGroup70 : SchedWriteRes<[SKLPort0,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001002 let Latency = 6;
1003 let NumMicroOps = 2;
1004 let ResourceCycles = [1,1];
1005}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001006def: InstRW<[SKLWriteResGroup70], (instregex "(V?)CVTSS2SI(64)?rr",
1007 "(V?)CVT(T?)SD2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001008
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001009def SKLWriteResGroup72 : SchedWriteRes<[SKLPort6,SKLPort23]> {
1010 let Latency = 6;
1011 let NumMicroOps = 2;
1012 let ResourceCycles = [1,1];
1013}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001014def: InstRW<[SKLWriteResGroup72], (instrs FARJMP64)>;
1015def: InstRW<[SKLWriteResGroup72], (instregex "JMP(16|32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001016
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001017def SKLWriteResGroup74 : SchedWriteRes<[SKLPort23,SKLPort06]> {
1018 let Latency = 6;
1019 let NumMicroOps = 2;
1020 let ResourceCycles = [1,1];
1021}
Simon Pilgrimeb609092018-04-23 22:19:55 +00001022def: InstRW<[SKLWriteResGroup74], (instregex "BT(16|32|64)mi8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001023
1024def SKLWriteResGroup75 : SchedWriteRes<[SKLPort23,SKLPort15]> {
1025 let Latency = 6;
1026 let NumMicroOps = 2;
1027 let ResourceCycles = [1,1];
1028}
Craig Topperfc179c62018-03-22 04:23:41 +00001029def: InstRW<[SKLWriteResGroup75], (instregex "ANDN(32|64)rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001030 "MOVBE(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001031
1032def SKLWriteResGroup76 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1033 let Latency = 6;
1034 let NumMicroOps = 2;
1035 let ResourceCycles = [1,1];
1036}
Craig Topper2d451e72018-03-18 08:38:06 +00001037def: InstRW<[SKLWriteResGroup76], (instrs POP16r, POP32r, POP64r)>;
Craig Topperf0d04262018-04-06 16:16:48 +00001038def: InstRW<[SKLWriteResGroup76], (instregex "POP(16|32|64)rmr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001039
Craig Topper58afb4e2018-03-22 21:10:07 +00001040def SKLWriteResGroup78 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001041 let Latency = 6;
1042 let NumMicroOps = 3;
1043 let ResourceCycles = [2,1];
1044}
Craig Topperfc179c62018-03-22 04:23:41 +00001045def: InstRW<[SKLWriteResGroup78], (instregex "(V?)CVTSI642SSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001046
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001047def SKLWriteResGroup80 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001048 let Latency = 6;
1049 let NumMicroOps = 4;
1050 let ResourceCycles = [1,1,1,1];
1051}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001052def: InstRW<[SKLWriteResGroup80], (instregex "SLDT(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001053
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001054def SKLWriteResGroup82 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1055 let Latency = 6;
1056 let NumMicroOps = 4;
1057 let ResourceCycles = [1,1,1,1];
1058}
Craig Topperfc179c62018-03-22 04:23:41 +00001059def: InstRW<[SKLWriteResGroup82], (instregex "BTC(16|32|64)mi8",
1060 "BTR(16|32|64)mi8",
1061 "BTS(16|32|64)mi8",
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +00001062 "SAR(8|16|32|64)m(1|i)",
1063 "SHL(8|16|32|64)m(1|i)",
1064 "SHR(8|16|32|64)m(1|i)")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001065
1066def SKLWriteResGroup83 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1067 let Latency = 6;
1068 let NumMicroOps = 4;
1069 let ResourceCycles = [1,1,1,1];
1070}
Craig Topperf0d04262018-04-06 16:16:48 +00001071def: InstRW<[SKLWriteResGroup83], (instregex "POP(16|32|64)rmm",
1072 "PUSH(16|32|64)rmm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001073
1074def SKLWriteResGroup84 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001075 let Latency = 6;
1076 let NumMicroOps = 6;
1077 let ResourceCycles = [1,5];
1078}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001079def: InstRW<[SKLWriteResGroup84], (instrs STD)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001080
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001081def SKLWriteResGroup85 : SchedWriteRes<[SKLPort23]> {
1082 let Latency = 7;
1083 let NumMicroOps = 1;
1084 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001085}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001086def: InstRW<[SKLWriteResGroup85], (instregex "LD_F(32|64|80)m")>;
1087def: InstRW<[SKLWriteResGroup85], (instrs VBROADCASTF128,
1088 VBROADCASTI128,
1089 VBROADCASTSDYrm,
1090 VBROADCASTSSYrm,
1091 VMOVDDUPYrm,
1092 VMOVSHDUPYrm,
1093 VMOVSLDUPYrm,
1094 VPBROADCASTDYrm,
1095 VPBROADCASTQYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001096
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001097def SKLWriteResGroup86 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001098 let Latency = 7;
1099 let NumMicroOps = 2;
1100 let ResourceCycles = [1,1];
1101}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001102def: InstRW<[SKLWriteResGroup86], (instrs VCVTDQ2PDYrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001103
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001104def SKLWriteResGroup88 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001105 let Latency = 6;
1106 let NumMicroOps = 2;
1107 let ResourceCycles = [1,1];
1108}
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001109def: InstRW<[SKLWriteResGroup88], (instregex "(V?)PMOV(SX|ZX)BDrm",
1110 "(V?)PMOV(SX|ZX)BQrm",
1111 "(V?)PMOV(SX|ZX)BWrm",
1112 "(V?)PMOV(SX|ZX)DQrm",
1113 "(V?)PMOV(SX|ZX)WDrm",
1114 "(V?)PMOV(SX|ZX)WQrm")>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001115
Craig Topper58afb4e2018-03-22 21:10:07 +00001116def SKLWriteResGroup89 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001117 let Latency = 7;
1118 let NumMicroOps = 2;
1119 let ResourceCycles = [1,1];
1120}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001121def: InstRW<[SKLWriteResGroup89], (instrs VCVTPD2PSYrr,
1122 VCVTPS2PDYrr,
1123 VCVTPD2DQYrr,
1124 VCVTTPD2DQYrr)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001125
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001126def SKLWriteResGroup91 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1127 let Latency = 7;
1128 let NumMicroOps = 2;
1129 let ResourceCycles = [1,1];
1130}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001131def: InstRW<[SKLWriteResGroup91], (instrs VINSERTF128rm,
1132 VINSERTI128rm,
1133 VPBLENDDrmi)>;
1134def: InstRW<[SKLWriteResGroup91], (instregex "(V?)PADD(B|D|Q|W)rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001135 "(V?)PSUB(B|D|Q|W)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001136
1137def SKLWriteResGroup92 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1138 let Latency = 7;
1139 let NumMicroOps = 3;
1140 let ResourceCycles = [2,1];
1141}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001142def: InstRW<[SKLWriteResGroup92], (instrs MMX_PACKSSDWirm,
1143 MMX_PACKSSWBirm,
1144 MMX_PACKUSWBirm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001145
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001146def SKLWriteResGroup94 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1147 let Latency = 7;
1148 let NumMicroOps = 3;
1149 let ResourceCycles = [1,2];
1150}
Craig Topper3b0b96c2018-04-05 21:16:26 +00001151def: InstRW<[SKLWriteResGroup94], (instrs LEAVE, LEAVE64,
1152 SCASB, SCASL, SCASQ, SCASW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001153
Craig Topper58afb4e2018-03-22 21:10:07 +00001154def SKLWriteResGroup95 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001155 let Latency = 7;
1156 let NumMicroOps = 3;
1157 let ResourceCycles = [1,1,1];
1158}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001159def: InstRW<[SKLWriteResGroup95], (instregex "(V?)CVTTSS2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001160
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001161def SKLWriteResGroup96 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001162 let Latency = 7;
1163 let NumMicroOps = 3;
1164 let ResourceCycles = [1,1,1];
1165}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001166def: InstRW<[SKLWriteResGroup96], (instrs FLDCW16m)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001167
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001168def SKLWriteResGroup98 : SchedWriteRes<[SKLPort6,SKLPort23,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001169 let Latency = 7;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001170 let NumMicroOps = 3;
1171 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001172}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001173def: InstRW<[SKLWriteResGroup98], (instrs LRETQ, RETQ)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001174
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001175def SKLWriteResGroup100 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1176 let Latency = 7;
1177 let NumMicroOps = 5;
1178 let ResourceCycles = [1,1,1,2];
1179}
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +00001180def: InstRW<[SKLWriteResGroup100], (instregex "ROL(8|16|32|64)m(1|i)",
1181 "ROR(8|16|32|64)m(1|i)")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001182
1183def SKLWriteResGroup101 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1184 let Latency = 7;
1185 let NumMicroOps = 5;
1186 let ResourceCycles = [1,1,1,2];
1187}
Craig Topper13a16502018-03-19 00:56:09 +00001188def: InstRW<[SKLWriteResGroup101], (instregex "XADD(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001189
1190def SKLWriteResGroup102 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1191 let Latency = 7;
1192 let NumMicroOps = 5;
1193 let ResourceCycles = [1,1,1,1,1];
1194}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001195def: InstRW<[SKLWriteResGroup102], (instregex "CALL(16|32|64)m")>;
1196def: InstRW<[SKLWriteResGroup102], (instrs FARCALL64)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001197
1198def SKLWriteResGroup103 : SchedWriteRes<[SKLPort6,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001199 let Latency = 7;
1200 let NumMicroOps = 7;
1201 let ResourceCycles = [1,3,1,2];
1202}
Craig Topper2d451e72018-03-18 08:38:06 +00001203def: InstRW<[SKLWriteResGroup103], (instrs LOOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001204
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001205def SKLWriteResGroup107 : SchedWriteRes<[SKLPort1,SKLPort23]> {
1206 let Latency = 8;
1207 let NumMicroOps = 2;
1208 let ResourceCycles = [1,1];
1209}
Simon Pilgrimf33d9052018-03-26 18:19:28 +00001210def: InstRW<[SKLWriteResGroup107], (instregex "PDEP(32|64)rm",
1211 "PEXT(32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001212
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001213def SKLWriteResGroup108 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1214 let Latency = 8;
1215 let NumMicroOps = 2;
1216 let ResourceCycles = [1,1];
1217}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001218def: InstRW<[SKLWriteResGroup108], (instregex "FCOM(P?)(32|64)m")>;
1219def: InstRW<[SKLWriteResGroup108], (instrs VPBROADCASTBYrm,
1220 VPBROADCASTWYrm,
1221 VPMOVSXBDYrm,
1222 VPMOVSXBQYrm,
1223 VPMOVSXWQYrm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001224
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001225def SKLWriteResGroup110 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1226 let Latency = 8;
1227 let NumMicroOps = 2;
1228 let ResourceCycles = [1,1];
1229}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001230def: InstRW<[SKLWriteResGroup110], (instrs VPBLENDDYrmi)>;
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001231def: InstRW<[SKLWriteResGroup110], (instregex "VPADD(B|D|Q|W)Yrm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001232 "VPSUB(B|D|Q|W)Yrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001233
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001234def SKLWriteResGroup112 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1235 let Latency = 8;
1236 let NumMicroOps = 4;
1237 let ResourceCycles = [1,2,1];
1238}
Simon Pilgrim5e492d22018-04-19 17:32:10 +00001239def: InstRW<[SKLWriteResGroup112], (instregex "MMX_PH(ADD|SUB)SWrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001240
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001241def SKLWriteResGroup116 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1242 let Latency = 8;
1243 let NumMicroOps = 5;
1244 let ResourceCycles = [1,1,1,2];
1245}
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +00001246def: InstRW<[SKLWriteResGroup116], (instregex "RCL(8|16|32|64)m(1|i)",
1247 "RCR(8|16|32|64)m(1|i)")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001248
1249def SKLWriteResGroup117 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1250 let Latency = 8;
1251 let NumMicroOps = 6;
1252 let ResourceCycles = [1,1,1,3];
1253}
Craig Topperfc179c62018-03-22 04:23:41 +00001254def: InstRW<[SKLWriteResGroup117], (instregex "ROL(8|16|32|64)mCL",
Simon Pilgrim9202c9f2018-09-23 19:16:01 +00001255 "ROR(8|16|32|64)mCL",
Craig Topperfc179c62018-03-22 04:23:41 +00001256 "SAR(8|16|32|64)mCL",
1257 "SHL(8|16|32|64)mCL",
1258 "SHR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001259
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001260def SKLWriteResGroup119 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1261 let Latency = 8;
1262 let NumMicroOps = 6;
1263 let ResourceCycles = [1,1,1,2,1];
1264}
Simon Pilgrim0c0336e2018-05-17 12:43:42 +00001265def: SchedAlias<WriteADCRMW, SKLWriteResGroup119>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001266
1267def SKLWriteResGroup120 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1268 let Latency = 9;
1269 let NumMicroOps = 2;
1270 let ResourceCycles = [1,1];
1271}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001272def: InstRW<[SKLWriteResGroup120], (instrs MMX_CVTPI2PSirm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001273
1274def SKLWriteResGroup121 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1275 let Latency = 9;
1276 let NumMicroOps = 2;
1277 let ResourceCycles = [1,1];
1278}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001279def: InstRW<[SKLWriteResGroup121], (instrs PCMPGTQrm,
1280 VPCMPGTQrm,
1281 VPMOVSXBWYrm,
1282 VPMOVSXDQYrm,
1283 VPMOVSXWDYrm,
1284 VPMOVZXWDYrm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001285
Craig Topper58afb4e2018-03-22 21:10:07 +00001286def SKLWriteResGroup123 : SchedWriteRes<[SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001287 let Latency = 9;
1288 let NumMicroOps = 2;
1289 let ResourceCycles = [1,1];
1290}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001291def: InstRW<[SKLWriteResGroup123], (instregex "MMX_CVT(T?)PS2PIirm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001292 "(V?)CVTPS2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001293
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001294def SKLWriteResGroup128 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001295 let Latency = 9;
1296 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001297 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001298}
Craig Topperfc179c62018-03-22 04:23:41 +00001299def: InstRW<[SKLWriteResGroup128], (instregex "(V?)PHADDSWrm",
1300 "(V?)PHSUBSWrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001301
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001302def SKLWriteResGroup131 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1303 let Latency = 9;
1304 let NumMicroOps = 5;
1305 let ResourceCycles = [1,2,1,1];
1306}
Craig Topperfc179c62018-03-22 04:23:41 +00001307def: InstRW<[SKLWriteResGroup131], (instregex "LAR(16|32|64)rm",
1308 "LSL(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001309
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001310def SKLWriteResGroup133 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1311 let Latency = 10;
1312 let NumMicroOps = 2;
1313 let ResourceCycles = [1,1];
1314}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001315def: InstRW<[SKLWriteResGroup133], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001316 "ILD_F(16|32|64)m")>;
1317def: InstRW<[SKLWriteResGroup133], (instrs VPCMPGTQYrm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001318
1319def SKLWriteResGroup134 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1320 let Latency = 10;
1321 let NumMicroOps = 2;
1322 let ResourceCycles = [1,1];
1323}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001324def: InstRW<[SKLWriteResGroup134], (instregex "(V?)CVTDQ2PSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001325 "(V?)CVTPS2DQrm",
1326 "(V?)CVTSS2SDrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001327 "(V?)CVTTPS2DQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001328
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001329def SKLWriteResGroup138 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1330 let Latency = 10;
1331 let NumMicroOps = 3;
1332 let ResourceCycles = [1,1,1];
1333}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001334def: InstRW<[SKLWriteResGroup138], (instrs MMX_CVTPI2PDirm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001335
Craig Topper58afb4e2018-03-22 21:10:07 +00001336def SKLWriteResGroup139 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001337 let Latency = 10;
1338 let NumMicroOps = 3;
1339 let ResourceCycles = [1,1,1];
1340}
Craig Topperfc179c62018-03-22 04:23:41 +00001341def: InstRW<[SKLWriteResGroup139], (instregex "(V?)CVTSD2SSrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001342
1343def SKLWriteResGroup140 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001344 let Latency = 10;
1345 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001346 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001347}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001348def: InstRW<[SKLWriteResGroup140], (instrs VPHADDSWYrm,
1349 VPHSUBSWYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001350
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001351def SKLWriteResGroup143 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1352 let Latency = 10;
1353 let NumMicroOps = 8;
1354 let ResourceCycles = [1,1,1,1,1,3];
1355}
Craig Topper13a16502018-03-19 00:56:09 +00001356def: InstRW<[SKLWriteResGroup143], (instregex "XCHG(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001357
Craig Topper8104f262018-04-02 05:33:28 +00001358def SKLWriteResGroup145 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001359 let Latency = 11;
1360 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001361 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001362}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001363def : SchedAlias<WriteFDivX, SKLWriteResGroup145>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001364
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001365def SKLWriteResGroup146 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001366 let Latency = 11;
1367 let NumMicroOps = 2;
1368 let ResourceCycles = [1,1];
1369}
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00001370def: InstRW<[SKLWriteResGroup146], (instregex "MUL_F(32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001371
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001372def SKLWriteResGroup147 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1373 let Latency = 11;
1374 let NumMicroOps = 2;
1375 let ResourceCycles = [1,1];
1376}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001377def: InstRW<[SKLWriteResGroup147], (instrs VCVTDQ2PSYrm,
1378 VCVTPS2PDYrm,
1379 VCVTPS2DQYrm,
1380 VCVTTPS2DQYrm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001381
1382def SKLWriteResGroup149 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1383 let Latency = 11;
1384 let NumMicroOps = 3;
1385 let ResourceCycles = [2,1];
1386}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001387def: InstRW<[SKLWriteResGroup149], (instregex "FICOM(P?)(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001388
1389def SKLWriteResGroup150 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1390 let Latency = 11;
1391 let NumMicroOps = 3;
1392 let ResourceCycles = [1,1,1];
1393}
Craig Topperfc179c62018-03-22 04:23:41 +00001394def: InstRW<[SKLWriteResGroup150], (instregex "(V?)CVTDQ2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001395
Craig Topper58afb4e2018-03-22 21:10:07 +00001396def SKLWriteResGroup151 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001397 let Latency = 11;
1398 let NumMicroOps = 3;
1399 let ResourceCycles = [1,1,1];
1400}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001401def: InstRW<[SKLWriteResGroup151], (instregex "(V?)CVTSS2SI64rm",
1402 "(V?)CVT(T?)SD2SI(64)?rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001403 "VCVTTSS2SI64rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001404 "(V?)CVT(T?)SS2SIrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001405
Craig Topper58afb4e2018-03-22 21:10:07 +00001406def SKLWriteResGroup152 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001407 let Latency = 11;
1408 let NumMicroOps = 3;
1409 let ResourceCycles = [1,1,1];
1410}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001411def: InstRW<[SKLWriteResGroup152], (instrs CVTPD2PSrm,
1412 CVTPD2DQrm,
1413 CVTTPD2DQrm,
1414 MMX_CVTPD2PIirm,
1415 MMX_CVTTPD2PIirm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001416
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001417def SKLWriteResGroup154 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001418 let Latency = 11;
1419 let NumMicroOps = 7;
1420 let ResourceCycles = [2,3,2];
1421}
Craig Topperfc179c62018-03-22 04:23:41 +00001422def: InstRW<[SKLWriteResGroup154], (instregex "RCL(16|32|64)rCL",
1423 "RCR(16|32|64)rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001424
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001425def SKLWriteResGroup155 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001426 let Latency = 11;
1427 let NumMicroOps = 9;
1428 let ResourceCycles = [1,5,1,2];
1429}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001430def: InstRW<[SKLWriteResGroup155], (instrs RCL8rCL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001431
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001432def SKLWriteResGroup156 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001433 let Latency = 11;
1434 let NumMicroOps = 11;
1435 let ResourceCycles = [2,9];
1436}
Craig Topperfc179c62018-03-22 04:23:41 +00001437def: InstRW<[SKLWriteResGroup156], (instrs LOOPE, LOOPNE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001438
Craig Topper58afb4e2018-03-22 21:10:07 +00001439def SKLWriteResGroup160 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001440 let Latency = 12;
1441 let NumMicroOps = 4;
1442 let ResourceCycles = [1,1,1,1];
1443}
1444def: InstRW<[SKLWriteResGroup160], (instregex "CVTTSS2SI64rm")>;
1445
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001446def SKLWriteResGroup162 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001447 let Latency = 13;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001448 let NumMicroOps = 3;
1449 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001450}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001451def: InstRW<[SKLWriteResGroup162], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001452
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001453def SKLWriteResGroup163 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1454 let Latency = 13;
1455 let NumMicroOps = 3;
1456 let ResourceCycles = [1,1,1];
1457}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001458def: InstRW<[SKLWriteResGroup163], (instrs VCVTDQ2PDYrm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001459
Craig Topper8104f262018-04-02 05:33:28 +00001460def SKLWriteResGroup166 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001461 let Latency = 14;
1462 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001463 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001464}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001465def : SchedAlias<WriteFDiv64, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
1466def : SchedAlias<WriteFDiv64X, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001467
Craig Topper8104f262018-04-02 05:33:28 +00001468def SKLWriteResGroup166_1 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
1469 let Latency = 14;
1470 let NumMicroOps = 1;
1471 let ResourceCycles = [1,5];
1472}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001473def : SchedAlias<WriteFDiv64Y, SKLWriteResGroup166_1>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001474
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001475def SKLWriteResGroup169 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1476 let Latency = 14;
1477 let NumMicroOps = 3;
1478 let ResourceCycles = [1,1,1];
1479}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001480def: InstRW<[SKLWriteResGroup169], (instregex "MUL_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001481
1482def SKLWriteResGroup170 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001483 let Latency = 14;
1484 let NumMicroOps = 10;
1485 let ResourceCycles = [2,4,1,3];
1486}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001487def: InstRW<[SKLWriteResGroup170], (instrs RCR8rCL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001488
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001489def SKLWriteResGroup171 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001490 let Latency = 15;
1491 let NumMicroOps = 1;
1492 let ResourceCycles = [1];
1493}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001494def: InstRW<[SKLWriteResGroup171], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001495
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001496def SKLWriteResGroup174 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1497 let Latency = 15;
1498 let NumMicroOps = 10;
1499 let ResourceCycles = [1,1,1,5,1,1];
1500}
Craig Topper13a16502018-03-19 00:56:09 +00001501def: InstRW<[SKLWriteResGroup174], (instregex "RCL(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001502
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001503def SKLWriteResGroup177 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1504 let Latency = 16;
1505 let NumMicroOps = 14;
1506 let ResourceCycles = [1,1,1,4,2,5];
1507}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001508def: InstRW<[SKLWriteResGroup177], (instrs CMPXCHG8B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001509
1510def SKLWriteResGroup178 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001511 let Latency = 16;
1512 let NumMicroOps = 16;
1513 let ResourceCycles = [16];
1514}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001515def: InstRW<[SKLWriteResGroup178], (instrs VZEROALL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001516
Craig Topper8104f262018-04-02 05:33:28 +00001517def SKLWriteResGroup179 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001518 let Latency = 17;
1519 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001520 let ResourceCycles = [1,1,5];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001521}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001522def : SchedAlias<WriteFDivXLd, SKLWriteResGroup179>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001523
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001524def SKLWriteResGroup180 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001525 let Latency = 17;
1526 let NumMicroOps = 15;
1527 let ResourceCycles = [2,1,2,4,2,4];
1528}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001529def: InstRW<[SKLWriteResGroup180], (instrs XCH_F)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001530
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001531def SKLWriteResGroup184 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001532 let Latency = 18;
1533 let NumMicroOps = 8;
1534 let ResourceCycles = [1,1,1,5];
1535}
Craig Topperfc179c62018-03-22 04:23:41 +00001536def: InstRW<[SKLWriteResGroup184], (instrs CPUID, RDTSC)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001537
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001538def SKLWriteResGroup185 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001539 let Latency = 18;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001540 let NumMicroOps = 11;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001541 let ResourceCycles = [2,1,1,4,1,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001542}
Craig Topper13a16502018-03-19 00:56:09 +00001543def: InstRW<[SKLWriteResGroup185], (instregex "RCR(8|16|32|64)mCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001544
Craig Topper8104f262018-04-02 05:33:28 +00001545def SKLWriteResGroup186 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001546 let Latency = 19;
1547 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001548 let ResourceCycles = [1,1,4];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001549}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001550def : SchedAlias<WriteFDiv64Ld, SKLWriteResGroup186>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001551
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001552def SKLWriteResGroup189 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001553 let Latency = 20;
1554 let NumMicroOps = 1;
1555 let ResourceCycles = [1];
1556}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001557def: InstRW<[SKLWriteResGroup189], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001558
Craig Topper8104f262018-04-02 05:33:28 +00001559def SKLWriteResGroup190 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001560 let Latency = 20;
1561 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001562 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001563}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001564def : SchedAlias<WriteFDiv64XLd, SKLWriteResGroup190>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001565
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001566def SKLWriteResGroup192 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1567 let Latency = 20;
1568 let NumMicroOps = 8;
1569 let ResourceCycles = [1,1,1,1,1,1,2];
1570}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001571def: InstRW<[SKLWriteResGroup192], (instrs INSB, INSL, INSW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001572
1573def SKLWriteResGroup193 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001574 let Latency = 20;
1575 let NumMicroOps = 10;
1576 let ResourceCycles = [1,2,7];
1577}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001578def: InstRW<[SKLWriteResGroup193], (instrs MWAITrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001579
Craig Topper8104f262018-04-02 05:33:28 +00001580def SKLWriteResGroup195 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001581 let Latency = 21;
1582 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001583 let ResourceCycles = [1,1,8];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001584}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001585def : SchedAlias<WriteFDiv64YLd, SKLWriteResGroup195>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001586
1587def SKLWriteResGroup196 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1588 let Latency = 22;
1589 let NumMicroOps = 2;
1590 let ResourceCycles = [1,1];
1591}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001592def: InstRW<[SKLWriteResGroup196], (instregex "DIV_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001593
1594def SKLWriteResGroup196_1 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1595 let Latency = 22;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001596 let NumMicroOps = 5;
1597 let ResourceCycles = [1,2,1,1];
1598}
Craig Topper17a31182017-12-16 18:35:29 +00001599def: InstRW<[SKLWriteResGroup196_1], (instrs VGATHERDPSrm,
1600 VGATHERDPDrm,
1601 VGATHERQPDrm,
1602 VGATHERQPSrm,
1603 VPGATHERDDrm,
1604 VPGATHERDQrm,
1605 VPGATHERQDrm,
1606 VPGATHERQQrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001607
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001608def SKLWriteResGroup196_2 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1609 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001610 let NumMicroOps = 5;
1611 let ResourceCycles = [1,2,1,1];
1612}
Craig Topper17a31182017-12-16 18:35:29 +00001613def: InstRW<[SKLWriteResGroup196_2], (instrs VGATHERDPSYrm,
1614 VGATHERQPDYrm,
1615 VGATHERQPSYrm,
1616 VPGATHERDDYrm,
1617 VPGATHERDQYrm,
1618 VPGATHERQDYrm,
1619 VPGATHERQQYrm,
1620 VGATHERDPDYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001621
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001622def SKLWriteResGroup198 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort5,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1623 let Latency = 23;
1624 let NumMicroOps = 19;
1625 let ResourceCycles = [2,1,4,1,1,4,6];
1626}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001627def: InstRW<[SKLWriteResGroup198], (instrs CMPXCHG16B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001628
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001629def SKLWriteResGroup202 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1630 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001631 let NumMicroOps = 3;
1632 let ResourceCycles = [1,1,1];
1633}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001634def: InstRW<[SKLWriteResGroup202], (instregex "DIV_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001635
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001636def SKLWriteResGroup206 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1637 let Latency = 27;
1638 let NumMicroOps = 2;
1639 let ResourceCycles = [1,1];
1640}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001641def: InstRW<[SKLWriteResGroup206], (instregex "DIVR_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001642
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001643def SKLWriteResGroup208 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001644 let Latency = 30;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001645 let NumMicroOps = 3;
1646 let ResourceCycles = [1,1,1];
1647}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001648def: InstRW<[SKLWriteResGroup208], (instregex "DIVR_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001649
1650def SKLWriteResGroup209 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort06,SKLPort0156]> {
1651 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001652 let NumMicroOps = 23;
1653 let ResourceCycles = [1,5,3,4,10];
1654}
Craig Topperfc179c62018-03-22 04:23:41 +00001655def: InstRW<[SKLWriteResGroup209], (instregex "IN(8|16|32)ri",
1656 "IN(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001657
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001658def SKLWriteResGroup210 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1659 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001660 let NumMicroOps = 23;
1661 let ResourceCycles = [1,5,2,1,4,10];
1662}
Craig Topperfc179c62018-03-22 04:23:41 +00001663def: InstRW<[SKLWriteResGroup210], (instregex "OUT(8|16|32)ir",
1664 "OUT(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001665
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001666def SKLWriteResGroup211 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1667 let Latency = 37;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001668 let NumMicroOps = 31;
1669 let ResourceCycles = [1,8,1,21];
1670}
Craig Topper391c6f92017-12-10 01:24:08 +00001671def: InstRW<[SKLWriteResGroup211], (instregex "XRSTOR(64)?")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001672
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001673def SKLWriteResGroup212 : SchedWriteRes<[SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort15,SKLPort0156]> {
1674 let Latency = 40;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001675 let NumMicroOps = 18;
1676 let ResourceCycles = [1,1,2,3,1,1,1,8];
1677}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001678def: InstRW<[SKLWriteResGroup212], (instrs VMCLEARm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001679
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001680def SKLWriteResGroup213 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1681 let Latency = 41;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001682 let NumMicroOps = 39;
1683 let ResourceCycles = [1,10,1,1,26];
1684}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001685def: InstRW<[SKLWriteResGroup213], (instrs XSAVE64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001686
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001687def SKLWriteResGroup214 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001688 let Latency = 42;
1689 let NumMicroOps = 22;
1690 let ResourceCycles = [2,20];
1691}
Craig Topper2d451e72018-03-18 08:38:06 +00001692def: InstRW<[SKLWriteResGroup214], (instrs RDTSCP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001693
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001694def SKLWriteResGroup215 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1695 let Latency = 42;
1696 let NumMicroOps = 40;
1697 let ResourceCycles = [1,11,1,1,26];
1698}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001699def: InstRW<[SKLWriteResGroup215], (instrs XSAVE)>;
1700def: InstRW<[SKLWriteResGroup215], (instregex "XSAVEC", "XSAVES")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001701
1702def SKLWriteResGroup216 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1703 let Latency = 46;
1704 let NumMicroOps = 44;
1705 let ResourceCycles = [1,11,1,1,30];
1706}
1707def: InstRW<[SKLWriteResGroup216], (instregex "XSAVEOPT")>;
1708
1709def SKLWriteResGroup217 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05,SKLPort06,SKLPort0156]> {
1710 let Latency = 62;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001711 let NumMicroOps = 64;
1712 let ResourceCycles = [2,8,5,10,39];
1713}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001714def: InstRW<[SKLWriteResGroup217], (instrs FLDENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001715
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001716def SKLWriteResGroup218 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1717 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001718 let NumMicroOps = 88;
1719 let ResourceCycles = [4,4,31,1,2,1,45];
1720}
Craig Topper2d451e72018-03-18 08:38:06 +00001721def: InstRW<[SKLWriteResGroup218], (instrs FXRSTOR64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001722
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001723def SKLWriteResGroup219 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1724 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001725 let NumMicroOps = 90;
1726 let ResourceCycles = [4,2,33,1,2,1,47];
1727}
Craig Topper2d451e72018-03-18 08:38:06 +00001728def: InstRW<[SKLWriteResGroup219], (instrs FXRSTOR)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001729
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001730def SKLWriteResGroup220 : SchedWriteRes<[SKLPort5,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001731 let Latency = 75;
1732 let NumMicroOps = 15;
1733 let ResourceCycles = [6,3,6];
1734}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001735def: InstRW<[SKLWriteResGroup220], (instrs FNINIT)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001736
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001737def SKLWriteResGroup223 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort237,SKLPort06,SKLPort0156]> {
1738 let Latency = 106;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001739 let NumMicroOps = 100;
1740 let ResourceCycles = [9,1,11,16,1,11,21,30];
1741}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001742def: InstRW<[SKLWriteResGroup223], (instrs FSTENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001743
Clement Courbet07c9ec62018-05-29 06:19:39 +00001744def: InstRW<[WriteZero], (instrs CLC)>;
1745
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001746} // SchedModel