blob: 05010ecf7e1b35a701cda81689f08ede8f674e6c [file] [log] [blame]
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman1a6c47f2009-11-23 18:04:58 +000014#include "SelectionDAGBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "SDNodeDbgValue.h"
Dan Gohman575fad32008-09-03 16:12:24 +000016#include "llvm/ADT/BitVector.h"
David Blaikie0252265b2013-06-16 20:34:15 +000017#include "llvm/ADT/Optional.h"
Dan Gohman5eba3bc2008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000019#include "llvm/ADT/Statistic.h"
Dan Gohman575fad32008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszaka9286e92013-01-10 22:13:13 +000021#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner1a32ede2009-12-24 00:37:38 +000022#include "llvm/Analysis/ConstantFolding.h"
Chandler Carruth62d42152015-01-15 02:16:27 +000023#include "llvm/Analysis/TargetLibraryInfo.h"
Nadav Rotem7c277da2012-09-06 09:17:37 +000024#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/CodeGen/FastISel.h"
26#include "llvm/CodeGen/FunctionLoweringInfo.h"
27#include "llvm/CodeGen/GCMetadata.h"
Philip Reames56a03932015-01-26 18:26:35 +000028#include "llvm/CodeGen/GCStrategy.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
32#include "llvm/CodeGen/MachineJumpTableInfo.h"
33#include "llvm/CodeGen/MachineModuleInfo.h"
34#include "llvm/CodeGen/MachineRegisterInfo.h"
35#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000036#include "llvm/CodeGen/StackMaps.h"
David Majnemercde33032015-03-30 22:58:10 +000037#include "llvm/CodeGen/WinEHFuncInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000038#include "llvm/IR/CallingConv.h"
39#include "llvm/IR/Constants.h"
40#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000041#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000042#include "llvm/IR/DerivedTypes.h"
43#include "llvm/IR/Function.h"
44#include "llvm/IR/GlobalVariable.h"
45#include "llvm/IR/InlineAsm.h"
46#include "llvm/IR/Instructions.h"
47#include "llvm/IR/IntrinsicInst.h"
48#include "llvm/IR/Intrinsics.h"
49#include "llvm/IR/LLVMContext.h"
50#include "llvm/IR/Module.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000051#include "llvm/IR/Statepoint.h"
Reid Klecknere9b89312015-01-13 00:48:10 +000052#include "llvm/MC/MCSymbol.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Support/CommandLine.h"
54#include "llvm/Support/Debug.h"
55#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000056#include "llvm/Support/MathExtras.h"
57#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2f931282011-01-10 12:39:04 +000058#include "llvm/Target/TargetFrameLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000059#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesenb842d522009-02-05 01:49:45 +000060#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000061#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000062#include "llvm/Target/TargetOptions.h"
Richard Sandiford564681c2013-08-12 10:28:10 +000063#include "llvm/Target/TargetSelectionDAGInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000064#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000065#include <algorithm>
66using namespace llvm;
67
Chandler Carruth1b9dde02014-04-22 02:02:50 +000068#define DEBUG_TYPE "isel"
69
Dale Johannesenf2a52bb2008-09-05 01:48:15 +000070/// LimitFloatPrecision - Generate low-precision inline sequences for
71/// some float libcalls (6, 8 or 12 bits).
72static unsigned LimitFloatPrecision;
73
74static cl::opt<unsigned, true>
75LimitFPPrecision("limit-float-precision",
76 cl::desc("Generate low-precision inline sequences "
77 "for some float libcalls"),
78 cl::location(LimitFloatPrecision),
79 cl::init(0));
80
Sanjay Patelf1340482015-06-16 16:25:43 +000081static cl::opt<bool>
82EnableFMFInDAG("enable-fmf-dag", cl::init(false), cl::Hidden,
83 cl::desc("Enable fast-math-flags for DAG nodes"));
84
Andrew Trick116efac2010-11-12 17:50:46 +000085// Limit the width of DAG chains. This is important in general to prevent
Sanjay Pateldcaa5372015-06-17 16:34:48 +000086// DAG-based analysis from blowing up. For example, alias analysis and
Andrew Trick116efac2010-11-12 17:50:46 +000087// load clustering may not complete in reasonable time. It is difficult to
88// recognize and avoid this situation within each individual analysis, and
89// future analyses are likely to have the same behavior. Limiting DAG width is
Sanjay Pateldcaa5372015-06-17 16:34:48 +000090// the safe approach and will be especially important with global DAGs.
Andrew Trick116efac2010-11-12 17:50:46 +000091//
92// MaxParallelChains default is arbitrarily high to avoid affecting
93// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickcf7fefb2010-11-20 07:26:51 +000094// sequence over this should have been converted to llvm.memcpy by the
95// frontend. It easy to induce this behavior with .ll code such as:
96// %buffer = alloca [4096 x i8]
97// %data = load [4096 x i8]* %argPtr
98// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick710d5da2011-03-11 17:46:59 +000099static const unsigned MaxParallelChains = 64;
Andrew Trick116efac2010-11-12 17:50:46 +0000100
Andrew Trickef9de2a2013-05-25 02:42:55 +0000101static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000102 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000103 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000104
Dan Gohman575fad32008-09-03 16:12:24 +0000105/// getCopyFromParts - Create a value that contains the specified legal parts
106/// combined into the value they represent. If the parts combine to a type
107/// larger then ValueVT then AssertOp can be used to specify whether the extra
108/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
109/// (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000110static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesendb7c5f62009-01-31 02:22:37 +0000111 const SDValue *Parts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000112 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling81406f62012-09-26 04:04:19 +0000113 const Value *V,
Duncan Sandsba21b7d2009-01-28 14:42:54 +0000114 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000115 if (ValueVT.isVector())
Bill Wendling81406f62012-09-26 04:04:19 +0000116 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
117 PartVT, ValueVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000118
Dan Gohman575fad32008-09-03 16:12:24 +0000119 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohman91febd12009-01-15 16:58:17 +0000120 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000121 SDValue Val = Parts[0];
122
123 if (NumParts > 1) {
124 // Assemble the value from multiple parts.
Chris Lattner05bcb482010-08-24 23:20:40 +0000125 if (ValueVT.isInteger()) {
Dan Gohman575fad32008-09-03 16:12:24 +0000126 unsigned PartBits = PartVT.getSizeInBits();
127 unsigned ValueBits = ValueVT.getSizeInBits();
128
129 // Assemble the power of 2 part.
130 unsigned RoundParts = NumParts & (NumParts - 1) ?
131 1 << Log2_32(NumParts) : NumParts;
132 unsigned RoundBits = PartBits * RoundParts;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000133 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson117c9e82009-08-12 00:36:31 +0000134 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohman575fad32008-09-03 16:12:24 +0000135 SDValue Lo, Hi;
136
Owen Anderson117c9e82009-08-12 00:36:31 +0000137 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sands17e678b2008-10-29 14:22:20 +0000138
Dan Gohman575fad32008-09-03 16:12:24 +0000139 if (RoundParts > 2) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000140 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000141 PartVT, HalfVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000142 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000143 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000144 } else {
Wesley Peck527da1b2010-11-23 03:31:01 +0000145 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
146 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohman575fad32008-09-03 16:12:24 +0000147 }
Bill Wendling919b7aa2009-12-22 02:10:19 +0000148
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000149 if (DAG.getDataLayout().isBigEndian())
Dan Gohman575fad32008-09-03 16:12:24 +0000150 std::swap(Lo, Hi);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000151
Chris Lattner05bcb482010-08-24 23:20:40 +0000152 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000153
154 if (RoundParts < NumParts) {
155 // Assemble the trailing non-power-of-2 part.
156 unsigned OddParts = NumParts - RoundParts;
Owen Anderson117c9e82009-08-12 00:36:31 +0000157 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000158 Hi = getCopyFromParts(DAG, DL,
Bill Wendling81406f62012-09-26 04:04:19 +0000159 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000160
161 // Combine the round and odd parts.
162 Lo = Val;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000163 if (DAG.getDataLayout().isBigEndian())
Dan Gohman575fad32008-09-03 16:12:24 +0000164 std::swap(Lo, Hi);
Owen Anderson117c9e82009-08-12 00:36:31 +0000165 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000166 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
Mehdi Amini44ede332015-07-09 02:09:04 +0000167 Hi =
168 DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
169 DAG.getConstant(Lo.getValueType().getSizeInBits(), DL,
170 TLI.getPointerTy(DAG.getDataLayout())));
Chris Lattner05bcb482010-08-24 23:20:40 +0000171 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
172 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000173 }
Eli Friedman9030c352009-05-20 06:02:09 +0000174 } else if (PartVT.isFloatingPoint()) {
175 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000176 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman9030c352009-05-20 06:02:09 +0000177 "Unexpected split");
178 SDValue Lo, Hi;
Wesley Peck527da1b2010-11-23 03:31:01 +0000179 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
180 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Mehdi Aminiffc14022015-07-08 01:00:38 +0000181 if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout()))
Eli Friedman9030c352009-05-20 06:02:09 +0000182 std::swap(Lo, Hi);
Chris Lattner05bcb482010-08-24 23:20:40 +0000183 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman9030c352009-05-20 06:02:09 +0000184 } else {
185 // FP split into integer parts (soft fp)
186 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
187 !PartVT.isVector() && "Unexpected split");
Owen Anderson117c9e82009-08-12 00:36:31 +0000188 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling81406f62012-09-26 04:04:19 +0000189 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000190 }
191 }
192
193 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000194 EVT PartEVT = Val.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +0000195
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000196 if (PartEVT == ValueVT)
Dan Gohman575fad32008-09-03 16:12:24 +0000197 return Val;
198
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000199 if (PartEVT.isInteger() && ValueVT.isInteger()) {
200 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohman575fad32008-09-03 16:12:24 +0000201 // For a truncate, see if we have any information to
202 // indicate whether the truncated bits will always be
203 // zero or sign-extension.
204 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000205 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohman575fad32008-09-03 16:12:24 +0000206 DAG.getValueType(ValueVT));
Chris Lattner05bcb482010-08-24 23:20:40 +0000207 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000208 }
Chris Lattner05bcb482010-08-24 23:20:40 +0000209 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000210 }
211
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000212 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000213 // FP_ROUND's are always exact here.
214 if (ValueVT.bitsLT(Val.getValueType()))
Mehdi Amini44ede332015-07-09 02:09:04 +0000215 return DAG.getNode(
216 ISD::FP_ROUND, DL, ValueVT, Val,
217 DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout())));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000218
Chris Lattner05bcb482010-08-24 23:20:40 +0000219 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000220 }
221
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000222 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peck527da1b2010-11-23 03:31:01 +0000223 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000224
Torok Edwinfbcc6632009-07-14 16:55:14 +0000225 llvm_unreachable("Unknown mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +0000226}
227
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000228static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
229 const Twine &ErrMsg) {
230 const Instruction *I = dyn_cast_or_null<Instruction>(V);
231 if (!V)
232 return Ctx.emitError(ErrMsg);
233
234 const char *AsmError = ", possible invalid constraint for vector type";
235 if (const CallInst *CI = dyn_cast<CallInst>(I))
236 if (isa<InlineAsm>(CI->getCalledValue()))
237 return Ctx.emitError(I, ErrMsg + AsmError);
238
239 return Ctx.emitError(I, ErrMsg);
240}
241
Bill Wendling81406f62012-09-26 04:04:19 +0000242/// getCopyFromPartsVector - Create a value that contains the specified legal
243/// parts combined into the value they represent. If the parts combine to a
244/// type larger then ValueVT then AssertOp can be used to specify whether the
245/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
246/// ValueVT (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000247static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000248 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000249 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000250 assert(ValueVT.isVector() && "Not a vector value");
251 assert(NumParts > 0 && "No parts to assemble!");
252 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
253 SDValue Val = Parts[0];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000254
Chris Lattner05bcb482010-08-24 23:20:40 +0000255 // Handle a multi-element vector.
256 if (NumParts > 1) {
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000257 EVT IntermediateVT;
258 MVT RegisterVT;
Chris Lattner05bcb482010-08-24 23:20:40 +0000259 unsigned NumIntermediates;
260 unsigned NumRegs =
261 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
262 NumIntermediates, RegisterVT);
263 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
264 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000265 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Nadav Rotem754eb7c2015-07-02 23:23:52 +0000266 assert(RegisterVT.getSizeInBits() ==
267 Parts[0].getSimpleValueType().getSizeInBits() &&
268 "Part type sizes don't match!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000269
Chris Lattner05bcb482010-08-24 23:20:40 +0000270 // Assemble the parts into intermediate operands.
271 SmallVector<SDValue, 8> Ops(NumIntermediates);
272 if (NumIntermediates == NumParts) {
273 // If the register was not expanded, truncate or copy the value,
274 // as appropriate.
275 for (unsigned i = 0; i != NumParts; ++i)
276 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling81406f62012-09-26 04:04:19 +0000277 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000278 } else if (NumParts > 0) {
279 // If the intermediate type was expanded, build the intermediate
280 // operands from the parts.
281 assert(NumParts % NumIntermediates == 0 &&
282 "Must expand into a divisible number of parts!");
283 unsigned Factor = NumParts / NumIntermediates;
284 for (unsigned i = 0; i != NumIntermediates; ++i)
285 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling81406f62012-09-26 04:04:19 +0000286 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000287 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000288
Chris Lattner05bcb482010-08-24 23:20:40 +0000289 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
290 // intermediate operands.
Craig Topper48d114b2014-04-26 18:35:24 +0000291 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
292 : ISD::BUILD_VECTOR,
293 DL, ValueVT, Ops);
Chris Lattner05bcb482010-08-24 23:20:40 +0000294 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000295
Chris Lattner05bcb482010-08-24 23:20:40 +0000296 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000297 EVT PartEVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000298
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000299 if (PartEVT == ValueVT)
Chris Lattner05bcb482010-08-24 23:20:40 +0000300 return Val;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000301
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000302 if (PartEVT.isVector()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000303 // If the element type of the source/dest vectors are the same, but the
304 // parts vector has more elements than the value vector, then we have a
305 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
306 // elements we want.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000307 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
308 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000309 "Cannot narrow, it would be a lossy transformation");
Mehdi Amini44ede332015-07-09 02:09:04 +0000310 return DAG.getNode(
311 ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
312 DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000313 }
314
Chris Lattner75ff0532010-08-25 22:49:25 +0000315 // Vector/Vector bitcast.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000316 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000317 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
318
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000319 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000320 "Cannot handle this kind of promotion");
321 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000322 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000323 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
324 DL, ValueVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000325
Chris Lattner75ff0532010-08-25 22:49:25 +0000326 }
Eric Christopher0713a9d2011-06-08 23:55:35 +0000327
Eric Christopher690030c2011-06-01 19:55:10 +0000328 // Trivial bitcast if the types are the same size and the destination
329 // vector type is legal.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000330 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher690030c2011-06-01 19:55:10 +0000331 TLI.isTypeLegal(ValueVT))
332 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000333
Nadav Rotem083837e2011-06-12 14:49:38 +0000334 // Handle cases such as i8 -> <1 x i1>
Bill Wendling81406f62012-09-26 04:04:19 +0000335 if (ValueVT.getVectorNumElements() != 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000336 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
337 "non-trivial scalar-to-vector conversion");
Chad Rosier8e4824f2013-05-01 19:49:26 +0000338 return DAG.getUNDEF(ValueVT);
Bill Wendling81406f62012-09-26 04:04:19 +0000339 }
Nadav Rotem083837e2011-06-12 14:49:38 +0000340
341 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000342 ValueVT.getVectorElementType() != PartEVT) {
343 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000344 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
345 DL, ValueVT.getScalarType(), Val);
346 }
347
Chris Lattner05bcb482010-08-24 23:20:40 +0000348 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
349}
350
Andrew Trickef9de2a2013-05-25 02:42:55 +0000351static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000352 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000353 MVT PartVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000354
Dan Gohman575fad32008-09-03 16:12:24 +0000355/// getCopyToParts - Create a series of nodes that contain the specified value
356/// split into legal parts. If the parts contain more bits than Val, then, for
357/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000358static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling919b7aa2009-12-22 02:10:19 +0000359 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000360 MVT PartVT, const Value *V,
Dan Gohman575fad32008-09-03 16:12:24 +0000361 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000362 EVT ValueVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000363
Chris Lattner96a77eb2010-08-24 23:10:06 +0000364 // Handle the vector case separately.
365 if (ValueVT.isVector())
Bill Wendling5def8912012-09-26 06:16:18 +0000366 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000367
Dan Gohman575fad32008-09-03 16:12:24 +0000368 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen7d12ea02009-02-25 22:39:13 +0000369 unsigned OrigNumParts = NumParts;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000370 assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) &&
371 "Copying to an illegal type!");
Dan Gohman575fad32008-09-03 16:12:24 +0000372
Chris Lattner96a77eb2010-08-24 23:10:06 +0000373 if (NumParts == 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000374 return;
375
Chris Lattner96a77eb2010-08-24 23:10:06 +0000376 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000377 EVT PartEVT = PartVT;
378 if (PartEVT == ValueVT) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000379 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohman575fad32008-09-03 16:12:24 +0000380 Parts[0] = Val;
381 return;
382 }
383
Chris Lattner96a77eb2010-08-24 23:10:06 +0000384 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
385 // If the parts cover more bits than the value has, promote the value.
386 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
387 assert(NumParts == 1 && "Do not know what to promote to!");
388 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
389 } else {
Bill Wendling38b31612012-02-23 23:25:25 +0000390 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
391 ValueVT.isInteger() &&
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000392 "Unknown mismatch!");
Chris Lattner96a77eb2010-08-24 23:10:06 +0000393 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
394 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000395 if (PartVT == MVT::x86mmx)
396 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000397 }
398 } else if (PartBits == ValueVT.getSizeInBits()) {
399 // Different types of the same size.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000400 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000401 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000402 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
403 // If the parts cover less bits than value has, truncate the value.
Bill Wendling38b31612012-02-23 23:25:25 +0000404 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
405 ValueVT.isInteger() &&
Chris Lattner96a77eb2010-08-24 23:10:06 +0000406 "Unknown mismatch!");
407 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
408 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000409 if (PartVT == MVT::x86mmx)
410 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000411 }
412
413 // The value may have changed - recompute ValueVT.
414 ValueVT = Val.getValueType();
415 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
416 "Failed to tile the value with PartVT!");
417
418 if (NumParts == 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000419 if (PartEVT != ValueVT)
420 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
421 "scalar-to-vector conversion failed");
Bill Wendling5def8912012-09-26 06:16:18 +0000422
Chris Lattner96a77eb2010-08-24 23:10:06 +0000423 Parts[0] = Val;
424 return;
425 }
426
427 // Expand the value into multiple parts.
428 if (NumParts & (NumParts - 1)) {
429 // The number of parts is not a power of 2. Split off and copy the tail.
430 assert(PartVT.isInteger() && ValueVT.isInteger() &&
431 "Do not know what to expand to!");
432 unsigned RoundParts = 1 << Log2_32(NumParts);
433 unsigned RoundBits = RoundParts * PartBits;
434 unsigned OddParts = NumParts - RoundParts;
435 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000436 DAG.getIntPtrConstant(RoundBits, DL));
Bill Wendling5def8912012-09-26 06:16:18 +0000437 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000438
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000439 if (DAG.getDataLayout().isBigEndian())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000440 // The odd parts were reversed by getCopyToParts - unreverse them.
441 std::reverse(Parts + RoundParts, Parts + NumParts);
442
443 NumParts = RoundParts;
444 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
445 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
446 }
447
448 // The number of parts is a power of 2. Repeatedly bisect the value using
449 // EXTRACT_ELEMENT.
Wesley Peck527da1b2010-11-23 03:31:01 +0000450 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000451 EVT::getIntegerVT(*DAG.getContext(),
452 ValueVT.getSizeInBits()),
453 Val);
454
455 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
456 for (unsigned i = 0; i < NumParts; i += StepSize) {
457 unsigned ThisBits = StepSize * PartBits / 2;
458 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
459 SDValue &Part0 = Parts[i];
460 SDValue &Part1 = Parts[i+StepSize/2];
461
462 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000463 ThisVT, Part0, DAG.getIntPtrConstant(1, DL));
Chris Lattner96a77eb2010-08-24 23:10:06 +0000464 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000465 ThisVT, Part0, DAG.getIntPtrConstant(0, DL));
Chris Lattner96a77eb2010-08-24 23:10:06 +0000466
467 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000468 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
469 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000470 }
471 }
472 }
473
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000474 if (DAG.getDataLayout().isBigEndian())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000475 std::reverse(Parts, Parts + OrigNumParts);
476}
477
478
479/// getCopyToPartsVector - Create a series of nodes that contain the specified
480/// value split into legal parts.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000481static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000482 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000483 MVT PartVT, const Value *V) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000484 EVT ValueVT = Val.getValueType();
485 assert(ValueVT.isVector() && "Not a vector");
486 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000487
Chris Lattner96a77eb2010-08-24 23:10:06 +0000488 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000489 EVT PartEVT = PartVT;
490 if (PartEVT == ValueVT) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000491 // Nothing to do.
492 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
493 // Bitconvert vector->vector case.
Wesley Peck527da1b2010-11-23 03:31:01 +0000494 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner75ff0532010-08-25 22:49:25 +0000495 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000496 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
497 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000498 EVT ElementVT = PartVT.getVectorElementType();
499 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
500 // undef elements.
501 SmallVector<SDValue, 16> Ops;
502 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
Mehdi Amini44ede332015-07-09 02:09:04 +0000503 Ops.push_back(DAG.getNode(
504 ISD::EXTRACT_VECTOR_ELT, DL, ElementVT, Val,
505 DAG.getConstant(i, DL, TLI.getVectorIdxTy(DAG.getDataLayout()))));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000506
Chris Lattner75ff0532010-08-25 22:49:25 +0000507 for (unsigned i = ValueVT.getVectorNumElements(),
508 e = PartVT.getVectorNumElements(); i != e; ++i)
509 Ops.push_back(DAG.getUNDEF(ElementVT));
510
Craig Topper48d114b2014-04-26 18:35:24 +0000511 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops);
Chris Lattner75ff0532010-08-25 22:49:25 +0000512
513 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000514
Chris Lattner75ff0532010-08-25 22:49:25 +0000515 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
516 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000517 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000518 PartEVT.getVectorElementType().bitsGE(
Nadav Rotem083837e2011-06-12 14:49:38 +0000519 ValueVT.getVectorElementType()) &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000520 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000521
522 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000523 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotem36896bf2011-06-19 08:49:38 +0000524 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
525 DL, PartVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000526 } else{
Chris Lattner75ff0532010-08-25 22:49:25 +0000527 // Vector -> scalar conversion.
Nadav Rotem083837e2011-06-12 14:49:38 +0000528 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000529 "Only trivial vector-to-scalar conversions should get here!");
Mehdi Amini44ede332015-07-09 02:09:04 +0000530 Val = DAG.getNode(
531 ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val,
532 DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
Nadav Rotem083837e2011-06-12 14:49:38 +0000533
534 bool Smaller = ValueVT.bitsLE(PartVT);
535 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
536 DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000537 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000538
Chris Lattner96a77eb2010-08-24 23:10:06 +0000539 Parts[0] = Val;
540 return;
541 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000542
Dan Gohman575fad32008-09-03 16:12:24 +0000543 // Handle a multi-element vector.
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000544 EVT IntermediateVT;
545 MVT RegisterVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000546 unsigned NumIntermediates;
Owen Anderson117c9e82009-08-12 00:36:31 +0000547 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel977057f2010-08-26 20:32:32 +0000548 IntermediateVT,
549 NumIntermediates, RegisterVT);
Dan Gohman575fad32008-09-03 16:12:24 +0000550 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000551
Dan Gohman575fad32008-09-03 16:12:24 +0000552 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
553 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000554 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000555
Dan Gohman575fad32008-09-03 16:12:24 +0000556 // Split the vector into intermediate operands.
557 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000558 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohman575fad32008-09-03 16:12:24 +0000559 if (IntermediateVT.isVector())
Mehdi Amini44ede332015-07-09 02:09:04 +0000560 Ops[i] =
561 DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val,
562 DAG.getConstant(i * (NumElements / NumIntermediates), DL,
563 TLI.getVectorIdxTy(DAG.getDataLayout())));
Dan Gohman575fad32008-09-03 16:12:24 +0000564 else
Mehdi Amini44ede332015-07-09 02:09:04 +0000565 Ops[i] = DAG.getNode(
566 ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val,
567 DAG.getConstant(i, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000568 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000569
Dan Gohman575fad32008-09-03 16:12:24 +0000570 // Split the intermediate operands into legal parts.
571 if (NumParts == NumIntermediates) {
572 // If the register was not expanded, promote or copy the value,
573 // as appropriate.
574 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000575 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000576 } else if (NumParts > 0) {
577 // If the intermediate type was expanded, split each the value into
578 // legal parts.
Michael Ilsemanaddddc42014-12-15 18:48:43 +0000579 assert(NumIntermediates != 0 && "division by zero");
Dan Gohman575fad32008-09-03 16:12:24 +0000580 assert(NumParts % NumIntermediates == 0 &&
581 "Must expand into a divisible number of parts!");
582 unsigned Factor = NumParts / NumIntermediates;
583 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000584 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000585 }
586}
587
Sanjoy Das3936a972015-05-05 23:06:54 +0000588RegsForValue::RegsForValue() {}
Dan Gohman4db93c92010-05-29 17:53:24 +0000589
Sanjoy Das3936a972015-05-05 23:06:54 +0000590RegsForValue::RegsForValue(const SmallVector<unsigned, 4> &regs, MVT regvt,
591 EVT valuevt)
592 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
Dan Gohman4db93c92010-05-29 17:53:24 +0000593
Mehdi Amini56228da2015-07-09 01:57:34 +0000594RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI,
595 const DataLayout &DL, unsigned Reg, Type *Ty) {
596 ComputeValueVTs(TLI, DL, Ty, ValueVTs);
Dan Gohman4db93c92010-05-29 17:53:24 +0000597
Sanjoy Das3936a972015-05-05 23:06:54 +0000598 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
599 EVT ValueVT = ValueVTs[Value];
Mehdi Amini56228da2015-07-09 01:57:34 +0000600 unsigned NumRegs = TLI.getNumRegisters(Context, ValueVT);
601 MVT RegisterVT = TLI.getRegisterType(Context, ValueVT);
Sanjoy Das3936a972015-05-05 23:06:54 +0000602 for (unsigned i = 0; i != NumRegs; ++i)
603 Regs.push_back(Reg + i);
604 RegVTs.push_back(RegisterVT);
605 Reg += NumRegs;
606 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000607}
608
609/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
610/// this value and returns the result as a ValueVT value. This uses
611/// Chain/Flag as the input and updates them for the output Chain/Flag.
612/// If the Flag pointer is NULL, no flag is used.
613SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
614 FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000615 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000616 SDValue &Chain, SDValue *Flag,
617 const Value *V) const {
Dan Gohman2810bac2010-07-26 18:15:41 +0000618 // A Value with type {} or [0 x %t] needs no registers.
619 if (ValueVTs.empty())
620 return SDValue();
621
Dan Gohman4db93c92010-05-29 17:53:24 +0000622 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
623
624 // Assemble the legal parts into the final values.
625 SmallVector<SDValue, 4> Values(ValueVTs.size());
626 SmallVector<SDValue, 8> Parts;
627 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
628 // Copy the legal parts from the registers.
629 EVT ValueVT = ValueVTs[Value];
630 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000631 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000632
633 Parts.resize(NumRegs);
634 for (unsigned i = 0; i != NumRegs; ++i) {
635 SDValue P;
Craig Topperc0196b12014-04-14 00:51:57 +0000636 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000637 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
638 } else {
639 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
640 *Flag = P.getValue(2);
641 }
642
643 Chain = P.getValue(1);
Chris Lattnercb404362010-12-13 01:11:17 +0000644 Parts[i] = P;
Dan Gohman4db93c92010-05-29 17:53:24 +0000645
646 // If the source register was virtual and if we know something about it,
647 // add an assert node.
Chris Lattnercb404362010-12-13 01:11:17 +0000648 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwarich64706472011-02-24 10:00:08 +0000649 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnercb404362010-12-13 01:11:17 +0000650 continue;
Cameron Zwarich64706472011-02-24 10:00:08 +0000651
652 const FunctionLoweringInfo::LiveOutInfo *LOI =
653 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
654 if (!LOI)
655 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000656
Chris Lattnercb404362010-12-13 01:11:17 +0000657 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwarich64706472011-02-24 10:00:08 +0000658 unsigned NumSignBits = LOI->NumSignBits;
659 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman4db93c92010-05-29 17:53:24 +0000660
Quentin Colombetb51a6862013-06-18 20:14:39 +0000661 if (NumZeroBits == RegSize) {
662 // The current value is a zero.
663 // Explicitly express that as it would be easier for
664 // optimizations to kick in.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000665 Parts[i] = DAG.getConstant(0, dl, RegisterVT);
Quentin Colombetb51a6862013-06-18 20:14:39 +0000666 continue;
667 }
668
Chris Lattnercb404362010-12-13 01:11:17 +0000669 // FIXME: We capture more information than the dag can represent. For
670 // now, just use the tightest assertzext/assertsext possible.
671 bool isSExt = true;
672 EVT FromVT(MVT::Other);
673 if (NumSignBits == RegSize)
674 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
675 else if (NumZeroBits >= RegSize-1)
676 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
677 else if (NumSignBits > RegSize-8)
678 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
679 else if (NumZeroBits >= RegSize-8)
680 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
681 else if (NumSignBits > RegSize-16)
682 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
683 else if (NumZeroBits >= RegSize-16)
684 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
685 else if (NumSignBits > RegSize-32)
686 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
687 else if (NumZeroBits >= RegSize-32)
688 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
689 else
690 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000691
Chris Lattnercb404362010-12-13 01:11:17 +0000692 // Add an assertion node.
693 assert(FromVT != MVT::Other);
694 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
695 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman4db93c92010-05-29 17:53:24 +0000696 }
697
698 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling81406f62012-09-26 04:04:19 +0000699 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman4db93c92010-05-29 17:53:24 +0000700 Part += NumRegs;
701 Parts.clear();
702 }
703
Craig Topper48d114b2014-04-26 18:35:24 +0000704 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
Dan Gohman4db93c92010-05-29 17:53:24 +0000705}
706
707/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
708/// specified value into the registers specified by this object. This uses
709/// Chain/Flag as the input and updates them for the output Chain/Flag.
710/// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000711void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Jiangning Liuffbc6902014-09-19 05:30:35 +0000712 SDValue &Chain, SDValue *Flag, const Value *V,
713 ISD::NodeType PreferredExtendType) const {
Dan Gohman4db93c92010-05-29 17:53:24 +0000714 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Jiangning Liuffbc6902014-09-19 05:30:35 +0000715 ISD::NodeType ExtendKind = PreferredExtendType;
Dan Gohman4db93c92010-05-29 17:53:24 +0000716
717 // Get the list of the values's legal parts.
718 unsigned NumRegs = Regs.size();
719 SmallVector<SDValue, 8> Parts(NumRegs);
720 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
721 EVT ValueVT = ValueVTs[Value];
722 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000723 MVT RegisterVT = RegVTs[Value];
Jiangning Liuffbc6902014-09-19 05:30:35 +0000724
725 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
726 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman4db93c92010-05-29 17:53:24 +0000727
Chris Lattner05bcb482010-08-24 23:20:40 +0000728 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng9ec512d2012-12-06 19:13:27 +0000729 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman4db93c92010-05-29 17:53:24 +0000730 Part += NumParts;
731 }
732
733 // Copy the parts into the registers.
734 SmallVector<SDValue, 8> Chains(NumRegs);
735 for (unsigned i = 0; i != NumRegs; ++i) {
736 SDValue Part;
Craig Topperc0196b12014-04-14 00:51:57 +0000737 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000738 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
739 } else {
740 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
741 *Flag = Part.getValue(1);
742 }
743
744 Chains[i] = Part.getValue(0);
745 }
746
747 if (NumRegs == 1 || Flag)
748 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
749 // flagged to it. That is the CopyToReg nodes and the user are considered
750 // a single scheduling unit. If we create a TokenFactor and return it as
751 // chain, then the TokenFactor is both a predecessor (operand) of the
752 // user as well as a successor (the TF operands are flagged to the user).
753 // c1, f1 = CopyToReg
754 // c2, f2 = CopyToReg
755 // c3 = TokenFactor c1, c2
756 // ...
757 // = op c3, ..., f2
758 Chain = Chains[NumRegs-1];
759 else
Craig Topper48d114b2014-04-26 18:35:24 +0000760 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
Dan Gohman4db93c92010-05-29 17:53:24 +0000761}
762
763/// AddInlineAsmOperands - Add this value to the specified inlineasm node
764/// operand list. This adds the code marker and includes the number of
765/// values added into it.
766void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000767 unsigned MatchingIdx, SDLoc dl,
Dan Gohman4db93c92010-05-29 17:53:24 +0000768 SelectionDAG &DAG,
769 std::vector<SDValue> &Ops) const {
770 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
771
772 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
773 if (HasMatching)
774 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +0000775 else if (!Regs.empty() &&
776 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
777 // Put the register class of the virtual registers in the flag word. That
778 // way, later passes can recompute register class constraints for inline
779 // assembly as well as normal instructions.
780 // Don't do this for tied operands that can use the regclass information
781 // from the def.
782 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
783 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
784 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
785 }
786
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000787 SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32);
Dan Gohman4db93c92010-05-29 17:53:24 +0000788 Ops.push_back(Res);
789
Reid Kleckneree088972013-12-10 18:27:32 +0000790 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman4db93c92010-05-29 17:53:24 +0000791 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
792 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000793 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000794 for (unsigned i = 0; i != NumRegs; ++i) {
795 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Reid Kleckneree088972013-12-10 18:27:32 +0000796 unsigned TheReg = Regs[Reg++];
797 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
798
Reid Kleckneree088972013-12-10 18:27:32 +0000799 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
Hans Wennborgacb842d2014-03-05 02:43:26 +0000800 // If we clobbered the stack pointer, MFI should know about it.
801 assert(DAG.getMachineFunction().getFrameInfo()->
Reid Klecknere69bdb82015-07-07 23:45:58 +0000802 hasOpaqueSPAdjustment());
Reid Kleckneree088972013-12-10 18:27:32 +0000803 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000804 }
805 }
806}
Dan Gohman575fad32008-09-03 16:12:24 +0000807
Owen Andersonbb15fec2011-12-08 22:15:21 +0000808void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
809 const TargetLibraryInfo *li) {
Dan Gohman575fad32008-09-03 16:12:24 +0000810 AA = &aa;
811 GFI = gfi;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000812 LibInfo = li;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000813 DL = &DAG.getDataLayout();
Richard Smith3fb20472012-08-22 00:42:39 +0000814 Context = DAG.getContext();
Bill Wendling2730a002011-10-15 01:00:26 +0000815 LPadToCallSiteMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000816}
817
Dan Gohmanf5cca352010-04-14 18:24:06 +0000818/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000819/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000820/// for a new block. This doesn't clear out information about
821/// additional blocks that are needed to complete switch lowering
822/// or PHI node updating; that information is cleared out as it is
823/// consumed.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000824void SelectionDAGBuilder::clear() {
Dan Gohman575fad32008-09-03 16:12:24 +0000825 NodeMap.clear();
Devang Patelb0c76392010-06-01 19:59:01 +0000826 UnusedArgNodeMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000827 PendingLoads.clear();
828 PendingExports.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000829 CurInst = nullptr;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000830 HasTailCall = false;
Nico Rieckb5262d62014-01-12 14:09:17 +0000831 SDNodeOrder = LowestSDNodeOrder;
Philip Reames1a1bdb22014-12-02 18:50:36 +0000832 StatepointLowering.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000833}
834
Devang Patel799288382011-05-23 17:44:13 +0000835/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000836/// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000837/// information that is dangling in a basic block can be properly
838/// resolved in a different basic block. This allows the
839/// SelectionDAG to resolve dangling debug information attached
840/// to PHI nodes.
841void SelectionDAGBuilder::clearDanglingDebugInfo() {
842 DanglingDebugInfoMap.clear();
843}
844
Dan Gohman575fad32008-09-03 16:12:24 +0000845/// getRoot - Return the current virtual root of the Selection DAG,
846/// flushing any PendingLoad items. This must be done before emitting
847/// a store or any other node that may need to be ordered after any
848/// prior load instructions.
849///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000850SDValue SelectionDAGBuilder::getRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000851 if (PendingLoads.empty())
852 return DAG.getRoot();
853
854 if (PendingLoads.size() == 1) {
855 SDValue Root = PendingLoads[0];
856 DAG.setRoot(Root);
857 PendingLoads.clear();
858 return Root;
859 }
860
861 // Otherwise, we have to make a token factor node.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000862 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000863 PendingLoads);
Dan Gohman575fad32008-09-03 16:12:24 +0000864 PendingLoads.clear();
865 DAG.setRoot(Root);
866 return Root;
867}
868
869/// getControlRoot - Similar to getRoot, but instead of flushing all the
870/// PendingLoad items, flush all the PendingExports items. It is necessary
871/// to do this before emitting a terminator instruction.
872///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000873SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000874 SDValue Root = DAG.getRoot();
875
876 if (PendingExports.empty())
877 return Root;
878
879 // Turn all of the CopyToReg chains into one factored node.
880 if (Root.getOpcode() != ISD::EntryToken) {
881 unsigned i = 0, e = PendingExports.size();
882 for (; i != e; ++i) {
883 assert(PendingExports[i].getNode()->getNumOperands() > 1);
884 if (PendingExports[i].getNode()->getOperand(0) == Root)
885 break; // Don't add the root if we already indirectly depend on it.
886 }
887
888 if (i == e)
889 PendingExports.push_back(Root);
890 }
891
Andrew Trickef9de2a2013-05-25 02:42:55 +0000892 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000893 PendingExports);
Dan Gohman575fad32008-09-03 16:12:24 +0000894 PendingExports.clear();
895 DAG.setRoot(Root);
896 return Root;
897}
898
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000899void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohman5b43aa02010-04-22 20:55:53 +0000900 // Set up outgoing PHI node register values before emitting the terminator.
901 if (isa<TerminatorInst>(&I))
902 HandlePHINodesInSuccessorBlocks(I.getParent());
903
Andrew Tricke2431c62013-05-25 03:08:10 +0000904 ++SDNodeOrder;
905
Andrew Trick175143b2013-05-25 02:20:36 +0000906 CurInst = &I;
Dan Gohmane450d742010-04-20 00:48:35 +0000907
Dan Gohman575fad32008-09-03 16:12:24 +0000908 visit(I.getOpcode(), I);
Dan Gohmane450d742010-04-20 00:48:35 +0000909
Dan Gohman950fe782010-04-20 15:03:56 +0000910 if (!isa<TerminatorInst>(&I) && !HasTailCall)
911 CopyToExportRegsIfNeeded(&I);
912
Craig Topperc0196b12014-04-14 00:51:57 +0000913 CurInst = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +0000914}
915
Dan Gohmanf41ad472010-04-20 15:00:41 +0000916void SelectionDAGBuilder::visitPHI(const PHINode &) {
917 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
918}
919
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000920void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +0000921 // Note: this doesn't use InstVisitor, because it has to work with
922 // ConstantExpr's in addition to instructions.
923 switch (Opcode) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000924 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohman575fad32008-09-03 16:12:24 +0000925 // Build the switch statement using the Instruction.def file.
926#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanovaaaf97352012-07-19 04:50:12 +0000927 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth9fb823b2013-01-02 11:36:10 +0000928#include "llvm/IR/Instruction.def"
Dan Gohman575fad32008-09-03 16:12:24 +0000929 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000930}
Dan Gohman575fad32008-09-03 16:12:24 +0000931
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000932// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
933// generate the debug data structures now that we've seen its definition.
934void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
935 SDValue Val) {
936 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelb12ff592010-08-26 23:35:15 +0000937 if (DDI.getDI()) {
938 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000939 DebugLoc dl = DDI.getdl();
940 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +0000941 DILocalVariable *Variable = DI->getVariable();
942 DIExpression *Expr = DI->getExpression();
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +0000943 assert(Variable->isValidLocationForIntrinsic(dl) &&
944 "Expected inlined-at fields to agree");
Devang Patelb12ff592010-08-26 23:35:15 +0000945 uint64_t Offset = DI->getOffset();
Adrian Prantl32da8892014-04-25 20:49:25 +0000946 // A dbg.value for an alloca is always indirect.
947 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000948 SDDbgValue *SDV;
949 if (Val.getNode()) {
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +0000950 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, Offset, IsIndirect,
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000951 Val)) {
952 SDV = DAG.getDbgValue(Variable, Expr, Val.getNode(), Val.getResNo(),
953 IsIndirect, Offset, dl, DbgSDNodeOrder);
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000954 DAG.AddDbgValue(SDV, Val.getNode(), false);
955 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000956 } else
Adrian Prantl0d1e5592013-05-22 18:02:19 +0000957 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000958 DanglingDebugInfoMap[V] = DanglingDebugInfo();
959 }
960}
961
Igor Laevsky85f7f722015-03-10 16:26:48 +0000962/// getCopyFromRegs - If there was virtual register allocated for the value V
963/// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise.
964SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) {
965 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000966 SDValue Result;
Igor Laevsky85f7f722015-03-10 16:26:48 +0000967
968 if (It != FuncInfo.ValueMap.end()) {
969 unsigned InReg = It->second;
Mehdi Amini56228da2015-07-09 01:57:34 +0000970 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(),
971 DAG.getDataLayout(), InReg, Ty);
Igor Laevsky85f7f722015-03-10 16:26:48 +0000972 SDValue Chain = DAG.getEntryNode();
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000973 Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
974 resolveDanglingDebugInfo(V, Result);
Igor Laevsky85f7f722015-03-10 16:26:48 +0000975 }
976
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000977 return Result;
Igor Laevsky85f7f722015-03-10 16:26:48 +0000978}
979
Nick Lewyckyf40df1d2011-09-30 22:19:53 +0000980/// getValue - Return an SDValue for the given Value.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000981SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmand4322232010-07-01 01:59:43 +0000982 // If we already have an SDValue for this value, use it. It's important
983 // to do this first, so that we don't create a CopyFromReg if we already
984 // have a regular SDValue.
Dan Gohman575fad32008-09-03 16:12:24 +0000985 SDValue &N = NodeMap[V];
986 if (N.getNode()) return N;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000987
Dan Gohmand4322232010-07-01 01:59:43 +0000988 // If there's a virtual register allocated and initialized for this
989 // value, use it.
Igor Laevsky85f7f722015-03-10 16:26:48 +0000990 SDValue copyFromReg = getCopyFromRegs(V, V->getType());
991 if (copyFromReg.getNode()) {
992 return copyFromReg;
Dan Gohmand4322232010-07-01 01:59:43 +0000993 }
994
995 // Otherwise create a new SDValue and remember it.
996 SDValue Val = getValueImpl(V);
997 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000998 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +0000999 return Val;
1000}
1001
Elena Demikhovsky584ce372015-04-28 07:57:37 +00001002// Return true if SDValue exists for the given Value
1003bool SelectionDAGBuilder::findValue(const Value *V) const {
1004 return (NodeMap.find(V) != NodeMap.end()) ||
1005 (FuncInfo.ValueMap.find(V) != FuncInfo.ValueMap.end());
1006}
1007
Dan Gohmand4322232010-07-01 01:59:43 +00001008/// getNonRegisterValue - Return an SDValue for the given Value, but
1009/// don't look in FuncInfo.ValueMap for a virtual register.
1010SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1011 // If we already have an SDValue for this value, use it.
1012 SDValue &N = NodeMap[V];
Sergey Dmitrouk3160d022015-06-04 20:48:40 +00001013 if (N.getNode()) {
1014 if (isa<ConstantSDNode>(N) || isa<ConstantFPSDNode>(N)) {
1015 // Remove the debug location from the node as the node is about to be used
1016 // in a location which may differ from the original debug location. This
1017 // is relevant to Constant and ConstantFP nodes because they can appear
1018 // as constant expressions inside PHI nodes.
1019 N->setDebugLoc(DebugLoc());
1020 }
1021 return N;
1022 }
Dan Gohmand4322232010-07-01 01:59:43 +00001023
1024 // Otherwise create a new SDValue and remember it.
1025 SDValue Val = getValueImpl(V);
1026 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001027 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001028 return Val;
1029}
1030
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001031/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohmand4322232010-07-01 01:59:43 +00001032/// Create an SDValue for the given value.
1033SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Eric Christopher58a24612014-10-08 09:50:54 +00001034 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001035
Dan Gohman8422e572010-04-17 15:32:28 +00001036 if (const Constant *C = dyn_cast<Constant>(V)) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001037 EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001038
Dan Gohman8422e572010-04-17 15:32:28 +00001039 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001040 return DAG.getConstant(*CI, getCurSDLoc(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001041
Dan Gohman8422e572010-04-17 15:32:28 +00001042 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001043 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001044
Matt Arsenault19231e62013-11-16 20:24:41 +00001045 if (isa<ConstantPointerNull>(C)) {
1046 unsigned AS = V->getType()->getPointerAddressSpace();
Mehdi Amini44ede332015-07-09 02:09:04 +00001047 return DAG.getConstant(0, getCurSDLoc(),
1048 TLI.getPointerTy(DAG.getDataLayout(), AS));
Matt Arsenault19231e62013-11-16 20:24:41 +00001049 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001050
Dan Gohman8422e572010-04-17 15:32:28 +00001051 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001052 return DAG.getConstantFP(*CFP, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001053
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001054 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmand4322232010-07-01 01:59:43 +00001055 return DAG.getUNDEF(VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001056
Dan Gohman8422e572010-04-17 15:32:28 +00001057 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001058 visit(CE->getOpcode(), *CE);
1059 SDValue N1 = NodeMap[V];
Dan Gohman5664b9f2010-04-16 16:55:18 +00001060 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohman575fad32008-09-03 16:12:24 +00001061 return N1;
1062 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001063
Dan Gohman575fad32008-09-03 16:12:24 +00001064 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1065 SmallVector<SDValue, 4> Constants;
1066 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1067 OI != OE; ++OI) {
1068 SDNode *Val = getValue(*OI).getNode();
Dan Gohmanf4a0f0f2009-09-08 01:44:02 +00001069 // If the operand is an empty aggregate, there are no values.
1070 if (!Val) continue;
1071 // Add each leaf value from the operand to the Constants list
1072 // to form a flattened list of all the values.
Dan Gohman575fad32008-09-03 16:12:24 +00001073 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1074 Constants.push_back(SDValue(Val, i));
1075 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001076
Craig Topper64941d92014-04-27 19:20:57 +00001077 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001078 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001079
Chris Lattner00245f42012-01-24 13:41:11 +00001080 if (const ConstantDataSequential *CDS =
1081 dyn_cast<ConstantDataSequential>(C)) {
1082 SmallVector<SDValue, 4> Ops;
Chris Lattner9be59592012-01-25 01:27:20 +00001083 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner00245f42012-01-24 13:41:11 +00001084 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1085 // Add each leaf value from the operand to the Constants list
1086 // to form a flattened list of all the values.
1087 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1088 Ops.push_back(SDValue(Val, i));
1089 }
1090
1091 if (isa<ArrayType>(CDS->getType()))
Craig Topper64941d92014-04-27 19:20:57 +00001092 return DAG.getMergeValues(Ops, getCurSDLoc());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001093 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001094 VT, Ops);
Chris Lattner00245f42012-01-24 13:41:11 +00001095 }
Dan Gohman575fad32008-09-03 16:12:24 +00001096
Duncan Sands19d0b472010-02-16 11:11:14 +00001097 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohman575fad32008-09-03 16:12:24 +00001098 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1099 "Unknown struct or array constant!");
1100
Owen Anderson53aa7a92009-08-10 22:56:29 +00001101 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00001102 ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00001103 unsigned NumElts = ValueVTs.size();
1104 if (NumElts == 0)
1105 return SDValue(); // empty struct
1106 SmallVector<SDValue, 4> Constants(NumElts);
1107 for (unsigned i = 0; i != NumElts; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001108 EVT EltVT = ValueVTs[i];
Dan Gohman575fad32008-09-03 16:12:24 +00001109 if (isa<UndefValue>(C))
Dale Johannesen84935752009-02-06 23:05:02 +00001110 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001111 else if (EltVT.isFloatingPoint())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001112 Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001113 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001114 Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001115 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001116
Craig Topper64941d92014-04-27 19:20:57 +00001117 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001118 }
1119
Dan Gohman8422e572010-04-17 15:32:28 +00001120 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman7a6611792009-11-20 23:18:13 +00001121 return DAG.getBlockAddress(BA, VT);
Dan Gohman6c938802009-10-30 01:27:03 +00001122
Chris Lattner229907c2011-07-18 04:54:35 +00001123 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00001124 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001125
Dan Gohman575fad32008-09-03 16:12:24 +00001126 // Now that we know the number and type of the elements, get that number of
1127 // elements into the Ops array based on what kind of constant it is.
1128 SmallVector<SDValue, 16> Ops;
Chris Lattner00245f42012-01-24 13:41:11 +00001129 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001130 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner00245f42012-01-24 13:41:11 +00001131 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohman575fad32008-09-03 16:12:24 +00001132 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001133 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Mehdi Amini44ede332015-07-09 02:09:04 +00001134 EVT EltVT =
1135 TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType());
Dan Gohman575fad32008-09-03 16:12:24 +00001136
1137 SDValue Op;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001138 if (EltVT.isFloatingPoint())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001139 Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001140 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001141 Op = DAG.getConstant(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001142 Ops.assign(NumElements, Op);
1143 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001144
Dan Gohman575fad32008-09-03 16:12:24 +00001145 // Create a BUILD_VECTOR node.
Craig Topper48d114b2014-04-26 18:35:24 +00001146 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00001147 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001148
Dan Gohman575fad32008-09-03 16:12:24 +00001149 // If this is a static alloca, generate it as the frameindex instead of
1150 // computation.
1151 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1152 DenseMap<const AllocaInst*, int>::iterator SI =
1153 FuncInfo.StaticAllocaMap.find(AI);
1154 if (SI != FuncInfo.StaticAllocaMap.end())
Mehdi Amini44ede332015-07-09 02:09:04 +00001155 return DAG.getFrameIndex(SI->second,
1156 TLI.getPointerTy(DAG.getDataLayout()));
Dan Gohman575fad32008-09-03 16:12:24 +00001157 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001158
Dan Gohmand4322232010-07-01 01:59:43 +00001159 // If this is an instruction which fast-isel has deferred, select it now.
1160 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001161 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Mehdi Amini56228da2015-07-09 01:57:34 +00001162 RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg,
1163 Inst->getType());
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001164 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001165 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Dan Gohmand4322232010-07-01 01:59:43 +00001166 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001167
Dan Gohmand4322232010-07-01 01:59:43 +00001168 llvm_unreachable("Can't get register for value!");
Dan Gohman575fad32008-09-03 16:12:24 +00001169}
1170
David Majnemerae2ffc82015-07-10 07:00:44 +00001171void SelectionDAGBuilder::visitCleanupRet(const CleanupReturnInst &I) {
1172 report_fatal_error("visitCleanupRet not yet implemented!");
1173}
1174
1175void SelectionDAGBuilder::visitCatchEndBlock(const CatchEndBlockInst &I) {
1176 report_fatal_error("visitCatchEndBlock not yet implemented!");
1177}
1178
1179void SelectionDAGBuilder::visitCatchRet(const CatchReturnInst &I) {
1180 report_fatal_error("visitCatchRet not yet implemented!");
1181}
1182
1183void SelectionDAGBuilder::visitCatchBlock(const CatchBlockInst &I) {
1184 report_fatal_error("visitCatchBlock not yet implemented!");
1185}
1186
1187void SelectionDAGBuilder::visitTerminateBlock(const TerminateBlockInst &TBI) {
1188 report_fatal_error("visitTerminateBlock not yet implemented!");
1189}
1190
1191void SelectionDAGBuilder::visitCleanupBlock(const CleanupBlockInst &TBI) {
1192 report_fatal_error("visitCleanupBlock not yet implemented!");
1193}
1194
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001195void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00001196 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini56228da2015-07-09 01:57:34 +00001197 auto &DL = DAG.getDataLayout();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001198 SDValue Chain = getControlRoot();
1199 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001200 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001201
Dan Gohmand16aa542010-05-29 17:03:36 +00001202 if (!FuncInfo.CanLowerReturn) {
1203 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001204 const Function *F = I.getParent()->getParent();
1205
1206 // Emit a store of the return value through the virtual register.
1207 // Leave Outs empty so that LowerReturn won't try to load return
1208 // registers the usual way.
1209 SmallVector<EVT, 1> PtrValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00001210 ComputeValueVTs(TLI, DL, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001211 PtrValueVTs);
1212
1213 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1214 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001215
Owen Anderson53aa7a92009-08-10 22:56:29 +00001216 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001217 SmallVector<uint64_t, 4> Offsets;
Mehdi Amini56228da2015-07-09 01:57:34 +00001218 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman8b44b882008-10-21 20:00:42 +00001219 unsigned NumValues = ValueVTs.size();
Dan Gohman8b44b882008-10-21 20:00:42 +00001220
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001221 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001222 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001223 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattner96a77eb2010-08-24 23:10:06 +00001224 RetPtr.getValueType(), RetPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001225 DAG.getIntPtrConstant(Offsets[i],
1226 getCurSDLoc()));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001227 Chains[i] =
Andrew Trickef9de2a2013-05-25 02:42:55 +00001228 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001229 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattnera4f19972010-09-21 18:58:22 +00001230 // FIXME: better loc info would be nice.
1231 Add, MachinePointerInfo(), false, false, 0);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001232 }
1233
Andrew Trickef9de2a2013-05-25 02:42:55 +00001234 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001235 MVT::Other, Chains);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001236 } else if (I.getNumOperands() != 0) {
1237 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00001238 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001239 unsigned NumValues = ValueVTs.size();
1240 if (NumValues) {
1241 SDValue RetOp = getValue(I.getOperand(0));
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001242
1243 const Function *F = I.getParent()->getParent();
1244
1245 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1246 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1247 Attribute::SExt))
1248 ExtendKind = ISD::SIGN_EXTEND;
1249 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1250 Attribute::ZExt))
1251 ExtendKind = ISD::ZERO_EXTEND;
1252
1253 LLVMContext &Context = F->getContext();
1254 bool RetInReg = F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1255 Attribute::InReg);
1256
1257 for (unsigned j = 0; j != NumValues; ++j) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001258 EVT VT = ValueVTs[j];
Dan Gohman575fad32008-09-03 16:12:24 +00001259
Cameron Zwarich2ef0c692011-03-17 14:53:37 +00001260 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001261 VT = TLI.getTypeForExtArgOrReturn(Context, VT, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001262
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001263 unsigned NumParts = TLI.getNumRegisters(Context, VT);
1264 MVT PartVT = TLI.getRegisterType(Context, VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001265 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001266 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001267 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendling5def8912012-09-26 06:16:18 +00001268 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001269
1270 // 'inreg' on function refers to return value
1271 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001272 if (RetInReg)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001273 Flags.setInReg();
1274
1275 // Propagate extension type if any
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001276 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001277 Flags.setSExt();
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001278 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001279 Flags.setZExt();
1280
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001281 for (unsigned i = 0; i < NumParts; ++i) {
1282 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellard8d7d4de2013-10-23 00:44:24 +00001283 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001284 OutVals.push_back(Parts[i]);
1285 }
Evan Cheng2e9f42b2009-03-25 20:20:11 +00001286 }
Dan Gohman575fad32008-09-03 16:12:24 +00001287 }
1288 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001289
1290 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel68c5f472009-09-02 08:44:58 +00001291 CallingConv::ID CallConv =
1292 DAG.getMachineFunction().getFunction()->getCallingConv();
Eric Christopher58a24612014-10-08 09:50:54 +00001293 Chain = DAG.getTargetLoweringInfo().LowerReturn(
Eric Christopherd9134482014-08-04 21:25:23 +00001294 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
Dan Gohman695d8112009-08-06 15:37:27 +00001295
1296 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00001297 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00001298 "LowerReturn didn't return a valid chain!");
1299
1300 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001301 DAG.setRoot(Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00001302}
1303
Dan Gohman9478c3f2009-04-23 23:13:24 +00001304/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1305/// created for it, emit nodes to copy the value into the virtual
1306/// registers.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001307void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00001308 // Skip empty types
1309 if (V->getType()->isEmptyTy())
1310 return;
1311
Dan Gohman3a7ee8e2010-04-16 17:15:02 +00001312 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1313 if (VMI != FuncInfo.ValueMap.end()) {
1314 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1315 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohman9478c3f2009-04-23 23:13:24 +00001316 }
1317}
1318
Dan Gohman575fad32008-09-03 16:12:24 +00001319/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1320/// the current basic block, add it to ValueMap now so that we'll get a
1321/// CopyTo/FromReg.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001322void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohman575fad32008-09-03 16:12:24 +00001323 // No need to export constants.
1324 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001325
Dan Gohman575fad32008-09-03 16:12:24 +00001326 // Already exported?
1327 if (FuncInfo.isExportedInst(V)) return;
1328
1329 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1330 CopyValueToVirtualRegister(V, Reg);
1331}
1332
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001333bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001334 const BasicBlock *FromBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001335 // The operands of the setcc have to be in this block. We don't know
1336 // how to export them from some other block.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001337 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001338 // Can export from current BB.
1339 if (VI->getParent() == FromBB)
1340 return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001341
Dan Gohman575fad32008-09-03 16:12:24 +00001342 // Is already exported, noop.
1343 return FuncInfo.isExportedInst(V);
1344 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001345
Dan Gohman575fad32008-09-03 16:12:24 +00001346 // If this is an argument, we can export it if the BB is the entry block or
1347 // if it is already exported.
1348 if (isa<Argument>(V)) {
1349 if (FromBB == &FromBB->getParent()->getEntryBlock())
1350 return true;
1351
1352 // Otherwise, can only export this if it is already exported.
1353 return FuncInfo.isExportedInst(V);
1354 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001355
Dan Gohman575fad32008-09-03 16:12:24 +00001356 // Otherwise, constants can always be exported.
1357 return true;
1358}
1359
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001360/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak96f8c552011-12-20 20:03:10 +00001361uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1362 const MachineBasicBlock *Dst) const {
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001363 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1364 if (!BPI)
1365 return 0;
Jakub Staszak539db982011-07-29 20:05:36 +00001366 const BasicBlock *SrcBB = Src->getBasicBlock();
1367 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001368 return BPI->getEdgeWeight(SrcBB, DstBB);
1369}
1370
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001371void SelectionDAGBuilder::
1372addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1373 uint32_t Weight /* = 0 */) {
1374 if (!Weight)
1375 Weight = getEdgeWeight(Src, Dst);
1376 Src->addSuccessor(Dst, Weight);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001377}
1378
1379
Dan Gohman575fad32008-09-03 16:12:24 +00001380static bool InBlock(const Value *V, const BasicBlock *BB) {
1381 if (const Instruction *I = dyn_cast<Instruction>(V))
1382 return I->getParent() == BB;
1383 return true;
1384}
1385
Dan Gohmand01ddb52008-10-17 21:16:08 +00001386/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1387/// This function emits a branch and is used at the leaves of an OR or an
1388/// AND operator tree.
1389///
1390void
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001391SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001392 MachineBasicBlock *TBB,
1393 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001394 MachineBasicBlock *CurBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001395 MachineBasicBlock *SwitchBB,
1396 uint32_t TWeight,
1397 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001398 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohman575fad32008-09-03 16:12:24 +00001399
Dan Gohmand01ddb52008-10-17 21:16:08 +00001400 // If the leaf of the tree is a comparison, merge the condition into
1401 // the caseblock.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001402 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001403 // The operands of the cmp have to be in this block. We don't know
1404 // how to export them from some other block. If this is the first block
1405 // of the sequence, no exporting is needed.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001406 if (CurBB == SwitchBB ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001407 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1408 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohman575fad32008-09-03 16:12:24 +00001409 ISD::CondCode Condition;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001410 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001411 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001412 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001413 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001414 if (TM.Options.NoNaNsFPMath)
1415 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohman575fad32008-09-03 16:12:24 +00001416 } else {
Michael Ilsemanaddddc42014-12-15 18:48:43 +00001417 (void)Condition; // silence warning.
Torok Edwinfbcc6632009-07-14 16:55:14 +00001418 llvm_unreachable("Unknown compare instruction");
Dan Gohman575fad32008-09-03 16:12:24 +00001419 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001420
Craig Topperc0196b12014-04-14 00:51:57 +00001421 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
1422 TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001423 SwitchCases.push_back(CB);
1424 return;
1425 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001426 }
1427
1428 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001429 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001430 nullptr, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmand01ddb52008-10-17 21:16:08 +00001431 SwitchCases.push_back(CB);
1432}
1433
Manman Ren4ece7452014-01-31 00:42:44 +00001434/// Scale down both weights to fit into uint32_t.
1435static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
1436 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
1437 uint32_t Scale = (NewMax / UINT32_MAX) + 1;
1438 NewTrue = NewTrue / Scale;
1439 NewFalse = NewFalse / Scale;
1440}
1441
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001442/// FindMergedConditions - If Cond is an expression like
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001443void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001444 MachineBasicBlock *TBB,
1445 MachineBasicBlock *FBB,
1446 MachineBasicBlock *CurBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001447 MachineBasicBlock *SwitchBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001448 unsigned Opc, uint32_t TWeight,
1449 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001450 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001451 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001452 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001453 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1454 BOp->getParent() != CurBB->getBasicBlock() ||
1455 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1456 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Manman Ren4ece7452014-01-31 00:42:44 +00001457 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1458 TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001459 return;
1460 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001461
Dan Gohman575fad32008-09-03 16:12:24 +00001462 // Create TmpBB after CurBB.
1463 MachineFunction::iterator BBI = CurBB;
1464 MachineFunction &MF = DAG.getMachineFunction();
1465 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1466 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001467
Dan Gohman575fad32008-09-03 16:12:24 +00001468 if (Opc == Instruction::Or) {
1469 // Codegen X | Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001470 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001471 // jmp_if_X TBB
1472 // jmp TmpBB
1473 // TmpBB:
1474 // jmp_if_Y TBB
1475 // jmp FBB
1476 //
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001477
Manman Ren4ece7452014-01-31 00:42:44 +00001478 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1479 // The requirement is that
1480 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
Sanjay Patele4aedb52015-06-25 21:11:08 +00001481 // = TrueProb for original BB.
1482 // Assuming the original weights are A and B, one choice is to set BB1's
Manman Ren4ece7452014-01-31 00:42:44 +00001483 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
1484 // assumes that
1485 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1486 // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1487 // TmpBB, but the math is more complicated.
Manman Ren104e0c82014-01-30 00:24:37 +00001488
Manman Ren4ece7452014-01-31 00:42:44 +00001489 uint64_t NewTrueWeight = TWeight;
1490 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight;
1491 ScaleWeights(NewTrueWeight, NewFalseWeight);
1492 // Emit the LHS condition.
1493 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1494 NewTrueWeight, NewFalseWeight);
1495
1496 NewTrueWeight = TWeight;
1497 NewFalseWeight = 2 * (uint64_t)FWeight;
1498 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001499 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001500 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1501 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001502 } else {
1503 assert(Opc == Instruction::And && "Unknown merge op!");
1504 // Codegen X & Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001505 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001506 // jmp_if_X TmpBB
1507 // jmp FBB
1508 // TmpBB:
1509 // jmp_if_Y TBB
1510 // jmp FBB
1511 //
1512 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001513
Manman Ren4ece7452014-01-31 00:42:44 +00001514 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1515 // The requirement is that
1516 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
Sanjay Patele4aedb52015-06-25 21:11:08 +00001517 // = FalseProb for original BB.
1518 // Assuming the original weights are A and B, one choice is to set BB1's
Manman Ren4ece7452014-01-31 00:42:44 +00001519 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
1520 // assumes that
1521 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
Manman Ren104e0c82014-01-30 00:24:37 +00001522
Manman Ren4ece7452014-01-31 00:42:44 +00001523 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight;
1524 uint64_t NewFalseWeight = FWeight;
1525 ScaleWeights(NewTrueWeight, NewFalseWeight);
1526 // Emit the LHS condition.
1527 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1528 NewTrueWeight, NewFalseWeight);
1529
1530 NewTrueWeight = 2 * (uint64_t)TWeight;
1531 NewFalseWeight = FWeight;
1532 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001533 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001534 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1535 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001536 }
1537}
1538
1539/// If the set of cases should be emitted as a series of branches, return true.
1540/// If we should emit this as a bunch of and/or'd together conditions, return
1541/// false.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001542bool
Stephen Lin6d715e82013-07-06 21:44:25 +00001543SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohman575fad32008-09-03 16:12:24 +00001544 if (Cases.size() != 2) return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001545
Dan Gohman575fad32008-09-03 16:12:24 +00001546 // If this is two comparisons of the same values or'd or and'd together, they
1547 // will get folded into a single comparison, so don't emit two blocks.
1548 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1549 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1550 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1551 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1552 return false;
1553 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001554
Chris Lattner1eea3b02010-01-02 00:00:03 +00001555 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1556 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1557 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1558 Cases[0].CC == Cases[1].CC &&
1559 isa<Constant>(Cases[0].CmpRHS) &&
1560 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1561 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1562 return false;
1563 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1564 return false;
1565 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00001566
Dan Gohman575fad32008-09-03 16:12:24 +00001567 return true;
1568}
1569
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001570void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001571 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001572
Dan Gohman575fad32008-09-03 16:12:24 +00001573 // Update machine-CFG edges.
1574 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1575
Dan Gohman575fad32008-09-03 16:12:24 +00001576 if (I.isUnconditional()) {
1577 // Update machine-CFG edges.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001578 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001579
Eric Christopherbfb38ba2014-04-03 12:11:51 +00001580 // If this is not a fall-through branch or optimizations are switched off,
1581 // emit the branch.
Hans Wennborgb4db1422015-03-19 20:41:48 +00001582 if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001583 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001584 MVT::Other, getControlRoot(),
Bill Wendling954cb182010-01-28 21:51:40 +00001585 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001586
Dan Gohman575fad32008-09-03 16:12:24 +00001587 return;
1588 }
1589
1590 // If this condition is one of the special cases we handle, do special stuff
1591 // now.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001592 const Value *CondVal = I.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00001593 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1594
1595 // If this is a series of conditions that are or'd or and'd together, emit
1596 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001597 // As long as jumps are not expensive, this should improve performance.
Dan Gohman575fad32008-09-03 16:12:24 +00001598 // For example, instead of something like:
1599 // cmp A, B
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001600 // C = seteq
Dan Gohman575fad32008-09-03 16:12:24 +00001601 // cmp D, E
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001602 // F = setle
Dan Gohman575fad32008-09-03 16:12:24 +00001603 // or C, F
1604 // jnz foo
1605 // Emit:
1606 // cmp A, B
1607 // je foo
1608 // cmp D, E
1609 // jle foo
1610 //
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001611 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001612 if (!DAG.getTargetLoweringInfo().isJumpExpensive() &&
Eric Christopherd9134482014-08-04 21:25:23 +00001613 BOp->hasOneUse() && (BOp->getOpcode() == Instruction::And ||
1614 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001615 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001616 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB),
1617 getEdgeWeight(BrMBB, Succ1MBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001618 // If the compares in later blocks need to use values not currently
1619 // exported from this block, export them now. This block should always
1620 // be the first entry.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001621 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001622
Dan Gohman575fad32008-09-03 16:12:24 +00001623 // Allow some cases to be rejected.
1624 if (ShouldEmitAsBranches(SwitchCases)) {
1625 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1626 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1627 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1628 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001629
Dan Gohman575fad32008-09-03 16:12:24 +00001630 // Emit the branch for this block.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001631 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001632 SwitchCases.erase(SwitchCases.begin());
1633 return;
1634 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001635
Dan Gohman575fad32008-09-03 16:12:24 +00001636 // Okay, we decided not to do this, remove any inserted MBB's and clear
1637 // SwitchCases.
1638 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmane8c913e2009-08-15 02:06:22 +00001639 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001640
Dan Gohman575fad32008-09-03 16:12:24 +00001641 SwitchCases.clear();
1642 }
1643 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001644
Dan Gohman575fad32008-09-03 16:12:24 +00001645 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001646 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001647 nullptr, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling7f5eb532009-12-21 19:59:38 +00001648
Dan Gohman575fad32008-09-03 16:12:24 +00001649 // Use visitSwitchCase to actually insert the fast branch sequence for this
1650 // cond branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001651 visitSwitchCase(CB, BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001652}
1653
1654/// visitSwitchCase - Emits the necessary code to represent a single node in
1655/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001656void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1657 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001658 SDValue Cond;
1659 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001660 SDLoc dl = getCurSDLoc();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001661
1662 // Build the setcc now.
Craig Topperc0196b12014-04-14 00:51:57 +00001663 if (!CB.CmpMHS) {
Dan Gohman575fad32008-09-03 16:12:24 +00001664 // Fold "(X == true)" to X and "(X == false)" to !X to
1665 // handle common cases produced by branch lowering.
Owen Anderson23a204d2009-07-31 17:39:07 +00001666 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001667 CB.CC == ISD::SETEQ)
Dan Gohman575fad32008-09-03 16:12:24 +00001668 Cond = CondLHS;
Owen Anderson23a204d2009-07-31 17:39:07 +00001669 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001670 CB.CC == ISD::SETEQ) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001671 SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001672 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001673 } else
Owen Anderson9f944592009-08-11 20:47:22 +00001674 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohman575fad32008-09-03 16:12:24 +00001675 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00001676 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohman575fad32008-09-03 16:12:24 +00001677
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001678 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
Hans Wennborg78325432015-03-19 16:42:21 +00001679 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00001680
1681 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001682 EVT VT = CmpOp.getValueType();
Stephen Lincfe7f352013-07-08 00:37:03 +00001683
Bob Wilsone4077362013-09-09 19:14:35 +00001684 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001685 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT),
Bob Wilsone4077362013-09-09 19:14:35 +00001686 ISD::SETLE);
Dan Gohman575fad32008-09-03 16:12:24 +00001687 } else {
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001688 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001689 VT, CmpOp, DAG.getConstant(Low, dl, VT));
Owen Anderson9f944592009-08-11 20:47:22 +00001690 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001691 DAG.getConstant(High-Low, dl, VT), ISD::SETULE);
Dan Gohman575fad32008-09-03 16:12:24 +00001692 }
1693 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001694
Dan Gohman575fad32008-09-03 16:12:24 +00001695 // Update successor info
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001696 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +00001697 // TrueBB and FalseBB are always different unless the incoming IR is
1698 // degenerate. This only happens when running llc on weird IR.
1699 if (CB.TrueBB != CB.FalseBB)
1700 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001701
Dan Gohman575fad32008-09-03 16:12:24 +00001702 // If the lhs block is the next block, invert the condition so that we can
1703 // fall through to the lhs instead of the rhs block.
Hans Wennborgb4db1422015-03-19 20:41:48 +00001704 if (CB.TrueBB == NextBlock(SwitchBB)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001705 std::swap(CB.TrueBB, CB.FalseBB);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001706 SDValue True = DAG.getConstant(1, dl, Cond.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001707 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001708 }
Bill Wendling7f5eb532009-12-21 19:59:38 +00001709
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001710 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001711 MVT::Other, getControlRoot(), Cond,
Dale Johannesened255b32009-01-30 01:34:22 +00001712 DAG.getBasicBlock(CB.TrueBB));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001713
Evan Cheng79687dd2010-09-23 06:51:55 +00001714 // Insert the false branch. Do this even if it's a fall through branch,
1715 // this makes it easier to do DAG optimizations which require inverting
1716 // the branch condition.
1717 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1718 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001719
1720 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001721}
1722
1723/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001724void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohman575fad32008-09-03 16:12:24 +00001725 // Emit the code for the jump table
1726 assert(JT.Reg != -1U && "Should lower JT Header first!");
Mehdi Amini44ede332015-07-09 02:09:04 +00001727 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001728 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001729 JT.Reg, PTy);
Dan Gohman575fad32008-09-03 16:12:24 +00001730 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001731 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling7f5eb532009-12-21 19:59:38 +00001732 MVT::Other, Index.getValue(1),
1733 Table, Index);
1734 DAG.setRoot(BrJumpTable);
Dan Gohman575fad32008-09-03 16:12:24 +00001735}
1736
1737/// visitJumpTableHeader - This function emits necessary code to produce index
1738/// in the JumpTable from switch case.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001739void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001740 JumpTableHeader &JTH,
1741 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001742 SDLoc dl = getCurSDLoc();
1743
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001744 // Subtract the lowest switch case value from the value being switched on and
1745 // conditional branch to default mbb if the result is greater than the
Dan Gohman575fad32008-09-03 16:12:24 +00001746 // difference between smallest and largest cases.
1747 SDValue SwitchOp = getValue(JTH.SValue);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001748 EVT VT = SwitchOp.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001749 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
1750 DAG.getConstant(JTH.First, dl, VT));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001751
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001752 // The SDNode we just created, which holds the value being switched on minus
Dan Gohman4a618822010-02-10 16:03:48 +00001753 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001754 // can be used as an index into the jump table in a subsequent basic block.
1755 // This value may be smaller or larger than the target's pointer type, and
1756 // therefore require extension or truncating.
Eric Christopher58a24612014-10-08 09:50:54 +00001757 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00001758 SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy(DAG.getDataLayout()));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001759
Mehdi Amini44ede332015-07-09 02:09:04 +00001760 unsigned JumpTableReg =
1761 FuncInfo.CreateReg(TLI.getPointerTy(DAG.getDataLayout()));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001762 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl,
Dale Johannesen3a09f552009-02-03 23:04:43 +00001763 JumpTableReg, SwitchOp);
Dan Gohman575fad32008-09-03 16:12:24 +00001764 JT.Reg = JumpTableReg;
1765
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001766 // Emit the range check for the jump table, and branch to the default block
1767 // for the switch statement if the value being switched on exceeds the largest
1768 // case in the switch.
Mehdi Amini44ede332015-07-09 02:09:04 +00001769 SDValue CMP = DAG.getSetCC(
1770 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
1771 Sub.getValueType()),
1772 Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001773
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001774 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001775 MVT::Other, CopyTo, CMP,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001776 DAG.getBasicBlock(JT.Default));
Dan Gohman575fad32008-09-03 16:12:24 +00001777
Hans Wennborgb4db1422015-03-19 20:41:48 +00001778 // Avoid emitting unnecessary branches to the next block.
1779 if (JT.MBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001780 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
Bill Wendling7f5eb532009-12-21 19:59:38 +00001781 DAG.getBasicBlock(JT.MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001782
Bill Wendlingc6b47342009-12-21 23:47:40 +00001783 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001784}
1785
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001786/// Codegen a new tail for a stack protector check ParentMBB which has had its
1787/// tail spliced into a stack protector check success bb.
1788///
1789/// For a high level explanation of how this fits into the stack protector
1790/// generation see the comment on the declaration of class
1791/// StackProtectorDescriptor.
1792void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1793 MachineBasicBlock *ParentBB) {
1794
1795 // First create the loads to the guard/stack slot for the comparison.
Eric Christopher58a24612014-10-08 09:50:54 +00001796 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00001797 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001798
1799 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1800 int FI = MFI->getStackProtectorIndex();
1801
1802 const Value *IRGuard = SPD.getGuard();
1803 SDValue GuardPtr = getValue(IRGuard);
1804 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1805
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00001806 unsigned Align = DL->getPrefTypeAlignment(IRGuard->getType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001807
1808 SDValue Guard;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001809 SDLoc dl = getCurSDLoc();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001810
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001811 // If GuardReg is set and useLoadStackGuardNode returns true, retrieve the
1812 // guard value from the virtual register holding the value. Otherwise, emit a
1813 // volatile load to retrieve the stack guard value.
1814 unsigned GuardReg = SPD.getGuardReg();
1815
Eric Christopher58a24612014-10-08 09:50:54 +00001816 if (GuardReg && TLI.useLoadStackGuardNode())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001817 Guard = DAG.getCopyFromReg(DAG.getEntryNode(), dl, GuardReg,
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001818 PtrTy);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001819 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001820 Guard = DAG.getLoad(PtrTy, dl, DAG.getEntryNode(),
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001821 GuardPtr, MachinePointerInfo(IRGuard, 0),
1822 true, false, false, Align);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001823
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001824 SDValue StackSlot = DAG.getLoad(PtrTy, dl, DAG.getEntryNode(),
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001825 StackSlotPtr,
1826 MachinePointerInfo::getFixedStack(FI),
1827 true, false, false, Align);
1828
1829 // Perform the comparison via a subtract/getsetcc.
1830 EVT VT = Guard.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001831 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, Guard, StackSlot);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001832
Mehdi Amini44ede332015-07-09 02:09:04 +00001833 SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(),
1834 *DAG.getContext(),
1835 Sub.getValueType()),
1836 Sub, DAG.getConstant(0, dl, VT), ISD::SETNE);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001837
1838 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1839 // branch to failure MBB.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001840 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001841 MVT::Other, StackSlot.getOperand(0),
1842 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1843 // Otherwise branch to success MBB.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001844 SDValue Br = DAG.getNode(ISD::BR, dl,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001845 MVT::Other, BrCond,
1846 DAG.getBasicBlock(SPD.getSuccessMBB()));
1847
1848 DAG.setRoot(Br);
1849}
1850
1851/// Codegen the failure basic block for a stack protector check.
1852///
1853/// A failure stack protector machine basic block consists simply of a call to
1854/// __stack_chk_fail().
1855///
1856/// For a high level explanation of how this fits into the stack protector
1857/// generation see the comment on the declaration of class
1858/// StackProtectorDescriptor.
1859void
1860SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
Eric Christopher58a24612014-10-08 09:50:54 +00001861 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1862 SDValue Chain =
1863 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
1864 nullptr, 0, false, getCurSDLoc(), false, false).second;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001865 DAG.setRoot(Chain);
1866}
1867
Dan Gohman575fad32008-09-03 16:12:24 +00001868/// visitBitTestHeader - This function emits necessary code to produce value
1869/// suitable for "bit tests"
Dan Gohman7c0303a2010-04-19 22:41:47 +00001870void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1871 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001872 SDLoc dl = getCurSDLoc();
1873
Dan Gohman575fad32008-09-03 16:12:24 +00001874 // Subtract the minimum value
1875 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001876 EVT VT = SwitchOp.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001877 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
1878 DAG.getConstant(B.First, dl, VT));
Dan Gohman575fad32008-09-03 16:12:24 +00001879
1880 // Check range
Eric Christopher58a24612014-10-08 09:50:54 +00001881 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00001882 SDValue RangeCmp = DAG.getSetCC(
1883 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
1884 Sub.getValueType()),
1885 Sub, DAG.getConstant(B.Range, dl, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001886
Evan Chengac730dd2011-01-06 01:02:44 +00001887 // Determine the type of the test operands.
1888 bool UsePtrType = false;
Eric Christopher58a24612014-10-08 09:50:54 +00001889 if (!TLI.isTypeLegal(VT))
Evan Chengac730dd2011-01-06 01:02:44 +00001890 UsePtrType = true;
1891 else {
1892 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman979009e2011-10-12 22:46:45 +00001893 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengac730dd2011-01-06 01:02:44 +00001894 // Switch table case range are encoded into series of masks.
1895 // Just use pointer type, it's guaranteed to fit.
1896 UsePtrType = true;
1897 break;
1898 }
1899 }
1900 if (UsePtrType) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001901 VT = TLI.getPointerTy(DAG.getDataLayout());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001902 Sub = DAG.getZExtOrTrunc(Sub, dl, VT);
Evan Chengac730dd2011-01-06 01:02:44 +00001903 }
Dan Gohman575fad32008-09-03 16:12:24 +00001904
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001905 B.RegVT = VT.getSimpleVT();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001906 B.Reg = FuncInfo.CreateReg(B.RegVT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001907 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub);
Dan Gohman575fad32008-09-03 16:12:24 +00001908
Dan Gohman575fad32008-09-03 16:12:24 +00001909 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1910
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001911 addSuccessorWithWeight(SwitchBB, B.Default);
1912 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001913
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001914 SDValue BrRange = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001915 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001916 DAG.getBasicBlock(B.Default));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001917
Hans Wennborgb4db1422015-03-19 20:41:48 +00001918 // Avoid emitting unnecessary branches to the next block.
1919 if (MBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001920 BrRange = DAG.getNode(ISD::BR, dl, MVT::Other, BrRange,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001921 DAG.getBasicBlock(MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001922
Bill Wendlingc6b47342009-12-21 23:47:40 +00001923 DAG.setRoot(BrRange);
Dan Gohman575fad32008-09-03 16:12:24 +00001924}
1925
1926/// visitBitTestCase - this function produces one "bit test"
Evan Chengac730dd2011-01-06 01:02:44 +00001927void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1928 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +00001929 uint32_t BranchWeightToNext,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001930 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001931 BitTestCase &B,
1932 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001933 SDLoc dl = getCurSDLoc();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001934 MVT VT = BB.RegVT;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001935 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT);
Dan Gohman0695e092010-06-24 02:06:24 +00001936 SDValue Cmp;
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001937 unsigned PopCount = countPopulation(B.Mask);
Eric Christopher58a24612014-10-08 09:50:54 +00001938 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001939 if (PopCount == 1) {
Dan Gohman0695e092010-06-24 02:06:24 +00001940 // Testing for a single bit; just compare the shift count with what it
1941 // would need to be to shift a 1 bit in that position.
Eric Christopher58a24612014-10-08 09:50:54 +00001942 Cmp = DAG.getSetCC(
Mehdi Amini44ede332015-07-09 02:09:04 +00001943 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
1944 ShiftOp, DAG.getConstant(countTrailingZeros(B.Mask), dl, VT),
1945 ISD::SETEQ);
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001946 } else if (PopCount == BB.Range) {
1947 // There is only one zero bit in the range, test for it directly.
Eric Christopher58a24612014-10-08 09:50:54 +00001948 Cmp = DAG.getSetCC(
Mehdi Amini44ede332015-07-09 02:09:04 +00001949 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
1950 ShiftOp, DAG.getConstant(countTrailingOnes(B.Mask), dl, VT),
1951 ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001952 } else {
1953 // Make desired shift
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001954 SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT,
1955 DAG.getConstant(1, dl, VT), ShiftOp);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001956
Dan Gohman0695e092010-06-24 02:06:24 +00001957 // Emit bit tests and jumps
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001958 SDValue AndOp = DAG.getNode(ISD::AND, dl,
1959 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT));
Mehdi Amini44ede332015-07-09 02:09:04 +00001960 Cmp = DAG.getSetCC(
1961 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
1962 AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001963 }
Dan Gohman575fad32008-09-03 16:12:24 +00001964
Manman Rencf104462012-08-24 18:14:27 +00001965 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1966 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1967 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1968 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001969
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001970 SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001971 MVT::Other, getControlRoot(),
Dan Gohman0695e092010-06-24 02:06:24 +00001972 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001973
Hans Wennborgb4db1422015-03-19 20:41:48 +00001974 // Avoid emitting unnecessary branches to the next block.
1975 if (NextMBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001976 BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001977 DAG.getBasicBlock(NextMBB));
Bill Wendling28727f32009-12-21 21:59:52 +00001978
Bill Wendlingc6b47342009-12-21 23:47:40 +00001979 DAG.setRoot(BrAnd);
Dan Gohman575fad32008-09-03 16:12:24 +00001980}
1981
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001982void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001983 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001984
Dan Gohman575fad32008-09-03 16:12:24 +00001985 // Retrieve successors.
1986 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1987 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1988
Gabor Greif08a4c282009-01-15 11:10:44 +00001989 const Value *Callee(I.getCalledValue());
Nuno Lopesec9653b2012-06-28 22:30:12 +00001990 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greif08a4c282009-01-15 11:10:44 +00001991 if (isa<InlineAsm>(Callee))
Dan Gohman575fad32008-09-03 16:12:24 +00001992 visitInlineAsm(&I);
Nuno Lopesec9653b2012-06-28 22:30:12 +00001993 else if (Fn && Fn->isIntrinsic()) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00001994 switch (Fn->getIntrinsicID()) {
1995 default:
1996 llvm_unreachable("Cannot invoke this intrinsic");
1997 case Intrinsic::donothing:
1998 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
1999 break;
2000 case Intrinsic::experimental_patchpoint_void:
2001 case Intrinsic::experimental_patchpoint_i64:
2002 visitPatchpoint(&I, LandingPad);
2003 break;
Igor Laevsky85f7f722015-03-10 16:26:48 +00002004 case Intrinsic::experimental_gc_statepoint:
2005 LowerStatepoint(ImmutableStatepoint(&I), LandingPad);
2006 break;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00002007 }
Nuno Lopesec9653b2012-06-28 22:30:12 +00002008 } else
Gabor Greif08a4c282009-01-15 11:10:44 +00002009 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002010
2011 // If the value of the invoke is used outside of its defining block, make it
2012 // available as a virtual register.
Igor Laevsky85f7f722015-03-10 16:26:48 +00002013 // We already took care of the exported value for the statepoint instruction
2014 // during call to the LowerStatepoint.
2015 if (!isStatepoint(I)) {
2016 CopyToExportRegsIfNeeded(&I);
2017 }
Dan Gohman575fad32008-09-03 16:12:24 +00002018
2019 // Update successor info
Chandler Carruthe2530dc2011-11-22 11:37:46 +00002020 addSuccessorWithWeight(InvokeMBB, Return);
2021 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002022
2023 // Drop into normal successor.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002024 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002025 MVT::Other, getControlRoot(),
2026 DAG.getBasicBlock(Return)));
Dan Gohman575fad32008-09-03 16:12:24 +00002027}
2028
Bill Wendlingf891bf82011-07-31 06:30:59 +00002029void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
2030 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
2031}
2032
Bill Wendling247fd3b2011-08-17 21:56:44 +00002033void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
2034 assert(FuncInfo.MBB->isLandingPad() &&
2035 "Call to landingpad not in landing pad!");
2036
2037 MachineBasicBlock *MBB = FuncInfo.MBB;
2038 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
2039 AddLandingPadInfo(LP, MMI, MBB);
2040
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002041 // If there aren't registers to copy the values into (e.g., during SjLj
2042 // exceptions), then don't bother to create these DAG nodes.
Eric Christopher58a24612014-10-08 09:50:54 +00002043 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2044 if (TLI.getExceptionPointerRegister() == 0 &&
2045 TLI.getExceptionSelectorRegister() == 0)
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002046 return;
2047
Bill Wendling247fd3b2011-08-17 21:56:44 +00002048 SmallVector<EVT, 2> ValueVTs;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002049 SDLoc dl = getCurSDLoc();
Mehdi Amini56228da2015-07-09 01:57:34 +00002050 ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002051 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling247fd3b2011-08-17 21:56:44 +00002052
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002053 // Get the two live-in registers as SDValues. The physregs have already been
2054 // copied into virtual registers.
Bill Wendling247fd3b2011-08-17 21:56:44 +00002055 SDValue Ops[2];
Reid Kleckner0a57f652015-01-14 01:05:27 +00002056 if (FuncInfo.ExceptionPointerVirtReg) {
2057 Ops[0] = DAG.getZExtOrTrunc(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002058 DAG.getCopyFromReg(DAG.getEntryNode(), dl,
Mehdi Amini44ede332015-07-09 02:09:04 +00002059 FuncInfo.ExceptionPointerVirtReg,
2060 TLI.getPointerTy(DAG.getDataLayout())),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002061 dl, ValueVTs[0]);
Reid Kleckner0a57f652015-01-14 01:05:27 +00002062 } else {
Mehdi Amini44ede332015-07-09 02:09:04 +00002063 Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout()));
Reid Kleckner0a57f652015-01-14 01:05:27 +00002064 }
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002065 Ops[1] = DAG.getZExtOrTrunc(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002066 DAG.getCopyFromReg(DAG.getEntryNode(), dl,
Mehdi Amini44ede332015-07-09 02:09:04 +00002067 FuncInfo.ExceptionSelectorVirtReg,
2068 TLI.getPointerTy(DAG.getDataLayout())),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002069 dl, ValueVTs[1]);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002070
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002071 // Merge into one.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002072 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00002073 DAG.getVTList(ValueVTs), Ops);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002074 setValue(&LP, Res);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002075}
2076
Hans Wennborg0867b152015-04-23 16:45:24 +00002077void SelectionDAGBuilder::sortAndRangeify(CaseClusterVector &Clusters) {
2078#ifndef NDEBUG
2079 for (const CaseCluster &CC : Clusters)
2080 assert(CC.Low == CC.High && "Input clusters must be single-case");
2081#endif
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002082
Hans Wennborg0867b152015-04-23 16:45:24 +00002083 std::sort(Clusters.begin(), Clusters.end(),
2084 [](const CaseCluster &a, const CaseCluster &b) {
2085 return a.Low->getValue().slt(b.Low->getValue());
Aaron Ballman0be238c2015-04-23 13:41:59 +00002086 });
2087
Hans Wennborg0867b152015-04-23 16:45:24 +00002088 // Merge adjacent clusters with the same destination.
2089 const unsigned N = Clusters.size();
2090 unsigned DstIndex = 0;
2091 for (unsigned SrcIndex = 0; SrcIndex < N; ++SrcIndex) {
2092 CaseCluster &CC = Clusters[SrcIndex];
2093 const ConstantInt *CaseVal = CC.Low;
2094 MachineBasicBlock *Succ = CC.MBB;
Aaron Ballman0be238c2015-04-23 13:41:59 +00002095
Hans Wennborg0867b152015-04-23 16:45:24 +00002096 if (DstIndex != 0 && Clusters[DstIndex - 1].MBB == Succ &&
2097 (CaseVal->getValue() - Clusters[DstIndex - 1].High->getValue()) == 1) {
Aaron Ballman0be238c2015-04-23 13:41:59 +00002098 // If this case has the same successor and is a neighbour, merge it into
2099 // the previous cluster.
Hans Wennborg0867b152015-04-23 16:45:24 +00002100 Clusters[DstIndex - 1].High = CaseVal;
2101 Clusters[DstIndex - 1].Weight += CC.Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00002102 assert(Clusters[DstIndex - 1].Weight >= CC.Weight && "Weight overflow!");
Aaron Ballman0be238c2015-04-23 13:41:59 +00002103 } else {
Hans Wennborg0867b152015-04-23 16:45:24 +00002104 std::memmove(&Clusters[DstIndex++], &Clusters[SrcIndex],
2105 sizeof(Clusters[SrcIndex]));
Aaron Ballman0be238c2015-04-23 13:41:59 +00002106 }
Aaron Ballman0be238c2015-04-23 13:41:59 +00002107 }
Hans Wennborg0867b152015-04-23 16:45:24 +00002108 Clusters.resize(DstIndex);
Dan Gohman575fad32008-09-03 16:12:24 +00002109}
2110
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +00002111void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2112 MachineBasicBlock *Last) {
2113 // Update JTCases.
2114 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2115 if (JTCases[i].first.HeaderBB == First)
2116 JTCases[i].first.HeaderBB = Last;
2117
2118 // Update BitTestCases.
2119 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2120 if (BitTestCases[i].Parent == First)
2121 BitTestCases[i].Parent = Last;
2122}
2123
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002124void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002125 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002126
Jakob Stoklund Olesen896428d2010-02-11 00:34:18 +00002127 // Update machine-CFG edges with unique successors.
Nadav Rotem33e034a2012-10-23 21:05:33 +00002128 SmallSet<BasicBlock*, 32> Done;
2129 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2130 BasicBlock *BB = I.getSuccessor(i);
David Blaikie70573dc2014-11-19 07:49:26 +00002131 bool Inserted = Done.insert(BB).second;
Nadav Rotem33e034a2012-10-23 21:05:33 +00002132 if (!Inserted)
2133 continue;
2134
2135 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002136 addSuccessorWithWeight(IndirectBrMBB, Succ);
2137 }
Dan Gohmana5e078b2009-10-27 22:10:34 +00002138
Andrew Trickef9de2a2013-05-25 02:42:55 +00002139 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002140 MVT::Other, getControlRoot(),
2141 getValue(I.getAddress())));
Bill Wendling443d0722009-12-21 22:30:11 +00002142}
Dan Gohman575fad32008-09-03 16:12:24 +00002143
Yaron Kerend7ba46b2014-04-19 13:47:43 +00002144void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2145 if (DAG.getTarget().Options.TrapUnreachable)
2146 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2147}
2148
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002149void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002150 // -0.0 - X --> fneg
Chris Lattner229907c2011-07-18 04:54:35 +00002151 Type *Ty = I.getType();
Chris Lattner69229312011-02-15 00:14:00 +00002152 if (isa<Constant>(I.getOperand(0)) &&
2153 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2154 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002155 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner69229312011-02-15 00:14:00 +00002156 Op2.getValueType(), Op2));
2157 return;
Dan Gohman575fad32008-09-03 16:12:24 +00002158 }
Bill Wendling443d0722009-12-21 22:30:11 +00002159
Dan Gohmana5b96452009-06-04 22:49:04 +00002160 visitBinary(I, ISD::FSUB);
Dan Gohman575fad32008-09-03 16:12:24 +00002161}
2162
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002163void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002164 SDValue Op1 = getValue(I.getOperand(0));
2165 SDValue Op2 = getValue(I.getOperand(1));
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002166
2167 bool nuw = false;
2168 bool nsw = false;
2169 bool exact = false;
Sanjay Patelf1340482015-06-16 16:25:43 +00002170 FastMathFlags FMF;
2171
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002172 if (const OverflowingBinaryOperator *OFBinOp =
2173 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2174 nuw = OFBinOp->hasNoUnsignedWrap();
2175 nsw = OFBinOp->hasNoSignedWrap();
2176 }
2177 if (const PossiblyExactOperator *ExactOp =
2178 dyn_cast<const PossiblyExactOperator>(&I))
2179 exact = ExactOp->isExact();
Sanjay Patelf1340482015-06-16 16:25:43 +00002180 if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(&I))
2181 FMF = FPOp->getFastMathFlags();
Nick Lewycky37a17502015-05-13 23:41:47 +00002182
Sanjay Patelf1340482015-06-16 16:25:43 +00002183 SDNodeFlags Flags;
2184 Flags.setExact(exact);
2185 Flags.setNoSignedWrap(nsw);
2186 Flags.setNoUnsignedWrap(nuw);
2187 if (EnableFMFInDAG) {
2188 Flags.setAllowReciprocal(FMF.allowReciprocal());
2189 Flags.setNoInfs(FMF.noInfs());
2190 Flags.setNoNaNs(FMF.noNaNs());
2191 Flags.setNoSignedZeros(FMF.noSignedZeros());
2192 Flags.setUnsafeAlgebra(FMF.unsafeAlgebra());
2193 }
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002194 SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(),
Sanjay Patelf1340482015-06-16 16:25:43 +00002195 Op1, Op2, &Flags);
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002196 setValue(&I, BinNodeValue);
Dan Gohman575fad32008-09-03 16:12:24 +00002197}
2198
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002199void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002200 SDValue Op1 = getValue(I.getOperand(0));
2201 SDValue Op2 = getValue(I.getOperand(1));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002202
Mehdi Amini9639d652015-07-09 02:09:20 +00002203 EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy(
2204 Op2.getValueType(), DAG.getDataLayout());
Owen Andersonb2c80da2011-02-25 21:41:48 +00002205
Chris Lattner2a720d92011-02-13 09:02:52 +00002206 // Coerce the shift amount to the right type if we can.
2207 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattnerd5f0b112011-02-13 09:10:56 +00002208 unsigned ShiftSize = ShiftTy.getSizeInBits();
2209 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002210 SDLoc DL = getCurSDLoc();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002211
Dan Gohman0e8d1992009-04-09 03:51:29 +00002212 // If the operand is smaller than the shift count type, promote it.
Chris Lattner2a720d92011-02-13 09:02:52 +00002213 if (ShiftSize > Op2Size)
2214 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002215
Dan Gohman0e8d1992009-04-09 03:51:29 +00002216 // If the operand is larger than the shift count type but the shift
2217 // count type has enough bits to represent any shift value, truncate
2218 // it now. This is a common case and it exposes the truncate to
2219 // optimization early.
Chris Lattner2a720d92011-02-13 09:02:52 +00002220 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2221 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2222 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere95d1952011-02-13 19:09:16 +00002223 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattner2a720d92011-02-13 09:02:52 +00002224 else
Chris Lattnere95d1952011-02-13 19:09:16 +00002225 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohman575fad32008-09-03 16:12:24 +00002226 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002227
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002228 bool nuw = false;
2229 bool nsw = false;
2230 bool exact = false;
2231
2232 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
2233
2234 if (const OverflowingBinaryOperator *OFBinOp =
2235 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2236 nuw = OFBinOp->hasNoUnsignedWrap();
2237 nsw = OFBinOp->hasNoSignedWrap();
2238 }
2239 if (const PossiblyExactOperator *ExactOp =
2240 dyn_cast<const PossiblyExactOperator>(&I))
2241 exact = ExactOp->isExact();
2242 }
Sanjay Patelf1340482015-06-16 16:25:43 +00002243 SDNodeFlags Flags;
2244 Flags.setExact(exact);
2245 Flags.setNoSignedWrap(nsw);
2246 Flags.setNoUnsignedWrap(nuw);
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002247 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
Sanjay Patelf1340482015-06-16 16:25:43 +00002248 &Flags);
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002249 setValue(&I, Res);
Dan Gohman575fad32008-09-03 16:12:24 +00002250}
2251
Benjamin Kramer9960a252011-07-08 10:31:30 +00002252void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002253 SDValue Op1 = getValue(I.getOperand(0));
2254 SDValue Op2 = getValue(I.getOperand(1));
2255
Benjamin Kramer5b455f02015-06-27 20:33:26 +00002256 SDNodeFlags Flags;
2257 Flags.setExact(isa<PossiblyExactOperator>(&I) &&
2258 cast<PossiblyExactOperator>(&I)->isExact());
2259 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1,
2260 Op2, &Flags));
Benjamin Kramer9960a252011-07-08 10:31:30 +00002261}
2262
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002263void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002264 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002265 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002266 predicate = IC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002267 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002268 predicate = ICmpInst::Predicate(IC->getPredicate());
2269 SDValue Op1 = getValue(I.getOperand(0));
2270 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002271 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002272
Mehdi Amini44ede332015-07-09 02:09:04 +00002273 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2274 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002275 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohman575fad32008-09-03 16:12:24 +00002276}
2277
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002278void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002279 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002280 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002281 predicate = FC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002282 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002283 predicate = FCmpInst::Predicate(FC->getPredicate());
2284 SDValue Op1 = getValue(I.getOperand(0));
2285 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002286 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002287 if (TM.Options.NoNaNsFPMath)
2288 Condition = getFCmpCodeWithoutNaN(Condition);
Mehdi Amini44ede332015-07-09 02:09:04 +00002289 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2290 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002291 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohman575fad32008-09-03 16:12:24 +00002292}
2293
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002294void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002295 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00002296 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(),
2297 ValueVTs);
Dan Gohman8b44b882008-10-21 20:00:42 +00002298 unsigned NumValues = ValueVTs.size();
Bill Wendling443d0722009-12-21 22:30:11 +00002299 if (NumValues == 0) return;
Dan Gohman8b44b882008-10-21 20:00:42 +00002300
Bill Wendling443d0722009-12-21 22:30:11 +00002301 SmallVector<SDValue, 4> Values(NumValues);
2302 SDValue Cond = getValue(I.getOperand(0));
James Molloy7e9776b2015-05-15 09:03:15 +00002303 SDValue LHSVal = getValue(I.getOperand(1));
2304 SDValue RHSVal = getValue(I.getOperand(2));
2305 auto BaseOps = {Cond};
Duncan Sandsf2641e12011-09-06 19:07:46 +00002306 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2307 ISD::VSELECT : ISD::SELECT;
Dan Gohman8b44b882008-10-21 20:00:42 +00002308
James Molloy7e9776b2015-05-15 09:03:15 +00002309 // Min/max matching is only viable if all output VTs are the same.
2310 if (std::equal(ValueVTs.begin(), ValueVTs.end(), ValueVTs.begin())) {
2311 Value *LHS, *RHS;
2312 SelectPatternFlavor SPF = matchSelectPattern(const_cast<User*>(&I), LHS, RHS);
2313 ISD::NodeType Opc = ISD::DELETED_NODE;
2314 switch (SPF) {
2315 case SPF_UMAX: Opc = ISD::UMAX; break;
2316 case SPF_UMIN: Opc = ISD::UMIN; break;
2317 case SPF_SMAX: Opc = ISD::SMAX; break;
2318 case SPF_SMIN: Opc = ISD::SMIN; break;
2319 default: break;
2320 }
2321
2322 EVT VT = ValueVTs[0];
2323 LLVMContext &Ctx = *DAG.getContext();
James Molloy7307cd52015-05-15 17:41:29 +00002324 auto &TLI = DAG.getTargetLoweringInfo();
2325 while (TLI.getTypeAction(Ctx, VT) == TargetLoweringBase::TypeSplitVector)
2326 VT = TLI.getTypeToTransformTo(Ctx, VT);
James Molloy7e9776b2015-05-15 09:03:15 +00002327
James Molloy37593732015-06-04 13:48:23 +00002328 if (Opc != ISD::DELETED_NODE && TLI.isOperationLegalOrCustom(Opc, VT) &&
2329 // If the underlying comparison instruction is used by any other instruction,
2330 // the consumed instructions won't be destroyed, so it is not profitable
2331 // to convert to a min/max.
2332 cast<SelectInst>(&I)->getCondition()->hasOneUse()) {
James Molloy7e9776b2015-05-15 09:03:15 +00002333 OpCode = Opc;
2334 LHSVal = getValue(LHS);
2335 RHSVal = getValue(RHS);
2336 BaseOps = {};
2337 }
2338 }
2339
2340 for (unsigned i = 0; i != NumValues; ++i) {
2341 SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end());
2342 Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i));
2343 Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002344 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
James Molloy7e9776b2015-05-15 09:03:15 +00002345 LHSVal.getNode()->getValueType(LHSVal.getResNo()+i),
2346 Ops);
2347 }
Bill Wendling443d0722009-12-21 22:30:11 +00002348
Andrew Trickef9de2a2013-05-25 02:42:55 +00002349 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002350 DAG.getVTList(ValueVTs), Values));
Bill Wendling443d0722009-12-21 22:30:11 +00002351}
Dan Gohman575fad32008-09-03 16:12:24 +00002352
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002353void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002354 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2355 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002356 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2357 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002358 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002359}
2360
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002361void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002362 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2363 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2364 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002365 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2366 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002367 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002368}
2369
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002370void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002371 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2372 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2373 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002374 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2375 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002376 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002377}
2378
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002379void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002380 // FPTrunc is never a no-op cast, no need to check
2381 SDValue N = getValue(I.getOperand(0));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002382 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002383 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00002384 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002385 setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N,
Mehdi Amini44ede332015-07-09 02:09:04 +00002386 DAG.getTargetConstant(
2387 0, dl, TLI.getPointerTy(DAG.getDataLayout()))));
Dan Gohman575fad32008-09-03 16:12:24 +00002388}
2389
Stephen Lin6d715e82013-07-06 21:44:25 +00002390void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkelbab66782011-10-18 03:51:57 +00002391 // FPExt is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002392 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002393 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2394 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002395 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002396}
2397
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002398void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002399 // FPToUI is never a no-op cast, no need to check
2400 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002401 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2402 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002403 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002404}
2405
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002406void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002407 // FPToSI is never a no-op cast, no need to check
2408 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002409 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2410 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002411 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002412}
2413
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002414void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002415 // UIToFP is never a no-op cast, no need to check
2416 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002417 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2418 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002419 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002420}
2421
Stephen Lin6d715e82013-07-06 21:44:25 +00002422void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling6c87bfc2008-10-19 20:34:04 +00002423 // SIToFP is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002424 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002425 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2426 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002427 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002428}
2429
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002430void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002431 // What to do depends on the size of the integer and the size of the pointer.
2432 // We can either truncate, zero extend, or no-op, accordingly.
2433 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002434 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2435 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002436 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002437}
2438
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002439void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002440 // What to do depends on the size of the integer and the size of the pointer.
2441 // We can either truncate, zero extend, or no-op, accordingly.
2442 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002443 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2444 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002445 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002446}
2447
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002448void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002449 SDValue N = getValue(I.getOperand(0));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002450 SDLoc dl = getCurSDLoc();
Mehdi Amini44ede332015-07-09 02:09:04 +00002451 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2452 I.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00002453
Bill Wendling443d0722009-12-21 22:30:11 +00002454 // BitCast assures us that source and destination are the same size so this is
Wesley Peck527da1b2010-11-23 03:31:01 +00002455 // either a BITCAST or a no-op.
Bill Wendling954cb182010-01-28 21:51:40 +00002456 if (DestVT != N.getValueType())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002457 setValue(&I, DAG.getNode(ISD::BITCAST, dl,
Bill Wendling954cb182010-01-28 21:51:40 +00002458 DestVT, N)); // convert types.
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00002459 // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
2460 // might fold any kind of constant expression to an integer constant and that
2461 // is not what we are looking for. Only regcognize a bitcast of a genuine
2462 // constant integer as an opaque constant.
2463 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002464 setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false,
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00002465 /*isOpaque*/true));
Bill Wendling954cb182010-01-28 21:51:40 +00002466 else
Bill Wendling443d0722009-12-21 22:30:11 +00002467 setValue(&I, N); // noop cast.
Dan Gohman575fad32008-09-03 16:12:24 +00002468}
2469
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00002470void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
2471 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2472 const Value *SV = I.getOperand(0);
2473 SDValue N = getValue(SV);
Mehdi Amini44ede332015-07-09 02:09:04 +00002474 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00002475
2476 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
2477 unsigned DestAS = I.getType()->getPointerAddressSpace();
2478
2479 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
2480 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
2481
2482 setValue(&I, N);
2483}
2484
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002485void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00002486 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002487 SDValue InVec = getValue(I.getOperand(0));
2488 SDValue InVal = getValue(I.getOperand(1));
Mehdi Amini44ede332015-07-09 02:09:04 +00002489 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(),
2490 TLI.getVectorIdxTy(DAG.getDataLayout()));
Eric Christopher58a24612014-10-08 09:50:54 +00002491 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
Mehdi Amini44ede332015-07-09 02:09:04 +00002492 TLI.getValueType(DAG.getDataLayout(), I.getType()),
2493 InVec, InVal, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00002494}
2495
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002496void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00002497 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002498 SDValue InVec = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002499 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(),
2500 TLI.getVectorIdxTy(DAG.getDataLayout()));
Eric Christopher58a24612014-10-08 09:50:54 +00002501 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Mehdi Amini44ede332015-07-09 02:09:04 +00002502 TLI.getValueType(DAG.getDataLayout(), I.getType()),
2503 InVec, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00002504}
2505
Craig Topperf726e152012-01-04 09:23:09 +00002506// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerbde91762012-06-02 10:20:22 +00002507// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topperf726e152012-01-04 09:23:09 +00002508// specified sequential range [L, L+Pos). or is undef.
2509static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper3ef01cd2012-04-11 03:06:35 +00002510 unsigned Pos, unsigned Size, int Low) {
2511 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topperf726e152012-01-04 09:23:09 +00002512 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002513 return false;
Mon P Wang25f01062008-11-10 04:46:22 +00002514 return true;
2515}
2516
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002517void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wangc3113602008-11-21 04:25:21 +00002518 SDValue Src1 = getValue(I.getOperand(0));
2519 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohman575fad32008-09-03 16:12:24 +00002520
Chris Lattnercf129702012-01-26 02:51:13 +00002521 SmallVector<int, 8> Mask;
2522 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
2523 unsigned MaskNumElts = Mask.size();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002524
Eric Christopher58a24612014-10-08 09:50:54 +00002525 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00002526 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Owen Anderson53aa7a92009-08-10 22:56:29 +00002527 EVT SrcVT = Src1.getValueType();
Nate Begeman5f829d82009-04-29 05:20:52 +00002528 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wang25f01062008-11-10 04:46:22 +00002529
Mon P Wang7a824742008-11-16 05:06:27 +00002530 if (SrcNumElts == MaskNumElts) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002531 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002532 &Mask[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00002533 return;
2534 }
2535
2536 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wang7a824742008-11-16 05:06:27 +00002537 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2538 // Mask is longer than the source vectors and is a multiple of the source
2539 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wangc3113602008-11-21 04:25:21 +00002540 // lengths match.
Craig Topperf726e152012-01-04 09:23:09 +00002541 if (SrcNumElts*2 == MaskNumElts) {
2542 // First check for Src1 in low and Src2 in high
2543 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2544 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2545 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002546 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00002547 VT, Src1, Src2));
2548 return;
2549 }
2550 // Then check for Src2 in low and Src1 in high
2551 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2552 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2553 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002554 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00002555 VT, Src2, Src1));
2556 return;
2557 }
Mon P Wang25f01062008-11-10 04:46:22 +00002558 }
2559
Mon P Wang7a824742008-11-16 05:06:27 +00002560 // Pad both vectors with undefs to make them the same length as the mask.
2561 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002562 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2563 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesen84935752009-02-06 23:05:02 +00002564 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wang25f01062008-11-10 04:46:22 +00002565
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002566 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2567 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wangc3113602008-11-21 04:25:21 +00002568 MOps1[0] = Src1;
2569 MOps2[0] = Src2;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002570
2571 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00002572 getCurSDLoc(), VT, MOps1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002573 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00002574 getCurSDLoc(), VT, MOps2);
Mon P Wangc3113602008-11-21 04:25:21 +00002575
Mon P Wang25f01062008-11-10 04:46:22 +00002576 // Readjust mask for new input vector length.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002577 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00002578 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002579 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00002580 if (Idx >= (int)SrcNumElts)
2581 Idx -= SrcNumElts - MaskNumElts;
2582 MappedOps.push_back(Idx);
Mon P Wang25f01062008-11-10 04:46:22 +00002583 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002584
Andrew Trickef9de2a2013-05-25 02:42:55 +00002585 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002586 &MappedOps[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00002587 return;
2588 }
2589
Mon P Wang7a824742008-11-16 05:06:27 +00002590 if (SrcNumElts > MaskNumElts) {
Mon P Wang7a824742008-11-16 05:06:27 +00002591 // Analyze the access pattern of the vector to see if we can extract
2592 // two subvectors and do the shuffle. The analysis is done by calculating
2593 // the range of elements the mask access on both vectors.
Craig Topper6148fe62012-04-08 23:15:04 +00002594 int MinRange[2] = { static_cast<int>(SrcNumElts),
2595 static_cast<int>(SrcNumElts)};
Mon P Wang7a824742008-11-16 05:06:27 +00002596 int MaxRange[2] = {-1, -1};
2597
Nate Begeman5f829d82009-04-29 05:20:52 +00002598 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002599 int Idx = Mask[i];
Craig Topper6148fe62012-04-08 23:15:04 +00002600 unsigned Input = 0;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002601 if (Idx < 0)
2602 continue;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002603
Nate Begeman5f829d82009-04-29 05:20:52 +00002604 if (Idx >= (int)SrcNumElts) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002605 Input = 1;
2606 Idx -= SrcNumElts;
Mon P Wang25f01062008-11-10 04:46:22 +00002607 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002608 if (Idx > MaxRange[Input])
2609 MaxRange[Input] = Idx;
2610 if (Idx < MinRange[Input])
2611 MinRange[Input] = Idx;
Mon P Wang25f01062008-11-10 04:46:22 +00002612 }
Mon P Wang25f01062008-11-10 04:46:22 +00002613
Mon P Wang7a824742008-11-16 05:06:27 +00002614 // Check if the access is smaller than the vector size and can we find
2615 // a reasonable extract index.
Craig Topper6148fe62012-04-08 23:15:04 +00002616 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
2617 // Extract.
Mon P Wang7a824742008-11-16 05:06:27 +00002618 int StartIdx[2]; // StartIdx to extract from
Craig Topper6148fe62012-04-08 23:15:04 +00002619 for (unsigned Input = 0; Input < 2; ++Input) {
2620 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00002621 RangeUse[Input] = 0; // Unused
2622 StartIdx[Input] = 0;
Craig Topperc8e2d912012-04-08 17:53:33 +00002623 continue;
Mon P Wangc3113602008-11-21 04:25:21 +00002624 }
Craig Topperc8e2d912012-04-08 17:53:33 +00002625
2626 // Find a good start index that is a multiple of the mask length. Then
2627 // see if the rest of the elements are in range.
2628 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
2629 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
2630 StartIdx[Input] + MaskNumElts <= SrcNumElts)
2631 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wang7a824742008-11-16 05:06:27 +00002632 }
2633
Bill Wendlingdff54ef2009-08-21 18:16:06 +00002634 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling954cb182010-01-28 21:51:40 +00002635 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wang7a824742008-11-16 05:06:27 +00002636 return;
2637 }
Craig Topper6148fe62012-04-08 23:15:04 +00002638 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00002639 // Extract appropriate subvector and generate a vector shuffle
Craig Topper6148fe62012-04-08 23:15:04 +00002640 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendlingc6b47342009-12-21 23:47:40 +00002641 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingfff99f02009-12-21 22:42:14 +00002642 if (RangeUse[Input] == 0)
Dale Johannesen84935752009-02-06 23:05:02 +00002643 Src = DAG.getUNDEF(VT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002644 else {
2645 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002646 Src = DAG.getNode(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002647 ISD::EXTRACT_SUBVECTOR, dl, VT, Src,
Mehdi Amini44ede332015-07-09 02:09:04 +00002648 DAG.getConstant(StartIdx[Input], dl,
2649 TLI.getVectorIdxTy(DAG.getDataLayout())));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002650 }
Mon P Wang25f01062008-11-10 04:46:22 +00002651 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002652
Mon P Wang7a824742008-11-16 05:06:27 +00002653 // Calculate new mask.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002654 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00002655 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002656 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00002657 if (Idx >= 0) {
2658 if (Idx < (int)SrcNumElts)
2659 Idx -= StartIdx[0];
2660 else
2661 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
2662 }
2663 MappedOps.push_back(Idx);
Mon P Wang7a824742008-11-16 05:06:27 +00002664 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002665
Andrew Trickef9de2a2013-05-25 02:42:55 +00002666 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002667 &MappedOps[0]));
Mon P Wang7a824742008-11-16 05:06:27 +00002668 return;
Mon P Wang25f01062008-11-10 04:46:22 +00002669 }
2670 }
2671
Mon P Wang7a824742008-11-16 05:06:27 +00002672 // We can't use either concat vectors or extract subvectors so fall back to
2673 // replacing the shuffle with extract and build vector.
2674 // to insert and build vector.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002675 EVT EltVT = VT.getVectorElementType();
Mehdi Amini44ede332015-07-09 02:09:04 +00002676 EVT IdxVT = TLI.getVectorIdxTy(DAG.getDataLayout());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002677 SDLoc dl = getCurSDLoc();
Mon P Wang25f01062008-11-10 04:46:22 +00002678 SmallVector<SDValue,8> Ops;
Nate Begeman5f829d82009-04-29 05:20:52 +00002679 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper3ef01cd2012-04-11 03:06:35 +00002680 int Idx = Mask[i];
2681 SDValue Res;
2682
2683 if (Idx < 0) {
2684 Res = DAG.getUNDEF(EltVT);
Mon P Wang25f01062008-11-10 04:46:22 +00002685 } else {
Craig Topper3ef01cd2012-04-11 03:06:35 +00002686 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
2687 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingfff99f02009-12-21 22:42:14 +00002688
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002689 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
2690 EltVT, Src, DAG.getConstant(Idx, dl, IdxVT));
Mon P Wang25f01062008-11-10 04:46:22 +00002691 }
Craig Topper3ef01cd2012-04-11 03:06:35 +00002692
2693 Ops.push_back(Res);
Mon P Wang25f01062008-11-10 04:46:22 +00002694 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002695
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002696 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops));
Dan Gohman575fad32008-09-03 16:12:24 +00002697}
2698
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002699void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002700 const Value *Op0 = I.getOperand(0);
2701 const Value *Op1 = I.getOperand(1);
Chris Lattner229907c2011-07-18 04:54:35 +00002702 Type *AggTy = I.getType();
2703 Type *ValTy = Op1->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00002704 bool IntoUndef = isa<UndefValue>(Op0);
2705 bool FromUndef = isa<UndefValue>(Op1);
2706
Jay Foad57aa6362011-07-13 10:26:04 +00002707 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00002708
Eric Christopher58a24612014-10-08 09:50:54 +00002709 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002710 SmallVector<EVT, 4> AggValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00002711 ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs);
Owen Anderson53aa7a92009-08-10 22:56:29 +00002712 SmallVector<EVT, 4> ValValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00002713 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00002714
2715 unsigned NumAggValues = AggValueVTs.size();
2716 unsigned NumValValues = ValValueVTs.size();
2717 SmallVector<SDValue, 4> Values(NumAggValues);
2718
Peter Collingbourne97572632014-09-20 00:10:47 +00002719 // Ignore an insertvalue that produces an empty object
2720 if (!NumAggValues) {
2721 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2722 return;
2723 }
2724
Dan Gohman575fad32008-09-03 16:12:24 +00002725 SDValue Agg = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00002726 unsigned i = 0;
2727 // Copy the beginning value(s) from the original aggregate.
2728 for (; i != LinearIndex; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00002729 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00002730 SDValue(Agg.getNode(), Agg.getResNo() + i);
2731 // Copy values from the inserted value(s).
Rafael Espindolae53b7d12011-05-13 15:18:06 +00002732 if (NumValValues) {
2733 SDValue Val = getValue(Op1);
2734 for (; i != LinearIndex + NumValValues; ++i)
2735 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
2736 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2737 }
Dan Gohman575fad32008-09-03 16:12:24 +00002738 // Copy remaining value(s) from the original aggregate.
2739 for (; i != NumAggValues; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00002740 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00002741 SDValue(Agg.getNode(), Agg.getResNo() + i);
2742
Andrew Trickef9de2a2013-05-25 02:42:55 +00002743 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002744 DAG.getVTList(AggValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00002745}
2746
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002747void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002748 const Value *Op0 = I.getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00002749 Type *AggTy = Op0->getType();
2750 Type *ValTy = I.getType();
Dan Gohman575fad32008-09-03 16:12:24 +00002751 bool OutOfUndef = isa<UndefValue>(Op0);
2752
Jay Foad57aa6362011-07-13 10:26:04 +00002753 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00002754
Eric Christopher58a24612014-10-08 09:50:54 +00002755 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002756 SmallVector<EVT, 4> ValValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00002757 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00002758
2759 unsigned NumValValues = ValValueVTs.size();
Rafael Espindolae53b7d12011-05-13 15:18:06 +00002760
2761 // Ignore a extractvalue that produces an empty object
2762 if (!NumValValues) {
2763 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2764 return;
2765 }
2766
Dan Gohman575fad32008-09-03 16:12:24 +00002767 SmallVector<SDValue, 4> Values(NumValValues);
2768
2769 SDValue Agg = getValue(Op0);
2770 // Copy out the selected value(s).
2771 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2772 Values[i - LinearIndex] =
Bill Wendling165b45d2008-11-20 07:24:30 +00002773 OutOfUndef ?
Dale Johannesen84935752009-02-06 23:05:02 +00002774 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendling165b45d2008-11-20 07:24:30 +00002775 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohman575fad32008-09-03 16:12:24 +00002776
Andrew Trickef9de2a2013-05-25 02:42:55 +00002777 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002778 DAG.getVTList(ValValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00002779}
2780
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002781void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultb7689122013-10-21 20:03:54 +00002782 Value *Op0 = I.getOperand(0);
Nadav Rotem1d666092012-02-28 14:13:19 +00002783 // Note that the pointer operand may be a vector of pointers. Take the scalar
2784 // element which holds a pointer.
Matt Arsenaultb7689122013-10-21 20:03:54 +00002785 Type *Ty = Op0->getType()->getScalarType();
2786 unsigned AS = Ty->getPointerAddressSpace();
2787 SDValue N = getValue(Op0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002788 SDLoc dl = getCurSDLoc();
Dan Gohman575fad32008-09-03 16:12:24 +00002789
Elena Demikhovsky37a4da82015-07-09 07:42:48 +00002790 // Normalize Vector GEP - all scalar operands should be converted to the
2791 // splat vector.
2792 unsigned VectorWidth = I.getType()->isVectorTy() ?
2793 cast<VectorType>(I.getType())->getVectorNumElements() : 0;
2794
2795 if (VectorWidth && !N.getValueType().isVector()) {
2796 MVT VT = MVT::getVectorVT(N.getValueType().getSimpleVT(), VectorWidth);
2797 SmallVector<SDValue, 16> Ops(VectorWidth, N);
2798 N = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops);
2799 }
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002800 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohman575fad32008-09-03 16:12:24 +00002801 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002802 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +00002803 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00002804 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002805 if (Field) {
2806 // N = N + Offset
Rafael Espindola5f57f462014-02-21 18:34:28 +00002807 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002808 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N,
2809 DAG.getConstant(Offset, dl, N.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00002810 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00002811
Dan Gohman575fad32008-09-03 16:12:24 +00002812 Ty = StTy->getElementType(Field);
2813 } else {
2814 Ty = cast<SequentialType>(Ty)->getElementType();
Mehdi Amini44ede332015-07-09 02:09:04 +00002815 MVT PtrTy =
2816 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout(), AS);
Reid Kleckner016c6b22015-03-11 23:36:10 +00002817 unsigned PtrSize = PtrTy.getSizeInBits();
2818 APInt ElementSize(PtrSize, DL->getTypeAllocSize(Ty));
Dan Gohman575fad32008-09-03 16:12:24 +00002819
Elena Demikhovsky37a4da82015-07-09 07:42:48 +00002820 // If this is a scalar constant or a splat vector of constants,
2821 // handle it quickly.
2822 const auto *CI = dyn_cast<ConstantInt>(Idx);
2823 if (!CI && isa<ConstantDataVector>(Idx) &&
2824 cast<ConstantDataVector>(Idx)->getSplatValue())
2825 CI = cast<ConstantInt>(cast<ConstantDataVector>(Idx)->getSplatValue());
2826
2827 if (CI) {
Reid Kleckner016c6b22015-03-11 23:36:10 +00002828 if (CI->isZero())
2829 continue;
2830 APInt Offs = ElementSize * CI->getValue().sextOrTrunc(PtrSize);
Elena Demikhovsky37a4da82015-07-09 07:42:48 +00002831 SDValue OffsVal = VectorWidth ?
2832 DAG.getConstant(Offs, dl, MVT::getVectorVT(PtrTy, VectorWidth)) :
2833 DAG.getConstant(Offs, dl, PtrTy);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002834 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal);
Dan Gohman575fad32008-09-03 16:12:24 +00002835 continue;
2836 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002837
Dan Gohman575fad32008-09-03 16:12:24 +00002838 // N = N + Idx * ElementSize;
Dan Gohman575fad32008-09-03 16:12:24 +00002839 SDValue IdxN = getValue(Idx);
2840
Elena Demikhovsky37a4da82015-07-09 07:42:48 +00002841 if (!IdxN.getValueType().isVector() && VectorWidth) {
2842 MVT VT = MVT::getVectorVT(IdxN.getValueType().getSimpleVT(), VectorWidth);
2843 SmallVector<SDValue, 16> Ops(VectorWidth, IdxN);
2844 IdxN = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops);
2845 }
Dan Gohman575fad32008-09-03 16:12:24 +00002846 // If the index is smaller or larger than intptr_t, truncate or extend
2847 // it.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002848 IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType());
Dan Gohman575fad32008-09-03 16:12:24 +00002849
2850 // If this is a multiply by a power of two, turn it into a shl
2851 // immediately. This is a very common case.
2852 if (ElementSize != 1) {
Dan Gohman4ef112b2009-10-23 17:57:43 +00002853 if (ElementSize.isPowerOf2()) {
2854 unsigned Amt = ElementSize.logBase2();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002855 IdxN = DAG.getNode(ISD::SHL, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002856 N.getValueType(), IdxN,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002857 DAG.getConstant(Amt, dl, IdxN.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00002858 } else {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002859 SDValue Scale = DAG.getConstant(ElementSize, dl, IdxN.getValueType());
2860 IdxN = DAG.getNode(ISD::MUL, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002861 N.getValueType(), IdxN, Scale);
Dan Gohman575fad32008-09-03 16:12:24 +00002862 }
2863 }
2864
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002865 N = DAG.getNode(ISD::ADD, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002866 N.getValueType(), N, IdxN);
Dan Gohman575fad32008-09-03 16:12:24 +00002867 }
2868 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00002869
Dan Gohman575fad32008-09-03 16:12:24 +00002870 setValue(&I, N);
2871}
2872
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002873void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002874 // If this is a fixed sized alloca in the entry block of the function,
2875 // allocate it statically on the stack.
2876 if (FuncInfo.StaticAllocaMap.count(&I))
2877 return; // getValue will auto-populate this.
2878
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002879 SDLoc dl = getCurSDLoc();
Chris Lattner229907c2011-07-18 04:54:35 +00002880 Type *Ty = I.getAllocatedType();
Eric Christopher58a24612014-10-08 09:50:54 +00002881 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00002882 auto &DL = DAG.getDataLayout();
2883 uint64_t TySize = DL.getTypeAllocSize(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00002884 unsigned Align =
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00002885 std::max((unsigned)DL.getPrefTypeAlignment(Ty), I.getAlignment());
Dan Gohman575fad32008-09-03 16:12:24 +00002886
2887 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002888
Mehdi Amini44ede332015-07-09 02:09:04 +00002889 EVT IntPtr = TLI.getPointerTy(DAG.getDataLayout());
Dan Gohman2140a742010-05-28 01:14:11 +00002890 if (AllocSize.getValueType() != IntPtr)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002891 AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr);
Dan Gohman2140a742010-05-28 01:14:11 +00002892
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002893 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr,
Dan Gohman2140a742010-05-28 01:14:11 +00002894 AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002895 DAG.getConstant(TySize, dl, IntPtr));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002896
Dan Gohman575fad32008-09-03 16:12:24 +00002897 // Handle alignment. If the requested alignment is less than or equal to
2898 // the stack alignment, ignore it. If the size is greater than or equal to
2899 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Eric Christopherd9134482014-08-04 21:25:23 +00002900 unsigned StackAlign =
Eric Christopher85de8f92014-10-09 01:35:27 +00002901 DAG.getSubtarget().getFrameLowering()->getStackAlignment();
Dan Gohman575fad32008-09-03 16:12:24 +00002902 if (Align <= StackAlign)
2903 Align = 0;
2904
2905 // Round the size of the allocation up to the stack alignment size
2906 // by add SA-1 to the size.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002907 AllocSize = DAG.getNode(ISD::ADD, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002908 AllocSize.getValueType(), AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002909 DAG.getIntPtrConstant(StackAlign - 1, dl));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002910
Dan Gohman575fad32008-09-03 16:12:24 +00002911 // Mask out the low bits for alignment purposes.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002912 AllocSize = DAG.getNode(ISD::AND, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002913 AllocSize.getValueType(), AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002914 DAG.getIntPtrConstant(~(uint64_t)(StackAlign - 1),
2915 dl));
Dan Gohman575fad32008-09-03 16:12:24 +00002916
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002917 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align, dl) };
Owen Anderson9f944592009-08-11 20:47:22 +00002918 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002919 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00002920 setValue(&I, DSA);
2921 DAG.setRoot(DSA.getValue(1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002922
Hans Wennborgacb842d2014-03-05 02:43:26 +00002923 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects());
Dan Gohman575fad32008-09-03 16:12:24 +00002924}
2925
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002926void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00002927 if (I.isAtomic())
2928 return visitAtomicLoad(I);
2929
Dan Gohman575fad32008-09-03 16:12:24 +00002930 const Value *SV = I.getOperand(0);
2931 SDValue Ptr = getValue(SV);
2932
Chris Lattner229907c2011-07-18 04:54:35 +00002933 Type *Ty = I.getType();
David Greene39c6d012010-02-15 17:00:31 +00002934
Dan Gohman575fad32008-09-03 16:12:24 +00002935 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00002936 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
Sanjoy Das513aade2015-06-02 22:33:30 +00002937
2938 // The IR notion of invariant_load only guarantees that all *non-faulting*
2939 // invariant loads result in the same value. The MI notion of invariant load
2940 // guarantees that the load can be legally moved to any location within its
2941 // containing function. The MI notion of invariant_load is stronger than the
2942 // IR notion of invariant_load -- an MI invariant_load is an IR invariant_load
2943 // with a guarantee that the location being loaded from is dereferenceable
2944 // throughout the function's lifetime.
2945
2946 bool isInvariant = I.getMetadata(LLVMContext::MD_invariant_load) != nullptr &&
2947 isDereferenceablePointer(SV, *DAG.getTarget().getDataLayout());
Dan Gohman575fad32008-09-03 16:12:24 +00002948 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00002949
2950 AAMDNodes AAInfo;
2951 I.getAAMetadata(AAInfo);
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00002952 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohman575fad32008-09-03 16:12:24 +00002953
Eric Christopher58a24612014-10-08 09:50:54 +00002954 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002955 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00002956 SmallVector<uint64_t, 4> Offsets;
Mehdi Amini56228da2015-07-09 01:57:34 +00002957 ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00002958 unsigned NumValues = ValueVTs.size();
2959 if (NumValues == 0)
2960 return;
2961
2962 SDValue Root;
2963 bool ConstantMemory = false;
Richard Sandiford9afe6132013-12-10 10:36:34 +00002964 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohman575fad32008-09-03 16:12:24 +00002965 // Serialize volatile loads with other side effects.
2966 Root = getRoot();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00002967 else if (AA->pointsToConstantMemory(
Chandler Carruthac80dc72015-06-17 07:18:54 +00002968 MemoryLocation(SV, AA->getTypeStoreSize(Ty), AAInfo))) {
Dan Gohman575fad32008-09-03 16:12:24 +00002969 // Do not serialize (non-volatile) loads of constant memory with anything.
2970 Root = DAG.getEntryNode();
2971 ConstantMemory = true;
2972 } else {
2973 // Do not serialize non-volatile loads against each other.
2974 Root = DAG.getRoot();
2975 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002976
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002977 SDLoc dl = getCurSDLoc();
2978
Richard Sandiford9afe6132013-12-10 10:36:34 +00002979 if (isVolatile)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002980 Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG);
Richard Sandiford9afe6132013-12-10 10:36:34 +00002981
Dan Gohman575fad32008-09-03 16:12:24 +00002982 SmallVector<SDValue, 4> Values(NumValues);
Sanjay Patela3f423b2015-06-17 20:54:46 +00002983 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00002984 EVT PtrVT = Ptr.getValueType();
Andrew Trick116efac2010-11-12 17:50:46 +00002985 unsigned ChainI = 0;
2986 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
2987 // Serializing loads here may result in excessive register pressure, and
2988 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
2989 // could recover a bit by hoisting nodes upward in the chain by recognizing
2990 // they are side-effect free or do not alias. The optimizer should really
2991 // avoid this case by converting large object/array copies to llvm.memcpy
2992 // (MaxParallelChains should always remain as failsafe).
2993 if (ChainI == MaxParallelChains) {
2994 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002995 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00002996 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00002997 Root = Chain;
2998 ChainI = 0;
2999 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003000 SDValue A = DAG.getNode(ISD::ADD, dl,
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003001 PtrVT, Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003002 DAG.getConstant(Offsets[i], dl, PtrVT));
3003 SDValue L = DAG.getLoad(ValueVTs[i], dl, Root,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00003004 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Hal Finkelcc39b672014-07-24 12:16:19 +00003005 isNonTemporal, isInvariant, Alignment, AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +00003006 Ranges);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003007
Dan Gohman575fad32008-09-03 16:12:24 +00003008 Values[i] = L;
Andrew Trick116efac2010-11-12 17:50:46 +00003009 Chains[ChainI] = L.getValue(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003010 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003011
Dan Gohman575fad32008-09-03 16:12:24 +00003012 if (!ConstantMemory) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003013 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003014 makeArrayRef(Chains.data(), ChainI));
Dan Gohman575fad32008-09-03 16:12:24 +00003015 if (isVolatile)
3016 DAG.setRoot(Chain);
3017 else
3018 PendingLoads.push_back(Chain);
3019 }
3020
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003021 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00003022 DAG.getVTList(ValueVTs), Values));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003023}
Dan Gohman575fad32008-09-03 16:12:24 +00003024
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003025void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003026 if (I.isAtomic())
3027 return visitAtomicStore(I);
3028
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003029 const Value *SrcV = I.getOperand(0);
3030 const Value *PtrV = I.getOperand(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003031
Owen Anderson53aa7a92009-08-10 22:56:29 +00003032 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003033 SmallVector<uint64_t, 4> Offsets;
Mehdi Amini56228da2015-07-09 01:57:34 +00003034 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(),
3035 SrcV->getType(), ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003036 unsigned NumValues = ValueVTs.size();
3037 if (NumValues == 0)
3038 return;
3039
3040 // Get the lowered operands. Note that we do this after
3041 // checking if NumResults is zero, because with zero results
3042 // the operands won't have values in the map.
3043 SDValue Src = getValue(SrcV);
3044 SDValue Ptr = getValue(PtrV);
3045
3046 SDValue Root = getRoot();
Sanjay Patela3f423b2015-06-17 20:54:46 +00003047 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003048 EVT PtrVT = Ptr.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +00003049 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00003050 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003051 unsigned Alignment = I.getAlignment();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003052 SDLoc dl = getCurSDLoc();
Hal Finkelcc39b672014-07-24 12:16:19 +00003053
3054 AAMDNodes AAInfo;
3055 I.getAAMetadata(AAInfo);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003056
Andrew Trick116efac2010-11-12 17:50:46 +00003057 unsigned ChainI = 0;
3058 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3059 // See visitLoad comments.
3060 if (ChainI == MaxParallelChains) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003061 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003062 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00003063 Root = Chain;
3064 ChainI = 0;
3065 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003066 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Ptr,
3067 DAG.getConstant(Offsets[i], dl, PtrVT));
3068 SDValue St = DAG.getStore(Root, dl,
Andrew Trick116efac2010-11-12 17:50:46 +00003069 SDValue(Src.getNode(), Src.getResNo() + i),
3070 Add, MachinePointerInfo(PtrV, Offsets[i]),
Hal Finkelcc39b672014-07-24 12:16:19 +00003071 isVolatile, isNonTemporal, Alignment, AAInfo);
Andrew Trick116efac2010-11-12 17:50:46 +00003072 Chains[ChainI] = St;
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003073 }
3074
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003075 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003076 makeArrayRef(Chains.data(), ChainI));
Devang Patel05561e82010-10-26 22:14:52 +00003077 DAG.setRoot(StoreNode);
Dan Gohman575fad32008-09-03 16:12:24 +00003078}
3079
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003080void SelectionDAGBuilder::visitMaskedStore(const CallInst &I) {
3081 SDLoc sdl = getCurSDLoc();
3082
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003083 // llvm.masked.store.*(Src0, Ptr, alignemt, Mask)
3084 Value *PtrOperand = I.getArgOperand(1);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003085 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003086 SDValue Src0 = getValue(I.getArgOperand(0));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003087 SDValue Mask = getValue(I.getArgOperand(3));
3088 EVT VT = Src0.getValueType();
3089 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
3090 if (!Alignment)
3091 Alignment = DAG.getEVTAlignment(VT);
3092
3093 AAMDNodes AAInfo;
3094 I.getAAMetadata(AAInfo);
3095
3096 MachineMemOperand *MMO =
3097 DAG.getMachineFunction().
3098 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3099 MachineMemOperand::MOStore, VT.getStoreSize(),
3100 Alignment, AAInfo);
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00003101 SDValue StoreNode = DAG.getMaskedStore(getRoot(), sdl, Src0, Ptr, Mask, VT,
3102 MMO, false);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003103 DAG.setRoot(StoreNode);
3104 setValue(&I, StoreNode);
3105}
3106
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003107// Gather/scatter receive a vector of pointers.
3108// This vector of pointers may be represented as a base pointer + vector of
3109// indices, it depends on GEP and instruction preceeding GEP
3110// that calculates indices
3111static bool getUniformBase(Value *& Ptr, SDValue& Base, SDValue& Index,
3112 SelectionDAGBuilder* SDB) {
3113
3114 assert (Ptr->getType()->isVectorTy() && "Uexpected pointer type");
3115 GetElementPtrInst *Gep = dyn_cast<GetElementPtrInst>(Ptr);
3116 if (!Gep || Gep->getNumOperands() > 2)
3117 return false;
3118 ShuffleVectorInst *ShuffleInst =
3119 dyn_cast<ShuffleVectorInst>(Gep->getPointerOperand());
3120 if (!ShuffleInst || !ShuffleInst->getMask()->isNullValue() ||
3121 cast<Instruction>(ShuffleInst->getOperand(0))->getOpcode() !=
3122 Instruction::InsertElement)
3123 return false;
3124
3125 Ptr = cast<InsertElementInst>(ShuffleInst->getOperand(0))->getOperand(1);
3126
3127 SelectionDAG& DAG = SDB->DAG;
3128 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3129 // Check is the Ptr is inside current basic block
3130 // If not, look for the shuffle instruction
3131 if (SDB->findValue(Ptr))
3132 Base = SDB->getValue(Ptr);
3133 else if (SDB->findValue(ShuffleInst)) {
3134 SDValue ShuffleNode = SDB->getValue(ShuffleInst);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003135 SDLoc sdl = ShuffleNode;
Mehdi Amini44ede332015-07-09 02:09:04 +00003136 Base = DAG.getNode(
3137 ISD::EXTRACT_VECTOR_ELT, sdl,
3138 ShuffleNode.getValueType().getScalarType(), ShuffleNode,
3139 DAG.getConstant(0, sdl, TLI.getVectorIdxTy(DAG.getDataLayout())));
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003140 SDB->setValue(Ptr, Base);
3141 }
3142 else
3143 return false;
3144
3145 Value *IndexVal = Gep->getOperand(1);
3146 if (SDB->findValue(IndexVal)) {
3147 Index = SDB->getValue(IndexVal);
3148
3149 if (SExtInst* Sext = dyn_cast<SExtInst>(IndexVal)) {
3150 IndexVal = Sext->getOperand(0);
3151 if (SDB->findValue(IndexVal))
3152 Index = SDB->getValue(IndexVal);
3153 }
3154 return true;
3155 }
3156 return false;
3157}
3158
3159void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) {
3160 SDLoc sdl = getCurSDLoc();
3161
3162 // llvm.masked.scatter.*(Src0, Ptrs, alignemt, Mask)
3163 Value *Ptr = I.getArgOperand(1);
3164 SDValue Src0 = getValue(I.getArgOperand(0));
3165 SDValue Mask = getValue(I.getArgOperand(3));
3166 EVT VT = Src0.getValueType();
3167 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
3168 if (!Alignment)
3169 Alignment = DAG.getEVTAlignment(VT);
3170 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3171
3172 AAMDNodes AAInfo;
3173 I.getAAMetadata(AAInfo);
3174
3175 SDValue Base;
3176 SDValue Index;
3177 Value *BasePtr = Ptr;
3178 bool UniformBase = getUniformBase(BasePtr, Base, Index, this);
3179
Elena Demikhovsky744fe0d2015-04-29 06:49:50 +00003180 Value *MemOpBasePtr = UniformBase ? BasePtr : nullptr;
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003181 MachineMemOperand *MMO = DAG.getMachineFunction().
3182 getMachineMemOperand(MachinePointerInfo(MemOpBasePtr),
3183 MachineMemOperand::MOStore, VT.getStoreSize(),
3184 Alignment, AAInfo);
3185 if (!UniformBase) {
Mehdi Amini44ede332015-07-09 02:09:04 +00003186 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003187 Index = getValue(Ptr);
3188 }
3189 SDValue Ops[] = { getRoot(), Src0, Mask, Base, Index };
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003190 SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl,
3191 Ops, MMO);
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003192 DAG.setRoot(Scatter);
3193 setValue(&I, Scatter);
3194}
3195
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003196void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I) {
3197 SDLoc sdl = getCurSDLoc();
3198
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003199 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0)
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003200 Value *PtrOperand = I.getArgOperand(0);
3201 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003202 SDValue Src0 = getValue(I.getArgOperand(3));
3203 SDValue Mask = getValue(I.getArgOperand(2));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003204
3205 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00003206 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003207 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003208 if (!Alignment)
3209 Alignment = DAG.getEVTAlignment(VT);
3210
3211 AAMDNodes AAInfo;
3212 I.getAAMetadata(AAInfo);
3213 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3214
3215 SDValue InChain = DAG.getRoot();
Chandler Carruthac80dc72015-06-17 07:18:54 +00003216 if (AA->pointsToConstantMemory(MemoryLocation(
3217 PtrOperand, AA->getTypeStoreSize(I.getType()), AAInfo))) {
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003218 // Do not serialize (non-volatile) loads of constant memory with anything.
3219 InChain = DAG.getEntryNode();
3220 }
3221
3222 MachineMemOperand *MMO =
3223 DAG.getMachineFunction().
3224 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3225 MachineMemOperand::MOLoad, VT.getStoreSize(),
3226 Alignment, AAInfo, Ranges);
3227
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00003228 SDValue Load = DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Mask, Src0, VT, MMO,
3229 ISD::NON_EXTLOAD);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003230 SDValue OutChain = Load.getValue(1);
3231 DAG.setRoot(OutChain);
3232 setValue(&I, Load);
3233}
3234
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003235void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) {
3236 SDLoc sdl = getCurSDLoc();
3237
3238 // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0)
3239 Value *Ptr = I.getArgOperand(0);
3240 SDValue Src0 = getValue(I.getArgOperand(3));
3241 SDValue Mask = getValue(I.getArgOperand(2));
3242
3243 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00003244 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003245 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
3246 if (!Alignment)
3247 Alignment = DAG.getEVTAlignment(VT);
3248
3249 AAMDNodes AAInfo;
3250 I.getAAMetadata(AAInfo);
3251 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3252
3253 SDValue Root = DAG.getRoot();
3254 SDValue Base;
3255 SDValue Index;
3256 Value *BasePtr = Ptr;
3257 bool UniformBase = getUniformBase(BasePtr, Base, Index, this);
3258 bool ConstantMemory = false;
Chandler Carruthac80dc72015-06-17 07:18:54 +00003259 if (UniformBase &&
3260 AA->pointsToConstantMemory(
3261 MemoryLocation(BasePtr, AA->getTypeStoreSize(I.getType()), AAInfo))) {
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003262 // Do not serialize (non-volatile) loads of constant memory with anything.
3263 Root = DAG.getEntryNode();
3264 ConstantMemory = true;
3265 }
3266
3267 MachineMemOperand *MMO =
3268 DAG.getMachineFunction().
Elena Demikhovsky744fe0d2015-04-29 06:49:50 +00003269 getMachineMemOperand(MachinePointerInfo(UniformBase ? BasePtr : nullptr),
3270 MachineMemOperand::MOLoad, VT.getStoreSize(),
3271 Alignment, AAInfo, Ranges);
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003272
3273 if (!UniformBase) {
Mehdi Amini44ede332015-07-09 02:09:04 +00003274 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003275 Index = getValue(Ptr);
3276 }
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003277 SDValue Ops[] = { Root, Src0, Mask, Base, Index };
3278 SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl,
3279 Ops, MMO);
3280
3281 SDValue OutChain = Gather.getValue(1);
3282 if (!ConstantMemory)
3283 PendingLoads.push_back(OutChain);
3284 setValue(&I, Gather);
3285}
3286
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003287void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003288 SDLoc dl = getCurSDLoc();
Tim Northovere94a5182014-03-11 10:48:52 +00003289 AtomicOrdering SuccessOrder = I.getSuccessOrdering();
3290 AtomicOrdering FailureOrder = I.getFailureOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003291 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003292
3293 SDValue InChain = getRoot();
3294
Tim Northover420a2162014-06-13 14:24:07 +00003295 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
3296 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
3297 SDValue L = DAG.getAtomicCmpSwap(
3298 ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain,
3299 getValue(I.getPointerOperand()), getValue(I.getCompareOperand()),
3300 getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()),
Robin Morissete2de06b2014-10-16 20:34:57 +00003301 /*Alignment=*/ 0, SuccessOrder, FailureOrder, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003302
Tim Northover420a2162014-06-13 14:24:07 +00003303 SDValue OutChain = L.getValue(2);
Eli Friedman30a49e92011-08-03 21:06:02 +00003304
Eli Friedmanadec5872011-07-29 03:05:32 +00003305 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003306 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003307}
3308
3309void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003310 SDLoc dl = getCurSDLoc();
Eli Friedmanadec5872011-07-29 03:05:32 +00003311 ISD::NodeType NT;
3312 switch (I.getOperation()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003313 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedmanadec5872011-07-29 03:05:32 +00003314 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3315 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3316 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3317 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3318 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3319 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3320 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3321 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3322 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3323 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3324 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3325 }
Eli Friedman30a49e92011-08-03 21:06:02 +00003326 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003327 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003328
3329 SDValue InChain = getRoot();
3330
Robin Morissete2de06b2014-10-16 20:34:57 +00003331 SDValue L =
3332 DAG.getAtomic(NT, dl,
3333 getValue(I.getValOperand()).getSimpleValueType(),
3334 InChain,
3335 getValue(I.getPointerOperand()),
3336 getValue(I.getValOperand()),
3337 I.getPointerOperand(),
3338 /* Alignment=*/ 0, Order, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003339
3340 SDValue OutChain = L.getValue(1);
3341
Eli Friedmanadec5872011-07-29 03:05:32 +00003342 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003343 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003344}
3345
Eli Friedmanfee02c62011-07-25 23:16:38 +00003346void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003347 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00003348 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eli Friedman26a48482011-07-27 22:21:52 +00003349 SDValue Ops[3];
3350 Ops[0] = getRoot();
Mehdi Amini44ede332015-07-09 02:09:04 +00003351 Ops[1] = DAG.getConstant(I.getOrdering(), dl,
3352 TLI.getPointerTy(DAG.getDataLayout()));
3353 Ops[2] = DAG.getConstant(I.getSynchScope(), dl,
3354 TLI.getPointerTy(DAG.getDataLayout()));
Craig Topper48d114b2014-04-26 18:35:24 +00003355 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
Eli Friedmanfee02c62011-07-25 23:16:38 +00003356}
3357
Eli Friedman342e8df2011-08-24 20:50:09 +00003358void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003359 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003360 AtomicOrdering Order = I.getOrdering();
3361 SynchronizationScope Scope = I.getSynchScope();
3362
3363 SDValue InChain = getRoot();
3364
Eric Christopher58a24612014-10-08 09:50:54 +00003365 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00003366 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Eli Friedman342e8df2011-08-24 20:50:09 +00003367
Evan Chenga72b9702013-02-06 02:06:33 +00003368 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003369 report_fatal_error("Cannot generate unaligned atomic load");
3370
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003371 MachineMemOperand *MMO =
3372 DAG.getMachineFunction().
3373 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
3374 MachineMemOperand::MOVolatile |
3375 MachineMemOperand::MOLoad,
3376 VT.getStoreSize(),
3377 I.getAlignment() ? I.getAlignment() :
3378 DAG.getEVTAlignment(VT));
3379
Eric Christopher58a24612014-10-08 09:50:54 +00003380 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Robin Morissete2de06b2014-10-16 20:34:57 +00003381 SDValue L =
3382 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3383 getValue(I.getPointerOperand()), MMO,
3384 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003385
3386 SDValue OutChain = L.getValue(1);
3387
Eli Friedman342e8df2011-08-24 20:50:09 +00003388 setValue(&I, L);
3389 DAG.setRoot(OutChain);
3390}
3391
3392void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003393 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003394
3395 AtomicOrdering Order = I.getOrdering();
3396 SynchronizationScope Scope = I.getSynchScope();
3397
3398 SDValue InChain = getRoot();
3399
Eric Christopher58a24612014-10-08 09:50:54 +00003400 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00003401 EVT VT =
3402 TLI.getValueType(DAG.getDataLayout(), I.getValueOperand()->getType());
Eli Friedmanf1518212011-09-13 20:50:54 +00003403
Evan Chenga72b9702013-02-06 02:06:33 +00003404 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003405 report_fatal_error("Cannot generate unaligned atomic store");
3406
Robin Morissete2de06b2014-10-16 20:34:57 +00003407 SDValue OutChain =
3408 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
3409 InChain,
3410 getValue(I.getPointerOperand()),
3411 getValue(I.getValueOperand()),
3412 I.getPointerOperand(), I.getAlignment(),
3413 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003414
3415 DAG.setRoot(OutChain);
3416}
3417
Dan Gohman575fad32008-09-03 16:12:24 +00003418/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3419/// node.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003420void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00003421 unsigned Intrinsic) {
Dan Gohman575fad32008-09-03 16:12:24 +00003422 bool HasChain = !I.doesNotAccessMemory();
3423 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3424
3425 // Build the operand list.
3426 SmallVector<SDValue, 8> Ops;
3427 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3428 if (OnlyLoad) {
3429 // We don't need to serialize loads against other loads.
3430 Ops.push_back(DAG.getRoot());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003431 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00003432 Ops.push_back(getRoot());
3433 }
3434 }
Mon P Wang769134b2008-11-01 20:24:53 +00003435
3436 // Info is set by getTgtMemInstrinsic
3437 TargetLowering::IntrinsicInfo Info;
Eric Christopher58a24612014-10-08 09:50:54 +00003438 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3439 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang769134b2008-11-01 20:24:53 +00003440
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003441 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson5549d492010-09-21 17:56:22 +00003442 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3443 Info.opc == ISD::INTRINSIC_W_CHAIN)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003444 Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(),
Mehdi Amini44ede332015-07-09 02:09:04 +00003445 TLI.getPointerTy(DAG.getDataLayout())));
Dan Gohman575fad32008-09-03 16:12:24 +00003446
3447 // Add all operands of the call to the operand list.
Gabor Greifeba0be72010-06-25 09:38:13 +00003448 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3449 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohman575fad32008-09-03 16:12:24 +00003450 Ops.push_back(Op);
3451 }
3452
Owen Anderson53aa7a92009-08-10 22:56:29 +00003453 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00003454 ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003455
Dan Gohman575fad32008-09-03 16:12:24 +00003456 if (HasChain)
Owen Anderson9f944592009-08-11 20:47:22 +00003457 ValueVTs.push_back(MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00003458
Craig Topperabb4ac72014-04-16 06:10:51 +00003459 SDVTList VTs = DAG.getVTList(ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003460
3461 // Create the node.
3462 SDValue Result;
Mon P Wang769134b2008-11-01 20:24:53 +00003463 if (IsTgtIntrinsic) {
3464 // This is target intrinsic that touches memory
Andrew Trickef9de2a2013-05-25 02:42:55 +00003465 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Craig Topper206fcd42014-04-26 19:29:41 +00003466 VTs, Ops, Info.memVT,
Chris Lattnerd2d58ad2010-09-21 04:57:15 +00003467 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang769134b2008-11-01 20:24:53 +00003468 Info.align, Info.vol,
Hal Finkel46ef7ce2014-08-13 01:15:40 +00003469 Info.readMem, Info.writeMem, Info.size);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003470 } else if (!HasChain) {
Craig Topper48d114b2014-04-26 18:35:24 +00003471 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003472 } else if (!I.getType()->isVoidTy()) {
Craig Topper48d114b2014-04-26 18:35:24 +00003473 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003474 } else {
Craig Topper48d114b2014-04-26 18:35:24 +00003475 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003476 }
3477
Dan Gohman575fad32008-09-03 16:12:24 +00003478 if (HasChain) {
3479 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3480 if (OnlyLoad)
3481 PendingLoads.push_back(Chain);
3482 else
3483 DAG.setRoot(Chain);
3484 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003485
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003486 if (!I.getType()->isVoidTy()) {
Chris Lattner229907c2011-07-18 04:54:35 +00003487 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Mehdi Amini44ede332015-07-09 02:09:04 +00003488 EVT VT = TLI.getValueType(DAG.getDataLayout(), PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003489 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003490 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003491
Dan Gohman575fad32008-09-03 16:12:24 +00003492 setValue(&I, Result);
3493 }
3494}
3495
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003496/// GetSignificand - Get the significand and build it into a floating-point
3497/// number with exponent of 1:
3498///
3499/// Op = (Op & 0x007fffff) | 0x3f800000;
3500///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003501/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003502static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003503GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003504 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003505 DAG.getConstant(0x007fffff, dl, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00003506 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003507 DAG.getConstant(0x3f800000, dl, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003508 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003509}
3510
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003511/// GetExponent - Get the exponent:
3512///
Bill Wendling23959162009-01-20 21:17:57 +00003513/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003514///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003515/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003516static SDValue
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003517GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003518 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003519 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003520 DAG.getConstant(0x7f800000, dl, MVT::i32));
Mehdi Amini44ede332015-07-09 02:09:04 +00003521 SDValue t1 = DAG.getNode(
3522 ISD::SRL, dl, MVT::i32, t0,
3523 DAG.getConstant(23, dl, TLI.getPointerTy(DAG.getDataLayout())));
Owen Anderson9f944592009-08-11 20:47:22 +00003524 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003525 DAG.getConstant(127, dl, MVT::i32));
Bill Wendling954cb182010-01-28 21:51:40 +00003526 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003527}
3528
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003529/// getF32Constant - Get 32-bit floating point constant.
3530static SDValue
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003531getF32Constant(SelectionDAG &DAG, unsigned Flt, SDLoc dl) {
3532 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)), dl,
Tim Northover29178a32013-01-22 09:46:31 +00003533 MVT::f32);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003534}
3535
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003536static SDValue getLimitedPrecisionExp2(SDValue t0, SDLoc dl,
3537 SelectionDAG &DAG) {
3538 // IntegerPartOfX = ((int32_t)(t0);
3539 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
3540
3541 // FractionalPartOfX = t0 - (float)IntegerPartOfX;
3542 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3543 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
3544
3545 // IntegerPartOfX <<= 23;
3546 IntegerPartOfX = DAG.getNode(
3547 ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Mehdi Amini44ede332015-07-09 02:09:04 +00003548 DAG.getConstant(23, dl, DAG.getTargetLoweringInfo().getPointerTy(
3549 DAG.getDataLayout())));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003550
3551 SDValue TwoToFractionalPartOfX;
3552 if (LimitFloatPrecision <= 6) {
3553 // For floating-point precision of 6:
3554 //
3555 // TwoToFractionalPartOfX =
3556 // 0.997535578f +
3557 // (0.735607626f + 0.252464424f * x) * x;
3558 //
3559 // error 0.0144103317, which is 6 bits
3560 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003561 getF32Constant(DAG, 0x3e814304, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003562 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003563 getF32Constant(DAG, 0x3f3c50c8, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003564 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3565 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003566 getF32Constant(DAG, 0x3f7f5e7e, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003567 } else if (LimitFloatPrecision <= 12) {
3568 // For floating-point precision of 12:
3569 //
3570 // TwoToFractionalPartOfX =
3571 // 0.999892986f +
3572 // (0.696457318f +
3573 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3574 //
3575 // error 0.000107046256, which is 13 to 14 bits
3576 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003577 getF32Constant(DAG, 0x3da235e3, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003578 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003579 getF32Constant(DAG, 0x3e65b8f3, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003580 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3581 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003582 getF32Constant(DAG, 0x3f324b07, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003583 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3584 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003585 getF32Constant(DAG, 0x3f7ff8fd, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003586 } else { // LimitFloatPrecision <= 18
3587 // For floating-point precision of 18:
3588 //
3589 // TwoToFractionalPartOfX =
3590 // 0.999999982f +
3591 // (0.693148872f +
3592 // (0.240227044f +
3593 // (0.554906021e-1f +
3594 // (0.961591928e-2f +
3595 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3596 // error 2.47208000*10^(-7), which is better than 18 bits
3597 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003598 getF32Constant(DAG, 0x3924b03e, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003599 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003600 getF32Constant(DAG, 0x3ab24b87, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003601 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3602 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003603 getF32Constant(DAG, 0x3c1d8c17, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003604 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3605 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003606 getF32Constant(DAG, 0x3d634a1d, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003607 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3608 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003609 getF32Constant(DAG, 0x3e75fe14, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003610 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3611 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003612 getF32Constant(DAG, 0x3f317234, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003613 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3614 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003615 getF32Constant(DAG, 0x3f800000, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003616 }
3617
3618 // Add the exponent into the result in integer domain.
3619 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX);
3620 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3621 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX));
3622}
3623
Craig Topperd2638c12012-11-24 18:52:06 +00003624/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendling48217d82008-09-09 22:13:54 +00003625/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003626static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003627 const TargetLowering &TLI) {
3628 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48217d82008-09-09 22:13:54 +00003629 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendling48217d82008-09-09 22:13:54 +00003630
3631 // Put the exponent in the right bit position for later addition to the
3632 // final result:
3633 //
3634 // #define LOG2OFe 1.4426950f
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003635 // t0 = Op * LOG2OFe
Owen Anderson9f944592009-08-11 20:47:22 +00003636 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003637 getF32Constant(DAG, 0x3fb8aa3b, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003638 return getLimitedPrecisionExp2(t0, dl, DAG);
Bill Wendling48217d82008-09-09 22:13:54 +00003639 }
3640
Craig Topperd2638c12012-11-24 18:52:06 +00003641 // No special expansion.
3642 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003643}
3644
Craig Topperbef254a2012-11-23 18:38:31 +00003645/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendlinged3bb782008-09-09 20:39:27 +00003646/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003647static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003648 const TargetLowering &TLI) {
3649 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinged3bb782008-09-09 20:39:27 +00003650 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003651 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003652
3653 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003654 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003655 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003656 getF32Constant(DAG, 0x3f317218, dl));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003657
3658 // Get the significand and build it into a floating-point number with
3659 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003660 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003661
Craig Topper3669de42012-11-16 19:08:44 +00003662 SDValue LogOfMantissa;
Bill Wendlinged3bb782008-09-09 20:39:27 +00003663 if (LimitFloatPrecision <= 6) {
3664 // For floating-point precision of 6:
3665 //
3666 // LogofMantissa =
3667 // -1.1609546f +
3668 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003669 //
Bill Wendlinged3bb782008-09-09 20:39:27 +00003670 // error 0.0034276066, which is better than 8 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003671 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003672 getF32Constant(DAG, 0xbe74c456, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003673 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003674 getF32Constant(DAG, 0x3fb3a2b1, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003675 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003676 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003677 getF32Constant(DAG, 0x3f949a29, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003678 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinged3bb782008-09-09 20:39:27 +00003679 // For floating-point precision of 12:
3680 //
3681 // LogOfMantissa =
3682 // -1.7417939f +
3683 // (2.8212026f +
3684 // (-1.4699568f +
3685 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3686 //
3687 // error 0.000061011436, which is 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003688 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003689 getF32Constant(DAG, 0xbd67b6d6, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003690 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003691 getF32Constant(DAG, 0x3ee4f4b8, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003692 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3693 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003694 getF32Constant(DAG, 0x3fbc278b, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003695 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3696 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003697 getF32Constant(DAG, 0x40348e95, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003698 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00003699 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003700 getF32Constant(DAG, 0x3fdef31a, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003701 } else { // LimitFloatPrecision <= 18
Bill Wendlinged3bb782008-09-09 20:39:27 +00003702 // For floating-point precision of 18:
3703 //
3704 // LogOfMantissa =
3705 // -2.1072184f +
3706 // (4.2372794f +
3707 // (-3.7029485f +
3708 // (2.2781945f +
3709 // (-0.87823314f +
3710 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3711 //
3712 // error 0.0000023660568, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003713 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003714 getF32Constant(DAG, 0xbc91e5ac, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003715 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003716 getF32Constant(DAG, 0x3e4350aa, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003717 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3718 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003719 getF32Constant(DAG, 0x3f60d3e3, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003720 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3721 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003722 getF32Constant(DAG, 0x4011cdf0, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003723 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3724 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003725 getF32Constant(DAG, 0x406cfd1c, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003726 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3727 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003728 getF32Constant(DAG, 0x408797cb, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003729 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00003730 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003731 getF32Constant(DAG, 0x4006dcab, dl));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003732 }
Craig Topper3669de42012-11-16 19:08:44 +00003733
Craig Topperbef254a2012-11-23 18:38:31 +00003734 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003735 }
3736
Craig Topperbef254a2012-11-23 18:38:31 +00003737 // No special expansion.
3738 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003739}
3740
Craig Topperbef254a2012-11-23 18:38:31 +00003741/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00003742/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003743static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003744 const TargetLowering &TLI) {
3745 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00003746 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003747 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00003748
Bill Wendlinged3bb782008-09-09 20:39:27 +00003749 // Get the exponent.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003750 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003751
Bill Wendling48416782008-09-09 00:28:24 +00003752 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00003753 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003754 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003755
Bill Wendling48416782008-09-09 00:28:24 +00003756 // Different possible minimax approximations of significand in
3757 // floating-point for various degrees of accuracy over [1,2].
Craig Topper3669de42012-11-16 19:08:44 +00003758 SDValue Log2ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00003759 if (LimitFloatPrecision <= 6) {
3760 // For floating-point precision of 6:
3761 //
3762 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3763 //
3764 // error 0.0049451742, which is more than 7 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003765 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003766 getF32Constant(DAG, 0xbeb08fe0, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003767 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003768 getF32Constant(DAG, 0x40019463, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003769 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003770 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003771 getF32Constant(DAG, 0x3fd6633d, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003772 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00003773 // For floating-point precision of 12:
3774 //
3775 // Log2ofMantissa =
3776 // -2.51285454f +
3777 // (4.07009056f +
3778 // (-2.12067489f +
3779 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003780 //
Bill Wendling48416782008-09-09 00:28:24 +00003781 // error 0.0000876136000, which is better than 13 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003782 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003783 getF32Constant(DAG, 0xbda7262e, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003784 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003785 getF32Constant(DAG, 0x3f25280b, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003786 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3787 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003788 getF32Constant(DAG, 0x4007b923, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003789 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3790 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003791 getF32Constant(DAG, 0x40823e2f, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003792 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00003793 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003794 getF32Constant(DAG, 0x4020d29c, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003795 } else { // LimitFloatPrecision <= 18
Bill Wendling48416782008-09-09 00:28:24 +00003796 // For floating-point precision of 18:
3797 //
3798 // Log2ofMantissa =
3799 // -3.0400495f +
3800 // (6.1129976f +
3801 // (-5.3420409f +
3802 // (3.2865683f +
3803 // (-1.2669343f +
3804 // (0.27515199f -
3805 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3806 //
3807 // error 0.0000018516, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003808 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003809 getF32Constant(DAG, 0xbcd2769e, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003810 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003811 getF32Constant(DAG, 0x3e8ce0b9, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003812 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3813 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003814 getF32Constant(DAG, 0x3fa22ae7, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003815 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3816 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003817 getF32Constant(DAG, 0x40525723, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003818 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3819 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003820 getF32Constant(DAG, 0x40aaf200, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003821 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3822 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003823 getF32Constant(DAG, 0x40c39dad, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003824 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00003825 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003826 getF32Constant(DAG, 0x4042902c, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003827 }
Craig Topper3669de42012-11-16 19:08:44 +00003828
Craig Topperbef254a2012-11-23 18:38:31 +00003829 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen36d532a2008-09-05 23:49:37 +00003830 }
Bill Wendling48416782008-09-09 00:28:24 +00003831
Craig Topperbef254a2012-11-23 18:38:31 +00003832 // No special expansion.
3833 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003834}
3835
Craig Topperbef254a2012-11-23 18:38:31 +00003836/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00003837/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003838static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003839 const TargetLowering &TLI) {
3840 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00003841 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003842 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00003843
Bill Wendlinged3bb782008-09-09 20:39:27 +00003844 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003845 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003846 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003847 getF32Constant(DAG, 0x3e9a209a, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003848
3849 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00003850 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003851 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling48416782008-09-09 00:28:24 +00003852
Craig Topper3669de42012-11-16 19:08:44 +00003853 SDValue Log10ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00003854 if (LimitFloatPrecision <= 6) {
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003855 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003856 //
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003857 // Log10ofMantissa =
3858 // -0.50419619f +
3859 // (0.60948995f - 0.10380950f * x) * x;
3860 //
3861 // error 0.0014886165, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003862 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003863 getF32Constant(DAG, 0xbdd49a13, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003864 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003865 getF32Constant(DAG, 0x3f1c0789, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003866 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003867 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003868 getF32Constant(DAG, 0x3f011300, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003869 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00003870 // For floating-point precision of 12:
3871 //
3872 // Log10ofMantissa =
3873 // -0.64831180f +
3874 // (0.91751397f +
3875 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3876 //
3877 // error 0.00019228036, which is better than 12 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003878 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003879 getF32Constant(DAG, 0x3d431f31, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003880 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003881 getF32Constant(DAG, 0x3ea21fb2, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003882 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3883 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003884 getF32Constant(DAG, 0x3f6ae232, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003885 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper3669de42012-11-16 19:08:44 +00003886 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003887 getF32Constant(DAG, 0x3f25f7c3, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003888 } else { // LimitFloatPrecision <= 18
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003889 // For floating-point precision of 18:
3890 //
3891 // Log10ofMantissa =
3892 // -0.84299375f +
3893 // (1.5327582f +
3894 // (-1.0688956f +
3895 // (0.49102474f +
3896 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3897 //
3898 // error 0.0000037995730, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003899 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003900 getF32Constant(DAG, 0x3c5d51ce, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003901 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003902 getF32Constant(DAG, 0x3e00685a, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003903 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3904 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003905 getF32Constant(DAG, 0x3efb6798, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003906 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3907 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003908 getF32Constant(DAG, 0x3f88d192, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003909 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3910 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003911 getF32Constant(DAG, 0x3fc4316c, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003912 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topper3669de42012-11-16 19:08:44 +00003913 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003914 getF32Constant(DAG, 0x3f57ce70, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003915 }
Craig Topper3669de42012-11-16 19:08:44 +00003916
Craig Topperbef254a2012-11-23 18:38:31 +00003917 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesend4dac0e2008-09-05 21:27:19 +00003918 }
Bill Wendling48416782008-09-09 00:28:24 +00003919
Craig Topperbef254a2012-11-23 18:38:31 +00003920 // No special expansion.
3921 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003922}
3923
Craig Topperd2638c12012-11-24 18:52:06 +00003924/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlingab6676a2008-09-09 22:39:21 +00003925/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003926static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003927 const TargetLowering &TLI) {
3928 if (Op.getValueType() == MVT::f32 &&
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003929 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18)
3930 return getLimitedPrecisionExp2(Op, dl, DAG);
Bill Wendlingab6676a2008-09-09 22:39:21 +00003931
Craig Topperd2638c12012-11-24 18:52:06 +00003932 // No special expansion.
3933 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00003934}
3935
Bill Wendling648930b2008-09-10 00:20:20 +00003936/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3937/// limited-precision mode with x == 10.0f.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003938static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper79bd2052012-11-25 08:08:58 +00003939 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendling648930b2008-09-10 00:20:20 +00003940 bool IsExp10 = false;
Benjamin Kramer671a5962013-12-11 16:36:09 +00003941 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendling648930b2008-09-10 00:20:20 +00003942 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper79bd2052012-11-25 08:08:58 +00003943 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
3944 APFloat Ten(10.0f);
3945 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendling648930b2008-09-10 00:20:20 +00003946 }
3947 }
3948
Craig Topper268b6222012-11-25 00:48:58 +00003949 if (IsExp10) {
Bill Wendling648930b2008-09-10 00:20:20 +00003950 // Put the exponent in the right bit position for later addition to the
3951 // final result:
3952 //
3953 // #define LOG2OF10 3.3219281f
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003954 // t0 = Op * LOG2OF10;
Craig Topper79bd2052012-11-25 08:08:58 +00003955 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003956 getF32Constant(DAG, 0x40549a78, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003957 return getLimitedPrecisionExp2(t0, dl, DAG);
Bill Wendling648930b2008-09-10 00:20:20 +00003958 }
3959
Craig Topper79bd2052012-11-25 08:08:58 +00003960 // No special expansion.
3961 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendling648930b2008-09-10 00:20:20 +00003962}
3963
Chris Lattner39f18e52010-01-01 03:32:16 +00003964
3965/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003966static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattner39f18e52010-01-01 03:32:16 +00003967 SelectionDAG &DAG) {
3968 // If RHS is a constant, we can expand this out to a multiplication tree,
3969 // otherwise we end up lowering to a call to __powidf2 (for example). When
3970 // optimizing for size, we only want to do this if the expansion would produce
3971 // a small number of multiplies, otherwise we do the full expansion.
3972 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3973 // Get the exponent as a positive value.
3974 unsigned Val = RHSC->getSExtValue();
3975 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003976
Chris Lattner39f18e52010-01-01 03:32:16 +00003977 // powi(x, 0) -> 1.0
3978 if (Val == 0)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003979 return DAG.getConstantFP(1.0, DL, LHS.getValueType());
Chris Lattner39f18e52010-01-01 03:32:16 +00003980
Dan Gohman913c9982010-04-15 04:33:49 +00003981 const Function *F = DAG.getMachineFunction().getFunction();
Duncan P. N. Exon Smith70eb9c52015-02-14 01:44:41 +00003982 if (!F->hasFnAttribute(Attribute::OptimizeForSize) ||
Chris Lattner39f18e52010-01-01 03:32:16 +00003983 // If optimizing for size, don't insert too many multiplies. This
3984 // inserts up to 5 multiplies.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00003985 countPopulation(Val) + Log2_32(Val) < 7) {
Chris Lattner39f18e52010-01-01 03:32:16 +00003986 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003987 // sequence. There are more optimal ways to do this (for example,
Chris Lattner39f18e52010-01-01 03:32:16 +00003988 // powi(x,15) generates one more multiply than it should), but this has
3989 // the benefit of being both really simple and much better than a libcall.
3990 SDValue Res; // Logically starts equal to 1.0
3991 SDValue CurSquare = LHS;
3992 while (Val) {
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00003993 if (Val & 1) {
Chris Lattner39f18e52010-01-01 03:32:16 +00003994 if (Res.getNode())
3995 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3996 else
3997 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00003998 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003999
Chris Lattner39f18e52010-01-01 03:32:16 +00004000 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4001 CurSquare, CurSquare);
4002 Val >>= 1;
4003 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004004
Chris Lattner39f18e52010-01-01 03:32:16 +00004005 // If the original was negative, invert the result, producing 1/(x*x*x).
4006 if (RHSC->getSExtValue() < 0)
4007 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004008 DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res);
Chris Lattner39f18e52010-01-01 03:32:16 +00004009 return Res;
4010 }
4011 }
4012
4013 // Otherwise, expand to a libcall.
4014 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4015}
4016
Devang Patel8e60ff12011-05-16 21:24:05 +00004017// getTruncatedArgReg - Find underlying register used for an truncated
4018// argument.
4019static unsigned getTruncatedArgReg(const SDValue &N) {
4020 if (N.getOpcode() != ISD::TRUNCATE)
4021 return 0;
4022
4023 const SDValue &Ext = N.getOperand(0);
Stephen Lin6d715e82013-07-06 21:44:25 +00004024 if (Ext.getOpcode() == ISD::AssertZext ||
4025 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel8e60ff12011-05-16 21:24:05 +00004026 const SDValue &CFR = Ext.getOperand(0);
4027 if (CFR.getOpcode() == ISD::CopyFromReg)
4028 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper692d5842012-04-11 04:55:51 +00004029 if (CFR.getOpcode() == ISD::TRUNCATE)
4030 return getTruncatedArgReg(CFR);
Devang Patel8e60ff12011-05-16 21:24:05 +00004031 }
4032 return 0;
4033}
4034
Evan Cheng6e822452010-04-28 23:08:54 +00004035/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4036/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4037/// At the end of instruction selection, they will be inserted to the entry BB.
Duncan P. N. Exon Smith66463cc2015-04-03 17:11:42 +00004038bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00004039 const Value *V, DILocalVariable *Variable, DIExpression *Expr,
4040 DILocation *DL, int64_t Offset, bool IsIndirect, const SDValue &N) {
Devang Patel86ec8b32010-08-31 22:22:42 +00004041 const Argument *Arg = dyn_cast<Argument>(V);
4042 if (!Arg)
Evan Cheng5fb45a22010-04-29 01:40:30 +00004043 return false;
Evan Cheng6e822452010-04-28 23:08:54 +00004044
Devang Patel03955532010-04-29 20:40:36 +00004045 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherfc6de422014-08-05 02:39:49 +00004046 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
Devang Patel94f2a252010-11-02 17:01:30 +00004047
Devang Patela46953d2010-04-29 18:50:36 +00004048 // Ignore inlined function arguments here.
Duncan P. N. Exon Smith745a5db2015-04-13 21:38:48 +00004049 //
4050 // FIXME: Should we be checking DL->inlinedAt() to determine this?
Duncan P. N. Exon Smith60635e32015-04-21 18:44:06 +00004051 if (!Variable->getScope()->getSubprogram()->describes(MF.getFunction()))
Devang Patela46953d2010-04-29 18:50:36 +00004052 return false;
4053
David Blaikie0252265b2013-06-16 20:34:15 +00004054 Optional<MachineOperand> Op;
Devang Patel9d904e12011-09-08 22:59:09 +00004055 // Some arguments' frame index is recorded during argument lowering.
David Blaikie0252265b2013-06-16 20:34:15 +00004056 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
4057 Op = MachineOperand::CreateFI(FI);
Devang Patel86ec8b32010-08-31 22:22:42 +00004058
David Blaikie0252265b2013-06-16 20:34:15 +00004059 if (!Op && N.getNode()) {
4060 unsigned Reg;
Devang Patel8e60ff12011-05-16 21:24:05 +00004061 if (N.getOpcode() == ISD::CopyFromReg)
4062 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4063 else
4064 Reg = getTruncatedArgReg(N);
4065 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng6e822452010-04-28 23:08:54 +00004066 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4067 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4068 if (PR)
4069 Reg = PR;
4070 }
David Blaikie0252265b2013-06-16 20:34:15 +00004071 if (Reg)
4072 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng6e822452010-04-28 23:08:54 +00004073 }
4074
David Blaikie0252265b2013-06-16 20:34:15 +00004075 if (!Op) {
Devang Patel94f2a252010-11-02 17:01:30 +00004076 // Check if ValueMap has reg number.
Evan Cheng923679f2010-04-29 06:33:38 +00004077 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patelbc741402010-11-02 17:19:03 +00004078 if (VMI != FuncInfo.ValueMap.end())
David Blaikie0252265b2013-06-16 20:34:15 +00004079 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Cheng923679f2010-04-29 06:33:38 +00004080 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004081
David Blaikie0252265b2013-06-16 20:34:15 +00004082 if (!Op && N.getNode())
Devang Patel94f2a252010-11-02 17:01:30 +00004083 // Check if frame index is available.
4084 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peck527da1b2010-11-23 03:31:01 +00004085 if (FrameIndexSDNode *FINode =
David Blaikie0252265b2013-06-16 20:34:15 +00004086 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4087 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patelbc741402010-11-02 17:19:03 +00004088
David Blaikie0252265b2013-06-16 20:34:15 +00004089 if (!Op)
Devang Patelbc741402010-11-02 17:19:03 +00004090 return false;
Devang Patel94f2a252010-11-02 17:01:30 +00004091
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004092 assert(Variable->isValidLocationForIntrinsic(DL) &&
4093 "Expected inlined-at fields to agree");
David Blaikie0252265b2013-06-16 20:34:15 +00004094 if (Op->isReg())
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004095 FuncInfo.ArgDbgValues.push_back(
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004096 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect,
4097 Op->getReg(), Offset, Variable, Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004098 else
4099 FuncInfo.ArgDbgValues.push_back(
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004100 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE))
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004101 .addOperand(*Op)
4102 .addImm(Offset)
4103 .addMetadata(Variable)
4104 .addMetadata(Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004105
Evan Cheng5fb45a22010-04-29 01:40:30 +00004106 return true;
Evan Cheng6e822452010-04-28 23:08:54 +00004107}
Chris Lattner39f18e52010-01-01 03:32:16 +00004108
Douglas Gregor6739a892010-05-11 06:17:44 +00004109// VisualStudio defines setjmp as _setjmp
Michael J. Spencerded5f662010-09-24 19:48:47 +00004110#if defined(_MSC_VER) && defined(setjmp) && \
4111 !defined(setjmp_undefined_for_msvc)
4112# pragma push_macro("setjmp")
4113# undef setjmp
4114# define setjmp_undefined_for_msvc
Douglas Gregor6739a892010-05-11 06:17:44 +00004115#endif
4116
Dan Gohman575fad32008-09-03 16:12:24 +00004117/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4118/// we want to emit this as a call to a named external function, return the name
4119/// otherwise lower it and return null.
4120const char *
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004121SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Eric Christopher58a24612014-10-08 09:50:54 +00004122 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004123 SDLoc sdl = getCurSDLoc();
Dale Johannesendb7c5f62009-01-31 02:22:37 +00004124 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb99b2692009-12-22 00:40:51 +00004125 SDValue Res;
4126
Dan Gohman575fad32008-09-03 16:12:24 +00004127 switch (Intrinsic) {
4128 default:
4129 // By default, turn this into a target intrinsic node.
4130 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004131 return nullptr;
4132 case Intrinsic::vastart: visitVAStart(I); return nullptr;
4133 case Intrinsic::vaend: visitVAEnd(I); return nullptr;
4134 case Intrinsic::vacopy: visitVACopy(I); return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004135 case Intrinsic::returnaddress:
Mehdi Amini44ede332015-07-09 02:09:04 +00004136 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl,
4137 TLI.getPointerTy(DAG.getDataLayout()),
Gabor Greifeba0be72010-06-25 09:38:13 +00004138 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004139 return nullptr;
Bill Wendlingc966a732008-09-26 22:10:44 +00004140 case Intrinsic::frameaddress:
Mehdi Amini44ede332015-07-09 02:09:04 +00004141 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl,
4142 TLI.getPointerTy(DAG.getDataLayout()),
Gabor Greifeba0be72010-06-25 09:38:13 +00004143 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004144 return nullptr;
Renato Golinc7aea402014-05-06 16:51:25 +00004145 case Intrinsic::read_register: {
4146 Value *Reg = I.getArgOperand(0);
Hal Finkel44b81ee2015-05-18 16:42:10 +00004147 SDValue Chain = getRoot();
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004148 SDValue RegName =
4149 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Mehdi Amini44ede332015-07-09 02:09:04 +00004150 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Hal Finkel44b81ee2015-05-18 16:42:10 +00004151 Res = DAG.getNode(ISD::READ_REGISTER, sdl,
4152 DAG.getVTList(VT, MVT::Other), Chain, RegName);
4153 setValue(&I, Res);
4154 DAG.setRoot(Res.getValue(1));
Renato Golinc7aea402014-05-06 16:51:25 +00004155 return nullptr;
4156 }
4157 case Intrinsic::write_register: {
4158 Value *Reg = I.getArgOperand(0);
4159 Value *RegValue = I.getArgOperand(1);
Hal Finkel44b81ee2015-05-18 16:42:10 +00004160 SDValue Chain = getRoot();
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004161 SDValue RegName =
4162 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Oliver Stannard6cb23462015-05-18 16:39:16 +00004163 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
Renato Golinc7aea402014-05-06 16:51:25 +00004164 RegName, getValue(RegValue)));
4165 return nullptr;
4166 }
Dan Gohman575fad32008-09-03 16:12:24 +00004167 case Intrinsic::setjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004168 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohman575fad32008-09-03 16:12:24 +00004169 case Intrinsic::longjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004170 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattnerdd708342008-11-21 16:42:48 +00004171 case Intrinsic::memcpy: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004172 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004173 // Assert for address < 256 since we support only user defined address
4174 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004175 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004176 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004177 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004178 < 256 &&
4179 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004180 SDValue Op1 = getValue(I.getArgOperand(0));
4181 SDValue Op2 = getValue(I.getArgOperand(1));
4182 SDValue Op3 = getValue(I.getArgOperand(2));
4183 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004184 if (!Align)
4185 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004186 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004187 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4188 SDValue MC = DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4189 false, isTC,
4190 MachinePointerInfo(I.getArgOperand(0)),
4191 MachinePointerInfo(I.getArgOperand(1)));
4192 updateDAGForMaybeTailCall(MC);
Craig Topperc0196b12014-04-14 00:51:57 +00004193 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004194 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004195 case Intrinsic::memset: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004196 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004197 // Assert for address < 256 since we support only user defined address
4198 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004199 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004200 < 256 &&
4201 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004202 SDValue Op1 = getValue(I.getArgOperand(0));
4203 SDValue Op2 = getValue(I.getArgOperand(1));
4204 SDValue Op3 = getValue(I.getArgOperand(2));
4205 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004206 if (!Align)
4207 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004208 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004209 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4210 SDValue MS = DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4211 isTC, MachinePointerInfo(I.getArgOperand(0)));
4212 updateDAGForMaybeTailCall(MS);
Craig Topperc0196b12014-04-14 00:51:57 +00004213 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004214 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004215 case Intrinsic::memmove: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004216 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004217 // Assert for address < 256 since we support only user defined address
4218 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004219 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004220 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004221 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004222 < 256 &&
4223 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004224 SDValue Op1 = getValue(I.getArgOperand(0));
4225 SDValue Op2 = getValue(I.getArgOperand(1));
4226 SDValue Op3 = getValue(I.getArgOperand(2));
4227 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004228 if (!Align)
4229 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004230 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004231 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4232 SDValue MM = DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4233 isTC, MachinePointerInfo(I.getArgOperand(0)),
4234 MachinePointerInfo(I.getArgOperand(1)));
4235 updateDAGForMaybeTailCall(MM);
Craig Topperc0196b12014-04-14 00:51:57 +00004236 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004237 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00004238 case Intrinsic::dbg_declare: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004239 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00004240 DILocalVariable *Variable = DI.getVariable();
4241 DIExpression *Expression = DI.getExpression();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004242 const Value *Address = DI.getAddress();
Duncan P. N. Exon Smithd4a19a32015-04-21 18:24:23 +00004243 assert(Variable && "Missing variable");
4244 if (!Address) {
Eric Christopherbe7a1012012-03-15 21:33:41 +00004245 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004246 return nullptr;
Eric Christopherbe7a1012012-03-15 21:33:41 +00004247 }
Dale Johannesene0983522010-04-26 20:06:49 +00004248
Devang Patel3bffd522010-09-02 21:29:42 +00004249 // Check if address has undef value.
4250 if (isa<UndefValue>(Address) ||
4251 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher5c452052012-02-23 03:39:39 +00004252 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004253 return nullptr;
Devang Patel3bffd522010-09-02 21:29:42 +00004254 }
4255
Dale Johannesene0983522010-04-26 20:06:49 +00004256 SDValue &N = NodeMap[Address];
Devang Patel86ec8b32010-08-31 22:22:42 +00004257 if (!N.getNode() && isa<Argument>(Address))
4258 // Check unused arguments map.
4259 N = UnusedArgNodeMap[Address];
Dale Johannesene0983522010-04-26 20:06:49 +00004260 SDDbgValue *SDV;
4261 if (N.getNode()) {
Devang Patel98d3edf2010-09-02 21:02:27 +00004262 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4263 Address = BCI->getOperand(0);
Eric Christopherda970542012-02-24 01:59:08 +00004264 // Parameters are handled specially.
Duncan P. N. Exon Smith60635e32015-04-21 18:44:06 +00004265 bool isParameter = Variable->getTag() == dwarf::DW_TAG_arg_variable ||
4266 isa<Argument>(Address);
Eric Christopherda970542012-02-24 01:59:08 +00004267
Devang Patel98d3edf2010-09-02 21:02:27 +00004268 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4269
Dale Johannesene0983522010-04-26 20:06:49 +00004270 if (isParameter && !AI) {
4271 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4272 if (FINode)
4273 // Byval parameter. We have a frame index at this point.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004274 SDV = DAG.getFrameIndexDbgValue(
4275 Variable, Expression, FINode->getIndex(), 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004276 else {
Devang Patel8e60ff12011-05-16 21:24:05 +00004277 // Address is an argument, so try to emit its dbg value using
4278 // virtual register info from the FuncInfo.ValueMap.
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004279 EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false,
4280 N);
Craig Topperc0196b12014-04-14 00:51:57 +00004281 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004282 }
Dale Johannesene0983522010-04-26 20:06:49 +00004283 } else if (AI)
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004284 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
Adrian Prantl32da8892014-04-25 20:49:25 +00004285 true, 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004286 else {
Dale Johannesene0983522010-04-26 20:06:49 +00004287 // Can't do anything with other non-AI cases yet.
Eric Christopher5c452052012-02-23 03:39:39 +00004288 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopherda970542012-02-24 01:59:08 +00004289 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4290 DEBUG(Address->dump());
Craig Topperc0196b12014-04-14 00:51:57 +00004291 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004292 }
Dale Johannesene0983522010-04-26 20:06:49 +00004293 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4294 } else {
Gabor Greif47a3b8c2010-10-01 10:32:19 +00004295 // If Address is an argument then try to emit its dbg value using
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004296 // virtual register info from the FuncInfo.ValueMap.
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004297 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004298 N)) {
Devang Patelda25de82010-09-15 14:48:53 +00004299 // If variable is pinned by a alloca in dominating bb then
4300 // use StaticAllocaMap.
4301 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel46b96c42010-09-15 18:13:55 +00004302 if (AI->getParent() != DI.getParent()) {
4303 DenseMap<const AllocaInst*, int>::iterator SI =
4304 FuncInfo.StaticAllocaMap.find(AI);
4305 if (SI != FuncInfo.StaticAllocaMap.end()) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004306 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, SI->second,
Adrian Prantl32da8892014-04-25 20:49:25 +00004307 0, dl, SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004308 DAG.AddDbgValue(SDV, nullptr, false);
4309 return nullptr;
Devang Patel46b96c42010-09-15 18:13:55 +00004310 }
Devang Patelda25de82010-09-15 14:48:53 +00004311 }
4312 }
Eric Christopher18c6be72012-02-23 03:39:43 +00004313 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patelea134f52010-08-26 22:53:27 +00004314 }
Dale Johannesene0983522010-04-26 20:06:49 +00004315 }
Craig Topperc0196b12014-04-14 00:51:57 +00004316 return nullptr;
Bill Wendling65c0fd42009-02-13 02:16:35 +00004317 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004318 case Intrinsic::dbg_value: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004319 const DbgValueInst &DI = cast<DbgValueInst>(I);
Duncan P. N. Exon Smithd4a19a32015-04-21 18:24:23 +00004320 assert(DI.getVariable() && "Missing variable");
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004321
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00004322 DILocalVariable *Variable = DI.getVariable();
4323 DIExpression *Expression = DI.getExpression();
Devang Patelf2bce7c2010-03-15 19:15:44 +00004324 uint64_t Offset = DI.getOffset();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004325 const Value *V = DI.getValue();
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004326 if (!V)
Craig Topperc0196b12014-04-14 00:51:57 +00004327 return nullptr;
Devang Patelf2bce7c2010-03-15 19:15:44 +00004328
Dale Johannesene0983522010-04-26 20:06:49 +00004329 SDDbgValue *SDV;
Devang Patelaab841c2011-08-03 23:13:55 +00004330 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004331 SDV = DAG.getConstantDbgValue(Variable, Expression, V, Offset, dl,
4332 SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004333 DAG.AddDbgValue(SDV, nullptr, false);
Devang Patelf2bce7c2010-03-15 19:15:44 +00004334 } else {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004335 // Do not use getValue() in here; we don't want to generate code at
4336 // this point if it hasn't been done yet.
Devang Patelb0c76392010-06-01 19:59:01 +00004337 SDValue N = NodeMap[V];
4338 if (!N.getNode() && isa<Argument>(V))
4339 // Check unused arguments map.
4340 N = UnusedArgNodeMap[V];
Dale Johannesene0983522010-04-26 20:06:49 +00004341 if (N.getNode()) {
Adrian Prantl32da8892014-04-25 20:49:25 +00004342 // A dbg.value for an alloca is always indirect.
4343 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004344 if (!EmitFuncArgumentDbgValue(V, Variable, Expression, dl, Offset,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004345 IsIndirect, N)) {
4346 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
4347 IsIndirect, Offset, dl, SDNodeOrder);
Evan Cheng5fb45a22010-04-29 01:40:30 +00004348 DAG.AddDbgValue(SDV, N.getNode(), false);
4349 }
Devang Patelb7ae3cc2011-02-18 22:43:42 +00004350 } else if (!V->use_empty() ) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004351 // Do not call getValue(V) yet, as we don't want to generate code.
4352 // Remember it for later.
4353 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4354 DanglingDebugInfoMap[V] = DDI;
Devang Patelf2855b12010-08-27 22:25:51 +00004355 } else {
Devang Patelf2bce7c2010-03-15 19:15:44 +00004356 // We may expand this to cover more cases. One case where we have no
Devang Patelc24048a2010-12-06 22:39:26 +00004357 // data available is an unreferenced parameter.
Eric Christopher18c6be72012-02-23 03:39:43 +00004358 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesene0983522010-04-26 20:06:49 +00004359 }
Devang Patelf2bce7c2010-03-15 19:15:44 +00004360 }
4361
4362 // Build a debug info table entry.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004363 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004364 V = BCI->getOperand(0);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004365 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004366 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004367 if (!AI) {
Eric Christopher24a62982012-03-28 07:34:36 +00004368 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4369 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004370 return nullptr;
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004371 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004372 DenseMap<const AllocaInst*, int>::iterator SI =
4373 FuncInfo.StaticAllocaMap.find(AI);
4374 if (SI == FuncInfo.StaticAllocaMap.end())
Craig Topperc0196b12014-04-14 00:51:57 +00004375 return nullptr; // VLAs.
Craig Topperc0196b12014-04-14 00:51:57 +00004376 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004377 }
Dan Gohman575fad32008-09-03 16:12:24 +00004378
Duncan Sands8e6ccb62009-10-14 16:11:37 +00004379 case Intrinsic::eh_typeid_for: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004380 // Find the type id for the given typeinfo.
Reid Kleckner283bc2e2014-11-14 00:35:50 +00004381 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattnerfb964e52010-04-05 06:19:28 +00004382 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004383 Res = DAG.getConstant(TypeID, sdl, MVT::i32);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004384 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004385 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004386 }
4387
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004388 case Intrinsic::eh_return_i32:
4389 case Intrinsic::eh_return_i64:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004390 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004391 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattnerfb964e52010-04-05 06:19:28 +00004392 MVT::Other,
4393 getControlRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004394 getValue(I.getArgOperand(0)),
4395 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004396 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004397 case Intrinsic::eh_unwind_init:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004398 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Craig Topperc0196b12014-04-14 00:51:57 +00004399 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004400 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004401 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Mehdi Amini44ede332015-07-09 02:09:04 +00004402 TLI.getPointerTy(DAG.getDataLayout()));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004403 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004404 CfaArg.getValueType(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00004405 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004406 CfaArg.getValueType()),
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004407 CfaArg);
Mehdi Amini44ede332015-07-09 02:09:04 +00004408 SDValue FA = DAG.getNode(
4409 ISD::FRAMEADDR, sdl, TLI.getPointerTy(DAG.getDataLayout()),
4410 DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())));
Tom Stellard838e2342013-08-26 15:06:10 +00004411 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling954cb182010-01-28 21:51:40 +00004412 FA, Offset));
Craig Topperc0196b12014-04-14 00:51:57 +00004413 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004414 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004415 case Intrinsic::eh_sjlj_callsite: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004416 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greifeba0be72010-06-25 09:38:13 +00004417 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbach54c05302010-01-28 01:45:32 +00004418 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattnerfb964e52010-04-05 06:19:28 +00004419 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbach54c05302010-01-28 01:45:32 +00004420
Chris Lattnerfb964e52010-04-05 06:19:28 +00004421 MMI.setCurrentCallSite(CI->getZExtValue());
Craig Topperc0196b12014-04-14 00:51:57 +00004422 return nullptr;
Jim Grosbach54c05302010-01-28 01:45:32 +00004423 }
Bill Wendling66b110f2011-09-28 03:36:43 +00004424 case Intrinsic::eh_sjlj_functioncontext: {
4425 // Get and store the index of the function context.
4426 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingbaf39412011-09-28 03:52:41 +00004427 AllocaInst *FnCtx =
4428 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling66b110f2011-09-28 03:36:43 +00004429 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4430 MFI->setFunctionContextIndex(FI);
Craig Topperc0196b12014-04-14 00:51:57 +00004431 return nullptr;
Bill Wendling66b110f2011-09-28 03:36:43 +00004432 }
Jim Grosbachc98892f2010-05-26 20:22:18 +00004433 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004434 SDValue Ops[2];
4435 Ops[0] = getRoot();
4436 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004437 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004438 DAG.getVTList(MVT::i32, MVT::Other), Ops);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004439 setValue(&I, Op.getValue(0));
4440 DAG.setRoot(Op.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004441 return nullptr;
Jim Grosbachc98892f2010-05-26 20:22:18 +00004442 }
Jim Grosbachbd9485d2010-05-22 01:06:18 +00004443 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004444 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004445 getRoot(), getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004446 return nullptr;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004447 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004448
Elena Demikhovsky584ce372015-04-28 07:57:37 +00004449 case Intrinsic::masked_gather:
4450 visitMaskedGather(I);
Elena Demikhovskyac969012015-04-29 08:38:53 +00004451 return nullptr;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00004452 case Intrinsic::masked_load:
4453 visitMaskedLoad(I);
4454 return nullptr;
Elena Demikhovsky584ce372015-04-28 07:57:37 +00004455 case Intrinsic::masked_scatter:
4456 visitMaskedScatter(I);
Elena Demikhovskyac969012015-04-29 08:38:53 +00004457 return nullptr;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00004458 case Intrinsic::masked_store:
4459 visitMaskedStore(I);
4460 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004461 case Intrinsic::x86_mmx_pslli_w:
4462 case Intrinsic::x86_mmx_pslli_d:
4463 case Intrinsic::x86_mmx_pslli_q:
4464 case Intrinsic::x86_mmx_psrli_w:
4465 case Intrinsic::x86_mmx_psrli_d:
4466 case Intrinsic::x86_mmx_psrli_q:
4467 case Intrinsic::x86_mmx_psrai_w:
4468 case Intrinsic::x86_mmx_psrai_d: {
4469 SDValue ShAmt = getValue(I.getArgOperand(1));
4470 if (isa<ConstantSDNode>(ShAmt)) {
4471 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004472 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004473 }
4474 unsigned NewIntrinsic = 0;
4475 EVT ShAmtVT = MVT::v2i32;
4476 switch (Intrinsic) {
4477 case Intrinsic::x86_mmx_pslli_w:
4478 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4479 break;
4480 case Intrinsic::x86_mmx_pslli_d:
4481 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4482 break;
4483 case Intrinsic::x86_mmx_pslli_q:
4484 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4485 break;
4486 case Intrinsic::x86_mmx_psrli_w:
4487 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4488 break;
4489 case Intrinsic::x86_mmx_psrli_d:
4490 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4491 break;
4492 case Intrinsic::x86_mmx_psrli_q:
4493 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4494 break;
4495 case Intrinsic::x86_mmx_psrai_w:
4496 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4497 break;
4498 case Intrinsic::x86_mmx_psrai_d:
4499 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4500 break;
4501 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4502 }
4503
4504 // The vector shift intrinsics with scalars uses 32b shift amounts but
4505 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4506 // to be zero.
4507 // We must do this early because v2i32 is not a legal type.
Dale Johannesendd224d22010-09-30 23:57:10 +00004508 SDValue ShOps[2];
4509 ShOps[0] = ShAmt;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004510 ShOps[1] = DAG.getConstant(0, sdl, MVT::i32);
Craig Topper48d114b2014-04-26 18:35:24 +00004511 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps);
Mehdi Amini44ede332015-07-09 02:09:04 +00004512 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004513 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
4514 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004515 DAG.getConstant(NewIntrinsic, sdl, MVT::i32),
Dale Johannesendd224d22010-09-30 23:57:10 +00004516 getValue(I.getArgOperand(0)), ShAmt);
4517 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004518 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004519 }
Mon P Wang58fb9132008-11-10 20:54:11 +00004520 case Intrinsic::convertff:
4521 case Intrinsic::convertfsi:
4522 case Intrinsic::convertfui:
4523 case Intrinsic::convertsif:
4524 case Intrinsic::convertuif:
4525 case Intrinsic::convertss:
4526 case Intrinsic::convertsu:
4527 case Intrinsic::convertus:
4528 case Intrinsic::convertuu: {
4529 ISD::CvtCode Code = ISD::CVT_INVALID;
4530 switch (Intrinsic) {
Craig Topperbc680062012-04-11 04:34:11 +00004531 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang58fb9132008-11-10 20:54:11 +00004532 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4533 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4534 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4535 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4536 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4537 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4538 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4539 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4540 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4541 }
Mehdi Amini44ede332015-07-09 02:09:04 +00004542 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Gabor Greifeba0be72010-06-25 09:38:13 +00004543 const Value *Op1 = I.getArgOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004544 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004545 DAG.getValueType(DestVT),
4546 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greifeba0be72010-06-25 09:38:13 +00004547 getValue(I.getArgOperand(1)),
4548 getValue(I.getArgOperand(2)),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004549 Code);
4550 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004551 return nullptr;
Mon P Wang58fb9132008-11-10 20:54:11 +00004552 }
Dan Gohman575fad32008-09-03 16:12:24 +00004553 case Intrinsic::powi:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004554 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greifeba0be72010-06-25 09:38:13 +00004555 getValue(I.getArgOperand(1)), DAG));
Craig Topperc0196b12014-04-14 00:51:57 +00004556 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004557 case Intrinsic::log:
Eric Christopher58a24612014-10-08 09:50:54 +00004558 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004559 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004560 case Intrinsic::log2:
Eric Christopher58a24612014-10-08 09:50:54 +00004561 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004562 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004563 case Intrinsic::log10:
Eric Christopher58a24612014-10-08 09:50:54 +00004564 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004565 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004566 case Intrinsic::exp:
Eric Christopher58a24612014-10-08 09:50:54 +00004567 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004568 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004569 case Intrinsic::exp2:
Eric Christopher58a24612014-10-08 09:50:54 +00004570 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004571 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004572 case Intrinsic::pow:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004573 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Eric Christopher58a24612014-10-08 09:50:54 +00004574 getValue(I.getArgOperand(1)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004575 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00004576 case Intrinsic::sqrt:
Peter Collingbourne913869b2012-05-28 21:48:37 +00004577 case Intrinsic::fabs:
Craig Topperae894262012-11-16 07:48:23 +00004578 case Intrinsic::sin:
4579 case Intrinsic::cos:
Dan Gohman0b3d7822012-07-26 17:43:27 +00004580 case Intrinsic::floor:
Craig Topper61d04572012-11-15 06:51:10 +00004581 case Intrinsic::ceil:
Craig Topper61d04572012-11-15 06:51:10 +00004582 case Intrinsic::trunc:
Craig Topper61d04572012-11-15 06:51:10 +00004583 case Intrinsic::rint:
Hal Finkel171817e2013-08-07 22:49:12 +00004584 case Intrinsic::nearbyint:
4585 case Intrinsic::round: {
Craig Topperae894262012-11-16 07:48:23 +00004586 unsigned Opcode;
4587 switch (Intrinsic) {
4588 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4589 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
4590 case Intrinsic::fabs: Opcode = ISD::FABS; break;
4591 case Intrinsic::sin: Opcode = ISD::FSIN; break;
4592 case Intrinsic::cos: Opcode = ISD::FCOS; break;
4593 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
4594 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
4595 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
4596 case Intrinsic::rint: Opcode = ISD::FRINT; break;
4597 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel171817e2013-08-07 22:49:12 +00004598 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topperae894262012-11-16 07:48:23 +00004599 }
4600
Andrew Trickef9de2a2013-05-25 02:42:55 +00004601 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper61d04572012-11-15 06:51:10 +00004602 getValue(I.getArgOperand(0)).getValueType(),
4603 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004604 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00004605 }
Matt Arsenault7c936902014-10-21 23:01:01 +00004606 case Intrinsic::minnum:
4607 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl,
4608 getValue(I.getArgOperand(0)).getValueType(),
4609 getValue(I.getArgOperand(0)),
4610 getValue(I.getArgOperand(1))));
4611 return nullptr;
4612 case Intrinsic::maxnum:
4613 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl,
4614 getValue(I.getArgOperand(0)).getValueType(),
4615 getValue(I.getArgOperand(0)),
4616 getValue(I.getArgOperand(1))));
4617 return nullptr;
Hal Finkel0c5c01aa2013-08-19 23:35:46 +00004618 case Intrinsic::copysign:
4619 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
4620 getValue(I.getArgOperand(0)).getValueType(),
4621 getValue(I.getArgOperand(0)),
4622 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004623 return nullptr;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00004624 case Intrinsic::fma:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004625 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarichf03fa182011-07-08 21:39:21 +00004626 getValue(I.getArgOperand(0)).getValueType(),
4627 getValue(I.getArgOperand(0)),
4628 getValue(I.getArgOperand(1)),
4629 getValue(I.getArgOperand(2))));
Craig Topperc0196b12014-04-14 00:51:57 +00004630 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00004631 case Intrinsic::fmuladd: {
Mehdi Amini44ede332015-07-09 02:09:04 +00004632 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Lang Hamesb8650f12012-06-22 01:09:09 +00004633 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Eric Christopher58a24612014-10-08 09:50:54 +00004634 TLI.isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004635 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004636 getValue(I.getArgOperand(0)).getValueType(),
4637 getValue(I.getArgOperand(0)),
4638 getValue(I.getArgOperand(1)),
4639 getValue(I.getArgOperand(2))));
4640 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004641 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004642 getValue(I.getArgOperand(0)).getValueType(),
4643 getValue(I.getArgOperand(0)),
4644 getValue(I.getArgOperand(1)));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004645 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004646 getValue(I.getArgOperand(0)).getValueType(),
4647 Mul,
4648 getValue(I.getArgOperand(2)));
4649 setValue(&I, Add);
4650 }
Craig Topperc0196b12014-04-14 00:51:57 +00004651 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00004652 }
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00004653 case Intrinsic::convert_to_fp16:
Tim Northoverf7a02c12014-07-21 09:13:56 +00004654 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
4655 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
4656 getValue(I.getArgOperand(0)),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004657 DAG.getTargetConstant(0, sdl,
4658 MVT::i32))));
Craig Topperc0196b12014-04-14 00:51:57 +00004659 return nullptr;
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00004660 case Intrinsic::convert_from_fp16:
Mehdi Amini44ede332015-07-09 02:09:04 +00004661 setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl,
4662 TLI.getValueType(DAG.getDataLayout(), I.getType()),
4663 DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
4664 getValue(I.getArgOperand(0)))));
Craig Topperc0196b12014-04-14 00:51:57 +00004665 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004666 case Intrinsic::pcmarker: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004667 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004668 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Craig Topperc0196b12014-04-14 00:51:57 +00004669 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004670 }
4671 case Intrinsic::readcyclecounter: {
4672 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004673 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004674 DAG.getVTList(MVT::i64, MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004675 setValue(&I, Res);
4676 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004677 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004678 }
Dan Gohman575fad32008-09-03 16:12:24 +00004679 case Intrinsic::bswap:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004680 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00004681 getValue(I.getArgOperand(0)).getValueType(),
4682 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004683 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004684 case Intrinsic::cttz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004685 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004686 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004687 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004688 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004689 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004690 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004691 }
4692 case Intrinsic::ctlz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004693 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004694 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004695 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004696 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004697 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004698 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004699 }
4700 case Intrinsic::ctpop: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004701 SDValue Arg = getValue(I.getArgOperand(0));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004702 EVT Ty = Arg.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004703 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004704 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004705 }
4706 case Intrinsic::stacksave: {
4707 SDValue Op = getRoot();
Mehdi Amini44ede332015-07-09 02:09:04 +00004708 Res = DAG.getNode(
4709 ISD::STACKSAVE, sdl,
4710 DAG.getVTList(TLI.getPointerTy(DAG.getDataLayout()), MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004711 setValue(&I, Res);
4712 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004713 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004714 }
4715 case Intrinsic::stackrestore: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004716 Res = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004717 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Craig Topperc0196b12014-04-14 00:51:57 +00004718 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004719 }
Bill Wendling13020d22008-11-18 11:01:33 +00004720 case Intrinsic::stackprotector: {
Bill Wendlingd970ea32008-11-06 02:29:10 +00004721 // Emit code into the DAG to store the stack guard onto the stack.
4722 MachineFunction &MF = DAG.getMachineFunction();
4723 MachineFrameInfo *MFI = MF.getFrameInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00004724 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004725 SDValue Src, Chain = getRoot();
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004726 const Value *Ptr = cast<LoadInst>(I.getArgOperand(0))->getPointerOperand();
4727 const GlobalVariable *GV = dyn_cast<GlobalVariable>(Ptr);
Bill Wendlingd970ea32008-11-06 02:29:10 +00004728
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004729 // See if Ptr is a bitcast. If it is, look through it and see if we can get
4730 // global variable __stack_chk_guard.
4731 if (!GV)
4732 if (const Operator *BC = dyn_cast<Operator>(Ptr))
4733 if (BC->getOpcode() == Instruction::BitCast)
4734 GV = dyn_cast<GlobalVariable>(BC->getOperand(0));
4735
Eric Christopher58a24612014-10-08 09:50:54 +00004736 if (GV && TLI.useLoadStackGuardNode()) {
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004737 // Emit a LOAD_STACK_GUARD node.
4738 MachineSDNode *Node = DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD,
4739 sdl, PtrTy, Chain);
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004740 MachinePointerInfo MPInfo(GV);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004741 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1);
4742 unsigned Flags = MachineMemOperand::MOLoad |
4743 MachineMemOperand::MOInvariant;
4744 *MemRefs = MF.getMachineMemOperand(MPInfo, Flags,
4745 PtrTy.getSizeInBits() / 8,
4746 DAG.getEVTAlignment(PtrTy));
4747 Node->setMemRefs(MemRefs, MemRefs + 1);
4748
4749 // Copy the guard value to a virtual register so that it can be
4750 // retrieved in the epilogue.
4751 Src = SDValue(Node, 0);
4752 const TargetRegisterClass *RC =
Eric Christopher58a24612014-10-08 09:50:54 +00004753 TLI.getRegClassFor(Src.getSimpleValueType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004754 unsigned Reg = MF.getRegInfo().createVirtualRegister(RC);
4755
4756 SPDescriptor.setGuardReg(Reg);
4757 Chain = DAG.getCopyToReg(Chain, sdl, Reg, Src);
4758 } else {
4759 Src = getValue(I.getArgOperand(0)); // The guard's value.
4760 }
4761
Gabor Greifeba0be72010-06-25 09:38:13 +00004762 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingd970ea32008-11-06 02:29:10 +00004763
Bill Wendlingeb4268d2008-11-07 01:23:58 +00004764 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingd970ea32008-11-06 02:29:10 +00004765 MFI->setStackProtectorIndex(FI);
4766
4767 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4768
4769 // Store the stack protector onto the stack.
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004770 Res = DAG.getStore(Chain, sdl, Src, FIN,
Chris Lattnera4f19972010-09-21 18:58:22 +00004771 MachinePointerInfo::getFixedStack(FI),
4772 true, false, 0);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004773 setValue(&I, Res);
4774 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004775 return nullptr;
Bill Wendlingd970ea32008-11-06 02:29:10 +00004776 }
Eric Christopher7a50b282009-10-27 00:52:25 +00004777 case Intrinsic::objectsize: {
4778 // If we don't know by now, we're never going to know.
Gabor Greifeba0be72010-06-25 09:38:13 +00004779 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7a50b282009-10-27 00:52:25 +00004780
4781 assert(CI && "Non-constant type in __builtin_object_size?");
4782
Gabor Greifeba0be72010-06-25 09:38:13 +00004783 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher1fd4c572009-10-28 21:32:16 +00004784 EVT Ty = Arg.getValueType();
4785
Dan Gohmanf1d83042010-06-18 14:22:04 +00004786 if (CI->isZero())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004787 Res = DAG.getConstant(-1ULL, sdl, Ty);
Eric Christopher7a50b282009-10-27 00:52:25 +00004788 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004789 Res = DAG.getConstant(0, sdl, Ty);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004790
4791 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004792 return nullptr;
Eric Christopher7a50b282009-10-27 00:52:25 +00004793 }
Justin Holewinskifff1f5f2013-05-21 14:37:16 +00004794 case Intrinsic::annotation:
4795 case Intrinsic::ptr_annotation:
4796 // Drop the intrinsic, but forward the value
4797 setValue(&I, getValue(I.getOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00004798 return nullptr;
Hal Finkel93046912014-07-25 21:13:35 +00004799 case Intrinsic::assume:
Dan Gohman575fad32008-09-03 16:12:24 +00004800 case Intrinsic::var_annotation:
Hal Finkel93046912014-07-25 21:13:35 +00004801 // Discard annotate attributes and assumptions
Craig Topperc0196b12014-04-14 00:51:57 +00004802 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004803
4804 case Intrinsic::init_trampoline: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004805 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohman575fad32008-09-03 16:12:24 +00004806
4807 SDValue Ops[6];
4808 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00004809 Ops[1] = getValue(I.getArgOperand(0));
4810 Ops[2] = getValue(I.getArgOperand(1));
4811 Ops[3] = getValue(I.getArgOperand(2));
4812 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohman575fad32008-09-03 16:12:24 +00004813 Ops[5] = DAG.getSrcValue(F);
4814
Craig Topper48d114b2014-04-26 18:35:24 +00004815 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00004816
Duncan Sandsa0984362011-09-06 13:37:06 +00004817 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004818 return nullptr;
Duncan Sandsa0984362011-09-06 13:37:06 +00004819 }
4820 case Intrinsic::adjust_trampoline: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004821 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Mehdi Amini44ede332015-07-09 02:09:04 +00004822 TLI.getPointerTy(DAG.getDataLayout()),
Duncan Sandsa0984362011-09-06 13:37:06 +00004823 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004824 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004825 }
Dan Gohman575fad32008-09-03 16:12:24 +00004826 case Intrinsic::gcroot:
4827 if (GFI) {
Bill Wendlingb6b50c62012-05-01 22:50:45 +00004828 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greifeba0be72010-06-25 09:38:13 +00004829 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004830
Dan Gohman575fad32008-09-03 16:12:24 +00004831 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4832 GFI->addStackRoot(FI->getIndex(), TypeMap);
4833 }
Craig Topperc0196b12014-04-14 00:51:57 +00004834 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004835 case Intrinsic::gcread:
4836 case Intrinsic::gcwrite:
Torok Edwinfbcc6632009-07-14 16:55:14 +00004837 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingb99b2692009-12-22 00:40:51 +00004838 case Intrinsic::flt_rounds:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004839 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Craig Topperc0196b12014-04-14 00:51:57 +00004840 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00004841
4842 case Intrinsic::expect: {
4843 // Just replace __builtin_expect(exp, c) with EXP.
4844 setValue(&I, getValue(I.getArgOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00004845 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00004846 }
4847
Shuxin Yangcdde0592012-10-19 20:11:16 +00004848 case Intrinsic::debugtrap:
Evan Cheng74d92c12011-04-08 21:37:21 +00004849 case Intrinsic::trap: {
Akira Hatanaka56c70442015-07-02 22:13:27 +00004850 StringRef TrapFuncName =
4851 I.getAttributes()
4852 .getAttribute(AttributeSet::FunctionIndex, "trap-func-name")
4853 .getValueAsString();
Evan Cheng74d92c12011-04-08 21:37:21 +00004854 if (TrapFuncName.empty()) {
Stephen Lincfe7f352013-07-08 00:37:03 +00004855 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yangcdde0592012-10-19 20:11:16 +00004856 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickef9de2a2013-05-25 02:42:55 +00004857 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Craig Topperc0196b12014-04-14 00:51:57 +00004858 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00004859 }
4860 TargetLowering::ArgListTy Args;
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00004861
4862 TargetLowering::CallLoweringInfo CLI(DAG);
Mehdi Amini44ede332015-07-09 02:09:04 +00004863 CLI.setDebugLoc(sdl).setChain(getRoot()).setCallee(
4864 CallingConv::C, I.getType(),
4865 DAG.getExternalSymbol(TrapFuncName.data(),
4866 TLI.getPointerTy(DAG.getDataLayout())),
4867 std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00004868
Eric Christopher58a24612014-10-08 09:50:54 +00004869 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng74d92c12011-04-08 21:37:21 +00004870 DAG.setRoot(Result.second);
Craig Topperc0196b12014-04-14 00:51:57 +00004871 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00004872 }
Shuxin Yangcdde0592012-10-19 20:11:16 +00004873
Bill Wendling5eee7442008-11-21 02:38:44 +00004874 case Intrinsic::uadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004875 case Intrinsic::sadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004876 case Intrinsic::usub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004877 case Intrinsic::ssub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004878 case Intrinsic::umul_with_overflow:
Craig Topperbc680062012-04-11 04:34:11 +00004879 case Intrinsic::smul_with_overflow: {
4880 ISD::NodeType Op;
4881 switch (Intrinsic) {
4882 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4883 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
4884 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
4885 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
4886 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
4887 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
4888 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
4889 }
4890 SDValue Op1 = getValue(I.getArgOperand(0));
4891 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74296c62008-11-21 02:03:52 +00004892
Craig Topperbc680062012-04-11 04:34:11 +00004893 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004894 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperc0196b12014-04-14 00:51:57 +00004895 return nullptr;
Craig Topperbc680062012-04-11 04:34:11 +00004896 }
Dan Gohman575fad32008-09-03 16:12:24 +00004897 case Intrinsic::prefetch: {
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00004898 SDValue Ops[5];
Dale Johannesene660f4d2010-10-26 23:11:10 +00004899 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00004900 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00004901 Ops[1] = getValue(I.getArgOperand(0));
4902 Ops[2] = getValue(I.getArgOperand(1));
4903 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00004904 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004905 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Craig Topper206fcd42014-04-26 19:29:41 +00004906 DAG.getVTList(MVT::Other), Ops,
Dale Johannesene660f4d2010-10-26 23:11:10 +00004907 EVT::getIntegerVT(*Context, 8),
4908 MachinePointerInfo(I.getArgOperand(0)),
4909 0, /* align */
4910 false, /* volatile */
4911 rw==0, /* read */
4912 rw==1)); /* write */
Craig Topperc0196b12014-04-14 00:51:57 +00004913 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004914 }
Duncan Sandsdca0c282009-11-10 09:08:09 +00004915 case Intrinsic::lifetime_start:
Nadav Rotem7c277da2012-09-06 09:17:37 +00004916 case Intrinsic::lifetime_end: {
Nadav Rotem7c277da2012-09-06 09:17:37 +00004917 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotemd753a952012-09-10 08:43:23 +00004918 // Stack coloring is not enabled in O0, discard region information.
4919 if (TM.getOptLevel() == CodeGenOpt::None)
Craig Topperc0196b12014-04-14 00:51:57 +00004920 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00004921
Nadav Rotemd753a952012-09-10 08:43:23 +00004922 SmallVector<Value *, 4> Allocas;
Mehdi Aminia28d91d2015-03-10 02:37:25 +00004923 GetUnderlyingObjects(I.getArgOperand(1), Allocas, *DL);
Nadav Rotemd753a952012-09-10 08:43:23 +00004924
Craig Toppere1c1d362013-07-03 05:11:49 +00004925 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
4926 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotemd753a952012-09-10 08:43:23 +00004927 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
4928
4929 // Could not find an Alloca.
4930 if (!LifetimeObject)
4931 continue;
4932
Pete Cooper230332f2014-10-17 22:59:33 +00004933 // First check that the Alloca is static, otherwise it won't have a
4934 // valid frame index.
4935 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject);
4936 if (SI == FuncInfo.StaticAllocaMap.end())
4937 return nullptr;
4938
4939 int FI = SI->second;
Nadav Rotemd753a952012-09-10 08:43:23 +00004940
4941 SDValue Ops[2];
4942 Ops[0] = getRoot();
Mehdi Amini44ede332015-07-09 02:09:04 +00004943 Ops[1] =
4944 DAG.getFrameIndex(FI, TLI.getPointerTy(DAG.getDataLayout()), true);
Nadav Rotemd753a952012-09-10 08:43:23 +00004945 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
4946
Craig Topper48d114b2014-04-26 18:35:24 +00004947 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops);
Nadav Rotemd753a952012-09-10 08:43:23 +00004948 DAG.setRoot(Res);
4949 }
Craig Topperc0196b12014-04-14 00:51:57 +00004950 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00004951 }
4952 case Intrinsic::invariant_start:
Duncan Sandsdca0c282009-11-10 09:08:09 +00004953 // Discard region information.
Mehdi Amini44ede332015-07-09 02:09:04 +00004954 setValue(&I, DAG.getUNDEF(TLI.getPointerTy(DAG.getDataLayout())));
Craig Topperc0196b12014-04-14 00:51:57 +00004955 return nullptr;
Duncan Sandsdca0c282009-11-10 09:08:09 +00004956 case Intrinsic::invariant_end:
Duncan Sandsdca0c282009-11-10 09:08:09 +00004957 // Discard region information.
Craig Topperc0196b12014-04-14 00:51:57 +00004958 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00004959 case Intrinsic::stackprotectorcheck: {
4960 // Do not actually emit anything for this basic block. Instead we initialize
4961 // the stack protector descriptor and export the guard variable so we can
4962 // access it in FinishBasicBlock.
4963 const BasicBlock *BB = I.getParent();
4964 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
4965 ExportFromCurrentBlock(SPDescriptor.getGuard());
4966
4967 // Flush our exports since we are going to process a terminator.
4968 (void)getControlRoot();
Craig Topperc0196b12014-04-14 00:51:57 +00004969 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00004970 }
Renato Golinc0a3c1d2014-03-26 12:52:28 +00004971 case Intrinsic::clear_cache:
Eric Christopher58a24612014-10-08 09:50:54 +00004972 return TLI.getClearCacheBuiltinName();
David Majnemercde33032015-03-30 22:58:10 +00004973 case Intrinsic::eh_actions:
Mehdi Amini44ede332015-07-09 02:09:04 +00004974 setValue(&I, DAG.getUNDEF(TLI.getPointerTy(DAG.getDataLayout())));
David Majnemercde33032015-03-30 22:58:10 +00004975 return nullptr;
Nuno Lopesec9653b2012-06-28 22:30:12 +00004976 case Intrinsic::donothing:
4977 // ignore
Craig Topperc0196b12014-04-14 00:51:57 +00004978 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004979 case Intrinsic::experimental_stackmap: {
4980 visitStackmap(I);
Craig Topperc0196b12014-04-14 00:51:57 +00004981 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004982 }
4983 case Intrinsic::experimental_patchpoint_void:
4984 case Intrinsic::experimental_patchpoint_i64: {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00004985 visitPatchpoint(&I);
Craig Topperc0196b12014-04-14 00:51:57 +00004986 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004987 }
Philip Reames1a1bdb22014-12-02 18:50:36 +00004988 case Intrinsic::experimental_gc_statepoint: {
4989 visitStatepoint(I);
4990 return nullptr;
4991 }
4992 case Intrinsic::experimental_gc_result_int:
4993 case Intrinsic::experimental_gc_result_float:
Ramkumar Ramachandra75a4f352015-01-22 20:14:38 +00004994 case Intrinsic::experimental_gc_result_ptr:
4995 case Intrinsic::experimental_gc_result: {
Philip Reames1a1bdb22014-12-02 18:50:36 +00004996 visitGCResult(I);
4997 return nullptr;
4998 }
4999 case Intrinsic::experimental_gc_relocate: {
5000 visitGCRelocate(I);
5001 return nullptr;
5002 }
Justin Bogner61ba2e32014-12-08 18:02:35 +00005003 case Intrinsic::instrprof_increment:
5004 llvm_unreachable("instrprof failed to lower an increment");
Reid Klecknere9b89312015-01-13 00:48:10 +00005005
Reid Kleckner60381792015-07-07 22:25:32 +00005006 case Intrinsic::localescape: {
Reid Klecknere9b89312015-01-13 00:48:10 +00005007 MachineFunction &MF = DAG.getMachineFunction();
5008 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
5009
Reid Kleckner60381792015-07-07 22:25:32 +00005010 // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005011 // is the same on all targets.
5012 for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) {
Reid Klecknerb4019412015-04-06 18:50:38 +00005013 Value *Arg = I.getArgOperand(Idx)->stripPointerCasts();
5014 if (isa<ConstantPointerNull>(Arg))
5015 continue; // Skip null pointers. They represent a hole in index space.
5016 AllocaInst *Slot = cast<AllocaInst>(Arg);
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005017 assert(FuncInfo.StaticAllocaMap.count(Slot) &&
5018 "can only escape static allocas");
5019 int FI = FuncInfo.StaticAllocaMap[Slot];
5020 MCSymbol *FrameAllocSym =
David Majnemer69132a72015-04-03 22:49:05 +00005021 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
5022 GlobalValue::getRealLinkageName(MF.getName()), Idx);
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005023 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl,
Reid Kleckner60381792015-07-07 22:25:32 +00005024 TII->get(TargetOpcode::LOCAL_ESCAPE))
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005025 .addSym(FrameAllocSym)
5026 .addFrameIndex(FI);
5027 }
Reid Klecknere9b89312015-01-13 00:48:10 +00005028
5029 return nullptr;
5030 }
5031
Reid Kleckner60381792015-07-07 22:25:32 +00005032 case Intrinsic::localrecover: {
5033 // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx)
Reid Klecknere9b89312015-01-13 00:48:10 +00005034 MachineFunction &MF = DAG.getMachineFunction();
Mehdi Amini44ede332015-07-09 02:09:04 +00005035 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout(), 0);
Reid Klecknere9b89312015-01-13 00:48:10 +00005036
5037 // Get the symbol that defines the frame offset.
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005038 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts());
5039 auto *Idx = cast<ConstantInt>(I.getArgOperand(2));
5040 unsigned IdxVal = unsigned(Idx->getLimitedValue(INT_MAX));
Reid Klecknere9b89312015-01-13 00:48:10 +00005041 MCSymbol *FrameAllocSym =
David Majnemer69132a72015-04-03 22:49:05 +00005042 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
5043 GlobalValue::getRealLinkageName(Fn->getName()), IdxVal);
Reid Klecknere9b89312015-01-13 00:48:10 +00005044
Rafael Espindola36b718f2015-06-22 17:46:53 +00005045 // Create a MCSymbol for the label to avoid any target lowering
Reid Klecknere9b89312015-01-13 00:48:10 +00005046 // that would make this PC relative.
Rafael Espindola36b718f2015-06-22 17:46:53 +00005047 SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT);
Reid Klecknere9b89312015-01-13 00:48:10 +00005048 SDValue OffsetVal =
Reid Kleckner60381792015-07-07 22:25:32 +00005049 DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym);
Reid Klecknere9b89312015-01-13 00:48:10 +00005050
5051 // Add the offset to the FP.
5052 Value *FP = I.getArgOperand(1);
5053 SDValue FPVal = getValue(FP);
5054 SDValue Add = DAG.getNode(ISD::ADD, sdl, PtrVT, FPVal, OffsetVal);
5055 setValue(&I, Add);
5056
5057 return nullptr;
5058 }
Andrew Kaylor78b53db2015-02-10 19:52:43 +00005059 case Intrinsic::eh_begincatch:
5060 case Intrinsic::eh_endcatch:
5061 llvm_unreachable("begin/end catch intrinsics not lowered in codegen");
Reid Klecknercfbfe6f2015-04-24 20:25:05 +00005062 case Intrinsic::eh_exceptioncode: {
5063 unsigned Reg = TLI.getExceptionPointerRegister();
5064 assert(Reg && "cannot get exception code on this platform");
Mehdi Amini44ede332015-07-09 02:09:04 +00005065 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
Reid Klecknercfbfe6f2015-04-24 20:25:05 +00005066 const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT);
Reid Klecknerf12c0302015-06-09 21:42:19 +00005067 assert(FuncInfo.MBB->isLandingPad() && "eh.exceptioncode in non-lpad");
Reid Klecknercfbfe6f2015-04-24 20:25:05 +00005068 unsigned VReg = FuncInfo.MBB->addLiveIn(Reg, PtrRC);
5069 SDValue N =
5070 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT);
5071 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32);
5072 setValue(&I, N);
5073 return nullptr;
5074 }
Dan Gohman575fad32008-09-03 16:12:24 +00005075 }
5076}
5077
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005078std::pair<SDValue, SDValue>
5079SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI,
5080 MachineBasicBlock *LandingPad) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005081 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Craig Topperc0196b12014-04-14 00:51:57 +00005082 MCSymbol *BeginLabel = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005083
Chris Lattnerfb964e52010-04-05 06:19:28 +00005084 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005085 // Insert a label before the invoke call to mark the try range. This can be
5086 // used to detect deletion of the invoke via the MachineModuleInfo.
Jim Grosbach6f482002015-05-18 18:43:14 +00005087 BeginLabel = MMI.getContext().createTempSymbol();
Jim Grosbach693e36a2009-08-11 00:09:57 +00005088
Jim Grosbach54c05302010-01-28 01:45:32 +00005089 // For SjLj, keep track of which landing pads go with which invokes
5090 // so as to maintain the ordering of pads in the LSDA.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005091 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbach54c05302010-01-28 01:45:32 +00005092 if (CallSiteIndex) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005093 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling267f3232011-10-05 22:24:35 +00005094 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendling3d11aa72011-10-04 22:00:35 +00005095
Jim Grosbach54c05302010-01-28 01:45:32 +00005096 // Now that the call site is handled, stop tracking it.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005097 MMI.setCurrentCallSite(0);
Jim Grosbach54c05302010-01-28 01:45:32 +00005098 }
5099
Dan Gohman575fad32008-09-03 16:12:24 +00005100 // Both PendingLoads and PendingExports must be flushed here;
5101 // this call might not return.
5102 (void)getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005103 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005104
5105 CLI.setChain(getRoot());
Dan Gohman575fad32008-09-03 16:12:24 +00005106 }
Eric Christopher2b214e72015-01-27 01:01:36 +00005107 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5108 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005109
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005110 assert((CLI.IsTailCall || Result.second.getNode()) &&
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005111 "Non-null chain expected with non-tail call!");
5112 assert((Result.second.getNode() || !Result.first.getNode()) &&
5113 "Null value expected with tail call!");
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005114
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005115 if (!Result.second.getNode()) {
Andrew Trick74f4c742013-10-31 17:18:24 +00005116 // As a special case, a null chain means that a tail call has been emitted
5117 // and the DAG root is already updated.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005118 HasTailCall = true;
Tim Northoverdab4db52013-07-06 12:58:45 +00005119
5120 // Since there's no actual continuation from this block, nothing can be
5121 // relying on us setting vregs for them.
5122 PendingExports.clear();
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005123 } else {
5124 DAG.setRoot(Result.second);
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005125 }
Dan Gohman575fad32008-09-03 16:12:24 +00005126
Chris Lattnerfb964e52010-04-05 06:19:28 +00005127 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005128 // Insert a label at the end of the invoke call to mark the try range. This
5129 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Jim Grosbach6f482002015-05-18 18:43:14 +00005130 MCSymbol *EndLabel = MMI.getContext().createTempSymbol();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005131 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005132
5133 // Inform MachineModuleInfo of range.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005134 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohman575fad32008-09-03 16:12:24 +00005135 }
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005136
5137 return Result;
5138}
5139
5140void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
5141 bool isTailCall,
5142 MachineBasicBlock *LandingPad) {
5143 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5144 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5145 Type *RetTy = FTy->getReturnType();
5146
5147 TargetLowering::ArgListTy Args;
5148 TargetLowering::ArgListEntry Entry;
5149 Args.reserve(CS.arg_size());
5150
5151 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
5152 i != e; ++i) {
5153 const Value *V = *i;
5154
5155 // Skip empty types
5156 if (V->getType()->isEmptyTy())
5157 continue;
5158
5159 SDValue ArgNode = getValue(V);
5160 Entry.Node = ArgNode; Entry.Ty = V->getType();
5161
5162 // Skip the first return-type Attribute to get to params.
5163 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
5164 Args.push_back(Entry);
Ahmed Bougachafaf80652015-03-27 20:35:49 +00005165
5166 // If we have an explicit sret argument that is an Instruction, (i.e., it
5167 // might point to function-local memory), we can't meaningfully tail-call.
5168 if (Entry.isSRet && isa<Instruction>(V))
5169 isTailCall = false;
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005170 }
5171
5172 // Check if target-independent constraints permit a tail call here.
5173 // Target-dependent constraints are checked within TLI->LowerCallTo.
5174 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget()))
5175 isTailCall = false;
5176
5177 TargetLowering::CallLoweringInfo CLI(DAG);
5178 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
5179 .setCallee(RetTy, FTy, Callee, std::move(Args), CS)
5180 .setTailCall(isTailCall);
5181 std::pair<SDValue,SDValue> Result = lowerInvokable(CLI, LandingPad);
5182
5183 if (Result.first.getNode())
5184 setValue(CS.getInstruction(), Result.first);
Dan Gohman575fad32008-09-03 16:12:24 +00005185}
5186
Chris Lattner1a32ede2009-12-24 00:37:38 +00005187/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5188/// value is equal or not-equal to zero.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005189static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
Chandler Carruthcdf47882014-03-09 03:16:01 +00005190 for (const User *U : V->users()) {
5191 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005192 if (IC->isEquality())
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005193 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005194 if (C->isNullValue())
5195 continue;
5196 // Unknown instruction.
5197 return false;
5198 }
5199 return true;
5200}
5201
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005202static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattner229907c2011-07-18 04:54:35 +00005203 Type *LoadTy,
Chris Lattner1a32ede2009-12-24 00:37:38 +00005204 SelectionDAGBuilder &Builder) {
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005205
Chris Lattner1a32ede2009-12-24 00:37:38 +00005206 // Check to see if this load can be trivially constant folded, e.g. if the
5207 // input is from a string literal.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005208 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005209 // Cast pointer to the type we really want to load.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005210 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner1a32ede2009-12-24 00:37:38 +00005211 PointerType::getUnqual(LoadTy));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005212
Mehdi Aminia28d91d2015-03-10 02:37:25 +00005213 if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr(
5214 const_cast<Constant *>(LoadInput), *Builder.DL))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005215 return Builder.getValue(LoadCst);
5216 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005217
Chris Lattner1a32ede2009-12-24 00:37:38 +00005218 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5219 // still constant memory, the input chain can be the entry node.
5220 SDValue Root;
5221 bool ConstantMemory = false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005222
Chris Lattner1a32ede2009-12-24 00:37:38 +00005223 // Do not serialize (non-volatile) loads of constant memory with anything.
5224 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5225 Root = Builder.DAG.getEntryNode();
5226 ConstantMemory = true;
5227 } else {
5228 // Do not serialize non-volatile loads against each other.
5229 Root = Builder.DAG.getRoot();
5230 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005231
Chris Lattner1a32ede2009-12-24 00:37:38 +00005232 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005233 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005234 Ptr, MachinePointerInfo(PtrVal),
David Greene39c6d012010-02-15 17:00:31 +00005235 false /*volatile*/,
Stephen Lincfe7f352013-07-08 00:37:03 +00005236 false /*nontemporal*/,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005237 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005238
Chris Lattner1a32ede2009-12-24 00:37:38 +00005239 if (!ConstantMemory)
5240 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5241 return LoadVal;
5242}
5243
Richard Sandiforde3827752013-08-16 10:55:47 +00005244/// processIntegerCallValue - Record the value for an instruction that
5245/// produces an integer result, converting the type where necessary.
5246void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5247 SDValue Value,
5248 bool IsSigned) {
Mehdi Amini44ede332015-07-09 02:09:04 +00005249 EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
5250 I.getType(), true);
Richard Sandiforde3827752013-08-16 10:55:47 +00005251 if (IsSigned)
5252 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5253 else
5254 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5255 setValue(&I, Value);
5256}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005257
5258/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5259/// If so, return true and lower it, otherwise return false and it will be
5260/// lowered like a normal call.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005261bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005262 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greiff69acfe2010-06-30 12:55:46 +00005263 if (I.getNumArgOperands() != 3)
Chris Lattner1a32ede2009-12-24 00:37:38 +00005264 return false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005265
Gabor Greifeba0be72010-06-25 09:38:13 +00005266 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands19d0b472010-02-16 11:11:14 +00005267 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greifeba0be72010-06-25 09:38:13 +00005268 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands19d0b472010-02-16 11:11:14 +00005269 !I.getType()->isIntegerTy())
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005270 return false;
5271
Richard Sandiforde3827752013-08-16 10:55:47 +00005272 const Value *Size = I.getArgOperand(2);
5273 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5274 if (CSize && CSize->getZExtValue() == 0) {
Mehdi Amini44ede332015-07-09 02:09:04 +00005275 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
5276 I.getType(), true);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005277 setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT));
Richard Sandiford564681c2013-08-12 10:28:10 +00005278 return true;
5279 }
5280
Richard Sandiford564681c2013-08-12 10:28:10 +00005281 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5282 std::pair<SDValue, SDValue> Res =
5283 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiforde3827752013-08-16 10:55:47 +00005284 getValue(LHS), getValue(RHS), getValue(Size),
5285 MachinePointerInfo(LHS),
5286 MachinePointerInfo(RHS));
Richard Sandiford564681c2013-08-12 10:28:10 +00005287 if (Res.first.getNode()) {
Richard Sandiforde3827752013-08-16 10:55:47 +00005288 processIntegerCallValue(I, Res.first, true);
5289 PendingLoads.push_back(Res.second);
Richard Sandiford564681c2013-08-12 10:28:10 +00005290 return true;
5291 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005292
Chris Lattner1a32ede2009-12-24 00:37:38 +00005293 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5294 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiforde3827752013-08-16 10:55:47 +00005295 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005296 bool ActuallyDoIt = true;
5297 MVT LoadVT;
Chris Lattner229907c2011-07-18 04:54:35 +00005298 Type *LoadTy;
Richard Sandiforde3827752013-08-16 10:55:47 +00005299 switch (CSize->getZExtValue()) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005300 default:
5301 LoadVT = MVT::Other;
Craig Topperc0196b12014-04-14 00:51:57 +00005302 LoadTy = nullptr;
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005303 ActuallyDoIt = false;
5304 break;
5305 case 2:
5306 LoadVT = MVT::i16;
Richard Sandiforde3827752013-08-16 10:55:47 +00005307 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005308 break;
5309 case 4:
5310 LoadVT = MVT::i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005311 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005312 break;
5313 case 8:
5314 LoadVT = MVT::i64;
Richard Sandiforde3827752013-08-16 10:55:47 +00005315 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005316 break;
5317 /*
5318 case 16:
5319 LoadVT = MVT::v4i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005320 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005321 LoadTy = VectorType::get(LoadTy, 4);
5322 break;
5323 */
5324 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005325
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005326 // This turns into unaligned loads. We only do this if the target natively
5327 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5328 // we'll only produce a small number of byte loads.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005329
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005330 // Require that we can find a legal MVT, and only do this if the target
5331 // supports unaligned loads of that type. Expanding into byte loads would
5332 // bloat the code.
Eric Christopher58a24612014-10-08 09:50:54 +00005333 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Richard Sandiforde3827752013-08-16 10:55:47 +00005334 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005335 unsigned DstAS = LHS->getType()->getPointerAddressSpace();
5336 unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005337 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5338 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Matt Arsenault6f2a5262014-07-27 17:46:40 +00005339 // TODO: Check alignment of src and dest ptrs.
Eric Christopher58a24612014-10-08 09:50:54 +00005340 if (!TLI.isTypeLegal(LoadVT) ||
5341 !TLI.allowsMisalignedMemoryAccesses(LoadVT, SrcAS) ||
5342 !TLI.allowsMisalignedMemoryAccesses(LoadVT, DstAS))
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005343 ActuallyDoIt = false;
5344 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005345
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005346 if (ActuallyDoIt) {
5347 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5348 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005349
Andrew Trickef9de2a2013-05-25 02:42:55 +00005350 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005351 ISD::SETNE);
Richard Sandiforde3827752013-08-16 10:55:47 +00005352 processIntegerCallValue(I, Res, false);
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005353 return true;
5354 }
Chris Lattner1a32ede2009-12-24 00:37:38 +00005355 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005356
5357
Chris Lattner1a32ede2009-12-24 00:37:38 +00005358 return false;
5359}
5360
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005361/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5362/// form. If so, return true and lower it, otherwise return false and it
5363/// will be lowered like a normal call.
5364bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5365 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5366 if (I.getNumArgOperands() != 3)
5367 return false;
5368
5369 const Value *Src = I.getArgOperand(0);
5370 const Value *Char = I.getArgOperand(1);
5371 const Value *Length = I.getArgOperand(2);
5372 if (!Src->getType()->isPointerTy() ||
5373 !Char->getType()->isIntegerTy() ||
5374 !Length->getType()->isIntegerTy() ||
5375 !I.getType()->isPointerTy())
5376 return false;
5377
5378 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5379 std::pair<SDValue, SDValue> Res =
5380 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5381 getValue(Src), getValue(Char), getValue(Length),
5382 MachinePointerInfo(Src));
5383 if (Res.first.getNode()) {
5384 setValue(&I, Res.first);
5385 PendingLoads.push_back(Res.second);
5386 return true;
5387 }
5388
5389 return false;
5390}
5391
Richard Sandifordbb83a502013-08-16 11:29:37 +00005392/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5393/// optimized form. If so, return true and lower it, otherwise return false
5394/// and it will be lowered like a normal call.
5395bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5396 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5397 if (I.getNumArgOperands() != 2)
5398 return false;
5399
5400 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5401 if (!Arg0->getType()->isPointerTy() ||
5402 !Arg1->getType()->isPointerTy() ||
5403 !I.getType()->isPointerTy())
5404 return false;
5405
5406 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5407 std::pair<SDValue, SDValue> Res =
5408 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5409 getValue(Arg0), getValue(Arg1),
5410 MachinePointerInfo(Arg0),
5411 MachinePointerInfo(Arg1), isStpcpy);
5412 if (Res.first.getNode()) {
5413 setValue(&I, Res.first);
5414 DAG.setRoot(Res.second);
5415 return true;
5416 }
5417
5418 return false;
5419}
5420
Richard Sandifordca232712013-08-16 11:21:54 +00005421/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5422/// If so, return true and lower it, otherwise return false and it will be
5423/// lowered like a normal call.
5424bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5425 // Verify that the prototype makes sense. int strcmp(void*,void*)
5426 if (I.getNumArgOperands() != 2)
5427 return false;
5428
5429 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5430 if (!Arg0->getType()->isPointerTy() ||
5431 !Arg1->getType()->isPointerTy() ||
5432 !I.getType()->isIntegerTy())
5433 return false;
5434
5435 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5436 std::pair<SDValue, SDValue> Res =
5437 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5438 getValue(Arg0), getValue(Arg1),
5439 MachinePointerInfo(Arg0),
5440 MachinePointerInfo(Arg1));
5441 if (Res.first.getNode()) {
5442 processIntegerCallValue(I, Res.first, true);
5443 PendingLoads.push_back(Res.second);
5444 return true;
5445 }
5446
5447 return false;
5448}
5449
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005450/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5451/// form. If so, return true and lower it, otherwise return false and it
5452/// will be lowered like a normal call.
5453bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5454 // Verify that the prototype makes sense. size_t strlen(char *)
5455 if (I.getNumArgOperands() != 1)
5456 return false;
5457
5458 const Value *Arg0 = I.getArgOperand(0);
5459 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5460 return false;
5461
5462 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5463 std::pair<SDValue, SDValue> Res =
5464 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5465 getValue(Arg0), MachinePointerInfo(Arg0));
5466 if (Res.first.getNode()) {
5467 processIntegerCallValue(I, Res.first, false);
5468 PendingLoads.push_back(Res.second);
5469 return true;
5470 }
5471
5472 return false;
5473}
5474
5475/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5476/// form. If so, return true and lower it, otherwise return false and it
5477/// will be lowered like a normal call.
5478bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5479 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5480 if (I.getNumArgOperands() != 2)
5481 return false;
5482
5483 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5484 if (!Arg0->getType()->isPointerTy() ||
5485 !Arg1->getType()->isIntegerTy() ||
5486 !I.getType()->isIntegerTy())
5487 return false;
5488
5489 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5490 std::pair<SDValue, SDValue> Res =
5491 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5492 getValue(Arg0), getValue(Arg1),
5493 MachinePointerInfo(Arg0));
5494 if (Res.first.getNode()) {
5495 processIntegerCallValue(I, Res.first, false);
5496 PendingLoads.push_back(Res.second);
5497 return true;
5498 }
5499
5500 return false;
5501}
5502
Bob Wilson874886c2012-08-03 23:29:17 +00005503/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5504/// operation (as expected), translate it to an SDNode with the specified opcode
5505/// and return true.
5506bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5507 unsigned Opcode) {
5508 // Sanity check that it really is a unary floating-point call.
5509 if (I.getNumArgOperands() != 1 ||
5510 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5511 I.getType() != I.getArgOperand(0)->getType() ||
5512 !I.onlyReadsMemory())
5513 return false;
5514
5515 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005516 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson874886c2012-08-03 23:29:17 +00005517 return true;
5518}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005519
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005520/// visitBinaryFloatCall - If a call instruction is a binary floating-point
Matt Arsenault7c936902014-10-21 23:01:01 +00005521/// operation (as expected), translate it to an SDNode with the specified opcode
5522/// and return true.
5523bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I,
5524 unsigned Opcode) {
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005525 // Sanity check that it really is a binary floating-point call.
Matt Arsenault7c936902014-10-21 23:01:01 +00005526 if (I.getNumArgOperands() != 2 ||
5527 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5528 I.getType() != I.getArgOperand(0)->getType() ||
5529 I.getType() != I.getArgOperand(1)->getType() ||
5530 !I.onlyReadsMemory())
5531 return false;
5532
5533 SDValue Tmp0 = getValue(I.getArgOperand(0));
5534 SDValue Tmp1 = getValue(I.getArgOperand(1));
5535 EVT VT = Tmp0.getValueType();
5536 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1));
5537 return true;
5538}
5539
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005540void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005541 // Handle inline assembly differently.
5542 if (isa<InlineAsm>(I.getCalledValue())) {
5543 visitInlineAsm(&I);
5544 return;
5545 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005546
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005547 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00005548 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005549
Craig Topperc0196b12014-04-14 00:51:57 +00005550 const char *RenameFn = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005551 if (Function *F = I.getCalledFunction()) {
5552 if (F->isDeclaration()) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005553 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesenb842d522009-02-05 01:49:45 +00005554 if (unsigned IID = II->getIntrinsicID(F)) {
5555 RenameFn = visitIntrinsicCall(I, IID);
5556 if (!RenameFn)
5557 return;
5558 }
5559 }
Pete Cooper9e1d3352015-05-20 17:16:39 +00005560 if (Intrinsic::ID IID = F->getIntrinsicID()) {
Dan Gohman575fad32008-09-03 16:12:24 +00005561 RenameFn = visitIntrinsicCall(I, IID);
5562 if (!RenameFn)
5563 return;
5564 }
5565 }
5566
5567 // Check for well-known libc/libm calls. If the function is internal, it
5568 // can't be a library call.
Bob Wilson871701c2012-08-03 21:26:24 +00005569 LibFunc::Func Func;
5570 if (!F->hasLocalLinkage() && F->hasName() &&
5571 LibInfo->getLibFunc(F->getName(), Func) &&
5572 LibInfo->hasOptimizedCodeGen(Func)) {
5573 switch (Func) {
5574 default: break;
5575 case LibFunc::copysign:
5576 case LibFunc::copysignf:
5577 case LibFunc::copysignl:
Gabor Greiff69acfe2010-06-30 12:55:46 +00005578 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greifeba0be72010-06-25 09:38:13 +00005579 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5580 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson874886c2012-08-03 23:29:17 +00005581 I.getType() == I.getArgOperand(1)->getType() &&
5582 I.onlyReadsMemory()) {
Gabor Greifeba0be72010-06-25 09:38:13 +00005583 SDValue LHS = getValue(I.getArgOperand(0));
5584 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005585 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0602f392009-12-23 01:28:19 +00005586 LHS.getValueType(), LHS, RHS));
Dan Gohman575fad32008-09-03 16:12:24 +00005587 return;
5588 }
Bob Wilson871701c2012-08-03 21:26:24 +00005589 break;
5590 case LibFunc::fabs:
5591 case LibFunc::fabsf:
5592 case LibFunc::fabsl:
Bob Wilson874886c2012-08-03 23:29:17 +00005593 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohman575fad32008-09-03 16:12:24 +00005594 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005595 break;
Matt Arsenault7c936902014-10-21 23:01:01 +00005596 case LibFunc::fmin:
5597 case LibFunc::fminf:
5598 case LibFunc::fminl:
5599 if (visitBinaryFloatCall(I, ISD::FMINNUM))
5600 return;
5601 break;
5602 case LibFunc::fmax:
5603 case LibFunc::fmaxf:
5604 case LibFunc::fmaxl:
5605 if (visitBinaryFloatCall(I, ISD::FMAXNUM))
5606 return;
5607 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005608 case LibFunc::sin:
5609 case LibFunc::sinf:
5610 case LibFunc::sinl:
Bob Wilson874886c2012-08-03 23:29:17 +00005611 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohman575fad32008-09-03 16:12:24 +00005612 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005613 break;
5614 case LibFunc::cos:
5615 case LibFunc::cosf:
5616 case LibFunc::cosl:
Bob Wilson874886c2012-08-03 23:29:17 +00005617 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohman575fad32008-09-03 16:12:24 +00005618 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005619 break;
5620 case LibFunc::sqrt:
5621 case LibFunc::sqrtf:
5622 case LibFunc::sqrtl:
Preston Gurd048f99d2013-05-27 15:44:35 +00005623 case LibFunc::sqrt_finite:
5624 case LibFunc::sqrtf_finite:
5625 case LibFunc::sqrtl_finite:
Bob Wilson874886c2012-08-03 23:29:17 +00005626 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesenc7213422009-09-25 17:23:22 +00005627 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005628 break;
5629 case LibFunc::floor:
5630 case LibFunc::floorf:
5631 case LibFunc::floorl:
Bob Wilson874886c2012-08-03 23:29:17 +00005632 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005633 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005634 break;
5635 case LibFunc::nearbyint:
5636 case LibFunc::nearbyintf:
5637 case LibFunc::nearbyintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005638 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005639 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005640 break;
5641 case LibFunc::ceil:
5642 case LibFunc::ceilf:
5643 case LibFunc::ceill:
Bob Wilson874886c2012-08-03 23:29:17 +00005644 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005645 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005646 break;
5647 case LibFunc::rint:
5648 case LibFunc::rintf:
5649 case LibFunc::rintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005650 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005651 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005652 break;
Hal Finkel171817e2013-08-07 22:49:12 +00005653 case LibFunc::round:
5654 case LibFunc::roundf:
5655 case LibFunc::roundl:
5656 if (visitUnaryFloatCall(I, ISD::FROUND))
5657 return;
5658 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005659 case LibFunc::trunc:
5660 case LibFunc::truncf:
5661 case LibFunc::truncl:
Bob Wilson874886c2012-08-03 23:29:17 +00005662 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005663 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005664 break;
5665 case LibFunc::log2:
5666 case LibFunc::log2f:
5667 case LibFunc::log2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005668 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005669 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005670 break;
5671 case LibFunc::exp2:
5672 case LibFunc::exp2f:
5673 case LibFunc::exp2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005674 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005675 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005676 break;
5677 case LibFunc::memcmp:
Chris Lattner1a32ede2009-12-24 00:37:38 +00005678 if (visitMemCmpCall(I))
5679 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005680 break;
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005681 case LibFunc::memchr:
5682 if (visitMemChrCall(I))
5683 return;
5684 break;
Richard Sandifordbb83a502013-08-16 11:29:37 +00005685 case LibFunc::strcpy:
5686 if (visitStrCpyCall(I, false))
5687 return;
5688 break;
5689 case LibFunc::stpcpy:
5690 if (visitStrCpyCall(I, true))
5691 return;
5692 break;
Richard Sandifordca232712013-08-16 11:21:54 +00005693 case LibFunc::strcmp:
5694 if (visitStrCmpCall(I))
5695 return;
5696 break;
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005697 case LibFunc::strlen:
5698 if (visitStrLenCall(I))
5699 return;
5700 break;
5701 case LibFunc::strnlen:
5702 if (visitStrNLenCall(I))
5703 return;
5704 break;
Dan Gohman575fad32008-09-03 16:12:24 +00005705 }
5706 }
Dan Gohman575fad32008-09-03 16:12:24 +00005707 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005708
Dan Gohman575fad32008-09-03 16:12:24 +00005709 SDValue Callee;
5710 if (!RenameFn)
Gabor Greifeba0be72010-06-25 09:38:13 +00005711 Callee = getValue(I.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00005712 else
Mehdi Amini44ede332015-07-09 02:09:04 +00005713 Callee = DAG.getExternalSymbol(
5714 RenameFn,
5715 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()));
Dan Gohman575fad32008-09-03 16:12:24 +00005716
Bill Wendling0602f392009-12-23 01:28:19 +00005717 // Check if we can potentially perform a tail call. More detailed checking is
5718 // be done within LowerCallTo, after more information about the call is known.
Evan Chengc35b5a12010-01-26 23:13:04 +00005719 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohman575fad32008-09-03 16:12:24 +00005720}
5721
Benjamin Kramer355ce072011-03-26 16:35:10 +00005722namespace {
Dan Gohman4db93c92010-05-29 17:53:24 +00005723
Dan Gohman575fad32008-09-03 16:12:24 +00005724/// AsmOperandInfo - This contains information for each constraint that we are
5725/// lowering.
Benjamin Kramer355ce072011-03-26 16:35:10 +00005726class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetd1e179d2009-02-14 16:06:42 +00005727public:
Dan Gohman575fad32008-09-03 16:12:24 +00005728 /// CallOperand - If this is the result output operand or a clobber
5729 /// this is null, otherwise it is the incoming operand to the CallInst.
5730 /// This gets modified as the asm is processed.
5731 SDValue CallOperand;
5732
5733 /// AssignedRegs - If this is a register or register class operand, this
5734 /// contains the set of register corresponding to the operand.
5735 RegsForValue AssignedRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005736
John Thompson1094c802010-09-13 18:15:37 +00005737 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Craig Topperc0196b12014-04-14 00:51:57 +00005738 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) {
Dan Gohman575fad32008-09-03 16:12:24 +00005739 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005740
Owen Anderson53aa7a92009-08-10 22:56:29 +00005741 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner3b1833c2008-10-17 17:05:25 +00005742 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson9f944592009-08-11 20:47:22 +00005743 /// MVT::Other.
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00005744 EVT getCallOperandValEVT(LLVMContext &Context, const TargetLowering &TLI,
5745 const DataLayout &DL) const {
Craig Topperc0196b12014-04-14 00:51:57 +00005746 if (!CallOperandVal) return MVT::Other;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005747
Chris Lattner3b1833c2008-10-17 17:05:25 +00005748 if (isa<BasicBlock>(CallOperandVal))
Mehdi Amini44ede332015-07-09 02:09:04 +00005749 return TLI.getPointerTy(DL);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005750
Chris Lattner229907c2011-07-18 04:54:35 +00005751 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005752
Eric Christopher44804282011-05-09 20:04:43 +00005753 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner3b1833c2008-10-17 17:05:25 +00005754 // If this is an indirect operand, the operand is a pointer to the
5755 // accessed type.
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005756 if (isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00005757 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005758 if (!PtrTy)
Chris Lattner2104b8d2010-04-07 22:58:41 +00005759 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005760 OpTy = PtrTy->getElementType();
5761 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005762
Eric Christopher44804282011-05-09 20:04:43 +00005763 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00005764 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00005765 if (STy->getNumElements() == 1)
5766 OpTy = STy->getElementType(0);
5767
Chris Lattner3b1833c2008-10-17 17:05:25 +00005768 // If OpTy is not a single value, it may be a struct/union that we
5769 // can tile with integers.
5770 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00005771 unsigned BitSize = DL.getTypeSizeInBits(OpTy);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005772 switch (BitSize) {
5773 default: break;
5774 case 1:
5775 case 8:
5776 case 16:
5777 case 32:
5778 case 64:
Chris Lattneraadf7412008-10-17 19:59:51 +00005779 case 128:
Owen Anderson55f1c092009-08-13 21:58:54 +00005780 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005781 break;
5782 }
5783 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005784
Mehdi Amini44ede332015-07-09 02:09:04 +00005785 return TLI.getValueType(DL, OpTy, true);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005786 }
Dan Gohman575fad32008-09-03 16:12:24 +00005787};
Dan Gohman4db93c92010-05-29 17:53:24 +00005788
John Thompsone8360b72010-10-29 17:29:13 +00005789typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5790
Benjamin Kramer355ce072011-03-26 16:35:10 +00005791} // end anonymous namespace
Dan Gohman575fad32008-09-03 16:12:24 +00005792
Dan Gohman575fad32008-09-03 16:12:24 +00005793/// GetRegistersForValue - Assign registers (virtual or physical) for the
5794/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson1c00b692009-12-17 05:07:36 +00005795/// register allocator to handle the assignment process. However, if the asm
5796/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohman575fad32008-09-03 16:12:24 +00005797/// allocation. This produces generally horrible, but correct, code.
5798///
5799/// OpInfo describes the operand.
Dan Gohman575fad32008-09-03 16:12:24 +00005800///
Benjamin Kramer355ce072011-03-26 16:35:10 +00005801static void GetRegistersForValue(SelectionDAG &DAG,
5802 const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005803 SDLoc DL,
Benjamin Kramer6fe3e3d2012-02-24 14:01:17 +00005804 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00005805 LLVMContext &Context = *DAG.getContext();
Owen Anderson117c9e82009-08-12 00:36:31 +00005806
Dan Gohman575fad32008-09-03 16:12:24 +00005807 MachineFunction &MF = DAG.getMachineFunction();
5808 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005809
Dan Gohman575fad32008-09-03 16:12:24 +00005810 // If this is a constraint for a single physreg, or a constraint for a
5811 // register class, find it.
Eric Christopher11e4df72015-02-26 22:38:43 +00005812 std::pair<unsigned, const TargetRegisterClass *> PhysReg =
5813 TLI.getRegForInlineAsmConstraint(MF.getSubtarget().getRegisterInfo(),
5814 OpInfo.ConstraintCode,
5815 OpInfo.ConstraintVT);
Dan Gohman575fad32008-09-03 16:12:24 +00005816
5817 unsigned NumRegs = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00005818 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner4396e0d2008-10-21 00:45:36 +00005819 // If this is a FP input in an integer register (or visa versa) insert a bit
5820 // cast of the input value. More generally, handle any case where the input
5821 // value disagrees with the register class we plan to stick this in.
5822 if (OpInfo.Type == InlineAsm::isInput &&
5823 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005824 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner4396e0d2008-10-21 00:45:36 +00005825 // types are identical size, use a bitcast to convert (e.g. two differing
5826 // vector types).
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005827 MVT RegVT = *PhysReg.second->vt_begin();
Kevin Qin275ce912014-03-21 02:14:50 +00005828 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00005829 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00005830 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005831 OpInfo.ConstraintVT = RegVT;
5832 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5833 // If the input is a FP value and we want it in FP registers, do a
5834 // bitcast to the corresponding integer type. This turns an f64 value
5835 // into i64, which can be passed with two i32 values on a 32-bit
5836 // machine.
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005837 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer355ce072011-03-26 16:35:10 +00005838 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00005839 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005840 OpInfo.ConstraintVT = RegVT;
5841 }
5842 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005843
Owen Anderson117c9e82009-08-12 00:36:31 +00005844 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005845 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005846
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005847 MVT RegVT;
Owen Anderson53aa7a92009-08-10 22:56:29 +00005848 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohman575fad32008-09-03 16:12:24 +00005849
5850 // If this is a constraint for a specific physical register, like {r17},
5851 // assign it now.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005852 if (unsigned AssignedReg = PhysReg.first) {
5853 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson9f944592009-08-11 20:47:22 +00005854 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnerc35847e2009-03-24 15:27:37 +00005855 ValueVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005856
Dan Gohman575fad32008-09-03 16:12:24 +00005857 // Get the actual register value type. This is important, because the user
5858 // may have asked for (e.g.) the AX register in i32 type. We need to
5859 // remember that AX is actually i16 to get the right extension.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005860 RegVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005861
Dan Gohman575fad32008-09-03 16:12:24 +00005862 // This is a explicit reference to a physical register.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005863 Regs.push_back(AssignedReg);
Dan Gohman575fad32008-09-03 16:12:24 +00005864
5865 // If this is an expanded reference, add the rest of the regs to Regs.
5866 if (NumRegs != 1) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00005867 TargetRegisterClass::iterator I = RC->begin();
5868 for (; *I != AssignedReg; ++I)
5869 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005870
Dan Gohman575fad32008-09-03 16:12:24 +00005871 // Already added the first reg.
5872 --NumRegs; ++I;
5873 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00005874 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohman575fad32008-09-03 16:12:24 +00005875 Regs.push_back(*I);
5876 }
5877 }
Bill Wendlingac087582009-12-22 01:25:10 +00005878
Dan Gohmand16aa542010-05-29 17:03:36 +00005879 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohman575fad32008-09-03 16:12:24 +00005880 return;
5881 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005882
Dan Gohman575fad32008-09-03 16:12:24 +00005883 // Otherwise, if this was a reference to an LLVM register class, create vregs
5884 // for this reference.
Chris Lattner42eceb32009-03-24 15:25:07 +00005885 if (const TargetRegisterClass *RC = PhysReg.second) {
5886 RegVT = *RC->vt_begin();
Owen Anderson9f944592009-08-11 20:47:22 +00005887 if (OpInfo.ConstraintVT == MVT::Other)
Evan Cheng968c3b02009-03-23 08:01:15 +00005888 ValueVT = RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +00005889
Evan Cheng968c3b02009-03-23 08:01:15 +00005890 // Create the appropriate number of virtual registers.
5891 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5892 for (; NumRegs; --NumRegs)
Chris Lattner42eceb32009-03-24 15:25:07 +00005893 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005894
Dan Gohmand16aa542010-05-29 17:03:36 +00005895 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Cheng968c3b02009-03-23 08:01:15 +00005896 return;
Dan Gohman575fad32008-09-03 16:12:24 +00005897 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005898
Dan Gohman575fad32008-09-03 16:12:24 +00005899 // Otherwise, we couldn't allocate enough registers for this.
5900}
5901
Dan Gohman575fad32008-09-03 16:12:24 +00005902/// visitInlineAsm - Handle a call to an InlineAsm object.
5903///
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005904void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5905 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00005906
5907 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00005908 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005909
Eric Christopher58a24612014-10-08 09:50:54 +00005910 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00005911 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(
5912 DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), CS);
Evan Chengd26fc5e2011-05-06 20:52:23 +00005913
John Thompson1094c802010-09-13 18:15:37 +00005914 bool hasMemory = false;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005915
Dan Gohman575fad32008-09-03 16:12:24 +00005916 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5917 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompson1094c802010-09-13 18:15:37 +00005918 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5919 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohman575fad32008-09-03 16:12:24 +00005920 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005921
Patrik Hagglundf9934612012-12-19 15:19:11 +00005922 MVT OpVT = MVT::Other;
Dan Gohman575fad32008-09-03 16:12:24 +00005923
5924 // Compute the value type for each operand.
5925 switch (OpInfo.Type) {
5926 case InlineAsm::isOutput:
5927 // Indirect outputs just consume an argument.
5928 if (OpInfo.isIndirect) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005929 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00005930 break;
5931 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005932
Dan Gohman575fad32008-09-03 16:12:24 +00005933 // The return value of the call is this value. As such, there is no
5934 // corresponding argument.
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00005935 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00005936 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Mehdi Amini44ede332015-07-09 02:09:04 +00005937 OpVT = TLI.getSimpleValueType(DAG.getDataLayout(),
5938 STy->getElementType(ResNo));
Dan Gohman575fad32008-09-03 16:12:24 +00005939 } else {
5940 assert(ResNo == 0 && "Asm only has one result!");
Mehdi Amini44ede332015-07-09 02:09:04 +00005941 OpVT = TLI.getSimpleValueType(DAG.getDataLayout(), CS.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00005942 }
5943 ++ResNo;
5944 break;
5945 case InlineAsm::isInput:
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005946 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00005947 break;
5948 case InlineAsm::isClobber:
5949 // Nothing to do.
5950 break;
5951 }
5952
5953 // If this is an input or an indirect output, process the call argument.
5954 // BasicBlocks are labels, currently appearing only in asm's.
5955 if (OpInfo.CallOperandVal) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005956 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00005957 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005958 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00005959 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohman575fad32008-09-03 16:12:24 +00005960 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005961
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00005962 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI,
5963 DAG.getDataLayout()).getSimpleVT();
Dan Gohman575fad32008-09-03 16:12:24 +00005964 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005965
Dan Gohman575fad32008-09-03 16:12:24 +00005966 OpInfo.ConstraintVT = OpVT;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005967
John Thompson1094c802010-09-13 18:15:37 +00005968 // Indirect operand accesses access memory.
5969 if (OpInfo.isIndirect)
5970 hasMemory = true;
5971 else {
5972 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00005973 TargetLowering::ConstraintType
Eric Christopher58a24612014-10-08 09:50:54 +00005974 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompson1094c802010-09-13 18:15:37 +00005975 if (CType == TargetLowering::C_Memory) {
5976 hasMemory = true;
5977 break;
5978 }
5979 }
5980 }
Chris Lattner160e8ab2008-10-18 18:49:30 +00005981 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005982
John Thompson1094c802010-09-13 18:15:37 +00005983 SDValue Chain, Flag;
5984
5985 // We won't need to flush pending loads if this asm doesn't touch
5986 // memory and is nonvolatile.
5987 if (hasMemory || IA->hasSideEffects())
5988 Chain = getRoot();
5989 else
5990 Chain = DAG.getRoot();
5991
Chris Lattner160e8ab2008-10-18 18:49:30 +00005992 // Second pass over the constraints: compute which constraint option to use
5993 // and assign registers to constraints that want a specific physreg.
John Thompson1094c802010-09-13 18:15:37 +00005994 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner160e8ab2008-10-18 18:49:30 +00005995 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005996
John Thompson8118ef82010-09-24 22:24:05 +00005997 // If this is an output operand with a matching input operand, look up the
5998 // matching input. If their types mismatch, e.g. one is an integer, the
5999 // other is floating point, or their sizes are different, flag it as an
6000 // error.
6001 if (OpInfo.hasMatchingInput()) {
6002 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006003
John Thompson8118ef82010-09-24 22:24:05 +00006004 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher11e4df72015-02-26 22:38:43 +00006005 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
6006 std::pair<unsigned, const TargetRegisterClass *> MatchRC =
6007 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
6008 OpInfo.ConstraintVT);
6009 std::pair<unsigned, const TargetRegisterClass *> InputRC =
6010 TLI.getRegForInlineAsmConstraint(TRI, Input.ConstraintCode,
6011 Input.ConstraintVT);
John Thompson8118ef82010-09-24 22:24:05 +00006012 if ((OpInfo.ConstraintVT.isInteger() !=
6013 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00006014 (MatchRC.second != InputRC.second)) {
John Thompson8118ef82010-09-24 22:24:05 +00006015 report_fatal_error("Unsupported asm: input constraint"
6016 " with a matching output constraint of"
6017 " incompatible type!");
6018 }
6019 Input.ConstraintVT = OpInfo.ConstraintVT;
6020 }
6021 }
6022
Dan Gohman575fad32008-09-03 16:12:24 +00006023 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006024 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohman575fad32008-09-03 16:12:24 +00006025
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006026 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6027 OpInfo.Type == InlineAsm::isClobber)
6028 continue;
6029
Dan Gohman575fad32008-09-03 16:12:24 +00006030 // If this is a memory input, and if the operand is not indirect, do what we
6031 // need to to provide an address for the memory input.
6032 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6033 !OpInfo.isIndirect) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006034 assert((OpInfo.isMultipleAlternative ||
6035 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00006036 "Can only indirectify direct input operands!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006037
Dan Gohman575fad32008-09-03 16:12:24 +00006038 // Memory operands really want the address of the value. If we don't have
6039 // an indirect input, put it in the constpool if we can, otherwise spill
6040 // it to a stack slot.
Eric Christopherfbff0e42011-06-03 17:21:23 +00006041 // TODO: This isn't quite right. We need to handle these according to
6042 // the addressing mode that the constraint wants. Also, this may take
6043 // an additional register for the computation and we don't want that
6044 // either.
Eric Christopher0713a9d2011-06-08 23:55:35 +00006045
Dan Gohman575fad32008-09-03 16:12:24 +00006046 // If the operand is a float, integer, or vector constant, spill to a
6047 // constant pool entry to get its address.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006048 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohman575fad32008-09-03 16:12:24 +00006049 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattner0256be92012-01-27 03:08:05 +00006050 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Mehdi Amini44ede332015-07-09 02:09:04 +00006051 OpInfo.CallOperand = DAG.getConstantPool(
6052 cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout()));
Dan Gohman575fad32008-09-03 16:12:24 +00006053 } else {
6054 // Otherwise, create a stack slot and emit a store to it before the
6055 // asm.
Chris Lattner229907c2011-07-18 04:54:35 +00006056 Type *Ty = OpVal->getType();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00006057 auto &DL = DAG.getDataLayout();
6058 uint64_t TySize = DL.getTypeAllocSize(Ty);
6059 unsigned Align = DL.getPrefTypeAlignment(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00006060 MachineFunction &MF = DAG.getMachineFunction();
David Greene1fbe0542009-11-12 20:49:22 +00006061 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Mehdi Amini44ede332015-07-09 02:09:04 +00006062 SDValue StackSlot =
6063 DAG.getFrameIndex(SSFI, TLI.getPointerTy(DAG.getDataLayout()));
Andrew Trickef9de2a2013-05-25 02:42:55 +00006064 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattner1ffcf522010-09-21 16:36:31 +00006065 OpInfo.CallOperand, StackSlot,
6066 MachinePointerInfo::getFixedStack(SSFI),
David Greene39c6d012010-02-15 17:00:31 +00006067 false, false, 0);
Dan Gohman575fad32008-09-03 16:12:24 +00006068 OpInfo.CallOperand = StackSlot;
6069 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006070
Dan Gohman575fad32008-09-03 16:12:24 +00006071 // There is no longer a Value* corresponding to this operand.
Craig Topperc0196b12014-04-14 00:51:57 +00006072 OpInfo.CallOperandVal = nullptr;
Bill Wendlingac087582009-12-22 01:25:10 +00006073
Dan Gohman575fad32008-09-03 16:12:24 +00006074 // It is now an indirect operand.
6075 OpInfo.isIndirect = true;
6076 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006077
Dan Gohman575fad32008-09-03 16:12:24 +00006078 // If this constraint is for a specific register, allocate it before
6079 // anything else.
6080 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Eric Christopher58a24612014-10-08 09:50:54 +00006081 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Dan Gohman575fad32008-09-03 16:12:24 +00006082 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006083
Dan Gohman575fad32008-09-03 16:12:24 +00006084 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattneref890172008-10-17 16:21:11 +00006085 // to register class operands.
Dan Gohman575fad32008-09-03 16:12:24 +00006086 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6087 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006088
Dan Gohman575fad32008-09-03 16:12:24 +00006089 // C_Register operands have already been allocated, Other/Memory don't need
6090 // to be.
6091 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Eric Christopher58a24612014-10-08 09:50:54 +00006092 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006093 }
6094
Dan Gohman575fad32008-09-03 16:12:24 +00006095 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6096 std::vector<SDValue> AsmNodeOperands;
6097 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
Mehdi Amini44ede332015-07-09 02:09:04 +00006098 AsmNodeOperands.push_back(DAG.getTargetExternalSymbol(
6099 IA->getAsmString().c_str(), TLI.getPointerTy(DAG.getDataLayout())));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006100
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006101 // If we have a !srcloc metadata node associated with it, we want to attach
6102 // this to the ultimately generated inline asm machineinstr. To do this, we
6103 // pass in the third operand as this (potentially null) inline asm MDNode.
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00006104 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006105 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006106
Chad Rosier9e1274f2012-10-30 19:11:54 +00006107 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6108 // bits as operand 3.
Evan Cheng6eb516d2011-01-07 23:50:32 +00006109 unsigned ExtraInfo = 0;
6110 if (IA->hasSideEffects())
6111 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6112 if (IA->isAlignStack())
6113 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosiercbd2a192012-09-05 22:17:43 +00006114 // Set the asm dialect.
Chad Rosiere53314f2012-09-05 22:40:13 +00006115 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier9e1274f2012-10-30 19:11:54 +00006116
6117 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6118 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6119 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6120
6121 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006122 TLI.ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier9e1274f2012-10-30 19:11:54 +00006123
Chad Rosier86f60502012-10-30 20:01:12 +00006124 // Ideally, we would only check against memory constraints. However, the
6125 // meaning of an other constraint can be target-specific and we can't easily
6126 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6127 // for other constriants as well.
Chad Rosier9e1274f2012-10-30 19:11:54 +00006128 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6129 OpInfo.ConstraintType == TargetLowering::C_Other) {
6130 if (OpInfo.Type == InlineAsm::isInput)
6131 ExtraInfo |= InlineAsm::Extra_MayLoad;
6132 else if (OpInfo.Type == InlineAsm::isOutput)
6133 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006134 else if (OpInfo.Type == InlineAsm::isClobber)
6135 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier9e1274f2012-10-30 19:11:54 +00006136 }
6137 }
6138
Mehdi Amini44ede332015-07-09 02:09:04 +00006139 AsmNodeOperands.push_back(DAG.getTargetConstant(
6140 ExtraInfo, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006141
Dan Gohman575fad32008-09-03 16:12:24 +00006142 // Loop over all of the inputs, copying the operand values into the
6143 // appropriate registers and processing the output regs.
6144 RegsForValue RetValRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006145
Dan Gohman575fad32008-09-03 16:12:24 +00006146 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6147 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006148
Dan Gohman575fad32008-09-03 16:12:24 +00006149 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6150 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6151
6152 switch (OpInfo.Type) {
6153 case InlineAsm::isOutput: {
6154 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6155 OpInfo.ConstraintType != TargetLowering::C_Register) {
6156 // Memory output, or 'other' output (e.g. 'X' constraint).
6157 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6158
Daniel Sanders60f1db02015-03-13 12:45:09 +00006159 unsigned ConstraintID =
6160 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
6161 assert(ConstraintID != InlineAsm::Constraint_Unknown &&
6162 "Failed to convert memory constraint code to constraint id.");
6163
Dan Gohman575fad32008-09-03 16:12:24 +00006164 // Add information to the INLINEASM node to know about this output.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006165 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Daniel Sanders60f1db02015-03-13 12:45:09 +00006166 OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006167 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(),
6168 MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00006169 AsmNodeOperands.push_back(OpInfo.CallOperand);
6170 break;
6171 }
6172
6173 // Otherwise, this is a register or register class output.
6174
6175 // Copy the output from the appropriate register. Find a register that
6176 // we can use.
Chris Lattner6b77a072012-01-03 23:51:01 +00006177 if (OpInfo.AssignedRegs.Regs.empty()) {
6178 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006179 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006180 "couldn't allocate output register for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006181 Twine(OpInfo.ConstraintCode) + "'");
6182 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006183 }
Dan Gohman575fad32008-09-03 16:12:24 +00006184
6185 // If this is an indirect operand, store through the pointer after the
6186 // asm.
6187 if (OpInfo.isIndirect) {
6188 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6189 OpInfo.CallOperandVal));
6190 } else {
6191 // This is the result value of the call.
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00006192 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohman575fad32008-09-03 16:12:24 +00006193 // Concatenate this output onto the outputs list.
6194 RetValRegs.append(OpInfo.AssignedRegs);
6195 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006196
Dan Gohman575fad32008-09-03 16:12:24 +00006197 // Add information to the INLINEASM node to know that this register is
6198 // set.
Eric Christopher029af152013-07-30 22:50:44 +00006199 OpInfo.AssignedRegs
6200 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6201 ? InlineAsm::Kind_RegDefEarlyClobber
6202 : InlineAsm::Kind_RegDef,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006203 false, 0, getCurSDLoc(), DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006204 break;
6205 }
6206 case InlineAsm::isInput: {
6207 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006208
Chris Lattner860df6e2008-10-17 16:47:46 +00006209 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohman575fad32008-09-03 16:12:24 +00006210 // If this is required to match an output register we have already set,
6211 // just use its register.
Chris Lattneref890172008-10-17 16:21:11 +00006212 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006213
Dan Gohman575fad32008-09-03 16:12:24 +00006214 // Scan until we find the definition we already emitted of this operand.
6215 // When we find it, create a RegsForValue operand.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006216 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohman575fad32008-09-03 16:12:24 +00006217 for (; OperandNo; --OperandNo) {
6218 // Advance to the next operand.
Evan Cheng2e559232009-03-20 18:03:34 +00006219 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006220 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006221 assert((InlineAsm::isRegDefKind(OpFlag) ||
6222 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6223 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng2e559232009-03-20 18:03:34 +00006224 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohman575fad32008-09-03 16:12:24 +00006225 }
6226
Evan Cheng2e559232009-03-20 18:03:34 +00006227 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006228 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006229 if (InlineAsm::isRegDefKind(OpFlag) ||
6230 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng2e559232009-03-20 18:03:34 +00006231 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner3c65a832010-04-08 00:09:16 +00006232 if (OpInfo.isIndirect) {
6233 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman7c0303a2010-04-19 22:41:47 +00006234 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006235 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6236 " don't know how to handle tied "
6237 "indirect register inputs");
6238 return;
Chris Lattner3c65a832010-04-08 00:09:16 +00006239 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006240
Dan Gohman575fad32008-09-03 16:12:24 +00006241 RegsForValue MatchedRegs;
Dan Gohman575fad32008-09-03 16:12:24 +00006242 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00006243 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Cheng968c3b02009-03-23 08:01:15 +00006244 MatchedRegs.RegVTs.push_back(RegVT);
6245 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng2e559232009-03-20 18:03:34 +00006246 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier108d5a62013-04-24 22:53:10 +00006247 i != e; ++i) {
Eric Christopher58a24612014-10-08 09:50:54 +00006248 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT))
Chad Rosier108d5a62013-04-24 22:53:10 +00006249 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6250 else {
6251 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006252 Ctx.emitError(CS.getInstruction(),
6253 "inline asm error: This value"
Chad Rosier108d5a62013-04-24 22:53:10 +00006254 " type register class is not natively supported!");
Eric Christophere6656ac2013-07-31 01:26:24 +00006255 return;
Chad Rosier108d5a62013-04-24 22:53:10 +00006256 }
6257 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006258 SDLoc dl = getCurSDLoc();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006259 // Use the produced MatchedRegs object to
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006260 MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl,
Bill Wendling5def8912012-09-26 06:16:18 +00006261 Chain, &Flag, CS.getInstruction());
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006262 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006263 true, OpInfo.getMatchedOperand(), dl,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006264 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006265 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006266 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006267
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006268 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6269 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6270 "Unexpected number of operands");
6271 // Add information to the INLINEASM node to know about this input.
6272 // See InlineAsm.h isUseOperandTiedToDef.
Daniel Sanders60f1db02015-03-13 12:45:09 +00006273 OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag);
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006274 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6275 OpInfo.getMatchedOperand());
Mehdi Amini44ede332015-07-09 02:09:04 +00006276 AsmNodeOperands.push_back(DAG.getTargetConstant(
6277 OpFlag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006278 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6279 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006280 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006281
Dale Johannesencaca5482010-07-13 20:17:05 +00006282 // Treat indirect 'X' constraint as memory.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006283 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6284 OpInfo.isIndirect)
Dale Johannesencaca5482010-07-13 20:17:05 +00006285 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006286
Dale Johannesencaca5482010-07-13 20:17:05 +00006287 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohman575fad32008-09-03 16:12:24 +00006288 std::vector<SDValue> Ops;
Eric Christopher58a24612014-10-08 09:50:54 +00006289 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006290 Ops, DAG);
Chris Lattner6b77a072012-01-03 23:51:01 +00006291 if (Ops.empty()) {
6292 LLVMContext &Ctx = *DAG.getContext();
6293 Ctx.emitError(CS.getInstruction(),
6294 "invalid operand for inline asm constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006295 Twine(OpInfo.ConstraintCode) + "'");
6296 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006297 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006298
Dan Gohman575fad32008-09-03 16:12:24 +00006299 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006300 unsigned ResOpType =
6301 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mehdi Amini44ede332015-07-09 02:09:04 +00006302 AsmNodeOperands.push_back(DAG.getTargetConstant(
6303 ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
Dan Gohman575fad32008-09-03 16:12:24 +00006304 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6305 break;
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006306 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006307
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006308 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohman575fad32008-09-03 16:12:24 +00006309 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Mehdi Amini44ede332015-07-09 02:09:04 +00006310 assert(InOperandVal.getValueType() ==
6311 TLI.getPointerTy(DAG.getDataLayout()) &&
Dan Gohman575fad32008-09-03 16:12:24 +00006312 "Memory operands expect pointer values");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006313
Daniel Sanders60f1db02015-03-13 12:45:09 +00006314 unsigned ConstraintID =
6315 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
6316 assert(ConstraintID != InlineAsm::Constraint_Unknown &&
6317 "Failed to convert memory constraint code to constraint id.");
6318
Dan Gohman575fad32008-09-03 16:12:24 +00006319 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006320 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Daniel Sanders60f1db02015-03-13 12:45:09 +00006321 ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006322 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
6323 getCurSDLoc(),
6324 MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00006325 AsmNodeOperands.push_back(InOperandVal);
6326 break;
6327 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006328
Dan Gohman575fad32008-09-03 16:12:24 +00006329 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6330 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6331 "Unknown constraint type!");
Eric Christopherdd8638f2012-07-02 21:16:43 +00006332
6333 // TODO: Support this.
6334 if (OpInfo.isIndirect) {
6335 LLVMContext &Ctx = *DAG.getContext();
6336 Ctx.emitError(CS.getInstruction(),
6337 "Don't know how to handle indirect register inputs yet "
Eric Christophere6656ac2013-07-31 01:26:24 +00006338 "for constraint '" +
6339 Twine(OpInfo.ConstraintCode) + "'");
6340 return;
Eric Christopherdd8638f2012-07-02 21:16:43 +00006341 }
Dan Gohman575fad32008-09-03 16:12:24 +00006342
6343 // Copy the input into the appropriate registers.
Chris Lattner6b77a072012-01-03 23:51:01 +00006344 if (OpInfo.AssignedRegs.Regs.empty()) {
6345 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006346 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006347 "couldn't allocate input reg for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006348 Twine(OpInfo.ConstraintCode) + "'");
6349 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006350 }
Dan Gohman575fad32008-09-03 16:12:24 +00006351
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006352 SDLoc dl = getCurSDLoc();
6353
6354 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl,
Bill Wendling5def8912012-09-26 06:16:18 +00006355 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006356
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006357 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006358 dl, DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006359 break;
6360 }
6361 case InlineAsm::isClobber: {
6362 // Add the clobbered value to the operand list, so that the register
6363 // allocator is aware that the physreg got clobbered.
6364 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00006365 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006366 false, 0, getCurSDLoc(), DAG,
Bill Wendlingac087582009-12-22 01:25:10 +00006367 AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006368 break;
6369 }
6370 }
6371 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006372
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006373 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006374 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohman575fad32008-09-03 16:12:24 +00006375 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006376
Andrew Trickef9de2a2013-05-25 02:42:55 +00006377 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00006378 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006379 Flag = Chain.getValue(1);
6380
6381 // If this asm returns a register value, copy the result from that register
6382 // and set it as the value of the call.
6383 if (!RetValRegs.Regs.empty()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006384 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006385 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006386
Chris Lattner160e8ab2008-10-18 18:49:30 +00006387 // FIXME: Why don't we do this for inline asms with MRVs?
6388 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00006389 EVT ResultType = TLI.getValueType(DAG.getDataLayout(), CS.getType());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006390
Chris Lattner160e8ab2008-10-18 18:49:30 +00006391 // If any of the results of the inline asm is a vector, it may have the
6392 // wrong width/num elts. This can happen for register classes that can
6393 // contain multiple different value types. The preg or vreg allocated may
6394 // not have the same VT as was expected. Convert it to the right type
6395 // with bit_convert.
6396 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006397 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00006398 ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006399
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006400 } else if (ResultType != Val.getValueType() &&
Chris Lattner160e8ab2008-10-18 18:49:30 +00006401 ResultType.isInteger() && Val.getValueType().isInteger()) {
6402 // If a result value was tied to an input value, the computed result may
6403 // have a wider width than the expected result. Extract the relevant
6404 // portion.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006405 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006406 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006407
Chris Lattner160e8ab2008-10-18 18:49:30 +00006408 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner052092b2008-10-17 17:52:49 +00006409 }
Dan Gohman6de25562008-10-18 01:03:45 +00006410
Dan Gohman575fad32008-09-03 16:12:24 +00006411 setValue(CS.getInstruction(), Val);
Dale Johannesen83593f42009-04-14 00:56:56 +00006412 // Don't need to use this as a chain in this case.
6413 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6414 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006415 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006416
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006417 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006418
Dan Gohman575fad32008-09-03 16:12:24 +00006419 // Process indirect outputs, first output all of the flagged copies out of
6420 // physregs.
6421 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6422 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006423 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006424 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006425 Chain, &Flag, IA);
Dan Gohman575fad32008-09-03 16:12:24 +00006426 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6427 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006428
Dan Gohman575fad32008-09-03 16:12:24 +00006429 // Emit the non-flagged stores from the physregs.
6430 SmallVector<SDValue, 8> OutChains;
Bill Wendlingac087582009-12-22 01:25:10 +00006431 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006432 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingac087582009-12-22 01:25:10 +00006433 StoresToEmit[i].first,
6434 getValue(StoresToEmit[i].second),
Chris Lattnera4f19972010-09-21 18:58:22 +00006435 MachinePointerInfo(StoresToEmit[i].second),
David Greene39c6d012010-02-15 17:00:31 +00006436 false, false, 0);
Bill Wendlingac087582009-12-22 01:25:10 +00006437 OutChains.push_back(Val);
Bill Wendlingac087582009-12-22 01:25:10 +00006438 }
6439
Dan Gohman575fad32008-09-03 16:12:24 +00006440 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00006441 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
Bill Wendlingac087582009-12-22 01:25:10 +00006442
Dan Gohman575fad32008-09-03 16:12:24 +00006443 DAG.setRoot(Chain);
6444}
6445
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006446void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006447 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006448 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006449 getValue(I.getArgOperand(0)),
6450 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006451}
6452
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006453void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00006454 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00006455 const DataLayout &DL = DAG.getDataLayout();
Mehdi Amini44ede332015-07-09 02:09:04 +00006456 SDValue V = DAG.getVAArg(TLI.getValueType(DAG.getDataLayout(), I.getType()),
6457 getCurSDLoc(), getRoot(), getValue(I.getOperand(0)),
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00006458 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola5f57f462014-02-21 18:34:28 +00006459 DL.getABITypeAlignment(I.getType()));
Dan Gohman575fad32008-09-03 16:12:24 +00006460 setValue(&I, V);
6461 DAG.setRoot(V.getValue(1));
6462}
6463
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006464void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006465 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006466 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006467 getValue(I.getArgOperand(0)),
6468 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006469}
6470
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006471void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006472 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006473 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006474 getValue(I.getArgOperand(0)),
6475 getValue(I.getArgOperand(1)),
6476 DAG.getSrcValue(I.getArgOperand(0)),
6477 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00006478}
6479
Andrew Trick74f4c742013-10-31 17:18:24 +00006480/// \brief Lower an argument list according to the target calling convention.
6481///
6482/// \return A tuple of <return-value, token-chain>
6483///
6484/// This is a helper for lowering intrinsics that follow a target calling
6485/// convention or require stack pointer adjustment. Only a subset of the
6486/// intrinsic's operands need to participate in the calling convention.
6487std::pair<SDValue, SDValue>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006488SelectionDAGBuilder::lowerCallOperands(ImmutableCallSite CS, unsigned ArgIdx,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006489 unsigned NumArgs, SDValue Callee,
Sanjoy Das84153c42015-05-05 23:06:52 +00006490 Type *ReturnTy,
Hal Finkel0ad96c82015-01-13 17:48:04 +00006491 MachineBasicBlock *LandingPad,
6492 bool IsPatchPoint) {
Andrew Trick74f4c742013-10-31 17:18:24 +00006493 TargetLowering::ArgListTy Args;
6494 Args.reserve(NumArgs);
6495
6496 // Populate the argument list.
6497 // Attributes for args start at offset 1, after the return attribute.
Andrew Trick74f4c742013-10-31 17:18:24 +00006498 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6499 ArgI != ArgE; ++ArgI) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006500 const Value *V = CS->getOperand(ArgI);
Andrew Trick74f4c742013-10-31 17:18:24 +00006501
6502 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6503
6504 TargetLowering::ArgListEntry Entry;
6505 Entry.Node = getValue(V);
6506 Entry.Ty = V->getType();
6507 Entry.setAttributes(&CS, AttrI);
6508 Args.push_back(Entry);
6509 }
6510
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006511 TargetLowering::CallLoweringInfo CLI(DAG);
6512 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
Sanjoy Das84153c42015-05-05 23:06:52 +00006513 .setCallee(CS.getCallingConv(), ReturnTy, Callee, std::move(Args), NumArgs)
Hal Finkel0ad96c82015-01-13 17:48:04 +00006514 .setDiscardResult(CS->use_empty()).setIsPatchPoint(IsPatchPoint);
Andrew Trick74f4c742013-10-31 17:18:24 +00006515
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006516 return lowerInvokable(CLI, LandingPad);
Andrew Trick74f4c742013-10-31 17:18:24 +00006517}
6518
Andrew Trick4a1abb72013-11-22 19:07:36 +00006519/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6520/// or patchpoint target node's operand list.
Andrew Trick391dbad2013-11-26 02:03:25 +00006521///
6522/// Constants are converted to TargetConstants purely as an optimization to
6523/// avoid constant materialization and register allocation.
6524///
6525/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
6526/// generate addess computation nodes, and so ExpandISelPseudo can convert the
6527/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
6528/// address materialization and register allocation, but may also be required
6529/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
6530/// alloca in the entry block, then the runtime may assume that the alloca's
6531/// StackMap location can be read immediately after compilation and that the
6532/// location is valid at any point during execution (this is similar to the
6533/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
6534/// only available in a register, then the runtime would need to trap when
6535/// execution reaches the StackMap in order to read the alloca's location.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006536static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006537 SDLoc DL, SmallVectorImpl<SDValue> &Ops,
Andrew Trick4a1abb72013-11-22 19:07:36 +00006538 SelectionDAGBuilder &Builder) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006539 for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) {
6540 SDValue OpVal = Builder.getValue(CS.getArgument(i));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006541 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
6542 Ops.push_back(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006543 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006544 Ops.push_back(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006545 Builder.DAG.getTargetConstant(C->getSExtValue(), DL, MVT::i64));
Andrew Trick391dbad2013-11-26 02:03:25 +00006546 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
6547 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00006548 Ops.push_back(Builder.DAG.getTargetFrameIndex(
6549 FI->getIndex(), TLI.getPointerTy(Builder.DAG.getDataLayout())));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006550 } else
6551 Ops.push_back(OpVal);
6552 }
6553}
6554
Andrew Trick74f4c742013-10-31 17:18:24 +00006555/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
6556void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
6557 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
6558 // [live variables...])
6559
6560 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
6561
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006562 SDValue Chain, InFlag, Callee, NullPtr;
6563 SmallVector<SDValue, 32> Ops;
Andrew Trick74f4c742013-10-31 17:18:24 +00006564
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006565 SDLoc DL = getCurSDLoc();
6566 Callee = getValue(CI.getCalledValue());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006567 NullPtr = DAG.getIntPtrConstant(0, DL, true);
Andrew Trick74f4c742013-10-31 17:18:24 +00006568
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006569 // The stackmap intrinsic only records the live variables (the arguemnts
6570 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
6571 // intrinsic, this won't be lowered to a function call. This means we don't
6572 // have to worry about calling conventions and target specific lowering code.
6573 // Instead we perform the call lowering right here.
6574 //
6575 // chain, flag = CALLSEQ_START(chain, 0)
6576 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
6577 // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
6578 //
6579 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL);
6580 InFlag = Chain.getValue(1);
Andrew Trick74f4c742013-10-31 17:18:24 +00006581
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006582 // Add the <id> and <numBytes> constants.
6583 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6584 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006585 cast<ConstantSDNode>(IDVal)->getZExtValue(), DL, MVT::i64));
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006586 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
6587 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006588 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), DL,
6589 MVT::i32));
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006590
Andrew Trick74f4c742013-10-31 17:18:24 +00006591 // Push live variables for the stack map.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006592 addStackMapLiveVars(&CI, 2, DL, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006593
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006594 // We are not pushing any register mask info here on the operands list,
6595 // because the stackmap doesn't clobber anything.
Andrew Trick74f4c742013-10-31 17:18:24 +00006596
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006597 // Push the chain and the glue flag.
6598 Ops.push_back(Chain);
6599 Ops.push_back(InFlag);
Andrew Trick74f4c742013-10-31 17:18:24 +00006600
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006601 // Create the STACKMAP node.
Andrew Trick74f4c742013-10-31 17:18:24 +00006602 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006603 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
6604 Chain = SDValue(SM, 0);
6605 InFlag = Chain.getValue(1);
Andrew Trick6664df12013-11-05 22:44:04 +00006606
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006607 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
Andrew Trick6664df12013-11-05 22:44:04 +00006608
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006609 // Stackmaps don't generate values, so nothing goes into the NodeMap.
Andrew Trick6664df12013-11-05 22:44:04 +00006610
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006611 // Set the root to the target-lowered call chain.
6612 DAG.setRoot(Chain);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006613
6614 // Inform the Frame Information that we have a stackmap in this function.
6615 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick74f4c742013-10-31 17:18:24 +00006616}
6617
6618/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006619void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS,
6620 MachineBasicBlock *LandingPad) {
Andrew Tricke8cba372013-12-13 18:37:10 +00006621 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick561f2212013-11-14 06:54:10 +00006622 // i32 <numBytes>,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006623 // i8* <target>,
6624 // i32 <numArgs>,
6625 // [Args...],
6626 // [live variables...])
Andrew Trick74f4c742013-10-31 17:18:24 +00006627
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006628 CallingConv::ID CC = CS.getCallingConv();
6629 bool IsAnyRegCC = CC == CallingConv::AnyReg;
6630 bool HasDef = !CS->getType()->isVoidTy();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006631 SDLoc dl = getCurSDLoc();
Lang Hames65613a62015-04-22 06:02:31 +00006632 SDValue Callee = getValue(CS->getOperand(PatchPointOpers::TargetPos));
6633
6634 // Handle immediate and symbolic callees.
6635 if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006636 Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl,
Lang Hames65613a62015-04-22 06:02:31 +00006637 /*isTarget=*/true);
6638 else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee))
6639 Callee = DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(),
6640 SDLoc(SymbolicCallee),
6641 SymbolicCallee->getValueType(0));
Andrew Trick74f4c742013-10-31 17:18:24 +00006642
6643 // Get the real number of arguments participating in the call <numArgs>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006644 SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006645 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick74f4c742013-10-31 17:18:24 +00006646
6647 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006648 // Intrinsics include all meta-operands up to but not including CC.
6649 unsigned NumMetaOpers = PatchPointOpers::CCPos;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006650 assert(CS.arg_size() >= NumMetaOpers + NumArgs &&
Andrew Trick74f4c742013-10-31 17:18:24 +00006651 "Not enough arguments provided to the patchpoint intrinsic");
6652
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006653 // For AnyRegCC the arguments are lowered later on manually.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006654 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
Sanjoy Das84153c42015-05-05 23:06:52 +00006655 Type *ReturnTy =
6656 IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CS->getType();
Andrew Trick74f4c742013-10-31 17:18:24 +00006657 std::pair<SDValue, SDValue> Result =
Sanjoy Das84153c42015-05-05 23:06:52 +00006658 lowerCallOperands(CS, NumMetaOpers, NumCallArgs, Callee, ReturnTy,
Hal Finkel0ad96c82015-01-13 17:48:04 +00006659 LandingPad, true);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006660
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006661 SDNode *CallEnd = Result.second.getNode();
6662 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006663 CallEnd = CallEnd->getOperand(0).getNode();
6664
Andrew Trick74f4c742013-10-31 17:18:24 +00006665 /// Get a call instruction from the call sequence chain.
6666 /// Tail calls are not allowed.
6667 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
6668 "Expected a callseq node.");
6669 SDNode *Call = CallEnd->getOperand(0).getNode();
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006670 bool HasGlue = Call->getGluedNode();
Andrew Trick74f4c742013-10-31 17:18:24 +00006671
6672 // Replace the target specific call node with the patchable intrinsic.
6673 SmallVector<SDValue, 8> Ops;
6674
Andrew Tricka2428e02013-11-22 19:07:33 +00006675 // Add the <id> and <numBytes> constants.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006676 SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006677 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006678 cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64));
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006679 SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006680 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006681 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl,
6682 MVT::i32));
Andrew Tricka2428e02013-11-22 19:07:33 +00006683
Lang Hames65613a62015-04-22 06:02:31 +00006684 // Add the callee.
6685 Ops.push_back(Callee);
Andrew Trick74f4c742013-10-31 17:18:24 +00006686
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006687 // Adjust <numArgs> to account for any arguments that have been passed on the
6688 // stack instead.
Andrew Trick74f4c742013-10-31 17:18:24 +00006689 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006690 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3);
6691 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006692 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006693
6694 // Add the calling convention
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006695 Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006696
6697 // Add the arguments we omitted previously. The register allocator should
6698 // place these in any free register.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006699 if (IsAnyRegCC)
Andrew Tricka2428e02013-11-22 19:07:33 +00006700 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006701 Ops.push_back(getValue(CS.getArgument(i)));
Andrew Trick74f4c742013-10-31 17:18:24 +00006702
Andrew Tricka2428e02013-11-22 19:07:33 +00006703 // Push the arguments from the call instruction up to the register mask.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006704 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1;
Benjamin Kramer6cd780f2015-02-17 15:29:18 +00006705 Ops.append(Call->op_begin() + 2, e);
Andrew Trick74f4c742013-10-31 17:18:24 +00006706
6707 // Push live variables for the stack map.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006708 addStackMapLiveVars(CS, NumMetaOpers + NumArgs, dl, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006709
6710 // Push the register mask info.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006711 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00006712 Ops.push_back(*(Call->op_end()-2));
6713 else
6714 Ops.push_back(*(Call->op_end()-1));
6715
6716 // Push the chain (this is originally the first operand of the call, but
6717 // becomes now the last or second to last operand).
6718 Ops.push_back(*(Call->op_begin()));
6719
6720 // Push the glue flag (last operand).
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006721 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00006722 Ops.push_back(*(Call->op_end()-1));
6723
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006724 SDVTList NodeTys;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006725 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006726 // Create the return types based on the intrinsic definition
6727 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6728 SmallVector<EVT, 3> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00006729 ComputeValueVTs(TLI, DAG.getDataLayout(), CS->getType(), ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006730 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trick6664df12013-11-05 22:44:04 +00006731
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006732 // There is always a chain and a glue type at the end
6733 ValueVTs.push_back(MVT::Other);
6734 ValueVTs.push_back(MVT::Glue);
Craig Topperabb4ac72014-04-16 06:10:51 +00006735 NodeTys = DAG.getVTList(ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006736 } else
6737 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
6738
6739 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trick6664df12013-11-05 22:44:04 +00006740 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006741 dl, NodeTys, Ops);
Andrew Trick6664df12013-11-05 22:44:04 +00006742
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006743 // Update the NodeMap.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006744 if (HasDef) {
6745 if (IsAnyRegCC)
6746 setValue(CS.getInstruction(), SDValue(MN, 0));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006747 else
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006748 setValue(CS.getInstruction(), Result.first);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006749 }
Andrew Trick6664df12013-11-05 22:44:04 +00006750
6751 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006752 // call sequence. Furthermore the location of the chain and glue can change
6753 // when the AnyReg calling convention is used and the intrinsic returns a
6754 // value.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006755 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006756 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
6757 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
6758 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
6759 } else
6760 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trick6664df12013-11-05 22:44:04 +00006761 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006762
6763 // Inform the Frame Information that we have a patchpoint in this function.
6764 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick74f4c742013-10-31 17:18:24 +00006765}
6766
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006767/// Returns an AttributeSet representing the attributes applied to the return
6768/// value of the given call.
6769static AttributeSet getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
6770 SmallVector<Attribute::AttrKind, 2> Attrs;
6771 if (CLI.RetSExt)
6772 Attrs.push_back(Attribute::SExt);
6773 if (CLI.RetZExt)
6774 Attrs.push_back(Attribute::ZExt);
6775 if (CLI.IsInReg)
6776 Attrs.push_back(Attribute::InReg);
6777
6778 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex,
6779 Attrs);
6780}
6781
Dan Gohman575fad32008-09-03 16:12:24 +00006782/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006783/// implementation, which just calls LowerCall.
6784/// FIXME: When all targets are
6785/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohman575fad32008-09-03 16:12:24 +00006786std::pair<SDValue, SDValue>
Justin Holewinskiaa583972012-05-25 16:35:28 +00006787TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin699808c2013-04-30 22:49:28 +00006788 // Handle the incoming return values from the call.
6789 CLI.Ins.clear();
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006790 Type *OrigRetTy = CLI.RetTy;
Stephen Lin699808c2013-04-30 22:49:28 +00006791 SmallVector<EVT, 4> RetTys;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006792 SmallVector<uint64_t, 4> Offsets;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00006793 auto &DL = CLI.DAG.getDataLayout();
Mehdi Amini56228da2015-07-09 01:57:34 +00006794 ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets);
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006795
6796 SmallVector<ISD::OutputArg, 4> Outs;
Mehdi Amini56228da2015-07-09 01:57:34 +00006797 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL);
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006798
6799 bool CanLowerReturn =
6800 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
6801 CLI.IsVarArg, Outs, CLI.RetTy->getContext());
6802
6803 SDValue DemoteStackSlot;
6804 int DemoteStackIdx = -100;
6805 if (!CanLowerReturn) {
6806 // FIXME: equivalent assert?
6807 // assert(!CS.hasInAllocaArgument() &&
6808 // "sret demotion is incompatible with inalloca");
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00006809 uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy);
6810 unsigned Align = DL.getPrefTypeAlignment(CLI.RetTy);
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006811 MachineFunction &MF = CLI.DAG.getMachineFunction();
6812 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
6813 Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy);
6814
Mehdi Amini44ede332015-07-09 02:09:04 +00006815 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getPointerTy(DL));
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006816 ArgListEntry Entry;
6817 Entry.Node = DemoteStackSlot;
6818 Entry.Ty = StackSlotPtrType;
6819 Entry.isSExt = false;
6820 Entry.isZExt = false;
6821 Entry.isInReg = false;
6822 Entry.isSRet = true;
6823 Entry.isNest = false;
6824 Entry.isByVal = false;
6825 Entry.isReturned = false;
6826 Entry.Alignment = Align;
6827 CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
6828 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
Ahmed Bougachae2bd5d32015-03-27 20:28:30 +00006829
6830 // sret demotion isn't compatible with tail-calls, since the sret argument
6831 // points into the callers stack frame.
6832 CLI.IsTailCall = false;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006833 } else {
6834 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
6835 EVT VT = RetTys[I];
6836 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6837 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
6838 for (unsigned i = 0; i != NumRegs; ++i) {
6839 ISD::InputArg MyFlags;
6840 MyFlags.VT = RegisterVT;
6841 MyFlags.ArgVT = VT;
6842 MyFlags.Used = CLI.IsReturnValueUsed;
6843 if (CLI.RetSExt)
6844 MyFlags.Flags.setSExt();
6845 if (CLI.RetZExt)
6846 MyFlags.Flags.setZExt();
6847 if (CLI.IsInReg)
6848 MyFlags.Flags.setInReg();
6849 CLI.Ins.push_back(MyFlags);
6850 }
Stephen Lin699808c2013-04-30 22:49:28 +00006851 }
6852 }
6853
Dan Gohman575fad32008-09-03 16:12:24 +00006854 // Handle all of the outgoing arguments.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006855 CLI.Outs.clear();
6856 CLI.OutVals.clear();
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00006857 ArgListTy &Args = CLI.getArgs();
Dan Gohman575fad32008-09-03 16:12:24 +00006858 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006859 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00006860 ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs);
Oliver Stannardc24f2172014-05-09 14:01:47 +00006861 Type *FinalType = Args[i].Ty;
6862 if (Args[i].isByVal)
6863 FinalType = cast<PointerType>(Args[i].Ty)->getElementType();
6864 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
6865 FinalType, CLI.CallConv, CLI.IsVarArg);
6866 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
6867 ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006868 EVT VT = ValueVTs[Value];
Justin Holewinskiaa583972012-05-25 16:35:28 +00006869 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner160e8ab2008-10-18 18:49:30 +00006870 SDValue Op = SDValue(Args[i].Node.getNode(),
6871 Args[i].Node.getResNo() + Value);
Dan Gohman575fad32008-09-03 16:12:24 +00006872 ISD::ArgFlagsTy Flags;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00006873 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy);
Dan Gohman575fad32008-09-03 16:12:24 +00006874
6875 if (Args[i].isZExt)
6876 Flags.setZExt();
6877 if (Args[i].isSExt)
6878 Flags.setSExt();
6879 if (Args[i].isInReg)
6880 Flags.setInReg();
6881 if (Args[i].isSRet)
6882 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00006883 if (Args[i].isByVal)
Dan Gohman575fad32008-09-03 16:12:24 +00006884 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00006885 if (Args[i].isInAlloca) {
6886 Flags.setInAlloca();
6887 // Set the byval flag for CCAssignFn callbacks that don't know about
6888 // inalloca. This way we can know how many bytes we should've allocated
6889 // and how many bytes a callee cleanup function will pop. If we port
6890 // inalloca to more targets, we'll have to add custom inalloca handling
6891 // in the various CC lowering callbacks.
6892 Flags.setByVal();
6893 }
6894 if (Args[i].isByVal || Args[i].isInAlloca) {
Chris Lattner229907c2011-07-18 04:54:35 +00006895 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6896 Type *ElementTy = Ty->getElementType();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00006897 Flags.setByValSize(DL.getTypeAllocSize(ElementTy));
Dan Gohman575fad32008-09-03 16:12:24 +00006898 // For ByVal, alignment should come from FE. BE will guess if this
6899 // info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00006900 unsigned FrameAlign;
Dan Gohman575fad32008-09-03 16:12:24 +00006901 if (Args[i].Alignment)
6902 FrameAlign = Args[i].Alignment;
Chris Lattner68254fc2011-05-22 23:23:02 +00006903 else
Mehdi Amini5c183d52015-07-09 02:09:28 +00006904 FrameAlign = getByValTypeAlignment(ElementTy, DL);
Dan Gohman575fad32008-09-03 16:12:24 +00006905 Flags.setByValAlign(FrameAlign);
Dan Gohman575fad32008-09-03 16:12:24 +00006906 }
6907 if (Args[i].isNest)
6908 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00006909 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00006910 Flags.setInConsecutiveRegs();
Dan Gohman575fad32008-09-03 16:12:24 +00006911 Flags.setOrigAlign(OriginalAlignment);
6912
Patrik Hagglundbad545c2012-12-19 11:48:16 +00006913 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00006914 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00006915 SmallVector<SDValue, 4> Parts(NumParts);
6916 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6917
6918 if (Args[i].isSExt)
6919 ExtendKind = ISD::SIGN_EXTEND;
6920 else if (Args[i].isZExt)
6921 ExtendKind = ISD::ZERO_EXTEND;
6922
Stephen Lin699808c2013-04-30 22:49:28 +00006923 // Conservatively only handle 'returned' on non-vectors for now
6924 if (Args[i].isReturned && !Op.getValueType().isVector()) {
6925 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
6926 "unexpected use of 'returned'");
6927 // Before passing 'returned' to the target lowering code, ensure that
6928 // either the register MVT and the actual EVT are the same size or that
6929 // the return value and argument are extended in the same way; in these
6930 // cases it's safe to pass the argument register value unchanged as the
6931 // return register value (although it's at the target's option whether
6932 // to do so)
6933 // TODO: allow code generation to take advantage of partially preserved
6934 // registers rather than clobbering the entire register when the
6935 // parameter extension method is not compatible with the return
6936 // extension method
6937 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
6938 (ExtendKind != ISD::ANY_EXTEND &&
6939 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
6940 Flags.setReturned();
6941 }
6942
Craig Topperc0196b12014-04-14 00:51:57 +00006943 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
6944 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind);
Dan Gohman575fad32008-09-03 16:12:24 +00006945
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006946 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohman575fad32008-09-03 16:12:24 +00006947 // if it isn't first piece, alignment must be 1
Tom Stellard8d7d4de2013-10-23 00:44:24 +00006948 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren3d5af272012-11-01 23:49:58 +00006949 i < CLI.NumFixedArgs,
6950 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006951 if (NumParts > 1 && j == 0)
6952 MyFlags.Flags.setSplit();
6953 else if (j != 0)
6954 MyFlags.Flags.setOrigAlign(1);
Dan Gohman575fad32008-09-03 16:12:24 +00006955
Justin Holewinskiaa583972012-05-25 16:35:28 +00006956 CLI.Outs.push_back(MyFlags);
6957 CLI.OutVals.push_back(Parts[j]);
Dan Gohman575fad32008-09-03 16:12:24 +00006958 }
Tim Northovere95c5b32015-02-24 17:22:34 +00006959
6960 if (NeedsRegBlock && Value == NumValues - 1)
6961 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast();
Dan Gohman575fad32008-09-03 16:12:24 +00006962 }
6963 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006964
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006965 SmallVector<SDValue, 4> InVals;
Justin Holewinskiaa583972012-05-25 16:35:28 +00006966 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00006967
6968 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006969 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00006970 "LowerCall didn't return a valid chain!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006971 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00006972 "LowerCall emitted a return value for a tail call!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006973 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00006974 "LowerCall didn't emit the correct number of values!");
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006975
6976 // For a tail call, the return value is merely live-out and there aren't
6977 // any nodes in the DAG representing it. Return a special value to
6978 // indicate that a tail call has been emitted and no more Instructions
6979 // should be processed in the current block.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006980 if (CLI.IsTailCall) {
6981 CLI.DAG.setRoot(CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006982 return std::make_pair(SDValue(), SDValue());
6983 }
6984
Justin Holewinskiaa583972012-05-25 16:35:28 +00006985 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Cheng180704d2010-03-11 19:38:18 +00006986 assert(InVals[i].getNode() &&
6987 "LowerCall emitted a null value!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006988 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Cheng180704d2010-03-11 19:38:18 +00006989 "LowerCall emitted a value with the wrong type!");
6990 });
6991
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006992 SmallVector<SDValue, 4> ReturnValues;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006993 if (!CanLowerReturn) {
6994 // The instruction result is the result of loading from the
6995 // hidden sret parameter.
6996 SmallVector<EVT, 1> PVTs;
6997 Type *PtrRetTy = PointerType::getUnqual(OrigRetTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006998
Mehdi Amini56228da2015-07-09 01:57:34 +00006999 ComputeValueVTs(*this, DL, PtrRetTy, PVTs);
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007000 assert(PVTs.size() == 1 && "Pointers should fit in one register");
7001 EVT PtrVT = PVTs[0];
7002
7003 unsigned NumValues = RetTys.size();
7004 ReturnValues.resize(NumValues);
7005 SmallVector<SDValue, 4> Chains(NumValues);
7006
7007 for (unsigned i = 0; i < NumValues; ++i) {
7008 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007009 CLI.DAG.getConstant(Offsets[i], CLI.DL,
7010 PtrVT));
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007011 SDValue L = CLI.DAG.getLoad(
7012 RetTys[i], CLI.DL, CLI.Chain, Add,
7013 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]), false,
7014 false, false, 1);
7015 ReturnValues[i] = L;
7016 Chains[i] = L.getValue(1);
7017 }
7018
7019 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
7020 } else {
7021 // Collect the legal value parts into potentially illegal values
7022 // that correspond to the original function's return values.
7023 ISD::NodeType AssertOp = ISD::DELETED_NODE;
7024 if (CLI.RetSExt)
7025 AssertOp = ISD::AssertSext;
7026 else if (CLI.RetZExt)
7027 AssertOp = ISD::AssertZext;
7028 unsigned CurReg = 0;
7029 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7030 EVT VT = RetTys[I];
7031 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7032 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7033
7034 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
7035 NumRegs, RegisterVT, VT, nullptr,
7036 AssertOp));
7037 CurReg += NumRegs;
7038 }
7039
7040 // For a function returning void, there is no return value. We can't create
7041 // such a node, so we just return a null return value in that case. In
7042 // that case, nothing will actually look at the value.
7043 if (ReturnValues.empty())
7044 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007045 }
7046
Justin Holewinskiaa583972012-05-25 16:35:28 +00007047 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
Craig Topper48d114b2014-04-26 18:35:24 +00007048 CLI.DAG.getVTList(RetTys), ReturnValues);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007049 return std::make_pair(Res, CLI.Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00007050}
7051
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007052void TargetLowering::LowerOperationWrapper(SDNode *N,
7053 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007054 SelectionDAG &DAG) const {
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007055 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptaa70798c2009-01-21 04:48:39 +00007056 if (Res.getNode())
7057 Results.push_back(Res);
7058}
7059
Dan Gohman21cea8a2010-04-17 15:26:15 +00007060SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007061 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohman575fad32008-09-03 16:12:24 +00007062}
7063
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007064void
7065SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmand4322232010-07-01 01:59:43 +00007066 SDValue Op = getNonRegisterValue(V);
Dan Gohman575fad32008-09-03 16:12:24 +00007067 assert((Op.getOpcode() != ISD::CopyFromReg ||
7068 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
7069 "Copy from a reg to the same reg!");
7070 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
7071
Eric Christopher58a24612014-10-08 09:50:54 +00007072 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini56228da2015-07-09 01:57:34 +00007073 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg,
7074 V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00007075 SDValue Chain = DAG.getEntryNode();
Jiangning Liuffbc6902014-09-19 05:30:35 +00007076
7077 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) ==
7078 FuncInfo.PreferredExtendType.end())
7079 ? ISD::ANY_EXTEND
7080 : FuncInfo.PreferredExtendType[V];
7081 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
Dan Gohman575fad32008-09-03 16:12:24 +00007082 PendingExports.push_back(Chain);
7083}
7084
7085#include "llvm/CodeGen/SelectionDAGISel.h"
7086
Eli Friedman441a01a2011-05-05 16:53:34 +00007087/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
7088/// entry block, return true. This includes arguments used by switches, since
7089/// the switch may expand into multiple basic blocks.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007090static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007091 // With FastISel active, we may be splitting blocks, so force creation
7092 // of virtual registers for all non-dead arguments.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007093 if (FastISel)
Eli Friedman441a01a2011-05-05 16:53:34 +00007094 return A->use_empty();
7095
7096 const BasicBlock *Entry = A->getParent()->begin();
Chandler Carruthcdf47882014-03-09 03:16:01 +00007097 for (const User *U : A->users())
Eli Friedman441a01a2011-05-05 16:53:34 +00007098 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
7099 return false; // Use not in entry block.
Chandler Carruthcdf47882014-03-09 03:16:01 +00007100
Eli Friedman441a01a2011-05-05 16:53:34 +00007101 return true;
7102}
7103
Eli Bendersky33ebf832013-02-28 23:09:18 +00007104void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007105 SelectionDAG &DAG = SDB->DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007106 SDLoc dl = SDB->getCurSDLoc();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00007107 const DataLayout &DL = DAG.getDataLayout();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007108 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohman575fad32008-09-03 16:12:24 +00007109
Dan Gohmand16aa542010-05-29 17:03:36 +00007110 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007111 // Put in an sret pointer parameter before all the other parameters.
7112 SmallVector<EVT, 1> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00007113 ComputeValueVTs(*TLI, DAG.getDataLayout(),
7114 PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007115
7116 // NOTE: Assuming that a pointer will never break down to more than one VT
7117 // or one register.
7118 ISD::ArgFlagsTy Flags;
7119 Flags.setSRet();
Bill Wendlingf7719082013-06-06 00:43:09 +00007120 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Andrew Trick05938a52015-02-16 18:10:47 +00007121 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true,
7122 ISD::InputArg::NoArgIndex, 0);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007123 Ins.push_back(RetArg);
7124 }
Kenneth Uildriks07119732009-11-07 02:11:54 +00007125
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007126 // Set up the incoming argument description vector.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007127 unsigned Idx = 1;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007128 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007129 I != E; ++I, ++Idx) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007130 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00007131 ComputeValueVTs(*TLI, DAG.getDataLayout(), I->getType(), ValueVTs);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007132 bool isArgValueUsed = !I->use_empty();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007133 unsigned PartBase = 0;
Oliver Stannardc24f2172014-05-09 14:01:47 +00007134 Type *FinalType = I->getType();
7135 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
7136 FinalType = cast<PointerType>(FinalType)->getElementType();
7137 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
7138 FinalType, F.getCallingConv(), F.isVarArg());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007139 for (unsigned Value = 0, NumValues = ValueVTs.size();
7140 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007141 EVT VT = ValueVTs[Value];
Chris Lattner229907c2011-07-18 04:54:35 +00007142 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007143 ISD::ArgFlagsTy Flags;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00007144 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007145
Bill Wendling94dcaf82012-12-30 12:45:13 +00007146 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007147 Flags.setZExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007148 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007149 Flags.setSExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007150 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007151 Flags.setInReg();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007152 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007153 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007154 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007155 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007156 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) {
7157 Flags.setInAlloca();
7158 // Set the byval flag for CCAssignFn callbacks that don't know about
7159 // inalloca. This way we can know how many bytes we should've allocated
7160 // and how many bytes a callee cleanup function will pop. If we port
7161 // inalloca to more targets, we'll have to add custom inalloca handling
7162 // in the various CC lowering callbacks.
7163 Flags.setByVal();
7164 }
7165 if (Flags.isByVal() || Flags.isInAlloca()) {
Chris Lattner229907c2011-07-18 04:54:35 +00007166 PointerType *Ty = cast<PointerType>(I->getType());
7167 Type *ElementTy = Ty->getElementType();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00007168 Flags.setByValSize(DL.getTypeAllocSize(ElementTy));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007169 // For ByVal, alignment should be passed from FE. BE will guess if
7170 // this info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007171 unsigned FrameAlign;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007172 if (F.getParamAlignment(Idx))
7173 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner68254fc2011-05-22 23:23:02 +00007174 else
Mehdi Amini5c183d52015-07-09 02:09:28 +00007175 FrameAlign = TLI->getByValTypeAlignment(ElementTy, DL);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007176 Flags.setByValAlign(FrameAlign);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007177 }
Bill Wendling94dcaf82012-12-30 12:45:13 +00007178 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007179 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00007180 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00007181 Flags.setInConsecutiveRegs();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007182 Flags.setOrigAlign(OriginalAlignment);
7183
Bill Wendlingf7719082013-06-06 00:43:09 +00007184 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7185 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007186 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007187 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7188 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007189 if (NumRegs > 1 && i == 0)
7190 MyFlags.Flags.setSplit();
7191 // if it isn't first piece, alignment must be 1
7192 else if (i > 0)
7193 MyFlags.Flags.setOrigAlign(1);
7194 Ins.push_back(MyFlags);
7195 }
Tim Northovere95c5b32015-02-24 17:22:34 +00007196 if (NeedsRegBlock && Value == NumValues - 1)
7197 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007198 PartBase += VT.getStoreSize();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007199 }
7200 }
7201
7202 // Call the target to set up the argument values.
7203 SmallVector<SDValue, 8> InVals;
Eric Christopherb17140d2014-10-08 07:32:17 +00007204 SDValue NewRoot = TLI->LowerFormalArguments(
7205 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007206
7207 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00007208 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007209 "LowerFormalArguments didn't return a valid chain!");
7210 assert(InVals.size() == Ins.size() &&
7211 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendlingd8549812009-12-22 21:35:02 +00007212 DEBUG({
7213 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7214 assert(InVals[i].getNode() &&
7215 "LowerFormalArguments emitted a null value!");
Duncan Sandsf5dda012010-11-03 11:35:31 +00007216 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendlingd8549812009-12-22 21:35:02 +00007217 "LowerFormalArguments emitted a value with the wrong type!");
7218 }
7219 });
Bill Wendling919b7aa2009-12-22 02:10:19 +00007220
Dan Gohman695d8112009-08-06 15:37:27 +00007221 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007222 DAG.setRoot(NewRoot);
7223
7224 // Set up the argument values.
7225 unsigned i = 0;
7226 Idx = 1;
Dan Gohmand16aa542010-05-29 17:03:36 +00007227 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007228 // Create a virtual register for the sret pointer, and put in a copy
7229 // from the sret argument into it.
7230 SmallVector<EVT, 1> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00007231 ComputeValueVTs(*TLI, DAG.getDataLayout(),
7232 PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00007233 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendlingf7719082013-06-06 00:43:09 +00007234 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007235 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007236 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Craig Topperc0196b12014-04-14 00:51:57 +00007237 RegVT, VT, nullptr, AssertOp);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007238
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007239 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007240 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendlingf7719082013-06-06 00:43:09 +00007241 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohmand16aa542010-05-29 17:03:36 +00007242 FuncInfo->DemoteRegister = SRetReg;
Eric Christopher58a24612014-10-08 09:50:54 +00007243 NewRoot =
7244 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007245 DAG.setRoot(NewRoot);
Bill Wendling919b7aa2009-12-22 02:10:19 +00007246
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007247 // i indexes lowered arguments. Bump it past the hidden sret argument.
7248 // Idx indexes LLVM arguments. Don't touch it.
7249 ++i;
7250 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007251
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007252 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007253 ++I, ++Idx) {
7254 SmallVector<SDValue, 4> ArgValues;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007255 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00007256 ComputeValueVTs(*TLI, DAG.getDataLayout(), I->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007257 unsigned NumValues = ValueVTs.size();
Devang Patelb0c76392010-06-01 19:59:01 +00007258
7259 // If this argument is unused then remember its value. It is used to generate
7260 // debugging information.
Adrian Prantl9c930592013-05-16 23:44:12 +00007261 if (I->use_empty() && NumValues) {
Devang Patelb0c76392010-06-01 19:59:01 +00007262 SDB->setUnusedArgValue(I, InVals[i]);
7263
Adrian Prantl9c930592013-05-16 23:44:12 +00007264 // Also remember any frame index for use in FastISel.
7265 if (FrameIndexSDNode *FI =
7266 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7267 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7268 }
7269
Eli Friedman441a01a2011-05-05 16:53:34 +00007270 for (unsigned Val = 0; Val != NumValues; ++Val) {
7271 EVT VT = ValueVTs[Val];
Bill Wendlingf7719082013-06-06 00:43:09 +00007272 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7273 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007274
7275 if (!I->use_empty()) {
7276 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007277 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007278 AssertOp = ISD::AssertSext;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007279 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007280 AssertOp = ISD::AssertZext;
7281
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007282 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling919b7aa2009-12-22 02:10:19 +00007283 NumParts, PartVT, VT,
Craig Topperc0196b12014-04-14 00:51:57 +00007284 nullptr, AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007285 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007286
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007287 i += NumParts;
7288 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007289
Eli Friedman441a01a2011-05-05 16:53:34 +00007290 // We don't need to do anything else for unused arguments.
7291 if (ArgValues.empty())
7292 continue;
7293
Devang Patel9d904e12011-09-08 22:59:09 +00007294 // Note down frame index.
7295 if (FrameIndexSDNode *FI =
Bill Wendlingd1634052012-07-19 00:04:14 +00007296 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9d904e12011-09-08 22:59:09 +00007297 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel86ec8b32010-08-31 22:22:42 +00007298
Craig Topper2d2aa0c2014-04-30 07:17:30 +00007299 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
Andrew Trickef9de2a2013-05-25 02:42:55 +00007300 SDB->getCurSDLoc());
Devang Patel9d904e12011-09-08 22:59:09 +00007301
Eli Friedman441a01a2011-05-05 16:53:34 +00007302 SDB->setValue(I, Res);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007303 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lincfe7f352013-07-08 00:37:03 +00007304 if (LoadSDNode *LNode =
Devang Patel9d904e12011-09-08 22:59:09 +00007305 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7306 if (FrameIndexSDNode *FI =
7307 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7308 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7309 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007310
Eli Friedman441a01a2011-05-05 16:53:34 +00007311 // If this argument is live outside of the entry block, insert a copy from
7312 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007313 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007314 // If we can, though, try to skip creating an unnecessary vreg.
7315 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman768de0a2011-05-10 21:50:58 +00007316 // general. It's also subtly incompatible with the hacks FastISel
7317 // uses with vregs.
Eli Friedman441a01a2011-05-05 16:53:34 +00007318 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7319 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7320 FuncInfo->ValueMap[I] = Reg;
7321 continue;
7322 }
7323 }
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007324 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007325 FuncInfo->InitializeRegForValue(I);
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007326 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohman575fad32008-09-03 16:12:24 +00007327 }
Dan Gohman575fad32008-09-03 16:12:24 +00007328 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007329
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007330 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +00007331
7332 // Finally, if the target has anything special to do, allow it to do so.
Dan Gohmanc87b74d2010-04-14 20:17:22 +00007333 EmitFunctionEntryCode();
Dan Gohman575fad32008-09-03 16:12:24 +00007334}
7335
7336/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7337/// ensure constants are generated when needed. Remember the virtual registers
7338/// that need to be added to the Machine PHI nodes as input. We cannot just
7339/// directly add them, because expansion might result in multiple MBB's for one
7340/// BB. As such, the start of the BB might correspond to a different MBB than
7341/// the end.
7342///
7343void
Dan Gohmanc594eab2010-04-22 20:46:50 +00007344SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007345 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohman575fad32008-09-03 16:12:24 +00007346
7347 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7348
Hans Wennborg5b646572015-03-19 00:57:51 +00007349 // Check PHI nodes in successors that expect a value to be available from this
7350 // block.
Dan Gohman575fad32008-09-03 16:12:24 +00007351 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007352 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohman575fad32008-09-03 16:12:24 +00007353 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00007354 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007355
Dan Gohman575fad32008-09-03 16:12:24 +00007356 // If this terminator has multiple identical successors (common for
7357 // switches), only handle each succ once.
David Blaikie70573dc2014-11-19 07:49:26 +00007358 if (!SuccsHandled.insert(SuccMBB).second)
7359 continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007360
Dan Gohman575fad32008-09-03 16:12:24 +00007361 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohman575fad32008-09-03 16:12:24 +00007362
7363 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7364 // nodes and Machine PHI nodes, but the incoming operands have not been
7365 // emitted yet.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007366 for (BasicBlock::const_iterator I = SuccBB->begin();
7367 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00007368 // Ignore dead phi's.
7369 if (PN->use_empty()) continue;
7370
Rafael Espindolae53b7d12011-05-13 15:18:06 +00007371 // Skip empty types
7372 if (PN->getType()->isEmptyTy())
7373 continue;
7374
Dan Gohman575fad32008-09-03 16:12:24 +00007375 unsigned Reg;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007376 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00007377
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007378 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00007379 unsigned &RegOut = ConstantsOut[C];
Dan Gohman575fad32008-09-03 16:12:24 +00007380 if (RegOut == 0) {
Dan Gohman93f59202010-07-02 00:10:16 +00007381 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007382 CopyValueToVirtualRegister(C, RegOut);
Dan Gohman575fad32008-09-03 16:12:24 +00007383 }
7384 Reg = RegOut;
7385 } else {
Dan Gohman9576645a2010-07-01 01:33:21 +00007386 DenseMap<const Value *, unsigned>::iterator I =
7387 FuncInfo.ValueMap.find(PHIOp);
7388 if (I != FuncInfo.ValueMap.end())
7389 Reg = I->second;
7390 else {
Dan Gohman575fad32008-09-03 16:12:24 +00007391 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanc594eab2010-04-22 20:46:50 +00007392 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00007393 "Didn't codegen value into a register!??");
Dan Gohman93f59202010-07-02 00:10:16 +00007394 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007395 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohman575fad32008-09-03 16:12:24 +00007396 }
7397 }
7398
7399 // Remember that this register needs to added to the machine PHI node as
7400 // the input for this MBB.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007401 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00007402 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini56228da2015-07-09 01:57:34 +00007403 ComputeValueVTs(TLI, DAG.getDataLayout(), PN->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007404 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007405 EVT VT = ValueVTs[vti];
Eric Christopher58a24612014-10-08 09:50:54 +00007406 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007407 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanc594eab2010-04-22 20:46:50 +00007408 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohman575fad32008-09-03 16:12:24 +00007409 Reg += NumRegisters;
7410 }
7411 }
7412 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007413
Dan Gohmanc594eab2010-04-22 20:46:50 +00007414 ConstantsOut.clear();
Dan Gohman7bda51f2008-09-03 23:12:08 +00007415}
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007416
7417/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7418/// is 0.
7419MachineBasicBlock *
7420SelectionDAGBuilder::StackProtectorDescriptor::
7421AddSuccessorMBB(const BasicBlock *BB,
7422 MachineBasicBlock *ParentMBB,
Akira Hatanakab9991a22014-12-01 04:27:03 +00007423 bool IsLikely,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007424 MachineBasicBlock *SuccMBB) {
7425 // If SuccBB has not been created yet, create it.
7426 if (!SuccMBB) {
7427 MachineFunction *MF = ParentMBB->getParent();
7428 MachineFunction::iterator BBI = ParentMBB;
7429 SuccMBB = MF->CreateMachineBasicBlock(BB);
7430 MF->insert(++BBI, SuccMBB);
7431 }
7432 // Add it as a successor of ParentMBB.
Akira Hatanakab9991a22014-12-01 04:27:03 +00007433 ParentMBB->addSuccessor(
7434 SuccMBB, BranchProbabilityInfo::getBranchWeightStackProtector(IsLikely));
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007435 return SuccMBB;
7436}
Hans Wennborgb4db1422015-03-19 20:41:48 +00007437
7438MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) {
7439 MachineFunction::iterator I = MBB;
7440 if (++I == FuncInfo.MF->end())
7441 return nullptr;
7442 return I;
7443}
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00007444
7445/// During lowering new call nodes can be created (such as memset, etc.).
7446/// Those will become new roots of the current DAG, but complications arise
7447/// when they are tail calls. In such cases, the call lowering will update
7448/// the root, but the builder still needs to know that a tail call has been
7449/// lowered in order to avoid generating an additional return.
7450void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) {
7451 // If the node is null, we do have a tail call.
7452 if (MaybeTC.getNode() != nullptr)
7453 DAG.setRoot(MaybeTC);
7454 else
7455 HasTailCall = true;
7456}
7457
Hans Wennborg0867b152015-04-23 16:45:24 +00007458bool SelectionDAGBuilder::isDense(const CaseClusterVector &Clusters,
7459 unsigned *TotalCases, unsigned First,
7460 unsigned Last) {
7461 assert(Last >= First);
7462 assert(TotalCases[Last] >= TotalCases[First]);
7463
7464 APInt LowCase = Clusters[First].Low->getValue();
7465 APInt HighCase = Clusters[Last].High->getValue();
7466 assert(LowCase.getBitWidth() == HighCase.getBitWidth());
7467
7468 // FIXME: A range of consecutive cases has 100% density, but only requires one
7469 // comparison to lower. We should discriminate against such consecutive ranges
7470 // in jump tables.
7471
7472 uint64_t Diff = (HighCase - LowCase).getLimitedValue((UINT64_MAX - 1) / 100);
7473 uint64_t Range = Diff + 1;
7474
7475 uint64_t NumCases =
7476 TotalCases[Last] - (First == 0 ? 0 : TotalCases[First - 1]);
7477
7478 assert(NumCases < UINT64_MAX / 100);
7479 assert(Range >= NumCases);
7480
7481 return NumCases * 100 >= Range * MinJumpTableDensity;
7482}
7483
7484static inline bool areJTsAllowed(const TargetLowering &TLI) {
7485 return TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
7486 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other);
7487}
7488
7489bool SelectionDAGBuilder::buildJumpTable(CaseClusterVector &Clusters,
7490 unsigned First, unsigned Last,
7491 const SwitchInst *SI,
7492 MachineBasicBlock *DefaultMBB,
7493 CaseCluster &JTCluster) {
7494 assert(First <= Last);
7495
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007496 uint32_t Weight = 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00007497 unsigned NumCmps = 0;
7498 std::vector<MachineBasicBlock*> Table;
7499 DenseMap<MachineBasicBlock*, uint32_t> JTWeights;
7500 for (unsigned I = First; I <= Last; ++I) {
7501 assert(Clusters[I].Kind == CC_Range);
7502 Weight += Clusters[I].Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007503 assert(Weight >= Clusters[I].Weight && "Weight overflow!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007504 APInt Low = Clusters[I].Low->getValue();
7505 APInt High = Clusters[I].High->getValue();
7506 NumCmps += (Low == High) ? 1 : 2;
7507 if (I != First) {
7508 // Fill the gap between this and the previous cluster.
7509 APInt PreviousHigh = Clusters[I - 1].High->getValue();
7510 assert(PreviousHigh.slt(Low));
7511 uint64_t Gap = (Low - PreviousHigh).getLimitedValue() - 1;
7512 for (uint64_t J = 0; J < Gap; J++)
7513 Table.push_back(DefaultMBB);
7514 }
Hans Wennborgec679a82015-04-24 16:53:55 +00007515 uint64_t ClusterSize = (High - Low).getLimitedValue() + 1;
7516 for (uint64_t J = 0; J < ClusterSize; ++J)
Hans Wennborg0867b152015-04-23 16:45:24 +00007517 Table.push_back(Clusters[I].MBB);
7518 JTWeights[Clusters[I].MBB] += Clusters[I].Weight;
7519 }
7520
7521 unsigned NumDests = JTWeights.size();
7522 if (isSuitableForBitTests(NumDests, NumCmps,
7523 Clusters[First].Low->getValue(),
7524 Clusters[Last].High->getValue())) {
7525 // Clusters[First..Last] should be lowered as bit tests instead.
7526 return false;
7527 }
7528
7529 // Create the MBB that will load from and jump through the table.
7530 // Note: We create it here, but it's not inserted into the function yet.
7531 MachineFunction *CurMF = FuncInfo.MF;
7532 MachineBasicBlock *JumpTableMBB =
7533 CurMF->CreateMachineBasicBlock(SI->getParent());
7534
7535 // Add successors. Note: use table order for determinism.
7536 SmallPtrSet<MachineBasicBlock *, 8> Done;
7537 for (MachineBasicBlock *Succ : Table) {
7538 if (Done.count(Succ))
7539 continue;
7540 addSuccessorWithWeight(JumpTableMBB, Succ, JTWeights[Succ]);
7541 Done.insert(Succ);
7542 }
7543
7544 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7545 unsigned JTI = CurMF->getOrCreateJumpTableInfo(TLI.getJumpTableEncoding())
7546 ->createJumpTableIndex(Table);
7547
7548 // Set up the jump table info.
7549 JumpTable JT(-1U, JTI, JumpTableMBB, nullptr);
7550 JumpTableHeader JTH(Clusters[First].Low->getValue(),
7551 Clusters[Last].High->getValue(), SI->getCondition(),
7552 nullptr, false);
Benjamin Kramerf5e2fc42015-05-29 19:43:39 +00007553 JTCases.emplace_back(std::move(JTH), std::move(JT));
Hans Wennborg0867b152015-04-23 16:45:24 +00007554
7555 JTCluster = CaseCluster::jumpTable(Clusters[First].Low, Clusters[Last].High,
7556 JTCases.size() - 1, Weight);
7557 return true;
7558}
7559
7560void SelectionDAGBuilder::findJumpTables(CaseClusterVector &Clusters,
7561 const SwitchInst *SI,
7562 MachineBasicBlock *DefaultMBB) {
7563#ifndef NDEBUG
7564 // Clusters must be non-empty, sorted, and only contain Range clusters.
7565 assert(!Clusters.empty());
7566 for (CaseCluster &C : Clusters)
7567 assert(C.Kind == CC_Range);
7568 for (unsigned i = 1, e = Clusters.size(); i < e; ++i)
7569 assert(Clusters[i - 1].High->getValue().slt(Clusters[i].Low->getValue()));
7570#endif
7571
7572 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7573 if (!areJTsAllowed(TLI))
7574 return;
7575
7576 const int64_t N = Clusters.size();
7577 const unsigned MinJumpTableSize = TLI.getMinimumJumpTableEntries();
7578
Hans Wennborg67d492a2015-06-18 22:22:30 +00007579 // TotalCases[i]: Total nbr of cases in Clusters[0..i].
7580 SmallVector<unsigned, 8> TotalCases(N);
7581
7582 for (unsigned i = 0; i < N; ++i) {
7583 APInt Hi = Clusters[i].High->getValue();
7584 APInt Lo = Clusters[i].Low->getValue();
7585 TotalCases[i] = (Hi - Lo).getLimitedValue() + 1;
7586 if (i != 0)
7587 TotalCases[i] += TotalCases[i - 1];
7588 }
7589
7590 if (N >= MinJumpTableSize && isDense(Clusters, &TotalCases[0], 0, N - 1)) {
7591 // Cheap case: the whole range might be suitable for jump table.
7592 CaseCluster JTCluster;
7593 if (buildJumpTable(Clusters, 0, N - 1, SI, DefaultMBB, JTCluster)) {
7594 Clusters[0] = JTCluster;
7595 Clusters.resize(1);
7596 return;
7597 }
7598 }
7599
7600 // The algorithm below is not suitable for -O0.
7601 if (TM.getOptLevel() == CodeGenOpt::None)
7602 return;
7603
Hans Wennborg0867b152015-04-23 16:45:24 +00007604 // Split Clusters into minimum number of dense partitions. The algorithm uses
7605 // the same idea as Kannan & Proebsting "Correction to 'Producing Good Code
7606 // for the Case Statement'" (1994), but builds the MinPartitions array in
7607 // reverse order to make it easier to reconstruct the partitions in ascending
7608 // order. In the choice between two optimal partitionings, it picks the one
7609 // which yields more jump tables.
7610
7611 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
7612 SmallVector<unsigned, 8> MinPartitions(N);
7613 // LastElement[i] is the last element of the partition starting at i.
7614 SmallVector<unsigned, 8> LastElement(N);
7615 // NumTables[i]: nbr of >= MinJumpTableSize partitions from Clusters[i..N-1].
7616 SmallVector<unsigned, 8> NumTables(N);
Hans Wennborg0867b152015-04-23 16:45:24 +00007617
7618 // Base case: There is only one way to partition Clusters[N-1].
7619 MinPartitions[N - 1] = 1;
7620 LastElement[N - 1] = N - 1;
7621 assert(MinJumpTableSize > 1);
7622 NumTables[N - 1] = 0;
7623
7624 // Note: loop indexes are signed to avoid underflow.
7625 for (int64_t i = N - 2; i >= 0; i--) {
7626 // Find optimal partitioning of Clusters[i..N-1].
7627 // Baseline: Put Clusters[i] into a partition on its own.
7628 MinPartitions[i] = MinPartitions[i + 1] + 1;
7629 LastElement[i] = i;
7630 NumTables[i] = NumTables[i + 1];
7631
7632 // Search for a solution that results in fewer partitions.
7633 for (int64_t j = N - 1; j > i; j--) {
7634 // Try building a partition from Clusters[i..j].
7635 if (isDense(Clusters, &TotalCases[0], i, j)) {
7636 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
7637 bool IsTable = j - i + 1 >= MinJumpTableSize;
7638 unsigned Tables = IsTable + (j == N - 1 ? 0 : NumTables[j + 1]);
7639
7640 // If this j leads to fewer partitions, or same number of partitions
7641 // with more lookup tables, it is a better partitioning.
7642 if (NumPartitions < MinPartitions[i] ||
7643 (NumPartitions == MinPartitions[i] && Tables > NumTables[i])) {
7644 MinPartitions[i] = NumPartitions;
7645 LastElement[i] = j;
7646 NumTables[i] = Tables;
7647 }
7648 }
7649 }
7650 }
7651
7652 // Iterate over the partitions, replacing some with jump tables in-place.
7653 unsigned DstIndex = 0;
7654 for (unsigned First = 0, Last; First < N; First = Last + 1) {
7655 Last = LastElement[First];
7656 assert(Last >= First);
7657 assert(DstIndex <= First);
7658 unsigned NumClusters = Last - First + 1;
7659
7660 CaseCluster JTCluster;
7661 if (NumClusters >= MinJumpTableSize &&
7662 buildJumpTable(Clusters, First, Last, SI, DefaultMBB, JTCluster)) {
7663 Clusters[DstIndex++] = JTCluster;
7664 } else {
7665 for (unsigned I = First; I <= Last; ++I)
7666 std::memmove(&Clusters[DstIndex++], &Clusters[I], sizeof(Clusters[I]));
7667 }
7668 }
7669 Clusters.resize(DstIndex);
7670}
7671
7672bool SelectionDAGBuilder::rangeFitsInWord(const APInt &Low, const APInt &High) {
7673 // FIXME: Using the pointer type doesn't seem ideal.
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00007674 uint64_t BW = DAG.getDataLayout().getPointerSizeInBits();
Hans Wennborg0867b152015-04-23 16:45:24 +00007675 uint64_t Range = (High - Low).getLimitedValue(UINT64_MAX - 1) + 1;
7676 return Range <= BW;
7677}
7678
7679bool SelectionDAGBuilder::isSuitableForBitTests(unsigned NumDests,
7680 unsigned NumCmps,
7681 const APInt &Low,
7682 const APInt &High) {
7683 // FIXME: I don't think NumCmps is the correct metric: a single case and a
7684 // range of cases both require only one branch to lower. Just looking at the
7685 // number of clusters and destinations should be enough to decide whether to
7686 // build bit tests.
7687
7688 // To lower a range with bit tests, the range must fit the bitwidth of a
7689 // machine word.
7690 if (!rangeFitsInWord(Low, High))
7691 return false;
7692
7693 // Decide whether it's profitable to lower this range with bit tests. Each
7694 // destination requires a bit test and branch, and there is an overall range
7695 // check branch. For a small number of clusters, separate comparisons might be
7696 // cheaper, and for many destinations, splitting the range might be better.
7697 return (NumDests == 1 && NumCmps >= 3) ||
7698 (NumDests == 2 && NumCmps >= 5) ||
7699 (NumDests == 3 && NumCmps >= 6);
7700}
7701
7702bool SelectionDAGBuilder::buildBitTests(CaseClusterVector &Clusters,
7703 unsigned First, unsigned Last,
7704 const SwitchInst *SI,
7705 CaseCluster &BTCluster) {
7706 assert(First <= Last);
7707 if (First == Last)
7708 return false;
7709
7710 BitVector Dests(FuncInfo.MF->getNumBlockIDs());
7711 unsigned NumCmps = 0;
7712 for (int64_t I = First; I <= Last; ++I) {
7713 assert(Clusters[I].Kind == CC_Range);
7714 Dests.set(Clusters[I].MBB->getNumber());
7715 NumCmps += (Clusters[I].Low == Clusters[I].High) ? 1 : 2;
7716 }
7717 unsigned NumDests = Dests.count();
7718
7719 APInt Low = Clusters[First].Low->getValue();
7720 APInt High = Clusters[Last].High->getValue();
7721 assert(Low.slt(High));
7722
7723 if (!isSuitableForBitTests(NumDests, NumCmps, Low, High))
7724 return false;
7725
7726 APInt LowBound;
7727 APInt CmpRange;
7728
Mehdi Amini44ede332015-07-09 02:09:04 +00007729 const int BitWidth = DAG.getTargetLoweringInfo()
7730 .getPointerTy(DAG.getDataLayout())
7731 .getSizeInBits();
Benjamin Kramer185579b2015-06-04 17:07:59 +00007732 assert(rangeFitsInWord(Low, High) && "Case range must fit in bit mask!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007733
7734 if (Low.isNonNegative() && High.slt(BitWidth)) {
7735 // Optimize the case where all the case values fit in a
7736 // word without having to subtract minValue. In this case,
7737 // we can optimize away the subtraction.
7738 LowBound = APInt::getNullValue(Low.getBitWidth());
7739 CmpRange = High;
7740 } else {
7741 LowBound = Low;
7742 CmpRange = High - Low;
7743 }
7744
7745 CaseBitsVector CBV;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007746 uint32_t TotalWeight = 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00007747 for (unsigned i = First; i <= Last; ++i) {
7748 // Find the CaseBits for this destination.
7749 unsigned j;
7750 for (j = 0; j < CBV.size(); ++j)
7751 if (CBV[j].BB == Clusters[i].MBB)
7752 break;
7753 if (j == CBV.size())
7754 CBV.push_back(CaseBits(0, Clusters[i].MBB, 0, 0));
7755 CaseBits *CB = &CBV[j];
7756
7757 // Update Mask, Bits and ExtraWeight.
7758 uint64_t Lo = (Clusters[i].Low->getValue() - LowBound).getZExtValue();
7759 uint64_t Hi = (Clusters[i].High->getValue() - LowBound).getZExtValue();
Benjamin Kramer185579b2015-06-04 17:07:59 +00007760 assert(Hi >= Lo && Hi < 64 && "Invalid bit case!");
7761 CB->Mask |= (-1ULL >> (63 - (Hi - Lo))) << Lo;
7762 CB->Bits += Hi - Lo + 1;
Hans Wennborg0867b152015-04-23 16:45:24 +00007763 CB->ExtraWeight += Clusters[i].Weight;
7764 TotalWeight += Clusters[i].Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007765 assert(TotalWeight >= Clusters[i].Weight && "Weight overflow!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007766 }
7767
7768 BitTestInfo BTI;
7769 std::sort(CBV.begin(), CBV.end(), [](const CaseBits &a, const CaseBits &b) {
Hans Wennborgba6d2562015-04-27 20:21:17 +00007770 // Sort by weight first, number of bits second.
7771 if (a.ExtraWeight != b.ExtraWeight)
7772 return a.ExtraWeight > b.ExtraWeight;
Hans Wennborg0867b152015-04-23 16:45:24 +00007773 return a.Bits > b.Bits;
7774 });
7775
7776 for (auto &CB : CBV) {
7777 MachineBasicBlock *BitTestBB =
7778 FuncInfo.MF->CreateMachineBasicBlock(SI->getParent());
7779 BTI.push_back(BitTestCase(CB.Mask, BitTestBB, CB.BB, CB.ExtraWeight));
7780 }
Benjamin Kramerf5e2fc42015-05-29 19:43:39 +00007781 BitTestCases.emplace_back(std::move(LowBound), std::move(CmpRange),
7782 SI->getCondition(), -1U, MVT::Other, false, nullptr,
7783 nullptr, std::move(BTI));
Hans Wennborg0867b152015-04-23 16:45:24 +00007784
7785 BTCluster = CaseCluster::bitTests(Clusters[First].Low, Clusters[Last].High,
7786 BitTestCases.size() - 1, TotalWeight);
7787 return true;
7788}
7789
7790void SelectionDAGBuilder::findBitTestClusters(CaseClusterVector &Clusters,
7791 const SwitchInst *SI) {
7792// Partition Clusters into as few subsets as possible, where each subset has a
7793// range that fits in a machine word and has <= 3 unique destinations.
7794
7795#ifndef NDEBUG
7796 // Clusters must be sorted and contain Range or JumpTable clusters.
7797 assert(!Clusters.empty());
7798 assert(Clusters[0].Kind == CC_Range || Clusters[0].Kind == CC_JumpTable);
7799 for (const CaseCluster &C : Clusters)
7800 assert(C.Kind == CC_Range || C.Kind == CC_JumpTable);
7801 for (unsigned i = 1; i < Clusters.size(); ++i)
7802 assert(Clusters[i-1].High->getValue().slt(Clusters[i].Low->getValue()));
7803#endif
7804
Hans Wennborg67d492a2015-06-18 22:22:30 +00007805 // The algorithm below is not suitable for -O0.
7806 if (TM.getOptLevel() == CodeGenOpt::None)
7807 return;
7808
Hans Wennborg0867b152015-04-23 16:45:24 +00007809 // If target does not have legal shift left, do not emit bit tests at all.
7810 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00007811 EVT PTy = TLI.getPointerTy(DAG.getDataLayout());
Hans Wennborg0867b152015-04-23 16:45:24 +00007812 if (!TLI.isOperationLegal(ISD::SHL, PTy))
7813 return;
7814
7815 int BitWidth = PTy.getSizeInBits();
7816 const int64_t N = Clusters.size();
7817
7818 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
7819 SmallVector<unsigned, 8> MinPartitions(N);
7820 // LastElement[i] is the last element of the partition starting at i.
7821 SmallVector<unsigned, 8> LastElement(N);
7822
7823 // FIXME: This might not be the best algorithm for finding bit test clusters.
7824
7825 // Base case: There is only one way to partition Clusters[N-1].
7826 MinPartitions[N - 1] = 1;
7827 LastElement[N - 1] = N - 1;
7828
7829 // Note: loop indexes are signed to avoid underflow.
7830 for (int64_t i = N - 2; i >= 0; --i) {
7831 // Find optimal partitioning of Clusters[i..N-1].
7832 // Baseline: Put Clusters[i] into a partition on its own.
7833 MinPartitions[i] = MinPartitions[i + 1] + 1;
7834 LastElement[i] = i;
7835
7836 // Search for a solution that results in fewer partitions.
7837 // Note: the search is limited by BitWidth, reducing time complexity.
7838 for (int64_t j = std::min(N - 1, i + BitWidth - 1); j > i; --j) {
7839 // Try building a partition from Clusters[i..j].
7840
7841 // Check the range.
7842 if (!rangeFitsInWord(Clusters[i].Low->getValue(),
7843 Clusters[j].High->getValue()))
7844 continue;
7845
7846 // Check nbr of destinations and cluster types.
7847 // FIXME: This works, but doesn't seem very efficient.
7848 bool RangesOnly = true;
7849 BitVector Dests(FuncInfo.MF->getNumBlockIDs());
7850 for (int64_t k = i; k <= j; k++) {
7851 if (Clusters[k].Kind != CC_Range) {
7852 RangesOnly = false;
7853 break;
7854 }
7855 Dests.set(Clusters[k].MBB->getNumber());
7856 }
7857 if (!RangesOnly || Dests.count() > 3)
7858 break;
7859
7860 // Check if it's a better partition.
7861 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
7862 if (NumPartitions < MinPartitions[i]) {
7863 // Found a better partition.
7864 MinPartitions[i] = NumPartitions;
7865 LastElement[i] = j;
7866 }
7867 }
7868 }
7869
7870 // Iterate over the partitions, replacing with bit-test clusters in-place.
7871 unsigned DstIndex = 0;
7872 for (unsigned First = 0, Last; First < N; First = Last + 1) {
7873 Last = LastElement[First];
7874 assert(First <= Last);
7875 assert(DstIndex <= First);
7876
7877 CaseCluster BitTestCluster;
7878 if (buildBitTests(Clusters, First, Last, SI, BitTestCluster)) {
7879 Clusters[DstIndex++] = BitTestCluster;
7880 } else {
Benjamin Kramer185579b2015-06-04 17:07:59 +00007881 size_t NumClusters = Last - First + 1;
7882 std::memmove(&Clusters[DstIndex], &Clusters[First],
7883 sizeof(Clusters[0]) * NumClusters);
7884 DstIndex += NumClusters;
Hans Wennborg0867b152015-04-23 16:45:24 +00007885 }
7886 }
7887 Clusters.resize(DstIndex);
7888}
7889
7890void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond,
7891 MachineBasicBlock *SwitchMBB,
7892 MachineBasicBlock *DefaultMBB) {
7893 MachineFunction *CurMF = FuncInfo.MF;
7894 MachineBasicBlock *NextMBB = nullptr;
7895 MachineFunction::iterator BBI = W.MBB;
7896 if (++BBI != FuncInfo.MF->end())
7897 NextMBB = BBI;
7898
7899 unsigned Size = W.LastCluster - W.FirstCluster + 1;
7900
7901 BranchProbabilityInfo *BPI = FuncInfo.BPI;
7902
7903 if (Size == 2 && W.MBB == SwitchMBB) {
7904 // If any two of the cases has the same destination, and if one value
7905 // is the same as the other, but has one bit unset that the other has set,
7906 // use bit manipulation to do two compares at once. For example:
7907 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
7908 // TODO: This could be extended to merge any 2 cases in switches with 3
7909 // cases.
7910 // TODO: Handle cases where W.CaseBB != SwitchBB.
7911 CaseCluster &Small = *W.FirstCluster;
7912 CaseCluster &Big = *W.LastCluster;
7913
7914 if (Small.Low == Small.High && Big.Low == Big.High &&
7915 Small.MBB == Big.MBB) {
7916 const APInt &SmallValue = Small.Low->getValue();
7917 const APInt &BigValue = Big.Low->getValue();
7918
7919 // Check that there is only one bit different.
Benjamin Kramerff0fb692015-06-04 22:05:51 +00007920 APInt CommonBit = BigValue ^ SmallValue;
7921 if (CommonBit.isPowerOf2()) {
Hans Wennborg0867b152015-04-23 16:45:24 +00007922 SDValue CondLHS = getValue(Cond);
7923 EVT VT = CondLHS.getValueType();
7924 SDLoc DL = getCurSDLoc();
7925
7926 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007927 DAG.getConstant(CommonBit, DL, VT));
Benjamin Kramerff0fb692015-06-04 22:05:51 +00007928 SDValue Cond = DAG.getSetCC(
7929 DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT),
7930 ISD::SETEQ);
Hans Wennborg0867b152015-04-23 16:45:24 +00007931
7932 // Update successor info.
7933 // Both Small and Big will jump to Small.BB, so we sum up the weights.
7934 addSuccessorWithWeight(SwitchMBB, Small.MBB, Small.Weight + Big.Weight);
7935 addSuccessorWithWeight(
7936 SwitchMBB, DefaultMBB,
7937 // The default destination is the first successor in IR.
7938 BPI ? BPI->getEdgeWeight(SwitchMBB->getBasicBlock(), (unsigned)0)
7939 : 0);
7940
7941 // Insert the true branch.
7942 SDValue BrCond =
7943 DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond,
7944 DAG.getBasicBlock(Small.MBB));
7945 // Insert the false branch.
7946 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
7947 DAG.getBasicBlock(DefaultMBB));
7948
7949 DAG.setRoot(BrCond);
7950 return;
7951 }
7952 }
7953 }
7954
7955 if (TM.getOptLevel() != CodeGenOpt::None) {
7956 // Order cases by weight so the most likely case will be checked first.
7957 std::sort(W.FirstCluster, W.LastCluster + 1,
7958 [](const CaseCluster &a, const CaseCluster &b) {
7959 return a.Weight > b.Weight;
7960 });
7961
Hans Wennborg67c03752015-04-27 23:35:22 +00007962 // Rearrange the case blocks so that the last one falls through if possible
7963 // without without changing the order of weights.
Hans Wennborg0867b152015-04-23 16:45:24 +00007964 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) {
7965 --I;
Hans Wennborg67c03752015-04-27 23:35:22 +00007966 if (I->Weight > W.LastCluster->Weight)
7967 break;
Hans Wennborg0867b152015-04-23 16:45:24 +00007968 if (I->Kind == CC_Range && I->MBB == NextMBB) {
7969 std::swap(*I, *W.LastCluster);
7970 break;
7971 }
7972 }
7973 }
7974
7975 // Compute total weight.
7976 uint32_t UnhandledWeights = 0;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007977 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I) {
Hans Wennborg0867b152015-04-23 16:45:24 +00007978 UnhandledWeights += I->Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007979 assert(UnhandledWeights >= I->Weight && "Weight overflow!");
7980 }
Hans Wennborg0867b152015-04-23 16:45:24 +00007981
7982 MachineBasicBlock *CurMBB = W.MBB;
7983 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) {
7984 MachineBasicBlock *Fallthrough;
7985 if (I == W.LastCluster) {
7986 // For the last cluster, fall through to the default destination.
7987 Fallthrough = DefaultMBB;
7988 } else {
7989 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock());
7990 CurMF->insert(BBI, Fallthrough);
7991 // Put Cond in a virtual register to make it available from the new blocks.
7992 ExportFromCurrentBlock(Cond);
7993 }
7994
7995 switch (I->Kind) {
7996 case CC_JumpTable: {
7997 // FIXME: Optimize away range check based on pivot comparisons.
7998 JumpTableHeader *JTH = &JTCases[I->JTCasesIndex].first;
7999 JumpTable *JT = &JTCases[I->JTCasesIndex].second;
8000
8001 // The jump block hasn't been inserted yet; insert it here.
8002 MachineBasicBlock *JumpMBB = JT->MBB;
8003 CurMF->insert(BBI, JumpMBB);
8004 addSuccessorWithWeight(CurMBB, Fallthrough);
8005 addSuccessorWithWeight(CurMBB, JumpMBB);
8006
8007 // The jump table header will be inserted in our current block, do the
8008 // range check, and fall through to our fallthrough block.
8009 JTH->HeaderBB = CurMBB;
8010 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader.
8011
8012 // If we're in the right place, emit the jump table header right now.
8013 if (CurMBB == SwitchMBB) {
8014 visitJumpTableHeader(*JT, *JTH, SwitchMBB);
8015 JTH->Emitted = true;
8016 }
8017 break;
8018 }
8019 case CC_BitTests: {
8020 // FIXME: Optimize away range check based on pivot comparisons.
8021 BitTestBlock *BTB = &BitTestCases[I->BTCasesIndex];
8022
8023 // The bit test blocks haven't been inserted yet; insert them here.
8024 for (BitTestCase &BTC : BTB->Cases)
8025 CurMF->insert(BBI, BTC.ThisBB);
8026
8027 // Fill in fields of the BitTestBlock.
8028 BTB->Parent = CurMBB;
8029 BTB->Default = Fallthrough;
8030
8031 // If we're in the right place, emit the bit test header header right now.
8032 if (CurMBB ==SwitchMBB) {
8033 visitBitTestHeader(*BTB, SwitchMBB);
8034 BTB->Emitted = true;
8035 }
8036 break;
8037 }
8038 case CC_Range: {
8039 const Value *RHS, *LHS, *MHS;
8040 ISD::CondCode CC;
8041 if (I->Low == I->High) {
8042 // Check Cond == I->Low.
8043 CC = ISD::SETEQ;
8044 LHS = Cond;
8045 RHS=I->Low;
8046 MHS = nullptr;
8047 } else {
8048 // Check I->Low <= Cond <= I->High.
8049 CC = ISD::SETLE;
8050 LHS = I->Low;
8051 MHS = Cond;
8052 RHS = I->High;
8053 }
8054
8055 // The false weight is the sum of all unhandled cases.
8056 UnhandledWeights -= I->Weight;
8057 CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB, I->Weight,
8058 UnhandledWeights);
8059
8060 if (CurMBB == SwitchMBB)
8061 visitSwitchCase(CB, SwitchMBB);
8062 else
8063 SwitchCases.push_back(CB);
8064
8065 break;
8066 }
8067 }
8068 CurMBB = Fallthrough;
8069 }
8070}
8071
Hans Wennborg6ed81cb2015-06-20 17:14:07 +00008072unsigned SelectionDAGBuilder::caseClusterRank(const CaseCluster &CC,
8073 CaseClusterIt First,
8074 CaseClusterIt Last) {
8075 return std::count_if(First, Last + 1, [&](const CaseCluster &X) {
8076 if (X.Weight != CC.Weight)
8077 return X.Weight > CC.Weight;
8078
8079 // Ties are broken by comparing the case value.
8080 return X.Low->getValue().slt(CC.Low->getValue());
8081 });
8082}
8083
Hans Wennborg0867b152015-04-23 16:45:24 +00008084void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList,
8085 const SwitchWorkListItem &W,
8086 Value *Cond,
8087 MachineBasicBlock *SwitchMBB) {
8088 assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) &&
8089 "Clusters not sorted?");
8090
Daniel Jasper0366cd22015-04-30 08:51:13 +00008091 assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!");
Hans Wennborg0867b152015-04-23 16:45:24 +00008092
Hans Wennborg4b828d32015-04-30 00:57:37 +00008093 // Balance the tree based on branch weights to create a near-optimal (in terms
8094 // of search time given key frequency) binary search tree. See e.g. Kurt
8095 // Mehlhorn "Nearly Optimal Binary Search Trees" (1975).
8096 CaseClusterIt LastLeft = W.FirstCluster;
8097 CaseClusterIt FirstRight = W.LastCluster;
8098 uint32_t LeftWeight = LastLeft->Weight;
8099 uint32_t RightWeight = FirstRight->Weight;
Hans Wennborg0867b152015-04-23 16:45:24 +00008100
Hans Wennborg4b828d32015-04-30 00:57:37 +00008101 // Move LastLeft and FirstRight towards each other from opposite directions to
8102 // find a partitioning of the clusters which balances the weight on both
Hans Wennborg44faaa72015-05-07 15:47:15 +00008103 // sides. If LeftWeight and RightWeight are equal, alternate which side is
8104 // taken to ensure 0-weight nodes are distributed evenly.
8105 unsigned I = 0;
Hans Wennborg4b828d32015-04-30 00:57:37 +00008106 while (LastLeft + 1 < FirstRight) {
Hans Wennborg44faaa72015-05-07 15:47:15 +00008107 if (LeftWeight < RightWeight || (LeftWeight == RightWeight && (I & 1)))
Hans Wennborg4b828d32015-04-30 00:57:37 +00008108 LeftWeight += (++LastLeft)->Weight;
8109 else
8110 RightWeight += (--FirstRight)->Weight;
Hans Wennborg44faaa72015-05-07 15:47:15 +00008111 I++;
Hans Wennborg4b828d32015-04-30 00:57:37 +00008112 }
Hans Wennborg6ed81cb2015-06-20 17:14:07 +00008113
8114 for (;;) {
8115 // Our binary search tree differs from a typical BST in that ours can have up
8116 // to three values in each leaf. The pivot selection above doesn't take that
8117 // into account, which means the tree might require more nodes and be less
8118 // efficient. We compensate for this here.
8119
8120 unsigned NumLeft = LastLeft - W.FirstCluster + 1;
8121 unsigned NumRight = W.LastCluster - FirstRight + 1;
8122
8123 if (std::min(NumLeft, NumRight) < 3 && std::max(NumLeft, NumRight) > 3) {
8124 // If one side has less than 3 clusters, and the other has more than 3,
8125 // consider taking a cluster from the other side.
8126
8127 if (NumLeft < NumRight) {
8128 // Consider moving the first cluster on the right to the left side.
8129 CaseCluster &CC = *FirstRight;
8130 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
8131 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
8132 if (LeftSideRank <= RightSideRank) {
8133 // Moving the cluster to the left does not demote it.
8134 ++LastLeft;
8135 ++FirstRight;
8136 continue;
8137 }
8138 } else {
8139 assert(NumRight < NumLeft);
8140 // Consider moving the last element on the left to the right side.
8141 CaseCluster &CC = *LastLeft;
8142 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
8143 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
8144 if (RightSideRank <= LeftSideRank) {
8145 // Moving the cluster to the right does not demot it.
8146 --LastLeft;
8147 --FirstRight;
8148 continue;
8149 }
8150 }
8151 }
8152 break;
8153 }
8154
Hans Wennborg4b828d32015-04-30 00:57:37 +00008155 assert(LastLeft + 1 == FirstRight);
8156 assert(LastLeft >= W.FirstCluster);
8157 assert(FirstRight <= W.LastCluster);
8158
8159 // Use the first element on the right as pivot since we will make less-than
8160 // comparisons against it.
8161 CaseClusterIt PivotCluster = FirstRight;
8162 assert(PivotCluster > W.FirstCluster);
8163 assert(PivotCluster <= W.LastCluster);
8164
Hans Wennborg0867b152015-04-23 16:45:24 +00008165 CaseClusterIt FirstLeft = W.FirstCluster;
Hans Wennborg0867b152015-04-23 16:45:24 +00008166 CaseClusterIt LastRight = W.LastCluster;
Hans Wennborg4b828d32015-04-30 00:57:37 +00008167
Hans Wennborg0867b152015-04-23 16:45:24 +00008168 const ConstantInt *Pivot = PivotCluster->Low;
8169
8170 // New blocks will be inserted immediately after the current one.
8171 MachineFunction::iterator BBI = W.MBB;
8172 ++BBI;
8173
8174 // We will branch to the LHS if Value < Pivot. If LHS is a single cluster,
8175 // we can branch to its destination directly if it's squeezed exactly in
8176 // between the known lower bound and Pivot - 1.
8177 MachineBasicBlock *LeftMBB;
8178 if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range &&
8179 FirstLeft->Low == W.GE &&
8180 (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) {
8181 LeftMBB = FirstLeft->MBB;
8182 } else {
8183 LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
8184 FuncInfo.MF->insert(BBI, LeftMBB);
8185 WorkList.push_back({LeftMBB, FirstLeft, LastLeft, W.GE, Pivot});
8186 // Put Cond in a virtual register to make it available from the new blocks.
8187 ExportFromCurrentBlock(Cond);
8188 }
8189
8190 // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a
8191 // single cluster, RHS.Low == Pivot, and we can branch to its destination
8192 // directly if RHS.High equals the current upper bound.
8193 MachineBasicBlock *RightMBB;
8194 if (FirstRight == LastRight && FirstRight->Kind == CC_Range &&
8195 W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) {
8196 RightMBB = FirstRight->MBB;
8197 } else {
8198 RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
8199 FuncInfo.MF->insert(BBI, RightMBB);
8200 WorkList.push_back({RightMBB, FirstRight, LastRight, Pivot, W.LT});
8201 // Put Cond in a virtual register to make it available from the new blocks.
8202 ExportFromCurrentBlock(Cond);
8203 }
8204
8205 // Create the CaseBlock record that will be used to lower the branch.
Hans Wennborg4b828d32015-04-30 00:57:37 +00008206 CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB,
8207 LeftWeight, RightWeight);
Hans Wennborg0867b152015-04-23 16:45:24 +00008208
8209 if (W.MBB == SwitchMBB)
8210 visitSwitchCase(CB, SwitchMBB);
8211 else
8212 SwitchCases.push_back(CB);
8213}
8214
8215void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
8216 // Extract cases from the switch.
8217 BranchProbabilityInfo *BPI = FuncInfo.BPI;
8218 CaseClusterVector Clusters;
8219 Clusters.reserve(SI.getNumCases());
8220 for (auto I : SI.cases()) {
8221 MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()];
8222 const ConstantInt *CaseVal = I.getCaseValue();
Hans Wennborg44faaa72015-05-07 15:47:15 +00008223 uint32_t Weight =
8224 BPI ? BPI->getEdgeWeight(SI.getParent(), I.getSuccessorIndex()) : 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00008225 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Weight));
8226 }
8227
8228 MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()];
8229
Hans Wennborgae0254d2015-05-08 21:23:39 +00008230 // Cluster adjacent cases with the same destination. We do this at all
8231 // optimization levels because it's cheap to do and will make codegen faster
8232 // if there are many clusters.
8233 sortAndRangeify(Clusters);
Hans Wennborg0867b152015-04-23 16:45:24 +00008234
Hans Wennborgae0254d2015-05-08 21:23:39 +00008235 if (TM.getOptLevel() != CodeGenOpt::None) {
Hans Wennborg0867b152015-04-23 16:45:24 +00008236 // Replace an unreachable default with the most popular destination.
8237 // FIXME: Exploit unreachable default more aggressively.
8238 bool UnreachableDefault =
8239 isa<UnreachableInst>(SI.getDefaultDest()->getFirstNonPHIOrDbg());
8240 if (UnreachableDefault && !Clusters.empty()) {
8241 DenseMap<const BasicBlock *, unsigned> Popularity;
8242 unsigned MaxPop = 0;
8243 const BasicBlock *MaxBB = nullptr;
8244 for (auto I : SI.cases()) {
8245 const BasicBlock *BB = I.getCaseSuccessor();
8246 if (++Popularity[BB] > MaxPop) {
8247 MaxPop = Popularity[BB];
8248 MaxBB = BB;
8249 }
8250 }
8251 // Set new default.
8252 assert(MaxPop > 0 && MaxBB);
8253 DefaultMBB = FuncInfo.MBBMap[MaxBB];
8254
8255 // Remove cases that were pointing to the destination that is now the
8256 // default.
8257 CaseClusterVector New;
8258 New.reserve(Clusters.size());
8259 for (CaseCluster &CC : Clusters) {
8260 if (CC.MBB != DefaultMBB)
8261 New.push_back(CC);
8262 }
8263 Clusters = std::move(New);
8264 }
8265 }
8266
8267 // If there is only the default destination, jump there directly.
8268 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
8269 if (Clusters.empty()) {
8270 SwitchMBB->addSuccessor(DefaultMBB);
8271 if (DefaultMBB != NextBlock(SwitchMBB)) {
8272 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
8273 getControlRoot(), DAG.getBasicBlock(DefaultMBB)));
8274 }
8275 return;
8276 }
8277
Hans Wennborg67d492a2015-06-18 22:22:30 +00008278 findJumpTables(Clusters, &SI, DefaultMBB);
8279 findBitTestClusters(Clusters, &SI);
Hans Wennborg0867b152015-04-23 16:45:24 +00008280
8281 DEBUG({
8282 dbgs() << "Case clusters: ";
8283 for (const CaseCluster &C : Clusters) {
8284 if (C.Kind == CC_JumpTable) dbgs() << "JT:";
8285 if (C.Kind == CC_BitTests) dbgs() << "BT:";
8286
8287 C.Low->getValue().print(dbgs(), true);
8288 if (C.Low != C.High) {
8289 dbgs() << '-';
8290 C.High->getValue().print(dbgs(), true);
8291 }
8292 dbgs() << ' ';
8293 }
8294 dbgs() << '\n';
8295 });
8296
8297 assert(!Clusters.empty());
8298 SwitchWorkList WorkList;
8299 CaseClusterIt First = Clusters.begin();
8300 CaseClusterIt Last = Clusters.end() - 1;
8301 WorkList.push_back({SwitchMBB, First, Last, nullptr, nullptr});
8302
8303 while (!WorkList.empty()) {
8304 SwitchWorkListItem W = WorkList.back();
8305 WorkList.pop_back();
8306 unsigned NumClusters = W.LastCluster - W.FirstCluster + 1;
8307
8308 if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None) {
8309 // For optimized builds, lower large range as a balanced binary tree.
8310 splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB);
8311 continue;
8312 }
8313
8314 lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB);
8315 }
8316}