blob: 4a42a947c6cbd18f868584b769a0b227d5ca90bb [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukmane05203f2004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Misha Brukmane05203f2004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner27f53452006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000023def SDT_PPClfiwx : SDTypeProfile<1, 1, [ // lfiw[az]x
Hal Finkelbeb296b2013-03-31 10:12:51 +000024 SDTCisVT<0, f64>, SDTCisPtrTy<1>
25]>;
26
Bill Wendling77b13af2007-11-13 09:19:02 +000027def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
28def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
29 SDTCisVT<1, i32> ]>;
Chris Lattnera8713b12006-03-20 01:53:53 +000030def SDT_PPCvperm : SDTypeProfile<1, 3, [
31 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
32]>;
33
Nemanja Ivanovic1a2b2f02016-05-04 16:04:02 +000034def SDT_PPCVecSplat : SDTypeProfile<1, 2, [ SDTCisVec<0>,
35 SDTCisVec<1>, SDTCisInt<2>
36]>;
37
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +000038def SDT_PPCVecShift : SDTypeProfile<1, 3, [ SDTCisVec<0>,
39 SDTCisVec<1>, SDTCisVec<2>, SDTCisInt<3>
40]>;
41
42def SDT_PPCVecInsert : SDTypeProfile<1, 3, [ SDTCisVec<0>,
43 SDTCisVec<1>, SDTCisVec<2>, SDTCisInt<3>
44]>;
45
Chris Lattnerd7495ae2006-03-31 05:13:27 +000046def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6961fc72006-03-26 10:06:40 +000047 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
48]>;
49
Chris Lattner9754d142006-04-18 17:59:36 +000050def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattnerbe9377a2006-11-17 22:37:34 +000051 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner9754d142006-04-18 17:59:36 +000052]>;
53
Dan Gohman48b185d2009-09-25 20:36:54 +000054def SDT_PPClbrx : SDTypeProfile<1, 2, [
Hal Finkel31d29562013-03-28 19:25:55 +000055 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000056]>;
Dan Gohman48b185d2009-09-25 20:36:54 +000057def SDT_PPCstbrx : SDTypeProfile<0, 3, [
Hal Finkel31d29562013-03-28 19:25:55 +000058 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000059]>;
60
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +000061def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
62 SDTCisPtrTy<0>, SDTCisVT<1, i32>
63]>;
64
Hal Finkel3ee2af72014-07-18 23:29:49 +000065def tocentry32 : Operand<iPTR> {
66 let MIOperandInfo = (ops i32imm:$imm);
67}
Tilmann Schellerd1aaa322009-08-15 11:54:46 +000068
Hal Finkelc93a9a22015-02-25 01:06:45 +000069def SDT_PPCqvfperm : SDTypeProfile<1, 3, [
70 SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisVec<3>
71]>;
72def SDT_PPCqvgpci : SDTypeProfile<1, 1, [
73 SDTCisVec<0>, SDTCisInt<1>
74]>;
75def SDT_PPCqvaligni : SDTypeProfile<1, 3, [
76 SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<3>
77]>;
78def SDT_PPCqvesplati : SDTypeProfile<1, 2, [
79 SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisInt<2>
80]>;
81
82def SDT_PPCqbflt : SDTypeProfile<1, 1, [
83 SDTCisVec<0>, SDTCisVec<1>
84]>;
85
86def SDT_PPCqvlfsb : SDTypeProfile<1, 1, [
87 SDTCisVec<0>, SDTCisPtrTy<1>
88]>;
89
Chris Lattner27f53452006-03-01 05:50:56 +000090//===----------------------------------------------------------------------===//
Chris Lattnercd7f1012005-10-25 20:41:46 +000091// PowerPC specific DAG Nodes.
92//
93
Hal Finkel2e103312013-04-03 04:01:11 +000094def PPCfre : SDNode<"PPCISD::FRE", SDTFPUnaryOp, []>;
95def PPCfrsqrte: SDNode<"PPCISD::FRSQRTE", SDTFPUnaryOp, []>;
96
Hal Finkelf6d45f22013-04-01 17:52:07 +000097def PPCfcfid : SDNode<"PPCISD::FCFID", SDTFPUnaryOp, []>;
98def PPCfcfidu : SDNode<"PPCISD::FCFIDU", SDTFPUnaryOp, []>;
99def PPCfcfids : SDNode<"PPCISD::FCFIDS", SDTFPRoundOp, []>;
100def PPCfcfidus: SDNode<"PPCISD::FCFIDUS", SDTFPRoundOp, []>;
Chris Lattnercd7f1012005-10-25 20:41:46 +0000101def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
102def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Hal Finkelf6d45f22013-04-01 17:52:07 +0000103def PPCfctiduz: SDNode<"PPCISD::FCTIDUZ",SDTFPUnaryOp, []>;
104def PPCfctiwuz: SDNode<"PPCISD::FCTIWUZ",SDTFPUnaryOp, []>;
Chris Lattnera348f552008-01-06 06:44:58 +0000105def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
106 [SDNPHasChain, SDNPMayStore]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +0000107def PPClfiwax : SDNode<"PPCISD::LFIWAX", SDT_PPClfiwx,
108 [SDNPHasChain, SDNPMayLoad]>;
109def PPClfiwzx : SDNode<"PPCISD::LFIWZX", SDT_PPClfiwx,
Hal Finkelbeb296b2013-03-31 10:12:51 +0000110 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnercd7f1012005-10-25 20:41:46 +0000111
Ulrich Weigand874fc622013-03-26 10:56:22 +0000112// Extract FPSCR (not modeled at the DAG level).
113def PPCmffs : SDNode<"PPCISD::MFFS",
114 SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>, []>;
115
116// Perform FADD in round-to-zero mode.
117def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp, []>;
118
Dale Johannesen666323e2007-10-10 01:01:31 +0000119
Chris Lattner261009a2005-10-25 20:55:47 +0000120def PPCfsel : SDNode<"PPCISD::FSEL",
121 // Type constraint for fsel.
122 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
123 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000124
Nate Begeman69caef22005-12-13 22:55:22 +0000125def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
126def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Hal Finkelcf599212015-02-25 21:36:59 +0000127def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp,
128 [SDNPMayLoad, SDNPMemOperand]>;
Nate Begeman69caef22005-12-13 22:55:22 +0000129def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
130def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +0000131
Roman Divacky32143e22013-12-20 18:08:54 +0000132def PPCppc32GOT : SDNode<"PPCISD::PPC32_GOT", SDTIntLeaf, []>;
133
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000134def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>;
135def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp,
136 [SDNPMayLoad]>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000137def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>;
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000138def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>;
139def PPCaddiTlsgdL : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>;
Bill Schmidt82f1c772015-02-10 19:09:05 +0000140def PPCgetTlsAddr : SDNode<"PPCISD::GET_TLS_ADDR", SDTIntBinOp>;
141def PPCaddiTlsgdLAddr : SDNode<"PPCISD::ADDI_TLSGD_L_ADDR",
142 SDTypeProfile<1, 3, [
143 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
144 SDTCisSameAs<0, 3>, SDTCisInt<0> ]>>;
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000145def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>;
146def PPCaddiTlsldL : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>;
Bill Schmidt82f1c772015-02-10 19:09:05 +0000147def PPCgetTlsldAddr : SDNode<"PPCISD::GET_TLSLD_ADDR", SDTIntBinOp>;
148def PPCaddiTlsldLAddr : SDNode<"PPCISD::ADDI_TLSLD_L_ADDR",
149 SDTypeProfile<1, 3, [
150 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
151 SDTCisSameAs<0, 3>, SDTCisInt<0> ]>>;
152def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp>;
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000153def PPCaddiDtprelL : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000154
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +0000155def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Nemanja Ivanovic1a2b2f02016-05-04 16:04:02 +0000156def PPCxxsplt : SDNode<"PPCISD::XXSPLT", SDT_PPCVecSplat, []>;
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +0000157def PPCxxinsert : SDNode<"PPCISD::XXINSERT", SDT_PPCVecInsert, []>;
158def PPCvecshl : SDNode<"PPCISD::VECSHL", SDT_PPCVecShift, []>;
Chris Lattner7e9440a2006-03-19 06:55:52 +0000159
Hal Finkelc93a9a22015-02-25 01:06:45 +0000160def PPCqvfperm : SDNode<"PPCISD::QVFPERM", SDT_PPCqvfperm, []>;
161def PPCqvgpci : SDNode<"PPCISD::QVGPCI", SDT_PPCqvgpci, []>;
162def PPCqvaligni : SDNode<"PPCISD::QVALIGNI", SDT_PPCqvaligni, []>;
163def PPCqvesplati : SDNode<"PPCISD::QVESPLATI", SDT_PPCqvesplati, []>;
164
165def PPCqbflt : SDNode<"PPCISD::QBFLT", SDT_PPCqbflt, []>;
166
167def PPCqvlfsb : SDNode<"PPCISD::QVLFSb", SDT_PPCqvlfsb,
168 [SDNPHasChain, SDNPMayLoad]>;
169
Hal Finkel4edc66b2015-01-03 01:16:37 +0000170def PPCcmpb : SDNode<"PPCISD::CMPB", SDTIntBinOp, []>;
171
Chris Lattnerfea33f72005-12-06 02:10:38 +0000172// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
173// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner20b5a2b2008-03-07 20:18:24 +0000174def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
175def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
176def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattnerfea33f72005-12-06 02:10:38 +0000177
Chris Lattnerf9797942005-12-04 19:01:59 +0000178// These are target-independent nodes, but have target-specific formats.
Bill Wendling77b13af2007-11-13 09:19:02 +0000179def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000180 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendling77b13af2007-11-13 09:19:02 +0000181def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000182 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattnerf9797942005-12-04 19:01:59 +0000183
Chris Lattner3b587342006-06-27 18:36:44 +0000184def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000185def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
186 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
187 SDNPVariadic]>;
188def PPCcall_nop : SDNode<"PPCISD::CALL_NOP", SDT_PPCCall,
189 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
190 SDNPVariadic]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000191def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000192 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000193def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTNone,
194 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
195 SDNPVariadic]>;
Hal Finkelfc096c92014-12-23 22:29:40 +0000196def PPCbctrl_load_toc : SDNode<"PPCISD::BCTRL_LOAD_TOC",
197 SDTypeProfile<0, 1, []>,
198 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
199 SDNPVariadic]>;
Chris Lattnerb1e9e372006-05-17 06:01:33 +0000200
Chris Lattner9a249b02008-01-15 22:02:54 +0000201def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000202 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000203
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000204def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000205 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000206
Hal Finkel756810f2013-03-21 21:37:52 +0000207def PPCeh_sjlj_setjmp : SDNode<"PPCISD::EH_SJLJ_SETJMP",
208 SDTypeProfile<1, 1, [SDTCisInt<0>,
209 SDTCisPtrTy<1>]>,
210 [SDNPHasChain, SDNPSideEffect]>;
211def PPCeh_sjlj_longjmp : SDNode<"PPCISD::EH_SJLJ_LONGJMP",
212 SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>,
213 [SDNPHasChain, SDNPSideEffect]>;
214
Bill Schmidta87a7e22013-05-14 19:35:45 +0000215def SDT_PPCsc : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
216def PPCsc : SDNode<"PPCISD::SC", SDT_PPCsc,
217 [SDNPHasChain, SDNPSideEffect]>;
218
Bill Schmidte26236e2015-05-22 16:44:10 +0000219def PPCclrbhrb : SDNode<"PPCISD::CLRBHRB", SDTNone,
220 [SDNPHasChain, SDNPSideEffect]>;
221def PPCmfbhrbe : SDNode<"PPCISD::MFBHRBE", SDTIntBinOp, [SDNPHasChain]>;
222def PPCrfebb : SDNode<"PPCISD::RFEBB", SDT_PPCsc,
223 [SDNPHasChain, SDNPSideEffect]>;
224
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000225def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000226def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6961fc72006-03-26 10:06:40 +0000227
Chris Lattner9754d142006-04-18 17:59:36 +0000228def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000229 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner9754d142006-04-18 17:59:36 +0000230
Chris Lattner94de7bc2008-01-10 05:12:37 +0000231def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
232 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnera348f552008-01-06 06:44:58 +0000233def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
234 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnera7976d32006-07-10 20:56:58 +0000235
Hal Finkel5ab37802012-08-28 02:10:27 +0000236// Instructions to set/unset CR bit 6 for SVR4 vararg calls
237def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone,
238 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
239def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone,
240 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
241
Jim Laskey48850c12006-11-16 22:43:37 +0000242// Instructions to support dynamic alloca.
243def SDTDynOp : SDTypeProfile<1, 2, []>;
Yury Gribovd7dbb662015-12-01 11:40:55 +0000244def SDTDynAreaOp : SDTypeProfile<1, 1, []>;
Jim Laskey48850c12006-11-16 22:43:37 +0000245def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
Yury Gribovd7dbb662015-12-01 11:40:55 +0000246def PPCdynareaoffset : SDNode<"PPCISD::DYNAREAOFFSET", SDTDynAreaOp, [SDNPHasChain]>;
Jim Laskey48850c12006-11-16 22:43:37 +0000247
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000248//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000249// PowerPC specific transformation functions and pattern fragments.
250//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000251
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000252def SHL32 : SDNodeXForm<imm, [{
253 // Transformation function: 31 - imm
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000254 return getI32Imm(31 - N->getZExtValue(), SDLoc(N));
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000255}]>;
256
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000257def SRL32 : SDNodeXForm<imm, [{
258 // Transformation function: 32 - imm
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000259 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue(), SDLoc(N))
260 : getI32Imm(0, SDLoc(N));
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000261}]>;
262
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000263def LO16 : SDNodeXForm<imm, [{
264 // Transformation function: get the low 16 bits.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000265 return getI32Imm((unsigned short)N->getZExtValue(), SDLoc(N));
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000266}]>;
267
268def HI16 : SDNodeXForm<imm, [{
269 // Transformation function: shift the immediate value down into the low bits.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000270 return getI32Imm((unsigned)N->getZExtValue() >> 16, SDLoc(N));
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000271}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000272
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000273def HA16 : SDNodeXForm<imm, [{
274 // Transformation function: shift the immediate value down into the low bits.
David Majnemere61e4bf2016-06-21 05:10:24 +0000275 int Val = N->getZExtValue();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000276 return getI32Imm((Val - (signed short)Val) >> 16, SDLoc(N));
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000277}]>;
Nate Begemand31efd12006-09-22 05:01:56 +0000278def MB : SDNodeXForm<imm, [{
279 // Transformation function: get the start bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000280 unsigned mb = 0, me;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000281 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000282 return getI32Imm(mb, SDLoc(N));
Nate Begemand31efd12006-09-22 05:01:56 +0000283}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000284
Nate Begemand31efd12006-09-22 05:01:56 +0000285def ME : SDNodeXForm<imm, [{
286 // Transformation function: get the end bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000287 unsigned mb, me = 0;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000288 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000289 return getI32Imm(me, SDLoc(N));
Nate Begemand31efd12006-09-22 05:01:56 +0000290}]>;
291def maskimm32 : PatLeaf<(imm), [{
292 // maskImm predicate - True if immediate is a run of ones.
293 unsigned mb, me;
Owen Anderson9f944592009-08-11 20:47:22 +0000294 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +0000295 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000296 else
297 return false;
298}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000299
Bill Schmidtf88571e2013-05-22 20:09:24 +0000300def imm32SExt16 : Operand<i32>, ImmLeaf<i32, [{
301 // imm32SExt16 predicate - True if the i32 immediate fits in a 16-bit
302 // sign extended field. Used by instructions like 'addi'.
303 return (int32_t)Imm == (short)Imm;
304}]>;
305def imm64SExt16 : Operand<i64>, ImmLeaf<i64, [{
306 // imm64SExt16 predicate - True if the i64 immediate fits in a 16-bit
307 // sign extended field. Used by instructions like 'addi'.
308 return (int64_t)Imm == (short)Imm;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000309}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +0000310def immZExt16 : PatLeaf<(imm), [{
311 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
312 // field. Used by instructions like 'ori'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000313 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000314}], LO16>;
315
Chris Lattner7e742e42006-06-20 22:34:10 +0000316// imm16Shifted* - These match immediates where the low 16-bits are zero. There
317// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
318// identical in 32-bit mode, but in 64-bit mode, they return true if the
319// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
320// clear).
321def imm16ShiftedZExt : PatLeaf<(imm), [{
322 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
323 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000324 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner7e742e42006-06-20 22:34:10 +0000325}], HI16>;
326
327def imm16ShiftedSExt : PatLeaf<(imm), [{
328 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
329 // immediate are set. Used by instructions like 'addis'. Identical to
330 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000331 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson9f944592009-08-11 20:47:22 +0000332 if (N->getValueType(0) == MVT::i32)
Chris Lattnerd6e160d2006-06-20 21:39:30 +0000333 return true;
334 // For 64-bit, make sure it is sext right.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000335 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000336}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000337
Hal Finkel940ab932014-02-28 00:27:01 +0000338def imm64ZExt32 : Operand<i64>, ImmLeaf<i64, [{
339 // imm64ZExt32 predicate - True if the i64 immediate fits in a 32-bit
340 // zero extended field.
341 return isUInt<32>(Imm);
342}]>;
343
Hal Finkelb09680b2013-03-18 23:00:58 +0000344// Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000345// restricted memrix (4-aligned) constants are alignment sensitive. If these
Hal Finkelb09680b2013-03-18 23:00:58 +0000346// offsets are hidden behind TOC entries than the values of the lower-order
347// bits cannot be checked directly. As a result, we need to also incorporate
348// an alignment check into the relevant patterns.
349
350def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
351 return cast<LoadSDNode>(N)->getAlignment() >= 4;
352}]>;
353def aligned4store : PatFrag<(ops node:$val, node:$ptr),
354 (store node:$val, node:$ptr), [{
355 return cast<StoreSDNode>(N)->getAlignment() >= 4;
356}]>;
357def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
358 return cast<LoadSDNode>(N)->getAlignment() >= 4;
359}]>;
360def aligned4pre_store : PatFrag<
361 (ops node:$val, node:$base, node:$offset),
362 (pre_store node:$val, node:$base, node:$offset), [{
363 return cast<StoreSDNode>(N)->getAlignment() >= 4;
364}]>;
365
366def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
367 return cast<LoadSDNode>(N)->getAlignment() < 4;
368}]>;
369def unaligned4store : PatFrag<(ops node:$val, node:$ptr),
370 (store node:$val, node:$ptr), [{
371 return cast<StoreSDNode>(N)->getAlignment() < 4;
372}]>;
373def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
374 return cast<LoadSDNode>(N)->getAlignment() < 4;
375}]>;
Chris Lattner2771e2c2006-03-25 06:12:06 +0000376
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000377//===----------------------------------------------------------------------===//
378// PowerPC Flag Definitions.
379
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000380class isPPC64 { bit PPC64 = 1; }
Hal Finkel1b58f332013-04-12 18:17:57 +0000381class isDOT { bit RC = 1; }
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000382
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000383class RegConstraint<string C> {
384 string Constraints = C;
385}
Chris Lattner57711562006-11-15 23:24:18 +0000386class NoEncode<string E> {
387 string DisableEncoding = E;
388}
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000389
390
391//===----------------------------------------------------------------------===//
392// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000393
Ulrich Weigand136ac222013-04-26 16:53:15 +0000394// In the default PowerPC assembler syntax, registers are specified simply
395// by number, so they cannot be distinguished from immediate values (without
396// looking at the opcode). This means that the default operand matching logic
397// for the asm parser does not work, and we need to specify custom matchers.
398// Since those can only be specified with RegisterOperand classes and not
399// directly on the RegisterClass, all instructions patterns used by the asm
400// parser need to use a RegisterOperand (instead of a RegisterClass) for
401// all their register operands.
402// For this purpose, we define one RegisterOperand for each RegisterClass,
403// using the same name as the class, just in lower case.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000404
Ulrich Weigand640192d2013-05-03 19:49:39 +0000405def PPCRegGPRCAsmOperand : AsmOperandClass {
406 let Name = "RegGPRC"; let PredicateMethod = "isRegNumber";
407}
408def gprc : RegisterOperand<GPRC> {
409 let ParserMatchClass = PPCRegGPRCAsmOperand;
410}
411def PPCRegG8RCAsmOperand : AsmOperandClass {
412 let Name = "RegG8RC"; let PredicateMethod = "isRegNumber";
413}
414def g8rc : RegisterOperand<G8RC> {
415 let ParserMatchClass = PPCRegG8RCAsmOperand;
416}
417def PPCRegGPRCNoR0AsmOperand : AsmOperandClass {
418 let Name = "RegGPRCNoR0"; let PredicateMethod = "isRegNumber";
419}
420def gprc_nor0 : RegisterOperand<GPRC_NOR0> {
421 let ParserMatchClass = PPCRegGPRCNoR0AsmOperand;
422}
423def PPCRegG8RCNoX0AsmOperand : AsmOperandClass {
424 let Name = "RegG8RCNoX0"; let PredicateMethod = "isRegNumber";
425}
426def g8rc_nox0 : RegisterOperand<G8RC_NOX0> {
427 let ParserMatchClass = PPCRegG8RCNoX0AsmOperand;
428}
429def PPCRegF8RCAsmOperand : AsmOperandClass {
430 let Name = "RegF8RC"; let PredicateMethod = "isRegNumber";
431}
432def f8rc : RegisterOperand<F8RC> {
433 let ParserMatchClass = PPCRegF8RCAsmOperand;
434}
435def PPCRegF4RCAsmOperand : AsmOperandClass {
436 let Name = "RegF4RC"; let PredicateMethod = "isRegNumber";
437}
438def f4rc : RegisterOperand<F4RC> {
439 let ParserMatchClass = PPCRegF4RCAsmOperand;
440}
441def PPCRegVRRCAsmOperand : AsmOperandClass {
442 let Name = "RegVRRC"; let PredicateMethod = "isRegNumber";
443}
444def vrrc : RegisterOperand<VRRC> {
445 let ParserMatchClass = PPCRegVRRCAsmOperand;
446}
447def PPCRegCRBITRCAsmOperand : AsmOperandClass {
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000448 let Name = "RegCRBITRC"; let PredicateMethod = "isCRBitNumber";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000449}
450def crbitrc : RegisterOperand<CRBITRC> {
451 let ParserMatchClass = PPCRegCRBITRCAsmOperand;
452}
453def PPCRegCRRCAsmOperand : AsmOperandClass {
454 let Name = "RegCRRC"; let PredicateMethod = "isCCRegNumber";
455}
456def crrc : RegisterOperand<CRRC> {
457 let ParserMatchClass = PPCRegCRRCAsmOperand;
458}
Kit Barton535e69d2015-03-25 19:36:23 +0000459def crrc0 : RegisterOperand<CRRC0> {
460 let ParserMatchClass = PPCRegCRRCAsmOperand;
461}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000462
Nemanja Ivanovice8effe12015-03-04 20:44:33 +0000463def PPCU1ImmAsmOperand : AsmOperandClass {
464 let Name = "U1Imm"; let PredicateMethod = "isU1Imm";
465 let RenderMethod = "addImmOperands";
466}
467def u1imm : Operand<i32> {
468 let PrintMethod = "printU1ImmOperand";
469 let ParserMatchClass = PPCU1ImmAsmOperand;
470}
471
Hal Finkel27774d92014-03-13 07:58:58 +0000472def PPCU2ImmAsmOperand : AsmOperandClass {
473 let Name = "U2Imm"; let PredicateMethod = "isU2Imm";
474 let RenderMethod = "addImmOperands";
475}
476def u2imm : Operand<i32> {
477 let PrintMethod = "printU2ImmOperand";
478 let ParserMatchClass = PPCU2ImmAsmOperand;
479}
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +0000480
Kit Barton535e69d2015-03-25 19:36:23 +0000481def PPCU3ImmAsmOperand : AsmOperandClass {
482 let Name = "U3Imm"; let PredicateMethod = "isU3Imm";
483 let RenderMethod = "addImmOperands";
484}
485def u3imm : Operand<i32> {
486 let PrintMethod = "printU3ImmOperand";
487 let ParserMatchClass = PPCU3ImmAsmOperand;
488}
489
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +0000490def PPCU4ImmAsmOperand : AsmOperandClass {
491 let Name = "U4Imm"; let PredicateMethod = "isU4Imm";
492 let RenderMethod = "addImmOperands";
493}
494def u4imm : Operand<i32> {
495 let PrintMethod = "printU4ImmOperand";
496 let ParserMatchClass = PPCU4ImmAsmOperand;
497}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000498def PPCS5ImmAsmOperand : AsmOperandClass {
499 let Name = "S5Imm"; let PredicateMethod = "isS5Imm";
500 let RenderMethod = "addImmOperands";
501}
Chris Lattner2771e2c2006-03-25 06:12:06 +0000502def s5imm : Operand<i32> {
503 let PrintMethod = "printS5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000504 let ParserMatchClass = PPCS5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000505 let DecoderMethod = "decodeSImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000506}
507def PPCU5ImmAsmOperand : AsmOperandClass {
508 let Name = "U5Imm"; let PredicateMethod = "isU5Imm";
509 let RenderMethod = "addImmOperands";
Chris Lattner2771e2c2006-03-25 06:12:06 +0000510}
Chris Lattnerf006d152005-09-14 20:53:05 +0000511def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000512 let PrintMethod = "printU5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000513 let ParserMatchClass = PPCU5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000514 let DecoderMethod = "decodeUImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000515}
516def PPCU6ImmAsmOperand : AsmOperandClass {
517 let Name = "U6Imm"; let PredicateMethod = "isU6Imm";
518 let RenderMethod = "addImmOperands";
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000519}
Chris Lattnerf006d152005-09-14 20:53:05 +0000520def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000521 let PrintMethod = "printU6ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000522 let ParserMatchClass = PPCU6ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000523 let DecoderMethod = "decodeUImmOperand<6>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000524}
Chuang-Yu Cheng80722712016-03-28 08:34:28 +0000525def PPCU7ImmAsmOperand : AsmOperandClass {
526 let Name = "U7Imm"; let PredicateMethod = "isU7Imm";
527 let RenderMethod = "addImmOperands";
528}
529def u7imm : Operand<i32> {
530 let PrintMethod = "printU7ImmOperand";
531 let ParserMatchClass = PPCU7ImmAsmOperand;
532 let DecoderMethod = "decodeUImmOperand<7>";
533}
534def PPCU8ImmAsmOperand : AsmOperandClass {
535 let Name = "U8Imm"; let PredicateMethod = "isU8Imm";
536 let RenderMethod = "addImmOperands";
537}
538def u8imm : Operand<i32> {
539 let PrintMethod = "printU8ImmOperand";
540 let ParserMatchClass = PPCU8ImmAsmOperand;
541 let DecoderMethod = "decodeUImmOperand<8>";
542}
Bill Schmidte26236e2015-05-22 16:44:10 +0000543def PPCU10ImmAsmOperand : AsmOperandClass {
544 let Name = "U10Imm"; let PredicateMethod = "isU10Imm";
545 let RenderMethod = "addImmOperands";
546}
547def u10imm : Operand<i32> {
548 let PrintMethod = "printU10ImmOperand";
549 let ParserMatchClass = PPCU10ImmAsmOperand;
550 let DecoderMethod = "decodeUImmOperand<10>";
551}
Hal Finkelc93a9a22015-02-25 01:06:45 +0000552def PPCU12ImmAsmOperand : AsmOperandClass {
553 let Name = "U12Imm"; let PredicateMethod = "isU12Imm";
554 let RenderMethod = "addImmOperands";
555}
556def u12imm : Operand<i32> {
557 let PrintMethod = "printU12ImmOperand";
558 let ParserMatchClass = PPCU12ImmAsmOperand;
559 let DecoderMethod = "decodeUImmOperand<12>";
560}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000561def PPCS16ImmAsmOperand : AsmOperandClass {
562 let Name = "S16Imm"; let PredicateMethod = "isS16Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000563 let RenderMethod = "addS16ImmOperands";
Nate Begeman143cf942004-08-30 02:28:06 +0000564}
Chris Lattnerf006d152005-09-14 20:53:05 +0000565def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000566 let PrintMethod = "printS16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000567 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000568 let ParserMatchClass = PPCS16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000569 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000570}
571def PPCU16ImmAsmOperand : AsmOperandClass {
572 let Name = "U16Imm"; let PredicateMethod = "isU16Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000573 let RenderMethod = "addU16ImmOperands";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000574}
Chris Lattnerf006d152005-09-14 20:53:05 +0000575def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000576 let PrintMethod = "printU16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000577 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000578 let ParserMatchClass = PPCU16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000579 let DecoderMethod = "decodeUImmOperand<16>";
Chris Lattner8a796852004-08-15 05:20:16 +0000580}
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000581def PPCS17ImmAsmOperand : AsmOperandClass {
582 let Name = "S17Imm"; let PredicateMethod = "isS17Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000583 let RenderMethod = "addS16ImmOperands";
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000584}
585def s17imm : Operand<i32> {
586 // This operand type is used for addis/lis to allow the assembler parser
587 // to accept immediates in the range -65536..65535 for compatibility with
588 // the GNU assembler. The operand is treated as 16-bit otherwise.
589 let PrintMethod = "printS16ImmOperand";
590 let EncoderMethod = "getImm16Encoding";
591 let ParserMatchClass = PPCS17ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000592 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000593}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000594def PPCDirectBrAsmOperand : AsmOperandClass {
595 let Name = "DirectBr"; let PredicateMethod = "isDirectBr";
596 let RenderMethod = "addBranchTargetOperands";
597}
Chris Lattner0e3461e2010-11-15 06:09:35 +0000598def directbrtarget : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000599 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000600 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000601 let ParserMatchClass = PPCDirectBrAsmOperand;
602}
603def absdirectbrtarget : Operand<OtherVT> {
604 let PrintMethod = "printAbsBranchOperand";
605 let EncoderMethod = "getAbsDirectBrEncoding";
606 let ParserMatchClass = PPCDirectBrAsmOperand;
607}
608def PPCCondBrAsmOperand : AsmOperandClass {
609 let Name = "CondBr"; let PredicateMethod = "isCondBr";
610 let RenderMethod = "addBranchTargetOperands";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000611}
612def condbrtarget : Operand<OtherVT> {
Chris Lattnercfedba72010-11-16 01:45:05 +0000613 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000614 let EncoderMethod = "getCondBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000615 let ParserMatchClass = PPCCondBrAsmOperand;
616}
617def abscondbrtarget : Operand<OtherVT> {
618 let PrintMethod = "printAbsBranchOperand";
619 let EncoderMethod = "getAbsCondBrEncoding";
620 let ParserMatchClass = PPCCondBrAsmOperand;
Nate Begeman61738782004-09-02 08:13:00 +0000621}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000622def calltarget : Operand<iPTR> {
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000623 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000624 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000625 let ParserMatchClass = PPCDirectBrAsmOperand;
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000626}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000627def abscalltarget : Operand<iPTR> {
628 let PrintMethod = "printAbsBranchOperand";
629 let EncoderMethod = "getAbsDirectBrEncoding";
630 let ParserMatchClass = PPCDirectBrAsmOperand;
Nate Begemana171f6b2005-11-16 00:48:01 +0000631}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000632def PPCCRBitMaskOperand : AsmOperandClass {
633 let Name = "CRBitMask"; let PredicateMethod = "isCRBitMask";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000634}
Nate Begeman8465fe82005-07-20 22:42:00 +0000635def crbitm: Operand<i8> {
636 let PrintMethod = "printcrbitm";
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000637 let EncoderMethod = "get_crbitm_encoding";
Hal Finkel23453472013-12-19 16:13:01 +0000638 let DecoderMethod = "decodeCRBitMOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000639 let ParserMatchClass = PPCCRBitMaskOperand;
Nate Begeman8465fe82005-07-20 22:42:00 +0000640}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000641// Address operands
Hal Finkel638a9fa2013-03-19 18:51:05 +0000642// A version of ptr_rc which excludes R0 (or X0 in 64-bit mode).
Ulrich Weigand640192d2013-05-03 19:49:39 +0000643def PPCRegGxRCNoR0Operand : AsmOperandClass {
644 let Name = "RegGxRCNoR0"; let PredicateMethod = "isRegNumber";
645}
646def ptr_rc_nor0 : Operand<iPTR>, PointerLikeRegClass<1> {
647 let ParserMatchClass = PPCRegGxRCNoR0Operand;
648}
649// A version of ptr_rc usable with the asm parser.
650def PPCRegGxRCOperand : AsmOperandClass {
651 let Name = "RegGxRC"; let PredicateMethod = "isRegNumber";
652}
653def ptr_rc_idx : Operand<iPTR>, PointerLikeRegClass<0> {
654 let ParserMatchClass = PPCRegGxRCOperand;
655}
Hal Finkel638a9fa2013-03-19 18:51:05 +0000656
Ulrich Weigand640192d2013-05-03 19:49:39 +0000657def PPCDispRIOperand : AsmOperandClass {
658 let Name = "DispRI"; let PredicateMethod = "isS16Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000659 let RenderMethod = "addS16ImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000660}
661def dispRI : Operand<iPTR> {
662 let ParserMatchClass = PPCDispRIOperand;
663}
664def PPCDispRIXOperand : AsmOperandClass {
665 let Name = "DispRIX"; let PredicateMethod = "isS16ImmX4";
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000666 let RenderMethod = "addImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000667}
668def dispRIX : Operand<iPTR> {
669 let ParserMatchClass = PPCDispRIXOperand;
670}
Kit Bartonba532dc2016-03-08 03:49:13 +0000671def PPCDispRIX16Operand : AsmOperandClass {
672 let Name = "DispRIX16"; let PredicateMethod = "isS16ImmX16";
673 let RenderMethod = "addImmOperands";
674}
675def dispRIX16 : Operand<iPTR> {
676 let ParserMatchClass = PPCDispRIX16Operand;
677}
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000678def PPCDispSPE8Operand : AsmOperandClass {
679 let Name = "DispSPE8"; let PredicateMethod = "isU8ImmX8";
680 let RenderMethod = "addImmOperands";
681}
682def dispSPE8 : Operand<iPTR> {
683 let ParserMatchClass = PPCDispSPE8Operand;
684}
685def PPCDispSPE4Operand : AsmOperandClass {
686 let Name = "DispSPE4"; let PredicateMethod = "isU7ImmX4";
687 let RenderMethod = "addImmOperands";
688}
689def dispSPE4 : Operand<iPTR> {
690 let ParserMatchClass = PPCDispSPE4Operand;
691}
692def PPCDispSPE2Operand : AsmOperandClass {
693 let Name = "DispSPE2"; let PredicateMethod = "isU6ImmX2";
694 let RenderMethod = "addImmOperands";
695}
696def dispSPE2 : Operand<iPTR> {
697 let ParserMatchClass = PPCDispSPE2Operand;
698}
Ulrich Weigand4a083882013-03-26 10:55:45 +0000699
Chris Lattnera5190ae2006-06-16 21:01:35 +0000700def memri : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000701 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000702 let MIOperandInfo = (ops dispRI:$imm, ptr_rc_nor0:$reg);
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000703 let EncoderMethod = "getMemRIEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000704 let DecoderMethod = "decodeMemRIOperands";
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000705}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000706def memrr : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000707 let PrintMethod = "printMemRegReg";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000708 let MIOperandInfo = (ops ptr_rc_nor0:$ptrreg, ptr_rc_idx:$offreg);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000709}
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000710def memrix : Operand<iPTR> { // memri where the imm is 4-aligned.
711 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000712 let MIOperandInfo = (ops dispRIX:$imm, ptr_rc_nor0:$reg);
Chris Lattner8f4444d2010-11-15 08:02:41 +0000713 let EncoderMethod = "getMemRIXEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000714 let DecoderMethod = "decodeMemRIXOperands";
Chris Lattner4a66d692006-03-22 05:30:33 +0000715}
Kit Bartonba532dc2016-03-08 03:49:13 +0000716def memrix16 : Operand<iPTR> { // memri, imm is 16-aligned, 12-bit, Inst{16:27}
717 let PrintMethod = "printMemRegImm";
718 let MIOperandInfo = (ops dispRIX16:$imm, ptr_rc_nor0:$reg);
719 let EncoderMethod = "getMemRIX16Encoding";
720 let DecoderMethod = "decodeMemRIX16Operands";
721}
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000722def spe8dis : Operand<iPTR> { // SPE displacement where the imm is 8-aligned.
723 let PrintMethod = "printMemRegImm";
724 let MIOperandInfo = (ops dispSPE8:$imm, ptr_rc_nor0:$reg);
725 let EncoderMethod = "getSPE8DisEncoding";
726}
727def spe4dis : Operand<iPTR> { // SPE displacement where the imm is 4-aligned.
728 let PrintMethod = "printMemRegImm";
729 let MIOperandInfo = (ops dispSPE4:$imm, ptr_rc_nor0:$reg);
730 let EncoderMethod = "getSPE4DisEncoding";
731}
732def spe2dis : Operand<iPTR> { // SPE displacement where the imm is 2-aligned.
733 let PrintMethod = "printMemRegImm";
734 let MIOperandInfo = (ops dispSPE2:$imm, ptr_rc_nor0:$reg);
735 let EncoderMethod = "getSPE2DisEncoding";
736}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000737
Hal Finkel756810f2013-03-21 21:37:52 +0000738// A single-register address. This is used with the SjLj
739// pseudo-instructions.
740def memr : Operand<iPTR> {
741 let MIOperandInfo = (ops ptr_rc:$ptrreg);
742}
Roman Divacky32143e22013-12-20 18:08:54 +0000743def PPCTLSRegOperand : AsmOperandClass {
744 let Name = "TLSReg"; let PredicateMethod = "isTLSReg";
745 let RenderMethod = "addTLSRegOperands";
746}
747def tlsreg32 : Operand<i32> {
748 let EncoderMethod = "getTLSRegEncoding";
749 let ParserMatchClass = PPCTLSRegOperand;
750}
Hal Finkel7c8ae532014-07-25 17:47:22 +0000751def tlsgd32 : Operand<i32> {}
752def tlscall32 : Operand<i32> {
753 let PrintMethod = "printTLSCall";
754 let MIOperandInfo = (ops calltarget:$func, tlsgd32:$sym);
755 let EncoderMethod = "getTLSCallEncoding";
756}
Hal Finkel756810f2013-03-21 21:37:52 +0000757
Ulrich Weigand63aa8522013-03-26 10:53:27 +0000758// PowerPC Predicate operand.
759def pred : Operand<OtherVT> {
Chris Lattner6be72602006-11-04 05:27:39 +0000760 let PrintMethod = "printPredicateOperand";
Ulrich Weigand136ac222013-04-26 16:53:15 +0000761 let MIOperandInfo = (ops i32imm:$bibo, crrc:$reg);
Chris Lattner6be72602006-11-04 05:27:39 +0000762}
Chris Lattnerc8a68d02006-11-03 23:53:25 +0000763
Chris Lattner268d3582006-01-12 02:05:36 +0000764// Define PowerPC specific addressing mode.
Evan Cheng577ef762006-10-11 21:03:53 +0000765def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
766def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
767def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000768def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmX4", [], []>; // "std"
Chris Lattner8a796852004-08-15 05:20:16 +0000769
Hal Finkel756810f2013-03-21 21:37:52 +0000770// The address in a single register. This is used with the SjLj
771// pseudo-instructions.
772def addr : ComplexPattern<iPTR, 1, "SelectAddr",[], []>;
773
Chris Lattner6f5840c2006-11-16 00:41:37 +0000774/// This is just the offset part of iaddr, used for preinc.
775def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattner13969612006-11-15 02:43:19 +0000776
Evan Cheng3db275d2005-12-14 22:07:12 +0000777//===----------------------------------------------------------------------===//
778// PowerPC Instruction Predicate Definitions.
Eric Christopher1b8e7632014-05-22 01:07:24 +0000779def In32BitMode : Predicate<"!PPCSubTarget->isPPC64()">;
780def In64BitMode : Predicate<"PPCSubTarget->isPPC64()">;
781def IsBookE : Predicate<"PPCSubTarget->isBookE()">;
782def IsNotBookE : Predicate<"!PPCSubTarget->isBookE()">;
Hal Finkelfe3368c2014-10-02 22:34:22 +0000783def HasOnlyMSYNC : Predicate<"PPCSubTarget->hasOnlyMSYNC()">;
784def HasSYNC : Predicate<"!PPCSubTarget->hasOnlyMSYNC()">;
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +0000785def IsPPC4xx : Predicate<"PPCSubTarget->isPPC4xx()">;
Joerg Sonnenberger74052102014-08-04 17:07:41 +0000786def IsPPC6xx : Predicate<"PPCSubTarget->isPPC6xx()">;
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +0000787def IsE500 : Predicate<"PPCSubTarget->isE500()">;
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +0000788def HasSPE : Predicate<"PPCSubTarget->HasSPE()">;
Bill Schmidt082cfc02015-01-14 20:17:10 +0000789def HasICBT : Predicate<"PPCSubTarget->hasICBT()">;
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +0000790def HasPartwordAtomics : Predicate<"PPCSubTarget->hasPartwordAtomics()">;
Hal Finkelc93a9a22015-02-25 01:06:45 +0000791def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">;
792def NaNsFPMath : Predicate<"!TM.Options.NoNaNsFPMath">;
Nemanja Ivanovicc0904792015-04-09 23:54:37 +0000793def HasBPERMD : Predicate<"PPCSubTarget->hasBPERMD()">;
794def HasExtDiv : Predicate<"PPCSubTarget->hasExtDiv()">;
Nemanja Ivanovica621a7f2016-03-31 15:26:37 +0000795def IsISA3_0 : Predicate<"PPCSubTarget->isISA3_0()">;
Hal Finkelc93a9a22015-02-25 01:06:45 +0000796
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000797//===----------------------------------------------------------------------===//
Hal Finkel654d43b2013-04-12 02:18:09 +0000798// PowerPC Multiclass Definitions.
799
800multiclass XForm_6r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
801 string asmbase, string asmstr, InstrItinClass itin,
802 list<dag> pattern> {
803 let BaseName = asmbase in {
804 def NAME : XForm_6<opcode, xo, OOL, IOL,
805 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
806 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000807 let Defs = [CR0] in
808 def o : XForm_6<opcode, xo, OOL, IOL,
809 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
810 []>, isDOT, RecFormRel;
811 }
812}
813
814multiclass XForm_6rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
815 string asmbase, string asmstr, InstrItinClass itin,
816 list<dag> pattern> {
817 let BaseName = asmbase in {
818 let Defs = [CARRY] in
819 def NAME : XForm_6<opcode, xo, OOL, IOL,
820 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
821 pattern>, RecFormRel;
822 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000823 def o : XForm_6<opcode, xo, OOL, IOL,
824 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
825 []>, isDOT, RecFormRel;
826 }
827}
828
Hal Finkel1b58f332013-04-12 18:17:57 +0000829multiclass XForm_10rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
830 string asmbase, string asmstr, InstrItinClass itin,
831 list<dag> pattern> {
832 let BaseName = asmbase in {
833 let Defs = [CARRY] in
834 def NAME : XForm_10<opcode, xo, OOL, IOL,
835 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
836 pattern>, RecFormRel;
837 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000838 def o : XForm_10<opcode, xo, OOL, IOL,
839 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
840 []>, isDOT, RecFormRel;
841 }
842}
843
844multiclass XForm_11r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
845 string asmbase, string asmstr, InstrItinClass itin,
846 list<dag> pattern> {
847 let BaseName = asmbase in {
848 def NAME : XForm_11<opcode, xo, OOL, IOL,
849 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
850 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000851 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000852 def o : XForm_11<opcode, xo, OOL, IOL,
853 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
854 []>, isDOT, RecFormRel;
855 }
856}
857
858multiclass XOForm_1r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
859 string asmbase, string asmstr, InstrItinClass itin,
860 list<dag> pattern> {
861 let BaseName = asmbase in {
862 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
863 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
864 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000865 let Defs = [CR0] in
866 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
867 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
868 []>, isDOT, RecFormRel;
869 }
870}
871
Nemanja Ivanovicc0904792015-04-09 23:54:37 +0000872// Multiclass for instructions for which the non record form is not cracked
873// and the record form is cracked (i.e. divw, mullw, etc.)
874multiclass XOForm_1rcr<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
875 string asmbase, string asmstr, InstrItinClass itin,
876 list<dag> pattern> {
877 let BaseName = asmbase in {
878 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
879 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
880 pattern>, RecFormRel;
881 let Defs = [CR0] in
882 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
883 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
884 []>, isDOT, RecFormRel, PPC970_DGroup_First,
885 PPC970_DGroup_Cracked;
886 }
887}
888
Hal Finkel1b58f332013-04-12 18:17:57 +0000889multiclass XOForm_1rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
890 string asmbase, string asmstr, InstrItinClass itin,
891 list<dag> pattern> {
892 let BaseName = asmbase in {
893 let Defs = [CARRY] in
894 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
895 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
896 pattern>, RecFormRel;
897 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000898 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
899 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
900 []>, isDOT, RecFormRel;
901 }
902}
903
904multiclass XOForm_3r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
905 string asmbase, string asmstr, InstrItinClass itin,
906 list<dag> pattern> {
907 let BaseName = asmbase in {
908 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
909 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
910 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000911 let Defs = [CR0] in
912 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
913 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
914 []>, isDOT, RecFormRel;
915 }
916}
917
918multiclass XOForm_3rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
919 string asmbase, string asmstr, InstrItinClass itin,
920 list<dag> pattern> {
921 let BaseName = asmbase in {
922 let Defs = [CARRY] in
923 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
924 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
925 pattern>, RecFormRel;
926 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000927 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
928 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
929 []>, isDOT, RecFormRel;
930 }
931}
932
933multiclass MForm_2r<bits<6> opcode, dag OOL, dag IOL,
934 string asmbase, string asmstr, InstrItinClass itin,
935 list<dag> pattern> {
936 let BaseName = asmbase in {
937 def NAME : MForm_2<opcode, OOL, IOL,
938 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
939 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000940 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000941 def o : MForm_2<opcode, OOL, IOL,
942 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
943 []>, isDOT, RecFormRel;
944 }
945}
946
947multiclass MDForm_1r<bits<6> opcode, bits<3> xo, dag OOL, dag IOL,
948 string asmbase, string asmstr, InstrItinClass itin,
949 list<dag> pattern> {
950 let BaseName = asmbase in {
951 def NAME : MDForm_1<opcode, xo, OOL, IOL,
952 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
953 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000954 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000955 def o : MDForm_1<opcode, xo, OOL, IOL,
956 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
957 []>, isDOT, RecFormRel;
958 }
959}
960
Ulrich Weigandfa451ba2013-04-26 15:39:12 +0000961multiclass MDSForm_1r<bits<6> opcode, bits<4> xo, dag OOL, dag IOL,
962 string asmbase, string asmstr, InstrItinClass itin,
963 list<dag> pattern> {
964 let BaseName = asmbase in {
965 def NAME : MDSForm_1<opcode, xo, OOL, IOL,
966 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
967 pattern>, RecFormRel;
968 let Defs = [CR0] in
969 def o : MDSForm_1<opcode, xo, OOL, IOL,
970 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
971 []>, isDOT, RecFormRel;
972 }
973}
974
Hal Finkel1b58f332013-04-12 18:17:57 +0000975multiclass XSForm_1rc<bits<6> opcode, bits<9> xo, dag OOL, dag IOL,
976 string asmbase, string asmstr, InstrItinClass itin,
977 list<dag> pattern> {
Hal Finkel654d43b2013-04-12 02:18:09 +0000978 let BaseName = asmbase in {
Hal Finkel1b58f332013-04-12 18:17:57 +0000979 let Defs = [CARRY] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000980 def NAME : XSForm_1<opcode, xo, OOL, IOL,
981 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
982 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000983 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000984 def o : XSForm_1<opcode, xo, OOL, IOL,
985 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
986 []>, isDOT, RecFormRel;
987 }
988}
989
990multiclass XForm_26r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
991 string asmbase, string asmstr, InstrItinClass itin,
992 list<dag> pattern> {
993 let BaseName = asmbase in {
994 def NAME : XForm_26<opcode, xo, OOL, IOL,
995 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
996 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000997 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000998 def o : XForm_26<opcode, xo, OOL, IOL,
999 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +00001000 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +00001001 }
1002}
1003
Hal Finkeldbc78e12013-08-19 05:01:02 +00001004multiclass XForm_28r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
1005 string asmbase, string asmstr, InstrItinClass itin,
1006 list<dag> pattern> {
1007 let BaseName = asmbase in {
1008 def NAME : XForm_28<opcode, xo, OOL, IOL,
1009 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
1010 pattern>, RecFormRel;
1011 let Defs = [CR1] in
1012 def o : XForm_28<opcode, xo, OOL, IOL,
1013 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
1014 []>, isDOT, RecFormRel;
1015 }
1016}
1017
Hal Finkel654d43b2013-04-12 02:18:09 +00001018multiclass AForm_1r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
1019 string asmbase, string asmstr, InstrItinClass itin,
1020 list<dag> pattern> {
1021 let BaseName = asmbase in {
1022 def NAME : AForm_1<opcode, xo, OOL, IOL,
1023 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
1024 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +00001025 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +00001026 def o : AForm_1<opcode, xo, OOL, IOL,
1027 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +00001028 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +00001029 }
1030}
1031
1032multiclass AForm_2r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
1033 string asmbase, string asmstr, InstrItinClass itin,
1034 list<dag> pattern> {
1035 let BaseName = asmbase in {
1036 def NAME : AForm_2<opcode, xo, OOL, IOL,
1037 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
1038 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +00001039 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +00001040 def o : AForm_2<opcode, xo, OOL, IOL,
1041 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +00001042 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +00001043 }
1044}
1045
1046multiclass AForm_3r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
1047 string asmbase, string asmstr, InstrItinClass itin,
1048 list<dag> pattern> {
1049 let BaseName = asmbase in {
1050 def NAME : AForm_3<opcode, xo, OOL, IOL,
1051 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
1052 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +00001053 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +00001054 def o : AForm_3<opcode, xo, OOL, IOL,
1055 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +00001056 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +00001057 }
1058}
1059
1060//===----------------------------------------------------------------------===//
Chris Lattner0ec8fa02005-09-08 19:50:41 +00001061// PowerPC Instruction Definitions.
1062
Misha Brukmane05203f2004-06-21 16:55:25 +00001063// Pseudo-instructions:
Chris Lattner0ec8fa02005-09-08 19:50:41 +00001064
Chris Lattner51348c52006-03-12 09:13:49 +00001065let hasCtrlDep = 1 in {
Evan Cheng3e18e502007-09-11 19:55:27 +00001066let Defs = [R1], Uses = [R1] in {
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001067def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt",
Chris Lattner27539552008-10-11 22:08:30 +00001068 [(callseq_start timm:$amt)]>;
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001069def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2",
Chris Lattner27539552008-10-11 22:08:30 +00001070 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng3e18e502007-09-11 19:55:27 +00001071}
Chris Lattner02e2c182006-03-13 21:52:10 +00001072
Ulrich Weigand136ac222013-04-26 16:53:15 +00001073def UPDATE_VRSAVE : Pseudo<(outs gprc:$rD), (ins gprc:$rS),
Chris Lattner02e2c182006-03-13 21:52:10 +00001074 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +00001075}
Jim Laskey48850c12006-11-16 22:43:37 +00001076
Evan Cheng3e18e502007-09-11 19:55:27 +00001077let Defs = [R1], Uses = [R1] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001078def DYNALLOC : Pseudo<(outs gprc:$result), (ins gprc:$negsize, memri:$fpsi), "#DYNALLOC",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001079 [(set i32:$result,
1080 (PPCdynalloc i32:$negsize, iaddr:$fpsi))]>;
Yury Gribovd7dbb662015-12-01 11:40:55 +00001081def DYNAREAOFFSET : Pseudo<(outs i32imm:$result), (ins memri:$fpsi), "#DYNAREAOFFSET",
1082 [(set i32:$result, (PPCdynareaoffset iaddr:$fpsi))]>;
Jim Laskey48850c12006-11-16 22:43:37 +00001083
Dan Gohman453d64c2009-10-29 18:10:34 +00001084// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
1085// instruction selection into a branch sequence.
1086let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner51348c52006-03-12 09:13:49 +00001087 PPC970_Single = 1 in {
Hal Finkel3fa362a2013-03-27 05:57:58 +00001088 // Note that SELECT_CC_I4 and SELECT_CC_I8 use the no-r0 register classes
1089 // because either operand might become the first operand in an isel, and
1090 // that operand cannot be r0.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001091 def SELECT_CC_I4 : Pseudo<(outs gprc:$dst), (ins crrc:$cond,
1092 gprc_nor0:$T, gprc_nor0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001093 i32imm:$BROPC), "#SELECT_CC_I4",
Chris Lattner67f8cc52006-09-27 02:55:21 +00001094 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001095 def SELECT_CC_I8 : Pseudo<(outs g8rc:$dst), (ins crrc:$cond,
1096 g8rc_nox0:$T, g8rc_nox0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001097 i32imm:$BROPC), "#SELECT_CC_I8",
Chris Lattner67f8cc52006-09-27 02:55:21 +00001098 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001099 def SELECT_CC_F4 : Pseudo<(outs f4rc:$dst), (ins crrc:$cond, f4rc:$T, f4rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001100 i32imm:$BROPC), "#SELECT_CC_F4",
Chris Lattner67f8cc52006-09-27 02:55:21 +00001101 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001102 def SELECT_CC_F8 : Pseudo<(outs f8rc:$dst), (ins crrc:$cond, f8rc:$T, f8rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001103 i32imm:$BROPC), "#SELECT_CC_F8",
Chris Lattner67f8cc52006-09-27 02:55:21 +00001104 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001105 def SELECT_CC_VRRC: Pseudo<(outs vrrc:$dst), (ins crrc:$cond, vrrc:$T, vrrc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001106 i32imm:$BROPC), "#SELECT_CC_VRRC",
Chris Lattner67f8cc52006-09-27 02:55:21 +00001107 []>;
Hal Finkel940ab932014-02-28 00:27:01 +00001108
1109 // SELECT_* pseudo instructions, like SELECT_CC_* but taking condition
1110 // register bit directly.
1111 def SELECT_I4 : Pseudo<(outs gprc:$dst), (ins crbitrc:$cond,
1112 gprc_nor0:$T, gprc_nor0:$F), "#SELECT_I4",
1113 [(set i32:$dst, (select i1:$cond, i32:$T, i32:$F))]>;
1114 def SELECT_I8 : Pseudo<(outs g8rc:$dst), (ins crbitrc:$cond,
1115 g8rc_nox0:$T, g8rc_nox0:$F), "#SELECT_I8",
1116 [(set i64:$dst, (select i1:$cond, i64:$T, i64:$F))]>;
1117 def SELECT_F4 : Pseudo<(outs f4rc:$dst), (ins crbitrc:$cond,
1118 f4rc:$T, f4rc:$F), "#SELECT_F4",
1119 [(set f32:$dst, (select i1:$cond, f32:$T, f32:$F))]>;
1120 def SELECT_F8 : Pseudo<(outs f8rc:$dst), (ins crbitrc:$cond,
1121 f8rc:$T, f8rc:$F), "#SELECT_F8",
1122 [(set f64:$dst, (select i1:$cond, f64:$T, f64:$F))]>;
1123 def SELECT_VRRC: Pseudo<(outs vrrc:$dst), (ins crbitrc:$cond,
1124 vrrc:$T, vrrc:$F), "#SELECT_VRRC",
1125 [(set v4i32:$dst,
1126 (select i1:$cond, v4i32:$T, v4i32:$F))]>;
Chris Lattner9b577f12005-08-26 21:23:58 +00001127}
1128
Bill Wendling632ea652008-03-03 22:19:16 +00001129// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
1130// scavenge a register for it.
Hal Finkel940ab932014-02-28 00:27:01 +00001131let mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001132def SPILL_CR : Pseudo<(outs), (ins crrc:$cond, memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001133 "#SPILL_CR", []>;
Hal Finkel940ab932014-02-28 00:27:01 +00001134def SPILL_CRBIT : Pseudo<(outs), (ins crbitrc:$cond, memri:$F),
1135 "#SPILL_CRBIT", []>;
1136}
Bill Wendling632ea652008-03-03 22:19:16 +00001137
Hal Finkelbde7f8f2011-12-06 20:55:36 +00001138// RESTORE_CR - Indicate that we're restoring the CR register (previously
1139// spilled), so we'll need to scavenge a register for it.
Hal Finkel940ab932014-02-28 00:27:01 +00001140let mayLoad = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001141def RESTORE_CR : Pseudo<(outs crrc:$cond), (ins memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001142 "#RESTORE_CR", []>;
Hal Finkel940ab932014-02-28 00:27:01 +00001143def RESTORE_CRBIT : Pseudo<(outs crbitrc:$cond), (ins memri:$F),
1144 "#RESTORE_CRBIT", []>;
1145}
Hal Finkelbde7f8f2011-12-06 20:55:36 +00001146
Evan Chengac1591b2007-07-21 00:34:19 +00001147let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Ulrich Weigand63aa8522013-03-26 10:53:27 +00001148 let isReturn = 1, Uses = [LR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001149 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", IIC_BrB,
Hal Finkelf4a22c02015-01-13 17:47:54 +00001150 [(retflag)]>, Requires<[In32BitMode]>;
Hal Finkel500b0042013-04-10 06:42:34 +00001151 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in {
Hal Finkel3e5a3602013-11-27 23:26:09 +00001152 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
1153 []>;
Hal Finkel500b0042013-04-10 06:42:34 +00001154
Hal Finkel940ab932014-02-28 00:27:01 +00001155 let isCodeGenOnly = 1 in {
1156 def BCCCTR : XLForm_2_br<19, 528, 0, (outs), (ins pred:$cond),
1157 "b${cond:cc}ctr${cond:pm} ${cond:reg}", IIC_BrB,
1158 []>;
1159
1160 def BCCTR : XLForm_2_br2<19, 528, 12, 0, (outs), (ins crbitrc:$bi),
1161 "bcctr 12, $bi, 0", IIC_BrB, []>;
1162 def BCCTRn : XLForm_2_br2<19, 528, 4, 0, (outs), (ins crbitrc:$bi),
1163 "bcctr 4, $bi, 0", IIC_BrB, []>;
1164 }
Hal Finkel500b0042013-04-10 06:42:34 +00001165 }
Chris Lattner0ec8fa02005-09-08 19:50:41 +00001166}
1167
Chris Lattner915fd0d2005-02-15 20:26:49 +00001168let Defs = [LR] in
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001169 def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>,
Chris Lattner51348c52006-03-12 09:13:49 +00001170 PPC970_Unit_BRU;
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001171let Defs = [LR] in
1172 def MoveGOTtoLR : Pseudo<(outs), (ins), "#MoveGOTtoLR", []>,
1173 PPC970_Unit_BRU;
Misha Brukmane05203f2004-06-21 16:55:25 +00001174
Evan Chengac1591b2007-07-21 00:34:19 +00001175let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattnercf569172006-10-13 19:10:34 +00001176 let isBarrier = 1 in {
Chris Lattner0e3461e2010-11-15 06:09:35 +00001177 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001178 "b $dst", IIC_BrB,
Chris Lattnerd9d18af2005-12-04 18:42:54 +00001179 [(br bb:$dst)]>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001180 def BA : IForm<18, 1, 0, (outs), (ins absdirectbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001181 "ba $dst", IIC_BrB, []>;
Chris Lattnercf569172006-10-13 19:10:34 +00001182 }
Chris Lattner40565d72004-11-22 23:07:01 +00001183
Chris Lattnerbe9377a2006-11-17 22:37:34 +00001184 // BCC represents an arbitrary conditional branch on a predicate.
1185 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
Will Schmidt314c6c42012-10-05 15:16:11 +00001186 // a two-value operand where a dag node expects two operands. :(
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001187 let isCodeGenOnly = 1 in {
Will Schmidt314c6c42012-10-05 15:16:11 +00001188 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001189 "b${cond:cc}${cond:pm} ${cond:reg}, $dst"
Ulrich Weigand136ac222013-04-26 16:53:15 +00001190 /*[(PPCcondbranch crrc:$crS, imm:$opc, bb:$dst)]*/>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001191 def BCCA : BForm<16, 1, 0, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001192 "b${cond:cc}a${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001193
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001194 let isReturn = 1, Uses = [LR, RM] in
Hal Finkel940ab932014-02-28 00:27:01 +00001195 def BCCLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001196 "b${cond:cc}lr${cond:pm} ${cond:reg}", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001197 }
Hal Finkel5711eca2013-04-09 22:58:37 +00001198
Hal Finkel940ab932014-02-28 00:27:01 +00001199 let isCodeGenOnly = 1 in {
1200 let Pattern = [(brcond i1:$bi, bb:$dst)] in
1201 def BC : BForm_4<16, 12, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst),
1202 "bc 12, $bi, $dst">;
1203
1204 let Pattern = [(brcond (not i1:$bi), bb:$dst)] in
1205 def BCn : BForm_4<16, 4, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst),
1206 "bc 4, $bi, $dst">;
1207
1208 let isReturn = 1, Uses = [LR, RM] in
1209 def BCLR : XLForm_2_br2<19, 16, 12, 0, (outs), (ins crbitrc:$bi),
1210 "bclr 12, $bi, 0", IIC_BrB, []>;
1211 def BCLRn : XLForm_2_br2<19, 16, 4, 0, (outs), (ins crbitrc:$bi),
1212 "bclr 4, $bi, 0", IIC_BrB, []>;
1213 }
1214
Ulrich Weigand86247b62013-06-24 16:52:04 +00001215 let isReturn = 1, Defs = [CTR], Uses = [CTR, LR, RM] in {
1216 def BDZLR : XLForm_2_ext<19, 16, 18, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001217 "bdzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001218 def BDNZLR : XLForm_2_ext<19, 16, 16, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001219 "bdnzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001220 def BDZLRp : XLForm_2_ext<19, 16, 27, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001221 "bdzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001222 def BDNZLRp: XLForm_2_ext<19, 16, 25, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001223 "bdnzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001224 def BDZLRm : XLForm_2_ext<19, 16, 26, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001225 "bdzlr-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001226 def BDNZLRm: XLForm_2_ext<19, 16, 24, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001227 "bdnzlr-", IIC_BrB, []>;
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001228 }
Hal Finkel96c2d4d2012-06-08 15:38:21 +00001229
1230 let Defs = [CTR], Uses = [CTR] in {
Ulrich Weigand01177182012-11-13 19:15:52 +00001231 def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
1232 "bdz $dst">;
1233 def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
1234 "bdnz $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001235 def BDZA : BForm_1<16, 18, 1, 0, (outs), (ins abscondbrtarget:$dst),
1236 "bdza $dst">;
1237 def BDNZA : BForm_1<16, 16, 1, 0, (outs), (ins abscondbrtarget:$dst),
1238 "bdnza $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001239 def BDZp : BForm_1<16, 27, 0, 0, (outs), (ins condbrtarget:$dst),
1240 "bdz+ $dst">;
1241 def BDNZp: BForm_1<16, 25, 0, 0, (outs), (ins condbrtarget:$dst),
1242 "bdnz+ $dst">;
1243 def BDZAp : BForm_1<16, 27, 1, 0, (outs), (ins abscondbrtarget:$dst),
1244 "bdza+ $dst">;
1245 def BDNZAp: BForm_1<16, 25, 1, 0, (outs), (ins abscondbrtarget:$dst),
1246 "bdnza+ $dst">;
1247 def BDZm : BForm_1<16, 26, 0, 0, (outs), (ins condbrtarget:$dst),
1248 "bdz- $dst">;
1249 def BDNZm: BForm_1<16, 24, 0, 0, (outs), (ins condbrtarget:$dst),
1250 "bdnz- $dst">;
1251 def BDZAm : BForm_1<16, 26, 1, 0, (outs), (ins abscondbrtarget:$dst),
1252 "bdza- $dst">;
1253 def BDNZAm: BForm_1<16, 24, 1, 0, (outs), (ins abscondbrtarget:$dst),
1254 "bdnza- $dst">;
Hal Finkel96c2d4d2012-06-08 15:38:21 +00001255 }
Misha Brukman767fa112004-06-28 18:23:35 +00001256}
1257
Hal Finkele5680b32013-04-04 22:55:54 +00001258// The unconditional BCL used by the SjLj setjmp code.
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001259let isCall = 1, hasCtrlDep = 1, isCodeGenOnly = 1, PPC970_Unit = 7 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001260 let Defs = [LR], Uses = [RM] in {
Hal Finkele5680b32013-04-04 22:55:54 +00001261 def BCLalways : BForm_2<16, 20, 31, 0, 1, (outs), (ins condbrtarget:$dst),
1262 "bcl 20, 31, $dst">;
Hal Finkel756810f2013-03-21 21:37:52 +00001263 }
1264}
1265
Roman Divackyef21be22012-03-06 16:41:49 +00001266let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukman0648a902004-06-30 22:00:45 +00001267 // Convenient aliases for call instructions
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001268 let Uses = [RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001269 def BL : IForm<18, 0, 1, (outs), (ins calltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001270 "bl $func", IIC_BrB, []>; // See Pat patterns below.
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001271 def BLA : IForm<18, 1, 1, (outs), (ins abscalltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001272 "bla $func", IIC_BrB, [(PPCcall (i32 imm:$func))]>;
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00001273
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001274 let isCodeGenOnly = 1 in {
Hal Finkel7c8ae532014-07-25 17:47:22 +00001275 def BL_TLS : IForm<18, 0, 1, (outs), (ins tlscall32:$func),
1276 "bl $func", IIC_BrB, []>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001277 def BCCL : BForm<16, 0, 1, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001278 "b${cond:cc}l${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001279 def BCCLA : BForm<16, 1, 1, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001280 "b${cond:cc}la${cond:pm} ${cond:reg}, $dst">;
Hal Finkel940ab932014-02-28 00:27:01 +00001281
1282 def BCL : BForm_4<16, 12, 0, 1, (outs),
1283 (ins crbitrc:$bi, condbrtarget:$dst),
1284 "bcl 12, $bi, $dst">;
1285 def BCLn : BForm_4<16, 4, 0, 1, (outs),
1286 (ins crbitrc:$bi, condbrtarget:$dst),
1287 "bcl 4, $bi, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001288 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001289 }
1290 let Uses = [CTR, RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001291 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001292 "bctrl", IIC_BrB, [(PPCbctrl)]>,
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001293 Requires<[In32BitMode]>;
Ulrich Weigandd0585d82013-04-17 17:19:05 +00001294
Hal Finkel940ab932014-02-28 00:27:01 +00001295 let isCodeGenOnly = 1 in {
1296 def BCCCTRL : XLForm_2_br<19, 528, 1, (outs), (ins pred:$cond),
1297 "b${cond:cc}ctrl${cond:pm} ${cond:reg}", IIC_BrB,
1298 []>;
1299
1300 def BCCTRL : XLForm_2_br2<19, 528, 12, 1, (outs), (ins crbitrc:$bi),
1301 "bcctrl 12, $bi, 0", IIC_BrB, []>;
1302 def BCCTRLn : XLForm_2_br2<19, 528, 4, 1, (outs), (ins crbitrc:$bi),
1303 "bcctrl 4, $bi, 0", IIC_BrB, []>;
1304 }
Dale Johannesene395d782008-10-23 20:41:28 +00001305 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001306 let Uses = [LR, RM] in {
1307 def BLRL : XLForm_2_ext<19, 16, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001308 "blrl", IIC_BrB, []>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001309
Hal Finkel940ab932014-02-28 00:27:01 +00001310 let isCodeGenOnly = 1 in {
1311 def BCCLRL : XLForm_2_br<19, 16, 1, (outs), (ins pred:$cond),
1312 "b${cond:cc}lrl${cond:pm} ${cond:reg}", IIC_BrB,
1313 []>;
1314
1315 def BCLRL : XLForm_2_br2<19, 16, 12, 1, (outs), (ins crbitrc:$bi),
1316 "bclrl 12, $bi, 0", IIC_BrB, []>;
1317 def BCLRLn : XLForm_2_br2<19, 16, 4, 1, (outs), (ins crbitrc:$bi),
1318 "bclrl 4, $bi, 0", IIC_BrB, []>;
1319 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001320 }
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001321 let Defs = [CTR], Uses = [CTR, RM] in {
1322 def BDZL : BForm_1<16, 18, 0, 1, (outs), (ins condbrtarget:$dst),
1323 "bdzl $dst">;
1324 def BDNZL : BForm_1<16, 16, 0, 1, (outs), (ins condbrtarget:$dst),
1325 "bdnzl $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001326 def BDZLA : BForm_1<16, 18, 1, 1, (outs), (ins abscondbrtarget:$dst),
1327 "bdzla $dst">;
1328 def BDNZLA : BForm_1<16, 16, 1, 1, (outs), (ins abscondbrtarget:$dst),
1329 "bdnzla $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001330 def BDZLp : BForm_1<16, 27, 0, 1, (outs), (ins condbrtarget:$dst),
1331 "bdzl+ $dst">;
1332 def BDNZLp: BForm_1<16, 25, 0, 1, (outs), (ins condbrtarget:$dst),
1333 "bdnzl+ $dst">;
1334 def BDZLAp : BForm_1<16, 27, 1, 1, (outs), (ins abscondbrtarget:$dst),
1335 "bdzla+ $dst">;
1336 def BDNZLAp: BForm_1<16, 25, 1, 1, (outs), (ins abscondbrtarget:$dst),
1337 "bdnzla+ $dst">;
1338 def BDZLm : BForm_1<16, 26, 0, 1, (outs), (ins condbrtarget:$dst),
1339 "bdzl- $dst">;
1340 def BDNZLm: BForm_1<16, 24, 0, 1, (outs), (ins condbrtarget:$dst),
1341 "bdnzl- $dst">;
1342 def BDZLAm : BForm_1<16, 26, 1, 1, (outs), (ins abscondbrtarget:$dst),
1343 "bdzla- $dst">;
1344 def BDNZLAm: BForm_1<16, 24, 1, 1, (outs), (ins abscondbrtarget:$dst),
1345 "bdnzla- $dst">;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001346 }
1347 let Defs = [CTR], Uses = [CTR, LR, RM] in {
1348 def BDZLRL : XLForm_2_ext<19, 16, 18, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001349 "bdzlrl", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001350 def BDNZLRL : XLForm_2_ext<19, 16, 16, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001351 "bdnzlrl", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001352 def BDZLRLp : XLForm_2_ext<19, 16, 27, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001353 "bdzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001354 def BDNZLRLp: XLForm_2_ext<19, 16, 25, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001355 "bdnzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001356 def BDZLRLm : XLForm_2_ext<19, 16, 26, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001357 "bdzlrl-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001358 def BDNZLRLm: XLForm_2_ext<19, 16, 24, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001359 "bdnzlrl-", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001360 }
Chris Lattner43df5b32007-02-25 05:34:32 +00001361}
1362
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001363let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001364def TCRETURNdi :Pseudo< (outs),
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001365 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001366 "#TC_RETURNd $dst $offset",
1367 []>;
1368
1369
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001370let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001371def TCRETURNai :Pseudo<(outs), (ins abscalltarget:$func, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001372 "#TC_RETURNa $func $offset",
1373 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
1374
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001375let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001376def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001377 "#TC_RETURNr $dst $offset",
1378 []>;
1379
1380
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001381let isCodeGenOnly = 1 in {
1382
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001383let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001384 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001385def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
1386 []>, Requires<[In32BitMode]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001387
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001388let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001389 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001390def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001391 "b $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001392 []>;
1393
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001394let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001395 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001396def TAILBA : IForm<18, 0, 0, (outs), (ins abscalltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001397 "ba $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001398 []>;
1399
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001400}
1401
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001402let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Hal Finkel40f76d52013-07-17 05:35:44 +00001403 let Defs = [CTR] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001404 def EH_SjLj_SetJmp32 : Pseudo<(outs gprc:$dst), (ins memr:$buf),
Hal Finkel756810f2013-03-21 21:37:52 +00001405 "#EH_SJLJ_SETJMP32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001406 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel756810f2013-03-21 21:37:52 +00001407 Requires<[In32BitMode]>;
1408 let isTerminator = 1 in
1409 def EH_SjLj_LongJmp32 : Pseudo<(outs), (ins memr:$buf),
1410 "#EH_SJLJ_LONGJMP32",
1411 [(PPCeh_sjlj_longjmp addr:$buf)]>,
1412 Requires<[In32BitMode]>;
1413}
1414
Marcin Koscielnicki7b329572016-04-28 21:24:37 +00001415// This pseudo is never removed from the function, as it serves as
1416// a terminator. Size is set to 0 to prevent the builtin assembler
1417// from emitting it.
1418let isBranch = 1, isTerminator = 1, Size = 0 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001419 def EH_SjLj_Setup : Pseudo<(outs), (ins directbrtarget:$dst),
1420 "#EH_SjLj_Setup\t$dst", []>;
1421}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001422
Bill Schmidta87a7e22013-05-14 19:35:45 +00001423// System call.
1424let PPC970_Unit = 7 in {
1425 def SC : SCForm<17, 1, (outs), (ins i32imm:$lev),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001426 "sc $lev", IIC_BrB, [(PPCsc (i32 imm:$lev))]>;
Bill Schmidta87a7e22013-05-14 19:35:45 +00001427}
1428
Bill Schmidte26236e2015-05-22 16:44:10 +00001429// Branch history rolling buffer.
1430def CLRBHRB : XForm_0<31, 430, (outs), (ins), "clrbhrb", IIC_BrB,
1431 [(PPCclrbhrb)]>,
1432 PPC970_DGroup_Single;
1433// The $dmy argument used for MFBHRBE is not needed; however, including
1434// it avoids automatic generation of PPCFastISel::fastEmit_i(), which
1435// interferes with necessary special handling (see PPCFastISel.cpp).
1436def MFBHRBE : XFXForm_3p<31, 302, (outs gprc:$rD),
1437 (ins u10imm:$imm, u10imm:$dmy),
1438 "mfbhrbe $rD, $imm", IIC_BrB,
1439 [(set i32:$rD,
1440 (PPCmfbhrbe imm:$imm, imm:$dmy))]>,
1441 PPC970_DGroup_First;
1442
1443def RFEBB : XLForm_S<19, 146, (outs), (ins u1imm:$imm), "rfebb $imm",
1444 IIC_BrB, [(PPCrfebb (i32 imm:$imm))]>,
1445 PPC970_DGroup_Single;
1446
Chris Lattnerc8587d42006-06-06 21:29:23 +00001447// DCB* instructions.
Hal Finkel3e5a3602013-11-27 23:26:09 +00001448def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst), "dcba $dst",
1449 IIC_LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001450 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001451def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst), "dcbf $dst",
1452 IIC_LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001453 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001454def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst), "dcbi $dst",
1455 IIC_LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001456 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001457def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst), "dcbst $dst",
1458 IIC_LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001459 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001460def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst), "dcbz $dst",
1461 IIC_LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001462 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001463def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst), "dcbzl $dst",
1464 IIC_LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001465 PPC970_DGroup_Single;
Chris Lattnere79a4512006-11-14 19:19:53 +00001466
Hal Finkelfefcfff2015-04-23 22:47:57 +00001467let hasSideEffects = 0, mayLoad = 1, mayStore = 1 in {
1468def DCBT : DCB_Form_hint<278, (outs), (ins u5imm:$TH, memrr:$dst),
1469 "dcbt $dst, $TH", IIC_LdStDCBF, []>,
1470 PPC970_DGroup_Single;
1471def DCBTST : DCB_Form_hint<246, (outs), (ins u5imm:$TH, memrr:$dst),
1472 "dcbtst $dst, $TH", IIC_LdStDCBF, []>,
1473 PPC970_DGroup_Single;
1474} // hasSideEffects = 0
1475
Hal Finkel584a70c2014-08-23 23:21:04 +00001476def ICBT : XForm_icbt<31, 22, (outs), (ins u4imm:$CT, memrr:$src),
Bill Schmidt082cfc02015-01-14 20:17:10 +00001477 "icbt $CT, $src", IIC_LdStLoad>, Requires<[HasICBT]>;
Hal Finkel584a70c2014-08-23 23:21:04 +00001478
Hal Finkelfefcfff2015-04-23 22:47:57 +00001479def : Pat<(int_ppc_dcbt xoaddr:$dst),
1480 (DCBT 0, xoaddr:$dst)>;
1481def : Pat<(int_ppc_dcbtst xoaddr:$dst),
1482 (DCBTST 0, xoaddr:$dst)>;
1483
Hal Finkel322e41a2012-04-01 20:08:17 +00001484def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
Hal Finkelfefcfff2015-04-23 22:47:57 +00001485 (DCBT 0, xoaddr:$dst)>; // data prefetch for loads
Hal Finkel584a70c2014-08-23 23:21:04 +00001486def : Pat<(prefetch xoaddr:$dst, (i32 1), imm, (i32 1)),
Hal Finkelfefcfff2015-04-23 22:47:57 +00001487 (DCBTST 0, xoaddr:$dst)>; // data prefetch for stores
Hal Finkel584a70c2014-08-23 23:21:04 +00001488def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 0)),
Bill Schmidt082cfc02015-01-14 20:17:10 +00001489 (ICBT 0, xoaddr:$dst)>, Requires<[HasICBT]>; // inst prefetch (for read)
Hal Finkel322e41a2012-04-01 20:08:17 +00001490
Evan Cheng32e376f2008-07-12 02:23:19 +00001491// Atomic operations
Dan Gohman453d64c2009-10-29 18:10:34 +00001492let usesCustomInserter = 1 in {
Jakob Stoklund Olesen86e1a652011-04-04 17:07:09 +00001493 let Defs = [CR0] in {
Dale Johannesena32affb2008-08-28 17:53:09 +00001494 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001495 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001496 [(set i32:$dst, (atomic_load_add_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001497 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001498 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001499 [(set i32:$dst, (atomic_load_sub_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001500 def ATOMIC_LOAD_AND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001501 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001502 [(set i32:$dst, (atomic_load_and_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001503 def ATOMIC_LOAD_OR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001504 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001505 [(set i32:$dst, (atomic_load_or_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001506 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001507 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "ATOMIC_LOAD_XOR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001508 [(set i32:$dst, (atomic_load_xor_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001509 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001510 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001511 [(set i32:$dst, (atomic_load_nand_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001512 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001513 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001514 [(set i32:$dst, (atomic_load_add_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001515 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001516 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001517 [(set i32:$dst, (atomic_load_sub_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001518 def ATOMIC_LOAD_AND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001519 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001520 [(set i32:$dst, (atomic_load_and_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001521 def ATOMIC_LOAD_OR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001522 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001523 [(set i32:$dst, (atomic_load_or_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001524 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001525 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001526 [(set i32:$dst, (atomic_load_xor_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001527 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001528 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001529 [(set i32:$dst, (atomic_load_nand_16 xoaddr:$ptr, i32:$incr))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001530 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001531 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001532 [(set i32:$dst, (atomic_load_add_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001533 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001534 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001535 [(set i32:$dst, (atomic_load_sub_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001536 def ATOMIC_LOAD_AND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001537 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001538 [(set i32:$dst, (atomic_load_and_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001539 def ATOMIC_LOAD_OR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001540 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001541 [(set i32:$dst, (atomic_load_or_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001542 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001543 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001544 [(set i32:$dst, (atomic_load_xor_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001545 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001546 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001547 [(set i32:$dst, (atomic_load_nand_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001548
Dale Johannesena32affb2008-08-28 17:53:09 +00001549 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001550 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001551 [(set i32:$dst, (atomic_cmp_swap_8 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001552 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001553 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001554 [(set i32:$dst, (atomic_cmp_swap_16 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001555 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001556 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001557 [(set i32:$dst, (atomic_cmp_swap_32 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001558
Dale Johannesena32affb2008-08-28 17:53:09 +00001559 def ATOMIC_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001560 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_i8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001561 [(set i32:$dst, (atomic_swap_8 xoaddr:$ptr, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001562 def ATOMIC_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001563 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001564 [(set i32:$dst, (atomic_swap_16 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen765065c2008-08-25 21:09:52 +00001565 def ATOMIC_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001566 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001567 [(set i32:$dst, (atomic_swap_32 xoaddr:$ptr, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001568 }
Evan Cheng51096af2008-04-19 01:30:48 +00001569}
1570
Evan Cheng32e376f2008-07-12 02:23:19 +00001571// Instructions to support atomic operations
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00001572let mayLoad = 1, hasSideEffects = 0 in {
1573def LBARX : XForm_1<31, 52, (outs gprc:$rD), (ins memrr:$src),
1574 "lbarx $rD, $src", IIC_LdStLWARX, []>,
1575 Requires<[HasPartwordAtomics]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001576
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00001577def LHARX : XForm_1<31, 116, (outs gprc:$rD), (ins memrr:$src),
1578 "lharx $rD, $src", IIC_LdStLWARX, []>,
1579 Requires<[HasPartwordAtomics]>;
1580
1581def LWARX : XForm_1<31, 20, (outs gprc:$rD), (ins memrr:$src),
1582 "lwarx $rD, $src", IIC_LdStLWARX, []>;
1583
1584// Instructions to support lock versions of atomics
1585// (EH=1 - see Power ISA 2.07 Book II 4.4.2)
1586def LBARXL : XForm_1<31, 52, (outs gprc:$rD), (ins memrr:$src),
1587 "lbarx $rD, $src, 1", IIC_LdStLWARX, []>, isDOT,
1588 Requires<[HasPartwordAtomics]>;
1589
1590def LHARXL : XForm_1<31, 116, (outs gprc:$rD), (ins memrr:$src),
1591 "lharx $rD, $src, 1", IIC_LdStLWARX, []>, isDOT,
1592 Requires<[HasPartwordAtomics]>;
1593
1594def LWARXL : XForm_1<31, 20, (outs gprc:$rD), (ins memrr:$src),
1595 "lwarx $rD, $src, 1", IIC_LdStLWARX, []>, isDOT;
Nemanja Ivanovica621a7f2016-03-31 15:26:37 +00001596
1597// The atomic instructions use the destination register as well as the next one
1598// or two registers in order (modulo 31).
1599let hasExtraSrcRegAllocReq = 1 in
1600def LWAT : X_RD5_RS5_IM5<31, 582, (outs gprc:$rD), (ins gprc:$rA, u5imm:$FC),
1601 "lwat $rD, $rA, $FC", IIC_LdStLoad>,
1602 Requires<[IsISA3_0]>;
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00001603}
1604
1605let Defs = [CR0], mayStore = 1, hasSideEffects = 0 in {
1606def STBCX : XForm_1<31, 694, (outs), (ins gprc:$rS, memrr:$dst),
1607 "stbcx. $rS, $dst", IIC_LdStSTWCX, []>,
1608 isDOT, Requires<[HasPartwordAtomics]>;
1609
1610def STHCX : XForm_1<31, 726, (outs), (ins gprc:$rS, memrr:$dst),
1611 "sthcx. $rS, $dst", IIC_LdStSTWCX, []>,
1612 isDOT, Requires<[HasPartwordAtomics]>;
1613
Ulrich Weigand136ac222013-04-26 16:53:15 +00001614def STWCX : XForm_1<31, 150, (outs), (ins gprc:$rS, memrr:$dst),
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00001615 "stwcx. $rS, $dst", IIC_LdStSTWCX, []>, isDOT;
1616}
Evan Cheng32e376f2008-07-12 02:23:19 +00001617
Nemanja Ivanovica621a7f2016-03-31 15:26:37 +00001618let mayStore = 1, hasSideEffects = 0 in
1619def STWAT : X_RD5_RS5_IM5<31, 710, (outs), (ins gprc:$rS, gprc:$rA, u5imm:$FC),
1620 "stwat $rS, $rA, $FC", IIC_LdStStore>,
1621 Requires<[IsISA3_0]>;
1622
Dan Gohman30e3db22010-05-14 16:46:02 +00001623let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001624def TRAP : XForm_24<31, 4, (outs), (ins), "trap", IIC_LdStLoad, [(trap)]>;
Nate Begemanf69d13b2008-08-11 17:36:31 +00001625
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001626def TWI : DForm_base<3, (outs), (ins u5imm:$to, gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001627 "twi $to, $rA, $imm", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001628def TW : XForm_1<31, 4, (outs), (ins u5imm:$to, gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001629 "tw $to, $rA, $rB", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001630def TDI : DForm_base<2, (outs), (ins u5imm:$to, g8rc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001631 "tdi $to, $rA, $imm", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001632def TD : XForm_1<31, 68, (outs), (ins u5imm:$to, g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001633 "td $to, $rA, $rB", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001634
Chris Lattnere79a4512006-11-14 19:19:53 +00001635//===----------------------------------------------------------------------===//
1636// PPC32 Load Instructions.
Nate Begeman143cf942004-08-30 02:28:06 +00001637//
Chris Lattnere79a4512006-11-14 19:19:53 +00001638
Chris Lattner13969612006-11-15 02:43:19 +00001639// Unindexed (r+i) Loads.
Hal Finkel6a778fb2015-03-11 23:28:38 +00001640let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001641def LBZ : DForm_1<34, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001642 "lbz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001643 [(set i32:$rD, (zextloadi8 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001644def LHA : DForm_1<42, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001645 "lha $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001646 [(set i32:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +00001647 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001648def LHZ : DForm_1<40, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001649 "lhz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001650 [(set i32:$rD, (zextloadi16 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001651def LWZ : DForm_1<32, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001652 "lwz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001653 [(set i32:$rD, (load iaddr:$src))]>;
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001654
Ulrich Weigand136ac222013-04-26 16:53:15 +00001655def LFS : DForm_1<48, (outs f4rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001656 "lfs $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001657 [(set f32:$rD, (load iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001658def LFD : DForm_1<50, (outs f8rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001659 "lfd $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001660 [(set f64:$rD, (load iaddr:$src))]>;
Chris Lattnerce645542006-11-10 02:08:47 +00001661
Chris Lattnerce645542006-11-10 02:08:47 +00001662
Chris Lattner13969612006-11-15 02:43:19 +00001663// Unindexed (r+i) Loads with Update (preinc).
Craig Topperc50d64b2014-11-26 00:46:26 +00001664let mayLoad = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001665def LBZU : DForm_1<35, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001666 "lbzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001667 []>, RegConstraint<"$addr.reg = $ea_result">,
1668 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001669
Ulrich Weigand136ac222013-04-26 16:53:15 +00001670def LHAU : DForm_1<43, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001671 "lhau $rD, $addr", IIC_LdStLHAU,
Chris Lattner57711562006-11-15 23:24:18 +00001672 []>, RegConstraint<"$addr.reg = $ea_result">,
1673 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001674
Ulrich Weigand136ac222013-04-26 16:53:15 +00001675def LHZU : DForm_1<41, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001676 "lhzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001677 []>, RegConstraint<"$addr.reg = $ea_result">,
1678 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001679
Ulrich Weigand136ac222013-04-26 16:53:15 +00001680def LWZU : DForm_1<33, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001681 "lwzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001682 []>, RegConstraint<"$addr.reg = $ea_result">,
1683 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001684
Ulrich Weigand136ac222013-04-26 16:53:15 +00001685def LFSU : DForm_1<49, (outs f4rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001686 "lfsu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001687 []>, RegConstraint<"$addr.reg = $ea_result">,
1688 NoEncode<"$ea_result">;
1689
Ulrich Weigand136ac222013-04-26 16:53:15 +00001690def LFDU : DForm_1<51, (outs f8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001691 "lfdu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001692 []>, RegConstraint<"$addr.reg = $ea_result">,
1693 NoEncode<"$ea_result">;
Hal Finkelca542be2012-06-20 15:43:03 +00001694
1695
1696// Indexed (r+r) Loads with Update (preinc).
Ulrich Weigand136ac222013-04-26 16:53:15 +00001697def LBZUX : XForm_1<31, 119, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001698 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001699 "lbzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001700 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001701 NoEncode<"$ea_result">;
1702
Ulrich Weigand136ac222013-04-26 16:53:15 +00001703def LHAUX : XForm_1<31, 375, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001704 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001705 "lhaux $rD, $addr", IIC_LdStLHAUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001706 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001707 NoEncode<"$ea_result">;
1708
Ulrich Weigand136ac222013-04-26 16:53:15 +00001709def LHZUX : XForm_1<31, 311, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001710 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001711 "lhzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001712 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001713 NoEncode<"$ea_result">;
1714
Ulrich Weigand136ac222013-04-26 16:53:15 +00001715def LWZUX : XForm_1<31, 55, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001716 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001717 "lwzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001718 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001719 NoEncode<"$ea_result">;
1720
Ulrich Weigand136ac222013-04-26 16:53:15 +00001721def LFSUX : XForm_1<31, 567, (outs f4rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001722 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001723 "lfsux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001724 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001725 NoEncode<"$ea_result">;
1726
Ulrich Weigand136ac222013-04-26 16:53:15 +00001727def LFDUX : XForm_1<31, 631, (outs f8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001728 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001729 "lfdux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001730 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001731 NoEncode<"$ea_result">;
Nate Begeman6e6514c2004-10-07 22:30:03 +00001732}
Dan Gohmanae3ba452008-12-03 02:30:17 +00001733}
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001734
Chris Lattner13969612006-11-15 02:43:19 +00001735// Indexed (r+r) Loads.
Chris Lattnere79a4512006-11-14 19:19:53 +00001736//
Hal Finkel6a778fb2015-03-11 23:28:38 +00001737let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001738def LBZX : XForm_1<31, 87, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001739 "lbzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001740 [(set i32:$rD, (zextloadi8 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001741def LHAX : XForm_1<31, 343, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001742 "lhax $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001743 [(set i32:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001744 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001745def LHZX : XForm_1<31, 279, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001746 "lhzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001747 [(set i32:$rD, (zextloadi16 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001748def LWZX : XForm_1<31, 23, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001749 "lwzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001750 [(set i32:$rD, (load xaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001751
1752
Ulrich Weigand136ac222013-04-26 16:53:15 +00001753def LHBRX : XForm_1<31, 790, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001754 "lhbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001755 [(set i32:$rD, (PPClbrx xoaddr:$src, i16))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001756def LWBRX : XForm_1<31, 534, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001757 "lwbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001758 [(set i32:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001759
Ulrich Weigand136ac222013-04-26 16:53:15 +00001760def LFSX : XForm_25<31, 535, (outs f4rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001761 "lfsx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001762 [(set f32:$frD, (load xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001763def LFDX : XForm_25<31, 599, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001764 "lfdx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001765 [(set f64:$frD, (load xaddr:$src))]>;
Hal Finkelbeb296b2013-03-31 10:12:51 +00001766
Ulrich Weigand136ac222013-04-26 16:53:15 +00001767def LFIWAX : XForm_25<31, 855, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001768 "lfiwax $frD, $src", IIC_LdStLFD,
Hal Finkelbeb296b2013-03-31 10:12:51 +00001769 [(set f64:$frD, (PPClfiwax xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001770def LFIWZX : XForm_25<31, 887, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001771 "lfiwzx $frD, $src", IIC_LdStLFD,
Hal Finkelf6d45f22013-04-01 17:52:07 +00001772 [(set f64:$frD, (PPClfiwzx xoaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001773}
1774
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001775// Load Multiple
1776def LMW : DForm_1<46, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001777 "lmw $rD, $src", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001778
Chris Lattnere79a4512006-11-14 19:19:53 +00001779//===----------------------------------------------------------------------===//
1780// PPC32 Store Instructions.
1781//
1782
Chris Lattner13969612006-11-15 02:43:19 +00001783// Unindexed (r+i) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001784let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001785def STB : DForm_1<38, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001786 "stb $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001787 [(truncstorei8 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001788def STH : DForm_1<44, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001789 "sth $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001790 [(truncstorei16 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001791def STW : DForm_1<36, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001792 "stw $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001793 [(store i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001794def STFS : DForm_1<52, (outs), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001795 "stfs $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001796 [(store f32:$rS, iaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001797def STFD : DForm_1<54, (outs), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001798 "stfd $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001799 [(store f64:$rS, iaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001800}
1801
Chris Lattner13969612006-11-15 02:43:19 +00001802// Unindexed (r+i) Stores with Update (preinc).
Ulrich Weigandd8501672013-03-19 19:52:04 +00001803let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001804def STBU : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001805 "stbu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001806 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001807def STHU : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001808 "sthu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001809 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001810def STWU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001811 "stwu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001812 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001813def STFSU : DForm_1<53, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001814 "stfsu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001815 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001816def STFDU : DForm_1<55, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001817 "stfdu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001818 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattner13969612006-11-15 02:43:19 +00001819}
1820
Ulrich Weigandd8501672013-03-19 19:52:04 +00001821// Patterns to match the pre-inc stores. We can't put the patterns on
1822// the instruction definitions directly as ISel wants the address base
1823// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001824def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1825 (STBU $rS, iaddroff:$ptroff, $ptrreg)>;
1826def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1827 (STHU $rS, iaddroff:$ptroff, $ptrreg)>;
1828def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1829 (STWU $rS, iaddroff:$ptroff, $ptrreg)>;
1830def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1831 (STFSU $rS, iaddroff:$ptroff, $ptrreg)>;
1832def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1833 (STFDU $rS, iaddroff:$ptroff, $ptrreg)>;
Chris Lattner13969612006-11-15 02:43:19 +00001834
Chris Lattnere79a4512006-11-14 19:19:53 +00001835// Indexed (r+r) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001836let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001837def STBX : XForm_8<31, 215, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001838 "stbx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001839 [(truncstorei8 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001840 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001841def STHX : XForm_8<31, 407, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001842 "sthx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001843 [(truncstorei16 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001844 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001845def STWX : XForm_8<31, 151, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001846 "stwx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001847 [(store i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001848 PPC970_DGroup_Cracked;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001849
Ulrich Weigand136ac222013-04-26 16:53:15 +00001850def STHBRX: XForm_8<31, 918, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001851 "sthbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001852 [(PPCstbrx i32:$rS, xoaddr:$dst, i16)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001853 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001854def STWBRX: XForm_8<31, 662, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001855 "stwbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001856 [(PPCstbrx i32:$rS, xoaddr:$dst, i32)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001857 PPC970_DGroup_Cracked;
1858
Ulrich Weigand136ac222013-04-26 16:53:15 +00001859def STFIWX: XForm_28<31, 983, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001860 "stfiwx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001861 [(PPCstfiwx f64:$frS, xoaddr:$dst)]>;
Chris Lattnera348f552008-01-06 06:44:58 +00001862
Ulrich Weigand136ac222013-04-26 16:53:15 +00001863def STFSX : XForm_28<31, 663, (outs), (ins f4rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001864 "stfsx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001865 [(store f32:$frS, xaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001866def STFDX : XForm_28<31, 727, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001867 "stfdx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001868 [(store f64:$frS, xaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001869}
1870
Ulrich Weigandd8501672013-03-19 19:52:04 +00001871// Indexed (r+r) Stores with Update (preinc).
1872let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001873def STBUX : XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001874 "stbux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001875 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001876 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001877def STHUX : XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001878 "sthux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001879 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001880 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001881def STWUX : XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001882 "stwux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001883 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001884 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001885def STFSUX: XForm_8<31, 695, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001886 "stfsux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001887 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001888 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001889def STFDUX: XForm_8<31, 759, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001890 "stfdux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001891 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001892 PPC970_DGroup_Cracked;
1893}
1894
1895// Patterns to match the pre-inc stores. We can't put the patterns on
1896// the instruction definitions directly as ISel wants the address base
1897// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001898def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1899 (STBUX $rS, $ptrreg, $ptroff)>;
1900def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1901 (STHUX $rS, $ptrreg, $ptroff)>;
1902def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1903 (STWUX $rS, $ptrreg, $ptroff)>;
1904def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1905 (STFSUX $rS, $ptrreg, $ptroff)>;
1906def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1907 (STFDUX $rS, $ptrreg, $ptroff)>;
Ulrich Weigandd8501672013-03-19 19:52:04 +00001908
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001909// Store Multiple
1910def STMW : DForm_1<47, (outs), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001911 "stmw $rS, $dst", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001912
Ulrich Weigand797f1a32013-07-01 16:37:52 +00001913def SYNC : XForm_24_sync<31, 598, (outs), (ins i32imm:$L),
Hal Finkelfe3368c2014-10-02 22:34:22 +00001914 "sync $L", IIC_LdStSync, []>;
Rafael Espindola28a85a82014-01-22 20:20:52 +00001915
1916let isCodeGenOnly = 1 in {
1917 def MSYNC : XForm_24_sync<31, 598, (outs), (ins),
Hal Finkelfe3368c2014-10-02 22:34:22 +00001918 "msync", IIC_LdStSync, []> {
Rafael Espindola28a85a82014-01-22 20:20:52 +00001919 let L = 0;
1920 }
1921}
1922
Hal Finkelfe3368c2014-10-02 22:34:22 +00001923def : Pat<(int_ppc_sync), (SYNC 0)>, Requires<[HasSYNC]>;
1924def : Pat<(int_ppc_lwsync), (SYNC 1)>, Requires<[HasSYNC]>;
1925def : Pat<(int_ppc_sync), (MSYNC)>, Requires<[HasOnlyMSYNC]>;
1926def : Pat<(int_ppc_lwsync), (MSYNC)>, Requires<[HasOnlyMSYNC]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001927
1928//===----------------------------------------------------------------------===//
1929// PPC32 Arithmetic Instructions.
1930//
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001931
Chris Lattner51348c52006-03-12 09:13:49 +00001932let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigand99485462013-05-23 22:48:06 +00001933def ADDI : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001934 "addi $rD, $rA, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001935 [(set i32:$rD, (add i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001936let BaseName = "addic" in {
1937let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001938def ADDIC : DForm_2<12, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001939 "addic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001940 [(set i32:$rD, (addc i32:$rA, imm32SExt16:$imm))]>,
Hal Finkel654d43b2013-04-12 02:18:09 +00001941 RecFormRel, PPC970_DGroup_Cracked;
Hal Finkel1b58f332013-04-12 18:17:57 +00001942let Defs = [CARRY, CR0] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001943def ADDICo : DForm_2<13, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001944 "addic. $rD, $rA, $imm", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001945 []>, isDOT, RecFormRel;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001946}
Ulrich Weigand5a02a022013-06-26 13:49:53 +00001947def ADDIS : DForm_2<15, (outs gprc:$rD), (ins gprc_nor0:$rA, s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001948 "addis $rD, $rA, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001949 [(set i32:$rD, (add i32:$rA, imm16ShiftedSExt:$imm))]>;
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001950let isCodeGenOnly = 1 in
Ulrich Weigand99485462013-05-23 22:48:06 +00001951def LA : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$sym),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001952 "la $rD, $sym($rA)", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001953 [(set i32:$rD, (add i32:$rA,
Chris Lattner4b11fa22005-11-17 17:52:01 +00001954 (PPClo tglobaladdr:$sym, 0)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001955def MULLI : DForm_2< 7, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001956 "mulli $rD, $rA, $imm", IIC_IntMulLI,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001957 [(set i32:$rD, (mul i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001958let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001959def SUBFIC : DForm_2< 8, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001960 "subfic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001961 [(set i32:$rD, (subc imm32SExt16:$imm, i32:$rA))]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001962
Hal Finkel686f2ee2012-08-28 02:10:33 +00001963let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Ulrich Weigand99485462013-05-23 22:48:06 +00001964 def LI : DForm_2_r0<14, (outs gprc:$rD), (ins s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001965 "li $rD, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001966 [(set i32:$rD, imm32SExt16:$imm)]>;
Ulrich Weigand5a02a022013-06-26 13:49:53 +00001967 def LIS : DForm_2_r0<15, (outs gprc:$rD), (ins s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001968 "lis $rD, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001969 [(set i32:$rD, imm16ShiftedSExt:$imm)]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001970}
Chris Lattner51348c52006-03-12 09:13:49 +00001971}
Chris Lattnere79a4512006-11-14 19:19:53 +00001972
Chris Lattner51348c52006-03-12 09:13:49 +00001973let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel1b58f332013-04-12 18:17:57 +00001974let Defs = [CR0] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001975def ANDIo : DForm_4<28, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001976 "andi. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001977 [(set i32:$dst, (and i32:$src1, immZExt16:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001978 isDOT;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001979def ANDISo : DForm_4<29, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001980 "andis. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001981 [(set i32:$dst, (and i32:$src1, imm16ShiftedZExt:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001982 isDOT;
Hal Finkel1b58f332013-04-12 18:17:57 +00001983}
Ulrich Weigand136ac222013-04-26 16:53:15 +00001984def ORI : DForm_4<24, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001985 "ori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001986 [(set i32:$dst, (or i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001987def ORIS : DForm_4<25, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001988 "oris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001989 [(set i32:$dst, (or i32:$src1, imm16ShiftedZExt:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001990def XORI : DForm_4<26, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001991 "xori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001992 [(set i32:$dst, (xor i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001993def XORIS : DForm_4<27, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001994 "xoris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001995 [(set i32:$dst, (xor i32:$src1, imm16ShiftedZExt:$src2))]>;
Hal Finkelceb1f122013-12-12 00:19:11 +00001996
Hal Finkel3e5a3602013-11-27 23:26:09 +00001997def NOP : DForm_4_zero<24, (outs), (ins), "nop", IIC_IntSimple,
Nate Begemanade6f9a2005-12-09 23:54:18 +00001998 []>;
Hal Finkelceb1f122013-12-12 00:19:11 +00001999let isCodeGenOnly = 1 in {
2000// The POWER6 and POWER7 have special group-terminating nops.
2001def NOP_GT_PWR6 : DForm_4_fixedreg_zero<24, 1, (outs), (ins),
2002 "ori 1, 1, 0", IIC_IntSimple, []>;
2003def NOP_GT_PWR7 : DForm_4_fixedreg_zero<24, 2, (outs), (ins),
2004 "ori 2, 2, 0", IIC_IntSimple, []>;
2005}
2006
Craig Topperc50d64b2014-11-26 00:46:26 +00002007let isCompare = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002008 def CMPWI : DForm_5_ext<11, (outs crrc:$crD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002009 "cmpwi $crD, $rA, $imm", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002010 def CMPLWI : DForm_6_ext<10, (outs crrc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002011 "cmplwi $dst, $src1, $src2", IIC_IntCompare>;
Nemanja Ivanovic87bcae32016-04-13 18:51:18 +00002012 def CMPRB : X_BF3_L1_RS5_RS5<31, 192, (outs crbitrc:$BF),
2013 (ins u1imm:$L, g8rc:$rA, g8rc:$rB),
2014 "cmprb $BF, $L, $rA, $rB", IIC_IntCompare, []>,
2015 Requires<[IsISA3_0]>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00002016}
Chris Lattner51348c52006-03-12 09:13:49 +00002017}
Nate Begeman4bfceb12004-09-04 05:00:00 +00002018
Craig Topperc50d64b2014-11-26 00:46:26 +00002019let PPC970_Unit = 1, hasSideEffects = 0 in { // FXU Operations.
Hal Finkele01d3212014-03-24 15:07:28 +00002020let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002021defm NAND : XForm_6r<31, 476, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002022 "nand", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002023 [(set i32:$rA, (not (and i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002024defm AND : XForm_6r<31, 28, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002025 "and", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002026 [(set i32:$rA, (and i32:$rS, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002027} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00002028defm ANDC : XForm_6r<31, 60, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002029 "andc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002030 [(set i32:$rA, (and i32:$rS, (not i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002031let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002032defm OR : XForm_6r<31, 444, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002033 "or", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002034 [(set i32:$rA, (or i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002035defm NOR : XForm_6r<31, 124, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002036 "nor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002037 [(set i32:$rA, (not (or i32:$rS, i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002038} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00002039defm ORC : XForm_6r<31, 412, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002040 "orc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002041 [(set i32:$rA, (or i32:$rS, (not i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002042let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002043defm EQV : XForm_6r<31, 284, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002044 "eqv", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002045 [(set i32:$rA, (not (xor i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002046defm XOR : XForm_6r<31, 316, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002047 "xor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002048 [(set i32:$rA, (xor i32:$rS, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002049} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00002050defm SLW : XForm_6r<31, 24, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002051 "slw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002052 [(set i32:$rA, (PPCshl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002053defm SRW : XForm_6r<31, 536, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002054 "srw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002055 [(set i32:$rA, (PPCsrl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002056defm SRAW : XForm_6rc<31, 792, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002057 "sraw", "$rA, $rS, $rB", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00002058 [(set i32:$rA, (PPCsra i32:$rS, i32:$rB))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00002059}
Chris Lattnere79a4512006-11-14 19:19:53 +00002060
Chris Lattner51348c52006-03-12 09:13:49 +00002061let PPC970_Unit = 1 in { // FXU Operations.
Craig Topperc50d64b2014-11-26 00:46:26 +00002062let hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002063defm SRAWI : XForm_10rc<31, 824, (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002064 "srawi", "$rA, $rS, $SH", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00002065 [(set i32:$rA, (sra i32:$rS, (i32 imm:$SH)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002066defm CNTLZW : XForm_11r<31, 26, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002067 "cntlzw", "$rA, $rS", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002068 [(set i32:$rA, (ctlz i32:$rS))]>;
Nemanja Ivanovic87bcae32016-04-13 18:51:18 +00002069defm CNTTZW : XForm_11r<31, 538, (outs gprc:$rA), (ins gprc:$rS),
2070 "cnttzw", "$rA, $rS", IIC_IntGeneral,
2071 [(set i32:$rA, (cttz i32:$rS))]>, Requires<[IsISA3_0]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002072defm EXTSB : XForm_11r<31, 954, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002073 "extsb", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002074 [(set i32:$rA, (sext_inreg i32:$rS, i8))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002075defm EXTSH : XForm_11r<31, 922, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002076 "extsh", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002077 [(set i32:$rA, (sext_inreg i32:$rS, i16))]>;
Hal Finkel4edc66b2015-01-03 01:16:37 +00002078
2079let isCommutable = 1 in
2080def CMPB : XForm_6<31, 508, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
2081 "cmpb $rA, $rS, $rB", IIC_IntGeneral,
2082 [(set i32:$rA, (PPCcmpb i32:$rS, i32:$rB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002083}
Craig Topperc50d64b2014-11-26 00:46:26 +00002084let isCompare = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002085 def CMPW : XForm_16_ext<31, 0, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002086 "cmpw $crD, $rA, $rB", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002087 def CMPLW : XForm_16_ext<31, 32, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002088 "cmplw $crD, $rA, $rB", IIC_IntCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00002089}
Chris Lattner51348c52006-03-12 09:13:49 +00002090}
2091let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +00002092//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002093// "fcmpo $crD, $fA, $fB", IIC_FPCompare>;
Craig Topperc50d64b2014-11-26 00:46:26 +00002094let isCompare = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002095 def FCMPUS : XForm_17<63, 0, (outs crrc:$crD), (ins f4rc:$fA, f4rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002096 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002097 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002098 def FCMPUD : XForm_17<63, 0, (outs crrc:$crD), (ins f8rc:$fA, f8rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002099 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00002100}
Chris Lattnere79a4512006-11-14 19:19:53 +00002101
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002102let Uses = [RM] in {
Craig Topperc50d64b2014-11-26 00:46:26 +00002103 let hasSideEffects = 0 in {
David Majnemer6ad26d32013-09-26 04:11:24 +00002104 defm FCTIW : XForm_26r<63, 14, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002105 "fctiw", "$frD, $frB", IIC_FPGeneral,
David Majnemer08249a32013-09-26 05:22:11 +00002106 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002107 defm FCTIWZ : XForm_26r<63, 15, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002108 "fctiwz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002109 [(set f64:$frD, (PPCfctiwz f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00002110
Ulrich Weigand136ac222013-04-26 16:53:15 +00002111 defm FRSP : XForm_26r<63, 12, (outs f4rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002112 "frsp", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002113 [(set f32:$frD, (fround f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00002114
Hal Finkelb4b99e52013-12-17 23:05:18 +00002115 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002116 defm FRIND : XForm_26r<63, 392, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002117 "frin", "$frD, $frB", IIC_FPGeneral,
Hal Finkel2b7b2f32013-08-08 04:31:34 +00002118 [(set f64:$frD, (frnd f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002119 defm FRINS : XForm_26r<63, 392, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002120 "frin", "$frD, $frB", IIC_FPGeneral,
Hal Finkel2b7b2f32013-08-08 04:31:34 +00002121 [(set f32:$frD, (frnd f32:$frB))]>;
Hal Finkelf8ac57e2013-03-29 19:41:55 +00002122 }
2123
Craig Topperc50d64b2014-11-26 00:46:26 +00002124 let hasSideEffects = 0 in {
Hal Finkelb4b99e52013-12-17 23:05:18 +00002125 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002126 defm FRIPD : XForm_26r<63, 456, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002127 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002128 [(set f64:$frD, (fceil f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002129 defm FRIPS : XForm_26r<63, 456, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002130 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002131 [(set f32:$frD, (fceil f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002132 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002133 defm FRIZD : XForm_26r<63, 424, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002134 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002135 [(set f64:$frD, (ftrunc f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002136 defm FRIZS : XForm_26r<63, 424, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002137 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002138 [(set f32:$frD, (ftrunc f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002139 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002140 defm FRIMD : XForm_26r<63, 488, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002141 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002142 [(set f64:$frD, (ffloor f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002143 defm FRIMS : XForm_26r<63, 488, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002144 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002145 [(set f32:$frD, (ffloor f32:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00002146
Ulrich Weigand136ac222013-04-26 16:53:15 +00002147 defm FSQRT : XForm_26r<63, 22, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00002148 "fsqrt", "$frD, $frB", IIC_FPSqrtD,
Hal Finkel654d43b2013-04-12 02:18:09 +00002149 [(set f64:$frD, (fsqrt f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002150 defm FSQRTS : XForm_26r<59, 22, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00002151 "fsqrts", "$frD, $frB", IIC_FPSqrtS,
Hal Finkel654d43b2013-04-12 02:18:09 +00002152 [(set f32:$frD, (fsqrt f32:$frB))]>;
2153 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002154 }
Chris Lattner51348c52006-03-12 09:13:49 +00002155}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00002156
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00002157/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattnerf5efddf2006-03-24 07:12:19 +00002158/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner51348c52006-03-12 09:13:49 +00002159/// that they will fill slots (which could cause the load of a LSU reject to
2160/// sneak into a d-group with a store).
Craig Topperc50d64b2014-11-26 00:46:26 +00002161let hasSideEffects = 0 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002162defm FMR : XForm_26r<63, 72, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002163 "fmr", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002164 []>, // (set f32:$frD, f32:$frB)
2165 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00002166
Craig Topperc50d64b2014-11-26 00:46:26 +00002167let PPC970_Unit = 3, hasSideEffects = 0 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00002168// These are artificially split into two different forms, for 4/8 byte FP.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002169defm FABSS : XForm_26r<63, 264, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002170 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002171 [(set f32:$frD, (fabs f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002172let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002173defm FABSD : XForm_26r<63, 264, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002174 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002175 [(set f64:$frD, (fabs f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002176defm FNABSS : XForm_26r<63, 136, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002177 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002178 [(set f32:$frD, (fneg (fabs f32:$frB)))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002179let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002180defm FNABSD : XForm_26r<63, 136, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002181 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002182 [(set f64:$frD, (fneg (fabs f64:$frB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002183defm FNEGS : XForm_26r<63, 40, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002184 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002185 [(set f32:$frD, (fneg f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002186let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002187defm FNEGD : XForm_26r<63, 40, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002188 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002189 [(set f64:$frD, (fneg f64:$frB))]>;
Hal Finkel2e103312013-04-03 04:01:11 +00002190
Hal Finkeldbc78e12013-08-19 05:01:02 +00002191defm FCPSGNS : XForm_28r<63, 8, (outs f4rc:$frD), (ins f4rc:$frA, f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002192 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00002193 [(set f32:$frD, (fcopysign f32:$frB, f32:$frA))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002194let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkeldbc78e12013-08-19 05:01:02 +00002195defm FCPSGND : XForm_28r<63, 8, (outs f8rc:$frD), (ins f8rc:$frA, f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002196 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00002197 [(set f64:$frD, (fcopysign f64:$frB, f64:$frA))]>;
2198
Hal Finkel2e103312013-04-03 04:01:11 +00002199// Reciprocal estimates.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002200defm FRE : XForm_26r<63, 24, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002201 "fre", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002202 [(set f64:$frD, (PPCfre f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002203defm FRES : XForm_26r<59, 24, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002204 "fres", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002205 [(set f32:$frD, (PPCfre f32:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002206defm FRSQRTE : XForm_26r<63, 26, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002207 "frsqrte", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002208 [(set f64:$frD, (PPCfrsqrte f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002209defm FRSQRTES : XForm_26r<59, 26, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002210 "frsqrtes", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002211 [(set f32:$frD, (PPCfrsqrte f32:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00002212}
Nate Begeman6cdbd222004-08-29 22:45:13 +00002213
Nate Begeman143cf942004-08-30 02:28:06 +00002214// XL-Form instructions. condition register logical ops.
2215//
Craig Topperc50d64b2014-11-26 00:46:26 +00002216let hasSideEffects = 0 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002217def MCRF : XLForm_3<19, 0, (outs crrc:$BF), (ins crrc:$BFA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002218 "mcrf $BF, $BFA", IIC_BrMCR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002219 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +00002220
Hal Finkelb0e9b352015-01-07 00:15:29 +00002221// FIXME: According to the ISA (section 2.5.1 of version 2.06), the
2222// condition-register logical instructions have preferred forms. Specifically,
2223// it is preferred that the bit specified by the BT field be in the same
2224// condition register as that specified by the bit BB. We might want to account
2225// for this via hinting the register allocator and anti-dep breakers, or we
2226// could constrain the register class to force this constraint and then loosen
2227// it during register allocation via convertToThreeAddress or some similar
2228// mechanism.
2229
Hal Finkele01d3212014-03-24 15:07:28 +00002230let isCommutable = 1 in {
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002231def CRAND : XLForm_1<19, 257, (outs crbitrc:$CRD),
2232 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002233 "crand $CRD, $CRA, $CRB", IIC_BrCR,
2234 [(set i1:$CRD, (and i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002235
2236def CRNAND : XLForm_1<19, 225, (outs crbitrc:$CRD),
2237 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002238 "crnand $CRD, $CRA, $CRB", IIC_BrCR,
2239 [(set i1:$CRD, (not (and i1:$CRA, i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002240
2241def CROR : XLForm_1<19, 449, (outs crbitrc:$CRD),
2242 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002243 "cror $CRD, $CRA, $CRB", IIC_BrCR,
2244 [(set i1:$CRD, (or i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002245
2246def CRXOR : XLForm_1<19, 193, (outs crbitrc:$CRD),
2247 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002248 "crxor $CRD, $CRA, $CRB", IIC_BrCR,
2249 [(set i1:$CRD, (xor i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002250
2251def CRNOR : XLForm_1<19, 33, (outs crbitrc:$CRD),
2252 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002253 "crnor $CRD, $CRA, $CRB", IIC_BrCR,
2254 [(set i1:$CRD, (not (or i1:$CRA, i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002255
Ulrich Weigand136ac222013-04-26 16:53:15 +00002256def CREQV : XLForm_1<19, 289, (outs crbitrc:$CRD),
2257 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002258 "creqv $CRD, $CRA, $CRB", IIC_BrCR,
2259 [(set i1:$CRD, (not (xor i1:$CRA, i1:$CRB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002260} // isCommutable
Chris Lattner43df5b32007-02-25 05:34:32 +00002261
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002262def CRANDC : XLForm_1<19, 129, (outs crbitrc:$CRD),
Ulrich Weigand136ac222013-04-26 16:53:15 +00002263 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002264 "crandc $CRD, $CRA, $CRB", IIC_BrCR,
2265 [(set i1:$CRD, (and i1:$CRA, (not i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002266
2267def CRORC : XLForm_1<19, 417, (outs crbitrc:$CRD),
2268 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002269 "crorc $CRD, $CRA, $CRB", IIC_BrCR,
2270 [(set i1:$CRD, (or i1:$CRA, (not i1:$CRB)))]>;
Nicolas Geoffrayb1de7a32008-03-10 14:12:10 +00002271
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00002272let isCodeGenOnly = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002273def CRSET : XLForm_1_ext<19, 289, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002274 "creqv $dst, $dst, $dst", IIC_BrCR,
Hal Finkel940ab932014-02-28 00:27:01 +00002275 [(set i1:$dst, 1)]>;
Chris Lattner43df5b32007-02-25 05:34:32 +00002276
Ulrich Weigand136ac222013-04-26 16:53:15 +00002277def CRUNSET: XLForm_1_ext<19, 193, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002278 "crxor $dst, $dst, $dst", IIC_BrCR,
Hal Finkel940ab932014-02-28 00:27:01 +00002279 [(set i1:$dst, 0)]>;
Roman Divacky71038e72011-08-30 17:04:16 +00002280
Hal Finkel5ab37802012-08-28 02:10:27 +00002281let Defs = [CR1EQ], CRD = 6 in {
2282def CR6SET : XLForm_1_ext<19, 289, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002283 "creqv 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00002284 [(PPCcr6set)]>;
2285
2286def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002287 "crxor 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00002288 [(PPCcr6unset)]>;
2289}
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00002290}
Hal Finkel5ab37802012-08-28 02:10:27 +00002291
Chris Lattner51348c52006-03-12 09:13:49 +00002292// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman143cf942004-08-30 02:28:06 +00002293//
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002294
2295def MFSPR : XFXForm_1<31, 339, (outs gprc:$RT), (ins i32imm:$SPR),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002296 "mfspr $RT, $SPR", IIC_SprMFSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002297def MTSPR : XFXForm_1<31, 467, (outs), (ins i32imm:$SPR, gprc:$RT),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002298 "mtspr $SPR, $RT", IIC_SprMTSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002299
Ulrich Weigande840ee22013-07-08 15:20:38 +00002300def MFTB : XFXForm_1<31, 371, (outs gprc:$RT), (ins i32imm:$SPR),
Kit Barton4f79f962015-06-16 16:01:15 +00002301 "mftb $RT, $SPR", IIC_SprMFTB>;
Ulrich Weigande840ee22013-07-08 15:20:38 +00002302
Hal Finkelbbdee932014-12-02 22:01:00 +00002303// A pseudo-instruction used to implement the read of the 64-bit cycle counter
2304// on a 32-bit target.
2305let hasSideEffects = 1, usesCustomInserter = 1 in
2306def ReadTB : Pseudo<(outs gprc:$lo, gprc:$hi), (ins),
2307 "#ReadTB", []>;
2308
Dale Johannesene395d782008-10-23 20:41:28 +00002309let Uses = [CTR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002310def MFCTR : XFXForm_1_ext<31, 339, 9, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002311 "mfctr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002312 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002313}
Ulrich Weigandc8868102013-03-25 19:05:30 +00002314let Defs = [CTR], Pattern = [(PPCmtctr i32:$rS)] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002315def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002316 "mtctr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00002317 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002318}
Hal Finkel25c19922013-05-15 21:37:41 +00002319let hasSideEffects = 1, isCodeGenOnly = 1, Defs = [CTR] in {
2320let Pattern = [(int_ppc_mtctr i32:$rS)] in
Hal Finkel0859ef22013-05-20 16:08:37 +00002321def MTCTRloop : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002322 "mtctr $rS", IIC_SprMTSPR>,
Hal Finkel0859ef22013-05-20 16:08:37 +00002323 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel25c19922013-05-15 21:37:41 +00002324}
Chris Lattner02e2c182006-03-13 21:52:10 +00002325
Dale Johannesene395d782008-10-23 20:41:28 +00002326let Defs = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002327def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002328 "mtlr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00002329 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002330}
2331let Uses = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002332def MFLR : XFXForm_1_ext<31, 339, 8, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002333 "mflr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002334 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002335}
Chris Lattner02e2c182006-03-13 21:52:10 +00002336
Hal Finkela1431df2013-03-21 19:03:21 +00002337let isCodeGenOnly = 1 in {
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002338 // Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed
2339 // like a GPR on the PPC970. As such, copies in and out have the same
2340 // performance characteristics as an OR instruction.
2341 def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002342 "mtspr 256, $rS", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002343 PPC970_DGroup_Single, PPC970_Unit_FXU;
2344 def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002345 "mfspr $rT, 256", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002346 PPC970_DGroup_First, PPC970_Unit_FXU;
2347
Hal Finkela1431df2013-03-21 19:03:21 +00002348 def MTVRSAVEv : XFXForm_7_ext<31, 467, 256,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002349 (outs VRSAVERC:$reg), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002350 "mtspr 256, $rS", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00002351 PPC970_DGroup_Single, PPC970_Unit_FXU;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002352 def MFVRSAVEv : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT),
Hal Finkela1431df2013-03-21 19:03:21 +00002353 (ins VRSAVERC:$reg),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002354 "mfspr $rT, 256", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00002355 PPC970_DGroup_First, PPC970_Unit_FXU;
2356}
2357
Eric Christopher1dbb23e2016-06-09 23:27:48 +00002358// Aliases for mtvrsave/mfvrsave to mfspr/mtspr.
2359def : InstAlias<"mtvrsave $rS", (MTVRSAVE gprc:$rS)>;
2360def : InstAlias<"mfvrsave $rS", (MFVRSAVE gprc:$rS)>;
2361
Hal Finkela1431df2013-03-21 19:03:21 +00002362// SPILL_VRSAVE - Indicate that we're dumping the VRSAVE register,
2363// so we'll need to scavenge a register for it.
2364let mayStore = 1 in
2365def SPILL_VRSAVE : Pseudo<(outs), (ins VRSAVERC:$vrsave, memri:$F),
2366 "#SPILL_VRSAVE", []>;
2367
2368// RESTORE_VRSAVE - Indicate that we're restoring the VRSAVE register (previously
2369// spilled), so we'll need to scavenge a register for it.
2370let mayLoad = 1 in
2371def RESTORE_VRSAVE : Pseudo<(outs VRSAVERC:$vrsave), (ins memri:$F),
2372 "#RESTORE_VRSAVE", []>;
2373
Craig Topperc50d64b2014-11-26 00:46:26 +00002374let hasSideEffects = 0 in {
Nemanja Ivanovic2314e832016-01-08 13:09:54 +00002375// mtocrf's input needs to be prepared by shifting by an amount dependent
2376// on the cr register selected. Thus, post-ra anti-dep breaking must not
2377// later change that register assignment.
2378let hasExtraDefRegAllocReq = 1 in {
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002379def MTOCRF: XFXForm_5a<31, 144, (outs crbitm:$FXM), (ins gprc:$ST),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002380 "mtocrf $FXM, $ST", IIC_BrMCRX>,
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002381 PPC970_DGroup_First, PPC970_Unit_CRU;
2382
Nemanja Ivanovic2314e832016-01-08 13:09:54 +00002383// Similarly to mtocrf, the mask for mtcrf must be prepared in a way that
2384// is dependent on the cr fields being set.
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002385def MTCRF : XFXForm_5<31, 144, (outs), (ins i32imm:$FXM, gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002386 "mtcrf $FXM, $rS", IIC_BrMCRX>,
Chris Lattner51348c52006-03-12 09:13:49 +00002387 PPC970_MicroCode, PPC970_Unit_CRU;
Nemanja Ivanovic2314e832016-01-08 13:09:54 +00002388} // hasExtraDefRegAllocReq = 1
Dale Johannesend7d66382010-05-20 17:48:26 +00002389
Nemanja Ivanovic2314e832016-01-08 13:09:54 +00002390// mfocrf's input needs to be prepared by shifting by an amount dependent
2391// on the cr register selected. Thus, post-ra anti-dep breaking must not
2392// later change that register assignment.
2393let hasExtraSrcRegAllocReq = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002394def MFOCRF: XFXForm_5a<31, 19, (outs gprc:$rT), (ins crbitm:$FXM),
Hal Finkel46402a42013-11-30 20:41:13 +00002395 "mfocrf $rT, $FXM", IIC_SprMFCRF>,
Chris Lattner51348c52006-03-12 09:13:49 +00002396 PPC970_DGroup_First, PPC970_Unit_CRU;
Hal Finkelb47a69a2013-04-07 14:33:13 +00002397
Nemanja Ivanovic2314e832016-01-08 13:09:54 +00002398// Similarly to mfocrf, the mask for mfcrf must be prepared in a way that
2399// is dependent on the cr fields being copied.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002400def MFCR : XFXForm_3<31, 19, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002401 "mfcr $rT", IIC_SprMFCR>,
Hal Finkelb47a69a2013-04-07 14:33:13 +00002402 PPC970_MicroCode, PPC970_Unit_CRU;
Nemanja Ivanovic2314e832016-01-08 13:09:54 +00002403} // hasExtraSrcRegAllocReq = 1
Nemanja Ivanovica621a7f2016-03-31 15:26:37 +00002404
2405def MCRXRX : X_BF3<31, 576, (outs crrc:$BF), (ins),
2406 "mcrxrx $BF", IIC_BrMCRX>, Requires<[IsISA3_0]>;
Craig Topperc50d64b2014-11-26 00:46:26 +00002407} // hasSideEffects = 0
Nate Begeman143cf942004-08-30 02:28:06 +00002408
Ulrich Weigand874fc622013-03-26 10:56:22 +00002409// Pseudo instruction to perform FADD in round-to-zero mode.
2410let usesCustomInserter = 1, Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002411 def FADDrtz: Pseudo<(outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), "",
Ulrich Weigand874fc622013-03-26 10:56:22 +00002412 [(set f64:$FRT, (PPCfaddrtz f64:$FRA, f64:$FRB))]>;
2413}
Dale Johannesen666323e2007-10-10 01:01:31 +00002414
Ulrich Weigand874fc622013-03-26 10:56:22 +00002415// The above pseudo gets expanded to make use of the following instructions
2416// to manipulate FPSCR. Note that FPSCR is not modeled at the DAG level.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002417let Uses = [RM], Defs = [RM] in {
2418 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002419 "mtfsb0 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002420 PPC970_DGroup_Single, PPC970_Unit_FPU;
2421 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002422 "mtfsb1 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002423 PPC970_DGroup_Single, PPC970_Unit_FPU;
Hal Finkel64202162015-01-15 01:00:53 +00002424 let isCodeGenOnly = 1 in
2425 def MTFSFb : XFLForm<63, 711, (outs), (ins i32imm:$FM, f8rc:$rT),
2426 "mtfsf $FM, $rT", IIC_IntMTFSB0, []>,
2427 PPC970_DGroup_Single, PPC970_Unit_FPU;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002428}
2429let Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002430 def MFFS : XForm_42<63, 583, (outs f8rc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002431 "mffs $rT", IIC_IntMFFS,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002432 [(set f64:$rT, (PPCmffs))]>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002433 PPC970_DGroup_Single, PPC970_Unit_FPU;
Hal Finkel64202162015-01-15 01:00:53 +00002434
2435 let Defs = [CR1] in
2436 def MFFSo : XForm_42<63, 583, (outs f8rc:$rT), (ins),
2437 "mffs. $rT", IIC_IntMFFS, []>, isDOT;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002438}
2439
Dale Johannesen666323e2007-10-10 01:01:31 +00002440
Craig Topperc50d64b2014-11-26 00:46:26 +00002441let PPC970_Unit = 1, hasSideEffects = 0 in { // FXU Operations.
Nate Begeman143cf942004-08-30 02:28:06 +00002442// XO-Form instructions. Arithmetic instructions that can set overflow bit
Hal Finkele01d3212014-03-24 15:07:28 +00002443let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002444defm ADD4 : XOForm_1r<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002445 "add", "$rT, $rA, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002446 [(set i32:$rT, (add i32:$rA, i32:$rB))]>;
Roman Divacky32143e22013-12-20 18:08:54 +00002447let isCodeGenOnly = 1 in
2448def ADD4TLS : XOForm_1<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, tlsreg32:$rB),
2449 "add $rT, $rA, $rB", IIC_IntSimple,
2450 [(set i32:$rT, (add i32:$rA, tglobaltlsaddr:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002451let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002452defm ADDC : XOForm_1rc<31, 10, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002453 "addc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002454 [(set i32:$rT, (addc i32:$rA, i32:$rB))]>,
2455 PPC970_DGroup_Cracked;
Hal Finkele01d3212014-03-24 15:07:28 +00002456
Nemanja Ivanovicc0904792015-04-09 23:54:37 +00002457defm DIVW : XOForm_1rcr<31, 491, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
2458 "divw", "$rT, $rA, $rB", IIC_IntDivW,
2459 [(set i32:$rT, (sdiv i32:$rA, i32:$rB))]>;
2460defm DIVWU : XOForm_1rcr<31, 459, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
2461 "divwu", "$rT, $rA, $rB", IIC_IntDivW,
2462 [(set i32:$rT, (udiv i32:$rA, i32:$rB))]>;
2463def DIVWE : XOForm_1<31, 427, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
2464 "divwe $rT, $rA, $rB", IIC_IntDivW,
2465 [(set i32:$rT, (int_ppc_divwe gprc:$rA, gprc:$rB))]>,
2466 Requires<[HasExtDiv]>;
2467let Defs = [CR0] in
2468def DIVWEo : XOForm_1<31, 427, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
2469 "divwe. $rT, $rA, $rB", IIC_IntDivW,
2470 []>, isDOT, PPC970_DGroup_Cracked, PPC970_DGroup_First,
2471 Requires<[HasExtDiv]>;
2472def DIVWEU : XOForm_1<31, 395, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
2473 "divweu $rT, $rA, $rB", IIC_IntDivW,
2474 [(set i32:$rT, (int_ppc_divweu gprc:$rA, gprc:$rB))]>,
2475 Requires<[HasExtDiv]>;
2476let Defs = [CR0] in
2477def DIVWEUo : XOForm_1<31, 395, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
2478 "divweu. $rT, $rA, $rB", IIC_IntDivW,
2479 []>, isDOT, PPC970_DGroup_Cracked, PPC970_DGroup_First,
2480 Requires<[HasExtDiv]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002481let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002482defm MULHW : XOForm_1r<31, 75, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002483 "mulhw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002484 [(set i32:$rT, (mulhs i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002485defm MULHWU : XOForm_1r<31, 11, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002486 "mulhwu", "$rT, $rA, $rB", IIC_IntMulHWU,
Hal Finkel654d43b2013-04-12 02:18:09 +00002487 [(set i32:$rT, (mulhu i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002488defm MULLW : XOForm_1r<31, 235, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002489 "mullw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002490 [(set i32:$rT, (mul i32:$rA, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002491} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00002492defm SUBF : XOForm_1r<31, 40, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002493 "subf", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002494 [(set i32:$rT, (sub i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002495defm SUBFC : XOForm_1rc<31, 8, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002496 "subfc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002497 [(set i32:$rT, (subc i32:$rB, i32:$rA))]>,
2498 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002499defm NEG : XOForm_3r<31, 104, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002500 "neg", "$rT, $rA", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002501 [(set i32:$rT, (ineg i32:$rA))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00002502let Uses = [CARRY] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002503let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002504defm ADDE : XOForm_1rc<31, 138, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002505 "adde", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002506 [(set i32:$rT, (adde i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002507defm ADDME : XOForm_3rc<31, 234, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002508 "addme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002509 [(set i32:$rT, (adde i32:$rA, -1))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002510defm ADDZE : XOForm_3rc<31, 202, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002511 "addze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002512 [(set i32:$rT, (adde i32:$rA, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002513defm SUBFE : XOForm_1rc<31, 136, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002514 "subfe", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002515 [(set i32:$rT, (sube i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002516defm SUBFME : XOForm_3rc<31, 232, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002517 "subfme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002518 [(set i32:$rT, (sube -1, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002519defm SUBFZE : XOForm_3rc<31, 200, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002520 "subfze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002521 [(set i32:$rT, (sube 0, i32:$rA))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00002522}
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00002523}
Nate Begeman143cf942004-08-30 02:28:06 +00002524
2525// A-Form instructions. Most of the instructions executed in the FPU are of
2526// this type.
2527//
Craig Topperc50d64b2014-11-26 00:46:26 +00002528let PPC970_Unit = 3, hasSideEffects = 0 in { // FPU Operations.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002529let Uses = [RM] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002530let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002531 defm FMADD : AForm_1r<63, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002532 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002533 "fmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002534 [(set f64:$FRT, (fma f64:$FRA, f64:$FRC, f64:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002535 defm FMADDS : AForm_1r<59, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002536 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002537 "fmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002538 [(set f32:$FRT, (fma f32:$FRA, f32:$FRC, f32:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002539 defm FMSUB : AForm_1r<63, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002540 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002541 "fmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002542 [(set f64:$FRT,
2543 (fma f64:$FRA, f64:$FRC, (fneg f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002544 defm FMSUBS : AForm_1r<59, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002545 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002546 "fmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002547 [(set f32:$FRT,
2548 (fma f32:$FRA, f32:$FRC, (fneg f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002549 defm FNMADD : AForm_1r<63, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002550 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002551 "fnmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002552 [(set f64:$FRT,
2553 (fneg (fma f64:$FRA, f64:$FRC, f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002554 defm FNMADDS : AForm_1r<59, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002555 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002556 "fnmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002557 [(set f32:$FRT,
2558 (fneg (fma f32:$FRA, f32:$FRC, f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002559 defm FNMSUB : AForm_1r<63, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002560 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002561 "fnmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002562 [(set f64:$FRT, (fneg (fma f64:$FRA, f64:$FRC,
2563 (fneg f64:$FRB))))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002564 defm FNMSUBS : AForm_1r<59, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002565 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002566 "fnmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002567 [(set f32:$FRT, (fneg (fma f32:$FRA, f32:$FRC,
2568 (fneg f32:$FRB))))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002569} // isCommutable
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002570}
Chris Lattner3734d202005-10-02 07:07:49 +00002571// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
2572// having 4 of these, force the comparison to always be an 8-byte double (code
2573// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +00002574// and 4/8 byte forms for the result and operand type..
Hal Finkelb4b99e52013-12-17 23:05:18 +00002575let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkel654d43b2013-04-12 02:18:09 +00002576defm FSELD : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002577 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002578 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002579 [(set f64:$FRT, (PPCfsel f64:$FRA, f64:$FRC, f64:$FRB))]>;
2580defm FSELS : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002581 (outs f4rc:$FRT), (ins f8rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002582 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002583 [(set f32:$FRT, (PPCfsel f64:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002584let Uses = [RM] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002585 let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002586 defm FADD : AForm_2r<63, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002587 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002588 "fadd", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002589 [(set f64:$FRT, (fadd f64:$FRA, f64:$FRB))]>;
2590 defm FADDS : AForm_2r<59, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002591 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002592 "fadds", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002593 [(set f32:$FRT, (fadd f32:$FRA, f32:$FRB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002594 } // isCommutable
Hal Finkel654d43b2013-04-12 02:18:09 +00002595 defm FDIV : AForm_2r<63, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002596 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002597 "fdiv", "$FRT, $FRA, $FRB", IIC_FPDivD,
Hal Finkel654d43b2013-04-12 02:18:09 +00002598 [(set f64:$FRT, (fdiv f64:$FRA, f64:$FRB))]>;
2599 defm FDIVS : AForm_2r<59, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002600 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002601 "fdivs", "$FRT, $FRA, $FRB", IIC_FPDivS,
Hal Finkel654d43b2013-04-12 02:18:09 +00002602 [(set f32:$FRT, (fdiv f32:$FRA, f32:$FRB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002603 let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002604 defm FMUL : AForm_3r<63, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002605 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002606 "fmul", "$FRT, $FRA, $FRC", IIC_FPFused,
Hal Finkel654d43b2013-04-12 02:18:09 +00002607 [(set f64:$FRT, (fmul f64:$FRA, f64:$FRC))]>;
2608 defm FMULS : AForm_3r<59, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002609 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002610 "fmuls", "$FRT, $FRA, $FRC", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002611 [(set f32:$FRT, (fmul f32:$FRA, f32:$FRC))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002612 } // isCommutable
Hal Finkel654d43b2013-04-12 02:18:09 +00002613 defm FSUB : AForm_2r<63, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002614 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002615 "fsub", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002616 [(set f64:$FRT, (fsub f64:$FRA, f64:$FRB))]>;
2617 defm FSUBS : AForm_2r<59, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002618 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002619 "fsubs", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002620 [(set f32:$FRT, (fsub f32:$FRA, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002621 }
Chris Lattner51348c52006-03-12 09:13:49 +00002622}
Nate Begeman143cf942004-08-30 02:28:06 +00002623
Craig Topperc50d64b2014-11-26 00:46:26 +00002624let hasSideEffects = 0 in {
Chris Lattner51348c52006-03-12 09:13:49 +00002625let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel7795e472013-04-07 15:06:53 +00002626 let isSelect = 1 in
Ulrich Weigand84ee76a2012-11-13 19:14:19 +00002627 def ISEL : AForm_4<31, 15,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002628 (outs gprc:$rT), (ins gprc_nor0:$rA, gprc:$rB, crbitrc:$cond),
Hal Finkel11d3c562015-02-01 17:52:16 +00002629 "isel $rT, $rA, $rB, $cond", IIC_IntISEL,
Hal Finkel460e94d2012-06-22 23:10:08 +00002630 []>;
2631}
2632
2633let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemana113d742004-08-31 02:28:08 +00002634// M-Form instructions. rotate and mask instructions.
2635//
Chris Lattner57711562006-11-15 23:24:18 +00002636let isCommutable = 1 in {
Chris Lattnerc37a2f12005-09-09 18:17:41 +00002637// RLWIMI can be commuted if the rotate amount is zero.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002638defm RLWIMI : MForm_2r<20, (outs gprc:$rA),
2639 (ins gprc:$rSi, gprc:$rS, u5imm:$SH, u5imm:$MB,
Hal Finkel3e5a3602013-11-27 23:26:09 +00002640 u5imm:$ME), "rlwimi", "$rA, $rS, $SH, $MB, $ME",
2641 IIC_IntRotate, []>, PPC970_DGroup_Cracked,
2642 RegConstraint<"$rSi = $rA">, NoEncode<"$rSi">;
Nate Begeman29dc5f22004-10-16 20:43:38 +00002643}
Hal Finkel654d43b2013-04-12 02:18:09 +00002644let BaseName = "rlwinm" in {
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002645def RLWINM : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002646 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002647 "rlwinm $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002648 []>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +00002649let Defs = [CR0] in
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002650def RLWINMo : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002651 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002652 "rlwinm. $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002653 []>, isDOT, RecFormRel, PPC970_DGroup_Cracked;
2654}
Ulrich Weigand136ac222013-04-26 16:53:15 +00002655defm RLWNM : MForm_2r<23, (outs gprc:$rA),
2656 (ins gprc:$rS, gprc:$rB, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002657 "rlwnm", "$rA, $rS, $rB, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002658 []>;
Chris Lattner51348c52006-03-12 09:13:49 +00002659}
Craig Topperc50d64b2014-11-26 00:46:26 +00002660} // hasSideEffects = 0
Chris Lattner382f3562006-03-20 06:15:45 +00002661
Chris Lattner39b4d83f2005-09-09 00:39:56 +00002662//===----------------------------------------------------------------------===//
2663// PowerPC Instruction Patterns
2664//
2665
Chris Lattner4435b142005-09-26 22:20:16 +00002666// Arbitrary immediate support. Implement in terms of LIS/ORI.
2667def : Pat<(i32 imm:$imm),
2668 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002669
2670// Implement the 'not' operation with the NOR instruction.
Hal Finkel940ab932014-02-28 00:27:01 +00002671def i32not : OutPatFrag<(ops node:$in),
2672 (NOR $in, $in)>;
2673def : Pat<(not i32:$in),
2674 (i32not $in)>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002675
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002676// ADD an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002677def : Pat<(add i32:$in, imm:$imm),
2678 (ADDIS (ADDI $in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002679// OR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002680def : Pat<(or i32:$in, imm:$imm),
2681 (ORIS (ORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002682// XOR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002683def : Pat<(xor i32:$in, imm:$imm),
2684 (XORIS (XORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman5965bd12006-02-17 05:43:56 +00002685// SUBFIC
Bill Schmidtf88571e2013-05-22 20:09:24 +00002686def : Pat<(sub imm32SExt16:$imm, i32:$in),
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002687 (SUBFIC $in, imm:$imm)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +00002688
Chris Lattnerb4299832006-06-16 20:22:01 +00002689// SHL/SRL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002690def : Pat<(shl i32:$in, (i32 imm:$imm)),
2691 (RLWINM $in, imm:$imm, 0, (SHL32 imm:$imm))>;
2692def : Pat<(srl i32:$in, (i32 imm:$imm)),
2693 (RLWINM $in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +00002694
Nate Begeman1b8121b2006-01-11 21:21:00 +00002695// ROTL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002696def : Pat<(rotl i32:$in, i32:$sh),
2697 (RLWNM $in, $sh, 0, 31)>;
2698def : Pat<(rotl i32:$in, (i32 imm:$imm)),
2699 (RLWINM $in, imm:$imm, 0, 31)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002700
Nate Begemand31efd12006-09-22 05:01:56 +00002701// RLWNM
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002702def : Pat<(and (rotl i32:$in, i32:$sh), maskimm32:$imm),
2703 (RLWNM $in, $sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
Nate Begemand31efd12006-09-22 05:01:56 +00002704
Chris Lattnereb755fc2006-05-17 19:00:46 +00002705// Calls
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00002706def : Pat<(PPCcall (i32 tglobaladdr:$dst)),
2707 (BL tglobaladdr:$dst)>;
2708def : Pat<(PPCcall (i32 texternalsym:$dst)),
2709 (BL texternalsym:$dst)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002710
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002711def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
2712 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
2713
2714def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
2715 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
2716
2717def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
2718 (TCRETURNri CTRRC:$dst, imm:$imm)>;
2719
2720
2721
Chris Lattner595088a2005-11-17 07:30:41 +00002722// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +00002723def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
2724def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
2725def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
2726def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00002727def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
2728def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilsonf84f7102009-11-04 21:31:18 +00002729def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
2730def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002731def : Pat<(PPChi tglobaltlsaddr:$g, i32:$in),
2732 (ADDIS $in, tglobaltlsaddr:$g)>;
2733def : Pat<(PPClo tglobaltlsaddr:$g, i32:$in),
Ulrich Weigand35f9fdf2013-03-26 10:55:20 +00002734 (ADDI $in, tglobaltlsaddr:$g)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002735def : Pat<(add i32:$in, (PPChi tglobaladdr:$g, 0)),
2736 (ADDIS $in, tglobaladdr:$g)>;
2737def : Pat<(add i32:$in, (PPChi tconstpool:$g, 0)),
2738 (ADDIS $in, tconstpool:$g)>;
2739def : Pat<(add i32:$in, (PPChi tjumptable:$g, 0)),
2740 (ADDIS $in, tjumptable:$g)>;
2741def : Pat<(add i32:$in, (PPChi tblockaddress:$g, 0)),
2742 (ADDIS $in, tblockaddress:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +00002743
Roman Divacky32143e22013-12-20 18:08:54 +00002744// Support for thread-local storage.
2745def PPC32GOT: Pseudo<(outs gprc:$rD), (ins), "#PPC32GOT",
2746 [(set i32:$rD, (PPCppc32GOT))]>;
2747
Hal Finkel7c8ae532014-07-25 17:47:22 +00002748// Get the _GLOBAL_OFFSET_TABLE_ in PIC mode.
2749// This uses two output registers, the first as the real output, the second as a
2750// temporary register, used internally in code generation.
2751def PPC32PICGOT: Pseudo<(outs gprc:$rD, gprc:$rT), (ins), "#PPC32PICGOT",
2752 []>, NoEncode<"$rT">;
2753
Roman Divacky32143e22013-12-20 18:08:54 +00002754def LDgotTprelL32: Pseudo<(outs gprc:$rD), (ins s16imm:$disp, gprc_nor0:$reg),
Hal Finkel7c8ae532014-07-25 17:47:22 +00002755 "#LDgotTprelL32",
2756 [(set i32:$rD,
2757 (PPCldGotTprelL tglobaltlsaddr:$disp, i32:$reg))]>;
Roman Divacky32143e22013-12-20 18:08:54 +00002758def : Pat<(PPCaddTls i32:$in, tglobaltlsaddr:$g),
2759 (ADD4TLS $in, tglobaltlsaddr:$g)>;
2760
Hal Finkel7c8ae532014-07-25 17:47:22 +00002761def ADDItlsgdL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2762 "#ADDItlsgdL32",
2763 [(set i32:$rD,
2764 (PPCaddiTlsgdL i32:$reg, tglobaltlsaddr:$disp))]>;
Bill Schmidt82f1c772015-02-10 19:09:05 +00002765// LR is a true define, while the rest of the Defs are clobbers. R3 is
2766// explicitly defined when this op is created, so not mentioned here.
2767let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
2768 Defs = [R0,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in
2769def GETtlsADDR32 : Pseudo<(outs gprc:$rD), (ins gprc:$reg, tlsgd32:$sym),
2770 "GETtlsADDR32",
2771 [(set i32:$rD,
2772 (PPCgetTlsAddr i32:$reg, tglobaltlsaddr:$sym))]>;
2773// Combined op for ADDItlsgdL32 and GETtlsADDR32, late expanded. R3 and LR
2774// are true defines while the rest of the Defs are clobbers.
2775let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
2776 Defs = [R0,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in
2777def ADDItlsgdLADDR32 : Pseudo<(outs gprc:$rD),
2778 (ins gprc_nor0:$reg, s16imm:$disp, tlsgd32:$sym),
2779 "#ADDItlsgdLADDR32",
2780 [(set i32:$rD,
2781 (PPCaddiTlsgdLAddr i32:$reg,
2782 tglobaltlsaddr:$disp,
2783 tglobaltlsaddr:$sym))]>;
Hal Finkel7c8ae532014-07-25 17:47:22 +00002784def ADDItlsldL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2785 "#ADDItlsldL32",
2786 [(set i32:$rD,
2787 (PPCaddiTlsldL i32:$reg, tglobaltlsaddr:$disp))]>;
Bill Schmidt82f1c772015-02-10 19:09:05 +00002788// LR is a true define, while the rest of the Defs are clobbers. R3 is
2789// explicitly defined when this op is created, so not mentioned here.
2790let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
2791 Defs = [R0,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in
2792def GETtlsldADDR32 : Pseudo<(outs gprc:$rD), (ins gprc:$reg, tlsgd32:$sym),
2793 "GETtlsldADDR32",
2794 [(set i32:$rD,
2795 (PPCgetTlsldAddr i32:$reg,
2796 tglobaltlsaddr:$sym))]>;
2797// Combined op for ADDItlsldL32 and GETtlsADDR32, late expanded. R3 and LR
2798// are true defines while the rest of the Defs are clobbers.
2799let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
2800 Defs = [R0,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in
2801def ADDItlsldLADDR32 : Pseudo<(outs gprc:$rD),
2802 (ins gprc_nor0:$reg, s16imm:$disp, tlsgd32:$sym),
2803 "#ADDItlsldLADDR32",
2804 [(set i32:$rD,
2805 (PPCaddiTlsldLAddr i32:$reg,
2806 tglobaltlsaddr:$disp,
2807 tglobaltlsaddr:$sym))]>;
Hal Finkel7c8ae532014-07-25 17:47:22 +00002808def ADDIdtprelL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2809 "#ADDIdtprelL32",
2810 [(set i32:$rD,
2811 (PPCaddiDtprelL i32:$reg, tglobaltlsaddr:$disp))]>;
2812def ADDISdtprelHA32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2813 "#ADDISdtprelHA32",
2814 [(set i32:$rD,
2815 (PPCaddisDtprelHA i32:$reg,
2816 tglobaltlsaddr:$disp))]>;
2817
Hal Finkel3ee2af72014-07-18 23:29:49 +00002818// Support for Position-independent code
Justin Hibbitsa88b6052014-11-12 15:16:30 +00002819def LWZtoc : Pseudo<(outs gprc:$rD), (ins tocentry32:$disp, gprc:$reg),
2820 "#LWZtoc",
2821 [(set i32:$rD,
2822 (PPCtoc_entry tglobaladdr:$disp, i32:$reg))]>;
Hal Finkel3ee2af72014-07-18 23:29:49 +00002823// Get Global (GOT) Base Register offset, from the word immediately preceding
2824// the function label.
Justin Hibbitsa88b6052014-11-12 15:16:30 +00002825def UpdateGBR : Pseudo<(outs gprc:$rD, gprc:$rT), (ins gprc:$rI), "#UpdateGBR", []>;
Hal Finkel3ee2af72014-07-18 23:29:49 +00002826
2827
Chris Lattnerfea33f72005-12-06 02:10:38 +00002828// Standard shifts. These are represented separately from the real shifts above
2829// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
2830// amounts.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002831def : Pat<(sra i32:$rS, i32:$rB),
2832 (SRAW $rS, $rB)>;
2833def : Pat<(srl i32:$rS, i32:$rB),
2834 (SRW $rS, $rB)>;
2835def : Pat<(shl i32:$rS, i32:$rB),
2836 (SLW $rS, $rB)>;
Chris Lattnerfea33f72005-12-06 02:10:38 +00002837
Evan Chenge71fe34d2006-10-09 20:57:25 +00002838def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002839 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002840def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002841 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002842def : Pat<(extloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002843 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002844def : Pat<(extloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002845 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002846def : Pat<(extloadi8 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002847 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002848def : Pat<(extloadi8 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002849 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002850def : Pat<(extloadi16 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002851 (LHZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002852def : Pat<(extloadi16 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002853 (LHZX xaddr:$src)>;
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00002854def : Pat<(f64 (extloadf32 iaddr:$src)),
2855 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
2856def : Pat<(f64 (extloadf32 xaddr:$src)),
2857 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
2858
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002859def : Pat<(f64 (fextend f32:$src)),
2860 (COPY_TO_REGCLASS $src, F8RC)>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002861
Robin Morisset9098fee2014-10-03 18:04:36 +00002862// Only seq_cst fences require the heavyweight sync (SYNC 0).
2863// All others can use the lightweight sync (SYNC 1).
2864// source: http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html
2865// The rule for seq_cst is duplicated to work with both 64 bits and 32 bits
2866// versions of Power.
2867def : Pat<(atomic_fence (i64 7), (imm)), (SYNC 0)>, Requires<[HasSYNC]>;
2868def : Pat<(atomic_fence (i32 7), (imm)), (SYNC 0)>, Requires<[HasSYNC]>;
2869def : Pat<(atomic_fence (imm), (imm)), (SYNC 1)>, Requires<[HasSYNC]>;
Hal Finkelfe3368c2014-10-02 22:34:22 +00002870def : Pat<(atomic_fence (imm), (imm)), (MSYNC)>, Requires<[HasOnlyMSYNC]>;
Eli Friedman26a48482011-07-27 22:21:52 +00002871
Hal Finkel2e103312013-04-03 04:01:11 +00002872// Additional FNMSUB patterns: -a*c + b == -(a*c - b)
2873def : Pat<(fma (fneg f64:$A), f64:$C, f64:$B),
2874 (FNMSUB $A, $C, $B)>;
2875def : Pat<(fma f64:$A, (fneg f64:$C), f64:$B),
2876 (FNMSUB $A, $C, $B)>;
2877def : Pat<(fma (fneg f32:$A), f32:$C, f32:$B),
2878 (FNMSUBS $A, $C, $B)>;
2879def : Pat<(fma f32:$A, (fneg f32:$C), f32:$B),
2880 (FNMSUBS $A, $C, $B)>;
2881
Hal Finkeldbc78e12013-08-19 05:01:02 +00002882// FCOPYSIGN's operand types need not agree.
2883def : Pat<(fcopysign f64:$frB, f32:$frA),
2884 (FCPSGND (COPY_TO_REGCLASS $frA, F8RC), $frB)>;
2885def : Pat<(fcopysign f32:$frB, f64:$frA),
2886 (FCPSGNS (COPY_TO_REGCLASS $frA, F4RC), $frB)>;
2887
Chris Lattner2a85fa12006-03-25 07:51:43 +00002888include "PPCInstrAltivec.td"
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +00002889include "PPCInstrSPE.td"
Chris Lattnerb4299832006-06-16 20:22:01 +00002890include "PPCInstr64Bit.td"
Hal Finkel27774d92014-03-13 07:58:58 +00002891include "PPCInstrVSX.td"
Hal Finkelc93a9a22015-02-25 01:06:45 +00002892include "PPCInstrQPX.td"
Kit Barton535e69d2015-03-25 19:36:23 +00002893include "PPCInstrHTM.td"
Ulrich Weigandd8394902013-05-03 19:50:27 +00002894
Hal Finkel940ab932014-02-28 00:27:01 +00002895def crnot : OutPatFrag<(ops node:$in),
2896 (CRNOR $in, $in)>;
2897def : Pat<(not i1:$in),
2898 (crnot $in)>;
2899
2900// Patterns for arithmetic i1 operations.
2901def : Pat<(add i1:$a, i1:$b),
2902 (CRXOR $a, $b)>;
2903def : Pat<(sub i1:$a, i1:$b),
2904 (CRXOR $a, $b)>;
2905def : Pat<(mul i1:$a, i1:$b),
2906 (CRAND $a, $b)>;
2907
2908// We're sometimes asked to materialize i1 -1, which is just 1 in this case
2909// (-1 is used to mean all bits set).
2910def : Pat<(i1 -1), (CRSET)>;
2911
2912// i1 extensions, implemented in terms of isel.
2913def : Pat<(i32 (zext i1:$in)),
2914 (SELECT_I4 $in, (LI 1), (LI 0))>;
2915def : Pat<(i32 (sext i1:$in)),
2916 (SELECT_I4 $in, (LI -1), (LI 0))>;
2917
2918def : Pat<(i64 (zext i1:$in)),
2919 (SELECT_I8 $in, (LI8 1), (LI8 0))>;
2920def : Pat<(i64 (sext i1:$in)),
2921 (SELECT_I8 $in, (LI8 -1), (LI8 0))>;
2922
2923// FIXME: We should choose either a zext or a sext based on other constants
2924// already around.
2925def : Pat<(i32 (anyext i1:$in)),
2926 (SELECT_I4 $in, (LI 1), (LI 0))>;
2927def : Pat<(i64 (anyext i1:$in)),
2928 (SELECT_I8 $in, (LI8 1), (LI8 0))>;
2929
2930// match setcc on i1 variables.
Hal Finkela2cdbce2015-08-30 22:12:50 +00002931// CRANDC is:
2932// 1 1 : F
2933// 1 0 : T
2934// 0 1 : F
2935// 0 0 : F
2936//
2937// LT is:
2938// -1 -1 : F
2939// -1 0 : T
2940// 0 -1 : F
2941// 0 0 : F
2942//
2943// ULT is:
2944// 1 1 : F
2945// 1 0 : F
2946// 0 1 : T
2947// 0 0 : F
Hal Finkel940ab932014-02-28 00:27:01 +00002948def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00002949 (CRANDC $s1, $s2)>;
Hal Finkel940ab932014-02-28 00:27:01 +00002950def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULT)),
2951 (CRANDC $s2, $s1)>;
Hal Finkela2cdbce2015-08-30 22:12:50 +00002952// CRORC is:
2953// 1 1 : T
2954// 1 0 : T
2955// 0 1 : F
2956// 0 0 : T
2957//
2958// LE is:
2959// -1 -1 : T
2960// -1 0 : T
2961// 0 -1 : F
2962// 0 0 : T
2963//
2964// ULE is:
2965// 1 1 : T
2966// 1 0 : F
2967// 0 1 : T
2968// 0 0 : T
Hal Finkel940ab932014-02-28 00:27:01 +00002969def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00002970 (CRORC $s1, $s2)>;
Hal Finkel940ab932014-02-28 00:27:01 +00002971def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULE)),
2972 (CRORC $s2, $s1)>;
Hal Finkela2cdbce2015-08-30 22:12:50 +00002973
Hal Finkel940ab932014-02-28 00:27:01 +00002974def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETEQ)),
2975 (CREQV $s1, $s2)>;
Hal Finkela2cdbce2015-08-30 22:12:50 +00002976
2977// GE is:
2978// -1 -1 : T
2979// -1 0 : F
2980// 0 -1 : T
2981// 0 0 : T
2982//
2983// UGE is:
2984// 1 1 : T
2985// 1 0 : T
2986// 0 1 : F
2987// 0 0 : T
Hal Finkel940ab932014-02-28 00:27:01 +00002988def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00002989 (CRORC $s2, $s1)>;
Hal Finkel940ab932014-02-28 00:27:01 +00002990def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGE)),
2991 (CRORC $s1, $s2)>;
Hal Finkela2cdbce2015-08-30 22:12:50 +00002992
2993// GT is:
2994// -1 -1 : F
2995// -1 0 : F
2996// 0 -1 : T
2997// 0 0 : F
2998//
2999// UGT is:
3000// 1 1 : F
3001// 1 0 : T
3002// 0 1 : F
3003// 0 0 : F
Hal Finkel940ab932014-02-28 00:27:01 +00003004def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003005 (CRANDC $s2, $s1)>;
Hal Finkel940ab932014-02-28 00:27:01 +00003006def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGT)),
3007 (CRANDC $s1, $s2)>;
Hal Finkela2cdbce2015-08-30 22:12:50 +00003008
Hal Finkel940ab932014-02-28 00:27:01 +00003009def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETNE)),
3010 (CRXOR $s1, $s2)>;
3011
3012// match setcc on non-i1 (non-vector) variables. Note that SETUEQ, SETOGE,
3013// SETOLE, SETONE, SETULT and SETUGT should be expanded by legalize for
3014// floating-point types.
3015
3016multiclass CRNotPat<dag pattern, dag result> {
3017 def : Pat<pattern, (crnot result)>;
3018 def : Pat<(not pattern), result>;
3019
3020 // We can also fold the crnot into an extension:
3021 def : Pat<(i32 (zext pattern)),
3022 (SELECT_I4 result, (LI 0), (LI 1))>;
3023 def : Pat<(i32 (sext pattern)),
3024 (SELECT_I4 result, (LI 0), (LI -1))>;
3025
3026 // We can also fold the crnot into an extension:
3027 def : Pat<(i64 (zext pattern)),
3028 (SELECT_I8 result, (LI8 0), (LI8 1))>;
3029 def : Pat<(i64 (sext pattern)),
3030 (SELECT_I8 result, (LI8 0), (LI8 -1))>;
3031
3032 // FIXME: We should choose either a zext or a sext based on other constants
3033 // already around.
3034 def : Pat<(i32 (anyext pattern)),
3035 (SELECT_I4 result, (LI 0), (LI 1))>;
3036
3037 def : Pat<(i64 (anyext pattern)),
3038 (SELECT_I8 result, (LI8 0), (LI8 1))>;
3039}
3040
3041// FIXME: Because of what seems like a bug in TableGen's type-inference code,
3042// we need to write imm:$imm in the output patterns below, not just $imm, or
3043// else the resulting matcher will not correctly add the immediate operand
3044// (making it a register operand instead).
3045
3046// extended SETCC.
3047multiclass ExtSetCCPat<CondCode cc, PatFrag pfrag,
3048 OutPatFrag rfrag, OutPatFrag rfrag8> {
3049 def : Pat<(i32 (zext (i1 (pfrag i32:$s1, cc)))),
3050 (rfrag $s1)>;
3051 def : Pat<(i64 (zext (i1 (pfrag i64:$s1, cc)))),
3052 (rfrag8 $s1)>;
3053 def : Pat<(i64 (zext (i1 (pfrag i32:$s1, cc)))),
3054 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>;
3055 def : Pat<(i32 (zext (i1 (pfrag i64:$s1, cc)))),
3056 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>;
3057
3058 def : Pat<(i32 (anyext (i1 (pfrag i32:$s1, cc)))),
3059 (rfrag $s1)>;
3060 def : Pat<(i64 (anyext (i1 (pfrag i64:$s1, cc)))),
3061 (rfrag8 $s1)>;
3062 def : Pat<(i64 (anyext (i1 (pfrag i32:$s1, cc)))),
3063 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>;
3064 def : Pat<(i32 (anyext (i1 (pfrag i64:$s1, cc)))),
3065 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>;
3066}
3067
3068// Note that we do all inversions below with i(32|64)not, instead of using
3069// (xori x, 1) because on the A2 nor has single-cycle latency while xori
3070// has 2-cycle latency.
3071
3072defm : ExtSetCCPat<SETEQ,
3073 PatFrag<(ops node:$in, node:$cc),
3074 (setcc $in, 0, $cc)>,
3075 OutPatFrag<(ops node:$in),
3076 (RLWINM (CNTLZW $in), 27, 31, 31)>,
3077 OutPatFrag<(ops node:$in),
3078 (RLDICL (CNTLZD $in), 58, 63)> >;
3079
3080defm : ExtSetCCPat<SETNE,
3081 PatFrag<(ops node:$in, node:$cc),
3082 (setcc $in, 0, $cc)>,
3083 OutPatFrag<(ops node:$in),
3084 (RLWINM (i32not (CNTLZW $in)), 27, 31, 31)>,
3085 OutPatFrag<(ops node:$in),
3086 (RLDICL (i64not (CNTLZD $in)), 58, 63)> >;
3087
3088defm : ExtSetCCPat<SETLT,
3089 PatFrag<(ops node:$in, node:$cc),
3090 (setcc $in, 0, $cc)>,
3091 OutPatFrag<(ops node:$in),
3092 (RLWINM $in, 1, 31, 31)>,
3093 OutPatFrag<(ops node:$in),
3094 (RLDICL $in, 1, 63)> >;
3095
3096defm : ExtSetCCPat<SETGE,
3097 PatFrag<(ops node:$in, node:$cc),
3098 (setcc $in, 0, $cc)>,
3099 OutPatFrag<(ops node:$in),
3100 (RLWINM (i32not $in), 1, 31, 31)>,
3101 OutPatFrag<(ops node:$in),
3102 (RLDICL (i64not $in), 1, 63)> >;
3103
3104defm : ExtSetCCPat<SETGT,
3105 PatFrag<(ops node:$in, node:$cc),
3106 (setcc $in, 0, $cc)>,
3107 OutPatFrag<(ops node:$in),
3108 (RLWINM (ANDC (NEG $in), $in), 1, 31, 31)>,
3109 OutPatFrag<(ops node:$in),
3110 (RLDICL (ANDC8 (NEG8 $in), $in), 1, 63)> >;
3111
3112defm : ExtSetCCPat<SETLE,
3113 PatFrag<(ops node:$in, node:$cc),
3114 (setcc $in, 0, $cc)>,
3115 OutPatFrag<(ops node:$in),
3116 (RLWINM (ORC $in, (NEG $in)), 1, 31, 31)>,
3117 OutPatFrag<(ops node:$in),
3118 (RLDICL (ORC8 $in, (NEG8 $in)), 1, 63)> >;
3119
3120defm : ExtSetCCPat<SETLT,
3121 PatFrag<(ops node:$in, node:$cc),
3122 (setcc $in, -1, $cc)>,
3123 OutPatFrag<(ops node:$in),
3124 (RLWINM (AND $in, (ADDI $in, 1)), 1, 31, 31)>,
3125 OutPatFrag<(ops node:$in),
3126 (RLDICL (AND8 $in, (ADDI8 $in, 1)), 1, 63)> >;
3127
3128defm : ExtSetCCPat<SETGE,
3129 PatFrag<(ops node:$in, node:$cc),
3130 (setcc $in, -1, $cc)>,
3131 OutPatFrag<(ops node:$in),
3132 (RLWINM (NAND $in, (ADDI $in, 1)), 1, 31, 31)>,
3133 OutPatFrag<(ops node:$in),
3134 (RLDICL (NAND8 $in, (ADDI8 $in, 1)), 1, 63)> >;
3135
3136defm : ExtSetCCPat<SETGT,
3137 PatFrag<(ops node:$in, node:$cc),
3138 (setcc $in, -1, $cc)>,
3139 OutPatFrag<(ops node:$in),
3140 (RLWINM (i32not $in), 1, 31, 31)>,
3141 OutPatFrag<(ops node:$in),
3142 (RLDICL (i64not $in), 1, 63)> >;
3143
3144defm : ExtSetCCPat<SETLE,
3145 PatFrag<(ops node:$in, node:$cc),
3146 (setcc $in, -1, $cc)>,
3147 OutPatFrag<(ops node:$in),
3148 (RLWINM $in, 1, 31, 31)>,
3149 OutPatFrag<(ops node:$in),
3150 (RLDICL $in, 1, 63)> >;
3151
3152// SETCC for i32.
3153def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULT)),
3154 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>;
3155def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLT)),
3156 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>;
3157def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGT)),
3158 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>;
3159def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGT)),
3160 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>;
3161def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETEQ)),
3162 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>;
3163def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETEQ)),
3164 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>;
3165
3166// For non-equality comparisons, the default code would materialize the
3167// constant, then compare against it, like this:
3168// lis r2, 4660
3169// ori r2, r2, 22136
3170// cmpw cr0, r3, r2
3171// beq cr0,L6
3172// Since we are just comparing for equality, we can emit this instead:
3173// xoris r0,r3,0x1234
3174// cmplwi cr0,r0,0x5678
3175// beq cr0,L6
3176
3177def : Pat<(i1 (setcc i32:$s1, imm:$imm, SETEQ)),
3178 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)),
3179 (LO16 imm:$imm)), sub_eq)>;
3180
3181defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGE)),
3182 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>;
3183defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGE)),
3184 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>;
3185defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULE)),
3186 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>;
3187defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLE)),
3188 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>;
3189defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETNE)),
3190 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>;
3191defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETNE)),
3192 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>;
3193
3194defm : CRNotPat<(i1 (setcc i32:$s1, imm:$imm, SETNE)),
3195 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)),
3196 (LO16 imm:$imm)), sub_eq)>;
3197
3198def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETULT)),
3199 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>;
3200def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETLT)),
3201 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>;
3202def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETUGT)),
3203 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>;
3204def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETGT)),
3205 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>;
3206def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETEQ)),
3207 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>;
3208
3209defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETUGE)),
3210 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>;
3211defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETGE)),
3212 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>;
3213defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETULE)),
3214 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>;
3215defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETLE)),
3216 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>;
3217defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETNE)),
3218 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>;
3219
3220// SETCC for i64.
3221def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULT)),
3222 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>;
3223def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLT)),
3224 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>;
3225def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGT)),
3226 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>;
3227def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGT)),
3228 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>;
3229def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETEQ)),
3230 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>;
3231def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETEQ)),
3232 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>;
3233
3234// For non-equality comparisons, the default code would materialize the
3235// constant, then compare against it, like this:
3236// lis r2, 4660
3237// ori r2, r2, 22136
3238// cmpd cr0, r3, r2
3239// beq cr0,L6
3240// Since we are just comparing for equality, we can emit this instead:
3241// xoris r0,r3,0x1234
3242// cmpldi cr0,r0,0x5678
3243// beq cr0,L6
3244
3245def : Pat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETEQ)),
3246 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)),
3247 (LO16 imm:$imm)), sub_eq)>;
3248
3249defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGE)),
3250 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>;
3251defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGE)),
3252 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>;
3253defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULE)),
3254 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>;
3255defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLE)),
3256 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>;
3257defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETNE)),
3258 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>;
3259defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETNE)),
3260 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>;
3261
3262defm : CRNotPat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETNE)),
3263 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)),
3264 (LO16 imm:$imm)), sub_eq)>;
3265
3266def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETULT)),
3267 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>;
3268def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETLT)),
3269 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>;
3270def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETUGT)),
3271 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>;
3272def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETGT)),
3273 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>;
3274def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETEQ)),
3275 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>;
3276
3277defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETUGE)),
3278 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>;
3279defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETGE)),
3280 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>;
3281defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETULE)),
3282 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>;
3283defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETLE)),
3284 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>;
3285defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETNE)),
3286 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>;
3287
3288// SETCC for f32.
3289def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOLT)),
3290 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
3291def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETLT)),
3292 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
3293def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOGT)),
3294 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
3295def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETGT)),
3296 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
3297def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOEQ)),
3298 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
3299def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETEQ)),
3300 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
3301def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETUO)),
3302 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>;
3303
3304defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUGE)),
3305 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
3306defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETGE)),
3307 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
3308defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETULE)),
3309 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
3310defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETLE)),
3311 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
3312defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUNE)),
3313 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
3314defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETNE)),
3315 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
3316defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETO)),
3317 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>;
3318
3319// SETCC for f64.
3320def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOLT)),
3321 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
3322def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETLT)),
3323 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
3324def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOGT)),
3325 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
3326def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETGT)),
3327 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
3328def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOEQ)),
3329 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
3330def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETEQ)),
3331 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
3332def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETUO)),
3333 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>;
3334
3335defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUGE)),
3336 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
3337defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETGE)),
3338 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
3339defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETULE)),
3340 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
3341defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETLE)),
3342 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
3343defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUNE)),
3344 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
3345defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETNE)),
3346 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
3347defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETO)),
3348 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>;
3349
3350// match select on i1 variables:
3351def : Pat<(i1 (select i1:$cond, i1:$tval, i1:$fval)),
3352 (CROR (CRAND $cond , $tval),
3353 (CRAND (crnot $cond), $fval))>;
3354
3355// match selectcc on i1 variables:
3356// select (lhs == rhs), tval, fval is:
3357// ((lhs == rhs) & tval) | (!(lhs == rhs) & fval)
3358def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003359 (CROR (CRAND (CRANDC $lhs, $rhs), $tval),
3360 (CRAND (CRORC $rhs, $lhs), $fval))>;
3361def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETULT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003362 (CROR (CRAND (CRANDC $rhs, $lhs), $tval),
3363 (CRAND (CRORC $lhs, $rhs), $fval))>;
3364def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003365 (CROR (CRAND (CRORC $lhs, $rhs), $tval),
3366 (CRAND (CRANDC $rhs, $lhs), $fval))>;
3367def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETULE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003368 (CROR (CRAND (CRORC $rhs, $lhs), $tval),
3369 (CRAND (CRANDC $lhs, $rhs), $fval))>;
3370def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETEQ)),
3371 (CROR (CRAND (CREQV $lhs, $rhs), $tval),
3372 (CRAND (CRXOR $lhs, $rhs), $fval))>;
3373def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003374 (CROR (CRAND (CRORC $rhs, $lhs), $tval),
3375 (CRAND (CRANDC $lhs, $rhs), $fval))>;
3376def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETUGE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003377 (CROR (CRAND (CRORC $lhs, $rhs), $tval),
3378 (CRAND (CRANDC $rhs, $lhs), $fval))>;
3379def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003380 (CROR (CRAND (CRANDC $rhs, $lhs), $tval),
3381 (CRAND (CRORC $lhs, $rhs), $fval))>;
3382def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETUGT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003383 (CROR (CRAND (CRANDC $lhs, $rhs), $tval),
3384 (CRAND (CRORC $rhs, $lhs), $fval))>;
3385def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETNE)),
3386 (CROR (CRAND (CREQV $lhs, $rhs), $fval),
3387 (CRAND (CRXOR $lhs, $rhs), $tval))>;
3388
3389// match selectcc on i1 variables with non-i1 output.
3390def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003391 (SELECT_I4 (CRANDC $lhs, $rhs), $tval, $fval)>;
3392def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETULT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003393 (SELECT_I4 (CRANDC $rhs, $lhs), $tval, $fval)>;
3394def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003395 (SELECT_I4 (CRORC $lhs, $rhs), $tval, $fval)>;
3396def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETULE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003397 (SELECT_I4 (CRORC $rhs, $lhs), $tval, $fval)>;
3398def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETEQ)),
3399 (SELECT_I4 (CREQV $lhs, $rhs), $tval, $fval)>;
3400def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003401 (SELECT_I4 (CRORC $rhs, $lhs), $tval, $fval)>;
3402def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETUGE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003403 (SELECT_I4 (CRORC $lhs, $rhs), $tval, $fval)>;
3404def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003405 (SELECT_I4 (CRANDC $rhs, $lhs), $tval, $fval)>;
3406def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETUGT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003407 (SELECT_I4 (CRANDC $lhs, $rhs), $tval, $fval)>;
3408def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETNE)),
3409 (SELECT_I4 (CRXOR $lhs, $rhs), $tval, $fval)>;
3410
3411def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003412 (SELECT_I8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3413def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETULT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003414 (SELECT_I8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3415def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003416 (SELECT_I8 (CRORC $lhs, $rhs), $tval, $fval)>;
3417def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETULE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003418 (SELECT_I8 (CRORC $rhs, $lhs), $tval, $fval)>;
3419def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETEQ)),
3420 (SELECT_I8 (CREQV $lhs, $rhs), $tval, $fval)>;
3421def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003422 (SELECT_I8 (CRORC $rhs, $lhs), $tval, $fval)>;
3423def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETUGE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003424 (SELECT_I8 (CRORC $lhs, $rhs), $tval, $fval)>;
3425def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003426 (SELECT_I8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3427def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETUGT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003428 (SELECT_I8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3429def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETNE)),
3430 (SELECT_I8 (CRXOR $lhs, $rhs), $tval, $fval)>;
3431
3432def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003433 (SELECT_F4 (CRANDC $lhs, $rhs), $tval, $fval)>;
3434def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETULT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003435 (SELECT_F4 (CRANDC $rhs, $lhs), $tval, $fval)>;
3436def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003437 (SELECT_F4 (CRORC $lhs, $rhs), $tval, $fval)>;
3438def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETULE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003439 (SELECT_F4 (CRORC $rhs, $lhs), $tval, $fval)>;
3440def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETEQ)),
3441 (SELECT_F4 (CREQV $lhs, $rhs), $tval, $fval)>;
3442def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003443 (SELECT_F4 (CRORC $rhs, $lhs), $tval, $fval)>;
3444def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETUGE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003445 (SELECT_F4 (CRORC $lhs, $rhs), $tval, $fval)>;
3446def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003447 (SELECT_F4 (CRANDC $rhs, $lhs), $tval, $fval)>;
3448def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETUGT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003449 (SELECT_F4 (CRANDC $lhs, $rhs), $tval, $fval)>;
3450def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETNE)),
3451 (SELECT_F4 (CRXOR $lhs, $rhs), $tval, $fval)>;
3452
3453def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003454 (SELECT_F8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3455def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETULT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003456 (SELECT_F8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3457def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003458 (SELECT_F8 (CRORC $lhs, $rhs), $tval, $fval)>;
3459def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETULE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003460 (SELECT_F8 (CRORC $rhs, $lhs), $tval, $fval)>;
3461def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETEQ)),
3462 (SELECT_F8 (CREQV $lhs, $rhs), $tval, $fval)>;
3463def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003464 (SELECT_F8 (CRORC $rhs, $lhs), $tval, $fval)>;
3465def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETUGE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003466 (SELECT_F8 (CRORC $lhs, $rhs), $tval, $fval)>;
3467def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003468 (SELECT_F8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3469def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETUGT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003470 (SELECT_F8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3471def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETNE)),
3472 (SELECT_F8 (CRXOR $lhs, $rhs), $tval, $fval)>;
3473
3474def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003475 (SELECT_VRRC (CRANDC $lhs, $rhs), $tval, $fval)>;
3476def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETULT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003477 (SELECT_VRRC (CRANDC $rhs, $lhs), $tval, $fval)>;
3478def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003479 (SELECT_VRRC (CRORC $lhs, $rhs), $tval, $fval)>;
3480def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETULE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003481 (SELECT_VRRC (CRORC $rhs, $lhs), $tval, $fval)>;
3482def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETEQ)),
3483 (SELECT_VRRC (CREQV $lhs, $rhs), $tval, $fval)>;
3484def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003485 (SELECT_VRRC (CRORC $rhs, $lhs), $tval, $fval)>;
3486def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETUGE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003487 (SELECT_VRRC (CRORC $lhs, $rhs), $tval, $fval)>;
3488def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003489 (SELECT_VRRC (CRANDC $rhs, $lhs), $tval, $fval)>;
3490def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETUGT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003491 (SELECT_VRRC (CRANDC $lhs, $rhs), $tval, $fval)>;
3492def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETNE)),
3493 (SELECT_VRRC (CRXOR $lhs, $rhs), $tval, $fval)>;
3494
3495let usesCustomInserter = 1 in {
3496def ANDIo_1_EQ_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in),
3497 "#ANDIo_1_EQ_BIT",
3498 [(set i1:$dst, (trunc (not i32:$in)))]>;
3499def ANDIo_1_GT_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in),
3500 "#ANDIo_1_GT_BIT",
3501 [(set i1:$dst, (trunc i32:$in))]>;
3502
3503def ANDIo_1_EQ_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in),
3504 "#ANDIo_1_EQ_BIT8",
3505 [(set i1:$dst, (trunc (not i64:$in)))]>;
3506def ANDIo_1_GT_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in),
3507 "#ANDIo_1_GT_BIT8",
3508 [(set i1:$dst, (trunc i64:$in))]>;
3509}
3510
3511def : Pat<(i1 (not (trunc i32:$in))),
3512 (ANDIo_1_EQ_BIT $in)>;
3513def : Pat<(i1 (not (trunc i64:$in))),
3514 (ANDIo_1_EQ_BIT8 $in)>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003515
3516//===----------------------------------------------------------------------===//
3517// PowerPC Instructions used for assembler/disassembler only
3518//
3519
Joerg Sonnenberger9dedceb2014-08-05 13:34:01 +00003520// FIXME: For B=0 or B > 8, the registers following RT are used.
3521// WARNING: Do not add patterns for this instruction without fixing this.
3522def LSWI : XForm_base_r3xo<31, 597, (outs gprc:$RT), (ins gprc:$A, u5imm:$B),
3523 "lswi $RT, $A, $B", IIC_LdStLoad, []>;
3524
3525// FIXME: For B=0 or B > 8, the registers following RT are used.
3526// WARNING: Do not add patterns for this instruction without fixing this.
3527def STSWI : XForm_base_r3xo<31, 725, (outs), (ins gprc:$RT, gprc:$A, u5imm:$B),
3528 "stswi $RT, $A, $B", IIC_LdStLoad, []>;
3529
Ulrich Weigand300b6872013-05-03 19:51:09 +00003530def ISYNC : XLForm_2_ext<19, 150, 0, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003531 "isync", IIC_SprISYNC, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003532
3533def ICBI : XForm_1a<31, 982, (outs), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003534 "icbi $src", IIC_LdStICBI, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003535
Sylvestre Ledru9be0b772015-02-05 18:57:02 +00003536// We used to have EIEIO as value but E[0-9A-Z] is a reserved name
3537def EnforceIEIO : XForm_24_eieio<31, 854, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003538 "eieio", IIC_LdStLoad, []>;
Ulrich Weigand98fcc7b2013-07-01 17:06:26 +00003539
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003540def WAIT : XForm_24_sync<31, 62, (outs), (ins i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003541 "wait $L", IIC_LdStLoad, []>;
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003542
Joerg Sonnenberger99ef10f2014-07-29 23:16:31 +00003543def MBAR : XForm_mbar<31, 854, (outs), (ins u5imm:$MO),
3544 "mbar $MO", IIC_LdStLoad>, Requires<[IsBookE]>;
3545
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +00003546def MTSR: XForm_sr<31, 210, (outs), (ins gprc:$RS, u4imm:$SR),
3547 "mtsr $SR, $RS", IIC_SprMTSR>;
3548
3549def MFSR: XForm_sr<31, 595, (outs gprc:$RS), (ins u4imm:$SR),
3550 "mfsr $RS, $SR", IIC_SprMFSR>;
3551
3552def MTSRIN: XForm_srin<31, 242, (outs), (ins gprc:$RS, gprc:$RB),
3553 "mtsrin $RS, $RB", IIC_SprMTSR>;
3554
3555def MFSRIN: XForm_srin<31, 659, (outs gprc:$RS), (ins gprc:$RB),
3556 "mfsrin $RS, $RB", IIC_SprMFSR>;
3557
Roman Divacky62cb6352013-09-12 17:50:54 +00003558def MTMSR: XForm_mtmsr<31, 146, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003559 "mtmsr $RS, $L", IIC_SprMTMSR>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003560
Joerg Sonnenbergerb97f3192014-07-30 10:32:51 +00003561def WRTEE: XForm_mtmsr<31, 131, (outs), (ins gprc:$RS),
3562 "wrtee $RS", IIC_SprMTMSR>, Requires<[IsBookE]> {
3563 let L = 0;
3564}
3565
3566def WRTEEI: I<31, (outs), (ins i1imm:$E), "wrteei $E", IIC_SprMTMSR>,
3567 Requires<[IsBookE]> {
3568 bits<1> E;
3569
3570 let Inst{16} = E;
3571 let Inst{21-30} = 163;
3572}
3573
Joerg Sonnenberger0d5e0682014-08-09 13:58:31 +00003574def DCCCI : XForm_tlb<454, (outs), (ins gprc:$A, gprc:$B),
3575 "dccci $A, $B", IIC_LdStLoad>, Requires<[IsPPC4xx]>;
3576def ICCCI : XForm_tlb<966, (outs), (ins gprc:$A, gprc:$B),
3577 "iccci $A, $B", IIC_LdStLoad>, Requires<[IsPPC4xx]>;
Joerg Sonnenberger41247122014-08-05 14:40:32 +00003578
Joerg Sonnenberger0d5e0682014-08-09 13:58:31 +00003579def : InstAlias<"dci 0", (DCCCI R0, R0)>, Requires<[IsPPC4xx]>;
3580def : InstAlias<"dccci", (DCCCI R0, R0)>, Requires<[IsPPC4xx]>;
3581def : InstAlias<"ici 0", (ICCCI R0, R0)>, Requires<[IsPPC4xx]>;
3582def : InstAlias<"iccci", (ICCCI R0, R0)>, Requires<[IsPPC4xx]>;
Joerg Sonnenberger41247122014-08-05 14:40:32 +00003583
Roman Divacky62cb6352013-09-12 17:50:54 +00003584def MFMSR : XForm_rs<31, 83, (outs gprc:$RT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003585 "mfmsr $RT", IIC_SprMFMSR, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003586
3587def MTMSRD : XForm_mtmsr<31, 178, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003588 "mtmsrd $RS, $L", IIC_SprMTMSRD>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003589
Hal Finkel64202162015-01-15 01:00:53 +00003590def MCRFS : XLForm_3<63, 64, (outs crrc:$BF), (ins crrc:$BFA),
3591 "mcrfs $BF, $BFA", IIC_BrMCR>;
3592
3593def MTFSFI : XLForm_4<63, 134, (outs crrc:$BF), (ins i32imm:$U, i32imm:$W),
3594 "mtfsfi $BF, $U, $W", IIC_IntMFFS>;
3595
3596def MTFSFIo : XLForm_4<63, 134, (outs crrc:$BF), (ins i32imm:$U, i32imm:$W),
3597 "mtfsfi. $BF, $U, $W", IIC_IntMFFS>, isDOT;
3598
3599def : InstAlias<"mtfsfi $BF, $U", (MTFSFI crrc:$BF, i32imm:$U, 0)>;
3600def : InstAlias<"mtfsfi. $BF, $U", (MTFSFIo crrc:$BF, i32imm:$U, 0)>;
3601
3602def MTFSF : XFLForm_1<63, 711, (outs),
3603 (ins i32imm:$FLM, f8rc:$FRB, i32imm:$L, i32imm:$W),
3604 "mtfsf $FLM, $FRB, $L, $W", IIC_IntMFFS, []>;
3605def MTFSFo : XFLForm_1<63, 711, (outs),
3606 (ins i32imm:$FLM, f8rc:$FRB, i32imm:$L, i32imm:$W),
3607 "mtfsf. $FLM, $FRB, $L, $W", IIC_IntMFFS, []>, isDOT;
3608
3609def : InstAlias<"mtfsf $FLM, $FRB", (MTFSF i32imm:$FLM, f8rc:$FRB, 0, 0)>;
3610def : InstAlias<"mtfsf. $FLM, $FRB", (MTFSFo i32imm:$FLM, f8rc:$FRB, 0, 0)>;
3611
Roman Divacky62cb6352013-09-12 17:50:54 +00003612def SLBIE : XForm_16b<31, 434, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003613 "slbie $RB", IIC_SprSLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003614
3615def SLBMTE : XForm_26<31, 402, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003616 "slbmte $RS, $RB", IIC_SprSLBMTE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003617
3618def SLBMFEE : XForm_26<31, 915, (outs gprc:$RT), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003619 "slbmfee $RT, $RB", IIC_SprSLBMFEE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003620
Hal Finkel3e5a3602013-11-27 23:26:09 +00003621def SLBIA : XForm_0<31, 498, (outs), (ins), "slbia", IIC_SprSLBIA, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003622
Joerg Sonnenbergerc03105b2014-08-02 20:16:29 +00003623def TLBIA : XForm_0<31, 370, (outs), (ins),
3624 "tlbia", IIC_SprTLBIA, []>;
3625
Roman Divacky62cb6352013-09-12 17:50:54 +00003626def TLBSYNC : XForm_0<31, 566, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003627 "tlbsync", IIC_SprTLBSYNC, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003628
3629def TLBIEL : XForm_16b<31, 274, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003630 "tlbiel $RB", IIC_SprTLBIEL, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003631
Joerg Sonnenberger5995e002014-08-04 23:49:45 +00003632def TLBLD : XForm_16b<31, 978, (outs), (ins gprc:$RB),
3633 "tlbld $RB", IIC_LdStLoad, []>, Requires<[IsPPC6xx]>;
3634def TLBLI : XForm_16b<31, 1010, (outs), (ins gprc:$RB),
3635 "tlbli $RB", IIC_LdStLoad, []>, Requires<[IsPPC6xx]>;
3636
Roman Divacky62cb6352013-09-12 17:50:54 +00003637def TLBIE : XForm_26<31, 306, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003638 "tlbie $RB,$RS", IIC_SprTLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003639
Joerg Sonnenbergerc5fe19d2014-07-30 22:51:15 +00003640def TLBSX : XForm_tlb<914, (outs), (ins gprc:$A, gprc:$B), "tlbsx $A, $B",
3641 IIC_LdStLoad>, Requires<[IsBookE]>;
3642
3643def TLBIVAX : XForm_tlb<786, (outs), (ins gprc:$A, gprc:$B), "tlbivax $A, $B",
3644 IIC_LdStLoad>, Requires<[IsBookE]>;
Joerg Sonnenbergerfee94b42014-07-30 20:44:04 +00003645
3646def TLBRE : XForm_24_eieio<31, 946, (outs), (ins),
3647 "tlbre", IIC_LdStLoad, []>, Requires<[IsBookE]>;
3648
3649def TLBWE : XForm_24_eieio<31, 978, (outs), (ins),
3650 "tlbwe", IIC_LdStLoad, []>, Requires<[IsBookE]>;
3651
Joerg Sonnenberger6c3e3852014-08-04 21:28:22 +00003652def TLBRE2 : XForm_tlbws<31, 946, (outs gprc:$RS), (ins gprc:$A, i1imm:$WS),
3653 "tlbre $RS, $A, $WS", IIC_LdStLoad, []>, Requires<[IsPPC4xx]>;
3654
3655def TLBWE2 : XForm_tlbws<31, 978, (outs), (ins gprc:$RS, gprc:$A, i1imm:$WS),
3656 "tlbwe $RS, $A, $WS", IIC_LdStLoad, []>, Requires<[IsPPC4xx]>;
3657
3658def TLBSX2 : XForm_base_r3xo<31, 914, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3659 "tlbsx $RST, $A, $B", IIC_LdStLoad, []>,
3660 Requires<[IsPPC4xx]>;
3661def TLBSX2D : XForm_base_r3xo<31, 914, (outs),
3662 (ins gprc:$RST, gprc:$A, gprc:$B),
3663 "tlbsx. $RST, $A, $B", IIC_LdStLoad, []>,
3664 Requires<[IsPPC4xx]>, isDOT;
3665
Joerg Sonnenbergera3d4dc92014-08-07 12:39:59 +00003666def RFID : XForm_0<19, 18, (outs), (ins), "rfid", IIC_IntRFID, []>;
3667
Joerg Sonnenberger83ef5c72014-08-07 12:35:16 +00003668def RFI : XForm_0<19, 50, (outs), (ins), "rfi", IIC_SprRFI, []>,
Joerg Sonnenberger13076552014-07-29 23:45:20 +00003669 Requires<[IsBookE]>;
3670def RFCI : XForm_0<19, 51, (outs), (ins), "rfci", IIC_BrB, []>,
3671 Requires<[IsBookE]>;
Joerg Sonnenbergeraccbc942014-07-29 15:49:09 +00003672
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003673def RFDI : XForm_0<19, 39, (outs), (ins), "rfdi", IIC_BrB, []>,
3674 Requires<[IsE500]>;
3675def RFMCI : XForm_0<19, 38, (outs), (ins), "rfmci", IIC_BrB, []>,
3676 Requires<[IsE500]>;
Joerg Sonnenberger68092872014-07-30 21:09:03 +00003677
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003678def MFDCR : XFXForm_1<31, 323, (outs gprc:$RT), (ins i32imm:$SPR),
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003679 "mfdcr $RT, $SPR", IIC_SprMFSPR>, Requires<[IsPPC4xx]>;
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003680def MTDCR : XFXForm_1<31, 451, (outs), (ins gprc:$RT, i32imm:$SPR),
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003681 "mtdcr $SPR, $RT", IIC_SprMTSPR>, Requires<[IsPPC4xx]>;
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003682
Hal Finkel59016762014-11-25 00:30:11 +00003683def ATTN : XForm_attn<0, 256, (outs), (ins), "attn", IIC_BrB>;
3684
Hal Finkel378107d2014-11-30 10:15:56 +00003685def LBZCIX : XForm_base_r3xo<31, 853, (outs gprc:$RST), (ins gprc:$A, gprc:$B),
3686 "lbzcix $RST, $A, $B", IIC_LdStLoad, []>;
3687def LHZCIX : XForm_base_r3xo<31, 821, (outs gprc:$RST), (ins gprc:$A, gprc:$B),
3688 "lhzcix $RST, $A, $B", IIC_LdStLoad, []>;
3689def LWZCIX : XForm_base_r3xo<31, 789, (outs gprc:$RST), (ins gprc:$A, gprc:$B),
3690 "lwzcix $RST, $A, $B", IIC_LdStLoad, []>;
3691def LDCIX : XForm_base_r3xo<31, 885, (outs gprc:$RST), (ins gprc:$A, gprc:$B),
3692 "ldcix $RST, $A, $B", IIC_LdStLoad, []>;
3693
3694def STBCIX : XForm_base_r3xo<31, 981, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3695 "stbcix $RST, $A, $B", IIC_LdStLoad, []>;
3696def STHCIX : XForm_base_r3xo<31, 949, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3697 "sthcix $RST, $A, $B", IIC_LdStLoad, []>;
3698def STWCIX : XForm_base_r3xo<31, 917, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3699 "stwcix $RST, $A, $B", IIC_LdStLoad, []>;
3700def STDCIX : XForm_base_r3xo<31, 1013, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3701 "stdcix $RST, $A, $B", IIC_LdStLoad, []>;
3702
Ulrich Weigandd8394902013-05-03 19:50:27 +00003703//===----------------------------------------------------------------------===//
3704// PowerPC Assembler Instruction Aliases
3705//
3706
3707// Pseudo-instructions for alternate assembly syntax (never used by codegen).
3708// These are aliases that require C++ handling to convert to the target
3709// instruction, while InstAliases can be handled directly by tblgen.
3710class PPCAsmPseudo<string asm, dag iops>
3711 : Instruction {
3712 let Namespace = "PPC";
3713 bit PPC64 = 0; // Default value, override with isPPC64
3714
3715 let OutOperandList = (outs);
3716 let InOperandList = iops;
3717 let Pattern = [];
3718 let AsmString = asm;
3719 let isAsmParserOnly = 1;
3720 let isPseudo = 1;
3721}
3722
Ulrich Weigand4c440322013-06-10 17:19:43 +00003723def : InstAlias<"sc", (SC 0)>;
3724
Hal Finkelfe3368c2014-10-02 22:34:22 +00003725def : InstAlias<"sync", (SYNC 0)>, Requires<[HasSYNC]>;
Hal Finkeld86e90a2015-04-23 23:05:08 +00003726def : InstAlias<"msync", (SYNC 0), 0>, Requires<[HasSYNC]>;
Hal Finkelfe3368c2014-10-02 22:34:22 +00003727def : InstAlias<"lwsync", (SYNC 1)>, Requires<[HasSYNC]>;
3728def : InstAlias<"ptesync", (SYNC 2)>, Requires<[HasSYNC]>;
Ulrich Weigand797f1a32013-07-01 16:37:52 +00003729
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003730def : InstAlias<"wait", (WAIT 0)>;
3731def : InstAlias<"waitrsv", (WAIT 1)>;
3732def : InstAlias<"waitimpl", (WAIT 2)>;
3733
Joerg Sonnenberger24507682014-07-29 23:31:27 +00003734def : InstAlias<"mbar", (MBAR 0)>, Requires<[IsBookE]>;
3735
Hal Finkelfefcfff2015-04-23 22:47:57 +00003736def DCBTx : PPCAsmPseudo<"dcbt $dst", (ins memrr:$dst)>;
3737def DCBTSTx : PPCAsmPseudo<"dcbtst $dst", (ins memrr:$dst)>;
3738
3739def DCBTCT : PPCAsmPseudo<"dcbtct $dst, $TH", (ins memrr:$dst, u5imm:$TH)>;
3740def DCBTDS : PPCAsmPseudo<"dcbtds $dst, $TH", (ins memrr:$dst, u5imm:$TH)>;
3741def DCBTT : PPCAsmPseudo<"dcbtt $dst", (ins memrr:$dst)>;
3742
3743def DCBTSTCT : PPCAsmPseudo<"dcbtstct $dst, $TH", (ins memrr:$dst, u5imm:$TH)>;
3744def DCBTSTDS : PPCAsmPseudo<"dcbtstds $dst, $TH", (ins memrr:$dst, u5imm:$TH)>;
3745def DCBTSTT : PPCAsmPseudo<"dcbtstt $dst", (ins memrr:$dst)>;
3746
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00003747def : InstAlias<"crset $bx", (CREQV crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
3748def : InstAlias<"crclr $bx", (CRXOR crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
3749def : InstAlias<"crmove $bx, $by", (CROR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
3750def : InstAlias<"crnot $bx, $by", (CRNOR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
3751
Ulrich Weigandae9cf582013-07-03 12:32:41 +00003752def : InstAlias<"mtxer $Rx", (MTSPR 1, gprc:$Rx)>;
3753def : InstAlias<"mfxer $Rx", (MFSPR gprc:$Rx, 1)>;
3754
Joerg Sonnenberger853feaa2014-08-07 13:16:58 +00003755def : InstAlias<"mfrtcu $Rx", (MFSPR gprc:$Rx, 4)>;
3756def : InstAlias<"mfrtcl $Rx", (MFSPR gprc:$Rx, 5)>;
3757
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003758def : InstAlias<"mtdscr $Rx", (MTSPR 17, gprc:$Rx)>;
3759def : InstAlias<"mfdscr $Rx", (MFSPR gprc:$Rx, 17)>;
3760
Joerg Sonnenberger053566a2014-07-29 22:42:44 +00003761def : InstAlias<"mtdsisr $Rx", (MTSPR 18, gprc:$Rx)>;
3762def : InstAlias<"mfdsisr $Rx", (MFSPR gprc:$Rx, 18)>;
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003763
3764def : InstAlias<"mtdar $Rx", (MTSPR 19, gprc:$Rx)>;
3765def : InstAlias<"mfdar $Rx", (MFSPR gprc:$Rx, 19)>;
3766
3767def : InstAlias<"mtdec $Rx", (MTSPR 22, gprc:$Rx)>;
3768def : InstAlias<"mfdec $Rx", (MFSPR gprc:$Rx, 22)>;
3769
3770def : InstAlias<"mtsdr1 $Rx", (MTSPR 25, gprc:$Rx)>;
3771def : InstAlias<"mfsdr1 $Rx", (MFSPR gprc:$Rx, 25)>;
3772
3773def : InstAlias<"mtsrr0 $Rx", (MTSPR 26, gprc:$Rx)>;
3774def : InstAlias<"mfsrr0 $Rx", (MFSPR gprc:$Rx, 26)>;
3775
3776def : InstAlias<"mtsrr1 $Rx", (MTSPR 27, gprc:$Rx)>;
3777def : InstAlias<"mfsrr1 $Rx", (MFSPR gprc:$Rx, 27)>;
3778
Joerg Sonnenberger936a4c82014-08-05 14:53:05 +00003779def : InstAlias<"mtsrr2 $Rx", (MTSPR 990, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3780def : InstAlias<"mfsrr2 $Rx", (MFSPR gprc:$Rx, 990)>, Requires<[IsPPC4xx]>;
3781
3782def : InstAlias<"mtsrr3 $Rx", (MTSPR 991, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3783def : InstAlias<"mfsrr3 $Rx", (MFSPR gprc:$Rx, 991)>, Requires<[IsPPC4xx]>;
3784
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003785def : InstAlias<"mtcfar $Rx", (MTSPR 28, gprc:$Rx)>;
3786def : InstAlias<"mfcfar $Rx", (MFSPR gprc:$Rx, 28)>;
3787
3788def : InstAlias<"mtamr $Rx", (MTSPR 29, gprc:$Rx)>;
3789def : InstAlias<"mfamr $Rx", (MFSPR gprc:$Rx, 29)>;
3790
Joerg Sonnenberger9e281bf2014-07-30 23:59:11 +00003791def : InstAlias<"mtpid $Rx", (MTSPR 48, gprc:$Rx)>, Requires<[IsBookE]>;
3792def : InstAlias<"mfpid $Rx", (MFSPR gprc:$Rx, 48)>, Requires<[IsBookE]>;
3793
Ulrich Weigande840ee22013-07-08 15:20:38 +00003794def : InstAlias<"mftb $Rx", (MFTB gprc:$Rx, 268)>;
Joerg Sonnenberger6e842b32014-08-04 20:28:34 +00003795def : InstAlias<"mftbl $Rx", (MFTB gprc:$Rx, 268)>;
Ulrich Weigande840ee22013-07-08 15:20:38 +00003796def : InstAlias<"mftbu $Rx", (MFTB gprc:$Rx, 269)>;
3797
Joerg Sonnenberger1837a7b2014-08-07 13:06:23 +00003798def : InstAlias<"mttbl $Rx", (MTSPR 284, gprc:$Rx)>;
3799def : InstAlias<"mttbu $Rx", (MTSPR 285, gprc:$Rx)>;
3800
Joerg Sonnenberger048284e2014-08-05 14:18:16 +00003801def : InstAlias<"mftblo $Rx", (MFSPR gprc:$Rx, 989)>, Requires<[IsPPC4xx]>;
3802def : InstAlias<"mttblo $Rx", (MTSPR 989, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3803def : InstAlias<"mftbhi $Rx", (MFSPR gprc:$Rx, 988)>, Requires<[IsPPC4xx]>;
3804def : InstAlias<"mttbhi $Rx", (MTSPR 988, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3805
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003806def : InstAlias<"xnop", (XORI R0, R0, 0)>;
3807
Ulrich Weigandd8394902013-05-03 19:50:27 +00003808def : InstAlias<"mr $rA, $rB", (OR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003809def : InstAlias<"mr. $rA, $rB", (OR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3810
3811def : InstAlias<"not $rA, $rB", (NOR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3812def : InstAlias<"not. $rA, $rB", (NOR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3813
Ulrich Weigand49f487e2013-07-03 17:59:07 +00003814def : InstAlias<"mtcr $rA", (MTCRF8 255, g8rc:$rA)>;
3815
Joerg Sonnenberger74052102014-08-04 17:07:41 +00003816foreach BATR = 0-3 in {
3817 def : InstAlias<"mtdbatu "#BATR#", $Rx",
3818 (MTSPR !add(BATR, !add(BATR, 536)), gprc:$Rx)>,
3819 Requires<[IsPPC6xx]>;
3820 def : InstAlias<"mfdbatu $Rx, "#BATR,
3821 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 536)))>,
3822 Requires<[IsPPC6xx]>;
3823 def : InstAlias<"mtdbatl "#BATR#", $Rx",
3824 (MTSPR !add(BATR, !add(BATR, 537)), gprc:$Rx)>,
3825 Requires<[IsPPC6xx]>;
3826 def : InstAlias<"mfdbatl $Rx, "#BATR,
3827 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 537)))>,
3828 Requires<[IsPPC6xx]>;
3829 def : InstAlias<"mtibatu "#BATR#", $Rx",
3830 (MTSPR !add(BATR, !add(BATR, 528)), gprc:$Rx)>,
3831 Requires<[IsPPC6xx]>;
3832 def : InstAlias<"mfibatu $Rx, "#BATR,
3833 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 528)))>,
3834 Requires<[IsPPC6xx]>;
3835 def : InstAlias<"mtibatl "#BATR#", $Rx",
3836 (MTSPR !add(BATR, !add(BATR, 529)), gprc:$Rx)>,
3837 Requires<[IsPPC6xx]>;
3838 def : InstAlias<"mfibatl $Rx, "#BATR,
3839 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 529)))>,
3840 Requires<[IsPPC6xx]>;
3841}
3842
Joerg Sonnenbergerc4ce4292014-08-05 15:45:15 +00003843foreach BR = 0-7 in {
3844 def : InstAlias<"mfbr"#BR#" $Rx",
3845 (MFDCR gprc:$Rx, !add(BR, 0x80))>,
3846 Requires<[IsPPC4xx]>;
3847 def : InstAlias<"mtbr"#BR#" $Rx",
3848 (MTDCR gprc:$Rx, !add(BR, 0x80))>,
3849 Requires<[IsPPC4xx]>;
3850}
3851
Joerg Sonnenberger51cf7332014-08-04 22:56:42 +00003852def : InstAlias<"mtdccr $Rx", (MTSPR 1018, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3853def : InstAlias<"mfdccr $Rx", (MFSPR gprc:$Rx, 1018)>, Requires<[IsPPC4xx]>;
3854
3855def : InstAlias<"mticcr $Rx", (MTSPR 1019, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3856def : InstAlias<"mficcr $Rx", (MFSPR gprc:$Rx, 1019)>, Requires<[IsPPC4xx]>;
3857
3858def : InstAlias<"mtdear $Rx", (MTSPR 981, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3859def : InstAlias<"mfdear $Rx", (MFSPR gprc:$Rx, 981)>, Requires<[IsPPC4xx]>;
3860
3861def : InstAlias<"mtesr $Rx", (MTSPR 980, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3862def : InstAlias<"mfesr $Rx", (MFSPR gprc:$Rx, 980)>, Requires<[IsPPC4xx]>;
3863
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +00003864def : InstAlias<"mfspefscr $Rx", (MFSPR gprc:$Rx, 512)>;
3865def : InstAlias<"mtspefscr $Rx", (MTSPR 512, gprc:$Rx)>;
3866
Joerg Sonnenberger755ffa92014-08-04 23:53:42 +00003867def : InstAlias<"mttcr $Rx", (MTSPR 986, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3868def : InstAlias<"mftcr $Rx", (MFSPR gprc:$Rx, 986)>, Requires<[IsPPC4xx]>;
3869
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003870def LAx : PPCAsmPseudo<"la $rA, $addr", (ins gprc:$rA, memri:$addr)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003871
Ulrich Weigand4069e242013-06-25 13:16:48 +00003872def SUBI : PPCAsmPseudo<"subi $rA, $rB, $imm",
3873 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3874def SUBIS : PPCAsmPseudo<"subis $rA, $rB, $imm",
3875 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3876def SUBIC : PPCAsmPseudo<"subic $rA, $rB, $imm",
3877 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3878def SUBICo : PPCAsmPseudo<"subic. $rA, $rB, $imm",
3879 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3880
3881def : InstAlias<"sub $rA, $rB, $rC", (SUBF8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3882def : InstAlias<"sub. $rA, $rB, $rC", (SUBF8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3883def : InstAlias<"subc $rA, $rB, $rC", (SUBFC8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3884def : InstAlias<"subc. $rA, $rB, $rC", (SUBFC8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3885
Roman Divacky62cb6352013-09-12 17:50:54 +00003886def : InstAlias<"mtmsrd $RS", (MTMSRD gprc:$RS, 0)>;
3887def : InstAlias<"mtmsr $RS", (MTMSR gprc:$RS, 0)>;
3888
Joerg Sonnenberger84d35df2014-08-07 13:35:34 +00003889def : InstAlias<"mfasr $RT", (MFSPR gprc:$RT, 280)>;
3890def : InstAlias<"mtasr $RT", (MTSPR 280, gprc:$RT)>;
3891
Joerg Sonnenberger5002fb52014-08-04 17:26:15 +00003892foreach SPRG = 0-3 in {
3893 def : InstAlias<"mfsprg $RT, "#SPRG, (MFSPR gprc:$RT, !add(SPRG, 272))>;
3894 def : InstAlias<"mfsprg"#SPRG#" $RT", (MFSPR gprc:$RT, !add(SPRG, 272))>;
3895 def : InstAlias<"mtsprg "#SPRG#", $RT", (MTSPR !add(SPRG, 272), gprc:$RT)>;
3896 def : InstAlias<"mtsprg"#SPRG#" $RT", (MTSPR !add(SPRG, 272), gprc:$RT)>;
3897}
3898foreach SPRG = 4-7 in {
3899 def : InstAlias<"mfsprg $RT, "#SPRG, (MFSPR gprc:$RT, !add(SPRG, 256))>,
3900 Requires<[IsBookE]>;
3901 def : InstAlias<"mfsprg"#SPRG#" $RT", (MFSPR gprc:$RT, !add(SPRG, 256))>,
3902 Requires<[IsBookE]>;
3903 def : InstAlias<"mtsprg "#SPRG#", $RT", (MTSPR !add(SPRG, 256), gprc:$RT)>,
3904 Requires<[IsBookE]>;
3905 def : InstAlias<"mtsprg"#SPRG#" $RT", (MTSPR !add(SPRG, 256), gprc:$RT)>,
3906 Requires<[IsBookE]>;
3907}
Roman Divacky62cb6352013-09-12 17:50:54 +00003908
3909def : InstAlias<"mtasr $RS", (MTSPR 280, gprc:$RS)>;
3910
3911def : InstAlias<"mfdec $RT", (MFSPR gprc:$RT, 22)>;
3912def : InstAlias<"mtdec $RT", (MTSPR 22, gprc:$RT)>;
3913
3914def : InstAlias<"mfpvr $RT", (MFSPR gprc:$RT, 287)>;
3915
3916def : InstAlias<"mfsdr1 $RT", (MFSPR gprc:$RT, 25)>;
3917def : InstAlias<"mtsdr1 $RT", (MTSPR 25, gprc:$RT)>;
3918
3919def : InstAlias<"mfsrr0 $RT", (MFSPR gprc:$RT, 26)>;
3920def : InstAlias<"mfsrr1 $RT", (MFSPR gprc:$RT, 27)>;
3921def : InstAlias<"mtsrr0 $RT", (MTSPR 26, gprc:$RT)>;
3922def : InstAlias<"mtsrr1 $RT", (MTSPR 27, gprc:$RT)>;
3923
3924def : InstAlias<"tlbie $RB", (TLBIE R0, gprc:$RB)>;
3925
Joerg Sonnenberger6c3e3852014-08-04 21:28:22 +00003926def : InstAlias<"tlbrehi $RS, $A", (TLBRE2 gprc:$RS, gprc:$A, 0)>,
3927 Requires<[IsPPC4xx]>;
3928def : InstAlias<"tlbrelo $RS, $A", (TLBRE2 gprc:$RS, gprc:$A, 1)>,
3929 Requires<[IsPPC4xx]>;
3930def : InstAlias<"tlbwehi $RS, $A", (TLBWE2 gprc:$RS, gprc:$A, 0)>,
3931 Requires<[IsPPC4xx]>;
3932def : InstAlias<"tlbwelo $RS, $A", (TLBWE2 gprc:$RS, gprc:$A, 1)>,
3933 Requires<[IsPPC4xx]>;
3934
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003935def EXTLWI : PPCAsmPseudo<"extlwi $rA, $rS, $n, $b",
3936 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3937def EXTLWIo : PPCAsmPseudo<"extlwi. $rA, $rS, $n, $b",
3938 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3939def EXTRWI : PPCAsmPseudo<"extrwi $rA, $rS, $n, $b",
3940 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3941def EXTRWIo : PPCAsmPseudo<"extrwi. $rA, $rS, $n, $b",
3942 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3943def INSLWI : PPCAsmPseudo<"inslwi $rA, $rS, $n, $b",
3944 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3945def INSLWIo : PPCAsmPseudo<"inslwi. $rA, $rS, $n, $b",
3946 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3947def INSRWI : PPCAsmPseudo<"insrwi $rA, $rS, $n, $b",
3948 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3949def INSRWIo : PPCAsmPseudo<"insrwi. $rA, $rS, $n, $b",
3950 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3951def ROTRWI : PPCAsmPseudo<"rotrwi $rA, $rS, $n",
3952 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3953def ROTRWIo : PPCAsmPseudo<"rotrwi. $rA, $rS, $n",
3954 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003955def SLWI : PPCAsmPseudo<"slwi $rA, $rS, $n",
3956 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003957def SLWIo : PPCAsmPseudo<"slwi. $rA, $rS, $n",
3958 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003959def SRWI : PPCAsmPseudo<"srwi $rA, $rS, $n",
3960 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003961def SRWIo : PPCAsmPseudo<"srwi. $rA, $rS, $n",
3962 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3963def CLRRWI : PPCAsmPseudo<"clrrwi $rA, $rS, $n",
3964 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3965def CLRRWIo : PPCAsmPseudo<"clrrwi. $rA, $rS, $n",
3966 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3967def CLRLSLWI : PPCAsmPseudo<"clrlslwi $rA, $rS, $b, $n",
3968 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
3969def CLRLSLWIo : PPCAsmPseudo<"clrlslwi. $rA, $rS, $b, $n",
3970 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
3971
3972def : InstAlias<"rotlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
3973def : InstAlias<"rotlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
3974def : InstAlias<"rotlw $rA, $rS, $rB", (RLWNM gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
3975def : InstAlias<"rotlw. $rA, $rS, $rB", (RLWNMo gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
3976def : InstAlias<"clrlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
3977def : InstAlias<"clrlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
3978
Hal Finkelf4052342015-10-28 03:26:45 +00003979def : InstAlias<"cntlzw $rA, $rS", (CNTLZW gprc:$rA, gprc:$rS)>;
3980def : InstAlias<"cntlzw. $rA, $rS", (CNTLZWo gprc:$rA, gprc:$rS)>;
3981// The POWER variant
3982def : MnemonicAlias<"cntlz", "cntlzw">;
3983def : MnemonicAlias<"cntlz.", "cntlzw.">;
Hal Finkel57c6ac5e2015-02-10 18:45:02 +00003984
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003985def EXTLDI : PPCAsmPseudo<"extldi $rA, $rS, $n, $b",
3986 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3987def EXTLDIo : PPCAsmPseudo<"extldi. $rA, $rS, $n, $b",
3988 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3989def EXTRDI : PPCAsmPseudo<"extrdi $rA, $rS, $n, $b",
3990 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3991def EXTRDIo : PPCAsmPseudo<"extrdi. $rA, $rS, $n, $b",
3992 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3993def INSRDI : PPCAsmPseudo<"insrdi $rA, $rS, $n, $b",
3994 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3995def INSRDIo : PPCAsmPseudo<"insrdi. $rA, $rS, $n, $b",
3996 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3997def ROTRDI : PPCAsmPseudo<"rotrdi $rA, $rS, $n",
3998 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3999def ROTRDIo : PPCAsmPseudo<"rotrdi. $rA, $rS, $n",
4000 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00004001def SLDI : PPCAsmPseudo<"sldi $rA, $rS, $n",
4002 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00004003def SLDIo : PPCAsmPseudo<"sldi. $rA, $rS, $n",
4004 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00004005def SRDI : PPCAsmPseudo<"srdi $rA, $rS, $n",
4006 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00004007def SRDIo : PPCAsmPseudo<"srdi. $rA, $rS, $n",
4008 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
4009def CLRRDI : PPCAsmPseudo<"clrrdi $rA, $rS, $n",
4010 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
4011def CLRRDIo : PPCAsmPseudo<"clrrdi. $rA, $rS, $n",
4012 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
4013def CLRLSLDI : PPCAsmPseudo<"clrlsldi $rA, $rS, $b, $n",
4014 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
4015def CLRLSLDIo : PPCAsmPseudo<"clrlsldi. $rA, $rS, $b, $n",
4016 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
4017
4018def : InstAlias<"rotldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
4019def : InstAlias<"rotldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
4020def : InstAlias<"rotld $rA, $rS, $rB", (RLDCL g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
4021def : InstAlias<"rotld. $rA, $rS, $rB", (RLDCLo g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
4022def : InstAlias<"clrldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
4023def : InstAlias<"clrldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00004024
Hal Finkel6e9110a2015-03-28 19:42:41 +00004025def RLWINMbm : PPCAsmPseudo<"rlwinm $rA, $rS, $n, $b",
4026 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>;
4027def RLWINMobm : PPCAsmPseudo<"rlwinm. $rA, $rS, $n, $b",
4028 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>;
4029def RLWIMIbm : PPCAsmPseudo<"rlwimi $rA, $rS, $n, $b",
4030 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>;
4031def RLWIMIobm : PPCAsmPseudo<"rlwimi. $rA, $rS, $n, $b",
4032 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>;
4033def RLWNMbm : PPCAsmPseudo<"rlwnm $rA, $rS, $n, $b",
4034 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>;
4035def RLWNMobm : PPCAsmPseudo<"rlwnm. $rA, $rS, $n, $b",
4036 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>;
4037
Ulrich Weigand824b7d82013-06-24 11:55:21 +00004038// These generic branch instruction forms are used for the assembler parser only.
4039// Defs and Uses are conservative, since we don't know the BO value.
4040let PPC970_Unit = 7 in {
4041 let Defs = [CTR], Uses = [CTR, RM] in {
4042 def gBC : BForm_3<16, 0, 0, (outs),
4043 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
4044 "bc $bo, $bi, $dst">;
4045 def gBCA : BForm_3<16, 1, 0, (outs),
4046 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
4047 "bca $bo, $bi, $dst">;
4048 }
4049 let Defs = [LR, CTR], Uses = [CTR, RM] in {
4050 def gBCL : BForm_3<16, 0, 1, (outs),
4051 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
4052 "bcl $bo, $bi, $dst">;
4053 def gBCLA : BForm_3<16, 1, 1, (outs),
4054 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
4055 "bcla $bo, $bi, $dst">;
4056 }
4057 let Defs = [CTR], Uses = [CTR, LR, RM] in
4058 def gBCLR : XLForm_2<19, 16, 0, (outs),
4059 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00004060 "bclr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00004061 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
4062 def gBCLRL : XLForm_2<19, 16, 1, (outs),
4063 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00004064 "bclrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00004065 let Defs = [CTR], Uses = [CTR, LR, RM] in
4066 def gBCCTR : XLForm_2<19, 528, 0, (outs),
4067 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00004068 "bcctr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00004069 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
4070 def gBCCTRL : XLForm_2<19, 528, 1, (outs),
4071 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00004072 "bcctrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00004073}
4074def : InstAlias<"bclr $bo, $bi", (gBCLR u5imm:$bo, crbitrc:$bi, 0)>;
4075def : InstAlias<"bclrl $bo, $bi", (gBCLRL u5imm:$bo, crbitrc:$bi, 0)>;
4076def : InstAlias<"bcctr $bo, $bi", (gBCCTR u5imm:$bo, crbitrc:$bi, 0)>;
4077def : InstAlias<"bcctrl $bo, $bi", (gBCCTRL u5imm:$bo, crbitrc:$bi, 0)>;
4078
Ulrich Weigand86247b62013-06-24 16:52:04 +00004079multiclass BranchSimpleMnemonic1<string name, string pm, int bo> {
4080 def : InstAlias<"b"#name#pm#" $bi, $dst", (gBC bo, crbitrc:$bi, condbrtarget:$dst)>;
4081 def : InstAlias<"b"#name#"a"#pm#" $bi, $dst", (gBCA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
4082 def : InstAlias<"b"#name#"lr"#pm#" $bi", (gBCLR bo, crbitrc:$bi, 0)>;
4083 def : InstAlias<"b"#name#"l"#pm#" $bi, $dst", (gBCL bo, crbitrc:$bi, condbrtarget:$dst)>;
4084 def : InstAlias<"b"#name#"la"#pm#" $bi, $dst", (gBCLA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
4085 def : InstAlias<"b"#name#"lrl"#pm#" $bi", (gBCLRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00004086}
Ulrich Weigand86247b62013-06-24 16:52:04 +00004087multiclass BranchSimpleMnemonic2<string name, string pm, int bo>
4088 : BranchSimpleMnemonic1<name, pm, bo> {
4089 def : InstAlias<"b"#name#"ctr"#pm#" $bi", (gBCCTR bo, crbitrc:$bi, 0)>;
4090 def : InstAlias<"b"#name#"ctrl"#pm#" $bi", (gBCCTRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00004091}
Ulrich Weigand86247b62013-06-24 16:52:04 +00004092defm : BranchSimpleMnemonic2<"t", "", 12>;
4093defm : BranchSimpleMnemonic2<"f", "", 4>;
4094defm : BranchSimpleMnemonic2<"t", "-", 14>;
4095defm : BranchSimpleMnemonic2<"f", "-", 6>;
4096defm : BranchSimpleMnemonic2<"t", "+", 15>;
4097defm : BranchSimpleMnemonic2<"f", "+", 7>;
4098defm : BranchSimpleMnemonic1<"dnzt", "", 8>;
4099defm : BranchSimpleMnemonic1<"dnzf", "", 0>;
4100defm : BranchSimpleMnemonic1<"dzt", "", 10>;
4101defm : BranchSimpleMnemonic1<"dzf", "", 2>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00004102
Ulrich Weigand86247b62013-06-24 16:52:04 +00004103multiclass BranchExtendedMnemonicPM<string name, string pm, int bibo> {
4104 def : InstAlias<"b"#name#pm#" $cc, $dst",
Ulrich Weigand39740622013-06-10 17:18:29 +00004105 (BCC bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004106 def : InstAlias<"b"#name#pm#" $dst",
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00004107 (BCC bibo, CR0, condbrtarget:$dst)>;
4108
Ulrich Weigand86247b62013-06-24 16:52:04 +00004109 def : InstAlias<"b"#name#"a"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00004110 (BCCA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004111 def : InstAlias<"b"#name#"a"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00004112 (BCCA bibo, CR0, abscondbrtarget:$dst)>;
4113
Ulrich Weigand86247b62013-06-24 16:52:04 +00004114 def : InstAlias<"b"#name#"lr"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00004115 (BCCLR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004116 def : InstAlias<"b"#name#"lr"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00004117 (BCCLR bibo, CR0)>;
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00004118
Ulrich Weigand86247b62013-06-24 16:52:04 +00004119 def : InstAlias<"b"#name#"ctr"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00004120 (BCCCTR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004121 def : InstAlias<"b"#name#"ctr"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00004122 (BCCCTR bibo, CR0)>;
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00004123
Ulrich Weigand86247b62013-06-24 16:52:04 +00004124 def : InstAlias<"b"#name#"l"#pm#" $cc, $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00004125 (BCCL bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004126 def : InstAlias<"b"#name#"l"#pm#" $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00004127 (BCCL bibo, CR0, condbrtarget:$dst)>;
4128
Ulrich Weigand86247b62013-06-24 16:52:04 +00004129 def : InstAlias<"b"#name#"la"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00004130 (BCCLA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004131 def : InstAlias<"b"#name#"la"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00004132 (BCCLA bibo, CR0, abscondbrtarget:$dst)>;
4133
Ulrich Weigand86247b62013-06-24 16:52:04 +00004134 def : InstAlias<"b"#name#"lrl"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00004135 (BCCLRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004136 def : InstAlias<"b"#name#"lrl"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00004137 (BCCLRL bibo, CR0)>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00004138
Ulrich Weigand86247b62013-06-24 16:52:04 +00004139 def : InstAlias<"b"#name#"ctrl"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00004140 (BCCCTRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004141 def : InstAlias<"b"#name#"ctrl"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00004142 (BCCCTRL bibo, CR0)>;
Ulrich Weigand39740622013-06-10 17:18:29 +00004143}
Ulrich Weigand86247b62013-06-24 16:52:04 +00004144multiclass BranchExtendedMnemonic<string name, int bibo> {
4145 defm : BranchExtendedMnemonicPM<name, "", bibo>;
4146 defm : BranchExtendedMnemonicPM<name, "-", !add(bibo, 2)>;
4147 defm : BranchExtendedMnemonicPM<name, "+", !add(bibo, 3)>;
4148}
Ulrich Weigand39740622013-06-10 17:18:29 +00004149defm : BranchExtendedMnemonic<"lt", 12>;
4150defm : BranchExtendedMnemonic<"gt", 44>;
4151defm : BranchExtendedMnemonic<"eq", 76>;
4152defm : BranchExtendedMnemonic<"un", 108>;
4153defm : BranchExtendedMnemonic<"so", 108>;
4154defm : BranchExtendedMnemonic<"ge", 4>;
4155defm : BranchExtendedMnemonic<"nl", 4>;
4156defm : BranchExtendedMnemonic<"le", 36>;
4157defm : BranchExtendedMnemonic<"ng", 36>;
4158defm : BranchExtendedMnemonic<"ne", 68>;
4159defm : BranchExtendedMnemonic<"nu", 100>;
4160defm : BranchExtendedMnemonic<"ns", 100>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00004161
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00004162def : InstAlias<"cmpwi $rA, $imm", (CMPWI CR0, gprc:$rA, s16imm:$imm)>;
4163def : InstAlias<"cmpw $rA, $rB", (CMPW CR0, gprc:$rA, gprc:$rB)>;
4164def : InstAlias<"cmplwi $rA, $imm", (CMPLWI CR0, gprc:$rA, u16imm:$imm)>;
4165def : InstAlias<"cmplw $rA, $rB", (CMPLW CR0, gprc:$rA, gprc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00004166def : InstAlias<"cmpdi $rA, $imm", (CMPDI CR0, g8rc:$rA, s16imm64:$imm)>;
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00004167def : InstAlias<"cmpd $rA, $rB", (CMPD CR0, g8rc:$rA, g8rc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00004168def : InstAlias<"cmpldi $rA, $imm", (CMPLDI CR0, g8rc:$rA, u16imm64:$imm)>;
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00004169def : InstAlias<"cmpld $rA, $rB", (CMPLD CR0, g8rc:$rA, g8rc:$rB)>;
4170
Ulrich Weigandc0944b52013-07-08 14:49:37 +00004171def : InstAlias<"cmpi $bf, 0, $rA, $imm", (CMPWI crrc:$bf, gprc:$rA, s16imm:$imm)>;
4172def : InstAlias<"cmp $bf, 0, $rA, $rB", (CMPW crrc:$bf, gprc:$rA, gprc:$rB)>;
4173def : InstAlias<"cmpli $bf, 0, $rA, $imm", (CMPLWI crrc:$bf, gprc:$rA, u16imm:$imm)>;
4174def : InstAlias<"cmpl $bf, 0, $rA, $rB", (CMPLW crrc:$bf, gprc:$rA, gprc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00004175def : InstAlias<"cmpi $bf, 1, $rA, $imm", (CMPDI crrc:$bf, g8rc:$rA, s16imm64:$imm)>;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00004176def : InstAlias<"cmp $bf, 1, $rA, $rB", (CMPD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00004177def : InstAlias<"cmpli $bf, 1, $rA, $imm", (CMPLDI crrc:$bf, g8rc:$rA, u16imm64:$imm)>;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00004178def : InstAlias<"cmpl $bf, 1, $rA, $rB", (CMPLD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
4179
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00004180multiclass TrapExtendedMnemonic<string name, int to> {
4181 def : InstAlias<"td"#name#"i $rA, $imm", (TDI to, g8rc:$rA, s16imm:$imm)>;
4182 def : InstAlias<"td"#name#" $rA, $rB", (TD to, g8rc:$rA, g8rc:$rB)>;
4183 def : InstAlias<"tw"#name#"i $rA, $imm", (TWI to, gprc:$rA, s16imm:$imm)>;
4184 def : InstAlias<"tw"#name#" $rA, $rB", (TW to, gprc:$rA, gprc:$rB)>;
4185}
4186defm : TrapExtendedMnemonic<"lt", 16>;
4187defm : TrapExtendedMnemonic<"le", 20>;
4188defm : TrapExtendedMnemonic<"eq", 4>;
4189defm : TrapExtendedMnemonic<"ge", 12>;
4190defm : TrapExtendedMnemonic<"gt", 8>;
4191defm : TrapExtendedMnemonic<"nl", 12>;
4192defm : TrapExtendedMnemonic<"ne", 24>;
4193defm : TrapExtendedMnemonic<"ng", 20>;
4194defm : TrapExtendedMnemonic<"llt", 2>;
4195defm : TrapExtendedMnemonic<"lle", 6>;
4196defm : TrapExtendedMnemonic<"lge", 5>;
4197defm : TrapExtendedMnemonic<"lgt", 1>;
4198defm : TrapExtendedMnemonic<"lnl", 5>;
4199defm : TrapExtendedMnemonic<"lng", 6>;
4200defm : TrapExtendedMnemonic<"u", 31>;
Robin Morissete1ca44b2014-10-02 22:27:07 +00004201
4202// Atomic loads
4203def : Pat<(atomic_load_8 iaddr:$src), (LBZ memri:$src)>;
4204def : Pat<(atomic_load_16 iaddr:$src), (LHZ memri:$src)>;
4205def : Pat<(atomic_load_32 iaddr:$src), (LWZ memri:$src)>;
4206def : Pat<(atomic_load_8 xaddr:$src), (LBZX memrr:$src)>;
4207def : Pat<(atomic_load_16 xaddr:$src), (LHZX memrr:$src)>;
4208def : Pat<(atomic_load_32 xaddr:$src), (LWZX memrr:$src)>;
4209
4210// Atomic stores
4211def : Pat<(atomic_store_8 iaddr:$ptr, i32:$val), (STB gprc:$val, memri:$ptr)>;
4212def : Pat<(atomic_store_16 iaddr:$ptr, i32:$val), (STH gprc:$val, memri:$ptr)>;
4213def : Pat<(atomic_store_32 iaddr:$ptr, i32:$val), (STW gprc:$val, memri:$ptr)>;
4214def : Pat<(atomic_store_8 xaddr:$ptr, i32:$val), (STBX gprc:$val, memrr:$ptr)>;
4215def : Pat<(atomic_store_16 xaddr:$ptr, i32:$val), (STHX gprc:$val, memrr:$ptr)>;
4216def : Pat<(atomic_store_32 xaddr:$ptr, i32:$val), (STWX gprc:$val, memrr:$ptr)>;
Chuang-Yu Chengeaf4b3d2016-04-06 01:46:45 +00004217
4218let Predicates = [IsISA3_0] in {
4219
4220// Copy-Paste Facility
4221// We prefix 'CP' to COPY due to name conflict in Target.td. We also prefix to
4222// PASTE for naming consistency.
4223let mayLoad = 1 in
4224def CP_COPY : X_L1_RA5_RB5<31, 774, "copy" , gprc, IIC_LdStCOPY, []>;
4225
4226let mayStore = 1 in
4227def CP_PASTE : X_L1_RA5_RB5<31, 902, "paste" , gprc, IIC_LdStPASTE, []>;
4228
4229let mayStore = 1, Defs = [CR0] in
4230def CP_PASTEo : X_L1_RA5_RB5<31, 902, "paste.", gprc, IIC_LdStPASTE, []>, isDOT;
4231
4232def CP_COPYx : PPCAsmPseudo<"copy $rA, $rB" , (ins gprc:$rA, gprc:$rB)>;
4233def CP_PASTEx : PPCAsmPseudo<"paste $rA, $rB", (ins gprc:$rA, gprc:$rB)>;
4234def CP_COPY_FIRST : PPCAsmPseudo<"copy_first $rA, $rB",
4235 (ins gprc:$rA, gprc:$rB)>;
4236def CP_PASTE_LAST : PPCAsmPseudo<"paste_last $rA, $rB",
4237 (ins gprc:$rA, gprc:$rB)>;
4238def CP_ABORT : XForm_0<31, 838, (outs), (ins), "cp_abort", IIC_SprABORT, []>;
4239
4240// Message Synchronize
4241def MSGSYNC : XForm_0<31, 886, (outs), (ins), "msgsync", IIC_SprMSGSYNC, []>;
4242
4243// Power-Saving Mode Instruction:
4244def STOP : XForm_0<19, 370, (outs), (ins), "stop", IIC_SprSTOP, []>;
4245
4246} // IsISA3_0