| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1 | //=- X86SchedBroadwell.td - X86 Broadwell Scheduling ---------*- tablegen -*-=// | 
|  | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file defines the machine model for Broadwell to support instruction | 
|  | 11 | // scheduling and other instruction cost heuristics. | 
|  | 12 | // | 
|  | 13 | //===----------------------------------------------------------------------===// | 
| Clement Courbet | 0f1da8f | 2018-05-02 13:54:38 +0000 | [diff] [blame] | 14 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 15 | def BroadwellModel : SchedMachineModel { | 
| Simon Pilgrim | f7d2a93 | 2018-04-24 13:21:41 +0000 | [diff] [blame] | 16 | // All x86 instructions are modeled as a single micro-op, and BW can decode 4 | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 17 | // instructions per cycle. | 
|  | 18 | let IssueWidth = 4; | 
|  | 19 | let MicroOpBufferSize = 192; // Based on the reorder buffer. | 
|  | 20 | let LoadLatency = 5; | 
|  | 21 | let MispredictPenalty = 16; | 
|  | 22 |  | 
|  | 23 | // Based on the LSD (loop-stream detector) queue size and benchmarking data. | 
|  | 24 | let LoopMicroOpBufferSize = 50; | 
| Simon Pilgrim | 68f9acc | 2017-12-12 16:12:53 +0000 | [diff] [blame] | 25 |  | 
| Simon Pilgrim | c21deec | 2018-03-24 19:37:28 +0000 | [diff] [blame] | 26 | // This flag is set to allow the scheduler to assign a default model to | 
| Simon Pilgrim | 68f9acc | 2017-12-12 16:12:53 +0000 | [diff] [blame] | 27 | // unrecognized opcodes. | 
|  | 28 | let CompleteModel = 0; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 29 | } | 
|  | 30 |  | 
|  | 31 | let SchedModel = BroadwellModel in { | 
|  | 32 |  | 
|  | 33 | // Broadwell can issue micro-ops to 8 different ports in one cycle. | 
|  | 34 |  | 
|  | 35 | // Ports 0, 1, 5, and 6 handle all computation. | 
|  | 36 | // Port 4 gets the data half of stores. Store data can be available later than | 
|  | 37 | // the store address, but since we don't model the latency of stores, we can | 
|  | 38 | // ignore that. | 
|  | 39 | // Ports 2 and 3 are identical. They handle loads and the address half of | 
|  | 40 | // stores. Port 7 can handle address calculations. | 
|  | 41 | def BWPort0 : ProcResource<1>; | 
|  | 42 | def BWPort1 : ProcResource<1>; | 
|  | 43 | def BWPort2 : ProcResource<1>; | 
|  | 44 | def BWPort3 : ProcResource<1>; | 
|  | 45 | def BWPort4 : ProcResource<1>; | 
|  | 46 | def BWPort5 : ProcResource<1>; | 
|  | 47 | def BWPort6 : ProcResource<1>; | 
|  | 48 | def BWPort7 : ProcResource<1>; | 
|  | 49 |  | 
|  | 50 | // Many micro-ops are capable of issuing on multiple ports. | 
|  | 51 | def BWPort01  : ProcResGroup<[BWPort0, BWPort1]>; | 
|  | 52 | def BWPort23  : ProcResGroup<[BWPort2, BWPort3]>; | 
|  | 53 | def BWPort237 : ProcResGroup<[BWPort2, BWPort3, BWPort7]>; | 
|  | 54 | def BWPort04  : ProcResGroup<[BWPort0, BWPort4]>; | 
|  | 55 | def BWPort05  : ProcResGroup<[BWPort0, BWPort5]>; | 
|  | 56 | def BWPort06  : ProcResGroup<[BWPort0, BWPort6]>; | 
|  | 57 | def BWPort15  : ProcResGroup<[BWPort1, BWPort5]>; | 
|  | 58 | def BWPort16  : ProcResGroup<[BWPort1, BWPort6]>; | 
|  | 59 | def BWPort56  : ProcResGroup<[BWPort5, BWPort6]>; | 
|  | 60 | def BWPort015 : ProcResGroup<[BWPort0, BWPort1, BWPort5]>; | 
|  | 61 | def BWPort056 : ProcResGroup<[BWPort0, BWPort5, BWPort6]>; | 
|  | 62 | def BWPort0156: ProcResGroup<[BWPort0, BWPort1, BWPort5, BWPort6]>; | 
|  | 63 |  | 
|  | 64 | // 60 Entry Unified Scheduler | 
|  | 65 | def BWPortAny : ProcResGroup<[BWPort0, BWPort1, BWPort2, BWPort3, BWPort4, | 
|  | 66 | BWPort5, BWPort6, BWPort7]> { | 
|  | 67 | let BufferSize=60; | 
|  | 68 | } | 
|  | 69 |  | 
| Simon Pilgrim | 30c38c3 | 2018-03-19 14:46:07 +0000 | [diff] [blame] | 70 | // Integer division issued on port 0. | 
| Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 71 | def BWDivider : ProcResource<1>; | 
|  | 72 | // FP division and sqrt on port 0. | 
|  | 73 | def BWFPDivider : ProcResource<1>; | 
| Simon Pilgrim | 30c38c3 | 2018-03-19 14:46:07 +0000 | [diff] [blame] | 74 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 75 | // Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5 | 
|  | 76 | // cycles after the memory operand. | 
|  | 77 | def : ReadAdvance<ReadAfterLd, 5>; | 
|  | 78 |  | 
|  | 79 | // Many SchedWrites are defined in pairs with and without a folded load. | 
|  | 80 | // Instructions with folded loads are usually micro-fused, so they only appear | 
|  | 81 | // as two micro-ops when queued in the reservation station. | 
|  | 82 | // This multiclass defines the resource usage for variants with and without | 
|  | 83 | // folded loads. | 
|  | 84 | multiclass BWWriteResPair<X86FoldableSchedWrite SchedRW, | 
| Simon Pilgrim | 30c38c3 | 2018-03-19 14:46:07 +0000 | [diff] [blame] | 85 | list<ProcResourceKind> ExePorts, | 
| Simon Pilgrim | e3547af | 2018-03-25 10:21:19 +0000 | [diff] [blame] | 86 | int Lat, list<int> Res = [1], int UOps = 1, | 
|  | 87 | int LoadLat = 5> { | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 88 | // Register variant is using a single cycle on ExePort. | 
| Simon Pilgrim | 30c38c3 | 2018-03-19 14:46:07 +0000 | [diff] [blame] | 89 | def : WriteRes<SchedRW, ExePorts> { | 
|  | 90 | let Latency = Lat; | 
|  | 91 | let ResourceCycles = Res; | 
|  | 92 | let NumMicroOps = UOps; | 
|  | 93 | } | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 94 |  | 
| Simon Pilgrim | e3547af | 2018-03-25 10:21:19 +0000 | [diff] [blame] | 95 | // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to | 
|  | 96 | // the latency (default = 5). | 
| Simon Pilgrim | 30c38c3 | 2018-03-19 14:46:07 +0000 | [diff] [blame] | 97 | def : WriteRes<SchedRW.Folded, !listconcat([BWPort23], ExePorts)> { | 
| Simon Pilgrim | e3547af | 2018-03-25 10:21:19 +0000 | [diff] [blame] | 98 | let Latency = !add(Lat, LoadLat); | 
| Simon Pilgrim | 30c38c3 | 2018-03-19 14:46:07 +0000 | [diff] [blame] | 99 | let ResourceCycles = !listconcat([1], Res); | 
| Simon Pilgrim | e3547af | 2018-03-25 10:21:19 +0000 | [diff] [blame] | 100 | let NumMicroOps = !add(UOps, 1); | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 101 | } | 
|  | 102 | } | 
|  | 103 |  | 
| Craig Topper | f131b60 | 2018-04-06 16:16:46 +0000 | [diff] [blame] | 104 | // A folded store needs a cycle on port 4 for the store data, and an extra port | 
|  | 105 | // 2/3/7 cycle to recompute the address. | 
|  | 106 | def : WriteRes<WriteRMW, [BWPort237,BWPort4]>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 107 |  | 
|  | 108 | // Arithmetic. | 
| Simon Pilgrim | 2864b46 | 2018-05-08 14:55:16 +0000 | [diff] [blame] | 109 | defm : BWWriteResPair<WriteALU,    [BWPort0156], 1>; // Simple integer ALU op. | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 110 | defm : BWWriteResPair<WriteADC,    [BWPort06], 1>; // Integer ALU + flags op. | 
| Simon Pilgrim | 2864b46 | 2018-05-08 14:55:16 +0000 | [diff] [blame] | 111 | defm : BWWriteResPair<WriteIMul,   [BWPort1], 3>; // Integer multiplication. | 
|  | 112 | defm : BWWriteResPair<WriteIMul64, [BWPort1], 3>; // Integer 64-bit multiplication. | 
| Simon Pilgrim | 2580554 | 2018-05-08 13:51:45 +0000 | [diff] [blame] | 113 |  | 
|  | 114 | defm : BWWriteResPair<WriteDiv8,   [BWPort0, BWDivider], 25, [1, 10]>; | 
|  | 115 | defm : BWWriteResPair<WriteDiv16,  [BWPort0, BWDivider], 25, [1, 10]>; | 
|  | 116 | defm : BWWriteResPair<WriteDiv32,  [BWPort0, BWDivider], 25, [1, 10]>; | 
|  | 117 | defm : BWWriteResPair<WriteDiv64,  [BWPort0, BWDivider], 25, [1, 10]>; | 
|  | 118 | defm : BWWriteResPair<WriteIDiv8,  [BWPort0, BWDivider], 25, [1, 10]>; | 
|  | 119 | defm : BWWriteResPair<WriteIDiv16, [BWPort0, BWDivider], 25, [1, 10]>; | 
|  | 120 | defm : BWWriteResPair<WriteIDiv32, [BWPort0, BWDivider], 25, [1, 10]>; | 
|  | 121 | defm : BWWriteResPair<WriteIDiv64, [BWPort0, BWDivider], 25, [1, 10]>; | 
|  | 122 |  | 
| Simon Pilgrim | 28e7bcb | 2018-03-26 21:06:14 +0000 | [diff] [blame] | 123 | defm : BWWriteResPair<WriteCRC32, [BWPort1],   3>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 124 | def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part. | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 125 |  | 
|  | 126 | def : WriteRes<WriteLEA, [BWPort15]>; // LEA instructions can't fold loads. | 
|  | 127 |  | 
| Craig Topper | b7baa35 | 2018-04-08 17:53:18 +0000 | [diff] [blame] | 128 | defm : BWWriteResPair<WriteCMOV,  [BWPort06], 1>; // Conditional move. | 
| Simon Pilgrim | 2782a19 | 2018-05-17 16:47:30 +0000 | [diff] [blame] | 129 | defm : BWWriteResPair<WriteCMOV2, [BWPort06,BWPort0156], 2, [1,1], 2>; // // Conditional (CF + ZF flag) move. | 
| Simon Pilgrim | 6e160c1 | 2018-05-12 18:07:07 +0000 | [diff] [blame] | 130 | defm : X86WriteRes<WriteFCMOV, [BWPort1], 3, [1], 1>; // x87 conditional move. | 
|  | 131 |  | 
| Craig Topper | b7baa35 | 2018-04-08 17:53:18 +0000 | [diff] [blame] | 132 | def  : WriteRes<WriteSETCC, [BWPort06]>; // Setcc. | 
|  | 133 | def  : WriteRes<WriteSETCCStore, [BWPort06,BWPort4,BWPort237]> { | 
|  | 134 | let Latency = 2; | 
|  | 135 | let NumMicroOps = 3; | 
|  | 136 | } | 
|  | 137 |  | 
| Simon Pilgrim | f33d905 | 2018-03-26 18:19:28 +0000 | [diff] [blame] | 138 | // Bit counts. | 
|  | 139 | defm : BWWriteResPair<WriteBitScan, [BWPort1], 3>; | 
|  | 140 | defm : BWWriteResPair<WriteLZCNT,   [BWPort1], 3>; | 
|  | 141 | defm : BWWriteResPair<WriteTZCNT,   [BWPort1], 3>; | 
|  | 142 | defm : BWWriteResPair<WritePOPCNT,  [BWPort1], 3>; | 
|  | 143 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 144 | // Integer shifts and rotates. | 
| Simon Pilgrim | 30c38c3 | 2018-03-19 14:46:07 +0000 | [diff] [blame] | 145 | defm : BWWriteResPair<WriteShift, [BWPort06],  1>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 146 |  | 
| Craig Topper | 89310f5 | 2018-03-29 20:41:39 +0000 | [diff] [blame] | 147 | // BMI1 BEXTR, BMI2 BZHI | 
|  | 148 | defm : BWWriteResPair<WriteBEXTR, [BWPort06,BWPort15], 2, [1,1], 2>; | 
|  | 149 | defm : BWWriteResPair<WriteBZHI, [BWPort15], 1>; | 
|  | 150 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 151 | // Loads, stores, and moves, not folded with other operations. | 
| Simon Pilgrim | 215ce4a | 2018-05-14 18:37:19 +0000 | [diff] [blame] | 152 | defm : X86WriteRes<WriteLoad,    [BWPort23], 5, [1], 1>; | 
|  | 153 | defm : X86WriteRes<WriteStore,   [BWPort237, BWPort4], 1, [1,1], 1>; | 
|  | 154 | defm : X86WriteRes<WriteStoreNT, [BWPort237, BWPort4], 1, [1,1], 2>; | 
|  | 155 | defm : X86WriteRes<WriteMove,    [BWPort0156], 1, [1,1], 1>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 156 |  | 
|  | 157 | // Idioms that clear a register, like xorps %xmm0, %xmm0. | 
|  | 158 | // These can often bypass execution ports completely. | 
|  | 159 | def : WriteRes<WriteZero,  []>; | 
|  | 160 |  | 
| Sanjoy Das | 1074eb2 | 2017-12-12 19:11:31 +0000 | [diff] [blame] | 161 | // Treat misc copies as a move. | 
|  | 162 | def : InstRW<[WriteMove], (instrs COPY)>; | 
|  | 163 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 164 | // Branches don't produce values, so they have no latency, but they still | 
|  | 165 | // consume resources. Indirect branches can fold loads. | 
| Simon Pilgrim | 30c38c3 | 2018-03-19 14:46:07 +0000 | [diff] [blame] | 166 | defm : BWWriteResPair<WriteJump,  [BWPort06],   1>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 167 |  | 
|  | 168 | // Floating point. This covers both scalar and vector operations. | 
| Simon Pilgrim | b0a3be0 | 2018-05-08 12:17:55 +0000 | [diff] [blame] | 169 | defm : X86WriteRes<WriteFLoad,         [BWPort23], 5, [1], 1>; | 
| Simon Pilgrim | 22dd72b | 2018-05-11 14:30:54 +0000 | [diff] [blame] | 170 | defm : X86WriteRes<WriteFLoadX,        [BWPort23], 5, [1], 1>; | 
|  | 171 | defm : X86WriteRes<WriteFLoadY,        [BWPort23], 6, [1], 1>; | 
| Simon Pilgrim | b0a3be0 | 2018-05-08 12:17:55 +0000 | [diff] [blame] | 172 | defm : X86WriteRes<WriteFMaskedLoad,   [BWPort23,BWPort5], 7, [1,2], 3>; | 
|  | 173 | defm : X86WriteRes<WriteFMaskedLoadY,  [BWPort23,BWPort5], 8, [1,2], 3>; | 
| Simon Pilgrim | ab34aa8 | 2018-05-09 11:01:16 +0000 | [diff] [blame] | 174 | defm : X86WriteRes<WriteFStore,        [BWPort237,BWPort4], 1, [1,1], 2>; | 
| Simon Pilgrim | 22dd72b | 2018-05-11 14:30:54 +0000 | [diff] [blame] | 175 | defm : X86WriteRes<WriteFStoreX,       [BWPort237,BWPort4], 1, [1,1], 2>; | 
|  | 176 | defm : X86WriteRes<WriteFStoreY,       [BWPort237,BWPort4], 1, [1,1], 2>; | 
| Simon Pilgrim | 215ce4a | 2018-05-14 18:37:19 +0000 | [diff] [blame] | 177 | defm : X86WriteRes<WriteFStoreNT,      [BWPort237,BWPort4], 1, [1,1], 2>; | 
|  | 178 | defm : X86WriteRes<WriteFStoreNTX,     [BWPort237,BWPort4], 1, [1,1], 2>; | 
|  | 179 | defm : X86WriteRes<WriteFStoreNTY,     [BWPort237,BWPort4], 1, [1,1], 2>; | 
| Simon Pilgrim | b0a3be0 | 2018-05-08 12:17:55 +0000 | [diff] [blame] | 180 | defm : X86WriteRes<WriteFMaskedStore,  [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>; | 
|  | 181 | defm : X86WriteRes<WriteFMaskedStoreY, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>; | 
|  | 182 | defm : X86WriteRes<WriteFMove,         [BWPort5], 1, [1], 1>; | 
| Simon Pilgrim | 22dd72b | 2018-05-11 14:30:54 +0000 | [diff] [blame] | 183 | defm : X86WriteRes<WriteFMoveX,        [BWPort5], 1, [1], 1>; | 
|  | 184 | defm : X86WriteRes<WriteFMoveY,        [BWPort5], 1, [1], 1>; | 
| Simon Pilgrim | fb7aa57 | 2018-03-15 14:45:30 +0000 | [diff] [blame] | 185 |  | 
| Simon Pilgrim | 1233e12 | 2018-05-07 20:52:53 +0000 | [diff] [blame] | 186 | defm : BWWriteResPair<WriteFAdd,    [BWPort1],  3, [1], 1, 5>; // Floating point add/sub. | 
|  | 187 | defm : BWWriteResPair<WriteFAddX,   [BWPort1],  3, [1], 1, 5>; // Floating point add/sub (XMM). | 
|  | 188 | defm : BWWriteResPair<WriteFAddY,   [BWPort1],  3, [1], 1, 6>; // Floating point add/sub (YMM/ZMM). | 
|  | 189 | defm : BWWriteResPair<WriteFAdd64,  [BWPort1],  3, [1], 1, 5>; // Floating point double add/sub. | 
|  | 190 | defm : BWWriteResPair<WriteFAdd64X, [BWPort1],  3, [1], 1, 5>; // Floating point double add/sub (XMM). | 
|  | 191 | defm : BWWriteResPair<WriteFAdd64Y, [BWPort1],  3, [1], 1, 6>; // Floating point double add/sub (YMM/ZMM). | 
|  | 192 |  | 
|  | 193 | defm : BWWriteResPair<WriteFCmp,    [BWPort1],  3, [1], 1, 5>; // Floating point compare. | 
|  | 194 | defm : BWWriteResPair<WriteFCmpX,   [BWPort1],  3, [1], 1, 5>; // Floating point compare (XMM). | 
|  | 195 | defm : BWWriteResPair<WriteFCmpY,   [BWPort1],  3, [1], 1, 6>; // Floating point compare (YMM/ZMM). | 
|  | 196 | defm : BWWriteResPair<WriteFCmp64,  [BWPort1],  3, [1], 1, 5>; // Floating point double compare. | 
|  | 197 | defm : BWWriteResPair<WriteFCmp64X, [BWPort1],  3, [1], 1, 5>; // Floating point double compare (XMM). | 
|  | 198 | defm : BWWriteResPair<WriteFCmp64Y, [BWPort1],  3, [1], 1, 6>; // Floating point double compare (YMM/ZMM). | 
|  | 199 |  | 
|  | 200 | defm : BWWriteResPair<WriteFCom,    [BWPort1],  3>; // Floating point compare to flags. | 
|  | 201 |  | 
|  | 202 | defm : BWWriteResPair<WriteFMul,    [BWPort01], 3, [1], 1, 5>; // Floating point multiplication. | 
|  | 203 | defm : BWWriteResPair<WriteFMulX,   [BWPort01], 3, [1], 1, 5>; // Floating point multiplication (XMM). | 
|  | 204 | defm : BWWriteResPair<WriteFMulY,   [BWPort01], 3, [1], 1, 6>; // Floating point multiplication (YMM/ZMM). | 
|  | 205 | defm : BWWriteResPair<WriteFMul64,  [BWPort01], 3, [1], 1, 5>; // Floating point double multiplication. | 
|  | 206 | defm : BWWriteResPair<WriteFMul64X, [BWPort01], 3, [1], 1, 5>; // Floating point double multiplication (XMM). | 
|  | 207 | defm : BWWriteResPair<WriteFMul64Y, [BWPort01], 3, [1], 1, 6>; // Floating point double multiplication (YMM/ZMM). | 
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 208 |  | 
|  | 209 | //defm : BWWriteResPair<WriteFDiv,     [BWPort0,BWFPDivider], 11, [1,3], 1, 5>; // Floating point division. | 
|  | 210 | defm : BWWriteResPair<WriteFDivX,    [BWPort0,BWFPDivider], 11, [1,5], 1, 5>; // Floating point division (XMM). | 
|  | 211 | defm : BWWriteResPair<WriteFDivY,    [BWPort0,BWPort015,BWFPDivider], 17, [2,1,10], 3, 6>; // Floating point division (YMM). | 
|  | 212 | defm : BWWriteResPair<WriteFDivZ,    [BWPort0,BWPort015,BWFPDivider], 17, [2,1,10], 3, 6>; // Floating point division (ZMM). | 
|  | 213 | //defm : BWWriteResPair<WriteFDiv64,   [BWPort0,BWFPDivider], 14, [1,8], 1, 5>; // Floating point division. | 
|  | 214 | defm : BWWriteResPair<WriteFDiv64X,  [BWPort0,BWFPDivider], 14, [1,8], 1, 5>; // Floating point division (XMM). | 
|  | 215 | defm : BWWriteResPair<WriteFDiv64Y,  [BWPort0,BWPort015,BWFPDivider], 23, [2,1,16], 3, 6>; // Floating point division (YMM). | 
|  | 216 | defm : BWWriteResPair<WriteFDiv64Z,  [BWPort0,BWPort015,BWFPDivider], 23, [2,1,16], 3, 6>; // Floating point division (ZMM). | 
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 217 |  | 
|  | 218 | defm : X86WriteRes<WriteFSqrt,       [BWPort0,BWFPDivider], 11, [1,4], 1>; // Floating point square root. | 
|  | 219 | defm : X86WriteRes<WriteFSqrtLd,     [BWPort0,BWPort23,BWFPDivider], 16, [1,1,7], 2>; | 
|  | 220 | defm : BWWriteResPair<WriteFSqrtX,   [BWPort0,BWFPDivider], 11, [1,7], 1, 5>; // Floating point square root (XMM). | 
|  | 221 | defm : BWWriteResPair<WriteFSqrtY,   [BWPort0,BWPort015,BWFPDivider], 21, [2,1,14], 3, 6>; // Floating point square root (YMM). | 
|  | 222 | defm : BWWriteResPair<WriteFSqrtZ,   [BWPort0,BWPort015,BWFPDivider], 21, [2,1,14], 3, 6>; // Floating point square root (ZMM). | 
|  | 223 | defm : X86WriteRes<WriteFSqrt64,     [BWPort0,BWFPDivider], 16, [1,8], 1>; // Floating point double square root. | 
|  | 224 | defm : X86WriteRes<WriteFSqrt64Ld,   [BWPort0,BWPort23,BWFPDivider], 21, [1,1,14], 2>; | 
|  | 225 | defm : BWWriteResPair<WriteFSqrt64X, [BWPort0,BWFPDivider], 16, [1,14],1, 5>; // Floating point double square root (XMM). | 
|  | 226 | defm : BWWriteResPair<WriteFSqrt64Y, [BWPort0,BWPort015,BWFPDivider], 29, [2,1,28], 3, 6>; // Floating point double square root (YMM). | 
|  | 227 | defm : BWWriteResPair<WriteFSqrt64Z, [BWPort0,BWPort015,BWFPDivider], 29, [2,1,28], 3, 6>; // Floating point double square root (ZMM). | 
|  | 228 | defm : BWWriteResPair<WriteFSqrt80,  [BWPort0,BWFPDivider], 23, [1,9]>; // Floating point long double square root. | 
|  | 229 |  | 
| Simon Pilgrim | c708868 | 2018-05-01 18:06:07 +0000 | [diff] [blame] | 230 | defm : BWWriteResPair<WriteFRcp,   [BWPort0],  5, [1], 1, 5>; // Floating point reciprocal estimate. | 
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 231 | defm : BWWriteResPair<WriteFRcpX,  [BWPort0],  5, [1], 1, 5>; // Floating point reciprocal estimate (XMM). | 
|  | 232 | defm : BWWriteResPair<WriteFRcpY,  [BWPort0,BWPort015], 11, [2,1], 3, 6>; // Floating point reciprocal estimate (YMM/ZMM). | 
|  | 233 |  | 
| Simon Pilgrim | c708868 | 2018-05-01 18:06:07 +0000 | [diff] [blame] | 234 | defm : BWWriteResPair<WriteFRsqrt, [BWPort0],  5, [1], 1, 5>; // Floating point reciprocal square root estimate. | 
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 235 | defm : BWWriteResPair<WriteFRsqrtX,[BWPort0],  5, [1], 1, 5>; // Floating point reciprocal square root estimate (XMM). | 
|  | 236 | defm : BWWriteResPair<WriteFRsqrtY,[BWPort0,BWPort015], 11, [2,1], 3, 6>; // Floating point reciprocal square root estimate (YMM/ZMM). | 
|  | 237 |  | 
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 238 | defm : BWWriteResPair<WriteFMA,    [BWPort01], 5, [1], 1, 5>; // Fused Multiply Add. | 
| Simon Pilgrim | 67cc246 | 2018-05-04 15:20:18 +0000 | [diff] [blame] | 239 | defm : BWWriteResPair<WriteFMAX,   [BWPort01], 5, [1], 1, 5>; // Fused Multiply Add (XMM). | 
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 240 | defm : BWWriteResPair<WriteFMAY,   [BWPort01], 5, [1], 1, 6>; // Fused Multiply Add (YMM/ZMM). | 
| Simon Pilgrim | 542b20d | 2018-05-03 22:31:19 +0000 | [diff] [blame] | 241 | defm : BWWriteResPair<WriteDPPD,   [BWPort0,BWPort1,BWPort5],  9, [1,1,1], 3, 5>; // Floating point double dot product. | 
|  | 242 | defm : BWWriteResPair<WriteDPPS,   [BWPort0,BWPort1,BWPort5], 14, [2,1,1], 4, 5>; // Floating point single dot product. | 
|  | 243 | defm : BWWriteResPair<WriteDPPSY,  [BWPort0,BWPort1,BWPort5], 14, [2,1,1], 4, 6>; // Floating point single dot product (YMM). | 
| Simon Pilgrim | be51b20 | 2018-05-04 12:59:24 +0000 | [diff] [blame] | 244 | defm : BWWriteResPair<WriteFSign,     [BWPort5], 1>; // Floating point fabs/fchs. | 
|  | 245 | defm : X86WriteRes<WriteFRnd,            [BWPort23],  6, [1],   1>; // Floating point rounding. | 
|  | 246 | defm : X86WriteRes<WriteFRndY,           [BWPort23],  6, [1],   1>; // Floating point rounding (YMM/ZMM). | 
|  | 247 | defm : X86WriteRes<WriteFRndLd,  [BWPort1,BWPort23], 11, [2,1], 3>; | 
|  | 248 | defm : X86WriteRes<WriteFRndYLd, [BWPort1,BWPort23], 12, [2,1], 3>; | 
| Simon Pilgrim | b2aa89c | 2018-04-27 15:50:33 +0000 | [diff] [blame] | 249 | defm : BWWriteResPair<WriteFLogic,    [BWPort5], 1, [1], 1, 5>; // Floating point and/or/xor logicals. | 
|  | 250 | defm : BWWriteResPair<WriteFLogicY,   [BWPort5], 1, [1], 1, 6>; // Floating point and/or/xor logicals (YMM/ZMM). | 
| Simon Pilgrim | 210286e | 2018-05-08 10:28:03 +0000 | [diff] [blame] | 251 | defm : BWWriteResPair<WriteFTest,     [BWPort0], 1, [1], 1, 5>; // Floating point TEST instructions. | 
|  | 252 | defm : BWWriteResPair<WriteFTestY,    [BWPort0], 1, [1], 1, 6>; // Floating point TEST instructions (YMM/ZMM). | 
| Simon Pilgrim | dd8eae1 | 2018-05-01 14:25:01 +0000 | [diff] [blame] | 253 | defm : BWWriteResPair<WriteFShuffle,  [BWPort5], 1, [1], 1, 5>; // Floating point vector shuffles. | 
|  | 254 | defm : BWWriteResPair<WriteFShuffleY, [BWPort5], 1, [1], 1, 6>; // Floating point vector shuffles (YMM/ZMM). | 
| Simon Pilgrim | 8a937e0 | 2018-04-27 18:19:48 +0000 | [diff] [blame] | 255 | defm : BWWriteResPair<WriteFVarShuffle,  [BWPort5], 1, [1], 1, 5>; // Floating point vector variable shuffles. | 
|  | 256 | defm : BWWriteResPair<WriteFVarShuffleY, [BWPort5], 1, [1], 1, 6>; // Floating point vector variable shuffles. | 
|  | 257 | defm : BWWriteResPair<WriteFBlend,  [BWPort015], 1, [1], 1, 5>; // Floating point vector blends. | 
|  | 258 | defm : BWWriteResPair<WriteFBlendY, [BWPort015], 1, [1], 1, 6>; // Floating point vector blends. | 
| Simon Pilgrim | 96855ec | 2018-04-22 14:43:12 +0000 | [diff] [blame] | 259 | defm : BWWriteResPair<WriteFVarBlend,  [BWPort5], 2, [2], 2, 5>; // Fp vector variable blends. | 
| Simon Pilgrim | 8a937e0 | 2018-04-27 18:19:48 +0000 | [diff] [blame] | 260 | defm : BWWriteResPair<WriteFVarBlendY, [BWPort5], 2, [2], 2, 6>; // Fp vector variable blends. | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 261 |  | 
|  | 262 | // FMA Scheduling helper class. | 
|  | 263 | // class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; } | 
|  | 264 |  | 
|  | 265 | // Vector integer operations. | 
| Simon Pilgrim | b0a3be0 | 2018-05-08 12:17:55 +0000 | [diff] [blame] | 266 | defm : X86WriteRes<WriteVecLoad,         [BWPort23], 5, [1], 1>; | 
| Simon Pilgrim | 22dd72b | 2018-05-11 14:30:54 +0000 | [diff] [blame] | 267 | defm : X86WriteRes<WriteVecLoadX,        [BWPort23], 5, [1], 1>; | 
|  | 268 | defm : X86WriteRes<WriteVecLoadY,        [BWPort23], 6, [1], 1>; | 
| Simon Pilgrim | 215ce4a | 2018-05-14 18:37:19 +0000 | [diff] [blame] | 269 | defm : X86WriteRes<WriteVecLoadNT,       [BWPort23], 5, [1], 1>; | 
|  | 270 | defm : X86WriteRes<WriteVecLoadNTY,      [BWPort23], 6, [1], 1>; | 
| Simon Pilgrim | b0a3be0 | 2018-05-08 12:17:55 +0000 | [diff] [blame] | 271 | defm : X86WriteRes<WriteVecMaskedLoad,   [BWPort23,BWPort5], 7, [1,2], 3>; | 
|  | 272 | defm : X86WriteRes<WriteVecMaskedLoadY,  [BWPort23,BWPort5], 8, [1,2], 3>; | 
| Simon Pilgrim | ab34aa8 | 2018-05-09 11:01:16 +0000 | [diff] [blame] | 273 | defm : X86WriteRes<WriteVecStore,        [BWPort237,BWPort4], 1, [1,1], 2>; | 
| Simon Pilgrim | 22dd72b | 2018-05-11 14:30:54 +0000 | [diff] [blame] | 274 | defm : X86WriteRes<WriteVecStoreX,       [BWPort237,BWPort4], 1, [1,1], 2>; | 
|  | 275 | defm : X86WriteRes<WriteVecStoreY,       [BWPort237,BWPort4], 1, [1,1], 2>; | 
| Simon Pilgrim | 215ce4a | 2018-05-14 18:37:19 +0000 | [diff] [blame] | 276 | defm : X86WriteRes<WriteVecStoreNT,      [BWPort237,BWPort4], 1, [1,1], 2>; | 
|  | 277 | defm : X86WriteRes<WriteVecStoreNTY,     [BWPort237,BWPort4], 1, [1,1], 2>; | 
| Simon Pilgrim | b0a3be0 | 2018-05-08 12:17:55 +0000 | [diff] [blame] | 278 | defm : X86WriteRes<WriteVecMaskedStore,  [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>; | 
|  | 279 | defm : X86WriteRes<WriteVecMaskedStoreY, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>; | 
|  | 280 | defm : X86WriteRes<WriteVecMove,         [BWPort015], 1, [1], 1>; | 
| Simon Pilgrim | 22dd72b | 2018-05-11 14:30:54 +0000 | [diff] [blame] | 281 | defm : X86WriteRes<WriteVecMoveX,        [BWPort015], 1, [1], 1>; | 
|  | 282 | defm : X86WriteRes<WriteVecMoveY,        [BWPort015], 1, [1], 1>; | 
| Simon Pilgrim | b0a3be0 | 2018-05-08 12:17:55 +0000 | [diff] [blame] | 283 | defm : X86WriteRes<WriteEMMS,            [BWPort01,BWPort15,BWPort015,BWPort0156], 31, [8,1,21,1], 31>; | 
| Simon Pilgrim | fb7aa57 | 2018-03-15 14:45:30 +0000 | [diff] [blame] | 284 |  | 
| Simon Pilgrim | f7dd606 | 2018-05-03 13:27:10 +0000 | [diff] [blame] | 285 | defm : BWWriteResPair<WriteVecALU,   [BWPort15], 1, [1], 1, 5>; // Vector integer ALU op, no logicals. | 
| Simon Pilgrim | 38ac0e9 | 2018-05-10 17:06:09 +0000 | [diff] [blame] | 286 | defm : BWWriteResPair<WriteVecALUX,  [BWPort15], 1, [1], 1, 5>; // Vector integer ALU op, no logicals. | 
| Simon Pilgrim | f7dd606 | 2018-05-03 13:27:10 +0000 | [diff] [blame] | 287 | defm : BWWriteResPair<WriteVecALUY,  [BWPort15], 1, [1], 1, 6>; // Vector integer ALU op, no logicals (YMM/ZMM). | 
| Simon Pilgrim | 57f2b18 | 2018-05-01 12:39:17 +0000 | [diff] [blame] | 288 | defm : BWWriteResPair<WriteVecLogic, [BWPort015], 1, [1], 1, 5>; // Vector integer and/or/xor. | 
| Simon Pilgrim | 38ac0e9 | 2018-05-10 17:06:09 +0000 | [diff] [blame] | 289 | defm : BWWriteResPair<WriteVecLogicX,[BWPort015], 1, [1], 1, 5>; // Vector integer and/or/xor. | 
| Simon Pilgrim | 57f2b18 | 2018-05-01 12:39:17 +0000 | [diff] [blame] | 290 | defm : BWWriteResPair<WriteVecLogicY,[BWPort015], 1, [1], 1, 6>; // Vector integer and/or/xor (YMM/ZMM). | 
| Simon Pilgrim | 210286e | 2018-05-08 10:28:03 +0000 | [diff] [blame] | 291 | defm : BWWriteResPair<WriteVecTest,  [BWPort0,BWPort5], 2, [1,1], 2, 5>; // Vector integer TEST instructions. | 
|  | 292 | defm : BWWriteResPair<WriteVecTestY, [BWPort0,BWPort5], 4, [1,1], 2, 6>; // Vector integer TEST instructions (YMM/ZMM). | 
| Simon Pilgrim | 93c878c | 2018-05-03 10:31:20 +0000 | [diff] [blame] | 293 | defm : BWWriteResPair<WriteVecIMul,  [BWPort0],  5, [1], 1, 5>; // Vector integer multiply. | 
| Simon Pilgrim | d7ffbc5 | 2018-05-04 17:47:46 +0000 | [diff] [blame] | 294 | defm : BWWriteResPair<WriteVecIMulX, [BWPort0],  5, [1], 1, 5>; // Vector integer multiply. | 
| Simon Pilgrim | 93c878c | 2018-05-03 10:31:20 +0000 | [diff] [blame] | 295 | defm : BWWriteResPair<WriteVecIMulY, [BWPort0],  5, [1], 1, 6>; // Vector integer multiply. | 
|  | 296 | defm : BWWriteResPair<WritePMULLD,   [BWPort0], 10, [2], 2, 5>; // Vector PMULLD. | 
|  | 297 | defm : BWWriteResPair<WritePMULLDY,  [BWPort0], 10, [2], 2, 6>; // Vector PMULLD (YMM/ZMM). | 
| Simon Pilgrim | 819f218 | 2018-05-02 17:58:50 +0000 | [diff] [blame] | 298 | defm : BWWriteResPair<WriteShuffle,  [BWPort5], 1, [1], 1, 5>; // Vector shuffles. | 
| Simon Pilgrim | 38ac0e9 | 2018-05-10 17:06:09 +0000 | [diff] [blame] | 299 | defm : BWWriteResPair<WriteShuffleX, [BWPort5], 1, [1], 1, 5>; // Vector shuffles. | 
| Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 300 | defm : BWWriteResPair<WriteShuffleY, [BWPort5], 1, [1], 1, 6>; // Vector shuffles (YMM/ZMM). | 
| Simon Pilgrim | 819f218 | 2018-05-02 17:58:50 +0000 | [diff] [blame] | 301 | defm : BWWriteResPair<WriteVarShuffle, [BWPort5], 1, [1], 1, 5>; // Vector variable shuffles. | 
| Simon Pilgrim | 38ac0e9 | 2018-05-10 17:06:09 +0000 | [diff] [blame] | 302 | defm : BWWriteResPair<WriteVarShuffleX,[BWPort5], 1, [1], 1, 5>; // Vector variable shuffles. | 
| Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 303 | defm : BWWriteResPair<WriteVarShuffleY,[BWPort5], 1, [1], 1, 6>; // Vector variable shuffles (YMM/ZMM). | 
|  | 304 | defm : BWWriteResPair<WriteBlend,  [BWPort5], 1, [1], 1, 5>; // Vector blends. | 
|  | 305 | defm : BWWriteResPair<WriteBlendY, [BWPort5], 1, [1], 1, 6>; // Vector blends (YMM/ZMM). | 
| Simon Pilgrim | 96855ec | 2018-04-22 14:43:12 +0000 | [diff] [blame] | 306 | defm : BWWriteResPair<WriteVarBlend,  [BWPort5], 2, [2], 2, 5>; // Vector variable blends. | 
| Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 307 | defm : BWWriteResPair<WriteVarBlendY, [BWPort5], 2, [2], 2, 6>; // Vector variable blends (YMM/ZMM). | 
| Simon Pilgrim | a41ae2f | 2018-04-22 10:39:16 +0000 | [diff] [blame] | 308 | defm : BWWriteResPair<WriteMPSAD,  [BWPort0, BWPort5], 7, [1, 2], 3, 5>; // Vector MPSAD. | 
| Simon Pilgrim | 93c878c | 2018-05-03 10:31:20 +0000 | [diff] [blame] | 309 | defm : BWWriteResPair<WriteMPSADY, [BWPort0, BWPort5], 7, [1, 2], 3, 6>; // Vector MPSAD. | 
|  | 310 | defm : BWWriteResPair<WritePSADBW,   [BWPort0], 5, [1], 1, 5>; // Vector PSADBW. | 
| Simon Pilgrim | 38ac0e9 | 2018-05-10 17:06:09 +0000 | [diff] [blame] | 311 | defm : BWWriteResPair<WritePSADBWX,  [BWPort0], 5, [1], 1, 5>; // Vector PSADBW. | 
| Simon Pilgrim | 93c878c | 2018-05-03 10:31:20 +0000 | [diff] [blame] | 312 | defm : BWWriteResPair<WritePSADBWY,  [BWPort0], 5, [1], 1, 6>; // Vector PSADBW (YMM/ZMM). | 
|  | 313 | defm : BWWriteResPair<WritePHMINPOS, [BWPort0], 5>; // Vector PHMINPOS. | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 314 |  | 
| Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 315 | // Vector integer shifts. | 
|  | 316 | defm : BWWriteResPair<WriteVecShift,     [BWPort0], 1, [1], 1, 5>; | 
|  | 317 | defm : BWWriteResPair<WriteVecShiftX,    [BWPort0,BWPort5],  2, [1,1], 2, 5>; | 
|  | 318 | defm : X86WriteRes<WriteVecShiftY,       [BWPort0,BWPort5],  4, [1,1], 2>; | 
|  | 319 | defm : X86WriteRes<WriteVecShiftYLd,     [BWPort0,BWPort23], 7, [1,1], 2>; | 
|  | 320 |  | 
| Simon Pilgrim | d7ffbc5 | 2018-05-04 17:47:46 +0000 | [diff] [blame] | 321 | defm : BWWriteResPair<WriteVecShiftImm,  [BWPort0],  1, [1], 1, 5>; | 
| Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 322 | defm : BWWriteResPair<WriteVecShiftImmX, [BWPort0],  1, [1], 1, 5>; // Vector integer immediate shifts (XMM). | 
|  | 323 | defm : BWWriteResPair<WriteVecShiftImmY, [BWPort0],  1, [1], 1, 6>; // Vector integer immediate shifts (YMM/ZMM). | 
|  | 324 | defm : BWWriteResPair<WriteVarVecShift,  [BWPort0, BWPort5], 3, [2,1], 3, 5>; // Variable vector shifts. | 
|  | 325 | defm : BWWriteResPair<WriteVarVecShiftY, [BWPort0, BWPort5], 3, [2,1], 3, 6>; // Variable vector shifts (YMM/ZMM). | 
|  | 326 |  | 
| Simon Pilgrim | f7d2a93 | 2018-04-24 13:21:41 +0000 | [diff] [blame] | 327 | // Vector insert/extract operations. | 
|  | 328 | def : WriteRes<WriteVecInsert, [BWPort5]> { | 
|  | 329 | let Latency = 2; | 
|  | 330 | let NumMicroOps = 2; | 
|  | 331 | let ResourceCycles = [2]; | 
|  | 332 | } | 
|  | 333 | def : WriteRes<WriteVecInsertLd, [BWPort5,BWPort23]> { | 
|  | 334 | let Latency = 6; | 
|  | 335 | let NumMicroOps = 2; | 
|  | 336 | } | 
|  | 337 |  | 
|  | 338 | def : WriteRes<WriteVecExtract, [BWPort0,BWPort5]> { | 
|  | 339 | let Latency = 2; | 
|  | 340 | let NumMicroOps = 2; | 
|  | 341 | } | 
|  | 342 | def : WriteRes<WriteVecExtractSt, [BWPort4,BWPort5,BWPort237]> { | 
|  | 343 | let Latency = 2; | 
|  | 344 | let NumMicroOps = 3; | 
|  | 345 | } | 
|  | 346 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 347 | // Conversion between integer and float. | 
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 348 | defm : BWWriteResPair<WriteCvtSS2I,   [BWPort1], 3>; | 
|  | 349 | defm : BWWriteResPair<WriteCvtPS2I,   [BWPort1], 3>; | 
|  | 350 | defm : BWWriteResPair<WriteCvtPS2IY,  [BWPort1], 3>; | 
|  | 351 | defm : BWWriteResPair<WriteCvtSD2I,   [BWPort1], 3>; | 
|  | 352 | defm : BWWriteResPair<WriteCvtPD2I,   [BWPort1], 3>; | 
|  | 353 | defm : BWWriteResPair<WriteCvtPD2IY,  [BWPort1], 3>; | 
|  | 354 |  | 
|  | 355 | defm : BWWriteResPair<WriteCvtI2SS,   [BWPort1], 4>; | 
|  | 356 | defm : BWWriteResPair<WriteCvtI2PS,   [BWPort1], 4>; | 
|  | 357 | defm : BWWriteResPair<WriteCvtI2PSY,  [BWPort1], 4>; | 
|  | 358 | defm : BWWriteResPair<WriteCvtI2SD,   [BWPort1], 4>; | 
|  | 359 | defm : BWWriteResPair<WriteCvtI2PD,   [BWPort1], 4>; | 
|  | 360 | defm : BWWriteResPair<WriteCvtI2PDY,  [BWPort1], 4>; | 
| Simon Pilgrim | be9a206 | 2018-05-15 17:36:49 +0000 | [diff] [blame] | 361 |  | 
|  | 362 | defm : BWWriteResPair<WriteCvtSS2SD,  [BWPort1], 3>; | 
|  | 363 | defm : BWWriteResPair<WriteCvtPS2PD,  [BWPort1], 3>; | 
|  | 364 | defm : BWWriteResPair<WriteCvtPS2PDY, [BWPort1], 3>; | 
| Simon Pilgrim | be9a206 | 2018-05-15 17:36:49 +0000 | [diff] [blame] | 365 | defm : BWWriteResPair<WriteCvtSD2SS,  [BWPort1], 3>; | 
|  | 366 | defm : BWWriteResPair<WriteCvtPD2PS,  [BWPort1], 3>; | 
|  | 367 | defm : BWWriteResPair<WriteCvtPD2PSY, [BWPort1], 3>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 368 |  | 
| Simon Pilgrim | 891ebcd | 2018-05-15 14:12:32 +0000 | [diff] [blame] | 369 | defm : X86WriteRes<WriteCvtPH2PS,     [BWPort0,BWPort5], 2, [1,1], 2>; | 
|  | 370 | defm : X86WriteRes<WriteCvtPH2PSY,    [BWPort0,BWPort5], 2, [1,1], 2>; | 
|  | 371 | defm : X86WriteRes<WriteCvtPH2PSLd,  [BWPort0,BWPort23], 6, [1,1], 2>; | 
|  | 372 | defm : X86WriteRes<WriteCvtPH2PSYLd, [BWPort0,BWPort23], 6, [1,1], 2>; | 
|  | 373 |  | 
|  | 374 | defm : X86WriteRes<WriteCvtPS2PH,    [BWPort1,BWPort5], 4, [1,1], 2>; | 
|  | 375 | defm : X86WriteRes<WriteCvtPS2PHY,   [BWPort1,BWPort5], 6, [1,1], 2>; | 
|  | 376 | defm : X86WriteRes<WriteCvtPS2PHSt,  [BWPort1,BWPort4,BWPort237], 5, [1,1,1], 3>; | 
|  | 377 | defm : X86WriteRes<WriteCvtPS2PHYSt, [BWPort1,BWPort4,BWPort237], 7, [1,1,1], 3>; | 
|  | 378 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 379 | // Strings instructions. | 
| Simon Pilgrim | 53b2c33 | 2018-03-22 14:56:18 +0000 | [diff] [blame] | 380 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 381 | // Packed Compare Implicit Length Strings, Return Mask | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 382 | def : WriteRes<WritePCmpIStrM, [BWPort0]> { | 
| Simon Pilgrim | 53b2c33 | 2018-03-22 14:56:18 +0000 | [diff] [blame] | 383 | let Latency = 11; | 
|  | 384 | let NumMicroOps = 3; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 385 | let ResourceCycles = [3]; | 
|  | 386 | } | 
|  | 387 | def : WriteRes<WritePCmpIStrMLd, [BWPort0, BWPort23]> { | 
| Simon Pilgrim | 53b2c33 | 2018-03-22 14:56:18 +0000 | [diff] [blame] | 388 | let Latency = 16; | 
|  | 389 | let NumMicroOps = 4; | 
|  | 390 | let ResourceCycles = [3,1]; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 391 | } | 
| Simon Pilgrim | 53b2c33 | 2018-03-22 14:56:18 +0000 | [diff] [blame] | 392 |  | 
|  | 393 | // Packed Compare Explicit Length Strings, Return Mask | 
|  | 394 | def : WriteRes<WritePCmpEStrM, [BWPort0, BWPort5, BWPort015, BWPort0156]> { | 
|  | 395 | let Latency = 19; | 
|  | 396 | let NumMicroOps = 9; | 
|  | 397 | let ResourceCycles = [4,3,1,1]; | 
|  | 398 | } | 
|  | 399 | def : WriteRes<WritePCmpEStrMLd, [BWPort0, BWPort5, BWPort23, BWPort015, BWPort0156]> { | 
|  | 400 | let Latency = 24; | 
|  | 401 | let NumMicroOps = 10; | 
|  | 402 | let ResourceCycles = [4,3,1,1,1]; | 
|  | 403 | } | 
|  | 404 |  | 
|  | 405 | // Packed Compare Implicit Length Strings, Return Index | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 406 | def : WriteRes<WritePCmpIStrI, [BWPort0]> { | 
|  | 407 | let Latency = 11; | 
| Simon Pilgrim | 53b2c33 | 2018-03-22 14:56:18 +0000 | [diff] [blame] | 408 | let NumMicroOps = 3; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 409 | let ResourceCycles = [3]; | 
|  | 410 | } | 
|  | 411 | def : WriteRes<WritePCmpIStrILd, [BWPort0, BWPort23]> { | 
| Simon Pilgrim | 53b2c33 | 2018-03-22 14:56:18 +0000 | [diff] [blame] | 412 | let Latency = 16; | 
|  | 413 | let NumMicroOps = 4; | 
|  | 414 | let ResourceCycles = [3,1]; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 415 | } | 
| Simon Pilgrim | 53b2c33 | 2018-03-22 14:56:18 +0000 | [diff] [blame] | 416 |  | 
|  | 417 | // Packed Compare Explicit Length Strings, Return Index | 
|  | 418 | def : WriteRes<WritePCmpEStrI, [BWPort0, BWPort5, BWPort0156]> { | 
|  | 419 | let Latency = 18; | 
|  | 420 | let NumMicroOps = 8; | 
|  | 421 | let ResourceCycles = [4,3,1]; | 
|  | 422 | } | 
|  | 423 | def : WriteRes<WritePCmpEStrILd, [BWPort0, BWPort5, BWPort23, BWPort0156]> { | 
|  | 424 | let Latency = 23; | 
|  | 425 | let NumMicroOps = 9; | 
|  | 426 | let ResourceCycles = [4,3,1,1]; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 427 | } | 
|  | 428 |  | 
| Simon Pilgrim | a2f2678 | 2018-03-27 20:38:54 +0000 | [diff] [blame] | 429 | // MOVMSK Instructions. | 
| Simon Pilgrim | bf4c8c0 | 2018-05-04 14:54:33 +0000 | [diff] [blame] | 430 | def : WriteRes<WriteFMOVMSK,    [BWPort0]> { let Latency = 3; } | 
|  | 431 | def : WriteRes<WriteVecMOVMSK,  [BWPort0]> { let Latency = 3; } | 
|  | 432 | def : WriteRes<WriteVecMOVMSKY, [BWPort0]> { let Latency = 3; } | 
|  | 433 | def : WriteRes<WriteMMXMOVMSK,  [BWPort0]> { let Latency = 1; } | 
| Simon Pilgrim | a2f2678 | 2018-03-27 20:38:54 +0000 | [diff] [blame] | 434 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 435 | // AES instructions. | 
|  | 436 | def : WriteRes<WriteAESDecEnc, [BWPort5]> { // Decryption, encryption. | 
|  | 437 | let Latency = 7; | 
| Simon Pilgrim | 7684e05 | 2018-03-22 13:18:08 +0000 | [diff] [blame] | 438 | let NumMicroOps = 1; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 439 | let ResourceCycles = [1]; | 
|  | 440 | } | 
|  | 441 | def : WriteRes<WriteAESDecEncLd, [BWPort5, BWPort23]> { | 
| Simon Pilgrim | 7684e05 | 2018-03-22 13:18:08 +0000 | [diff] [blame] | 442 | let Latency = 12; | 
|  | 443 | let NumMicroOps = 2; | 
|  | 444 | let ResourceCycles = [1,1]; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 445 | } | 
| Simon Pilgrim | 7684e05 | 2018-03-22 13:18:08 +0000 | [diff] [blame] | 446 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 447 | def : WriteRes<WriteAESIMC, [BWPort5]> { // InvMixColumn. | 
|  | 448 | let Latency = 14; | 
| Simon Pilgrim | 7684e05 | 2018-03-22 13:18:08 +0000 | [diff] [blame] | 449 | let NumMicroOps = 2; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 450 | let ResourceCycles = [2]; | 
|  | 451 | } | 
|  | 452 | def : WriteRes<WriteAESIMCLd, [BWPort5, BWPort23]> { | 
| Simon Pilgrim | 7684e05 | 2018-03-22 13:18:08 +0000 | [diff] [blame] | 453 | let Latency = 19; | 
|  | 454 | let NumMicroOps = 3; | 
|  | 455 | let ResourceCycles = [2,1]; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 456 | } | 
| Simon Pilgrim | 7684e05 | 2018-03-22 13:18:08 +0000 | [diff] [blame] | 457 |  | 
|  | 458 | def : WriteRes<WriteAESKeyGen, [BWPort0, BWPort5, BWPort015]> { // Key Generation. | 
|  | 459 | let Latency = 29; | 
|  | 460 | let NumMicroOps = 11; | 
|  | 461 | let ResourceCycles = [2,7,2]; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 462 | } | 
| Simon Pilgrim | 7684e05 | 2018-03-22 13:18:08 +0000 | [diff] [blame] | 463 | def : WriteRes<WriteAESKeyGenLd, [BWPort0, BWPort5, BWPort23, BWPort015]> { | 
|  | 464 | let Latency = 33; | 
|  | 465 | let NumMicroOps = 11; | 
|  | 466 | let ResourceCycles = [2,7,1,1]; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 467 | } | 
|  | 468 |  | 
|  | 469 | // Carry-less multiplication instructions. | 
| Simon Pilgrim | 3b2ff1f | 2018-03-22 13:37:30 +0000 | [diff] [blame] | 470 | defm : BWWriteResPair<WriteCLMul,  [BWPort0], 5>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 471 |  | 
|  | 472 | // Catch-all for expensive system instructions. | 
|  | 473 | def : WriteRes<WriteSystem,     [BWPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite; | 
|  | 474 |  | 
|  | 475 | // AVX2. | 
| Simon Pilgrim | ca7981a | 2018-05-09 19:27:48 +0000 | [diff] [blame] | 476 | defm : BWWriteResPair<WriteFShuffle256, [BWPort5], 3, [1], 1, 6>; // Fp 256-bit width vector shuffles. | 
|  | 477 | defm : BWWriteResPair<WriteFVarShuffle256, [BWPort5], 3, [1], 1, 6>; // Fp 256-bit width vector variable shuffles. | 
|  | 478 | defm : BWWriteResPair<WriteShuffle256, [BWPort5], 3, [1], 1, 6>;  // 256-bit width vector shuffles. | 
|  | 479 | defm : BWWriteResPair<WriteVarShuffle256, [BWPort5], 3, [1], 1, 6>;  // 256-bit width vector variable shuffles. | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 480 |  | 
|  | 481 | // Old microcoded instructions that nobody use. | 
|  | 482 | def : WriteRes<WriteMicrocoded, [BWPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite; | 
|  | 483 |  | 
|  | 484 | // Fence instructions. | 
|  | 485 | def : WriteRes<WriteFence,  [BWPort23, BWPort4]>; | 
|  | 486 |  | 
| Craig Topper | 05242bf | 2018-04-21 18:07:36 +0000 | [diff] [blame] | 487 | // Load/store MXCSR. | 
|  | 488 | def : WriteRes<WriteLDMXCSR, [BWPort0,BWPort23,BWPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } | 
|  | 489 | def : WriteRes<WriteSTMXCSR, [BWPort4,BWPort5,BWPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } | 
|  | 490 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 491 | // Nop, not very useful expect it provides a model for nops! | 
|  | 492 | def : WriteRes<WriteNop, []>; | 
|  | 493 |  | 
|  | 494 | //////////////////////////////////////////////////////////////////////////////// | 
|  | 495 | // Horizontal add/sub  instructions. | 
|  | 496 | //////////////////////////////////////////////////////////////////////////////// | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 497 |  | 
| Simon Pilgrim | f7dd606 | 2018-05-03 13:27:10 +0000 | [diff] [blame] | 498 | defm : BWWriteResPair<WriteFHAdd,   [BWPort1,BWPort5], 5, [1,2], 3, 5>; | 
| Simon Pilgrim | c3c767b | 2018-04-27 16:11:57 +0000 | [diff] [blame] | 499 | defm : BWWriteResPair<WriteFHAddY,  [BWPort1,BWPort5], 5, [1,2], 3, 6>; | 
| Simon Pilgrim | f7dd606 | 2018-05-03 13:27:10 +0000 | [diff] [blame] | 500 | defm : BWWriteResPair<WritePHAdd,  [BWPort5,BWPort15], 3, [2,1], 3, 5>; | 
| Simon Pilgrim | 38ac0e9 | 2018-05-10 17:06:09 +0000 | [diff] [blame] | 501 | defm : BWWriteResPair<WritePHAddX, [BWPort5,BWPort15], 3, [2,1], 3, 5>; | 
| Simon Pilgrim | f7dd606 | 2018-05-03 13:27:10 +0000 | [diff] [blame] | 502 | defm : BWWriteResPair<WritePHAddY, [BWPort5,BWPort15], 3, [2,1], 3, 6>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 503 |  | 
|  | 504 | // Remaining instrs. | 
|  | 505 |  | 
|  | 506 | def BWWriteResGroup1 : SchedWriteRes<[BWPort0]> { | 
|  | 507 | let Latency = 1; | 
|  | 508 | let NumMicroOps = 1; | 
|  | 509 | let ResourceCycles = [1]; | 
|  | 510 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 511 | def: InstRW<[BWWriteResGroup1], (instregex "MMX_MOVD64from64rr", | 
|  | 512 | "MMX_MOVD64grr", | 
| Simon Pilgrim | c21deec | 2018-03-24 19:37:28 +0000 | [diff] [blame] | 513 | "(V?)MOVPDI2DIrr", | 
|  | 514 | "(V?)MOVPQIto64rr", | 
| Simon Pilgrim | c21deec | 2018-03-24 19:37:28 +0000 | [diff] [blame] | 515 | "VPSLLVQ(Y?)rr", | 
| Simon Pilgrim | 210286e | 2018-05-08 10:28:03 +0000 | [diff] [blame] | 516 | "VPSRLVQ(Y?)rr")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 517 |  | 
|  | 518 | def BWWriteResGroup2 : SchedWriteRes<[BWPort1]> { | 
|  | 519 | let Latency = 1; | 
|  | 520 | let NumMicroOps = 1; | 
|  | 521 | let ResourceCycles = [1]; | 
|  | 522 | } | 
| Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 523 | def: InstRW<[BWWriteResGroup2], (instregex "COM(P?)_FST0r", | 
|  | 524 | "UCOM_F(P?)r")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 525 |  | 
|  | 526 | def BWWriteResGroup3 : SchedWriteRes<[BWPort5]> { | 
|  | 527 | let Latency = 1; | 
|  | 528 | let NumMicroOps = 1; | 
|  | 529 | let ResourceCycles = [1]; | 
|  | 530 | } | 
| Simon Pilgrim | c21deec | 2018-03-24 19:37:28 +0000 | [diff] [blame] | 531 | def: InstRW<[BWWriteResGroup3], (instregex "MMX_MOVD64rr", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 532 | "MMX_MOVD64to64rr", | 
|  | 533 | "MMX_MOVQ2DQrr", | 
| Simon Pilgrim | c21deec | 2018-03-24 19:37:28 +0000 | [diff] [blame] | 534 | "(V?)MOV64toPQIrr", | 
| Simon Pilgrim | fc0c26f | 2018-05-01 11:05:42 +0000 | [diff] [blame] | 535 | "(V?)MOVDI2PDIrr")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 536 |  | 
|  | 537 | def BWWriteResGroup4 : SchedWriteRes<[BWPort6]> { | 
|  | 538 | let Latency = 1; | 
|  | 539 | let NumMicroOps = 1; | 
|  | 540 | let ResourceCycles = [1]; | 
|  | 541 | } | 
|  | 542 | def: InstRW<[BWWriteResGroup4], (instregex "JMP(16|32|64)r")>; | 
|  | 543 |  | 
|  | 544 | def BWWriteResGroup5 : SchedWriteRes<[BWPort01]> { | 
|  | 545 | let Latency = 1; | 
|  | 546 | let NumMicroOps = 1; | 
|  | 547 | let ResourceCycles = [1]; | 
|  | 548 | } | 
| Simon Pilgrim | 8cd01aa | 2018-04-23 16:10:50 +0000 | [diff] [blame] | 549 | def: InstRW<[BWWriteResGroup5], (instrs FINCSTP, FNOP)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 550 |  | 
|  | 551 | def BWWriteResGroup6 : SchedWriteRes<[BWPort06]> { | 
|  | 552 | let Latency = 1; | 
|  | 553 | let NumMicroOps = 1; | 
|  | 554 | let ResourceCycles = [1]; | 
|  | 555 | } | 
| Craig Topper | fbe3132 | 2018-04-05 21:56:19 +0000 | [diff] [blame] | 556 | def: InstRW<[BWWriteResGroup6], (instrs CDQ, CQO)>; | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 557 | def: InstRW<[BWWriteResGroup6], (instregex "BT(16|32|64)ri8", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 558 | "BT(16|32|64)rr", | 
|  | 559 | "BTC(16|32|64)ri8", | 
|  | 560 | "BTC(16|32|64)rr", | 
|  | 561 | "BTR(16|32|64)ri8", | 
|  | 562 | "BTR(16|32|64)rr", | 
|  | 563 | "BTS(16|32|64)ri8", | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 564 | "BTS(16|32|64)rr")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 565 |  | 
|  | 566 | def BWWriteResGroup7 : SchedWriteRes<[BWPort15]> { | 
|  | 567 | let Latency = 1; | 
|  | 568 | let NumMicroOps = 1; | 
|  | 569 | let ResourceCycles = [1]; | 
|  | 570 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 571 | def: InstRW<[BWWriteResGroup7], (instregex "ANDN(32|64)rr", | 
|  | 572 | "BLSI(32|64)rr", | 
|  | 573 | "BLSMSK(32|64)rr", | 
| Simon Pilgrim | ed09ebb | 2018-04-23 21:04:23 +0000 | [diff] [blame] | 574 | "BLSR(32|64)rr")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 575 |  | 
|  | 576 | def BWWriteResGroup8 : SchedWriteRes<[BWPort015]> { | 
|  | 577 | let Latency = 1; | 
|  | 578 | let NumMicroOps = 1; | 
|  | 579 | let ResourceCycles = [1]; | 
|  | 580 | } | 
| Simon Pilgrim | c21deec | 2018-03-24 19:37:28 +0000 | [diff] [blame] | 581 | def: InstRW<[BWWriteResGroup8], (instregex "MMX_MOVQ64rr", | 
| Simon Pilgrim | d14d2e7 | 2018-04-20 21:16:05 +0000 | [diff] [blame] | 582 | "VPBLENDD(Y?)rri")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 583 |  | 
|  | 584 | def BWWriteResGroup9 : SchedWriteRes<[BWPort0156]> { | 
|  | 585 | let Latency = 1; | 
|  | 586 | let NumMicroOps = 1; | 
|  | 587 | let ResourceCycles = [1]; | 
|  | 588 | } | 
| Simon Pilgrim | d5ada49 | 2018-04-29 15:33:15 +0000 | [diff] [blame] | 589 | def: InstRW<[BWWriteResGroup9], (instrs LAHF, SAHF)>; // TODO: This doesnt match Agner's data | 
|  | 590 | def: InstRW<[BWWriteResGroup9], (instregex "NOOP", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 591 | "SGDT64m", | 
|  | 592 | "SIDT64m", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 593 | "SMSW16m", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 594 | "STRm", | 
| Craig Topper | b5f2659 | 2018-04-19 18:00:17 +0000 | [diff] [blame] | 595 | "SYSCALL")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 596 |  | 
|  | 597 | def BWWriteResGroup10 : SchedWriteRes<[BWPort4,BWPort237]> { | 
|  | 598 | let Latency = 1; | 
|  | 599 | let NumMicroOps = 2; | 
|  | 600 | let ResourceCycles = [1,1]; | 
|  | 601 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 602 | def: InstRW<[BWWriteResGroup10], (instregex "FBSTPm", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 603 | "MMX_MOVD64mr", | 
| Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 604 | "ST_FP(32|64|80)m", | 
| Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 605 | "(V?)MOV(H|L)(PD|PS)mr", | 
| Simon Pilgrim | c21deec | 2018-03-24 19:37:28 +0000 | [diff] [blame] | 606 | "(V?)MOVPDI2DImr", | 
|  | 607 | "(V?)MOVPQI2QImr", | 
|  | 608 | "(V?)MOVPQIto64mr", | 
| Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 609 | "(V?)MOV(SD|SS)mr")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 610 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 611 | def BWWriteResGroup12 : SchedWriteRes<[BWPort01]> { | 
|  | 612 | let Latency = 2; | 
|  | 613 | let NumMicroOps = 2; | 
|  | 614 | let ResourceCycles = [2]; | 
|  | 615 | } | 
| Simon Pilgrim | 8cd01aa | 2018-04-23 16:10:50 +0000 | [diff] [blame] | 616 | def: InstRW<[BWWriteResGroup12], (instrs FDECSTP)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 617 |  | 
|  | 618 | def BWWriteResGroup13 : SchedWriteRes<[BWPort06]> { | 
|  | 619 | let Latency = 2; | 
|  | 620 | let NumMicroOps = 2; | 
|  | 621 | let ResourceCycles = [2]; | 
|  | 622 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 623 | def: InstRW<[BWWriteResGroup13], (instregex "ROL(8|16|32|64)r1", | 
|  | 624 | "ROL(8|16|32|64)ri", | 
|  | 625 | "ROR(8|16|32|64)r1", | 
|  | 626 | "ROR(8|16|32|64)ri")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 627 |  | 
|  | 628 | def BWWriteResGroup14 : SchedWriteRes<[BWPort0156]> { | 
|  | 629 | let Latency = 2; | 
|  | 630 | let NumMicroOps = 2; | 
|  | 631 | let ResourceCycles = [2]; | 
|  | 632 | } | 
| Simon Pilgrim | aef5ca7 | 2018-04-27 13:32:42 +0000 | [diff] [blame] | 633 | def: InstRW<[BWWriteResGroup14], (instrs LFENCE, | 
|  | 634 | MFENCE, | 
|  | 635 | WAIT, | 
|  | 636 | XGETBV)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 637 |  | 
|  | 638 | def BWWriteResGroup15 : SchedWriteRes<[BWPort0,BWPort5]> { | 
|  | 639 | let Latency = 2; | 
|  | 640 | let NumMicroOps = 2; | 
|  | 641 | let ResourceCycles = [1,1]; | 
|  | 642 | } | 
| Simon Pilgrim | 891ebcd | 2018-05-15 14:12:32 +0000 | [diff] [blame] | 643 | def: InstRW<[BWWriteResGroup15], (instregex "(V?)CVTPS2PDrr", | 
| Simon Pilgrim | 210286e | 2018-05-08 10:28:03 +0000 | [diff] [blame] | 644 | "(V?)CVTSS2SDrr")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 645 |  | 
|  | 646 | def BWWriteResGroup16 : SchedWriteRes<[BWPort6,BWPort0156]> { | 
|  | 647 | let Latency = 2; | 
|  | 648 | let NumMicroOps = 2; | 
|  | 649 | let ResourceCycles = [1,1]; | 
|  | 650 | } | 
|  | 651 | def: InstRW<[BWWriteResGroup16], (instregex "CLFLUSH")>; | 
|  | 652 |  | 
|  | 653 | def BWWriteResGroup17 : SchedWriteRes<[BWPort01,BWPort015]> { | 
|  | 654 | let Latency = 2; | 
|  | 655 | let NumMicroOps = 2; | 
|  | 656 | let ResourceCycles = [1,1]; | 
|  | 657 | } | 
|  | 658 | def: InstRW<[BWWriteResGroup17], (instregex "MMX_MOVDQ2Qrr")>; | 
|  | 659 |  | 
|  | 660 | def BWWriteResGroup18 : SchedWriteRes<[BWPort237,BWPort0156]> { | 
|  | 661 | let Latency = 2; | 
|  | 662 | let NumMicroOps = 2; | 
|  | 663 | let ResourceCycles = [1,1]; | 
|  | 664 | } | 
| Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 665 | def: InstRW<[BWWriteResGroup18], (instrs SFENCE)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 666 |  | 
|  | 667 | def BWWriteResGroup19 : SchedWriteRes<[BWPort06,BWPort15]> { | 
|  | 668 | let Latency = 2; | 
|  | 669 | let NumMicroOps = 2; | 
|  | 670 | let ResourceCycles = [1,1]; | 
|  | 671 | } | 
| Craig Topper | 498875f | 2018-04-04 17:54:19 +0000 | [diff] [blame] | 672 | def: InstRW<[BWWriteResGroup19], (instrs BSWAP64r)>; | 
|  | 673 |  | 
|  | 674 | def BWWriteResGroup19_1 : SchedWriteRes<[BWPort15]> { | 
|  | 675 | let Latency = 1; | 
|  | 676 | let NumMicroOps = 1; | 
|  | 677 | let ResourceCycles = [1]; | 
|  | 678 | } | 
|  | 679 | def: InstRW<[BWWriteResGroup19_1], (instrs BSWAP32r)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 680 |  | 
|  | 681 | def BWWriteResGroup20 : SchedWriteRes<[BWPort06,BWPort0156]> { | 
|  | 682 | let Latency = 2; | 
|  | 683 | let NumMicroOps = 2; | 
|  | 684 | let ResourceCycles = [1,1]; | 
|  | 685 | } | 
| Craig Topper | 2d451e7 | 2018-03-18 08:38:06 +0000 | [diff] [blame] | 686 | def: InstRW<[BWWriteResGroup20], (instrs CWD)>; | 
| Craig Topper | b4c7873 | 2018-03-19 19:00:32 +0000 | [diff] [blame] | 687 | def: InstRW<[BWWriteResGroup20], (instrs JCXZ, JECXZ, JRCXZ)>; | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 688 | def: InstRW<[BWWriteResGroup20], (instregex "ADC8i8", | 
|  | 689 | "ADC8ri", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 690 | "SBB8i8", | 
|  | 691 | "SBB8ri", | 
|  | 692 | "SET(A|BE)r")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 693 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 694 | def BWWriteResGroup22 : SchedWriteRes<[BWPort4,BWPort6,BWPort237]> { | 
|  | 695 | let Latency = 2; | 
|  | 696 | let NumMicroOps = 3; | 
|  | 697 | let ResourceCycles = [1,1,1]; | 
|  | 698 | } | 
| Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 699 | def: InstRW<[BWWriteResGroup22], (instrs FNSTCW16m)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 700 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 701 | def BWWriteResGroup24 : SchedWriteRes<[BWPort4,BWPort237,BWPort15]> { | 
|  | 702 | let Latency = 2; | 
|  | 703 | let NumMicroOps = 3; | 
|  | 704 | let ResourceCycles = [1,1,1]; | 
|  | 705 | } | 
|  | 706 | def: InstRW<[BWWriteResGroup24], (instregex "MOVBE(16|32|64)mr")>; | 
|  | 707 |  | 
|  | 708 | def BWWriteResGroup25 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> { | 
|  | 709 | let Latency = 2; | 
|  | 710 | let NumMicroOps = 3; | 
|  | 711 | let ResourceCycles = [1,1,1]; | 
|  | 712 | } | 
| Simon Pilgrim | aef5ca7 | 2018-04-27 13:32:42 +0000 | [diff] [blame] | 713 | def: InstRW<[BWWriteResGroup25], (instrs PUSH16r, PUSH32r, PUSH64r, | 
|  | 714 | STOSB, STOSL, STOSQ, STOSW)>; | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 715 | def: InstRW<[BWWriteResGroup25], (instregex "PUSH(16|32|64)rmr", | 
| Simon Pilgrim | aef5ca7 | 2018-04-27 13:32:42 +0000 | [diff] [blame] | 716 | "PUSH64i8")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 717 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 718 | def BWWriteResGroup27 : SchedWriteRes<[BWPort1]> { | 
|  | 719 | let Latency = 3; | 
|  | 720 | let NumMicroOps = 1; | 
|  | 721 | let ResourceCycles = [1]; | 
|  | 722 | } | 
| Simon Pilgrim | c0f654f | 2018-04-21 11:25:02 +0000 | [diff] [blame] | 723 | def: InstRW<[BWWriteResGroup27], (instregex "MMX_CVTPI2PSirr", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 724 | "PDEP(32|64)rr", | 
|  | 725 | "PEXT(32|64)rr", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 726 | "SHLD(16|32|64)rri8", | 
|  | 727 | "SHRD(16|32|64)rri8", | 
| Simon Pilgrim | 920802c | 2018-04-21 21:16:44 +0000 | [diff] [blame] | 728 | "(V?)CVTDQ2PS(Y?)rr")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 729 |  | 
|  | 730 | def BWWriteResGroup27_16 : SchedWriteRes<[BWPort1, BWPort0156]> { | 
| Craig Topper | f846e2d | 2018-04-19 05:34:05 +0000 | [diff] [blame] | 731 | let Latency = 4; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 732 | let NumMicroOps = 2; | 
|  | 733 | let ResourceCycles = [1,1]; | 
|  | 734 | } | 
| Clement Courbet | 327fac4 | 2018-03-07 08:14:02 +0000 | [diff] [blame] | 735 | def: InstRW<[BWWriteResGroup27_16], (instrs IMUL16rri, IMUL16rri8)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 736 |  | 
|  | 737 | def BWWriteResGroup28 : SchedWriteRes<[BWPort5]> { | 
|  | 738 | let Latency = 3; | 
|  | 739 | let NumMicroOps = 1; | 
|  | 740 | let ResourceCycles = [1]; | 
|  | 741 | } | 
| Simon Pilgrim | 825ead9 | 2018-04-21 20:45:12 +0000 | [diff] [blame] | 742 | def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTBrr", | 
| Simon Pilgrim | e480ed0 | 2018-05-07 18:25:19 +0000 | [diff] [blame] | 743 | "VPBROADCASTWrr")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 744 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 745 | def BWWriteResGroup30 : SchedWriteRes<[BWPort0156]> { | 
| Craig Topper | b5f2659 | 2018-04-19 18:00:17 +0000 | [diff] [blame] | 746 | let Latency = 2; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 747 | let NumMicroOps = 3; | 
|  | 748 | let ResourceCycles = [3]; | 
|  | 749 | } | 
| Craig Topper | b5f2659 | 2018-04-19 18:00:17 +0000 | [diff] [blame] | 750 | def: InstRW<[BWWriteResGroup30], (instrs XADD8rr, XADD16rr, XADD32rr, XADD64rr, | 
|  | 751 | XCHG8rr, XCHG16rr, XCHG32rr, XCHG64rr, | 
|  | 752 | XCHG16ar, XCHG32ar, XCHG64ar)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 753 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 754 | def BWWriteResGroup33 : SchedWriteRes<[BWPort5,BWPort0156]> { | 
|  | 755 | let Latency = 3; | 
|  | 756 | let NumMicroOps = 3; | 
|  | 757 | let ResourceCycles = [2,1]; | 
|  | 758 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 759 | def: InstRW<[BWWriteResGroup33], (instregex "MMX_PACKSSDWirr", | 
|  | 760 | "MMX_PACKSSWBirr", | 
|  | 761 | "MMX_PACKUSWBirr")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 762 |  | 
|  | 763 | def BWWriteResGroup34 : SchedWriteRes<[BWPort6,BWPort0156]> { | 
|  | 764 | let Latency = 3; | 
|  | 765 | let NumMicroOps = 3; | 
|  | 766 | let ResourceCycles = [1,2]; | 
|  | 767 | } | 
|  | 768 | def: InstRW<[BWWriteResGroup34], (instregex "CLD")>; | 
|  | 769 |  | 
|  | 770 | def BWWriteResGroup35 : SchedWriteRes<[BWPort06,BWPort0156]> { | 
|  | 771 | let Latency = 3; | 
|  | 772 | let NumMicroOps = 3; | 
|  | 773 | let ResourceCycles = [1,2]; | 
|  | 774 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 775 | def: InstRW<[BWWriteResGroup35], (instregex "RCL(8|16|32|64)r1", | 
|  | 776 | "RCL(8|16|32|64)ri", | 
|  | 777 | "RCR(8|16|32|64)r1", | 
|  | 778 | "RCR(8|16|32|64)ri")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 779 |  | 
|  | 780 | def BWWriteResGroup36 : SchedWriteRes<[BWPort06,BWPort0156]> { | 
|  | 781 | let Latency = 3; | 
|  | 782 | let NumMicroOps = 3; | 
|  | 783 | let ResourceCycles = [2,1]; | 
|  | 784 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 785 | def: InstRW<[BWWriteResGroup36], (instregex "ROL(8|16|32|64)rCL", | 
|  | 786 | "ROR(8|16|32|64)rCL", | 
|  | 787 | "SAR(8|16|32|64)rCL", | 
|  | 788 | "SHL(8|16|32|64)rCL", | 
|  | 789 | "SHR(8|16|32|64)rCL")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 790 |  | 
|  | 791 | def BWWriteResGroup37 : SchedWriteRes<[BWPort4,BWPort6,BWPort237,BWPort0156]> { | 
|  | 792 | let Latency = 3; | 
|  | 793 | let NumMicroOps = 4; | 
|  | 794 | let ResourceCycles = [1,1,1,1]; | 
|  | 795 | } | 
|  | 796 | def: InstRW<[BWWriteResGroup37], (instregex "CALL(16|32|64)r")>; | 
|  | 797 |  | 
|  | 798 | def BWWriteResGroup38 : SchedWriteRes<[BWPort4,BWPort237,BWPort06,BWPort0156]> { | 
|  | 799 | let Latency = 3; | 
|  | 800 | let NumMicroOps = 4; | 
|  | 801 | let ResourceCycles = [1,1,1,1]; | 
|  | 802 | } | 
| Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 803 | def: InstRW<[BWWriteResGroup38], (instrs CALL64pcrel32)>; | 
|  | 804 | def: InstRW<[BWWriteResGroup38], (instregex "SET(A|BE)m")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 805 |  | 
|  | 806 | def BWWriteResGroup39 : SchedWriteRes<[BWPort0,BWPort1]> { | 
|  | 807 | let Latency = 4; | 
|  | 808 | let NumMicroOps = 2; | 
|  | 809 | let ResourceCycles = [1,1]; | 
|  | 810 | } | 
| Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 811 | def: InstRW<[BWWriteResGroup39], (instregex "(V?)CVT(T?)SD2SI64rr", | 
|  | 812 | "(V?)CVT(T?)SD2SIrr", | 
|  | 813 | "(V?)CVT(T?)SS2SI64rr", | 
|  | 814 | "(V?)CVT(T?)SS2SIrr")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 815 |  | 
|  | 816 | def BWWriteResGroup40 : SchedWriteRes<[BWPort0,BWPort5]> { | 
|  | 817 | let Latency = 4; | 
|  | 818 | let NumMicroOps = 2; | 
|  | 819 | let ResourceCycles = [1,1]; | 
|  | 820 | } | 
| Simon Pilgrim | 210286e | 2018-05-08 10:28:03 +0000 | [diff] [blame] | 821 | def: InstRW<[BWWriteResGroup40], (instregex "VCVTPS2PDYrr")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 822 |  | 
|  | 823 | def BWWriteResGroup41 : SchedWriteRes<[BWPort0,BWPort0156]> { | 
|  | 824 | let Latency = 4; | 
|  | 825 | let NumMicroOps = 2; | 
|  | 826 | let ResourceCycles = [1,1]; | 
|  | 827 | } | 
| Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 828 | def: InstRW<[BWWriteResGroup41], (instrs FNSTSW16r)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 829 |  | 
|  | 830 | def BWWriteResGroup42 : SchedWriteRes<[BWPort1,BWPort5]> { | 
|  | 831 | let Latency = 4; | 
|  | 832 | let NumMicroOps = 2; | 
|  | 833 | let ResourceCycles = [1,1]; | 
|  | 834 | } | 
| Craig Topper | 4a3be6e | 2018-03-22 19:22:51 +0000 | [diff] [blame] | 835 | def: InstRW<[BWWriteResGroup42], (instrs IMUL64r, MUL64r, MULX64rr)>; | 
| Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 836 | def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTPI2PDirr", | 
|  | 837 | "MMX_CVT(T?)PD2PIirr", | 
|  | 838 | "MMX_CVT(T?)PS2PIirr", | 
| Simon Pilgrim | c21deec | 2018-03-24 19:37:28 +0000 | [diff] [blame] | 839 | "(V?)CVTDQ2PDrr", | 
| Simon Pilgrim | c21deec | 2018-03-24 19:37:28 +0000 | [diff] [blame] | 840 | "(V?)CVTPD2PSrr", | 
| Simon Pilgrim | c21deec | 2018-03-24 19:37:28 +0000 | [diff] [blame] | 841 | "(V?)CVTSD2SSrr", | 
|  | 842 | "(V?)CVTSI642SDrr", | 
|  | 843 | "(V?)CVTSI2SDrr", | 
|  | 844 | "(V?)CVTSI2SSrr", | 
| Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 845 | "(V?)CVT(T?)PD2DQrr")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 846 |  | 
|  | 847 | def BWWriteResGroup42_16 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> { | 
|  | 848 | let Latency = 4; | 
|  | 849 | let NumMicroOps = 4; | 
| Craig Topper | f846e2d | 2018-04-19 05:34:05 +0000 | [diff] [blame] | 850 | let ResourceCycles = [1,1,2]; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 851 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 852 | def: InstRW<[BWWriteResGroup42_16], (instrs IMUL16r, MUL16r)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 853 |  | 
|  | 854 | def BWWriteResGroup43 : SchedWriteRes<[BWPort0,BWPort4,BWPort237]> { | 
|  | 855 | let Latency = 4; | 
|  | 856 | let NumMicroOps = 3; | 
|  | 857 | let ResourceCycles = [1,1,1]; | 
|  | 858 | } | 
| Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 859 | def: InstRW<[BWWriteResGroup43], (instrs FNSTSWm)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 860 |  | 
|  | 861 | def BWWriteResGroup44 : SchedWriteRes<[BWPort1,BWPort4,BWPort237]> { | 
|  | 862 | let Latency = 4; | 
|  | 863 | let NumMicroOps = 3; | 
|  | 864 | let ResourceCycles = [1,1,1]; | 
|  | 865 | } | 
| Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 866 | def: InstRW<[BWWriteResGroup44], (instregex "IST(T?)_FP(16|32|64)m", | 
|  | 867 | "IST_F(16|32)m")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 868 |  | 
|  | 869 | def BWWriteResGroup45 : SchedWriteRes<[BWPort0156]> { | 
|  | 870 | let Latency = 4; | 
|  | 871 | let NumMicroOps = 4; | 
|  | 872 | let ResourceCycles = [4]; | 
|  | 873 | } | 
| Simon Pilgrim | 8cd01aa | 2018-04-23 16:10:50 +0000 | [diff] [blame] | 874 | def: InstRW<[BWWriteResGroup45], (instrs FNCLEX)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 875 |  | 
|  | 876 | def BWWriteResGroup46 : SchedWriteRes<[BWPort015,BWPort0156]> { | 
|  | 877 | let Latency = 4; | 
|  | 878 | let NumMicroOps = 4; | 
|  | 879 | let ResourceCycles = [1,3]; | 
|  | 880 | } | 
| Simon Pilgrim | aef5ca7 | 2018-04-27 13:32:42 +0000 | [diff] [blame] | 881 | def: InstRW<[BWWriteResGroup46], (instrs VZEROUPPER)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 882 |  | 
|  | 883 | def BWWriteResGroup47 : SchedWriteRes<[BWPort0]> { | 
|  | 884 | let Latency = 5; | 
|  | 885 | let NumMicroOps = 1; | 
|  | 886 | let ResourceCycles = [1]; | 
|  | 887 | } | 
| Simon Pilgrim | a53d330 | 2018-05-02 16:16:24 +0000 | [diff] [blame] | 888 | def: InstRW<[BWWriteResGroup47], (instregex "(V?)PCMPGTQ(Y?)rr", | 
| Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 889 | "MUL_(FPrST0|FST0r|FrST0)")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 890 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 891 | def BWWriteResGroup49 : SchedWriteRes<[BWPort23]> { | 
|  | 892 | let Latency = 5; | 
|  | 893 | let NumMicroOps = 1; | 
|  | 894 | let ResourceCycles = [1]; | 
|  | 895 | } | 
| Simon Pilgrim | 02fc375 | 2018-04-21 12:15:42 +0000 | [diff] [blame] | 896 | def: InstRW<[BWWriteResGroup49], (instregex "MOVSX(16|32|64)rm16", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 897 | "MOVSX(16|32|64)rm32", | 
|  | 898 | "MOVSX(16|32|64)rm8", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 899 | "MOVZX(16|32|64)rm16", | 
|  | 900 | "MOVZX(16|32|64)rm8", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 901 | "VBROADCASTSSrm", | 
| Simon Pilgrim | c21deec | 2018-03-24 19:37:28 +0000 | [diff] [blame] | 902 | "(V?)MOVDDUPrm", | 
| Simon Pilgrim | c21deec | 2018-03-24 19:37:28 +0000 | [diff] [blame] | 903 | "(V?)MOVSHDUPrm", | 
|  | 904 | "(V?)MOVSLDUPrm", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 905 | "VPBROADCASTDrm", | 
|  | 906 | "VPBROADCASTQrm")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 907 |  | 
|  | 908 | def BWWriteResGroup50 : SchedWriteRes<[BWPort1,BWPort5]> { | 
|  | 909 | let Latency = 5; | 
|  | 910 | let NumMicroOps = 3; | 
|  | 911 | let ResourceCycles = [1,2]; | 
|  | 912 | } | 
| Simon Pilgrim | ef8d3ae | 2018-04-22 15:25:59 +0000 | [diff] [blame] | 913 | def: InstRW<[BWWriteResGroup50], (instregex "(V?)CVTSI642SSrr")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 914 |  | 
|  | 915 | def BWWriteResGroup51 : SchedWriteRes<[BWPort1,BWPort6,BWPort06]> { | 
|  | 916 | let Latency = 5; | 
|  | 917 | let NumMicroOps = 3; | 
|  | 918 | let ResourceCycles = [1,1,1]; | 
|  | 919 | } | 
|  | 920 | def: InstRW<[BWWriteResGroup51], (instregex "STR(16|32|64)r")>; | 
|  | 921 |  | 
|  | 922 | def BWWriteResGroup52 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> { | 
| Craig Topper | 4a3be6e | 2018-03-22 19:22:51 +0000 | [diff] [blame] | 923 | let Latency = 4; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 924 | let NumMicroOps = 3; | 
|  | 925 | let ResourceCycles = [1,1,1]; | 
|  | 926 | } | 
| Craig Topper | 4a3be6e | 2018-03-22 19:22:51 +0000 | [diff] [blame] | 927 | def: InstRW<[BWWriteResGroup52], (instrs IMUL32r, MUL32r, MULX32rr)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 928 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 929 | def BWWriteResGroup54 : SchedWriteRes<[BWPort6,BWPort0156]> { | 
|  | 930 | let Latency = 5; | 
|  | 931 | let NumMicroOps = 5; | 
|  | 932 | let ResourceCycles = [1,4]; | 
|  | 933 | } | 
| Simon Pilgrim | d5ada49 | 2018-04-29 15:33:15 +0000 | [diff] [blame] | 934 | def: InstRW<[BWWriteResGroup54], (instrs PAUSE)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 935 |  | 
|  | 936 | def BWWriteResGroup55 : SchedWriteRes<[BWPort06,BWPort0156]> { | 
|  | 937 | let Latency = 5; | 
|  | 938 | let NumMicroOps = 5; | 
|  | 939 | let ResourceCycles = [1,4]; | 
|  | 940 | } | 
| Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 941 | def: InstRW<[BWWriteResGroup55], (instrs XSETBV)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 942 |  | 
|  | 943 | def BWWriteResGroup56 : SchedWriteRes<[BWPort06,BWPort0156]> { | 
|  | 944 | let Latency = 5; | 
|  | 945 | let NumMicroOps = 5; | 
|  | 946 | let ResourceCycles = [2,3]; | 
|  | 947 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 948 | def: InstRW<[BWWriteResGroup56], (instregex "CMPXCHG(8|16|32|64)rr")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 949 |  | 
|  | 950 | def BWWriteResGroup57 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> { | 
|  | 951 | let Latency = 5; | 
|  | 952 | let NumMicroOps = 6; | 
|  | 953 | let ResourceCycles = [1,1,4]; | 
|  | 954 | } | 
| Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 955 | def: InstRW<[BWWriteResGroup57], (instregex "PUSHF(16|64)")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 956 |  | 
|  | 957 | def BWWriteResGroup58 : SchedWriteRes<[BWPort23]> { | 
|  | 958 | let Latency = 6; | 
|  | 959 | let NumMicroOps = 1; | 
|  | 960 | let ResourceCycles = [1]; | 
|  | 961 | } | 
| Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 962 | def: InstRW<[BWWriteResGroup58], (instregex "LD_F(32|64|80)m", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 963 | "VBROADCASTF128", | 
|  | 964 | "VBROADCASTI128", | 
|  | 965 | "VBROADCASTSDYrm", | 
|  | 966 | "VBROADCASTSSYrm", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 967 | "VMOVDDUPYrm", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 968 | "VMOVSHDUPYrm", | 
|  | 969 | "VMOVSLDUPYrm", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 970 | "VPBROADCASTDYrm", | 
| Simon Pilgrim | be51b20 | 2018-05-04 12:59:24 +0000 | [diff] [blame] | 971 | "VPBROADCASTQYrm")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 972 |  | 
|  | 973 | def BWWriteResGroup59 : SchedWriteRes<[BWPort0,BWPort23]> { | 
|  | 974 | let Latency = 6; | 
|  | 975 | let NumMicroOps = 2; | 
|  | 976 | let ResourceCycles = [1,1]; | 
|  | 977 | } | 
| Simon Pilgrim | 891ebcd | 2018-05-15 14:12:32 +0000 | [diff] [blame] | 978 | def: InstRW<[BWWriteResGroup59], (instregex "(V?)CVTPS2PDrm", | 
| Simon Pilgrim | c21deec | 2018-03-24 19:37:28 +0000 | [diff] [blame] | 979 | "(V?)CVTSS2SDrm", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 980 | "VPSLLVQrm", | 
| Simon Pilgrim | 210286e | 2018-05-08 10:28:03 +0000 | [diff] [blame] | 981 | "VPSRLVQrm")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 982 |  | 
|  | 983 | def BWWriteResGroup60 : SchedWriteRes<[BWPort1,BWPort5]> { | 
|  | 984 | let Latency = 6; | 
|  | 985 | let NumMicroOps = 2; | 
|  | 986 | let ResourceCycles = [1,1]; | 
|  | 987 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 988 | def: InstRW<[BWWriteResGroup60], (instregex "VCVTDQ2PDYrr", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 989 | "VCVTPD2PSYrr", | 
| Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 990 | "VCVT(T?)PD2DQYrr")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 991 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 992 | def BWWriteResGroup62 : SchedWriteRes<[BWPort6,BWPort23]> { | 
|  | 993 | let Latency = 6; | 
|  | 994 | let NumMicroOps = 2; | 
|  | 995 | let ResourceCycles = [1,1]; | 
|  | 996 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 997 | def: InstRW<[BWWriteResGroup62], (instregex "FARJMP64", | 
|  | 998 | "JMP(16|32|64)m")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 999 |  | 
|  | 1000 | def BWWriteResGroup63 : SchedWriteRes<[BWPort23,BWPort06]> { | 
|  | 1001 | let Latency = 6; | 
|  | 1002 | let NumMicroOps = 2; | 
|  | 1003 | let ResourceCycles = [1,1]; | 
|  | 1004 | } | 
| Craig Topper | dfccafe | 2018-04-18 06:41:25 +0000 | [diff] [blame] | 1005 | def: InstRW<[BWWriteResGroup63], (instregex "BT(16|32|64)mi8")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1006 |  | 
|  | 1007 | def BWWriteResGroup64 : SchedWriteRes<[BWPort23,BWPort15]> { | 
|  | 1008 | let Latency = 6; | 
|  | 1009 | let NumMicroOps = 2; | 
|  | 1010 | let ResourceCycles = [1,1]; | 
|  | 1011 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 1012 | def: InstRW<[BWWriteResGroup64], (instregex "ANDN(32|64)rm", | 
|  | 1013 | "BLSI(32|64)rm", | 
|  | 1014 | "BLSMSK(32|64)rm", | 
|  | 1015 | "BLSR(32|64)rm", | 
| Simon Pilgrim | e5e4bf0 | 2018-04-23 22:45:04 +0000 | [diff] [blame] | 1016 | "MOVBE(16|32|64)rm")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1017 |  | 
|  | 1018 | def BWWriteResGroup65 : SchedWriteRes<[BWPort23,BWPort015]> { | 
|  | 1019 | let Latency = 6; | 
|  | 1020 | let NumMicroOps = 2; | 
|  | 1021 | let ResourceCycles = [1,1]; | 
|  | 1022 | } | 
| Simon Pilgrim | 06e1654 | 2018-04-22 18:35:53 +0000 | [diff] [blame] | 1023 | def: InstRW<[BWWriteResGroup65], (instregex "VINSERTF128rm", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 1024 | "VINSERTI128rm", | 
| Simon Pilgrim | d14d2e7 | 2018-04-20 21:16:05 +0000 | [diff] [blame] | 1025 | "VPBLENDDrmi")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1026 |  | 
|  | 1027 | def BWWriteResGroup66 : SchedWriteRes<[BWPort23,BWPort0156]> { | 
|  | 1028 | let Latency = 6; | 
|  | 1029 | let NumMicroOps = 2; | 
|  | 1030 | let ResourceCycles = [1,1]; | 
|  | 1031 | } | 
| Craig Topper | 2d451e7 | 2018-03-18 08:38:06 +0000 | [diff] [blame] | 1032 | def: InstRW<[BWWriteResGroup66], (instrs POP16r, POP32r, POP64r)>; | 
| Craig Topper | f0d0426 | 2018-04-06 16:16:48 +0000 | [diff] [blame] | 1033 | def: InstRW<[BWWriteResGroup66], (instregex "POP(16|32|64)rmr")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1034 |  | 
|  | 1035 | def BWWriteResGroup67 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> { | 
|  | 1036 | let Latency = 6; | 
|  | 1037 | let NumMicroOps = 4; | 
|  | 1038 | let ResourceCycles = [1,1,2]; | 
|  | 1039 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 1040 | def: InstRW<[BWWriteResGroup67], (instregex "SHLD(16|32|64)rrCL", | 
|  | 1041 | "SHRD(16|32|64)rrCL")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1042 |  | 
|  | 1043 | def BWWriteResGroup68 : SchedWriteRes<[BWPort1,BWPort6,BWPort06,BWPort0156]> { | 
|  | 1044 | let Latency = 6; | 
|  | 1045 | let NumMicroOps = 4; | 
|  | 1046 | let ResourceCycles = [1,1,1,1]; | 
|  | 1047 | } | 
|  | 1048 | def: InstRW<[BWWriteResGroup68], (instregex "SLDT(16|32|64)r")>; | 
|  | 1049 |  | 
|  | 1050 | def BWWriteResGroup69 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> { | 
|  | 1051 | let Latency = 6; | 
|  | 1052 | let NumMicroOps = 4; | 
|  | 1053 | let ResourceCycles = [1,1,1,1]; | 
|  | 1054 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 1055 | def: InstRW<[BWWriteResGroup69], (instregex "BTC(16|32|64)mi8", | 
|  | 1056 | "BTR(16|32|64)mi8", | 
|  | 1057 | "BTS(16|32|64)mi8", | 
|  | 1058 | "SAR(8|16|32|64)m1", | 
|  | 1059 | "SAR(8|16|32|64)mi", | 
|  | 1060 | "SHL(8|16|32|64)m1", | 
|  | 1061 | "SHL(8|16|32|64)mi", | 
|  | 1062 | "SHR(8|16|32|64)m1", | 
|  | 1063 | "SHR(8|16|32|64)mi")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1064 |  | 
|  | 1065 | def BWWriteResGroup70 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> { | 
|  | 1066 | let Latency = 6; | 
|  | 1067 | let NumMicroOps = 4; | 
|  | 1068 | let ResourceCycles = [1,1,1,1]; | 
|  | 1069 | } | 
| Craig Topper | f0d0426 | 2018-04-06 16:16:48 +0000 | [diff] [blame] | 1070 | def: InstRW<[BWWriteResGroup70], (instregex "POP(16|32|64)rmm", | 
|  | 1071 | "PUSH(16|32|64)rmm")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1072 |  | 
|  | 1073 | def BWWriteResGroup71 : SchedWriteRes<[BWPort6,BWPort0156]> { | 
|  | 1074 | let Latency = 6; | 
|  | 1075 | let NumMicroOps = 6; | 
|  | 1076 | let ResourceCycles = [1,5]; | 
|  | 1077 | } | 
| Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1078 | def: InstRW<[BWWriteResGroup71], (instrs STD)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1079 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1080 | def BWWriteResGroup73 : SchedWriteRes<[BWPort0,BWPort23]> { | 
|  | 1081 | let Latency = 7; | 
|  | 1082 | let NumMicroOps = 2; | 
|  | 1083 | let ResourceCycles = [1,1]; | 
|  | 1084 | } | 
| Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 1085 | def: InstRW<[BWWriteResGroup73], (instregex "VPSLLVQYrm", | 
| Simon Pilgrim | 210286e | 2018-05-08 10:28:03 +0000 | [diff] [blame] | 1086 | "VPSRLVQYrm")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1087 |  | 
|  | 1088 | def BWWriteResGroup74 : SchedWriteRes<[BWPort1,BWPort23]> { | 
|  | 1089 | let Latency = 7; | 
|  | 1090 | let NumMicroOps = 2; | 
|  | 1091 | let ResourceCycles = [1,1]; | 
|  | 1092 | } | 
| Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1093 | def: InstRW<[BWWriteResGroup74], (instregex "FCOM(P?)(32|64)m")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1094 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1095 | def BWWriteResGroup77 : SchedWriteRes<[BWPort23,BWPort015]> { | 
|  | 1096 | let Latency = 7; | 
|  | 1097 | let NumMicroOps = 2; | 
|  | 1098 | let ResourceCycles = [1,1]; | 
|  | 1099 | } | 
| Simon Pilgrim | 57f2b18 | 2018-05-01 12:39:17 +0000 | [diff] [blame] | 1100 | def: InstRW<[BWWriteResGroup77], (instregex "VPBLENDDYrmi")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1101 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1102 | def BWWriteResGroup79 : SchedWriteRes<[BWPort5,BWPort23]> { | 
|  | 1103 | let Latency = 7; | 
|  | 1104 | let NumMicroOps = 3; | 
|  | 1105 | let ResourceCycles = [2,1]; | 
|  | 1106 | } | 
| Simon Pilgrim | 96855ec | 2018-04-22 14:43:12 +0000 | [diff] [blame] | 1107 | def: InstRW<[BWWriteResGroup79], (instregex "MMX_PACKSSDWirm", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 1108 | "MMX_PACKSSWBirm", | 
| Simon Pilgrim | b0a3be0 | 2018-05-08 12:17:55 +0000 | [diff] [blame] | 1109 | "MMX_PACKUSWBirm")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1110 |  | 
|  | 1111 | def BWWriteResGroup80 : SchedWriteRes<[BWPort23,BWPort0156]> { | 
|  | 1112 | let Latency = 7; | 
|  | 1113 | let NumMicroOps = 3; | 
|  | 1114 | let ResourceCycles = [1,2]; | 
|  | 1115 | } | 
| Craig Topper | 3b0b96c | 2018-04-05 21:16:26 +0000 | [diff] [blame] | 1116 | def: InstRW<[BWWriteResGroup80], (instrs LEAVE, LEAVE64, | 
|  | 1117 | SCASB, SCASL, SCASQ, SCASW)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1118 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1119 | def BWWriteResGroup82 : SchedWriteRes<[BWPort0,BWPort01,BWPort23]> { | 
|  | 1120 | let Latency = 7; | 
|  | 1121 | let NumMicroOps = 3; | 
|  | 1122 | let ResourceCycles = [1,1,1]; | 
|  | 1123 | } | 
| Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1124 | def: InstRW<[BWWriteResGroup82], (instrs FLDCW16m)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1125 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1126 | def BWWriteResGroup84 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> { | 
|  | 1127 | let Latency = 7; | 
|  | 1128 | let NumMicroOps = 3; | 
|  | 1129 | let ResourceCycles = [1,1,1]; | 
|  | 1130 | } | 
| Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1131 | def: InstRW<[BWWriteResGroup84], (instrs LRETQ, RETQ)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1132 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1133 | def BWWriteResGroup87 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> { | 
|  | 1134 | let Latency = 7; | 
|  | 1135 | let NumMicroOps = 5; | 
|  | 1136 | let ResourceCycles = [1,1,1,2]; | 
|  | 1137 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 1138 | def: InstRW<[BWWriteResGroup87], (instregex "ROL(8|16|32|64)m1", | 
|  | 1139 | "ROL(8|16|32|64)mi", | 
|  | 1140 | "ROR(8|16|32|64)m1", | 
|  | 1141 | "ROR(8|16|32|64)mi")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1142 |  | 
|  | 1143 | def BWWriteResGroup88 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> { | 
|  | 1144 | let Latency = 7; | 
|  | 1145 | let NumMicroOps = 5; | 
|  | 1146 | let ResourceCycles = [1,1,1,2]; | 
|  | 1147 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 1148 | def: InstRW<[BWWriteResGroup88], (instregex "XADD(8|16|32|64)rm")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1149 |  | 
|  | 1150 | def BWWriteResGroup89 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> { | 
|  | 1151 | let Latency = 7; | 
|  | 1152 | let NumMicroOps = 5; | 
|  | 1153 | let ResourceCycles = [1,1,1,1,1]; | 
|  | 1154 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 1155 | def: InstRW<[BWWriteResGroup89], (instregex "CALL(16|32|64)m", | 
|  | 1156 | "FARCALL64")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1157 |  | 
|  | 1158 | def BWWriteResGroup90 : SchedWriteRes<[BWPort6,BWPort06,BWPort15,BWPort0156]> { | 
|  | 1159 | let Latency = 7; | 
|  | 1160 | let NumMicroOps = 7; | 
|  | 1161 | let ResourceCycles = [2,2,1,2]; | 
|  | 1162 | } | 
| Craig Topper | 2d451e7 | 2018-03-18 08:38:06 +0000 | [diff] [blame] | 1163 | def: InstRW<[BWWriteResGroup90], (instrs LOOP)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1164 |  | 
|  | 1165 | def BWWriteResGroup91 : SchedWriteRes<[BWPort1,BWPort23]> { | 
|  | 1166 | let Latency = 8; | 
|  | 1167 | let NumMicroOps = 2; | 
|  | 1168 | let ResourceCycles = [1,1]; | 
|  | 1169 | } | 
| Simon Pilgrim | f33d905 | 2018-03-26 18:19:28 +0000 | [diff] [blame] | 1170 | def: InstRW<[BWWriteResGroup91], (instregex "MMX_CVTPI2PSirm", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 1171 | "PDEP(32|64)rm", | 
|  | 1172 | "PEXT(32|64)rm", | 
| Simon Pilgrim | e5e4bf0 | 2018-04-23 22:45:04 +0000 | [diff] [blame] | 1173 | "(V?)CVTDQ2PSrm")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1174 |  | 
|  | 1175 | def BWWriteResGroup91_16 : SchedWriteRes<[BWPort1, BWPort0156, BWPort23]> { | 
| Craig Topper | f846e2d | 2018-04-19 05:34:05 +0000 | [diff] [blame] | 1176 | let Latency = 8; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1177 | let NumMicroOps = 3; | 
| Simon Pilgrim | c21deec | 2018-03-24 19:37:28 +0000 | [diff] [blame] | 1178 | let ResourceCycles = [1,1,1]; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1179 | } | 
| Craig Topper | f846e2d | 2018-04-19 05:34:05 +0000 | [diff] [blame] | 1180 | def: InstRW<[BWWriteResGroup91_16], (instrs IMUL16rmi, IMUL16rmi8)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1181 |  | 
| Craig Topper | f846e2d | 2018-04-19 05:34:05 +0000 | [diff] [blame] | 1182 | def BWWriteResGroup91_16_2 : SchedWriteRes<[BWPort1, BWPort06, BWPort0156, BWPort23]> { | 
|  | 1183 | let Latency = 9; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1184 | let NumMicroOps = 5; | 
| Craig Topper | f846e2d | 2018-04-19 05:34:05 +0000 | [diff] [blame] | 1185 | let ResourceCycles = [1,1,2,1]; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1186 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 1187 | def: InstRW<[BWWriteResGroup91_16_2], (instrs IMUL16m, MUL16m)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1188 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1189 | def BWWriteResGroup92 : SchedWriteRes<[BWPort5,BWPort23]> { | 
|  | 1190 | let Latency = 8; | 
|  | 1191 | let NumMicroOps = 2; | 
|  | 1192 | let ResourceCycles = [1,1]; | 
|  | 1193 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 1194 | def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXBDYrm", | 
|  | 1195 | "VPMOVSXBQYrm", | 
|  | 1196 | "VPMOVSXBWYrm", | 
|  | 1197 | "VPMOVSXDQYrm", | 
|  | 1198 | "VPMOVSXWDYrm", | 
|  | 1199 | "VPMOVSXWQYrm", | 
|  | 1200 | "VPMOVZXWDYrm")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1201 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1202 | def BWWriteResGroup97 : SchedWriteRes<[BWPort23,BWPort237,BWPort06,BWPort0156]> { | 
|  | 1203 | let Latency = 8; | 
|  | 1204 | let NumMicroOps = 5; | 
|  | 1205 | let ResourceCycles = [1,1,1,2]; | 
|  | 1206 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 1207 | def: InstRW<[BWWriteResGroup97], (instregex "RCL(8|16|32|64)m1", | 
|  | 1208 | "RCL(8|16|32|64)mi", | 
|  | 1209 | "RCR(8|16|32|64)m1", | 
|  | 1210 | "RCR(8|16|32|64)mi")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1211 |  | 
|  | 1212 | def BWWriteResGroup98 : SchedWriteRes<[BWPort23,BWPort237,BWPort06,BWPort0156]> { | 
|  | 1213 | let Latency = 8; | 
|  | 1214 | let NumMicroOps = 5; | 
|  | 1215 | let ResourceCycles = [1,1,2,1]; | 
|  | 1216 | } | 
| Craig Topper | 13a1650 | 2018-03-19 00:56:09 +0000 | [diff] [blame] | 1217 | def: InstRW<[BWWriteResGroup98], (instregex "ROR(8|16|32|64)mCL")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1218 |  | 
|  | 1219 | def BWWriteResGroup99 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> { | 
|  | 1220 | let Latency = 8; | 
|  | 1221 | let NumMicroOps = 6; | 
|  | 1222 | let ResourceCycles = [1,1,1,3]; | 
|  | 1223 | } | 
| Craig Topper | 9f83481 | 2018-04-01 21:54:24 +0000 | [diff] [blame] | 1224 | def: InstRW<[BWWriteResGroup99], (instregex "XCHG(8|16|32|64)rm")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1225 |  | 
|  | 1226 | def BWWriteResGroup100 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort0156]> { | 
|  | 1227 | let Latency = 8; | 
|  | 1228 | let NumMicroOps = 6; | 
|  | 1229 | let ResourceCycles = [1,1,1,2,1]; | 
|  | 1230 | } | 
| Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 1231 | def : SchedAlias<WriteADCRMW, BWWriteResGroup100>; | 
|  | 1232 | def: InstRW<[BWWriteResGroup100], (instregex "CMPXCHG(8|16|32|64)rm", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 1233 | "ROL(8|16|32|64)mCL", | 
|  | 1234 | "SAR(8|16|32|64)mCL", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 1235 | "SHL(8|16|32|64)mCL", | 
|  | 1236 | "SHR(8|16|32|64)mCL")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1237 |  | 
|  | 1238 | def BWWriteResGroup101 : SchedWriteRes<[BWPort1,BWPort23]> { | 
|  | 1239 | let Latency = 9; | 
|  | 1240 | let NumMicroOps = 2; | 
|  | 1241 | let ResourceCycles = [1,1]; | 
|  | 1242 | } | 
| Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 1243 | def: InstRW<[BWWriteResGroup101], (instregex "(ADD|SUB|SUBR)_F(32|64)m", | 
|  | 1244 | "ILD_F(16|32|64)m", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 1245 | "VCVTPS2DQYrm", | 
| Clement Courbet | 0f1da8f | 2018-05-02 13:54:38 +0000 | [diff] [blame] | 1246 | "VCVTTPS2DQYrm")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1247 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1248 | def BWWriteResGroup105 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> { | 
|  | 1249 | let Latency = 9; | 
|  | 1250 | let NumMicroOps = 3; | 
|  | 1251 | let ResourceCycles = [1,1,1]; | 
|  | 1252 | } | 
| Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 1253 | def: InstRW<[BWWriteResGroup105], (instregex "(V?)CVTSS2SI(64)?rm", | 
|  | 1254 | "(V?)CVT(T?)SD2SI64rm", | 
|  | 1255 | "(V?)CVT(T?)SD2SIrm", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 1256 | "VCVTTSS2SI64rm", | 
| Simon Pilgrim | c21deec | 2018-03-24 19:37:28 +0000 | [diff] [blame] | 1257 | "(V?)CVTTSS2SIrm")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1258 |  | 
|  | 1259 | def BWWriteResGroup106 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> { | 
|  | 1260 | let Latency = 9; | 
|  | 1261 | let NumMicroOps = 3; | 
|  | 1262 | let ResourceCycles = [1,1,1]; | 
|  | 1263 | } | 
|  | 1264 | def: InstRW<[BWWriteResGroup106], (instregex "VCVTPS2PDYrm")>; | 
|  | 1265 |  | 
|  | 1266 | def BWWriteResGroup107 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> { | 
|  | 1267 | let Latency = 9; | 
|  | 1268 | let NumMicroOps = 3; | 
|  | 1269 | let ResourceCycles = [1,1,1]; | 
|  | 1270 | } | 
| Craig Topper | 4a3be6e | 2018-03-22 19:22:51 +0000 | [diff] [blame] | 1271 | def: InstRW<[BWWriteResGroup107], (instrs IMUL64m, MUL64m, MULX64rm)>; | 
| Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 1272 | def: InstRW<[BWWriteResGroup107], (instregex "CVTPD2PSrm", | 
|  | 1273 | "CVT(T?)PD2DQrm", | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 1274 | "MMX_CVTPI2PDirm", | 
| Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 1275 | "MMX_CVT(T?)PD2PIirm", | 
| Simon Pilgrim | c21deec | 2018-03-24 19:37:28 +0000 | [diff] [blame] | 1276 | "(V?)CVTDQ2PDrm", | 
|  | 1277 | "(V?)CVTSD2SSrm")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1278 |  | 
|  | 1279 | def BWWriteResGroup108 : SchedWriteRes<[BWPort5,BWPort23,BWPort015]> { | 
|  | 1280 | let Latency = 9; | 
|  | 1281 | let NumMicroOps = 3; | 
|  | 1282 | let ResourceCycles = [1,1,1]; | 
|  | 1283 | } | 
| Simon Pilgrim | c21deec | 2018-03-24 19:37:28 +0000 | [diff] [blame] | 1284 | def: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTB(Y?)rm", | 
|  | 1285 | "VPBROADCASTW(Y?)rm")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1286 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1287 | def BWWriteResGroup111 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort0156]> { | 
|  | 1288 | let Latency = 9; | 
|  | 1289 | let NumMicroOps = 4; | 
|  | 1290 | let ResourceCycles = [1,1,1,1]; | 
|  | 1291 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 1292 | def: InstRW<[BWWriteResGroup111], (instregex "SHLD(16|32|64)mri8", | 
|  | 1293 | "SHRD(16|32|64)mri8")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1294 |  | 
|  | 1295 | def BWWriteResGroup112 : SchedWriteRes<[BWPort23,BWPort06,BWPort0156]> { | 
|  | 1296 | let Latency = 9; | 
|  | 1297 | let NumMicroOps = 5; | 
|  | 1298 | let ResourceCycles = [1,1,3]; | 
|  | 1299 | } | 
|  | 1300 | def: InstRW<[BWWriteResGroup112], (instregex "RDRAND(16|32|64)r")>; | 
|  | 1301 |  | 
|  | 1302 | def BWWriteResGroup113 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> { | 
|  | 1303 | let Latency = 9; | 
|  | 1304 | let NumMicroOps = 5; | 
|  | 1305 | let ResourceCycles = [1,2,1,1]; | 
|  | 1306 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 1307 | def: InstRW<[BWWriteResGroup113], (instregex "LAR(16|32|64)rm", | 
|  | 1308 | "LSL(16|32|64)rm")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1309 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1310 | def BWWriteResGroup115 : SchedWriteRes<[BWPort0,BWPort23]> { | 
|  | 1311 | let Latency = 10; | 
|  | 1312 | let NumMicroOps = 2; | 
|  | 1313 | let ResourceCycles = [1,1]; | 
|  | 1314 | } | 
| Simon Pilgrim | e5e4bf0 | 2018-04-23 22:45:04 +0000 | [diff] [blame] | 1315 | def: InstRW<[BWWriteResGroup115], (instregex "(V?)PCMPGTQrm")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1316 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1317 | def BWWriteResGroup117 : SchedWriteRes<[BWPort1,BWPort23]> { | 
|  | 1318 | let Latency = 10; | 
|  | 1319 | let NumMicroOps = 3; | 
|  | 1320 | let ResourceCycles = [2,1]; | 
|  | 1321 | } | 
| Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1322 | def: InstRW<[BWWriteResGroup117], (instregex "FICOM(P?)(16|32)m")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1323 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1324 | def BWWriteResGroup120 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23]> { | 
|  | 1325 | let Latency = 10; | 
|  | 1326 | let NumMicroOps = 4; | 
|  | 1327 | let ResourceCycles = [1,1,1,1]; | 
|  | 1328 | } | 
|  | 1329 | def: InstRW<[BWWriteResGroup120], (instregex "CVTTSS2SI64rm")>; | 
|  | 1330 |  | 
|  | 1331 | def BWWriteResGroup121 : SchedWriteRes<[BWPort1,BWPort23,BWPort06,BWPort0156]> { | 
| Craig Topper | 4a3be6e | 2018-03-22 19:22:51 +0000 | [diff] [blame] | 1332 | let Latency = 9; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1333 | let NumMicroOps = 4; | 
|  | 1334 | let ResourceCycles = [1,1,1,1]; | 
|  | 1335 | } | 
| Craig Topper | 4a3be6e | 2018-03-22 19:22:51 +0000 | [diff] [blame] | 1336 | def: InstRW<[BWWriteResGroup121], (instrs IMUL32m, MUL32m, MULX32rm)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1337 |  | 
| Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 1338 | def BWWriteResGroup122_1 : SchedWriteRes<[BWPort0,BWFPDivider]> { | 
|  | 1339 | let Latency = 11; | 
|  | 1340 | let NumMicroOps = 1; | 
|  | 1341 | let ResourceCycles = [1,3]; // Really 2.5 cycle throughput | 
|  | 1342 | } | 
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 1343 | def : SchedAlias<WriteFDiv, BWWriteResGroup122_1>; // TODO - convert to ZnWriteResFpuPair | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1344 |  | 
|  | 1345 | def BWWriteResGroup123 : SchedWriteRes<[BWPort0,BWPort23]> { | 
|  | 1346 | let Latency = 11; | 
|  | 1347 | let NumMicroOps = 2; | 
|  | 1348 | let ResourceCycles = [1,1]; | 
|  | 1349 | } | 
| Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 1350 | def: InstRW<[BWWriteResGroup123], (instregex "MUL_F(32|64)m", | 
| Simon Pilgrim | 93c878c | 2018-05-03 10:31:20 +0000 | [diff] [blame] | 1351 | "VPCMPGTQYrm")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1352 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1353 | def BWWriteResGroup128 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> { | 
|  | 1354 | let Latency = 11; | 
|  | 1355 | let NumMicroOps = 3; | 
|  | 1356 | let ResourceCycles = [1,1,1]; | 
|  | 1357 | } | 
|  | 1358 | def: InstRW<[BWWriteResGroup128], (instregex "VCVTDQ2PDYrm")>; | 
|  | 1359 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1360 | def BWWriteResGroup130 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort0156]> { | 
|  | 1361 | let Latency = 11; | 
|  | 1362 | let NumMicroOps = 6; | 
|  | 1363 | let ResourceCycles = [1,1,1,1,2]; | 
|  | 1364 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 1365 | def: InstRW<[BWWriteResGroup130], (instregex "SHLD(16|32|64)mrCL", | 
|  | 1366 | "SHRD(16|32|64)mrCL")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1367 |  | 
|  | 1368 | def BWWriteResGroup131 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> { | 
|  | 1369 | let Latency = 11; | 
|  | 1370 | let NumMicroOps = 7; | 
|  | 1371 | let ResourceCycles = [2,2,3]; | 
|  | 1372 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 1373 | def: InstRW<[BWWriteResGroup131], (instregex "RCL(16|32|64)rCL", | 
|  | 1374 | "RCR(16|32|64)rCL")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1375 |  | 
|  | 1376 | def BWWriteResGroup132 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> { | 
|  | 1377 | let Latency = 11; | 
|  | 1378 | let NumMicroOps = 9; | 
|  | 1379 | let ResourceCycles = [1,4,1,3]; | 
|  | 1380 | } | 
|  | 1381 | def: InstRW<[BWWriteResGroup132], (instregex "RCL8rCL")>; | 
|  | 1382 |  | 
|  | 1383 | def BWWriteResGroup133 : SchedWriteRes<[BWPort06,BWPort0156]> { | 
|  | 1384 | let Latency = 11; | 
|  | 1385 | let NumMicroOps = 11; | 
|  | 1386 | let ResourceCycles = [2,9]; | 
|  | 1387 | } | 
| Craig Topper | 2d451e7 | 2018-03-18 08:38:06 +0000 | [diff] [blame] | 1388 | def: InstRW<[BWWriteResGroup133], (instrs LOOPE)>; | 
|  | 1389 | def: InstRW<[BWWriteResGroup133], (instrs LOOPNE)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1390 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1391 | def BWWriteResGroup135 : SchedWriteRes<[BWPort1,BWPort23]> { | 
|  | 1392 | let Latency = 12; | 
|  | 1393 | let NumMicroOps = 3; | 
|  | 1394 | let ResourceCycles = [2,1]; | 
|  | 1395 | } | 
| Simon Pilgrim | be51b20 | 2018-05-04 12:59:24 +0000 | [diff] [blame] | 1396 | def: InstRW<[BWWriteResGroup135], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1397 |  | 
| Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 1398 | def BWWriteResGroup139_1 : SchedWriteRes<[BWPort0,BWFPDivider]> { | 
|  | 1399 | let Latency = 14; | 
|  | 1400 | let NumMicroOps = 1; | 
|  | 1401 | let ResourceCycles = [1,4]; | 
|  | 1402 | } | 
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 1403 | def : SchedAlias<WriteFDiv64, BWWriteResGroup139_1>; // TODO - convert to ZnWriteResFpuPair | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1404 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1405 | def BWWriteResGroup141 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> { | 
|  | 1406 | let Latency = 14; | 
|  | 1407 | let NumMicroOps = 3; | 
|  | 1408 | let ResourceCycles = [1,1,1]; | 
|  | 1409 | } | 
| Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 1410 | def: InstRW<[BWWriteResGroup141], (instregex "MUL_FI(16|32)m")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1411 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1412 | def BWWriteResGroup144 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> { | 
|  | 1413 | let Latency = 14; | 
|  | 1414 | let NumMicroOps = 8; | 
|  | 1415 | let ResourceCycles = [2,2,1,3]; | 
|  | 1416 | } | 
|  | 1417 | def: InstRW<[BWWriteResGroup144], (instregex "LAR(16|32|64)rr")>; | 
|  | 1418 |  | 
|  | 1419 | def BWWriteResGroup145 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> { | 
|  | 1420 | let Latency = 14; | 
|  | 1421 | let NumMicroOps = 10; | 
|  | 1422 | let ResourceCycles = [2,3,1,4]; | 
|  | 1423 | } | 
|  | 1424 | def: InstRW<[BWWriteResGroup145], (instregex "RCR8rCL")>; | 
|  | 1425 |  | 
|  | 1426 | def BWWriteResGroup146 : SchedWriteRes<[BWPort0,BWPort1,BWPort6,BWPort0156]> { | 
|  | 1427 | let Latency = 14; | 
|  | 1428 | let NumMicroOps = 12; | 
|  | 1429 | let ResourceCycles = [2,1,4,5]; | 
|  | 1430 | } | 
| Simon Pilgrim | aef5ca7 | 2018-04-27 13:32:42 +0000 | [diff] [blame] | 1431 | def: InstRW<[BWWriteResGroup146], (instrs XCH_F)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1432 |  | 
|  | 1433 | def BWWriteResGroup147 : SchedWriteRes<[BWPort0]> { | 
|  | 1434 | let Latency = 15; | 
|  | 1435 | let NumMicroOps = 1; | 
|  | 1436 | let ResourceCycles = [1]; | 
|  | 1437 | } | 
| Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1438 | def: InstRW<[BWWriteResGroup147], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1439 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1440 | def BWWriteResGroup149 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> { | 
|  | 1441 | let Latency = 15; | 
|  | 1442 | let NumMicroOps = 10; | 
|  | 1443 | let ResourceCycles = [1,1,1,4,1,2]; | 
|  | 1444 | } | 
| Craig Topper | 13a1650 | 2018-03-19 00:56:09 +0000 | [diff] [blame] | 1445 | def: InstRW<[BWWriteResGroup149], (instregex "RCL(8|16|32|64)mCL")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1446 |  | 
| Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 1447 | def BWWriteResGroup150 : SchedWriteRes<[BWPort0,BWPort23,BWFPDivider]> { | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1448 | let Latency = 16; | 
|  | 1449 | let NumMicroOps = 2; | 
| Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 1450 | let ResourceCycles = [1,1,5]; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1451 | } | 
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 1452 | def : SchedAlias<WriteFDivLd, BWWriteResGroup150>; // TODO - convert to ZnWriteResFpuPair | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1453 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1454 | def BWWriteResGroup153 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> { | 
|  | 1455 | let Latency = 16; | 
|  | 1456 | let NumMicroOps = 14; | 
|  | 1457 | let ResourceCycles = [1,1,1,4,2,5]; | 
|  | 1458 | } | 
| Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1459 | def: InstRW<[BWWriteResGroup153], (instrs CMPXCHG8B)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1460 |  | 
|  | 1461 | def BWWriteResGroup154 : SchedWriteRes<[BWPort5]> { | 
|  | 1462 | let Latency = 16; | 
|  | 1463 | let NumMicroOps = 16; | 
|  | 1464 | let ResourceCycles = [16]; | 
|  | 1465 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 1466 | def: InstRW<[BWWriteResGroup154], (instrs VZEROALL)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1467 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1468 | def BWWriteResGroup159 : SchedWriteRes<[BWPort5,BWPort6,BWPort06,BWPort0156]> { | 
|  | 1469 | let Latency = 18; | 
|  | 1470 | let NumMicroOps = 8; | 
|  | 1471 | let ResourceCycles = [1,1,1,5]; | 
|  | 1472 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 1473 | def: InstRW<[BWWriteResGroup159], (instrs CPUID)>; | 
| Craig Topper | 2d451e7 | 2018-03-18 08:38:06 +0000 | [diff] [blame] | 1474 | def: InstRW<[BWWriteResGroup159], (instrs RDTSC)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1475 |  | 
|  | 1476 | def BWWriteResGroup160 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> { | 
|  | 1477 | let Latency = 18; | 
|  | 1478 | let NumMicroOps = 11; | 
|  | 1479 | let ResourceCycles = [2,1,1,3,1,3]; | 
|  | 1480 | } | 
| Craig Topper | 13a1650 | 2018-03-19 00:56:09 +0000 | [diff] [blame] | 1481 | def: InstRW<[BWWriteResGroup160], (instregex "RCR(8|16|32|64)mCL")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1482 |  | 
| Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 1483 | def BWWriteResGroup161 : SchedWriteRes<[BWPort0,BWPort23,BWFPDivider]> { | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1484 | let Latency = 19; | 
|  | 1485 | let NumMicroOps = 2; | 
| Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 1486 | let ResourceCycles = [1,1,8]; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1487 | } | 
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 1488 | def : SchedAlias<WriteFDiv64Ld, BWWriteResGroup161>; // TODO - convert to ZnWriteResFpuPair | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1489 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1490 | def BWWriteResGroup165 : SchedWriteRes<[BWPort0]> { | 
|  | 1491 | let Latency = 20; | 
|  | 1492 | let NumMicroOps = 1; | 
|  | 1493 | let ResourceCycles = [1]; | 
|  | 1494 | } | 
| Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1495 | def: InstRW<[BWWriteResGroup165], (instregex "DIV_(FPrST0|FST0r|FrST0)")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1496 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1497 | def BWWriteResGroup167 : SchedWriteRes<[BWPort4,BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> { | 
|  | 1498 | let Latency = 20; | 
|  | 1499 | let NumMicroOps = 8; | 
|  | 1500 | let ResourceCycles = [1,1,1,1,1,1,2]; | 
|  | 1501 | } | 
| Simon Pilgrim | aef5ca7 | 2018-04-27 13:32:42 +0000 | [diff] [blame] | 1502 | def: InstRW<[BWWriteResGroup167], (instrs INSB, INSL, INSW)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1503 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1504 | def BWWriteResGroup169 : SchedWriteRes<[BWPort0,BWPort23]> { | 
|  | 1505 | let Latency = 21; | 
|  | 1506 | let NumMicroOps = 2; | 
|  | 1507 | let ResourceCycles = [1,1]; | 
|  | 1508 | } | 
| Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 1509 | def: InstRW<[BWWriteResGroup169], (instregex "DIV_F(32|64)m")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1510 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1511 | def BWWriteResGroup171 : SchedWriteRes<[BWPort0,BWPort4,BWPort5,BWPort23,BWPort237,BWPort06,BWPort0156]> { | 
|  | 1512 | let Latency = 21; | 
|  | 1513 | let NumMicroOps = 19; | 
|  | 1514 | let ResourceCycles = [2,1,4,1,1,4,6]; | 
|  | 1515 | } | 
| Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1516 | def: InstRW<[BWWriteResGroup171], (instrs CMPXCHG16B)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1517 |  | 
|  | 1518 | def BWWriteResGroup172 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> { | 
|  | 1519 | let Latency = 22; | 
|  | 1520 | let NumMicroOps = 18; | 
|  | 1521 | let ResourceCycles = [1,1,16]; | 
|  | 1522 | } | 
|  | 1523 | def: InstRW<[BWWriteResGroup172], (instregex "POPF64")>; | 
|  | 1524 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1525 | def BWWriteResGroup176 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> { | 
|  | 1526 | let Latency = 23; | 
|  | 1527 | let NumMicroOps = 19; | 
|  | 1528 | let ResourceCycles = [3,1,15]; | 
|  | 1529 | } | 
| Craig Topper | 391c6f9 | 2017-12-10 01:24:08 +0000 | [diff] [blame] | 1530 | def: InstRW<[BWWriteResGroup176], (instregex "XRSTOR(64)?")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1531 |  | 
|  | 1532 | def BWWriteResGroup177 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> { | 
|  | 1533 | let Latency = 24; | 
|  | 1534 | let NumMicroOps = 3; | 
|  | 1535 | let ResourceCycles = [1,1,1]; | 
|  | 1536 | } | 
| Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 1537 | def: InstRW<[BWWriteResGroup177], (instregex "DIV_FI(16|32)m")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1538 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1539 | def BWWriteResGroup180 : SchedWriteRes<[BWPort0,BWPort23]> { | 
|  | 1540 | let Latency = 26; | 
|  | 1541 | let NumMicroOps = 2; | 
|  | 1542 | let ResourceCycles = [1,1]; | 
|  | 1543 | } | 
| Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 1544 | def: InstRW<[BWWriteResGroup180], (instregex "DIVR_F(32|64)m")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1545 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1546 | def BWWriteResGroup182 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> { | 
|  | 1547 | let Latency = 29; | 
|  | 1548 | let NumMicroOps = 3; | 
|  | 1549 | let ResourceCycles = [1,1,1]; | 
|  | 1550 | } | 
| Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 1551 | def: InstRW<[BWWriteResGroup182], (instregex "DIVR_FI(16|32)m")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1552 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1553 | def BWWriteResGroup183_1 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> { | 
|  | 1554 | let Latency = 22; | 
|  | 1555 | let NumMicroOps = 7; | 
|  | 1556 | let ResourceCycles = [1,3,2,1]; | 
|  | 1557 | } | 
| Craig Topper | 17a3118 | 2017-12-16 18:35:29 +0000 | [diff] [blame] | 1558 | def: InstRW<[BWWriteResGroup183_1], (instrs VGATHERQPDrm)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1559 |  | 
|  | 1560 | def BWWriteResGroup183_2 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> { | 
|  | 1561 | let Latency = 23; | 
|  | 1562 | let NumMicroOps = 9; | 
|  | 1563 | let ResourceCycles = [1,3,4,1]; | 
|  | 1564 | } | 
| Craig Topper | 17a3118 | 2017-12-16 18:35:29 +0000 | [diff] [blame] | 1565 | def: InstRW<[BWWriteResGroup183_2], (instrs VGATHERQPDYrm)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1566 |  | 
|  | 1567 | def BWWriteResGroup183_3 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> { | 
|  | 1568 | let Latency = 24; | 
|  | 1569 | let NumMicroOps = 9; | 
|  | 1570 | let ResourceCycles = [1,5,2,1]; | 
|  | 1571 | } | 
| Craig Topper | 17a3118 | 2017-12-16 18:35:29 +0000 | [diff] [blame] | 1572 | def: InstRW<[BWWriteResGroup183_3], (instrs VGATHERQPSYrm)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1573 |  | 
|  | 1574 | def BWWriteResGroup183_4 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> { | 
|  | 1575 | let Latency = 25; | 
|  | 1576 | let NumMicroOps = 7; | 
|  | 1577 | let ResourceCycles = [1,3,2,1]; | 
|  | 1578 | } | 
| Craig Topper | 17a3118 | 2017-12-16 18:35:29 +0000 | [diff] [blame] | 1579 | def: InstRW<[BWWriteResGroup183_4], (instrs VGATHERDPDrm, | 
|  | 1580 | VGATHERDPSrm)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1581 |  | 
|  | 1582 | def BWWriteResGroup183_5 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> { | 
|  | 1583 | let Latency = 26; | 
|  | 1584 | let NumMicroOps = 9; | 
|  | 1585 | let ResourceCycles = [1,5,2,1]; | 
|  | 1586 | } | 
| Craig Topper | 17a3118 | 2017-12-16 18:35:29 +0000 | [diff] [blame] | 1587 | def: InstRW<[BWWriteResGroup183_5], (instrs VGATHERDPDYrm)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1588 |  | 
|  | 1589 | def BWWriteResGroup183_6 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> { | 
|  | 1590 | let Latency = 26; | 
|  | 1591 | let NumMicroOps = 14; | 
| Simon Pilgrim | c21deec | 2018-03-24 19:37:28 +0000 | [diff] [blame] | 1592 | let ResourceCycles = [1,4,8,1]; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1593 | } | 
| Craig Topper | 17a3118 | 2017-12-16 18:35:29 +0000 | [diff] [blame] | 1594 | def: InstRW<[BWWriteResGroup183_6], (instrs VGATHERDPSYrm)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1595 |  | 
|  | 1596 | def BWWriteResGroup183_7 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> { | 
|  | 1597 | let Latency = 27; | 
|  | 1598 | let NumMicroOps = 9; | 
|  | 1599 | let ResourceCycles = [1,5,2,1]; | 
|  | 1600 | } | 
| Craig Topper | 17a3118 | 2017-12-16 18:35:29 +0000 | [diff] [blame] | 1601 | def: InstRW<[BWWriteResGroup183_7], (instrs VGATHERQPSrm)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1602 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1603 | def BWWriteResGroup185 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> { | 
|  | 1604 | let Latency = 29; | 
|  | 1605 | let NumMicroOps = 27; | 
|  | 1606 | let ResourceCycles = [1,5,1,1,19]; | 
|  | 1607 | } | 
| Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1608 | def: InstRW<[BWWriteResGroup185], (instrs XSAVE64)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1609 |  | 
|  | 1610 | def BWWriteResGroup186 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> { | 
|  | 1611 | let Latency = 30; | 
|  | 1612 | let NumMicroOps = 28; | 
|  | 1613 | let ResourceCycles = [1,6,1,1,19]; | 
|  | 1614 | } | 
| Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1615 | def: InstRW<[BWWriteResGroup186], (instrs XSAVE)>; | 
|  | 1616 | def: InstRW<[BWWriteResGroup186], (instregex "XSAVEC", "XSAVES", "XSAVEOPT")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1617 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1618 | def BWWriteResGroup190 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156]> { | 
|  | 1619 | let Latency = 34; | 
|  | 1620 | let NumMicroOps = 8; | 
|  | 1621 | let ResourceCycles = [2,2,2,1,1]; | 
|  | 1622 | } | 
| Craig Topper | 13a1650 | 2018-03-19 00:56:09 +0000 | [diff] [blame] | 1623 | def: InstRW<[BWWriteResGroup190], (instregex "DIV(8|16|32|64)m")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1624 |  | 
|  | 1625 | def BWWriteResGroup191 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort06,BWPort0156]> { | 
|  | 1626 | let Latency = 34; | 
|  | 1627 | let NumMicroOps = 23; | 
|  | 1628 | let ResourceCycles = [1,5,3,4,10]; | 
|  | 1629 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 1630 | def: InstRW<[BWWriteResGroup191], (instregex "IN(8|16|32)ri", | 
|  | 1631 | "IN(8|16|32)rr")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1632 |  | 
|  | 1633 | def BWWriteResGroup193 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156]> { | 
|  | 1634 | let Latency = 35; | 
|  | 1635 | let NumMicroOps = 8; | 
|  | 1636 | let ResourceCycles = [2,2,2,1,1]; | 
|  | 1637 | } | 
| Craig Topper | 13a1650 | 2018-03-19 00:56:09 +0000 | [diff] [blame] | 1638 | def: InstRW<[BWWriteResGroup193], (instregex "IDIV(8|16|32|64)m")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1639 |  | 
|  | 1640 | def BWWriteResGroup194 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> { | 
|  | 1641 | let Latency = 35; | 
|  | 1642 | let NumMicroOps = 23; | 
|  | 1643 | let ResourceCycles = [1,5,2,1,4,10]; | 
|  | 1644 | } | 
| Craig Topper | 5a69a00 | 2018-03-21 06:28:42 +0000 | [diff] [blame] | 1645 | def: InstRW<[BWWriteResGroup194], (instregex "OUT(8|16|32)ir", | 
|  | 1646 | "OUT(8|16|32)rr")>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1647 |  | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1648 | def BWWriteResGroup196 : SchedWriteRes<[BWPort5,BWPort0156]> { | 
|  | 1649 | let Latency = 42; | 
|  | 1650 | let NumMicroOps = 22; | 
|  | 1651 | let ResourceCycles = [2,20]; | 
|  | 1652 | } | 
| Craig Topper | 2d451e7 | 2018-03-18 08:38:06 +0000 | [diff] [blame] | 1653 | def: InstRW<[BWWriteResGroup196], (instrs RDTSCP)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1654 |  | 
|  | 1655 | def BWWriteResGroup197 : SchedWriteRes<[BWPort0,BWPort01,BWPort23,BWPort05,BWPort06,BWPort015,BWPort0156]> { | 
|  | 1656 | let Latency = 60; | 
|  | 1657 | let NumMicroOps = 64; | 
|  | 1658 | let ResourceCycles = [2,2,8,1,10,2,39]; | 
|  | 1659 | } | 
| Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1660 | def: InstRW<[BWWriteResGroup197], (instrs FLDENVm)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1661 |  | 
|  | 1662 | def BWWriteResGroup198 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> { | 
|  | 1663 | let Latency = 63; | 
|  | 1664 | let NumMicroOps = 88; | 
|  | 1665 | let ResourceCycles = [4,4,31,1,2,1,45]; | 
|  | 1666 | } | 
| Craig Topper | 2d451e7 | 2018-03-18 08:38:06 +0000 | [diff] [blame] | 1667 | def: InstRW<[BWWriteResGroup198], (instrs FXRSTOR64)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1668 |  | 
|  | 1669 | def BWWriteResGroup199 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> { | 
|  | 1670 | let Latency = 63; | 
|  | 1671 | let NumMicroOps = 90; | 
|  | 1672 | let ResourceCycles = [4,2,33,1,2,1,47]; | 
|  | 1673 | } | 
| Craig Topper | 2d451e7 | 2018-03-18 08:38:06 +0000 | [diff] [blame] | 1674 | def: InstRW<[BWWriteResGroup199], (instrs FXRSTOR)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1675 |  | 
|  | 1676 | def BWWriteResGroup200 : SchedWriteRes<[BWPort5,BWPort01,BWPort0156]> { | 
|  | 1677 | let Latency = 75; | 
|  | 1678 | let NumMicroOps = 15; | 
|  | 1679 | let ResourceCycles = [6,3,6]; | 
|  | 1680 | } | 
| Simon Pilgrim | 8cd01aa | 2018-04-23 16:10:50 +0000 | [diff] [blame] | 1681 | def: InstRW<[BWWriteResGroup200], (instrs FNINIT)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1682 |  | 
|  | 1683 | def BWWriteResGroup201 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort6,BWPort01,BWPort0156]> { | 
|  | 1684 | let Latency = 80; | 
|  | 1685 | let NumMicroOps = 32; | 
|  | 1686 | let ResourceCycles = [7,7,3,3,1,11]; | 
|  | 1687 | } | 
|  | 1688 | def: InstRW<[BWWriteResGroup201], (instregex "DIV(16|32|64)r")>; | 
|  | 1689 |  | 
|  | 1690 | def BWWriteResGroup202 : SchedWriteRes<[BWPort0,BWPort1,BWPort4,BWPort5,BWPort6,BWPort237,BWPort06,BWPort0156]> { | 
|  | 1691 | let Latency = 115; | 
|  | 1692 | let NumMicroOps = 100; | 
|  | 1693 | let ResourceCycles = [9,9,11,8,1,11,21,30]; | 
|  | 1694 | } | 
| Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1695 | def: InstRW<[BWWriteResGroup202], (instrs FSTENVm)>; | 
| Gadi Haber | 323f2e1 | 2017-10-24 20:19:47 +0000 | [diff] [blame] | 1696 |  | 
|  | 1697 | } // SchedModel | 
|  | 1698 |  |