blob: 15a0818c81680669188f6aacb09789e9d68bedfb [file] [log] [blame]
Nate Begeman0b71e002005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman6cca84e2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattnerf22556d2005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Hal Finkel934361a2015-01-14 01:07:51 +000016#include "PPCCallingConv.h"
Jim Laskey48850c12006-11-16 22:43:37 +000017#include "PPCMachineFunctionInfo.h"
Bill Wendlingdd3fe942010-03-12 02:00:43 +000018#include "PPCPerfectShuffle.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000019#include "PPCTargetMachine.h"
Bill Schmidt22d40dc2013-05-13 19:34:37 +000020#include "PPCTargetObjectFile.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000021#include "llvm/ADT/STLExtras.h"
Hal Finkel0d8db462014-05-11 19:29:11 +000022#include "llvm/ADT/StringSwitch.h"
Eric Christopher89958332014-05-31 00:07:32 +000023#include "llvm/ADT/Triple.h"
Chris Lattner4f2e4e02007-03-06 00:59:59 +000024#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner9b577f12005-08-26 21:23:58 +000027#include "llvm/CodeGen/MachineInstrBuilder.h"
Hal Finkel57725662015-01-03 17:58:24 +000028#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000032#include "llvm/IR/CallingConv.h"
33#include "llvm/IR/Constants.h"
34#include "llvm/IR/DerivedTypes.h"
35#include "llvm/IR/Function.h"
36#include "llvm/IR/Intrinsics.h"
Chris Lattnerce645542006-11-10 02:08:47 +000037#include "llvm/Support/CommandLine.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000038#include "llvm/Support/ErrorHandling.h"
Craig Topperb25fda92012-03-17 18:46:09 +000039#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000040#include "llvm/Support/raw_ostream.h"
Craig Topperb25fda92012-03-17 18:46:09 +000041#include "llvm/Target/TargetOptions.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000042using namespace llvm;
43
Joerg Sonnenbergereb8655a2014-08-08 16:46:10 +000044// FIXME: Remove this once soft-float is supported.
45static cl::opt<bool> DisablePPCFloatInVariadic("disable-ppc-float-in-variadic",
46cl::desc("disable saving float registers for va_start on PPC"), cl::Hidden);
47
Hal Finkel595817e2012-06-04 02:21:00 +000048static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
49cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattnerce645542006-11-10 02:08:47 +000050
Hal Finkel4e9f1a82012-06-10 19:32:29 +000051static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
52cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
53
Hal Finkel8d7fbc92013-03-15 15:27:13 +000054static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
55cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
56
Hal Finkel940ab932014-02-28 00:27:01 +000057// FIXME: Remove this once the bug has been fixed!
58extern cl::opt<bool> ANDIGlueBug;
59
Eric Christophercccae792015-01-30 22:02:31 +000060PPCTargetLowering::PPCTargetLowering(const PPCTargetMachine &TM,
61 const PPCSubtarget &STI)
62 : TargetLowering(TM), Subtarget(STI) {
Chris Lattnera028e7a2005-09-27 22:18:25 +000063 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000064 setUseUnderscoreSetJmp(true);
65 setUseUnderscoreLongJmp(true);
Scott Michelcf0da6c2009-02-17 22:15:04 +000066
Chris Lattnerd10babf2010-10-10 18:34:00 +000067 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
68 // arguments are at least 4/8 bytes aligned.
Eric Christopherb1aaebe2014-06-12 22:38:18 +000069 bool isPPC64 = Subtarget.isPPC64();
Evan Cheng39e90022012-07-02 22:39:56 +000070 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peck527da1b2010-11-23 03:31:01 +000071
Chris Lattnerf22556d2005-08-16 17:14:42 +000072 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +000073 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
74 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
75 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +000076
Evan Cheng5d9fd972006-10-04 00:56:09 +000077 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +000078 for (MVT VT : MVT::integer_valuetypes()) {
79 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
80 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i8, Expand);
81 }
Duncan Sands95d46ef2008-01-23 20:39:46 +000082
Owen Anderson9f944592009-08-11 20:47:22 +000083 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +000084
Chris Lattnerc9fa36d2006-11-10 23:58:45 +000085 // PowerPC has pre-inc load and store's.
Owen Anderson9f944592009-08-11 20:47:22 +000086 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
87 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
88 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
89 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Hal Finkel65d1cbf2015-02-05 18:42:53 +000091 setIndexedLoadAction(ISD::PRE_INC, MVT::f32, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +000093 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Hal Finkel65d1cbf2015-02-05 18:42:53 +000098 setIndexedStoreAction(ISD::PRE_INC, MVT::f32, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::f64, Legal);
Evan Cheng36a8fbf2006-11-09 19:11:50 +0000100
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000101 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000102 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
103
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000104 if (isPPC64 || Subtarget.hasFPCVT()) {
Hal Finkel6a56b212014-03-05 22:14:00 +0000105 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
106 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1,
107 isPPC64 ? MVT::i64 : MVT::i32);
108 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
109 AddPromotedToType (ISD::UINT_TO_FP, MVT::i1,
110 isPPC64 ? MVT::i64 : MVT::i32);
111 } else {
112 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom);
113 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom);
114 }
Hal Finkel940ab932014-02-28 00:27:01 +0000115
116 // PowerPC does not support direct load / store of condition registers
117 setOperationAction(ISD::LOAD, MVT::i1, Custom);
118 setOperationAction(ISD::STORE, MVT::i1, Custom);
119
120 // FIXME: Remove this once the ANDI glue bug is fixed:
121 if (ANDIGlueBug)
122 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom);
123
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000124 for (MVT VT : MVT::integer_valuetypes()) {
125 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
126 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote);
127 setTruncStoreAction(VT, MVT::i1, Expand);
128 }
Hal Finkel940ab932014-02-28 00:27:01 +0000129
130 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass);
131 }
132
Dale Johannesen666323e2007-10-10 01:01:31 +0000133 // This is used in the ppcf128->int sequence. Note it has different semantics
134 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson9f944592009-08-11 20:47:22 +0000135 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesenf864ac92007-10-06 01:24:11 +0000136
Roman Divacky1faf5b02012-08-16 18:19:29 +0000137 // We do not currently implement these libm ops for PowerPC.
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000138 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
139 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
140 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
141 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
142 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidt92e26642013-04-03 13:05:44 +0000143 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000144
Chris Lattnerf22556d2005-08-16 17:14:42 +0000145 // PowerPC has no SREM/UREM instructions
Owen Anderson9f944592009-08-11 20:47:22 +0000146 setOperationAction(ISD::SREM, MVT::i32, Expand);
147 setOperationAction(ISD::UREM, MVT::i32, Expand);
148 setOperationAction(ISD::SREM, MVT::i64, Expand);
149 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman71f0d7d2007-10-08 17:28:24 +0000150
151 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson9f944592009-08-11 20:47:22 +0000152 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
153 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
154 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
155 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
156 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
157 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
158 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
159 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000160
Dan Gohman482732a2007-10-11 23:21:31 +0000161 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000162 setOperationAction(ISD::FSIN , MVT::f64, Expand);
163 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000164 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000165 setOperationAction(ISD::FREM , MVT::f64, Expand);
166 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000167 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +0000168 setOperationAction(ISD::FSIN , MVT::f32, Expand);
169 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000170 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000171 setOperationAction(ISD::FREM , MVT::f32, Expand);
172 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000173 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +0000174
Owen Anderson9f944592009-08-11 20:47:22 +0000175 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000176
Chris Lattnerf22556d2005-08-16 17:14:42 +0000177 // If we're enabling GP optimizations, use hardware square root
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000178 if (!Subtarget.hasFSQRT() &&
Eric Christophercccae792015-01-30 22:02:31 +0000179 !(TM.Options.UnsafeFPMath && Subtarget.hasFRSQRTE() &&
180 Subtarget.hasFRE()))
Owen Anderson9f944592009-08-11 20:47:22 +0000181 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel2e103312013-04-03 04:01:11 +0000182
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000183 if (!Subtarget.hasFSQRT() &&
Eric Christophercccae792015-01-30 22:02:31 +0000184 !(TM.Options.UnsafeFPMath && Subtarget.hasFRSQRTES() &&
185 Subtarget.hasFRES()))
Owen Anderson9f944592009-08-11 20:47:22 +0000186 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000187
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000188 if (Subtarget.hasFCPSGN()) {
Hal Finkeldbc78e12013-08-19 05:01:02 +0000189 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
190 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
191 } else {
192 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
193 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
194 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000195
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000196 if (Subtarget.hasFPRND()) {
Hal Finkelc20a08d2013-03-29 08:57:48 +0000197 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
198 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
199 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000200 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000201
202 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
203 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
204 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000205 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000206 }
207
Nate Begeman2fba8a32006-01-14 03:14:10 +0000208 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson9f944592009-08-11 20:47:22 +0000209 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000210 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000211 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
212 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000213 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000214 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000215 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
216 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000217
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000218 if (Subtarget.hasPOPCNTD()) {
Hal Finkel290376d2013-04-01 15:58:15 +0000219 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkela4d07482013-03-28 13:29:47 +0000220 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
221 } else {
222 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
223 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
224 }
225
Nate Begeman1b8121b2006-01-11 21:21:00 +0000226 // PowerPC does not have ROTR
Owen Anderson9f944592009-08-11 20:47:22 +0000227 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
228 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000229
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000230 if (!Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000231 // PowerPC does not have Select
232 setOperationAction(ISD::SELECT, MVT::i32, Expand);
233 setOperationAction(ISD::SELECT, MVT::i64, Expand);
234 setOperationAction(ISD::SELECT, MVT::f32, Expand);
235 setOperationAction(ISD::SELECT, MVT::f64, Expand);
236 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000237
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000238 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson9f944592009-08-11 20:47:22 +0000239 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
240 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begemana162f202006-01-31 08:17:29 +0000241
Nate Begeman7e7f4392006-02-01 07:19:44 +0000242 // PowerPC wants to optimize integer setcc a bit
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000243 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000244 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000245
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000246 // PowerPC does not have BRCOND which requires SetCC
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000247 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000248 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Cheng0d41d192006-10-30 08:02:39 +0000249
Owen Anderson9f944592009-08-11 20:47:22 +0000250 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000251
Chris Lattnerda2e04c2005-08-31 21:09:52 +0000252 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson9f944592009-08-11 20:47:22 +0000253 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000254
Jim Laskey6267b2c2005-08-17 00:40:22 +0000255 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson9f944592009-08-11 20:47:22 +0000256 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
257 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskey6267b2c2005-08-17 00:40:22 +0000258
Wesley Peck527da1b2010-11-23 03:31:01 +0000259 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
260 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
261 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
262 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattnerc46fc242005-12-23 05:13:35 +0000263
Chris Lattner84b49d52006-04-28 21:56:10 +0000264 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson9f944592009-08-11 20:47:22 +0000265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskeye0008e22007-02-22 14:56:36 +0000266
Hal Finkel1996f3d2013-03-27 19:10:42 +0000267 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel756810f2013-03-21 21:37:52 +0000268 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
269 // support continuation, user-level threading, and etc.. As a result, no
270 // other SjLj exception interfaces are implemented and please don't build
271 // your own exception handling based on them.
272 // LLVM/Clang supports zero-cost DWARF exception handling.
273 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
274 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000275
276 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman4e56db62005-12-10 02:36:00 +0000277 // appropriate instructions to materialize the address.
Owen Anderson9f944592009-08-11 20:47:22 +0000278 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
279 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000280 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000281 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
282 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
283 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
284 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000285 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000286 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
287 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000288
Nate Begemanf69d13b2008-08-11 17:36:31 +0000289 // TRAP is legal.
Owen Anderson9f944592009-08-11 20:47:22 +0000290 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling95e1af22008-09-17 00:30:57 +0000291
292 // TRAMPOLINE is custom lowered.
Duncan Sandsa0984362011-09-06 13:37:06 +0000293 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
294 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling95e1af22008-09-17 00:30:57 +0000295
Nate Begemane74795c2006-01-25 18:21:52 +0000296 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson9f944592009-08-11 20:47:22 +0000297 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000298
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000299 if (Subtarget.isSVR4ABI()) {
Evan Cheng39e90022012-07-02 22:39:56 +0000300 if (isPPC64) {
Hal Finkele44eb282012-03-24 03:53:55 +0000301 // VAARG always uses double-word chunks, so promote anything smaller.
302 setOperationAction(ISD::VAARG, MVT::i1, Promote);
303 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
304 setOperationAction(ISD::VAARG, MVT::i8, Promote);
305 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
306 setOperationAction(ISD::VAARG, MVT::i16, Promote);
307 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
308 setOperationAction(ISD::VAARG, MVT::i32, Promote);
309 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
310 setOperationAction(ISD::VAARG, MVT::Other, Expand);
311 } else {
312 // VAARG is custom lowered with the 32-bit SVR4 ABI.
313 setOperationAction(ISD::VAARG, MVT::Other, Custom);
314 setOperationAction(ISD::VAARG, MVT::i64, Custom);
315 }
Roman Divacky4394e682011-06-28 15:30:42 +0000316 } else
Owen Anderson9f944592009-08-11 20:47:22 +0000317 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000318
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000319 if (Subtarget.isSVR4ABI() && !isPPC64)
Roman Divackyc3825df2013-07-25 21:36:47 +0000320 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
321 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
322 else
323 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
324
Chris Lattner5bd514d2006-01-15 09:02:48 +0000325 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000326 setOperationAction(ISD::VAEND , MVT::Other, Expand);
327 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
328 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
329 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
330 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattnerab4df8342006-10-18 01:18:48 +0000331
Chris Lattner6961fc72006-03-26 10:06:40 +0000332 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000333 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000334
Hal Finkel25c19922013-05-15 21:37:41 +0000335 // To handle counter-based loop conditions.
336 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
337
Dale Johannesen160be0f2008-11-07 22:54:33 +0000338 // Comparisons that require checking two conditions.
Owen Anderson9f944592009-08-11 20:47:22 +0000339 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
340 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
341 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
342 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
343 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
344 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
345 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
346 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
347 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
348 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
349 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
350 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000351
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000352 if (Subtarget.has64BitSupport()) {
Nate Begeman0b71e002005-10-18 00:28:58 +0000353 // They also have instructions for converting between i64 and fp.
Owen Anderson9f944592009-08-11 20:47:22 +0000354 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
355 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
356 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
357 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen37bc85f2009-06-04 20:53:52 +0000358 // This is just the low 32 bits of a (signed) fp->i64 conversion.
359 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson9f944592009-08-11 20:47:22 +0000360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000361
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000362 if (Subtarget.hasLFIWAX() || Subtarget.isPPC64())
Hal Finkele53429a2013-03-31 01:58:02 +0000363 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begeman762bf802005-10-25 23:48:36 +0000364 } else {
Chris Lattner595088a2005-11-17 07:30:41 +0000365 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson9f944592009-08-11 20:47:22 +0000366 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begemane74dfbb2005-10-18 00:56:42 +0000367 }
368
Hal Finkelf6d45f22013-04-01 17:52:07 +0000369 // With the instructions enabled under FPCVT, we can do everything.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000370 if (Subtarget.hasFPCVT()) {
371 if (Subtarget.has64BitSupport()) {
Hal Finkelf6d45f22013-04-01 17:52:07 +0000372 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
373 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
374 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
376 }
377
378 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
379 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
380 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
381 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
382 }
383
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000384 if (Subtarget.use64BitRegs()) {
Chris Lattnerb1935762007-10-19 04:08:28 +0000385 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperabadc662012-04-20 06:31:50 +0000386 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman0b71e002005-10-18 00:28:58 +0000387 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson9f944592009-08-11 20:47:22 +0000388 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman8d2ead22008-03-07 20:36:53 +0000389 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000390 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
391 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
392 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman0b71e002005-10-18 00:28:58 +0000393 } else {
Chris Lattnerb1935762007-10-19 04:08:28 +0000394 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000395 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
396 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
397 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000398 }
Evan Cheng19264272006-03-01 01:11:20 +0000399
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000400 if (Subtarget.hasAltivec()) {
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000401 // First set operation action for all vector types to expand. Then we
402 // will selectively turn on ones that can be effectively codegen'd.
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000403 for (MVT VT : MVT::vector_valuetypes()) {
Chris Lattner06a21ba2006-04-16 01:37:57 +0000404 // add/sub are legal for all supported vector VT's.
Duncan Sands13237ac2008-06-06 12:08:01 +0000405 setOperationAction(ISD::ADD , VT, Legal);
406 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000407
Bill Schmidt433b1c32015-02-05 15:24:47 +0000408 // Vector instructions introduced in P8
409 if (Subtarget.hasP8Altivec()) {
Bill Schmidtfe88b182015-02-03 21:58:23 +0000410 setOperationAction(ISD::CTPOP, VT, Legal);
Bill Schmidt433b1c32015-02-05 15:24:47 +0000411 setOperationAction(ISD::CTLZ, VT, Legal);
412 }
413 else {
Bill Schmidtfe88b182015-02-03 21:58:23 +0000414 setOperationAction(ISD::CTPOP, VT, Expand);
Bill Schmidt433b1c32015-02-05 15:24:47 +0000415 setOperationAction(ISD::CTLZ, VT, Expand);
416 }
Bill Schmidtfe88b182015-02-03 21:58:23 +0000417
Chris Lattner95c7adc2006-04-04 17:25:31 +0000418 // We promote all shuffles to v16i8.
Duncan Sands13237ac2008-06-06 12:08:01 +0000419 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000420 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattner06a21ba2006-04-16 01:37:57 +0000421
422 // We promote all non-typed operations to v4i32.
Duncan Sands13237ac2008-06-06 12:08:01 +0000423 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000424 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000425 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000426 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000427 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000428 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000429 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000430 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000431 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000432 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000433 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000434 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000435
Chris Lattner06a21ba2006-04-16 01:37:57 +0000436 // No other operations are legal.
Duncan Sands13237ac2008-06-06 12:08:01 +0000437 setOperationAction(ISD::MUL , VT, Expand);
438 setOperationAction(ISD::SDIV, VT, Expand);
439 setOperationAction(ISD::SREM, VT, Expand);
440 setOperationAction(ISD::UDIV, VT, Expand);
441 setOperationAction(ISD::UREM, VT, Expand);
442 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkele3930222013-07-08 17:30:25 +0000443 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000444 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topperc8a2adf2012-11-15 08:02:19 +0000445 setOperationAction(ISD::FSQRT, VT, Expand);
446 setOperationAction(ISD::FLOG, VT, Expand);
447 setOperationAction(ISD::FLOG10, VT, Expand);
448 setOperationAction(ISD::FLOG2, VT, Expand);
449 setOperationAction(ISD::FEXP, VT, Expand);
450 setOperationAction(ISD::FEXP2, VT, Expand);
451 setOperationAction(ISD::FSIN, VT, Expand);
452 setOperationAction(ISD::FCOS, VT, Expand);
453 setOperationAction(ISD::FABS, VT, Expand);
454 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topperc4343f22012-11-14 08:11:25 +0000455 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000456 setOperationAction(ISD::FCEIL, VT, Expand);
457 setOperationAction(ISD::FTRUNC, VT, Expand);
458 setOperationAction(ISD::FRINT, VT, Expand);
459 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000460 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
461 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
462 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
Ulrich Weigand51eccec2014-08-04 13:27:12 +0000463 setOperationAction(ISD::MULHU, VT, Expand);
464 setOperationAction(ISD::MULHS, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000465 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
466 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
467 setOperationAction(ISD::UDIVREM, VT, Expand);
468 setOperationAction(ISD::SDIVREM, VT, Expand);
469 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
470 setOperationAction(ISD::FPOW, VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000471 setOperationAction(ISD::BSWAP, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000472 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000473 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000474 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramerc5071462012-12-19 15:49:14 +0000475 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000476 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
477
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000478 for (MVT InnerVT : MVT::vector_valuetypes()) {
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000479 setTruncStoreAction(VT, InnerVT, Expand);
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000480 setLoadExtAction(ISD::SEXTLOAD, VT, InnerVT, Expand);
481 setLoadExtAction(ISD::ZEXTLOAD, VT, InnerVT, Expand);
482 setLoadExtAction(ISD::EXTLOAD, VT, InnerVT, Expand);
483 }
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000484 }
485
Chris Lattner95c7adc2006-04-04 17:25:31 +0000486 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
487 // with merges, splats, etc.
Owen Anderson9f944592009-08-11 20:47:22 +0000488 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000489
Owen Anderson9f944592009-08-11 20:47:22 +0000490 setOperationAction(ISD::AND , MVT::v4i32, Legal);
491 setOperationAction(ISD::OR , MVT::v4i32, Legal);
492 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
493 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
Hal Finkel940ab932014-02-28 00:27:01 +0000494 setOperationAction(ISD::SELECT, MVT::v4i32,
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000495 Subtarget.useCRBits() ? Legal : Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000496 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000497 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
498 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
499 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
500 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000501 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
502 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
503 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
504 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000505
Craig Topperabadc662012-04-20 06:31:50 +0000506 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
507 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
508 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
509 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000510
Owen Anderson9f944592009-08-11 20:47:22 +0000511 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000512 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel2e103312013-04-03 04:01:11 +0000513
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000514 if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) {
Hal Finkel2e103312013-04-03 04:01:11 +0000515 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
516 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
517 }
518
Owen Anderson9f944592009-08-11 20:47:22 +0000519 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
520 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
521 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnera8713b12006-03-20 01:53:53 +0000522
Owen Anderson9f944592009-08-11 20:47:22 +0000523 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
524 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000525
Owen Anderson9f944592009-08-11 20:47:22 +0000526 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
527 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
528 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
529 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella56775e02012-10-30 13:50:19 +0000530
531 // Altivec does not contain unordered floating-point compare instructions
532 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
533 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
Hal Finkel21ada792013-07-08 20:00:03 +0000534 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
535 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000536
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000537 if (Subtarget.hasVSX()) {
Hal Finkel27774d92014-03-13 07:58:58 +0000538 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal);
Hal Finkel82569b62014-03-27 22:22:48 +0000539 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
Hal Finkel27774d92014-03-13 07:58:58 +0000540
541 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
542 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
543 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
544 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
545 setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
546
547 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
548
549 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
550 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
551
552 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
553 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
554
Hal Finkel732f0f72014-03-26 12:49:28 +0000555 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
556 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal);
557 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
558 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
559 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
560
Hal Finkel27774d92014-03-13 07:58:58 +0000561 // Share the Altivec comparison restrictions.
562 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand);
563 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000564 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand);
565 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand);
566
Hal Finkel9281c9a2014-03-26 18:26:30 +0000567 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
568 setOperationAction(ISD::STORE, MVT::v2f64, Legal);
569
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000570 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal);
571
Hal Finkel19be5062014-03-29 05:29:01 +0000572 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000573
574 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass);
575 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass);
Hal Finkela6c8b512014-03-26 16:12:58 +0000576
577 // VSX v2i64 only supports non-arithmetic operations.
578 setOperationAction(ISD::ADD, MVT::v2i64, Expand);
579 setOperationAction(ISD::SUB, MVT::v2i64, Expand);
580
Hal Finkelad801b72014-03-27 21:26:33 +0000581 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
582 setOperationAction(ISD::SRA, MVT::v2i64, Expand);
583 setOperationAction(ISD::SRL, MVT::v2i64, Expand);
584
Hal Finkel777c9dd2014-03-29 16:04:40 +0000585 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
586
Hal Finkel9281c9a2014-03-26 18:26:30 +0000587 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
588 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64);
589 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
590 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64);
591
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000592 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal);
593
Hal Finkel7279f4b2014-03-26 19:13:54 +0000594 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal);
595 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal);
596 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal);
597 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal);
598
Hal Finkel5c0d1452014-03-30 13:22:59 +0000599 // Vector operation legalization checks the result type of
600 // SIGN_EXTEND_INREG, overall legalization checks the inner type.
601 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal);
602 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal);
603 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
604 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
605
Hal Finkela6c8b512014-03-26 16:12:58 +0000606 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000607 }
Bill Schmidtfe88b182015-02-03 21:58:23 +0000608
609 if (Subtarget.hasP8Altivec())
610 addRegisterClass(MVT::v2i64, &PPC::VRRCRegClass);
Nate Begeman3e7db9c2005-11-29 08:17:20 +0000611 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000612
Hal Finkel01fa7702014-12-03 00:19:17 +0000613 if (Subtarget.has64BitSupport())
Hal Finkel322e41a2012-04-01 20:08:17 +0000614 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel01fa7702014-12-03 00:19:17 +0000615
616 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, isPPC64 ? Legal : Custom);
Hal Finkel322e41a2012-04-01 20:08:17 +0000617
Robin Morissete1ca44b2014-10-02 22:27:07 +0000618 if (!isPPC64) {
619 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
620 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
621 }
Eli Friedman7dfa7912011-08-29 18:23:02 +0000622
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000623 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidta76bf5a2013-04-23 18:49:44 +0000624 // Altivec instructions set fields to all zeros or all ones.
625 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000626
Joerg Sonnenbergerb5459e62014-07-24 22:20:10 +0000627 if (!isPPC64) {
628 // These libcalls are not available in 32-bit.
629 setLibcallName(RTLIB::SHL_I128, nullptr);
630 setLibcallName(RTLIB::SRL_I128, nullptr);
631 setLibcallName(RTLIB::SRA_I128, nullptr);
632 }
633
Evan Cheng39e90022012-07-02 22:39:56 +0000634 if (isPPC64) {
Chris Lattner454436d2006-10-18 01:20:43 +0000635 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000636 setExceptionPointerRegister(PPC::X3);
637 setExceptionSelectorRegister(PPC::X4);
638 } else {
Chris Lattner454436d2006-10-18 01:20:43 +0000639 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000640 setExceptionPointerRegister(PPC::R3);
641 setExceptionSelectorRegister(PPC::R4);
642 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000643
Chris Lattnerf4184352006-03-01 04:57:39 +0000644 // We have target-specific dag combine patterns for the following nodes:
645 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkel5efb9182015-01-06 06:01:57 +0000646 if (Subtarget.hasFPCVT())
647 setTargetDAGCombine(ISD::UINT_TO_FP);
Hal Finkelcf2e9082013-05-24 23:00:14 +0000648 setTargetDAGCombine(ISD::LOAD);
Chris Lattner27f53452006-03-01 05:50:56 +0000649 setTargetDAGCombine(ISD::STORE);
Chris Lattner9754d142006-04-18 17:59:36 +0000650 setTargetDAGCombine(ISD::BR_CC);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000651 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000652 setTargetDAGCombine(ISD::BRCOND);
Chris Lattnera7976d32006-07-10 20:56:58 +0000653 setTargetDAGCombine(ISD::BSWAP);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +0000654 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Bill Schmidtfae5d712014-12-09 16:35:51 +0000655 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
656 setTargetDAGCombine(ISD::INTRINSIC_VOID);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000657
Hal Finkel46043ed2014-03-01 21:36:57 +0000658 setTargetDAGCombine(ISD::SIGN_EXTEND);
659 setTargetDAGCombine(ISD::ZERO_EXTEND);
660 setTargetDAGCombine(ISD::ANY_EXTEND);
661
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000662 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000663 setTargetDAGCombine(ISD::TRUNCATE);
664 setTargetDAGCombine(ISD::SETCC);
665 setTargetDAGCombine(ISD::SELECT_CC);
666 }
667
Hal Finkel2e103312013-04-03 04:01:11 +0000668 // Use reciprocal estimates.
669 if (TM.Options.UnsafeFPMath) {
670 setTargetDAGCombine(ISD::FDIV);
671 setTargetDAGCombine(ISD::FSQRT);
672 }
673
Dale Johannesen10432e52007-10-19 00:59:18 +0000674 // Darwin long double math library functions have $LDBL128 appended.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000675 if (Subtarget.isDarwin()) {
Duncan Sands53c954f2008-01-10 10:28:30 +0000676 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000677 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
678 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands53c954f2008-01-10 10:28:30 +0000679 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
680 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenda2d8062008-09-04 00:47:13 +0000681 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
682 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
683 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
684 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
685 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000686 }
687
Hal Finkel940ab932014-02-28 00:27:01 +0000688 // With 32 condition bits, we don't need to sink (and duplicate) compares
689 // aggressively in CodeGenPrep.
Hal Finkel7a0516e2015-02-12 01:02:52 +0000690 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000691 setHasMultipleConditionRegisters();
Hal Finkel7a0516e2015-02-12 01:02:52 +0000692 setJumpIsExpensive();
693 }
Hal Finkel940ab932014-02-28 00:27:01 +0000694
Hal Finkel65298572011-10-17 18:53:03 +0000695 setMinFunctionAlignment(2);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000696 if (Subtarget.isDarwin())
Hal Finkel65298572011-10-17 18:53:03 +0000697 setPrefFunctionAlignment(4);
Eli Friedman2518f832011-05-06 20:34:06 +0000698
Hal Finkeld73bfba2015-01-03 14:58:25 +0000699 switch (Subtarget.getDarwinDirective()) {
700 default: break;
701 case PPC::DIR_970:
702 case PPC::DIR_A2:
703 case PPC::DIR_E500mc:
704 case PPC::DIR_E5500:
705 case PPC::DIR_PWR4:
706 case PPC::DIR_PWR5:
707 case PPC::DIR_PWR5X:
708 case PPC::DIR_PWR6:
709 case PPC::DIR_PWR6X:
710 case PPC::DIR_PWR7:
711 case PPC::DIR_PWR8:
712 setPrefFunctionAlignment(4);
713 setPrefLoopAlignment(4);
714 break;
715 }
716
Eli Friedman30a49e92011-08-03 21:06:02 +0000717 setInsertFencesForAtomic(true);
718
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000719 if (Subtarget.enableMachineScheduler())
Hal Finkel21442b22013-09-11 23:05:25 +0000720 setSchedulingPreference(Sched::Source);
721 else
722 setSchedulingPreference(Sched::Hybrid);
Hal Finkel6f0ae782011-11-22 16:21:04 +0000723
Chris Lattnerf22556d2005-08-16 17:14:42 +0000724 computeRegisterProperties();
Hal Finkel742b5352012-08-28 16:12:39 +0000725
Hal Finkeld73bfba2015-01-03 14:58:25 +0000726 // The Freescale cores do better with aggressive inlining of memcpy and
727 // friends. GCC uses same threshold of 128 bytes (= 32 word stores).
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000728 if (Subtarget.getDarwinDirective() == PPC::DIR_E500mc ||
729 Subtarget.getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000730 MaxStoresPerMemset = 32;
731 MaxStoresPerMemsetOptSize = 16;
732 MaxStoresPerMemcpy = 32;
733 MaxStoresPerMemcpyOptSize = 8;
734 MaxStoresPerMemmove = 32;
735 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel742b5352012-08-28 16:12:39 +0000736 }
Chris Lattnerf22556d2005-08-16 17:14:42 +0000737}
738
Hal Finkel262a2242013-09-12 23:20:06 +0000739/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
740/// the desired ByVal argument alignment.
741static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign,
742 unsigned MaxMaxAlign) {
743 if (MaxAlign == MaxMaxAlign)
744 return;
745 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
746 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256)
747 MaxAlign = 32;
748 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16)
749 MaxAlign = 16;
750 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
751 unsigned EltAlign = 0;
752 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign);
753 if (EltAlign > MaxAlign)
754 MaxAlign = EltAlign;
755 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
756 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
757 unsigned EltAlign = 0;
758 getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign);
759 if (EltAlign > MaxAlign)
760 MaxAlign = EltAlign;
761 if (MaxAlign == MaxMaxAlign)
762 break;
763 }
764 }
765}
766
Dale Johannesencbde4c22008-02-28 22:31:51 +0000767/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
768/// function arguments in the caller parameter area.
Chris Lattner229907c2011-07-18 04:54:35 +0000769unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dale Johannesencbde4c22008-02-28 22:31:51 +0000770 // Darwin passes everything on 4 byte boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000771 if (Subtarget.isDarwin())
Dale Johannesencbde4c22008-02-28 22:31:51 +0000772 return 4;
Roman Divackyb9663cc2012-04-02 15:49:30 +0000773
774 // 16byte and wider vectors are passed on 16byte boundary.
Roman Divackyb9663cc2012-04-02 15:49:30 +0000775 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000776 unsigned Align = Subtarget.isPPC64() ? 8 : 4;
777 if (Subtarget.hasAltivec() || Subtarget.hasQPX())
778 getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16);
Hal Finkel262a2242013-09-12 23:20:06 +0000779 return Align;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000780}
781
Chris Lattner347ed8a2006-01-09 23:52:17 +0000782const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
783 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000784 default: return nullptr;
Evan Cheng32e376f2008-07-12 02:23:19 +0000785 case PPCISD::FSEL: return "PPCISD::FSEL";
786 case PPCISD::FCFID: return "PPCISD::FCFID";
Hal Finkel3fe09ea2015-01-06 07:02:15 +0000787 case PPCISD::FCFIDU: return "PPCISD::FCFIDU";
788 case PPCISD::FCFIDS: return "PPCISD::FCFIDS";
789 case PPCISD::FCFIDUS: return "PPCISD::FCFIDUS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000790 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
791 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel3fe09ea2015-01-06 07:02:15 +0000792 case PPCISD::FCTIDUZ: return "PPCISD::FCTIDUZ";
793 case PPCISD::FCTIWUZ: return "PPCISD::FCTIWUZ";
Hal Finkel2e103312013-04-03 04:01:11 +0000794 case PPCISD::FRE: return "PPCISD::FRE";
795 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng32e376f2008-07-12 02:23:19 +0000796 case PPCISD::STFIWX: return "PPCISD::STFIWX";
797 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
798 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
799 case PPCISD::VPERM: return "PPCISD::VPERM";
Hal Finkel4edc66b2015-01-03 01:16:37 +0000800 case PPCISD::CMPB: return "PPCISD::CMPB";
Evan Cheng32e376f2008-07-12 02:23:19 +0000801 case PPCISD::Hi: return "PPCISD::Hi";
802 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000803 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Evan Cheng32e376f2008-07-12 02:23:19 +0000804 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
805 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
806 case PPCISD::SRL: return "PPCISD::SRL";
807 case PPCISD::SRA: return "PPCISD::SRA";
808 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000809 case PPCISD::CALL: return "PPCISD::CALL";
810 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng32e376f2008-07-12 02:23:19 +0000811 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000812 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Hal Finkelfc096c92014-12-23 22:29:40 +0000813 case PPCISD::BCTRL_LOAD_TOC: return "PPCISD::BCTRL_LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +0000814 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkelbbdee932014-12-02 22:01:00 +0000815 case PPCISD::READ_TIME_BASE: return "PPCISD::READ_TIME_BASE";
Hal Finkel756810f2013-03-21 21:37:52 +0000816 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
817 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000818 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng32e376f2008-07-12 02:23:19 +0000819 case PPCISD::VCMP: return "PPCISD::VCMP";
820 case PPCISD::VCMPo: return "PPCISD::VCMPo";
821 case PPCISD::LBRX: return "PPCISD::LBRX";
822 case PPCISD::STBRX: return "PPCISD::STBRX";
Hal Finkel3fe09ea2015-01-06 07:02:15 +0000823 case PPCISD::LFIWAX: return "PPCISD::LFIWAX";
824 case PPCISD::LFIWZX: return "PPCISD::LFIWZX";
Evan Cheng32e376f2008-07-12 02:23:19 +0000825 case PPCISD::LARX: return "PPCISD::LARX";
826 case PPCISD::STCX: return "PPCISD::STCX";
827 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkel25c19922013-05-15 21:37:41 +0000828 case PPCISD::BDNZ: return "PPCISD::BDNZ";
829 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000830 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000831 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000832 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel5ab37802012-08-28 02:10:27 +0000833 case PPCISD::CR6SET: return "PPCISD::CR6SET";
834 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34627e32012-11-27 17:35:46 +0000835 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
836 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
837 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Roman Divacky32143e22013-12-20 18:08:54 +0000838 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT";
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000839 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
840 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000841 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000842 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
843 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
Bill Schmidt82f1c772015-02-10 19:09:05 +0000844 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
845 case PPCISD::ADDI_TLSGD_L_ADDR: return "PPCISD::ADDI_TLSGD_L_ADDR";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000846 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
847 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
Bill Schmidt82f1c772015-02-10 19:09:05 +0000848 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
849 case PPCISD::ADDI_TLSLD_L_ADDR: return "PPCISD::ADDI_TLSLD_L_ADDR";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000850 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
851 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidt51e79512013-02-20 15:50:31 +0000852 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidta87a7e22013-05-14 19:35:45 +0000853 case PPCISD::SC: return "PPCISD::SC";
Chris Lattner347ed8a2006-01-09 23:52:17 +0000854 }
855}
856
Matt Arsenault758659232013-05-18 00:21:46 +0000857EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000858 if (!VT.isVector())
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000859 return Subtarget.useCRBits() ? MVT::i1 : MVT::i32;
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000860 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000861}
862
Hal Finkel62ac7362014-09-19 11:42:56 +0000863bool PPCTargetLowering::enableAggressiveFMAFusion(EVT VT) const {
864 assert(VT.isFloatingPoint() && "Non-floating-point FMA?");
865 return true;
866}
867
Chris Lattner4211ca92006-04-14 06:01:58 +0000868//===----------------------------------------------------------------------===//
869// Node matching predicates, for use by the tblgen matching code.
870//===----------------------------------------------------------------------===//
871
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000872/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000873static bool isFloatingPointZero(SDValue Op) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000874 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000875 return CFP->getValueAPF().isZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000876 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000877 // Maybe this has already been legalized into the constant pool?
878 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000879 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000880 return CFP->getValueAPF().isZero();
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000881 }
882 return false;
883}
884
Chris Lattnere8b83b42006-04-06 17:23:16 +0000885/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
886/// true if Op is undef or if it matches the specified value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000887static bool isConstantOrUndef(int Op, int Val) {
888 return Op < 0 || Op == Val;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000889}
890
891/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
892/// VPKUHUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000893/// The ShuffleKind distinguishes between big-endian operations with
894/// two different inputs (0), either-endian operations with two identical
895/// inputs (1), and little-endian operantion with two different inputs (2).
896/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
897bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000898 SelectionDAG &DAG) {
Eric Christopher8b770652015-01-26 19:03:15 +0000899 bool IsLE = DAG.getTarget().getDataLayout()->isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000900 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +0000901 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000902 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000903 for (unsigned i = 0; i != 16; ++i)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000904 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000905 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000906 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +0000907 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000908 return false;
909 for (unsigned i = 0; i != 16; ++i)
910 if (!isConstantOrUndef(N->getMaskElt(i), i*2))
911 return false;
912 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +0000913 unsigned j = IsLE ? 0 : 1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000914 for (unsigned i = 0; i != 8; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +0000915 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) ||
916 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000917 return false;
918 }
Chris Lattner1d338192006-04-06 18:26:28 +0000919 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000920}
921
922/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
923/// VPKUWUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000924/// The ShuffleKind distinguishes between big-endian operations with
925/// two different inputs (0), either-endian operations with two identical
926/// inputs (1), and little-endian operantion with two different inputs (2).
927/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
928bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000929 SelectionDAG &DAG) {
Eric Christopher8b770652015-01-26 19:03:15 +0000930 bool IsLE = DAG.getTarget().getDataLayout()->isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000931 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +0000932 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000933 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000934 for (unsigned i = 0; i != 16; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000935 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
936 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000937 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000938 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +0000939 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000940 return false;
941 for (unsigned i = 0; i != 16; i += 2)
942 if (!isConstantOrUndef(N->getMaskElt(i ), i*2) ||
943 !isConstantOrUndef(N->getMaskElt(i+1), i*2+1))
944 return false;
945 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +0000946 unsigned j = IsLE ? 0 : 2;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000947 for (unsigned i = 0; i != 8; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000948 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
949 !isConstantOrUndef(N->getMaskElt(i+1), i*2+j+1) ||
950 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) ||
951 !isConstantOrUndef(N->getMaskElt(i+9), i*2+j+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000952 return false;
953 }
Chris Lattner1d338192006-04-06 18:26:28 +0000954 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000955}
956
Chris Lattnerf38e0332006-04-06 22:02:42 +0000957/// isVMerge - Common function, used to match vmrg* shuffles.
958///
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000959static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnerf38e0332006-04-06 22:02:42 +0000960 unsigned LHSStart, unsigned RHSStart) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000961 if (N->getValueType(0) != MVT::v16i8)
962 return false;
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000963 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
964 "Unsupported merge size!");
Scott Michelcf0da6c2009-02-17 22:15:04 +0000965
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000966 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
967 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000968 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000969 LHSStart+j+i*UnitSize) ||
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000970 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000971 RHSStart+j+i*UnitSize))
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000972 return false;
973 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000974 return true;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000975}
976
977/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000978/// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000979/// The ShuffleKind distinguishes between big-endian merges with two
980/// different inputs (0), either-endian merges with two identical inputs (1),
981/// and little-endian merges with two different inputs (2). For the latter,
982/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +0000983bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000984 unsigned ShuffleKind, SelectionDAG &DAG) {
Eric Christopher8b770652015-01-26 19:03:15 +0000985 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000986 if (ShuffleKind == 1) // unary
987 return isVMerge(N, UnitSize, 0, 0);
988 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +0000989 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000990 else
991 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000992 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000993 if (ShuffleKind == 1) // unary
994 return isVMerge(N, UnitSize, 8, 8);
995 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +0000996 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000997 else
998 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000999 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +00001000}
1001
1002/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +00001003/// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001004/// The ShuffleKind distinguishes between big-endian merges with two
1005/// different inputs (0), either-endian merges with two identical inputs (1),
1006/// and little-endian merges with two different inputs (2). For the latter,
1007/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +00001008bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001009 unsigned ShuffleKind, SelectionDAG &DAG) {
Eric Christopher8b770652015-01-26 19:03:15 +00001010 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001011 if (ShuffleKind == 1) // unary
1012 return isVMerge(N, UnitSize, 8, 8);
1013 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +00001014 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001015 else
1016 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +00001017 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001018 if (ShuffleKind == 1) // unary
1019 return isVMerge(N, UnitSize, 0, 0);
1020 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +00001021 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001022 else
1023 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +00001024 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +00001025}
1026
1027
Chris Lattner1d338192006-04-06 18:26:28 +00001028/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
1029/// amount, otherwise return -1.
Bill Schmidt42a69362014-08-05 20:47:25 +00001030/// The ShuffleKind distinguishes between big-endian operations with two
1031/// different inputs (0), either-endian operations with two identical inputs
1032/// (1), and little-endian operations with two different inputs (2). For the
1033/// latter, the input operands are swapped (see PPCInstrAltivec.td).
1034int PPC::isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind,
1035 SelectionDAG &DAG) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +00001036 if (N->getValueType(0) != MVT::v16i8)
Hal Finkela775e512014-04-08 19:00:27 +00001037 return -1;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001038
1039 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peck527da1b2010-11-23 03:31:01 +00001040
Chris Lattner1d338192006-04-06 18:26:28 +00001041 // Find the first non-undef value in the shuffle mask.
1042 unsigned i;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001043 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattner1d338192006-04-06 18:26:28 +00001044 /*search*/;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001045
Chris Lattner1d338192006-04-06 18:26:28 +00001046 if (i == 16) return -1; // all undef.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001047
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001048 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattner1d338192006-04-06 18:26:28 +00001049 // numbered from this value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001050 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattner1d338192006-04-06 18:26:28 +00001051 if (ShiftAmt < i) return -1;
Chris Lattnere8b83b42006-04-06 17:23:16 +00001052
Bill Schmidtf04e9982014-08-04 23:21:01 +00001053 ShiftAmt -= i;
Eric Christopher8b770652015-01-26 19:03:15 +00001054 bool isLE = DAG.getTarget().getDataLayout()->isLittleEndian();
Bill Schmidtf910a062014-06-10 14:35:01 +00001055
Bill Schmidt42a69362014-08-05 20:47:25 +00001056 if ((ShuffleKind == 0 && !isLE) || (ShuffleKind == 2 && isLE)) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001057 // Check the rest of the elements to see if they are consecutive.
1058 for (++i; i != 16; ++i)
1059 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
1060 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001061 } else if (ShuffleKind == 1) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001062 // Check the rest of the elements to see if they are consecutive.
1063 for (++i; i != 16; ++i)
1064 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
1065 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001066 } else
1067 return -1;
1068
1069 if (ShuffleKind == 2 && isLE)
1070 ShiftAmt = 16 - ShiftAmt;
Bill Schmidtf04e9982014-08-04 23:21:01 +00001071
Chris Lattner1d338192006-04-06 18:26:28 +00001072 return ShiftAmt;
1073}
Chris Lattnerffc47562006-03-20 06:33:01 +00001074
1075/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
1076/// specifies a splat of a single element that is suitable for input to
1077/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001078bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson9f944592009-08-11 20:47:22 +00001079 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner95c7adc2006-04-04 17:25:31 +00001080 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001081
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001082 // This is a splat operation if each element of the permute is the same, and
1083 // if the value doesn't reference the second vector.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001084 unsigned ElementBase = N->getMaskElt(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00001085
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001086 // FIXME: Handle UNDEF elements too!
1087 if (ElementBase >= 16)
Chris Lattner95c7adc2006-04-04 17:25:31 +00001088 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001089
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001090 // Check that the indices are consecutive, in the case of a multi-byte element
1091 // splatted with a v16i8 mask.
1092 for (unsigned i = 1; i != EltSize; ++i)
1093 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001094 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001095
Chris Lattner95c7adc2006-04-04 17:25:31 +00001096 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001097 if (N->getMaskElt(i) < 0) continue;
Chris Lattner95c7adc2006-04-04 17:25:31 +00001098 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001099 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001100 return false;
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001101 }
Chris Lattner95c7adc2006-04-04 17:25:31 +00001102 return true;
Chris Lattnerffc47562006-03-20 06:33:01 +00001103}
1104
Evan Cheng581d2792007-07-30 07:51:22 +00001105/// isAllNegativeZeroVector - Returns true if all elements of build_vector
1106/// are -0.0.
1107bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001108 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
1109
1110 APInt APVal, APUndef;
1111 unsigned BitSize;
1112 bool HasAnyUndefs;
Wesley Peck527da1b2010-11-23 03:31:01 +00001113
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00001114 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001115 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001116 return CFP->getValueAPF().isNegZero();
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001117
Evan Cheng581d2792007-07-30 07:51:22 +00001118 return false;
1119}
1120
Chris Lattnerffc47562006-03-20 06:33:01 +00001121/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
1122/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +00001123unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize,
1124 SelectionDAG &DAG) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001125 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1126 assert(isSplatShuffleMask(SVOp, EltSize));
Eric Christopher8b770652015-01-26 19:03:15 +00001127 if (DAG.getTarget().getDataLayout()->isLittleEndian())
Bill Schmidtf910a062014-06-10 14:35:01 +00001128 return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize);
1129 else
1130 return SVOp->getMaskElt(0) / EltSize;
Chris Lattnerffc47562006-03-20 06:33:01 +00001131}
1132
Chris Lattner74cf9ff2006-04-12 17:37:20 +00001133/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001134/// by using a vspltis[bhw] instruction of the specified element size, return
1135/// the constant being splatted. The ByteSize field indicates the number of
1136/// bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001137SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001138 SDValue OpVal(nullptr, 0);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001139
1140 // If ByteSize of the splat is bigger than the element size of the
1141 // build_vector, then we have a case where we are checking for a splat where
1142 // multiple elements of the buildvector are folded together into a single
1143 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
1144 unsigned EltSize = 16/N->getNumOperands();
1145 if (EltSize < ByteSize) {
1146 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001147 SDValue UniquedVals[4];
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001148 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001149
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001150 // See if all of the elements in the buildvector agree across.
1151 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1152 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1153 // If the element isn't a constant, bail fully out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001154 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001155
Scott Michelcf0da6c2009-02-17 22:15:04 +00001156
Craig Topper062a2ba2014-04-25 05:30:21 +00001157 if (!UniquedVals[i&(Multiple-1)].getNode())
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001158 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
1159 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001160 return SDValue(); // no match.
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001161 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001162
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001163 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
1164 // either constant or undef values that are identical for each chunk. See
1165 // if these chunks can form into a larger vspltis*.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001166
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001167 // Check to see if all of the leading entries are either 0 or -1. If
1168 // neither, then this won't fit into the immediate field.
1169 bool LeadingZero = true;
1170 bool LeadingOnes = true;
1171 for (unsigned i = 0; i != Multiple-1; ++i) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001172 if (!UniquedVals[i].getNode()) continue; // Must have been undefs.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001173
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001174 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
1175 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
1176 }
1177 // Finally, check the least significant entry.
1178 if (LeadingZero) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001179 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001180 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmaneffb8942008-09-12 16:56:44 +00001181 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001182 if (Val < 16)
Owen Anderson9f944592009-08-11 20:47:22 +00001183 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001184 }
1185 if (LeadingOnes) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001186 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001187 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman6e054832008-09-26 21:54:37 +00001188 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001189 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson9f944592009-08-11 20:47:22 +00001190 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001191 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001192
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001193 return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001194 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001195
Chris Lattner2771e2c2006-03-25 06:12:06 +00001196 // Check to see if this buildvec has a single non-undef value in its elements.
1197 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1198 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Craig Topper062a2ba2014-04-25 05:30:21 +00001199 if (!OpVal.getNode())
Chris Lattner2771e2c2006-03-25 06:12:06 +00001200 OpVal = N->getOperand(i);
1201 else if (OpVal != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001202 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001203 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001204
Craig Topper062a2ba2014-04-25 05:30:21 +00001205 if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001206
Eli Friedman9c6ab1a2009-05-24 02:03:36 +00001207 unsigned ValSizeInBytes = EltSize;
Nate Begeman1b392872006-03-28 04:15:58 +00001208 uint64_t Value = 0;
Chris Lattner2771e2c2006-03-25 06:12:06 +00001209 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001210 Value = CN->getZExtValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001211 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001212 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001213 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner2771e2c2006-03-25 06:12:06 +00001214 }
1215
1216 // If the splat value is larger than the element value, then we can never do
1217 // this splat. The only case that we could fit the replicated bits into our
1218 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001219 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001220
Chris Lattner2771e2c2006-03-25 06:12:06 +00001221 // If the element value is larger than the splat value, cut it in half and
1222 // check to see if the two halves are equal. Continue doing this until we
1223 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
1224 while (ValSizeInBytes > ByteSize) {
1225 ValSizeInBytes >>= 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001226
Chris Lattner2771e2c2006-03-25 06:12:06 +00001227 // If the top half equals the bottom half, we're still ok.
Chris Lattner39cc7172006-04-05 17:39:25 +00001228 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
1229 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001230 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001231 }
1232
1233 // Properly sign extend the value.
Richard Smith228e6d42012-08-24 23:29:28 +00001234 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001235
Evan Chengb1ddc982006-03-26 09:52:32 +00001236 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001237 if (MaskVal == 0) return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001238
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001239 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith228e6d42012-08-24 23:29:28 +00001240 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson9f944592009-08-11 20:47:22 +00001241 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001242 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001243}
1244
Chris Lattner4211ca92006-04-14 06:01:58 +00001245//===----------------------------------------------------------------------===//
Chris Lattnera801fced2006-11-08 02:15:41 +00001246// Addressing Mode Selection
1247//===----------------------------------------------------------------------===//
1248
1249/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
1250/// or 64-bit immediate, and if the value can be accurately represented as a
1251/// sign extension from a 16-bit value. If so, this returns true and the
1252/// immediate.
1253static bool isIntS16Immediate(SDNode *N, short &Imm) {
Adam Nemet571eb5f2014-05-20 17:20:34 +00001254 if (!isa<ConstantSDNode>(N))
Chris Lattnera801fced2006-11-08 02:15:41 +00001255 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001256
Dan Gohmaneffb8942008-09-12 16:56:44 +00001257 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson9f944592009-08-11 20:47:22 +00001258 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +00001259 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001260 else
Dan Gohmaneffb8942008-09-12 16:56:44 +00001261 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001262}
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001263static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001264 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnera801fced2006-11-08 02:15:41 +00001265}
1266
1267
1268/// SelectAddressRegReg - Given the specified addressed, check to see if it
1269/// can be represented as an indexed [r+r] operation. Returns false if it
1270/// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001271bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1272 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001273 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001274 short imm = 0;
1275 if (N.getOpcode() == ISD::ADD) {
1276 if (isIntS16Immediate(N.getOperand(1), imm))
1277 return false; // r+i
1278 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1279 return false; // r+i
Scott Michelcf0da6c2009-02-17 22:15:04 +00001280
Chris Lattnera801fced2006-11-08 02:15:41 +00001281 Base = N.getOperand(0);
1282 Index = N.getOperand(1);
1283 return true;
1284 } else if (N.getOpcode() == ISD::OR) {
1285 if (isIntS16Immediate(N.getOperand(1), imm))
1286 return false; // r+i can fold it if we can.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001287
Chris Lattnera801fced2006-11-08 02:15:41 +00001288 // If this is an or of disjoint bitfields, we can codegen this as an add
1289 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1290 // disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001291 APInt LHSKnownZero, LHSKnownOne;
1292 APInt RHSKnownZero, RHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001293 DAG.computeKnownBits(N.getOperand(0),
1294 LHSKnownZero, LHSKnownOne);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001295
Dan Gohmanf19609a2008-02-27 01:23:58 +00001296 if (LHSKnownZero.getBoolValue()) {
Jay Foada0653a32014-05-14 21:14:37 +00001297 DAG.computeKnownBits(N.getOperand(1),
1298 RHSKnownZero, RHSKnownOne);
Chris Lattnera801fced2006-11-08 02:15:41 +00001299 // If all of the bits are known zero on the LHS or RHS, the add won't
1300 // carry.
Dan Gohman26854f22008-02-27 21:12:32 +00001301 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001302 Base = N.getOperand(0);
1303 Index = N.getOperand(1);
1304 return true;
1305 }
1306 }
1307 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001308
Chris Lattnera801fced2006-11-08 02:15:41 +00001309 return false;
1310}
1311
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001312// If we happen to be doing an i64 load or store into a stack slot that has
1313// less than a 4-byte alignment, then the frame-index elimination may need to
1314// use an indexed load or store instruction (because the offset may not be a
1315// multiple of 4). The extra register needed to hold the offset comes from the
1316// register scavenger, and it is possible that the scavenger will need to use
1317// an emergency spill slot. As a result, we need to make sure that a spill slot
1318// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1319// stack slot.
1320static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1321 // FIXME: This does not handle the LWA case.
1322 if (VT != MVT::i64)
1323 return;
1324
Hal Finkel7ab3db52013-07-10 15:29:01 +00001325 // NOTE: We'll exclude negative FIs here, which come from argument
1326 // lowering, because there are no known test cases triggering this problem
1327 // using packed structures (or similar). We can remove this exclusion if
1328 // we find such a test case. The reason why this is so test-case driven is
1329 // because this entire 'fixup' is only to prevent crashes (from the
1330 // register scavenger) on not-really-valid inputs. For example, if we have:
1331 // %a = alloca i1
1332 // %b = bitcast i1* %a to i64*
1333 // store i64* a, i64 b
1334 // then the store should really be marked as 'align 1', but is not. If it
1335 // were marked as 'align 1' then the indexed form would have been
1336 // instruction-selected initially, and the problem this 'fixup' is preventing
1337 // won't happen regardless.
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001338 if (FrameIdx < 0)
1339 return;
1340
1341 MachineFunction &MF = DAG.getMachineFunction();
1342 MachineFrameInfo *MFI = MF.getFrameInfo();
1343
1344 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1345 if (Align >= 4)
1346 return;
1347
1348 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1349 FuncInfo->setHasNonRISpills();
1350}
1351
Chris Lattnera801fced2006-11-08 02:15:41 +00001352/// Returns true if the address N can be represented by a base register plus
1353/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001354/// represented as reg+reg. If Aligned is true, only accept displacements
1355/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001356bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman02b93132009-01-15 16:29:45 +00001357 SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001358 SelectionDAG &DAG,
1359 bool Aligned) const {
Dale Johannesenab8e4422009-02-06 19:16:40 +00001360 // FIXME dl should come from parent load or store, not from address
Andrew Trickef9de2a2013-05-25 02:42:55 +00001361 SDLoc dl(N);
Chris Lattnera801fced2006-11-08 02:15:41 +00001362 // If this can be more profitably realized as r+r, fail.
1363 if (SelectAddressRegReg(N, Disp, Base, DAG))
1364 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001365
Chris Lattnera801fced2006-11-08 02:15:41 +00001366 if (N.getOpcode() == ISD::ADD) {
1367 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001368 if (isIntS16Immediate(N.getOperand(1), imm) &&
1369 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001370 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001371 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1372 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001373 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001374 } else {
1375 Base = N.getOperand(0);
1376 }
1377 return true; // [r+i]
1378 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1379 // Match LOAD (ADD (X, Lo(G))).
Gabor Greifc8a9abe2012-04-20 11:41:38 +00001380 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnera801fced2006-11-08 02:15:41 +00001381 && "Cannot handle constant offsets yet!");
1382 Disp = N.getOperand(1).getOperand(0); // The global address.
1383 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackye3f15c982012-06-04 17:36:38 +00001384 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnera801fced2006-11-08 02:15:41 +00001385 Disp.getOpcode() == ISD::TargetConstantPool ||
1386 Disp.getOpcode() == ISD::TargetJumpTable);
1387 Base = N.getOperand(0);
1388 return true; // [&g+r]
1389 }
1390 } else if (N.getOpcode() == ISD::OR) {
1391 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001392 if (isIntS16Immediate(N.getOperand(1), imm) &&
1393 (!Aligned || (imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001394 // If this is an or of disjoint bitfields, we can codegen this as an add
1395 // (for better address arithmetic) if the LHS and RHS of the OR are
1396 // provably disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001397 APInt LHSKnownZero, LHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001398 DAG.computeKnownBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling63061832008-03-24 23:16:37 +00001399
Dan Gohmanf19609a2008-02-27 01:23:58 +00001400 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001401 // If all of the bits are known zero on the LHS or RHS, the add won't
1402 // carry.
Ulrich Weigand55a96652014-07-20 22:26:40 +00001403 if (FrameIndexSDNode *FI =
1404 dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1405 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1406 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1407 } else {
1408 Base = N.getOperand(0);
1409 }
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001410 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001411 return true;
1412 }
1413 }
1414 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1415 // Loading from a constant address.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001416
Chris Lattnera801fced2006-11-08 02:15:41 +00001417 // If this address fits entirely in a 16-bit sext immediate field, codegen
1418 // this as "d, 0"
1419 short Imm;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001420 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001421 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001422 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001423 CN->getValueType(0));
Chris Lattnera801fced2006-11-08 02:15:41 +00001424 return true;
1425 }
Chris Lattner4a9c0bb2007-02-17 06:44:03 +00001426
1427 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001428 if ((CN->getValueType(0) == MVT::i32 ||
1429 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1430 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001431 int Addr = (int)CN->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001432
Chris Lattnera801fced2006-11-08 02:15:41 +00001433 // Otherwise, break this down into an LIS + disp.
Owen Anderson9f944592009-08-11 20:47:22 +00001434 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001435
Owen Anderson9f944592009-08-11 20:47:22 +00001436 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1437 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman32f71d72009-09-25 18:54:59 +00001438 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnera801fced2006-11-08 02:15:41 +00001439 return true;
1440 }
1441 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001442
Chris Lattnera801fced2006-11-08 02:15:41 +00001443 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001444 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001445 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001446 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1447 } else
Chris Lattnera801fced2006-11-08 02:15:41 +00001448 Base = N;
1449 return true; // [r+0]
1450}
1451
1452/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1453/// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001454bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1455 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001456 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001457 // Check to see if we can easily represent this as an [r+r] address. This
1458 // will fail if it thinks that the address is more profitably represented as
1459 // reg+imm, e.g. where imm = 0.
1460 if (SelectAddressRegReg(N, Base, Index, DAG))
1461 return true;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001462
Chris Lattnera801fced2006-11-08 02:15:41 +00001463 // If the operand is an addition, always emit this as [r+r], since this is
1464 // better (for code size, and execution, as the memop does the add for free)
1465 // than emitting an explicit add.
1466 if (N.getOpcode() == ISD::ADD) {
1467 Base = N.getOperand(0);
1468 Index = N.getOperand(1);
1469 return true;
1470 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001471
Chris Lattnera801fced2006-11-08 02:15:41 +00001472 // Otherwise, do it the hard way, using R0 as the base register.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001473 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001474 N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001475 Index = N;
1476 return true;
1477}
1478
Chris Lattnera801fced2006-11-08 02:15:41 +00001479/// getPreIndexedAddressParts - returns true by value, base pointer and
1480/// offset pointer and addressing mode by reference if the node's address
1481/// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001482bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1483 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +00001484 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00001485 SelectionDAG &DAG) const {
Hal Finkel595817e2012-06-04 02:21:00 +00001486 if (DisablePPCPreinc) return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001487
Ulrich Weigande90b0222013-03-22 14:58:48 +00001488 bool isLoad = true;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001489 SDValue Ptr;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001490 EVT VT;
Hal Finkelb09680b2013-03-18 23:00:58 +00001491 unsigned Alignment;
Chris Lattnera801fced2006-11-08 02:15:41 +00001492 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1493 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001494 VT = LD->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001495 Alignment = LD->getAlignment();
Chris Lattnera801fced2006-11-08 02:15:41 +00001496 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner68371252006-11-14 01:38:31 +00001497 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001498 VT = ST->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001499 Alignment = ST->getAlignment();
Ulrich Weigande90b0222013-03-22 14:58:48 +00001500 isLoad = false;
Chris Lattnera801fced2006-11-08 02:15:41 +00001501 } else
1502 return false;
1503
Chris Lattner68371252006-11-14 01:38:31 +00001504 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands13237ac2008-06-06 12:08:01 +00001505 if (VT.isVector())
Chris Lattner68371252006-11-14 01:38:31 +00001506 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001507
Ulrich Weigande90b0222013-03-22 14:58:48 +00001508 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1509
1510 // Common code will reject creating a pre-inc form if the base pointer
1511 // is a frame index, or if N is a store and the base pointer is either
1512 // the same as or a predecessor of the value being stored. Check for
1513 // those situations here, and try with swapped Base/Offset instead.
1514 bool Swap = false;
1515
1516 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1517 Swap = true;
1518 else if (!isLoad) {
1519 SDValue Val = cast<StoreSDNode>(N)->getValue();
1520 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1521 Swap = true;
1522 }
1523
1524 if (Swap)
1525 std::swap(Base, Offset);
1526
Hal Finkelca542be2012-06-20 15:43:03 +00001527 AM = ISD::PRE_INC;
1528 return true;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001529 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001530
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001531 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson9f944592009-08-11 20:47:22 +00001532 if (VT != MVT::i64) {
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001533 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner474b5b72006-11-15 19:55:13 +00001534 return false;
1535 } else {
Hal Finkelb09680b2013-03-18 23:00:58 +00001536 // LDU/STU need an address with at least 4-byte alignment.
1537 if (Alignment < 4)
1538 return false;
1539
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001540 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner474b5b72006-11-15 19:55:13 +00001541 return false;
1542 }
Chris Lattnerb314b152006-11-11 00:08:42 +00001543
Chris Lattnerb314b152006-11-11 00:08:42 +00001544 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner474b5b72006-11-15 19:55:13 +00001545 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1546 // sext i32 to i64 when addr mode is r+i.
Owen Anderson9f944592009-08-11 20:47:22 +00001547 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerb314b152006-11-11 00:08:42 +00001548 LD->getExtensionType() == ISD::SEXTLOAD &&
1549 isa<ConstantSDNode>(Offset))
1550 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001551 }
1552
Chris Lattnerce645542006-11-10 02:08:47 +00001553 AM = ISD::PRE_INC;
1554 return true;
Chris Lattnera801fced2006-11-08 02:15:41 +00001555}
1556
1557//===----------------------------------------------------------------------===//
Chris Lattner4211ca92006-04-14 06:01:58 +00001558// LowerOperation implementation
1559//===----------------------------------------------------------------------===//
1560
Chris Lattneredb9d842010-11-15 02:46:57 +00001561/// GetLabelAccessInfo - Return true if we should reference labels using a
1562/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
Eric Christophercccae792015-01-30 22:02:31 +00001563static bool GetLabelAccessInfo(const TargetMachine &TM,
1564 const PPCSubtarget &Subtarget,
1565 unsigned &HiOpFlags, unsigned &LoOpFlags,
Craig Topper062a2ba2014-04-25 05:30:21 +00001566 const GlobalValue *GV = nullptr) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001567 HiOpFlags = PPCII::MO_HA;
1568 LoOpFlags = PPCII::MO_LO;
Wesley Peck527da1b2010-11-23 03:31:01 +00001569
Hal Finkel3ee2af72014-07-18 23:29:49 +00001570 // Don't use the pic base if not in PIC relocation model.
1571 bool isPIC = TM.getRelocationModel() == Reloc::PIC_;
1572
Chris Lattnerdd6df842010-11-15 03:13:19 +00001573 if (isPIC) {
1574 HiOpFlags |= PPCII::MO_PIC_FLAG;
1575 LoOpFlags |= PPCII::MO_PIC_FLAG;
1576 }
1577
1578 // If this is a reference to a global value that requires a non-lazy-ptr, make
1579 // sure that instruction lowering adds it.
Eric Christophercccae792015-01-30 22:02:31 +00001580 if (GV && Subtarget.hasLazyResolverStub(GV, TM)) {
Chris Lattnerdd6df842010-11-15 03:13:19 +00001581 HiOpFlags |= PPCII::MO_NLP_FLAG;
1582 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00001583
Chris Lattnerdd6df842010-11-15 03:13:19 +00001584 if (GV->hasHiddenVisibility()) {
1585 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1586 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1587 }
1588 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001589
Chris Lattneredb9d842010-11-15 02:46:57 +00001590 return isPIC;
1591}
1592
1593static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1594 SelectionDAG &DAG) {
1595 EVT PtrVT = HiPart.getValueType();
1596 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001597 SDLoc DL(HiPart);
Chris Lattneredb9d842010-11-15 02:46:57 +00001598
1599 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1600 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peck527da1b2010-11-23 03:31:01 +00001601
Chris Lattneredb9d842010-11-15 02:46:57 +00001602 // With PIC, the first instruction is actually "GR+hi(&G)".
1603 if (isPIC)
1604 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1605 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peck527da1b2010-11-23 03:31:01 +00001606
Chris Lattneredb9d842010-11-15 02:46:57 +00001607 // Generate non-pic code that has direct accesses to the constant pool.
1608 // The address of the global is just (hi(&g)+lo(&g)).
1609 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1610}
1611
Hal Finkele6698d52015-02-01 15:03:28 +00001612static void setUsesTOCBasePtr(MachineFunction &MF) {
1613 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1614 FuncInfo->setUsesTOCBasePtr();
1615}
1616
1617static void setUsesTOCBasePtr(SelectionDAG &DAG) {
1618 setUsesTOCBasePtr(DAG.getMachineFunction());
1619}
1620
Scott Michelcf0da6c2009-02-17 22:15:04 +00001621SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001622 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001623 EVT PtrVT = Op.getValueType();
Chris Lattner4211ca92006-04-14 06:01:58 +00001624 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001625 const Constant *C = CP->getConstVal();
Chris Lattner4211ca92006-04-14 06:01:58 +00001626
Roman Divackyace47072012-08-24 16:26:02 +00001627 // 64-bit SVR4 ABI code is always position-independent.
1628 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001629 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Hal Finkele6698d52015-02-01 15:03:28 +00001630 setUsesTOCBasePtr(DAG);
Roman Divackyace47072012-08-24 16:26:02 +00001631 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001632 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001633 DAG.getRegister(PPC::X2, MVT::i64));
1634 }
1635
Chris Lattneredb9d842010-11-15 02:46:57 +00001636 unsigned MOHiFlag, MOLoFlag;
Eric Christophercccae792015-01-30 22:02:31 +00001637 bool isPIC =
1638 GetLabelAccessInfo(DAG.getTarget(), Subtarget, MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001639
1640 if (isPIC && Subtarget.isSVR4ABI()) {
1641 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(),
1642 PPCII::MO_PIC_FLAG);
1643 SDLoc DL(CP);
1644 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1645 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1646 }
1647
Chris Lattneredb9d842010-11-15 02:46:57 +00001648 SDValue CPIHi =
1649 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1650 SDValue CPILo =
1651 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1652 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00001653}
1654
Dan Gohman21cea8a2010-04-17 15:26:15 +00001655SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001656 EVT PtrVT = Op.getValueType();
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001657 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00001658
Roman Divackyace47072012-08-24 16:26:02 +00001659 // 64-bit SVR4 ABI code is always position-independent.
1660 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001661 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Hal Finkele6698d52015-02-01 15:03:28 +00001662 setUsesTOCBasePtr(DAG);
Roman Divackyace47072012-08-24 16:26:02 +00001663 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001664 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001665 DAG.getRegister(PPC::X2, MVT::i64));
1666 }
1667
Chris Lattneredb9d842010-11-15 02:46:57 +00001668 unsigned MOHiFlag, MOLoFlag;
Eric Christophercccae792015-01-30 22:02:31 +00001669 bool isPIC =
1670 GetLabelAccessInfo(DAG.getTarget(), Subtarget, MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001671
1672 if (isPIC && Subtarget.isSVR4ABI()) {
1673 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1674 PPCII::MO_PIC_FLAG);
1675 SDLoc DL(GA);
1676 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), PtrVT, GA,
1677 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1678 }
1679
Chris Lattneredb9d842010-11-15 02:46:57 +00001680 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1681 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1682 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio09d73c02007-07-11 17:19:51 +00001683}
1684
Dan Gohman21cea8a2010-04-17 15:26:15 +00001685SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1686 SelectionDAG &DAG) const {
Bob Wilsonf84f7102009-11-04 21:31:18 +00001687 EVT PtrVT = Op.getValueType();
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00001688 BlockAddressSDNode *BASDN = cast<BlockAddressSDNode>(Op);
1689 const BlockAddress *BA = BASDN->getBlockAddress();
Bob Wilsonf84f7102009-11-04 21:31:18 +00001690
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00001691 // 64-bit SVR4 ABI code is always position-independent.
1692 // The actual BlockAddress is stored in the TOC.
1693 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Hal Finkele6698d52015-02-01 15:03:28 +00001694 setUsesTOCBasePtr(DAG);
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00001695 SDValue GA = DAG.getTargetBlockAddress(BA, PtrVT, BASDN->getOffset());
1696 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(BASDN), MVT::i64, GA,
1697 DAG.getRegister(PPC::X2, MVT::i64));
1698 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001699
Chris Lattneredb9d842010-11-15 02:46:57 +00001700 unsigned MOHiFlag, MOLoFlag;
Eric Christophercccae792015-01-30 22:02:31 +00001701 bool isPIC =
1702 GetLabelAccessInfo(DAG.getTarget(), Subtarget, MOHiFlag, MOLoFlag);
Michael Liaoabb87d42012-09-12 21:43:09 +00001703 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1704 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattneredb9d842010-11-15 02:46:57 +00001705 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1706}
1707
Roman Divackye3f15c982012-06-04 17:36:38 +00001708SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1709 SelectionDAG &DAG) const {
1710
Bill Schmidtbdae03f2013-09-17 20:22:05 +00001711 // FIXME: TLS addresses currently use medium model code sequences,
1712 // which is the most useful form. Eventually support for small and
1713 // large models could be added if users need it, at the cost of
1714 // additional complexity.
Roman Divackye3f15c982012-06-04 17:36:38 +00001715 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001716 SDLoc dl(GA);
Roman Divackye3f15c982012-06-04 17:36:38 +00001717 const GlobalValue *GV = GA->getGlobal();
1718 EVT PtrVT = getPointerTy();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001719 bool is64bit = Subtarget.isPPC64();
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001720 const Module *M = DAG.getMachineFunction().getFunction()->getParent();
1721 PICLevel::Level picLevel = M->getPICLevel();
Roman Divackye3f15c982012-06-04 17:36:38 +00001722
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001723 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackye3f15c982012-06-04 17:36:38 +00001724
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001725 if (Model == TLSModel::LocalExec) {
1726 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001727 PPCII::MO_TPREL_HA);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001728 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001729 PPCII::MO_TPREL_LO);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001730 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1731 is64bit ? MVT::i64 : MVT::i32);
1732 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1733 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1734 }
Roman Divackye3f15c982012-06-04 17:36:38 +00001735
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001736 if (Model == TLSModel::InitialExec) {
Bill Schmidt732eb912012-12-13 18:45:54 +00001737 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001738 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1739 PPCII::MO_TLS);
Roman Divacky32143e22013-12-20 18:08:54 +00001740 SDValue GOTPtr;
1741 if (is64bit) {
Hal Finkele6698d52015-02-01 15:03:28 +00001742 setUsesTOCBasePtr(DAG);
Roman Divacky32143e22013-12-20 18:08:54 +00001743 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1744 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1745 PtrVT, GOTReg, TGA);
1746 } else
1747 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT);
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00001748 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
Roman Divacky32143e22013-12-20 18:08:54 +00001749 PtrVT, TGA, GOTPtr);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001750 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001751 }
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001752
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001753 if (Model == TLSModel::GeneralDynamic) {
Bill Schmidt82f1c772015-02-10 19:09:05 +00001754 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001755 SDValue GOTPtr;
1756 if (is64bit) {
Hal Finkele6698d52015-02-01 15:03:28 +00001757 setUsesTOCBasePtr(DAG);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001758 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1759 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1760 GOTReg, TGA);
1761 } else {
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001762 if (picLevel == PICLevel::Small)
1763 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT);
1764 else
1765 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001766 }
Bill Schmidt82f1c772015-02-10 19:09:05 +00001767 return DAG.getNode(PPCISD::ADDI_TLSGD_L_ADDR, dl, PtrVT,
1768 GOTPtr, TGA, TGA);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001769 }
1770
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001771 if (Model == TLSModel::LocalDynamic) {
Bill Schmidt82f1c772015-02-10 19:09:05 +00001772 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001773 SDValue GOTPtr;
1774 if (is64bit) {
Hal Finkele6698d52015-02-01 15:03:28 +00001775 setUsesTOCBasePtr(DAG);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001776 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1777 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1778 GOTReg, TGA);
1779 } else {
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001780 if (picLevel == PICLevel::Small)
1781 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT);
1782 else
1783 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001784 }
Bill Schmidt82f1c772015-02-10 19:09:05 +00001785 SDValue TLSAddr = DAG.getNode(PPCISD::ADDI_TLSLD_L_ADDR, dl,
1786 PtrVT, GOTPtr, TGA, TGA);
1787 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl,
1788 PtrVT, TLSAddr, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001789 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1790 }
1791
1792 llvm_unreachable("Unknown TLS model!");
Roman Divackye3f15c982012-06-04 17:36:38 +00001793}
1794
Chris Lattneredb9d842010-11-15 02:46:57 +00001795SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1796 SelectionDAG &DAG) const {
1797 EVT PtrVT = Op.getValueType();
1798 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001799 SDLoc DL(GSDN);
Chris Lattneredb9d842010-11-15 02:46:57 +00001800 const GlobalValue *GV = GSDN->getGlobal();
1801
Chris Lattneredb9d842010-11-15 02:46:57 +00001802 // 64-bit SVR4 ABI code is always position-independent.
1803 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001804 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Hal Finkele6698d52015-02-01 15:03:28 +00001805 setUsesTOCBasePtr(DAG);
Chris Lattneredb9d842010-11-15 02:46:57 +00001806 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1807 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1808 DAG.getRegister(PPC::X2, MVT::i64));
1809 }
1810
Chris Lattnerdd6df842010-11-15 03:13:19 +00001811 unsigned MOHiFlag, MOLoFlag;
Eric Christophercccae792015-01-30 22:02:31 +00001812 bool isPIC =
1813 GetLabelAccessInfo(DAG.getTarget(), Subtarget, MOHiFlag, MOLoFlag, GV);
Chris Lattneredb9d842010-11-15 02:46:57 +00001814
Hal Finkel3ee2af72014-07-18 23:29:49 +00001815 if (isPIC && Subtarget.isSVR4ABI()) {
1816 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT,
1817 GSDN->getOffset(),
1818 PPCII::MO_PIC_FLAG);
1819 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1820 DAG.getNode(PPCISD::GlobalBaseReg, DL, MVT::i32));
1821 }
1822
Chris Lattnerdd6df842010-11-15 03:13:19 +00001823 SDValue GAHi =
1824 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1825 SDValue GALo =
1826 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peck527da1b2010-11-23 03:31:01 +00001827
Chris Lattnerdd6df842010-11-15 03:13:19 +00001828 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00001829
Chris Lattnerdd6df842010-11-15 03:13:19 +00001830 // If the global reference is actually to a non-lazy-pointer, we have to do an
1831 // extra load to get the address of the global.
1832 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1833 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001834 false, false, false, 0);
Chris Lattnerdd6df842010-11-15 03:13:19 +00001835 return Ptr;
Chris Lattner4211ca92006-04-14 06:01:58 +00001836}
1837
Dan Gohman21cea8a2010-04-17 15:26:15 +00001838SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00001839 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001840 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001841
Hal Finkel777c9dd2014-03-29 16:04:40 +00001842 if (Op.getValueType() == MVT::v2i64) {
1843 // When the operands themselves are v2i64 values, we need to do something
1844 // special because VSX has no underlying comparison operations for these.
1845 if (Op.getOperand(0).getValueType() == MVT::v2i64) {
1846 // Equality can be handled by casting to the legal type for Altivec
1847 // comparisons, everything else needs to be expanded.
1848 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
1849 return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
1850 DAG.getSetCC(dl, MVT::v4i32,
1851 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)),
1852 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)),
1853 CC));
1854 }
1855
1856 return SDValue();
1857 }
1858
1859 // We handle most of these in the usual way.
1860 return Op;
1861 }
1862
Chris Lattner4211ca92006-04-14 06:01:58 +00001863 // If we're comparing for equality to zero, expose the fact that this is
1864 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1865 // fold the new nodes.
1866 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1867 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001868 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001869 SDValue Zext = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00001870 if (VT.bitsLT(MVT::i32)) {
1871 VT = MVT::i32;
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001872 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001873 }
Duncan Sands13237ac2008-06-06 12:08:01 +00001874 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001875 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1876 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson9f944592009-08-11 20:47:22 +00001877 DAG.getConstant(Log2b, MVT::i32));
1878 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner4211ca92006-04-14 06:01:58 +00001879 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001880 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner4211ca92006-04-14 06:01:58 +00001881 // optimized. FIXME: revisit this when we can custom lower all setcc
1882 // optimizations.
1883 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001884 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001885 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001886
Chris Lattner4211ca92006-04-14 06:01:58 +00001887 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattner97ff46b2006-11-14 05:28:08 +00001888 // by xor'ing the rhs with the lhs, which is faster than setting a
1889 // condition register, reading it back out, and masking the correct bit. The
1890 // normal approach here uses sub to do this instead of xor. Using xor exposes
1891 // the result to other bit-twiddling opportunities.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001892 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00001893 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001894 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001895 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner4211ca92006-04-14 06:01:58 +00001896 Op.getOperand(1));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001897 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner4211ca92006-04-14 06:01:58 +00001898 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001899 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001900}
1901
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001902SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001903 const PPCSubtarget &Subtarget) const {
Roman Divacky4394e682011-06-28 15:30:42 +00001904 SDNode *Node = Op.getNode();
1905 EVT VT = Node->getValueType(0);
1906 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1907 SDValue InChain = Node->getOperand(0);
1908 SDValue VAListPtr = Node->getOperand(1);
1909 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001910 SDLoc dl(Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001911
Roman Divacky4394e682011-06-28 15:30:42 +00001912 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1913
1914 // gpr_index
1915 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1916 VAListPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001917 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001918 InChain = GprIndex.getValue(1);
1919
1920 if (VT == MVT::i64) {
1921 // Check if GprIndex is even
1922 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1923 DAG.getConstant(1, MVT::i32));
1924 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1925 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1926 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1927 DAG.getConstant(1, MVT::i32));
1928 // Align GprIndex to be even if it isn't
1929 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1930 GprIndex);
1931 }
1932
1933 // fpr index is 1 byte after gpr
1934 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1935 DAG.getConstant(1, MVT::i32));
1936
1937 // fpr
1938 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1939 FprPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001940 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001941 InChain = FprIndex.getValue(1);
1942
1943 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1944 DAG.getConstant(8, MVT::i32));
1945
1946 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1947 DAG.getConstant(4, MVT::i32));
1948
1949 // areas
1950 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001951 MachinePointerInfo(), false, false,
1952 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001953 InChain = OverflowArea.getValue(1);
1954
1955 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001956 MachinePointerInfo(), false, false,
1957 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001958 InChain = RegSaveArea.getValue(1);
1959
1960 // select overflow_area if index > 8
1961 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1962 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1963
Roman Divacky4394e682011-06-28 15:30:42 +00001964 // adjustment constant gpr_index * 4/8
1965 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1966 VT.isInteger() ? GprIndex : FprIndex,
1967 DAG.getConstant(VT.isInteger() ? 4 : 8,
1968 MVT::i32));
1969
1970 // OurReg = RegSaveArea + RegConstant
1971 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1972 RegConstant);
1973
1974 // Floating types are 32 bytes into RegSaveArea
1975 if (VT.isFloatingPoint())
1976 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1977 DAG.getConstant(32, MVT::i32));
1978
1979 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1980 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1981 VT.isInteger() ? GprIndex : FprIndex,
1982 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1983 MVT::i32));
1984
1985 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1986 VT.isInteger() ? VAListPtr : FprPtr,
1987 MachinePointerInfo(SV),
1988 MVT::i8, false, false, 0);
1989
1990 // determine if we should load from reg_save_area or overflow_area
1991 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1992
1993 // increase overflow_area by 4/8 if gpr/fpr > 8
1994 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1995 DAG.getConstant(VT.isInteger() ? 4 : 8,
1996 MVT::i32));
1997
1998 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1999 OverflowAreaPlusN);
2000
2001 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
2002 OverflowAreaPtr,
2003 MachinePointerInfo(),
2004 MVT::i32, false, false, 0);
2005
NAKAMURA Takumi8ad54e02012-08-30 15:52:23 +00002006 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002007 false, false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002008}
2009
Roman Divackyc3825df2013-07-25 21:36:47 +00002010SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
2011 const PPCSubtarget &Subtarget) const {
2012 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
2013
2014 // We have to copy the entire va_list struct:
2015 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
2016 return DAG.getMemcpy(Op.getOperand(0), Op,
2017 Op.getOperand(1), Op.getOperand(2),
2018 DAG.getConstant(12, MVT::i32), 8, false, true,
2019 MachinePointerInfo(), MachinePointerInfo());
2020}
2021
Duncan Sandsa0984362011-09-06 13:37:06 +00002022SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
2023 SelectionDAG &DAG) const {
2024 return Op.getOperand(0);
2025}
2026
2027SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
2028 SelectionDAG &DAG) const {
Bill Wendling95e1af22008-09-17 00:30:57 +00002029 SDValue Chain = Op.getOperand(0);
2030 SDValue Trmp = Op.getOperand(1); // trampoline
2031 SDValue FPtr = Op.getOperand(2); // nested function
2032 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickef9de2a2013-05-25 02:42:55 +00002033 SDLoc dl(Op);
Bill Wendling95e1af22008-09-17 00:30:57 +00002034
Owen Anderson53aa7a92009-08-10 22:56:29 +00002035 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002036 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattner229907c2011-07-18 04:54:35 +00002037 Type *IntPtrTy =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00002038 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruth7ec50852012-11-01 08:07:29 +00002039 *DAG.getContext());
Bill Wendling95e1af22008-09-17 00:30:57 +00002040
Scott Michelcf0da6c2009-02-17 22:15:04 +00002041 TargetLowering::ArgListTy Args;
Bill Wendling95e1af22008-09-17 00:30:57 +00002042 TargetLowering::ArgListEntry Entry;
2043
2044 Entry.Ty = IntPtrTy;
2045 Entry.Node = Trmp; Args.push_back(Entry);
2046
2047 // TrampSize == (isPPC64 ? 48 : 40);
2048 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson9f944592009-08-11 20:47:22 +00002049 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling95e1af22008-09-17 00:30:57 +00002050 Args.push_back(Entry);
2051
2052 Entry.Node = FPtr; Args.push_back(Entry);
2053 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002054
Bill Wendling95e1af22008-09-17 00:30:57 +00002055 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002056 TargetLowering::CallLoweringInfo CLI(DAG);
2057 CLI.setDebugLoc(dl).setChain(Chain)
2058 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002059 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
2060 std::move(Args), 0);
Bill Wendling95e1af22008-09-17 00:30:57 +00002061
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002062 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Duncan Sandsa0984362011-09-06 13:37:06 +00002063 return CallResult.second;
Bill Wendling95e1af22008-09-17 00:30:57 +00002064}
2065
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002066SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002067 const PPCSubtarget &Subtarget) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00002068 MachineFunction &MF = DAG.getMachineFunction();
2069 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2070
Andrew Trickef9de2a2013-05-25 02:42:55 +00002071 SDLoc dl(Op);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002072
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002073 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002074 // vastart just stores the address of the VarArgsFrameIndex slot into the
2075 // memory location argument.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002076 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00002077 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002078 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner676c61d2010-09-21 18:41:36 +00002079 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2080 MachinePointerInfo(SV),
David Greene87a5abe2010-02-15 16:56:53 +00002081 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002082 }
2083
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002084 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002085 // We suppose the given va_list is already allocated.
2086 //
2087 // typedef struct {
2088 // char gpr; /* index into the array of 8 GPRs
2089 // * stored in the register save area
2090 // * gpr=0 corresponds to r3,
2091 // * gpr=1 to r4, etc.
2092 // */
2093 // char fpr; /* index into the array of 8 FPRs
2094 // * stored in the register save area
2095 // * fpr=0 corresponds to f1,
2096 // * fpr=1 to f2, etc.
2097 // */
2098 // char *overflow_arg_area;
2099 // /* location on stack that holds
2100 // * the next overflow argument
2101 // */
2102 // char *reg_save_area;
2103 // /* where r3:r10 and f1:f8 (if saved)
2104 // * are stored
2105 // */
2106 // } va_list[1];
2107
2108
Dan Gohman31ae5862010-04-17 14:41:14 +00002109 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
2110 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002111
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002112
Owen Anderson53aa7a92009-08-10 22:56:29 +00002113 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002114
Dan Gohman31ae5862010-04-17 14:41:14 +00002115 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
2116 PtrVT);
2117 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
2118 PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002119
Duncan Sands13237ac2008-06-06 12:08:01 +00002120 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002121 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002122
Duncan Sands13237ac2008-06-06 12:08:01 +00002123 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002124 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002125
2126 uint64_t FPROffset = 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002127 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002128
Dan Gohman2d489b52008-02-06 22:27:42 +00002129 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002130
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002131 // Store first byte : number of int regs
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002132 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattner6963c1f2010-09-21 17:42:31 +00002133 Op.getOperand(1),
2134 MachinePointerInfo(SV),
2135 MVT::i8, false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002136 uint64_t nextOffset = FPROffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002137 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002138 ConstFPROffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002139
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002140 // Store second byte : number of float regs
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002141 SDValue secondStore =
Chris Lattner6963c1f2010-09-21 17:42:31 +00002142 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
2143 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene87a5abe2010-02-15 16:56:53 +00002144 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002145 nextOffset += StackOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002146 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002147
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002148 // Store second word : arguments given on stack
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002149 SDValue thirdStore =
Chris Lattner676c61d2010-09-21 18:41:36 +00002150 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
2151 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002152 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002153 nextOffset += FrameOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002154 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002155
2156 // Store third word : arguments given in registers
Chris Lattner676c61d2010-09-21 18:41:36 +00002157 return DAG.getStore(thirdStore, dl, FR, nextPtr,
2158 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002159 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002160
Chris Lattner4211ca92006-04-14 06:01:58 +00002161}
2162
Chris Lattner4f2e4e02007-03-06 00:59:59 +00002163#include "PPCGenCallingConv.inc"
2164
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002165// Function whose sole purpose is to kill compiler warnings
2166// stemming from unused functions included from PPCGenCallingConv.inc.
2167CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt8470b0f2013-08-30 22:18:55 +00002168 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002169}
2170
Bill Schmidt230b4512013-06-12 16:39:22 +00002171bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
2172 CCValAssign::LocInfo &LocInfo,
2173 ISD::ArgFlagsTy &ArgFlags,
2174 CCState &State) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002175 return true;
2176}
2177
Bill Schmidt230b4512013-06-12 16:39:22 +00002178bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
2179 MVT &LocVT,
2180 CCValAssign::LocInfo &LocInfo,
2181 ISD::ArgFlagsTy &ArgFlags,
2182 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002183 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002184 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2185 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2186 };
2187 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002188
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002189 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2190
2191 // Skip one register if the first unallocated register has an even register
2192 // number and there are still argument registers available which have not been
2193 // allocated yet. RegNum is actually an index into ArgRegs, which means we
2194 // need to skip a register if RegNum is odd.
2195 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
2196 State.AllocateReg(ArgRegs[RegNum]);
2197 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002198
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002199 // Always return false here, as this function only makes sure that the first
2200 // unallocated register has an odd register number and does not actually
2201 // allocate a register for the current argument.
2202 return false;
2203}
2204
Bill Schmidt230b4512013-06-12 16:39:22 +00002205bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
2206 MVT &LocVT,
2207 CCValAssign::LocInfo &LocInfo,
2208 ISD::ArgFlagsTy &ArgFlags,
2209 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002210 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002211 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2212 PPC::F8
2213 };
2214
2215 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002216
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002217 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2218
2219 // If there is only one Floating-point register left we need to put both f64
2220 // values of a split ppc_fp128 value on the stack.
2221 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
2222 State.AllocateReg(ArgRegs[RegNum]);
2223 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002224
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002225 // Always return false here, as this function only makes sure that the two f64
2226 // values a ppc_fp128 value is split into are both passed in registers or both
2227 // passed on the stack and does not actually allocate a register for the
2228 // current argument.
2229 return false;
2230}
2231
Chris Lattner43df5b32007-02-25 05:34:32 +00002232/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002233/// on Darwin.
Craig Topper840beec2014-04-04 05:16:06 +00002234static const MCPhysReg *GetFPR() {
2235 static const MCPhysReg FPR[] = {
Chris Lattner43df5b32007-02-25 05:34:32 +00002236 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002237 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner43df5b32007-02-25 05:34:32 +00002238 };
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002239
Chris Lattner43df5b32007-02-25 05:34:32 +00002240 return FPR;
2241}
2242
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002243/// CalculateStackSlotSize - Calculates the size reserved for this argument on
2244/// the stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002245static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002246 unsigned PtrByteSize) {
Hal Finkel940ab932014-02-28 00:27:01 +00002247 unsigned ArgSize = ArgVT.getStoreSize();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002248 if (Flags.isByVal())
2249 ArgSize = Flags.getByValSize();
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002250
2251 // Round up to multiples of the pointer size, except for array members,
2252 // which are always packed.
2253 if (!Flags.isInConsecutiveRegs())
2254 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002255
2256 return ArgSize;
2257}
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002258
2259/// CalculateStackSlotAlignment - Calculates the alignment of this argument
2260/// on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002261static unsigned CalculateStackSlotAlignment(EVT ArgVT, EVT OrigVT,
2262 ISD::ArgFlagsTy Flags,
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002263 unsigned PtrByteSize) {
2264 unsigned Align = PtrByteSize;
2265
2266 // Altivec parameters are padded to a 16 byte boundary.
2267 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2268 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2269 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2270 Align = 16;
2271
2272 // ByVal parameters are aligned as requested.
2273 if (Flags.isByVal()) {
2274 unsigned BVAlign = Flags.getByValAlign();
2275 if (BVAlign > PtrByteSize) {
2276 if (BVAlign % PtrByteSize != 0)
2277 llvm_unreachable(
2278 "ByVal alignment is not a multiple of the pointer size");
2279
2280 Align = BVAlign;
2281 }
2282 }
2283
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002284 // Array members are always packed to their original alignment.
2285 if (Flags.isInConsecutiveRegs()) {
2286 // If the array member was split into multiple registers, the first
2287 // needs to be aligned to the size of the full type. (Except for
2288 // ppcf128, which is only aligned as its f64 components.)
2289 if (Flags.isSplit() && OrigVT != MVT::ppcf128)
2290 Align = OrigVT.getStoreSize();
2291 else
2292 Align = ArgVT.getStoreSize();
2293 }
2294
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002295 return Align;
2296}
2297
Ulrich Weigand8658f172014-07-20 23:43:15 +00002298/// CalculateStackSlotUsed - Return whether this argument will use its
2299/// stack slot (instead of being passed in registers). ArgOffset,
2300/// AvailableFPRs, and AvailableVRs must hold the current argument
2301/// position, and will be updated to account for this argument.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002302static bool CalculateStackSlotUsed(EVT ArgVT, EVT OrigVT,
2303 ISD::ArgFlagsTy Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002304 unsigned PtrByteSize,
2305 unsigned LinkageSize,
2306 unsigned ParamAreaSize,
2307 unsigned &ArgOffset,
2308 unsigned &AvailableFPRs,
2309 unsigned &AvailableVRs) {
2310 bool UseMemory = false;
2311
2312 // Respect alignment of argument on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002313 unsigned Align =
2314 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002315 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
2316 // If there's no space left in the argument save area, we must
2317 // use memory (this check also catches zero-sized arguments).
2318 if (ArgOffset >= LinkageSize + ParamAreaSize)
2319 UseMemory = true;
2320
2321 // Allocate argument on the stack.
2322 ArgOffset += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002323 if (Flags.isInConsecutiveRegsLast())
2324 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002325 // If we overran the argument save area, we must use memory
2326 // (this check catches arguments passed partially in memory)
2327 if (ArgOffset > LinkageSize + ParamAreaSize)
2328 UseMemory = true;
2329
2330 // However, if the argument is actually passed in an FPR or a VR,
2331 // we don't use memory after all.
2332 if (!Flags.isByVal()) {
2333 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
2334 if (AvailableFPRs > 0) {
2335 --AvailableFPRs;
2336 return false;
2337 }
2338 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2339 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2340 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2341 if (AvailableVRs > 0) {
2342 --AvailableVRs;
2343 return false;
2344 }
2345 }
2346
2347 return UseMemory;
2348}
2349
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002350/// EnsureStackAlignment - Round stack frame size up from NumBytes to
2351/// ensure minimum alignment required for target.
Eric Christophercccae792015-01-30 22:02:31 +00002352static unsigned EnsureStackAlignment(const PPCFrameLowering *Lowering,
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002353 unsigned NumBytes) {
Eric Christophercccae792015-01-30 22:02:31 +00002354 unsigned TargetAlign = Lowering->getStackAlignment();
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002355 unsigned AlignMask = TargetAlign - 1;
2356 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2357 return NumBytes;
2358}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002359
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002360SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002361PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002362 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002363 const SmallVectorImpl<ISD::InputArg>
2364 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002365 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002366 SmallVectorImpl<SDValue> &InVals)
2367 const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002368 if (Subtarget.isSVR4ABI()) {
2369 if (Subtarget.isPPC64())
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002370 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
2371 dl, DAG, InVals);
2372 else
2373 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
2374 dl, DAG, InVals);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002375 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002376 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
2377 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002378 }
2379}
2380
2381SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002382PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002383 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002384 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002385 const SmallVectorImpl<ISD::InputArg>
2386 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002387 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002388 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002389
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002390 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002391 // +-----------------------------------+
2392 // +--> | Back chain |
2393 // | +-----------------------------------+
2394 // | | Floating-point register save area |
2395 // | +-----------------------------------+
2396 // | | General register save area |
2397 // | +-----------------------------------+
2398 // | | CR save word |
2399 // | +-----------------------------------+
2400 // | | VRSAVE save word |
2401 // | +-----------------------------------+
2402 // | | Alignment padding |
2403 // | +-----------------------------------+
2404 // | | Vector register save area |
2405 // | +-----------------------------------+
2406 // | | Local variable space |
2407 // | +-----------------------------------+
2408 // | | Parameter list area |
2409 // | +-----------------------------------+
2410 // | | LR save word |
2411 // | +-----------------------------------+
2412 // SP--> +--- | Back chain |
2413 // +-----------------------------------+
2414 //
2415 // Specifications:
2416 // System V Application Binary Interface PowerPC Processor Supplement
2417 // AltiVec Technology Programming Interface Manual
Wesley Peck527da1b2010-11-23 03:31:01 +00002418
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002419 MachineFunction &MF = DAG.getMachineFunction();
2420 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002421 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002422
Owen Anderson53aa7a92009-08-10 22:56:29 +00002423 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002424 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002425 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2426 (CallConv == CallingConv::Fast));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002427 unsigned PtrByteSize = 4;
2428
2429 // Assign locations to all of the incoming arguments.
2430 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002431 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
2432 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002433
2434 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00002435 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(false, false, false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002436 CCInfo.AllocateStack(LinkageSize, PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002437
Bill Schmidtef17c142013-02-06 17:33:58 +00002438 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peck527da1b2010-11-23 03:31:01 +00002439
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002440 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2441 CCValAssign &VA = ArgLocs[i];
Wesley Peck527da1b2010-11-23 03:31:01 +00002442
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002443 // Arguments stored in registers.
2444 if (VA.isRegLoc()) {
Craig Topper760b1342012-02-22 05:59:10 +00002445 const TargetRegisterClass *RC;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002446 EVT ValVT = VA.getValVT();
Wesley Peck527da1b2010-11-23 03:31:01 +00002447
Owen Anderson9f944592009-08-11 20:47:22 +00002448 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002449 default:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002450 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Hal Finkel940ab932014-02-28 00:27:01 +00002451 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002452 case MVT::i32:
Craig Topperabadc662012-04-20 06:31:50 +00002453 RC = &PPC::GPRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002454 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002455 case MVT::f32:
Craig Topperabadc662012-04-20 06:31:50 +00002456 RC = &PPC::F4RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002457 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002458 case MVT::f64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002459 if (Subtarget.hasVSX())
Hal Finkel19be5062014-03-29 05:29:01 +00002460 RC = &PPC::VSFRCRegClass;
2461 else
2462 RC = &PPC::F8RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002463 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002464 case MVT::v16i8:
2465 case MVT::v8i16:
2466 case MVT::v4i32:
2467 case MVT::v4f32:
Hal Finkel7811c612014-03-28 19:58:11 +00002468 RC = &PPC::VRRCRegClass;
2469 break;
Hal Finkel27774d92014-03-13 07:58:58 +00002470 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002471 case MVT::v2i64:
Hal Finkel7811c612014-03-28 19:58:11 +00002472 RC = &PPC::VSHRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002473 break;
2474 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002475
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002476 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002477 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Hal Finkel940ab932014-02-28 00:27:01 +00002478 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2479 ValVT == MVT::i1 ? MVT::i32 : ValVT);
2480
2481 if (ValVT == MVT::i1)
2482 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002483
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002484 InVals.push_back(ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002485 } else {
2486 // Argument stored in memory.
2487 assert(VA.isMemLoc());
2488
Hal Finkel940ab932014-02-28 00:27:01 +00002489 unsigned ArgSize = VA.getLocVT().getStoreSize();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002490 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Cheng0664a672010-07-03 00:40:23 +00002491 isImmutable);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002492
2493 // Create load nodes to retrieve arguments from the stack.
2494 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002495 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2496 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002497 false, false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002498 }
2499 }
2500
2501 // Assign locations to all of the incoming aggregate by value arguments.
2502 // Aggregates passed by value are stored in the local variable space of the
2503 // caller's stack frame, right above the parameter list area.
2504 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002505 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00002506 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002507
2508 // Reserve stack space for the allocations in CCInfo.
2509 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2510
Bill Schmidtef17c142013-02-06 17:33:58 +00002511 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002512
2513 // Area that is at least reserved in the caller of this function.
2514 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002515 MinReservedArea = std::max(MinReservedArea, LinkageSize);
Wesley Peck527da1b2010-11-23 03:31:01 +00002516
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002517 // Set the size that is at least reserved in caller of this function. Tail
2518 // call optimized function's reserved stack space needs to be aligned so that
2519 // taking the difference between two stack areas will result in an aligned
2520 // stack.
Eric Christophercccae792015-01-30 22:02:31 +00002521 MinReservedArea =
2522 EnsureStackAlignment(Subtarget.getFrameLowering(), MinReservedArea);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002523 FuncInfo->setMinReservedArea(MinReservedArea);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002524
2525 SmallVector<SDValue, 8> MemOps;
Wesley Peck527da1b2010-11-23 03:31:01 +00002526
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002527 // If the function takes variable number of arguments, make a frame index for
2528 // the start of the first vararg value... for expansion of llvm.va_start.
2529 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +00002530 static const MCPhysReg GPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002531 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2532 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2533 };
2534 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2535
Craig Topper840beec2014-04-04 05:16:06 +00002536 static const MCPhysReg FPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002537 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2538 PPC::F8
2539 };
Joerg Sonnenbergereb8655a2014-08-08 16:46:10 +00002540 unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2541 if (DisablePPCFloatInVariadic)
2542 NumFPArgRegs = 0;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002543
Dan Gohman31ae5862010-04-17 14:41:14 +00002544 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2545 NumGPArgRegs));
2546 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2547 NumFPArgRegs));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002548
2549 // Make room for NumGPArgRegs and NumFPArgRegs.
2550 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Craig Topper7ff15922014-09-10 04:51:36 +00002551 NumFPArgRegs * MVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002552
Dan Gohman31ae5862010-04-17 14:41:14 +00002553 FuncInfo->setVarArgsStackOffset(
2554 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00002555 CCInfo.getNextStackOffset(), true));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002556
Dan Gohman31ae5862010-04-17 14:41:14 +00002557 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2558 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002559
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002560 // The fixed integer arguments of a variadic function are stored to the
2561 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2562 // the result of va_next.
2563 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2564 // Get an existing live-in vreg, or add a new one.
2565 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2566 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002567 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002568
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002569 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00002570 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2571 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002572 MemOps.push_back(Store);
2573 // Increment the address by four for the next argument to store
2574 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2575 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2576 }
2577
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002578 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2579 // is set.
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002580 // The double arguments are stored to the VarArgsFrameIndex
2581 // on the stack.
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002582 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2583 // Get an existing live-in vreg, or add a new one.
2584 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2585 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002586 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002587
Owen Anderson9f944592009-08-11 20:47:22 +00002588 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner676c61d2010-09-21 18:41:36 +00002589 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2590 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002591 MemOps.push_back(Store);
2592 // Increment the address by eight for the next argument to store
Craig Topper7ff15922014-09-10 04:51:36 +00002593 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002594 PtrVT);
2595 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2596 }
2597 }
2598
2599 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002600 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002601
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002602 return Chain;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002603}
2604
Bill Schmidt57d6de52012-10-23 15:51:16 +00002605// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2606// value to MVT::i64 and then truncate to the correct register size.
2607SDValue
2608PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2609 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002610 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00002611 if (Flags.isSExt())
2612 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2613 DAG.getValueType(ObjectVT));
2614 else if (Flags.isZExt())
2615 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2616 DAG.getValueType(ObjectVT));
Matt Arsenault758659232013-05-18 00:21:46 +00002617
Hal Finkel940ab932014-02-28 00:27:01 +00002618 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002619}
2620
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002621SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002622PPCTargetLowering::LowerFormalArguments_64SVR4(
2623 SDValue Chain,
2624 CallingConv::ID CallConv, bool isVarArg,
2625 const SmallVectorImpl<ISD::InputArg>
2626 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002627 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002628 SmallVectorImpl<SDValue> &InVals) const {
2629 // TODO: add description of PPC stack frame format, or at least some docs.
2630 //
Ulrich Weigand8658f172014-07-20 23:43:15 +00002631 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002632 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002633 MachineFunction &MF = DAG.getMachineFunction();
2634 MachineFrameInfo *MFI = MF.getFrameInfo();
2635 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2636
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002637 assert(!(CallConv == CallingConv::Fast && isVarArg) &&
2638 "fastcc not supported on varargs functions");
2639
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002640 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2641 // Potential tail calls could cause overwriting of argument stack slots.
2642 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2643 (CallConv == CallingConv::Fast));
2644 unsigned PtrByteSize = 8;
2645
Ulrich Weigand8658f172014-07-20 23:43:15 +00002646 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
2647 isELFv2ABI);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002648
Craig Topper840beec2014-04-04 05:16:06 +00002649 static const MCPhysReg GPR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002650 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2651 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2652 };
2653
Craig Topper840beec2014-04-04 05:16:06 +00002654 static const MCPhysReg *FPR = GetFPR();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002655
Craig Topper840beec2014-04-04 05:16:06 +00002656 static const MCPhysReg VR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002657 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2658 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2659 };
Craig Topper840beec2014-04-04 05:16:06 +00002660 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00002661 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
2662 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
2663 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002664
2665 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2666 const unsigned Num_FPR_Regs = 13;
2667 const unsigned Num_VR_Regs = array_lengthof(VR);
2668
Ulrich Weigand8658f172014-07-20 23:43:15 +00002669 // Do a first pass over the arguments to determine whether the ABI
2670 // guarantees that our caller has allocated the parameter save area
2671 // on its stack frame. In the ELFv1 ABI, this is always the case;
2672 // in the ELFv2 ABI, it is true if this is a vararg function or if
2673 // any parameter is located in a stack slot.
2674
2675 bool HasParameterArea = !isELFv2ABI || isVarArg;
2676 unsigned ParamAreaSize = Num_GPR_Regs * PtrByteSize;
2677 unsigned NumBytes = LinkageSize;
2678 unsigned AvailableFPRs = Num_FPR_Regs;
2679 unsigned AvailableVRs = Num_VR_Regs;
2680 for (unsigned i = 0, e = Ins.size(); i != e; ++i)
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002681 if (CalculateStackSlotUsed(Ins[i].VT, Ins[i].ArgVT, Ins[i].Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002682 PtrByteSize, LinkageSize, ParamAreaSize,
2683 NumBytes, AvailableFPRs, AvailableVRs))
2684 HasParameterArea = true;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002685
2686 // Add DAG nodes to load the arguments or copy them out of registers. On
2687 // entry to a function on PPC, the arguments start after the linkage area,
2688 // although the first ones are often in registers.
2689
Ulrich Weigand8658f172014-07-20 23:43:15 +00002690 unsigned ArgOffset = LinkageSize;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002691 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002692 SmallVector<SDValue, 8> MemOps;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002693 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt6631e942013-02-20 17:31:41 +00002694 unsigned CurArgIdx = 0;
2695 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002696 SDValue ArgVal;
2697 bool needsLoad = false;
2698 EVT ObjectVT = Ins[ArgNo].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002699 EVT OrigVT = Ins[ArgNo].ArgVT;
Hal Finkel940ab932014-02-28 00:27:01 +00002700 unsigned ObjSize = ObjectVT.getStoreSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002701 unsigned ArgSize = ObjSize;
2702 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt6631e942013-02-20 17:31:41 +00002703 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2704 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002705
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002706 // We re-align the argument offset for each argument, except when using the
2707 // fast calling convention, when we need to make sure we do that only when
2708 // we'll actually use a stack slot.
2709 unsigned CurArgOffset, Align;
2710 auto ComputeArgOffset = [&]() {
2711 /* Respect alignment of argument on the stack. */
2712 Align = CalculateStackSlotAlignment(ObjectVT, OrigVT, Flags, PtrByteSize);
2713 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
2714 CurArgOffset = ArgOffset;
2715 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002716
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002717 if (CallConv != CallingConv::Fast) {
2718 ComputeArgOffset();
2719
2720 /* Compute GPR index associated with argument offset. */
2721 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2722 GPR_idx = std::min(GPR_idx, Num_GPR_Regs);
2723 }
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002724
2725 // FIXME the codegen can be much improved in some cases.
2726 // We do not have to keep everything in memory.
2727 if (Flags.isByVal()) {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002728 if (CallConv == CallingConv::Fast)
2729 ComputeArgOffset();
2730
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002731 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2732 ObjSize = Flags.getByValSize();
2733 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt9953cf22012-10-31 01:15:05 +00002734 // Empty aggregate parameters do not take up registers. Examples:
2735 // struct { } a;
2736 // union { } b;
2737 // int c[0];
2738 // etc. However, we have to provide a place-holder in InVals, so
2739 // pretend we have an 8-byte item at the current address for that
2740 // purpose.
2741 if (!ObjSize) {
2742 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2743 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2744 InVals.push_back(FIN);
2745 continue;
2746 }
Hal Finkel262a2242013-09-12 23:20:06 +00002747
Ulrich Weigand24195972014-07-20 22:36:52 +00002748 // Create a stack object covering all stack doublewords occupied
Ulrich Weigand8658f172014-07-20 23:43:15 +00002749 // by the argument. If the argument is (fully or partially) on
2750 // the stack, or if the argument is fully in registers but the
2751 // caller has allocated the parameter save anyway, we can refer
2752 // directly to the caller's stack frame. Otherwise, create a
2753 // local copy in our own frame.
2754 int FI;
2755 if (HasParameterArea ||
2756 ArgSize + ArgOffset > LinkageSize + Num_GPR_Regs * PtrByteSize)
Hal Finkel41a55ad2014-08-16 00:17:05 +00002757 FI = MFI->CreateFixedObject(ArgSize, ArgOffset, false, true);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002758 else
2759 FI = MFI->CreateStackObject(ArgSize, Align, false);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002760 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002761
Ulrich Weigand24195972014-07-20 22:36:52 +00002762 // Handle aggregates smaller than 8 bytes.
2763 if (ObjSize < PtrByteSize) {
2764 // The value of the object is its address, which differs from the
2765 // address of the enclosing doubleword on big-endian systems.
2766 SDValue Arg = FIN;
2767 if (!isLittleEndian) {
2768 SDValue ArgOff = DAG.getConstant(PtrByteSize - ObjSize, PtrVT);
2769 Arg = DAG.getNode(ISD::ADD, dl, ArgOff.getValueType(), Arg, ArgOff);
2770 }
2771 InVals.push_back(Arg);
2772
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002773 if (GPR_idx != Num_GPR_Regs) {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002774 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002775 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002776 SDValue Store;
2777
2778 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2779 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2780 (ObjSize == 2 ? MVT::i16 : MVT::i32));
Ulrich Weigand24195972014-07-20 22:36:52 +00002781 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, Arg,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002782 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002783 ObjType, false, false, 0);
2784 } else {
2785 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2786 // store the whole register as-is to the parameter save area
Ulrich Weigand24195972014-07-20 22:36:52 +00002787 // slot.
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002788 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002789 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002790 false, false, 0);
2791 }
2792
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002793 MemOps.push_back(Store);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002794 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002795 // Whether we copied from a register or not, advance the offset
2796 // into the parameter save area by a full doubleword.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002797 ArgOffset += PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002798 continue;
2799 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002800
Ulrich Weigand24195972014-07-20 22:36:52 +00002801 // The value of the object is its address, which is the address of
2802 // its first stack doubleword.
2803 InVals.push_back(FIN);
2804
2805 // Store whatever pieces of the object are in registers to memory.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002806 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
Ulrich Weigand24195972014-07-20 22:36:52 +00002807 if (GPR_idx == Num_GPR_Regs)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002808 break;
Ulrich Weigand24195972014-07-20 22:36:52 +00002809
2810 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2811 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2812 SDValue Addr = FIN;
2813 if (j) {
2814 SDValue Off = DAG.getConstant(j, PtrVT);
2815 Addr = DAG.getNode(ISD::ADD, dl, Off.getValueType(), Addr, Off);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002816 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002817 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, Addr,
2818 MachinePointerInfo(FuncArg, j),
2819 false, false, 0);
2820 MemOps.push_back(Store);
2821 ++GPR_idx;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002822 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002823 ArgOffset += ArgSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002824 continue;
2825 }
2826
2827 switch (ObjectVT.getSimpleVT().SimpleTy) {
2828 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel940ab932014-02-28 00:27:01 +00002829 case MVT::i1:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002830 case MVT::i32:
2831 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002832 // These can be scalar arguments or elements of an integer array type
2833 // passed directly. Clang may use those instead of "byval" aggregate
2834 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002835 if (GPR_idx != Num_GPR_Regs) {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002836 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002837 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2838
Hal Finkel940ab932014-02-28 00:27:01 +00002839 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002840 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2841 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002842 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002843 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002844 if (CallConv == CallingConv::Fast)
2845 ComputeArgOffset();
2846
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002847 needsLoad = true;
2848 ArgSize = PtrByteSize;
2849 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002850 if (CallConv != CallingConv::Fast || needsLoad)
2851 ArgOffset += 8;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002852 break;
2853
2854 case MVT::f32:
2855 case MVT::f64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002856 // These can be scalar arguments or elements of a float array type
2857 // passed directly. The latter are used to implement ELFv2 homogenous
2858 // float aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002859 if (FPR_idx != Num_FPR_Regs) {
2860 unsigned VReg;
2861
2862 if (ObjectVT == MVT::f32)
2863 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2864 else
Eric Christophercccae792015-01-30 22:02:31 +00002865 VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX()
2866 ? &PPC::VSFRCRegClass
2867 : &PPC::F8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002868
2869 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2870 ++FPR_idx;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002871 } else if (GPR_idx != Num_GPR_Regs && CallConv != CallingConv::Fast) {
Hal Finkel8ea446b2015-01-18 14:31:10 +00002872 // FIXME: We may want to re-enable this for CallingConv::Fast on the P8
2873 // once we support fp <-> gpr moves.
2874
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002875 // This can only ever happen in the presence of f32 array types,
2876 // since otherwise we never run out of FPRs before running out
2877 // of GPRs.
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002878 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002879 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2880
2881 if (ObjectVT == MVT::f32) {
2882 if ((ArgOffset % PtrByteSize) == (isLittleEndian ? 4 : 0))
2883 ArgVal = DAG.getNode(ISD::SRL, dl, MVT::i64, ArgVal,
2884 DAG.getConstant(32, MVT::i32));
2885 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2886 }
2887
2888 ArgVal = DAG.getNode(ISD::BITCAST, dl, ObjectVT, ArgVal);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002889 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002890 if (CallConv == CallingConv::Fast)
2891 ComputeArgOffset();
2892
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002893 needsLoad = true;
2894 }
2895
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002896 // When passing an array of floats, the array occupies consecutive
2897 // space in the argument area; only round up to the next doubleword
2898 // at the end of the array. Otherwise, each float takes 8 bytes.
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002899 if (CallConv != CallingConv::Fast || needsLoad) {
2900 ArgSize = Flags.isInConsecutiveRegs() ? ObjSize : PtrByteSize;
2901 ArgOffset += ArgSize;
2902 if (Flags.isInConsecutiveRegsLast())
2903 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2904 }
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002905 break;
2906 case MVT::v4f32:
2907 case MVT::v4i32:
2908 case MVT::v8i16:
2909 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00002910 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002911 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002912 // These can be scalar arguments or elements of a vector array type
2913 // passed directly. The latter are used to implement ELFv2 homogenous
2914 // vector aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002915 if (VR_idx != Num_VR_Regs) {
Hal Finkel7811c612014-03-28 19:58:11 +00002916 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ?
2917 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) :
2918 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002919 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002920 ++VR_idx;
2921 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002922 if (CallConv == CallingConv::Fast)
2923 ComputeArgOffset();
2924
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002925 needsLoad = true;
2926 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002927 if (CallConv != CallingConv::Fast || needsLoad)
2928 ArgOffset += 16;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002929 break;
2930 }
2931
2932 // We need to load the argument to a virtual register if we determined
2933 // above that we ran out of physical registers of the appropriate type.
2934 if (needsLoad) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002935 if (ObjSize < ArgSize && !isLittleEndian)
2936 CurArgOffset += ArgSize - ObjSize;
2937 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, isImmutable);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002938 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2939 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2940 false, false, false, 0);
2941 }
2942
2943 InVals.push_back(ArgVal);
2944 }
2945
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002946 // Area that is at least reserved in the caller of this function.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002947 unsigned MinReservedArea;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002948 if (HasParameterArea)
2949 MinReservedArea = std::max(ArgOffset, LinkageSize + 8 * PtrByteSize);
2950 else
2951 MinReservedArea = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002952
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002953 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00002954 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002955 // taking the difference between two stack areas will result in an aligned
2956 // stack.
Eric Christophercccae792015-01-30 22:02:31 +00002957 MinReservedArea =
2958 EnsureStackAlignment(Subtarget.getFrameLowering(), MinReservedArea);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002959 FuncInfo->setMinReservedArea(MinReservedArea);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002960
2961 // If the function takes variable number of arguments, make a frame index for
2962 // the start of the first vararg value... for expansion of llvm.va_start.
2963 if (isVarArg) {
2964 int Depth = ArgOffset;
2965
2966 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt57d6de52012-10-23 15:51:16 +00002967 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002968 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2969
2970 // If this function is vararg, store any remaining integer argument regs
2971 // to their spots on the stack so that they may be loaded by deferencing the
2972 // result of va_next.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002973 for (GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2974 GPR_idx < Num_GPR_Regs; ++GPR_idx) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002975 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2976 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2977 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2978 MachinePointerInfo(), false, false, 0);
2979 MemOps.push_back(Store);
2980 // Increment the address by four for the next argument to store
Bill Schmidt57d6de52012-10-23 15:51:16 +00002981 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002982 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2983 }
2984 }
2985
2986 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002987 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002988
2989 return Chain;
2990}
2991
2992SDValue
2993PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002994 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002995 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002996 const SmallVectorImpl<ISD::InputArg>
2997 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002998 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002999 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003000 // TODO: add description of PPC stack frame format, or at least some docs.
3001 //
3002 MachineFunction &MF = DAG.getMachineFunction();
3003 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00003004 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelcf0da6c2009-02-17 22:15:04 +00003005
Owen Anderson53aa7a92009-08-10 22:56:29 +00003006 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00003007 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003008 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003009 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
3010 (CallConv == CallingConv::Fast));
Jim Laskeyf4e2e002006-11-28 14:53:52 +00003011 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey48850c12006-11-16 22:43:37 +00003012
Ulrich Weigand8658f172014-07-20 23:43:15 +00003013 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
3014 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00003015 unsigned ArgOffset = LinkageSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003016 // Area that is at least reserved in caller of this function.
3017 unsigned MinReservedArea = ArgOffset;
3018
Craig Topper840beec2014-04-04 05:16:06 +00003019 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003020 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3021 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3022 };
Craig Topper840beec2014-04-04 05:16:06 +00003023 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00003024 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3025 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3026 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00003027
Craig Topper840beec2014-04-04 05:16:06 +00003028 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00003029
Craig Topper840beec2014-04-04 05:16:06 +00003030 static const MCPhysReg VR[] = {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003031 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3032 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3033 };
Chris Lattnerec78cad2006-06-26 22:48:35 +00003034
Owen Andersone2f23a32007-09-07 04:06:50 +00003035 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003036 const unsigned Num_FPR_Regs = 13;
Owen Andersone2f23a32007-09-07 04:06:50 +00003037 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey48850c12006-11-16 22:43:37 +00003038
3039 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003040
Craig Topper840beec2014-04-04 05:16:06 +00003041 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003042
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003043 // In 32-bit non-varargs functions, the stack space for vectors is after the
3044 // stack space for non-vectors. We do not use this space unless we have
3045 // too many vectors to fit in registers, something that only occurs in
Scott Michelcf0da6c2009-02-17 22:15:04 +00003046 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003047 // that out...for the pathological case, compute VecArgOffset as the
3048 // start of the vector parameter area. Computing VecArgOffset is the
3049 // entire point of the following loop.
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003050 unsigned VecArgOffset = ArgOffset;
3051 if (!isVarArg && !isPPC64) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003052 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003053 ++ArgNo) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003054 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003055 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003056
Duncan Sandsd97eea32008-03-21 09:14:45 +00003057 if (Flags.isByVal()) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003058 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer084b9f42012-01-20 14:42:32 +00003059 unsigned ObjSize = Flags.getByValSize();
Scott Michelcf0da6c2009-02-17 22:15:04 +00003060 unsigned ArgSize =
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003061 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
3062 VecArgOffset += ArgSize;
3063 continue;
3064 }
3065
Owen Anderson9f944592009-08-11 20:47:22 +00003066 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003067 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003068 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003069 case MVT::i32:
3070 case MVT::f32:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003071 VecArgOffset += 4;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003072 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003073 case MVT::i64: // PPC64
3074 case MVT::f64:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003075 // FIXME: We are guaranteed to be !isPPC64 at this point.
3076 // Does MVT::i64 apply?
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003077 VecArgOffset += 8;
3078 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003079 case MVT::v4f32:
3080 case MVT::v4i32:
3081 case MVT::v8i16:
3082 case MVT::v16i8:
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003083 // Nothing to do, we're only looking at Nonvector args here.
3084 break;
3085 }
3086 }
3087 }
3088 // We've found where the vector parameter area in memory is. Skip the
3089 // first 12 parameters; these don't use that memory.
3090 VecArgOffset = ((VecArgOffset+15)/16)*16;
3091 VecArgOffset += 12*16;
3092
Chris Lattner4302e8f2006-05-16 18:18:50 +00003093 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey48850c12006-11-16 22:43:37 +00003094 // entry to a function on PPC, the arguments start after the linkage area,
3095 // although the first ones are often in registers.
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00003096
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003097 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003098 unsigned nAltivecParamsAtEnd = 0;
Roman Divackyca103892012-09-24 20:47:19 +00003099 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003100 unsigned CurArgIdx = 0;
3101 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003102 SDValue ArgVal;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003103 bool needsLoad = false;
Owen Anderson53aa7a92009-08-10 22:56:29 +00003104 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands13237ac2008-06-06 12:08:01 +00003105 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey152671f2006-11-29 13:37:09 +00003106 unsigned ArgSize = ObjSize;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003107 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003108 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
3109 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003110
Chris Lattner318f0d22006-05-16 18:51:52 +00003111 unsigned CurArgOffset = ArgOffset;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003112
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003113 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00003114 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
3115 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003116 if (isVarArg || isPPC64) {
3117 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003118 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003119 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003120 PtrByteSize);
3121 } else nAltivecParamsAtEnd++;
3122 } else
3123 // Calculate min reserved area.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003124 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003125 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003126 PtrByteSize);
3127
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003128 // FIXME the codegen can be much improved in some cases.
3129 // We do not have to keep everything in memory.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003130 if (Flags.isByVal()) {
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003131 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003132 ObjSize = Flags.getByValSize();
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003133 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003134 // Objects of size 1 and 2 are right justified, everything else is
3135 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen21a8f142008-03-08 01:41:42 +00003136 if (ObjSize==1 || ObjSize==2) {
3137 CurArgOffset = CurArgOffset + (4 - ObjSize);
3138 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003139 // The value of the object is its address.
Hal Finkel41a55ad2014-08-16 00:17:05 +00003140 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, false, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003141 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003142 InVals.push_back(FIN);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003143 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen21a8f142008-03-08 01:41:42 +00003144 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003145 unsigned VReg;
3146 if (isPPC64)
3147 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3148 else
3149 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003150 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt57d6de52012-10-23 15:51:16 +00003151 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003152 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003153 MachinePointerInfo(FuncArg),
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003154 ObjType, false, false, 0);
Dale Johannesen21a8f142008-03-08 01:41:42 +00003155 MemOps.push_back(Store);
3156 ++GPR_idx;
Dale Johannesen21a8f142008-03-08 01:41:42 +00003157 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003158
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003159 ArgOffset += PtrByteSize;
Wesley Peck527da1b2010-11-23 03:31:01 +00003160
Dale Johannesen21a8f142008-03-08 01:41:42 +00003161 continue;
3162 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003163 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
3164 // Store whatever pieces of the object are in registers
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003165 // to memory. ArgOffset will be the address of the beginning
3166 // of the object.
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003167 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003168 unsigned VReg;
3169 if (isPPC64)
3170 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3171 else
3172 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Cheng0664a672010-07-03 00:40:23 +00003173 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003174 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003175 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003176 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003177 MachinePointerInfo(FuncArg, j),
David Greene87a5abe2010-02-15 16:56:53 +00003178 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003179 MemOps.push_back(Store);
3180 ++GPR_idx;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003181 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003182 } else {
3183 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
3184 break;
3185 }
3186 }
3187 continue;
3188 }
3189
Owen Anderson9f944592009-08-11 20:47:22 +00003190 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003191 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003192 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003193 case MVT::i32:
Bill Wendling968f32c2008-03-07 20:49:02 +00003194 if (!isPPC64) {
Bill Wendling968f32c2008-03-07 20:49:02 +00003195 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003196 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003197 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Hal Finkel7f908e82014-03-06 00:45:19 +00003198
3199 if (ObjectVT == MVT::i1)
3200 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal);
3201
Bill Wendling968f32c2008-03-07 20:49:02 +00003202 ++GPR_idx;
3203 } else {
3204 needsLoad = true;
3205 ArgSize = PtrByteSize;
3206 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003207 // All int arguments reserve stack space in the Darwin ABI.
3208 ArgOffset += PtrByteSize;
Bill Wendling968f32c2008-03-07 20:49:02 +00003209 break;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003210 }
Bill Wendling968f32c2008-03-07 20:49:02 +00003211 // FALLTHROUGH
Owen Anderson9f944592009-08-11 20:47:22 +00003212 case MVT::i64: // PPC64
Chris Lattnerec78cad2006-06-26 22:48:35 +00003213 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003214 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003215 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling968f32c2008-03-07 20:49:02 +00003216
Hal Finkel940ab932014-02-28 00:27:01 +00003217 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Wendling968f32c2008-03-07 20:49:02 +00003218 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson9f944592009-08-11 20:47:22 +00003219 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00003220 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling968f32c2008-03-07 20:49:02 +00003221
Chris Lattnerec78cad2006-06-26 22:48:35 +00003222 ++GPR_idx;
3223 } else {
3224 needsLoad = true;
Evan Cheng0f0aee22008-07-24 08:17:07 +00003225 ArgSize = PtrByteSize;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003226 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003227 // All int arguments reserve stack space in the Darwin ABI.
3228 ArgOffset += 8;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003229 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003230
Owen Anderson9f944592009-08-11 20:47:22 +00003231 case MVT::f32:
3232 case MVT::f64:
Chris Lattner318f0d22006-05-16 18:51:52 +00003233 // Every 4 bytes of argument space consumes one of the GPRs available for
3234 // argument passing.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003235 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003236 ++GPR_idx;
Chris Lattner2cca3852006-11-18 01:57:19 +00003237 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003238 ++GPR_idx;
Chris Lattner318f0d22006-05-16 18:51:52 +00003239 }
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003240 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003241 unsigned VReg;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003242
Owen Anderson9f944592009-08-11 20:47:22 +00003243 if (ObjectVT == MVT::f32)
Devang Patelf3292b22011-02-21 23:21:26 +00003244 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003245 else
Devang Patelf3292b22011-02-21 23:21:26 +00003246 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003247
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003248 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003249 ++FPR_idx;
3250 } else {
3251 needsLoad = true;
3252 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003253
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003254 // All FP arguments reserve stack space in the Darwin ABI.
3255 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003256 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003257 case MVT::v4f32:
3258 case MVT::v4i32:
3259 case MVT::v8i16:
3260 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00003261 // Note that vector arguments in registers don't reserve stack space,
3262 // except in varargs functions.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003263 if (VR_idx != Num_VR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003264 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003265 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesenb28456e2008-03-12 00:22:17 +00003266 if (isVarArg) {
3267 while ((ArgOffset % 16) != 0) {
3268 ArgOffset += PtrByteSize;
3269 if (GPR_idx != Num_GPR_Regs)
3270 GPR_idx++;
3271 }
3272 ArgOffset += 16;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003273 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesenb28456e2008-03-12 00:22:17 +00003274 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003275 ++VR_idx;
3276 } else {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003277 if (!isVarArg && !isPPC64) {
3278 // Vectors go after all the nonvectors.
3279 CurArgOffset = VecArgOffset;
3280 VecArgOffset += 16;
3281 } else {
3282 // Vectors are aligned.
3283 ArgOffset = ((ArgOffset+15)/16)*16;
3284 CurArgOffset = ArgOffset;
3285 ArgOffset += 16;
Dale Johannesen0d982562008-03-12 00:49:20 +00003286 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003287 needsLoad = true;
3288 }
3289 break;
3290 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003291
Chris Lattner4302e8f2006-05-16 18:18:50 +00003292 // We need to load the argument to a virtual register if we determined above
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003293 // that we ran out of physical registers of the appropriate type.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003294 if (needsLoad) {
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003295 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003296 CurArgOffset + (ArgSize - ObjSize),
Evan Cheng0664a672010-07-03 00:40:23 +00003297 isImmutable);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003298 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00003299 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003300 false, false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003301 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003302
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003303 InVals.push_back(ArgVal);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003304 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003305
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003306 // Allow for Altivec parameters at the end, if needed.
3307 if (nAltivecParamsAtEnd) {
3308 MinReservedArea = ((MinReservedArea+15)/16)*16;
3309 MinReservedArea += 16*nAltivecParamsAtEnd;
3310 }
3311
3312 // Area that is at least reserved in the caller of this function.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00003313 MinReservedArea = std::max(MinReservedArea, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003314
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003315 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00003316 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003317 // taking the difference between two stack areas will result in an aligned
3318 // stack.
Eric Christophercccae792015-01-30 22:02:31 +00003319 MinReservedArea =
3320 EnsureStackAlignment(Subtarget.getFrameLowering(), MinReservedArea);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003321 FuncInfo->setMinReservedArea(MinReservedArea);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003322
Chris Lattner4302e8f2006-05-16 18:18:50 +00003323 // If the function takes variable number of arguments, make a frame index for
3324 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003325 if (isVarArg) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003326 int Depth = ArgOffset;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003327
Dan Gohman31ae5862010-04-17 14:41:14 +00003328 FuncInfo->setVarArgsFrameIndex(
3329 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00003330 Depth, true));
Dan Gohman31ae5862010-04-17 14:41:14 +00003331 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00003332
Chris Lattner4302e8f2006-05-16 18:18:50 +00003333 // If this function is vararg, store any remaining integer argument regs
3334 // to their spots on the stack so that they may be loaded by deferencing the
3335 // result of va_next.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003336 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner2cca3852006-11-18 01:57:19 +00003337 unsigned VReg;
Wesley Peck527da1b2010-11-23 03:31:01 +00003338
Chris Lattner2cca3852006-11-18 01:57:19 +00003339 if (isPPC64)
Devang Patelf3292b22011-02-21 23:21:26 +00003340 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003341 else
Devang Patelf3292b22011-02-21 23:21:26 +00003342 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003343
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003344 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00003345 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3346 MachinePointerInfo(), false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003347 MemOps.push_back(Store);
3348 // Increment the address by four for the next argument to store
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003349 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen679073b2009-02-04 02:34:38 +00003350 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003351 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003352 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003353
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003354 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003355 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003356
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003357 return Chain;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003358}
3359
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003360/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003361/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesen86dcae12009-11-24 01:09:07 +00003362static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003363 unsigned ParamSize) {
3364
Dale Johannesen86dcae12009-11-24 01:09:07 +00003365 if (!isTailCall) return 0;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003366
3367 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
3368 unsigned CallerMinReservedArea = FI->getMinReservedArea();
3369 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
3370 // Remember only if the new adjustement is bigger.
3371 if (SPDiff < FI->getTailCallSPDelta())
3372 FI->setTailCallSPDelta(SPDiff);
3373
3374 return SPDiff;
3375}
3376
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003377/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3378/// for tail call optimization. Targets which want to do tail call
3379/// optimization should implement this function.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003380bool
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003381PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003382 CallingConv::ID CalleeCC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003383 bool isVarArg,
3384 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003385 SelectionDAG& DAG) const {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003386 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng25217ff2010-01-29 23:05:56 +00003387 return false;
3388
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003389 // Variable argument functions are not supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003390 if (isVarArg)
Dan Gohmaneffb8942008-09-12 16:56:44 +00003391 return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003392
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003393 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel68c5f472009-09-02 08:44:58 +00003394 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003395 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
3396 // Functions containing by val parameters are not supported.
3397 for (unsigned i = 0; i != Ins.size(); i++) {
3398 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3399 if (Flags.isByVal()) return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003400 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003401
Alp Tokerf907b892013-12-05 05:44:44 +00003402 // Non-PIC/GOT tail calls are supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003403 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
3404 return true;
3405
3406 // At the moment we can only do local tail calls (in same module, hidden
3407 // or protected) if we are generating PIC.
3408 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
3409 return G->getGlobal()->hasHiddenVisibility()
3410 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003411 }
3412
3413 return false;
3414}
3415
Chris Lattnereb755fc2006-05-17 19:00:46 +00003416/// isCallCompatibleAddress - Return the immediate to use if the specified
3417/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003418static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnereb755fc2006-05-17 19:00:46 +00003419 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Craig Topper062a2ba2014-04-25 05:30:21 +00003420 if (!C) return nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003421
Dan Gohmaneffb8942008-09-12 16:56:44 +00003422 int Addr = C->getZExtValue();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003423 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith228e6d42012-08-24 23:29:28 +00003424 SignExtend32<26>(Addr) != Addr)
Craig Topper062a2ba2014-04-25 05:30:21 +00003425 return nullptr; // Top 6 bits have to be sext of immediate.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003426
Dan Gohmaneffb8942008-09-12 16:56:44 +00003427 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greiff304a7a2008-08-28 21:40:38 +00003428 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003429}
3430
Dan Gohmand78c4002008-05-13 00:00:25 +00003431namespace {
3432
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003433struct TailCallArgumentInfo {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003434 SDValue Arg;
3435 SDValue FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003436 int FrameIdx;
3437
3438 TailCallArgumentInfo() : FrameIdx(0) {}
3439};
3440
Dan Gohmand78c4002008-05-13 00:00:25 +00003441}
3442
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003443/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3444static void
3445StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00003446 SDValue Chain,
Craig Topperb94011f2013-07-14 04:42:23 +00003447 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
3448 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003449 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003450 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003451 SDValue Arg = TailCallArgs[i].Arg;
3452 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003453 int FI = TailCallArgs[i].FrameIdx;
3454 // Store relative to framepointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00003455 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003456 MachinePointerInfo::getFixedStack(FI),
3457 false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003458 }
3459}
3460
3461/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3462/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003463static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003464 MachineFunction &MF,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003465 SDValue Chain,
3466 SDValue OldRetAddr,
3467 SDValue OldFP,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003468 int SPDiff,
3469 bool isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003470 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003471 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003472 if (SPDiff) {
3473 // Calculate the new stack slot for the return address.
3474 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003475 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003476 isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003477 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Cheng0664a672010-07-03 00:40:23 +00003478 NewRetAddrLoc, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003479 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003480 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen021052a2009-02-04 20:06:27 +00003481 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003482 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene87a5abe2010-02-15 16:56:53 +00003483 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003484
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003485 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3486 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003487 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003488 int NewFPLoc =
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003489 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene1fbe0542009-11-12 20:49:22 +00003490 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Cheng0664a672010-07-03 00:40:23 +00003491 true);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003492 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3493 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003494 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene87a5abe2010-02-15 16:56:53 +00003495 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003496 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003497 }
3498 return Chain;
3499}
3500
3501/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3502/// the position of the argument.
3503static void
3504CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003505 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Topperb94011f2013-07-14 04:42:23 +00003506 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003507 int Offset = ArgOffset + SPDiff;
Duncan Sands13237ac2008-06-06 12:08:01 +00003508 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Cheng0664a672010-07-03 00:40:23 +00003509 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003510 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003511 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003512 TailCallArgumentInfo Info;
3513 Info.Arg = Arg;
3514 Info.FrameIdxOp = FIN;
3515 Info.FrameIdx = FI;
3516 TailCallArguments.push_back(Info);
3517}
3518
3519/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3520/// stack slot. Returns the chain as result and the loaded frame pointers in
3521/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003522SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +00003523 int SPDiff,
3524 SDValue Chain,
3525 SDValue &LROpOut,
3526 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003527 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003528 SDLoc dl) const {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003529 if (SPDiff) {
3530 // Load the LR and FP stack slot for later adjusting.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003531 EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003532 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003533 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003534 false, false, false, 0);
Gabor Greiff304a7a2008-08-28 21:40:38 +00003535 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peck527da1b2010-11-23 03:31:01 +00003536
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003537 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3538 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003539 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003540 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003541 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003542 false, false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003543 Chain = SDValue(FPOpOut.getNode(), 1);
3544 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003545 }
3546 return Chain;
3547}
3548
Dale Johannesen85d41a12008-03-04 23:17:14 +00003549/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelcf0da6c2009-02-17 22:15:04 +00003550/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen85d41a12008-03-04 23:17:14 +00003551/// specified by the specific parameter attribute. The copy will be passed as
3552/// a byval function parameter.
3553/// Sometimes what we are copying is the end of a larger object, the part that
3554/// does not fit in registers.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003555static SDValue
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003556CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsd97eea32008-03-21 09:14:45 +00003557 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003558 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003559 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen85263882009-02-04 01:17:06 +00003560 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003561 false, false, MachinePointerInfo(),
3562 MachinePointerInfo());
Dale Johannesen85d41a12008-03-04 23:17:14 +00003563}
Chris Lattner43df5b32007-02-25 05:34:32 +00003564
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003565/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3566/// tail calls.
3567static void
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003568LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3569 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003570 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003571 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
3572 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003573 SDLoc dl) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003574 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003575 if (!isTailCall) {
3576 if (isVector) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003577 SDValue StackPtr;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003578 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00003579 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003580 else
Owen Anderson9f944592009-08-11 20:47:22 +00003581 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00003582 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003583 DAG.getConstant(ArgOffset, PtrVT));
3584 }
Chris Lattner676c61d2010-09-21 18:41:36 +00003585 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3586 MachinePointerInfo(), false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003587 // Calculate and remember argument location.
3588 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3589 TailCallArguments);
3590}
3591
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003592static
3593void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003594 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003595 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Topperb94011f2013-07-14 04:42:23 +00003596 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003597 MachineFunction &MF = DAG.getMachineFunction();
3598
3599 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3600 // might overwrite each other in case of tail call optimization.
3601 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003602 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003603 InFlag = SDValue();
3604 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3605 MemOpChains2, dl);
3606 if (!MemOpChains2.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003607 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003608
3609 // Store the return address to the appropriate stack slot.
3610 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3611 isPPC64, isDarwinABI, dl);
3612
3613 // Emit callseq_end just before tailcall node.
3614 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003615 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003616 InFlag = Chain.getValue(1);
3617}
3618
Hal Finkel87deb0b2015-01-12 04:34:47 +00003619// Is this global address that of a function that can be called by name? (as
3620// opposed to something that must hold a descriptor for an indirect call).
3621static bool isFunctionGlobalAddress(SDValue Callee) {
3622 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3623 if (Callee.getOpcode() == ISD::GlobalTLSAddress ||
3624 Callee.getOpcode() == ISD::TargetGlobalTLSAddress)
3625 return false;
3626
3627 return G->getGlobal()->getType()->getElementType()->isFunctionTy();
3628 }
3629
3630 return false;
3631}
3632
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003633static
3634unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Hal Finkele2ab0f12015-01-15 21:17:34 +00003635 SDValue &Chain, SDValue CallSeqStart, SDLoc dl, int SPDiff,
3636 bool isTailCall, bool IsPatchPoint,
Craig Topperb94011f2013-07-14 04:42:23 +00003637 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
3638 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Hal Finkele2ab0f12015-01-15 21:17:34 +00003639 ImmutableCallSite *CS, const PPCSubtarget &Subtarget) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003640
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003641 bool isPPC64 = Subtarget.isPPC64();
3642 bool isSVR4ABI = Subtarget.isSVR4ABI();
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003643 bool isELFv2ABI = Subtarget.isELFv2ABI();
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003644
Owen Anderson53aa7a92009-08-10 22:56:29 +00003645 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00003646 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003647 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003648
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003649 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003650
Torok Edwin31e90d22010-08-04 20:47:44 +00003651 bool needIndirectCall = true;
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00003652 if (!isSVR4ABI || !isPPC64)
3653 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
3654 // If this is an absolute destination address, use the munged value.
3655 Callee = SDValue(Dest, 0);
3656 needIndirectCall = false;
3657 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003658
Hal Finkel87deb0b2015-01-12 04:34:47 +00003659 if (isFunctionGlobalAddress(Callee)) {
3660 GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Callee);
3661 // A call to a TLS address is actually an indirect call to a
3662 // thread-specific pointer.
Eric Christopher79cc1e32014-09-02 22:28:02 +00003663 unsigned OpFlags = 0;
3664 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3665 (Subtarget.getTargetTriple().isMacOSX() &&
3666 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
3667 (G->getGlobal()->isDeclaration() ||
3668 G->getGlobal()->isWeakForLinker())) ||
3669 (Subtarget.isTargetELF() && !isPPC64 &&
3670 !G->getGlobal()->hasLocalLinkage() &&
3671 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
3672 // PC-relative references to external symbols should go through $stub,
3673 // unless we're building with the leopard linker or later, which
3674 // automatically synthesizes these stubs.
3675 OpFlags = PPCII::MO_PLT_OR_STUB;
Eric Christopherb9fd9ed2014-08-07 22:02:54 +00003676 }
Eric Christopher79cc1e32014-09-02 22:28:02 +00003677
3678 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3679 // every direct call is) turn it into a TargetGlobalAddress /
3680 // TargetExternalSymbol node so that legalize doesn't hack it.
3681 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
3682 Callee.getValueType(), 0, OpFlags);
3683 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003684 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003685
Torok Edwin31e90d22010-08-04 20:47:44 +00003686 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003687 unsigned char OpFlags = 0;
Wesley Peck527da1b2010-11-23 03:31:01 +00003688
Hal Finkel3ee2af72014-07-18 23:29:49 +00003689 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3690 (Subtarget.getTargetTriple().isMacOSX() &&
3691 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5))) ||
3692 (Subtarget.isTargetELF() && !isPPC64 &&
Justin Hibbits17744c12015-01-10 07:50:31 +00003693 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003694 // PC-relative references to external symbols should go through $stub,
3695 // unless we're building with the leopard linker or later, which
3696 // automatically synthesizes these stubs.
Hal Finkel3ee2af72014-07-18 23:29:49 +00003697 OpFlags = PPCII::MO_PLT_OR_STUB;
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003698 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003699
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003700 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3701 OpFlags);
3702 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003703 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003704
Hal Finkel934361a2015-01-14 01:07:51 +00003705 if (IsPatchPoint) {
3706 // We'll form an invalid direct call when lowering a patchpoint; the full
3707 // sequence for an indirect call is complicated, and many of the
3708 // instructions introduced might have side effects (and, thus, can't be
3709 // removed later). The call itself will be removed as soon as the
3710 // argument/return lowering is complete, so the fact that it has the wrong
3711 // kind of operands should not really matter.
3712 needIndirectCall = false;
3713 }
3714
Torok Edwin31e90d22010-08-04 20:47:44 +00003715 if (needIndirectCall) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003716 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3717 // to do the call, we can't use PPCISD::CALL.
3718 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller79fef932009-12-18 13:00:15 +00003719
Hal Finkel63fb9282015-01-13 18:25:05 +00003720 if (isSVR4ABI && isPPC64 && !isELFv2ABI) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003721 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3722 // entry point, but to the function descriptor (the function entry point
3723 // address is part of the function descriptor though).
3724 // The function descriptor is a three doubleword structure with the
3725 // following fields: function entry point, TOC base address and
3726 // environment pointer.
3727 // Thus for a call through a function pointer, the following actions need
3728 // to be performed:
3729 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt57d6de52012-10-23 15:51:16 +00003730 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller79fef932009-12-18 13:00:15 +00003731 // 2. Load the address of the function entry point from the function
3732 // descriptor.
3733 // 3. Load the TOC of the callee from the function descriptor into r2.
3734 // 4. Load the environment pointer from the function descriptor into
3735 // r11.
3736 // 5. Branch to the function entry point address.
3737 // 6. On return of the callee, the TOC of the caller needs to be
3738 // restored (this is done in FinishCall()).
3739 //
Hal Finkele2ab0f12015-01-15 21:17:34 +00003740 // The loads are scheduled at the beginning of the call sequence, and the
3741 // register copies are flagged together to ensure that no other
Tilmann Scheller79fef932009-12-18 13:00:15 +00003742 // operations can be scheduled in between. E.g. without flagging the
Hal Finkele2ab0f12015-01-15 21:17:34 +00003743 // copies together, a TOC access in the caller could be scheduled between
3744 // the assignment of the callee TOC and the branch to the callee, which
Tilmann Scheller79fef932009-12-18 13:00:15 +00003745 // results in the TOC access going through the TOC of the callee instead
3746 // of going through the TOC of the caller, which leads to incorrect code.
3747
3748 // Load the address of the function entry point from the function
3749 // descriptor.
Hal Finkele2ab0f12015-01-15 21:17:34 +00003750 SDValue LDChain = CallSeqStart.getValue(CallSeqStart->getNumValues()-1);
3751 if (LDChain.getValueType() == MVT::Glue)
3752 LDChain = CallSeqStart.getValue(CallSeqStart->getNumValues()-2);
3753
3754 bool LoadsInv = Subtarget.hasInvariantFunctionDescriptors();
3755
3756 MachinePointerInfo MPI(CS ? CS->getCalledValue() : nullptr);
3757 SDValue LoadFuncPtr = DAG.getLoad(MVT::i64, dl, LDChain, Callee, MPI,
3758 false, false, LoadsInv, 8);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003759
3760 // Load environment pointer into r11.
Tilmann Scheller79fef932009-12-18 13:00:15 +00003761 SDValue PtrOff = DAG.getIntPtrConstant(16);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003762 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
Hal Finkele2ab0f12015-01-15 21:17:34 +00003763 SDValue LoadEnvPtr = DAG.getLoad(MVT::i64, dl, LDChain, AddPtr,
3764 MPI.getWithOffset(16), false, false,
3765 LoadsInv, 8);
3766
3767 SDValue TOCOff = DAG.getIntPtrConstant(8);
3768 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, TOCOff);
3769 SDValue TOCPtr = DAG.getLoad(MVT::i64, dl, LDChain, AddTOC,
3770 MPI.getWithOffset(8), false, false,
3771 LoadsInv, 8);
3772
Hal Finkele6698d52015-02-01 15:03:28 +00003773 setUsesTOCBasePtr(DAG);
Hal Finkele2ab0f12015-01-15 21:17:34 +00003774 SDValue TOCVal = DAG.getCopyToReg(Chain, dl, PPC::X2, TOCPtr,
3775 InFlag);
3776 Chain = TOCVal.getValue(0);
3777 InFlag = TOCVal.getValue(1);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003778
3779 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3780 InFlag);
Hal Finkele2ab0f12015-01-15 21:17:34 +00003781
Tilmann Scheller79fef932009-12-18 13:00:15 +00003782 Chain = EnvVal.getValue(0);
3783 InFlag = EnvVal.getValue(1);
3784
Tilmann Scheller79fef932009-12-18 13:00:15 +00003785 MTCTROps[0] = Chain;
3786 MTCTROps[1] = LoadFuncPtr;
3787 MTCTROps[2] = InFlag;
3788 }
3789
Hal Finkel63fb9282015-01-13 18:25:05 +00003790 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys,
3791 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
3792 InFlag = Chain.getValue(1);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003793
3794 NodeTys.clear();
Owen Anderson9f944592009-08-11 20:47:22 +00003795 NodeTys.push_back(MVT::Other);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003796 NodeTys.push_back(MVT::Glue);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003797 Ops.push_back(Chain);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003798 CallOpc = PPCISD::BCTRL;
Craig Topper062a2ba2014-04-25 05:30:21 +00003799 Callee.setNode(nullptr);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003800 // Add use of X11 (holding environment pointer)
Hal Finkel63fb9282015-01-13 18:25:05 +00003801 if (isSVR4ABI && isPPC64 && !isELFv2ABI)
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003802 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003803 // Add CTR register as callee so a bctr can be emitted later.
3804 if (isTailCall)
Roman Divackya4a59ae2011-06-03 15:47:49 +00003805 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003806 }
3807
3808 // If this is a direct call, pass the chain and the callee.
3809 if (Callee.getNode()) {
3810 Ops.push_back(Chain);
3811 Ops.push_back(Callee);
3812 }
3813 // If this is a tail call add stack pointer delta.
3814 if (isTailCall)
Owen Anderson9f944592009-08-11 20:47:22 +00003815 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003816
3817 // Add argument registers to the end of the list so that they are known live
3818 // into the call.
3819 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3820 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3821 RegsToPass[i].second.getValueType()));
3822
Hal Finkelaf519932015-01-19 07:20:27 +00003823 // All calls, in both the ELF V1 and V2 ABIs, need the TOC register live
3824 // into the call.
Hal Finkele6698d52015-02-01 15:03:28 +00003825 if (isSVR4ABI && isPPC64 && !IsPatchPoint) {
3826 setUsesTOCBasePtr(DAG);
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003827 Ops.push_back(DAG.getRegister(PPC::X2, PtrVT));
Hal Finkele6698d52015-02-01 15:03:28 +00003828 }
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003829
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003830 return CallOpc;
3831}
3832
Roman Divacky76293062012-09-18 16:47:58 +00003833static
3834bool isLocalCall(const SDValue &Callee)
3835{
3836 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky09adf3d2012-09-18 18:27:49 +00003837 return !G->getGlobal()->isDeclaration() &&
3838 !G->getGlobal()->isWeakForLinker();
Roman Divacky76293062012-09-18 16:47:58 +00003839 return false;
3840}
3841
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003842SDValue
3843PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003844 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003845 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003846 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003847 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003848
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003849 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003850 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
3851 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003852 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003853
3854 // Copy all of the result registers out of their specified physreg.
3855 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3856 CCValAssign &VA = RVLocs[i];
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003857 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00003858
3859 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3860 VA.getLocReg(), VA.getLocVT(), InFlag);
3861 Chain = Val.getValue(1);
3862 InFlag = Val.getValue(2);
3863
3864 switch (VA.getLocInfo()) {
3865 default: llvm_unreachable("Unknown loc info!");
3866 case CCValAssign::Full: break;
3867 case CCValAssign::AExt:
3868 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3869 break;
3870 case CCValAssign::ZExt:
3871 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3872 DAG.getValueType(VA.getValVT()));
3873 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3874 break;
3875 case CCValAssign::SExt:
3876 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3877 DAG.getValueType(VA.getValVT()));
3878 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3879 break;
3880 }
3881
3882 InVals.push_back(Val);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003883 }
3884
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003885 return Chain;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003886}
3887
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003888SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003889PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Hal Finkel934361a2015-01-14 01:07:51 +00003890 bool isTailCall, bool isVarArg, bool IsPatchPoint,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003891 SelectionDAG &DAG,
3892 SmallVector<std::pair<unsigned, SDValue>, 8>
3893 &RegsToPass,
3894 SDValue InFlag, SDValue Chain,
Hal Finkele2ab0f12015-01-15 21:17:34 +00003895 SDValue CallSeqStart, SDValue &Callee,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003896 int SPDiff, unsigned NumBytes,
3897 const SmallVectorImpl<ISD::InputArg> &Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00003898 SmallVectorImpl<SDValue> &InVals,
3899 ImmutableCallSite *CS) const {
Ulrich Weigand8658f172014-07-20 23:43:15 +00003900
3901 bool isELFv2ABI = Subtarget.isELFv2ABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003902 std::vector<EVT> NodeTys;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003903 SmallVector<SDValue, 8> Ops;
Hal Finkele2ab0f12015-01-15 21:17:34 +00003904 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, CallSeqStart, dl,
3905 SPDiff, isTailCall, IsPatchPoint, RegsToPass,
3906 Ops, NodeTys, CS, Subtarget);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003907
Hal Finkel5ab37802012-08-28 02:10:27 +00003908 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003909 if (isVarArg && Subtarget.isSVR4ABI() && !Subtarget.isPPC64())
Hal Finkel5ab37802012-08-28 02:10:27 +00003910 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3911
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003912 // When performing tail call optimization the callee pops its arguments off
3913 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky8da87162013-02-21 20:05:00 +00003914 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003915 int BytesCalleePops =
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003916 (CallConv == CallingConv::Fast &&
3917 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003918
Roman Divackyef21be22012-03-06 16:41:49 +00003919 // Add a register mask operand representing the call-preserved registers.
Eric Christophercccae792015-01-30 22:02:31 +00003920 const TargetRegisterInfo *TRI = Subtarget.getRegisterInfo();
Roman Divackyef21be22012-03-06 16:41:49 +00003921 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3922 assert(Mask && "Missing call preserved mask for calling convention");
3923 Ops.push_back(DAG.getRegisterMask(Mask));
3924
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003925 if (InFlag.getNode())
3926 Ops.push_back(InFlag);
3927
3928 // Emit tail call.
3929 if (isTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003930 assert(((Callee.getOpcode() == ISD::Register &&
3931 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3932 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3933 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3934 isa<ConstantSDNode>(Callee)) &&
3935 "Expecting an global address, external symbol, absolute value or register");
3936
Craig Topper48d114b2014-04-26 18:35:24 +00003937 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, Ops);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003938 }
3939
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003940 // Add a NOP immediately after the branch instruction when using the 64-bit
3941 // SVR4 ABI. At link time, if caller and callee are in a different module and
3942 // thus have a different TOC, the call will be replaced with a call to a stub
3943 // function which saves the current TOC, loads the TOC of the callee and
3944 // branches to the callee. The NOP will be replaced with a load instruction
3945 // which restores the TOC of the caller from the TOC save slot of the current
3946 // stack frame. If caller and callee belong to the same module (and have the
3947 // same TOC), the NOP will remain unchanged.
Hal Finkel51861b42012-03-31 14:45:15 +00003948
Hal Finkel934361a2015-01-14 01:07:51 +00003949 if (!isTailCall && Subtarget.isSVR4ABI()&& Subtarget.isPPC64() &&
3950 !IsPatchPoint) {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003951 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003952 // This is a call through a function pointer.
3953 // Restore the caller TOC from the save area into R2.
3954 // See PrepareCall() for more information about calls through function
3955 // pointers in the 64-bit SVR4 ABI.
3956 // We are using a target-specific load with r2 hard coded, because the
3957 // result of a target-independent load would never go directly into r2,
3958 // since r2 is a reserved register (which prevents the register allocator
3959 // from allocating it), resulting in an additional register being
3960 // allocated and an unnecessary move instruction being generated.
Hal Finkelfc096c92014-12-23 22:29:40 +00003961 CallOpc = PPCISD::BCTRL_LOAD_TOC;
3962
3963 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3964 SDValue StackPtr = DAG.getRegister(PPC::X1, PtrVT);
3965 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
3966 SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset);
3967 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr, TOCOff);
3968
3969 // The address needs to go after the chain input but before the flag (or
3970 // any other variadic arguments).
3971 Ops.insert(std::next(Ops.begin()), AddTOC);
Bill Schmidtcea15962013-09-26 17:09:28 +00003972 } else if ((CallOpc == PPCISD::CALL) &&
3973 (!isLocalCall(Callee) ||
Bill Schmidt82f1c772015-02-10 19:09:05 +00003974 DAG.getTarget().getRelocationModel() == Reloc::PIC_))
Roman Divacky76293062012-09-18 16:47:58 +00003975 // Otherwise insert NOP for non-local calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003976 CallOpc = PPCISD::CALL_NOP;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003977 }
3978
Craig Topper48d114b2014-04-26 18:35:24 +00003979 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Hal Finkel51861b42012-03-31 14:45:15 +00003980 InFlag = Chain.getValue(1);
3981
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003982 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3983 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003984 InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003985 if (!Ins.empty())
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003986 InFlag = Chain.getValue(1);
3987
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003988 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3989 Ins, dl, DAG, InVals);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003990}
3991
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003992SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00003993PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003994 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00003995 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +00003996 SDLoc &dl = CLI.DL;
3997 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
3998 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
3999 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00004000 SDValue Chain = CLI.Chain;
4001 SDValue Callee = CLI.Callee;
4002 bool &isTailCall = CLI.IsTailCall;
4003 CallingConv::ID CallConv = CLI.CallConv;
4004 bool isVarArg = CLI.IsVarArg;
Hal Finkel934361a2015-01-14 01:07:51 +00004005 bool IsPatchPoint = CLI.IsPatchPoint;
Hal Finkele2ab0f12015-01-15 21:17:34 +00004006 ImmutableCallSite *CS = CLI.CS;
Justin Holewinskiaa583972012-05-25 16:35:28 +00004007
Evan Cheng67a69dd2010-01-27 00:07:07 +00004008 if (isTailCall)
4009 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
4010 Ins, DAG);
4011
Hal Finkele2ab0f12015-01-15 21:17:34 +00004012 if (!isTailCall && CS && CS->isMustTailCall())
Reid Kleckner5772b772014-04-24 20:14:34 +00004013 report_fatal_error("failed to perform tail call elimination on a call "
4014 "site marked musttail");
4015
Eric Christopherb1aaebe2014-06-12 22:38:18 +00004016 if (Subtarget.isSVR4ABI()) {
4017 if (Subtarget.isPPC64())
Bill Schmidt57d6de52012-10-23 15:51:16 +00004018 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004019 isTailCall, IsPatchPoint, Outs, OutVals, Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004020 dl, DAG, InVals, CS);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004021 else
4022 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004023 isTailCall, IsPatchPoint, Outs, OutVals, Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004024 dl, DAG, InVals, CS);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004025 }
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004026
Bill Schmidt57d6de52012-10-23 15:51:16 +00004027 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004028 isTailCall, IsPatchPoint, Outs, OutVals, Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004029 dl, DAG, InVals, CS);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004030}
4031
4032SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004033PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
4034 CallingConv::ID CallConv, bool isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004035 bool isTailCall, bool IsPatchPoint,
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004036 const SmallVectorImpl<ISD::OutputArg> &Outs,
4037 const SmallVectorImpl<SDValue> &OutVals,
4038 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004039 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004040 SmallVectorImpl<SDValue> &InVals,
4041 ImmutableCallSite *CS) const {
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004042 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00004043 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004044
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004045 assert((CallConv == CallingConv::C ||
4046 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004047
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004048 unsigned PtrByteSize = 4;
4049
4050 MachineFunction &MF = DAG.getMachineFunction();
4051
4052 // Mark this function as potentially containing a function that contains a
4053 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4054 // and restoring the callers stack pointer in this functions epilog. This is
4055 // done because by tail calling the called function might overwrite the value
4056 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004057 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4058 CallConv == CallingConv::Fast)
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004059 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peck527da1b2010-11-23 03:31:01 +00004060
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004061 // Count how many bytes are to be pushed on the stack, including the linkage
4062 // area, parameter list area and the part of the local variable space which
4063 // contains copies of aggregates which are passed by value.
4064
4065 // Assign locations to all of the outgoing arguments.
4066 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00004067 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
4068 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004069
4070 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004071 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false, false),
4072 PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004073
4074 if (isVarArg) {
4075 // Handle fixed and variable vector arguments differently.
4076 // Fixed vector arguments go into registers as long as registers are
4077 // available. Variable vector arguments always go into memory.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004078 unsigned NumArgs = Outs.size();
Wesley Peck527da1b2010-11-23 03:31:01 +00004079
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004080 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00004081 MVT ArgVT = Outs[i].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004082 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004083 bool Result;
Wesley Peck527da1b2010-11-23 03:31:01 +00004084
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004085 if (Outs[i].IsFixed) {
Bill Schmidtef17c142013-02-06 17:33:58 +00004086 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
4087 CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004088 } else {
Bill Schmidtef17c142013-02-06 17:33:58 +00004089 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
4090 ArgFlags, CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004091 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004092
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004093 if (Result) {
Torok Edwinfb8d6d52009-07-08 20:53:28 +00004094#ifndef NDEBUG
Chris Lattner13626022009-08-23 06:03:38 +00004095 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sandsf5dda012010-11-03 11:35:31 +00004096 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +00004097#endif
Craig Toppere73658d2014-04-28 04:05:08 +00004098 llvm_unreachable(nullptr);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004099 }
4100 }
4101 } else {
4102 // All arguments are treated the same.
Bill Schmidtef17c142013-02-06 17:33:58 +00004103 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004104 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004105
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004106 // Assign locations to all of the outgoing aggregate by value arguments.
4107 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00004108 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00004109 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004110
4111 // Reserve stack space for the allocations in CCInfo.
4112 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
4113
Bill Schmidtef17c142013-02-06 17:33:58 +00004114 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004115
4116 // Size of the linkage area, parameter list area and the part of the local
4117 // space variable where copies of aggregates which are passed by value are
4118 // stored.
4119 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004120
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004121 // Calculate by how many bytes the stack has to be adjusted in case of tail
4122 // call optimization.
4123 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4124
4125 // Adjust the stack pointer for the new arguments...
4126 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004127 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4128 dl);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004129 SDValue CallSeqStart = Chain;
4130
4131 // Load the return address and frame pointer so it can be moved somewhere else
4132 // later.
4133 SDValue LROp, FPOp;
4134 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
4135 dl);
4136
4137 // Set up a copy of the stack pointer for use loading and storing any
4138 // arguments that may not fit in the registers available for argument
4139 // passing.
Owen Anderson9f944592009-08-11 20:47:22 +00004140 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00004141
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004142 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4143 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4144 SmallVector<SDValue, 8> MemOpChains;
4145
Roman Divacky71038e72011-08-30 17:04:16 +00004146 bool seenFloatArg = false;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004147 // Walk the register/memloc assignments, inserting copies/loads.
4148 for (unsigned i = 0, j = 0, e = ArgLocs.size();
4149 i != e;
4150 ++i) {
4151 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004152 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004153 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peck527da1b2010-11-23 03:31:01 +00004154
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004155 if (Flags.isByVal()) {
4156 // Argument is an aggregate which is passed by value, thus we need to
4157 // create a copy of it in the local variable space of the current stack
4158 // frame (which is the stack frame of the caller) and pass the address of
4159 // this copy to the callee.
4160 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
4161 CCValAssign &ByValVA = ByValArgLocs[j++];
4162 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peck527da1b2010-11-23 03:31:01 +00004163
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004164 // Memory reserved in the local variable space of the callers stack frame.
4165 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004166
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004167 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4168 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peck527da1b2010-11-23 03:31:01 +00004169
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004170 // Create a copy of the argument in the local area of the current
4171 // stack frame.
4172 SDValue MemcpyCall =
4173 CreateCopyOfByValArgument(Arg, PtrOff,
4174 CallSeqStart.getNode()->getOperand(0),
4175 Flags, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00004176
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004177 // This must go outside the CALLSEQ_START..END.
4178 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004179 CallSeqStart.getNode()->getOperand(1),
4180 SDLoc(MemcpyCall));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004181 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4182 NewCallSeqStart.getNode());
4183 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peck527da1b2010-11-23 03:31:01 +00004184
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004185 // Pass the address of the aggregate copy on the stack either in a
4186 // physical register or in the parameter list area of the current stack
4187 // frame to the callee.
4188 Arg = PtrOff;
4189 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004190
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004191 if (VA.isRegLoc()) {
Hal Finkel2a9d3182014-03-06 00:23:33 +00004192 if (Arg.getValueType() == MVT::i1)
4193 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg);
4194
Roman Divacky71038e72011-08-30 17:04:16 +00004195 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004196 // Put argument in a physical register.
4197 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
4198 } else {
4199 // Put argument in the parameter list area of the current stack frame.
4200 assert(VA.isMemLoc());
4201 unsigned LocMemOffset = VA.getLocMemOffset();
4202
4203 if (!isTailCall) {
4204 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4205 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
4206
4207 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner676c61d2010-09-21 18:41:36 +00004208 MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00004209 false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004210 } else {
4211 // Calculate and remember argument location.
4212 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
4213 TailCallArguments);
4214 }
4215 }
4216 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004217
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004218 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004219 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Wesley Peck527da1b2010-11-23 03:31:01 +00004220
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004221 // Build a sequence of copy-to-reg nodes chained together with token chain
4222 // and flag operands which copy the outgoing args into the appropriate regs.
4223 SDValue InFlag;
4224 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4225 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4226 RegsToPass[i].second, InFlag);
4227 InFlag = Chain.getValue(1);
4228 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004229
Hal Finkel5ab37802012-08-28 02:10:27 +00004230 // Set CR bit 6 to true if this is a vararg call with floating args passed in
4231 // registers.
4232 if (isVarArg) {
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004233 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
4234 SDValue Ops[] = { Chain, InFlag };
4235
Hal Finkel5ab37802012-08-28 02:10:27 +00004236 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00004237 dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1));
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004238
Hal Finkel5ab37802012-08-28 02:10:27 +00004239 InFlag = Chain.getValue(1);
4240 }
4241
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004242 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004243 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
4244 false, TailCallArguments);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004245
Hal Finkel934361a2015-01-14 01:07:51 +00004246 return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint, DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004247 RegsToPass, InFlag, Chain, CallSeqStart, Callee, SPDiff,
4248 NumBytes, Ins, InVals, CS);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004249}
4250
Bill Schmidt57d6de52012-10-23 15:51:16 +00004251// Copy an argument into memory, being careful to do this outside the
4252// call sequence for the call to which the argument belongs.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004253SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +00004254PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
4255 SDValue CallSeqStart,
4256 ISD::ArgFlagsTy Flags,
4257 SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004258 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004259 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
4260 CallSeqStart.getNode()->getOperand(0),
4261 Flags, DAG, dl);
4262 // The MEMCPY must go outside the CALLSEQ_START..END.
4263 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004264 CallSeqStart.getNode()->getOperand(1),
4265 SDLoc(MemcpyCall));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004266 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4267 NewCallSeqStart.getNode());
4268 return NewCallSeqStart;
4269}
4270
4271SDValue
4272PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004273 CallingConv::ID CallConv, bool isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004274 bool isTailCall, bool IsPatchPoint,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004275 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004276 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004277 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004278 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004279 SmallVectorImpl<SDValue> &InVals,
4280 ImmutableCallSite *CS) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004281
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004282 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004283 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004284 unsigned NumOps = Outs.size();
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004285
Bill Schmidt57d6de52012-10-23 15:51:16 +00004286 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4287 unsigned PtrByteSize = 8;
4288
4289 MachineFunction &MF = DAG.getMachineFunction();
4290
4291 // Mark this function as potentially containing a function that contains a
4292 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4293 // and restoring the callers stack pointer in this functions epilog. This is
4294 // done because by tail calling the called function might overwrite the value
4295 // in this function's (MF) stack pointer stack slot 0(SP).
4296 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4297 CallConv == CallingConv::Fast)
4298 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4299
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004300 assert(!(CallConv == CallingConv::Fast && isVarArg) &&
4301 "fastcc not supported on varargs functions");
4302
Bill Schmidt57d6de52012-10-23 15:51:16 +00004303 // Count how many bytes are to be pushed on the stack, including the linkage
Ulrich Weigand8658f172014-07-20 23:43:15 +00004304 // area, and parameter passing area. On ELFv1, the linkage area is 48 bytes
4305 // reserved space for [SP][CR][LR][2 x unused][TOC]; on ELFv2, the linkage
4306 // area is 32 bytes reserved space for [SP][CR][LR][TOC].
4307 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
4308 isELFv2ABI);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004309 unsigned NumBytes = LinkageSize;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004310 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
4311
4312 static const MCPhysReg GPR[] = {
4313 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4314 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4315 };
4316 static const MCPhysReg *FPR = GetFPR();
4317
4318 static const MCPhysReg VR[] = {
4319 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4320 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4321 };
4322 static const MCPhysReg VSRH[] = {
4323 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
4324 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
4325 };
4326
4327 const unsigned NumGPRs = array_lengthof(GPR);
4328 const unsigned NumFPRs = 13;
4329 const unsigned NumVRs = array_lengthof(VR);
4330
4331 // When using the fast calling convention, we don't provide backing for
4332 // arguments that will be in registers.
4333 unsigned NumGPRsUsed = 0, NumFPRsUsed = 0, NumVRsUsed = 0;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004334
4335 // Add up all the space actually used.
4336 for (unsigned i = 0; i != NumOps; ++i) {
4337 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4338 EVT ArgVT = Outs[i].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004339 EVT OrigVT = Outs[i].ArgVT;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004340
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004341 if (CallConv == CallingConv::Fast) {
4342 if (Flags.isByVal())
4343 NumGPRsUsed += (Flags.getByValSize()+7)/8;
4344 else
4345 switch (ArgVT.getSimpleVT().SimpleTy) {
4346 default: llvm_unreachable("Unexpected ValueType for argument!");
4347 case MVT::i1:
4348 case MVT::i32:
4349 case MVT::i64:
4350 if (++NumGPRsUsed <= NumGPRs)
4351 continue;
4352 break;
4353 case MVT::f32:
4354 case MVT::f64:
4355 if (++NumFPRsUsed <= NumFPRs)
4356 continue;
4357 break;
4358 case MVT::v4f32:
4359 case MVT::v4i32:
4360 case MVT::v8i16:
4361 case MVT::v16i8:
4362 case MVT::v2f64:
4363 case MVT::v2i64:
4364 if (++NumVRsUsed <= NumVRs)
4365 continue;
4366 break;
4367 }
4368 }
4369
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004370 /* Respect alignment of argument on the stack. */
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004371 unsigned Align =
4372 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004373 NumBytes = ((NumBytes + Align - 1) / Align) * Align;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004374
4375 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004376 if (Flags.isInConsecutiveRegsLast())
4377 NumBytes = ((NumBytes + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004378 }
4379
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004380 unsigned NumBytesActuallyUsed = NumBytes;
4381
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004382 // The prolog code of the callee may store up to 8 GPR argument registers to
4383 // the stack, allowing va_start to index over them in memory if its varargs.
4384 // Because we cannot tell if this is needed on the caller side, we have to
4385 // conservatively assume that it is needed. As such, make sure we have at
4386 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004387 // FIXME: On ELFv2, it may be unnecessary to allocate the parameter area.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004388 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004389
4390 // Tail call needs the stack to be aligned.
4391 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4392 CallConv == CallingConv::Fast)
Eric Christophercccae792015-01-30 22:02:31 +00004393 NumBytes = EnsureStackAlignment(Subtarget.getFrameLowering(), NumBytes);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004394
4395 // Calculate by how many bytes the stack has to be adjusted in case of tail
4396 // call optimization.
4397 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4398
4399 // To protect arguments on the stack from being clobbered in a tail call,
4400 // force all the loads to happen before doing any other lowering.
4401 if (isTailCall)
4402 Chain = DAG.getStackArgumentTokenFactor(Chain);
4403
4404 // Adjust the stack pointer for the new arguments...
4405 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004406 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4407 dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004408 SDValue CallSeqStart = Chain;
4409
4410 // Load the return address and frame pointer so it can be move somewhere else
4411 // later.
4412 SDValue LROp, FPOp;
4413 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4414 dl);
4415
4416 // Set up a copy of the stack pointer for use loading and storing any
4417 // arguments that may not fit in the registers available for argument
4418 // passing.
4419 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
4420
4421 // Figure out which arguments are going to go in registers, and which in
4422 // memory. Also, if this is a vararg function, floating point operations
4423 // must be stored to our stack, and loaded into integer regs as well, if
4424 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004425 unsigned ArgOffset = LinkageSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004426
4427 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4428 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4429
4430 SmallVector<SDValue, 8> MemOpChains;
4431 for (unsigned i = 0; i != NumOps; ++i) {
4432 SDValue Arg = OutVals[i];
4433 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004434 EVT ArgVT = Outs[i].VT;
4435 EVT OrigVT = Outs[i].ArgVT;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004436
4437 // PtrOff will be used to store the current argument to the stack if a
4438 // register cannot be found for it.
4439 SDValue PtrOff;
4440
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004441 // We re-align the argument offset for each argument, except when using the
4442 // fast calling convention, when we need to make sure we do that only when
4443 // we'll actually use a stack slot.
4444 auto ComputePtrOff = [&]() {
4445 /* Respect alignment of argument on the stack. */
4446 unsigned Align =
4447 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
4448 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004449
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004450 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
4451
4452 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4453 };
4454
4455 if (CallConv != CallingConv::Fast) {
4456 ComputePtrOff();
4457
4458 /* Compute GPR index associated with argument offset. */
4459 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
4460 GPR_idx = std::min(GPR_idx, NumGPRs);
4461 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004462
4463 // Promote integers to 64-bit values.
Hal Finkel940ab932014-02-28 00:27:01 +00004464 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004465 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4466 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4467 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
4468 }
4469
4470 // FIXME memcpy is used way more than necessary. Correctness first.
4471 // Note: "by value" is code for passing a structure by value, not
4472 // basic types.
4473 if (Flags.isByVal()) {
4474 // Note: Size includes alignment padding, so
4475 // struct x { short a; char b; }
4476 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
4477 // These are the proper values we need for right-justifying the
4478 // aggregate in a parameter register.
4479 unsigned Size = Flags.getByValSize();
Bill Schmidt9953cf22012-10-31 01:15:05 +00004480
4481 // An empty aggregate parameter takes up no storage and no
4482 // registers.
4483 if (Size == 0)
4484 continue;
4485
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004486 if (CallConv == CallingConv::Fast)
4487 ComputePtrOff();
4488
Bill Schmidt57d6de52012-10-23 15:51:16 +00004489 // All aggregates smaller than 8 bytes must be passed right-justified.
4490 if (Size==1 || Size==2 || Size==4) {
4491 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
4492 if (GPR_idx != NumGPRs) {
4493 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
4494 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004495 false, false, false, 0);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004496 MemOpChains.push_back(Load.getValue(1));
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004497 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004498
4499 ArgOffset += PtrByteSize;
4500 continue;
4501 }
4502 }
4503
4504 if (GPR_idx == NumGPRs && Size < 8) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004505 SDValue AddPtr = PtrOff;
4506 if (!isLittleEndian) {
4507 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4508 PtrOff.getValueType());
4509 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4510 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004511 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4512 CallSeqStart,
4513 Flags, DAG, dl);
4514 ArgOffset += PtrByteSize;
4515 continue;
4516 }
4517 // Copy entire object into memory. There are cases where gcc-generated
4518 // code assumes it is there, even if it could be put entirely into
4519 // registers. (This is not what the doc says.)
4520
4521 // FIXME: The above statement is likely due to a misunderstanding of the
4522 // documents. All arguments must be copied into the parameter area BY
4523 // THE CALLEE in the event that the callee takes the address of any
4524 // formal argument. That has not yet been implemented. However, it is
4525 // reasonable to use the stack area as a staging area for the register
4526 // load.
4527
4528 // Skip this for small aggregates, as we will use the same slot for a
4529 // right-justified copy, below.
4530 if (Size >= 8)
4531 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4532 CallSeqStart,
4533 Flags, DAG, dl);
4534
4535 // When a register is available, pass a small aggregate right-justified.
4536 if (Size < 8 && GPR_idx != NumGPRs) {
4537 // The easiest way to get this right-justified in a register
4538 // is to copy the structure into the rightmost portion of a
4539 // local variable slot, then load the whole slot into the
4540 // register.
4541 // FIXME: The memcpy seems to produce pretty awful code for
4542 // small aggregates, particularly for packed ones.
Matt Arsenault758659232013-05-18 00:21:46 +00004543 // FIXME: It would be preferable to use the slot in the
Bill Schmidt57d6de52012-10-23 15:51:16 +00004544 // parameter save area instead of a new local variable.
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004545 SDValue AddPtr = PtrOff;
4546 if (!isLittleEndian) {
4547 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
4548 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4549 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004550 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4551 CallSeqStart,
4552 Flags, DAG, dl);
4553
4554 // Load the slot into the register.
4555 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
4556 MachinePointerInfo(),
4557 false, false, false, 0);
4558 MemOpChains.push_back(Load.getValue(1));
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004559 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004560
4561 // Done with this argument.
4562 ArgOffset += PtrByteSize;
4563 continue;
4564 }
4565
4566 // For aggregates larger than PtrByteSize, copy the pieces of the
4567 // object that fit into registers from the parameter save area.
4568 for (unsigned j=0; j<Size; j+=PtrByteSize) {
4569 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
4570 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
4571 if (GPR_idx != NumGPRs) {
4572 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4573 MachinePointerInfo(),
4574 false, false, false, 0);
4575 MemOpChains.push_back(Load.getValue(1));
4576 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4577 ArgOffset += PtrByteSize;
4578 } else {
4579 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
4580 break;
4581 }
4582 }
4583 continue;
4584 }
4585
Craig Topper56710102013-08-15 02:33:50 +00004586 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004587 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel940ab932014-02-28 00:27:01 +00004588 case MVT::i1:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004589 case MVT::i32:
4590 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004591 // These can be scalar arguments or elements of an integer array type
4592 // passed directly. Clang may use those instead of "byval" aggregate
4593 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004594 if (GPR_idx != NumGPRs) {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004595 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004596 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004597 if (CallConv == CallingConv::Fast)
4598 ComputePtrOff();
4599
Bill Schmidt57d6de52012-10-23 15:51:16 +00004600 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4601 true, isTailCall, false, MemOpChains,
4602 TailCallArguments, dl);
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004603 if (CallConv == CallingConv::Fast)
4604 ArgOffset += PtrByteSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004605 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004606 if (CallConv != CallingConv::Fast)
4607 ArgOffset += PtrByteSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004608 break;
4609 case MVT::f32:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004610 case MVT::f64: {
4611 // These can be scalar arguments or elements of a float array type
4612 // passed directly. The latter are used to implement ELFv2 homogenous
4613 // float aggregates.
4614
4615 // Named arguments go into FPRs first, and once they overflow, the
4616 // remaining arguments go into GPRs and then the parameter save area.
4617 // Unnamed arguments for vararg functions always go to GPRs and
4618 // then the parameter save area. For now, put all arguments to vararg
4619 // routines always in both locations (FPR *and* GPR or stack slot).
4620 bool NeedGPROrStack = isVarArg || FPR_idx == NumFPRs;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004621 bool NeededLoad = false;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004622
4623 // First load the argument into the next available FPR.
4624 if (FPR_idx != NumFPRs)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004625 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4626
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004627 // Next, load the argument into GPR or stack slot if needed.
4628 if (!NeedGPROrStack)
4629 ;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004630 else if (GPR_idx != NumGPRs && CallConv != CallingConv::Fast) {
Hal Finkel8ea446b2015-01-18 14:31:10 +00004631 // FIXME: We may want to re-enable this for CallingConv::Fast on the P8
4632 // once we support fp <-> gpr moves.
4633
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004634 // In the non-vararg case, this can only ever happen in the
4635 // presence of f32 array types, since otherwise we never run
4636 // out of FPRs before running out of GPRs.
4637 SDValue ArgVal;
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004638
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004639 // Double values are always passed in a single GPR.
4640 if (Arg.getValueType() != MVT::f32) {
4641 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004642
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004643 // Non-array float values are extended and passed in a GPR.
4644 } else if (!Flags.isInConsecutiveRegs()) {
4645 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4646 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4647
4648 // If we have an array of floats, we collect every odd element
4649 // together with its predecessor into one GPR.
4650 } else if (ArgOffset % PtrByteSize != 0) {
4651 SDValue Lo, Hi;
4652 Lo = DAG.getNode(ISD::BITCAST, dl, MVT::i32, OutVals[i - 1]);
4653 Hi = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4654 if (!isLittleEndian)
4655 std::swap(Lo, Hi);
4656 ArgVal = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
4657
4658 // The final element, if even, goes into the first half of a GPR.
4659 } else if (Flags.isInConsecutiveRegsLast()) {
4660 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4661 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4662 if (!isLittleEndian)
4663 ArgVal = DAG.getNode(ISD::SHL, dl, MVT::i64, ArgVal,
4664 DAG.getConstant(32, MVT::i32));
4665
4666 // Non-final even elements are skipped; they will be handled
4667 // together the with subsequent argument on the next go-around.
4668 } else
4669 ArgVal = SDValue();
4670
4671 if (ArgVal.getNode())
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004672 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], ArgVal));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004673 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004674 if (CallConv == CallingConv::Fast)
4675 ComputePtrOff();
4676
Bill Schmidt57d6de52012-10-23 15:51:16 +00004677 // Single-precision floating-point values are mapped to the
4678 // second (rightmost) word of the stack doubleword.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004679 if (Arg.getValueType() == MVT::f32 &&
4680 !isLittleEndian && !Flags.isInConsecutiveRegs()) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004681 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4682 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4683 }
4684
4685 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4686 true, isTailCall, false, MemOpChains,
4687 TailCallArguments, dl);
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004688
4689 NeededLoad = true;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004690 }
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004691 // When passing an array of floats, the array occupies consecutive
4692 // space in the argument area; only round up to the next doubleword
4693 // at the end of the array. Otherwise, each float takes 8 bytes.
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004694 if (CallConv != CallingConv::Fast || NeededLoad) {
4695 ArgOffset += (Arg.getValueType() == MVT::f32 &&
4696 Flags.isInConsecutiveRegs()) ? 4 : 8;
4697 if (Flags.isInConsecutiveRegsLast())
4698 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
4699 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004700 break;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004701 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004702 case MVT::v4f32:
4703 case MVT::v4i32:
4704 case MVT::v8i16:
4705 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00004706 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00004707 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004708 // These can be scalar arguments or elements of a vector array type
4709 // passed directly. The latter are used to implement ELFv2 homogenous
4710 // vector aggregates.
4711
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004712 // For a varargs call, named arguments go into VRs or on the stack as
4713 // usual; unnamed arguments always go to the stack or the corresponding
4714 // GPRs when within range. For now, we always put the value in both
4715 // locations (or even all three).
Bill Schmidt57d6de52012-10-23 15:51:16 +00004716 if (isVarArg) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004717 // We could elide this store in the case where the object fits
4718 // entirely in R registers. Maybe later.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004719 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4720 MachinePointerInfo(), false, false, 0);
4721 MemOpChains.push_back(Store);
4722 if (VR_idx != NumVRs) {
4723 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4724 MachinePointerInfo(),
4725 false, false, false, 0);
4726 MemOpChains.push_back(Load.getValue(1));
Hal Finkel7811c612014-03-28 19:58:11 +00004727
4728 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4729 Arg.getSimpleValueType() == MVT::v2i64) ?
4730 VSRH[VR_idx] : VR[VR_idx];
4731 ++VR_idx;
4732
4733 RegsToPass.push_back(std::make_pair(VReg, Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004734 }
4735 ArgOffset += 16;
4736 for (unsigned i=0; i<16; i+=PtrByteSize) {
4737 if (GPR_idx == NumGPRs)
4738 break;
4739 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4740 DAG.getConstant(i, PtrVT));
4741 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4742 false, false, false, 0);
4743 MemOpChains.push_back(Load.getValue(1));
4744 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4745 }
4746 break;
4747 }
4748
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004749 // Non-varargs Altivec params go into VRs or on the stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004750 if (VR_idx != NumVRs) {
Hal Finkel7811c612014-03-28 19:58:11 +00004751 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4752 Arg.getSimpleValueType() == MVT::v2i64) ?
4753 VSRH[VR_idx] : VR[VR_idx];
4754 ++VR_idx;
4755
4756 RegsToPass.push_back(std::make_pair(VReg, Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004757 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004758 if (CallConv == CallingConv::Fast)
4759 ComputePtrOff();
4760
Bill Schmidt57d6de52012-10-23 15:51:16 +00004761 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4762 true, isTailCall, true, MemOpChains,
4763 TailCallArguments, dl);
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004764 if (CallConv == CallingConv::Fast)
4765 ArgOffset += 16;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004766 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004767
4768 if (CallConv != CallingConv::Fast)
4769 ArgOffset += 16;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004770 break;
4771 }
4772 }
4773
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004774 assert(NumBytesActuallyUsed == ArgOffset);
Ulrich Weigandde8641b2014-07-07 19:39:44 +00004775 (void)NumBytesActuallyUsed;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004776
Bill Schmidt57d6de52012-10-23 15:51:16 +00004777 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004778 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004779
4780 // Check if this is an indirect call (MTCTR/BCTRL).
4781 // See PrepareCall() for more information about calls through function
4782 // pointers in the 64-bit SVR4 ABI.
Hal Finkel934361a2015-01-14 01:07:51 +00004783 if (!isTailCall && !IsPatchPoint &&
Hal Finkel87deb0b2015-01-12 04:34:47 +00004784 !isFunctionGlobalAddress(Callee) &&
4785 !isa<ExternalSymbolSDNode>(Callee)) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004786 // Load r2 into a virtual register and store it to the TOC save area.
Hal Finkele6698d52015-02-01 15:03:28 +00004787 setUsesTOCBasePtr(DAG);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004788 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4789 // TOC save area offset.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004790 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00004791 SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004792 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Hal Finkele2ab0f12015-01-15 21:17:34 +00004793 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr,
4794 MachinePointerInfo::getStack(TOCSaveOffset),
Bill Schmidt57d6de52012-10-23 15:51:16 +00004795 false, false, 0);
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004796 // In the ELFv2 ABI, R12 must contain the address of an indirect callee.
4797 // This does not mean the MTCTR instruction must use R12; it's easier
4798 // to model this as an extra parameter, so do that.
Hal Finkel934361a2015-01-14 01:07:51 +00004799 if (isELFv2ABI && !IsPatchPoint)
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004800 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004801 }
4802
4803 // Build a sequence of copy-to-reg nodes chained together with token chain
4804 // and flag operands which copy the outgoing args into the appropriate regs.
4805 SDValue InFlag;
4806 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4807 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4808 RegsToPass[i].second, InFlag);
4809 InFlag = Chain.getValue(1);
4810 }
4811
4812 if (isTailCall)
4813 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4814 FPOp, true, TailCallArguments);
4815
Hal Finkel934361a2015-01-14 01:07:51 +00004816 return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint, DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004817 RegsToPass, InFlag, Chain, CallSeqStart, Callee, SPDiff,
4818 NumBytes, Ins, InVals, CS);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004819}
4820
4821SDValue
4822PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4823 CallingConv::ID CallConv, bool isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004824 bool isTailCall, bool IsPatchPoint,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004825 const SmallVectorImpl<ISD::OutputArg> &Outs,
4826 const SmallVectorImpl<SDValue> &OutVals,
4827 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004828 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004829 SmallVectorImpl<SDValue> &InVals,
4830 ImmutableCallSite *CS) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004831
4832 unsigned NumOps = Outs.size();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004833
Owen Anderson53aa7a92009-08-10 22:56:29 +00004834 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00004835 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004836 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004837
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004838 MachineFunction &MF = DAG.getMachineFunction();
4839
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004840 // Mark this function as potentially containing a function that contains a
4841 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4842 // and restoring the callers stack pointer in this functions epilog. This is
4843 // done because by tail calling the called function might overwrite the value
4844 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004845 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4846 CallConv == CallingConv::Fast)
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004847 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4848
Chris Lattneraa40ec12006-05-16 22:56:08 +00004849 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerec78cad2006-06-26 22:48:35 +00004850 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerb7552a82006-05-17 00:15:40 +00004851 // prereserved space for [SP][CR][LR][3 x unused].
Ulrich Weigand8658f172014-07-20 23:43:15 +00004852 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
4853 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004854 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004855
4856 // Add up all the space actually used.
4857 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
4858 // they all go in registers, but we must reserve stack space for them for
4859 // possible use by the caller. In varargs or 64-bit calls, parameters are
4860 // assigned stack space in order, with padding so Altivec parameters are
4861 // 16-byte aligned.
4862 unsigned nAltivecParamsAtEnd = 0;
4863 for (unsigned i = 0; i != NumOps; ++i) {
4864 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4865 EVT ArgVT = Outs[i].VT;
4866 // Varargs Altivec parameters are padded to a 16 byte boundary.
4867 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
4868 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
4869 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) {
4870 if (!isVarArg && !isPPC64) {
4871 // Non-varargs Altivec parameters go after all the non-Altivec
4872 // parameters; handle those later so we know how much padding we need.
4873 nAltivecParamsAtEnd++;
4874 continue;
4875 }
4876 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
4877 NumBytes = ((NumBytes+15)/16)*16;
4878 }
4879 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
4880 }
4881
4882 // Allow for Altivec parameters at the end, if needed.
4883 if (nAltivecParamsAtEnd) {
4884 NumBytes = ((NumBytes+15)/16)*16;
4885 NumBytes += 16*nAltivecParamsAtEnd;
4886 }
4887
4888 // The prolog code of the callee may store up to 8 GPR argument registers to
4889 // the stack, allowing va_start to index over them in memory if its varargs.
4890 // Because we cannot tell if this is needed on the caller side, we have to
4891 // conservatively assume that it is needed. As such, make sure we have at
4892 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004893 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004894
4895 // Tail call needs the stack to be aligned.
4896 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4897 CallConv == CallingConv::Fast)
Eric Christophercccae792015-01-30 22:02:31 +00004898 NumBytes = EnsureStackAlignment(Subtarget.getFrameLowering(), NumBytes);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004899
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004900 // Calculate by how many bytes the stack has to be adjusted in case of tail
4901 // call optimization.
4902 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004903
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004904 // To protect arguments on the stack from being clobbered in a tail call,
4905 // force all the loads to happen before doing any other lowering.
4906 if (isTailCall)
4907 Chain = DAG.getStackArgumentTokenFactor(Chain);
4908
Chris Lattnerb7552a82006-05-17 00:15:40 +00004909 // Adjust the stack pointer for the new arguments...
4910 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004911 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4912 dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004913 SDValue CallSeqStart = Chain;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004914
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004915 // Load the return address and frame pointer so it can be move somewhere else
4916 // later.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004917 SDValue LROp, FPOp;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004918 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4919 dl);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004920
Chris Lattnerb7552a82006-05-17 00:15:40 +00004921 // Set up a copy of the stack pointer for use loading and storing any
4922 // arguments that may not fit in the registers available for argument
4923 // passing.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004924 SDValue StackPtr;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004925 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00004926 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004927 else
Owen Anderson9f944592009-08-11 20:47:22 +00004928 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004929
Chris Lattnerb7552a82006-05-17 00:15:40 +00004930 // Figure out which arguments are going to go in registers, and which in
4931 // memory. Also, if this is a vararg function, floating point operations
4932 // must be stored to our stack, and loaded into integer regs as well, if
4933 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004934 unsigned ArgOffset = LinkageSize;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004935 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004936
Craig Topper840beec2014-04-04 05:16:06 +00004937 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004938 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4939 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4940 };
Craig Topper840beec2014-04-04 05:16:06 +00004941 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00004942 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4943 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4944 };
Craig Topper840beec2014-04-04 05:16:06 +00004945 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004946
Craig Topper840beec2014-04-04 05:16:06 +00004947 static const MCPhysReg VR[] = {
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004948 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4949 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4950 };
Owen Andersone2f23a32007-09-07 04:06:50 +00004951 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004952 const unsigned NumFPRs = 13;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00004953 const unsigned NumVRs = array_lengthof(VR);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004954
Craig Topper840beec2014-04-04 05:16:06 +00004955 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004956
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004957 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004958 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4959
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004960 SmallVector<SDValue, 8> MemOpChains;
Evan Chengc2cd4732006-05-25 00:57:32 +00004961 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004962 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004963 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004964
Chris Lattnerb7552a82006-05-17 00:15:40 +00004965 // PtrOff will be used to store the current argument to the stack if a
4966 // register cannot be found for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004967 SDValue PtrOff;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004968
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004969 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004970
Dale Johannesen679073b2009-02-04 02:34:38 +00004971 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004972
4973 // On PPC64, promote integers to 64-bit values.
Owen Anderson9f944592009-08-11 20:47:22 +00004974 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsd97eea32008-03-21 09:14:45 +00004975 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4976 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson9f944592009-08-11 20:47:22 +00004977 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004978 }
Dale Johannesen85d41a12008-03-04 23:17:14 +00004979
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004980 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004981 // Note: "by value" is code for passing a structure by value, not
4982 // basic types.
Duncan Sandsd97eea32008-03-21 09:14:45 +00004983 if (Flags.isByVal()) {
4984 unsigned Size = Flags.getByValSize();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004985 // Very small objects are passed right-justified. Everything else is
4986 // passed left-justified.
4987 if (Size==1 || Size==2) {
4988 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004989 if (GPR_idx != NumGPRs) {
Stuart Hastings81c43062011-02-16 16:23:55 +00004990 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d178ed2010-09-21 17:04:51 +00004991 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004992 false, false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004993 MemOpChains.push_back(Load.getValue(1));
4994 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004995
4996 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004997 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00004998 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4999 PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00005000 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt57d6de52012-10-23 15:51:16 +00005001 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
5002 CallSeqStart,
5003 Flags, DAG, dl);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005004 ArgOffset += PtrByteSize;
5005 }
5006 continue;
5007 }
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00005008 // Copy entire object into memory. There are cases where gcc-generated
5009 // code assumes it is there, even if it could be put entirely into
5010 // registers. (This is not what the doc says.)
Bill Schmidt57d6de52012-10-23 15:51:16 +00005011 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
5012 CallSeqStart,
5013 Flags, DAG, dl);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00005014
5015 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
5016 // copy the pieces of the object that fit into registers from the
5017 // parameter save area.
Dale Johannesen85d41a12008-03-04 23:17:14 +00005018 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005019 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00005020 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen85d41a12008-03-04 23:17:14 +00005021 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00005022 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
5023 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005024 false, false, false, 0);
Dale Johannesen0d235052008-03-05 23:31:27 +00005025 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen85d41a12008-03-04 23:17:14 +00005026 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005027 ArgOffset += PtrByteSize;
Dale Johannesen85d41a12008-03-04 23:17:14 +00005028 } else {
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00005029 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005030 break;
Dale Johannesen85d41a12008-03-04 23:17:14 +00005031 }
5032 }
5033 continue;
5034 }
5035
Craig Topper56710102013-08-15 02:33:50 +00005036 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005037 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel5cae2162014-02-28 01:17:25 +00005038 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00005039 case MVT::i32:
5040 case MVT::i64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005041 if (GPR_idx != NumGPRs) {
Hal Finkel7f908e82014-03-06 00:45:19 +00005042 if (Arg.getValueType() == MVT::i1)
5043 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg);
5044
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005045 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerb7552a82006-05-17 00:15:40 +00005046 } else {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005047 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5048 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005049 TailCallArguments, dl);
Chris Lattnerb7552a82006-05-17 00:15:40 +00005050 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005051 ArgOffset += PtrByteSize;
Chris Lattnerb7552a82006-05-17 00:15:40 +00005052 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005053 case MVT::f32:
5054 case MVT::f64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005055 if (FPR_idx != NumFPRs) {
5056 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
5057
Chris Lattnerb7552a82006-05-17 00:15:40 +00005058 if (isVarArg) {
Chris Lattner676c61d2010-09-21 18:41:36 +00005059 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
5060 MachinePointerInfo(), false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005061 MemOpChains.push_back(Store);
5062
Chris Lattnerb7552a82006-05-17 00:15:40 +00005063 // Float varargs are always shadowed in available integer registers
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005064 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00005065 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005066 MachinePointerInfo(), false, false,
5067 false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005068 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005069 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerb7552a82006-05-17 00:15:40 +00005070 }
Owen Anderson9f944592009-08-11 20:47:22 +00005071 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005072 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00005073 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattner7727d052010-09-21 06:44:06 +00005074 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
5075 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005076 false, false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005077 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005078 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattneraa40ec12006-05-16 22:56:08 +00005079 }
5080 } else {
Chris Lattnerb7552a82006-05-17 00:15:40 +00005081 // If we have any FPRs remaining, we may also have GPRs remaining.
5082 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
5083 // GPRs.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005084 if (GPR_idx != NumGPRs)
5085 ++GPR_idx;
Owen Anderson9f944592009-08-11 20:47:22 +00005086 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005087 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
5088 ++GPR_idx;
Chris Lattneraa40ec12006-05-16 22:56:08 +00005089 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00005090 } else
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005091 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5092 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005093 TailCallArguments, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005094 if (isPPC64)
5095 ArgOffset += 8;
5096 else
Owen Anderson9f944592009-08-11 20:47:22 +00005097 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerb7552a82006-05-17 00:15:40 +00005098 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005099 case MVT::v4f32:
5100 case MVT::v4i32:
5101 case MVT::v8i16:
5102 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00005103 if (isVarArg) {
5104 // These go aligned on the stack, or in the corresponding R registers
Scott Michelcf0da6c2009-02-17 22:15:04 +00005105 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesenb28456e2008-03-12 00:22:17 +00005106 // V registers; in fact gcc does this only for arguments that are
5107 // prototyped, not for those that match the ... We do it for all
5108 // arguments, seems to work.
5109 while (ArgOffset % 16 !=0) {
5110 ArgOffset += PtrByteSize;
5111 if (GPR_idx != NumGPRs)
5112 GPR_idx++;
5113 }
5114 // We could elide this store in the case where the object fits
5115 // entirely in R registers. Maybe later.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005116 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesenb28456e2008-03-12 00:22:17 +00005117 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner676c61d2010-09-21 18:41:36 +00005118 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
5119 MachinePointerInfo(), false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005120 MemOpChains.push_back(Store);
5121 if (VR_idx != NumVRs) {
Wesley Peck527da1b2010-11-23 03:31:01 +00005122 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattner7727d052010-09-21 06:44:06 +00005123 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005124 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005125 MemOpChains.push_back(Load.getValue(1));
5126 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
5127 }
5128 ArgOffset += 16;
5129 for (unsigned i=0; i<16; i+=PtrByteSize) {
5130 if (GPR_idx == NumGPRs)
5131 break;
Dale Johannesen679073b2009-02-04 02:34:38 +00005132 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesenb28456e2008-03-12 00:22:17 +00005133 DAG.getConstant(i, PtrVT));
Chris Lattner7727d052010-09-21 06:44:06 +00005134 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005135 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005136 MemOpChains.push_back(Load.getValue(1));
5137 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
5138 }
5139 break;
5140 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005141
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005142 // Non-varargs Altivec params generally go in registers, but have
5143 // stack space allocated at the end.
5144 if (VR_idx != NumVRs) {
5145 // Doesn't have GPR space allocated.
5146 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
5147 } else if (nAltivecParamsAtEnd==0) {
5148 // We are emitting Altivec params in order.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005149 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5150 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005151 TailCallArguments, dl);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005152 ArgOffset += 16;
Dale Johannesenb28456e2008-03-12 00:22:17 +00005153 }
Chris Lattnerb7552a82006-05-17 00:15:40 +00005154 break;
Chris Lattneraa40ec12006-05-16 22:56:08 +00005155 }
Chris Lattneraa40ec12006-05-16 22:56:08 +00005156 }
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005157 // If all Altivec parameters fit in registers, as they usually do,
5158 // they get stack space following the non-Altivec parameters. We
5159 // don't track this here because nobody below needs it.
5160 // If there are more Altivec parameters than fit in registers emit
5161 // the stores here.
5162 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
5163 unsigned j = 0;
5164 // Offset is aligned; skip 1st 12 params which go in V registers.
5165 ArgOffset = ((ArgOffset+15)/16)*16;
5166 ArgOffset += 12*16;
5167 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005168 SDValue Arg = OutVals[i];
5169 EVT ArgType = Outs[i].VT;
Owen Anderson9f944592009-08-11 20:47:22 +00005170 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
5171 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005172 if (++j > NumVRs) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005173 SDValue PtrOff;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005174 // We are emitting Altivec params in order.
5175 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5176 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005177 TailCallArguments, dl);
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005178 ArgOffset += 16;
5179 }
5180 }
5181 }
5182 }
5183
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005184 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00005185 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005186
Dale Johannesen90eab672010-03-09 20:15:42 +00005187 // On Darwin, R12 must contain the address of an indirect callee. This does
5188 // not mean the MTCTR instruction must use R12; it's easier to model this as
5189 // an extra parameter, so do that.
Wesley Peck527da1b2010-11-23 03:31:01 +00005190 if (!isTailCall &&
Hal Finkel87deb0b2015-01-12 04:34:47 +00005191 !isFunctionGlobalAddress(Callee) &&
5192 !isa<ExternalSymbolSDNode>(Callee) &&
Dale Johannesen90eab672010-03-09 20:15:42 +00005193 !isBLACompatibleAddress(Callee, DAG))
5194 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
5195 PPC::R12), Callee));
5196
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005197 // Build a sequence of copy-to-reg nodes chained together with token chain
5198 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005199 SDValue InFlag;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005200 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00005201 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen679073b2009-02-04 02:34:38 +00005202 RegsToPass[i].second, InFlag);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005203 InFlag = Chain.getValue(1);
5204 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005205
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00005206 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005207 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
5208 FPOp, true, TailCallArguments);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005209
Hal Finkel934361a2015-01-14 01:07:51 +00005210 return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint, DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00005211 RegsToPass, InFlag, Chain, CallSeqStart, Callee, SPDiff,
5212 NumBytes, Ins, InVals, CS);
Chris Lattneraa40ec12006-05-16 22:56:08 +00005213}
5214
Hal Finkel450128a2011-10-14 19:51:36 +00005215bool
5216PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
5217 MachineFunction &MF, bool isVarArg,
5218 const SmallVectorImpl<ISD::OutputArg> &Outs,
5219 LLVMContext &Context) const {
5220 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005221 CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context);
Hal Finkel450128a2011-10-14 19:51:36 +00005222 return CCInfo.CheckReturn(Outs, RetCC_PPC);
5223}
5224
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005225SDValue
5226PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00005227 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005228 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005229 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005230 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005231
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005232 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005233 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
5234 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005235 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005236
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005237 SDValue Flag;
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005238 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005239
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005240 // Copy the result values into the output registers.
5241 for (unsigned i = 0; i != RVLocs.size(); ++i) {
5242 CCValAssign &VA = RVLocs[i];
5243 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00005244
5245 SDValue Arg = OutVals[i];
5246
5247 switch (VA.getLocInfo()) {
5248 default: llvm_unreachable("Unknown loc info!");
5249 case CCValAssign::Full: break;
5250 case CCValAssign::AExt:
5251 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
5252 break;
5253 case CCValAssign::ZExt:
5254 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
5255 break;
5256 case CCValAssign::SExt:
5257 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
5258 break;
5259 }
5260
5261 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005262 Flag = Chain.getValue(1);
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005263 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005264 }
5265
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005266 RetOps[0] = Chain; // Update chain.
5267
5268 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +00005269 if (Flag.getNode())
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005270 RetOps.push_back(Flag);
5271
Craig Topper48d114b2014-04-26 18:35:24 +00005272 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps);
Chris Lattner4211ca92006-04-14 06:01:58 +00005273}
5274
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005275SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005276 const PPCSubtarget &Subtarget) const {
Jim Laskeye4f4d042006-12-04 22:04:42 +00005277 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005278 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005279
Jim Laskeye4f4d042006-12-04 22:04:42 +00005280 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005281 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeye4f4d042006-12-04 22:04:42 +00005282
5283 // Construct the stack pointer operand.
Dale Johannesen86dcae12009-11-24 01:09:07 +00005284 bool isPPC64 = Subtarget.isPPC64();
5285 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005286 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005287
5288 // Get the operands for the STACKRESTORE.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005289 SDValue Chain = Op.getOperand(0);
5290 SDValue SaveSP = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005291
Jim Laskeye4f4d042006-12-04 22:04:42 +00005292 // Load the old link SP.
Chris Lattner7727d052010-09-21 06:44:06 +00005293 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
5294 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005295 false, false, false, 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005296
Jim Laskeye4f4d042006-12-04 22:04:42 +00005297 // Restore the stack pointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00005298 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005299
Jim Laskeye4f4d042006-12-04 22:04:42 +00005300 // Store the old link SP.
Chris Lattner676c61d2010-09-21 18:41:36 +00005301 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00005302 false, false, 0);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005303}
5304
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005305
5306
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005307SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005308PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005309 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005310 bool isPPC64 = Subtarget.isPPC64();
5311 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005312 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005313
5314 // Get current frame pointer save index. The users of this index will be
5315 // primarily DYNALLOC instructions.
5316 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5317 int RASI = FI->getReturnAddrSaveIndex();
5318
5319 // If the frame pointer save index hasn't been defined yet.
5320 if (!RASI) {
5321 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005322 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005323 // Allocate the frame index for frame pointer save area.
Hal Finkel6e27c6d2014-12-23 09:45:06 +00005324 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, false);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005325 // Save the result.
5326 FI->setReturnAddrSaveIndex(RASI);
5327 }
5328 return DAG.getFrameIndex(RASI, PtrVT);
5329}
5330
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005331SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005332PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
5333 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005334 bool isPPC64 = Subtarget.isPPC64();
5335 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005336 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005337
5338 // Get current frame pointer save index. The users of this index will be
5339 // primarily DYNALLOC instructions.
5340 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5341 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005342
Jim Laskey48850c12006-11-16 22:43:37 +00005343 // If the frame pointer save index hasn't been defined yet.
5344 if (!FPSI) {
5345 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005346 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005347 isDarwinABI);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005348
Jim Laskey48850c12006-11-16 22:43:37 +00005349 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00005350 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey48850c12006-11-16 22:43:37 +00005351 // Save the result.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005352 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey48850c12006-11-16 22:43:37 +00005353 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005354 return DAG.getFrameIndex(FPSI, PtrVT);
5355}
Jim Laskey48850c12006-11-16 22:43:37 +00005356
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005357SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005358 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005359 const PPCSubtarget &Subtarget) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005360 // Get the inputs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005361 SDValue Chain = Op.getOperand(0);
5362 SDValue Size = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005363 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005364
Jim Laskey48850c12006-11-16 22:43:37 +00005365 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005366 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005367 // Negate the size.
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005368 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey48850c12006-11-16 22:43:37 +00005369 DAG.getConstant(0, PtrVT), Size);
5370 // Construct a node for the frame pointer save index.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005371 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey48850c12006-11-16 22:43:37 +00005372 // Build a DYNALLOC node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005373 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson9f944592009-08-11 20:47:22 +00005374 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00005375 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops);
Jim Laskey48850c12006-11-16 22:43:37 +00005376}
5377
Hal Finkel756810f2013-03-21 21:37:52 +00005378SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
5379 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005380 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005381 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
5382 DAG.getVTList(MVT::i32, MVT::Other),
5383 Op.getOperand(0), Op.getOperand(1));
5384}
5385
5386SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
5387 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005388 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005389 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
5390 Op.getOperand(0), Op.getOperand(1));
5391}
5392
Hal Finkel940ab932014-02-28 00:27:01 +00005393SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
5394 assert(Op.getValueType() == MVT::i1 &&
5395 "Custom lowering only for i1 loads");
5396
5397 // First, load 8 bits into 32 bits, then truncate to 1 bit.
5398
5399 SDLoc dl(Op);
5400 LoadSDNode *LD = cast<LoadSDNode>(Op);
5401
5402 SDValue Chain = LD->getChain();
5403 SDValue BasePtr = LD->getBasePtr();
5404 MachineMemOperand *MMO = LD->getMemOperand();
5405
5406 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(), Chain,
5407 BasePtr, MVT::i8, MMO);
5408 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD);
5409
5410 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) };
Craig Topper64941d92014-04-27 19:20:57 +00005411 return DAG.getMergeValues(Ops, dl);
Hal Finkel940ab932014-02-28 00:27:01 +00005412}
5413
5414SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
5415 assert(Op.getOperand(1).getValueType() == MVT::i1 &&
5416 "Custom lowering only for i1 stores");
5417
5418 // First, zero extend to 32 bits, then use a truncating store to 8 bits.
5419
5420 SDLoc dl(Op);
5421 StoreSDNode *ST = cast<StoreSDNode>(Op);
5422
5423 SDValue Chain = ST->getChain();
5424 SDValue BasePtr = ST->getBasePtr();
5425 SDValue Value = ST->getValue();
5426 MachineMemOperand *MMO = ST->getMemOperand();
5427
5428 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(), Value);
5429 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO);
5430}
5431
5432// FIXME: Remove this once the ANDI glue bug is fixed:
5433SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
5434 assert(Op.getValueType() == MVT::i1 &&
5435 "Custom lowering only for i1 results");
5436
5437 SDLoc DL(Op);
5438 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1,
5439 Op.getOperand(0));
5440}
5441
Chris Lattner4211ca92006-04-14 06:01:58 +00005442/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
5443/// possible.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005444SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00005445 // Not FP? Not a fsel.
Duncan Sands13237ac2008-06-06 12:08:01 +00005446 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
5447 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman5806e182009-05-28 04:31:08 +00005448 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005449
Hal Finkel81f87992013-04-07 22:11:09 +00005450 // We might be able to do better than this under some circumstances, but in
5451 // general, fsel-based lowering of select is a finite-math-only optimization.
5452 // For more information, see section F.3 of the 2.06 ISA specification.
5453 if (!DAG.getTarget().Options.NoInfsFPMath ||
5454 !DAG.getTarget().Options.NoNaNsFPMath)
5455 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005456
Hal Finkel81f87992013-04-07 22:11:09 +00005457 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005458
Owen Anderson53aa7a92009-08-10 22:56:29 +00005459 EVT ResVT = Op.getValueType();
5460 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005461 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
5462 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005463 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005464
Chris Lattner4211ca92006-04-14 06:01:58 +00005465 // If the RHS of the comparison is a 0.0, we don't need to do the
5466 // subtraction at all.
Hal Finkel81f87992013-04-07 22:11:09 +00005467 SDValue Sel1;
Chris Lattner4211ca92006-04-14 06:01:58 +00005468 if (isFloatingPointZero(RHS))
5469 switch (CC) {
5470 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005471 case ISD::SETNE:
5472 std::swap(TV, FV);
5473 case ISD::SETEQ:
5474 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5475 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
5476 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
5477 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5478 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5479 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5480 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005481 case ISD::SETULT:
5482 case ISD::SETLT:
5483 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005484 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005485 case ISD::SETGE:
Owen Anderson9f944592009-08-11 20:47:22 +00005486 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5487 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005488 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005489 case ISD::SETUGT:
5490 case ISD::SETGT:
5491 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005492 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005493 case ISD::SETLE:
Owen Anderson9f944592009-08-11 20:47:22 +00005494 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5495 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005496 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005497 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005498 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005499
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005500 SDValue Cmp;
Chris Lattner4211ca92006-04-14 06:01:58 +00005501 switch (CC) {
5502 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005503 case ISD::SETNE:
5504 std::swap(TV, FV);
5505 case ISD::SETEQ:
5506 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
5507 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5508 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
5509 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
5510 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5511 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5512 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5513 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005514 case ISD::SETULT:
5515 case ISD::SETLT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005516 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005517 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5518 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005519 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005520 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005521 case ISD::SETGE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005522 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005523 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5524 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005525 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005526 case ISD::SETUGT:
5527 case ISD::SETGT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005528 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005529 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5530 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005531 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005532 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005533 case ISD::SETLE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005534 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005535 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5536 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005537 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005538 }
Eli Friedman5806e182009-05-28 04:31:08 +00005539 return Op;
Chris Lattner4211ca92006-04-14 06:01:58 +00005540}
5541
Hal Finkeled844c42015-01-06 22:31:02 +00005542void PPCTargetLowering::LowerFP_TO_INTForReuse(SDValue Op, ReuseLoadInfo &RLI,
5543 SelectionDAG &DAG,
5544 SDLoc dl) const {
Duncan Sands13237ac2008-06-06 12:08:01 +00005545 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005546 SDValue Src = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00005547 if (Src.getValueType() == MVT::f32)
5548 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands2a287912008-07-19 16:26:02 +00005549
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005550 SDValue Tmp;
Craig Topper56710102013-08-15 02:33:50 +00005551 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005552 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson9f944592009-08-11 20:47:22 +00005553 case MVT::i32:
Eric Christophercccae792015-01-30 22:02:31 +00005554 Tmp = DAG.getNode(
5555 Op.getOpcode() == ISD::FP_TO_SINT
5556 ? PPCISD::FCTIWZ
5557 : (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ : PPCISD::FCTIDZ),
5558 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005559 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005560 case MVT::i64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005561 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) &&
Hal Finkel3f88d082013-04-01 18:42:58 +00005562 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkelf6d45f22013-04-01 17:52:07 +00005563 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
5564 PPCISD::FCTIDUZ,
5565 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005566 break;
5567 }
Duncan Sands2a287912008-07-19 16:26:02 +00005568
Chris Lattner4211ca92006-04-14 06:01:58 +00005569 // Convert the FP value to an int value through memory.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005570 bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() &&
5571 (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT());
Hal Finkelf6d45f22013-04-01 17:52:07 +00005572 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
5573 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
5574 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sands2a287912008-07-19 16:26:02 +00005575
Chris Lattner06a49542007-10-15 20:14:52 +00005576 // Emit a store to the stack slot.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005577 SDValue Chain;
5578 if (i32Stack) {
5579 MachineFunction &MF = DAG.getMachineFunction();
5580 MachineMemOperand *MMO =
5581 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
5582 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
5583 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00005584 DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005585 } else
5586 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
5587 MPI, false, false, 0);
Chris Lattner06a49542007-10-15 20:14:52 +00005588
5589 // Result is a load from the stack slot. If loading 4 bytes, make sure to
5590 // add in a bias.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005591 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen021052a2009-02-04 20:06:27 +00005592 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner06a49542007-10-15 20:14:52 +00005593 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkeled844c42015-01-06 22:31:02 +00005594 MPI = MPI.getWithOffset(4);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005595 }
5596
Hal Finkeled844c42015-01-06 22:31:02 +00005597 RLI.Chain = Chain;
5598 RLI.Ptr = FIPtr;
5599 RLI.MPI = MPI;
5600}
5601
5602SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
5603 SDLoc dl) const {
5604 ReuseLoadInfo RLI;
5605 LowerFP_TO_INTForReuse(Op, RLI, DAG, dl);
5606
5607 return DAG.getLoad(Op.getValueType(), dl, RLI.Chain, RLI.Ptr, RLI.MPI, false,
5608 false, RLI.IsInvariant, RLI.Alignment, RLI.AAInfo,
5609 RLI.Ranges);
5610}
5611
5612// We're trying to insert a regular store, S, and then a load, L. If the
5613// incoming value, O, is a load, we might just be able to have our load use the
5614// address used by O. However, we don't know if anything else will store to
5615// that address before we can load from it. To prevent this situation, we need
5616// to insert our load, L, into the chain as a peer of O. To do this, we give L
5617// the same chain operand as O, we create a token factor from the chain results
5618// of O and L, and we replace all uses of O's chain result with that token
5619// factor (see spliceIntoChain below for this last part).
5620bool PPCTargetLowering::canReuseLoadAddress(SDValue Op, EVT MemVT,
5621 ReuseLoadInfo &RLI,
Hal Finkel6c392692015-01-09 01:34:30 +00005622 SelectionDAG &DAG,
5623 ISD::LoadExtType ET) const {
Hal Finkeled844c42015-01-06 22:31:02 +00005624 SDLoc dl(Op);
Hal Finkel6c392692015-01-09 01:34:30 +00005625 if (ET == ISD::NON_EXTLOAD &&
5626 (Op.getOpcode() == ISD::FP_TO_UINT ||
Hal Finkeled844c42015-01-06 22:31:02 +00005627 Op.getOpcode() == ISD::FP_TO_SINT) &&
5628 isOperationLegalOrCustom(Op.getOpcode(),
5629 Op.getOperand(0).getValueType())) {
5630
5631 LowerFP_TO_INTForReuse(Op, RLI, DAG, dl);
5632 return true;
5633 }
5634
5635 LoadSDNode *LD = dyn_cast<LoadSDNode>(Op);
Hal Finkel6c392692015-01-09 01:34:30 +00005636 if (!LD || LD->getExtensionType() != ET || LD->isVolatile() ||
5637 LD->isNonTemporal())
Hal Finkeled844c42015-01-06 22:31:02 +00005638 return false;
5639 if (LD->getMemoryVT() != MemVT)
5640 return false;
5641
5642 RLI.Ptr = LD->getBasePtr();
5643 if (LD->isIndexed() && LD->getOffset().getOpcode() != ISD::UNDEF) {
5644 assert(LD->getAddressingMode() == ISD::PRE_INC &&
5645 "Non-pre-inc AM on PPC?");
5646 RLI.Ptr = DAG.getNode(ISD::ADD, dl, RLI.Ptr.getValueType(), RLI.Ptr,
5647 LD->getOffset());
5648 }
5649
5650 RLI.Chain = LD->getChain();
5651 RLI.MPI = LD->getPointerInfo();
5652 RLI.IsInvariant = LD->isInvariant();
5653 RLI.Alignment = LD->getAlignment();
5654 RLI.AAInfo = LD->getAAInfo();
5655 RLI.Ranges = LD->getRanges();
5656
5657 RLI.ResChain = SDValue(LD, LD->isIndexed() ? 2 : 1);
5658 return true;
5659}
5660
5661// Given the head of the old chain, ResChain, insert a token factor containing
5662// it and NewResChain, and make users of ResChain now be users of that token
5663// factor.
5664void PPCTargetLowering::spliceIntoChain(SDValue ResChain,
5665 SDValue NewResChain,
5666 SelectionDAG &DAG) const {
5667 if (!ResChain)
5668 return;
5669
5670 SDLoc dl(NewResChain);
5671
5672 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
5673 NewResChain, DAG.getUNDEF(MVT::Other));
5674 assert(TF.getNode() != NewResChain.getNode() &&
5675 "A new TF really is required here");
5676
5677 DAG.ReplaceAllUsesOfValueWith(ResChain, TF);
5678 DAG.UpdateNodeOperands(TF.getNode(), ResChain, NewResChain);
Chris Lattner4211ca92006-04-14 06:01:58 +00005679}
5680
Hal Finkelf6d45f22013-04-01 17:52:07 +00005681SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Hal Finkeled844c42015-01-06 22:31:02 +00005682 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005683 SDLoc dl(Op);
Dan Gohmand6819da2008-03-11 01:59:03 +00005684 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson9f944592009-08-11 20:47:22 +00005685 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005686 return SDValue();
Dan Gohmand6819da2008-03-11 01:59:03 +00005687
Hal Finkel6a56b212014-03-05 22:14:00 +00005688 if (Op.getOperand(0).getValueType() == MVT::i1)
5689 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0),
5690 DAG.getConstantFP(1.0, Op.getValueType()),
5691 DAG.getConstantFP(0.0, Op.getValueType()));
5692
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005693 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005694 "UINT_TO_FP is supported only with FPCVT");
5695
5696 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel93d75ea2013-04-02 03:29:51 +00005697 // Otherwise, convert to double-precision and then round.
Eric Christophercccae792015-01-30 22:02:31 +00005698 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32)
5699 ? (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDUS
5700 : PPCISD::FCFIDS)
5701 : (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDU
5702 : PPCISD::FCFID);
5703 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32)
5704 ? MVT::f32
5705 : MVT::f64;
Hal Finkelf6d45f22013-04-01 17:52:07 +00005706
Owen Anderson9f944592009-08-11 20:47:22 +00005707 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005708 SDValue SINT = Op.getOperand(0);
5709 // When converting to single-precision, we actually need to convert
5710 // to double-precision first and then round to single-precision.
5711 // To avoid double-rounding effects during that operation, we have
5712 // to prepare the input operand. Bits that might be truncated when
5713 // converting to double-precision are replaced by a bit that won't
5714 // be lost at this stage, but is below the single-precision rounding
5715 // position.
5716 //
5717 // However, if -enable-unsafe-fp-math is in effect, accept double
5718 // rounding to avoid the extra overhead.
5719 if (Op.getValueType() == MVT::f32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005720 !Subtarget.hasFPCVT() &&
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005721 !DAG.getTarget().Options.UnsafeFPMath) {
5722
5723 // Twiddle input to make sure the low 11 bits are zero. (If this
5724 // is the case, we are guaranteed the value will fit into the 53 bit
5725 // mantissa of an IEEE double-precision value without rounding.)
5726 // If any of those low 11 bits were not zero originally, make sure
5727 // bit 12 (value 2048) is set instead, so that the final rounding
5728 // to single-precision gets the correct result.
5729 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5730 SINT, DAG.getConstant(2047, MVT::i64));
5731 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
5732 Round, DAG.getConstant(2047, MVT::i64));
5733 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
5734 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5735 Round, DAG.getConstant(-2048, MVT::i64));
5736
5737 // However, we cannot use that value unconditionally: if the magnitude
5738 // of the input value is small, the bit-twiddling we did above might
5739 // end up visibly changing the output. Fortunately, in that case, we
5740 // don't need to twiddle bits since the original input will convert
5741 // exactly to double-precision floating-point already. Therefore,
5742 // construct a conditional to use the original value if the top 11
5743 // bits are all sign-bit copies, and use the rounded value computed
5744 // above otherwise.
5745 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
5746 SINT, DAG.getConstant(53, MVT::i32));
5747 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
5748 Cond, DAG.getConstant(1, MVT::i64));
5749 Cond = DAG.getSetCC(dl, MVT::i32,
5750 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
5751
5752 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
5753 }
Hal Finkelf6d45f22013-04-01 17:52:07 +00005754
Hal Finkeled844c42015-01-06 22:31:02 +00005755 ReuseLoadInfo RLI;
5756 SDValue Bits;
5757
Hal Finkel6c392692015-01-09 01:34:30 +00005758 MachineFunction &MF = DAG.getMachineFunction();
Hal Finkeled844c42015-01-06 22:31:02 +00005759 if (canReuseLoadAddress(SINT, MVT::i64, RLI, DAG)) {
5760 Bits = DAG.getLoad(MVT::f64, dl, RLI.Chain, RLI.Ptr, RLI.MPI, false,
5761 false, RLI.IsInvariant, RLI.Alignment, RLI.AAInfo,
5762 RLI.Ranges);
5763 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
Hal Finkel6c392692015-01-09 01:34:30 +00005764 } else if (Subtarget.hasLFIWAX() &&
5765 canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::SEXTLOAD)) {
5766 MachineMemOperand *MMO =
5767 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
5768 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
5769 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
5770 Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWAX, dl,
5771 DAG.getVTList(MVT::f64, MVT::Other),
5772 Ops, MVT::i32, MMO);
5773 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
5774 } else if (Subtarget.hasFPCVT() &&
5775 canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::ZEXTLOAD)) {
5776 MachineMemOperand *MMO =
5777 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
5778 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
5779 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
5780 Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWZX, dl,
5781 DAG.getVTList(MVT::f64, MVT::Other),
5782 Ops, MVT::i32, MMO);
5783 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
5784 } else if (((Subtarget.hasLFIWAX() &&
5785 SINT.getOpcode() == ISD::SIGN_EXTEND) ||
5786 (Subtarget.hasFPCVT() &&
5787 SINT.getOpcode() == ISD::ZERO_EXTEND)) &&
5788 SINT.getOperand(0).getValueType() == MVT::i32) {
5789 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
5790 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
5791
5792 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5793 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5794
5795 SDValue Store =
5796 DAG.getStore(DAG.getEntryNode(), dl, SINT.getOperand(0), FIdx,
5797 MachinePointerInfo::getFixedStack(FrameIdx),
5798 false, false, 0);
5799
5800 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5801 "Expected an i32 store");
5802
5803 RLI.Ptr = FIdx;
5804 RLI.Chain = Store;
5805 RLI.MPI = MachinePointerInfo::getFixedStack(FrameIdx);
5806 RLI.Alignment = 4;
5807
5808 MachineMemOperand *MMO =
5809 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
5810 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
5811 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
5812 Bits = DAG.getMemIntrinsicNode(SINT.getOpcode() == ISD::ZERO_EXTEND ?
5813 PPCISD::LFIWZX : PPCISD::LFIWAX,
5814 dl, DAG.getVTList(MVT::f64, MVT::Other),
5815 Ops, MVT::i32, MMO);
Hal Finkeled844c42015-01-06 22:31:02 +00005816 } else
5817 Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
5818
Hal Finkelf6d45f22013-04-01 17:52:07 +00005819 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
5820
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005821 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Scott Michelcf0da6c2009-02-17 22:15:04 +00005822 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005823 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005824 return FP;
5825 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005826
Owen Anderson9f944592009-08-11 20:47:22 +00005827 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005828 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner4211ca92006-04-14 06:01:58 +00005829 // Since we only generate this in 64-bit mode, we can take advantage of
5830 // 64-bit registers. In particular, sign extend the input value into the
5831 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
5832 // then lfd it and fcfid it.
Dan Gohman48b185d2009-09-25 20:36:54 +00005833 MachineFunction &MF = DAG.getMachineFunction();
5834 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005835 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005836
Hal Finkelbeb296b2013-03-31 10:12:51 +00005837 SDValue Ld;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005838 if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) {
Hal Finkeled844c42015-01-06 22:31:02 +00005839 ReuseLoadInfo RLI;
5840 bool ReusingLoad;
5841 if (!(ReusingLoad = canReuseLoadAddress(Op.getOperand(0), MVT::i32, RLI,
5842 DAG))) {
5843 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5844 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005845
Hal Finkeled844c42015-01-06 22:31:02 +00005846 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
5847 MachinePointerInfo::getFixedStack(FrameIdx),
5848 false, false, 0);
Hal Finkele53429a2013-03-31 01:58:02 +00005849
Hal Finkeled844c42015-01-06 22:31:02 +00005850 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5851 "Expected an i32 store");
5852
5853 RLI.Ptr = FIdx;
5854 RLI.Chain = Store;
5855 RLI.MPI = MachinePointerInfo::getFixedStack(FrameIdx);
5856 RLI.Alignment = 4;
5857 }
5858
Hal Finkelbeb296b2013-03-31 10:12:51 +00005859 MachineMemOperand *MMO =
Hal Finkeled844c42015-01-06 22:31:02 +00005860 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
5861 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
5862 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
Hal Finkelf6d45f22013-04-01 17:52:07 +00005863 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
5864 PPCISD::LFIWZX : PPCISD::LFIWAX,
5865 dl, DAG.getVTList(MVT::f64, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00005866 Ops, MVT::i32, MMO);
Hal Finkeled844c42015-01-06 22:31:02 +00005867 if (ReusingLoad)
5868 spliceIntoChain(RLI.ResChain, Ld.getValue(1), DAG);
Hal Finkelbeb296b2013-03-31 10:12:51 +00005869 } else {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005870 assert(Subtarget.isPPC64() &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005871 "i32->FP without LFIWAX supported only on PPC64");
5872
Hal Finkelbeb296b2013-03-31 10:12:51 +00005873 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
5874 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5875
5876 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
5877 Op.getOperand(0));
5878
5879 // STD the extended value into the stack slot.
5880 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
5881 MachinePointerInfo::getFixedStack(FrameIdx),
5882 false, false, 0);
5883
5884 // Load the value as a double.
5885 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
5886 MachinePointerInfo::getFixedStack(FrameIdx),
5887 false, false, false, 0);
5888 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005889
Chris Lattner4211ca92006-04-14 06:01:58 +00005890 // FCFID it and return it.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005891 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005892 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Owen Anderson9f944592009-08-11 20:47:22 +00005893 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005894 return FP;
5895}
5896
Dan Gohman21cea8a2010-04-17 15:26:15 +00005897SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
5898 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005899 SDLoc dl(Op);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005900 /*
5901 The rounding mode is in bits 30:31 of FPSR, and has the following
5902 settings:
5903 00 Round to nearest
5904 01 Round to 0
5905 10 Round to +inf
5906 11 Round to -inf
5907
5908 FLT_ROUNDS, on the other hand, expects the following:
5909 -1 Undefined
5910 0 Round to 0
5911 1 Round to nearest
5912 2 Round to +inf
5913 3 Round to -inf
5914
5915 To perform the conversion, we do:
5916 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
5917 */
5918
5919 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005920 EVT VT = Op.getValueType();
5921 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005922
5923 // Save FP Control Word to register
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005924 EVT NodeTys[] = {
5925 MVT::f64, // return register
5926 MVT::Glue // unused in this context
5927 };
Craig Topper2d2aa0c2014-04-30 07:17:30 +00005928 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, None);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005929
5930 // Save FP register to stack slot
David Greene1fbe0542009-11-12 20:49:22 +00005931 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005932 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005933 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner676c61d2010-09-21 18:41:36 +00005934 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005935
5936 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005937 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005938 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattner7727d052010-09-21 06:44:06 +00005939 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005940 false, false, false, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005941
5942 // Transform as necessary
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005943 SDValue CWD1 =
Owen Anderson9f944592009-08-11 20:47:22 +00005944 DAG.getNode(ISD::AND, dl, MVT::i32,
5945 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005946 SDValue CWD2 =
Owen Anderson9f944592009-08-11 20:47:22 +00005947 DAG.getNode(ISD::SRL, dl, MVT::i32,
5948 DAG.getNode(ISD::AND, dl, MVT::i32,
5949 DAG.getNode(ISD::XOR, dl, MVT::i32,
5950 CWD, DAG.getConstant(3, MVT::i32)),
5951 DAG.getConstant(3, MVT::i32)),
5952 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005953
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005954 SDValue RetVal =
Owen Anderson9f944592009-08-11 20:47:22 +00005955 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005956
Duncan Sands13237ac2008-06-06 12:08:01 +00005957 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen021052a2009-02-04 20:06:27 +00005958 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005959}
5960
Dan Gohman21cea8a2010-04-17 15:26:15 +00005961SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005962 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005963 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005964 SDLoc dl(Op);
Dan Gohman8d2ead22008-03-07 20:36:53 +00005965 assert(Op.getNumOperands() == 3 &&
5966 VT == Op.getOperand(1).getValueType() &&
5967 "Unexpected SHL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005968
Chris Lattner601b8652006-09-20 03:47:40 +00005969 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005970 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005971 SDValue Lo = Op.getOperand(0);
5972 SDValue Hi = Op.getOperand(1);
5973 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005974 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005975
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005976 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005977 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005978 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5979 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5980 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5981 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005982 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005983 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5984 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5985 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005986 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005987 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005988}
5989
Dan Gohman21cea8a2010-04-17 15:26:15 +00005990SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005991 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005992 SDLoc dl(Op);
Duncan Sands13237ac2008-06-06 12:08:01 +00005993 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005994 assert(Op.getNumOperands() == 3 &&
5995 VT == Op.getOperand(1).getValueType() &&
5996 "Unexpected SRL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005997
Dan Gohman8d2ead22008-03-07 20:36:53 +00005998 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005999 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006000 SDValue Lo = Op.getOperand(0);
6001 SDValue Hi = Op.getOperand(1);
6002 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006003 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006004
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006005 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00006006 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006007 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
6008 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
6009 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
6010 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00006011 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006012 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
6013 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
6014 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006015 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00006016 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00006017}
6018
Dan Gohman21cea8a2010-04-17 15:26:15 +00006019SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006020 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006021 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00006022 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00006023 assert(Op.getNumOperands() == 3 &&
6024 VT == Op.getOperand(1).getValueType() &&
6025 "Unexpected SRA!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00006026
Dan Gohman8d2ead22008-03-07 20:36:53 +00006027 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006028 SDValue Lo = Op.getOperand(0);
6029 SDValue Hi = Op.getOperand(1);
6030 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006031 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006032
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00006033 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00006034 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00006035 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
6036 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
6037 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
6038 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00006039 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00006040 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
6041 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
6042 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands13105742008-10-30 19:28:32 +00006043 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006044 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00006045 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00006046}
6047
6048//===----------------------------------------------------------------------===//
6049// Vector related lowering.
6050//
6051
Chris Lattner2a099c02006-04-17 06:00:21 +00006052/// BuildSplatI - Build a canonical splati of Val with an element size of
6053/// SplatSize. Cast the result to VT.
Owen Anderson53aa7a92009-08-10 22:56:29 +00006054static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006055 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner2a099c02006-04-17 06:00:21 +00006056 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner09ed0ff2006-12-01 01:45:39 +00006057
Owen Anderson53aa7a92009-08-10 22:56:29 +00006058 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson9f944592009-08-11 20:47:22 +00006059 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner2a099c02006-04-17 06:00:21 +00006060 };
Chris Lattner09ed0ff2006-12-01 01:45:39 +00006061
Owen Anderson9f944592009-08-11 20:47:22 +00006062 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006063
Chris Lattner09ed0ff2006-12-01 01:45:39 +00006064 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
6065 if (Val == -1)
6066 SplatSize = 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006067
Owen Anderson53aa7a92009-08-10 22:56:29 +00006068 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006069
Chris Lattner2a099c02006-04-17 06:00:21 +00006070 // Build a canonical splat for this value.
Owen Anderson9f944592009-08-11 20:47:22 +00006071 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006072 SmallVector<SDValue, 8> Ops;
Duncan Sands13237ac2008-06-06 12:08:01 +00006073 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Craig Topper48d114b2014-04-26 18:35:24 +00006074 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00006075 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00006076}
6077
Hal Finkelcf2e9082013-05-24 23:00:14 +00006078/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
6079/// specified intrinsic ID.
6080static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006081 SelectionDAG &DAG, SDLoc dl,
Hal Finkelcf2e9082013-05-24 23:00:14 +00006082 EVT DestVT = MVT::Other) {
6083 if (DestVT == MVT::Other) DestVT = Op.getValueType();
6084 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
6085 DAG.getConstant(IID, MVT::i32), Op);
6086}
6087
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006088/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner1b3806a2006-04-17 06:58:41 +00006089/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006090static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006091 SelectionDAG &DAG, SDLoc dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006092 EVT DestVT = MVT::Other) {
6093 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006094 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00006095 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner1b3806a2006-04-17 06:58:41 +00006096}
6097
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006098/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
6099/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006100static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006101 SDValue Op2, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006102 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson9f944592009-08-11 20:47:22 +00006103 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006104 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00006105 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006106}
6107
6108
Chris Lattner264c9082006-04-17 17:55:10 +00006109/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
6110/// amount. The result has the specified value type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006111static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006112 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattner264c9082006-04-17 17:55:10 +00006113 // Force LHS/RHS to be the right type.
Wesley Peck527da1b2010-11-23 03:31:01 +00006114 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
6115 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsb0e39382008-07-21 10:20:31 +00006116
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006117 int Ops[16];
Chris Lattner264c9082006-04-17 17:55:10 +00006118 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006119 Ops[i] = i + Amt;
Owen Anderson9f944592009-08-11 20:47:22 +00006120 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00006121 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner264c9082006-04-17 17:55:10 +00006122}
6123
Chris Lattner19e90552006-04-14 05:19:18 +00006124// If this is a case we can't handle, return null and let the default
6125// expansion code take care of it. If we CAN select this case, and if it
6126// selects to a single instruction, return Op. Otherwise, if we can codegen
6127// this case more efficiently than a constant pool load, lower it to the
6128// sequence of ops that should be used.
Dan Gohman21cea8a2010-04-17 15:26:15 +00006129SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
6130 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006131 SDLoc dl(Op);
Bob Wilsond8ea0e12009-03-01 01:13:55 +00006132 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
Craig Toppere73658d2014-04-28 04:05:08 +00006133 assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michelbb878282009-02-25 03:12:50 +00006134
Bob Wilson85cefe82009-03-02 23:24:16 +00006135 // Check if this is a splat of a constant value.
6136 APInt APSplatBits, APSplatUndef;
6137 unsigned SplatBitSize;
Bob Wilsond8ea0e12009-03-01 01:13:55 +00006138 bool HasAnyUndefs;
Bob Wilson530e0382009-03-03 19:26:27 +00006139 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00006140 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilson530e0382009-03-03 19:26:27 +00006141 return SDValue();
Evan Chenga49de9d2009-02-25 22:49:59 +00006142
Bob Wilson530e0382009-03-03 19:26:27 +00006143 unsigned SplatBits = APSplatBits.getZExtValue();
6144 unsigned SplatUndef = APSplatUndef.getZExtValue();
6145 unsigned SplatSize = SplatBitSize / 8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006146
Bob Wilson530e0382009-03-03 19:26:27 +00006147 // First, handle single instruction cases.
6148
6149 // All zeros?
6150 if (SplatBits == 0) {
6151 // Canonicalize all zero vectors to be v4i32.
Owen Anderson9f944592009-08-11 20:47:22 +00006152 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
6153 SDValue Z = DAG.getConstant(0, MVT::i32);
6154 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peck527da1b2010-11-23 03:31:01 +00006155 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattner19e90552006-04-14 05:19:18 +00006156 }
Bob Wilson530e0382009-03-03 19:26:27 +00006157 return Op;
6158 }
Chris Lattnerfa5aa392006-04-16 01:01:29 +00006159
Bob Wilson530e0382009-03-03 19:26:27 +00006160 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
6161 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
6162 (32-SplatBitSize));
6163 if (SextVal >= -16 && SextVal <= 15)
6164 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006165
6166
Bob Wilson530e0382009-03-03 19:26:27 +00006167 // Two instruction sequences.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006168
Bob Wilson530e0382009-03-03 19:26:27 +00006169 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtc6cbecc2013-02-20 20:41:42 +00006170 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
6171 // If this value is in the range [17,31] and is odd, use:
6172 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
6173 // If this value is in the range [-31,-17] and is odd, use:
6174 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
6175 // Note the last two are three-instruction sequences.
6176 if (SextVal >= -32 && SextVal <= 31) {
6177 // To avoid having these optimizations undone by constant folding,
6178 // we convert to a pseudo that will be expanded later into one of
6179 // the above forms.
6180 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidt71dddd52014-05-27 15:57:51 +00006181 EVT VT = (SplatSize == 1 ? MVT::v16i8 :
6182 (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32));
6183 SDValue EltSize = DAG.getConstant(SplatSize, MVT::i32);
6184 SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
6185 if (VT == Op.getValueType())
6186 return RetVal;
6187 else
6188 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal);
Bob Wilson530e0382009-03-03 19:26:27 +00006189 }
6190
6191 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
6192 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
6193 // for fneg/fabs.
6194 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
6195 // Make -1 and vspltisw -1:
Owen Anderson9f944592009-08-11 20:47:22 +00006196 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006197
6198 // Make the VSLW intrinsic, computing 0x8000_0000.
6199 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
6200 OnesV, DAG, dl);
6201
6202 // xor by OnesV to invert it.
Owen Anderson9f944592009-08-11 20:47:22 +00006203 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peck527da1b2010-11-23 03:31:01 +00006204 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00006205 }
6206
Bill Schmidt4aedff82014-06-06 14:06:26 +00006207 // The remaining cases assume either big endian element order or
6208 // a splat-size that equates to the element size of the vector
6209 // to be built. An example that doesn't work for little endian is
6210 // {0, -1, 0, -1, 0, -1, 0, -1} which has a splat size of 32 bits
6211 // and a vector element size of 16 bits. The code below will
6212 // produce the vector in big endian element order, which for little
6213 // endian is {-1, 0, -1, 0, -1, 0, -1, 0}.
6214
6215 // For now, just avoid these optimizations in that case.
6216 // FIXME: Develop correct optimizations for LE with mismatched
6217 // splat and element sizes.
6218
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006219 if (Subtarget.isLittleEndian() &&
Bill Schmidt4aedff82014-06-06 14:06:26 +00006220 SplatSize != Op.getValueType().getVectorElementType().getSizeInBits())
6221 return SDValue();
6222
Bob Wilson530e0382009-03-03 19:26:27 +00006223 // Check to see if this is a wide variety of vsplti*, binop self cases.
6224 static const signed char SplatCsts[] = {
6225 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
6226 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
6227 };
6228
6229 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
6230 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
6231 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
6232 int i = SplatCsts[idx];
6233
6234 // Figure out what shift amount will be used by altivec if shifted by i in
6235 // this splat size.
6236 unsigned TypeShiftAmt = i & (SplatBitSize-1);
6237
6238 // vsplti + shl self.
Richard Smith228e6d42012-08-24 23:29:28 +00006239 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00006240 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006241 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6242 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
6243 Intrinsic::ppc_altivec_vslw
6244 };
6245 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006246 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00006247 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006248
Bob Wilson530e0382009-03-03 19:26:27 +00006249 // vsplti + srl self.
6250 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00006251 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006252 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6253 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
6254 Intrinsic::ppc_altivec_vsrw
6255 };
6256 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006257 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00006258 }
6259
Bob Wilson530e0382009-03-03 19:26:27 +00006260 // vsplti + sra self.
6261 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00006262 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006263 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6264 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
6265 Intrinsic::ppc_altivec_vsraw
6266 };
6267 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006268 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00006269 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006270
Bob Wilson530e0382009-03-03 19:26:27 +00006271 // vsplti + rol self.
6272 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
6273 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006274 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006275 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6276 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
6277 Intrinsic::ppc_altivec_vrlw
6278 };
6279 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006280 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00006281 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006282
Bob Wilson530e0382009-03-03 19:26:27 +00006283 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith228e6d42012-08-24 23:29:28 +00006284 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006285 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006286 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnere54133c2006-04-17 18:09:22 +00006287 }
Bob Wilson530e0382009-03-03 19:26:27 +00006288 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith228e6d42012-08-24 23:29:28 +00006289 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006290 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006291 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattner19e90552006-04-14 05:19:18 +00006292 }
Bob Wilson530e0382009-03-03 19:26:27 +00006293 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith228e6d42012-08-24 23:29:28 +00006294 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006295 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006296 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
6297 }
6298 }
6299
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006300 return SDValue();
Chris Lattner19e90552006-04-14 05:19:18 +00006301}
6302
Chris Lattner071ad012006-04-17 05:28:54 +00006303/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
6304/// the specified operations to build the shuffle.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006305static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelcf0da6c2009-02-17 22:15:04 +00006306 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006307 SDLoc dl) {
Chris Lattner071ad012006-04-17 05:28:54 +00006308 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling95e1af22008-09-17 00:30:57 +00006309 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner071ad012006-04-17 05:28:54 +00006310 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006311
Chris Lattner071ad012006-04-17 05:28:54 +00006312 enum {
Chris Lattnerd2ca9ab2006-05-16 04:20:24 +00006313 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner071ad012006-04-17 05:28:54 +00006314 OP_VMRGHW,
6315 OP_VMRGLW,
6316 OP_VSPLTISW0,
6317 OP_VSPLTISW1,
6318 OP_VSPLTISW2,
6319 OP_VSPLTISW3,
6320 OP_VSLDOI4,
6321 OP_VSLDOI8,
Chris Lattneraa2372562006-05-24 17:04:05 +00006322 OP_VSLDOI12
Chris Lattner071ad012006-04-17 05:28:54 +00006323 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00006324
Chris Lattner071ad012006-04-17 05:28:54 +00006325 if (OpNum == OP_COPY) {
6326 if (LHSID == (1*9+2)*9+3) return LHS;
6327 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
6328 return RHS;
6329 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006330
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006331 SDValue OpLHS, OpRHS;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006332 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
6333 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006334
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006335 int ShufIdxs[16];
Chris Lattner071ad012006-04-17 05:28:54 +00006336 switch (OpNum) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006337 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner071ad012006-04-17 05:28:54 +00006338 case OP_VMRGHW:
6339 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
6340 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
6341 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
6342 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
6343 break;
6344 case OP_VMRGLW:
6345 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
6346 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
6347 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
6348 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
6349 break;
6350 case OP_VSPLTISW0:
6351 for (unsigned i = 0; i != 16; ++i)
6352 ShufIdxs[i] = (i&3)+0;
6353 break;
6354 case OP_VSPLTISW1:
6355 for (unsigned i = 0; i != 16; ++i)
6356 ShufIdxs[i] = (i&3)+4;
6357 break;
6358 case OP_VSPLTISW2:
6359 for (unsigned i = 0; i != 16; ++i)
6360 ShufIdxs[i] = (i&3)+8;
6361 break;
6362 case OP_VSPLTISW3:
6363 for (unsigned i = 0; i != 16; ++i)
6364 ShufIdxs[i] = (i&3)+12;
6365 break;
6366 case OP_VSLDOI4:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006367 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006368 case OP_VSLDOI8:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006369 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006370 case OP_VSLDOI12:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006371 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006372 }
Owen Anderson53aa7a92009-08-10 22:56:29 +00006373 EVT VT = OpLHS.getValueType();
Wesley Peck527da1b2010-11-23 03:31:01 +00006374 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
6375 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson9f944592009-08-11 20:47:22 +00006376 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peck527da1b2010-11-23 03:31:01 +00006377 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner071ad012006-04-17 05:28:54 +00006378}
6379
Chris Lattner19e90552006-04-14 05:19:18 +00006380/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
6381/// is a shuffle we can handle in a single instruction, return it. Otherwise,
6382/// return the code it can be lowered into. Worst case, it can always be
6383/// lowered into a vperm.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006384SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006385 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006386 SDLoc dl(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006387 SDValue V1 = Op.getOperand(0);
6388 SDValue V2 = Op.getOperand(1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006389 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006390 EVT VT = Op.getValueType();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006391 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006392
Chris Lattner19e90552006-04-14 05:19:18 +00006393 // Cases that are handled by instructions that take permute immediates
6394 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
6395 // selected by the instruction selector.
6396 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006397 if (PPC::isSplatShuffleMask(SVOp, 1) ||
6398 PPC::isSplatShuffleMask(SVOp, 2) ||
6399 PPC::isSplatShuffleMask(SVOp, 4) ||
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00006400 PPC::isVPKUWUMShuffleMask(SVOp, 1, DAG) ||
6401 PPC::isVPKUHUMShuffleMask(SVOp, 1, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00006402 PPC::isVSLDOIShuffleMask(SVOp, 1, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006403 PPC::isVMRGLShuffleMask(SVOp, 1, 1, DAG) ||
6404 PPC::isVMRGLShuffleMask(SVOp, 2, 1, DAG) ||
6405 PPC::isVMRGLShuffleMask(SVOp, 4, 1, DAG) ||
6406 PPC::isVMRGHShuffleMask(SVOp, 1, 1, DAG) ||
6407 PPC::isVMRGHShuffleMask(SVOp, 2, 1, DAG) ||
6408 PPC::isVMRGHShuffleMask(SVOp, 4, 1, DAG)) {
Chris Lattner19e90552006-04-14 05:19:18 +00006409 return Op;
6410 }
6411 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006412
Chris Lattner19e90552006-04-14 05:19:18 +00006413 // Altivec has a variety of "shuffle immediates" that take two vector inputs
6414 // and produce a fixed permutation. If any of these match, do not lower to
6415 // VPERM.
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006416 unsigned int ShuffleKind = isLittleEndian ? 2 : 0;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00006417 if (PPC::isVPKUWUMShuffleMask(SVOp, ShuffleKind, DAG) ||
6418 PPC::isVPKUHUMShuffleMask(SVOp, ShuffleKind, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00006419 PPC::isVSLDOIShuffleMask(SVOp, ShuffleKind, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006420 PPC::isVMRGLShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6421 PPC::isVMRGLShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6422 PPC::isVMRGLShuffleMask(SVOp, 4, ShuffleKind, DAG) ||
6423 PPC::isVMRGHShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6424 PPC::isVMRGHShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6425 PPC::isVMRGHShuffleMask(SVOp, 4, ShuffleKind, DAG))
Chris Lattner19e90552006-04-14 05:19:18 +00006426 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006427
Chris Lattner071ad012006-04-17 05:28:54 +00006428 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
6429 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramer339ced42012-01-15 13:16:05 +00006430 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peck527da1b2010-11-23 03:31:01 +00006431
Chris Lattner071ad012006-04-17 05:28:54 +00006432 unsigned PFIndexes[4];
6433 bool isFourElementShuffle = true;
6434 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
6435 unsigned EltNo = 8; // Start out undef.
6436 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006437 if (PermMask[i*4+j] < 0)
Chris Lattner071ad012006-04-17 05:28:54 +00006438 continue; // Undef, ignore it.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006439
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006440 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner071ad012006-04-17 05:28:54 +00006441 if ((ByteSource & 3) != j) {
6442 isFourElementShuffle = false;
6443 break;
6444 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006445
Chris Lattner071ad012006-04-17 05:28:54 +00006446 if (EltNo == 8) {
6447 EltNo = ByteSource/4;
6448 } else if (EltNo != ByteSource/4) {
6449 isFourElementShuffle = false;
6450 break;
6451 }
6452 }
6453 PFIndexes[i] = EltNo;
6454 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006455
6456 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner071ad012006-04-17 05:28:54 +00006457 // perfect shuffle vector to determine if it is cost effective to do this as
6458 // discrete instructions, or whether we should use a vperm.
Bill Schmidtf910a062014-06-10 14:35:01 +00006459 // For now, we skip this for little endian until such time as we have a
6460 // little-endian perfect shuffle table.
6461 if (isFourElementShuffle && !isLittleEndian) {
Chris Lattner071ad012006-04-17 05:28:54 +00006462 // Compute the index in the perfect shuffle table.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006463 unsigned PFTableIndex =
Chris Lattner071ad012006-04-17 05:28:54 +00006464 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006465
Chris Lattner071ad012006-04-17 05:28:54 +00006466 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
6467 unsigned Cost = (PFEntry >> 30);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006468
Chris Lattner071ad012006-04-17 05:28:54 +00006469 // Determining when to avoid vperm is tricky. Many things affect the cost
6470 // of vperm, particularly how many times the perm mask needs to be computed.
6471 // For example, if the perm mask can be hoisted out of a loop or is already
6472 // used (perhaps because there are multiple permutes with the same shuffle
6473 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
6474 // the loop requires an extra register.
6475 //
6476 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelcf0da6c2009-02-17 22:15:04 +00006477 // generated in 3 or fewer operations. When we have loop information
Chris Lattner071ad012006-04-17 05:28:54 +00006478 // available, if this block is within a loop, we should avoid using vperm
6479 // for 3-operation perms and use a constant pool load instead.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006480 if (Cost < 3)
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006481 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006482 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006483
Chris Lattner19e90552006-04-14 05:19:18 +00006484 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
6485 // vector that will get spilled to the constant pool.
6486 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006487
Chris Lattner19e90552006-04-14 05:19:18 +00006488 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
6489 // that it is in input element units, not in bytes. Convert now.
Bill Schmidt4aedff82014-06-06 14:06:26 +00006490
6491 // For little endian, the order of the input vectors is reversed, and
6492 // the permutation mask is complemented with respect to 31. This is
6493 // necessary to produce proper semantics with the big-endian-biased vperm
6494 // instruction.
Owen Anderson53aa7a92009-08-10 22:56:29 +00006495 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands13237ac2008-06-06 12:08:01 +00006496 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006497
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006498 SmallVector<SDValue, 16> ResultMask;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006499 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
6500 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006501
Chris Lattner19e90552006-04-14 05:19:18 +00006502 for (unsigned j = 0; j != BytesPerElement; ++j)
Bill Schmidt4aedff82014-06-06 14:06:26 +00006503 if (isLittleEndian)
6504 ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement+j),
6505 MVT::i32));
6506 else
6507 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
6508 MVT::i32));
Chris Lattner19e90552006-04-14 05:19:18 +00006509 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006510
Owen Anderson9f944592009-08-11 20:47:22 +00006511 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Craig Topper48d114b2014-04-26 18:35:24 +00006512 ResultMask);
Bill Schmidt4aedff82014-06-06 14:06:26 +00006513 if (isLittleEndian)
6514 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6515 V2, V1, VPermMask);
6516 else
6517 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6518 V1, V2, VPermMask);
Chris Lattner19e90552006-04-14 05:19:18 +00006519}
6520
Chris Lattner9754d142006-04-18 17:59:36 +00006521/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
6522/// altivec comparison. If it is, return true and fill in Opc/isDot with
6523/// information about the intrinsic.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006524static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner9754d142006-04-18 17:59:36 +00006525 bool &isDot) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00006526 unsigned IntrinsicID =
6527 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00006528 CompareOpc = -1;
6529 isDot = false;
6530 switch (IntrinsicID) {
6531 default: return false;
6532 // Comparison predicates.
Chris Lattner4211ca92006-04-14 06:01:58 +00006533 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
6534 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
6535 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
6536 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
6537 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
6538 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
6539 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
6540 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
6541 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
6542 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
6543 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
6544 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
6545 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006546
Chris Lattner4211ca92006-04-14 06:01:58 +00006547 // Normal Comparisons.
6548 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
6549 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
6550 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
6551 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
6552 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
6553 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
6554 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
6555 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
6556 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
6557 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
6558 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
6559 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
6560 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
6561 }
Chris Lattner9754d142006-04-18 17:59:36 +00006562 return true;
6563}
6564
6565/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
6566/// lower, do it, otherwise return null.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006567SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006568 SelectionDAG &DAG) const {
Chris Lattner9754d142006-04-18 17:59:36 +00006569 // If this is a lowered altivec predicate compare, CompareOpc is set to the
6570 // opcode number of the comparison.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006571 SDLoc dl(Op);
Chris Lattner9754d142006-04-18 17:59:36 +00006572 int CompareOpc;
6573 bool isDot;
6574 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006575 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006576
Chris Lattner9754d142006-04-18 17:59:36 +00006577 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner4211ca92006-04-14 06:01:58 +00006578 if (!isDot) {
Dale Johannesenf80493b2009-02-05 22:07:54 +00006579 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner9fa851b2010-03-14 22:44:11 +00006580 Op.getOperand(1), Op.getOperand(2),
6581 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00006582 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner4211ca92006-04-14 06:01:58 +00006583 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006584
Chris Lattner4211ca92006-04-14 06:01:58 +00006585 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006586 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006587 Op.getOperand(2), // LHS
6588 Op.getOperand(3), // RHS
Owen Anderson9f944592009-08-11 20:47:22 +00006589 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006590 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00006591 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00006592 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006593
Chris Lattner4211ca92006-04-14 06:01:58 +00006594 // Now that we have the comparison, emit a copy from the CR to a GPR.
6595 // This is flagged to the above dot comparison.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00006596 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson9f944592009-08-11 20:47:22 +00006597 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelcf0da6c2009-02-17 22:15:04 +00006598 CompNode.getValue(1));
6599
Chris Lattner4211ca92006-04-14 06:01:58 +00006600 // Unpack the result based on how the target uses it.
6601 unsigned BitNo; // Bit # of CR6.
6602 bool InvertBit; // Invert result?
Dan Gohmaneffb8942008-09-12 16:56:44 +00006603 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner4211ca92006-04-14 06:01:58 +00006604 default: // Can't happen, don't crash on invalid number though.
6605 case 0: // Return the value of the EQ bit of CR6.
6606 BitNo = 0; InvertBit = false;
6607 break;
6608 case 1: // Return the inverted value of the EQ bit of CR6.
6609 BitNo = 0; InvertBit = true;
6610 break;
6611 case 2: // Return the value of the LT bit of CR6.
6612 BitNo = 2; InvertBit = false;
6613 break;
6614 case 3: // Return the inverted value of the LT bit of CR6.
6615 BitNo = 2; InvertBit = true;
6616 break;
6617 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006618
Chris Lattner4211ca92006-04-14 06:01:58 +00006619 // Shift the bit into the low position.
Owen Anderson9f944592009-08-11 20:47:22 +00006620 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
6621 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006622 // Isolate the bit.
Owen Anderson9f944592009-08-11 20:47:22 +00006623 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
6624 DAG.getConstant(1, MVT::i32));
Scott Michelcf0da6c2009-02-17 22:15:04 +00006625
Chris Lattner4211ca92006-04-14 06:01:58 +00006626 // If we are supposed to, toggle the bit.
6627 if (InvertBit)
Owen Anderson9f944592009-08-11 20:47:22 +00006628 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
6629 DAG.getConstant(1, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006630 return Flags;
6631}
6632
Hal Finkel5c0d1452014-03-30 13:22:59 +00006633SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
6634 SelectionDAG &DAG) const {
6635 SDLoc dl(Op);
6636 // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int
6637 // instructions), but for smaller types, we need to first extend up to v2i32
6638 // before doing going farther.
6639 if (Op.getValueType() == MVT::v2i64) {
6640 EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
6641 if (ExtVT != MVT::v2i32) {
6642 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0));
6643 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op,
6644 DAG.getValueType(EVT::getVectorVT(*DAG.getContext(),
6645 ExtVT.getVectorElementType(), 4)));
6646 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op);
6647 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op,
6648 DAG.getValueType(MVT::v2i32));
6649 }
6650
6651 return Op;
6652 }
6653
6654 return SDValue();
6655}
6656
Scott Michelcf0da6c2009-02-17 22:15:04 +00006657SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006658 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006659 SDLoc dl(Op);
Chris Lattner4211ca92006-04-14 06:01:58 +00006660 // Create a stack slot that is 16-byte aligned.
6661 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene1fbe0542009-11-12 20:49:22 +00006662 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen81bfca72010-05-03 22:59:34 +00006663 EVT PtrVT = getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006664 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006665
Chris Lattner4211ca92006-04-14 06:01:58 +00006666 // Store the input value into Value#0 of the stack slot.
Dale Johannesen021052a2009-02-04 20:06:27 +00006667 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00006668 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00006669 false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006670 // Load it out.
Chris Lattner7727d052010-09-21 06:44:06 +00006671 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00006672 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006673}
6674
Dan Gohman21cea8a2010-04-17 15:26:15 +00006675SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006676 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00006677 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006678 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006679
Owen Anderson9f944592009-08-11 20:47:22 +00006680 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
6681 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006682
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006683 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006684 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006685
Chris Lattner7e4398742006-04-18 03:43:48 +00006686 // Shrinkify inputs to v8i16.
Wesley Peck527da1b2010-11-23 03:31:01 +00006687 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
6688 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
6689 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006690
Chris Lattner7e4398742006-04-18 03:43:48 +00006691 // Low parts multiplied together, generating 32-bit results (we ignore the
6692 // top parts).
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006693 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson9f944592009-08-11 20:47:22 +00006694 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006695
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006696 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson9f944592009-08-11 20:47:22 +00006697 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner7e4398742006-04-18 03:43:48 +00006698 // Shift the high parts up 16 bits.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006699 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006700 Neg16, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006701 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
6702 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006703 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006704
Owen Anderson9f944592009-08-11 20:47:22 +00006705 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner7e4398742006-04-18 03:43:48 +00006706
Chris Lattner96d50482006-04-18 04:28:57 +00006707 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006708 LHS, RHS, Zero, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006709 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006710 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006711 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006712
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006713 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006714 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson9f944592009-08-11 20:47:22 +00006715 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006716 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006717
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006718 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006719 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson9f944592009-08-11 20:47:22 +00006720 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006721 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006722
Bill Schmidt42995e82014-06-09 16:06:29 +00006723 // Merge the results together. Because vmuleub and vmuloub are
6724 // instructions with a big-endian bias, we must reverse the
6725 // element numbering and reverse the meaning of "odd" and "even"
6726 // when generating little endian code.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006727 int Ops[16];
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006728 for (unsigned i = 0; i != 8; ++i) {
Bill Schmidt42995e82014-06-09 16:06:29 +00006729 if (isLittleEndian) {
6730 Ops[i*2 ] = 2*i;
6731 Ops[i*2+1] = 2*i+16;
6732 } else {
6733 Ops[i*2 ] = 2*i+1;
6734 Ops[i*2+1] = 2*i+1+16;
6735 }
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006736 }
Bill Schmidt42995e82014-06-09 16:06:29 +00006737 if (isLittleEndian)
6738 return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops);
6739 else
6740 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner7e4398742006-04-18 03:43:48 +00006741 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006742 llvm_unreachable("Unknown mul to lower!");
Chris Lattner7e4398742006-04-18 03:43:48 +00006743 }
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006744}
6745
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006746/// LowerOperation - Provide custom lowering hooks for some operations.
6747///
Dan Gohman21cea8a2010-04-17 15:26:15 +00006748SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006749 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006750 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner4211ca92006-04-14 06:01:58 +00006751 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00006752 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006753 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackye3f15c982012-06-04 17:36:38 +00006754 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00006755 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006756 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sandsa0984362011-09-06 13:37:06 +00006757 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
6758 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006759 case ISD::VASTART:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006760 return LowerVASTART(Op, DAG, Subtarget);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006761
6762 case ISD::VAARG:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006763 return LowerVAARG(Op, DAG, Subtarget);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00006764
Roman Divackyc3825df2013-07-25 21:36:47 +00006765 case ISD::VACOPY:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006766 return LowerVACOPY(Op, DAG, Subtarget);
Roman Divackyc3825df2013-07-25 21:36:47 +00006767
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006768 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, Subtarget);
Chris Lattner43df5b32007-02-25 05:34:32 +00006769 case ISD::DYNAMIC_STACKALLOC:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006770 return LowerDYNAMIC_STACKALLOC(Op, DAG, Subtarget);
Evan Cheng51096af2008-04-19 01:30:48 +00006771
Hal Finkel756810f2013-03-21 21:37:52 +00006772 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
6773 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
6774
Hal Finkel940ab932014-02-28 00:27:01 +00006775 case ISD::LOAD: return LowerLOAD(Op, DAG);
6776 case ISD::STORE: return LowerSTORE(Op, DAG);
6777 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006778 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006779 case ISD::FP_TO_UINT:
6780 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Hal Finkeled844c42015-01-06 22:31:02 +00006781 SDLoc(Op));
Hal Finkelf6d45f22013-04-01 17:52:07 +00006782 case ISD::UINT_TO_FP:
6783 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman9ba4d762008-01-31 00:41:03 +00006784 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006785
Chris Lattner4211ca92006-04-14 06:01:58 +00006786 // Lower 64-bit shifts.
Chris Lattner601b8652006-09-20 03:47:40 +00006787 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
6788 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
6789 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006790
Chris Lattner4211ca92006-04-14 06:01:58 +00006791 // Vector-related lowering.
6792 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6793 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6794 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6795 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Hal Finkel5c0d1452014-03-30 13:22:59 +00006796 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006797 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006798
Hal Finkel25c19922013-05-15 21:37:41 +00006799 // For counter-based loop handling.
6800 case ISD::INTRINSIC_W_CHAIN: return SDValue();
6801
Chris Lattnerf6a81562007-12-08 06:59:59 +00006802 // Frame & Return address.
6803 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00006804 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnere675a082005-08-31 20:23:54 +00006805 }
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006806}
6807
Duncan Sands6ed40142008-12-01 11:39:25 +00006808void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
6809 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006810 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006811 SDLoc dl(N);
Chris Lattner57ee7c62007-11-28 18:44:47 +00006812 switch (N->getOpcode()) {
Duncan Sands4068a7f2008-10-28 15:00:32 +00006813 default:
Craig Toppere55c5562012-02-07 02:50:20 +00006814 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkelbbdee932014-12-02 22:01:00 +00006815 case ISD::READCYCLECOUNTER: {
6816 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
6817 SDValue RTB = DAG.getNode(PPCISD::READ_TIME_BASE, dl, VTs, N->getOperand(0));
6818
6819 Results.push_back(RTB);
6820 Results.push_back(RTB.getValue(1));
6821 Results.push_back(RTB.getValue(2));
6822 break;
6823 }
Hal Finkel25c19922013-05-15 21:37:41 +00006824 case ISD::INTRINSIC_W_CHAIN: {
6825 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
6826 Intrinsic::ppc_is_decremented_ctr_nonzero)
6827 break;
6828
6829 assert(N->getValueType(0) == MVT::i1 &&
6830 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault758659232013-05-18 00:21:46 +00006831 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkel25c19922013-05-15 21:37:41 +00006832 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
6833 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
6834 N->getOperand(1));
6835
6836 Results.push_back(NewInt);
6837 Results.push_back(NewInt.getValue(1));
6838 break;
6839 }
Roman Divacky4394e682011-06-28 15:30:42 +00006840 case ISD::VAARG: {
Eric Christophercccae792015-01-30 22:02:31 +00006841 if (!Subtarget.isSVR4ABI() || Subtarget.isPPC64())
Roman Divacky4394e682011-06-28 15:30:42 +00006842 return;
6843
6844 EVT VT = N->getValueType(0);
6845
6846 if (VT == MVT::i64) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006847 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, Subtarget);
Roman Divacky4394e682011-06-28 15:30:42 +00006848
6849 Results.push_back(NewNode);
6850 Results.push_back(NewNode.getValue(1));
6851 }
6852 return;
6853 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006854 case ISD::FP_ROUND_INREG: {
Owen Anderson9f944592009-08-11 20:47:22 +00006855 assert(N->getValueType(0) == MVT::ppcf128);
6856 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006857 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006858 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006859 DAG.getIntPtrConstant(0));
Dale Johannesenf80493b2009-02-05 22:07:54 +00006860 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006861 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006862 DAG.getIntPtrConstant(1));
6863
Ulrich Weigand874fc622013-03-26 10:56:22 +00006864 // Add the two halves of the long double in round-to-zero mode.
6865 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands6ed40142008-12-01 11:39:25 +00006866
6867 // We know the low half is about to be thrown away, so just use something
6868 // convenient.
Owen Anderson9f944592009-08-11 20:47:22 +00006869 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesenf80493b2009-02-05 22:07:54 +00006870 FPreg, FPreg));
Duncan Sands6ed40142008-12-01 11:39:25 +00006871 return;
Duncan Sands2a287912008-07-19 16:26:02 +00006872 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006873 case ISD::FP_TO_SINT:
Bill Schmidt41221692013-07-09 18:50:20 +00006874 // LowerFP_TO_INT() can only handle f32 and f64.
6875 if (N->getOperand(0).getValueType() == MVT::ppcf128)
6876 return;
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006877 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00006878 return;
Chris Lattner57ee7c62007-11-28 18:44:47 +00006879 }
6880}
6881
6882
Chris Lattner4211ca92006-04-14 06:01:58 +00006883//===----------------------------------------------------------------------===//
6884// Other Lowering Code
6885//===----------------------------------------------------------------------===//
6886
Robin Morisset22129962014-09-23 20:46:49 +00006887static Instruction* callIntrinsic(IRBuilder<> &Builder, Intrinsic::ID Id) {
6888 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
6889 Function *Func = Intrinsic::getDeclaration(M, Id);
6890 return Builder.CreateCall(Func);
6891}
6892
6893// The mappings for emitLeading/TrailingFence is taken from
6894// http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html
6895Instruction* PPCTargetLowering::emitLeadingFence(IRBuilder<> &Builder,
6896 AtomicOrdering Ord, bool IsStore,
6897 bool IsLoad) const {
6898 if (Ord == SequentiallyConsistent)
6899 return callIntrinsic(Builder, Intrinsic::ppc_sync);
6900 else if (isAtLeastRelease(Ord))
6901 return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
6902 else
6903 return nullptr;
6904}
6905
6906Instruction* PPCTargetLowering::emitTrailingFence(IRBuilder<> &Builder,
6907 AtomicOrdering Ord, bool IsStore,
6908 bool IsLoad) const {
6909 if (IsLoad && isAtLeastAcquire(Ord))
6910 return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
6911 // FIXME: this is too conservative, a dependent branch + isync is enough.
6912 // See http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html and
6913 // http://www.rdrop.com/users/paulmck/scalability/paper/N2745r.2011.03.04a.html
6914 // and http://www.cl.cam.ac.uk/~pes20/cppppc/ for justification.
6915 else
6916 return nullptr;
6917}
6918
Chris Lattner9b577f12005-08-26 21:23:58 +00006919MachineBasicBlock *
Dale Johannesend4eb0522008-08-25 22:34:37 +00006920PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +00006921 bool is64bit, unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006922 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christophercccae792015-01-30 22:02:31 +00006923 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006924
6925 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6926 MachineFunction *F = BB->getParent();
6927 MachineFunction::iterator It = BB;
6928 ++It;
6929
6930 unsigned dest = MI->getOperand(0).getReg();
6931 unsigned ptrA = MI->getOperand(1).getReg();
6932 unsigned ptrB = MI->getOperand(2).getReg();
6933 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006934 DebugLoc dl = MI->getDebugLoc();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006935
6936 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6937 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6938 F->insert(It, loopMBB);
6939 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006940 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006941 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006942 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006943
6944 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006945 unsigned TmpReg = (!BinOpcode) ? incr :
Craig Topper61e88f42014-11-21 05:58:21 +00006946 RegInfo.createVirtualRegister( is64bit ? &PPC::G8RCRegClass
6947 : &PPC::GPRCRegClass);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006948
6949 // thisMBB:
6950 // ...
6951 // fallthrough --> loopMBB
6952 BB->addSuccessor(loopMBB);
6953
6954 // loopMBB:
6955 // l[wd]arx dest, ptr
6956 // add r0, dest, incr
6957 // st[wd]cx. r0, ptr
6958 // bne- loopMBB
6959 // fallthrough --> exitMBB
6960 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006961 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesend4eb0522008-08-25 22:34:37 +00006962 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006963 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006964 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
6965 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesend4eb0522008-08-25 22:34:37 +00006966 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006967 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006968 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006969 BB->addSuccessor(loopMBB);
6970 BB->addSuccessor(exitMBB);
6971
6972 // exitMBB:
6973 // ...
6974 BB = exitMBB;
6975 return BB;
6976}
6977
6978MachineBasicBlock *
Scott Michelcf0da6c2009-02-17 22:15:04 +00006979PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesena32affb2008-08-28 17:53:09 +00006980 MachineBasicBlock *BB,
6981 bool is8bit, // operation
Dan Gohman747e55b2009-02-07 16:15:20 +00006982 unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006983 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christophercccae792015-01-30 22:02:31 +00006984 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Dale Johannesena32affb2008-08-28 17:53:09 +00006985 // In 64 bit mode we have to use 64 bits for addresses, even though the
6986 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
6987 // registers without caring whether they're 32 or 64, but here we're
6988 // doing actual arithmetic on the addresses.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006989 bool is64bit = Subtarget.isPPC64();
Hal Finkelf70c41e2013-03-21 23:45:03 +00006990 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesena32affb2008-08-28 17:53:09 +00006991
6992 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6993 MachineFunction *F = BB->getParent();
6994 MachineFunction::iterator It = BB;
6995 ++It;
6996
6997 unsigned dest = MI->getOperand(0).getReg();
6998 unsigned ptrA = MI->getOperand(1).getReg();
6999 unsigned ptrB = MI->getOperand(2).getReg();
7000 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007001 DebugLoc dl = MI->getDebugLoc();
Dale Johannesena32affb2008-08-28 17:53:09 +00007002
7003 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
7004 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
7005 F->insert(It, loopMBB);
7006 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007007 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007008 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007009 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesena32affb2008-08-28 17:53:09 +00007010
7011 MachineRegisterInfo &RegInfo = F->getRegInfo();
Craig Topper61e88f42014-11-21 05:58:21 +00007012 const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass
7013 : &PPC::GPRCRegClass;
Dale Johannesena32affb2008-08-28 17:53:09 +00007014 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
7015 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
7016 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
7017 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
7018 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
7019 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
7020 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
7021 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
7022 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
7023 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007024 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00007025 unsigned Ptr1Reg;
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007026 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00007027
7028 // thisMBB:
7029 // ...
7030 // fallthrough --> loopMBB
7031 BB->addSuccessor(loopMBB);
7032
7033 // The 4-byte load must be aligned, while a char or short may be
7034 // anywhere in the word. Hence all this nasty bookkeeping code.
7035 // add ptr1, ptrA, ptrB [copy if ptrA==0]
7036 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00007037 // xori shift, shift1, 24 [16]
Dale Johannesena32affb2008-08-28 17:53:09 +00007038 // rlwinm ptr, ptr1, 0, 0, 29
7039 // slw incr2, incr, shift
7040 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
7041 // slw mask, mask2, shift
7042 // loopMBB:
Dale Johannesen340d2642008-08-30 00:08:53 +00007043 // lwarx tmpDest, ptr
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007044 // add tmp, tmpDest, incr2
7045 // andc tmp2, tmpDest, mask
Dale Johannesena32affb2008-08-28 17:53:09 +00007046 // and tmp3, tmp, mask
7047 // or tmp4, tmp3, tmp2
Dale Johannesen340d2642008-08-30 00:08:53 +00007048 // stwcx. tmp4, ptr
Dale Johannesena32affb2008-08-28 17:53:09 +00007049 // bne- loopMBB
7050 // fallthrough --> exitMBB
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007051 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007052 if (ptrA != ZeroReg) {
Dale Johannesena32affb2008-08-28 17:53:09 +00007053 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007054 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007055 .addReg(ptrA).addReg(ptrB);
7056 } else {
7057 Ptr1Reg = ptrB;
7058 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007059 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007060 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007061 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007062 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
7063 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007064 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007065 .addReg(Ptr1Reg).addImm(0).addImm(61);
7066 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00007067 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007068 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007069 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007070 .addReg(incr).addReg(ShiftReg);
7071 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007072 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesena32affb2008-08-28 17:53:09 +00007073 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00007074 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
7075 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesena32affb2008-08-28 17:53:09 +00007076 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007077 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007078 .addReg(Mask2Reg).addReg(ShiftReg);
7079
7080 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007081 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007082 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007083 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007084 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007085 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007086 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007087 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007088 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007089 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007090 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007091 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidt3581cd42013-04-02 18:37:08 +00007092 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007093 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007094 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00007095 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesena32affb2008-08-28 17:53:09 +00007096 BB->addSuccessor(loopMBB);
7097 BB->addSuccessor(exitMBB);
7098
7099 // exitMBB:
7100 // ...
7101 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00007102 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
7103 .addReg(ShiftReg);
Dale Johannesena32affb2008-08-28 17:53:09 +00007104 return BB;
7105}
7106
Hal Finkel756810f2013-03-21 21:37:52 +00007107llvm::MachineBasicBlock*
7108PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
7109 MachineBasicBlock *MBB) const {
7110 DebugLoc DL = MI->getDebugLoc();
Eric Christophercccae792015-01-30 22:02:31 +00007111 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00007112
7113 MachineFunction *MF = MBB->getParent();
7114 MachineRegisterInfo &MRI = MF->getRegInfo();
7115
7116 const BasicBlock *BB = MBB->getBasicBlock();
7117 MachineFunction::iterator I = MBB;
7118 ++I;
7119
7120 // Memory Reference
7121 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
7122 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
7123
7124 unsigned DstReg = MI->getOperand(0).getReg();
7125 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
7126 assert(RC->hasType(MVT::i32) && "Invalid destination!");
7127 unsigned mainDstReg = MRI.createVirtualRegister(RC);
7128 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
7129
7130 MVT PVT = getPointerTy();
7131 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
7132 "Invalid Pointer Size!");
7133 // For v = setjmp(buf), we generate
7134 //
7135 // thisMBB:
7136 // SjLjSetup mainMBB
7137 // bl mainMBB
7138 // v_restore = 1
7139 // b sinkMBB
7140 //
7141 // mainMBB:
7142 // buf[LabelOffset] = LR
7143 // v_main = 0
7144 //
7145 // sinkMBB:
7146 // v = phi(main, restore)
7147 //
7148
7149 MachineBasicBlock *thisMBB = MBB;
7150 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
7151 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
7152 MF->insert(I, mainMBB);
7153 MF->insert(I, sinkMBB);
7154
7155 MachineInstrBuilder MIB;
7156
7157 // Transfer the remainder of BB and its successor edges to sinkMBB.
7158 sinkMBB->splice(sinkMBB->begin(), MBB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007159 std::next(MachineBasicBlock::iterator(MI)), MBB->end());
Hal Finkel756810f2013-03-21 21:37:52 +00007160 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
7161
7162 // Note that the structure of the jmp_buf used here is not compatible
7163 // with that used by libc, and is not designed to be. Specifically, it
7164 // stores only those 'reserved' registers that LLVM does not otherwise
7165 // understand how to spill. Also, by convention, by the time this
7166 // intrinsic is called, Clang has already stored the frame address in the
7167 // first slot of the buffer and stack address in the third. Following the
7168 // X86 target code, we'll store the jump address in the second slot. We also
7169 // need to save the TOC pointer (R2) to handle jumps between shared
7170 // libraries, and that will be stored in the fourth slot. The thread
7171 // identifier (R13) is not affected.
7172
7173 // thisMBB:
7174 const int64_t LabelOffset = 1 * PVT.getStoreSize();
7175 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00007176 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00007177
7178 // Prepare IP either in reg.
7179 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
7180 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
7181 unsigned BufReg = MI->getOperand(1).getReg();
7182
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007183 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI()) {
Hal Finkele6698d52015-02-01 15:03:28 +00007184 setUsesTOCBasePtr(*MBB->getParent());
Hal Finkel756810f2013-03-21 21:37:52 +00007185 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
7186 .addReg(PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007187 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007188 .addReg(BufReg);
Hal Finkel756810f2013-03-21 21:37:52 +00007189 MIB.setMemRefs(MMOBegin, MMOEnd);
7190 }
7191
Hal Finkelf05d6c72013-07-17 23:50:51 +00007192 // Naked functions never have a base pointer, and so we use r1. For all
7193 // other functions, this decision must be delayed until during PEI.
7194 unsigned BaseReg;
7195 if (MF->getFunction()->getAttributes().hasAttribute(
7196 AttributeSet::FunctionIndex, Attribute::Naked))
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007197 BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00007198 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007199 BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP;
Hal Finkelf05d6c72013-07-17 23:50:51 +00007200
7201 MIB = BuildMI(*thisMBB, MI, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007202 TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW))
Eric Christophercccae792015-01-30 22:02:31 +00007203 .addReg(BaseReg)
7204 .addImm(BPOffset)
7205 .addReg(BufReg);
Hal Finkelf05d6c72013-07-17 23:50:51 +00007206 MIB.setMemRefs(MMOBegin, MMOEnd);
7207
Hal Finkel756810f2013-03-21 21:37:52 +00007208 // Setup
Hal Finkele5680b32013-04-04 22:55:54 +00007209 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Eric Christophercccae792015-01-30 22:02:31 +00007210 const PPCRegisterInfo *TRI = Subtarget.getRegisterInfo();
Bill Wendling5e7656b2013-06-07 07:55:53 +00007211 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel756810f2013-03-21 21:37:52 +00007212
7213 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
7214
7215 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
7216 .addMBB(mainMBB);
7217 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
7218
7219 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
7220 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
7221
7222 // mainMBB:
7223 // mainDstReg = 0
Eric Christophercccae792015-01-30 22:02:31 +00007224 MIB =
7225 BuildMI(mainMBB, DL,
7226 TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
Hal Finkel756810f2013-03-21 21:37:52 +00007227
7228 // Store IP
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007229 if (Subtarget.isPPC64()) {
Hal Finkel756810f2013-03-21 21:37:52 +00007230 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
7231 .addReg(LabelReg)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007232 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007233 .addReg(BufReg);
7234 } else {
7235 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
7236 .addReg(LabelReg)
7237 .addImm(LabelOffset)
7238 .addReg(BufReg);
7239 }
7240
7241 MIB.setMemRefs(MMOBegin, MMOEnd);
7242
7243 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
7244 mainMBB->addSuccessor(sinkMBB);
7245
7246 // sinkMBB:
7247 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
7248 TII->get(PPC::PHI), DstReg)
7249 .addReg(mainDstReg).addMBB(mainMBB)
7250 .addReg(restoreDstReg).addMBB(thisMBB);
7251
7252 MI->eraseFromParent();
7253 return sinkMBB;
7254}
7255
7256MachineBasicBlock *
7257PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
7258 MachineBasicBlock *MBB) const {
7259 DebugLoc DL = MI->getDebugLoc();
Eric Christophercccae792015-01-30 22:02:31 +00007260 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00007261
7262 MachineFunction *MF = MBB->getParent();
7263 MachineRegisterInfo &MRI = MF->getRegInfo();
7264
7265 // Memory Reference
7266 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
7267 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
7268
7269 MVT PVT = getPointerTy();
7270 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
7271 "Invalid Pointer Size!");
7272
7273 const TargetRegisterClass *RC =
7274 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
7275 unsigned Tmp = MRI.createVirtualRegister(RC);
7276 // Since FP is only updated here but NOT referenced, it's treated as GPR.
7277 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
7278 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Eric Christophercccae792015-01-30 22:02:31 +00007279 unsigned BP =
7280 (PVT == MVT::i64)
7281 ? PPC::X30
7282 : (Subtarget.isSVR4ABI() &&
7283 MF->getTarget().getRelocationModel() == Reloc::PIC_
7284 ? PPC::R29
7285 : PPC::R30);
Hal Finkel756810f2013-03-21 21:37:52 +00007286
7287 MachineInstrBuilder MIB;
7288
7289 const int64_t LabelOffset = 1 * PVT.getStoreSize();
7290 const int64_t SPOffset = 2 * PVT.getStoreSize();
7291 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00007292 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00007293
7294 unsigned BufReg = MI->getOperand(0).getReg();
7295
7296 // Reload FP (the jumped-to function may not have had a
7297 // frame pointer, and if so, then its r31 will be restored
7298 // as necessary).
7299 if (PVT == MVT::i64) {
7300 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
7301 .addImm(0)
7302 .addReg(BufReg);
7303 } else {
7304 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
7305 .addImm(0)
7306 .addReg(BufReg);
7307 }
7308 MIB.setMemRefs(MMOBegin, MMOEnd);
7309
7310 // Reload IP
7311 if (PVT == MVT::i64) {
7312 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007313 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007314 .addReg(BufReg);
7315 } else {
7316 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
7317 .addImm(LabelOffset)
7318 .addReg(BufReg);
7319 }
7320 MIB.setMemRefs(MMOBegin, MMOEnd);
7321
7322 // Reload SP
7323 if (PVT == MVT::i64) {
7324 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007325 .addImm(SPOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007326 .addReg(BufReg);
7327 } else {
7328 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
7329 .addImm(SPOffset)
7330 .addReg(BufReg);
7331 }
7332 MIB.setMemRefs(MMOBegin, MMOEnd);
7333
Hal Finkelf05d6c72013-07-17 23:50:51 +00007334 // Reload BP
7335 if (PVT == MVT::i64) {
7336 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
7337 .addImm(BPOffset)
7338 .addReg(BufReg);
7339 } else {
7340 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
7341 .addImm(BPOffset)
7342 .addReg(BufReg);
7343 }
7344 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel756810f2013-03-21 21:37:52 +00007345
7346 // Reload TOC
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007347 if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) {
Hal Finkele6698d52015-02-01 15:03:28 +00007348 setUsesTOCBasePtr(*MBB->getParent());
Hal Finkel756810f2013-03-21 21:37:52 +00007349 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007350 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007351 .addReg(BufReg);
7352
7353 MIB.setMemRefs(MMOBegin, MMOEnd);
7354 }
7355
7356 // Jump
7357 BuildMI(*MBB, MI, DL,
7358 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
7359 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
7360
7361 MI->eraseFromParent();
7362 return MBB;
7363}
7364
Dale Johannesena32affb2008-08-28 17:53:09 +00007365MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00007366PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00007367 MachineBasicBlock *BB) const {
Hal Finkel934361a2015-01-14 01:07:51 +00007368 if (MI->getOpcode() == TargetOpcode::STACKMAP ||
Hal Finkelaf519932015-01-19 07:20:27 +00007369 MI->getOpcode() == TargetOpcode::PATCHPOINT) {
7370 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI() &&
7371 MI->getOpcode() == TargetOpcode::PATCHPOINT) {
7372 // Call lowering should have added an r2 operand to indicate a dependence
7373 // on the TOC base pointer value. It can't however, because there is no
7374 // way to mark the dependence as implicit there, and so the stackmap code
7375 // will confuse it with a regular operand. Instead, add the dependence
7376 // here.
Hal Finkele6698d52015-02-01 15:03:28 +00007377 setUsesTOCBasePtr(*BB->getParent());
Hal Finkelaf519932015-01-19 07:20:27 +00007378 MI->addOperand(MachineOperand::CreateReg(PPC::X2, false, true));
7379 }
7380
Hal Finkel934361a2015-01-14 01:07:51 +00007381 return emitPatchPoint(MI, BB);
Hal Finkelaf519932015-01-19 07:20:27 +00007382 }
Hal Finkel934361a2015-01-14 01:07:51 +00007383
Hal Finkel756810f2013-03-21 21:37:52 +00007384 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
7385 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
7386 return emitEHSjLjSetJmp(MI, BB);
7387 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
7388 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
7389 return emitEHSjLjLongJmp(MI, BB);
7390 }
7391
Eric Christophercccae792015-01-30 22:02:31 +00007392 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Evan Cheng32e376f2008-07-12 02:23:19 +00007393
7394 // To "insert" these instructions we actually have to insert their
7395 // control-flow patterns.
Chris Lattner9b577f12005-08-26 21:23:58 +00007396 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00007397 MachineFunction::iterator It = BB;
Chris Lattner9b577f12005-08-26 21:23:58 +00007398 ++It;
Evan Cheng32e376f2008-07-12 02:23:19 +00007399
Dan Gohman3b460302008-07-07 23:14:23 +00007400 MachineFunction *F = BB->getParent();
Evan Cheng32e376f2008-07-12 02:23:19 +00007401
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007402 if (Subtarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
Eric Christophercccae792015-01-30 22:02:31 +00007403 MI->getOpcode() == PPC::SELECT_CC_I8 ||
7404 MI->getOpcode() == PPC::SELECT_I4 ||
7405 MI->getOpcode() == PPC::SELECT_I8)) {
Hal Finkeled6a2852013-04-05 23:29:01 +00007406 SmallVector<MachineOperand, 2> Cond;
Hal Finkel940ab932014-02-28 00:27:01 +00007407 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
7408 MI->getOpcode() == PPC::SELECT_CC_I8)
7409 Cond.push_back(MI->getOperand(4));
7410 else
7411 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
Hal Finkeled6a2852013-04-05 23:29:01 +00007412 Cond.push_back(MI->getOperand(1));
7413
Hal Finkel460e94d2012-06-22 23:10:08 +00007414 DebugLoc dl = MI->getDebugLoc();
Bill Wendling5e7656b2013-06-07 07:55:53 +00007415 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
7416 Cond, MI->getOperand(2).getReg(),
7417 MI->getOperand(3).getReg());
Hal Finkel460e94d2012-06-22 23:10:08 +00007418 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
7419 MI->getOpcode() == PPC::SELECT_CC_I8 ||
7420 MI->getOpcode() == PPC::SELECT_CC_F4 ||
7421 MI->getOpcode() == PPC::SELECT_CC_F8 ||
Hal Finkel940ab932014-02-28 00:27:01 +00007422 MI->getOpcode() == PPC::SELECT_CC_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00007423 MI->getOpcode() == PPC::SELECT_CC_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007424 MI->getOpcode() == PPC::SELECT_CC_VSRC ||
Hal Finkel940ab932014-02-28 00:27:01 +00007425 MI->getOpcode() == PPC::SELECT_I4 ||
7426 MI->getOpcode() == PPC::SELECT_I8 ||
7427 MI->getOpcode() == PPC::SELECT_F4 ||
7428 MI->getOpcode() == PPC::SELECT_F8 ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007429 MI->getOpcode() == PPC::SELECT_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00007430 MI->getOpcode() == PPC::SELECT_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007431 MI->getOpcode() == PPC::SELECT_VSRC) {
Evan Cheng32e376f2008-07-12 02:23:19 +00007432 // The incoming instruction knows the destination vreg to set, the
7433 // condition code register to branch on, the true/false values to
7434 // select between, and a branch opcode to use.
7435
7436 // thisMBB:
7437 // ...
7438 // TrueVal = ...
7439 // cmpTY ccX, r1, r2
7440 // bCC copy1MBB
7441 // fallthrough --> copy0MBB
7442 MachineBasicBlock *thisMBB = BB;
7443 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7444 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007445 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007446 F->insert(It, copy0MBB);
7447 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007448
7449 // Transfer the remainder of BB and its successor edges to sinkMBB.
7450 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007451 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007452 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7453
Evan Cheng32e376f2008-07-12 02:23:19 +00007454 // Next, add the true and fallthrough blocks as its successors.
7455 BB->addSuccessor(copy0MBB);
7456 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007457
Hal Finkel940ab932014-02-28 00:27:01 +00007458 if (MI->getOpcode() == PPC::SELECT_I4 ||
7459 MI->getOpcode() == PPC::SELECT_I8 ||
7460 MI->getOpcode() == PPC::SELECT_F4 ||
7461 MI->getOpcode() == PPC::SELECT_F8 ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007462 MI->getOpcode() == PPC::SELECT_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00007463 MI->getOpcode() == PPC::SELECT_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007464 MI->getOpcode() == PPC::SELECT_VSRC) {
Hal Finkel940ab932014-02-28 00:27:01 +00007465 BuildMI(BB, dl, TII->get(PPC::BC))
7466 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7467 } else {
7468 unsigned SelectPred = MI->getOperand(4).getImm();
7469 BuildMI(BB, dl, TII->get(PPC::BCC))
7470 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7471 }
Dan Gohman34396292010-07-06 20:24:04 +00007472
Evan Cheng32e376f2008-07-12 02:23:19 +00007473 // copy0MBB:
7474 // %FalseValue = ...
7475 // # fallthrough to sinkMBB
7476 BB = copy0MBB;
Scott Michelcf0da6c2009-02-17 22:15:04 +00007477
Evan Cheng32e376f2008-07-12 02:23:19 +00007478 // Update machine-CFG edges
7479 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007480
Evan Cheng32e376f2008-07-12 02:23:19 +00007481 // sinkMBB:
7482 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7483 // ...
7484 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00007485 BuildMI(*BB, BB->begin(), dl,
7486 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng32e376f2008-07-12 02:23:19 +00007487 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
7488 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
Hal Finkelbbdee932014-12-02 22:01:00 +00007489 } else if (MI->getOpcode() == PPC::ReadTB) {
7490 // To read the 64-bit time-base register on a 32-bit target, we read the
7491 // two halves. Should the counter have wrapped while it was being read, we
7492 // need to try again.
7493 // ...
7494 // readLoop:
7495 // mfspr Rx,TBU # load from TBU
7496 // mfspr Ry,TB # load from TB
7497 // mfspr Rz,TBU # load from TBU
7498 // cmpw crX,Rx,Rz # check if ‘old’=’new’
7499 // bne readLoop # branch if they're not equal
7500 // ...
7501
7502 MachineBasicBlock *readMBB = F->CreateMachineBasicBlock(LLVM_BB);
7503 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
7504 DebugLoc dl = MI->getDebugLoc();
7505 F->insert(It, readMBB);
7506 F->insert(It, sinkMBB);
7507
7508 // Transfer the remainder of BB and its successor edges to sinkMBB.
7509 sinkMBB->splice(sinkMBB->begin(), BB,
7510 std::next(MachineBasicBlock::iterator(MI)), BB->end());
7511 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7512
7513 BB->addSuccessor(readMBB);
7514 BB = readMBB;
7515
7516 MachineRegisterInfo &RegInfo = F->getRegInfo();
7517 unsigned ReadAgainReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
7518 unsigned LoReg = MI->getOperand(0).getReg();
7519 unsigned HiReg = MI->getOperand(1).getReg();
7520
7521 BuildMI(BB, dl, TII->get(PPC::MFSPR), HiReg).addImm(269);
7522 BuildMI(BB, dl, TII->get(PPC::MFSPR), LoReg).addImm(268);
7523 BuildMI(BB, dl, TII->get(PPC::MFSPR), ReadAgainReg).addImm(269);
7524
7525 unsigned CmpReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
7526
7527 BuildMI(BB, dl, TII->get(PPC::CMPW), CmpReg)
7528 .addReg(HiReg).addReg(ReadAgainReg);
7529 BuildMI(BB, dl, TII->get(PPC::BCC))
7530 .addImm(PPC::PRED_NE).addReg(CmpReg).addMBB(readMBB);
7531
7532 BB->addSuccessor(readMBB);
7533 BB->addSuccessor(sinkMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007534 }
Dale Johannesena32affb2008-08-28 17:53:09 +00007535 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
7536 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
7537 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
7538 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007539 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
7540 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
7541 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
7542 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007543
7544 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
7545 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
7546 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
7547 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007548 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
7549 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
7550 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
7551 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007552
7553 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
7554 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
7555 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
7556 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007557 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
7558 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
7559 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
7560 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007561
7562 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
7563 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
7564 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
7565 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007566 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
7567 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
7568 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
7569 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007570
7571 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007572 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND);
Dale Johannesena32affb2008-08-28 17:53:09 +00007573 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007574 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007575 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007576 BB = EmitAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007577 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007578 BB = EmitAtomicBinary(MI, BB, true, PPC::NAND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007579
7580 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
7581 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
7582 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
7583 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007584 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
7585 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
7586 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
7587 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007588
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007589 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
7590 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
7591 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
7592 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
7593 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
7594 BB = EmitAtomicBinary(MI, BB, false, 0);
7595 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
7596 BB = EmitAtomicBinary(MI, BB, true, 0);
7597
Evan Cheng32e376f2008-07-12 02:23:19 +00007598 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
7599 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
7600 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
7601
7602 unsigned dest = MI->getOperand(0).getReg();
7603 unsigned ptrA = MI->getOperand(1).getReg();
7604 unsigned ptrB = MI->getOperand(2).getReg();
7605 unsigned oldval = MI->getOperand(3).getReg();
7606 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007607 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007608
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007609 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7610 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7611 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007612 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007613 F->insert(It, loop1MBB);
7614 F->insert(It, loop2MBB);
7615 F->insert(It, midMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007616 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007617 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007618 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007619 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007620
7621 // thisMBB:
7622 // ...
7623 // fallthrough --> loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007624 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007625
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007626 // loop1MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007627 // l[wd]arx dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007628 // cmp[wd] dest, oldval
7629 // bne- midMBB
7630 // loop2MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007631 // st[wd]cx. newval, ptr
7632 // bne- loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007633 // b exitBB
7634 // midMBB:
7635 // st[wd]cx. dest, ptr
7636 // exitBB:
7637 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007638 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng32e376f2008-07-12 02:23:19 +00007639 .addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007640 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng32e376f2008-07-12 02:23:19 +00007641 .addReg(oldval).addReg(dest);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007642 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007643 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7644 BB->addSuccessor(loop2MBB);
7645 BB->addSuccessor(midMBB);
7646
7647 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007648 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng32e376f2008-07-12 02:23:19 +00007649 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007650 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007651 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007652 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007653 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007654 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007655
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007656 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007657 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007658 .addReg(dest).addReg(ptrA).addReg(ptrB);
7659 BB->addSuccessor(exitMBB);
7660
Evan Cheng32e376f2008-07-12 02:23:19 +00007661 // exitMBB:
7662 // ...
7663 BB = exitMBB;
Dale Johannesen340d2642008-08-30 00:08:53 +00007664 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
7665 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
7666 // We must use 64-bit registers for addresses when targeting 64-bit,
7667 // since we're actually doing arithmetic on them. Other registers
7668 // can be 32-bit.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007669 bool is64bit = Subtarget.isPPC64();
Dale Johannesen340d2642008-08-30 00:08:53 +00007670 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
7671
7672 unsigned dest = MI->getOperand(0).getReg();
7673 unsigned ptrA = MI->getOperand(1).getReg();
7674 unsigned ptrB = MI->getOperand(2).getReg();
7675 unsigned oldval = MI->getOperand(3).getReg();
7676 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007677 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen340d2642008-08-30 00:08:53 +00007678
7679 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7680 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7681 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
7682 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
7683 F->insert(It, loop1MBB);
7684 F->insert(It, loop2MBB);
7685 F->insert(It, midMBB);
7686 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007687 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007688 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007689 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007690
7691 MachineRegisterInfo &RegInfo = F->getRegInfo();
Craig Topper61e88f42014-11-21 05:58:21 +00007692 const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass
7693 : &PPC::GPRCRegClass;
Dale Johannesen340d2642008-08-30 00:08:53 +00007694 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
7695 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
7696 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
7697 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
7698 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
7699 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
7700 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
7701 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
7702 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
7703 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
7704 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
7705 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
7706 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
7707 unsigned Ptr1Reg;
7708 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkelf70c41e2013-03-21 23:45:03 +00007709 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen340d2642008-08-30 00:08:53 +00007710 // thisMBB:
7711 // ...
7712 // fallthrough --> loopMBB
7713 BB->addSuccessor(loop1MBB);
7714
7715 // The 4-byte load must be aligned, while a char or short may be
7716 // anywhere in the word. Hence all this nasty bookkeeping code.
7717 // add ptr1, ptrA, ptrB [copy if ptrA==0]
7718 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00007719 // xori shift, shift1, 24 [16]
Dale Johannesen340d2642008-08-30 00:08:53 +00007720 // rlwinm ptr, ptr1, 0, 0, 29
7721 // slw newval2, newval, shift
7722 // slw oldval2, oldval,shift
7723 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
7724 // slw mask, mask2, shift
7725 // and newval3, newval2, mask
7726 // and oldval3, oldval2, mask
7727 // loop1MBB:
7728 // lwarx tmpDest, ptr
7729 // and tmp, tmpDest, mask
7730 // cmpw tmp, oldval3
7731 // bne- midMBB
7732 // loop2MBB:
7733 // andc tmp2, tmpDest, mask
7734 // or tmp4, tmp2, newval3
7735 // stwcx. tmp4, ptr
7736 // bne- loop1MBB
7737 // b exitBB
7738 // midMBB:
7739 // stwcx. tmpDest, ptr
7740 // exitBB:
7741 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007742 if (ptrA != ZeroReg) {
Dale Johannesen340d2642008-08-30 00:08:53 +00007743 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007744 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007745 .addReg(ptrA).addReg(ptrB);
7746 } else {
7747 Ptr1Reg = ptrB;
7748 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007749 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007750 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007751 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007752 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
7753 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007754 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007755 .addReg(Ptr1Reg).addImm(0).addImm(61);
7756 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00007757 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007758 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007759 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007760 .addReg(newval).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007761 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007762 .addReg(oldval).addReg(ShiftReg);
7763 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007764 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen340d2642008-08-30 00:08:53 +00007765 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00007766 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
7767 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
7768 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen340d2642008-08-30 00:08:53 +00007769 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007770 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007771 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007772 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007773 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007774 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007775 .addReg(OldVal2Reg).addReg(MaskReg);
7776
7777 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007778 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007779 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007780 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
7781 .addReg(TmpDestReg).addReg(MaskReg);
7782 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen340d2642008-08-30 00:08:53 +00007783 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007784 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007785 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7786 BB->addSuccessor(loop2MBB);
7787 BB->addSuccessor(midMBB);
7788
7789 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007790 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
7791 .addReg(TmpDestReg).addReg(MaskReg);
7792 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
7793 .addReg(Tmp2Reg).addReg(NewVal3Reg);
7794 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007795 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007796 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007797 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007798 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007799 BB->addSuccessor(loop1MBB);
7800 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007801
Dale Johannesen340d2642008-08-30 00:08:53 +00007802 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007803 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007804 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen340d2642008-08-30 00:08:53 +00007805 BB->addSuccessor(exitMBB);
7806
7807 // exitMBB:
7808 // ...
7809 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00007810 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
7811 .addReg(ShiftReg);
Ulrich Weigand874fc622013-03-26 10:56:22 +00007812 } else if (MI->getOpcode() == PPC::FADDrtz) {
7813 // This pseudo performs an FADD with rounding mode temporarily forced
7814 // to round-to-zero. We emit this via custom inserter since the FPSCR
7815 // is not modeled at the SelectionDAG level.
7816 unsigned Dest = MI->getOperand(0).getReg();
7817 unsigned Src1 = MI->getOperand(1).getReg();
7818 unsigned Src2 = MI->getOperand(2).getReg();
7819 DebugLoc dl = MI->getDebugLoc();
7820
7821 MachineRegisterInfo &RegInfo = F->getRegInfo();
7822 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
7823
7824 // Save FPSCR value.
7825 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
7826
7827 // Set rounding mode to round-to-zero.
7828 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
7829 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
7830
7831 // Perform addition.
7832 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
7833
7834 // Restore FPSCR value.
Hal Finkel64202162015-01-15 01:00:53 +00007835 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSFb)).addImm(1).addReg(MFFSReg);
Hal Finkel940ab932014-02-28 00:27:01 +00007836 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7837 MI->getOpcode() == PPC::ANDIo_1_GT_BIT ||
7838 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7839 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) {
7840 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7841 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ?
7842 PPC::ANDIo8 : PPC::ANDIo;
7843 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7844 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8);
7845
7846 MachineRegisterInfo &RegInfo = F->getRegInfo();
7847 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ?
7848 &PPC::GPRCRegClass :
7849 &PPC::G8RCRegClass);
7850
7851 DebugLoc dl = MI->getDebugLoc();
7852 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest)
7853 .addReg(MI->getOperand(1).getReg()).addImm(1);
7854 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY),
7855 MI->getOperand(0).getReg())
7856 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT);
Dale Johannesen340d2642008-08-30 00:08:53 +00007857 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007858 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng32e376f2008-07-12 02:23:19 +00007859 }
Chris Lattner9b577f12005-08-26 21:23:58 +00007860
Dan Gohman34396292010-07-06 20:24:04 +00007861 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner9b577f12005-08-26 21:23:58 +00007862 return BB;
7863}
7864
Chris Lattner4211ca92006-04-14 06:01:58 +00007865//===----------------------------------------------------------------------===//
7866// Target Optimization Hooks
7867//===----------------------------------------------------------------------===//
7868
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007869SDValue PPCTargetLowering::getRsqrtEstimate(SDValue Operand,
7870 DAGCombinerInfo &DCI,
Sanjay Patel957efc232014-10-24 17:02:16 +00007871 unsigned &RefinementSteps,
7872 bool &UseOneConstNR) const {
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007873 EVT VT = Operand.getValueType();
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007874 if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) ||
Eric Christophercccae792015-01-30 22:02:31 +00007875 (VT == MVT::f64 && Subtarget.hasFRSQRTE()) ||
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007876 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7877 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007878 // Convergence is quadratic, so we essentially double the number of digits
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007879 // correct after every iteration. For both FRE and FRSQRTE, the minimum
7880 // architected relative accuracy is 2^-5. When hasRecipPrec(), this is
7881 // 2^-14. IEEE float has 23 digits and double has 52 digits.
7882 RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007883 if (VT.getScalarType() == MVT::f64)
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007884 ++RefinementSteps;
Sanjay Patel957efc232014-10-24 17:02:16 +00007885 UseOneConstNR = true;
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007886 return DCI.DAG.getNode(PPCISD::FRSQRTE, SDLoc(Operand), VT, Operand);
Hal Finkel2e103312013-04-03 04:01:11 +00007887 }
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007888 return SDValue();
7889}
7890
7891SDValue PPCTargetLowering::getRecipEstimate(SDValue Operand,
7892 DAGCombinerInfo &DCI,
7893 unsigned &RefinementSteps) const {
7894 EVT VT = Operand.getValueType();
7895 if ((VT == MVT::f32 && Subtarget.hasFRES()) ||
Eric Christophercccae792015-01-30 22:02:31 +00007896 (VT == MVT::f64 && Subtarget.hasFRE()) ||
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007897 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7898 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
7899 // Convergence is quadratic, so we essentially double the number of digits
7900 // correct after every iteration. For both FRE and FRSQRTE, the minimum
7901 // architected relative accuracy is 2^-5. When hasRecipPrec(), this is
7902 // 2^-14. IEEE float has 23 digits and double has 52 digits.
7903 RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3;
7904 if (VT.getScalarType() == MVT::f64)
7905 ++RefinementSteps;
7906 return DCI.DAG.getNode(PPCISD::FRE, SDLoc(Operand), VT, Operand);
7907 }
7908 return SDValue();
Hal Finkel2e103312013-04-03 04:01:11 +00007909}
7910
Hal Finkel360f2132014-11-24 23:45:21 +00007911bool PPCTargetLowering::combineRepeatedFPDivisors(unsigned NumUsers) const {
7912 // Note: This functionality is used only when unsafe-fp-math is enabled, and
7913 // on cores with reciprocal estimates (which are used when unsafe-fp-math is
7914 // enabled for division), this functionality is redundant with the default
7915 // combiner logic (once the division -> reciprocal/multiply transformation
7916 // has taken place). As a result, this matters more for older cores than for
7917 // newer ones.
7918
7919 // Combine multiple FDIVs with the same divisor into multiple FMULs by the
7920 // reciprocal if there are two or more FDIVs (for embedded cores with only
7921 // one FP pipeline) for three or more FDIVs (for generic OOO cores).
7922 switch (Subtarget.getDarwinDirective()) {
7923 default:
7924 return NumUsers > 2;
7925 case PPC::DIR_440:
7926 case PPC::DIR_A2:
7927 case PPC::DIR_E500mc:
7928 case PPC::DIR_E5500:
7929 return NumUsers > 1;
7930 }
7931}
7932
Hal Finkel3604bf72014-08-01 01:02:01 +00007933static bool isConsecutiveLSLoc(SDValue Loc, EVT VT, LSBaseSDNode *Base,
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007934 unsigned Bytes, int Dist,
7935 SelectionDAG &DAG) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007936 if (VT.getSizeInBits() / 8 != Bytes)
7937 return false;
7938
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007939 SDValue BaseLoc = Base->getBasePtr();
7940 if (Loc.getOpcode() == ISD::FrameIndex) {
7941 if (BaseLoc.getOpcode() != ISD::FrameIndex)
7942 return false;
7943 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7944 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
7945 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
7946 int FS = MFI->getObjectSize(FI);
7947 int BFS = MFI->getObjectSize(BFI);
7948 if (FS != BFS || FS != (int)Bytes) return false;
7949 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
7950 }
7951
7952 // Handle X+C
7953 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
7954 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
7955 return true;
7956
7957 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +00007958 const GlobalValue *GV1 = nullptr;
7959 const GlobalValue *GV2 = nullptr;
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007960 int64_t Offset1 = 0;
7961 int64_t Offset2 = 0;
7962 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
7963 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
7964 if (isGA1 && isGA2 && GV1 == GV2)
7965 return Offset1 == (Offset2 + Dist*Bytes);
7966 return false;
7967}
7968
Hal Finkel3604bf72014-08-01 01:02:01 +00007969// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
7970// not enforce equality of the chain operands.
7971static bool isConsecutiveLS(SDNode *N, LSBaseSDNode *Base,
7972 unsigned Bytes, int Dist,
7973 SelectionDAG &DAG) {
7974 if (LSBaseSDNode *LS = dyn_cast<LSBaseSDNode>(N)) {
7975 EVT VT = LS->getMemoryVT();
7976 SDValue Loc = LS->getBasePtr();
7977 return isConsecutiveLSLoc(Loc, VT, Base, Bytes, Dist, DAG);
7978 }
7979
7980 if (N->getOpcode() == ISD::INTRINSIC_W_CHAIN) {
7981 EVT VT;
7982 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
7983 default: return false;
7984 case Intrinsic::ppc_altivec_lvx:
7985 case Intrinsic::ppc_altivec_lvxl:
Bill Schmidt72954782014-11-12 04:19:40 +00007986 case Intrinsic::ppc_vsx_lxvw4x:
Hal Finkel3604bf72014-08-01 01:02:01 +00007987 VT = MVT::v4i32;
7988 break;
Bill Schmidt72954782014-11-12 04:19:40 +00007989 case Intrinsic::ppc_vsx_lxvd2x:
7990 VT = MVT::v2f64;
7991 break;
Hal Finkel3604bf72014-08-01 01:02:01 +00007992 case Intrinsic::ppc_altivec_lvebx:
7993 VT = MVT::i8;
7994 break;
7995 case Intrinsic::ppc_altivec_lvehx:
7996 VT = MVT::i16;
7997 break;
7998 case Intrinsic::ppc_altivec_lvewx:
7999 VT = MVT::i32;
8000 break;
8001 }
8002
8003 return isConsecutiveLSLoc(N->getOperand(2), VT, Base, Bytes, Dist, DAG);
8004 }
8005
8006 if (N->getOpcode() == ISD::INTRINSIC_VOID) {
8007 EVT VT;
8008 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
8009 default: return false;
8010 case Intrinsic::ppc_altivec_stvx:
8011 case Intrinsic::ppc_altivec_stvxl:
Bill Schmidt72954782014-11-12 04:19:40 +00008012 case Intrinsic::ppc_vsx_stxvw4x:
Hal Finkel3604bf72014-08-01 01:02:01 +00008013 VT = MVT::v4i32;
8014 break;
Bill Schmidt72954782014-11-12 04:19:40 +00008015 case Intrinsic::ppc_vsx_stxvd2x:
8016 VT = MVT::v2f64;
8017 break;
Hal Finkel3604bf72014-08-01 01:02:01 +00008018 case Intrinsic::ppc_altivec_stvebx:
8019 VT = MVT::i8;
8020 break;
8021 case Intrinsic::ppc_altivec_stvehx:
8022 VT = MVT::i16;
8023 break;
8024 case Intrinsic::ppc_altivec_stvewx:
8025 VT = MVT::i32;
8026 break;
8027 }
8028
8029 return isConsecutiveLSLoc(N->getOperand(3), VT, Base, Bytes, Dist, DAG);
8030 }
8031
8032 return false;
8033}
8034
Hal Finkel7d8a6912013-05-26 18:08:30 +00008035// Return true is there is a nearyby consecutive load to the one provided
8036// (regardless of alignment). We search up and down the chain, looking though
Matt Arsenault57e74d22014-07-29 00:02:40 +00008037// token factors and other loads (but nothing else). As a result, a true result
8038// indicates that it is safe to create a new consecutive load adjacent to the
8039// load provided.
Hal Finkel7d8a6912013-05-26 18:08:30 +00008040static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
8041 SDValue Chain = LD->getChain();
8042 EVT VT = LD->getMemoryVT();
8043
8044 SmallSet<SDNode *, 16> LoadRoots;
8045 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
8046 SmallSet<SDNode *, 16> Visited;
8047
8048 // First, search up the chain, branching to follow all token-factor operands.
8049 // If we find a consecutive load, then we're done, otherwise, record all
8050 // nodes just above the top-level loads and token factors.
8051 while (!Queue.empty()) {
8052 SDNode *ChainNext = Queue.pop_back_val();
David Blaikie70573dc2014-11-19 07:49:26 +00008053 if (!Visited.insert(ChainNext).second)
Hal Finkel7d8a6912013-05-26 18:08:30 +00008054 continue;
8055
Hal Finkel3604bf72014-08-01 01:02:01 +00008056 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(ChainNext)) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00008057 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00008058 return true;
8059
8060 if (!Visited.count(ChainLD->getChain().getNode()))
8061 Queue.push_back(ChainLD->getChain().getNode());
8062 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
Craig Topper66e588b2014-06-29 00:40:57 +00008063 for (const SDUse &O : ChainNext->ops())
8064 if (!Visited.count(O.getNode()))
8065 Queue.push_back(O.getNode());
Hal Finkel7d8a6912013-05-26 18:08:30 +00008066 } else
8067 LoadRoots.insert(ChainNext);
8068 }
8069
8070 // Second, search down the chain, starting from the top-level nodes recorded
8071 // in the first phase. These top-level nodes are the nodes just above all
8072 // loads and token factors. Starting with their uses, recursively look though
8073 // all loads (just the chain uses) and token factors to find a consecutive
8074 // load.
8075 Visited.clear();
8076 Queue.clear();
8077
8078 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
8079 IE = LoadRoots.end(); I != IE; ++I) {
8080 Queue.push_back(*I);
8081
8082 while (!Queue.empty()) {
8083 SDNode *LoadRoot = Queue.pop_back_val();
David Blaikie70573dc2014-11-19 07:49:26 +00008084 if (!Visited.insert(LoadRoot).second)
Hal Finkel7d8a6912013-05-26 18:08:30 +00008085 continue;
8086
Hal Finkel3604bf72014-08-01 01:02:01 +00008087 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(LoadRoot))
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00008088 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00008089 return true;
8090
8091 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
8092 UE = LoadRoot->use_end(); UI != UE; ++UI)
Hal Finkel3604bf72014-08-01 01:02:01 +00008093 if (((isa<MemSDNode>(*UI) &&
8094 cast<MemSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
Hal Finkel7d8a6912013-05-26 18:08:30 +00008095 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
8096 Queue.push_back(*UI);
8097 }
8098 }
8099
8100 return false;
8101}
8102
Hal Finkel940ab932014-02-28 00:27:01 +00008103SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N,
8104 DAGCombinerInfo &DCI) const {
8105 SelectionDAG &DAG = DCI.DAG;
8106 SDLoc dl(N);
8107
Eric Christophercccae792015-01-30 22:02:31 +00008108 assert(Subtarget.useCRBits() && "Expecting to be tracking CR bits");
Hal Finkel940ab932014-02-28 00:27:01 +00008109 // If we're tracking CR bits, we need to be careful that we don't have:
8110 // trunc(binary-ops(zext(x), zext(y)))
8111 // or
8112 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...)
8113 // such that we're unnecessarily moving things into GPRs when it would be
8114 // better to keep them in CR bits.
8115
8116 // Note that trunc here can be an actual i1 trunc, or can be the effective
8117 // truncation that comes from a setcc or select_cc.
8118 if (N->getOpcode() == ISD::TRUNCATE &&
8119 N->getValueType(0) != MVT::i1)
8120 return SDValue();
8121
8122 if (N->getOperand(0).getValueType() != MVT::i32 &&
8123 N->getOperand(0).getValueType() != MVT::i64)
8124 return SDValue();
8125
8126 if (N->getOpcode() == ISD::SETCC ||
8127 N->getOpcode() == ISD::SELECT_CC) {
8128 // If we're looking at a comparison, then we need to make sure that the
8129 // high bits (all except for the first) don't matter the result.
8130 ISD::CondCode CC =
8131 cast<CondCodeSDNode>(N->getOperand(
8132 N->getOpcode() == ISD::SETCC ? 2 : 4))->get();
8133 unsigned OpBits = N->getOperand(0).getValueSizeInBits();
8134
8135 if (ISD::isSignedIntSetCC(CC)) {
8136 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits ||
8137 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits)
8138 return SDValue();
8139 } else if (ISD::isUnsignedIntSetCC(CC)) {
8140 if (!DAG.MaskedValueIsZero(N->getOperand(0),
8141 APInt::getHighBitsSet(OpBits, OpBits-1)) ||
8142 !DAG.MaskedValueIsZero(N->getOperand(1),
8143 APInt::getHighBitsSet(OpBits, OpBits-1)))
8144 return SDValue();
8145 } else {
8146 // This is neither a signed nor an unsigned comparison, just make sure
8147 // that the high bits are equal.
8148 APInt Op1Zero, Op1One;
8149 APInt Op2Zero, Op2One;
Jay Foada0653a32014-05-14 21:14:37 +00008150 DAG.computeKnownBits(N->getOperand(0), Op1Zero, Op1One);
8151 DAG.computeKnownBits(N->getOperand(1), Op2Zero, Op2One);
Hal Finkel940ab932014-02-28 00:27:01 +00008152
8153 // We don't really care about what is known about the first bit (if
8154 // anything), so clear it in all masks prior to comparing them.
8155 Op1Zero.clearBit(0); Op1One.clearBit(0);
8156 Op2Zero.clearBit(0); Op2One.clearBit(0);
8157
8158 if (Op1Zero != Op2Zero || Op1One != Op2One)
8159 return SDValue();
8160 }
8161 }
8162
8163 // We now know that the higher-order bits are irrelevant, we just need to
8164 // make sure that all of the intermediate operations are bit operations, and
8165 // all inputs are extensions.
8166 if (N->getOperand(0).getOpcode() != ISD::AND &&
8167 N->getOperand(0).getOpcode() != ISD::OR &&
8168 N->getOperand(0).getOpcode() != ISD::XOR &&
8169 N->getOperand(0).getOpcode() != ISD::SELECT &&
8170 N->getOperand(0).getOpcode() != ISD::SELECT_CC &&
8171 N->getOperand(0).getOpcode() != ISD::TRUNCATE &&
8172 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND &&
8173 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND &&
8174 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND)
8175 return SDValue();
8176
8177 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) &&
8178 N->getOperand(1).getOpcode() != ISD::AND &&
8179 N->getOperand(1).getOpcode() != ISD::OR &&
8180 N->getOperand(1).getOpcode() != ISD::XOR &&
8181 N->getOperand(1).getOpcode() != ISD::SELECT &&
8182 N->getOperand(1).getOpcode() != ISD::SELECT_CC &&
8183 N->getOperand(1).getOpcode() != ISD::TRUNCATE &&
8184 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND &&
8185 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND &&
8186 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND)
8187 return SDValue();
8188
8189 SmallVector<SDValue, 4> Inputs;
8190 SmallVector<SDValue, 8> BinOps, PromOps;
8191 SmallPtrSet<SDNode *, 16> Visited;
8192
8193 for (unsigned i = 0; i < 2; ++i) {
8194 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
8195 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
8196 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
8197 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
8198 isa<ConstantSDNode>(N->getOperand(i)))
8199 Inputs.push_back(N->getOperand(i));
8200 else
8201 BinOps.push_back(N->getOperand(i));
8202
8203 if (N->getOpcode() == ISD::TRUNCATE)
8204 break;
8205 }
8206
8207 // Visit all inputs, collect all binary operations (and, or, xor and
8208 // select) that are all fed by extensions.
8209 while (!BinOps.empty()) {
8210 SDValue BinOp = BinOps.back();
8211 BinOps.pop_back();
8212
David Blaikie70573dc2014-11-19 07:49:26 +00008213 if (!Visited.insert(BinOp.getNode()).second)
Hal Finkel940ab932014-02-28 00:27:01 +00008214 continue;
8215
8216 PromOps.push_back(BinOp);
8217
8218 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
8219 // The condition of the select is not promoted.
8220 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
8221 continue;
8222 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
8223 continue;
8224
8225 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
8226 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
8227 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
8228 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
8229 isa<ConstantSDNode>(BinOp.getOperand(i))) {
8230 Inputs.push_back(BinOp.getOperand(i));
8231 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
8232 BinOp.getOperand(i).getOpcode() == ISD::OR ||
8233 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
8234 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
8235 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC ||
8236 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
8237 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
8238 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
8239 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) {
8240 BinOps.push_back(BinOp.getOperand(i));
8241 } else {
8242 // We have an input that is not an extension or another binary
8243 // operation; we'll abort this transformation.
8244 return SDValue();
8245 }
8246 }
8247 }
8248
8249 // Make sure that this is a self-contained cluster of operations (which
8250 // is not quite the same thing as saying that everything has only one
8251 // use).
8252 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8253 if (isa<ConstantSDNode>(Inputs[i]))
8254 continue;
8255
8256 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
8257 UE = Inputs[i].getNode()->use_end();
8258 UI != UE; ++UI) {
8259 SDNode *User = *UI;
8260 if (User != N && !Visited.count(User))
8261 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008262
8263 // Make sure that we're not going to promote the non-output-value
8264 // operand(s) or SELECT or SELECT_CC.
8265 // FIXME: Although we could sometimes handle this, and it does occur in
8266 // practice that one of the condition inputs to the select is also one of
8267 // the outputs, we currently can't deal with this.
8268 if (User->getOpcode() == ISD::SELECT) {
8269 if (User->getOperand(0) == Inputs[i])
8270 return SDValue();
8271 } else if (User->getOpcode() == ISD::SELECT_CC) {
8272 if (User->getOperand(0) == Inputs[i] ||
8273 User->getOperand(1) == Inputs[i])
8274 return SDValue();
8275 }
Hal Finkel940ab932014-02-28 00:27:01 +00008276 }
8277 }
8278
8279 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
8280 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
8281 UE = PromOps[i].getNode()->use_end();
8282 UI != UE; ++UI) {
8283 SDNode *User = *UI;
8284 if (User != N && !Visited.count(User))
8285 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008286
8287 // Make sure that we're not going to promote the non-output-value
8288 // operand(s) or SELECT or SELECT_CC.
8289 // FIXME: Although we could sometimes handle this, and it does occur in
8290 // practice that one of the condition inputs to the select is also one of
8291 // the outputs, we currently can't deal with this.
8292 if (User->getOpcode() == ISD::SELECT) {
8293 if (User->getOperand(0) == PromOps[i])
8294 return SDValue();
8295 } else if (User->getOpcode() == ISD::SELECT_CC) {
8296 if (User->getOperand(0) == PromOps[i] ||
8297 User->getOperand(1) == PromOps[i])
8298 return SDValue();
8299 }
Hal Finkel940ab932014-02-28 00:27:01 +00008300 }
8301 }
8302
8303 // Replace all inputs with the extension operand.
8304 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8305 // Constants may have users outside the cluster of to-be-promoted nodes,
8306 // and so we need to replace those as we do the promotions.
8307 if (isa<ConstantSDNode>(Inputs[i]))
8308 continue;
8309 else
8310 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0));
8311 }
8312
8313 // Replace all operations (these are all the same, but have a different
8314 // (i1) return type). DAG.getNode will validate that the types of
8315 // a binary operator match, so go through the list in reverse so that
8316 // we've likely promoted both operands first. Any intermediate truncations or
8317 // extensions disappear.
8318 while (!PromOps.empty()) {
8319 SDValue PromOp = PromOps.back();
8320 PromOps.pop_back();
8321
8322 if (PromOp.getOpcode() == ISD::TRUNCATE ||
8323 PromOp.getOpcode() == ISD::SIGN_EXTEND ||
8324 PromOp.getOpcode() == ISD::ZERO_EXTEND ||
8325 PromOp.getOpcode() == ISD::ANY_EXTEND) {
8326 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) &&
8327 PromOp.getOperand(0).getValueType() != MVT::i1) {
8328 // The operand is not yet ready (see comment below).
8329 PromOps.insert(PromOps.begin(), PromOp);
8330 continue;
8331 }
8332
8333 SDValue RepValue = PromOp.getOperand(0);
8334 if (isa<ConstantSDNode>(RepValue))
8335 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue);
8336
8337 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue);
8338 continue;
8339 }
8340
8341 unsigned C;
8342 switch (PromOp.getOpcode()) {
8343 default: C = 0; break;
8344 case ISD::SELECT: C = 1; break;
8345 case ISD::SELECT_CC: C = 2; break;
8346 }
8347
8348 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
8349 PromOp.getOperand(C).getValueType() != MVT::i1) ||
8350 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
8351 PromOp.getOperand(C+1).getValueType() != MVT::i1)) {
8352 // The to-be-promoted operands of this node have not yet been
8353 // promoted (this should be rare because we're going through the
8354 // list backward, but if one of the operands has several users in
8355 // this cluster of to-be-promoted nodes, it is possible).
8356 PromOps.insert(PromOps.begin(), PromOp);
8357 continue;
8358 }
8359
8360 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
8361 PromOp.getNode()->op_end());
8362
8363 // If there are any constant inputs, make sure they're replaced now.
8364 for (unsigned i = 0; i < 2; ++i)
8365 if (isa<ConstantSDNode>(Ops[C+i]))
8366 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]);
8367
8368 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00008369 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00008370 }
8371
8372 // Now we're left with the initial truncation itself.
8373 if (N->getOpcode() == ISD::TRUNCATE)
8374 return N->getOperand(0);
8375
8376 // Otherwise, this is a comparison. The operands to be compared have just
8377 // changed type (to i1), but everything else is the same.
8378 return SDValue(N, 0);
8379}
8380
8381SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N,
8382 DAGCombinerInfo &DCI) const {
8383 SelectionDAG &DAG = DCI.DAG;
8384 SDLoc dl(N);
8385
Hal Finkel940ab932014-02-28 00:27:01 +00008386 // If we're tracking CR bits, we need to be careful that we don't have:
8387 // zext(binary-ops(trunc(x), trunc(y)))
8388 // or
8389 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...)
8390 // such that we're unnecessarily moving things into CR bits that can more
8391 // efficiently stay in GPRs. Note that if we're not certain that the high
8392 // bits are set as required by the final extension, we still may need to do
8393 // some masking to get the proper behavior.
8394
Hal Finkel46043ed2014-03-01 21:36:57 +00008395 // This same functionality is important on PPC64 when dealing with
8396 // 32-to-64-bit extensions; these occur often when 32-bit values are used as
8397 // the return values of functions. Because it is so similar, it is handled
8398 // here as well.
8399
Hal Finkel940ab932014-02-28 00:27:01 +00008400 if (N->getValueType(0) != MVT::i32 &&
8401 N->getValueType(0) != MVT::i64)
8402 return SDValue();
8403
Eric Christophercccae792015-01-30 22:02:31 +00008404 if (!((N->getOperand(0).getValueType() == MVT::i1 && Subtarget.useCRBits()) ||
8405 (N->getOperand(0).getValueType() == MVT::i32 && Subtarget.isPPC64())))
Hal Finkel940ab932014-02-28 00:27:01 +00008406 return SDValue();
8407
8408 if (N->getOperand(0).getOpcode() != ISD::AND &&
8409 N->getOperand(0).getOpcode() != ISD::OR &&
8410 N->getOperand(0).getOpcode() != ISD::XOR &&
8411 N->getOperand(0).getOpcode() != ISD::SELECT &&
8412 N->getOperand(0).getOpcode() != ISD::SELECT_CC)
8413 return SDValue();
8414
8415 SmallVector<SDValue, 4> Inputs;
8416 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps;
8417 SmallPtrSet<SDNode *, 16> Visited;
8418
8419 // Visit all inputs, collect all binary operations (and, or, xor and
8420 // select) that are all fed by truncations.
8421 while (!BinOps.empty()) {
8422 SDValue BinOp = BinOps.back();
8423 BinOps.pop_back();
8424
David Blaikie70573dc2014-11-19 07:49:26 +00008425 if (!Visited.insert(BinOp.getNode()).second)
Hal Finkel940ab932014-02-28 00:27:01 +00008426 continue;
8427
8428 PromOps.push_back(BinOp);
8429
8430 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
8431 // The condition of the select is not promoted.
8432 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
8433 continue;
8434 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
8435 continue;
8436
8437 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
8438 isa<ConstantSDNode>(BinOp.getOperand(i))) {
8439 Inputs.push_back(BinOp.getOperand(i));
8440 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
8441 BinOp.getOperand(i).getOpcode() == ISD::OR ||
8442 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
8443 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
8444 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) {
8445 BinOps.push_back(BinOp.getOperand(i));
8446 } else {
8447 // We have an input that is not a truncation or another binary
8448 // operation; we'll abort this transformation.
8449 return SDValue();
8450 }
8451 }
8452 }
8453
Hal Finkel4104a1a2014-12-14 05:53:19 +00008454 // The operands of a select that must be truncated when the select is
8455 // promoted because the operand is actually part of the to-be-promoted set.
8456 DenseMap<SDNode *, EVT> SelectTruncOp[2];
8457
Hal Finkel940ab932014-02-28 00:27:01 +00008458 // Make sure that this is a self-contained cluster of operations (which
8459 // is not quite the same thing as saying that everything has only one
8460 // use).
8461 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8462 if (isa<ConstantSDNode>(Inputs[i]))
8463 continue;
8464
8465 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
8466 UE = Inputs[i].getNode()->use_end();
8467 UI != UE; ++UI) {
8468 SDNode *User = *UI;
8469 if (User != N && !Visited.count(User))
8470 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008471
Hal Finkel4104a1a2014-12-14 05:53:19 +00008472 // If we're going to promote the non-output-value operand(s) or SELECT or
8473 // SELECT_CC, record them for truncation.
Hal Finkel46043ed2014-03-01 21:36:57 +00008474 if (User->getOpcode() == ISD::SELECT) {
8475 if (User->getOperand(0) == Inputs[i])
Hal Finkel4104a1a2014-12-14 05:53:19 +00008476 SelectTruncOp[0].insert(std::make_pair(User,
8477 User->getOperand(0).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008478 } else if (User->getOpcode() == ISD::SELECT_CC) {
Hal Finkel4104a1a2014-12-14 05:53:19 +00008479 if (User->getOperand(0) == Inputs[i])
8480 SelectTruncOp[0].insert(std::make_pair(User,
8481 User->getOperand(0).getValueType()));
8482 if (User->getOperand(1) == Inputs[i])
8483 SelectTruncOp[1].insert(std::make_pair(User,
8484 User->getOperand(1).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008485 }
Hal Finkel940ab932014-02-28 00:27:01 +00008486 }
8487 }
8488
8489 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
8490 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
8491 UE = PromOps[i].getNode()->use_end();
8492 UI != UE; ++UI) {
8493 SDNode *User = *UI;
8494 if (User != N && !Visited.count(User))
8495 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008496
Hal Finkel4104a1a2014-12-14 05:53:19 +00008497 // If we're going to promote the non-output-value operand(s) or SELECT or
8498 // SELECT_CC, record them for truncation.
Hal Finkel46043ed2014-03-01 21:36:57 +00008499 if (User->getOpcode() == ISD::SELECT) {
8500 if (User->getOperand(0) == PromOps[i])
Hal Finkel4104a1a2014-12-14 05:53:19 +00008501 SelectTruncOp[0].insert(std::make_pair(User,
8502 User->getOperand(0).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008503 } else if (User->getOpcode() == ISD::SELECT_CC) {
Hal Finkel4104a1a2014-12-14 05:53:19 +00008504 if (User->getOperand(0) == PromOps[i])
8505 SelectTruncOp[0].insert(std::make_pair(User,
8506 User->getOperand(0).getValueType()));
8507 if (User->getOperand(1) == PromOps[i])
8508 SelectTruncOp[1].insert(std::make_pair(User,
8509 User->getOperand(1).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008510 }
Hal Finkel940ab932014-02-28 00:27:01 +00008511 }
8512 }
8513
Hal Finkel46043ed2014-03-01 21:36:57 +00008514 unsigned PromBits = N->getOperand(0).getValueSizeInBits();
Hal Finkel940ab932014-02-28 00:27:01 +00008515 bool ReallyNeedsExt = false;
8516 if (N->getOpcode() != ISD::ANY_EXTEND) {
8517 // If all of the inputs are not already sign/zero extended, then
8518 // we'll still need to do that at the end.
8519 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8520 if (isa<ConstantSDNode>(Inputs[i]))
8521 continue;
8522
8523 unsigned OpBits =
8524 Inputs[i].getOperand(0).getValueSizeInBits();
Hal Finkel46043ed2014-03-01 21:36:57 +00008525 assert(PromBits < OpBits && "Truncation not to a smaller bit count?");
8526
Hal Finkel940ab932014-02-28 00:27:01 +00008527 if ((N->getOpcode() == ISD::ZERO_EXTEND &&
8528 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008529 APInt::getHighBitsSet(OpBits,
8530 OpBits-PromBits))) ||
Hal Finkel940ab932014-02-28 00:27:01 +00008531 (N->getOpcode() == ISD::SIGN_EXTEND &&
Hal Finkel46043ed2014-03-01 21:36:57 +00008532 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) <
8533 (OpBits-(PromBits-1)))) {
Hal Finkel940ab932014-02-28 00:27:01 +00008534 ReallyNeedsExt = true;
8535 break;
8536 }
8537 }
8538 }
8539
8540 // Replace all inputs, either with the truncation operand, or a
8541 // truncation or extension to the final output type.
8542 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8543 // Constant inputs need to be replaced with the to-be-promoted nodes that
8544 // use them because they might have users outside of the cluster of
8545 // promoted nodes.
8546 if (isa<ConstantSDNode>(Inputs[i]))
8547 continue;
8548
8549 SDValue InSrc = Inputs[i].getOperand(0);
8550 if (Inputs[i].getValueType() == N->getValueType(0))
8551 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc);
8552 else if (N->getOpcode() == ISD::SIGN_EXTEND)
8553 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8554 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0)));
8555 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8556 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8557 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0)));
8558 else
8559 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8560 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0)));
8561 }
8562
8563 // Replace all operations (these are all the same, but have a different
8564 // (promoted) return type). DAG.getNode will validate that the types of
8565 // a binary operator match, so go through the list in reverse so that
8566 // we've likely promoted both operands first.
8567 while (!PromOps.empty()) {
8568 SDValue PromOp = PromOps.back();
8569 PromOps.pop_back();
8570
8571 unsigned C;
8572 switch (PromOp.getOpcode()) {
8573 default: C = 0; break;
8574 case ISD::SELECT: C = 1; break;
8575 case ISD::SELECT_CC: C = 2; break;
8576 }
8577
8578 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
8579 PromOp.getOperand(C).getValueType() != N->getValueType(0)) ||
8580 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
8581 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) {
8582 // The to-be-promoted operands of this node have not yet been
8583 // promoted (this should be rare because we're going through the
8584 // list backward, but if one of the operands has several users in
8585 // this cluster of to-be-promoted nodes, it is possible).
8586 PromOps.insert(PromOps.begin(), PromOp);
8587 continue;
8588 }
8589
Hal Finkel4104a1a2014-12-14 05:53:19 +00008590 // For SELECT and SELECT_CC nodes, we do a similar check for any
8591 // to-be-promoted comparison inputs.
8592 if (PromOp.getOpcode() == ISD::SELECT ||
8593 PromOp.getOpcode() == ISD::SELECT_CC) {
8594 if ((SelectTruncOp[0].count(PromOp.getNode()) &&
8595 PromOp.getOperand(0).getValueType() != N->getValueType(0)) ||
8596 (SelectTruncOp[1].count(PromOp.getNode()) &&
8597 PromOp.getOperand(1).getValueType() != N->getValueType(0))) {
8598 PromOps.insert(PromOps.begin(), PromOp);
8599 continue;
8600 }
8601 }
8602
Hal Finkel940ab932014-02-28 00:27:01 +00008603 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
8604 PromOp.getNode()->op_end());
8605
8606 // If this node has constant inputs, then they'll need to be promoted here.
8607 for (unsigned i = 0; i < 2; ++i) {
8608 if (!isa<ConstantSDNode>(Ops[C+i]))
8609 continue;
8610 if (Ops[C+i].getValueType() == N->getValueType(0))
8611 continue;
8612
8613 if (N->getOpcode() == ISD::SIGN_EXTEND)
8614 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8615 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8616 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8617 else
8618 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8619 }
8620
Hal Finkel4104a1a2014-12-14 05:53:19 +00008621 // If we've promoted the comparison inputs of a SELECT or SELECT_CC,
8622 // truncate them again to the original value type.
8623 if (PromOp.getOpcode() == ISD::SELECT ||
8624 PromOp.getOpcode() == ISD::SELECT_CC) {
8625 auto SI0 = SelectTruncOp[0].find(PromOp.getNode());
8626 if (SI0 != SelectTruncOp[0].end())
8627 Ops[0] = DAG.getNode(ISD::TRUNCATE, dl, SI0->second, Ops[0]);
8628 auto SI1 = SelectTruncOp[1].find(PromOp.getNode());
8629 if (SI1 != SelectTruncOp[1].end())
8630 Ops[1] = DAG.getNode(ISD::TRUNCATE, dl, SI1->second, Ops[1]);
8631 }
8632
Hal Finkel940ab932014-02-28 00:27:01 +00008633 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00008634 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00008635 }
8636
8637 // Now we're left with the initial extension itself.
8638 if (!ReallyNeedsExt)
8639 return N->getOperand(0);
8640
Hal Finkel46043ed2014-03-01 21:36:57 +00008641 // To zero extend, just mask off everything except for the first bit (in the
8642 // i1 case).
Hal Finkel940ab932014-02-28 00:27:01 +00008643 if (N->getOpcode() == ISD::ZERO_EXTEND)
8644 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008645 DAG.getConstant(APInt::getLowBitsSet(
8646 N->getValueSizeInBits(0), PromBits),
8647 N->getValueType(0)));
Hal Finkel940ab932014-02-28 00:27:01 +00008648
8649 assert(N->getOpcode() == ISD::SIGN_EXTEND &&
8650 "Invalid extension type");
8651 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0));
8652 SDValue ShiftCst =
Hal Finkel46043ed2014-03-01 21:36:57 +00008653 DAG.getConstant(N->getValueSizeInBits(0)-PromBits, ShiftAmountTy);
Hal Finkel940ab932014-02-28 00:27:01 +00008654 return DAG.getNode(ISD::SRA, dl, N->getValueType(0),
8655 DAG.getNode(ISD::SHL, dl, N->getValueType(0),
8656 N->getOperand(0), ShiftCst), ShiftCst);
8657}
8658
Hal Finkel5efb9182015-01-06 06:01:57 +00008659SDValue PPCTargetLowering::combineFPToIntToFP(SDNode *N,
8660 DAGCombinerInfo &DCI) const {
8661 assert((N->getOpcode() == ISD::SINT_TO_FP ||
8662 N->getOpcode() == ISD::UINT_TO_FP) &&
8663 "Need an int -> FP conversion node here");
8664
8665 if (!Subtarget.has64BitSupport())
8666 return SDValue();
8667
8668 SelectionDAG &DAG = DCI.DAG;
8669 SDLoc dl(N);
8670 SDValue Op(N, 0);
8671
8672 // Don't handle ppc_fp128 here or i1 conversions.
8673 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
8674 return SDValue();
8675 if (Op.getOperand(0).getValueType() == MVT::i1)
8676 return SDValue();
8677
8678 // For i32 intermediate values, unfortunately, the conversion functions
8679 // leave the upper 32 bits of the value are undefined. Within the set of
8680 // scalar instructions, we have no method for zero- or sign-extending the
8681 // value. Thus, we cannot handle i32 intermediate values here.
8682 if (Op.getOperand(0).getValueType() == MVT::i32)
8683 return SDValue();
8684
8685 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
8686 "UINT_TO_FP is supported only with FPCVT");
8687
8688 // If we have FCFIDS, then use it when converting to single-precision.
8689 // Otherwise, convert to double-precision and then round.
Eric Christophercccae792015-01-30 22:02:31 +00008690 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32)
8691 ? (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDUS
8692 : PPCISD::FCFIDS)
8693 : (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDU
8694 : PPCISD::FCFID);
8695 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32)
8696 ? MVT::f32
8697 : MVT::f64;
Hal Finkel5efb9182015-01-06 06:01:57 +00008698
8699 // If we're converting from a float, to an int, and back to a float again,
8700 // then we don't need the store/load pair at all.
8701 if ((Op.getOperand(0).getOpcode() == ISD::FP_TO_UINT &&
8702 Subtarget.hasFPCVT()) ||
8703 (Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT)) {
8704 SDValue Src = Op.getOperand(0).getOperand(0);
8705 if (Src.getValueType() == MVT::f32) {
8706 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
8707 DCI.AddToWorklist(Src.getNode());
8708 }
8709
8710 unsigned FCTOp =
8711 Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
8712 PPCISD::FCTIDUZ;
8713
8714 SDValue Tmp = DAG.getNode(FCTOp, dl, MVT::f64, Src);
8715 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Tmp);
8716
8717 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT()) {
8718 FP = DAG.getNode(ISD::FP_ROUND, dl,
8719 MVT::f32, FP, DAG.getIntPtrConstant(0));
8720 DCI.AddToWorklist(FP.getNode());
8721 }
8722
8723 return FP;
8724 }
8725
8726 return SDValue();
8727}
8728
Bill Schmidtfae5d712014-12-09 16:35:51 +00008729// expandVSXLoadForLE - Convert VSX loads (which may be intrinsics for
8730// builtins) into loads with swaps.
8731SDValue PPCTargetLowering::expandVSXLoadForLE(SDNode *N,
8732 DAGCombinerInfo &DCI) const {
8733 SelectionDAG &DAG = DCI.DAG;
8734 SDLoc dl(N);
8735 SDValue Chain;
8736 SDValue Base;
8737 MachineMemOperand *MMO;
8738
8739 switch (N->getOpcode()) {
8740 default:
8741 llvm_unreachable("Unexpected opcode for little endian VSX load");
8742 case ISD::LOAD: {
8743 LoadSDNode *LD = cast<LoadSDNode>(N);
8744 Chain = LD->getChain();
8745 Base = LD->getBasePtr();
8746 MMO = LD->getMemOperand();
8747 // If the MMO suggests this isn't a load of a full vector, leave
8748 // things alone. For a built-in, we have to make the change for
8749 // correctness, so if there is a size problem that will be a bug.
8750 if (MMO->getSize() < 16)
8751 return SDValue();
8752 break;
8753 }
8754 case ISD::INTRINSIC_W_CHAIN: {
8755 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N);
8756 Chain = Intrin->getChain();
8757 Base = Intrin->getBasePtr();
8758 MMO = Intrin->getMemOperand();
8759 break;
8760 }
8761 }
8762
8763 MVT VecTy = N->getValueType(0).getSimpleVT();
8764 SDValue LoadOps[] = { Chain, Base };
8765 SDValue Load = DAG.getMemIntrinsicNode(PPCISD::LXVD2X, dl,
8766 DAG.getVTList(VecTy, MVT::Other),
8767 LoadOps, VecTy, MMO);
8768 DCI.AddToWorklist(Load.getNode());
8769 Chain = Load.getValue(1);
8770 SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl,
8771 DAG.getVTList(VecTy, MVT::Other), Chain, Load);
8772 DCI.AddToWorklist(Swap.getNode());
8773 return Swap;
8774}
8775
8776// expandVSXStoreForLE - Convert VSX stores (which may be intrinsics for
8777// builtins) into stores with swaps.
8778SDValue PPCTargetLowering::expandVSXStoreForLE(SDNode *N,
8779 DAGCombinerInfo &DCI) const {
8780 SelectionDAG &DAG = DCI.DAG;
8781 SDLoc dl(N);
8782 SDValue Chain;
8783 SDValue Base;
8784 unsigned SrcOpnd;
8785 MachineMemOperand *MMO;
8786
8787 switch (N->getOpcode()) {
8788 default:
8789 llvm_unreachable("Unexpected opcode for little endian VSX store");
8790 case ISD::STORE: {
8791 StoreSDNode *ST = cast<StoreSDNode>(N);
8792 Chain = ST->getChain();
8793 Base = ST->getBasePtr();
8794 MMO = ST->getMemOperand();
8795 SrcOpnd = 1;
8796 // If the MMO suggests this isn't a store of a full vector, leave
8797 // things alone. For a built-in, we have to make the change for
8798 // correctness, so if there is a size problem that will be a bug.
8799 if (MMO->getSize() < 16)
8800 return SDValue();
8801 break;
8802 }
8803 case ISD::INTRINSIC_VOID: {
8804 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N);
8805 Chain = Intrin->getChain();
8806 // Intrin->getBasePtr() oddly does not get what we want.
8807 Base = Intrin->getOperand(3);
8808 MMO = Intrin->getMemOperand();
8809 SrcOpnd = 2;
8810 break;
8811 }
8812 }
8813
8814 SDValue Src = N->getOperand(SrcOpnd);
8815 MVT VecTy = Src.getValueType().getSimpleVT();
8816 SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl,
8817 DAG.getVTList(VecTy, MVT::Other), Chain, Src);
8818 DCI.AddToWorklist(Swap.getNode());
8819 Chain = Swap.getValue(1);
8820 SDValue StoreOps[] = { Chain, Swap, Base };
8821 SDValue Store = DAG.getMemIntrinsicNode(PPCISD::STXVD2X, dl,
8822 DAG.getVTList(MVT::Other),
8823 StoreOps, VecTy, MMO);
8824 DCI.AddToWorklist(Store.getNode());
8825 return Store;
8826}
8827
Duncan Sandsdc2dac12008-11-24 14:53:14 +00008828SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
8829 DAGCombinerInfo &DCI) const {
Chris Lattnerf4184352006-03-01 04:57:39 +00008830 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008831 SDLoc dl(N);
Chris Lattnerf4184352006-03-01 04:57:39 +00008832 switch (N->getOpcode()) {
8833 default: break;
Chris Lattner3c48ea52006-09-19 05:22:59 +00008834 case PPCISD::SHL:
8835 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008836 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008837 return N->getOperand(0);
8838 }
8839 break;
8840 case PPCISD::SRL:
8841 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008842 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008843 return N->getOperand(0);
8844 }
8845 break;
8846 case PPCISD::SRA:
8847 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008848 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008849 C->isAllOnesValue()) // -1 >>s V -> -1.
8850 return N->getOperand(0);
8851 }
8852 break;
Hal Finkel940ab932014-02-28 00:27:01 +00008853 case ISD::SIGN_EXTEND:
8854 case ISD::ZERO_EXTEND:
8855 case ISD::ANY_EXTEND:
8856 return DAGCombineExtBoolTrunc(N, DCI);
8857 case ISD::TRUNCATE:
8858 case ISD::SETCC:
8859 case ISD::SELECT_CC:
8860 return DAGCombineTruncBoolExt(N, DCI);
Chris Lattnerf4184352006-03-01 04:57:39 +00008861 case ISD::SINT_TO_FP:
Hal Finkel5efb9182015-01-06 06:01:57 +00008862 case ISD::UINT_TO_FP:
8863 return combineFPToIntToFP(N, DCI);
Bill Schmidtfae5d712014-12-09 16:35:51 +00008864 case ISD::STORE: {
Chris Lattner27f53452006-03-01 05:50:56 +00008865 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
Eric Christophercccae792015-01-30 22:02:31 +00008866 if (Subtarget.hasSTFIWX() && !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner27f53452006-03-01 05:50:56 +00008867 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson9f944592009-08-11 20:47:22 +00008868 N->getOperand(1).getValueType() == MVT::i32 &&
8869 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008870 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008871 if (Val.getValueType() == MVT::f32) {
8872 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008873 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008874 }
Owen Anderson9f944592009-08-11 20:47:22 +00008875 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008876 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008877
Hal Finkel60c75102013-04-01 15:37:53 +00008878 SDValue Ops[] = {
8879 N->getOperand(0), Val, N->getOperand(2),
8880 DAG.getValueType(N->getOperand(1).getValueType())
8881 };
8882
8883 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00008884 DAG.getVTList(MVT::Other), Ops,
Hal Finkel60c75102013-04-01 15:37:53 +00008885 cast<StoreSDNode>(N)->getMemoryVT(),
8886 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greiff304a7a2008-08-28 21:40:38 +00008887 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008888 return Val;
8889 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008890
Chris Lattnera7976d32006-07-10 20:56:58 +00008891 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman28328db2009-09-25 00:57:30 +00008892 if (cast<StoreSDNode>(N)->isUnindexed() &&
8893 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greiff304a7a2008-08-28 21:40:38 +00008894 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson9f944592009-08-11 20:47:22 +00008895 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkel31d29562013-03-28 19:25:55 +00008896 N->getOperand(1).getValueType() == MVT::i16 ||
Eric Christophercccae792015-01-30 22:02:31 +00008897 (Subtarget.hasLDBRX() && Subtarget.isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008898 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008899 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008900 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson9f944592009-08-11 20:47:22 +00008901 if (BSwapOp.getValueType() == MVT::i16)
8902 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnera7976d32006-07-10 20:56:58 +00008903
Dan Gohman48b185d2009-09-25 20:36:54 +00008904 SDValue Ops[] = {
8905 N->getOperand(0), BSwapOp, N->getOperand(2),
8906 DAG.getValueType(N->getOperand(1).getValueType())
8907 };
8908 return
8909 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008910 Ops, cast<StoreSDNode>(N)->getMemoryVT(),
Dan Gohman48b185d2009-09-25 20:36:54 +00008911 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008912 }
Bill Schmidtfae5d712014-12-09 16:35:51 +00008913
8914 // For little endian, VSX stores require generating xxswapd/lxvd2x.
8915 EVT VT = N->getOperand(1).getValueType();
8916 if (VT.isSimple()) {
8917 MVT StoreVT = VT.getSimpleVT();
Eric Christophercccae792015-01-30 22:02:31 +00008918 if (Subtarget.hasVSX() && Subtarget.isLittleEndian() &&
Bill Schmidtfae5d712014-12-09 16:35:51 +00008919 (StoreVT == MVT::v2f64 || StoreVT == MVT::v2i64 ||
8920 StoreVT == MVT::v4f32 || StoreVT == MVT::v4i32))
8921 return expandVSXStoreForLE(N, DCI);
8922 }
Chris Lattnera7976d32006-07-10 20:56:58 +00008923 break;
Bill Schmidtfae5d712014-12-09 16:35:51 +00008924 }
Hal Finkelcf2e9082013-05-24 23:00:14 +00008925 case ISD::LOAD: {
8926 LoadSDNode *LD = cast<LoadSDNode>(N);
8927 EVT VT = LD->getValueType(0);
Bill Schmidtfae5d712014-12-09 16:35:51 +00008928
8929 // For little endian, VSX loads require generating lxvd2x/xxswapd.
8930 if (VT.isSimple()) {
8931 MVT LoadVT = VT.getSimpleVT();
Eric Christophercccae792015-01-30 22:02:31 +00008932 if (Subtarget.hasVSX() && Subtarget.isLittleEndian() &&
Bill Schmidtfae5d712014-12-09 16:35:51 +00008933 (LoadVT == MVT::v2f64 || LoadVT == MVT::v2i64 ||
8934 LoadVT == MVT::v4f32 || LoadVT == MVT::v4i32))
8935 return expandVSXLoadForLE(N, DCI);
8936 }
8937
Hal Finkelcf2e9082013-05-24 23:00:14 +00008938 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
8939 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
Eric Christophercccae792015-01-30 22:02:31 +00008940 if (ISD::isNON_EXTLoad(N) && VT.isVector() && Subtarget.hasAltivec() &&
Bill Schmidt2d1128a2014-10-17 15:13:38 +00008941 // P8 and later hardware should just use LOAD.
Eric Christophercccae792015-01-30 22:02:31 +00008942 !Subtarget.hasP8Vector() && (VT == MVT::v16i8 || VT == MVT::v8i16 ||
8943 VT == MVT::v4i32 || VT == MVT::v4f32) &&
Hal Finkelcf2e9082013-05-24 23:00:14 +00008944 LD->getAlignment() < ABIAlignment) {
8945 // This is a type-legal unaligned Altivec load.
8946 SDValue Chain = LD->getChain();
8947 SDValue Ptr = LD->getBasePtr();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008948 bool isLittleEndian = Subtarget.isLittleEndian();
Hal Finkelcf2e9082013-05-24 23:00:14 +00008949
8950 // This implements the loading of unaligned vectors as described in
8951 // the venerable Apple Velocity Engine overview. Specifically:
8952 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
8953 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
8954 //
8955 // The general idea is to expand a sequence of one or more unaligned
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008956 // loads into an alignment-based permutation-control instruction (lvsl
8957 // or lvsr), a series of regular vector loads (which always truncate
8958 // their input address to an aligned address), and a series of
8959 // permutations. The results of these permutations are the requested
8960 // loaded values. The trick is that the last "extra" load is not taken
8961 // from the address you might suspect (sizeof(vector) bytes after the
8962 // last requested load), but rather sizeof(vector) - 1 bytes after the
8963 // last requested vector. The point of this is to avoid a page fault if
8964 // the base address happened to be aligned. This works because if the
8965 // base address is aligned, then adding less than a full vector length
8966 // will cause the last vector in the sequence to be (re)loaded.
8967 // Otherwise, the next vector will be fetched as you might suspect was
8968 // necessary.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008969
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008970 // We might be able to reuse the permutation generation from
Hal Finkelcf2e9082013-05-24 23:00:14 +00008971 // a different base address offset from this one by an aligned amount.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008972 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
8973 // optimization later.
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008974 Intrinsic::ID Intr = (isLittleEndian ?
8975 Intrinsic::ppc_altivec_lvsr :
8976 Intrinsic::ppc_altivec_lvsl);
8977 SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, MVT::v16i8);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008978
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008979 // Create the new MMO for the new base load. It is like the original MMO,
8980 // but represents an area in memory almost twice the vector size centered
8981 // on the original address. If the address is unaligned, we might start
8982 // reading up to (sizeof(vector)-1) bytes below the address of the
8983 // original unaligned load.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008984 MachineFunction &MF = DAG.getMachineFunction();
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008985 MachineMemOperand *BaseMMO =
8986 MF.getMachineMemOperand(LD->getMemOperand(),
8987 -LD->getMemoryVT().getStoreSize()+1,
8988 2*LD->getMemoryVT().getStoreSize()-1);
8989
8990 // Create the new base load.
8991 SDValue LDXIntID = DAG.getTargetConstant(Intrinsic::ppc_altivec_lvx,
8992 getPointerTy());
8993 SDValue BaseLoadOps[] = { Chain, LDXIntID, Ptr };
8994 SDValue BaseLoad =
8995 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
8996 DAG.getVTList(MVT::v4i32, MVT::Other),
8997 BaseLoadOps, MVT::v4i32, BaseMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008998
8999 // Note that the value of IncOffset (which is provided to the next
9000 // load's pointer info offset value, and thus used to calculate the
9001 // alignment), and the value of IncValue (which is actually used to
9002 // increment the pointer value) are different! This is because we
9003 // require the next load to appear to be aligned, even though it
9004 // is actually offset from the base pointer by a lesser amount.
9005 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel7d8a6912013-05-26 18:08:30 +00009006 int IncValue = IncOffset;
9007
9008 // Walk (both up and down) the chain looking for another load at the real
9009 // (aligned) offset (the alignment of the other load does not matter in
9010 // this case). If found, then do not use the offset reduction trick, as
9011 // that will prevent the loads from being later combined (as they would
9012 // otherwise be duplicates).
9013 if (!findConsecutiveLoad(LD, DAG))
9014 --IncValue;
9015
Hal Finkelcf2e9082013-05-24 23:00:14 +00009016 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
9017 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
9018
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00009019 MachineMemOperand *ExtraMMO =
9020 MF.getMachineMemOperand(LD->getMemOperand(),
9021 1, 2*LD->getMemoryVT().getStoreSize()-1);
9022 SDValue ExtraLoadOps[] = { Chain, LDXIntID, Ptr };
Hal Finkelcf2e9082013-05-24 23:00:14 +00009023 SDValue ExtraLoad =
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00009024 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
9025 DAG.getVTList(MVT::v4i32, MVT::Other),
9026 ExtraLoadOps, MVT::v4i32, ExtraMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +00009027
9028 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
9029 BaseLoad.getValue(1), ExtraLoad.getValue(1));
9030
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00009031 // Because vperm has a big-endian bias, we must reverse the order
9032 // of the input vectors and complement the permute control vector
9033 // when generating little endian code. We have already handled the
9034 // latter by using lvsr instead of lvsl, so just reverse BaseLoad
9035 // and ExtraLoad here.
9036 SDValue Perm;
9037 if (isLittleEndian)
9038 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
9039 ExtraLoad, BaseLoad, PermCntl, DAG, dl);
9040 else
9041 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
9042 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
Hal Finkelcf2e9082013-05-24 23:00:14 +00009043
9044 if (VT != MVT::v4i32)
9045 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
9046
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00009047 // The output of the permutation is our loaded result, the TokenFactor is
9048 // our new chain.
9049 DCI.CombineTo(N, Perm, TF);
Hal Finkelcf2e9082013-05-24 23:00:14 +00009050 return SDValue(N, 0);
9051 }
9052 }
9053 break;
Eric Christophercccae792015-01-30 22:02:31 +00009054 case ISD::INTRINSIC_WO_CHAIN: {
9055 bool isLittleEndian = Subtarget.isLittleEndian();
9056 Intrinsic::ID Intr = (isLittleEndian ? Intrinsic::ppc_altivec_lvsr
9057 : Intrinsic::ppc_altivec_lvsl);
9058 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() == Intr &&
9059 N->getOperand(1)->getOpcode() == ISD::ADD) {
9060 SDValue Add = N->getOperand(1);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00009061
Eric Christophercccae792015-01-30 22:02:31 +00009062 if (DAG.MaskedValueIsZero(
9063 Add->getOperand(1),
9064 APInt::getAllOnesValue(4 /* 16 byte alignment */)
9065 .zext(
9066 Add.getValueType().getScalarType().getSizeInBits()))) {
9067 SDNode *BasePtr = Add->getOperand(0).getNode();
9068 for (SDNode::use_iterator UI = BasePtr->use_begin(),
9069 UE = BasePtr->use_end();
9070 UI != UE; ++UI) {
9071 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
9072 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
9073 Intr) {
9074 // We've found another LVSL/LVSR, and this address is an aligned
9075 // multiple of that one. The results will be the same, so use the
9076 // one we've just found instead.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00009077
Eric Christophercccae792015-01-30 22:02:31 +00009078 return SDValue(*UI, 0);
9079 }
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00009080 }
9081 }
9082 }
9083 }
Hal Finkelc3cfbf82013-09-13 20:09:02 +00009084
9085 break;
Bill Schmidtfae5d712014-12-09 16:35:51 +00009086 case ISD::INTRINSIC_W_CHAIN: {
9087 // For little endian, VSX loads require generating lxvd2x/xxswapd.
Eric Christophercccae792015-01-30 22:02:31 +00009088 if (Subtarget.hasVSX() && Subtarget.isLittleEndian()) {
Bill Schmidtfae5d712014-12-09 16:35:51 +00009089 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
9090 default:
9091 break;
9092 case Intrinsic::ppc_vsx_lxvw4x:
9093 case Intrinsic::ppc_vsx_lxvd2x:
9094 return expandVSXLoadForLE(N, DCI);
9095 }
9096 }
9097 break;
9098 }
9099 case ISD::INTRINSIC_VOID: {
9100 // For little endian, VSX stores require generating xxswapd/stxvd2x.
Eric Christophercccae792015-01-30 22:02:31 +00009101 if (Subtarget.hasVSX() && Subtarget.isLittleEndian()) {
Bill Schmidtfae5d712014-12-09 16:35:51 +00009102 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
9103 default:
9104 break;
9105 case Intrinsic::ppc_vsx_stxvw4x:
9106 case Intrinsic::ppc_vsx_stxvd2x:
9107 return expandVSXStoreForLE(N, DCI);
9108 }
9109 }
9110 break;
9111 }
Chris Lattnera7976d32006-07-10 20:56:58 +00009112 case ISD::BSWAP:
9113 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greiff304a7a2008-08-28 21:40:38 +00009114 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnera7976d32006-07-10 20:56:58 +00009115 N->getOperand(0).hasOneUse() &&
Hal Finkel31d29562013-03-28 19:25:55 +00009116 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
Eric Christophercccae792015-01-30 22:02:31 +00009117 (Subtarget.hasLDBRX() && Subtarget.isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00009118 N->getValueType(0) == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009119 SDValue Load = N->getOperand(0);
Evan Chenge71fe34d2006-10-09 20:57:25 +00009120 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnera7976d32006-07-10 20:56:58 +00009121 // Create the byte-swapping load.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009122 SDValue Ops[] = {
Evan Chenge71fe34d2006-10-09 20:57:25 +00009123 LD->getChain(), // Chain
9124 LD->getBasePtr(), // Ptr
Chris Lattnerd66f14e2006-08-11 17:18:05 +00009125 DAG.getValueType(N->getValueType(0)) // VT
9126 };
Dan Gohman48b185d2009-09-25 20:36:54 +00009127 SDValue BSLoad =
9128 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkel31d29562013-03-28 19:25:55 +00009129 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
9130 MVT::i64 : MVT::i32, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00009131 Ops, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00009132
Scott Michelcf0da6c2009-02-17 22:15:04 +00009133 // If this is an i16 load, insert the truncate.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009134 SDValue ResVal = BSLoad;
Owen Anderson9f944592009-08-11 20:47:22 +00009135 if (N->getValueType(0) == MVT::i16)
9136 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelcf0da6c2009-02-17 22:15:04 +00009137
Chris Lattnera7976d32006-07-10 20:56:58 +00009138 // First, combine the bswap away. This makes the value produced by the
9139 // load dead.
9140 DCI.CombineTo(N, ResVal);
9141
9142 // Next, combine the load away, we give it a bogus result value but a real
9143 // chain result. The result value is dead because the bswap is dead.
Gabor Greiff304a7a2008-08-28 21:40:38 +00009144 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelcf0da6c2009-02-17 22:15:04 +00009145
Chris Lattnera7976d32006-07-10 20:56:58 +00009146 // Return N so it doesn't get rechecked!
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009147 return SDValue(N, 0);
Chris Lattnera7976d32006-07-10 20:56:58 +00009148 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009149
Chris Lattner27f53452006-03-01 05:50:56 +00009150 break;
Chris Lattnerd4058a52006-03-31 06:02:07 +00009151 case PPCISD::VCMP: {
9152 // If a VCMPo node already exists with exactly the same operands as this
9153 // node, use its result instead of this node (VCMPo computes both a CR6 and
9154 // a normal output).
9155 //
9156 if (!N->getOperand(0).hasOneUse() &&
9157 !N->getOperand(1).hasOneUse() &&
9158 !N->getOperand(2).hasOneUse()) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00009159
Chris Lattnerd4058a52006-03-31 06:02:07 +00009160 // Scan all of the users of the LHS, looking for VCMPo's that match.
Craig Topper062a2ba2014-04-25 05:30:21 +00009161 SDNode *VCMPoNode = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009162
Gabor Greiff304a7a2008-08-28 21:40:38 +00009163 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattnerd4058a52006-03-31 06:02:07 +00009164 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
9165 UI != E; ++UI)
Dan Gohman91e5dcb2008-07-27 20:43:25 +00009166 if (UI->getOpcode() == PPCISD::VCMPo &&
9167 UI->getOperand(1) == N->getOperand(1) &&
9168 UI->getOperand(2) == N->getOperand(2) &&
9169 UI->getOperand(0) == N->getOperand(0)) {
9170 VCMPoNode = *UI;
Chris Lattnerd4058a52006-03-31 06:02:07 +00009171 break;
9172 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009173
Chris Lattner518834c2006-04-18 18:28:22 +00009174 // If there is no VCMPo node, or if the flag value has a single use, don't
9175 // transform this.
9176 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
9177 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009178
9179 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner518834c2006-04-18 18:28:22 +00009180 // chain, this transformation is more complex. Note that multiple things
9181 // could use the value result, which we should ignore.
Craig Topper062a2ba2014-04-25 05:30:21 +00009182 SDNode *FlagUser = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009183 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Craig Topper062a2ba2014-04-25 05:30:21 +00009184 FlagUser == nullptr; ++UI) {
Chris Lattner518834c2006-04-18 18:28:22 +00009185 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman91e5dcb2008-07-27 20:43:25 +00009186 SDNode *User = *UI;
Chris Lattner518834c2006-04-18 18:28:22 +00009187 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009188 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner518834c2006-04-18 18:28:22 +00009189 FlagUser = User;
9190 break;
9191 }
9192 }
9193 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009194
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00009195 // If the user is a MFOCRF instruction, we know this is safe.
9196 // Otherwise we give up for right now.
9197 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009198 return SDValue(VCMPoNode, 0);
Chris Lattnerd4058a52006-03-31 06:02:07 +00009199 }
9200 break;
9201 }
Hal Finkel940ab932014-02-28 00:27:01 +00009202 case ISD::BRCOND: {
9203 SDValue Cond = N->getOperand(1);
9204 SDValue Target = N->getOperand(2);
9205
9206 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
9207 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() ==
9208 Intrinsic::ppc_is_decremented_ctr_nonzero) {
9209
9210 // We now need to make the intrinsic dead (it cannot be instruction
9211 // selected).
9212 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0));
9213 assert(Cond.getNode()->hasOneUse() &&
9214 "Counter decrement has more than one use");
9215
9216 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other,
9217 N->getOperand(0), Target);
9218 }
9219 }
9220 break;
Chris Lattner9754d142006-04-18 17:59:36 +00009221 case ISD::BR_CC: {
9222 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00009223 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner9754d142006-04-18 17:59:36 +00009224 // lowering is done pre-legalize, because the legalizer lowers the predicate
9225 // compare down to code that is difficult to reassemble.
9226 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009227 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkel25c19922013-05-15 21:37:41 +00009228
9229 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
9230 // value. If so, pass-through the AND to get to the intrinsic.
9231 if (LHS.getOpcode() == ISD::AND &&
9232 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
9233 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
9234 Intrinsic::ppc_is_decremented_ctr_nonzero &&
9235 isa<ConstantSDNode>(LHS.getOperand(1)) &&
9236 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
9237 isZero())
9238 LHS = LHS.getOperand(0);
9239
9240 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
9241 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
9242 Intrinsic::ppc_is_decremented_ctr_nonzero &&
9243 isa<ConstantSDNode>(RHS)) {
9244 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
9245 "Counter decrement comparison is not EQ or NE");
9246
9247 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
9248 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
9249 (CC == ISD::SETNE && !Val);
9250
9251 // We now need to make the intrinsic dead (it cannot be instruction
9252 // selected).
9253 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
9254 assert(LHS.getNode()->hasOneUse() &&
9255 "Counter decrement has more than one use");
9256
9257 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
9258 N->getOperand(0), N->getOperand(4));
9259 }
9260
Chris Lattner9754d142006-04-18 17:59:36 +00009261 int CompareOpc;
9262 bool isDot;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009263
Chris Lattner9754d142006-04-18 17:59:36 +00009264 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
9265 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
9266 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
9267 assert(isDot && "Can't compare against a vector result!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00009268
Chris Lattner9754d142006-04-18 17:59:36 +00009269 // If this is a comparison against something other than 0/1, then we know
9270 // that the condition is never/always true.
Dan Gohmaneffb8942008-09-12 16:56:44 +00009271 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00009272 if (Val != 0 && Val != 1) {
9273 if (CC == ISD::SETEQ) // Cond never true, remove branch.
9274 return N->getOperand(0);
9275 // Always !=, turn it into an unconditional branch.
Owen Anderson9f944592009-08-11 20:47:22 +00009276 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner9754d142006-04-18 17:59:36 +00009277 N->getOperand(0), N->getOperand(4));
9278 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009279
Chris Lattner9754d142006-04-18 17:59:36 +00009280 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00009281
Chris Lattner9754d142006-04-18 17:59:36 +00009282 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009283 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00009284 LHS.getOperand(2), // LHS of compare
9285 LHS.getOperand(3), // RHS of compare
Owen Anderson9f944592009-08-11 20:47:22 +00009286 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00009287 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00009288 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00009289 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00009290
Chris Lattner9754d142006-04-18 17:59:36 +00009291 // Unpack the result based on how the target uses it.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009292 PPC::Predicate CompOpc;
Dan Gohmaneffb8942008-09-12 16:56:44 +00009293 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner9754d142006-04-18 17:59:36 +00009294 default: // Can't happen, don't crash on invalid number though.
9295 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009296 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner9754d142006-04-18 17:59:36 +00009297 break;
9298 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009299 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner9754d142006-04-18 17:59:36 +00009300 break;
9301 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009302 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner9754d142006-04-18 17:59:36 +00009303 break;
9304 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009305 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner9754d142006-04-18 17:59:36 +00009306 break;
9307 }
9308
Owen Anderson9f944592009-08-11 20:47:22 +00009309 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
9310 DAG.getConstant(CompOpc, MVT::i32),
9311 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner9754d142006-04-18 17:59:36 +00009312 N->getOperand(4), CompNode.getValue(1));
9313 }
9314 break;
9315 }
Chris Lattnerf4184352006-03-01 04:57:39 +00009316 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009317
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009318 return SDValue();
Chris Lattnerf4184352006-03-01 04:57:39 +00009319}
9320
Hal Finkel13d104b2014-12-11 18:37:52 +00009321SDValue
9322PPCTargetLowering::BuildSDIVPow2(SDNode *N, const APInt &Divisor,
9323 SelectionDAG &DAG,
9324 std::vector<SDNode *> *Created) const {
9325 // fold (sdiv X, pow2)
9326 EVT VT = N->getValueType(0);
Hal Finkel04b16b52014-12-23 08:38:50 +00009327 if (VT == MVT::i64 && !Subtarget.isPPC64())
9328 return SDValue();
Hal Finkel13d104b2014-12-11 18:37:52 +00009329 if ((VT != MVT::i32 && VT != MVT::i64) ||
9330 !(Divisor.isPowerOf2() || (-Divisor).isPowerOf2()))
9331 return SDValue();
9332
9333 SDLoc DL(N);
9334 SDValue N0 = N->getOperand(0);
9335
9336 bool IsNegPow2 = (-Divisor).isPowerOf2();
9337 unsigned Lg2 = (IsNegPow2 ? -Divisor : Divisor).countTrailingZeros();
9338 SDValue ShiftAmt = DAG.getConstant(Lg2, VT);
9339
9340 SDValue Op = DAG.getNode(PPCISD::SRA_ADDZE, DL, VT, N0, ShiftAmt);
9341 if (Created)
9342 Created->push_back(Op.getNode());
9343
9344 if (IsNegPow2) {
9345 Op = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, VT), Op);
9346 if (Created)
9347 Created->push_back(Op.getNode());
9348 }
9349
9350 return Op;
9351}
9352
Chris Lattner4211ca92006-04-14 06:01:58 +00009353//===----------------------------------------------------------------------===//
9354// Inline Assembly Support
9355//===----------------------------------------------------------------------===//
9356
Jay Foada0653a32014-05-14 21:14:37 +00009357void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
9358 APInt &KnownZero,
9359 APInt &KnownOne,
9360 const SelectionDAG &DAG,
9361 unsigned Depth) const {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00009362 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerc5287c02006-04-02 06:26:07 +00009363 switch (Op.getOpcode()) {
9364 default: break;
Chris Lattnera7976d32006-07-10 20:56:58 +00009365 case PPCISD::LBRX: {
9366 // lhbrx is known to have the top bits cleared out.
Dan Gohmana5fc0352009-09-27 23:17:47 +00009367 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnera7976d32006-07-10 20:56:58 +00009368 KnownZero = 0xFFFF0000;
9369 break;
9370 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00009371 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmaneffb8942008-09-12 16:56:44 +00009372 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerc5287c02006-04-02 06:26:07 +00009373 default: break;
9374 case Intrinsic::ppc_altivec_vcmpbfp_p:
9375 case Intrinsic::ppc_altivec_vcmpeqfp_p:
9376 case Intrinsic::ppc_altivec_vcmpequb_p:
9377 case Intrinsic::ppc_altivec_vcmpequh_p:
9378 case Intrinsic::ppc_altivec_vcmpequw_p:
9379 case Intrinsic::ppc_altivec_vcmpgefp_p:
9380 case Intrinsic::ppc_altivec_vcmpgtfp_p:
9381 case Intrinsic::ppc_altivec_vcmpgtsb_p:
9382 case Intrinsic::ppc_altivec_vcmpgtsh_p:
9383 case Intrinsic::ppc_altivec_vcmpgtsw_p:
9384 case Intrinsic::ppc_altivec_vcmpgtub_p:
9385 case Intrinsic::ppc_altivec_vcmpgtuh_p:
9386 case Intrinsic::ppc_altivec_vcmpgtuw_p:
9387 KnownZero = ~1U; // All bits but the low one are known to be zero.
9388 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009389 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00009390 }
9391 }
9392}
9393
Hal Finkel57725662015-01-03 17:58:24 +00009394unsigned PPCTargetLowering::getPrefLoopAlignment(MachineLoop *ML) const {
9395 switch (Subtarget.getDarwinDirective()) {
9396 default: break;
9397 case PPC::DIR_970:
9398 case PPC::DIR_PWR4:
9399 case PPC::DIR_PWR5:
9400 case PPC::DIR_PWR5X:
9401 case PPC::DIR_PWR6:
9402 case PPC::DIR_PWR6X:
9403 case PPC::DIR_PWR7:
9404 case PPC::DIR_PWR8: {
9405 if (!ML)
9406 break;
9407
Eric Christophercccae792015-01-30 22:02:31 +00009408 const PPCInstrInfo *TII = Subtarget.getInstrInfo();
Hal Finkel57725662015-01-03 17:58:24 +00009409
9410 // For small loops (between 5 and 8 instructions), align to a 32-byte
9411 // boundary so that the entire loop fits in one instruction-cache line.
9412 uint64_t LoopSize = 0;
9413 for (auto I = ML->block_begin(), IE = ML->block_end(); I != IE; ++I)
9414 for (auto J = (*I)->begin(), JE = (*I)->end(); J != JE; ++J)
9415 LoopSize += TII->GetInstSizeInBytes(J);
9416
9417 if (LoopSize > 16 && LoopSize <= 32)
9418 return 5;
9419
9420 break;
9421 }
9422 }
9423
9424 return TargetLowering::getPrefLoopAlignment(ML);
9425}
Chris Lattnerc5287c02006-04-02 06:26:07 +00009426
Chris Lattnerd6855142007-03-25 02:14:49 +00009427/// getConstraintType - Given a constraint, return the type of
Chris Lattner203b2f12006-02-07 20:16:30 +00009428/// constraint it is for this target.
Scott Michelcf0da6c2009-02-17 22:15:04 +00009429PPCTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00009430PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
9431 if (Constraint.size() == 1) {
9432 switch (Constraint[0]) {
9433 default: break;
9434 case 'b':
9435 case 'r':
9436 case 'f':
9437 case 'v':
9438 case 'y':
9439 return C_RegisterClass;
Hal Finkel4f24c622012-11-05 18:18:42 +00009440 case 'Z':
9441 // FIXME: While Z does indicate a memory constraint, it specifically
9442 // indicates an r+r address (used in conjunction with the 'y' modifier
9443 // in the replacement string). Currently, we're forcing the base
9444 // register to be r0 in the asm printer (which is interpreted as zero)
9445 // and forming the complete address in the second register. This is
9446 // suboptimal.
9447 return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +00009448 }
Hal Finkel6aca2372014-03-02 18:23:39 +00009449 } else if (Constraint == "wc") { // individual CR bits.
9450 return C_RegisterClass;
Hal Finkel27774d92014-03-13 07:58:58 +00009451 } else if (Constraint == "wa" || Constraint == "wd" ||
9452 Constraint == "wf" || Constraint == "ws") {
9453 return C_RegisterClass; // VSX registers.
Chris Lattnerd6855142007-03-25 02:14:49 +00009454 }
9455 return TargetLowering::getConstraintType(Constraint);
Chris Lattner203b2f12006-02-07 20:16:30 +00009456}
9457
John Thompsone8360b72010-10-29 17:29:13 +00009458/// Examine constraint type and operand type and determine a weight value.
9459/// This object must already have been set up with the operand type
9460/// and the current alternative constraint selected.
9461TargetLowering::ConstraintWeight
9462PPCTargetLowering::getSingleConstraintMatchWeight(
9463 AsmOperandInfo &info, const char *constraint) const {
9464 ConstraintWeight weight = CW_Invalid;
9465 Value *CallOperandVal = info.CallOperandVal;
9466 // If we don't have a value, we can't do a match,
9467 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00009468 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00009469 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00009470 Type *type = CallOperandVal->getType();
Hal Finkel6aca2372014-03-02 18:23:39 +00009471
John Thompsone8360b72010-10-29 17:29:13 +00009472 // Look at the constraint type.
Hal Finkel6aca2372014-03-02 18:23:39 +00009473 if (StringRef(constraint) == "wc" && type->isIntegerTy(1))
9474 return CW_Register; // an individual CR bit.
Hal Finkel27774d92014-03-13 07:58:58 +00009475 else if ((StringRef(constraint) == "wa" ||
9476 StringRef(constraint) == "wd" ||
9477 StringRef(constraint) == "wf") &&
9478 type->isVectorTy())
9479 return CW_Register;
9480 else if (StringRef(constraint) == "ws" && type->isDoubleTy())
9481 return CW_Register;
Hal Finkel6aca2372014-03-02 18:23:39 +00009482
John Thompsone8360b72010-10-29 17:29:13 +00009483 switch (*constraint) {
9484 default:
9485 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
9486 break;
9487 case 'b':
9488 if (type->isIntegerTy())
9489 weight = CW_Register;
9490 break;
9491 case 'f':
9492 if (type->isFloatTy())
9493 weight = CW_Register;
9494 break;
9495 case 'd':
9496 if (type->isDoubleTy())
9497 weight = CW_Register;
9498 break;
9499 case 'v':
9500 if (type->isVectorTy())
9501 weight = CW_Register;
9502 break;
9503 case 'y':
9504 weight = CW_Register;
9505 break;
Hal Finkel4f24c622012-11-05 18:18:42 +00009506 case 'Z':
9507 weight = CW_Memory;
9508 break;
John Thompsone8360b72010-10-29 17:29:13 +00009509 }
9510 return weight;
9511}
9512
Scott Michelcf0da6c2009-02-17 22:15:04 +00009513std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +00009514PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00009515 MVT VT) const {
Chris Lattner01513612006-01-31 19:20:21 +00009516 if (Constraint.size() == 1) {
Chris Lattner584a11a2006-11-02 01:44:04 +00009517 // GCC RS6000 Constraint Letters
9518 switch (Constraint[0]) {
9519 case 'b': // R1-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009520 if (VT == MVT::i64 && Subtarget.isPPC64())
Hal Finkel638a9fa2013-03-19 18:51:05 +00009521 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
9522 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009523 case 'r': // R0-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009524 if (VT == MVT::i64 && Subtarget.isPPC64())
Craig Topperabadc662012-04-20 06:31:50 +00009525 return std::make_pair(0U, &PPC::G8RCRegClass);
9526 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009527 case 'f':
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00009528 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperabadc662012-04-20 06:31:50 +00009529 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00009530 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperabadc662012-04-20 06:31:50 +00009531 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009532 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009533 case 'v':
Craig Topperabadc662012-04-20 06:31:50 +00009534 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009535 case 'y': // crrc
Craig Topperabadc662012-04-20 06:31:50 +00009536 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00009537 }
Hal Finkel6aca2372014-03-02 18:23:39 +00009538 } else if (Constraint == "wc") { // an individual CR bit.
9539 return std::make_pair(0U, &PPC::CRBITRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +00009540 } else if (Constraint == "wa" || Constraint == "wd" ||
Hal Finkel19be5062014-03-29 05:29:01 +00009541 Constraint == "wf") {
Hal Finkel27774d92014-03-13 07:58:58 +00009542 return std::make_pair(0U, &PPC::VSRCRegClass);
Hal Finkel19be5062014-03-29 05:29:01 +00009543 } else if (Constraint == "ws") {
9544 return std::make_pair(0U, &PPC::VSFRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00009545 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009546
Hal Finkelb176acb2013-08-03 12:25:10 +00009547 std::pair<unsigned, const TargetRegisterClass*> R =
9548 TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
9549
9550 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
9551 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
9552 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
9553 // register.
9554 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
9555 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009556 if (R.first && VT == MVT::i64 && Subtarget.isPPC64() &&
Hal Finkelb176acb2013-08-03 12:25:10 +00009557 PPC::GPRCRegClass.contains(R.first)) {
Eric Christophercccae792015-01-30 22:02:31 +00009558 const TargetRegisterInfo *TRI = Subtarget.getRegisterInfo();
Hal Finkelb176acb2013-08-03 12:25:10 +00009559 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkelb3ca00d2013-08-14 20:05:04 +00009560 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkelb176acb2013-08-03 12:25:10 +00009561 &PPC::G8RCRegClass);
9562 }
9563
Hal Finkelaa10b3c2014-12-08 22:54:22 +00009564 // GCC accepts 'cc' as an alias for 'cr0', and we need to do the same.
9565 if (!R.second && StringRef("{cc}").equals_lower(Constraint)) {
9566 R.first = PPC::CR0;
9567 R.second = &PPC::CRRCRegClass;
9568 }
9569
Hal Finkelb176acb2013-08-03 12:25:10 +00009570 return R;
Chris Lattner01513612006-01-31 19:20:21 +00009571}
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009572
Chris Lattner584a11a2006-11-02 01:44:04 +00009573
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009574/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +00009575/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher0713a9d2011-06-08 23:55:35 +00009576void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00009577 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009578 std::vector<SDValue>&Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00009579 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00009580 SDValue Result;
Eric Christopher0713a9d2011-06-08 23:55:35 +00009581
Eric Christopherde9399b2011-06-02 23:16:42 +00009582 // Only support length 1 constraints.
9583 if (Constraint.length() > 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +00009584
Eric Christopherde9399b2011-06-02 23:16:42 +00009585 char Letter = Constraint[0];
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009586 switch (Letter) {
9587 default: break;
9588 case 'I':
9589 case 'J':
9590 case 'K':
9591 case 'L':
9592 case 'M':
9593 case 'N':
9594 case 'O':
9595 case 'P': {
Chris Lattner0b7472d2007-05-15 01:31:05 +00009596 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009597 if (!CST) return; // Must be an immediate to match.
Hal Finkelc91fc112014-12-03 09:37:50 +00009598 int64_t Value = CST->getSExtValue();
9599 EVT TCVT = MVT::i64; // All constants taken to be 64 bits so that negative
9600 // numbers are printed as such.
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009601 switch (Letter) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009602 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009603 case 'I': // "I" is a signed 16-bit constant.
Hal Finkelc91fc112014-12-03 09:37:50 +00009604 if (isInt<16>(Value))
9605 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009606 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009607 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
Hal Finkelc91fc112014-12-03 09:37:50 +00009608 if (isShiftedUInt<16, 16>(Value))
9609 Result = DAG.getTargetConstant(Value, TCVT);
9610 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009611 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Hal Finkelc91fc112014-12-03 09:37:50 +00009612 if (isShiftedInt<16, 16>(Value))
9613 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009614 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009615 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Hal Finkelc91fc112014-12-03 09:37:50 +00009616 if (isUInt<16>(Value))
9617 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009618 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009619 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009620 if (Value > 31)
Hal Finkelc91fc112014-12-03 09:37:50 +00009621 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009622 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009623 case 'N': // "N" is a positive constant that is an exact power of two.
Hal Finkelc91fc112014-12-03 09:37:50 +00009624 if (Value > 0 && isPowerOf2_64(Value))
9625 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009626 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009627 case 'O': // "O" is the constant zero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009628 if (Value == 0)
Hal Finkelc91fc112014-12-03 09:37:50 +00009629 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009630 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009631 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Hal Finkelc91fc112014-12-03 09:37:50 +00009632 if (isInt<16>(-Value))
9633 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009634 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009635 }
9636 break;
9637 }
9638 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009639
Gabor Greiff304a7a2008-08-28 21:40:38 +00009640 if (Result.getNode()) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009641 Ops.push_back(Result);
9642 return;
9643 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009644
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009645 // Handle standard constraint letters.
Eric Christopherde9399b2011-06-02 23:16:42 +00009646 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009647}
Evan Cheng2dd2c652006-03-13 23:20:37 +00009648
Chris Lattner1eb94d92007-03-30 23:15:24 +00009649// isLegalAddressingMode - Return true if the addressing mode represented
9650// by AM is legal for this target, for a load/store of the specified type.
Scott Michelcf0da6c2009-02-17 22:15:04 +00009651bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +00009652 Type *Ty) const {
Chris Lattner1eb94d92007-03-30 23:15:24 +00009653 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelcf0da6c2009-02-17 22:15:04 +00009654
Chris Lattner1eb94d92007-03-30 23:15:24 +00009655 // PPC allows a sign-extended 16-bit immediate field.
9656 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
9657 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009658
Chris Lattner1eb94d92007-03-30 23:15:24 +00009659 // No global is ever allowed as a base.
9660 if (AM.BaseGV)
9661 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009662
9663 // PPC only support r+r,
Chris Lattner1eb94d92007-03-30 23:15:24 +00009664 switch (AM.Scale) {
9665 case 0: // "r+i" or just "i", depending on HasBaseReg.
9666 break;
9667 case 1:
9668 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
9669 return false;
9670 // Otherwise we have r+r or r+i.
9671 break;
9672 case 2:
9673 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
9674 return false;
9675 // Allow 2*r as r+r.
9676 break;
Chris Lattner19ccd622007-04-09 22:10:05 +00009677 default:
9678 // No other scales are supported.
9679 return false;
Chris Lattner1eb94d92007-03-30 23:15:24 +00009680 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009681
Chris Lattner1eb94d92007-03-30 23:15:24 +00009682 return true;
9683}
9684
Dan Gohman21cea8a2010-04-17 15:26:15 +00009685SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
9686 SelectionDAG &DAG) const {
Evan Cheng168ced92010-05-22 01:47:14 +00009687 MachineFunction &MF = DAG.getMachineFunction();
9688 MachineFrameInfo *MFI = MF.getFrameInfo();
9689 MFI->setReturnAddressIsTaken(true);
9690
Bill Wendling908bf812014-01-06 00:43:20 +00009691 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009692 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009693
Andrew Trickef9de2a2013-05-25 02:42:55 +00009694 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009695 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf6a81562007-12-08 06:59:59 +00009696
Dale Johannesen81bfca72010-05-03 22:59:34 +00009697 // Make sure the function does not optimize away the store of the RA to
9698 // the stack.
Chris Lattnerf6a81562007-12-08 06:59:59 +00009699 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009700 FuncInfo->setLRStoreRequired();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009701 bool isPPC64 = Subtarget.isPPC64();
9702 bool isDarwinABI = Subtarget.isDarwinABI();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009703
9704 if (Depth > 0) {
9705 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9706 SDValue Offset =
Wesley Peck527da1b2010-11-23 03:31:01 +00009707
Anton Korobeynikov2f931282011-01-10 12:39:04 +00009708 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen81bfca72010-05-03 22:59:34 +00009709 isPPC64? MVT::i64 : MVT::i32);
9710 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
9711 DAG.getNode(ISD::ADD, dl, getPointerTy(),
9712 FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009713 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009714 }
Chris Lattnerf6a81562007-12-08 06:59:59 +00009715
Chris Lattnerf6a81562007-12-08 06:59:59 +00009716 // Just load the return address off the stack.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009717 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009718 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009719 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerf6a81562007-12-08 06:59:59 +00009720}
9721
Dan Gohman21cea8a2010-04-17 15:26:15 +00009722SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
9723 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00009724 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009725 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00009726
Owen Anderson53aa7a92009-08-10 22:56:29 +00009727 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00009728 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009729
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009730 MachineFunction &MF = DAG.getMachineFunction();
9731 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009732 MFI->setFrameAddressIsTaken(true);
Hal Finkelaa03c032013-03-21 19:03:19 +00009733
9734 // Naked functions never have a frame pointer, and so we use r1. For all
9735 // other functions, this decision must be delayed until during PEI.
9736 unsigned FrameReg;
9737 if (MF.getFunction()->getAttributes().hasAttribute(
9738 AttributeSet::FunctionIndex, Attribute::Naked))
9739 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
9740 else
9741 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
9742
Dale Johannesen81bfca72010-05-03 22:59:34 +00009743 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
9744 PtrVT);
9745 while (Depth--)
9746 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009747 FrameAddr, MachinePointerInfo(), false, false,
9748 false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009749 return FrameAddr;
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009750}
Dan Gohmanc14e5222008-10-21 03:41:46 +00009751
Hal Finkel0d8db462014-05-11 19:29:11 +00009752// FIXME? Maybe this could be a TableGen attribute on some registers and
9753// this table could be generated automatically from RegInfo.
9754unsigned PPCTargetLowering::getRegisterByName(const char* RegName,
9755 EVT VT) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009756 bool isPPC64 = Subtarget.isPPC64();
9757 bool isDarwinABI = Subtarget.isDarwinABI();
Hal Finkel0d8db462014-05-11 19:29:11 +00009758
9759 if ((isPPC64 && VT != MVT::i64 && VT != MVT::i32) ||
9760 (!isPPC64 && VT != MVT::i32))
9761 report_fatal_error("Invalid register global variable type");
9762
9763 bool is64Bit = isPPC64 && VT == MVT::i64;
9764 unsigned Reg = StringSwitch<unsigned>(RegName)
9765 .Case("r1", is64Bit ? PPC::X1 : PPC::R1)
Hal Finkele6698d52015-02-01 15:03:28 +00009766 .Case("r2", (isDarwinABI || isPPC64) ? 0 : PPC::R2)
Hal Finkel0d8db462014-05-11 19:29:11 +00009767 .Case("r13", (!isPPC64 && isDarwinABI) ? 0 :
9768 (is64Bit ? PPC::X13 : PPC::R13))
9769 .Default(0);
9770
9771 if (Reg)
9772 return Reg;
9773 report_fatal_error("Invalid register name global variable");
9774}
9775
Dan Gohmanc14e5222008-10-21 03:41:46 +00009776bool
9777PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
9778 // The PowerPC target isn't yet aware of offsets.
9779 return false;
9780}
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009781
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009782bool PPCTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
9783 const CallInst &I,
9784 unsigned Intrinsic) const {
9785
9786 switch (Intrinsic) {
9787 case Intrinsic::ppc_altivec_lvx:
9788 case Intrinsic::ppc_altivec_lvxl:
9789 case Intrinsic::ppc_altivec_lvebx:
9790 case Intrinsic::ppc_altivec_lvehx:
Bill Schmidt72954782014-11-12 04:19:40 +00009791 case Intrinsic::ppc_altivec_lvewx:
9792 case Intrinsic::ppc_vsx_lxvd2x:
9793 case Intrinsic::ppc_vsx_lxvw4x: {
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009794 EVT VT;
9795 switch (Intrinsic) {
9796 case Intrinsic::ppc_altivec_lvebx:
9797 VT = MVT::i8;
9798 break;
9799 case Intrinsic::ppc_altivec_lvehx:
9800 VT = MVT::i16;
9801 break;
9802 case Intrinsic::ppc_altivec_lvewx:
9803 VT = MVT::i32;
9804 break;
Bill Schmidt72954782014-11-12 04:19:40 +00009805 case Intrinsic::ppc_vsx_lxvd2x:
9806 VT = MVT::v2f64;
9807 break;
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009808 default:
9809 VT = MVT::v4i32;
9810 break;
9811 }
9812
9813 Info.opc = ISD::INTRINSIC_W_CHAIN;
9814 Info.memVT = VT;
9815 Info.ptrVal = I.getArgOperand(0);
9816 Info.offset = -VT.getStoreSize()+1;
9817 Info.size = 2*VT.getStoreSize()-1;
9818 Info.align = 1;
9819 Info.vol = false;
9820 Info.readMem = true;
9821 Info.writeMem = false;
9822 return true;
9823 }
9824 case Intrinsic::ppc_altivec_stvx:
9825 case Intrinsic::ppc_altivec_stvxl:
9826 case Intrinsic::ppc_altivec_stvebx:
9827 case Intrinsic::ppc_altivec_stvehx:
Bill Schmidt72954782014-11-12 04:19:40 +00009828 case Intrinsic::ppc_altivec_stvewx:
9829 case Intrinsic::ppc_vsx_stxvd2x:
9830 case Intrinsic::ppc_vsx_stxvw4x: {
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009831 EVT VT;
9832 switch (Intrinsic) {
9833 case Intrinsic::ppc_altivec_stvebx:
9834 VT = MVT::i8;
9835 break;
9836 case Intrinsic::ppc_altivec_stvehx:
9837 VT = MVT::i16;
9838 break;
9839 case Intrinsic::ppc_altivec_stvewx:
9840 VT = MVT::i32;
9841 break;
Bill Schmidt72954782014-11-12 04:19:40 +00009842 case Intrinsic::ppc_vsx_stxvd2x:
9843 VT = MVT::v2f64;
9844 break;
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009845 default:
9846 VT = MVT::v4i32;
9847 break;
9848 }
9849
9850 Info.opc = ISD::INTRINSIC_VOID;
9851 Info.memVT = VT;
9852 Info.ptrVal = I.getArgOperand(1);
9853 Info.offset = -VT.getStoreSize()+1;
9854 Info.size = 2*VT.getStoreSize()-1;
9855 Info.align = 1;
9856 Info.vol = false;
9857 Info.readMem = false;
9858 Info.writeMem = true;
9859 return true;
9860 }
9861 default:
9862 break;
9863 }
9864
9865 return false;
9866}
9867
Evan Chengd9929f02010-04-01 20:10:42 +00009868/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +00009869/// and store operations as a result of memset, memcpy, and memmove
9870/// lowering. If DstAlign is zero that means it's safe to destination
9871/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
9872/// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +00009873/// probably because the source does not need to be loaded. If 'IsMemset' is
9874/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
9875/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
9876/// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +00009877/// It returns EVT::Other if the type should be determined using generic
9878/// target-independent logic.
Evan Cheng43cd9e32010-04-01 06:04:33 +00009879EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
9880 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00009881 bool IsMemset, bool ZeroMemset,
Evan Chengebe47c82010-04-08 07:37:57 +00009882 bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +00009883 MachineFunction &MF) const {
Eric Christopherd90a8742014-06-12 22:38:20 +00009884 if (Subtarget.isPPC64()) {
Owen Anderson9f944592009-08-11 20:47:22 +00009885 return MVT::i64;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009886 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00009887 return MVT::i32;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009888 }
9889}
Hal Finkel88ed4e32012-04-01 19:23:08 +00009890
Hal Finkel34974ed2014-04-12 21:52:38 +00009891/// \brief Returns true if it is beneficial to convert a load of a constant
9892/// to just the constant itself.
9893bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
9894 Type *Ty) const {
9895 assert(Ty->isIntegerTy());
9896
9897 unsigned BitSize = Ty->getPrimitiveSizeInBits();
9898 if (BitSize == 0 || BitSize > 64)
9899 return false;
9900 return true;
9901}
9902
9903bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
9904 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
9905 return false;
9906 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
9907 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
9908 return NumBits1 == 64 && NumBits2 == 32;
9909}
9910
9911bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
9912 if (!VT1.isInteger() || !VT2.isInteger())
9913 return false;
9914 unsigned NumBits1 = VT1.getSizeInBits();
9915 unsigned NumBits2 = VT2.getSizeInBits();
9916 return NumBits1 == 64 && NumBits2 == 32;
9917}
9918
Hal Finkel5d5d1532015-01-10 08:21:59 +00009919bool PPCTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
9920 // Generally speaking, zexts are not free, but they are free when they can be
9921 // folded with other operations.
9922 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(Val)) {
9923 EVT MemVT = LD->getMemoryVT();
9924 if ((MemVT == MVT::i1 || MemVT == MVT::i8 || MemVT == MVT::i16 ||
9925 (Subtarget.isPPC64() && MemVT == MVT::i32)) &&
9926 (LD->getExtensionType() == ISD::NON_EXTLOAD ||
9927 LD->getExtensionType() == ISD::ZEXTLOAD))
9928 return true;
9929 }
9930
9931 // FIXME: Add other cases...
9932 // - 32-bit shifts with a zext to i64
9933 // - zext after ctlz, bswap, etc.
9934 // - zext after and by a constant mask
9935
9936 return TargetLowering::isZExtFree(Val, VT2);
9937}
9938
Olivier Sallenave32509692015-01-13 15:06:36 +00009939bool PPCTargetLowering::isFPExtFree(EVT VT) const {
9940 assert(VT.isFloatingPoint());
9941 return true;
9942}
9943
Hal Finkel34974ed2014-04-12 21:52:38 +00009944bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
9945 return isInt<16>(Imm) || isUInt<16>(Imm);
9946}
9947
9948bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const {
9949 return isInt<16>(Imm) || isUInt<16>(Imm);
9950}
9951
Matt Arsenault6f2a5262014-07-27 17:46:40 +00009952bool PPCTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
9953 unsigned,
9954 unsigned,
9955 bool *Fast) const {
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009956 if (DisablePPCUnaligned)
9957 return false;
9958
9959 // PowerPC supports unaligned memory access for simple non-vector types.
9960 // Although accessing unaligned addresses is not as efficient as accessing
9961 // aligned addresses, it is generally more efficient than manual expansion,
9962 // and generally only traps for software emulation when crossing page
9963 // boundaries.
9964
9965 if (!VT.isSimple())
9966 return false;
9967
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009968 if (VT.getSimpleVT().isVector()) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009969 if (Subtarget.hasVSX()) {
Bill Schmidt2d1128a2014-10-17 15:13:38 +00009970 if (VT != MVT::v2f64 && VT != MVT::v2i64 &&
9971 VT != MVT::v4f32 && VT != MVT::v4i32)
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009972 return false;
9973 } else {
9974 return false;
9975 }
9976 }
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009977
9978 if (VT == MVT::ppcf128)
9979 return false;
9980
9981 if (Fast)
9982 *Fast = true;
9983
9984 return true;
9985}
9986
Stephen Lin73de7bf2013-07-09 18:16:56 +00009987bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
9988 VT = VT.getScalarType();
9989
Hal Finkel0a479ae2012-06-22 00:49:52 +00009990 if (!VT.isSimple())
9991 return false;
9992
9993 switch (VT.getSimpleVT().SimpleTy) {
9994 case MVT::f32:
9995 case MVT::f64:
Hal Finkel0a479ae2012-06-22 00:49:52 +00009996 return true;
9997 default:
9998 break;
9999 }
10000
10001 return false;
10002}
10003
Hal Finkel934361a2015-01-14 01:07:51 +000010004const MCPhysReg *
10005PPCTargetLowering::getScratchRegisters(CallingConv::ID) const {
10006 // LR is a callee-save register, but we must treat it as clobbered by any call
10007 // site. Hence we include LR in the scratch registers, which are in turn added
10008 // as implicit-defs for stackmaps and patchpoints. The same reasoning applies
10009 // to CTR, which is used by any indirect call.
10010 static const MCPhysReg ScratchRegs[] = {
Hal Finkelc19805a2015-01-17 03:57:34 +000010011 PPC::X12, PPC::LR8, PPC::CTR8, 0
Hal Finkel934361a2015-01-14 01:07:51 +000010012 };
10013
10014 return ScratchRegs;
10015}
10016
Hal Finkelb4240ca2014-03-31 17:48:16 +000010017bool
10018PPCTargetLowering::shouldExpandBuildVectorWithShuffles(
10019 EVT VT , unsigned DefinedValues) const {
10020 if (VT == MVT::v2i64)
10021 return false;
10022
10023 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
10024}
10025
Hal Finkel88ed4e32012-04-01 19:23:08 +000010026Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +000010027 if (DisableILPPref || Subtarget.enableMachineScheduler())
Hal Finkel4e9f1a82012-06-10 19:32:29 +000010028 return TargetLowering::getSchedulingPreference(N);
Hal Finkel88ed4e32012-04-01 19:23:08 +000010029
Hal Finkel4e9f1a82012-06-10 19:32:29 +000010030 return Sched::ILP;
Hal Finkel88ed4e32012-04-01 19:23:08 +000010031}
10032
Bill Schmidt0cf702f2013-07-30 00:50:39 +000010033// Create a fast isel object.
10034FastISel *
10035PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
10036 const TargetLibraryInfo *LibInfo) const {
10037 return PPC::createFastISel(FuncInfo, LibInfo);
10038}